blob: 40595605482884b61dd02926ed55dd6a1c099394 [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Jim Grosbachbaf120f2010-12-01 03:45:07 +000017#include "ARMAsmPrinter.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000018#include "ARMAddressingModes.h"
19#include "ARMBuildAttrs.h"
20#include "ARMBaseRegisterInfo.h"
21#include "ARMConstantPoolValue.h"
Chris Lattner97f06932009-10-19 20:20:46 +000022#include "ARMMachineFunctionInfo.h"
Evan Cheng5de5d4b2011-01-17 08:03:18 +000023#include "ARMMCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000024#include "ARMTargetMachine.h"
Jason W Kim17b443d2010-10-11 23:01:44 +000025#include "ARMTargetObjectFile.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000026#include "InstPrinter/ARMInstPrinter.h"
Dale Johannesen3f282aa2010-04-26 20:07:31 +000027#include "llvm/Analysis/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000030#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000031#include "llvm/Assembly/Writer.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000032#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000035#include "llvm/MC/MCAsmInfo.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000036#include "llvm/MC/MCAssembler.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000037#include "llvm/MC/MCContext.h"
Bill Wendlingbecd83e2010-03-09 00:40:17 +000038#include "llvm/MC/MCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000040#include "llvm/MC/MCSectionMachO.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000042#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000043#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000044#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000045#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000046#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000047#include "llvm/Target/TargetOptions.h"
Daniel Dunbar51b198a2009-07-15 20:24:03 +000048#include "llvm/Target/TargetRegistry.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000049#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000050#include "llvm/ADT/SmallString.h"
Bob Wilson54c78ef2009-11-06 23:33:28 +000051#include "llvm/ADT/StringExtras.h"
Chris Lattner97f06932009-10-19 20:20:46 +000052#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000053#include "llvm/Support/Debug.h"
Torok Edwin30464702009-07-08 20:55:50 +000054#include "llvm/Support/ErrorHandling.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000055#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000056#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000057using namespace llvm;
58
Chris Lattner95b2c7d2006-12-19 22:59:26 +000059namespace {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000060
61 // Per section and per symbol attributes are not supported.
62 // To implement them we would need the ability to delay this emission
63 // until the assembly file is fully parsed/generated as only then do we
64 // know the symbol and section numbers.
65 class AttributeEmitter {
66 public:
67 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
68 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
Jason W Kimf009a962011-02-07 00:49:53 +000069 virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000070 virtual void Finish() = 0;
Rafael Espindola4921e232010-10-25 18:38:32 +000071 virtual ~AttributeEmitter() {}
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000072 };
73
74 class AsmAttributeEmitter : public AttributeEmitter {
75 MCStreamer &Streamer;
76
77 public:
78 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
79 void MaybeSwitchVendor(StringRef Vendor) { }
80
81 void EmitAttribute(unsigned Attribute, unsigned Value) {
82 Streamer.EmitRawText("\t.eabi_attribute " +
83 Twine(Attribute) + ", " + Twine(Value));
84 }
85
Jason W Kimf009a962011-02-07 00:49:53 +000086 void EmitTextAttribute(unsigned Attribute, StringRef String) {
87 switch (Attribute) {
88 case ARMBuildAttrs::CPU_name:
Jason W Kimc046d642011-02-07 19:07:11 +000089 Streamer.EmitRawText(StringRef("\t.cpu ") + LowercaseString(String));
Jason W Kimf009a962011-02-07 00:49:53 +000090 break;
Renato Golin728ff0d2011-02-28 22:04:27 +000091 /* GAS requires .fpu to be emitted regardless of EABI attribute */
92 case ARMBuildAttrs::Advanced_SIMD_arch:
93 case ARMBuildAttrs::VFP_arch:
94 Streamer.EmitRawText(StringRef("\t.fpu ") + LowercaseString(String));
95 break;
Jason W Kimf009a962011-02-07 00:49:53 +000096 default: assert(0 && "Unsupported Text attribute in ASM Mode"); break;
97 }
98 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000099 void Finish() { }
100 };
101
102 class ObjectAttributeEmitter : public AttributeEmitter {
103 MCObjectStreamer &Streamer;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000104 StringRef CurrentVendor;
105 SmallString<64> Contents;
106
107 public:
108 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
109 Streamer(Streamer_), CurrentVendor("") { }
110
111 void MaybeSwitchVendor(StringRef Vendor) {
112 assert(!Vendor.empty() && "Vendor cannot be empty.");
113
114 if (CurrentVendor.empty())
115 CurrentVendor = Vendor;
116 else if (CurrentVendor == Vendor)
117 return;
118 else
119 Finish();
120
121 CurrentVendor = Vendor;
122
Rafael Espindola33363842010-10-25 22:26:55 +0000123 assert(Contents.size() == 0);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000124 }
125
126 void EmitAttribute(unsigned Attribute, unsigned Value) {
127 // FIXME: should be ULEB
128 Contents += Attribute;
129 Contents += Value;
130 }
131
Jason W Kimf009a962011-02-07 00:49:53 +0000132 void EmitTextAttribute(unsigned Attribute, StringRef String) {
133 Contents += Attribute;
Jason W Kimc046d642011-02-07 19:07:11 +0000134 Contents += UppercaseString(String);
Jason W Kimf009a962011-02-07 00:49:53 +0000135 Contents += 0;
136 }
137
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000138 void Finish() {
Rafael Espindola33363842010-10-25 22:26:55 +0000139 const size_t ContentsSize = Contents.size();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000140
Rafael Espindola33363842010-10-25 22:26:55 +0000141 // Vendor size + Vendor name + '\0'
142 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000143
Rafael Espindola33363842010-10-25 22:26:55 +0000144 // Tag + Tag Size
145 const size_t TagHeaderSize = 1 + 4;
146
147 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
148 Streamer.EmitBytes(CurrentVendor, 0);
149 Streamer.EmitIntValue(0, 1); // '\0'
150
151 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
152 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000153
154 Streamer.EmitBytes(Contents, 0);
Rafael Espindola33363842010-10-25 22:26:55 +0000155
156 Contents.clear();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000157 }
158 };
159
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000160} // end of anonymous namespace
161
Jim Grosbachbaf120f2010-12-01 03:45:07 +0000162MachineLocation ARMAsmPrinter::
163getDebugValueLocation(const MachineInstr *MI) const {
164 MachineLocation Location;
165 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
166 // Frame address. Currently handles register +- offset only.
167 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
168 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
169 else {
170 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
171 }
172 return Location;
173}
174
Devang Patel27f5acb2011-04-21 22:48:26 +0000175/// EmitDwarfRegOp - Emit dwarf register operation.
Devang Patel0be77df2011-04-27 20:29:27 +0000176void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc) const {
Devang Patel27f5acb2011-04-21 22:48:26 +0000177 const TargetRegisterInfo *RI = TM.getRegisterInfo();
178 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1)
Devang Patel0be77df2011-04-27 20:29:27 +0000179 AsmPrinter::EmitDwarfRegOp(MLoc);
Devang Patel27f5acb2011-04-21 22:48:26 +0000180 else {
181 unsigned Reg = MLoc.getReg();
182 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000183 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
Devang Patel27f5acb2011-04-21 22:48:26 +0000184 // S registers are described as bit-pieces of a register
185 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
186 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
187
188 unsigned SReg = Reg - ARM::S0;
189 bool odd = SReg & 0x1;
190 unsigned Rx = 256 + (SReg >> 1);
Devang Patel27f5acb2011-04-21 22:48:26 +0000191
192 OutStreamer.AddComment("DW_OP_regx for S register");
193 EmitInt8(dwarf::DW_OP_regx);
194
195 OutStreamer.AddComment(Twine(SReg));
196 EmitULEB128(Rx);
197
198 if (odd) {
199 OutStreamer.AddComment("DW_OP_bit_piece 32 32");
200 EmitInt8(dwarf::DW_OP_bit_piece);
201 EmitULEB128(32);
202 EmitULEB128(32);
203 } else {
204 OutStreamer.AddComment("DW_OP_bit_piece 32 0");
205 EmitInt8(dwarf::DW_OP_bit_piece);
206 EmitULEB128(32);
207 EmitULEB128(0);
208 }
Devang Patel71f3f112011-04-21 23:22:35 +0000209 } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000210 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
Devang Patel71f3f112011-04-21 23:22:35 +0000211 // Q registers Q0-Q15 are described by composing two D registers together.
212 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1) DW_OP_piece(8)
213
214 unsigned QReg = Reg - ARM::Q0;
215 unsigned D1 = 256 + 2 * QReg;
216 unsigned D2 = D1 + 1;
217
Devang Patel71f3f112011-04-21 23:22:35 +0000218 OutStreamer.AddComment("DW_OP_regx for Q register: D1");
219 EmitInt8(dwarf::DW_OP_regx);
220 EmitULEB128(D1);
221 OutStreamer.AddComment("DW_OP_piece 8");
222 EmitInt8(dwarf::DW_OP_piece);
223 EmitULEB128(8);
224
225 OutStreamer.AddComment("DW_OP_regx for Q register: D2");
226 EmitInt8(dwarf::DW_OP_regx);
227 EmitULEB128(D2);
228 OutStreamer.AddComment("DW_OP_piece 8");
229 EmitInt8(dwarf::DW_OP_piece);
230 EmitULEB128(8);
Devang Patel27f5acb2011-04-21 22:48:26 +0000231 }
232 }
233}
234
Chris Lattner953ebb72010-01-27 23:58:11 +0000235void ARMAsmPrinter::EmitFunctionEntryLabel() {
236 if (AFI->isThumbFunction()) {
Jim Grosbachce792992010-11-05 22:08:08 +0000237 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindola64695402011-05-16 16:17:21 +0000238 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner953ebb72010-01-27 23:58:11 +0000239 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000240
Chris Lattner953ebb72010-01-27 23:58:11 +0000241 OutStreamer.EmitLabel(CurrentFnSym);
242}
243
Jim Grosbach2317e402010-09-30 01:57:53 +0000244/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000245/// method to print assembly for each instruction.
246///
247bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000248 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000249 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000250
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000251 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000252}
253
Evan Cheng055b0312009-06-29 07:51:04 +0000254void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000255 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000256 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000257 unsigned TF = MO.getTargetFlags();
258
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000259 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000260 default:
261 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000262 case MachineOperand::MO_Register: {
263 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000264 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach35636282010-10-06 21:22:32 +0000265 assert(!MO.getSubReg() && "Subregs should be eliminated!");
266 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000267 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000268 }
Evan Chenga8e29892007-01-19 07:51:42 +0000269 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000270 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000271 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000272 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000273 (TF == ARMII::MO_LO16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000274 O << ":lower16:";
275 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000276 (TF == ARMII::MO_HI16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000277 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000278 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000279 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000280 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000281 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000282 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000283 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000284 case MachineOperand::MO_GlobalAddress: {
Dan Gohman46510a72010-04-15 01:51:59 +0000285 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000286 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
287 (TF & ARMII::MO_LO16))
288 O << ":lower16:";
289 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
290 (TF & ARMII::MO_HI16))
291 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000292 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000293
Chris Lattner0c08d092010-04-03 22:28:33 +0000294 printOffset(MO.getOffset(), O);
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000295 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000296 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000297 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000298 }
Evan Chenga8e29892007-01-19 07:51:42 +0000299 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner10b318b2010-01-17 21:43:43 +0000300 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000301 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000302 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000303 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000304 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000305 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000306 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000307 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000308 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000309 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000310 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000311 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000312}
313
Evan Cheng055b0312009-06-29 07:51:04 +0000314//===--------------------------------------------------------------------===//
315
Chris Lattner0890cf12010-01-25 19:51:38 +0000316MCSymbol *ARMAsmPrinter::
317GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
318 const MachineBasicBlock *MBB) const {
319 SmallString<60> Name;
320 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000321 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000322 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000323 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000324}
325
326MCSymbol *ARMAsmPrinter::
327GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
328 SmallString<60> Name;
329 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000330 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000331 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000332}
333
Jim Grosbach433a5782010-09-24 20:47:58 +0000334
335MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel(void) const {
336 SmallString<60> Name;
337 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
338 << getFunctionNumber();
339 return OutContext.GetOrCreateSymbol(Name.str());
340}
341
Evan Cheng055b0312009-06-29 07:51:04 +0000342bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000343 unsigned AsmVariant, const char *ExtraCode,
344 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000345 // Does this asm operand have a single letter operand modifier?
346 if (ExtraCode && ExtraCode[0]) {
347 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000348
Evan Chenga8e29892007-01-19 07:51:42 +0000349 switch (ExtraCode[0]) {
350 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000351 case 'a': // Print as a memory address.
352 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach2f24c4e2010-09-30 15:25:22 +0000353 O << "["
354 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
355 << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000356 return false;
357 }
358 // Fallthrough
359 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000360 if (!MI->getOperand(OpNum).isImm())
361 return true;
Jim Grosbach2317e402010-09-30 01:57:53 +0000362 O << MI->getOperand(OpNum).getImm();
Bob Wilson8f343462009-04-06 21:46:51 +0000363 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000364 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000365 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000366 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +0000367 return false;
Eric Christopher0628d382011-05-24 22:10:34 +0000368 case 'y': // Print a VFP single precision register as indexed double.
369 // This uses the ordering of the alias table to get the first 'd' register
370 // that overlaps the 's' register. Also, s0 is an odd register, hence the
371 // odd modulus check below.
372 if (MI->getOperand(OpNum).isReg()) {
373 unsigned Reg = MI->getOperand(OpNum).getReg();
374 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
375 O << ARMInstPrinter::getRegisterName(TRI->getAliasSet(Reg)[0]) <<
376 (((Reg % 2) == 1) ? "[0]" : "[1]");
377 return false;
378 }
Eric Christopher4db7dec2011-05-24 23:27:13 +0000379 return true;
Eric Christopherfef50062011-05-24 22:27:43 +0000380 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christophere1739d52011-05-24 23:15:43 +0000381 if (!MI->getOperand(OpNum).isImm())
382 return true;
383 O << ~(MI->getOperand(OpNum).getImm());
384 return false;
Eric Christopherfef50062011-05-24 22:27:43 +0000385 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher4db7dec2011-05-24 23:27:13 +0000386 if (!MI->getOperand(OpNum).isImm())
387 return true;
388 O << (MI->getOperand(OpNum).getImm() & 0xffff);
389 return false;
Eric Christopher3c14f242011-05-28 01:40:44 +0000390 case 'M': { // A register range suitable for LDM/STM.
391 if (!MI->getOperand(OpNum).isReg())
392 return true;
393 const MachineOperand &MO = MI->getOperand(OpNum);
394 unsigned RegBegin = MO.getReg();
395 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
396 // already got the operands in registers that are operands to the
397 // inline asm statement.
398
399 O << "{" << ARMInstPrinter::getRegisterName(RegBegin);
400
401 // FIXME: The register allocator not only may not have given us the
402 // registers in sequence, but may not be in ascending registers. This
403 // will require changes in the register allocator that'll need to be
404 // propagated down here if the operands change.
405 unsigned RegOps = OpNum + 1;
406 while (MI->getOperand(RegOps).isReg()) {
407 O << ", "
408 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
409 RegOps++;
410 }
411
412 O << "}";
413
414 return false;
415 }
416 // These modifiers are not yet supported.
Eric Christopherfef50062011-05-24 22:27:43 +0000417 case 'p': // The high single-precision register of a VFP double-precision
418 // register.
419 case 'e': // The low doubleword register of a NEON quad register.
420 case 'f': // The high doubleword register of a NEON quad register.
421 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Eric Christopherfef50062011-05-24 22:27:43 +0000422 case 'Q': // The least significant register of a pair.
423 case 'R': // The most significant register of a pair.
424 case 'H': // The highest-numbered register of a pair.
Bob Wilsond984eb62010-05-27 20:23:42 +0000425 return true;
Evan Cheng84f60b72010-05-27 22:08:38 +0000426 }
Evan Chenga8e29892007-01-19 07:51:42 +0000427 }
Jim Grosbache9952212009-09-04 01:38:51 +0000428
Chris Lattner35c33bd2010-04-04 04:47:45 +0000429 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000430 return false;
431}
432
Bob Wilson224c2442009-05-19 05:53:42 +0000433bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +0000434 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000435 const char *ExtraCode,
436 raw_ostream &O) {
Eric Christopher8f894632011-05-25 20:51:58 +0000437 // Does this asm operand have a single letter operand modifier?
438 if (ExtraCode && ExtraCode[0]) {
439 if (ExtraCode[1] != 0) return true; // Unknown modifier.
440
441 switch (ExtraCode[0]) {
Eric Christopher32bfb2c2011-05-26 18:22:26 +0000442 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8f894632011-05-25 20:51:58 +0000443 default: return true; // Unknown modifier.
444 case 'm': // The base register of a memory operand.
445 if (!MI->getOperand(OpNum).isReg())
446 return true;
447 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
448 return false;
449 }
450 }
451
Bob Wilson765cc0b2009-10-13 20:50:28 +0000452 const MachineOperand &MO = MI->getOperand(OpNum);
453 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach2317e402010-09-30 01:57:53 +0000454 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +0000455 return false;
456}
457
Bob Wilson812209a2009-09-30 22:06:26 +0000458void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +0000459 if (Subtarget->isTargetDarwin()) {
460 Reloc::Model RelocM = TM.getRelocationModel();
461 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
462 // Declare all the text sections up front (before the DWARF sections
463 // emitted by AsmPrinter::doInitialization) so the assembler will keep
464 // them together at the beginning of the object file. This helps
465 // avoid out-of-range branches that are due a fundamental limitation of
466 // the way symbol offsets are encoded with the current Darwin ARM
467 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000468 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +0000469 static_cast<const TargetLoweringObjectFileMachO &>(
470 getObjFileLowering());
Bob Wilson29e06692009-09-30 22:25:37 +0000471 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
472 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
473 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
474 if (RelocM == Reloc::DynamicNoPIC) {
475 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000476 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
477 MCSectionMachO::S_SYMBOL_STUBS,
478 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000479 OutStreamer.SwitchSection(sect);
480 } else {
481 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000482 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
483 MCSectionMachO::S_SYMBOL_STUBS,
484 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000485 OutStreamer.SwitchSection(sect);
486 }
Bob Wilson63db5942010-07-30 19:55:47 +0000487 const MCSection *StaticInitSect =
488 OutContext.getMachOSection("__TEXT", "__StaticInit",
489 MCSectionMachO::S_REGULAR |
490 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
491 SectionKind::getText());
492 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +0000493 }
494 }
495
Jim Grosbache5165492009-11-09 00:11:35 +0000496 // Use unified assembler syntax.
Jason W Kimafd1cc22010-09-30 02:45:56 +0000497 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovd61eca52009-06-17 23:43:18 +0000498
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000499 // Emit ARM Build Attributes
500 if (Subtarget->isTargetELF()) {
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000501
Jason W Kimdef9ac42010-10-06 22:36:46 +0000502 emitAttributes();
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000503 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000504}
505
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +0000506
Chris Lattner4a071d62009-10-19 17:59:19 +0000507void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +0000508 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +0000509 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +0000510 const TargetLoweringObjectFileMachO &TLOFMacho =
511 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000512 MachineModuleInfoMachO &MMIMacho =
513 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +0000514
Evan Chenga8e29892007-01-19 07:51:42 +0000515 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000516 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +0000517
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000518 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +0000519 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000520 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +0000521 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000522 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000523 // L_foo$stub:
524 OutStreamer.EmitLabel(Stubs[i].first);
525 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +0000526 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
527 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000528
Bill Wendling52a50e52010-03-11 01:18:13 +0000529 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000530 // External to current translation unit.
531 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
532 else
533 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +0000534 //
Jim Grosbach1b935a32010-09-22 16:45:13 +0000535 // When we place the LSDA into the TEXT section, the type info
536 // pointers need to be indirect and pc-rel. We accomplish this by
537 // using NLPs; however, sometimes the types are local to the file.
538 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +0000539 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
540 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000541 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +0000542 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000543
544 Stubs.clear();
545 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000546 }
547
Chris Lattnere4d9ea82009-10-19 18:44:38 +0000548 Stubs = MMIMacho.GetHiddenGVStubList();
549 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000550 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +0000551 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000552 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
553 // L_foo$stub:
554 OutStreamer.EmitLabel(Stubs[i].first);
555 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +0000556 OutStreamer.EmitValue(MCSymbolRefExpr::
557 Create(Stubs[i].second.getPointer(),
558 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000559 4/*size*/, 0/*addrspace*/);
560 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000561
562 Stubs.clear();
563 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +0000564 }
565
Evan Chenga8e29892007-01-19 07:51:42 +0000566 // Funny Darwin hack: This flag tells the linker that no global symbols
567 // contain code that falls through to other global symbols (e.g. the obvious
568 // implementation of multiple entry points). If this doesn't occur, the
569 // linker can safely perform dead code stripping. Since LLVM never
570 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +0000571 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +0000572 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000573}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +0000574
Chris Lattner97f06932009-10-19 20:20:46 +0000575//===----------------------------------------------------------------------===//
Jason W Kimdef9ac42010-10-06 22:36:46 +0000576// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
577// FIXME:
578// The following seem like one-off assembler flags, but they actually need
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000579// to appear in the .ARM.attributes section in ELF.
Jason W Kimdef9ac42010-10-06 22:36:46 +0000580// Instead of subclassing the MCELFStreamer, we do the work here.
581
582void ARMAsmPrinter::emitAttributes() {
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000583
Jason W Kim17b443d2010-10-11 23:01:44 +0000584 emitARMAttributeSection();
585
Renato Golin728ff0d2011-02-28 22:04:27 +0000586 /* GAS expect .fpu to be emitted, regardless of VFP build attribute */
587 bool emitFPU = false;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000588 AttributeEmitter *AttrEmitter;
Renato Golin728ff0d2011-02-28 22:04:27 +0000589 if (OutStreamer.hasRawTextSupport()) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000590 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
Renato Golin728ff0d2011-02-28 22:04:27 +0000591 emitFPU = true;
592 } else {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000593 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
594 AttrEmitter = new ObjectAttributeEmitter(O);
595 }
596
597 AttrEmitter->MaybeSwitchVendor("aeabi");
598
Jason W Kimdef9ac42010-10-06 22:36:46 +0000599 std::string CPUString = Subtarget->getCPUString();
Jason W Kimf009a962011-02-07 00:49:53 +0000600
601 if (CPUString == "cortex-a8" ||
602 Subtarget->isCortexA8()) {
Jason W Kimc046d642011-02-07 19:07:11 +0000603 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a8");
Jason W Kimf009a962011-02-07 00:49:53 +0000604 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
605 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
606 ARMBuildAttrs::ApplicationProfile);
607 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
608 ARMBuildAttrs::Allowed);
609 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
610 ARMBuildAttrs::AllowThumb32);
611 // Fixme: figure out when this is emitted.
612 //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch,
613 // ARMBuildAttrs::AllowWMMXv1);
614 //
615
616 /// ADD additional Else-cases here!
Rafael Espindolab8adb8a2011-05-20 20:10:34 +0000617 } else if (CPUString == "xscale") {
618 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TEJ);
619 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
620 ARMBuildAttrs::Allowed);
621 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
622 ARMBuildAttrs::Allowed);
Jason W Kimf009a962011-02-07 00:49:53 +0000623 } else if (CPUString == "generic") {
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000624 // FIXME: Why these defaults?
625 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
Jason W Kimf009a962011-02-07 00:49:53 +0000626 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
627 ARMBuildAttrs::Allowed);
628 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
629 ARMBuildAttrs::Allowed);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000630 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000631
Renato Goline89a0532011-03-02 21:20:09 +0000632 if (Subtarget->hasNEON() && emitFPU) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000633 /* NEON is not exactly a VFP architecture, but GAS emit one of
634 * neon/vfpv3/vfpv2 for .fpu parameters */
635 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon");
636 /* If emitted for NEON, omit from VFP below, since you can have both
637 * NEON and VFP in build attributes but only one .fpu */
638 emitFPU = false;
639 }
640
641 /* VFPv3 + .fpu */
642 if (Subtarget->hasVFP3()) {
643 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
644 ARMBuildAttrs::AllowFPv3A);
645 if (emitFPU)
646 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv3");
647
648 /* VFPv2 + .fpu */
649 } else if (Subtarget->hasVFP2()) {
Jason W Kimf009a962011-02-07 00:49:53 +0000650 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
651 ARMBuildAttrs::AllowFPv2);
Renato Golin728ff0d2011-02-28 22:04:27 +0000652 if (emitFPU)
653 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv2");
654 }
655
656 /* TODO: ARMBuildAttrs::Allowed is not completely accurate,
657 * since NEON can have 1 (allowed) or 2 (fused MAC operations) */
658 if (Subtarget->hasNEON()) {
659 AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
660 ARMBuildAttrs::Allowed);
661 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000662
663 // Signal various FP modes.
664 if (!UnsafeFPMath) {
Jason W Kimf009a962011-02-07 00:49:53 +0000665 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal,
666 ARMBuildAttrs::Allowed);
667 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
668 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000669 }
670
671 if (NoInfsFPMath && NoNaNsFPMath)
Jason W Kimf009a962011-02-07 00:49:53 +0000672 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
673 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000674 else
Jason W Kimf009a962011-02-07 00:49:53 +0000675 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
676 ARMBuildAttrs::AllowIEE754);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000677
Jason W Kimf009a962011-02-07 00:49:53 +0000678 // FIXME: add more flags to ARMBuildAttrs.h
Jason W Kimdef9ac42010-10-06 22:36:46 +0000679 // 8-bytes alignment stuff.
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000680 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
681 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000682
683 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
684 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000685 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
686 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000687 }
688 // FIXME: Should we signal R9 usage?
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000689
Jason W Kimf009a962011-02-07 00:49:53 +0000690 if (Subtarget->hasDivide())
691 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000692
693 AttrEmitter->Finish();
694 delete AttrEmitter;
Jason W Kimdef9ac42010-10-06 22:36:46 +0000695}
696
Jason W Kim17b443d2010-10-11 23:01:44 +0000697void ARMAsmPrinter::emitARMAttributeSection() {
698 // <format-version>
699 // [ <section-length> "vendor-name"
700 // [ <file-tag> <size> <attribute>*
701 // | <section-tag> <size> <section-number>* 0 <attribute>*
702 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
703 // ]+
704 // ]*
705
706 if (OutStreamer.hasRawTextSupport())
707 return;
708
709 const ARMElfTargetObjectFile &TLOFELF =
710 static_cast<const ARMElfTargetObjectFile &>
711 (getObjFileLowering());
712
713 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim17b443d2010-10-11 23:01:44 +0000714
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000715 // Format version
716 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim17b443d2010-10-11 23:01:44 +0000717}
718
Jason W Kimdef9ac42010-10-06 22:36:46 +0000719//===----------------------------------------------------------------------===//
Chris Lattner97f06932009-10-19 20:20:46 +0000720
Jim Grosbach988ce092010-09-18 00:05:05 +0000721static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
722 unsigned LabelId, MCContext &Ctx) {
723
724 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
725 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
726 return Label;
727}
728
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000729static MCSymbolRefExpr::VariantKind
730getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
731 switch (Modifier) {
732 default: llvm_unreachable("Unknown modifier!");
733 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
734 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
735 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
736 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
737 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
738 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
739 }
740 return MCSymbolRefExpr::VK_None;
741}
742
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000743MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) {
744 bool isIndirect = Subtarget->isTargetDarwin() &&
745 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
746 if (!isIndirect)
747 return Mang->getSymbol(GV);
748
749 // FIXME: Remove this when Darwin transition to @GOT like syntax.
750 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
751 MachineModuleInfoMachO &MMIMachO =
752 MMI->getObjFileInfo<MachineModuleInfoMachO>();
753 MachineModuleInfoImpl::StubValueTy &StubSym =
754 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
755 MMIMachO.getGVStubEntry(MCSym);
756 if (StubSym.getPointer() == 0)
757 StubSym = MachineModuleInfoImpl::
758 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
759 return MCSym;
760}
761
Jim Grosbach5df08d82010-11-09 18:45:04 +0000762void ARMAsmPrinter::
763EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
764 int Size = TM.getTargetData()->getTypeAllocSize(MCPV->getType());
765
766 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000767
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000768 MCSymbol *MCSym;
Jim Grosbach5df08d82010-11-09 18:45:04 +0000769 if (ACPV->isLSDA()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000770 SmallString<128> Str;
771 raw_svector_ostream OS(Str);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000772 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000773 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000774 } else if (ACPV->isBlockAddress()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000775 MCSym = GetBlockAddressSymbol(ACPV->getBlockAddress());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000776 } else if (ACPV->isGlobalValue()) {
777 const GlobalValue *GV = ACPV->getGV();
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000778 MCSym = GetARMGVSymbol(GV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000779 } else {
780 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000781 MCSym = GetExternalSymbolSymbol(ACPV->getSymbol());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000782 }
783
784 // Create an MCSymbol for the reference.
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000785 const MCExpr *Expr =
786 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
787 OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000788
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000789 if (ACPV->getPCAdjustment()) {
790 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
791 getFunctionNumber(),
792 ACPV->getLabelId(),
793 OutContext);
794 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
795 PCRelExpr =
796 MCBinaryExpr::CreateAdd(PCRelExpr,
797 MCConstantExpr::Create(ACPV->getPCAdjustment(),
798 OutContext),
799 OutContext);
800 if (ACPV->mustAddCurrentAddress()) {
801 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
802 // label, so just emit a local label end reference that instead.
803 MCSymbol *DotSym = OutContext.CreateTempSymbol();
804 OutStreamer.EmitLabel(DotSym);
805 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
806 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000807 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000808 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000809 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000810 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000811}
812
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000813void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
814 unsigned Opcode = MI->getOpcode();
815 int OpNum = 1;
816 if (Opcode == ARM::BR_JTadd)
817 OpNum = 2;
818 else if (Opcode == ARM::BR_JTm)
819 OpNum = 3;
820
821 const MachineOperand &MO1 = MI->getOperand(OpNum);
822 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
823 unsigned JTI = MO1.getIndex();
824
825 // Emit a label for the jump table.
826 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
827 OutStreamer.EmitLabel(JTISymbol);
828
829 // Emit each entry of the table.
830 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
831 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
832 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
833
834 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
835 MachineBasicBlock *MBB = JTBBs[i];
836 // Construct an MCExpr for the entry. We want a value of the form:
837 // (BasicBlockAddr - TableBeginAddr)
838 //
839 // For example, a table with entries jumping to basic blocks BB0 and BB1
840 // would look like:
841 // LJTI_0_0:
842 // .word (LBB0 - LJTI_0_0)
843 // .word (LBB1 - LJTI_0_0)
844 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
845
846 if (TM.getRelocationModel() == Reloc::PIC_)
847 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
848 OutContext),
849 OutContext);
850 OutStreamer.EmitValue(Expr, 4);
851 }
852}
853
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000854void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
855 unsigned Opcode = MI->getOpcode();
856 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
857 const MachineOperand &MO1 = MI->getOperand(OpNum);
858 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
859 unsigned JTI = MO1.getIndex();
860
861 // Emit a label for the jump table.
862 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
863 OutStreamer.EmitLabel(JTISymbol);
864
865 // Emit each entry of the table.
866 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
867 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
868 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000869 unsigned OffsetWidth = 4;
Jim Grosbachd092a872010-11-29 21:28:32 +0000870 if (MI->getOpcode() == ARM::t2TBB_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000871 OffsetWidth = 1;
Jim Grosbachd092a872010-11-29 21:28:32 +0000872 else if (MI->getOpcode() == ARM::t2TBH_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000873 OffsetWidth = 2;
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000874
875 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
876 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000877 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
878 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000879 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000880 if (OffsetWidth == 4) {
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000881 MCInst BrInst;
882 BrInst.setOpcode(ARM::t2B);
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000883 BrInst.addOperand(MCOperand::CreateExpr(MBBSymbolExpr));
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000884 OutStreamer.EmitInstruction(BrInst);
885 continue;
886 }
887 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000888 // MCExpr for the entry. We want a value of the form:
889 // (BasicBlockAddr - TableBeginAddr) / 2
890 //
891 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
892 // would look like:
893 // LJTI_0_0:
894 // .byte (LBB0 - LJTI_0_0) / 2
895 // .byte (LBB1 - LJTI_0_0) / 2
896 const MCExpr *Expr =
897 MCBinaryExpr::CreateSub(MBBSymbolExpr,
898 MCSymbolRefExpr::Create(JTISymbol, OutContext),
899 OutContext);
900 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
901 OutContext);
902 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000903 }
904}
905
Jim Grosbach2d0f53b2010-09-28 17:05:56 +0000906void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
907 raw_ostream &OS) {
908 unsigned NOps = MI->getNumOperands();
909 assert(NOps==4);
910 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
911 // cast away const; DIetc do not take const operands for some reason.
912 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
913 OS << V.getName();
914 OS << " <- ";
915 // Frame address. Currently handles register +- offset only.
916 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
917 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
918 OS << ']';
919 OS << "+";
920 printOperand(MI, NOps-2, OS);
921}
922
Jim Grosbach40edf732010-12-14 21:10:47 +0000923static void populateADROperands(MCInst &Inst, unsigned Dest,
924 const MCSymbol *Label,
925 unsigned pred, unsigned ccreg,
926 MCContext &Ctx) {
927 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, Ctx);
928 Inst.addOperand(MCOperand::CreateReg(Dest));
929 Inst.addOperand(MCOperand::CreateExpr(SymbolExpr));
930 // Add predicate operands.
931 Inst.addOperand(MCOperand::CreateImm(pred));
932 Inst.addOperand(MCOperand::CreateReg(ccreg));
933}
934
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000935void ARMAsmPrinter::EmitPatchedInstruction(const MachineInstr *MI,
936 unsigned Opcode) {
937 MCInst TmpInst;
938
939 // Emit the instruction as usual, just patch the opcode.
940 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
941 TmpInst.setOpcode(Opcode);
942 OutStreamer.EmitInstruction(TmpInst);
943}
944
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000945void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
946 assert(MI->getFlag(MachineInstr::FrameSetup) &&
947 "Only instruction which are involved into frame setup code are allowed");
948
949 const MachineFunction &MF = *MI->getParent()->getParent();
950 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +0000951 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000952
953 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000954 unsigned Opc = MI->getOpcode();
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000955 unsigned SrcReg, DstReg;
956
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000957 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
958 // Two special cases:
959 // 1) tPUSH does not have src/dst regs.
960 // 2) for Thumb1 code we sometimes materialize the constant via constpool
961 // load. Yes, this is pretty fragile, but for now I don't see better
962 // way... :(
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000963 SrcReg = DstReg = ARM::SP;
964 } else {
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000965 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000966 DstReg = MI->getOperand(0).getReg();
967 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000968
969 // Try to figure out the unwinding opcode out of src / dst regs.
970 if (MI->getDesc().mayStore()) {
971 // Register saves.
972 assert(DstReg == ARM::SP &&
973 "Only stack pointer as a destination reg is supported");
974
975 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000976 // Skip src & dst reg, and pred ops.
977 unsigned StartOp = 2 + 2;
978 // Use all the operands.
979 unsigned NumOffset = 0;
980
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000981 switch (Opc) {
982 default:
983 MI->dump();
984 assert(0 && "Unsupported opcode for unwinding information");
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000985 case ARM::tPUSH:
986 // Special case here: no src & dst reg, but two extra imp ops.
987 StartOp = 2; NumOffset = 2;
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000988 case ARM::STMDB_UPD:
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000989 case ARM::t2STMDB_UPD:
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000990 case ARM::VSTMDDB_UPD:
991 assert(SrcReg == ARM::SP &&
992 "Only stack pointer as a source reg is supported");
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000993 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
994 i != NumOps; ++i)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000995 RegList.push_back(MI->getOperand(i).getReg());
996 break;
997 case ARM::STR_PRE:
998 assert(MI->getOperand(2).getReg() == ARM::SP &&
999 "Only stack pointer as a source reg is supported");
1000 RegList.push_back(SrcReg);
1001 break;
1002 }
1003 OutStreamer.EmitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
1004 } else {
1005 // Changes of stack / frame pointer.
1006 if (SrcReg == ARM::SP) {
1007 int64_t Offset = 0;
1008 switch (Opc) {
1009 default:
1010 MI->dump();
1011 assert(0 && "Unsupported opcode for unwinding information");
1012 case ARM::MOVr:
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001013 case ARM::tMOVgpr2gpr:
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001014 case ARM::tMOVgpr2tgpr:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001015 Offset = 0;
1016 break;
1017 case ARM::ADDri:
1018 Offset = -MI->getOperand(2).getImm();
1019 break;
1020 case ARM::SUBri:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001021 Offset = MI->getOperand(2).getImm();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001022 break;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001023 case ARM::tSUBspi:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001024 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001025 break;
1026 case ARM::tADDspi:
1027 case ARM::tADDrSPi:
1028 Offset = -MI->getOperand(2).getImm()*4;
1029 break;
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001030 case ARM::tLDRpci: {
1031 // Grab the constpool index and check, whether it corresponds to
1032 // original or cloned constpool entry.
1033 unsigned CPI = MI->getOperand(1).getIndex();
1034 const MachineConstantPool *MCP = MF.getConstantPool();
1035 if (CPI >= MCP->getConstants().size())
1036 CPI = AFI.getOriginalCPIdx(CPI);
1037 assert(CPI != -1U && "Invalid constpool index");
1038
1039 // Derive the actual offset.
1040 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1041 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1042 // FIXME: Check for user, it should be "add" instruction!
1043 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001044 break;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001045 }
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001046 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001047
1048 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikove5163792011-03-05 18:44:00 +00001049 // Set-up of the frame pointer. Positive values correspond to "add"
1050 // instruction.
1051 OutStreamer.EmitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001052 else if (DstReg == ARM::SP) {
Anton Korobeynikove5163792011-03-05 18:44:00 +00001053 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001054 // instruction.
1055 OutStreamer.EmitPad(Offset);
1056 } else {
1057 MI->dump();
1058 assert(0 && "Unsupported opcode for unwinding information");
1059 }
1060 } else if (DstReg == ARM::SP) {
1061 // FIXME: .movsp goes here
1062 MI->dump();
1063 assert(0 && "Unsupported opcode for unwinding information");
1064 }
1065 else {
1066 MI->dump();
1067 assert(0 && "Unsupported opcode for unwinding information");
1068 }
1069 }
1070}
1071
1072extern cl::opt<bool> EnableARMEHABI;
1073
Jim Grosbachb454cda2010-09-29 15:23:40 +00001074void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001075 unsigned Opc = MI->getOpcode();
1076 switch (Opc) {
Chris Lattner4d152222009-10-19 22:23:04 +00001077 default: break;
Jim Grosbach72422d32011-03-11 23:24:15 +00001078 case ARM::B: {
1079 // B is just a Bcc with an 'always' predicate.
1080 MCInst TmpInst;
1081 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1082 TmpInst.setOpcode(ARM::Bcc);
1083 // Add predicate operands.
1084 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1085 TmpInst.addOperand(MCOperand::CreateReg(0));
1086 OutStreamer.EmitInstruction(TmpInst);
1087 return;
1088 }
Jim Grosbachdd119882011-03-11 22:51:41 +00001089 case ARM::LDMIA_RET: {
1090 // LDMIA_RET is just a normal LDMIA_UPD instruction that targets PC and as
1091 // such has additional code-gen properties and scheduling information.
1092 // To emit it, we just construct as normal and set the opcode to LDMIA_UPD.
1093 MCInst TmpInst;
1094 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1095 TmpInst.setOpcode(ARM::LDMIA_UPD);
1096 OutStreamer.EmitInstruction(TmpInst);
1097 return;
1098 }
Jim Grosbach9702e602010-12-09 01:22:19 +00001099
Chris Lattner112f2392010-11-14 20:31:06 +00001100 case ARM::t2MOVi32imm: assert(0 && "Should be lowered by thumb2it pass");
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001101 case ARM::DBG_VALUE: {
1102 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
1103 SmallString<128> TmpStr;
1104 raw_svector_ostream OS(TmpStr);
1105 PrintDebugValueComment(MI, OS);
1106 OutStreamer.EmitRawText(StringRef(OS.str()));
1107 }
1108 return;
1109 }
Jim Grosbach3efad8f2010-12-16 19:11:16 +00001110 case ARM::tBfar: {
1111 MCInst TmpInst;
1112 TmpInst.setOpcode(ARM::tBL);
1113 TmpInst.addOperand(MCOperand::CreateExpr(MCSymbolRefExpr::Create(
1114 MI->getOperand(0).getMBB()->getSymbol(), OutContext)));
1115 OutStreamer.EmitInstruction(TmpInst);
1116 return;
1117 }
Jim Grosbach40edf732010-12-14 21:10:47 +00001118 case ARM::LEApcrel:
Jim Grosbachd40963c2010-12-14 22:28:03 +00001119 case ARM::tLEApcrel:
Jim Grosbach40edf732010-12-14 21:10:47 +00001120 case ARM::t2LEApcrel: {
Jim Grosbachdff84b02010-12-02 00:28:45 +00001121 // FIXME: Need to also handle globals and externals
Jim Grosbachdff84b02010-12-02 00:28:45 +00001122 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001123 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrel ? ARM::t2ADR
1124 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1125 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001126 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1127 GetCPISymbol(MI->getOperand(1).getIndex()),
1128 MI->getOperand(2).getImm(), MI->getOperand(3).getReg(),
1129 OutContext);
Jim Grosbachdff84b02010-12-02 00:28:45 +00001130 OutStreamer.EmitInstruction(TmpInst);
1131 return;
1132 }
Jim Grosbachd40963c2010-12-14 22:28:03 +00001133 case ARM::LEApcrelJT:
1134 case ARM::tLEApcrelJT:
1135 case ARM::t2LEApcrelJT: {
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001136 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001137 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrelJT ? ARM::t2ADR
1138 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1139 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001140 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1141 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1142 MI->getOperand(2).getImm()),
1143 MI->getOperand(3).getImm(), MI->getOperand(4).getReg(),
1144 OutContext);
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001145 OutStreamer.EmitInstruction(TmpInst);
1146 return;
1147 }
Jim Grosbach2e812e12010-11-30 18:56:36 +00001148 case ARM::MOVPCRX: {
1149 MCInst TmpInst;
1150 TmpInst.setOpcode(ARM::MOVr);
1151 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1152 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1153 // Add predicate operands.
1154 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1155 TmpInst.addOperand(MCOperand::CreateReg(0));
1156 // Add 's' bit operand (always reg0 for this)
1157 TmpInst.addOperand(MCOperand::CreateReg(0));
1158 OutStreamer.EmitInstruction(TmpInst);
1159 return;
1160 }
Jim Grosbachf859a542011-03-12 00:45:26 +00001161 // Darwin call instructions are just normal call instructions with different
1162 // clobber semantics (they clobber R9).
1163 case ARM::BLr9:
1164 case ARM::BLr9_pred:
1165 case ARM::BLXr9:
1166 case ARM::BLXr9_pred: {
1167 unsigned newOpc;
1168 switch (Opc) {
1169 default: assert(0);
1170 case ARM::BLr9: newOpc = ARM::BL; break;
1171 case ARM::BLr9_pred: newOpc = ARM::BL_pred; break;
1172 case ARM::BLXr9: newOpc = ARM::BLX; break;
1173 case ARM::BLXr9_pred: newOpc = ARM::BLX_pred; break;
1174 }
1175 MCInst TmpInst;
1176 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1177 TmpInst.setOpcode(newOpc);
1178 OutStreamer.EmitInstruction(TmpInst);
1179 return;
1180 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001181 case ARM::BXr9_CALL:
1182 case ARM::BX_CALL: {
1183 {
1184 MCInst TmpInst;
1185 TmpInst.setOpcode(ARM::MOVr);
1186 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1187 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1188 // Add predicate operands.
1189 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1190 TmpInst.addOperand(MCOperand::CreateReg(0));
1191 // Add 's' bit operand (always reg0 for this)
1192 TmpInst.addOperand(MCOperand::CreateReg(0));
1193 OutStreamer.EmitInstruction(TmpInst);
1194 }
1195 {
1196 MCInst TmpInst;
1197 TmpInst.setOpcode(ARM::BX);
1198 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1199 OutStreamer.EmitInstruction(TmpInst);
1200 }
1201 return;
1202 }
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001203 case ARM::tBXr9_CALL:
1204 case ARM::tBX_CALL: {
1205 {
1206 MCInst TmpInst;
1207 TmpInst.setOpcode(ARM::tMOVr);
1208 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1209 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1210 OutStreamer.EmitInstruction(TmpInst);
1211 }
1212 {
1213 MCInst TmpInst;
1214 TmpInst.setOpcode(ARM::tBX);
1215 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1216 // Add predicate operands.
1217 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1218 TmpInst.addOperand(MCOperand::CreateReg(0));
1219 OutStreamer.EmitInstruction(TmpInst);
1220 }
1221 return;
1222 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001223 case ARM::BMOVPCRXr9_CALL:
1224 case ARM::BMOVPCRX_CALL: {
1225 {
1226 MCInst TmpInst;
1227 TmpInst.setOpcode(ARM::MOVr);
1228 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1229 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1230 // Add predicate operands.
1231 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1232 TmpInst.addOperand(MCOperand::CreateReg(0));
1233 // Add 's' bit operand (always reg0 for this)
1234 TmpInst.addOperand(MCOperand::CreateReg(0));
1235 OutStreamer.EmitInstruction(TmpInst);
1236 }
1237 {
1238 MCInst TmpInst;
1239 TmpInst.setOpcode(ARM::MOVr);
1240 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1241 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1242 // Add predicate operands.
1243 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1244 TmpInst.addOperand(MCOperand::CreateReg(0));
1245 // Add 's' bit operand (always reg0 for this)
1246 TmpInst.addOperand(MCOperand::CreateReg(0));
1247 OutStreamer.EmitInstruction(TmpInst);
1248 }
1249 return;
1250 }
Evan Cheng53519f02011-01-21 18:55:51 +00001251 case ARM::MOVi16_ga_pcrel:
1252 case ARM::t2MOVi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001253 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001254 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001255 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1256
Evan Cheng53519f02011-01-21 18:55:51 +00001257 unsigned TF = MI->getOperand(1).getTargetFlags();
1258 bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001259 const GlobalValue *GV = MI->getOperand(1).getGlobal();
1260 MCSymbol *GVSym = GetARMGVSymbol(GV);
1261 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001262 if (isPIC) {
1263 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1264 getFunctionNumber(),
1265 MI->getOperand(2).getImm(), OutContext);
1266 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1267 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1268 const MCExpr *PCRelExpr =
1269 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1270 MCBinaryExpr::CreateAdd(LabelSymExpr,
1271 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001272 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001273 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1274 } else {
1275 const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext);
1276 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1277 }
1278
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001279 // Add predicate operands.
1280 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1281 TmpInst.addOperand(MCOperand::CreateReg(0));
1282 // Add 's' bit operand (always reg0 for this)
1283 TmpInst.addOperand(MCOperand::CreateReg(0));
1284 OutStreamer.EmitInstruction(TmpInst);
1285 return;
1286 }
Evan Cheng53519f02011-01-21 18:55:51 +00001287 case ARM::MOVTi16_ga_pcrel:
1288 case ARM::t2MOVTi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001289 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001290 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1291 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001292 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1293 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1294
Evan Cheng53519f02011-01-21 18:55:51 +00001295 unsigned TF = MI->getOperand(2).getTargetFlags();
1296 bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001297 const GlobalValue *GV = MI->getOperand(2).getGlobal();
1298 MCSymbol *GVSym = GetARMGVSymbol(GV);
1299 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001300 if (isPIC) {
1301 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1302 getFunctionNumber(),
1303 MI->getOperand(3).getImm(), OutContext);
1304 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1305 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1306 const MCExpr *PCRelExpr =
1307 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1308 MCBinaryExpr::CreateAdd(LabelSymExpr,
1309 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001310 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001311 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1312 } else {
1313 const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext);
1314 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1315 }
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001316 // Add predicate operands.
1317 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1318 TmpInst.addOperand(MCOperand::CreateReg(0));
1319 // Add 's' bit operand (always reg0 for this)
1320 TmpInst.addOperand(MCOperand::CreateReg(0));
1321 OutStreamer.EmitInstruction(TmpInst);
1322 return;
1323 }
Jim Grosbachfbd18732010-09-17 23:41:53 +00001324 case ARM::tPICADD: {
1325 // This is a pseudo op for a label + instruction sequence, which looks like:
1326 // LPC0:
1327 // add r0, pc
1328 // This adds the address of LPC0 to r0.
1329
1330 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001331 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1332 getFunctionNumber(), MI->getOperand(2).getImm(),
1333 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001334
1335 // Form and emit the add.
1336 MCInst AddInst;
1337 AddInst.setOpcode(ARM::tADDhirr);
1338 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1339 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1340 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1341 // Add predicate operands.
1342 AddInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1343 AddInst.addOperand(MCOperand::CreateReg(0));
1344 OutStreamer.EmitInstruction(AddInst);
1345 return;
1346 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001347 case ARM::PICADD: {
Chris Lattner4d152222009-10-19 22:23:04 +00001348 // This is a pseudo op for a label + instruction sequence, which looks like:
1349 // LPC0:
1350 // add r0, pc, r0
1351 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001352
Chris Lattner4d152222009-10-19 22:23:04 +00001353 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001354 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1355 getFunctionNumber(), MI->getOperand(2).getImm(),
1356 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001357
Jim Grosbachf3f09522010-09-14 21:05:34 +00001358 // Form and emit the add.
Chris Lattner4d152222009-10-19 22:23:04 +00001359 MCInst AddInst;
1360 AddInst.setOpcode(ARM::ADDrr);
1361 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1362 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1363 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbach5b46d622010-09-14 21:28:17 +00001364 // Add predicate operands.
1365 AddInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1366 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1367 // Add 's' bit operand (always reg0 for this)
1368 AddInst.addOperand(MCOperand::CreateReg(0));
Chris Lattner850d2e22010-02-03 01:16:28 +00001369 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001370 return;
1371 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001372 case ARM::PICSTR:
1373 case ARM::PICSTRB:
1374 case ARM::PICSTRH:
1375 case ARM::PICLDR:
1376 case ARM::PICLDRB:
1377 case ARM::PICLDRH:
1378 case ARM::PICLDRSB:
1379 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001380 // This is a pseudo op for a label + instruction sequence, which looks like:
1381 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001382 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001383 // The LCP0 label is referenced by a constant pool entry in order to get
1384 // a PC-relative address at the ldr instruction.
1385
1386 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001387 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1388 getFunctionNumber(), MI->getOperand(2).getImm(),
1389 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001390
1391 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001392 unsigned Opcode;
1393 switch (MI->getOpcode()) {
1394 default:
1395 llvm_unreachable("Unexpected opcode!");
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001396 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1397 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001398 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach3e556122010-10-26 22:37:02 +00001399 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbachc1d30212010-10-27 00:19:44 +00001400 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001401 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1402 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1403 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1404 }
1405 MCInst LdStInst;
1406 LdStInst.setOpcode(Opcode);
1407 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1408 LdStInst.addOperand(MCOperand::CreateReg(ARM::PC));
1409 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1410 LdStInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001411 // Add predicate operands.
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001412 LdStInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1413 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1414 OutStreamer.EmitInstruction(LdStInst);
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001415
1416 return;
1417 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001418 case ARM::CONSTPOOL_ENTRY: {
Chris Lattnera70e6442009-10-19 22:33:05 +00001419 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1420 /// in the function. The first operand is the ID# for this instruction, the
1421 /// second is the index into the MachineConstantPool that this is, the third
1422 /// is the size in bytes of this constant pool entry.
1423 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1424 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1425
1426 EmitAlignment(2);
Chris Lattner1b46f432010-01-23 07:00:21 +00001427 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001428
1429 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1430 if (MCPE.isMachineConstantPoolEntry())
1431 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1432 else
1433 EmitGlobalConstant(MCPE.Val.ConstVal);
Jim Grosbachb0739b72010-09-02 01:02:06 +00001434
Chris Lattnera70e6442009-10-19 22:33:05 +00001435 return;
1436 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001437 case ARM::t2BR_JT: {
1438 // Lower and emit the instruction itself, then the jump table following it.
1439 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001440 TmpInst.setOpcode(ARM::tMOVgpr2gpr);
1441 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1442 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1443 // Add predicate operands.
1444 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1445 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001446 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001447 // Output the data for the jump table itself
1448 EmitJump2Table(MI);
1449 return;
1450 }
1451 case ARM::t2TBB_JT: {
1452 // Lower and emit the instruction itself, then the jump table following it.
1453 MCInst TmpInst;
1454
1455 TmpInst.setOpcode(ARM::t2TBB);
1456 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1457 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1458 // Add predicate operands.
1459 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1460 TmpInst.addOperand(MCOperand::CreateReg(0));
1461 OutStreamer.EmitInstruction(TmpInst);
1462 // Output the data for the jump table itself
1463 EmitJump2Table(MI);
1464 // Make sure the next instruction is 2-byte aligned.
1465 EmitAlignment(1);
1466 return;
1467 }
1468 case ARM::t2TBH_JT: {
1469 // Lower and emit the instruction itself, then the jump table following it.
1470 MCInst TmpInst;
1471
1472 TmpInst.setOpcode(ARM::t2TBH);
1473 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1474 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1475 // Add predicate operands.
1476 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1477 TmpInst.addOperand(MCOperand::CreateReg(0));
1478 OutStreamer.EmitInstruction(TmpInst);
1479 // Output the data for the jump table itself
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001480 EmitJump2Table(MI);
1481 return;
1482 }
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001483 case ARM::tBR_JTr:
Jim Grosbach2dc77682010-11-29 18:37:44 +00001484 case ARM::BR_JTr: {
1485 // Lower and emit the instruction itself, then the jump table following it.
1486 // mov pc, target
1487 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001488 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
1489 ARM::MOVr : ARM::tMOVgpr2gpr;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001490 TmpInst.setOpcode(Opc);
Jim Grosbach2dc77682010-11-29 18:37:44 +00001491 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1492 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1493 // Add predicate operands.
1494 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1495 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001496 // Add 's' bit operand (always reg0 for this)
1497 if (Opc == ARM::MOVr)
1498 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach2dc77682010-11-29 18:37:44 +00001499 OutStreamer.EmitInstruction(TmpInst);
1500
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001501 // Make sure the Thumb jump table is 4-byte aligned.
Bill Wendlinga68a4fd2010-12-18 02:13:59 +00001502 if (Opc == ARM::tMOVgpr2gpr)
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001503 EmitAlignment(2);
1504
Jim Grosbach2dc77682010-11-29 18:37:44 +00001505 // Output the data for the jump table itself
1506 EmitJumpTable(MI);
1507 return;
1508 }
1509 case ARM::BR_JTm: {
1510 // Lower and emit the instruction itself, then the jump table following it.
1511 // ldr pc, target
1512 MCInst TmpInst;
1513 if (MI->getOperand(1).getReg() == 0) {
1514 // literal offset
1515 TmpInst.setOpcode(ARM::LDRi12);
1516 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1517 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1518 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1519 } else {
1520 TmpInst.setOpcode(ARM::LDRrs);
1521 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1522 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1523 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1524 TmpInst.addOperand(MCOperand::CreateImm(0));
1525 }
1526 // Add predicate operands.
1527 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1528 TmpInst.addOperand(MCOperand::CreateReg(0));
1529 OutStreamer.EmitInstruction(TmpInst);
1530
1531 // Output the data for the jump table itself
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001532 EmitJumpTable(MI);
1533 return;
1534 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001535 case ARM::BR_JTadd: {
1536 // Lower and emit the instruction itself, then the jump table following it.
1537 // add pc, target, idx
Jim Grosbach2dc77682010-11-29 18:37:44 +00001538 MCInst TmpInst;
1539 TmpInst.setOpcode(ARM::ADDrr);
1540 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1541 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1542 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001543 // Add predicate operands.
Jim Grosbach2dc77682010-11-29 18:37:44 +00001544 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1545 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001546 // Add 's' bit operand (always reg0 for this)
Jim Grosbach2dc77682010-11-29 18:37:44 +00001547 TmpInst.addOperand(MCOperand::CreateReg(0));
1548 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001549
1550 // Output the data for the jump table itself
1551 EmitJumpTable(MI);
1552 return;
1553 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001554 case ARM::TRAP: {
1555 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1556 // FIXME: Remove this special case when they do.
1557 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001558 //.long 0xe7ffdefe @ trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001559 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001560 OutStreamer.AddComment("trap");
1561 OutStreamer.EmitIntValue(Val, 4);
1562 return;
1563 }
1564 break;
1565 }
1566 case ARM::tTRAP: {
1567 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1568 // FIXME: Remove this special case when they do.
1569 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001570 //.short 57086 @ trap
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001571 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001572 OutStreamer.AddComment("trap");
1573 OutStreamer.EmitIntValue(Val, 2);
1574 return;
1575 }
1576 break;
1577 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001578 case ARM::t2Int_eh_sjlj_setjmp:
1579 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001580 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach433a5782010-09-24 20:47:58 +00001581 // Two incoming args: GPR:$src, GPR:$val
1582 // mov $val, pc
1583 // adds $val, #7
1584 // str $val, [$src, #4]
1585 // movs r0, #0
1586 // b 1f
1587 // movs r0, #1
1588 // 1:
1589 unsigned SrcReg = MI->getOperand(0).getReg();
1590 unsigned ValReg = MI->getOperand(1).getReg();
1591 MCSymbol *Label = GetARMSJLJEHLabel();
1592 {
1593 MCInst TmpInst;
1594 TmpInst.setOpcode(ARM::tMOVgpr2tgpr);
1595 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1596 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1597 // 's' bit operand
1598 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1599 OutStreamer.AddComment("eh_setjmp begin");
1600 OutStreamer.EmitInstruction(TmpInst);
1601 }
1602 {
1603 MCInst TmpInst;
1604 TmpInst.setOpcode(ARM::tADDi3);
1605 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1606 // 's' bit operand
1607 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1608 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1609 TmpInst.addOperand(MCOperand::CreateImm(7));
1610 // Predicate.
1611 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1612 TmpInst.addOperand(MCOperand::CreateReg(0));
1613 OutStreamer.EmitInstruction(TmpInst);
1614 }
1615 {
1616 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001617 TmpInst.setOpcode(ARM::tSTRi);
Jim Grosbach433a5782010-09-24 20:47:58 +00001618 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1619 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1620 // The offset immediate is #4. The operand value is scaled by 4 for the
1621 // tSTR instruction.
1622 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach433a5782010-09-24 20:47:58 +00001623 // Predicate.
1624 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1625 TmpInst.addOperand(MCOperand::CreateReg(0));
1626 OutStreamer.EmitInstruction(TmpInst);
1627 }
1628 {
1629 MCInst TmpInst;
1630 TmpInst.setOpcode(ARM::tMOVi8);
1631 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1632 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1633 TmpInst.addOperand(MCOperand::CreateImm(0));
1634 // Predicate.
1635 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1636 TmpInst.addOperand(MCOperand::CreateReg(0));
1637 OutStreamer.EmitInstruction(TmpInst);
1638 }
1639 {
1640 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
1641 MCInst TmpInst;
1642 TmpInst.setOpcode(ARM::tB);
1643 TmpInst.addOperand(MCOperand::CreateExpr(SymbolExpr));
1644 OutStreamer.EmitInstruction(TmpInst);
1645 }
1646 {
1647 MCInst TmpInst;
1648 TmpInst.setOpcode(ARM::tMOVi8);
1649 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1650 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1651 TmpInst.addOperand(MCOperand::CreateImm(1));
1652 // Predicate.
1653 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1654 TmpInst.addOperand(MCOperand::CreateReg(0));
1655 OutStreamer.AddComment("eh_setjmp end");
1656 OutStreamer.EmitInstruction(TmpInst);
1657 }
1658 OutStreamer.EmitLabel(Label);
1659 return;
1660 }
1661
Jim Grosbach45390082010-09-23 23:33:56 +00001662 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001663 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbach45390082010-09-23 23:33:56 +00001664 // Two incoming args: GPR:$src, GPR:$val
1665 // add $val, pc, #8
1666 // str $val, [$src, #+4]
1667 // mov r0, #0
1668 // add pc, pc, #0
1669 // mov r0, #1
1670 unsigned SrcReg = MI->getOperand(0).getReg();
1671 unsigned ValReg = MI->getOperand(1).getReg();
1672
1673 {
1674 MCInst TmpInst;
1675 TmpInst.setOpcode(ARM::ADDri);
1676 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1677 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1678 TmpInst.addOperand(MCOperand::CreateImm(8));
1679 // Predicate.
1680 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1681 TmpInst.addOperand(MCOperand::CreateReg(0));
1682 // 's' bit operand (always reg0 for this).
1683 TmpInst.addOperand(MCOperand::CreateReg(0));
1684 OutStreamer.AddComment("eh_setjmp begin");
1685 OutStreamer.EmitInstruction(TmpInst);
1686 }
1687 {
1688 MCInst TmpInst;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001689 TmpInst.setOpcode(ARM::STRi12);
Jim Grosbach45390082010-09-23 23:33:56 +00001690 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1691 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach45390082010-09-23 23:33:56 +00001692 TmpInst.addOperand(MCOperand::CreateImm(4));
1693 // Predicate.
1694 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1695 TmpInst.addOperand(MCOperand::CreateReg(0));
1696 OutStreamer.EmitInstruction(TmpInst);
1697 }
1698 {
1699 MCInst TmpInst;
1700 TmpInst.setOpcode(ARM::MOVi);
1701 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1702 TmpInst.addOperand(MCOperand::CreateImm(0));
1703 // Predicate.
1704 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1705 TmpInst.addOperand(MCOperand::CreateReg(0));
1706 // 's' bit operand (always reg0 for this).
1707 TmpInst.addOperand(MCOperand::CreateReg(0));
1708 OutStreamer.EmitInstruction(TmpInst);
1709 }
1710 {
1711 MCInst TmpInst;
1712 TmpInst.setOpcode(ARM::ADDri);
1713 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1714 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1715 TmpInst.addOperand(MCOperand::CreateImm(0));
1716 // Predicate.
1717 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1718 TmpInst.addOperand(MCOperand::CreateReg(0));
1719 // 's' bit operand (always reg0 for this).
1720 TmpInst.addOperand(MCOperand::CreateReg(0));
1721 OutStreamer.EmitInstruction(TmpInst);
1722 }
1723 {
1724 MCInst TmpInst;
1725 TmpInst.setOpcode(ARM::MOVi);
1726 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1727 TmpInst.addOperand(MCOperand::CreateImm(1));
1728 // Predicate.
1729 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1730 TmpInst.addOperand(MCOperand::CreateReg(0));
1731 // 's' bit operand (always reg0 for this).
1732 TmpInst.addOperand(MCOperand::CreateReg(0));
1733 OutStreamer.AddComment("eh_setjmp end");
1734 OutStreamer.EmitInstruction(TmpInst);
1735 }
1736 return;
1737 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001738 case ARM::Int_eh_sjlj_longjmp: {
1739 // ldr sp, [$src, #8]
1740 // ldr $scratch, [$src, #4]
1741 // ldr r7, [$src]
1742 // bx $scratch
1743 unsigned SrcReg = MI->getOperand(0).getReg();
1744 unsigned ScratchReg = MI->getOperand(1).getReg();
1745 {
1746 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001747 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001748 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1749 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001750 TmpInst.addOperand(MCOperand::CreateImm(8));
1751 // Predicate.
1752 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1753 TmpInst.addOperand(MCOperand::CreateReg(0));
1754 OutStreamer.EmitInstruction(TmpInst);
1755 }
1756 {
1757 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001758 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001759 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1760 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001761 TmpInst.addOperand(MCOperand::CreateImm(4));
1762 // Predicate.
1763 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1764 TmpInst.addOperand(MCOperand::CreateReg(0));
1765 OutStreamer.EmitInstruction(TmpInst);
1766 }
1767 {
1768 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001769 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001770 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1771 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001772 TmpInst.addOperand(MCOperand::CreateImm(0));
1773 // Predicate.
1774 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1775 TmpInst.addOperand(MCOperand::CreateReg(0));
1776 OutStreamer.EmitInstruction(TmpInst);
1777 }
1778 {
1779 MCInst TmpInst;
Bill Wendling6e46d842010-11-30 00:48:15 +00001780 TmpInst.setOpcode(ARM::BX);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001781 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1782 // Predicate.
1783 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1784 TmpInst.addOperand(MCOperand::CreateReg(0));
1785 OutStreamer.EmitInstruction(TmpInst);
1786 }
1787 return;
1788 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001789 case ARM::tInt_eh_sjlj_longjmp: {
1790 // ldr $scratch, [$src, #8]
1791 // mov sp, $scratch
1792 // ldr $scratch, [$src, #4]
1793 // ldr r7, [$src]
1794 // bx $scratch
1795 unsigned SrcReg = MI->getOperand(0).getReg();
1796 unsigned ScratchReg = MI->getOperand(1).getReg();
1797 {
1798 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001799 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001800 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1801 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1802 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendlingf4caf692010-12-14 03:36:38 +00001803 // tLDR instruction.
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001804 TmpInst.addOperand(MCOperand::CreateImm(2));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001805 // Predicate.
1806 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1807 TmpInst.addOperand(MCOperand::CreateReg(0));
1808 OutStreamer.EmitInstruction(TmpInst);
1809 }
1810 {
1811 MCInst TmpInst;
1812 TmpInst.setOpcode(ARM::tMOVtgpr2gpr);
1813 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1814 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1815 // Predicate.
1816 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1817 TmpInst.addOperand(MCOperand::CreateReg(0));
1818 OutStreamer.EmitInstruction(TmpInst);
1819 }
1820 {
1821 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001822 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001823 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1824 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1825 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001826 // Predicate.
1827 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1828 TmpInst.addOperand(MCOperand::CreateReg(0));
1829 OutStreamer.EmitInstruction(TmpInst);
1830 }
1831 {
1832 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001833 TmpInst.setOpcode(ARM::tLDRr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001834 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1835 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001836 TmpInst.addOperand(MCOperand::CreateReg(0));
1837 // Predicate.
1838 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1839 TmpInst.addOperand(MCOperand::CreateReg(0));
1840 OutStreamer.EmitInstruction(TmpInst);
1841 }
1842 {
1843 MCInst TmpInst;
Cameron Zwarich421b1062011-05-26 03:41:12 +00001844 TmpInst.setOpcode(ARM::tBX);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001845 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1846 // Predicate.
1847 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1848 TmpInst.addOperand(MCOperand::CreateReg(0));
1849 OutStreamer.EmitInstruction(TmpInst);
1850 }
1851 return;
1852 }
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001853 // Tail jump branches are really just branch instructions with additional
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001854 // code-gen attributes. Convert them to the canonical form here.
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001855 case ARM::TAILJMPd:
1856 case ARM::TAILJMPdND: {
1857 MCInst TmpInst, TmpInst2;
1858 // Lower the instruction as-is to get the operands properly converted.
1859 LowerARMMachineInstrToMCInst(MI, TmpInst2, *this);
1860 TmpInst.setOpcode(ARM::Bcc);
1861 TmpInst.addOperand(TmpInst2.getOperand(0));
1862 // Add predicate operands.
1863 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1864 TmpInst.addOperand(MCOperand::CreateReg(0));
1865 OutStreamer.AddComment("TAILCALL");
1866 OutStreamer.EmitInstruction(TmpInst);
1867 return;
1868 }
1869 case ARM::tTAILJMPd:
1870 case ARM::tTAILJMPdND: {
1871 MCInst TmpInst, TmpInst2;
1872 LowerARMMachineInstrToMCInst(MI, TmpInst2, *this);
Cameron Zwarichd34d4292011-05-23 01:57:17 +00001873 // The Darwin toolchain doesn't support tail call relocations of 16-bit
1874 // branches.
1875 TmpInst.setOpcode(Opc == ARM::tTAILJMPd ? ARM::t2B : ARM::tB);
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001876 TmpInst.addOperand(TmpInst2.getOperand(0));
1877 OutStreamer.AddComment("TAILCALL");
1878 OutStreamer.EmitInstruction(TmpInst);
1879 return;
1880 }
1881 case ARM::TAILJMPrND:
1882 case ARM::tTAILJMPrND:
1883 case ARM::TAILJMPr:
1884 case ARM::tTAILJMPr: {
1885 unsigned newOpc = (Opc == ARM::TAILJMPr || Opc == ARM::TAILJMPrND)
Cameron Zwarich106acd42011-05-25 04:45:27 +00001886 ? ARM::BX : ARM::tBX;
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001887 MCInst TmpInst;
1888 TmpInst.setOpcode(newOpc);
1889 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1890 // Predicate.
1891 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1892 TmpInst.addOperand(MCOperand::CreateReg(0));
1893 OutStreamer.AddComment("TAILCALL");
1894 OutStreamer.EmitInstruction(TmpInst);
1895 return;
1896 }
1897
Anton Korobeynikov4d728602011-01-01 20:38:38 +00001898 // These are the pseudos created to comply with stricter operand restrictions
1899 // on ARMv5. Lower them now to "normal" instructions, since all the
1900 // restrictions are already satisfied.
1901 case ARM::MULv5:
1902 EmitPatchedInstruction(MI, ARM::MUL);
1903 return;
1904 case ARM::MLAv5:
1905 EmitPatchedInstruction(MI, ARM::MLA);
1906 return;
1907 case ARM::SMULLv5:
1908 EmitPatchedInstruction(MI, ARM::SMULL);
1909 return;
1910 case ARM::UMULLv5:
1911 EmitPatchedInstruction(MI, ARM::UMULL);
1912 return;
1913 case ARM::SMLALv5:
1914 EmitPatchedInstruction(MI, ARM::SMLAL);
1915 return;
1916 case ARM::UMLALv5:
1917 EmitPatchedInstruction(MI, ARM::UMLAL);
1918 return;
1919 case ARM::UMAALv5:
1920 EmitPatchedInstruction(MI, ARM::UMAAL);
1921 return;
Chris Lattner97f06932009-10-19 20:20:46 +00001922 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001923
Chris Lattner97f06932009-10-19 20:20:46 +00001924 MCInst TmpInst;
Chris Lattner30e2cc22010-11-14 21:00:02 +00001925 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001926
1927 // Emit unwinding stuff for frame-related instructions
1928 if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup))
1929 EmitUnwindingInstruction(MI);
1930
Chris Lattner850d2e22010-02-03 01:16:28 +00001931 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001932}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001933
1934//===----------------------------------------------------------------------===//
1935// Target Registry Stuff
1936//===----------------------------------------------------------------------===//
1937
1938static MCInstPrinter *createARMMCInstPrinter(const Target &T,
Bill Wendlinga5c177e2011-03-21 04:13:46 +00001939 TargetMachine &TM,
Daniel Dunbar2685a292009-10-20 05:15:36 +00001940 unsigned SyntaxVariant,
Chris Lattnerd3740872010-04-04 05:04:31 +00001941 const MCAsmInfo &MAI) {
Daniel Dunbar2685a292009-10-20 05:15:36 +00001942 if (SyntaxVariant == 0)
Bill Wendlinga5c177e2011-03-21 04:13:46 +00001943 return new ARMInstPrinter(TM, MAI);
Daniel Dunbar2685a292009-10-20 05:15:36 +00001944 return 0;
1945}
1946
1947// Force static initialization.
1948extern "C" void LLVMInitializeARMAsmPrinter() {
1949 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1950 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
1951
1952 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
1953 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
1954}
1955