blob: 02263ee45e986fce437f04fe363985d858df7ae2 [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Jim Grosbachbaf120f2010-12-01 03:45:07 +000017#include "ARMAsmPrinter.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000018#include "ARMAddressingModes.h"
19#include "ARMBuildAttrs.h"
20#include "ARMBaseRegisterInfo.h"
21#include "ARMConstantPoolValue.h"
Chris Lattner97f06932009-10-19 20:20:46 +000022#include "ARMMachineFunctionInfo.h"
Evan Cheng5de5d4b2011-01-17 08:03:18 +000023#include "ARMMCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000024#include "ARMTargetMachine.h"
Jason W Kim17b443d2010-10-11 23:01:44 +000025#include "ARMTargetObjectFile.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000026#include "InstPrinter/ARMInstPrinter.h"
Dale Johannesen3f282aa2010-04-26 20:07:31 +000027#include "llvm/Analysis/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000030#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000031#include "llvm/Assembly/Writer.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000032#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000035#include "llvm/MC/MCAsmInfo.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000036#include "llvm/MC/MCAssembler.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000037#include "llvm/MC/MCContext.h"
Bill Wendlingbecd83e2010-03-09 00:40:17 +000038#include "llvm/MC/MCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000040#include "llvm/MC/MCSectionMachO.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000042#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000043#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000044#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000045#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000046#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000047#include "llvm/Target/TargetOptions.h"
Daniel Dunbar51b198a2009-07-15 20:24:03 +000048#include "llvm/Target/TargetRegistry.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000049#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000050#include "llvm/ADT/SmallString.h"
Bob Wilson54c78ef2009-11-06 23:33:28 +000051#include "llvm/ADT/StringExtras.h"
Chris Lattner97f06932009-10-19 20:20:46 +000052#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000053#include "llvm/Support/Debug.h"
Torok Edwin30464702009-07-08 20:55:50 +000054#include "llvm/Support/ErrorHandling.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000055#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000056#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000057using namespace llvm;
58
Chris Lattner95b2c7d2006-12-19 22:59:26 +000059namespace {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000060
61 // Per section and per symbol attributes are not supported.
62 // To implement them we would need the ability to delay this emission
63 // until the assembly file is fully parsed/generated as only then do we
64 // know the symbol and section numbers.
65 class AttributeEmitter {
66 public:
67 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
68 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
Jason W Kimf009a962011-02-07 00:49:53 +000069 virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000070 virtual void Finish() = 0;
Rafael Espindola4921e232010-10-25 18:38:32 +000071 virtual ~AttributeEmitter() {}
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000072 };
73
74 class AsmAttributeEmitter : public AttributeEmitter {
75 MCStreamer &Streamer;
76
77 public:
78 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
79 void MaybeSwitchVendor(StringRef Vendor) { }
80
81 void EmitAttribute(unsigned Attribute, unsigned Value) {
82 Streamer.EmitRawText("\t.eabi_attribute " +
83 Twine(Attribute) + ", " + Twine(Value));
84 }
85
Jason W Kimf009a962011-02-07 00:49:53 +000086 void EmitTextAttribute(unsigned Attribute, StringRef String) {
87 switch (Attribute) {
88 case ARMBuildAttrs::CPU_name:
Jason W Kimc046d642011-02-07 19:07:11 +000089 Streamer.EmitRawText(StringRef("\t.cpu ") + LowercaseString(String));
Jason W Kimf009a962011-02-07 00:49:53 +000090 break;
Renato Golin728ff0d2011-02-28 22:04:27 +000091 /* GAS requires .fpu to be emitted regardless of EABI attribute */
92 case ARMBuildAttrs::Advanced_SIMD_arch:
93 case ARMBuildAttrs::VFP_arch:
94 Streamer.EmitRawText(StringRef("\t.fpu ") + LowercaseString(String));
95 break;
Jason W Kimf009a962011-02-07 00:49:53 +000096 default: assert(0 && "Unsupported Text attribute in ASM Mode"); break;
97 }
98 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000099 void Finish() { }
100 };
101
102 class ObjectAttributeEmitter : public AttributeEmitter {
103 MCObjectStreamer &Streamer;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000104 StringRef CurrentVendor;
105 SmallString<64> Contents;
106
107 public:
108 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
109 Streamer(Streamer_), CurrentVendor("") { }
110
111 void MaybeSwitchVendor(StringRef Vendor) {
112 assert(!Vendor.empty() && "Vendor cannot be empty.");
113
114 if (CurrentVendor.empty())
115 CurrentVendor = Vendor;
116 else if (CurrentVendor == Vendor)
117 return;
118 else
119 Finish();
120
121 CurrentVendor = Vendor;
122
Rafael Espindola33363842010-10-25 22:26:55 +0000123 assert(Contents.size() == 0);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000124 }
125
126 void EmitAttribute(unsigned Attribute, unsigned Value) {
127 // FIXME: should be ULEB
128 Contents += Attribute;
129 Contents += Value;
130 }
131
Jason W Kimf009a962011-02-07 00:49:53 +0000132 void EmitTextAttribute(unsigned Attribute, StringRef String) {
133 Contents += Attribute;
Jason W Kimc046d642011-02-07 19:07:11 +0000134 Contents += UppercaseString(String);
Jason W Kimf009a962011-02-07 00:49:53 +0000135 Contents += 0;
136 }
137
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000138 void Finish() {
Rafael Espindola33363842010-10-25 22:26:55 +0000139 const size_t ContentsSize = Contents.size();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000140
Rafael Espindola33363842010-10-25 22:26:55 +0000141 // Vendor size + Vendor name + '\0'
142 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000143
Rafael Espindola33363842010-10-25 22:26:55 +0000144 // Tag + Tag Size
145 const size_t TagHeaderSize = 1 + 4;
146
147 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
148 Streamer.EmitBytes(CurrentVendor, 0);
149 Streamer.EmitIntValue(0, 1); // '\0'
150
151 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
152 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000153
154 Streamer.EmitBytes(Contents, 0);
Rafael Espindola33363842010-10-25 22:26:55 +0000155
156 Contents.clear();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000157 }
158 };
159
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000160} // end of anonymous namespace
161
Jim Grosbachbaf120f2010-12-01 03:45:07 +0000162MachineLocation ARMAsmPrinter::
163getDebugValueLocation(const MachineInstr *MI) const {
164 MachineLocation Location;
165 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
166 // Frame address. Currently handles register +- offset only.
167 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
168 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
169 else {
170 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
171 }
172 return Location;
173}
174
Devang Patelc26f5442011-04-28 02:22:40 +0000175/// getDwarfRegOpSize - get size required to emit given machine location using
176/// dwarf encoding.
177unsigned ARMAsmPrinter::getDwarfRegOpSize(const MachineLocation &MLoc) const {
178 const TargetRegisterInfo *RI = TM.getRegisterInfo();
179 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1)
180 return AsmPrinter::getDwarfRegOpSize(MLoc);
181 else {
182 unsigned Reg = MLoc.getReg();
183 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
184 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
185 // S registers are described as bit-pieces of a register
186 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
187 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
188
189 unsigned SReg = Reg - ARM::S0;
190 unsigned Rx = 256 + (SReg >> 1);
Devang Patelc26f5442011-04-28 02:22:40 +0000191 // DW_OP_regx + ULEB + DW_OP_bit_piece + ULEB + ULEB
192 // 1 + ULEB(Rx) + 1 + 1 + 1
193 return 4 + MCAsmInfo::getULEB128Size(Rx);
194 }
195
196 if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
197 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
198 // Q registers Q0-Q15 are described by composing two D registers together.
199 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1) DW_OP_piece(8)
200
201 unsigned QReg = Reg - ARM::Q0;
202 unsigned D1 = 256 + 2 * QReg;
203 unsigned D2 = D1 + 1;
204
Devang Patelc26f5442011-04-28 02:22:40 +0000205 // DW_OP_regx + ULEB + DW_OP_piece + ULEB(8) +
206 // DW_OP_regx + ULEB + DW_OP_piece + ULEB(8);
207 // 6 + ULEB(D1) + ULEB(D2)
208 return 6 + MCAsmInfo::getULEB128Size(D1) + MCAsmInfo::getULEB128Size(D2);
209 }
210 }
211 return 0;
212}
213
Devang Patel27f5acb2011-04-21 22:48:26 +0000214/// EmitDwarfRegOp - Emit dwarf register operation.
Devang Patel0be77df2011-04-27 20:29:27 +0000215void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc) const {
Devang Patel27f5acb2011-04-21 22:48:26 +0000216 const TargetRegisterInfo *RI = TM.getRegisterInfo();
217 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1)
Devang Patel0be77df2011-04-27 20:29:27 +0000218 AsmPrinter::EmitDwarfRegOp(MLoc);
Devang Patel27f5acb2011-04-21 22:48:26 +0000219 else {
220 unsigned Reg = MLoc.getReg();
221 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000222 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
Devang Patel27f5acb2011-04-21 22:48:26 +0000223 // S registers are described as bit-pieces of a register
224 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
225 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
226
227 unsigned SReg = Reg - ARM::S0;
228 bool odd = SReg & 0x1;
229 unsigned Rx = 256 + (SReg >> 1);
Devang Patel27f5acb2011-04-21 22:48:26 +0000230
231 OutStreamer.AddComment("DW_OP_regx for S register");
232 EmitInt8(dwarf::DW_OP_regx);
233
234 OutStreamer.AddComment(Twine(SReg));
235 EmitULEB128(Rx);
236
237 if (odd) {
238 OutStreamer.AddComment("DW_OP_bit_piece 32 32");
239 EmitInt8(dwarf::DW_OP_bit_piece);
240 EmitULEB128(32);
241 EmitULEB128(32);
242 } else {
243 OutStreamer.AddComment("DW_OP_bit_piece 32 0");
244 EmitInt8(dwarf::DW_OP_bit_piece);
245 EmitULEB128(32);
246 EmitULEB128(0);
247 }
Devang Patel71f3f112011-04-21 23:22:35 +0000248 } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000249 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
Devang Patel71f3f112011-04-21 23:22:35 +0000250 // Q registers Q0-Q15 are described by composing two D registers together.
251 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1) DW_OP_piece(8)
252
253 unsigned QReg = Reg - ARM::Q0;
254 unsigned D1 = 256 + 2 * QReg;
255 unsigned D2 = D1 + 1;
256
Devang Patel71f3f112011-04-21 23:22:35 +0000257 OutStreamer.AddComment("DW_OP_regx for Q register: D1");
258 EmitInt8(dwarf::DW_OP_regx);
259 EmitULEB128(D1);
260 OutStreamer.AddComment("DW_OP_piece 8");
261 EmitInt8(dwarf::DW_OP_piece);
262 EmitULEB128(8);
263
264 OutStreamer.AddComment("DW_OP_regx for Q register: D2");
265 EmitInt8(dwarf::DW_OP_regx);
266 EmitULEB128(D2);
267 OutStreamer.AddComment("DW_OP_piece 8");
268 EmitInt8(dwarf::DW_OP_piece);
269 EmitULEB128(8);
Devang Patel27f5acb2011-04-21 22:48:26 +0000270 }
271 }
272}
273
Chris Lattner953ebb72010-01-27 23:58:11 +0000274void ARMAsmPrinter::EmitFunctionEntryLabel() {
275 if (AFI->isThumbFunction()) {
Jim Grosbachce792992010-11-05 22:08:08 +0000276 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindola64695402011-05-16 16:17:21 +0000277 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner953ebb72010-01-27 23:58:11 +0000278 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000279
Chris Lattner953ebb72010-01-27 23:58:11 +0000280 OutStreamer.EmitLabel(CurrentFnSym);
281}
282
Jim Grosbach2317e402010-09-30 01:57:53 +0000283/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000284/// method to print assembly for each instruction.
285///
286bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000287 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000288 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000289
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000290 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000291}
292
Evan Cheng055b0312009-06-29 07:51:04 +0000293void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000294 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000295 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000296 unsigned TF = MO.getTargetFlags();
297
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000298 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000299 default:
300 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000301 case MachineOperand::MO_Register: {
302 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000303 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach35636282010-10-06 21:22:32 +0000304 assert(!MO.getSubReg() && "Subregs should be eliminated!");
305 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000306 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000307 }
Evan Chenga8e29892007-01-19 07:51:42 +0000308 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000309 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000310 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000311 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000312 (TF == ARMII::MO_LO16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000313 O << ":lower16:";
314 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000315 (TF == ARMII::MO_HI16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000316 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000317 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000318 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000319 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000320 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000321 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000322 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000323 case MachineOperand::MO_GlobalAddress: {
Dan Gohman46510a72010-04-15 01:51:59 +0000324 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000325 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
326 (TF & ARMII::MO_LO16))
327 O << ":lower16:";
328 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
329 (TF & ARMII::MO_HI16))
330 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000331 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000332
Chris Lattner0c08d092010-04-03 22:28:33 +0000333 printOffset(MO.getOffset(), O);
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000334 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000335 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000336 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000337 }
Evan Chenga8e29892007-01-19 07:51:42 +0000338 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner10b318b2010-01-17 21:43:43 +0000339 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000340 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000341 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000342 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000343 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000344 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000345 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000346 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000347 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000348 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000349 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000350 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000351}
352
Evan Cheng055b0312009-06-29 07:51:04 +0000353//===--------------------------------------------------------------------===//
354
Chris Lattner0890cf12010-01-25 19:51:38 +0000355MCSymbol *ARMAsmPrinter::
356GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
357 const MachineBasicBlock *MBB) const {
358 SmallString<60> Name;
359 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000360 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000361 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000362 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000363}
364
365MCSymbol *ARMAsmPrinter::
366GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
367 SmallString<60> Name;
368 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000369 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000370 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000371}
372
Jim Grosbach433a5782010-09-24 20:47:58 +0000373
374MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel(void) const {
375 SmallString<60> Name;
376 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
377 << getFunctionNumber();
378 return OutContext.GetOrCreateSymbol(Name.str());
379}
380
Evan Cheng055b0312009-06-29 07:51:04 +0000381bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000382 unsigned AsmVariant, const char *ExtraCode,
383 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000384 // Does this asm operand have a single letter operand modifier?
385 if (ExtraCode && ExtraCode[0]) {
386 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000387
Evan Chenga8e29892007-01-19 07:51:42 +0000388 switch (ExtraCode[0]) {
389 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000390 case 'a': // Print as a memory address.
391 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach2f24c4e2010-09-30 15:25:22 +0000392 O << "["
393 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
394 << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000395 return false;
396 }
397 // Fallthrough
398 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000399 if (!MI->getOperand(OpNum).isImm())
400 return true;
Jim Grosbach2317e402010-09-30 01:57:53 +0000401 O << MI->getOperand(OpNum).getImm();
Bob Wilson8f343462009-04-06 21:46:51 +0000402 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000403 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000404 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000405 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +0000406 return false;
Eric Christopher0628d382011-05-24 22:10:34 +0000407 case 'y': // Print a VFP single precision register as indexed double.
408 // This uses the ordering of the alias table to get the first 'd' register
409 // that overlaps the 's' register. Also, s0 is an odd register, hence the
410 // odd modulus check below.
411 if (MI->getOperand(OpNum).isReg()) {
412 unsigned Reg = MI->getOperand(OpNum).getReg();
413 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
414 O << ARMInstPrinter::getRegisterName(TRI->getAliasSet(Reg)[0]) <<
415 (((Reg % 2) == 1) ? "[0]" : "[1]");
416 return false;
417 }
Eric Christopher4db7dec2011-05-24 23:27:13 +0000418 return true;
Eric Christopherfef50062011-05-24 22:27:43 +0000419 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christophere1739d52011-05-24 23:15:43 +0000420 if (!MI->getOperand(OpNum).isImm())
421 return true;
422 O << ~(MI->getOperand(OpNum).getImm());
423 return false;
Eric Christopherfef50062011-05-24 22:27:43 +0000424 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher4db7dec2011-05-24 23:27:13 +0000425 if (!MI->getOperand(OpNum).isImm())
426 return true;
427 O << (MI->getOperand(OpNum).getImm() & 0xffff);
428 return false;
Eric Christopherfef50062011-05-24 22:27:43 +0000429 case 'm': // The base register of a memory operand.
430 case 'M': // A register range suitable for LDM/STM.
431 case 'p': // The high single-precision register of a VFP double-precision
432 // register.
433 case 'e': // The low doubleword register of a NEON quad register.
434 case 'f': // The high doubleword register of a NEON quad register.
435 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
436 case 'A': // A memory operand for a VLD1/VST1 instruction.
437 case 'Q': // The least significant register of a pair.
438 case 'R': // The most significant register of a pair.
439 case 'H': // The highest-numbered register of a pair.
Bob Wilson9bb43e12010-12-17 23:06:42 +0000440 // These modifiers are not yet supported.
Bob Wilsond984eb62010-05-27 20:23:42 +0000441 return true;
Evan Cheng84f60b72010-05-27 22:08:38 +0000442 }
Evan Chenga8e29892007-01-19 07:51:42 +0000443 }
Jim Grosbache9952212009-09-04 01:38:51 +0000444
Chris Lattner35c33bd2010-04-04 04:47:45 +0000445 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000446 return false;
447}
448
Bob Wilson224c2442009-05-19 05:53:42 +0000449bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +0000450 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000451 const char *ExtraCode,
452 raw_ostream &O) {
Bob Wilson224c2442009-05-19 05:53:42 +0000453 if (ExtraCode && ExtraCode[0])
454 return true; // Unknown modifier.
Bob Wilson765cc0b2009-10-13 20:50:28 +0000455
456 const MachineOperand &MO = MI->getOperand(OpNum);
457 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach2317e402010-09-30 01:57:53 +0000458 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +0000459 return false;
460}
461
Bob Wilson812209a2009-09-30 22:06:26 +0000462void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +0000463 if (Subtarget->isTargetDarwin()) {
464 Reloc::Model RelocM = TM.getRelocationModel();
465 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
466 // Declare all the text sections up front (before the DWARF sections
467 // emitted by AsmPrinter::doInitialization) so the assembler will keep
468 // them together at the beginning of the object file. This helps
469 // avoid out-of-range branches that are due a fundamental limitation of
470 // the way symbol offsets are encoded with the current Darwin ARM
471 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000472 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +0000473 static_cast<const TargetLoweringObjectFileMachO &>(
474 getObjFileLowering());
Bob Wilson29e06692009-09-30 22:25:37 +0000475 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
476 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
477 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
478 if (RelocM == Reloc::DynamicNoPIC) {
479 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000480 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
481 MCSectionMachO::S_SYMBOL_STUBS,
482 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000483 OutStreamer.SwitchSection(sect);
484 } else {
485 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000486 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
487 MCSectionMachO::S_SYMBOL_STUBS,
488 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000489 OutStreamer.SwitchSection(sect);
490 }
Bob Wilson63db5942010-07-30 19:55:47 +0000491 const MCSection *StaticInitSect =
492 OutContext.getMachOSection("__TEXT", "__StaticInit",
493 MCSectionMachO::S_REGULAR |
494 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
495 SectionKind::getText());
496 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +0000497 }
498 }
499
Jim Grosbache5165492009-11-09 00:11:35 +0000500 // Use unified assembler syntax.
Jason W Kimafd1cc22010-09-30 02:45:56 +0000501 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovd61eca52009-06-17 23:43:18 +0000502
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000503 // Emit ARM Build Attributes
504 if (Subtarget->isTargetELF()) {
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000505
Jason W Kimdef9ac42010-10-06 22:36:46 +0000506 emitAttributes();
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000507 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000508}
509
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +0000510
Chris Lattner4a071d62009-10-19 17:59:19 +0000511void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +0000512 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +0000513 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +0000514 const TargetLoweringObjectFileMachO &TLOFMacho =
515 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000516 MachineModuleInfoMachO &MMIMacho =
517 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +0000518
Evan Chenga8e29892007-01-19 07:51:42 +0000519 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000520 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +0000521
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000522 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +0000523 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000524 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +0000525 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000526 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000527 // L_foo$stub:
528 OutStreamer.EmitLabel(Stubs[i].first);
529 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +0000530 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
531 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000532
Bill Wendling52a50e52010-03-11 01:18:13 +0000533 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000534 // External to current translation unit.
535 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
536 else
537 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +0000538 //
Jim Grosbach1b935a32010-09-22 16:45:13 +0000539 // When we place the LSDA into the TEXT section, the type info
540 // pointers need to be indirect and pc-rel. We accomplish this by
541 // using NLPs; however, sometimes the types are local to the file.
542 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +0000543 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
544 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000545 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +0000546 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000547
548 Stubs.clear();
549 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000550 }
551
Chris Lattnere4d9ea82009-10-19 18:44:38 +0000552 Stubs = MMIMacho.GetHiddenGVStubList();
553 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000554 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +0000555 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000556 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
557 // L_foo$stub:
558 OutStreamer.EmitLabel(Stubs[i].first);
559 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +0000560 OutStreamer.EmitValue(MCSymbolRefExpr::
561 Create(Stubs[i].second.getPointer(),
562 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000563 4/*size*/, 0/*addrspace*/);
564 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000565
566 Stubs.clear();
567 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +0000568 }
569
Evan Chenga8e29892007-01-19 07:51:42 +0000570 // Funny Darwin hack: This flag tells the linker that no global symbols
571 // contain code that falls through to other global symbols (e.g. the obvious
572 // implementation of multiple entry points). If this doesn't occur, the
573 // linker can safely perform dead code stripping. Since LLVM never
574 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +0000575 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +0000576 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000577}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +0000578
Chris Lattner97f06932009-10-19 20:20:46 +0000579//===----------------------------------------------------------------------===//
Jason W Kimdef9ac42010-10-06 22:36:46 +0000580// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
581// FIXME:
582// The following seem like one-off assembler flags, but they actually need
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000583// to appear in the .ARM.attributes section in ELF.
Jason W Kimdef9ac42010-10-06 22:36:46 +0000584// Instead of subclassing the MCELFStreamer, we do the work here.
585
586void ARMAsmPrinter::emitAttributes() {
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000587
Jason W Kim17b443d2010-10-11 23:01:44 +0000588 emitARMAttributeSection();
589
Renato Golin728ff0d2011-02-28 22:04:27 +0000590 /* GAS expect .fpu to be emitted, regardless of VFP build attribute */
591 bool emitFPU = false;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000592 AttributeEmitter *AttrEmitter;
Renato Golin728ff0d2011-02-28 22:04:27 +0000593 if (OutStreamer.hasRawTextSupport()) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000594 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
Renato Golin728ff0d2011-02-28 22:04:27 +0000595 emitFPU = true;
596 } else {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000597 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
598 AttrEmitter = new ObjectAttributeEmitter(O);
599 }
600
601 AttrEmitter->MaybeSwitchVendor("aeabi");
602
Jason W Kimdef9ac42010-10-06 22:36:46 +0000603 std::string CPUString = Subtarget->getCPUString();
Jason W Kimf009a962011-02-07 00:49:53 +0000604
605 if (CPUString == "cortex-a8" ||
606 Subtarget->isCortexA8()) {
Jason W Kimc046d642011-02-07 19:07:11 +0000607 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a8");
Jason W Kimf009a962011-02-07 00:49:53 +0000608 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
609 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
610 ARMBuildAttrs::ApplicationProfile);
611 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
612 ARMBuildAttrs::Allowed);
613 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
614 ARMBuildAttrs::AllowThumb32);
615 // Fixme: figure out when this is emitted.
616 //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch,
617 // ARMBuildAttrs::AllowWMMXv1);
618 //
619
620 /// ADD additional Else-cases here!
Rafael Espindolab8adb8a2011-05-20 20:10:34 +0000621 } else if (CPUString == "xscale") {
622 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TEJ);
623 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
624 ARMBuildAttrs::Allowed);
625 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
626 ARMBuildAttrs::Allowed);
Jason W Kimf009a962011-02-07 00:49:53 +0000627 } else if (CPUString == "generic") {
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000628 // FIXME: Why these defaults?
629 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
Jason W Kimf009a962011-02-07 00:49:53 +0000630 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
631 ARMBuildAttrs::Allowed);
632 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
633 ARMBuildAttrs::Allowed);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000634 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000635
Renato Goline89a0532011-03-02 21:20:09 +0000636 if (Subtarget->hasNEON() && emitFPU) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000637 /* NEON is not exactly a VFP architecture, but GAS emit one of
638 * neon/vfpv3/vfpv2 for .fpu parameters */
639 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon");
640 /* If emitted for NEON, omit from VFP below, since you can have both
641 * NEON and VFP in build attributes but only one .fpu */
642 emitFPU = false;
643 }
644
645 /* VFPv3 + .fpu */
646 if (Subtarget->hasVFP3()) {
647 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
648 ARMBuildAttrs::AllowFPv3A);
649 if (emitFPU)
650 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv3");
651
652 /* VFPv2 + .fpu */
653 } else if (Subtarget->hasVFP2()) {
Jason W Kimf009a962011-02-07 00:49:53 +0000654 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
655 ARMBuildAttrs::AllowFPv2);
Renato Golin728ff0d2011-02-28 22:04:27 +0000656 if (emitFPU)
657 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv2");
658 }
659
660 /* TODO: ARMBuildAttrs::Allowed is not completely accurate,
661 * since NEON can have 1 (allowed) or 2 (fused MAC operations) */
662 if (Subtarget->hasNEON()) {
663 AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
664 ARMBuildAttrs::Allowed);
665 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000666
667 // Signal various FP modes.
668 if (!UnsafeFPMath) {
Jason W Kimf009a962011-02-07 00:49:53 +0000669 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal,
670 ARMBuildAttrs::Allowed);
671 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
672 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000673 }
674
675 if (NoInfsFPMath && NoNaNsFPMath)
Jason W Kimf009a962011-02-07 00:49:53 +0000676 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
677 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000678 else
Jason W Kimf009a962011-02-07 00:49:53 +0000679 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
680 ARMBuildAttrs::AllowIEE754);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000681
Jason W Kimf009a962011-02-07 00:49:53 +0000682 // FIXME: add more flags to ARMBuildAttrs.h
Jason W Kimdef9ac42010-10-06 22:36:46 +0000683 // 8-bytes alignment stuff.
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000684 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
685 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000686
687 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
688 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000689 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
690 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000691 }
692 // FIXME: Should we signal R9 usage?
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000693
Jason W Kimf009a962011-02-07 00:49:53 +0000694 if (Subtarget->hasDivide())
695 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000696
697 AttrEmitter->Finish();
698 delete AttrEmitter;
Jason W Kimdef9ac42010-10-06 22:36:46 +0000699}
700
Jason W Kim17b443d2010-10-11 23:01:44 +0000701void ARMAsmPrinter::emitARMAttributeSection() {
702 // <format-version>
703 // [ <section-length> "vendor-name"
704 // [ <file-tag> <size> <attribute>*
705 // | <section-tag> <size> <section-number>* 0 <attribute>*
706 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
707 // ]+
708 // ]*
709
710 if (OutStreamer.hasRawTextSupport())
711 return;
712
713 const ARMElfTargetObjectFile &TLOFELF =
714 static_cast<const ARMElfTargetObjectFile &>
715 (getObjFileLowering());
716
717 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim17b443d2010-10-11 23:01:44 +0000718
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000719 // Format version
720 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim17b443d2010-10-11 23:01:44 +0000721}
722
Jason W Kimdef9ac42010-10-06 22:36:46 +0000723//===----------------------------------------------------------------------===//
Chris Lattner97f06932009-10-19 20:20:46 +0000724
Jim Grosbach988ce092010-09-18 00:05:05 +0000725static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
726 unsigned LabelId, MCContext &Ctx) {
727
728 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
729 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
730 return Label;
731}
732
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000733static MCSymbolRefExpr::VariantKind
734getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
735 switch (Modifier) {
736 default: llvm_unreachable("Unknown modifier!");
737 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
738 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
739 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
740 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
741 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
742 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
743 }
744 return MCSymbolRefExpr::VK_None;
745}
746
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000747MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) {
748 bool isIndirect = Subtarget->isTargetDarwin() &&
749 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
750 if (!isIndirect)
751 return Mang->getSymbol(GV);
752
753 // FIXME: Remove this when Darwin transition to @GOT like syntax.
754 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
755 MachineModuleInfoMachO &MMIMachO =
756 MMI->getObjFileInfo<MachineModuleInfoMachO>();
757 MachineModuleInfoImpl::StubValueTy &StubSym =
758 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
759 MMIMachO.getGVStubEntry(MCSym);
760 if (StubSym.getPointer() == 0)
761 StubSym = MachineModuleInfoImpl::
762 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
763 return MCSym;
764}
765
Jim Grosbach5df08d82010-11-09 18:45:04 +0000766void ARMAsmPrinter::
767EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
768 int Size = TM.getTargetData()->getTypeAllocSize(MCPV->getType());
769
770 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000771
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000772 MCSymbol *MCSym;
Jim Grosbach5df08d82010-11-09 18:45:04 +0000773 if (ACPV->isLSDA()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000774 SmallString<128> Str;
775 raw_svector_ostream OS(Str);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000776 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000777 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000778 } else if (ACPV->isBlockAddress()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000779 MCSym = GetBlockAddressSymbol(ACPV->getBlockAddress());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000780 } else if (ACPV->isGlobalValue()) {
781 const GlobalValue *GV = ACPV->getGV();
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000782 MCSym = GetARMGVSymbol(GV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000783 } else {
784 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000785 MCSym = GetExternalSymbolSymbol(ACPV->getSymbol());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000786 }
787
788 // Create an MCSymbol for the reference.
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000789 const MCExpr *Expr =
790 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
791 OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000792
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000793 if (ACPV->getPCAdjustment()) {
794 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
795 getFunctionNumber(),
796 ACPV->getLabelId(),
797 OutContext);
798 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
799 PCRelExpr =
800 MCBinaryExpr::CreateAdd(PCRelExpr,
801 MCConstantExpr::Create(ACPV->getPCAdjustment(),
802 OutContext),
803 OutContext);
804 if (ACPV->mustAddCurrentAddress()) {
805 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
806 // label, so just emit a local label end reference that instead.
807 MCSymbol *DotSym = OutContext.CreateTempSymbol();
808 OutStreamer.EmitLabel(DotSym);
809 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
810 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000811 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000812 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000813 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000814 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000815}
816
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000817void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
818 unsigned Opcode = MI->getOpcode();
819 int OpNum = 1;
820 if (Opcode == ARM::BR_JTadd)
821 OpNum = 2;
822 else if (Opcode == ARM::BR_JTm)
823 OpNum = 3;
824
825 const MachineOperand &MO1 = MI->getOperand(OpNum);
826 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
827 unsigned JTI = MO1.getIndex();
828
829 // Emit a label for the jump table.
830 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
831 OutStreamer.EmitLabel(JTISymbol);
832
833 // Emit each entry of the table.
834 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
835 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
836 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
837
838 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
839 MachineBasicBlock *MBB = JTBBs[i];
840 // Construct an MCExpr for the entry. We want a value of the form:
841 // (BasicBlockAddr - TableBeginAddr)
842 //
843 // For example, a table with entries jumping to basic blocks BB0 and BB1
844 // would look like:
845 // LJTI_0_0:
846 // .word (LBB0 - LJTI_0_0)
847 // .word (LBB1 - LJTI_0_0)
848 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
849
850 if (TM.getRelocationModel() == Reloc::PIC_)
851 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
852 OutContext),
853 OutContext);
854 OutStreamer.EmitValue(Expr, 4);
855 }
856}
857
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000858void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
859 unsigned Opcode = MI->getOpcode();
860 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
861 const MachineOperand &MO1 = MI->getOperand(OpNum);
862 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
863 unsigned JTI = MO1.getIndex();
864
865 // Emit a label for the jump table.
866 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
867 OutStreamer.EmitLabel(JTISymbol);
868
869 // Emit each entry of the table.
870 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
871 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
872 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000873 unsigned OffsetWidth = 4;
Jim Grosbachd092a872010-11-29 21:28:32 +0000874 if (MI->getOpcode() == ARM::t2TBB_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000875 OffsetWidth = 1;
Jim Grosbachd092a872010-11-29 21:28:32 +0000876 else if (MI->getOpcode() == ARM::t2TBH_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000877 OffsetWidth = 2;
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000878
879 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
880 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000881 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
882 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000883 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000884 if (OffsetWidth == 4) {
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000885 MCInst BrInst;
886 BrInst.setOpcode(ARM::t2B);
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000887 BrInst.addOperand(MCOperand::CreateExpr(MBBSymbolExpr));
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000888 OutStreamer.EmitInstruction(BrInst);
889 continue;
890 }
891 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000892 // MCExpr for the entry. We want a value of the form:
893 // (BasicBlockAddr - TableBeginAddr) / 2
894 //
895 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
896 // would look like:
897 // LJTI_0_0:
898 // .byte (LBB0 - LJTI_0_0) / 2
899 // .byte (LBB1 - LJTI_0_0) / 2
900 const MCExpr *Expr =
901 MCBinaryExpr::CreateSub(MBBSymbolExpr,
902 MCSymbolRefExpr::Create(JTISymbol, OutContext),
903 OutContext);
904 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
905 OutContext);
906 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000907 }
908}
909
Jim Grosbach2d0f53b2010-09-28 17:05:56 +0000910void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
911 raw_ostream &OS) {
912 unsigned NOps = MI->getNumOperands();
913 assert(NOps==4);
914 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
915 // cast away const; DIetc do not take const operands for some reason.
916 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
917 OS << V.getName();
918 OS << " <- ";
919 // Frame address. Currently handles register +- offset only.
920 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
921 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
922 OS << ']';
923 OS << "+";
924 printOperand(MI, NOps-2, OS);
925}
926
Jim Grosbach40edf732010-12-14 21:10:47 +0000927static void populateADROperands(MCInst &Inst, unsigned Dest,
928 const MCSymbol *Label,
929 unsigned pred, unsigned ccreg,
930 MCContext &Ctx) {
931 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, Ctx);
932 Inst.addOperand(MCOperand::CreateReg(Dest));
933 Inst.addOperand(MCOperand::CreateExpr(SymbolExpr));
934 // Add predicate operands.
935 Inst.addOperand(MCOperand::CreateImm(pred));
936 Inst.addOperand(MCOperand::CreateReg(ccreg));
937}
938
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000939void ARMAsmPrinter::EmitPatchedInstruction(const MachineInstr *MI,
940 unsigned Opcode) {
941 MCInst TmpInst;
942
943 // Emit the instruction as usual, just patch the opcode.
944 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
945 TmpInst.setOpcode(Opcode);
946 OutStreamer.EmitInstruction(TmpInst);
947}
948
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000949void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
950 assert(MI->getFlag(MachineInstr::FrameSetup) &&
951 "Only instruction which are involved into frame setup code are allowed");
952
953 const MachineFunction &MF = *MI->getParent()->getParent();
954 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +0000955 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000956
957 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000958 unsigned Opc = MI->getOpcode();
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000959 unsigned SrcReg, DstReg;
960
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000961 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
962 // Two special cases:
963 // 1) tPUSH does not have src/dst regs.
964 // 2) for Thumb1 code we sometimes materialize the constant via constpool
965 // load. Yes, this is pretty fragile, but for now I don't see better
966 // way... :(
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000967 SrcReg = DstReg = ARM::SP;
968 } else {
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000969 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000970 DstReg = MI->getOperand(0).getReg();
971 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000972
973 // Try to figure out the unwinding opcode out of src / dst regs.
974 if (MI->getDesc().mayStore()) {
975 // Register saves.
976 assert(DstReg == ARM::SP &&
977 "Only stack pointer as a destination reg is supported");
978
979 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000980 // Skip src & dst reg, and pred ops.
981 unsigned StartOp = 2 + 2;
982 // Use all the operands.
983 unsigned NumOffset = 0;
984
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000985 switch (Opc) {
986 default:
987 MI->dump();
988 assert(0 && "Unsupported opcode for unwinding information");
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000989 case ARM::tPUSH:
990 // Special case here: no src & dst reg, but two extra imp ops.
991 StartOp = 2; NumOffset = 2;
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000992 case ARM::STMDB_UPD:
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000993 case ARM::t2STMDB_UPD:
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000994 case ARM::VSTMDDB_UPD:
995 assert(SrcReg == ARM::SP &&
996 "Only stack pointer as a source reg is supported");
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000997 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
998 i != NumOps; ++i)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000999 RegList.push_back(MI->getOperand(i).getReg());
1000 break;
1001 case ARM::STR_PRE:
1002 assert(MI->getOperand(2).getReg() == ARM::SP &&
1003 "Only stack pointer as a source reg is supported");
1004 RegList.push_back(SrcReg);
1005 break;
1006 }
1007 OutStreamer.EmitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
1008 } else {
1009 // Changes of stack / frame pointer.
1010 if (SrcReg == ARM::SP) {
1011 int64_t Offset = 0;
1012 switch (Opc) {
1013 default:
1014 MI->dump();
1015 assert(0 && "Unsupported opcode for unwinding information");
1016 case ARM::MOVr:
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001017 case ARM::tMOVgpr2gpr:
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001018 case ARM::tMOVgpr2tgpr:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001019 Offset = 0;
1020 break;
1021 case ARM::ADDri:
1022 Offset = -MI->getOperand(2).getImm();
1023 break;
1024 case ARM::SUBri:
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001025 case ARM::t2SUBrSPi:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001026 Offset = MI->getOperand(2).getImm();
1027 break;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001028 case ARM::tSUBspi:
1029 Offset = MI->getOperand(2).getImm()*4;
1030 break;
1031 case ARM::tADDspi:
1032 case ARM::tADDrSPi:
1033 Offset = -MI->getOperand(2).getImm()*4;
1034 break;
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001035 case ARM::tLDRpci: {
1036 // Grab the constpool index and check, whether it corresponds to
1037 // original or cloned constpool entry.
1038 unsigned CPI = MI->getOperand(1).getIndex();
1039 const MachineConstantPool *MCP = MF.getConstantPool();
1040 if (CPI >= MCP->getConstants().size())
1041 CPI = AFI.getOriginalCPIdx(CPI);
1042 assert(CPI != -1U && "Invalid constpool index");
1043
1044 // Derive the actual offset.
1045 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1046 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1047 // FIXME: Check for user, it should be "add" instruction!
1048 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001049 break;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001050 }
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001051 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001052
1053 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikove5163792011-03-05 18:44:00 +00001054 // Set-up of the frame pointer. Positive values correspond to "add"
1055 // instruction.
1056 OutStreamer.EmitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001057 else if (DstReg == ARM::SP) {
Anton Korobeynikove5163792011-03-05 18:44:00 +00001058 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001059 // instruction.
1060 OutStreamer.EmitPad(Offset);
1061 } else {
1062 MI->dump();
1063 assert(0 && "Unsupported opcode for unwinding information");
1064 }
1065 } else if (DstReg == ARM::SP) {
1066 // FIXME: .movsp goes here
1067 MI->dump();
1068 assert(0 && "Unsupported opcode for unwinding information");
1069 }
1070 else {
1071 MI->dump();
1072 assert(0 && "Unsupported opcode for unwinding information");
1073 }
1074 }
1075}
1076
1077extern cl::opt<bool> EnableARMEHABI;
1078
Jim Grosbachb454cda2010-09-29 15:23:40 +00001079void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001080 unsigned Opc = MI->getOpcode();
1081 switch (Opc) {
Chris Lattner4d152222009-10-19 22:23:04 +00001082 default: break;
Jim Grosbach72422d32011-03-11 23:24:15 +00001083 case ARM::B: {
1084 // B is just a Bcc with an 'always' predicate.
1085 MCInst TmpInst;
1086 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1087 TmpInst.setOpcode(ARM::Bcc);
1088 // Add predicate operands.
1089 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1090 TmpInst.addOperand(MCOperand::CreateReg(0));
1091 OutStreamer.EmitInstruction(TmpInst);
1092 return;
1093 }
Jim Grosbachdd119882011-03-11 22:51:41 +00001094 case ARM::LDMIA_RET: {
1095 // LDMIA_RET is just a normal LDMIA_UPD instruction that targets PC and as
1096 // such has additional code-gen properties and scheduling information.
1097 // To emit it, we just construct as normal and set the opcode to LDMIA_UPD.
1098 MCInst TmpInst;
1099 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1100 TmpInst.setOpcode(ARM::LDMIA_UPD);
1101 OutStreamer.EmitInstruction(TmpInst);
1102 return;
1103 }
Jim Grosbach9702e602010-12-09 01:22:19 +00001104 case ARM::t2ADDrSPi:
1105 case ARM::t2ADDrSPi12:
1106 case ARM::t2SUBrSPi:
1107 case ARM::t2SUBrSPi12:
Jim Grosbach766a63d2010-12-09 01:23:51 +00001108 assert ((MI->getOperand(1).getReg() == ARM::SP) &&
1109 "Unexpected source register!");
Jim Grosbach9702e602010-12-09 01:22:19 +00001110 break;
1111
Chris Lattner112f2392010-11-14 20:31:06 +00001112 case ARM::t2MOVi32imm: assert(0 && "Should be lowered by thumb2it pass");
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001113 case ARM::DBG_VALUE: {
1114 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
1115 SmallString<128> TmpStr;
1116 raw_svector_ostream OS(TmpStr);
1117 PrintDebugValueComment(MI, OS);
1118 OutStreamer.EmitRawText(StringRef(OS.str()));
1119 }
1120 return;
1121 }
Jim Grosbach3efad8f2010-12-16 19:11:16 +00001122 case ARM::tBfar: {
1123 MCInst TmpInst;
1124 TmpInst.setOpcode(ARM::tBL);
1125 TmpInst.addOperand(MCOperand::CreateExpr(MCSymbolRefExpr::Create(
1126 MI->getOperand(0).getMBB()->getSymbol(), OutContext)));
1127 OutStreamer.EmitInstruction(TmpInst);
1128 return;
1129 }
Jim Grosbach40edf732010-12-14 21:10:47 +00001130 case ARM::LEApcrel:
Jim Grosbachd40963c2010-12-14 22:28:03 +00001131 case ARM::tLEApcrel:
Jim Grosbach40edf732010-12-14 21:10:47 +00001132 case ARM::t2LEApcrel: {
Jim Grosbachdff84b02010-12-02 00:28:45 +00001133 // FIXME: Need to also handle globals and externals
Jim Grosbachdff84b02010-12-02 00:28:45 +00001134 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001135 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrel ? ARM::t2ADR
1136 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1137 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001138 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1139 GetCPISymbol(MI->getOperand(1).getIndex()),
1140 MI->getOperand(2).getImm(), MI->getOperand(3).getReg(),
1141 OutContext);
Jim Grosbachdff84b02010-12-02 00:28:45 +00001142 OutStreamer.EmitInstruction(TmpInst);
1143 return;
1144 }
Jim Grosbachd40963c2010-12-14 22:28:03 +00001145 case ARM::LEApcrelJT:
1146 case ARM::tLEApcrelJT:
1147 case ARM::t2LEApcrelJT: {
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001148 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001149 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrelJT ? ARM::t2ADR
1150 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1151 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001152 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1153 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1154 MI->getOperand(2).getImm()),
1155 MI->getOperand(3).getImm(), MI->getOperand(4).getReg(),
1156 OutContext);
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001157 OutStreamer.EmitInstruction(TmpInst);
1158 return;
1159 }
Jim Grosbach2e812e12010-11-30 18:56:36 +00001160 case ARM::MOVPCRX: {
1161 MCInst TmpInst;
1162 TmpInst.setOpcode(ARM::MOVr);
1163 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1164 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1165 // Add predicate operands.
1166 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1167 TmpInst.addOperand(MCOperand::CreateReg(0));
1168 // Add 's' bit operand (always reg0 for this)
1169 TmpInst.addOperand(MCOperand::CreateReg(0));
1170 OutStreamer.EmitInstruction(TmpInst);
1171 return;
1172 }
Jim Grosbachf859a542011-03-12 00:45:26 +00001173 // Darwin call instructions are just normal call instructions with different
1174 // clobber semantics (they clobber R9).
1175 case ARM::BLr9:
1176 case ARM::BLr9_pred:
1177 case ARM::BLXr9:
1178 case ARM::BLXr9_pred: {
1179 unsigned newOpc;
1180 switch (Opc) {
1181 default: assert(0);
1182 case ARM::BLr9: newOpc = ARM::BL; break;
1183 case ARM::BLr9_pred: newOpc = ARM::BL_pred; break;
1184 case ARM::BLXr9: newOpc = ARM::BLX; break;
1185 case ARM::BLXr9_pred: newOpc = ARM::BLX_pred; break;
1186 }
1187 MCInst TmpInst;
1188 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1189 TmpInst.setOpcode(newOpc);
1190 OutStreamer.EmitInstruction(TmpInst);
1191 return;
1192 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001193 case ARM::BXr9_CALL:
1194 case ARM::BX_CALL: {
1195 {
1196 MCInst TmpInst;
1197 TmpInst.setOpcode(ARM::MOVr);
1198 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1199 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1200 // Add predicate operands.
1201 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1202 TmpInst.addOperand(MCOperand::CreateReg(0));
1203 // Add 's' bit operand (always reg0 for this)
1204 TmpInst.addOperand(MCOperand::CreateReg(0));
1205 OutStreamer.EmitInstruction(TmpInst);
1206 }
1207 {
1208 MCInst TmpInst;
1209 TmpInst.setOpcode(ARM::BX);
1210 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1211 OutStreamer.EmitInstruction(TmpInst);
1212 }
1213 return;
1214 }
1215 case ARM::BMOVPCRXr9_CALL:
1216 case ARM::BMOVPCRX_CALL: {
1217 {
1218 MCInst TmpInst;
1219 TmpInst.setOpcode(ARM::MOVr);
1220 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1221 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1222 // Add predicate operands.
1223 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1224 TmpInst.addOperand(MCOperand::CreateReg(0));
1225 // Add 's' bit operand (always reg0 for this)
1226 TmpInst.addOperand(MCOperand::CreateReg(0));
1227 OutStreamer.EmitInstruction(TmpInst);
1228 }
1229 {
1230 MCInst TmpInst;
1231 TmpInst.setOpcode(ARM::MOVr);
1232 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1233 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1234 // Add predicate operands.
1235 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1236 TmpInst.addOperand(MCOperand::CreateReg(0));
1237 // Add 's' bit operand (always reg0 for this)
1238 TmpInst.addOperand(MCOperand::CreateReg(0));
1239 OutStreamer.EmitInstruction(TmpInst);
1240 }
1241 return;
1242 }
Evan Cheng53519f02011-01-21 18:55:51 +00001243 case ARM::MOVi16_ga_pcrel:
1244 case ARM::t2MOVi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001245 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001246 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001247 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1248
Evan Cheng53519f02011-01-21 18:55:51 +00001249 unsigned TF = MI->getOperand(1).getTargetFlags();
1250 bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001251 const GlobalValue *GV = MI->getOperand(1).getGlobal();
1252 MCSymbol *GVSym = GetARMGVSymbol(GV);
1253 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001254 if (isPIC) {
1255 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1256 getFunctionNumber(),
1257 MI->getOperand(2).getImm(), OutContext);
1258 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1259 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1260 const MCExpr *PCRelExpr =
1261 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1262 MCBinaryExpr::CreateAdd(LabelSymExpr,
1263 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001264 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001265 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1266 } else {
1267 const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext);
1268 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1269 }
1270
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001271 // Add predicate operands.
1272 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1273 TmpInst.addOperand(MCOperand::CreateReg(0));
1274 // Add 's' bit operand (always reg0 for this)
1275 TmpInst.addOperand(MCOperand::CreateReg(0));
1276 OutStreamer.EmitInstruction(TmpInst);
1277 return;
1278 }
Evan Cheng53519f02011-01-21 18:55:51 +00001279 case ARM::MOVTi16_ga_pcrel:
1280 case ARM::t2MOVTi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001281 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001282 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1283 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001284 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1285 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1286
Evan Cheng53519f02011-01-21 18:55:51 +00001287 unsigned TF = MI->getOperand(2).getTargetFlags();
1288 bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001289 const GlobalValue *GV = MI->getOperand(2).getGlobal();
1290 MCSymbol *GVSym = GetARMGVSymbol(GV);
1291 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001292 if (isPIC) {
1293 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1294 getFunctionNumber(),
1295 MI->getOperand(3).getImm(), OutContext);
1296 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1297 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1298 const MCExpr *PCRelExpr =
1299 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1300 MCBinaryExpr::CreateAdd(LabelSymExpr,
1301 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001302 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001303 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1304 } else {
1305 const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext);
1306 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1307 }
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001308 // Add predicate operands.
1309 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1310 TmpInst.addOperand(MCOperand::CreateReg(0));
1311 // Add 's' bit operand (always reg0 for this)
1312 TmpInst.addOperand(MCOperand::CreateReg(0));
1313 OutStreamer.EmitInstruction(TmpInst);
1314 return;
1315 }
Jim Grosbachfbd18732010-09-17 23:41:53 +00001316 case ARM::tPICADD: {
1317 // This is a pseudo op for a label + instruction sequence, which looks like:
1318 // LPC0:
1319 // add r0, pc
1320 // This adds the address of LPC0 to r0.
1321
1322 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001323 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1324 getFunctionNumber(), MI->getOperand(2).getImm(),
1325 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001326
1327 // Form and emit the add.
1328 MCInst AddInst;
1329 AddInst.setOpcode(ARM::tADDhirr);
1330 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1331 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1332 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1333 // Add predicate operands.
1334 AddInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1335 AddInst.addOperand(MCOperand::CreateReg(0));
1336 OutStreamer.EmitInstruction(AddInst);
1337 return;
1338 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001339 case ARM::PICADD: {
Chris Lattner4d152222009-10-19 22:23:04 +00001340 // This is a pseudo op for a label + instruction sequence, which looks like:
1341 // LPC0:
1342 // add r0, pc, r0
1343 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001344
Chris Lattner4d152222009-10-19 22:23:04 +00001345 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001346 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1347 getFunctionNumber(), MI->getOperand(2).getImm(),
1348 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001349
Jim Grosbachf3f09522010-09-14 21:05:34 +00001350 // Form and emit the add.
Chris Lattner4d152222009-10-19 22:23:04 +00001351 MCInst AddInst;
1352 AddInst.setOpcode(ARM::ADDrr);
1353 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1354 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1355 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbach5b46d622010-09-14 21:28:17 +00001356 // Add predicate operands.
1357 AddInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1358 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1359 // Add 's' bit operand (always reg0 for this)
1360 AddInst.addOperand(MCOperand::CreateReg(0));
Chris Lattner850d2e22010-02-03 01:16:28 +00001361 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001362 return;
1363 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001364 case ARM::PICSTR:
1365 case ARM::PICSTRB:
1366 case ARM::PICSTRH:
1367 case ARM::PICLDR:
1368 case ARM::PICLDRB:
1369 case ARM::PICLDRH:
1370 case ARM::PICLDRSB:
1371 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001372 // This is a pseudo op for a label + instruction sequence, which looks like:
1373 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001374 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001375 // The LCP0 label is referenced by a constant pool entry in order to get
1376 // a PC-relative address at the ldr instruction.
1377
1378 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001379 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1380 getFunctionNumber(), MI->getOperand(2).getImm(),
1381 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001382
1383 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001384 unsigned Opcode;
1385 switch (MI->getOpcode()) {
1386 default:
1387 llvm_unreachable("Unexpected opcode!");
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001388 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1389 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001390 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach3e556122010-10-26 22:37:02 +00001391 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbachc1d30212010-10-27 00:19:44 +00001392 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001393 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1394 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1395 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1396 }
1397 MCInst LdStInst;
1398 LdStInst.setOpcode(Opcode);
1399 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1400 LdStInst.addOperand(MCOperand::CreateReg(ARM::PC));
1401 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1402 LdStInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001403 // Add predicate operands.
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001404 LdStInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1405 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1406 OutStreamer.EmitInstruction(LdStInst);
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001407
1408 return;
1409 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001410 case ARM::CONSTPOOL_ENTRY: {
Chris Lattnera70e6442009-10-19 22:33:05 +00001411 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1412 /// in the function. The first operand is the ID# for this instruction, the
1413 /// second is the index into the MachineConstantPool that this is, the third
1414 /// is the size in bytes of this constant pool entry.
1415 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1416 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1417
1418 EmitAlignment(2);
Chris Lattner1b46f432010-01-23 07:00:21 +00001419 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001420
1421 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1422 if (MCPE.isMachineConstantPoolEntry())
1423 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1424 else
1425 EmitGlobalConstant(MCPE.Val.ConstVal);
Jim Grosbachb0739b72010-09-02 01:02:06 +00001426
Chris Lattnera70e6442009-10-19 22:33:05 +00001427 return;
1428 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001429 case ARM::t2BR_JT: {
1430 // Lower and emit the instruction itself, then the jump table following it.
1431 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001432 TmpInst.setOpcode(ARM::tMOVgpr2gpr);
1433 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1434 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1435 // Add predicate operands.
1436 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1437 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001438 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001439 // Output the data for the jump table itself
1440 EmitJump2Table(MI);
1441 return;
1442 }
1443 case ARM::t2TBB_JT: {
1444 // Lower and emit the instruction itself, then the jump table following it.
1445 MCInst TmpInst;
1446
1447 TmpInst.setOpcode(ARM::t2TBB);
1448 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1449 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1450 // Add predicate operands.
1451 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1452 TmpInst.addOperand(MCOperand::CreateReg(0));
1453 OutStreamer.EmitInstruction(TmpInst);
1454 // Output the data for the jump table itself
1455 EmitJump2Table(MI);
1456 // Make sure the next instruction is 2-byte aligned.
1457 EmitAlignment(1);
1458 return;
1459 }
1460 case ARM::t2TBH_JT: {
1461 // Lower and emit the instruction itself, then the jump table following it.
1462 MCInst TmpInst;
1463
1464 TmpInst.setOpcode(ARM::t2TBH);
1465 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1466 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1467 // Add predicate operands.
1468 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1469 TmpInst.addOperand(MCOperand::CreateReg(0));
1470 OutStreamer.EmitInstruction(TmpInst);
1471 // Output the data for the jump table itself
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001472 EmitJump2Table(MI);
1473 return;
1474 }
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001475 case ARM::tBR_JTr:
Jim Grosbach2dc77682010-11-29 18:37:44 +00001476 case ARM::BR_JTr: {
1477 // Lower and emit the instruction itself, then the jump table following it.
1478 // mov pc, target
1479 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001480 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
1481 ARM::MOVr : ARM::tMOVgpr2gpr;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001482 TmpInst.setOpcode(Opc);
Jim Grosbach2dc77682010-11-29 18:37:44 +00001483 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1484 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1485 // Add predicate operands.
1486 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1487 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001488 // Add 's' bit operand (always reg0 for this)
1489 if (Opc == ARM::MOVr)
1490 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach2dc77682010-11-29 18:37:44 +00001491 OutStreamer.EmitInstruction(TmpInst);
1492
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001493 // Make sure the Thumb jump table is 4-byte aligned.
Bill Wendlinga68a4fd2010-12-18 02:13:59 +00001494 if (Opc == ARM::tMOVgpr2gpr)
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001495 EmitAlignment(2);
1496
Jim Grosbach2dc77682010-11-29 18:37:44 +00001497 // Output the data for the jump table itself
1498 EmitJumpTable(MI);
1499 return;
1500 }
1501 case ARM::BR_JTm: {
1502 // Lower and emit the instruction itself, then the jump table following it.
1503 // ldr pc, target
1504 MCInst TmpInst;
1505 if (MI->getOperand(1).getReg() == 0) {
1506 // literal offset
1507 TmpInst.setOpcode(ARM::LDRi12);
1508 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1509 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1510 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1511 } else {
1512 TmpInst.setOpcode(ARM::LDRrs);
1513 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1514 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1515 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1516 TmpInst.addOperand(MCOperand::CreateImm(0));
1517 }
1518 // Add predicate operands.
1519 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1520 TmpInst.addOperand(MCOperand::CreateReg(0));
1521 OutStreamer.EmitInstruction(TmpInst);
1522
1523 // Output the data for the jump table itself
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001524 EmitJumpTable(MI);
1525 return;
1526 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001527 case ARM::BR_JTadd: {
1528 // Lower and emit the instruction itself, then the jump table following it.
1529 // add pc, target, idx
Jim Grosbach2dc77682010-11-29 18:37:44 +00001530 MCInst TmpInst;
1531 TmpInst.setOpcode(ARM::ADDrr);
1532 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1533 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1534 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001535 // Add predicate operands.
Jim Grosbach2dc77682010-11-29 18:37:44 +00001536 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1537 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001538 // Add 's' bit operand (always reg0 for this)
Jim Grosbach2dc77682010-11-29 18:37:44 +00001539 TmpInst.addOperand(MCOperand::CreateReg(0));
1540 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001541
1542 // Output the data for the jump table itself
1543 EmitJumpTable(MI);
1544 return;
1545 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001546 case ARM::TRAP: {
1547 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1548 // FIXME: Remove this special case when they do.
1549 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001550 //.long 0xe7ffdefe @ trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001551 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001552 OutStreamer.AddComment("trap");
1553 OutStreamer.EmitIntValue(Val, 4);
1554 return;
1555 }
1556 break;
1557 }
1558 case ARM::tTRAP: {
1559 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1560 // FIXME: Remove this special case when they do.
1561 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001562 //.short 57086 @ trap
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001563 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001564 OutStreamer.AddComment("trap");
1565 OutStreamer.EmitIntValue(Val, 2);
1566 return;
1567 }
1568 break;
1569 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001570 case ARM::t2Int_eh_sjlj_setjmp:
1571 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001572 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach433a5782010-09-24 20:47:58 +00001573 // Two incoming args: GPR:$src, GPR:$val
1574 // mov $val, pc
1575 // adds $val, #7
1576 // str $val, [$src, #4]
1577 // movs r0, #0
1578 // b 1f
1579 // movs r0, #1
1580 // 1:
1581 unsigned SrcReg = MI->getOperand(0).getReg();
1582 unsigned ValReg = MI->getOperand(1).getReg();
1583 MCSymbol *Label = GetARMSJLJEHLabel();
1584 {
1585 MCInst TmpInst;
1586 TmpInst.setOpcode(ARM::tMOVgpr2tgpr);
1587 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1588 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1589 // 's' bit operand
1590 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1591 OutStreamer.AddComment("eh_setjmp begin");
1592 OutStreamer.EmitInstruction(TmpInst);
1593 }
1594 {
1595 MCInst TmpInst;
1596 TmpInst.setOpcode(ARM::tADDi3);
1597 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1598 // 's' bit operand
1599 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1600 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1601 TmpInst.addOperand(MCOperand::CreateImm(7));
1602 // Predicate.
1603 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1604 TmpInst.addOperand(MCOperand::CreateReg(0));
1605 OutStreamer.EmitInstruction(TmpInst);
1606 }
1607 {
1608 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001609 TmpInst.setOpcode(ARM::tSTRi);
Jim Grosbach433a5782010-09-24 20:47:58 +00001610 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1611 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1612 // The offset immediate is #4. The operand value is scaled by 4 for the
1613 // tSTR instruction.
1614 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach433a5782010-09-24 20:47:58 +00001615 // Predicate.
1616 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1617 TmpInst.addOperand(MCOperand::CreateReg(0));
1618 OutStreamer.EmitInstruction(TmpInst);
1619 }
1620 {
1621 MCInst TmpInst;
1622 TmpInst.setOpcode(ARM::tMOVi8);
1623 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1624 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1625 TmpInst.addOperand(MCOperand::CreateImm(0));
1626 // Predicate.
1627 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1628 TmpInst.addOperand(MCOperand::CreateReg(0));
1629 OutStreamer.EmitInstruction(TmpInst);
1630 }
1631 {
1632 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
1633 MCInst TmpInst;
1634 TmpInst.setOpcode(ARM::tB);
1635 TmpInst.addOperand(MCOperand::CreateExpr(SymbolExpr));
1636 OutStreamer.EmitInstruction(TmpInst);
1637 }
1638 {
1639 MCInst TmpInst;
1640 TmpInst.setOpcode(ARM::tMOVi8);
1641 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1642 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1643 TmpInst.addOperand(MCOperand::CreateImm(1));
1644 // Predicate.
1645 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1646 TmpInst.addOperand(MCOperand::CreateReg(0));
1647 OutStreamer.AddComment("eh_setjmp end");
1648 OutStreamer.EmitInstruction(TmpInst);
1649 }
1650 OutStreamer.EmitLabel(Label);
1651 return;
1652 }
1653
Jim Grosbach45390082010-09-23 23:33:56 +00001654 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001655 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbach45390082010-09-23 23:33:56 +00001656 // Two incoming args: GPR:$src, GPR:$val
1657 // add $val, pc, #8
1658 // str $val, [$src, #+4]
1659 // mov r0, #0
1660 // add pc, pc, #0
1661 // mov r0, #1
1662 unsigned SrcReg = MI->getOperand(0).getReg();
1663 unsigned ValReg = MI->getOperand(1).getReg();
1664
1665 {
1666 MCInst TmpInst;
1667 TmpInst.setOpcode(ARM::ADDri);
1668 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1669 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1670 TmpInst.addOperand(MCOperand::CreateImm(8));
1671 // Predicate.
1672 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1673 TmpInst.addOperand(MCOperand::CreateReg(0));
1674 // 's' bit operand (always reg0 for this).
1675 TmpInst.addOperand(MCOperand::CreateReg(0));
1676 OutStreamer.AddComment("eh_setjmp begin");
1677 OutStreamer.EmitInstruction(TmpInst);
1678 }
1679 {
1680 MCInst TmpInst;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001681 TmpInst.setOpcode(ARM::STRi12);
Jim Grosbach45390082010-09-23 23:33:56 +00001682 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1683 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach45390082010-09-23 23:33:56 +00001684 TmpInst.addOperand(MCOperand::CreateImm(4));
1685 // Predicate.
1686 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1687 TmpInst.addOperand(MCOperand::CreateReg(0));
1688 OutStreamer.EmitInstruction(TmpInst);
1689 }
1690 {
1691 MCInst TmpInst;
1692 TmpInst.setOpcode(ARM::MOVi);
1693 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1694 TmpInst.addOperand(MCOperand::CreateImm(0));
1695 // Predicate.
1696 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1697 TmpInst.addOperand(MCOperand::CreateReg(0));
1698 // 's' bit operand (always reg0 for this).
1699 TmpInst.addOperand(MCOperand::CreateReg(0));
1700 OutStreamer.EmitInstruction(TmpInst);
1701 }
1702 {
1703 MCInst TmpInst;
1704 TmpInst.setOpcode(ARM::ADDri);
1705 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1706 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1707 TmpInst.addOperand(MCOperand::CreateImm(0));
1708 // Predicate.
1709 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1710 TmpInst.addOperand(MCOperand::CreateReg(0));
1711 // 's' bit operand (always reg0 for this).
1712 TmpInst.addOperand(MCOperand::CreateReg(0));
1713 OutStreamer.EmitInstruction(TmpInst);
1714 }
1715 {
1716 MCInst TmpInst;
1717 TmpInst.setOpcode(ARM::MOVi);
1718 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1719 TmpInst.addOperand(MCOperand::CreateImm(1));
1720 // Predicate.
1721 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1722 TmpInst.addOperand(MCOperand::CreateReg(0));
1723 // 's' bit operand (always reg0 for this).
1724 TmpInst.addOperand(MCOperand::CreateReg(0));
1725 OutStreamer.AddComment("eh_setjmp end");
1726 OutStreamer.EmitInstruction(TmpInst);
1727 }
1728 return;
1729 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001730 case ARM::Int_eh_sjlj_longjmp: {
1731 // ldr sp, [$src, #8]
1732 // ldr $scratch, [$src, #4]
1733 // ldr r7, [$src]
1734 // bx $scratch
1735 unsigned SrcReg = MI->getOperand(0).getReg();
1736 unsigned ScratchReg = MI->getOperand(1).getReg();
1737 {
1738 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001739 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001740 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1741 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001742 TmpInst.addOperand(MCOperand::CreateImm(8));
1743 // Predicate.
1744 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1745 TmpInst.addOperand(MCOperand::CreateReg(0));
1746 OutStreamer.EmitInstruction(TmpInst);
1747 }
1748 {
1749 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001750 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001751 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1752 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001753 TmpInst.addOperand(MCOperand::CreateImm(4));
1754 // Predicate.
1755 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1756 TmpInst.addOperand(MCOperand::CreateReg(0));
1757 OutStreamer.EmitInstruction(TmpInst);
1758 }
1759 {
1760 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001761 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001762 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1763 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001764 TmpInst.addOperand(MCOperand::CreateImm(0));
1765 // Predicate.
1766 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1767 TmpInst.addOperand(MCOperand::CreateReg(0));
1768 OutStreamer.EmitInstruction(TmpInst);
1769 }
1770 {
1771 MCInst TmpInst;
Bill Wendling6e46d842010-11-30 00:48:15 +00001772 TmpInst.setOpcode(ARM::BX);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001773 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1774 // Predicate.
1775 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1776 TmpInst.addOperand(MCOperand::CreateReg(0));
1777 OutStreamer.EmitInstruction(TmpInst);
1778 }
1779 return;
1780 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001781 case ARM::tInt_eh_sjlj_longjmp: {
1782 // ldr $scratch, [$src, #8]
1783 // mov sp, $scratch
1784 // ldr $scratch, [$src, #4]
1785 // ldr r7, [$src]
1786 // bx $scratch
1787 unsigned SrcReg = MI->getOperand(0).getReg();
1788 unsigned ScratchReg = MI->getOperand(1).getReg();
1789 {
1790 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001791 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001792 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1793 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1794 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendlingf4caf692010-12-14 03:36:38 +00001795 // tLDR instruction.
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001796 TmpInst.addOperand(MCOperand::CreateImm(2));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001797 // Predicate.
1798 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1799 TmpInst.addOperand(MCOperand::CreateReg(0));
1800 OutStreamer.EmitInstruction(TmpInst);
1801 }
1802 {
1803 MCInst TmpInst;
1804 TmpInst.setOpcode(ARM::tMOVtgpr2gpr);
1805 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1806 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1807 // Predicate.
1808 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1809 TmpInst.addOperand(MCOperand::CreateReg(0));
1810 OutStreamer.EmitInstruction(TmpInst);
1811 }
1812 {
1813 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001814 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001815 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1816 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1817 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001818 // Predicate.
1819 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1820 TmpInst.addOperand(MCOperand::CreateReg(0));
1821 OutStreamer.EmitInstruction(TmpInst);
1822 }
1823 {
1824 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001825 TmpInst.setOpcode(ARM::tLDRr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001826 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1827 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001828 TmpInst.addOperand(MCOperand::CreateReg(0));
1829 // Predicate.
1830 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1831 TmpInst.addOperand(MCOperand::CreateReg(0));
1832 OutStreamer.EmitInstruction(TmpInst);
1833 }
1834 {
1835 MCInst TmpInst;
1836 TmpInst.setOpcode(ARM::tBX_RET_vararg);
1837 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1838 // Predicate.
1839 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1840 TmpInst.addOperand(MCOperand::CreateReg(0));
1841 OutStreamer.EmitInstruction(TmpInst);
1842 }
1843 return;
1844 }
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001845 // Tail jump branches are really just branch instructions with additional
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001846 // code-gen attributes. Convert them to the canonical form here.
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001847 case ARM::TAILJMPd:
1848 case ARM::TAILJMPdND: {
1849 MCInst TmpInst, TmpInst2;
1850 // Lower the instruction as-is to get the operands properly converted.
1851 LowerARMMachineInstrToMCInst(MI, TmpInst2, *this);
1852 TmpInst.setOpcode(ARM::Bcc);
1853 TmpInst.addOperand(TmpInst2.getOperand(0));
1854 // Add predicate operands.
1855 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1856 TmpInst.addOperand(MCOperand::CreateReg(0));
1857 OutStreamer.AddComment("TAILCALL");
1858 OutStreamer.EmitInstruction(TmpInst);
1859 return;
1860 }
1861 case ARM::tTAILJMPd:
1862 case ARM::tTAILJMPdND: {
1863 MCInst TmpInst, TmpInst2;
1864 LowerARMMachineInstrToMCInst(MI, TmpInst2, *this);
Cameron Zwarichd34d4292011-05-23 01:57:17 +00001865 // The Darwin toolchain doesn't support tail call relocations of 16-bit
1866 // branches.
1867 TmpInst.setOpcode(Opc == ARM::tTAILJMPd ? ARM::t2B : ARM::tB);
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001868 TmpInst.addOperand(TmpInst2.getOperand(0));
1869 OutStreamer.AddComment("TAILCALL");
1870 OutStreamer.EmitInstruction(TmpInst);
1871 return;
1872 }
1873 case ARM::TAILJMPrND:
1874 case ARM::tTAILJMPrND:
1875 case ARM::TAILJMPr:
1876 case ARM::tTAILJMPr: {
1877 unsigned newOpc = (Opc == ARM::TAILJMPr || Opc == ARM::TAILJMPrND)
1878 ? ARM::BX : ARM::tBX;
1879 MCInst TmpInst;
1880 TmpInst.setOpcode(newOpc);
1881 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1882 // Predicate.
1883 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1884 TmpInst.addOperand(MCOperand::CreateReg(0));
1885 OutStreamer.AddComment("TAILCALL");
1886 OutStreamer.EmitInstruction(TmpInst);
1887 return;
1888 }
1889
Anton Korobeynikov4d728602011-01-01 20:38:38 +00001890 // These are the pseudos created to comply with stricter operand restrictions
1891 // on ARMv5. Lower them now to "normal" instructions, since all the
1892 // restrictions are already satisfied.
1893 case ARM::MULv5:
1894 EmitPatchedInstruction(MI, ARM::MUL);
1895 return;
1896 case ARM::MLAv5:
1897 EmitPatchedInstruction(MI, ARM::MLA);
1898 return;
1899 case ARM::SMULLv5:
1900 EmitPatchedInstruction(MI, ARM::SMULL);
1901 return;
1902 case ARM::UMULLv5:
1903 EmitPatchedInstruction(MI, ARM::UMULL);
1904 return;
1905 case ARM::SMLALv5:
1906 EmitPatchedInstruction(MI, ARM::SMLAL);
1907 return;
1908 case ARM::UMLALv5:
1909 EmitPatchedInstruction(MI, ARM::UMLAL);
1910 return;
1911 case ARM::UMAALv5:
1912 EmitPatchedInstruction(MI, ARM::UMAAL);
1913 return;
Chris Lattner97f06932009-10-19 20:20:46 +00001914 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001915
Chris Lattner97f06932009-10-19 20:20:46 +00001916 MCInst TmpInst;
Chris Lattner30e2cc22010-11-14 21:00:02 +00001917 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001918
1919 // Emit unwinding stuff for frame-related instructions
1920 if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup))
1921 EmitUnwindingInstruction(MI);
1922
Chris Lattner850d2e22010-02-03 01:16:28 +00001923 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001924}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001925
1926//===----------------------------------------------------------------------===//
1927// Target Registry Stuff
1928//===----------------------------------------------------------------------===//
1929
1930static MCInstPrinter *createARMMCInstPrinter(const Target &T,
Bill Wendlinga5c177e2011-03-21 04:13:46 +00001931 TargetMachine &TM,
Daniel Dunbar2685a292009-10-20 05:15:36 +00001932 unsigned SyntaxVariant,
Chris Lattnerd3740872010-04-04 05:04:31 +00001933 const MCAsmInfo &MAI) {
Daniel Dunbar2685a292009-10-20 05:15:36 +00001934 if (SyntaxVariant == 0)
Bill Wendlinga5c177e2011-03-21 04:13:46 +00001935 return new ARMInstPrinter(TM, MAI);
Daniel Dunbar2685a292009-10-20 05:15:36 +00001936 return 0;
1937}
1938
1939// Force static initialization.
1940extern "C" void LLVMInitializeARMAsmPrinter() {
1941 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1942 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
1943
1944 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
1945 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
1946}
1947