blob: 7bb764628ea819ead2adf25b5f5980eee15d7953 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the PPCISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "PPCISelLowering.h"
15#include "PPCMachineFunctionInfo.h"
16#include "PPCPredicates.h"
17#include "PPCTargetMachine.h"
18#include "PPCPerfectShuffle.h"
Owen Anderson1636de92007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000020#include "llvm/ADT/VectorExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/CodeGen/CallingConvLower.h"
22#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman12a9c082008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000027#include "llvm/CodeGen/SelectionDAG.h"
Arnold Schwaighofera0032722008-04-30 09:16:33 +000028#include "llvm/CallingConv.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029#include "llvm/Constants.h"
30#include "llvm/Function.h"
31#include "llvm/Intrinsics.h"
32#include "llvm/Support/MathExtras.h"
33#include "llvm/Target/TargetOptions.h"
34#include "llvm/Support/CommandLine.h"
Jay Foad5be6daf2009-05-11 19:38:09 +000035#include "llvm/DerivedTypes.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036using namespace llvm;
37
Scott Michel91099d62009-02-17 22:15:04 +000038static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039cl::desc("enable preincrement load/store generation on PPC (experimental)"),
40 cl::Hidden);
41
42PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Evan Chengaf964df2008-07-12 02:23:19 +000043 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michel91099d62009-02-17 22:15:04 +000044
Dan Gohmanf17a25c2007-07-18 16:29:46 +000045 setPow2DivIsCheap();
Dale Johannesen493492f2008-07-31 18:13:12 +000046
Dan Gohmanf17a25c2007-07-18 16:29:46 +000047 // Use _setjmp/_longjmp instead of setjmp/longjmp.
48 setUseUnderscoreSetJmp(true);
49 setUseUnderscoreLongJmp(true);
Scott Michel91099d62009-02-17 22:15:04 +000050
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051 // Set up the register classes.
52 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
53 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
54 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michel91099d62009-02-17 22:15:04 +000055
Dan Gohmanf17a25c2007-07-18 16:29:46 +000056 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Evan Cheng08c171a2008-10-14 21:26:46 +000057 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
58 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sands082524c2008-01-23 20:39:46 +000059
Chris Lattner3bc08502008-01-17 19:59:44 +000060 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michel91099d62009-02-17 22:15:04 +000061
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062 // PowerPC has pre-inc load and store's.
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
65 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
66 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
67 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
68 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
69 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
70 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
71 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
72 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
73
Dale Johannesen3d8578b2007-10-10 01:01:31 +000074 // This is used in the ppcf128->int sequence. Note it has different semantics
75 // from FP_ROUND: that rounds to nearest, this rounds to zero.
76 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen472d15d2007-10-06 01:24:11 +000077
Dan Gohmanf17a25c2007-07-18 16:29:46 +000078 // PowerPC has no SREM/UREM instructions
79 setOperationAction(ISD::SREM, MVT::i32, Expand);
80 setOperationAction(ISD::UREM, MVT::i32, Expand);
81 setOperationAction(ISD::SREM, MVT::i64, Expand);
82 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohmanc9130bb2007-10-08 17:28:24 +000083
84 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
85 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
86 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
87 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
88 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
89 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
90 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
91 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
92 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michel91099d62009-02-17 22:15:04 +000093
Dan Gohman2f7b1982007-10-11 23:21:31 +000094 // We don't support sin/cos/sqrt/fmod/pow
Dan Gohmanf17a25c2007-07-18 16:29:46 +000095 setOperationAction(ISD::FSIN , MVT::f64, Expand);
96 setOperationAction(ISD::FCOS , MVT::f64, Expand);
97 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohman2f7b1982007-10-11 23:21:31 +000098 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000099 setOperationAction(ISD::FSIN , MVT::f32, Expand);
100 setOperationAction(ISD::FCOS , MVT::f32, Expand);
101 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohman2f7b1982007-10-11 23:21:31 +0000102 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen436e3802008-01-18 19:55:37 +0000103
Dan Gohman819574c2008-01-31 00:41:03 +0000104 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000105
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000106 // If we're enabling GP optimizations, use hardware square root
107 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
108 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
109 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
110 }
Scott Michel91099d62009-02-17 22:15:04 +0000111
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000112 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
113 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000114
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000115 // PowerPC does not have BSWAP, CTPOP or CTTZ
116 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
117 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
118 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
119 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
120 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
121 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000122
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000123 // PowerPC does not have ROTR
124 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
Bill Wendling36794552008-08-31 02:53:19 +0000125 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000126
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000127 // PowerPC does not have Select
128 setOperationAction(ISD::SELECT, MVT::i32, Expand);
129 setOperationAction(ISD::SELECT, MVT::i64, Expand);
130 setOperationAction(ISD::SELECT, MVT::f32, Expand);
131 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000132
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000133 // PowerPC wants to turn select_cc of FP into fsel when possible.
134 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
135 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
136
137 // PowerPC wants to optimize integer setcc a bit
138 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000139
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000140 // PowerPC does not have BRCOND which requires SetCC
141 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
142
143 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000144
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000145 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
146 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
147
148 // PowerPC does not have [U|S]INT_TO_FP
149 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
150 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
151
152 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
153 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
154 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
155 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
156
157 // We cannot sextinreg(i1). Expand to shifts.
158 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
159
160 // Support label based line numbers.
Dan Gohman472d12c2008-06-30 20:59:49 +0000161 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000162 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000163
Nicolas Geoffray61864762007-12-21 12:19:44 +0000164 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
165 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
166 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
167 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000168
169
170 // We want to legalize GlobalAddress and ConstantPool nodes into the
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171 // appropriate instructions to materialize the address.
172 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
173 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
174 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
175 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
176 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
177 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
178 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
179 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000180
Nate Begemanf46776e2008-08-11 17:36:31 +0000181 // RET must be custom lowered, to meet ABI requirements.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000182 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands38947cd2007-07-27 12:58:54 +0000183
Nate Begemanf46776e2008-08-11 17:36:31 +0000184 // TRAP is legal.
185 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling2c394b62008-09-17 00:30:57 +0000186
187 // TRAMPOLINE is custom lowered.
188 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
189
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000190 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
191 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000192
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000193 // VAARG is custom lowered with ELF 32 ABI
194 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
195 setOperationAction(ISD::VAARG, MVT::Other, Custom);
196 else
197 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000198
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000199 // Use the default implementation.
200 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
201 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000202 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000203 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
204 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
205 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
206
207 // We want to custom lower some of our intrinsics.
208 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000209
Dale Johannesen32100b22008-11-07 22:54:33 +0000210 // Comparisons that require checking two conditions.
211 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
212 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
213 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
214 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
215 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
216 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
217 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
218 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
219 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
220 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
221 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
222 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000223
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
225 // They also have instructions for converting between i64 and fp.
226 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
227 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
228 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
229 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesend87cf082009-06-04 20:53:52 +0000230 // This is just the low 32 bits of a (signed) fp->i64 conversion.
231 // We cannot do this with Promote because i64 is not a legal type.
232 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000233
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000234 // FIXME: disable this lowered code. This generates 64-bit register values,
235 // and we don't model the fact that the top part is clobbered by calls. We
236 // need to flag these together so that the value isn't live across a call.
237 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000238 } else {
239 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
240 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
241 }
242
243 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattnerc882caf2007-10-19 04:08:28 +0000244 // 64-bit PowerPC implementations can support i64 types directly
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000245 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
246 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
247 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman71619ec2008-03-07 20:36:53 +0000248 // 64-bit PowerPC wants to expand i128 shifts itself.
249 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
250 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
251 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000252 } else {
Chris Lattnerc882caf2007-10-19 04:08:28 +0000253 // 32-bit PowerPC wants to expand i64 shifts itself.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000254 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
255 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
256 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
257 }
258
259 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
260 // First set operation action for all vector types to expand. Then we
261 // will selectively turn on ones that can be effectively codegen'd.
Duncan Sands92c43912008-06-06 12:08:01 +0000262 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
263 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
264 MVT VT = (MVT::SimpleValueType)i;
265
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000266 // add/sub are legal for all supported vector VT's.
Duncan Sands92c43912008-06-06 12:08:01 +0000267 setOperationAction(ISD::ADD , VT, Legal);
268 setOperationAction(ISD::SUB , VT, Legal);
Scott Michel91099d62009-02-17 22:15:04 +0000269
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000270 // We promote all shuffles to v16i8.
Duncan Sands92c43912008-06-06 12:08:01 +0000271 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
272 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000273
274 // We promote all non-typed operations to v4i32.
Duncan Sands92c43912008-06-06 12:08:01 +0000275 setOperationAction(ISD::AND , VT, Promote);
276 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
277 setOperationAction(ISD::OR , VT, Promote);
278 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
279 setOperationAction(ISD::XOR , VT, Promote);
280 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
281 setOperationAction(ISD::LOAD , VT, Promote);
282 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
283 setOperationAction(ISD::SELECT, VT, Promote);
284 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
285 setOperationAction(ISD::STORE, VT, Promote);
286 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michel91099d62009-02-17 22:15:04 +0000287
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000288 // No other operations are legal.
Duncan Sands92c43912008-06-06 12:08:01 +0000289 setOperationAction(ISD::MUL , VT, Expand);
290 setOperationAction(ISD::SDIV, VT, Expand);
291 setOperationAction(ISD::SREM, VT, Expand);
292 setOperationAction(ISD::UDIV, VT, Expand);
293 setOperationAction(ISD::UREM, VT, Expand);
294 setOperationAction(ISD::FDIV, VT, Expand);
295 setOperationAction(ISD::FNEG, VT, Expand);
296 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
297 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
298 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
299 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
300 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
301 setOperationAction(ISD::UDIVREM, VT, Expand);
302 setOperationAction(ISD::SDIVREM, VT, Expand);
303 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
304 setOperationAction(ISD::FPOW, VT, Expand);
305 setOperationAction(ISD::CTPOP, VT, Expand);
306 setOperationAction(ISD::CTLZ, VT, Expand);
307 setOperationAction(ISD::CTTZ, VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000308 }
309
310 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
311 // with merges, splats, etc.
312 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
313
314 setOperationAction(ISD::AND , MVT::v4i32, Legal);
315 setOperationAction(ISD::OR , MVT::v4i32, Legal);
316 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
317 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
318 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
319 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michel91099d62009-02-17 22:15:04 +0000320
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000321 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
322 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
323 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
324 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michel91099d62009-02-17 22:15:04 +0000325
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000326 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
327 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
328 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
329 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
330
331 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
332 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000333
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
335 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
336 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
337 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
338 }
Scott Michel91099d62009-02-17 22:15:04 +0000339
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000340 setShiftAmountType(MVT::i32);
Duncan Sands8cf4a822008-11-23 15:47:28 +0000341 setBooleanContents(ZeroOrOneBooleanContent);
Scott Michel91099d62009-02-17 22:15:04 +0000342
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
344 setStackPointerRegisterToSaveRestore(PPC::X1);
345 setExceptionPointerRegister(PPC::X3);
346 setExceptionSelectorRegister(PPC::X4);
347 } else {
348 setStackPointerRegisterToSaveRestore(PPC::R1);
349 setExceptionPointerRegister(PPC::R3);
350 setExceptionSelectorRegister(PPC::R4);
351 }
Scott Michel91099d62009-02-17 22:15:04 +0000352
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000353 // We have target-specific dag combine patterns for the following nodes:
354 setTargetDAGCombine(ISD::SINT_TO_FP);
355 setTargetDAGCombine(ISD::STORE);
356 setTargetDAGCombine(ISD::BR_CC);
357 setTargetDAGCombine(ISD::BSWAP);
Scott Michel91099d62009-02-17 22:15:04 +0000358
Dale Johannesen6f3c7bf2007-10-19 00:59:18 +0000359 // Darwin long double math library functions have $LDBL128 appended.
360 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands37a3f472008-01-10 10:28:30 +0000361 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen6f3c7bf2007-10-19 00:59:18 +0000362 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
363 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands37a3f472008-01-10 10:28:30 +0000364 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
365 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen92b33082008-09-04 00:47:13 +0000366 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
367 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
368 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
369 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
370 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesen6f3c7bf2007-10-19 00:59:18 +0000371 }
372
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000373 computeRegisterProperties();
374}
375
Dale Johannesen88945f82008-02-28 22:31:51 +0000376/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
377/// function arguments in the caller parameter area.
378unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
379 TargetMachine &TM = getTargetMachine();
380 // Darwin passes everything on 4 byte boundary.
381 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
382 return 4;
383 // FIXME Elf TBD
384 return 4;
385}
386
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000387const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
388 switch (Opcode) {
389 default: return 0;
Evan Chengaf964df2008-07-12 02:23:19 +0000390 case PPCISD::FSEL: return "PPCISD::FSEL";
391 case PPCISD::FCFID: return "PPCISD::FCFID";
392 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
393 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
394 case PPCISD::STFIWX: return "PPCISD::STFIWX";
395 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
396 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
397 case PPCISD::VPERM: return "PPCISD::VPERM";
398 case PPCISD::Hi: return "PPCISD::Hi";
399 case PPCISD::Lo: return "PPCISD::Lo";
400 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
401 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
402 case PPCISD::SRL: return "PPCISD::SRL";
403 case PPCISD::SRA: return "PPCISD::SRA";
404 case PPCISD::SHL: return "PPCISD::SHL";
405 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
406 case PPCISD::STD_32: return "PPCISD::STD_32";
407 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
408 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
409 case PPCISD::MTCTR: return "PPCISD::MTCTR";
410 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
411 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
412 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
413 case PPCISD::MFCR: return "PPCISD::MFCR";
414 case PPCISD::VCMP: return "PPCISD::VCMP";
415 case PPCISD::VCMPo: return "PPCISD::VCMPo";
416 case PPCISD::LBRX: return "PPCISD::LBRX";
417 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Chengaf964df2008-07-12 02:23:19 +0000418 case PPCISD::LARX: return "PPCISD::LARX";
419 case PPCISD::STCX: return "PPCISD::STCX";
420 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
421 case PPCISD::MFFS: return "PPCISD::MFFS";
422 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
423 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
424 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
425 case PPCISD::MTFSF: return "PPCISD::MTFSF";
426 case PPCISD::TAILCALL: return "PPCISD::TAILCALL";
427 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000428 }
429}
430
Duncan Sands4a361272009-01-01 15:52:00 +0000431MVT PPCTargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel502151f2008-03-10 15:42:14 +0000432 return MVT::i32;
433}
434
Bill Wendling045f2632009-07-01 18:50:55 +0000435/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling25a8ae32009-06-30 22:38:32 +0000436unsigned PPCTargetLowering::getFunctionAlignment(const Function *F) const {
437 if (getTargetMachine().getSubtarget<PPCSubtarget>().isDarwin())
438 return F->hasFnAttr(Attribute::OptimizeForSize) ? 2 : 4;
439 else
440 return 2;
441}
Scott Michel502151f2008-03-10 15:42:14 +0000442
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000443//===----------------------------------------------------------------------===//
444// Node matching predicates, for use by the tblgen matching code.
445//===----------------------------------------------------------------------===//
446
447/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman8181bd12008-07-27 21:46:04 +0000448static bool isFloatingPointZero(SDValue Op) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000449 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesendf8a8312007-08-31 04:03:46 +0000450 return CFP->getValueAPF().isZero();
Gabor Greif1c80d112008-08-28 21:40:38 +0000451 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000452 // Maybe this has already been legalized into the constant pool?
453 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
454 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesendf8a8312007-08-31 04:03:46 +0000455 return CFP->getValueAPF().isZero();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000456 }
457 return false;
458}
459
460/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
461/// true if Op is undef or if it matches the specified value.
Nate Begeman543d2142009-04-27 18:41:29 +0000462static bool isConstantOrUndef(int Op, int Val) {
463 return Op < 0 || Op == Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000464}
465
466/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
467/// VPKUHUM instruction.
Nate Begeman543d2142009-04-27 18:41:29 +0000468bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000469 if (!isUnary) {
470 for (unsigned i = 0; i != 16; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +0000471 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000472 return false;
473 } else {
474 for (unsigned i = 0; i != 8; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +0000475 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
476 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000477 return false;
478 }
479 return true;
480}
481
482/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
483/// VPKUWUM instruction.
Nate Begeman543d2142009-04-27 18:41:29 +0000484bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000485 if (!isUnary) {
486 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman543d2142009-04-27 18:41:29 +0000487 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
488 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000489 return false;
490 } else {
491 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman543d2142009-04-27 18:41:29 +0000492 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
493 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
494 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
495 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000496 return false;
497 }
498 return true;
499}
500
501/// isVMerge - Common function, used to match vmrg* shuffles.
502///
Nate Begeman543d2142009-04-27 18:41:29 +0000503static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000504 unsigned LHSStart, unsigned RHSStart) {
Nate Begeman543d2142009-04-27 18:41:29 +0000505 assert(N->getValueType(0) == MVT::v16i8 &&
506 "PPC only supports shuffles by bytes!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000507 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
508 "Unsupported merge size!");
Scott Michel91099d62009-02-17 22:15:04 +0000509
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000510 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
511 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman543d2142009-04-27 18:41:29 +0000512 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000513 LHSStart+j+i*UnitSize) ||
Nate Begeman543d2142009-04-27 18:41:29 +0000514 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000515 RHSStart+j+i*UnitSize))
516 return false;
517 }
Nate Begeman543d2142009-04-27 18:41:29 +0000518 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000519}
520
521/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
522/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman543d2142009-04-27 18:41:29 +0000523bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
524 bool isUnary) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000525 if (!isUnary)
526 return isVMerge(N, UnitSize, 8, 24);
527 return isVMerge(N, UnitSize, 8, 8);
528}
529
530/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
531/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman543d2142009-04-27 18:41:29 +0000532bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
533 bool isUnary) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000534 if (!isUnary)
535 return isVMerge(N, UnitSize, 0, 16);
536 return isVMerge(N, UnitSize, 0, 0);
537}
538
539
540/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
541/// amount, otherwise return -1.
542int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Nate Begeman543d2142009-04-27 18:41:29 +0000543 assert(N->getValueType(0) == MVT::v16i8 &&
544 "PPC only supports shuffles by bytes!");
545
546 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
547
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000548 // Find the first non-undef value in the shuffle mask.
549 unsigned i;
Nate Begeman543d2142009-04-27 18:41:29 +0000550 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000551 /*search*/;
Scott Michel91099d62009-02-17 22:15:04 +0000552
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000553 if (i == 16) return -1; // all undef.
Scott Michel91099d62009-02-17 22:15:04 +0000554
Nate Begeman543d2142009-04-27 18:41:29 +0000555 // Otherwise, check to see if the rest of the elements are consecutively
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000556 // numbered from this value.
Nate Begeman543d2142009-04-27 18:41:29 +0000557 unsigned ShiftAmt = SVOp->getMaskElt(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000558 if (ShiftAmt < i) return -1;
559 ShiftAmt -= i;
560
561 if (!isUnary) {
Nate Begeman543d2142009-04-27 18:41:29 +0000562 // Check the rest of the elements to see if they are consecutive.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000563 for (++i; i != 16; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +0000564 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000565 return -1;
566 } else {
Nate Begeman543d2142009-04-27 18:41:29 +0000567 // Check the rest of the elements to see if they are consecutive.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000568 for (++i; i != 16; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +0000569 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000570 return -1;
571 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000572 return ShiftAmt;
573}
574
575/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
576/// specifies a splat of a single element that is suitable for input to
577/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman543d2142009-04-27 18:41:29 +0000578bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
579 assert(N->getValueType(0) == MVT::v16i8 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000580 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michel91099d62009-02-17 22:15:04 +0000581
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000582 // This is a splat operation if each element of the permute is the same, and
583 // if the value doesn't reference the second vector.
Nate Begeman543d2142009-04-27 18:41:29 +0000584 unsigned ElementBase = N->getMaskElt(0);
585
586 // FIXME: Handle UNDEF elements too!
587 if (ElementBase >= 16)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000588 return false;
Scott Michel91099d62009-02-17 22:15:04 +0000589
Nate Begeman543d2142009-04-27 18:41:29 +0000590 // Check that the indices are consecutive, in the case of a multi-byte element
591 // splatted with a v16i8 mask.
592 for (unsigned i = 1; i != EltSize; ++i)
593 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000594 return false;
Scott Michel91099d62009-02-17 22:15:04 +0000595
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000596 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman543d2142009-04-27 18:41:29 +0000597 if (N->getMaskElt(i) < 0) continue;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000598 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman543d2142009-04-27 18:41:29 +0000599 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000600 return false;
601 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000602 return true;
603}
604
Evan Chengc5912e32007-07-30 07:51:22 +0000605/// isAllNegativeZeroVector - Returns true if all elements of build_vector
606/// are -0.0.
607bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman543d2142009-04-27 18:41:29 +0000608 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
609
610 APInt APVal, APUndef;
611 unsigned BitSize;
612 bool HasAnyUndefs;
613
614 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32))
615 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johannesendf8a8312007-08-31 04:03:46 +0000616 return CFP->getValueAPF().isNegZero();
Nate Begeman543d2142009-04-27 18:41:29 +0000617
Evan Chengc5912e32007-07-30 07:51:22 +0000618 return false;
619}
620
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000621/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
622/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
623unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman543d2142009-04-27 18:41:29 +0000624 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
625 assert(isSplatShuffleMask(SVOp, EltSize));
626 return SVOp->getMaskElt(0) / EltSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000627}
628
629/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
630/// by using a vspltis[bhw] instruction of the specified element size, return
631/// the constant being splatted. The ByteSize field indicates the number of
632/// bytes of each element [124] -> [bhw].
Dan Gohman8181bd12008-07-27 21:46:04 +0000633SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
634 SDValue OpVal(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000635
636 // If ByteSize of the splat is bigger than the element size of the
637 // build_vector, then we have a case where we are checking for a splat where
638 // multiple elements of the buildvector are folded together into a single
639 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
640 unsigned EltSize = 16/N->getNumOperands();
641 if (EltSize < ByteSize) {
642 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman8181bd12008-07-27 21:46:04 +0000643 SDValue UniquedVals[4];
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000644 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michel91099d62009-02-17 22:15:04 +0000645
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000646 // See if all of the elements in the buildvector agree across.
647 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
648 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
649 // If the element isn't a constant, bail fully out.
Dan Gohman8181bd12008-07-27 21:46:04 +0000650 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000651
Scott Michel91099d62009-02-17 22:15:04 +0000652
Gabor Greif1c80d112008-08-28 21:40:38 +0000653 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000654 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
655 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman8181bd12008-07-27 21:46:04 +0000656 return SDValue(); // no match.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000657 }
Scott Michel91099d62009-02-17 22:15:04 +0000658
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000659 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
660 // either constant or undef values that are identical for each chunk. See
661 // if these chunks can form into a larger vspltis*.
Scott Michel91099d62009-02-17 22:15:04 +0000662
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000663 // Check to see if all of the leading entries are either 0 or -1. If
664 // neither, then this won't fit into the immediate field.
665 bool LeadingZero = true;
666 bool LeadingOnes = true;
667 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000668 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michel91099d62009-02-17 22:15:04 +0000669
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000670 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
671 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
672 }
673 // Finally, check the least significant entry.
674 if (LeadingZero) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000675 if (UniquedVals[Multiple-1].getNode() == 0)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000676 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000677 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000678 if (Val < 16)
679 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
680 }
681 if (LeadingOnes) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000682 if (UniquedVals[Multiple-1].getNode() == 0)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000683 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman40686732008-09-26 21:54:37 +0000684 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000685 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
686 return DAG.getTargetConstant(Val, MVT::i32);
687 }
Scott Michel91099d62009-02-17 22:15:04 +0000688
Dan Gohman8181bd12008-07-27 21:46:04 +0000689 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000690 }
Scott Michel91099d62009-02-17 22:15:04 +0000691
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000692 // Check to see if this buildvec has a single non-undef value in its elements.
693 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
694 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greif1c80d112008-08-28 21:40:38 +0000695 if (OpVal.getNode() == 0)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000696 OpVal = N->getOperand(i);
697 else if (OpVal != N->getOperand(i))
Dan Gohman8181bd12008-07-27 21:46:04 +0000698 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000699 }
Scott Michel91099d62009-02-17 22:15:04 +0000700
Gabor Greif1c80d112008-08-28 21:40:38 +0000701 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michel91099d62009-02-17 22:15:04 +0000702
Eli Friedmanb0a47802009-05-24 02:03:36 +0000703 unsigned ValSizeInBytes = EltSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000704 uint64_t Value = 0;
705 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000706 Value = CN->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000707 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
708 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesendf8a8312007-08-31 04:03:46 +0000709 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000710 }
711
712 // If the splat value is larger than the element value, then we can never do
713 // this splat. The only case that we could fit the replicated bits into our
714 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman8181bd12008-07-27 21:46:04 +0000715 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +0000716
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000717 // If the element value is larger than the splat value, cut it in half and
718 // check to see if the two halves are equal. Continue doing this until we
719 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
720 while (ValSizeInBytes > ByteSize) {
721 ValSizeInBytes >>= 1;
Scott Michel91099d62009-02-17 22:15:04 +0000722
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000723 // If the top half equals the bottom half, we're still ok.
724 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
725 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman8181bd12008-07-27 21:46:04 +0000726 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000727 }
728
729 // Properly sign extend the value.
730 int ShAmt = (4-ByteSize)*8;
731 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michel91099d62009-02-17 22:15:04 +0000732
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000733 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman8181bd12008-07-27 21:46:04 +0000734 if (MaskVal == 0) return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000735
736 // Finally, if this value fits in a 5 bit sext field, return it
737 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
738 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman8181bd12008-07-27 21:46:04 +0000739 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000740}
741
742//===----------------------------------------------------------------------===//
743// Addressing Mode Selection
744//===----------------------------------------------------------------------===//
745
746/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
747/// or 64-bit immediate, and if the value can be accurately represented as a
748/// sign extension from a 16-bit value. If so, this returns true and the
749/// immediate.
750static bool isIntS16Immediate(SDNode *N, short &Imm) {
751 if (N->getOpcode() != ISD::Constant)
752 return false;
Scott Michel91099d62009-02-17 22:15:04 +0000753
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000754 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000755 if (N->getValueType(0) == MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000756 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000757 else
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000758 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000759}
Dan Gohman8181bd12008-07-27 21:46:04 +0000760static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000761 return isIntS16Immediate(Op.getNode(), Imm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000762}
763
764
765/// SelectAddressRegReg - Given the specified addressed, check to see if it
766/// can be represented as an indexed [r+r] operation. Returns false if it
767/// can be more efficiently represented with [r+imm].
Dan Gohman8181bd12008-07-27 21:46:04 +0000768bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
769 SDValue &Index,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000770 SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000771 short imm = 0;
772 if (N.getOpcode() == ISD::ADD) {
773 if (isIntS16Immediate(N.getOperand(1), imm))
774 return false; // r+i
775 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
776 return false; // r+i
Scott Michel91099d62009-02-17 22:15:04 +0000777
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000778 Base = N.getOperand(0);
779 Index = N.getOperand(1);
780 return true;
781 } else if (N.getOpcode() == ISD::OR) {
782 if (isIntS16Immediate(N.getOperand(1), imm))
783 return false; // r+i can fold it if we can.
Scott Michel91099d62009-02-17 22:15:04 +0000784
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000785 // If this is an or of disjoint bitfields, we can codegen this as an add
786 // (for better address arithmetic) if the LHS and RHS of the OR are provably
787 // disjoint.
Dan Gohman63f4e462008-02-27 01:23:58 +0000788 APInt LHSKnownZero, LHSKnownOne;
789 APInt RHSKnownZero, RHSKnownOne;
790 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanc9cd46f2008-02-27 21:12:32 +0000791 APInt::getAllOnesValue(N.getOperand(0)
792 .getValueSizeInBits()),
Dan Gohman63f4e462008-02-27 01:23:58 +0000793 LHSKnownZero, LHSKnownOne);
Scott Michel91099d62009-02-17 22:15:04 +0000794
Dan Gohman63f4e462008-02-27 01:23:58 +0000795 if (LHSKnownZero.getBoolValue()) {
796 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanc9cd46f2008-02-27 21:12:32 +0000797 APInt::getAllOnesValue(N.getOperand(1)
798 .getValueSizeInBits()),
Dan Gohman63f4e462008-02-27 01:23:58 +0000799 RHSKnownZero, RHSKnownOne);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000800 // If all of the bits are known zero on the LHS or RHS, the add won't
801 // carry.
Dan Gohmanc9cd46f2008-02-27 21:12:32 +0000802 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000803 Base = N.getOperand(0);
804 Index = N.getOperand(1);
805 return true;
806 }
807 }
808 }
Scott Michel91099d62009-02-17 22:15:04 +0000809
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000810 return false;
811}
812
813/// Returns true if the address N can be represented by a base register plus
814/// a signed 16-bit displacement [r+imm], and if it is not better
815/// represented as reg+reg.
Dan Gohman8181bd12008-07-27 21:46:04 +0000816bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000817 SDValue &Base,
818 SelectionDAG &DAG) const {
Dale Johannesen5d398a32009-02-06 19:16:40 +0000819 // FIXME dl should come from parent load or store, not from address
820 DebugLoc dl = N.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000821 // If this can be more profitably realized as r+r, fail.
822 if (SelectAddressRegReg(N, Disp, Base, DAG))
823 return false;
Scott Michel91099d62009-02-17 22:15:04 +0000824
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000825 if (N.getOpcode() == ISD::ADD) {
826 short imm = 0;
827 if (isIntS16Immediate(N.getOperand(1), imm)) {
828 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
829 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
830 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
831 } else {
832 Base = N.getOperand(0);
833 }
834 return true; // [r+i]
835 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
836 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000837 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000838 && "Cannot handle constant offsets yet!");
839 Disp = N.getOperand(1).getOperand(0); // The global address.
840 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
841 Disp.getOpcode() == ISD::TargetConstantPool ||
842 Disp.getOpcode() == ISD::TargetJumpTable);
843 Base = N.getOperand(0);
844 return true; // [&g+r]
845 }
846 } else if (N.getOpcode() == ISD::OR) {
847 short imm = 0;
848 if (isIntS16Immediate(N.getOperand(1), imm)) {
849 // If this is an or of disjoint bitfields, we can codegen this as an add
850 // (for better address arithmetic) if the LHS and RHS of the OR are
851 // provably disjoint.
Dan Gohman63f4e462008-02-27 01:23:58 +0000852 APInt LHSKnownZero, LHSKnownOne;
853 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendlinga77e9f02008-03-24 23:16:37 +0000854 APInt::getAllOnesValue(N.getOperand(0)
855 .getValueSizeInBits()),
Dan Gohman63f4e462008-02-27 01:23:58 +0000856 LHSKnownZero, LHSKnownOne);
Bill Wendlinga77e9f02008-03-24 23:16:37 +0000857
Dan Gohman63f4e462008-02-27 01:23:58 +0000858 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000859 // If all of the bits are known zero on the LHS or RHS, the add won't
860 // carry.
861 Base = N.getOperand(0);
862 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
863 return true;
864 }
865 }
866 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
867 // Loading from a constant address.
Scott Michel91099d62009-02-17 22:15:04 +0000868
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000869 // If this address fits entirely in a 16-bit sext immediate field, codegen
870 // this as "d, 0"
871 short Imm;
872 if (isIntS16Immediate(CN, Imm)) {
873 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
874 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
875 return true;
876 }
877
878 // Handle 32-bit sext immediates with LIS + addr mode.
879 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000880 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
881 int Addr = (int)CN->getZExtValue();
Scott Michel91099d62009-02-17 22:15:04 +0000882
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000883 // Otherwise, break this down into an LIS + disp.
884 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michel91099d62009-02-17 22:15:04 +0000885
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
887 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dale Johannesen5d398a32009-02-06 19:16:40 +0000888 Base = SDValue(DAG.getTargetNode(Opc, dl, CN->getValueType(0), Base), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000889 return true;
890 }
891 }
Scott Michel91099d62009-02-17 22:15:04 +0000892
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000893 Disp = DAG.getTargetConstant(0, getPointerTy());
894 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
895 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
896 else
897 Base = N;
898 return true; // [r+0]
899}
900
901/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
902/// represented as an indexed [r+r] operation.
Dan Gohman8181bd12008-07-27 21:46:04 +0000903bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
904 SDValue &Index,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000905 SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000906 // Check to see if we can easily represent this as an [r+r] address. This
907 // will fail if it thinks that the address is more profitably represented as
908 // reg+imm, e.g. where imm = 0.
909 if (SelectAddressRegReg(N, Base, Index, DAG))
910 return true;
Scott Michel91099d62009-02-17 22:15:04 +0000911
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000912 // If the operand is an addition, always emit this as [r+r], since this is
913 // better (for code size, and execution, as the memop does the add for free)
914 // than emitting an explicit add.
915 if (N.getOpcode() == ISD::ADD) {
916 Base = N.getOperand(0);
917 Index = N.getOperand(1);
918 return true;
919 }
Scott Michel91099d62009-02-17 22:15:04 +0000920
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000921 // Otherwise, do it the hard way, using R0 as the base register.
922 Base = DAG.getRegister(PPC::R0, N.getValueType());
923 Index = N;
924 return true;
925}
926
927/// SelectAddressRegImmShift - Returns true if the address N can be
928/// represented by a base register plus a signed 14-bit displacement
929/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman8181bd12008-07-27 21:46:04 +0000930bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
931 SDValue &Base,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000932 SelectionDAG &DAG) const {
Dale Johannesen5d398a32009-02-06 19:16:40 +0000933 // FIXME dl should come from the parent load or store, not the address
934 DebugLoc dl = N.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000935 // If this can be more profitably realized as r+r, fail.
936 if (SelectAddressRegReg(N, Disp, Base, DAG))
937 return false;
Scott Michel91099d62009-02-17 22:15:04 +0000938
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000939 if (N.getOpcode() == ISD::ADD) {
940 short imm = 0;
941 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
942 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
943 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
944 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
945 } else {
946 Base = N.getOperand(0);
947 }
948 return true; // [r+i]
949 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
950 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000951 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000952 && "Cannot handle constant offsets yet!");
953 Disp = N.getOperand(1).getOperand(0); // The global address.
954 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
955 Disp.getOpcode() == ISD::TargetConstantPool ||
956 Disp.getOpcode() == ISD::TargetJumpTable);
957 Base = N.getOperand(0);
958 return true; // [&g+r]
959 }
960 } else if (N.getOpcode() == ISD::OR) {
961 short imm = 0;
962 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
963 // If this is an or of disjoint bitfields, we can codegen this as an add
964 // (for better address arithmetic) if the LHS and RHS of the OR are
965 // provably disjoint.
Dan Gohman63f4e462008-02-27 01:23:58 +0000966 APInt LHSKnownZero, LHSKnownOne;
967 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendlinga77e9f02008-03-24 23:16:37 +0000968 APInt::getAllOnesValue(N.getOperand(0)
969 .getValueSizeInBits()),
Dan Gohman63f4e462008-02-27 01:23:58 +0000970 LHSKnownZero, LHSKnownOne);
971 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000972 // If all of the bits are known zero on the LHS or RHS, the add won't
973 // carry.
974 Base = N.getOperand(0);
975 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
976 return true;
977 }
978 }
979 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
980 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000981 if ((CN->getZExtValue() & 3) == 0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000982 // If this address fits entirely in a 14-bit sext immediate field, codegen
983 // this as "d, 0"
984 short Imm;
985 if (isIntS16Immediate(CN, Imm)) {
986 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
987 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
988 return true;
989 }
Scott Michel91099d62009-02-17 22:15:04 +0000990
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000991 // Fold the low-part of 32-bit absolute addresses into addr mode.
992 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000993 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
994 int Addr = (int)CN->getZExtValue();
Scott Michel91099d62009-02-17 22:15:04 +0000995
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000996 // Otherwise, break this down into an LIS + disp.
997 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000998 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
999 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dale Johannesen5d398a32009-02-06 19:16:40 +00001000 Base = SDValue(DAG.getTargetNode(Opc, dl, CN->getValueType(0), Base),0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001001 return true;
1002 }
1003 }
1004 }
Scott Michel91099d62009-02-17 22:15:04 +00001005
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001006 Disp = DAG.getTargetConstant(0, getPointerTy());
1007 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1008 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1009 else
1010 Base = N;
1011 return true; // [r+0]
1012}
1013
1014
1015/// getPreIndexedAddressParts - returns true by value, base pointer and
1016/// offset pointer and addressing mode by reference if the node's address
1017/// can be legally represented as pre-indexed load / store address.
Dan Gohman8181bd12008-07-27 21:46:04 +00001018bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1019 SDValue &Offset,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001020 ISD::MemIndexedMode &AM,
Dan Gohmanb9e10262009-01-15 16:29:45 +00001021 SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001022 // Disabled by default for now.
1023 if (!EnablePPCPreinc) return false;
Scott Michel91099d62009-02-17 22:15:04 +00001024
Dan Gohman8181bd12008-07-27 21:46:04 +00001025 SDValue Ptr;
Duncan Sands92c43912008-06-06 12:08:01 +00001026 MVT VT;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001027 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1028 Ptr = LD->getBasePtr();
Dan Gohman9a4c92c2008-01-30 00:15:11 +00001029 VT = LD->getMemoryVT();
Scott Michel91099d62009-02-17 22:15:04 +00001030
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001031 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
1032 ST = ST;
1033 Ptr = ST->getBasePtr();
Dan Gohman9a4c92c2008-01-30 00:15:11 +00001034 VT = ST->getMemoryVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001035 } else
1036 return false;
1037
1038 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands92c43912008-06-06 12:08:01 +00001039 if (VT.isVector())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001040 return false;
Scott Michel91099d62009-02-17 22:15:04 +00001041
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001042 // TODO: Check reg+reg first.
Scott Michel91099d62009-02-17 22:15:04 +00001043
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001044 // LDU/STU use reg+imm*4, others use reg+imm.
1045 if (VT != MVT::i64) {
1046 // reg + imm
1047 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1048 return false;
1049 } else {
1050 // reg + imm * 4.
1051 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1052 return false;
1053 }
1054
1055 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1056 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1057 // sext i32 to i64 when addr mode is r+i.
Dan Gohman9a4c92c2008-01-30 00:15:11 +00001058 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001059 LD->getExtensionType() == ISD::SEXTLOAD &&
1060 isa<ConstantSDNode>(Offset))
1061 return false;
Scott Michel91099d62009-02-17 22:15:04 +00001062 }
1063
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001064 AM = ISD::PRE_INC;
1065 return true;
1066}
1067
1068//===----------------------------------------------------------------------===//
1069// LowerOperation implementation
1070//===----------------------------------------------------------------------===//
1071
Scott Michel91099d62009-02-17 22:15:04 +00001072SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dale Johannesen8be83a72008-03-04 23:17:14 +00001073 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00001074 MVT PtrVT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001075 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
1076 Constant *C = CP->getConstVal();
Dan Gohman8181bd12008-07-27 21:46:04 +00001077 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1078 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesen175fdef2009-02-06 21:50:26 +00001079 // FIXME there isn't really any debug info here
1080 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001081
1082 const TargetMachine &TM = DAG.getTarget();
Scott Michel91099d62009-02-17 22:15:04 +00001083
Dale Johannesen175fdef2009-02-06 21:50:26 +00001084 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, CPI, Zero);
1085 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, CPI, Zero);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001086
1087 // If this is a non-darwin platform, we don't support non-static relo models
1088 // yet.
1089 if (TM.getRelocationModel() == Reloc::Static ||
1090 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1091 // Generate non-pic code that has direct accesses to the constant pool.
1092 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesen175fdef2009-02-06 21:50:26 +00001093 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001094 }
Scott Michel91099d62009-02-17 22:15:04 +00001095
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001096 if (TM.getRelocationModel() == Reloc::PIC_) {
1097 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesen175fdef2009-02-06 21:50:26 +00001098 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel91099d62009-02-17 22:15:04 +00001099 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesen24dd9a52009-02-07 00:55:49 +00001100 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001101 }
Scott Michel91099d62009-02-17 22:15:04 +00001102
Dale Johannesen175fdef2009-02-06 21:50:26 +00001103 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001104 return Lo;
1105}
1106
Dan Gohman8181bd12008-07-27 21:46:04 +00001107SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00001108 MVT PtrVT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001109 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00001110 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1111 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesen175fdef2009-02-06 21:50:26 +00001112 // FIXME there isn't really any debug loc here
1113 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00001114
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001115 const TargetMachine &TM = DAG.getTarget();
1116
Dale Johannesen175fdef2009-02-06 21:50:26 +00001117 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, JTI, Zero);
1118 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, JTI, Zero);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001119
1120 // If this is a non-darwin platform, we don't support non-static relo models
1121 // yet.
1122 if (TM.getRelocationModel() == Reloc::Static ||
1123 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1124 // Generate non-pic code that has direct accesses to the constant pool.
1125 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesen175fdef2009-02-06 21:50:26 +00001126 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001127 }
Scott Michel91099d62009-02-17 22:15:04 +00001128
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001129 if (TM.getRelocationModel() == Reloc::PIC_) {
1130 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesen175fdef2009-02-06 21:50:26 +00001131 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel91099d62009-02-17 22:15:04 +00001132 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesen24dd9a52009-02-07 00:55:49 +00001133 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001134 }
Scott Michel91099d62009-02-17 22:15:04 +00001135
Dale Johannesen175fdef2009-02-06 21:50:26 +00001136 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001137 return Lo;
1138}
1139
Scott Michel91099d62009-02-17 22:15:04 +00001140SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
Dale Johannesen8be83a72008-03-04 23:17:14 +00001141 SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001142 assert(0 && "TLS not implemented for PPC.");
Dan Gohman8181bd12008-07-27 21:46:04 +00001143 return SDValue(); // Not reached
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001144}
1145
Scott Michel91099d62009-02-17 22:15:04 +00001146SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
Evan Chengb6facc42009-01-16 22:57:32 +00001147 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00001148 MVT PtrVT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001149 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1150 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman8181bd12008-07-27 21:46:04 +00001151 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00001152 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesen175fdef2009-02-06 21:50:26 +00001153 // FIXME there isn't really any debug info here
Dale Johannesenea996922009-02-04 20:06:27 +00001154 DebugLoc dl = GSDN->getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00001155
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001156 const TargetMachine &TM = DAG.getTarget();
1157
Dale Johannesenea996922009-02-04 20:06:27 +00001158 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, GA, Zero);
1159 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, GA, Zero);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001160
1161 // If this is a non-darwin platform, we don't support non-static relo models
1162 // yet.
1163 if (TM.getRelocationModel() == Reloc::Static ||
1164 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1165 // Generate non-pic code that has direct accesses to globals.
1166 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesenea996922009-02-04 20:06:27 +00001167 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001168 }
Scott Michel91099d62009-02-17 22:15:04 +00001169
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001170 if (TM.getRelocationModel() == Reloc::PIC_) {
1171 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesenea996922009-02-04 20:06:27 +00001172 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel91099d62009-02-17 22:15:04 +00001173 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesen24dd9a52009-02-07 00:55:49 +00001174 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001175 }
Scott Michel91099d62009-02-17 22:15:04 +00001176
Dale Johannesenea996922009-02-04 20:06:27 +00001177 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Scott Michel91099d62009-02-17 22:15:04 +00001178
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001179 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
1180 return Lo;
Scott Michel91099d62009-02-17 22:15:04 +00001181
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001182 // If the global is weak or external, we have to go through the lazy
1183 // resolution stub.
Dale Johannesenea996922009-02-04 20:06:27 +00001184 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Lo, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001185}
1186
Dan Gohman8181bd12008-07-27 21:46:04 +00001187SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001188 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00001189 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00001190
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001191 // If we're comparing for equality to zero, expose the fact that this is
1192 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1193 // fold the new nodes.
1194 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1195 if (C->isNullValue() && CC == ISD::SETEQ) {
Duncan Sands92c43912008-06-06 12:08:01 +00001196 MVT VT = Op.getOperand(0).getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00001197 SDValue Zext = Op.getOperand(0);
Duncan Sandsec142ee2008-06-08 20:54:56 +00001198 if (VT.bitsLT(MVT::i32)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001199 VT = MVT::i32;
Dale Johannesen85fc0932009-02-04 01:48:28 +00001200 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michel91099d62009-02-17 22:15:04 +00001201 }
Duncan Sands92c43912008-06-06 12:08:01 +00001202 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesen85fc0932009-02-04 01:48:28 +00001203 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1204 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Duncan Sandsbf54b432008-10-30 19:28:32 +00001205 DAG.getConstant(Log2b, MVT::i32));
Dale Johannesen85fc0932009-02-04 01:48:28 +00001206 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001207 }
Scott Michel91099d62009-02-17 22:15:04 +00001208 // Leave comparisons against 0 and -1 alone for now, since they're usually
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001209 // optimized. FIXME: revisit this when we can custom lower all setcc
1210 // optimizations.
1211 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman8181bd12008-07-27 21:46:04 +00001212 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001213 }
Scott Michel91099d62009-02-17 22:15:04 +00001214
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001215 // If we have an integer seteq/setne, turn it into a compare against zero
1216 // by xor'ing the rhs with the lhs, which is faster than setting a
1217 // condition register, reading it back out, and masking the correct bit. The
1218 // normal approach here uses sub to do this instead of xor. Using xor exposes
1219 // the result to other bit-twiddling opportunities.
Duncan Sands92c43912008-06-06 12:08:01 +00001220 MVT LHSVT = Op.getOperand(0).getValueType();
1221 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1222 MVT VT = Op.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00001223 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001224 Op.getOperand(1));
Dale Johannesen85fc0932009-02-04 01:48:28 +00001225 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001226 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001227 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001228}
1229
Dan Gohman8181bd12008-07-27 21:46:04 +00001230SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001231 int VarArgsFrameIndex,
1232 int VarArgsStackOffset,
1233 unsigned VarArgsNumGPR,
1234 unsigned VarArgsNumFPR,
1235 const PPCSubtarget &Subtarget) {
Scott Michel91099d62009-02-17 22:15:04 +00001236
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001237 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
Dan Gohman8181bd12008-07-27 21:46:04 +00001238 return SDValue(); // Not reached
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001239}
1240
Bill Wendling2c394b62008-09-17 00:30:57 +00001241SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
1242 SDValue Chain = Op.getOperand(0);
1243 SDValue Trmp = Op.getOperand(1); // trampoline
1244 SDValue FPtr = Op.getOperand(2); // nested function
1245 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00001246 DebugLoc dl = Op.getDebugLoc();
Bill Wendling2c394b62008-09-17 00:30:57 +00001247
1248 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1249 bool isPPC64 = (PtrVT == MVT::i64);
1250 const Type *IntPtrTy =
1251 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType();
1252
Scott Michel91099d62009-02-17 22:15:04 +00001253 TargetLowering::ArgListTy Args;
Bill Wendling2c394b62008-09-17 00:30:57 +00001254 TargetLowering::ArgListEntry Entry;
1255
1256 Entry.Ty = IntPtrTy;
1257 Entry.Node = Trmp; Args.push_back(Entry);
1258
1259 // TrampSize == (isPPC64 ? 48 : 40);
1260 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
1261 isPPC64 ? MVT::i64 : MVT::i32);
1262 Args.push_back(Entry);
1263
1264 Entry.Node = FPtr; Args.push_back(Entry);
1265 Entry.Node = Nest; Args.push_back(Entry);
Scott Michel91099d62009-02-17 22:15:04 +00001266
Bill Wendling2c394b62008-09-17 00:30:57 +00001267 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1268 std::pair<SDValue, SDValue> CallResult =
1269 LowerCallTo(Chain, Op.getValueType().getTypeForMVT(), false, false,
Tilmann Scheller71c69732009-07-03 06:44:53 +00001270 false, false, 0, CallingConv::C, false,
Bill Wendling2c394b62008-09-17 00:30:57 +00001271 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Dale Johannesenca6237b2009-01-30 23:10:59 +00001272 Args, DAG, dl);
Bill Wendling2c394b62008-09-17 00:30:57 +00001273
1274 SDValue Ops[] =
1275 { CallResult.first, CallResult.second };
1276
Dale Johannesen2bfdee32009-02-05 00:20:09 +00001277 return DAG.getMergeValues(Ops, 2, dl);
Bill Wendling2c394b62008-09-17 00:30:57 +00001278}
1279
Dan Gohman8181bd12008-07-27 21:46:04 +00001280SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bill Wendling2c394b62008-09-17 00:30:57 +00001281 int VarArgsFrameIndex,
1282 int VarArgsStackOffset,
1283 unsigned VarArgsNumGPR,
1284 unsigned VarArgsNumFPR,
1285 const PPCSubtarget &Subtarget) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00001286 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001287
1288 if (Subtarget.isMachoABI()) {
1289 // vastart just stores the address of the VarArgsFrameIndex slot into the
1290 // memory location argument.
Duncan Sands92c43912008-06-06 12:08:01 +00001291 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman8181bd12008-07-27 21:46:04 +00001292 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman12a9c082008-02-06 22:27:42 +00001293 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesenea996922009-02-04 20:06:27 +00001294 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001295 }
1296
1297 // For ELF 32 ABI we follow the layout of the va_list struct.
1298 // We suppose the given va_list is already allocated.
1299 //
1300 // typedef struct {
1301 // char gpr; /* index into the array of 8 GPRs
1302 // * stored in the register save area
1303 // * gpr=0 corresponds to r3,
1304 // * gpr=1 to r4, etc.
1305 // */
1306 // char fpr; /* index into the array of 8 FPRs
1307 // * stored in the register save area
1308 // * fpr=0 corresponds to f1,
1309 // * fpr=1 to f2, etc.
1310 // */
1311 // char *overflow_arg_area;
1312 // /* location on stack that holds
1313 // * the next overflow argument
1314 // */
1315 // char *reg_save_area;
1316 // /* where r3:r10 and f1:f8 (if saved)
1317 // * are stored
1318 // */
1319 // } va_list[1];
1320
1321
Dan Gohman8181bd12008-07-27 21:46:04 +00001322 SDValue ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1323 SDValue ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
Scott Michel91099d62009-02-17 22:15:04 +00001324
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001325
Duncan Sands92c43912008-06-06 12:08:01 +00001326 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel91099d62009-02-17 22:15:04 +00001327
Dan Gohman8181bd12008-07-27 21:46:04 +00001328 SDValue StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
1329 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Scott Michel91099d62009-02-17 22:15:04 +00001330
Duncan Sands92c43912008-06-06 12:08:01 +00001331 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman8181bd12008-07-27 21:46:04 +00001332 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman12a9c082008-02-06 22:27:42 +00001333
Duncan Sands92c43912008-06-06 12:08:01 +00001334 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman8181bd12008-07-27 21:46:04 +00001335 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman12a9c082008-02-06 22:27:42 +00001336
1337 uint64_t FPROffset = 1;
Dan Gohman8181bd12008-07-27 21:46:04 +00001338 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michel91099d62009-02-17 22:15:04 +00001339
Dan Gohman12a9c082008-02-06 22:27:42 +00001340 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michel91099d62009-02-17 22:15:04 +00001341
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001342 // Store first byte : number of int regs
Dale Johannesenea996922009-02-04 20:06:27 +00001343 SDValue firstStore = DAG.getStore(Op.getOperand(0), dl, ArgGPR,
Dan Gohman12a9c082008-02-06 22:27:42 +00001344 Op.getOperand(1), SV, 0);
1345 uint64_t nextOffset = FPROffset;
Dale Johannesenea996922009-02-04 20:06:27 +00001346 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001347 ConstFPROffset);
Scott Michel91099d62009-02-17 22:15:04 +00001348
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001349 // Store second byte : number of float regs
Dan Gohman8181bd12008-07-27 21:46:04 +00001350 SDValue secondStore =
Dale Johannesenea996922009-02-04 20:06:27 +00001351 DAG.getStore(firstStore, dl, ArgFPR, nextPtr, SV, nextOffset);
Dan Gohman12a9c082008-02-06 22:27:42 +00001352 nextOffset += StackOffset;
Dale Johannesenea996922009-02-04 20:06:27 +00001353 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michel91099d62009-02-17 22:15:04 +00001354
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001355 // Store second word : arguments given on stack
Dan Gohman8181bd12008-07-27 21:46:04 +00001356 SDValue thirdStore =
Dale Johannesenea996922009-02-04 20:06:27 +00001357 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr, SV, nextOffset);
Dan Gohman12a9c082008-02-06 22:27:42 +00001358 nextOffset += FrameOffset;
Dale Johannesenea996922009-02-04 20:06:27 +00001359 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001360
1361 // Store third word : arguments given in registers
Dale Johannesenea996922009-02-04 20:06:27 +00001362 return DAG.getStore(thirdStore, dl, FR, nextPtr, SV, nextOffset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001363
1364}
1365
1366#include "PPCGenCallingConv.inc"
1367
1368/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1369/// depending on which subtarget is selected.
1370static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1371 if (Subtarget.isMachoABI()) {
1372 static const unsigned FPR[] = {
1373 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1374 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1375 };
1376 return FPR;
1377 }
Scott Michel91099d62009-02-17 22:15:04 +00001378
1379
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001380 static const unsigned FPR[] = {
1381 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1382 PPC::F8
1383 };
1384 return FPR;
1385}
1386
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001387/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1388/// the stack.
Dan Gohman705e3f72008-09-13 01:54:27 +00001389static unsigned CalculateStackSlotSize(SDValue Arg, ISD::ArgFlagsTy Flags,
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001390 unsigned PtrByteSize) {
Duncan Sands92c43912008-06-06 12:08:01 +00001391 MVT ArgVT = Arg.getValueType();
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001392 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001393 if (Flags.isByVal())
1394 ArgSize = Flags.getByValSize();
1395 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1396
1397 return ArgSize;
1398}
1399
Dan Gohman8181bd12008-07-27 21:46:04 +00001400SDValue
Scott Michel91099d62009-02-17 22:15:04 +00001401PPCTargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op,
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001402 SelectionDAG &DAG,
1403 int &VarArgsFrameIndex,
1404 int &VarArgsStackOffset,
1405 unsigned &VarArgsNumGPR,
1406 unsigned &VarArgsNumFPR,
1407 const PPCSubtarget &Subtarget) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001408 // TODO: add description of PPC stack frame format, or at least some docs.
1409 //
1410 MachineFunction &MF = DAG.getMachineFunction();
1411 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman8181bd12008-07-27 21:46:04 +00001412 SmallVector<SDValue, 8> ArgValues;
1413 SDValue Root = Op.getOperand(0);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001414 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00001415 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00001416
Duncan Sands92c43912008-06-06 12:08:01 +00001417 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001418 bool isPPC64 = PtrVT == MVT::i64;
1419 bool isMachoABI = Subtarget.isMachoABI();
1420 bool isELF32_ABI = Subtarget.isELF32_ABI();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001421 // Potential tail calls could cause overwriting of argument stack slots.
1422 unsigned CC = MF.getFunction()->getCallingConv();
1423 bool isImmutable = !(PerformTailCallOpt && (CC==CallingConv::Fast));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001424 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1425
1426 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001427 // Area that is at least reserved in caller of this function.
1428 unsigned MinReservedArea = ArgOffset;
1429
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001430 static const unsigned GPR_32[] = { // 32-bit registers.
1431 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1432 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1433 };
1434 static const unsigned GPR_64[] = { // 64-bit registers.
1435 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1436 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1437 };
Scott Michel91099d62009-02-17 22:15:04 +00001438
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001439 static const unsigned *FPR = GetFPR(Subtarget);
Scott Michel91099d62009-02-17 22:15:04 +00001440
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001441 static const unsigned VR[] = {
1442 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1443 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1444 };
1445
Owen Anderson1636de92007-09-07 04:06:50 +00001446 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001447 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson1636de92007-09-07 04:06:50 +00001448 const unsigned Num_VR_Regs = array_lengthof( VR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001449
1450 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michel91099d62009-02-17 22:15:04 +00001451
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001452 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michel91099d62009-02-17 22:15:04 +00001453
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001454 // In 32-bit non-varargs functions, the stack space for vectors is after the
1455 // stack space for non-vectors. We do not use this space unless we have
1456 // too many vectors to fit in registers, something that only occurs in
Scott Michel91099d62009-02-17 22:15:04 +00001457 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001458 // that out...for the pathological case, compute VecArgOffset as the
1459 // start of the vector parameter area. Computing VecArgOffset is the
1460 // entire point of the following loop.
1461 // Altivec is not mentioned in the ppc32 Elf Supplement, so I'm not trying
1462 // to handle Elf here.
1463 unsigned VecArgOffset = ArgOffset;
1464 if (!isVarArg && !isPPC64) {
Scott Michel91099d62009-02-17 22:15:04 +00001465 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues()-1; ArgNo != e;
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001466 ++ArgNo) {
Duncan Sands92c43912008-06-06 12:08:01 +00001467 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1468 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001469 ISD::ArgFlagsTy Flags =
1470 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001471
Duncan Sandsc93fae32008-03-21 09:14:45 +00001472 if (Flags.isByVal()) {
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001473 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001474 ObjSize = Flags.getByValSize();
Scott Michel91099d62009-02-17 22:15:04 +00001475 unsigned ArgSize =
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001476 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1477 VecArgOffset += ArgSize;
1478 continue;
1479 }
1480
Duncan Sands92c43912008-06-06 12:08:01 +00001481 switch(ObjectVT.getSimpleVT()) {
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001482 default: assert(0 && "Unhandled argument type!");
1483 case MVT::i32:
1484 case MVT::f32:
1485 VecArgOffset += isPPC64 ? 8 : 4;
1486 break;
1487 case MVT::i64: // PPC64
1488 case MVT::f64:
1489 VecArgOffset += 8;
1490 break;
1491 case MVT::v4f32:
1492 case MVT::v4i32:
1493 case MVT::v8i16:
1494 case MVT::v16i8:
1495 // Nothing to do, we're only looking at Nonvector args here.
1496 break;
1497 }
1498 }
1499 }
1500 // We've found where the vector parameter area in memory is. Skip the
1501 // first 12 parameters; these don't use that memory.
1502 VecArgOffset = ((VecArgOffset+15)/16)*16;
1503 VecArgOffset += 12*16;
1504
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001505 // Add DAG nodes to load the arguments or copy them out of registers. On
1506 // entry to a function on PPC, the arguments start after the linkage area,
1507 // although the first ones are often in registers.
Scott Michel91099d62009-02-17 22:15:04 +00001508 //
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001509 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
1510 // represented with two words (long long or double) must be copied to an
Nicolas Geoffray46253dd2008-04-13 13:40:22 +00001511 // even GPR_idx value or to an even ArgOffset value.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001512
Dan Gohman8181bd12008-07-27 21:46:04 +00001513 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001514 unsigned nAltivecParamsAtEnd = 0;
Gabor Greife9f7f582008-08-31 15:37:04 +00001515 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues() - 1;
1516 ArgNo != e; ++ArgNo) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001517 SDValue ArgVal;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001518 bool needsLoad = false;
Duncan Sands92c43912008-06-06 12:08:01 +00001519 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1520 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001521 unsigned ArgSize = ObjSize;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001522 ISD::ArgFlagsTy Flags =
1523 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001524 // See if next argument requires stack alignment in ELF
Scott Michel91099d62009-02-17 22:15:04 +00001525 bool Align = Flags.isSplit();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001526
1527 unsigned CurArgOffset = ArgOffset;
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001528
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001529 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
1530 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1531 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
1532 if (isVarArg || isPPC64) {
1533 MinReservedArea = ((MinReservedArea+15)/16)*16;
1534 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
Dan Gohman705e3f72008-09-13 01:54:27 +00001535 Flags,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001536 PtrByteSize);
1537 } else nAltivecParamsAtEnd++;
1538 } else
1539 // Calculate min reserved area.
1540 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
Dan Gohman705e3f72008-09-13 01:54:27 +00001541 Flags,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001542 PtrByteSize);
1543
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001544 // FIXME alignment for ELF may not be right
1545 // FIXME the codegen can be much improved in some cases.
1546 // We do not have to keep everything in memory.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001547 if (Flags.isByVal()) {
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001548 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001549 ObjSize = Flags.getByValSize();
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001550 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen05b4dbc2008-03-08 01:41:42 +00001551 // Double word align in ELF
Nicolas Geoffray46253dd2008-04-13 13:40:22 +00001552 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Dale Johannesen05b4dbc2008-03-08 01:41:42 +00001553 // Objects of size 1 and 2 are right justified, everything else is
1554 // left justified. This means the memory address is adjusted forwards.
1555 if (ObjSize==1 || ObjSize==2) {
1556 CurArgOffset = CurArgOffset + (4 - ObjSize);
1557 }
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001558 // The value of the object is its address.
1559 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
Dan Gohman8181bd12008-07-27 21:46:04 +00001560 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001561 ArgValues.push_back(FIN);
Dale Johannesen05b4dbc2008-03-08 01:41:42 +00001562 if (ObjSize==1 || ObjSize==2) {
1563 if (GPR_idx != Num_GPR_Regs) {
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001564 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001565 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
Scott Michel91099d62009-02-17 22:15:04 +00001566 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Dale Johannesen05b4dbc2008-03-08 01:41:42 +00001567 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
1568 MemOps.push_back(Store);
1569 ++GPR_idx;
1570 if (isMachoABI) ArgOffset += PtrByteSize;
1571 } else {
1572 ArgOffset += PtrByteSize;
1573 }
1574 continue;
1575 }
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001576 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1577 // Store whatever pieces of the object are in registers
1578 // to memory. ArgVal will be address of the beginning of
1579 // the object.
1580 if (GPR_idx != Num_GPR_Regs) {
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001581 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001582 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset);
Dan Gohman8181bd12008-07-27 21:46:04 +00001583 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001584 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
1585 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001586 MemOps.push_back(Store);
1587 ++GPR_idx;
1588 if (isMachoABI) ArgOffset += PtrByteSize;
1589 } else {
1590 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1591 break;
1592 }
1593 }
1594 continue;
1595 }
1596
Duncan Sands92c43912008-06-06 12:08:01 +00001597 switch (ObjectVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001598 default: assert(0 && "Unhandled argument type!");
1599 case MVT::i32:
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001600 if (!isPPC64) {
1601 // Double word align in ELF
Nicolas Geoffray46253dd2008-04-13 13:40:22 +00001602 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001603
1604 if (GPR_idx != Num_GPR_Regs) {
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001605 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001606 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, MVT::i32);
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001607 ++GPR_idx;
1608 } else {
1609 needsLoad = true;
1610 ArgSize = PtrByteSize;
1611 }
1612 // Stack align in ELF
Scott Michel91099d62009-02-17 22:15:04 +00001613 if (needsLoad && Align && isELF32_ABI)
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001614 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1615 // All int arguments reserve stack space in Macho ABI.
1616 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
1617 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001618 }
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001619 // FALLTHROUGH
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001620 case MVT::i64: // PPC64
1621 if (GPR_idx != Num_GPR_Regs) {
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001622 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001623 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001624
1625 if (ObjectVT == MVT::i32) {
1626 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1627 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001628 if (Flags.isSExt())
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001629 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001630 DAG.getValueType(ObjectVT));
Duncan Sandsc93fae32008-03-21 09:14:45 +00001631 else if (Flags.isZExt())
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001632 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001633 DAG.getValueType(ObjectVT));
1634
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001635 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001636 }
1637
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001638 ++GPR_idx;
1639 } else {
1640 needsLoad = true;
Evan Cheng42ede2f2008-07-24 08:17:07 +00001641 ArgSize = PtrByteSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001642 }
1643 // All int arguments reserve stack space in Macho ABI.
1644 if (isMachoABI || needsLoad) ArgOffset += 8;
1645 break;
Scott Michel91099d62009-02-17 22:15:04 +00001646
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001647 case MVT::f32:
1648 case MVT::f64:
1649 // Every 4 bytes of argument space consumes one of the GPRs available for
1650 // argument passing.
1651 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
1652 ++GPR_idx;
1653 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
1654 ++GPR_idx;
1655 }
1656 if (FPR_idx != Num_FPR_Regs) {
1657 unsigned VReg;
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001658
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001659 if (ObjectVT == MVT::f32)
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001660 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001661 else
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001662 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
1663
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001664 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, ObjectVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001665 ++FPR_idx;
1666 } else {
1667 needsLoad = true;
1668 }
Scott Michel91099d62009-02-17 22:15:04 +00001669
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001670 // Stack align in ELF
Nicolas Geoffray46253dd2008-04-13 13:40:22 +00001671 if (needsLoad && Align && isELF32_ABI)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001672 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1673 // All FP arguments reserve stack space in Macho ABI.
1674 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
1675 break;
1676 case MVT::v4f32:
1677 case MVT::v4i32:
1678 case MVT::v8i16:
1679 case MVT::v16i8:
Dale Johannesen946b9cc2008-03-12 00:22:17 +00001680 // Note that vector arguments in registers don't reserve stack space,
1681 // except in varargs functions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001682 if (VR_idx != Num_VR_Regs) {
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001683 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001684 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, ObjectVT);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00001685 if (isVarArg) {
1686 while ((ArgOffset % 16) != 0) {
1687 ArgOffset += PtrByteSize;
1688 if (GPR_idx != Num_GPR_Regs)
1689 GPR_idx++;
1690 }
1691 ArgOffset += 16;
1692 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs);
1693 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001694 ++VR_idx;
1695 } else {
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001696 if (!isVarArg && !isPPC64) {
1697 // Vectors go after all the nonvectors.
1698 CurArgOffset = VecArgOffset;
1699 VecArgOffset += 16;
1700 } else {
1701 // Vectors are aligned.
1702 ArgOffset = ((ArgOffset+15)/16)*16;
1703 CurArgOffset = ArgOffset;
1704 ArgOffset += 16;
Dale Johannesen896870b2008-03-12 00:49:20 +00001705 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001706 needsLoad = true;
1707 }
1708 break;
1709 }
Scott Michel91099d62009-02-17 22:15:04 +00001710
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001711 // We need to load the argument to a virtual register if we determined above
Chris Lattner60069452008-02-13 07:35:30 +00001712 // that we ran out of physical registers of the appropriate type.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001713 if (needsLoad) {
Chris Lattner60069452008-02-13 07:35:30 +00001714 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001715 CurArgOffset + (ArgSize - ObjSize),
1716 isImmutable);
Dan Gohman8181bd12008-07-27 21:46:04 +00001717 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001718 ArgVal = DAG.getLoad(ObjectVT, dl, Root, FIN, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001719 }
Scott Michel91099d62009-02-17 22:15:04 +00001720
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001721 ArgValues.push_back(ArgVal);
1722 }
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001723
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001724 // Set the size that is at least reserved in caller of this function. Tail
1725 // call optimized function's reserved stack space needs to be aligned so that
1726 // taking the difference between two stack areas will result in an aligned
1727 // stack.
1728 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1729 // Add the Altivec parameters at the end, if needed.
1730 if (nAltivecParamsAtEnd) {
1731 MinReservedArea = ((MinReservedArea+15)/16)*16;
1732 MinReservedArea += 16*nAltivecParamsAtEnd;
1733 }
1734 MinReservedArea =
1735 std::max(MinReservedArea,
1736 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1737 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1738 getStackAlignment();
1739 unsigned AlignMask = TargetAlign-1;
1740 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1741 FI->setMinReservedArea(MinReservedArea);
1742
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001743 // If the function takes variable number of arguments, make a frame index for
1744 // the start of the first vararg value... for expansion of llvm.va_start.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001745 if (isVarArg) {
Scott Michel91099d62009-02-17 22:15:04 +00001746
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001747 int depth;
1748 if (isELF32_ABI) {
1749 VarArgsNumGPR = GPR_idx;
1750 VarArgsNumFPR = FPR_idx;
Scott Michel91099d62009-02-17 22:15:04 +00001751
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001752 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1753 // pointer.
Duncan Sands92c43912008-06-06 12:08:01 +00001754 depth = -(Num_GPR_Regs * PtrVT.getSizeInBits()/8 +
1755 Num_FPR_Regs * MVT(MVT::f64).getSizeInBits()/8 +
1756 PtrVT.getSizeInBits()/8);
Scott Michel91099d62009-02-17 22:15:04 +00001757
Duncan Sands92c43912008-06-06 12:08:01 +00001758 VarArgsStackOffset = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001759 ArgOffset);
1760
1761 }
1762 else
1763 depth = ArgOffset;
Scott Michel91099d62009-02-17 22:15:04 +00001764
Duncan Sands92c43912008-06-06 12:08:01 +00001765 VarArgsFrameIndex = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001766 depth);
Dan Gohman8181bd12008-07-27 21:46:04 +00001767 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Scott Michel91099d62009-02-17 22:15:04 +00001768
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001769 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1770 // stored to the VarArgsFrameIndex on the stack.
1771 if (isELF32_ABI) {
1772 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001773 SDValue Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001774 SDValue Store = DAG.getStore(Root, dl, Val, FIN, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001775 MemOps.push_back(Store);
1776 // Increment the address by four for the next argument to store
Dan Gohman8181bd12008-07-27 21:46:04 +00001777 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001778 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001779 }
1780 }
1781
1782 // If this function is vararg, store any remaining integer argument regs
1783 // to their spots on the stack so that they may be loaded by deferencing the
1784 // result of va_next.
1785 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
1786 unsigned VReg;
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001787
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001788 if (isPPC64)
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001789 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001790 else
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001791 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001792
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001793 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
1794 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001795 MemOps.push_back(Store);
1796 // Increment the address by four for the next argument to store
Dan Gohman8181bd12008-07-27 21:46:04 +00001797 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001798 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001799 }
1800
1801 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1802 // on the stack.
1803 if (isELF32_ABI) {
1804 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001805 SDValue Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001806 SDValue Store = DAG.getStore(Root, dl, Val, FIN, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001807 MemOps.push_back(Store);
1808 // Increment the address by eight for the next argument to store
Dan Gohman8181bd12008-07-27 21:46:04 +00001809 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001810 PtrVT);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001811 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001812 }
1813
1814 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001815 unsigned VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001816
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001817 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::f64);
1818 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001819 MemOps.push_back(Store);
1820 // Increment the address by eight for the next argument to store
Dan Gohman8181bd12008-07-27 21:46:04 +00001821 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001822 PtrVT);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001823 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001824 }
1825 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001826 }
Scott Michel91099d62009-02-17 22:15:04 +00001827
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001828 if (!MemOps.empty())
Scott Michel91099d62009-02-17 22:15:04 +00001829 Root = DAG.getNode(ISD::TokenFactor, dl,
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001830 MVT::Other, &MemOps[0], MemOps.size());
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001831
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001832 ArgValues.push_back(Root);
Scott Michel91099d62009-02-17 22:15:04 +00001833
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001834 // Return the new list of results.
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001835 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sands42d7bb82008-12-01 11:41:29 +00001836 &ArgValues[0], ArgValues.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001837}
1838
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001839/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
1840/// linkage area.
1841static unsigned
1842CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
1843 bool isPPC64,
1844 bool isMachoABI,
1845 bool isVarArg,
1846 unsigned CC,
Dan Gohman705e3f72008-09-13 01:54:27 +00001847 CallSDNode *TheCall,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001848 unsigned &nAltivecParamsAtEnd) {
1849 // Count how many bytes are to be pushed on the stack, including the linkage
1850 // area, and parameter passing area. We start with 24/48 bytes, which is
1851 // prereserved space for [SP][CR][LR][3 x unused].
1852 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Dan Gohman705e3f72008-09-13 01:54:27 +00001853 unsigned NumOps = TheCall->getNumArgs();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001854 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1855
1856 // Add up all the space actually used.
1857 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
1858 // they all go in registers, but we must reserve stack space for them for
1859 // possible use by the caller. In varargs or 64-bit calls, parameters are
1860 // assigned stack space in order, with padding so Altivec parameters are
1861 // 16-byte aligned.
1862 nAltivecParamsAtEnd = 0;
1863 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman705e3f72008-09-13 01:54:27 +00001864 SDValue Arg = TheCall->getArg(i);
1865 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Duncan Sands92c43912008-06-06 12:08:01 +00001866 MVT ArgVT = Arg.getValueType();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001867 // Varargs Altivec parameters are padded to a 16 byte boundary.
1868 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
1869 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
1870 if (!isVarArg && !isPPC64) {
1871 // Non-varargs Altivec parameters go after all the non-Altivec
1872 // parameters; handle those later so we know how much padding we need.
1873 nAltivecParamsAtEnd++;
1874 continue;
1875 }
1876 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
1877 NumBytes = ((NumBytes+15)/16)*16;
1878 }
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001879 NumBytes += CalculateStackSlotSize(Arg, Flags, PtrByteSize);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001880 }
1881
1882 // Allow for Altivec parameters at the end, if needed.
1883 if (nAltivecParamsAtEnd) {
1884 NumBytes = ((NumBytes+15)/16)*16;
1885 NumBytes += 16*nAltivecParamsAtEnd;
1886 }
1887
1888 // The prolog code of the callee may store up to 8 GPR argument registers to
1889 // the stack, allowing va_start to index over them in memory if its varargs.
1890 // Because we cannot tell if this is needed on the caller side, we have to
1891 // conservatively assume that it is needed. As such, make sure we have at
1892 // least enough stack space for the caller to store the 8 GPRs.
1893 NumBytes = std::max(NumBytes,
1894 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1895
1896 // Tail call needs the stack to be aligned.
1897 if (CC==CallingConv::Fast && PerformTailCallOpt) {
1898 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1899 getStackAlignment();
1900 unsigned AlignMask = TargetAlign-1;
1901 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
1902 }
1903
1904 return NumBytes;
1905}
1906
1907/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
1908/// adjusted to accomodate the arguments for the tailcall.
1909static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool IsTailCall,
1910 unsigned ParamSize) {
1911
1912 if (!IsTailCall) return 0;
1913
1914 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
1915 unsigned CallerMinReservedArea = FI->getMinReservedArea();
1916 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
1917 // Remember only if the new adjustement is bigger.
1918 if (SPDiff < FI->getTailCallSPDelta())
1919 FI->setTailCallSPDelta(SPDiff);
1920
1921 return SPDiff;
1922}
1923
1924/// IsEligibleForTailCallElimination - Check to see whether the next instruction
1925/// following the call is a return. A function is eligible if caller/callee
1926/// calling conventions match, currently only fastcc supports tail calls, and
1927/// the function CALL is immediatly followed by a RET.
1928bool
Dan Gohman705e3f72008-09-13 01:54:27 +00001929PPCTargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman8181bd12008-07-27 21:46:04 +00001930 SDValue Ret,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001931 SelectionDAG& DAG) const {
1932 // Variable argument functions are not supported.
Dan Gohman705e3f72008-09-13 01:54:27 +00001933 if (!PerformTailCallOpt || TheCall->isVarArg())
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001934 return false;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001935
Dan Gohman705e3f72008-09-13 01:54:27 +00001936 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001937 MachineFunction &MF = DAG.getMachineFunction();
1938 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman705e3f72008-09-13 01:54:27 +00001939 unsigned CalleeCC = TheCall->getCallingConv();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001940 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
1941 // Functions containing by val parameters are not supported.
Dan Gohman705e3f72008-09-13 01:54:27 +00001942 for (unsigned i = 0; i != TheCall->getNumArgs(); i++) {
1943 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001944 if (Flags.isByVal()) return false;
1945 }
1946
Dan Gohman705e3f72008-09-13 01:54:27 +00001947 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001948 // Non PIC/GOT tail calls are supported.
1949 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
1950 return true;
1951
1952 // At the moment we can only do local tail calls (in same module, hidden
1953 // or protected) if we are generating PIC.
1954 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1955 return G->getGlobal()->hasHiddenVisibility()
1956 || G->getGlobal()->hasProtectedVisibility();
1957 }
1958 }
1959
1960 return false;
1961}
1962
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001963/// isCallCompatibleAddress - Return the immediate to use if the specified
1964/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman8181bd12008-07-27 21:46:04 +00001965static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001966 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1967 if (!C) return 0;
Scott Michel91099d62009-02-17 22:15:04 +00001968
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001969 int Addr = C->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001970 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1971 (Addr << 6 >> 6) != Addr)
1972 return 0; // Top 6 bits have to be sext of immediate.
Scott Michel91099d62009-02-17 22:15:04 +00001973
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001974 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greif1c80d112008-08-28 21:40:38 +00001975 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001976}
1977
Dan Gohman089efff2008-05-13 00:00:25 +00001978namespace {
1979
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001980struct TailCallArgumentInfo {
Dan Gohman8181bd12008-07-27 21:46:04 +00001981 SDValue Arg;
1982 SDValue FrameIdxOp;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001983 int FrameIdx;
1984
1985 TailCallArgumentInfo() : FrameIdx(0) {}
1986};
1987
Dan Gohman089efff2008-05-13 00:00:25 +00001988}
1989
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001990/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
1991static void
1992StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00001993 SDValue Chain,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001994 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesenea996922009-02-04 20:06:27 +00001995 SmallVector<SDValue, 8> &MemOpChains,
1996 DebugLoc dl) {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001997 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001998 SDValue Arg = TailCallArgs[i].Arg;
1999 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002000 int FI = TailCallArgs[i].FrameIdx;
2001 // Store relative to framepointer.
Dale Johannesenea996922009-02-04 20:06:27 +00002002 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00002003 PseudoSourceValue::getFixedStack(FI),
2004 0));
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002005 }
2006}
2007
2008/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2009/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman8181bd12008-07-27 21:46:04 +00002010static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002011 MachineFunction &MF,
Dan Gohman8181bd12008-07-27 21:46:04 +00002012 SDValue Chain,
2013 SDValue OldRetAddr,
2014 SDValue OldFP,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002015 int SPDiff,
2016 bool isPPC64,
Dale Johannesenea996922009-02-04 20:06:27 +00002017 bool isMachoABI,
2018 DebugLoc dl) {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002019 if (SPDiff) {
2020 // Calculate the new stack slot for the return address.
2021 int SlotSize = isPPC64 ? 8 : 4;
2022 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
2023 isMachoABI);
2024 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
2025 NewRetAddrLoc);
2026 int NewFPLoc = SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
2027 isMachoABI);
2028 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc);
2029
Duncan Sands92c43912008-06-06 12:08:01 +00002030 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman8181bd12008-07-27 21:46:04 +00002031 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesenea996922009-02-04 20:06:27 +00002032 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00002033 PseudoSourceValue::getFixedStack(NewRetAddr), 0);
Dan Gohman8181bd12008-07-27 21:46:04 +00002034 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
Dale Johannesenea996922009-02-04 20:06:27 +00002035 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00002036 PseudoSourceValue::getFixedStack(NewFPIdx), 0);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002037 }
2038 return Chain;
2039}
2040
2041/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2042/// the position of the argument.
2043static void
2044CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman8181bd12008-07-27 21:46:04 +00002045 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002046 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2047 int Offset = ArgOffset + SPDiff;
Duncan Sands92c43912008-06-06 12:08:01 +00002048 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002049 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Duncan Sands92c43912008-06-06 12:08:01 +00002050 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman8181bd12008-07-27 21:46:04 +00002051 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002052 TailCallArgumentInfo Info;
2053 Info.Arg = Arg;
2054 Info.FrameIdxOp = FIN;
2055 Info.FrameIdx = FI;
2056 TailCallArguments.push_back(Info);
2057}
2058
2059/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2060/// stack slot. Returns the chain as result and the loaded frame pointers in
2061/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman8181bd12008-07-27 21:46:04 +00002062SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesenea996922009-02-04 20:06:27 +00002063 int SPDiff,
2064 SDValue Chain,
2065 SDValue &LROpOut,
2066 SDValue &FPOpOut,
2067 DebugLoc dl) {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002068 if (SPDiff) {
2069 // Load the LR and FP stack slot for later adjusting.
Duncan Sands92c43912008-06-06 12:08:01 +00002070 MVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002071 LROpOut = getReturnAddrFrameIndex(DAG);
Dale Johannesenea996922009-02-04 20:06:27 +00002072 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, NULL, 0);
Gabor Greif1c80d112008-08-28 21:40:38 +00002073 Chain = SDValue(LROpOut.getNode(), 1);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002074 FPOpOut = getFramePointerFrameIndex(DAG);
Dale Johannesenea996922009-02-04 20:06:27 +00002075 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, NULL, 0);
Gabor Greif1c80d112008-08-28 21:40:38 +00002076 Chain = SDValue(FPOpOut.getNode(), 1);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002077 }
2078 return Chain;
2079}
2080
Dale Johannesen8be83a72008-03-04 23:17:14 +00002081/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michel91099d62009-02-17 22:15:04 +00002082/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen8be83a72008-03-04 23:17:14 +00002083/// specified by the specific parameter attribute. The copy will be passed as
2084/// a byval function parameter.
2085/// Sometimes what we are copying is the end of a larger object, the part that
2086/// does not fit in registers.
Scott Michel91099d62009-02-17 22:15:04 +00002087static SDValue
Dan Gohman8181bd12008-07-27 21:46:04 +00002088CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsc93fae32008-03-21 09:14:45 +00002089 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00002090 DebugLoc dl) {
2091 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesene234ef92009-02-04 01:17:06 +00002092 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
2093 false, NULL, 0, NULL, 0);
Dale Johannesen8be83a72008-03-04 23:17:14 +00002094}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002095
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002096/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2097/// tail calls.
2098static void
Dan Gohman8181bd12008-07-27 21:46:04 +00002099LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2100 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002101 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman8181bd12008-07-27 21:46:04 +00002102 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Dale Johannesenea996922009-02-04 20:06:27 +00002103 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments,
2104 DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00002105 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002106 if (!isTailCall) {
2107 if (isVector) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002108 SDValue StackPtr;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002109 if (isPPC64)
2110 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2111 else
2112 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesenea996922009-02-04 20:06:27 +00002113 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002114 DAG.getConstant(ArgOffset, PtrVT));
2115 }
Dale Johannesenea996922009-02-04 20:06:27 +00002116 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002117 // Calculate and remember argument location.
2118 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2119 TailCallArguments);
2120}
2121
Dan Gohman8181bd12008-07-27 21:46:04 +00002122SDValue PPCTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG,
Dan Gohman9f153572008-03-19 21:39:28 +00002123 const PPCSubtarget &Subtarget,
2124 TargetMachine &TM) {
Dan Gohman705e3f72008-09-13 01:54:27 +00002125 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
2126 SDValue Chain = TheCall->getChain();
2127 bool isVarArg = TheCall->isVarArg();
2128 unsigned CC = TheCall->getCallingConv();
2129 bool isTailCall = TheCall->isTailCall()
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002130 && CC == CallingConv::Fast && PerformTailCallOpt;
Dan Gohman705e3f72008-09-13 01:54:27 +00002131 SDValue Callee = TheCall->getCallee();
2132 unsigned NumOps = TheCall->getNumArgs();
Dale Johannesene234ef92009-02-04 01:17:06 +00002133 DebugLoc dl = TheCall->getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00002134
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002135 bool isMachoABI = Subtarget.isMachoABI();
2136 bool isELF32_ABI = Subtarget.isELF32_ABI();
2137
Duncan Sands92c43912008-06-06 12:08:01 +00002138 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002139 bool isPPC64 = PtrVT == MVT::i64;
2140 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michel91099d62009-02-17 22:15:04 +00002141
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002142 MachineFunction &MF = DAG.getMachineFunction();
2143
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002144 // Mark this function as potentially containing a function that contains a
2145 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2146 // and restoring the callers stack pointer in this functions epilog. This is
2147 // done because by tail calling the called function might overwrite the value
2148 // in this function's (MF) stack pointer stack slot 0(SP).
2149 if (PerformTailCallOpt && CC==CallingConv::Fast)
2150 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2151
2152 unsigned nAltivecParamsAtEnd = 0;
2153
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002154 // Count how many bytes are to be pushed on the stack, including the linkage
2155 // area, and parameter passing area. We start with 24/48 bytes, which is
2156 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002157 unsigned NumBytes =
2158 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isMachoABI, isVarArg, CC,
Dan Gohman705e3f72008-09-13 01:54:27 +00002159 TheCall, nAltivecParamsAtEnd);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002160
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002161 // Calculate by how many bytes the stack has to be adjusted in case of tail
2162 // call optimization.
2163 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michel91099d62009-02-17 22:15:04 +00002164
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002165 // Adjust the stack pointer for the new arguments...
2166 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnerfe5d4022008-10-11 22:08:30 +00002167 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman8181bd12008-07-27 21:46:04 +00002168 SDValue CallSeqStart = Chain;
Scott Michel91099d62009-02-17 22:15:04 +00002169
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002170 // Load the return address and frame pointer so it can be move somewhere else
2171 // later.
Dan Gohman8181bd12008-07-27 21:46:04 +00002172 SDValue LROp, FPOp;
Dale Johannesenea996922009-02-04 20:06:27 +00002173 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, dl);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002174
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002175 // Set up a copy of the stack pointer for use loading and storing any
2176 // arguments that may not fit in the registers available for argument
2177 // passing.
Dan Gohman8181bd12008-07-27 21:46:04 +00002178 SDValue StackPtr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002179 if (isPPC64)
2180 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2181 else
2182 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michel91099d62009-02-17 22:15:04 +00002183
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002184 // Figure out which arguments are going to go in registers, and which in
2185 // memory. Also, if this is a vararg function, floating point operations
2186 // must be stored to our stack, and loaded into integer regs as well, if
2187 // any integer regs are available for argument passing.
2188 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
2189 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michel91099d62009-02-17 22:15:04 +00002190
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002191 static const unsigned GPR_32[] = { // 32-bit registers.
2192 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2193 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2194 };
2195 static const unsigned GPR_64[] = { // 64-bit registers.
2196 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2197 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2198 };
2199 static const unsigned *FPR = GetFPR(Subtarget);
Scott Michel91099d62009-02-17 22:15:04 +00002200
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002201 static const unsigned VR[] = {
2202 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2203 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2204 };
Owen Anderson1636de92007-09-07 04:06:50 +00002205 const unsigned NumGPRs = array_lengthof(GPR_32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002206 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00002207 const unsigned NumVRs = array_lengthof(VR);
Scott Michel91099d62009-02-17 22:15:04 +00002208
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002209 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
2210
Dan Gohman8181bd12008-07-27 21:46:04 +00002211 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002212 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2213
Dan Gohman8181bd12008-07-27 21:46:04 +00002214 SmallVector<SDValue, 8> MemOpChains;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002215 for (unsigned i = 0; i != NumOps; ++i) {
2216 bool inMem = false;
Dan Gohman705e3f72008-09-13 01:54:27 +00002217 SDValue Arg = TheCall->getArg(i);
2218 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002219 // See if next argument requires stack alignment in ELF
Nicolas Geoffray4fda2572008-04-15 08:08:50 +00002220 bool Align = Flags.isSplit();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002221
2222 // PtrOff will be used to store the current argument to the stack if a
2223 // register cannot be found for it.
Dan Gohman8181bd12008-07-27 21:46:04 +00002224 SDValue PtrOff;
Scott Michel91099d62009-02-17 22:15:04 +00002225
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002226 // Stack align in ELF 32
Nicolas Geoffray46253dd2008-04-13 13:40:22 +00002227 if (isELF32_ABI && Align)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002228 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
2229 StackPtr.getValueType());
2230 else
2231 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
2232
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002233 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002234
2235 // On PPC64, promote integers to 64-bit values.
2236 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sandsc93fae32008-03-21 09:14:45 +00002237 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
2238 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002239 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002240 }
Dale Johannesen8be83a72008-03-04 23:17:14 +00002241
2242 // FIXME Elf untested, what are alignment rules?
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002243 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sandsc93fae32008-03-21 09:14:45 +00002244 if (Flags.isByVal()) {
2245 unsigned Size = Flags.getByValSize();
Nicolas Geoffray46253dd2008-04-13 13:40:22 +00002246 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002247 if (Size==1 || Size==2) {
2248 // Very small objects are passed right-justified.
2249 // Everything else is passed left-justified.
Duncan Sands92c43912008-06-06 12:08:01 +00002250 MVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002251 if (GPR_idx != NumGPRs) {
Scott Michel91099d62009-02-17 22:15:04 +00002252 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002253 NULL, 0, VT);
2254 MemOpChains.push_back(Load.getValue(1));
2255 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2256 if (isMachoABI)
2257 ArgOffset += PtrByteSize;
2258 } else {
Dan Gohman8181bd12008-07-27 21:46:04 +00002259 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002260 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman8181bd12008-07-27 21:46:04 +00002261 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michel91099d62009-02-17 22:15:04 +00002262 CallSeqStart.getNode()->getOperand(0),
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00002263 Flags, DAG, dl);
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002264 // This must go outside the CALLSEQ_START..END.
Dan Gohman8181bd12008-07-27 21:46:04 +00002265 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greif1c80d112008-08-28 21:40:38 +00002266 CallSeqStart.getNode()->getOperand(1));
Gabor Greife9f7f582008-08-31 15:37:04 +00002267 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2268 NewCallSeqStart.getNode());
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002269 Chain = CallSeqStart = NewCallSeqStart;
2270 ArgOffset += PtrByteSize;
2271 }
2272 continue;
2273 }
Dale Johannesenbfadf4b2008-03-17 02:13:43 +00002274 // Copy entire object into memory. There are cases where gcc-generated
2275 // code assumes it is there, even if it could be put entirely into
2276 // registers. (This is not what the doc says.)
Dan Gohman8181bd12008-07-27 21:46:04 +00002277 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michel91099d62009-02-17 22:15:04 +00002278 CallSeqStart.getNode()->getOperand(0),
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00002279 Flags, DAG, dl);
Dale Johannesenbfadf4b2008-03-17 02:13:43 +00002280 // This must go outside the CALLSEQ_START..END.
Dan Gohman8181bd12008-07-27 21:46:04 +00002281 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greif1c80d112008-08-28 21:40:38 +00002282 CallSeqStart.getNode()->getOperand(1));
2283 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenbfadf4b2008-03-17 02:13:43 +00002284 Chain = CallSeqStart = NewCallSeqStart;
2285 // And copy the pieces of it that fit into registers.
Dale Johannesen8be83a72008-03-04 23:17:14 +00002286 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002287 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002288 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen8be83a72008-03-04 23:17:14 +00002289 if (GPR_idx != NumGPRs) {
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002290 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg, NULL, 0);
Dale Johannesen7a7aa102008-03-05 23:31:27 +00002291 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen8be83a72008-03-04 23:17:14 +00002292 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2293 if (isMachoABI)
2294 ArgOffset += PtrByteSize;
2295 } else {
Dale Johannesenbfadf4b2008-03-17 02:13:43 +00002296 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002297 break;
Dale Johannesen8be83a72008-03-04 23:17:14 +00002298 }
2299 }
2300 continue;
2301 }
2302
Duncan Sands92c43912008-06-06 12:08:01 +00002303 switch (Arg.getValueType().getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002304 default: assert(0 && "Unexpected ValueType for argument!");
2305 case MVT::i32:
2306 case MVT::i64:
2307 // Double word align in ELF
Nicolas Geoffray46253dd2008-04-13 13:40:22 +00002308 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002309 if (GPR_idx != NumGPRs) {
2310 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
2311 } else {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002312 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2313 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesenea996922009-02-04 20:06:27 +00002314 TailCallArguments, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002315 inMem = true;
2316 }
2317 if (inMem || isMachoABI) {
2318 // Stack align in ELF
Nicolas Geoffray46253dd2008-04-13 13:40:22 +00002319 if (isELF32_ABI && Align)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002320 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
2321
2322 ArgOffset += PtrByteSize;
2323 }
2324 break;
2325 case MVT::f32:
2326 case MVT::f64:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002327 if (FPR_idx != NumFPRs) {
2328 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
2329
2330 if (isVarArg) {
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002331 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002332 MemOpChains.push_back(Store);
2333
2334 // Float varargs are always shadowed in available integer registers
2335 if (GPR_idx != NumGPRs) {
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002336 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002337 MemOpChains.push_back(Load.getValue(1));
2338 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2339 Load));
2340 }
2341 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman8181bd12008-07-27 21:46:04 +00002342 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002343 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
2344 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002345 MemOpChains.push_back(Load.getValue(1));
2346 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2347 Load));
2348 }
2349 } else {
2350 // If we have any FPRs remaining, we may also have GPRs remaining.
2351 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
2352 // GPRs.
2353 if (isMachoABI) {
2354 if (GPR_idx != NumGPRs)
2355 ++GPR_idx;
2356 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
2357 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
2358 ++GPR_idx;
2359 }
2360 }
2361 } else {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002362 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2363 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesenea996922009-02-04 20:06:27 +00002364 TailCallArguments, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002365 inMem = true;
2366 }
2367 if (inMem || isMachoABI) {
2368 // Stack align in ELF
Nicolas Geoffray46253dd2008-04-13 13:40:22 +00002369 if (isELF32_ABI && Align)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002370 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
2371 if (isPPC64)
2372 ArgOffset += 8;
2373 else
2374 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
2375 }
2376 break;
2377 case MVT::v4f32:
2378 case MVT::v4i32:
2379 case MVT::v8i16:
2380 case MVT::v16i8:
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002381 if (isVarArg) {
2382 // These go aligned on the stack, or in the corresponding R registers
Scott Michel91099d62009-02-17 22:15:04 +00002383 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002384 // V registers; in fact gcc does this only for arguments that are
2385 // prototyped, not for those that match the ... We do it for all
2386 // arguments, seems to work.
2387 while (ArgOffset % 16 !=0) {
2388 ArgOffset += PtrByteSize;
2389 if (GPR_idx != NumGPRs)
2390 GPR_idx++;
2391 }
2392 // We could elide this store in the case where the object fits
2393 // entirely in R registers. Maybe later.
Scott Michel91099d62009-02-17 22:15:04 +00002394 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002395 DAG.getConstant(ArgOffset, PtrVT));
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002396 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002397 MemOpChains.push_back(Store);
2398 if (VR_idx != NumVRs) {
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002399 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff, NULL, 0);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002400 MemOpChains.push_back(Load.getValue(1));
2401 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
2402 }
2403 ArgOffset += 16;
2404 for (unsigned i=0; i<16; i+=PtrByteSize) {
2405 if (GPR_idx == NumGPRs)
2406 break;
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002407 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002408 DAG.getConstant(i, PtrVT));
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002409 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, NULL, 0);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002410 MemOpChains.push_back(Load.getValue(1));
2411 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2412 }
2413 break;
2414 }
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002415
Dale Johannesenf6a394b2008-03-14 17:41:26 +00002416 // Non-varargs Altivec params generally go in registers, but have
2417 // stack space allocated at the end.
2418 if (VR_idx != NumVRs) {
2419 // Doesn't have GPR space allocated.
2420 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
2421 } else if (nAltivecParamsAtEnd==0) {
2422 // We are emitting Altivec params in order.
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002423 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2424 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesenea996922009-02-04 20:06:27 +00002425 TailCallArguments, dl);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002426 ArgOffset += 16;
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002427 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002428 break;
2429 }
2430 }
Dale Johannesenf6a394b2008-03-14 17:41:26 +00002431 // If all Altivec parameters fit in registers, as they usually do,
2432 // they get stack space following the non-Altivec parameters. We
2433 // don't track this here because nobody below needs it.
2434 // If there are more Altivec parameters than fit in registers emit
2435 // the stores here.
2436 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
2437 unsigned j = 0;
2438 // Offset is aligned; skip 1st 12 params which go in V registers.
2439 ArgOffset = ((ArgOffset+15)/16)*16;
2440 ArgOffset += 12*16;
2441 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman705e3f72008-09-13 01:54:27 +00002442 SDValue Arg = TheCall->getArg(i);
Duncan Sands92c43912008-06-06 12:08:01 +00002443 MVT ArgType = Arg.getValueType();
Dale Johannesenf6a394b2008-03-14 17:41:26 +00002444 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
2445 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
2446 if (++j > NumVRs) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002447 SDValue PtrOff;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002448 // We are emitting Altivec params in order.
2449 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2450 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesenea996922009-02-04 20:06:27 +00002451 TailCallArguments, dl);
Dale Johannesenf6a394b2008-03-14 17:41:26 +00002452 ArgOffset += 16;
2453 }
2454 }
2455 }
2456 }
2457
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002458 if (!MemOpChains.empty())
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002459 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002460 &MemOpChains[0], MemOpChains.size());
Scott Michel91099d62009-02-17 22:15:04 +00002461
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002462 // Build a sequence of copy-to-reg nodes chained together with token chain
2463 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman8181bd12008-07-27 21:46:04 +00002464 SDValue InFlag;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002465 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel91099d62009-02-17 22:15:04 +00002466 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002467 RegsToPass[i].second, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002468 InFlag = Chain.getValue(1);
2469 }
Scott Michel91099d62009-02-17 22:15:04 +00002470
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002471 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
2472 if (isVarArg && isELF32_ABI) {
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002473 SDValue SetCR(DAG.getTargetNode(PPC::CRSET, dl, MVT::i32), 0);
2474 Chain = DAG.getCopyToReg(Chain, dl, PPC::CR1EQ, SetCR, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002475 InFlag = Chain.getValue(1);
2476 }
2477
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002478 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2479 // might overwrite each other in case of tail call optimization.
2480 if (isTailCall) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002481 SmallVector<SDValue, 8> MemOpChains2;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002482 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman8181bd12008-07-27 21:46:04 +00002483 InFlag = SDValue();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002484 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
Dale Johannesenea996922009-02-04 20:06:27 +00002485 MemOpChains2, dl);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002486 if (!MemOpChains2.empty())
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002487 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002488 &MemOpChains2[0], MemOpChains2.size());
2489
2490 // Store the return address to the appropriate stack slot.
2491 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
Dale Johannesenea996922009-02-04 20:06:27 +00002492 isPPC64, isMachoABI, dl);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002493 }
2494
2495 // Emit callseq_end just before tailcall node.
2496 if (isTailCall) {
Dale Johannesen9bfc0172009-02-06 23:05:02 +00002497 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2498 DAG.getIntPtrConstant(0, true), InFlag);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002499 InFlag = Chain.getValue(1);
2500 }
2501
Duncan Sands92c43912008-06-06 12:08:01 +00002502 std::vector<MVT> NodeTys;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002503 NodeTys.push_back(MVT::Other); // Returns a chain
2504 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
2505
Dan Gohman8181bd12008-07-27 21:46:04 +00002506 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002507 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Scott Michel91099d62009-02-17 22:15:04 +00002508
Bill Wendlingfef06052008-09-16 21:48:12 +00002509 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2510 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2511 // node so that legalize doesn't hack it.
Nicolas Geoffray455a2e02007-12-21 12:22:29 +00002512 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2513 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
Bill Wendlingfef06052008-09-16 21:48:12 +00002514 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
2515 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002516 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2517 // If this is an absolute destination address, use the munged value.
Dan Gohman8181bd12008-07-27 21:46:04 +00002518 Callee = SDValue(Dest, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002519 else {
2520 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2521 // to do the call, we can't use PPCISD::CALL.
Dan Gohman8181bd12008-07-27 21:46:04 +00002522 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002523 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
Gabor Greife9f7f582008-08-31 15:37:04 +00002524 2 + (InFlag.getNode() != 0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002525 InFlag = Chain.getValue(1);
Scott Michel91099d62009-02-17 22:15:04 +00002526
Chris Lattner6eae8c62008-03-09 20:49:33 +00002527 // Copy the callee address into R12/X12 on darwin.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002528 if (isMachoABI) {
Chris Lattner6eae8c62008-03-09 20:49:33 +00002529 unsigned Reg = Callee.getValueType() == MVT::i32 ? PPC::R12 : PPC::X12;
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002530 Chain = DAG.getCopyToReg(Chain, dl, Reg, Callee, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002531 InFlag = Chain.getValue(1);
2532 }
2533
2534 NodeTys.clear();
2535 NodeTys.push_back(MVT::Other);
2536 NodeTys.push_back(MVT::Flag);
2537 Ops.push_back(Chain);
2538 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Gabor Greif1c80d112008-08-28 21:40:38 +00002539 Callee.setNode(0);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002540 // Add CTR register as callee so a bctr can be emitted later.
2541 if (isTailCall)
2542 Ops.push_back(DAG.getRegister(PPC::CTR, getPointerTy()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002543 }
2544
2545 // If this is a direct call, pass the chain and the callee.
Gabor Greif1c80d112008-08-28 21:40:38 +00002546 if (Callee.getNode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002547 Ops.push_back(Chain);
2548 Ops.push_back(Callee);
2549 }
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002550 // If this is a tail call add stack pointer delta.
2551 if (isTailCall)
2552 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
2553
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002554 // Add argument registers to the end of the list so that they are known live
2555 // into the call.
2556 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel91099d62009-02-17 22:15:04 +00002557 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002558 RegsToPass[i].second.getValueType()));
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002559
2560 // When performing tail call optimization the callee pops its arguments off
2561 // the stack. Account for this here so these bytes can be pushed back on in
2562 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2563 int BytesCalleePops =
2564 (CC==CallingConv::Fast && PerformTailCallOpt) ? NumBytes : 0;
2565
Gabor Greif1c80d112008-08-28 21:40:38 +00002566 if (InFlag.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002567 Ops.push_back(InFlag);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002568
2569 // Emit tail call.
2570 if (isTailCall) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002571 assert(InFlag.getNode() &&
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002572 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002573 Chain = DAG.getNode(PPCISD::TAILCALL, dl,
Dan Gohman705e3f72008-09-13 01:54:27 +00002574 TheCall->getVTList(), &Ops[0], Ops.size());
Gabor Greif1c80d112008-08-28 21:40:38 +00002575 return SDValue(Chain.getNode(), Op.getResNo());
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002576 }
2577
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002578 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002579 InFlag = Chain.getValue(1);
2580
Chris Lattnerfe5d4022008-10-11 22:08:30 +00002581 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2582 DAG.getIntPtrConstant(BytesCalleePops, true),
Bill Wendling22f8deb2007-11-13 00:44:25 +00002583 InFlag);
Dan Gohman705e3f72008-09-13 01:54:27 +00002584 if (TheCall->getValueType(0) != MVT::Other)
Bill Wendling22f8deb2007-11-13 00:44:25 +00002585 InFlag = Chain.getValue(1);
2586
Dan Gohman8181bd12008-07-27 21:46:04 +00002587 SmallVector<SDValue, 16> ResultVals;
Dan Gohman9f153572008-03-19 21:39:28 +00002588 SmallVector<CCValAssign, 16> RVLocs;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002589 unsigned CallerCC = DAG.getMachineFunction().getFunction()->getCallingConv();
2590 CCState CCInfo(CallerCC, isVarArg, TM, RVLocs);
Dan Gohman705e3f72008-09-13 01:54:27 +00002591 CCInfo.AnalyzeCallResult(TheCall, RetCC_PPC);
Scott Michel91099d62009-02-17 22:15:04 +00002592
Dan Gohman9f153572008-03-19 21:39:28 +00002593 // Copy all of the result registers out of their specified physreg.
2594 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2595 CCValAssign &VA = RVLocs[i];
Duncan Sands92c43912008-06-06 12:08:01 +00002596 MVT VT = VA.getValVT();
Dan Gohman9f153572008-03-19 21:39:28 +00002597 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michel91099d62009-02-17 22:15:04 +00002598 Chain = DAG.getCopyFromReg(Chain, dl,
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002599 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman9f153572008-03-19 21:39:28 +00002600 ResultVals.push_back(Chain.getValue(0));
2601 InFlag = Chain.getValue(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002602 }
Dan Gohman9f153572008-03-19 21:39:28 +00002603
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002604 // If the function returns void, just return the chain.
Dan Gohman9f153572008-03-19 21:39:28 +00002605 if (RVLocs.empty())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002606 return Chain;
Scott Michel91099d62009-02-17 22:15:04 +00002607
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002608 // Otherwise, merge everything together with a MERGE_VALUES node.
Dan Gohman9f153572008-03-19 21:39:28 +00002609 ResultVals.push_back(Chain);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002610 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
Duncan Sands42d7bb82008-12-01 11:41:29 +00002611 &ResultVals[0], ResultVals.size());
Gabor Greif46bf5472008-08-26 22:36:50 +00002612 return Res.getValue(Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002613}
2614
Scott Michel91099d62009-02-17 22:15:04 +00002615SDValue PPCTargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG,
Dale Johannesen8be83a72008-03-04 23:17:14 +00002616 TargetMachine &TM) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002617 SmallVector<CCValAssign, 16> RVLocs;
2618 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
2619 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002620 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002621 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Gabor Greif1c80d112008-08-28 21:40:38 +00002622 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_PPC);
Scott Michel91099d62009-02-17 22:15:04 +00002623
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002624 // If this is the first return lowered for this function, add the regs to the
2625 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +00002626 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002627 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner1b989192007-12-31 04:13:23 +00002628 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002629 }
2630
Dan Gohman8181bd12008-07-27 21:46:04 +00002631 SDValue Chain = Op.getOperand(0);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002632
2633 Chain = GetPossiblePreceedingTailCall(Chain, PPCISD::TAILCALL);
2634 if (Chain.getOpcode() == PPCISD::TAILCALL) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002635 SDValue TailCall = Chain;
2636 SDValue TargetAddress = TailCall.getOperand(1);
2637 SDValue StackAdjustment = TailCall.getOperand(2);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002638
2639 assert(((TargetAddress.getOpcode() == ISD::Register &&
2640 cast<RegisterSDNode>(TargetAddress)->getReg() == PPC::CTR) ||
Bill Wendlingfef06052008-09-16 21:48:12 +00002641 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002642 TargetAddress.getOpcode() == ISD::TargetGlobalAddress ||
2643 isa<ConstantSDNode>(TargetAddress)) &&
2644 "Expecting an global address, external symbol, absolute value or register");
2645
2646 assert(StackAdjustment.getOpcode() == ISD::Constant &&
2647 "Expecting a const value");
2648
Dan Gohman8181bd12008-07-27 21:46:04 +00002649 SmallVector<SDValue,8> Operands;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002650 Operands.push_back(Chain.getOperand(0));
2651 Operands.push_back(TargetAddress);
2652 Operands.push_back(StackAdjustment);
2653 // Copy registers used by the call. Last operand is a flag so it is not
2654 // copied.
2655 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
2656 Operands.push_back(Chain.getOperand(i));
2657 }
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002658 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002659 Operands.size());
2660 }
2661
Dan Gohman8181bd12008-07-27 21:46:04 +00002662 SDValue Flag;
Scott Michel91099d62009-02-17 22:15:04 +00002663
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002664 // Copy the result values into the output registers.
2665 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2666 CCValAssign &VA = RVLocs[i];
2667 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michel91099d62009-02-17 22:15:04 +00002668 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002669 Op.getOperand(i*2+1), Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002670 Flag = Chain.getValue(1);
2671 }
2672
Gabor Greif1c80d112008-08-28 21:40:38 +00002673 if (Flag.getNode())
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002674 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002675 else
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002676 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002677}
2678
Dan Gohman8181bd12008-07-27 21:46:04 +00002679SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002680 const PPCSubtarget &Subtarget) {
2681 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00002682 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00002683
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002684 // Get the corect type for pointers.
Duncan Sands92c43912008-06-06 12:08:01 +00002685 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002686
2687 // Construct the stack pointer operand.
2688 bool IsPPC64 = Subtarget.isPPC64();
2689 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman8181bd12008-07-27 21:46:04 +00002690 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002691
2692 // Get the operands for the STACKRESTORE.
Dan Gohman8181bd12008-07-27 21:46:04 +00002693 SDValue Chain = Op.getOperand(0);
2694 SDValue SaveSP = Op.getOperand(1);
Scott Michel91099d62009-02-17 22:15:04 +00002695
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002696 // Load the old link SP.
Dale Johannesenea996922009-02-04 20:06:27 +00002697 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr, NULL, 0);
Scott Michel91099d62009-02-17 22:15:04 +00002698
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002699 // Restore the stack pointer.
Dale Johannesenea996922009-02-04 20:06:27 +00002700 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michel91099d62009-02-17 22:15:04 +00002701
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002702 // Store the old link SP.
Dale Johannesenea996922009-02-04 20:06:27 +00002703 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002704}
2705
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002706
2707
Dan Gohman8181bd12008-07-27 21:46:04 +00002708SDValue
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002709PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002710 MachineFunction &MF = DAG.getMachineFunction();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002711 bool IsPPC64 = PPCSubTarget.isPPC64();
2712 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands92c43912008-06-06 12:08:01 +00002713 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002714
2715 // Get current frame pointer save index. The users of this index will be
2716 // primarily DYNALLOC instructions.
2717 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2718 int RASI = FI->getReturnAddrSaveIndex();
2719
2720 // If the frame pointer save index hasn't been defined yet.
2721 if (!RASI) {
2722 // Find out what the fix offset of the frame pointer save area.
2723 int LROffset = PPCFrameInfo::getReturnSaveOffset(IsPPC64, isMachoABI);
2724 // Allocate the frame index for frame pointer save area.
2725 RASI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, LROffset);
2726 // Save the result.
2727 FI->setReturnAddrSaveIndex(RASI);
2728 }
2729 return DAG.getFrameIndex(RASI, PtrVT);
2730}
2731
Dan Gohman8181bd12008-07-27 21:46:04 +00002732SDValue
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002733PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
2734 MachineFunction &MF = DAG.getMachineFunction();
2735 bool IsPPC64 = PPCSubTarget.isPPC64();
2736 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands92c43912008-06-06 12:08:01 +00002737 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002738
2739 // Get current frame pointer save index. The users of this index will be
2740 // primarily DYNALLOC instructions.
2741 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2742 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002743
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002744 // If the frame pointer save index hasn't been defined yet.
2745 if (!FPSI) {
2746 // Find out what the fix offset of the frame pointer save area.
2747 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
Scott Michel91099d62009-02-17 22:15:04 +00002748
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002749 // Allocate the frame index for frame pointer save area.
Scott Michel91099d62009-02-17 22:15:04 +00002750 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002751 // Save the result.
Scott Michel91099d62009-02-17 22:15:04 +00002752 FI->setFramePointerSaveIndex(FPSI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002753 }
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002754 return DAG.getFrameIndex(FPSI, PtrVT);
2755}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002756
Dan Gohman8181bd12008-07-27 21:46:04 +00002757SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002758 SelectionDAG &DAG,
2759 const PPCSubtarget &Subtarget) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002760 // Get the inputs.
Dan Gohman8181bd12008-07-27 21:46:04 +00002761 SDValue Chain = Op.getOperand(0);
2762 SDValue Size = Op.getOperand(1);
Scott Michel91099d62009-02-17 22:15:04 +00002763 DebugLoc dl = Op.getDebugLoc();
2764
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002765 // Get the corect type for pointers.
Duncan Sands92c43912008-06-06 12:08:01 +00002766 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002767 // Negate the size.
Dale Johannesen175fdef2009-02-06 21:50:26 +00002768 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002769 DAG.getConstant(0, PtrVT), Size);
2770 // Construct a node for the frame pointer save index.
Dan Gohman8181bd12008-07-27 21:46:04 +00002771 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002772 // Build a DYNALLOC node.
Dan Gohman8181bd12008-07-27 21:46:04 +00002773 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002774 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesen175fdef2009-02-06 21:50:26 +00002775 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002776}
2777
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002778/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
2779/// possible.
Dan Gohman8181bd12008-07-27 21:46:04 +00002780SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002781 // Not FP? Not a fsel.
Duncan Sands92c43912008-06-06 12:08:01 +00002782 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
2783 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedman51c4ad02009-05-28 04:31:08 +00002784 return Op;
Scott Michel91099d62009-02-17 22:15:04 +00002785
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002786 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michel91099d62009-02-17 22:15:04 +00002787
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002788 // Cannot handle SETEQ/SETNE.
Eli Friedman51c4ad02009-05-28 04:31:08 +00002789 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michel91099d62009-02-17 22:15:04 +00002790
Duncan Sands92c43912008-06-06 12:08:01 +00002791 MVT ResVT = Op.getValueType();
2792 MVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002793 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2794 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesen175fdef2009-02-06 21:50:26 +00002795 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00002796
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002797 // If the RHS of the comparison is a 0.0, we don't need to do the
2798 // subtraction at all.
2799 if (isFloatingPointZero(RHS))
2800 switch (CC) {
2801 default: break; // SETUO etc aren't handled by fsel.
2802 case ISD::SETULT:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002803 case ISD::SETLT:
2804 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002805 case ISD::SETOGE:
2806 case ISD::SETGE:
2807 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesen175fdef2009-02-06 21:50:26 +00002808 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
2809 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002810 case ISD::SETUGT:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002811 case ISD::SETGT:
2812 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002813 case ISD::SETOLE:
2814 case ISD::SETLE:
2815 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesen175fdef2009-02-06 21:50:26 +00002816 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
2817 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
2818 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002819 }
Scott Michel91099d62009-02-17 22:15:04 +00002820
Dan Gohman8181bd12008-07-27 21:46:04 +00002821 SDValue Cmp;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002822 switch (CC) {
2823 default: break; // SETUO etc aren't handled by fsel.
2824 case ISD::SETULT:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002825 case ISD::SETLT:
Dale Johannesen175fdef2009-02-06 21:50:26 +00002826 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002827 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesen175fdef2009-02-06 21:50:26 +00002828 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2829 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002830 case ISD::SETOGE:
2831 case ISD::SETGE:
Dale Johannesen175fdef2009-02-06 21:50:26 +00002832 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002833 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesen175fdef2009-02-06 21:50:26 +00002834 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2835 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002836 case ISD::SETUGT:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002837 case ISD::SETGT:
Dale Johannesen175fdef2009-02-06 21:50:26 +00002838 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002839 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesen175fdef2009-02-06 21:50:26 +00002840 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2841 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002842 case ISD::SETOLE:
2843 case ISD::SETLE:
Dale Johannesen175fdef2009-02-06 21:50:26 +00002844 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002845 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesen175fdef2009-02-06 21:50:26 +00002846 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2847 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002848 }
Eli Friedman51c4ad02009-05-28 04:31:08 +00002849 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002850}
2851
Chris Lattner28771092007-11-28 18:44:47 +00002852// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesend87cf082009-06-04 20:53:52 +00002853SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dale Johannesen8a423f72009-02-05 22:07:54 +00002854 DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00002855 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman8181bd12008-07-27 21:46:04 +00002856 SDValue Src = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002857 if (Src.getValueType() == MVT::f32)
Dale Johannesenea996922009-02-04 20:06:27 +00002858 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sands62353c62008-07-19 16:26:02 +00002859
Dan Gohman8181bd12008-07-27 21:46:04 +00002860 SDValue Tmp;
Duncan Sands92c43912008-06-06 12:08:01 +00002861 switch (Op.getValueType().getSimpleVT()) {
Dale Johannesend87cf082009-06-04 20:53:52 +00002862 default: assert(0 && "Unhandled FP_TO_INT type in custom expander!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002863 case MVT::i32:
Dale Johannesend87cf082009-06-04 20:53:52 +00002864 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
2865 PPCISD::FCTIDZ,
2866 dl, MVT::f64, Src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002867 break;
2868 case MVT::i64:
Dale Johannesenea996922009-02-04 20:06:27 +00002869 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002870 break;
2871 }
Duncan Sands62353c62008-07-19 16:26:02 +00002872
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002873 // Convert the FP value to an int value through memory.
Dan Gohman8181bd12008-07-27 21:46:04 +00002874 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sands62353c62008-07-19 16:26:02 +00002875
Chris Lattnera216bee2007-10-15 20:14:52 +00002876 // Emit a store to the stack slot.
Dale Johannesenea996922009-02-04 20:06:27 +00002877 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr, NULL, 0);
Chris Lattnera216bee2007-10-15 20:14:52 +00002878
2879 // Result is a load from the stack slot. If loading 4 bytes, make sure to
2880 // add in a bias.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002881 if (Op.getValueType() == MVT::i32)
Dale Johannesenea996922009-02-04 20:06:27 +00002882 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattnera216bee2007-10-15 20:14:52 +00002883 DAG.getConstant(4, FIPtr.getValueType()));
Dale Johannesenea996922009-02-04 20:06:27 +00002884 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002885}
2886
Dan Gohman8181bd12008-07-27 21:46:04 +00002887SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00002888 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8b232ff2008-03-11 01:59:03 +00002889 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
2890 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman8181bd12008-07-27 21:46:04 +00002891 return SDValue();
Dan Gohman8b232ff2008-03-11 01:59:03 +00002892
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002893 if (Op.getOperand(0).getValueType() == MVT::i64) {
Scott Michel91099d62009-02-17 22:15:04 +00002894 SDValue Bits = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenea996922009-02-04 20:06:27 +00002895 MVT::f64, Op.getOperand(0));
2896 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002897 if (Op.getValueType() == MVT::f32)
Scott Michel91099d62009-02-17 22:15:04 +00002898 FP = DAG.getNode(ISD::FP_ROUND, dl,
Dale Johannesenea996922009-02-04 20:06:27 +00002899 MVT::f32, FP, DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002900 return FP;
2901 }
Scott Michel91099d62009-02-17 22:15:04 +00002902
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002903 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2904 "Unhandled SINT_TO_FP type in custom expander!");
2905 // Since we only generate this in 64-bit mode, we can take advantage of
2906 // 64-bit registers. In particular, sign extend the input value into the
2907 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2908 // then lfd it and fcfid it.
2909 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2910 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Duncan Sands92c43912008-06-06 12:08:01 +00002911 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman8181bd12008-07-27 21:46:04 +00002912 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michel91099d62009-02-17 22:15:04 +00002913
Dale Johannesenea996922009-02-04 20:06:27 +00002914 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002915 Op.getOperand(0));
Scott Michel91099d62009-02-17 22:15:04 +00002916
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002917 // STD the extended value into the stack slot.
Dan Gohman1fc34bc2008-07-11 22:44:52 +00002918 MachineMemOperand MO(PseudoSourceValue::getFixedStack(FrameIdx),
2919 MachineMemOperand::MOStore, 0, 8, 8);
Dale Johannesenea996922009-02-04 20:06:27 +00002920 SDValue Store = DAG.getNode(PPCISD::STD_32, dl, MVT::Other,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002921 DAG.getEntryNode(), Ext64, FIdx,
Dan Gohman12a9c082008-02-06 22:27:42 +00002922 DAG.getMemOperand(MO));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002923 // Load the value as a double.
Dale Johannesenea996922009-02-04 20:06:27 +00002924 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, NULL, 0);
Scott Michel91099d62009-02-17 22:15:04 +00002925
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002926 // FCFID it and return it.
Dale Johannesenea996922009-02-04 20:06:27 +00002927 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002928 if (Op.getValueType() == MVT::f32)
Dale Johannesenea996922009-02-04 20:06:27 +00002929 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002930 return FP;
2931}
2932
Dan Gohman8181bd12008-07-27 21:46:04 +00002933SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00002934 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen436e3802008-01-18 19:55:37 +00002935 /*
2936 The rounding mode is in bits 30:31 of FPSR, and has the following
2937 settings:
2938 00 Round to nearest
2939 01 Round to 0
2940 10 Round to +inf
2941 11 Round to -inf
2942
2943 FLT_ROUNDS, on the other hand, expects the following:
2944 -1 Undefined
2945 0 Round to 0
2946 1 Round to nearest
2947 2 Round to +inf
2948 3 Round to -inf
2949
2950 To perform the conversion, we do:
2951 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
2952 */
2953
2954 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands92c43912008-06-06 12:08:01 +00002955 MVT VT = Op.getValueType();
2956 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2957 std::vector<MVT> NodeTys;
Dan Gohman8181bd12008-07-27 21:46:04 +00002958 SDValue MFFSreg, InFlag;
Dale Johannesen436e3802008-01-18 19:55:37 +00002959
2960 // Save FP Control Word to register
2961 NodeTys.push_back(MVT::f64); // return register
2962 NodeTys.push_back(MVT::Flag); // unused in this context
Dale Johannesenea996922009-02-04 20:06:27 +00002963 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen436e3802008-01-18 19:55:37 +00002964
2965 // Save FP register to stack slot
2966 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman8181bd12008-07-27 21:46:04 +00002967 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesenea996922009-02-04 20:06:27 +00002968 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Dale Johannesen436e3802008-01-18 19:55:37 +00002969 StackSlot, NULL, 0);
2970
2971 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman8181bd12008-07-27 21:46:04 +00002972 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesenea996922009-02-04 20:06:27 +00002973 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
2974 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, NULL, 0);
Dale Johannesen436e3802008-01-18 19:55:37 +00002975
2976 // Transform as necessary
Dan Gohman8181bd12008-07-27 21:46:04 +00002977 SDValue CWD1 =
Dale Johannesenea996922009-02-04 20:06:27 +00002978 DAG.getNode(ISD::AND, dl, MVT::i32,
Dale Johannesen436e3802008-01-18 19:55:37 +00002979 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman8181bd12008-07-27 21:46:04 +00002980 SDValue CWD2 =
Dale Johannesenea996922009-02-04 20:06:27 +00002981 DAG.getNode(ISD::SRL, dl, MVT::i32,
2982 DAG.getNode(ISD::AND, dl, MVT::i32,
2983 DAG.getNode(ISD::XOR, dl, MVT::i32,
Dale Johannesen436e3802008-01-18 19:55:37 +00002984 CWD, DAG.getConstant(3, MVT::i32)),
2985 DAG.getConstant(3, MVT::i32)),
Duncan Sandsbf54b432008-10-30 19:28:32 +00002986 DAG.getConstant(1, MVT::i32));
Dale Johannesen436e3802008-01-18 19:55:37 +00002987
Dan Gohman8181bd12008-07-27 21:46:04 +00002988 SDValue RetVal =
Dale Johannesenea996922009-02-04 20:06:27 +00002989 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen436e3802008-01-18 19:55:37 +00002990
Duncan Sands92c43912008-06-06 12:08:01 +00002991 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenea996922009-02-04 20:06:27 +00002992 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen436e3802008-01-18 19:55:37 +00002993}
2994
Dan Gohman8181bd12008-07-27 21:46:04 +00002995SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002996 MVT VT = Op.getValueType();
2997 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen2bfdee32009-02-05 00:20:09 +00002998 DebugLoc dl = Op.getDebugLoc();
Dan Gohman71619ec2008-03-07 20:36:53 +00002999 assert(Op.getNumOperands() == 3 &&
3000 VT == Op.getOperand(1).getValueType() &&
3001 "Unexpected SHL!");
Scott Michel91099d62009-02-17 22:15:04 +00003002
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003003 // Expand into a bunch of logical ops. Note that these ops
3004 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman8181bd12008-07-27 21:46:04 +00003005 SDValue Lo = Op.getOperand(0);
3006 SDValue Hi = Op.getOperand(1);
3007 SDValue Amt = Op.getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +00003008 MVT AmtVT = Amt.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00003009
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003010 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sandsbf54b432008-10-30 19:28:32 +00003011 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003012 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3013 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3014 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3015 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sandsbf54b432008-10-30 19:28:32 +00003016 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003017 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3018 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3019 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman8181bd12008-07-27 21:46:04 +00003020 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003021 return DAG.getMergeValues(OutOps, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003022}
3023
Dan Gohman8181bd12008-07-27 21:46:04 +00003024SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00003025 MVT VT = Op.getValueType();
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003026 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00003027 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman71619ec2008-03-07 20:36:53 +00003028 assert(Op.getNumOperands() == 3 &&
3029 VT == Op.getOperand(1).getValueType() &&
3030 "Unexpected SRL!");
Scott Michel91099d62009-02-17 22:15:04 +00003031
Dan Gohman71619ec2008-03-07 20:36:53 +00003032 // Expand into a bunch of logical ops. Note that these ops
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003033 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman8181bd12008-07-27 21:46:04 +00003034 SDValue Lo = Op.getOperand(0);
3035 SDValue Hi = Op.getOperand(1);
3036 SDValue Amt = Op.getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +00003037 MVT AmtVT = Amt.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00003038
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003039 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sandsbf54b432008-10-30 19:28:32 +00003040 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003041 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3042 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3043 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3044 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sandsbf54b432008-10-30 19:28:32 +00003045 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003046 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3047 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3048 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman8181bd12008-07-27 21:46:04 +00003049 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003050 return DAG.getMergeValues(OutOps, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003051}
3052
Dan Gohman8181bd12008-07-27 21:46:04 +00003053SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003054 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00003055 MVT VT = Op.getValueType();
3056 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman71619ec2008-03-07 20:36:53 +00003057 assert(Op.getNumOperands() == 3 &&
3058 VT == Op.getOperand(1).getValueType() &&
3059 "Unexpected SRA!");
Scott Michel91099d62009-02-17 22:15:04 +00003060
Dan Gohman71619ec2008-03-07 20:36:53 +00003061 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman8181bd12008-07-27 21:46:04 +00003062 SDValue Lo = Op.getOperand(0);
3063 SDValue Hi = Op.getOperand(1);
3064 SDValue Amt = Op.getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +00003065 MVT AmtVT = Amt.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00003066
Dale Johannesen85fc0932009-02-04 01:48:28 +00003067 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sandsbf54b432008-10-30 19:28:32 +00003068 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen85fc0932009-02-04 01:48:28 +00003069 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3070 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3071 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3072 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sandsbf54b432008-10-30 19:28:32 +00003073 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen85fc0932009-02-04 01:48:28 +00003074 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3075 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3076 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sandsbf54b432008-10-30 19:28:32 +00003077 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman8181bd12008-07-27 21:46:04 +00003078 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003079 return DAG.getMergeValues(OutOps, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003080}
3081
3082//===----------------------------------------------------------------------===//
3083// Vector related lowering.
3084//
3085
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003086/// BuildSplatI - Build a canonical splati of Val with an element size of
3087/// SplatSize. Cast the result to VT.
Dan Gohman8181bd12008-07-27 21:46:04 +00003088static SDValue BuildSplatI(int Val, unsigned SplatSize, MVT VT,
Dale Johannesen913ba762009-02-06 01:31:28 +00003089 SelectionDAG &DAG, DebugLoc dl) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003090 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
3091
Duncan Sands92c43912008-06-06 12:08:01 +00003092 static const MVT VTys[] = { // canonical VT to use for each size.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003093 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
3094 };
3095
Duncan Sands92c43912008-06-06 12:08:01 +00003096 MVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michel91099d62009-02-17 22:15:04 +00003097
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003098 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3099 if (Val == -1)
3100 SplatSize = 1;
Scott Michel91099d62009-02-17 22:15:04 +00003101
Duncan Sands92c43912008-06-06 12:08:01 +00003102 MVT CanonicalVT = VTys[SplatSize-1];
Scott Michel91099d62009-02-17 22:15:04 +00003103
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003104 // Build a canonical splat for this value.
Eli Friedmanb0a47802009-05-24 02:03:36 +00003105 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman8181bd12008-07-27 21:46:04 +00003106 SmallVector<SDValue, 8> Ops;
Duncan Sands92c43912008-06-06 12:08:01 +00003107 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Cheng907a2d22009-02-25 22:49:59 +00003108 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3109 &Ops[0], Ops.size());
Dale Johannesen913ba762009-02-06 01:31:28 +00003110 return DAG.getNode(ISD::BIT_CONVERT, dl, ReqVT, Res);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003111}
3112
3113/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
3114/// specified intrinsic ID.
Dan Gohman8181bd12008-07-27 21:46:04 +00003115static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesen913ba762009-02-06 01:31:28 +00003116 SelectionDAG &DAG, DebugLoc dl,
3117 MVT DestVT = MVT::Other) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003118 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesen913ba762009-02-06 01:31:28 +00003119 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003120 DAG.getConstant(IID, MVT::i32), LHS, RHS);
3121}
3122
3123/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3124/// specified intrinsic ID.
Dan Gohman8181bd12008-07-27 21:46:04 +00003125static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesen913ba762009-02-06 01:31:28 +00003126 SDValue Op2, SelectionDAG &DAG,
3127 DebugLoc dl, MVT DestVT = MVT::Other) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003128 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesen913ba762009-02-06 01:31:28 +00003129 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003130 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
3131}
3132
3133
3134/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3135/// amount. The result has the specified value type.
Dan Gohman8181bd12008-07-27 21:46:04 +00003136static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Dale Johannesen913ba762009-02-06 01:31:28 +00003137 MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003138 // Force LHS/RHS to be the right type.
Dale Johannesen913ba762009-02-06 01:31:28 +00003139 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, LHS);
3140 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, RHS);
Duncan Sandsd3ace282008-07-21 10:20:31 +00003141
Nate Begeman543d2142009-04-27 18:41:29 +00003142 int Ops[16];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003143 for (unsigned i = 0; i != 16; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003144 Ops[i] = i + Amt;
3145 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Dale Johannesen913ba762009-02-06 01:31:28 +00003146 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003147}
3148
3149// If this is a case we can't handle, return null and let the default
3150// expansion code take care of it. If we CAN select this case, and if it
3151// selects to a single instruction, return Op. Otherwise, if we can codegen
3152// this case more efficiently than a constant pool load, lower it to the
3153// sequence of ops that should be used.
Bob Wilsonb6fc1fb2009-03-01 01:13:55 +00003154SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen913ba762009-02-06 01:31:28 +00003155 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonb6fc1fb2009-03-01 01:13:55 +00003156 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3157 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Michel0f73ff62009-02-25 03:12:50 +00003158
Bob Wilsone6539682009-03-02 23:24:16 +00003159 // Check if this is a splat of a constant value.
3160 APInt APSplatBits, APSplatUndef;
3161 unsigned SplatBitSize;
Bob Wilsonb6fc1fb2009-03-01 01:13:55 +00003162 bool HasAnyUndefs;
Bob Wilson8fd69972009-03-03 19:26:27 +00003163 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
3164 HasAnyUndefs) || SplatBitSize > 32)
3165 return SDValue();
Evan Cheng907a2d22009-02-25 22:49:59 +00003166
Bob Wilson8fd69972009-03-03 19:26:27 +00003167 unsigned SplatBits = APSplatBits.getZExtValue();
3168 unsigned SplatUndef = APSplatUndef.getZExtValue();
3169 unsigned SplatSize = SplatBitSize / 8;
Scott Michel91099d62009-02-17 22:15:04 +00003170
Bob Wilson8fd69972009-03-03 19:26:27 +00003171 // First, handle single instruction cases.
3172
3173 // All zeros?
3174 if (SplatBits == 0) {
3175 // Canonicalize all zero vectors to be v4i32.
3176 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3177 SDValue Z = DAG.getConstant(0, MVT::i32);
3178 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
3179 Op = DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Z);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003180 }
Bob Wilson8fd69972009-03-03 19:26:27 +00003181 return Op;
3182 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003183
Bob Wilson8fd69972009-03-03 19:26:27 +00003184 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3185 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3186 (32-SplatBitSize));
3187 if (SextVal >= -16 && SextVal <= 15)
3188 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michel91099d62009-02-17 22:15:04 +00003189
3190
Bob Wilson8fd69972009-03-03 19:26:27 +00003191 // Two instruction sequences.
Scott Michel91099d62009-02-17 22:15:04 +00003192
Bob Wilson8fd69972009-03-03 19:26:27 +00003193 // If this value is in the range [-32,30] and is even, use:
3194 // tmp = VSPLTI[bhw], result = add tmp, tmp
3195 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
3196 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
3197 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
3198 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3199 }
3200
3201 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3202 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3203 // for fneg/fabs.
3204 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3205 // Make -1 and vspltisw -1:
3206 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
3207
3208 // Make the VSLW intrinsic, computing 0x8000_0000.
3209 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3210 OnesV, DAG, dl);
3211
3212 // xor by OnesV to invert it.
3213 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
3214 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3215 }
3216
3217 // Check to see if this is a wide variety of vsplti*, binop self cases.
3218 static const signed char SplatCsts[] = {
3219 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
3220 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
3221 };
3222
3223 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
3224 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3225 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3226 int i = SplatCsts[idx];
3227
3228 // Figure out what shift amount will be used by altivec if shifted by i in
3229 // this splat size.
3230 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3231
3232 // vsplti + shl self.
3233 if (SextVal == (i << (int)TypeShiftAmt)) {
3234 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3235 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3236 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3237 Intrinsic::ppc_altivec_vslw
3238 };
3239 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesen913ba762009-02-06 01:31:28 +00003240 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003241 }
Scott Michel91099d62009-02-17 22:15:04 +00003242
Bob Wilson8fd69972009-03-03 19:26:27 +00003243 // vsplti + srl self.
3244 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
3245 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3246 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3247 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3248 Intrinsic::ppc_altivec_vsrw
3249 };
3250 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesen913ba762009-02-06 01:31:28 +00003251 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003252 }
3253
Bob Wilson8fd69972009-03-03 19:26:27 +00003254 // vsplti + sra self.
3255 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
3256 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3257 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3258 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3259 Intrinsic::ppc_altivec_vsraw
3260 };
3261 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3262 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003263 }
Scott Michel91099d62009-02-17 22:15:04 +00003264
Bob Wilson8fd69972009-03-03 19:26:27 +00003265 // vsplti + rol self.
3266 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3267 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
3268 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3269 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3270 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3271 Intrinsic::ppc_altivec_vrlw
3272 };
3273 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3274 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3275 }
Scott Michel91099d62009-02-17 22:15:04 +00003276
Bob Wilson8fd69972009-03-03 19:26:27 +00003277 // t = vsplti c, result = vsldoi t, t, 1
3278 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
3279 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
3280 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003281 }
Bob Wilson8fd69972009-03-03 19:26:27 +00003282 // t = vsplti c, result = vsldoi t, t, 2
3283 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
3284 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
3285 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003286 }
Bob Wilson8fd69972009-03-03 19:26:27 +00003287 // t = vsplti c, result = vsldoi t, t, 3
3288 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
3289 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
3290 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
3291 }
3292 }
3293
3294 // Three instruction sequences.
3295
3296 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3297 if (SextVal >= 0 && SextVal <= 31) {
3298 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
3299 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
3300 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
3301 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
3302 }
3303 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3304 if (SextVal >= -31 && SextVal <= 0) {
3305 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
3306 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
3307 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
3308 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003309 }
Scott Michel91099d62009-02-17 22:15:04 +00003310
Dan Gohman8181bd12008-07-27 21:46:04 +00003311 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003312}
3313
3314/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3315/// the specified operations to build the shuffle.
Dan Gohman8181bd12008-07-27 21:46:04 +00003316static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michel91099d62009-02-17 22:15:04 +00003317 SDValue RHS, SelectionDAG &DAG,
Dale Johannesen913ba762009-02-06 01:31:28 +00003318 DebugLoc dl) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003319 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling2c394b62008-09-17 00:30:57 +00003320 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003321 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michel91099d62009-02-17 22:15:04 +00003322
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003323 enum {
3324 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3325 OP_VMRGHW,
3326 OP_VMRGLW,
3327 OP_VSPLTISW0,
3328 OP_VSPLTISW1,
3329 OP_VSPLTISW2,
3330 OP_VSPLTISW3,
3331 OP_VSLDOI4,
3332 OP_VSLDOI8,
3333 OP_VSLDOI12
3334 };
Scott Michel91099d62009-02-17 22:15:04 +00003335
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003336 if (OpNum == OP_COPY) {
3337 if (LHSID == (1*9+2)*9+3) return LHS;
3338 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3339 return RHS;
3340 }
Scott Michel91099d62009-02-17 22:15:04 +00003341
Dan Gohman8181bd12008-07-27 21:46:04 +00003342 SDValue OpLHS, OpRHS;
Dale Johannesen913ba762009-02-06 01:31:28 +00003343 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3344 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michel91099d62009-02-17 22:15:04 +00003345
Nate Begeman543d2142009-04-27 18:41:29 +00003346 int ShufIdxs[16];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003347 switch (OpNum) {
3348 default: assert(0 && "Unknown i32 permute!");
3349 case OP_VMRGHW:
3350 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3351 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3352 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3353 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3354 break;
3355 case OP_VMRGLW:
3356 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3357 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3358 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3359 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3360 break;
3361 case OP_VSPLTISW0:
3362 for (unsigned i = 0; i != 16; ++i)
3363 ShufIdxs[i] = (i&3)+0;
3364 break;
3365 case OP_VSPLTISW1:
3366 for (unsigned i = 0; i != 16; ++i)
3367 ShufIdxs[i] = (i&3)+4;
3368 break;
3369 case OP_VSPLTISW2:
3370 for (unsigned i = 0; i != 16; ++i)
3371 ShufIdxs[i] = (i&3)+8;
3372 break;
3373 case OP_VSPLTISW3:
3374 for (unsigned i = 0; i != 16; ++i)
3375 ShufIdxs[i] = (i&3)+12;
3376 break;
3377 case OP_VSLDOI4:
Dale Johannesen913ba762009-02-06 01:31:28 +00003378 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003379 case OP_VSLDOI8:
Dale Johannesen913ba762009-02-06 01:31:28 +00003380 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003381 case OP_VSLDOI12:
Dale Johannesen913ba762009-02-06 01:31:28 +00003382 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003383 }
Nate Begeman543d2142009-04-27 18:41:29 +00003384 MVT VT = OpLHS.getValueType();
3385 OpLHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpLHS);
3386 OpRHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpRHS);
3387 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
3388 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003389}
3390
3391/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
3392/// is a shuffle we can handle in a single instruction, return it. Otherwise,
3393/// return the code it can be lowered into. Worst case, it can always be
3394/// lowered into a vperm.
Scott Michel91099d62009-02-17 22:15:04 +00003395SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Nate Begeman543d2142009-04-27 18:41:29 +00003396 SelectionDAG &DAG) {
Dale Johannesen913ba762009-02-06 01:31:28 +00003397 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00003398 SDValue V1 = Op.getOperand(0);
3399 SDValue V2 = Op.getOperand(1);
Nate Begeman543d2142009-04-27 18:41:29 +00003400 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
3401 MVT VT = Op.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00003402
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003403 // Cases that are handled by instructions that take permute immediates
3404 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
3405 // selected by the instruction selector.
3406 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman543d2142009-04-27 18:41:29 +00003407 if (PPC::isSplatShuffleMask(SVOp, 1) ||
3408 PPC::isSplatShuffleMask(SVOp, 2) ||
3409 PPC::isSplatShuffleMask(SVOp, 4) ||
3410 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
3411 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
3412 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
3413 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
3414 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
3415 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
3416 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
3417 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
3418 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003419 return Op;
3420 }
3421 }
Scott Michel91099d62009-02-17 22:15:04 +00003422
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003423 // Altivec has a variety of "shuffle immediates" that take two vector inputs
3424 // and produce a fixed permutation. If any of these match, do not lower to
3425 // VPERM.
Nate Begeman543d2142009-04-27 18:41:29 +00003426 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
3427 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
3428 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
3429 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
3430 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
3431 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
3432 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
3433 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
3434 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003435 return Op;
Scott Michel91099d62009-02-17 22:15:04 +00003436
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003437 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
3438 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman543d2142009-04-27 18:41:29 +00003439 SmallVector<int, 16> PermMask;
3440 SVOp->getMask(PermMask);
3441
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003442 unsigned PFIndexes[4];
3443 bool isFourElementShuffle = true;
3444 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
3445 unsigned EltNo = 8; // Start out undef.
3446 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman543d2142009-04-27 18:41:29 +00003447 if (PermMask[i*4+j] < 0)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003448 continue; // Undef, ignore it.
Scott Michel91099d62009-02-17 22:15:04 +00003449
Nate Begeman543d2142009-04-27 18:41:29 +00003450 unsigned ByteSource = PermMask[i*4+j];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003451 if ((ByteSource & 3) != j) {
3452 isFourElementShuffle = false;
3453 break;
3454 }
Scott Michel91099d62009-02-17 22:15:04 +00003455
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003456 if (EltNo == 8) {
3457 EltNo = ByteSource/4;
3458 } else if (EltNo != ByteSource/4) {
3459 isFourElementShuffle = false;
3460 break;
3461 }
3462 }
3463 PFIndexes[i] = EltNo;
3464 }
Scott Michel91099d62009-02-17 22:15:04 +00003465
3466 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003467 // perfect shuffle vector to determine if it is cost effective to do this as
3468 // discrete instructions, or whether we should use a vperm.
3469 if (isFourElementShuffle) {
3470 // Compute the index in the perfect shuffle table.
Scott Michel91099d62009-02-17 22:15:04 +00003471 unsigned PFTableIndex =
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003472 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michel91099d62009-02-17 22:15:04 +00003473
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003474 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3475 unsigned Cost = (PFEntry >> 30);
Scott Michel91099d62009-02-17 22:15:04 +00003476
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003477 // Determining when to avoid vperm is tricky. Many things affect the cost
3478 // of vperm, particularly how many times the perm mask needs to be computed.
3479 // For example, if the perm mask can be hoisted out of a loop or is already
3480 // used (perhaps because there are multiple permutes with the same shuffle
3481 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
3482 // the loop requires an extra register.
3483 //
3484 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michel91099d62009-02-17 22:15:04 +00003485 // generated in 3 or fewer operations. When we have loop information
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003486 // available, if this block is within a loop, we should avoid using vperm
3487 // for 3-operation perms and use a constant pool load instead.
Scott Michel91099d62009-02-17 22:15:04 +00003488 if (Cost < 3)
Dale Johannesen913ba762009-02-06 01:31:28 +00003489 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003490 }
Scott Michel91099d62009-02-17 22:15:04 +00003491
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003492 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
3493 // vector that will get spilled to the constant pool.
3494 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel91099d62009-02-17 22:15:04 +00003495
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003496 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
3497 // that it is in input element units, not in bytes. Convert now.
Duncan Sands92c43912008-06-06 12:08:01 +00003498 MVT EltVT = V1.getValueType().getVectorElementType();
3499 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel91099d62009-02-17 22:15:04 +00003500
Dan Gohman8181bd12008-07-27 21:46:04 +00003501 SmallVector<SDValue, 16> ResultMask;
Nate Begeman543d2142009-04-27 18:41:29 +00003502 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
3503 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michel91099d62009-02-17 22:15:04 +00003504
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003505 for (unsigned j = 0; j != BytesPerElement; ++j)
3506 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Eli Friedmanb0a47802009-05-24 02:03:36 +00003507 MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003508 }
Scott Michel91099d62009-02-17 22:15:04 +00003509
Evan Cheng907a2d22009-02-25 22:49:59 +00003510 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
3511 &ResultMask[0], ResultMask.size());
Dale Johannesen913ba762009-02-06 01:31:28 +00003512 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003513}
3514
3515/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
3516/// altivec comparison. If it is, return true and fill in Opc/isDot with
3517/// information about the intrinsic.
Dan Gohman8181bd12008-07-27 21:46:04 +00003518static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003519 bool &isDot) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003520 unsigned IntrinsicID =
3521 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003522 CompareOpc = -1;
3523 isDot = false;
3524 switch (IntrinsicID) {
3525 default: return false;
3526 // Comparison predicates.
3527 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
3528 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
3529 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
3530 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
3531 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
3532 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
3533 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
3534 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
3535 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
3536 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
3537 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
3538 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
3539 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michel91099d62009-02-17 22:15:04 +00003540
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003541 // Normal Comparisons.
3542 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
3543 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
3544 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
3545 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
3546 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
3547 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
3548 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
3549 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
3550 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
3551 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
3552 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
3553 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
3554 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
3555 }
3556 return true;
3557}
3558
3559/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
3560/// lower, do it, otherwise return null.
Scott Michel91099d62009-02-17 22:15:04 +00003561SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dale Johannesen8be83a72008-03-04 23:17:14 +00003562 SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003563 // If this is a lowered altivec predicate compare, CompareOpc is set to the
3564 // opcode number of the comparison.
Dale Johannesen8a423f72009-02-05 22:07:54 +00003565 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003566 int CompareOpc;
3567 bool isDot;
3568 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman8181bd12008-07-27 21:46:04 +00003569 return SDValue(); // Don't custom lower most intrinsics.
Scott Michel91099d62009-02-17 22:15:04 +00003570
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003571 // If this is a non-dot comparison, make the VCMP node and we are done.
3572 if (!isDot) {
Dale Johannesen8a423f72009-02-05 22:07:54 +00003573 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003574 Op.getOperand(1), Op.getOperand(2),
3575 DAG.getConstant(CompareOpc, MVT::i32));
Dale Johannesen8a423f72009-02-05 22:07:54 +00003576 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Tmp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003577 }
Scott Michel91099d62009-02-17 22:15:04 +00003578
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003579 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman8181bd12008-07-27 21:46:04 +00003580 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003581 Op.getOperand(2), // LHS
3582 Op.getOperand(3), // RHS
3583 DAG.getConstant(CompareOpc, MVT::i32)
3584 };
Duncan Sands92c43912008-06-06 12:08:01 +00003585 std::vector<MVT> VTs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003586 VTs.push_back(Op.getOperand(2).getValueType());
3587 VTs.push_back(MVT::Flag);
Dale Johannesen8a423f72009-02-05 22:07:54 +00003588 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michel91099d62009-02-17 22:15:04 +00003589
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003590 // Now that we have the comparison, emit a copy from the CR to a GPR.
3591 // This is flagged to the above dot comparison.
Dale Johannesen8a423f72009-02-05 22:07:54 +00003592 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003593 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michel91099d62009-02-17 22:15:04 +00003594 CompNode.getValue(1));
3595
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003596 // Unpack the result based on how the target uses it.
3597 unsigned BitNo; // Bit # of CR6.
3598 bool InvertBit; // Invert result?
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003599 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003600 default: // Can't happen, don't crash on invalid number though.
3601 case 0: // Return the value of the EQ bit of CR6.
3602 BitNo = 0; InvertBit = false;
3603 break;
3604 case 1: // Return the inverted value of the EQ bit of CR6.
3605 BitNo = 0; InvertBit = true;
3606 break;
3607 case 2: // Return the value of the LT bit of CR6.
3608 BitNo = 2; InvertBit = false;
3609 break;
3610 case 3: // Return the inverted value of the LT bit of CR6.
3611 BitNo = 2; InvertBit = true;
3612 break;
3613 }
Scott Michel91099d62009-02-17 22:15:04 +00003614
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003615 // Shift the bit into the low position.
Dale Johannesen8a423f72009-02-05 22:07:54 +00003616 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003617 DAG.getConstant(8-(3-BitNo), MVT::i32));
3618 // Isolate the bit.
Dale Johannesen8a423f72009-02-05 22:07:54 +00003619 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003620 DAG.getConstant(1, MVT::i32));
Scott Michel91099d62009-02-17 22:15:04 +00003621
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003622 // If we are supposed to, toggle the bit.
3623 if (InvertBit)
Dale Johannesen8a423f72009-02-05 22:07:54 +00003624 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003625 DAG.getConstant(1, MVT::i32));
3626 return Flags;
3627}
3628
Scott Michel91099d62009-02-17 22:15:04 +00003629SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dale Johannesen8be83a72008-03-04 23:17:14 +00003630 SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003631 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003632 // Create a stack slot that is 16-byte aligned.
3633 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3634 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Duncan Sands92c43912008-06-06 12:08:01 +00003635 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman8181bd12008-07-27 21:46:04 +00003636 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michel91099d62009-02-17 22:15:04 +00003637
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003638 // Store the input value into Value#0 of the stack slot.
Dale Johannesenea996922009-02-04 20:06:27 +00003639 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003640 Op.getOperand(0), FIdx, NULL, 0);
3641 // Load it out.
Dale Johannesenea996922009-02-04 20:06:27 +00003642 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003643}
3644
Dan Gohman8181bd12008-07-27 21:46:04 +00003645SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen913ba762009-02-06 01:31:28 +00003646 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003647 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003648 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michel91099d62009-02-17 22:15:04 +00003649
Dale Johannesen913ba762009-02-06 01:31:28 +00003650 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
3651 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michel91099d62009-02-17 22:15:04 +00003652
Dan Gohman8181bd12008-07-27 21:46:04 +00003653 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesen913ba762009-02-06 01:31:28 +00003654 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michel91099d62009-02-17 22:15:04 +00003655
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003656 // Shrinkify inputs to v8i16.
Dale Johannesen913ba762009-02-06 01:31:28 +00003657 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, LHS);
3658 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHS);
3659 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHSSwap);
Scott Michel91099d62009-02-17 22:15:04 +00003660
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003661 // Low parts multiplied together, generating 32-bit results (we ignore the
3662 // top parts).
Dan Gohman8181bd12008-07-27 21:46:04 +00003663 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Dale Johannesen913ba762009-02-06 01:31:28 +00003664 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michel91099d62009-02-17 22:15:04 +00003665
Dan Gohman8181bd12008-07-27 21:46:04 +00003666 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Dale Johannesen913ba762009-02-06 01:31:28 +00003667 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003668 // Shift the high parts up 16 bits.
Scott Michel91099d62009-02-17 22:15:04 +00003669 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesen913ba762009-02-06 01:31:28 +00003670 Neg16, DAG, dl);
3671 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003672 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003673 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michel91099d62009-02-17 22:15:04 +00003674
Dale Johannesen913ba762009-02-06 01:31:28 +00003675 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003676
3677 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesen913ba762009-02-06 01:31:28 +00003678 LHS, RHS, Zero, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003679 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003680 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michel91099d62009-02-17 22:15:04 +00003681
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003682 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman8181bd12008-07-27 21:46:04 +00003683 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Dale Johannesen913ba762009-02-06 01:31:28 +00003684 LHS, RHS, DAG, dl, MVT::v8i16);
3685 EvenParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, EvenParts);
Scott Michel91099d62009-02-17 22:15:04 +00003686
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003687 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman8181bd12008-07-27 21:46:04 +00003688 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Dale Johannesen913ba762009-02-06 01:31:28 +00003689 LHS, RHS, DAG, dl, MVT::v8i16);
3690 OddParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OddParts);
Scott Michel91099d62009-02-17 22:15:04 +00003691
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003692 // Merge the results together.
Nate Begeman543d2142009-04-27 18:41:29 +00003693 int Ops[16];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003694 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003695 Ops[i*2 ] = 2*i+1;
3696 Ops[i*2+1] = 2*i+1+16;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003697 }
Nate Begeman543d2142009-04-27 18:41:29 +00003698 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003699 } else {
3700 assert(0 && "Unknown mul to lower!");
3701 abort();
3702 }
3703}
3704
3705/// LowerOperation - Provide custom lowering hooks for some operations.
3706///
Dan Gohman8181bd12008-07-27 21:46:04 +00003707SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003708 switch (Op.getOpcode()) {
Scott Michel91099d62009-02-17 22:15:04 +00003709 default: assert(0 && "Wasn't expecting to be able to lower this!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003710 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3711 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
3712 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
3713 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
3714 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling2c394b62008-09-17 00:30:57 +00003715 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Scott Michel91099d62009-02-17 22:15:04 +00003716 case ISD::VASTART:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003717 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3718 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
Scott Michel91099d62009-02-17 22:15:04 +00003719
3720 case ISD::VAARG:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003721 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3722 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3723
3724 case ISD::FORMAL_ARGUMENTS:
Scott Michel91099d62009-02-17 22:15:04 +00003725 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003726 VarArgsStackOffset, VarArgsNumGPR,
3727 VarArgsNumFPR, PPCSubTarget);
3728
Dan Gohman9f153572008-03-19 21:39:28 +00003729 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget,
3730 getTargetMachine());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003731 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
3732 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
3733 case ISD::DYNAMIC_STACKALLOC:
3734 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng4df1f9d2008-04-19 01:30:48 +00003735
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003736 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesend87cf082009-06-04 20:53:52 +00003737 case ISD::FP_TO_UINT:
3738 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen8a423f72009-02-05 22:07:54 +00003739 Op.getDebugLoc());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003740 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman819574c2008-01-31 00:41:03 +00003741 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003742
3743 // Lower 64-bit shifts.
3744 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3745 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3746 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
3747
3748 // Vector-related lowering.
3749 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3750 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3751 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3752 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
3753 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michel91099d62009-02-17 22:15:04 +00003754
Chris Lattnerf8b93372007-12-08 06:59:59 +00003755 // Frame & Return address.
3756 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003757 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
3758 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003759 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003760}
3761
Duncan Sands7d9834b2008-12-01 11:39:25 +00003762void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
3763 SmallVectorImpl<SDValue>&Results,
3764 SelectionDAG &DAG) {
Dale Johannesen8a423f72009-02-05 22:07:54 +00003765 DebugLoc dl = N->getDebugLoc();
Chris Lattner28771092007-11-28 18:44:47 +00003766 switch (N->getOpcode()) {
Duncan Sandsff258b12008-10-28 15:00:32 +00003767 default:
Duncan Sands7d9834b2008-12-01 11:39:25 +00003768 assert(false && "Do not know how to custom type legalize this operation!");
3769 return;
3770 case ISD::FP_ROUND_INREG: {
3771 assert(N->getValueType(0) == MVT::ppcf128);
3772 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michel91099d62009-02-17 22:15:04 +00003773 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesen8a423f72009-02-05 22:07:54 +00003774 MVT::f64, N->getOperand(0),
Duncan Sands7d9834b2008-12-01 11:39:25 +00003775 DAG.getIntPtrConstant(0));
Dale Johannesen8a423f72009-02-05 22:07:54 +00003776 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
3777 MVT::f64, N->getOperand(0),
Duncan Sands7d9834b2008-12-01 11:39:25 +00003778 DAG.getIntPtrConstant(1));
3779
3780 // This sequence changes FPSCR to do round-to-zero, adds the two halves
3781 // of the long double, and puts FPSCR back the way it was. We do not
3782 // actually model FPSCR.
3783 std::vector<MVT> NodeTys;
3784 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
3785
3786 NodeTys.push_back(MVT::f64); // Return register
3787 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
Dale Johannesen8a423f72009-02-05 22:07:54 +00003788 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands7d9834b2008-12-01 11:39:25 +00003789 MFFSreg = Result.getValue(0);
3790 InFlag = Result.getValue(1);
3791
3792 NodeTys.clear();
3793 NodeTys.push_back(MVT::Flag); // Returns a flag
3794 Ops[0] = DAG.getConstant(31, MVT::i32);
3795 Ops[1] = InFlag;
Dale Johannesen8a423f72009-02-05 22:07:54 +00003796 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands7d9834b2008-12-01 11:39:25 +00003797 InFlag = Result.getValue(0);
3798
3799 NodeTys.clear();
3800 NodeTys.push_back(MVT::Flag); // Returns a flag
3801 Ops[0] = DAG.getConstant(30, MVT::i32);
3802 Ops[1] = InFlag;
Dale Johannesen8a423f72009-02-05 22:07:54 +00003803 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands7d9834b2008-12-01 11:39:25 +00003804 InFlag = Result.getValue(0);
3805
3806 NodeTys.clear();
3807 NodeTys.push_back(MVT::f64); // result of add
3808 NodeTys.push_back(MVT::Flag); // Returns a flag
3809 Ops[0] = Lo;
3810 Ops[1] = Hi;
3811 Ops[2] = InFlag;
Dale Johannesen8a423f72009-02-05 22:07:54 +00003812 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands7d9834b2008-12-01 11:39:25 +00003813 FPreg = Result.getValue(0);
3814 InFlag = Result.getValue(1);
3815
3816 NodeTys.clear();
3817 NodeTys.push_back(MVT::f64);
3818 Ops[0] = DAG.getConstant(1, MVT::i32);
3819 Ops[1] = MFFSreg;
3820 Ops[2] = FPreg;
3821 Ops[3] = InFlag;
Dale Johannesen8a423f72009-02-05 22:07:54 +00003822 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands7d9834b2008-12-01 11:39:25 +00003823 FPreg = Result.getValue(0);
3824
3825 // We know the low half is about to be thrown away, so just use something
3826 // convenient.
Scott Michel91099d62009-02-17 22:15:04 +00003827 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen8a423f72009-02-05 22:07:54 +00003828 FPreg, FPreg));
Duncan Sands7d9834b2008-12-01 11:39:25 +00003829 return;
Duncan Sands62353c62008-07-19 16:26:02 +00003830 }
Duncan Sands7d9834b2008-12-01 11:39:25 +00003831 case ISD::FP_TO_SINT:
Dale Johannesend87cf082009-06-04 20:53:52 +00003832 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands7d9834b2008-12-01 11:39:25 +00003833 return;
Chris Lattner28771092007-11-28 18:44:47 +00003834 }
3835}
3836
3837
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003838//===----------------------------------------------------------------------===//
3839// Other Lowering Code
3840//===----------------------------------------------------------------------===//
3841
3842MachineBasicBlock *
Dale Johannesene91a2d62008-08-25 22:34:37 +00003843PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman96d60922009-02-07 16:15:20 +00003844 bool is64bit, unsigned BinOpcode) const {
Dale Johannesena2bc73c2008-08-29 18:29:46 +00003845 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesene91a2d62008-08-25 22:34:37 +00003846 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3847
3848 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3849 MachineFunction *F = BB->getParent();
3850 MachineFunction::iterator It = BB;
3851 ++It;
3852
3853 unsigned dest = MI->getOperand(0).getReg();
3854 unsigned ptrA = MI->getOperand(1).getReg();
3855 unsigned ptrB = MI->getOperand(2).getReg();
3856 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00003857 DebugLoc dl = MI->getDebugLoc();
Dale Johannesene91a2d62008-08-25 22:34:37 +00003858
3859 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3860 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3861 F->insert(It, loopMBB);
3862 F->insert(It, exitMBB);
3863 exitMBB->transferSuccessors(BB);
3864
3865 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesena2bc73c2008-08-29 18:29:46 +00003866 unsigned TmpReg = (!BinOpcode) ? incr :
3867 RegInfo.createVirtualRegister(
Dale Johannesen9e7b9692008-09-02 20:30:23 +00003868 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
3869 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesene91a2d62008-08-25 22:34:37 +00003870
3871 // thisMBB:
3872 // ...
3873 // fallthrough --> loopMBB
3874 BB->addSuccessor(loopMBB);
3875
3876 // loopMBB:
3877 // l[wd]arx dest, ptr
3878 // add r0, dest, incr
3879 // st[wd]cx. r0, ptr
3880 // bne- loopMBB
3881 // fallthrough --> exitMBB
3882 BB = loopMBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00003883 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesene91a2d62008-08-25 22:34:37 +00003884 .addReg(ptrA).addReg(ptrB);
Dale Johannesena2bc73c2008-08-29 18:29:46 +00003885 if (BinOpcode)
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00003886 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
3887 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesene91a2d62008-08-25 22:34:37 +00003888 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00003889 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michel91099d62009-02-17 22:15:04 +00003890 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesene91a2d62008-08-25 22:34:37 +00003891 BB->addSuccessor(loopMBB);
3892 BB->addSuccessor(exitMBB);
3893
3894 // exitMBB:
3895 // ...
3896 BB = exitMBB;
3897 return BB;
3898}
3899
3900MachineBasicBlock *
Scott Michel91099d62009-02-17 22:15:04 +00003901PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97ed14a2008-08-28 17:53:09 +00003902 MachineBasicBlock *BB,
3903 bool is8bit, // operation
Dan Gohman96d60922009-02-07 16:15:20 +00003904 unsigned BinOpcode) const {
Dale Johannesena2bc73c2008-08-29 18:29:46 +00003905 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97ed14a2008-08-28 17:53:09 +00003906 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3907 // In 64 bit mode we have to use 64 bits for addresses, even though the
3908 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
3909 // registers without caring whether they're 32 or 64, but here we're
3910 // doing actual arithmetic on the addresses.
3911 bool is64bit = PPCSubTarget.isPPC64();
3912
3913 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3914 MachineFunction *F = BB->getParent();
3915 MachineFunction::iterator It = BB;
3916 ++It;
3917
3918 unsigned dest = MI->getOperand(0).getReg();
3919 unsigned ptrA = MI->getOperand(1).getReg();
3920 unsigned ptrB = MI->getOperand(2).getReg();
3921 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00003922 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97ed14a2008-08-28 17:53:09 +00003923
3924 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3925 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3926 F->insert(It, loopMBB);
3927 F->insert(It, exitMBB);
3928 exitMBB->transferSuccessors(BB);
3929
3930 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michel91099d62009-02-17 22:15:04 +00003931 const TargetRegisterClass *RC =
Dale Johannesen9e7b9692008-09-02 20:30:23 +00003932 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
3933 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97ed14a2008-08-28 17:53:09 +00003934 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
3935 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
3936 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
3937 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
3938 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
3939 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
3940 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
3941 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
3942 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
3943 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesena2bc73c2008-08-29 18:29:46 +00003944 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00003945 unsigned Ptr1Reg;
Dale Johannesena2bc73c2008-08-29 18:29:46 +00003946 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00003947
3948 // thisMBB:
3949 // ...
3950 // fallthrough --> loopMBB
3951 BB->addSuccessor(loopMBB);
3952
3953 // The 4-byte load must be aligned, while a char or short may be
3954 // anywhere in the word. Hence all this nasty bookkeeping code.
3955 // add ptr1, ptrA, ptrB [copy if ptrA==0]
3956 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesen9e7b9692008-09-02 20:30:23 +00003957 // xori shift, shift1, 24 [16]
Dale Johannesen97ed14a2008-08-28 17:53:09 +00003958 // rlwinm ptr, ptr1, 0, 0, 29
3959 // slw incr2, incr, shift
3960 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
3961 // slw mask, mask2, shift
3962 // loopMBB:
Dale Johannesen99b74922008-08-30 00:08:53 +00003963 // lwarx tmpDest, ptr
Dale Johannesena2bc73c2008-08-29 18:29:46 +00003964 // add tmp, tmpDest, incr2
3965 // andc tmp2, tmpDest, mask
Dale Johannesen97ed14a2008-08-28 17:53:09 +00003966 // and tmp3, tmp, mask
3967 // or tmp4, tmp3, tmp2
Dale Johannesen99b74922008-08-30 00:08:53 +00003968 // stwcx. tmp4, ptr
Dale Johannesen97ed14a2008-08-28 17:53:09 +00003969 // bne- loopMBB
3970 // fallthrough --> exitMBB
Dale Johannesena2bc73c2008-08-29 18:29:46 +00003971 // srw dest, tmpDest, shift
Dale Johannesen97ed14a2008-08-28 17:53:09 +00003972
3973 if (ptrA!=PPC::R0) {
3974 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00003975 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00003976 .addReg(ptrA).addReg(ptrB);
3977 } else {
3978 Ptr1Reg = ptrB;
3979 }
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00003980 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00003981 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00003982 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00003983 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
3984 if (is64bit)
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00003985 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00003986 .addReg(Ptr1Reg).addImm(0).addImm(61);
3987 else
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00003988 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00003989 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00003990 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00003991 .addReg(incr).addReg(ShiftReg);
3992 if (is8bit)
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00003993 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00003994 else {
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00003995 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
3996 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00003997 }
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00003998 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00003999 .addReg(Mask2Reg).addReg(ShiftReg);
4000
4001 BB = loopMBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004002 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004003 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004004 if (BinOpcode)
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004005 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004006 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004007 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004008 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004009 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004010 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004011 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004012 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004013 BuildMI(BB, dl, TII->get(PPC::STWCX))
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004014 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004015 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michel91099d62009-02-17 22:15:04 +00004016 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004017 BB->addSuccessor(loopMBB);
4018 BB->addSuccessor(exitMBB);
4019
4020 // exitMBB:
4021 // ...
4022 BB = exitMBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004023 BuildMI(BB, dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004024 return BB;
4025}
4026
4027MachineBasicBlock *
Evan Chenge637db12008-01-30 18:18:23 +00004028PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman96d60922009-02-07 16:15:20 +00004029 MachineBasicBlock *BB) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004030 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Chengaf964df2008-07-12 02:23:19 +00004031
4032 // To "insert" these instructions we actually have to insert their
4033 // control-flow patterns.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004034 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00004035 MachineFunction::iterator It = BB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004036 ++It;
Evan Chengaf964df2008-07-12 02:23:19 +00004037
Dan Gohman221a4372008-07-07 23:14:23 +00004038 MachineFunction *F = BB->getParent();
Evan Chengaf964df2008-07-12 02:23:19 +00004039
4040 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4041 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4042 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4043 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4044 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4045
4046 // The incoming instruction knows the destination vreg to set, the
4047 // condition code register to branch on, the true/false values to
4048 // select between, and a branch opcode to use.
4049
4050 // thisMBB:
4051 // ...
4052 // TrueVal = ...
4053 // cmpTY ccX, r1, r2
4054 // bCC copy1MBB
4055 // fallthrough --> copy0MBB
4056 MachineBasicBlock *thisMBB = BB;
4057 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4058 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4059 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004060 DebugLoc dl = MI->getDebugLoc();
4061 BuildMI(BB, dl, TII->get(PPC::BCC))
Evan Chengaf964df2008-07-12 02:23:19 +00004062 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4063 F->insert(It, copy0MBB);
4064 F->insert(It, sinkMBB);
4065 // Update machine-CFG edges by transferring all successors of the current
4066 // block to the new block which will contain the Phi node for the select.
4067 sinkMBB->transferSuccessors(BB);
4068 // Next, add the true and fallthrough blocks as its successors.
4069 BB->addSuccessor(copy0MBB);
4070 BB->addSuccessor(sinkMBB);
Scott Michel91099d62009-02-17 22:15:04 +00004071
Evan Chengaf964df2008-07-12 02:23:19 +00004072 // copy0MBB:
4073 // %FalseValue = ...
4074 // # fallthrough to sinkMBB
4075 BB = copy0MBB;
Scott Michel91099d62009-02-17 22:15:04 +00004076
Evan Chengaf964df2008-07-12 02:23:19 +00004077 // Update machine-CFG edges
4078 BB->addSuccessor(sinkMBB);
Scott Michel91099d62009-02-17 22:15:04 +00004079
Evan Chengaf964df2008-07-12 02:23:19 +00004080 // sinkMBB:
4081 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4082 // ...
4083 BB = sinkMBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004084 BuildMI(BB, dl, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Chengaf964df2008-07-12 02:23:19 +00004085 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4086 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4087 }
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004088 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4089 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4090 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4091 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004092 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4093 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4094 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4095 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004096
4097 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4098 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4099 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4100 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004101 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4102 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4103 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4104 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004105
4106 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4107 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4108 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4109 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004110 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4111 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4112 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4113 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004114
4115 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4116 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4117 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4118 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004119 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4120 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4121 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4122 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004123
4124 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen4fa74422008-09-11 02:15:03 +00004125 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004126 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen4fa74422008-09-11 02:15:03 +00004127 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004128 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen4fa74422008-09-11 02:15:03 +00004129 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004130 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen4fa74422008-09-11 02:15:03 +00004131 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004132
4133 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4134 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4135 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4136 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004137 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4138 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4139 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4140 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004141
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004142 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4143 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4144 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4145 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4146 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4147 BB = EmitAtomicBinary(MI, BB, false, 0);
4148 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4149 BB = EmitAtomicBinary(MI, BB, true, 0);
4150
Evan Chengaf964df2008-07-12 02:23:19 +00004151 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4152 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4153 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4154
4155 unsigned dest = MI->getOperand(0).getReg();
4156 unsigned ptrA = MI->getOperand(1).getReg();
4157 unsigned ptrB = MI->getOperand(2).getReg();
4158 unsigned oldval = MI->getOperand(3).getReg();
4159 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004160 DebugLoc dl = MI->getDebugLoc();
Evan Chengaf964df2008-07-12 02:23:19 +00004161
Dale Johannesen85af4c92008-08-25 18:53:26 +00004162 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4163 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4164 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Chengaf964df2008-07-12 02:23:19 +00004165 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen85af4c92008-08-25 18:53:26 +00004166 F->insert(It, loop1MBB);
4167 F->insert(It, loop2MBB);
4168 F->insert(It, midMBB);
Evan Chengaf964df2008-07-12 02:23:19 +00004169 F->insert(It, exitMBB);
4170 exitMBB->transferSuccessors(BB);
4171
4172 // thisMBB:
4173 // ...
4174 // fallthrough --> loopMBB
Dale Johannesen85af4c92008-08-25 18:53:26 +00004175 BB->addSuccessor(loop1MBB);
Evan Chengaf964df2008-07-12 02:23:19 +00004176
Dale Johannesen85af4c92008-08-25 18:53:26 +00004177 // loop1MBB:
Evan Chengaf964df2008-07-12 02:23:19 +00004178 // l[wd]arx dest, ptr
Dale Johannesen85af4c92008-08-25 18:53:26 +00004179 // cmp[wd] dest, oldval
4180 // bne- midMBB
4181 // loop2MBB:
Evan Chengaf964df2008-07-12 02:23:19 +00004182 // st[wd]cx. newval, ptr
4183 // bne- loopMBB
Dale Johannesen85af4c92008-08-25 18:53:26 +00004184 // b exitBB
4185 // midMBB:
4186 // st[wd]cx. dest, ptr
4187 // exitBB:
4188 BB = loop1MBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004189 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Chengaf964df2008-07-12 02:23:19 +00004190 .addReg(ptrA).addReg(ptrB);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004191 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Chengaf964df2008-07-12 02:23:19 +00004192 .addReg(oldval).addReg(dest);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004193 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen85af4c92008-08-25 18:53:26 +00004194 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4195 BB->addSuccessor(loop2MBB);
4196 BB->addSuccessor(midMBB);
4197
4198 BB = loop2MBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004199 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Chengaf964df2008-07-12 02:23:19 +00004200 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004201 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen85af4c92008-08-25 18:53:26 +00004202 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004203 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen85af4c92008-08-25 18:53:26 +00004204 BB->addSuccessor(loop1MBB);
Evan Chengaf964df2008-07-12 02:23:19 +00004205 BB->addSuccessor(exitMBB);
Scott Michel91099d62009-02-17 22:15:04 +00004206
Dale Johannesen85af4c92008-08-25 18:53:26 +00004207 BB = midMBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004208 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen85af4c92008-08-25 18:53:26 +00004209 .addReg(dest).addReg(ptrA).addReg(ptrB);
4210 BB->addSuccessor(exitMBB);
4211
Evan Chengaf964df2008-07-12 02:23:19 +00004212 // exitMBB:
4213 // ...
4214 BB = exitMBB;
Dale Johannesen99b74922008-08-30 00:08:53 +00004215 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4216 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4217 // We must use 64-bit registers for addresses when targeting 64-bit,
4218 // since we're actually doing arithmetic on them. Other registers
4219 // can be 32-bit.
4220 bool is64bit = PPCSubTarget.isPPC64();
4221 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4222
4223 unsigned dest = MI->getOperand(0).getReg();
4224 unsigned ptrA = MI->getOperand(1).getReg();
4225 unsigned ptrB = MI->getOperand(2).getReg();
4226 unsigned oldval = MI->getOperand(3).getReg();
4227 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004228 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen99b74922008-08-30 00:08:53 +00004229
4230 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4231 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4232 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4233 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4234 F->insert(It, loop1MBB);
4235 F->insert(It, loop2MBB);
4236 F->insert(It, midMBB);
4237 F->insert(It, exitMBB);
4238 exitMBB->transferSuccessors(BB);
4239
4240 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michel91099d62009-02-17 22:15:04 +00004241 const TargetRegisterClass *RC =
Dale Johannesen9e7b9692008-09-02 20:30:23 +00004242 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4243 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen99b74922008-08-30 00:08:53 +00004244 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4245 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4246 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4247 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4248 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4249 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4250 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4251 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4252 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4253 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4254 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4255 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4256 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4257 unsigned Ptr1Reg;
4258 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4259 // thisMBB:
4260 // ...
4261 // fallthrough --> loopMBB
4262 BB->addSuccessor(loop1MBB);
4263
4264 // The 4-byte load must be aligned, while a char or short may be
4265 // anywhere in the word. Hence all this nasty bookkeeping code.
4266 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4267 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesen9e7b9692008-09-02 20:30:23 +00004268 // xori shift, shift1, 24 [16]
Dale Johannesen99b74922008-08-30 00:08:53 +00004269 // rlwinm ptr, ptr1, 0, 0, 29
4270 // slw newval2, newval, shift
4271 // slw oldval2, oldval,shift
4272 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4273 // slw mask, mask2, shift
4274 // and newval3, newval2, mask
4275 // and oldval3, oldval2, mask
4276 // loop1MBB:
4277 // lwarx tmpDest, ptr
4278 // and tmp, tmpDest, mask
4279 // cmpw tmp, oldval3
4280 // bne- midMBB
4281 // loop2MBB:
4282 // andc tmp2, tmpDest, mask
4283 // or tmp4, tmp2, newval3
4284 // stwcx. tmp4, ptr
4285 // bne- loop1MBB
4286 // b exitBB
4287 // midMBB:
4288 // stwcx. tmpDest, ptr
4289 // exitBB:
4290 // srw dest, tmpDest, shift
4291 if (ptrA!=PPC::R0) {
4292 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004293 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004294 .addReg(ptrA).addReg(ptrB);
4295 } else {
4296 Ptr1Reg = ptrB;
4297 }
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004298 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004299 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004300 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004301 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4302 if (is64bit)
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004303 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004304 .addReg(Ptr1Reg).addImm(0).addImm(61);
4305 else
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004306 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004307 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004308 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004309 .addReg(newval).addReg(ShiftReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004310 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004311 .addReg(oldval).addReg(ShiftReg);
4312 if (is8bit)
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004313 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen99b74922008-08-30 00:08:53 +00004314 else {
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004315 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4316 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
4317 .addReg(Mask3Reg).addImm(65535);
Dale Johannesen99b74922008-08-30 00:08:53 +00004318 }
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004319 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004320 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004321 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004322 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004323 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004324 .addReg(OldVal2Reg).addReg(MaskReg);
4325
4326 BB = loop1MBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004327 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004328 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004329 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
4330 .addReg(TmpDestReg).addReg(MaskReg);
4331 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesen99b74922008-08-30 00:08:53 +00004332 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004333 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen99b74922008-08-30 00:08:53 +00004334 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4335 BB->addSuccessor(loop2MBB);
4336 BB->addSuccessor(midMBB);
4337
4338 BB = loop2MBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004339 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
4340 .addReg(TmpDestReg).addReg(MaskReg);
4341 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
4342 .addReg(Tmp2Reg).addReg(NewVal3Reg);
4343 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004344 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004345 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen99b74922008-08-30 00:08:53 +00004346 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004347 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen99b74922008-08-30 00:08:53 +00004348 BB->addSuccessor(loop1MBB);
4349 BB->addSuccessor(exitMBB);
Scott Michel91099d62009-02-17 22:15:04 +00004350
Dale Johannesen99b74922008-08-30 00:08:53 +00004351 BB = midMBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004352 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004353 .addReg(PPC::R0).addReg(PtrReg);
4354 BB->addSuccessor(exitMBB);
4355
4356 // exitMBB:
4357 // ...
4358 BB = exitMBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004359 BuildMI(BB, dl, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
Dale Johannesen99b74922008-08-30 00:08:53 +00004360 } else {
Evan Chengaf964df2008-07-12 02:23:19 +00004361 assert(0 && "Unexpected instr type to insert");
4362 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004363
Dan Gohman221a4372008-07-07 23:14:23 +00004364 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004365 return BB;
4366}
4367
4368//===----------------------------------------------------------------------===//
4369// Target Optimization Hooks
4370//===----------------------------------------------------------------------===//
4371
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00004372SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
4373 DAGCombinerInfo &DCI) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004374 TargetMachine &TM = getTargetMachine();
4375 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen8a423f72009-02-05 22:07:54 +00004376 DebugLoc dl = N->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004377 switch (N->getOpcode()) {
4378 default: break;
4379 case PPCISD::SHL:
4380 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004381 if (C->getZExtValue() == 0) // 0 << V -> 0.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004382 return N->getOperand(0);
4383 }
4384 break;
4385 case PPCISD::SRL:
4386 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004387 if (C->getZExtValue() == 0) // 0 >>u V -> 0.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004388 return N->getOperand(0);
4389 }
4390 break;
4391 case PPCISD::SRA:
4392 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004393 if (C->getZExtValue() == 0 || // 0 >>s V -> 0.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004394 C->isAllOnesValue()) // -1 >>s V -> -1.
4395 return N->getOperand(0);
4396 }
4397 break;
Scott Michel91099d62009-02-17 22:15:04 +00004398
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004399 case ISD::SINT_TO_FP:
4400 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
4401 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
4402 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
4403 // We allow the src/dst to be either f32/f64, but the intermediate
4404 // type must be i64.
Dale Johannesencbc03512007-10-23 23:20:14 +00004405 if (N->getOperand(0).getValueType() == MVT::i64 &&
4406 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004407 SDValue Val = N->getOperand(0).getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004408 if (Val.getValueType() == MVT::f32) {
Dale Johannesen8a423f72009-02-05 22:07:54 +00004409 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greif1c80d112008-08-28 21:40:38 +00004410 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004411 }
Scott Michel91099d62009-02-17 22:15:04 +00004412
Dale Johannesen8a423f72009-02-05 22:07:54 +00004413 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greif1c80d112008-08-28 21:40:38 +00004414 DCI.AddToWorklist(Val.getNode());
Dale Johannesen8a423f72009-02-05 22:07:54 +00004415 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greif1c80d112008-08-28 21:40:38 +00004416 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004417 if (N->getValueType(0) == MVT::f32) {
Scott Michel91099d62009-02-17 22:15:04 +00004418 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner5872a362008-01-17 07:00:52 +00004419 DAG.getIntPtrConstant(0));
Gabor Greif1c80d112008-08-28 21:40:38 +00004420 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004421 }
4422 return Val;
4423 } else if (N->getOperand(0).getValueType() == MVT::i32) {
4424 // If the intermediate type is i32, we can avoid the load/store here
4425 // too.
4426 }
4427 }
4428 }
4429 break;
4430 case ISD::STORE:
4431 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
4432 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnerdf7a4ae2008-01-18 16:54:56 +00004433 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004434 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesencbc03512007-10-23 23:20:14 +00004435 N->getOperand(1).getValueType() == MVT::i32 &&
4436 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004437 SDValue Val = N->getOperand(1).getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004438 if (Val.getValueType() == MVT::f32) {
Dale Johannesen8a423f72009-02-05 22:07:54 +00004439 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greif1c80d112008-08-28 21:40:38 +00004440 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004441 }
Dale Johannesen8a423f72009-02-05 22:07:54 +00004442 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greif1c80d112008-08-28 21:40:38 +00004443 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004444
Dale Johannesen8a423f72009-02-05 22:07:54 +00004445 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004446 N->getOperand(2), N->getOperand(3));
Gabor Greif1c80d112008-08-28 21:40:38 +00004447 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004448 return Val;
4449 }
Scott Michel91099d62009-02-17 22:15:04 +00004450
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004451 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
4452 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greif1c80d112008-08-28 21:40:38 +00004453 N->getOperand(1).getNode()->hasOneUse() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004454 (N->getOperand(1).getValueType() == MVT::i32 ||
4455 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004456 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004457 // Do an any-extend to 32-bits if this is a half-word input.
4458 if (BSwapOp.getValueType() == MVT::i16)
Dale Johannesen8a423f72009-02-05 22:07:54 +00004459 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004460
Dale Johannesen8a423f72009-02-05 22:07:54 +00004461 return DAG.getNode(PPCISD::STBRX, dl, MVT::Other, N->getOperand(0),
4462 BSwapOp, N->getOperand(2), N->getOperand(3),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004463 DAG.getValueType(N->getOperand(1).getValueType()));
4464 }
4465 break;
4466 case ISD::BSWAP:
4467 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greif1c80d112008-08-28 21:40:38 +00004468 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004469 N->getOperand(0).hasOneUse() &&
4470 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004471 SDValue Load = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004472 LoadSDNode *LD = cast<LoadSDNode>(Load);
4473 // Create the byte-swapping load.
Duncan Sands92c43912008-06-06 12:08:01 +00004474 std::vector<MVT> VTs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004475 VTs.push_back(MVT::i32);
4476 VTs.push_back(MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004477 SDValue MO = DAG.getMemOperand(LD->getMemOperand());
4478 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004479 LD->getChain(), // Chain
4480 LD->getBasePtr(), // Ptr
Dan Gohman12a9c082008-02-06 22:27:42 +00004481 MO, // MemOperand
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004482 DAG.getValueType(N->getValueType(0)) // VT
4483 };
Dale Johannesen8a423f72009-02-05 22:07:54 +00004484 SDValue BSLoad = DAG.getNode(PPCISD::LBRX, dl, VTs, Ops, 4);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004485
Scott Michel91099d62009-02-17 22:15:04 +00004486 // If this is an i16 load, insert the truncate.
Dan Gohman8181bd12008-07-27 21:46:04 +00004487 SDValue ResVal = BSLoad;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004488 if (N->getValueType(0) == MVT::i16)
Dale Johannesen8a423f72009-02-05 22:07:54 +00004489 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michel91099d62009-02-17 22:15:04 +00004490
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004491 // First, combine the bswap away. This makes the value produced by the
4492 // load dead.
4493 DCI.CombineTo(N, ResVal);
4494
4495 // Next, combine the load away, we give it a bogus result value but a real
4496 // chain result. The result value is dead because the bswap is dead.
Gabor Greif1c80d112008-08-28 21:40:38 +00004497 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michel91099d62009-02-17 22:15:04 +00004498
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004499 // Return N so it doesn't get rechecked!
Dan Gohman8181bd12008-07-27 21:46:04 +00004500 return SDValue(N, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004501 }
Scott Michel91099d62009-02-17 22:15:04 +00004502
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004503 break;
4504 case PPCISD::VCMP: {
4505 // If a VCMPo node already exists with exactly the same operands as this
4506 // node, use its result instead of this node (VCMPo computes both a CR6 and
4507 // a normal output).
4508 //
4509 if (!N->getOperand(0).hasOneUse() &&
4510 !N->getOperand(1).hasOneUse() &&
4511 !N->getOperand(2).hasOneUse()) {
Scott Michel91099d62009-02-17 22:15:04 +00004512
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004513 // Scan all of the users of the LHS, looking for VCMPo's that match.
4514 SDNode *VCMPoNode = 0;
Scott Michel91099d62009-02-17 22:15:04 +00004515
Gabor Greif1c80d112008-08-28 21:40:38 +00004516 SDNode *LHSN = N->getOperand(0).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004517 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
4518 UI != E; ++UI)
Dan Gohman0c97f1d2008-07-27 20:43:25 +00004519 if (UI->getOpcode() == PPCISD::VCMPo &&
4520 UI->getOperand(1) == N->getOperand(1) &&
4521 UI->getOperand(2) == N->getOperand(2) &&
4522 UI->getOperand(0) == N->getOperand(0)) {
4523 VCMPoNode = *UI;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004524 break;
4525 }
Scott Michel91099d62009-02-17 22:15:04 +00004526
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004527 // If there is no VCMPo node, or if the flag value has a single use, don't
4528 // transform this.
4529 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
4530 break;
Scott Michel91099d62009-02-17 22:15:04 +00004531
4532 // Look at the (necessarily single) use of the flag value. If it has a
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004533 // chain, this transformation is more complex. Note that multiple things
4534 // could use the value result, which we should ignore.
4535 SDNode *FlagUser = 0;
Scott Michel91099d62009-02-17 22:15:04 +00004536 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004537 FlagUser == 0; ++UI) {
4538 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman0c97f1d2008-07-27 20:43:25 +00004539 SDNode *User = *UI;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004540 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004541 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004542 FlagUser = User;
4543 break;
4544 }
4545 }
4546 }
Scott Michel91099d62009-02-17 22:15:04 +00004547
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004548 // If the user is a MFCR instruction, we know this is safe. Otherwise we
4549 // give up for right now.
4550 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman8181bd12008-07-27 21:46:04 +00004551 return SDValue(VCMPoNode, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004552 }
4553 break;
4554 }
4555 case ISD::BR_CC: {
4556 // If this is a branch on an altivec predicate comparison, lower this so
4557 // that we don't have to do a MFCR: instead, branch directly on CR6. This
4558 // lowering is done pre-legalize, because the legalizer lowers the predicate
4559 // compare down to code that is difficult to reassemble.
4560 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman8181bd12008-07-27 21:46:04 +00004561 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004562 int CompareOpc;
4563 bool isDot;
Scott Michel91099d62009-02-17 22:15:04 +00004564
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004565 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
4566 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
4567 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
4568 assert(isDot && "Can't compare against a vector result!");
Scott Michel91099d62009-02-17 22:15:04 +00004569
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004570 // If this is a comparison against something other than 0/1, then we know
4571 // that the condition is never/always true.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004572 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004573 if (Val != 0 && Val != 1) {
4574 if (CC == ISD::SETEQ) // Cond never true, remove branch.
4575 return N->getOperand(0);
4576 // Always !=, turn it into an unconditional branch.
Dale Johannesen8a423f72009-02-05 22:07:54 +00004577 return DAG.getNode(ISD::BR, dl, MVT::Other,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004578 N->getOperand(0), N->getOperand(4));
4579 }
Scott Michel91099d62009-02-17 22:15:04 +00004580
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004581 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michel91099d62009-02-17 22:15:04 +00004582
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004583 // Create the PPCISD altivec 'dot' comparison node.
Duncan Sands92c43912008-06-06 12:08:01 +00004584 std::vector<MVT> VTs;
Dan Gohman8181bd12008-07-27 21:46:04 +00004585 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004586 LHS.getOperand(2), // LHS of compare
4587 LHS.getOperand(3), // RHS of compare
4588 DAG.getConstant(CompareOpc, MVT::i32)
4589 };
4590 VTs.push_back(LHS.getOperand(2).getValueType());
4591 VTs.push_back(MVT::Flag);
Dale Johannesen8a423f72009-02-05 22:07:54 +00004592 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michel91099d62009-02-17 22:15:04 +00004593
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004594 // Unpack the result based on how the target uses it.
4595 PPC::Predicate CompOpc;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004596 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004597 default: // Can't happen, don't crash on invalid number though.
4598 case 0: // Branch on the value of the EQ bit of CR6.
4599 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
4600 break;
4601 case 1: // Branch on the inverted value of the EQ bit of CR6.
4602 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
4603 break;
4604 case 2: // Branch on the value of the LT bit of CR6.
4605 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
4606 break;
4607 case 3: // Branch on the inverted value of the LT bit of CR6.
4608 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
4609 break;
4610 }
4611
Dale Johannesen8a423f72009-02-05 22:07:54 +00004612 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004613 DAG.getConstant(CompOpc, MVT::i32),
4614 DAG.getRegister(PPC::CR6, MVT::i32),
4615 N->getOperand(4), CompNode.getValue(1));
4616 }
4617 break;
4618 }
4619 }
Scott Michel91099d62009-02-17 22:15:04 +00004620
Dan Gohman8181bd12008-07-27 21:46:04 +00004621 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004622}
4623
4624//===----------------------------------------------------------------------===//
4625// Inline Assembly Support
4626//===----------------------------------------------------------------------===//
4627
Dan Gohman8181bd12008-07-27 21:46:04 +00004628void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00004629 const APInt &Mask,
Scott Michel91099d62009-02-17 22:15:04 +00004630 APInt &KnownZero,
Dan Gohman229fa052008-02-13 00:35:47 +00004631 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004632 const SelectionDAG &DAG,
4633 unsigned Depth) const {
Dan Gohman229fa052008-02-13 00:35:47 +00004634 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004635 switch (Op.getOpcode()) {
4636 default: break;
4637 case PPCISD::LBRX: {
4638 // lhbrx is known to have the top bits cleared out.
4639 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
4640 KnownZero = 0xFFFF0000;
4641 break;
4642 }
4643 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004644 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004645 default: break;
4646 case Intrinsic::ppc_altivec_vcmpbfp_p:
4647 case Intrinsic::ppc_altivec_vcmpeqfp_p:
4648 case Intrinsic::ppc_altivec_vcmpequb_p:
4649 case Intrinsic::ppc_altivec_vcmpequh_p:
4650 case Intrinsic::ppc_altivec_vcmpequw_p:
4651 case Intrinsic::ppc_altivec_vcmpgefp_p:
4652 case Intrinsic::ppc_altivec_vcmpgtfp_p:
4653 case Intrinsic::ppc_altivec_vcmpgtsb_p:
4654 case Intrinsic::ppc_altivec_vcmpgtsh_p:
4655 case Intrinsic::ppc_altivec_vcmpgtsw_p:
4656 case Intrinsic::ppc_altivec_vcmpgtub_p:
4657 case Intrinsic::ppc_altivec_vcmpgtuh_p:
4658 case Intrinsic::ppc_altivec_vcmpgtuw_p:
4659 KnownZero = ~1U; // All bits but the low one are known to be zero.
4660 break;
Scott Michel91099d62009-02-17 22:15:04 +00004661 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004662 }
4663 }
4664}
4665
4666
4667/// getConstraintType - Given a constraint, return the type of
4668/// constraint it is for this target.
Scott Michel91099d62009-02-17 22:15:04 +00004669PPCTargetLowering::ConstraintType
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004670PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
4671 if (Constraint.size() == 1) {
4672 switch (Constraint[0]) {
4673 default: break;
4674 case 'b':
4675 case 'r':
4676 case 'f':
4677 case 'v':
4678 case 'y':
4679 return C_RegisterClass;
4680 }
4681 }
4682 return TargetLowering::getConstraintType(Constraint);
4683}
4684
Scott Michel91099d62009-02-17 22:15:04 +00004685std::pair<unsigned, const TargetRegisterClass*>
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004686PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00004687 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004688 if (Constraint.size() == 1) {
4689 // GCC RS6000 Constraint Letters
4690 switch (Constraint[0]) {
4691 case 'b': // R1-R31
4692 case 'r': // R0-R31
4693 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
4694 return std::make_pair(0U, PPC::G8RCRegisterClass);
4695 return std::make_pair(0U, PPC::GPRCRegisterClass);
4696 case 'f':
4697 if (VT == MVT::f32)
4698 return std::make_pair(0U, PPC::F4RCRegisterClass);
4699 else if (VT == MVT::f64)
4700 return std::make_pair(0U, PPC::F8RCRegisterClass);
4701 break;
Scott Michel91099d62009-02-17 22:15:04 +00004702 case 'v':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004703 return std::make_pair(0U, PPC::VRRCRegisterClass);
4704 case 'y': // crrc
4705 return std::make_pair(0U, PPC::CRRCRegisterClass);
4706 }
4707 }
Scott Michel91099d62009-02-17 22:15:04 +00004708
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004709 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
4710}
4711
4712
Chris Lattnera531abc2007-08-25 00:47:38 +00004713/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Cheng7f250d62008-09-24 00:05:32 +00004714/// vector. If it is invalid, don't add anything to Ops. If hasMemory is true
4715/// it means one of the asm constraint of the inline asm instruction being
4716/// processed is 'm'.
Dan Gohman8181bd12008-07-27 21:46:04 +00004717void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
Evan Cheng7f250d62008-09-24 00:05:32 +00004718 bool hasMemory,
Dan Gohman8181bd12008-07-27 21:46:04 +00004719 std::vector<SDValue>&Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +00004720 SelectionDAG &DAG) const {
Dan Gohman8181bd12008-07-27 21:46:04 +00004721 SDValue Result(0,0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004722 switch (Letter) {
4723 default: break;
4724 case 'I':
4725 case 'J':
4726 case 'K':
4727 case 'L':
4728 case 'M':
4729 case 'N':
4730 case 'O':
4731 case 'P': {
4732 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnera531abc2007-08-25 00:47:38 +00004733 if (!CST) return; // Must be an immediate to match.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004734 unsigned Value = CST->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004735 switch (Letter) {
4736 default: assert(0 && "Unknown constraint letter!");
4737 case 'I': // "I" is a signed 16-bit constant.
4738 if ((short)Value == (int)Value)
Chris Lattnera531abc2007-08-25 00:47:38 +00004739 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004740 break;
4741 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
4742 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
4743 if ((short)Value == 0)
Chris Lattnera531abc2007-08-25 00:47:38 +00004744 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004745 break;
4746 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
4747 if ((Value >> 16) == 0)
Chris Lattnera531abc2007-08-25 00:47:38 +00004748 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004749 break;
4750 case 'M': // "M" is a constant that is greater than 31.
4751 if (Value > 31)
Chris Lattnera531abc2007-08-25 00:47:38 +00004752 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004753 break;
4754 case 'N': // "N" is a positive constant that is an exact power of two.
4755 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattnera531abc2007-08-25 00:47:38 +00004756 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004757 break;
Scott Michel91099d62009-02-17 22:15:04 +00004758 case 'O': // "O" is the constant zero.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004759 if (Value == 0)
Chris Lattnera531abc2007-08-25 00:47:38 +00004760 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004761 break;
4762 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
4763 if ((short)-Value == (int)-Value)
Chris Lattnera531abc2007-08-25 00:47:38 +00004764 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004765 break;
4766 }
4767 break;
4768 }
4769 }
Scott Michel91099d62009-02-17 22:15:04 +00004770
Gabor Greif1c80d112008-08-28 21:40:38 +00004771 if (Result.getNode()) {
Chris Lattnera531abc2007-08-25 00:47:38 +00004772 Ops.push_back(Result);
4773 return;
4774 }
Scott Michel91099d62009-02-17 22:15:04 +00004775
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004776 // Handle standard constraint letters.
Evan Cheng7f250d62008-09-24 00:05:32 +00004777 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, hasMemory, Ops, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004778}
4779
4780// isLegalAddressingMode - Return true if the addressing mode represented
4781// by AM is legal for this target, for a load/store of the specified type.
Scott Michel91099d62009-02-17 22:15:04 +00004782bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004783 const Type *Ty) const {
4784 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michel91099d62009-02-17 22:15:04 +00004785
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004786 // PPC allows a sign-extended 16-bit immediate field.
4787 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
4788 return false;
Scott Michel91099d62009-02-17 22:15:04 +00004789
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004790 // No global is ever allowed as a base.
4791 if (AM.BaseGV)
4792 return false;
Scott Michel91099d62009-02-17 22:15:04 +00004793
4794 // PPC only support r+r,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004795 switch (AM.Scale) {
4796 case 0: // "r+i" or just "i", depending on HasBaseReg.
4797 break;
4798 case 1:
4799 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
4800 return false;
4801 // Otherwise we have r+r or r+i.
4802 break;
4803 case 2:
4804 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
4805 return false;
4806 // Allow 2*r as r+r.
4807 break;
4808 default:
4809 // No other scales are supported.
4810 return false;
4811 }
Scott Michel91099d62009-02-17 22:15:04 +00004812
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004813 return true;
4814}
4815
4816/// isLegalAddressImmediate - Return true if the integer value can be used
4817/// as the offset of the target addressing mode for load / store of the
4818/// given type.
4819bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
4820 // PPC allows a sign-extended 16-bit immediate field.
4821 return (V > -(1 << 16) && V < (1 << 16)-1);
4822}
4823
4824bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel91099d62009-02-17 22:15:04 +00004825 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004826}
4827
Dan Gohman8181bd12008-07-27 21:46:04 +00004828SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004829 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00004830 // Depths > 0 not supported yet!
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004831 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman8181bd12008-07-27 21:46:04 +00004832 return SDValue();
Chris Lattnerf8b93372007-12-08 06:59:59 +00004833
4834 MachineFunction &MF = DAG.getMachineFunction();
4835 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Chris Lattnerf8b93372007-12-08 06:59:59 +00004836
Chris Lattnerf8b93372007-12-08 06:59:59 +00004837 // Just load the return address off the stack.
Dan Gohman8181bd12008-07-27 21:46:04 +00004838 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00004839
4840 // Make sure the function really does not optimize away the store of the RA
4841 // to the stack.
4842 FuncInfo->setLRStoreRequired();
Scott Michel91099d62009-02-17 22:15:04 +00004843 return DAG.getLoad(getPointerTy(), dl,
Dale Johannesenea996922009-02-04 20:06:27 +00004844 DAG.getEntryNode(), RetAddrFI, NULL, 0);
Chris Lattnerf8b93372007-12-08 06:59:59 +00004845}
4846
Dan Gohman8181bd12008-07-27 21:46:04 +00004847SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00004848 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00004849 // Depths > 0 not supported yet!
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004850 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman8181bd12008-07-27 21:46:04 +00004851 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00004852
Duncan Sands92c43912008-06-06 12:08:01 +00004853 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004854 bool isPPC64 = PtrVT == MVT::i64;
Scott Michel91099d62009-02-17 22:15:04 +00004855
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004856 MachineFunction &MF = DAG.getMachineFunction();
4857 MachineFrameInfo *MFI = MF.getFrameInfo();
Scott Michel91099d62009-02-17 22:15:04 +00004858 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004859 && MFI->getStackSize();
4860
4861 if (isPPC64)
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00004862 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::X31 : PPC::X1,
Bill Wendling5e28ab12007-08-30 00:59:19 +00004863 MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004864 else
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00004865 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::R31 : PPC::R1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004866 MVT::i32);
4867}
Dan Gohman4a369df2008-10-21 03:41:46 +00004868
4869bool
4870PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4871 // The PowerPC target isn't yet aware of offsets.
4872 return false;
4873}