blob: b9a629752b037916b9e9efe15de38f00aafebdb7 [file] [log] [blame]
Nate Begeman21e463b2005-10-16 05:39:50 +00001//===- PPCInstrInfo.cpp - PowerPC32 Instruction Information -----*- C++ -*-===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00008//===----------------------------------------------------------------------===//
9//
10// This file contains the PowerPC implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCInstrInfo.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000015#include "PPC.h"
Owen Andersonf6372aa2008-01-01 21:11:32 +000016#include "PPCInstrBuilder.h"
Bill Wendling7194aaf2008-03-03 22:19:16 +000017#include "PPCMachineFunctionInfo.h"
Chris Lattnerb1d26f62006-06-17 00:01:04 +000018#include "PPCTargetMachine.h"
Andrew Trick2da8bc82010-12-24 05:03:26 +000019#include "PPCHazardRecognizers.h"
Evan Cheng94b95502011-07-26 00:24:13 +000020#include "MCTargetDesc/PPCPredicates.h"
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +000023#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesen24329662010-02-26 21:09:24 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000025#include "llvm/MC/MCAsmInfo.h"
Bill Wendling880d0f62008-03-04 23:13:51 +000026#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000027#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000028#include "llvm/Support/TargetRegistry.h"
Torok Edwindac237e2009-07-08 20:53:28 +000029#include "llvm/Support/raw_ostream.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000030#include "llvm/ADT/STLExtras.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000031
Evan Cheng4db3cff2011-07-01 17:57:27 +000032#define GET_INSTRINFO_CTOR
Evan Cheng22fee2d2011-06-28 20:07:07 +000033#include "PPCGenInstrInfo.inc"
34
Dan Gohman82bcd232010-04-15 17:20:57 +000035namespace llvm {
Bill Wendling4a66e9a2008-03-10 22:49:16 +000036extern cl::opt<bool> EnablePPC32RS; // FIXME (64-bit): See PPCRegisterInfo.cpp.
37extern cl::opt<bool> EnablePPC64RS; // FIXME (64-bit): See PPCRegisterInfo.cpp.
Dan Gohman82bcd232010-04-15 17:20:57 +000038}
39
40using namespace llvm;
Bill Wendling880d0f62008-03-04 23:13:51 +000041
Chris Lattnerb1d26f62006-06-17 00:01:04 +000042PPCInstrInfo::PPCInstrInfo(PPCTargetMachine &tm)
Evan Cheng4db3cff2011-07-01 17:57:27 +000043 : PPCGenInstrInfo(PPC::ADJCALLSTACKDOWN, PPC::ADJCALLSTACKUP),
Evan Chengd5b03f22011-06-28 21:14:33 +000044 TM(tm), RI(*TM.getSubtargetImpl(), *this) {}
Chris Lattnerb1d26f62006-06-17 00:01:04 +000045
Andrew Trick2da8bc82010-12-24 05:03:26 +000046/// CreateTargetHazardRecognizer - Return the hazard recognizer to use for
47/// this target when scheduling the DAG.
48ScheduleHazardRecognizer *PPCInstrInfo::CreateTargetHazardRecognizer(
49 const TargetMachine *TM,
50 const ScheduleDAG *DAG) const {
51 // Should use subtarget info to pick the right hazard recognizer. For
52 // now, always return a PPC970 recognizer.
53 const TargetInstrInfo *TII = TM->getInstrInfo();
NAKAMURA Takumi08390332011-11-08 04:00:07 +000054 (void)TII;
Andrew Trick2da8bc82010-12-24 05:03:26 +000055 assert(TII && "No InstrInfo?");
Hal Finkelc6d08f12011-10-17 04:03:49 +000056
57 unsigned Directive = TM->getSubtarget<PPCSubtarget>().getDarwinDirective();
58 if (Directive == PPC::DIR_440) {
Hal Finkel768c65f2011-11-22 16:21:04 +000059 const InstrItineraryData *II = TM->getInstrItineraryData();
60 return new PPCHazardRecognizer440(II, DAG);
Hal Finkelc6d08f12011-10-17 04:03:49 +000061 }
62 else {
Dan Gohman5bdab4a2011-10-20 21:45:36 +000063 // Disable the hazard recognizer for now, as it doesn't support
64 // bottom-up scheduling.
65 //return new PPCHazardRecognizer970(*TII);
66 return new ScheduleHazardRecognizer();
Hal Finkelc6d08f12011-10-17 04:03:49 +000067 }
Andrew Trick2da8bc82010-12-24 05:03:26 +000068}
69
Andrew Trick6e8f4c42010-12-24 04:28:06 +000070unsigned PPCInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
Chris Lattner9c09c9e2006-03-16 22:24:02 +000071 int &FrameIndex) const {
Chris Lattner40839602006-02-02 20:12:32 +000072 switch (MI->getOpcode()) {
73 default: break;
74 case PPC::LD:
75 case PPC::LWZ:
76 case PPC::LFS:
77 case PPC::LFD:
Dan Gohmand735b802008-10-03 15:45:36 +000078 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
79 MI->getOperand(2).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000080 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +000081 return MI->getOperand(0).getReg();
82 }
83 break;
84 }
85 return 0;
Chris Lattner65242872006-02-02 20:16:12 +000086}
Chris Lattner40839602006-02-02 20:12:32 +000087
Andrew Trick6e8f4c42010-12-24 04:28:06 +000088unsigned PPCInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Chris Lattner65242872006-02-02 20:16:12 +000089 int &FrameIndex) const {
90 switch (MI->getOpcode()) {
91 default: break;
Nate Begeman3b478b32006-02-02 21:07:50 +000092 case PPC::STD:
Chris Lattner65242872006-02-02 20:16:12 +000093 case PPC::STW:
94 case PPC::STFS:
95 case PPC::STFD:
Dan Gohmand735b802008-10-03 15:45:36 +000096 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
97 MI->getOperand(2).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000098 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattner65242872006-02-02 20:16:12 +000099 return MI->getOperand(0).getReg();
100 }
101 break;
102 }
103 return 0;
104}
Chris Lattner40839602006-02-02 20:12:32 +0000105
Chris Lattner043870d2005-09-09 18:17:41 +0000106// commuteInstruction - We can commute rlwimi instructions, but only if the
107// rotate amt is zero. We also have to munge the immediates a bit.
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000108MachineInstr *
109PPCInstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000110 MachineFunction &MF = *MI->getParent()->getParent();
111
Chris Lattner043870d2005-09-09 18:17:41 +0000112 // Normal instructions can be commuted the obvious way.
113 if (MI->getOpcode() != PPC::RLWIMI)
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000114 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000115
Chris Lattner043870d2005-09-09 18:17:41 +0000116 // Cannot commute if it has a non-zero rotate count.
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000117 if (MI->getOperand(3).getImm() != 0)
Chris Lattner043870d2005-09-09 18:17:41 +0000118 return 0;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000119
Chris Lattner043870d2005-09-09 18:17:41 +0000120 // If we have a zero rotate count, we have:
121 // M = mask(MB,ME)
122 // Op0 = (Op1 & ~M) | (Op2 & M)
123 // Change this to:
124 // M = mask((ME+1)&31, (MB-1)&31)
125 // Op0 = (Op2 & ~M) | (Op1 & M)
126
127 // Swap op1/op2
Evan Chenga4d16a12008-02-13 02:46:49 +0000128 unsigned Reg0 = MI->getOperand(0).getReg();
Chris Lattner043870d2005-09-09 18:17:41 +0000129 unsigned Reg1 = MI->getOperand(1).getReg();
130 unsigned Reg2 = MI->getOperand(2).getReg();
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000131 bool Reg1IsKill = MI->getOperand(1).isKill();
132 bool Reg2IsKill = MI->getOperand(2).isKill();
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000133 bool ChangeReg0 = false;
Evan Chenga4d16a12008-02-13 02:46:49 +0000134 // If machine instrs are no longer in two-address forms, update
135 // destination register as well.
136 if (Reg0 == Reg1) {
137 // Must be two address instruction!
Evan Chenge837dea2011-06-28 19:10:37 +0000138 assert(MI->getDesc().getOperandConstraint(0, MCOI::TIED_TO) &&
Evan Chenga4d16a12008-02-13 02:46:49 +0000139 "Expecting a two-address instruction!");
Evan Chenga4d16a12008-02-13 02:46:49 +0000140 Reg2IsKill = false;
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000141 ChangeReg0 = true;
Evan Chenga4d16a12008-02-13 02:46:49 +0000142 }
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000143
144 // Masks.
145 unsigned MB = MI->getOperand(4).getImm();
146 unsigned ME = MI->getOperand(5).getImm();
147
148 if (NewMI) {
149 // Create a new instruction.
150 unsigned Reg0 = ChangeReg0 ? Reg2 : MI->getOperand(0).getReg();
151 bool Reg0IsDead = MI->getOperand(0).isDead();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000152 return BuildMI(MF, MI->getDebugLoc(), MI->getDesc())
Bill Wendling587daed2009-05-13 21:33:08 +0000153 .addReg(Reg0, RegState::Define | getDeadRegState(Reg0IsDead))
154 .addReg(Reg2, getKillRegState(Reg2IsKill))
155 .addReg(Reg1, getKillRegState(Reg1IsKill))
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000156 .addImm((ME+1) & 31)
157 .addImm((MB-1) & 31);
158 }
159
160 if (ChangeReg0)
161 MI->getOperand(0).setReg(Reg2);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000162 MI->getOperand(2).setReg(Reg1);
163 MI->getOperand(1).setReg(Reg2);
Chris Lattnerf7382302007-12-30 21:56:09 +0000164 MI->getOperand(2).setIsKill(Reg1IsKill);
165 MI->getOperand(1).setIsKill(Reg2IsKill);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000166
Chris Lattner043870d2005-09-09 18:17:41 +0000167 // Swap the mask around.
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000168 MI->getOperand(4).setImm((ME+1) & 31);
169 MI->getOperand(5).setImm((MB-1) & 31);
Chris Lattner043870d2005-09-09 18:17:41 +0000170 return MI;
171}
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000172
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000173void PPCInstrInfo::insertNoop(MachineBasicBlock &MBB,
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000174 MachineBasicBlock::iterator MI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000175 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000176 BuildMI(MBB, MI, DL, get(PPC::NOP));
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000177}
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000178
179
180// Branch analysis.
181bool PPCInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
182 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000183 SmallVectorImpl<MachineOperand> &Cond,
184 bool AllowModify) const {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000185 // If the block has no terminators, it just falls into the block after it.
186 MachineBasicBlock::iterator I = MBB.end();
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000187 if (I == MBB.begin())
188 return false;
189 --I;
190 while (I->isDebugValue()) {
191 if (I == MBB.begin())
192 return false;
193 --I;
194 }
195 if (!isUnpredicatedTerminator(I))
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000196 return false;
197
198 // Get the last instruction in the block.
199 MachineInstr *LastInst = I;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000200
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000201 // If there is only one terminator instruction, process it.
Evan Chengbfd2ec42007-06-08 21:59:56 +0000202 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000203 if (LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000204 if (!LastInst->getOperand(0).isMBB())
205 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000206 TBB = LastInst->getOperand(0).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000207 return false;
Chris Lattner289c2d52006-11-17 22:14:47 +0000208 } else if (LastInst->getOpcode() == PPC::BCC) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000209 if (!LastInst->getOperand(2).isMBB())
210 return true;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000211 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000212 TBB = LastInst->getOperand(2).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000213 Cond.push_back(LastInst->getOperand(0));
214 Cond.push_back(LastInst->getOperand(1));
Chris Lattner7c4fe252006-10-21 06:03:11 +0000215 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000216 }
217 // Otherwise, don't know what this is.
218 return true;
219 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000220
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000221 // Get the instruction before it if it's a terminator.
222 MachineInstr *SecondLastInst = I;
223
224 // If there are three terminators, we don't know what sort of block this is.
225 if (SecondLastInst && I != MBB.begin() &&
Evan Chengbfd2ec42007-06-08 21:59:56 +0000226 isUnpredicatedTerminator(--I))
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000227 return true;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000228
Chris Lattner289c2d52006-11-17 22:14:47 +0000229 // If the block ends with PPC::B and PPC:BCC, handle it.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000230 if (SecondLastInst->getOpcode() == PPC::BCC &&
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000231 LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000232 if (!SecondLastInst->getOperand(2).isMBB() ||
233 !LastInst->getOperand(0).isMBB())
234 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000235 TBB = SecondLastInst->getOperand(2).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000236 Cond.push_back(SecondLastInst->getOperand(0));
237 Cond.push_back(SecondLastInst->getOperand(1));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000238 FBB = LastInst->getOperand(0).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000239 return false;
240 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000241
Dale Johannesen13e8b512007-06-13 17:59:52 +0000242 // If the block ends with two PPC:Bs, handle it. The second one is not
243 // executed, so remove it.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000244 if (SecondLastInst->getOpcode() == PPC::B &&
Dale Johannesen13e8b512007-06-13 17:59:52 +0000245 LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000246 if (!SecondLastInst->getOperand(0).isMBB())
247 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000248 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000249 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000250 if (AllowModify)
251 I->eraseFromParent();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000252 return false;
253 }
254
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000255 // Otherwise, can't handle this.
256 return true;
257}
258
Evan Chengb5cdaa22007-05-18 00:05:48 +0000259unsigned PPCInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000260 MachineBasicBlock::iterator I = MBB.end();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000261 if (I == MBB.begin()) return 0;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000262 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000263 while (I->isDebugValue()) {
264 if (I == MBB.begin())
265 return 0;
266 --I;
267 }
Chris Lattner289c2d52006-11-17 22:14:47 +0000268 if (I->getOpcode() != PPC::B && I->getOpcode() != PPC::BCC)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000269 return 0;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000270
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000271 // Remove the branch.
272 I->eraseFromParent();
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000273
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000274 I = MBB.end();
275
Evan Chengb5cdaa22007-05-18 00:05:48 +0000276 if (I == MBB.begin()) return 1;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000277 --I;
Chris Lattner289c2d52006-11-17 22:14:47 +0000278 if (I->getOpcode() != PPC::BCC)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000279 return 1;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000280
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000281 // Remove the branch.
282 I->eraseFromParent();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000283 return 2;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000284}
285
Evan Chengb5cdaa22007-05-18 00:05:48 +0000286unsigned
287PPCInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
288 MachineBasicBlock *FBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +0000289 const SmallVectorImpl<MachineOperand> &Cond,
290 DebugLoc DL) const {
Chris Lattner2dc77232006-10-17 18:06:55 +0000291 // Shouldn't be a fall through.
292 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000293 assert((Cond.size() == 2 || Cond.size() == 0) &&
Chris Lattner54108062006-10-21 05:36:13 +0000294 "PPC branch conditions have two components!");
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000295
Chris Lattner54108062006-10-21 05:36:13 +0000296 // One-way branch.
Chris Lattner2dc77232006-10-17 18:06:55 +0000297 if (FBB == 0) {
Chris Lattner54108062006-10-21 05:36:13 +0000298 if (Cond.empty()) // Unconditional branch
Stuart Hastings3bf91252010-06-17 22:43:56 +0000299 BuildMI(&MBB, DL, get(PPC::B)).addMBB(TBB);
Chris Lattner54108062006-10-21 05:36:13 +0000300 else // Conditional branch
Stuart Hastings3bf91252010-06-17 22:43:56 +0000301 BuildMI(&MBB, DL, get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +0000302 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000303 return 1;
Chris Lattner2dc77232006-10-17 18:06:55 +0000304 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000305
Chris Lattner879d09c2006-10-21 05:42:09 +0000306 // Two-way Conditional Branch.
Stuart Hastings3bf91252010-06-17 22:43:56 +0000307 BuildMI(&MBB, DL, get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +0000308 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Stuart Hastings3bf91252010-06-17 22:43:56 +0000309 BuildMI(&MBB, DL, get(PPC::B)).addMBB(FBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000310 return 2;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000311}
312
Jakob Stoklund Olesen27689b02010-07-11 07:31:00 +0000313void PPCInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
314 MachineBasicBlock::iterator I, DebugLoc DL,
315 unsigned DestReg, unsigned SrcReg,
316 bool KillSrc) const {
317 unsigned Opc;
318 if (PPC::GPRCRegClass.contains(DestReg, SrcReg))
319 Opc = PPC::OR;
320 else if (PPC::G8RCRegClass.contains(DestReg, SrcReg))
321 Opc = PPC::OR8;
322 else if (PPC::F4RCRegClass.contains(DestReg, SrcReg))
323 Opc = PPC::FMR;
324 else if (PPC::CRRCRegClass.contains(DestReg, SrcReg))
325 Opc = PPC::MCRF;
326 else if (PPC::VRRCRegClass.contains(DestReg, SrcReg))
327 Opc = PPC::VOR;
328 else if (PPC::CRBITRCRegClass.contains(DestReg, SrcReg))
329 Opc = PPC::CROR;
330 else
331 llvm_unreachable("Impossible reg-to-reg copy");
Owen Andersond10fd972007-12-31 06:32:00 +0000332
Evan Chenge837dea2011-06-28 19:10:37 +0000333 const MCInstrDesc &MCID = get(Opc);
334 if (MCID.getNumOperands() == 3)
335 BuildMI(MBB, I, DL, MCID, DestReg)
Jakob Stoklund Olesen27689b02010-07-11 07:31:00 +0000336 .addReg(SrcReg).addReg(SrcReg, getKillRegState(KillSrc));
337 else
Evan Chenge837dea2011-06-28 19:10:37 +0000338 BuildMI(MBB, I, DL, MCID, DestReg).addReg(SrcReg, getKillRegState(KillSrc));
Owen Andersond10fd972007-12-31 06:32:00 +0000339}
340
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000341bool
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000342PPCInstrInfo::StoreRegToStackSlot(MachineFunction &MF,
343 unsigned SrcReg, bool isKill,
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000344 int FrameIdx,
345 const TargetRegisterClass *RC,
346 SmallVectorImpl<MachineInstr*> &NewMIs) const{
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000347 DebugLoc DL;
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000348 if (PPC::GPRCRegisterClass->hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000349 if (SrcReg != PPC::LR) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000350 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Bill Wendling587daed2009-05-13 21:33:08 +0000351 .addReg(SrcReg,
352 getKillRegState(isKill)),
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000353 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000354 } else {
355 // FIXME: this spills LR immediately to memory in one step. To do this,
356 // we use R11, which we know cannot be used in the prolog/epilog. This is
357 // a hack.
Dale Johannesen21b55412009-02-12 23:08:38 +0000358 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFLR), PPC::R11));
359 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Bill Wendling587daed2009-05-13 21:33:08 +0000360 .addReg(PPC::R11,
361 getKillRegState(isKill)),
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000362 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000363 }
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000364 } else if (PPC::G8RCRegisterClass->hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000365 if (SrcReg != PPC::LR8) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000366 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD))
Bill Wendling587daed2009-05-13 21:33:08 +0000367 .addReg(SrcReg,
368 getKillRegState(isKill)),
369 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000370 } else {
371 // FIXME: this spills LR immediately to memory in one step. To do this,
372 // we use R11, which we know cannot be used in the prolog/epilog. This is
373 // a hack.
Dale Johannesen21b55412009-02-12 23:08:38 +0000374 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFLR8), PPC::X11));
375 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD))
Bill Wendling587daed2009-05-13 21:33:08 +0000376 .addReg(PPC::X11,
377 getKillRegState(isKill)),
378 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000379 }
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000380 } else if (PPC::F8RCRegisterClass->hasSubClassEq(RC)) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000381 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFD))
Bill Wendling587daed2009-05-13 21:33:08 +0000382 .addReg(SrcReg,
383 getKillRegState(isKill)),
384 FrameIdx));
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000385 } else if (PPC::F4RCRegisterClass->hasSubClassEq(RC)) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000386 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFS))
Bill Wendling587daed2009-05-13 21:33:08 +0000387 .addReg(SrcReg,
388 getKillRegState(isKill)),
389 FrameIdx));
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000390 } else if (PPC::CRRCRegisterClass->hasSubClassEq(RC)) {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000391 if ((EnablePPC32RS && !TM.getSubtargetImpl()->isPPC64()) ||
392 (EnablePPC64RS && TM.getSubtargetImpl()->isPPC64())) {
393 // FIXME (64-bit): Enable
Dale Johannesen21b55412009-02-12 23:08:38 +0000394 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::SPILL_CR))
Bill Wendling587daed2009-05-13 21:33:08 +0000395 .addReg(SrcReg,
396 getKillRegState(isKill)),
Chris Lattner71a2cb22008-03-20 01:22:40 +0000397 FrameIdx));
Bill Wendling7194aaf2008-03-03 22:19:16 +0000398 return true;
399 } else {
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000400 // FIXME: We need a scatch reg here. The trouble with using R0 is that
401 // it's possible for the stack frame to be so big the save location is
402 // out of range of immediate offsets, necessitating another register.
403 // We hack this on Darwin by reserving R2. It's probably broken on Linux
404 // at the moment.
405
406 // We need to store the CR in the low 4-bits of the saved value. First,
407 // issue a MFCR to save all of the CRBits.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000408 unsigned ScratchReg = TM.getSubtargetImpl()->isDarwinABI() ?
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000409 PPC::R2 : PPC::R0;
Dale Johannesen5f07d522010-05-20 17:48:26 +0000410 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFCRpseud), ScratchReg)
411 .addReg(SrcReg, getKillRegState(isKill)));
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000412
Bill Wendling7194aaf2008-03-03 22:19:16 +0000413 // If the saved register wasn't CR0, shift the bits left so that they are
414 // in CR0's slot.
415 if (SrcReg != PPC::CR0) {
Evan Cheng966aeb52011-07-25 19:53:23 +0000416 unsigned ShiftBits = getPPCRegisterNumbering(SrcReg)*4;
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000417 // rlwinm scratch, scratch, ShiftBits, 0, 31.
418 NewMIs.push_back(BuildMI(MF, DL, get(PPC::RLWINM), ScratchReg)
419 .addReg(ScratchReg).addImm(ShiftBits)
420 .addImm(0).addImm(31));
Bill Wendling7194aaf2008-03-03 22:19:16 +0000421 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000422
Dale Johannesen21b55412009-02-12 23:08:38 +0000423 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000424 .addReg(ScratchReg,
Bill Wendling587daed2009-05-13 21:33:08 +0000425 getKillRegState(isKill)),
Bill Wendling7194aaf2008-03-03 22:19:16 +0000426 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000427 }
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000428 } else if (PPC::CRBITRCRegisterClass->hasSubClassEq(RC)) {
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000429 // FIXME: We use CRi here because there is no mtcrf on a bit. Since the
430 // backend currently only uses CR1EQ as an individual bit, this should
431 // not cause any bug. If we need other uses of CR bits, the following
432 // code may be invalid.
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000433 unsigned Reg = 0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000434 if (SrcReg == PPC::CR0LT || SrcReg == PPC::CR0GT ||
435 SrcReg == PPC::CR0EQ || SrcReg == PPC::CR0UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000436 Reg = PPC::CR0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000437 else if (SrcReg == PPC::CR1LT || SrcReg == PPC::CR1GT ||
438 SrcReg == PPC::CR1EQ || SrcReg == PPC::CR1UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000439 Reg = PPC::CR1;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000440 else if (SrcReg == PPC::CR2LT || SrcReg == PPC::CR2GT ||
441 SrcReg == PPC::CR2EQ || SrcReg == PPC::CR2UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000442 Reg = PPC::CR2;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000443 else if (SrcReg == PPC::CR3LT || SrcReg == PPC::CR3GT ||
444 SrcReg == PPC::CR3EQ || SrcReg == PPC::CR3UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000445 Reg = PPC::CR3;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000446 else if (SrcReg == PPC::CR4LT || SrcReg == PPC::CR4GT ||
447 SrcReg == PPC::CR4EQ || SrcReg == PPC::CR4UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000448 Reg = PPC::CR4;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000449 else if (SrcReg == PPC::CR5LT || SrcReg == PPC::CR5GT ||
450 SrcReg == PPC::CR5EQ || SrcReg == PPC::CR5UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000451 Reg = PPC::CR5;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000452 else if (SrcReg == PPC::CR6LT || SrcReg == PPC::CR6GT ||
453 SrcReg == PPC::CR6EQ || SrcReg == PPC::CR6UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000454 Reg = PPC::CR6;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000455 else if (SrcReg == PPC::CR7LT || SrcReg == PPC::CR7GT ||
456 SrcReg == PPC::CR7EQ || SrcReg == PPC::CR7UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000457 Reg = PPC::CR7;
458
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000459 return StoreRegToStackSlot(MF, Reg, isKill, FrameIdx,
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000460 PPC::CRRCRegisterClass, NewMIs);
461
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000462 } else if (PPC::VRRCRegisterClass->hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000463 // We don't have indexed addressing for vector loads. Emit:
464 // R0 = ADDI FI#
465 // STVX VAL, 0, R0
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000466 //
Owen Andersonf6372aa2008-01-01 21:11:32 +0000467 // FIXME: We use R0 here, because it isn't available for RA.
Dale Johannesen21b55412009-02-12 23:08:38 +0000468 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::ADDI), PPC::R0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000469 FrameIdx, 0, 0));
Dale Johannesen21b55412009-02-12 23:08:38 +0000470 NewMIs.push_back(BuildMI(MF, DL, get(PPC::STVX))
Bill Wendling587daed2009-05-13 21:33:08 +0000471 .addReg(SrcReg, getKillRegState(isKill))
472 .addReg(PPC::R0)
473 .addReg(PPC::R0));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000474 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000475 llvm_unreachable("Unknown regclass!");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000476 }
Bill Wendling7194aaf2008-03-03 22:19:16 +0000477
478 return false;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000479}
480
481void
482PPCInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000483 MachineBasicBlock::iterator MI,
484 unsigned SrcReg, bool isKill, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +0000485 const TargetRegisterClass *RC,
486 const TargetRegisterInfo *TRI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000487 MachineFunction &MF = *MBB.getParent();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000488 SmallVector<MachineInstr*, 4> NewMIs;
Bill Wendling7194aaf2008-03-03 22:19:16 +0000489
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000490 if (StoreRegToStackSlot(MF, SrcReg, isKill, FrameIdx, RC, NewMIs)) {
491 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Bill Wendling7194aaf2008-03-03 22:19:16 +0000492 FuncInfo->setSpillsCR();
493 }
494
Owen Andersonf6372aa2008-01-01 21:11:32 +0000495 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
496 MBB.insert(MI, NewMIs[i]);
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000497
498 const MachineFrameInfo &MFI = *MF.getFrameInfo();
499 MachineMemOperand *MMO =
Jay Foad978e0df2011-11-15 07:34:52 +0000500 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +0000501 MachineMemOperand::MOStore,
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000502 MFI.getObjectSize(FrameIdx),
503 MFI.getObjectAlignment(FrameIdx));
504 NewMIs.back()->addMemOperand(MF, MMO);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000505}
506
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000507void
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000508PPCInstrInfo::LoadRegFromStackSlot(MachineFunction &MF, DebugLoc DL,
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000509 unsigned DestReg, int FrameIdx,
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000510 const TargetRegisterClass *RC,
511 SmallVectorImpl<MachineInstr*> &NewMIs)const{
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000512 if (PPC::GPRCRegisterClass->hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000513 if (DestReg != PPC::LR) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000514 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
515 DestReg), FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000516 } else {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000517 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
518 PPC::R11), FrameIdx));
519 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTLR)).addReg(PPC::R11));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000520 }
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000521 } else if (PPC::G8RCRegisterClass->hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000522 if (DestReg != PPC::LR8) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000523 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000524 FrameIdx));
525 } else {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000526 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD),
527 PPC::R11), FrameIdx));
528 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTLR8)).addReg(PPC::R11));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000529 }
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000530 } else if (PPC::F8RCRegisterClass->hasSubClassEq(RC)) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000531 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFD), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000532 FrameIdx));
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000533 } else if (PPC::F4RCRegisterClass->hasSubClassEq(RC)) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000534 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFS), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000535 FrameIdx));
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000536 } else if (PPC::CRRCRegisterClass->hasSubClassEq(RC)) {
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000537 // FIXME: We need a scatch reg here. The trouble with using R0 is that
538 // it's possible for the stack frame to be so big the save location is
539 // out of range of immediate offsets, necessitating another register.
540 // We hack this on Darwin by reserving R2. It's probably broken on Linux
541 // at the moment.
542 unsigned ScratchReg = TM.getSubtargetImpl()->isDarwinABI() ?
543 PPC::R2 : PPC::R0;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000544 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000545 ScratchReg), FrameIdx));
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000546
Owen Andersonf6372aa2008-01-01 21:11:32 +0000547 // If the reloaded register isn't CR0, shift the bits right so that they are
548 // in the right CR's slot.
549 if (DestReg != PPC::CR0) {
Evan Cheng966aeb52011-07-25 19:53:23 +0000550 unsigned ShiftBits = getPPCRegisterNumbering(DestReg)*4;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000551 // rlwinm r11, r11, 32-ShiftBits, 0, 31.
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000552 NewMIs.push_back(BuildMI(MF, DL, get(PPC::RLWINM), ScratchReg)
553 .addReg(ScratchReg).addImm(32-ShiftBits).addImm(0)
554 .addImm(31));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000555 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000556
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000557 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTCRF), DestReg)
558 .addReg(ScratchReg));
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000559 } else if (PPC::CRBITRCRegisterClass->hasSubClassEq(RC)) {
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000560
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000561 unsigned Reg = 0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000562 if (DestReg == PPC::CR0LT || DestReg == PPC::CR0GT ||
563 DestReg == PPC::CR0EQ || DestReg == PPC::CR0UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000564 Reg = PPC::CR0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000565 else if (DestReg == PPC::CR1LT || DestReg == PPC::CR1GT ||
566 DestReg == PPC::CR1EQ || DestReg == PPC::CR1UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000567 Reg = PPC::CR1;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000568 else if (DestReg == PPC::CR2LT || DestReg == PPC::CR2GT ||
569 DestReg == PPC::CR2EQ || DestReg == PPC::CR2UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000570 Reg = PPC::CR2;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000571 else if (DestReg == PPC::CR3LT || DestReg == PPC::CR3GT ||
572 DestReg == PPC::CR3EQ || DestReg == PPC::CR3UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000573 Reg = PPC::CR3;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000574 else if (DestReg == PPC::CR4LT || DestReg == PPC::CR4GT ||
575 DestReg == PPC::CR4EQ || DestReg == PPC::CR4UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000576 Reg = PPC::CR4;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000577 else if (DestReg == PPC::CR5LT || DestReg == PPC::CR5GT ||
578 DestReg == PPC::CR5EQ || DestReg == PPC::CR5UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000579 Reg = PPC::CR5;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000580 else if (DestReg == PPC::CR6LT || DestReg == PPC::CR6GT ||
581 DestReg == PPC::CR6EQ || DestReg == PPC::CR6UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000582 Reg = PPC::CR6;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000583 else if (DestReg == PPC::CR7LT || DestReg == PPC::CR7GT ||
584 DestReg == PPC::CR7EQ || DestReg == PPC::CR7UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000585 Reg = PPC::CR7;
586
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000587 return LoadRegFromStackSlot(MF, DL, Reg, FrameIdx,
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000588 PPC::CRRCRegisterClass, NewMIs);
589
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000590 } else if (PPC::VRRCRegisterClass->hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000591 // We don't have indexed addressing for vector loads. Emit:
592 // R0 = ADDI FI#
593 // Dest = LVX 0, R0
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000594 //
Owen Andersonf6372aa2008-01-01 21:11:32 +0000595 // FIXME: We use R0 here, because it isn't available for RA.
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000596 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::ADDI), PPC::R0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000597 FrameIdx, 0, 0));
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000598 NewMIs.push_back(BuildMI(MF, DL, get(PPC::LVX),DestReg).addReg(PPC::R0)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000599 .addReg(PPC::R0));
600 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000601 llvm_unreachable("Unknown regclass!");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000602 }
603}
604
605void
606PPCInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000607 MachineBasicBlock::iterator MI,
608 unsigned DestReg, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +0000609 const TargetRegisterClass *RC,
610 const TargetRegisterInfo *TRI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000611 MachineFunction &MF = *MBB.getParent();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000612 SmallVector<MachineInstr*, 4> NewMIs;
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000613 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000614 if (MI != MBB.end()) DL = MI->getDebugLoc();
615 LoadRegFromStackSlot(MF, DL, DestReg, FrameIdx, RC, NewMIs);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000616 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
617 MBB.insert(MI, NewMIs[i]);
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000618
619 const MachineFrameInfo &MFI = *MF.getFrameInfo();
620 MachineMemOperand *MMO =
Jay Foad978e0df2011-11-15 07:34:52 +0000621 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +0000622 MachineMemOperand::MOLoad,
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000623 MFI.getObjectSize(FrameIdx),
624 MFI.getObjectAlignment(FrameIdx));
625 NewMIs.back()->addMemOperand(MF, MMO);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000626}
627
Evan Cheng09652172010-04-26 07:39:36 +0000628MachineInstr*
629PPCInstrInfo::emitFrameIndexDebugValue(MachineFunction &MF,
Evan Cheng8601a3d2010-04-29 01:13:30 +0000630 int FrameIx, uint64_t Offset,
Evan Cheng09652172010-04-26 07:39:36 +0000631 const MDNode *MDPtr,
632 DebugLoc DL) const {
633 MachineInstrBuilder MIB = BuildMI(MF, DL, get(PPC::DBG_VALUE));
634 addFrameReference(MIB, FrameIx, 0, false).addImm(Offset).addMetadata(MDPtr);
635 return &*MIB;
636}
637
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000638bool PPCInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000639ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Chris Lattner7c4fe252006-10-21 06:03:11 +0000640 assert(Cond.size() == 2 && "Invalid PPC branch opcode!");
641 // Leave the CR# the same, but invert the condition.
Chris Lattner18258c62006-11-17 22:37:34 +0000642 Cond[0].setImm(PPC::InvertPredicate((PPC::Predicate)Cond[0].getImm()));
Chris Lattner7c4fe252006-10-21 06:03:11 +0000643 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000644}
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000645
646/// GetInstSize - Return the number of bytes of code the specified
647/// instruction may be. This returns the maximum number of bytes.
648///
649unsigned PPCInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
650 switch (MI->getOpcode()) {
651 case PPC::INLINEASM: { // Inline Asm: Variable size.
652 const MachineFunction *MF = MI->getParent()->getParent();
653 const char *AsmStr = MI->getOperand(0).getSymbolName();
Chris Lattneraf76e592009-08-22 20:48:53 +0000654 return getInlineAsmLength(AsmStr, *MF->getTarget().getMCAsmInfo());
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000655 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000656 case PPC::PROLOG_LABEL:
Dan Gohman44066042008-07-01 00:05:16 +0000657 case PPC::EH_LABEL:
658 case PPC::GC_LABEL:
Dale Johannesen375be772010-04-07 19:51:44 +0000659 case PPC::DBG_VALUE:
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000660 return 0;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000661 default:
662 return 4; // PowerPC instructions are all 4 bytes
663 }
664}