blob: a102021e4235748264344f028d986ea6d99d34c7 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
Evan Chenge5ad88e2008-12-10 21:54:21 +000015#include "ARMAddressingModes.h"
16#include "ARMConstantPoolValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000017#include "ARMISelLowering.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000018#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000019#include "llvm/CallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson9adc0ab2009-07-14 23:09:55 +000024#include "llvm/LLVMContext.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
28#include "llvm/CodeGen/SelectionDAG.h"
29#include "llvm/CodeGen/SelectionDAGISel.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000030#include "llvm/Target/TargetLowering.h"
Chris Lattner72939122007-05-03 00:32:00 +000031#include "llvm/Target/TargetOptions.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000032#include "llvm/Support/Compiler.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
35#include "llvm/Support/raw_ostream.h"
36
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000037using namespace llvm;
38
Bob Wilson5bafff32009-06-22 23:27:02 +000039static const unsigned arm_dsubreg_0 = 5;
40static const unsigned arm_dsubreg_1 = 6;
41
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000042//===--------------------------------------------------------------------===//
43/// ARMDAGToDAGISel - ARM specific code to select ARM machine
44/// instructions for SelectionDAG operations.
45///
46namespace {
47class ARMDAGToDAGISel : public SelectionDAGISel {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000048 ARMBaseTargetMachine &TM;
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000049
Evan Chenga8e29892007-01-19 07:51:42 +000050 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
51 /// make the right decision when generating code for different targets.
52 const ARMSubtarget *Subtarget;
53
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000054public:
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000055 explicit ARMDAGToDAGISel(ARMBaseTargetMachine &tm)
Dan Gohman79ce2762009-01-15 19:20:50 +000056 : SelectionDAGISel(tm), TM(tm),
Evan Chenga8e29892007-01-19 07:51:42 +000057 Subtarget(&TM.getSubtarget<ARMSubtarget>()) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000058 }
59
Evan Chenga8e29892007-01-19 07:51:42 +000060 virtual const char *getPassName() const {
61 return "ARM Instruction Selection";
Anton Korobeynikov52237112009-06-17 18:13:58 +000062 }
63
64 /// getI32Imm - Return a target constant with the specified value, of type i32.
65 inline SDValue getI32Imm(unsigned Imm) {
66 return CurDAG->getTargetConstant(Imm, MVT::i32);
67 }
68
Dan Gohman475871a2008-07-27 21:46:04 +000069 SDNode *Select(SDValue Op);
Dan Gohmanf350b272008-08-23 02:25:05 +000070 virtual void InstructionSelect();
Evan Cheng055b0312009-06-29 07:51:04 +000071 bool SelectShifterOperandReg(SDValue Op, SDValue N, SDValue &A,
72 SDValue &B, SDValue &C);
Dan Gohman475871a2008-07-27 21:46:04 +000073 bool SelectAddrMode2(SDValue Op, SDValue N, SDValue &Base,
74 SDValue &Offset, SDValue &Opc);
75 bool SelectAddrMode2Offset(SDValue Op, SDValue N,
76 SDValue &Offset, SDValue &Opc);
77 bool SelectAddrMode3(SDValue Op, SDValue N, SDValue &Base,
78 SDValue &Offset, SDValue &Opc);
79 bool SelectAddrMode3Offset(SDValue Op, SDValue N,
80 SDValue &Offset, SDValue &Opc);
81 bool SelectAddrMode5(SDValue Op, SDValue N, SDValue &Base,
82 SDValue &Offset);
Bob Wilson8b024a52009-07-01 23:16:05 +000083 bool SelectAddrMode6(SDValue Op, SDValue N, SDValue &Addr, SDValue &Update,
84 SDValue &Opc);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000085
Dan Gohman475871a2008-07-27 21:46:04 +000086 bool SelectAddrModePC(SDValue Op, SDValue N, SDValue &Offset,
Bob Wilson8b024a52009-07-01 23:16:05 +000087 SDValue &Label);
Evan Chenga8e29892007-01-19 07:51:42 +000088
Dan Gohman475871a2008-07-27 21:46:04 +000089 bool SelectThumbAddrModeRR(SDValue Op, SDValue N, SDValue &Base,
90 SDValue &Offset);
91 bool SelectThumbAddrModeRI5(SDValue Op, SDValue N, unsigned Scale,
92 SDValue &Base, SDValue &OffImm,
93 SDValue &Offset);
94 bool SelectThumbAddrModeS1(SDValue Op, SDValue N, SDValue &Base,
95 SDValue &OffImm, SDValue &Offset);
96 bool SelectThumbAddrModeS2(SDValue Op, SDValue N, SDValue &Base,
97 SDValue &OffImm, SDValue &Offset);
98 bool SelectThumbAddrModeS4(SDValue Op, SDValue N, SDValue &Base,
99 SDValue &OffImm, SDValue &Offset);
100 bool SelectThumbAddrModeSP(SDValue Op, SDValue N, SDValue &Base,
101 SDValue &OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +0000102
Evan Cheng9cb9e672009-06-27 02:26:13 +0000103 bool SelectT2ShifterOperandReg(SDValue Op, SDValue N,
104 SDValue &BaseReg, SDValue &Opc);
Evan Cheng055b0312009-06-29 07:51:04 +0000105 bool SelectT2AddrModeImm12(SDValue Op, SDValue N, SDValue &Base,
106 SDValue &OffImm);
107 bool SelectT2AddrModeImm8(SDValue Op, SDValue N, SDValue &Base,
108 SDValue &OffImm);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000109 bool SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
110 SDValue &OffImm);
David Goodwin6647cea2009-06-30 22:50:01 +0000111 bool SelectT2AddrModeImm8s4(SDValue Op, SDValue N, SDValue &Base,
112 SDValue &OffImm);
Evan Cheng055b0312009-06-29 07:51:04 +0000113 bool SelectT2AddrModeSoReg(SDValue Op, SDValue N, SDValue &Base,
114 SDValue &OffReg, SDValue &ShImm);
115
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000116 // Include the pieces autogenerated from the target description.
117#include "ARMGenDAGISel.inc"
Bob Wilson224c2442009-05-19 05:53:42 +0000118
119private:
Evan Chenge88d5ce2009-07-02 07:28:31 +0000120 /// SelectARMIndexedLoad - Indexed (pre/post inc/dec) load matching code for
121 /// ARM.
Evan Chengaf4550f2009-07-02 01:23:32 +0000122 SDNode *SelectARMIndexedLoad(SDValue Op);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000123 SDNode *SelectT2IndexedLoad(SDValue Op);
124
Evan Chengaf4550f2009-07-02 01:23:32 +0000125
126 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
127 /// inline asm expressions.
128 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
129 char ConstraintCode,
130 std::vector<SDValue> &OutOps);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000131};
Evan Chenga8e29892007-01-19 07:51:42 +0000132}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000133
Dan Gohmanf350b272008-08-23 02:25:05 +0000134void ARMDAGToDAGISel::InstructionSelect() {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000135 DEBUG(BB->dump());
136
David Greene8ad4c002008-10-27 21:56:29 +0000137 SelectRoot(*CurDAG);
Dan Gohmanf350b272008-08-23 02:25:05 +0000138 CurDAG->RemoveDeadNodes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000139}
140
Evan Cheng055b0312009-06-29 07:51:04 +0000141bool ARMDAGToDAGISel::SelectShifterOperandReg(SDValue Op,
142 SDValue N,
143 SDValue &BaseReg,
144 SDValue &ShReg,
145 SDValue &Opc) {
146 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
147
148 // Don't match base register only case. That is matched to a separate
149 // lower complexity pattern with explicit register operand.
150 if (ShOpcVal == ARM_AM::no_shift) return false;
151
152 BaseReg = N.getOperand(0);
153 unsigned ShImmVal = 0;
154 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
155 ShReg = CurDAG->getRegister(0, MVT::i32);
156 ShImmVal = RHS->getZExtValue() & 31;
157 } else {
158 ShReg = N.getOperand(1);
159 }
160 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
161 MVT::i32);
162 return true;
163}
164
Dan Gohman475871a2008-07-27 21:46:04 +0000165bool ARMDAGToDAGISel::SelectAddrMode2(SDValue Op, SDValue N,
166 SDValue &Base, SDValue &Offset,
167 SDValue &Opc) {
Evan Chenga13fd102007-03-13 21:05:54 +0000168 if (N.getOpcode() == ISD::MUL) {
169 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
170 // X * [3,5,9] -> X + X * [2,4,8] etc.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000171 int RHSC = (int)RHS->getZExtValue();
Evan Chenga13fd102007-03-13 21:05:54 +0000172 if (RHSC & 1) {
173 RHSC = RHSC & ~1;
174 ARM_AM::AddrOpc AddSub = ARM_AM::add;
175 if (RHSC < 0) {
176 AddSub = ARM_AM::sub;
177 RHSC = - RHSC;
178 }
179 if (isPowerOf2_32(RHSC)) {
180 unsigned ShAmt = Log2_32(RHSC);
181 Base = Offset = N.getOperand(0);
182 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
183 ARM_AM::lsl),
184 MVT::i32);
185 return true;
186 }
187 }
188 }
189 }
190
Evan Chenga8e29892007-01-19 07:51:42 +0000191 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
192 Base = N;
193 if (N.getOpcode() == ISD::FrameIndex) {
194 int FI = cast<FrameIndexSDNode>(N)->getIndex();
195 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
196 } else if (N.getOpcode() == ARMISD::Wrapper) {
197 Base = N.getOperand(0);
198 }
199 Offset = CurDAG->getRegister(0, MVT::i32);
200 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
201 ARM_AM::no_shift),
202 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000203 return true;
204 }
Evan Chenga8e29892007-01-19 07:51:42 +0000205
206 // Match simple R +/- imm12 operands.
207 if (N.getOpcode() == ISD::ADD)
208 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000209 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000210 if ((RHSC >= 0 && RHSC < 0x1000) ||
211 (RHSC < 0 && RHSC > -0x1000)) { // 12 bits.
Evan Chenga8e29892007-01-19 07:51:42 +0000212 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000213 if (Base.getOpcode() == ISD::FrameIndex) {
214 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
215 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
216 }
Evan Chenga8e29892007-01-19 07:51:42 +0000217 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000218
219 ARM_AM::AddrOpc AddSub = ARM_AM::add;
220 if (RHSC < 0) {
221 AddSub = ARM_AM::sub;
222 RHSC = - RHSC;
223 }
224 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
Evan Chenga8e29892007-01-19 07:51:42 +0000225 ARM_AM::no_shift),
226 MVT::i32);
227 return true;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000228 }
Evan Chenga8e29892007-01-19 07:51:42 +0000229 }
230
231 // Otherwise this is R +/- [possibly shifted] R
232 ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::ADD ? ARM_AM::add:ARM_AM::sub;
233 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(1));
234 unsigned ShAmt = 0;
235
236 Base = N.getOperand(0);
237 Offset = N.getOperand(1);
238
239 if (ShOpcVal != ARM_AM::no_shift) {
240 // Check to see if the RHS of the shift is a constant, if not, we can't fold
241 // it.
242 if (ConstantSDNode *Sh =
243 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000244 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000245 Offset = N.getOperand(1).getOperand(0);
246 } else {
247 ShOpcVal = ARM_AM::no_shift;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000248 }
249 }
Evan Chenga8e29892007-01-19 07:51:42 +0000250
251 // Try matching (R shl C) + (R).
252 if (N.getOpcode() == ISD::ADD && ShOpcVal == ARM_AM::no_shift) {
253 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0));
254 if (ShOpcVal != ARM_AM::no_shift) {
255 // Check to see if the RHS of the shift is a constant, if not, we can't
256 // fold it.
257 if (ConstantSDNode *Sh =
258 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000259 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000260 Offset = N.getOperand(0).getOperand(0);
261 Base = N.getOperand(1);
262 } else {
263 ShOpcVal = ARM_AM::no_shift;
264 }
265 }
266 }
267
268 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
269 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000270 return true;
271}
272
Dan Gohman475871a2008-07-27 21:46:04 +0000273bool ARMDAGToDAGISel::SelectAddrMode2Offset(SDValue Op, SDValue N,
274 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000275 unsigned Opcode = Op.getOpcode();
276 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
277 ? cast<LoadSDNode>(Op)->getAddressingMode()
278 : cast<StoreSDNode>(Op)->getAddressingMode();
279 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
280 ? ARM_AM::add : ARM_AM::sub;
281 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000282 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000283 if (Val >= 0 && Val < 0x1000) { // 12 bits.
284 Offset = CurDAG->getRegister(0, MVT::i32);
285 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
286 ARM_AM::no_shift),
287 MVT::i32);
288 return true;
289 }
290 }
291
292 Offset = N;
293 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
294 unsigned ShAmt = 0;
295 if (ShOpcVal != ARM_AM::no_shift) {
296 // Check to see if the RHS of the shift is a constant, if not, we can't fold
297 // it.
298 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000299 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000300 Offset = N.getOperand(0);
301 } else {
302 ShOpcVal = ARM_AM::no_shift;
303 }
304 }
305
306 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
307 MVT::i32);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000308 return true;
309}
310
Evan Chenga8e29892007-01-19 07:51:42 +0000311
Dan Gohman475871a2008-07-27 21:46:04 +0000312bool ARMDAGToDAGISel::SelectAddrMode3(SDValue Op, SDValue N,
313 SDValue &Base, SDValue &Offset,
314 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000315 if (N.getOpcode() == ISD::SUB) {
316 // X - C is canonicalize to X + -C, no need to handle it here.
317 Base = N.getOperand(0);
318 Offset = N.getOperand(1);
319 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
320 return true;
321 }
322
323 if (N.getOpcode() != ISD::ADD) {
324 Base = N;
325 if (N.getOpcode() == ISD::FrameIndex) {
326 int FI = cast<FrameIndexSDNode>(N)->getIndex();
327 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
328 }
329 Offset = CurDAG->getRegister(0, MVT::i32);
330 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
331 return true;
332 }
333
334 // If the RHS is +/- imm8, fold into addr mode.
335 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000336 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000337 if ((RHSC >= 0 && RHSC < 256) ||
338 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000339 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000340 if (Base.getOpcode() == ISD::FrameIndex) {
341 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
342 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
343 }
Evan Chenga8e29892007-01-19 07:51:42 +0000344 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000345
346 ARM_AM::AddrOpc AddSub = ARM_AM::add;
347 if (RHSC < 0) {
348 AddSub = ARM_AM::sub;
349 RHSC = - RHSC;
350 }
351 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000352 return true;
353 }
354 }
355
356 Base = N.getOperand(0);
357 Offset = N.getOperand(1);
358 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
359 return true;
360}
361
Dan Gohman475871a2008-07-27 21:46:04 +0000362bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDValue Op, SDValue N,
363 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000364 unsigned Opcode = Op.getOpcode();
365 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
366 ? cast<LoadSDNode>(Op)->getAddressingMode()
367 : cast<StoreSDNode>(Op)->getAddressingMode();
368 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
369 ? ARM_AM::add : ARM_AM::sub;
370 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000371 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000372 if (Val >= 0 && Val < 256) {
373 Offset = CurDAG->getRegister(0, MVT::i32);
374 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
375 return true;
376 }
377 }
378
379 Offset = N;
380 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
381 return true;
382}
383
384
Dan Gohman475871a2008-07-27 21:46:04 +0000385bool ARMDAGToDAGISel::SelectAddrMode5(SDValue Op, SDValue N,
386 SDValue &Base, SDValue &Offset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000387 if (N.getOpcode() != ISD::ADD) {
388 Base = N;
389 if (N.getOpcode() == ISD::FrameIndex) {
390 int FI = cast<FrameIndexSDNode>(N)->getIndex();
391 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
392 } else if (N.getOpcode() == ARMISD::Wrapper) {
393 Base = N.getOperand(0);
394 }
395 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
396 MVT::i32);
397 return true;
398 }
399
400 // If the RHS is +/- imm8, fold into addr mode.
401 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000402 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000403 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied by 4.
404 RHSC >>= 2;
Evan Chenge966d642007-01-24 02:45:25 +0000405 if ((RHSC >= 0 && RHSC < 256) ||
406 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000407 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000408 if (Base.getOpcode() == ISD::FrameIndex) {
409 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
410 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
411 }
412
413 ARM_AM::AddrOpc AddSub = ARM_AM::add;
414 if (RHSC < 0) {
415 AddSub = ARM_AM::sub;
416 RHSC = - RHSC;
417 }
418 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
Evan Chenga8e29892007-01-19 07:51:42 +0000419 MVT::i32);
420 return true;
421 }
422 }
423 }
424
425 Base = N;
426 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
427 MVT::i32);
428 return true;
429}
430
Bob Wilson8b024a52009-07-01 23:16:05 +0000431bool ARMDAGToDAGISel::SelectAddrMode6(SDValue Op, SDValue N,
432 SDValue &Addr, SDValue &Update,
433 SDValue &Opc) {
434 Addr = N;
435 // The optional writeback is handled in ARMLoadStoreOpt.
436 Update = CurDAG->getRegister(0, MVT::i32);
437 Opc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(false), MVT::i32);
438 return true;
439}
440
Dan Gohman475871a2008-07-27 21:46:04 +0000441bool ARMDAGToDAGISel::SelectAddrModePC(SDValue Op, SDValue N,
442 SDValue &Offset, SDValue &Label) {
Evan Chenga8e29892007-01-19 07:51:42 +0000443 if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
444 Offset = N.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000445 SDValue N1 = N.getOperand(1);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000446 Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(),
Evan Chenga8e29892007-01-19 07:51:42 +0000447 MVT::i32);
448 return true;
449 }
450 return false;
451}
452
Dan Gohman475871a2008-07-27 21:46:04 +0000453bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue Op, SDValue N,
454 SDValue &Base, SDValue &Offset){
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000455 // FIXME dl should come from the parent load or store, not the address
456 DebugLoc dl = Op.getDebugLoc();
Evan Chengc38f2bc2007-01-23 22:59:13 +0000457 if (N.getOpcode() != ISD::ADD) {
Evan Cheng2f297df2009-07-11 07:08:13 +0000458 ConstantSDNode *NC = dyn_cast<ConstantSDNode>(N);
459 if (!NC || NC->getZExtValue() != 0)
460 return false;
461
462 Base = Offset = N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000463 return true;
464 }
465
Evan Chenga8e29892007-01-19 07:51:42 +0000466 Base = N.getOperand(0);
467 Offset = N.getOperand(1);
468 return true;
469}
470
Evan Cheng79d43262007-01-24 02:21:22 +0000471bool
Dan Gohman475871a2008-07-27 21:46:04 +0000472ARMDAGToDAGISel::SelectThumbAddrModeRI5(SDValue Op, SDValue N,
473 unsigned Scale, SDValue &Base,
474 SDValue &OffImm, SDValue &Offset) {
Evan Cheng79d43262007-01-24 02:21:22 +0000475 if (Scale == 4) {
Dan Gohman475871a2008-07-27 21:46:04 +0000476 SDValue TmpBase, TmpOffImm;
Evan Cheng79d43262007-01-24 02:21:22 +0000477 if (SelectThumbAddrModeSP(Op, N, TmpBase, TmpOffImm))
478 return false; // We want to select tLDRspi / tSTRspi instead.
Evan Cheng012f2d92007-01-24 08:53:17 +0000479 if (N.getOpcode() == ARMISD::Wrapper &&
480 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
481 return false; // We want to select tLDRpci instead.
Evan Cheng79d43262007-01-24 02:21:22 +0000482 }
483
Evan Chenga8e29892007-01-19 07:51:42 +0000484 if (N.getOpcode() != ISD::ADD) {
485 Base = (N.getOpcode() == ARMISD::Wrapper) ? N.getOperand(0) : N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000486 Offset = CurDAG->getRegister(0, MVT::i32);
487 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000488 return true;
489 }
490
Evan Chengad0e4652007-02-06 00:22:06 +0000491 // Thumb does not have [sp, r] address mode.
492 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
493 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
494 if ((LHSR && LHSR->getReg() == ARM::SP) ||
495 (RHSR && RHSR->getReg() == ARM::SP)) {
496 Base = N;
497 Offset = CurDAG->getRegister(0, MVT::i32);
498 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
499 return true;
500 }
501
Evan Chenga8e29892007-01-19 07:51:42 +0000502 // If the RHS is + imm5 * scale, fold into addr mode.
503 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000504 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000505 if ((RHSC & (Scale-1)) == 0) { // The constant is implicitly multiplied.
506 RHSC /= Scale;
507 if (RHSC >= 0 && RHSC < 32) {
508 Base = N.getOperand(0);
Evan Chengc38f2bc2007-01-23 22:59:13 +0000509 Offset = CurDAG->getRegister(0, MVT::i32);
510 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000511 return true;
512 }
513 }
514 }
515
Evan Chengc38f2bc2007-01-23 22:59:13 +0000516 Base = N.getOperand(0);
517 Offset = N.getOperand(1);
518 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
519 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000520}
521
Dan Gohman475871a2008-07-27 21:46:04 +0000522bool ARMDAGToDAGISel::SelectThumbAddrModeS1(SDValue Op, SDValue N,
523 SDValue &Base, SDValue &OffImm,
524 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000525 return SelectThumbAddrModeRI5(Op, N, 1, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000526}
527
Dan Gohman475871a2008-07-27 21:46:04 +0000528bool ARMDAGToDAGISel::SelectThumbAddrModeS2(SDValue Op, SDValue N,
529 SDValue &Base, SDValue &OffImm,
530 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000531 return SelectThumbAddrModeRI5(Op, N, 2, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000532}
533
Dan Gohman475871a2008-07-27 21:46:04 +0000534bool ARMDAGToDAGISel::SelectThumbAddrModeS4(SDValue Op, SDValue N,
535 SDValue &Base, SDValue &OffImm,
536 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000537 return SelectThumbAddrModeRI5(Op, N, 4, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000538}
539
Dan Gohman475871a2008-07-27 21:46:04 +0000540bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue Op, SDValue N,
541 SDValue &Base, SDValue &OffImm) {
Evan Chenga8e29892007-01-19 07:51:42 +0000542 if (N.getOpcode() == ISD::FrameIndex) {
543 int FI = cast<FrameIndexSDNode>(N)->getIndex();
544 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Evan Cheng79d43262007-01-24 02:21:22 +0000545 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000546 return true;
547 }
Evan Cheng79d43262007-01-24 02:21:22 +0000548
Evan Chengad0e4652007-02-06 00:22:06 +0000549 if (N.getOpcode() != ISD::ADD)
550 return false;
551
552 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000553 if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
554 (LHSR && LHSR->getReg() == ARM::SP)) {
Evan Cheng79d43262007-01-24 02:21:22 +0000555 // If the RHS is + imm8 * scale, fold into addr mode.
556 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000557 int RHSC = (int)RHS->getZExtValue();
Evan Cheng79d43262007-01-24 02:21:22 +0000558 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied.
559 RHSC >>= 2;
560 if (RHSC >= 0 && RHSC < 256) {
Evan Chengad0e4652007-02-06 00:22:06 +0000561 Base = N.getOperand(0);
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000562 if (Base.getOpcode() == ISD::FrameIndex) {
563 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
564 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
565 }
Evan Cheng79d43262007-01-24 02:21:22 +0000566 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
567 return true;
568 }
569 }
570 }
571 }
Evan Chenga8e29892007-01-19 07:51:42 +0000572
573 return false;
574}
575
Evan Cheng9cb9e672009-06-27 02:26:13 +0000576bool ARMDAGToDAGISel::SelectT2ShifterOperandReg(SDValue Op, SDValue N,
577 SDValue &BaseReg,
578 SDValue &Opc) {
579 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
580
581 // Don't match base register only case. That is matched to a separate
582 // lower complexity pattern with explicit register operand.
583 if (ShOpcVal == ARM_AM::no_shift) return false;
584
585 BaseReg = N.getOperand(0);
586 unsigned ShImmVal = 0;
587 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
588 ShImmVal = RHS->getZExtValue() & 31;
589 Opc = getI32Imm(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal));
590 return true;
591 }
592
593 return false;
594}
595
Evan Cheng055b0312009-06-29 07:51:04 +0000596bool ARMDAGToDAGISel::SelectT2AddrModeImm12(SDValue Op, SDValue N,
597 SDValue &Base, SDValue &OffImm) {
598 // Match simple R + imm12 operands.
599 if (N.getOpcode() != ISD::ADD)
600 return false;
601
602 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
603 int RHSC = (int)RHS->getZExtValue();
604 if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits.
605 Base = N.getOperand(0);
606 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
607 return true;
608 }
609 }
610
611 return false;
612}
613
614bool ARMDAGToDAGISel::SelectT2AddrModeImm8(SDValue Op, SDValue N,
615 SDValue &Base, SDValue &OffImm) {
616 if (N.getOpcode() == ISD::ADD) {
617 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
618 int RHSC = (int)RHS->getZExtValue();
619 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
620 Base = N.getOperand(0);
621 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
622 return true;
623 }
624 }
625 } else if (N.getOpcode() == ISD::SUB) {
626 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
627 int RHSC = (int)RHS->getZExtValue();
628 if (RHSC >= 0 && RHSC < 0x100) { // 8 bits.
629 Base = N.getOperand(0);
630 OffImm = CurDAG->getTargetConstant(-RHSC, MVT::i32);
631 return true;
632 }
633 }
634 }
635
636 return false;
637}
638
Evan Chenge88d5ce2009-07-02 07:28:31 +0000639bool ARMDAGToDAGISel::SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
640 SDValue &OffImm){
641 unsigned Opcode = Op.getOpcode();
642 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
643 ? cast<LoadSDNode>(Op)->getAddressingMode()
644 : cast<StoreSDNode>(Op)->getAddressingMode();
645 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N)) {
646 int RHSC = (int)RHS->getZExtValue();
647 if (RHSC >= 0 && RHSC < 0x100) { // 8 bits.
David Goodwin4cb73522009-07-14 21:29:29 +0000648 OffImm = ((AM == ISD::PRE_INC) || (AM == ISD::POST_INC))
Evan Chenge88d5ce2009-07-02 07:28:31 +0000649 ? CurDAG->getTargetConstant(RHSC, MVT::i32)
650 : CurDAG->getTargetConstant(-RHSC, MVT::i32);
651 return true;
652 }
653 }
654
655 return false;
656}
657
David Goodwin6647cea2009-06-30 22:50:01 +0000658bool ARMDAGToDAGISel::SelectT2AddrModeImm8s4(SDValue Op, SDValue N,
659 SDValue &Base, SDValue &OffImm) {
660 if (N.getOpcode() == ISD::ADD) {
661 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
662 int RHSC = (int)RHS->getZExtValue();
Evan Cheng5c874172009-07-09 22:21:59 +0000663 if (((RHSC & 0x3) == 0) &&
664 ((RHSC >= 0 && RHSC < 0x400) || (RHSC < 0 && RHSC > -0x400))) { // 8 bits.
David Goodwin6647cea2009-06-30 22:50:01 +0000665 Base = N.getOperand(0);
666 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
667 return true;
668 }
669 }
670 } else if (N.getOpcode() == ISD::SUB) {
671 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
672 int RHSC = (int)RHS->getZExtValue();
673 if (((RHSC & 0x3) == 0) && (RHSC >= 0 && RHSC < 0x400)) { // 8 bits.
674 Base = N.getOperand(0);
675 OffImm = CurDAG->getTargetConstant(-RHSC, MVT::i32);
676 return true;
677 }
678 }
679 }
680
681 return false;
682}
683
Evan Cheng055b0312009-06-29 07:51:04 +0000684bool ARMDAGToDAGISel::SelectT2AddrModeSoReg(SDValue Op, SDValue N,
685 SDValue &Base,
686 SDValue &OffReg, SDValue &ShImm) {
687 // Base only.
688 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
689 Base = N;
690 if (N.getOpcode() == ISD::FrameIndex) {
691 int FI = cast<FrameIndexSDNode>(N)->getIndex();
692 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
693 } else if (N.getOpcode() == ARMISD::Wrapper) {
694 Base = N.getOperand(0);
695 if (Base.getOpcode() == ISD::TargetConstantPool)
696 return false; // We want to select t2LDRpci instead.
697 }
698 OffReg = CurDAG->getRegister(0, MVT::i32);
699 ShImm = CurDAG->getTargetConstant(0, MVT::i32);
700 return true;
701 }
702
703 // Look for (R + R) or (R + (R << [1,2,3])).
704 unsigned ShAmt = 0;
705 Base = N.getOperand(0);
706 OffReg = N.getOperand(1);
707
708 // Swap if it is ((R << c) + R).
709 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(OffReg);
710 if (ShOpcVal != ARM_AM::lsl) {
711 ShOpcVal = ARM_AM::getShiftOpcForNode(Base);
712 if (ShOpcVal == ARM_AM::lsl)
713 std::swap(Base, OffReg);
714 }
715
716 if (ShOpcVal == ARM_AM::lsl) {
717 // Check to see if the RHS of the shift is a constant, if not, we can't fold
718 // it.
719 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(OffReg.getOperand(1))) {
720 ShAmt = Sh->getZExtValue();
721 if (ShAmt >= 4) {
722 ShAmt = 0;
723 ShOpcVal = ARM_AM::no_shift;
724 } else
725 OffReg = OffReg.getOperand(0);
726 } else {
727 ShOpcVal = ARM_AM::no_shift;
728 }
729 } else if (SelectT2AddrModeImm12(Op, N, Base, ShImm) ||
730 SelectT2AddrModeImm8 (Op, N, Base, ShImm))
731 // Don't match if it's possible to match to one of the r +/- imm cases.
732 return false;
733
734 ShImm = CurDAG->getTargetConstant(ShAmt, MVT::i32);
735
736 return true;
737}
738
739//===--------------------------------------------------------------------===//
740
Evan Chengee568cf2007-07-05 07:15:27 +0000741/// getAL - Returns a ARMCC::AL immediate node.
Dan Gohman475871a2008-07-27 21:46:04 +0000742static inline SDValue getAL(SelectionDAG *CurDAG) {
Evan Cheng44bec522007-05-15 01:29:07 +0000743 return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
744}
745
Evan Chengaf4550f2009-07-02 01:23:32 +0000746SDNode *ARMDAGToDAGISel::SelectARMIndexedLoad(SDValue Op) {
747 LoadSDNode *LD = cast<LoadSDNode>(Op);
748 ISD::MemIndexedMode AM = LD->getAddressingMode();
749 if (AM == ISD::UNINDEXED)
750 return NULL;
751
752 MVT LoadedVT = LD->getMemoryVT();
753 SDValue Offset, AMOpc;
754 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
755 unsigned Opcode = 0;
756 bool Match = false;
757 if (LoadedVT == MVT::i32 &&
758 SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
759 Opcode = isPre ? ARM::LDR_PRE : ARM::LDR_POST;
760 Match = true;
761 } else if (LoadedVT == MVT::i16 &&
762 SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
763 Match = true;
764 Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
765 ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
766 : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
767 } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
768 if (LD->getExtensionType() == ISD::SEXTLOAD) {
769 if (SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
770 Match = true;
771 Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
772 }
773 } else {
774 if (SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
775 Match = true;
776 Opcode = isPre ? ARM::LDRB_PRE : ARM::LDRB_POST;
777 }
778 }
779 }
780
781 if (Match) {
782 SDValue Chain = LD->getChain();
783 SDValue Base = LD->getBasePtr();
784 SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
785 CurDAG->getRegister(0, MVT::i32), Chain };
786 return CurDAG->getTargetNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
787 MVT::Other, Ops, 6);
788 }
789
790 return NULL;
791}
792
Evan Chenge88d5ce2009-07-02 07:28:31 +0000793SDNode *ARMDAGToDAGISel::SelectT2IndexedLoad(SDValue Op) {
794 LoadSDNode *LD = cast<LoadSDNode>(Op);
795 ISD::MemIndexedMode AM = LD->getAddressingMode();
796 if (AM == ISD::UNINDEXED)
797 return NULL;
798
799 MVT LoadedVT = LD->getMemoryVT();
Evan Cheng4fbb9962009-07-02 23:16:11 +0000800 bool isSExtLd = LD->getExtensionType() == ISD::SEXTLOAD;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000801 SDValue Offset;
802 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
803 unsigned Opcode = 0;
804 bool Match = false;
805 if (SelectT2AddrModeImm8Offset(Op, LD->getOffset(), Offset)) {
806 switch (LoadedVT.getSimpleVT()) {
807 case MVT::i32:
808 Opcode = isPre ? ARM::t2LDR_PRE : ARM::t2LDR_POST;
809 break;
810 case MVT::i16:
Evan Cheng4fbb9962009-07-02 23:16:11 +0000811 if (isSExtLd)
812 Opcode = isPre ? ARM::t2LDRSH_PRE : ARM::t2LDRSH_POST;
813 else
814 Opcode = isPre ? ARM::t2LDRH_PRE : ARM::t2LDRH_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000815 break;
816 case MVT::i8:
Evan Cheng4fbb9962009-07-02 23:16:11 +0000817 case MVT::i1:
818 if (isSExtLd)
819 Opcode = isPre ? ARM::t2LDRSB_PRE : ARM::t2LDRSB_POST;
820 else
821 Opcode = isPre ? ARM::t2LDRB_PRE : ARM::t2LDRB_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000822 break;
823 default:
824 return NULL;
825 }
826 Match = true;
827 }
828
829 if (Match) {
830 SDValue Chain = LD->getChain();
831 SDValue Base = LD->getBasePtr();
832 SDValue Ops[]= { Base, Offset, getAL(CurDAG),
833 CurDAG->getRegister(0, MVT::i32), Chain };
834 return CurDAG->getTargetNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
835 MVT::Other, Ops, 5);
836 }
837
838 return NULL;
839}
840
Evan Chenga8e29892007-01-19 07:51:42 +0000841
Dan Gohman475871a2008-07-27 21:46:04 +0000842SDNode *ARMDAGToDAGISel::Select(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000843 SDNode *N = Op.getNode();
Dale Johannesened2eee62009-02-06 01:31:28 +0000844 DebugLoc dl = N->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000845
Dan Gohmane8be6c62008-07-17 19:10:17 +0000846 if (N->isMachineOpcode())
Evan Chenga8e29892007-01-19 07:51:42 +0000847 return NULL; // Already selected.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000848
849 switch (N->getOpcode()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000850 default: break;
851 case ISD::Constant: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000852 unsigned Val = cast<ConstantSDNode>(N)->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000853 bool UseCP = true;
Bob Wilsone64e3cf2009-06-22 17:29:13 +0000854 if (Subtarget->isThumb()) {
855 if (Subtarget->hasThumb2())
856 // Thumb2 has the MOVT instruction, so all immediates can
857 // be done with MOV + MOVT, at worst.
858 UseCP = 0;
859 else
860 UseCP = (Val > 255 && // MOV
861 ~Val > 255 && // MOV + MVN
862 !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL
863 } else
Evan Chenga8e29892007-01-19 07:51:42 +0000864 UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV
865 ARM_AM::getSOImmVal(~Val) == -1 && // MVN
866 !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs.
867 if (UseCP) {
Dan Gohman475871a2008-07-27 21:46:04 +0000868 SDValue CPIdx =
Owen Anderson9adc0ab2009-07-14 23:09:55 +0000869 CurDAG->getTargetConstantPool(
870 CurDAG->getContext()->getConstantInt(Type::Int32Ty, Val),
Evan Chenga8e29892007-01-19 07:51:42 +0000871 TLI.getPointerTy());
Evan Cheng012f2d92007-01-24 08:53:17 +0000872
873 SDNode *ResNode;
Evan Cheng446c4282009-07-11 06:43:01 +0000874 if (Subtarget->isThumb1Only()) {
875 SDValue Pred = CurDAG->getTargetConstant(0xEULL, MVT::i32);
876 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
877 SDValue Ops[] = { CPIdx, Pred, PredReg, CurDAG->getEntryNode() };
Dale Johannesened2eee62009-02-06 01:31:28 +0000878 ResNode = CurDAG->getTargetNode(ARM::tLDRcp, dl, MVT::i32, MVT::Other,
Evan Cheng446c4282009-07-11 06:43:01 +0000879 Ops, 4);
880 } else {
Dan Gohman475871a2008-07-27 21:46:04 +0000881 SDValue Ops[] = {
Anton Korobeynikovdada95b2009-06-08 22:57:18 +0000882 CPIdx,
Evan Cheng012f2d92007-01-24 08:53:17 +0000883 CurDAG->getRegister(0, MVT::i32),
884 CurDAG->getTargetConstant(0, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000885 getAL(CurDAG),
886 CurDAG->getRegister(0, MVT::i32),
Evan Cheng012f2d92007-01-24 08:53:17 +0000887 CurDAG->getEntryNode()
888 };
Dale Johannesened2eee62009-02-06 01:31:28 +0000889 ResNode=CurDAG->getTargetNode(ARM::LDRcp, dl, MVT::i32, MVT::Other,
890 Ops, 6);
Evan Cheng012f2d92007-01-24 08:53:17 +0000891 }
Dan Gohman475871a2008-07-27 21:46:04 +0000892 ReplaceUses(Op, SDValue(ResNode, 0));
Evan Chenga8e29892007-01-19 07:51:42 +0000893 return NULL;
894 }
Anton Korobeynikovdada95b2009-06-08 22:57:18 +0000895
Evan Chenga8e29892007-01-19 07:51:42 +0000896 // Other cases are autogenerated.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000897 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000898 }
Rafael Espindolaf819a492006-11-09 13:58:55 +0000899 case ISD::FrameIndex: {
Evan Chenga8e29892007-01-19 07:51:42 +0000900 // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
Rafael Espindolaf819a492006-11-09 13:58:55 +0000901 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohman475871a2008-07-27 21:46:04 +0000902 SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
David Goodwinf1daf7d2009-07-08 23:10:31 +0000903 if (Subtarget->isThumb1Only()) {
Evan Cheng44bec522007-05-15 01:29:07 +0000904 return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, TFI,
905 CurDAG->getTargetConstant(0, MVT::i32));
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000906 } else {
David Goodwin419c6152009-07-14 18:48:51 +0000907 unsigned Opc = ((Subtarget->isThumb() && Subtarget->hasThumb2()) ?
908 ARM::t2ADDri : ARM::ADDri);
Dan Gohman475871a2008-07-27 21:46:04 +0000909 SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
Evan Cheng446c4282009-07-11 06:43:01 +0000910 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
911 CurDAG->getRegister(0, MVT::i32) };
912 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000913 }
Evan Chenga8e29892007-01-19 07:51:42 +0000914 }
Evan Chengad0e4652007-02-06 00:22:06 +0000915 case ISD::ADD: {
David Goodwinf1daf7d2009-07-08 23:10:31 +0000916 if (!Subtarget->isThumb1Only())
Evan Cheng9d7b5302009-03-26 19:09:01 +0000917 break;
Evan Chengad0e4652007-02-06 00:22:06 +0000918 // Select add sp, c to tADDhirr.
Dan Gohman475871a2008-07-27 21:46:04 +0000919 SDValue N0 = Op.getOperand(0);
920 SDValue N1 = Op.getOperand(1);
Evan Chengad0e4652007-02-06 00:22:06 +0000921 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(Op.getOperand(0));
922 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(Op.getOperand(1));
923 if (LHSR && LHSR->getReg() == ARM::SP) {
924 std::swap(N0, N1);
925 std::swap(LHSR, RHSR);
926 }
927 if (RHSR && RHSR->getReg() == ARM::SP) {
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000928 SDValue Val = SDValue(CurDAG->getTargetNode(ARM::tMOVlor2hir, dl,
Evan Cheng446c4282009-07-11 06:43:01 +0000929 Op.getValueType(), N0, N0),0);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000930 return CurDAG->SelectNodeTo(N, ARM::tADDhirr, Op.getValueType(), Val, N1);
Evan Chengad0e4652007-02-06 00:22:06 +0000931 }
932 break;
933 }
Evan Chenga8e29892007-01-19 07:51:42 +0000934 case ISD::MUL:
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000935 if (Subtarget->isThumb1Only())
Evan Cheng79d43262007-01-24 02:21:22 +0000936 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000937 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000938 unsigned RHSV = C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000939 if (!RHSV) break;
940 if (isPowerOf2_32(RHSV-1)) { // 2^n+1?
Dan Gohman475871a2008-07-27 21:46:04 +0000941 SDValue V = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000942 unsigned ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, Log2_32(RHSV-1));
Dan Gohman475871a2008-07-27 21:46:04 +0000943 SDValue Ops[] = { V, V, CurDAG->getRegister(0, MVT::i32),
Evan Cheng44bec522007-05-15 01:29:07 +0000944 CurDAG->getTargetConstant(ShImm, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000945 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
946 CurDAG->getRegister(0, MVT::i32) };
David Goodwin419c6152009-07-14 18:48:51 +0000947 return CurDAG->SelectNodeTo(N, (Subtarget->isThumb() &&
948 Subtarget->hasThumb2()) ?
David Goodwinf1daf7d2009-07-08 23:10:31 +0000949 ARM::t2ADDrs : ARM::ADDrs, MVT::i32, Ops, 7);
Evan Chenga8e29892007-01-19 07:51:42 +0000950 }
951 if (isPowerOf2_32(RHSV+1)) { // 2^n-1?
Dan Gohman475871a2008-07-27 21:46:04 +0000952 SDValue V = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000953 unsigned ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, Log2_32(RHSV+1));
Dan Gohman475871a2008-07-27 21:46:04 +0000954 SDValue Ops[] = { V, V, CurDAG->getRegister(0, MVT::i32),
Evan Cheng44bec522007-05-15 01:29:07 +0000955 CurDAG->getTargetConstant(ShImm, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000956 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000957 CurDAG->getRegister(0, MVT::i32) };
David Goodwin419c6152009-07-14 18:48:51 +0000958 return CurDAG->SelectNodeTo(N, (Subtarget->isThumb() &&
959 Subtarget->hasThumb2()) ?
David Goodwinf1daf7d2009-07-08 23:10:31 +0000960 ARM::t2RSBrs : ARM::RSBrs, MVT::i32, Ops, 7);
Evan Chenga8e29892007-01-19 07:51:42 +0000961 }
962 }
963 break;
964 case ARMISD::FMRRD:
Dale Johannesened2eee62009-02-06 01:31:28 +0000965 return CurDAG->getTargetNode(ARM::FMRRD, dl, MVT::i32, MVT::i32,
Evan Chengee568cf2007-07-05 07:15:27 +0000966 Op.getOperand(0), getAL(CurDAG),
967 CurDAG->getRegister(0, MVT::i32));
Dan Gohman525178c2007-10-08 18:33:35 +0000968 case ISD::UMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000969 if (Subtarget->isThumb1Only())
970 break;
971 if (Subtarget->isThumb()) {
972 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Evan Cheng13ab0202007-07-10 18:08:01 +0000973 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
974 CurDAG->getRegister(0, MVT::i32) };
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000975 return CurDAG->getTargetNode(ARM::t2UMULL, dl, MVT::i32, MVT::i32, Ops,4);
976 } else {
977 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
978 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
979 CurDAG->getRegister(0, MVT::i32) };
980 return CurDAG->getTargetNode(ARM::UMULL, dl, MVT::i32, MVT::i32, Ops, 5);
981 }
Evan Chengee568cf2007-07-05 07:15:27 +0000982 }
Dan Gohman525178c2007-10-08 18:33:35 +0000983 case ISD::SMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000984 if (Subtarget->isThumb1Only())
985 break;
986 if (Subtarget->isThumb()) {
987 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
988 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
989 return CurDAG->getTargetNode(ARM::t2SMULL, dl, MVT::i32, MVT::i32, Ops,4);
990 } else {
991 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Evan Cheng13ab0202007-07-10 18:08:01 +0000992 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
993 CurDAG->getRegister(0, MVT::i32) };
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000994 return CurDAG->getTargetNode(ARM::SMULL, dl, MVT::i32, MVT::i32, Ops, 5);
995 }
Evan Chengee568cf2007-07-05 07:15:27 +0000996 }
Evan Chenga8e29892007-01-19 07:51:42 +0000997 case ISD::LOAD: {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000998 SDNode *ResNode = 0;
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000999 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00001000 ResNode = SelectT2IndexedLoad(Op);
1001 else
1002 ResNode = SelectARMIndexedLoad(Op);
Evan Chengaf4550f2009-07-02 01:23:32 +00001003 if (ResNode)
1004 return ResNode;
Evan Chenga8e29892007-01-19 07:51:42 +00001005 // Other cases are autogenerated.
Rafael Espindolaf819a492006-11-09 13:58:55 +00001006 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +00001007 }
Evan Chengee568cf2007-07-05 07:15:27 +00001008 case ARMISD::BRCOND: {
1009 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1010 // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
1011 // Pattern complexity = 6 cost = 1 size = 0
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001012
Evan Chengee568cf2007-07-05 07:15:27 +00001013 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1014 // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
1015 // Pattern complexity = 6 cost = 1 size = 0
1016
David Goodwin5e47a9a2009-06-30 18:04:13 +00001017 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1018 // Emits: (t2Bcc:void (bb:Other):$dst, (imm:i32):$cc)
1019 // Pattern complexity = 6 cost = 1 size = 0
1020
1021 unsigned Opc = Subtarget->isThumb() ?
1022 ((Subtarget->hasThumb2()) ? ARM::t2Bcc : ARM::tBcc) : ARM::Bcc;
Dan Gohman475871a2008-07-27 21:46:04 +00001023 SDValue Chain = Op.getOperand(0);
1024 SDValue N1 = Op.getOperand(1);
1025 SDValue N2 = Op.getOperand(2);
1026 SDValue N3 = Op.getOperand(3);
1027 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001028 assert(N1.getOpcode() == ISD::BasicBlock);
1029 assert(N2.getOpcode() == ISD::Constant);
1030 assert(N3.getOpcode() == ISD::Register);
1031
Dan Gohman475871a2008-07-27 21:46:04 +00001032 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001033 cast<ConstantSDNode>(N2)->getZExtValue()),
1034 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001035 SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag };
Dale Johannesenf90b2a72009-02-06 02:08:06 +00001036 SDNode *ResNode = CurDAG->getTargetNode(Opc, dl, MVT::Other,
1037 MVT::Flag, Ops, 5);
Dan Gohman475871a2008-07-27 21:46:04 +00001038 Chain = SDValue(ResNode, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001039 if (Op.getNode()->getNumValues() == 2) {
Dan Gohman475871a2008-07-27 21:46:04 +00001040 InFlag = SDValue(ResNode, 1);
Gabor Greifba36cb52008-08-28 21:40:38 +00001041 ReplaceUses(SDValue(Op.getNode(), 1), InFlag);
Chris Lattnera47b9bc2008-02-03 03:20:59 +00001042 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001043 ReplaceUses(SDValue(Op.getNode(), 0), SDValue(Chain.getNode(), Chain.getResNo()));
Evan Chengee568cf2007-07-05 07:15:27 +00001044 return NULL;
1045 }
1046 case ARMISD::CMOV: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001047 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001048 SDValue N0 = Op.getOperand(0);
1049 SDValue N1 = Op.getOperand(1);
1050 SDValue N2 = Op.getOperand(2);
1051 SDValue N3 = Op.getOperand(3);
1052 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001053 assert(N2.getOpcode() == ISD::Constant);
1054 assert(N3.getOpcode() == ISD::Register);
1055
Evan Chenge253c952009-07-07 20:39:03 +00001056 if (!Subtarget->isThumb1Only() && VT == MVT::i32) {
1057 // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1058 // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1059 // Pattern complexity = 18 cost = 1 size = 0
1060 SDValue CPTmp0;
1061 SDValue CPTmp1;
1062 SDValue CPTmp2;
1063 if (Subtarget->isThumb()) {
1064 if (SelectT2ShifterOperandReg(Op, N1, CPTmp0, CPTmp1)) {
1065 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1066 cast<ConstantSDNode>(N2)->getZExtValue()),
1067 MVT::i32);
1068 SDValue Ops[] = { N0, CPTmp0, CPTmp1, Tmp2, N3, InFlag };
1069 return CurDAG->SelectNodeTo(Op.getNode(),
1070 ARM::t2MOVCCs, MVT::i32,Ops, 6);
1071 }
1072 } else {
1073 if (SelectShifterOperandReg(Op, N1, CPTmp0, CPTmp1, CPTmp2)) {
1074 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1075 cast<ConstantSDNode>(N2)->getZExtValue()),
1076 MVT::i32);
1077 SDValue Ops[] = { N0, CPTmp0, CPTmp1, CPTmp2, Tmp2, N3, InFlag };
1078 return CurDAG->SelectNodeTo(Op.getNode(),
1079 ARM::MOVCCs, MVT::i32, Ops, 7);
1080 }
1081 }
Evan Chengee568cf2007-07-05 07:15:27 +00001082
Evan Chenge253c952009-07-07 20:39:03 +00001083 // Pattern: (ARMcmov:i32 GPR:i32:$false,
Evan Chenge7cbe412009-07-08 21:03:57 +00001084 // (imm:i32)<<P:Predicate_so_imm>>:$true,
Evan Chenge253c952009-07-07 20:39:03 +00001085 // (imm:i32):$cc)
1086 // Emits: (MOVCCi:i32 GPR:i32:$false,
Evan Chenge7cbe412009-07-08 21:03:57 +00001087 // (so_imm:i32 (imm:i32):$true), (imm:i32):$cc)
Evan Chenge253c952009-07-07 20:39:03 +00001088 // Pattern complexity = 10 cost = 1 size = 0
1089 if (N3.getOpcode() == ISD::Constant) {
1090 if (Subtarget->isThumb()) {
1091 if (Predicate_t2_so_imm(N3.getNode())) {
1092 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
1093 cast<ConstantSDNode>(N1)->getZExtValue()),
1094 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001095 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1096 cast<ConstantSDNode>(N2)->getZExtValue()),
1097 MVT::i32);
1098 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
1099 return CurDAG->SelectNodeTo(Op.getNode(),
1100 ARM::t2MOVCCi, MVT::i32, Ops, 5);
1101 }
1102 } else {
1103 if (Predicate_so_imm(N3.getNode())) {
1104 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
1105 cast<ConstantSDNode>(N1)->getZExtValue()),
1106 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001107 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1108 cast<ConstantSDNode>(N2)->getZExtValue()),
1109 MVT::i32);
1110 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
1111 return CurDAG->SelectNodeTo(Op.getNode(),
1112 ARM::MOVCCi, MVT::i32, Ops, 5);
1113 }
1114 }
1115 }
Evan Chengee568cf2007-07-05 07:15:27 +00001116 }
1117
1118 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1119 // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1120 // Pattern complexity = 6 cost = 1 size = 0
1121 //
1122 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1123 // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1124 // Pattern complexity = 6 cost = 11 size = 0
1125 //
1126 // Also FCPYScc and FCPYDcc.
Dan Gohman475871a2008-07-27 21:46:04 +00001127 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001128 cast<ConstantSDNode>(N2)->getZExtValue()),
1129 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001130 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001131 unsigned Opc = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001132 switch (VT.getSimpleVT()) {
Evan Chengee568cf2007-07-05 07:15:27 +00001133 default: assert(false && "Illegal conditional move type!");
1134 break;
1135 case MVT::i32:
Evan Chenge253c952009-07-07 20:39:03 +00001136 Opc = Subtarget->isThumb()
1137 ? (Subtarget->hasThumb2() ? ARM::t2MOVCCr : ARM::tMOVCCr)
1138 : ARM::MOVCCr;
Evan Chengee568cf2007-07-05 07:15:27 +00001139 break;
1140 case MVT::f32:
1141 Opc = ARM::FCPYScc;
1142 break;
1143 case MVT::f64:
1144 Opc = ARM::FCPYDcc;
1145 break;
1146 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001147 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001148 }
1149 case ARMISD::CNEG: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001150 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001151 SDValue N0 = Op.getOperand(0);
1152 SDValue N1 = Op.getOperand(1);
1153 SDValue N2 = Op.getOperand(2);
1154 SDValue N3 = Op.getOperand(3);
1155 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001156 assert(N2.getOpcode() == ISD::Constant);
1157 assert(N3.getOpcode() == ISD::Register);
1158
Dan Gohman475871a2008-07-27 21:46:04 +00001159 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001160 cast<ConstantSDNode>(N2)->getZExtValue()),
1161 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001162 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001163 unsigned Opc = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001164 switch (VT.getSimpleVT()) {
Evan Chengee568cf2007-07-05 07:15:27 +00001165 default: assert(false && "Illegal conditional move type!");
1166 break;
1167 case MVT::f32:
1168 Opc = ARM::FNEGScc;
1169 break;
1170 case MVT::f64:
1171 Opc = ARM::FNEGDcc;
Evan Chenge5ad88e2008-12-10 21:54:21 +00001172 break;
Evan Chengee568cf2007-07-05 07:15:27 +00001173 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001174 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001175 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001176
1177 case ISD::DECLARE: {
1178 SDValue Chain = Op.getOperand(0);
1179 SDValue N1 = Op.getOperand(1);
1180 SDValue N2 = Op.getOperand(2);
1181 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N1);
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001182 // FIXME: handle VLAs.
1183 if (!FINode) {
1184 ReplaceUses(Op.getValue(0), Chain);
1185 return NULL;
1186 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001187 if (N2.getOpcode() == ARMISD::PIC_ADD && isa<LoadSDNode>(N2.getOperand(0)))
1188 N2 = N2.getOperand(0);
1189 LoadSDNode *Ld = dyn_cast<LoadSDNode>(N2);
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001190 if (!Ld) {
1191 ReplaceUses(Op.getValue(0), Chain);
1192 return NULL;
1193 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001194 SDValue BasePtr = Ld->getBasePtr();
1195 assert(BasePtr.getOpcode() == ARMISD::Wrapper &&
1196 isa<ConstantPoolSDNode>(BasePtr.getOperand(0)) &&
1197 "llvm.dbg.variable should be a constantpool node");
1198 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(BasePtr.getOperand(0));
1199 GlobalValue *GV = 0;
1200 if (CP->isMachineConstantPoolEntry()) {
1201 ARMConstantPoolValue *ACPV = (ARMConstantPoolValue*)CP->getMachineCPVal();
1202 GV = ACPV->getGV();
1203 } else
1204 GV = dyn_cast<GlobalValue>(CP->getConstVal());
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001205 if (!GV) {
1206 ReplaceUses(Op.getValue(0), Chain);
1207 return NULL;
Evan Chenge5ad88e2008-12-10 21:54:21 +00001208 }
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001209
1210 SDValue Tmp1 = CurDAG->getTargetFrameIndex(FINode->getIndex(),
1211 TLI.getPointerTy());
1212 SDValue Tmp2 = CurDAG->getTargetGlobalAddress(GV, TLI.getPointerTy());
1213 SDValue Ops[] = { Tmp1, Tmp2, Chain };
1214 return CurDAG->getTargetNode(TargetInstrInfo::DECLARE, dl,
1215 MVT::Other, Ops, 3);
Evan Chengee568cf2007-07-05 07:15:27 +00001216 }
Bob Wilson5bafff32009-06-22 23:27:02 +00001217
1218 case ISD::CONCAT_VECTORS: {
1219 MVT VT = Op.getValueType();
1220 assert(VT.is128BitVector() && Op.getNumOperands() == 2 &&
1221 "unexpected CONCAT_VECTORS");
1222 SDValue N0 = Op.getOperand(0);
1223 SDValue N1 = Op.getOperand(1);
1224 SDNode *Result =
1225 CurDAG->getTargetNode(TargetInstrInfo::IMPLICIT_DEF, dl, VT);
1226 if (N0.getOpcode() != ISD::UNDEF)
1227 Result = CurDAG->getTargetNode(TargetInstrInfo::INSERT_SUBREG, dl, VT,
1228 SDValue(Result, 0), N0,
1229 CurDAG->getTargetConstant(arm_dsubreg_0,
1230 MVT::i32));
1231 if (N1.getOpcode() != ISD::UNDEF)
1232 Result = CurDAG->getTargetNode(TargetInstrInfo::INSERT_SUBREG, dl, VT,
1233 SDValue(Result, 0), N1,
1234 CurDAG->getTargetConstant(arm_dsubreg_1,
1235 MVT::i32));
1236 return Result;
1237 }
1238
1239 case ISD::VECTOR_SHUFFLE: {
1240 MVT VT = Op.getValueType();
1241
1242 // Match 128-bit splat to VDUPLANEQ. (This could be done with a Pat in
1243 // ARMInstrNEON.td but it is awkward because the shuffle mask needs to be
1244 // transformed first into a lane number and then to both a subregister
1245 // index and an adjusted lane number.) If the source operand is a
1246 // SCALAR_TO_VECTOR, leave it so it will be matched later as a VDUP.
1247 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1248 if (VT.is128BitVector() && SVOp->isSplat() &&
1249 Op.getOperand(0).getOpcode() != ISD::SCALAR_TO_VECTOR &&
1250 Op.getOperand(1).getOpcode() == ISD::UNDEF) {
1251 unsigned LaneVal = SVOp->getSplatIndex();
1252
1253 MVT HalfVT;
1254 unsigned Opc = 0;
1255 switch (VT.getVectorElementType().getSimpleVT()) {
1256 default: assert(false && "unhandled VDUP splat type");
1257 case MVT::i8: Opc = ARM::VDUPLN8q; HalfVT = MVT::v8i8; break;
1258 case MVT::i16: Opc = ARM::VDUPLN16q; HalfVT = MVT::v4i16; break;
1259 case MVT::i32: Opc = ARM::VDUPLN32q; HalfVT = MVT::v2i32; break;
1260 case MVT::f32: Opc = ARM::VDUPLNfq; HalfVT = MVT::v2f32; break;
1261 }
1262
1263 // The source operand needs to be changed to a subreg of the original
1264 // 128-bit operand, and the lane number needs to be adjusted accordingly.
1265 unsigned NumElts = VT.getVectorNumElements() / 2;
1266 unsigned SRVal = (LaneVal < NumElts ? arm_dsubreg_0 : arm_dsubreg_1);
1267 SDValue SR = CurDAG->getTargetConstant(SRVal, MVT::i32);
1268 SDValue NewLane = CurDAG->getTargetConstant(LaneVal % NumElts, MVT::i32);
1269 SDNode *SubReg = CurDAG->getTargetNode(TargetInstrInfo::EXTRACT_SUBREG,
1270 dl, HalfVT, N->getOperand(0), SR);
1271 return CurDAG->SelectNodeTo(N, Opc, VT, SDValue(SubReg, 0), NewLane);
1272 }
1273
1274 break;
1275 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001276 }
1277
Evan Chenga8e29892007-01-19 07:51:42 +00001278 return SelectCode(Op);
1279}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001280
Bob Wilson224c2442009-05-19 05:53:42 +00001281bool ARMDAGToDAGISel::
1282SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
1283 std::vector<SDValue> &OutOps) {
1284 assert(ConstraintCode == 'm' && "unexpected asm memory constraint");
1285
1286 SDValue Base, Offset, Opc;
1287 if (!SelectAddrMode2(Op, Op, Base, Offset, Opc))
1288 return true;
1289
1290 OutOps.push_back(Base);
1291 OutOps.push_back(Offset);
1292 OutOps.push_back(Opc);
1293 return false;
1294}
1295
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001296/// createARMISelDag - This pass converts a legalized DAG into a
1297/// ARM-specific DAG, ready for instruction scheduling.
1298///
Anton Korobeynikovd49ea772009-06-26 21:28:53 +00001299FunctionPass *llvm::createARMISelDag(ARMBaseTargetMachine &TM) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001300 return new ARMDAGToDAGISel(TM);
1301}