blob: ecd48452e365f33f316c7f82511892c9811db3ee [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherab695882010-07-21 22:26:11 +000019#include "ARMTargetMachine.h"
20#include "ARMSubtarget.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000021#include "ARMConstantPoolValue.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherab695882010-07-21 22:26:11 +000023#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/Instructions.h"
27#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000028#include "llvm/Module.h"
Jay Foad562b84b2011-04-11 09:35:34 +000029#include "llvm/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000030#include "llvm/CodeGen/Analysis.h"
31#include "llvm/CodeGen/FastISel.h"
32#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000033#include "llvm/CodeGen/MachineInstrBuilder.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000035#include "llvm/CodeGen/MachineConstantPool.h"
36#include "llvm/CodeGen/MachineFrameInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000037#include "llvm/CodeGen/MachineMemOperand.h"
Eric Christopherab695882010-07-21 22:26:11 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
39#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000040#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000041#include "llvm/Support/ErrorHandling.h"
42#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000043#include "llvm/Target/TargetData.h"
44#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetLowering.h"
46#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000047#include "llvm/Target/TargetOptions.h"
48using namespace llvm;
49
Eric Christopher836c6242010-12-15 23:47:29 +000050extern cl::opt<bool> EnableARMLongCalls;
51
Eric Christopherab695882010-07-21 22:26:11 +000052namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000053
Eric Christopher0d581222010-11-19 22:30:02 +000054 // All possible address modes, plus some.
55 typedef struct Address {
56 enum {
57 RegBase,
58 FrameIndexBase
59 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000060
Eric Christopher0d581222010-11-19 22:30:02 +000061 union {
62 unsigned Reg;
63 int FI;
64 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000065
Eric Christopher0d581222010-11-19 22:30:02 +000066 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000067
Eric Christopher0d581222010-11-19 22:30:02 +000068 // Innocuous defaults for our address.
69 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000070 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000071 Base.Reg = 0;
72 }
73 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000074
75class ARMFastISel : public FastISel {
76
77 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
78 /// make the right decision when generating code for different targets.
79 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000080 const TargetMachine &TM;
81 const TargetInstrInfo &TII;
82 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000083 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000084
Eric Christopher8cf6c602010-09-29 22:24:45 +000085 // Convenience variables to avoid some queries.
Chad Rosier66dc8ca2011-11-08 21:12:00 +000086 bool isThumb2;
Eric Christopher8cf6c602010-09-29 22:24:45 +000087 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000088
Eric Christopherab695882010-07-21 22:26:11 +000089 public:
Bob Wilsond49edb72012-08-03 04:06:28 +000090 explicit ARMFastISel(FunctionLoweringInfo &funcInfo,
91 const TargetLibraryInfo *libInfo)
92 : FastISel(funcInfo, libInfo),
Eric Christopher0fe7d542010-08-17 01:25:29 +000093 TM(funcInfo.MF->getTarget()),
94 TII(*TM.getInstrInfo()),
95 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +000096 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +000097 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier66dc8ca2011-11-08 21:12:00 +000098 isThumb2 = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +000099 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +0000100 }
101
Eric Christophercb592292010-08-20 00:20:31 +0000102 // Code from FastISel.cpp.
Craig Topper35fc62b2012-08-18 21:38:45 +0000103 private:
104 unsigned FastEmitInst_(unsigned MachineInstOpcode,
105 const TargetRegisterClass *RC);
106 unsigned FastEmitInst_r(unsigned MachineInstOpcode,
107 const TargetRegisterClass *RC,
108 unsigned Op0, bool Op0IsKill);
109 unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
110 const TargetRegisterClass *RC,
111 unsigned Op0, bool Op0IsKill,
112 unsigned Op1, bool Op1IsKill);
113 unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
114 const TargetRegisterClass *RC,
115 unsigned Op0, bool Op0IsKill,
116 unsigned Op1, bool Op1IsKill,
117 unsigned Op2, bool Op2IsKill);
118 unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
119 const TargetRegisterClass *RC,
120 unsigned Op0, bool Op0IsKill,
121 uint64_t Imm);
122 unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
123 const TargetRegisterClass *RC,
124 unsigned Op0, bool Op0IsKill,
125 const ConstantFP *FPImm);
126 unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
127 const TargetRegisterClass *RC,
128 unsigned Op0, bool Op0IsKill,
129 unsigned Op1, bool Op1IsKill,
130 uint64_t Imm);
131 unsigned FastEmitInst_i(unsigned MachineInstOpcode,
132 const TargetRegisterClass *RC,
133 uint64_t Imm);
134 unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
135 const TargetRegisterClass *RC,
136 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000137
Craig Topper35fc62b2012-08-18 21:38:45 +0000138 unsigned FastEmitInst_extractsubreg(MVT RetVT,
139 unsigned Op0, bool Op0IsKill,
140 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000141
Eric Christophercb592292010-08-20 00:20:31 +0000142 // Backend specific FastISel code.
Craig Topper35fc62b2012-08-18 21:38:45 +0000143 private:
Eric Christopherab695882010-07-21 22:26:11 +0000144 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000145 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000146 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Chad Rosierb29b9502011-11-13 02:23:59 +0000147 virtual bool TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
148 const LoadInst *LI);
Craig Topper35fc62b2012-08-18 21:38:45 +0000149 private:
Eric Christopherab695882010-07-21 22:26:11 +0000150 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000151
Eric Christopher83007122010-08-23 21:44:12 +0000152 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000153 private:
Eric Christopher17787722010-10-21 21:47:51 +0000154 bool SelectLoad(const Instruction *I);
155 bool SelectStore(const Instruction *I);
156 bool SelectBranch(const Instruction *I);
Chad Rosier60c8fa62012-02-07 23:56:08 +0000157 bool SelectIndirectBr(const Instruction *I);
Eric Christopher17787722010-10-21 21:47:51 +0000158 bool SelectCmp(const Instruction *I);
159 bool SelectFPExt(const Instruction *I);
160 bool SelectFPTrunc(const Instruction *I);
Chad Rosier3901c3e2012-02-06 23:50:07 +0000161 bool SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode);
162 bool SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode);
Chad Rosierae46a332012-02-03 21:14:11 +0000163 bool SelectIToFP(const Instruction *I, bool isSigned);
164 bool SelectFPToI(const Instruction *I, bool isSigned);
Chad Rosier7ccb30b2012-02-03 21:07:27 +0000165 bool SelectDiv(const Instruction *I, bool isSigned);
Chad Rosier769422f2012-02-03 21:23:45 +0000166 bool SelectRem(const Instruction *I, bool isSigned);
Chad Rosier11add262011-11-11 23:31:03 +0000167 bool SelectCall(const Instruction *I, const char *IntrMemName);
168 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher17787722010-10-21 21:47:51 +0000169 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000170 bool SelectRet(const Instruction *I);
Chad Rosier0d7b2312011-11-02 00:18:48 +0000171 bool SelectTrunc(const Instruction *I);
172 bool SelectIntExt(const Instruction *I);
Jush Lu29465492012-08-03 02:37:48 +0000173 bool SelectShift(const Instruction *I, ARM_AM::ShiftOpc ShiftTy);
Eric Christopherab695882010-07-21 22:26:11 +0000174
Eric Christopher83007122010-08-23 21:44:12 +0000175 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000176 private:
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000177 bool isTypeLegal(Type *Ty, MVT &VT);
178 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosiere07cd5e2011-11-02 18:08:25 +0000179 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
180 bool isZExt);
Chad Rosier404ed3c2011-12-14 17:26:05 +0000181 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
182 unsigned Alignment = 0, bool isZExt = true,
183 bool allocReg = true);
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000184 bool ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
185 unsigned Alignment = 0);
Eric Christopher0d581222010-11-19 22:30:02 +0000186 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosierb29b9502011-11-13 02:23:59 +0000187 void ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3);
Chad Rosier2c42b8c2011-11-14 23:04:09 +0000188 bool ARMIsMemCpySmall(uint64_t Len);
189 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len);
Chad Rosier87633022011-11-02 17:20:24 +0000190 unsigned ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT, bool isZExt);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000191 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christopher744c7c82010-09-28 22:47:54 +0000192 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000193 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000194 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000195 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000196 unsigned ARMSelectCallOp(bool UseReg);
Jush Lu8f506472012-09-27 05:21:41 +0000197 unsigned ARMLowerPICELF(const GlobalValue *GV, unsigned Align, EVT VT);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000198
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000199 // Call handling routines.
200 private:
Jush Luee649832012-07-19 09:49:00 +0000201 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC,
202 bool Return,
203 bool isVarArg);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000204 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000205 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000206 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000207 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
208 SmallVectorImpl<unsigned> &RegArgs,
209 CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +0000210 unsigned &NumBytes,
211 bool isVarArg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000212 unsigned getLibcallReg(const Twine &Name);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000213 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000214 const Instruction *I, CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +0000215 unsigned &NumBytes, bool isVarArg);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000216 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000217
218 // OptionalDef handling routines.
219 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000220 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000221 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
222 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Eric Christopher564857f2010-12-01 01:40:24 +0000223 void AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000224 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000225 unsigned Flags, bool useAM3);
Eric Christopher456144e2010-08-19 00:37:05 +0000226};
Eric Christopherab695882010-07-21 22:26:11 +0000227
228} // end anonymous namespace
229
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000230#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000231
Eric Christopher456144e2010-08-19 00:37:05 +0000232// DefinesOptionalPredicate - This is different from DefinesPredicate in that
233// we don't care about implicit defs here, just places we'll need to add a
234// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
235bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000236 if (!MI->hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000237 return false;
238
239 // Look to see if our OptionalDef is defining CPSR or CCR.
240 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
241 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000242 if (!MO.isReg() || !MO.isDef()) continue;
243 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000244 *CPSR = true;
245 }
246 return true;
247}
248
Eric Christopheraf3dce52011-03-12 01:09:29 +0000249bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000250 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000251
Eric Christopheraf3dce52011-03-12 01:09:29 +0000252 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000253 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000254 AFI->isThumb2Function())
255 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000256
Evan Chenge837dea2011-06-28 19:10:37 +0000257 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
258 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000259 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000260
Eric Christopheraf3dce52011-03-12 01:09:29 +0000261 return false;
262}
263
Eric Christopher456144e2010-08-19 00:37:05 +0000264// If the machine is predicable go ahead and add the predicate operands, if
265// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000266// TODO: If we want to support thumb1 then we'll need to deal with optional
267// CPSR defs that need to be added before the remaining operands. See s_cc_out
268// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000269const MachineInstrBuilder &
270ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
271 MachineInstr *MI = &*MIB;
272
Eric Christopheraf3dce52011-03-12 01:09:29 +0000273 // Do we use a predicate? or...
274 // Are we NEON in ARM mode and have a predicate operand? If so, I know
275 // we're not predicable but add it anyways.
276 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000277 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000278
Sylvestre Ledru94c22712012-09-27 10:14:43 +0000279 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
Eric Christopher456144e2010-08-19 00:37:05 +0000280 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000281 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000282 if (DefinesOptionalPredicate(MI, &CPSR)) {
283 if (CPSR)
284 AddDefaultT1CC(MIB);
285 else
286 AddDefaultCC(MIB);
287 }
288 return MIB;
289}
290
Eric Christopher0fe7d542010-08-17 01:25:29 +0000291unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
292 const TargetRegisterClass* RC) {
293 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000294 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000295
Eric Christopher456144e2010-08-19 00:37:05 +0000296 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000297 return ResultReg;
298}
299
300unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
301 const TargetRegisterClass *RC,
302 unsigned Op0, bool Op0IsKill) {
303 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000304 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000305
Chad Rosier40d552e2012-02-15 17:36:21 +0000306 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000307 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000308 .addReg(Op0, Op0IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000309 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000310 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000311 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000312 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000313 TII.get(TargetOpcode::COPY), ResultReg)
314 .addReg(II.ImplicitDefs[0]));
315 }
316 return ResultReg;
317}
318
319unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
320 const TargetRegisterClass *RC,
321 unsigned Op0, bool Op0IsKill,
322 unsigned Op1, bool Op1IsKill) {
323 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000324 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000325
Chad Rosier40d552e2012-02-15 17:36:21 +0000326 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000327 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000328 .addReg(Op0, Op0IsKill * RegState::Kill)
329 .addReg(Op1, Op1IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000330 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000331 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000332 .addReg(Op0, Op0IsKill * RegState::Kill)
333 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000334 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000335 TII.get(TargetOpcode::COPY), ResultReg)
336 .addReg(II.ImplicitDefs[0]));
337 }
338 return ResultReg;
339}
340
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000341unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
342 const TargetRegisterClass *RC,
343 unsigned Op0, bool Op0IsKill,
344 unsigned Op1, bool Op1IsKill,
345 unsigned Op2, bool Op2IsKill) {
346 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000347 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000348
Chad Rosier40d552e2012-02-15 17:36:21 +0000349 if (II.getNumDefs() >= 1) {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000350 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
351 .addReg(Op0, Op0IsKill * RegState::Kill)
352 .addReg(Op1, Op1IsKill * RegState::Kill)
353 .addReg(Op2, Op2IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000354 } else {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000355 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
356 .addReg(Op0, Op0IsKill * RegState::Kill)
357 .addReg(Op1, Op1IsKill * RegState::Kill)
358 .addReg(Op2, Op2IsKill * RegState::Kill));
359 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
360 TII.get(TargetOpcode::COPY), ResultReg)
361 .addReg(II.ImplicitDefs[0]));
362 }
363 return ResultReg;
364}
365
Eric Christopher0fe7d542010-08-17 01:25:29 +0000366unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
367 const TargetRegisterClass *RC,
368 unsigned Op0, bool Op0IsKill,
369 uint64_t Imm) {
370 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000371 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000372
Chad Rosier40d552e2012-02-15 17:36:21 +0000373 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000374 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000375 .addReg(Op0, Op0IsKill * RegState::Kill)
376 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000377 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000378 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000379 .addReg(Op0, Op0IsKill * RegState::Kill)
380 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000381 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000382 TII.get(TargetOpcode::COPY), ResultReg)
383 .addReg(II.ImplicitDefs[0]));
384 }
385 return ResultReg;
386}
387
388unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
389 const TargetRegisterClass *RC,
390 unsigned Op0, bool Op0IsKill,
391 const ConstantFP *FPImm) {
392 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000393 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000394
Chad Rosier40d552e2012-02-15 17:36:21 +0000395 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000396 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000397 .addReg(Op0, Op0IsKill * RegState::Kill)
398 .addFPImm(FPImm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000399 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000400 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000401 .addReg(Op0, Op0IsKill * RegState::Kill)
402 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000403 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000404 TII.get(TargetOpcode::COPY), ResultReg)
405 .addReg(II.ImplicitDefs[0]));
406 }
407 return ResultReg;
408}
409
410unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
411 const TargetRegisterClass *RC,
412 unsigned Op0, bool Op0IsKill,
413 unsigned Op1, bool Op1IsKill,
414 uint64_t Imm) {
415 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000416 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000417
Chad Rosier40d552e2012-02-15 17:36:21 +0000418 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000419 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000420 .addReg(Op0, Op0IsKill * RegState::Kill)
421 .addReg(Op1, Op1IsKill * RegState::Kill)
422 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000423 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000424 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000425 .addReg(Op0, Op0IsKill * RegState::Kill)
426 .addReg(Op1, Op1IsKill * RegState::Kill)
427 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000428 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000429 TII.get(TargetOpcode::COPY), ResultReg)
430 .addReg(II.ImplicitDefs[0]));
431 }
432 return ResultReg;
433}
434
435unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
436 const TargetRegisterClass *RC,
437 uint64_t Imm) {
438 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000439 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000440
Chad Rosier40d552e2012-02-15 17:36:21 +0000441 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000442 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000443 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000444 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000445 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000446 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000447 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000448 TII.get(TargetOpcode::COPY), ResultReg)
449 .addReg(II.ImplicitDefs[0]));
450 }
451 return ResultReg;
452}
453
Eric Christopherd94bc542011-04-29 22:07:50 +0000454unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
455 const TargetRegisterClass *RC,
456 uint64_t Imm1, uint64_t Imm2) {
457 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000458 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000459
Chad Rosier40d552e2012-02-15 17:36:21 +0000460 if (II.getNumDefs() >= 1) {
Eric Christopherd94bc542011-04-29 22:07:50 +0000461 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
462 .addImm(Imm1).addImm(Imm2));
Chad Rosier40d552e2012-02-15 17:36:21 +0000463 } else {
Eric Christopherd94bc542011-04-29 22:07:50 +0000464 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
465 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000466 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000467 TII.get(TargetOpcode::COPY),
468 ResultReg)
469 .addReg(II.ImplicitDefs[0]));
470 }
471 return ResultReg;
472}
473
Eric Christopher0fe7d542010-08-17 01:25:29 +0000474unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
475 unsigned Op0, bool Op0IsKill,
476 uint32_t Idx) {
477 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
478 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
479 "Cannot yet extract from physregs");
Chad Rosier40d552e2012-02-15 17:36:21 +0000480
Eric Christopher456144e2010-08-19 00:37:05 +0000481 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Chad Rosier40d552e2012-02-15 17:36:21 +0000482 DL, TII.get(TargetOpcode::COPY), ResultReg)
483 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000484 return ResultReg;
485}
486
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000487// TODO: Don't worry about 64-bit now, but when this is fixed remove the
488// checks from the various callers.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000489unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000490 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000491
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000492 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
493 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000494 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000495 .addReg(SrcReg));
496 return MoveReg;
497}
498
499unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000500 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000501
Eric Christopheraa3ace12010-09-09 20:49:25 +0000502 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
503 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000504 TII.get(ARM::VMOVRS), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000505 .addReg(SrcReg));
506 return MoveReg;
507}
508
Eric Christopher9ed58df2010-09-09 00:19:41 +0000509// For double width floating point we need to materialize two constants
510// (the high and the low) into integer registers then use a move to get
511// the combined constant into an FP reg.
512unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
513 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000514 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000515
Eric Christopher9ed58df2010-09-09 00:19:41 +0000516 // This checks to see if we can use VFP3 instructions to materialize
517 // a constant, otherwise we have to go through the constant pool.
518 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000519 int Imm;
520 unsigned Opc;
521 if (is64bit) {
522 Imm = ARM_AM::getFP64Imm(Val);
523 Opc = ARM::FCONSTD;
524 } else {
525 Imm = ARM_AM::getFP32Imm(Val);
526 Opc = ARM::FCONSTS;
527 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000528 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
529 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
530 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000531 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000532 return DestReg;
533 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000534
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000535 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000536 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000537
Eric Christopher238bb162010-09-09 23:50:00 +0000538 // MachineConstantPool wants an explicit alignment.
539 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
540 if (Align == 0) {
541 // TODO: Figure out if this is correct.
542 Align = TD.getTypeAllocSize(CFP->getType());
543 }
544 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
545 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
546 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000547
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000548 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000549 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
550 DestReg)
551 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000552 .addReg(0));
553 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000554}
555
Eric Christopher744c7c82010-09-28 22:47:54 +0000556unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000557
Chad Rosier44e89572011-11-04 22:29:00 +0000558 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
559 return false;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000560
561 // If we can do this in a single instruction without a constant pool entry
562 // do so now.
563 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiera4e07272011-11-04 23:09:49 +0000564 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000565 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosier4e89d972011-11-11 00:36:21 +0000566 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eric Christophere5b13cf2010-11-03 20:21:17 +0000567 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier44e89572011-11-04 22:29:00 +0000568 TII.get(Opc), ImmReg)
Chad Rosier42536af2011-11-05 20:16:15 +0000569 .addImm(CI->getZExtValue()));
Chad Rosier44e89572011-11-04 22:29:00 +0000570 return ImmReg;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000571 }
572
Chad Rosier4e89d972011-11-11 00:36:21 +0000573 // Use MVN to emit negative constants.
574 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
575 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosier1c47de82011-11-11 06:27:41 +0000576 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier4e89d972011-11-11 00:36:21 +0000577 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier1c47de82011-11-11 06:27:41 +0000578 if (UseImm) {
Chad Rosier4e89d972011-11-11 00:36:21 +0000579 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
580 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
581 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
582 TII.get(Opc), ImmReg)
583 .addImm(Imm));
584 return ImmReg;
585 }
586 }
587
588 // Load from constant pool. For now 32-bit only.
Chad Rosier44e89572011-11-04 22:29:00 +0000589 if (VT != MVT::i32)
590 return false;
591
592 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
593
Eric Christopher56d2b722010-09-02 23:43:26 +0000594 // MachineConstantPool wants an explicit alignment.
595 unsigned Align = TD.getPrefTypeAlignment(C->getType());
596 if (Align == 0) {
597 // TODO: Figure out if this is correct.
598 Align = TD.getTypeAllocSize(C->getType());
599 }
600 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000601
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000602 if (isThumb2)
Eric Christopher56d2b722010-09-02 23:43:26 +0000603 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000604 TII.get(ARM::t2LDRpci), DestReg)
605 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000606 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000607 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000608 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000609 TII.get(ARM::LDRcp), DestReg)
610 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000611 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000612
Eric Christopher56d2b722010-09-02 23:43:26 +0000613 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000614}
615
Eric Christopherc9932f62010-10-01 23:24:42 +0000616unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000617 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000618 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000619
Eric Christopher890dbbe2010-10-02 00:32:44 +0000620 Reloc::Model RelocM = TM.getRelocationModel();
Jush Luc4dc2492012-08-29 02:41:21 +0000621 bool IsIndirect = Subtarget->GVIsIndirectSymbol(GV, RelocM);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000622 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000623
624 // Use movw+movt when possible, it avoids constant pool entries.
Jakob Stoklund Olesen8f37a242012-01-07 20:49:15 +0000625 // Darwin targets don't support movt with Reloc::Static, see
626 // ARMTargetLowering::LowerGlobalAddressDarwin. Other targets only support
627 // static movt relocations.
628 if (Subtarget->useMovt() &&
629 Subtarget->isTargetDarwin() == (RelocM != Reloc::Static)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000630 unsigned Opc;
631 switch (RelocM) {
632 case Reloc::PIC_:
633 Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel;
634 break;
635 case Reloc::DynamicNoPIC:
636 Opc = isThumb2 ? ARM::t2MOV_ga_dyn : ARM::MOV_ga_dyn;
637 break;
638 default:
639 Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm;
640 break;
641 }
642 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
643 DestReg).addGlobalAddress(GV));
Eric Christopher890dbbe2010-10-02 00:32:44 +0000644 } else {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000645 // MachineConstantPool wants an explicit alignment.
646 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
647 if (Align == 0) {
648 // TODO: Figure out if this is correct.
649 Align = TD.getTypeAllocSize(GV->getType());
650 }
651
Jush Lu8f506472012-09-27 05:21:41 +0000652 if (Subtarget->isTargetELF() && RelocM == Reloc::PIC_)
653 return ARMLowerPICELF(GV, Align, VT);
654
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000655 // Grab index.
656 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 :
657 (Subtarget->isThumb() ? 4 : 8);
658 unsigned Id = AFI->createPICLabelUId();
659 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
660 ARMCP::CPValue,
661 PCAdj);
662 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
663
664 // Load value.
665 MachineInstrBuilder MIB;
666 if (isThumb2) {
667 unsigned Opc = (RelocM!=Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
668 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
669 .addConstantPoolIndex(Idx);
670 if (RelocM == Reloc::PIC_)
671 MIB.addImm(Id);
Jush Luc4dc2492012-08-29 02:41:21 +0000672 AddOptionalDefs(MIB);
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000673 } else {
674 // The extra immediate is for addrmode2.
675 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
676 DestReg)
677 .addConstantPoolIndex(Idx)
678 .addImm(0);
Jush Luc4dc2492012-08-29 02:41:21 +0000679 AddOptionalDefs(MIB);
680
681 if (RelocM == Reloc::PIC_) {
682 unsigned Opc = IsIndirect ? ARM::PICLDR : ARM::PICADD;
683 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
684
685 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
686 DL, TII.get(Opc), NewDestReg)
687 .addReg(DestReg)
688 .addImm(Id);
689 AddOptionalDefs(MIB);
690 return NewDestReg;
691 }
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000692 }
Eric Christopher890dbbe2010-10-02 00:32:44 +0000693 }
Eli Friedmand6412c92011-06-03 01:13:19 +0000694
Jush Luc4dc2492012-08-29 02:41:21 +0000695 if (IsIndirect) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000696 MachineInstrBuilder MIB;
Eli Friedmand6412c92011-06-03 01:13:19 +0000697 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000698 if (isThumb2)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000699 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
700 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000701 .addReg(DestReg)
702 .addImm(0);
703 else
704 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
705 NewDestReg)
706 .addReg(DestReg)
707 .addImm(0);
708 DestReg = NewDestReg;
709 AddOptionalDefs(MIB);
710 }
711
Eric Christopher890dbbe2010-10-02 00:32:44 +0000712 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000713}
714
Eric Christopher9ed58df2010-09-09 00:19:41 +0000715unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
716 EVT VT = TLI.getValueType(C->getType(), true);
717
718 // Only handle simple types.
719 if (!VT.isSimple()) return 0;
720
721 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
722 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000723 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
724 return ARMMaterializeGV(GV, VT);
725 else if (isa<ConstantInt>(C))
726 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000727
Eric Christopherc9932f62010-10-01 23:24:42 +0000728 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000729}
730
Chad Rosier944d82b2011-11-17 21:46:13 +0000731// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
732
Eric Christopherf9764fa2010-09-30 20:49:44 +0000733unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
734 // Don't handle dynamic allocas.
735 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000736
Duncan Sands1440e8b2010-11-03 11:35:31 +0000737 MVT VT;
Chad Rosierf4bd21c2012-05-11 16:41:38 +0000738 if (!isLoadTypeLegal(AI->getType(), VT)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000739
Eric Christopherf9764fa2010-09-30 20:49:44 +0000740 DenseMap<const AllocaInst*, int>::iterator SI =
741 FuncInfo.StaticAllocaMap.find(AI);
742
743 // This will get lowered later into the correct offsets and registers
744 // via rewriteXFrameIndex.
745 if (SI != FuncInfo.StaticAllocaMap.end()) {
Craig Topper44d23822012-02-22 05:59:10 +0000746 const TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000747 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000748 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000749 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherf9764fa2010-09-30 20:49:44 +0000750 TII.get(Opc), ResultReg)
751 .addFrameIndex(SI->second)
752 .addImm(0));
753 return ResultReg;
754 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000755
Eric Christopherf9764fa2010-09-30 20:49:44 +0000756 return 0;
757}
758
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000759bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000760 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000761
Eric Christopherb1cc8482010-08-25 07:23:49 +0000762 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000763 if (evt == MVT::Other || !evt.isSimple()) return false;
764 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000765
Eric Christopherdc908042010-08-31 01:28:42 +0000766 // Handle all legal types, i.e. a register that will directly hold this
767 // value.
768 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000769}
770
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000771bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000772 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000773
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000774 // If this is a type than can be sign or zero-extended to a basic operation
775 // go ahead and accept it now.
Chad Rosierb29b9502011-11-13 02:23:59 +0000776 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000777 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000778
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000779 return false;
780}
781
Eric Christopher88de86b2010-11-19 22:36:41 +0000782// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000783bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000784 // Some boilerplate from the X86 FastISel.
785 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000786 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000787 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000788 // Don't walk into other basic blocks unless the object is an alloca from
789 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000790 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
791 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
792 Opcode = I->getOpcode();
793 U = I;
794 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000795 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000796 Opcode = C->getOpcode();
797 U = C;
798 }
799
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000800 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000801 if (Ty->getAddressSpace() > 255)
802 // Fast instruction selection doesn't support the special
803 // address spaces.
804 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000805
Eric Christopher83007122010-08-23 21:44:12 +0000806 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000807 default:
Eric Christopher83007122010-08-23 21:44:12 +0000808 break;
Eric Christopher55324332010-10-12 00:43:21 +0000809 case Instruction::BitCast: {
810 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000811 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000812 }
813 case Instruction::IntToPtr: {
814 // Look past no-op inttoptrs.
815 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000816 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000817 break;
818 }
819 case Instruction::PtrToInt: {
820 // Look past no-op ptrtoints.
821 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000822 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000823 break;
824 }
Eric Christophereae84392010-10-14 09:29:41 +0000825 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000826 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000827 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000828
Eric Christophereae84392010-10-14 09:29:41 +0000829 // Iterate through the GEP folding the constants into offsets where
830 // we can.
831 gep_type_iterator GTI = gep_type_begin(U);
832 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
833 i != e; ++i, ++GTI) {
834 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000835 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000836 const StructLayout *SL = TD.getStructLayout(STy);
837 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
838 TmpOffset += SL->getElementOffset(Idx);
839 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000840 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000841 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000842 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
843 // Constant-offset addressing.
844 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000845 break;
846 }
847 if (isa<AddOperator>(Op) &&
848 (!isa<Instruction>(Op) ||
849 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
850 == FuncInfo.MBB) &&
851 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000852 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000853 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000854 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000855 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000856 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000857 // Iterate on the other operand.
858 Op = cast<AddOperator>(Op)->getOperand(0);
859 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000860 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000861 // Unsupported
862 goto unsupported_gep;
863 }
Eric Christophereae84392010-10-14 09:29:41 +0000864 }
865 }
Eric Christopher2896df82010-10-15 18:02:07 +0000866
867 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000868 Addr.Offset = TmpOffset;
869 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000870
871 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000872 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000873
Eric Christophereae84392010-10-14 09:29:41 +0000874 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000875 break;
876 }
Eric Christopher83007122010-08-23 21:44:12 +0000877 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000878 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000879 DenseMap<const AllocaInst*, int>::iterator SI =
880 FuncInfo.StaticAllocaMap.find(AI);
881 if (SI != FuncInfo.StaticAllocaMap.end()) {
882 Addr.BaseType = Address::FrameIndexBase;
883 Addr.Base.FI = SI->second;
884 return true;
885 }
886 break;
Eric Christopher83007122010-08-23 21:44:12 +0000887 }
888 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000889
Eric Christophercb0b04b2010-08-24 00:07:24 +0000890 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000891 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
892 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000893}
894
Chad Rosierb29b9502011-11-13 02:23:59 +0000895void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3) {
Jim Grosbach6b156392010-10-27 21:39:08 +0000896
Eric Christopher212ae932010-10-21 19:40:30 +0000897 assert(VT.isSimple() && "Non-simple types are invalid here!");
Jim Grosbach6b156392010-10-27 21:39:08 +0000898
Eric Christopher212ae932010-10-21 19:40:30 +0000899 bool needsLowering = false;
900 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperbc219812012-02-07 02:50:20 +0000901 default: llvm_unreachable("Unhandled load/store type!");
Eric Christopher212ae932010-10-21 19:40:30 +0000902 case MVT::i1:
903 case MVT::i8:
Chad Rosierb29b9502011-11-13 02:23:59 +0000904 case MVT::i16:
Eric Christopher212ae932010-10-21 19:40:30 +0000905 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +0000906 if (!useAM3) {
Chad Rosierb29b9502011-11-13 02:23:59 +0000907 // Integer loads/stores handle 12-bit offsets.
908 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosier57b29972011-11-14 20:22:27 +0000909 // Handle negative offsets.
Chad Rosiere489af82011-11-14 22:34:48 +0000910 if (needsLowering && isThumb2)
911 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
912 Addr.Offset > -256);
Chad Rosier57b29972011-11-14 20:22:27 +0000913 } else {
Chad Rosier5be833d2011-11-13 04:25:02 +0000914 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000915 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosier57b29972011-11-14 20:22:27 +0000916 }
Eric Christopher212ae932010-10-21 19:40:30 +0000917 break;
918 case MVT::f32:
919 case MVT::f64:
920 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000921 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000922 break;
923 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000924
Eric Christopher827656d2010-11-20 22:38:27 +0000925 // If this is a stack pointer and the offset needs to be simplified then
926 // put the alloca address into a register, set the base type back to
927 // register and continue. This should almost never happen.
928 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Craig Topper420761a2012-04-20 07:30:17 +0000929 const TargetRegisterClass *RC = isThumb2 ?
930 (const TargetRegisterClass*)&ARM::tGPRRegClass :
931 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher827656d2010-11-20 22:38:27 +0000932 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000933 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000934 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher827656d2010-11-20 22:38:27 +0000935 TII.get(Opc), ResultReg)
936 .addFrameIndex(Addr.Base.FI)
937 .addImm(0));
938 Addr.Base.Reg = ResultReg;
939 Addr.BaseType = Address::RegBase;
940 }
941
Eric Christopher212ae932010-10-21 19:40:30 +0000942 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000943 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000944 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000945 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
946 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000947 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000948 }
Eric Christopher83007122010-08-23 21:44:12 +0000949}
950
Eric Christopher564857f2010-12-01 01:40:24 +0000951void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000952 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000953 unsigned Flags, bool useAM3) {
Eric Christopher564857f2010-12-01 01:40:24 +0000954 // addrmode5 output depends on the selection dag addressing dividing the
955 // offset by 4 that it then later multiplies. Do this here as well.
956 if (VT.getSimpleVT().SimpleTy == MVT::f32 ||
957 VT.getSimpleVT().SimpleTy == MVT::f64)
958 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +0000959
Eric Christopher564857f2010-12-01 01:40:24 +0000960 // Frame base works a bit differently. Handle it separately.
961 if (Addr.BaseType == Address::FrameIndexBase) {
962 int FI = Addr.Base.FI;
963 int Offset = Addr.Offset;
964 MachineMemOperand *MMO =
965 FuncInfo.MF->getMachineMemOperand(
966 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000967 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +0000968 MFI.getObjectSize(FI),
969 MFI.getObjectAlignment(FI));
970 // Now add the rest of the operands.
971 MIB.addFrameIndex(FI);
972
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000973 // ARM halfword load/stores and signed byte loads need an additional
974 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000975 if (useAM3) {
976 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
977 MIB.addReg(0);
978 MIB.addImm(Imm);
979 } else {
980 MIB.addImm(Addr.Offset);
981 }
Eric Christopher564857f2010-12-01 01:40:24 +0000982 MIB.addMemOperand(MMO);
983 } else {
984 // Now add the rest of the operands.
985 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +0000986
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000987 // ARM halfword load/stores and signed byte loads need an additional
988 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000989 if (useAM3) {
990 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
991 MIB.addReg(0);
992 MIB.addImm(Imm);
993 } else {
994 MIB.addImm(Addr.Offset);
995 }
Eric Christopher564857f2010-12-01 01:40:24 +0000996 }
997 AddOptionalDefs(MIB);
998}
999
Chad Rosierb29b9502011-11-13 02:23:59 +00001000bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier8a9bce92011-12-13 19:22:14 +00001001 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopherb1cc8482010-08-25 07:23:49 +00001002 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +00001003 unsigned Opc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001004 bool useAM3 = false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001005 bool needVMOV = false;
Craig Topper44d23822012-02-22 05:59:10 +00001006 const TargetRegisterClass *RC;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001007 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001008 // This is mostly going to be Neon/vector support.
1009 default: return false;
Chad Rosier646abbf2011-11-11 02:38:59 +00001010 case MVT::i1:
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001011 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001012 if (isThumb2) {
1013 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1014 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
1015 else
1016 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierb29b9502011-11-13 02:23:59 +00001017 } else {
Chad Rosier57b29972011-11-14 20:22:27 +00001018 if (isZExt) {
1019 Opc = ARM::LDRBi12;
1020 } else {
1021 Opc = ARM::LDRSB;
1022 useAM3 = true;
1023 }
Chad Rosierb29b9502011-11-13 02:23:59 +00001024 }
Craig Topper420761a2012-04-20 07:30:17 +00001025 RC = &ARM::GPRRegClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001026 break;
Chad Rosier73463472011-11-09 21:30:12 +00001027 case MVT::i16:
Chad Rosierd70c98e2012-09-21 00:41:42 +00001028 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
1029 return false;
1030
Chad Rosier57b29972011-11-14 20:22:27 +00001031 if (isThumb2) {
1032 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1033 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
1034 else
1035 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
1036 } else {
1037 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
1038 useAM3 = true;
1039 }
Craig Topper420761a2012-04-20 07:30:17 +00001040 RC = &ARM::GPRRegClass;
Chad Rosier73463472011-11-09 21:30:12 +00001041 break;
Eric Christopherdc908042010-08-31 01:28:42 +00001042 case MVT::i32:
Chad Rosiere5e674b2012-09-21 16:58:35 +00001043 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
1044 return false;
1045
Chad Rosier57b29972011-11-14 20:22:27 +00001046 if (isThumb2) {
1047 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1048 Opc = ARM::t2LDRi8;
1049 else
1050 Opc = ARM::t2LDRi12;
1051 } else {
1052 Opc = ARM::LDRi12;
1053 }
Craig Topper420761a2012-04-20 07:30:17 +00001054 RC = &ARM::GPRRegClass;
Eric Christopherdc908042010-08-31 01:28:42 +00001055 break;
Eric Christopher6dab1372010-09-18 01:59:37 +00001056 case MVT::f32:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001057 if (!Subtarget->hasVFP2()) return false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001058 // Unaligned loads need special handling. Floats require word-alignment.
1059 if (Alignment && Alignment < 4) {
1060 needVMOV = true;
1061 VT = MVT::i32;
1062 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
Craig Topper420761a2012-04-20 07:30:17 +00001063 RC = &ARM::GPRRegClass;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001064 } else {
1065 Opc = ARM::VLDRS;
1066 RC = TLI.getRegClassFor(VT);
1067 }
Eric Christopher6dab1372010-09-18 01:59:37 +00001068 break;
1069 case MVT::f64:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001070 if (!Subtarget->hasVFP2()) return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001071 // FIXME: Unaligned loads need special handling. Doublewords require
1072 // word-alignment.
1073 if (Alignment && Alignment < 4)
Chad Rosier8a9bce92011-12-13 19:22:14 +00001074 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001075
Eric Christopher6dab1372010-09-18 01:59:37 +00001076 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +00001077 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +00001078 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001079 }
Eric Christopher564857f2010-12-01 01:40:24 +00001080 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001081 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001082
Eric Christopher564857f2010-12-01 01:40:24 +00001083 // Create the base instruction, then add the operands.
Chad Rosierb29b9502011-11-13 02:23:59 +00001084 if (allocReg)
1085 ResultReg = createResultReg(RC);
1086 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Eric Christopher564857f2010-12-01 01:40:24 +00001087 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1088 TII.get(Opc), ResultReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001089 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier8a9bce92011-12-13 19:22:14 +00001090
1091 // If we had an unaligned load of a float we've converted it to an regular
1092 // load. Now we must move from the GRP to the FP register.
1093 if (needVMOV) {
1094 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
1095 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1096 TII.get(ARM::VMOVSR), MoveReg)
1097 .addReg(ResultReg));
1098 ResultReg = MoveReg;
1099 }
Eric Christopherdc908042010-08-31 01:28:42 +00001100 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001101}
1102
Eric Christopher43b62be2010-09-27 06:02:23 +00001103bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +00001104 // Atomic loads need special handling.
1105 if (cast<LoadInst>(I)->isAtomic())
1106 return false;
1107
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001108 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001109 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001110 if (!isLoadTypeLegal(I->getType(), VT))
1111 return false;
1112
Eric Christopher564857f2010-12-01 01:40:24 +00001113 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001114 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +00001115 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001116
1117 unsigned ResultReg;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001118 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1119 return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001120 UpdateValueMap(I, ResultReg);
1121 return true;
1122}
1123
Bob Wilson6ce2dea2011-12-04 00:52:23 +00001124bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
1125 unsigned Alignment) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001126 unsigned StrOpc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001127 bool useAM3 = false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001128 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001129 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +00001130 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +00001131 case MVT::i1: {
Craig Topper420761a2012-04-20 07:30:17 +00001132 unsigned Res = createResultReg(isThumb2 ?
1133 (const TargetRegisterClass*)&ARM::tGPRRegClass :
1134 (const TargetRegisterClass*)&ARM::GPRRegClass);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001135 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eric Christopher4c914122010-11-02 23:59:09 +00001136 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1137 TII.get(Opc), Res)
1138 .addReg(SrcReg).addImm(1));
1139 SrcReg = Res;
1140 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +00001141 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001142 if (isThumb2) {
1143 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1144 StrOpc = ARM::t2STRBi8;
1145 else
1146 StrOpc = ARM::t2STRBi12;
1147 } else {
1148 StrOpc = ARM::STRBi12;
1149 }
Eric Christopher15418772010-10-12 05:39:06 +00001150 break;
1151 case MVT::i16:
Chad Rosierd70c98e2012-09-21 00:41:42 +00001152 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
1153 return false;
1154
Chad Rosier57b29972011-11-14 20:22:27 +00001155 if (isThumb2) {
1156 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1157 StrOpc = ARM::t2STRHi8;
1158 else
1159 StrOpc = ARM::t2STRHi12;
1160 } else {
1161 StrOpc = ARM::STRH;
1162 useAM3 = true;
1163 }
Eric Christopher15418772010-10-12 05:39:06 +00001164 break;
Eric Christopher47650ec2010-10-16 01:10:35 +00001165 case MVT::i32:
Chad Rosiere5e674b2012-09-21 16:58:35 +00001166 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
1167 return false;
1168
Chad Rosier57b29972011-11-14 20:22:27 +00001169 if (isThumb2) {
1170 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1171 StrOpc = ARM::t2STRi8;
1172 else
1173 StrOpc = ARM::t2STRi12;
1174 } else {
1175 StrOpc = ARM::STRi12;
1176 }
Eric Christopher47650ec2010-10-16 01:10:35 +00001177 break;
Eric Christopher56d2b722010-09-02 23:43:26 +00001178 case MVT::f32:
1179 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001180 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosier9eff1e32011-12-03 02:21:57 +00001181 if (Alignment && Alignment < 4) {
1182 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1183 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1184 TII.get(ARM::VMOVRS), MoveReg)
1185 .addReg(SrcReg));
1186 SrcReg = MoveReg;
1187 VT = MVT::i32;
1188 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Chad Rosier64ac91b2011-12-14 17:32:02 +00001189 } else {
1190 StrOpc = ARM::VSTRS;
Chad Rosier9eff1e32011-12-03 02:21:57 +00001191 }
Eric Christopher56d2b722010-09-02 23:43:26 +00001192 break;
1193 case MVT::f64:
1194 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001195 // FIXME: Unaligned stores need special handling. Doublewords require
1196 // word-alignment.
Chad Rosier404ed3c2011-12-14 17:26:05 +00001197 if (Alignment && Alignment < 4)
Chad Rosier9eff1e32011-12-03 02:21:57 +00001198 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001199
Eric Christopher56d2b722010-09-02 23:43:26 +00001200 StrOpc = ARM::VSTRD;
1201 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001202 }
Eric Christopher564857f2010-12-01 01:40:24 +00001203 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001204 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001205
Eric Christopher564857f2010-12-01 01:40:24 +00001206 // Create the base instruction, then add the operands.
1207 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1208 TII.get(StrOpc))
Chad Rosier3bdb3c92011-11-17 01:16:53 +00001209 .addReg(SrcReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001210 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001211 return true;
1212}
1213
Eric Christopher43b62be2010-09-27 06:02:23 +00001214bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001215 Value *Op0 = I->getOperand(0);
1216 unsigned SrcReg = 0;
1217
Eli Friedman4136d232011-09-02 22:33:24 +00001218 // Atomic stores need special handling.
1219 if (cast<StoreInst>(I)->isAtomic())
1220 return false;
1221
Eric Christopher564857f2010-12-01 01:40:24 +00001222 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001223 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001224 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001225 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001226
Eric Christopher1b61ef42010-09-02 01:48:11 +00001227 // Get the value to be stored into a register.
1228 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001229 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001230
Eric Christopher564857f2010-12-01 01:40:24 +00001231 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001232 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001233 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001234 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001235
Chad Rosier9eff1e32011-12-03 02:21:57 +00001236 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1237 return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001238 return true;
1239}
1240
1241static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1242 switch (Pred) {
1243 // Needs two compares...
1244 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001245 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001246 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001247 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001248 return ARMCC::AL;
1249 case CmpInst::ICMP_EQ:
1250 case CmpInst::FCMP_OEQ:
1251 return ARMCC::EQ;
1252 case CmpInst::ICMP_SGT:
1253 case CmpInst::FCMP_OGT:
1254 return ARMCC::GT;
1255 case CmpInst::ICMP_SGE:
1256 case CmpInst::FCMP_OGE:
1257 return ARMCC::GE;
1258 case CmpInst::ICMP_UGT:
1259 case CmpInst::FCMP_UGT:
1260 return ARMCC::HI;
1261 case CmpInst::FCMP_OLT:
1262 return ARMCC::MI;
1263 case CmpInst::ICMP_ULE:
1264 case CmpInst::FCMP_OLE:
1265 return ARMCC::LS;
1266 case CmpInst::FCMP_ORD:
1267 return ARMCC::VC;
1268 case CmpInst::FCMP_UNO:
1269 return ARMCC::VS;
1270 case CmpInst::FCMP_UGE:
1271 return ARMCC::PL;
1272 case CmpInst::ICMP_SLT:
1273 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001274 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001275 case CmpInst::ICMP_SLE:
1276 case CmpInst::FCMP_ULE:
1277 return ARMCC::LE;
1278 case CmpInst::FCMP_UNE:
1279 case CmpInst::ICMP_NE:
1280 return ARMCC::NE;
1281 case CmpInst::ICMP_UGE:
1282 return ARMCC::HS;
1283 case CmpInst::ICMP_ULT:
1284 return ARMCC::LO;
1285 }
Eric Christopher543cf052010-09-01 22:16:27 +00001286}
1287
Eric Christopher43b62be2010-09-27 06:02:23 +00001288bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001289 const BranchInst *BI = cast<BranchInst>(I);
1290 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1291 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001292
Eric Christophere5734102010-09-03 00:35:47 +00001293 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001294
Eric Christopher0e6233b2010-10-29 21:08:19 +00001295 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1296 // behavior.
Eric Christopher0e6233b2010-10-29 21:08:19 +00001297 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosier75698f32011-10-26 23:17:28 +00001298 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001299
1300 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001301 // Try to take advantage of fallthrough opportunities.
1302 CmpInst::Predicate Predicate = CI->getPredicate();
1303 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1304 std::swap(TBB, FBB);
1305 Predicate = CmpInst::getInversePredicate(Predicate);
1306 }
1307
1308 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001309
1310 // We may not handle every CC for now.
1311 if (ARMPred == ARMCC::AL) return false;
1312
Chad Rosier75698f32011-10-26 23:17:28 +00001313 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001314 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier75698f32011-10-26 23:17:28 +00001315 return false;
Jim Grosbach16cb3762010-11-09 19:22:26 +00001316
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001317 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001318 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1319 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1320 FastEmitBranch(FBB, DL);
1321 FuncInfo.MBB->addSuccessor(TBB);
1322 return true;
1323 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001324 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1325 MVT SourceVT;
1326 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001327 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001328 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001329 unsigned OpReg = getRegForValue(TI->getOperand(0));
1330 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1331 TII.get(TstOpc))
1332 .addReg(OpReg).addImm(1));
1333
1334 unsigned CCMode = ARMCC::NE;
1335 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1336 std::swap(TBB, FBB);
1337 CCMode = ARMCC::EQ;
1338 }
1339
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001340 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001341 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1342 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1343
1344 FastEmitBranch(FBB, DL);
1345 FuncInfo.MBB->addSuccessor(TBB);
1346 return true;
1347 }
Chad Rosier6d64b3a2011-10-27 00:21:16 +00001348 } else if (const ConstantInt *CI =
1349 dyn_cast<ConstantInt>(BI->getCondition())) {
1350 uint64_t Imm = CI->getZExtValue();
1351 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1352 FastEmitBranch(Target, DL);
1353 return true;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001354 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001355
Eric Christopher0e6233b2010-10-29 21:08:19 +00001356 unsigned CmpReg = getRegForValue(BI->getCondition());
1357 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001358
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001359 // We've been divorced from our compare! Our block was split, and
1360 // now our compare lives in a predecessor block. We musn't
1361 // re-compare here, as the children of the compare aren't guaranteed
1362 // live across the block boundary (we *could* check for this).
1363 // Regardless, the compare has been done in the predecessor block,
1364 // and it left a value for us in a virtual register. Ergo, we test
1365 // the one-bit value left in the virtual register.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001366 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001367 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1368 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001369
Eric Christopher7a20a372011-04-28 16:52:09 +00001370 unsigned CCMode = ARMCC::NE;
1371 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1372 std::swap(TBB, FBB);
1373 CCMode = ARMCC::EQ;
1374 }
1375
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001376 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001377 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001378 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001379 FastEmitBranch(FBB, DL);
1380 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001381 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001382}
1383
Chad Rosier60c8fa62012-02-07 23:56:08 +00001384bool ARMFastISel::SelectIndirectBr(const Instruction *I) {
1385 unsigned AddrReg = getRegForValue(I->getOperand(0));
1386 if (AddrReg == 0) return false;
1387
1388 unsigned Opc = isThumb2 ? ARM::tBRIND : ARM::BX;
1389 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc))
1390 .addReg(AddrReg));
Jush Luefc967e2012-06-14 06:08:19 +00001391 return true;
Chad Rosier60c8fa62012-02-07 23:56:08 +00001392}
1393
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001394bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1395 bool isZExt) {
Chad Rosierade62002011-10-26 23:25:44 +00001396 Type *Ty = Src1Value->getType();
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001397 EVT SrcVT = TLI.getValueType(Ty, true);
1398 if (!SrcVT.isSimple()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001399
Chad Rosierade62002011-10-26 23:25:44 +00001400 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1401 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherd43393a2010-09-08 23:13:45 +00001402 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001403
Chad Rosier2f2fe412011-11-09 03:22:02 +00001404 // Check to see if the 2nd operand is a constant that we can encode directly
1405 // in the compare.
Chad Rosier1c47de82011-11-11 06:27:41 +00001406 int Imm = 0;
1407 bool UseImm = false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001408 bool isNegativeImm = false;
Chad Rosierf56c60b2011-11-16 00:32:20 +00001409 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1410 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier2f2fe412011-11-09 03:22:02 +00001411 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1412 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1413 SrcVT == MVT::i1) {
1414 const APInt &CIVal = ConstInt->getValue();
Chad Rosier1c47de82011-11-11 06:27:41 +00001415 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
Chad Rosier0ac754f2012-03-15 22:54:20 +00001416 // For INT_MIN/LONG_MIN (i.e., 0x80000000) we need to use a cmp, rather
1417 // then a cmn, because there is no way to represent 2147483648 as a
1418 // signed 32-bit int.
1419 if (Imm < 0 && Imm != (int)0x80000000) {
1420 isNegativeImm = true;
1421 Imm = -Imm;
Chad Rosier6cba97c2011-11-10 01:30:39 +00001422 }
Chad Rosier0ac754f2012-03-15 22:54:20 +00001423 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1424 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001425 }
1426 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1427 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1428 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosier1c47de82011-11-11 06:27:41 +00001429 UseImm = true;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001430 }
1431
Eric Christopherd43393a2010-09-08 23:13:45 +00001432 unsigned CmpOpc;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001433 bool isICmp = true;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001434 bool needsExt = false;
1435 switch (SrcVT.getSimpleVT().SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001436 default: return false;
1437 // TODO: Verify compares.
1438 case MVT::f32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001439 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001440 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherd43393a2010-09-08 23:13:45 +00001441 break;
1442 case MVT::f64:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001443 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001444 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherd43393a2010-09-08 23:13:45 +00001445 break;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001446 case MVT::i1:
1447 case MVT::i8:
1448 case MVT::i16:
1449 needsExt = true;
1450 // Intentional fall-through.
Eric Christopherd43393a2010-09-08 23:13:45 +00001451 case MVT::i32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001452 if (isThumb2) {
Chad Rosier1c47de82011-11-11 06:27:41 +00001453 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001454 CmpOpc = ARM::t2CMPrr;
1455 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001456 CmpOpc = isNegativeImm ? ARM::t2CMNri : ARM::t2CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001457 } else {
Chad Rosier1c47de82011-11-11 06:27:41 +00001458 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001459 CmpOpc = ARM::CMPrr;
1460 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001461 CmpOpc = isNegativeImm ? ARM::CMNri : ARM::CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001462 }
Eric Christopherd43393a2010-09-08 23:13:45 +00001463 break;
1464 }
1465
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001466 unsigned SrcReg1 = getRegForValue(Src1Value);
1467 if (SrcReg1 == 0) return false;
Chad Rosier530f7ce2011-10-26 22:47:55 +00001468
Duncan Sands4c0c5452011-11-28 10:31:27 +00001469 unsigned SrcReg2 = 0;
Chad Rosier1c47de82011-11-11 06:27:41 +00001470 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001471 SrcReg2 = getRegForValue(Src2Value);
1472 if (SrcReg2 == 0) return false;
1473 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001474
1475 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1476 if (needsExt) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001477 SrcReg1 = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
1478 if (SrcReg1 == 0) return false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001479 if (!UseImm) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001480 SrcReg2 = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1481 if (SrcReg2 == 0) return false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001482 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001483 }
Chad Rosier530f7ce2011-10-26 22:47:55 +00001484
Chad Rosier1c47de82011-11-11 06:27:41 +00001485 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001486 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1487 TII.get(CmpOpc))
1488 .addReg(SrcReg1).addReg(SrcReg2));
1489 } else {
1490 MachineInstrBuilder MIB;
1491 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1492 .addReg(SrcReg1);
1493
1494 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1495 if (isICmp)
Chad Rosier1c47de82011-11-11 06:27:41 +00001496 MIB.addImm(Imm);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001497 AddOptionalDefs(MIB);
1498 }
Chad Rosierade62002011-10-26 23:25:44 +00001499
1500 // For floating point we need to move the result to a comparison register
1501 // that we can then use for branches.
1502 if (Ty->isFloatTy() || Ty->isDoubleTy())
1503 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1504 TII.get(ARM::FMSTAT)));
Chad Rosier530f7ce2011-10-26 22:47:55 +00001505 return true;
1506}
1507
1508bool ARMFastISel::SelectCmp(const Instruction *I) {
1509 const CmpInst *CI = cast<CmpInst>(I);
1510
Eric Christopher229207a2010-09-29 01:14:47 +00001511 // Get the compare predicate.
1512 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001513
Eric Christopher229207a2010-09-29 01:14:47 +00001514 // We may not handle every CC for now.
1515 if (ARMPred == ARMCC::AL) return false;
1516
Chad Rosier530f7ce2011-10-26 22:47:55 +00001517 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001518 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier530f7ce2011-10-26 22:47:55 +00001519 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001520
Eric Christopher229207a2010-09-29 01:14:47 +00001521 // Now set a register based on the comparison. Explicitly set the predicates
1522 // here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001523 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Craig Topper420761a2012-04-20 07:30:17 +00001524 const TargetRegisterClass *RC = isThumb2 ?
1525 (const TargetRegisterClass*)&ARM::rGPRRegClass :
1526 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher5d18d922010-10-07 05:39:19 +00001527 unsigned DestReg = createResultReg(RC);
Chad Rosierade62002011-10-26 23:25:44 +00001528 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001529 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosier44c98b72012-03-07 20:59:26 +00001530 // ARMEmitCmp emits a FMSTAT when necessary, so it's always safe to use CPSR.
Eric Christopher229207a2010-09-29 01:14:47 +00001531 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1532 .addReg(ZeroReg).addImm(1)
Chad Rosier44c98b72012-03-07 20:59:26 +00001533 .addImm(ARMPred).addReg(ARM::CPSR);
Eric Christopher229207a2010-09-29 01:14:47 +00001534
Eric Christophera5b1e682010-09-17 22:28:18 +00001535 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001536 return true;
1537}
1538
Eric Christopher43b62be2010-09-27 06:02:23 +00001539bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001540 // Make sure we have VFP and that we're extending float to double.
1541 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001542
Eric Christopher46203602010-09-09 00:26:48 +00001543 Value *V = I->getOperand(0);
1544 if (!I->getType()->isDoubleTy() ||
1545 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001546
Eric Christopher46203602010-09-09 00:26:48 +00001547 unsigned Op = getRegForValue(V);
1548 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001549
Craig Topper420761a2012-04-20 07:30:17 +00001550 unsigned Result = createResultReg(&ARM::DPRRegClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001551 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001552 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001553 .addReg(Op));
1554 UpdateValueMap(I, Result);
1555 return true;
1556}
1557
Eric Christopher43b62be2010-09-27 06:02:23 +00001558bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001559 // Make sure we have VFP and that we're truncating double to float.
1560 if (!Subtarget->hasVFP2()) return false;
1561
1562 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001563 if (!(I->getType()->isFloatTy() &&
1564 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001565
1566 unsigned Op = getRegForValue(V);
1567 if (Op == 0) return false;
1568
Craig Topper420761a2012-04-20 07:30:17 +00001569 unsigned Result = createResultReg(&ARM::SPRRegClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001570 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001571 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001572 .addReg(Op));
1573 UpdateValueMap(I, Result);
1574 return true;
1575}
1576
Chad Rosierae46a332012-02-03 21:14:11 +00001577bool ARMFastISel::SelectIToFP(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001578 // Make sure we have VFP.
1579 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001580
Duncan Sands1440e8b2010-11-03 11:35:31 +00001581 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001582 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001583 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001584 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001585
Chad Rosier463fe242011-11-03 02:04:59 +00001586 Value *Src = I->getOperand(0);
1587 EVT SrcVT = TLI.getValueType(Src->getType(), true);
1588 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman783c6642011-05-25 19:09:45 +00001589 return false;
1590
Chad Rosier463fe242011-11-03 02:04:59 +00001591 unsigned SrcReg = getRegForValue(Src);
1592 if (SrcReg == 0) return false;
1593
1594 // Handle sign-extension.
1595 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
1596 EVT DestVT = MVT::i32;
Chad Rosiera69feb02012-02-16 22:45:33 +00001597 SrcReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT,
Chad Rosierae46a332012-02-03 21:14:11 +00001598 /*isZExt*/!isSigned);
Chad Rosiera69feb02012-02-16 22:45:33 +00001599 if (SrcReg == 0) return false;
Chad Rosier463fe242011-11-03 02:04:59 +00001600 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001601
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001602 // The conversion routine works on fp-reg to fp-reg and the operand above
1603 // was an integer, move it to the fp registers if possible.
Chad Rosier463fe242011-11-03 02:04:59 +00001604 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001605 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001606
Eric Christopher9a040492010-09-09 18:54:59 +00001607 unsigned Opc;
Chad Rosierae46a332012-02-03 21:14:11 +00001608 if (Ty->isFloatTy()) Opc = isSigned ? ARM::VSITOS : ARM::VUITOS;
1609 else if (Ty->isDoubleTy()) Opc = isSigned ? ARM::VSITOD : ARM::VUITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001610 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001611
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001612 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001613 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1614 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001615 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001616 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001617 return true;
1618}
1619
Chad Rosierae46a332012-02-03 21:14:11 +00001620bool ARMFastISel::SelectFPToI(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001621 // Make sure we have VFP.
1622 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001623
Duncan Sands1440e8b2010-11-03 11:35:31 +00001624 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001625 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001626 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001627 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001628
Eric Christopher9a040492010-09-09 18:54:59 +00001629 unsigned Op = getRegForValue(I->getOperand(0));
1630 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001631
Eric Christopher9a040492010-09-09 18:54:59 +00001632 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001633 Type *OpTy = I->getOperand(0)->getType();
Chad Rosierae46a332012-02-03 21:14:11 +00001634 if (OpTy->isFloatTy()) Opc = isSigned ? ARM::VTOSIZS : ARM::VTOUIZS;
1635 else if (OpTy->isDoubleTy()) Opc = isSigned ? ARM::VTOSIZD : ARM::VTOUIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001636 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001637
Chad Rosieree8901c2012-02-03 20:27:51 +00001638 // f64->s32/u32 or f32->s32/u32 both need an intermediate f32 reg.
Eric Christopher022b7fb2010-10-05 23:13:24 +00001639 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001640 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1641 ResultReg)
1642 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001643
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001644 // This result needs to be in an integer register, but the conversion only
1645 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001646 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001647 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001648
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001649 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001650 return true;
1651}
1652
Eric Christopher3bbd3962010-10-11 08:27:59 +00001653bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001654 MVT VT;
1655 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001656 return false;
1657
1658 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001659 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001660 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
1661
1662 unsigned CondReg = getRegForValue(I->getOperand(0));
1663 if (CondReg == 0) return false;
1664 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1665 if (Op1Reg == 0) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001666
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001667 // Check to see if we can use an immediate in the conditional move.
1668 int Imm = 0;
1669 bool UseImm = false;
1670 bool isNegativeImm = false;
1671 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1672 assert (VT == MVT::i32 && "Expecting an i32.");
1673 Imm = (int)ConstInt->getValue().getZExtValue();
1674 if (Imm < 0) {
1675 isNegativeImm = true;
1676 Imm = ~Imm;
1677 }
1678 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1679 (ARM_AM::getSOImmVal(Imm) != -1);
1680 }
1681
Duncan Sands4c0c5452011-11-28 10:31:27 +00001682 unsigned Op2Reg = 0;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001683 if (!UseImm) {
1684 Op2Reg = getRegForValue(I->getOperand(2));
1685 if (Op2Reg == 0) return false;
1686 }
1687
1688 unsigned CmpOpc = isThumb2 ? ARM::t2CMPri : ARM::CMPri;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001689 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001690 .addReg(CondReg).addImm(0));
1691
1692 unsigned MovCCOpc;
1693 if (!UseImm) {
1694 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1695 } else {
1696 if (!isNegativeImm) {
1697 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1698 } else {
1699 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
1700 }
1701 }
Eric Christopher3bbd3962010-10-11 08:27:59 +00001702 unsigned ResultReg = createResultReg(RC);
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001703 if (!UseImm)
1704 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1705 .addReg(Op2Reg).addReg(Op1Reg).addImm(ARMCC::NE).addReg(ARM::CPSR);
1706 else
1707 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1708 .addReg(Op1Reg).addImm(Imm).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001709 UpdateValueMap(I, ResultReg);
1710 return true;
1711}
1712
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001713bool ARMFastISel::SelectDiv(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001714 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001715 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001716 if (!isTypeLegal(Ty, VT))
1717 return false;
1718
1719 // If we have integer div support we should have selected this automagically.
1720 // In case we have a real miss go ahead and return false and we'll pick
1721 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001722 if (Subtarget->hasDivide()) return false;
1723
Eric Christopher08637852010-09-30 22:34:19 +00001724 // Otherwise emit a libcall.
1725 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001726 if (VT == MVT::i8)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001727 LC = isSigned ? RTLIB::SDIV_I8 : RTLIB::UDIV_I8;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001728 else if (VT == MVT::i16)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001729 LC = isSigned ? RTLIB::SDIV_I16 : RTLIB::UDIV_I16;
Eric Christopher08637852010-09-30 22:34:19 +00001730 else if (VT == MVT::i32)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001731 LC = isSigned ? RTLIB::SDIV_I32 : RTLIB::UDIV_I32;
Eric Christopher08637852010-09-30 22:34:19 +00001732 else if (VT == MVT::i64)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001733 LC = isSigned ? RTLIB::SDIV_I64 : RTLIB::UDIV_I64;
Eric Christopher08637852010-09-30 22:34:19 +00001734 else if (VT == MVT::i128)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001735 LC = isSigned ? RTLIB::SDIV_I128 : RTLIB::UDIV_I128;
Eric Christopher08637852010-09-30 22:34:19 +00001736 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001737
Eric Christopher08637852010-09-30 22:34:19 +00001738 return ARMEmitLibcall(I, LC);
1739}
1740
Chad Rosier769422f2012-02-03 21:23:45 +00001741bool ARMFastISel::SelectRem(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001742 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001743 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001744 if (!isTypeLegal(Ty, VT))
1745 return false;
1746
1747 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1748 if (VT == MVT::i8)
Chad Rosier769422f2012-02-03 21:23:45 +00001749 LC = isSigned ? RTLIB::SREM_I8 : RTLIB::UREM_I8;
Eric Christopher6a880d62010-10-11 08:37:26 +00001750 else if (VT == MVT::i16)
Chad Rosier769422f2012-02-03 21:23:45 +00001751 LC = isSigned ? RTLIB::SREM_I16 : RTLIB::UREM_I16;
Eric Christopher6a880d62010-10-11 08:37:26 +00001752 else if (VT == MVT::i32)
Chad Rosier769422f2012-02-03 21:23:45 +00001753 LC = isSigned ? RTLIB::SREM_I32 : RTLIB::UREM_I32;
Eric Christopher6a880d62010-10-11 08:37:26 +00001754 else if (VT == MVT::i64)
Chad Rosier769422f2012-02-03 21:23:45 +00001755 LC = isSigned ? RTLIB::SREM_I64 : RTLIB::UREM_I64;
Eric Christopher6a880d62010-10-11 08:37:26 +00001756 else if (VT == MVT::i128)
Chad Rosier769422f2012-02-03 21:23:45 +00001757 LC = isSigned ? RTLIB::SREM_I128 : RTLIB::UREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001758 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001759
Eric Christopher6a880d62010-10-11 08:37:26 +00001760 return ARMEmitLibcall(I, LC);
1761}
1762
Chad Rosier3901c3e2012-02-06 23:50:07 +00001763bool ARMFastISel::SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode) {
Chad Rosier3901c3e2012-02-06 23:50:07 +00001764 EVT DestVT = TLI.getValueType(I->getType(), true);
1765
1766 // We can get here in the case when we have a binary operation on a non-legal
1767 // type and the target independent selector doesn't know how to handle it.
1768 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
1769 return false;
Jush Luefc967e2012-06-14 06:08:19 +00001770
Chad Rosier6fde8752012-02-08 02:29:21 +00001771 unsigned Opc;
1772 switch (ISDOpcode) {
1773 default: return false;
1774 case ISD::ADD:
1775 Opc = isThumb2 ? ARM::t2ADDrr : ARM::ADDrr;
1776 break;
1777 case ISD::OR:
1778 Opc = isThumb2 ? ARM::t2ORRrr : ARM::ORRrr;
1779 break;
Chad Rosier743e1992012-02-08 02:45:44 +00001780 case ISD::SUB:
1781 Opc = isThumb2 ? ARM::t2SUBrr : ARM::SUBrr;
1782 break;
Chad Rosier6fde8752012-02-08 02:29:21 +00001783 }
1784
Chad Rosier3901c3e2012-02-06 23:50:07 +00001785 unsigned SrcReg1 = getRegForValue(I->getOperand(0));
1786 if (SrcReg1 == 0) return false;
1787
1788 // TODO: Often the 2nd operand is an immediate, which can be encoded directly
1789 // in the instruction, rather then materializing the value in a register.
1790 unsigned SrcReg2 = getRegForValue(I->getOperand(1));
1791 if (SrcReg2 == 0) return false;
1792
Chad Rosier3901c3e2012-02-06 23:50:07 +00001793 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1794 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1795 TII.get(Opc), ResultReg)
1796 .addReg(SrcReg1).addReg(SrcReg2));
1797 UpdateValueMap(I, ResultReg);
1798 return true;
1799}
1800
1801bool ARMFastISel::SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +00001802 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001803
Eric Christopherbc39b822010-09-09 00:53:57 +00001804 // We can get here in the case when we want to use NEON for our fp
1805 // operations, but can't figure out how to. Just use the vfp instructions
1806 // if we have them.
1807 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001808 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001809 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1810 if (isFloat && !Subtarget->hasVFP2())
1811 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001812
Eric Christopherbc39b822010-09-09 00:53:57 +00001813 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001814 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001815 switch (ISDOpcode) {
1816 default: return false;
1817 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001818 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001819 break;
1820 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001821 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001822 break;
1823 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001824 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001825 break;
1826 }
Chad Rosier508a1f42011-11-16 18:39:44 +00001827 unsigned Op1 = getRegForValue(I->getOperand(0));
1828 if (Op1 == 0) return false;
1829
1830 unsigned Op2 = getRegForValue(I->getOperand(1));
1831 if (Op2 == 0) return false;
1832
Eric Christopherbd6bf082010-09-09 01:02:03 +00001833 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001834 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1835 TII.get(Opc), ResultReg)
1836 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001837 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001838 return true;
1839}
1840
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001841// Call Handling Code
1842
Jush Luee649832012-07-19 09:49:00 +00001843// This is largely taken directly from CCAssignFnForNode
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001844// TODO: We may not support all of this.
Jush Luee649832012-07-19 09:49:00 +00001845CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC,
1846 bool Return,
1847 bool isVarArg) {
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001848 switch (CC) {
1849 default:
1850 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001851 case CallingConv::Fast:
Jush Lu2ff4e9d2012-08-16 05:15:53 +00001852 if (Subtarget->hasVFP2() && !isVarArg) {
1853 if (!Subtarget->isAAPCS_ABI())
1854 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1855 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1856 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1857 }
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001858 // Fallthrough
1859 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001860 // Use target triple & subtarget features to do actual dispatch.
1861 if (Subtarget->isAAPCS_ABI()) {
1862 if (Subtarget->hasVFP2() &&
Jush Luee649832012-07-19 09:49:00 +00001863 TM.Options.FloatABIType == FloatABI::Hard && !isVarArg)
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001864 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1865 else
1866 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1867 } else
1868 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1869 case CallingConv::ARM_AAPCS_VFP:
Jush Luee649832012-07-19 09:49:00 +00001870 if (!isVarArg)
1871 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1872 // Fall through to soft float variant, variadic functions don't
1873 // use hard floating point ABI.
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001874 case CallingConv::ARM_AAPCS:
1875 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1876 case CallingConv::ARM_APCS:
1877 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Eric Christophere94ac882012-08-03 00:05:53 +00001878 case CallingConv::GHC:
1879 if (Return)
1880 llvm_unreachable("Can't return in GHC call convention");
1881 else
1882 return CC_ARM_APCS_GHC;
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001883 }
1884}
1885
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001886bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1887 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001888 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001889 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1890 SmallVectorImpl<unsigned> &RegArgs,
1891 CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +00001892 unsigned &NumBytes,
1893 bool isVarArg) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001894 SmallVector<CCValAssign, 16> ArgLocs;
Jush Luee649832012-07-19 09:49:00 +00001895 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, ArgLocs, *Context);
1896 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags,
1897 CCAssignFnForCall(CC, false, isVarArg));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001898
Bill Wendling5aeff312012-03-16 23:11:07 +00001899 // Check that we can handle all of the arguments. If we can't, then bail out
1900 // now before we add code to the MBB.
1901 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1902 CCValAssign &VA = ArgLocs[i];
1903 MVT ArgVT = ArgVTs[VA.getValNo()];
1904
1905 // We don't handle NEON/vector parameters yet.
1906 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
1907 return false;
1908
1909 // Now copy/store arg to correct locations.
1910 if (VA.isRegLoc() && !VA.needsCustom()) {
1911 continue;
1912 } else if (VA.needsCustom()) {
1913 // TODO: We need custom lowering for vector (v2f64) args.
1914 if (VA.getLocVT() != MVT::f64 ||
1915 // TODO: Only handle register args for now.
1916 !VA.isRegLoc() || !ArgLocs[++i].isRegLoc())
1917 return false;
1918 } else {
1919 switch (static_cast<EVT>(ArgVT).getSimpleVT().SimpleTy) {
1920 default:
1921 return false;
1922 case MVT::i1:
1923 case MVT::i8:
1924 case MVT::i16:
1925 case MVT::i32:
1926 break;
1927 case MVT::f32:
1928 if (!Subtarget->hasVFP2())
1929 return false;
1930 break;
1931 case MVT::f64:
1932 if (!Subtarget->hasVFP2())
1933 return false;
1934 break;
1935 }
1936 }
1937 }
1938
1939 // At the point, we are able to handle the call's arguments in fast isel.
1940
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001941 // Get a count of how many bytes are to be pushed on the stack.
1942 NumBytes = CCInfo.getNextStackOffset();
1943
1944 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00001945 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001946 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1947 TII.get(AdjStackDown))
1948 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001949
1950 // Process the args.
1951 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1952 CCValAssign &VA = ArgLocs[i];
1953 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001954 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001955
Bill Wendling5aeff312012-03-16 23:11:07 +00001956 assert((!ArgVT.isVector() && ArgVT.getSizeInBits() <= 64) &&
1957 "We don't handle NEON/vector parameters yet.");
Eric Christophera4633f52010-10-23 09:37:17 +00001958
Eric Christopherf9764fa2010-09-30 20:49:44 +00001959 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001960 switch (VA.getLocInfo()) {
1961 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001962 case CCValAssign::SExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001963 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001964 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/false);
1965 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001966 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001967 break;
1968 }
Chad Rosier42536af2011-11-05 20:16:15 +00001969 case CCValAssign::AExt:
1970 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherfa87d662010-10-18 02:17:53 +00001971 case CCValAssign::ZExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001972 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001973 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/true);
1974 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001975 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001976 break;
1977 }
1978 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001979 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001980 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001981 assert(BC != 0 && "Failed to emit a bitcast!");
1982 Arg = BC;
1983 ArgVT = VA.getLocVT();
1984 break;
1985 }
1986 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001987 }
1988
1989 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00001990 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001991 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00001992 VA.getLocReg())
Chad Rosier42536af2011-11-05 20:16:15 +00001993 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001994 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001995 } else if (VA.needsCustom()) {
1996 // TODO: We need custom lowering for vector (v2f64) args.
Bill Wendling5aeff312012-03-16 23:11:07 +00001997 assert(VA.getLocVT() == MVT::f64 &&
1998 "Custom lowering for v2f64 args not available");
Jim Grosbach6b156392010-10-27 21:39:08 +00001999
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00002000 CCValAssign &NextVA = ArgLocs[++i];
2001
Bill Wendling5aeff312012-03-16 23:11:07 +00002002 assert(VA.isRegLoc() && NextVA.isRegLoc() &&
2003 "We only handle register args!");
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00002004
2005 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2006 TII.get(ARM::VMOVRRD), VA.getLocReg())
2007 .addReg(NextVA.getLocReg(), RegState::Define)
2008 .addReg(Arg));
2009 RegArgs.push_back(VA.getLocReg());
2010 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002011 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00002012 assert(VA.isMemLoc());
2013 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00002014 Address Addr;
2015 Addr.BaseType = Address::RegBase;
2016 Addr.Base.Reg = ARM::SP;
2017 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00002018
Bill Wendling5aeff312012-03-16 23:11:07 +00002019 bool EmitRet = ARMEmitStore(ArgVT, Arg, Addr); (void)EmitRet;
2020 assert(EmitRet && "Could not emit a store for argument!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002021 }
2022 }
Bill Wendling5aeff312012-03-16 23:11:07 +00002023
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002024 return true;
2025}
2026
Duncan Sands1440e8b2010-11-03 11:35:31 +00002027bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002028 const Instruction *I, CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +00002029 unsigned &NumBytes, bool isVarArg) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002030 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00002031 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00002032 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2033 TII.get(AdjStackUp))
2034 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002035
2036 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00002037 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002038 SmallVector<CCValAssign, 16> RVLocs;
Jush Luee649832012-07-19 09:49:00 +00002039 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context);
2040 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002041
2042 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00002043 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00002044 // For this move we copy into two registers and then move into the
2045 // double fp reg we want.
Eric Christopher14df8822010-10-01 00:00:11 +00002046 EVT DestVT = RVLocs[0].getValVT();
Craig Topper44d23822012-02-22 05:59:10 +00002047 const TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
Eric Christopher14df8822010-10-01 00:00:11 +00002048 unsigned ResultReg = createResultReg(DstRC);
2049 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2050 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00002051 .addReg(RVLocs[0].getLocReg())
2052 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00002053
Eric Christopher3659ac22010-10-20 08:02:24 +00002054 UsedRegs.push_back(RVLocs[0].getLocReg());
2055 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00002056
Eric Christopherdccd2c32010-10-11 08:38:55 +00002057 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002058 UpdateValueMap(I, ResultReg);
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002059 } else {
2060 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Eric Christopher14df8822010-10-01 00:00:11 +00002061 EVT CopyVT = RVLocs[0].getValVT();
Chad Rosier0eff39f2011-11-08 00:03:32 +00002062
2063 // Special handling for extended integers.
2064 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
2065 CopyVT = MVT::i32;
2066
Craig Topper44d23822012-02-22 05:59:10 +00002067 const TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002068
Eric Christopher14df8822010-10-01 00:00:11 +00002069 unsigned ResultReg = createResultReg(DstRC);
2070 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2071 ResultReg).addReg(RVLocs[0].getLocReg());
2072 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002073
Eric Christopherdccd2c32010-10-11 08:38:55 +00002074 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002075 UpdateValueMap(I, ResultReg);
2076 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002077 }
2078
Eric Christopherdccd2c32010-10-11 08:38:55 +00002079 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002080}
2081
Eric Christopher4f512ef2010-10-22 01:28:00 +00002082bool ARMFastISel::SelectRet(const Instruction *I) {
2083 const ReturnInst *Ret = cast<ReturnInst>(I);
2084 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00002085
Eric Christopher4f512ef2010-10-22 01:28:00 +00002086 if (!FuncInfo.CanLowerReturn)
2087 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00002088
Eric Christopher4f512ef2010-10-22 01:28:00 +00002089 CallingConv::ID CC = F.getCallingConv();
2090 if (Ret->getNumOperands() > 0) {
2091 SmallVector<ISD::OutputArg, 4> Outs;
2092 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
2093 Outs, TLI);
2094
2095 // Analyze operands of the call, assigning locations to each operand.
2096 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00002097 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Jush Luee649832012-07-19 09:49:00 +00002098 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */,
2099 F.isVarArg()));
Eric Christopher4f512ef2010-10-22 01:28:00 +00002100
2101 const Value *RV = Ret->getOperand(0);
2102 unsigned Reg = getRegForValue(RV);
2103 if (Reg == 0)
2104 return false;
2105
2106 // Only handle a single return value for now.
2107 if (ValLocs.size() != 1)
2108 return false;
2109
2110 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00002111
Eric Christopher4f512ef2010-10-22 01:28:00 +00002112 // Don't bother handling odd stuff for now.
2113 if (VA.getLocInfo() != CCValAssign::Full)
2114 return false;
2115 // Only handle register returns for now.
2116 if (!VA.isRegLoc())
2117 return false;
Chad Rosierf470cbb2011-11-04 00:50:21 +00002118
2119 unsigned SrcReg = Reg + VA.getValNo();
2120 EVT RVVT = TLI.getValueType(RV->getType());
2121 EVT DestVT = VA.getValVT();
2122 // Special handling for extended integers.
2123 if (RVVT != DestVT) {
2124 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
2125 return false;
2126
Chad Rosierf470cbb2011-11-04 00:50:21 +00002127 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
2128
Chad Rosierb8703fe2012-02-17 01:21:28 +00002129 // Perform extension if flagged as either zext or sext. Otherwise, do
2130 // nothing.
2131 if (Outs[0].Flags.isZExt() || Outs[0].Flags.isSExt()) {
2132 SrcReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, Outs[0].Flags.isZExt());
2133 if (SrcReg == 0) return false;
2134 }
Chad Rosierf470cbb2011-11-04 00:50:21 +00002135 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002136
Eric Christopher4f512ef2010-10-22 01:28:00 +00002137 // Make the copy.
Eric Christopher4f512ef2010-10-22 01:28:00 +00002138 unsigned DstReg = VA.getLocReg();
2139 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
2140 // Avoid a cross-class copy. This is very unlikely.
2141 if (!SrcRC->contains(DstReg))
2142 return false;
2143 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2144 DstReg).addReg(SrcReg);
2145
2146 // Mark the register as live out of the function.
2147 MRI.addLiveOut(VA.getLocReg());
2148 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002149
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002150 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Eric Christopher4f512ef2010-10-22 01:28:00 +00002151 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2152 TII.get(RetOpc)));
2153 return true;
2154}
2155
Chad Rosier49d6fc02012-06-12 19:25:13 +00002156unsigned ARMFastISel::ARMSelectCallOp(bool UseReg) {
2157 if (UseReg)
2158 return isThumb2 ? ARM::tBLXr : ARM::BLX;
2159 else
2160 return isThumb2 ? ARM::tBL : ARM::BL;
2161}
2162
2163unsigned ARMFastISel::getLibcallReg(const Twine &Name) {
2164 GlobalValue *GV = new GlobalVariable(Type::getInt32Ty(*Context), false,
2165 GlobalValue::ExternalLinkage, 0, Name);
2166 return ARMMaterializeGV(GV, TLI.getValueType(GV->getType()));
Eric Christopher872f4a22011-02-22 01:37:10 +00002167}
2168
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002169// A quick function that will emit a call for a named libcall in F with the
2170// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00002171// can emit a call for any libcall we can produce. This is an abridged version
2172// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002173// like computed function pointers or strange arguments at call sites.
2174// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2175// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002176bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2177 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002178
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002179 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002180 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002181 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002182 if (RetTy->isVoidTy())
2183 RetVT = MVT::isVoid;
2184 else if (!isTypeLegal(RetTy, RetVT))
2185 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002186
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002187 // Can't handle non-double multi-reg retvals.
Jush Luefc967e2012-06-14 06:08:19 +00002188 if (RetVT != MVT::isVoid && RetVT != MVT::i32) {
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002189 SmallVector<CCValAssign, 16> RVLocs;
2190 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Jush Luee649832012-07-19 09:49:00 +00002191 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, false));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002192 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2193 return false;
2194 }
2195
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002196 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002197 SmallVector<Value*, 8> Args;
2198 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002199 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002200 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2201 Args.reserve(I->getNumOperands());
2202 ArgRegs.reserve(I->getNumOperands());
2203 ArgVTs.reserve(I->getNumOperands());
2204 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002205 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002206 Value *Op = I->getOperand(i);
2207 unsigned Arg = getRegForValue(Op);
2208 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002209
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002210 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002211 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002212 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002213
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002214 ISD::ArgFlagsTy Flags;
2215 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2216 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002217
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002218 Args.push_back(Op);
2219 ArgRegs.push_back(Arg);
2220 ArgVTs.push_back(ArgVT);
2221 ArgFlags.push_back(Flags);
2222 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002223
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002224 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002225 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002226 unsigned NumBytes;
Jush Luee649832012-07-19 09:49:00 +00002227 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2228 RegArgs, CC, NumBytes, false))
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002229 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002230
Chad Rosier49d6fc02012-06-12 19:25:13 +00002231 unsigned CalleeReg = 0;
2232 if (EnableARMLongCalls) {
2233 CalleeReg = getLibcallReg(TLI.getLibcallName(Call));
2234 if (CalleeReg == 0) return false;
2235 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002236
Chad Rosier49d6fc02012-06-12 19:25:13 +00002237 // Issue the call.
2238 unsigned CallOpc = ARMSelectCallOp(EnableARMLongCalls);
2239 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2240 DL, TII.get(CallOpc));
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002241 // BL / BLX don't take a predicate, but tBL / tBLX do.
2242 if (isThumb2)
Chad Rosier49d6fc02012-06-12 19:25:13 +00002243 AddDefaultPred(MIB);
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002244 if (EnableARMLongCalls)
2245 MIB.addReg(CalleeReg);
2246 else
2247 MIB.addExternalSymbol(TLI.getLibcallName(Call));
Chad Rosier49d6fc02012-06-12 19:25:13 +00002248
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002249 // Add implicit physical register uses to the call.
2250 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002251 MIB.addReg(RegArgs[i], RegState::Implicit);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002252
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002253 // Add a register mask with the call-preserved registers.
2254 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2255 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2256
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002257 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002258 SmallVector<unsigned, 4> UsedRegs;
Jush Luee649832012-07-19 09:49:00 +00002259 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, false)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002260
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002261 // Set all unused physreg defs as dead.
2262 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002263
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002264 return true;
2265}
2266
Chad Rosier11add262011-11-11 23:31:03 +00002267bool ARMFastISel::SelectCall(const Instruction *I,
2268 const char *IntrMemName = 0) {
Eric Christopherf9764fa2010-09-30 20:49:44 +00002269 const CallInst *CI = cast<CallInst>(I);
2270 const Value *Callee = CI->getCalledValue();
2271
Chad Rosier11add262011-11-11 23:31:03 +00002272 // Can't handle inline asm.
2273 if (isa<InlineAsm>(Callee)) return false;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002274
Eric Christopherf9764fa2010-09-30 20:49:44 +00002275 // Check the calling convention.
2276 ImmutableCallSite CS(CI);
2277 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00002278
Eric Christopherf9764fa2010-09-30 20:49:44 +00002279 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00002280
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002281 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
2282 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Jush Luee649832012-07-19 09:49:00 +00002283 bool isVarArg = FTy->isVarArg();
Eric Christopherdccd2c32010-10-11 08:38:55 +00002284
Eric Christopherf9764fa2010-09-30 20:49:44 +00002285 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002286 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002287 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002288 if (RetTy->isVoidTy())
2289 RetVT = MVT::isVoid;
Chad Rosier0eff39f2011-11-08 00:03:32 +00002290 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2291 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002292 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002293
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002294 // Can't handle non-double multi-reg retvals.
2295 if (RetVT != MVT::isVoid && RetVT != MVT::i1 && RetVT != MVT::i8 &&
2296 RetVT != MVT::i16 && RetVT != MVT::i32) {
2297 SmallVector<CCValAssign, 16> RVLocs;
Jush Luee649832012-07-19 09:49:00 +00002298 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context);
2299 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002300 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2301 return false;
2302 }
2303
Eric Christopherf9764fa2010-09-30 20:49:44 +00002304 // Set up the argument vectors.
2305 SmallVector<Value*, 8> Args;
2306 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002307 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002308 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Chad Rosier92fd0172012-02-15 00:23:55 +00002309 unsigned arg_size = CS.arg_size();
2310 Args.reserve(arg_size);
2311 ArgRegs.reserve(arg_size);
2312 ArgVTs.reserve(arg_size);
2313 ArgFlags.reserve(arg_size);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002314 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2315 i != e; ++i) {
Chad Rosier11add262011-11-11 23:31:03 +00002316 // If we're lowering a memory intrinsic instead of a regular call, skip the
2317 // last two arguments, which shouldn't be passed to the underlying function.
2318 if (IntrMemName && e-i <= 2)
2319 break;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002320
Eric Christopherf9764fa2010-09-30 20:49:44 +00002321 ISD::ArgFlagsTy Flags;
2322 unsigned AttrInd = i - CS.arg_begin() + 1;
Bill Wendling847d1652012-10-03 17:54:26 +00002323 if (CS.paramHasSExtAttr(AttrInd))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002324 Flags.setSExt();
Bill Wendling847d1652012-10-03 17:54:26 +00002325 if (CS.paramHasZExtAttr(AttrInd))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002326 Flags.setZExt();
2327
Chad Rosier8e4a2e42011-11-04 00:58:10 +00002328 // FIXME: Only handle *easy* calls for now.
Bill Wendling847d1652012-10-03 17:54:26 +00002329 if (CS.paramHasInRegAttr(AttrInd) ||
2330 CS.paramHasStructRetAttr(AttrInd) ||
2331 CS.paramHasNestAttr(AttrInd) ||
2332 CS.paramHasByValAttr(AttrInd))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002333 return false;
2334
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002335 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002336 MVT ArgVT;
Chad Rosier42536af2011-11-05 20:16:15 +00002337 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2338 ArgVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002339 return false;
Chad Rosier424fe0e2011-11-18 01:17:34 +00002340
2341 unsigned Arg = getRegForValue(*i);
2342 if (Arg == 0)
2343 return false;
2344
Eric Christopherf9764fa2010-09-30 20:49:44 +00002345 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2346 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002347
Eric Christopherf9764fa2010-09-30 20:49:44 +00002348 Args.push_back(*i);
2349 ArgRegs.push_back(Arg);
2350 ArgVTs.push_back(ArgVT);
2351 ArgFlags.push_back(Flags);
2352 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002353
Eric Christopherf9764fa2010-09-30 20:49:44 +00002354 // Handle the arguments now that we've gotten them.
2355 SmallVector<unsigned, 4> RegArgs;
2356 unsigned NumBytes;
Jush Luee649832012-07-19 09:49:00 +00002357 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2358 RegArgs, CC, NumBytes, isVarArg))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002359 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002360
Chad Rosier49d6fc02012-06-12 19:25:13 +00002361 bool UseReg = false;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002362 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Chad Rosier49d6fc02012-06-12 19:25:13 +00002363 if (!GV || EnableARMLongCalls) UseReg = true;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002364
Chad Rosier49d6fc02012-06-12 19:25:13 +00002365 unsigned CalleeReg = 0;
2366 if (UseReg) {
2367 if (IntrMemName)
2368 CalleeReg = getLibcallReg(IntrMemName);
2369 else
2370 CalleeReg = getRegForValue(Callee);
2371
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002372 if (CalleeReg == 0) return false;
2373 }
2374
Chad Rosier49d6fc02012-06-12 19:25:13 +00002375 // Issue the call.
2376 unsigned CallOpc = ARMSelectCallOp(UseReg);
2377 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2378 DL, TII.get(CallOpc));
Chad Rosier49d6fc02012-06-12 19:25:13 +00002379
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002380 // ARM calls don't take a predicate, but tBL / tBLX do.
2381 if(isThumb2)
Chad Rosier49d6fc02012-06-12 19:25:13 +00002382 AddDefaultPred(MIB);
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002383 if (UseReg)
2384 MIB.addReg(CalleeReg);
2385 else if (!IntrMemName)
2386 MIB.addGlobalAddress(GV, 0, 0);
2387 else
2388 MIB.addExternalSymbol(IntrMemName, 0);
Jush Luefc967e2012-06-14 06:08:19 +00002389
Eric Christopherf9764fa2010-09-30 20:49:44 +00002390 // Add implicit physical register uses to the call.
2391 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002392 MIB.addReg(RegArgs[i], RegState::Implicit);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002393
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002394 // Add a register mask with the call-preserved registers.
2395 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2396 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2397
Eric Christopherf9764fa2010-09-30 20:49:44 +00002398 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002399 SmallVector<unsigned, 4> UsedRegs;
Jush Luee649832012-07-19 09:49:00 +00002400 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, isVarArg))
2401 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002402
Eric Christopherf9764fa2010-09-30 20:49:44 +00002403 // Set all unused physreg defs as dead.
2404 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002405
Eric Christopherf9764fa2010-09-30 20:49:44 +00002406 return true;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002407}
2408
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002409bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002410 return Len <= 16;
2411}
2412
Jim Grosbachd4f020a2012-04-06 23:43:50 +00002413bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src,
2414 uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002415 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002416 if (!ARMIsMemCpySmall(Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002417 return false;
2418
2419 // We don't care about alignment here since we just emit integer accesses.
2420 while (Len) {
2421 MVT VT;
2422 if (Len >= 4)
2423 VT = MVT::i32;
2424 else if (Len >= 2)
2425 VT = MVT::i16;
2426 else {
2427 assert(Len == 1);
2428 VT = MVT::i8;
2429 }
2430
2431 bool RV;
2432 unsigned ResultReg;
2433 RV = ARMEmitLoad(VT, ResultReg, Src);
Eric Christopherfae699a2012-01-11 20:55:27 +00002434 assert (RV == true && "Should be able to handle this load.");
Chad Rosier909cb4f2011-11-14 22:46:17 +00002435 RV = ARMEmitStore(VT, ResultReg, Dest);
Eric Christopherfae699a2012-01-11 20:55:27 +00002436 assert (RV == true && "Should be able to handle this store.");
Duncan Sands5b8a1db2012-02-05 14:20:11 +00002437 (void)RV;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002438
2439 unsigned Size = VT.getSizeInBits()/8;
2440 Len -= Size;
2441 Dest.Offset += Size;
2442 Src.Offset += Size;
2443 }
2444
2445 return true;
2446}
2447
Chad Rosier11add262011-11-11 23:31:03 +00002448bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2449 // FIXME: Handle more intrinsics.
2450 switch (I.getIntrinsicID()) {
2451 default: return false;
Chad Rosierada759d2012-05-30 17:23:22 +00002452 case Intrinsic::frameaddress: {
2453 MachineFrameInfo *MFI = FuncInfo.MF->getFrameInfo();
2454 MFI->setFrameAddressIsTaken(true);
2455
2456 unsigned LdrOpc;
2457 const TargetRegisterClass *RC;
2458 if (isThumb2) {
2459 LdrOpc = ARM::t2LDRi12;
2460 RC = (const TargetRegisterClass*)&ARM::tGPRRegClass;
2461 } else {
2462 LdrOpc = ARM::LDRi12;
2463 RC = (const TargetRegisterClass*)&ARM::GPRRegClass;
2464 }
2465
2466 const ARMBaseRegisterInfo *RegInfo =
2467 static_cast<const ARMBaseRegisterInfo*>(TM.getRegisterInfo());
2468 unsigned FramePtr = RegInfo->getFrameRegister(*(FuncInfo.MF));
2469 unsigned SrcReg = FramePtr;
2470
2471 // Recursively load frame address
2472 // ldr r0 [fp]
2473 // ldr r0 [r0]
2474 // ldr r0 [r0]
2475 // ...
2476 unsigned DestReg;
2477 unsigned Depth = cast<ConstantInt>(I.getOperand(0))->getZExtValue();
2478 while (Depth--) {
2479 DestReg = createResultReg(RC);
2480 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2481 TII.get(LdrOpc), DestReg)
2482 .addReg(SrcReg).addImm(0));
2483 SrcReg = DestReg;
2484 }
Chad Rosierbbff4ee2012-06-01 21:12:31 +00002485 UpdateValueMap(&I, SrcReg);
Chad Rosierada759d2012-05-30 17:23:22 +00002486 return true;
2487 }
Chad Rosier11add262011-11-11 23:31:03 +00002488 case Intrinsic::memcpy:
2489 case Intrinsic::memmove: {
Chad Rosier11add262011-11-11 23:31:03 +00002490 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2491 // Don't handle volatile.
2492 if (MTI.isVolatile())
2493 return false;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002494
2495 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2496 // we would emit dead code because we don't currently handle memmoves.
2497 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2498 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002499 // Small memcpy's are common enough that we want to do them without a call
2500 // if possible.
Chad Rosier909cb4f2011-11-14 22:46:17 +00002501 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002502 if (ARMIsMemCpySmall(Len)) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002503 Address Dest, Src;
2504 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2505 !ARMComputeAddress(MTI.getRawSource(), Src))
2506 return false;
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002507 if (ARMTryEmitSmallMemCpy(Dest, Src, Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002508 return true;
2509 }
2510 }
Jush Luefc967e2012-06-14 06:08:19 +00002511
Chad Rosier11add262011-11-11 23:31:03 +00002512 if (!MTI.getLength()->getType()->isIntegerTy(32))
2513 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002514
Chad Rosier11add262011-11-11 23:31:03 +00002515 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2516 return false;
2517
2518 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2519 return SelectCall(&I, IntrMemName);
2520 }
2521 case Intrinsic::memset: {
2522 const MemSetInst &MSI = cast<MemSetInst>(I);
2523 // Don't handle volatile.
2524 if (MSI.isVolatile())
2525 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002526
Chad Rosier11add262011-11-11 23:31:03 +00002527 if (!MSI.getLength()->getType()->isIntegerTy(32))
2528 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002529
Chad Rosier11add262011-11-11 23:31:03 +00002530 if (MSI.getDestAddressSpace() > 255)
2531 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002532
Chad Rosier11add262011-11-11 23:31:03 +00002533 return SelectCall(&I, "memset");
2534 }
Chad Rosier226ddf52012-05-11 21:33:49 +00002535 case Intrinsic::trap: {
2536 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::TRAP));
2537 return true;
2538 }
Chad Rosier11add262011-11-11 23:31:03 +00002539 }
Chad Rosier11add262011-11-11 23:31:03 +00002540}
2541
Chad Rosier0d7b2312011-11-02 00:18:48 +00002542bool ARMFastISel::SelectTrunc(const Instruction *I) {
Jush Luefc967e2012-06-14 06:08:19 +00002543 // The high bits for a type smaller than the register size are assumed to be
Chad Rosier0d7b2312011-11-02 00:18:48 +00002544 // undefined.
2545 Value *Op = I->getOperand(0);
2546
2547 EVT SrcVT, DestVT;
2548 SrcVT = TLI.getValueType(Op->getType(), true);
2549 DestVT = TLI.getValueType(I->getType(), true);
2550
2551 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2552 return false;
2553 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2554 return false;
2555
2556 unsigned SrcReg = getRegForValue(Op);
2557 if (!SrcReg) return false;
2558
2559 // Because the high bits are undefined, a truncate doesn't generate
2560 // any code.
2561 UpdateValueMap(I, SrcReg);
2562 return true;
2563}
2564
Chad Rosier87633022011-11-02 17:20:24 +00002565unsigned ARMFastISel::ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT,
2566 bool isZExt) {
Eli Friedman76927d732011-05-25 23:49:02 +00002567 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier87633022011-11-02 17:20:24 +00002568 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002569
2570 unsigned Opc;
Eli Friedman76927d732011-05-25 23:49:02 +00002571 bool isBoolZext = false;
Chad Rosier87633022011-11-02 17:20:24 +00002572 if (!SrcVT.isSimple()) return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002573 switch (SrcVT.getSimpleVT().SimpleTy) {
Chad Rosier87633022011-11-02 17:20:24 +00002574 default: return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002575 case MVT::i16:
Chad Rosier87633022011-11-02 17:20:24 +00002576 if (!Subtarget->hasV6Ops()) return 0;
2577 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002578 Opc = isThumb2 ? ARM::t2UXTH : ARM::UXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002579 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002580 Opc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002581 break;
2582 case MVT::i8:
Chad Rosier87633022011-11-02 17:20:24 +00002583 if (!Subtarget->hasV6Ops()) return 0;
2584 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002585 Opc = isThumb2 ? ARM::t2UXTB : ARM::UXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002586 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002587 Opc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002588 break;
2589 case MVT::i1:
Chad Rosier87633022011-11-02 17:20:24 +00002590 if (isZExt) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002591 Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eli Friedman76927d732011-05-25 23:49:02 +00002592 isBoolZext = true;
2593 break;
2594 }
Chad Rosier87633022011-11-02 17:20:24 +00002595 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002596 }
2597
Chad Rosier87633022011-11-02 17:20:24 +00002598 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eli Friedman76927d732011-05-25 23:49:02 +00002599 MachineInstrBuilder MIB;
Chad Rosier87633022011-11-02 17:20:24 +00002600 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg)
Eli Friedman76927d732011-05-25 23:49:02 +00002601 .addReg(SrcReg);
2602 if (isBoolZext)
2603 MIB.addImm(1);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002604 else
2605 MIB.addImm(0);
Eli Friedman76927d732011-05-25 23:49:02 +00002606 AddOptionalDefs(MIB);
Chad Rosier87633022011-11-02 17:20:24 +00002607 return ResultReg;
2608}
2609
2610bool ARMFastISel::SelectIntExt(const Instruction *I) {
2611 // On ARM, in general, integer casts don't involve legal types; this code
2612 // handles promotable integers.
Chad Rosier87633022011-11-02 17:20:24 +00002613 Type *DestTy = I->getType();
2614 Value *Src = I->getOperand(0);
2615 Type *SrcTy = Src->getType();
2616
2617 EVT SrcVT, DestVT;
2618 SrcVT = TLI.getValueType(SrcTy, true);
2619 DestVT = TLI.getValueType(DestTy, true);
2620
2621 bool isZExt = isa<ZExtInst>(I);
2622 unsigned SrcReg = getRegForValue(Src);
2623 if (!SrcReg) return false;
2624
2625 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2626 if (ResultReg == 0) return false;
2627 UpdateValueMap(I, ResultReg);
Eli Friedman76927d732011-05-25 23:49:02 +00002628 return true;
2629}
2630
Jush Lu29465492012-08-03 02:37:48 +00002631bool ARMFastISel::SelectShift(const Instruction *I,
2632 ARM_AM::ShiftOpc ShiftTy) {
2633 // We handle thumb2 mode by target independent selector
2634 // or SelectionDAG ISel.
2635 if (isThumb2)
2636 return false;
2637
2638 // Only handle i32 now.
2639 EVT DestVT = TLI.getValueType(I->getType(), true);
2640 if (DestVT != MVT::i32)
2641 return false;
2642
2643 unsigned Opc = ARM::MOVsr;
2644 unsigned ShiftImm;
2645 Value *Src2Value = I->getOperand(1);
2646 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Src2Value)) {
2647 ShiftImm = CI->getZExtValue();
2648
2649 // Fall back to selection DAG isel if the shift amount
2650 // is zero or greater than the width of the value type.
2651 if (ShiftImm == 0 || ShiftImm >=32)
2652 return false;
2653
2654 Opc = ARM::MOVsi;
2655 }
2656
2657 Value *Src1Value = I->getOperand(0);
2658 unsigned Reg1 = getRegForValue(Src1Value);
2659 if (Reg1 == 0) return false;
2660
Nadav Roteme7576402012-09-06 11:13:55 +00002661 unsigned Reg2 = 0;
Jush Lu29465492012-08-03 02:37:48 +00002662 if (Opc == ARM::MOVsr) {
2663 Reg2 = getRegForValue(Src2Value);
2664 if (Reg2 == 0) return false;
2665 }
2666
2667 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
2668 if(ResultReg == 0) return false;
2669
2670 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2671 TII.get(Opc), ResultReg)
2672 .addReg(Reg1);
2673
2674 if (Opc == ARM::MOVsi)
2675 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, ShiftImm));
2676 else if (Opc == ARM::MOVsr) {
2677 MIB.addReg(Reg2);
2678 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, 0));
2679 }
2680
2681 AddOptionalDefs(MIB);
2682 UpdateValueMap(I, ResultReg);
2683 return true;
2684}
2685
Eric Christopher56d2b722010-09-02 23:43:26 +00002686// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002687bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002688
Eric Christopherab695882010-07-21 22:26:11 +00002689 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002690 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002691 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002692 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002693 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002694 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002695 return SelectBranch(I);
Chad Rosier60c8fa62012-02-07 23:56:08 +00002696 case Instruction::IndirectBr:
2697 return SelectIndirectBr(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002698 case Instruction::ICmp:
2699 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002700 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002701 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002702 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002703 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002704 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002705 case Instruction::SIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002706 return SelectIToFP(I, /*isSigned*/ true);
Chad Rosier36b7beb2012-02-03 19:42:52 +00002707 case Instruction::UIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002708 return SelectIToFP(I, /*isSigned*/ false);
Eric Christopher9a040492010-09-09 18:54:59 +00002709 case Instruction::FPToSI:
Chad Rosierae46a332012-02-03 21:14:11 +00002710 return SelectFPToI(I, /*isSigned*/ true);
Chad Rosieree8901c2012-02-03 20:27:51 +00002711 case Instruction::FPToUI:
Chad Rosierae46a332012-02-03 21:14:11 +00002712 return SelectFPToI(I, /*isSigned*/ false);
Chad Rosier3901c3e2012-02-06 23:50:07 +00002713 case Instruction::Add:
2714 return SelectBinaryIntOp(I, ISD::ADD);
Chad Rosier6fde8752012-02-08 02:29:21 +00002715 case Instruction::Or:
2716 return SelectBinaryIntOp(I, ISD::OR);
Chad Rosier743e1992012-02-08 02:45:44 +00002717 case Instruction::Sub:
2718 return SelectBinaryIntOp(I, ISD::SUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002719 case Instruction::FAdd:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002720 return SelectBinaryFPOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002721 case Instruction::FSub:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002722 return SelectBinaryFPOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002723 case Instruction::FMul:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002724 return SelectBinaryFPOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002725 case Instruction::SDiv:
Chad Rosier7ccb30b2012-02-03 21:07:27 +00002726 return SelectDiv(I, /*isSigned*/ true);
2727 case Instruction::UDiv:
2728 return SelectDiv(I, /*isSigned*/ false);
Eric Christopher6a880d62010-10-11 08:37:26 +00002729 case Instruction::SRem:
Chad Rosier769422f2012-02-03 21:23:45 +00002730 return SelectRem(I, /*isSigned*/ true);
2731 case Instruction::URem:
2732 return SelectRem(I, /*isSigned*/ false);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002733 case Instruction::Call:
Chad Rosier11add262011-11-11 23:31:03 +00002734 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2735 return SelectIntrinsicCall(*II);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002736 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002737 case Instruction::Select:
2738 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002739 case Instruction::Ret:
2740 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002741 case Instruction::Trunc:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002742 return SelectTrunc(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002743 case Instruction::ZExt:
2744 case Instruction::SExt:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002745 return SelectIntExt(I);
Jush Lu29465492012-08-03 02:37:48 +00002746 case Instruction::Shl:
2747 return SelectShift(I, ARM_AM::lsl);
2748 case Instruction::LShr:
2749 return SelectShift(I, ARM_AM::lsr);
2750 case Instruction::AShr:
2751 return SelectShift(I, ARM_AM::asr);
Eric Christopherab695882010-07-21 22:26:11 +00002752 default: break;
2753 }
2754 return false;
2755}
2756
Chad Rosierb29b9502011-11-13 02:23:59 +00002757/// TryToFoldLoad - The specified machine instr operand is a vreg, and that
2758/// vreg is being provided by the specified load instruction. If possible,
2759/// try to fold the load as an operand to the instruction, returning true if
2760/// successful.
2761bool ARMFastISel::TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
2762 const LoadInst *LI) {
2763 // Verify we have a legal type before going any further.
2764 MVT VT;
2765 if (!isLoadTypeLegal(LI->getType(), VT))
2766 return false;
2767
2768 // Combine load followed by zero- or sign-extend.
2769 // ldrb r1, [r0] ldrb r1, [r0]
2770 // uxtb r2, r1 =>
2771 // mov r3, r2 mov r3, r1
2772 bool isZExt = true;
2773 switch(MI->getOpcode()) {
2774 default: return false;
2775 case ARM::SXTH:
2776 case ARM::t2SXTH:
2777 isZExt = false;
2778 case ARM::UXTH:
2779 case ARM::t2UXTH:
2780 if (VT != MVT::i16)
2781 return false;
2782 break;
2783 case ARM::SXTB:
2784 case ARM::t2SXTB:
2785 isZExt = false;
2786 case ARM::UXTB:
2787 case ARM::t2UXTB:
2788 if (VT != MVT::i8)
2789 return false;
2790 break;
2791 }
2792 // See if we can handle this address.
2793 Address Addr;
2794 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
Jush Luefc967e2012-06-14 06:08:19 +00002795
Chad Rosierb29b9502011-11-13 02:23:59 +00002796 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier8a9bce92011-12-13 19:22:14 +00002797 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierb29b9502011-11-13 02:23:59 +00002798 return false;
2799 MI->eraseFromParent();
2800 return true;
2801}
2802
Jush Lu8f506472012-09-27 05:21:41 +00002803unsigned ARMFastISel::ARMLowerPICELF(const GlobalValue *GV,
2804 unsigned Align, EVT VT) {
2805 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
2806 ARMConstantPoolConstant *CPV =
2807 ARMConstantPoolConstant::Create(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
2808 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
2809
2810 unsigned Opc;
2811 unsigned DestReg1 = createResultReg(TLI.getRegClassFor(VT));
2812 // Load value.
2813 if (isThumb2) {
2814 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2815 TII.get(ARM::t2LDRpci), DestReg1)
2816 .addConstantPoolIndex(Idx));
2817 Opc = UseGOTOFF ? ARM::t2ADDrr : ARM::t2LDRs;
2818 } else {
2819 // The extra immediate is for addrmode2.
2820 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2821 DL, TII.get(ARM::LDRcp), DestReg1)
2822 .addConstantPoolIndex(Idx).addImm(0));
2823 Opc = UseGOTOFF ? ARM::ADDrr : ARM::LDRrs;
2824 }
2825
2826 unsigned GlobalBaseReg = AFI->getGlobalBaseReg();
2827 if (GlobalBaseReg == 0) {
2828 GlobalBaseReg = MRI.createVirtualRegister(TLI.getRegClassFor(VT));
2829 AFI->setGlobalBaseReg(GlobalBaseReg);
2830 }
2831
2832 unsigned DestReg2 = createResultReg(TLI.getRegClassFor(VT));
2833 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2834 DL, TII.get(Opc), DestReg2)
2835 .addReg(DestReg1)
2836 .addReg(GlobalBaseReg);
2837 if (!UseGOTOFF)
2838 MIB.addImm(0);
2839 AddOptionalDefs(MIB);
2840
2841 return DestReg2;
2842}
2843
Eric Christopherab695882010-07-21 22:26:11 +00002844namespace llvm {
Bob Wilsond49edb72012-08-03 04:06:28 +00002845 FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo,
2846 const TargetLibraryInfo *libInfo) {
Evan Chengafff9412011-12-20 18:26:50 +00002847 // Completely untested on non-iOS.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002848 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002849
Eric Christopheraaa8df42010-11-02 01:21:28 +00002850 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002851 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Chad Rosier2b3b3352012-05-11 19:40:25 +00002852 if (Subtarget->isTargetIOS() && !Subtarget->isThumb1Only())
Bob Wilsond49edb72012-08-03 04:06:28 +00002853 return new ARMFastISel(funcInfo, libInfo);
Evan Cheng09447952010-07-26 18:32:55 +00002854 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00002855 }
2856}