blob: bf9d16eea1819074c13cbd2a63e5b7c1dc0f9bf2 [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherab695882010-07-21 22:26:11 +000019#include "ARMTargetMachine.h"
20#include "ARMSubtarget.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000021#include "ARMConstantPoolValue.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherab695882010-07-21 22:26:11 +000023#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/Instructions.h"
27#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000028#include "llvm/Module.h"
Jay Foad562b84b2011-04-11 09:35:34 +000029#include "llvm/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000030#include "llvm/CodeGen/Analysis.h"
31#include "llvm/CodeGen/FastISel.h"
32#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000033#include "llvm/CodeGen/MachineInstrBuilder.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000035#include "llvm/CodeGen/MachineConstantPool.h"
36#include "llvm/CodeGen/MachineFrameInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000037#include "llvm/CodeGen/MachineMemOperand.h"
Eric Christopherab695882010-07-21 22:26:11 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
39#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000040#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000041#include "llvm/Support/ErrorHandling.h"
42#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000043#include "llvm/Target/TargetData.h"
44#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetLowering.h"
46#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000047#include "llvm/Target/TargetOptions.h"
48using namespace llvm;
49
Eric Christopher836c6242010-12-15 23:47:29 +000050extern cl::opt<bool> EnableARMLongCalls;
51
Eric Christopherab695882010-07-21 22:26:11 +000052namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000053
Eric Christopher0d581222010-11-19 22:30:02 +000054 // All possible address modes, plus some.
55 typedef struct Address {
56 enum {
57 RegBase,
58 FrameIndexBase
59 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000060
Eric Christopher0d581222010-11-19 22:30:02 +000061 union {
62 unsigned Reg;
63 int FI;
64 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000065
Eric Christopher0d581222010-11-19 22:30:02 +000066 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000067
Eric Christopher0d581222010-11-19 22:30:02 +000068 // Innocuous defaults for our address.
69 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000070 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000071 Base.Reg = 0;
72 }
73 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000074
75class ARMFastISel : public FastISel {
76
77 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
78 /// make the right decision when generating code for different targets.
79 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000080 const TargetMachine &TM;
81 const TargetInstrInfo &TII;
82 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000083 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000084
Eric Christopher8cf6c602010-09-29 22:24:45 +000085 // Convenience variables to avoid some queries.
Chad Rosier66dc8ca2011-11-08 21:12:00 +000086 bool isThumb2;
Eric Christopher8cf6c602010-09-29 22:24:45 +000087 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000088
Eric Christopherab695882010-07-21 22:26:11 +000089 public:
Bob Wilsond49edb72012-08-03 04:06:28 +000090 explicit ARMFastISel(FunctionLoweringInfo &funcInfo,
91 const TargetLibraryInfo *libInfo)
92 : FastISel(funcInfo, libInfo),
Eric Christopher0fe7d542010-08-17 01:25:29 +000093 TM(funcInfo.MF->getTarget()),
94 TII(*TM.getInstrInfo()),
95 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +000096 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +000097 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier66dc8ca2011-11-08 21:12:00 +000098 isThumb2 = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +000099 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +0000100 }
101
Eric Christophercb592292010-08-20 00:20:31 +0000102 // Code from FastISel.cpp.
Eric Christopher0fe7d542010-08-17 01:25:29 +0000103 virtual unsigned FastEmitInst_(unsigned MachineInstOpcode,
104 const TargetRegisterClass *RC);
105 virtual unsigned FastEmitInst_r(unsigned MachineInstOpcode,
106 const TargetRegisterClass *RC,
107 unsigned Op0, bool Op0IsKill);
108 virtual unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
109 const TargetRegisterClass *RC,
110 unsigned Op0, bool Op0IsKill,
111 unsigned Op1, bool Op1IsKill);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000112 virtual unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
113 const TargetRegisterClass *RC,
114 unsigned Op0, bool Op0IsKill,
115 unsigned Op1, bool Op1IsKill,
116 unsigned Op2, bool Op2IsKill);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000117 virtual unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
118 const TargetRegisterClass *RC,
119 unsigned Op0, bool Op0IsKill,
120 uint64_t Imm);
121 virtual unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
122 const TargetRegisterClass *RC,
123 unsigned Op0, bool Op0IsKill,
124 const ConstantFP *FPImm);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000125 virtual unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
126 const TargetRegisterClass *RC,
127 unsigned Op0, bool Op0IsKill,
128 unsigned Op1, bool Op1IsKill,
129 uint64_t Imm);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000130 virtual unsigned FastEmitInst_i(unsigned MachineInstOpcode,
131 const TargetRegisterClass *RC,
132 uint64_t Imm);
Eric Christopherd94bc542011-04-29 22:07:50 +0000133 virtual unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
134 const TargetRegisterClass *RC,
135 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000136
Eric Christopher0fe7d542010-08-17 01:25:29 +0000137 virtual unsigned FastEmitInst_extractsubreg(MVT RetVT,
138 unsigned Op0, bool Op0IsKill,
139 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000140
Eric Christophercb592292010-08-20 00:20:31 +0000141 // Backend specific FastISel code.
Eric Christopherab695882010-07-21 22:26:11 +0000142 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000143 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000144 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Chad Rosierb29b9502011-11-13 02:23:59 +0000145 virtual bool TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
146 const LoadInst *LI);
Eric Christopherab695882010-07-21 22:26:11 +0000147
148 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000149
Eric Christopher83007122010-08-23 21:44:12 +0000150 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000151 private:
Eric Christopher17787722010-10-21 21:47:51 +0000152 bool SelectLoad(const Instruction *I);
153 bool SelectStore(const Instruction *I);
154 bool SelectBranch(const Instruction *I);
Chad Rosier60c8fa62012-02-07 23:56:08 +0000155 bool SelectIndirectBr(const Instruction *I);
Eric Christopher17787722010-10-21 21:47:51 +0000156 bool SelectCmp(const Instruction *I);
157 bool SelectFPExt(const Instruction *I);
158 bool SelectFPTrunc(const Instruction *I);
Chad Rosier3901c3e2012-02-06 23:50:07 +0000159 bool SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode);
160 bool SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode);
Chad Rosierae46a332012-02-03 21:14:11 +0000161 bool SelectIToFP(const Instruction *I, bool isSigned);
162 bool SelectFPToI(const Instruction *I, bool isSigned);
Chad Rosier7ccb30b2012-02-03 21:07:27 +0000163 bool SelectDiv(const Instruction *I, bool isSigned);
Chad Rosier769422f2012-02-03 21:23:45 +0000164 bool SelectRem(const Instruction *I, bool isSigned);
Chad Rosier11add262011-11-11 23:31:03 +0000165 bool SelectCall(const Instruction *I, const char *IntrMemName);
166 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher17787722010-10-21 21:47:51 +0000167 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000168 bool SelectRet(const Instruction *I);
Chad Rosier0d7b2312011-11-02 00:18:48 +0000169 bool SelectTrunc(const Instruction *I);
170 bool SelectIntExt(const Instruction *I);
Jush Lu29465492012-08-03 02:37:48 +0000171 bool SelectShift(const Instruction *I, ARM_AM::ShiftOpc ShiftTy);
Eric Christopherab695882010-07-21 22:26:11 +0000172
Eric Christopher83007122010-08-23 21:44:12 +0000173 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000174 private:
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000175 bool isTypeLegal(Type *Ty, MVT &VT);
176 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosiere07cd5e2011-11-02 18:08:25 +0000177 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
178 bool isZExt);
Chad Rosier404ed3c2011-12-14 17:26:05 +0000179 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
180 unsigned Alignment = 0, bool isZExt = true,
181 bool allocReg = true);
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000182 bool ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
183 unsigned Alignment = 0);
Eric Christopher0d581222010-11-19 22:30:02 +0000184 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosierb29b9502011-11-13 02:23:59 +0000185 void ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3);
Chad Rosier2c42b8c2011-11-14 23:04:09 +0000186 bool ARMIsMemCpySmall(uint64_t Len);
187 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len);
Chad Rosier87633022011-11-02 17:20:24 +0000188 unsigned ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT, bool isZExt);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000189 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christopher744c7c82010-09-28 22:47:54 +0000190 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000191 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000192 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000193 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000194 unsigned ARMSelectCallOp(bool UseReg);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000195
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000196 // Call handling routines.
197 private:
Jush Luee649832012-07-19 09:49:00 +0000198 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC,
199 bool Return,
200 bool isVarArg);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000201 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000202 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000203 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000204 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
205 SmallVectorImpl<unsigned> &RegArgs,
206 CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +0000207 unsigned &NumBytes,
208 bool isVarArg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000209 unsigned getLibcallReg(const Twine &Name);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000210 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000211 const Instruction *I, CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +0000212 unsigned &NumBytes, bool isVarArg);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000213 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000214
215 // OptionalDef handling routines.
216 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000217 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000218 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
219 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Eric Christopher564857f2010-12-01 01:40:24 +0000220 void AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000221 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000222 unsigned Flags, bool useAM3);
Eric Christopher456144e2010-08-19 00:37:05 +0000223};
Eric Christopherab695882010-07-21 22:26:11 +0000224
225} // end anonymous namespace
226
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000227#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000228
Eric Christopher456144e2010-08-19 00:37:05 +0000229// DefinesOptionalPredicate - This is different from DefinesPredicate in that
230// we don't care about implicit defs here, just places we'll need to add a
231// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
232bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000233 if (!MI->hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000234 return false;
235
236 // Look to see if our OptionalDef is defining CPSR or CCR.
237 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
238 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000239 if (!MO.isReg() || !MO.isDef()) continue;
240 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000241 *CPSR = true;
242 }
243 return true;
244}
245
Eric Christopheraf3dce52011-03-12 01:09:29 +0000246bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000247 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000248
Eric Christopheraf3dce52011-03-12 01:09:29 +0000249 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000250 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000251 AFI->isThumb2Function())
252 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000253
Evan Chenge837dea2011-06-28 19:10:37 +0000254 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
255 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000256 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000257
Eric Christopheraf3dce52011-03-12 01:09:29 +0000258 return false;
259}
260
Eric Christopher456144e2010-08-19 00:37:05 +0000261// If the machine is predicable go ahead and add the predicate operands, if
262// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000263// TODO: If we want to support thumb1 then we'll need to deal with optional
264// CPSR defs that need to be added before the remaining operands. See s_cc_out
265// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000266const MachineInstrBuilder &
267ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
268 MachineInstr *MI = &*MIB;
269
Eric Christopheraf3dce52011-03-12 01:09:29 +0000270 // Do we use a predicate? or...
271 // Are we NEON in ARM mode and have a predicate operand? If so, I know
272 // we're not predicable but add it anyways.
273 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000274 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000275
Eric Christopher456144e2010-08-19 00:37:05 +0000276 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
277 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000278 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000279 if (DefinesOptionalPredicate(MI, &CPSR)) {
280 if (CPSR)
281 AddDefaultT1CC(MIB);
282 else
283 AddDefaultCC(MIB);
284 }
285 return MIB;
286}
287
Eric Christopher0fe7d542010-08-17 01:25:29 +0000288unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
289 const TargetRegisterClass* RC) {
290 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000291 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000292
Eric Christopher456144e2010-08-19 00:37:05 +0000293 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000294 return ResultReg;
295}
296
297unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
298 const TargetRegisterClass *RC,
299 unsigned Op0, bool Op0IsKill) {
300 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000301 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000302
Chad Rosier40d552e2012-02-15 17:36:21 +0000303 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000304 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000305 .addReg(Op0, Op0IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000306 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000307 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000308 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000309 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000310 TII.get(TargetOpcode::COPY), ResultReg)
311 .addReg(II.ImplicitDefs[0]));
312 }
313 return ResultReg;
314}
315
316unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
317 const TargetRegisterClass *RC,
318 unsigned Op0, bool Op0IsKill,
319 unsigned Op1, bool Op1IsKill) {
320 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000321 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000322
Chad Rosier40d552e2012-02-15 17:36:21 +0000323 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000324 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000325 .addReg(Op0, Op0IsKill * RegState::Kill)
326 .addReg(Op1, Op1IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000327 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000328 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000329 .addReg(Op0, Op0IsKill * RegState::Kill)
330 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000331 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000332 TII.get(TargetOpcode::COPY), ResultReg)
333 .addReg(II.ImplicitDefs[0]));
334 }
335 return ResultReg;
336}
337
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000338unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
339 const TargetRegisterClass *RC,
340 unsigned Op0, bool Op0IsKill,
341 unsigned Op1, bool Op1IsKill,
342 unsigned Op2, bool Op2IsKill) {
343 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000344 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000345
Chad Rosier40d552e2012-02-15 17:36:21 +0000346 if (II.getNumDefs() >= 1) {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000347 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
348 .addReg(Op0, Op0IsKill * RegState::Kill)
349 .addReg(Op1, Op1IsKill * RegState::Kill)
350 .addReg(Op2, Op2IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000351 } else {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000352 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
353 .addReg(Op0, Op0IsKill * RegState::Kill)
354 .addReg(Op1, Op1IsKill * RegState::Kill)
355 .addReg(Op2, Op2IsKill * RegState::Kill));
356 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
357 TII.get(TargetOpcode::COPY), ResultReg)
358 .addReg(II.ImplicitDefs[0]));
359 }
360 return ResultReg;
361}
362
Eric Christopher0fe7d542010-08-17 01:25:29 +0000363unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
364 const TargetRegisterClass *RC,
365 unsigned Op0, bool Op0IsKill,
366 uint64_t Imm) {
367 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000368 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000369
Chad Rosier40d552e2012-02-15 17:36:21 +0000370 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000371 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000372 .addReg(Op0, Op0IsKill * RegState::Kill)
373 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000374 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000375 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000376 .addReg(Op0, Op0IsKill * RegState::Kill)
377 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000378 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000379 TII.get(TargetOpcode::COPY), ResultReg)
380 .addReg(II.ImplicitDefs[0]));
381 }
382 return ResultReg;
383}
384
385unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
386 const TargetRegisterClass *RC,
387 unsigned Op0, bool Op0IsKill,
388 const ConstantFP *FPImm) {
389 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000390 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000391
Chad Rosier40d552e2012-02-15 17:36:21 +0000392 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000393 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000394 .addReg(Op0, Op0IsKill * RegState::Kill)
395 .addFPImm(FPImm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000396 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000397 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000398 .addReg(Op0, Op0IsKill * RegState::Kill)
399 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000400 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000401 TII.get(TargetOpcode::COPY), ResultReg)
402 .addReg(II.ImplicitDefs[0]));
403 }
404 return ResultReg;
405}
406
407unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
408 const TargetRegisterClass *RC,
409 unsigned Op0, bool Op0IsKill,
410 unsigned Op1, bool Op1IsKill,
411 uint64_t Imm) {
412 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000413 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000414
Chad Rosier40d552e2012-02-15 17:36:21 +0000415 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000416 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000417 .addReg(Op0, Op0IsKill * RegState::Kill)
418 .addReg(Op1, Op1IsKill * RegState::Kill)
419 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000420 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000421 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000422 .addReg(Op0, Op0IsKill * RegState::Kill)
423 .addReg(Op1, Op1IsKill * RegState::Kill)
424 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000425 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000426 TII.get(TargetOpcode::COPY), ResultReg)
427 .addReg(II.ImplicitDefs[0]));
428 }
429 return ResultReg;
430}
431
432unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
433 const TargetRegisterClass *RC,
434 uint64_t Imm) {
435 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000436 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000437
Chad Rosier40d552e2012-02-15 17:36:21 +0000438 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000439 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000440 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000441 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000442 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000443 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000444 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000445 TII.get(TargetOpcode::COPY), ResultReg)
446 .addReg(II.ImplicitDefs[0]));
447 }
448 return ResultReg;
449}
450
Eric Christopherd94bc542011-04-29 22:07:50 +0000451unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
452 const TargetRegisterClass *RC,
453 uint64_t Imm1, uint64_t Imm2) {
454 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000455 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000456
Chad Rosier40d552e2012-02-15 17:36:21 +0000457 if (II.getNumDefs() >= 1) {
Eric Christopherd94bc542011-04-29 22:07:50 +0000458 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
459 .addImm(Imm1).addImm(Imm2));
Chad Rosier40d552e2012-02-15 17:36:21 +0000460 } else {
Eric Christopherd94bc542011-04-29 22:07:50 +0000461 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
462 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000463 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000464 TII.get(TargetOpcode::COPY),
465 ResultReg)
466 .addReg(II.ImplicitDefs[0]));
467 }
468 return ResultReg;
469}
470
Eric Christopher0fe7d542010-08-17 01:25:29 +0000471unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
472 unsigned Op0, bool Op0IsKill,
473 uint32_t Idx) {
474 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
475 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
476 "Cannot yet extract from physregs");
Chad Rosier40d552e2012-02-15 17:36:21 +0000477
Eric Christopher456144e2010-08-19 00:37:05 +0000478 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Chad Rosier40d552e2012-02-15 17:36:21 +0000479 DL, TII.get(TargetOpcode::COPY), ResultReg)
480 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000481 return ResultReg;
482}
483
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000484// TODO: Don't worry about 64-bit now, but when this is fixed remove the
485// checks from the various callers.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000486unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000487 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000488
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000489 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
490 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000491 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000492 .addReg(SrcReg));
493 return MoveReg;
494}
495
496unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000497 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000498
Eric Christopheraa3ace12010-09-09 20:49:25 +0000499 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
500 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000501 TII.get(ARM::VMOVRS), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000502 .addReg(SrcReg));
503 return MoveReg;
504}
505
Eric Christopher9ed58df2010-09-09 00:19:41 +0000506// For double width floating point we need to materialize two constants
507// (the high and the low) into integer registers then use a move to get
508// the combined constant into an FP reg.
509unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
510 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000511 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000512
Eric Christopher9ed58df2010-09-09 00:19:41 +0000513 // This checks to see if we can use VFP3 instructions to materialize
514 // a constant, otherwise we have to go through the constant pool.
515 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000516 int Imm;
517 unsigned Opc;
518 if (is64bit) {
519 Imm = ARM_AM::getFP64Imm(Val);
520 Opc = ARM::FCONSTD;
521 } else {
522 Imm = ARM_AM::getFP32Imm(Val);
523 Opc = ARM::FCONSTS;
524 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000525 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
526 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
527 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000528 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000529 return DestReg;
530 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000531
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000532 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000533 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000534
Eric Christopher238bb162010-09-09 23:50:00 +0000535 // MachineConstantPool wants an explicit alignment.
536 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
537 if (Align == 0) {
538 // TODO: Figure out if this is correct.
539 Align = TD.getTypeAllocSize(CFP->getType());
540 }
541 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
542 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
543 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000544
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000545 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000546 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
547 DestReg)
548 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000549 .addReg(0));
550 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000551}
552
Eric Christopher744c7c82010-09-28 22:47:54 +0000553unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000554
Chad Rosier44e89572011-11-04 22:29:00 +0000555 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
556 return false;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000557
558 // If we can do this in a single instruction without a constant pool entry
559 // do so now.
560 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiera4e07272011-11-04 23:09:49 +0000561 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000562 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosier4e89d972011-11-11 00:36:21 +0000563 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eric Christophere5b13cf2010-11-03 20:21:17 +0000564 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier44e89572011-11-04 22:29:00 +0000565 TII.get(Opc), ImmReg)
Chad Rosier42536af2011-11-05 20:16:15 +0000566 .addImm(CI->getZExtValue()));
Chad Rosier44e89572011-11-04 22:29:00 +0000567 return ImmReg;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000568 }
569
Chad Rosier4e89d972011-11-11 00:36:21 +0000570 // Use MVN to emit negative constants.
571 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
572 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosier1c47de82011-11-11 06:27:41 +0000573 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier4e89d972011-11-11 00:36:21 +0000574 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier1c47de82011-11-11 06:27:41 +0000575 if (UseImm) {
Chad Rosier4e89d972011-11-11 00:36:21 +0000576 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
577 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
578 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
579 TII.get(Opc), ImmReg)
580 .addImm(Imm));
581 return ImmReg;
582 }
583 }
584
585 // Load from constant pool. For now 32-bit only.
Chad Rosier44e89572011-11-04 22:29:00 +0000586 if (VT != MVT::i32)
587 return false;
588
589 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
590
Eric Christopher56d2b722010-09-02 23:43:26 +0000591 // MachineConstantPool wants an explicit alignment.
592 unsigned Align = TD.getPrefTypeAlignment(C->getType());
593 if (Align == 0) {
594 // TODO: Figure out if this is correct.
595 Align = TD.getTypeAllocSize(C->getType());
596 }
597 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000598
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000599 if (isThumb2)
Eric Christopher56d2b722010-09-02 23:43:26 +0000600 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000601 TII.get(ARM::t2LDRpci), DestReg)
602 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000603 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000604 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000605 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000606 TII.get(ARM::LDRcp), DestReg)
607 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000608 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000609
Eric Christopher56d2b722010-09-02 23:43:26 +0000610 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000611}
612
Eric Christopherc9932f62010-10-01 23:24:42 +0000613unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000614 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000615 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000616
Eric Christopher890dbbe2010-10-02 00:32:44 +0000617 Reloc::Model RelocM = TM.getRelocationModel();
Eric Christopherdccd2c32010-10-11 08:38:55 +0000618
Eric Christopher890dbbe2010-10-02 00:32:44 +0000619 // TODO: Need more magic for ARM PIC.
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000620 if (!isThumb2 && (RelocM == Reloc::PIC_)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000621
Eric Christopher890dbbe2010-10-02 00:32:44 +0000622 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000623
624 // Use movw+movt when possible, it avoids constant pool entries.
Jakob Stoklund Olesen8f37a242012-01-07 20:49:15 +0000625 // Darwin targets don't support movt with Reloc::Static, see
626 // ARMTargetLowering::LowerGlobalAddressDarwin. Other targets only support
627 // static movt relocations.
628 if (Subtarget->useMovt() &&
629 Subtarget->isTargetDarwin() == (RelocM != Reloc::Static)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000630 unsigned Opc;
631 switch (RelocM) {
632 case Reloc::PIC_:
633 Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel;
634 break;
635 case Reloc::DynamicNoPIC:
636 Opc = isThumb2 ? ARM::t2MOV_ga_dyn : ARM::MOV_ga_dyn;
637 break;
638 default:
639 Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm;
640 break;
641 }
642 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
643 DestReg).addGlobalAddress(GV));
Eric Christopher890dbbe2010-10-02 00:32:44 +0000644 } else {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000645 // MachineConstantPool wants an explicit alignment.
646 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
647 if (Align == 0) {
648 // TODO: Figure out if this is correct.
649 Align = TD.getTypeAllocSize(GV->getType());
650 }
651
652 // Grab index.
653 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 :
654 (Subtarget->isThumb() ? 4 : 8);
655 unsigned Id = AFI->createPICLabelUId();
656 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
657 ARMCP::CPValue,
658 PCAdj);
659 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
660
661 // Load value.
662 MachineInstrBuilder MIB;
663 if (isThumb2) {
664 unsigned Opc = (RelocM!=Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
665 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
666 .addConstantPoolIndex(Idx);
667 if (RelocM == Reloc::PIC_)
668 MIB.addImm(Id);
669 } else {
670 // The extra immediate is for addrmode2.
671 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
672 DestReg)
673 .addConstantPoolIndex(Idx)
674 .addImm(0);
675 }
676 AddOptionalDefs(MIB);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000677 }
Eli Friedmand6412c92011-06-03 01:13:19 +0000678
679 if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000680 MachineInstrBuilder MIB;
Eli Friedmand6412c92011-06-03 01:13:19 +0000681 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000682 if (isThumb2)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000683 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
684 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000685 .addReg(DestReg)
686 .addImm(0);
687 else
688 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
689 NewDestReg)
690 .addReg(DestReg)
691 .addImm(0);
692 DestReg = NewDestReg;
693 AddOptionalDefs(MIB);
694 }
695
Eric Christopher890dbbe2010-10-02 00:32:44 +0000696 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000697}
698
Eric Christopher9ed58df2010-09-09 00:19:41 +0000699unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
700 EVT VT = TLI.getValueType(C->getType(), true);
701
702 // Only handle simple types.
703 if (!VT.isSimple()) return 0;
704
705 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
706 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000707 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
708 return ARMMaterializeGV(GV, VT);
709 else if (isa<ConstantInt>(C))
710 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000711
Eric Christopherc9932f62010-10-01 23:24:42 +0000712 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000713}
714
Chad Rosier944d82b2011-11-17 21:46:13 +0000715// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
716
Eric Christopherf9764fa2010-09-30 20:49:44 +0000717unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
718 // Don't handle dynamic allocas.
719 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000720
Duncan Sands1440e8b2010-11-03 11:35:31 +0000721 MVT VT;
Chad Rosierf4bd21c2012-05-11 16:41:38 +0000722 if (!isLoadTypeLegal(AI->getType(), VT)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000723
Eric Christopherf9764fa2010-09-30 20:49:44 +0000724 DenseMap<const AllocaInst*, int>::iterator SI =
725 FuncInfo.StaticAllocaMap.find(AI);
726
727 // This will get lowered later into the correct offsets and registers
728 // via rewriteXFrameIndex.
729 if (SI != FuncInfo.StaticAllocaMap.end()) {
Craig Topper44d23822012-02-22 05:59:10 +0000730 const TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000731 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000732 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000733 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherf9764fa2010-09-30 20:49:44 +0000734 TII.get(Opc), ResultReg)
735 .addFrameIndex(SI->second)
736 .addImm(0));
737 return ResultReg;
738 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000739
Eric Christopherf9764fa2010-09-30 20:49:44 +0000740 return 0;
741}
742
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000743bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000744 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000745
Eric Christopherb1cc8482010-08-25 07:23:49 +0000746 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000747 if (evt == MVT::Other || !evt.isSimple()) return false;
748 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000749
Eric Christopherdc908042010-08-31 01:28:42 +0000750 // Handle all legal types, i.e. a register that will directly hold this
751 // value.
752 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000753}
754
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000755bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000756 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000757
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000758 // If this is a type than can be sign or zero-extended to a basic operation
759 // go ahead and accept it now.
Chad Rosierb29b9502011-11-13 02:23:59 +0000760 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000761 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000762
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000763 return false;
764}
765
Eric Christopher88de86b2010-11-19 22:36:41 +0000766// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000767bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000768 // Some boilerplate from the X86 FastISel.
769 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000770 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000771 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000772 // Don't walk into other basic blocks unless the object is an alloca from
773 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000774 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
775 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
776 Opcode = I->getOpcode();
777 U = I;
778 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000779 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000780 Opcode = C->getOpcode();
781 U = C;
782 }
783
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000784 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000785 if (Ty->getAddressSpace() > 255)
786 // Fast instruction selection doesn't support the special
787 // address spaces.
788 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000789
Eric Christopher83007122010-08-23 21:44:12 +0000790 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000791 default:
Eric Christopher83007122010-08-23 21:44:12 +0000792 break;
Eric Christopher55324332010-10-12 00:43:21 +0000793 case Instruction::BitCast: {
794 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000795 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000796 }
797 case Instruction::IntToPtr: {
798 // Look past no-op inttoptrs.
799 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000800 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000801 break;
802 }
803 case Instruction::PtrToInt: {
804 // Look past no-op ptrtoints.
805 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000806 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000807 break;
808 }
Eric Christophereae84392010-10-14 09:29:41 +0000809 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000810 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000811 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000812
Eric Christophereae84392010-10-14 09:29:41 +0000813 // Iterate through the GEP folding the constants into offsets where
814 // we can.
815 gep_type_iterator GTI = gep_type_begin(U);
816 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
817 i != e; ++i, ++GTI) {
818 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000819 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000820 const StructLayout *SL = TD.getStructLayout(STy);
821 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
822 TmpOffset += SL->getElementOffset(Idx);
823 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000824 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000825 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000826 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
827 // Constant-offset addressing.
828 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000829 break;
830 }
831 if (isa<AddOperator>(Op) &&
832 (!isa<Instruction>(Op) ||
833 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
834 == FuncInfo.MBB) &&
835 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000836 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000837 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000838 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000839 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000840 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000841 // Iterate on the other operand.
842 Op = cast<AddOperator>(Op)->getOperand(0);
843 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000844 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000845 // Unsupported
846 goto unsupported_gep;
847 }
Eric Christophereae84392010-10-14 09:29:41 +0000848 }
849 }
Eric Christopher2896df82010-10-15 18:02:07 +0000850
851 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000852 Addr.Offset = TmpOffset;
853 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000854
855 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000856 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000857
Eric Christophereae84392010-10-14 09:29:41 +0000858 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000859 break;
860 }
Eric Christopher83007122010-08-23 21:44:12 +0000861 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000862 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000863 DenseMap<const AllocaInst*, int>::iterator SI =
864 FuncInfo.StaticAllocaMap.find(AI);
865 if (SI != FuncInfo.StaticAllocaMap.end()) {
866 Addr.BaseType = Address::FrameIndexBase;
867 Addr.Base.FI = SI->second;
868 return true;
869 }
870 break;
Eric Christopher83007122010-08-23 21:44:12 +0000871 }
872 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000873
Eric Christophercb0b04b2010-08-24 00:07:24 +0000874 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000875 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
876 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000877}
878
Chad Rosierb29b9502011-11-13 02:23:59 +0000879void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3) {
Jim Grosbach6b156392010-10-27 21:39:08 +0000880
Eric Christopher212ae932010-10-21 19:40:30 +0000881 assert(VT.isSimple() && "Non-simple types are invalid here!");
Jim Grosbach6b156392010-10-27 21:39:08 +0000882
Eric Christopher212ae932010-10-21 19:40:30 +0000883 bool needsLowering = false;
884 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperbc219812012-02-07 02:50:20 +0000885 default: llvm_unreachable("Unhandled load/store type!");
Eric Christopher212ae932010-10-21 19:40:30 +0000886 case MVT::i1:
887 case MVT::i8:
Chad Rosierb29b9502011-11-13 02:23:59 +0000888 case MVT::i16:
Eric Christopher212ae932010-10-21 19:40:30 +0000889 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +0000890 if (!useAM3) {
Chad Rosierb29b9502011-11-13 02:23:59 +0000891 // Integer loads/stores handle 12-bit offsets.
892 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosier57b29972011-11-14 20:22:27 +0000893 // Handle negative offsets.
Chad Rosiere489af82011-11-14 22:34:48 +0000894 if (needsLowering && isThumb2)
895 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
896 Addr.Offset > -256);
Chad Rosier57b29972011-11-14 20:22:27 +0000897 } else {
Chad Rosier5be833d2011-11-13 04:25:02 +0000898 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000899 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosier57b29972011-11-14 20:22:27 +0000900 }
Eric Christopher212ae932010-10-21 19:40:30 +0000901 break;
902 case MVT::f32:
903 case MVT::f64:
904 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000905 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000906 break;
907 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000908
Eric Christopher827656d2010-11-20 22:38:27 +0000909 // If this is a stack pointer and the offset needs to be simplified then
910 // put the alloca address into a register, set the base type back to
911 // register and continue. This should almost never happen.
912 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Craig Topper420761a2012-04-20 07:30:17 +0000913 const TargetRegisterClass *RC = isThumb2 ?
914 (const TargetRegisterClass*)&ARM::tGPRRegClass :
915 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher827656d2010-11-20 22:38:27 +0000916 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000917 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000918 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher827656d2010-11-20 22:38:27 +0000919 TII.get(Opc), ResultReg)
920 .addFrameIndex(Addr.Base.FI)
921 .addImm(0));
922 Addr.Base.Reg = ResultReg;
923 Addr.BaseType = Address::RegBase;
924 }
925
Eric Christopher212ae932010-10-21 19:40:30 +0000926 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000927 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000928 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000929 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
930 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000931 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000932 }
Eric Christopher83007122010-08-23 21:44:12 +0000933}
934
Eric Christopher564857f2010-12-01 01:40:24 +0000935void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000936 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000937 unsigned Flags, bool useAM3) {
Eric Christopher564857f2010-12-01 01:40:24 +0000938 // addrmode5 output depends on the selection dag addressing dividing the
939 // offset by 4 that it then later multiplies. Do this here as well.
940 if (VT.getSimpleVT().SimpleTy == MVT::f32 ||
941 VT.getSimpleVT().SimpleTy == MVT::f64)
942 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +0000943
Eric Christopher564857f2010-12-01 01:40:24 +0000944 // Frame base works a bit differently. Handle it separately.
945 if (Addr.BaseType == Address::FrameIndexBase) {
946 int FI = Addr.Base.FI;
947 int Offset = Addr.Offset;
948 MachineMemOperand *MMO =
949 FuncInfo.MF->getMachineMemOperand(
950 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000951 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +0000952 MFI.getObjectSize(FI),
953 MFI.getObjectAlignment(FI));
954 // Now add the rest of the operands.
955 MIB.addFrameIndex(FI);
956
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000957 // ARM halfword load/stores and signed byte loads need an additional
958 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000959 if (useAM3) {
960 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
961 MIB.addReg(0);
962 MIB.addImm(Imm);
963 } else {
964 MIB.addImm(Addr.Offset);
965 }
Eric Christopher564857f2010-12-01 01:40:24 +0000966 MIB.addMemOperand(MMO);
967 } else {
968 // Now add the rest of the operands.
969 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +0000970
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000971 // ARM halfword load/stores and signed byte loads need an additional
972 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000973 if (useAM3) {
974 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
975 MIB.addReg(0);
976 MIB.addImm(Imm);
977 } else {
978 MIB.addImm(Addr.Offset);
979 }
Eric Christopher564857f2010-12-01 01:40:24 +0000980 }
981 AddOptionalDefs(MIB);
982}
983
Chad Rosierb29b9502011-11-13 02:23:59 +0000984bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier8a9bce92011-12-13 19:22:14 +0000985 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopherb1cc8482010-08-25 07:23:49 +0000986 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +0000987 unsigned Opc;
Chad Rosierb29b9502011-11-13 02:23:59 +0000988 bool useAM3 = false;
Chad Rosier8a9bce92011-12-13 19:22:14 +0000989 bool needVMOV = false;
Craig Topper44d23822012-02-22 05:59:10 +0000990 const TargetRegisterClass *RC;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000991 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +0000992 // This is mostly going to be Neon/vector support.
993 default: return false;
Chad Rosier646abbf2011-11-11 02:38:59 +0000994 case MVT::i1:
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000995 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +0000996 if (isThumb2) {
997 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
998 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
999 else
1000 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierb29b9502011-11-13 02:23:59 +00001001 } else {
Chad Rosier57b29972011-11-14 20:22:27 +00001002 if (isZExt) {
1003 Opc = ARM::LDRBi12;
1004 } else {
1005 Opc = ARM::LDRSB;
1006 useAM3 = true;
1007 }
Chad Rosierb29b9502011-11-13 02:23:59 +00001008 }
Craig Topper420761a2012-04-20 07:30:17 +00001009 RC = &ARM::GPRRegClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001010 break;
Chad Rosier73463472011-11-09 21:30:12 +00001011 case MVT::i16:
Chad Rosier57b29972011-11-14 20:22:27 +00001012 if (isThumb2) {
1013 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1014 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
1015 else
1016 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
1017 } else {
1018 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
1019 useAM3 = true;
1020 }
Craig Topper420761a2012-04-20 07:30:17 +00001021 RC = &ARM::GPRRegClass;
Chad Rosier73463472011-11-09 21:30:12 +00001022 break;
Eric Christopherdc908042010-08-31 01:28:42 +00001023 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001024 if (isThumb2) {
1025 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1026 Opc = ARM::t2LDRi8;
1027 else
1028 Opc = ARM::t2LDRi12;
1029 } else {
1030 Opc = ARM::LDRi12;
1031 }
Craig Topper420761a2012-04-20 07:30:17 +00001032 RC = &ARM::GPRRegClass;
Eric Christopherdc908042010-08-31 01:28:42 +00001033 break;
Eric Christopher6dab1372010-09-18 01:59:37 +00001034 case MVT::f32:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001035 if (!Subtarget->hasVFP2()) return false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001036 // Unaligned loads need special handling. Floats require word-alignment.
1037 if (Alignment && Alignment < 4) {
1038 needVMOV = true;
1039 VT = MVT::i32;
1040 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
Craig Topper420761a2012-04-20 07:30:17 +00001041 RC = &ARM::GPRRegClass;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001042 } else {
1043 Opc = ARM::VLDRS;
1044 RC = TLI.getRegClassFor(VT);
1045 }
Eric Christopher6dab1372010-09-18 01:59:37 +00001046 break;
1047 case MVT::f64:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001048 if (!Subtarget->hasVFP2()) return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001049 // FIXME: Unaligned loads need special handling. Doublewords require
1050 // word-alignment.
1051 if (Alignment && Alignment < 4)
Chad Rosier8a9bce92011-12-13 19:22:14 +00001052 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001053
Eric Christopher6dab1372010-09-18 01:59:37 +00001054 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +00001055 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +00001056 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001057 }
Eric Christopher564857f2010-12-01 01:40:24 +00001058 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001059 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001060
Eric Christopher564857f2010-12-01 01:40:24 +00001061 // Create the base instruction, then add the operands.
Chad Rosierb29b9502011-11-13 02:23:59 +00001062 if (allocReg)
1063 ResultReg = createResultReg(RC);
1064 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Eric Christopher564857f2010-12-01 01:40:24 +00001065 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1066 TII.get(Opc), ResultReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001067 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier8a9bce92011-12-13 19:22:14 +00001068
1069 // If we had an unaligned load of a float we've converted it to an regular
1070 // load. Now we must move from the GRP to the FP register.
1071 if (needVMOV) {
1072 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
1073 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1074 TII.get(ARM::VMOVSR), MoveReg)
1075 .addReg(ResultReg));
1076 ResultReg = MoveReg;
1077 }
Eric Christopherdc908042010-08-31 01:28:42 +00001078 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001079}
1080
Eric Christopher43b62be2010-09-27 06:02:23 +00001081bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +00001082 // Atomic loads need special handling.
1083 if (cast<LoadInst>(I)->isAtomic())
1084 return false;
1085
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001086 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001087 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001088 if (!isLoadTypeLegal(I->getType(), VT))
1089 return false;
1090
Eric Christopher564857f2010-12-01 01:40:24 +00001091 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001092 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +00001093 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001094
1095 unsigned ResultReg;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001096 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1097 return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001098 UpdateValueMap(I, ResultReg);
1099 return true;
1100}
1101
Bob Wilson6ce2dea2011-12-04 00:52:23 +00001102bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
1103 unsigned Alignment) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001104 unsigned StrOpc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001105 bool useAM3 = false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001106 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001107 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +00001108 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +00001109 case MVT::i1: {
Craig Topper420761a2012-04-20 07:30:17 +00001110 unsigned Res = createResultReg(isThumb2 ?
1111 (const TargetRegisterClass*)&ARM::tGPRRegClass :
1112 (const TargetRegisterClass*)&ARM::GPRRegClass);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001113 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eric Christopher4c914122010-11-02 23:59:09 +00001114 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1115 TII.get(Opc), Res)
1116 .addReg(SrcReg).addImm(1));
1117 SrcReg = Res;
1118 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +00001119 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001120 if (isThumb2) {
1121 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1122 StrOpc = ARM::t2STRBi8;
1123 else
1124 StrOpc = ARM::t2STRBi12;
1125 } else {
1126 StrOpc = ARM::STRBi12;
1127 }
Eric Christopher15418772010-10-12 05:39:06 +00001128 break;
1129 case MVT::i16:
Chad Rosier57b29972011-11-14 20:22:27 +00001130 if (isThumb2) {
1131 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1132 StrOpc = ARM::t2STRHi8;
1133 else
1134 StrOpc = ARM::t2STRHi12;
1135 } else {
1136 StrOpc = ARM::STRH;
1137 useAM3 = true;
1138 }
Eric Christopher15418772010-10-12 05:39:06 +00001139 break;
Eric Christopher47650ec2010-10-16 01:10:35 +00001140 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001141 if (isThumb2) {
1142 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1143 StrOpc = ARM::t2STRi8;
1144 else
1145 StrOpc = ARM::t2STRi12;
1146 } else {
1147 StrOpc = ARM::STRi12;
1148 }
Eric Christopher47650ec2010-10-16 01:10:35 +00001149 break;
Eric Christopher56d2b722010-09-02 23:43:26 +00001150 case MVT::f32:
1151 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001152 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosier9eff1e32011-12-03 02:21:57 +00001153 if (Alignment && Alignment < 4) {
1154 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1155 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1156 TII.get(ARM::VMOVRS), MoveReg)
1157 .addReg(SrcReg));
1158 SrcReg = MoveReg;
1159 VT = MVT::i32;
1160 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Chad Rosier64ac91b2011-12-14 17:32:02 +00001161 } else {
1162 StrOpc = ARM::VSTRS;
Chad Rosier9eff1e32011-12-03 02:21:57 +00001163 }
Eric Christopher56d2b722010-09-02 23:43:26 +00001164 break;
1165 case MVT::f64:
1166 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001167 // FIXME: Unaligned stores need special handling. Doublewords require
1168 // word-alignment.
Chad Rosier404ed3c2011-12-14 17:26:05 +00001169 if (Alignment && Alignment < 4)
Chad Rosier9eff1e32011-12-03 02:21:57 +00001170 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001171
Eric Christopher56d2b722010-09-02 23:43:26 +00001172 StrOpc = ARM::VSTRD;
1173 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001174 }
Eric Christopher564857f2010-12-01 01:40:24 +00001175 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001176 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001177
Eric Christopher564857f2010-12-01 01:40:24 +00001178 // Create the base instruction, then add the operands.
1179 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1180 TII.get(StrOpc))
Chad Rosier3bdb3c92011-11-17 01:16:53 +00001181 .addReg(SrcReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001182 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001183 return true;
1184}
1185
Eric Christopher43b62be2010-09-27 06:02:23 +00001186bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001187 Value *Op0 = I->getOperand(0);
1188 unsigned SrcReg = 0;
1189
Eli Friedman4136d232011-09-02 22:33:24 +00001190 // Atomic stores need special handling.
1191 if (cast<StoreInst>(I)->isAtomic())
1192 return false;
1193
Eric Christopher564857f2010-12-01 01:40:24 +00001194 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001195 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001196 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001197 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001198
Eric Christopher1b61ef42010-09-02 01:48:11 +00001199 // Get the value to be stored into a register.
1200 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001201 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001202
Eric Christopher564857f2010-12-01 01:40:24 +00001203 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001204 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001205 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001206 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001207
Chad Rosier9eff1e32011-12-03 02:21:57 +00001208 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1209 return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001210 return true;
1211}
1212
1213static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1214 switch (Pred) {
1215 // Needs two compares...
1216 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001217 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001218 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001219 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001220 return ARMCC::AL;
1221 case CmpInst::ICMP_EQ:
1222 case CmpInst::FCMP_OEQ:
1223 return ARMCC::EQ;
1224 case CmpInst::ICMP_SGT:
1225 case CmpInst::FCMP_OGT:
1226 return ARMCC::GT;
1227 case CmpInst::ICMP_SGE:
1228 case CmpInst::FCMP_OGE:
1229 return ARMCC::GE;
1230 case CmpInst::ICMP_UGT:
1231 case CmpInst::FCMP_UGT:
1232 return ARMCC::HI;
1233 case CmpInst::FCMP_OLT:
1234 return ARMCC::MI;
1235 case CmpInst::ICMP_ULE:
1236 case CmpInst::FCMP_OLE:
1237 return ARMCC::LS;
1238 case CmpInst::FCMP_ORD:
1239 return ARMCC::VC;
1240 case CmpInst::FCMP_UNO:
1241 return ARMCC::VS;
1242 case CmpInst::FCMP_UGE:
1243 return ARMCC::PL;
1244 case CmpInst::ICMP_SLT:
1245 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001246 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001247 case CmpInst::ICMP_SLE:
1248 case CmpInst::FCMP_ULE:
1249 return ARMCC::LE;
1250 case CmpInst::FCMP_UNE:
1251 case CmpInst::ICMP_NE:
1252 return ARMCC::NE;
1253 case CmpInst::ICMP_UGE:
1254 return ARMCC::HS;
1255 case CmpInst::ICMP_ULT:
1256 return ARMCC::LO;
1257 }
Eric Christopher543cf052010-09-01 22:16:27 +00001258}
1259
Eric Christopher43b62be2010-09-27 06:02:23 +00001260bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001261 const BranchInst *BI = cast<BranchInst>(I);
1262 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1263 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001264
Eric Christophere5734102010-09-03 00:35:47 +00001265 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001266
Eric Christopher0e6233b2010-10-29 21:08:19 +00001267 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1268 // behavior.
Eric Christopher0e6233b2010-10-29 21:08:19 +00001269 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosier75698f32011-10-26 23:17:28 +00001270 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001271
1272 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001273 // Try to take advantage of fallthrough opportunities.
1274 CmpInst::Predicate Predicate = CI->getPredicate();
1275 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1276 std::swap(TBB, FBB);
1277 Predicate = CmpInst::getInversePredicate(Predicate);
1278 }
1279
1280 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001281
1282 // We may not handle every CC for now.
1283 if (ARMPred == ARMCC::AL) return false;
1284
Chad Rosier75698f32011-10-26 23:17:28 +00001285 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001286 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier75698f32011-10-26 23:17:28 +00001287 return false;
Jim Grosbach16cb3762010-11-09 19:22:26 +00001288
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001289 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001290 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1291 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1292 FastEmitBranch(FBB, DL);
1293 FuncInfo.MBB->addSuccessor(TBB);
1294 return true;
1295 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001296 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1297 MVT SourceVT;
1298 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001299 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001300 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001301 unsigned OpReg = getRegForValue(TI->getOperand(0));
1302 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1303 TII.get(TstOpc))
1304 .addReg(OpReg).addImm(1));
1305
1306 unsigned CCMode = ARMCC::NE;
1307 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1308 std::swap(TBB, FBB);
1309 CCMode = ARMCC::EQ;
1310 }
1311
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001312 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001313 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1314 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1315
1316 FastEmitBranch(FBB, DL);
1317 FuncInfo.MBB->addSuccessor(TBB);
1318 return true;
1319 }
Chad Rosier6d64b3a2011-10-27 00:21:16 +00001320 } else if (const ConstantInt *CI =
1321 dyn_cast<ConstantInt>(BI->getCondition())) {
1322 uint64_t Imm = CI->getZExtValue();
1323 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1324 FastEmitBranch(Target, DL);
1325 return true;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001326 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001327
Eric Christopher0e6233b2010-10-29 21:08:19 +00001328 unsigned CmpReg = getRegForValue(BI->getCondition());
1329 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001330
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001331 // We've been divorced from our compare! Our block was split, and
1332 // now our compare lives in a predecessor block. We musn't
1333 // re-compare here, as the children of the compare aren't guaranteed
1334 // live across the block boundary (we *could* check for this).
1335 // Regardless, the compare has been done in the predecessor block,
1336 // and it left a value for us in a virtual register. Ergo, we test
1337 // the one-bit value left in the virtual register.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001338 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001339 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1340 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001341
Eric Christopher7a20a372011-04-28 16:52:09 +00001342 unsigned CCMode = ARMCC::NE;
1343 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1344 std::swap(TBB, FBB);
1345 CCMode = ARMCC::EQ;
1346 }
1347
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001348 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001349 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001350 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001351 FastEmitBranch(FBB, DL);
1352 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001353 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001354}
1355
Chad Rosier60c8fa62012-02-07 23:56:08 +00001356bool ARMFastISel::SelectIndirectBr(const Instruction *I) {
1357 unsigned AddrReg = getRegForValue(I->getOperand(0));
1358 if (AddrReg == 0) return false;
1359
1360 unsigned Opc = isThumb2 ? ARM::tBRIND : ARM::BX;
1361 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc))
1362 .addReg(AddrReg));
Jush Luefc967e2012-06-14 06:08:19 +00001363 return true;
Chad Rosier60c8fa62012-02-07 23:56:08 +00001364}
1365
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001366bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1367 bool isZExt) {
Chad Rosierade62002011-10-26 23:25:44 +00001368 Type *Ty = Src1Value->getType();
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001369 EVT SrcVT = TLI.getValueType(Ty, true);
1370 if (!SrcVT.isSimple()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001371
Chad Rosierade62002011-10-26 23:25:44 +00001372 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1373 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherd43393a2010-09-08 23:13:45 +00001374 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001375
Chad Rosier2f2fe412011-11-09 03:22:02 +00001376 // Check to see if the 2nd operand is a constant that we can encode directly
1377 // in the compare.
Chad Rosier1c47de82011-11-11 06:27:41 +00001378 int Imm = 0;
1379 bool UseImm = false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001380 bool isNegativeImm = false;
Chad Rosierf56c60b2011-11-16 00:32:20 +00001381 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1382 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier2f2fe412011-11-09 03:22:02 +00001383 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1384 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1385 SrcVT == MVT::i1) {
1386 const APInt &CIVal = ConstInt->getValue();
Chad Rosier1c47de82011-11-11 06:27:41 +00001387 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
Chad Rosier0ac754f2012-03-15 22:54:20 +00001388 // For INT_MIN/LONG_MIN (i.e., 0x80000000) we need to use a cmp, rather
1389 // then a cmn, because there is no way to represent 2147483648 as a
1390 // signed 32-bit int.
1391 if (Imm < 0 && Imm != (int)0x80000000) {
1392 isNegativeImm = true;
1393 Imm = -Imm;
Chad Rosier6cba97c2011-11-10 01:30:39 +00001394 }
Chad Rosier0ac754f2012-03-15 22:54:20 +00001395 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1396 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001397 }
1398 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1399 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1400 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosier1c47de82011-11-11 06:27:41 +00001401 UseImm = true;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001402 }
1403
Eric Christopherd43393a2010-09-08 23:13:45 +00001404 unsigned CmpOpc;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001405 bool isICmp = true;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001406 bool needsExt = false;
1407 switch (SrcVT.getSimpleVT().SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001408 default: return false;
1409 // TODO: Verify compares.
1410 case MVT::f32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001411 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001412 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherd43393a2010-09-08 23:13:45 +00001413 break;
1414 case MVT::f64:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001415 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001416 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherd43393a2010-09-08 23:13:45 +00001417 break;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001418 case MVT::i1:
1419 case MVT::i8:
1420 case MVT::i16:
1421 needsExt = true;
1422 // Intentional fall-through.
Eric Christopherd43393a2010-09-08 23:13:45 +00001423 case MVT::i32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001424 if (isThumb2) {
Chad Rosier1c47de82011-11-11 06:27:41 +00001425 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001426 CmpOpc = ARM::t2CMPrr;
1427 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001428 CmpOpc = isNegativeImm ? ARM::t2CMNri : ARM::t2CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001429 } else {
Chad Rosier1c47de82011-11-11 06:27:41 +00001430 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001431 CmpOpc = ARM::CMPrr;
1432 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001433 CmpOpc = isNegativeImm ? ARM::CMNri : ARM::CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001434 }
Eric Christopherd43393a2010-09-08 23:13:45 +00001435 break;
1436 }
1437
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001438 unsigned SrcReg1 = getRegForValue(Src1Value);
1439 if (SrcReg1 == 0) return false;
Chad Rosier530f7ce2011-10-26 22:47:55 +00001440
Duncan Sands4c0c5452011-11-28 10:31:27 +00001441 unsigned SrcReg2 = 0;
Chad Rosier1c47de82011-11-11 06:27:41 +00001442 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001443 SrcReg2 = getRegForValue(Src2Value);
1444 if (SrcReg2 == 0) return false;
1445 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001446
1447 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1448 if (needsExt) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001449 SrcReg1 = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
1450 if (SrcReg1 == 0) return false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001451 if (!UseImm) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001452 SrcReg2 = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1453 if (SrcReg2 == 0) return false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001454 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001455 }
Chad Rosier530f7ce2011-10-26 22:47:55 +00001456
Chad Rosier1c47de82011-11-11 06:27:41 +00001457 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001458 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1459 TII.get(CmpOpc))
1460 .addReg(SrcReg1).addReg(SrcReg2));
1461 } else {
1462 MachineInstrBuilder MIB;
1463 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1464 .addReg(SrcReg1);
1465
1466 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1467 if (isICmp)
Chad Rosier1c47de82011-11-11 06:27:41 +00001468 MIB.addImm(Imm);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001469 AddOptionalDefs(MIB);
1470 }
Chad Rosierade62002011-10-26 23:25:44 +00001471
1472 // For floating point we need to move the result to a comparison register
1473 // that we can then use for branches.
1474 if (Ty->isFloatTy() || Ty->isDoubleTy())
1475 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1476 TII.get(ARM::FMSTAT)));
Chad Rosier530f7ce2011-10-26 22:47:55 +00001477 return true;
1478}
1479
1480bool ARMFastISel::SelectCmp(const Instruction *I) {
1481 const CmpInst *CI = cast<CmpInst>(I);
1482
Eric Christopher229207a2010-09-29 01:14:47 +00001483 // Get the compare predicate.
1484 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001485
Eric Christopher229207a2010-09-29 01:14:47 +00001486 // We may not handle every CC for now.
1487 if (ARMPred == ARMCC::AL) return false;
1488
Chad Rosier530f7ce2011-10-26 22:47:55 +00001489 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001490 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier530f7ce2011-10-26 22:47:55 +00001491 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001492
Eric Christopher229207a2010-09-29 01:14:47 +00001493 // Now set a register based on the comparison. Explicitly set the predicates
1494 // here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001495 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Craig Topper420761a2012-04-20 07:30:17 +00001496 const TargetRegisterClass *RC = isThumb2 ?
1497 (const TargetRegisterClass*)&ARM::rGPRRegClass :
1498 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher5d18d922010-10-07 05:39:19 +00001499 unsigned DestReg = createResultReg(RC);
Chad Rosierade62002011-10-26 23:25:44 +00001500 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001501 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosier44c98b72012-03-07 20:59:26 +00001502 // ARMEmitCmp emits a FMSTAT when necessary, so it's always safe to use CPSR.
Eric Christopher229207a2010-09-29 01:14:47 +00001503 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1504 .addReg(ZeroReg).addImm(1)
Chad Rosier44c98b72012-03-07 20:59:26 +00001505 .addImm(ARMPred).addReg(ARM::CPSR);
Eric Christopher229207a2010-09-29 01:14:47 +00001506
Eric Christophera5b1e682010-09-17 22:28:18 +00001507 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001508 return true;
1509}
1510
Eric Christopher43b62be2010-09-27 06:02:23 +00001511bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001512 // Make sure we have VFP and that we're extending float to double.
1513 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001514
Eric Christopher46203602010-09-09 00:26:48 +00001515 Value *V = I->getOperand(0);
1516 if (!I->getType()->isDoubleTy() ||
1517 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001518
Eric Christopher46203602010-09-09 00:26:48 +00001519 unsigned Op = getRegForValue(V);
1520 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001521
Craig Topper420761a2012-04-20 07:30:17 +00001522 unsigned Result = createResultReg(&ARM::DPRRegClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001523 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001524 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001525 .addReg(Op));
1526 UpdateValueMap(I, Result);
1527 return true;
1528}
1529
Eric Christopher43b62be2010-09-27 06:02:23 +00001530bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001531 // Make sure we have VFP and that we're truncating double to float.
1532 if (!Subtarget->hasVFP2()) return false;
1533
1534 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001535 if (!(I->getType()->isFloatTy() &&
1536 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001537
1538 unsigned Op = getRegForValue(V);
1539 if (Op == 0) return false;
1540
Craig Topper420761a2012-04-20 07:30:17 +00001541 unsigned Result = createResultReg(&ARM::SPRRegClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001542 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001543 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001544 .addReg(Op));
1545 UpdateValueMap(I, Result);
1546 return true;
1547}
1548
Chad Rosierae46a332012-02-03 21:14:11 +00001549bool ARMFastISel::SelectIToFP(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001550 // Make sure we have VFP.
1551 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001552
Duncan Sands1440e8b2010-11-03 11:35:31 +00001553 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001554 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001555 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001556 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001557
Chad Rosier463fe242011-11-03 02:04:59 +00001558 Value *Src = I->getOperand(0);
1559 EVT SrcVT = TLI.getValueType(Src->getType(), true);
1560 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman783c6642011-05-25 19:09:45 +00001561 return false;
1562
Chad Rosier463fe242011-11-03 02:04:59 +00001563 unsigned SrcReg = getRegForValue(Src);
1564 if (SrcReg == 0) return false;
1565
1566 // Handle sign-extension.
1567 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
1568 EVT DestVT = MVT::i32;
Chad Rosiera69feb02012-02-16 22:45:33 +00001569 SrcReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT,
Chad Rosierae46a332012-02-03 21:14:11 +00001570 /*isZExt*/!isSigned);
Chad Rosiera69feb02012-02-16 22:45:33 +00001571 if (SrcReg == 0) return false;
Chad Rosier463fe242011-11-03 02:04:59 +00001572 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001573
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001574 // The conversion routine works on fp-reg to fp-reg and the operand above
1575 // was an integer, move it to the fp registers if possible.
Chad Rosier463fe242011-11-03 02:04:59 +00001576 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001577 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001578
Eric Christopher9a040492010-09-09 18:54:59 +00001579 unsigned Opc;
Chad Rosierae46a332012-02-03 21:14:11 +00001580 if (Ty->isFloatTy()) Opc = isSigned ? ARM::VSITOS : ARM::VUITOS;
1581 else if (Ty->isDoubleTy()) Opc = isSigned ? ARM::VSITOD : ARM::VUITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001582 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001583
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001584 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001585 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1586 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001587 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001588 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001589 return true;
1590}
1591
Chad Rosierae46a332012-02-03 21:14:11 +00001592bool ARMFastISel::SelectFPToI(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001593 // Make sure we have VFP.
1594 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001595
Duncan Sands1440e8b2010-11-03 11:35:31 +00001596 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001597 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001598 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001599 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001600
Eric Christopher9a040492010-09-09 18:54:59 +00001601 unsigned Op = getRegForValue(I->getOperand(0));
1602 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001603
Eric Christopher9a040492010-09-09 18:54:59 +00001604 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001605 Type *OpTy = I->getOperand(0)->getType();
Chad Rosierae46a332012-02-03 21:14:11 +00001606 if (OpTy->isFloatTy()) Opc = isSigned ? ARM::VTOSIZS : ARM::VTOUIZS;
1607 else if (OpTy->isDoubleTy()) Opc = isSigned ? ARM::VTOSIZD : ARM::VTOUIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001608 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001609
Chad Rosieree8901c2012-02-03 20:27:51 +00001610 // f64->s32/u32 or f32->s32/u32 both need an intermediate f32 reg.
Eric Christopher022b7fb2010-10-05 23:13:24 +00001611 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001612 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1613 ResultReg)
1614 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001615
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001616 // This result needs to be in an integer register, but the conversion only
1617 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001618 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001619 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001620
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001621 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001622 return true;
1623}
1624
Eric Christopher3bbd3962010-10-11 08:27:59 +00001625bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001626 MVT VT;
1627 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001628 return false;
1629
1630 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001631 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001632 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
1633
1634 unsigned CondReg = getRegForValue(I->getOperand(0));
1635 if (CondReg == 0) return false;
1636 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1637 if (Op1Reg == 0) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001638
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001639 // Check to see if we can use an immediate in the conditional move.
1640 int Imm = 0;
1641 bool UseImm = false;
1642 bool isNegativeImm = false;
1643 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1644 assert (VT == MVT::i32 && "Expecting an i32.");
1645 Imm = (int)ConstInt->getValue().getZExtValue();
1646 if (Imm < 0) {
1647 isNegativeImm = true;
1648 Imm = ~Imm;
1649 }
1650 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1651 (ARM_AM::getSOImmVal(Imm) != -1);
1652 }
1653
Duncan Sands4c0c5452011-11-28 10:31:27 +00001654 unsigned Op2Reg = 0;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001655 if (!UseImm) {
1656 Op2Reg = getRegForValue(I->getOperand(2));
1657 if (Op2Reg == 0) return false;
1658 }
1659
1660 unsigned CmpOpc = isThumb2 ? ARM::t2CMPri : ARM::CMPri;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001661 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001662 .addReg(CondReg).addImm(0));
1663
1664 unsigned MovCCOpc;
1665 if (!UseImm) {
1666 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1667 } else {
1668 if (!isNegativeImm) {
1669 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1670 } else {
1671 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
1672 }
1673 }
Eric Christopher3bbd3962010-10-11 08:27:59 +00001674 unsigned ResultReg = createResultReg(RC);
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001675 if (!UseImm)
1676 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1677 .addReg(Op2Reg).addReg(Op1Reg).addImm(ARMCC::NE).addReg(ARM::CPSR);
1678 else
1679 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1680 .addReg(Op1Reg).addImm(Imm).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001681 UpdateValueMap(I, ResultReg);
1682 return true;
1683}
1684
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001685bool ARMFastISel::SelectDiv(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001686 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001687 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001688 if (!isTypeLegal(Ty, VT))
1689 return false;
1690
1691 // If we have integer div support we should have selected this automagically.
1692 // In case we have a real miss go ahead and return false and we'll pick
1693 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001694 if (Subtarget->hasDivide()) return false;
1695
Eric Christopher08637852010-09-30 22:34:19 +00001696 // Otherwise emit a libcall.
1697 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001698 if (VT == MVT::i8)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001699 LC = isSigned ? RTLIB::SDIV_I8 : RTLIB::UDIV_I8;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001700 else if (VT == MVT::i16)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001701 LC = isSigned ? RTLIB::SDIV_I16 : RTLIB::UDIV_I16;
Eric Christopher08637852010-09-30 22:34:19 +00001702 else if (VT == MVT::i32)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001703 LC = isSigned ? RTLIB::SDIV_I32 : RTLIB::UDIV_I32;
Eric Christopher08637852010-09-30 22:34:19 +00001704 else if (VT == MVT::i64)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001705 LC = isSigned ? RTLIB::SDIV_I64 : RTLIB::UDIV_I64;
Eric Christopher08637852010-09-30 22:34:19 +00001706 else if (VT == MVT::i128)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001707 LC = isSigned ? RTLIB::SDIV_I128 : RTLIB::UDIV_I128;
Eric Christopher08637852010-09-30 22:34:19 +00001708 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001709
Eric Christopher08637852010-09-30 22:34:19 +00001710 return ARMEmitLibcall(I, LC);
1711}
1712
Chad Rosier769422f2012-02-03 21:23:45 +00001713bool ARMFastISel::SelectRem(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001714 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001715 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001716 if (!isTypeLegal(Ty, VT))
1717 return false;
1718
1719 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1720 if (VT == MVT::i8)
Chad Rosier769422f2012-02-03 21:23:45 +00001721 LC = isSigned ? RTLIB::SREM_I8 : RTLIB::UREM_I8;
Eric Christopher6a880d62010-10-11 08:37:26 +00001722 else if (VT == MVT::i16)
Chad Rosier769422f2012-02-03 21:23:45 +00001723 LC = isSigned ? RTLIB::SREM_I16 : RTLIB::UREM_I16;
Eric Christopher6a880d62010-10-11 08:37:26 +00001724 else if (VT == MVT::i32)
Chad Rosier769422f2012-02-03 21:23:45 +00001725 LC = isSigned ? RTLIB::SREM_I32 : RTLIB::UREM_I32;
Eric Christopher6a880d62010-10-11 08:37:26 +00001726 else if (VT == MVT::i64)
Chad Rosier769422f2012-02-03 21:23:45 +00001727 LC = isSigned ? RTLIB::SREM_I64 : RTLIB::UREM_I64;
Eric Christopher6a880d62010-10-11 08:37:26 +00001728 else if (VT == MVT::i128)
Chad Rosier769422f2012-02-03 21:23:45 +00001729 LC = isSigned ? RTLIB::SREM_I128 : RTLIB::UREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001730 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001731
Eric Christopher6a880d62010-10-11 08:37:26 +00001732 return ARMEmitLibcall(I, LC);
1733}
1734
Chad Rosier3901c3e2012-02-06 23:50:07 +00001735bool ARMFastISel::SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode) {
Chad Rosier3901c3e2012-02-06 23:50:07 +00001736 EVT DestVT = TLI.getValueType(I->getType(), true);
1737
1738 // We can get here in the case when we have a binary operation on a non-legal
1739 // type and the target independent selector doesn't know how to handle it.
1740 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
1741 return false;
Jush Luefc967e2012-06-14 06:08:19 +00001742
Chad Rosier6fde8752012-02-08 02:29:21 +00001743 unsigned Opc;
1744 switch (ISDOpcode) {
1745 default: return false;
1746 case ISD::ADD:
1747 Opc = isThumb2 ? ARM::t2ADDrr : ARM::ADDrr;
1748 break;
1749 case ISD::OR:
1750 Opc = isThumb2 ? ARM::t2ORRrr : ARM::ORRrr;
1751 break;
Chad Rosier743e1992012-02-08 02:45:44 +00001752 case ISD::SUB:
1753 Opc = isThumb2 ? ARM::t2SUBrr : ARM::SUBrr;
1754 break;
Chad Rosier6fde8752012-02-08 02:29:21 +00001755 }
1756
Chad Rosier3901c3e2012-02-06 23:50:07 +00001757 unsigned SrcReg1 = getRegForValue(I->getOperand(0));
1758 if (SrcReg1 == 0) return false;
1759
1760 // TODO: Often the 2nd operand is an immediate, which can be encoded directly
1761 // in the instruction, rather then materializing the value in a register.
1762 unsigned SrcReg2 = getRegForValue(I->getOperand(1));
1763 if (SrcReg2 == 0) return false;
1764
Chad Rosier3901c3e2012-02-06 23:50:07 +00001765 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1766 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1767 TII.get(Opc), ResultReg)
1768 .addReg(SrcReg1).addReg(SrcReg2));
1769 UpdateValueMap(I, ResultReg);
1770 return true;
1771}
1772
1773bool ARMFastISel::SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +00001774 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001775
Eric Christopherbc39b822010-09-09 00:53:57 +00001776 // We can get here in the case when we want to use NEON for our fp
1777 // operations, but can't figure out how to. Just use the vfp instructions
1778 // if we have them.
1779 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001780 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001781 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1782 if (isFloat && !Subtarget->hasVFP2())
1783 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001784
Eric Christopherbc39b822010-09-09 00:53:57 +00001785 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001786 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001787 switch (ISDOpcode) {
1788 default: return false;
1789 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001790 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001791 break;
1792 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001793 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001794 break;
1795 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001796 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001797 break;
1798 }
Chad Rosier508a1f42011-11-16 18:39:44 +00001799 unsigned Op1 = getRegForValue(I->getOperand(0));
1800 if (Op1 == 0) return false;
1801
1802 unsigned Op2 = getRegForValue(I->getOperand(1));
1803 if (Op2 == 0) return false;
1804
Eric Christopherbd6bf082010-09-09 01:02:03 +00001805 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001806 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1807 TII.get(Opc), ResultReg)
1808 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001809 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001810 return true;
1811}
1812
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001813// Call Handling Code
1814
Jush Luee649832012-07-19 09:49:00 +00001815// This is largely taken directly from CCAssignFnForNode
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001816// TODO: We may not support all of this.
Jush Luee649832012-07-19 09:49:00 +00001817CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC,
1818 bool Return,
1819 bool isVarArg) {
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001820 switch (CC) {
1821 default:
1822 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001823 case CallingConv::Fast:
Jush Lu2ff4e9d2012-08-16 05:15:53 +00001824 if (Subtarget->hasVFP2() && !isVarArg) {
1825 if (!Subtarget->isAAPCS_ABI())
1826 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1827 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1828 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1829 }
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001830 // Fallthrough
1831 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001832 // Use target triple & subtarget features to do actual dispatch.
1833 if (Subtarget->isAAPCS_ABI()) {
1834 if (Subtarget->hasVFP2() &&
Jush Luee649832012-07-19 09:49:00 +00001835 TM.Options.FloatABIType == FloatABI::Hard && !isVarArg)
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001836 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1837 else
1838 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1839 } else
1840 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1841 case CallingConv::ARM_AAPCS_VFP:
Jush Luee649832012-07-19 09:49:00 +00001842 if (!isVarArg)
1843 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1844 // Fall through to soft float variant, variadic functions don't
1845 // use hard floating point ABI.
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001846 case CallingConv::ARM_AAPCS:
1847 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1848 case CallingConv::ARM_APCS:
1849 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Eric Christophere94ac882012-08-03 00:05:53 +00001850 case CallingConv::GHC:
1851 if (Return)
1852 llvm_unreachable("Can't return in GHC call convention");
1853 else
1854 return CC_ARM_APCS_GHC;
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001855 }
1856}
1857
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001858bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1859 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001860 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001861 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1862 SmallVectorImpl<unsigned> &RegArgs,
1863 CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +00001864 unsigned &NumBytes,
1865 bool isVarArg) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001866 SmallVector<CCValAssign, 16> ArgLocs;
Jush Luee649832012-07-19 09:49:00 +00001867 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, ArgLocs, *Context);
1868 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags,
1869 CCAssignFnForCall(CC, false, isVarArg));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001870
Bill Wendling5aeff312012-03-16 23:11:07 +00001871 // Check that we can handle all of the arguments. If we can't, then bail out
1872 // now before we add code to the MBB.
1873 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1874 CCValAssign &VA = ArgLocs[i];
1875 MVT ArgVT = ArgVTs[VA.getValNo()];
1876
1877 // We don't handle NEON/vector parameters yet.
1878 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
1879 return false;
1880
1881 // Now copy/store arg to correct locations.
1882 if (VA.isRegLoc() && !VA.needsCustom()) {
1883 continue;
1884 } else if (VA.needsCustom()) {
1885 // TODO: We need custom lowering for vector (v2f64) args.
1886 if (VA.getLocVT() != MVT::f64 ||
1887 // TODO: Only handle register args for now.
1888 !VA.isRegLoc() || !ArgLocs[++i].isRegLoc())
1889 return false;
1890 } else {
1891 switch (static_cast<EVT>(ArgVT).getSimpleVT().SimpleTy) {
1892 default:
1893 return false;
1894 case MVT::i1:
1895 case MVT::i8:
1896 case MVT::i16:
1897 case MVT::i32:
1898 break;
1899 case MVT::f32:
1900 if (!Subtarget->hasVFP2())
1901 return false;
1902 break;
1903 case MVT::f64:
1904 if (!Subtarget->hasVFP2())
1905 return false;
1906 break;
1907 }
1908 }
1909 }
1910
1911 // At the point, we are able to handle the call's arguments in fast isel.
1912
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001913 // Get a count of how many bytes are to be pushed on the stack.
1914 NumBytes = CCInfo.getNextStackOffset();
1915
1916 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00001917 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001918 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1919 TII.get(AdjStackDown))
1920 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001921
1922 // Process the args.
1923 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1924 CCValAssign &VA = ArgLocs[i];
1925 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001926 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001927
Bill Wendling5aeff312012-03-16 23:11:07 +00001928 assert((!ArgVT.isVector() && ArgVT.getSizeInBits() <= 64) &&
1929 "We don't handle NEON/vector parameters yet.");
Eric Christophera4633f52010-10-23 09:37:17 +00001930
Eric Christopherf9764fa2010-09-30 20:49:44 +00001931 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001932 switch (VA.getLocInfo()) {
1933 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001934 case CCValAssign::SExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001935 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001936 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/false);
1937 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001938 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001939 break;
1940 }
Chad Rosier42536af2011-11-05 20:16:15 +00001941 case CCValAssign::AExt:
1942 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherfa87d662010-10-18 02:17:53 +00001943 case CCValAssign::ZExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001944 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001945 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/true);
1946 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001947 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001948 break;
1949 }
1950 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001951 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001952 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001953 assert(BC != 0 && "Failed to emit a bitcast!");
1954 Arg = BC;
1955 ArgVT = VA.getLocVT();
1956 break;
1957 }
1958 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001959 }
1960
1961 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00001962 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001963 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00001964 VA.getLocReg())
Chad Rosier42536af2011-11-05 20:16:15 +00001965 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001966 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001967 } else if (VA.needsCustom()) {
1968 // TODO: We need custom lowering for vector (v2f64) args.
Bill Wendling5aeff312012-03-16 23:11:07 +00001969 assert(VA.getLocVT() == MVT::f64 &&
1970 "Custom lowering for v2f64 args not available");
Jim Grosbach6b156392010-10-27 21:39:08 +00001971
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001972 CCValAssign &NextVA = ArgLocs[++i];
1973
Bill Wendling5aeff312012-03-16 23:11:07 +00001974 assert(VA.isRegLoc() && NextVA.isRegLoc() &&
1975 "We only handle register args!");
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001976
1977 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1978 TII.get(ARM::VMOVRRD), VA.getLocReg())
1979 .addReg(NextVA.getLocReg(), RegState::Define)
1980 .addReg(Arg));
1981 RegArgs.push_back(VA.getLocReg());
1982 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001983 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00001984 assert(VA.isMemLoc());
1985 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00001986 Address Addr;
1987 Addr.BaseType = Address::RegBase;
1988 Addr.Base.Reg = ARM::SP;
1989 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00001990
Bill Wendling5aeff312012-03-16 23:11:07 +00001991 bool EmitRet = ARMEmitStore(ArgVT, Arg, Addr); (void)EmitRet;
1992 assert(EmitRet && "Could not emit a store for argument!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001993 }
1994 }
Bill Wendling5aeff312012-03-16 23:11:07 +00001995
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001996 return true;
1997}
1998
Duncan Sands1440e8b2010-11-03 11:35:31 +00001999bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002000 const Instruction *I, CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +00002001 unsigned &NumBytes, bool isVarArg) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002002 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00002003 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00002004 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2005 TII.get(AdjStackUp))
2006 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002007
2008 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00002009 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002010 SmallVector<CCValAssign, 16> RVLocs;
Jush Luee649832012-07-19 09:49:00 +00002011 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context);
2012 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002013
2014 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00002015 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00002016 // For this move we copy into two registers and then move into the
2017 // double fp reg we want.
Eric Christopher14df8822010-10-01 00:00:11 +00002018 EVT DestVT = RVLocs[0].getValVT();
Craig Topper44d23822012-02-22 05:59:10 +00002019 const TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
Eric Christopher14df8822010-10-01 00:00:11 +00002020 unsigned ResultReg = createResultReg(DstRC);
2021 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2022 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00002023 .addReg(RVLocs[0].getLocReg())
2024 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00002025
Eric Christopher3659ac22010-10-20 08:02:24 +00002026 UsedRegs.push_back(RVLocs[0].getLocReg());
2027 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00002028
Eric Christopherdccd2c32010-10-11 08:38:55 +00002029 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002030 UpdateValueMap(I, ResultReg);
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002031 } else {
2032 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Eric Christopher14df8822010-10-01 00:00:11 +00002033 EVT CopyVT = RVLocs[0].getValVT();
Chad Rosier0eff39f2011-11-08 00:03:32 +00002034
2035 // Special handling for extended integers.
2036 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
2037 CopyVT = MVT::i32;
2038
Craig Topper44d23822012-02-22 05:59:10 +00002039 const TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002040
Eric Christopher14df8822010-10-01 00:00:11 +00002041 unsigned ResultReg = createResultReg(DstRC);
2042 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2043 ResultReg).addReg(RVLocs[0].getLocReg());
2044 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002045
Eric Christopherdccd2c32010-10-11 08:38:55 +00002046 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002047 UpdateValueMap(I, ResultReg);
2048 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002049 }
2050
Eric Christopherdccd2c32010-10-11 08:38:55 +00002051 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002052}
2053
Eric Christopher4f512ef2010-10-22 01:28:00 +00002054bool ARMFastISel::SelectRet(const Instruction *I) {
2055 const ReturnInst *Ret = cast<ReturnInst>(I);
2056 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00002057
Eric Christopher4f512ef2010-10-22 01:28:00 +00002058 if (!FuncInfo.CanLowerReturn)
2059 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00002060
Eric Christopher4f512ef2010-10-22 01:28:00 +00002061 CallingConv::ID CC = F.getCallingConv();
2062 if (Ret->getNumOperands() > 0) {
2063 SmallVector<ISD::OutputArg, 4> Outs;
2064 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
2065 Outs, TLI);
2066
2067 // Analyze operands of the call, assigning locations to each operand.
2068 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00002069 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Jush Luee649832012-07-19 09:49:00 +00002070 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */,
2071 F.isVarArg()));
Eric Christopher4f512ef2010-10-22 01:28:00 +00002072
2073 const Value *RV = Ret->getOperand(0);
2074 unsigned Reg = getRegForValue(RV);
2075 if (Reg == 0)
2076 return false;
2077
2078 // Only handle a single return value for now.
2079 if (ValLocs.size() != 1)
2080 return false;
2081
2082 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00002083
Eric Christopher4f512ef2010-10-22 01:28:00 +00002084 // Don't bother handling odd stuff for now.
2085 if (VA.getLocInfo() != CCValAssign::Full)
2086 return false;
2087 // Only handle register returns for now.
2088 if (!VA.isRegLoc())
2089 return false;
Chad Rosierf470cbb2011-11-04 00:50:21 +00002090
2091 unsigned SrcReg = Reg + VA.getValNo();
2092 EVT RVVT = TLI.getValueType(RV->getType());
2093 EVT DestVT = VA.getValVT();
2094 // Special handling for extended integers.
2095 if (RVVT != DestVT) {
2096 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
2097 return false;
2098
Chad Rosierf470cbb2011-11-04 00:50:21 +00002099 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
2100
Chad Rosierb8703fe2012-02-17 01:21:28 +00002101 // Perform extension if flagged as either zext or sext. Otherwise, do
2102 // nothing.
2103 if (Outs[0].Flags.isZExt() || Outs[0].Flags.isSExt()) {
2104 SrcReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, Outs[0].Flags.isZExt());
2105 if (SrcReg == 0) return false;
2106 }
Chad Rosierf470cbb2011-11-04 00:50:21 +00002107 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002108
Eric Christopher4f512ef2010-10-22 01:28:00 +00002109 // Make the copy.
Eric Christopher4f512ef2010-10-22 01:28:00 +00002110 unsigned DstReg = VA.getLocReg();
2111 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
2112 // Avoid a cross-class copy. This is very unlikely.
2113 if (!SrcRC->contains(DstReg))
2114 return false;
2115 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2116 DstReg).addReg(SrcReg);
2117
2118 // Mark the register as live out of the function.
2119 MRI.addLiveOut(VA.getLocReg());
2120 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002121
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002122 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Eric Christopher4f512ef2010-10-22 01:28:00 +00002123 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2124 TII.get(RetOpc)));
2125 return true;
2126}
2127
Chad Rosier49d6fc02012-06-12 19:25:13 +00002128unsigned ARMFastISel::ARMSelectCallOp(bool UseReg) {
2129 if (UseReg)
2130 return isThumb2 ? ARM::tBLXr : ARM::BLX;
2131 else
2132 return isThumb2 ? ARM::tBL : ARM::BL;
2133}
2134
2135unsigned ARMFastISel::getLibcallReg(const Twine &Name) {
2136 GlobalValue *GV = new GlobalVariable(Type::getInt32Ty(*Context), false,
2137 GlobalValue::ExternalLinkage, 0, Name);
2138 return ARMMaterializeGV(GV, TLI.getValueType(GV->getType()));
Eric Christopher872f4a22011-02-22 01:37:10 +00002139}
2140
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002141// A quick function that will emit a call for a named libcall in F with the
2142// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00002143// can emit a call for any libcall we can produce. This is an abridged version
2144// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002145// like computed function pointers or strange arguments at call sites.
2146// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2147// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002148bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2149 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002150
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002151 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002152 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002153 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002154 if (RetTy->isVoidTy())
2155 RetVT = MVT::isVoid;
2156 else if (!isTypeLegal(RetTy, RetVT))
2157 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002158
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002159 // Can't handle non-double multi-reg retvals.
Jush Luefc967e2012-06-14 06:08:19 +00002160 if (RetVT != MVT::isVoid && RetVT != MVT::i32) {
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002161 SmallVector<CCValAssign, 16> RVLocs;
2162 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Jush Luee649832012-07-19 09:49:00 +00002163 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, false));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002164 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2165 return false;
2166 }
2167
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002168 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002169 SmallVector<Value*, 8> Args;
2170 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002171 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002172 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2173 Args.reserve(I->getNumOperands());
2174 ArgRegs.reserve(I->getNumOperands());
2175 ArgVTs.reserve(I->getNumOperands());
2176 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002177 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002178 Value *Op = I->getOperand(i);
2179 unsigned Arg = getRegForValue(Op);
2180 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002181
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002182 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002183 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002184 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002185
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002186 ISD::ArgFlagsTy Flags;
2187 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2188 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002189
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002190 Args.push_back(Op);
2191 ArgRegs.push_back(Arg);
2192 ArgVTs.push_back(ArgVT);
2193 ArgFlags.push_back(Flags);
2194 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002195
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002196 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002197 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002198 unsigned NumBytes;
Jush Luee649832012-07-19 09:49:00 +00002199 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2200 RegArgs, CC, NumBytes, false))
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002201 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002202
Chad Rosier49d6fc02012-06-12 19:25:13 +00002203 unsigned CalleeReg = 0;
2204 if (EnableARMLongCalls) {
2205 CalleeReg = getLibcallReg(TLI.getLibcallName(Call));
2206 if (CalleeReg == 0) return false;
2207 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002208
Chad Rosier49d6fc02012-06-12 19:25:13 +00002209 // Issue the call.
2210 unsigned CallOpc = ARMSelectCallOp(EnableARMLongCalls);
2211 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2212 DL, TII.get(CallOpc));
2213 if (isThumb2) {
2214 // Explicitly adding the predicate here.
2215 AddDefaultPred(MIB);
2216 if (EnableARMLongCalls)
2217 MIB.addReg(CalleeReg);
2218 else
2219 MIB.addExternalSymbol(TLI.getLibcallName(Call));
2220 } else {
2221 if (EnableARMLongCalls)
2222 MIB.addReg(CalleeReg);
2223 else
2224 MIB.addExternalSymbol(TLI.getLibcallName(Call));
2225
2226 // Explicitly adding the predicate here.
2227 AddDefaultPred(MIB);
2228 }
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002229 // Add implicit physical register uses to the call.
2230 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2231 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002232
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002233 // Add a register mask with the call-preserved registers.
2234 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2235 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2236
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002237 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002238 SmallVector<unsigned, 4> UsedRegs;
Jush Luee649832012-07-19 09:49:00 +00002239 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, false)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002240
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002241 // Set all unused physreg defs as dead.
2242 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002243
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002244 return true;
2245}
2246
Chad Rosier11add262011-11-11 23:31:03 +00002247bool ARMFastISel::SelectCall(const Instruction *I,
2248 const char *IntrMemName = 0) {
Eric Christopherf9764fa2010-09-30 20:49:44 +00002249 const CallInst *CI = cast<CallInst>(I);
2250 const Value *Callee = CI->getCalledValue();
2251
Chad Rosier11add262011-11-11 23:31:03 +00002252 // Can't handle inline asm.
2253 if (isa<InlineAsm>(Callee)) return false;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002254
Eric Christopherf9764fa2010-09-30 20:49:44 +00002255 // Check the calling convention.
2256 ImmutableCallSite CS(CI);
2257 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00002258
Eric Christopherf9764fa2010-09-30 20:49:44 +00002259 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00002260
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002261 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
2262 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Jush Luee649832012-07-19 09:49:00 +00002263 bool isVarArg = FTy->isVarArg();
Eric Christopherdccd2c32010-10-11 08:38:55 +00002264
Eric Christopherf9764fa2010-09-30 20:49:44 +00002265 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002266 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002267 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002268 if (RetTy->isVoidTy())
2269 RetVT = MVT::isVoid;
Chad Rosier0eff39f2011-11-08 00:03:32 +00002270 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2271 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002272 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002273
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002274 // Can't handle non-double multi-reg retvals.
2275 if (RetVT != MVT::isVoid && RetVT != MVT::i1 && RetVT != MVT::i8 &&
2276 RetVT != MVT::i16 && RetVT != MVT::i32) {
2277 SmallVector<CCValAssign, 16> RVLocs;
Jush Luee649832012-07-19 09:49:00 +00002278 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context);
2279 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002280 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2281 return false;
2282 }
2283
Eric Christopherf9764fa2010-09-30 20:49:44 +00002284 // Set up the argument vectors.
2285 SmallVector<Value*, 8> Args;
2286 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002287 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002288 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Chad Rosier92fd0172012-02-15 00:23:55 +00002289 unsigned arg_size = CS.arg_size();
2290 Args.reserve(arg_size);
2291 ArgRegs.reserve(arg_size);
2292 ArgVTs.reserve(arg_size);
2293 ArgFlags.reserve(arg_size);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002294 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2295 i != e; ++i) {
Chad Rosier11add262011-11-11 23:31:03 +00002296 // If we're lowering a memory intrinsic instead of a regular call, skip the
2297 // last two arguments, which shouldn't be passed to the underlying function.
2298 if (IntrMemName && e-i <= 2)
2299 break;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002300
Eric Christopherf9764fa2010-09-30 20:49:44 +00002301 ISD::ArgFlagsTy Flags;
2302 unsigned AttrInd = i - CS.arg_begin() + 1;
2303 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
2304 Flags.setSExt();
2305 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
2306 Flags.setZExt();
2307
Chad Rosier8e4a2e42011-11-04 00:58:10 +00002308 // FIXME: Only handle *easy* calls for now.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002309 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
2310 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
2311 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
2312 CS.paramHasAttr(AttrInd, Attribute::ByVal))
2313 return false;
2314
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002315 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002316 MVT ArgVT;
Chad Rosier42536af2011-11-05 20:16:15 +00002317 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2318 ArgVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002319 return false;
Chad Rosier424fe0e2011-11-18 01:17:34 +00002320
2321 unsigned Arg = getRegForValue(*i);
2322 if (Arg == 0)
2323 return false;
2324
Eric Christopherf9764fa2010-09-30 20:49:44 +00002325 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2326 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002327
Eric Christopherf9764fa2010-09-30 20:49:44 +00002328 Args.push_back(*i);
2329 ArgRegs.push_back(Arg);
2330 ArgVTs.push_back(ArgVT);
2331 ArgFlags.push_back(Flags);
2332 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002333
Eric Christopherf9764fa2010-09-30 20:49:44 +00002334 // Handle the arguments now that we've gotten them.
2335 SmallVector<unsigned, 4> RegArgs;
2336 unsigned NumBytes;
Jush Luee649832012-07-19 09:49:00 +00002337 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2338 RegArgs, CC, NumBytes, isVarArg))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002339 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002340
Chad Rosier49d6fc02012-06-12 19:25:13 +00002341 bool UseReg = false;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002342 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Chad Rosier49d6fc02012-06-12 19:25:13 +00002343 if (!GV || EnableARMLongCalls) UseReg = true;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002344
Chad Rosier49d6fc02012-06-12 19:25:13 +00002345 unsigned CalleeReg = 0;
2346 if (UseReg) {
2347 if (IntrMemName)
2348 CalleeReg = getLibcallReg(IntrMemName);
2349 else
2350 CalleeReg = getRegForValue(Callee);
2351
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002352 if (CalleeReg == 0) return false;
2353 }
2354
Chad Rosier49d6fc02012-06-12 19:25:13 +00002355 // Issue the call.
2356 unsigned CallOpc = ARMSelectCallOp(UseReg);
2357 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2358 DL, TII.get(CallOpc));
Chad Rosier9eb67482011-11-13 09:44:21 +00002359 if(isThumb2) {
Eric Christopherc19aadb2010-12-21 03:50:43 +00002360 // Explicitly adding the predicate here.
Chad Rosier49d6fc02012-06-12 19:25:13 +00002361 AddDefaultPred(MIB);
2362 if (UseReg)
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002363 MIB.addReg(CalleeReg);
2364 else if (!IntrMemName)
Chad Rosier9eb67482011-11-13 09:44:21 +00002365 MIB.addGlobalAddress(GV, 0, 0);
Jush Luefc967e2012-06-14 06:08:19 +00002366 else
Chad Rosier9eb67482011-11-13 09:44:21 +00002367 MIB.addExternalSymbol(IntrMemName, 0);
2368 } else {
Chad Rosier49d6fc02012-06-12 19:25:13 +00002369 if (UseReg)
2370 MIB.addReg(CalleeReg);
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002371 else if (!IntrMemName)
Chad Rosier49d6fc02012-06-12 19:25:13 +00002372 MIB.addGlobalAddress(GV, 0, 0);
Chad Rosier9eb67482011-11-13 09:44:21 +00002373 else
Chad Rosier49d6fc02012-06-12 19:25:13 +00002374 MIB.addExternalSymbol(IntrMemName, 0);
2375
2376 // Explicitly adding the predicate here.
2377 AddDefaultPred(MIB);
Chad Rosier9eb67482011-11-13 09:44:21 +00002378 }
Jush Luefc967e2012-06-14 06:08:19 +00002379
Eric Christopherf9764fa2010-09-30 20:49:44 +00002380 // Add implicit physical register uses to the call.
2381 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2382 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002383
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002384 // Add a register mask with the call-preserved registers.
2385 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2386 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2387
Eric Christopherf9764fa2010-09-30 20:49:44 +00002388 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002389 SmallVector<unsigned, 4> UsedRegs;
Jush Luee649832012-07-19 09:49:00 +00002390 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, isVarArg))
2391 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002392
Eric Christopherf9764fa2010-09-30 20:49:44 +00002393 // Set all unused physreg defs as dead.
2394 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002395
Eric Christopherf9764fa2010-09-30 20:49:44 +00002396 return true;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002397}
2398
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002399bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002400 return Len <= 16;
2401}
2402
Jim Grosbachd4f020a2012-04-06 23:43:50 +00002403bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src,
2404 uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002405 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002406 if (!ARMIsMemCpySmall(Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002407 return false;
2408
2409 // We don't care about alignment here since we just emit integer accesses.
2410 while (Len) {
2411 MVT VT;
2412 if (Len >= 4)
2413 VT = MVT::i32;
2414 else if (Len >= 2)
2415 VT = MVT::i16;
2416 else {
2417 assert(Len == 1);
2418 VT = MVT::i8;
2419 }
2420
2421 bool RV;
2422 unsigned ResultReg;
2423 RV = ARMEmitLoad(VT, ResultReg, Src);
Eric Christopherfae699a2012-01-11 20:55:27 +00002424 assert (RV == true && "Should be able to handle this load.");
Chad Rosier909cb4f2011-11-14 22:46:17 +00002425 RV = ARMEmitStore(VT, ResultReg, Dest);
Eric Christopherfae699a2012-01-11 20:55:27 +00002426 assert (RV == true && "Should be able to handle this store.");
Duncan Sands5b8a1db2012-02-05 14:20:11 +00002427 (void)RV;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002428
2429 unsigned Size = VT.getSizeInBits()/8;
2430 Len -= Size;
2431 Dest.Offset += Size;
2432 Src.Offset += Size;
2433 }
2434
2435 return true;
2436}
2437
Chad Rosier11add262011-11-11 23:31:03 +00002438bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2439 // FIXME: Handle more intrinsics.
2440 switch (I.getIntrinsicID()) {
2441 default: return false;
Chad Rosierada759d2012-05-30 17:23:22 +00002442 case Intrinsic::frameaddress: {
2443 MachineFrameInfo *MFI = FuncInfo.MF->getFrameInfo();
2444 MFI->setFrameAddressIsTaken(true);
2445
2446 unsigned LdrOpc;
2447 const TargetRegisterClass *RC;
2448 if (isThumb2) {
2449 LdrOpc = ARM::t2LDRi12;
2450 RC = (const TargetRegisterClass*)&ARM::tGPRRegClass;
2451 } else {
2452 LdrOpc = ARM::LDRi12;
2453 RC = (const TargetRegisterClass*)&ARM::GPRRegClass;
2454 }
2455
2456 const ARMBaseRegisterInfo *RegInfo =
2457 static_cast<const ARMBaseRegisterInfo*>(TM.getRegisterInfo());
2458 unsigned FramePtr = RegInfo->getFrameRegister(*(FuncInfo.MF));
2459 unsigned SrcReg = FramePtr;
2460
2461 // Recursively load frame address
2462 // ldr r0 [fp]
2463 // ldr r0 [r0]
2464 // ldr r0 [r0]
2465 // ...
2466 unsigned DestReg;
2467 unsigned Depth = cast<ConstantInt>(I.getOperand(0))->getZExtValue();
2468 while (Depth--) {
2469 DestReg = createResultReg(RC);
2470 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2471 TII.get(LdrOpc), DestReg)
2472 .addReg(SrcReg).addImm(0));
2473 SrcReg = DestReg;
2474 }
Chad Rosierbbff4ee2012-06-01 21:12:31 +00002475 UpdateValueMap(&I, SrcReg);
Chad Rosierada759d2012-05-30 17:23:22 +00002476 return true;
2477 }
Chad Rosier11add262011-11-11 23:31:03 +00002478 case Intrinsic::memcpy:
2479 case Intrinsic::memmove: {
Chad Rosier11add262011-11-11 23:31:03 +00002480 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2481 // Don't handle volatile.
2482 if (MTI.isVolatile())
2483 return false;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002484
2485 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2486 // we would emit dead code because we don't currently handle memmoves.
2487 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2488 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002489 // Small memcpy's are common enough that we want to do them without a call
2490 // if possible.
Chad Rosier909cb4f2011-11-14 22:46:17 +00002491 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002492 if (ARMIsMemCpySmall(Len)) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002493 Address Dest, Src;
2494 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2495 !ARMComputeAddress(MTI.getRawSource(), Src))
2496 return false;
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002497 if (ARMTryEmitSmallMemCpy(Dest, Src, Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002498 return true;
2499 }
2500 }
Jush Luefc967e2012-06-14 06:08:19 +00002501
Chad Rosier11add262011-11-11 23:31:03 +00002502 if (!MTI.getLength()->getType()->isIntegerTy(32))
2503 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002504
Chad Rosier11add262011-11-11 23:31:03 +00002505 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2506 return false;
2507
2508 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2509 return SelectCall(&I, IntrMemName);
2510 }
2511 case Intrinsic::memset: {
2512 const MemSetInst &MSI = cast<MemSetInst>(I);
2513 // Don't handle volatile.
2514 if (MSI.isVolatile())
2515 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002516
Chad Rosier11add262011-11-11 23:31:03 +00002517 if (!MSI.getLength()->getType()->isIntegerTy(32))
2518 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002519
Chad Rosier11add262011-11-11 23:31:03 +00002520 if (MSI.getDestAddressSpace() > 255)
2521 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002522
Chad Rosier11add262011-11-11 23:31:03 +00002523 return SelectCall(&I, "memset");
2524 }
Chad Rosier226ddf52012-05-11 21:33:49 +00002525 case Intrinsic::trap: {
2526 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::TRAP));
2527 return true;
2528 }
Chad Rosier11add262011-11-11 23:31:03 +00002529 }
Chad Rosier11add262011-11-11 23:31:03 +00002530}
2531
Chad Rosier0d7b2312011-11-02 00:18:48 +00002532bool ARMFastISel::SelectTrunc(const Instruction *I) {
Jush Luefc967e2012-06-14 06:08:19 +00002533 // The high bits for a type smaller than the register size are assumed to be
Chad Rosier0d7b2312011-11-02 00:18:48 +00002534 // undefined.
2535 Value *Op = I->getOperand(0);
2536
2537 EVT SrcVT, DestVT;
2538 SrcVT = TLI.getValueType(Op->getType(), true);
2539 DestVT = TLI.getValueType(I->getType(), true);
2540
2541 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2542 return false;
2543 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2544 return false;
2545
2546 unsigned SrcReg = getRegForValue(Op);
2547 if (!SrcReg) return false;
2548
2549 // Because the high bits are undefined, a truncate doesn't generate
2550 // any code.
2551 UpdateValueMap(I, SrcReg);
2552 return true;
2553}
2554
Chad Rosier87633022011-11-02 17:20:24 +00002555unsigned ARMFastISel::ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT,
2556 bool isZExt) {
Eli Friedman76927d732011-05-25 23:49:02 +00002557 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier87633022011-11-02 17:20:24 +00002558 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002559
2560 unsigned Opc;
Eli Friedman76927d732011-05-25 23:49:02 +00002561 bool isBoolZext = false;
Chad Rosier87633022011-11-02 17:20:24 +00002562 if (!SrcVT.isSimple()) return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002563 switch (SrcVT.getSimpleVT().SimpleTy) {
Chad Rosier87633022011-11-02 17:20:24 +00002564 default: return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002565 case MVT::i16:
Chad Rosier87633022011-11-02 17:20:24 +00002566 if (!Subtarget->hasV6Ops()) return 0;
2567 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002568 Opc = isThumb2 ? ARM::t2UXTH : ARM::UXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002569 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002570 Opc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002571 break;
2572 case MVT::i8:
Chad Rosier87633022011-11-02 17:20:24 +00002573 if (!Subtarget->hasV6Ops()) return 0;
2574 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002575 Opc = isThumb2 ? ARM::t2UXTB : ARM::UXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002576 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002577 Opc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002578 break;
2579 case MVT::i1:
Chad Rosier87633022011-11-02 17:20:24 +00002580 if (isZExt) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002581 Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eli Friedman76927d732011-05-25 23:49:02 +00002582 isBoolZext = true;
2583 break;
2584 }
Chad Rosier87633022011-11-02 17:20:24 +00002585 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002586 }
2587
Chad Rosier87633022011-11-02 17:20:24 +00002588 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eli Friedman76927d732011-05-25 23:49:02 +00002589 MachineInstrBuilder MIB;
Chad Rosier87633022011-11-02 17:20:24 +00002590 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg)
Eli Friedman76927d732011-05-25 23:49:02 +00002591 .addReg(SrcReg);
2592 if (isBoolZext)
2593 MIB.addImm(1);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002594 else
2595 MIB.addImm(0);
Eli Friedman76927d732011-05-25 23:49:02 +00002596 AddOptionalDefs(MIB);
Chad Rosier87633022011-11-02 17:20:24 +00002597 return ResultReg;
2598}
2599
2600bool ARMFastISel::SelectIntExt(const Instruction *I) {
2601 // On ARM, in general, integer casts don't involve legal types; this code
2602 // handles promotable integers.
Chad Rosier87633022011-11-02 17:20:24 +00002603 Type *DestTy = I->getType();
2604 Value *Src = I->getOperand(0);
2605 Type *SrcTy = Src->getType();
2606
2607 EVT SrcVT, DestVT;
2608 SrcVT = TLI.getValueType(SrcTy, true);
2609 DestVT = TLI.getValueType(DestTy, true);
2610
2611 bool isZExt = isa<ZExtInst>(I);
2612 unsigned SrcReg = getRegForValue(Src);
2613 if (!SrcReg) return false;
2614
2615 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2616 if (ResultReg == 0) return false;
2617 UpdateValueMap(I, ResultReg);
Eli Friedman76927d732011-05-25 23:49:02 +00002618 return true;
2619}
2620
Jush Lu29465492012-08-03 02:37:48 +00002621bool ARMFastISel::SelectShift(const Instruction *I,
2622 ARM_AM::ShiftOpc ShiftTy) {
2623 // We handle thumb2 mode by target independent selector
2624 // or SelectionDAG ISel.
2625 if (isThumb2)
2626 return false;
2627
2628 // Only handle i32 now.
2629 EVT DestVT = TLI.getValueType(I->getType(), true);
2630 if (DestVT != MVT::i32)
2631 return false;
2632
2633 unsigned Opc = ARM::MOVsr;
2634 unsigned ShiftImm;
2635 Value *Src2Value = I->getOperand(1);
2636 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Src2Value)) {
2637 ShiftImm = CI->getZExtValue();
2638
2639 // Fall back to selection DAG isel if the shift amount
2640 // is zero or greater than the width of the value type.
2641 if (ShiftImm == 0 || ShiftImm >=32)
2642 return false;
2643
2644 Opc = ARM::MOVsi;
2645 }
2646
2647 Value *Src1Value = I->getOperand(0);
2648 unsigned Reg1 = getRegForValue(Src1Value);
2649 if (Reg1 == 0) return false;
2650
2651 unsigned Reg2;
2652 if (Opc == ARM::MOVsr) {
2653 Reg2 = getRegForValue(Src2Value);
2654 if (Reg2 == 0) return false;
2655 }
2656
2657 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
2658 if(ResultReg == 0) return false;
2659
2660 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2661 TII.get(Opc), ResultReg)
2662 .addReg(Reg1);
2663
2664 if (Opc == ARM::MOVsi)
2665 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, ShiftImm));
2666 else if (Opc == ARM::MOVsr) {
2667 MIB.addReg(Reg2);
2668 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, 0));
2669 }
2670
2671 AddOptionalDefs(MIB);
2672 UpdateValueMap(I, ResultReg);
2673 return true;
2674}
2675
Eric Christopher56d2b722010-09-02 23:43:26 +00002676// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002677bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002678
Eric Christopherab695882010-07-21 22:26:11 +00002679 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002680 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002681 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002682 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002683 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002684 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002685 return SelectBranch(I);
Chad Rosier60c8fa62012-02-07 23:56:08 +00002686 case Instruction::IndirectBr:
2687 return SelectIndirectBr(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002688 case Instruction::ICmp:
2689 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002690 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002691 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002692 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002693 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002694 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002695 case Instruction::SIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002696 return SelectIToFP(I, /*isSigned*/ true);
Chad Rosier36b7beb2012-02-03 19:42:52 +00002697 case Instruction::UIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002698 return SelectIToFP(I, /*isSigned*/ false);
Eric Christopher9a040492010-09-09 18:54:59 +00002699 case Instruction::FPToSI:
Chad Rosierae46a332012-02-03 21:14:11 +00002700 return SelectFPToI(I, /*isSigned*/ true);
Chad Rosieree8901c2012-02-03 20:27:51 +00002701 case Instruction::FPToUI:
Chad Rosierae46a332012-02-03 21:14:11 +00002702 return SelectFPToI(I, /*isSigned*/ false);
Chad Rosier3901c3e2012-02-06 23:50:07 +00002703 case Instruction::Add:
2704 return SelectBinaryIntOp(I, ISD::ADD);
Chad Rosier6fde8752012-02-08 02:29:21 +00002705 case Instruction::Or:
2706 return SelectBinaryIntOp(I, ISD::OR);
Chad Rosier743e1992012-02-08 02:45:44 +00002707 case Instruction::Sub:
2708 return SelectBinaryIntOp(I, ISD::SUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002709 case Instruction::FAdd:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002710 return SelectBinaryFPOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002711 case Instruction::FSub:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002712 return SelectBinaryFPOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002713 case Instruction::FMul:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002714 return SelectBinaryFPOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002715 case Instruction::SDiv:
Chad Rosier7ccb30b2012-02-03 21:07:27 +00002716 return SelectDiv(I, /*isSigned*/ true);
2717 case Instruction::UDiv:
2718 return SelectDiv(I, /*isSigned*/ false);
Eric Christopher6a880d62010-10-11 08:37:26 +00002719 case Instruction::SRem:
Chad Rosier769422f2012-02-03 21:23:45 +00002720 return SelectRem(I, /*isSigned*/ true);
2721 case Instruction::URem:
2722 return SelectRem(I, /*isSigned*/ false);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002723 case Instruction::Call:
Chad Rosier11add262011-11-11 23:31:03 +00002724 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2725 return SelectIntrinsicCall(*II);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002726 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002727 case Instruction::Select:
2728 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002729 case Instruction::Ret:
2730 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002731 case Instruction::Trunc:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002732 return SelectTrunc(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002733 case Instruction::ZExt:
2734 case Instruction::SExt:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002735 return SelectIntExt(I);
Jush Lu29465492012-08-03 02:37:48 +00002736 case Instruction::Shl:
2737 return SelectShift(I, ARM_AM::lsl);
2738 case Instruction::LShr:
2739 return SelectShift(I, ARM_AM::lsr);
2740 case Instruction::AShr:
2741 return SelectShift(I, ARM_AM::asr);
Eric Christopherab695882010-07-21 22:26:11 +00002742 default: break;
2743 }
2744 return false;
2745}
2746
Chad Rosierb29b9502011-11-13 02:23:59 +00002747/// TryToFoldLoad - The specified machine instr operand is a vreg, and that
2748/// vreg is being provided by the specified load instruction. If possible,
2749/// try to fold the load as an operand to the instruction, returning true if
2750/// successful.
2751bool ARMFastISel::TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
2752 const LoadInst *LI) {
2753 // Verify we have a legal type before going any further.
2754 MVT VT;
2755 if (!isLoadTypeLegal(LI->getType(), VT))
2756 return false;
2757
2758 // Combine load followed by zero- or sign-extend.
2759 // ldrb r1, [r0] ldrb r1, [r0]
2760 // uxtb r2, r1 =>
2761 // mov r3, r2 mov r3, r1
2762 bool isZExt = true;
2763 switch(MI->getOpcode()) {
2764 default: return false;
2765 case ARM::SXTH:
2766 case ARM::t2SXTH:
2767 isZExt = false;
2768 case ARM::UXTH:
2769 case ARM::t2UXTH:
2770 if (VT != MVT::i16)
2771 return false;
2772 break;
2773 case ARM::SXTB:
2774 case ARM::t2SXTB:
2775 isZExt = false;
2776 case ARM::UXTB:
2777 case ARM::t2UXTB:
2778 if (VT != MVT::i8)
2779 return false;
2780 break;
2781 }
2782 // See if we can handle this address.
2783 Address Addr;
2784 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
Jush Luefc967e2012-06-14 06:08:19 +00002785
Chad Rosierb29b9502011-11-13 02:23:59 +00002786 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier8a9bce92011-12-13 19:22:14 +00002787 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierb29b9502011-11-13 02:23:59 +00002788 return false;
2789 MI->eraseFromParent();
2790 return true;
2791}
2792
Eric Christopherab695882010-07-21 22:26:11 +00002793namespace llvm {
Bob Wilsond49edb72012-08-03 04:06:28 +00002794 FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo,
2795 const TargetLibraryInfo *libInfo) {
Evan Chengafff9412011-12-20 18:26:50 +00002796 // Completely untested on non-iOS.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002797 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002798
Eric Christopheraaa8df42010-11-02 01:21:28 +00002799 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002800 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Chad Rosier2b3b3352012-05-11 19:40:25 +00002801 if (Subtarget->isTargetIOS() && !Subtarget->isThumb1Only())
Bob Wilsond49edb72012-08-03 04:06:28 +00002802 return new ARMFastISel(funcInfo, libInfo);
Evan Cheng09447952010-07-26 18:32:55 +00002803 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00002804 }
2805}