blob: 9e665d729ac0f7efffaf7d4b3d7211a595016759 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- PPCInstr64Bit.td - The PowerPC 64-bit Support ------*- tablegen -*-===//
2//
Chris Lattner956f43c2006-06-16 20:22:01 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liu31d157a2012-02-18 12:03:15 +00007//
Chris Lattner956f43c2006-06-16 20:22:01 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the PowerPC 64-bit instructions. These patterns are used
11// both when in ppc64 mode and when in "use 64-bit extensions in 32-bit" mode.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000015//===----------------------------------------------------------------------===//
16// 64-bit operands.
17//
Chris Lattner041e9d32006-06-26 23:53:10 +000018def s16imm64 : Operand<i64> {
19 let PrintMethod = "printS16ImmOperand";
20}
21def u16imm64 : Operand<i64> {
22 let PrintMethod = "printU16ImmOperand";
23}
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000024def symbolHi64 : Operand<i64> {
25 let PrintMethod = "printSymbolHi";
Chris Lattner85cf7d72010-11-15 06:33:39 +000026 let EncoderMethod = "getHA16Encoding";
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000027}
28def symbolLo64 : Operand<i64> {
29 let PrintMethod = "printSymbolLo";
Chris Lattner85cf7d72010-11-15 06:33:39 +000030 let EncoderMethod = "getLO16Encoding";
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000031}
Hal Finkelc10d5e92012-09-05 19:22:27 +000032def tocentry : Operand<iPTR> {
Ulrich Weigand880d82e2013-03-19 19:50:30 +000033 let MIOperandInfo = (ops i64imm:$imm);
Hal Finkelc10d5e92012-09-05 19:22:27 +000034}
Bill Schmidt34a9d4b2012-11-27 17:35:46 +000035def memrs : Operand<iPTR> { // memri where the immediate is a symbolLo64
36 let PrintMethod = "printMemRegImm";
37 let EncoderMethod = "getMemRIXEncoding";
Hal Finkela548afc2013-03-19 18:51:05 +000038 let MIOperandInfo = (ops symbolLo64:$off, ptr_rc_nor0:$reg);
Bill Schmidt34a9d4b2012-11-27 17:35:46 +000039}
Bill Schmidtd7802bf2012-12-04 16:18:08 +000040def tlsreg : Operand<i64> {
41 let EncoderMethod = "getTLSRegEncoding";
42}
Bill Schmidt57ac1f42012-12-11 20:30:11 +000043def tlsgd : Operand<i64> {}
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000044
Chris Lattnerb410dc92006-06-20 23:18:58 +000045//===----------------------------------------------------------------------===//
46// 64-bit transformation functions.
47//
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000048
Chris Lattnerb410dc92006-06-20 23:18:58 +000049def SHL64 : SDNodeXForm<imm, [{
50 // Transformation function: 63 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000051 return getI32Imm(63 - N->getZExtValue());
Chris Lattnerb410dc92006-06-20 23:18:58 +000052}]>;
53
54def SRL64 : SDNodeXForm<imm, [{
55 // Transformation function: 64 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000056 return N->getZExtValue() ? getI32Imm(64 - N->getZExtValue()) : getI32Imm(0);
Chris Lattnerb410dc92006-06-20 23:18:58 +000057}]>;
58
59def HI32_48 : SDNodeXForm<imm, [{
60 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000061 return getI32Imm((unsigned short)(N->getZExtValue() >> 32));
Chris Lattnerb410dc92006-06-20 23:18:58 +000062}]>;
63
64def HI48_64 : SDNodeXForm<imm, [{
65 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 return getI32Imm((unsigned short)(N->getZExtValue() >> 48));
Chris Lattnerb410dc92006-06-20 23:18:58 +000067}]>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000068
Chris Lattner956f43c2006-06-16 20:22:01 +000069
70//===----------------------------------------------------------------------===//
Chris Lattner6a5339b2006-11-14 18:44:47 +000071// Calls.
72//
73
74let Defs = [LR8] in
Will Schmidt91638152012-10-04 18:14:28 +000075 def MovePCtoLR8 : Pseudo<(outs), (ins), "#MovePCtoLR8", []>,
Chris Lattner6a5339b2006-11-14 18:44:47 +000076 PPC970_Unit_BRU;
77
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000078// Darwin ABI Calls.
Roman Divackye46137f2012-03-06 16:41:49 +000079let isCall = 1, PPC970_Unit = 7, Defs = [LR8] in {
Chris Lattner6a5339b2006-11-14 18:44:47 +000080 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +000081 let Uses = [RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000082 def BL8_Darwin : IForm<18, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +000083 (outs), (ins calltarget:$func),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000084 "bl $func", BrB, []>; // See Pat patterns below.
85 def BLA8_Darwin : IForm<18, 1, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +000086 (outs), (ins aaddr:$func),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000087 "bla $func", BrB, [(PPCcall_Darwin (i64 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +000088 }
89 let Uses = [CTR8, RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000090 def BCTRL8_Darwin : XLForm_2_ext<19, 528, 20, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +000091 (outs), (ins),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000092 "bctrl", BrB,
93 [(PPCbctrl_Darwin)]>, Requires<[In64BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +000094 }
Chris Lattner6a5339b2006-11-14 18:44:47 +000095}
96
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000097// ELF 64 ABI Calls = Darwin ABI Calls
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +000098// Used to define BL8_ELF and BLA8_ELF
Roman Divackye46137f2012-03-06 16:41:49 +000099let isCall = 1, PPC970_Unit = 7, Defs = [LR8] in {
Chris Lattner9f0bc652007-02-25 05:34:32 +0000100 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000101 let Uses = [RM] in {
102 def BL8_ELF : IForm<18, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000103 (outs), (ins calltarget:$func),
Hal Finkel5b00cea2012-03-31 14:45:15 +0000104 "bl $func", BrB, []>; // See Pat patterns below.
105
106 let isCodeGenOnly = 1 in
107 def BL8_NOP_ELF : IForm_and_DForm_4_zero<18, 0, 1, 24,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000108 (outs), (ins calltarget:$func),
Hal Finkel5b00cea2012-03-31 14:45:15 +0000109 "bl $func\n\tnop", BrB, []>;
110
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000111 let isCodeGenOnly = 1 in
112 def BL8_NOP_ELF_TLSGD : IForm_and_DForm_4_zero<18, 0, 1, 24,
113 (outs), (ins calltarget:$func, tlsgd:$sym),
114 "bl $func($sym)\n\tnop", BrB, []>;
115
Bill Schmidt349c2782012-12-12 19:29:35 +0000116 let isCodeGenOnly = 1 in
117 def BL8_NOP_ELF_TLSLD : IForm_and_DForm_4_zero<18, 0, 1, 24,
118 (outs), (ins calltarget:$func, tlsgd:$sym),
119 "bl $func($sym)\n\tnop", BrB, []>;
120
Dale Johannesenb384ab92008-10-29 18:26:45 +0000121 def BLA8_ELF : IForm<18, 1, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000122 (outs), (ins aaddr:$func),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000123 "bla $func", BrB, [(PPCcall_SVR4 (i64 imm:$func))]>;
Hal Finkel5b00cea2012-03-31 14:45:15 +0000124
125 let isCodeGenOnly = 1 in
126 def BLA8_NOP_ELF : IForm_and_DForm_4_zero<18, 1, 1, 24,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000127 (outs), (ins aaddr:$func),
Hal Finkel5b00cea2012-03-31 14:45:15 +0000128 "bla $func\n\tnop", BrB,
129 [(PPCcall_nop_SVR4 (i64 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000130 }
Hal Finkel31610392012-02-24 17:54:01 +0000131 let Uses = [X11, CTR8, RM] in {
Dale Johannesen639076f2008-10-23 20:41:28 +0000132 def BCTRL8_ELF : XLForm_2_ext<19, 528, 20, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000133 (outs), (ins),
Evan Cheng152b7e12007-10-23 06:42:42 +0000134 "bctrl", BrB,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000135 [(PPCbctrl_SVR4)]>, Requires<[In64BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000136 }
Chris Lattner9f0bc652007-02-25 05:34:32 +0000137}
138
139
Chris Lattner6a5339b2006-11-14 18:44:47 +0000140// Calls
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000141def : Pat<(PPCcall_Darwin (i64 tglobaladdr:$dst)),
142 (BL8_Darwin tglobaladdr:$dst)>;
143def : Pat<(PPCcall_Darwin (i64 texternalsym:$dst)),
144 (BL8_Darwin texternalsym:$dst)>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000145
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000146def : Pat<(PPCcall_SVR4 (i64 tglobaladdr:$dst)),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000147 (BL8_ELF tglobaladdr:$dst)>;
Hal Finkel5b00cea2012-03-31 14:45:15 +0000148def : Pat<(PPCcall_nop_SVR4 (i64 tglobaladdr:$dst)),
149 (BL8_NOP_ELF tglobaladdr:$dst)>;
150
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000151def : Pat<(PPCcall_SVR4 (i64 texternalsym:$dst)),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000152 (BL8_ELF texternalsym:$dst)>;
Hal Finkel5b00cea2012-03-31 14:45:15 +0000153def : Pat<(PPCcall_nop_SVR4 (i64 texternalsym:$dst)),
154 (BL8_NOP_ELF texternalsym:$dst)>;
155
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000156def : Pat<(PPCnop),
157 (NOP)>;
Chris Lattner6a5339b2006-11-14 18:44:47 +0000158
Evan Cheng53301922008-07-12 02:23:19 +0000159// Atomic operations
Dan Gohman533297b2009-10-29 18:10:34 +0000160let usesCustomInserter = 1 in {
Jakob Stoklund Olesencf3a7482011-04-04 17:07:09 +0000161 let Defs = [CR0] in {
Evan Cheng53301922008-07-12 02:23:19 +0000162 def ATOMIC_LOAD_ADD_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000163 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_ADD_I64",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000164 [(set G8RC:$dst, (atomic_load_add_64 xoaddr:$ptr, G8RC:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000165 def ATOMIC_LOAD_SUB_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000166 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_SUB_I64",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000167 [(set G8RC:$dst, (atomic_load_sub_64 xoaddr:$ptr, G8RC:$incr))]>;
168 def ATOMIC_LOAD_OR_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000169 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_OR_I64",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000170 [(set G8RC:$dst, (atomic_load_or_64 xoaddr:$ptr, G8RC:$incr))]>;
171 def ATOMIC_LOAD_XOR_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000172 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_XOR_I64",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000173 [(set G8RC:$dst, (atomic_load_xor_64 xoaddr:$ptr, G8RC:$incr))]>;
174 def ATOMIC_LOAD_AND_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000175 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_AND_i64",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000176 [(set G8RC:$dst, (atomic_load_and_64 xoaddr:$ptr, G8RC:$incr))]>;
177 def ATOMIC_LOAD_NAND_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000178 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_NAND_I64",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000179 [(set G8RC:$dst, (atomic_load_nand_64 xoaddr:$ptr, G8RC:$incr))]>;
180
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000181 def ATOMIC_CMP_SWAP_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000182 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$old, G8RC:$new), "#ATOMIC_CMP_SWAP_I64",
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000183 [(set G8RC:$dst,
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000184 (atomic_cmp_swap_64 xoaddr:$ptr, G8RC:$old, G8RC:$new))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000185
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000186 def ATOMIC_SWAP_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000187 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$new), "#ATOMIC_SWAP_I64",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000188 [(set G8RC:$dst, (atomic_swap_64 xoaddr:$ptr, G8RC:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000189 }
Evan Cheng8608f2e2008-04-19 02:30:38 +0000190}
191
Evan Cheng53301922008-07-12 02:23:19 +0000192// Instructions to support atomic operations
193def LDARX : XForm_1<31, 84, (outs G8RC:$rD), (ins memrr:$ptr),
194 "ldarx $rD, $ptr", LdStLDARX,
195 [(set G8RC:$rD, (PPClarx xoaddr:$ptr))]>;
196
197let Defs = [CR0] in
198def STDCX : XForm_1<31, 214, (outs), (ins G8RC:$rS, memrr:$dst),
199 "stdcx. $rS, $dst", LdStSTDCX,
200 [(PPCstcx G8RC:$rS, xoaddr:$dst)]>,
201 isDOT;
202
Dale Johannesenb384ab92008-10-29 18:26:45 +0000203let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000204def TCRETURNdi8 :Pseudo< (outs),
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000205 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000206 "#TC_RETURNd8 $dst $offset",
207 []>;
208
Dale Johannesenb384ab92008-10-29 18:26:45 +0000209let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000210def TCRETURNai8 :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000211 "#TC_RETURNa8 $func $offset",
212 [(PPCtc_return (i64 imm:$func), imm:$offset)]>;
213
Dale Johannesenb384ab92008-10-29 18:26:45 +0000214let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000215def TCRETURNri8 : Pseudo<(outs), (ins CTRRC8:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000216 "#TC_RETURNr8 $dst $offset",
217 []>;
218
219
220let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Roman Divacky0c9b5592011-06-03 15:47:49 +0000221 isIndirectBranch = 1, isCall = 1, Uses = [CTR8, RM] in {
222 let isReturn = 1 in {
223 def TAILBCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
224 Requires<[In64BitMode]>;
225 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000226
Roman Divacky0c9b5592011-06-03 15:47:49 +0000227 def BCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
228 Requires<[In64BitMode]>;
229}
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000230
231
232let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000233 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000234def TAILB8 : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
235 "b $dst", BrB,
236 []>;
237
238
239let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000240 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000241def TAILBA8 : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
242 "ba $dst", BrB,
243 []>;
244
245def : Pat<(PPCtc_return (i64 tglobaladdr:$dst), imm:$imm),
246 (TCRETURNdi8 tglobaladdr:$dst, imm:$imm)>;
247
248def : Pat<(PPCtc_return (i64 texternalsym:$dst), imm:$imm),
249 (TCRETURNdi8 texternalsym:$dst, imm:$imm)>;
250
251def : Pat<(PPCtc_return CTRRC8:$dst, imm:$imm),
252 (TCRETURNri8 CTRRC8:$dst, imm:$imm)>;
253
Hal Finkel99f823f2012-06-08 15:38:21 +0000254let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
255 let Defs = [CTR8], Uses = [CTR8] in {
Ulrich Weigand18430432012-11-13 19:15:52 +0000256 def BDZ8 : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
257 "bdz $dst">;
258 def BDNZ8 : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
259 "bdnz $dst">;
Hal Finkel99f823f2012-06-08 15:38:21 +0000260 }
261}
262
Hal Finkel234bb382011-12-07 06:34:06 +0000263// 64-but CR instructions
264def MTCRF8 : XFXForm_5<31, 144, (outs crbitm:$FXM), (ins G8RC:$rS),
265 "mtcrf $FXM, $rS", BrMCRX>,
266 PPC970_MicroCode, PPC970_Unit_CRU;
267
268def MFCR8pseud: XFXForm_3<31, 19, (outs G8RC:$rT), (ins crbitm:$FXM),
Will Schmidt91638152012-10-04 18:14:28 +0000269 "#MFCR8pseud", SprMFCR>,
Hal Finkel234bb382011-12-07 06:34:06 +0000270 PPC970_MicroCode, PPC970_Unit_CRU;
271
272def MFCR8 : XFXForm_3<31, 19, (outs G8RC:$rT), (ins),
273 "mfcr $rT", SprMFCR>,
274 PPC970_MicroCode, PPC970_Unit_CRU;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000275
Hal Finkel7ee74a62013-03-21 21:37:52 +0000276let hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
277 usesCustomInserter = 1 in {
278 def EH_SjLj_SetJmp64 : Pseudo<(outs GPRC:$dst), (ins memr:$buf),
279 "#EH_SJLJ_SETJMP64",
280 [(set GPRC:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
281 Requires<[In64BitMode]>;
282 let isTerminator = 1 in
283 def EH_SjLj_LongJmp64 : Pseudo<(outs), (ins memr:$buf),
284 "#EH_SJLJ_LONGJMP64",
285 [(PPCeh_sjlj_longjmp addr:$buf)]>,
286 Requires<[In64BitMode]>;
287}
288
Chris Lattner6a5339b2006-11-14 18:44:47 +0000289//===----------------------------------------------------------------------===//
290// 64-bit SPR manipulation instrs.
291
Dale Johannesen639076f2008-10-23 20:41:28 +0000292let Uses = [CTR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000293def MFCTR8 : XFXForm_1_ext<31, 339, 9, (outs G8RC:$rT), (ins),
294 "mfctr $rT", SprMFSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000295 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +0000296}
297let Pattern = [(PPCmtctr G8RC:$rS)], Defs = [CTR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000298def MTCTR8 : XFXForm_7_ext<31, 467, 9, (outs), (ins G8RC:$rS),
299 "mtctr $rS", SprMTSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000300 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000301}
Chris Lattner563ecfb2006-06-27 18:18:41 +0000302
Hal Finkel8cc34742012-08-04 14:10:46 +0000303let Pattern = [(set G8RC:$rT, readcyclecounter)] in
Hal Finkelf45717e2012-08-06 21:21:44 +0000304def MFTB8 : XFXForm_1_ext<31, 339, 268, (outs G8RC:$rT), (ins),
305 "mfspr $rT, 268", SprMFTB>,
Hal Finkel8cc34742012-08-04 14:10:46 +0000306 PPC970_DGroup_First, PPC970_Unit_FXU;
Hal Finkel8da94ad2012-08-07 17:04:20 +0000307// Note that encoding mftb using mfspr is now the preferred form,
308// and has been since at least ISA v2.03. The mftb instruction has
309// now been phased out. Using mfspr, however, is known not to work on
310// the POWER3.
Hal Finkel8cc34742012-08-04 14:10:46 +0000311
Evan Cheng071a2792007-09-11 19:55:27 +0000312let Defs = [X1], Uses = [X1] in
Will Schmidt91638152012-10-04 18:14:28 +0000313def DYNALLOC8 : Pseudo<(outs G8RC:$result), (ins G8RC:$negsize, memri:$fpsi),"#DYNALLOC8",
Jim Laskey2f616bf2006-11-16 22:43:37 +0000314 [(set G8RC:$result,
Evan Cheng071a2792007-09-11 19:55:27 +0000315 (PPCdynalloc G8RC:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000316
Dale Johannesen639076f2008-10-23 20:41:28 +0000317let Defs = [LR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000318def MTLR8 : XFXForm_7_ext<31, 467, 8, (outs), (ins G8RC:$rS),
319 "mtlr $rS", SprMTSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000320 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +0000321}
322let Uses = [LR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000323def MFLR8 : XFXForm_1_ext<31, 339, 8, (outs G8RC:$rT), (ins),
324 "mflr $rT", SprMFSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000325 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +0000326}
Chris Lattner6a5339b2006-11-14 18:44:47 +0000327
Chris Lattner563ecfb2006-06-27 18:18:41 +0000328//===----------------------------------------------------------------------===//
Chris Lattner956f43c2006-06-16 20:22:01 +0000329// Fixed point instructions.
330//
331
332let PPC970_Unit = 1 in { // FXU Operations.
333
Hal Finkelf3c38282012-08-28 02:10:33 +0000334let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000335def LI8 : DForm_2_r0<14, (outs G8RC:$rD), (ins symbolLo64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000336 "li $rD, $imm", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000337 [(set G8RC:$rD, immSExt16:$imm)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000338def LIS8 : DForm_2_r0<15, (outs G8RC:$rD), (ins symbolHi64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000339 "lis $rD, $imm", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000340 [(set G8RC:$rD, imm16ShiftedSExt:$imm)]>;
Hal Finkelf3c38282012-08-28 02:10:33 +0000341}
Chris Lattner0ea70b22006-06-20 22:34:10 +0000342
343// Logical ops.
Evan Cheng64d80e32007-07-19 01:14:50 +0000344def NAND8: XForm_6<31, 476, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000345 "nand $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000346 [(set G8RC:$rA, (not (and G8RC:$rS, G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000347def AND8 : XForm_6<31, 28, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000348 "and $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000349 [(set G8RC:$rA, (and G8RC:$rS, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000350def ANDC8: XForm_6<31, 60, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000351 "andc $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000352 [(set G8RC:$rA, (and G8RC:$rS, (not G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000353def OR8 : XForm_6<31, 444, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000354 "or $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000355 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000356def NOR8 : XForm_6<31, 124, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000357 "nor $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000358 [(set G8RC:$rA, (not (or G8RC:$rS, G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000359def ORC8 : XForm_6<31, 412, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000360 "orc $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000361 [(set G8RC:$rA, (or G8RC:$rS, (not G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000362def EQV8 : XForm_6<31, 284, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000363 "eqv $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000364 [(set G8RC:$rA, (not (xor G8RC:$rS, G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000365def XOR8 : XForm_6<31, 316, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000366 "xor $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000367 [(set G8RC:$rA, (xor G8RC:$rS, G8RC:$rB))]>;
368
369// Logical ops with immediate.
Evan Cheng64d80e32007-07-19 01:14:50 +0000370def ANDIo8 : DForm_4<28, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000371 "andi. $dst, $src1, $src2", IntGeneral,
372 [(set G8RC:$dst, (and G8RC:$src1, immZExt16:$src2))]>,
373 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000374def ANDISo8 : DForm_4<29, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000375 "andis. $dst, $src1, $src2", IntGeneral,
376 [(set G8RC:$dst, (and G8RC:$src1,imm16ShiftedZExt:$src2))]>,
377 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000378def ORI8 : DForm_4<24, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000379 "ori $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000380 [(set G8RC:$dst, (or G8RC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000381def ORIS8 : DForm_4<25, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000382 "oris $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000383 [(set G8RC:$dst, (or G8RC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000384def XORI8 : DForm_4<26, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000385 "xori $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000386 [(set G8RC:$dst, (xor G8RC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000387def XORIS8 : DForm_4<27, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000388 "xoris $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000389 [(set G8RC:$dst, (xor G8RC:$src1, imm16ShiftedZExt:$src2))]>;
390
Evan Cheng64d80e32007-07-19 01:14:50 +0000391def ADD8 : XOForm_1<31, 266, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000392 "add $rT, $rA, $rB", IntSimple,
Chris Lattner956f43c2006-06-16 20:22:01 +0000393 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000394// ADD8 has a special form: reg = ADD8(reg, sym@tls) for use by the
395// initial-exec thread-local storage model.
396def ADD8TLS : XOForm_1<31, 266, 0, (outs G8RC:$rT), (ins G8RC:$rA, tlsreg:$rB),
Bill Schmidtdfebc4c2012-12-13 18:45:54 +0000397 "add $rT, $rA, $rB@tls", IntSimple,
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000398 [(set G8RC:$rT, (add G8RC:$rA, tglobaltlsaddr:$rB))]>;
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000399
Dale Johannesen8dffc812009-09-18 20:15:22 +0000400let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000401def ADDC8 : XOForm_1<31, 10, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000402 "addc $rT, $rA, $rB", IntGeneral,
403 [(set G8RC:$rT, (addc G8RC:$rA, G8RC:$rB))]>,
404 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000405def ADDIC8 : DForm_2<12, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
406 "addic $rD, $rA, $imm", IntGeneral,
407 [(set G8RC:$rD, (addc G8RC:$rA, immSExt16:$imm))]>;
408}
Hal Finkela548afc2013-03-19 18:51:05 +0000409def ADDI8 : DForm_2<14, (outs G8RC:$rD), (ins G8RC_NOX0:$rA, s16imm64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000410 "addi $rD, $rA, $imm", IntSimple,
Hal Finkela548afc2013-03-19 18:51:05 +0000411 [(set G8RC:$rD, (add G8RC_NOX0:$rA, immSExt16:$imm))]>;
412def ADDI8L : DForm_2<14, (outs G8RC:$rD), (ins G8RC_NOX0:$rA, symbolLo64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000413 "addi $rD, $rA, $imm", IntSimple,
Hal Finkela548afc2013-03-19 18:51:05 +0000414 [(set G8RC:$rD, (add G8RC_NOX0:$rA, immSExt16:$imm))]>;
415def ADDIS8 : DForm_2<15, (outs G8RC:$rD), (ins G8RC_NOX0:$rA, symbolHi64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000416 "addis $rD, $rA, $imm", IntSimple,
Hal Finkela548afc2013-03-19 18:51:05 +0000417 [(set G8RC:$rD, (add G8RC_NOX0:$rA,
418 imm16ShiftedSExt:$imm))]>;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000419
Dale Johannesen8dffc812009-09-18 20:15:22 +0000420let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000421def SUBFIC8: DForm_2< 8, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
Chris Lattner563ecfb2006-06-27 18:18:41 +0000422 "subfic $rD, $rA, $imm", IntGeneral,
423 [(set G8RC:$rD, (subc immSExt16:$imm, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000424def SUBFC8 : XOForm_1<31, 8, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000425 "subfc $rT, $rA, $rB", IntGeneral,
426 [(set G8RC:$rT, (subc G8RC:$rB, G8RC:$rA))]>,
427 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000428}
429def SUBF8 : XOForm_1<31, 40, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
430 "subf $rT, $rA, $rB", IntGeneral,
431 [(set G8RC:$rT, (sub G8RC:$rB, G8RC:$rA))]>;
432def NEG8 : XOForm_3<31, 104, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Hal Finkel16803092012-06-12 19:01:24 +0000433 "neg $rT, $rA", IntSimple,
Dale Johannesen8dffc812009-09-18 20:15:22 +0000434 [(set G8RC:$rT, (ineg G8RC:$rA))]>;
435let Uses = [CARRY], Defs = [CARRY] in {
436def ADDE8 : XOForm_1<31, 138, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
437 "adde $rT, $rA, $rB", IntGeneral,
438 [(set G8RC:$rT, (adde G8RC:$rA, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000439def ADDME8 : XOForm_3<31, 234, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000440 "addme $rT, $rA", IntGeneral,
Chris Lattner9f036412010-02-21 03:12:16 +0000441 [(set G8RC:$rT, (adde G8RC:$rA, -1))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000442def ADDZE8 : XOForm_3<31, 202, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000443 "addze $rT, $rA", IntGeneral,
444 [(set G8RC:$rT, (adde G8RC:$rA, 0))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000445def SUBFE8 : XOForm_1<31, 136, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
446 "subfe $rT, $rA, $rB", IntGeneral,
447 [(set G8RC:$rT, (sube G8RC:$rB, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000448def SUBFME8 : XOForm_3<31, 232, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000449 "subfme $rT, $rA", IntGeneral,
Chris Lattner9f036412010-02-21 03:12:16 +0000450 [(set G8RC:$rT, (sube -1, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000451def SUBFZE8 : XOForm_3<31, 200, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000452 "subfze $rT, $rA", IntGeneral,
453 [(set G8RC:$rT, (sube 0, G8RC:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000454}
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000455
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000456
Evan Cheng64d80e32007-07-19 01:14:50 +0000457def MULHD : XOForm_1<31, 73, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000458 "mulhd $rT, $rA, $rB", IntMulHW,
459 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000460def MULHDU : XOForm_1<31, 9, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000461 "mulhdu $rT, $rA, $rB", IntMulHWU,
462 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
463
Evan Chengcaf778a2007-08-01 23:07:38 +0000464def CMPD : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000465 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000466def CMPLD : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000467 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000468def CMPDI : DForm_5_ext<11, (outs CRRC:$crD), (ins G8RC:$rA, s16imm:$imm),
Chris Lattner041e9d32006-06-26 23:53:10 +0000469 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000470def CMPLDI : DForm_6_ext<10, (outs CRRC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner041e9d32006-06-26 23:53:10 +0000471 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000472
Evan Cheng64d80e32007-07-19 01:14:50 +0000473def SLD : XForm_6<31, 27, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000474 "sld $rA, $rS, $rB", IntRotateD,
Chris Lattneraf8ee842008-03-07 20:18:24 +0000475 [(set G8RC:$rA, (PPCshl G8RC:$rS, GPRC:$rB))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000476def SRD : XForm_6<31, 539, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000477 "srd $rA, $rS, $rB", IntRotateD,
Chris Lattneraf8ee842008-03-07 20:18:24 +0000478 [(set G8RC:$rA, (PPCsrl G8RC:$rS, GPRC:$rB))]>, isPPC64;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000479let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000480def SRAD : XForm_6<31, 794, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000481 "srad $rA, $rS, $rB", IntRotateD,
Chris Lattneraf8ee842008-03-07 20:18:24 +0000482 [(set G8RC:$rA, (PPCsra G8RC:$rS, GPRC:$rB))]>, isPPC64;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000483}
Chris Lattner94c96cc2006-12-06 21:46:13 +0000484
Evan Cheng64d80e32007-07-19 01:14:50 +0000485def EXTSB8 : XForm_11<31, 954, (outs G8RC:$rA), (ins G8RC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000486 "extsb $rA, $rS", IntSimple,
Chris Lattner94c96cc2006-12-06 21:46:13 +0000487 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000488def EXTSH8 : XForm_11<31, 922, (outs G8RC:$rA), (ins G8RC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000489 "extsh $rA, $rS", IntSimple,
Chris Lattner94c96cc2006-12-06 21:46:13 +0000490 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i16))]>;
491
Evan Cheng64d80e32007-07-19 01:14:50 +0000492def EXTSW : XForm_11<31, 986, (outs G8RC:$rA), (ins G8RC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000493 "extsw $rA, $rS", IntSimple,
Chris Lattner956f43c2006-06-16 20:22:01 +0000494 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
495/// EXTSW_32 - Just like EXTSW, but works on '32-bit' registers.
Evan Cheng64d80e32007-07-19 01:14:50 +0000496def EXTSW_32 : XForm_11<31, 986, (outs GPRC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000497 "extsw $rA, $rS", IntSimple,
Chris Lattner956f43c2006-06-16 20:22:01 +0000498 [(set GPRC:$rA, (PPCextsw_32 GPRC:$rS))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000499def EXTSW_32_64 : XForm_11<31, 986, (outs G8RC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000500 "extsw $rA, $rS", IntSimple,
Chris Lattner041e9d32006-06-26 23:53:10 +0000501 [(set G8RC:$rA, (sext GPRC:$rS))]>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000502
Dale Johannesen8dffc812009-09-18 20:15:22 +0000503let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000504def SRADI : XSForm_1<31, 413, (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000505 "sradi $rA, $rS, $SH", IntRotateDI,
Chris Lattnere4172be2006-06-27 20:07:26 +0000506 [(set G8RC:$rA, (sra G8RC:$rS, (i32 imm:$SH)))]>, isPPC64;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000507}
Evan Cheng64d80e32007-07-19 01:14:50 +0000508def CNTLZD : XForm_11<31, 58, (outs G8RC:$rA), (ins G8RC:$rS),
Chris Lattnerb6ead972007-03-25 04:44:03 +0000509 "cntlzd $rA, $rS", IntGeneral,
510 [(set G8RC:$rA, (ctlz G8RC:$rS))]>;
511
Evan Cheng64d80e32007-07-19 01:14:50 +0000512def DIVD : XOForm_1<31, 489, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000513 "divd $rT, $rA, $rB", IntDivD,
514 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
515 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000516def DIVDU : XOForm_1<31, 457, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000517 "divdu $rT, $rA, $rB", IntDivD,
518 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
519 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000520def MULLD : XOForm_1<31, 233, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000521 "mulld $rT, $rA, $rB", IntMulHD,
522 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
523
Chris Lattner041e9d32006-06-26 23:53:10 +0000524
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000525let isCommutable = 1 in {
Chris Lattner956f43c2006-06-16 20:22:01 +0000526def RLDIMI : MDForm_1<30, 3,
Evan Cheng64d80e32007-07-19 01:14:50 +0000527 (outs G8RC:$rA), (ins G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000528 "rldimi $rA, $rS, $SH, $MB", IntRotateDI,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000529 []>, isPPC64, RegConstraint<"$rSi = $rA">,
530 NoEncode<"$rSi">;
Chris Lattner956f43c2006-06-16 20:22:01 +0000531}
532
533// Rotate instructions.
Evan Cheng67c906d2007-09-04 20:20:29 +0000534def RLDCL : MDForm_1<30, 0,
Adhemerval Zanellaedf5e9a2012-10-26 12:09:58 +0000535 (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB, u6imm:$MBE),
536 "rldcl $rA, $rS, $rB, $MBE", IntRotateD,
Evan Cheng67c906d2007-09-04 20:20:29 +0000537 []>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000538def RLDICL : MDForm_1<30, 0,
Adhemerval Zanellaedf5e9a2012-10-26 12:09:58 +0000539 (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$MBE),
540 "rldicl $rA, $rS, $SH, $MBE", IntRotateDI,
Chris Lattner956f43c2006-06-16 20:22:01 +0000541 []>, isPPC64;
542def RLDICR : MDForm_1<30, 1,
Adhemerval Zanellaedf5e9a2012-10-26 12:09:58 +0000543 (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$MBE),
544 "rldicr $rA, $rS, $SH, $MBE", IntRotateDI,
Chris Lattner956f43c2006-06-16 20:22:01 +0000545 []>, isPPC64;
Hal Finkel234bb382011-12-07 06:34:06 +0000546
547def RLWINM8 : MForm_2<21,
548 (outs G8RC:$rA), (ins G8RC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
549 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
550 []>;
551
Ulrich Weigandbc40df32012-11-13 19:14:19 +0000552def ISEL8 : AForm_4<31, 15,
Hal Finkela548afc2013-03-19 18:51:05 +0000553 (outs G8RC:$rT), (ins G8RC_NOX0:$rA, G8RC:$rB, pred:$cond),
Hal Finkel009f7af2012-06-22 23:10:08 +0000554 "isel $rT, $rA, $rB, $cond", IntGeneral,
555 []>;
Chris Lattner041e9d32006-06-26 23:53:10 +0000556} // End FXU Operations.
Chris Lattner956f43c2006-06-16 20:22:01 +0000557
558
559//===----------------------------------------------------------------------===//
560// Load/Store instructions.
561//
562
563
Chris Lattner518f9c72006-07-14 04:42:02 +0000564// Sign extending loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000565let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000566def LHA8: DForm_1<42, (outs G8RC:$rD), (ins memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000567 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000568 [(set G8RC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000569 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000570def LWA : DSForm_1<58, 2, (outs G8RC:$rD), (ins memrix:$src),
Chris Lattner047854f2006-06-20 00:38:36 +0000571 "lwa $rD, $src", LdStLWA,
Hal Finkel08a215c2013-03-18 23:00:58 +0000572 [(set G8RC:$rD,
573 (aligned4sextloadi32 ixaddr:$src))]>, isPPC64,
Chris Lattner047854f2006-06-20 00:38:36 +0000574 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000575def LHAX8: XForm_1<31, 343, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000576 "lhax $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000577 [(set G8RC:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000578 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000579def LWAX : XForm_1<31, 341, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner956f43c2006-06-16 20:22:01 +0000580 "lwax $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000581 [(set G8RC:$rD, (sextloadi32 xaddr:$src))]>, isPPC64,
Chris Lattner956f43c2006-06-16 20:22:01 +0000582 PPC970_DGroup_Cracked;
Chris Lattner518f9c72006-07-14 04:42:02 +0000583
Chris Lattner94e509c2006-11-10 23:58:45 +0000584// Update forms.
Ulrich Weiganddff4d152013-03-19 19:53:27 +0000585let mayLoad = 1 in {
Ulrich Weigand8353d1e2013-03-19 19:52:30 +0000586def LHAU8 : DForm_1<43, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
587 (ins memri:$addr),
588 "lhau $rD, $addr", LdStLHAU,
589 []>, RegConstraint<"$addr.reg = $ea_result">,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000590 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000591// NO LWAU!
592
Hal Finkela548afc2013-03-19 18:51:05 +0000593def LHAUX8 : XForm_1<31, 375, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000594 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000595 "lhaux $rD, $addr", LdStLHAU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000596 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000597 NoEncode<"$ea_result">;
Hal Finkela548afc2013-03-19 18:51:05 +0000598def LWAUX : XForm_1<31, 373, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000599 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000600 "lwaux $rD, $addr", LdStLHAU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000601 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000602 NoEncode<"$ea_result">, isPPC64;
Chris Lattner94e509c2006-11-10 23:58:45 +0000603}
Ulrich Weiganddff4d152013-03-19 19:53:27 +0000604}
Chris Lattner94e509c2006-11-10 23:58:45 +0000605
Chris Lattner518f9c72006-07-14 04:42:02 +0000606// Zero extending loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000607let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000608def LBZ8 : DForm_1<34, (outs G8RC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000609 "lbz $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000610 [(set G8RC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000611def LHZ8 : DForm_1<40, (outs G8RC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000612 "lhz $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000613 [(set G8RC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000614def LWZ8 : DForm_1<32, (outs G8RC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000615 "lwz $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000616 [(set G8RC:$rD, (zextloadi32 iaddr:$src))]>, isPPC64;
Chris Lattner518f9c72006-07-14 04:42:02 +0000617
Evan Cheng64d80e32007-07-19 01:14:50 +0000618def LBZX8 : XForm_1<31, 87, (outs G8RC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000619 "lbzx $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000620 [(set G8RC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000621def LHZX8 : XForm_1<31, 279, (outs G8RC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000622 "lhzx $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000623 [(set G8RC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000624def LWZX8 : XForm_1<31, 23, (outs G8RC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000625 "lwzx $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000626 [(set G8RC:$rD, (zextloadi32 xaddr:$src))]>;
Chris Lattner94e509c2006-11-10 23:58:45 +0000627
628
629// Update forms.
Dan Gohman41474ba2008-12-03 02:30:17 +0000630let mayLoad = 1 in {
Hal Finkela548afc2013-03-19 18:51:05 +0000631def LBZU8 : DForm_1<35, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000632 "lbzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000633 []>, RegConstraint<"$addr.reg = $ea_result">,
634 NoEncode<"$ea_result">;
Hal Finkela548afc2013-03-19 18:51:05 +0000635def LHZU8 : DForm_1<41, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000636 "lhzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000637 []>, RegConstraint<"$addr.reg = $ea_result">,
638 NoEncode<"$ea_result">;
Hal Finkela548afc2013-03-19 18:51:05 +0000639def LWZU8 : DForm_1<33, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000640 "lwzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000641 []>, RegConstraint<"$addr.reg = $ea_result">,
642 NoEncode<"$ea_result">;
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000643
Hal Finkela548afc2013-03-19 18:51:05 +0000644def LBZUX8 : XForm_1<31, 119, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000645 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000646 "lbzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000647 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000648 NoEncode<"$ea_result">;
Hal Finkela548afc2013-03-19 18:51:05 +0000649def LHZUX8 : XForm_1<31, 311, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000650 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000651 "lhzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000652 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000653 NoEncode<"$ea_result">;
Hal Finkela548afc2013-03-19 18:51:05 +0000654def LWZUX8 : XForm_1<31, 55, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000655 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000656 "lwzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000657 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000658 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000659}
Dan Gohman41474ba2008-12-03 02:30:17 +0000660}
Chris Lattner518f9c72006-07-14 04:42:02 +0000661
662
663// Full 8-byte loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000664let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000665def LD : DSForm_1<58, 0, (outs G8RC:$rD), (ins memrix:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000666 "ld $rD, $src", LdStLD,
Hal Finkel08a215c2013-03-18 23:00:58 +0000667 [(set G8RC:$rD, (aligned4load ixaddr:$src))]>, isPPC64;
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000668def LDrs : DSForm_1<58, 0, (outs G8RC:$rD), (ins memrs:$src),
669 "ld $rD, $src", LdStLD,
670 []>, isPPC64;
671// The following three definitions are selected for small code model only.
672// Otherwise, we need to create two instructions to form a 32-bit offset,
673// so we have a custom matcher for TOC_ENTRY in PPCDAGToDAGIsel::Select().
Chris Lattnerab638642010-11-15 03:48:58 +0000674def LDtoc: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
Will Schmidt91638152012-10-04 18:14:28 +0000675 "#LDtoc",
Chris Lattnerab638642010-11-15 03:48:58 +0000676 [(set G8RC:$rD,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000677 (PPCtoc_entry tglobaladdr:$disp, G8RC:$reg))]>, isPPC64;
Roman Divacky9fb8b492012-08-24 16:26:02 +0000678def LDtocJTI: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
Will Schmidt91638152012-10-04 18:14:28 +0000679 "#LDtocJTI",
Roman Divacky9fb8b492012-08-24 16:26:02 +0000680 [(set G8RC:$rD,
681 (PPCtoc_entry tjumptable:$disp, G8RC:$reg))]>, isPPC64;
682def LDtocCPT: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
Will Schmidt91638152012-10-04 18:14:28 +0000683 "#LDtocCPT",
Roman Divacky9fb8b492012-08-24 16:26:02 +0000684 [(set G8RC:$rD,
685 (PPCtoc_entry tconstpool:$disp, G8RC:$reg))]>, isPPC64;
Hal Finkel31610392012-02-24 17:54:01 +0000686
687let hasSideEffects = 1 in {
Adhemerval Zanella18560fa2012-10-25 14:29:13 +0000688let RST = 2, DS = 2 in
689def LDinto_toc: DSForm_1a<58, 0, (outs), (ins G8RC:$reg),
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000690 "ld 2, 8($reg)", LdStLD,
691 [(PPCload_toc G8RC:$reg)]>, isPPC64;
Chris Lattner142b5312010-11-14 22:48:15 +0000692
Adhemerval Zanella18560fa2012-10-25 14:29:13 +0000693let RST = 2, DS = 10, RA = 1 in
694def LDtoc_restore : DSForm_1a<58, 0, (outs), (ins),
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000695 "ld 2, 40(1)", LdStLD,
Chris Lattner6135a962010-11-14 22:22:59 +0000696 [(PPCtoc_restore)]>, isPPC64;
Hal Finkel31610392012-02-24 17:54:01 +0000697}
Evan Cheng64d80e32007-07-19 01:14:50 +0000698def LDX : XForm_1<31, 21, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000699 "ldx $rD, $src", LdStLD,
700 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Chris Lattner94e509c2006-11-10 23:58:45 +0000701
Dan Gohman41474ba2008-12-03 02:30:17 +0000702let mayLoad = 1 in
Hal Finkela548afc2013-03-19 18:51:05 +0000703def LDU : DSForm_1<58, 1, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memrix:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000704 "ldu $rD, $addr", LdStLDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000705 []>, RegConstraint<"$addr.reg = $ea_result">, isPPC64,
706 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000707
Hal Finkela548afc2013-03-19 18:51:05 +0000708def LDUX : XForm_1<31, 53, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000709 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000710 "ldux $rD, $addr", LdStLDU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000711 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000712 NoEncode<"$ea_result">, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000713}
Chris Lattner518f9c72006-07-14 04:42:02 +0000714
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000715def : Pat<(PPCload ixaddr:$src),
716 (LD ixaddr:$src)>;
717def : Pat<(PPCload xaddr:$src),
718 (LDX xaddr:$src)>;
719
Bill Schmidt53b0b0e2013-02-21 17:12:27 +0000720// Support for medium and large code model.
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000721def ADDIStocHA: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tocentry:$disp),
722 "#ADDIStocHA",
723 [(set G8RC:$rD,
724 (PPCaddisTocHA G8RC:$reg, tglobaladdr:$disp))]>,
725 isPPC64;
726def LDtocL: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
727 "#LDtocL",
728 [(set G8RC:$rD,
729 (PPCldTocL tglobaladdr:$disp, G8RC:$reg))]>, isPPC64;
730def ADDItocL: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tocentry:$disp),
731 "#ADDItocL",
732 [(set G8RC:$rD,
733 (PPCaddiTocL G8RC:$reg, tglobaladdr:$disp))]>, isPPC64;
734
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000735// Support for thread-local storage.
Bill Schmidtb453e162012-12-14 17:02:38 +0000736def ADDISgotTprelHA: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolHi64:$disp),
737 "#ADDISgotTprelHA",
738 [(set G8RC:$rD,
739 (PPCaddisGotTprelHA G8RC:$reg,
740 tglobaltlsaddr:$disp))]>,
741 isPPC64;
742def LDgotTprelL: Pseudo<(outs G8RC:$rD), (ins symbolLo64:$disp, G8RC:$reg),
743 "#LDgotTprelL",
744 [(set G8RC:$rD,
745 (PPCldGotTprelL tglobaltlsaddr:$disp, G8RC:$reg))]>,
746 isPPC64;
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000747def : Pat<(PPCaddTls G8RC:$in, tglobaltlsaddr:$g),
748 (ADD8TLS G8RC:$in, tglobaltlsaddr:$g)>;
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000749def ADDIStlsgdHA: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolHi64:$disp),
750 "#ADDIStlsgdHA",
751 [(set G8RC:$rD,
Bill Schmidt1e18b862012-12-13 20:57:10 +0000752 (PPCaddisTlsgdHA G8RC:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000753 isPPC64;
754def ADDItlsgdL : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolLo64:$disp),
755 "#ADDItlsgdL",
756 [(set G8RC:$rD,
Bill Schmidt1e18b862012-12-13 20:57:10 +0000757 (PPCaddiTlsgdL G8RC:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000758 isPPC64;
759def GETtlsADDR : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tlsgd:$sym),
760 "#GETtlsADDR",
761 [(set G8RC:$rD,
Bill Schmidt1e18b862012-12-13 20:57:10 +0000762 (PPCgetTlsAddr G8RC:$reg, tglobaltlsaddr:$sym))]>,
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000763 isPPC64;
Bill Schmidt349c2782012-12-12 19:29:35 +0000764def ADDIStlsldHA: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolHi64:$disp),
765 "#ADDIStlsldHA",
766 [(set G8RC:$rD,
Bill Schmidt1e18b862012-12-13 20:57:10 +0000767 (PPCaddisTlsldHA G8RC:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt349c2782012-12-12 19:29:35 +0000768 isPPC64;
769def ADDItlsldL : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolLo64:$disp),
770 "#ADDItlsldL",
771 [(set G8RC:$rD,
Bill Schmidt1e18b862012-12-13 20:57:10 +0000772 (PPCaddiTlsldL G8RC:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt349c2782012-12-12 19:29:35 +0000773 isPPC64;
774def GETtlsldADDR : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tlsgd:$sym),
775 "#GETtlsldADDR",
776 [(set G8RC:$rD,
Bill Schmidt1e18b862012-12-13 20:57:10 +0000777 (PPCgetTlsldAddr G8RC:$reg, tglobaltlsaddr:$sym))]>,
Bill Schmidt349c2782012-12-12 19:29:35 +0000778 isPPC64;
779def ADDISdtprelHA: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolHi64:$disp),
780 "#ADDISdtprelHA",
781 [(set G8RC:$rD,
Bill Schmidt1e18b862012-12-13 20:57:10 +0000782 (PPCaddisDtprelHA G8RC:$reg,
783 tglobaltlsaddr:$disp))]>,
Bill Schmidt349c2782012-12-12 19:29:35 +0000784 isPPC64;
785def ADDIdtprelL : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolLo64:$disp),
786 "#ADDIdtprelL",
787 [(set G8RC:$rD,
Bill Schmidt1e18b862012-12-13 20:57:10 +0000788 (PPCaddiDtprelL G8RC:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt349c2782012-12-12 19:29:35 +0000789 isPPC64;
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000790
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000791let PPC970_Unit = 2 in {
Chris Lattner518f9c72006-07-14 04:42:02 +0000792// Truncating stores.
Evan Cheng64d80e32007-07-19 01:14:50 +0000793def STB8 : DForm_1<38, (outs), (ins G8RC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000794 "stb $rS, $src", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000795 [(truncstorei8 G8RC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000796def STH8 : DForm_1<44, (outs), (ins G8RC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000797 "sth $rS, $src", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000798 [(truncstorei16 G8RC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000799def STW8 : DForm_1<36, (outs), (ins G8RC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000800 "stw $rS, $src", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000801 [(truncstorei32 G8RC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000802def STBX8 : XForm_8<31, 215, (outs), (ins G8RC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000803 "stbx $rS, $dst", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000804 [(truncstorei8 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000805 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000806def STHX8 : XForm_8<31, 407, (outs), (ins G8RC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000807 "sthx $rS, $dst", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000808 [(truncstorei16 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000809 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000810def STWX8 : XForm_8<31, 151, (outs), (ins G8RC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000811 "stwx $rS, $dst", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000812 [(truncstorei32 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000813 PPC970_DGroup_Cracked;
Chris Lattner80df01d2006-11-16 00:57:19 +0000814// Normal 8-byte stores.
Evan Cheng64d80e32007-07-19 01:14:50 +0000815def STD : DSForm_1<62, 0, (outs), (ins G8RC:$rS, memrix:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000816 "std $rS, $dst", LdStSTD,
Hal Finkel08a215c2013-03-18 23:00:58 +0000817 [(aligned4store G8RC:$rS, ixaddr:$dst)]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000818def STDX : XForm_8<31, 149, (outs), (ins G8RC:$rS, memrr:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000819 "stdx $rS, $dst", LdStSTD,
820 [(store G8RC:$rS, xaddr:$dst)]>, isPPC64,
821 PPC970_DGroup_Cracked;
Chris Lattner80df01d2006-11-16 00:57:19 +0000822// STD_32/STDX_32 - Just like STD/STDX, but uses a '32-bit' input register.
Evan Cheng64d80e32007-07-19 01:14:50 +0000823def STD_32 : DSForm_1<62, 0, (outs), (ins GPRC:$rT, memrix:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000824 "std $rT, $dst", LdStSTD,
825 [(PPCstd_32 GPRC:$rT, ixaddr:$dst)]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000826def STDX_32 : XForm_8<31, 149, (outs), (ins GPRC:$rT, memrr:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000827 "stdx $rT, $dst", LdStSTD,
828 [(PPCstd_32 GPRC:$rT, xaddr:$dst)]>, isPPC64,
829 PPC970_DGroup_Cracked;
Chris Lattner956f43c2006-06-16 20:22:01 +0000830}
831
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000832// Stores with Update (pre-inc).
833let PPC970_Unit = 2, mayStore = 1 in {
834def STBU8 : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memri:$dst),
835 "stbu $rS, $dst", LdStStoreUpd, []>,
836 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
837def STHU8 : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memri:$dst),
838 "sthu $rS, $dst", LdStStoreUpd, []>,
839 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
840def STWU8 : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memri:$dst),
841 "stwu $rS, $dst", LdStStoreUpd, []>,
842 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
843def STDU : DSForm_1<62, 1, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrix:$dst),
844 "stdu $rS, $dst", LdStSTDU, []>,
845 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">,
846 isPPC64;
847
848def STBUX8: XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst),
849 "stbux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000850 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000851 PPC970_DGroup_Cracked;
852def STHUX8: XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst),
853 "sthux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000854 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000855 PPC970_DGroup_Cracked;
856def STWUX8: XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst),
857 "stwux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000858 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000859 PPC970_DGroup_Cracked;
860def STDUX : XForm_8<31, 181, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst),
861 "stdux $rS, $dst", LdStSTDU, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000862 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000863 PPC970_DGroup_Cracked, isPPC64;
864}
865
866// Patterns to match the pre-inc stores. We can't put the patterns on
867// the instruction definitions directly as ISel wants the address base
868// and offset to be separate operands, not a single complex operand.
869def : Pat<(pre_truncsti8 G8RC:$rS, ptr_rc_nor0:$ptrreg, iaddroff:$ptroff),
870 (STBU8 G8RC:$rS, iaddroff:$ptroff, ptr_rc_nor0:$ptrreg)>;
871def : Pat<(pre_truncsti16 G8RC:$rS, ptr_rc_nor0:$ptrreg, iaddroff:$ptroff),
872 (STHU8 G8RC:$rS, iaddroff:$ptroff, ptr_rc_nor0:$ptrreg)>;
873def : Pat<(pre_truncsti32 G8RC:$rS, ptr_rc_nor0:$ptrreg, iaddroff:$ptroff),
874 (STWU8 G8RC:$rS, iaddroff:$ptroff, ptr_rc_nor0:$ptrreg)>;
875def : Pat<(aligned4pre_store G8RC:$rS, ptr_rc_nor0:$ptrreg, iaddroff:$ptroff),
876 (STDU G8RC:$rS, iaddroff:$ptroff, ptr_rc_nor0:$ptrreg)>;
877
Ulrich Weigand881a7152013-03-22 14:58:48 +0000878def : Pat<(pre_truncsti8 G8RC:$rS, ptr_rc_nor0:$ptrreg, ptr_rc:$ptroff),
879 (STBUX8 G8RC:$rS, ptr_rc_nor0:$ptrreg, ptr_rc:$ptroff)>;
880def : Pat<(pre_truncsti16 G8RC:$rS, ptr_rc_nor0:$ptrreg, ptr_rc:$ptroff),
881 (STHUX8 G8RC:$rS, ptr_rc_nor0:$ptrreg, ptr_rc:$ptroff)>;
882def : Pat<(pre_truncsti32 G8RC:$rS, ptr_rc_nor0:$ptrreg, ptr_rc:$ptroff),
883 (STWUX8 G8RC:$rS, ptr_rc_nor0:$ptrreg, ptr_rc:$ptroff)>;
884def : Pat<(pre_store G8RC:$rS, ptr_rc_nor0:$ptrreg, ptr_rc:$ptroff),
885 (STDUX G8RC:$rS, ptr_rc_nor0:$ptrreg, ptr_rc:$ptroff)>;
Chris Lattner956f43c2006-06-16 20:22:01 +0000886
887
888//===----------------------------------------------------------------------===//
889// Floating point instructions.
890//
891
892
Dale Johannesenb384ab92008-10-29 18:26:45 +0000893let PPC970_Unit = 3, Uses = [RM] in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000894def FCFID : XForm_26<63, 846, (outs F8RC:$frD), (ins F8RC:$frB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000895 "fcfid $frD, $frB", FPGeneral,
896 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000897def FCTIDZ : XForm_26<63, 815, (outs F8RC:$frD), (ins F8RC:$frB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000898 "fctidz $frD, $frB", FPGeneral,
899 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
900}
901
902
903//===----------------------------------------------------------------------===//
904// Instruction Patterns
905//
Chris Lattner0ea70b22006-06-20 22:34:10 +0000906
Chris Lattner956f43c2006-06-16 20:22:01 +0000907// Extensions and truncates to/from 32-bit regs.
908def : Pat<(i64 (zext GPRC:$in)),
Hal Finkel0a3e33b2012-06-09 22:10:19 +0000909 (RLDICL (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GPRC:$in, sub_32),
910 0, 32)>;
Chris Lattner956f43c2006-06-16 20:22:01 +0000911def : Pat<(i64 (anyext GPRC:$in)),
Hal Finkel0a3e33b2012-06-09 22:10:19 +0000912 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GPRC:$in, sub_32)>;
Chris Lattner956f43c2006-06-16 20:22:01 +0000913def : Pat<(i32 (trunc G8RC:$in)),
Hal Finkel0a3e33b2012-06-09 22:10:19 +0000914 (EXTRACT_SUBREG G8RC:$in, sub_32)>;
Chris Lattner956f43c2006-06-16 20:22:01 +0000915
Chris Lattner518f9c72006-07-14 04:42:02 +0000916// Extending loads with i64 targets.
Evan Cheng466685d2006-10-09 20:57:25 +0000917def : Pat<(zextloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000918 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000919def : Pat<(zextloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000920 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000921def : Pat<(extloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000922 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000923def : Pat<(extloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000924 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000925def : Pat<(extloadi8 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000926 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000927def : Pat<(extloadi8 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000928 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000929def : Pat<(extloadi16 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000930 (LHZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000931def : Pat<(extloadi16 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000932 (LHZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000933def : Pat<(extloadi32 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000934 (LWZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000935def : Pat<(extloadi32 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000936 (LWZX8 xaddr:$src)>;
937
Chris Lattneraf8ee842008-03-07 20:18:24 +0000938// Standard shifts. These are represented separately from the real shifts above
939// so that we can distinguish between shifts that allow 6-bit and 7-bit shift
940// amounts.
941def : Pat<(sra G8RC:$rS, GPRC:$rB),
942 (SRAD G8RC:$rS, GPRC:$rB)>;
943def : Pat<(srl G8RC:$rS, GPRC:$rB),
944 (SRD G8RC:$rS, GPRC:$rB)>;
945def : Pat<(shl G8RC:$rS, GPRC:$rB),
946 (SLD G8RC:$rS, GPRC:$rB)>;
947
Chris Lattner956f43c2006-06-16 20:22:01 +0000948// SHL/SRL
Chris Lattner563ecfb2006-06-27 18:18:41 +0000949def : Pat<(shl G8RC:$in, (i32 imm:$imm)),
Chris Lattner956f43c2006-06-16 20:22:01 +0000950 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
Chris Lattner563ecfb2006-06-27 18:18:41 +0000951def : Pat<(srl G8RC:$in, (i32 imm:$imm)),
Chris Lattner956f43c2006-06-16 20:22:01 +0000952 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000953
Evan Cheng67c906d2007-09-04 20:20:29 +0000954// ROTL
955def : Pat<(rotl G8RC:$in, GPRC:$sh),
956 (RLDCL G8RC:$in, GPRC:$sh, 0)>;
957def : Pat<(rotl G8RC:$in, (i32 imm:$imm)),
958 (RLDICL G8RC:$in, imm:$imm, 0)>;
959
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000960// Hi and Lo for Darwin Global Addresses.
961def : Pat<(PPChi tglobaladdr:$in, 0), (LIS8 tglobaladdr:$in)>;
962def : Pat<(PPClo tglobaladdr:$in, 0), (LI8 tglobaladdr:$in)>;
963def : Pat<(PPChi tconstpool:$in , 0), (LIS8 tconstpool:$in)>;
964def : Pat<(PPClo tconstpool:$in , 0), (LI8 tconstpool:$in)>;
965def : Pat<(PPChi tjumptable:$in , 0), (LIS8 tjumptable:$in)>;
966def : Pat<(PPClo tjumptable:$in , 0), (LI8 tjumptable:$in)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000967def : Pat<(PPChi tblockaddress:$in, 0), (LIS8 tblockaddress:$in)>;
968def : Pat<(PPClo tblockaddress:$in, 0), (LI8 tblockaddress:$in)>;
Roman Divackyfd42ed62012-06-04 17:36:38 +0000969def : Pat<(PPChi tglobaltlsaddr:$g, G8RC:$in),
970 (ADDIS8 G8RC:$in, tglobaltlsaddr:$g)>;
971def : Pat<(PPClo tglobaltlsaddr:$g, G8RC:$in),
972 (ADDI8L G8RC:$in, tglobaltlsaddr:$g)>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000973def : Pat<(add G8RC:$in, (PPChi tglobaladdr:$g, 0)),
974 (ADDIS8 G8RC:$in, tglobaladdr:$g)>;
975def : Pat<(add G8RC:$in, (PPChi tconstpool:$g, 0)),
976 (ADDIS8 G8RC:$in, tconstpool:$g)>;
977def : Pat<(add G8RC:$in, (PPChi tjumptable:$g, 0)),
978 (ADDIS8 G8RC:$in, tjumptable:$g)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000979def : Pat<(add G8RC:$in, (PPChi tblockaddress:$g, 0)),
980 (ADDIS8 G8RC:$in, tblockaddress:$g)>;
Hal Finkel08a215c2013-03-18 23:00:58 +0000981
982// Patterns to match r+r indexed loads and stores for
983// addresses without at least 4-byte alignment.
984def : Pat<(i64 (unaligned4sextloadi32 xoaddr:$src)),
985 (LWAX xoaddr:$src)>;
986def : Pat<(i64 (unaligned4load xoaddr:$src)),
987 (LDX xoaddr:$src)>;
988def : Pat<(unaligned4store G8RC:$rS, xoaddr:$dst),
989 (STDX G8RC:$rS, xoaddr:$dst)>;
990