blob: efcb3f47ff77290e9ffffee709aea19facb7c5b1 [file] [log] [blame]
Arnold Schwaighofera70fe792007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
16#include "X86InstrBuilder.h"
17#include "X86ISelLowering.h"
18#include "X86MachineFunctionInfo.h"
19#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
21#include "llvm/Constants.h"
22#include "llvm/DerivedTypes.h"
23#include "llvm/GlobalVariable.h"
24#include "llvm/Function.h"
25#include "llvm/Intrinsics.h"
Evan Cheng75184a92007-12-11 01:46:18 +000026#include "llvm/ADT/BitVector.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000027#include "llvm/ADT/VectorExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng2e28d622008-02-02 04:07:54 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman12a9c082008-02-06 22:27:42 +000034#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000035#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036#include "llvm/Support/MathExtras.h"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000037#include "llvm/Support/Debug.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000038#include "llvm/Target/TargetOptions.h"
Evan Cheng75184a92007-12-11 01:46:18 +000039#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040#include "llvm/ADT/StringExtras.h"
Mon P Wang1f292322008-11-23 04:37:22 +000041#include "llvm/Support/CommandLine.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000042using namespace llvm;
43
Mon P Wang1f292322008-11-23 04:37:22 +000044static cl::opt<bool>
Mon P Wangba7e48e2008-11-24 02:10:43 +000045DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang1f292322008-11-23 04:37:22 +000046
Evan Cheng2aea0b42008-04-25 19:11:04 +000047// Forward declarations.
Dale Johannesence0805b2009-02-03 19:33:06 +000048static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG, DebugLoc dl);
Evan Cheng2aea0b42008-04-25 19:11:04 +000049
Dan Gohmanb41dfba2008-05-14 01:58:56 +000050X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051 : TargetLowering(TM) {
52 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesene0e0fd02007-09-23 14:52:20 +000053 X86ScalarSSEf64 = Subtarget->hasSSE2();
54 X86ScalarSSEf32 = Subtarget->hasSSE1();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +000056
Chris Lattnerdec9cb52008-01-24 08:07:48 +000057 bool Fast = false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000058
59 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovd0fef972008-09-09 18:22:57 +000060 TD = getTargetData();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061
62 // Set up the TargetLowering object.
63
64 // X86 is weird, it always uses i8 for shift amounts and setcc results.
65 setShiftAmountType(MVT::i8);
Duncan Sands8cf4a822008-11-23 15:47:28 +000066 setBooleanContents(ZeroOrOneBooleanContent);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000067 setSchedulingPreference(SchedulingForRegPressure);
68 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
69 setStackPointerRegisterToSaveRestore(X86StackPtr);
70
71 if (Subtarget->isTargetDarwin()) {
72 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
73 setUseUnderscoreSetJmp(false);
74 setUseUnderscoreLongJmp(false);
75 } else if (Subtarget->isTargetMingw()) {
76 // MS runtime is weird: it exports _setjmp, but longjmp!
77 setUseUnderscoreSetJmp(true);
78 setUseUnderscoreLongJmp(false);
79 } else {
80 setUseUnderscoreSetJmp(true);
81 setUseUnderscoreLongJmp(true);
82 }
Scott Michel91099d62009-02-17 22:15:04 +000083
Dan Gohmanf17a25c2007-07-18 16:29:46 +000084 // Set up the register classes.
85 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
86 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
87 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
88 if (Subtarget->is64Bit())
89 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
90
Evan Cheng08c171a2008-10-14 21:26:46 +000091 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000092
Scott Michel91099d62009-02-17 22:15:04 +000093 // We don't accept any truncstore of integer registers.
Chris Lattner3bc08502008-01-17 19:59:44 +000094 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
95 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
96 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
97 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
98 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
Evan Cheng71343822008-10-15 02:05:31 +000099 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
100
101 // SETOEQ and SETUNE require checking two conditions.
102 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
103 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
104 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
105 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
106 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
107 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattner3bc08502008-01-17 19:59:44 +0000108
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000109 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
110 // operation.
111 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
112 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
113 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
114
115 if (Subtarget->is64Bit()) {
116 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
117 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
118 } else {
Dale Johannesena359b8b2008-10-21 20:50:01 +0000119 if (X86ScalarSSEf64) {
120 // We have an impenetrably clever algorithm for ui64->double only.
121 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling14a30ef2009-01-17 03:56:04 +0000122
123 // We have faster algorithm for ui32->single only.
124 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Dale Johannesena359b8b2008-10-21 20:50:01 +0000125 } else
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000126 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
127 }
128
129 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
130 // this operation.
131 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
132 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
133 // SSE has no i16 to fp conversion, only i32
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000134 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000136 // f32 and f64 cases are Legal, f80 case is not
137 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
138 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000139 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
140 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
141 }
142
Dale Johannesen958b08b2007-09-19 23:55:34 +0000143 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
144 // are Legal, f80 is custom lowered.
145 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
146 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000147
148 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
149 // this operation.
150 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
151 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
152
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000153 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000154 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000155 // f32 and f64 cases are Legal, f80 case is not
156 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000157 } else {
158 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
159 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
160 }
161
162 // Handle FP_TO_UINT by promoting the destination to a larger signed
163 // conversion.
164 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
165 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
166 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
167
168 if (Subtarget->is64Bit()) {
169 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
170 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
171 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000172 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000173 // Expand FP_TO_UINT into a select.
174 // FIXME: We would like to use a Custom expander here eventually to do
175 // the optimal thing for SSE vs. the default expansion in the legalizer.
176 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
177 else
178 // With SSE3 we can use fisttpll to convert to a signed i64.
179 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
180 }
181
182 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000183 if (!X86ScalarSSEf64) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000184 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
185 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
186 }
187
Dan Gohman8450d862008-02-18 19:34:53 +0000188 // Scalar integer divide and remainder are lowered to use operations that
189 // produce two results, to match the available instructions. This exposes
190 // the two-result form to trivial CSE, which is able to combine x/y and x%y
191 // into a single instruction.
192 //
193 // Scalar integer multiply-high is also lowered to use two-result
194 // operations, to match the available instructions. However, plain multiply
195 // (low) operations are left as Legal, as there are single-result
196 // instructions for this in x86. Using the two-result multiply instructions
197 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman5a199552007-10-08 18:33:35 +0000198 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
199 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
200 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
201 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
202 setOperationAction(ISD::SREM , MVT::i8 , Expand);
203 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000204 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
205 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
206 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
207 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
208 setOperationAction(ISD::SREM , MVT::i16 , Expand);
209 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000210 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
211 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
212 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
213 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
214 setOperationAction(ISD::SREM , MVT::i32 , Expand);
215 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000216 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
217 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
218 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
219 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
220 setOperationAction(ISD::SREM , MVT::i64 , Expand);
221 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohman242a5ba2007-09-25 18:23:27 +0000222
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000223 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
224 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
225 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
226 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000227 if (Subtarget->is64Bit())
Christopher Lamb0a7c8662007-08-10 21:48:46 +0000228 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
229 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
230 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000231 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
232 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000233 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000234 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000235 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman819574c2008-01-31 00:41:03 +0000236 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000237
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000238 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000239 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
240 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000241 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000242 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
243 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000244 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000245 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
246 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000247 if (Subtarget->is64Bit()) {
248 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000249 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
250 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000251 }
252
253 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
254 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
255
256 // These should be promoted to a larger select which is supported.
257 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
258 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
259 // X86 wants to expand cmov itself.
260 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
261 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
262 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
263 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000264 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000265 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
266 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
267 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
268 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
269 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000270 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000271 if (Subtarget->is64Bit()) {
272 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
273 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
274 }
275 // X86 ret instruction may pop stack.
276 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov566f9d92008-09-08 21:12:11 +0000277 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000278
279 // Darwin ABI issue.
280 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
281 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
282 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
283 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000284 if (Subtarget->is64Bit())
285 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bill Wendlingfef06052008-09-16 21:48:12 +0000286 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287 if (Subtarget->is64Bit()) {
288 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
289 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
290 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
Bill Wendlingfef06052008-09-16 21:48:12 +0000291 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000292 }
293 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
294 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
295 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
296 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman092014e2008-03-03 22:22:09 +0000297 if (Subtarget->is64Bit()) {
298 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
299 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
300 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
301 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000302
Evan Cheng8d51ab32008-03-10 19:38:10 +0000303 if (Subtarget->hasSSE1())
304 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Chengd1d68072008-03-08 00:58:38 +0000305
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000306 if (!Subtarget->hasSSE2())
307 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
308
Mon P Wang078a62d2008-05-05 19:05:59 +0000309 // Expand certain atomics
Dan Gohmanbebba8d2008-12-23 21:37:04 +0000310 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
311 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
312 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
313 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendlingdb2280a2008-08-20 00:28:16 +0000314
Dan Gohmanbebba8d2008-12-23 21:37:04 +0000315 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
316 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
317 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
318 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000319
Dale Johannesenf160d802008-10-02 18:53:47 +0000320 if (!Subtarget->is64Bit()) {
Dan Gohmanbebba8d2008-12-23 21:37:04 +0000321 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
322 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
323 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
324 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
325 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
326 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
327 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesenf160d802008-10-02 18:53:47 +0000328 }
329
Dan Gohman472d12c2008-06-30 20:59:49 +0000330 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
331 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332 // FIXME - use subtarget debug flags
333 if (!Subtarget->isTargetDarwin() &&
334 !Subtarget->isTargetELF() &&
Dan Gohmanfa607c92008-07-01 00:05:16 +0000335 !Subtarget->isTargetCygMing()) {
336 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
337 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
338 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000339
340 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
341 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
342 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
343 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
344 if (Subtarget->is64Bit()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000345 setExceptionPointerRegister(X86::RAX);
346 setExceptionSelectorRegister(X86::RDX);
347 } else {
348 setExceptionPointerRegister(X86::EAX);
349 setExceptionSelectorRegister(X86::EDX);
350 }
Anton Korobeynikov23ca9c52007-09-03 00:36:06 +0000351 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov566f9d92008-09-08 21:12:11 +0000352 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
353
Duncan Sands7407a9f2007-09-11 14:10:23 +0000354 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsd8455ca2007-07-27 20:02:49 +0000355
Chris Lattner56b941f2008-01-15 21:58:22 +0000356 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000357
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000358 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
359 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000360 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000361 if (Subtarget->is64Bit()) {
362 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000363 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000364 } else {
365 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000366 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000367 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000368
369 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
370 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
371 if (Subtarget->is64Bit())
372 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
373 if (Subtarget->isTargetCygMing())
374 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
375 else
376 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
377
Evan Cheng0b84fe12009-02-13 22:36:38 +0000378 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000379 // f32 and f64 use SSE.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000380 // Set up the FP register classes.
381 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
382 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
383
384 // Use ANDPD to simulate FABS.
385 setOperationAction(ISD::FABS , MVT::f64, Custom);
386 setOperationAction(ISD::FABS , MVT::f32, Custom);
387
388 // Use XORP to simulate FNEG.
389 setOperationAction(ISD::FNEG , MVT::f64, Custom);
390 setOperationAction(ISD::FNEG , MVT::f32, Custom);
391
392 // Use ANDPD and ORPD to simulate FCOPYSIGN.
393 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
394 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
395
396 // We don't support sin/cos/fmod
397 setOperationAction(ISD::FSIN , MVT::f64, Expand);
398 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000399 setOperationAction(ISD::FSIN , MVT::f32, Expand);
400 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000401
402 // Expand FP immediates into loads from the stack, except for the special
403 // cases we handle.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000404 addLegalFPImmediate(APFloat(+0.0)); // xorpd
405 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000406
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000407 // Floating truncations from f80 and extensions to f80 go through memory.
408 // If optimizing, we lie about this though and handle it in
409 // InstructionSelectPreprocess so that dagcombine2 can hack on these.
410 if (Fast) {
411 setConvertAction(MVT::f32, MVT::f80, Expand);
412 setConvertAction(MVT::f64, MVT::f80, Expand);
413 setConvertAction(MVT::f80, MVT::f32, Expand);
414 setConvertAction(MVT::f80, MVT::f64, Expand);
415 }
Evan Cheng0b84fe12009-02-13 22:36:38 +0000416 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000417 // Use SSE for f32, x87 for f64.
418 // Set up the FP register classes.
419 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
420 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
421
422 // Use ANDPS to simulate FABS.
423 setOperationAction(ISD::FABS , MVT::f32, Custom);
424
425 // Use XORP to simulate FNEG.
426 setOperationAction(ISD::FNEG , MVT::f32, Custom);
427
428 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
429
430 // Use ANDPS and ORPS to simulate FCOPYSIGN.
431 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
432 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
433
434 // We don't support sin/cos/fmod
435 setOperationAction(ISD::FSIN , MVT::f32, Expand);
436 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000437
Nate Begemane2ba64f2008-02-14 08:57:00 +0000438 // Special cases we handle for FP constants.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000439 addLegalFPImmediate(APFloat(+0.0f)); // xorps
440 addLegalFPImmediate(APFloat(+0.0)); // FLD0
441 addLegalFPImmediate(APFloat(+1.0)); // FLD1
442 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
443 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
444
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000445 // SSE <-> X87 conversions go through memory. If optimizing, we lie about
446 // this though and handle it in InstructionSelectPreprocess so that
447 // dagcombine2 can hack on these.
448 if (Fast) {
449 setConvertAction(MVT::f32, MVT::f64, Expand);
450 setConvertAction(MVT::f32, MVT::f80, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000451 setConvertAction(MVT::f80, MVT::f32, Expand);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000452 setConvertAction(MVT::f64, MVT::f32, Expand);
453 // And x87->x87 truncations also.
454 setConvertAction(MVT::f80, MVT::f64, Expand);
455 }
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000456
457 if (!UnsafeFPMath) {
458 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
459 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
460 }
Evan Cheng0b84fe12009-02-13 22:36:38 +0000461 } else if (!UseSoftFloat) {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000462 // f32 and f64 in x87.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000463 // Set up the FP register classes.
464 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
465 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
466
467 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
468 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
469 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
470 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000471
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000472 // Floating truncations go through memory. If optimizing, we lie about
473 // this though and handle it in InstructionSelectPreprocess so that
474 // dagcombine2 can hack on these.
475 if (Fast) {
Scott Michel91099d62009-02-17 22:15:04 +0000476 setConvertAction(MVT::f80, MVT::f32, Expand);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000477 setConvertAction(MVT::f64, MVT::f32, Expand);
478 setConvertAction(MVT::f80, MVT::f64, Expand);
479 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000480
481 if (!UnsafeFPMath) {
482 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
483 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
484 }
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000485 addLegalFPImmediate(APFloat(+0.0)); // FLD0
486 addLegalFPImmediate(APFloat(+1.0)); // FLD1
487 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
488 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000489 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
490 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
491 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
492 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000493 }
494
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000495 // Long double always uses X87.
Evan Cheng0b84fe12009-02-13 22:36:38 +0000496 if (!UseSoftFloat) {
497 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
498 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
499 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
500 {
501 bool ignored;
502 APFloat TmpFlt(+0.0);
503 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
504 &ignored);
505 addLegalFPImmediate(TmpFlt); // FLD0
506 TmpFlt.changeSign();
507 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
508 APFloat TmpFlt2(+1.0);
509 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
510 &ignored);
511 addLegalFPImmediate(TmpFlt2); // FLD1
512 TmpFlt2.changeSign();
513 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
514 }
Scott Michel91099d62009-02-17 22:15:04 +0000515
Evan Cheng0b84fe12009-02-13 22:36:38 +0000516 if (!UnsafeFPMath) {
517 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
518 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
519 }
Dale Johannesen7f1076b2007-09-26 21:10:55 +0000520 }
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000521
Dan Gohman2f7b1982007-10-11 23:21:31 +0000522 // Always use a library call for pow.
523 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
524 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
525 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
526
Dale Johannesen92b33082008-09-04 00:47:13 +0000527 setOperationAction(ISD::FLOG, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000528 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000529 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000530 setOperationAction(ISD::FEXP, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000531 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
532
Mon P Wanga5a239f2008-11-06 05:31:54 +0000533 // First set operation action for all vector types to either promote
Mon P Wang1448aad2008-10-30 08:01:45 +0000534 // (for widening) or expand (for scalarization). Then we will selectively
535 // turn on ones that can be effectively codegen'd.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000536 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
537 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands92c43912008-06-06 12:08:01 +0000538 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
542 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
543 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
544 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
545 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
546 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif825aa892008-08-28 23:19:51 +0000551 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
553 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands92c43912008-06-06 12:08:01 +0000554 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesen177edff2008-09-10 17:31:40 +0000576 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000581 }
582
Evan Cheng0b84fe12009-02-13 22:36:38 +0000583 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
584 // with -msoft-float, disable use of MMX as well.
585 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000586 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
587 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
588 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena585daf2008-06-24 22:01:44 +0000589 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000590 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
591
592 // FIXME: add MMX packed arithmetics
593
594 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
595 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
596 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
597 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
598
599 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
600 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
601 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen6b65c332007-10-30 01:18:38 +0000602 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000603
604 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
605 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
606
607 setOperationAction(ISD::AND, MVT::v8i8, Promote);
608 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
609 setOperationAction(ISD::AND, MVT::v4i16, Promote);
610 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
611 setOperationAction(ISD::AND, MVT::v2i32, Promote);
612 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
613 setOperationAction(ISD::AND, MVT::v1i64, Legal);
614
615 setOperationAction(ISD::OR, MVT::v8i8, Promote);
616 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
617 setOperationAction(ISD::OR, MVT::v4i16, Promote);
618 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
619 setOperationAction(ISD::OR, MVT::v2i32, Promote);
620 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
621 setOperationAction(ISD::OR, MVT::v1i64, Legal);
622
623 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
624 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
625 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
626 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
627 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
628 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
629 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
630
631 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
632 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
633 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
634 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
635 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
636 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena585daf2008-06-24 22:01:44 +0000637 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
638 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000639 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
640
641 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
642 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
643 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena585daf2008-06-24 22:01:44 +0000644 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000645 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
646
647 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
648 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
649 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
650 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
651
Evan Cheng759fe022008-07-22 18:39:19 +0000652 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000653 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
654 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000655 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendlingb9e5f802008-07-20 02:32:23 +0000656
657 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang83edba52008-12-12 01:25:51 +0000658
659 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
660 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
661 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
662 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
663 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
664 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000665 }
666
Evan Cheng0b84fe12009-02-13 22:36:38 +0000667 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000668 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
669
670 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
671 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
672 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
673 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
674 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
675 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000676 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
677 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
678 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
679 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
680 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman03605a02008-07-17 16:51:19 +0000681 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000682 }
683
Evan Cheng0b84fe12009-02-13 22:36:38 +0000684 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000685 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Cheng0b84fe12009-02-13 22:36:38 +0000686
687 // FIXME: Unfortunately -soft-float means XMM registers cannot be used even
688 // for integer operations.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000689 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
690 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
691 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
692 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
693
694 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
695 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
696 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
697 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Mon P Wang14edb092008-12-18 21:42:19 +0000698 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000699 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
700 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
701 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
702 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
703 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
704 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
705 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
706 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
707 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
708 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
709 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000710
Nate Begeman03605a02008-07-17 16:51:19 +0000711 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
712 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
713 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
714 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000715
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000716 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
717 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
718 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
719 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000720 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
721
722 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands92c43912008-06-06 12:08:01 +0000723 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
724 MVT VT = (MVT::SimpleValueType)i;
Nate Begemanc16406d2007-12-11 01:41:33 +0000725 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands92c43912008-06-06 12:08:01 +0000726 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begemanc16406d2007-12-11 01:41:33 +0000727 continue;
Duncan Sands92c43912008-06-06 12:08:01 +0000728 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
729 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
730 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000731 }
732 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
733 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
734 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
735 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000736 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000737 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000738 if (Subtarget->is64Bit()) {
739 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen2ff963d2007-10-31 00:32:36 +0000740 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000741 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000742
743 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
744 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
Duncan Sands92c43912008-06-06 12:08:01 +0000745 setOperationAction(ISD::AND, (MVT::SimpleValueType)VT, Promote);
746 AddPromotedToType (ISD::AND, (MVT::SimpleValueType)VT, MVT::v2i64);
747 setOperationAction(ISD::OR, (MVT::SimpleValueType)VT, Promote);
748 AddPromotedToType (ISD::OR, (MVT::SimpleValueType)VT, MVT::v2i64);
749 setOperationAction(ISD::XOR, (MVT::SimpleValueType)VT, Promote);
750 AddPromotedToType (ISD::XOR, (MVT::SimpleValueType)VT, MVT::v2i64);
751 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Promote);
752 AddPromotedToType (ISD::LOAD, (MVT::SimpleValueType)VT, MVT::v2i64);
753 setOperationAction(ISD::SELECT, (MVT::SimpleValueType)VT, Promote);
754 AddPromotedToType (ISD::SELECT, (MVT::SimpleValueType)VT, MVT::v2i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000755 }
756
Chris Lattner3bc08502008-01-17 19:59:44 +0000757 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000758
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000759 // Custom lower v2i64 and v2f64 selects.
760 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
761 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
762 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
763 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000764
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000765 }
Evan Cheng0b84fe12009-02-13 22:36:38 +0000766
Nate Begemand77e59e2008-02-11 04:19:36 +0000767 if (Subtarget->hasSSE41()) {
768 // FIXME: Do we need to handle scalar-to-vector here?
769 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
770
771 // i8 and i16 vectors are custom , because the source register and source
772 // source memory operand types are not the same width. f32 vectors are
773 // custom since the immediate controlling the insert encodes additional
774 // information.
775 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
776 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangac2a3c52009-01-15 21:10:20 +0000777 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Nate Begemand77e59e2008-02-11 04:19:36 +0000778 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
779
780 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
781 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangac2a3c52009-01-15 21:10:20 +0000782 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng6c249332008-03-24 21:52:23 +0000783 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begemand77e59e2008-02-11 04:19:36 +0000784
785 if (Subtarget->is64Bit()) {
Nate Begeman4294c1f2008-02-12 22:51:28 +0000786 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
787 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000788 }
789 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000790
Nate Begeman03605a02008-07-17 16:51:19 +0000791 if (Subtarget->hasSSE42()) {
792 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
793 }
Scott Michel91099d62009-02-17 22:15:04 +0000794
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000795 // We want to custom lower some of our intrinsics.
796 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
797
Bill Wendling7e04be62008-12-09 22:08:41 +0000798 // Add/Sub/Mul with overflow operations are custom lowered.
Bill Wendling4c134df2008-11-24 19:21:46 +0000799 setOperationAction(ISD::SADDO, MVT::i32, Custom);
800 setOperationAction(ISD::SADDO, MVT::i64, Custom);
801 setOperationAction(ISD::UADDO, MVT::i32, Custom);
802 setOperationAction(ISD::UADDO, MVT::i64, Custom);
Bill Wendling7e04be62008-12-09 22:08:41 +0000803 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
804 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
805 setOperationAction(ISD::USUBO, MVT::i32, Custom);
806 setOperationAction(ISD::USUBO, MVT::i64, Custom);
807 setOperationAction(ISD::SMULO, MVT::i32, Custom);
808 setOperationAction(ISD::SMULO, MVT::i64, Custom);
809 setOperationAction(ISD::UMULO, MVT::i32, Custom);
810 setOperationAction(ISD::UMULO, MVT::i64, Custom);
Bill Wendling4c134df2008-11-24 19:21:46 +0000811
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000812 // We have target-specific dag combine patterns for the following nodes:
813 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chenge9b9c672008-05-09 21:53:03 +0000814 setTargetDAGCombine(ISD::BUILD_VECTOR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000815 setTargetDAGCombine(ISD::SELECT);
sampo025b75c2009-01-26 00:52:55 +0000816 setTargetDAGCombine(ISD::SHL);
817 setTargetDAGCombine(ISD::SRA);
818 setTargetDAGCombine(ISD::SRL);
Chris Lattnerce84ae42008-02-22 02:09:43 +0000819 setTargetDAGCombine(ISD::STORE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000820
821 computeRegisterProperties();
822
823 // FIXME: These should be based on subtarget info. Plus, the values should
824 // be smaller when we are in optimizing for size mode.
Dan Gohman97fab242008-06-30 21:00:56 +0000825 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
826 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
827 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000828 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Cheng45c1edb2008-02-28 00:43:03 +0000829 setPrefLoopAlignment(16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000830}
831
Scott Michel502151f2008-03-10 15:42:14 +0000832
Duncan Sands4a361272009-01-01 15:52:00 +0000833MVT X86TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel502151f2008-03-10 15:42:14 +0000834 return MVT::i8;
835}
836
837
Evan Cheng5a67b812008-01-23 23:17:41 +0000838/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
839/// the desired ByVal argument alignment.
840static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
841 if (MaxAlign == 16)
842 return;
843 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
844 if (VTy->getBitWidth() == 128)
845 MaxAlign = 16;
Evan Cheng5a67b812008-01-23 23:17:41 +0000846 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
847 unsigned EltAlign = 0;
848 getMaxByValAlign(ATy->getElementType(), EltAlign);
849 if (EltAlign > MaxAlign)
850 MaxAlign = EltAlign;
851 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
852 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
853 unsigned EltAlign = 0;
854 getMaxByValAlign(STy->getElementType(i), EltAlign);
855 if (EltAlign > MaxAlign)
856 MaxAlign = EltAlign;
857 if (MaxAlign == 16)
858 break;
859 }
860 }
861 return;
862}
863
864/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
865/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesena58b8622008-02-08 19:48:20 +0000866/// that contain SSE vectors are placed at 16-byte boundaries while the rest
867/// are at 4-byte boundaries.
Evan Cheng5a67b812008-01-23 23:17:41 +0000868unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +0000869 if (Subtarget->is64Bit()) {
870 // Max of 8 and alignment of type.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +0000871 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +0000872 if (TyAlign > 8)
873 return TyAlign;
874 return 8;
875 }
876
Evan Cheng5a67b812008-01-23 23:17:41 +0000877 unsigned Align = 4;
Dale Johannesena58b8622008-02-08 19:48:20 +0000878 if (Subtarget->hasSSE1())
879 getMaxByValAlign(Ty, Align);
Evan Cheng5a67b812008-01-23 23:17:41 +0000880 return Align;
881}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000882
Evan Cheng8c590372008-05-15 08:39:06 +0000883/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng2f1033e2008-05-15 22:13:02 +0000884/// and store operations as a result of memset, memcpy, and memmove
885/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Cheng8c590372008-05-15 08:39:06 +0000886/// determining it.
Duncan Sands92c43912008-06-06 12:08:01 +0000887MVT
Evan Cheng8c590372008-05-15 08:39:06 +0000888X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
889 bool isSrcConst, bool isSrcStr) const {
Chris Lattnerf0bf1062008-10-28 05:49:35 +0000890 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
891 // linux. This is because the stack realignment code can't handle certain
892 // cases like PR2962. This should be removed when PR2962 is fixed.
893 if (Subtarget->getStackAlignment() >= 16) {
894 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
895 return MVT::v4i32;
896 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
897 return MVT::v4f32;
898 }
Evan Cheng8c590372008-05-15 08:39:06 +0000899 if (Subtarget->is64Bit() && Size >= 8)
900 return MVT::i64;
901 return MVT::i32;
902}
903
904
Evan Cheng6fb06762007-11-09 01:32:10 +0000905/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
906/// jumptable.
Dan Gohman8181bd12008-07-27 21:46:04 +0000907SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Cheng6fb06762007-11-09 01:32:10 +0000908 SelectionDAG &DAG) const {
909 if (usesGlobalOffsetTable())
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000910 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Cheng6fb06762007-11-09 01:32:10 +0000911 if (!Subtarget->isPICStyleRIPRel())
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000912 // This doesn't have DebugLoc associated with it, but is not really the
913 // same as a Register.
914 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
915 getPointerTy());
Evan Cheng6fb06762007-11-09 01:32:10 +0000916 return Table;
917}
918
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000919//===----------------------------------------------------------------------===//
920// Return Value Calling Convention Implementation
921//===----------------------------------------------------------------------===//
922
923#include "X86GenCallingConv.inc"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000924
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000925/// LowerRET - Lower an ISD::RET node.
Dan Gohman8181bd12008-07-27 21:46:04 +0000926SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +0000927 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000928 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
Scott Michel91099d62009-02-17 22:15:04 +0000929
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000930 SmallVector<CCValAssign, 16> RVLocs;
931 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
932 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
933 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Gabor Greif1c80d112008-08-28 21:40:38 +0000934 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Scott Michel91099d62009-02-17 22:15:04 +0000935
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000936 // If this is the first return lowered for this function, add the regs to the
937 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +0000938 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000939 for (unsigned i = 0; i != RVLocs.size(); ++i)
940 if (RVLocs[i].isRegLoc())
Chris Lattner1b989192007-12-31 04:13:23 +0000941 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000942 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000943 SDValue Chain = Op.getOperand(0);
Scott Michel91099d62009-02-17 22:15:04 +0000944
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000945 // Handle tail call return.
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000946 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000947 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000948 SDValue TailCall = Chain;
949 SDValue TargetAddress = TailCall.getOperand(1);
950 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerf8decf52008-01-16 05:52:18 +0000951 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofer4da27f62008-09-22 14:50:07 +0000952 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX ||
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000953 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R9)) ||
Bill Wendlingfef06052008-09-16 21:48:12 +0000954 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Scott Michel91099d62009-02-17 22:15:04 +0000955 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000956 "Expecting an global address, external symbol, or register");
Chris Lattnerf8decf52008-01-16 05:52:18 +0000957 assert(StackAdjustment.getOpcode() == ISD::Constant &&
958 "Expecting a const value");
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000959
Dan Gohman8181bd12008-07-27 21:46:04 +0000960 SmallVector<SDValue,8> Operands;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000961 Operands.push_back(Chain.getOperand(0));
962 Operands.push_back(TargetAddress);
963 Operands.push_back(StackAdjustment);
964 // Copy registers used by the call. Last operand is a flag so it is not
965 // copied.
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000966 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000967 Operands.push_back(Chain.getOperand(i));
968 }
Scott Michel91099d62009-02-17 22:15:04 +0000969 return DAG.getNode(X86ISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000970 Operands.size());
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000971 }
Scott Michel91099d62009-02-17 22:15:04 +0000972
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000973 // Regular return.
Dan Gohman8181bd12008-07-27 21:46:04 +0000974 SDValue Flag;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000975
Dan Gohman8181bd12008-07-27 21:46:04 +0000976 SmallVector<SDValue, 6> RetOps;
Chris Lattnerb56cc342008-03-11 03:23:40 +0000977 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
978 // Operand #1 = Bytes To Pop
979 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michel91099d62009-02-17 22:15:04 +0000980
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000981 // Copy the result values into the output registers.
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000982 for (unsigned i = 0; i != RVLocs.size(); ++i) {
983 CCValAssign &VA = RVLocs[i];
984 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman8181bd12008-07-27 21:46:04 +0000985 SDValue ValToCopy = Op.getOperand(i*2+1);
Scott Michel91099d62009-02-17 22:15:04 +0000986
Chris Lattnerb56cc342008-03-11 03:23:40 +0000987 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
988 // the RET instruction and handled by the FP Stackifier.
Dan Gohman6c4be722009-02-04 17:28:58 +0000989 if (VA.getLocReg() == X86::ST0 ||
990 VA.getLocReg() == X86::ST1) {
Chris Lattnerb56cc342008-03-11 03:23:40 +0000991 // If this is a copy from an xmm register to ST(0), use an FPExtend to
992 // change the value to the FP stack register class.
Dan Gohman6c4be722009-02-04 17:28:58 +0000993 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Dale Johannesence0805b2009-02-03 19:33:06 +0000994 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattnerb56cc342008-03-11 03:23:40 +0000995 RetOps.push_back(ValToCopy);
996 // Don't emit a copytoreg.
997 continue;
998 }
Dale Johannesena585daf2008-06-24 22:01:44 +0000999
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001000 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001001 Flag = Chain.getValue(1);
1002 }
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001003
1004 // The x86-64 ABI for returning structs by value requires that we copy
1005 // the sret argument into %rax for the return. We saved the argument into
1006 // a virtual register in the entry block, so now we copy the value out
1007 // and into %rax.
1008 if (Subtarget->is64Bit() &&
1009 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1010 MachineFunction &MF = DAG.getMachineFunction();
1011 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1012 unsigned Reg = FuncInfo->getSRetReturnReg();
1013 if (!Reg) {
1014 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1015 FuncInfo->setSRetReturnReg(Reg);
1016 }
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001017 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001018
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001019 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001020 Flag = Chain.getValue(1);
1021 }
Scott Michel91099d62009-02-17 22:15:04 +00001022
Chris Lattnerb56cc342008-03-11 03:23:40 +00001023 RetOps[0] = Chain; // Update chain.
1024
1025 // Add the flag if we have it.
Gabor Greif1c80d112008-08-28 21:40:38 +00001026 if (Flag.getNode())
Chris Lattnerb56cc342008-03-11 03:23:40 +00001027 RetOps.push_back(Flag);
Scott Michel91099d62009-02-17 22:15:04 +00001028
1029 return DAG.getNode(X86ISD::RET_FLAG, dl,
Dale Johannesence0805b2009-02-03 19:33:06 +00001030 MVT::Other, &RetOps[0], RetOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001031}
1032
1033
1034/// LowerCallResult - Lower the result values of an ISD::CALL into the
1035/// appropriate copies out of appropriate physical registers. This assumes that
1036/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
1037/// being lowered. The returns a SDNode with the same number of values as the
1038/// ISD::CALL.
1039SDNode *X86TargetLowering::
Scott Michel91099d62009-02-17 22:15:04 +00001040LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001041 unsigned CallingConv, SelectionDAG &DAG) {
Dale Johannesence0805b2009-02-03 19:33:06 +00001042
Scott Michel91099d62009-02-17 22:15:04 +00001043 DebugLoc dl = TheCall->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001044 // Assign locations to each value returned by this call.
1045 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman705e3f72008-09-13 01:54:27 +00001046 bool isVarArg = TheCall->isVarArg();
Edwin Törökaf8e1332009-02-01 18:15:56 +00001047 bool Is64Bit = Subtarget->is64Bit();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001048 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
1049 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
1050
Dan Gohman8181bd12008-07-27 21:46:04 +00001051 SmallVector<SDValue, 8> ResultVals;
Scott Michel91099d62009-02-17 22:15:04 +00001052
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001053 // Copy all of the result registers out of their specified physreg.
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001054 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman6c4be722009-02-04 17:28:58 +00001055 CCValAssign &VA = RVLocs[i];
1056 MVT CopyVT = VA.getValVT();
Scott Michel91099d62009-02-17 22:15:04 +00001057
Edwin Törökaf8e1332009-02-01 18:15:56 +00001058 // If this is x86-64, and we disabled SSE, we can't return FP values
Scott Michel91099d62009-02-17 22:15:04 +00001059 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Edwin Törökaf8e1332009-02-01 18:15:56 +00001060 ((Is64Bit || TheCall->isInreg()) && !Subtarget->hasSSE1())) {
1061 cerr << "SSE register return with SSE disabled\n";
1062 exit(1);
1063 }
1064
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001065 // If this is a call to a function that returns an fp value on the floating
1066 // point stack, but where we prefer to use the value in xmm registers, copy
1067 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman6c4be722009-02-04 17:28:58 +00001068 if ((VA.getLocReg() == X86::ST0 ||
1069 VA.getLocReg() == X86::ST1) &&
1070 isScalarFPTypeInSSEReg(VA.getValVT())) {
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001071 CopyVT = MVT::f80;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001072 }
Scott Michel91099d62009-02-17 22:15:04 +00001073
Evan Cheng9cc600e2009-02-20 20:43:02 +00001074 SDValue Val;
1075 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
1076 // For x86-64, MMX values are returned in XMM0 and XMM1. Issue an
1077 // extract_vector_elt to i64 and then bit_convert it to the desired type.
1078 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1079 MVT::v2i64, InFlag).getValue(1);
1080 Val = Chain.getValue(0);
1081 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1082 Val, DAG.getConstant(0, MVT::i64));
1083 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1084 } else {
1085 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1086 CopyVT, InFlag).getValue(1);
1087 Val = Chain.getValue(0);
1088 }
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001089 InFlag = Chain.getValue(2);
Chris Lattner40758732007-12-29 06:41:28 +00001090
Dan Gohman6c4be722009-02-04 17:28:58 +00001091 if (CopyVT != VA.getValVT()) {
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001092 // Round the F80 the right size, which also moves to the appropriate xmm
1093 // register.
Dan Gohman6c4be722009-02-04 17:28:58 +00001094 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001095 // This truncation won't change the value.
1096 DAG.getIntPtrConstant(1));
1097 }
Scott Michel91099d62009-02-17 22:15:04 +00001098
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001099 ResultVals.push_back(Val);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001100 }
Duncan Sands698842f2008-07-02 17:40:58 +00001101
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001102 // Merge everything together with a MERGE_VALUES node.
1103 ResultVals.push_back(Chain);
Dale Johannesence0805b2009-02-03 19:33:06 +00001104 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
1105 &ResultVals[0], ResultVals.size()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001106}
1107
1108
1109//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001110// C & StdCall & Fast Calling Convention implementation
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001111//===----------------------------------------------------------------------===//
1112// StdCall calling convention seems to be standard for many Windows' API
1113// routines and around. It differs from C calling convention just a little:
1114// callee should clean up the stack, not caller. Symbols should be also
1115// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001116// For info on fast calling convention see Fast Calling Convention (tail call)
1117// implementation LowerX86_32FastCCCallTo.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001118
1119/// AddLiveIn - This helper function adds the specified physical register to the
1120/// MachineFunction as a live in value. It also creates a corresponding virtual
1121/// register for it.
1122static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
1123 const TargetRegisterClass *RC) {
1124 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner1b989192007-12-31 04:13:23 +00001125 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
1126 MF.getRegInfo().addLiveIn(PReg, VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001127 return VReg;
1128}
1129
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001130/// CallIsStructReturn - Determines whether a CALL node uses struct return
1131/// semantics.
Dan Gohman705e3f72008-09-13 01:54:27 +00001132static bool CallIsStructReturn(CallSDNode *TheCall) {
1133 unsigned NumOps = TheCall->getNumArgs();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001134 if (!NumOps)
1135 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001136
Dan Gohman705e3f72008-09-13 01:54:27 +00001137 return TheCall->getArgFlags(0).isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001138}
1139
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001140/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1141/// return semantics.
Dan Gohman8181bd12008-07-27 21:46:04 +00001142static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001143 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001144 if (!NumArgs)
1145 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001146
1147 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001148}
1149
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001150/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1151/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001152/// calls.
Dan Gohman705e3f72008-09-13 01:54:27 +00001153bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001154 if (IsVarArg)
1155 return false;
1156
Dan Gohman705e3f72008-09-13 01:54:27 +00001157 switch (CallingConv) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001158 default:
1159 return false;
1160 case CallingConv::X86_StdCall:
1161 return !Subtarget->is64Bit();
1162 case CallingConv::X86_FastCall:
1163 return !Subtarget->is64Bit();
1164 case CallingConv::Fast:
1165 return PerformTailCallOpt;
1166 }
1167}
1168
Dan Gohman705e3f72008-09-13 01:54:27 +00001169/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1170/// given CallingConvention value.
1171CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001172 if (Subtarget->is64Bit()) {
Anton Korobeynikov06d49b02008-03-22 20:57:27 +00001173 if (Subtarget->isTargetWin64())
Anton Korobeynikov99bd1882008-03-22 20:37:30 +00001174 return CC_X86_Win64_C;
Evan Chengded8f902008-09-07 09:07:23 +00001175 else if (CC == CallingConv::Fast && PerformTailCallOpt)
1176 return CC_X86_64_TailCall;
1177 else
1178 return CC_X86_64_C;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001179 }
1180
Gordon Henriksen18ace102008-01-05 16:56:59 +00001181 if (CC == CallingConv::X86_FastCall)
1182 return CC_X86_32_FastCall;
Evan Chenga9d15b92008-09-10 18:25:29 +00001183 else if (CC == CallingConv::Fast)
1184 return CC_X86_32_FastCC;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001185 else
1186 return CC_X86_32_C;
1187}
1188
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001189/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1190/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001191NameDecorationStyle
Dan Gohman8181bd12008-07-27 21:46:04 +00001192X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001193 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001194 if (CC == CallingConv::X86_FastCall)
1195 return FastCall;
1196 else if (CC == CallingConv::X86_StdCall)
1197 return StdCall;
1198 return None;
1199}
1200
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001201
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001202/// CallRequiresGOTInRegister - Check whether the call requires the GOT pointer
1203/// in a register before calling.
1204bool X86TargetLowering::CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall) {
1205 return !IsTailCall && !Is64Bit &&
1206 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1207 Subtarget->isPICStyleGOT();
1208}
1209
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001210/// CallRequiresFnAddressInReg - Check whether the call requires the function
1211/// address to be loaded in a register.
Scott Michel91099d62009-02-17 22:15:04 +00001212bool
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001213X86TargetLowering::CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall) {
Scott Michel91099d62009-02-17 22:15:04 +00001214 return !Is64Bit && IsTailCall &&
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001215 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1216 Subtarget->isPICStyleGOT();
1217}
1218
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001219/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1220/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001221/// the specific parameter attribute. The copy will be passed as a byval
1222/// function parameter.
Scott Michel91099d62009-02-17 22:15:04 +00001223static SDValue
Dan Gohman8181bd12008-07-27 21:46:04 +00001224CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001225 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1226 DebugLoc dl) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001227 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001228 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001229 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001230}
1231
Dan Gohman8181bd12008-07-27 21:46:04 +00001232SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001233 const CCValAssign &VA,
1234 MachineFrameInfo *MFI,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001235 unsigned CC,
Dan Gohman8181bd12008-07-27 21:46:04 +00001236 SDValue Root, unsigned i) {
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001237 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001238 ISD::ArgFlagsTy Flags =
1239 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001240 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001241 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Cheng3e42a522008-01-10 02:24:25 +00001242
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001243 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michel91099d62009-02-17 22:15:04 +00001244 // changed with more analysis.
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001245 // In case of tail call optimization mark all arguments mutable. Since they
1246 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands92c43912008-06-06 12:08:01 +00001247 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001248 VA.getLocMemOffset(), isImmutable);
Dan Gohman8181bd12008-07-27 21:46:04 +00001249 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sandsc93fae32008-03-21 09:14:45 +00001250 if (Flags.isByVal())
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001251 return FIN;
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00001252 return DAG.getLoad(VA.getValVT(), Op.getDebugLoc(), Root, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001253 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001254}
1255
Dan Gohman8181bd12008-07-27 21:46:04 +00001256SDValue
1257X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001258 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001259 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00001260 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00001261
Gordon Henriksen18ace102008-01-05 16:56:59 +00001262 const Function* Fn = MF.getFunction();
1263 if (Fn->hasExternalLinkage() &&
1264 Subtarget->isTargetCygMing() &&
1265 Fn->getName() == "main")
1266 FuncInfo->setForceFramePointer(true);
1267
1268 // Decorate the function name.
1269 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
Scott Michel91099d62009-02-17 22:15:04 +00001270
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001271 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman8181bd12008-07-27 21:46:04 +00001272 SDValue Root = Op.getOperand(0);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001273 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001274 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001275 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001276 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001277
1278 assert(!(isVarArg && CC == CallingConv::Fast) &&
1279 "Var args not supported with calling convention fastcc");
1280
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001281 // Assign locations to all of the incoming arguments.
1282 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001283 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman705e3f72008-09-13 01:54:27 +00001284 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC));
Scott Michel91099d62009-02-17 22:15:04 +00001285
Dan Gohman8181bd12008-07-27 21:46:04 +00001286 SmallVector<SDValue, 8> ArgValues;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001287 unsigned LastVal = ~0U;
1288 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1289 CCValAssign &VA = ArgLocs[i];
1290 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1291 // places.
1292 assert(VA.getValNo() != LastVal &&
1293 "Don't support value assigned to multiple locs yet");
1294 LastVal = VA.getValNo();
Scott Michel91099d62009-02-17 22:15:04 +00001295
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001296 if (VA.isRegLoc()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001297 MVT RegVT = VA.getLocVT();
Devang Patelf3707e82009-01-05 17:31:22 +00001298 TargetRegisterClass *RC = NULL;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001299 if (RegVT == MVT::i32)
1300 RC = X86::GR32RegisterClass;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001301 else if (Is64Bit && RegVT == MVT::i64)
1302 RC = X86::GR64RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001303 else if (RegVT == MVT::f32)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001304 RC = X86::FR32RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001305 else if (RegVT == MVT::f64)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001306 RC = X86::FR64RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001307 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengf5af6fe2008-04-25 07:56:45 +00001308 RC = X86::VR128RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001309 else if (RegVT.isVector()) {
1310 assert(RegVT.getSizeInBits() == 64);
Evan Chengf5af6fe2008-04-25 07:56:45 +00001311 if (!Is64Bit)
1312 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1313 else {
1314 // Darwin calling convention passes MMX values in either GPRs or
1315 // XMMs in x86-64. Other targets pass them in memory.
1316 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1317 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1318 RegVT = MVT::v2i64;
1319 } else {
1320 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1321 RegVT = MVT::i64;
1322 }
1323 }
1324 } else {
1325 assert(0 && "Unknown argument type!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001326 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001327
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001328 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001329 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT);
Scott Michel91099d62009-02-17 22:15:04 +00001330
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001331 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1332 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1333 // right size.
1334 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesence0805b2009-02-03 19:33:06 +00001335 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001336 DAG.getValueType(VA.getValVT()));
1337 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesence0805b2009-02-03 19:33:06 +00001338 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001339 DAG.getValueType(VA.getValVT()));
Scott Michel91099d62009-02-17 22:15:04 +00001340
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001341 if (VA.getLocInfo() != CCValAssign::Full)
Dale Johannesence0805b2009-02-03 19:33:06 +00001342 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Scott Michel91099d62009-02-17 22:15:04 +00001343
Gordon Henriksen18ace102008-01-05 16:56:59 +00001344 // Handle MMX values passed in GPRs.
Evan Chengad6980b2008-04-25 20:13:28 +00001345 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001346 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Dale Johannesence0805b2009-02-03 19:33:06 +00001347 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Chengad6980b2008-04-25 20:13:28 +00001348 else if (RC == X86::VR128RegisterClass) {
Dale Johannesence0805b2009-02-03 19:33:06 +00001349 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1350 ArgValue, DAG.getConstant(0, MVT::i64));
1351 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Chengad6980b2008-04-25 20:13:28 +00001352 }
1353 }
Scott Michel91099d62009-02-17 22:15:04 +00001354
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001355 ArgValues.push_back(ArgValue);
1356 } else {
1357 assert(VA.isMemLoc());
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001358 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001359 }
1360 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001361
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001362 // The x86-64 ABI for returning structs by value requires that we copy
1363 // the sret argument into %rax for the return. Save the argument into
1364 // a virtual register so that we can access it from the return points.
1365 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1366 MachineFunction &MF = DAG.getMachineFunction();
1367 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1368 unsigned Reg = FuncInfo->getSRetReturnReg();
1369 if (!Reg) {
1370 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1371 FuncInfo->setSRetReturnReg(Reg);
1372 }
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001373 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, ArgValues[0]);
Dale Johannesence0805b2009-02-03 19:33:06 +00001374 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Root);
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001375 }
1376
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001377 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001378 // align stack specially for tail calls
Evan Chengded8f902008-09-07 09:07:23 +00001379 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001380 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001381
1382 // If the function takes variable number of arguments, make a frame index for
1383 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001384 if (isVarArg) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001385 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1386 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1387 }
1388 if (Is64Bit) {
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001389 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1390
1391 // FIXME: We should really autogenerate these arrays
1392 static const unsigned GPR64ArgRegsWin64[] = {
1393 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen18ace102008-01-05 16:56:59 +00001394 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001395 static const unsigned XMMArgRegsWin64[] = {
1396 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1397 };
1398 static const unsigned GPR64ArgRegs64Bit[] = {
1399 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1400 };
1401 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001402 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1403 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1404 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001405 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1406
1407 if (IsWin64) {
1408 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1409 GPR64ArgRegs = GPR64ArgRegsWin64;
1410 XMMArgRegs = XMMArgRegsWin64;
1411 } else {
1412 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1413 GPR64ArgRegs = GPR64ArgRegs64Bit;
1414 XMMArgRegs = XMMArgRegs64Bit;
1415 }
1416 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1417 TotalNumIntRegs);
1418 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1419 TotalNumXMMRegs);
1420
Evan Cheng0b84fe12009-02-13 22:36:38 +00001421 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Edwin Törökaf8e1332009-02-01 18:15:56 +00001422 "SSE register cannot be used when SSE is disabled!");
Evan Cheng0b84fe12009-02-13 22:36:38 +00001423 assert(!(NumXMMRegs && UseSoftFloat) &&
1424 "SSE register cannot be used when SSE is disabled!");
1425 if (UseSoftFloat || !Subtarget->hasSSE1()) {
Edwin Törökaf8e1332009-02-01 18:15:56 +00001426 // Kernel mode asks for SSE to be disabled, so don't push them
1427 // on the stack.
1428 TotalNumXMMRegs = 0;
1429 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001430 // For X86-64, if there are vararg parameters that are passed via
1431 // registers, then we must store them to their spots on the stack so they
1432 // may be loaded by deferencing the result of va_next.
1433 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001434 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1435 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1436 TotalNumXMMRegs * 16, 16);
1437
Gordon Henriksen18ace102008-01-05 16:56:59 +00001438 // Store the integer parameter registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001439 SmallVector<SDValue, 8> MemOps;
1440 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesence0805b2009-02-03 19:33:06 +00001441 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001442 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001443 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001444 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1445 X86::GR64RegisterClass);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001446 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Dan Gohman8181bd12008-07-27 21:46:04 +00001447 SDValue Store =
Dale Johannesence0805b2009-02-03 19:33:06 +00001448 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001449 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001450 MemOps.push_back(Store);
Dale Johannesence0805b2009-02-03 19:33:06 +00001451 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001452 DAG.getIntPtrConstant(8));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001453 }
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001454
Gordon Henriksen18ace102008-01-05 16:56:59 +00001455 // Now store the XMM (fp + vector) parameter registers.
Dale Johannesence0805b2009-02-03 19:33:06 +00001456 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001457 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001458 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001459 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1460 X86::VR128RegisterClass);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001461 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::v4f32);
Dan Gohman8181bd12008-07-27 21:46:04 +00001462 SDValue Store =
Dale Johannesence0805b2009-02-03 19:33:06 +00001463 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001464 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001465 MemOps.push_back(Store);
Dale Johannesence0805b2009-02-03 19:33:06 +00001466 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001467 DAG.getIntPtrConstant(16));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001468 }
1469 if (!MemOps.empty())
Dale Johannesence0805b2009-02-03 19:33:06 +00001470 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Gordon Henriksen18ace102008-01-05 16:56:59 +00001471 &MemOps[0], MemOps.size());
1472 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001473 }
Scott Michel91099d62009-02-17 22:15:04 +00001474
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001475 ArgValues.push_back(Root);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001476
Gordon Henriksen18ace102008-01-05 16:56:59 +00001477 // Some CCs need callee pop.
Dan Gohman705e3f72008-09-13 01:54:27 +00001478 if (IsCalleePop(isVarArg, CC)) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001479 BytesToPopOnReturn = StackSize; // Callee pops everything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001480 BytesCallerReserves = 0;
1481 } else {
1482 BytesToPopOnReturn = 0; // Callee pops nothing.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001483 // If this is an sret function, the return should pop the hidden pointer.
Evan Chenga9d15b92008-09-10 18:25:29 +00001484 if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op))
Scott Michel91099d62009-02-17 22:15:04 +00001485 BytesToPopOnReturn = 4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001486 BytesCallerReserves = StackSize;
1487 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001488
Gordon Henriksen18ace102008-01-05 16:56:59 +00001489 if (!Is64Bit) {
1490 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1491 if (CC == CallingConv::X86_FastCall)
1492 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1493 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001494
Anton Korobeynikove844e472007-08-15 17:12:32 +00001495 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001496
1497 // Return the new list of results.
Dale Johannesence0805b2009-02-03 19:33:06 +00001498 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sands42d7bb82008-12-01 11:41:29 +00001499 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001500}
1501
Dan Gohman8181bd12008-07-27 21:46:04 +00001502SDValue
Dan Gohman705e3f72008-09-13 01:54:27 +00001503X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00001504 const SDValue &StackPtr,
Evan Chengbc077bf2008-01-10 00:09:10 +00001505 const CCValAssign &VA,
Dan Gohman8181bd12008-07-27 21:46:04 +00001506 SDValue Chain,
Dan Gohman705e3f72008-09-13 01:54:27 +00001507 SDValue Arg, ISD::ArgFlagsTy Flags) {
Dale Johannesence0805b2009-02-03 19:33:06 +00001508 DebugLoc dl = TheCall->getDebugLoc();
Dan Gohman1190f3a2008-02-07 16:28:05 +00001509 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman8181bd12008-07-27 21:46:04 +00001510 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesence0805b2009-02-03 19:33:06 +00001511 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sandsc93fae32008-03-21 09:14:45 +00001512 if (Flags.isByVal()) {
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001513 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengbc077bf2008-01-10 00:09:10 +00001514 }
Dale Johannesence0805b2009-02-03 19:33:06 +00001515 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohmanfb020b62008-02-07 18:41:25 +00001516 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengbc077bf2008-01-10 00:09:10 +00001517}
1518
Bill Wendling6ddc87b2009-01-16 19:25:27 +00001519/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001520/// optimization is performed and it is required.
Scott Michel91099d62009-02-17 22:15:04 +00001521SDValue
1522X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00001523 SDValue &OutRetAddr,
Scott Michel91099d62009-02-17 22:15:04 +00001524 SDValue Chain,
1525 bool IsTailCall,
1526 bool Is64Bit,
Dale Johannesence0805b2009-02-03 19:33:06 +00001527 int FPDiff,
1528 DebugLoc dl) {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001529 if (!IsTailCall || FPDiff==0) return Chain;
1530
1531 // Adjust the Return address stack slot.
Duncan Sands92c43912008-06-06 12:08:01 +00001532 MVT VT = getPointerTy();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001533 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling6ddc87b2009-01-16 19:25:27 +00001534
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001535 // Load the "old" Return address.
Dale Johannesence0805b2009-02-03 19:33:06 +00001536 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greif1c80d112008-08-28 21:40:38 +00001537 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001538}
1539
1540/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1541/// optimization is performed and it is required (FPDiff!=0).
Scott Michel91099d62009-02-17 22:15:04 +00001542static SDValue
1543EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman8181bd12008-07-27 21:46:04 +00001544 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesence0805b2009-02-03 19:33:06 +00001545 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001546 // Store the return address to the appropriate stack slot.
1547 if (!FPDiff) return Chain;
1548 // Calculate the new stack slot for the return address.
1549 int SlotSize = Is64Bit ? 8 : 4;
Scott Michel91099d62009-02-17 22:15:04 +00001550 int NewReturnAddrFI =
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001551 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands92c43912008-06-06 12:08:01 +00001552 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman8181bd12008-07-27 21:46:04 +00001553 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michel91099d62009-02-17 22:15:04 +00001554 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001555 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001556 return Chain;
1557}
1558
Dan Gohman8181bd12008-07-27 21:46:04 +00001559SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001560 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman705e3f72008-09-13 01:54:27 +00001561 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1562 SDValue Chain = TheCall->getChain();
1563 unsigned CC = TheCall->getCallingConv();
1564 bool isVarArg = TheCall->isVarArg();
1565 bool IsTailCall = TheCall->isTailCall() &&
1566 CC == CallingConv::Fast && PerformTailCallOpt;
1567 SDValue Callee = TheCall->getCallee();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001568 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman705e3f72008-09-13 01:54:27 +00001569 bool IsStructRet = CallIsStructReturn(TheCall);
Dale Johannesence0805b2009-02-03 19:33:06 +00001570 DebugLoc dl = TheCall->getDebugLoc();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001571
1572 assert(!(isVarArg && CC == CallingConv::Fast) &&
1573 "Var args not supported with calling convention fastcc");
1574
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001575 // Analyze operands of the call, assigning locations to each operand.
1576 SmallVector<CCValAssign, 16> ArgLocs;
1577 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman705e3f72008-09-13 01:54:27 +00001578 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC));
Scott Michel91099d62009-02-17 22:15:04 +00001579
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001580 // Get a count of how many bytes are to be pushed on the stack.
1581 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofere91fdbf2008-09-11 20:28:43 +00001582 if (PerformTailCallOpt && CC == CallingConv::Fast)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001583 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001584
Gordon Henriksen18ace102008-01-05 16:56:59 +00001585 int FPDiff = 0;
1586 if (IsTailCall) {
1587 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michel91099d62009-02-17 22:15:04 +00001588 unsigned NumBytesCallerPushed =
Gordon Henriksen18ace102008-01-05 16:56:59 +00001589 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1590 FPDiff = NumBytesCallerPushed - NumBytes;
1591
1592 // Set the delta of movement of the returnaddr stackslot.
1593 // But only set if delta is greater than previous delta.
1594 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1595 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1596 }
1597
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001598 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001599
Dan Gohman8181bd12008-07-27 21:46:04 +00001600 SDValue RetAddrFrIdx;
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001601 // Load return adress for tail calls.
1602 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
Dale Johannesence0805b2009-02-03 19:33:06 +00001603 FPDiff, dl);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001604
Dan Gohman8181bd12008-07-27 21:46:04 +00001605 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1606 SmallVector<SDValue, 8> MemOpChains;
1607 SDValue StackPtr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001608
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001609 // Walk the register/memloc assignments, inserting copies/loads. In the case
1610 // of tail call optimization arguments are handle later.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001611 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1612 CCValAssign &VA = ArgLocs[i];
Dan Gohman705e3f72008-09-13 01:54:27 +00001613 SDValue Arg = TheCall->getArg(i);
1614 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
1615 bool isByVal = Flags.isByVal();
Scott Michel91099d62009-02-17 22:15:04 +00001616
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001617 // Promote the value if needed.
1618 switch (VA.getLocInfo()) {
1619 default: assert(0 && "Unknown loc info!");
1620 case CCValAssign::Full: break;
1621 case CCValAssign::SExt:
Dale Johannesence0805b2009-02-03 19:33:06 +00001622 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001623 break;
1624 case CCValAssign::ZExt:
Dale Johannesence0805b2009-02-03 19:33:06 +00001625 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001626 break;
1627 case CCValAssign::AExt:
Dale Johannesence0805b2009-02-03 19:33:06 +00001628 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001629 break;
1630 }
Scott Michel91099d62009-02-17 22:15:04 +00001631
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001632 if (VA.isRegLoc()) {
Evan Cheng2aea0b42008-04-25 19:11:04 +00001633 if (Is64Bit) {
Duncan Sands92c43912008-06-06 12:08:01 +00001634 MVT RegVT = VA.getLocVT();
1635 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng2aea0b42008-04-25 19:11:04 +00001636 switch (VA.getLocReg()) {
1637 default:
1638 break;
1639 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1640 case X86::R8: {
1641 // Special case: passing MMX values in GPR registers.
Dale Johannesence0805b2009-02-03 19:33:06 +00001642 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
Evan Cheng2aea0b42008-04-25 19:11:04 +00001643 break;
1644 }
1645 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1646 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1647 // Special case: passing MMX values in XMM registers.
Dale Johannesence0805b2009-02-03 19:33:06 +00001648 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1649 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1650 Arg = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v2i64,
Dale Johannesen9bfc0172009-02-06 23:05:02 +00001651 DAG.getUNDEF(MVT::v2i64), Arg,
Dale Johannesence0805b2009-02-03 19:33:06 +00001652 getMOVLMask(2, DAG, dl));
Evan Cheng2aea0b42008-04-25 19:11:04 +00001653 break;
1654 }
1655 }
1656 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001657 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1658 } else {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001659 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001660 assert(VA.isMemLoc());
Gabor Greif1c80d112008-08-28 21:40:38 +00001661 if (StackPtr.getNode() == 0)
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001662 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michel91099d62009-02-17 22:15:04 +00001663
Dan Gohman705e3f72008-09-13 01:54:27 +00001664 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
1665 Chain, Arg, Flags));
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001666 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001667 }
1668 }
Scott Michel91099d62009-02-17 22:15:04 +00001669
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001670 if (!MemOpChains.empty())
Dale Johannesence0805b2009-02-03 19:33:06 +00001671 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001672 &MemOpChains[0], MemOpChains.size());
1673
1674 // Build a sequence of copy-to-reg nodes chained together with token chain
1675 // and flag operands which copy the outgoing args into registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001676 SDValue InFlag;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001677 // Tail call byval lowering might overwrite argument registers so in case of
1678 // tail call optimization the copies to registers are lowered later.
1679 if (!IsTailCall)
1680 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel91099d62009-02-17 22:15:04 +00001681 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001682 RegsToPass[i].second, InFlag);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001683 InFlag = Chain.getValue(1);
1684 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001685
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001686 // ELF / PIC requires GOT in the EBX register before function calls via PLT
Scott Michel91099d62009-02-17 22:15:04 +00001687 // GOT pointer.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001688 if (CallRequiresGOTPtrInReg(Is64Bit, IsTailCall)) {
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001689 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
Scott Michel91099d62009-02-17 22:15:04 +00001690 DAG.getNode(X86ISD::GlobalBaseReg,
1691 DebugLoc::getUnknownLoc(),
Dale Johannesen24dd9a52009-02-07 00:55:49 +00001692 getPointerTy()),
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001693 InFlag);
1694 InFlag = Chain.getValue(1);
1695 }
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001696 // If we are tail calling and generating PIC/GOT style code load the address
1697 // of the callee into ecx. The value in ecx is used as target of the tail
1698 // jump. This is done to circumvent the ebx/callee-saved problem for tail
1699 // calls on PIC/GOT architectures. Normally we would just put the address of
1700 // GOT into ebx and then call target@PLT. But for tail callss ebx would be
1701 // restored (since ebx is callee saved) before jumping to the target@PLT.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001702 if (CallRequiresFnAddressInReg(Is64Bit, IsTailCall)) {
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001703 // Note: The actual moving to ecx is done further down.
1704 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
Evan Cheng7f250d62008-09-24 00:05:32 +00001705 if (G && !G->getGlobal()->hasHiddenVisibility() &&
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001706 !G->getGlobal()->hasProtectedVisibility())
1707 Callee = LowerGlobalAddress(Callee, DAG);
Bill Wendlingfef06052008-09-16 21:48:12 +00001708 else if (isa<ExternalSymbolSDNode>(Callee))
1709 Callee = LowerExternalSymbol(Callee,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001710 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001711
Gordon Henriksen18ace102008-01-05 16:56:59 +00001712 if (Is64Bit && isVarArg) {
1713 // From AMD64 ABI document:
1714 // For calls that may call functions that use varargs or stdargs
1715 // (prototype-less calls or calls to functions containing ellipsis (...) in
1716 // the declaration) %al is used as hidden argument to specify the number
1717 // of SSE registers used. The contents of %al do not need to match exactly
1718 // the number of registers, but must be an ubound on the number of SSE
1719 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001720
1721 // FIXME: Verify this on Win64
Gordon Henriksen18ace102008-01-05 16:56:59 +00001722 // Count the number of XMM registers allocated.
1723 static const unsigned XMMArgRegs[] = {
1724 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1725 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1726 };
1727 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michel91099d62009-02-17 22:15:04 +00001728 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Edwin Törökaf8e1332009-02-01 18:15:56 +00001729 && "SSE registers cannot be used when SSE is disabled");
Scott Michel91099d62009-02-17 22:15:04 +00001730
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001731 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Gordon Henriksen18ace102008-01-05 16:56:59 +00001732 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1733 InFlag = Chain.getValue(1);
1734 }
1735
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001736
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001737 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001738 if (IsTailCall) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001739 SmallVector<SDValue, 8> MemOpChains2;
1740 SDValue FIN;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001741 int FI = 0;
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001742 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman8181bd12008-07-27 21:46:04 +00001743 InFlag = SDValue();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001744 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1745 CCValAssign &VA = ArgLocs[i];
1746 if (!VA.isRegLoc()) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001747 assert(VA.isMemLoc());
Dan Gohman705e3f72008-09-13 01:54:27 +00001748 SDValue Arg = TheCall->getArg(i);
1749 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001750 // Create frame index.
1751 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands92c43912008-06-06 12:08:01 +00001752 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001753 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001754 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001755
Duncan Sandsc93fae32008-03-21 09:14:45 +00001756 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001757 // Copy relative to framepointer.
Dan Gohman8181bd12008-07-27 21:46:04 +00001758 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greif1c80d112008-08-28 21:40:38 +00001759 if (StackPtr.getNode() == 0)
Scott Michel91099d62009-02-17 22:15:04 +00001760 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001761 getPointerTy());
Dale Johannesence0805b2009-02-03 19:33:06 +00001762 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001763
1764 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001765 Flags, DAG, dl));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001766 } else {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001767 // Store relative to framepointer.
Dan Gohman12a9c082008-02-06 22:27:42 +00001768 MemOpChains2.push_back(
Dale Johannesence0805b2009-02-03 19:33:06 +00001769 DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001770 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michel91099d62009-02-17 22:15:04 +00001771 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001772 }
1773 }
1774
1775 if (!MemOpChains2.empty())
Dale Johannesence0805b2009-02-03 19:33:06 +00001776 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighoferdfb21302008-01-11 14:34:56 +00001777 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001778
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001779 // Copy arguments to their registers.
1780 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel91099d62009-02-17 22:15:04 +00001781 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001782 RegsToPass[i].second, InFlag);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001783 InFlag = Chain.getValue(1);
1784 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001785 InFlag =SDValue();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001786
Gordon Henriksen18ace102008-01-05 16:56:59 +00001787 // Store the return address to the appropriate stack slot.
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001788 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesence0805b2009-02-03 19:33:06 +00001789 FPDiff, dl);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001790 }
1791
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001792 // If the callee is a GlobalAddress node (quite common, every direct call is)
1793 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1794 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1795 // We should use extra load for direct calls to dllimported functions in
1796 // non-JIT mode.
Evan Cheng1f282202008-07-16 01:34:02 +00001797 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1798 getTargetMachine(), true))
Dan Gohman36322c72008-10-18 02:06:02 +00001799 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy(),
1800 G->getOffset());
Bill Wendlingfef06052008-09-16 21:48:12 +00001801 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
1802 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001803 } else if (IsTailCall) {
Arnold Schwaighofer4da27f62008-09-22 14:50:07 +00001804 unsigned Opc = Is64Bit ? X86::R9 : X86::EAX;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001805
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001806 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michel91099d62009-02-17 22:15:04 +00001807 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen18ace102008-01-05 16:56:59 +00001808 Callee,InFlag);
1809 Callee = DAG.getRegister(Opc, getPointerTy());
1810 // Add register as live out.
1811 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001812 }
Scott Michel91099d62009-02-17 22:15:04 +00001813
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001814 // Returns a chain & a flag for retval copy to use.
1815 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00001816 SmallVector<SDValue, 8> Ops;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001817
1818 if (IsTailCall) {
Dale Johannesen9bfc0172009-02-06 23:05:02 +00001819 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1820 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001821 InFlag = Chain.getValue(1);
Scott Michel91099d62009-02-17 22:15:04 +00001822
Gordon Henriksen18ace102008-01-05 16:56:59 +00001823 // Returns a chain & a flag for retval copy to use.
1824 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1825 Ops.clear();
1826 }
Scott Michel91099d62009-02-17 22:15:04 +00001827
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001828 Ops.push_back(Chain);
1829 Ops.push_back(Callee);
1830
Gordon Henriksen18ace102008-01-05 16:56:59 +00001831 if (IsTailCall)
1832 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001833
Gordon Henriksen18ace102008-01-05 16:56:59 +00001834 // Add argument registers to the end of the list so that they are known live
1835 // into the call.
Evan Chenge14fc242008-01-07 23:08:23 +00001836 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1837 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1838 RegsToPass[i].second.getValueType()));
Scott Michel91099d62009-02-17 22:15:04 +00001839
Evan Cheng8ba45e62008-03-18 23:36:35 +00001840 // Add an implicit use GOT pointer in EBX.
1841 if (!IsTailCall && !Is64Bit &&
1842 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1843 Subtarget->isPICStyleGOT())
1844 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1845
1846 // Add an implicit use of AL for x86 vararg functions.
1847 if (Is64Bit && isVarArg)
1848 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1849
Gabor Greif1c80d112008-08-28 21:40:38 +00001850 if (InFlag.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001851 Ops.push_back(InFlag);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001852
Gordon Henriksen18ace102008-01-05 16:56:59 +00001853 if (IsTailCall) {
Scott Michel91099d62009-02-17 22:15:04 +00001854 assert(InFlag.getNode() &&
Gordon Henriksen18ace102008-01-05 16:56:59 +00001855 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesence0805b2009-02-03 19:33:06 +00001856 Chain = DAG.getNode(X86ISD::TAILCALL, dl,
Dan Gohman705e3f72008-09-13 01:54:27 +00001857 TheCall->getVTList(), &Ops[0], Ops.size());
Scott Michel91099d62009-02-17 22:15:04 +00001858
Gabor Greif1c80d112008-08-28 21:40:38 +00001859 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001860 }
1861
Dale Johannesence0805b2009-02-03 19:33:06 +00001862 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001863 InFlag = Chain.getValue(1);
1864
1865 // Create the CALLSEQ_END node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001866 unsigned NumBytesForCalleeToPush;
Dan Gohman705e3f72008-09-13 01:54:27 +00001867 if (IsCalleePop(isVarArg, CC))
Gordon Henriksen18ace102008-01-05 16:56:59 +00001868 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Chenga9d15b92008-09-10 18:25:29 +00001869 else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001870 // If this is is a call to a struct-return function, the callee
1871 // pops the hidden struct pointer, so we have to push it back.
1872 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001873 NumBytesForCalleeToPush = 4;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001874 else
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001875 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michel91099d62009-02-17 22:15:04 +00001876
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001877 // Returns a flag for retval copy to use.
Bill Wendling22f8deb2007-11-13 00:44:25 +00001878 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001879 DAG.getIntPtrConstant(NumBytes, true),
1880 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
1881 true),
Bill Wendling22f8deb2007-11-13 00:44:25 +00001882 InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001883 InFlag = Chain.getValue(1);
1884
1885 // Handle result values, copying them out of physregs into vregs that we
1886 // return.
Dan Gohman705e3f72008-09-13 01:54:27 +00001887 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
Gabor Greif825aa892008-08-28 23:19:51 +00001888 Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001889}
1890
1891
1892//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001893// Fast Calling Convention (tail call) implementation
1894//===----------------------------------------------------------------------===//
1895
1896// Like std call, callee cleans arguments, convention except that ECX is
1897// reserved for storing the tail called function address. Only 2 registers are
1898// free for argument passing (inreg). Tail call optimization is performed
1899// provided:
1900// * tailcallopt is enabled
1901// * caller/callee are fastcc
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001902// On X86_64 architecture with GOT-style position independent code only local
1903// (within module) calls are supported at the moment.
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001904// To keep the stack aligned according to platform abi the function
1905// GetAlignedArgumentStackSize ensures that argument delta is always multiples
1906// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001907// If a tail called function callee has more arguments than the caller the
1908// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001909// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001910// original REtADDR, but before the saved framepointer or the spilled registers
1911// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
1912// stack layout:
1913// arg1
1914// arg2
1915// RETADDR
Scott Michel91099d62009-02-17 22:15:04 +00001916// [ new RETADDR
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001917// move area ]
1918// (possible EBP)
1919// ESI
1920// EDI
1921// local1 ..
1922
1923/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
1924/// for a 16 byte align requirement.
Scott Michel91099d62009-02-17 22:15:04 +00001925unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001926 SelectionDAG& DAG) {
Evan Chengded8f902008-09-07 09:07:23 +00001927 MachineFunction &MF = DAG.getMachineFunction();
1928 const TargetMachine &TM = MF.getTarget();
1929 const TargetFrameInfo &TFI = *TM.getFrameInfo();
1930 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michel91099d62009-02-17 22:15:04 +00001931 uint64_t AlignMask = StackAlignment - 1;
Evan Chengded8f902008-09-07 09:07:23 +00001932 int64_t Offset = StackSize;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00001933 uint64_t SlotSize = TD->getPointerSize();
Evan Chengded8f902008-09-07 09:07:23 +00001934 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
1935 // Number smaller than 12 so just add the difference.
1936 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
1937 } else {
1938 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michel91099d62009-02-17 22:15:04 +00001939 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chengded8f902008-09-07 09:07:23 +00001940 (StackAlignment-SlotSize);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001941 }
Evan Chengded8f902008-09-07 09:07:23 +00001942 return Offset;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001943}
1944
1945/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Chenge7a87392007-11-02 01:26:22 +00001946/// following the call is a return. A function is eligible if caller/callee
1947/// calling conventions match, currently only fastcc supports tail calls, and
1948/// the function CALL is immediatly followed by a RET.
Dan Gohman705e3f72008-09-13 01:54:27 +00001949bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman8181bd12008-07-27 21:46:04 +00001950 SDValue Ret,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001951 SelectionDAG& DAG) const {
Evan Chenge7a87392007-11-02 01:26:22 +00001952 if (!PerformTailCallOpt)
1953 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001954
Dan Gohman705e3f72008-09-13 01:54:27 +00001955 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001956 MachineFunction &MF = DAG.getMachineFunction();
1957 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman705e3f72008-09-13 01:54:27 +00001958 unsigned CalleeCC= TheCall->getCallingConv();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001959 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
Dan Gohman705e3f72008-09-13 01:54:27 +00001960 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001961 // On x86/32Bit PIC/GOT tail calls are supported.
Evan Chenge7a87392007-11-02 01:26:22 +00001962 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ ||
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001963 !Subtarget->isPICStyleGOT()|| !Subtarget->is64Bit())
Evan Chenge7a87392007-11-02 01:26:22 +00001964 return true;
1965
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001966 // Can only do local tail calls (in same module, hidden or protected) on
1967 // x86_64 PIC/GOT at the moment.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001968 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1969 return G->getGlobal()->hasHiddenVisibility()
1970 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001971 }
1972 }
Evan Chenge7a87392007-11-02 01:26:22 +00001973
1974 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001975}
1976
Dan Gohmanca4857a2008-09-03 23:12:08 +00001977FastISel *
1978X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohman76dd96e2008-09-23 21:53:34 +00001979 MachineModuleInfo *mmo,
Devang Patelfcf1c752009-01-13 00:35:13 +00001980 DwarfWriter *dw,
Dan Gohmanca4857a2008-09-03 23:12:08 +00001981 DenseMap<const Value *, unsigned> &vm,
1982 DenseMap<const BasicBlock *,
Dan Gohmand6211a72008-09-10 20:11:02 +00001983 MachineBasicBlock *> &bm,
Dan Gohman9dd43582008-10-14 23:54:11 +00001984 DenseMap<const AllocaInst *, int> &am
1985#ifndef NDEBUG
1986 , SmallSet<Instruction*, 8> &cil
1987#endif
1988 ) {
Devang Patelfcf1c752009-01-13 00:35:13 +00001989 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohman9dd43582008-10-14 23:54:11 +00001990#ifndef NDEBUG
1991 , cil
1992#endif
1993 );
Dan Gohman97805ee2008-08-19 21:32:53 +00001994}
1995
1996
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001997//===----------------------------------------------------------------------===//
1998// Other Lowering Hooks
1999//===----------------------------------------------------------------------===//
2000
2001
Dan Gohman8181bd12008-07-27 21:46:04 +00002002SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikove844e472007-08-15 17:12:32 +00002003 MachineFunction &MF = DAG.getMachineFunction();
2004 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2005 int ReturnAddrIndex = FuncInfo->getRAIndex();
2006
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002007 if (ReturnAddrIndex == 0) {
2008 // Set up a frame object for the return address.
Bill Wendling6ddc87b2009-01-16 19:25:27 +00002009 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00002010 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikove844e472007-08-15 17:12:32 +00002011 FuncInfo->setRAIndex(ReturnAddrIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002012 }
2013
2014 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
2015}
2016
2017
Chris Lattnerebb91142008-12-24 23:53:05 +00002018/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2019/// specific condition code, returning the condition code and the LHS/RHS of the
2020/// comparison to make.
2021static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2022 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002023 if (!isFP) {
2024 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2025 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2026 // X > -1 -> X == 0, jump !sign.
2027 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerebb91142008-12-24 23:53:05 +00002028 return X86::COND_NS;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002029 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2030 // X < 0 -> X == 0, jump on sign.
Chris Lattnerebb91142008-12-24 23:53:05 +00002031 return X86::COND_S;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002032 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman37b34262007-09-17 14:49:27 +00002033 // X < 1 -> X <= 0
2034 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerebb91142008-12-24 23:53:05 +00002035 return X86::COND_LE;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002036 }
2037 }
2038
2039 switch (SetCCOpcode) {
Chris Lattnerb8397512008-12-23 23:42:27 +00002040 default: assert(0 && "Invalid integer condition!");
Chris Lattnerebb91142008-12-24 23:53:05 +00002041 case ISD::SETEQ: return X86::COND_E;
2042 case ISD::SETGT: return X86::COND_G;
2043 case ISD::SETGE: return X86::COND_GE;
2044 case ISD::SETLT: return X86::COND_L;
2045 case ISD::SETLE: return X86::COND_LE;
2046 case ISD::SETNE: return X86::COND_NE;
2047 case ISD::SETULT: return X86::COND_B;
2048 case ISD::SETUGT: return X86::COND_A;
2049 case ISD::SETULE: return X86::COND_BE;
2050 case ISD::SETUGE: return X86::COND_AE;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002051 }
Chris Lattnerb8397512008-12-23 23:42:27 +00002052 }
Scott Michel91099d62009-02-17 22:15:04 +00002053
Chris Lattnerb8397512008-12-23 23:42:27 +00002054 // First determine if it is required or is profitable to flip the operands.
Duncan Sandsc2a04622008-10-24 13:03:10 +00002055
Chris Lattnerb8397512008-12-23 23:42:27 +00002056 // If LHS is a foldable load, but RHS is not, flip the condition.
2057 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2058 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2059 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2060 std::swap(LHS, RHS);
Evan Chengfc937c92008-08-28 23:48:31 +00002061 }
2062
Chris Lattnerb8397512008-12-23 23:42:27 +00002063 switch (SetCCOpcode) {
2064 default: break;
2065 case ISD::SETOLT:
2066 case ISD::SETOLE:
2067 case ISD::SETUGT:
2068 case ISD::SETUGE:
2069 std::swap(LHS, RHS);
2070 break;
2071 }
2072
2073 // On a floating point condition, the flags are set as follows:
2074 // ZF PF CF op
2075 // 0 | 0 | 0 | X > Y
2076 // 0 | 0 | 1 | X < Y
2077 // 1 | 0 | 0 | X == Y
2078 // 1 | 1 | 1 | unordered
2079 switch (SetCCOpcode) {
Chris Lattnerebb91142008-12-24 23:53:05 +00002080 default: assert(0 && "Condcode should be pre-legalized away");
Chris Lattnerb8397512008-12-23 23:42:27 +00002081 case ISD::SETUEQ:
Chris Lattnerebb91142008-12-24 23:53:05 +00002082 case ISD::SETEQ: return X86::COND_E;
Chris Lattnerb8397512008-12-23 23:42:27 +00002083 case ISD::SETOLT: // flipped
2084 case ISD::SETOGT:
Chris Lattnerebb91142008-12-24 23:53:05 +00002085 case ISD::SETGT: return X86::COND_A;
Chris Lattnerb8397512008-12-23 23:42:27 +00002086 case ISD::SETOLE: // flipped
2087 case ISD::SETOGE:
Chris Lattnerebb91142008-12-24 23:53:05 +00002088 case ISD::SETGE: return X86::COND_AE;
Chris Lattnerb8397512008-12-23 23:42:27 +00002089 case ISD::SETUGT: // flipped
2090 case ISD::SETULT:
Chris Lattnerebb91142008-12-24 23:53:05 +00002091 case ISD::SETLT: return X86::COND_B;
Chris Lattnerb8397512008-12-23 23:42:27 +00002092 case ISD::SETUGE: // flipped
2093 case ISD::SETULE:
Chris Lattnerebb91142008-12-24 23:53:05 +00002094 case ISD::SETLE: return X86::COND_BE;
Chris Lattnerb8397512008-12-23 23:42:27 +00002095 case ISD::SETONE:
Chris Lattnerebb91142008-12-24 23:53:05 +00002096 case ISD::SETNE: return X86::COND_NE;
2097 case ISD::SETUO: return X86::COND_P;
2098 case ISD::SETO: return X86::COND_NP;
Chris Lattnerb8397512008-12-23 23:42:27 +00002099 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002100}
2101
2102/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2103/// code. Current x86 isa includes the following FP cmov instructions:
2104/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
2105static bool hasFPCMov(unsigned X86CC) {
2106 switch (X86CC) {
2107 default:
2108 return false;
2109 case X86::COND_B:
2110 case X86::COND_BE:
2111 case X86::COND_E:
2112 case X86::COND_P:
2113 case X86::COND_A:
2114 case X86::COND_AE:
2115 case X86::COND_NE:
2116 case X86::COND_NP:
2117 return true;
2118 }
2119}
2120
2121/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
2122/// true if Op is undef or if its value falls within the specified range (L, H].
Dan Gohman8181bd12008-07-27 21:46:04 +00002123static bool isUndefOrInRange(SDValue Op, unsigned Low, unsigned Hi) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002124 if (Op.getOpcode() == ISD::UNDEF)
2125 return true;
2126
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002127 unsigned Val = cast<ConstantSDNode>(Op)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002128 return (Val >= Low && Val < Hi);
2129}
2130
2131/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
2132/// true if Op is undef or if its value equal to the specified value.
Dan Gohman8181bd12008-07-27 21:46:04 +00002133static bool isUndefOrEqual(SDValue Op, unsigned Val) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002134 if (Op.getOpcode() == ISD::UNDEF)
2135 return true;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002136 return cast<ConstantSDNode>(Op)->getZExtValue() == Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002137}
2138
2139/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2140/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2141bool X86::isPSHUFDMask(SDNode *N) {
2142 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2143
Dan Gohman7dc19012007-08-02 21:17:01 +00002144 if (N->getNumOperands() != 2 && N->getNumOperands() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002145 return false;
2146
2147 // Check if the value doesn't reference the second vector.
2148 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002149 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002150 if (Arg.getOpcode() == ISD::UNDEF) continue;
2151 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002152 if (cast<ConstantSDNode>(Arg)->getZExtValue() >= e)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002153 return false;
2154 }
2155
2156 return true;
2157}
2158
2159/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
2160/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
2161bool X86::isPSHUFHWMask(SDNode *N) {
2162 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2163
2164 if (N->getNumOperands() != 8)
2165 return false;
2166
2167 // Lower quadword copied in order.
2168 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002169 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002170 if (Arg.getOpcode() == ISD::UNDEF) continue;
2171 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002172 if (cast<ConstantSDNode>(Arg)->getZExtValue() != i)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002173 return false;
2174 }
2175
2176 // Upper quadword shuffled.
2177 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002178 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002179 if (Arg.getOpcode() == ISD::UNDEF) continue;
2180 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002181 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002182 if (Val < 4 || Val > 7)
2183 return false;
2184 }
2185
2186 return true;
2187}
2188
2189/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
2190/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
2191bool X86::isPSHUFLWMask(SDNode *N) {
2192 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2193
2194 if (N->getNumOperands() != 8)
2195 return false;
2196
2197 // Upper quadword copied in order.
2198 for (unsigned i = 4; i != 8; ++i)
2199 if (!isUndefOrEqual(N->getOperand(i), i))
2200 return false;
2201
2202 // Lower quadword shuffled.
2203 for (unsigned i = 0; i != 4; ++i)
2204 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
2205 return false;
2206
2207 return true;
2208}
2209
2210/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2211/// specifies a shuffle of elements that is suitable for input to SHUFP*.
djgc2517d32009-01-26 04:35:06 +00002212template<class SDOperand>
2213static bool isSHUFPMask(SDOperand *Elems, unsigned NumElems) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002214 if (NumElems != 2 && NumElems != 4) return false;
2215
2216 unsigned Half = NumElems / 2;
2217 for (unsigned i = 0; i < Half; ++i)
2218 if (!isUndefOrInRange(Elems[i], 0, NumElems))
2219 return false;
2220 for (unsigned i = Half; i < NumElems; ++i)
2221 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
2222 return false;
2223
2224 return true;
2225}
2226
2227bool X86::isSHUFPMask(SDNode *N) {
2228 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2229 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
2230}
2231
2232/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
2233/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2234/// half elements to come from vector 1 (which would equal the dest.) and
2235/// the upper half to come from vector 2.
djgc2517d32009-01-26 04:35:06 +00002236template<class SDOperand>
2237static bool isCommutedSHUFP(SDOperand *Ops, unsigned NumOps) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002238 if (NumOps != 2 && NumOps != 4) return false;
2239
2240 unsigned Half = NumOps / 2;
2241 for (unsigned i = 0; i < Half; ++i)
2242 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
2243 return false;
2244 for (unsigned i = Half; i < NumOps; ++i)
2245 if (!isUndefOrInRange(Ops[i], 0, NumOps))
2246 return false;
2247 return true;
2248}
2249
2250static bool isCommutedSHUFP(SDNode *N) {
2251 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2252 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
2253}
2254
2255/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2256/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2257bool X86::isMOVHLPSMask(SDNode *N) {
2258 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2259
2260 if (N->getNumOperands() != 4)
2261 return false;
2262
2263 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
2264 return isUndefOrEqual(N->getOperand(0), 6) &&
2265 isUndefOrEqual(N->getOperand(1), 7) &&
2266 isUndefOrEqual(N->getOperand(2), 2) &&
2267 isUndefOrEqual(N->getOperand(3), 3);
2268}
2269
2270/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2271/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2272/// <2, 3, 2, 3>
2273bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2274 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2275
2276 if (N->getNumOperands() != 4)
2277 return false;
2278
2279 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2280 return isUndefOrEqual(N->getOperand(0), 2) &&
2281 isUndefOrEqual(N->getOperand(1), 3) &&
2282 isUndefOrEqual(N->getOperand(2), 2) &&
2283 isUndefOrEqual(N->getOperand(3), 3);
2284}
2285
2286/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2287/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2288bool X86::isMOVLPMask(SDNode *N) {
2289 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2290
2291 unsigned NumElems = N->getNumOperands();
2292 if (NumElems != 2 && NumElems != 4)
2293 return false;
2294
2295 for (unsigned i = 0; i < NumElems/2; ++i)
2296 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2297 return false;
2298
2299 for (unsigned i = NumElems/2; i < NumElems; ++i)
2300 if (!isUndefOrEqual(N->getOperand(i), i))
2301 return false;
2302
2303 return true;
2304}
2305
2306/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
2307/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2308/// and MOVLHPS.
2309bool X86::isMOVHPMask(SDNode *N) {
2310 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2311
2312 unsigned NumElems = N->getNumOperands();
2313 if (NumElems != 2 && NumElems != 4)
2314 return false;
2315
2316 for (unsigned i = 0; i < NumElems/2; ++i)
2317 if (!isUndefOrEqual(N->getOperand(i), i))
2318 return false;
2319
2320 for (unsigned i = 0; i < NumElems/2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002321 SDValue Arg = N->getOperand(i + NumElems/2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002322 if (!isUndefOrEqual(Arg, i + NumElems))
2323 return false;
2324 }
2325
2326 return true;
2327}
2328
2329/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2330/// specifies a shuffle of elements that is suitable for input to UNPCKL.
djgc2517d32009-01-26 04:35:06 +00002331template<class SDOperand>
2332bool static isUNPCKLMask(SDOperand *Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002333 bool V2IsSplat = false) {
2334 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2335 return false;
2336
2337 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002338 SDValue BitI = Elts[i];
2339 SDValue BitI1 = Elts[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002340 if (!isUndefOrEqual(BitI, j))
2341 return false;
2342 if (V2IsSplat) {
Mon P Wang56d91642009-02-04 01:16:59 +00002343 if (!isUndefOrEqual(BitI1, NumElts))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002344 return false;
2345 } else {
2346 if (!isUndefOrEqual(BitI1, j + NumElts))
2347 return false;
2348 }
2349 }
2350
2351 return true;
2352}
2353
2354bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2355 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2356 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2357}
2358
2359/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2360/// specifies a shuffle of elements that is suitable for input to UNPCKH.
djgc2517d32009-01-26 04:35:06 +00002361template<class SDOperand>
2362bool static isUNPCKHMask(SDOperand *Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002363 bool V2IsSplat = false) {
2364 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2365 return false;
2366
2367 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002368 SDValue BitI = Elts[i];
2369 SDValue BitI1 = Elts[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002370 if (!isUndefOrEqual(BitI, j + NumElts/2))
2371 return false;
2372 if (V2IsSplat) {
2373 if (isUndefOrEqual(BitI1, NumElts))
2374 return false;
2375 } else {
2376 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
2377 return false;
2378 }
2379 }
2380
2381 return true;
2382}
2383
2384bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2385 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2386 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2387}
2388
2389/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2390/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2391/// <0, 0, 1, 1>
2392bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2393 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2394
2395 unsigned NumElems = N->getNumOperands();
2396 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2397 return false;
2398
2399 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002400 SDValue BitI = N->getOperand(i);
2401 SDValue BitI1 = N->getOperand(i+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002402
2403 if (!isUndefOrEqual(BitI, j))
2404 return false;
2405 if (!isUndefOrEqual(BitI1, j))
2406 return false;
2407 }
2408
2409 return true;
2410}
2411
2412/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2413/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2414/// <2, 2, 3, 3>
2415bool X86::isUNPCKH_v_undef_Mask(SDNode *N) {
2416 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2417
2418 unsigned NumElems = N->getNumOperands();
2419 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2420 return false;
2421
2422 for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002423 SDValue BitI = N->getOperand(i);
2424 SDValue BitI1 = N->getOperand(i + 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002425
2426 if (!isUndefOrEqual(BitI, j))
2427 return false;
2428 if (!isUndefOrEqual(BitI1, j))
2429 return false;
2430 }
2431
2432 return true;
2433}
2434
2435/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2436/// specifies a shuffle of elements that is suitable for input to MOVSS,
2437/// MOVSD, and MOVD, i.e. setting the lowest element.
djgc2517d32009-01-26 04:35:06 +00002438template<class SDOperand>
2439static bool isMOVLMask(SDOperand *Elts, unsigned NumElts) {
Evan Cheng62cdc642007-12-06 22:14:22 +00002440 if (NumElts != 2 && NumElts != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002441 return false;
2442
2443 if (!isUndefOrEqual(Elts[0], NumElts))
2444 return false;
2445
2446 for (unsigned i = 1; i < NumElts; ++i) {
2447 if (!isUndefOrEqual(Elts[i], i))
2448 return false;
2449 }
2450
2451 return true;
2452}
2453
2454bool X86::isMOVLMask(SDNode *N) {
2455 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2456 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
2457}
2458
2459/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2460/// of what x86 movss want. X86 movs requires the lowest element to be lowest
2461/// element of vector 2 and the other elements to come from vector 1 in order.
djgc2517d32009-01-26 04:35:06 +00002462template<class SDOperand>
2463static bool isCommutedMOVL(SDOperand *Ops, unsigned NumOps,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002464 bool V2IsSplat = false,
2465 bool V2IsUndef = false) {
2466 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
2467 return false;
2468
2469 if (!isUndefOrEqual(Ops[0], 0))
2470 return false;
2471
2472 for (unsigned i = 1; i < NumOps; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002473 SDValue Arg = Ops[i];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002474 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2475 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2476 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
2477 return false;
2478 }
2479
2480 return true;
2481}
2482
2483static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2484 bool V2IsUndef = false) {
2485 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2486 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2487 V2IsSplat, V2IsUndef);
2488}
2489
2490/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2491/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2492bool X86::isMOVSHDUPMask(SDNode *N) {
2493 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2494
2495 if (N->getNumOperands() != 4)
2496 return false;
2497
2498 // Expect 1, 1, 3, 3
2499 for (unsigned i = 0; i < 2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002500 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002501 if (Arg.getOpcode() == ISD::UNDEF) continue;
2502 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002503 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002504 if (Val != 1) return false;
2505 }
2506
2507 bool HasHi = false;
2508 for (unsigned i = 2; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002509 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002510 if (Arg.getOpcode() == ISD::UNDEF) continue;
2511 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002512 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002513 if (Val != 3) return false;
2514 HasHi = true;
2515 }
2516
2517 // Don't use movshdup if it can be done with a shufps.
2518 return HasHi;
2519}
2520
2521/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2522/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2523bool X86::isMOVSLDUPMask(SDNode *N) {
2524 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2525
2526 if (N->getNumOperands() != 4)
2527 return false;
2528
2529 // Expect 0, 0, 2, 2
2530 for (unsigned i = 0; i < 2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002531 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002532 if (Arg.getOpcode() == ISD::UNDEF) continue;
2533 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002534 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002535 if (Val != 0) return false;
2536 }
2537
2538 bool HasHi = false;
2539 for (unsigned i = 2; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002540 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002541 if (Arg.getOpcode() == ISD::UNDEF) continue;
2542 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002543 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002544 if (Val != 2) return false;
2545 HasHi = true;
2546 }
2547
2548 // Don't use movshdup if it can be done with a shufps.
2549 return HasHi;
2550}
2551
2552/// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand
2553/// specifies a identity operation on the LHS or RHS.
2554static bool isIdentityMask(SDNode *N, bool RHS = false) {
2555 unsigned NumElems = N->getNumOperands();
2556 for (unsigned i = 0; i < NumElems; ++i)
2557 if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0)))
2558 return false;
2559 return true;
2560}
2561
2562/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2563/// a splat of a single element.
2564static bool isSplatMask(SDNode *N) {
2565 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2566
2567 // This is a splat operation if each element of the permute is the same, and
2568 // if the value doesn't reference the second vector.
2569 unsigned NumElems = N->getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002570 SDValue ElementBase;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002571 unsigned i = 0;
2572 for (; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002573 SDValue Elt = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002574 if (isa<ConstantSDNode>(Elt)) {
2575 ElementBase = Elt;
2576 break;
2577 }
2578 }
2579
Gabor Greif1c80d112008-08-28 21:40:38 +00002580 if (!ElementBase.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002581 return false;
2582
2583 for (; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002584 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002585 if (Arg.getOpcode() == ISD::UNDEF) continue;
2586 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2587 if (Arg != ElementBase) return false;
2588 }
2589
2590 // Make sure it is a splat of the first vector operand.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002591 return cast<ConstantSDNode>(ElementBase)->getZExtValue() < NumElems;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002592}
2593
Mon P Wang532c9632008-12-23 04:03:27 +00002594/// getSplatMaskEltNo - Given a splat mask, return the index to the element
2595/// we want to splat.
2596static SDValue getSplatMaskEltNo(SDNode *N) {
2597 assert(isSplatMask(N) && "Not a splat mask");
2598 unsigned NumElems = N->getNumOperands();
2599 SDValue ElementBase;
2600 unsigned i = 0;
2601 for (; i != NumElems; ++i) {
2602 SDValue Elt = N->getOperand(i);
2603 if (isa<ConstantSDNode>(Elt))
2604 return Elt;
2605 }
2606 assert(0 && " No splat value found!");
2607 return SDValue();
2608}
2609
2610
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002611/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2612/// a splat of a single element and it's a 2 or 4 element mask.
2613bool X86::isSplatMask(SDNode *N) {
2614 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2615
2616 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
2617 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2618 return false;
2619 return ::isSplatMask(N);
2620}
2621
2622/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2623/// specifies a splat of zero element.
2624bool X86::isSplatLoMask(SDNode *N) {
2625 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2626
2627 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
2628 if (!isUndefOrEqual(N->getOperand(i), 0))
2629 return false;
2630 return true;
2631}
2632
Evan Chenga2497eb2008-09-25 20:50:48 +00002633/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2634/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
2635bool X86::isMOVDDUPMask(SDNode *N) {
2636 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2637
2638 unsigned e = N->getNumOperands() / 2;
2639 for (unsigned i = 0; i < e; ++i)
2640 if (!isUndefOrEqual(N->getOperand(i), i))
2641 return false;
2642 for (unsigned i = 0; i < e; ++i)
2643 if (!isUndefOrEqual(N->getOperand(e+i), i))
2644 return false;
2645 return true;
2646}
2647
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002648/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2649/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2650/// instructions.
2651unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
2652 unsigned NumOperands = N->getNumOperands();
2653 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2654 unsigned Mask = 0;
2655 for (unsigned i = 0; i < NumOperands; ++i) {
2656 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002657 SDValue Arg = N->getOperand(NumOperands-i-1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002658 if (Arg.getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002659 Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002660 if (Val >= NumOperands) Val -= NumOperands;
2661 Mask |= Val;
2662 if (i != NumOperands - 1)
2663 Mask <<= Shift;
2664 }
2665
2666 return Mask;
2667}
2668
2669/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2670/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2671/// instructions.
2672unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2673 unsigned Mask = 0;
2674 // 8 nodes, but we only care about the last 4.
2675 for (unsigned i = 7; i >= 4; --i) {
2676 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002677 SDValue Arg = N->getOperand(i);
Mon P Wang56d91642009-02-04 01:16:59 +00002678 if (Arg.getOpcode() != ISD::UNDEF) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002679 Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Mon P Wang56d91642009-02-04 01:16:59 +00002680 Mask |= (Val - 4);
2681 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002682 if (i != 4)
2683 Mask <<= 2;
2684 }
2685
2686 return Mask;
2687}
2688
2689/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2690/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2691/// instructions.
2692unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2693 unsigned Mask = 0;
2694 // 8 nodes, but we only care about the first 4.
2695 for (int i = 3; i >= 0; --i) {
2696 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002697 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002698 if (Arg.getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002699 Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002700 Mask |= Val;
2701 if (i != 0)
2702 Mask <<= 2;
2703 }
2704
2705 return Mask;
2706}
2707
2708/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2709/// specifies a 8 element shuffle that can be broken into a pair of
2710/// PSHUFHW and PSHUFLW.
2711static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2712 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2713
2714 if (N->getNumOperands() != 8)
2715 return false;
2716
2717 // Lower quadword shuffled.
2718 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002719 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002720 if (Arg.getOpcode() == ISD::UNDEF) continue;
2721 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002722 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00002723 if (Val >= 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002724 return false;
2725 }
2726
2727 // Upper quadword shuffled.
2728 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002729 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002730 if (Arg.getOpcode() == ISD::UNDEF) continue;
2731 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002732 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002733 if (Val < 4 || Val > 7)
2734 return false;
2735 }
2736
2737 return true;
2738}
2739
Chris Lattnere6aa3862007-11-25 00:24:49 +00002740/// CommuteVectorShuffle - Swap vector_shuffle operands as well as
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002741/// values in ther permute mask.
Dan Gohman8181bd12008-07-27 21:46:04 +00002742static SDValue CommuteVectorShuffle(SDValue Op, SDValue &V1,
2743 SDValue &V2, SDValue &Mask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002744 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002745 MVT VT = Op.getValueType();
2746 MVT MaskVT = Mask.getValueType();
2747 MVT EltVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002748 unsigned NumElems = Mask.getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002749 SmallVector<SDValue, 8> MaskVec;
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00002750 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002751
2752 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002753 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002754 if (Arg.getOpcode() == ISD::UNDEF) {
Dale Johannesen9bfc0172009-02-06 23:05:02 +00002755 MaskVec.push_back(DAG.getUNDEF(EltVT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002756 continue;
2757 }
2758 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002759 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002760 if (Val < NumElems)
2761 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2762 else
2763 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2764 }
2765
2766 std::swap(V1, V2);
Dale Johannesence0805b2009-02-03 19:33:06 +00002767 Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT, &MaskVec[0], NumElems);
2768 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002769}
2770
Evan Chenga6769df2007-12-07 21:30:01 +00002771/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2772/// the two vector operands have swapped position.
Evan Chengfca29242007-12-07 08:07:39 +00002773static
Dale Johannesence0805b2009-02-03 19:33:06 +00002774SDValue CommuteVectorShuffleMask(SDValue Mask, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00002775 MVT MaskVT = Mask.getValueType();
2776 MVT EltVT = MaskVT.getVectorElementType();
Evan Chengfca29242007-12-07 08:07:39 +00002777 unsigned NumElems = Mask.getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002778 SmallVector<SDValue, 8> MaskVec;
Evan Chengfca29242007-12-07 08:07:39 +00002779 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002780 SDValue Arg = Mask.getOperand(i);
Evan Chengfca29242007-12-07 08:07:39 +00002781 if (Arg.getOpcode() == ISD::UNDEF) {
Dale Johannesen9bfc0172009-02-06 23:05:02 +00002782 MaskVec.push_back(DAG.getUNDEF(EltVT));
Evan Chengfca29242007-12-07 08:07:39 +00002783 continue;
2784 }
2785 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002786 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Evan Chengfca29242007-12-07 08:07:39 +00002787 if (Val < NumElems)
2788 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2789 else
2790 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2791 }
Dale Johannesence0805b2009-02-03 19:33:06 +00002792 return DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT, &MaskVec[0], NumElems);
Evan Chengfca29242007-12-07 08:07:39 +00002793}
2794
2795
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002796/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2797/// match movhlps. The lower half elements should come from upper half of
2798/// V1 (and in order), and the upper half elements should come from the upper
2799/// half of V2 (and in order).
2800static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2801 unsigned NumElems = Mask->getNumOperands();
2802 if (NumElems != 4)
2803 return false;
2804 for (unsigned i = 0, e = 2; i != e; ++i)
2805 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2806 return false;
2807 for (unsigned i = 2; i != 4; ++i)
2808 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2809 return false;
2810 return true;
2811}
2812
2813/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng40ee6e52008-05-08 00:57:18 +00002814/// is promoted to a vector. It also returns the LoadSDNode by reference if
2815/// required.
2816static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Chenga2497eb2008-09-25 20:50:48 +00002817 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2818 return false;
2819 N = N->getOperand(0).getNode();
2820 if (!ISD::isNON_EXTLoad(N))
2821 return false;
2822 if (LD)
2823 *LD = cast<LoadSDNode>(N);
2824 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002825}
2826
2827/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2828/// match movlp{s|d}. The lower half elements should come from lower half of
2829/// V1 (and in order), and the upper half elements should come from the upper
2830/// half of V2 (and in order). And since V1 will become the source of the
2831/// MOVLP, it must be either a vector load or a scalar load to vector.
2832static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
2833 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
2834 return false;
2835 // Is V2 is a vector load, don't do this transformation. We will try to use
2836 // load folding shufps op.
2837 if (ISD::isNON_EXTLoad(V2))
2838 return false;
2839
2840 unsigned NumElems = Mask->getNumOperands();
2841 if (NumElems != 2 && NumElems != 4)
2842 return false;
2843 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2844 if (!isUndefOrEqual(Mask->getOperand(i), i))
2845 return false;
2846 for (unsigned i = NumElems/2; i != NumElems; ++i)
2847 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2848 return false;
2849 return true;
2850}
2851
2852/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2853/// all the same.
2854static bool isSplatVector(SDNode *N) {
2855 if (N->getOpcode() != ISD::BUILD_VECTOR)
2856 return false;
2857
Dan Gohman8181bd12008-07-27 21:46:04 +00002858 SDValue SplatValue = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002859 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2860 if (N->getOperand(i) != SplatValue)
2861 return false;
2862 return true;
2863}
2864
2865/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2866/// to an undef.
2867static bool isUndefShuffle(SDNode *N) {
2868 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2869 return false;
2870
Dan Gohman8181bd12008-07-27 21:46:04 +00002871 SDValue V1 = N->getOperand(0);
2872 SDValue V2 = N->getOperand(1);
2873 SDValue Mask = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002874 unsigned NumElems = Mask.getNumOperands();
2875 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002876 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002877 if (Arg.getOpcode() != ISD::UNDEF) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002878 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002879 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2880 return false;
2881 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2882 return false;
2883 }
2884 }
2885 return true;
2886}
2887
2888/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2889/// constant +0.0.
Dan Gohman8181bd12008-07-27 21:46:04 +00002890static inline bool isZeroNode(SDValue Elt) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002891 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002892 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002893 (isa<ConstantFPSDNode>(Elt) &&
Dale Johannesendf8a8312007-08-31 04:03:46 +00002894 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002895}
2896
2897/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2898/// to an zero vector.
2899static bool isZeroShuffle(SDNode *N) {
2900 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2901 return false;
2902
Dan Gohman8181bd12008-07-27 21:46:04 +00002903 SDValue V1 = N->getOperand(0);
2904 SDValue V2 = N->getOperand(1);
2905 SDValue Mask = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002906 unsigned NumElems = Mask.getNumOperands();
2907 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002908 SDValue Arg = Mask.getOperand(i);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002909 if (Arg.getOpcode() == ISD::UNDEF)
2910 continue;
Scott Michel91099d62009-02-17 22:15:04 +00002911
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002912 unsigned Idx = cast<ConstantSDNode>(Arg)->getZExtValue();
Chris Lattnere6aa3862007-11-25 00:24:49 +00002913 if (Idx < NumElems) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002914 unsigned Opc = V1.getNode()->getOpcode();
2915 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002916 continue;
2917 if (Opc != ISD::BUILD_VECTOR ||
Gabor Greif1c80d112008-08-28 21:40:38 +00002918 !isZeroNode(V1.getNode()->getOperand(Idx)))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002919 return false;
2920 } else if (Idx >= NumElems) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002921 unsigned Opc = V2.getNode()->getOpcode();
2922 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002923 continue;
2924 if (Opc != ISD::BUILD_VECTOR ||
Gabor Greif1c80d112008-08-28 21:40:38 +00002925 !isZeroNode(V2.getNode()->getOperand(Idx - NumElems)))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002926 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002927 }
2928 }
2929 return true;
2930}
2931
2932/// getZeroVector - Returns a vector of specified type with all zero elements.
2933///
Dale Johannesence0805b2009-02-03 19:33:06 +00002934static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG,
2935 DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00002936 assert(VT.isVector() && "Expected a vector type");
Scott Michel91099d62009-02-17 22:15:04 +00002937
Chris Lattnere6aa3862007-11-25 00:24:49 +00002938 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2939 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00002940 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002941 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman8181bd12008-07-27 21:46:04 +00002942 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Dale Johannesence0805b2009-02-03 19:33:06 +00002943 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002944 } else if (HasSSE2) { // SSE2
Dan Gohman8181bd12008-07-27 21:46:04 +00002945 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Dale Johannesence0805b2009-02-03 19:33:06 +00002946 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002947 } else { // SSE1
Dan Gohman8181bd12008-07-27 21:46:04 +00002948 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Dale Johannesence0805b2009-02-03 19:33:06 +00002949 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002950 }
Dale Johannesence0805b2009-02-03 19:33:06 +00002951 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002952}
2953
Chris Lattnere6aa3862007-11-25 00:24:49 +00002954/// getOnesVector - Returns a vector of specified type with all bits set.
2955///
Dale Johannesence0805b2009-02-03 19:33:06 +00002956static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00002957 assert(VT.isVector() && "Expected a vector type");
Scott Michel91099d62009-02-17 22:15:04 +00002958
Chris Lattnere6aa3862007-11-25 00:24:49 +00002959 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2960 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00002961 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2962 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002963 if (VT.getSizeInBits() == 64) // MMX
Dale Johannesence0805b2009-02-03 19:33:06 +00002964 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002965 else // SSE
Dale Johannesence0805b2009-02-03 19:33:06 +00002966 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
2967 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002968}
2969
2970
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002971/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2972/// that point to V2 points to its first element.
Dan Gohman8181bd12008-07-27 21:46:04 +00002973static SDValue NormalizeMask(SDValue Mask, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002974 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2975
2976 bool Changed = false;
Dan Gohman8181bd12008-07-27 21:46:04 +00002977 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002978 unsigned NumElems = Mask.getNumOperands();
2979 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002980 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002981 if (Arg.getOpcode() != ISD::UNDEF) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002982 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002983 if (Val > NumElems) {
2984 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2985 Changed = true;
2986 }
2987 }
2988 MaskVec.push_back(Arg);
2989 }
2990
2991 if (Changed)
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00002992 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getDebugLoc(),
Dale Johannesence0805b2009-02-03 19:33:06 +00002993 Mask.getValueType(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002994 &MaskVec[0], MaskVec.size());
2995 return Mask;
2996}
2997
2998/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2999/// operation of specified width.
Dale Johannesence0805b2009-02-03 19:33:06 +00003000static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00003001 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3002 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003003
Dan Gohman8181bd12008-07-27 21:46:04 +00003004 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003005 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
3006 for (unsigned i = 1; i != NumElems; ++i)
3007 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Scott Michel91099d62009-02-17 22:15:04 +00003008 return DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
Dale Johannesence0805b2009-02-03 19:33:06 +00003009 &MaskVec[0], MaskVec.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003010}
3011
3012/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
3013/// of specified width.
Scott Michel91099d62009-02-17 22:15:04 +00003014static SDValue getUnpacklMask(unsigned NumElems, SelectionDAG &DAG,
Dale Johannesence0805b2009-02-03 19:33:06 +00003015 DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00003016 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3017 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003018 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003019 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
3020 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3021 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
3022 }
Scott Michel91099d62009-02-17 22:15:04 +00003023 return DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
Dale Johannesence0805b2009-02-03 19:33:06 +00003024 &MaskVec[0], MaskVec.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003025}
3026
3027/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
3028/// of specified width.
Dale Johannesence0805b2009-02-03 19:33:06 +00003029static SDValue getUnpackhMask(unsigned NumElems, SelectionDAG &DAG,
3030 DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00003031 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3032 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003033 unsigned Half = NumElems/2;
Dan Gohman8181bd12008-07-27 21:46:04 +00003034 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003035 for (unsigned i = 0; i != Half; ++i) {
3036 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
3037 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
3038 }
Scott Michel91099d62009-02-17 22:15:04 +00003039 return DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
Dale Johannesence0805b2009-02-03 19:33:06 +00003040 &MaskVec[0], MaskVec.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003041}
3042
Chris Lattner2d91b962008-03-09 01:05:04 +00003043/// getSwapEltZeroMask - Returns a vector_shuffle mask for a shuffle that swaps
3044/// element #0 of a vector with the specified index, leaving the rest of the
3045/// elements in place.
Dan Gohman8181bd12008-07-27 21:46:04 +00003046static SDValue getSwapEltZeroMask(unsigned NumElems, unsigned DestElt,
Dale Johannesence0805b2009-02-03 19:33:06 +00003047 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00003048 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3049 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003050 SmallVector<SDValue, 8> MaskVec;
Chris Lattner2d91b962008-03-09 01:05:04 +00003051 // Element #0 of the result gets the elt we are replacing.
3052 MaskVec.push_back(DAG.getConstant(DestElt, BaseVT));
3053 for (unsigned i = 1; i != NumElems; ++i)
3054 MaskVec.push_back(DAG.getConstant(i == DestElt ? 0 : i, BaseVT));
Scott Michel91099d62009-02-17 22:15:04 +00003055 return DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
Dale Johannesence0805b2009-02-03 19:33:06 +00003056 &MaskVec[0], MaskVec.size());
Chris Lattner2d91b962008-03-09 01:05:04 +00003057}
3058
Evan Chengbf8b2c52008-04-05 00:30:36 +00003059/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Dan Gohman8181bd12008-07-27 21:46:04 +00003060static SDValue PromoteSplat(SDValue Op, SelectionDAG &DAG, bool HasSSE2) {
Duncan Sands92c43912008-06-06 12:08:01 +00003061 MVT PVT = HasSSE2 ? MVT::v4i32 : MVT::v4f32;
3062 MVT VT = Op.getValueType();
Evan Chengbf8b2c52008-04-05 00:30:36 +00003063 if (PVT == VT)
3064 return Op;
Dan Gohman8181bd12008-07-27 21:46:04 +00003065 SDValue V1 = Op.getOperand(0);
3066 SDValue Mask = Op.getOperand(2);
Mon P Wang532c9632008-12-23 04:03:27 +00003067 unsigned MaskNumElems = Mask.getNumOperands();
3068 unsigned NumElems = MaskNumElems;
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003069 DebugLoc dl = Op.getDebugLoc();
Evan Chengbf8b2c52008-04-05 00:30:36 +00003070 // Special handling of v4f32 -> v4i32.
3071 if (VT != MVT::v4f32) {
Mon P Wang532c9632008-12-23 04:03:27 +00003072 // Find which element we want to splat.
3073 SDNode* EltNoNode = getSplatMaskEltNo(Mask.getNode()).getNode();
3074 unsigned EltNo = cast<ConstantSDNode>(EltNoNode)->getZExtValue();
3075 // unpack elements to the correct location
Evan Chengbf8b2c52008-04-05 00:30:36 +00003076 while (NumElems > 4) {
Mon P Wang532c9632008-12-23 04:03:27 +00003077 if (EltNo < NumElems/2) {
Dale Johannesence0805b2009-02-03 19:33:06 +00003078 Mask = getUnpacklMask(MaskNumElems, DAG, dl);
Mon P Wang532c9632008-12-23 04:03:27 +00003079 } else {
Dale Johannesence0805b2009-02-03 19:33:06 +00003080 Mask = getUnpackhMask(MaskNumElems, DAG, dl);
Mon P Wang532c9632008-12-23 04:03:27 +00003081 EltNo -= NumElems/2;
3082 }
Dale Johannesence0805b2009-02-03 19:33:06 +00003083 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V1, Mask);
Evan Chengbf8b2c52008-04-05 00:30:36 +00003084 NumElems >>= 1;
3085 }
Mon P Wang532c9632008-12-23 04:03:27 +00003086 SDValue Cst = DAG.getConstant(EltNo, MVT::i32);
Dale Johannesence0805b2009-02-03 19:33:06 +00003087 Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003088 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003089
Dale Johannesence0805b2009-02-03 19:33:06 +00003090 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
3091 SDValue Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, PVT, V1,
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003092 DAG.getUNDEF(PVT), Mask);
Dale Johannesence0805b2009-02-03 19:33:06 +00003093 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Shuffle);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003094}
3095
Evan Chenga2497eb2008-09-25 20:50:48 +00003096/// isVectorLoad - Returns true if the node is a vector load, a scalar
3097/// load that's promoted to vector, or a load bitcasted.
3098static bool isVectorLoad(SDValue Op) {
3099 assert(Op.getValueType().isVector() && "Expected a vector type");
3100 if (Op.getOpcode() == ISD::SCALAR_TO_VECTOR ||
3101 Op.getOpcode() == ISD::BIT_CONVERT) {
3102 return isa<LoadSDNode>(Op.getOperand(0));
3103 }
3104 return isa<LoadSDNode>(Op);
3105}
3106
3107
3108/// CanonicalizeMovddup - Cannonicalize movddup shuffle to v2f64.
3109///
3110static SDValue CanonicalizeMovddup(SDValue Op, SDValue V1, SDValue Mask,
3111 SelectionDAG &DAG, bool HasSSE3) {
3112 // If we have sse3 and shuffle has more than one use or input is a load, then
3113 // use movddup. Otherwise, use movlhps.
3114 bool UseMovddup = HasSSE3 && (!Op.hasOneUse() || isVectorLoad(V1));
3115 MVT PVT = UseMovddup ? MVT::v2f64 : MVT::v4f32;
3116 MVT VT = Op.getValueType();
3117 if (VT == PVT)
3118 return Op;
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003119 DebugLoc dl = Op.getDebugLoc();
Evan Chenga2497eb2008-09-25 20:50:48 +00003120 unsigned NumElems = PVT.getVectorNumElements();
3121 if (NumElems == 2) {
3122 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Dale Johannesence0805b2009-02-03 19:33:06 +00003123 Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chenga2497eb2008-09-25 20:50:48 +00003124 } else {
3125 assert(NumElems == 4);
3126 SDValue Cst0 = DAG.getTargetConstant(0, MVT::i32);
3127 SDValue Cst1 = DAG.getTargetConstant(1, MVT::i32);
Scott Michel91099d62009-02-17 22:15:04 +00003128 Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Dale Johannesence0805b2009-02-03 19:33:06 +00003129 Cst0, Cst1, Cst0, Cst1);
Evan Chenga2497eb2008-09-25 20:50:48 +00003130 }
3131
Dale Johannesence0805b2009-02-03 19:33:06 +00003132 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
3133 SDValue Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, PVT, V1,
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003134 DAG.getUNDEF(PVT), Mask);
Dale Johannesence0805b2009-02-03 19:33:06 +00003135 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Shuffle);
Evan Chenga2497eb2008-09-25 20:50:48 +00003136}
3137
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003138/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattnere6aa3862007-11-25 00:24:49 +00003139/// vector of zero or undef vector. This produces a shuffle where the low
3140/// element of V2 is swizzled into the zero/undef vector, landing at element
3141/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman8181bd12008-07-27 21:46:04 +00003142static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Cheng8c590372008-05-15 08:39:06 +00003143 bool isZero, bool HasSSE2,
3144 SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003145 DebugLoc dl = V2.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00003146 MVT VT = V2.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003147 SDValue V1 = isZero
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003148 ? getZeroVector(VT, HasSSE2, DAG, dl) : DAG.getUNDEF(VT);
Duncan Sands92c43912008-06-06 12:08:01 +00003149 unsigned NumElems = V2.getValueType().getVectorNumElements();
3150 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3151 MVT EVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003152 SmallVector<SDValue, 16> MaskVec;
Chris Lattnere6aa3862007-11-25 00:24:49 +00003153 for (unsigned i = 0; i != NumElems; ++i)
3154 if (i == Idx) // If this is the insertion idx, put the low elt of V2 here.
3155 MaskVec.push_back(DAG.getConstant(NumElems, EVT));
3156 else
3157 MaskVec.push_back(DAG.getConstant(i, EVT));
Dale Johannesence0805b2009-02-03 19:33:06 +00003158 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003159 &MaskVec[0], MaskVec.size());
Dale Johannesence0805b2009-02-03 19:33:06 +00003160 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003161}
3162
Evan Chengdea99362008-05-29 08:22:04 +00003163/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3164/// a shuffle that is zero.
3165static
Dan Gohman8181bd12008-07-27 21:46:04 +00003166unsigned getNumOfConsecutiveZeros(SDValue Op, SDValue Mask,
Evan Chengdea99362008-05-29 08:22:04 +00003167 unsigned NumElems, bool Low,
3168 SelectionDAG &DAG) {
3169 unsigned NumZeros = 0;
3170 for (unsigned i = 0; i < NumElems; ++i) {
Evan Cheng57db53b2008-06-25 20:52:59 +00003171 unsigned Index = Low ? i : NumElems-i-1;
Dan Gohman8181bd12008-07-27 21:46:04 +00003172 SDValue Idx = Mask.getOperand(Index);
Evan Chengdea99362008-05-29 08:22:04 +00003173 if (Idx.getOpcode() == ISD::UNDEF) {
3174 ++NumZeros;
3175 continue;
3176 }
Gabor Greif1c80d112008-08-28 21:40:38 +00003177 SDValue Elt = DAG.getShuffleScalarElt(Op.getNode(), Index);
3178 if (Elt.getNode() && isZeroNode(Elt))
Evan Chengdea99362008-05-29 08:22:04 +00003179 ++NumZeros;
3180 else
3181 break;
3182 }
3183 return NumZeros;
3184}
3185
3186/// isVectorShift - Returns true if the shuffle can be implemented as a
3187/// logical left or right shift of a vector.
Dan Gohman8181bd12008-07-27 21:46:04 +00003188static bool isVectorShift(SDValue Op, SDValue Mask, SelectionDAG &DAG,
3189 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Evan Chengdea99362008-05-29 08:22:04 +00003190 unsigned NumElems = Mask.getNumOperands();
3191
3192 isLeft = true;
3193 unsigned NumZeros= getNumOfConsecutiveZeros(Op, Mask, NumElems, true, DAG);
3194 if (!NumZeros) {
3195 isLeft = false;
3196 NumZeros = getNumOfConsecutiveZeros(Op, Mask, NumElems, false, DAG);
3197 if (!NumZeros)
3198 return false;
3199 }
3200
3201 bool SeenV1 = false;
3202 bool SeenV2 = false;
3203 for (unsigned i = NumZeros; i < NumElems; ++i) {
3204 unsigned Val = isLeft ? (i - NumZeros) : i;
Dan Gohman8181bd12008-07-27 21:46:04 +00003205 SDValue Idx = Mask.getOperand(isLeft ? i : (i - NumZeros));
Evan Chengdea99362008-05-29 08:22:04 +00003206 if (Idx.getOpcode() == ISD::UNDEF)
3207 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003208 unsigned Index = cast<ConstantSDNode>(Idx)->getZExtValue();
Evan Chengdea99362008-05-29 08:22:04 +00003209 if (Index < NumElems)
3210 SeenV1 = true;
3211 else {
3212 Index -= NumElems;
3213 SeenV2 = true;
3214 }
3215 if (Index != Val)
3216 return false;
3217 }
3218 if (SeenV1 && SeenV2)
3219 return false;
3220
3221 ShVal = SeenV1 ? Op.getOperand(0) : Op.getOperand(1);
3222 ShAmt = NumZeros;
3223 return true;
3224}
3225
3226
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003227/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3228///
Dan Gohman8181bd12008-07-27 21:46:04 +00003229static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003230 unsigned NumNonZero, unsigned NumZero,
3231 SelectionDAG &DAG, TargetLowering &TLI) {
3232 if (NumNonZero > 8)
Dan Gohman8181bd12008-07-27 21:46:04 +00003233 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003234
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003235 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00003236 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003237 bool First = true;
3238 for (unsigned i = 0; i < 16; ++i) {
3239 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3240 if (ThisIsNonZero && First) {
3241 if (NumZero)
Dale Johannesence0805b2009-02-03 19:33:06 +00003242 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003243 else
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003244 V = DAG.getUNDEF(MVT::v8i16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003245 First = false;
3246 }
3247
3248 if ((i & 1) != 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003249 SDValue ThisElt(0, 0), LastElt(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003250 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3251 if (LastIsNonZero) {
Scott Michel91099d62009-02-17 22:15:04 +00003252 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Dale Johannesence0805b2009-02-03 19:33:06 +00003253 MVT::i16, Op.getOperand(i-1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003254 }
3255 if (ThisIsNonZero) {
Dale Johannesence0805b2009-02-03 19:33:06 +00003256 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3257 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003258 ThisElt, DAG.getConstant(8, MVT::i8));
3259 if (LastIsNonZero)
Dale Johannesence0805b2009-02-03 19:33:06 +00003260 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003261 } else
3262 ThisElt = LastElt;
3263
Gabor Greif1c80d112008-08-28 21:40:38 +00003264 if (ThisElt.getNode())
Dale Johannesence0805b2009-02-03 19:33:06 +00003265 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner5872a362008-01-17 07:00:52 +00003266 DAG.getIntPtrConstant(i/2));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003267 }
3268 }
3269
Dale Johannesence0805b2009-02-03 19:33:06 +00003270 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003271}
3272
3273/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
3274///
Dan Gohman8181bd12008-07-27 21:46:04 +00003275static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003276 unsigned NumNonZero, unsigned NumZero,
3277 SelectionDAG &DAG, TargetLowering &TLI) {
3278 if (NumNonZero > 4)
Dan Gohman8181bd12008-07-27 21:46:04 +00003279 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003280
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003281 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00003282 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003283 bool First = true;
3284 for (unsigned i = 0; i < 8; ++i) {
3285 bool isNonZero = (NonZeros & (1 << i)) != 0;
3286 if (isNonZero) {
3287 if (First) {
3288 if (NumZero)
Dale Johannesence0805b2009-02-03 19:33:06 +00003289 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003290 else
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003291 V = DAG.getUNDEF(MVT::v8i16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003292 First = false;
3293 }
Scott Michel91099d62009-02-17 22:15:04 +00003294 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Dale Johannesence0805b2009-02-03 19:33:06 +00003295 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner5872a362008-01-17 07:00:52 +00003296 DAG.getIntPtrConstant(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003297 }
3298 }
3299
3300 return V;
3301}
3302
Evan Chengdea99362008-05-29 08:22:04 +00003303/// getVShift - Return a vector logical shift node.
3304///
Dan Gohman8181bd12008-07-27 21:46:04 +00003305static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Evan Chengdea99362008-05-29 08:22:04 +00003306 unsigned NumBits, SelectionDAG &DAG,
Dale Johannesence0805b2009-02-03 19:33:06 +00003307 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00003308 bool isMMX = VT.getSizeInBits() == 64;
3309 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengdea99362008-05-29 08:22:04 +00003310 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesence0805b2009-02-03 19:33:06 +00003311 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3312 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3313 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif825aa892008-08-28 23:19:51 +00003314 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengdea99362008-05-29 08:22:04 +00003315}
3316
Dan Gohman8181bd12008-07-27 21:46:04 +00003317SDValue
3318X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003319 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere6aa3862007-11-25 00:24:49 +00003320 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif825aa892008-08-28 23:19:51 +00003321 if (ISD::isBuildVectorAllZeros(Op.getNode())
3322 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003323 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3324 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3325 // eliminated on x86-32 hosts.
3326 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3327 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003328
Gabor Greif1c80d112008-08-28 21:40:38 +00003329 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesence0805b2009-02-03 19:33:06 +00003330 return getOnesVector(Op.getValueType(), DAG, dl);
3331 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003332 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003333
Duncan Sands92c43912008-06-06 12:08:01 +00003334 MVT VT = Op.getValueType();
3335 MVT EVT = VT.getVectorElementType();
3336 unsigned EVTBits = EVT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003337
3338 unsigned NumElems = Op.getNumOperands();
3339 unsigned NumZero = 0;
3340 unsigned NumNonZero = 0;
3341 unsigned NonZeros = 0;
Chris Lattner92bdcb52008-03-08 22:48:29 +00003342 bool IsAllConstants = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00003343 SmallSet<SDValue, 8> Values;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003344 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003345 SDValue Elt = Op.getOperand(i);
Evan Chengc1073492007-12-12 06:45:40 +00003346 if (Elt.getOpcode() == ISD::UNDEF)
3347 continue;
3348 Values.insert(Elt);
3349 if (Elt.getOpcode() != ISD::Constant &&
3350 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattner92bdcb52008-03-08 22:48:29 +00003351 IsAllConstants = false;
Evan Chengc1073492007-12-12 06:45:40 +00003352 if (isZeroNode(Elt))
3353 NumZero++;
3354 else {
3355 NonZeros |= (1 << i);
3356 NumNonZero++;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003357 }
3358 }
3359
3360 if (NumNonZero == 0) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003361 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003362 return DAG.getUNDEF(VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003363 }
3364
Chris Lattner66a4dda2008-03-09 05:42:06 +00003365 // Special case for single non-zero, non-undef, element.
Evan Chengc1073492007-12-12 06:45:40 +00003366 if (NumNonZero == 1 && NumElems <= 4) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003367 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman8181bd12008-07-27 21:46:04 +00003368 SDValue Item = Op.getOperand(Idx);
Scott Michel91099d62009-02-17 22:15:04 +00003369
Chris Lattner2d91b962008-03-09 01:05:04 +00003370 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3371 // the value are obviously zero, truncate the value to i32 and do the
3372 // insertion that way. Only do this if the value is non-constant or if the
3373 // value is a constant being inserted into element 0. It is cheaper to do
3374 // a constant pool load than it is to do a movd + shuffle.
3375 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3376 (!IsAllConstants || Idx == 0)) {
3377 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3378 // Handle MMX and SSE both.
Duncan Sands92c43912008-06-06 12:08:01 +00003379 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3380 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michel91099d62009-02-17 22:15:04 +00003381
Chris Lattner2d91b962008-03-09 01:05:04 +00003382 // Truncate the value (which may itself be a constant) to i32, and
3383 // convert it to a vector with movd (S2V+shuffle to zero extend).
Dale Johannesence0805b2009-02-03 19:33:06 +00003384 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
3385 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Cheng8c590372008-05-15 08:39:06 +00003386 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3387 Subtarget->hasSSE2(), DAG);
Scott Michel91099d62009-02-17 22:15:04 +00003388
Chris Lattner2d91b962008-03-09 01:05:04 +00003389 // Now we have our 32-bit value zero extended in the low element of
3390 // a vector. If Idx != 0, swizzle it into place.
3391 if (Idx != 0) {
Scott Michel91099d62009-02-17 22:15:04 +00003392 SDValue Ops[] = {
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003393 Item, DAG.getUNDEF(Item.getValueType()),
Dale Johannesence0805b2009-02-03 19:33:06 +00003394 getSwapEltZeroMask(VecElts, Idx, DAG, dl)
Chris Lattner2d91b962008-03-09 01:05:04 +00003395 };
Dale Johannesence0805b2009-02-03 19:33:06 +00003396 Item = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VecVT, Ops, 3);
Chris Lattner2d91b962008-03-09 01:05:04 +00003397 }
Dale Johannesence0805b2009-02-03 19:33:06 +00003398 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner2d91b962008-03-09 01:05:04 +00003399 }
3400 }
Scott Michel91099d62009-02-17 22:15:04 +00003401
Chris Lattnerac914892008-03-08 22:59:52 +00003402 // If we have a constant or non-constant insertion into the low element of
3403 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3404 // the rest of the elements. This will be matched as movd/movq/movss/movsd
3405 // depending on what the source datatype is. Because we can only get here
3406 // when NumElems <= 4, this only needs to handle i32/f32/i64/f64.
3407 if (Idx == 0 &&
3408 // Don't do this for i64 values on x86-32.
3409 (EVT != MVT::i64 || Subtarget->is64Bit())) {
Dale Johannesence0805b2009-02-03 19:33:06 +00003410 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003411 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003412 return getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3413 Subtarget->hasSSE2(), DAG);
Chris Lattner92bdcb52008-03-08 22:48:29 +00003414 }
Evan Chengdea99362008-05-29 08:22:04 +00003415
3416 // Is it a vector logical left shift?
3417 if (NumElems == 2 && Idx == 1 &&
3418 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands92c43912008-06-06 12:08:01 +00003419 unsigned NumBits = VT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003420 return getVShift(true, VT,
Scott Michel91099d62009-02-17 22:15:04 +00003421 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesen24dd9a52009-02-07 00:55:49 +00003422 VT, Op.getOperand(1)),
Dale Johannesence0805b2009-02-03 19:33:06 +00003423 NumBits/2, DAG, *this, dl);
Evan Chengdea99362008-05-29 08:22:04 +00003424 }
Scott Michel91099d62009-02-17 22:15:04 +00003425
Chris Lattner92bdcb52008-03-08 22:48:29 +00003426 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman8181bd12008-07-27 21:46:04 +00003427 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003428
Chris Lattnerac914892008-03-08 22:59:52 +00003429 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3430 // is a non-constant being inserted into an element other than the low one,
3431 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3432 // movd/movss) to move this into the low element, then shuffle it into
3433 // place.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003434 if (EVTBits == 32) {
Dale Johannesence0805b2009-02-03 19:33:06 +00003435 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michel91099d62009-02-17 22:15:04 +00003436
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003437 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003438 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3439 Subtarget->hasSSE2(), DAG);
Duncan Sands92c43912008-06-06 12:08:01 +00003440 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3441 MVT MaskEVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003442 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003443 for (unsigned i = 0; i < NumElems; i++)
3444 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Dale Johannesence0805b2009-02-03 19:33:06 +00003445 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003446 &MaskVec[0], MaskVec.size());
Dale Johannesence0805b2009-02-03 19:33:06 +00003447 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, Item,
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003448 DAG.getUNDEF(VT), Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003449 }
3450 }
3451
Chris Lattner66a4dda2008-03-09 05:42:06 +00003452 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3453 if (Values.size() == 1)
Dan Gohman8181bd12008-07-27 21:46:04 +00003454 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00003455
Dan Gohman21463242007-07-24 22:55:08 +00003456 // A vector full of immediates; various special cases are already
3457 // handled, so this is best done with a single constant-pool load.
Chris Lattner92bdcb52008-03-08 22:48:29 +00003458 if (IsAllConstants)
Dan Gohman8181bd12008-07-27 21:46:04 +00003459 return SDValue();
Dan Gohman21463242007-07-24 22:55:08 +00003460
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003461 // Let legalizer expand 2-wide build_vectors.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003462 if (EVTBits == 64) {
3463 if (NumNonZero == 1) {
3464 // One half is zero or undef.
3465 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesence0805b2009-02-03 19:33:06 +00003466 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003467 Op.getOperand(Idx));
Evan Cheng8c590372008-05-15 08:39:06 +00003468 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3469 Subtarget->hasSSE2(), DAG);
Evan Cheng40ee6e52008-05-08 00:57:18 +00003470 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003471 return SDValue();
Evan Cheng40ee6e52008-05-08 00:57:18 +00003472 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003473
3474 // If element VT is < 32 bits, convert it to inserts into a zero vector.
3475 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003476 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003477 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003478 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003479 }
3480
3481 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003482 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003483 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003484 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003485 }
3486
3487 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00003488 SmallVector<SDValue, 8> V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003489 V.resize(NumElems);
3490 if (NumElems == 4 && NumZero > 0) {
3491 for (unsigned i = 0; i < 4; ++i) {
3492 bool isZero = !(NonZeros & (1 << i));
3493 if (isZero)
Dale Johannesence0805b2009-02-03 19:33:06 +00003494 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003495 else
Dale Johannesence0805b2009-02-03 19:33:06 +00003496 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003497 }
3498
3499 for (unsigned i = 0; i < 2; ++i) {
3500 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3501 default: break;
3502 case 0:
3503 V[i] = V[i*2]; // Must be a zero vector.
3504 break;
3505 case 1:
Dale Johannesence0805b2009-02-03 19:33:06 +00003506 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V[i*2+1], V[i*2],
3507 getMOVLMask(NumElems, DAG, dl));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003508 break;
3509 case 2:
Dale Johannesence0805b2009-02-03 19:33:06 +00003510 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V[i*2], V[i*2+1],
3511 getMOVLMask(NumElems, DAG, dl));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003512 break;
3513 case 3:
Dale Johannesence0805b2009-02-03 19:33:06 +00003514 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V[i*2], V[i*2+1],
3515 getUnpacklMask(NumElems, DAG, dl));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003516 break;
3517 }
3518 }
3519
Duncan Sands92c43912008-06-06 12:08:01 +00003520 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3521 MVT EVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003522 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003523 bool Reverse = (NonZeros & 0x3) == 2;
3524 for (unsigned i = 0; i < 2; ++i)
3525 if (Reverse)
3526 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3527 else
3528 MaskVec.push_back(DAG.getConstant(i, EVT));
3529 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3530 for (unsigned i = 0; i < 2; ++i)
3531 if (Reverse)
3532 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3533 else
3534 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Dale Johannesence0805b2009-02-03 19:33:06 +00003535 SDValue ShufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003536 &MaskVec[0], MaskVec.size());
Dale Johannesence0805b2009-02-03 19:33:06 +00003537 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V[0], V[1], ShufMask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003538 }
3539
3540 if (Values.size() > 2) {
3541 // Expand into a number of unpckl*.
3542 // e.g. for v4f32
3543 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3544 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3545 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Dale Johannesence0805b2009-02-03 19:33:06 +00003546 SDValue UnpckMask = getUnpacklMask(NumElems, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003547 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesence0805b2009-02-03 19:33:06 +00003548 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003549 NumElems >>= 1;
3550 while (NumElems != 0) {
3551 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesence0805b2009-02-03 19:33:06 +00003552 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V[i], V[i + NumElems],
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003553 UnpckMask);
3554 NumElems >>= 1;
3555 }
3556 return V[0];
3557 }
3558
Dan Gohman8181bd12008-07-27 21:46:04 +00003559 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003560}
3561
Evan Chengfca29242007-12-07 08:07:39 +00003562static
Dan Gohman8181bd12008-07-27 21:46:04 +00003563SDValue LowerVECTOR_SHUFFLEv8i16(SDValue V1, SDValue V2,
Bill Wendling2c7cd592008-08-21 22:35:37 +00003564 SDValue PermMask, SelectionDAG &DAG,
Dale Johannesence0805b2009-02-03 19:33:06 +00003565 TargetLowering &TLI, DebugLoc dl) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003566 SDValue NewV;
Duncan Sands92c43912008-06-06 12:08:01 +00003567 MVT MaskVT = MVT::getIntVectorWithNumElements(8);
3568 MVT MaskEVT = MaskVT.getVectorElementType();
3569 MVT PtrVT = TLI.getPointerTy();
Gabor Greif1c80d112008-08-28 21:40:38 +00003570 SmallVector<SDValue, 8> MaskElts(PermMask.getNode()->op_begin(),
3571 PermMask.getNode()->op_end());
Evan Cheng75184a92007-12-11 01:46:18 +00003572
3573 // First record which half of which vector the low elements come from.
3574 SmallVector<unsigned, 4> LowQuad(4);
3575 for (unsigned i = 0; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003576 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003577 if (Elt.getOpcode() == ISD::UNDEF)
3578 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003579 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003580 int QuadIdx = EltIdx / 4;
3581 ++LowQuad[QuadIdx];
3582 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003583
Evan Cheng75184a92007-12-11 01:46:18 +00003584 int BestLowQuad = -1;
3585 unsigned MaxQuad = 1;
3586 for (unsigned i = 0; i < 4; ++i) {
3587 if (LowQuad[i] > MaxQuad) {
3588 BestLowQuad = i;
3589 MaxQuad = LowQuad[i];
3590 }
Evan Chengfca29242007-12-07 08:07:39 +00003591 }
3592
Evan Cheng75184a92007-12-11 01:46:18 +00003593 // Record which half of which vector the high elements come from.
3594 SmallVector<unsigned, 4> HighQuad(4);
3595 for (unsigned i = 4; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003596 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003597 if (Elt.getOpcode() == ISD::UNDEF)
3598 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003599 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003600 int QuadIdx = EltIdx / 4;
3601 ++HighQuad[QuadIdx];
3602 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003603
Evan Cheng75184a92007-12-11 01:46:18 +00003604 int BestHighQuad = -1;
3605 MaxQuad = 1;
3606 for (unsigned i = 0; i < 4; ++i) {
3607 if (HighQuad[i] > MaxQuad) {
3608 BestHighQuad = i;
3609 MaxQuad = HighQuad[i];
3610 }
3611 }
3612
3613 // If it's possible to sort parts of either half with PSHUF{H|L}W, then do it.
3614 if (BestLowQuad != -1 || BestHighQuad != -1) {
3615 // First sort the 4 chunks in order using shufpd.
Dan Gohman8181bd12008-07-27 21:46:04 +00003616 SmallVector<SDValue, 8> MaskVec;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003617
Evan Cheng75184a92007-12-11 01:46:18 +00003618 if (BestLowQuad != -1)
3619 MaskVec.push_back(DAG.getConstant(BestLowQuad, MVT::i32));
3620 else
3621 MaskVec.push_back(DAG.getConstant(0, MVT::i32));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003622
Evan Cheng75184a92007-12-11 01:46:18 +00003623 if (BestHighQuad != -1)
3624 MaskVec.push_back(DAG.getConstant(BestHighQuad, MVT::i32));
3625 else
3626 MaskVec.push_back(DAG.getConstant(1, MVT::i32));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003627
Dale Johannesence0805b2009-02-03 19:33:06 +00003628 SDValue Mask= DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, &MaskVec[0],2);
3629 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v2i64,
3630 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3631 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), Mask);
3632 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng75184a92007-12-11 01:46:18 +00003633
3634 // Now sort high and low parts separately.
3635 BitVector InOrder(8);
3636 if (BestLowQuad != -1) {
3637 // Sort lower half in order using PSHUFLW.
3638 MaskVec.clear();
3639 bool AnyOutOrder = false;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003640
Evan Cheng75184a92007-12-11 01:46:18 +00003641 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003642 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003643 if (Elt.getOpcode() == ISD::UNDEF) {
3644 MaskVec.push_back(Elt);
3645 InOrder.set(i);
3646 } else {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003647 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003648 if (EltIdx != i)
3649 AnyOutOrder = true;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003650
Evan Cheng75184a92007-12-11 01:46:18 +00003651 MaskVec.push_back(DAG.getConstant(EltIdx % 4, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003652
Evan Cheng75184a92007-12-11 01:46:18 +00003653 // If this element is in the right place after this shuffle, then
3654 // remember it.
3655 if ((int)(EltIdx / 4) == BestLowQuad)
3656 InOrder.set(i);
3657 }
3658 }
3659 if (AnyOutOrder) {
3660 for (unsigned i = 4; i != 8; ++i)
3661 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
Scott Michel91099d62009-02-17 22:15:04 +00003662 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
Dale Johannesence0805b2009-02-03 19:33:06 +00003663 &MaskVec[0], 8);
Scott Michel91099d62009-02-17 22:15:04 +00003664 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v8i16,
Dale Johannesence0805b2009-02-03 19:33:06 +00003665 NewV, NewV, Mask);
Evan Cheng75184a92007-12-11 01:46:18 +00003666 }
3667 }
3668
3669 if (BestHighQuad != -1) {
3670 // Sort high half in order using PSHUFHW if possible.
3671 MaskVec.clear();
Bill Wendling2c7cd592008-08-21 22:35:37 +00003672
Evan Cheng75184a92007-12-11 01:46:18 +00003673 for (unsigned i = 0; i != 4; ++i)
3674 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003675
Evan Cheng75184a92007-12-11 01:46:18 +00003676 bool AnyOutOrder = false;
3677 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003678 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003679 if (Elt.getOpcode() == ISD::UNDEF) {
3680 MaskVec.push_back(Elt);
3681 InOrder.set(i);
3682 } else {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003683 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003684 if (EltIdx != i)
3685 AnyOutOrder = true;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003686
Evan Cheng75184a92007-12-11 01:46:18 +00003687 MaskVec.push_back(DAG.getConstant((EltIdx % 4) + 4, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003688
Evan Cheng75184a92007-12-11 01:46:18 +00003689 // If this element is in the right place after this shuffle, then
3690 // remember it.
3691 if ((int)(EltIdx / 4) == BestHighQuad)
3692 InOrder.set(i);
3693 }
3694 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003695
Evan Cheng75184a92007-12-11 01:46:18 +00003696 if (AnyOutOrder) {
Scott Michel91099d62009-02-17 22:15:04 +00003697 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl,
Dale Johannesence0805b2009-02-03 19:33:06 +00003698 MaskVT, &MaskVec[0], 8);
Scott Michel91099d62009-02-17 22:15:04 +00003699 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v8i16,
Dale Johannesence0805b2009-02-03 19:33:06 +00003700 NewV, NewV, Mask);
Evan Cheng75184a92007-12-11 01:46:18 +00003701 }
3702 }
3703
3704 // The other elements are put in the right place using pextrw and pinsrw.
3705 for (unsigned i = 0; i != 8; ++i) {
3706 if (InOrder[i])
3707 continue;
Dan Gohman8181bd12008-07-27 21:46:04 +00003708 SDValue Elt = MaskElts[i];
Bill Wendling49bd4db2008-08-21 22:36:36 +00003709 if (Elt.getOpcode() == ISD::UNDEF)
3710 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003711 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00003712 SDValue ExtOp = (EltIdx < 8)
Dale Johannesence0805b2009-02-03 19:33:06 +00003713 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Evan Cheng75184a92007-12-11 01:46:18 +00003714 DAG.getConstant(EltIdx, PtrVT))
Dale Johannesence0805b2009-02-03 19:33:06 +00003715 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Evan Cheng75184a92007-12-11 01:46:18 +00003716 DAG.getConstant(EltIdx - 8, PtrVT));
Dale Johannesence0805b2009-02-03 19:33:06 +00003717 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Evan Cheng75184a92007-12-11 01:46:18 +00003718 DAG.getConstant(i, PtrVT));
3719 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003720
Evan Cheng75184a92007-12-11 01:46:18 +00003721 return NewV;
3722 }
3723
Bill Wendling2c7cd592008-08-21 22:35:37 +00003724 // PSHUF{H|L}W are not used. Lower into extracts and inserts but try to use as
3725 // few as possible. First, let's find out how many elements are already in the
3726 // right order.
Evan Chengfca29242007-12-07 08:07:39 +00003727 unsigned V1InOrder = 0;
3728 unsigned V1FromV1 = 0;
3729 unsigned V2InOrder = 0;
3730 unsigned V2FromV2 = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00003731 SmallVector<SDValue, 8> V1Elts;
3732 SmallVector<SDValue, 8> V2Elts;
Evan Chengfca29242007-12-07 08:07:39 +00003733 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003734 SDValue Elt = MaskElts[i];
Evan Chengfca29242007-12-07 08:07:39 +00003735 if (Elt.getOpcode() == ISD::UNDEF) {
Evan Cheng75184a92007-12-11 01:46:18 +00003736 V1Elts.push_back(Elt);
3737 V2Elts.push_back(Elt);
Evan Chengfca29242007-12-07 08:07:39 +00003738 ++V1InOrder;
3739 ++V2InOrder;
Evan Cheng75184a92007-12-11 01:46:18 +00003740 continue;
3741 }
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003742 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003743 if (EltIdx == i) {
3744 V1Elts.push_back(Elt);
3745 V2Elts.push_back(DAG.getConstant(i+8, MaskEVT));
3746 ++V1InOrder;
3747 } else if (EltIdx == i+8) {
3748 V1Elts.push_back(Elt);
3749 V2Elts.push_back(DAG.getConstant(i, MaskEVT));
3750 ++V2InOrder;
3751 } else if (EltIdx < 8) {
3752 V1Elts.push_back(Elt);
Mon P Wang75498182009-01-28 23:11:14 +00003753 V2Elts.push_back(DAG.getConstant(EltIdx+8, MaskEVT));
Evan Cheng75184a92007-12-11 01:46:18 +00003754 ++V1FromV1;
Evan Chengfca29242007-12-07 08:07:39 +00003755 } else {
Mon P Wang532c9632008-12-23 04:03:27 +00003756 V1Elts.push_back(Elt);
Evan Cheng75184a92007-12-11 01:46:18 +00003757 V2Elts.push_back(DAG.getConstant(EltIdx-8, MaskEVT));
3758 ++V2FromV2;
Evan Chengfca29242007-12-07 08:07:39 +00003759 }
3760 }
3761
3762 if (V2InOrder > V1InOrder) {
Dale Johannesence0805b2009-02-03 19:33:06 +00003763 PermMask = CommuteVectorShuffleMask(PermMask, DAG, dl);
Evan Chengfca29242007-12-07 08:07:39 +00003764 std::swap(V1, V2);
3765 std::swap(V1Elts, V2Elts);
3766 std::swap(V1FromV1, V2FromV2);
3767 }
3768
Evan Cheng75184a92007-12-11 01:46:18 +00003769 if ((V1FromV1 + V1InOrder) != 8) {
3770 // Some elements are from V2.
3771 if (V1FromV1) {
3772 // If there are elements that are from V1 but out of place,
3773 // then first sort them in place
Dan Gohman8181bd12008-07-27 21:46:04 +00003774 SmallVector<SDValue, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00003775 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003776 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003777 if (Elt.getOpcode() == ISD::UNDEF) {
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003778 MaskVec.push_back(DAG.getUNDEF(MaskEVT));
Evan Cheng75184a92007-12-11 01:46:18 +00003779 continue;
3780 }
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003781 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003782 if (EltIdx >= 8)
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003783 MaskVec.push_back(DAG.getUNDEF(MaskEVT));
Evan Cheng75184a92007-12-11 01:46:18 +00003784 else
3785 MaskVec.push_back(DAG.getConstant(EltIdx, MaskEVT));
3786 }
Dale Johannesence0805b2009-02-03 19:33:06 +00003787 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT, &MaskVec[0], 8);
3788 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v8i16, V1, V1, Mask);
Evan Chengfca29242007-12-07 08:07:39 +00003789 }
Evan Cheng75184a92007-12-11 01:46:18 +00003790
3791 NewV = V1;
3792 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003793 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003794 if (Elt.getOpcode() == ISD::UNDEF)
3795 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003796 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003797 if (EltIdx < 8)
3798 continue;
Dale Johannesence0805b2009-02-03 19:33:06 +00003799 SDValue ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Evan Cheng75184a92007-12-11 01:46:18 +00003800 DAG.getConstant(EltIdx - 8, PtrVT));
Dale Johannesence0805b2009-02-03 19:33:06 +00003801 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Evan Cheng75184a92007-12-11 01:46:18 +00003802 DAG.getConstant(i, PtrVT));
3803 }
3804 return NewV;
3805 } else {
3806 // All elements are from V1.
3807 NewV = V1;
3808 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003809 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003810 if (Elt.getOpcode() == ISD::UNDEF)
3811 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003812 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Dale Johannesence0805b2009-02-03 19:33:06 +00003813 SDValue ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Evan Cheng75184a92007-12-11 01:46:18 +00003814 DAG.getConstant(EltIdx, PtrVT));
Dale Johannesence0805b2009-02-03 19:33:06 +00003815 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Evan Cheng75184a92007-12-11 01:46:18 +00003816 DAG.getConstant(i, PtrVT));
3817 }
3818 return NewV;
3819 }
3820}
3821
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003822/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3823/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3824/// done when every pair / quad of shuffle mask elements point to elements in
3825/// the right sequence. e.g.
Evan Cheng75184a92007-12-11 01:46:18 +00003826/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3827static
Dan Gohman8181bd12008-07-27 21:46:04 +00003828SDValue RewriteAsNarrowerShuffle(SDValue V1, SDValue V2,
Duncan Sands92c43912008-06-06 12:08:01 +00003829 MVT VT,
Dan Gohman8181bd12008-07-27 21:46:04 +00003830 SDValue PermMask, SelectionDAG &DAG,
Dale Johannesence0805b2009-02-03 19:33:06 +00003831 TargetLowering &TLI, DebugLoc dl) {
Evan Cheng75184a92007-12-11 01:46:18 +00003832 unsigned NumElems = PermMask.getNumOperands();
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003833 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands92c43912008-06-06 12:08:01 +00003834 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd3ace282008-07-21 10:20:31 +00003835 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands92c43912008-06-06 12:08:01 +00003836 MVT NewVT = MaskVT;
3837 switch (VT.getSimpleVT()) {
3838 default: assert(false && "Unexpected!");
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003839 case MVT::v4f32: NewVT = MVT::v2f64; break;
3840 case MVT::v4i32: NewVT = MVT::v2i64; break;
3841 case MVT::v8i16: NewVT = MVT::v4i32; break;
3842 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003843 }
3844
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003845 if (NewWidth == 2) {
Duncan Sands92c43912008-06-06 12:08:01 +00003846 if (VT.isInteger())
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003847 NewVT = MVT::v2i64;
3848 else
3849 NewVT = MVT::v2f64;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003850 }
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003851 unsigned Scale = NumElems / NewWidth;
Dan Gohman8181bd12008-07-27 21:46:04 +00003852 SmallVector<SDValue, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00003853 for (unsigned i = 0; i < NumElems; i += Scale) {
3854 unsigned StartIdx = ~0U;
3855 for (unsigned j = 0; j < Scale; ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003856 SDValue Elt = PermMask.getOperand(i+j);
Evan Cheng75184a92007-12-11 01:46:18 +00003857 if (Elt.getOpcode() == ISD::UNDEF)
3858 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003859 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003860 if (StartIdx == ~0U)
3861 StartIdx = EltIdx - (EltIdx % Scale);
3862 if (EltIdx != StartIdx + j)
Dan Gohman8181bd12008-07-27 21:46:04 +00003863 return SDValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003864 }
3865 if (StartIdx == ~0U)
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003866 MaskVec.push_back(DAG.getUNDEF(MaskEltVT));
Evan Cheng75184a92007-12-11 01:46:18 +00003867 else
Duncan Sandsd3ace282008-07-21 10:20:31 +00003868 MaskVec.push_back(DAG.getConstant(StartIdx / Scale, MaskEltVT));
Evan Chengfca29242007-12-07 08:07:39 +00003869 }
3870
Dale Johannesence0805b2009-02-03 19:33:06 +00003871 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3872 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
3873 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, NewVT, V1, V2,
3874 DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003875 &MaskVec[0], MaskVec.size()));
Evan Chengfca29242007-12-07 08:07:39 +00003876}
3877
Evan Chenge9b9c672008-05-09 21:53:03 +00003878/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003879///
Dan Gohman8181bd12008-07-27 21:46:04 +00003880static SDValue getVZextMovL(MVT VT, MVT OpVT,
3881 SDValue SrcOp, SelectionDAG &DAG,
Dale Johannesence0805b2009-02-03 19:33:06 +00003882 const X86Subtarget *Subtarget, DebugLoc dl) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00003883 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3884 LoadSDNode *LD = NULL;
Gabor Greif1c80d112008-08-28 21:40:38 +00003885 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng40ee6e52008-05-08 00:57:18 +00003886 LD = dyn_cast<LoadSDNode>(SrcOp);
3887 if (!LD) {
3888 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3889 // instead.
Duncan Sands92c43912008-06-06 12:08:01 +00003890 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng40ee6e52008-05-08 00:57:18 +00003891 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3892 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3893 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3894 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3895 // PR2108
3896 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesence0805b2009-02-03 19:33:06 +00003897 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3898 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
3899 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
3900 OpVT,
Gabor Greif825aa892008-08-28 23:19:51 +00003901 SrcOp.getOperand(0)
3902 .getOperand(0))));
Evan Cheng40ee6e52008-05-08 00:57:18 +00003903 }
3904 }
3905 }
3906
Dale Johannesence0805b2009-02-03 19:33:06 +00003907 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3908 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michel91099d62009-02-17 22:15:04 +00003909 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesence0805b2009-02-03 19:33:06 +00003910 OpVT, SrcOp)));
Evan Cheng40ee6e52008-05-08 00:57:18 +00003911}
3912
Evan Chengf50554e2008-07-22 21:13:36 +00003913/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3914/// shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00003915static SDValue
3916LowerVECTOR_SHUFFLE_4wide(SDValue V1, SDValue V2,
Dale Johannesence0805b2009-02-03 19:33:06 +00003917 SDValue PermMask, MVT VT, SelectionDAG &DAG,
3918 DebugLoc dl) {
Evan Chengf50554e2008-07-22 21:13:36 +00003919 MVT MaskVT = PermMask.getValueType();
3920 MVT MaskEVT = MaskVT.getVectorElementType();
3921 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola4e3ff5a2008-08-28 18:32:53 +00003922 Locs.resize(4);
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003923 SmallVector<SDValue, 8> Mask1(4, DAG.getUNDEF(MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00003924 unsigned NumHi = 0;
3925 unsigned NumLo = 0;
Evan Chengf50554e2008-07-22 21:13:36 +00003926 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003927 SDValue Elt = PermMask.getOperand(i);
Evan Chengf50554e2008-07-22 21:13:36 +00003928 if (Elt.getOpcode() == ISD::UNDEF) {
3929 Locs[i] = std::make_pair(-1, -1);
3930 } else {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003931 unsigned Val = cast<ConstantSDNode>(Elt)->getZExtValue();
Dan Gohmance57fd92008-08-04 23:09:15 +00003932 assert(Val < 8 && "Invalid VECTOR_SHUFFLE index!");
Evan Chengf50554e2008-07-22 21:13:36 +00003933 if (Val < 4) {
3934 Locs[i] = std::make_pair(0, NumLo);
3935 Mask1[NumLo] = Elt;
3936 NumLo++;
3937 } else {
3938 Locs[i] = std::make_pair(1, NumHi);
3939 if (2+NumHi < 4)
3940 Mask1[2+NumHi] = Elt;
3941 NumHi++;
3942 }
3943 }
3944 }
Evan Cheng3cae0332008-07-23 00:22:17 +00003945
Evan Chengf50554e2008-07-22 21:13:36 +00003946 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng3cae0332008-07-23 00:22:17 +00003947 // If no more than two elements come from either vector. This can be
3948 // implemented with two shuffles. First shuffle gather the elements.
3949 // The second shuffle, which takes the first shuffle as both of its
3950 // vector operands, put the elements into the right order.
Dale Johannesence0805b2009-02-03 19:33:06 +00003951 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2,
3952 DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
Evan Chengf50554e2008-07-22 21:13:36 +00003953 &Mask1[0], Mask1.size()));
Evan Cheng3cae0332008-07-23 00:22:17 +00003954
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003955 SmallVector<SDValue, 8> Mask2(4, DAG.getUNDEF(MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00003956 for (unsigned i = 0; i != 4; ++i) {
3957 if (Locs[i].first == -1)
3958 continue;
3959 else {
3960 unsigned Idx = (i < 2) ? 0 : 4;
3961 Idx += Locs[i].first * 2 + Locs[i].second;
3962 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3963 }
3964 }
3965
Dale Johannesence0805b2009-02-03 19:33:06 +00003966 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V1,
3967 DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
Evan Chengf50554e2008-07-22 21:13:36 +00003968 &Mask2[0], Mask2.size()));
Evan Cheng3cae0332008-07-23 00:22:17 +00003969 } else if (NumLo == 3 || NumHi == 3) {
3970 // Otherwise, we must have three elements from one vector, call it X, and
3971 // one element from the other, call it Y. First, use a shufps to build an
3972 // intermediate vector with the one element from Y and the element from X
3973 // that will be in the same half in the final destination (the indexes don't
3974 // matter). Then, use a shufps to build the final vector, taking the half
3975 // containing the element from Y from the intermediate, and the other half
3976 // from X.
3977 if (NumHi == 3) {
3978 // Normalize it so the 3 elements come from V1.
Dale Johannesence0805b2009-02-03 19:33:06 +00003979 PermMask = CommuteVectorShuffleMask(PermMask, DAG, dl);
Evan Cheng3cae0332008-07-23 00:22:17 +00003980 std::swap(V1, V2);
3981 }
3982
3983 // Find the element from V2.
3984 unsigned HiIndex;
3985 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003986 SDValue Elt = PermMask.getOperand(HiIndex);
Evan Cheng3cae0332008-07-23 00:22:17 +00003987 if (Elt.getOpcode() == ISD::UNDEF)
3988 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003989 unsigned Val = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng3cae0332008-07-23 00:22:17 +00003990 if (Val >= 4)
3991 break;
3992 }
3993
3994 Mask1[0] = PermMask.getOperand(HiIndex);
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003995 Mask1[1] = DAG.getUNDEF(MaskEVT);
Evan Cheng3cae0332008-07-23 00:22:17 +00003996 Mask1[2] = PermMask.getOperand(HiIndex^1);
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003997 Mask1[3] = DAG.getUNDEF(MaskEVT);
Dale Johannesence0805b2009-02-03 19:33:06 +00003998 V2 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2,
Dale Johannesen913ba762009-02-06 01:31:28 +00003999 DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT, &Mask1[0], 4));
Evan Cheng3cae0332008-07-23 00:22:17 +00004000
4001 if (HiIndex >= 2) {
4002 Mask1[0] = PermMask.getOperand(0);
4003 Mask1[1] = PermMask.getOperand(1);
4004 Mask1[2] = DAG.getConstant(HiIndex & 1 ? 6 : 4, MaskEVT);
4005 Mask1[3] = DAG.getConstant(HiIndex & 1 ? 4 : 6, MaskEVT);
Dale Johannesence0805b2009-02-03 19:33:06 +00004006 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2,
Scott Michel91099d62009-02-17 22:15:04 +00004007 DAG.getNode(ISD::BUILD_VECTOR, dl,
Dale Johannesence0805b2009-02-03 19:33:06 +00004008 MaskVT, &Mask1[0], 4));
Evan Cheng3cae0332008-07-23 00:22:17 +00004009 } else {
4010 Mask1[0] = DAG.getConstant(HiIndex & 1 ? 2 : 0, MaskEVT);
4011 Mask1[1] = DAG.getConstant(HiIndex & 1 ? 0 : 2, MaskEVT);
4012 Mask1[2] = PermMask.getOperand(2);
4013 Mask1[3] = PermMask.getOperand(3);
4014 if (Mask1[2].getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004015 Mask1[2] =
4016 DAG.getConstant(cast<ConstantSDNode>(Mask1[2])->getZExtValue()+4,
4017 MaskEVT);
Evan Cheng3cae0332008-07-23 00:22:17 +00004018 if (Mask1[3].getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004019 Mask1[3] =
4020 DAG.getConstant(cast<ConstantSDNode>(Mask1[3])->getZExtValue()+4,
4021 MaskEVT);
Dale Johannesence0805b2009-02-03 19:33:06 +00004022 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V2, V1,
Scott Michel91099d62009-02-17 22:15:04 +00004023 DAG.getNode(ISD::BUILD_VECTOR, dl,
Dale Johannesence0805b2009-02-03 19:33:06 +00004024 MaskVT, &Mask1[0], 4));
Evan Cheng3cae0332008-07-23 00:22:17 +00004025 }
Evan Chengf50554e2008-07-22 21:13:36 +00004026 }
4027
4028 // Break it into (shuffle shuffle_hi, shuffle_lo).
4029 Locs.clear();
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004030 SmallVector<SDValue,8> LoMask(4, DAG.getUNDEF(MaskEVT));
4031 SmallVector<SDValue,8> HiMask(4, DAG.getUNDEF(MaskEVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00004032 SmallVector<SDValue,8> *MaskPtr = &LoMask;
Evan Chengf50554e2008-07-22 21:13:36 +00004033 unsigned MaskIdx = 0;
4034 unsigned LoIdx = 0;
4035 unsigned HiIdx = 2;
4036 for (unsigned i = 0; i != 4; ++i) {
4037 if (i == 2) {
4038 MaskPtr = &HiMask;
4039 MaskIdx = 1;
4040 LoIdx = 0;
4041 HiIdx = 2;
4042 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004043 SDValue Elt = PermMask.getOperand(i);
Evan Chengf50554e2008-07-22 21:13:36 +00004044 if (Elt.getOpcode() == ISD::UNDEF) {
4045 Locs[i] = std::make_pair(-1, -1);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004046 } else if (cast<ConstantSDNode>(Elt)->getZExtValue() < 4) {
Evan Chengf50554e2008-07-22 21:13:36 +00004047 Locs[i] = std::make_pair(MaskIdx, LoIdx);
4048 (*MaskPtr)[LoIdx] = Elt;
4049 LoIdx++;
4050 } else {
4051 Locs[i] = std::make_pair(MaskIdx, HiIdx);
4052 (*MaskPtr)[HiIdx] = Elt;
4053 HiIdx++;
4054 }
4055 }
4056
Dale Johannesence0805b2009-02-03 19:33:06 +00004057 SDValue LoShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2,
4058 DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
Evan Chengf50554e2008-07-22 21:13:36 +00004059 &LoMask[0], LoMask.size()));
Dale Johannesence0805b2009-02-03 19:33:06 +00004060 SDValue HiShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2,
4061 DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
Evan Chengf50554e2008-07-22 21:13:36 +00004062 &HiMask[0], HiMask.size()));
Dan Gohman8181bd12008-07-27 21:46:04 +00004063 SmallVector<SDValue, 8> MaskOps;
Evan Chengf50554e2008-07-22 21:13:36 +00004064 for (unsigned i = 0; i != 4; ++i) {
4065 if (Locs[i].first == -1) {
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004066 MaskOps.push_back(DAG.getUNDEF(MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00004067 } else {
4068 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
4069 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
4070 }
4071 }
Dale Johannesence0805b2009-02-03 19:33:06 +00004072 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, LoShuffle, HiShuffle,
4073 DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
Evan Chengf50554e2008-07-22 21:13:36 +00004074 &MaskOps[0], MaskOps.size()));
4075}
4076
Dan Gohman8181bd12008-07-27 21:46:04 +00004077SDValue
4078X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
4079 SDValue V1 = Op.getOperand(0);
4080 SDValue V2 = Op.getOperand(1);
4081 SDValue PermMask = Op.getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +00004082 MVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004083 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004084 unsigned NumElems = PermMask.getNumOperands();
Duncan Sands92c43912008-06-06 12:08:01 +00004085 bool isMMX = VT.getSizeInBits() == 64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004086 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4087 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
4088 bool V1IsSplat = false;
4089 bool V2IsSplat = false;
4090
Gabor Greif1c80d112008-08-28 21:40:38 +00004091 if (isUndefShuffle(Op.getNode()))
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004092 return DAG.getUNDEF(VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004093
Gabor Greif1c80d112008-08-28 21:40:38 +00004094 if (isZeroShuffle(Op.getNode()))
Dale Johannesence0805b2009-02-03 19:33:06 +00004095 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004096
Gabor Greif1c80d112008-08-28 21:40:38 +00004097 if (isIdentityMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004098 return V1;
Gabor Greif1c80d112008-08-28 21:40:38 +00004099 else if (isIdentityMask(PermMask.getNode(), true))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004100 return V2;
4101
Evan Chengae6c9212008-09-25 23:35:16 +00004102 // Canonicalize movddup shuffles.
4103 if (V2IsUndef && Subtarget->hasSSE2() &&
Evan Chengbdd9d9f2008-10-06 21:13:08 +00004104 VT.getSizeInBits() == 128 &&
Evan Chengae6c9212008-09-25 23:35:16 +00004105 X86::isMOVDDUPMask(PermMask.getNode()))
4106 return CanonicalizeMovddup(Op, V1, PermMask, DAG, Subtarget->hasSSE3());
4107
Gabor Greif1c80d112008-08-28 21:40:38 +00004108 if (isSplatMask(PermMask.getNode())) {
Evan Chengbf8b2c52008-04-05 00:30:36 +00004109 if (isMMX || NumElems < 4) return Op;
4110 // Promote it to a v4{if}32 splat.
4111 return PromoteSplat(Op, DAG, Subtarget->hasSSE2());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004112 }
4113
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004114 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4115 // do it!
4116 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Dale Johannesence0805b2009-02-03 19:33:06 +00004117 SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG,
4118 *this, dl);
Gabor Greif1c80d112008-08-28 21:40:38 +00004119 if (NewOp.getNode())
Scott Michel91099d62009-02-17 22:15:04 +00004120 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesence0805b2009-02-03 19:33:06 +00004121 LowerVECTOR_SHUFFLE(NewOp, DAG));
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004122 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
4123 // FIXME: Figure out a cleaner way to do this.
4124 // Try to make use of movq to zero out the top part.
Gabor Greif1c80d112008-08-28 21:40:38 +00004125 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004126 SDValue NewOp = RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
Dale Johannesence0805b2009-02-03 19:33:06 +00004127 DAG, *this, dl);
Gabor Greif1c80d112008-08-28 21:40:38 +00004128 if (NewOp.getNode()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004129 SDValue NewV1 = NewOp.getOperand(0);
4130 SDValue NewV2 = NewOp.getOperand(1);
4131 SDValue NewMask = NewOp.getOperand(2);
Gabor Greif1c80d112008-08-28 21:40:38 +00004132 if (isCommutedMOVL(NewMask.getNode(), true, false)) {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004133 NewOp = CommuteVectorShuffle(NewOp, NewV1, NewV2, NewMask, DAG);
Dale Johannesence0805b2009-02-03 19:33:06 +00004134 return getVZextMovL(VT, NewOp.getValueType(), NewV2, DAG, Subtarget,
4135 dl);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004136 }
4137 }
Gabor Greif1c80d112008-08-28 21:40:38 +00004138 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004139 SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
Dale Johannesence0805b2009-02-03 19:33:06 +00004140 DAG, *this, dl);
Gabor Greif1c80d112008-08-28 21:40:38 +00004141 if (NewOp.getNode() && X86::isMOVLMask(NewOp.getOperand(2).getNode()))
Evan Chenge9b9c672008-05-09 21:53:03 +00004142 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Dale Johannesence0805b2009-02-03 19:33:06 +00004143 DAG, Subtarget, dl);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004144 }
4145 }
4146
Evan Chengdea99362008-05-29 08:22:04 +00004147 // Check if this can be converted into a logical shift.
4148 bool isLeft = false;
4149 unsigned ShAmt = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00004150 SDValue ShVal;
Evan Chengdea99362008-05-29 08:22:04 +00004151 bool isShift = isVectorShift(Op, PermMask, DAG, isLeft, ShVal, ShAmt);
4152 if (isShift && ShVal.hasOneUse()) {
Scott Michel91099d62009-02-17 22:15:04 +00004153 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengdea99362008-05-29 08:22:04 +00004154 // v_set0 + movlhps or movhlps, etc.
Duncan Sands92c43912008-06-06 12:08:01 +00004155 MVT EVT = VT.getVectorElementType();
4156 ShAmt *= EVT.getSizeInBits();
Dale Johannesence0805b2009-02-03 19:33:06 +00004157 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengdea99362008-05-29 08:22:04 +00004158 }
4159
Gabor Greif1c80d112008-08-28 21:40:38 +00004160 if (X86::isMOVLMask(PermMask.getNode())) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00004161 if (V1IsUndef)
4162 return V2;
Gabor Greif1c80d112008-08-28 21:40:38 +00004163 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesence0805b2009-02-03 19:33:06 +00004164 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begeman6357f9d2008-07-25 19:05:58 +00004165 if (!isMMX)
4166 return Op;
Evan Cheng40ee6e52008-05-08 00:57:18 +00004167 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004168
Gabor Greif1c80d112008-08-28 21:40:38 +00004169 if (!isMMX && (X86::isMOVSHDUPMask(PermMask.getNode()) ||
4170 X86::isMOVSLDUPMask(PermMask.getNode()) ||
4171 X86::isMOVHLPSMask(PermMask.getNode()) ||
4172 X86::isMOVHPMask(PermMask.getNode()) ||
4173 X86::isMOVLPMask(PermMask.getNode())))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004174 return Op;
4175
Gabor Greif1c80d112008-08-28 21:40:38 +00004176 if (ShouldXformToMOVHLPS(PermMask.getNode()) ||
4177 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004178 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4179
Evan Chengdea99362008-05-29 08:22:04 +00004180 if (isShift) {
4181 // No better options. Use a vshl / vsrl.
Duncan Sands92c43912008-06-06 12:08:01 +00004182 MVT EVT = VT.getVectorElementType();
4183 ShAmt *= EVT.getSizeInBits();
Dale Johannesence0805b2009-02-03 19:33:06 +00004184 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengdea99362008-05-29 08:22:04 +00004185 }
4186
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004187 bool Commuted = false;
Chris Lattnere6aa3862007-11-25 00:24:49 +00004188 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4189 // 1,1,1,1 -> v8i16 though.
Gabor Greif1c80d112008-08-28 21:40:38 +00004190 V1IsSplat = isSplatVector(V1.getNode());
4191 V2IsSplat = isSplatVector(V2.getNode());
Scott Michel91099d62009-02-17 22:15:04 +00004192
Chris Lattnere6aa3862007-11-25 00:24:49 +00004193 // Canonicalize the splat or undef, if present, to be on the RHS.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004194 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
4195 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4196 std::swap(V1IsSplat, V2IsSplat);
4197 std::swap(V1IsUndef, V2IsUndef);
4198 Commuted = true;
4199 }
4200
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004201 // FIXME: Figure out a cleaner way to do this.
Gabor Greif1c80d112008-08-28 21:40:38 +00004202 if (isCommutedMOVL(PermMask.getNode(), V2IsSplat, V2IsUndef)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004203 if (V2IsUndef) return V1;
4204 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4205 if (V2IsSplat) {
4206 // V2 is a splat, so the mask may be malformed. That is, it may point
4207 // to any V2 element. The instruction selectior won't like this. Get
4208 // a corrected mask and commute to form a proper MOVS{S|D}.
Dale Johannesence0805b2009-02-03 19:33:06 +00004209 SDValue NewMask = getMOVLMask(NumElems, DAG, dl);
Gabor Greif1c80d112008-08-28 21:40:38 +00004210 if (NewMask.getNode() != PermMask.getNode())
Dale Johannesence0805b2009-02-03 19:33:06 +00004211 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, NewMask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004212 }
4213 return Op;
4214 }
4215
Gabor Greif1c80d112008-08-28 21:40:38 +00004216 if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) ||
4217 X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) ||
4218 X86::isUNPCKLMask(PermMask.getNode()) ||
4219 X86::isUNPCKHMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004220 return Op;
4221
4222 if (V2IsSplat) {
4223 // Normalize mask so all entries that point to V2 points to its first
4224 // element then try to match unpck{h|l} again. If match, return a
4225 // new vector_shuffle with the corrected mask.
Dan Gohman8181bd12008-07-27 21:46:04 +00004226 SDValue NewMask = NormalizeMask(PermMask, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004227 if (NewMask.getNode() != PermMask.getNode()) {
Mon P Wang56d91642009-02-04 01:16:59 +00004228 if (X86::isUNPCKLMask(NewMask.getNode(), true)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00004229 SDValue NewMask = getUnpacklMask(NumElems, DAG, dl);
4230 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, NewMask);
Mon P Wang56d91642009-02-04 01:16:59 +00004231 } else if (X86::isUNPCKHMask(NewMask.getNode(), true)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00004232 SDValue NewMask = getUnpackhMask(NumElems, DAG, dl);
4233 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, NewMask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004234 }
4235 }
4236 }
4237
4238 // Normalize the node to match x86 shuffle ops if needed
Gabor Greif1c80d112008-08-28 21:40:38 +00004239 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004240 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4241
4242 if (Commuted) {
4243 // Commute is back and try unpck* again.
4244 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004245 if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) ||
4246 X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) ||
4247 X86::isUNPCKLMask(PermMask.getNode()) ||
4248 X86::isUNPCKHMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004249 return Op;
4250 }
4251
Evan Chengbf8b2c52008-04-05 00:30:36 +00004252 // Try PSHUF* first, then SHUFP*.
4253 // MMX doesn't have PSHUFD but it does have PSHUFW. While it's theoretically
4254 // possible to shuffle a v2i32 using PSHUFW, that's not yet implemented.
Gabor Greif1c80d112008-08-28 21:40:38 +00004255 if (isMMX && NumElems == 4 && X86::isPSHUFDMask(PermMask.getNode())) {
Evan Chengbf8b2c52008-04-05 00:30:36 +00004256 if (V2.getOpcode() != ISD::UNDEF)
Dale Johannesence0805b2009-02-03 19:33:06 +00004257 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1,
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004258 DAG.getUNDEF(VT), PermMask);
Evan Chengbf8b2c52008-04-05 00:30:36 +00004259 return Op;
4260 }
4261
4262 if (!isMMX) {
4263 if (Subtarget->hasSSE2() &&
Gabor Greif1c80d112008-08-28 21:40:38 +00004264 (X86::isPSHUFDMask(PermMask.getNode()) ||
4265 X86::isPSHUFHWMask(PermMask.getNode()) ||
4266 X86::isPSHUFLWMask(PermMask.getNode()))) {
Duncan Sands92c43912008-06-06 12:08:01 +00004267 MVT RVT = VT;
Evan Chengbf8b2c52008-04-05 00:30:36 +00004268 if (VT == MVT::v4f32) {
4269 RVT = MVT::v4i32;
Dale Johannesence0805b2009-02-03 19:33:06 +00004270 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, RVT,
4271 DAG.getNode(ISD::BIT_CONVERT, dl, RVT, V1),
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004272 DAG.getUNDEF(RVT), PermMask);
Evan Chengbf8b2c52008-04-05 00:30:36 +00004273 } else if (V2.getOpcode() != ISD::UNDEF)
Dale Johannesence0805b2009-02-03 19:33:06 +00004274 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, RVT, V1,
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004275 DAG.getUNDEF(RVT), PermMask);
Evan Chengbf8b2c52008-04-05 00:30:36 +00004276 if (RVT != VT)
Dale Johannesence0805b2009-02-03 19:33:06 +00004277 Op = DAG.getNode(ISD::BIT_CONVERT, dl, VT, Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004278 return Op;
4279 }
4280
Evan Chengbf8b2c52008-04-05 00:30:36 +00004281 // Binary or unary shufps.
Gabor Greif1c80d112008-08-28 21:40:38 +00004282 if (X86::isSHUFPMask(PermMask.getNode()) ||
4283 (V2.getOpcode() == ISD::UNDEF && X86::isPSHUFDMask(PermMask.getNode())))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004284 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004285 }
4286
Evan Cheng75184a92007-12-11 01:46:18 +00004287 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4288 if (VT == MVT::v8i16) {
Dale Johannesence0805b2009-02-03 19:33:06 +00004289 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(V1, V2, PermMask, DAG, *this, dl);
Gabor Greif1c80d112008-08-28 21:40:38 +00004290 if (NewOp.getNode())
Evan Cheng75184a92007-12-11 01:46:18 +00004291 return NewOp;
4292 }
4293
Evan Chengf50554e2008-07-22 21:13:36 +00004294 // Handle all 4 wide cases with a number of shuffles except for MMX.
4295 if (NumElems == 4 && !isMMX)
Dale Johannesence0805b2009-02-03 19:33:06 +00004296 return LowerVECTOR_SHUFFLE_4wide(V1, V2, PermMask, VT, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004297
Dan Gohman8181bd12008-07-27 21:46:04 +00004298 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004299}
4300
Dan Gohman8181bd12008-07-27 21:46:04 +00004301SDValue
4302X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begemand77e59e2008-02-11 04:19:36 +00004303 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004304 MVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004305 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00004306 if (VT.getSizeInBits() == 8) {
Dale Johannesence0805b2009-02-03 19:33:06 +00004307 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004308 Op.getOperand(0), Op.getOperand(1));
Dale Johannesence0805b2009-02-03 19:33:06 +00004309 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004310 DAG.getValueType(VT));
Dale Johannesence0805b2009-02-03 19:33:06 +00004311 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004312 } else if (VT.getSizeInBits() == 16) {
Evan Chengf9393b32009-01-02 05:29:08 +00004313 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4314 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4315 if (Idx == 0)
Dale Johannesence0805b2009-02-03 19:33:06 +00004316 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4317 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4318 DAG.getNode(ISD::BIT_CONVERT, dl,
4319 MVT::v4i32,
Evan Chengf9393b32009-01-02 05:29:08 +00004320 Op.getOperand(0)),
4321 Op.getOperand(1)));
Dale Johannesence0805b2009-02-03 19:33:06 +00004322 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004323 Op.getOperand(0), Op.getOperand(1));
Dale Johannesence0805b2009-02-03 19:33:06 +00004324 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004325 DAG.getValueType(VT));
Dale Johannesence0805b2009-02-03 19:33:06 +00004326 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Evan Cheng6c249332008-03-24 21:52:23 +00004327 } else if (VT == MVT::f32) {
4328 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4329 // the result back to FR32 register. It's only worth matching if the
Dan Gohman9fdd0142008-10-31 00:57:24 +00004330 // result has a single use which is a store or a bitcast to i32. And in
4331 // the case of a store, it's not worth it if the index is a constant 0,
4332 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng6c249332008-03-24 21:52:23 +00004333 if (!Op.hasOneUse())
Dan Gohman8181bd12008-07-27 21:46:04 +00004334 return SDValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00004335 SDNode *User = *Op.getNode()->use_begin();
Dan Gohman9fdd0142008-10-31 00:57:24 +00004336 if ((User->getOpcode() != ISD::STORE ||
4337 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4338 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman788db592008-04-16 02:32:24 +00004339 (User->getOpcode() != ISD::BIT_CONVERT ||
4340 User->getValueType(0) != MVT::i32))
Dan Gohman8181bd12008-07-27 21:46:04 +00004341 return SDValue();
Dale Johannesence0805b2009-02-03 19:33:06 +00004342 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michel91099d62009-02-17 22:15:04 +00004343 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesence0805b2009-02-03 19:33:06 +00004344 Op.getOperand(0)),
4345 Op.getOperand(1));
4346 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
Mon P Wangac2a3c52009-01-15 21:10:20 +00004347 } else if (VT == MVT::i32) {
4348 // ExtractPS works with constant index.
4349 if (isa<ConstantSDNode>(Op.getOperand(1)))
4350 return Op;
Nate Begemand77e59e2008-02-11 04:19:36 +00004351 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004352 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004353}
4354
4355
Dan Gohman8181bd12008-07-27 21:46:04 +00004356SDValue
4357X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004358 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman8181bd12008-07-27 21:46:04 +00004359 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004360
Evan Cheng6c249332008-03-24 21:52:23 +00004361 if (Subtarget->hasSSE41()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004362 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004363 if (Res.getNode())
Evan Cheng6c249332008-03-24 21:52:23 +00004364 return Res;
4365 }
Nate Begemand77e59e2008-02-11 04:19:36 +00004366
Duncan Sands92c43912008-06-06 12:08:01 +00004367 MVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004368 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004369 // TODO: handle v16i8.
Duncan Sands92c43912008-06-06 12:08:01 +00004370 if (VT.getSizeInBits() == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004371 SDValue Vec = Op.getOperand(0);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004372 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00004373 if (Idx == 0)
Dale Johannesence0805b2009-02-03 19:33:06 +00004374 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4375 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michel91099d62009-02-17 22:15:04 +00004376 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesence0805b2009-02-03 19:33:06 +00004377 MVT::v4i32, Vec),
Evan Cheng75184a92007-12-11 01:46:18 +00004378 Op.getOperand(1)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004379 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands92c43912008-06-06 12:08:01 +00004380 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dale Johannesence0805b2009-02-03 19:33:06 +00004381 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004382 Op.getOperand(0), Op.getOperand(1));
Dale Johannesence0805b2009-02-03 19:33:06 +00004383 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004384 DAG.getValueType(VT));
Dale Johannesence0805b2009-02-03 19:33:06 +00004385 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004386 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004387 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004388 if (Idx == 0)
4389 return Op;
4390 // SHUFPS the element to the lowest double word, then movss.
Duncan Sands92c43912008-06-06 12:08:01 +00004391 MVT MaskVT = MVT::getIntVectorWithNumElements(4);
Dan Gohman8181bd12008-07-27 21:46:04 +00004392 SmallVector<SDValue, 8> IdxVec;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004393 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004394 push_back(DAG.getConstant(Idx, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004395 IdxVec.
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004396 push_back(DAG.getUNDEF(MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004397 IdxVec.
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004398 push_back(DAG.getUNDEF(MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004399 IdxVec.
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004400 push_back(DAG.getUNDEF(MaskVT.getVectorElementType()));
Dale Johannesence0805b2009-02-03 19:33:06 +00004401 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004402 &IdxVec[0], IdxVec.size());
Dan Gohman8181bd12008-07-27 21:46:04 +00004403 SDValue Vec = Op.getOperand(0);
Dale Johannesence0805b2009-02-03 19:33:06 +00004404 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, Vec.getValueType(),
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004405 Vec, DAG.getUNDEF(Vec.getValueType()), Mask);
Dale Johannesence0805b2009-02-03 19:33:06 +00004406 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004407 DAG.getIntPtrConstant(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004408 } else if (VT.getSizeInBits() == 64) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004409 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4410 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4411 // to match extract_elt for f64.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004412 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004413 if (Idx == 0)
4414 return Op;
4415
4416 // UNPCKHPD the element to the lowest double word, then movsd.
4417 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4418 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Duncan Sandsd3ace282008-07-21 10:20:31 +00004419 MVT MaskVT = MVT::getIntVectorWithNumElements(2);
Dan Gohman8181bd12008-07-27 21:46:04 +00004420 SmallVector<SDValue, 8> IdxVec;
Duncan Sands92c43912008-06-06 12:08:01 +00004421 IdxVec.push_back(DAG.getConstant(1, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004422 IdxVec.
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004423 push_back(DAG.getUNDEF(MaskVT.getVectorElementType()));
Dale Johannesence0805b2009-02-03 19:33:06 +00004424 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004425 &IdxVec[0], IdxVec.size());
Dan Gohman8181bd12008-07-27 21:46:04 +00004426 SDValue Vec = Op.getOperand(0);
Dale Johannesence0805b2009-02-03 19:33:06 +00004427 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, Vec.getValueType(),
Scott Michel91099d62009-02-17 22:15:04 +00004428 Vec, DAG.getUNDEF(Vec.getValueType()),
Dale Johannesence0805b2009-02-03 19:33:06 +00004429 Mask);
4430 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004431 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004432 }
4433
Dan Gohman8181bd12008-07-27 21:46:04 +00004434 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004435}
4436
Dan Gohman8181bd12008-07-27 21:46:04 +00004437SDValue
4438X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands92c43912008-06-06 12:08:01 +00004439 MVT VT = Op.getValueType();
4440 MVT EVT = VT.getVectorElementType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004441 DebugLoc dl = Op.getDebugLoc();
Nate Begemand77e59e2008-02-11 04:19:36 +00004442
Dan Gohman8181bd12008-07-27 21:46:04 +00004443 SDValue N0 = Op.getOperand(0);
4444 SDValue N1 = Op.getOperand(1);
4445 SDValue N2 = Op.getOperand(2);
Nate Begemand77e59e2008-02-11 04:19:36 +00004446
Dan Gohman5a7af042008-08-14 22:53:18 +00004447 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4448 isa<ConstantSDNode>(N2)) {
Duncan Sands92c43912008-06-06 12:08:01 +00004449 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemand77e59e2008-02-11 04:19:36 +00004450 : X86ISD::PINSRW;
4451 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4452 // argument.
4453 if (N1.getValueType() != MVT::i32)
Dale Johannesence0805b2009-02-03 19:33:06 +00004454 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Nate Begemand77e59e2008-02-11 04:19:36 +00004455 if (N2.getValueType() != MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004456 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesence0805b2009-02-03 19:33:06 +00004457 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohmanfd7369a2008-08-14 22:43:26 +00004458 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004459 // Bits [7:6] of the constant are the source select. This will always be
4460 // zero here. The DAG Combiner may combine an extract_elt index into these
4461 // bits. For example (insert (extract, 3), 2) could be matched by putting
4462 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michel91099d62009-02-17 22:15:04 +00004463 // Bits [5:4] of the constant are the destination select. This is the
Nate Begemand77e59e2008-02-11 04:19:36 +00004464 // value of the incoming immediate.
Scott Michel91099d62009-02-17 22:15:04 +00004465 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begemand77e59e2008-02-11 04:19:36 +00004466 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004467 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Dale Johannesence0805b2009-02-03 19:33:06 +00004468 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Mon P Wangac2a3c52009-01-15 21:10:20 +00004469 } else if (EVT == MVT::i32) {
4470 // InsertPS works with constant index.
4471 if (isa<ConstantSDNode>(N2))
4472 return Op;
Nate Begemand77e59e2008-02-11 04:19:36 +00004473 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004474 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004475}
4476
Dan Gohman8181bd12008-07-27 21:46:04 +00004477SDValue
4478X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004479 MVT VT = Op.getValueType();
4480 MVT EVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00004481
4482 if (Subtarget->hasSSE41())
4483 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4484
Evan Chenge12a7eb2007-12-12 07:55:34 +00004485 if (EVT == MVT::i8)
Dan Gohman8181bd12008-07-27 21:46:04 +00004486 return SDValue();
Evan Chenge12a7eb2007-12-12 07:55:34 +00004487
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004488 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00004489 SDValue N0 = Op.getOperand(0);
4490 SDValue N1 = Op.getOperand(1);
4491 SDValue N2 = Op.getOperand(2);
Evan Chenge12a7eb2007-12-12 07:55:34 +00004492
Duncan Sands92c43912008-06-06 12:08:01 +00004493 if (EVT.getSizeInBits() == 16) {
Evan Chenge12a7eb2007-12-12 07:55:34 +00004494 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4495 // as its second argument.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004496 if (N1.getValueType() != MVT::i32)
Dale Johannesence0805b2009-02-03 19:33:06 +00004497 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004498 if (N2.getValueType() != MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004499 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesence0805b2009-02-03 19:33:06 +00004500 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004501 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004502 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004503}
4504
Dan Gohman8181bd12008-07-27 21:46:04 +00004505SDValue
4506X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004507 DebugLoc dl = Op.getDebugLoc();
Evan Cheng759fe022008-07-22 18:39:19 +00004508 if (Op.getValueType() == MVT::v2f32)
Dale Johannesence0805b2009-02-03 19:33:06 +00004509 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4510 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4511 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng759fe022008-07-22 18:39:19 +00004512 Op.getOperand(0))));
4513
Dale Johannesence0805b2009-02-03 19:33:06 +00004514 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004515 MVT VT = MVT::v2i32;
4516 switch (Op.getValueType().getSimpleVT()) {
Evan Chengd1045a62008-02-18 23:04:32 +00004517 default: break;
4518 case MVT::v16i8:
4519 case MVT::v8i16:
4520 VT = MVT::v4i32;
4521 break;
4522 }
Dale Johannesence0805b2009-02-03 19:33:06 +00004523 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4524 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004525}
4526
Bill Wendlingfef06052008-09-16 21:48:12 +00004527// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4528// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4529// one of the above mentioned nodes. It has to be wrapped because otherwise
4530// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4531// be used to form addressing mode. These wrapped nodes will be selected
4532// into MOV32ri.
Dan Gohman8181bd12008-07-27 21:46:04 +00004533SDValue
4534X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004535 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dale Johannesen175fdef2009-02-06 21:50:26 +00004536 // FIXME there isn't really any debug info here, should come from the parent
4537 DebugLoc dl = CP->getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00004538 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004539 getPointerTy(),
4540 CP->getAlignment());
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004541 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004542 // With PIC, the address is actually $g + Offset.
4543 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4544 !Subtarget->isPICStyleRIPRel()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +00004545 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004546 DAG.getNode(X86ISD::GlobalBaseReg,
4547 DebugLoc::getUnknownLoc(),
4548 getPointerTy()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004549 Result);
4550 }
4551
4552 return Result;
4553}
4554
Dan Gohman8181bd12008-07-27 21:46:04 +00004555SDValue
Dale Johannesenea996922009-02-04 20:06:27 +00004556X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman36322c72008-10-18 02:06:02 +00004557 int64_t Offset,
Evan Cheng7f250d62008-09-24 00:05:32 +00004558 SelectionDAG &DAG) const {
Dan Gohman36322c72008-10-18 02:06:02 +00004559 bool IsPic = getTargetMachine().getRelocationModel() == Reloc::PIC_;
4560 bool ExtraLoadRequired =
4561 Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false);
4562
4563 // Create the TargetGlobalAddress node, folding in the constant
4564 // offset if it is legal.
4565 SDValue Result;
Dan Gohman3d5257c2008-10-21 03:38:42 +00004566 if (!IsPic && !ExtraLoadRequired && isInt32(Offset)) {
Dan Gohman36322c72008-10-18 02:06:02 +00004567 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
4568 Offset = 0;
4569 } else
4570 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0);
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004571 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman36322c72008-10-18 02:06:02 +00004572
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004573 // With PIC, the address is actually $g + Offset.
Dan Gohman36322c72008-10-18 02:06:02 +00004574 if (IsPic && !Subtarget->isPICStyleRIPRel()) {
Dale Johannesenea996922009-02-04 20:06:27 +00004575 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4576 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004577 Result);
4578 }
Scott Michel91099d62009-02-17 22:15:04 +00004579
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004580 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
4581 // load the value at address GV, not the value of GV itself. This means that
4582 // the GlobalAddress must be in the base or index register of the address, not
4583 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
4584 // The same applies for external symbols during PIC codegen
Dan Gohman36322c72008-10-18 02:06:02 +00004585 if (ExtraLoadRequired)
Dale Johannesenea996922009-02-04 20:06:27 +00004586 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004587 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004588
Dan Gohman36322c72008-10-18 02:06:02 +00004589 // If there was a non-zero offset that we didn't fold, create an explicit
4590 // addition for it.
4591 if (Offset != 0)
Dale Johannesenea996922009-02-04 20:06:27 +00004592 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman36322c72008-10-18 02:06:02 +00004593 DAG.getConstant(Offset, getPointerTy()));
4594
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004595 return Result;
4596}
4597
Evan Cheng7f250d62008-09-24 00:05:32 +00004598SDValue
4599X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4600 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman36322c72008-10-18 02:06:02 +00004601 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004602 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Cheng7f250d62008-09-24 00:05:32 +00004603}
4604
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004605// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00004606static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004607LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004608 const MVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004609 SDValue InFlag;
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00004610 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4611 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004612 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004613 DebugLoc::getUnknownLoc(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004614 PtrVT), InFlag);
4615 InFlag = Chain.getValue(1);
4616
4617 // emit leal symbol@TLSGD(,%ebx,1), %eax
4618 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004619 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004620 GA->getValueType(0),
4621 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004622 SDValue Ops[] = { Chain, TGA, InFlag };
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004623 SDValue Result = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004624 InFlag = Result.getValue(2);
4625 Chain = Result.getValue(1);
4626
4627 // call ___tls_get_addr. This function receives its argument in
4628 // the register EAX.
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00004629 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Result, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004630 InFlag = Chain.getValue(1);
4631
4632 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004633 SDValue Ops1[] = { Chain,
Bill Wendlingfef06052008-09-16 21:48:12 +00004634 DAG.getTargetExternalSymbol("___tls_get_addr",
4635 PtrVT),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004636 DAG.getRegister(X86::EAX, PtrVT),
4637 DAG.getRegister(X86::EBX, PtrVT),
4638 InFlag };
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004639 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops1, 5);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004640 InFlag = Chain.getValue(1);
4641
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00004642 return DAG.getCopyFromReg(Chain, dl, X86::EAX, PtrVT, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004643}
4644
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004645// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00004646static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004647LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004648 const MVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004649 SDValue InFlag, Chain;
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00004650 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004651
4652 // emit leaq symbol@TLSGD(%rip), %rdi
4653 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004654 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004655 GA->getValueType(0),
4656 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004657 SDValue Ops[] = { DAG.getEntryNode(), TGA};
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004658 SDValue Result = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004659 Chain = Result.getValue(1);
4660 InFlag = Result.getValue(2);
4661
aslb204cd52008-08-16 12:58:29 +00004662 // call __tls_get_addr. This function receives its argument in
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004663 // the register RDI.
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00004664 Chain = DAG.getCopyToReg(Chain, dl, X86::RDI, Result, InFlag);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004665 InFlag = Chain.getValue(1);
4666
4667 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004668 SDValue Ops1[] = { Chain,
Bill Wendlingfef06052008-09-16 21:48:12 +00004669 DAG.getTargetExternalSymbol("__tls_get_addr",
4670 PtrVT),
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004671 DAG.getRegister(X86::RDI, PtrVT),
4672 InFlag };
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004673 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops1, 4);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004674 InFlag = Chain.getValue(1);
4675
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00004676 return DAG.getCopyFromReg(Chain, dl, X86::RAX, PtrVT, InFlag);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004677}
4678
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004679// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4680// "local exec" model.
Dan Gohman8181bd12008-07-27 21:46:04 +00004681static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004682 const MVT PtrVT) {
Dale Johannesenea996922009-02-04 20:06:27 +00004683 DebugLoc dl = GA->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004684 // Get the Thread Pointer
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004685 SDValue ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER,
4686 DebugLoc::getUnknownLoc(), PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004687 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4688 // exec)
Dan Gohman8181bd12008-07-27 21:46:04 +00004689 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004690 GA->getValueType(0),
4691 GA->getOffset());
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004692 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, PtrVT, TGA);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004693
4694 if (GA->getGlobal()->isDeclaration()) // initial exec TLS model
Dale Johannesenea996922009-02-04 20:06:27 +00004695 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004696 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004697
4698 // The address of the thread local variable is the add of the thread
4699 // pointer with the offset of the variable.
Dale Johannesenea996922009-02-04 20:06:27 +00004700 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004701}
4702
Dan Gohman8181bd12008-07-27 21:46:04 +00004703SDValue
4704X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004705 // TODO: implement the "local dynamic" model
4706 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004707 assert(Subtarget->isTargetELF() &&
4708 "TLS not implemented for non-ELF targets");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004709 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
4710 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
4711 // otherwise use the "Local Exec"TLS Model
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004712 if (Subtarget->is64Bit()) {
4713 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
4714 } else {
4715 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
4716 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4717 else
4718 return LowerToTLSExecModel(GA, DAG, getPointerTy());
4719 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004720}
4721
Dan Gohman8181bd12008-07-27 21:46:04 +00004722SDValue
4723X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen175fdef2009-02-06 21:50:26 +00004724 // FIXME there isn't really any debug info here
4725 DebugLoc dl = Op.getDebugLoc();
Bill Wendlingfef06052008-09-16 21:48:12 +00004726 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4727 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004728 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004729 // With PIC, the address is actually $g + Offset.
4730 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4731 !Subtarget->isPICStyleRIPRel()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +00004732 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Scott Michel91099d62009-02-17 22:15:04 +00004733 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004734 DebugLoc::getUnknownLoc(),
4735 getPointerTy()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004736 Result);
4737 }
4738
4739 return Result;
4740}
4741
Dan Gohman8181bd12008-07-27 21:46:04 +00004742SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004743 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dale Johannesen175fdef2009-02-06 21:50:26 +00004744 // FIXME there isn't really any debug into here
4745 DebugLoc dl = JT->getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00004746 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004747 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004748 // With PIC, the address is actually $g + Offset.
4749 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4750 !Subtarget->isPICStyleRIPRel()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +00004751 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004752 DAG.getNode(X86ISD::GlobalBaseReg,
4753 DebugLoc::getUnknownLoc(),
4754 getPointerTy()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004755 Result);
4756 }
4757
4758 return Result;
4759}
4760
Chris Lattner62814a32007-10-17 06:02:13 +00004761/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michel91099d62009-02-17 22:15:04 +00004762/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman8181bd12008-07-27 21:46:04 +00004763SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman092014e2008-03-03 22:22:09 +00004764 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands92c43912008-06-06 12:08:01 +00004765 MVT VT = Op.getValueType();
4766 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004767 DebugLoc dl = Op.getDebugLoc();
Chris Lattner62814a32007-10-17 06:02:13 +00004768 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman8181bd12008-07-27 21:46:04 +00004769 SDValue ShOpLo = Op.getOperand(0);
4770 SDValue ShOpHi = Op.getOperand(1);
4771 SDValue ShAmt = Op.getOperand(2);
4772 SDValue Tmp1 = isSRA ?
Scott Michel91099d62009-02-17 22:15:04 +00004773 DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Dale Johannesence0805b2009-02-03 19:33:06 +00004774 DAG.getConstant(VTBits - 1, MVT::i8)) :
Dan Gohman092014e2008-03-03 22:22:09 +00004775 DAG.getConstant(0, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004776
Dan Gohman8181bd12008-07-27 21:46:04 +00004777 SDValue Tmp2, Tmp3;
Chris Lattner62814a32007-10-17 06:02:13 +00004778 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesence0805b2009-02-03 19:33:06 +00004779 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4780 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004781 } else {
Dale Johannesence0805b2009-02-03 19:33:06 +00004782 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4783 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004784 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004785
Dale Johannesence0805b2009-02-03 19:33:06 +00004786 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
Dan Gohman092014e2008-03-03 22:22:09 +00004787 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesence0805b2009-02-03 19:33:06 +00004788 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Chris Lattner62814a32007-10-17 06:02:13 +00004789 AndNode, DAG.getConstant(0, MVT::i8));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004790
Dan Gohman8181bd12008-07-27 21:46:04 +00004791 SDValue Hi, Lo;
4792 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4793 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4794 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf19591c2008-06-30 10:19:09 +00004795
Chris Lattner62814a32007-10-17 06:02:13 +00004796 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesence0805b2009-02-03 19:33:06 +00004797 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4798 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00004799 } else {
Dale Johannesence0805b2009-02-03 19:33:06 +00004800 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4801 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00004802 }
4803
Dan Gohman8181bd12008-07-27 21:46:04 +00004804 SDValue Ops[2] = { Lo, Hi };
Dale Johannesence0805b2009-02-03 19:33:06 +00004805 return DAG.getMergeValues(Ops, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004806}
4807
Dan Gohman8181bd12008-07-27 21:46:04 +00004808SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004809 MVT SrcVT = Op.getOperand(0).getValueType();
Duncan Sandsec142ee2008-06-08 20:54:56 +00004810 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004811 "Unknown SINT_TO_FP to lower!");
Scott Michel91099d62009-02-17 22:15:04 +00004812
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004813 // These are really Legal; caller falls through into that case.
4814 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00004815 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00004816 if (SrcVT == MVT::i64 && Op.getValueType() != MVT::f80 &&
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004817 Subtarget->is64Bit())
Dan Gohman8181bd12008-07-27 21:46:04 +00004818 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00004819
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004820 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00004821 unsigned Size = SrcVT.getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004822 MachineFunction &MF = DAG.getMachineFunction();
4823 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman8181bd12008-07-27 21:46:04 +00004824 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesence0805b2009-02-03 19:33:06 +00004825 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Dan Gohman12a9c082008-02-06 22:27:42 +00004826 StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004827 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004828
4829 // Build the FILD
4830 SDVTList Tys;
Chris Lattnercf515b52008-01-16 06:24:21 +00004831 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen2fc20782007-09-14 22:26:36 +00004832 if (useSSE)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004833 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4834 else
4835 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004836 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004837 Ops.push_back(Chain);
4838 Ops.push_back(StackSlot);
4839 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesence0805b2009-02-03 19:33:06 +00004840 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004841 Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004842
Dale Johannesen2fc20782007-09-14 22:26:36 +00004843 if (useSSE) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004844 Chain = Result.getValue(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00004845 SDValue InFlag = Result.getValue(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004846
4847 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4848 // shouldn't be necessary except that RFP cannot be live across
4849 // multiple blocks. When stackifier is fixed, they can be uncoupled.
4850 MachineFunction &MF = DAG.getMachineFunction();
4851 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman8181bd12008-07-27 21:46:04 +00004852 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004853 Tys = DAG.getVTList(MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004854 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004855 Ops.push_back(Chain);
4856 Ops.push_back(Result);
4857 Ops.push_back(StackSlot);
4858 Ops.push_back(DAG.getValueType(Op.getValueType()));
4859 Ops.push_back(InFlag);
Dale Johannesence0805b2009-02-03 19:33:06 +00004860 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4861 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004862 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004863 }
4864
4865 return Result;
4866}
4867
Bill Wendling14a30ef2009-01-17 03:56:04 +00004868// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4869SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4870 // This algorithm is not obvious. Here it is in C code, more or less:
4871 /*
4872 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4873 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4874 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesenfb019af2008-10-21 23:07:49 +00004875
Bill Wendling14a30ef2009-01-17 03:56:04 +00004876 // Copy ints to xmm registers.
4877 __m128i xh = _mm_cvtsi32_si128( hi );
4878 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesenfb019af2008-10-21 23:07:49 +00004879
Bill Wendling14a30ef2009-01-17 03:56:04 +00004880 // Combine into low half of a single xmm register.
4881 __m128i x = _mm_unpacklo_epi32( xh, xl );
4882 __m128d d;
4883 double sd;
Dale Johannesenfb019af2008-10-21 23:07:49 +00004884
Bill Wendling14a30ef2009-01-17 03:56:04 +00004885 // Merge in appropriate exponents to give the integer bits the right
4886 // magnitude.
4887 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesenfb019af2008-10-21 23:07:49 +00004888
Bill Wendling14a30ef2009-01-17 03:56:04 +00004889 // Subtract away the biases to deal with the IEEE-754 double precision
4890 // implicit 1.
4891 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesenfb019af2008-10-21 23:07:49 +00004892
Bill Wendling14a30ef2009-01-17 03:56:04 +00004893 // All conversions up to here are exact. The correctly rounded result is
4894 // calculated using the current rounding mode using the following
4895 // horizontal add.
4896 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4897 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
4898 // store doesn't really need to be here (except
4899 // maybe to zero the other double)
4900 return sd;
4901 }
4902 */
Dale Johannesenfb019af2008-10-21 23:07:49 +00004903
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004904 DebugLoc dl = Op.getDebugLoc();
Dale Johannesence0805b2009-02-03 19:33:06 +00004905
Dale Johannesena359b8b2008-10-21 20:50:01 +00004906 // Build some magic constants.
Bill Wendling14a30ef2009-01-17 03:56:04 +00004907 std::vector<Constant*> CV0;
Dale Johannesena359b8b2008-10-21 20:50:01 +00004908 CV0.push_back(ConstantInt::get(APInt(32, 0x45300000)));
4909 CV0.push_back(ConstantInt::get(APInt(32, 0x43300000)));
4910 CV0.push_back(ConstantInt::get(APInt(32, 0)));
4911 CV0.push_back(ConstantInt::get(APInt(32, 0)));
4912 Constant *C0 = ConstantVector::get(CV0);
4913 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 4);
4914
Bill Wendling14a30ef2009-01-17 03:56:04 +00004915 std::vector<Constant*> CV1;
Dale Johannesena359b8b2008-10-21 20:50:01 +00004916 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4530000000000000ULL))));
4917 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4330000000000000ULL))));
4918 Constant *C1 = ConstantVector::get(CV1);
4919 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 4);
4920
4921 SmallVector<SDValue, 4> MaskVec;
4922 MaskVec.push_back(DAG.getConstant(0, MVT::i32));
4923 MaskVec.push_back(DAG.getConstant(4, MVT::i32));
4924 MaskVec.push_back(DAG.getConstant(1, MVT::i32));
4925 MaskVec.push_back(DAG.getConstant(5, MVT::i32));
Scott Michel91099d62009-02-17 22:15:04 +00004926 SDValue UnpcklMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Dale Johannesence0805b2009-02-03 19:33:06 +00004927 &MaskVec[0], MaskVec.size());
Dale Johannesena359b8b2008-10-21 20:50:01 +00004928 SmallVector<SDValue, 4> MaskVec2;
Duncan Sandsca872ca2008-10-22 11:24:12 +00004929 MaskVec2.push_back(DAG.getConstant(1, MVT::i32));
4930 MaskVec2.push_back(DAG.getConstant(0, MVT::i32));
Scott Michel91099d62009-02-17 22:15:04 +00004931 SDValue ShufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32,
Dale Johannesence0805b2009-02-03 19:33:06 +00004932 &MaskVec2[0], MaskVec2.size());
Dale Johannesena359b8b2008-10-21 20:50:01 +00004933
Dale Johannesence0805b2009-02-03 19:33:06 +00004934 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4935 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sandsca872ca2008-10-22 11:24:12 +00004936 Op.getOperand(0),
4937 DAG.getIntPtrConstant(1)));
Dale Johannesence0805b2009-02-03 19:33:06 +00004938 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4939 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sandsca872ca2008-10-22 11:24:12 +00004940 Op.getOperand(0),
4941 DAG.getIntPtrConstant(0)));
Dale Johannesence0805b2009-02-03 19:33:06 +00004942 SDValue Unpck1 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v4i32,
Dale Johannesena359b8b2008-10-21 20:50:01 +00004943 XR1, XR2, UnpcklMask);
Dale Johannesence0805b2009-02-03 19:33:06 +00004944 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling14a30ef2009-01-17 03:56:04 +00004945 PseudoSourceValue::getConstantPool(), 0,
4946 false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00004947 SDValue Unpck2 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v4i32,
Bill Wendling14a30ef2009-01-17 03:56:04 +00004948 Unpck1, CLod0, UnpcklMask);
Dale Johannesence0805b2009-02-03 19:33:06 +00004949 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
4950 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling14a30ef2009-01-17 03:56:04 +00004951 PseudoSourceValue::getConstantPool(), 0,
4952 false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00004953 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling14a30ef2009-01-17 03:56:04 +00004954
Dale Johannesena359b8b2008-10-21 20:50:01 +00004955 // Add the halves; easiest way is to swap them into another reg first.
Dale Johannesence0805b2009-02-03 19:33:06 +00004956 SDValue Shuf = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v2f64,
Dale Johannesena359b8b2008-10-21 20:50:01 +00004957 Sub, Sub, ShufMask);
Dale Johannesence0805b2009-02-03 19:33:06 +00004958 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
4959 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesena359b8b2008-10-21 20:50:01 +00004960 DAG.getIntPtrConstant(0));
4961}
4962
Bill Wendling14a30ef2009-01-17 03:56:04 +00004963// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
4964SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004965 DebugLoc dl = Op.getDebugLoc();
Bill Wendling14a30ef2009-01-17 03:56:04 +00004966 // FP constant to bias correct the final result.
4967 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
4968 MVT::f64);
4969
4970 // Load the 32-bit value into an XMM register.
Dale Johannesence0805b2009-02-03 19:33:06 +00004971 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4972 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling14a30ef2009-01-17 03:56:04 +00004973 Op.getOperand(0),
4974 DAG.getIntPtrConstant(0)));
4975
Dale Johannesence0805b2009-02-03 19:33:06 +00004976 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4977 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling14a30ef2009-01-17 03:56:04 +00004978 DAG.getIntPtrConstant(0));
4979
4980 // Or the load with the bias.
Dale Johannesence0805b2009-02-03 19:33:06 +00004981 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
4982 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4983 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Chengc0ab5e52009-01-19 08:19:57 +00004984 MVT::v2f64, Load)),
Dale Johannesence0805b2009-02-03 19:33:06 +00004985 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4986 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Chengc0ab5e52009-01-19 08:19:57 +00004987 MVT::v2f64, Bias)));
Dale Johannesence0805b2009-02-03 19:33:06 +00004988 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4989 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling14a30ef2009-01-17 03:56:04 +00004990 DAG.getIntPtrConstant(0));
4991
4992 // Subtract the bias.
Dale Johannesence0805b2009-02-03 19:33:06 +00004993 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling14a30ef2009-01-17 03:56:04 +00004994
4995 // Handle final rounding.
Bill Wendlingdb547de2009-01-17 07:40:19 +00004996 MVT DestVT = Op.getValueType();
4997
4998 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00004999 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendlingdb547de2009-01-17 07:40:19 +00005000 DAG.getIntPtrConstant(0));
5001 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005002 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendlingdb547de2009-01-17 07:40:19 +00005003 }
5004
5005 // Handle final rounding.
5006 return Sub;
Bill Wendling14a30ef2009-01-17 03:56:04 +00005007}
5008
5009SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Cheng44fd2392009-01-19 08:08:22 +00005010 SDValue N0 = Op.getOperand(0);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005011 DebugLoc dl = Op.getDebugLoc();
Bill Wendling14a30ef2009-01-17 03:56:04 +00005012
Evan Cheng44fd2392009-01-19 08:08:22 +00005013 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5014 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5015 // the optimization here.
5016 if (DAG.SignBitIsZero(N0))
Dale Johannesence0805b2009-02-03 19:33:06 +00005017 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Cheng44fd2392009-01-19 08:08:22 +00005018
5019 MVT SrcVT = N0.getValueType();
Bill Wendling14a30ef2009-01-17 03:56:04 +00005020 if (SrcVT == MVT::i64) {
5021 // We only handle SSE2 f64 target here; caller can handle the rest.
5022 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
5023 return SDValue();
Bill Wendlingdb547de2009-01-17 07:40:19 +00005024
Bill Wendling14a30ef2009-01-17 03:56:04 +00005025 return LowerUINT_TO_FP_i64(Op, DAG);
5026 } else if (SrcVT == MVT::i32) {
Bill Wendling14a30ef2009-01-17 03:56:04 +00005027 return LowerUINT_TO_FP_i32(Op, DAG);
5028 }
5029
5030 assert(0 && "Unknown UINT_TO_FP to lower!");
5031 return SDValue();
5032}
5033
Dan Gohman8181bd12008-07-27 21:46:04 +00005034std::pair<SDValue,SDValue> X86TargetLowering::
5035FP_TO_SINTHelper(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005036 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsec142ee2008-06-08 20:54:56 +00005037 assert(Op.getValueType().getSimpleVT() <= MVT::i64 &&
5038 Op.getValueType().getSimpleVT() >= MVT::i16 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005039 "Unknown FP_TO_SINT to lower!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005040
Dale Johannesen2fc20782007-09-14 22:26:36 +00005041 // These are really Legal.
Scott Michel91099d62009-02-17 22:15:04 +00005042 if (Op.getValueType() == MVT::i32 &&
Chris Lattnercf515b52008-01-16 06:24:21 +00005043 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00005044 return std::make_pair(SDValue(), SDValue());
Dale Johannesen958b08b2007-09-19 23:55:34 +00005045 if (Subtarget->is64Bit() &&
5046 Op.getValueType() == MVT::i64 &&
5047 Op.getOperand(0).getValueType() != MVT::f80)
Dan Gohman8181bd12008-07-27 21:46:04 +00005048 return std::make_pair(SDValue(), SDValue());
Dale Johannesen2fc20782007-09-14 22:26:36 +00005049
Evan Cheng05441e62007-10-15 20:11:21 +00005050 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5051 // stack slot.
5052 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands92c43912008-06-06 12:08:01 +00005053 unsigned MemSize = Op.getValueType().getSizeInBits()/8;
Evan Cheng05441e62007-10-15 20:11:21 +00005054 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman8181bd12008-07-27 21:46:04 +00005055 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005056 unsigned Opc;
Duncan Sands92c43912008-06-06 12:08:01 +00005057 switch (Op.getValueType().getSimpleVT()) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005058 default: assert(0 && "Invalid FP_TO_SINT to lower!");
5059 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5060 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5061 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005062 }
5063
Dan Gohman8181bd12008-07-27 21:46:04 +00005064 SDValue Chain = DAG.getEntryNode();
5065 SDValue Value = Op.getOperand(0);
Chris Lattnercf515b52008-01-16 06:24:21 +00005066 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005067 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesence0805b2009-02-03 19:33:06 +00005068 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00005069 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005070 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00005071 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005072 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5073 };
Dale Johannesence0805b2009-02-03 19:33:06 +00005074 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005075 Chain = Value.getValue(1);
5076 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5077 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5078 }
5079
5080 // Build the FP_TO_INT*_IN_MEM
Dan Gohman8181bd12008-07-27 21:46:04 +00005081 SDValue Ops[] = { Chain, Value, StackSlot };
Dale Johannesence0805b2009-02-03 19:33:06 +00005082 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005083
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005084 return std::make_pair(FIST, StackSlot);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005085}
5086
Dan Gohman8181bd12008-07-27 21:46:04 +00005087SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
5088 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(Op, DAG);
5089 SDValue FIST = Vals.first, StackSlot = Vals.second;
Gabor Greif1c80d112008-08-28 21:40:38 +00005090 if (FIST.getNode() == 0) return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00005091
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005092 // Load the result.
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005093 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesence0805b2009-02-03 19:33:06 +00005094 FIST, StackSlot, NULL, 0);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005095}
5096
Dan Gohman8181bd12008-07-27 21:46:04 +00005097SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005098 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00005099 MVT VT = Op.getValueType();
5100 MVT EltVT = VT;
5101 if (VT.isVector())
5102 EltVT = VT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005103 std::vector<Constant*> CV;
5104 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005105 Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005106 CV.push_back(C);
5107 CV.push_back(C);
5108 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005109 Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005110 CV.push_back(C);
5111 CV.push_back(C);
5112 CV.push_back(C);
5113 CV.push_back(C);
5114 }
Dan Gohman11821702007-07-27 17:16:43 +00005115 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00005116 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dale Johannesence0805b2009-02-03 19:33:06 +00005117 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00005118 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00005119 false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005120 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005121}
5122
Dan Gohman8181bd12008-07-27 21:46:04 +00005123SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005124 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00005125 MVT VT = Op.getValueType();
5126 MVT EltVT = VT;
Evan Cheng92b8f782007-07-19 23:36:01 +00005127 unsigned EltNum = 1;
Duncan Sands92c43912008-06-06 12:08:01 +00005128 if (VT.isVector()) {
5129 EltVT = VT.getVectorElementType();
5130 EltNum = VT.getVectorNumElements();
Evan Cheng92b8f782007-07-19 23:36:01 +00005131 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005132 std::vector<Constant*> CV;
5133 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005134 Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005135 CV.push_back(C);
5136 CV.push_back(C);
5137 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005138 Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005139 CV.push_back(C);
5140 CV.push_back(C);
5141 CV.push_back(C);
5142 CV.push_back(C);
5143 }
Dan Gohman11821702007-07-27 17:16:43 +00005144 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00005145 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dale Johannesence0805b2009-02-03 19:33:06 +00005146 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00005147 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00005148 false, 16);
Duncan Sands92c43912008-06-06 12:08:01 +00005149 if (VT.isVector()) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005150 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
5151 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Scott Michel91099d62009-02-17 22:15:04 +00005152 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesence0805b2009-02-03 19:33:06 +00005153 Op.getOperand(0)),
5154 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Cheng92b8f782007-07-19 23:36:01 +00005155 } else {
Dale Johannesence0805b2009-02-03 19:33:06 +00005156 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng92b8f782007-07-19 23:36:01 +00005157 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005158}
5159
Dan Gohman8181bd12008-07-27 21:46:04 +00005160SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
5161 SDValue Op0 = Op.getOperand(0);
5162 SDValue Op1 = Op.getOperand(1);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005163 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00005164 MVT VT = Op.getValueType();
5165 MVT SrcVT = Op1.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005166
5167 // If second operand is smaller, extend it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00005168 if (SrcVT.bitsLT(VT)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005169 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005170 SrcVT = VT;
5171 }
Dale Johannesenfb0fa912007-10-21 01:07:44 +00005172 // And if it is bigger, shrink it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00005173 if (SrcVT.bitsGT(VT)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005174 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesenfb0fa912007-10-21 01:07:44 +00005175 SrcVT = VT;
Dale Johannesenfb0fa912007-10-21 01:07:44 +00005176 }
5177
5178 // At this point the operands and the result should have the same
5179 // type, and that won't be f80 since that is not custom lowered.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005180
5181 // First get the sign bit of second operand.
5182 std::vector<Constant*> CV;
5183 if (SrcVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005184 CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63))));
5185 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005186 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005187 CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31))));
5188 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5189 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5190 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005191 }
Dan Gohman11821702007-07-27 17:16:43 +00005192 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00005193 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dale Johannesence0805b2009-02-03 19:33:06 +00005194 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00005195 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00005196 false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005197 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005198
5199 // Shift sign bit right or left if the two operands have different types.
Duncan Sandsec142ee2008-06-08 20:54:56 +00005200 if (SrcVT.bitsGT(VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005201 // Op0 is MVT::f32, Op1 is MVT::f64.
Dale Johannesence0805b2009-02-03 19:33:06 +00005202 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5203 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005204 DAG.getConstant(32, MVT::i32));
Dale Johannesence0805b2009-02-03 19:33:06 +00005205 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5206 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner5872a362008-01-17 07:00:52 +00005207 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005208 }
5209
5210 // Clear first operand sign bit.
5211 CV.clear();
5212 if (VT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005213 CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))));
5214 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005215 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005216 CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))));
5217 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5218 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5219 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005220 }
Dan Gohman11821702007-07-27 17:16:43 +00005221 C = ConstantVector::get(CV);
5222 CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dale Johannesence0805b2009-02-03 19:33:06 +00005223 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00005224 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00005225 false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005226 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005227
5228 // Or the value with the sign bit.
Dale Johannesence0805b2009-02-03 19:33:06 +00005229 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005230}
5231
Dan Gohman8181bd12008-07-27 21:46:04 +00005232SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng950aac02007-09-25 01:57:46 +00005233 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman8181bd12008-07-27 21:46:04 +00005234 SDValue Op0 = Op.getOperand(0);
5235 SDValue Op1 = Op.getOperand(1);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005236 DebugLoc dl = Op.getDebugLoc();
Chris Lattner77a62312008-12-25 05:34:37 +00005237 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michel91099d62009-02-17 22:15:04 +00005238
Dan Gohman22cefb02009-01-29 01:59:02 +00005239 // Lower (X & (1 << N)) == 0 to BT(X, N).
5240 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5241 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman13dd9522009-01-13 23:25:30 +00005242 if (Op0.getOpcode() == ISD::AND &&
5243 Op0.hasOneUse() &&
5244 Op1.getOpcode() == ISD::Constant &&
Dan Gohman22cefb02009-01-29 01:59:02 +00005245 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattner77a62312008-12-25 05:34:37 +00005246 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohman22cefb02009-01-29 01:59:02 +00005247 SDValue LHS, RHS;
5248 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5249 if (ConstantSDNode *Op010C =
5250 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5251 if (Op010C->getZExtValue() == 1) {
5252 LHS = Op0.getOperand(0);
5253 RHS = Op0.getOperand(1).getOperand(1);
5254 }
5255 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5256 if (ConstantSDNode *Op000C =
5257 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5258 if (Op000C->getZExtValue() == 1) {
5259 LHS = Op0.getOperand(1);
5260 RHS = Op0.getOperand(0).getOperand(1);
5261 }
5262 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5263 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5264 SDValue AndLHS = Op0.getOperand(0);
5265 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5266 LHS = AndLHS.getOperand(0);
5267 RHS = AndLHS.getOperand(1);
5268 }
5269 }
Evan Cheng950aac02007-09-25 01:57:46 +00005270
Dan Gohman22cefb02009-01-29 01:59:02 +00005271 if (LHS.getNode()) {
Chris Lattner77a62312008-12-25 05:34:37 +00005272 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5273 // instruction. Since the shift amount is in-range-or-undefined, we know
5274 // that doing a bittest on the i16 value is ok. We extend to i32 because
5275 // the encoding for the i16 version is larger than the i32 version.
5276 if (LHS.getValueType() == MVT::i8)
Dale Johannesence0805b2009-02-03 19:33:06 +00005277 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattner77a62312008-12-25 05:34:37 +00005278
5279 // If the operand types disagree, extend the shift amount to match. Since
5280 // BT ignores high bits (like shifts) we can use anyextend.
5281 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesence0805b2009-02-03 19:33:06 +00005282 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohman22cefb02009-01-29 01:59:02 +00005283
Dale Johannesence0805b2009-02-03 19:33:06 +00005284 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman0fc9ed62009-01-07 00:15:08 +00005285 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Dale Johannesence0805b2009-02-03 19:33:06 +00005286 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattner77a62312008-12-25 05:34:37 +00005287 DAG.getConstant(Cond, MVT::i8), BT);
5288 }
5289 }
5290
5291 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5292 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michel91099d62009-02-17 22:15:04 +00005293
Dale Johannesence0805b2009-02-03 19:33:06 +00005294 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
5295 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattner60435922008-12-24 00:11:37 +00005296 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng950aac02007-09-25 01:57:46 +00005297}
5298
Dan Gohman8181bd12008-07-27 21:46:04 +00005299SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5300 SDValue Cond;
5301 SDValue Op0 = Op.getOperand(0);
5302 SDValue Op1 = Op.getOperand(1);
5303 SDValue CC = Op.getOperand(2);
Nate Begeman03605a02008-07-17 16:51:19 +00005304 MVT VT = Op.getValueType();
5305 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5306 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005307 DebugLoc dl = Op.getDebugLoc();
Nate Begeman03605a02008-07-17 16:51:19 +00005308
5309 if (isFP) {
5310 unsigned SSECC = 8;
Evan Cheng33754092008-08-05 22:19:15 +00005311 MVT VT0 = Op0.getValueType();
5312 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5313 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman03605a02008-07-17 16:51:19 +00005314 bool Swap = false;
5315
5316 switch (SetCCOpcode) {
5317 default: break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00005318 case ISD::SETOEQ:
Nate Begeman03605a02008-07-17 16:51:19 +00005319 case ISD::SETEQ: SSECC = 0; break;
Scott Michel91099d62009-02-17 22:15:04 +00005320 case ISD::SETOGT:
Nate Begeman03605a02008-07-17 16:51:19 +00005321 case ISD::SETGT: Swap = true; // Fallthrough
5322 case ISD::SETLT:
5323 case ISD::SETOLT: SSECC = 1; break;
5324 case ISD::SETOGE:
5325 case ISD::SETGE: Swap = true; // Fallthrough
5326 case ISD::SETLE:
5327 case ISD::SETOLE: SSECC = 2; break;
5328 case ISD::SETUO: SSECC = 3; break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00005329 case ISD::SETUNE:
Nate Begeman03605a02008-07-17 16:51:19 +00005330 case ISD::SETNE: SSECC = 4; break;
5331 case ISD::SETULE: Swap = true;
5332 case ISD::SETUGE: SSECC = 5; break;
5333 case ISD::SETULT: Swap = true;
5334 case ISD::SETUGT: SSECC = 6; break;
5335 case ISD::SETO: SSECC = 7; break;
5336 }
5337 if (Swap)
5338 std::swap(Op0, Op1);
5339
Nate Begeman6357f9d2008-07-25 19:05:58 +00005340 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman03605a02008-07-17 16:51:19 +00005341 if (SSECC == 8) {
Nate Begeman6357f9d2008-07-25 19:05:58 +00005342 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005343 SDValue UNORD, EQ;
Dale Johannesence0805b2009-02-03 19:33:06 +00005344 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5345 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
5346 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begeman6357f9d2008-07-25 19:05:58 +00005347 }
5348 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005349 SDValue ORD, NEQ;
Dale Johannesence0805b2009-02-03 19:33:06 +00005350 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5351 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
5352 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begeman6357f9d2008-07-25 19:05:58 +00005353 }
5354 assert(0 && "Illegal FP comparison");
Nate Begeman03605a02008-07-17 16:51:19 +00005355 }
5356 // Handle all other FP comparisons here.
Dale Johannesence0805b2009-02-03 19:33:06 +00005357 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman03605a02008-07-17 16:51:19 +00005358 }
Scott Michel91099d62009-02-17 22:15:04 +00005359
Nate Begeman03605a02008-07-17 16:51:19 +00005360 // We are handling one of the integer comparisons here. Since SSE only has
5361 // GT and EQ comparisons for integer, swapping operands and multiple
5362 // operations may be required for some comparisons.
5363 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5364 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michel91099d62009-02-17 22:15:04 +00005365
Nate Begeman03605a02008-07-17 16:51:19 +00005366 switch (VT.getSimpleVT()) {
5367 default: break;
5368 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5369 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5370 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5371 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
5372 }
Scott Michel91099d62009-02-17 22:15:04 +00005373
Nate Begeman03605a02008-07-17 16:51:19 +00005374 switch (SetCCOpcode) {
5375 default: break;
5376 case ISD::SETNE: Invert = true;
5377 case ISD::SETEQ: Opc = EQOpc; break;
5378 case ISD::SETLT: Swap = true;
5379 case ISD::SETGT: Opc = GTOpc; break;
5380 case ISD::SETGE: Swap = true;
5381 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5382 case ISD::SETULT: Swap = true;
5383 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5384 case ISD::SETUGE: Swap = true;
5385 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5386 }
5387 if (Swap)
5388 std::swap(Op0, Op1);
Scott Michel91099d62009-02-17 22:15:04 +00005389
Nate Begeman03605a02008-07-17 16:51:19 +00005390 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5391 // bits of the inputs before performing those operations.
5392 if (FlipSigns) {
5393 MVT EltVT = VT.getVectorElementType();
Duncan Sands505ba942009-02-01 18:06:53 +00005394 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5395 EltVT);
Dan Gohman8181bd12008-07-27 21:46:04 +00005396 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Dale Johannesence0805b2009-02-03 19:33:06 +00005397 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
Nate Begeman03605a02008-07-17 16:51:19 +00005398 SignBits.size());
Dale Johannesence0805b2009-02-03 19:33:06 +00005399 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5400 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman03605a02008-07-17 16:51:19 +00005401 }
Scott Michel91099d62009-02-17 22:15:04 +00005402
Dale Johannesence0805b2009-02-03 19:33:06 +00005403 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman03605a02008-07-17 16:51:19 +00005404
5405 // If the logical-not of the result is required, perform that now.
Bob Wilson81a42cf2009-01-22 17:39:32 +00005406 if (Invert)
Dale Johannesence0805b2009-02-03 19:33:06 +00005407 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson81a42cf2009-01-22 17:39:32 +00005408
Nate Begeman03605a02008-07-17 16:51:19 +00005409 return Result;
5410}
Evan Cheng950aac02007-09-25 01:57:46 +00005411
Evan Chengd580f022008-12-03 08:38:43 +00005412// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
5413static bool isX86LogicalCmp(unsigned Opc) {
5414 return Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI;
5415}
5416
Dan Gohman8181bd12008-07-27 21:46:04 +00005417SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005418 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00005419 SDValue Cond = Op.getOperand(0);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005420 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00005421 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005422
5423 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00005424 Cond = LowerSETCC(Cond, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005425
Evan Cheng50d37ab2007-10-08 22:16:29 +00005426 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5427 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005428 if (Cond.getOpcode() == X86ISD::SETCC) {
5429 CC = Cond.getOperand(0);
5430
Dan Gohman8181bd12008-07-27 21:46:04 +00005431 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005432 unsigned Opc = Cmp.getOpcode();
Duncan Sands92c43912008-06-06 12:08:01 +00005433 MVT VT = Op.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00005434
Evan Cheng50d37ab2007-10-08 22:16:29 +00005435 bool IllegalFPCMov = false;
Duncan Sands92c43912008-06-06 12:08:01 +00005436 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattnercf515b52008-01-16 06:24:21 +00005437 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman40686732008-09-26 21:54:37 +00005438 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michel91099d62009-02-17 22:15:04 +00005439
Dan Gohman22cefb02009-01-29 01:59:02 +00005440 if ((isX86LogicalCmp(Opc) && !IllegalFPCMov) || Opc == X86ISD::BT) { // FIXME
Evan Cheng50d37ab2007-10-08 22:16:29 +00005441 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00005442 addTest = false;
5443 }
5444 }
5445
5446 if (addTest) {
5447 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Scott Michel91099d62009-02-17 22:15:04 +00005448 Cond= DAG.getNode(X86ISD::CMP, dl, MVT::i32, Cond,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005449 DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00005450 }
5451
Duncan Sands92c43912008-06-06 12:08:01 +00005452 const MVT *VTs = DAG.getNodeValueTypes(Op.getValueType(),
Evan Cheng950aac02007-09-25 01:57:46 +00005453 MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005454 SmallVector<SDValue, 4> Ops;
Evan Cheng950aac02007-09-25 01:57:46 +00005455 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5456 // condition is true.
5457 Ops.push_back(Op.getOperand(2));
5458 Ops.push_back(Op.getOperand(1));
5459 Ops.push_back(CC);
5460 Ops.push_back(Cond);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005461 return DAG.getNode(X86ISD::CMOV, dl, VTs, 2, &Ops[0], Ops.size());
Evan Cheng950aac02007-09-25 01:57:46 +00005462}
5463
Evan Chengd580f022008-12-03 08:38:43 +00005464// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5465// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5466// from the AND / OR.
5467static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5468 Opc = Op.getOpcode();
5469 if (Opc != ISD::OR && Opc != ISD::AND)
5470 return false;
5471 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5472 Op.getOperand(0).hasOneUse() &&
5473 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5474 Op.getOperand(1).hasOneUse());
5475}
5476
Evan Cheng67f98b12009-02-02 08:19:07 +00005477// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5478// 1 and that the SETCC node has a single use.
Evan Cheng8c3af2c2009-02-02 08:07:36 +00005479static bool isXor1OfSetCC(SDValue Op) {
5480 if (Op.getOpcode() != ISD::XOR)
5481 return false;
5482 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5483 if (N1C && N1C->getAPIntValue() == 1) {
5484 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5485 Op.getOperand(0).hasOneUse();
5486 }
5487 return false;
5488}
5489
Dan Gohman8181bd12008-07-27 21:46:04 +00005490SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005491 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00005492 SDValue Chain = Op.getOperand(0);
5493 SDValue Cond = Op.getOperand(1);
5494 SDValue Dest = Op.getOperand(2);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005495 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00005496 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005497
5498 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00005499 Cond = LowerSETCC(Cond, DAG);
Chris Lattner77a62312008-12-25 05:34:37 +00005500#if 0
5501 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingf5399032008-12-12 21:15:41 +00005502 else if (Cond.getOpcode() == X86ISD::ADD ||
5503 Cond.getOpcode() == X86ISD::SUB ||
5504 Cond.getOpcode() == X86ISD::SMUL ||
5505 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling7e04be62008-12-09 22:08:41 +00005506 Cond = LowerXALUO(Cond, DAG);
Chris Lattner77a62312008-12-25 05:34:37 +00005507#endif
Scott Michel91099d62009-02-17 22:15:04 +00005508
Evan Cheng50d37ab2007-10-08 22:16:29 +00005509 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5510 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005511 if (Cond.getOpcode() == X86ISD::SETCC) {
5512 CC = Cond.getOperand(0);
5513
Dan Gohman8181bd12008-07-27 21:46:04 +00005514 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005515 unsigned Opc = Cmp.getOpcode();
Chris Lattner77a62312008-12-25 05:34:37 +00005516 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
5517 if (isX86LogicalCmp(Opc) || Opc == X86ISD::BT) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00005518 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00005519 addTest = false;
Bill Wendlingd3511522008-12-02 01:06:39 +00005520 } else {
Evan Chengd580f022008-12-03 08:38:43 +00005521 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling809e7bd2008-12-03 08:32:02 +00005522 default: break;
5523 case X86::COND_O:
Dan Gohman0fc9ed62009-01-07 00:15:08 +00005524 case X86::COND_B:
Chris Lattner77a62312008-12-25 05:34:37 +00005525 // These can only come from an arithmetic instruction with overflow,
5526 // e.g. SADDO, UADDO.
Bill Wendling809e7bd2008-12-03 08:32:02 +00005527 Cond = Cond.getNode()->getOperand(1);
5528 addTest = false;
5529 break;
Bill Wendlingd3511522008-12-02 01:06:39 +00005530 }
Evan Cheng950aac02007-09-25 01:57:46 +00005531 }
Evan Chengd580f022008-12-03 08:38:43 +00005532 } else {
5533 unsigned CondOpc;
5534 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5535 SDValue Cmp = Cond.getOperand(0).getOperand(1);
5536 unsigned Opc = Cmp.getOpcode();
5537 if (CondOpc == ISD::OR) {
5538 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5539 // two branches instead of an explicit OR instruction with a
5540 // separate test.
5541 if (Cmp == Cond.getOperand(1).getOperand(1) &&
5542 isX86LogicalCmp(Opc)) {
5543 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005544 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Chengd580f022008-12-03 08:38:43 +00005545 Chain, Dest, CC, Cmp);
5546 CC = Cond.getOperand(1).getOperand(0);
5547 Cond = Cmp;
5548 addTest = false;
5549 }
5550 } else { // ISD::AND
5551 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5552 // two branches instead of an explicit AND instruction with a
5553 // separate test. However, we only do this if this block doesn't
5554 // have a fall-through edge, because this requires an explicit
5555 // jmp when the condition is false.
5556 if (Cmp == Cond.getOperand(1).getOperand(1) &&
5557 isX86LogicalCmp(Opc) &&
5558 Op.getNode()->hasOneUse()) {
5559 X86::CondCode CCode =
5560 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5561 CCode = X86::GetOppositeBranchCondition(CCode);
5562 CC = DAG.getConstant(CCode, MVT::i8);
5563 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5564 // Look for an unconditional branch following this conditional branch.
5565 // We need this because we need to reverse the successors in order
5566 // to implement FCMP_OEQ.
5567 if (User.getOpcode() == ISD::BR) {
5568 SDValue FalseBB = User.getOperand(1);
5569 SDValue NewBR =
5570 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5571 assert(NewBR == User);
5572 Dest = FalseBB;
Dan Gohman6a00fcb2008-10-21 03:29:32 +00005573
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005574 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Chengd580f022008-12-03 08:38:43 +00005575 Chain, Dest, CC, Cmp);
5576 X86::CondCode CCode =
5577 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5578 CCode = X86::GetOppositeBranchCondition(CCode);
5579 CC = DAG.getConstant(CCode, MVT::i8);
5580 Cond = Cmp;
5581 addTest = false;
5582 }
5583 }
Dan Gohman6a00fcb2008-10-21 03:29:32 +00005584 }
Evan Cheng8c3af2c2009-02-02 08:07:36 +00005585 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5586 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5587 // It should be transformed during dag combiner except when the condition
5588 // is set by a arithmetics with overflow node.
5589 X86::CondCode CCode =
5590 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5591 CCode = X86::GetOppositeBranchCondition(CCode);
5592 CC = DAG.getConstant(CCode, MVT::i8);
5593 Cond = Cond.getOperand(0).getOperand(1);
5594 addTest = false;
Dan Gohman6a00fcb2008-10-21 03:29:32 +00005595 }
Evan Cheng950aac02007-09-25 01:57:46 +00005596 }
5597
5598 if (addTest) {
5599 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Scott Michel91099d62009-02-17 22:15:04 +00005600 Cond= DAG.getNode(X86ISD::CMP, dl, MVT::i32, Cond,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005601 DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00005602 }
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005603 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman6a00fcb2008-10-21 03:29:32 +00005604 Chain, Dest, CC, Cond);
Evan Cheng950aac02007-09-25 01:57:46 +00005605}
5606
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005607
5608// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5609// Calls to _alloca is needed to probe the stack when allocating more than 4k
5610// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5611// that the guard pages used by the OS virtual memory manager are allocated in
5612// correct sequence.
Dan Gohman8181bd12008-07-27 21:46:04 +00005613SDValue
5614X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005615 SelectionDAG &DAG) {
5616 assert(Subtarget->isTargetCygMing() &&
5617 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005618 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005619
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005620 // Get the inputs.
Dan Gohman8181bd12008-07-27 21:46:04 +00005621 SDValue Chain = Op.getOperand(0);
5622 SDValue Size = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005623 // FIXME: Ensure alignment here
5624
Dan Gohman8181bd12008-07-27 21:46:04 +00005625 SDValue Flag;
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005626
Duncan Sands92c43912008-06-06 12:08:01 +00005627 MVT IntPtr = getPointerTy();
5628 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005629
Chris Lattnerfe5d4022008-10-11 22:08:30 +00005630 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005631
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00005632 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005633 Flag = Chain.getValue(1);
5634
5635 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005636 SDValue Ops[] = { Chain,
Bill Wendlingfef06052008-09-16 21:48:12 +00005637 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005638 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005639 DAG.getRegister(X86StackPtr, SPTy),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005640 Flag };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005641 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005642 Flag = Chain.getValue(1);
5643
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005644 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnerfe5d4022008-10-11 22:08:30 +00005645 DAG.getIntPtrConstant(0, true),
5646 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005647 Flag);
5648
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00005649 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005650
Dan Gohman8181bd12008-07-27 21:46:04 +00005651 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005652 return DAG.getMergeValues(Ops1, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005653}
5654
Dan Gohman8181bd12008-07-27 21:46:04 +00005655SDValue
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005656X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling5db7ffb2008-09-30 21:22:07 +00005657 SDValue Chain,
5658 SDValue Dst, SDValue Src,
5659 SDValue Size, unsigned Align,
5660 const Value *DstSV,
Bill Wendling4b2e3782008-10-01 00:59:58 +00005661 uint64_t DstSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005662 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005663
Bill Wendling5db7ffb2008-09-30 21:22:07 +00005664 // If not DWORD aligned or size is more than the threshold, call the library.
5665 // The libc version is likely to be faster for these cases. It can use the
5666 // address value and run time information about the CPU.
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005667 if ((Align & 3) != 0 ||
Dan Gohmane8b391e2008-04-12 04:36:06 +00005668 !ConstantSize ||
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005669 ConstantSize->getZExtValue() >
5670 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005671 SDValue InFlag(0, 0);
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005672
5673 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohmane8b391e2008-04-12 04:36:06 +00005674 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling5db7ffb2008-09-30 21:22:07 +00005675
Bill Wendling4b2e3782008-10-01 00:59:58 +00005676 if (const char *bzeroEntry = V &&
5677 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
5678 MVT IntPtr = getPointerTy();
5679 const Type *IntPtrTy = TD->getIntPtrType();
Scott Michel91099d62009-02-17 22:15:04 +00005680 TargetLowering::ArgListTy Args;
Bill Wendling4b2e3782008-10-01 00:59:58 +00005681 TargetLowering::ArgListEntry Entry;
5682 Entry.Node = Dst;
5683 Entry.Ty = IntPtrTy;
5684 Args.push_back(Entry);
5685 Entry.Node = Size;
5686 Args.push_back(Entry);
5687 std::pair<SDValue,SDValue> CallResult =
Scott Michel91099d62009-02-17 22:15:04 +00005688 LowerCallTo(Chain, Type::VoidTy, false, false, false, false,
5689 CallingConv::C, false,
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005690 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling4b2e3782008-10-01 00:59:58 +00005691 return CallResult.second;
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005692 }
5693
Dan Gohmane8b391e2008-04-12 04:36:06 +00005694 // Otherwise have the target-independent code call memset.
Dan Gohman8181bd12008-07-27 21:46:04 +00005695 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005696 }
5697
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005698 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00005699 SDValue InFlag(0, 0);
Duncan Sands92c43912008-06-06 12:08:01 +00005700 MVT AVT;
Dan Gohman8181bd12008-07-27 21:46:04 +00005701 SDValue Count;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005702 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005703 unsigned BytesLeft = 0;
5704 bool TwoRepStos = false;
5705 if (ValC) {
5706 unsigned ValReg;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005707 uint64_t Val = ValC->getZExtValue() & 255;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005708
5709 // If the value is a constant, then we can potentially use larger sets.
5710 switch (Align & 3) {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005711 case 2: // WORD aligned
5712 AVT = MVT::i16;
5713 ValReg = X86::AX;
5714 Val = (Val << 8) | Val;
5715 break;
5716 case 0: // DWORD aligned
5717 AVT = MVT::i32;
5718 ValReg = X86::EAX;
5719 Val = (Val << 8) | Val;
5720 Val = (Val << 16) | Val;
5721 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5722 AVT = MVT::i64;
5723 ValReg = X86::RAX;
5724 Val = (Val << 32) | Val;
5725 }
5726 break;
5727 default: // Byte aligned
5728 AVT = MVT::i8;
5729 ValReg = X86::AL;
5730 Count = DAG.getIntPtrConstant(SizeVal);
5731 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005732 }
5733
Duncan Sandsec142ee2008-06-08 20:54:56 +00005734 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands92c43912008-06-06 12:08:01 +00005735 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005736 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5737 BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005738 }
5739
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005740 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005741 InFlag);
5742 InFlag = Chain.getValue(1);
5743 } else {
5744 AVT = MVT::i8;
Dan Gohman271d1c22008-04-16 01:32:32 +00005745 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005746 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005747 InFlag = Chain.getValue(1);
5748 }
5749
Scott Michel91099d62009-02-17 22:15:04 +00005750 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005751 X86::ECX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005752 Count, InFlag);
5753 InFlag = Chain.getValue(1);
Scott Michel91099d62009-02-17 22:15:04 +00005754 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005755 X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005756 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005757 InFlag = Chain.getValue(1);
5758
5759 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005760 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005761 Ops.push_back(Chain);
5762 Ops.push_back(DAG.getValueType(AVT));
5763 Ops.push_back(InFlag);
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005764 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005765
5766 if (TwoRepStos) {
5767 InFlag = Chain.getValue(1);
Dan Gohmane8b391e2008-04-12 04:36:06 +00005768 Count = Size;
Duncan Sands92c43912008-06-06 12:08:01 +00005769 MVT CVT = Count.getValueType();
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005770 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005771 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
Scott Michel91099d62009-02-17 22:15:04 +00005772 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005773 X86::ECX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005774 Left, InFlag);
5775 InFlag = Chain.getValue(1);
5776 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
5777 Ops.clear();
5778 Ops.push_back(Chain);
5779 Ops.push_back(DAG.getValueType(MVT::i8));
5780 Ops.push_back(InFlag);
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005781 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005782 } else if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005783 // Handle the last 1 - 7 bytes.
5784 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00005785 MVT AddrVT = Dst.getValueType();
5786 MVT SizeVT = Size.getValueType();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005787
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005788 Chain = DAG.getMemset(Chain, dl,
5789 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005790 DAG.getConstant(Offset, AddrVT)),
5791 Src,
5792 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman65118f42008-04-28 17:15:20 +00005793 Align, DstSV, DstSVOff + Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005794 }
5795
Dan Gohmane8b391e2008-04-12 04:36:06 +00005796 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005797 return Chain;
5798}
5799
Dan Gohman8181bd12008-07-27 21:46:04 +00005800SDValue
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005801X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005802 SDValue Chain, SDValue Dst, SDValue Src,
5803 SDValue Size, unsigned Align,
5804 bool AlwaysInline,
5805 const Value *DstSV, uint64_t DstSVOff,
Scott Michel91099d62009-02-17 22:15:04 +00005806 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005807 // This requires the copy size to be a constant, preferrably
5808 // within a subtarget-specific limit.
5809 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5810 if (!ConstantSize)
Dan Gohman8181bd12008-07-27 21:46:04 +00005811 return SDValue();
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005812 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005813 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman8181bd12008-07-27 21:46:04 +00005814 return SDValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005815
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005816 /// If not DWORD aligned, call the library.
5817 if ((Align & 3) != 0)
5818 return SDValue();
5819
5820 // DWORD aligned
5821 MVT AVT = MVT::i32;
5822 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohmane8b391e2008-04-12 04:36:06 +00005823 AVT = MVT::i64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005824
Duncan Sands92c43912008-06-06 12:08:01 +00005825 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005826 unsigned CountVal = SizeVal / UBytes;
Dan Gohman8181bd12008-07-27 21:46:04 +00005827 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005828 unsigned BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005829
Dan Gohman8181bd12008-07-27 21:46:04 +00005830 SDValue InFlag(0, 0);
Scott Michel91099d62009-02-17 22:15:04 +00005831 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005832 X86::ECX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005833 Count, InFlag);
5834 InFlag = Chain.getValue(1);
Scott Michel91099d62009-02-17 22:15:04 +00005835 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005836 X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005837 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005838 InFlag = Chain.getValue(1);
Scott Michel91099d62009-02-17 22:15:04 +00005839 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005840 X86::ESI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005841 Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005842 InFlag = Chain.getValue(1);
5843
5844 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005845 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005846 Ops.push_back(Chain);
5847 Ops.push_back(DAG.getValueType(AVT));
5848 Ops.push_back(InFlag);
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005849 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005850
Dan Gohman8181bd12008-07-27 21:46:04 +00005851 SmallVector<SDValue, 4> Results;
Evan Cheng38d3c522008-04-25 00:26:43 +00005852 Results.push_back(RepMovs);
Rafael Espindolaf12f3a92007-09-28 12:53:01 +00005853 if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005854 // Handle the last 1 - 7 bytes.
5855 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00005856 MVT DstVT = Dst.getValueType();
5857 MVT SrcVT = Src.getValueType();
5858 MVT SizeVT = Size.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00005859 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005860 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng38d3c522008-04-25 00:26:43 +00005861 DAG.getConstant(Offset, DstVT)),
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005862 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng38d3c522008-04-25 00:26:43 +00005863 DAG.getConstant(Offset, SrcVT)),
Dan Gohmane8b391e2008-04-12 04:36:06 +00005864 DAG.getConstant(BytesLeft, SizeVT),
5865 Align, AlwaysInline,
Dan Gohman65118f42008-04-28 17:15:20 +00005866 DstSV, DstSVOff + Offset,
5867 SrcSV, SrcSVOff + Offset));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005868 }
5869
Scott Michel91099d62009-02-17 22:15:04 +00005870 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005871 &Results[0], Results.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005872}
5873
Dan Gohman8181bd12008-07-27 21:46:04 +00005874SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman12a9c082008-02-06 22:27:42 +00005875 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005876 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005877
5878 if (!Subtarget->is64Bit()) {
5879 // vastart just stores the address of the VarArgsFrameIndex slot into the
5880 // memory location argument.
Dan Gohman8181bd12008-07-27 21:46:04 +00005881 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005882 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005883 }
5884
5885 // __va_list_tag:
5886 // gp_offset (0 - 6 * 8)
5887 // fp_offset (48 - 48 + 8 * 16)
5888 // overflow_arg_area (point to parameters coming in memory).
5889 // reg_save_area
Dan Gohman8181bd12008-07-27 21:46:04 +00005890 SmallVector<SDValue, 8> MemOps;
5891 SDValue FIN = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005892 // Store gp_offset
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005893 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005894 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00005895 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005896 MemOps.push_back(Store);
5897
5898 // Store fp_offset
Scott Michel91099d62009-02-17 22:15:04 +00005899 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005900 FIN, DAG.getIntPtrConstant(4));
5901 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005902 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00005903 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005904 MemOps.push_back(Store);
5905
5906 // Store ptr to overflow_arg_area
Scott Michel91099d62009-02-17 22:15:04 +00005907 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005908 FIN, DAG.getIntPtrConstant(4));
Dan Gohman8181bd12008-07-27 21:46:04 +00005909 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005910 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005911 MemOps.push_back(Store);
5912
5913 // Store ptr to reg_save_area.
Scott Michel91099d62009-02-17 22:15:04 +00005914 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005915 FIN, DAG.getIntPtrConstant(8));
Dan Gohman8181bd12008-07-27 21:46:04 +00005916 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005917 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005918 MemOps.push_back(Store);
Scott Michel91099d62009-02-17 22:15:04 +00005919 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005920 &MemOps[0], MemOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005921}
5922
Dan Gohman8181bd12008-07-27 21:46:04 +00005923SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman827cb1f2008-05-10 01:26:14 +00005924 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
5925 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman8181bd12008-07-27 21:46:04 +00005926 SDValue Chain = Op.getOperand(0);
5927 SDValue SrcPtr = Op.getOperand(1);
5928 SDValue SrcSV = Op.getOperand(2);
Dan Gohman827cb1f2008-05-10 01:26:14 +00005929
5930 assert(0 && "VAArgInst is not yet implemented for x86-64!");
5931 abort();
Dan Gohman8181bd12008-07-27 21:46:04 +00005932 return SDValue();
Dan Gohman827cb1f2008-05-10 01:26:14 +00005933}
5934
Dan Gohman8181bd12008-07-27 21:46:04 +00005935SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005936 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman840ff5c2008-04-18 20:55:41 +00005937 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman8181bd12008-07-27 21:46:04 +00005938 SDValue Chain = Op.getOperand(0);
5939 SDValue DstPtr = Op.getOperand(1);
5940 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman12a9c082008-02-06 22:27:42 +00005941 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
5942 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005943 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005944
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00005945 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman840ff5c2008-04-18 20:55:41 +00005946 DAG.getIntPtrConstant(24), 8, false,
5947 DstSV, 0, SrcSV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005948}
5949
Dan Gohman8181bd12008-07-27 21:46:04 +00005950SDValue
5951X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005952 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005953 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005954 switch (IntNo) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005955 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005956 // Comparison intrinsics.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005957 case Intrinsic::x86_sse_comieq_ss:
5958 case Intrinsic::x86_sse_comilt_ss:
5959 case Intrinsic::x86_sse_comile_ss:
5960 case Intrinsic::x86_sse_comigt_ss:
5961 case Intrinsic::x86_sse_comige_ss:
5962 case Intrinsic::x86_sse_comineq_ss:
5963 case Intrinsic::x86_sse_ucomieq_ss:
5964 case Intrinsic::x86_sse_ucomilt_ss:
5965 case Intrinsic::x86_sse_ucomile_ss:
5966 case Intrinsic::x86_sse_ucomigt_ss:
5967 case Intrinsic::x86_sse_ucomige_ss:
5968 case Intrinsic::x86_sse_ucomineq_ss:
5969 case Intrinsic::x86_sse2_comieq_sd:
5970 case Intrinsic::x86_sse2_comilt_sd:
5971 case Intrinsic::x86_sse2_comile_sd:
5972 case Intrinsic::x86_sse2_comigt_sd:
5973 case Intrinsic::x86_sse2_comige_sd:
5974 case Intrinsic::x86_sse2_comineq_sd:
5975 case Intrinsic::x86_sse2_ucomieq_sd:
5976 case Intrinsic::x86_sse2_ucomilt_sd:
5977 case Intrinsic::x86_sse2_ucomile_sd:
5978 case Intrinsic::x86_sse2_ucomigt_sd:
5979 case Intrinsic::x86_sse2_ucomige_sd:
5980 case Intrinsic::x86_sse2_ucomineq_sd: {
5981 unsigned Opc = 0;
5982 ISD::CondCode CC = ISD::SETCC_INVALID;
5983 switch (IntNo) {
5984 default: break;
5985 case Intrinsic::x86_sse_comieq_ss:
5986 case Intrinsic::x86_sse2_comieq_sd:
5987 Opc = X86ISD::COMI;
5988 CC = ISD::SETEQ;
5989 break;
5990 case Intrinsic::x86_sse_comilt_ss:
5991 case Intrinsic::x86_sse2_comilt_sd:
5992 Opc = X86ISD::COMI;
5993 CC = ISD::SETLT;
5994 break;
5995 case Intrinsic::x86_sse_comile_ss:
5996 case Intrinsic::x86_sse2_comile_sd:
5997 Opc = X86ISD::COMI;
5998 CC = ISD::SETLE;
5999 break;
6000 case Intrinsic::x86_sse_comigt_ss:
6001 case Intrinsic::x86_sse2_comigt_sd:
6002 Opc = X86ISD::COMI;
6003 CC = ISD::SETGT;
6004 break;
6005 case Intrinsic::x86_sse_comige_ss:
6006 case Intrinsic::x86_sse2_comige_sd:
6007 Opc = X86ISD::COMI;
6008 CC = ISD::SETGE;
6009 break;
6010 case Intrinsic::x86_sse_comineq_ss:
6011 case Intrinsic::x86_sse2_comineq_sd:
6012 Opc = X86ISD::COMI;
6013 CC = ISD::SETNE;
6014 break;
6015 case Intrinsic::x86_sse_ucomieq_ss:
6016 case Intrinsic::x86_sse2_ucomieq_sd:
6017 Opc = X86ISD::UCOMI;
6018 CC = ISD::SETEQ;
6019 break;
6020 case Intrinsic::x86_sse_ucomilt_ss:
6021 case Intrinsic::x86_sse2_ucomilt_sd:
6022 Opc = X86ISD::UCOMI;
6023 CC = ISD::SETLT;
6024 break;
6025 case Intrinsic::x86_sse_ucomile_ss:
6026 case Intrinsic::x86_sse2_ucomile_sd:
6027 Opc = X86ISD::UCOMI;
6028 CC = ISD::SETLE;
6029 break;
6030 case Intrinsic::x86_sse_ucomigt_ss:
6031 case Intrinsic::x86_sse2_ucomigt_sd:
6032 Opc = X86ISD::UCOMI;
6033 CC = ISD::SETGT;
6034 break;
6035 case Intrinsic::x86_sse_ucomige_ss:
6036 case Intrinsic::x86_sse2_ucomige_sd:
6037 Opc = X86ISD::UCOMI;
6038 CC = ISD::SETGE;
6039 break;
6040 case Intrinsic::x86_sse_ucomineq_ss:
6041 case Intrinsic::x86_sse2_ucomineq_sd:
6042 Opc = X86ISD::UCOMI;
6043 CC = ISD::SETNE;
6044 break;
6045 }
6046
Dan Gohman8181bd12008-07-27 21:46:04 +00006047 SDValue LHS = Op.getOperand(1);
6048 SDValue RHS = Op.getOperand(2);
Chris Lattnerebb91142008-12-24 23:53:05 +00006049 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006050 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6051 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Evan Cheng89c17632008-08-17 19:22:34 +00006052 DAG.getConstant(X86CC, MVT::i8), Cond);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006053 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006054 }
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006055
6056 // Fix vector shift instructions where the last operand is a non-immediate
6057 // i32 value.
6058 case Intrinsic::x86_sse2_pslli_w:
6059 case Intrinsic::x86_sse2_pslli_d:
6060 case Intrinsic::x86_sse2_pslli_q:
6061 case Intrinsic::x86_sse2_psrli_w:
6062 case Intrinsic::x86_sse2_psrli_d:
6063 case Intrinsic::x86_sse2_psrli_q:
6064 case Intrinsic::x86_sse2_psrai_w:
6065 case Intrinsic::x86_sse2_psrai_d:
6066 case Intrinsic::x86_mmx_pslli_w:
6067 case Intrinsic::x86_mmx_pslli_d:
6068 case Intrinsic::x86_mmx_pslli_q:
6069 case Intrinsic::x86_mmx_psrli_w:
6070 case Intrinsic::x86_mmx_psrli_d:
6071 case Intrinsic::x86_mmx_psrli_q:
6072 case Intrinsic::x86_mmx_psrai_w:
6073 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman8181bd12008-07-27 21:46:04 +00006074 SDValue ShAmt = Op.getOperand(2);
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006075 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman8181bd12008-07-27 21:46:04 +00006076 return SDValue();
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006077
6078 unsigned NewIntNo = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00006079 MVT ShAmtVT = MVT::v4i32;
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006080 switch (IntNo) {
6081 case Intrinsic::x86_sse2_pslli_w:
6082 NewIntNo = Intrinsic::x86_sse2_psll_w;
6083 break;
6084 case Intrinsic::x86_sse2_pslli_d:
6085 NewIntNo = Intrinsic::x86_sse2_psll_d;
6086 break;
6087 case Intrinsic::x86_sse2_pslli_q:
6088 NewIntNo = Intrinsic::x86_sse2_psll_q;
6089 break;
6090 case Intrinsic::x86_sse2_psrli_w:
6091 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6092 break;
6093 case Intrinsic::x86_sse2_psrli_d:
6094 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6095 break;
6096 case Intrinsic::x86_sse2_psrli_q:
6097 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6098 break;
6099 case Intrinsic::x86_sse2_psrai_w:
6100 NewIntNo = Intrinsic::x86_sse2_psra_w;
6101 break;
6102 case Intrinsic::x86_sse2_psrai_d:
6103 NewIntNo = Intrinsic::x86_sse2_psra_d;
6104 break;
6105 default: {
6106 ShAmtVT = MVT::v2i32;
6107 switch (IntNo) {
6108 case Intrinsic::x86_mmx_pslli_w:
6109 NewIntNo = Intrinsic::x86_mmx_psll_w;
6110 break;
6111 case Intrinsic::x86_mmx_pslli_d:
6112 NewIntNo = Intrinsic::x86_mmx_psll_d;
6113 break;
6114 case Intrinsic::x86_mmx_pslli_q:
6115 NewIntNo = Intrinsic::x86_mmx_psll_q;
6116 break;
6117 case Intrinsic::x86_mmx_psrli_w:
6118 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6119 break;
6120 case Intrinsic::x86_mmx_psrli_d:
6121 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6122 break;
6123 case Intrinsic::x86_mmx_psrli_q:
6124 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6125 break;
6126 case Intrinsic::x86_mmx_psrai_w:
6127 NewIntNo = Intrinsic::x86_mmx_psra_w;
6128 break;
6129 case Intrinsic::x86_mmx_psrai_d:
6130 NewIntNo = Intrinsic::x86_mmx_psra_d;
6131 break;
6132 default: abort(); // Can't reach here.
6133 }
6134 break;
6135 }
6136 }
Duncan Sands92c43912008-06-06 12:08:01 +00006137 MVT VT = Op.getValueType();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006138 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT,
6139 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt));
6140 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006141 DAG.getConstant(NewIntNo, MVT::i32),
6142 Op.getOperand(1), ShAmt);
6143 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006144 }
6145}
6146
Dan Gohman8181bd12008-07-27 21:46:04 +00006147SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling6ddc87b2009-01-16 19:25:27 +00006148 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006149 DebugLoc dl = Op.getDebugLoc();
Bill Wendling6ddc87b2009-01-16 19:25:27 +00006150
6151 if (Depth > 0) {
6152 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6153 SDValue Offset =
6154 DAG.getConstant(TD->getPointerSize(),
6155 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006156 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michel91099d62009-02-17 22:15:04 +00006157 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006158 FrameAddr, Offset),
Bill Wendling6ddc87b2009-01-16 19:25:27 +00006159 NULL, 0);
6160 }
6161
6162 // Just load the return address.
Dan Gohman8181bd12008-07-27 21:46:04 +00006163 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michel91099d62009-02-17 22:15:04 +00006164 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006165 RetAddrFI, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006166}
6167
Dan Gohman8181bd12008-07-27 21:46:04 +00006168SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng33633672008-09-27 01:56:22 +00006169 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6170 MFI->setFrameAddressIsTaken(true);
6171 MVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006172 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng33633672008-09-27 01:56:22 +00006173 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6174 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006175 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng33633672008-09-27 01:56:22 +00006176 while (Depth--)
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006177 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng33633672008-09-27 01:56:22 +00006178 return FrameAddr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006179}
6180
Dan Gohman8181bd12008-07-27 21:46:04 +00006181SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov566f9d92008-09-08 21:12:11 +00006182 SelectionDAG &DAG) {
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00006183 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006184}
6185
Dan Gohman8181bd12008-07-27 21:46:04 +00006186SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006187{
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006188 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman8181bd12008-07-27 21:46:04 +00006189 SDValue Chain = Op.getOperand(0);
6190 SDValue Offset = Op.getOperand(1);
6191 SDValue Handler = Op.getOperand(2);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006192 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006193
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00006194 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6195 getPointerTy());
6196 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006197
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006198 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00006199 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006200 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6201 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006202 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00006203 MF.getRegInfo().addLiveOut(StoreAddrReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006204
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006205 return DAG.getNode(X86ISD::EH_RETURN, dl,
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00006206 MVT::Other,
6207 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006208}
6209
Dan Gohman8181bd12008-07-27 21:46:04 +00006210SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006211 SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006212 SDValue Root = Op.getOperand(0);
6213 SDValue Trmp = Op.getOperand(1); // trampoline
6214 SDValue FPtr = Op.getOperand(2); // nested function
6215 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006216 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006217
Dan Gohman12a9c082008-02-06 22:27:42 +00006218 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006219
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006220 const X86InstrInfo *TII =
6221 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6222
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006223 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006224 SDValue OutChains[6];
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006225
6226 // Large code-model.
6227
6228 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6229 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6230
Dan Gohmanb41dfba2008-05-14 01:58:56 +00006231 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6232 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006233
6234 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6235
6236 // Load the pointer to the nested function into R11.
6237 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman8181bd12008-07-27 21:46:04 +00006238 SDValue Addr = Trmp;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006239 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6240 Addr, TrmpAddr, 0);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006241
Scott Michel91099d62009-02-17 22:15:04 +00006242 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006243 DAG.getConstant(2, MVT::i64));
6244 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006245
6246 // Load the 'nest' parameter value into R10.
6247 // R10 is specified in X86CallingConv.td
6248 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Scott Michel91099d62009-02-17 22:15:04 +00006249 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006250 DAG.getConstant(10, MVT::i64));
6251 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6252 Addr, TrmpAddr, 10);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006253
Scott Michel91099d62009-02-17 22:15:04 +00006254 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006255 DAG.getConstant(12, MVT::i64));
6256 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006257
6258 // Jump to the nested function.
6259 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Scott Michel91099d62009-02-17 22:15:04 +00006260 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006261 DAG.getConstant(20, MVT::i64));
6262 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6263 Addr, TrmpAddr, 20);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006264
6265 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Scott Michel91099d62009-02-17 22:15:04 +00006266 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006267 DAG.getConstant(22, MVT::i64));
6268 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00006269 TrmpAddr, 22);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006270
Dan Gohman8181bd12008-07-27 21:46:04 +00006271 SDValue Ops[] =
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006272 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
6273 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006274 } else {
Dan Gohman0bd70702008-01-31 01:01:48 +00006275 const Function *Func =
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006276 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
6277 unsigned CC = Func->getCallingConv();
Duncan Sands466eadd2007-08-29 19:01:20 +00006278 unsigned NestReg;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006279
6280 switch (CC) {
6281 default:
6282 assert(0 && "Unsupported calling convention");
6283 case CallingConv::C:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006284 case CallingConv::X86_StdCall: {
6285 // Pass 'nest' parameter in ECX.
6286 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00006287 NestReg = X86::ECX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006288
6289 // Check that ECX wasn't needed by an 'inreg' parameter.
6290 const FunctionType *FTy = Func->getFunctionType();
Devang Pateld222f862008-09-25 21:00:45 +00006291 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006292
Chris Lattner1c8733e2008-03-12 17:45:29 +00006293 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006294 unsigned InRegCount = 0;
6295 unsigned Idx = 1;
6296
6297 for (FunctionType::param_iterator I = FTy->param_begin(),
6298 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Pateld222f862008-09-25 21:00:45 +00006299 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006300 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00006301 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006302
6303 if (InRegCount > 2) {
6304 cerr << "Nest register in use - reduce number of inreg parameters!\n";
6305 abort();
6306 }
6307 }
6308 break;
6309 }
6310 case CallingConv::X86_FastCall:
Duncan Sands162c1d52008-09-10 13:22:10 +00006311 case CallingConv::Fast:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006312 // Pass 'nest' parameter in EAX.
6313 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00006314 NestReg = X86::EAX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006315 break;
6316 }
6317
Dan Gohman8181bd12008-07-27 21:46:04 +00006318 SDValue OutChains[4];
6319 SDValue Addr, Disp;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006320
Scott Michel91099d62009-02-17 22:15:04 +00006321 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006322 DAG.getConstant(10, MVT::i32));
6323 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006324
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006325 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanb41dfba2008-05-14 01:58:56 +00006326 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michel91099d62009-02-17 22:15:04 +00006327 OutChains[0] = DAG.getStore(Root, dl,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006328 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman12a9c082008-02-06 22:27:42 +00006329 Trmp, TrmpAddr, 0);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006330
Scott Michel91099d62009-02-17 22:15:04 +00006331 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006332 DAG.getConstant(1, MVT::i32));
6333 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006334
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006335 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Scott Michel91099d62009-02-17 22:15:04 +00006336 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006337 DAG.getConstant(5, MVT::i32));
6338 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00006339 TrmpAddr, 5, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006340
Scott Michel91099d62009-02-17 22:15:04 +00006341 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006342 DAG.getConstant(6, MVT::i32));
6343 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006344
Dan Gohman8181bd12008-07-27 21:46:04 +00006345 SDValue Ops[] =
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006346 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
6347 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006348 }
6349}
6350
Dan Gohman8181bd12008-07-27 21:46:04 +00006351SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006352 /*
6353 The rounding mode is in bits 11:10 of FPSR, and has the following
6354 settings:
6355 00 Round to nearest
6356 01 Round to -inf
6357 10 Round to +inf
6358 11 Round to 0
6359
6360 FLT_ROUNDS, on the other hand, expects the following:
6361 -1 Undefined
6362 0 Round to 0
6363 1 Round to nearest
6364 2 Round to +inf
6365 3 Round to -inf
6366
6367 To perform the conversion, we do:
6368 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6369 */
6370
6371 MachineFunction &MF = DAG.getMachineFunction();
6372 const TargetMachine &TM = MF.getTarget();
6373 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6374 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands92c43912008-06-06 12:08:01 +00006375 MVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006376 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006377
6378 // Save FP Control Word to stack slot
6379 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman8181bd12008-07-27 21:46:04 +00006380 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006381
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006382 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng6617eed2008-09-24 23:26:36 +00006383 DAG.getEntryNode(), StackSlot);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006384
6385 // Load FP Control Word from stack slot
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006386 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006387
6388 // Transform as necessary
Dan Gohman8181bd12008-07-27 21:46:04 +00006389 SDValue CWD1 =
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006390 DAG.getNode(ISD::SRL, dl, MVT::i16,
6391 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006392 CWD, DAG.getConstant(0x800, MVT::i16)),
6393 DAG.getConstant(11, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00006394 SDValue CWD2 =
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006395 DAG.getNode(ISD::SRL, dl, MVT::i16,
6396 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006397 CWD, DAG.getConstant(0x400, MVT::i16)),
6398 DAG.getConstant(9, MVT::i8));
6399
Dan Gohman8181bd12008-07-27 21:46:04 +00006400 SDValue RetVal =
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006401 DAG.getNode(ISD::AND, dl, MVT::i16,
6402 DAG.getNode(ISD::ADD, dl, MVT::i16,
6403 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006404 DAG.getConstant(1, MVT::i16)),
6405 DAG.getConstant(3, MVT::i16));
6406
6407
Duncan Sands92c43912008-06-06 12:08:01 +00006408 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen24dd9a52009-02-07 00:55:49 +00006409 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006410}
6411
Dan Gohman8181bd12008-07-27 21:46:04 +00006412SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00006413 MVT VT = Op.getValueType();
6414 MVT OpVT = VT;
6415 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006416 DebugLoc dl = Op.getDebugLoc();
Evan Cheng48679f42007-12-14 02:13:44 +00006417
6418 Op = Op.getOperand(0);
6419 if (VT == MVT::i8) {
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006420 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng48679f42007-12-14 02:13:44 +00006421 OpVT = MVT::i32;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006422 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00006423 }
Evan Cheng48679f42007-12-14 02:13:44 +00006424
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006425 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
6426 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006427 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006428
6429 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman8181bd12008-07-27 21:46:04 +00006430 SmallVector<SDValue, 4> Ops;
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006431 Ops.push_back(Op);
6432 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
6433 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6434 Ops.push_back(Op.getValue(1));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006435 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006436
6437 // Finally xor with NumBits-1.
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006438 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006439
Evan Cheng48679f42007-12-14 02:13:44 +00006440 if (VT == MVT::i8)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006441 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00006442 return Op;
6443}
6444
Dan Gohman8181bd12008-07-27 21:46:04 +00006445SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00006446 MVT VT = Op.getValueType();
6447 MVT OpVT = VT;
6448 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006449 DebugLoc dl = Op.getDebugLoc();
Evan Cheng48679f42007-12-14 02:13:44 +00006450
6451 Op = Op.getOperand(0);
6452 if (VT == MVT::i8) {
6453 OpVT = MVT::i32;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006454 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00006455 }
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006456
6457 // Issue a bsf (scan bits forward) which also sets EFLAGS.
6458 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006459 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006460
6461 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman8181bd12008-07-27 21:46:04 +00006462 SmallVector<SDValue, 4> Ops;
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006463 Ops.push_back(Op);
6464 Ops.push_back(DAG.getConstant(NumBits, OpVT));
6465 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6466 Ops.push_back(Op.getValue(1));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006467 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006468
Evan Cheng48679f42007-12-14 02:13:44 +00006469 if (VT == MVT::i8)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006470 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00006471 return Op;
6472}
6473
Mon P Wang14edb092008-12-18 21:42:19 +00006474SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
6475 MVT VT = Op.getValueType();
6476 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006477 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00006478
Mon P Wang14edb092008-12-18 21:42:19 +00006479 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6480 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6481 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6482 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6483 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6484 //
6485 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6486 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6487 // return AloBlo + AloBhi + AhiBlo;
6488
6489 SDValue A = Op.getOperand(0);
6490 SDValue B = Op.getOperand(1);
Scott Michel91099d62009-02-17 22:15:04 +00006491
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006492 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wang14edb092008-12-18 21:42:19 +00006493 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6494 A, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006495 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wang14edb092008-12-18 21:42:19 +00006496 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6497 B, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006498 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wang14edb092008-12-18 21:42:19 +00006499 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6500 A, B);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006501 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wang14edb092008-12-18 21:42:19 +00006502 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6503 A, Bhi);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006504 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wang14edb092008-12-18 21:42:19 +00006505 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6506 Ahi, B);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006507 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wang14edb092008-12-18 21:42:19 +00006508 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6509 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006510 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wang14edb092008-12-18 21:42:19 +00006511 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6512 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006513 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6514 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wang14edb092008-12-18 21:42:19 +00006515 return Res;
6516}
6517
6518
Bill Wendling7e04be62008-12-09 22:08:41 +00006519SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6520 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6521 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendlingd3511522008-12-02 01:06:39 +00006522 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6523 // has only one use.
Bill Wendlingd06b4202008-11-26 22:37:40 +00006524 SDNode *N = Op.getNode();
Bill Wendlingd3511522008-12-02 01:06:39 +00006525 SDValue LHS = N->getOperand(0);
6526 SDValue RHS = N->getOperand(1);
Bill Wendling7e04be62008-12-09 22:08:41 +00006527 unsigned BaseOp = 0;
6528 unsigned Cond = 0;
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006529 DebugLoc dl = Op.getDebugLoc();
Bill Wendling7e04be62008-12-09 22:08:41 +00006530
6531 switch (Op.getOpcode()) {
6532 default: assert(0 && "Unknown ovf instruction!");
6533 case ISD::SADDO:
Bill Wendlingae034ed2008-12-12 00:56:36 +00006534 BaseOp = X86ISD::ADD;
Bill Wendling7e04be62008-12-09 22:08:41 +00006535 Cond = X86::COND_O;
6536 break;
6537 case ISD::UADDO:
Bill Wendlingae034ed2008-12-12 00:56:36 +00006538 BaseOp = X86ISD::ADD;
Dan Gohman0fc9ed62009-01-07 00:15:08 +00006539 Cond = X86::COND_B;
Bill Wendling7e04be62008-12-09 22:08:41 +00006540 break;
6541 case ISD::SSUBO:
Bill Wendlingae034ed2008-12-12 00:56:36 +00006542 BaseOp = X86ISD::SUB;
Bill Wendling7e04be62008-12-09 22:08:41 +00006543 Cond = X86::COND_O;
6544 break;
6545 case ISD::USUBO:
Bill Wendlingae034ed2008-12-12 00:56:36 +00006546 BaseOp = X86ISD::SUB;
Dan Gohman0fc9ed62009-01-07 00:15:08 +00006547 Cond = X86::COND_B;
Bill Wendling7e04be62008-12-09 22:08:41 +00006548 break;
6549 case ISD::SMULO:
Bill Wendlingf5399032008-12-12 21:15:41 +00006550 BaseOp = X86ISD::SMUL;
Bill Wendling7e04be62008-12-09 22:08:41 +00006551 Cond = X86::COND_O;
6552 break;
6553 case ISD::UMULO:
Bill Wendlingf5399032008-12-12 21:15:41 +00006554 BaseOp = X86ISD::UMUL;
Dan Gohman0fc9ed62009-01-07 00:15:08 +00006555 Cond = X86::COND_B;
Bill Wendling7e04be62008-12-09 22:08:41 +00006556 break;
6557 }
Bill Wendlingd06b4202008-11-26 22:37:40 +00006558
Bill Wendlingd3511522008-12-02 01:06:39 +00006559 // Also sets EFLAGS.
6560 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006561 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendlingd06b4202008-11-26 22:37:40 +00006562
Bill Wendlingd3511522008-12-02 01:06:39 +00006563 SDValue SetCC =
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006564 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Bill Wendling35f1a9d2008-12-10 02:01:32 +00006565 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendlingd06b4202008-11-26 22:37:40 +00006566
Bill Wendlingd3511522008-12-02 01:06:39 +00006567 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6568 return Sum;
Bill Wendling4c134df2008-11-24 19:21:46 +00006569}
6570
Dan Gohman8181bd12008-07-27 21:46:04 +00006571SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00006572 MVT T = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006573 DebugLoc dl = Op.getDebugLoc();
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00006574 unsigned Reg = 0;
6575 unsigned size = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00006576 switch(T.getSimpleVT()) {
6577 default:
6578 assert(false && "Invalid value type!");
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00006579 case MVT::i8: Reg = X86::AL; size = 1; break;
6580 case MVT::i16: Reg = X86::AX; size = 2; break;
6581 case MVT::i32: Reg = X86::EAX; size = 4; break;
Scott Michel91099d62009-02-17 22:15:04 +00006582 case MVT::i64:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006583 assert(Subtarget->is64Bit() && "Node not type legal!");
6584 Reg = X86::RAX; size = 8;
Andrew Lenharth81580822008-03-05 01:15:49 +00006585 break;
Bill Wendlingd3511522008-12-02 01:06:39 +00006586 }
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006587 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesenddb761b2008-09-11 03:12:59 +00006588 Op.getOperand(2), SDValue());
Dan Gohman8181bd12008-07-27 21:46:04 +00006589 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng6617eed2008-09-24 23:26:36 +00006590 Op.getOperand(1),
6591 Op.getOperand(3),
6592 DAG.getTargetConstant(size, MVT::i8),
6593 cpIn.getValue(1) };
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00006594 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006595 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michel91099d62009-02-17 22:15:04 +00006596 SDValue cpOut =
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006597 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00006598 return cpOut;
6599}
6600
Duncan Sands7d9834b2008-12-01 11:39:25 +00006601SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif825aa892008-08-28 23:19:51 +00006602 SelectionDAG &DAG) {
Duncan Sands7d9834b2008-12-01 11:39:25 +00006603 assert(Subtarget->is64Bit() && "Result not type legalized?");
Andrew Lenharth81580822008-03-05 01:15:49 +00006604 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands7d9834b2008-12-01 11:39:25 +00006605 SDValue TheChain = Op.getOperand(0);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006606 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006607 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006608 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6609 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands7d9834b2008-12-01 11:39:25 +00006610 rax.getValue(2));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006611 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
Duncan Sands7d9834b2008-12-01 11:39:25 +00006612 DAG.getConstant(32, MVT::i8));
6613 SDValue Ops[] = {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006614 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands7d9834b2008-12-01 11:39:25 +00006615 rdx.getValue(1)
6616 };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006617 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesenf160d802008-10-02 18:53:47 +00006618}
6619
Dale Johannesen9011d872008-09-29 22:25:26 +00006620SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6621 SDNode *Node = Op.getNode();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006622 DebugLoc dl = Node->getDebugLoc();
Dale Johannesen9011d872008-09-29 22:25:26 +00006623 MVT T = Node->getValueType(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006624 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Dale Johannesen9011d872008-09-29 22:25:26 +00006625 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006626 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006627 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen9011d872008-09-29 22:25:26 +00006628 Node->getOperand(0),
6629 Node->getOperand(1), negOp,
6630 cast<AtomicSDNode>(Node)->getSrcValue(),
6631 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang078a62d2008-05-05 19:05:59 +00006632}
6633
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006634/// LowerOperation - Provide custom lowering hooks for some operations.
6635///
Dan Gohman8181bd12008-07-27 21:46:04 +00006636SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006637 switch (Op.getOpcode()) {
6638 default: assert(0 && "Should not custom lower this!");
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006639 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6640 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006641 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6642 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6643 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6644 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6645 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6646 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6647 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
6648 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingfef06052008-09-16 21:48:12 +00006649 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006650 case ISD::SHL_PARTS:
6651 case ISD::SRA_PARTS:
6652 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6653 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesena359b8b2008-10-21 20:50:01 +00006654 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006655 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
6656 case ISD::FABS: return LowerFABS(Op, DAG);
6657 case ISD::FNEG: return LowerFNEG(Op, DAG);
6658 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00006659 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman03605a02008-07-17 16:51:19 +00006660 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00006661 case ISD::SELECT: return LowerSELECT(Op, DAG);
6662 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006663 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
6664 case ISD::CALL: return LowerCALL(Op, DAG);
6665 case ISD::RET: return LowerRET(Op, DAG);
6666 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006667 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman827cb1f2008-05-10 01:26:14 +00006668 case ISD::VAARG: return LowerVAARG(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006669 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
6670 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6671 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6672 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
6673 case ISD::FRAME_TO_ARGS_OFFSET:
6674 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
6675 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
6676 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006677 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman819574c2008-01-31 00:41:03 +00006678 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng48679f42007-12-14 02:13:44 +00006679 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6680 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wang14edb092008-12-18 21:42:19 +00006681 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling7e04be62008-12-09 22:08:41 +00006682 case ISD::SADDO:
6683 case ISD::UADDO:
6684 case ISD::SSUBO:
6685 case ISD::USUBO:
6686 case ISD::SMULO:
6687 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands7d9834b2008-12-01 11:39:25 +00006688 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006689 }
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006690}
6691
Duncan Sands7d9834b2008-12-01 11:39:25 +00006692void X86TargetLowering::
6693ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6694 SelectionDAG &DAG, unsigned NewOp) {
6695 MVT T = Node->getValueType(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006696 DebugLoc dl = Node->getDebugLoc();
Duncan Sands7d9834b2008-12-01 11:39:25 +00006697 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
6698
6699 SDValue Chain = Node->getOperand(0);
6700 SDValue In1 = Node->getOperand(1);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006701 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands7d9834b2008-12-01 11:39:25 +00006702 Node->getOperand(2), DAG.getIntPtrConstant(0));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006703 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands7d9834b2008-12-01 11:39:25 +00006704 Node->getOperand(2), DAG.getIntPtrConstant(1));
6705 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6706 // have a MemOperand. Pass the info through as a normal operand.
6707 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6708 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
6709 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006710 SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5);
Duncan Sands7d9834b2008-12-01 11:39:25 +00006711 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006712 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00006713 Results.push_back(Result.getValue(2));
6714}
6715
Duncan Sandsac496a12008-07-04 11:47:58 +00006716/// ReplaceNodeResults - Replace a node with an illegal result type
6717/// with a new node built out of custom code.
Duncan Sands7d9834b2008-12-01 11:39:25 +00006718void X86TargetLowering::ReplaceNodeResults(SDNode *N,
6719 SmallVectorImpl<SDValue>&Results,
6720 SelectionDAG &DAG) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006721 DebugLoc dl = N->getDebugLoc();
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006722 switch (N->getOpcode()) {
Duncan Sands8ec7aa72008-10-20 15:56:33 +00006723 default:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006724 assert(false && "Do not know how to custom type legalize this operation!");
6725 return;
6726 case ISD::FP_TO_SINT: {
6727 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(SDValue(N, 0), DAG);
6728 SDValue FIST = Vals.first, StackSlot = Vals.second;
6729 if (FIST.getNode() != 0) {
6730 MVT VT = N->getValueType(0);
6731 // Return a load from the stack slot.
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006732 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands7d9834b2008-12-01 11:39:25 +00006733 }
6734 return;
6735 }
6736 case ISD::READCYCLECOUNTER: {
6737 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
6738 SDValue TheChain = N->getOperand(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006739 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Scott Michel91099d62009-02-17 22:15:04 +00006740 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006741 rd.getValue(1));
6742 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands7d9834b2008-12-01 11:39:25 +00006743 eax.getValue(2));
6744 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
6745 SDValue Ops[] = { eax, edx };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006746 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00006747 Results.push_back(edx.getValue(1));
6748 return;
6749 }
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006750 case ISD::ATOMIC_CMP_SWAP: {
Duncan Sands7d9834b2008-12-01 11:39:25 +00006751 MVT T = N->getValueType(0);
6752 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
6753 SDValue cpInL, cpInH;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006754 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands7d9834b2008-12-01 11:39:25 +00006755 DAG.getConstant(0, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006756 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands7d9834b2008-12-01 11:39:25 +00006757 DAG.getConstant(1, MVT::i32));
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006758 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
6759 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands7d9834b2008-12-01 11:39:25 +00006760 cpInL.getValue(1));
6761 SDValue swapInL, swapInH;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006762 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands7d9834b2008-12-01 11:39:25 +00006763 DAG.getConstant(0, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006764 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands7d9834b2008-12-01 11:39:25 +00006765 DAG.getConstant(1, MVT::i32));
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006766 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands7d9834b2008-12-01 11:39:25 +00006767 cpInH.getValue(1));
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006768 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands7d9834b2008-12-01 11:39:25 +00006769 swapInL.getValue(1));
6770 SDValue Ops[] = { swapInH.getValue(0),
6771 N->getOperand(1),
6772 swapInH.getValue(1) };
6773 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006774 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006775 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
6776 MVT::i32, Result.getValue(1));
6777 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
6778 MVT::i32, cpOutL.getValue(2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00006779 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006780 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00006781 Results.push_back(cpOutH.getValue(1));
6782 return;
6783 }
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006784 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006785 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
6786 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006787 case ISD::ATOMIC_LOAD_AND:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006788 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
6789 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006790 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006791 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
6792 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006793 case ISD::ATOMIC_LOAD_OR:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006794 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
6795 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006796 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006797 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
6798 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006799 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006800 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
6801 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006802 case ISD::ATOMIC_SWAP:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006803 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
6804 return;
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006805 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006806}
6807
6808const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
6809 switch (Opcode) {
6810 default: return NULL;
Evan Cheng48679f42007-12-14 02:13:44 +00006811 case X86ISD::BSF: return "X86ISD::BSF";
6812 case X86ISD::BSR: return "X86ISD::BSR";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006813 case X86ISD::SHLD: return "X86ISD::SHLD";
6814 case X86ISD::SHRD: return "X86ISD::SHRD";
6815 case X86ISD::FAND: return "X86ISD::FAND";
6816 case X86ISD::FOR: return "X86ISD::FOR";
6817 case X86ISD::FXOR: return "X86ISD::FXOR";
6818 case X86ISD::FSRL: return "X86ISD::FSRL";
6819 case X86ISD::FILD: return "X86ISD::FILD";
6820 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
6821 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
6822 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
6823 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
6824 case X86ISD::FLD: return "X86ISD::FLD";
6825 case X86ISD::FST: return "X86ISD::FST";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006826 case X86ISD::CALL: return "X86ISD::CALL";
6827 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
6828 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00006829 case X86ISD::BT: return "X86ISD::BT";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006830 case X86ISD::CMP: return "X86ISD::CMP";
6831 case X86ISD::COMI: return "X86ISD::COMI";
6832 case X86ISD::UCOMI: return "X86ISD::UCOMI";
6833 case X86ISD::SETCC: return "X86ISD::SETCC";
6834 case X86ISD::CMOV: return "X86ISD::CMOV";
6835 case X86ISD::BRCOND: return "X86ISD::BRCOND";
6836 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
6837 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
6838 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006839 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
6840 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Nate Begemand77e59e2008-02-11 04:19:36 +00006841 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006842 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begemand77e59e2008-02-11 04:19:36 +00006843 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
6844 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006845 case X86ISD::PINSRW: return "X86ISD::PINSRW";
6846 case X86ISD::FMAX: return "X86ISD::FMAX";
6847 case X86ISD::FMIN: return "X86ISD::FMIN";
6848 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
6849 case X86ISD::FRCP: return "X86ISD::FRCP";
6850 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
6851 case X86ISD::THREAD_POINTER: return "X86ISD::THREAD_POINTER";
6852 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00006853 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006854 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng40ee6e52008-05-08 00:57:18 +00006855 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
6856 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesenf160d802008-10-02 18:53:47 +00006857 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
6858 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
6859 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
6860 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
6861 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
6862 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chenge9b9c672008-05-09 21:53:03 +00006863 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
6864 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengdea99362008-05-29 08:22:04 +00006865 case X86ISD::VSHL: return "X86ISD::VSHL";
6866 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman03605a02008-07-17 16:51:19 +00006867 case X86ISD::CMPPD: return "X86ISD::CMPPD";
6868 case X86ISD::CMPPS: return "X86ISD::CMPPS";
6869 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
6870 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
6871 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
6872 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
6873 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
6874 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
6875 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
6876 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingae034ed2008-12-12 00:56:36 +00006877 case X86ISD::ADD: return "X86ISD::ADD";
6878 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingf5399032008-12-12 21:15:41 +00006879 case X86ISD::SMUL: return "X86ISD::SMUL";
6880 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006881 }
6882}
6883
6884// isLegalAddressingMode - Return true if the addressing mode represented
6885// by AM is legal for this target, for a load/store of the specified type.
Scott Michel91099d62009-02-17 22:15:04 +00006886bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006887 const Type *Ty) const {
6888 // X86 supports extremely general addressing modes.
Scott Michel91099d62009-02-17 22:15:04 +00006889
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006890 // X86 allows a sign-extended 32-bit immediate field as a displacement.
6891 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
6892 return false;
Scott Michel91099d62009-02-17 22:15:04 +00006893
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006894 if (AM.BaseGV) {
Evan Cheng6a1f3f12007-08-01 23:46:47 +00006895 // We can only fold this if we don't need an extra load.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006896 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
6897 return false;
Dale Johannesen64660e92008-12-05 21:47:27 +00006898 // If BaseGV requires a register, we cannot also have a BaseReg.
6899 if (Subtarget->GVRequiresRegister(AM.BaseGV, getTargetMachine(), false) &&
6900 AM.HasBaseReg)
6901 return false;
Evan Cheng6a1f3f12007-08-01 23:46:47 +00006902
6903 // X86-64 only supports addr of globals in small code model.
6904 if (Subtarget->is64Bit()) {
6905 if (getTargetMachine().getCodeModel() != CodeModel::Small)
6906 return false;
6907 // If lower 4G is not available, then we must use rip-relative addressing.
6908 if (AM.BaseOffs || AM.Scale > 1)
6909 return false;
6910 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006911 }
Scott Michel91099d62009-02-17 22:15:04 +00006912
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006913 switch (AM.Scale) {
6914 case 0:
6915 case 1:
6916 case 2:
6917 case 4:
6918 case 8:
6919 // These scales always work.
6920 break;
6921 case 3:
6922 case 5:
6923 case 9:
6924 // These scales are formed with basereg+scalereg. Only accept if there is
6925 // no basereg yet.
6926 if (AM.HasBaseReg)
6927 return false;
6928 break;
6929 default: // Other stuff never works.
6930 return false;
6931 }
Scott Michel91099d62009-02-17 22:15:04 +00006932
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006933 return true;
6934}
6935
6936
Evan Cheng27a820a2007-10-26 01:56:11 +00006937bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
6938 if (!Ty1->isInteger() || !Ty2->isInteger())
6939 return false;
Evan Cheng7f152602007-10-29 07:57:50 +00006940 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
6941 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00006942 if (NumBits1 <= NumBits2)
Evan Cheng7f152602007-10-29 07:57:50 +00006943 return false;
6944 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng27a820a2007-10-26 01:56:11 +00006945}
6946
Duncan Sands92c43912008-06-06 12:08:01 +00006947bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
6948 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng9decb332007-10-29 19:58:20 +00006949 return false;
Duncan Sands92c43912008-06-06 12:08:01 +00006950 unsigned NumBits1 = VT1.getSizeInBits();
6951 unsigned NumBits2 = VT2.getSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00006952 if (NumBits1 <= NumBits2)
Evan Cheng9decb332007-10-29 19:58:20 +00006953 return false;
6954 return Subtarget->is64Bit() || NumBits1 < 64;
6955}
Evan Cheng27a820a2007-10-26 01:56:11 +00006956
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006957/// isShuffleMaskLegal - Targets can use this to indicate that they only
6958/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
6959/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
6960/// are assumed to be legal.
6961bool
Dan Gohman8181bd12008-07-27 21:46:04 +00006962X86TargetLowering::isShuffleMaskLegal(SDValue Mask, MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006963 // Only do shuffles on 128-bit vector types for now.
Duncan Sands92c43912008-06-06 12:08:01 +00006964 if (VT.getSizeInBits() == 64) return false;
Gabor Greif1c80d112008-08-28 21:40:38 +00006965 return (Mask.getNode()->getNumOperands() <= 4 ||
6966 isIdentityMask(Mask.getNode()) ||
6967 isIdentityMask(Mask.getNode(), true) ||
6968 isSplatMask(Mask.getNode()) ||
6969 isPSHUFHW_PSHUFLWMask(Mask.getNode()) ||
6970 X86::isUNPCKLMask(Mask.getNode()) ||
6971 X86::isUNPCKHMask(Mask.getNode()) ||
6972 X86::isUNPCKL_v_undef_Mask(Mask.getNode()) ||
6973 X86::isUNPCKH_v_undef_Mask(Mask.getNode()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006974}
6975
Dan Gohman48d5f062008-04-09 20:09:42 +00006976bool
Dan Gohman8181bd12008-07-27 21:46:04 +00006977X86TargetLowering::isVectorClearMaskLegal(const std::vector<SDValue> &BVOps,
Duncan Sands92c43912008-06-06 12:08:01 +00006978 MVT EVT, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006979 unsigned NumElts = BVOps.size();
6980 // Only do shuffles on 128-bit vector types for now.
Duncan Sands92c43912008-06-06 12:08:01 +00006981 if (EVT.getSizeInBits() * NumElts == 64) return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006982 if (NumElts == 2) return true;
6983 if (NumElts == 4) {
6984 return (isMOVLMask(&BVOps[0], 4) ||
6985 isCommutedMOVL(&BVOps[0], 4, true) ||
Scott Michel91099d62009-02-17 22:15:04 +00006986 isSHUFPMask(&BVOps[0], 4) ||
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006987 isCommutedSHUFP(&BVOps[0], 4));
6988 }
6989 return false;
6990}
6991
6992//===----------------------------------------------------------------------===//
6993// X86 Scheduler Hooks
6994//===----------------------------------------------------------------------===//
6995
Mon P Wang078a62d2008-05-05 19:05:59 +00006996// private utility function
6997MachineBasicBlock *
6998X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
6999 MachineBasicBlock *MBB,
7000 unsigned regOpc,
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007001 unsigned immOpc,
Dale Johannesend20e4452008-08-19 18:47:28 +00007002 unsigned LoadOpc,
7003 unsigned CXchgOpc,
7004 unsigned copyOpc,
7005 unsigned notOpc,
7006 unsigned EAXreg,
7007 TargetRegisterClass *RC,
Dan Gohman96d60922009-02-07 16:15:20 +00007008 bool invSrc) const {
Mon P Wang078a62d2008-05-05 19:05:59 +00007009 // For the atomic bitwise operator, we generate
7010 // thisMBB:
7011 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00007012 // ld t1 = [bitinstr.addr]
7013 // op t2 = t1, [bitinstr.val]
7014 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00007015 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7016 // bz newMBB
7017 // fallthrough -->nextMBB
7018 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7019 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00007020 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00007021 ++MBBIter;
Scott Michel91099d62009-02-17 22:15:04 +00007022
Mon P Wang078a62d2008-05-05 19:05:59 +00007023 /// First build the CFG
7024 MachineFunction *F = MBB->getParent();
7025 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00007026 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7027 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7028 F->insert(MBBIter, newMBB);
7029 F->insert(MBBIter, nextMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007030
Mon P Wang078a62d2008-05-05 19:05:59 +00007031 // Move all successors to thisMBB to nextMBB
7032 nextMBB->transferSuccessors(thisMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007033
Mon P Wang078a62d2008-05-05 19:05:59 +00007034 // Update thisMBB to fall through to newMBB
7035 thisMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007036
Mon P Wang078a62d2008-05-05 19:05:59 +00007037 // newMBB jumps to itself and fall through to nextMBB
7038 newMBB->addSuccessor(nextMBB);
7039 newMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007040
Mon P Wang078a62d2008-05-05 19:05:59 +00007041 // Insert instructions into newMBB based on incoming instruction
7042 assert(bInstr->getNumOperands() < 8 && "unexpected number of operands");
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007043 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang078a62d2008-05-05 19:05:59 +00007044 MachineOperand& destOper = bInstr->getOperand(0);
7045 MachineOperand* argOpers[6];
7046 int numArgs = bInstr->getNumOperands() - 1;
7047 for (int i=0; i < numArgs; ++i)
7048 argOpers[i] = &bInstr->getOperand(i+1);
7049
7050 // x86 address has 4 operands: base, index, scale, and displacement
7051 int lastAddrIndx = 3; // [0,3]
7052 int valArgIndx = 4;
Scott Michel91099d62009-02-17 22:15:04 +00007053
Dale Johannesend20e4452008-08-19 18:47:28 +00007054 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007055 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00007056 for (int i=0; i <= lastAddrIndx; ++i)
7057 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007058
Dale Johannesend20e4452008-08-19 18:47:28 +00007059 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007060 if (invSrc) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007061 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007062 }
Scott Michel91099d62009-02-17 22:15:04 +00007063 else
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007064 tt = t1;
7065
Dale Johannesend20e4452008-08-19 18:47:28 +00007066 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007067 assert((argOpers[valArgIndx]->isReg() ||
7068 argOpers[valArgIndx]->isImm()) &&
Dan Gohman7f7f3652008-09-13 17:58:21 +00007069 "invalid operand");
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007070 if (argOpers[valArgIndx]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007071 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang078a62d2008-05-05 19:05:59 +00007072 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007073 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007074 MIB.addReg(tt);
Mon P Wang078a62d2008-05-05 19:05:59 +00007075 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007076
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007077 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wang318b0372008-05-05 22:56:23 +00007078 MIB.addReg(t1);
Scott Michel91099d62009-02-17 22:15:04 +00007079
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007080 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang078a62d2008-05-05 19:05:59 +00007081 for (int i=0; i <= lastAddrIndx; ++i)
7082 (*MIB).addOperand(*argOpers[i]);
7083 MIB.addReg(t2);
Mon P Wang50584a62008-07-17 04:54:06 +00007084 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7085 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7086
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007087 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesend20e4452008-08-19 18:47:28 +00007088 MIB.addReg(EAXreg);
Scott Michel91099d62009-02-17 22:15:04 +00007089
Mon P Wang078a62d2008-05-05 19:05:59 +00007090 // insert branch
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007091 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00007092
Dan Gohman221a4372008-07-07 23:14:23 +00007093 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00007094 return nextMBB;
7095}
7096
Dale Johannesen44eb5372008-10-03 19:41:08 +00007097// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang078a62d2008-05-05 19:05:59 +00007098MachineBasicBlock *
Dale Johannesenf160d802008-10-02 18:53:47 +00007099X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7100 MachineBasicBlock *MBB,
7101 unsigned regOpcL,
7102 unsigned regOpcH,
7103 unsigned immOpcL,
7104 unsigned immOpcH,
Dan Gohman96d60922009-02-07 16:15:20 +00007105 bool invSrc) const {
Dale Johannesenf160d802008-10-02 18:53:47 +00007106 // For the atomic bitwise operator, we generate
7107 // thisMBB (instructions are in pairs, except cmpxchg8b)
7108 // ld t1,t2 = [bitinstr.addr]
7109 // newMBB:
7110 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7111 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007112 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesenf160d802008-10-02 18:53:47 +00007113 // mov ECX, EBX <- t5, t6
7114 // mov EAX, EDX <- t1, t2
7115 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7116 // mov t3, t4 <- EAX, EDX
7117 // bz newMBB
7118 // result in out1, out2
7119 // fallthrough -->nextMBB
7120
7121 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7122 const unsigned LoadOpc = X86::MOV32rm;
7123 const unsigned copyOpc = X86::MOV32rr;
7124 const unsigned NotOpc = X86::NOT32r;
7125 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7126 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7127 MachineFunction::iterator MBBIter = MBB;
7128 ++MBBIter;
Scott Michel91099d62009-02-17 22:15:04 +00007129
Dale Johannesenf160d802008-10-02 18:53:47 +00007130 /// First build the CFG
7131 MachineFunction *F = MBB->getParent();
7132 MachineBasicBlock *thisMBB = MBB;
7133 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7134 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7135 F->insert(MBBIter, newMBB);
7136 F->insert(MBBIter, nextMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007137
Dale Johannesenf160d802008-10-02 18:53:47 +00007138 // Move all successors to thisMBB to nextMBB
7139 nextMBB->transferSuccessors(thisMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007140
Dale Johannesenf160d802008-10-02 18:53:47 +00007141 // Update thisMBB to fall through to newMBB
7142 thisMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007143
Dale Johannesenf160d802008-10-02 18:53:47 +00007144 // newMBB jumps to itself and fall through to nextMBB
7145 newMBB->addSuccessor(nextMBB);
7146 newMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007147
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007148 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesenf160d802008-10-02 18:53:47 +00007149 // Insert instructions into newMBB based on incoming instruction
7150 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
7151 assert(bInstr->getNumOperands() < 18 && "unexpected number of operands");
7152 MachineOperand& dest1Oper = bInstr->getOperand(0);
7153 MachineOperand& dest2Oper = bInstr->getOperand(1);
7154 MachineOperand* argOpers[6];
7155 for (int i=0; i < 6; ++i)
7156 argOpers[i] = &bInstr->getOperand(i+2);
7157
7158 // x86 address has 4 operands: base, index, scale, and displacement
7159 int lastAddrIndx = 3; // [0,3]
Scott Michel91099d62009-02-17 22:15:04 +00007160
Dale Johannesenf160d802008-10-02 18:53:47 +00007161 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007162 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesenf160d802008-10-02 18:53:47 +00007163 for (int i=0; i <= lastAddrIndx; ++i)
7164 (*MIB).addOperand(*argOpers[i]);
7165 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007166 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007167 // add 4 to displacement.
Dale Johannesenf160d802008-10-02 18:53:47 +00007168 for (int i=0; i <= lastAddrIndx-1; ++i)
7169 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007170 MachineOperand newOp3 = *(argOpers[3]);
7171 if (newOp3.isImm())
7172 newOp3.setImm(newOp3.getImm()+4);
7173 else
7174 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesenf160d802008-10-02 18:53:47 +00007175 (*MIB).addOperand(newOp3);
7176
7177 // t3/4 are defined later, at the bottom of the loop
7178 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7179 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007180 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesenf160d802008-10-02 18:53:47 +00007181 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007182 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesenf160d802008-10-02 18:53:47 +00007183 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7184
7185 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7186 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michel91099d62009-02-17 22:15:04 +00007187 if (invSrc) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007188 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7189 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesenf160d802008-10-02 18:53:47 +00007190 } else {
7191 tt1 = t1;
7192 tt2 = t2;
7193 }
7194
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007195 assert((argOpers[4]->isReg() || argOpers[4]->isImm()) &&
Dale Johannesenf160d802008-10-02 18:53:47 +00007196 "invalid operand");
7197 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7198 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007199 if (argOpers[4]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007200 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesenf160d802008-10-02 18:53:47 +00007201 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007202 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007203 if (regOpcL != X86::MOV32rr)
7204 MIB.addReg(tt1);
Dale Johannesenf160d802008-10-02 18:53:47 +00007205 (*MIB).addOperand(*argOpers[4]);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007206 assert(argOpers[5]->isReg() == argOpers[4]->isReg());
7207 assert(argOpers[5]->isImm() == argOpers[4]->isImm());
7208 if (argOpers[5]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007209 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesenf160d802008-10-02 18:53:47 +00007210 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007211 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007212 if (regOpcH != X86::MOV32rr)
7213 MIB.addReg(tt2);
Dale Johannesenf160d802008-10-02 18:53:47 +00007214 (*MIB).addOperand(*argOpers[5]);
7215
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007216 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesenf160d802008-10-02 18:53:47 +00007217 MIB.addReg(t1);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007218 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesenf160d802008-10-02 18:53:47 +00007219 MIB.addReg(t2);
7220
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007221 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesenf160d802008-10-02 18:53:47 +00007222 MIB.addReg(t5);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007223 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesenf160d802008-10-02 18:53:47 +00007224 MIB.addReg(t6);
Scott Michel91099d62009-02-17 22:15:04 +00007225
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007226 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesenf160d802008-10-02 18:53:47 +00007227 for (int i=0; i <= lastAddrIndx; ++i)
7228 (*MIB).addOperand(*argOpers[i]);
7229
7230 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7231 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7232
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007233 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesenf160d802008-10-02 18:53:47 +00007234 MIB.addReg(X86::EAX);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007235 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesenf160d802008-10-02 18:53:47 +00007236 MIB.addReg(X86::EDX);
Scott Michel91099d62009-02-17 22:15:04 +00007237
Dale Johannesenf160d802008-10-02 18:53:47 +00007238 // insert branch
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007239 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesenf160d802008-10-02 18:53:47 +00007240
7241 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7242 return nextMBB;
7243}
7244
7245// private utility function
7246MachineBasicBlock *
Mon P Wang078a62d2008-05-05 19:05:59 +00007247X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7248 MachineBasicBlock *MBB,
Dan Gohman96d60922009-02-07 16:15:20 +00007249 unsigned cmovOpc) const {
Mon P Wang078a62d2008-05-05 19:05:59 +00007250 // For the atomic min/max operator, we generate
7251 // thisMBB:
7252 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00007253 // ld t1 = [min/max.addr]
Scott Michel91099d62009-02-17 22:15:04 +00007254 // mov t2 = [min/max.val]
Mon P Wang078a62d2008-05-05 19:05:59 +00007255 // cmp t1, t2
7256 // cmov[cond] t2 = t1
Mon P Wang318b0372008-05-05 22:56:23 +00007257 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00007258 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7259 // bz newMBB
7260 // fallthrough -->nextMBB
7261 //
7262 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7263 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00007264 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00007265 ++MBBIter;
Scott Michel91099d62009-02-17 22:15:04 +00007266
Mon P Wang078a62d2008-05-05 19:05:59 +00007267 /// First build the CFG
7268 MachineFunction *F = MBB->getParent();
7269 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00007270 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7271 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7272 F->insert(MBBIter, newMBB);
7273 F->insert(MBBIter, nextMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007274
Mon P Wang078a62d2008-05-05 19:05:59 +00007275 // Move all successors to thisMBB to nextMBB
7276 nextMBB->transferSuccessors(thisMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007277
Mon P Wang078a62d2008-05-05 19:05:59 +00007278 // Update thisMBB to fall through to newMBB
7279 thisMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007280
Mon P Wang078a62d2008-05-05 19:05:59 +00007281 // newMBB jumps to newMBB and fall through to nextMBB
7282 newMBB->addSuccessor(nextMBB);
7283 newMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007284
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007285 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang078a62d2008-05-05 19:05:59 +00007286 // Insert instructions into newMBB based on incoming instruction
7287 assert(mInstr->getNumOperands() < 8 && "unexpected number of operands");
7288 MachineOperand& destOper = mInstr->getOperand(0);
7289 MachineOperand* argOpers[6];
7290 int numArgs = mInstr->getNumOperands() - 1;
7291 for (int i=0; i < numArgs; ++i)
7292 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michel91099d62009-02-17 22:15:04 +00007293
Mon P Wang078a62d2008-05-05 19:05:59 +00007294 // x86 address has 4 operands: base, index, scale, and displacement
7295 int lastAddrIndx = 3; // [0,3]
7296 int valArgIndx = 4;
Scott Michel91099d62009-02-17 22:15:04 +00007297
Mon P Wang318b0372008-05-05 22:56:23 +00007298 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007299 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00007300 for (int i=0; i <= lastAddrIndx; ++i)
7301 (*MIB).addOperand(*argOpers[i]);
Mon P Wang318b0372008-05-05 22:56:23 +00007302
Mon P Wang078a62d2008-05-05 19:05:59 +00007303 // We only support register and immediate values
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007304 assert((argOpers[valArgIndx]->isReg() ||
7305 argOpers[valArgIndx]->isImm()) &&
Dan Gohman7f7f3652008-09-13 17:58:21 +00007306 "invalid operand");
Scott Michel91099d62009-02-17 22:15:04 +00007307
7308 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007309 if (argOpers[valArgIndx]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007310 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michel91099d62009-02-17 22:15:04 +00007311 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007312 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang078a62d2008-05-05 19:05:59 +00007313 (*MIB).addOperand(*argOpers[valArgIndx]);
7314
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007315 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wang318b0372008-05-05 22:56:23 +00007316 MIB.addReg(t1);
7317
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007318 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang078a62d2008-05-05 19:05:59 +00007319 MIB.addReg(t1);
7320 MIB.addReg(t2);
7321
7322 // Generate movc
7323 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007324 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang078a62d2008-05-05 19:05:59 +00007325 MIB.addReg(t2);
7326 MIB.addReg(t1);
7327
7328 // Cmp and exchange if none has modified the memory location
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007329 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang078a62d2008-05-05 19:05:59 +00007330 for (int i=0; i <= lastAddrIndx; ++i)
7331 (*MIB).addOperand(*argOpers[i]);
7332 MIB.addReg(t3);
Mon P Wang50584a62008-07-17 04:54:06 +00007333 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7334 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Scott Michel91099d62009-02-17 22:15:04 +00007335
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007336 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang078a62d2008-05-05 19:05:59 +00007337 MIB.addReg(X86::EAX);
Scott Michel91099d62009-02-17 22:15:04 +00007338
Mon P Wang078a62d2008-05-05 19:05:59 +00007339 // insert branch
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007340 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00007341
Dan Gohman221a4372008-07-07 23:14:23 +00007342 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00007343 return nextMBB;
7344}
7345
7346
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007347MachineBasicBlock *
Evan Chenge637db12008-01-30 18:18:23 +00007348X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman96d60922009-02-07 16:15:20 +00007349 MachineBasicBlock *BB) const {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007350 DebugLoc dl = MI->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007351 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7352 switch (MI->getOpcode()) {
7353 default: assert(false && "Unexpected instr type to insert");
Mon P Wang83edba52008-12-12 01:25:51 +00007354 case X86::CMOV_V1I64:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007355 case X86::CMOV_FR32:
7356 case X86::CMOV_FR64:
7357 case X86::CMOV_V4F32:
7358 case X86::CMOV_V2F64:
Evan Cheng621216e2007-09-29 00:00:36 +00007359 case X86::CMOV_V2I64: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007360 // To "insert" a SELECT_CC instruction, we actually have to insert the
7361 // diamond control-flow pattern. The incoming instruction knows the
7362 // destination vreg to set, the condition code register to branch on, the
7363 // true/false values to select between, and a branch opcode to use.
7364 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00007365 MachineFunction::iterator It = BB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007366 ++It;
7367
7368 // thisMBB:
7369 // ...
7370 // TrueVal = ...
7371 // cmpTY ccX, r1, r2
7372 // bCC copy1MBB
7373 // fallthrough --> copy0MBB
7374 MachineBasicBlock *thisMBB = BB;
Dan Gohman221a4372008-07-07 23:14:23 +00007375 MachineFunction *F = BB->getParent();
7376 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7377 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007378 unsigned Opc =
7379 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007380 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman221a4372008-07-07 23:14:23 +00007381 F->insert(It, copy0MBB);
7382 F->insert(It, sinkMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00007383 // Update machine-CFG edges by transferring all successors of the current
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007384 // block to the new block which will contain the Phi node for the select.
Mon P Wang078a62d2008-05-05 19:05:59 +00007385 sinkMBB->transferSuccessors(BB);
7386
7387 // Add the true and fallthrough blocks as its successors.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007388 BB->addSuccessor(copy0MBB);
7389 BB->addSuccessor(sinkMBB);
7390
7391 // copy0MBB:
7392 // %FalseValue = ...
7393 // # fallthrough to sinkMBB
7394 BB = copy0MBB;
7395
7396 // Update machine-CFG edges
7397 BB->addSuccessor(sinkMBB);
7398
7399 // sinkMBB:
7400 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7401 // ...
7402 BB = sinkMBB;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007403 BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007404 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7405 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7406
Dan Gohman221a4372008-07-07 23:14:23 +00007407 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007408 return BB;
7409 }
7410
7411 case X86::FP32_TO_INT16_IN_MEM:
7412 case X86::FP32_TO_INT32_IN_MEM:
7413 case X86::FP32_TO_INT64_IN_MEM:
7414 case X86::FP64_TO_INT16_IN_MEM:
7415 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00007416 case X86::FP64_TO_INT64_IN_MEM:
7417 case X86::FP80_TO_INT16_IN_MEM:
7418 case X86::FP80_TO_INT32_IN_MEM:
7419 case X86::FP80_TO_INT64_IN_MEM: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007420 // Change the floating point control register to use "round towards zero"
7421 // mode when truncating to an integer value.
7422 MachineFunction *F = BB->getParent();
7423 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007424 addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007425
7426 // Load the old value of the high byte of the control word...
7427 unsigned OldCW =
Chris Lattner1b989192007-12-31 04:13:23 +00007428 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Scott Michel91099d62009-02-17 22:15:04 +00007429 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007430 CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007431
7432 // Set the high part to be round to zero...
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007433 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007434 .addImm(0xC7F);
7435
7436 // Reload the modified control word now...
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007437 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007438
7439 // Restore the memory image of control word to original value
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007440 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007441 .addReg(OldCW);
7442
7443 // Get the X86 opcode to use.
7444 unsigned Opc;
7445 switch (MI->getOpcode()) {
7446 default: assert(0 && "illegal opcode!");
7447 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7448 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7449 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7450 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7451 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7452 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00007453 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7454 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7455 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007456 }
7457
7458 X86AddressMode AM;
7459 MachineOperand &Op = MI->getOperand(0);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007460 if (Op.isReg()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007461 AM.BaseType = X86AddressMode::RegBase;
7462 AM.Base.Reg = Op.getReg();
7463 } else {
7464 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner6017d482007-12-30 23:10:15 +00007465 AM.Base.FrameIndex = Op.getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007466 }
7467 Op = MI->getOperand(1);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007468 if (Op.isImm())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007469 AM.Scale = Op.getImm();
7470 Op = MI->getOperand(2);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007471 if (Op.isImm())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007472 AM.IndexReg = Op.getImm();
7473 Op = MI->getOperand(3);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007474 if (Op.isGlobal()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007475 AM.GV = Op.getGlobal();
7476 } else {
7477 AM.Disp = Op.getImm();
7478 }
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007479 addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007480 .addReg(MI->getOperand(4).getReg());
7481
7482 // Reload the original control word now.
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007483 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007484
Dan Gohman221a4372008-07-07 23:14:23 +00007485 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007486 return BB;
7487 }
Mon P Wang078a62d2008-05-05 19:05:59 +00007488 case X86::ATOMAND32:
7489 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michel91099d62009-02-17 22:15:04 +00007490 X86::AND32ri, X86::MOV32rm,
Dale Johannesend20e4452008-08-19 18:47:28 +00007491 X86::LCMPXCHG32, X86::MOV32rr,
7492 X86::NOT32r, X86::EAX,
7493 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00007494 case X86::ATOMOR32:
Scott Michel91099d62009-02-17 22:15:04 +00007495 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7496 X86::OR32ri, X86::MOV32rm,
Dale Johannesend20e4452008-08-19 18:47:28 +00007497 X86::LCMPXCHG32, X86::MOV32rr,
7498 X86::NOT32r, X86::EAX,
7499 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00007500 case X86::ATOMXOR32:
7501 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michel91099d62009-02-17 22:15:04 +00007502 X86::XOR32ri, X86::MOV32rm,
Dale Johannesend20e4452008-08-19 18:47:28 +00007503 X86::LCMPXCHG32, X86::MOV32rr,
7504 X86::NOT32r, X86::EAX,
7505 X86::GR32RegisterClass);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007506 case X86::ATOMNAND32:
7507 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00007508 X86::AND32ri, X86::MOV32rm,
7509 X86::LCMPXCHG32, X86::MOV32rr,
7510 X86::NOT32r, X86::EAX,
7511 X86::GR32RegisterClass, true);
Mon P Wang078a62d2008-05-05 19:05:59 +00007512 case X86::ATOMMIN32:
7513 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7514 case X86::ATOMMAX32:
7515 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7516 case X86::ATOMUMIN32:
7517 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7518 case X86::ATOMUMAX32:
7519 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesend20e4452008-08-19 18:47:28 +00007520
7521 case X86::ATOMAND16:
7522 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7523 X86::AND16ri, X86::MOV16rm,
7524 X86::LCMPXCHG16, X86::MOV16rr,
7525 X86::NOT16r, X86::AX,
7526 X86::GR16RegisterClass);
7527 case X86::ATOMOR16:
Scott Michel91099d62009-02-17 22:15:04 +00007528 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00007529 X86::OR16ri, X86::MOV16rm,
7530 X86::LCMPXCHG16, X86::MOV16rr,
7531 X86::NOT16r, X86::AX,
7532 X86::GR16RegisterClass);
7533 case X86::ATOMXOR16:
7534 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7535 X86::XOR16ri, X86::MOV16rm,
7536 X86::LCMPXCHG16, X86::MOV16rr,
7537 X86::NOT16r, X86::AX,
7538 X86::GR16RegisterClass);
7539 case X86::ATOMNAND16:
7540 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7541 X86::AND16ri, X86::MOV16rm,
7542 X86::LCMPXCHG16, X86::MOV16rr,
7543 X86::NOT16r, X86::AX,
7544 X86::GR16RegisterClass, true);
7545 case X86::ATOMMIN16:
7546 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7547 case X86::ATOMMAX16:
7548 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7549 case X86::ATOMUMIN16:
7550 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7551 case X86::ATOMUMAX16:
7552 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7553
7554 case X86::ATOMAND8:
7555 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7556 X86::AND8ri, X86::MOV8rm,
7557 X86::LCMPXCHG8, X86::MOV8rr,
7558 X86::NOT8r, X86::AL,
7559 X86::GR8RegisterClass);
7560 case X86::ATOMOR8:
Scott Michel91099d62009-02-17 22:15:04 +00007561 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00007562 X86::OR8ri, X86::MOV8rm,
7563 X86::LCMPXCHG8, X86::MOV8rr,
7564 X86::NOT8r, X86::AL,
7565 X86::GR8RegisterClass);
7566 case X86::ATOMXOR8:
7567 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7568 X86::XOR8ri, X86::MOV8rm,
7569 X86::LCMPXCHG8, X86::MOV8rr,
7570 X86::NOT8r, X86::AL,
7571 X86::GR8RegisterClass);
7572 case X86::ATOMNAND8:
7573 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7574 X86::AND8ri, X86::MOV8rm,
7575 X86::LCMPXCHG8, X86::MOV8rr,
7576 X86::NOT8r, X86::AL,
7577 X86::GR8RegisterClass, true);
7578 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesenf160d802008-10-02 18:53:47 +00007579 // This group is for 64-bit host.
Dale Johannesen6b60eca2008-08-20 00:48:50 +00007580 case X86::ATOMAND64:
7581 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michel91099d62009-02-17 22:15:04 +00007582 X86::AND64ri32, X86::MOV64rm,
Dale Johannesen6b60eca2008-08-20 00:48:50 +00007583 X86::LCMPXCHG64, X86::MOV64rr,
7584 X86::NOT64r, X86::RAX,
7585 X86::GR64RegisterClass);
7586 case X86::ATOMOR64:
Scott Michel91099d62009-02-17 22:15:04 +00007587 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7588 X86::OR64ri32, X86::MOV64rm,
Dale Johannesen6b60eca2008-08-20 00:48:50 +00007589 X86::LCMPXCHG64, X86::MOV64rr,
7590 X86::NOT64r, X86::RAX,
7591 X86::GR64RegisterClass);
7592 case X86::ATOMXOR64:
7593 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michel91099d62009-02-17 22:15:04 +00007594 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesen6b60eca2008-08-20 00:48:50 +00007595 X86::LCMPXCHG64, X86::MOV64rr,
7596 X86::NOT64r, X86::RAX,
7597 X86::GR64RegisterClass);
7598 case X86::ATOMNAND64:
7599 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7600 X86::AND64ri32, X86::MOV64rm,
7601 X86::LCMPXCHG64, X86::MOV64rr,
7602 X86::NOT64r, X86::RAX,
7603 X86::GR64RegisterClass, true);
7604 case X86::ATOMMIN64:
7605 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7606 case X86::ATOMMAX64:
7607 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7608 case X86::ATOMUMIN64:
7609 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7610 case X86::ATOMUMAX64:
7611 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesenf160d802008-10-02 18:53:47 +00007612
7613 // This group does 64-bit operations on a 32-bit host.
7614 case X86::ATOMAND6432:
Scott Michel91099d62009-02-17 22:15:04 +00007615 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00007616 X86::AND32rr, X86::AND32rr,
7617 X86::AND32ri, X86::AND32ri,
7618 false);
7619 case X86::ATOMOR6432:
Scott Michel91099d62009-02-17 22:15:04 +00007620 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00007621 X86::OR32rr, X86::OR32rr,
7622 X86::OR32ri, X86::OR32ri,
7623 false);
7624 case X86::ATOMXOR6432:
Scott Michel91099d62009-02-17 22:15:04 +00007625 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00007626 X86::XOR32rr, X86::XOR32rr,
7627 X86::XOR32ri, X86::XOR32ri,
7628 false);
7629 case X86::ATOMNAND6432:
Scott Michel91099d62009-02-17 22:15:04 +00007630 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00007631 X86::AND32rr, X86::AND32rr,
7632 X86::AND32ri, X86::AND32ri,
7633 true);
Dale Johannesenf160d802008-10-02 18:53:47 +00007634 case X86::ATOMADD6432:
Scott Michel91099d62009-02-17 22:15:04 +00007635 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00007636 X86::ADD32rr, X86::ADC32rr,
7637 X86::ADD32ri, X86::ADC32ri,
7638 false);
Dale Johannesenf160d802008-10-02 18:53:47 +00007639 case X86::ATOMSUB6432:
Scott Michel91099d62009-02-17 22:15:04 +00007640 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00007641 X86::SUB32rr, X86::SBB32rr,
7642 X86::SUB32ri, X86::SBB32ri,
7643 false);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007644 case X86::ATOMSWAP6432:
Scott Michel91099d62009-02-17 22:15:04 +00007645 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007646 X86::MOV32rr, X86::MOV32rr,
7647 X86::MOV32ri, X86::MOV32ri,
7648 false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007649 }
7650}
7651
7652//===----------------------------------------------------------------------===//
7653// X86 Optimization Hooks
7654//===----------------------------------------------------------------------===//
7655
Dan Gohman8181bd12008-07-27 21:46:04 +00007656void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00007657 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +00007658 APInt &KnownZero,
7659 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007660 const SelectionDAG &DAG,
7661 unsigned Depth) const {
7662 unsigned Opc = Op.getOpcode();
7663 assert((Opc >= ISD::BUILTIN_OP_END ||
7664 Opc == ISD::INTRINSIC_WO_CHAIN ||
7665 Opc == ISD::INTRINSIC_W_CHAIN ||
7666 Opc == ISD::INTRINSIC_VOID) &&
7667 "Should use MaskedValueIsZero if you don't know whether Op"
7668 " is a target node!");
7669
Dan Gohman1d79e432008-02-13 23:07:24 +00007670 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007671 switch (Opc) {
7672 default: break;
Evan Cheng8e9b21c2009-02-02 09:15:04 +00007673 case X86ISD::ADD:
7674 case X86ISD::SUB:
7675 case X86ISD::SMUL:
7676 case X86ISD::UMUL:
7677 // These nodes' second result is a boolean.
7678 if (Op.getResNo() == 0)
7679 break;
7680 // Fallthrough
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007681 case X86ISD::SETCC:
Dan Gohman229fa052008-02-13 00:35:47 +00007682 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
7683 Mask.getBitWidth() - 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007684 break;
7685 }
7686}
7687
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007688/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengef7be082008-05-12 19:56:52 +00007689/// node is a GlobalAddress + offset.
7690bool X86TargetLowering::isGAPlusOffset(SDNode *N,
7691 GlobalValue* &GA, int64_t &Offset) const{
7692 if (N->getOpcode() == X86ISD::Wrapper) {
7693 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007694 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman36322c72008-10-18 02:06:02 +00007695 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007696 return true;
7697 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007698 }
Evan Chengef7be082008-05-12 19:56:52 +00007699 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007700}
7701
Evan Chengef7be082008-05-12 19:56:52 +00007702static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
7703 const TargetLowering &TLI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007704 GlobalValue *GV;
Nick Lewycky4bd3fca2008-02-02 08:29:58 +00007705 int64_t Offset = 0;
Evan Chengef7be082008-05-12 19:56:52 +00007706 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng40ee6e52008-05-08 00:57:18 +00007707 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattner3834cf32008-01-26 20:07:42 +00007708 // DAG combine handles the stack object case.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007709 return false;
7710}
7711
Dan Gohman8181bd12008-07-27 21:46:04 +00007712static bool EltsFromConsecutiveLoads(SDNode *N, SDValue PermMask,
Duncan Sands92c43912008-06-06 12:08:01 +00007713 unsigned NumElems, MVT EVT,
Evan Chengef7be082008-05-12 19:56:52 +00007714 SDNode *&Base,
7715 SelectionDAG &DAG, MachineFrameInfo *MFI,
7716 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00007717 Base = NULL;
7718 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00007719 SDValue Idx = PermMask.getOperand(i);
Evan Cheng40ee6e52008-05-08 00:57:18 +00007720 if (Idx.getOpcode() == ISD::UNDEF) {
7721 if (!Base)
7722 return false;
7723 continue;
7724 }
7725
Dan Gohman8181bd12008-07-27 21:46:04 +00007726 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greif1c80d112008-08-28 21:40:38 +00007727 if (!Elt.getNode() ||
7728 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng40ee6e52008-05-08 00:57:18 +00007729 return false;
7730 if (!Base) {
Gabor Greif1c80d112008-08-28 21:40:38 +00007731 Base = Elt.getNode();
Evan Cheng92ee6822008-05-10 06:46:49 +00007732 if (Base->getOpcode() == ISD::UNDEF)
7733 return false;
Evan Cheng40ee6e52008-05-08 00:57:18 +00007734 continue;
7735 }
7736 if (Elt.getOpcode() == ISD::UNDEF)
7737 continue;
7738
Gabor Greif1c80d112008-08-28 21:40:38 +00007739 if (!TLI.isConsecutiveLoad(Elt.getNode(), Base,
Duncan Sands92c43912008-06-06 12:08:01 +00007740 EVT.getSizeInBits()/8, i, MFI))
Evan Cheng40ee6e52008-05-08 00:57:18 +00007741 return false;
7742 }
7743 return true;
7744}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007745
7746/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
7747/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
7748/// if the load addresses are consecutive, non-overlapping, and in the right
7749/// order.
Dan Gohman8181bd12008-07-27 21:46:04 +00007750static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Evan Chengef7be082008-05-12 19:56:52 +00007751 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00007752 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007753 DebugLoc dl = N->getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00007754 MVT VT = N->getValueType(0);
7755 MVT EVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00007756 SDValue PermMask = N->getOperand(2);
Evan Chengbad18452008-05-05 22:12:23 +00007757 unsigned NumElems = PermMask.getNumOperands();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007758 SDNode *Base = NULL;
Evan Chengef7be082008-05-12 19:56:52 +00007759 if (!EltsFromConsecutiveLoads(N, PermMask, NumElems, EVT, Base,
7760 DAG, MFI, TLI))
Dan Gohman8181bd12008-07-27 21:46:04 +00007761 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007762
Dan Gohman11821702007-07-27 17:16:43 +00007763 LoadSDNode *LD = cast<LoadSDNode>(Base);
Gabor Greif1c80d112008-08-28 21:40:38 +00007764 if (isBaseAlignmentOfN(16, Base->getOperand(1).getNode(), TLI))
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007765 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michel91099d62009-02-17 22:15:04 +00007766 LD->getSrcValue(), LD->getSrcValueOffset(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007767 LD->isVolatile());
7768 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
7769 LD->getSrcValue(), LD->getSrcValueOffset(),
7770 LD->isVolatile(), LD->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007771}
7772
Evan Chengb6290462008-05-12 23:04:07 +00007773/// PerformBuildVectorCombine - build_vector 0,(load i64 / f64) -> movq / movsd.
Dan Gohman8181bd12008-07-27 21:46:04 +00007774static SDValue PerformBuildVectorCombine(SDNode *N, SelectionDAG &DAG,
Dan Gohman22cefb02009-01-29 01:59:02 +00007775 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng6617eed2008-09-24 23:26:36 +00007776 const X86Subtarget *Subtarget,
7777 const TargetLowering &TLI) {
Evan Chengdea99362008-05-29 08:22:04 +00007778 unsigned NumOps = N->getNumOperands();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007779 DebugLoc dl = N->getDebugLoc();
Evan Chengdea99362008-05-29 08:22:04 +00007780
Evan Chenge9b9c672008-05-09 21:53:03 +00007781 // Ignore single operand BUILD_VECTOR.
Evan Chengdea99362008-05-29 08:22:04 +00007782 if (NumOps == 1)
Dan Gohman8181bd12008-07-27 21:46:04 +00007783 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00007784
Duncan Sands92c43912008-06-06 12:08:01 +00007785 MVT VT = N->getValueType(0);
7786 MVT EVT = VT.getVectorElementType();
Evan Chenge9b9c672008-05-09 21:53:03 +00007787 if ((EVT != MVT::i64 && EVT != MVT::f64) || Subtarget->is64Bit())
7788 // We are looking for load i64 and zero extend. We want to transform
7789 // it before legalizer has a chance to expand it. Also look for i64
7790 // BUILD_PAIR bit casted to f64.
Dan Gohman8181bd12008-07-27 21:46:04 +00007791 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00007792 // This must be an insertion into a zero vector.
Dan Gohman8181bd12008-07-27 21:46:04 +00007793 SDValue HighElt = N->getOperand(1);
Evan Cheng5b0c30e2008-05-10 00:58:41 +00007794 if (!isZeroNode(HighElt))
Dan Gohman8181bd12008-07-27 21:46:04 +00007795 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00007796
7797 // Value must be a load.
Gabor Greif1c80d112008-08-28 21:40:38 +00007798 SDNode *Base = N->getOperand(0).getNode();
Evan Chenge9b9c672008-05-09 21:53:03 +00007799 if (!isa<LoadSDNode>(Base)) {
Evan Chengb6290462008-05-12 23:04:07 +00007800 if (Base->getOpcode() != ISD::BIT_CONVERT)
Dan Gohman8181bd12008-07-27 21:46:04 +00007801 return SDValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00007802 Base = Base->getOperand(0).getNode();
Evan Chengb6290462008-05-12 23:04:07 +00007803 if (!isa<LoadSDNode>(Base))
Dan Gohman8181bd12008-07-27 21:46:04 +00007804 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00007805 }
Evan Chenge9b9c672008-05-09 21:53:03 +00007806
7807 // Transform it into VZEXT_LOAD addr.
Evan Chengb6290462008-05-12 23:04:07 +00007808 LoadSDNode *LD = cast<LoadSDNode>(Base);
Scott Michel91099d62009-02-17 22:15:04 +00007809
Nate Begeman211c4742008-05-28 00:24:25 +00007810 // Load must not be an extload.
7811 if (LD->getExtensionType() != ISD::NON_EXTLOAD)
Dan Gohman8181bd12008-07-27 21:46:04 +00007812 return SDValue();
Mon P Wang28b36412009-01-30 07:07:40 +00007813
7814 // Load type should legal type so we don't have to legalize it.
7815 if (!TLI.isTypeLegal(VT))
7816 return SDValue();
7817
Evan Cheng6617eed2008-09-24 23:26:36 +00007818 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
7819 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007820 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Dan Gohman22cefb02009-01-29 01:59:02 +00007821 TargetLowering::TargetLoweringOpt TLO(DAG);
7822 TLO.CombineTo(SDValue(Base, 1), ResNode.getValue(1));
7823 DCI.CommitTargetLoweringOpt(TLO);
Evan Cheng6617eed2008-09-24 23:26:36 +00007824 return ResNode;
Scott Michel91099d62009-02-17 22:15:04 +00007825}
Evan Chenge9b9c672008-05-09 21:53:03 +00007826
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007827/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00007828static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007829 const X86Subtarget *Subtarget) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007830 DebugLoc dl = N->getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00007831 SDValue Cond = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007832
7833 // If we have SSE[12] support, try to form min/max nodes.
7834 if (Subtarget->hasSSE2() &&
7835 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
7836 if (Cond.getOpcode() == ISD::SETCC) {
7837 // Get the LHS/RHS of the select.
Dan Gohman8181bd12008-07-27 21:46:04 +00007838 SDValue LHS = N->getOperand(1);
7839 SDValue RHS = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007840 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
7841
7842 unsigned Opcode = 0;
7843 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
7844 switch (CC) {
7845 default: break;
7846 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
7847 case ISD::SETULE:
7848 case ISD::SETLE:
7849 if (!UnsafeFPMath) break;
7850 // FALL THROUGH.
7851 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
7852 case ISD::SETLT:
7853 Opcode = X86ISD::FMIN;
7854 break;
7855
7856 case ISD::SETOGT: // (X > Y) ? X : Y -> max
7857 case ISD::SETUGT:
7858 case ISD::SETGT:
7859 if (!UnsafeFPMath) break;
7860 // FALL THROUGH.
7861 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
7862 case ISD::SETGE:
7863 Opcode = X86ISD::FMAX;
7864 break;
7865 }
7866 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
7867 switch (CC) {
7868 default: break;
7869 case ISD::SETOGT: // (X > Y) ? Y : X -> min
7870 case ISD::SETUGT:
7871 case ISD::SETGT:
7872 if (!UnsafeFPMath) break;
7873 // FALL THROUGH.
7874 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
7875 case ISD::SETGE:
7876 Opcode = X86ISD::FMIN;
7877 break;
7878
7879 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
7880 case ISD::SETULE:
7881 case ISD::SETLE:
7882 if (!UnsafeFPMath) break;
7883 // FALL THROUGH.
7884 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
7885 case ISD::SETLT:
7886 Opcode = X86ISD::FMAX;
7887 break;
7888 }
7889 }
7890
7891 if (Opcode)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007892 return DAG.getNode(Opcode, dl, N->getValueType(0), LHS, RHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007893 }
7894
7895 }
7896
Dan Gohman8181bd12008-07-27 21:46:04 +00007897 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007898}
7899
sampo025b75c2009-01-26 00:52:55 +00007900/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
7901/// when possible.
7902static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
7903 const X86Subtarget *Subtarget) {
7904 // On X86 with SSE2 support, we can transform this to a vector shift if
7905 // all elements are shifted by the same amount. We can't do this in legalize
7906 // because the a constant vector is typically transformed to a constant pool
7907 // so we have no knowledge of the shift amount.
sampo087d53c2009-01-26 03:15:31 +00007908 if (!Subtarget->hasSSE2())
7909 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00007910
sampo025b75c2009-01-26 00:52:55 +00007911 MVT VT = N->getValueType(0);
sampo087d53c2009-01-26 03:15:31 +00007912 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
7913 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00007914
Mon P Wanga91e9642009-01-28 08:12:05 +00007915 SDValue ShAmtOp = N->getOperand(1);
7916 MVT EltVT = VT.getVectorElementType();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007917 DebugLoc dl = N->getDebugLoc();
Mon P Wanga91e9642009-01-28 08:12:05 +00007918 SDValue BaseShAmt;
7919 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
7920 unsigned NumElts = VT.getVectorNumElements();
7921 unsigned i = 0;
7922 for (; i != NumElts; ++i) {
7923 SDValue Arg = ShAmtOp.getOperand(i);
7924 if (Arg.getOpcode() == ISD::UNDEF) continue;
7925 BaseShAmt = Arg;
7926 break;
7927 }
7928 for (; i != NumElts; ++i) {
7929 SDValue Arg = ShAmtOp.getOperand(i);
7930 if (Arg.getOpcode() == ISD::UNDEF) continue;
7931 if (Arg != BaseShAmt) {
7932 return SDValue();
7933 }
7934 }
7935 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
7936 isSplatMask(ShAmtOp.getOperand(2).getNode())) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007937 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, ShAmtOp,
Mon P Wanga91e9642009-01-28 08:12:05 +00007938 DAG.getIntPtrConstant(0));
7939 } else
sampo087d53c2009-01-26 03:15:31 +00007940 return SDValue();
sampo025b75c2009-01-26 00:52:55 +00007941
sampo087d53c2009-01-26 03:15:31 +00007942 if (EltVT.bitsGT(MVT::i32))
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007943 BaseShAmt = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00007944 else if (EltVT.bitsLT(MVT::i32))
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007945 BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BaseShAmt);
sampo025b75c2009-01-26 00:52:55 +00007946
sampo087d53c2009-01-26 03:15:31 +00007947 // The shift amount is identical so we can do a vector shift.
7948 SDValue ValOp = N->getOperand(0);
7949 switch (N->getOpcode()) {
7950 default:
7951 assert(0 && "Unknown shift opcode!");
7952 break;
7953 case ISD::SHL:
7954 if (VT == MVT::v2i64)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007955 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
sampo025b75c2009-01-26 00:52:55 +00007956 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7957 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00007958 if (VT == MVT::v4i32)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007959 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
sampo025b75c2009-01-26 00:52:55 +00007960 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
7961 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00007962 if (VT == MVT::v8i16)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007963 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
sampo025b75c2009-01-26 00:52:55 +00007964 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
7965 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00007966 break;
7967 case ISD::SRA:
7968 if (VT == MVT::v4i32)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007969 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
sampo025b75c2009-01-26 00:52:55 +00007970 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
7971 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00007972 if (VT == MVT::v8i16)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007973 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
sampo025b75c2009-01-26 00:52:55 +00007974 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
7975 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00007976 break;
7977 case ISD::SRL:
7978 if (VT == MVT::v2i64)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007979 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
sampo025b75c2009-01-26 00:52:55 +00007980 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7981 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00007982 if (VT == MVT::v4i32)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007983 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
sampo025b75c2009-01-26 00:52:55 +00007984 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
7985 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00007986 if (VT == MVT::v8i16)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007987 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
sampo025b75c2009-01-26 00:52:55 +00007988 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
7989 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00007990 break;
sampo025b75c2009-01-26 00:52:55 +00007991 }
7992 return SDValue();
7993}
7994
Chris Lattnerce84ae42008-02-22 02:09:43 +00007995/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00007996static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Chris Lattnerce84ae42008-02-22 02:09:43 +00007997 const X86Subtarget *Subtarget) {
7998 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
7999 // the FP state in cases where an emms may be missing.
Dale Johannesend112b802008-02-25 19:20:14 +00008000 // A preferable solution to the general problem is to figure out the right
8001 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng40ee6e52008-05-08 00:57:18 +00008002 StoreSDNode *St = cast<StoreSDNode>(N);
Duncan Sands92c43912008-06-06 12:08:01 +00008003 if (St->getValue().getValueType().isVector() &&
8004 St->getValue().getValueType().getSizeInBits() == 64 &&
Dale Johannesend112b802008-02-25 19:20:14 +00008005 isa<LoadSDNode>(St->getValue()) &&
8006 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8007 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greif1c80d112008-08-28 21:40:38 +00008008 SDNode* LdVal = St->getValue().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00008009 LoadSDNode *Ld = 0;
8010 int TokenFactorIndex = -1;
Dan Gohman8181bd12008-07-27 21:46:04 +00008011 SmallVector<SDValue, 8> Ops;
Gabor Greif1c80d112008-08-28 21:40:38 +00008012 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00008013 // Must be a store of a load. We currently handle two cases: the load
8014 // is a direct child, and it's under an intervening TokenFactor. It is
8015 // possible to dig deeper under nested TokenFactors.
Dale Johannesen49151bc2008-02-25 22:29:22 +00008016 if (ChainVal == LdVal)
Dale Johannesend112b802008-02-25 19:20:14 +00008017 Ld = cast<LoadSDNode>(St->getChain());
8018 else if (St->getValue().hasOneUse() &&
8019 ChainVal->getOpcode() == ISD::TokenFactor) {
8020 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greif1c80d112008-08-28 21:40:38 +00008021 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesend112b802008-02-25 19:20:14 +00008022 TokenFactorIndex = i;
8023 Ld = cast<LoadSDNode>(St->getValue());
8024 } else
8025 Ops.push_back(ChainVal->getOperand(i));
8026 }
8027 }
8028 if (Ld) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008029 DebugLoc dl = N->getDebugLoc();
Dale Johannesend112b802008-02-25 19:20:14 +00008030 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8031 if (Subtarget->is64Bit()) {
Scott Michel91099d62009-02-17 22:15:04 +00008032 SDValue NewLd = DAG.getLoad(MVT::i64, dl, Ld->getChain(),
8033 Ld->getBasePtr(), Ld->getSrcValue(),
Dale Johannesend112b802008-02-25 19:20:14 +00008034 Ld->getSrcValueOffset(), Ld->isVolatile(),
8035 Ld->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00008036 SDValue NewChain = NewLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00008037 if (TokenFactorIndex != -1) {
Dan Gohman72032662008-03-28 23:45:16 +00008038 Ops.push_back(NewChain);
Scott Michel91099d62009-02-17 22:15:04 +00008039 NewChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Ops[0],
Dale Johannesend112b802008-02-25 19:20:14 +00008040 Ops.size());
8041 }
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008042 return DAG.getStore(NewChain, dl, NewLd, St->getBasePtr(),
Dale Johannesend112b802008-02-25 19:20:14 +00008043 St->getSrcValue(), St->getSrcValueOffset(),
8044 St->isVolatile(), St->getAlignment());
8045 }
8046
8047 // Otherwise, lower to two 32-bit copies.
Dan Gohman8181bd12008-07-27 21:46:04 +00008048 SDValue LoAddr = Ld->getBasePtr();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008049 SDValue HiAddr = DAG.getNode(ISD::ADD, dl, MVT::i32, LoAddr,
Duncan Sands92c43912008-06-06 12:08:01 +00008050 DAG.getConstant(4, MVT::i32));
Dale Johannesend112b802008-02-25 19:20:14 +00008051
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008052 SDValue LoLd = DAG.getLoad(MVT::i32, dl, Ld->getChain(), LoAddr,
Dale Johannesend112b802008-02-25 19:20:14 +00008053 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8054 Ld->isVolatile(), Ld->getAlignment());
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008055 SDValue HiLd = DAG.getLoad(MVT::i32, dl, Ld->getChain(), HiAddr,
Dale Johannesend112b802008-02-25 19:20:14 +00008056 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
Scott Michel91099d62009-02-17 22:15:04 +00008057 Ld->isVolatile(),
Dale Johannesend112b802008-02-25 19:20:14 +00008058 MinAlign(Ld->getAlignment(), 4));
8059
Dan Gohman8181bd12008-07-27 21:46:04 +00008060 SDValue NewChain = LoLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00008061 if (TokenFactorIndex != -1) {
8062 Ops.push_back(LoLd);
8063 Ops.push_back(HiLd);
Scott Michel91099d62009-02-17 22:15:04 +00008064 NewChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Ops[0],
Dale Johannesend112b802008-02-25 19:20:14 +00008065 Ops.size());
8066 }
8067
8068 LoAddr = St->getBasePtr();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008069 HiAddr = DAG.getNode(ISD::ADD, dl, MVT::i32, LoAddr,
Duncan Sands92c43912008-06-06 12:08:01 +00008070 DAG.getConstant(4, MVT::i32));
Dale Johannesend112b802008-02-25 19:20:14 +00008071
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008072 SDValue LoSt = DAG.getStore(NewChain, dl, LoLd, LoAddr,
Chris Lattnerce84ae42008-02-22 02:09:43 +00008073 St->getSrcValue(), St->getSrcValueOffset(),
8074 St->isVolatile(), St->getAlignment());
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008075 SDValue HiSt = DAG.getStore(NewChain, dl, HiLd, HiAddr,
Gabor Greif825aa892008-08-28 23:19:51 +00008076 St->getSrcValue(),
8077 St->getSrcValueOffset() + 4,
Scott Michel91099d62009-02-17 22:15:04 +00008078 St->isVolatile(),
Dale Johannesend112b802008-02-25 19:20:14 +00008079 MinAlign(St->getAlignment(), 4));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008080 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, LoSt, HiSt);
Chris Lattnerce84ae42008-02-22 02:09:43 +00008081 }
Chris Lattnerce84ae42008-02-22 02:09:43 +00008082 }
Dan Gohman8181bd12008-07-27 21:46:04 +00008083 return SDValue();
Chris Lattnerce84ae42008-02-22 02:09:43 +00008084}
8085
Chris Lattner470d5dc2008-01-25 06:14:17 +00008086/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8087/// X86ISD::FXOR nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00008088static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner470d5dc2008-01-25 06:14:17 +00008089 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8090 // F[X]OR(0.0, x) -> x
8091 // F[X]OR(x, 0.0) -> x
Chris Lattnerf82998f2008-01-25 05:46:26 +00008092 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8093 if (C->getValueAPF().isPosZero())
8094 return N->getOperand(1);
8095 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8096 if (C->getValueAPF().isPosZero())
8097 return N->getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +00008098 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00008099}
8100
8101/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00008102static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattnerf82998f2008-01-25 05:46:26 +00008103 // FAND(0.0, x) -> 0.0
8104 // FAND(x, 0.0) -> 0.0
8105 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8106 if (C->getValueAPF().isPosZero())
8107 return N->getOperand(0);
8108 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8109 if (C->getValueAPF().isPosZero())
8110 return N->getOperand(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00008111 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00008112}
8113
Dan Gohman22cefb02009-01-29 01:59:02 +00008114static SDValue PerformBTCombine(SDNode *N,
8115 SelectionDAG &DAG,
8116 TargetLowering::DAGCombinerInfo &DCI) {
8117 // BT ignores high bits in the bit index operand.
8118 SDValue Op1 = N->getOperand(1);
8119 if (Op1.hasOneUse()) {
8120 unsigned BitWidth = Op1.getValueSizeInBits();
8121 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8122 APInt KnownZero, KnownOne;
8123 TargetLowering::TargetLoweringOpt TLO(DAG);
8124 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8125 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8126 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8127 DCI.CommitTargetLoweringOpt(TLO);
8128 }
8129 return SDValue();
8130}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008131
Dan Gohman8181bd12008-07-27 21:46:04 +00008132SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng62370f32008-11-05 06:03:38 +00008133 DAGCombinerInfo &DCI) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008134 SelectionDAG &DAG = DCI.DAG;
8135 switch (N->getOpcode()) {
8136 default: break;
Evan Chengef7be082008-05-12 19:56:52 +00008137 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
8138 case ISD::BUILD_VECTOR:
Dan Gohman22cefb02009-01-29 01:59:02 +00008139 return PerformBuildVectorCombine(N, DAG, DCI, Subtarget, *this);
Chris Lattnerf82998f2008-01-25 05:46:26 +00008140 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
sampo025b75c2009-01-26 00:52:55 +00008141 case ISD::SHL:
8142 case ISD::SRA:
8143 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng40ee6e52008-05-08 00:57:18 +00008144 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner470d5dc2008-01-25 06:14:17 +00008145 case X86ISD::FXOR:
Chris Lattnerf82998f2008-01-25 05:46:26 +00008146 case X86ISD::FOR: return PerformFORCombine(N, DAG);
8147 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohman22cefb02009-01-29 01:59:02 +00008148 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008149 }
8150
Dan Gohman8181bd12008-07-27 21:46:04 +00008151 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008152}
8153
8154//===----------------------------------------------------------------------===//
8155// X86 Inline Assembly Support
8156//===----------------------------------------------------------------------===//
8157
8158/// getConstraintType - Given a constraint letter, return the type of
8159/// constraint it is for this target.
8160X86TargetLowering::ConstraintType
8161X86TargetLowering::getConstraintType(const std::string &Constraint) const {
8162 if (Constraint.size() == 1) {
8163 switch (Constraint[0]) {
8164 case 'A':
Dale Johannesen73920c02008-11-13 21:52:36 +00008165 return C_Register;
Chris Lattner267805f2008-03-11 19:06:29 +00008166 case 'f':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008167 case 'r':
8168 case 'R':
8169 case 'l':
8170 case 'q':
8171 case 'Q':
8172 case 'x':
Dale Johannesen9ab553f2008-04-01 00:57:48 +00008173 case 'y':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008174 case 'Y':
8175 return C_RegisterClass;
Dale Johannesenf190a032009-02-12 20:58:09 +00008176 case 'e':
8177 case 'Z':
8178 return C_Other;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008179 default:
8180 break;
8181 }
8182 }
8183 return TargetLowering::getConstraintType(Constraint);
8184}
8185
Dale Johannesene99fc902008-01-29 02:21:21 +00008186/// LowerXConstraint - try to replace an X constraint, which matches anything,
8187/// with another that has more specific requirements based on the type of the
8188/// corresponding operand.
Chris Lattnereca405c2008-04-26 23:02:14 +00008189const char *X86TargetLowering::
Duncan Sands92c43912008-06-06 12:08:01 +00008190LowerXConstraint(MVT ConstraintVT) const {
Chris Lattnereca405c2008-04-26 23:02:14 +00008191 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
8192 // 'f' like normal targets.
Duncan Sands92c43912008-06-06 12:08:01 +00008193 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesene99fc902008-01-29 02:21:21 +00008194 if (Subtarget->hasSSE2())
Chris Lattnereca405c2008-04-26 23:02:14 +00008195 return "Y";
8196 if (Subtarget->hasSSE1())
8197 return "x";
8198 }
Scott Michel91099d62009-02-17 22:15:04 +00008199
Chris Lattnereca405c2008-04-26 23:02:14 +00008200 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesene99fc902008-01-29 02:21:21 +00008201}
8202
Chris Lattnera531abc2007-08-25 00:47:38 +00008203/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8204/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman8181bd12008-07-27 21:46:04 +00008205void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattnera531abc2007-08-25 00:47:38 +00008206 char Constraint,
Evan Cheng7f250d62008-09-24 00:05:32 +00008207 bool hasMemory,
Dan Gohman8181bd12008-07-27 21:46:04 +00008208 std::vector<SDValue>&Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +00008209 SelectionDAG &DAG) const {
Dan Gohman8181bd12008-07-27 21:46:04 +00008210 SDValue Result(0, 0);
Scott Michel91099d62009-02-17 22:15:04 +00008211
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008212 switch (Constraint) {
8213 default: break;
8214 case 'I':
8215 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00008216 if (C->getZExtValue() <= 31) {
8217 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +00008218 break;
8219 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008220 }
Chris Lattnera531abc2007-08-25 00:47:38 +00008221 return;
Evan Cheng4fb2c0f2008-09-22 23:57:37 +00008222 case 'J':
8223 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8224 if (C->getZExtValue() <= 63) {
8225 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8226 break;
8227 }
8228 }
8229 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008230 case 'N':
8231 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00008232 if (C->getZExtValue() <= 255) {
8233 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +00008234 break;
8235 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008236 }
Chris Lattnera531abc2007-08-25 00:47:38 +00008237 return;
Dale Johannesenf190a032009-02-12 20:58:09 +00008238 case 'e': {
8239 // 32-bit signed value
8240 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8241 const ConstantInt *CI = C->getConstantIntValue();
8242 if (CI->isValueValidForType(Type::Int32Ty, C->getSExtValue())) {
8243 // Widen to 64 bits here to get it sign extended.
8244 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
8245 break;
8246 }
8247 // FIXME gcc accepts some relocatable values here too, but only in certain
8248 // memory models; it's complicated.
8249 }
8250 return;
8251 }
8252 case 'Z': {
8253 // 32-bit unsigned value
8254 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8255 const ConstantInt *CI = C->getConstantIntValue();
8256 if (CI->isValueValidForType(Type::Int32Ty, C->getZExtValue())) {
8257 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8258 break;
8259 }
8260 }
8261 // FIXME gcc accepts some relocatable values here too, but only in certain
8262 // memory models; it's complicated.
8263 return;
8264 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008265 case 'i': {
8266 // Literal immediates are always ok.
Chris Lattnera531abc2007-08-25 00:47:38 +00008267 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesenf190a032009-02-12 20:58:09 +00008268 // Widen to 64 bits here to get it sign extended.
8269 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattnera531abc2007-08-25 00:47:38 +00008270 break;
8271 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008272
8273 // If we are in non-pic codegen mode, we allow the address of a global (with
8274 // an optional displacement) to be used with 'i'.
8275 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
8276 int64_t Offset = 0;
Scott Michel91099d62009-02-17 22:15:04 +00008277
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008278 // Match either (GA) or (GA+C)
8279 if (GA) {
8280 Offset = GA->getOffset();
8281 } else if (Op.getOpcode() == ISD::ADD) {
8282 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8283 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
8284 if (C && GA) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00008285 Offset = GA->getOffset()+C->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008286 } else {
8287 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8288 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
8289 if (C && GA)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00008290 Offset = GA->getOffset()+C->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008291 else
8292 C = 0, GA = 0;
8293 }
8294 }
Scott Michel91099d62009-02-17 22:15:04 +00008295
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008296 if (GA) {
Scott Michel91099d62009-02-17 22:15:04 +00008297 if (hasMemory)
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00008298 Op = LowerGlobalAddress(GA->getGlobal(), Op.getDebugLoc(),
Dale Johannesenea996922009-02-04 20:06:27 +00008299 Offset, DAG);
Evan Cheng7f250d62008-09-24 00:05:32 +00008300 else
8301 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
8302 Offset);
Chris Lattnera531abc2007-08-25 00:47:38 +00008303 Result = Op;
8304 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008305 }
8306
8307 // Otherwise, not valid for this mode.
Chris Lattnera531abc2007-08-25 00:47:38 +00008308 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008309 }
8310 }
Scott Michel91099d62009-02-17 22:15:04 +00008311
Gabor Greif1c80d112008-08-28 21:40:38 +00008312 if (Result.getNode()) {
Chris Lattnera531abc2007-08-25 00:47:38 +00008313 Ops.push_back(Result);
8314 return;
8315 }
Evan Cheng7f250d62008-09-24 00:05:32 +00008316 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
8317 Ops, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008318}
8319
8320std::vector<unsigned> X86TargetLowering::
8321getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00008322 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008323 if (Constraint.size() == 1) {
8324 // FIXME: not handling fp-stack yet!
8325 switch (Constraint[0]) { // GCC X86 Constraint Letters
8326 default: break; // Unknown constraint letter
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008327 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
8328 case 'Q': // Q_REGS
8329 if (VT == MVT::i32)
8330 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
8331 else if (VT == MVT::i16)
8332 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
8333 else if (VT == MVT::i8)
Evan Chengf85c10f2007-08-13 23:27:11 +00008334 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner35032592007-11-04 06:51:12 +00008335 else if (VT == MVT::i64)
8336 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
8337 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008338 }
8339 }
8340
8341 return std::vector<unsigned>();
8342}
8343
8344std::pair<unsigned, const TargetRegisterClass*>
8345X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00008346 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008347 // First, see if this is a constraint that directly corresponds to an LLVM
8348 // register class.
8349 if (Constraint.size() == 1) {
8350 // GCC Constraint Letters
8351 switch (Constraint[0]) {
8352 default: break;
8353 case 'r': // GENERAL_REGS
8354 case 'R': // LEGACY_REGS
8355 case 'l': // INDEX_REGS
Chris Lattnerbbfea052008-10-17 18:15:05 +00008356 if (VT == MVT::i8)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008357 return std::make_pair(0U, X86::GR8RegisterClass);
Chris Lattnerbbfea052008-10-17 18:15:05 +00008358 if (VT == MVT::i16)
8359 return std::make_pair(0U, X86::GR16RegisterClass);
8360 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michel91099d62009-02-17 22:15:04 +00008361 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattnerbbfea052008-10-17 18:15:05 +00008362 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattner267805f2008-03-11 19:06:29 +00008363 case 'f': // FP Stack registers.
8364 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
8365 // value to the correct fpstack register class.
8366 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
8367 return std::make_pair(0U, X86::RFP32RegisterClass);
8368 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
8369 return std::make_pair(0U, X86::RFP64RegisterClass);
8370 return std::make_pair(0U, X86::RFP80RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008371 case 'y': // MMX_REGS if MMX allowed.
8372 if (!Subtarget->hasMMX()) break;
8373 return std::make_pair(0U, X86::VR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008374 case 'Y': // SSE_REGS if SSE2 allowed
8375 if (!Subtarget->hasSSE2()) break;
8376 // FALL THROUGH.
8377 case 'x': // SSE_REGS if SSE1 allowed
8378 if (!Subtarget->hasSSE1()) break;
Duncan Sands92c43912008-06-06 12:08:01 +00008379
8380 switch (VT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008381 default: break;
8382 // Scalar SSE types.
8383 case MVT::f32:
8384 case MVT::i32:
8385 return std::make_pair(0U, X86::FR32RegisterClass);
8386 case MVT::f64:
8387 case MVT::i64:
8388 return std::make_pair(0U, X86::FR64RegisterClass);
8389 // Vector types.
8390 case MVT::v16i8:
8391 case MVT::v8i16:
8392 case MVT::v4i32:
8393 case MVT::v2i64:
8394 case MVT::v4f32:
8395 case MVT::v2f64:
8396 return std::make_pair(0U, X86::VR128RegisterClass);
8397 }
8398 break;
8399 }
8400 }
Scott Michel91099d62009-02-17 22:15:04 +00008401
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008402 // Use the default implementation in TargetLowering to convert the register
8403 // constraint into a member of a register class.
8404 std::pair<unsigned, const TargetRegisterClass*> Res;
8405 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
8406
8407 // Not found as a standard register?
8408 if (Res.second == 0) {
8409 // GCC calls "st(0)" just plain "st".
8410 if (StringsEqualNoCase("{st}", Constraint)) {
8411 Res.first = X86::ST0;
Chris Lattner3cfe51b2007-09-24 05:27:37 +00008412 Res.second = X86::RFP80RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008413 }
Dale Johannesen73920c02008-11-13 21:52:36 +00008414 // 'A' means EAX + EDX.
8415 if (Constraint == "A") {
8416 Res.first = X86::EAX;
8417 Res.second = X86::GRADRegisterClass;
8418 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008419 return Res;
8420 }
8421
8422 // Otherwise, check to see if this is a register class of the wrong value
8423 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
8424 // turn into {ax},{dx}.
8425 if (Res.second->hasType(VT))
8426 return Res; // Correct type already, nothing to do.
8427
8428 // All of the single-register GCC register classes map their values onto
8429 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
8430 // really want an 8-bit or 32-bit register, map to the appropriate register
8431 // class and return the appropriate register.
Chris Lattnere9d7f792008-08-26 06:19:02 +00008432 if (Res.second == X86::GR16RegisterClass) {
8433 if (VT == MVT::i8) {
8434 unsigned DestReg = 0;
8435 switch (Res.first) {
8436 default: break;
8437 case X86::AX: DestReg = X86::AL; break;
8438 case X86::DX: DestReg = X86::DL; break;
8439 case X86::CX: DestReg = X86::CL; break;
8440 case X86::BX: DestReg = X86::BL; break;
8441 }
8442 if (DestReg) {
8443 Res.first = DestReg;
8444 Res.second = Res.second = X86::GR8RegisterClass;
8445 }
8446 } else if (VT == MVT::i32) {
8447 unsigned DestReg = 0;
8448 switch (Res.first) {
8449 default: break;
8450 case X86::AX: DestReg = X86::EAX; break;
8451 case X86::DX: DestReg = X86::EDX; break;
8452 case X86::CX: DestReg = X86::ECX; break;
8453 case X86::BX: DestReg = X86::EBX; break;
8454 case X86::SI: DestReg = X86::ESI; break;
8455 case X86::DI: DestReg = X86::EDI; break;
8456 case X86::BP: DestReg = X86::EBP; break;
8457 case X86::SP: DestReg = X86::ESP; break;
8458 }
8459 if (DestReg) {
8460 Res.first = DestReg;
8461 Res.second = Res.second = X86::GR32RegisterClass;
8462 }
8463 } else if (VT == MVT::i64) {
8464 unsigned DestReg = 0;
8465 switch (Res.first) {
8466 default: break;
8467 case X86::AX: DestReg = X86::RAX; break;
8468 case X86::DX: DestReg = X86::RDX; break;
8469 case X86::CX: DestReg = X86::RCX; break;
8470 case X86::BX: DestReg = X86::RBX; break;
8471 case X86::SI: DestReg = X86::RSI; break;
8472 case X86::DI: DestReg = X86::RDI; break;
8473 case X86::BP: DestReg = X86::RBP; break;
8474 case X86::SP: DestReg = X86::RSP; break;
8475 }
8476 if (DestReg) {
8477 Res.first = DestReg;
8478 Res.second = Res.second = X86::GR64RegisterClass;
8479 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008480 }
Chris Lattnere9d7f792008-08-26 06:19:02 +00008481 } else if (Res.second == X86::FR32RegisterClass ||
8482 Res.second == X86::FR64RegisterClass ||
8483 Res.second == X86::VR128RegisterClass) {
8484 // Handle references to XMM physical registers that got mapped into the
8485 // wrong class. This can happen with constraints like {xmm0} where the
8486 // target independent register mapper will just pick the first match it can
8487 // find, ignoring the required type.
8488 if (VT == MVT::f32)
8489 Res.second = X86::FR32RegisterClass;
8490 else if (VT == MVT::f64)
8491 Res.second = X86::FR64RegisterClass;
8492 else if (X86::VR128RegisterClass->hasType(VT))
8493 Res.second = X86::VR128RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008494 }
8495
8496 return Res;
8497}
Mon P Wang1448aad2008-10-30 08:01:45 +00008498
8499//===----------------------------------------------------------------------===//
8500// X86 Widen vector type
8501//===----------------------------------------------------------------------===//
8502
8503/// getWidenVectorType: given a vector type, returns the type to widen
8504/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
8505/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wanga5a239f2008-11-06 05:31:54 +00008506/// When and where to widen is target dependent based on the cost of
Mon P Wang1448aad2008-10-30 08:01:45 +00008507/// scalarizing vs using the wider vector type.
8508
Dan Gohman0fe66c92009-01-15 17:34:08 +00008509MVT X86TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang1448aad2008-10-30 08:01:45 +00008510 assert(VT.isVector());
8511 if (isTypeLegal(VT))
8512 return VT;
Scott Michel91099d62009-02-17 22:15:04 +00008513
Mon P Wang1448aad2008-10-30 08:01:45 +00008514 // TODO: In computeRegisterProperty, we can compute the list of legal vector
8515 // type based on element type. This would speed up our search (though
8516 // it may not be worth it since the size of the list is relatively
8517 // small).
8518 MVT EltVT = VT.getVectorElementType();
8519 unsigned NElts = VT.getVectorNumElements();
Scott Michel91099d62009-02-17 22:15:04 +00008520
Mon P Wang1448aad2008-10-30 08:01:45 +00008521 // On X86, it make sense to widen any vector wider than 1
8522 if (NElts <= 1)
8523 return MVT::Other;
Scott Michel91099d62009-02-17 22:15:04 +00008524
8525 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
Mon P Wang1448aad2008-10-30 08:01:45 +00008526 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
8527 MVT SVT = (MVT::SimpleValueType)nVT;
Scott Michel91099d62009-02-17 22:15:04 +00008528
8529 if (isTypeLegal(SVT) &&
8530 SVT.getVectorElementType() == EltVT &&
Mon P Wang1448aad2008-10-30 08:01:45 +00008531 SVT.getVectorNumElements() > NElts)
8532 return SVT;
8533 }
8534 return MVT::Other;
8535}