blob: f0dcdcefa97ccd789289ff8a9a41fe711eaead05 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrVFP.td - VFP support for ARM -------------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Jim Grosbache5d20f92008-09-11 21:41:29 +000010// This file describes the ARM VFP instruction set.
Evan Chenga8e29892007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014def SDT_FTOI :
15SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
16def SDT_ITOF :
17SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
18def SDT_CMPFP0 :
19SDTypeProfile<0, 1, [SDTCisFP<0>]>;
Jim Grosbache5165492009-11-09 00:11:35 +000020def SDT_VMOVDRR :
Evan Chenga8e29892007-01-19 07:51:42 +000021SDTypeProfile<1, 2, [SDTCisVT<0, f64>, SDTCisVT<1, i32>,
22 SDTCisSameAs<1, 2>]>;
23
Bob Wilson76a312b2010-03-19 22:51:32 +000024def arm_ftoui : SDNode<"ARMISD::FTOUI", SDT_FTOI>;
25def arm_ftosi : SDNode<"ARMISD::FTOSI", SDT_FTOI>;
26def arm_sitof : SDNode<"ARMISD::SITOF", SDT_ITOF>;
27def arm_uitof : SDNode<"ARMISD::UITOF", SDT_ITOF>;
Chris Lattner48be23c2008-01-15 22:02:54 +000028def arm_fmstat : SDNode<"ARMISD::FMSTAT", SDTNone, [SDNPInFlag,SDNPOutFlag]>;
Evan Cheng96581d32008-11-11 02:11:05 +000029def arm_cmpfp : SDNode<"ARMISD::CMPFP", SDT_ARMCmp, [SDNPOutFlag]>;
30def arm_cmpfp0 : SDNode<"ARMISD::CMPFPw0",SDT_CMPFP0, [SDNPOutFlag]>;
Jim Grosbache5165492009-11-09 00:11:35 +000031def arm_fmdrr : SDNode<"ARMISD::VMOVDRR", SDT_VMOVDRR>;
Evan Chenga8e29892007-01-19 07:51:42 +000032
33//===----------------------------------------------------------------------===//
Evan Cheng39382422009-10-28 01:44:26 +000034// Operand Definitions.
35//
36
37
38def vfp_f32imm : Operand<f32>,
39 PatLeaf<(f32 fpimm), [{
40 return ARM::getVFPf32Imm(N->getValueAPF()) != -1;
41 }]> {
42 let PrintMethod = "printVFPf32ImmOperand";
43}
44
45def vfp_f64imm : Operand<f64>,
46 PatLeaf<(f64 fpimm), [{
47 return ARM::getVFPf64Imm(N->getValueAPF()) != -1;
48 }]> {
49 let PrintMethod = "printVFPf64ImmOperand";
50}
51
52
53//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000054// Load / store Instructions.
55//
56
Dan Gohmanbc9d98b2010-02-27 23:47:46 +000057let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbache5165492009-11-09 00:11:35 +000058def VLDRD : ADI5<0b1101, 0b01, (outs DPR:$dst), (ins addrmode5:$addr),
59 IIC_fpLoad64, "vldr", ".64\t$dst, $addr",
Chris Lattnerd10a53d2010-03-08 18:51:21 +000060 [(set DPR:$dst, (f64 (load addrmode5:$addr)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +000061
Jim Grosbache5165492009-11-09 00:11:35 +000062def VLDRS : ASI5<0b1101, 0b01, (outs SPR:$dst), (ins addrmode5:$addr),
63 IIC_fpLoad32, "vldr", ".32\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000064 [(set SPR:$dst, (load addrmode5:$addr))]>;
Dan Gohman15511cf2008-12-03 18:15:48 +000065} // canFoldAsLoad
Evan Chenga8e29892007-01-19 07:51:42 +000066
Jim Grosbache5165492009-11-09 00:11:35 +000067def VSTRD : ADI5<0b1101, 0b00, (outs), (ins DPR:$src, addrmode5:$addr),
68 IIC_fpStore64, "vstr", ".64\t$src, $addr",
Chris Lattnerd10a53d2010-03-08 18:51:21 +000069 [(store (f64 DPR:$src), addrmode5:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +000070
Jim Grosbache5165492009-11-09 00:11:35 +000071def VSTRS : ASI5<0b1101, 0b00, (outs), (ins SPR:$src, addrmode5:$addr),
72 IIC_fpStore32, "vstr", ".32\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000073 [(store SPR:$src, addrmode5:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +000074
75//===----------------------------------------------------------------------===//
76// Load / store multiple Instructions.
77//
78
Evan Cheng0d92f5f2009-10-01 08:22:27 +000079let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +000080def VLDMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dsts,
Bob Wilsonbffb5b32010-03-13 07:34:35 +000081 variable_ops), IndexModeNone, IIC_fpLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +000082 "vldm${addr:submode}${p}\t${addr:base}, $dsts", "", []> {
Evan Chengcd8e66a2008-11-11 21:48:44 +000083 let Inst{20} = 1;
84}
Evan Chenga8e29892007-01-19 07:51:42 +000085
Bob Wilson815baeb2010-03-13 01:08:20 +000086def VLDMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dsts,
Bob Wilsonbffb5b32010-03-13 07:34:35 +000087 variable_ops), IndexModeNone, IIC_fpLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +000088 "vldm${addr:submode}${p}\t${addr:base}, $dsts", "", []> {
89 let Inst{20} = 1;
90}
91
92def VLDMD_UPD : AXDI5<(outs GPR:$wb), (ins addrmode5:$addr, pred:$p,
93 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +000094 IndexModeUpd, IIC_fpLoadm,
Bob Wilson2d357f62010-03-16 18:38:09 +000095 "vldm${addr:submode}${p}\t${addr:base}!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +000096 "$addr.base = $wb", []> {
97 let Inst{20} = 1;
98}
99
100def VLDMS_UPD : AXSI5<(outs GPR:$wb), (ins addrmode5:$addr, pred:$p,
101 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000102 IndexModeUpd, IIC_fpLoadm,
Bob Wilson2d357f62010-03-16 18:38:09 +0000103 "vldm${addr:submode}${p}\t${addr:base}!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000104 "$addr.base = $wb", []> {
Evan Chengcd8e66a2008-11-11 21:48:44 +0000105 let Inst{20} = 1;
106}
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000107} // mayLoad, hasExtraDefRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +0000108
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000109let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +0000110def VSTMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$srcs,
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000111 variable_ops), IndexModeNone, IIC_fpStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +0000112 "vstm${addr:submode}${p}\t${addr:base}, $srcs", "", []> {
Evan Chengcd8e66a2008-11-11 21:48:44 +0000113 let Inst{20} = 0;
114}
Evan Chenga8e29892007-01-19 07:51:42 +0000115
Bob Wilson815baeb2010-03-13 01:08:20 +0000116def VSTMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$srcs,
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000117 variable_ops), IndexModeNone, IIC_fpStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +0000118 "vstm${addr:submode}${p}\t${addr:base}, $srcs", "", []> {
119 let Inst{20} = 0;
120}
121
122def VSTMD_UPD : AXDI5<(outs GPR:$wb), (ins addrmode5:$addr, pred:$p,
123 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000124 IndexModeUpd, IIC_fpStorem,
Bob Wilson2d357f62010-03-16 18:38:09 +0000125 "vstm${addr:submode}${p}\t${addr:base}!, $srcs",
Bob Wilson815baeb2010-03-13 01:08:20 +0000126 "$addr.base = $wb", []> {
127 let Inst{20} = 0;
128}
129
130def VSTMS_UPD : AXSI5<(outs GPR:$wb), (ins addrmode5:$addr, pred:$p,
131 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000132 IndexModeUpd, IIC_fpStorem,
Bob Wilson2d357f62010-03-16 18:38:09 +0000133 "vstm${addr:submode}${p}\t${addr:base}!, $srcs",
Bob Wilson815baeb2010-03-13 01:08:20 +0000134 "$addr.base = $wb", []> {
Evan Chengcd8e66a2008-11-11 21:48:44 +0000135 let Inst{20} = 0;
136}
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000137} // mayStore, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +0000138
139// FLDMX, FSTMX - mixing S/D registers for pre-armv6 cores
140
141//===----------------------------------------------------------------------===//
142// FP Binary Operations.
143//
144
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000145def VADDD : ADbI<0b11100, 0b11, 0, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000146 IIC_fpALU64, "vadd", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000147 [(set DPR:$dst, (fadd DPR:$a, (f64 DPR:$b)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000148
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000149def VADDS : ASbIn<0b11100, 0b11, 0, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000150 IIC_fpALU32, "vadd", ".f32\t$dst, $a, $b",
David Goodwin42a83f22009-08-04 17:53:06 +0000151 [(set SPR:$dst, (fadd SPR:$a, SPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000152
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000153// These are encoded as unary instructions.
Evan Cheng91449a82009-07-20 02:12:31 +0000154let Defs = [FPSCR] in {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000155def VCMPED : ADuI<0b11101, 0b11, 0b0100, 0b11, 0, (outs), (ins DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000156 IIC_fpCMP64, "vcmpe", ".f64\t$a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000157 [(arm_cmpfp DPR:$a, (f64 DPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000158
Johnny Chen7edd8e32010-02-08 19:41:48 +0000159def VCMPD : ADuI<0b11101, 0b11, 0b0100, 0b01, 0, (outs), (ins DPR:$a, DPR:$b),
160 IIC_fpCMP64, "vcmp", ".f64\t$a, $b",
161 [/* For disassembly only; pattern left blank */]>;
162
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000163def VCMPES : ASuI<0b11101, 0b11, 0b0100, 0b11, 0, (outs), (ins SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000164 IIC_fpCMP32, "vcmpe", ".f32\t$a, $b",
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000165 [(arm_cmpfp SPR:$a, SPR:$b)]>;
Johnny Chen7edd8e32010-02-08 19:41:48 +0000166
167def VCMPS : ASuI<0b11101, 0b11, 0b0100, 0b01, 0, (outs), (ins SPR:$a, SPR:$b),
168 IIC_fpCMP32, "vcmp", ".f32\t$a, $b",
169 [/* For disassembly only; pattern left blank */]>;
Evan Cheng91449a82009-07-20 02:12:31 +0000170}
Evan Chenga8e29892007-01-19 07:51:42 +0000171
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000172def VDIVD : ADbI<0b11101, 0b00, 0, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000173 IIC_fpDIV64, "vdiv", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000174 [(set DPR:$dst, (fdiv DPR:$a, (f64 DPR:$b)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000175
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000176def VDIVS : ASbI<0b11101, 0b00, 0, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000177 IIC_fpDIV32, "vdiv", ".f32\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000178 [(set SPR:$dst, (fdiv SPR:$a, SPR:$b))]>;
179
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000180def VMULD : ADbI<0b11100, 0b10, 0, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000181 IIC_fpMUL64, "vmul", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000182 [(set DPR:$dst, (fmul DPR:$a, (f64 DPR:$b)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000183
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000184def VMULS : ASbIn<0b11100, 0b10, 0, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000185 IIC_fpMUL32, "vmul", ".f32\t$dst, $a, $b",
David Goodwin42a83f22009-08-04 17:53:06 +0000186 [(set SPR:$dst, (fmul SPR:$a, SPR:$b))]>;
Jim Grosbache5165492009-11-09 00:11:35 +0000187
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000188def VNMULD : ADbI<0b11100, 0b10, 1, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000189 IIC_fpMUL64, "vnmul", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000190 [(set DPR:$dst, (fneg (fmul DPR:$a, (f64 DPR:$b))))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000191
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000192def VNMULS : ASbI<0b11100, 0b10, 1, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000193 IIC_fpMUL32, "vnmul", ".f32\t$dst, $a, $b",
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000194 [(set SPR:$dst, (fneg (fmul SPR:$a, SPR:$b)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000195
Chris Lattner72939122007-05-03 00:32:00 +0000196// Match reassociated forms only if not sign dependent rounding.
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000197def : Pat<(fmul (fneg DPR:$a), (f64 DPR:$b)),
Jim Grosbache5165492009-11-09 00:11:35 +0000198 (VNMULD DPR:$a, DPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
Chris Lattner72939122007-05-03 00:32:00 +0000199def : Pat<(fmul (fneg SPR:$a), SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000200 (VNMULS SPR:$a, SPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
Chris Lattner72939122007-05-03 00:32:00 +0000201
202
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000203def VSUBD : ADbI<0b11100, 0b11, 1, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000204 IIC_fpALU64, "vsub", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000205 [(set DPR:$dst, (fsub DPR:$a, (f64 DPR:$b)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000206
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000207def VSUBS : ASbIn<0b11100, 0b11, 1, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000208 IIC_fpALU32, "vsub", ".f32\t$dst, $a, $b",
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000209 [(set SPR:$dst, (fsub SPR:$a, SPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000210
211//===----------------------------------------------------------------------===//
212// FP Unary Operations.
213//
214
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000215def VABSD : ADuI<0b11101, 0b11, 0b0000, 0b11, 0, (outs DPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000216 IIC_fpUNA64, "vabs", ".f64\t$dst, $a",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000217 [(set DPR:$dst, (fabs (f64 DPR:$a)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000219def VABSS : ASuIn<0b11101, 0b11, 0b0000, 0b11, 0,(outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000220 IIC_fpUNA32, "vabs", ".f32\t$dst, $a",
David Goodwin53e44712009-08-04 20:39:05 +0000221 [(set SPR:$dst, (fabs SPR:$a))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Evan Cheng91449a82009-07-20 02:12:31 +0000223let Defs = [FPSCR] in {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000224def VCMPEZD : ADuI<0b11101, 0b11, 0b0101, 0b11, 0, (outs), (ins DPR:$a),
Jim Grosbach43cca692009-11-09 15:27:51 +0000225 IIC_fpCMP64, "vcmpe", ".f64\t$a, #0",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000226 [(arm_cmpfp0 (f64 DPR:$a))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000227
Johnny Chen7edd8e32010-02-08 19:41:48 +0000228def VCMPZD : ADuI<0b11101, 0b11, 0b0101, 0b01, 0, (outs), (ins DPR:$a),
229 IIC_fpCMP64, "vcmp", ".f64\t$a, #0",
230 [/* For disassembly only; pattern left blank */]>;
231
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000232def VCMPEZS : ASuI<0b11101, 0b11, 0b0101, 0b11, 0, (outs), (ins SPR:$a),
Jim Grosbach43cca692009-11-09 15:27:51 +0000233 IIC_fpCMP32, "vcmpe", ".f32\t$a, #0",
Evan Chenga8e29892007-01-19 07:51:42 +0000234 [(arm_cmpfp0 SPR:$a)]>;
Johnny Chen7edd8e32010-02-08 19:41:48 +0000235
236def VCMPZS : ASuI<0b11101, 0b11, 0b0101, 0b01, 0, (outs), (ins SPR:$a),
237 IIC_fpCMP32, "vcmp", ".f32\t$a, #0",
238 [/* For disassembly only; pattern left blank */]>;
Evan Cheng91449a82009-07-20 02:12:31 +0000239}
Evan Chenga8e29892007-01-19 07:51:42 +0000240
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000241def VCVTDS : ASuI<0b11101, 0b11, 0b0111, 0b11, 0, (outs DPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000242 IIC_fpCVTDS, "vcvt", ".f64.f32\t$dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000243 [(set DPR:$dst, (fextend SPR:$a))]>;
244
Evan Cheng96581d32008-11-11 02:11:05 +0000245// Special case encoding: bits 11-8 is 0b1011.
Jim Grosbache5165492009-11-09 00:11:35 +0000246def VCVTSD : VFPAI<(outs SPR:$dst), (ins DPR:$a), VFPUnaryFrm,
247 IIC_fpCVTSD, "vcvt", ".f32.f64\t$dst, $a",
David Goodwin3ca524e2009-07-10 17:03:29 +0000248 [(set SPR:$dst, (fround DPR:$a))]> {
Evan Cheng96581d32008-11-11 02:11:05 +0000249 let Inst{27-23} = 0b11101;
250 let Inst{21-16} = 0b110111;
251 let Inst{11-8} = 0b1011;
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000252 let Inst{7-6} = 0b11;
253 let Inst{4} = 0;
Evan Cheng96581d32008-11-11 02:11:05 +0000254}
Evan Chenga8e29892007-01-19 07:51:42 +0000255
Johnny Chen2d658df2010-02-09 17:21:56 +0000256// Between half-precision and single-precision. For disassembly only.
257
258def VCVTBSH : ASuI<0b11101, 0b11, 0b0010, 0b01, 0, (outs SPR:$dst), (ins SPR:$a),
Anton Korobeynikovc492e092010-04-07 18:19:46 +0000259 /* FIXME */ IIC_fpCVTSH, "vcvtb", ".f32.f16\t$dst, $a",
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000260 [/* For disassembly only; pattern left blank */]>;
261
Bob Wilson76a312b2010-03-19 22:51:32 +0000262def : ARMPat<(f32_to_f16 SPR:$a),
263 (i32 (COPY_TO_REGCLASS (VCVTBSH SPR:$a), GPR))>;
Johnny Chen2d658df2010-02-09 17:21:56 +0000264
265def VCVTBHS : ASuI<0b11101, 0b11, 0b0011, 0b01, 0, (outs SPR:$dst), (ins SPR:$a),
Anton Korobeynikovc492e092010-04-07 18:19:46 +0000266 /* FIXME */ IIC_fpCVTHS, "vcvtb", ".f16.f32\t$dst, $a",
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000267 [/* For disassembly only; pattern left blank */]>;
268
Bob Wilson76a312b2010-03-19 22:51:32 +0000269def : ARMPat<(f16_to_f32 GPR:$a),
270 (VCVTBHS (COPY_TO_REGCLASS GPR:$a, SPR))>;
Johnny Chen2d658df2010-02-09 17:21:56 +0000271
272def VCVTTSH : ASuI<0b11101, 0b11, 0b0010, 0b11, 0, (outs SPR:$dst), (ins SPR:$a),
Anton Korobeynikovc492e092010-04-07 18:19:46 +0000273 /* FIXME */ IIC_fpCVTSH, "vcvtt", ".f32.f16\t$dst, $a",
Johnny Chen2d658df2010-02-09 17:21:56 +0000274 [/* For disassembly only; pattern left blank */]>;
275
276def VCVTTHS : ASuI<0b11101, 0b11, 0b0011, 0b11, 0, (outs SPR:$dst), (ins SPR:$a),
Anton Korobeynikovc492e092010-04-07 18:19:46 +0000277 /* FIXME */ IIC_fpCVTHS, "vcvtt", ".f16.f32\t$dst, $a",
Johnny Chen2d658df2010-02-09 17:21:56 +0000278 [/* For disassembly only; pattern left blank */]>;
279
Evan Chengcd799b92009-06-12 20:46:18 +0000280let neverHasSideEffects = 1 in {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000281def VMOVD: ADuI<0b11101, 0b11, 0b0000, 0b01, 0, (outs DPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000282 IIC_fpUNA64, "vmov", ".f64\t$dst, $a", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000283
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000284def VMOVS: ASuI<0b11101, 0b11, 0b0000, 0b01, 0, (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000285 IIC_fpUNA32, "vmov", ".f32\t$dst, $a", []>;
Evan Chengcd799b92009-06-12 20:46:18 +0000286} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +0000287
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000288def VNEGD : ADuI<0b11101, 0b11, 0b0001, 0b01, 0, (outs DPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000289 IIC_fpUNA64, "vneg", ".f64\t$dst, $a",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000290 [(set DPR:$dst, (fneg (f64 DPR:$a)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000291
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000292def VNEGS : ASuIn<0b11101, 0b11, 0b0001, 0b01, 0,(outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000293 IIC_fpUNA32, "vneg", ".f32\t$dst, $a",
David Goodwin53e44712009-08-04 20:39:05 +0000294 [(set SPR:$dst, (fneg SPR:$a))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000295
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000296def VSQRTD : ADuI<0b11101, 0b11, 0b0001, 0b11, 0, (outs DPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000297 IIC_fpSQRT64, "vsqrt", ".f64\t$dst, $a",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000298 [(set DPR:$dst, (fsqrt (f64 DPR:$a)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000299
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000300def VSQRTS : ASuI<0b11101, 0b11, 0b0001, 0b11, 0, (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000301 IIC_fpSQRT32, "vsqrt", ".f32\t$dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000302 [(set SPR:$dst, (fsqrt SPR:$a))]>;
303
304//===----------------------------------------------------------------------===//
305// FP <-> GPR Copies. Int <-> FP Conversions.
306//
307
Jim Grosbache5165492009-11-09 00:11:35 +0000308def VMOVRS : AVConv2I<0b11100001, 0b1010, (outs GPR:$dst), (ins SPR:$src),
309 IIC_VMOVSI, "vmov", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000310 [(set GPR:$dst, (bitconvert SPR:$src))]>;
311
Jim Grosbache5165492009-11-09 00:11:35 +0000312def VMOVSR : AVConv4I<0b11100000, 0b1010, (outs SPR:$dst), (ins GPR:$src),
313 IIC_VMOVIS, "vmov", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000314 [(set SPR:$dst, (bitconvert GPR:$src))]>;
315
Jim Grosbache5165492009-11-09 00:11:35 +0000316def VMOVRRD : AVConv3I<0b11000101, 0b1011,
Evan Chengd20d6582009-10-01 01:33:39 +0000317 (outs GPR:$wb, GPR:$dst2), (ins DPR:$src),
Jim Grosbache5165492009-11-09 00:11:35 +0000318 IIC_VMOVDI, "vmov", "\t$wb, $dst2, $src",
Johnny Chen7acca672010-02-05 18:04:58 +0000319 [/* FIXME: Can't write pattern for multiple result instr*/]> {
320 let Inst{7-6} = 0b00;
321}
Evan Chenga8e29892007-01-19 07:51:42 +0000322
Johnny Chen23401d62010-02-08 17:26:09 +0000323def VMOVRRS : AVConv3I<0b11000101, 0b1010,
324 (outs GPR:$wb, GPR:$dst2), (ins SPR:$src1, SPR:$src2),
325 IIC_VMOVDI, "vmov", "\t$wb, $dst2, $src1, $src2",
326 [/* For disassembly only; pattern left blank */]> {
327 let Inst{7-6} = 0b00;
328}
329
Evan Chenga8e29892007-01-19 07:51:42 +0000330// FMDHR: GPR -> SPR
331// FMDLR: GPR -> SPR
332
Jim Grosbache5165492009-11-09 00:11:35 +0000333def VMOVDRR : AVConv5I<0b11000100, 0b1011,
Evan Cheng38b6fd62008-12-11 22:02:02 +0000334 (outs DPR:$dst), (ins GPR:$src1, GPR:$src2),
Jim Grosbache5165492009-11-09 00:11:35 +0000335 IIC_VMOVID, "vmov", "\t$dst, $src1, $src2",
Johnny Chen7acca672010-02-05 18:04:58 +0000336 [(set DPR:$dst, (arm_fmdrr GPR:$src1, GPR:$src2))]> {
337 let Inst{7-6} = 0b00;
338}
Evan Chenga8e29892007-01-19 07:51:42 +0000339
Johnny Chen23401d62010-02-08 17:26:09 +0000340def VMOVSRR : AVConv5I<0b11000100, 0b1010,
341 (outs SPR:$dst1, SPR:$dst2), (ins GPR:$src1, GPR:$src2),
342 IIC_VMOVID, "vmov", "\t$dst1, $dst2, $src1, $src2",
343 [/* For disassembly only; pattern left blank */]> {
344 let Inst{7-6} = 0b00;
345}
346
Evan Chenga8e29892007-01-19 07:51:42 +0000347// FMRDH: SPR -> GPR
348// FMRDL: SPR -> GPR
349// FMRRS: SPR -> GPR
350// FMRX : SPR system reg -> GPR
351
352// FMSRR: GPR -> SPR
353
Evan Chenga8e29892007-01-19 07:51:42 +0000354// FMXR: GPR -> VFP Sstem reg
355
356
357// Int to FP:
358
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000359def VSITOD : AVConv1I<0b11101, 0b11, 0b1000, 0b1011,
360 (outs DPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000361 IIC_fpCVTID, "vcvt", ".f64.s32\t$dst, $a",
Bob Wilson76a312b2010-03-19 22:51:32 +0000362 [(set DPR:$dst, (f64 (arm_sitof SPR:$a)))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000363 let Inst{7} = 1; // s32
Evan Cheng78be83d2008-11-11 19:40:26 +0000364}
Evan Chenga8e29892007-01-19 07:51:42 +0000365
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000366def VSITOS : AVConv1In<0b11101, 0b11, 0b1000, 0b1010,
367 (outs SPR:$dst),(ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000368 IIC_fpCVTIS, "vcvt", ".f32.s32\t$dst, $a",
Bob Wilson76a312b2010-03-19 22:51:32 +0000369 [(set SPR:$dst, (arm_sitof SPR:$a))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000370 let Inst{7} = 1; // s32
Evan Cheng78be83d2008-11-11 19:40:26 +0000371}
Evan Chenga8e29892007-01-19 07:51:42 +0000372
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000373def VUITOD : AVConv1I<0b11101, 0b11, 0b1000, 0b1011,
374 (outs DPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000375 IIC_fpCVTID, "vcvt", ".f64.u32\t$dst, $a",
Bob Wilson76a312b2010-03-19 22:51:32 +0000376 [(set DPR:$dst, (f64 (arm_uitof SPR:$a)))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000377 let Inst{7} = 0; // u32
378}
Evan Chenga8e29892007-01-19 07:51:42 +0000379
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000380def VUITOS : AVConv1In<0b11101, 0b11, 0b1000, 0b1010,
381 (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000382 IIC_fpCVTIS, "vcvt", ".f32.u32\t$dst, $a",
Bob Wilson76a312b2010-03-19 22:51:32 +0000383 [(set SPR:$dst, (arm_uitof SPR:$a))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000384 let Inst{7} = 0; // u32
385}
Evan Chenga8e29892007-01-19 07:51:42 +0000386
387// FP to Int:
388// Always set Z bit in the instruction, i.e. "round towards zero" variants.
389
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000390def VTOSIZD : AVConv1I<0b11101, 0b11, 0b1101, 0b1011,
Evan Cheng78be83d2008-11-11 19:40:26 +0000391 (outs SPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000392 IIC_fpCVTDI, "vcvt", ".s32.f64\t$dst, $a",
Bob Wilson76a312b2010-03-19 22:51:32 +0000393 [(set SPR:$dst, (arm_ftosi (f64 DPR:$a)))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000394 let Inst{7} = 1; // Z bit
395}
Evan Chenga8e29892007-01-19 07:51:42 +0000396
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000397def VTOSIZS : AVConv1In<0b11101, 0b11, 0b1101, 0b1010,
David Goodwin338268c2009-08-10 22:17:39 +0000398 (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000399 IIC_fpCVTSI, "vcvt", ".s32.f32\t$dst, $a",
Bob Wilson76a312b2010-03-19 22:51:32 +0000400 [(set SPR:$dst, (arm_ftosi SPR:$a))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000401 let Inst{7} = 1; // Z bit
402}
Evan Chenga8e29892007-01-19 07:51:42 +0000403
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000404def VTOUIZD : AVConv1I<0b11101, 0b11, 0b1100, 0b1011,
Evan Cheng78be83d2008-11-11 19:40:26 +0000405 (outs SPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000406 IIC_fpCVTDI, "vcvt", ".u32.f64\t$dst, $a",
Bob Wilson76a312b2010-03-19 22:51:32 +0000407 [(set SPR:$dst, (arm_ftoui (f64 DPR:$a)))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000408 let Inst{7} = 1; // Z bit
409}
Evan Chenga8e29892007-01-19 07:51:42 +0000410
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000411def VTOUIZS : AVConv1In<0b11101, 0b11, 0b1100, 0b1010,
David Goodwin338268c2009-08-10 22:17:39 +0000412 (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000413 IIC_fpCVTSI, "vcvt", ".u32.f32\t$dst, $a",
Bob Wilson76a312b2010-03-19 22:51:32 +0000414 [(set SPR:$dst, (arm_ftoui SPR:$a))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000415 let Inst{7} = 1; // Z bit
416}
Evan Chenga8e29892007-01-19 07:51:42 +0000417
Johnny Chen15b423f2010-02-08 22:02:41 +0000418// And the Z bit '0' variants, i.e. use the rounding mode specified by FPSCR.
419// For disassembly only.
420
421def VTOSIRD : AVConv1I<0b11101, 0b11, 0b1101, 0b1011,
422 (outs SPR:$dst), (ins DPR:$a),
423 IIC_fpCVTDI, "vcvtr", ".s32.f64\t$dst, $a",
424 [/* For disassembly only; pattern left blank */]> {
425 let Inst{7} = 0; // Z bit
426}
427
428def VTOSIRS : AVConv1In<0b11101, 0b11, 0b1101, 0b1010,
429 (outs SPR:$dst), (ins SPR:$a),
430 IIC_fpCVTSI, "vcvtr", ".s32.f32\t$dst, $a",
431 [/* For disassembly only; pattern left blank */]> {
432 let Inst{7} = 0; // Z bit
433}
434
435def VTOUIRD : AVConv1I<0b11101, 0b11, 0b1100, 0b1011,
436 (outs SPR:$dst), (ins DPR:$a),
437 IIC_fpCVTDI, "vcvtr", ".u32.f64\t$dst, $a",
438 [/* For disassembly only; pattern left blank */]> {
439 let Inst{7} = 0; // Z bit
440}
441
442def VTOUIRS : AVConv1In<0b11101, 0b11, 0b1100, 0b1010,
443 (outs SPR:$dst), (ins SPR:$a),
444 IIC_fpCVTSI, "vcvtr", ".u32.f32\t$dst, $a",
445 [/* For disassembly only; pattern left blank */]> {
446 let Inst{7} = 0; // Z bit
447}
448
Johnny Chen27bb8d02010-02-11 18:17:16 +0000449// Convert between floating-point and fixed-point
450// Data type for fixed-point naming convention:
451// S16 (U=0, sx=0) -> SH
452// U16 (U=1, sx=0) -> UH
453// S32 (U=0, sx=1) -> SL
454// U32 (U=1, sx=1) -> UL
455
456let Constraints = "$a = $dst" in {
457
458// FP to Fixed-Point:
459
460def VTOSHS : AVConv1XI<0b11101, 0b11, 0b1110, 0b1010, 0,
461 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
462 IIC_fpCVTSI, "vcvt", ".s16.f32\t$dst, $a, $fbits",
463 [/* For disassembly only; pattern left blank */]>;
464
465def VTOUHS : AVConv1XI<0b11101, 0b11, 0b1111, 0b1010, 0,
466 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
467 IIC_fpCVTSI, "vcvt", ".u16.f32\t$dst, $a, $fbits",
468 [/* For disassembly only; pattern left blank */]>;
469
470def VTOSLS : AVConv1XI<0b11101, 0b11, 0b1110, 0b1010, 1,
471 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
472 IIC_fpCVTSI, "vcvt", ".s32.f32\t$dst, $a, $fbits",
473 [/* For disassembly only; pattern left blank */]>;
474
475def VTOULS : AVConv1XI<0b11101, 0b11, 0b1111, 0b1010, 1,
476 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
477 IIC_fpCVTSI, "vcvt", ".u32.f32\t$dst, $a, $fbits",
478 [/* For disassembly only; pattern left blank */]>;
479
480def VTOSHD : AVConv1XI<0b11101, 0b11, 0b1110, 0b1011, 0,
481 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
482 IIC_fpCVTDI, "vcvt", ".s16.f64\t$dst, $a, $fbits",
483 [/* For disassembly only; pattern left blank */]>;
484
485def VTOUHD : AVConv1XI<0b11101, 0b11, 0b1111, 0b1011, 0,
486 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
487 IIC_fpCVTDI, "vcvt", ".u16.f64\t$dst, $a, $fbits",
488 [/* For disassembly only; pattern left blank */]>;
489
490def VTOSLD : AVConv1XI<0b11101, 0b11, 0b1110, 0b1011, 1,
491 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
492 IIC_fpCVTDI, "vcvt", ".s32.f64\t$dst, $a, $fbits",
493 [/* For disassembly only; pattern left blank */]>;
494
495def VTOULD : AVConv1XI<0b11101, 0b11, 0b1111, 0b1011, 1,
496 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
497 IIC_fpCVTDI, "vcvt", ".u32.f64\t$dst, $a, $fbits",
498 [/* For disassembly only; pattern left blank */]>;
499
500// Fixed-Point to FP:
501
502def VSHTOS : AVConv1XI<0b11101, 0b11, 0b1010, 0b1010, 0,
503 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
504 IIC_fpCVTIS, "vcvt", ".f32.s16\t$dst, $a, $fbits",
505 [/* For disassembly only; pattern left blank */]>;
506
507def VUHTOS : AVConv1XI<0b11101, 0b11, 0b1011, 0b1010, 0,
508 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
509 IIC_fpCVTIS, "vcvt", ".f32.u16\t$dst, $a, $fbits",
510 [/* For disassembly only; pattern left blank */]>;
511
512def VSLTOS : AVConv1XI<0b11101, 0b11, 0b1010, 0b1010, 1,
513 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
514 IIC_fpCVTIS, "vcvt", ".f32.s32\t$dst, $a, $fbits",
515 [/* For disassembly only; pattern left blank */]>;
516
517def VULTOS : AVConv1XI<0b11101, 0b11, 0b1011, 0b1010, 1,
518 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
519 IIC_fpCVTIS, "vcvt", ".f32.u32\t$dst, $a, $fbits",
520 [/* For disassembly only; pattern left blank */]>;
521
522def VSHTOD : AVConv1XI<0b11101, 0b11, 0b1010, 0b1011, 0,
523 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
524 IIC_fpCVTID, "vcvt", ".f64.s16\t$dst, $a, $fbits",
525 [/* For disassembly only; pattern left blank */]>;
526
527def VUHTOD : AVConv1XI<0b11101, 0b11, 0b1011, 0b1011, 0,
528 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
529 IIC_fpCVTID, "vcvt", ".f64.u16\t$dst, $a, $fbits",
530 [/* For disassembly only; pattern left blank */]>;
531
532def VSLTOD : AVConv1XI<0b11101, 0b11, 0b1010, 0b1011, 1,
533 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
534 IIC_fpCVTID, "vcvt", ".f64.s32\t$dst, $a, $fbits",
535 [/* For disassembly only; pattern left blank */]>;
536
537def VULTOD : AVConv1XI<0b11101, 0b11, 0b1011, 0b1011, 1,
538 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
539 IIC_fpCVTID, "vcvt", ".f64.u32\t$dst, $a, $fbits",
540 [/* For disassembly only; pattern left blank */]>;
541
542} // End of 'let Constraints = "$src = $dst" in'
543
Evan Chenga8e29892007-01-19 07:51:42 +0000544//===----------------------------------------------------------------------===//
545// FP FMA Operations.
546//
547
Jim Grosbach26767372010-03-24 22:31:46 +0000548def VMLAD : ADbI_vmlX<0b11100, 0b00, 0, 0,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000549 (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000550 IIC_fpMAC64, "vmla", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000551 [(set DPR:$dst, (fadd (fmul DPR:$a, DPR:$b),
552 (f64 DPR:$dstin)))]>,
Evan Chenga8e29892007-01-19 07:51:42 +0000553 RegConstraint<"$dstin = $dst">;
554
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000555def VMLAS : ASbIn<0b11100, 0b00, 0, 0,
556 (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000557 IIC_fpMAC32, "vmla", ".f32\t$dst, $a, $b",
David Goodwin42a83f22009-08-04 17:53:06 +0000558 [(set SPR:$dst, (fadd (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
559 RegConstraint<"$dstin = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000560
Jim Grosbach26767372010-03-24 22:31:46 +0000561def VNMLSD : ADbI_vmlX<0b11100, 0b01, 0, 0,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000562 (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000563 IIC_fpMAC64, "vnmls", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000564 [(set DPR:$dst, (fsub (fmul DPR:$a, DPR:$b),
565 (f64 DPR:$dstin)))]>,
Evan Chenga8e29892007-01-19 07:51:42 +0000566 RegConstraint<"$dstin = $dst">;
567
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000568def VNMLSS : ASbI<0b11100, 0b01, 0, 0,
569 (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000570 IIC_fpMAC32, "vnmls", ".f32\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000571 [(set SPR:$dst, (fsub (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
572 RegConstraint<"$dstin = $dst">;
573
Jim Grosbach26767372010-03-24 22:31:46 +0000574def VMLSD : ADbI_vmlX<0b11100, 0b00, 1, 0,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000575 (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000576 IIC_fpMAC64, "vmls", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000577 [(set DPR:$dst, (fadd (fneg (fmul DPR:$a, DPR:$b)),
578 (f64 DPR:$dstin)))]>,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000579 RegConstraint<"$dstin = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000580
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000581def VMLSS : ASbIn<0b11100, 0b00, 1, 0,
582 (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000583 IIC_fpMAC32, "vmls", ".f32\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000584 [(set SPR:$dst, (fadd (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000585 RegConstraint<"$dstin = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000586
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000587def : Pat<(fsub DPR:$dstin, (fmul DPR:$a, (f64 DPR:$b))),
Jim Grosbache5165492009-11-09 00:11:35 +0000588 (VMLSD DPR:$dstin, DPR:$a, DPR:$b)>, Requires<[DontUseNEONForFP]>;
David Goodwinb84f3d42009-08-04 18:44:29 +0000589def : Pat<(fsub SPR:$dstin, (fmul SPR:$a, SPR:$b)),
Jim Grosbache5165492009-11-09 00:11:35 +0000590 (VMLSS SPR:$dstin, SPR:$a, SPR:$b)>, Requires<[DontUseNEONForFP]>;
David Goodwinb84f3d42009-08-04 18:44:29 +0000591
Jim Grosbach26767372010-03-24 22:31:46 +0000592def VNMLAD : ADbI_vmlX<0b11100, 0b01, 1, 0,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000593 (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000594 IIC_fpMAC64, "vnmla", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000595 [(set DPR:$dst, (fsub (fneg (fmul DPR:$a, DPR:$b)),
596 (f64 DPR:$dstin)))]>,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000597 RegConstraint<"$dstin = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000598
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000599def VNMLAS : ASbI<0b11100, 0b01, 1, 0,
600 (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000601 IIC_fpMAC32, "vnmla", ".f32\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000602 [(set SPR:$dst, (fsub (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000603 RegConstraint<"$dstin = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000604
605//===----------------------------------------------------------------------===//
606// FP Conditional moves.
607//
608
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000609def VMOVDcc : ADuI<0b11101, 0b11, 0b0000, 0b01, 0,
Evan Cheng78be83d2008-11-11 19:40:26 +0000610 (outs DPR:$dst), (ins DPR:$false, DPR:$true),
Jim Grosbache5165492009-11-09 00:11:35 +0000611 IIC_fpUNA64, "vmov", ".f64\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000612 [/*(set DPR:$dst, (ARMcmov DPR:$false, DPR:$true, imm:$cc))*/]>,
613 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000614
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000615def VMOVScc : ASuI<0b11101, 0b11, 0b0000, 0b01, 0,
Evan Cheng78be83d2008-11-11 19:40:26 +0000616 (outs SPR:$dst), (ins SPR:$false, SPR:$true),
Jim Grosbache5165492009-11-09 00:11:35 +0000617 IIC_fpUNA32, "vmov", ".f32\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000618 [/*(set SPR:$dst, (ARMcmov SPR:$false, SPR:$true, imm:$cc))*/]>,
619 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000620
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000621def VNEGDcc : ADuI<0b11101, 0b11, 0b0001, 0b01, 0,
Evan Cheng78be83d2008-11-11 19:40:26 +0000622 (outs DPR:$dst), (ins DPR:$false, DPR:$true),
Jim Grosbache5165492009-11-09 00:11:35 +0000623 IIC_fpUNA64, "vneg", ".f64\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000624 [/*(set DPR:$dst, (ARMcneg DPR:$false, DPR:$true, imm:$cc))*/]>,
625 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000626
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000627def VNEGScc : ASuI<0b11101, 0b11, 0b0001, 0b01, 0,
Evan Cheng78be83d2008-11-11 19:40:26 +0000628 (outs SPR:$dst), (ins SPR:$false, SPR:$true),
Jim Grosbache5165492009-11-09 00:11:35 +0000629 IIC_fpUNA32, "vneg", ".f32\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000630 [/*(set SPR:$dst, (ARMcneg SPR:$false, SPR:$true, imm:$cc))*/]>,
631 RegConstraint<"$false = $dst">;
Evan Cheng78be83d2008-11-11 19:40:26 +0000632
633
634//===----------------------------------------------------------------------===//
635// Misc.
636//
637
Evan Cheng1e13c792009-11-10 19:44:56 +0000638// APSR is the application level alias of CPSR. This FPSCR N, Z, C, V flags
639// to APSR.
Evan Cheng91449a82009-07-20 02:12:31 +0000640let Defs = [CPSR], Uses = [FPSCR] in
Jim Grosbache5165492009-11-09 00:11:35 +0000641def FMSTAT : VFPAI<(outs), (ins), VFPMiscFrm, IIC_fpSTAT, "vmrs",
Jim Grosbachf4cbc0e2009-11-13 01:17:22 +0000642 "\tapsr_nzcv, fpscr",
Evan Chengdd22a452009-10-27 00:20:49 +0000643 [(arm_fmstat)]> {
Evan Chengcd8e66a2008-11-11 21:48:44 +0000644 let Inst{27-20} = 0b11101111;
645 let Inst{19-16} = 0b0001;
646 let Inst{15-12} = 0b1111;
647 let Inst{11-8} = 0b1010;
648 let Inst{7} = 0;
649 let Inst{4} = 1;
650}
Evan Cheng39382422009-10-28 01:44:26 +0000651
Johnny Chenc9745042010-02-09 22:35:38 +0000652// FPSCR <-> GPR (for disassembly only)
653
654let Uses = [FPSCR] in {
655def VMRS : VFPAI<(outs GPR:$dst), (ins), VFPMiscFrm, IIC_fpSTAT, "vmrs",
656 "\t$dst, fpscr",
657 [/* For disassembly only; pattern left blank */]> {
658 let Inst{27-20} = 0b11101111;
659 let Inst{19-16} = 0b0001;
660 let Inst{11-8} = 0b1010;
661 let Inst{7} = 0;
662 let Inst{4} = 1;
663}
664}
665
666let Defs = [FPSCR] in {
667def VMSR : VFPAI<(outs), (ins GPR:$src), VFPMiscFrm, IIC_fpSTAT, "vmsr",
668 "\tfpscr, $src",
669 [/* For disassembly only; pattern left blank */]> {
670 let Inst{27-20} = 0b11101110;
671 let Inst{19-16} = 0b0001;
672 let Inst{11-8} = 0b1010;
673 let Inst{7} = 0;
674 let Inst{4} = 1;
675}
676}
Evan Cheng39382422009-10-28 01:44:26 +0000677
678// Materialize FP immediates. VFP3 only.
Jim Grosbache5165492009-11-09 00:11:35 +0000679let isReMaterializable = 1 in {
680def FCONSTD : VFPAI<(outs DPR:$dst), (ins vfp_f64imm:$imm),
Anton Korobeynikov63401e32010-04-07 18:19:56 +0000681 VFPMiscFrm, IIC_fpUNA64,
Evan Cheng9d172d52009-11-24 01:05:23 +0000682 "vmov", ".f64\t$dst, $imm",
Jim Grosbache5165492009-11-09 00:11:35 +0000683 [(set DPR:$dst, vfp_f64imm:$imm)]>, Requires<[HasVFP3]> {
684 let Inst{27-23} = 0b11101;
685 let Inst{21-20} = 0b11;
686 let Inst{11-9} = 0b101;
687 let Inst{8} = 1;
688 let Inst{7-4} = 0b0000;
689}
690
Evan Cheng39382422009-10-28 01:44:26 +0000691def FCONSTS : VFPAI<(outs SPR:$dst), (ins vfp_f32imm:$imm),
Anton Korobeynikov63401e32010-04-07 18:19:56 +0000692 VFPMiscFrm, IIC_fpUNA32,
Evan Cheng9d172d52009-11-24 01:05:23 +0000693 "vmov", ".f32\t$dst, $imm",
Evan Cheng39382422009-10-28 01:44:26 +0000694 [(set SPR:$dst, vfp_f32imm:$imm)]>, Requires<[HasVFP3]> {
695 let Inst{27-23} = 0b11101;
696 let Inst{21-20} = 0b11;
697 let Inst{11-9} = 0b101;
698 let Inst{8} = 0;
699 let Inst{7-4} = 0b0000;
700}
Evan Cheng39382422009-10-28 01:44:26 +0000701}