blob: a001fda0488438982d2bfa3c028631b589d6806b [file] [log] [blame]
Bill Wendlingbc9bffa2007-03-07 05:43:18 +00001//====- X86InstrMMX.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Eric Christophera8c69082009-08-10 22:37:37 +00002//
Evan Chengffcb95b2006-02-21 19:13:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Eric Christophera8c69082009-08-10 22:37:37 +00007//
Evan Chengffcb95b2006-02-21 19:13:53 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 MMX instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Bill Wendlinga31bd272007-03-06 18:53:42 +000016//===----------------------------------------------------------------------===//
Bill Wendling2f88dcd2007-03-08 22:09:11 +000017// MMX Multiclasses
18//===----------------------------------------------------------------------===//
19
Eric Christophera8c69082009-08-10 22:37:37 +000020let Constraints = "$src1 = $dst" in {
Dale Johannesen86097c32010-09-07 18:10:56 +000021 // MMXI_binop_rm - Simple MMX binary operator based on llvm operator.
Bill Wendling2f88dcd2007-03-08 22:09:11 +000022 multiclass MMXI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
23 ValueType OpVT, bit Commutable = 0> {
Eric Christophera8c69082009-08-10 22:37:37 +000024 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +000025 (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +000026 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendling2f88dcd2007-03-08 22:09:11 +000027 [(set VR64:$dst, (OpVT (OpNode VR64:$src1, VR64:$src2)))]> {
28 let isCommutable = Commutable;
29 }
Eric Christophera8c69082009-08-10 22:37:37 +000030 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +000031 (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +000032 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendling2f88dcd2007-03-08 22:09:11 +000033 [(set VR64:$dst, (OpVT (OpNode VR64:$src1,
34 (bitconvert
Bill Wendlingccc44ad2007-03-27 20:22:40 +000035 (load_mmx addr:$src2)))))]>;
Bill Wendling2f88dcd2007-03-08 22:09:11 +000036 }
Bill Wendling2f88dcd2007-03-08 22:09:11 +000037
Dale Johannesen86097c32010-09-07 18:10:56 +000038 // MMXI_binop_rm_int - Simple MMX binary operator based on intrinsic.
Bill Wendling2f88dcd2007-03-08 22:09:11 +000039 multiclass MMXI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
40 bit Commutable = 0> {
Eric Christophera8c69082009-08-10 22:37:37 +000041 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +000042 (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +000043 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendling2f88dcd2007-03-08 22:09:11 +000044 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]> {
45 let isCommutable = Commutable;
46 }
Eric Christophera8c69082009-08-10 22:37:37 +000047 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +000048 (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +000049 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendling2f88dcd2007-03-08 22:09:11 +000050 [(set VR64:$dst, (IntId VR64:$src1,
Bill Wendlingccc44ad2007-03-27 20:22:40 +000051 (bitconvert (load_mmx addr:$src2))))]>;
Bill Wendling2f88dcd2007-03-08 22:09:11 +000052 }
Bill Wendling1b7a81d2007-03-16 09:44:46 +000053
Dale Johannesen86097c32010-09-07 18:10:56 +000054 // MMXI_binop_rm_int2 - Simple MMX binary operator based on intrinsic, with a
55 // different name for the generated instructions than MMXI_binop_rm uses.
56 // Thus int2 and rm can coexist for different implementations of the same
57 // instruction, while int and rm cannot. This is temporary during transition
58 // to intrinsic-only implementation. When it is removed, remove the FIXME
59 // from X86RecognizableInstr.cpp.
60 multiclass MMXI_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId,
61 bit Commutable = 0> {
62 def irr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
63 (ins VR64:$src1, VR64:$src2),
64 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
65 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]> {
66 let isCommutable = Commutable;
67 }
68 def irm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
69 (ins VR64:$src1, i64mem:$src2),
70 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
71 [(set VR64:$dst, (IntId VR64:$src1,
72 (bitconvert (load_mmx addr:$src2))))]>;
73 }
74
Bill Wendlingeebc8a12007-03-26 07:53:08 +000075 // MMXI_binop_rm_v1i64 - Simple MMX binary operator whose type is v1i64.
Bill Wendling1b7a81d2007-03-16 09:44:46 +000076 //
77 // FIXME: we could eliminate this and use MMXI_binop_rm instead if tblgen knew
78 // to collapse (bitconvert VT to VT) into its operand.
79 //
Bill Wendlingeebc8a12007-03-26 07:53:08 +000080 multiclass MMXI_binop_rm_v1i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bill Wendling1b7a81d2007-03-16 09:44:46 +000081 bit Commutable = 0> {
Evan Chengfa5a91a2008-03-21 00:40:09 +000082 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
83 (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +000084 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendlingeebc8a12007-03-26 07:53:08 +000085 [(set VR64:$dst, (v1i64 (OpNode VR64:$src1, VR64:$src2)))]> {
Bill Wendling1b7a81d2007-03-16 09:44:46 +000086 let isCommutable = Commutable;
87 }
Evan Chengfa5a91a2008-03-21 00:40:09 +000088 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
89 (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +000090 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendling1b7a81d2007-03-16 09:44:46 +000091 [(set VR64:$dst,
Bill Wendlingccc44ad2007-03-27 20:22:40 +000092 (OpNode VR64:$src1,(load_mmx addr:$src2)))]>;
Bill Wendling1b7a81d2007-03-16 09:44:46 +000093 }
Bill Wendlinga348c562007-03-22 18:42:45 +000094
95 multiclass MMXI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
Evan Cheng22b942a2008-05-03 00:52:09 +000096 string OpcodeStr, Intrinsic IntId,
97 Intrinsic IntId2> {
Evan Chengfa5a91a2008-03-21 00:40:09 +000098 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
99 (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000100 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendlinga348c562007-03-22 18:42:45 +0000101 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]>;
Evan Chengfa5a91a2008-03-21 00:40:09 +0000102 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
103 (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000104 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendlinga348c562007-03-22 18:42:45 +0000105 [(set VR64:$dst, (IntId VR64:$src1,
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000106 (bitconvert (load_mmx addr:$src2))))]>;
Evan Chengfa5a91a2008-03-21 00:40:09 +0000107 def ri : MMXIi8<opc2, ImmForm, (outs VR64:$dst),
108 (ins VR64:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000109 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng22b942a2008-05-03 00:52:09 +0000110 [(set VR64:$dst, (IntId2 VR64:$src1, (i32 imm:$src2)))]>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000111 }
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000112}
113
114//===----------------------------------------------------------------------===//
Bill Wendling823efee2007-04-03 06:00:37 +0000115// MMX EMMS & FEMMS Instructions
Bill Wendlinga31bd272007-03-06 18:53:42 +0000116//===----------------------------------------------------------------------===//
117
Eric Christophera8c69082009-08-10 22:37:37 +0000118def MMX_EMMS : MMXI<0x77, RawFrm, (outs), (ins), "emms",
Sean Callanan108934c2009-12-18 00:01:26 +0000119 [(int_x86_mmx_emms)]>;
Eric Christophera8c69082009-08-10 22:37:37 +0000120def MMX_FEMMS : MMXI<0x0E, RawFrm, (outs), (ins), "femms",
Sean Callanan108934c2009-12-18 00:01:26 +0000121 [(int_x86_mmx_femms)]>;
Bill Wendlinga31bd272007-03-06 18:53:42 +0000122
123//===----------------------------------------------------------------------===//
124// MMX Scalar Instructions
125//===----------------------------------------------------------------------===//
Bill Wendling229baff2007-03-05 23:09:45 +0000126
Bill Wendling71bfd112007-04-03 23:48:32 +0000127// Data Transfer Instructions
Evan Cheng64d80e32007-07-19 01:14:50 +0000128def MMX_MOVD64rr : MMXI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR32:$src),
Evan Chengefec7512008-02-18 23:04:32 +0000129 "movd\t{$src, $dst|$dst, $src}",
Sean Callanan108934c2009-12-18 00:01:26 +0000130 [(set VR64:$dst,
131 (v2i32 (scalar_to_vector GR32:$src)))]>;
Dan Gohman15511cf2008-12-03 18:15:48 +0000132let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000133def MMX_MOVD64rm : MMXI<0x6E, MRMSrcMem, (outs VR64:$dst), (ins i32mem:$src),
Evan Chengefec7512008-02-18 23:04:32 +0000134 "movd\t{$src, $dst|$dst, $src}",
Eric Christophera8c69082009-08-10 22:37:37 +0000135 [(set VR64:$dst,
Sean Callanan108934c2009-12-18 00:01:26 +0000136 (v2i32 (scalar_to_vector (loadi32 addr:$src))))]>;
Eric Christophera8c69082009-08-10 22:37:37 +0000137let mayStore = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000138def MMX_MOVD64mr : MMXI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000139 "movd\t{$src, $dst|$dst, $src}", []>;
Sean Callanan108934c2009-12-18 00:01:26 +0000140def MMX_MOVD64grr : MMXI<0x7E, MRMDestReg, (outs), (ins GR32:$dst, VR64:$src),
141 "movd\t{$src, $dst|$dst, $src}", []>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000142
Chris Lattnerba7e7562008-01-10 07:59:24 +0000143let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000144def MMX_MOVD64to64rr : MMXRI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR64:$src),
Evan Cheng242b38b2009-02-23 09:03:22 +0000145 "movd\t{$src, $dst|$dst, $src}",
146 []>;
Bill Wendling93888422007-07-04 00:19:54 +0000147
Evan Chengd2aee8c2009-08-03 18:07:19 +0000148let neverHasSideEffects = 1 in
Rafael Espindola8d632c12009-08-03 05:21:05 +0000149// These are 64 bit moves, but since the OS X assembler doesn't
150// recognize a register-register movq, we write them as
151// movd.
Rafael Espindola0c794b82009-08-03 03:27:05 +0000152def MMX_MOVD64from64rr : MMXRI<0x7E, MRMDestReg,
Evan Cheng242b38b2009-02-23 09:03:22 +0000153 (outs GR64:$dst), (ins VR64:$src),
Rafael Espindola8d632c12009-08-03 05:21:05 +0000154 "movd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmane3506902010-05-24 20:51:08 +0000155def MMX_MOVD64rrv164 : MMXRI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR64:$src),
156 "movd\t{$src, $dst|$dst, $src}",
157 [(set VR64:$dst,
158 (v1i64 (scalar_to_vector GR64:$src)))]>;
Dan Gohmana630f4e2008-04-15 23:55:07 +0000159
160let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000161def MMX_MOVQ64rr : MMXI<0x6F, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000162 "movq\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000163let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000164def MMX_MOVQ64rm : MMXI<0x6F, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000165 "movq\t{$src, $dst|$dst, $src}",
Bill Wendling71bfd112007-04-03 23:48:32 +0000166 [(set VR64:$dst, (load_mmx addr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000167def MMX_MOVQ64mr : MMXI<0x7F, MRMDestMem, (outs), (ins i64mem:$dst, VR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000168 "movq\t{$src, $dst|$dst, $src}",
Bill Wendling71bfd112007-04-03 23:48:32 +0000169 [(store (v1i64 VR64:$src), addr:$dst)]>;
170
Eli Friedman76750402009-07-09 16:49:25 +0000171def MMX_MOVDQ2Qrr : SDIi8<0xD6, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000172 "movdq2q\t{$src, $dst|$dst, $src}",
Bill Wendling69dc5332007-04-24 21:18:37 +0000173 [(set VR64:$dst,
Evan Cheng082948d2008-04-25 20:12:46 +0000174 (v1i64 (bitconvert
175 (i64 (vector_extract (v2i64 VR128:$src),
176 (iPTR 0))))))]>;
Bill Wendling69dc5332007-04-24 21:18:37 +0000177
Eli Friedman76750402009-07-09 16:49:25 +0000178def MMX_MOVQ2DQrr : SSDIi8<0xD6, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
Bill Wendling1dd00862008-08-27 21:32:04 +0000179 "movq2dq\t{$src, $dst|$dst, $src}",
Evan Cheng80f54042008-04-25 18:19:54 +0000180 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000181 (movl immAllZerosV,
Chris Lattner3485b512010-03-08 18:57:56 +0000182 (v2i64 (scalar_to_vector
183 (i64 (bitconvert (v1i64 VR64:$src)))))))]>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000184
Evan Cheng242b38b2009-02-23 09:03:22 +0000185let neverHasSideEffects = 1 in
Eli Friedman76750402009-07-09 16:49:25 +0000186def MMX_MOVQ2FR64rr: SSDIi8<0xD6, MRMSrcReg, (outs FR64:$dst), (ins VR64:$src),
Evan Cheng242b38b2009-02-23 09:03:22 +0000187 "movq2dq\t{$src, $dst|$dst, $src}", []>;
188
Chris Lattnerd1c58cf2010-07-15 20:13:34 +0000189def MMX_MOVFR642Qrr: SDIi8<0xD6, MRMSrcReg, (outs VR64:$dst), (ins FR64:$src),
Stuart Hastingse3ff9ba2010-04-23 19:03:32 +0000190 "movdq2q\t{$src, $dst|$dst, $src}", []>;
191
Evan Cheng64d80e32007-07-19 01:14:50 +0000192def MMX_MOVNTQmr : MMXI<0xE7, MRMDestMem, (outs), (ins i64mem:$dst, VR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000193 "movntq\t{$src, $dst|$dst, $src}",
Bill Wendling69dc5332007-04-24 21:18:37 +0000194 [(int_x86_mmx_movnt_dq addr:$dst, VR64:$src)]>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000195
Bill Wendling69dc5332007-04-24 21:18:37 +0000196let AddedComplexity = 15 in
197// movd to MMX register zero-extends
Anders Carlssonb26947e2008-02-29 01:35:12 +0000198def MMX_MOVZDI2PDIrr : MMXI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000199 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng7e2ff772008-05-08 00:57:18 +0000200 [(set VR64:$dst,
Evan Chengd880b972008-05-09 21:53:03 +0000201 (v2i32 (X86vzmovl (v2i32 (scalar_to_vector GR32:$src)))))]>;
Bill Wendling69dc5332007-04-24 21:18:37 +0000202let AddedComplexity = 20 in
Eric Christophera8c69082009-08-10 22:37:37 +0000203def MMX_MOVZDI2PDIrm : MMXI<0x6E, MRMSrcMem, (outs VR64:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +0000204 (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000205 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng7e2ff772008-05-08 00:57:18 +0000206 [(set VR64:$dst,
Evan Chengd880b972008-05-09 21:53:03 +0000207 (v2i32 (X86vzmovl (v2i32
Evan Cheng7e2ff772008-05-08 00:57:18 +0000208 (scalar_to_vector (loadi32 addr:$src))))))]>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000209
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000210// Arithmetic Instructions
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000211
212// -- Addition
Dale Johannesen86097c32010-09-07 18:10:56 +0000213defm MMX_PADDB : MMXI_binop_rm<0xFC, "paddb", add, v8i8, 1>,
214 MMXI_binop_rm_int2<0xFC, "paddb", int_x86_mmx_padd_b, 1>;
215defm MMX_PADDW : MMXI_binop_rm<0xFD, "paddw", add, v4i16, 1>,
216 MMXI_binop_rm_int2<0xFD, "paddw", int_x86_mmx_padd_w, 1>;
217defm MMX_PADDD : MMXI_binop_rm<0xFE, "paddd", add, v2i32, 1>,
218 MMXI_binop_rm_int2<0xFE, "paddd", int_x86_mmx_padd_d, 1>;
219defm MMX_PADDQ : MMXI_binop_rm<0xD4, "paddq", add, v1i64, 1>,
220 MMXI_binop_rm_int2<0xD4, "paddq", int_x86_mmx_padd_q, 1>;
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000221defm MMX_PADDSB : MMXI_binop_rm_int<0xEC, "paddsb" , int_x86_mmx_padds_b, 1>;
222defm MMX_PADDSW : MMXI_binop_rm_int<0xED, "paddsw" , int_x86_mmx_padds_w, 1>;
223
224defm MMX_PADDUSB : MMXI_binop_rm_int<0xDC, "paddusb", int_x86_mmx_paddus_b, 1>;
225defm MMX_PADDUSW : MMXI_binop_rm_int<0xDD, "paddusw", int_x86_mmx_paddus_w, 1>;
226
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000227// -- Subtraction
Dale Johannesen86097c32010-09-07 18:10:56 +0000228defm MMX_PSUBB : MMXI_binop_rm<0xF8, "psubb", sub, v8i8>,
229 MMXI_binop_rm_int2<0xF8, "psubb", int_x86_mmx_psub_b>;
230defm MMX_PSUBW : MMXI_binop_rm<0xF9, "psubw", sub, v4i16>,
231 MMXI_binop_rm_int2<0xF9, "psubw", int_x86_mmx_psub_w>;
232defm MMX_PSUBD : MMXI_binop_rm<0xFA, "psubd", sub, v2i32>,
233 MMXI_binop_rm_int2<0xFA, "psubd", int_x86_mmx_psub_d>;
234defm MMX_PSUBQ : MMXI_binop_rm<0xFB, "psubq", sub, v1i64>,
235 MMXI_binop_rm_int2<0xFB, "psubq", int_x86_mmx_psub_q>;
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000236
237defm MMX_PSUBSB : MMXI_binop_rm_int<0xE8, "psubsb" , int_x86_mmx_psubs_b>;
238defm MMX_PSUBSW : MMXI_binop_rm_int<0xE9, "psubsw" , int_x86_mmx_psubs_w>;
239
240defm MMX_PSUBUSB : MMXI_binop_rm_int<0xD8, "psubusb", int_x86_mmx_psubus_b>;
241defm MMX_PSUBUSW : MMXI_binop_rm_int<0xD9, "psubusw", int_x86_mmx_psubus_w>;
242
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000243// -- Multiplication
Dale Johannesen86097c32010-09-07 18:10:56 +0000244defm MMX_PMULLW : MMXI_binop_rm<0xD5, "pmullw", mul, v4i16, 1>,
245 MMXI_binop_rm_int2<0xD5, "pmullw", int_x86_mmx_pmull_w, 1>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000246
Bill Wendling71bfd112007-04-03 23:48:32 +0000247defm MMX_PMULHW : MMXI_binop_rm_int<0xE5, "pmulhw", int_x86_mmx_pmulh_w, 1>;
248defm MMX_PMULHUW : MMXI_binop_rm_int<0xE4, "pmulhuw", int_x86_mmx_pmulhu_w, 1>;
249defm MMX_PMULUDQ : MMXI_binop_rm_int<0xF4, "pmuludq", int_x86_mmx_pmulu_dq, 1>;
250
251// -- Miscellanea
Bill Wendling74027e92007-03-15 21:24:36 +0000252defm MMX_PMADDWD : MMXI_binop_rm_int<0xF5, "pmaddwd", int_x86_mmx_pmadd_wd, 1>;
253
Bill Wendling71bfd112007-04-03 23:48:32 +0000254defm MMX_PAVGB : MMXI_binop_rm_int<0xE0, "pavgb", int_x86_mmx_pavg_b, 1>;
255defm MMX_PAVGW : MMXI_binop_rm_int<0xE3, "pavgw", int_x86_mmx_pavg_w, 1>;
256
257defm MMX_PMINUB : MMXI_binop_rm_int<0xDA, "pminub", int_x86_mmx_pminu_b, 1>;
258defm MMX_PMINSW : MMXI_binop_rm_int<0xEA, "pminsw", int_x86_mmx_pmins_w, 1>;
259
260defm MMX_PMAXUB : MMXI_binop_rm_int<0xDE, "pmaxub", int_x86_mmx_pmaxu_b, 1>;
261defm MMX_PMAXSW : MMXI_binop_rm_int<0xEE, "pmaxsw", int_x86_mmx_pmaxs_w, 1>;
262
Bill Wendling3b1259b2009-05-28 02:04:00 +0000263defm MMX_PSADBW : MMXI_binop_rm_int<0xF6, "psadbw", int_x86_mmx_psad_bw, 1>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000264
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000265// Logical Instructions
Dale Johannesen86097c32010-09-07 18:10:56 +0000266defm MMX_PAND : MMXI_binop_rm_v1i64<0xDB, "pand", and, 1>,
267 MMXI_binop_rm_int2<0xDB, "pand", int_x86_mmx_pand, 1>;
268defm MMX_POR : MMXI_binop_rm_v1i64<0xEB, "por" , or, 1>,
269 MMXI_binop_rm_int2<0xEB, "por" , int_x86_mmx_por, 1>;
270defm MMX_PXOR : MMXI_binop_rm_v1i64<0xEF, "pxor", xor, 1>,
271 MMXI_binop_rm_int2<0xEF, "pxor", int_x86_mmx_pxor, 1>;
272defm MMX_PANDN : MMXI_binop_rm_int2<0xDF, "pandn", int_x86_mmx_pandn, 1>;
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000273
Eric Christophera8c69082009-08-10 22:37:37 +0000274let Constraints = "$src1 = $dst" in {
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000275 def MMX_PANDNrr : MMXI<0xDF, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000276 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000277 "pandn\t{$src2, $dst|$dst, $src2}",
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000278 [(set VR64:$dst, (v1i64 (and (vnot VR64:$src1),
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000279 VR64:$src2)))]>;
280 def MMX_PANDNrm : MMXI<0xDF, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000281 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000282 "pandn\t{$src2, $dst|$dst, $src2}",
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000283 [(set VR64:$dst, (v1i64 (and (vnot VR64:$src1),
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000284 (load addr:$src2))))]>;
285}
286
Bill Wendlinga348c562007-03-22 18:42:45 +0000287// Shift Instructions
288defm MMX_PSRLW : MMXI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
Evan Cheng22b942a2008-05-03 00:52:09 +0000289 int_x86_mmx_psrl_w, int_x86_mmx_psrli_w>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000290defm MMX_PSRLD : MMXI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
Evan Cheng22b942a2008-05-03 00:52:09 +0000291 int_x86_mmx_psrl_d, int_x86_mmx_psrli_d>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000292defm MMX_PSRLQ : MMXI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Cheng22b942a2008-05-03 00:52:09 +0000293 int_x86_mmx_psrl_q, int_x86_mmx_psrli_q>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000294
295defm MMX_PSLLW : MMXI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
Evan Cheng22b942a2008-05-03 00:52:09 +0000296 int_x86_mmx_psll_w, int_x86_mmx_pslli_w>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000297defm MMX_PSLLD : MMXI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
Evan Cheng22b942a2008-05-03 00:52:09 +0000298 int_x86_mmx_psll_d, int_x86_mmx_pslli_d>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000299defm MMX_PSLLQ : MMXI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
Evan Cheng22b942a2008-05-03 00:52:09 +0000300 int_x86_mmx_psll_q, int_x86_mmx_pslli_q>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000301
302defm MMX_PSRAW : MMXI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
Evan Cheng22b942a2008-05-03 00:52:09 +0000303 int_x86_mmx_psra_w, int_x86_mmx_psrai_w>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000304defm MMX_PSRAD : MMXI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Cheng22b942a2008-05-03 00:52:09 +0000305 int_x86_mmx_psra_d, int_x86_mmx_psrai_d>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000306
Evan Chengf26ffe92008-05-29 08:22:04 +0000307// Shift up / down and insert zero's.
308def : Pat<(v1i64 (X86vshl VR64:$src, (i8 imm:$amt))),
Chris Lattner3d005782010-03-15 05:53:30 +0000309 (MMX_PSLLQri VR64:$src, (GetLo32XForm imm:$amt))>;
Evan Chengf26ffe92008-05-29 08:22:04 +0000310def : Pat<(v1i64 (X86vshr VR64:$src, (i8 imm:$amt))),
Chris Lattner3d005782010-03-15 05:53:30 +0000311 (MMX_PSRLQri VR64:$src, (GetLo32XForm imm:$amt))>;
Evan Chengf26ffe92008-05-29 08:22:04 +0000312
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000313// Comparison Instructions
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000314defm MMX_PCMPEQB : MMXI_binop_rm_int<0x74, "pcmpeqb", int_x86_mmx_pcmpeq_b>;
315defm MMX_PCMPEQW : MMXI_binop_rm_int<0x75, "pcmpeqw", int_x86_mmx_pcmpeq_w>;
316defm MMX_PCMPEQD : MMXI_binop_rm_int<0x76, "pcmpeqd", int_x86_mmx_pcmpeq_d>;
317
318defm MMX_PCMPGTB : MMXI_binop_rm_int<0x64, "pcmpgtb", int_x86_mmx_pcmpgt_b>;
319defm MMX_PCMPGTW : MMXI_binop_rm_int<0x65, "pcmpgtw", int_x86_mmx_pcmpgt_w>;
320defm MMX_PCMPGTD : MMXI_binop_rm_int<0x66, "pcmpgtd", int_x86_mmx_pcmpgt_d>;
321
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000322// Conversion Instructions
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000323
324// -- Unpack Instructions
Eric Christophera8c69082009-08-10 22:37:37 +0000325let Constraints = "$src1 = $dst" in {
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000326 // Unpack High Packed Data Instructions
Eric Christophera8c69082009-08-10 22:37:37 +0000327 def MMX_PUNPCKHBWrr : MMXI<0x68, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000328 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000329 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000330 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000331 (v8i8 (mmx_unpckh VR64:$src1, VR64:$src2)))]>;
Eric Christophera8c69082009-08-10 22:37:37 +0000332 def MMX_PUNPCKHBWrm : MMXI<0x68, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000333 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000334 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000335 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000336 (v8i8 (mmx_unpckh VR64:$src1,
337 (bc_v8i8 (load_mmx addr:$src2)))))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000338
Eric Christophera8c69082009-08-10 22:37:37 +0000339 def MMX_PUNPCKHWDrr : MMXI<0x69, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000340 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000341 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000342 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000343 (v4i16 (mmx_unpckh VR64:$src1, VR64:$src2)))]>;
Eric Christophera8c69082009-08-10 22:37:37 +0000344 def MMX_PUNPCKHWDrm : MMXI<0x69, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000345 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000346 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000347 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000348 (v4i16 (mmx_unpckh VR64:$src1,
349 (bc_v4i16 (load_mmx addr:$src2)))))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000350
Eric Christophera8c69082009-08-10 22:37:37 +0000351 def MMX_PUNPCKHDQrr : MMXI<0x6A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000352 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000353 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000354 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000355 (v2i32 (mmx_unpckh VR64:$src1, VR64:$src2)))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000356 def MMX_PUNPCKHDQrm : MMXI<0x6A, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000357 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000358 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000359 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000360 (v2i32 (mmx_unpckh VR64:$src1,
361 (bc_v2i32 (load_mmx addr:$src2)))))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000362
363 // Unpack Low Packed Data Instructions
364 def MMX_PUNPCKLBWrr : MMXI<0x60, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000365 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000366 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000367 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000368 (v8i8 (mmx_unpckl VR64:$src1, VR64:$src2)))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000369 def MMX_PUNPCKLBWrm : MMXI<0x60, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000370 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000371 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000372 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000373 (v8i8 (mmx_unpckl VR64:$src1,
374 (bc_v8i8 (load_mmx addr:$src2)))))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000375
376 def MMX_PUNPCKLWDrr : MMXI<0x61, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000377 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000378 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000379 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000380 (v4i16 (mmx_unpckl VR64:$src1, VR64:$src2)))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000381 def MMX_PUNPCKLWDrm : MMXI<0x61, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000382 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000383 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000384 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000385 (v4i16 (mmx_unpckl VR64:$src1,
386 (bc_v4i16 (load_mmx addr:$src2)))))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000387
Eric Christophera8c69082009-08-10 22:37:37 +0000388 def MMX_PUNPCKLDQrr : MMXI<0x62, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000389 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000390 "punpckldq\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000391 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000392 (v2i32 (mmx_unpckl VR64:$src1, VR64:$src2)))]>;
Eric Christophera8c69082009-08-10 22:37:37 +0000393 def MMX_PUNPCKLDQrm : MMXI<0x62, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000394 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000395 "punpckldq\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000396 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000397 (v2i32 (mmx_unpckl VR64:$src1,
398 (bc_v2i32 (load_mmx addr:$src2)))))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000399}
Dale Johannesen86097c32010-09-07 18:10:56 +0000400defm MMX_PUNPCKHBW : MMXI_binop_rm_int2<0x68, "punpckhbw",
401 int_x86_mmx_punpckhbw>;
402defm MMX_PUNPCKHWD : MMXI_binop_rm_int2<0x69, "punpckhwd",
403 int_x86_mmx_punpckhwd>;
404defm MMX_PUNPCKHDQ : MMXI_binop_rm_int2<0x6A, "punpckhdq",
405 int_x86_mmx_punpckhdq>;
406defm MMX_PUNPCKLBW : MMXI_binop_rm_int2<0x60, "punpcklbw",
407 int_x86_mmx_punpcklbw>;
408defm MMX_PUNPCKLWD : MMXI_binop_rm_int2<0x61, "punpcklwd",
409 int_x86_mmx_punpcklwd>;
410defm MMX_PUNPCKLDQ : MMXI_binop_rm_int2<0x62, "punpckldq",
411 int_x86_mmx_punpckldq>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000412
413// -- Pack Instructions
414defm MMX_PACKSSWB : MMXI_binop_rm_int<0x63, "packsswb", int_x86_mmx_packsswb>;
415defm MMX_PACKSSDW : MMXI_binop_rm_int<0x6B, "packssdw", int_x86_mmx_packssdw>;
416defm MMX_PACKUSWB : MMXI_binop_rm_int<0x67, "packuswb", int_x86_mmx_packuswb>;
417
Bill Wendling69dc5332007-04-24 21:18:37 +0000418// -- Shuffle Instructions
419def MMX_PSHUFWri : MMXIi8<0x70, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000420 (outs VR64:$dst), (ins VR64:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000421 "pshufw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendling69dc5332007-04-24 21:18:37 +0000422 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000423 (v4i16 (mmx_pshufw:$src2 VR64:$src1, (undef))))]>;
Bill Wendling69dc5332007-04-24 21:18:37 +0000424def MMX_PSHUFWmi : MMXIi8<0x70, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000425 (outs VR64:$dst), (ins i64mem:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000426 "pshufw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendling69dc5332007-04-24 21:18:37 +0000427 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000428 (mmx_pshufw:$src2 (bc_v4i16 (load_mmx addr:$src1)),
429 (undef)))]>;
Bill Wendling69dc5332007-04-24 21:18:37 +0000430
Bill Wendling71bfd112007-04-03 23:48:32 +0000431// -- Conversion Instructions
Chris Lattnerba7e7562008-01-10 07:59:24 +0000432let neverHasSideEffects = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000433def MMX_CVTPD2PIrr : MMX2I<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000434 "cvtpd2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000435let mayLoad = 1 in
Eric Christophera8c69082009-08-10 22:37:37 +0000436def MMX_CVTPD2PIrm : MMX2I<0x2D, MRMSrcMem, (outs VR64:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +0000437 (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000438 "cvtpd2pi\t{$src, $dst|$dst, $src}", []>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000439
Evan Cheng64d80e32007-07-19 01:14:50 +0000440def MMX_CVTPI2PDrr : MMX2I<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000441 "cvtpi2pd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000442let mayLoad = 1 in
Eric Christophera8c69082009-08-10 22:37:37 +0000443def MMX_CVTPI2PDrm : MMX2I<0x2A, MRMSrcMem, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +0000444 (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000445 "cvtpi2pd\t{$src, $dst|$dst, $src}", []>;
Evan Cheng3246e062006-03-25 01:31:59 +0000446
Evan Cheng64d80e32007-07-19 01:14:50 +0000447def MMX_CVTPI2PSrr : MMXI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000448 "cvtpi2ps\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000449let mayLoad = 1 in
Eric Christophera8c69082009-08-10 22:37:37 +0000450def MMX_CVTPI2PSrm : MMXI<0x2A, MRMSrcMem, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +0000451 (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000452 "cvtpi2ps\t{$src, $dst|$dst, $src}", []>;
Bill Wendling823efee2007-04-03 06:00:37 +0000453
Evan Cheng64d80e32007-07-19 01:14:50 +0000454def MMX_CVTPS2PIrr : MMXI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000455 "cvtps2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000456let mayLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000457def MMX_CVTPS2PIrm : MMXI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000458 "cvtps2pi\t{$src, $dst|$dst, $src}", []>;
Bill Wendling823efee2007-04-03 06:00:37 +0000459
Evan Cheng64d80e32007-07-19 01:14:50 +0000460def MMX_CVTTPD2PIrr : MMX2I<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000461 "cvttpd2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000462let mayLoad = 1 in
Eric Christophera8c69082009-08-10 22:37:37 +0000463def MMX_CVTTPD2PIrm : MMX2I<0x2C, MRMSrcMem, (outs VR64:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +0000464 (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000465 "cvttpd2pi\t{$src, $dst|$dst, $src}", []>;
Bill Wendling823efee2007-04-03 06:00:37 +0000466
Evan Cheng64d80e32007-07-19 01:14:50 +0000467def MMX_CVTTPS2PIrr : MMXI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000468 "cvttps2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000469let mayLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000470def MMX_CVTTPS2PIrm : MMXI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000471 "cvttps2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000472} // end neverHasSideEffects
473
Dale Johannesenaf474812010-09-08 19:15:38 +0000474// Intrinsic versions.
475def MMX_CVTPD2PIirr : MMX2I<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
476 "cvtpd2pi\t{$src, $dst|$dst, $src}",
477 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
478def MMX_CVTPD2PIirm : MMX2I<0x2D, MRMSrcMem, (outs VR64:$dst),
479 (ins f128mem:$src),
480 "cvtpd2pi\t{$src, $dst|$dst, $src}",
481 [(set VR64:$dst,
482 (int_x86_sse_cvtpd2pi
483 (bitconvert (loadv2i64 addr:$src))))]>;
484def MMX_CVTPI2PDirr : MMX2I<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
485 "cvtpi2pd\t{$src, $dst|$dst, $src}",
486 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
487let Constraints = "$src1 = $dst" in {
488def MMX_CVTPI2PSirr : MMXI<0x2A, MRMSrcReg, (outs VR128:$dst),
489 (ins VR128:$src1, VR64:$src2),
490 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
491 [(set VR128:$dst,
492 (int_x86_sse_cvtpi2ps VR128:$src1, VR64:$src2))]>;
493def MMX_CVTPI2PSirm : MMXI<0x2A, MRMSrcMem, (outs VR128:$dst),
494 (ins VR128:$src1, i64mem:$src2),
495 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
496 [(set VR128:$dst,
497 (int_x86_sse_cvtpi2ps VR128:$src1,
498 (bitconvert (load_mmx addr:$src2))))]>;
499}
500def MMX_CVTPS2PIirr : MMXI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
501 "cvtps2pi\t{$src, $dst|$dst, $src}",
502 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
503def MMX_CVTPS2PIirm : MMXI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
504 "cvtps2pi\t{$src, $dst|$dst, $src}",
505 [(set VR64:$dst,
506 (int_x86_sse_cvtps2pi
507 (bitconvert (load_mmx addr:$src))))]>;
508def MMX_CVTTPD2PIirr: MMX2I<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
509 "cvttpd2pi\t{$src, $dst|$dst, $src}",
510 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
511def MMX_CVTTPD2PIirm: MMX2I<0x2C, MRMSrcMem, (outs VR64:$dst),
512 (ins f128mem:$src),
513 "cvttpd2pi\t{$src, $dst|$dst, $src}",
514 [(set VR64:$dst,
515 (int_x86_sse_cvtpd2pi
516 (bitconvert (loadv2i64 addr:$src))))]>;
517def MMX_CVTTPS2PIirr: MMXI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
518 "cvttps2pi\t{$src, $dst|$dst, $src}",
519 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
520def MMX_CVTTPS2PIirm: MMXI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
521 "cvttps2pi\t{$src, $dst|$dst, $src}",
522 [(set VR64:$dst,
523 (int_x86_sse_cvtpd2pi
524 (bitconvert (load_mmx addr:$src))))]>;
Evan Chengfcf5e212006-04-11 06:57:30 +0000525
Bill Wendling71bfd112007-04-03 23:48:32 +0000526// Extract / Insert
Chris Lattner8f2b4cc2010-02-23 02:07:48 +0000527def MMX_X86pinsrw : SDNode<"X86ISD::MMX_PINSRW",
528 SDTypeProfile<1, 3, [SDTCisVT<0, v4i16>, SDTCisSameAs<0,1>,
529 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
530
Evan Chengfcf5e212006-04-11 06:57:30 +0000531
Bill Wendling71bfd112007-04-03 23:48:32 +0000532def MMX_PEXTRWri : MMXIi8<0xC5, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000533 (outs GR32:$dst), (ins VR64:$src1, i16i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000534 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Chris Lattner8f2b4cc2010-02-23 02:07:48 +0000535 [(set GR32:$dst, (X86pextrw (v4i16 VR64:$src1),
Bill Wendling71bfd112007-04-03 23:48:32 +0000536 (iPTR imm:$src2)))]>;
Eric Christophera8c69082009-08-10 22:37:37 +0000537let Constraints = "$src1 = $dst" in {
Bill Wendling71bfd112007-04-03 23:48:32 +0000538 def MMX_PINSRWrri : MMXIi8<0xC4, MRMSrcReg,
Sean Callanan108934c2009-12-18 00:01:26 +0000539 (outs VR64:$dst),
540 (ins VR64:$src1, GR32:$src2,i16i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000541 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling71bfd112007-04-03 23:48:32 +0000542 [(set VR64:$dst, (v4i16 (MMX_X86pinsrw (v4i16 VR64:$src1),
Eric Christophera8c69082009-08-10 22:37:37 +0000543 GR32:$src2,(iPTR imm:$src3))))]>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000544 def MMX_PINSRWrmi : MMXIi8<0xC4, MRMSrcMem,
Sean Callanan108934c2009-12-18 00:01:26 +0000545 (outs VR64:$dst),
546 (ins VR64:$src1, i16mem:$src2, i16i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000547 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling71bfd112007-04-03 23:48:32 +0000548 [(set VR64:$dst,
549 (v4i16 (MMX_X86pinsrw (v4i16 VR64:$src1),
550 (i32 (anyext (loadi16 addr:$src2))),
551 (iPTR imm:$src3))))]>;
552}
553
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000554// MMX to XMM for vector types
555def MMX_X86movq2dq : SDNode<"X86ISD::MOVQ2DQ", SDTypeProfile<1, 1,
556 [SDTCisVT<0, v2i64>, SDTCisVT<1, v1i64>]>>;
557
558def : Pat<(v2i64 (MMX_X86movq2dq VR64:$src)),
559 (v2i64 (MMX_MOVQ2DQrr VR64:$src))>;
560
561def : Pat<(v2i64 (MMX_X86movq2dq (load_mmx addr:$src))),
562 (v2i64 (MOVQI2PQIrm addr:$src))>;
563
564def : Pat<(v2i64 (MMX_X86movq2dq (v1i64 (bitconvert
565 (v2i32 (scalar_to_vector (loadi32 addr:$src))))))),
566 (v2i64 (MOVDI2PDIrm addr:$src))>;
567
Bill Wendling71bfd112007-04-03 23:48:32 +0000568// Mask creation
Evan Cheng64d80e32007-07-19 01:14:50 +0000569def MMX_PMOVMSKBrr : MMXI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000570 "pmovmskb\t{$src, $dst|$dst, $src}",
Bill Wendling71bfd112007-04-03 23:48:32 +0000571 [(set GR32:$dst, (int_x86_mmx_pmovmskb VR64:$src))]>;
572
573// Misc.
Evan Cheng071a2792007-09-11 19:55:27 +0000574let Uses = [EDI] in
Bill Wendling5c324d72009-06-23 19:52:59 +0000575def MMX_MASKMOVQ : MMXI<0xF7, MRMSrcReg, (outs), (ins VR64:$src, VR64:$mask),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000576 "maskmovq\t{$mask, $src|$src, $mask}",
Evan Cheng071a2792007-09-11 19:55:27 +0000577 [(int_x86_mmx_maskmovq VR64:$src, VR64:$mask, EDI)]>;
Anton Korobeynikov017c2602008-08-23 15:53:19 +0000578let Uses = [RDI] in
Bill Wendling5c324d72009-06-23 19:52:59 +0000579def MMX_MASKMOVQ64: MMXI64<0xF7, MRMSrcReg, (outs), (ins VR64:$src, VR64:$mask),
Anton Korobeynikov017c2602008-08-23 15:53:19 +0000580 "maskmovq\t{$mask, $src|$src, $mask}",
581 [(int_x86_mmx_maskmovq VR64:$src, VR64:$mask, RDI)]>;
Bill Wendlinga31bd272007-03-06 18:53:42 +0000582
583//===----------------------------------------------------------------------===//
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000584// Alias Instructions
585//===----------------------------------------------------------------------===//
586
587// Alias instructions that map zero vector to pxor.
Daniel Dunbar7417b762009-08-11 22:17:52 +0000588let isReMaterializable = 1, isCodeGenOnly = 1 in {
Chris Lattner28c1d292010-02-05 21:30:49 +0000589 // FIXME: Change encoding to pseudo.
590 def MMX_V_SET0 : MMXI<0xEF, MRMInitReg, (outs VR64:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +0000591 [(set VR64:$dst, (v2i32 immAllZerosV))]>;
Chris Lattner28c1d292010-02-05 21:30:49 +0000592 def MMX_V_SETALLONES : MMXI<0x76, MRMInitReg, (outs VR64:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +0000593 [(set VR64:$dst, (v2i32 immAllOnesV))]>;
Dan Gohmand45eddd2007-06-26 00:48:07 +0000594}
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000595
Evan Chengc8e3b142008-03-12 07:02:50 +0000596let Predicates = [HasMMX] in {
597 def : Pat<(v1i64 immAllZerosV), (MMX_V_SET0)>;
598 def : Pat<(v4i16 immAllZerosV), (MMX_V_SET0)>;
599 def : Pat<(v8i8 immAllZerosV), (MMX_V_SET0)>;
600}
601
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000602//===----------------------------------------------------------------------===//
Bill Wendlinga31bd272007-03-06 18:53:42 +0000603// Non-Instruction Patterns
604//===----------------------------------------------------------------------===//
605
606// Store 64-bit integer vector values.
607def : Pat<(store (v8i8 VR64:$src), addr:$dst),
Bill Wendling823efee2007-04-03 06:00:37 +0000608 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
Bill Wendlinga31bd272007-03-06 18:53:42 +0000609def : Pat<(store (v4i16 VR64:$src), addr:$dst),
Bill Wendling823efee2007-04-03 06:00:37 +0000610 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000611def : Pat<(store (v2i32 VR64:$src), addr:$dst),
Bill Wendling823efee2007-04-03 06:00:37 +0000612 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
613def : Pat<(store (v1i64 VR64:$src), addr:$dst),
614 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000615
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000616// Bit convert.
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000617def : Pat<(v8i8 (bitconvert (v1i64 VR64:$src))), (v8i8 VR64:$src)>;
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000618def : Pat<(v8i8 (bitconvert (v2i32 VR64:$src))), (v8i8 VR64:$src)>;
619def : Pat<(v8i8 (bitconvert (v4i16 VR64:$src))), (v8i8 VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000620def : Pat<(v4i16 (bitconvert (v1i64 VR64:$src))), (v4i16 VR64:$src)>;
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000621def : Pat<(v4i16 (bitconvert (v2i32 VR64:$src))), (v4i16 VR64:$src)>;
622def : Pat<(v4i16 (bitconvert (v8i8 VR64:$src))), (v4i16 VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000623def : Pat<(v2i32 (bitconvert (v1i64 VR64:$src))), (v2i32 VR64:$src)>;
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000624def : Pat<(v2i32 (bitconvert (v4i16 VR64:$src))), (v2i32 VR64:$src)>;
625def : Pat<(v2i32 (bitconvert (v8i8 VR64:$src))), (v2i32 VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000626def : Pat<(v1i64 (bitconvert (v2i32 VR64:$src))), (v1i64 VR64:$src)>;
627def : Pat<(v1i64 (bitconvert (v4i16 VR64:$src))), (v1i64 VR64:$src)>;
628def : Pat<(v1i64 (bitconvert (v8i8 VR64:$src))), (v1i64 VR64:$src)>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000629
Bill Wendling93888422007-07-04 00:19:54 +0000630// 64-bit bit convert.
631def : Pat<(v1i64 (bitconvert (i64 GR64:$src))),
632 (MMX_MOVD64to64rr GR64:$src)>;
633def : Pat<(v2i32 (bitconvert (i64 GR64:$src))),
634 (MMX_MOVD64to64rr GR64:$src)>;
635def : Pat<(v4i16 (bitconvert (i64 GR64:$src))),
636 (MMX_MOVD64to64rr GR64:$src)>;
637def : Pat<(v8i8 (bitconvert (i64 GR64:$src))),
638 (MMX_MOVD64to64rr GR64:$src)>;
Dan Gohmana630f4e2008-04-15 23:55:07 +0000639def : Pat<(i64 (bitconvert (v1i64 VR64:$src))),
640 (MMX_MOVD64from64rr VR64:$src)>;
641def : Pat<(i64 (bitconvert (v2i32 VR64:$src))),
642 (MMX_MOVD64from64rr VR64:$src)>;
643def : Pat<(i64 (bitconvert (v4i16 VR64:$src))),
644 (MMX_MOVD64from64rr VR64:$src)>;
645def : Pat<(i64 (bitconvert (v8i8 VR64:$src))),
646 (MMX_MOVD64from64rr VR64:$src)>;
Evan Cheng242b38b2009-02-23 09:03:22 +0000647def : Pat<(f64 (bitconvert (v1i64 VR64:$src))),
648 (MMX_MOVQ2FR64rr VR64:$src)>;
649def : Pat<(f64 (bitconvert (v2i32 VR64:$src))),
650 (MMX_MOVQ2FR64rr VR64:$src)>;
651def : Pat<(f64 (bitconvert (v4i16 VR64:$src))),
652 (MMX_MOVQ2FR64rr VR64:$src)>;
653def : Pat<(f64 (bitconvert (v8i8 VR64:$src))),
654 (MMX_MOVQ2FR64rr VR64:$src)>;
Stuart Hastingse3ff9ba2010-04-23 19:03:32 +0000655def : Pat<(v1i64 (bitconvert (f64 FR64:$src))),
656 (MMX_MOVFR642Qrr FR64:$src)>;
657def : Pat<(v2i32 (bitconvert (f64 FR64:$src))),
658 (MMX_MOVFR642Qrr FR64:$src)>;
659def : Pat<(v4i16 (bitconvert (f64 FR64:$src))),
660 (MMX_MOVFR642Qrr FR64:$src)>;
661def : Pat<(v8i8 (bitconvert (f64 FR64:$src))),
662 (MMX_MOVFR642Qrr FR64:$src)>;
Bill Wendling93888422007-07-04 00:19:54 +0000663
Evan Chengb35ed922008-11-05 06:04:51 +0000664let AddedComplexity = 20 in {
Evan Chengb35ed922008-11-05 06:04:51 +0000665 def : Pat<(v2i32 (X86vzmovl (bc_v2i32 (load_mmx addr:$src)))),
Eric Christophera8c69082009-08-10 22:37:37 +0000666 (MMX_MOVZDI2PDIrm addr:$src)>;
Evan Cheng62fb4f22008-12-03 19:38:05 +0000667}
668
669// Clear top half.
670let AddedComplexity = 15 in {
Evan Cheng62fb4f22008-12-03 19:38:05 +0000671 def : Pat<(v2i32 (X86vzmovl VR64:$src)),
Chris Lattner3485b512010-03-08 18:57:56 +0000672 (MMX_PUNPCKLDQrr VR64:$src, (v2i32 (MMX_V_SET0)))>;
Evan Chengb35ed922008-11-05 06:04:51 +0000673}
674
Bill Wendling69dc5332007-04-24 21:18:37 +0000675// Patterns to perform canonical versions of vector shuffling.
Bill Wendling823efee2007-04-03 06:00:37 +0000676let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +0000677 def : Pat<(v8i8 (mmx_unpckl_undef VR64:$src, (undef))),
Bill Wendling823efee2007-04-03 06:00:37 +0000678 (MMX_PUNPCKLBWrr VR64:$src, VR64:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +0000679 def : Pat<(v4i16 (mmx_unpckl_undef VR64:$src, (undef))),
Bill Wendling823efee2007-04-03 06:00:37 +0000680 (MMX_PUNPCKLWDrr VR64:$src, VR64:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +0000681 def : Pat<(v2i32 (mmx_unpckl_undef VR64:$src, (undef))),
Bill Wendling823efee2007-04-03 06:00:37 +0000682 (MMX_PUNPCKLDQrr VR64:$src, VR64:$src)>;
683}
684
Bill Wendling69dc5332007-04-24 21:18:37 +0000685let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +0000686 def : Pat<(v8i8 (mmx_unpckh_undef VR64:$src, (undef))),
Bill Wendling69dc5332007-04-24 21:18:37 +0000687 (MMX_PUNPCKHBWrr VR64:$src, VR64:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +0000688 def : Pat<(v4i16 (mmx_unpckh_undef VR64:$src, (undef))),
Bill Wendling69dc5332007-04-24 21:18:37 +0000689 (MMX_PUNPCKHWDrr VR64:$src, VR64:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +0000690 def : Pat<(v2i32 (mmx_unpckh_undef VR64:$src, (undef))),
Bill Wendling69dc5332007-04-24 21:18:37 +0000691 (MMX_PUNPCKHDQrr VR64:$src, VR64:$src)>;
692}
693
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000694// Some special case PANDN patterns.
Bill Wendling823efee2007-04-03 06:00:37 +0000695// FIXME: Get rid of these.
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000696def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v2i32 immAllOnesV))),
697 VR64:$src2)),
698 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000699def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v2i32 immAllOnesV))),
700 (load addr:$src2))),
701 (MMX_PANDNrm VR64:$src1, addr:$src2)>;
Evan Cheng10e86422008-04-25 19:11:04 +0000702
703// Move MMX to lower 64-bit of XMM
Evan Cheng242b38b2009-02-23 09:03:22 +0000704def : Pat<(v2i64 (scalar_to_vector (i64 (bitconvert (v8i8 VR64:$src))))),
705 (v2i64 (MMX_MOVQ2DQrr VR64:$src))>;
706def : Pat<(v2i64 (scalar_to_vector (i64 (bitconvert (v4i16 VR64:$src))))),
707 (v2i64 (MMX_MOVQ2DQrr VR64:$src))>;
708def : Pat<(v2i64 (scalar_to_vector (i64 (bitconvert (v2i32 VR64:$src))))),
709 (v2i64 (MMX_MOVQ2DQrr VR64:$src))>;
710def : Pat<(v2i64 (scalar_to_vector (i64 (bitconvert (v1i64 VR64:$src))))),
Evan Cheng10e86422008-04-25 19:11:04 +0000711 (v2i64 (MMX_MOVQ2DQrr VR64:$src))>;
Evan Cheng082948d2008-04-25 20:12:46 +0000712
713// Move lower 64-bit of XMM to MMX.
714def : Pat<(v2i32 (bitconvert (i64 (vector_extract (v2i64 VR128:$src),
715 (iPTR 0))))),
716 (v2i32 (MMX_MOVDQ2Qrr VR128:$src))>;
717def : Pat<(v4i16 (bitconvert (i64 (vector_extract (v2i64 VR128:$src),
718 (iPTR 0))))),
719 (v4i16 (MMX_MOVDQ2Qrr VR128:$src))>;
720def : Pat<(v8i8 (bitconvert (i64 (vector_extract (v2i64 VR128:$src),
721 (iPTR 0))))),
722 (v8i8 (MMX_MOVDQ2Qrr VR128:$src))>;
723
Eli Friedman3dae2842009-07-22 01:06:52 +0000724// Patterns for vector comparisons
725def : Pat<(v8i8 (X86pcmpeqb VR64:$src1, VR64:$src2)),
726 (MMX_PCMPEQBrr VR64:$src1, VR64:$src2)>;
727def : Pat<(v8i8 (X86pcmpeqb VR64:$src1, (bitconvert (load_mmx addr:$src2)))),
728 (MMX_PCMPEQBrm VR64:$src1, addr:$src2)>;
729def : Pat<(v4i16 (X86pcmpeqw VR64:$src1, VR64:$src2)),
730 (MMX_PCMPEQWrr VR64:$src1, VR64:$src2)>;
731def : Pat<(v4i16 (X86pcmpeqw VR64:$src1, (bitconvert (load_mmx addr:$src2)))),
732 (MMX_PCMPEQWrm VR64:$src1, addr:$src2)>;
733def : Pat<(v2i32 (X86pcmpeqd VR64:$src1, VR64:$src2)),
734 (MMX_PCMPEQDrr VR64:$src1, VR64:$src2)>;
735def : Pat<(v2i32 (X86pcmpeqd VR64:$src1, (bitconvert (load_mmx addr:$src2)))),
736 (MMX_PCMPEQDrm VR64:$src1, addr:$src2)>;
737
738def : Pat<(v8i8 (X86pcmpgtb VR64:$src1, VR64:$src2)),
739 (MMX_PCMPGTBrr VR64:$src1, VR64:$src2)>;
740def : Pat<(v8i8 (X86pcmpgtb VR64:$src1, (bitconvert (load_mmx addr:$src2)))),
741 (MMX_PCMPGTBrm VR64:$src1, addr:$src2)>;
742def : Pat<(v4i16 (X86pcmpgtw VR64:$src1, VR64:$src2)),
743 (MMX_PCMPGTWrr VR64:$src1, VR64:$src2)>;
744def : Pat<(v4i16 (X86pcmpgtw VR64:$src1, (bitconvert (load_mmx addr:$src2)))),
745 (MMX_PCMPGTWrm VR64:$src1, addr:$src2)>;
746def : Pat<(v2i32 (X86pcmpgtd VR64:$src1, VR64:$src2)),
747 (MMX_PCMPGTDrr VR64:$src1, VR64:$src2)>;
748def : Pat<(v2i32 (X86pcmpgtd VR64:$src1, (bitconvert (load_mmx addr:$src2)))),
749 (MMX_PCMPGTDrm VR64:$src1, addr:$src2)>;
750
Dan Gohman533297b2009-10-29 18:10:34 +0000751// CMOV* - Used to implement the SELECT DAG operation. Expanded after
752// instruction selection into a branch sequence.
753let Uses = [EFLAGS], usesCustomInserter = 1 in {
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000754 def CMOV_V1I64 : I<0, Pseudo,
755 (outs VR64:$dst), (ins VR64:$t, VR64:$f, i8imm:$cond),
756 "#CMOV_V1I64 PSEUDO!",
757 [(set VR64:$dst,
758 (v1i64 (X86cmov VR64:$t, VR64:$f, imm:$cond,
759 EFLAGS)))]>;
760}