blob: fc4314c4932de2a7e3e3cfa40c3391e032209397 [file] [log] [blame]
Nate Begeman21e463b2005-10-16 05:39:50 +00001//===-- PPCISelLowering.h - PPC32 DAG Lowering Interface --------*- C++ -*-===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that PPC uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H
16#define LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H
17
Chris Lattner26689592005-10-14 23:51:18 +000018#include "PPC.h"
Hal Finkelff56d1a2013-04-05 23:29:01 +000019#include "PPCInstrInfo.h"
Hal Finkel7ee74a62013-03-21 21:37:52 +000020#include "PPCRegisterInfo.h"
Chris Lattner331d1bc2006-11-02 01:44:04 +000021#include "PPCSubtarget.h"
Craig Topper79aa3412012-03-17 18:46:09 +000022#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carrutha1514e22012-12-04 07:12:27 +000023#include "llvm/Target/TargetLowering.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000024
25namespace llvm {
Chris Lattner0bbea952005-08-26 20:25:03 +000026 namespace PPCISD {
27 enum NodeType {
Nate Begeman3c983c32007-01-26 22:40:50 +000028 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohman0ba2bcf2008-09-23 18:42:32 +000029 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattner0bbea952005-08-26 20:25:03 +000030
31 /// FSEL - Traditional three-operand fsel node.
32 ///
33 FSEL,
Owen Anderson95771af2011-02-25 21:41:48 +000034
Nate Begemanc09eeec2005-09-06 22:03:27 +000035 /// FCFID - The FCFID instruction, taking an f64 operand and producing
36 /// and f64 value containing the FP representation of the integer that
37 /// was temporarily in the f64 operand.
38 FCFID,
Owen Anderson95771af2011-02-25 21:41:48 +000039
Hal Finkel46479192013-04-01 17:52:07 +000040 /// Newer FCFID[US] integer-to-floating-point conversion instructions for
41 /// unsigned integers and single-precision outputs.
42 FCFIDU, FCFIDS, FCFIDUS,
43
Owen Anderson95771af2011-02-25 21:41:48 +000044 /// FCTI[D,W]Z - The FCTIDZ and FCTIWZ instructions, taking an f32 or f64
Nate Begemanc09eeec2005-09-06 22:03:27 +000045 /// operand, producing an f64 value containing the integer representation
46 /// of that FP value.
47 FCTIDZ, FCTIWZ,
Owen Anderson95771af2011-02-25 21:41:48 +000048
Hal Finkel46479192013-04-01 17:52:07 +000049 /// Newer FCTI[D,W]UZ floating-point-to-integer conversion instructions for
50 /// unsigned integers.
51 FCTIDUZ, FCTIWUZ,
52
Hal Finkel827307b2013-04-03 04:01:11 +000053 /// Reciprocal estimate instructions (unary FP ops).
54 FRE, FRSQRTE,
55
Nate Begeman993aeb22005-12-13 22:55:22 +000056 // VMADDFP, VNMSUBFP - The VMADDFP and VNMSUBFP instructions, taking
57 // three v4f32 operands and producing a v4f32 result.
58 VMADDFP, VNMSUBFP,
Owen Anderson95771af2011-02-25 21:41:48 +000059
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000060 /// VPERM - The PPC VPERM Instruction.
61 ///
62 VPERM,
Owen Anderson95771af2011-02-25 21:41:48 +000063
Chris Lattner860e8862005-11-17 07:30:41 +000064 /// Hi/Lo - These represent the high and low 16-bit parts of a global
65 /// address respectively. These nodes have two operands, the first of
66 /// which must be a TargetGlobalAddress, and the second of which must be a
67 /// Constant. Selected naively, these turn into 'lis G+C' and 'li G+C',
68 /// though these are usually folded into other nodes.
69 Hi, Lo,
Owen Anderson95771af2011-02-25 21:41:48 +000070
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000071 TOC_ENTRY,
72
Tilmann Scheller3a84dae2009-12-18 13:00:15 +000073 /// The following three target-specific nodes are used for calls through
74 /// function pointers in the 64-bit SVR4 ABI.
75
76 /// Restore the TOC from the TOC save area of the current stack frame.
77 /// This is basically a hard coded load instruction which additionally
78 /// takes/produces a flag.
79 TOC_RESTORE,
80
81 /// Like a regular LOAD but additionally taking/producing a flag.
82 LOAD,
83
84 /// LOAD into r2 (also taking/producing a flag). Like TOC_RESTORE, this is
85 /// a hard coded load instruction.
86 LOAD_TOC,
87
Jim Laskey2f616bf2006-11-16 22:43:37 +000088 /// OPRC, CHAIN = DYNALLOC(CHAIN, NEGSIZE, FRAME_INDEX)
89 /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to
90 /// compute an allocation on the stack.
91 DYNALLOC,
Owen Anderson95771af2011-02-25 21:41:48 +000092
Chris Lattner860e8862005-11-17 07:30:41 +000093 /// GlobalBaseReg - On Darwin, this node represents the result of the mflr
94 /// at function entry, used for PIC code.
95 GlobalBaseReg,
Owen Anderson95771af2011-02-25 21:41:48 +000096
Chris Lattner4172b102005-12-06 02:10:38 +000097 /// These nodes represent the 32-bit PPC shifts that operate on 6-bit
98 /// shift amounts. These nodes are generated by the multi-precision shift
99 /// code.
100 SRL, SRA, SHL,
Owen Anderson95771af2011-02-25 21:41:48 +0000101
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000102 /// CALL - A direct function call.
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000103 /// CALL_NOP is a call with the special NOP which follows 64-bit
Hal Finkel5b00cea2012-03-31 14:45:15 +0000104 /// SVR4 calls.
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000105 CALL, CALL_NOP,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000106
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000107 /// CHAIN,FLAG = MTCTR(VAL, CHAIN[, INFLAG]) - Directly corresponds to a
108 /// MTCTR instruction.
109 MTCTR,
Owen Anderson95771af2011-02-25 21:41:48 +0000110
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000111 /// CHAIN,FLAG = BCTRL(CHAIN, INFLAG) - Directly corresponds to a
112 /// BCTRL instruction.
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000113 BCTRL,
Owen Anderson95771af2011-02-25 21:41:48 +0000114
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000115 /// Return with a flag operand, matched by 'blr'
116 RET_FLAG,
Owen Anderson95771af2011-02-25 21:41:48 +0000117
Dale Johannesen5f07d522010-05-20 17:48:26 +0000118 /// R32 = MFCR(CRREG, INFLAG) - Represents the MFCRpseud/MFOCRF
119 /// instructions. This copies the bits corresponding to the specified
120 /// CRREG into the resultant GPR. Bits corresponding to other CR regs
121 /// are undefined.
Chris Lattner6d92cad2006-03-26 10:06:40 +0000122 MFCR,
Chris Lattnera17b1552006-03-31 05:13:27 +0000123
Hal Finkel7ee74a62013-03-21 21:37:52 +0000124 // EH_SJLJ_SETJMP - SjLj exception handling setjmp.
125 EH_SJLJ_SETJMP,
126
127 // EH_SJLJ_LONGJMP - SjLj exception handling longjmp.
128 EH_SJLJ_LONGJMP,
129
Chris Lattnera17b1552006-03-31 05:13:27 +0000130 /// RESVEC = VCMP(LHS, RHS, OPC) - Represents one of the altivec VCMP*
131 /// instructions. For lack of better number, we use the opcode number
132 /// encoding for the OPC field to identify the compare. For example, 838
133 /// is VCMPGTSH.
134 VCMP,
Owen Anderson95771af2011-02-25 21:41:48 +0000135
Chris Lattner6d92cad2006-03-26 10:06:40 +0000136 /// RESVEC, OUTFLAG = VCMPo(LHS, RHS, OPC) - Represents one of the
Owen Anderson95771af2011-02-25 21:41:48 +0000137 /// altivec VCMP*o instructions. For lack of better number, we use the
Chris Lattner6d92cad2006-03-26 10:06:40 +0000138 /// opcode number encoding for the OPC field to identify the compare. For
139 /// example, 838 is VCMPGTSH.
Chris Lattner90564f22006-04-18 17:59:36 +0000140 VCMPo,
Owen Anderson95771af2011-02-25 21:41:48 +0000141
Chris Lattner90564f22006-04-18 17:59:36 +0000142 /// CHAIN = COND_BRANCH CHAIN, CRRC, OPC, DESTBB [, INFLAG] - This
143 /// corresponds to the COND_BRANCH pseudo instruction. CRRC is the
144 /// condition register to branch on, OPC is the branch opcode to use (e.g.
145 /// PPC::BLE), DESTBB is the destination block to branch to, and INFLAG is
146 /// an optional input flag argument.
Chris Lattnerd9989382006-07-10 20:56:58 +0000147 COND_BRANCH,
Owen Anderson95771af2011-02-25 21:41:48 +0000148
Hal Finkelb1fd3cd2013-05-15 21:37:41 +0000149 /// CHAIN = BDNZ CHAIN, DESTBB - These are used to create counter-based
150 /// loops.
151 BDNZ, BDZ,
152
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +0000153 /// F8RC = FADDRTZ F8RC, F8RC - This is an FADD done with rounding
154 /// towards zero. Used only as part of the long double-to-int
155 /// conversion sequence.
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000156 FADDRTZ,
157
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +0000158 /// F8RC = MFFS - This moves the FPSCR (not modeled) into the register.
159 MFFS,
Evan Cheng54fc97d2008-04-19 01:30:48 +0000160
Evan Cheng8608f2e2008-04-19 02:30:38 +0000161 /// LARX = This corresponds to PPC l{w|d}arx instrcution: load and
Evan Cheng54fc97d2008-04-19 01:30:48 +0000162 /// reserve indexed. This is used to implement atomic operations.
Evan Cheng8608f2e2008-04-19 02:30:38 +0000163 LARX,
Evan Cheng54fc97d2008-04-19 01:30:48 +0000164
Evan Cheng8608f2e2008-04-19 02:30:38 +0000165 /// STCX = This corresponds to PPC stcx. instrcution: store conditional
166 /// indexed. This is used to implement atomic operations.
167 STCX,
Evan Cheng54fc97d2008-04-19 01:30:48 +0000168
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000169 /// TC_RETURN - A tail call return.
170 /// operand #0 chain
171 /// operand #1 callee (register or absolute)
172 /// operand #2 stack adjustment
173 /// operand #3 optional in flag
Dan Gohmanc76909a2009-09-25 20:36:54 +0000174 TC_RETURN,
175
Hal Finkel82b38212012-08-28 02:10:27 +0000176 /// ch, gl = CR6[UN]SET ch, inglue - Toggle CR bit 6 for SVR4 vararg calls
177 CR6SET,
178 CR6UNSET,
179
Bill Schmidtb453e162012-12-14 17:02:38 +0000180 /// G8RC = ADDIS_GOT_TPREL_HA %X2, Symbol - Used by the initial-exec
181 /// TLS model, produces an ADDIS8 instruction that adds the GOT
NAKAMURA Takumi9d86f9c2013-05-15 18:01:35 +0000182 /// base to sym\@got\@tprel\@ha.
Bill Schmidtb453e162012-12-14 17:02:38 +0000183 ADDIS_GOT_TPREL_HA,
184
185 /// G8RC = LD_GOT_TPREL_L Symbol, G8RReg - Used by the initial-exec
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000186 /// TLS model, produces a LD instruction with base register G8RReg
NAKAMURA Takumi9d86f9c2013-05-15 18:01:35 +0000187 /// and offset sym\@got\@tprel\@l. This completes the addition that
Bill Schmidtb453e162012-12-14 17:02:38 +0000188 /// finds the offset of "sym" relative to the thread pointer.
189 LD_GOT_TPREL_L,
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000190
191 /// G8RC = ADD_TLS G8RReg, Symbol - Used by the initial-exec TLS
192 /// model, produces an ADD instruction that adds the contents of
193 /// G8RReg to the thread pointer. Symbol contains a relocation
NAKAMURA Takumi9d86f9c2013-05-15 18:01:35 +0000194 /// sym\@tls which is to be replaced by the thread pointer and
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000195 /// identifies to the linker that the instruction is part of a
196 /// TLS sequence.
197 ADD_TLS,
198
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000199 /// G8RC = ADDIS_TLSGD_HA %X2, Symbol - For the general-dynamic TLS
200 /// model, produces an ADDIS8 instruction that adds the GOT base
NAKAMURA Takumi9d86f9c2013-05-15 18:01:35 +0000201 /// register to sym\@got\@tlsgd\@ha.
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000202 ADDIS_TLSGD_HA,
203
204 /// G8RC = ADDI_TLSGD_L G8RReg, Symbol - For the general-dynamic TLS
205 /// model, produces an ADDI8 instruction that adds G8RReg to
NAKAMURA Takumi9d86f9c2013-05-15 18:01:35 +0000206 /// sym\@got\@tlsgd\@l.
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000207 ADDI_TLSGD_L,
208
209 /// G8RC = GET_TLS_ADDR %X3, Symbol - For the general-dynamic TLS
NAKAMURA Takumi9d86f9c2013-05-15 18:01:35 +0000210 /// model, produces a call to __tls_get_addr(sym\@tlsgd).
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000211 GET_TLS_ADDR,
212
Bill Schmidt349c2782012-12-12 19:29:35 +0000213 /// G8RC = ADDIS_TLSLD_HA %X2, Symbol - For the local-dynamic TLS
214 /// model, produces an ADDIS8 instruction that adds the GOT base
NAKAMURA Takumi9d86f9c2013-05-15 18:01:35 +0000215 /// register to sym\@got\@tlsld\@ha.
Bill Schmidt349c2782012-12-12 19:29:35 +0000216 ADDIS_TLSLD_HA,
217
218 /// G8RC = ADDI_TLSLD_L G8RReg, Symbol - For the local-dynamic TLS
219 /// model, produces an ADDI8 instruction that adds G8RReg to
NAKAMURA Takumi9d86f9c2013-05-15 18:01:35 +0000220 /// sym\@got\@tlsld\@l.
Bill Schmidt349c2782012-12-12 19:29:35 +0000221 ADDI_TLSLD_L,
222
223 /// G8RC = GET_TLSLD_ADDR %X3, Symbol - For the local-dynamic TLS
NAKAMURA Takumi9d86f9c2013-05-15 18:01:35 +0000224 /// model, produces a call to __tls_get_addr(sym\@tlsld).
Bill Schmidt349c2782012-12-12 19:29:35 +0000225 GET_TLSLD_ADDR,
226
227 /// G8RC = ADDIS_DTPREL_HA %X3, Symbol, Chain - For the
228 /// local-dynamic TLS model, produces an ADDIS8 instruction
NAKAMURA Takumi9d86f9c2013-05-15 18:01:35 +0000229 /// that adds X3 to sym\@dtprel\@ha. The Chain operand is needed
Bill Schmidt349c2782012-12-12 19:29:35 +0000230 /// to tie this in place following a copy to %X3 from the result
231 /// of a GET_TLSLD_ADDR.
232 ADDIS_DTPREL_HA,
233
234 /// G8RC = ADDI_DTPREL_L G8RReg, Symbol - For the local-dynamic TLS
235 /// model, produces an ADDI8 instruction that adds G8RReg to
NAKAMURA Takumi9d86f9c2013-05-15 18:01:35 +0000236 /// sym\@got\@dtprel\@l.
Bill Schmidt349c2782012-12-12 19:29:35 +0000237 ADDI_DTPREL_L,
238
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000239 /// VRRC = VADD_SPLAT Elt, EltSize - Temporary node to be expanded
Bill Schmidtabc40282013-02-20 20:41:42 +0000240 /// during instruction selection to optimize a BUILD_VECTOR into
241 /// operations on splats. This is necessary to avoid losing these
242 /// optimizations due to constant folding.
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000243 VADD_SPLAT,
244
Bill Schmidt5bbdb192013-05-14 19:35:45 +0000245 /// CHAIN = SC CHAIN, Imm128 - System call. The 7-bit unsigned
246 /// operand identifies the operating system entry point.
247 SC,
248
Owen Anderson95771af2011-02-25 21:41:48 +0000249 /// CHAIN = STBRX CHAIN, GPRC, Ptr, Type - This is a
Dan Gohmanc76909a2009-09-25 20:36:54 +0000250 /// byte-swapping store instruction. It byte-swaps the low "Type" bits of
251 /// the GPRC input, then stores it through Ptr. Type can be either i16 or
252 /// i32.
Hal Finkel9ad0f492013-03-31 01:58:02 +0000253 STBRX = ISD::FIRST_TARGET_MEMORY_OPCODE,
Owen Anderson95771af2011-02-25 21:41:48 +0000254
255 /// GPRC, CHAIN = LBRX CHAIN, Ptr, Type - This is a
Dan Gohmanc76909a2009-09-25 20:36:54 +0000256 /// byte-swapping load instruction. It loads "Type" bits, byte swaps it,
257 /// then puts it in the bottom bits of the GPRC. TYPE can be either i16
258 /// or i32.
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000259 LBRX,
260
Hal Finkelf170cc92013-04-01 15:37:53 +0000261 /// STFIWX - The STFIWX instruction. The first operand is an input token
262 /// chain, then an f64 value to store, then an address to store it to.
263 STFIWX,
264
Hal Finkel8049ab12013-03-31 10:12:51 +0000265 /// GPRC, CHAIN = LFIWAX CHAIN, Ptr - This is a floating-point
266 /// load which sign-extends from a 32-bit integer value into the
267 /// destination 64-bit register.
268 LFIWAX,
269
Hal Finkel46479192013-04-01 17:52:07 +0000270 /// GPRC, CHAIN = LFIWZX CHAIN, Ptr - This is a floating-point
271 /// load which zero-extends from a 32-bit integer value into the
272 /// destination 64-bit register.
273 LFIWZX,
274
Bill Schmidt53b0b0e2013-02-21 17:12:27 +0000275 /// G8RC = ADDIS_TOC_HA %X2, Symbol - For medium and large code model,
276 /// produces an ADDIS8 instruction that adds the TOC base register to
NAKAMURA Takumi9d86f9c2013-05-15 18:01:35 +0000277 /// sym\@toc\@ha.
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000278 ADDIS_TOC_HA,
279
Bill Schmidt53b0b0e2013-02-21 17:12:27 +0000280 /// G8RC = LD_TOC_L Symbol, G8RReg - For medium and large code model,
281 /// produces a LD instruction with base register G8RReg and offset
NAKAMURA Takumi9d86f9c2013-05-15 18:01:35 +0000282 /// sym\@toc\@l. Preceded by an ADDIS_TOC_HA to form a full 32-bit offset.
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000283 LD_TOC_L,
284
285 /// G8RC = ADDI_TOC_L G8RReg, Symbol - For medium code model, produces
NAKAMURA Takumi9d86f9c2013-05-15 18:01:35 +0000286 /// an ADDI8 instruction that adds G8RReg to sym\@toc\@l.
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000287 /// Preceded by an ADDIS_TOC_HA to form a full 32-bit offset.
288 ADDI_TOC_L
Chris Lattner281b55e2006-01-27 23:34:02 +0000289 };
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000290 }
291
292 /// Define some predicates that are used for node matching.
293 namespace PPC {
Chris Lattnerddb739e2006-04-06 17:23:16 +0000294 /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
295 /// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000296 bool isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary);
Owen Anderson95771af2011-02-25 21:41:48 +0000297
Chris Lattnerddb739e2006-04-06 17:23:16 +0000298 /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
299 /// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000300 bool isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary);
Chris Lattner116cc482006-04-06 21:11:54 +0000301
302 /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
303 /// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000304 bool isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
305 bool isUnary);
Chris Lattner116cc482006-04-06 21:11:54 +0000306
307 /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
308 /// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000309 bool isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
310 bool isUnary);
Owen Anderson95771af2011-02-25 21:41:48 +0000311
Chris Lattnerd0608e12006-04-06 18:26:28 +0000312 /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
313 /// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000314 int isVSLDOIShuffleMask(SDNode *N, bool isUnary);
Owen Anderson95771af2011-02-25 21:41:48 +0000315
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000316 /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
317 /// specifies a splat of a single element that is suitable for input to
318 /// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000319 bool isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize);
Owen Anderson95771af2011-02-25 21:41:48 +0000320
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000321 /// isAllNegativeZeroVector - Returns true if all elements of build_vector
322 /// are -0.0.
323 bool isAllNegativeZeroVector(SDNode *N);
324
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000325 /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
326 /// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000327 unsigned getVSPLTImmediate(SDNode *N, unsigned EltSize);
Owen Anderson95771af2011-02-25 21:41:48 +0000328
Chris Lattnere87192a2006-04-12 17:37:20 +0000329 /// get_VSPLTI_elt - If this is a build_vector of constants which can be
Chris Lattner140a58f2006-04-08 06:46:53 +0000330 /// formed by using a vspltis[bhw] instruction of the specified element
331 /// size, return the constant being splatted. The ByteSize field indicates
332 /// the number of bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000333 SDValue get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000334 }
Owen Anderson95771af2011-02-25 21:41:48 +0000335
Nate Begeman21e463b2005-10-16 05:39:50 +0000336 class PPCTargetLowering : public TargetLowering {
Chris Lattner331d1bc2006-11-02 01:44:04 +0000337 const PPCSubtarget &PPCSubTarget;
Hal Finkel7ee74a62013-03-21 21:37:52 +0000338 const PPCRegisterInfo *PPCRegInfo;
Hal Finkelff56d1a2013-04-05 23:29:01 +0000339 const PPCInstrInfo *PPCII;
Dan Gohman1e93df62010-04-17 14:41:14 +0000340
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000341 public:
Dan Gohman61e729e2007-08-02 21:21:54 +0000342 explicit PPCTargetLowering(PPCTargetMachine &TM);
Owen Anderson95771af2011-02-25 21:41:48 +0000343
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000344 /// getTargetNodeName() - This method returns the name of a target specific
345 /// DAG node.
346 virtual const char *getTargetNodeName(unsigned Opcode) const;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000347
Michael Liaoa6b20ce2013-03-01 18:40:30 +0000348 virtual MVT getScalarShiftAmountTy(EVT LHSTy) const { return MVT::i32; }
Owen Anderson95771af2011-02-25 21:41:48 +0000349
Scott Michel5b8f82e2008-03-10 15:42:14 +0000350 /// getSetCCResultType - Return the ISD::SETCC ValueType
Duncan Sands28b77e92011-09-06 19:07:46 +0000351 virtual EVT getSetCCResultType(EVT VT) const;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000352
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000353 /// getPreIndexedAddressParts - returns true by value, base pointer and
354 /// offset pointer and addressing mode by reference if the node's address
355 /// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +0000356 virtual bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
357 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +0000358 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +0000359 SelectionDAG &DAG) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000360
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000361 /// SelectAddressRegReg - Given the specified addressed, check to see if it
362 /// can be represented as an indexed [r+r] operation. Returns false if it
363 /// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000364 bool SelectAddressRegReg(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000365 SelectionDAG &DAG) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000366
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000367 /// SelectAddressRegImm - Returns true if the address N can be represented
368 /// by a base register plus a signed 16-bit displacement [r+imm], and if it
369 /// is not better represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000370 bool SelectAddressRegImm(SDValue N, SDValue &Disp, SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000371 SelectionDAG &DAG) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000372
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000373 /// SelectAddressRegRegOnly - Given the specified addressed, force it to be
374 /// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000375 bool SelectAddressRegRegOnly(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000376 SelectionDAG &DAG) const;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000377
378 /// SelectAddressRegImmShift - Returns true if the address N can be
379 /// represented by a base register plus a signed 14-bit displacement
380 /// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000381 bool SelectAddressRegImmShift(SDValue N, SDValue &Disp, SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000382 SelectionDAG &DAG) const;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000383
Hal Finkel3f31d492012-04-01 19:23:08 +0000384 Sched::Preference getSchedulingPreference(SDNode *N) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000385
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000386 /// LowerOperation - Provide custom lowering hooks for some operations.
387 ///
Dan Gohmand858e902010-04-17 15:26:15 +0000388 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Chris Lattner1f873002007-11-28 18:44:47 +0000389
Duncan Sands1607f052008-12-01 11:39:25 +0000390 /// ReplaceNodeResults - Replace the results of node with an illegal result
391 /// type with new values built out of custom code.
392 ///
393 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +0000394 SelectionDAG &DAG) const;
Duncan Sands1607f052008-12-01 11:39:25 +0000395
Dan Gohman475871a2008-07-27 21:46:04 +0000396 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000397
Dan Gohman475871a2008-07-27 21:46:04 +0000398 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Owen Anderson95771af2011-02-25 21:41:48 +0000399 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +0000400 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +0000401 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +0000402 unsigned Depth = 0) const;
Nate Begeman4a959452005-10-18 23:23:37 +0000403
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000404 virtual MachineBasicBlock *
405 EmitInstrWithCustomInserter(MachineInstr *MI,
406 MachineBasicBlock *MBB) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000407 MachineBasicBlock *EmitAtomicBinary(MachineInstr *MI,
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000408 MachineBasicBlock *MBB, bool is64Bit,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000409 unsigned BinOpcode) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000410 MachineBasicBlock *EmitPartwordAtomicBinary(MachineInstr *MI,
411 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000412 bool is8bit, unsigned Opcode) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000413
Hal Finkel7ee74a62013-03-21 21:37:52 +0000414 MachineBasicBlock *emitEHSjLjSetJmp(MachineInstr *MI,
415 MachineBasicBlock *MBB) const;
416
417 MachineBasicBlock *emitEHSjLjLongJmp(MachineInstr *MI,
418 MachineBasicBlock *MBB) const;
419
Chris Lattner4234f572007-03-25 02:14:49 +0000420 ConstraintType getConstraintType(const std::string &Constraint) const;
John Thompson44ab89e2010-10-29 17:29:13 +0000421
422 /// Examine constraint string and operand type and determine a weight value.
423 /// The operand object must already have been set up with the operand type.
424 ConstraintWeight getSingleConstraintMatchWeight(
425 AsmOperandInfo &info, const char *constraint) const;
426
Owen Anderson95771af2011-02-25 21:41:48 +0000427 std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +0000428 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +0000429 EVT VT) const;
Evan Chengc4c62572006-03-13 23:20:37 +0000430
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000431 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
432 /// function arguments in the caller parameter area. This is the actual
433 /// alignment, not its logarithm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000434 unsigned getByValTypeAlignment(Type *Ty) const;
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000435
Chris Lattner48884cd2007-08-25 00:47:38 +0000436 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +0000437 /// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +0000438 virtual void LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +0000439 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +0000440 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +0000441 SelectionDAG &DAG) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000442
Chris Lattnerc9addb72007-03-30 23:15:24 +0000443 /// isLegalAddressingMode - Return true if the addressing mode represented
444 /// by AM is legal for this target, for a load/store of the specified type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000445 virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty)const;
Owen Anderson95771af2011-02-25 21:41:48 +0000446
Dan Gohman54aeea32008-10-21 03:41:46 +0000447 virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000448
Evan Cheng42642d02010-04-01 20:10:42 +0000449 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +0000450 /// and store operations as a result of memset, memcpy, and memmove
451 /// lowering. If DstAlign is zero that means it's safe to destination
452 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
453 /// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +0000454 /// probably because the source does not need to be loaded. If 'IsMemset' is
455 /// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
456 /// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
457 /// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +0000458 /// It returns EVT::Other if the type should be determined using generic
459 /// target-independent logic.
Evan Chengf28f8bc2010-04-02 19:36:14 +0000460 virtual EVT
NAKAMURA Takumi8108a802013-05-15 18:01:28 +0000461 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +0000462 bool IsMemset, bool ZeroMemset, bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +0000463 MachineFunction &MF) const;
Dan Gohman54aeea32008-10-21 03:41:46 +0000464
Hal Finkel2d37f7b2013-03-15 15:27:13 +0000465 /// Is unaligned memory access allowed for the given type, and is it fast
466 /// relative to software emulation.
467 virtual bool allowsUnalignedMemoryAccesses(EVT VT, bool *Fast = 0) const;
468
Hal Finkel070b8db2012-06-22 00:49:52 +0000469 /// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
470 /// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
471 /// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
472 /// is expanded to mul + add.
473 virtual bool isFMAFasterThanMulAndAdd(EVT VT) const;
474
Evan Cheng54fc97d2008-04-19 01:30:48 +0000475 private:
Dan Gohman475871a2008-07-27 21:46:04 +0000476 SDValue getFramePointerFrameIndex(SelectionDAG & DAG) const;
477 SDValue getReturnAddrFrameIndex(SelectionDAG & DAG) const;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000478
Evan Cheng0c439eb2010-01-27 00:07:07 +0000479 bool
480 IsEligibleForTailCallOptimization(SDValue Callee,
481 CallingConv::ID CalleeCC,
482 bool isVarArg,
483 const SmallVectorImpl<ISD::InputArg> &Ins,
484 SelectionDAG& DAG) const;
485
Dan Gohman475871a2008-07-27 21:46:04 +0000486 SDValue EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000487 int SPDiff,
488 SDValue Chain,
489 SDValue &LROpOut,
490 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000491 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +0000492 DebugLoc dl) const;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000493
Dan Gohmand858e902010-04-17 15:26:15 +0000494 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
495 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
496 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
497 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Roman Divackyfd42ed62012-06-04 17:36:38 +0000498 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000499 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000500 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
501 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
Duncan Sands4a544a72011-09-06 13:37:06 +0000502 SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
503 SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000504 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000505 const PPCSubtarget &Subtarget) const;
Dan Gohman1e93df62010-04-17 14:41:14 +0000506 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000507 const PPCSubtarget &Subtarget) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000508 SDValue LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000509 const PPCSubtarget &Subtarget) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000510 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000511 const PPCSubtarget &Subtarget) const;
512 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
513 SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG, DebugLoc dl) const;
Hal Finkel46479192013-04-01 17:52:07 +0000514 SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000515 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
516 SDValue LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const;
517 SDValue LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const;
518 SDValue LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const;
519 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
520 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
521 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
522 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const;
523 SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000524
525 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000526 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000527 const SmallVectorImpl<ISD::InputArg> &Ins,
528 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000529 SmallVectorImpl<SDValue> &InVals) const;
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000530 SDValue FinishCall(CallingConv::ID CallConv, DebugLoc dl, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000531 bool isVarArg,
532 SelectionDAG &DAG,
533 SmallVector<std::pair<unsigned, SDValue>, 8>
534 &RegsToPass,
535 SDValue InFlag, SDValue Chain,
536 SDValue &Callee,
537 int SPDiff, unsigned NumBytes,
538 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +0000539 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000540
541 virtual SDValue
542 LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000543 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000544 const SmallVectorImpl<ISD::InputArg> &Ins,
545 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000546 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000547
548 virtual SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +0000549 LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +0000550 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000551
Hal Finkeld712f932011-10-14 19:51:36 +0000552 virtual bool
553 CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
554 bool isVarArg,
555 const SmallVectorImpl<ISD::OutputArg> &Outs,
556 LLVMContext &Context) const;
557
Dan Gohman98ca4f22009-08-05 01:29:28 +0000558 virtual SDValue
559 LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000560 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000561 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000562 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +0000563 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000564
565 SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +0000566 extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT, SelectionDAG &DAG,
567 SDValue ArgVal, DebugLoc dl) const;
568
569 void
570 setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
571 unsigned nAltivecParamsAtEnd,
572 unsigned MinReservedArea, bool isPPC64) const;
573
574 SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +0000575 LowerFormalArguments_Darwin(SDValue Chain,
576 CallingConv::ID CallConv, bool isVarArg,
577 const SmallVectorImpl<ISD::InputArg> &Ins,
578 DebugLoc dl, SelectionDAG &DAG,
579 SmallVectorImpl<SDValue> &InVals) const;
580 SDValue
581 LowerFormalArguments_64SVR4(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000582 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000583 const SmallVectorImpl<ISD::InputArg> &Ins,
584 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000585 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000586 SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +0000587 LowerFormalArguments_32SVR4(SDValue Chain,
588 CallingConv::ID CallConv, bool isVarArg,
589 const SmallVectorImpl<ISD::InputArg> &Ins,
590 DebugLoc dl, SelectionDAG &DAG,
591 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000592
593 SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +0000594 createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
595 SDValue CallSeqStart, ISD::ArgFlagsTy Flags,
596 SelectionDAG &DAG, DebugLoc dl) const;
597
598 SDValue
599 LowerCall_Darwin(SDValue Chain, SDValue Callee,
600 CallingConv::ID CallConv,
601 bool isVarArg, bool isTailCall,
602 const SmallVectorImpl<ISD::OutputArg> &Outs,
603 const SmallVectorImpl<SDValue> &OutVals,
604 const SmallVectorImpl<ISD::InputArg> &Ins,
605 DebugLoc dl, SelectionDAG &DAG,
606 SmallVectorImpl<SDValue> &InVals) const;
607 SDValue
608 LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Bill Schmidt419f3762012-09-19 15:42:13 +0000609 CallingConv::ID CallConv,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +0000610 bool isVarArg, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000611 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000612 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000613 const SmallVectorImpl<ISD::InputArg> &Ins,
614 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000615 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000616 SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +0000617 LowerCall_32SVR4(SDValue Chain, SDValue Callee, CallingConv::ID CallConv,
618 bool isVarArg, bool isTailCall,
619 const SmallVectorImpl<ISD::OutputArg> &Outs,
620 const SmallVectorImpl<SDValue> &OutVals,
621 const SmallVectorImpl<ISD::InputArg> &Ins,
622 DebugLoc dl, SelectionDAG &DAG,
623 SmallVectorImpl<SDValue> &InVals) const;
Hal Finkel7ee74a62013-03-21 21:37:52 +0000624
625 SDValue lowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
626 SDValue lowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel827307b2013-04-03 04:01:11 +0000627
Hal Finkel63c32a72013-04-03 17:44:56 +0000628 SDValue DAGCombineFastRecip(SDValue Op, DAGCombinerInfo &DCI) const;
629 SDValue DAGCombineFastRecipFSQRT(SDValue Op, DAGCombinerInfo &DCI) const;
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000630 };
631}
632
633#endif // LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H