Nate Begeman | 21e463b | 2005-10-16 05:39:50 +0000 | [diff] [blame] | 1 | //===- PPCInstrInfo.cpp - PowerPC32 Instruction Information -----*- C++ -*-===// |
Misha Brukman | b5f662f | 2005-04-21 23:30:14 +0000 | [diff] [blame] | 2 | // |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Misha Brukman | b5f662f | 2005-04-21 23:30:14 +0000 | [diff] [blame] | 7 | // |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the PowerPC implementation of the TargetInstrInfo class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Chris Lattner | 16e71f2 | 2005-10-14 23:59:06 +0000 | [diff] [blame] | 14 | #include "PPCInstrInfo.h" |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 15 | #include "PPCInstrBuilder.h" |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 16 | #include "PPCMachineFunctionInfo.h" |
Chris Lattner | df4ed63 | 2006-11-17 22:10:59 +0000 | [diff] [blame] | 17 | #include "PPCPredicates.h" |
Chris Lattner | 4c7b43b | 2005-10-14 23:37:35 +0000 | [diff] [blame] | 18 | #include "PPCGenInstrInfo.inc" |
Chris Lattner | b1d26f6 | 2006-06-17 00:01:04 +0000 | [diff] [blame] | 19 | #include "PPCTargetMachine.h" |
Owen Anderson | 718cb66 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 20 | #include "llvm/ADT/STLExtras.h" |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Jakob Stoklund Olesen | 2432966 | 2010-02-26 21:09:24 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Bill Wendling | 880d0f6 | 2008-03-04 23:13:51 +0000 | [diff] [blame] | 23 | #include "llvm/Support/CommandLine.h" |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 24 | #include "llvm/Support/ErrorHandling.h" |
| 25 | #include "llvm/Support/raw_ostream.h" |
Chris Lattner | af76e59 | 2009-08-22 20:48:53 +0000 | [diff] [blame] | 26 | #include "llvm/MC/MCAsmInfo.h" |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 27 | using namespace llvm; |
| 28 | |
Bill Wendling | 4a66e9a | 2008-03-10 22:49:16 +0000 | [diff] [blame] | 29 | extern cl::opt<bool> EnablePPC32RS; // FIXME (64-bit): See PPCRegisterInfo.cpp. |
| 30 | extern cl::opt<bool> EnablePPC64RS; // FIXME (64-bit): See PPCRegisterInfo.cpp. |
Bill Wendling | 880d0f6 | 2008-03-04 23:13:51 +0000 | [diff] [blame] | 31 | |
Chris Lattner | b1d26f6 | 2006-06-17 00:01:04 +0000 | [diff] [blame] | 32 | PPCInstrInfo::PPCInstrInfo(PPCTargetMachine &tm) |
Chris Lattner | 6410552 | 2008-01-01 01:03:04 +0000 | [diff] [blame] | 33 | : TargetInstrInfoImpl(PPCInsts, array_lengthof(PPCInsts)), TM(tm), |
Evan Cheng | 7ce4578 | 2006-11-13 23:36:35 +0000 | [diff] [blame] | 34 | RI(*TM.getSubtargetImpl(), *this) {} |
Chris Lattner | b1d26f6 | 2006-06-17 00:01:04 +0000 | [diff] [blame] | 35 | |
Nate Begeman | 21e463b | 2005-10-16 05:39:50 +0000 | [diff] [blame] | 36 | bool PPCInstrInfo::isMoveInstr(const MachineInstr& MI, |
| 37 | unsigned& sourceReg, |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 38 | unsigned& destReg, |
| 39 | unsigned& sourceSubIdx, |
| 40 | unsigned& destSubIdx) const { |
| 41 | sourceSubIdx = destSubIdx = 0; // No sub-registers. |
| 42 | |
Chris Lattner | cc8cd0c | 2008-01-07 02:48:55 +0000 | [diff] [blame] | 43 | unsigned oc = MI.getOpcode(); |
Chris Lattner | b410dc9 | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 44 | if (oc == PPC::OR || oc == PPC::OR8 || oc == PPC::VOR || |
Chris Lattner | 14c09b8 | 2005-10-19 01:50:36 +0000 | [diff] [blame] | 45 | oc == PPC::OR4To8 || oc == PPC::OR8To4) { // or r1, r2, r2 |
Evan Cheng | 1e341729 | 2007-04-25 07:12:14 +0000 | [diff] [blame] | 46 | assert(MI.getNumOperands() >= 3 && |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 47 | MI.getOperand(0).isReg() && |
| 48 | MI.getOperand(1).isReg() && |
| 49 | MI.getOperand(2).isReg() && |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 50 | "invalid PPC OR instruction!"); |
| 51 | if (MI.getOperand(1).getReg() == MI.getOperand(2).getReg()) { |
| 52 | sourceReg = MI.getOperand(1).getReg(); |
| 53 | destReg = MI.getOperand(0).getReg(); |
| 54 | return true; |
| 55 | } |
| 56 | } else if (oc == PPC::ADDI) { // addi r1, r2, 0 |
Evan Cheng | 1e341729 | 2007-04-25 07:12:14 +0000 | [diff] [blame] | 57 | assert(MI.getNumOperands() >= 3 && |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 58 | MI.getOperand(0).isReg() && |
| 59 | MI.getOperand(2).isImm() && |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 60 | "invalid PPC ADDI instruction!"); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 61 | if (MI.getOperand(1).isReg() && MI.getOperand(2).getImm() == 0) { |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 62 | sourceReg = MI.getOperand(1).getReg(); |
| 63 | destReg = MI.getOperand(0).getReg(); |
| 64 | return true; |
| 65 | } |
Nate Begeman | cb90de3 | 2004-10-07 22:26:12 +0000 | [diff] [blame] | 66 | } else if (oc == PPC::ORI) { // ori r1, r2, 0 |
Evan Cheng | 1e341729 | 2007-04-25 07:12:14 +0000 | [diff] [blame] | 67 | assert(MI.getNumOperands() >= 3 && |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 68 | MI.getOperand(0).isReg() && |
| 69 | MI.getOperand(1).isReg() && |
| 70 | MI.getOperand(2).isImm() && |
Nate Begeman | cb90de3 | 2004-10-07 22:26:12 +0000 | [diff] [blame] | 71 | "invalid PPC ORI instruction!"); |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 72 | if (MI.getOperand(2).getImm() == 0) { |
Nate Begeman | cb90de3 | 2004-10-07 22:26:12 +0000 | [diff] [blame] | 73 | sourceReg = MI.getOperand(1).getReg(); |
| 74 | destReg = MI.getOperand(0).getReg(); |
| 75 | return true; |
| 76 | } |
Jakob Stoklund Olesen | baafcbb4 | 2010-02-26 21:53:24 +0000 | [diff] [blame^] | 77 | } else if (oc == PPC::FMR || oc == PPC::FMRSD) { // fmr r1, r2 |
Evan Cheng | 1e341729 | 2007-04-25 07:12:14 +0000 | [diff] [blame] | 78 | assert(MI.getNumOperands() >= 2 && |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 79 | MI.getOperand(0).isReg() && |
| 80 | MI.getOperand(1).isReg() && |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 81 | "invalid PPC FMR instruction"); |
| 82 | sourceReg = MI.getOperand(1).getReg(); |
| 83 | destReg = MI.getOperand(0).getReg(); |
| 84 | return true; |
Nate Begeman | 7af0248 | 2005-04-12 07:04:16 +0000 | [diff] [blame] | 85 | } else if (oc == PPC::MCRF) { // mcrf cr1, cr2 |
Evan Cheng | 1e341729 | 2007-04-25 07:12:14 +0000 | [diff] [blame] | 86 | assert(MI.getNumOperands() >= 2 && |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 87 | MI.getOperand(0).isReg() && |
| 88 | MI.getOperand(1).isReg() && |
Nate Begeman | 7af0248 | 2005-04-12 07:04:16 +0000 | [diff] [blame] | 89 | "invalid PPC MCRF instruction"); |
| 90 | sourceReg = MI.getOperand(1).getReg(); |
| 91 | destReg = MI.getOperand(0).getReg(); |
| 92 | return true; |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 93 | } |
| 94 | return false; |
| 95 | } |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 96 | |
Dan Gohman | cbad42c | 2008-11-18 19:49:32 +0000 | [diff] [blame] | 97 | unsigned PPCInstrInfo::isLoadFromStackSlot(const MachineInstr *MI, |
Chris Lattner | 9c09c9e | 2006-03-16 22:24:02 +0000 | [diff] [blame] | 98 | int &FrameIndex) const { |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 99 | switch (MI->getOpcode()) { |
| 100 | default: break; |
| 101 | case PPC::LD: |
| 102 | case PPC::LWZ: |
| 103 | case PPC::LFS: |
| 104 | case PPC::LFD: |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 105 | if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() && |
| 106 | MI->getOperand(2).isFI()) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 107 | FrameIndex = MI->getOperand(2).getIndex(); |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 108 | return MI->getOperand(0).getReg(); |
| 109 | } |
| 110 | break; |
| 111 | } |
| 112 | return 0; |
Chris Lattner | 6524287 | 2006-02-02 20:16:12 +0000 | [diff] [blame] | 113 | } |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 114 | |
Dan Gohman | cbad42c | 2008-11-18 19:49:32 +0000 | [diff] [blame] | 115 | unsigned PPCInstrInfo::isStoreToStackSlot(const MachineInstr *MI, |
Chris Lattner | 6524287 | 2006-02-02 20:16:12 +0000 | [diff] [blame] | 116 | int &FrameIndex) const { |
| 117 | switch (MI->getOpcode()) { |
| 118 | default: break; |
Nate Begeman | 3b478b3 | 2006-02-02 21:07:50 +0000 | [diff] [blame] | 119 | case PPC::STD: |
Chris Lattner | 6524287 | 2006-02-02 20:16:12 +0000 | [diff] [blame] | 120 | case PPC::STW: |
| 121 | case PPC::STFS: |
| 122 | case PPC::STFD: |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 123 | if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() && |
| 124 | MI->getOperand(2).isFI()) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 125 | FrameIndex = MI->getOperand(2).getIndex(); |
Chris Lattner | 6524287 | 2006-02-02 20:16:12 +0000 | [diff] [blame] | 126 | return MI->getOperand(0).getReg(); |
| 127 | } |
| 128 | break; |
| 129 | } |
| 130 | return 0; |
| 131 | } |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 132 | |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 133 | // commuteInstruction - We can commute rlwimi instructions, but only if the |
| 134 | // rotate amt is zero. We also have to munge the immediates a bit. |
Evan Cheng | 58dcb0e | 2008-06-16 07:33:11 +0000 | [diff] [blame] | 135 | MachineInstr * |
| 136 | PPCInstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const { |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 137 | MachineFunction &MF = *MI->getParent()->getParent(); |
| 138 | |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 139 | // Normal instructions can be commuted the obvious way. |
| 140 | if (MI->getOpcode() != PPC::RLWIMI) |
Evan Cheng | 58dcb0e | 2008-06-16 07:33:11 +0000 | [diff] [blame] | 141 | return TargetInstrInfoImpl::commuteInstruction(MI, NewMI); |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 142 | |
| 143 | // Cannot commute if it has a non-zero rotate count. |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 144 | if (MI->getOperand(3).getImm() != 0) |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 145 | return 0; |
| 146 | |
| 147 | // If we have a zero rotate count, we have: |
| 148 | // M = mask(MB,ME) |
| 149 | // Op0 = (Op1 & ~M) | (Op2 & M) |
| 150 | // Change this to: |
| 151 | // M = mask((ME+1)&31, (MB-1)&31) |
| 152 | // Op0 = (Op2 & ~M) | (Op1 & M) |
| 153 | |
| 154 | // Swap op1/op2 |
Evan Cheng | a4d16a1 | 2008-02-13 02:46:49 +0000 | [diff] [blame] | 155 | unsigned Reg0 = MI->getOperand(0).getReg(); |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 156 | unsigned Reg1 = MI->getOperand(1).getReg(); |
| 157 | unsigned Reg2 = MI->getOperand(2).getReg(); |
Evan Cheng | 6ce7dc2 | 2006-11-15 20:58:11 +0000 | [diff] [blame] | 158 | bool Reg1IsKill = MI->getOperand(1).isKill(); |
| 159 | bool Reg2IsKill = MI->getOperand(2).isKill(); |
Evan Cheng | 58dcb0e | 2008-06-16 07:33:11 +0000 | [diff] [blame] | 160 | bool ChangeReg0 = false; |
Evan Cheng | a4d16a1 | 2008-02-13 02:46:49 +0000 | [diff] [blame] | 161 | // If machine instrs are no longer in two-address forms, update |
| 162 | // destination register as well. |
| 163 | if (Reg0 == Reg1) { |
| 164 | // Must be two address instruction! |
| 165 | assert(MI->getDesc().getOperandConstraint(0, TOI::TIED_TO) && |
| 166 | "Expecting a two-address instruction!"); |
Evan Cheng | a4d16a1 | 2008-02-13 02:46:49 +0000 | [diff] [blame] | 167 | Reg2IsKill = false; |
Evan Cheng | 58dcb0e | 2008-06-16 07:33:11 +0000 | [diff] [blame] | 168 | ChangeReg0 = true; |
Evan Cheng | a4d16a1 | 2008-02-13 02:46:49 +0000 | [diff] [blame] | 169 | } |
Evan Cheng | 58dcb0e | 2008-06-16 07:33:11 +0000 | [diff] [blame] | 170 | |
| 171 | // Masks. |
| 172 | unsigned MB = MI->getOperand(4).getImm(); |
| 173 | unsigned ME = MI->getOperand(5).getImm(); |
| 174 | |
| 175 | if (NewMI) { |
| 176 | // Create a new instruction. |
| 177 | unsigned Reg0 = ChangeReg0 ? Reg2 : MI->getOperand(0).getReg(); |
| 178 | bool Reg0IsDead = MI->getOperand(0).isDead(); |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 179 | return BuildMI(MF, MI->getDebugLoc(), MI->getDesc()) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 180 | .addReg(Reg0, RegState::Define | getDeadRegState(Reg0IsDead)) |
| 181 | .addReg(Reg2, getKillRegState(Reg2IsKill)) |
| 182 | .addReg(Reg1, getKillRegState(Reg1IsKill)) |
Evan Cheng | 58dcb0e | 2008-06-16 07:33:11 +0000 | [diff] [blame] | 183 | .addImm((ME+1) & 31) |
| 184 | .addImm((MB-1) & 31); |
| 185 | } |
| 186 | |
| 187 | if (ChangeReg0) |
| 188 | MI->getOperand(0).setReg(Reg2); |
Chris Lattner | e53f4a0 | 2006-05-04 17:52:23 +0000 | [diff] [blame] | 189 | MI->getOperand(2).setReg(Reg1); |
| 190 | MI->getOperand(1).setReg(Reg2); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 191 | MI->getOperand(2).setIsKill(Reg1IsKill); |
| 192 | MI->getOperand(1).setIsKill(Reg2IsKill); |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 193 | |
| 194 | // Swap the mask around. |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 195 | MI->getOperand(4).setImm((ME+1) & 31); |
| 196 | MI->getOperand(5).setImm((MB-1) & 31); |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 197 | return MI; |
| 198 | } |
Chris Lattner | bbf1c72 | 2006-03-05 23:49:55 +0000 | [diff] [blame] | 199 | |
| 200 | void PPCInstrInfo::insertNoop(MachineBasicBlock &MBB, |
| 201 | MachineBasicBlock::iterator MI) const { |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 202 | DebugLoc DL = DebugLoc::getUnknownLoc(); |
| 203 | if (MI != MBB.end()) DL = MI->getDebugLoc(); |
| 204 | |
| 205 | BuildMI(MBB, MI, DL, get(PPC::NOP)); |
Chris Lattner | bbf1c72 | 2006-03-05 23:49:55 +0000 | [diff] [blame] | 206 | } |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 207 | |
| 208 | |
| 209 | // Branch analysis. |
| 210 | bool PPCInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB, |
| 211 | MachineBasicBlock *&FBB, |
Evan Cheng | dc54d31 | 2009-02-09 07:14:22 +0000 | [diff] [blame] | 212 | SmallVectorImpl<MachineOperand> &Cond, |
| 213 | bool AllowModify) const { |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 214 | // If the block has no terminators, it just falls into the block after it. |
| 215 | MachineBasicBlock::iterator I = MBB.end(); |
Evan Cheng | bfd2ec4 | 2007-06-08 21:59:56 +0000 | [diff] [blame] | 216 | if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 217 | return false; |
| 218 | |
| 219 | // Get the last instruction in the block. |
| 220 | MachineInstr *LastInst = I; |
| 221 | |
| 222 | // If there is only one terminator instruction, process it. |
Evan Cheng | bfd2ec4 | 2007-06-08 21:59:56 +0000 | [diff] [blame] | 223 | if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) { |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 224 | if (LastInst->getOpcode() == PPC::B) { |
Evan Cheng | 82ae933 | 2009-05-08 23:09:25 +0000 | [diff] [blame] | 225 | if (!LastInst->getOperand(0).isMBB()) |
| 226 | return true; |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 227 | TBB = LastInst->getOperand(0).getMBB(); |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 228 | return false; |
Chris Lattner | 289c2d5 | 2006-11-17 22:14:47 +0000 | [diff] [blame] | 229 | } else if (LastInst->getOpcode() == PPC::BCC) { |
Evan Cheng | 82ae933 | 2009-05-08 23:09:25 +0000 | [diff] [blame] | 230 | if (!LastInst->getOperand(2).isMBB()) |
| 231 | return true; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 232 | // Block ends with fall-through condbranch. |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 233 | TBB = LastInst->getOperand(2).getMBB(); |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 234 | Cond.push_back(LastInst->getOperand(0)); |
| 235 | Cond.push_back(LastInst->getOperand(1)); |
Chris Lattner | 7c4fe25 | 2006-10-21 06:03:11 +0000 | [diff] [blame] | 236 | return false; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 237 | } |
| 238 | // Otherwise, don't know what this is. |
| 239 | return true; |
| 240 | } |
| 241 | |
| 242 | // Get the instruction before it if it's a terminator. |
| 243 | MachineInstr *SecondLastInst = I; |
| 244 | |
| 245 | // If there are three terminators, we don't know what sort of block this is. |
| 246 | if (SecondLastInst && I != MBB.begin() && |
Evan Cheng | bfd2ec4 | 2007-06-08 21:59:56 +0000 | [diff] [blame] | 247 | isUnpredicatedTerminator(--I)) |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 248 | return true; |
| 249 | |
Chris Lattner | 289c2d5 | 2006-11-17 22:14:47 +0000 | [diff] [blame] | 250 | // If the block ends with PPC::B and PPC:BCC, handle it. |
| 251 | if (SecondLastInst->getOpcode() == PPC::BCC && |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 252 | LastInst->getOpcode() == PPC::B) { |
Evan Cheng | 82ae933 | 2009-05-08 23:09:25 +0000 | [diff] [blame] | 253 | if (!SecondLastInst->getOperand(2).isMBB() || |
| 254 | !LastInst->getOperand(0).isMBB()) |
| 255 | return true; |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 256 | TBB = SecondLastInst->getOperand(2).getMBB(); |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 257 | Cond.push_back(SecondLastInst->getOperand(0)); |
| 258 | Cond.push_back(SecondLastInst->getOperand(1)); |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 259 | FBB = LastInst->getOperand(0).getMBB(); |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 260 | return false; |
| 261 | } |
| 262 | |
Dale Johannesen | 13e8b51 | 2007-06-13 17:59:52 +0000 | [diff] [blame] | 263 | // If the block ends with two PPC:Bs, handle it. The second one is not |
| 264 | // executed, so remove it. |
| 265 | if (SecondLastInst->getOpcode() == PPC::B && |
| 266 | LastInst->getOpcode() == PPC::B) { |
Evan Cheng | 82ae933 | 2009-05-08 23:09:25 +0000 | [diff] [blame] | 267 | if (!SecondLastInst->getOperand(0).isMBB()) |
| 268 | return true; |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 269 | TBB = SecondLastInst->getOperand(0).getMBB(); |
Dale Johannesen | 13e8b51 | 2007-06-13 17:59:52 +0000 | [diff] [blame] | 270 | I = LastInst; |
Evan Cheng | dc54d31 | 2009-02-09 07:14:22 +0000 | [diff] [blame] | 271 | if (AllowModify) |
| 272 | I->eraseFromParent(); |
Dale Johannesen | 13e8b51 | 2007-06-13 17:59:52 +0000 | [diff] [blame] | 273 | return false; |
| 274 | } |
| 275 | |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 276 | // Otherwise, can't handle this. |
| 277 | return true; |
| 278 | } |
| 279 | |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 280 | unsigned PPCInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const { |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 281 | MachineBasicBlock::iterator I = MBB.end(); |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 282 | if (I == MBB.begin()) return 0; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 283 | --I; |
Chris Lattner | 289c2d5 | 2006-11-17 22:14:47 +0000 | [diff] [blame] | 284 | if (I->getOpcode() != PPC::B && I->getOpcode() != PPC::BCC) |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 285 | return 0; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 286 | |
| 287 | // Remove the branch. |
| 288 | I->eraseFromParent(); |
| 289 | |
| 290 | I = MBB.end(); |
| 291 | |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 292 | if (I == MBB.begin()) return 1; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 293 | --I; |
Chris Lattner | 289c2d5 | 2006-11-17 22:14:47 +0000 | [diff] [blame] | 294 | if (I->getOpcode() != PPC::BCC) |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 295 | return 1; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 296 | |
| 297 | // Remove the branch. |
| 298 | I->eraseFromParent(); |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 299 | return 2; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 300 | } |
| 301 | |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 302 | unsigned |
| 303 | PPCInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, |
| 304 | MachineBasicBlock *FBB, |
Owen Anderson | 44eb65c | 2008-08-14 22:49:33 +0000 | [diff] [blame] | 305 | const SmallVectorImpl<MachineOperand> &Cond) const { |
Dale Johannesen | 536a2f1 | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 306 | // FIXME this should probably have a DebugLoc argument |
| 307 | DebugLoc dl = DebugLoc::getUnknownLoc(); |
Chris Lattner | 2dc7723 | 2006-10-17 18:06:55 +0000 | [diff] [blame] | 308 | // Shouldn't be a fall through. |
| 309 | assert(TBB && "InsertBranch must not be told to insert a fallthrough"); |
Chris Lattner | 5410806 | 2006-10-21 05:36:13 +0000 | [diff] [blame] | 310 | assert((Cond.size() == 2 || Cond.size() == 0) && |
| 311 | "PPC branch conditions have two components!"); |
Chris Lattner | 2dc7723 | 2006-10-17 18:06:55 +0000 | [diff] [blame] | 312 | |
Chris Lattner | 5410806 | 2006-10-21 05:36:13 +0000 | [diff] [blame] | 313 | // One-way branch. |
Chris Lattner | 2dc7723 | 2006-10-17 18:06:55 +0000 | [diff] [blame] | 314 | if (FBB == 0) { |
Chris Lattner | 5410806 | 2006-10-21 05:36:13 +0000 | [diff] [blame] | 315 | if (Cond.empty()) // Unconditional branch |
Dale Johannesen | 536a2f1 | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 316 | BuildMI(&MBB, dl, get(PPC::B)).addMBB(TBB); |
Chris Lattner | 5410806 | 2006-10-21 05:36:13 +0000 | [diff] [blame] | 317 | else // Conditional branch |
Dale Johannesen | 536a2f1 | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 318 | BuildMI(&MBB, dl, get(PPC::BCC)) |
Chris Lattner | 18258c6 | 2006-11-17 22:37:34 +0000 | [diff] [blame] | 319 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB); |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 320 | return 1; |
Chris Lattner | 2dc7723 | 2006-10-17 18:06:55 +0000 | [diff] [blame] | 321 | } |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 322 | |
Chris Lattner | 879d09c | 2006-10-21 05:42:09 +0000 | [diff] [blame] | 323 | // Two-way Conditional Branch. |
Dale Johannesen | 536a2f1 | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 324 | BuildMI(&MBB, dl, get(PPC::BCC)) |
Chris Lattner | 18258c6 | 2006-11-17 22:37:34 +0000 | [diff] [blame] | 325 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB); |
Dale Johannesen | 536a2f1 | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 326 | BuildMI(&MBB, dl, get(PPC::B)).addMBB(FBB); |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 327 | return 2; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 328 | } |
| 329 | |
Owen Anderson | 940f83e | 2008-08-26 18:03:31 +0000 | [diff] [blame] | 330 | bool PPCInstrInfo::copyRegToReg(MachineBasicBlock &MBB, |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 331 | MachineBasicBlock::iterator MI, |
| 332 | unsigned DestReg, unsigned SrcReg, |
| 333 | const TargetRegisterClass *DestRC, |
| 334 | const TargetRegisterClass *SrcRC) const { |
| 335 | if (DestRC != SrcRC) { |
Owen Anderson | 940f83e | 2008-08-26 18:03:31 +0000 | [diff] [blame] | 336 | // Not yet supported! |
| 337 | return false; |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 338 | } |
| 339 | |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 340 | DebugLoc DL = DebugLoc::getUnknownLoc(); |
| 341 | if (MI != MBB.end()) DL = MI->getDebugLoc(); |
| 342 | |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 343 | if (DestRC == PPC::GPRCRegisterClass) { |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 344 | BuildMI(MBB, MI, DL, get(PPC::OR), DestReg).addReg(SrcReg).addReg(SrcReg); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 345 | } else if (DestRC == PPC::G8RCRegisterClass) { |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 346 | BuildMI(MBB, MI, DL, get(PPC::OR8), DestReg).addReg(SrcReg).addReg(SrcReg); |
Jakob Stoklund Olesen | baafcbb4 | 2010-02-26 21:53:24 +0000 | [diff] [blame^] | 347 | } else if (DestRC == PPC::F4RCRegisterClass || |
| 348 | DestRC == PPC::F8RCRegisterClass) { |
| 349 | BuildMI(MBB, MI, DL, get(PPC::FMR), DestReg).addReg(SrcReg); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 350 | } else if (DestRC == PPC::CRRCRegisterClass) { |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 351 | BuildMI(MBB, MI, DL, get(PPC::MCRF), DestReg).addReg(SrcReg); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 352 | } else if (DestRC == PPC::VRRCRegisterClass) { |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 353 | BuildMI(MBB, MI, DL, get(PPC::VOR), DestReg).addReg(SrcReg).addReg(SrcReg); |
Nicolas Geoffray | 0404cd9 | 2008-03-10 14:12:10 +0000 | [diff] [blame] | 354 | } else if (DestRC == PPC::CRBITRCRegisterClass) { |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 355 | BuildMI(MBB, MI, DL, get(PPC::CROR), DestReg).addReg(SrcReg).addReg(SrcReg); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 356 | } else { |
Owen Anderson | 940f83e | 2008-08-26 18:03:31 +0000 | [diff] [blame] | 357 | // Attempt to copy register that is not GPR or FPR |
| 358 | return false; |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 359 | } |
Owen Anderson | 940f83e | 2008-08-26 18:03:31 +0000 | [diff] [blame] | 360 | |
| 361 | return true; |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 362 | } |
| 363 | |
Bill Wendling | 4a66e9a | 2008-03-10 22:49:16 +0000 | [diff] [blame] | 364 | bool |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 365 | PPCInstrInfo::StoreRegToStackSlot(MachineFunction &MF, |
| 366 | unsigned SrcReg, bool isKill, |
Bill Wendling | 4a66e9a | 2008-03-10 22:49:16 +0000 | [diff] [blame] | 367 | int FrameIdx, |
| 368 | const TargetRegisterClass *RC, |
| 369 | SmallVectorImpl<MachineInstr*> &NewMIs) const{ |
Dale Johannesen | 21b5541 | 2009-02-12 23:08:38 +0000 | [diff] [blame] | 370 | DebugLoc DL = DebugLoc::getUnknownLoc(); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 371 | if (RC == PPC::GPRCRegisterClass) { |
| 372 | if (SrcReg != PPC::LR) { |
Dale Johannesen | 21b5541 | 2009-02-12 23:08:38 +0000 | [diff] [blame] | 373 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 374 | .addReg(SrcReg, |
| 375 | getKillRegState(isKill)), |
Bill Wendling | 4a66e9a | 2008-03-10 22:49:16 +0000 | [diff] [blame] | 376 | FrameIdx)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 377 | } else { |
| 378 | // FIXME: this spills LR immediately to memory in one step. To do this, |
| 379 | // we use R11, which we know cannot be used in the prolog/epilog. This is |
| 380 | // a hack. |
Dale Johannesen | 21b5541 | 2009-02-12 23:08:38 +0000 | [diff] [blame] | 381 | NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFLR), PPC::R11)); |
| 382 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 383 | .addReg(PPC::R11, |
| 384 | getKillRegState(isKill)), |
Bill Wendling | 4a66e9a | 2008-03-10 22:49:16 +0000 | [diff] [blame] | 385 | FrameIdx)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 386 | } |
| 387 | } else if (RC == PPC::G8RCRegisterClass) { |
| 388 | if (SrcReg != PPC::LR8) { |
Dale Johannesen | 21b5541 | 2009-02-12 23:08:38 +0000 | [diff] [blame] | 389 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 390 | .addReg(SrcReg, |
| 391 | getKillRegState(isKill)), |
| 392 | FrameIdx)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 393 | } else { |
| 394 | // FIXME: this spills LR immediately to memory in one step. To do this, |
| 395 | // we use R11, which we know cannot be used in the prolog/epilog. This is |
| 396 | // a hack. |
Dale Johannesen | 21b5541 | 2009-02-12 23:08:38 +0000 | [diff] [blame] | 397 | NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFLR8), PPC::X11)); |
| 398 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 399 | .addReg(PPC::X11, |
| 400 | getKillRegState(isKill)), |
| 401 | FrameIdx)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 402 | } |
| 403 | } else if (RC == PPC::F8RCRegisterClass) { |
Dale Johannesen | 21b5541 | 2009-02-12 23:08:38 +0000 | [diff] [blame] | 404 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFD)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 405 | .addReg(SrcReg, |
| 406 | getKillRegState(isKill)), |
| 407 | FrameIdx)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 408 | } else if (RC == PPC::F4RCRegisterClass) { |
Dale Johannesen | 21b5541 | 2009-02-12 23:08:38 +0000 | [diff] [blame] | 409 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFS)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 410 | .addReg(SrcReg, |
| 411 | getKillRegState(isKill)), |
| 412 | FrameIdx)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 413 | } else if (RC == PPC::CRRCRegisterClass) { |
Bill Wendling | 4a66e9a | 2008-03-10 22:49:16 +0000 | [diff] [blame] | 414 | if ((EnablePPC32RS && !TM.getSubtargetImpl()->isPPC64()) || |
| 415 | (EnablePPC64RS && TM.getSubtargetImpl()->isPPC64())) { |
| 416 | // FIXME (64-bit): Enable |
Dale Johannesen | 21b5541 | 2009-02-12 23:08:38 +0000 | [diff] [blame] | 417 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::SPILL_CR)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 418 | .addReg(SrcReg, |
| 419 | getKillRegState(isKill)), |
Chris Lattner | 71a2cb2 | 2008-03-20 01:22:40 +0000 | [diff] [blame] | 420 | FrameIdx)); |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 421 | return true; |
| 422 | } else { |
Dale Johannesen | c12da8d | 2010-02-12 21:35:34 +0000 | [diff] [blame] | 423 | // FIXME: We need a scatch reg here. The trouble with using R0 is that |
| 424 | // it's possible for the stack frame to be so big the save location is |
| 425 | // out of range of immediate offsets, necessitating another register. |
| 426 | // We hack this on Darwin by reserving R2. It's probably broken on Linux |
| 427 | // at the moment. |
| 428 | |
| 429 | // We need to store the CR in the low 4-bits of the saved value. First, |
| 430 | // issue a MFCR to save all of the CRBits. |
| 431 | unsigned ScratchReg = TM.getSubtargetImpl()->isDarwinABI() ? |
| 432 | PPC::R2 : PPC::R0; |
| 433 | NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFCR), ScratchReg)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 434 | |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 435 | // If the saved register wasn't CR0, shift the bits left so that they are |
| 436 | // in CR0's slot. |
| 437 | if (SrcReg != PPC::CR0) { |
| 438 | unsigned ShiftBits = PPCRegisterInfo::getRegisterNumbering(SrcReg)*4; |
Dale Johannesen | c12da8d | 2010-02-12 21:35:34 +0000 | [diff] [blame] | 439 | // rlwinm scratch, scratch, ShiftBits, 0, 31. |
| 440 | NewMIs.push_back(BuildMI(MF, DL, get(PPC::RLWINM), ScratchReg) |
| 441 | .addReg(ScratchReg).addImm(ShiftBits) |
| 442 | .addImm(0).addImm(31)); |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 443 | } |
| 444 | |
Dale Johannesen | 21b5541 | 2009-02-12 23:08:38 +0000 | [diff] [blame] | 445 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW)) |
Dale Johannesen | c12da8d | 2010-02-12 21:35:34 +0000 | [diff] [blame] | 446 | .addReg(ScratchReg, |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 447 | getKillRegState(isKill)), |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 448 | FrameIdx)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 449 | } |
Nicolas Geoffray | 0404cd9 | 2008-03-10 14:12:10 +0000 | [diff] [blame] | 450 | } else if (RC == PPC::CRBITRCRegisterClass) { |
| 451 | // FIXME: We use CRi here because there is no mtcrf on a bit. Since the |
| 452 | // backend currently only uses CR1EQ as an individual bit, this should |
| 453 | // not cause any bug. If we need other uses of CR bits, the following |
| 454 | // code may be invalid. |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 455 | unsigned Reg = 0; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 456 | if (SrcReg == PPC::CR0LT || SrcReg == PPC::CR0GT || |
| 457 | SrcReg == PPC::CR0EQ || SrcReg == PPC::CR0UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 458 | Reg = PPC::CR0; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 459 | else if (SrcReg == PPC::CR1LT || SrcReg == PPC::CR1GT || |
| 460 | SrcReg == PPC::CR1EQ || SrcReg == PPC::CR1UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 461 | Reg = PPC::CR1; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 462 | else if (SrcReg == PPC::CR2LT || SrcReg == PPC::CR2GT || |
| 463 | SrcReg == PPC::CR2EQ || SrcReg == PPC::CR2UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 464 | Reg = PPC::CR2; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 465 | else if (SrcReg == PPC::CR3LT || SrcReg == PPC::CR3GT || |
| 466 | SrcReg == PPC::CR3EQ || SrcReg == PPC::CR3UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 467 | Reg = PPC::CR3; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 468 | else if (SrcReg == PPC::CR4LT || SrcReg == PPC::CR4GT || |
| 469 | SrcReg == PPC::CR4EQ || SrcReg == PPC::CR4UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 470 | Reg = PPC::CR4; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 471 | else if (SrcReg == PPC::CR5LT || SrcReg == PPC::CR5GT || |
| 472 | SrcReg == PPC::CR5EQ || SrcReg == PPC::CR5UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 473 | Reg = PPC::CR5; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 474 | else if (SrcReg == PPC::CR6LT || SrcReg == PPC::CR6GT || |
| 475 | SrcReg == PPC::CR6EQ || SrcReg == PPC::CR6UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 476 | Reg = PPC::CR6; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 477 | else if (SrcReg == PPC::CR7LT || SrcReg == PPC::CR7GT || |
| 478 | SrcReg == PPC::CR7EQ || SrcReg == PPC::CR7UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 479 | Reg = PPC::CR7; |
| 480 | |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 481 | return StoreRegToStackSlot(MF, Reg, isKill, FrameIdx, |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 482 | PPC::CRRCRegisterClass, NewMIs); |
| 483 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 484 | } else if (RC == PPC::VRRCRegisterClass) { |
| 485 | // We don't have indexed addressing for vector loads. Emit: |
| 486 | // R0 = ADDI FI# |
| 487 | // STVX VAL, 0, R0 |
| 488 | // |
| 489 | // FIXME: We use R0 here, because it isn't available for RA. |
Dale Johannesen | 21b5541 | 2009-02-12 23:08:38 +0000 | [diff] [blame] | 490 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::ADDI), PPC::R0), |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 491 | FrameIdx, 0, 0)); |
Dale Johannesen | 21b5541 | 2009-02-12 23:08:38 +0000 | [diff] [blame] | 492 | NewMIs.push_back(BuildMI(MF, DL, get(PPC::STVX)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 493 | .addReg(SrcReg, getKillRegState(isKill)) |
| 494 | .addReg(PPC::R0) |
| 495 | .addReg(PPC::R0)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 496 | } else { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 497 | llvm_unreachable("Unknown regclass!"); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 498 | } |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 499 | |
| 500 | return false; |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 501 | } |
| 502 | |
| 503 | void |
| 504 | PPCInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB, |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 505 | MachineBasicBlock::iterator MI, |
| 506 | unsigned SrcReg, bool isKill, int FrameIdx, |
| 507 | const TargetRegisterClass *RC) const { |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 508 | MachineFunction &MF = *MBB.getParent(); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 509 | SmallVector<MachineInstr*, 4> NewMIs; |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 510 | |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 511 | if (StoreRegToStackSlot(MF, SrcReg, isKill, FrameIdx, RC, NewMIs)) { |
| 512 | PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 513 | FuncInfo->setSpillsCR(); |
| 514 | } |
| 515 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 516 | for (unsigned i = 0, e = NewMIs.size(); i != e; ++i) |
| 517 | MBB.insert(MI, NewMIs[i]); |
| 518 | } |
| 519 | |
Bill Wendling | 4a66e9a | 2008-03-10 22:49:16 +0000 | [diff] [blame] | 520 | void |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 521 | PPCInstrInfo::LoadRegFromStackSlot(MachineFunction &MF, DebugLoc DL, |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 522 | unsigned DestReg, int FrameIdx, |
Bill Wendling | 4a66e9a | 2008-03-10 22:49:16 +0000 | [diff] [blame] | 523 | const TargetRegisterClass *RC, |
| 524 | SmallVectorImpl<MachineInstr*> &NewMIs)const{ |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 525 | if (RC == PPC::GPRCRegisterClass) { |
| 526 | if (DestReg != PPC::LR) { |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 527 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ), |
| 528 | DestReg), FrameIdx)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 529 | } else { |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 530 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ), |
| 531 | PPC::R11), FrameIdx)); |
| 532 | NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTLR)).addReg(PPC::R11)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 533 | } |
| 534 | } else if (RC == PPC::G8RCRegisterClass) { |
| 535 | if (DestReg != PPC::LR8) { |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 536 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD), DestReg), |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 537 | FrameIdx)); |
| 538 | } else { |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 539 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD), |
| 540 | PPC::R11), FrameIdx)); |
| 541 | NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTLR8)).addReg(PPC::R11)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 542 | } |
| 543 | } else if (RC == PPC::F8RCRegisterClass) { |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 544 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFD), DestReg), |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 545 | FrameIdx)); |
| 546 | } else if (RC == PPC::F4RCRegisterClass) { |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 547 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFS), DestReg), |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 548 | FrameIdx)); |
| 549 | } else if (RC == PPC::CRRCRegisterClass) { |
Dale Johannesen | c12da8d | 2010-02-12 21:35:34 +0000 | [diff] [blame] | 550 | // FIXME: We need a scatch reg here. The trouble with using R0 is that |
| 551 | // it's possible for the stack frame to be so big the save location is |
| 552 | // out of range of immediate offsets, necessitating another register. |
| 553 | // We hack this on Darwin by reserving R2. It's probably broken on Linux |
| 554 | // at the moment. |
| 555 | unsigned ScratchReg = TM.getSubtargetImpl()->isDarwinABI() ? |
| 556 | PPC::R2 : PPC::R0; |
| 557 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ), |
| 558 | ScratchReg), FrameIdx)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 559 | |
| 560 | // If the reloaded register isn't CR0, shift the bits right so that they are |
| 561 | // in the right CR's slot. |
| 562 | if (DestReg != PPC::CR0) { |
| 563 | unsigned ShiftBits = PPCRegisterInfo::getRegisterNumbering(DestReg)*4; |
| 564 | // rlwinm r11, r11, 32-ShiftBits, 0, 31. |
Dale Johannesen | c12da8d | 2010-02-12 21:35:34 +0000 | [diff] [blame] | 565 | NewMIs.push_back(BuildMI(MF, DL, get(PPC::RLWINM), ScratchReg) |
| 566 | .addReg(ScratchReg).addImm(32-ShiftBits).addImm(0) |
| 567 | .addImm(31)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 568 | } |
| 569 | |
Dale Johannesen | c12da8d | 2010-02-12 21:35:34 +0000 | [diff] [blame] | 570 | NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTCRF), DestReg) |
| 571 | .addReg(ScratchReg)); |
Nicolas Geoffray | 0404cd9 | 2008-03-10 14:12:10 +0000 | [diff] [blame] | 572 | } else if (RC == PPC::CRBITRCRegisterClass) { |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 573 | |
| 574 | unsigned Reg = 0; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 575 | if (DestReg == PPC::CR0LT || DestReg == PPC::CR0GT || |
| 576 | DestReg == PPC::CR0EQ || DestReg == PPC::CR0UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 577 | Reg = PPC::CR0; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 578 | else if (DestReg == PPC::CR1LT || DestReg == PPC::CR1GT || |
| 579 | DestReg == PPC::CR1EQ || DestReg == PPC::CR1UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 580 | Reg = PPC::CR1; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 581 | else if (DestReg == PPC::CR2LT || DestReg == PPC::CR2GT || |
| 582 | DestReg == PPC::CR2EQ || DestReg == PPC::CR2UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 583 | Reg = PPC::CR2; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 584 | else if (DestReg == PPC::CR3LT || DestReg == PPC::CR3GT || |
| 585 | DestReg == PPC::CR3EQ || DestReg == PPC::CR3UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 586 | Reg = PPC::CR3; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 587 | else if (DestReg == PPC::CR4LT || DestReg == PPC::CR4GT || |
| 588 | DestReg == PPC::CR4EQ || DestReg == PPC::CR4UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 589 | Reg = PPC::CR4; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 590 | else if (DestReg == PPC::CR5LT || DestReg == PPC::CR5GT || |
| 591 | DestReg == PPC::CR5EQ || DestReg == PPC::CR5UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 592 | Reg = PPC::CR5; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 593 | else if (DestReg == PPC::CR6LT || DestReg == PPC::CR6GT || |
| 594 | DestReg == PPC::CR6EQ || DestReg == PPC::CR6UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 595 | Reg = PPC::CR6; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 596 | else if (DestReg == PPC::CR7LT || DestReg == PPC::CR7GT || |
| 597 | DestReg == PPC::CR7EQ || DestReg == PPC::CR7UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 598 | Reg = PPC::CR7; |
| 599 | |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 600 | return LoadRegFromStackSlot(MF, DL, Reg, FrameIdx, |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 601 | PPC::CRRCRegisterClass, NewMIs); |
| 602 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 603 | } else if (RC == PPC::VRRCRegisterClass) { |
| 604 | // We don't have indexed addressing for vector loads. Emit: |
| 605 | // R0 = ADDI FI# |
| 606 | // Dest = LVX 0, R0 |
| 607 | // |
| 608 | // FIXME: We use R0 here, because it isn't available for RA. |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 609 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::ADDI), PPC::R0), |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 610 | FrameIdx, 0, 0)); |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 611 | NewMIs.push_back(BuildMI(MF, DL, get(PPC::LVX),DestReg).addReg(PPC::R0) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 612 | .addReg(PPC::R0)); |
| 613 | } else { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 614 | llvm_unreachable("Unknown regclass!"); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 615 | } |
| 616 | } |
| 617 | |
| 618 | void |
| 619 | PPCInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB, |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 620 | MachineBasicBlock::iterator MI, |
| 621 | unsigned DestReg, int FrameIdx, |
| 622 | const TargetRegisterClass *RC) const { |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 623 | MachineFunction &MF = *MBB.getParent(); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 624 | SmallVector<MachineInstr*, 4> NewMIs; |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 625 | DebugLoc DL = DebugLoc::getUnknownLoc(); |
| 626 | if (MI != MBB.end()) DL = MI->getDebugLoc(); |
| 627 | LoadRegFromStackSlot(MF, DL, DestReg, FrameIdx, RC, NewMIs); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 628 | for (unsigned i = 0, e = NewMIs.size(); i != e; ++i) |
| 629 | MBB.insert(MI, NewMIs[i]); |
| 630 | } |
| 631 | |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 632 | /// foldMemoryOperand - PowerPC (like most RISC's) can only fold spills into |
| 633 | /// copy instructions, turning them into load/store instructions. |
Dan Gohman | c54baa2 | 2008-12-03 18:43:12 +0000 | [diff] [blame] | 634 | MachineInstr *PPCInstrInfo::foldMemoryOperandImpl(MachineFunction &MF, |
| 635 | MachineInstr *MI, |
| 636 | const SmallVectorImpl<unsigned> &Ops, |
| 637 | int FrameIndex) const { |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 638 | if (Ops.size() != 1) return NULL; |
| 639 | |
| 640 | // Make sure this is a reg-reg copy. Note that we can't handle MCRF, because |
| 641 | // it takes more than one instruction to store it. |
| 642 | unsigned Opc = MI->getOpcode(); |
| 643 | unsigned OpNum = Ops[0]; |
| 644 | |
| 645 | MachineInstr *NewMI = NULL; |
| 646 | if ((Opc == PPC::OR && |
| 647 | MI->getOperand(1).getReg() == MI->getOperand(2).getReg())) { |
| 648 | if (OpNum == 0) { // move -> store |
| 649 | unsigned InReg = MI->getOperand(1).getReg(); |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 650 | bool isKill = MI->getOperand(1).isKill(); |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 651 | bool isUndef = MI->getOperand(1).isUndef(); |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 652 | NewMI = addFrameReference(BuildMI(MF, MI->getDebugLoc(), get(PPC::STW)) |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 653 | .addReg(InReg, |
| 654 | getKillRegState(isKill) | |
| 655 | getUndefRegState(isUndef)), |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 656 | FrameIndex); |
| 657 | } else { // move -> load |
| 658 | unsigned OutReg = MI->getOperand(0).getReg(); |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 659 | bool isDead = MI->getOperand(0).isDead(); |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 660 | bool isUndef = MI->getOperand(0).isUndef(); |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 661 | NewMI = addFrameReference(BuildMI(MF, MI->getDebugLoc(), get(PPC::LWZ)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 662 | .addReg(OutReg, |
| 663 | RegState::Define | |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 664 | getDeadRegState(isDead) | |
| 665 | getUndefRegState(isUndef)), |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 666 | FrameIndex); |
| 667 | } |
| 668 | } else if ((Opc == PPC::OR8 && |
| 669 | MI->getOperand(1).getReg() == MI->getOperand(2).getReg())) { |
| 670 | if (OpNum == 0) { // move -> store |
| 671 | unsigned InReg = MI->getOperand(1).getReg(); |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 672 | bool isKill = MI->getOperand(1).isKill(); |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 673 | bool isUndef = MI->getOperand(1).isUndef(); |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 674 | NewMI = addFrameReference(BuildMI(MF, MI->getDebugLoc(), get(PPC::STD)) |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 675 | .addReg(InReg, |
| 676 | getKillRegState(isKill) | |
| 677 | getUndefRegState(isUndef)), |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 678 | FrameIndex); |
| 679 | } else { // move -> load |
| 680 | unsigned OutReg = MI->getOperand(0).getReg(); |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 681 | bool isDead = MI->getOperand(0).isDead(); |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 682 | bool isUndef = MI->getOperand(0).isUndef(); |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 683 | NewMI = addFrameReference(BuildMI(MF, MI->getDebugLoc(), get(PPC::LD)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 684 | .addReg(OutReg, |
| 685 | RegState::Define | |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 686 | getDeadRegState(isDead) | |
| 687 | getUndefRegState(isUndef)), |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 688 | FrameIndex); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 689 | } |
Jakob Stoklund Olesen | baafcbb4 | 2010-02-26 21:53:24 +0000 | [diff] [blame^] | 690 | } else if (Opc == PPC::FMR || Opc == PPC::FMRSD) { |
Jakob Stoklund Olesen | 2432966 | 2010-02-26 21:09:24 +0000 | [diff] [blame] | 691 | // The register may be F4RC or F8RC, and that determines the memory op. |
| 692 | unsigned OrigReg = MI->getOperand(OpNum).getReg(); |
| 693 | // We cannot tell the register class from a physreg alone. |
| 694 | if (TargetRegisterInfo::isPhysicalRegister(OrigReg)) |
| 695 | return NULL; |
| 696 | const TargetRegisterClass *RC = MF.getRegInfo().getRegClass(OrigReg); |
| 697 | const bool is64 = RC == PPC::F8RCRegisterClass; |
| 698 | |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 699 | if (OpNum == 0) { // move -> store |
| 700 | unsigned InReg = MI->getOperand(1).getReg(); |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 701 | bool isKill = MI->getOperand(1).isKill(); |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 702 | bool isUndef = MI->getOperand(1).isUndef(); |
Jakob Stoklund Olesen | 2432966 | 2010-02-26 21:09:24 +0000 | [diff] [blame] | 703 | NewMI = addFrameReference(BuildMI(MF, MI->getDebugLoc(), |
| 704 | get(is64 ? PPC::STFD : PPC::STFS)) |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 705 | .addReg(InReg, |
| 706 | getKillRegState(isKill) | |
| 707 | getUndefRegState(isUndef)), |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 708 | FrameIndex); |
| 709 | } else { // move -> load |
| 710 | unsigned OutReg = MI->getOperand(0).getReg(); |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 711 | bool isDead = MI->getOperand(0).isDead(); |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 712 | bool isUndef = MI->getOperand(0).isUndef(); |
Jakob Stoklund Olesen | 2432966 | 2010-02-26 21:09:24 +0000 | [diff] [blame] | 713 | NewMI = addFrameReference(BuildMI(MF, MI->getDebugLoc(), |
| 714 | get(is64 ? PPC::LFD : PPC::LFS)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 715 | .addReg(OutReg, |
| 716 | RegState::Define | |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 717 | getDeadRegState(isDead) | |
| 718 | getUndefRegState(isUndef)), |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 719 | FrameIndex); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 720 | } |
| 721 | } |
| 722 | |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 723 | return NewMI; |
| 724 | } |
| 725 | |
Dan Gohman | 8e8b8a2 | 2008-10-16 01:49:15 +0000 | [diff] [blame] | 726 | bool PPCInstrInfo::canFoldMemoryOperand(const MachineInstr *MI, |
| 727 | const SmallVectorImpl<unsigned> &Ops) const { |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 728 | if (Ops.size() != 1) return false; |
| 729 | |
| 730 | // Make sure this is a reg-reg copy. Note that we can't handle MCRF, because |
| 731 | // it takes more than one instruction to store it. |
| 732 | unsigned Opc = MI->getOpcode(); |
| 733 | |
| 734 | if ((Opc == PPC::OR && |
| 735 | MI->getOperand(1).getReg() == MI->getOperand(2).getReg())) |
| 736 | return true; |
| 737 | else if ((Opc == PPC::OR8 && |
| 738 | MI->getOperand(1).getReg() == MI->getOperand(2).getReg())) |
| 739 | return true; |
Jakob Stoklund Olesen | baafcbb4 | 2010-02-26 21:53:24 +0000 | [diff] [blame^] | 740 | else if (Opc == PPC::FMR || Opc == PPC::FMRSD) |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 741 | return true; |
| 742 | |
| 743 | return false; |
| 744 | } |
| 745 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 746 | |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 747 | bool PPCInstrInfo:: |
Owen Anderson | 44eb65c | 2008-08-14 22:49:33 +0000 | [diff] [blame] | 748 | ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const { |
Chris Lattner | 7c4fe25 | 2006-10-21 06:03:11 +0000 | [diff] [blame] | 749 | assert(Cond.size() == 2 && "Invalid PPC branch opcode!"); |
| 750 | // Leave the CR# the same, but invert the condition. |
Chris Lattner | 18258c6 | 2006-11-17 22:37:34 +0000 | [diff] [blame] | 751 | Cond[0].setImm(PPC::InvertPredicate((PPC::Predicate)Cond[0].getImm())); |
Chris Lattner | 7c4fe25 | 2006-10-21 06:03:11 +0000 | [diff] [blame] | 752 | return false; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 753 | } |
Nicolas Geoffray | 52e724a | 2008-04-16 20:10:13 +0000 | [diff] [blame] | 754 | |
| 755 | /// GetInstSize - Return the number of bytes of code the specified |
| 756 | /// instruction may be. This returns the maximum number of bytes. |
| 757 | /// |
| 758 | unsigned PPCInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const { |
| 759 | switch (MI->getOpcode()) { |
| 760 | case PPC::INLINEASM: { // Inline Asm: Variable size. |
| 761 | const MachineFunction *MF = MI->getParent()->getParent(); |
| 762 | const char *AsmStr = MI->getOperand(0).getSymbolName(); |
Chris Lattner | af76e59 | 2009-08-22 20:48:53 +0000 | [diff] [blame] | 763 | return getInlineAsmLength(AsmStr, *MF->getTarget().getMCAsmInfo()); |
Nicolas Geoffray | 52e724a | 2008-04-16 20:10:13 +0000 | [diff] [blame] | 764 | } |
Dan Gohman | 4406604 | 2008-07-01 00:05:16 +0000 | [diff] [blame] | 765 | case PPC::DBG_LABEL: |
| 766 | case PPC::EH_LABEL: |
| 767 | case PPC::GC_LABEL: |
Nicolas Geoffray | 52e724a | 2008-04-16 20:10:13 +0000 | [diff] [blame] | 768 | return 0; |
Nicolas Geoffray | 52e724a | 2008-04-16 20:10:13 +0000 | [diff] [blame] | 769 | default: |
| 770 | return 4; // PowerPC instructions are all 4 bytes |
| 771 | } |
| 772 | } |