blob: 9895bea1223a146fa8c073887223d89bfe39ae11 [file] [log] [blame]
Nate Begeman21e463b2005-10-16 05:39:50 +00001//===- PPCInstrInfo.cpp - PowerPC32 Instruction Information -----*- C++ -*-===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00008//===----------------------------------------------------------------------===//
9//
10// This file contains the PowerPC implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCInstrInfo.h"
Owen Andersonf6372aa2008-01-01 21:11:32 +000015#include "PPCInstrBuilder.h"
Bill Wendling7194aaf2008-03-03 22:19:16 +000016#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000017#include "PPCPredicates.h"
Chris Lattner4c7b43b2005-10-14 23:37:35 +000018#include "PPCGenInstrInfo.inc"
Chris Lattnerb1d26f62006-06-17 00:01:04 +000019#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Jakob Stoklund Olesen24329662010-02-26 21:09:24 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendling880d0f62008-03-04 23:13:51 +000023#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000024#include "llvm/Support/ErrorHandling.h"
25#include "llvm/Support/raw_ostream.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000026#include "llvm/MC/MCAsmInfo.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000027using namespace llvm;
28
Bill Wendling4a66e9a2008-03-10 22:49:16 +000029extern cl::opt<bool> EnablePPC32RS; // FIXME (64-bit): See PPCRegisterInfo.cpp.
30extern cl::opt<bool> EnablePPC64RS; // FIXME (64-bit): See PPCRegisterInfo.cpp.
Bill Wendling880d0f62008-03-04 23:13:51 +000031
Chris Lattnerb1d26f62006-06-17 00:01:04 +000032PPCInstrInfo::PPCInstrInfo(PPCTargetMachine &tm)
Chris Lattner64105522008-01-01 01:03:04 +000033 : TargetInstrInfoImpl(PPCInsts, array_lengthof(PPCInsts)), TM(tm),
Evan Cheng7ce45782006-11-13 23:36:35 +000034 RI(*TM.getSubtargetImpl(), *this) {}
Chris Lattnerb1d26f62006-06-17 00:01:04 +000035
Nate Begeman21e463b2005-10-16 05:39:50 +000036bool PPCInstrInfo::isMoveInstr(const MachineInstr& MI,
37 unsigned& sourceReg,
Evan Cheng04ee5a12009-01-20 19:12:24 +000038 unsigned& destReg,
39 unsigned& sourceSubIdx,
40 unsigned& destSubIdx) const {
41 sourceSubIdx = destSubIdx = 0; // No sub-registers.
42
Chris Lattnercc8cd0c2008-01-07 02:48:55 +000043 unsigned oc = MI.getOpcode();
Chris Lattnerb410dc92006-06-20 23:18:58 +000044 if (oc == PPC::OR || oc == PPC::OR8 || oc == PPC::VOR ||
Chris Lattner14c09b82005-10-19 01:50:36 +000045 oc == PPC::OR4To8 || oc == PPC::OR8To4) { // or r1, r2, r2
Evan Cheng1e3417292007-04-25 07:12:14 +000046 assert(MI.getNumOperands() >= 3 &&
Dan Gohmand735b802008-10-03 15:45:36 +000047 MI.getOperand(0).isReg() &&
48 MI.getOperand(1).isReg() &&
49 MI.getOperand(2).isReg() &&
Misha Brukmanf2ccb772004-08-17 04:55:41 +000050 "invalid PPC OR instruction!");
51 if (MI.getOperand(1).getReg() == MI.getOperand(2).getReg()) {
52 sourceReg = MI.getOperand(1).getReg();
53 destReg = MI.getOperand(0).getReg();
54 return true;
55 }
56 } else if (oc == PPC::ADDI) { // addi r1, r2, 0
Evan Cheng1e3417292007-04-25 07:12:14 +000057 assert(MI.getNumOperands() >= 3 &&
Dan Gohmand735b802008-10-03 15:45:36 +000058 MI.getOperand(0).isReg() &&
59 MI.getOperand(2).isImm() &&
Misha Brukmanf2ccb772004-08-17 04:55:41 +000060 "invalid PPC ADDI instruction!");
Dan Gohmand735b802008-10-03 15:45:36 +000061 if (MI.getOperand(1).isReg() && MI.getOperand(2).getImm() == 0) {
Misha Brukmanf2ccb772004-08-17 04:55:41 +000062 sourceReg = MI.getOperand(1).getReg();
63 destReg = MI.getOperand(0).getReg();
64 return true;
65 }
Nate Begemancb90de32004-10-07 22:26:12 +000066 } else if (oc == PPC::ORI) { // ori r1, r2, 0
Evan Cheng1e3417292007-04-25 07:12:14 +000067 assert(MI.getNumOperands() >= 3 &&
Dan Gohmand735b802008-10-03 15:45:36 +000068 MI.getOperand(0).isReg() &&
69 MI.getOperand(1).isReg() &&
70 MI.getOperand(2).isImm() &&
Nate Begemancb90de32004-10-07 22:26:12 +000071 "invalid PPC ORI instruction!");
Chris Lattner9a1ceae2007-12-30 20:49:49 +000072 if (MI.getOperand(2).getImm() == 0) {
Nate Begemancb90de32004-10-07 22:26:12 +000073 sourceReg = MI.getOperand(1).getReg();
74 destReg = MI.getOperand(0).getReg();
75 return true;
76 }
Jakob Stoklund Olesenbaafcbb42010-02-26 21:53:24 +000077 } else if (oc == PPC::FMR || oc == PPC::FMRSD) { // fmr r1, r2
Evan Cheng1e3417292007-04-25 07:12:14 +000078 assert(MI.getNumOperands() >= 2 &&
Dan Gohmand735b802008-10-03 15:45:36 +000079 MI.getOperand(0).isReg() &&
80 MI.getOperand(1).isReg() &&
Misha Brukmanf2ccb772004-08-17 04:55:41 +000081 "invalid PPC FMR instruction");
82 sourceReg = MI.getOperand(1).getReg();
83 destReg = MI.getOperand(0).getReg();
84 return true;
Nate Begeman7af02482005-04-12 07:04:16 +000085 } else if (oc == PPC::MCRF) { // mcrf cr1, cr2
Evan Cheng1e3417292007-04-25 07:12:14 +000086 assert(MI.getNumOperands() >= 2 &&
Dan Gohmand735b802008-10-03 15:45:36 +000087 MI.getOperand(0).isReg() &&
88 MI.getOperand(1).isReg() &&
Nate Begeman7af02482005-04-12 07:04:16 +000089 "invalid PPC MCRF instruction");
90 sourceReg = MI.getOperand(1).getReg();
91 destReg = MI.getOperand(0).getReg();
92 return true;
Misha Brukmanf2ccb772004-08-17 04:55:41 +000093 }
94 return false;
95}
Chris Lattner043870d2005-09-09 18:17:41 +000096
Dan Gohmancbad42c2008-11-18 19:49:32 +000097unsigned PPCInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
Chris Lattner9c09c9e2006-03-16 22:24:02 +000098 int &FrameIndex) const {
Chris Lattner40839602006-02-02 20:12:32 +000099 switch (MI->getOpcode()) {
100 default: break;
101 case PPC::LD:
102 case PPC::LWZ:
103 case PPC::LFS:
104 case PPC::LFD:
Dan Gohmand735b802008-10-03 15:45:36 +0000105 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
106 MI->getOperand(2).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000107 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +0000108 return MI->getOperand(0).getReg();
109 }
110 break;
111 }
112 return 0;
Chris Lattner65242872006-02-02 20:16:12 +0000113}
Chris Lattner40839602006-02-02 20:12:32 +0000114
Dan Gohmancbad42c2008-11-18 19:49:32 +0000115unsigned PPCInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Chris Lattner65242872006-02-02 20:16:12 +0000116 int &FrameIndex) const {
117 switch (MI->getOpcode()) {
118 default: break;
Nate Begeman3b478b32006-02-02 21:07:50 +0000119 case PPC::STD:
Chris Lattner65242872006-02-02 20:16:12 +0000120 case PPC::STW:
121 case PPC::STFS:
122 case PPC::STFD:
Dan Gohmand735b802008-10-03 15:45:36 +0000123 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
124 MI->getOperand(2).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000125 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattner65242872006-02-02 20:16:12 +0000126 return MI->getOperand(0).getReg();
127 }
128 break;
129 }
130 return 0;
131}
Chris Lattner40839602006-02-02 20:12:32 +0000132
Chris Lattner043870d2005-09-09 18:17:41 +0000133// commuteInstruction - We can commute rlwimi instructions, but only if the
134// rotate amt is zero. We also have to munge the immediates a bit.
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000135MachineInstr *
136PPCInstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000137 MachineFunction &MF = *MI->getParent()->getParent();
138
Chris Lattner043870d2005-09-09 18:17:41 +0000139 // Normal instructions can be commuted the obvious way.
140 if (MI->getOpcode() != PPC::RLWIMI)
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000141 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Chris Lattner043870d2005-09-09 18:17:41 +0000142
143 // Cannot commute if it has a non-zero rotate count.
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000144 if (MI->getOperand(3).getImm() != 0)
Chris Lattner043870d2005-09-09 18:17:41 +0000145 return 0;
146
147 // If we have a zero rotate count, we have:
148 // M = mask(MB,ME)
149 // Op0 = (Op1 & ~M) | (Op2 & M)
150 // Change this to:
151 // M = mask((ME+1)&31, (MB-1)&31)
152 // Op0 = (Op2 & ~M) | (Op1 & M)
153
154 // Swap op1/op2
Evan Chenga4d16a12008-02-13 02:46:49 +0000155 unsigned Reg0 = MI->getOperand(0).getReg();
Chris Lattner043870d2005-09-09 18:17:41 +0000156 unsigned Reg1 = MI->getOperand(1).getReg();
157 unsigned Reg2 = MI->getOperand(2).getReg();
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000158 bool Reg1IsKill = MI->getOperand(1).isKill();
159 bool Reg2IsKill = MI->getOperand(2).isKill();
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000160 bool ChangeReg0 = false;
Evan Chenga4d16a12008-02-13 02:46:49 +0000161 // If machine instrs are no longer in two-address forms, update
162 // destination register as well.
163 if (Reg0 == Reg1) {
164 // Must be two address instruction!
165 assert(MI->getDesc().getOperandConstraint(0, TOI::TIED_TO) &&
166 "Expecting a two-address instruction!");
Evan Chenga4d16a12008-02-13 02:46:49 +0000167 Reg2IsKill = false;
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000168 ChangeReg0 = true;
Evan Chenga4d16a12008-02-13 02:46:49 +0000169 }
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000170
171 // Masks.
172 unsigned MB = MI->getOperand(4).getImm();
173 unsigned ME = MI->getOperand(5).getImm();
174
175 if (NewMI) {
176 // Create a new instruction.
177 unsigned Reg0 = ChangeReg0 ? Reg2 : MI->getOperand(0).getReg();
178 bool Reg0IsDead = MI->getOperand(0).isDead();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000179 return BuildMI(MF, MI->getDebugLoc(), MI->getDesc())
Bill Wendling587daed2009-05-13 21:33:08 +0000180 .addReg(Reg0, RegState::Define | getDeadRegState(Reg0IsDead))
181 .addReg(Reg2, getKillRegState(Reg2IsKill))
182 .addReg(Reg1, getKillRegState(Reg1IsKill))
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000183 .addImm((ME+1) & 31)
184 .addImm((MB-1) & 31);
185 }
186
187 if (ChangeReg0)
188 MI->getOperand(0).setReg(Reg2);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000189 MI->getOperand(2).setReg(Reg1);
190 MI->getOperand(1).setReg(Reg2);
Chris Lattnerf7382302007-12-30 21:56:09 +0000191 MI->getOperand(2).setIsKill(Reg1IsKill);
192 MI->getOperand(1).setIsKill(Reg2IsKill);
Chris Lattner043870d2005-09-09 18:17:41 +0000193
194 // Swap the mask around.
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000195 MI->getOperand(4).setImm((ME+1) & 31);
196 MI->getOperand(5).setImm((MB-1) & 31);
Chris Lattner043870d2005-09-09 18:17:41 +0000197 return MI;
198}
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000199
200void PPCInstrInfo::insertNoop(MachineBasicBlock &MBB,
201 MachineBasicBlock::iterator MI) const {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000202 DebugLoc DL = DebugLoc::getUnknownLoc();
203 if (MI != MBB.end()) DL = MI->getDebugLoc();
204
205 BuildMI(MBB, MI, DL, get(PPC::NOP));
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000206}
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000207
208
209// Branch analysis.
210bool PPCInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
211 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000212 SmallVectorImpl<MachineOperand> &Cond,
213 bool AllowModify) const {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000214 // If the block has no terminators, it just falls into the block after it.
215 MachineBasicBlock::iterator I = MBB.end();
Evan Chengbfd2ec42007-06-08 21:59:56 +0000216 if (I == MBB.begin() || !isUnpredicatedTerminator(--I))
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000217 return false;
218
219 // Get the last instruction in the block.
220 MachineInstr *LastInst = I;
221
222 // If there is only one terminator instruction, process it.
Evan Chengbfd2ec42007-06-08 21:59:56 +0000223 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000224 if (LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000225 if (!LastInst->getOperand(0).isMBB())
226 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000227 TBB = LastInst->getOperand(0).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000228 return false;
Chris Lattner289c2d52006-11-17 22:14:47 +0000229 } else if (LastInst->getOpcode() == PPC::BCC) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000230 if (!LastInst->getOperand(2).isMBB())
231 return true;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000232 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000233 TBB = LastInst->getOperand(2).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000234 Cond.push_back(LastInst->getOperand(0));
235 Cond.push_back(LastInst->getOperand(1));
Chris Lattner7c4fe252006-10-21 06:03:11 +0000236 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000237 }
238 // Otherwise, don't know what this is.
239 return true;
240 }
241
242 // Get the instruction before it if it's a terminator.
243 MachineInstr *SecondLastInst = I;
244
245 // If there are three terminators, we don't know what sort of block this is.
246 if (SecondLastInst && I != MBB.begin() &&
Evan Chengbfd2ec42007-06-08 21:59:56 +0000247 isUnpredicatedTerminator(--I))
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000248 return true;
249
Chris Lattner289c2d52006-11-17 22:14:47 +0000250 // If the block ends with PPC::B and PPC:BCC, handle it.
251 if (SecondLastInst->getOpcode() == PPC::BCC &&
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000252 LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000253 if (!SecondLastInst->getOperand(2).isMBB() ||
254 !LastInst->getOperand(0).isMBB())
255 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000256 TBB = SecondLastInst->getOperand(2).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000257 Cond.push_back(SecondLastInst->getOperand(0));
258 Cond.push_back(SecondLastInst->getOperand(1));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000259 FBB = LastInst->getOperand(0).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000260 return false;
261 }
262
Dale Johannesen13e8b512007-06-13 17:59:52 +0000263 // If the block ends with two PPC:Bs, handle it. The second one is not
264 // executed, so remove it.
265 if (SecondLastInst->getOpcode() == PPC::B &&
266 LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000267 if (!SecondLastInst->getOperand(0).isMBB())
268 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000269 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000270 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000271 if (AllowModify)
272 I->eraseFromParent();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000273 return false;
274 }
275
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000276 // Otherwise, can't handle this.
277 return true;
278}
279
Evan Chengb5cdaa22007-05-18 00:05:48 +0000280unsigned PPCInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000281 MachineBasicBlock::iterator I = MBB.end();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000282 if (I == MBB.begin()) return 0;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000283 --I;
Chris Lattner289c2d52006-11-17 22:14:47 +0000284 if (I->getOpcode() != PPC::B && I->getOpcode() != PPC::BCC)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000285 return 0;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000286
287 // Remove the branch.
288 I->eraseFromParent();
289
290 I = MBB.end();
291
Evan Chengb5cdaa22007-05-18 00:05:48 +0000292 if (I == MBB.begin()) return 1;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000293 --I;
Chris Lattner289c2d52006-11-17 22:14:47 +0000294 if (I->getOpcode() != PPC::BCC)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000295 return 1;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000296
297 // Remove the branch.
298 I->eraseFromParent();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000299 return 2;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000300}
301
Evan Chengb5cdaa22007-05-18 00:05:48 +0000302unsigned
303PPCInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
304 MachineBasicBlock *FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000305 const SmallVectorImpl<MachineOperand> &Cond) const {
Dale Johannesen536a2f12009-02-13 02:27:39 +0000306 // FIXME this should probably have a DebugLoc argument
307 DebugLoc dl = DebugLoc::getUnknownLoc();
Chris Lattner2dc77232006-10-17 18:06:55 +0000308 // Shouldn't be a fall through.
309 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Chris Lattner54108062006-10-21 05:36:13 +0000310 assert((Cond.size() == 2 || Cond.size() == 0) &&
311 "PPC branch conditions have two components!");
Chris Lattner2dc77232006-10-17 18:06:55 +0000312
Chris Lattner54108062006-10-21 05:36:13 +0000313 // One-way branch.
Chris Lattner2dc77232006-10-17 18:06:55 +0000314 if (FBB == 0) {
Chris Lattner54108062006-10-21 05:36:13 +0000315 if (Cond.empty()) // Unconditional branch
Dale Johannesen536a2f12009-02-13 02:27:39 +0000316 BuildMI(&MBB, dl, get(PPC::B)).addMBB(TBB);
Chris Lattner54108062006-10-21 05:36:13 +0000317 else // Conditional branch
Dale Johannesen536a2f12009-02-13 02:27:39 +0000318 BuildMI(&MBB, dl, get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +0000319 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000320 return 1;
Chris Lattner2dc77232006-10-17 18:06:55 +0000321 }
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000322
Chris Lattner879d09c2006-10-21 05:42:09 +0000323 // Two-way Conditional Branch.
Dale Johannesen536a2f12009-02-13 02:27:39 +0000324 BuildMI(&MBB, dl, get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +0000325 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +0000326 BuildMI(&MBB, dl, get(PPC::B)).addMBB(FBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000327 return 2;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000328}
329
Owen Anderson940f83e2008-08-26 18:03:31 +0000330bool PPCInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Owen Andersond10fd972007-12-31 06:32:00 +0000331 MachineBasicBlock::iterator MI,
332 unsigned DestReg, unsigned SrcReg,
333 const TargetRegisterClass *DestRC,
334 const TargetRegisterClass *SrcRC) const {
335 if (DestRC != SrcRC) {
Owen Anderson940f83e2008-08-26 18:03:31 +0000336 // Not yet supported!
337 return false;
Owen Andersond10fd972007-12-31 06:32:00 +0000338 }
339
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000340 DebugLoc DL = DebugLoc::getUnknownLoc();
341 if (MI != MBB.end()) DL = MI->getDebugLoc();
342
Owen Andersond10fd972007-12-31 06:32:00 +0000343 if (DestRC == PPC::GPRCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000344 BuildMI(MBB, MI, DL, get(PPC::OR), DestReg).addReg(SrcReg).addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000345 } else if (DestRC == PPC::G8RCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000346 BuildMI(MBB, MI, DL, get(PPC::OR8), DestReg).addReg(SrcReg).addReg(SrcReg);
Jakob Stoklund Olesenbaafcbb42010-02-26 21:53:24 +0000347 } else if (DestRC == PPC::F4RCRegisterClass ||
348 DestRC == PPC::F8RCRegisterClass) {
349 BuildMI(MBB, MI, DL, get(PPC::FMR), DestReg).addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000350 } else if (DestRC == PPC::CRRCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000351 BuildMI(MBB, MI, DL, get(PPC::MCRF), DestReg).addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000352 } else if (DestRC == PPC::VRRCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000353 BuildMI(MBB, MI, DL, get(PPC::VOR), DestReg).addReg(SrcReg).addReg(SrcReg);
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000354 } else if (DestRC == PPC::CRBITRCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000355 BuildMI(MBB, MI, DL, get(PPC::CROR), DestReg).addReg(SrcReg).addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000356 } else {
Owen Anderson940f83e2008-08-26 18:03:31 +0000357 // Attempt to copy register that is not GPR or FPR
358 return false;
Owen Andersond10fd972007-12-31 06:32:00 +0000359 }
Owen Anderson940f83e2008-08-26 18:03:31 +0000360
361 return true;
Owen Andersond10fd972007-12-31 06:32:00 +0000362}
363
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000364bool
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000365PPCInstrInfo::StoreRegToStackSlot(MachineFunction &MF,
366 unsigned SrcReg, bool isKill,
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000367 int FrameIdx,
368 const TargetRegisterClass *RC,
369 SmallVectorImpl<MachineInstr*> &NewMIs) const{
Dale Johannesen21b55412009-02-12 23:08:38 +0000370 DebugLoc DL = DebugLoc::getUnknownLoc();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000371 if (RC == PPC::GPRCRegisterClass) {
372 if (SrcReg != PPC::LR) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000373 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Bill Wendling587daed2009-05-13 21:33:08 +0000374 .addReg(SrcReg,
375 getKillRegState(isKill)),
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000376 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000377 } else {
378 // FIXME: this spills LR immediately to memory in one step. To do this,
379 // we use R11, which we know cannot be used in the prolog/epilog. This is
380 // a hack.
Dale Johannesen21b55412009-02-12 23:08:38 +0000381 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFLR), PPC::R11));
382 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Bill Wendling587daed2009-05-13 21:33:08 +0000383 .addReg(PPC::R11,
384 getKillRegState(isKill)),
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000385 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000386 }
387 } else if (RC == PPC::G8RCRegisterClass) {
388 if (SrcReg != PPC::LR8) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000389 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD))
Bill Wendling587daed2009-05-13 21:33:08 +0000390 .addReg(SrcReg,
391 getKillRegState(isKill)),
392 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000393 } else {
394 // FIXME: this spills LR immediately to memory in one step. To do this,
395 // we use R11, which we know cannot be used in the prolog/epilog. This is
396 // a hack.
Dale Johannesen21b55412009-02-12 23:08:38 +0000397 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFLR8), PPC::X11));
398 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD))
Bill Wendling587daed2009-05-13 21:33:08 +0000399 .addReg(PPC::X11,
400 getKillRegState(isKill)),
401 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000402 }
403 } else if (RC == PPC::F8RCRegisterClass) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000404 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFD))
Bill Wendling587daed2009-05-13 21:33:08 +0000405 .addReg(SrcReg,
406 getKillRegState(isKill)),
407 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000408 } else if (RC == PPC::F4RCRegisterClass) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000409 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFS))
Bill Wendling587daed2009-05-13 21:33:08 +0000410 .addReg(SrcReg,
411 getKillRegState(isKill)),
412 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000413 } else if (RC == PPC::CRRCRegisterClass) {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000414 if ((EnablePPC32RS && !TM.getSubtargetImpl()->isPPC64()) ||
415 (EnablePPC64RS && TM.getSubtargetImpl()->isPPC64())) {
416 // FIXME (64-bit): Enable
Dale Johannesen21b55412009-02-12 23:08:38 +0000417 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::SPILL_CR))
Bill Wendling587daed2009-05-13 21:33:08 +0000418 .addReg(SrcReg,
419 getKillRegState(isKill)),
Chris Lattner71a2cb22008-03-20 01:22:40 +0000420 FrameIdx));
Bill Wendling7194aaf2008-03-03 22:19:16 +0000421 return true;
422 } else {
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000423 // FIXME: We need a scatch reg here. The trouble with using R0 is that
424 // it's possible for the stack frame to be so big the save location is
425 // out of range of immediate offsets, necessitating another register.
426 // We hack this on Darwin by reserving R2. It's probably broken on Linux
427 // at the moment.
428
429 // We need to store the CR in the low 4-bits of the saved value. First,
430 // issue a MFCR to save all of the CRBits.
431 unsigned ScratchReg = TM.getSubtargetImpl()->isDarwinABI() ?
432 PPC::R2 : PPC::R0;
433 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFCR), ScratchReg));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000434
Bill Wendling7194aaf2008-03-03 22:19:16 +0000435 // If the saved register wasn't CR0, shift the bits left so that they are
436 // in CR0's slot.
437 if (SrcReg != PPC::CR0) {
438 unsigned ShiftBits = PPCRegisterInfo::getRegisterNumbering(SrcReg)*4;
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000439 // rlwinm scratch, scratch, ShiftBits, 0, 31.
440 NewMIs.push_back(BuildMI(MF, DL, get(PPC::RLWINM), ScratchReg)
441 .addReg(ScratchReg).addImm(ShiftBits)
442 .addImm(0).addImm(31));
Bill Wendling7194aaf2008-03-03 22:19:16 +0000443 }
444
Dale Johannesen21b55412009-02-12 23:08:38 +0000445 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000446 .addReg(ScratchReg,
Bill Wendling587daed2009-05-13 21:33:08 +0000447 getKillRegState(isKill)),
Bill Wendling7194aaf2008-03-03 22:19:16 +0000448 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000449 }
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000450 } else if (RC == PPC::CRBITRCRegisterClass) {
451 // FIXME: We use CRi here because there is no mtcrf on a bit. Since the
452 // backend currently only uses CR1EQ as an individual bit, this should
453 // not cause any bug. If we need other uses of CR bits, the following
454 // code may be invalid.
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000455 unsigned Reg = 0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000456 if (SrcReg == PPC::CR0LT || SrcReg == PPC::CR0GT ||
457 SrcReg == PPC::CR0EQ || SrcReg == PPC::CR0UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000458 Reg = PPC::CR0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000459 else if (SrcReg == PPC::CR1LT || SrcReg == PPC::CR1GT ||
460 SrcReg == PPC::CR1EQ || SrcReg == PPC::CR1UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000461 Reg = PPC::CR1;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000462 else if (SrcReg == PPC::CR2LT || SrcReg == PPC::CR2GT ||
463 SrcReg == PPC::CR2EQ || SrcReg == PPC::CR2UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000464 Reg = PPC::CR2;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000465 else if (SrcReg == PPC::CR3LT || SrcReg == PPC::CR3GT ||
466 SrcReg == PPC::CR3EQ || SrcReg == PPC::CR3UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000467 Reg = PPC::CR3;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000468 else if (SrcReg == PPC::CR4LT || SrcReg == PPC::CR4GT ||
469 SrcReg == PPC::CR4EQ || SrcReg == PPC::CR4UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000470 Reg = PPC::CR4;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000471 else if (SrcReg == PPC::CR5LT || SrcReg == PPC::CR5GT ||
472 SrcReg == PPC::CR5EQ || SrcReg == PPC::CR5UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000473 Reg = PPC::CR5;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000474 else if (SrcReg == PPC::CR6LT || SrcReg == PPC::CR6GT ||
475 SrcReg == PPC::CR6EQ || SrcReg == PPC::CR6UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000476 Reg = PPC::CR6;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000477 else if (SrcReg == PPC::CR7LT || SrcReg == PPC::CR7GT ||
478 SrcReg == PPC::CR7EQ || SrcReg == PPC::CR7UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000479 Reg = PPC::CR7;
480
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000481 return StoreRegToStackSlot(MF, Reg, isKill, FrameIdx,
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000482 PPC::CRRCRegisterClass, NewMIs);
483
Owen Andersonf6372aa2008-01-01 21:11:32 +0000484 } else if (RC == PPC::VRRCRegisterClass) {
485 // We don't have indexed addressing for vector loads. Emit:
486 // R0 = ADDI FI#
487 // STVX VAL, 0, R0
488 //
489 // FIXME: We use R0 here, because it isn't available for RA.
Dale Johannesen21b55412009-02-12 23:08:38 +0000490 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::ADDI), PPC::R0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000491 FrameIdx, 0, 0));
Dale Johannesen21b55412009-02-12 23:08:38 +0000492 NewMIs.push_back(BuildMI(MF, DL, get(PPC::STVX))
Bill Wendling587daed2009-05-13 21:33:08 +0000493 .addReg(SrcReg, getKillRegState(isKill))
494 .addReg(PPC::R0)
495 .addReg(PPC::R0));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000496 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000497 llvm_unreachable("Unknown regclass!");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000498 }
Bill Wendling7194aaf2008-03-03 22:19:16 +0000499
500 return false;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000501}
502
503void
504PPCInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000505 MachineBasicBlock::iterator MI,
506 unsigned SrcReg, bool isKill, int FrameIdx,
507 const TargetRegisterClass *RC) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000508 MachineFunction &MF = *MBB.getParent();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000509 SmallVector<MachineInstr*, 4> NewMIs;
Bill Wendling7194aaf2008-03-03 22:19:16 +0000510
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000511 if (StoreRegToStackSlot(MF, SrcReg, isKill, FrameIdx, RC, NewMIs)) {
512 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Bill Wendling7194aaf2008-03-03 22:19:16 +0000513 FuncInfo->setSpillsCR();
514 }
515
Owen Andersonf6372aa2008-01-01 21:11:32 +0000516 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
517 MBB.insert(MI, NewMIs[i]);
518}
519
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000520void
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000521PPCInstrInfo::LoadRegFromStackSlot(MachineFunction &MF, DebugLoc DL,
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000522 unsigned DestReg, int FrameIdx,
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000523 const TargetRegisterClass *RC,
524 SmallVectorImpl<MachineInstr*> &NewMIs)const{
Owen Andersonf6372aa2008-01-01 21:11:32 +0000525 if (RC == PPC::GPRCRegisterClass) {
526 if (DestReg != PPC::LR) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000527 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
528 DestReg), FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000529 } else {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000530 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
531 PPC::R11), FrameIdx));
532 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTLR)).addReg(PPC::R11));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000533 }
534 } else if (RC == PPC::G8RCRegisterClass) {
535 if (DestReg != PPC::LR8) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000536 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000537 FrameIdx));
538 } else {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000539 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD),
540 PPC::R11), FrameIdx));
541 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTLR8)).addReg(PPC::R11));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000542 }
543 } else if (RC == PPC::F8RCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000544 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFD), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000545 FrameIdx));
546 } else if (RC == PPC::F4RCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000547 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFS), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000548 FrameIdx));
549 } else if (RC == PPC::CRRCRegisterClass) {
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000550 // FIXME: We need a scatch reg here. The trouble with using R0 is that
551 // it's possible for the stack frame to be so big the save location is
552 // out of range of immediate offsets, necessitating another register.
553 // We hack this on Darwin by reserving R2. It's probably broken on Linux
554 // at the moment.
555 unsigned ScratchReg = TM.getSubtargetImpl()->isDarwinABI() ?
556 PPC::R2 : PPC::R0;
557 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
558 ScratchReg), FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000559
560 // If the reloaded register isn't CR0, shift the bits right so that they are
561 // in the right CR's slot.
562 if (DestReg != PPC::CR0) {
563 unsigned ShiftBits = PPCRegisterInfo::getRegisterNumbering(DestReg)*4;
564 // rlwinm r11, r11, 32-ShiftBits, 0, 31.
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000565 NewMIs.push_back(BuildMI(MF, DL, get(PPC::RLWINM), ScratchReg)
566 .addReg(ScratchReg).addImm(32-ShiftBits).addImm(0)
567 .addImm(31));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000568 }
569
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000570 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTCRF), DestReg)
571 .addReg(ScratchReg));
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000572 } else if (RC == PPC::CRBITRCRegisterClass) {
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000573
574 unsigned Reg = 0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000575 if (DestReg == PPC::CR0LT || DestReg == PPC::CR0GT ||
576 DestReg == PPC::CR0EQ || DestReg == PPC::CR0UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000577 Reg = PPC::CR0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000578 else if (DestReg == PPC::CR1LT || DestReg == PPC::CR1GT ||
579 DestReg == PPC::CR1EQ || DestReg == PPC::CR1UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000580 Reg = PPC::CR1;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000581 else if (DestReg == PPC::CR2LT || DestReg == PPC::CR2GT ||
582 DestReg == PPC::CR2EQ || DestReg == PPC::CR2UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000583 Reg = PPC::CR2;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000584 else if (DestReg == PPC::CR3LT || DestReg == PPC::CR3GT ||
585 DestReg == PPC::CR3EQ || DestReg == PPC::CR3UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000586 Reg = PPC::CR3;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000587 else if (DestReg == PPC::CR4LT || DestReg == PPC::CR4GT ||
588 DestReg == PPC::CR4EQ || DestReg == PPC::CR4UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000589 Reg = PPC::CR4;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000590 else if (DestReg == PPC::CR5LT || DestReg == PPC::CR5GT ||
591 DestReg == PPC::CR5EQ || DestReg == PPC::CR5UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000592 Reg = PPC::CR5;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000593 else if (DestReg == PPC::CR6LT || DestReg == PPC::CR6GT ||
594 DestReg == PPC::CR6EQ || DestReg == PPC::CR6UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000595 Reg = PPC::CR6;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000596 else if (DestReg == PPC::CR7LT || DestReg == PPC::CR7GT ||
597 DestReg == PPC::CR7EQ || DestReg == PPC::CR7UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000598 Reg = PPC::CR7;
599
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000600 return LoadRegFromStackSlot(MF, DL, Reg, FrameIdx,
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000601 PPC::CRRCRegisterClass, NewMIs);
602
Owen Andersonf6372aa2008-01-01 21:11:32 +0000603 } else if (RC == PPC::VRRCRegisterClass) {
604 // We don't have indexed addressing for vector loads. Emit:
605 // R0 = ADDI FI#
606 // Dest = LVX 0, R0
607 //
608 // FIXME: We use R0 here, because it isn't available for RA.
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000609 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::ADDI), PPC::R0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000610 FrameIdx, 0, 0));
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000611 NewMIs.push_back(BuildMI(MF, DL, get(PPC::LVX),DestReg).addReg(PPC::R0)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000612 .addReg(PPC::R0));
613 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000614 llvm_unreachable("Unknown regclass!");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000615 }
616}
617
618void
619PPCInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000620 MachineBasicBlock::iterator MI,
621 unsigned DestReg, int FrameIdx,
622 const TargetRegisterClass *RC) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000623 MachineFunction &MF = *MBB.getParent();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000624 SmallVector<MachineInstr*, 4> NewMIs;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000625 DebugLoc DL = DebugLoc::getUnknownLoc();
626 if (MI != MBB.end()) DL = MI->getDebugLoc();
627 LoadRegFromStackSlot(MF, DL, DestReg, FrameIdx, RC, NewMIs);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000628 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
629 MBB.insert(MI, NewMIs[i]);
630}
631
Owen Anderson43dbe052008-01-07 01:35:02 +0000632/// foldMemoryOperand - PowerPC (like most RISC's) can only fold spills into
633/// copy instructions, turning them into load/store instructions.
Dan Gohmanc54baa22008-12-03 18:43:12 +0000634MachineInstr *PPCInstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
635 MachineInstr *MI,
636 const SmallVectorImpl<unsigned> &Ops,
637 int FrameIndex) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000638 if (Ops.size() != 1) return NULL;
639
640 // Make sure this is a reg-reg copy. Note that we can't handle MCRF, because
641 // it takes more than one instruction to store it.
642 unsigned Opc = MI->getOpcode();
643 unsigned OpNum = Ops[0];
644
645 MachineInstr *NewMI = NULL;
646 if ((Opc == PPC::OR &&
647 MI->getOperand(1).getReg() == MI->getOperand(2).getReg())) {
648 if (OpNum == 0) { // move -> store
649 unsigned InReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000650 bool isKill = MI->getOperand(1).isKill();
Evan Cheng2578ba22009-07-01 01:59:31 +0000651 bool isUndef = MI->getOperand(1).isUndef();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000652 NewMI = addFrameReference(BuildMI(MF, MI->getDebugLoc(), get(PPC::STW))
Evan Cheng2578ba22009-07-01 01:59:31 +0000653 .addReg(InReg,
654 getKillRegState(isKill) |
655 getUndefRegState(isUndef)),
Owen Anderson43dbe052008-01-07 01:35:02 +0000656 FrameIndex);
657 } else { // move -> load
658 unsigned OutReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000659 bool isDead = MI->getOperand(0).isDead();
Evan Cheng2578ba22009-07-01 01:59:31 +0000660 bool isUndef = MI->getOperand(0).isUndef();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000661 NewMI = addFrameReference(BuildMI(MF, MI->getDebugLoc(), get(PPC::LWZ))
Bill Wendling587daed2009-05-13 21:33:08 +0000662 .addReg(OutReg,
663 RegState::Define |
Evan Cheng2578ba22009-07-01 01:59:31 +0000664 getDeadRegState(isDead) |
665 getUndefRegState(isUndef)),
Owen Anderson43dbe052008-01-07 01:35:02 +0000666 FrameIndex);
667 }
668 } else if ((Opc == PPC::OR8 &&
669 MI->getOperand(1).getReg() == MI->getOperand(2).getReg())) {
670 if (OpNum == 0) { // move -> store
671 unsigned InReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000672 bool isKill = MI->getOperand(1).isKill();
Evan Cheng2578ba22009-07-01 01:59:31 +0000673 bool isUndef = MI->getOperand(1).isUndef();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000674 NewMI = addFrameReference(BuildMI(MF, MI->getDebugLoc(), get(PPC::STD))
Evan Cheng2578ba22009-07-01 01:59:31 +0000675 .addReg(InReg,
676 getKillRegState(isKill) |
677 getUndefRegState(isUndef)),
Owen Anderson43dbe052008-01-07 01:35:02 +0000678 FrameIndex);
679 } else { // move -> load
680 unsigned OutReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000681 bool isDead = MI->getOperand(0).isDead();
Evan Cheng2578ba22009-07-01 01:59:31 +0000682 bool isUndef = MI->getOperand(0).isUndef();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000683 NewMI = addFrameReference(BuildMI(MF, MI->getDebugLoc(), get(PPC::LD))
Bill Wendling587daed2009-05-13 21:33:08 +0000684 .addReg(OutReg,
685 RegState::Define |
Evan Cheng2578ba22009-07-01 01:59:31 +0000686 getDeadRegState(isDead) |
687 getUndefRegState(isUndef)),
Evan Cheng9f1c8312008-07-03 09:09:37 +0000688 FrameIndex);
Owen Anderson43dbe052008-01-07 01:35:02 +0000689 }
Jakob Stoklund Olesenbaafcbb42010-02-26 21:53:24 +0000690 } else if (Opc == PPC::FMR || Opc == PPC::FMRSD) {
Jakob Stoklund Olesen24329662010-02-26 21:09:24 +0000691 // The register may be F4RC or F8RC, and that determines the memory op.
692 unsigned OrigReg = MI->getOperand(OpNum).getReg();
693 // We cannot tell the register class from a physreg alone.
694 if (TargetRegisterInfo::isPhysicalRegister(OrigReg))
695 return NULL;
696 const TargetRegisterClass *RC = MF.getRegInfo().getRegClass(OrigReg);
697 const bool is64 = RC == PPC::F8RCRegisterClass;
698
Owen Anderson43dbe052008-01-07 01:35:02 +0000699 if (OpNum == 0) { // move -> store
700 unsigned InReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000701 bool isKill = MI->getOperand(1).isKill();
Evan Cheng2578ba22009-07-01 01:59:31 +0000702 bool isUndef = MI->getOperand(1).isUndef();
Jakob Stoklund Olesen24329662010-02-26 21:09:24 +0000703 NewMI = addFrameReference(BuildMI(MF, MI->getDebugLoc(),
704 get(is64 ? PPC::STFD : PPC::STFS))
Evan Cheng2578ba22009-07-01 01:59:31 +0000705 .addReg(InReg,
706 getKillRegState(isKill) |
707 getUndefRegState(isUndef)),
Owen Anderson43dbe052008-01-07 01:35:02 +0000708 FrameIndex);
709 } else { // move -> load
710 unsigned OutReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000711 bool isDead = MI->getOperand(0).isDead();
Evan Cheng2578ba22009-07-01 01:59:31 +0000712 bool isUndef = MI->getOperand(0).isUndef();
Jakob Stoklund Olesen24329662010-02-26 21:09:24 +0000713 NewMI = addFrameReference(BuildMI(MF, MI->getDebugLoc(),
714 get(is64 ? PPC::LFD : PPC::LFS))
Bill Wendling587daed2009-05-13 21:33:08 +0000715 .addReg(OutReg,
716 RegState::Define |
Evan Cheng2578ba22009-07-01 01:59:31 +0000717 getDeadRegState(isDead) |
718 getUndefRegState(isUndef)),
Evan Cheng9f1c8312008-07-03 09:09:37 +0000719 FrameIndex);
Owen Anderson43dbe052008-01-07 01:35:02 +0000720 }
721 }
722
Owen Anderson43dbe052008-01-07 01:35:02 +0000723 return NewMI;
724}
725
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000726bool PPCInstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
727 const SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000728 if (Ops.size() != 1) return false;
729
730 // Make sure this is a reg-reg copy. Note that we can't handle MCRF, because
731 // it takes more than one instruction to store it.
732 unsigned Opc = MI->getOpcode();
733
734 if ((Opc == PPC::OR &&
735 MI->getOperand(1).getReg() == MI->getOperand(2).getReg()))
736 return true;
737 else if ((Opc == PPC::OR8 &&
738 MI->getOperand(1).getReg() == MI->getOperand(2).getReg()))
739 return true;
Jakob Stoklund Olesenbaafcbb42010-02-26 21:53:24 +0000740 else if (Opc == PPC::FMR || Opc == PPC::FMRSD)
Owen Anderson43dbe052008-01-07 01:35:02 +0000741 return true;
742
743 return false;
744}
745
Owen Andersonf6372aa2008-01-01 21:11:32 +0000746
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000747bool PPCInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000748ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Chris Lattner7c4fe252006-10-21 06:03:11 +0000749 assert(Cond.size() == 2 && "Invalid PPC branch opcode!");
750 // Leave the CR# the same, but invert the condition.
Chris Lattner18258c62006-11-17 22:37:34 +0000751 Cond[0].setImm(PPC::InvertPredicate((PPC::Predicate)Cond[0].getImm()));
Chris Lattner7c4fe252006-10-21 06:03:11 +0000752 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000753}
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000754
755/// GetInstSize - Return the number of bytes of code the specified
756/// instruction may be. This returns the maximum number of bytes.
757///
758unsigned PPCInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
759 switch (MI->getOpcode()) {
760 case PPC::INLINEASM: { // Inline Asm: Variable size.
761 const MachineFunction *MF = MI->getParent()->getParent();
762 const char *AsmStr = MI->getOperand(0).getSymbolName();
Chris Lattneraf76e592009-08-22 20:48:53 +0000763 return getInlineAsmLength(AsmStr, *MF->getTarget().getMCAsmInfo());
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000764 }
Dan Gohman44066042008-07-01 00:05:16 +0000765 case PPC::DBG_LABEL:
766 case PPC::EH_LABEL:
767 case PPC::GC_LABEL:
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000768 return 0;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000769 default:
770 return 4; // PowerPC instructions are all 4 bytes
771 }
772}