blob: 8adfac3fb4c5f1da21e5f53e8282bc80439f02e4 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
17
18// Type profiles.
Bill Wendling7173da52007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021
22def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
23
24def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
25
26def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
29
30def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng1b2b3e22009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Dan Gohmanf17a25c2007-07-18 16:29:46 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
46def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbach4a9025e2009-05-14 00:46:35 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisPtrTy<1>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000048
49// Node definitions.
50def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
51def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
52
Bill Wendling7173da52007-11-13 09:19:02 +000053def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6c02cd22008-02-27 06:33:05 +000054 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendling7173da52007-11-13 09:19:02 +000055def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6c02cd22008-02-27 06:33:05 +000056 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000057
58def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
59 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
60def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
61 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
62def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
63 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
64
Chris Lattner3d254552008-01-15 22:02:54 +000065def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000066 [SDNPHasChain, SDNPOptInFlag]>;
67
68def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
69 [SDNPInFlag]>;
70def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
71 [SDNPInFlag]>;
72
73def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
74 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
75
76def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
77 [SDNPHasChain]>;
Evan Cheng1b2b3e22009-07-29 02:18:14 +000078def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
79 [SDNPHasChain]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000080
81def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
82 [SDNPOutFlag]>;
83
David Goodwin8bdcbb32009-06-29 15:33:01 +000084def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
85 [SDNPOutFlag,SDNPCommutative]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000086
87def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
88
89def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
90def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
91def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
92
93def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach4a9025e2009-05-14 00:46:35 +000094def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000095
96//===----------------------------------------------------------------------===//
97// ARM Instruction Predicate Definitions.
98//
Anton Korobeynikovcba02692009-06-15 21:46:20 +000099def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
100def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
101def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengc8147e12009-07-06 22:05:45 +0000102def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng16c012d2009-09-28 09:14:39 +0000103def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilsone60fee02009-06-22 23:27:02 +0000104def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
105def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
106def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
107def HasNEON : Predicate<"Subtarget->hasNEON()">;
David Goodwindd19ce42009-08-04 17:53:06 +0000108def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
109def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovcba02692009-06-15 21:46:20 +0000110def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Cheng36173712009-06-23 17:48:47 +0000111def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengb1b2abc2009-07-02 06:38:40 +0000112def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovcba02692009-06-15 21:46:20 +0000113def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson243b37c2009-06-22 21:01:46 +0000114def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
115def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Cheng3e9a99e2009-06-26 06:10:18 +0000116def CarryDefIsUnused : Predicate<"!N.getNode()->hasAnyUseOfValue(1)">;
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000117def CarryDefIsUsed : Predicate<"N.getNode()->hasAnyUseOfValue(1)">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000118
119//===----------------------------------------------------------------------===//
120// ARM Flag Definitions.
121
122class RegConstraint<string C> {
123 string Constraints = C;
124}
125
126//===----------------------------------------------------------------------===//
127// ARM specific transformation functions and pattern fragments.
128//
129
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000130// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
131// so_imm_neg def below.
132def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000133 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000134}]>;
135
136// so_imm_not_XFORM - Return a so_imm value packed into the format described for
137// so_imm_not def below.
138def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000139 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000140}]>;
141
142// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
143def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000144 int32_t v = (int32_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000145 return v == 8 || v == 16 || v == 24;
146}]>;
147
148/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
149def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000150 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000151}]>;
152
153/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
154def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000155 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000156}]>;
157
158def so_imm_neg :
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000159 PatLeaf<(imm), [{
160 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
161 }], so_imm_neg_XFORM>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000162
163def so_imm_not :
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000164 PatLeaf<(imm), [{
165 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
166 }], so_imm_not_XFORM>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000167
168// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
169def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman8181bd12008-07-27 21:46:04 +0000170 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171}]>;
172
Evan Cheng299ee652009-07-06 22:23:46 +0000173/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
174/// e.g., 0xf000ffff
175def bf_inv_mask_imm : Operand<i32>,
176 PatLeaf<(imm), [{
177 uint32_t v = (uint32_t)N->getZExtValue();
178 if (v == 0xffffffff)
179 return 0;
David Goodwinf354d362009-07-14 00:57:56 +0000180 // there can be 1's on either or both "outsides", all the "inside"
181 // bits must be 0's
182 unsigned int lsb = 0, msb = 31;
183 while (v & (1 << msb)) --msb;
184 while (v & (1 << lsb)) ++lsb;
185 for (unsigned int i = lsb; i <= msb; ++i) {
186 if (v & (1 << i))
187 return 0;
188 }
189 return 1;
Evan Cheng299ee652009-07-06 22:23:46 +0000190}] > {
191 let PrintMethod = "printBitfieldInvMaskImmOperand";
192}
193
Anton Korobeynikov60928952009-09-27 23:52:58 +0000194/// Split a 32-bit immediate into two 16 bit parts.
195def lo16 : SDNodeXForm<imm, [{
196 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
197 MVT::i32);
198}]>;
199
200def hi16 : SDNodeXForm<imm, [{
201 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
202}]>;
203
204def lo16AllZero : PatLeaf<(i32 imm), [{
205 // Returns true if all low 16-bits are 0.
206 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
207 }], hi16>;
208
209/// imm0_65535 predicate - True if the 32-bit immediate is in the range
210/// [0.65535].
211def imm0_65535 : PatLeaf<(i32 imm), [{
212 return (uint32_t)N->getZExtValue() < 65536;
213}]>;
214
Evan Cheng7b0249b2008-08-28 23:39:26 +0000215class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
216class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000217
218//===----------------------------------------------------------------------===//
219// Operand Definitions.
220//
221
222// Branch target.
223def brtarget : Operand<OtherVT>;
224
225// A list of registers separated by comma. Used by load/store multiple.
226def reglist : Operand<i32> {
227 let PrintMethod = "printRegisterList";
228}
229
230// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
231def cpinst_operand : Operand<i32> {
232 let PrintMethod = "printCPInstOperand";
233}
234
235def jtblock_operand : Operand<i32> {
236 let PrintMethod = "printJTBlockOperand";
237}
Evan Cheng6e2ebc92009-07-25 00:33:29 +0000238def jt2block_operand : Operand<i32> {
239 let PrintMethod = "printJT2BlockOperand";
240}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000241
242// Local PC labels.
243def pclabel : Operand<i32> {
244 let PrintMethod = "printPCLabel";
245}
246
247// shifter_operand operands: so_reg and so_imm.
248def so_reg : Operand<i32>, // reg reg imm
249 ComplexPattern<i32, 3, "SelectShifterOperandReg",
250 [shl,srl,sra,rotr]> {
251 let PrintMethod = "printSORegOperand";
252 let MIOperandInfo = (ops GPR, GPR, i32imm);
253}
254
255// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
256// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
257// represented in the imm field in the same 12-bit form that they are encoded
258// into so_imm instructions: the 8-bit immediate is the least significant bits
259// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
260def so_imm : Operand<i32>,
Evan Cheng8be2a5b2009-07-08 21:03:57 +0000261 PatLeaf<(imm), [{
262 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
263 }]> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000264 let PrintMethod = "printSOImmOperand";
265}
266
267// Break so_imm's up into two pieces. This handles immediates with up to 16
268// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
269// get the first/second pieces.
270def so_imm2part : Operand<i32>,
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000271 PatLeaf<(imm), [{
272 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
273 }]> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000274 let PrintMethod = "printSOImm2PartOperand";
275}
276
277def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000278 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000279 return CurDAG->getTargetConstant(V, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000280}]>;
281
282def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000283 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000284 return CurDAG->getTargetConstant(V, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000285}]>;
286
Sandeep Patelbb4648a2009-10-13 18:59:48 +0000287/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
288def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
289 return (int32_t)N->getZExtValue() < 32;
290}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291
292// Define ARM specific addressing modes.
293
294// addrmode2 := reg +/- reg shop imm
295// addrmode2 := reg +/- imm12
296//
297def addrmode2 : Operand<i32>,
298 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
299 let PrintMethod = "printAddrMode2Operand";
300 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
301}
302
303def am2offset : Operand<i32>,
304 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
305 let PrintMethod = "printAddrMode2OffsetOperand";
306 let MIOperandInfo = (ops GPR, i32imm);
307}
308
309// addrmode3 := reg +/- reg
310// addrmode3 := reg +/- imm8
311//
312def addrmode3 : Operand<i32>,
313 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
314 let PrintMethod = "printAddrMode3Operand";
315 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
316}
317
318def am3offset : Operand<i32>,
319 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
320 let PrintMethod = "printAddrMode3OffsetOperand";
321 let MIOperandInfo = (ops GPR, i32imm);
322}
323
324// addrmode4 := reg, <mode|W>
325//
326def addrmode4 : Operand<i32>,
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000327 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000328 let PrintMethod = "printAddrMode4Operand";
329 let MIOperandInfo = (ops GPR, i32imm);
330}
331
332// addrmode5 := reg +/- imm8*4
333//
334def addrmode5 : Operand<i32>,
335 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
336 let PrintMethod = "printAddrMode5Operand";
337 let MIOperandInfo = (ops GPR, i32imm);
338}
339
Bob Wilson970a10d2009-07-01 23:16:05 +0000340// addrmode6 := reg with optional writeback
341//
342def addrmode6 : Operand<i32>,
343 ComplexPattern<i32, 3, "SelectAddrMode6", []> {
344 let PrintMethod = "printAddrMode6Operand";
345 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm);
346}
347
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000348// addrmodepc := pc + reg
349//
350def addrmodepc : Operand<i32>,
351 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
352 let PrintMethod = "printAddrModePCOperand";
353 let MIOperandInfo = (ops GPR, i32imm);
354}
355
Bob Wilson30ff4492009-08-21 21:58:55 +0000356def nohash_imm : Operand<i32> {
357 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikove2be3382009-08-08 23:10:41 +0000358}
359
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000360//===----------------------------------------------------------------------===//
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000361
Evan Cheng7b0249b2008-08-28 23:39:26 +0000362include "ARMInstrFormats.td"
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000363
364//===----------------------------------------------------------------------===//
Evan Cheng7b0249b2008-08-28 23:39:26 +0000365// Multiclass helpers...
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000366//
367
Evan Cheng40d64532008-08-29 07:36:24 +0000368/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000369/// binop that produces a value.
Evan Chengbdd679a2009-06-26 00:19:44 +0000370multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
371 bit Commutable = 0> {
Evan Cheng86a926a2008-11-05 18:35:52 +0000372 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
David Goodwin236ccb52009-08-19 18:00:44 +0000373 IIC_iALUi, opc, " $dst, $a, $b",
Evan Cheng83a32b42009-07-07 23:40:25 +0000374 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
375 let Inst{25} = 1;
376 }
Evan Cheng86a926a2008-11-05 18:35:52 +0000377 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
David Goodwin236ccb52009-08-19 18:00:44 +0000378 IIC_iALUr, opc, " $dst, $a, $b",
Evan Chengbdd679a2009-06-26 00:19:44 +0000379 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Evan Cheng83a32b42009-07-07 23:40:25 +0000380 let Inst{25} = 0;
Evan Chengbdd679a2009-06-26 00:19:44 +0000381 let isCommutable = Commutable;
382 }
Evan Cheng86a926a2008-11-05 18:35:52 +0000383 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
David Goodwin236ccb52009-08-19 18:00:44 +0000384 IIC_iALUsr, opc, " $dst, $a, $b",
Evan Cheng83a32b42009-07-07 23:40:25 +0000385 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
386 let Inst{25} = 0;
387 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000388}
389
Evan Chengd4e2f052009-06-25 20:59:23 +0000390/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilson3443c212009-10-06 20:18:46 +0000391/// instruction modifies the CPSR register.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000392let Defs = [CPSR] in {
Evan Chengbdd679a2009-06-26 00:19:44 +0000393multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
394 bit Commutable = 0> {
Evan Cheng86a926a2008-11-05 18:35:52 +0000395 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
David Goodwin236ccb52009-08-19 18:00:44 +0000396 IIC_iALUi, opc, "s $dst, $a, $b",
Evan Cheng83a32b42009-07-07 23:40:25 +0000397 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
398 let Inst{25} = 1;
399 }
Evan Cheng86a926a2008-11-05 18:35:52 +0000400 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
David Goodwin236ccb52009-08-19 18:00:44 +0000401 IIC_iALUr, opc, "s $dst, $a, $b",
Evan Chengbdd679a2009-06-26 00:19:44 +0000402 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
403 let isCommutable = Commutable;
Bob Wilsonb072c752009-10-13 15:27:23 +0000404 let Inst{25} = 0;
Evan Chengbdd679a2009-06-26 00:19:44 +0000405 }
Evan Cheng86a926a2008-11-05 18:35:52 +0000406 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
David Goodwin236ccb52009-08-19 18:00:44 +0000407 IIC_iALUsr, opc, "s $dst, $a, $b",
Evan Cheng83a32b42009-07-07 23:40:25 +0000408 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
409 let Inst{25} = 0;
410 }
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000411}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000412}
413
414/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
415/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
416/// a explicit result, only implicitly set CPSR.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000417let Defs = [CPSR] in {
Evan Chengbdd679a2009-06-26 00:19:44 +0000418multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
419 bit Commutable = 0> {
David Goodwin236ccb52009-08-19 18:00:44 +0000420 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000421 opc, " $a, $b",
Evan Cheng83a32b42009-07-07 23:40:25 +0000422 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilsonce7c9eb2009-10-13 17:35:30 +0000423 let Inst{20} = 1;
Evan Cheng83a32b42009-07-07 23:40:25 +0000424 let Inst{25} = 1;
425 }
David Goodwin236ccb52009-08-19 18:00:44 +0000426 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000427 opc, " $a, $b",
Evan Chengbdd679a2009-06-26 00:19:44 +0000428 [(opnode GPR:$a, GPR:$b)]> {
Bob Wilsonce7c9eb2009-10-13 17:35:30 +0000429 let Inst{20} = 1;
Evan Cheng83a32b42009-07-07 23:40:25 +0000430 let Inst{25} = 0;
Evan Chengbdd679a2009-06-26 00:19:44 +0000431 let isCommutable = Commutable;
432 }
David Goodwin236ccb52009-08-19 18:00:44 +0000433 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000434 opc, " $a, $b",
Evan Cheng83a32b42009-07-07 23:40:25 +0000435 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilsonce7c9eb2009-10-13 17:35:30 +0000436 let Inst{20} = 1;
Evan Cheng83a32b42009-07-07 23:40:25 +0000437 let Inst{25} = 0;
438 }
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000439}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000440}
441
442/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
443/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng37afa432008-11-06 22:15:19 +0000444/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
445multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin236ccb52009-08-19 18:00:44 +0000446 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
447 IIC_iUNAr, opc, " $dst, $src",
448 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng37afa432008-11-06 22:15:19 +0000449 Requires<[IsARM, HasV6]> {
450 let Inst{19-16} = 0b1111;
451 }
David Goodwin236ccb52009-08-19 18:00:44 +0000452 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
453 IIC_iUNAsi, opc, " $dst, $src, ror $rot",
454 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng37afa432008-11-06 22:15:19 +0000455 Requires<[IsARM, HasV6]> {
456 let Inst{19-16} = 0b1111;
457 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000458}
459
460/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
461/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng37afa432008-11-06 22:15:19 +0000462multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
463 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
David Goodwin236ccb52009-08-19 18:00:44 +0000464 IIC_iALUr, opc, " $dst, $LHS, $RHS",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000465 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
466 Requires<[IsARM, HasV6]>;
Evan Cheng37afa432008-11-06 22:15:19 +0000467 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
David Goodwin236ccb52009-08-19 18:00:44 +0000468 IIC_iALUsi, opc, " $dst, $LHS, $RHS, ror $rot",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000469 [(set GPR:$dst, (opnode GPR:$LHS,
470 (rotr GPR:$RHS, rot_imm:$rot)))]>,
471 Requires<[IsARM, HasV6]>;
472}
473
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000474/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
475let Uses = [CPSR] in {
Evan Chengbdd679a2009-06-26 00:19:44 +0000476multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
477 bit Commutable = 0> {
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000478 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
David Goodwin236ccb52009-08-19 18:00:44 +0000479 DPFrm, IIC_iALUi, opc, " $dst, $a, $b",
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000480 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Evan Cheng83a32b42009-07-07 23:40:25 +0000481 Requires<[IsARM, CarryDefIsUnused]> {
482 let Inst{25} = 1;
483 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000484 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin236ccb52009-08-19 18:00:44 +0000485 DPFrm, IIC_iALUr, opc, " $dst, $a, $b",
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000486 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Evan Chengbdd679a2009-06-26 00:19:44 +0000487 Requires<[IsARM, CarryDefIsUnused]> {
488 let isCommutable = Commutable;
Evan Cheng83a32b42009-07-07 23:40:25 +0000489 let Inst{25} = 0;
Evan Chengbdd679a2009-06-26 00:19:44 +0000490 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000491 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
David Goodwin236ccb52009-08-19 18:00:44 +0000492 DPSoRegFrm, IIC_iALUsr, opc, " $dst, $a, $b",
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000493 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Evan Cheng83a32b42009-07-07 23:40:25 +0000494 Requires<[IsARM, CarryDefIsUnused]> {
495 let Inst{25} = 0;
496 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000497 // Carry setting variants
498 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
David Goodwin236ccb52009-08-19 18:00:44 +0000499 DPFrm, IIC_iALUi, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000500 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
501 Requires<[IsARM, CarryDefIsUsed]> {
Evan Cheng83a32b42009-07-07 23:40:25 +0000502 let Defs = [CPSR];
503 let Inst{25} = 1;
Evan Chengbdd679a2009-06-26 00:19:44 +0000504 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000505 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin236ccb52009-08-19 18:00:44 +0000506 DPFrm, IIC_iALUr, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000507 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
508 Requires<[IsARM, CarryDefIsUsed]> {
Evan Cheng83a32b42009-07-07 23:40:25 +0000509 let Defs = [CPSR];
510 let Inst{25} = 0;
Evan Chengbdd679a2009-06-26 00:19:44 +0000511 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000512 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
David Goodwin236ccb52009-08-19 18:00:44 +0000513 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000514 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
515 Requires<[IsARM, CarryDefIsUsed]> {
Evan Cheng83a32b42009-07-07 23:40:25 +0000516 let Defs = [CPSR];
517 let Inst{25} = 0;
Evan Chengbdd679a2009-06-26 00:19:44 +0000518 }
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000519}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000520}
521
522//===----------------------------------------------------------------------===//
523// Instructions
524//===----------------------------------------------------------------------===//
525
526//===----------------------------------------------------------------------===//
527// Miscellaneous Instructions.
528//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000529
530/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
531/// the function. The first operand is the ID# for this instruction, the second
532/// is the index into the MachineConstantPool that this is, the third is the
533/// size in bytes of this constant pool entry.
Evan Chengd97d7142009-06-12 20:46:18 +0000534let neverHasSideEffects = 1, isNotDuplicable = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000535def CONSTPOOL_ENTRY :
Evan Chengb783fa32007-07-19 01:14:50 +0000536PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwincfd67652009-08-06 16:52:47 +0000537 i32imm:$size), NoItinerary,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000538 "${instid:label} ${cpidx:cpentry}", []>;
539
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000540let Defs = [SP], Uses = [SP] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000541def ADJCALLSTACKUP :
David Goodwincfd67652009-08-06 16:52:47 +0000542PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Bill Wendling22f8deb2007-11-13 00:44:25 +0000543 "@ ADJCALLSTACKUP $amt1",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000544 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000545
546def ADJCALLSTACKDOWN :
David Goodwincfd67652009-08-06 16:52:47 +0000547PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000548 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000549 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000550}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000551
552def DWARF_LOC :
David Goodwincfd67652009-08-06 16:52:47 +0000553PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file), NoItinerary,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000554 ".loc $file, $line, $col",
555 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
556
Evan Chengf8e8b622008-11-06 17:48:05 +0000557
558// Address computation and loads and stores in PIC mode.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000559let isNotDuplicable = 1 in {
Evan Cheng0d28b382008-10-31 19:11:09 +0000560def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng3ab67152009-08-28 06:59:37 +0000561 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p $dst, pc, $a",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000562 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
563
Evan Cheng8610a3b2008-01-07 23:56:57 +0000564let AddedComplexity = 10 in {
Dan Gohman5574cc72008-12-03 18:15:48 +0000565let canFoldAsLoad = 1 in
Evan Chengbe998242008-11-06 08:47:38 +0000566def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng3ab67152009-08-28 06:59:37 +0000567 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000568 [(set GPR:$dst, (load addrmodepc:$addr))]>;
569
Evan Chengbe998242008-11-06 08:47:38 +0000570def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng3ab67152009-08-28 06:59:37 +0000571 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr${p}h $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000572 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
573
Evan Chengbe998242008-11-06 08:47:38 +0000574def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng3ab67152009-08-28 06:59:37 +0000575 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr${p}b $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000576 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
577
Evan Chengbe998242008-11-06 08:47:38 +0000578def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng3ab67152009-08-28 06:59:37 +0000579 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr${p}sh $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000580 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
581
Evan Chengbe998242008-11-06 08:47:38 +0000582def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng3ab67152009-08-28 06:59:37 +0000583 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr${p}sb $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000584 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
585}
Chris Lattnerf823faf2008-01-06 05:55:01 +0000586let AddedComplexity = 10 in {
Evan Chengbe998242008-11-06 08:47:38 +0000587def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng3ab67152009-08-28 06:59:37 +0000588 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000589 [(store GPR:$src, addrmodepc:$addr)]>;
590
Evan Chengbe998242008-11-06 08:47:38 +0000591def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng3ab67152009-08-28 06:59:37 +0000592 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr${p}h $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000593 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
594
Evan Chengbe998242008-11-06 08:47:38 +0000595def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng3ab67152009-08-28 06:59:37 +0000596 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr${p}b $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000597 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
598}
Evan Chengf8e8b622008-11-06 17:48:05 +0000599} // isNotDuplicable = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000600
Evan Chenga1366cd2009-06-23 05:25:29 +0000601
602// LEApcrel - Load a pc-relative address into a register without offending the
603// assembler.
David Goodwincfd67652009-08-06 16:52:47 +0000604def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin236ccb52009-08-19 18:00:44 +0000605 Pseudo, IIC_iALUi,
Evan Cheng9cf1e3e2009-07-22 22:03:29 +0000606 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(",
607 "${:private}PCRELL${:uid}+8))\n"),
608 !strconcat("${:private}PCRELL${:uid}:\n\t",
609 "add$p $dst, pc, #${:private}PCRELV${:uid}")),
Evan Chenga1366cd2009-06-23 05:25:29 +0000610 []>;
611
Evan Chengba83d7c2009-06-24 23:14:45 +0000612def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson30ff4492009-08-21 21:58:55 +0000613 (ins i32imm:$label, nohash_imm:$id, pred:$p),
David Goodwin236ccb52009-08-19 18:00:44 +0000614 Pseudo, IIC_iALUi,
Evan Cheng9cf1e3e2009-07-22 22:03:29 +0000615 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, "
Anton Korobeynikove2be3382009-08-08 23:10:41 +0000616 "(${label}_${id}-(",
Evan Cheng9cf1e3e2009-07-22 22:03:29 +0000617 "${:private}PCRELL${:uid}+8))\n"),
618 !strconcat("${:private}PCRELL${:uid}:\n\t",
619 "add$p $dst, pc, #${:private}PCRELV${:uid}")),
Evan Cheng83a32b42009-07-07 23:40:25 +0000620 []> {
621 let Inst{25} = 1;
622}
Evan Chenga1366cd2009-06-23 05:25:29 +0000623
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000624//===----------------------------------------------------------------------===//
625// Control Flow Instructions.
626//
627
Jim Grosbachc6f0c022009-09-30 01:35:11 +0000628let isReturn = 1, isTerminator = 1, isBarrier = 1 in
David Goodwincfd67652009-08-06 16:52:47 +0000629 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
630 "bx", " lr", [(ARMretflag)]> {
Jim Grosbach88c246f2008-10-14 20:36:24 +0000631 let Inst{7-4} = 0b0001;
632 let Inst{19-8} = 0b111111111111;
633 let Inst{27-20} = 0b00010010;
Evan Cheng469bc762008-09-17 07:53:38 +0000634}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000635
636// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengf8e8b622008-11-06 17:48:05 +0000637// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng7c8d5ea2009-10-01 08:22:27 +0000638let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
639 hasExtraDefRegAllocReq = 1 in
Evan Chengf8e8b622008-11-06 17:48:05 +0000640 def LDM_RET : AXI4ld<(outs),
Evan Chengb43a20e2009-10-01 01:33:39 +0000641 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
642 LdStMulFrm, IIC_Br, "ldm${p}${addr:submode} $addr, $wb",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000643 []>;
644
Bob Wilson243b37c2009-06-22 21:01:46 +0000645// On non-Darwin platforms R9 is callee-saved.
David Goodwin4b6e4982009-08-12 18:31:53 +0000646let isCall = 1,
Evan Cheng27396a62009-07-22 06:46:53 +0000647 Defs = [R0, R1, R2, R3, R12, LR,
648 D0, D1, D2, D3, D4, D5, D6, D7,
649 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwin3d88e912009-09-03 22:12:28 +0000650 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengf8e8b622008-11-06 17:48:05 +0000651 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000652 IIC_Br, "bl ${func:call}",
Evan Cheng9e734482009-07-29 21:26:42 +0000653 [(ARMcall tglobaladdr:$func)]>,
654 Requires<[IsARM, IsNotDarwin]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000655
Evan Chengf8e8b622008-11-06 17:48:05 +0000656 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000657 IIC_Br, "bl", " ${func:call}",
Evan Cheng9e734482009-07-29 21:26:42 +0000658 [(ARMcall_pred tglobaladdr:$func)]>,
659 Requires<[IsARM, IsNotDarwin]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000660
661 // ARMv5T and above
Evan Chengf8e8b622008-11-06 17:48:05 +0000662 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
David Goodwincfd67652009-08-06 16:52:47 +0000663 IIC_Br, "blx $func",
Evan Cheng9e734482009-07-29 21:26:42 +0000664 [(ARMcall GPR:$func)]>,
665 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach88c246f2008-10-14 20:36:24 +0000666 let Inst{7-4} = 0b0011;
667 let Inst{19-8} = 0b111111111111;
668 let Inst{27-20} = 0b00010010;
Evan Cheng469bc762008-09-17 07:53:38 +0000669 }
670
Evan Chengfb1d1472009-07-14 01:49:27 +0000671 // ARMv4T
672 def BX : ABXIx2<(outs), (ins GPR:$func, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000673 IIC_Br, "mov lr, pc\n\tbx $func",
Evan Cheng9e734482009-07-29 21:26:42 +0000674 [(ARMcall_nolink GPR:$func)]>,
675 Requires<[IsARM, IsNotDarwin]> {
Evan Chengfb1d1472009-07-14 01:49:27 +0000676 let Inst{7-4} = 0b0001;
677 let Inst{19-8} = 0b111111111111;
678 let Inst{27-20} = 0b00010010;
Bob Wilson243b37c2009-06-22 21:01:46 +0000679 }
680}
681
682// On Darwin R9 is call-clobbered.
David Goodwin4b6e4982009-08-12 18:31:53 +0000683let isCall = 1,
Evan Cheng27396a62009-07-22 06:46:53 +0000684 Defs = [R0, R1, R2, R3, R9, R12, LR,
685 D0, D1, D2, D3, D4, D5, D6, D7,
686 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwin3d88e912009-09-03 22:12:28 +0000687 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson243b37c2009-06-22 21:01:46 +0000688 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000689 IIC_Br, "bl ${func:call}",
Evan Cheng9e734482009-07-29 21:26:42 +0000690 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson243b37c2009-06-22 21:01:46 +0000691
692 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000693 IIC_Br, "bl", " ${func:call}",
Evan Cheng9e734482009-07-29 21:26:42 +0000694 [(ARMcall_pred tglobaladdr:$func)]>,
695 Requires<[IsARM, IsDarwin]>;
Bob Wilson243b37c2009-06-22 21:01:46 +0000696
697 // ARMv5T and above
698 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
David Goodwincfd67652009-08-06 16:52:47 +0000699 IIC_Br, "blx $func",
Bob Wilson243b37c2009-06-22 21:01:46 +0000700 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
701 let Inst{7-4} = 0b0011;
702 let Inst{19-8} = 0b111111111111;
703 let Inst{27-20} = 0b00010010;
704 }
705
Evan Chengfb1d1472009-07-14 01:49:27 +0000706 // ARMv4T
707 def BXr9 : ABXIx2<(outs), (ins GPR:$func, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000708 IIC_Br, "mov lr, pc\n\tbx $func",
Evan Chengfb1d1472009-07-14 01:49:27 +0000709 [(ARMcall_nolink GPR:$func)]>, Requires<[IsARM, IsDarwin]> {
710 let Inst{7-4} = 0b0001;
711 let Inst{19-8} = 0b111111111111;
712 let Inst{27-20} = 0b00010010;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000713 }
714}
715
David Goodwin4b6e4982009-08-12 18:31:53 +0000716let isBranch = 1, isTerminator = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000717 // B is "predicable" since it can be xformed into a Bcc.
718 let isBarrier = 1 in {
719 let isPredicable = 1 in
David Goodwincfd67652009-08-06 16:52:47 +0000720 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
721 "b $target", [(br bb:$target)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000722
Owen Andersonf8053082007-11-12 07:39:39 +0000723 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng0f63ae12008-11-07 09:06:08 +0000724 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
David Goodwincfd67652009-08-06 16:52:47 +0000725 IIC_Br, "mov pc, $target \n$jt",
Evan Cheng0f63ae12008-11-07 09:06:08 +0000726 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
727 let Inst{20} = 0; // S Bit
728 let Inst{24-21} = 0b1101;
Evan Chenge5f32ae2009-07-07 23:45:10 +0000729 let Inst{27-25} = 0b000;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000730 }
Evan Cheng0f63ae12008-11-07 09:06:08 +0000731 def BR_JTm : JTI<(outs),
732 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
David Goodwincfd67652009-08-06 16:52:47 +0000733 IIC_Br, "ldr pc, $target \n$jt",
734 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
735 imm:$id)]> {
Evan Cheng0f63ae12008-11-07 09:06:08 +0000736 let Inst{20} = 1; // L bit
737 let Inst{21} = 0; // W bit
738 let Inst{22} = 0; // B bit
739 let Inst{24} = 1; // P bit
Evan Chenge5f32ae2009-07-07 23:45:10 +0000740 let Inst{27-25} = 0b011;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000741 }
Evan Cheng0f63ae12008-11-07 09:06:08 +0000742 def BR_JTadd : JTI<(outs),
743 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
David Goodwincfd67652009-08-06 16:52:47 +0000744 IIC_Br, "add pc, $target, $idx \n$jt",
Evan Cheng0f63ae12008-11-07 09:06:08 +0000745 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
746 imm:$id)]> {
747 let Inst{20} = 0; // S bit
748 let Inst{24-21} = 0b0100;
Evan Chenge5f32ae2009-07-07 23:45:10 +0000749 let Inst{27-25} = 0b000;
Evan Cheng0f63ae12008-11-07 09:06:08 +0000750 }
751 } // isNotDuplicable = 1, isIndirectBranch = 1
752 } // isBarrier = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000753
754 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
755 // a two-value operand where a dag node expects two operands. :(
Evan Chengf8e8b622008-11-06 17:48:05 +0000756 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
David Goodwincfd67652009-08-06 16:52:47 +0000757 IIC_Br, "b", " $target",
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000758 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000759}
760
761//===----------------------------------------------------------------------===//
762// Load / store Instructions.
763//
764
765// Load
Dan Gohman78e1a772009-10-09 23:28:27 +0000766let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin236ccb52009-08-19 18:00:44 +0000767def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000768 "ldr", " $dst, $addr",
769 [(set GPR:$dst, (load addrmode2:$addr))]>;
770
771// Special LDR for loads from non-pc-relative constpools.
Dan Gohman5574cc72008-12-03 18:15:48 +0000772let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
David Goodwin236ccb52009-08-19 18:00:44 +0000773def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000774 "ldr", " $dst, $addr", []>;
775
776// Loads with zero extension
David Goodwin236ccb52009-08-19 18:00:44 +0000777def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
778 IIC_iLoadr, "ldr", "h $dst, $addr",
779 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000780
David Goodwin236ccb52009-08-19 18:00:44 +0000781def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
782 IIC_iLoadr, "ldr", "b $dst, $addr",
783 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000784
785// Loads with sign extension
David Goodwin236ccb52009-08-19 18:00:44 +0000786def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
787 IIC_iLoadr, "ldr", "sh $dst, $addr",
788 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000789
David Goodwin236ccb52009-08-19 18:00:44 +0000790def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
791 IIC_iLoadr, "ldr", "sb $dst, $addr",
792 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000793
Evan Cheng7c8d5ea2009-10-01 08:22:27 +0000794let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000795// Load doubleword
Evan Cheng41169552009-06-15 08:28:29 +0000796def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
David Goodwin236ccb52009-08-19 18:00:44 +0000797 IIC_iLoadr, "ldr", "d $dst1, $addr",
Misha Brukman9daa0672009-08-27 14:14:21 +0000798 []>, Requires<[IsARM, HasV5TE]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000799
800// Indexed loads
Evan Chengbe998242008-11-06 08:47:38 +0000801def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin236ccb52009-08-19 18:00:44 +0000802 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000803 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000804
Evan Chengbe998242008-11-06 08:47:38 +0000805def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin236ccb52009-08-19 18:00:44 +0000806 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000807 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000808
Evan Chengbe998242008-11-06 08:47:38 +0000809def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin236ccb52009-08-19 18:00:44 +0000810 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000811 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
812
Evan Chengbe998242008-11-06 08:47:38 +0000813def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin236ccb52009-08-19 18:00:44 +0000814 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000815 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
816
Evan Chengbe998242008-11-06 08:47:38 +0000817def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin236ccb52009-08-19 18:00:44 +0000818 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000819 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
820
Evan Chengbe998242008-11-06 08:47:38 +0000821def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin236ccb52009-08-19 18:00:44 +0000822 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000823 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
824
Evan Chengbe998242008-11-06 08:47:38 +0000825def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin236ccb52009-08-19 18:00:44 +0000826 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000827 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
828
Evan Chengbe998242008-11-06 08:47:38 +0000829def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin236ccb52009-08-19 18:00:44 +0000830 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Evan Cheng81794bb2008-11-13 07:34:59 +0000831 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000832
Evan Chengbe998242008-11-06 08:47:38 +0000833def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin236ccb52009-08-19 18:00:44 +0000834 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000835 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
836
Evan Chengbe998242008-11-06 08:47:38 +0000837def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin236ccb52009-08-19 18:00:44 +0000838 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Evan Chengb04191f2009-07-02 01:30:04 +0000839 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000840}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000841
842// Store
David Goodwin236ccb52009-08-19 18:00:44 +0000843def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000844 "str", " $src, $addr",
845 [(store GPR:$src, addrmode2:$addr)]>;
846
847// Stores with truncate
David Goodwin236ccb52009-08-19 18:00:44 +0000848def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm, IIC_iStorer,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000849 "str", "h $src, $addr",
850 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
851
David Goodwin236ccb52009-08-19 18:00:44 +0000852def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000853 "str", "b $src, $addr",
854 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
855
856// Store doubleword
Evan Cheng7c8d5ea2009-10-01 08:22:27 +0000857let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwincfd67652009-08-06 16:52:47 +0000858def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin236ccb52009-08-19 18:00:44 +0000859 StMiscFrm, IIC_iStorer,
Misha Brukman9daa0672009-08-27 14:14:21 +0000860 "str", "d $src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000861
862// Indexed stores
Evan Chengbe998242008-11-06 08:47:38 +0000863def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
David Goodwincfd67652009-08-06 16:52:47 +0000864 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin236ccb52009-08-19 18:00:44 +0000865 StFrm, IIC_iStoreru,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000866 "str", " $src, [$base, $offset]!", "$base = $base_wb",
867 [(set GPR:$base_wb,
868 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
869
Evan Chengbe998242008-11-06 08:47:38 +0000870def STR_POST : AI2stwpo<(outs GPR:$base_wb),
David Goodwincfd67652009-08-06 16:52:47 +0000871 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin236ccb52009-08-19 18:00:44 +0000872 StFrm, IIC_iStoreru,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000873 "str", " $src, [$base], $offset", "$base = $base_wb",
874 [(set GPR:$base_wb,
875 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
876
Evan Chengbe998242008-11-06 08:47:38 +0000877def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
David Goodwincfd67652009-08-06 16:52:47 +0000878 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin236ccb52009-08-19 18:00:44 +0000879 StMiscFrm, IIC_iStoreru,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000880 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
881 [(set GPR:$base_wb,
882 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
883
Evan Chengbe998242008-11-06 08:47:38 +0000884def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
David Goodwincfd67652009-08-06 16:52:47 +0000885 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin236ccb52009-08-19 18:00:44 +0000886 StMiscFrm, IIC_iStoreru,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000887 "str", "h $src, [$base], $offset", "$base = $base_wb",
888 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
889 GPR:$base, am3offset:$offset))]>;
890
Evan Chengbe998242008-11-06 08:47:38 +0000891def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
David Goodwincfd67652009-08-06 16:52:47 +0000892 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin236ccb52009-08-19 18:00:44 +0000893 StFrm, IIC_iStoreru,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000894 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
895 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
896 GPR:$base, am2offset:$offset))]>;
897
Evan Chengbe998242008-11-06 08:47:38 +0000898def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
David Goodwincfd67652009-08-06 16:52:47 +0000899 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin236ccb52009-08-19 18:00:44 +0000900 StFrm, IIC_iStoreru,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000901 "str", "b $src, [$base], $offset", "$base = $base_wb",
902 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
903 GPR:$base, am2offset:$offset))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000904
905//===----------------------------------------------------------------------===//
906// Load / store multiple Instructions.
907//
908
Evan Cheng7c8d5ea2009-10-01 08:22:27 +0000909let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Evan Chengbe998242008-11-06 08:47:38 +0000910def LDM : AXI4ld<(outs),
Evan Chengb43a20e2009-10-01 01:33:39 +0000911 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
912 LdStMulFrm, IIC_iLoadm, "ldm${p}${addr:submode} $addr, $wb",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000913 []>;
914
Evan Cheng7c8d5ea2009-10-01 08:22:27 +0000915let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Evan Chengbe998242008-11-06 08:47:38 +0000916def STM : AXI4st<(outs),
Evan Chengb43a20e2009-10-01 01:33:39 +0000917 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
918 LdStMulFrm, IIC_iStorem, "stm${p}${addr:submode} $addr, $wb",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000919 []>;
920
921//===----------------------------------------------------------------------===//
922// Move Instructions.
923//
924
Evan Chengd97d7142009-06-12 20:46:18 +0000925let neverHasSideEffects = 1 in
David Goodwin236ccb52009-08-19 18:00:44 +0000926def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Anton Korobeynikov60928952009-09-27 23:52:58 +0000927 "mov", " $dst, $src", []>, UnaryDP;
David Goodwincfd67652009-08-06 16:52:47 +0000928def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov60928952009-09-27 23:52:58 +0000929 DPSoRegFrm, IIC_iMOVsr,
930 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000931
Evan Chengbd0ca9c2009-02-05 08:42:55 +0000932let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin236ccb52009-08-19 18:00:44 +0000933def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Anton Korobeynikov60928952009-09-27 23:52:58 +0000934 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
935 let Inst{25} = 1;
936}
937
938let isReMaterializable = 1, isAsCheapAsAMove = 1 in
939def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
940 DPFrm, IIC_iMOVi,
941 "movw", " $dst, $src",
942 [(set GPR:$dst, imm0_65535:$src)]>,
943 Requires<[IsARM, HasV6T2]> {
Bob Wilsonce7c9eb2009-10-13 17:35:30 +0000944 let Inst{20} = 0;
Anton Korobeynikov60928952009-09-27 23:52:58 +0000945 let Inst{25} = 1;
946}
947
Evan Cheng16c012d2009-09-28 09:14:39 +0000948let Constraints = "$src = $dst" in
Anton Korobeynikov60928952009-09-27 23:52:58 +0000949def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
950 DPFrm, IIC_iMOVi,
951 "movt", " $dst, $imm",
952 [(set GPR:$dst,
953 (or (and GPR:$src, 0xffff),
954 lo16AllZero:$imm))]>, UnaryDP,
955 Requires<[IsARM, HasV6T2]> {
Bob Wilsonce7c9eb2009-10-13 17:35:30 +0000956 let Inst{20} = 0;
Anton Korobeynikov60928952009-09-27 23:52:58 +0000957 let Inst{25} = 1;
Evan Chenga9892932009-09-09 01:47:07 +0000958}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000959
David Goodwin02b0e352009-09-01 18:32:09 +0000960let Uses = [CPSR] in
David Goodwin236ccb52009-08-19 18:00:44 +0000961def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Chengb783fa32007-07-19 01:14:50 +0000962 "mov", " $dst, $src, rrx",
Evan Cheng86a926a2008-11-05 18:35:52 +0000963 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000964
965// These aren't really mov instructions, but we have to define them this way
966// due to flag operands.
967
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000968let Defs = [CPSR] in {
David Goodwincfd67652009-08-06 16:52:47 +0000969def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
David Goodwin236ccb52009-08-19 18:00:44 +0000970 IIC_iMOVsi, "mov", "s $dst, $src, lsr #1",
Evan Cheng86a926a2008-11-05 18:35:52 +0000971 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Cheng7f240d22008-11-14 20:09:11 +0000972def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
David Goodwin236ccb52009-08-19 18:00:44 +0000973 IIC_iMOVsi, "mov", "s $dst, $src, asr #1",
Evan Cheng86a926a2008-11-05 18:35:52 +0000974 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000975}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000976
977//===----------------------------------------------------------------------===//
978// Extend Instructions.
979//
980
981// Sign extenders
982
Evan Cheng37afa432008-11-06 22:15:19 +0000983defm SXTB : AI_unary_rrot<0b01101010,
984 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
985defm SXTH : AI_unary_rrot<0b01101011,
986 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000987
Evan Cheng37afa432008-11-06 22:15:19 +0000988defm SXTAB : AI_bin_rrot<0b01101010,
989 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
990defm SXTAH : AI_bin_rrot<0b01101011,
991 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000992
993// TODO: SXT(A){B|H}16
994
995// Zero extenders
996
997let AddedComplexity = 16 in {
Evan Cheng37afa432008-11-06 22:15:19 +0000998defm UXTB : AI_unary_rrot<0b01101110,
999 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1000defm UXTH : AI_unary_rrot<0b01101111,
1001 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1002defm UXTB16 : AI_unary_rrot<0b01101100,
1003 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001004
Bob Wilson74590a02009-06-22 22:08:29 +00001005def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001006 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001007def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001008 (UXTB16r_rot GPR:$Src, 8)>;
1009
Evan Cheng37afa432008-11-06 22:15:19 +00001010defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001011 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng37afa432008-11-06 22:15:19 +00001012defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001013 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
1014}
1015
1016// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
1017//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
1018
1019// TODO: UXT(A){B|H}16
1020
Sandeep Patelbb4648a2009-10-13 18:59:48 +00001021def SBFX : I<(outs GPR:$dst),
1022 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1023 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
1024 "sbfx", " $dst, $src, $lsb, $width", "", []>,
1025 Requires<[IsARM, HasV6T2]> {
1026 let Inst{27-21} = 0b0111101;
1027 let Inst{6-4} = 0b101;
1028}
1029
1030def UBFX : I<(outs GPR:$dst),
1031 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1032 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
1033 "ubfx", " $dst, $src, $lsb, $width", "", []>,
1034 Requires<[IsARM, HasV6T2]> {
1035 let Inst{27-21} = 0b0111111;
1036 let Inst{6-4} = 0b101;
1037}
1038
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001039//===----------------------------------------------------------------------===//
1040// Arithmetic Instructions.
1041//
1042
Jim Grosbach88c246f2008-10-14 20:36:24 +00001043defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Chengbdd679a2009-06-26 00:19:44 +00001044 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001045defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng469bc762008-09-17 07:53:38 +00001046 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001047
1048// ADD and SUB with 's' bit set.
Evan Chengd4e2f052009-06-25 20:59:23 +00001049defm ADDS : AI1_bin_s_irs<0b0100, "add",
1050 BinOpFrag<(addc node:$LHS, node:$RHS)>>;
1051defm SUBS : AI1_bin_s_irs<0b0010, "sub",
1052 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001053
Evan Cheng9b4d26f2009-06-25 23:34:10 +00001054defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Chengbdd679a2009-06-26 00:19:44 +00001055 BinOpFrag<(adde node:$LHS, node:$RHS)>, 1>;
Evan Cheng9b4d26f2009-06-25 23:34:10 +00001056defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
1057 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001058
1059// These don't define reg/reg forms, because they are handled above.
Evan Cheng86a926a2008-11-05 18:35:52 +00001060def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
David Goodwin236ccb52009-08-19 18:00:44 +00001061 IIC_iALUi, "rsb", " $dst, $a, $b",
Evan Chenga9892932009-09-09 01:47:07 +00001062 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1063 let Inst{25} = 1;
1064}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001065
Evan Cheng86a926a2008-11-05 18:35:52 +00001066def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
David Goodwin236ccb52009-08-19 18:00:44 +00001067 IIC_iALUsr, "rsb", " $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001068 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]>;
1069
1070// RSB with 's' bit set.
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001071let Defs = [CPSR] in {
Evan Cheng86a926a2008-11-05 18:35:52 +00001072def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
David Goodwin236ccb52009-08-19 18:00:44 +00001073 IIC_iALUi, "rsb", "s $dst, $a, $b",
Evan Chenga9892932009-09-09 01:47:07 +00001074 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
1075 let Inst{25} = 1;
1076}
Evan Cheng86a926a2008-11-05 18:35:52 +00001077def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
David Goodwin236ccb52009-08-19 18:00:44 +00001078 IIC_iALUsr, "rsb", "s $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001079 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]>;
1080}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001081
Evan Cheng9b4d26f2009-06-25 23:34:10 +00001082let Uses = [CPSR] in {
1083def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
David Goodwin236ccb52009-08-19 18:00:44 +00001084 DPFrm, IIC_iALUi, "rsc", " $dst, $a, $b",
Evan Cheng9b4d26f2009-06-25 23:34:10 +00001085 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
Evan Chenga9892932009-09-09 01:47:07 +00001086 Requires<[IsARM, CarryDefIsUnused]> {
1087 let Inst{25} = 1;
1088}
Evan Cheng9b4d26f2009-06-25 23:34:10 +00001089def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
David Goodwin236ccb52009-08-19 18:00:44 +00001090 DPSoRegFrm, IIC_iALUsr, "rsc", " $dst, $a, $b",
Evan Cheng9b4d26f2009-06-25 23:34:10 +00001091 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
1092 Requires<[IsARM, CarryDefIsUnused]>;
1093}
1094
1095// FIXME: Allow these to be predicated.
Evan Chengd4e2f052009-06-25 20:59:23 +00001096let Defs = [CPSR], Uses = [CPSR] in {
1097def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
David Goodwin236ccb52009-08-19 18:00:44 +00001098 DPFrm, IIC_iALUi, "rscs $dst, $a, $b",
Evan Cheng9b4d26f2009-06-25 23:34:10 +00001099 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
Evan Chenga9892932009-09-09 01:47:07 +00001100 Requires<[IsARM, CarryDefIsUnused]> {
1101 let Inst{25} = 1;
1102}
Evan Chengd4e2f052009-06-25 20:59:23 +00001103def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
David Goodwin236ccb52009-08-19 18:00:44 +00001104 DPSoRegFrm, IIC_iALUsr, "rscs $dst, $a, $b",
Evan Cheng9b4d26f2009-06-25 23:34:10 +00001105 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
1106 Requires<[IsARM, CarryDefIsUnused]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001107}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001108
1109// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1110def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1111 (SUBri GPR:$src, so_imm_neg:$imm)>;
1112
1113//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1114// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1115//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1116// (SBCri GPR:$src, so_imm_neg:$imm)>;
1117
1118// Note: These are implemented in C++ code, because they have to generate
1119// ADD/SUBrs instructions, which use a complex pattern that a xform function
1120// cannot produce.
1121// (mul X, 2^n+1) -> (add (X << n), X)
1122// (mul X, 2^n-1) -> (rsb X, (X << n))
1123
1124
1125//===----------------------------------------------------------------------===//
1126// Bitwise Instructions.
1127//
1128
Jim Grosbach88c246f2008-10-14 20:36:24 +00001129defm AND : AsI1_bin_irs<0b0000, "and",
Evan Chengbdd679a2009-06-26 00:19:44 +00001130 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001131defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Chengbdd679a2009-06-26 00:19:44 +00001132 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001133defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Chengbdd679a2009-06-26 00:19:44 +00001134 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001135defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng469bc762008-09-17 07:53:38 +00001136 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001137
Evan Cheng299ee652009-07-06 22:23:46 +00001138def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin236ccb52009-08-19 18:00:44 +00001139 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng299ee652009-07-06 22:23:46 +00001140 "bfc", " $dst, $imm", "$src = $dst",
1141 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1142 Requires<[IsARM, HasV6T2]> {
1143 let Inst{27-21} = 0b0111110;
1144 let Inst{6-0} = 0b0011111;
1145}
1146
David Goodwin236ccb52009-08-19 18:00:44 +00001147def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng86a926a2008-11-05 18:35:52 +00001148 "mvn", " $dst, $src",
1149 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP;
1150def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
David Goodwin236ccb52009-08-19 18:00:44 +00001151 IIC_iMOVsr, "mvn", " $dst, $src",
Evan Cheng86a926a2008-11-05 18:35:52 +00001152 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP;
Evan Chengbd0ca9c2009-02-05 08:42:55 +00001153let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin236ccb52009-08-19 18:00:44 +00001154def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
1155 IIC_iMOVi, "mvn", " $dst, $imm",
Evan Chenga9892932009-09-09 01:47:07 +00001156 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1157 let Inst{25} = 1;
1158}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001159
1160def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1161 (BICri GPR:$src, so_imm_not:$imm)>;
1162
1163//===----------------------------------------------------------------------===//
1164// Multiply Instructions.
1165//
1166
Evan Chengbdd679a2009-06-26 00:19:44 +00001167let isCommutable = 1 in
David Goodwin236ccb52009-08-19 18:00:44 +00001168def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1169 IIC_iMUL32, "mul", " $dst, $a, $b",
Evan Chengf8e8b622008-11-06 17:48:05 +00001170 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001171
Evan Chengee80fb72008-11-06 01:21:28 +00001172def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
David Goodwin236ccb52009-08-19 18:00:44 +00001173 IIC_iMAC32, "mla", " $dst, $a, $b, $c",
Evan Chengf8e8b622008-11-06 17:48:05 +00001174 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001175
David Goodwincfd67652009-08-06 16:52:47 +00001176def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
David Goodwin236ccb52009-08-19 18:00:44 +00001177 IIC_iMAC32, "mls", " $dst, $a, $b, $c",
Evan Chengc8147e12009-07-06 22:05:45 +00001178 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1179 Requires<[IsARM, HasV6T2]>;
1180
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001181// Extra precision multiplies with low / high results
Evan Chengd97d7142009-06-12 20:46:18 +00001182let neverHasSideEffects = 1 in {
Evan Chengbdd679a2009-06-26 00:19:44 +00001183let isCommutable = 1 in {
Evan Chengee80fb72008-11-06 01:21:28 +00001184def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin236ccb52009-08-19 18:00:44 +00001185 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Chengee80fb72008-11-06 01:21:28 +00001186 "smull", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001187
Evan Chengee80fb72008-11-06 01:21:28 +00001188def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin236ccb52009-08-19 18:00:44 +00001189 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Chengee80fb72008-11-06 01:21:28 +00001190 "umull", " $ldst, $hdst, $a, $b", []>;
Evan Chengbdd679a2009-06-26 00:19:44 +00001191}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001192
1193// Multiply + accumulate
Evan Chengee80fb72008-11-06 01:21:28 +00001194def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin236ccb52009-08-19 18:00:44 +00001195 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Chengee80fb72008-11-06 01:21:28 +00001196 "smlal", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001197
Evan Chengee80fb72008-11-06 01:21:28 +00001198def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin236ccb52009-08-19 18:00:44 +00001199 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Chengee80fb72008-11-06 01:21:28 +00001200 "umlal", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001201
Evan Chengee80fb72008-11-06 01:21:28 +00001202def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin236ccb52009-08-19 18:00:44 +00001203 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Chengee80fb72008-11-06 01:21:28 +00001204 "umaal", " $ldst, $hdst, $a, $b", []>,
1205 Requires<[IsARM, HasV6]>;
Evan Chengd97d7142009-06-12 20:46:18 +00001206} // neverHasSideEffects
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001207
1208// Most significant word multiply
Evan Chengee80fb72008-11-06 01:21:28 +00001209def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin236ccb52009-08-19 18:00:44 +00001210 IIC_iMUL32, "smmul", " $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001211 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengee80fb72008-11-06 01:21:28 +00001212 Requires<[IsARM, HasV6]> {
1213 let Inst{7-4} = 0b0001;
1214 let Inst{15-12} = 0b1111;
1215}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001216
Evan Chengee80fb72008-11-06 01:21:28 +00001217def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
David Goodwin236ccb52009-08-19 18:00:44 +00001218 IIC_iMAC32, "smmla", " $dst, $a, $b, $c",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001219 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengee80fb72008-11-06 01:21:28 +00001220 Requires<[IsARM, HasV6]> {
1221 let Inst{7-4} = 0b0001;
1222}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001223
1224
Evan Chengee80fb72008-11-06 01:21:28 +00001225def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
David Goodwin236ccb52009-08-19 18:00:44 +00001226 IIC_iMAC32, "smmls", " $dst, $a, $b, $c",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001227 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengee80fb72008-11-06 01:21:28 +00001228 Requires<[IsARM, HasV6]> {
1229 let Inst{7-4} = 0b1101;
1230}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001231
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001232multiclass AI_smul<string opc, PatFrag opnode> {
Evan Cheng38396be2008-11-06 03:35:07 +00001233 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin236ccb52009-08-19 18:00:44 +00001234 IIC_iMUL32, !strconcat(opc, "bb"), " $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001235 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1236 (sext_inreg GPR:$b, i16)))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001237 Requires<[IsARM, HasV5TE]> {
1238 let Inst{5} = 0;
1239 let Inst{6} = 0;
1240 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001241
Evan Cheng38396be2008-11-06 03:35:07 +00001242 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin236ccb52009-08-19 18:00:44 +00001243 IIC_iMUL32, !strconcat(opc, "bt"), " $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001244 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson74590a02009-06-22 22:08:29 +00001245 (sra GPR:$b, (i32 16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001246 Requires<[IsARM, HasV5TE]> {
1247 let Inst{5} = 0;
1248 let Inst{6} = 1;
1249 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001250
Evan Cheng38396be2008-11-06 03:35:07 +00001251 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin236ccb52009-08-19 18:00:44 +00001252 IIC_iMUL32, !strconcat(opc, "tb"), " $dst, $a, $b",
Bob Wilson74590a02009-06-22 22:08:29 +00001253 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001254 (sext_inreg GPR:$b, i16)))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001255 Requires<[IsARM, HasV5TE]> {
1256 let Inst{5} = 1;
1257 let Inst{6} = 0;
1258 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001259
Evan Cheng38396be2008-11-06 03:35:07 +00001260 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin236ccb52009-08-19 18:00:44 +00001261 IIC_iMUL32, !strconcat(opc, "tt"), " $dst, $a, $b",
Bob Wilson74590a02009-06-22 22:08:29 +00001262 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1263 (sra GPR:$b, (i32 16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001264 Requires<[IsARM, HasV5TE]> {
1265 let Inst{5} = 1;
1266 let Inst{6} = 1;
1267 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001268
Evan Cheng38396be2008-11-06 03:35:07 +00001269 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin236ccb52009-08-19 18:00:44 +00001270 IIC_iMUL16, !strconcat(opc, "wb"), " $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001271 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson74590a02009-06-22 22:08:29 +00001272 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001273 Requires<[IsARM, HasV5TE]> {
1274 let Inst{5} = 1;
1275 let Inst{6} = 0;
1276 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001277
Evan Cheng38396be2008-11-06 03:35:07 +00001278 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin236ccb52009-08-19 18:00:44 +00001279 IIC_iMUL16, !strconcat(opc, "wt"), " $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001280 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson74590a02009-06-22 22:08:29 +00001281 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001282 Requires<[IsARM, HasV5TE]> {
1283 let Inst{5} = 1;
1284 let Inst{6} = 1;
1285 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001286}
1287
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001288
1289multiclass AI_smla<string opc, PatFrag opnode> {
Evan Cheng38396be2008-11-06 03:35:07 +00001290 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin236ccb52009-08-19 18:00:44 +00001291 IIC_iMAC16, !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001292 [(set GPR:$dst, (add GPR:$acc,
1293 (opnode (sext_inreg GPR:$a, i16),
1294 (sext_inreg GPR:$b, i16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001295 Requires<[IsARM, HasV5TE]> {
1296 let Inst{5} = 0;
1297 let Inst{6} = 0;
1298 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001299
Evan Cheng38396be2008-11-06 03:35:07 +00001300 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin236ccb52009-08-19 18:00:44 +00001301 IIC_iMAC16, !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001302 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson74590a02009-06-22 22:08:29 +00001303 (sra GPR:$b, (i32 16)))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001304 Requires<[IsARM, HasV5TE]> {
1305 let Inst{5} = 0;
1306 let Inst{6} = 1;
1307 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001308
Evan Cheng38396be2008-11-06 03:35:07 +00001309 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin236ccb52009-08-19 18:00:44 +00001310 IIC_iMAC16, !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
Bob Wilson74590a02009-06-22 22:08:29 +00001311 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001312 (sext_inreg GPR:$b, i16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001313 Requires<[IsARM, HasV5TE]> {
1314 let Inst{5} = 1;
1315 let Inst{6} = 0;
1316 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001317
Evan Cheng38396be2008-11-06 03:35:07 +00001318 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin236ccb52009-08-19 18:00:44 +00001319 IIC_iMAC16, !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
Bob Wilson74590a02009-06-22 22:08:29 +00001320 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1321 (sra GPR:$b, (i32 16)))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001322 Requires<[IsARM, HasV5TE]> {
1323 let Inst{5} = 1;
1324 let Inst{6} = 1;
1325 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001326
Evan Cheng38396be2008-11-06 03:35:07 +00001327 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin236ccb52009-08-19 18:00:44 +00001328 IIC_iMAC16, !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001329 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson74590a02009-06-22 22:08:29 +00001330 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001331 Requires<[IsARM, HasV5TE]> {
1332 let Inst{5} = 0;
1333 let Inst{6} = 0;
1334 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001335
Evan Cheng38396be2008-11-06 03:35:07 +00001336 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin236ccb52009-08-19 18:00:44 +00001337 IIC_iMAC16, !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001338 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson74590a02009-06-22 22:08:29 +00001339 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001340 Requires<[IsARM, HasV5TE]> {
1341 let Inst{5} = 0;
1342 let Inst{6} = 1;
1343 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001344}
1345
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001346defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1347defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001348
1349// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1350// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
1351
1352//===----------------------------------------------------------------------===//
1353// Misc. Arithmetic Instructions.
1354//
1355
David Goodwin236ccb52009-08-19 18:00:44 +00001356def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001357 "clz", " $dst, $src",
Evan Chengc2121a22008-11-07 01:41:35 +00001358 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1359 let Inst{7-4} = 0b0001;
1360 let Inst{11-8} = 0b1111;
1361 let Inst{19-16} = 0b1111;
1362}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001363
David Goodwin236ccb52009-08-19 18:00:44 +00001364def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001365 "rev", " $dst, $src",
Evan Chengc2121a22008-11-07 01:41:35 +00001366 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1367 let Inst{7-4} = 0b0011;
1368 let Inst{11-8} = 0b1111;
1369 let Inst{19-16} = 0b1111;
1370}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001371
David Goodwin236ccb52009-08-19 18:00:44 +00001372def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001373 "rev16", " $dst, $src",
1374 [(set GPR:$dst,
Bob Wilson74590a02009-06-22 22:08:29 +00001375 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1376 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1377 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1378 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Chengc2121a22008-11-07 01:41:35 +00001379 Requires<[IsARM, HasV6]> {
1380 let Inst{7-4} = 0b1011;
1381 let Inst{11-8} = 0b1111;
1382 let Inst{19-16} = 0b1111;
1383}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001384
David Goodwin236ccb52009-08-19 18:00:44 +00001385def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001386 "revsh", " $dst, $src",
1387 [(set GPR:$dst,
1388 (sext_inreg
Bob Wilson74590a02009-06-22 22:08:29 +00001389 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
1390 (shl GPR:$src, (i32 8))), i16))]>,
Evan Chengc2121a22008-11-07 01:41:35 +00001391 Requires<[IsARM, HasV6]> {
1392 let Inst{7-4} = 0b1011;
1393 let Inst{11-8} = 0b1111;
1394 let Inst{19-16} = 0b1111;
1395}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001396
Evan Chengc2121a22008-11-07 01:41:35 +00001397def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1398 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
David Goodwin236ccb52009-08-19 18:00:44 +00001399 IIC_iALUsi, "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001400 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1401 (and (shl GPR:$src2, (i32 imm:$shamt)),
1402 0xFFFF0000)))]>,
Evan Chengc2121a22008-11-07 01:41:35 +00001403 Requires<[IsARM, HasV6]> {
1404 let Inst{6-4} = 0b001;
1405}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001406
1407// Alternate cases for PKHBT where identities eliminate some nodes.
1408def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1409 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1410def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1411 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
1412
1413
Evan Chengc2121a22008-11-07 01:41:35 +00001414def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1415 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
David Goodwin236ccb52009-08-19 18:00:44 +00001416 IIC_iALUsi, "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001417 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1418 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Chengc2121a22008-11-07 01:41:35 +00001419 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1420 let Inst{6-4} = 0b101;
1421}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001422
1423// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1424// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson74590a02009-06-22 22:08:29 +00001425def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001426 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1427def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1428 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1429 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
1430
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001431//===----------------------------------------------------------------------===//
1432// Comparison Instructions...
1433//
1434
Jim Grosbach88c246f2008-10-14 20:36:24 +00001435defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001436 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001437defm CMN : AI1_cmp_irs<0b1011, "cmn",
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001438 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001439
1440// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengbe998242008-11-06 08:47:38 +00001441defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwin8bdcbb32009-06-29 15:33:01 +00001442 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengbe998242008-11-06 08:47:38 +00001443defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwin8bdcbb32009-06-29 15:33:01 +00001444 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001445
David Goodwin8bdcbb32009-06-29 15:33:01 +00001446defm CMPz : AI1_cmp_irs<0b1010, "cmp",
1447 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
1448defm CMNz : AI1_cmp_irs<0b1011, "cmn",
1449 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001450
1451def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1452 (CMNri GPR:$src, so_imm_neg:$imm)>;
1453
David Goodwin8bdcbb32009-06-29 15:33:01 +00001454def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001455 (CMNri GPR:$src, so_imm_neg:$imm)>;
1456
1457
1458// Conditional moves
1459// FIXME: should be able to write a pattern for ARMcmov, but can't use
1460// a two-value operand where a dag node expects two operands. :(
Evan Chengbe998242008-11-06 08:47:38 +00001461def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
David Goodwin236ccb52009-08-19 18:00:44 +00001462 IIC_iCMOVr, "mov", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001463 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengbe998242008-11-06 08:47:38 +00001464 RegConstraint<"$false = $dst">, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001465
Evan Chengbe998242008-11-06 08:47:38 +00001466def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin236ccb52009-08-19 18:00:44 +00001467 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng86a926a2008-11-05 18:35:52 +00001468 "mov", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001469 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng86a926a2008-11-05 18:35:52 +00001470 RegConstraint<"$false = $dst">, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001471
Evan Chengbe998242008-11-06 08:47:38 +00001472def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin236ccb52009-08-19 18:00:44 +00001473 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng86a926a2008-11-05 18:35:52 +00001474 "mov", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001475 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chenga9892932009-09-09 01:47:07 +00001476 RegConstraint<"$false = $dst">, UnaryDP {
1477 let Inst{25} = 1;
1478}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001479
1480
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001481//===----------------------------------------------------------------------===//
1482// TLS Instructions
1483//
1484
1485// __aeabi_read_tp preserves the registers r1-r3.
1486let isCall = 1,
1487 Defs = [R0, R12, LR, CPSR] in {
David Goodwincfd67652009-08-06 16:52:47 +00001488 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001489 "bl __aeabi_read_tp",
1490 [(set R0, ARMthread_pointer)]>;
1491}
1492
1493//===----------------------------------------------------------------------===//
Jim Grosbachc10915b2009-05-12 23:59:14 +00001494// SJLJ Exception handling intrinsics
Jim Grosbach207a4ba2009-08-13 15:11:43 +00001495// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach4a9025e2009-05-14 00:46:35 +00001496// address and save #0 in R0 for the non-longjmp case.
Jim Grosbachc10915b2009-05-12 23:59:14 +00001497// Since by its nature we may be coming from some other function to get
1498// here, and we're using the stack frame for the containing function to
1499// save/restore registers, we can't keep anything live in regs across
Jim Grosbach4a9025e2009-05-14 00:46:35 +00001500// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbachc10915b2009-05-12 23:59:14 +00001501// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbach4a9025e2009-05-14 00:46:35 +00001502// except for our own input by listing the relevant registers in Defs. By
1503// doing so, we also cause the prologue/epilogue code to actively preserve
1504// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbachc10915b2009-05-12 23:59:14 +00001505let Defs =
Jim Grosbach3990e392009-08-13 16:59:44 +00001506 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
1507 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng80ab2a82009-07-29 20:10:36 +00001508 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng27396a62009-07-22 06:46:53 +00001509 D31 ] in {
Jim Grosbach4a9025e2009-05-14 00:46:35 +00001510 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001511 AddrModeNone, SizeSpecial, IndexModeNone,
1512 Pseudo, NoItinerary,
Jim Grosbach29feb6a2009-08-11 00:09:57 +00001513 "str sp, [$src, #+8] @ eh_setjmp begin\n\t"
Jim Grosbach23c001b2009-08-12 15:21:13 +00001514 "add r12, pc, #8\n\t"
1515 "str r12, [$src, #+4]\n\t"
Jim Grosbach29feb6a2009-08-11 00:09:57 +00001516 "mov r0, #0\n\t"
1517 "add pc, pc, #0\n\t"
Jim Grosbachdd4f75b2009-08-13 15:12:16 +00001518 "mov r0, #1 @ eh_setjmp end", "",
Jim Grosbach4a9025e2009-05-14 00:46:35 +00001519 [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>;
Jim Grosbachc10915b2009-05-12 23:59:14 +00001520}
1521
1522//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001523// Non-Instruction Patterns
1524//
1525
1526// ConstantPool, GlobalAddress, and JumpTable
1527def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1528def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1529def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1530 (LEApcrelJT tjumptable:$dst, imm:$id)>;
1531
1532// Large immediate handling.
1533
1534// Two piece so_imms.
1535let isReMaterializable = 1 in
David Goodwincfd67652009-08-06 16:52:47 +00001536def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin236ccb52009-08-19 18:00:44 +00001537 Pseudo, IIC_iMOVi,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001538 "mov", " $dst, $src",
Evan Cheng16c012d2009-09-28 09:14:39 +00001539 [(set GPR:$dst, so_imm2part:$src)]>,
1540 Requires<[IsARM, NoV6T2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001541
1542def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Cheng8be2a5b2009-07-08 21:03:57 +00001543 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1544 (so_imm2part_2 imm:$RHS))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001545def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Cheng8be2a5b2009-07-08 21:03:57 +00001546 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1547 (so_imm2part_2 imm:$RHS))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001548
Evan Cheng16c012d2009-09-28 09:14:39 +00001549// 32-bit immediate using movw + movt.
1550// This is a single pseudo instruction to make it re-materializable. Remove
1551// when we can do generalized remat.
1552let isReMaterializable = 1 in
1553def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
1554 "movw", " $dst, ${src:lo16}\n\tmovt${p} $dst, ${src:hi16}",
1555 [(set GPR:$dst, (i32 imm:$src))]>,
1556 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov60928952009-09-27 23:52:58 +00001557
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001558// TODO: add,sub,and, 3-instr forms?
1559
1560
1561// Direct calls
Bob Wilson243b37c2009-06-22 21:01:46 +00001562def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng9e734482009-07-29 21:26:42 +00001563 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson243b37c2009-06-22 21:01:46 +00001564def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng9e734482009-07-29 21:26:42 +00001565 Requires<[IsARM, IsDarwin]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001566
1567// zextload i1 -> zextload i8
1568def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1569
1570// extload -> zextload
1571def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1572def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1573def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
1574
Evan Chengc41fb3152008-11-05 23:22:34 +00001575def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
1576def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
1577
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001578// smul* and smla*
Bob Wilson74590a02009-06-22 22:08:29 +00001579def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1580 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001581 (SMULBB GPR:$a, GPR:$b)>;
1582def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1583 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001584def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1585 (sra GPR:$b, (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001586 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001587def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001588 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001589def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
1590 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001591 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001592def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001593 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001594def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1595 (i32 16)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001596 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001597def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001598 (SMULWB GPR:$a, GPR:$b)>;
1599
1600def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001601 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1602 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001603 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1604def : ARMV5TEPat<(add GPR:$acc,
1605 (mul sext_16_node:$a, sext_16_node:$b)),
1606 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1607def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001608 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1609 (sra GPR:$b, (i32 16)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001610 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1611def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001612 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001613 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1614def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001615 (mul (sra GPR:$a, (i32 16)),
1616 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001617 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1618def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001619 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001620 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1621def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001622 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1623 (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001624 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1625def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001626 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001627 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1628
1629//===----------------------------------------------------------------------===//
1630// Thumb Support
1631//
1632
1633include "ARMInstrThumb.td"
1634
1635//===----------------------------------------------------------------------===//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +00001636// Thumb2 Support
1637//
1638
1639include "ARMInstrThumb2.td"
1640
1641//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001642// Floating Point Support
1643//
1644
1645include "ARMInstrVFP.td"
Bob Wilsone60fee02009-06-22 23:27:02 +00001646
1647//===----------------------------------------------------------------------===//
1648// Advanced SIMD (NEON) Support
1649//
1650
1651include "ARMInstrNEON.td"