blob: 1a9f3889d286eef65d5e36fb8d91e53d3e61c58e [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000026#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000027#include "llvm/CodeGen/CallingConvLower.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/ValueTypes.h"
34#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000036using namespace llvm;
37
Chris Lattnerf0144122009-07-28 03:13:23 +000038const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
39 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000040 case MipsISD::JmpLink: return "MipsISD::JmpLink";
41 case MipsISD::Hi: return "MipsISD::Hi";
42 case MipsISD::Lo: return "MipsISD::Lo";
43 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000044 case MipsISD::TlsGd: return "MipsISD::TlsGd";
45 case MipsISD::TprelHi: return "MipsISD::TprelHi";
46 case MipsISD::TprelLo: return "MipsISD::TprelLo";
47 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000048 case MipsISD::Ret: return "MipsISD::Ret";
49 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
50 case MipsISD::FPCmp: return "MipsISD::FPCmp";
51 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
52 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
53 case MipsISD::FPRound: return "MipsISD::FPRound";
54 case MipsISD::MAdd: return "MipsISD::MAdd";
55 case MipsISD::MAddu: return "MipsISD::MAddu";
56 case MipsISD::MSub: return "MipsISD::MSub";
57 case MipsISD::MSubu: return "MipsISD::MSubu";
58 case MipsISD::DivRem: return "MipsISD::DivRem";
59 case MipsISD::DivRemU: return "MipsISD::DivRemU";
60 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
61 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanaka342837d2011-05-28 01:07:07 +000062 case MipsISD::WrapperPIC: return "MipsISD::WrapperPIC";
Akira Hatanaka21afc632011-06-21 00:40:49 +000063 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanaka0f843822011-06-07 18:58:42 +000064 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000065 }
66}
67
68MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000069MipsTargetLowering(MipsTargetMachine &TM)
Chris Lattnerb71b9092009-08-13 06:28:06 +000070 : TargetLowering(TM, new MipsTargetObjectFile()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000071 Subtarget = &TM.getSubtarget<MipsSubtarget>();
72
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000073 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000074 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000075 setBooleanContents(ZeroOrOneBooleanContent);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000076
77 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000078 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
79 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000080
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000081 // When dealing with single precision only, use libcalls
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000082 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000083 if (!Subtarget->isFP64bit())
Owen Anderson825b72b2009-08-11 20:47:22 +000084 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000085
Wesley Peckbf17cfa2010-11-23 03:31:01 +000086 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +000087 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
88 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000090
Eli Friedman6055a6a2009-07-17 04:07:24 +000091 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
93 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +000094
Wesley Peckbf17cfa2010-11-23 03:31:01 +000095 // Used by legalize types to correctly generate the setcc result.
96 // Without this, every float setcc comes with a AND/OR with the result,
97 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000098 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +000099 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000100
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000101 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000102 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000103 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000104 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
105 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
106 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
107 setOperationAction(ISD::SELECT, MVT::f32, Custom);
108 setOperationAction(ISD::SELECT, MVT::f64, Custom);
109 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000110 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
111 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000112 setOperationAction(ISD::VASTART, MVT::Other, Custom);
113
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000114 setOperationAction(ISD::SDIV, MVT::i32, Expand);
115 setOperationAction(ISD::SREM, MVT::i32, Expand);
116 setOperationAction(ISD::UDIV, MVT::i32, Expand);
117 setOperationAction(ISD::UREM, MVT::i32, Expand);
118
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000119 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
121 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
122 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
123 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
124 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
125 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
126 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
127 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
128 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000129
130 if (!Subtarget->isMips32r2())
131 setOperationAction(ISD::ROTR, MVT::i32, Expand);
132
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
134 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
135 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000136 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
137 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000139 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000141 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
143 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000144 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::FLOG, MVT::f32, Expand);
146 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
147 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
148 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000149
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000150 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
151 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000152
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000153 setOperationAction(ISD::VAARG, MVT::Other, Expand);
154 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
155 setOperationAction(ISD::VAEND, MVT::Other, Expand);
156
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000157 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
159 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
160 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000161
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000162 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000164
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000165 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
167 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000168 }
169
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000170 if (!Subtarget->hasBitCount())
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000172
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000173 if (!Subtarget->hasSwap())
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000175
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000176 setTargetDAGCombine(ISD::ADDE);
177 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000178 setTargetDAGCombine(ISD::SDIVREM);
179 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000180 setTargetDAGCombine(ISD::SETCC);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000181
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000182 setMinFunctionAlignment(2);
183
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000184 setStackPointerRegisterToSaveRestore(Mips::SP);
185 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000186
187 setExceptionPointerRegister(Mips::A0);
188 setExceptionSelectorRegister(Mips::A1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000189}
190
Owen Anderson825b72b2009-08-11 20:47:22 +0000191MVT::SimpleValueType MipsTargetLowering::getSetCCResultType(EVT VT) const {
192 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000193}
194
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000195// SelectMadd -
196// Transforms a subgraph in CurDAG if the following pattern is found:
197// (addc multLo, Lo0), (adde multHi, Hi0),
198// where,
199// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000200// Lo0: initial value of Lo register
201// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000202// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000203static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000204 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000205 // for the matching to be successful.
206 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
207
208 if (ADDCNode->getOpcode() != ISD::ADDC)
209 return false;
210
211 SDValue MultHi = ADDENode->getOperand(0);
212 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000213 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000214 unsigned MultOpc = MultHi.getOpcode();
215
216 // MultHi and MultLo must be generated by the same node,
217 if (MultLo.getNode() != MultNode)
218 return false;
219
220 // and it must be a multiplication.
221 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
222 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000223
224 // MultLo amd MultHi must be the first and second output of MultNode
225 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000226 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
227 return false;
228
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000229 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000230 // of the values of MultNode, in which case MultNode will be removed in later
231 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000232 // If there exist users other than ADDENode or ADDCNode, this function returns
233 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000234 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000235 // produced.
236 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
237 return false;
238
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000239 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000240 DebugLoc dl = ADDENode->getDebugLoc();
241
242 // create MipsMAdd(u) node
243 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000244
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000245 SDValue MAdd = CurDAG->getNode(MultOpc, dl,
246 MVT::Glue,
247 MultNode->getOperand(0),// Factor 0
248 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000249 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000250 ADDENode->getOperand(1));// Hi0
251
252 // create CopyFromReg nodes
253 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
254 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000255 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000256 Mips::HI, MVT::i32,
257 CopyFromLo.getValue(2));
258
259 // replace uses of adde and addc here
260 if (!SDValue(ADDCNode, 0).use_empty())
261 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
262
263 if (!SDValue(ADDENode, 0).use_empty())
264 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
265
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000266 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000267}
268
269// SelectMsub -
270// Transforms a subgraph in CurDAG if the following pattern is found:
271// (addc Lo0, multLo), (sube Hi0, multHi),
272// where,
273// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000274// Lo0: initial value of Lo register
275// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000276// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000277static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000278 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000279 // for the matching to be successful.
280 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
281
282 if (SUBCNode->getOpcode() != ISD::SUBC)
283 return false;
284
285 SDValue MultHi = SUBENode->getOperand(1);
286 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000287 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000288 unsigned MultOpc = MultHi.getOpcode();
289
290 // MultHi and MultLo must be generated by the same node,
291 if (MultLo.getNode() != MultNode)
292 return false;
293
294 // and it must be a multiplication.
295 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
296 return false;
297
298 // MultLo amd MultHi must be the first and second output of MultNode
299 // respectively.
300 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
301 return false;
302
303 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
304 // of the values of MultNode, in which case MultNode will be removed in later
305 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000306 // If there exist users other than SUBENode or SUBCNode, this function returns
307 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000308 // instruction node rather than a pair of MULT and MSUB instructions being
309 // produced.
310 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
311 return false;
312
313 SDValue Chain = CurDAG->getEntryNode();
314 DebugLoc dl = SUBENode->getDebugLoc();
315
316 // create MipsSub(u) node
317 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
318
319 SDValue MSub = CurDAG->getNode(MultOpc, dl,
320 MVT::Glue,
321 MultNode->getOperand(0),// Factor 0
322 MultNode->getOperand(1),// Factor 1
323 SUBCNode->getOperand(0),// Lo0
324 SUBENode->getOperand(0));// Hi0
325
326 // create CopyFromReg nodes
327 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
328 MSub);
329 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
330 Mips::HI, MVT::i32,
331 CopyFromLo.getValue(2));
332
333 // replace uses of sube and subc here
334 if (!SDValue(SUBCNode, 0).use_empty())
335 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
336
337 if (!SDValue(SUBENode, 0).use_empty())
338 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
339
340 return true;
341}
342
343static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
344 TargetLowering::DAGCombinerInfo &DCI,
345 const MipsSubtarget* Subtarget) {
346 if (DCI.isBeforeLegalize())
347 return SDValue();
348
349 if (Subtarget->isMips32() && SelectMadd(N, &DAG))
350 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000351
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000352 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000353}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000354
355static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
356 TargetLowering::DAGCombinerInfo &DCI,
357 const MipsSubtarget* Subtarget) {
358 if (DCI.isBeforeLegalize())
359 return SDValue();
360
361 if (Subtarget->isMips32() && SelectMsub(N, &DAG))
362 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000363
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000364 return SDValue();
365}
366
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000367static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
368 TargetLowering::DAGCombinerInfo &DCI,
369 const MipsSubtarget* Subtarget) {
370 if (DCI.isBeforeLegalizeOps())
371 return SDValue();
372
373 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
374 MipsISD::DivRemU;
375 DebugLoc dl = N->getDebugLoc();
376
377 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
378 N->getOperand(0), N->getOperand(1));
379 SDValue InChain = DAG.getEntryNode();
380 SDValue InGlue = DivRem;
381
382 // insert MFLO
383 if (N->hasAnyUseOfValue(0)) {
384 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, Mips::LO, MVT::i32,
385 InGlue);
386 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
387 InChain = CopyFromLo.getValue(1);
388 InGlue = CopyFromLo.getValue(2);
389 }
390
391 // insert MFHI
392 if (N->hasAnyUseOfValue(1)) {
393 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000394 Mips::HI, MVT::i32, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000395 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
396 }
397
398 return SDValue();
399}
400
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000401static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
402 switch (CC) {
403 default: llvm_unreachable("Unknown fp condition code!");
404 case ISD::SETEQ:
405 case ISD::SETOEQ: return Mips::FCOND_OEQ;
406 case ISD::SETUNE: return Mips::FCOND_UNE;
407 case ISD::SETLT:
408 case ISD::SETOLT: return Mips::FCOND_OLT;
409 case ISD::SETGT:
410 case ISD::SETOGT: return Mips::FCOND_OGT;
411 case ISD::SETLE:
412 case ISD::SETOLE: return Mips::FCOND_OLE;
413 case ISD::SETGE:
414 case ISD::SETOGE: return Mips::FCOND_OGE;
415 case ISD::SETULT: return Mips::FCOND_ULT;
416 case ISD::SETULE: return Mips::FCOND_ULE;
417 case ISD::SETUGT: return Mips::FCOND_UGT;
418 case ISD::SETUGE: return Mips::FCOND_UGE;
419 case ISD::SETUO: return Mips::FCOND_UN;
420 case ISD::SETO: return Mips::FCOND_OR;
421 case ISD::SETNE:
422 case ISD::SETONE: return Mips::FCOND_ONE;
423 case ISD::SETUEQ: return Mips::FCOND_UEQ;
424 }
425}
426
427
428// Returns true if condition code has to be inverted.
429static bool InvertFPCondCode(Mips::CondCode CC) {
430 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
431 return false;
432
433 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
434 return true;
435
436 assert(false && "Illegal Condition Code");
437 return false;
438}
439
440// Creates and returns an FPCmp node from a setcc node.
441// Returns Op if setcc is not a floating point comparison.
442static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
443 // must be a SETCC node
444 if (Op.getOpcode() != ISD::SETCC)
445 return Op;
446
447 SDValue LHS = Op.getOperand(0);
448
449 if (!LHS.getValueType().isFloatingPoint())
450 return Op;
451
452 SDValue RHS = Op.getOperand(1);
453 DebugLoc dl = Op.getDebugLoc();
454
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000455 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
456 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000457 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
458
459 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
460 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
461}
462
463// Creates and returns a CMovFPT/F node.
464static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
465 SDValue False, DebugLoc DL) {
466 bool invert = InvertFPCondCode((Mips::CondCode)
467 cast<ConstantSDNode>(Cond.getOperand(2))
468 ->getSExtValue());
469
470 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
471 True.getValueType(), True, False, Cond);
472}
473
474static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG& DAG,
475 TargetLowering::DAGCombinerInfo &DCI,
476 const MipsSubtarget* Subtarget) {
477 if (DCI.isBeforeLegalizeOps())
478 return SDValue();
479
480 SDValue Cond = CreateFPCmp(DAG, SDValue(N, 0));
481
482 if (Cond.getOpcode() != MipsISD::FPCmp)
483 return SDValue();
484
485 SDValue True = DAG.getConstant(1, MVT::i32);
486 SDValue False = DAG.getConstant(0, MVT::i32);
487
488 return CreateCMovFP(DAG, Cond, True, False, N->getDebugLoc());
489}
490
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000491SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000492 const {
493 SelectionDAG &DAG = DCI.DAG;
494 unsigned opc = N->getOpcode();
495
496 switch (opc) {
497 default: break;
498 case ISD::ADDE:
499 return PerformADDECombine(N, DAG, DCI, Subtarget);
500 case ISD::SUBE:
501 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000502 case ISD::SDIVREM:
503 case ISD::UDIVREM:
504 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000505 case ISD::SETCC:
506 return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000507 }
508
509 return SDValue();
510}
511
Dan Gohman475871a2008-07-27 21:46:04 +0000512SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000513LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000514{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000515 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000516 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000517 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000518 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
519 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000520 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000521 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000522 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
523 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000524 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000525 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000526 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000527 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000528 }
Dan Gohman475871a2008-07-27 21:46:04 +0000529 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000530}
531
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000532//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000533// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000534//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000535
536// AddLiveIn - This helper function adds the specified physical register to the
537// MachineFunction as a live in value. It also creates a corresponding
538// virtual register for it.
539static unsigned
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000540AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000541{
542 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000543 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
544 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000545 return VReg;
546}
547
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000548// Get fp branch code (not opcode) from condition code.
549static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
550 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
551 return Mips::BRANCH_T;
552
553 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
554 return Mips::BRANCH_F;
555
556 return Mips::BRANCH_INVALID;
557}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000558
Akira Hatanaka14487d42011-06-07 19:28:39 +0000559static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
560 DebugLoc dl,
561 const MipsSubtarget* Subtarget,
562 const TargetInstrInfo *TII,
563 bool isFPCmp, unsigned Opc) {
564 // There is no need to expand CMov instructions if target has
565 // conditional moves.
566 if (Subtarget->hasCondMov())
567 return BB;
568
569 // To "insert" a SELECT_CC instruction, we actually have to insert the
570 // diamond control-flow pattern. The incoming instruction knows the
571 // destination vreg to set, the condition code register to branch on, the
572 // true/false values to select between, and a branch opcode to use.
573 const BasicBlock *LLVM_BB = BB->getBasicBlock();
574 MachineFunction::iterator It = BB;
575 ++It;
576
577 // thisMBB:
578 // ...
579 // TrueVal = ...
580 // setcc r1, r2, r3
581 // bNE r1, r0, copy1MBB
582 // fallthrough --> copy0MBB
583 MachineBasicBlock *thisMBB = BB;
584 MachineFunction *F = BB->getParent();
585 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
586 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
587 F->insert(It, copy0MBB);
588 F->insert(It, sinkMBB);
589
590 // Transfer the remainder of BB and its successor edges to sinkMBB.
591 sinkMBB->splice(sinkMBB->begin(), BB,
592 llvm::next(MachineBasicBlock::iterator(MI)),
593 BB->end());
594 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
595
596 // Next, add the true and fallthrough blocks as its successors.
597 BB->addSuccessor(copy0MBB);
598 BB->addSuccessor(sinkMBB);
599
600 // Emit the right instruction according to the type of the operands compared
601 if (isFPCmp)
602 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
603 else
604 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
605 .addReg(Mips::ZERO).addMBB(sinkMBB);
606
607 // copy0MBB:
608 // %FalseValue = ...
609 // # fallthrough to sinkMBB
610 BB = copy0MBB;
611
612 // Update machine-CFG edges
613 BB->addSuccessor(sinkMBB);
614
615 // sinkMBB:
616 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
617 // ...
618 BB = sinkMBB;
619
620 if (isFPCmp)
621 BuildMI(*BB, BB->begin(), dl,
622 TII->get(Mips::PHI), MI->getOperand(0).getReg())
623 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
624 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
625 else
626 BuildMI(*BB, BB->begin(), dl,
627 TII->get(Mips::PHI), MI->getOperand(0).getReg())
628 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
629 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
630
631 MI->eraseFromParent(); // The pseudo instruction is gone now.
632 return BB;
633}
634
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000635MachineBasicBlock *
636MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000637 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000638 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesen94817572009-02-13 02:34:39 +0000639 DebugLoc dl = MI->getDebugLoc();
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000640
641 switch (MI->getOpcode()) {
Akira Hatanaka14487d42011-06-07 19:28:39 +0000642 default:
643 assert(false && "Unexpected instr type to insert");
644 return NULL;
645 case Mips::MOVT:
646 case Mips::MOVT_S:
647 case Mips::MOVT_D:
648 return ExpandCondMov(MI, BB, dl, Subtarget, TII, true, Mips::BC1F);
649 case Mips::MOVF:
650 case Mips::MOVF_S:
651 case Mips::MOVF_D:
652 return ExpandCondMov(MI, BB, dl, Subtarget, TII, true, Mips::BC1T);
653 case Mips::MOVZ_I:
654 case Mips::MOVZ_S:
655 case Mips::MOVZ_D:
656 return ExpandCondMov(MI, BB, dl, Subtarget, TII, false, Mips::BNE);
657 case Mips::MOVN_I:
658 case Mips::MOVN_S:
659 case Mips::MOVN_D:
660 return ExpandCondMov(MI, BB, dl, Subtarget, TII, false, Mips::BEQ);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000661
662 case Mips::ATOMIC_LOAD_ADD_I8:
663 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
664 case Mips::ATOMIC_LOAD_ADD_I16:
665 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
666 case Mips::ATOMIC_LOAD_ADD_I32:
667 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
668
669 case Mips::ATOMIC_LOAD_AND_I8:
670 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
671 case Mips::ATOMIC_LOAD_AND_I16:
672 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
673 case Mips::ATOMIC_LOAD_AND_I32:
674 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
675
676 case Mips::ATOMIC_LOAD_OR_I8:
677 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
678 case Mips::ATOMIC_LOAD_OR_I16:
679 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
680 case Mips::ATOMIC_LOAD_OR_I32:
681 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
682
683 case Mips::ATOMIC_LOAD_XOR_I8:
684 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
685 case Mips::ATOMIC_LOAD_XOR_I16:
686 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
687 case Mips::ATOMIC_LOAD_XOR_I32:
688 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
689
690 case Mips::ATOMIC_LOAD_NAND_I8:
691 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
692 case Mips::ATOMIC_LOAD_NAND_I16:
693 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
694 case Mips::ATOMIC_LOAD_NAND_I32:
695 return EmitAtomicBinary(MI, BB, 4, 0, true);
696
697 case Mips::ATOMIC_LOAD_SUB_I8:
698 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
699 case Mips::ATOMIC_LOAD_SUB_I16:
700 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
701 case Mips::ATOMIC_LOAD_SUB_I32:
702 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
703
704 case Mips::ATOMIC_SWAP_I8:
705 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
706 case Mips::ATOMIC_SWAP_I16:
707 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
708 case Mips::ATOMIC_SWAP_I32:
709 return EmitAtomicBinary(MI, BB, 4, 0);
710
711 case Mips::ATOMIC_CMP_SWAP_I8:
712 return EmitAtomicCmpSwapPartword(MI, BB, 1);
713 case Mips::ATOMIC_CMP_SWAP_I16:
714 return EmitAtomicCmpSwapPartword(MI, BB, 2);
715 case Mips::ATOMIC_CMP_SWAP_I32:
716 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000717 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000718}
719
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000720// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
721// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
722MachineBasicBlock *
723MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000724 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000725 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000726 assert(Size == 4 && "Unsupported size for EmitAtomicBinary.");
727
728 MachineFunction *MF = BB->getParent();
729 MachineRegisterInfo &RegInfo = MF->getRegInfo();
730 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
731 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
732 DebugLoc dl = MI->getDebugLoc();
733
734 unsigned Dest = MI->getOperand(0).getReg();
735 unsigned Ptr = MI->getOperand(1).getReg();
736 unsigned Incr = MI->getOperand(2).getReg();
737
738 unsigned Oldval = RegInfo.createVirtualRegister(RC);
739 unsigned Tmp1 = RegInfo.createVirtualRegister(RC);
740 unsigned Tmp2 = RegInfo.createVirtualRegister(RC);
741
742 // insert new blocks after the current block
743 const BasicBlock *LLVM_BB = BB->getBasicBlock();
744 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
745 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
746 MachineFunction::iterator It = BB;
747 ++It;
748 MF->insert(It, loopMBB);
749 MF->insert(It, exitMBB);
750
751 // Transfer the remainder of BB and its successor edges to exitMBB.
752 exitMBB->splice(exitMBB->begin(), BB,
753 llvm::next(MachineBasicBlock::iterator(MI)),
754 BB->end());
755 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
756
757 // thisMBB:
758 // ...
759 // sw incr, fi(sp) // store incr to stack (when BinOpcode == 0)
760 // fallthrough --> loopMBB
761
762 // Note: for atomic.swap (when BinOpcode == 0), storing incr to stack before
763 // the loop and then loading it from stack in block loopMBB is necessary to
764 // prevent MachineLICM pass to hoist "or" instruction out of the block
765 // loopMBB.
766
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +0000767 int fi = 0;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000768 if (BinOpcode == 0 && !Nand) {
769 // Get or create a temporary stack location.
770 MipsFunctionInfo *MipsFI = MF->getInfo<MipsFunctionInfo>();
771 fi = MipsFI->getAtomicFrameIndex();
772 if (fi == -1) {
773 fi = MF->getFrameInfo()->CreateStackObject(Size, Size, false);
774 MipsFI->setAtomicFrameIndex(fi);
775 }
776
777 BuildMI(BB, dl, TII->get(Mips::SW))
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000778 .addReg(Incr).addFrameIndex(fi).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000779 }
780 BB->addSuccessor(loopMBB);
781
782 // loopMBB:
783 // ll oldval, 0(ptr)
784 // or dest, $0, oldval
785 // <binop> tmp1, oldval, incr
786 // sc tmp1, 0(ptr)
787 // beq tmp1, $0, loopMBB
788 BB = loopMBB;
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000789 BuildMI(BB, dl, TII->get(Mips::LL), Oldval).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000790 BuildMI(BB, dl, TII->get(Mips::OR), Dest).addReg(Mips::ZERO).addReg(Oldval);
791 if (Nand) {
792 // and tmp2, oldval, incr
793 // nor tmp1, $0, tmp2
794 BuildMI(BB, dl, TII->get(Mips::AND), Tmp2).addReg(Oldval).addReg(Incr);
795 BuildMI(BB, dl, TII->get(Mips::NOR), Tmp1).addReg(Mips::ZERO).addReg(Tmp2);
796 } else if (BinOpcode) {
797 // <binop> tmp1, oldval, incr
798 BuildMI(BB, dl, TII->get(BinOpcode), Tmp1).addReg(Oldval).addReg(Incr);
799 } else {
800 // lw tmp2, fi(sp) // load incr from stack
801 // or tmp1, $zero, tmp2
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000802 BuildMI(BB, dl, TII->get(Mips::LW), Tmp2).addFrameIndex(fi).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000803 BuildMI(BB, dl, TII->get(Mips::OR), Tmp1).addReg(Mips::ZERO).addReg(Tmp2);
804 }
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000805 BuildMI(BB, dl, TII->get(Mips::SC), Tmp1).addReg(Tmp1).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000806 BuildMI(BB, dl, TII->get(Mips::BEQ))
807 .addReg(Tmp1).addReg(Mips::ZERO).addMBB(loopMBB);
808 BB->addSuccessor(loopMBB);
809 BB->addSuccessor(exitMBB);
810
811 MI->eraseFromParent(); // The instruction is gone now.
812
813 return BB;
814}
815
816MachineBasicBlock *
817MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000818 MachineBasicBlock *BB,
819 unsigned Size, unsigned BinOpcode,
820 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000821 assert((Size == 1 || Size == 2) &&
822 "Unsupported size for EmitAtomicBinaryPartial.");
823
824 MachineFunction *MF = BB->getParent();
825 MachineRegisterInfo &RegInfo = MF->getRegInfo();
826 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
827 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
828 DebugLoc dl = MI->getDebugLoc();
829
830 unsigned Dest = MI->getOperand(0).getReg();
831 unsigned Ptr = MI->getOperand(1).getReg();
832 unsigned Incr = MI->getOperand(2).getReg();
833
834 unsigned Addr = RegInfo.createVirtualRegister(RC);
835 unsigned Shift = RegInfo.createVirtualRegister(RC);
836 unsigned Mask = RegInfo.createVirtualRegister(RC);
837 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
838 unsigned Newval = RegInfo.createVirtualRegister(RC);
839 unsigned Oldval = RegInfo.createVirtualRegister(RC);
840 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
841 unsigned Tmp1 = RegInfo.createVirtualRegister(RC);
842 unsigned Tmp2 = RegInfo.createVirtualRegister(RC);
843 unsigned Tmp3 = RegInfo.createVirtualRegister(RC);
844 unsigned Tmp4 = RegInfo.createVirtualRegister(RC);
845 unsigned Tmp5 = RegInfo.createVirtualRegister(RC);
846 unsigned Tmp6 = RegInfo.createVirtualRegister(RC);
847 unsigned Tmp7 = RegInfo.createVirtualRegister(RC);
848 unsigned Tmp8 = RegInfo.createVirtualRegister(RC);
849 unsigned Tmp9 = RegInfo.createVirtualRegister(RC);
850 unsigned Tmp10 = RegInfo.createVirtualRegister(RC);
851 unsigned Tmp11 = RegInfo.createVirtualRegister(RC);
852 unsigned Tmp12 = RegInfo.createVirtualRegister(RC);
853
854 // insert new blocks after the current block
855 const BasicBlock *LLVM_BB = BB->getBasicBlock();
856 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
857 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
858 MachineFunction::iterator It = BB;
859 ++It;
860 MF->insert(It, loopMBB);
861 MF->insert(It, exitMBB);
862
863 // Transfer the remainder of BB and its successor edges to exitMBB.
864 exitMBB->splice(exitMBB->begin(), BB,
865 llvm::next(MachineBasicBlock::iterator(MI)),
866 BB->end());
867 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
868
869 // thisMBB:
870 // addiu tmp1,$0,-4 # 0xfffffffc
871 // and addr,ptr,tmp1
872 // andi tmp2,ptr,3
873 // sll shift,tmp2,3
874 // ori tmp3,$0,255 # 0xff
875 // sll mask,tmp3,shift
876 // nor mask2,$0,mask
877 // andi tmp4,incr,255
878 // sll incr2,tmp4,shift
879 // sw incr2, fi(sp) // store incr2 to stack (when BinOpcode == 0)
880
881 // Note: for atomic.swap (when BinOpcode == 0), storing incr2 to stack before
882 // the loop and then loading it from stack in block loopMBB is necessary to
883 // prevent MachineLICM pass to hoist "or" instruction out of the block
884 // loopMBB.
885
886 int64_t MaskImm = (Size == 1) ? 255 : 65535;
887 BuildMI(BB, dl, TII->get(Mips::ADDiu), Tmp1).addReg(Mips::ZERO).addImm(-4);
888 BuildMI(BB, dl, TII->get(Mips::AND), Addr).addReg(Ptr).addReg(Tmp1);
889 BuildMI(BB, dl, TII->get(Mips::ANDi), Tmp2).addReg(Ptr).addImm(3);
890 BuildMI(BB, dl, TII->get(Mips::SLL), Shift).addReg(Tmp2).addImm(3);
891 BuildMI(BB, dl, TII->get(Mips::ORi), Tmp3).addReg(Mips::ZERO).addImm(MaskImm);
892 BuildMI(BB, dl, TII->get(Mips::SLL), Mask).addReg(Tmp3).addReg(Shift);
893 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
894 if (BinOpcode != Mips::SUBu) {
895 BuildMI(BB, dl, TII->get(Mips::ANDi), Tmp4).addReg(Incr).addImm(MaskImm);
896 BuildMI(BB, dl, TII->get(Mips::SLL), Incr2).addReg(Tmp4).addReg(Shift);
897 } else {
898 BuildMI(BB, dl, TII->get(Mips::SUBu), Tmp4).addReg(Mips::ZERO).addReg(Incr);
899 BuildMI(BB, dl, TII->get(Mips::ANDi), Tmp5).addReg(Tmp4).addImm(MaskImm);
900 BuildMI(BB, dl, TII->get(Mips::SLL), Incr2).addReg(Tmp5).addReg(Shift);
901 }
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +0000902
903 int fi = 0;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000904 if (BinOpcode == 0 && !Nand) {
905 // Get or create a temporary stack location.
906 MipsFunctionInfo *MipsFI = MF->getInfo<MipsFunctionInfo>();
907 fi = MipsFI->getAtomicFrameIndex();
908 if (fi == -1) {
909 fi = MF->getFrameInfo()->CreateStackObject(Size, Size, false);
910 MipsFI->setAtomicFrameIndex(fi);
911 }
912
913 BuildMI(BB, dl, TII->get(Mips::SW))
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000914 .addReg(Incr2).addFrameIndex(fi).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000915 }
916 BB->addSuccessor(loopMBB);
917
918 // loopMBB:
919 // ll oldval,0(addr)
920 // binop tmp7,oldval,incr2
921 // and newval,tmp7,mask
922 // and tmp8,oldval,mask2
923 // or tmp9,tmp8,newval
924 // sc tmp9,0(addr)
925 // beq tmp9,$0,loopMBB
926 BB = loopMBB;
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000927 BuildMI(BB, dl, TII->get(Mips::LL), Oldval).addReg(Addr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000928 if (Nand) {
929 // and tmp6, oldval, incr2
930 // nor tmp7, $0, tmp6
931 BuildMI(BB, dl, TII->get(Mips::AND), Tmp6).addReg(Oldval).addReg(Incr2);
932 BuildMI(BB, dl, TII->get(Mips::NOR), Tmp7).addReg(Mips::ZERO).addReg(Tmp6);
933 } else if (BinOpcode == Mips::SUBu) {
934 // addu tmp7, oldval, incr2
935 BuildMI(BB, dl, TII->get(Mips::ADDu), Tmp7).addReg(Oldval).addReg(Incr2);
936 } else if (BinOpcode) {
937 // <binop> tmp7, oldval, incr2
938 BuildMI(BB, dl, TII->get(BinOpcode), Tmp7).addReg(Oldval).addReg(Incr2);
939 } else {
940 // lw tmp6, fi(sp) // load incr2 from stack
941 // or tmp7, $zero, tmp6
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000942 BuildMI(BB, dl, TII->get(Mips::LW), Tmp6).addFrameIndex(fi).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000943 BuildMI(BB, dl, TII->get(Mips::OR), Tmp7).addReg(Mips::ZERO).addReg(Tmp6);
944 }
945 BuildMI(BB, dl, TII->get(Mips::AND), Newval).addReg(Tmp7).addReg(Mask);
946 BuildMI(BB, dl, TII->get(Mips::AND), Tmp8).addReg(Oldval).addReg(Mask2);
947 BuildMI(BB, dl, TII->get(Mips::OR), Tmp9).addReg(Tmp8).addReg(Newval);
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000948 BuildMI(BB, dl, TII->get(Mips::SC), Tmp9).addReg(Tmp9).addReg(Addr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000949 BuildMI(BB, dl, TII->get(Mips::BEQ))
950 .addReg(Tmp9).addReg(Mips::ZERO).addMBB(loopMBB);
951 BB->addSuccessor(loopMBB);
952 BB->addSuccessor(exitMBB);
953
954 // exitMBB:
955 // and tmp10,oldval,mask
956 // srl tmp11,tmp10,shift
957 // sll tmp12,tmp11,24
958 // sra dest,tmp12,24
959 BB = exitMBB;
960 int64_t ShiftImm = (Size == 1) ? 24 : 16;
961 // reverse order
962 BuildMI(*BB, BB->begin(), dl, TII->get(Mips::SRA), Dest)
963 .addReg(Tmp12).addImm(ShiftImm);
964 BuildMI(*BB, BB->begin(), dl, TII->get(Mips::SLL), Tmp12)
965 .addReg(Tmp11).addImm(ShiftImm);
966 BuildMI(*BB, BB->begin(), dl, TII->get(Mips::SRL), Tmp11)
967 .addReg(Tmp10).addReg(Shift);
968 BuildMI(*BB, BB->begin(), dl, TII->get(Mips::AND), Tmp10)
969 .addReg(Oldval).addReg(Mask);
970
971 MI->eraseFromParent(); // The instruction is gone now.
972
973 return BB;
974}
975
976MachineBasicBlock *
977MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000978 MachineBasicBlock *BB,
979 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000980 assert(Size == 4 && "Unsupported size for EmitAtomicCmpSwap.");
981
982 MachineFunction *MF = BB->getParent();
983 MachineRegisterInfo &RegInfo = MF->getRegInfo();
984 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
985 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
986 DebugLoc dl = MI->getDebugLoc();
987
988 unsigned Dest = MI->getOperand(0).getReg();
989 unsigned Ptr = MI->getOperand(1).getReg();
990 unsigned Oldval = MI->getOperand(2).getReg();
991 unsigned Newval = MI->getOperand(3).getReg();
992
993 unsigned Tmp1 = RegInfo.createVirtualRegister(RC);
994 unsigned Tmp2 = RegInfo.createVirtualRegister(RC);
995
996 // insert new blocks after the current block
997 const BasicBlock *LLVM_BB = BB->getBasicBlock();
998 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
999 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1000 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1001 MachineFunction::iterator It = BB;
1002 ++It;
1003 MF->insert(It, loop1MBB);
1004 MF->insert(It, loop2MBB);
1005 MF->insert(It, exitMBB);
1006
1007 // Transfer the remainder of BB and its successor edges to exitMBB.
1008 exitMBB->splice(exitMBB->begin(), BB,
1009 llvm::next(MachineBasicBlock::iterator(MI)),
1010 BB->end());
1011 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1012
1013 // Get or create a temporary stack location.
1014 MipsFunctionInfo *MipsFI = MF->getInfo<MipsFunctionInfo>();
1015 int fi = MipsFI->getAtomicFrameIndex();
1016 if (fi == -1) {
1017 fi = MF->getFrameInfo()->CreateStackObject(Size, Size, false);
1018 MipsFI->setAtomicFrameIndex(fi);
1019 }
1020
1021 // thisMBB:
1022 // ...
1023 // sw newval, fi(sp) // store newval to stack
1024 // fallthrough --> loop1MBB
1025
1026 // Note: storing newval to stack before the loop and then loading it from
1027 // stack in block loop2MBB is necessary to prevent MachineLICM pass to
1028 // hoist "or" instruction out of the block loop2MBB.
1029
1030 BuildMI(BB, dl, TII->get(Mips::SW))
Akira Hatanakad3ac47f2011-07-07 18:57:00 +00001031 .addReg(Newval).addFrameIndex(fi).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001032 BB->addSuccessor(loop1MBB);
1033
1034 // loop1MBB:
1035 // ll dest, 0(ptr)
1036 // bne dest, oldval, exitMBB
1037 BB = loop1MBB;
Akira Hatanakad3ac47f2011-07-07 18:57:00 +00001038 BuildMI(BB, dl, TII->get(Mips::LL), Dest).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001039 BuildMI(BB, dl, TII->get(Mips::BNE))
1040 .addReg(Dest).addReg(Oldval).addMBB(exitMBB);
1041 BB->addSuccessor(exitMBB);
1042 BB->addSuccessor(loop2MBB);
1043
1044 // loop2MBB:
1045 // lw tmp2, fi(sp) // load newval from stack
1046 // or tmp1, $0, tmp2
1047 // sc tmp1, 0(ptr)
1048 // beq tmp1, $0, loop1MBB
1049 BB = loop2MBB;
Akira Hatanakad3ac47f2011-07-07 18:57:00 +00001050 BuildMI(BB, dl, TII->get(Mips::LW), Tmp2).addFrameIndex(fi).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001051 BuildMI(BB, dl, TII->get(Mips::OR), Tmp1).addReg(Mips::ZERO).addReg(Tmp2);
Akira Hatanakad3ac47f2011-07-07 18:57:00 +00001052 BuildMI(BB, dl, TII->get(Mips::SC), Tmp1).addReg(Tmp1).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001053 BuildMI(BB, dl, TII->get(Mips::BEQ))
1054 .addReg(Tmp1).addReg(Mips::ZERO).addMBB(loop1MBB);
1055 BB->addSuccessor(loop1MBB);
1056 BB->addSuccessor(exitMBB);
1057
1058 MI->eraseFromParent(); // The instruction is gone now.
1059
1060 return BB;
1061}
1062
1063MachineBasicBlock *
1064MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001065 MachineBasicBlock *BB,
1066 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001067 assert((Size == 1 || Size == 2) &&
1068 "Unsupported size for EmitAtomicCmpSwapPartial.");
1069
1070 MachineFunction *MF = BB->getParent();
1071 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1072 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1073 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1074 DebugLoc dl = MI->getDebugLoc();
1075
1076 unsigned Dest = MI->getOperand(0).getReg();
1077 unsigned Ptr = MI->getOperand(1).getReg();
1078 unsigned Oldval = MI->getOperand(2).getReg();
1079 unsigned Newval = MI->getOperand(3).getReg();
1080
1081 unsigned Addr = RegInfo.createVirtualRegister(RC);
1082 unsigned Shift = RegInfo.createVirtualRegister(RC);
1083 unsigned Mask = RegInfo.createVirtualRegister(RC);
1084 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
1085 unsigned Oldval2 = RegInfo.createVirtualRegister(RC);
1086 unsigned Oldval3 = RegInfo.createVirtualRegister(RC);
1087 unsigned Oldval4 = RegInfo.createVirtualRegister(RC);
1088 unsigned Newval2 = RegInfo.createVirtualRegister(RC);
1089 unsigned Tmp1 = RegInfo.createVirtualRegister(RC);
1090 unsigned Tmp2 = RegInfo.createVirtualRegister(RC);
1091 unsigned Tmp3 = RegInfo.createVirtualRegister(RC);
1092 unsigned Tmp4 = RegInfo.createVirtualRegister(RC);
1093 unsigned Tmp5 = RegInfo.createVirtualRegister(RC);
1094 unsigned Tmp6 = RegInfo.createVirtualRegister(RC);
1095 unsigned Tmp7 = RegInfo.createVirtualRegister(RC);
1096 unsigned Tmp8 = RegInfo.createVirtualRegister(RC);
1097 unsigned Tmp9 = RegInfo.createVirtualRegister(RC);
1098
1099 // insert new blocks after the current block
1100 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1101 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1102 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1103 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1104 MachineFunction::iterator It = BB;
1105 ++It;
1106 MF->insert(It, loop1MBB);
1107 MF->insert(It, loop2MBB);
1108 MF->insert(It, exitMBB);
1109
1110 // Transfer the remainder of BB and its successor edges to exitMBB.
1111 exitMBB->splice(exitMBB->begin(), BB,
1112 llvm::next(MachineBasicBlock::iterator(MI)),
1113 BB->end());
1114 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1115
1116 // thisMBB:
1117 // addiu tmp1,$0,-4 # 0xfffffffc
1118 // and addr,ptr,tmp1
1119 // andi tmp2,ptr,3
1120 // sll shift,tmp2,3
1121 // ori tmp3,$0,255 # 0xff
1122 // sll mask,tmp3,shift
1123 // nor mask2,$0,mask
1124 // andi tmp4,oldval,255
1125 // sll oldval2,tmp4,shift
1126 // andi tmp5,newval,255
1127 // sll newval2,tmp5,shift
1128 int64_t MaskImm = (Size == 1) ? 255 : 65535;
1129 BuildMI(BB, dl, TII->get(Mips::ADDiu), Tmp1).addReg(Mips::ZERO).addImm(-4);
1130 BuildMI(BB, dl, TII->get(Mips::AND), Addr).addReg(Ptr).addReg(Tmp1);
1131 BuildMI(BB, dl, TII->get(Mips::ANDi), Tmp2).addReg(Ptr).addImm(3);
1132 BuildMI(BB, dl, TII->get(Mips::SLL), Shift).addReg(Tmp2).addImm(3);
1133 BuildMI(BB, dl, TII->get(Mips::ORi), Tmp3).addReg(Mips::ZERO).addImm(MaskImm);
1134 BuildMI(BB, dl, TII->get(Mips::SLL), Mask).addReg(Tmp3).addReg(Shift);
1135 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1136 BuildMI(BB, dl, TII->get(Mips::ANDi), Tmp4).addReg(Oldval).addImm(MaskImm);
1137 BuildMI(BB, dl, TII->get(Mips::SLL), Oldval2).addReg(Tmp4).addReg(Shift);
1138 BuildMI(BB, dl, TII->get(Mips::ANDi), Tmp5).addReg(Newval).addImm(MaskImm);
1139 BuildMI(BB, dl, TII->get(Mips::SLL), Newval2).addReg(Tmp5).addReg(Shift);
1140 BB->addSuccessor(loop1MBB);
1141
1142 // loop1MBB:
1143 // ll oldval3,0(addr)
1144 // and oldval4,oldval3,mask
1145 // bne oldval4,oldval2,exitMBB
1146 BB = loop1MBB;
Akira Hatanakad3ac47f2011-07-07 18:57:00 +00001147 BuildMI(BB, dl, TII->get(Mips::LL), Oldval3).addReg(Addr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001148 BuildMI(BB, dl, TII->get(Mips::AND), Oldval4).addReg(Oldval3).addReg(Mask);
1149 BuildMI(BB, dl, TII->get(Mips::BNE))
1150 .addReg(Oldval4).addReg(Oldval2).addMBB(exitMBB);
1151 BB->addSuccessor(exitMBB);
1152 BB->addSuccessor(loop2MBB);
1153
1154 // loop2MBB:
1155 // and tmp6,oldval3,mask2
1156 // or tmp7,tmp6,newval2
1157 // sc tmp7,0(addr)
1158 // beq tmp7,$0,loop1MBB
1159 BB = loop2MBB;
1160 BuildMI(BB, dl, TII->get(Mips::AND), Tmp6).addReg(Oldval3).addReg(Mask2);
1161 BuildMI(BB, dl, TII->get(Mips::OR), Tmp7).addReg(Tmp6).addReg(Newval2);
1162 BuildMI(BB, dl, TII->get(Mips::SC), Tmp7)
Akira Hatanakad3ac47f2011-07-07 18:57:00 +00001163 .addReg(Tmp7).addReg(Addr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001164 BuildMI(BB, dl, TII->get(Mips::BEQ))
1165 .addReg(Tmp7).addReg(Mips::ZERO).addMBB(loop1MBB);
1166 BB->addSuccessor(loop1MBB);
1167 BB->addSuccessor(exitMBB);
1168
1169 // exitMBB:
1170 // srl tmp8,oldval4,shift
1171 // sll tmp9,tmp8,24
1172 // sra dest,tmp9,24
1173 BB = exitMBB;
1174 int64_t ShiftImm = (Size == 1) ? 24 : 16;
1175 // reverse order
1176 BuildMI(*BB, BB->begin(), dl, TII->get(Mips::SRA), Dest)
1177 .addReg(Tmp9).addImm(ShiftImm);
1178 BuildMI(*BB, BB->begin(), dl, TII->get(Mips::SLL), Tmp9)
1179 .addReg(Tmp8).addImm(ShiftImm);
1180 BuildMI(*BB, BB->begin(), dl, TII->get(Mips::SRL), Tmp8)
1181 .addReg(Oldval4).addReg(Shift);
1182
1183 MI->eraseFromParent(); // The instruction is gone now.
1184
1185 return BB;
1186}
1187
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001188//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001189// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001190//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001191SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001192LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001193{
Akira Hatanaka21afc632011-06-21 00:40:49 +00001194 MachineFunction &MF = DAG.getMachineFunction();
1195 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1196
1197 assert(getTargetMachine().getFrameLowering()->getStackAlignment() >=
Akira Hatanaka053546c2011-05-25 02:20:00 +00001198 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1199 "Cannot lower if the alignment of the allocated space is larger than \
1200 that of the stack.");
1201
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001202 SDValue Chain = Op.getOperand(0);
1203 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001204 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001205
1206 // Get a reference from Mips stack pointer
Owen Anderson825b72b2009-08-11 20:47:22 +00001207 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, Mips::SP, MVT::i32);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001208
1209 // Subtract the dynamic size from the actual stack size to
1210 // obtain the new stack size.
Owen Anderson825b72b2009-08-11 20:47:22 +00001211 SDValue Sub = DAG.getNode(ISD::SUB, dl, MVT::i32, StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001212
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001213 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001214 // must be placed in the stack pointer register.
Akira Hatanaka053546c2011-05-25 02:20:00 +00001215 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, Mips::SP, Sub,
1216 SDValue());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001217
1218 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001219 // value and a chain
Akira Hatanaka21afc632011-06-21 00:40:49 +00001220 SDVTList VTLs = DAG.getVTList(MVT::i32, MVT::Other);
1221 SDValue Ptr = DAG.getFrameIndex(MipsFI->getDynAllocFI(), getPointerTy());
1222 SDValue Ops[] = { Chain, Ptr, Chain.getValue(1) };
1223
1224 return DAG.getNode(MipsISD::DynAlloc, dl, VTLs, Ops, 3);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001225}
1226
1227SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001228LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001229{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001230 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001231 // the block to branch to if the condition is true.
1232 SDValue Chain = Op.getOperand(0);
1233 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001234 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001235
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001236 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1237
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001238 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001239 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001240 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001241
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001242 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001243 Mips::CondCode CC =
1244 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001245 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001246
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001247 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001248 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001249}
1250
1251SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001252LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001253{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001254 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001255
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001256 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001257 if (Cond.getOpcode() != MipsISD::FPCmp)
1258 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001259
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001260 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1261 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001262}
1263
Dan Gohmand858e902010-04-17 15:26:15 +00001264SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1265 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001266 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001267 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001268 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001269
Eli Friedmane2c74082009-08-03 02:22:28 +00001270 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001271 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001272
Chris Lattnerb71b9092009-08-13 06:28:06 +00001273 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001274
Chris Lattnere3736f82009-08-13 05:41:27 +00001275 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001276 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1277 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001278 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001279 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1280 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001281 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001282 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001283 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001284 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1285 MipsII::MO_ABS_HI);
1286 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1287 MipsII::MO_ABS_LO);
1288 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1289 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001290 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001291 }
1292
Akira Hatanaka0f843822011-06-07 18:58:42 +00001293 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1294 MipsII::MO_GOT);
1295 GA = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, GA);
1296 SDValue ResNode = DAG.getLoad(MVT::i32, dl,
1297 DAG.getEntryNode(), GA, MachinePointerInfo(),
1298 false, false, 0);
1299 // On functions and global targets not internal linked only
1300 // a load from got/GP is necessary for PIC to work.
1301 if (!GV->hasInternalLinkage() &&
1302 (!GV->hasLocalLinkage() || isa<Function>(GV)))
1303 return ResNode;
1304 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1305 MipsII::MO_ABS_LO);
1306 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
1307 return DAG.getNode(ISD::ADD, dl, MVT::i32, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001308}
1309
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001310SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1311 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001312 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1313 // FIXME there isn't actually debug info here
1314 DebugLoc dl = Op.getDebugLoc();
1315
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001316 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001317 // %hi/%lo relocation
1318 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true,
1319 MipsII::MO_ABS_HI);
1320 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true,
1321 MipsII::MO_ABS_LO);
1322 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1323 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1324 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001325 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001326
1327 SDValue BAGOTOffset = DAG.getBlockAddress(BA, MVT::i32, true,
1328 MipsII::MO_GOT);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001329 BAGOTOffset = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, BAGOTOffset);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001330 SDValue BALOOffset = DAG.getBlockAddress(BA, MVT::i32, true,
1331 MipsII::MO_ABS_LO);
1332 SDValue Load = DAG.getLoad(MVT::i32, dl,
1333 DAG.getEntryNode(), BAGOTOffset,
1334 MachinePointerInfo(), false, false, 0);
1335 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALOOffset);
1336 return DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001337}
1338
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001339SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001340LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001341{
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001342 // If the relocation model is PIC, use the General Dynamic TLS Model,
1343 // otherwise use the Initial Exec or Local Exec TLS Model.
1344 // TODO: implement Local Dynamic TLS model
1345
1346 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1347 DebugLoc dl = GA->getDebugLoc();
1348 const GlobalValue *GV = GA->getGlobal();
1349 EVT PtrVT = getPointerTy();
1350
1351 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1352 // General Dynamic TLS Model
1353 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001354 0, MipsII::MO_TLSGD);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001355 SDValue Tlsgd = DAG.getNode(MipsISD::TlsGd, dl, MVT::i32, TGA);
1356 SDValue GP = DAG.getRegister(Mips::GP, MVT::i32);
1357 SDValue Argument = DAG.getNode(ISD::ADD, dl, MVT::i32, GP, Tlsgd);
1358
1359 ArgListTy Args;
1360 ArgListEntry Entry;
1361 Entry.Node = Argument;
1362 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
1363 Args.push_back(Entry);
1364 std::pair<SDValue, SDValue> CallResult =
1365 LowerCallTo(DAG.getEntryNode(),
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001366 (const Type *) Type::getInt32Ty(*DAG.getContext()),
1367 false, false, false, false, 0, CallingConv::C, false, true,
1368 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG,
1369 dl);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001370
1371 return CallResult.first;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001372 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001373
1374 SDValue Offset;
1375 if (GV->isDeclaration()) {
1376 // Initial Exec TLS Model
1377 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1378 MipsII::MO_GOTTPREL);
1379 Offset = DAG.getLoad(MVT::i32, dl,
1380 DAG.getEntryNode(), TGA, MachinePointerInfo(),
1381 false, false, 0);
1382 } else {
1383 // Local Exec TLS Model
1384 SDVTList VTs = DAG.getVTList(MVT::i32);
1385 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1386 MipsII::MO_TPREL_HI);
1387 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1388 MipsII::MO_TPREL_LO);
1389 SDValue Hi = DAG.getNode(MipsISD::TprelHi, dl, VTs, &TGAHi, 1);
1390 SDValue Lo = DAG.getNode(MipsISD::TprelLo, dl, MVT::i32, TGALo);
1391 Offset = DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
1392 }
1393
1394 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1395 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001396}
1397
1398SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001399LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001400{
Dan Gohman475871a2008-07-27 21:46:04 +00001401 SDValue ResNode;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001402 SDValue HiPart;
Dale Johannesende064702009-02-06 21:50:26 +00001403 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001404 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001405 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001406 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT : MipsII::MO_ABS_HI;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001407
Owen Andersone50ed302009-08-10 22:56:29 +00001408 EVT PtrVT = Op.getValueType();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001409 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001410
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001411 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OpFlag);
1412
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +00001413 if (!IsPIC) {
Dan Gohman475871a2008-07-27 21:46:04 +00001414 SDValue Ops[] = { JTI };
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001415 HiPart = DAG.getNode(MipsISD::Hi, dl, DAG.getVTList(MVT::i32), Ops, 1);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001416 } else {// Emit Load from Global Pointer
1417 JTI = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, JTI);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001418 HiPart = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), JTI,
1419 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +00001420 false, false, 0);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001421 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001422
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00001423 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
1424 MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001425 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, JTILo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001426 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001427
1428 return ResNode;
1429}
1430
Dan Gohman475871a2008-07-27 21:46:04 +00001431SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001432LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001433{
Dan Gohman475871a2008-07-27 21:46:04 +00001434 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001435 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001436 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001437 // FIXME there isn't actually debug info here
1438 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001439
1440 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001441 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001442 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001443 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001444 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001445 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001446 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1447 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001448 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001449
1450 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001451 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001452 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001453 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001454 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001455 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1456 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001457 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001458 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001459 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001460 N->getOffset(), MipsII::MO_GOT);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001461 CP = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, CP);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001462 SDValue Load = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001463 CP, MachinePointerInfo::getConstantPool(),
1464 false, false, 0);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001465 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001466 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001467 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001468 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
1469 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001470
1471 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001472}
1473
Dan Gohmand858e902010-04-17 15:26:15 +00001474SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001475 MachineFunction &MF = DAG.getMachineFunction();
1476 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1477
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001478 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001479 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1480 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001481
1482 // vastart just stores the address of the VarArgsFrameIndex slot into the
1483 // memory location argument.
1484 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001485 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
1486 MachinePointerInfo(SV),
David Greenef6fa1862010-02-15 16:56:10 +00001487 false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001488}
1489
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001490static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG) {
1491 // FIXME: Use ext/ins instructions if target architecture is Mips32r2.
1492 DebugLoc dl = Op.getDebugLoc();
1493 SDValue Op0 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op.getOperand(0));
1494 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op.getOperand(1));
1495 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op0,
1496 DAG.getConstant(0x7fffffff, MVT::i32));
1497 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op1,
1498 DAG.getConstant(0x80000000, MVT::i32));
1499 SDValue Result = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1500 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Result);
1501}
1502
1503static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool isLittle) {
Eric Christopher471e4222011-06-08 23:55:35 +00001504 // FIXME:
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001505 // Use ext/ins instructions if target architecture is Mips32r2.
1506 // Eliminate redundant mfc1 and mtc1 instructions.
1507 unsigned LoIdx = 0, HiIdx = 1;
Eric Christopher471e4222011-06-08 23:55:35 +00001508
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001509 if (!isLittle)
1510 std::swap(LoIdx, HiIdx);
1511
1512 DebugLoc dl = Op.getDebugLoc();
1513 SDValue Word0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1514 Op.getOperand(0),
1515 DAG.getConstant(LoIdx, MVT::i32));
1516 SDValue Hi0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1517 Op.getOperand(0), DAG.getConstant(HiIdx, MVT::i32));
1518 SDValue Hi1 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1519 Op.getOperand(1), DAG.getConstant(HiIdx, MVT::i32));
1520 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi0,
1521 DAG.getConstant(0x7fffffff, MVT::i32));
1522 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi1,
1523 DAG.getConstant(0x80000000, MVT::i32));
1524 SDValue Word1 = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1525
1526 if (!isLittle)
1527 std::swap(Word0, Word1);
1528
1529 return DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64, Word0, Word1);
1530}
1531
1532SDValue MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG)
1533 const {
1534 EVT Ty = Op.getValueType();
1535
1536 assert(Ty == MVT::f32 || Ty == MVT::f64);
1537
1538 if (Ty == MVT::f32)
1539 return LowerFCOPYSIGN32(Op, DAG);
1540 else
1541 return LowerFCOPYSIGN64(Op, DAG, Subtarget->isLittle());
1542}
1543
Akira Hatanaka2e591472011-06-02 00:24:44 +00001544SDValue MipsTargetLowering::
1545LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001546 // check the depth
1547 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001548 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001549
1550 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1551 MFI->setFrameAddressIsTaken(true);
1552 EVT VT = Op.getValueType();
1553 DebugLoc dl = Op.getDebugLoc();
1554 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, Mips::FP, VT);
1555 return FrameAddr;
1556}
1557
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001558//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001559// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001560//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001561
1562#include "MipsGenCallingConv.inc"
1563
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001564//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001565// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001566// Mips O32 ABI rules:
1567// ---
1568// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001569// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001570// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001571// f64 - Only passed in two aliased f32 registers if no int reg has been used
1572// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001573// not used, it must be shadowed. If only A3 is avaiable, shadow it and
1574// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001575//
1576// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001577//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001578
Duncan Sands1e96bab2010-11-04 10:49:57 +00001579static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001580 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001581 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1582
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001583 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001584
1585 static const unsigned IntRegs[] = {
1586 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1587 };
1588 static const unsigned F32Regs[] = {
1589 Mips::F12, Mips::F14
1590 };
1591 static const unsigned F64Regs[] = {
1592 Mips::D6, Mips::D7
1593 };
1594
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001595 // ByVal Args
1596 if (ArgFlags.isByVal()) {
1597 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
1598 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
1599 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
1600 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
1601 r < std::min(IntRegsSize, NextReg); ++r)
1602 State.AllocateReg(IntRegs[r]);
1603 return false;
1604 }
1605
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001606 // Promote i8 and i16
1607 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
1608 LocVT = MVT::i32;
1609 if (ArgFlags.isSExt())
1610 LocInfo = CCValAssign::SExt;
1611 else if (ArgFlags.isZExt())
1612 LocInfo = CCValAssign::ZExt;
1613 else
1614 LocInfo = CCValAssign::AExt;
1615 }
1616
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001617 unsigned Reg;
1618
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001619 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
1620 // is true: function is vararg, argument is 3rd or higher, there is previous
1621 // argument which is not f32 or f64.
1622 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
1623 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001624 unsigned OrigAlign = ArgFlags.getOrigAlign();
1625 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001626
1627 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001628 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001629 // If this is the first part of an i64 arg,
1630 // the allocated register must be either A0 or A2.
1631 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
1632 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001633 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001634 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
1635 // Allocate int register and shadow next int register. If first
1636 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001637 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1638 if (Reg == Mips::A1 || Reg == Mips::A3)
1639 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1640 State.AllocateReg(IntRegs, IntRegsSize);
1641 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001642 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
1643 // we are guaranteed to find an available float register
1644 if (ValVT == MVT::f32) {
1645 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
1646 // Shadow int register
1647 State.AllocateReg(IntRegs, IntRegsSize);
1648 } else {
1649 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
1650 // Shadow int registers
1651 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
1652 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
1653 State.AllocateReg(IntRegs, IntRegsSize);
1654 State.AllocateReg(IntRegs, IntRegsSize);
1655 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001656 } else
1657 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001658
Akira Hatanakad37776d2011-05-20 21:39:54 +00001659 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
1660 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
1661
1662 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001663 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00001664 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001665 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001666
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001667 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001668}
1669
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001670//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001671// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001672//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001673
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001674static const unsigned O32IntRegsSize = 4;
1675
1676static const unsigned O32IntRegs[] = {
1677 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1678};
1679
1680// Write ByVal Arg to arg registers and stack.
1681static void
1682WriteByValArg(SDValue& Chain, DebugLoc dl,
1683 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
1684 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
1685 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00001686 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
1687 MVT PtrType) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001688 unsigned FirstWord = VA.getLocMemOffset() / 4;
1689 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
1690 unsigned LastWord = FirstWord + NumWords;
1691 unsigned CurWord;
1692
1693 // copy the first 4 words of byval arg to registers A0 - A3
1694 for (CurWord = FirstWord; CurWord < std::min(LastWord, O32IntRegsSize);
1695 ++CurWord) {
1696 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1697 DAG.getConstant((CurWord - FirstWord) * 4,
1698 MVT::i32));
1699 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
1700 MachinePointerInfo(),
1701 false, false, 0);
1702 MemOpChains.push_back(LoadVal.getValue(1));
1703 unsigned DstReg = O32IntRegs[CurWord];
1704 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
1705 }
1706
1707 // copy remaining part of byval arg to stack.
1708 if (CurWord < LastWord) {
Eric Christopher471e4222011-06-08 23:55:35 +00001709 unsigned SizeInBytes = (LastWord - CurWord) * 4;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001710 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1711 DAG.getConstant((CurWord - FirstWord) * 4,
1712 MVT::i32));
1713 LastFI = MFI->CreateFixedObject(SizeInBytes, CurWord * 4, true);
1714 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
1715 Chain = DAG.getMemcpy(Chain, dl, Dst, Src,
1716 DAG.getConstant(SizeInBytes, MVT::i32),
1717 /*Align*/4,
1718 /*isVolatile=*/false, /*AlwaysInline=*/false,
1719 MachinePointerInfo(0), MachinePointerInfo(0));
1720 MemOpChains.push_back(Chain);
1721 }
1722}
1723
Dan Gohman98ca4f22009-08-05 01:29:28 +00001724/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00001725/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001726/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001727SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001728MipsTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001729 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001730 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001731 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001732 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001733 const SmallVectorImpl<ISD::InputArg> &Ins,
1734 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001735 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001736 // MIPs target does not yet support tail call optimization.
1737 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001738
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001739 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001740 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00001741 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001742 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00001743 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001744
1745 // Analyze operands of the call, assigning locations to each operand.
1746 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001747 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1748 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001749
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00001750 if (Subtarget->isABI_O32())
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001751 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00001752 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001753 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001754
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001755 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001756 unsigned NextStackOffset = CCInfo.getNextStackOffset();
1757
1758 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NextStackOffset,
1759 true));
1760
1761 // If this is the first call, create a stack frame object that points to
1762 // a location to which .cprestore saves $gp.
1763 if (IsPIC && !MipsFI->getGPFI())
1764 MipsFI->setGPFI(MFI->CreateFixedObject(4, 0, true));
1765
Akira Hatanaka21afc632011-06-21 00:40:49 +00001766 // Get the frame index of the stack frame object that points to the location
1767 // of dynamically allocated area on the stack.
1768 int DynAllocFI = MipsFI->getDynAllocFI();
1769
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001770 // Update size of the maximum argument space.
1771 // For O32, a minimum of four words (16 bytes) of argument space is
1772 // allocated.
1773 if (Subtarget->isABI_O32())
1774 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
1775
1776 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
1777
1778 if (MaxCallFrameSize < NextStackOffset) {
1779 MipsFI->setMaxCallFrameSize(NextStackOffset);
1780
Akira Hatanaka21afc632011-06-21 00:40:49 +00001781 // Set the offsets relative to $sp of the $gp restore slot and dynamically
1782 // allocated stack space. These offsets must be aligned to a boundary
1783 // determined by the stack alignment of the ABI.
1784 unsigned StackAlignment = TFL->getStackAlignment();
1785 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
1786 StackAlignment * StackAlignment;
1787
1788 if (IsPIC)
1789 MFI->setObjectOffset(MipsFI->getGPFI(), NextStackOffset);
1790
1791 MFI->setObjectOffset(DynAllocFI, NextStackOffset);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001792 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001793
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001794 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001795 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
1796 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001797
Eric Christopher471e4222011-06-08 23:55:35 +00001798 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
Akira Hatanaka43299772011-05-20 23:22:14 +00001799
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001800 // Walk the register/memloc assignments, inserting copies/loads.
1801 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00001802 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001803 CCValAssign &VA = ArgLocs[i];
1804
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001805 // Promote the value if needed.
1806 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001807 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001808 case CCValAssign::Full:
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001809 if (Subtarget->isABI_O32() && VA.isRegLoc()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001810 if (VA.getValVT() == MVT::f32 && VA.getLocVT() == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001811 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00001812 if (VA.getValVT() == MVT::f64 && VA.getLocVT() == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001813 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1814 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00001815 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1816 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00001817 if (!Subtarget->isLittle())
1818 std::swap(Lo, Hi);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001819 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Lo));
1820 RegsToPass.push_back(std::make_pair(VA.getLocReg()+1, Hi));
1821 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001822 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001823 }
1824 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00001825 case CCValAssign::SExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001826 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001827 break;
1828 case CCValAssign::ZExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001829 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001830 break;
1831 case CCValAssign::AExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001832 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001833 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001834 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001835
1836 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001837 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001838 if (VA.isRegLoc()) {
1839 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00001840 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001841 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001842
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001843 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00001844 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001845
Eric Christopher471e4222011-06-08 23:55:35 +00001846 // ByVal Arg.
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001847 ISD::ArgFlagsTy Flags = Outs[i].Flags;
1848 if (Flags.isByVal()) {
1849 assert(Subtarget->isABI_O32() &&
1850 "No support for ByVal args by ABIs other than O32 yet.");
1851 assert(Flags.getByValSize() &&
1852 "ByVal args of size 0 should have been ignored by front-end.");
1853 WriteByValArg(Chain, dl, RegsToPass, MemOpChains, LastFI, MFI, DAG, Arg,
1854 VA, Flags, getPointerTy());
1855 continue;
1856 }
1857
Chris Lattnere0b12152008-03-17 06:57:02 +00001858 // Create the frame index object for this incoming parameter
Eric Christopher471e4222011-06-08 23:55:35 +00001859 LastFI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001860 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00001861 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00001862
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001863 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00001864 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00001865 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
1866 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +00001867 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001868 }
1869
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001870 // Extend range of indices of frame objects for outgoing arguments that were
1871 // created during this function call. Skip this step if no such objects were
1872 // created.
1873 if (LastFI)
1874 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
1875
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001876 // Transform all store nodes into one single node because all store
1877 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001878 if (!MemOpChains.empty())
1879 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001880 &MemOpChains[0], MemOpChains.size());
1881
Bill Wendling056292f2008-09-16 21:48:12 +00001882 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001883 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1884 // node so that legalize doesn't hack it.
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001885 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001886 bool LoadSymAddr = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001887 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001888
1889 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001890 if (IsPIC && G->getGlobal()->hasInternalLinkage()) {
1891 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
1892 getPointerTy(), 0,MipsII:: MO_GOT);
1893 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
1894 0, MipsII::MO_ABS_LO);
1895 } else {
1896 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
1897 getPointerTy(), 0, OpFlag);
1898 }
1899
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001900 LoadSymAddr = true;
1901 }
1902 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001903 Callee = DAG.getTargetExternalSymbol(S->getSymbol(),
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001904 getPointerTy(), OpFlag);
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001905 LoadSymAddr = true;
1906 }
1907
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00001908 SDValue InFlag;
1909
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001910 // Create nodes that load address of callee and copy it to T9
1911 if (IsPIC) {
1912 if (LoadSymAddr) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001913 // Load callee address
Akira Hatanaka342837d2011-05-28 01:07:07 +00001914 Callee = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, Callee);
Akira Hatanaka25eba392011-06-24 19:01:25 +00001915 SDValue LoadValue = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), Callee,
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001916 MachinePointerInfo::getGOT(),
1917 false, false, 0);
1918
1919 // Use GOT+LO if callee has internal linkage.
1920 if (CalleeLo.getNode()) {
1921 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CalleeLo);
1922 Callee = DAG.getNode(ISD::ADD, dl, MVT::i32, LoadValue, Lo);
1923 } else
1924 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001925 }
1926
1927 // copy to T9
1928 Chain = DAG.getCopyToReg(Chain, dl, Mips::T9, Callee, SDValue(0, 0));
1929 InFlag = Chain.getValue(1);
1930 Callee = DAG.getRegister(Mips::T9, MVT::i32);
1931 }
Bill Wendling056292f2008-09-16 21:48:12 +00001932
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00001933 // Build a sequence of copy-to-reg nodes chained together with token
1934 // chain and flag operands which copy the outgoing args into registers.
1935 // The InFlag in necessary since all emitted instructions must be
1936 // stuck together.
1937 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1938 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1939 RegsToPass[i].second, InFlag);
1940 InFlag = Chain.getValue(1);
1941 }
1942
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001943 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001944 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001945 //
1946 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001947 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00001948 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001949 Ops.push_back(Chain);
1950 Ops.push_back(Callee);
1951
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001952 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001953 // known live into the call.
1954 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1955 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1956 RegsToPass[i].second.getValueType()));
1957
Gabor Greifba36cb52008-08-28 21:40:38 +00001958 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001959 Ops.push_back(InFlag);
1960
Dale Johannesen33c960f2009-02-04 20:06:27 +00001961 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001962 InFlag = Chain.getValue(1);
1963
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00001964 // Create the CALLSEQ_END node.
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001965 Chain = DAG.getCALLSEQ_END(Chain,
1966 DAG.getIntPtrConstant(NextStackOffset, true),
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00001967 DAG.getIntPtrConstant(0, true), InFlag);
1968 InFlag = Chain.getValue(1);
1969
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001970 // Handle result values, copying them out of physregs into vregs that we
1971 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001972 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
1973 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001974}
1975
Dan Gohman98ca4f22009-08-05 01:29:28 +00001976/// LowerCallResult - Lower the result values of a call into the
1977/// appropriate copies out of appropriate physical registers.
1978SDValue
1979MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001980 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001981 const SmallVectorImpl<ISD::InputArg> &Ins,
1982 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001983 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001984 // Assign locations to each value returned by this call.
1985 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001986 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1987 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001988
Dan Gohman98ca4f22009-08-05 01:29:28 +00001989 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001990
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001991 // Copy all of the result registers out of their specified physreg.
1992 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001993 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001994 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001995 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001996 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001997 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001998
Dan Gohman98ca4f22009-08-05 01:29:28 +00001999 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002000}
2001
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002002//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002003// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002004//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002005static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2006 std::vector<SDValue>& OutChains,
2007 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
2008 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags) {
2009 unsigned LocMem = VA.getLocMemOffset();
2010 unsigned FirstWord = LocMem / 4;
2011
2012 // copy register A0 - A3 to frame object
2013 for (unsigned i = 0; i < NumWords; ++i) {
2014 unsigned CurWord = FirstWord + i;
2015 if (CurWord >= O32IntRegsSize)
2016 break;
2017
2018 unsigned SrcReg = O32IntRegs[CurWord];
2019 unsigned Reg = AddLiveIn(MF, SrcReg, Mips::CPURegsRegisterClass);
2020 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2021 DAG.getConstant(i * 4, MVT::i32));
2022 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
2023 StorePtr, MachinePointerInfo(), false,
2024 false, 0);
2025 OutChains.push_back(Store);
2026 }
2027}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002028
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002029/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002030/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002031SDValue
2032MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002033 CallingConv::ID CallConv,
2034 bool isVarArg,
2035 const SmallVectorImpl<ISD::InputArg>
2036 &Ins,
2037 DebugLoc dl, SelectionDAG &DAG,
2038 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002039 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002040 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002041 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002042 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002043
Dan Gohman1e93df62010-04-17 14:41:14 +00002044 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002045
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002046 // Used with vargs to acumulate store chains.
2047 std::vector<SDValue> OutChains;
2048
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002049 // Assign locations to all of the incoming arguments.
2050 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002051 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2052 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002053
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002054 if (Subtarget->isABI_O32())
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002055 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002056 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002057 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002058
Akira Hatanaka43299772011-05-20 23:22:14 +00002059 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002060
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002061 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002062 CCValAssign &VA = ArgLocs[i];
2063
2064 // Arguments stored on registers
2065 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002066 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002067 unsigned ArgReg = VA.getLocReg();
Bill Wendling06b8c192008-07-09 05:55:53 +00002068 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002069
Owen Anderson825b72b2009-08-11 20:47:22 +00002070 if (RegVT == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002071 RC = Mips::CPURegsRegisterClass;
2072 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002073 RC = Mips::FGR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002074 else if (RegVT == MVT::f64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002075 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002076 RC = Mips::AFGR64RegisterClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002077 } else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002078 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002079
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002080 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002081 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002082 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002083 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002084
2085 // If this is an 8 or 16-bit value, it has been passed promoted
2086 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002087 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002088 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002089 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002090 if (VA.getLocInfo() == CCValAssign::SExt)
2091 Opcode = ISD::AssertSext;
2092 else if (VA.getLocInfo() == CCValAssign::ZExt)
2093 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002094 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002095 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Chris Lattnerd4015072009-03-26 05:28:14 +00002096 DAG.getValueType(VA.getValVT()));
Dale Johannesen33c960f2009-02-04 20:06:27 +00002097 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002098 }
2099
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002100 // Handle O32 ABI cases: i32->f32 and (i32,i32)->f64
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002101 if (Subtarget->isABI_O32()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002102 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f32)
2103 ArgValue = DAG.getNode(ISD::BITCAST, dl, MVT::f32, ArgValue);
Owen Anderson825b72b2009-08-11 20:47:22 +00002104 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002105 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002106 VA.getLocReg()+1, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002107 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002108 if (!Subtarget->isLittle())
2109 std::swap(ArgValue, ArgValue2);
2110 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
2111 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002112 }
2113 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002114
Dan Gohman98ca4f22009-08-05 01:29:28 +00002115 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002116 } else { // VA.isRegLoc()
2117
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002118 // sanity check
2119 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002120
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002121 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2122
2123 if (Flags.isByVal()) {
2124 assert(Subtarget->isABI_O32() &&
2125 "No support for ByVal args by ABIs other than O32 yet.");
2126 assert(Flags.getByValSize() &&
2127 "ByVal args of size 0 should have been ignored by front-end.");
2128 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
2129 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
2130 true);
2131 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
2132 InVals.push_back(FIN);
2133 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags);
2134
2135 continue;
2136 }
2137
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002138 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002139 LastFI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
2140 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002141
2142 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00002143 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002144 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00002145 MachinePointerInfo::getFixedStack(LastFI),
David Greenef6fa1862010-02-15 16:56:10 +00002146 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002147 }
2148 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002149
2150 // The mips ABIs for returning structs by value requires that we copy
2151 // the sret argument into $v0 for the return. Save the argument into
2152 // a virtual register so that we can access it from the return points.
2153 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2154 unsigned Reg = MipsFI->getSRetReturnReg();
2155 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002156 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002157 MipsFI->setSRetReturnReg(Reg);
2158 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002159 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002160 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002161 }
2162
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00002163 if (isVarArg && Subtarget->isABI_O32()) {
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002164 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00002165 // which is a value necessary to VASTART.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002166 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002167 assert(NextStackOffset % 4 == 0 &&
2168 "NextStackOffset must be aligned to 4-byte boundaries.");
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002169 LastFI = MFI->CreateFixedObject(4, NextStackOffset, true);
2170 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00002171
2172 // If NextStackOffset is smaller than o32's 16-byte reserved argument area,
2173 // copy the integer registers that have not been used for argument passing
2174 // to the caller's stack frame.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002175 for (; NextStackOffset < 16; NextStackOffset += 4) {
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00002176 TargetRegisterClass *RC = Mips::CPURegsRegisterClass;
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002177 unsigned Idx = NextStackOffset / 4;
2178 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), O32IntRegs[Idx], RC);
2179 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, MVT::i32);
Akira Hatanaka69c19f72011-05-23 20:16:59 +00002180 LastFI = MFI->CreateFixedObject(4, NextStackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002181 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
2182 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
2183 MachinePointerInfo(),
2184 false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002185 }
2186 }
2187
Akira Hatanaka43299772011-05-20 23:22:14 +00002188 MipsFI->setLastInArgFI(LastFI);
2189
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002190 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002191 // the size of Ins and InVals. This only happens when on varg functions
2192 if (!OutChains.empty()) {
2193 OutChains.push_back(Chain);
2194 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2195 &OutChains[0], OutChains.size());
2196 }
2197
Dan Gohman98ca4f22009-08-05 01:29:28 +00002198 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002199}
2200
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002201//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002202// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002203//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002204
Dan Gohman98ca4f22009-08-05 01:29:28 +00002205SDValue
2206MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002207 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002208 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002209 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00002210 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002211
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002212 // CCValAssign - represent the assignment of
2213 // the return value to a location
2214 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002215
2216 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00002217 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2218 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002219
Dan Gohman98ca4f22009-08-05 01:29:28 +00002220 // Analize return values.
2221 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002222
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002223 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002224 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002225 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002226 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002227 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002228 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002229 }
2230
Dan Gohman475871a2008-07-27 21:46:04 +00002231 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002232
2233 // Copy the result values into the output registers.
2234 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2235 CCValAssign &VA = RVLocs[i];
2236 assert(VA.isRegLoc() && "Can only return in registers!");
2237
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002238 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002239 OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002240
2241 // guarantee that all emitted copies are
2242 // stuck together, avoiding something bad
2243 Flag = Chain.getValue(1);
2244 }
2245
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002246 // The mips ABIs for returning structs by value requires that we copy
2247 // the sret argument into $v0 for the return. We saved the argument into
2248 // a virtual register in the entry block, so now we copy the value out
2249 // and into $v0.
2250 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2251 MachineFunction &MF = DAG.getMachineFunction();
2252 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2253 unsigned Reg = MipsFI->getSRetReturnReg();
2254
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002255 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002256 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00002257 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002258
Dale Johannesena05dca42009-02-04 23:02:30 +00002259 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002260 Flag = Chain.getValue(1);
2261 }
2262
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002263 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00002264 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002265 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002266 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002267 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002268 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002269 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002270}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002271
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002272//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002273// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002274//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002275
2276/// getConstraintType - Given a constraint letter, return the type of
2277/// constraint it is for this target.
2278MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002279getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002280{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002281 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002282 // GCC config/mips/constraints.md
2283 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002284 // 'd' : An address register. Equivalent to r
2285 // unless generating MIPS16 code.
2286 // 'y' : Equivalent to r; retained for
2287 // backwards compatibility.
2288 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002289 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002290 switch (Constraint[0]) {
2291 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002292 case 'd':
2293 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002294 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002295 return C_RegisterClass;
2296 break;
2297 }
2298 }
2299 return TargetLowering::getConstraintType(Constraint);
2300}
2301
John Thompson44ab89e2010-10-29 17:29:13 +00002302/// Examine constraint type and operand type and determine a weight value.
2303/// This object must already have been set up with the operand type
2304/// and the current alternative constraint selected.
2305TargetLowering::ConstraintWeight
2306MipsTargetLowering::getSingleConstraintMatchWeight(
2307 AsmOperandInfo &info, const char *constraint) const {
2308 ConstraintWeight weight = CW_Invalid;
2309 Value *CallOperandVal = info.CallOperandVal;
2310 // If we don't have a value, we can't do a match,
2311 // but allow it at the lowest weight.
2312 if (CallOperandVal == NULL)
2313 return CW_Default;
2314 const Type *type = CallOperandVal->getType();
2315 // Look at the constraint type.
2316 switch (*constraint) {
2317 default:
2318 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2319 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002320 case 'd':
2321 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002322 if (type->isIntegerTy())
2323 weight = CW_Register;
2324 break;
2325 case 'f':
2326 if (type->isFloatTy())
2327 weight = CW_Register;
2328 break;
2329 }
2330 return weight;
2331}
2332
Eric Christopher38d64262011-06-29 19:33:04 +00002333/// Given a register class constraint, like 'r', if this corresponds directly
2334/// to an LLVM register class, return a register of 0 and the register class
2335/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002336std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002337getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002338{
2339 if (Constraint.size() == 1) {
2340 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002341 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2342 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002343 case 'r':
2344 return std::make_pair(0U, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002345 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002346 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002347 return std::make_pair(0U, Mips::FGR32RegisterClass);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002348 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002349 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
2350 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Eric Christopher314aff12011-06-29 19:04:31 +00002351 break;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002352 }
2353 }
2354 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2355}
2356
Dan Gohman6520e202008-10-18 02:06:02 +00002357bool
2358MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2359 // The Mips target isn't yet aware of offsets.
2360 return false;
2361}
Evan Chengeb2f9692009-10-27 19:56:55 +00002362
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002363bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
2364 if (VT != MVT::f32 && VT != MVT::f64)
2365 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00002366 if (Imm.isNegZero())
2367 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00002368 return Imm.isZero();
2369}