blob: 32df5039f490ab379e570f5c1406d30d29f488b2 [file] [log] [blame]
Evan Cheng148b6a42007-07-05 21:15:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson87949d42010-03-17 21:16:45 +000058
Daniel Dunbar003de662009-09-21 05:58:35 +000059 void getAnalysisUsage(AnalysisUsage &AU) const {
60 AU.addRequired<MachineModuleInfo>();
61 MachineFunctionPass::getAnalysisUsage(AU);
62 }
Bob Wilson87949d42010-03-17 21:16:45 +000063
Evan Cheng148b6a42007-07-05 21:15:40 +000064 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000065 public:
66 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
67 : MachineFunctionPass(&ID), JTI(0), II((ARMInstrInfo*)tm.getInstrInfo()),
68 TD(tm.getTargetData()), TM(tm),
69 MCE(mce), MCPEs(0), MJTEs(0),
70 IsPIC(TM.getRelocationModel() == Reloc::PIC_) {}
Bob Wilson87949d42010-03-17 21:16:45 +000071
Chris Lattner33fabd72010-02-02 21:48:51 +000072 /// getBinaryCodeForInstr - This function, generated by the
73 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
74 /// machine instructions.
75 unsigned getBinaryCodeForInstr(const MachineInstr &MI);
Evan Cheng148b6a42007-07-05 21:15:40 +000076
77 bool runOnMachineFunction(MachineFunction &MF);
78
79 virtual const char *getPassName() const {
80 return "ARM Machine Code Emitter";
81 }
82
83 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000084
85 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000086
Evan Cheng83b5cf02008-11-05 23:22:34 +000087 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000088 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000089 void emitConstPoolInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000090 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000091 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000092 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000093 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000094 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000095 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000096 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +000097 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned OpIdx);
99
Evan Cheng90922132008-11-06 02:25:39 +0000100 unsigned getMachineSoImmOpValue(unsigned SoImm);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000101
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000102 unsigned getAddrModeSBit(const MachineInstr &MI,
103 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000104
Evan Cheng83b5cf02008-11-05 23:22:34 +0000105 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000106 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000108
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000110 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000112
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
114 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000115
116 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
117
Evan Chengfbc9d412008-11-06 01:21:28 +0000118 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000119
Evan Cheng97f48c32008-11-06 22:15:19 +0000120 void emitExtendInstruction(const MachineInstr &MI);
121
Evan Cheng8b59db32008-11-07 01:41:35 +0000122 void emitMiscArithInstruction(const MachineInstr &MI);
123
Evan Chengedda31c2008-11-05 18:35:52 +0000124 void emitBranchInstruction(const MachineInstr &MI);
125
Evan Cheng437c1732008-11-07 22:30:53 +0000126 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000127
Evan Chengedda31c2008-11-05 18:35:52 +0000128 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000129
Evan Cheng96581d32008-11-11 02:11:05 +0000130 void emitVFPArithInstruction(const MachineInstr &MI);
131
Evan Cheng78be83d2008-11-11 19:40:26 +0000132 void emitVFPConversionInstruction(const MachineInstr &MI);
133
Evan Chengcd8e66a2008-11-11 21:48:44 +0000134 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
135
136 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
137
138 void emitMiscInstruction(const MachineInstr &MI);
139
Evan Cheng7602e112008-09-02 06:52:38 +0000140 /// getMachineOpValue - Return binary encoding of operand. If the machine
141 /// operand requires relocation, record the relocation and return zero.
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000142 unsigned getMachineOpValue(const MachineInstr &MI,const MachineOperand &MO);
Evan Cheng7602e112008-09-02 06:52:38 +0000143 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) {
144 return getMachineOpValue(MI, MI.getOperand(OpIdx));
145 }
Evan Cheng7602e112008-09-02 06:52:38 +0000146
Evan Cheng83b5cf02008-11-05 23:22:34 +0000147 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000148 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000149 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000150
151 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000152 /// fixed up by the relocation stage.
Evan Cheng057d0c32008-09-18 07:28:19 +0000153 void emitGlobalAddress(GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000154 bool MayNeedFarStub, bool Indirect,
155 intptr_t ACPV = 0);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000156 void emitExternalSymbolAddress(const char *ES, unsigned Reloc);
Evan Cheng437c1732008-11-07 22:30:53 +0000157 void emitConstPoolAddress(unsigned CPI, unsigned Reloc);
158 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc);
159 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
160 intptr_t JTBase = 0);
Evan Cheng148b6a42007-07-05 21:15:40 +0000161 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000162}
163
Chris Lattner33fabd72010-02-02 21:48:51 +0000164char ARMCodeEmitter::ID = 0;
165
Bob Wilson87949d42010-03-17 21:16:45 +0000166/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000167/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000168FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
169 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000170 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000171}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000172
Chris Lattner33fabd72010-02-02 21:48:51 +0000173bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000174 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
175 MF.getTarget().getRelocationModel() != Reloc::Static) &&
176 "JIT relocation model must be set to static or default!");
Evan Cheng08669742009-09-10 01:23:53 +0000177 JTI = ((ARMTargetMachine&)MF.getTarget()).getJITInfo();
Evan Cheng148b6a42007-07-05 21:15:40 +0000178 II = ((ARMTargetMachine&)MF.getTarget()).getInstrInfo();
179 TD = ((ARMTargetMachine&)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000180 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000181 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000182 MJTEs = 0;
183 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000184 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Evan Cheng3cc82232008-11-08 07:38:22 +0000185 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000186 MMI = &getAnalysis<MachineModuleInfo>();
187 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000188
189 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000190 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000191 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000192 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000193 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000194 MBB != E; ++MBB) {
195 MCE.StartMachineBasicBlock(MBB);
196 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
197 I != E; ++I)
198 emitInstruction(*I);
199 }
200 } while (MCE.finishFunction(MF));
201
202 return false;
203}
204
Evan Cheng83b5cf02008-11-05 23:22:34 +0000205/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000206///
Chris Lattner33fabd72010-02-02 21:48:51 +0000207unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000208 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000209 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000210 case ARM_AM::asr: return 2;
211 case ARM_AM::lsl: return 0;
212 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000213 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000214 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000215 }
Evan Cheng7602e112008-09-02 06:52:38 +0000216 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000217}
218
Evan Cheng7602e112008-09-02 06:52:38 +0000219/// getMachineOpValue - Return binary encoding of operand. If the machine
220/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000221unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
222 const MachineOperand &MO) {
Dan Gohmand735b802008-10-03 15:45:36 +0000223 if (MO.isReg())
Evan Cheng7602e112008-09-02 06:52:38 +0000224 return ARMRegisterInfo::getRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000225 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000226 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000227 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000228 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000229 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000230 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000231 else if (MO.isCPI()) {
232 const TargetInstrDesc &TID = MI.getDesc();
233 // For VFP load, the immediate offset is multiplied by 4.
234 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
235 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
236 emitConstPoolAddress(MO.getIndex(), Reloc);
237 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000238 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000239 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000240 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000241 else {
Torok Edwindac237e2009-07-08 20:53:28 +0000242#ifndef NDEBUG
Chris Lattner705e07f2009-08-23 03:41:05 +0000243 errs() << MO;
Torok Edwindac237e2009-07-08 20:53:28 +0000244#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000245 llvm_unreachable(0);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000246 }
Evan Cheng7602e112008-09-02 06:52:38 +0000247 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000248}
249
Evan Cheng057d0c32008-09-18 07:28:19 +0000250/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000251///
Chris Lattner33fabd72010-02-02 21:48:51 +0000252void ARMCodeEmitter::emitGlobalAddress(GlobalValue *GV, unsigned Reloc,
253 bool MayNeedFarStub, bool Indirect,
254 intptr_t ACPV) {
Evan Cheng08669742009-09-10 01:23:53 +0000255 MachineRelocation MR = Indirect
256 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000257 GV, ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000258 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000259 GV, ACPV, MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000260 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000261}
262
263/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
264/// be emitted to the current location in the function, and allow it to be PC
265/// relative.
Chris Lattner33fabd72010-02-02 21:48:51 +0000266void ARMCodeEmitter::emitExternalSymbolAddress(const char *ES, unsigned Reloc) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000267 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
268 Reloc, ES));
269}
270
271/// emitConstPoolAddress - Arrange for the address of an constant pool
272/// to be emitted to the current location in the function, and allow it to be PC
273/// relative.
Chris Lattner33fabd72010-02-02 21:48:51 +0000274void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) {
Evan Cheng0f282432008-10-29 23:55:43 +0000275 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000276 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000277 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000278}
279
280/// emitJumpTableAddress - Arrange for the address of a jump table to
281/// be emitted to the current location in the function, and allow it to be PC
282/// relative.
Chris Lattner33fabd72010-02-02 21:48:51 +0000283void ARMCodeEmitter::emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000284 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000285 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000286}
287
Raul Herbster9c1a3822007-08-30 23:29:26 +0000288/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000289void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
290 unsigned Reloc, intptr_t JTBase) {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000291 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000292 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000293}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000294
Chris Lattner33fabd72010-02-02 21:48:51 +0000295void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000296 DEBUG(errs() << " 0x";
297 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000298 MCE.emitWordLE(Binary);
299}
300
Chris Lattner33fabd72010-02-02 21:48:51 +0000301void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000302 DEBUG(errs() << " 0x";
303 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000304 MCE.emitDWordLE(Binary);
305}
306
Chris Lattner33fabd72010-02-02 21:48:51 +0000307void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000308 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000309
Devang Patelaf0e2722009-10-06 02:19:11 +0000310 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000311
Evan Cheng148b6a42007-07-05 21:15:40 +0000312 NumEmitted++; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000313 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000314 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000315 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000316 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000317 }
Evan Chengedda31c2008-11-05 18:35:52 +0000318 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000319 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000320 break;
321 case ARMII::DPFrm:
322 case ARMII::DPSoRegFrm:
323 emitDataProcessingInstruction(MI);
324 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000325 case ARMII::LdFrm:
326 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000327 emitLoadStoreInstruction(MI);
328 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000329 case ARMII::LdMiscFrm:
330 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000331 emitMiscLoadStoreInstruction(MI);
332 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000333 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000334 emitLoadStoreMultipleInstruction(MI);
335 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000336 case ARMII::MulFrm:
337 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000338 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000339 case ARMII::ExtFrm:
340 emitExtendInstruction(MI);
341 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000342 case ARMII::ArithMiscFrm:
343 emitMiscArithInstruction(MI);
344 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000345 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000346 emitBranchInstruction(MI);
347 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000348 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000349 emitMiscBranchInstruction(MI);
350 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000351 // VFP instructions.
352 case ARMII::VFPUnaryFrm:
353 case ARMII::VFPBinaryFrm:
354 emitVFPArithInstruction(MI);
355 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000356 case ARMII::VFPConv1Frm:
357 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000358 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000359 case ARMII::VFPConv4Frm:
360 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000361 emitVFPConversionInstruction(MI);
362 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000363 case ARMII::VFPLdStFrm:
364 emitVFPLoadStoreInstruction(MI);
365 break;
366 case ARMII::VFPLdStMulFrm:
367 emitVFPLoadStoreMultipleInstruction(MI);
368 break;
369 case ARMII::VFPMiscFrm:
370 emitMiscInstruction(MI);
371 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000372 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000373 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000374}
375
Chris Lattner33fabd72010-02-02 21:48:51 +0000376void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000377 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
378 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000379 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000380
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000381 // Remember the CONSTPOOL_ENTRY address for later relocation.
382 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
383
384 // Emit constpool island entry. In most cases, the actual values will be
385 // resolved and relocated after code emission.
386 if (MCPE.isMachineConstantPoolEntry()) {
387 ARMConstantPoolValue *ACPV =
388 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
389
Chris Lattner705e07f2009-08-23 03:41:05 +0000390 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
391 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000392
Bob Wilson28989a82009-11-02 16:59:06 +0000393 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000394 GlobalValue *GV = ACPV->getGV();
395 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000396 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000397 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000398 isa<Function>(GV),
399 Subtarget->GVIsIndirectSymbol(GV, RelocM),
400 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000401 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000402 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
403 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000404 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000405 } else {
406 Constant *CV = MCPE.Val.ConstVal;
407
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000408 DEBUG({
409 errs() << " ** Constant pool #" << CPI << " @ "
410 << (void*)MCE.getCurrentPCValue() << " ";
411 if (const Function *F = dyn_cast<Function>(CV))
412 errs() << F->getName();
413 else
414 errs() << *CV;
415 errs() << '\n';
416 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000417
418 if (GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000419 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000420 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000421 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000422 uint32_t Val = *(uint32_t*)CI->getValue().getRawData();
Evan Cheng83b5cf02008-11-05 23:22:34 +0000423 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000424 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000425 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000426 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000427 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000428 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
429 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000430 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000431 }
432 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000433 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000434 }
435 }
436}
437
Chris Lattner33fabd72010-02-02 21:48:51 +0000438void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000439 const MachineOperand &MO0 = MI.getOperand(0);
440 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000441 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
442 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000443 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
444 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
445
446 // Emit the 'mov' instruction.
447 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
448
449 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000450 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000451
452 // Encode Rd.
453 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
454
455 // Encode so_imm.
456 // Set bit I(25) to identify this is the immediate form of <shifter_op>
457 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000458 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000459 emitWordLE(Binary);
460
461 // Now the 'orr' instruction.
462 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
463
464 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000465 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000466
467 // Encode Rd.
468 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
469
470 // Encode Rn.
471 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
472
473 // Encode so_imm.
474 // Set bit I(25) to identify this is the immediate form of <shifter_op>
475 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000476 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000477 emitWordLE(Binary);
478}
479
Chris Lattner33fabd72010-02-02 21:48:51 +0000480void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000481 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000482
Evan Cheng4df60f52008-11-07 09:06:08 +0000483 const TargetInstrDesc &TID = MI.getDesc();
484
485 // Emit the 'add' instruction.
486 unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100
487
488 // Set the conditional execution predicate
489 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
490
491 // Encode S bit if MI modifies CPSR.
492 Binary |= getAddrModeSBit(MI, TID);
493
494 // Encode Rd.
495 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
496
497 // Encode Rn which is PC.
498 Binary |= ARMRegisterInfo::getRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
499
500 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000501 Binary |= 1 << ARMII::I_BitShift;
502 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
503
504 emitWordLE(Binary);
505}
506
Chris Lattner33fabd72010-02-02 21:48:51 +0000507void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000508 unsigned Opcode = MI.getDesc().Opcode;
509
510 // Part of binary is determined by TableGn.
511 unsigned Binary = getBinaryCodeForInstr(MI);
512
513 // Set the conditional execution predicate
514 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
515
516 // Encode S bit if MI modifies CPSR.
517 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
518 Binary |= 1 << ARMII::S_BitShift;
519
520 // Encode register def if there is one.
521 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
522
523 // Encode the shift operation.
524 switch (Opcode) {
525 default: break;
526 case ARM::MOVrx:
527 // rrx
528 Binary |= 0x6 << 4;
529 break;
530 case ARM::MOVsrl_flag:
531 // lsr #1
532 Binary |= (0x2 << 4) | (1 << 7);
533 break;
534 case ARM::MOVsra_flag:
535 // asr #1
536 Binary |= (0x4 << 4) | (1 << 7);
537 break;
538 }
539
540 // Encode register Rm.
541 Binary |= getMachineOpValue(MI, 1);
542
543 emitWordLE(Binary);
544}
545
Chris Lattner33fabd72010-02-02 21:48:51 +0000546void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000547 DEBUG(errs() << " ** LPC" << LabelID << " @ "
548 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000549 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
550}
551
Chris Lattner33fabd72010-02-02 21:48:51 +0000552void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000553 unsigned Opcode = MI.getDesc().Opcode;
554 switch (Opcode) {
555 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000556 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
557 // FIXME: Add support for MOVimm32.
Chris Lattner518bb532010-02-09 19:54:29 +0000558 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000559 // We allow inline assembler nodes with empty bodies - they can
560 // implicitly define registers, which is ok for JIT.
561 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000562 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000563 }
Evan Chengffa6d962008-11-13 23:36:57 +0000564 break;
565 }
Chris Lattner518bb532010-02-09 19:54:29 +0000566 case TargetOpcode::DBG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000567 case TargetOpcode::EH_LABEL:
568 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
569 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000570 case TargetOpcode::IMPLICIT_DEF:
571 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000572 // Do nothing.
573 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000574 case ARM::CONSTPOOL_ENTRY:
575 emitConstPoolInstruction(MI);
576 break;
577 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000578 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000579 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000580 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000581 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000582 break;
583 }
584 case ARM::PICLDR:
585 case ARM::PICLDRB:
586 case ARM::PICSTR:
587 case ARM::PICSTRB: {
588 // Remember of the address of the PC label for relocation later.
589 addPCLabel(MI.getOperand(2).getImm());
590 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000591 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000592 break;
593 }
594 case ARM::PICLDRH:
595 case ARM::PICLDRSH:
596 case ARM::PICLDRSB:
597 case ARM::PICSTRH: {
598 // Remember of the address of the PC label for relocation later.
599 addPCLabel(MI.getOperand(2).getImm());
600 // These are just load / store instructions that implicitly read pc.
601 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000602 break;
603 }
Evan Cheng90922132008-11-06 02:25:39 +0000604 case ARM::MOVi2pieces:
605 // Two instructions to materialize a constant.
606 emitMOVi2piecesInstruction(MI);
607 break;
Evan Cheng4df60f52008-11-07 09:06:08 +0000608 case ARM::LEApcrelJT:
609 // Materialize jumptable address.
610 emitLEApcrelJTInstruction(MI);
611 break;
Evan Chenga9562552008-11-14 20:09:11 +0000612 case ARM::MOVrx:
613 case ARM::MOVsrl_flag:
614 case ARM::MOVsra_flag:
615 emitPseudoMoveInstruction(MI);
616 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000617 }
618}
619
Bob Wilson87949d42010-03-17 21:16:45 +0000620unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000621 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000622 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000623 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000624 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000625
626 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
627 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
628 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
629
630 // Encode the shift opcode.
631 unsigned SBits = 0;
632 unsigned Rs = MO1.getReg();
633 if (Rs) {
634 // Set shift operand (bit[7:4]).
635 // LSL - 0001
636 // LSR - 0011
637 // ASR - 0101
638 // ROR - 0111
639 // RRX - 0110 and bit[11:8] clear.
640 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000641 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000642 case ARM_AM::lsl: SBits = 0x1; break;
643 case ARM_AM::lsr: SBits = 0x3; break;
644 case ARM_AM::asr: SBits = 0x5; break;
645 case ARM_AM::ror: SBits = 0x7; break;
646 case ARM_AM::rrx: SBits = 0x6; break;
647 }
648 } else {
649 // Set shift operand (bit[6:4]).
650 // LSL - 000
651 // LSR - 010
652 // ASR - 100
653 // ROR - 110
654 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000655 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000656 case ARM_AM::lsl: SBits = 0x0; break;
657 case ARM_AM::lsr: SBits = 0x2; break;
658 case ARM_AM::asr: SBits = 0x4; break;
659 case ARM_AM::ror: SBits = 0x6; break;
660 }
661 }
662 Binary |= SBits << 4;
663 if (SOpc == ARM_AM::rrx)
664 return Binary;
665
666 // Encode the shift operation Rs or shift_imm (except rrx).
667 if (Rs) {
668 // Encode Rs bit[11:8].
669 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
670 return Binary |
671 (ARMRegisterInfo::getRegisterNumbering(Rs) << ARMII::RegRsShift);
672 }
673
674 // Encode shift_imm bit[11:7].
675 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
676}
677
Chris Lattner33fabd72010-02-02 21:48:51 +0000678unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000679 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
680 assert(SoImmVal != -1 && "Not a valid so_imm value!");
681
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000682 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000683 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000684 << ARMII::SoRotImmShift;
685
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000686 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000687 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000688 return Binary;
689}
690
Chris Lattner33fabd72010-02-02 21:48:51 +0000691unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000692 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000693 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000694 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000695 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000696 return 1 << ARMII::S_BitShift;
697 }
698 return 0;
699}
700
Bob Wilson87949d42010-03-17 21:16:45 +0000701void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000702 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000703 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000704 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000705
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000706 if (TID.Opcode == ARM::BFC) {
Chris Lattner75361b62010-04-07 22:58:41 +0000707 report_fatal_error("ARMv6t2 JIT is not yet supported.");
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000708 }
709
Evan Chengedda31c2008-11-05 18:35:52 +0000710 // Part of binary is determined by TableGn.
711 unsigned Binary = getBinaryCodeForInstr(MI);
712
Jim Grosbach33412622008-10-07 19:05:35 +0000713 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000714 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000715
Evan Cheng49a9f292008-09-12 22:45:55 +0000716 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000717 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000718
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000719 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000720 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000721 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000722 if (NumDefs)
723 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
724 else if (ImplicitRd)
725 // Special handling for implicit use (e.g. PC).
726 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRd)
727 << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000728
Evan Chengd87293c2008-11-06 08:47:38 +0000729 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
730 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
731 ++OpIdx;
732
Jim Grosbachefd30ba2008-10-01 18:16:49 +0000733 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +0000734 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
735 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000736 if (ImplicitRn)
737 // Special handling for implicit use (e.g. PC).
738 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
Evan Chengedda31c2008-11-05 18:35:52 +0000739 << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000740 else {
741 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
742 ++OpIdx;
743 }
Evan Cheng7602e112008-09-02 06:52:38 +0000744 }
745
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000746 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000747 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +0000748 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000749 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000750 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +0000751 return;
752 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000753
Evan Chengedda31c2008-11-05 18:35:52 +0000754 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000755 // Encode register Rm.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000756 emitWordLE(Binary | ARMRegisterInfo::getRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +0000757 return;
758 }
Evan Cheng7602e112008-09-02 06:52:38 +0000759
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000760 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000761 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +0000762
Evan Cheng83b5cf02008-11-05 23:22:34 +0000763 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000764}
765
Bob Wilson87949d42010-03-17 21:16:45 +0000766void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000767 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000768 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000769 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000770 unsigned Form = TID.TSFlags & ARMII::FormMask;
771 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000772
Evan Chengedda31c2008-11-05 18:35:52 +0000773 // Part of binary is determined by TableGn.
774 unsigned Binary = getBinaryCodeForInstr(MI);
775
Jim Grosbach33412622008-10-07 19:05:35 +0000776 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000777 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000778
Evan Cheng4df60f52008-11-07 09:06:08 +0000779 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +0000780
781 // Operand 0 of a pre- and post-indexed store is the address base
782 // writeback. Skip it.
783 bool Skipped = false;
784 if (IsPrePost && Form == ARMII::StFrm) {
785 ++OpIdx;
786 Skipped = true;
787 }
788
789 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +0000790 if (ImplicitRd)
791 // Special handling for implicit use (e.g. PC).
792 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRd)
793 << ARMII::RegRdShift);
794 else
795 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000796
797 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +0000798 if (ImplicitRn)
799 // Special handling for implicit use (e.g. PC).
800 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
801 << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +0000802 else
803 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000804
Evan Cheng05c356e2008-11-08 01:44:13 +0000805 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +0000806 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +0000807 ++OpIdx;
808
Evan Cheng83b5cf02008-11-05 23:22:34 +0000809 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +0000810 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +0000811 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +0000812
Evan Chenge7de7e32008-09-13 01:44:01 +0000813 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +0000814 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +0000815 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000816 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +0000817 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +0000818 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +0000819 Binary |= ARM_AM::getAM2Offset(AM2Opc);
820 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +0000821 return;
Evan Cheng7602e112008-09-02 06:52:38 +0000822 }
823
824 // Set bit I(25), because this is not in immediate enconding.
825 Binary |= 1 << ARMII::I_BitShift;
826 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
827 // Set bit[3:0] to the corresponding Rm register
828 Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg());
829
Evan Cheng70632912008-11-12 07:34:37 +0000830 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +0000831 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000832 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +0000833 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
834 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +0000835 }
836
Evan Cheng83b5cf02008-11-05 23:22:34 +0000837 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000838}
839
Chris Lattner33fabd72010-02-02 21:48:51 +0000840void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000841 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000842 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000843 unsigned Form = TID.TSFlags & ARMII::FormMask;
844 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000845
Evan Chengedda31c2008-11-05 18:35:52 +0000846 // Part of binary is determined by TableGn.
847 unsigned Binary = getBinaryCodeForInstr(MI);
848
Jim Grosbach33412622008-10-07 19:05:35 +0000849 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000850 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000851
Evan Cheng148cad82008-11-13 07:34:59 +0000852 unsigned OpIdx = 0;
853
854 // Operand 0 of a pre- and post-indexed store is the address base
855 // writeback. Skip it.
856 bool Skipped = false;
857 if (IsPrePost && Form == ARMII::StMiscFrm) {
858 ++OpIdx;
859 Skipped = true;
860 }
861
Evan Cheng7602e112008-09-02 06:52:38 +0000862 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +0000863 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000864
Evan Cheng358dec52009-06-15 08:28:29 +0000865 // Skip LDRD and STRD's second operand.
866 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
867 ++OpIdx;
868
Evan Cheng7602e112008-09-02 06:52:38 +0000869 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +0000870 if (ImplicitRn)
871 // Special handling for implicit use (e.g. PC).
872 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
873 << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +0000874 else
875 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000876
Evan Cheng05c356e2008-11-08 01:44:13 +0000877 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +0000878 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +0000879 ++OpIdx;
880
Evan Cheng83b5cf02008-11-05 23:22:34 +0000881 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +0000882 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +0000883 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +0000884
Evan Chenge7de7e32008-09-13 01:44:01 +0000885 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +0000886 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +0000887 ARMII::U_BitShift);
888
889 // If this instr is in register offset/index encoding, set bit[3:0]
890 // to the corresponding Rm register.
891 if (MO2.getReg()) {
892 Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000893 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +0000894 return;
Evan Cheng7602e112008-09-02 06:52:38 +0000895 }
896
Evan Chengd87293c2008-11-06 08:47:38 +0000897 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +0000898 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +0000899 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +0000900 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +0000901 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
902 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +0000903 }
904
Evan Cheng83b5cf02008-11-05 23:22:34 +0000905 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000906}
907
Evan Chengcd8e66a2008-11-11 21:48:44 +0000908static unsigned getAddrModeUPBits(unsigned Mode) {
909 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +0000910
911 // Set addressing mode by modifying bits U(23) and P(24)
912 // IA - Increment after - bit U = 1 and bit P = 0
913 // IB - Increment before - bit U = 1 and bit P = 1
914 // DA - Decrement after - bit U = 0 and bit P = 0
915 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +0000916 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000917 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +0000918 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000919 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
920 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
921 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +0000922 }
923
Evan Chengcd8e66a2008-11-11 21:48:44 +0000924 return Binary;
925}
926
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000927void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
928 const TargetInstrDesc &TID = MI.getDesc();
929 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
930
Evan Chengcd8e66a2008-11-11 21:48:44 +0000931 // Part of binary is determined by TableGn.
932 unsigned Binary = getBinaryCodeForInstr(MI);
933
934 // Set the conditional execution predicate
935 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
936
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000937 // Skip operand 0 of an instruction with base register update.
938 unsigned OpIdx = 0;
939 if (IsUpdating)
940 ++OpIdx;
941
Evan Chengcd8e66a2008-11-11 21:48:44 +0000942 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000943 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000944
945 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000946 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +0000947 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
948
Evan Cheng7602e112008-09-02 06:52:38 +0000949 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +0000950 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +0000951 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000952
953 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000954 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +0000955 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +0000956 if (!MO.isReg() || MO.isImplicit())
957 break;
Evan Cheng7602e112008-09-02 06:52:38 +0000958 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(MO.getReg());
959 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
960 RegNum < 16);
961 Binary |= 0x1 << RegNum;
962 }
963
Evan Cheng83b5cf02008-11-05 23:22:34 +0000964 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000965}
966
Chris Lattner33fabd72010-02-02 21:48:51 +0000967void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +0000968 const TargetInstrDesc &TID = MI.getDesc();
969
970 // Part of binary is determined by TableGn.
971 unsigned Binary = getBinaryCodeForInstr(MI);
972
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000973 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000974 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000975
976 // Encode S bit if MI modifies CPSR.
977 Binary |= getAddrModeSBit(MI, TID);
978
979 // 32x32->64bit operations have two destination registers. The number
980 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +0000981 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000982 if (TID.getNumDefs() == 2)
983 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
984
985 // Encode Rd
986 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
987
988 // Encode Rm
989 Binary |= getMachineOpValue(MI, OpIdx++);
990
991 // Encode Rs
992 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
993
Evan Chengfbc9d412008-11-06 01:21:28 +0000994 // Many multiple instructions (e.g. MLA) have three src operands. Encode
995 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +0000996 if (TID.getNumOperands() > OpIdx &&
997 !TID.OpInfo[OpIdx].isPredicate() &&
998 !TID.OpInfo[OpIdx].isOptionalDef())
999 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1000
1001 emitWordLE(Binary);
1002}
1003
Chris Lattner33fabd72010-02-02 21:48:51 +00001004void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001005 const TargetInstrDesc &TID = MI.getDesc();
1006
1007 // Part of binary is determined by TableGn.
1008 unsigned Binary = getBinaryCodeForInstr(MI);
1009
1010 // Set the conditional execution predicate
1011 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1012
1013 unsigned OpIdx = 0;
1014
1015 // Encode Rd
1016 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1017
1018 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1019 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1020 if (MO2.isReg()) {
1021 // Two register operand form.
1022 // Encode Rn.
1023 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1024
1025 // Encode Rm.
1026 Binary |= getMachineOpValue(MI, MO2);
1027 ++OpIdx;
1028 } else {
1029 Binary |= getMachineOpValue(MI, MO1);
1030 }
1031
1032 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1033 if (MI.getOperand(OpIdx).isImm() &&
1034 !TID.OpInfo[OpIdx].isPredicate() &&
1035 !TID.OpInfo[OpIdx].isOptionalDef())
1036 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001037
Evan Cheng83b5cf02008-11-05 23:22:34 +00001038 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001039}
1040
Chris Lattner33fabd72010-02-02 21:48:51 +00001041void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001042 const TargetInstrDesc &TID = MI.getDesc();
1043
1044 // Part of binary is determined by TableGn.
1045 unsigned Binary = getBinaryCodeForInstr(MI);
1046
1047 // Set the conditional execution predicate
1048 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1049
1050 unsigned OpIdx = 0;
1051
1052 // Encode Rd
1053 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1054
1055 const MachineOperand &MO = MI.getOperand(OpIdx++);
1056 if (OpIdx == TID.getNumOperands() ||
1057 TID.OpInfo[OpIdx].isPredicate() ||
1058 TID.OpInfo[OpIdx].isOptionalDef()) {
1059 // Encode Rm and it's done.
1060 Binary |= getMachineOpValue(MI, MO);
1061 emitWordLE(Binary);
1062 return;
1063 }
1064
1065 // Encode Rn.
1066 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1067
1068 // Encode Rm.
1069 Binary |= getMachineOpValue(MI, OpIdx++);
1070
1071 // Encode shift_imm.
1072 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
1073 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1074 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001075
Evan Cheng8b59db32008-11-07 01:41:35 +00001076 emitWordLE(Binary);
1077}
1078
Chris Lattner33fabd72010-02-02 21:48:51 +00001079void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001080 const TargetInstrDesc &TID = MI.getDesc();
1081
Torok Edwindac237e2009-07-08 20:53:28 +00001082 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001083 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001084 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001085
Evan Cheng7602e112008-09-02 06:52:38 +00001086 // Part of binary is determined by TableGn.
1087 unsigned Binary = getBinaryCodeForInstr(MI);
1088
Evan Chengedda31c2008-11-05 18:35:52 +00001089 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001090 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001091
1092 // Set signed_immed_24 field
1093 Binary |= getMachineOpValue(MI, 0);
1094
Evan Cheng83b5cf02008-11-05 23:22:34 +00001095 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001096}
1097
Chris Lattner33fabd72010-02-02 21:48:51 +00001098void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001099 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001100 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001101 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001102 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1103 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001104
1105 // Now emit the jump table entries.
1106 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1107 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1108 if (IsPIC)
1109 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001110 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001111 else
1112 // Absolute DestBB address.
1113 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1114 emitWordLE(0);
1115 }
1116}
1117
Chris Lattner33fabd72010-02-02 21:48:51 +00001118void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001119 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001120
Evan Cheng437c1732008-11-07 22:30:53 +00001121 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001122 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001123 // First emit a ldr pc, [] instruction.
1124 emitDataProcessingInstruction(MI, ARM::PC);
1125
1126 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001127 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001128 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001129 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1130 emitInlineJumpTable(JTIndex);
1131 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001132 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001133 // First emit a ldr pc, [] instruction.
1134 emitLoadStoreInstruction(MI, ARM::PC);
1135
1136 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001137 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001138 return;
1139 }
1140
Evan Chengedda31c2008-11-05 18:35:52 +00001141 // Part of binary is determined by TableGn.
1142 unsigned Binary = getBinaryCodeForInstr(MI);
1143
1144 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001145 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001146
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001147 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001148 // The return register is LR.
1149 Binary |= ARMRegisterInfo::getRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001150 else
Evan Chengedda31c2008-11-05 18:35:52 +00001151 // otherwise, set the return register
1152 Binary |= getMachineOpValue(MI, 0);
1153
Evan Cheng83b5cf02008-11-05 23:22:34 +00001154 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001155}
Evan Cheng7602e112008-09-02 06:52:38 +00001156
Evan Cheng80a11982008-11-12 06:41:41 +00001157static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001158 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001159 unsigned Binary = 0;
Evan Chengd06d48d2008-11-12 02:19:38 +00001160 bool isSPVFP = false;
Evan Cheng8295d992009-07-22 05:55:18 +00001161 RegD = ARMRegisterInfo::getRegisterNumbering(RegD, &isSPVFP);
Evan Chengd06d48d2008-11-12 02:19:38 +00001162 if (!isSPVFP)
1163 Binary |= RegD << ARMII::RegRdShift;
1164 else {
1165 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1166 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1167 }
Evan Cheng80a11982008-11-12 06:41:41 +00001168 return Binary;
1169}
Evan Cheng78be83d2008-11-11 19:40:26 +00001170
Evan Cheng80a11982008-11-12 06:41:41 +00001171static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001172 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001173 unsigned Binary = 0;
1174 bool isSPVFP = false;
Evan Cheng8295d992009-07-22 05:55:18 +00001175 RegN = ARMRegisterInfo::getRegisterNumbering(RegN, &isSPVFP);
Evan Chengd06d48d2008-11-12 02:19:38 +00001176 if (!isSPVFP)
1177 Binary |= RegN << ARMII::RegRnShift;
1178 else {
1179 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1180 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1181 }
Evan Cheng80a11982008-11-12 06:41:41 +00001182 return Binary;
1183}
Evan Chengd06d48d2008-11-12 02:19:38 +00001184
Evan Cheng80a11982008-11-12 06:41:41 +00001185static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1186 unsigned RegM = MI.getOperand(OpIdx).getReg();
1187 unsigned Binary = 0;
1188 bool isSPVFP = false;
Evan Cheng8295d992009-07-22 05:55:18 +00001189 RegM = ARMRegisterInfo::getRegisterNumbering(RegM, &isSPVFP);
Evan Cheng80a11982008-11-12 06:41:41 +00001190 if (!isSPVFP)
1191 Binary |= RegM;
1192 else {
1193 Binary |= ((RegM & 0x1E) >> 1);
1194 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001195 }
Evan Cheng80a11982008-11-12 06:41:41 +00001196 return Binary;
1197}
1198
Chris Lattner33fabd72010-02-02 21:48:51 +00001199void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001200 const TargetInstrDesc &TID = MI.getDesc();
1201
1202 // Part of binary is determined by TableGn.
1203 unsigned Binary = getBinaryCodeForInstr(MI);
1204
1205 // Set the conditional execution predicate
1206 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1207
1208 unsigned OpIdx = 0;
1209 assert((Binary & ARMII::D_BitShift) == 0 &&
1210 (Binary & ARMII::N_BitShift) == 0 &&
1211 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1212
1213 // Encode Dd / Sd.
1214 Binary |= encodeVFPRd(MI, OpIdx++);
1215
1216 // If this is a two-address operand, skip it, e.g. FMACD.
1217 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1218 ++OpIdx;
1219
1220 // Encode Dn / Sn.
1221 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001222 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001223
1224 if (OpIdx == TID.getNumOperands() ||
1225 TID.OpInfo[OpIdx].isPredicate() ||
1226 TID.OpInfo[OpIdx].isOptionalDef()) {
1227 // FCMPEZD etc. has only one operand.
1228 emitWordLE(Binary);
1229 return;
1230 }
1231
1232 // Encode Dm / Sm.
1233 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001234
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001235 emitWordLE(Binary);
1236}
1237
Bob Wilson87949d42010-03-17 21:16:45 +00001238void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001239 const TargetInstrDesc &TID = MI.getDesc();
1240 unsigned Form = TID.TSFlags & ARMII::FormMask;
1241
1242 // Part of binary is determined by TableGn.
1243 unsigned Binary = getBinaryCodeForInstr(MI);
1244
1245 // Set the conditional execution predicate
1246 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1247
1248 switch (Form) {
1249 default: break;
1250 case ARMII::VFPConv1Frm:
1251 case ARMII::VFPConv2Frm:
1252 case ARMII::VFPConv3Frm:
1253 // Encode Dd / Sd.
1254 Binary |= encodeVFPRd(MI, 0);
1255 break;
1256 case ARMII::VFPConv4Frm:
1257 // Encode Dn / Sn.
1258 Binary |= encodeVFPRn(MI, 0);
1259 break;
1260 case ARMII::VFPConv5Frm:
1261 // Encode Dm / Sm.
1262 Binary |= encodeVFPRm(MI, 0);
1263 break;
1264 }
1265
1266 switch (Form) {
1267 default: break;
1268 case ARMII::VFPConv1Frm:
1269 // Encode Dm / Sm.
1270 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001271 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001272 case ARMII::VFPConv2Frm:
1273 case ARMII::VFPConv3Frm:
1274 // Encode Dn / Sn.
1275 Binary |= encodeVFPRn(MI, 1);
1276 break;
1277 case ARMII::VFPConv4Frm:
1278 case ARMII::VFPConv5Frm:
1279 // Encode Dd / Sd.
1280 Binary |= encodeVFPRd(MI, 1);
1281 break;
1282 }
1283
1284 if (Form == ARMII::VFPConv5Frm)
1285 // Encode Dn / Sn.
1286 Binary |= encodeVFPRn(MI, 2);
1287 else if (Form == ARMII::VFPConv3Frm)
1288 // Encode Dm / Sm.
1289 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001290
1291 emitWordLE(Binary);
1292}
1293
Chris Lattner33fabd72010-02-02 21:48:51 +00001294void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001295 // Part of binary is determined by TableGn.
1296 unsigned Binary = getBinaryCodeForInstr(MI);
1297
1298 // Set the conditional execution predicate
1299 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1300
1301 unsigned OpIdx = 0;
1302
1303 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001304 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001305
1306 // Encode address base.
1307 const MachineOperand &Base = MI.getOperand(OpIdx++);
1308 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1309
1310 // If there is a non-zero immediate offset, encode it.
1311 if (Base.isReg()) {
1312 const MachineOperand &Offset = MI.getOperand(OpIdx);
1313 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1314 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1315 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001316 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001317 emitWordLE(Binary);
1318 return;
1319 }
1320 }
1321
1322 // If immediate offset is omitted, default to +0.
1323 Binary |= 1 << ARMII::U_BitShift;
1324
1325 emitWordLE(Binary);
1326}
1327
Bob Wilson87949d42010-03-17 21:16:45 +00001328void
1329ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001330 const TargetInstrDesc &TID = MI.getDesc();
1331 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1332
Evan Chengcd8e66a2008-11-11 21:48:44 +00001333 // Part of binary is determined by TableGn.
1334 unsigned Binary = getBinaryCodeForInstr(MI);
1335
1336 // Set the conditional execution predicate
1337 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1338
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001339 // Skip operand 0 of an instruction with base register update.
1340 unsigned OpIdx = 0;
1341 if (IsUpdating)
1342 ++OpIdx;
1343
Evan Chengcd8e66a2008-11-11 21:48:44 +00001344 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001345 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001346
1347 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001348 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001349 Binary |= getAddrModeUPBits(ARM_AM::getAM5SubMode(MO.getImm()));
1350
1351 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001352 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001353 Binary |= 0x1 << ARMII::W_BitShift;
1354
1355 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001356 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001357
1358 // Number of registers are encoded in offset field.
1359 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001360 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001361 const MachineOperand &MO = MI.getOperand(i);
1362 if (!MO.isReg() || MO.isImplicit())
1363 break;
1364 ++NumRegs;
1365 }
1366 Binary |= NumRegs * 2;
1367
1368 emitWordLE(Binary);
1369}
1370
Chris Lattner33fabd72010-02-02 21:48:51 +00001371void ARMCodeEmitter::emitMiscInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001372 // Part of binary is determined by TableGn.
1373 unsigned Binary = getBinaryCodeForInstr(MI);
1374
1375 // Set the conditional execution predicate
1376 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1377
1378 emitWordLE(Binary);
1379}
1380
Evan Cheng7602e112008-09-02 06:52:38 +00001381#include "ARMGenCodeEmitter.inc"