blob: 2b796a7a189811a7c7c3a3f061523a5c7b4a653e [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
15#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000016#include "llvm/CallingConv.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000017#include "llvm/DerivedTypes.h"
18#include "llvm/Function.h"
Rafael Espindola7246d332006-09-21 11:29:52 +000019#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000020#include "llvm/Intrinsics.h"
21#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
24#include "llvm/CodeGen/SelectionDAG.h"
25#include "llvm/CodeGen/SelectionDAGISel.h"
26#include "llvm/CodeGen/SSARegMap.h"
27#include "llvm/Target/TargetLowering.h"
28#include "llvm/Support/Debug.h"
29#include <iostream>
Rafael Espindolaa2845842006-10-05 16:48:49 +000030#include <vector>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000031using namespace llvm;
32
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033namespace {
34 class ARMTargetLowering : public TargetLowering {
Rafael Espindola755be9b2006-08-25 17:55:16 +000035 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000036 public:
37 ARMTargetLowering(TargetMachine &TM);
38 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
Rafael Espindola84b19be2006-07-16 01:02:57 +000039 virtual const char *getTargetNodeName(unsigned Opcode) const;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000040 };
41
42}
43
44ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
45 : TargetLowering(TM) {
Rafael Espindola3717ca92006-08-20 01:49:49 +000046 addRegisterClass(MVT::i32, ARM::IntRegsRegisterClass);
Rafael Espindola27185192006-09-29 21:20:16 +000047 addRegisterClass(MVT::f32, ARM::FPRegsRegisterClass);
48 addRegisterClass(MVT::f64, ARM::DFPRegsRegisterClass);
Rafael Espindola3717ca92006-08-20 01:49:49 +000049
Rafael Espindolaad557f92006-10-09 14:13:40 +000050 setLoadXAction(ISD::EXTLOAD, MVT::f32, Expand);
51
Rafael Espindolab47e1d02006-10-10 18:55:14 +000052 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Rafael Espindola27185192006-09-29 21:20:16 +000053 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Rafael Espindola3717ca92006-08-20 01:49:49 +000054
Rafael Espindola493a7fc2006-10-10 20:38:57 +000055 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +000056 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
57
Rafael Espindola06c1e7e2006-08-01 12:58:43 +000058 setOperationAction(ISD::RET, MVT::Other, Custom);
59 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
60 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Rafael Espindola341b8642006-08-04 12:48:42 +000061
Rafael Espindola48bc9fb2006-10-09 16:28:33 +000062 setOperationAction(ISD::SELECT, MVT::i32, Expand);
63
Rafael Espindola3c000bf2006-08-21 22:00:32 +000064 setOperationAction(ISD::SETCC, MVT::i32, Expand);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +000065 setOperationAction(ISD::SETCC, MVT::f32, Expand);
66 setOperationAction(ISD::SETCC, MVT::f64, Expand);
67
Rafael Espindola3c000bf2006-08-21 22:00:32 +000068 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
Rafael Espindola687bc492006-08-24 13:45:55 +000069 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +000070 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
71 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
Rafael Espindola3c000bf2006-08-21 22:00:32 +000072
Rafael Espindolad2b56682006-10-14 17:59:54 +000073 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
74
Rafael Espindola755be9b2006-08-25 17:55:16 +000075 setOperationAction(ISD::VASTART, MVT::Other, Custom);
76 setOperationAction(ISD::VAEND, MVT::Other, Expand);
77
Rafael Espindolacd71da52006-10-03 17:27:58 +000078 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
79 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
80
Rafael Espindola341b8642006-08-04 12:48:42 +000081 setSchedulingPreference(SchedulingForRegPressure);
Rafael Espindola3717ca92006-08-20 01:49:49 +000082 computeRegisterProperties();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000083}
84
Rafael Espindola84b19be2006-07-16 01:02:57 +000085namespace llvm {
86 namespace ARMISD {
87 enum NodeType {
88 // Start the numbering where the builting ops and target ops leave off.
89 FIRST_NUMBER = ISD::BUILTIN_OP_END+ARM::INSTRUCTION_LIST_END,
90 /// CALL - A direct function call.
Rafael Espindolaf4fda802006-08-03 17:02:20 +000091 CALL,
92
93 /// Return with a flag operand.
Rafael Espindola3c000bf2006-08-21 22:00:32 +000094 RET_FLAG,
95
96 CMP,
97
Rafael Espindola687bc492006-08-24 13:45:55 +000098 SELECT,
99
Rafael Espindola27185192006-09-29 21:20:16 +0000100 BR,
101
Rafael Espindola9e071f02006-10-02 19:30:56 +0000102 FSITOS,
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000103 FTOSIS,
Rafael Espindola9e071f02006-10-02 19:30:56 +0000104
105 FSITOD,
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000106 FTOSID,
Rafael Espindola9e071f02006-10-02 19:30:56 +0000107
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000108 FUITOS,
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000109 FTOUIS,
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000110
111 FUITOD,
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000112 FTOUID,
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000113
Rafael Espindolaa2845842006-10-05 16:48:49 +0000114 FMRRD,
115
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000116 FMDRR,
117
118 FMSTAT
Rafael Espindola84b19be2006-07-16 01:02:57 +0000119 };
120 }
121}
122
Rafael Espindola42b62f32006-10-13 13:14:59 +0000123/// DAGFPCCToARMCC - Convert a DAG fp condition code to an ARM CC
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000124// Unordered = !N & !Z & C & V = V
125// Ordered = N | Z | !C | !V = N | Z | !V
Rafael Espindola42b62f32006-10-13 13:14:59 +0000126static ARMCC::CondCodes DAGFPCCToARMCC(ISD::CondCode CC) {
Rafael Espindola6f602de2006-08-24 16:13:15 +0000127 switch (CC) {
Rafael Espindolaebdabda2006-09-21 13:06:26 +0000128 default:
Rafael Espindola42b62f32006-10-13 13:14:59 +0000129 assert(0 && "Unknown fp condition code!");
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000130// SETOEQ = (N | Z | !V) & Z = Z = EQ
131 case ISD::SETEQ:
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000132 case ISD::SETOEQ: return ARMCC::EQ;
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000133// SETOGT = (N | Z | !V) & !N & !Z = !V &!N &!Z = (N = V) & !Z = GT
134 case ISD::SETGT:
Rafael Espindola42b62f32006-10-13 13:14:59 +0000135 case ISD::SETOGT: return ARMCC::GT;
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000136// SETOGE = (N | Z | !V) & !N = (Z | !V) & !N = !V & !N = GE
137 case ISD::SETGE:
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000138 case ISD::SETOGE: return ARMCC::GE;
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000139// SETOLT = (N | Z | !V) & N = N = MI
140 case ISD::SETLT:
141 case ISD::SETOLT: return ARMCC::MI;
142// SETOLE = (N | Z | !V) & (N | Z) = N | Z = !C | Z = LS
143 case ISD::SETLE:
144 case ISD::SETOLE: return ARMCC::LS;
145// SETONE = (N | Z | !V) & !Z = (N | !V) & Z = !V & Z = Z = NE
146 case ISD::SETNE:
Rafael Espindola42b62f32006-10-13 13:14:59 +0000147 case ISD::SETONE: return ARMCC::NE;
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000148// SETO = N | Z | !V = Z | !V = !V = VC
149 case ISD::SETO: return ARMCC::VC;
150// SETUO = V = VS
151 case ISD::SETUO: return ARMCC::VS;
152// SETUEQ = V | Z = ??
153// SETUGT = V | (!Z & !N) = !Z & !N = !Z & C = HI
154 case ISD::SETUGT: return ARMCC::HI;
155// SETUGE = V | !N = !N = PL
Rafael Espindola42b62f32006-10-13 13:14:59 +0000156 case ISD::SETUGE: return ARMCC::PL;
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000157// SETULT = V | N = ??
158// SETULE = V | Z | N = ??
159// SETUNE = V | !Z = !Z = NE
Rafael Espindola42b62f32006-10-13 13:14:59 +0000160 case ISD::SETUNE: return ARMCC::NE;
161 }
162}
163
164/// DAGIntCCToARMCC - Convert a DAG integer condition code to an ARM CC
165static ARMCC::CondCodes DAGIntCCToARMCC(ISD::CondCode CC) {
166 switch (CC) {
167 default:
168 assert(0 && "Unknown integer condition code!");
169 case ISD::SETEQ: return ARMCC::EQ;
170 case ISD::SETNE: return ARMCC::NE;
171 case ISD::SETLT: return ARMCC::LT;
172 case ISD::SETLE: return ARMCC::LE;
173 case ISD::SETGT: return ARMCC::GT;
174 case ISD::SETGE: return ARMCC::GE;
Rafael Espindolabc4cec92006-09-03 13:19:16 +0000175 case ISD::SETULT: return ARMCC::CC;
Rafael Espindola42b62f32006-10-13 13:14:59 +0000176 case ISD::SETULE: return ARMCC::LS;
177 case ISD::SETUGT: return ARMCC::HI;
178 case ISD::SETUGE: return ARMCC::CS;
Rafael Espindola6f602de2006-08-24 16:13:15 +0000179 }
180}
181
Rafael Espindola84b19be2006-07-16 01:02:57 +0000182const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
183 switch (Opcode) {
184 default: return 0;
185 case ARMISD::CALL: return "ARMISD::CALL";
Rafael Espindolaf4fda802006-08-03 17:02:20 +0000186 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000187 case ARMISD::SELECT: return "ARMISD::SELECT";
188 case ARMISD::CMP: return "ARMISD::CMP";
Rafael Espindola687bc492006-08-24 13:45:55 +0000189 case ARMISD::BR: return "ARMISD::BR";
Rafael Espindola27185192006-09-29 21:20:16 +0000190 case ARMISD::FSITOS: return "ARMISD::FSITOS";
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000191 case ARMISD::FTOSIS: return "ARMISD::FTOSIS";
Rafael Espindola9e071f02006-10-02 19:30:56 +0000192 case ARMISD::FSITOD: return "ARMISD::FSITOD";
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000193 case ARMISD::FTOSID: return "ARMISD::FTOSID";
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000194 case ARMISD::FUITOS: return "ARMISD::FUITOS";
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000195 case ARMISD::FTOUIS: return "ARMISD::FTOUIS";
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000196 case ARMISD::FUITOD: return "ARMISD::FUITOD";
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000197 case ARMISD::FTOUID: return "ARMISD::FTOUID";
Rafael Espindola9e071f02006-10-02 19:30:56 +0000198 case ARMISD::FMRRD: return "ARMISD::FMRRD";
Rafael Espindolaa2845842006-10-05 16:48:49 +0000199 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000200 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
Rafael Espindola84b19be2006-07-16 01:02:57 +0000201 }
202}
203
Rafael Espindolaa2845842006-10-05 16:48:49 +0000204class ArgumentLayout {
205 std::vector<bool> is_reg;
206 std::vector<unsigned> pos;
207 std::vector<MVT::ValueType> types;
208public:
Rafael Espindola39b5a212006-10-05 17:46:48 +0000209 ArgumentLayout(const std::vector<MVT::ValueType> &Types) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000210 types = Types;
211
212 unsigned RegNum = 0;
213 unsigned StackOffset = 0;
Rafael Espindola39b5a212006-10-05 17:46:48 +0000214 for(std::vector<MVT::ValueType>::const_iterator I = Types.begin();
Rafael Espindolaa2845842006-10-05 16:48:49 +0000215 I != Types.end();
216 ++I) {
217 MVT::ValueType VT = *I;
218 assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64);
219 unsigned size = MVT::getSizeInBits(VT)/32;
220
221 RegNum = ((RegNum + size - 1) / size) * size;
222 if (RegNum < 4) {
223 pos.push_back(RegNum);
224 is_reg.push_back(true);
225 RegNum += size;
226 } else {
227 unsigned bytes = size * 32/8;
228 StackOffset = ((StackOffset + bytes - 1) / bytes) * bytes;
229 pos.push_back(StackOffset);
230 is_reg.push_back(false);
231 StackOffset += bytes;
232 }
233 }
234 }
235 unsigned getRegisterNum(unsigned argNum) {
236 assert(isRegister(argNum));
237 return pos[argNum];
238 }
239 unsigned getOffset(unsigned argNum) {
240 assert(isOffset(argNum));
241 return pos[argNum];
242 }
243 unsigned isRegister(unsigned argNum) {
244 assert(argNum < is_reg.size());
245 return is_reg[argNum];
246 }
247 unsigned isOffset(unsigned argNum) {
248 return !isRegister(argNum);
249 }
250 MVT::ValueType getType(unsigned argNum) {
251 assert(argNum < types.size());
252 return types[argNum];
253 }
254 unsigned getStackSize(void) {
255 int last = is_reg.size() - 1;
Rafael Espindolaaf1dabe2006-10-06 17:26:30 +0000256 if (last < 0)
257 return 0;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000258 if (isRegister(last))
259 return 0;
260 return getOffset(last) + MVT::getSizeInBits(getType(last))/8;
261 }
262 int lastRegArg(void) {
263 int size = is_reg.size();
264 int last = 0;
265 while(last < size && isRegister(last))
266 last++;
267 last--;
268 return last;
269 }
Rafael Espindolaaf1dabe2006-10-06 17:26:30 +0000270 int lastRegNum(void) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000271 int l = lastRegArg();
272 if (l < 0)
273 return -1;
274 unsigned r = getRegisterNum(l);
275 MVT::ValueType t = getType(l);
276 assert(t == MVT::i32 || t == MVT::f32 || t == MVT::f64);
277 if (t == MVT::f64)
278 return r + 1;
279 return r;
280 }
281};
282
Rafael Espindola84b19be2006-07-16 01:02:57 +0000283// This transforms a ISD::CALL node into a
284// callseq_star <- ARMISD:CALL <- callseq_end
285// chain
Rafael Espindolac3c1a862006-05-25 11:00:18 +0000286static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG) {
Rafael Espindola84b19be2006-07-16 01:02:57 +0000287 SDOperand Chain = Op.getOperand(0);
288 unsigned CallConv = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
289 assert(CallConv == CallingConv::C && "unknown calling convention");
290 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000291 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000292 SDOperand Callee = Op.getOperand(4);
293 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Rafael Espindola1a009462006-08-08 13:02:29 +0000294 SDOperand StackPtr = DAG.getRegister(ARM::R13, MVT::i32);
Rafael Espindolaa2845842006-10-05 16:48:49 +0000295 static const unsigned regs[] = {
Rafael Espindolafac00a92006-07-25 20:17:20 +0000296 ARM::R0, ARM::R1, ARM::R2, ARM::R3
297 };
298
Rafael Espindolaa2845842006-10-05 16:48:49 +0000299 std::vector<MVT::ValueType> Types;
300 for (unsigned i = 0; i < NumOps; ++i) {
301 MVT::ValueType VT = Op.getOperand(5+2*i).getValueType();
302 Types.push_back(VT);
303 }
304 ArgumentLayout Layout(Types);
Rafael Espindolafac00a92006-07-25 20:17:20 +0000305
Rafael Espindolaa2845842006-10-05 16:48:49 +0000306 unsigned NumBytes = Layout.getStackSize();
307
308 Chain = DAG.getCALLSEQ_START(Chain,
309 DAG.getConstant(NumBytes, MVT::i32));
310
311 //Build a sequence of stores
312 std::vector<SDOperand> MemOpChains;
313 for (unsigned i = Layout.lastRegArg() + 1; i < NumOps; ++i) {
314 SDOperand Arg = Op.getOperand(5+2*i);
315 unsigned ArgOffset = Layout.getOffset(i);
316 SDOperand PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
317 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000318 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Rafael Espindolafac00a92006-07-25 20:17:20 +0000319 }
Rafael Espindola1a009462006-08-08 13:02:29 +0000320 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +0000321 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
322 &MemOpChains[0], MemOpChains.size());
Rafael Espindolafac00a92006-07-25 20:17:20 +0000323
Rafael Espindola84b19be2006-07-16 01:02:57 +0000324 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
325 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
326 // node so that legalize doesn't hack it.
327 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
328 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
329
330 // If this is a direct call, pass the chain and the callee.
331 assert (Callee.Val);
332 std::vector<SDOperand> Ops;
333 Ops.push_back(Chain);
334 Ops.push_back(Callee);
335
Rafael Espindolaa2845842006-10-05 16:48:49 +0000336 // Build a sequence of copy-to-reg nodes chained together with token chain
337 // and flag operands which copy the outgoing args into the appropriate regs.
338 SDOperand InFlag;
Rafael Espindolaaf1dabe2006-10-06 17:26:30 +0000339 for (int i = 0, e = Layout.lastRegArg(); i <= e; ++i) {
Rafael Espindola4a408d42006-10-06 12:50:22 +0000340 SDOperand Arg = Op.getOperand(5+2*i);
341 unsigned RegNum = Layout.getRegisterNum(i);
342 unsigned Reg1 = regs[RegNum];
343 MVT::ValueType VT = Layout.getType(i);
344 assert(VT == Arg.getValueType());
345 assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64);
Rafael Espindolaa2845842006-10-05 16:48:49 +0000346
347 // Add argument register to the end of the list so that it is known live
348 // into the call.
Rafael Espindola4a408d42006-10-06 12:50:22 +0000349 Ops.push_back(DAG.getRegister(Reg1, MVT::i32));
350 if (VT == MVT::f64) {
351 unsigned Reg2 = regs[RegNum + 1];
352 SDOperand SDReg1 = DAG.getRegister(Reg1, MVT::i32);
353 SDOperand SDReg2 = DAG.getRegister(Reg2, MVT::i32);
354
355 Ops.push_back(DAG.getRegister(Reg2, MVT::i32));
356 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola935b1f82006-10-06 20:33:26 +0000357 SDOperand Ops[] = {Chain, SDReg1, SDReg2, Arg, InFlag};
358 Chain = DAG.getNode(ARMISD::FMRRD, VTs, Ops, InFlag.Val ? 5 : 4);
Rafael Espindola4a408d42006-10-06 12:50:22 +0000359 } else {
360 if (VT == MVT::f32)
361 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Arg);
362 Chain = DAG.getCopyToReg(Chain, Reg1, Arg, InFlag);
363 }
364 InFlag = Chain.getValue(1);
Rafael Espindolaa2845842006-10-05 16:48:49 +0000365 }
366
367 std::vector<MVT::ValueType> NodeTys;
368 NodeTys.push_back(MVT::Other); // Returns a chain
369 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Rafael Espindola7a53bd02006-08-09 16:41:12 +0000370
Rafael Espindola84b19be2006-07-16 01:02:57 +0000371 unsigned CallOpc = ARMISD::CALL;
Rafael Espindolafac00a92006-07-25 20:17:20 +0000372 if (InFlag.Val)
373 Ops.push_back(InFlag);
Chris Lattner87428672006-08-11 17:22:35 +0000374 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Rafael Espindolafac00a92006-07-25 20:17:20 +0000375 InFlag = Chain.getValue(1);
Rafael Espindola84b19be2006-07-16 01:02:57 +0000376
Rafael Espindolafac00a92006-07-25 20:17:20 +0000377 std::vector<SDOperand> ResultVals;
378 NodeTys.clear();
379
380 // If the call has results, copy the values out of the ret val registers.
Rafael Espindola614057b2006-10-06 19:10:05 +0000381 MVT::ValueType VT = Op.Val->getValueType(0);
382 if (VT != MVT::Other) {
383 assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64);
Rafael Espindola614057b2006-10-06 19:10:05 +0000384
385 SDOperand Value1 = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag);
386 Chain = Value1.getValue(1);
387 InFlag = Value1.getValue(2);
Rafael Espindola26a76d12006-10-13 16:47:22 +0000388 NodeTys.push_back(VT);
389 if (VT == MVT::i32) {
390 ResultVals.push_back(Value1);
391 if (Op.Val->getValueType(1) == MVT::i32) {
392 SDOperand Value2 = DAG.getCopyFromReg(Chain, ARM::R1, MVT::i32, InFlag);
393 Chain = Value2.getValue(1);
394 ResultVals.push_back(Value2);
395 NodeTys.push_back(VT);
396 }
397 }
398 if (VT == MVT::f32) {
399 SDOperand Value = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Value1);
400 ResultVals.push_back(Value);
401 }
Rafael Espindola614057b2006-10-06 19:10:05 +0000402 if (VT == MVT::f64) {
403 SDOperand Value2 = DAG.getCopyFromReg(Chain, ARM::R1, MVT::i32, InFlag);
404 Chain = Value2.getValue(1);
Rafael Espindola26a76d12006-10-13 16:47:22 +0000405 SDOperand Value = DAG.getNode(ARMISD::FMDRR, MVT::f64, Value1, Value2);
406 ResultVals.push_back(Value);
Rafael Espindola614057b2006-10-06 19:10:05 +0000407 }
Rafael Espindolafac00a92006-07-25 20:17:20 +0000408 }
Rafael Espindola84b19be2006-07-16 01:02:57 +0000409
410 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
411 DAG.getConstant(NumBytes, MVT::i32));
Rafael Espindolafac00a92006-07-25 20:17:20 +0000412 NodeTys.push_back(MVT::Other);
Rafael Espindola84b19be2006-07-16 01:02:57 +0000413
Rafael Espindolafac00a92006-07-25 20:17:20 +0000414 if (ResultVals.empty())
415 return Chain;
416
417 ResultVals.push_back(Chain);
Chris Lattner87428672006-08-11 17:22:35 +0000418 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys, &ResultVals[0],
419 ResultVals.size());
Rafael Espindolafac00a92006-07-25 20:17:20 +0000420 return Res.getValue(Op.ResNo);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000421}
422
423static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
424 SDOperand Copy;
Rafael Espindola4b023672006-06-05 22:26:14 +0000425 SDOperand Chain = Op.getOperand(0);
Rafael Espindola9e071f02006-10-02 19:30:56 +0000426 SDOperand R0 = DAG.getRegister(ARM::R0, MVT::i32);
427 SDOperand R1 = DAG.getRegister(ARM::R1, MVT::i32);
428
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000429 switch(Op.getNumOperands()) {
430 default:
431 assert(0 && "Do not know how to return this many arguments!");
432 abort();
Rafael Espindola4b023672006-06-05 22:26:14 +0000433 case 1: {
434 SDOperand LR = DAG.getRegister(ARM::R14, MVT::i32);
Rafael Espindola6312da02006-08-03 22:50:11 +0000435 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Chain);
Rafael Espindola4b023672006-06-05 22:26:14 +0000436 }
Rafael Espindola27185192006-09-29 21:20:16 +0000437 case 3: {
438 SDOperand Val = Op.getOperand(1);
439 assert(Val.getValueType() == MVT::i32 ||
Rafael Espindola9e071f02006-10-02 19:30:56 +0000440 Val.getValueType() == MVT::f32 ||
441 Val.getValueType() == MVT::f64);
Rafael Espindola27185192006-09-29 21:20:16 +0000442
Rafael Espindola9e071f02006-10-02 19:30:56 +0000443 if (Val.getValueType() == MVT::f64) {
444 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Flag);
445 SDOperand Ops[] = {Chain, R0, R1, Val};
446 Copy = DAG.getNode(ARMISD::FMRRD, VTs, Ops, 4);
447 } else {
448 if (Val.getValueType() == MVT::f32)
449 Val = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Val);
450 Copy = DAG.getCopyToReg(Chain, R0, Val, SDOperand());
451 }
452
453 if (DAG.getMachineFunction().liveout_empty()) {
Rafael Espindola4b023672006-06-05 22:26:14 +0000454 DAG.getMachineFunction().addLiveOut(ARM::R0);
Rafael Espindola9e071f02006-10-02 19:30:56 +0000455 if (Val.getValueType() == MVT::f64)
456 DAG.getMachineFunction().addLiveOut(ARM::R1);
457 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000458 break;
Rafael Espindola27185192006-09-29 21:20:16 +0000459 }
Rafael Espindola3a02f022006-09-04 19:05:01 +0000460 case 5:
461 Copy = DAG.getCopyToReg(Chain, ARM::R1, Op.getOperand(3), SDOperand());
462 Copy = DAG.getCopyToReg(Copy, ARM::R0, Op.getOperand(1), Copy.getValue(1));
463 // If we haven't noted the R0+R1 are live out, do so now.
464 if (DAG.getMachineFunction().liveout_empty()) {
465 DAG.getMachineFunction().addLiveOut(ARM::R0);
466 DAG.getMachineFunction().addLiveOut(ARM::R1);
467 }
468 break;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000469 }
Rafael Espindola4b023672006-06-05 22:26:14 +0000470
Rafael Espindolaf4fda802006-08-03 17:02:20 +0000471 //We must use RET_FLAG instead of BRIND because BRIND doesn't have a flag
472 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000473}
474
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000475static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
476 MVT::ValueType PtrVT = Op.getValueType();
477 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000478 Constant *C = CP->getConstVal();
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000479 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
480
481 return CPI;
482}
483
484static SDOperand LowerGlobalAddress(SDOperand Op,
485 SelectionDAG &DAG) {
486 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Rafael Espindola61369da2006-08-14 19:01:24 +0000487 int alignment = 2;
488 SDOperand CPAddr = DAG.getConstantPool(GV, MVT::i32, alignment);
Evan Cheng466685d2006-10-09 20:57:25 +0000489 return DAG.getLoad(MVT::i32, DAG.getEntryNode(), CPAddr, NULL, 0);
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000490}
491
Rafael Espindola755be9b2006-08-25 17:55:16 +0000492static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
493 unsigned VarArgsFrameIndex) {
494 // vastart just stores the address of the VarArgsFrameIndex slot into the
495 // memory location argument.
496 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
497 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000498 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
499 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV->getValue(),
500 SV->getOffset());
Rafael Espindola755be9b2006-08-25 17:55:16 +0000501}
502
503static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
504 int &VarArgsFrameIndex) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000505 MachineFunction &MF = DAG.getMachineFunction();
506 MachineFrameInfo *MFI = MF.getFrameInfo();
507 SSARegMap *RegMap = MF.getSSARegMap();
508 unsigned NumArgs = Op.Val->getNumValues()-1;
509 SDOperand Root = Op.getOperand(0);
510 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
511 static const unsigned REGS[] = {
512 ARM::R0, ARM::R1, ARM::R2, ARM::R3
513 };
514
515 std::vector<MVT::ValueType> Types(Op.Val->value_begin(), Op.Val->value_end() - 1);
516 ArgumentLayout Layout(Types);
517
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000518 std::vector<SDOperand> ArgValues;
Rafael Espindola755be9b2006-08-25 17:55:16 +0000519 for (unsigned ArgNo = 0; ArgNo < NumArgs; ++ArgNo) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000520 MVT::ValueType VT = Types[ArgNo];
Rafael Espindola4b442b52006-05-23 02:48:20 +0000521
Rafael Espindolaa2845842006-10-05 16:48:49 +0000522 SDOperand Value;
523 if (Layout.isRegister(ArgNo)) {
524 assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64);
525 unsigned RegNum = Layout.getRegisterNum(ArgNo);
526 unsigned Reg1 = REGS[RegNum];
527 unsigned VReg1 = RegMap->createVirtualRegister(&ARM::IntRegsRegClass);
528 SDOperand Value1 = DAG.getCopyFromReg(Root, VReg1, MVT::i32);
529 MF.addLiveIn(Reg1, VReg1);
530 if (VT == MVT::f64) {
531 unsigned Reg2 = REGS[RegNum + 1];
532 unsigned VReg2 = RegMap->createVirtualRegister(&ARM::IntRegsRegClass);
533 SDOperand Value2 = DAG.getCopyFromReg(Root, VReg2, MVT::i32);
534 MF.addLiveIn(Reg2, VReg2);
535 Value = DAG.getNode(ARMISD::FMDRR, MVT::f64, Value1, Value2);
536 } else {
537 Value = Value1;
538 if (VT == MVT::f32)
539 Value = DAG.getNode(ISD::BIT_CONVERT, VT, Value);
540 }
541 } else {
542 // If the argument is actually used, emit a load from the right stack
543 // slot.
544 if (!Op.Val->hasNUsesOfValue(0, ArgNo)) {
545 unsigned Offset = Layout.getOffset(ArgNo);
546 unsigned Size = MVT::getSizeInBits(VT)/8;
547 int FI = MFI->CreateFixedObject(Size, Offset);
548 SDOperand FIN = DAG.getFrameIndex(FI, VT);
Evan Cheng466685d2006-10-09 20:57:25 +0000549 Value = DAG.getLoad(VT, Root, FIN, NULL, 0);
Rafael Espindolaa2845842006-10-05 16:48:49 +0000550 } else {
551 Value = DAG.getNode(ISD::UNDEF, VT);
552 }
553 }
554 ArgValues.push_back(Value);
Rafael Espindola4b442b52006-05-23 02:48:20 +0000555 }
556
Rafael Espindolaa2845842006-10-05 16:48:49 +0000557 unsigned NextRegNum = Layout.lastRegNum() + 1;
558
Rafael Espindola755be9b2006-08-25 17:55:16 +0000559 if (isVarArg) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000560 //If this function is vararg we must store the remaing
561 //registers so that they can be acessed with va_start
Rafael Espindola755be9b2006-08-25 17:55:16 +0000562 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(MVT::i32)/8,
Rafael Espindolaa2845842006-10-05 16:48:49 +0000563 -16 + NextRegNum * 4);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000564
Rafael Espindola755be9b2006-08-25 17:55:16 +0000565 SmallVector<SDOperand, 4> MemOps;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000566 for (unsigned RegNo = NextRegNum; RegNo < 4; ++RegNo) {
567 int RegOffset = - (4 - RegNo) * 4;
Rafael Espindola755be9b2006-08-25 17:55:16 +0000568 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(MVT::i32)/8,
Rafael Espindolaa2845842006-10-05 16:48:49 +0000569 RegOffset);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000570 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
571
Rafael Espindolaa2845842006-10-05 16:48:49 +0000572 unsigned VReg = RegMap->createVirtualRegister(&ARM::IntRegsRegClass);
573 MF.addLiveIn(REGS[RegNo], VReg);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000574
575 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000576 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000577 MemOps.push_back(Store);
578 }
579 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
580 }
Rafael Espindola4b442b52006-05-23 02:48:20 +0000581
582 ArgValues.push_back(Root);
583
584 // Return the new list of results.
585 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
586 Op.Val->value_end());
Chris Lattner87428672006-08-11 17:22:35 +0000587 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Rafael Espindoladc124a22006-05-18 21:45:49 +0000588}
589
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000590static SDOperand GetCMP(ISD::CondCode CC, SDOperand LHS, SDOperand RHS,
591 SelectionDAG &DAG) {
592 MVT::ValueType vt = LHS.getValueType();
Rafael Espindola0d9fe762006-10-10 16:33:47 +0000593 assert(vt == MVT::i32 || vt == MVT::f32 || vt == MVT::f64);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000594
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000595 SDOperand Cmp = DAG.getNode(ARMISD::CMP, MVT::Flag, LHS, RHS);
Rafael Espindola42b62f32006-10-13 13:14:59 +0000596
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000597 if (vt != MVT::i32)
598 Cmp = DAG.getNode(ARMISD::FMSTAT, MVT::Flag, Cmp);
599 return Cmp;
600}
601
Rafael Espindola42b62f32006-10-13 13:14:59 +0000602static SDOperand GetARMCC(ISD::CondCode CC, MVT::ValueType vt,
603 SelectionDAG &DAG) {
604 assert(vt == MVT::i32 || vt == MVT::f32 || vt == MVT::f64);
605 if (vt == MVT::i32)
606 return DAG.getConstant(DAGIntCCToARMCC(CC), MVT::i32);
607 else
608 return DAG.getConstant(DAGFPCCToARMCC(CC), MVT::i32);
609}
610
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000611static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
612 SDOperand LHS = Op.getOperand(0);
613 SDOperand RHS = Op.getOperand(1);
614 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
615 SDOperand TrueVal = Op.getOperand(2);
616 SDOperand FalseVal = Op.getOperand(3);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000617 SDOperand Cmp = GetCMP(CC, LHS, RHS, DAG);
Rafael Espindola42b62f32006-10-13 13:14:59 +0000618 SDOperand ARMCC = GetARMCC(CC, LHS.getValueType(), DAG);
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000619 return DAG.getNode(ARMISD::SELECT, MVT::i32, TrueVal, FalseVal, ARMCC, Cmp);
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000620}
621
Rafael Espindola687bc492006-08-24 13:45:55 +0000622static SDOperand LowerBR_CC(SDOperand Op, SelectionDAG &DAG) {
623 SDOperand Chain = Op.getOperand(0);
624 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
625 SDOperand LHS = Op.getOperand(2);
626 SDOperand RHS = Op.getOperand(3);
627 SDOperand Dest = Op.getOperand(4);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000628 SDOperand Cmp = GetCMP(CC, LHS, RHS, DAG);
Rafael Espindola42b62f32006-10-13 13:14:59 +0000629 SDOperand ARMCC = GetARMCC(CC, LHS.getValueType(), DAG);
Rafael Espindola6f602de2006-08-24 16:13:15 +0000630 return DAG.getNode(ARMISD::BR, MVT::Other, Chain, Dest, ARMCC, Cmp);
Rafael Espindola687bc492006-08-24 13:45:55 +0000631}
632
Rafael Espindola27185192006-09-29 21:20:16 +0000633static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
Rafael Espindola9e071f02006-10-02 19:30:56 +0000634 SDOperand IntVal = Op.getOperand(0);
Rafael Espindola27185192006-09-29 21:20:16 +0000635 assert(IntVal.getValueType() == MVT::i32);
Rafael Espindola9e071f02006-10-02 19:30:56 +0000636 MVT::ValueType vt = Op.getValueType();
637 assert(vt == MVT::f32 ||
638 vt == MVT::f64);
Rafael Espindola27185192006-09-29 21:20:16 +0000639
640 SDOperand Tmp = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, IntVal);
Rafael Espindola9e071f02006-10-02 19:30:56 +0000641 ARMISD::NodeType op = vt == MVT::f32 ? ARMISD::FSITOS : ARMISD::FSITOD;
642 return DAG.getNode(op, vt, Tmp);
Rafael Espindola27185192006-09-29 21:20:16 +0000643}
644
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000645static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
646 assert(Op.getValueType() == MVT::i32);
647 SDOperand FloatVal = Op.getOperand(0);
648 MVT::ValueType vt = FloatVal.getValueType();
649 assert(vt == MVT::f32 || vt == MVT::f64);
650
651 ARMISD::NodeType op = vt == MVT::f32 ? ARMISD::FTOSIS : ARMISD::FTOSID;
652 SDOperand Tmp = DAG.getNode(op, MVT::f32, FloatVal);
653 return DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Tmp);
654}
655
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000656static SDOperand LowerUINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
657 SDOperand IntVal = Op.getOperand(0);
658 assert(IntVal.getValueType() == MVT::i32);
659 MVT::ValueType vt = Op.getValueType();
660 assert(vt == MVT::f32 ||
661 vt == MVT::f64);
662
663 SDOperand Tmp = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, IntVal);
664 ARMISD::NodeType op = vt == MVT::f32 ? ARMISD::FUITOS : ARMISD::FUITOD;
665 return DAG.getNode(op, vt, Tmp);
666}
667
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000668static SDOperand LowerFP_TO_UINT(SDOperand Op, SelectionDAG &DAG) {
669 assert(Op.getValueType() == MVT::i32);
670 SDOperand FloatVal = Op.getOperand(0);
671 MVT::ValueType vt = FloatVal.getValueType();
672 assert(vt == MVT::f32 || vt == MVT::f64);
673
674 ARMISD::NodeType op = vt == MVT::f32 ? ARMISD::FTOUIS : ARMISD::FTOUID;
675 SDOperand Tmp = DAG.getNode(op, MVT::f32, FloatVal);
676 return DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Tmp);
677}
678
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000679SDOperand ARMTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
680 switch (Op.getOpcode()) {
681 default:
682 assert(0 && "Should not custom lower this!");
Rafael Espindola1c8f0532006-05-15 22:34:39 +0000683 abort();
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000684 case ISD::ConstantPool:
685 return LowerConstantPool(Op, DAG);
686 case ISD::GlobalAddress:
687 return LowerGlobalAddress(Op, DAG);
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000688 case ISD::FP_TO_SINT:
689 return LowerFP_TO_SINT(Op, DAG);
Rafael Espindola27185192006-09-29 21:20:16 +0000690 case ISD::SINT_TO_FP:
691 return LowerSINT_TO_FP(Op, DAG);
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000692 case ISD::FP_TO_UINT:
693 return LowerFP_TO_UINT(Op, DAG);
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000694 case ISD::UINT_TO_FP:
695 return LowerUINT_TO_FP(Op, DAG);
Rafael Espindoladc124a22006-05-18 21:45:49 +0000696 case ISD::FORMAL_ARGUMENTS:
Rafael Espindola755be9b2006-08-25 17:55:16 +0000697 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex);
Rafael Espindolac3c1a862006-05-25 11:00:18 +0000698 case ISD::CALL:
699 return LowerCALL(Op, DAG);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000700 case ISD::RET:
701 return LowerRET(Op, DAG);
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000702 case ISD::SELECT_CC:
703 return LowerSELECT_CC(Op, DAG);
Rafael Espindola687bc492006-08-24 13:45:55 +0000704 case ISD::BR_CC:
705 return LowerBR_CC(Op, DAG);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000706 case ISD::VASTART:
707 return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000708 }
709}
710
711//===----------------------------------------------------------------------===//
712// Instruction Selector Implementation
713//===----------------------------------------------------------------------===//
714
715//===--------------------------------------------------------------------===//
716/// ARMDAGToDAGISel - ARM specific code to select ARM machine
717/// instructions for SelectionDAG operations.
718///
719namespace {
720class ARMDAGToDAGISel : public SelectionDAGISel {
721 ARMTargetLowering Lowering;
722
723public:
724 ARMDAGToDAGISel(TargetMachine &TM)
725 : SelectionDAGISel(Lowering), Lowering(TM) {
726 }
727
Evan Cheng9ade2182006-08-26 05:34:46 +0000728 SDNode *Select(SDOperand Op);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000729 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000730 bool SelectAddrRegImm(SDOperand N, SDOperand &Offset, SDOperand &Base);
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000731 bool SelectAddrMode1(SDOperand N, SDOperand &Arg, SDOperand &Shift,
732 SDOperand &ShiftType);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000733
734 // Include the pieces autogenerated from the target description.
735#include "ARMGenDAGISel.inc"
736};
737
738void ARMDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
739 DEBUG(BB->dump());
740
741 DAG.setRoot(SelectRoot(DAG.getRoot()));
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000742 DAG.RemoveDeadNodes();
743
744 ScheduleAndEmitDAG(DAG);
745}
746
Rafael Espindola61369da2006-08-14 19:01:24 +0000747static bool isInt12Immediate(SDNode *N, short &Imm) {
748 if (N->getOpcode() != ISD::Constant)
749 return false;
750
751 int32_t t = cast<ConstantSDNode>(N)->getValue();
Rafael Espindola7246d332006-09-21 11:29:52 +0000752 int max = 1<<12;
Rafael Espindola61369da2006-08-14 19:01:24 +0000753 int min = -max;
754 if (t > min && t < max) {
755 Imm = t;
756 return true;
757 }
758 else
759 return false;
760}
761
762static bool isInt12Immediate(SDOperand Op, short &Imm) {
763 return isInt12Immediate(Op.Val, Imm);
764}
765
Rafael Espindola7246d332006-09-21 11:29:52 +0000766static uint32_t rotateL(uint32_t x) {
767 uint32_t bit31 = (x & (1 << 31)) >> 31;
768 uint32_t t = x << 1;
769 return t | bit31;
770}
771
772static bool isUInt8Immediate(uint32_t x) {
773 return x < (1 << 8);
774}
775
776static bool isRotInt8Immediate(uint32_t x) {
777 int r;
778 for (r = 0; r < 16; r++) {
779 if (isUInt8Immediate(x))
780 return true;
781 x = rotateL(rotateL(x));
782 }
783 return false;
784}
785
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000786bool ARMDAGToDAGISel::SelectAddrMode1(SDOperand N,
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000787 SDOperand &Arg,
788 SDOperand &Shift,
789 SDOperand &ShiftType) {
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000790 switch(N.getOpcode()) {
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000791 case ISD::Constant: {
Rafael Espindola7246d332006-09-21 11:29:52 +0000792 uint32_t val = cast<ConstantSDNode>(N)->getValue();
793 if(!isRotInt8Immediate(val)) {
794 const Type *t = MVT::getTypeForValueType(MVT::i32);
795 Constant *C = ConstantUInt::get(t, val);
796 int alignment = 2;
797 SDOperand Addr = CurDAG->getTargetConstantPool(C, MVT::i32, alignment);
798 SDOperand Z = CurDAG->getTargetConstant(0, MVT::i32);
799 SDNode *n = CurDAG->getTargetNode(ARM::ldr, MVT::i32, Z, Addr);
800 Arg = SDOperand(n, 0);
801 } else
802 Arg = CurDAG->getTargetConstant(val, MVT::i32);
803
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000804 Shift = CurDAG->getTargetConstant(0, MVT::i32);
805 ShiftType = CurDAG->getTargetConstant(ARMShift::LSL, MVT::i32);
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000806 return true;
807 }
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000808 case ISD::SRA:
809 Arg = N.getOperand(0);
810 Shift = N.getOperand(1);
811 ShiftType = CurDAG->getTargetConstant(ARMShift::ASR, MVT::i32);
812 return true;
813 case ISD::SRL:
814 Arg = N.getOperand(0);
815 Shift = N.getOperand(1);
816 ShiftType = CurDAG->getTargetConstant(ARMShift::LSR, MVT::i32);
817 return true;
818 case ISD::SHL:
819 Arg = N.getOperand(0);
820 Shift = N.getOperand(1);
821 ShiftType = CurDAG->getTargetConstant(ARMShift::LSL, MVT::i32);
822 return true;
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000823 }
Rafael Espindola1b3956b2006-09-11 19:23:32 +0000824
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000825 Arg = N;
826 Shift = CurDAG->getTargetConstant(0, MVT::i32);
827 ShiftType = CurDAG->getTargetConstant(ARMShift::LSL, MVT::i32);
Rafael Espindola1b3956b2006-09-11 19:23:32 +0000828 return true;
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000829}
830
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000831//register plus/minus 12 bit offset
832bool ARMDAGToDAGISel::SelectAddrRegImm(SDOperand N, SDOperand &Offset,
833 SDOperand &Base) {
Rafael Espindolaf3a335c2006-08-17 17:09:40 +0000834 if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(N)) {
835 Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i32);
836 Offset = CurDAG->getTargetConstant(0, MVT::i32);
837 return true;
838 }
Rafael Espindola61369da2006-08-14 19:01:24 +0000839 if (N.getOpcode() == ISD::ADD) {
840 short imm = 0;
841 if (isInt12Immediate(N.getOperand(1), imm)) {
842 Offset = CurDAG->getTargetConstant(imm, MVT::i32);
843 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
844 Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType());
845 } else {
846 Base = N.getOperand(0);
847 }
848 return true; // [r+i]
849 }
850 }
851
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000852 Offset = CurDAG->getTargetConstant(0, MVT::i32);
Rafael Espindolaaefe1422006-07-10 01:41:35 +0000853 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
854 Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType());
855 }
856 else
857 Base = N;
858 return true; //any address fits in a register
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000859}
860
Evan Cheng9ade2182006-08-26 05:34:46 +0000861SDNode *ARMDAGToDAGISel::Select(SDOperand Op) {
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000862 SDNode *N = Op.Val;
863
864 switch (N->getOpcode()) {
865 default:
Evan Cheng9ade2182006-08-26 05:34:46 +0000866 return SelectCode(Op);
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000867 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000868 }
Evan Cheng64a752f2006-08-11 09:08:15 +0000869 return NULL;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000870}
871
872} // end anonymous namespace
873
874/// createARMISelDag - This pass converts a legalized DAG into a
875/// ARM-specific DAG, ready for instruction scheduling.
876///
877FunctionPass *llvm::createARMISelDag(TargetMachine &TM) {
878 return new ARMDAGToDAGISel(TM);
879}