blob: d3b6c9672a5b665db59b12c39df9ab574873c0f4 [file] [log] [blame]
Evan Chengffcb95b2006-02-21 19:13:53 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the Evan Cheng and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Evan Cheng4e4c71e2006-02-21 20:00:20 +000016//===----------------------------------------------------------------------===//
Evan Cheng2246f842006-03-18 01:23:20 +000017// SSE specific DAG Nodes.
18//===----------------------------------------------------------------------===//
19
Chris Lattner6970eda2006-10-07 19:49:05 +000020def X86loadp : SDNode<"X86ISD::LOAD_PACK", SDTLoad, [SDNPHasChain]>;
21def X86loadu : SDNode<"X86ISD::LOAD_UA", SDTLoad, [SDNPHasChain]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000022def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000023 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000024def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000025 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000026def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest,
Evan Cheng734503b2006-09-11 02:19:56 +000027 [SDNPHasChain, SDNPOutFlag]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000028def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest,
Evan Cheng734503b2006-09-11 02:19:56 +000029 [SDNPHasChain, SDNPOutFlag]>;
Chris Lattner6970eda2006-10-07 19:49:05 +000030def X86s2vec : SDNode<"X86ISD::S2VEC", SDTypeProfile<1, 1, []>, []>;
31def X86pextrw : SDNode<"X86ISD::PEXTRW", SDTypeProfile<1, 2, []>, []>;
32def X86pinsrw : SDNode<"X86ISD::PINSRW", SDTypeProfile<1, 3, []>, []>;
Evan Chengc60bd972006-03-25 09:37:23 +000033
Evan Cheng2246f842006-03-18 01:23:20 +000034//===----------------------------------------------------------------------===//
Evan Cheng06a8aa12006-03-17 19:55:52 +000035// SSE pattern fragments
36//===----------------------------------------------------------------------===//
37
38def X86loadpf32 : PatFrag<(ops node:$ptr), (f32 (X86loadp node:$ptr))>;
39def X86loadpf64 : PatFrag<(ops node:$ptr), (f64 (X86loadp node:$ptr))>;
40
Evan Cheng2246f842006-03-18 01:23:20 +000041def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
42def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
Evan Cheng24dc1f52006-03-23 07:44:07 +000043def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
Evan Cheng06a8aa12006-03-17 19:55:52 +000044
Evan Cheng1b32f222006-03-30 07:33:32 +000045def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
46def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
Evan Cheng506d3df2006-03-29 23:07:14 +000047def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
48def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
Evan Cheng5aa97b22006-03-29 18:47:40 +000049def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
50def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
51
Evan Cheng386031a2006-03-24 07:29:27 +000052def fp32imm0 : PatLeaf<(f32 fpimm), [{
53 return N->isExactlyValue(+0.0);
54}]>;
55
Evan Chengff65e382006-04-04 21:49:39 +000056def PSxLDQ_imm : SDNodeXForm<imm, [{
57 // Transformation function: imm >> 3
58 return getI32Imm(N->getValue() >> 3);
59}]>;
60
Evan Cheng63d33002006-03-22 08:01:21 +000061// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
62// SHUFP* etc. imm.
63def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
64 return getI8Imm(X86::getShuffleSHUFImmediate(N));
Evan Chengb9df0ca2006-03-22 02:53:00 +000065}]>;
66
Evan Cheng506d3df2006-03-29 23:07:14 +000067// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
68// PSHUFHW imm.
69def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
70 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
71}]>;
72
73// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
74// PSHUFLW imm.
75def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
76 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
77}]>;
78
Evan Cheng691c9232006-03-29 19:02:40 +000079def SSE_splat_mask : PatLeaf<(build_vector), [{
Evan Cheng0188ecb2006-03-22 18:59:22 +000080 return X86::isSplatMask(N);
Evan Cheng691c9232006-03-29 19:02:40 +000081}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +000082
Evan Chengd9539472006-04-14 21:59:03 +000083def SSE_splat_v2_mask : PatLeaf<(build_vector), [{
84 return X86::isSplatMask(N);
85}]>;
86
Evan Cheng2c0dbd02006-03-24 02:58:06 +000087def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
88 return X86::isMOVHLPSMask(N);
Evan Cheng4fcb9222006-03-28 02:43:26 +000089}]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +000090
Evan Cheng5ced1d82006-04-06 23:23:56 +000091def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
92 return X86::isMOVHPMask(N);
93}]>;
94
95def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
96 return X86::isMOVLPMask(N);
97}]>;
98
Evan Cheng017dcc62006-04-21 01:05:10 +000099def MOVL_shuffle_mask : PatLeaf<(build_vector), [{
100 return X86::isMOVLMask(N);
Evan Chengd6d1cbd2006-04-11 00:19:04 +0000101}]>;
102
Evan Chengd9539472006-04-14 21:59:03 +0000103def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
104 return X86::isMOVSHDUPMask(N);
105}]>;
106
107def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
108 return X86::isMOVSLDUPMask(N);
109}]>;
110
Evan Cheng0038e592006-03-28 00:39:58 +0000111def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
112 return X86::isUNPCKLMask(N);
113}]>;
114
Evan Cheng4fcb9222006-03-28 02:43:26 +0000115def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
116 return X86::isUNPCKHMask(N);
117}]>;
118
Evan Cheng1d5a8cc2006-04-05 07:20:06 +0000119def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
120 return X86::isUNPCKL_v_undef_Mask(N);
121}]>;
122
Evan Cheng0188ecb2006-03-22 18:59:22 +0000123def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
Evan Cheng4f563382006-03-29 01:30:51 +0000124 return X86::isPSHUFDMask(N);
Evan Cheng14aed5e2006-03-24 01:18:28 +0000125}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000126
Evan Cheng506d3df2006-03-29 23:07:14 +0000127def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
128 return X86::isPSHUFHWMask(N);
129}], SHUFFLE_get_pshufhw_imm>;
130
131def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
132 return X86::isPSHUFLWMask(N);
133}], SHUFFLE_get_pshuflw_imm>;
134
Evan Cheng3d60df42006-04-10 22:35:16 +0000135def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
136 return X86::isPSHUFDMask(N);
Evan Cheng7d9061e2006-03-30 19:54:57 +0000137}], SHUFFLE_get_shuf_imm>;
138
Evan Cheng14aed5e2006-03-24 01:18:28 +0000139def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
140 return X86::isSHUFPMask(N);
141}], SHUFFLE_get_shuf_imm>;
Evan Chengb9df0ca2006-03-22 02:53:00 +0000142
Evan Cheng3d60df42006-04-10 22:35:16 +0000143def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
144 return X86::isSHUFPMask(N);
Evan Cheng475aecf2006-03-29 03:04:49 +0000145}], SHUFFLE_get_shuf_imm>;
146
Evan Cheng06a8aa12006-03-17 19:55:52 +0000147//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000148// SSE scalar FP Instructions
149//===----------------------------------------------------------------------===//
150
Evan Cheng470a6ad2006-02-22 02:26:30 +0000151// Instruction templates
152// SSI - SSE1 instructions with XS prefix.
153// SDI - SSE2 instructions with XD prefix.
154// PSI - SSE1 instructions with TB prefix.
155// PDI - SSE2 instructions with TB and OpSize prefixes.
Evan Cheng2da953f2006-03-22 07:10:28 +0000156// PSIi8 - SSE1 instructions with ImmT == Imm8 and TB prefix.
157// PDIi8 - SSE2 instructions with ImmT == Imm8 and TB and OpSize prefixes.
Evan Chengd9539472006-04-14 21:59:03 +0000158// S3I - SSE3 instructions with TB and OpSize prefixes.
159// S3SI - SSE3 instructions with XS prefix.
Evan Cheng57ebe9f2006-04-15 05:37:34 +0000160// S3DI - SSE3 instructions with XD prefix.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000161class SSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
162 : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE1]>;
163class SDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
164 : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE2]>;
165class PSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
166 : I<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>;
167class PDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
168 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>;
Evan Cheng2da953f2006-03-22 07:10:28 +0000169class PSIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengb2149502006-06-19 19:25:30 +0000170 : Ii8<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>;
Evan Cheng2da953f2006-03-22 07:10:28 +0000171class PDIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengb2149502006-06-19 19:25:30 +0000172 : Ii8<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>;
173
Evan Cheng4b1734f2006-03-31 21:29:33 +0000174class S3SI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengd9539472006-04-14 21:59:03 +0000175 : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE3]>;
Evan Cheng4b1734f2006-03-31 21:29:33 +0000176class S3DI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengd9539472006-04-14 21:59:03 +0000177 : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE3]>;
178class S3I<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Cheng4b1734f2006-03-31 21:29:33 +0000179 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE3]>;
180
181//===----------------------------------------------------------------------===//
182// Helpers for defining instructions that directly correspond to intrinsics.
Chris Lattner9498ed82006-10-07 05:09:48 +0000183
Chris Lattner3b837852006-10-07 05:13:26 +0000184multiclass SS_IntUnary<bits<8> o, string OpcodeStr, Intrinsic IntId> {
185 def r : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src),
186 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src"),
Chris Lattner9498ed82006-10-07 05:09:48 +0000187 [(set VR128:$dst, (v4f32 (IntId VR128:$src)))]>;
Chris Lattner3b837852006-10-07 05:13:26 +0000188 def m : SSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
189 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src"),
Chris Lattner9498ed82006-10-07 05:09:48 +0000190 [(set VR128:$dst, (v4f32 (IntId (load addr:$src))))]>;
191}
192
Chris Lattner86c1b3a2006-10-07 05:19:31 +0000193multiclass SD_IntUnary<bits<8> o, string OpcodeStr, Intrinsic IntId> {
194 def r : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src),
195 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src"),
196 [(set VR128:$dst, (v2f64 (IntId VR128:$src)))]>;
197 def m : SDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
198 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src"),
199 [(set VR128:$dst, (v2f64 (IntId (load addr:$src))))]>;
200}
Evan Cheng6e967402006-04-04 00:10:53 +0000201
Chris Lattnera0ea63d2006-10-07 05:26:13 +0000202class SS_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
203 : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
204 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Evan Cheng6e967402006-04-04 00:10:53 +0000205 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
Chris Lattnera0ea63d2006-10-07 05:26:13 +0000206class SS_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
207 : SSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2),
208 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Evan Cheng6e967402006-04-04 00:10:53 +0000209 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (load addr:$src2))))]>;
Chris Lattnera0ea63d2006-10-07 05:26:13 +0000210class SD_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
211 : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
212 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Evan Cheng6e967402006-04-04 00:10:53 +0000213 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
Chris Lattnera0ea63d2006-10-07 05:26:13 +0000214class SD_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
215 : SDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
216 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Evan Cheng6e967402006-04-04 00:10:53 +0000217 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (load addr:$src2))))]>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000218
Chris Lattner845fb752006-10-07 05:50:25 +0000219class PS_Intr<bits<8> o, string OpcodeStr, Intrinsic IntId>
220 : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src),
221 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src}"),
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000222 [(set VR128:$dst, (IntId VR128:$src))]>;
Chris Lattner845fb752006-10-07 05:50:25 +0000223class PS_Intm<bits<8> o, string OpcodeStr, Intrinsic IntId>
224 : PSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
225 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src}"),
Chris Lattner15258d52006-10-07 06:17:43 +0000226 [(set VR128:$dst, (IntId (load addr:$src)))]>;
Chris Lattner845fb752006-10-07 05:50:25 +0000227class PD_Intr<bits<8> o, string OpcodeStr, Intrinsic IntId>
228 : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src),
229 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src}"),
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000230 [(set VR128:$dst, (IntId VR128:$src))]>;
Chris Lattner845fb752006-10-07 05:50:25 +0000231class PD_Intm<bits<8> o, string OpcodeStr, Intrinsic IntId>
232 : PDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
233 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src}"),
Chris Lattner15258d52006-10-07 06:17:43 +0000234 [(set VR128:$dst, (IntId (load addr:$src)))]>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000235
Chris Lattnerd1b651d2006-10-07 05:47:20 +0000236class PS_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
237 : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
238 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000239 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Chris Lattnerd1b651d2006-10-07 05:47:20 +0000240class PS_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
241 : PSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2),
242 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Chris Lattner15258d52006-10-07 06:17:43 +0000243 [(set VR128:$dst, (IntId VR128:$src1, (load addr:$src2)))]>;
Chris Lattnerd1b651d2006-10-07 05:47:20 +0000244class PD_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
245 : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
246 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000247 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Chris Lattnerd1b651d2006-10-07 05:47:20 +0000248class PD_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
249 : PDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
250 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Chris Lattner15258d52006-10-07 06:17:43 +0000251 [(set VR128:$dst, (IntId VR128:$src1, (load addr:$src2)))]>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000252
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000253// Some 'special' instructions
254def IMPLICIT_DEF_FR32 : I<0, Pseudo, (ops FR32:$dst),
255 "#IMPLICIT_DEF $dst",
256 [(set FR32:$dst, (undef))]>, Requires<[HasSSE2]>;
257def IMPLICIT_DEF_FR64 : I<0, Pseudo, (ops FR64:$dst),
258 "#IMPLICIT_DEF $dst",
259 [(set FR64:$dst, (undef))]>, Requires<[HasSSE2]>;
260
261// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
262// scheduler into a branch sequence.
263let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
264 def CMOV_FR32 : I<0, Pseudo,
265 (ops FR32:$dst, FR32:$t, FR32:$f, i8imm:$cond),
266 "#CMOV_FR32 PSEUDO!",
267 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond))]>;
268 def CMOV_FR64 : I<0, Pseudo,
269 (ops FR64:$dst, FR64:$t, FR64:$f, i8imm:$cond),
270 "#CMOV_FR64 PSEUDO!",
271 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000272 def CMOV_V4F32 : I<0, Pseudo,
273 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
274 "#CMOV_V4F32 PSEUDO!",
275 [(set VR128:$dst,
276 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
277 def CMOV_V2F64 : I<0, Pseudo,
278 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
279 "#CMOV_V2F64 PSEUDO!",
280 [(set VR128:$dst,
281 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
282 def CMOV_V2I64 : I<0, Pseudo,
283 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
284 "#CMOV_V2I64 PSEUDO!",
285 [(set VR128:$dst,
286 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000287}
288
289// Move Instructions
Evan Cheng470a6ad2006-02-22 02:26:30 +0000290def MOVSSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, FR32:$src),
291 "movss {$src, $dst|$dst, $src}", []>;
292def MOVSSrm : SSI<0x10, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
293 "movss {$src, $dst|$dst, $src}",
294 [(set FR32:$dst, (loadf32 addr:$src))]>;
295def MOVSDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, FR64:$src),
296 "movsd {$src, $dst|$dst, $src}", []>;
297def MOVSDrm : SDI<0x10, MRMSrcMem, (ops FR64:$dst, f64mem:$src),
298 "movsd {$src, $dst|$dst, $src}",
299 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000300
Evan Cheng470a6ad2006-02-22 02:26:30 +0000301def MOVSSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, FR32:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000302 "movss {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000303 [(store FR32:$src, addr:$dst)]>;
304def MOVSDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, FR64:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000305 "movsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000306 [(store FR64:$src, addr:$dst)]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000307
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000308let isTwoAddress = 1 in {
Chris Lattnerd2c99d52006-10-07 20:35:44 +0000309/// scalar_sse12_fp_binop_rm - Define 4 scalar sse instructions.
310multiclass scalar_sse12_fp_binop_rm<bits<8> opc, string OpcodeStr,
311 SDNode OpNode, bit Commutable = 0> {
312 def SSrr : SSI<opc, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
313 !strconcat(OpcodeStr, "ss {$src2, $dst|$dst, $src2"),
314 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
315 let isCommutable = Commutable;
316 }
317 def SDrr : SDI<opc, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
318 !strconcat(OpcodeStr, "sd {$src2, $dst|$dst, $src2"),
319 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
320 let isCommutable = Commutable;
321 }
322 def SSrm : SSI<opc, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
323 !strconcat(OpcodeStr, "ss {$src2, $dst|$dst, $src2"),
324 [(set FR32:$dst, (OpNode FR32:$src1, (loadf32 addr:$src2)))]>;
325 def SDrm : SDI<opc, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
326 !strconcat(OpcodeStr, "sd {$src2, $dst|$dst, $src2"),
327 [(set FR64:$dst, (OpNode FR64:$src1, (loadf64 addr:$src2)))]>;
328}
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000329}
330
Chris Lattnerd2c99d52006-10-07 20:35:44 +0000331// Arithmetic instructions
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000332
Chris Lattnerd2c99d52006-10-07 20:35:44 +0000333defm ADD : scalar_sse12_fp_binop_rm<0x58, "add", fadd, 1>;
334defm MUL : scalar_sse12_fp_binop_rm<0x59, "mul", fmul, 1>;
335defm DIV : scalar_sse12_fp_binop_rm<0x5E, "div", fdiv>;
336defm SUB : scalar_sse12_fp_binop_rm<0x5C, "sub", fsub>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000337
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000338
Evan Cheng8703be42006-04-04 19:12:30 +0000339def SQRTSSr : SSI<0x51, MRMSrcReg, (ops FR32:$dst, FR32:$src),
340 "sqrtss {$src, $dst|$dst, $src}",
341 [(set FR32:$dst, (fsqrt FR32:$src))]>;
342def SQRTSSm : SSI<0x51, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000343 "sqrtss {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000344 [(set FR32:$dst, (fsqrt (loadf32 addr:$src)))]>;
Evan Cheng8703be42006-04-04 19:12:30 +0000345def SQRTSDr : SDI<0x51, MRMSrcReg, (ops FR64:$dst, FR64:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000346 "sqrtsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000347 [(set FR64:$dst, (fsqrt FR64:$src))]>;
Evan Cheng8703be42006-04-04 19:12:30 +0000348def SQRTSDm : SDI<0x51, MRMSrcMem, (ops FR64:$dst, f64mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000349 "sqrtsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000350 [(set FR64:$dst, (fsqrt (loadf64 addr:$src)))]>;
351
Evan Chengc46349d2006-03-28 23:51:43 +0000352// Aliases to match intrinsics which expect XMM operand(s).
353let isTwoAddress = 1 in {
354let isCommutable = 1 in {
Chris Lattnera0ea63d2006-10-07 05:26:13 +0000355def Int_ADDSSrr : SS_Intrr<0x58, "addss", int_x86_sse_add_ss>;
356def Int_ADDSDrr : SD_Intrr<0x58, "addsd", int_x86_sse2_add_sd>;
357def Int_MULSSrr : SS_Intrr<0x59, "mulss", int_x86_sse_mul_ss>;
358def Int_MULSDrr : SD_Intrr<0x59, "mulsd", int_x86_sse2_mul_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000359}
360
Chris Lattnera0ea63d2006-10-07 05:26:13 +0000361def Int_ADDSSrm : SS_Intrm<0x58, "addss", int_x86_sse_add_ss>;
362def Int_ADDSDrm : SD_Intrm<0x58, "addsd", int_x86_sse2_add_sd>;
363def Int_MULSSrm : SS_Intrm<0x59, "mulss", int_x86_sse_mul_ss>;
364def Int_MULSDrm : SD_Intrm<0x59, "mulsd", int_x86_sse2_mul_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000365
Chris Lattnera0ea63d2006-10-07 05:26:13 +0000366def Int_DIVSSrr : SS_Intrr<0x5E, "divss", int_x86_sse_div_ss>;
367def Int_DIVSSrm : SS_Intrm<0x5E, "divss", int_x86_sse_div_ss>;
368def Int_DIVSDrr : SD_Intrr<0x5E, "divsd", int_x86_sse2_div_sd>;
369def Int_DIVSDrm : SD_Intrm<0x5E, "divsd", int_x86_sse2_div_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000370
Chris Lattnera0ea63d2006-10-07 05:26:13 +0000371def Int_SUBSSrr : SS_Intrr<0x5C, "subss", int_x86_sse_sub_ss>;
372def Int_SUBSSrm : SS_Intrm<0x5C, "subss", int_x86_sse_sub_ss>;
373def Int_SUBSDrr : SD_Intrr<0x5C, "subsd", int_x86_sse2_sub_sd>;
374def Int_SUBSDrm : SD_Intrm<0x5C, "subsd", int_x86_sse2_sub_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000375}
376
Chris Lattner3b837852006-10-07 05:13:26 +0000377defm Int_SQRTSS : SS_IntUnary<0x51, "sqrtss" , int_x86_sse_sqrt_ss>;
Chris Lattner86c1b3a2006-10-07 05:19:31 +0000378defm Int_SQRTSD : SD_IntUnary<0x51, "sqrtsd" , int_x86_sse2_sqrt_sd>;
Chris Lattner3b837852006-10-07 05:13:26 +0000379defm Int_RSQRTSS : SS_IntUnary<0x52, "rsqrtss", int_x86_sse_rsqrt_ss>;
380defm Int_RCPSS : SS_IntUnary<0x53, "rcpss" , int_x86_sse_rcp_ss>;
381
Evan Chengc46349d2006-03-28 23:51:43 +0000382let isTwoAddress = 1 in {
Evan Chengb5e406a2006-05-30 23:47:30 +0000383let isCommutable = 1 in {
Chris Lattnera0ea63d2006-10-07 05:26:13 +0000384def Int_MAXSSrr : SS_Intrr<0x5F, "maxss", int_x86_sse_max_ss>;
385def Int_MAXSDrr : SD_Intrr<0x5F, "maxsd", int_x86_sse2_max_sd>;
386def Int_MINSSrr : SS_Intrr<0x5D, "minss", int_x86_sse_min_ss>;
387def Int_MINSDrr : SD_Intrr<0x5D, "minsd", int_x86_sse2_min_sd>;
Evan Chengb5e406a2006-05-30 23:47:30 +0000388}
Chris Lattnera0ea63d2006-10-07 05:26:13 +0000389def Int_MAXSSrm : SS_Intrm<0x5F, "maxss", int_x86_sse_max_ss>;
390def Int_MAXSDrm : SD_Intrm<0x5F, "maxsd", int_x86_sse2_max_sd>;
391def Int_MINSSrm : SS_Intrm<0x5D, "minss", int_x86_sse_min_ss>;
392def Int_MINSDrm : SD_Intrm<0x5D, "minsd", int_x86_sse2_min_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000393}
394
395// Conversion instructions
Evan Cheng069287d2006-05-16 07:21:53 +0000396def CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops GR32:$dst, FR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000397 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000398 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
399def CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000400 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000401 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
402def CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops GR32:$dst, FR64:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000403 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000404 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
405def CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops GR32:$dst, f64mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000406 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000407 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000408def CVTSD2SSrr: SDI<0x5A, MRMSrcReg, (ops FR32:$dst, FR64:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000409 "cvtsd2ss {$src, $dst|$dst, $src}",
410 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000411def CVTSD2SSrm: SDI<0x5A, MRMSrcMem, (ops FR32:$dst, f64mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000412 "cvtsd2ss {$src, $dst|$dst, $src}",
413 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000414def CVTSI2SSrr: SSI<0x2A, MRMSrcReg, (ops FR32:$dst, GR32:$src),
Evan Chengc46349d2006-03-28 23:51:43 +0000415 "cvtsi2ss {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000416 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000417def CVTSI2SSrm: SSI<0x2A, MRMSrcMem, (ops FR32:$dst, i32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000418 "cvtsi2ss {$src, $dst|$dst, $src}",
419 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000420def CVTSI2SDrr: SDI<0x2A, MRMSrcReg, (ops FR64:$dst, GR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000421 "cvtsi2sd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000422 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000423def CVTSI2SDrm: SDI<0x2A, MRMSrcMem, (ops FR64:$dst, i32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000424 "cvtsi2sd {$src, $dst|$dst, $src}",
425 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000426
Evan Chengc46349d2006-03-28 23:51:43 +0000427// SSE2 instructions with XS prefix
428def CVTSS2SDrr: I<0x5A, MRMSrcReg, (ops FR64:$dst, FR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000429 "cvtss2sd {$src, $dst|$dst, $src}",
430 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
Evan Chengc46349d2006-03-28 23:51:43 +0000431 Requires<[HasSSE2]>;
432def CVTSS2SDrm: I<0x5A, MRMSrcMem, (ops FR64:$dst, f32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000433 "cvtss2sd {$src, $dst|$dst, $src}",
Chris Lattnerbd04aa52006-05-05 21:35:18 +0000434 [(set FR64:$dst, (extload addr:$src, f32))]>, XS,
Evan Chengc46349d2006-03-28 23:51:43 +0000435 Requires<[HasSSE2]>;
436
Evan Chengd2a6d542006-04-12 23:42:44 +0000437// Match intrinsics which expect XMM operand(s).
Evan Cheng190717d2006-05-31 19:00:07 +0000438def Int_CVTSS2SIrr: SSI<0x2D, MRMSrcReg, (ops GR32:$dst, VR128:$src),
439 "cvtss2si {$src, $dst|$dst, $src}",
440 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
441def Int_CVTSS2SIrm: SSI<0x2D, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
442 "cvtss2si {$src, $dst|$dst, $src}",
443 [(set GR32:$dst, (int_x86_sse_cvtss2si
Chris Lattner15258d52006-10-07 06:17:43 +0000444 (load addr:$src)))]>;
Evan Cheng190717d2006-05-31 19:00:07 +0000445def Int_CVTSD2SIrr: SDI<0x2D, MRMSrcReg, (ops GR32:$dst, VR128:$src),
446 "cvtsd2si {$src, $dst|$dst, $src}",
447 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
448def Int_CVTSD2SIrm: SDI<0x2D, MRMSrcMem, (ops GR32:$dst, f128mem:$src),
449 "cvtsd2si {$src, $dst|$dst, $src}",
450 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
Chris Lattner15258d52006-10-07 06:17:43 +0000451 (load addr:$src)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000452
453// Aliases for intrinsics
Evan Cheng069287d2006-05-16 07:21:53 +0000454def Int_CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengd2a6d542006-04-12 23:42:44 +0000455 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000456 [(set GR32:$dst, (int_x86_sse_cvttss2si VR128:$src))]>;
457def Int_CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
Evan Chengd2a6d542006-04-12 23:42:44 +0000458 "cvttss2si {$src, $dst|$dst, $src}",
Chris Lattner15258d52006-10-07 06:17:43 +0000459 [(set GR32:$dst, (int_x86_sse_cvttss2si(load addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000460def Int_CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengd03db7a2006-04-12 05:20:24 +0000461 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000462 [(set GR32:$dst, (int_x86_sse2_cvttsd2si VR128:$src))]>;
463def Int_CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops GR32:$dst, f128mem:$src),
Evan Chengd03db7a2006-04-12 05:20:24 +0000464 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000465 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
Chris Lattner15258d52006-10-07 06:17:43 +0000466 (load addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000467
Evan Chengd2a6d542006-04-12 23:42:44 +0000468let isTwoAddress = 1 in {
469def Int_CVTSI2SSrr: SSI<0x2A, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +0000470 (ops VR128:$dst, VR128:$src1, GR32:$src2),
Evan Chengd2a6d542006-04-12 23:42:44 +0000471 "cvtsi2ss {$src2, $dst|$dst, $src2}",
472 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
Evan Cheng069287d2006-05-16 07:21:53 +0000473 GR32:$src2))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000474def Int_CVTSI2SSrm: SSI<0x2A, MRMSrcMem,
475 (ops VR128:$dst, VR128:$src1, i32mem:$src2),
476 "cvtsi2ss {$src2, $dst|$dst, $src2}",
477 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
478 (loadi32 addr:$src2)))]>;
479}
Evan Chengd03db7a2006-04-12 05:20:24 +0000480
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000481// Comparison instructions
482let isTwoAddress = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000483def CMPSSrr : SSI<0xC2, MRMSrcReg,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000484 (ops FR32:$dst, FR32:$src1, FR32:$src, SSECC:$cc),
Evan Cheng0876aa52006-03-30 06:21:22 +0000485 "cmp${cc}ss {$src, $dst|$dst, $src}",
486 []>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000487def CMPSSrm : SSI<0xC2, MRMSrcMem,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000488 (ops FR32:$dst, FR32:$src1, f32mem:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000489 "cmp${cc}ss {$src, $dst|$dst, $src}", []>;
490def CMPSDrr : SDI<0xC2, MRMSrcReg,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000491 (ops FR64:$dst, FR64:$src1, FR64:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000492 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
493def CMPSDrm : SDI<0xC2, MRMSrcMem,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000494 (ops FR64:$dst, FR64:$src1, f64mem:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000495 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000496}
497
Evan Cheng470a6ad2006-02-22 02:26:30 +0000498def UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000499 "ucomiss {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000500 [(X86cmp FR32:$src1, FR32:$src2)]>;
501def UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000502 "ucomiss {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000503 [(X86cmp FR32:$src1, (loadf32 addr:$src2))]>;
504def UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000505 "ucomisd {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000506 [(X86cmp FR64:$src1, FR64:$src2)]>;
507def UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000508 "ucomisd {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000509 [(X86cmp FR64:$src1, (loadf64 addr:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000510
Evan Cheng0876aa52006-03-30 06:21:22 +0000511// Aliases to match intrinsics which expect XMM operand(s).
512let isTwoAddress = 1 in {
513def Int_CMPSSrr : SSI<0xC2, MRMSrcReg,
514 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
515 "cmp${cc}ss {$src, $dst|$dst, $src}",
516 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
517 VR128:$src, imm:$cc))]>;
518def Int_CMPSSrm : SSI<0xC2, MRMSrcMem,
519 (ops VR128:$dst, VR128:$src1, f32mem:$src, SSECC:$cc),
520 "cmp${cc}ss {$src, $dst|$dst, $src}",
521 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
522 (load addr:$src), imm:$cc))]>;
523def Int_CMPSDrr : SDI<0xC2, MRMSrcReg,
524 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
525 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
526def Int_CMPSDrm : SDI<0xC2, MRMSrcMem,
527 (ops VR128:$dst, VR128:$src1, f64mem:$src, SSECC:$cc),
528 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
529}
530
Evan Cheng6be2c582006-04-05 23:38:46 +0000531def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
532 "ucomiss {$src2, $src1|$src1, $src2}",
533 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2)]>;
534def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
535 "ucomiss {$src2, $src1|$src1, $src2}",
Chris Lattner15258d52006-10-07 06:17:43 +0000536 [(X86ucomi (v4f32 VR128:$src1), (load addr:$src2))]>;
Evan Cheng6be2c582006-04-05 23:38:46 +0000537def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
538 "ucomisd {$src2, $src1|$src1, $src2}",
539 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
540def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
541 "ucomisd {$src2, $src1|$src1, $src2}",
Chris Lattner15258d52006-10-07 06:17:43 +0000542 [(X86ucomi (v2f64 VR128:$src1), (load addr:$src2))]>;
Evan Cheng6be2c582006-04-05 23:38:46 +0000543
544def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
545 "comiss {$src2, $src1|$src1, $src2}",
546 [(X86comi (v4f32 VR128:$src1), VR128:$src2)]>;
547def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
548 "comiss {$src2, $src1|$src1, $src2}",
Chris Lattner15258d52006-10-07 06:17:43 +0000549 [(X86comi (v4f32 VR128:$src1), (load addr:$src2))]>;
Evan Cheng6be2c582006-04-05 23:38:46 +0000550def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
551 "comisd {$src2, $src1|$src1, $src2}",
552 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
553def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
554 "comisd {$src2, $src1|$src1, $src2}",
Chris Lattner15258d52006-10-07 06:17:43 +0000555 [(X86comi (v2f64 VR128:$src1), (load addr:$src2))]>;
Evan Cheng0876aa52006-03-30 06:21:22 +0000556
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000557// Aliases of packed instructions for scalar use. These all have names that
558// start with 'Fs'.
559
560// Alias instructions that map fld0 to pxor for sse.
561// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
562def FsFLD0SS : I<0xEF, MRMInitReg, (ops FR32:$dst),
563 "pxor $dst, $dst", [(set FR32:$dst, fp32imm0)]>,
564 Requires<[HasSSE1]>, TB, OpSize;
565def FsFLD0SD : I<0xEF, MRMInitReg, (ops FR64:$dst),
566 "pxor $dst, $dst", [(set FR64:$dst, fp64imm0)]>,
567 Requires<[HasSSE2]>, TB, OpSize;
568
569// Alias instructions to do FR32 / FR64 reg-to-reg copy using movaps / movapd.
570// Upper bits are disregarded.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000571def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (ops FR32:$dst, FR32:$src),
572 "movaps {$src, $dst|$dst, $src}", []>;
573def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (ops FR64:$dst, FR64:$src),
574 "movapd {$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000575
576// Alias instructions to load FR32 / FR64 from f128mem using movaps / movapd.
577// Upper bits are disregarded.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000578def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (ops FR32:$dst, f128mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000579 "movaps {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000580 [(set FR32:$dst, (X86loadpf32 addr:$src))]>;
581def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (ops FR64:$dst, f128mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000582 "movapd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000583 [(set FR64:$dst, (X86loadpf64 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000584
585// Alias bitwise logical operations using SSE logical ops on packed FP values.
586let isTwoAddress = 1 in {
587let isCommutable = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000588def FsANDPSrr : PSI<0x54, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000589 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000590 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
591def FsANDPDrr : PDI<0x54, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000592 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000593 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
594def FsORPSrr : PSI<0x56, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
595 "orps {$src2, $dst|$dst, $src2}", []>;
596def FsORPDrr : PDI<0x56, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
597 "orpd {$src2, $dst|$dst, $src2}", []>;
598def FsXORPSrr : PSI<0x57, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000599 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000600 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
601def FsXORPDrr : PDI<0x57, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000602 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000603 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000604}
Evan Cheng470a6ad2006-02-22 02:26:30 +0000605def FsANDPSrm : PSI<0x54, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000606 "andps {$src2, $dst|$dst, $src2}",
607 [(set FR32:$dst, (X86fand FR32:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000608 (X86loadpf32 addr:$src2)))]>;
609def FsANDPDrm : PDI<0x54, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000610 "andpd {$src2, $dst|$dst, $src2}",
611 [(set FR64:$dst, (X86fand FR64:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000612 (X86loadpf64 addr:$src2)))]>;
613def FsORPSrm : PSI<0x56, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
614 "orps {$src2, $dst|$dst, $src2}", []>;
615def FsORPDrm : PDI<0x56, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
616 "orpd {$src2, $dst|$dst, $src2}", []>;
617def FsXORPSrm : PSI<0x57, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000618 "xorps {$src2, $dst|$dst, $src2}",
619 [(set FR32:$dst, (X86fxor FR32:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000620 (X86loadpf32 addr:$src2)))]>;
621def FsXORPDrm : PDI<0x57, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000622 "xorpd {$src2, $dst|$dst, $src2}",
623 [(set FR64:$dst, (X86fxor FR64:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000624 (X86loadpf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000625
Evan Cheng470a6ad2006-02-22 02:26:30 +0000626def FsANDNPSrr : PSI<0x55, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
627 "andnps {$src2, $dst|$dst, $src2}", []>;
628def FsANDNPSrm : PSI<0x55, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
629 "andnps {$src2, $dst|$dst, $src2}", []>;
630def FsANDNPDrr : PDI<0x55, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
631 "andnpd {$src2, $dst|$dst, $src2}", []>;
632def FsANDNPDrm : PDI<0x55, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
633 "andnpd {$src2, $dst|$dst, $src2}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000634}
635
636//===----------------------------------------------------------------------===//
Evan Cheng9ab1ac52006-04-14 23:32:40 +0000637// SSE packed FP Instructions
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000638//===----------------------------------------------------------------------===//
639
Evan Chengc12e6c42006-03-19 09:38:54 +0000640// Some 'special' instructions
641def IMPLICIT_DEF_VR128 : I<0, Pseudo, (ops VR128:$dst),
642 "#IMPLICIT_DEF $dst",
643 [(set VR128:$dst, (v4f32 (undef)))]>,
644 Requires<[HasSSE1]>;
645
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000646// Move Instructions
Evan Cheng2246f842006-03-18 01:23:20 +0000647def MOVAPSrr : PSI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000648 "movaps {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000649def MOVAPSrm : PSI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000650 "movaps {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000651 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
652def MOVAPDrr : PDI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000653 "movapd {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000654def MOVAPDrm : PDI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000655 "movapd {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000656 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000657
Evan Cheng2246f842006-03-18 01:23:20 +0000658def MOVAPSmr : PSI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000659 "movaps {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000660 [(store (v4f32 VR128:$src), addr:$dst)]>;
661def MOVAPDmr : PDI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000662 "movapd {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000663 [(store (v2f64 VR128:$src), addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000664
Evan Cheng2246f842006-03-18 01:23:20 +0000665def MOVUPSrr : PSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000666 "movups {$src, $dst|$dst, $src}", []>;
Evan Chengd8e82232006-04-16 07:02:22 +0000667def MOVUPSrm : PSI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000668 "movups {$src, $dst|$dst, $src}",
669 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengd8e82232006-04-16 07:02:22 +0000670def MOVUPSmr : PSI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000671 "movups {$src, $dst|$dst, $src}",
672 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000673def MOVUPDrr : PDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000674 "movupd {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000675def MOVUPDrm : PDI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000676 "movupd {$src, $dst|$dst, $src}",
677 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000678def MOVUPDmr : PDI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000679 "movupd {$src, $dst|$dst, $src}",
680 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000681
Evan Cheng4fcb9222006-03-28 02:43:26 +0000682let isTwoAddress = 1 in {
Evan Chengfd111b52006-04-19 21:15:24 +0000683let AddedComplexity = 20 in {
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000684def MOVLPSrm : PSI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000685 "movlps {$src2, $dst|$dst, $src2}",
686 [(set VR128:$dst,
687 (v4f32 (vector_shuffle VR128:$src1,
688 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
Evan Chengf66a0942006-04-19 18:20:17 +0000689 MOVLP_shuffle_mask)))]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000690def MOVLPDrm : PDI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000691 "movlpd {$src2, $dst|$dst, $src2}",
692 [(set VR128:$dst,
693 (v2f64 (vector_shuffle VR128:$src1,
694 (scalar_to_vector (loadf64 addr:$src2)),
695 MOVLP_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +0000696def MOVHPSrm : PSI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000697 "movhps {$src2, $dst|$dst, $src2}",
698 [(set VR128:$dst,
699 (v4f32 (vector_shuffle VR128:$src1,
700 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
Evan Chengf66a0942006-04-19 18:20:17 +0000701 MOVHP_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +0000702def MOVHPDrm : PDI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
703 "movhpd {$src2, $dst|$dst, $src2}",
704 [(set VR128:$dst,
705 (v2f64 (vector_shuffle VR128:$src1,
706 (scalar_to_vector (loadf64 addr:$src2)),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000707 MOVHP_shuffle_mask)))]>;
Evan Cheng2dadaea2006-04-19 20:37:34 +0000708} // AddedComplexity
Evan Cheng4fcb9222006-03-28 02:43:26 +0000709}
710
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000711def MOVLPSmr : PSI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng664ade72006-04-07 21:20:58 +0000712 "movlps {$src, $dst|$dst, $src}",
713 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
Evan Cheng015188f2006-06-15 08:14:54 +0000714 (iPTR 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000715def MOVLPDmr : PDI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000716 "movlpd {$src, $dst|$dst, $src}",
717 [(store (f64 (vector_extract (v2f64 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +0000718 (iPTR 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000719
Evan Cheng664ade72006-04-07 21:20:58 +0000720// v2f64 extract element 1 is always custom lowered to unpack high to low
721// and extract element 0 so the non-store version isn't too horrible.
Evan Cheng2246f842006-03-18 01:23:20 +0000722def MOVHPSmr : PSI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng664ade72006-04-07 21:20:58 +0000723 "movhps {$src, $dst|$dst, $src}",
724 [(store (f64 (vector_extract
725 (v2f64 (vector_shuffle
726 (bc_v2f64 (v4f32 VR128:$src)), (undef),
Evan Cheng015188f2006-06-15 08:14:54 +0000727 UNPCKH_shuffle_mask)), (iPTR 0))),
Evan Cheng664ade72006-04-07 21:20:58 +0000728 addr:$dst)]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000729def MOVHPDmr : PDI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000730 "movhpd {$src, $dst|$dst, $src}",
731 [(store (f64 (vector_extract
732 (v2f64 (vector_shuffle VR128:$src, (undef),
Evan Cheng015188f2006-06-15 08:14:54 +0000733 UNPCKH_shuffle_mask)), (iPTR 0))),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000734 addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000735
Evan Cheng14aed5e2006-03-24 01:18:28 +0000736let isTwoAddress = 1 in {
Evan Chengfd111b52006-04-19 21:15:24 +0000737let AddedComplexity = 20 in {
Evan Cheng14aed5e2006-03-24 01:18:28 +0000738def MOVLHPSrr : PSI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +0000739 "movlhps {$src2, $dst|$dst, $src2}",
740 [(set VR128:$dst,
Evan Cheng2064a2b2006-03-28 06:50:32 +0000741 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng2dadaea2006-04-19 20:37:34 +0000742 MOVHP_shuffle_mask)))]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000743
Evan Cheng14aed5e2006-03-24 01:18:28 +0000744def MOVHLPSrr : PSI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengbe296ac2006-03-28 06:53:49 +0000745 "movhlps {$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +0000746 [(set VR128:$dst,
Evan Cheng2064a2b2006-03-28 06:50:32 +0000747 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng4fcb9222006-03-28 02:43:26 +0000748 MOVHLPS_shuffle_mask)))]>;
Evan Cheng2dadaea2006-04-19 20:37:34 +0000749} // AddedComplexity
Evan Cheng14aed5e2006-03-24 01:18:28 +0000750}
Evan Cheng470a6ad2006-02-22 02:26:30 +0000751
Evan Chengd9539472006-04-14 21:59:03 +0000752def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src),
753 "movshdup {$src, $dst|$dst, $src}",
754 [(set VR128:$dst, (v4f32 (vector_shuffle
755 VR128:$src, (undef),
756 MOVSHDUP_shuffle_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000757def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000758 "movshdup {$src, $dst|$dst, $src}",
759 [(set VR128:$dst, (v4f32 (vector_shuffle
760 (loadv4f32 addr:$src), (undef),
761 MOVSHDUP_shuffle_mask)))]>;
762
763def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src),
764 "movsldup {$src, $dst|$dst, $src}",
765 [(set VR128:$dst, (v4f32 (vector_shuffle
766 VR128:$src, (undef),
767 MOVSLDUP_shuffle_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000768def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000769 "movsldup {$src, $dst|$dst, $src}",
770 [(set VR128:$dst, (v4f32 (vector_shuffle
771 (loadv4f32 addr:$src), (undef),
772 MOVSLDUP_shuffle_mask)))]>;
773
774def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src),
775 "movddup {$src, $dst|$dst, $src}",
776 [(set VR128:$dst, (v2f64 (vector_shuffle
777 VR128:$src, (undef),
778 SSE_splat_v2_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000779def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000780 "movddup {$src, $dst|$dst, $src}",
781 [(set VR128:$dst, (v2f64 (vector_shuffle
Evan Cheng06aef152006-04-16 18:11:28 +0000782 (scalar_to_vector (loadf64 addr:$src)),
783 (undef),
Evan Chengd9539472006-04-14 21:59:03 +0000784 SSE_splat_v2_mask)))]>;
785
Evan Cheng470a6ad2006-02-22 02:26:30 +0000786// SSE2 instructions without OpSize prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000787def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
788 "cvtdq2ps {$src, $dst|$dst, $src}",
789 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
790 TB, Requires<[HasSSE2]>;
791def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
792 "cvtdq2ps {$src, $dst|$dst, $src}",
793 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
Chris Lattner3b57a832006-10-07 06:27:03 +0000794 (bitconvert (loadv2i64 addr:$src))))]>,
Evan Cheng190717d2006-05-31 19:00:07 +0000795 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000796
797// SSE2 instructions with XS prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000798def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
799 "cvtdq2pd {$src, $dst|$dst, $src}",
800 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
801 XS, Requires<[HasSSE2]>;
802def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
803 "cvtdq2pd {$src, $dst|$dst, $src}",
804 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
Chris Lattner3b57a832006-10-07 06:27:03 +0000805 (bitconvert (loadv2i64 addr:$src))))]>,
Evan Cheng190717d2006-05-31 19:00:07 +0000806 XS, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000807
Evan Cheng190717d2006-05-31 19:00:07 +0000808def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
809 "cvtps2dq {$src, $dst|$dst, $src}",
810 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
811def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
812 "cvtps2dq {$src, $dst|$dst, $src}",
813 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
Chris Lattner15258d52006-10-07 06:17:43 +0000814 (load addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000815// SSE2 packed instructions with XS prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000816def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
817 "cvttps2dq {$src, $dst|$dst, $src}",
818 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
819 XS, Requires<[HasSSE2]>;
820def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
821 "cvttps2dq {$src, $dst|$dst, $src}",
822 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
Chris Lattner15258d52006-10-07 06:17:43 +0000823 (load addr:$src)))]>,
Evan Cheng190717d2006-05-31 19:00:07 +0000824 XS, Requires<[HasSSE2]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000825
Evan Cheng470a6ad2006-02-22 02:26:30 +0000826// SSE2 packed instructions with XD prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000827def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
828 "cvtpd2dq {$src, $dst|$dst, $src}",
829 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
830 XD, Requires<[HasSSE2]>;
831def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
832 "cvtpd2dq {$src, $dst|$dst, $src}",
833 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
Chris Lattner15258d52006-10-07 06:17:43 +0000834 (load addr:$src)))]>,
Evan Cheng190717d2006-05-31 19:00:07 +0000835 XD, Requires<[HasSSE2]>;
836def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
837 "cvttpd2dq {$src, $dst|$dst, $src}",
838 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
839def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
840 "cvttpd2dq {$src, $dst|$dst, $src}",
841 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
Chris Lattner15258d52006-10-07 06:17:43 +0000842 (load addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000843
844// SSE2 instructions without OpSize prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000845def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src),
846 "cvtps2pd {$src, $dst|$dst, $src}",
847 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
848 TB, Requires<[HasSSE2]>;
849def Int_CVTPS2PDrm : I<0x5A, MRMSrcReg, (ops VR128:$dst, f64mem:$src),
850 "cvtps2pd {$src, $dst|$dst, $src}",
851 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
Chris Lattner15258d52006-10-07 06:17:43 +0000852 (load addr:$src)))]>,
Evan Cheng190717d2006-05-31 19:00:07 +0000853 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000854
Evan Cheng190717d2006-05-31 19:00:07 +0000855def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src),
856 "cvtpd2ps {$src, $dst|$dst, $src}",
857 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
858def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, f128mem:$src),
859 "cvtpd2ps {$src, $dst|$dst, $src}",
860 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
Chris Lattner15258d52006-10-07 06:17:43 +0000861 (load addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000862
Evan Chengd2a6d542006-04-12 23:42:44 +0000863// Match intrinsics which expect XMM operand(s).
864// Aliases for intrinsics
865let isTwoAddress = 1 in {
866def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +0000867 (ops VR128:$dst, VR128:$src1, GR32:$src2),
Evan Chengd2a6d542006-04-12 23:42:44 +0000868 "cvtsi2sd {$src2, $dst|$dst, $src2}",
869 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
Evan Cheng069287d2006-05-16 07:21:53 +0000870 GR32:$src2))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000871def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
872 (ops VR128:$dst, VR128:$src1, i32mem:$src2),
873 "cvtsi2sd {$src2, $dst|$dst, $src2}",
874 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
875 (loadi32 addr:$src2)))]>;
876def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
877 (ops VR128:$dst, VR128:$src1, VR128:$src2),
878 "cvtsd2ss {$src2, $dst|$dst, $src2}",
879 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
880 VR128:$src2))]>;
881def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
882 (ops VR128:$dst, VR128:$src1, f64mem:$src2),
883 "cvtsd2ss {$src2, $dst|$dst, $src2}",
884 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
Chris Lattner15258d52006-10-07 06:17:43 +0000885 (load addr:$src2)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000886def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
887 (ops VR128:$dst, VR128:$src1, VR128:$src2),
888 "cvtss2sd {$src2, $dst|$dst, $src2}",
889 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
890 VR128:$src2))]>, XS,
891 Requires<[HasSSE2]>;
892def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
893 (ops VR128:$dst, VR128:$src1, f32mem:$src2),
894 "cvtss2sd {$src2, $dst|$dst, $src2}",
895 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
Chris Lattner15258d52006-10-07 06:17:43 +0000896 (load addr:$src2)))]>, XS,
Evan Chengd2a6d542006-04-12 23:42:44 +0000897 Requires<[HasSSE2]>;
898}
899
Evan Cheng470a6ad2006-02-22 02:26:30 +0000900// Arithmetic
901let isTwoAddress = 1 in {
902let isCommutable = 1 in {
Evan Cheng2246f842006-03-18 01:23:20 +0000903def ADDPSrr : PSI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000904 "addps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000905 [(set VR128:$dst, (v4f32 (fadd VR128:$src1, VR128:$src2)))]>;
906def ADDPDrr : PDI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000907 "addpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000908 [(set VR128:$dst, (v2f64 (fadd VR128:$src1, VR128:$src2)))]>;
909def MULPSrr : PSI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000910 "mulps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000911 [(set VR128:$dst, (v4f32 (fmul VR128:$src1, VR128:$src2)))]>;
912def MULPDrr : PDI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000913 "mulpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000914 [(set VR128:$dst, (v2f64 (fmul VR128:$src1, VR128:$src2)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000915}
916
Evan Cheng2246f842006-03-18 01:23:20 +0000917def ADDPSrm : PSI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000918 "addps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000919 [(set VR128:$dst, (v4f32 (fadd VR128:$src1,
920 (load addr:$src2))))]>;
921def ADDPDrm : PDI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000922 "addpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000923 [(set VR128:$dst, (v2f64 (fadd VR128:$src1,
924 (load addr:$src2))))]>;
925def MULPSrm : PSI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000926 "mulps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000927 [(set VR128:$dst, (v4f32 (fmul VR128:$src1,
928 (load addr:$src2))))]>;
929def MULPDrm : PDI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000930 "mulpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000931 [(set VR128:$dst, (v2f64 (fmul VR128:$src1,
932 (load addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000933
Evan Cheng2246f842006-03-18 01:23:20 +0000934def DIVPSrr : PSI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
935 "divps {$src2, $dst|$dst, $src2}",
936 [(set VR128:$dst, (v4f32 (fdiv VR128:$src1, VR128:$src2)))]>;
937def DIVPSrm : PSI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
938 "divps {$src2, $dst|$dst, $src2}",
939 [(set VR128:$dst, (v4f32 (fdiv VR128:$src1,
940 (load addr:$src2))))]>;
941def DIVPDrr : PDI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000942 "divpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000943 [(set VR128:$dst, (v2f64 (fdiv VR128:$src1, VR128:$src2)))]>;
944def DIVPDrm : PDI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000945 "divpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000946 [(set VR128:$dst, (v2f64 (fdiv VR128:$src1,
947 (load addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000948
Evan Cheng2246f842006-03-18 01:23:20 +0000949def SUBPSrr : PSI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
950 "subps {$src2, $dst|$dst, $src2}",
951 [(set VR128:$dst, (v4f32 (fsub VR128:$src1, VR128:$src2)))]>;
952def SUBPSrm : PSI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
953 "subps {$src2, $dst|$dst, $src2}",
954 [(set VR128:$dst, (v4f32 (fsub VR128:$src1,
955 (load addr:$src2))))]>;
956def SUBPDrr : PDI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
957 "subpd {$src2, $dst|$dst, $src2}",
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000958 [(set VR128:$dst, (v2f64 (fsub VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000959def SUBPDrm : PDI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
960 "subpd {$src2, $dst|$dst, $src2}",
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000961 [(set VR128:$dst, (v2f64 (fsub VR128:$src1,
962 (load addr:$src2))))]>;
Evan Chengd9539472006-04-14 21:59:03 +0000963
964def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
965 (ops VR128:$dst, VR128:$src1, VR128:$src2),
966 "addsubps {$src2, $dst|$dst, $src2}",
967 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
968 VR128:$src2))]>;
969def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
970 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
971 "addsubps {$src2, $dst|$dst, $src2}",
972 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
Chris Lattner15258d52006-10-07 06:17:43 +0000973 (load addr:$src2)))]>;
Evan Chengd9539472006-04-14 21:59:03 +0000974def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
975 (ops VR128:$dst, VR128:$src1, VR128:$src2),
976 "addsubpd {$src2, $dst|$dst, $src2}",
977 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
978 VR128:$src2))]>;
979def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
980 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
981 "addsubpd {$src2, $dst|$dst, $src2}",
982 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
Chris Lattner15258d52006-10-07 06:17:43 +0000983 (load addr:$src2)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000984}
985
Chris Lattner845fb752006-10-07 05:50:25 +0000986def SQRTPSr : PS_Intr<0x51, "sqrtps", int_x86_sse_sqrt_ps>;
987def SQRTPSm : PS_Intm<0x51, "sqrtps", int_x86_sse_sqrt_ps>;
988def SQRTPDr : PD_Intr<0x51, "sqrtpd", int_x86_sse2_sqrt_pd>;
989def SQRTPDm : PD_Intm<0x51, "sqrtpd", int_x86_sse2_sqrt_pd>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000990
Chris Lattner845fb752006-10-07 05:50:25 +0000991def RSQRTPSr : PS_Intr<0x52, "rsqrtps", int_x86_sse_rsqrt_ps>;
992def RSQRTPSm : PS_Intm<0x52, "rsqrtps", int_x86_sse_rsqrt_ps>;
993def RCPPSr : PS_Intr<0x53, "rcpps", int_x86_sse_rcp_ps>;
994def RCPPSm : PS_Intm<0x53, "rcpps", int_x86_sse_rcp_ps>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000995
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000996let isTwoAddress = 1 in {
Evan Chengb5e406a2006-05-30 23:47:30 +0000997let isCommutable = 1 in {
Chris Lattner845fb752006-10-07 05:50:25 +0000998def MAXPSrr : PS_Intrr<0x5F, "maxps", int_x86_sse_max_ps>;
999def MAXPDrr : PD_Intrr<0x5F, "maxpd", int_x86_sse2_max_pd>;
1000def MINPSrr : PS_Intrr<0x5D, "minps", int_x86_sse_min_ps>;
1001def MINPDrr : PD_Intrr<0x5D, "minpd", int_x86_sse2_min_pd>;
Evan Chengb5e406a2006-05-30 23:47:30 +00001002}
Chris Lattner845fb752006-10-07 05:50:25 +00001003def MAXPSrm : PS_Intrm<0x5F, "maxps", int_x86_sse_max_ps>;
1004def MAXPDrm : PD_Intrm<0x5F, "maxpd", int_x86_sse2_max_pd>;
1005def MINPSrm : PS_Intrm<0x5D, "minps", int_x86_sse_min_ps>;
1006def MINPDrm : PD_Intrm<0x5D, "minpd", int_x86_sse2_min_pd>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001007}
Evan Chengffcb95b2006-02-21 19:13:53 +00001008
1009// Logical
1010let isTwoAddress = 1 in {
1011let isCommutable = 1 in {
Evan Cheng2246f842006-03-18 01:23:20 +00001012def ANDPSrr : PSI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1013 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001014 [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001015def ANDPDrr : PDI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengffcb95b2006-02-21 19:13:53 +00001016 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001017 [(set VR128:$dst,
1018 (and (bc_v2i64 (v2f64 VR128:$src1)),
Chris Lattner3b57a832006-10-07 06:27:03 +00001019 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001020def ORPSrr : PSI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1021 "orps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001022 [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001023def ORPDrr : PDI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1024 "orpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001025 [(set VR128:$dst,
1026 (or (bc_v2i64 (v2f64 VR128:$src1)),
Chris Lattner3b57a832006-10-07 06:27:03 +00001027 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001028def XORPSrr : PSI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1029 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001030 [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001031def XORPDrr : PDI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1032 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001033 [(set VR128:$dst,
1034 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Chris Lattner3b57a832006-10-07 06:27:03 +00001035 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001036}
Evan Cheng2246f842006-03-18 01:23:20 +00001037def ANDPSrm : PSI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1038 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001039 [(set VR128:$dst, (and VR128:$src1,
1040 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001041def ANDPDrm : PDI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1042 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001043 [(set VR128:$dst,
1044 (and (bc_v2i64 (v2f64 VR128:$src1)),
Chris Lattner15258d52006-10-07 06:17:43 +00001045 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001046def ORPSrm : PSI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1047 "orps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001048 [(set VR128:$dst, (or VR128:$src1,
1049 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001050def ORPDrm : PDI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1051 "orpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001052 [(set VR128:$dst,
1053 (or (bc_v2i64 (v2f64 VR128:$src1)),
Chris Lattner15258d52006-10-07 06:17:43 +00001054 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001055def XORPSrm : PSI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1056 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001057 [(set VR128:$dst, (xor VR128:$src1,
1058 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001059def XORPDrm : PDI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1060 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001061 [(set VR128:$dst,
1062 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Chris Lattner15258d52006-10-07 06:17:43 +00001063 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001064def ANDNPSrr : PSI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1065 "andnps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001066 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1067 (bc_v2i64 (v4i32 immAllOnesV))),
1068 VR128:$src2)))]>;
Evan Cheng5aa97b22006-03-29 18:47:40 +00001069def ANDNPSrm : PSI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2),
Evan Cheng2246f842006-03-18 01:23:20 +00001070 "andnps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001071 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1072 (bc_v2i64 (v4i32 immAllOnesV))),
1073 (bc_v2i64 (loadv4f32 addr:$src2)))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001074def ANDNPDrr : PDI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1075 "andnpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001076 [(set VR128:$dst,
1077 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Chris Lattner3b57a832006-10-07 06:27:03 +00001078 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng5aa97b22006-03-29 18:47:40 +00001079def ANDNPDrm : PDI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2),
Evan Cheng2246f842006-03-18 01:23:20 +00001080 "andnpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001081 [(set VR128:$dst,
1082 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Chris Lattner15258d52006-10-07 06:17:43 +00001083 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001084}
Evan Chengbf156d12006-02-21 19:26:52 +00001085
Evan Cheng470a6ad2006-02-22 02:26:30 +00001086let isTwoAddress = 1 in {
Evan Cheng7b7bd572006-04-18 21:29:50 +00001087def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Evan Cheng21760462006-04-04 03:04:07 +00001088 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
1089 "cmp${cc}ps {$src, $dst|$dst, $src}",
1090 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1091 VR128:$src, imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001092def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Evan Cheng21760462006-04-04 03:04:07 +00001093 (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc),
1094 "cmp${cc}ps {$src, $dst|$dst, $src}",
1095 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1096 (load addr:$src), imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001097def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng21760462006-04-04 03:04:07 +00001098 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
Evan Chengbb5c43e2006-04-14 01:39:53 +00001099 "cmp${cc}pd {$src, $dst|$dst, $src}",
1100 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1101 VR128:$src, imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001102def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng21760462006-04-04 03:04:07 +00001103 (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc),
Evan Chengbb5c43e2006-04-14 01:39:53 +00001104 "cmp${cc}pd {$src, $dst|$dst, $src}",
1105 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1106 (load addr:$src), imm:$cc))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001107}
1108
1109// Shuffle and unpack instructions
Evan Cheng0cea6d22006-03-22 20:08:18 +00001110let isTwoAddress = 1 in {
Evan Cheng55371732006-07-25 20:25:40 +00001111let isConvertibleToThreeAddress = 1 in // Convert to pshufd
Evan Chengb7a5c522006-04-18 21:55:35 +00001112def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Cheng0038e592006-03-28 00:39:58 +00001113 (ops VR128:$dst, VR128:$src1, VR128:$src2, i32i8imm:$src3),
Evan Cheng14aed5e2006-03-24 01:18:28 +00001114 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001115 [(set VR128:$dst, (v4f32 (vector_shuffle
1116 VR128:$src1, VR128:$src2,
1117 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001118def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Cheng0038e592006-03-28 00:39:58 +00001119 (ops VR128:$dst, VR128:$src1, f128mem:$src2, i32i8imm:$src3),
1120 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001121 [(set VR128:$dst, (v4f32 (vector_shuffle
1122 VR128:$src1, (load addr:$src2),
1123 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001124def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng2da953f2006-03-22 07:10:28 +00001125 (ops VR128:$dst, VR128:$src1, VR128:$src2, i8imm:$src3),
Evan Cheng14aed5e2006-03-24 01:18:28 +00001126 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001127 [(set VR128:$dst, (v2f64 (vector_shuffle
1128 VR128:$src1, VR128:$src2,
1129 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001130def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Cheng2da953f2006-03-22 07:10:28 +00001131 (ops VR128:$dst, VR128:$src1, f128mem:$src2, i8imm:$src3),
Evan Cheng0038e592006-03-28 00:39:58 +00001132 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001133 [(set VR128:$dst, (v2f64 (vector_shuffle
1134 VR128:$src1, (load addr:$src2),
1135 SHUFP_shuffle_mask:$src3)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001136
Evan Chengfd111b52006-04-19 21:15:24 +00001137let AddedComplexity = 10 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +00001138def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001139 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001140 "unpckhps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001141 [(set VR128:$dst, (v4f32 (vector_shuffle
1142 VR128:$src1, VR128:$src2,
1143 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001144def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001145 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001146 "unpckhps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001147 [(set VR128:$dst, (v4f32 (vector_shuffle
1148 VR128:$src1, (load addr:$src2),
1149 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001150def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001151 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001152 "unpckhpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001153 [(set VR128:$dst, (v2f64 (vector_shuffle
1154 VR128:$src1, VR128:$src2,
1155 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001156def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001157 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001158 "unpckhpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001159 [(set VR128:$dst, (v2f64 (vector_shuffle
1160 VR128:$src1, (load addr:$src2),
1161 UNPCKH_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +00001162
Evan Cheng470a6ad2006-02-22 02:26:30 +00001163def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001164 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengc60bd972006-03-25 09:37:23 +00001165 "unpcklps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001166 [(set VR128:$dst, (v4f32 (vector_shuffle
1167 VR128:$src1, VR128:$src2,
1168 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001169def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001170 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Chengc60bd972006-03-25 09:37:23 +00001171 "unpcklps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001172 [(set VR128:$dst, (v4f32 (vector_shuffle
1173 VR128:$src1, (load addr:$src2),
1174 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001175def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001176 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001177 "unpcklpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001178 [(set VR128:$dst, (v2f64 (vector_shuffle
1179 VR128:$src1, VR128:$src2,
1180 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001181def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001182 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001183 "unpcklpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001184 [(set VR128:$dst, (v2f64 (vector_shuffle
1185 VR128:$src1, (load addr:$src2),
1186 UNPCKL_shuffle_mask)))]>;
Evan Chengfd111b52006-04-19 21:15:24 +00001187} // AddedComplexity
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001188}
Evan Cheng470a6ad2006-02-22 02:26:30 +00001189
Evan Cheng4b1734f2006-03-31 21:29:33 +00001190// Horizontal ops
Chris Lattner736c0202006-10-07 06:33:36 +00001191
1192class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
1193 : S3DI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1194 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
1195 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
1196class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
1197 : S3DI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1198 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
1199 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (load addr:$src2))))]>;
1200class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
1201 : S3I<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1202 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
1203 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
1204class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
1205 : S3I<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1206 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
1207 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (load addr:$src2))))]>;
1208
Evan Cheng4b1734f2006-03-31 21:29:33 +00001209let isTwoAddress = 1 in {
Chris Lattnerfb996ee2006-10-07 06:31:41 +00001210def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
1211def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
1212def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
1213def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
1214def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
1215def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
1216def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
1217def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
Evan Cheng4b1734f2006-03-31 21:29:33 +00001218}
1219
Evan Chengbf156d12006-02-21 19:26:52 +00001220//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001221// SSE integer instructions
Evan Chengbf156d12006-02-21 19:26:52 +00001222//===----------------------------------------------------------------------===//
1223
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001224// Move Instructions
Evan Cheng24dc1f52006-03-23 07:44:07 +00001225def MOVDQArr : PDI<0x6F, MRMSrcReg, (ops VR128:$dst, VR128:$src),
1226 "movdqa {$src, $dst|$dst, $src}", []>;
1227def MOVDQArm : PDI<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1228 "movdqa {$src, $dst|$dst, $src}",
Evan Cheng91b740d2006-04-12 17:12:36 +00001229 [(set VR128:$dst, (loadv2i64 addr:$src))]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001230def MOVDQAmr : PDI<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1231 "movdqa {$src, $dst|$dst, $src}",
Evan Cheng91b740d2006-04-12 17:12:36 +00001232 [(store (v2i64 VR128:$src), addr:$dst)]>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001233def MOVDQUrm : I<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1234 "movdqu {$src, $dst|$dst, $src}",
1235 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1236 XS, Requires<[HasSSE2]>;
1237def MOVDQUmr : I<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1238 "movdqu {$src, $dst|$dst, $src}",
1239 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1240 XS, Requires<[HasSSE2]>;
1241def LDDQUrm : S3DI<0xF0, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1242 "lddqu {$src, $dst|$dst, $src}",
1243 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001244
Chris Lattner8139e282006-10-07 18:39:00 +00001245
1246let isTwoAddress = 1 in {
Chris Lattner45e123c2006-10-07 19:02:31 +00001247multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1248 bit Commutable = 0> {
Chris Lattner8139e282006-10-07 18:39:00 +00001249 def rr : PDI<opc, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1250 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"),
1251 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1252 let isCommutable = Commutable;
1253 }
1254 def rm : PDI<opc, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1255 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"),
1256 [(set VR128:$dst, (IntId VR128:$src1,
1257 (bitconvert (loadv2i64 addr:$src2))))]>;
1258}
1259}
1260
1261let isTwoAddress = 1 in {
Chris Lattner45e123c2006-10-07 19:02:31 +00001262multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
1263 string OpcodeStr, Intrinsic IntId> {
Chris Lattner8139e282006-10-07 18:39:00 +00001264 def rr : PDI<opc, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1265 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"),
1266 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
1267 def rm : PDI<opc, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1268 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"),
1269 [(set VR128:$dst, (IntId VR128:$src1,
1270 (bitconvert (loadv2i64 addr:$src2))))]>;
1271 def ri : PDIi8<opc2, ImmForm, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1272 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"),
1273 [(set VR128:$dst, (IntId VR128:$src1,
1274 (scalar_to_vector (i32 imm:$src2))))]>;
1275}
1276}
1277
Evan Cheng506d3df2006-03-29 23:07:14 +00001278
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001279let isTwoAddress = 1 in {
1280/// PDI_binop_rm - Simple SSE2 binary operator.
1281multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1282 ValueType OpVT, bit Commutable = 0> {
1283 def rr : PDI<opc, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1284 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"),
1285 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1286 let isCommutable = Commutable;
1287 }
1288 def rm : PDI<opc, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1289 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"),
1290 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
1291 (bitconvert (loadv2i64 addr:$src2)))))]>;
1292}
Chris Lattner70f4f2e2006-10-07 19:34:33 +00001293
1294/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
1295///
1296/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
1297/// to collapse (bitconvert VT to VT) into its operand.
1298///
1299multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
1300 bit Commutable = 0> {
1301 def rr : PDI<opc, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1302 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"),
1303 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
1304 let isCommutable = Commutable;
1305 }
1306 def rm : PDI<opc, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1307 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"),
1308 [(set VR128:$dst, (OpNode VR128:$src1,(loadv2i64 addr:$src2)))]>;
1309}
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001310}
1311
1312
1313// 128-bit Integer Arithmetic
1314
1315defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
1316defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
1317defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00001318defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001319
Chris Lattner45e123c2006-10-07 19:02:31 +00001320defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
1321defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
1322defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
1323defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001324
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001325defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
1326defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
1327defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00001328defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001329
Chris Lattner45e123c2006-10-07 19:02:31 +00001330defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
1331defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
1332defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
1333defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001334
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001335defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
Evan Cheng00586942006-04-13 06:11:45 +00001336
Chris Lattner45e123c2006-10-07 19:02:31 +00001337defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
1338defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
1339defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
Evan Cheng00586942006-04-13 06:11:45 +00001340
Chris Lattner45e123c2006-10-07 19:02:31 +00001341defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
Chris Lattner77337992006-10-07 07:06:17 +00001342
Chris Lattner45e123c2006-10-07 19:02:31 +00001343defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
1344defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
Chris Lattner8139e282006-10-07 18:39:00 +00001345
Chris Lattner77337992006-10-07 07:06:17 +00001346
Chris Lattner45e123c2006-10-07 19:02:31 +00001347defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
1348defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
1349defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
1350defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
1351defm PSADBW : PDI_binop_rm_int<0xE0, "psadbw", int_x86_sse2_psad_bw, 1>;
Evan Chengc60bd972006-03-25 09:37:23 +00001352
Chris Lattner77337992006-10-07 07:06:17 +00001353
Chris Lattner45e123c2006-10-07 19:02:31 +00001354defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw", int_x86_sse2_psll_w>;
1355defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld", int_x86_sse2_psll_d>;
1356defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq", int_x86_sse2_psll_q>;
Chris Lattner77337992006-10-07 07:06:17 +00001357
Chris Lattner45e123c2006-10-07 19:02:31 +00001358defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw", int_x86_sse2_psrl_w>;
1359defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld", int_x86_sse2_psrl_d>;
1360defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq", int_x86_sse2_psrl_q>;
Chris Lattner77337992006-10-07 07:06:17 +00001361
Chris Lattner45e123c2006-10-07 19:02:31 +00001362defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw", int_x86_sse2_psra_w>;
1363defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad", int_x86_sse2_psra_d>;
Chris Lattner77337992006-10-07 07:06:17 +00001364// PSRAQ doesn't exist in SSE[1-3].
1365
Chris Lattner6970eda2006-10-07 19:49:05 +00001366
1367// 128-bit logical shifts.
Evan Chengff65e382006-04-04 21:49:39 +00001368let isTwoAddress = 1 in {
1369def PSLLDQri : PDIi8<0x73, MRM7r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1370 "pslldq {$src2, $dst|$dst, $src2}", []>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001371def PSRLDQri : PDIi8<0x73, MRM3r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
Evan Chengff65e382006-04-04 21:49:39 +00001372 "psrldq {$src2, $dst|$dst, $src2}", []>;
Chris Lattner77337992006-10-07 07:06:17 +00001373// PSRADQri doesn't exist in SSE[1-3].
Evan Chengff65e382006-04-04 21:49:39 +00001374}
1375
Chris Lattner6970eda2006-10-07 19:49:05 +00001376let Predicates = [HasSSE2] in {
1377 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
1378 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1379 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
1380 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1381}
1382
Evan Cheng506d3df2006-03-29 23:07:14 +00001383// Logical
Chris Lattnera7ebe552006-10-07 19:37:30 +00001384defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
1385defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
1386defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
1387
Evan Cheng506d3df2006-03-29 23:07:14 +00001388let isTwoAddress = 1 in {
Evan Cheng506d3df2006-03-29 23:07:14 +00001389def PANDNrr : PDI<0xDF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1390 "pandn {$src2, $dst|$dst, $src2}",
1391 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1392 VR128:$src2)))]>;
1393
1394def PANDNrm : PDI<0xDF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1395 "pandn {$src2, $dst|$dst, $src2}",
1396 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1397 (load addr:$src2))))]>;
1398}
1399
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001400// SSE2 Integer comparison
Chris Lattner45e123c2006-10-07 19:02:31 +00001401defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
1402defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
1403defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
1404defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
1405defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
1406defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001407
Evan Cheng506d3df2006-03-29 23:07:14 +00001408// Pack instructions
Chris Lattner45e123c2006-10-07 19:02:31 +00001409defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
1410defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
1411defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001412
1413// Shuffle and unpack instructions
Evan Cheng8703be42006-04-04 19:12:30 +00001414def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001415 (ops VR128:$dst, VR128:$src1, i8imm:$src2),
1416 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1417 [(set VR128:$dst, (v4i32 (vector_shuffle
1418 VR128:$src1, (undef),
1419 PSHUFD_shuffle_mask:$src2)))]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001420def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001421 (ops VR128:$dst, i128mem:$src1, i8imm:$src2),
1422 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1423 [(set VR128:$dst, (v4i32 (vector_shuffle
Chris Lattner3b57a832006-10-07 06:27:03 +00001424 (bc_v4i32(loadv2i64 addr:$src1)),
Evan Cheng91b740d2006-04-12 17:12:36 +00001425 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001426 PSHUFD_shuffle_mask:$src2)))]>;
1427
1428// SSE2 with ImmT == Imm8 and XS prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00001429def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001430 (ops VR128:$dst, VR128:$src1, i8imm:$src2),
1431 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1432 [(set VR128:$dst, (v8i16 (vector_shuffle
1433 VR128:$src1, (undef),
1434 PSHUFHW_shuffle_mask:$src2)))]>,
1435 XS, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001436def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001437 (ops VR128:$dst, i128mem:$src1, i8imm:$src2),
1438 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1439 [(set VR128:$dst, (v8i16 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001440 (bc_v8i16 (loadv2i64 addr:$src1)),
1441 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001442 PSHUFHW_shuffle_mask:$src2)))]>,
1443 XS, Requires<[HasSSE2]>;
1444
1445// SSE2 with ImmT == Imm8 and XD prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00001446def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001447 (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
Evan Cheng7d9061e2006-03-30 19:54:57 +00001448 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng506d3df2006-03-29 23:07:14 +00001449 [(set VR128:$dst, (v8i16 (vector_shuffle
1450 VR128:$src1, (undef),
1451 PSHUFLW_shuffle_mask:$src2)))]>,
1452 XD, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001453def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001454 (ops VR128:$dst, i128mem:$src1, i32i8imm:$src2),
Evan Cheng7d9061e2006-03-30 19:54:57 +00001455 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng506d3df2006-03-29 23:07:14 +00001456 [(set VR128:$dst, (v8i16 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001457 (bc_v8i16 (loadv2i64 addr:$src1)),
1458 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001459 PSHUFLW_shuffle_mask:$src2)))]>,
1460 XD, Requires<[HasSSE2]>;
1461
1462let isTwoAddress = 1 in {
Evan Chengc60bd972006-03-25 09:37:23 +00001463def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
1464 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1465 "punpcklbw {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001466 [(set VR128:$dst,
1467 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1468 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001469def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
1470 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1471 "punpcklbw {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001472 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001473 (v16i8 (vector_shuffle VR128:$src1,
1474 (bc_v16i8 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001475 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001476def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
1477 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1478 "punpcklwd {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001479 [(set VR128:$dst,
1480 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1481 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001482def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
1483 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1484 "punpcklwd {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001485 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001486 (v8i16 (vector_shuffle VR128:$src1,
1487 (bc_v8i16 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001488 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001489def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
1490 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1491 "punpckldq {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001492 [(set VR128:$dst,
1493 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1494 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001495def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
1496 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1497 "punpckldq {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001498 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001499 (v4i32 (vector_shuffle VR128:$src1,
1500 (bc_v4i32 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001501 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001502def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
1503 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001504 "punpcklqdq {$src2, $dst|$dst, $src2}",
1505 [(set VR128:$dst,
1506 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
1507 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001508def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
1509 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001510 "punpcklqdq {$src2, $dst|$dst, $src2}",
1511 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001512 (v2i64 (vector_shuffle VR128:$src1,
1513 (loadv2i64 addr:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001514 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001515
1516def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
1517 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001518 "punpckhbw {$src2, $dst|$dst, $src2}",
1519 [(set VR128:$dst,
1520 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1521 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001522def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
1523 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001524 "punpckhbw {$src2, $dst|$dst, $src2}",
1525 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001526 (v16i8 (vector_shuffle VR128:$src1,
1527 (bc_v16i8 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001528 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001529def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
1530 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001531 "punpckhwd {$src2, $dst|$dst, $src2}",
1532 [(set VR128:$dst,
1533 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1534 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001535def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
1536 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001537 "punpckhwd {$src2, $dst|$dst, $src2}",
1538 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001539 (v8i16 (vector_shuffle VR128:$src1,
1540 (bc_v8i16 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001541 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001542def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
1543 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001544 "punpckhdq {$src2, $dst|$dst, $src2}",
1545 [(set VR128:$dst,
1546 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1547 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001548def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
1549 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001550 "punpckhdq {$src2, $dst|$dst, $src2}",
1551 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001552 (v4i32 (vector_shuffle VR128:$src1,
1553 (bc_v4i32 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001554 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001555def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
1556 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng3d1be072006-04-25 17:48:41 +00001557 "punpckhqdq {$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +00001558 [(set VR128:$dst,
1559 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
1560 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001561def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
1562 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001563 "punpckhqdq {$src2, $dst|$dst, $src2}",
1564 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001565 (v2i64 (vector_shuffle VR128:$src1,
1566 (loadv2i64 addr:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001567 UNPCKH_shuffle_mask)))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00001568}
Evan Cheng82521dd2006-03-21 07:09:35 +00001569
Evan Chengb067a1e2006-03-31 19:22:53 +00001570// Extract / Insert
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001571def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +00001572 (ops GR32:$dst, VR128:$src1, i32i8imm:$src2),
Evan Cheng8703be42006-04-04 19:12:30 +00001573 "pextrw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001574 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Evan Cheng8703be42006-04-04 19:12:30 +00001575 (i32 imm:$src2)))]>;
Evan Chengb067a1e2006-03-31 19:22:53 +00001576let isTwoAddress = 1 in {
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001577def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +00001578 (ops VR128:$dst, VR128:$src1, GR32:$src2, i32i8imm:$src3),
Evan Chengb067a1e2006-03-31 19:22:53 +00001579 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng653159f2006-03-31 21:55:24 +00001580 [(set VR128:$dst, (v8i16 (X86pinsrw (v8i16 VR128:$src1),
Evan Cheng015188f2006-06-15 08:14:54 +00001581 GR32:$src2, (iPTR imm:$src3))))]>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001582def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb067a1e2006-03-31 19:22:53 +00001583 (ops VR128:$dst, VR128:$src1, i16mem:$src2, i32i8imm:$src3),
1584 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
1585 [(set VR128:$dst,
Evan Cheng653159f2006-03-31 21:55:24 +00001586 (v8i16 (X86pinsrw (v8i16 VR128:$src1),
Evan Chengb067a1e2006-03-31 19:22:53 +00001587 (i32 (anyext (loadi16 addr:$src2))),
Evan Cheng015188f2006-06-15 08:14:54 +00001588 (iPTR imm:$src3))))]>;
Evan Chengb067a1e2006-03-31 19:22:53 +00001589}
1590
Evan Cheng82521dd2006-03-21 07:09:35 +00001591//===----------------------------------------------------------------------===//
Evan Chengc653d482006-03-24 22:28:37 +00001592// Miscellaneous Instructions
1593//===----------------------------------------------------------------------===//
1594
Evan Chengc5fb2b12006-03-30 00:33:26 +00001595// Mask creation
Evan Cheng069287d2006-05-16 07:21:53 +00001596def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00001597 "movmskps {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00001598 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
1599def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00001600 "movmskpd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00001601 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00001602
Evan Cheng069287d2006-05-16 07:21:53 +00001603def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00001604 "pmovmskb {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00001605 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00001606
Evan Chengfcf5e212006-04-11 06:57:30 +00001607// Conditional store
Evan Cheng23b31222006-09-05 05:59:25 +00001608def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (ops VR128:$src, VR128:$mask),
Evan Chengfcf5e212006-04-11 06:57:30 +00001609 "maskmovdqu {$mask, $src|$src, $mask}",
1610 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>,
1611 Imp<[EDI],[]>;
1612
Chris Lattner6970eda2006-10-07 19:49:05 +00001613// Prefetching loads.
1614// TODO: no intrinsics for these?
1615def PREFETCHT0 : PSI<0x18, MRM1m, (ops i8mem:$src), "prefetcht0 $src", []>;
1616def PREFETCHT1 : PSI<0x18, MRM2m, (ops i8mem:$src), "prefetcht1 $src", []>;
1617def PREFETCHT2 : PSI<0x18, MRM3m, (ops i8mem:$src), "prefetcht2 $src", []>;
1618def PREFETCHTNTA : PSI<0x18, MRM0m, (ops i8mem:$src), "prefetchtnta $src", []>;
Evan Chengecac9cb2006-03-25 06:03:26 +00001619
1620// Non-temporal stores
Evan Chengfcf5e212006-04-11 06:57:30 +00001621def MOVNTPSmr : PSI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1622 "movntps {$src, $dst|$dst, $src}",
1623 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
1624def MOVNTPDmr : PDI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1625 "movntpd {$src, $dst|$dst, $src}",
1626 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
1627def MOVNTDQmr : PDI<0xE7, MRMDestMem, (ops f128mem:$dst, VR128:$src),
1628 "movntdq {$src, $dst|$dst, $src}",
1629 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Cheng069287d2006-05-16 07:21:53 +00001630def MOVNTImr : I<0xC3, MRMDestMem, (ops i32mem:$dst, GR32:$src),
Evan Chengfcf5e212006-04-11 06:57:30 +00001631 "movnti {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00001632 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
Evan Chengfcf5e212006-04-11 06:57:30 +00001633 TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00001634
Evan Chengf3e1b1d2006-04-14 07:43:12 +00001635// Flush cache
1636def CLFLUSH : I<0xAE, MRM7m, (ops i8mem:$src),
1637 "clflush $src", [(int_x86_sse2_clflush addr:$src)]>,
1638 TB, Requires<[HasSSE2]>;
1639
1640// Load, store, and memory fence
Chris Lattner6970eda2006-10-07 19:49:05 +00001641def SFENCE : PSI<0xAE, MRM7m, (ops), "sfence", [(int_x86_sse_sfence)]>;
Evan Chengf3e1b1d2006-04-14 07:43:12 +00001642def LFENCE : I<0xAE, MRM5m, (ops),
1643 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
1644def MFENCE : I<0xAE, MRM6m, (ops),
1645 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00001646
Evan Cheng372db542006-04-08 00:47:44 +00001647// MXCSR register
Evan Chengf3e1b1d2006-04-14 07:43:12 +00001648def LDMXCSR : I<0xAE, MRM5m, (ops i32mem:$src),
Evan Cheng372db542006-04-08 00:47:44 +00001649 "ldmxcsr $src",
1650 [(int_x86_sse_ldmxcsr addr:$src)]>, TB, Requires<[HasSSE1]>;
1651def STMXCSR : I<0xAE, MRM3m, (ops i32mem:$dst),
1652 "stmxcsr $dst",
1653 [(int_x86_sse_stmxcsr addr:$dst)]>, TB, Requires<[HasSSE1]>;
Evan Chengc653d482006-03-24 22:28:37 +00001654
Evan Chengd9539472006-04-14 21:59:03 +00001655// Thread synchronization
1656def MONITOR : I<0xC8, RawFrm, (ops), "monitor",
Chris Lattner6970eda2006-10-07 19:49:05 +00001657 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
1658def MWAIT : I<0xC9, RawFrm, (ops), "mwait",
1659 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00001660
Evan Chengc653d482006-03-24 22:28:37 +00001661//===----------------------------------------------------------------------===//
Evan Cheng82521dd2006-03-21 07:09:35 +00001662// Alias Instructions
1663//===----------------------------------------------------------------------===//
1664
Evan Chengffea91e2006-03-26 09:53:12 +00001665// Alias instructions that map zero vector to pxor / xorp* for sse.
Evan Cheng386031a2006-03-24 07:29:27 +00001666// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Evan Cheng775ff182006-06-29 18:04:54 +00001667def V_SET0 : PSI<0x57, MRMInitReg, (ops VR128:$dst),
1668 "xorps $dst, $dst",
1669 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
Evan Cheng386031a2006-03-24 07:29:27 +00001670
Evan Chenga0b3afb2006-03-27 07:00:16 +00001671def V_SETALLONES : PDI<0x76, MRMInitReg, (ops VR128:$dst),
1672 "pcmpeqd $dst, $dst",
1673 [(set VR128:$dst, (v2f64 immAllOnesV))]>;
1674
Evan Cheng11e15b32006-04-03 20:53:28 +00001675// FR32 / FR64 to 128-bit vector conversion.
1676def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, FR32:$src),
1677 "movss {$src, $dst|$dst, $src}",
1678 [(set VR128:$dst,
1679 (v4f32 (scalar_to_vector FR32:$src)))]>;
1680def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
1681 "movss {$src, $dst|$dst, $src}",
1682 [(set VR128:$dst,
1683 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
1684def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, FR64:$src),
1685 "movsd {$src, $dst|$dst, $src}",
1686 [(set VR128:$dst,
1687 (v2f64 (scalar_to_vector FR64:$src)))]>;
1688def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
1689 "movsd {$src, $dst|$dst, $src}",
1690 [(set VR128:$dst,
1691 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
1692
Evan Cheng069287d2006-05-16 07:21:53 +00001693def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, GR32:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00001694 "movd {$src, $dst|$dst, $src}",
1695 [(set VR128:$dst,
Evan Cheng069287d2006-05-16 07:21:53 +00001696 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00001697def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src),
1698 "movd {$src, $dst|$dst, $src}",
1699 [(set VR128:$dst,
1700 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
1701// SSE2 instructions with XS prefix
1702def MOVQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR64:$src),
1703 "movq {$src, $dst|$dst, $src}",
1704 [(set VR128:$dst,
1705 (v2i64 (scalar_to_vector VR64:$src)))]>, XS,
1706 Requires<[HasSSE2]>;
1707def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
1708 "movq {$src, $dst|$dst, $src}",
1709 [(set VR128:$dst,
1710 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
1711 Requires<[HasSSE2]>;
1712// FIXME: may not be able to eliminate this movss with coalescing the src and
1713// dest register classes are different. We really want to write this pattern
1714// like this:
Evan Cheng015188f2006-06-15 08:14:54 +00001715// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
Evan Cheng11e15b32006-04-03 20:53:28 +00001716// (f32 FR32:$src)>;
1717def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, VR128:$src),
1718 "movss {$src, $dst|$dst, $src}",
1719 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00001720 (iPTR 0)))]>;
Evan Cheng85c09652006-04-06 23:53:29 +00001721def MOVPS2SSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, VR128:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00001722 "movss {$src, $dst|$dst, $src}",
1723 [(store (f32 (vector_extract (v4f32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00001724 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00001725def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, VR128:$src),
1726 "movsd {$src, $dst|$dst, $src}",
1727 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00001728 (iPTR 0)))]>;
Evan Chengfb2a3b22006-04-18 21:29:08 +00001729def MOVPD2SDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, VR128:$src),
1730 "movsd {$src, $dst|$dst, $src}",
1731 [(store (f64 (vector_extract (v2f64 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00001732 (iPTR 0))), addr:$dst)]>;
Evan Cheng069287d2006-05-16 07:21:53 +00001733def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (ops GR32:$dst, VR128:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00001734 "movd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00001735 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00001736 (iPTR 0)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00001737def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (ops i32mem:$dst, VR128:$src),
1738 "movd {$src, $dst|$dst, $src}",
1739 [(store (i32 (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00001740 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00001741
1742// Move to lower bits of a VR128, leaving upper bits alone.
Evan Chengbc4832b2006-03-24 23:15:12 +00001743// Three operand (but two address) aliases.
1744let isTwoAddress = 1 in {
Evan Cheng11e15b32006-04-03 20:53:28 +00001745def MOVLSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR32:$src2),
Evan Chengbc4832b2006-03-24 23:15:12 +00001746 "movss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng11e15b32006-04-03 20:53:28 +00001747def MOVLSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR64:$src2),
Evan Chengbc4832b2006-03-24 23:15:12 +00001748 "movsd {$src2, $dst|$dst, $src2}", []>;
Evan Chengd6d1cbd2006-04-11 00:19:04 +00001749
Evan Chengfd111b52006-04-19 21:15:24 +00001750let AddedComplexity = 20 in {
Evan Chengd6d1cbd2006-04-11 00:19:04 +00001751def MOVLPSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1752 "movss {$src2, $dst|$dst, $src2}",
1753 [(set VR128:$dst,
1754 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00001755 MOVL_shuffle_mask)))]>;
Evan Chengd6d1cbd2006-04-11 00:19:04 +00001756def MOVLPDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1757 "movsd {$src2, $dst|$dst, $src2}",
1758 [(set VR128:$dst,
1759 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00001760 MOVL_shuffle_mask)))]>;
Evan Chengbc4832b2006-03-24 23:15:12 +00001761}
Evan Chengfd111b52006-04-19 21:15:24 +00001762}
Evan Cheng82521dd2006-03-21 07:09:35 +00001763
Evan Cheng397edef2006-04-11 22:28:25 +00001764// Store / copy lower 64-bits of a XMM register.
1765def MOVLQ128mr : PDI<0xD6, MRMDestMem, (ops i64mem:$dst, VR128:$src),
1766 "movq {$src, $dst|$dst, $src}",
1767 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
1768
Evan Cheng11e15b32006-04-03 20:53:28 +00001769// Move to lower bits of a VR128 and zeroing upper bits.
Evan Chengbc4832b2006-03-24 23:15:12 +00001770// Loading from memory automatically zeroing upper bits.
Evan Cheng017dcc62006-04-21 01:05:10 +00001771let AddedComplexity = 20 in {
Evan Cheng11e15b32006-04-03 20:53:28 +00001772def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
Evan Chengbc4832b2006-03-24 23:15:12 +00001773 "movss {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00001774 [(set VR128:$dst, (v4f32 (vector_shuffle immAllZerosV,
1775 (v4f32 (scalar_to_vector (loadf32 addr:$src))),
1776 MOVL_shuffle_mask)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00001777def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
Evan Chengbc4832b2006-03-24 23:15:12 +00001778 "movsd {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00001779 [(set VR128:$dst, (v2f64 (vector_shuffle immAllZerosV,
1780 (v2f64 (scalar_to_vector (loadf64 addr:$src))),
1781 MOVL_shuffle_mask)))]>;
1782// movd / movq to XMM register zero-extends
Evan Cheng069287d2006-05-16 07:21:53 +00001783def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, GR32:$src),
Evan Cheng017dcc62006-04-21 01:05:10 +00001784 "movd {$src, $dst|$dst, $src}",
1785 [(set VR128:$dst, (v4i32 (vector_shuffle immAllZerosV,
Chris Lattner3b57a832006-10-07 06:27:03 +00001786 (v4i32 (scalar_to_vector GR32:$src)),
Evan Cheng017dcc62006-04-21 01:05:10 +00001787 MOVL_shuffle_mask)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00001788def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src),
1789 "movd {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00001790 [(set VR128:$dst, (v4i32 (vector_shuffle immAllZerosV,
1791 (v4i32 (scalar_to_vector (loadi32 addr:$src))),
1792 MOVL_shuffle_mask)))]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00001793// Moving from XMM to XMM but still clear upper 64 bits.
1794def MOVZQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR128:$src),
1795 "movq {$src, $dst|$dst, $src}",
1796 [(set VR128:$dst, (int_x86_sse2_movl_dq VR128:$src))]>,
1797 XS, Requires<[HasSSE2]>;
1798def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
1799 "movq {$src, $dst|$dst, $src}",
1800 [(set VR128:$dst, (int_x86_sse2_movl_dq
Chris Lattner3b57a832006-10-07 06:27:03 +00001801 (bitconvert (loadv2i64 addr:$src))))]>,
Evan Chenga7fc6422006-04-24 23:34:56 +00001802 XS, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00001803}
Evan Cheng48090aa2006-03-21 23:01:21 +00001804
1805//===----------------------------------------------------------------------===//
1806// Non-Instruction Patterns
1807//===----------------------------------------------------------------------===//
1808
1809// 128-bit vector undef's.
1810def : Pat<(v2f64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
1811def : Pat<(v16i8 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
1812def : Pat<(v8i16 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
1813def : Pat<(v4i32 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
1814def : Pat<(v2i64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
1815
Evan Chengffea91e2006-03-26 09:53:12 +00001816// 128-bit vector all zero's.
Evan Cheng775ff182006-06-29 18:04:54 +00001817def : Pat<(v16i8 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
1818def : Pat<(v8i16 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
1819def : Pat<(v4i32 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
1820def : Pat<(v2i64 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
1821def : Pat<(v2f64 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
Evan Chengffea91e2006-03-26 09:53:12 +00001822
Evan Chenga0b3afb2006-03-27 07:00:16 +00001823// 128-bit vector all one's.
Chris Lattner30da68a2006-06-20 00:25:29 +00001824def : Pat<(v16i8 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
1825def : Pat<(v8i16 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
1826def : Pat<(v4i32 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
1827def : Pat<(v2i64 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
1828def : Pat<(v4f32 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE1]>;
Evan Chenga0b3afb2006-03-27 07:00:16 +00001829
Evan Cheng48090aa2006-03-21 23:01:21 +00001830// Store 128-bit integer vector values.
Evan Cheng24dc1f52006-03-23 07:44:07 +00001831def : Pat<(store (v16i8 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00001832 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001833def : Pat<(store (v8i16 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00001834 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001835def : Pat<(store (v4i32 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00001836 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00001837
Evan Cheng069287d2006-05-16 07:21:53 +00001838// Scalar to v8i16 / v16i8. The source may be a GR32, but only the lower 8 or
Evan Cheng48090aa2006-03-21 23:01:21 +00001839// 16-bits matter.
Chris Lattner30da68a2006-06-20 00:25:29 +00001840def : Pat<(v8i16 (X86s2vec GR32:$src)), (MOVDI2PDIrr GR32:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00001841 Requires<[HasSSE2]>;
Chris Lattner30da68a2006-06-20 00:25:29 +00001842def : Pat<(v16i8 (X86s2vec GR32:$src)), (MOVDI2PDIrr GR32:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00001843 Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00001844
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001845// bit_convert
Chris Lattner4cc84ed2006-10-07 04:52:09 +00001846let Predicates = [HasSSE2] in {
1847 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
1848 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
1849 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
1850 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
1851 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
1852 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
1853 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
1854 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
1855 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
1856 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
1857 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
1858 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
1859 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
1860 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
1861 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
1862 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
1863 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
1864 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
1865 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
1866 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
1867 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
1868 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
1869 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
1870 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
1871 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
1872 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
1873 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
1874 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
1875 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
1876 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
1877}
Evan Chengb9df0ca2006-03-22 02:53:00 +00001878
Evan Cheng017dcc62006-04-21 01:05:10 +00001879// Move scalar to XMM zero-extended
1880// movd to XMM register zero-extends
1881let AddedComplexity = 20 in {
1882def : Pat<(v8i16 (vector_shuffle immAllZerosV,
Evan Cheng069287d2006-05-16 07:21:53 +00001883 (v8i16 (X86s2vec GR32:$src)), MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001884 (MOVZDI2PDIrr GR32:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00001885def : Pat<(v16i8 (vector_shuffle immAllZerosV,
Evan Cheng069287d2006-05-16 07:21:53 +00001886 (v16i8 (X86s2vec GR32:$src)), MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001887 (MOVZDI2PDIrr GR32:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00001888// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
1889def : Pat<(v2f64 (vector_shuffle immAllZerosV,
1890 (v2f64 (scalar_to_vector FR64:$src)), MOVL_shuffle_mask)),
Evan Cheng775ff182006-06-29 18:04:54 +00001891 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00001892def : Pat<(v4f32 (vector_shuffle immAllZerosV,
1893 (v4f32 (scalar_to_vector FR32:$src)), MOVL_shuffle_mask)),
Evan Cheng775ff182006-06-29 18:04:54 +00001894 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00001895}
Evan Chengbc4832b2006-03-24 23:15:12 +00001896
Evan Chengb9df0ca2006-03-22 02:53:00 +00001897// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00001898let AddedComplexity = 10 in {
Evan Chengd9539472006-04-14 21:59:03 +00001899def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_v2_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00001900 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengd9539472006-04-14 21:59:03 +00001901def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_v2_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00001902 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00001903}
Evan Cheng475aecf2006-03-29 03:04:49 +00001904
Evan Cheng691c9232006-03-29 19:02:40 +00001905// Splat v4f32
1906def : Pat<(vector_shuffle (v4f32 VR128:$src), (undef), SSE_splat_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00001907 (SHUFPSrri VR128:$src, VR128:$src, SSE_splat_mask:$sm)>,
Evan Cheng691c9232006-03-29 19:02:40 +00001908 Requires<[HasSSE1]>;
1909
Evan Chengb7a5c522006-04-18 21:55:35 +00001910// Special unary SHUFPSrri case.
Evan Cheng3d60df42006-04-10 22:35:16 +00001911// FIXME: when we want non two-address code, then we should use PSHUFD?
Evan Cheng7d9061e2006-03-30 19:54:57 +00001912def : Pat<(vector_shuffle (v4f32 VR128:$src1), (undef),
Evan Cheng3d60df42006-04-10 22:35:16 +00001913 SHUFP_unary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00001914 (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
Evan Cheng56e73012006-04-10 21:42:19 +00001915 Requires<[HasSSE1]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00001916// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Evan Cheng7d9061e2006-03-30 19:54:57 +00001917def : Pat<(vector_shuffle (loadv4f32 addr:$src1), (undef),
Evan Cheng3d60df42006-04-10 22:35:16 +00001918 SHUFP_unary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00001919 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm)>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00001920 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00001921// Special binary v4i32 shuffle cases with SHUFPS.
1922def : Pat<(vector_shuffle (v4i32 VR128:$src1), (v4i32 VR128:$src2),
1923 PSHUFD_binary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00001924 (SHUFPSrri VR128:$src1, VR128:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
1925 Requires<[HasSSE2]>;
Evan Cheng91b740d2006-04-12 17:12:36 +00001926def : Pat<(vector_shuffle (v4i32 VR128:$src1),
1927 (bc_v4i32 (loadv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00001928 (SHUFPSrmi VR128:$src1, addr:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
1929 Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00001930
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00001931// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengfd111b52006-04-19 21:15:24 +00001932let AddedComplexity = 10 in {
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00001933def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
1934 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001935 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00001936def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
1937 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001938 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00001939def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
1940 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001941 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00001942def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
1943 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001944 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Evan Chengfd111b52006-04-19 21:15:24 +00001945}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00001946
Evan Chengfd111b52006-04-19 21:15:24 +00001947let AddedComplexity = 20 in {
Evan Chengd9539472006-04-14 21:59:03 +00001948// vector_shuffle v1, <undef> <1, 1, 3, 3>
1949def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
1950 MOVSHDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001951 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00001952def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef),
1953 MOVSHDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001954 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00001955
1956// vector_shuffle v1, <undef> <0, 0, 2, 2>
1957def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
1958 MOVSLDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001959 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00001960def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef),
1961 MOVSLDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001962 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
Evan Chengfd111b52006-04-19 21:15:24 +00001963}
Evan Chengd9539472006-04-14 21:59:03 +00001964
Evan Chengfd111b52006-04-19 21:15:24 +00001965let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00001966// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
1967def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1968 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001969 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00001970
1971// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
1972def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1973 MOVHLPS_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001974 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00001975
Evan Cheng9d09b892006-05-31 00:51:37 +00001976// vector_shuffle v1, undef <2, 3, ?, ?> using MOVHLPS
1977def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
1978 UNPCKH_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001979 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Cheng9d09b892006-05-31 00:51:37 +00001980def : Pat<(v4i32 (vector_shuffle VR128:$src1, (undef),
1981 UNPCKH_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001982 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Cheng9d09b892006-05-31 00:51:37 +00001983
Evan Cheng2dadaea2006-04-19 20:37:34 +00001984// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
1985// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Evan Chengf66a0942006-04-19 18:20:17 +00001986def : Pat<(v4f32 (vector_shuffle VR128:$src1, (loadv4f32 addr:$src2),
1987 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001988 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Chengf66a0942006-04-19 18:20:17 +00001989def : Pat<(v2f64 (vector_shuffle VR128:$src1, (loadv2f64 addr:$src2),
1990 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001991 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00001992def : Pat<(v4f32 (vector_shuffle VR128:$src1, (loadv4f32 addr:$src2),
1993 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001994 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Chengf66a0942006-04-19 18:20:17 +00001995def : Pat<(v2f64 (vector_shuffle VR128:$src1, (loadv2f64 addr:$src2),
1996 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001997 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00001998
Evan Chengf66a0942006-04-19 18:20:17 +00001999def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (loadv2i64 addr:$src2)),
2000 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002001 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002002def : Pat<(v2i64 (vector_shuffle VR128:$src1, (loadv2i64 addr:$src2),
2003 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002004 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002005def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (loadv2i64 addr:$src2)),
2006 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002007 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002008def : Pat<(v2i64 (vector_shuffle VR128:$src1, (loadv2i64 addr:$src2),
2009 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002010 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002011
2012// Setting the lowest element in the vector.
2013def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2014 MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002015 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Chengcc0e98c2006-04-19 18:11:52 +00002016def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00002017 MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002018 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002019
Evan Cheng9e062ed2006-05-03 20:32:03 +00002020// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
2021def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
2022 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002023 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng9e062ed2006-05-03 20:32:03 +00002024def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2025 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002026 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng9e062ed2006-05-03 20:32:03 +00002027
Evan Chenga7fc6422006-04-24 23:34:56 +00002028// Set lowest element and zero upper elements.
2029def : Pat<(bc_v2i64 (vector_shuffle immAllZerosV,
2030 (v2f64 (scalar_to_vector (loadf64 addr:$src))),
2031 MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002032 (MOVZQI2PQIrm addr:$src)>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002033}
Evan Chengcdfc3c82006-04-17 22:45:49 +00002034
Evan Chenga7fc6422006-04-24 23:34:56 +00002035// FIXME: Temporary workaround since 2-wide shuffle is broken.
2036def : Pat<(int_x86_sse2_movs_d VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002037 (v2f64 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002038def : Pat<(int_x86_sse2_loadh_pd VR128:$src1, addr:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002039 (v2f64 (MOVHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002040def : Pat<(int_x86_sse2_loadl_pd VR128:$src1, addr:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002041 (v2f64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002042def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, VR128:$src2, imm:$src3),
Evan Chenga2137b52006-04-25 00:50:01 +00002043 (v2f64 (SHUFPDrri VR128:$src1, VR128:$src2, imm:$src3))>,
2044 Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002045def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, (load addr:$src2), imm:$src3),
Evan Chenga2137b52006-04-25 00:50:01 +00002046 (v2f64 (SHUFPDrmi VR128:$src1, addr:$src2, imm:$src3))>,
2047 Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002048def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002049 (v2f64 (UNPCKHPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002050def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002051 (v2f64 (UNPCKHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002052def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002053 (v2f64 (UNPCKLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002054def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002055 (v2f64 (UNPCKLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002056def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002057 (v2i64 (PUNPCKHQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002058def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002059 (v2i64 (PUNPCKHQDQrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002060def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002061 (v2i64 (PUNPCKLQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002062def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, (load addr:$src2)),
2063 (PUNPCKLQDQrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2064
Evan Cheng2c3ae372006-04-12 21:21:57 +00002065// Some special case pandn patterns.
2066def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2067 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002068 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002069def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2070 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002071 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002072def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2073 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002074 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00002075
Evan Cheng2c3ae372006-04-12 21:21:57 +00002076def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2077 (load addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00002078 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002079def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2080 (load addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00002081 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002082def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2083 (load addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00002084 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +00002085
2086// Unaligned load
2087def : Pat<(v4f32 (X86loadu addr:$src)), (MOVUPSrm addr:$src)>,
2088 Requires<[HasSSE1]>;