| Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 1 | //====- X86InstrSSE.td - Describe the X86 Instruction Set -------*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the Evan Cheng and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the X86 SSE instruction set, defining the instructions, |
| 11 | // and properties of the instructions which are needed for code generation, |
| 12 | // machine code emission, and analysis. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 16 | //===----------------------------------------------------------------------===// |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 17 | // SSE specific DAG Nodes. |
| 18 | //===----------------------------------------------------------------------===// |
| 19 | |
| Chris Lattner | 6970eda | 2006-10-07 19:49:05 +0000 | [diff] [blame] | 20 | def X86loadp : SDNode<"X86ISD::LOAD_PACK", SDTLoad, [SDNPHasChain]>; |
| 21 | def X86loadu : SDNode<"X86ISD::LOAD_UA", SDTLoad, [SDNPHasChain]>; |
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 22 | def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp, |
| Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 23 | [SDNPCommutative, SDNPAssociative]>; |
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 24 | def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp, |
| Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 25 | [SDNPCommutative, SDNPAssociative]>; |
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 26 | def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest, |
| Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 27 | [SDNPHasChain, SDNPOutFlag]>; |
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 28 | def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest, |
| Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 29 | [SDNPHasChain, SDNPOutFlag]>; |
| Chris Lattner | 6970eda | 2006-10-07 19:49:05 +0000 | [diff] [blame] | 30 | def X86s2vec : SDNode<"X86ISD::S2VEC", SDTypeProfile<1, 1, []>, []>; |
| 31 | def X86pextrw : SDNode<"X86ISD::PEXTRW", SDTypeProfile<1, 2, []>, []>; |
| 32 | def X86pinsrw : SDNode<"X86ISD::PINSRW", SDTypeProfile<1, 3, []>, []>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 33 | |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 34 | //===----------------------------------------------------------------------===// |
| Evan Cheng | 06a8aa1 | 2006-03-17 19:55:52 +0000 | [diff] [blame] | 35 | // SSE pattern fragments |
| 36 | //===----------------------------------------------------------------------===// |
| 37 | |
| 38 | def X86loadpf32 : PatFrag<(ops node:$ptr), (f32 (X86loadp node:$ptr))>; |
| 39 | def X86loadpf64 : PatFrag<(ops node:$ptr), (f64 (X86loadp node:$ptr))>; |
| 40 | |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 41 | def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>; |
| 42 | def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>; |
| Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 43 | def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>; |
| Evan Cheng | 06a8aa1 | 2006-03-17 19:55:52 +0000 | [diff] [blame] | 44 | |
| Evan Cheng | 1b32f22 | 2006-03-30 07:33:32 +0000 | [diff] [blame] | 45 | def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>; |
| 46 | def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>; |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 47 | def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>; |
| 48 | def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>; |
| Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 49 | def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>; |
| 50 | def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>; |
| 51 | |
| Evan Cheng | 386031a | 2006-03-24 07:29:27 +0000 | [diff] [blame] | 52 | def fp32imm0 : PatLeaf<(f32 fpimm), [{ |
| 53 | return N->isExactlyValue(+0.0); |
| 54 | }]>; |
| 55 | |
| Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 56 | def PSxLDQ_imm : SDNodeXForm<imm, [{ |
| 57 | // Transformation function: imm >> 3 |
| 58 | return getI32Imm(N->getValue() >> 3); |
| 59 | }]>; |
| 60 | |
| Evan Cheng | 63d3300 | 2006-03-22 08:01:21 +0000 | [diff] [blame] | 61 | // SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*, |
| 62 | // SHUFP* etc. imm. |
| 63 | def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{ |
| 64 | return getI8Imm(X86::getShuffleSHUFImmediate(N)); |
| Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 65 | }]>; |
| 66 | |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 67 | // SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to |
| 68 | // PSHUFHW imm. |
| 69 | def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{ |
| 70 | return getI8Imm(X86::getShufflePSHUFHWImmediate(N)); |
| 71 | }]>; |
| 72 | |
| 73 | // SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to |
| 74 | // PSHUFLW imm. |
| 75 | def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{ |
| 76 | return getI8Imm(X86::getShufflePSHUFLWImmediate(N)); |
| 77 | }]>; |
| 78 | |
| Evan Cheng | 691c923 | 2006-03-29 19:02:40 +0000 | [diff] [blame] | 79 | def SSE_splat_mask : PatLeaf<(build_vector), [{ |
| Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 80 | return X86::isSplatMask(N); |
| Evan Cheng | 691c923 | 2006-03-29 19:02:40 +0000 | [diff] [blame] | 81 | }], SHUFFLE_get_shuf_imm>; |
| Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 82 | |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 83 | def SSE_splat_v2_mask : PatLeaf<(build_vector), [{ |
| 84 | return X86::isSplatMask(N); |
| 85 | }]>; |
| 86 | |
| Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 87 | def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{ |
| 88 | return X86::isMOVHLPSMask(N); |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 89 | }]>; |
| Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 90 | |
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 91 | def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{ |
| 92 | return X86::isMOVHPMask(N); |
| 93 | }]>; |
| 94 | |
| 95 | def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{ |
| 96 | return X86::isMOVLPMask(N); |
| 97 | }]>; |
| 98 | |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 99 | def MOVL_shuffle_mask : PatLeaf<(build_vector), [{ |
| 100 | return X86::isMOVLMask(N); |
| Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 101 | }]>; |
| 102 | |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 103 | def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{ |
| 104 | return X86::isMOVSHDUPMask(N); |
| 105 | }]>; |
| 106 | |
| 107 | def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{ |
| 108 | return X86::isMOVSLDUPMask(N); |
| 109 | }]>; |
| 110 | |
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 111 | def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{ |
| 112 | return X86::isUNPCKLMask(N); |
| 113 | }]>; |
| 114 | |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 115 | def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{ |
| 116 | return X86::isUNPCKHMask(N); |
| 117 | }]>; |
| 118 | |
| Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 119 | def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{ |
| 120 | return X86::isUNPCKL_v_undef_Mask(N); |
| 121 | }]>; |
| 122 | |
| Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 123 | def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{ |
| Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 124 | return X86::isPSHUFDMask(N); |
| Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 125 | }], SHUFFLE_get_shuf_imm>; |
| Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 126 | |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 127 | def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{ |
| 128 | return X86::isPSHUFHWMask(N); |
| 129 | }], SHUFFLE_get_pshufhw_imm>; |
| 130 | |
| 131 | def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{ |
| 132 | return X86::isPSHUFLWMask(N); |
| 133 | }], SHUFFLE_get_pshuflw_imm>; |
| 134 | |
| Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 135 | def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{ |
| 136 | return X86::isPSHUFDMask(N); |
| Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 137 | }], SHUFFLE_get_shuf_imm>; |
| 138 | |
| Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 139 | def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{ |
| 140 | return X86::isSHUFPMask(N); |
| 141 | }], SHUFFLE_get_shuf_imm>; |
| Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 142 | |
| Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 143 | def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{ |
| 144 | return X86::isSHUFPMask(N); |
| Evan Cheng | 475aecf | 2006-03-29 03:04:49 +0000 | [diff] [blame] | 145 | }], SHUFFLE_get_shuf_imm>; |
| 146 | |
| Evan Cheng | 06a8aa1 | 2006-03-17 19:55:52 +0000 | [diff] [blame] | 147 | //===----------------------------------------------------------------------===// |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 148 | // SSE scalar FP Instructions |
| 149 | //===----------------------------------------------------------------------===// |
| 150 | |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 151 | // Instruction templates |
| 152 | // SSI - SSE1 instructions with XS prefix. |
| 153 | // SDI - SSE2 instructions with XD prefix. |
| 154 | // PSI - SSE1 instructions with TB prefix. |
| 155 | // PDI - SSE2 instructions with TB and OpSize prefixes. |
| Evan Cheng | 2da953f | 2006-03-22 07:10:28 +0000 | [diff] [blame] | 156 | // PSIi8 - SSE1 instructions with ImmT == Imm8 and TB prefix. |
| 157 | // PDIi8 - SSE2 instructions with ImmT == Imm8 and TB and OpSize prefixes. |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 158 | // S3I - SSE3 instructions with TB and OpSize prefixes. |
| 159 | // S3SI - SSE3 instructions with XS prefix. |
| Evan Cheng | 57ebe9f | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 160 | // S3DI - SSE3 instructions with XD prefix. |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 161 | class SSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| 162 | : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE1]>; |
| 163 | class SDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| 164 | : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE2]>; |
| 165 | class PSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| 166 | : I<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>; |
| 167 | class PDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| 168 | : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>; |
| Evan Cheng | 2da953f | 2006-03-22 07:10:28 +0000 | [diff] [blame] | 169 | class PSIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| Evan Cheng | b214950 | 2006-06-19 19:25:30 +0000 | [diff] [blame] | 170 | : Ii8<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>; |
| Evan Cheng | 2da953f | 2006-03-22 07:10:28 +0000 | [diff] [blame] | 171 | class PDIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| Evan Cheng | b214950 | 2006-06-19 19:25:30 +0000 | [diff] [blame] | 172 | : Ii8<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>; |
| 173 | |
| Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 174 | class S3SI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 175 | : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE3]>; |
| Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 176 | class S3DI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 177 | : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE3]>; |
| 178 | class S3I<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 179 | : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE3]>; |
| 180 | |
| 181 | //===----------------------------------------------------------------------===// |
| 182 | // Helpers for defining instructions that directly correspond to intrinsics. |
| Chris Lattner | 9498ed8 | 2006-10-07 05:09:48 +0000 | [diff] [blame] | 183 | |
| Chris Lattner | 3b83785 | 2006-10-07 05:13:26 +0000 | [diff] [blame] | 184 | multiclass SS_IntUnary<bits<8> o, string OpcodeStr, Intrinsic IntId> { |
| 185 | def r : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 186 | !strconcat(OpcodeStr, " {$src, $dst|$dst, $src"), |
| Chris Lattner | 9498ed8 | 2006-10-07 05:09:48 +0000 | [diff] [blame] | 187 | [(set VR128:$dst, (v4f32 (IntId VR128:$src)))]>; |
| Chris Lattner | 3b83785 | 2006-10-07 05:13:26 +0000 | [diff] [blame] | 188 | def m : SSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src), |
| 189 | !strconcat(OpcodeStr, " {$src, $dst|$dst, $src"), |
| Chris Lattner | 9498ed8 | 2006-10-07 05:09:48 +0000 | [diff] [blame] | 190 | [(set VR128:$dst, (v4f32 (IntId (load addr:$src))))]>; |
| 191 | } |
| 192 | |
| Chris Lattner | 86c1b3a | 2006-10-07 05:19:31 +0000 | [diff] [blame] | 193 | multiclass SD_IntUnary<bits<8> o, string OpcodeStr, Intrinsic IntId> { |
| 194 | def r : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 195 | !strconcat(OpcodeStr, " {$src, $dst|$dst, $src"), |
| 196 | [(set VR128:$dst, (v2f64 (IntId VR128:$src)))]>; |
| 197 | def m : SDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src), |
| 198 | !strconcat(OpcodeStr, " {$src, $dst|$dst, $src"), |
| 199 | [(set VR128:$dst, (v2f64 (IntId (load addr:$src))))]>; |
| 200 | } |
| Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 201 | |
| Chris Lattner | a0ea63d | 2006-10-07 05:26:13 +0000 | [diff] [blame] | 202 | class SS_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId> |
| 203 | : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 204 | !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"), |
| Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 205 | [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>; |
| Chris Lattner | a0ea63d | 2006-10-07 05:26:13 +0000 | [diff] [blame] | 206 | class SS_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId> |
| 207 | : SSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2), |
| 208 | !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"), |
| Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 209 | [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (load addr:$src2))))]>; |
| Chris Lattner | a0ea63d | 2006-10-07 05:26:13 +0000 | [diff] [blame] | 210 | class SD_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId> |
| 211 | : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 212 | !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"), |
| Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 213 | [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>; |
| Chris Lattner | a0ea63d | 2006-10-07 05:26:13 +0000 | [diff] [blame] | 214 | class SD_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId> |
| 215 | : SDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), |
| 216 | !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"), |
| Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 217 | [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (load addr:$src2))))]>; |
| Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 218 | |
| Chris Lattner | 845fb75 | 2006-10-07 05:50:25 +0000 | [diff] [blame] | 219 | class PS_Intr<bits<8> o, string OpcodeStr, Intrinsic IntId> |
| 220 | : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 221 | !strconcat(OpcodeStr, " {$src, $dst|$dst, $src}"), |
| Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 222 | [(set VR128:$dst, (IntId VR128:$src))]>; |
| Chris Lattner | 845fb75 | 2006-10-07 05:50:25 +0000 | [diff] [blame] | 223 | class PS_Intm<bits<8> o, string OpcodeStr, Intrinsic IntId> |
| 224 | : PSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src), |
| 225 | !strconcat(OpcodeStr, " {$src, $dst|$dst, $src}"), |
| Chris Lattner | 15258d5 | 2006-10-07 06:17:43 +0000 | [diff] [blame] | 226 | [(set VR128:$dst, (IntId (load addr:$src)))]>; |
| Chris Lattner | 845fb75 | 2006-10-07 05:50:25 +0000 | [diff] [blame] | 227 | class PD_Intr<bits<8> o, string OpcodeStr, Intrinsic IntId> |
| 228 | : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 229 | !strconcat(OpcodeStr, " {$src, $dst|$dst, $src}"), |
| Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 230 | [(set VR128:$dst, (IntId VR128:$src))]>; |
| Chris Lattner | 845fb75 | 2006-10-07 05:50:25 +0000 | [diff] [blame] | 231 | class PD_Intm<bits<8> o, string OpcodeStr, Intrinsic IntId> |
| 232 | : PDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src), |
| 233 | !strconcat(OpcodeStr, " {$src, $dst|$dst, $src}"), |
| Chris Lattner | 15258d5 | 2006-10-07 06:17:43 +0000 | [diff] [blame] | 234 | [(set VR128:$dst, (IntId (load addr:$src)))]>; |
| Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 235 | |
| Chris Lattner | d1b651d | 2006-10-07 05:47:20 +0000 | [diff] [blame] | 236 | class PS_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId> |
| 237 | : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 238 | !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"), |
| Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 239 | [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>; |
| Chris Lattner | d1b651d | 2006-10-07 05:47:20 +0000 | [diff] [blame] | 240 | class PS_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId> |
| 241 | : PSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2), |
| 242 | !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"), |
| Chris Lattner | 15258d5 | 2006-10-07 06:17:43 +0000 | [diff] [blame] | 243 | [(set VR128:$dst, (IntId VR128:$src1, (load addr:$src2)))]>; |
| Chris Lattner | d1b651d | 2006-10-07 05:47:20 +0000 | [diff] [blame] | 244 | class PD_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId> |
| 245 | : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 246 | !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"), |
| Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 247 | [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>; |
| Chris Lattner | d1b651d | 2006-10-07 05:47:20 +0000 | [diff] [blame] | 248 | class PD_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId> |
| 249 | : PDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), |
| 250 | !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"), |
| Chris Lattner | 15258d5 | 2006-10-07 06:17:43 +0000 | [diff] [blame] | 251 | [(set VR128:$dst, (IntId VR128:$src1, (load addr:$src2)))]>; |
| Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 252 | |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 253 | // Some 'special' instructions |
| 254 | def IMPLICIT_DEF_FR32 : I<0, Pseudo, (ops FR32:$dst), |
| 255 | "#IMPLICIT_DEF $dst", |
| 256 | [(set FR32:$dst, (undef))]>, Requires<[HasSSE2]>; |
| 257 | def IMPLICIT_DEF_FR64 : I<0, Pseudo, (ops FR64:$dst), |
| 258 | "#IMPLICIT_DEF $dst", |
| 259 | [(set FR64:$dst, (undef))]>, Requires<[HasSSE2]>; |
| 260 | |
| 261 | // CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the |
| 262 | // scheduler into a branch sequence. |
| 263 | let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler. |
| 264 | def CMOV_FR32 : I<0, Pseudo, |
| 265 | (ops FR32:$dst, FR32:$t, FR32:$f, i8imm:$cond), |
| 266 | "#CMOV_FR32 PSEUDO!", |
| 267 | [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond))]>; |
| 268 | def CMOV_FR64 : I<0, Pseudo, |
| 269 | (ops FR64:$dst, FR64:$t, FR64:$f, i8imm:$cond), |
| 270 | "#CMOV_FR64 PSEUDO!", |
| 271 | [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond))]>; |
| Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 272 | def CMOV_V4F32 : I<0, Pseudo, |
| 273 | (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond), |
| 274 | "#CMOV_V4F32 PSEUDO!", |
| 275 | [(set VR128:$dst, |
| 276 | (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>; |
| 277 | def CMOV_V2F64 : I<0, Pseudo, |
| 278 | (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond), |
| 279 | "#CMOV_V2F64 PSEUDO!", |
| 280 | [(set VR128:$dst, |
| 281 | (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>; |
| 282 | def CMOV_V2I64 : I<0, Pseudo, |
| 283 | (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond), |
| 284 | "#CMOV_V2I64 PSEUDO!", |
| 285 | [(set VR128:$dst, |
| 286 | (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>; |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 287 | } |
| 288 | |
| 289 | // Move Instructions |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 290 | def MOVSSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, FR32:$src), |
| 291 | "movss {$src, $dst|$dst, $src}", []>; |
| 292 | def MOVSSrm : SSI<0x10, MRMSrcMem, (ops FR32:$dst, f32mem:$src), |
| 293 | "movss {$src, $dst|$dst, $src}", |
| 294 | [(set FR32:$dst, (loadf32 addr:$src))]>; |
| 295 | def MOVSDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, FR64:$src), |
| 296 | "movsd {$src, $dst|$dst, $src}", []>; |
| 297 | def MOVSDrm : SDI<0x10, MRMSrcMem, (ops FR64:$dst, f64mem:$src), |
| 298 | "movsd {$src, $dst|$dst, $src}", |
| 299 | [(set FR64:$dst, (loadf64 addr:$src))]>; |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 300 | |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 301 | def MOVSSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, FR32:$src), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 302 | "movss {$src, $dst|$dst, $src}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 303 | [(store FR32:$src, addr:$dst)]>; |
| 304 | def MOVSDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, FR64:$src), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 305 | "movsd {$src, $dst|$dst, $src}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 306 | [(store FR64:$src, addr:$dst)]>; |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 307 | |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 308 | let isTwoAddress = 1 in { |
| Chris Lattner | d2c99d5 | 2006-10-07 20:35:44 +0000 | [diff] [blame^] | 309 | /// scalar_sse12_fp_binop_rm - Define 4 scalar sse instructions. |
| 310 | multiclass scalar_sse12_fp_binop_rm<bits<8> opc, string OpcodeStr, |
| 311 | SDNode OpNode, bit Commutable = 0> { |
| 312 | def SSrr : SSI<opc, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
| 313 | !strconcat(OpcodeStr, "ss {$src2, $dst|$dst, $src2"), |
| 314 | [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> { |
| 315 | let isCommutable = Commutable; |
| 316 | } |
| 317 | def SDrr : SDI<opc, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
| 318 | !strconcat(OpcodeStr, "sd {$src2, $dst|$dst, $src2"), |
| 319 | [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> { |
| 320 | let isCommutable = Commutable; |
| 321 | } |
| 322 | def SSrm : SSI<opc, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2), |
| 323 | !strconcat(OpcodeStr, "ss {$src2, $dst|$dst, $src2"), |
| 324 | [(set FR32:$dst, (OpNode FR32:$src1, (loadf32 addr:$src2)))]>; |
| 325 | def SDrm : SDI<opc, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2), |
| 326 | !strconcat(OpcodeStr, "sd {$src2, $dst|$dst, $src2"), |
| 327 | [(set FR64:$dst, (OpNode FR64:$src1, (loadf64 addr:$src2)))]>; |
| 328 | } |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 329 | } |
| 330 | |
| Chris Lattner | d2c99d5 | 2006-10-07 20:35:44 +0000 | [diff] [blame^] | 331 | // Arithmetic instructions |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 332 | |
| Chris Lattner | d2c99d5 | 2006-10-07 20:35:44 +0000 | [diff] [blame^] | 333 | defm ADD : scalar_sse12_fp_binop_rm<0x58, "add", fadd, 1>; |
| 334 | defm MUL : scalar_sse12_fp_binop_rm<0x59, "mul", fmul, 1>; |
| 335 | defm DIV : scalar_sse12_fp_binop_rm<0x5E, "div", fdiv>; |
| 336 | defm SUB : scalar_sse12_fp_binop_rm<0x5C, "sub", fsub>; |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 337 | |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 338 | |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 339 | def SQRTSSr : SSI<0x51, MRMSrcReg, (ops FR32:$dst, FR32:$src), |
| 340 | "sqrtss {$src, $dst|$dst, $src}", |
| 341 | [(set FR32:$dst, (fsqrt FR32:$src))]>; |
| 342 | def SQRTSSm : SSI<0x51, MRMSrcMem, (ops FR32:$dst, f32mem:$src), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 343 | "sqrtss {$src, $dst|$dst, $src}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 344 | [(set FR32:$dst, (fsqrt (loadf32 addr:$src)))]>; |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 345 | def SQRTSDr : SDI<0x51, MRMSrcReg, (ops FR64:$dst, FR64:$src), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 346 | "sqrtsd {$src, $dst|$dst, $src}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 347 | [(set FR64:$dst, (fsqrt FR64:$src))]>; |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 348 | def SQRTSDm : SDI<0x51, MRMSrcMem, (ops FR64:$dst, f64mem:$src), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 349 | "sqrtsd {$src, $dst|$dst, $src}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 350 | [(set FR64:$dst, (fsqrt (loadf64 addr:$src)))]>; |
| 351 | |
| Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 352 | // Aliases to match intrinsics which expect XMM operand(s). |
| 353 | let isTwoAddress = 1 in { |
| 354 | let isCommutable = 1 in { |
| Chris Lattner | a0ea63d | 2006-10-07 05:26:13 +0000 | [diff] [blame] | 355 | def Int_ADDSSrr : SS_Intrr<0x58, "addss", int_x86_sse_add_ss>; |
| 356 | def Int_ADDSDrr : SD_Intrr<0x58, "addsd", int_x86_sse2_add_sd>; |
| 357 | def Int_MULSSrr : SS_Intrr<0x59, "mulss", int_x86_sse_mul_ss>; |
| 358 | def Int_MULSDrr : SD_Intrr<0x59, "mulsd", int_x86_sse2_mul_sd>; |
| Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 359 | } |
| 360 | |
| Chris Lattner | a0ea63d | 2006-10-07 05:26:13 +0000 | [diff] [blame] | 361 | def Int_ADDSSrm : SS_Intrm<0x58, "addss", int_x86_sse_add_ss>; |
| 362 | def Int_ADDSDrm : SD_Intrm<0x58, "addsd", int_x86_sse2_add_sd>; |
| 363 | def Int_MULSSrm : SS_Intrm<0x59, "mulss", int_x86_sse_mul_ss>; |
| 364 | def Int_MULSDrm : SD_Intrm<0x59, "mulsd", int_x86_sse2_mul_sd>; |
| Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 365 | |
| Chris Lattner | a0ea63d | 2006-10-07 05:26:13 +0000 | [diff] [blame] | 366 | def Int_DIVSSrr : SS_Intrr<0x5E, "divss", int_x86_sse_div_ss>; |
| 367 | def Int_DIVSSrm : SS_Intrm<0x5E, "divss", int_x86_sse_div_ss>; |
| 368 | def Int_DIVSDrr : SD_Intrr<0x5E, "divsd", int_x86_sse2_div_sd>; |
| 369 | def Int_DIVSDrm : SD_Intrm<0x5E, "divsd", int_x86_sse2_div_sd>; |
| Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 370 | |
| Chris Lattner | a0ea63d | 2006-10-07 05:26:13 +0000 | [diff] [blame] | 371 | def Int_SUBSSrr : SS_Intrr<0x5C, "subss", int_x86_sse_sub_ss>; |
| 372 | def Int_SUBSSrm : SS_Intrm<0x5C, "subss", int_x86_sse_sub_ss>; |
| 373 | def Int_SUBSDrr : SD_Intrr<0x5C, "subsd", int_x86_sse2_sub_sd>; |
| 374 | def Int_SUBSDrm : SD_Intrm<0x5C, "subsd", int_x86_sse2_sub_sd>; |
| Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 375 | } |
| 376 | |
| Chris Lattner | 3b83785 | 2006-10-07 05:13:26 +0000 | [diff] [blame] | 377 | defm Int_SQRTSS : SS_IntUnary<0x51, "sqrtss" , int_x86_sse_sqrt_ss>; |
| Chris Lattner | 86c1b3a | 2006-10-07 05:19:31 +0000 | [diff] [blame] | 378 | defm Int_SQRTSD : SD_IntUnary<0x51, "sqrtsd" , int_x86_sse2_sqrt_sd>; |
| Chris Lattner | 3b83785 | 2006-10-07 05:13:26 +0000 | [diff] [blame] | 379 | defm Int_RSQRTSS : SS_IntUnary<0x52, "rsqrtss", int_x86_sse_rsqrt_ss>; |
| 380 | defm Int_RCPSS : SS_IntUnary<0x53, "rcpss" , int_x86_sse_rcp_ss>; |
| 381 | |
| Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 382 | let isTwoAddress = 1 in { |
| Evan Cheng | b5e406a | 2006-05-30 23:47:30 +0000 | [diff] [blame] | 383 | let isCommutable = 1 in { |
| Chris Lattner | a0ea63d | 2006-10-07 05:26:13 +0000 | [diff] [blame] | 384 | def Int_MAXSSrr : SS_Intrr<0x5F, "maxss", int_x86_sse_max_ss>; |
| 385 | def Int_MAXSDrr : SD_Intrr<0x5F, "maxsd", int_x86_sse2_max_sd>; |
| 386 | def Int_MINSSrr : SS_Intrr<0x5D, "minss", int_x86_sse_min_ss>; |
| 387 | def Int_MINSDrr : SD_Intrr<0x5D, "minsd", int_x86_sse2_min_sd>; |
| Evan Cheng | b5e406a | 2006-05-30 23:47:30 +0000 | [diff] [blame] | 388 | } |
| Chris Lattner | a0ea63d | 2006-10-07 05:26:13 +0000 | [diff] [blame] | 389 | def Int_MAXSSrm : SS_Intrm<0x5F, "maxss", int_x86_sse_max_ss>; |
| 390 | def Int_MAXSDrm : SD_Intrm<0x5F, "maxsd", int_x86_sse2_max_sd>; |
| 391 | def Int_MINSSrm : SS_Intrm<0x5D, "minss", int_x86_sse_min_ss>; |
| 392 | def Int_MINSDrm : SD_Intrm<0x5D, "minsd", int_x86_sse2_min_sd>; |
| Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 393 | } |
| 394 | |
| 395 | // Conversion instructions |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 396 | def CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops GR32:$dst, FR32:$src), |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 397 | "cvttss2si {$src, $dst|$dst, $src}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 398 | [(set GR32:$dst, (fp_to_sint FR32:$src))]>; |
| 399 | def CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops GR32:$dst, f32mem:$src), |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 400 | "cvttss2si {$src, $dst|$dst, $src}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 401 | [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>; |
| 402 | def CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops GR32:$dst, FR64:$src), |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 403 | "cvttsd2si {$src, $dst|$dst, $src}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 404 | [(set GR32:$dst, (fp_to_sint FR64:$src))]>; |
| 405 | def CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops GR32:$dst, f64mem:$src), |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 406 | "cvttsd2si {$src, $dst|$dst, $src}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 407 | [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>; |
| Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 408 | def CVTSD2SSrr: SDI<0x5A, MRMSrcReg, (ops FR32:$dst, FR64:$src), |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 409 | "cvtsd2ss {$src, $dst|$dst, $src}", |
| 410 | [(set FR32:$dst, (fround FR64:$src))]>; |
| Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 411 | def CVTSD2SSrm: SDI<0x5A, MRMSrcMem, (ops FR32:$dst, f64mem:$src), |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 412 | "cvtsd2ss {$src, $dst|$dst, $src}", |
| 413 | [(set FR32:$dst, (fround (loadf64 addr:$src)))]>; |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 414 | def CVTSI2SSrr: SSI<0x2A, MRMSrcReg, (ops FR32:$dst, GR32:$src), |
| Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 415 | "cvtsi2ss {$src, $dst|$dst, $src}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 416 | [(set FR32:$dst, (sint_to_fp GR32:$src))]>; |
| Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 417 | def CVTSI2SSrm: SSI<0x2A, MRMSrcMem, (ops FR32:$dst, i32mem:$src), |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 418 | "cvtsi2ss {$src, $dst|$dst, $src}", |
| 419 | [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>; |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 420 | def CVTSI2SDrr: SDI<0x2A, MRMSrcReg, (ops FR64:$dst, GR32:$src), |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 421 | "cvtsi2sd {$src, $dst|$dst, $src}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 422 | [(set FR64:$dst, (sint_to_fp GR32:$src))]>; |
| Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 423 | def CVTSI2SDrm: SDI<0x2A, MRMSrcMem, (ops FR64:$dst, i32mem:$src), |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 424 | "cvtsi2sd {$src, $dst|$dst, $src}", |
| 425 | [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>; |
| Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 426 | |
| Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 427 | // SSE2 instructions with XS prefix |
| 428 | def CVTSS2SDrr: I<0x5A, MRMSrcReg, (ops FR64:$dst, FR32:$src), |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 429 | "cvtss2sd {$src, $dst|$dst, $src}", |
| 430 | [(set FR64:$dst, (fextend FR32:$src))]>, XS, |
| Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 431 | Requires<[HasSSE2]>; |
| 432 | def CVTSS2SDrm: I<0x5A, MRMSrcMem, (ops FR64:$dst, f32mem:$src), |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 433 | "cvtss2sd {$src, $dst|$dst, $src}", |
| Chris Lattner | bd04aa5 | 2006-05-05 21:35:18 +0000 | [diff] [blame] | 434 | [(set FR64:$dst, (extload addr:$src, f32))]>, XS, |
| Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 435 | Requires<[HasSSE2]>; |
| 436 | |
| Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 437 | // Match intrinsics which expect XMM operand(s). |
| Evan Cheng | 190717d | 2006-05-31 19:00:07 +0000 | [diff] [blame] | 438 | def Int_CVTSS2SIrr: SSI<0x2D, MRMSrcReg, (ops GR32:$dst, VR128:$src), |
| 439 | "cvtss2si {$src, $dst|$dst, $src}", |
| 440 | [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>; |
| 441 | def Int_CVTSS2SIrm: SSI<0x2D, MRMSrcMem, (ops GR32:$dst, f32mem:$src), |
| 442 | "cvtss2si {$src, $dst|$dst, $src}", |
| 443 | [(set GR32:$dst, (int_x86_sse_cvtss2si |
| Chris Lattner | 15258d5 | 2006-10-07 06:17:43 +0000 | [diff] [blame] | 444 | (load addr:$src)))]>; |
| Evan Cheng | 190717d | 2006-05-31 19:00:07 +0000 | [diff] [blame] | 445 | def Int_CVTSD2SIrr: SDI<0x2D, MRMSrcReg, (ops GR32:$dst, VR128:$src), |
| 446 | "cvtsd2si {$src, $dst|$dst, $src}", |
| 447 | [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>; |
| 448 | def Int_CVTSD2SIrm: SDI<0x2D, MRMSrcMem, (ops GR32:$dst, f128mem:$src), |
| 449 | "cvtsd2si {$src, $dst|$dst, $src}", |
| 450 | [(set GR32:$dst, (int_x86_sse2_cvtsd2si |
| Chris Lattner | 15258d5 | 2006-10-07 06:17:43 +0000 | [diff] [blame] | 451 | (load addr:$src)))]>; |
| Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 452 | |
| 453 | // Aliases for intrinsics |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 454 | def Int_CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops GR32:$dst, VR128:$src), |
| Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 455 | "cvttss2si {$src, $dst|$dst, $src}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 456 | [(set GR32:$dst, (int_x86_sse_cvttss2si VR128:$src))]>; |
| 457 | def Int_CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops GR32:$dst, f32mem:$src), |
| Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 458 | "cvttss2si {$src, $dst|$dst, $src}", |
| Chris Lattner | 15258d5 | 2006-10-07 06:17:43 +0000 | [diff] [blame] | 459 | [(set GR32:$dst, (int_x86_sse_cvttss2si(load addr:$src)))]>; |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 460 | def Int_CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops GR32:$dst, VR128:$src), |
| Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 461 | "cvttsd2si {$src, $dst|$dst, $src}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 462 | [(set GR32:$dst, (int_x86_sse2_cvttsd2si VR128:$src))]>; |
| 463 | def Int_CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops GR32:$dst, f128mem:$src), |
| Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 464 | "cvttsd2si {$src, $dst|$dst, $src}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 465 | [(set GR32:$dst, (int_x86_sse2_cvttsd2si |
| Chris Lattner | 15258d5 | 2006-10-07 06:17:43 +0000 | [diff] [blame] | 466 | (load addr:$src)))]>; |
| Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 467 | |
| Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 468 | let isTwoAddress = 1 in { |
| 469 | def Int_CVTSI2SSrr: SSI<0x2A, MRMSrcReg, |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 470 | (ops VR128:$dst, VR128:$src1, GR32:$src2), |
| Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 471 | "cvtsi2ss {$src2, $dst|$dst, $src2}", |
| 472 | [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1, |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 473 | GR32:$src2))]>; |
| Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 474 | def Int_CVTSI2SSrm: SSI<0x2A, MRMSrcMem, |
| 475 | (ops VR128:$dst, VR128:$src1, i32mem:$src2), |
| 476 | "cvtsi2ss {$src2, $dst|$dst, $src2}", |
| 477 | [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1, |
| 478 | (loadi32 addr:$src2)))]>; |
| 479 | } |
| Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 480 | |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 481 | // Comparison instructions |
| 482 | let isTwoAddress = 1 in { |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 483 | def CMPSSrr : SSI<0xC2, MRMSrcReg, |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 484 | (ops FR32:$dst, FR32:$src1, FR32:$src, SSECC:$cc), |
| Evan Cheng | 0876aa5 | 2006-03-30 06:21:22 +0000 | [diff] [blame] | 485 | "cmp${cc}ss {$src, $dst|$dst, $src}", |
| 486 | []>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 487 | def CMPSSrm : SSI<0xC2, MRMSrcMem, |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 488 | (ops FR32:$dst, FR32:$src1, f32mem:$src, SSECC:$cc), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 489 | "cmp${cc}ss {$src, $dst|$dst, $src}", []>; |
| 490 | def CMPSDrr : SDI<0xC2, MRMSrcReg, |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 491 | (ops FR64:$dst, FR64:$src1, FR64:$src, SSECC:$cc), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 492 | "cmp${cc}sd {$src, $dst|$dst, $src}", []>; |
| 493 | def CMPSDrm : SDI<0xC2, MRMSrcMem, |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 494 | (ops FR64:$dst, FR64:$src1, f64mem:$src, SSECC:$cc), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 495 | "cmp${cc}sd {$src, $dst|$dst, $src}", []>; |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 496 | } |
| 497 | |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 498 | def UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops FR32:$src1, FR32:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 499 | "ucomiss {$src2, $src1|$src1, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 500 | [(X86cmp FR32:$src1, FR32:$src2)]>; |
| 501 | def UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops FR32:$src1, f32mem:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 502 | "ucomiss {$src2, $src1|$src1, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 503 | [(X86cmp FR32:$src1, (loadf32 addr:$src2))]>; |
| 504 | def UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops FR64:$src1, FR64:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 505 | "ucomisd {$src2, $src1|$src1, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 506 | [(X86cmp FR64:$src1, FR64:$src2)]>; |
| 507 | def UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops FR64:$src1, f64mem:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 508 | "ucomisd {$src2, $src1|$src1, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 509 | [(X86cmp FR64:$src1, (loadf64 addr:$src2))]>; |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 510 | |
| Evan Cheng | 0876aa5 | 2006-03-30 06:21:22 +0000 | [diff] [blame] | 511 | // Aliases to match intrinsics which expect XMM operand(s). |
| 512 | let isTwoAddress = 1 in { |
| 513 | def Int_CMPSSrr : SSI<0xC2, MRMSrcReg, |
| 514 | (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc), |
| 515 | "cmp${cc}ss {$src, $dst|$dst, $src}", |
| 516 | [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1, |
| 517 | VR128:$src, imm:$cc))]>; |
| 518 | def Int_CMPSSrm : SSI<0xC2, MRMSrcMem, |
| 519 | (ops VR128:$dst, VR128:$src1, f32mem:$src, SSECC:$cc), |
| 520 | "cmp${cc}ss {$src, $dst|$dst, $src}", |
| 521 | [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1, |
| 522 | (load addr:$src), imm:$cc))]>; |
| 523 | def Int_CMPSDrr : SDI<0xC2, MRMSrcReg, |
| 524 | (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc), |
| 525 | "cmp${cc}sd {$src, $dst|$dst, $src}", []>; |
| 526 | def Int_CMPSDrm : SDI<0xC2, MRMSrcMem, |
| 527 | (ops VR128:$dst, VR128:$src1, f64mem:$src, SSECC:$cc), |
| 528 | "cmp${cc}sd {$src, $dst|$dst, $src}", []>; |
| 529 | } |
| 530 | |
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 531 | def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2), |
| 532 | "ucomiss {$src2, $src1|$src1, $src2}", |
| 533 | [(X86ucomi (v4f32 VR128:$src1), VR128:$src2)]>; |
| 534 | def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2), |
| 535 | "ucomiss {$src2, $src1|$src1, $src2}", |
| Chris Lattner | 15258d5 | 2006-10-07 06:17:43 +0000 | [diff] [blame] | 536 | [(X86ucomi (v4f32 VR128:$src1), (load addr:$src2))]>; |
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 537 | def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2), |
| 538 | "ucomisd {$src2, $src1|$src1, $src2}", |
| 539 | [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>; |
| 540 | def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2), |
| 541 | "ucomisd {$src2, $src1|$src1, $src2}", |
| Chris Lattner | 15258d5 | 2006-10-07 06:17:43 +0000 | [diff] [blame] | 542 | [(X86ucomi (v2f64 VR128:$src1), (load addr:$src2))]>; |
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 543 | |
| 544 | def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2), |
| 545 | "comiss {$src2, $src1|$src1, $src2}", |
| 546 | [(X86comi (v4f32 VR128:$src1), VR128:$src2)]>; |
| 547 | def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2), |
| 548 | "comiss {$src2, $src1|$src1, $src2}", |
| Chris Lattner | 15258d5 | 2006-10-07 06:17:43 +0000 | [diff] [blame] | 549 | [(X86comi (v4f32 VR128:$src1), (load addr:$src2))]>; |
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 550 | def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2), |
| 551 | "comisd {$src2, $src1|$src1, $src2}", |
| 552 | [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>; |
| 553 | def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2), |
| 554 | "comisd {$src2, $src1|$src1, $src2}", |
| Chris Lattner | 15258d5 | 2006-10-07 06:17:43 +0000 | [diff] [blame] | 555 | [(X86comi (v2f64 VR128:$src1), (load addr:$src2))]>; |
| Evan Cheng | 0876aa5 | 2006-03-30 06:21:22 +0000 | [diff] [blame] | 556 | |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 557 | // Aliases of packed instructions for scalar use. These all have names that |
| 558 | // start with 'Fs'. |
| 559 | |
| 560 | // Alias instructions that map fld0 to pxor for sse. |
| 561 | // FIXME: remove when we can teach regalloc that xor reg, reg is ok. |
| 562 | def FsFLD0SS : I<0xEF, MRMInitReg, (ops FR32:$dst), |
| 563 | "pxor $dst, $dst", [(set FR32:$dst, fp32imm0)]>, |
| 564 | Requires<[HasSSE1]>, TB, OpSize; |
| 565 | def FsFLD0SD : I<0xEF, MRMInitReg, (ops FR64:$dst), |
| 566 | "pxor $dst, $dst", [(set FR64:$dst, fp64imm0)]>, |
| 567 | Requires<[HasSSE2]>, TB, OpSize; |
| 568 | |
| 569 | // Alias instructions to do FR32 / FR64 reg-to-reg copy using movaps / movapd. |
| 570 | // Upper bits are disregarded. |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 571 | def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (ops FR32:$dst, FR32:$src), |
| 572 | "movaps {$src, $dst|$dst, $src}", []>; |
| 573 | def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (ops FR64:$dst, FR64:$src), |
| 574 | "movapd {$src, $dst|$dst, $src}", []>; |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 575 | |
| 576 | // Alias instructions to load FR32 / FR64 from f128mem using movaps / movapd. |
| 577 | // Upper bits are disregarded. |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 578 | def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (ops FR32:$dst, f128mem:$src), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 579 | "movaps {$src, $dst|$dst, $src}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 580 | [(set FR32:$dst, (X86loadpf32 addr:$src))]>; |
| 581 | def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (ops FR64:$dst, f128mem:$src), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 582 | "movapd {$src, $dst|$dst, $src}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 583 | [(set FR64:$dst, (X86loadpf64 addr:$src))]>; |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 584 | |
| 585 | // Alias bitwise logical operations using SSE logical ops on packed FP values. |
| 586 | let isTwoAddress = 1 in { |
| 587 | let isCommutable = 1 in { |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 588 | def FsANDPSrr : PSI<0x54, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 589 | "andps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 590 | [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>; |
| 591 | def FsANDPDrr : PDI<0x54, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 592 | "andpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 593 | [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>; |
| 594 | def FsORPSrr : PSI<0x56, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
| 595 | "orps {$src2, $dst|$dst, $src2}", []>; |
| 596 | def FsORPDrr : PDI<0x56, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
| 597 | "orpd {$src2, $dst|$dst, $src2}", []>; |
| 598 | def FsXORPSrr : PSI<0x57, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 599 | "xorps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 600 | [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>; |
| 601 | def FsXORPDrr : PDI<0x57, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 602 | "xorpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 603 | [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>; |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 604 | } |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 605 | def FsANDPSrm : PSI<0x54, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 606 | "andps {$src2, $dst|$dst, $src2}", |
| 607 | [(set FR32:$dst, (X86fand FR32:$src1, |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 608 | (X86loadpf32 addr:$src2)))]>; |
| 609 | def FsANDPDrm : PDI<0x54, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 610 | "andpd {$src2, $dst|$dst, $src2}", |
| 611 | [(set FR64:$dst, (X86fand FR64:$src1, |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 612 | (X86loadpf64 addr:$src2)))]>; |
| 613 | def FsORPSrm : PSI<0x56, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2), |
| 614 | "orps {$src2, $dst|$dst, $src2}", []>; |
| 615 | def FsORPDrm : PDI<0x56, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2), |
| 616 | "orpd {$src2, $dst|$dst, $src2}", []>; |
| 617 | def FsXORPSrm : PSI<0x57, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 618 | "xorps {$src2, $dst|$dst, $src2}", |
| 619 | [(set FR32:$dst, (X86fxor FR32:$src1, |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 620 | (X86loadpf32 addr:$src2)))]>; |
| 621 | def FsXORPDrm : PDI<0x57, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 622 | "xorpd {$src2, $dst|$dst, $src2}", |
| 623 | [(set FR64:$dst, (X86fxor FR64:$src1, |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 624 | (X86loadpf64 addr:$src2)))]>; |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 625 | |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 626 | def FsANDNPSrr : PSI<0x55, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
| 627 | "andnps {$src2, $dst|$dst, $src2}", []>; |
| 628 | def FsANDNPSrm : PSI<0x55, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2), |
| 629 | "andnps {$src2, $dst|$dst, $src2}", []>; |
| 630 | def FsANDNPDrr : PDI<0x55, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
| 631 | "andnpd {$src2, $dst|$dst, $src2}", []>; |
| 632 | def FsANDNPDrm : PDI<0x55, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2), |
| 633 | "andnpd {$src2, $dst|$dst, $src2}", []>; |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 634 | } |
| 635 | |
| 636 | //===----------------------------------------------------------------------===// |
| Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 637 | // SSE packed FP Instructions |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 638 | //===----------------------------------------------------------------------===// |
| 639 | |
| Evan Cheng | c12e6c4 | 2006-03-19 09:38:54 +0000 | [diff] [blame] | 640 | // Some 'special' instructions |
| 641 | def IMPLICIT_DEF_VR128 : I<0, Pseudo, (ops VR128:$dst), |
| 642 | "#IMPLICIT_DEF $dst", |
| 643 | [(set VR128:$dst, (v4f32 (undef)))]>, |
| 644 | Requires<[HasSSE1]>; |
| 645 | |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 646 | // Move Instructions |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 647 | def MOVAPSrr : PSI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 648 | "movaps {$src, $dst|$dst, $src}", []>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 649 | def MOVAPSrm : PSI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 650 | "movaps {$src, $dst|$dst, $src}", |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 651 | [(set VR128:$dst, (loadv4f32 addr:$src))]>; |
| 652 | def MOVAPDrr : PDI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 653 | "movapd {$src, $dst|$dst, $src}", []>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 654 | def MOVAPDrm : PDI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 655 | "movapd {$src, $dst|$dst, $src}", |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 656 | [(set VR128:$dst, (loadv2f64 addr:$src))]>; |
| Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 657 | |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 658 | def MOVAPSmr : PSI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 659 | "movaps {$src, $dst|$dst, $src}", |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 660 | [(store (v4f32 VR128:$src), addr:$dst)]>; |
| 661 | def MOVAPDmr : PDI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 662 | "movapd {$src, $dst|$dst, $src}", |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 663 | [(store (v2f64 VR128:$src), addr:$dst)]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 664 | |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 665 | def MOVUPSrr : PSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 666 | "movups {$src, $dst|$dst, $src}", []>; |
| Evan Cheng | d8e8223 | 2006-04-16 07:02:22 +0000 | [diff] [blame] | 667 | def MOVUPSrm : PSI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| Evan Cheng | aa9fb8c | 2006-04-10 21:11:06 +0000 | [diff] [blame] | 668 | "movups {$src, $dst|$dst, $src}", |
| 669 | [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>; |
| Evan Cheng | d8e8223 | 2006-04-16 07:02:22 +0000 | [diff] [blame] | 670 | def MOVUPSmr : PSI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src), |
| Evan Cheng | aa9fb8c | 2006-04-10 21:11:06 +0000 | [diff] [blame] | 671 | "movups {$src, $dst|$dst, $src}", |
| 672 | [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 673 | def MOVUPDrr : PDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 674 | "movupd {$src, $dst|$dst, $src}", []>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 675 | def MOVUPDrm : PDI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| Evan Cheng | aa9fb8c | 2006-04-10 21:11:06 +0000 | [diff] [blame] | 676 | "movupd {$src, $dst|$dst, $src}", |
| 677 | [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 678 | def MOVUPDmr : PDI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src), |
| Evan Cheng | aa9fb8c | 2006-04-10 21:11:06 +0000 | [diff] [blame] | 679 | "movupd {$src, $dst|$dst, $src}", |
| 680 | [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 681 | |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 682 | let isTwoAddress = 1 in { |
| Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 683 | let AddedComplexity = 20 in { |
| Evan Cheng | 9bbfd4f | 2006-03-28 07:01:28 +0000 | [diff] [blame] | 684 | def MOVLPSrm : PSI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), |
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 685 | "movlps {$src2, $dst|$dst, $src2}", |
| 686 | [(set VR128:$dst, |
| 687 | (v4f32 (vector_shuffle VR128:$src1, |
| 688 | (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))), |
| Evan Cheng | f66a094 | 2006-04-19 18:20:17 +0000 | [diff] [blame] | 689 | MOVLP_shuffle_mask)))]>; |
| Evan Cheng | 9bbfd4f | 2006-03-28 07:01:28 +0000 | [diff] [blame] | 690 | def MOVLPDrm : PDI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), |
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 691 | "movlpd {$src2, $dst|$dst, $src2}", |
| 692 | [(set VR128:$dst, |
| 693 | (v2f64 (vector_shuffle VR128:$src1, |
| 694 | (scalar_to_vector (loadf64 addr:$src2)), |
| 695 | MOVLP_shuffle_mask)))]>; |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 696 | def MOVHPSrm : PSI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), |
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 697 | "movhps {$src2, $dst|$dst, $src2}", |
| 698 | [(set VR128:$dst, |
| 699 | (v4f32 (vector_shuffle VR128:$src1, |
| 700 | (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))), |
| Evan Cheng | f66a094 | 2006-04-19 18:20:17 +0000 | [diff] [blame] | 701 | MOVHP_shuffle_mask)))]>; |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 702 | def MOVHPDrm : PDI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), |
| 703 | "movhpd {$src2, $dst|$dst, $src2}", |
| 704 | [(set VR128:$dst, |
| 705 | (v2f64 (vector_shuffle VR128:$src1, |
| 706 | (scalar_to_vector (loadf64 addr:$src2)), |
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 707 | MOVHP_shuffle_mask)))]>; |
| Evan Cheng | 2dadaea | 2006-04-19 20:37:34 +0000 | [diff] [blame] | 708 | } // AddedComplexity |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 709 | } |
| 710 | |
| Evan Cheng | 9bbfd4f | 2006-03-28 07:01:28 +0000 | [diff] [blame] | 711 | def MOVLPSmr : PSI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src), |
| Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 712 | "movlps {$src, $dst|$dst, $src}", |
| 713 | [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)), |
| Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 714 | (iPTR 0))), addr:$dst)]>; |
| Evan Cheng | 9bbfd4f | 2006-03-28 07:01:28 +0000 | [diff] [blame] | 715 | def MOVLPDmr : PDI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src), |
| Evan Cheng | 20e3ed1 | 2006-04-03 22:30:54 +0000 | [diff] [blame] | 716 | "movlpd {$src, $dst|$dst, $src}", |
| 717 | [(store (f64 (vector_extract (v2f64 VR128:$src), |
| Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 718 | (iPTR 0))), addr:$dst)]>; |
| Evan Cheng | 9bbfd4f | 2006-03-28 07:01:28 +0000 | [diff] [blame] | 719 | |
| Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 720 | // v2f64 extract element 1 is always custom lowered to unpack high to low |
| 721 | // and extract element 0 so the non-store version isn't too horrible. |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 722 | def MOVHPSmr : PSI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src), |
| Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 723 | "movhps {$src, $dst|$dst, $src}", |
| 724 | [(store (f64 (vector_extract |
| 725 | (v2f64 (vector_shuffle |
| 726 | (bc_v2f64 (v4f32 VR128:$src)), (undef), |
| Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 727 | UNPCKH_shuffle_mask)), (iPTR 0))), |
| Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 728 | addr:$dst)]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 729 | def MOVHPDmr : PDI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src), |
| Evan Cheng | 20e3ed1 | 2006-04-03 22:30:54 +0000 | [diff] [blame] | 730 | "movhpd {$src, $dst|$dst, $src}", |
| 731 | [(store (f64 (vector_extract |
| 732 | (v2f64 (vector_shuffle VR128:$src, (undef), |
| Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 733 | UNPCKH_shuffle_mask)), (iPTR 0))), |
| Evan Cheng | 20e3ed1 | 2006-04-03 22:30:54 +0000 | [diff] [blame] | 734 | addr:$dst)]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 735 | |
| Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 736 | let isTwoAddress = 1 in { |
| Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 737 | let AddedComplexity = 20 in { |
| Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 738 | def MOVLHPSrr : PSI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 739 | "movlhps {$src2, $dst|$dst, $src2}", |
| 740 | [(set VR128:$dst, |
| Evan Cheng | 2064a2b | 2006-03-28 06:50:32 +0000 | [diff] [blame] | 741 | (v4f32 (vector_shuffle VR128:$src1, VR128:$src2, |
| Evan Cheng | 2dadaea | 2006-04-19 20:37:34 +0000 | [diff] [blame] | 742 | MOVHP_shuffle_mask)))]>; |
| Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 743 | |
| Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 744 | def MOVHLPSrr : PSI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | be296ac | 2006-03-28 06:53:49 +0000 | [diff] [blame] | 745 | "movhlps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 746 | [(set VR128:$dst, |
| Evan Cheng | 2064a2b | 2006-03-28 06:50:32 +0000 | [diff] [blame] | 747 | (v4f32 (vector_shuffle VR128:$src1, VR128:$src2, |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 748 | MOVHLPS_shuffle_mask)))]>; |
| Evan Cheng | 2dadaea | 2006-04-19 20:37:34 +0000 | [diff] [blame] | 749 | } // AddedComplexity |
| Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 750 | } |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 751 | |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 752 | def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 753 | "movshdup {$src, $dst|$dst, $src}", |
| 754 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 755 | VR128:$src, (undef), |
| 756 | MOVSHDUP_shuffle_mask)))]>; |
| Evan Cheng | 06aef15 | 2006-04-16 18:11:28 +0000 | [diff] [blame] | 757 | def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 758 | "movshdup {$src, $dst|$dst, $src}", |
| 759 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 760 | (loadv4f32 addr:$src), (undef), |
| 761 | MOVSHDUP_shuffle_mask)))]>; |
| 762 | |
| 763 | def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 764 | "movsldup {$src, $dst|$dst, $src}", |
| 765 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 766 | VR128:$src, (undef), |
| 767 | MOVSLDUP_shuffle_mask)))]>; |
| Evan Cheng | 06aef15 | 2006-04-16 18:11:28 +0000 | [diff] [blame] | 768 | def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 769 | "movsldup {$src, $dst|$dst, $src}", |
| 770 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 771 | (loadv4f32 addr:$src), (undef), |
| 772 | MOVSLDUP_shuffle_mask)))]>; |
| 773 | |
| 774 | def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 775 | "movddup {$src, $dst|$dst, $src}", |
| 776 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 777 | VR128:$src, (undef), |
| 778 | SSE_splat_v2_mask)))]>; |
| Evan Cheng | 06aef15 | 2006-04-16 18:11:28 +0000 | [diff] [blame] | 779 | def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (ops VR128:$dst, f64mem:$src), |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 780 | "movddup {$src, $dst|$dst, $src}", |
| 781 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| Evan Cheng | 06aef15 | 2006-04-16 18:11:28 +0000 | [diff] [blame] | 782 | (scalar_to_vector (loadf64 addr:$src)), |
| 783 | (undef), |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 784 | SSE_splat_v2_mask)))]>; |
| 785 | |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 786 | // SSE2 instructions without OpSize prefix |
| Evan Cheng | 190717d | 2006-05-31 19:00:07 +0000 | [diff] [blame] | 787 | def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 788 | "cvtdq2ps {$src, $dst|$dst, $src}", |
| 789 | [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>, |
| 790 | TB, Requires<[HasSSE2]>; |
| 791 | def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, i128mem:$src), |
| 792 | "cvtdq2ps {$src, $dst|$dst, $src}", |
| 793 | [(set VR128:$dst, (int_x86_sse2_cvtdq2ps |
| Chris Lattner | 3b57a83 | 2006-10-07 06:27:03 +0000 | [diff] [blame] | 794 | (bitconvert (loadv2i64 addr:$src))))]>, |
| Evan Cheng | 190717d | 2006-05-31 19:00:07 +0000 | [diff] [blame] | 795 | TB, Requires<[HasSSE2]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 796 | |
| 797 | // SSE2 instructions with XS prefix |
| Evan Cheng | 190717d | 2006-05-31 19:00:07 +0000 | [diff] [blame] | 798 | def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 799 | "cvtdq2pd {$src, $dst|$dst, $src}", |
| 800 | [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>, |
| 801 | XS, Requires<[HasSSE2]>; |
| 802 | def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, i64mem:$src), |
| 803 | "cvtdq2pd {$src, $dst|$dst, $src}", |
| 804 | [(set VR128:$dst, (int_x86_sse2_cvtdq2pd |
| Chris Lattner | 3b57a83 | 2006-10-07 06:27:03 +0000 | [diff] [blame] | 805 | (bitconvert (loadv2i64 addr:$src))))]>, |
| Evan Cheng | 190717d | 2006-05-31 19:00:07 +0000 | [diff] [blame] | 806 | XS, Requires<[HasSSE2]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 807 | |
| Evan Cheng | 190717d | 2006-05-31 19:00:07 +0000 | [diff] [blame] | 808 | def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 809 | "cvtps2dq {$src, $dst|$dst, $src}", |
| 810 | [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>; |
| 811 | def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| 812 | "cvtps2dq {$src, $dst|$dst, $src}", |
| 813 | [(set VR128:$dst, (int_x86_sse2_cvtps2dq |
| Chris Lattner | 15258d5 | 2006-10-07 06:17:43 +0000 | [diff] [blame] | 814 | (load addr:$src)))]>; |
| Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 815 | // SSE2 packed instructions with XS prefix |
| Evan Cheng | 190717d | 2006-05-31 19:00:07 +0000 | [diff] [blame] | 816 | def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 817 | "cvttps2dq {$src, $dst|$dst, $src}", |
| 818 | [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>, |
| 819 | XS, Requires<[HasSSE2]>; |
| 820 | def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| 821 | "cvttps2dq {$src, $dst|$dst, $src}", |
| 822 | [(set VR128:$dst, (int_x86_sse2_cvttps2dq |
| Chris Lattner | 15258d5 | 2006-10-07 06:17:43 +0000 | [diff] [blame] | 823 | (load addr:$src)))]>, |
| Evan Cheng | 190717d | 2006-05-31 19:00:07 +0000 | [diff] [blame] | 824 | XS, Requires<[HasSSE2]>; |
| Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 825 | |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 826 | // SSE2 packed instructions with XD prefix |
| Evan Cheng | 190717d | 2006-05-31 19:00:07 +0000 | [diff] [blame] | 827 | def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 828 | "cvtpd2dq {$src, $dst|$dst, $src}", |
| 829 | [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>, |
| 830 | XD, Requires<[HasSSE2]>; |
| 831 | def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| 832 | "cvtpd2dq {$src, $dst|$dst, $src}", |
| 833 | [(set VR128:$dst, (int_x86_sse2_cvtpd2dq |
| Chris Lattner | 15258d5 | 2006-10-07 06:17:43 +0000 | [diff] [blame] | 834 | (load addr:$src)))]>, |
| Evan Cheng | 190717d | 2006-05-31 19:00:07 +0000 | [diff] [blame] | 835 | XD, Requires<[HasSSE2]>; |
| 836 | def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 837 | "cvttpd2dq {$src, $dst|$dst, $src}", |
| 838 | [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>; |
| 839 | def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| 840 | "cvttpd2dq {$src, $dst|$dst, $src}", |
| 841 | [(set VR128:$dst, (int_x86_sse2_cvttpd2dq |
| Chris Lattner | 15258d5 | 2006-10-07 06:17:43 +0000 | [diff] [blame] | 842 | (load addr:$src)))]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 843 | |
| 844 | // SSE2 instructions without OpSize prefix |
| Evan Cheng | 190717d | 2006-05-31 19:00:07 +0000 | [diff] [blame] | 845 | def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 846 | "cvtps2pd {$src, $dst|$dst, $src}", |
| 847 | [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>, |
| 848 | TB, Requires<[HasSSE2]>; |
| 849 | def Int_CVTPS2PDrm : I<0x5A, MRMSrcReg, (ops VR128:$dst, f64mem:$src), |
| 850 | "cvtps2pd {$src, $dst|$dst, $src}", |
| 851 | [(set VR128:$dst, (int_x86_sse2_cvtps2pd |
| Chris Lattner | 15258d5 | 2006-10-07 06:17:43 +0000 | [diff] [blame] | 852 | (load addr:$src)))]>, |
| Evan Cheng | 190717d | 2006-05-31 19:00:07 +0000 | [diff] [blame] | 853 | TB, Requires<[HasSSE2]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 854 | |
| Evan Cheng | 190717d | 2006-05-31 19:00:07 +0000 | [diff] [blame] | 855 | def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 856 | "cvtpd2ps {$src, $dst|$dst, $src}", |
| 857 | [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>; |
| 858 | def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, f128mem:$src), |
| 859 | "cvtpd2ps {$src, $dst|$dst, $src}", |
| 860 | [(set VR128:$dst, (int_x86_sse2_cvtpd2ps |
| Chris Lattner | 15258d5 | 2006-10-07 06:17:43 +0000 | [diff] [blame] | 861 | (load addr:$src)))]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 862 | |
| Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 863 | // Match intrinsics which expect XMM operand(s). |
| 864 | // Aliases for intrinsics |
| 865 | let isTwoAddress = 1 in { |
| 866 | def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg, |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 867 | (ops VR128:$dst, VR128:$src1, GR32:$src2), |
| Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 868 | "cvtsi2sd {$src2, $dst|$dst, $src2}", |
| 869 | [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1, |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 870 | GR32:$src2))]>; |
| Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 871 | def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem, |
| 872 | (ops VR128:$dst, VR128:$src1, i32mem:$src2), |
| 873 | "cvtsi2sd {$src2, $dst|$dst, $src2}", |
| 874 | [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1, |
| 875 | (loadi32 addr:$src2)))]>; |
| 876 | def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg, |
| 877 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 878 | "cvtsd2ss {$src2, $dst|$dst, $src2}", |
| 879 | [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1, |
| 880 | VR128:$src2))]>; |
| 881 | def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem, |
| 882 | (ops VR128:$dst, VR128:$src1, f64mem:$src2), |
| 883 | "cvtsd2ss {$src2, $dst|$dst, $src2}", |
| 884 | [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1, |
| Chris Lattner | 15258d5 | 2006-10-07 06:17:43 +0000 | [diff] [blame] | 885 | (load addr:$src2)))]>; |
| Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 886 | def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg, |
| 887 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 888 | "cvtss2sd {$src2, $dst|$dst, $src2}", |
| 889 | [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1, |
| 890 | VR128:$src2))]>, XS, |
| 891 | Requires<[HasSSE2]>; |
| 892 | def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem, |
| 893 | (ops VR128:$dst, VR128:$src1, f32mem:$src2), |
| 894 | "cvtss2sd {$src2, $dst|$dst, $src2}", |
| 895 | [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1, |
| Chris Lattner | 15258d5 | 2006-10-07 06:17:43 +0000 | [diff] [blame] | 896 | (load addr:$src2)))]>, XS, |
| Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 897 | Requires<[HasSSE2]>; |
| 898 | } |
| 899 | |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 900 | // Arithmetic |
| 901 | let isTwoAddress = 1 in { |
| 902 | let isCommutable = 1 in { |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 903 | def ADDPSrr : PSI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 904 | "addps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 905 | [(set VR128:$dst, (v4f32 (fadd VR128:$src1, VR128:$src2)))]>; |
| 906 | def ADDPDrr : PDI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 907 | "addpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 908 | [(set VR128:$dst, (v2f64 (fadd VR128:$src1, VR128:$src2)))]>; |
| 909 | def MULPSrr : PSI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 910 | "mulps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 911 | [(set VR128:$dst, (v4f32 (fmul VR128:$src1, VR128:$src2)))]>; |
| 912 | def MULPDrr : PDI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 913 | "mulpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 914 | [(set VR128:$dst, (v2f64 (fmul VR128:$src1, VR128:$src2)))]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 915 | } |
| 916 | |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 917 | def ADDPSrm : PSI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 918 | "addps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 919 | [(set VR128:$dst, (v4f32 (fadd VR128:$src1, |
| 920 | (load addr:$src2))))]>; |
| 921 | def ADDPDrm : PDI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 922 | "addpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 923 | [(set VR128:$dst, (v2f64 (fadd VR128:$src1, |
| 924 | (load addr:$src2))))]>; |
| 925 | def MULPSrm : PSI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 926 | "mulps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 927 | [(set VR128:$dst, (v4f32 (fmul VR128:$src1, |
| 928 | (load addr:$src2))))]>; |
| 929 | def MULPDrm : PDI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 930 | "mulpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 931 | [(set VR128:$dst, (v2f64 (fmul VR128:$src1, |
| 932 | (load addr:$src2))))]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 933 | |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 934 | def DIVPSrr : PSI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 935 | "divps {$src2, $dst|$dst, $src2}", |
| 936 | [(set VR128:$dst, (v4f32 (fdiv VR128:$src1, VR128:$src2)))]>; |
| 937 | def DIVPSrm : PSI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 938 | "divps {$src2, $dst|$dst, $src2}", |
| 939 | [(set VR128:$dst, (v4f32 (fdiv VR128:$src1, |
| 940 | (load addr:$src2))))]>; |
| 941 | def DIVPDrr : PDI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 942 | "divpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 943 | [(set VR128:$dst, (v2f64 (fdiv VR128:$src1, VR128:$src2)))]>; |
| 944 | def DIVPDrm : PDI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 945 | "divpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 946 | [(set VR128:$dst, (v2f64 (fdiv VR128:$src1, |
| 947 | (load addr:$src2))))]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 948 | |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 949 | def SUBPSrr : PSI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 950 | "subps {$src2, $dst|$dst, $src2}", |
| 951 | [(set VR128:$dst, (v4f32 (fsub VR128:$src1, VR128:$src2)))]>; |
| 952 | def SUBPSrm : PSI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 953 | "subps {$src2, $dst|$dst, $src2}", |
| 954 | [(set VR128:$dst, (v4f32 (fsub VR128:$src1, |
| 955 | (load addr:$src2))))]>; |
| 956 | def SUBPDrr : PDI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 957 | "subpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 958 | [(set VR128:$dst, (v2f64 (fsub VR128:$src1, VR128:$src2)))]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 959 | def SUBPDrm : PDI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 960 | "subpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 961 | [(set VR128:$dst, (v2f64 (fsub VR128:$src1, |
| 962 | (load addr:$src2))))]>; |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 963 | |
| 964 | def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg, |
| 965 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 966 | "addsubps {$src2, $dst|$dst, $src2}", |
| 967 | [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1, |
| 968 | VR128:$src2))]>; |
| 969 | def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem, |
| 970 | (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 971 | "addsubps {$src2, $dst|$dst, $src2}", |
| 972 | [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1, |
| Chris Lattner | 15258d5 | 2006-10-07 06:17:43 +0000 | [diff] [blame] | 973 | (load addr:$src2)))]>; |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 974 | def ADDSUBPDrr : S3I<0xD0, MRMSrcReg, |
| 975 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 976 | "addsubpd {$src2, $dst|$dst, $src2}", |
| 977 | [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1, |
| 978 | VR128:$src2))]>; |
| 979 | def ADDSUBPDrm : S3I<0xD0, MRMSrcMem, |
| 980 | (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 981 | "addsubpd {$src2, $dst|$dst, $src2}", |
| 982 | [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1, |
| Chris Lattner | 15258d5 | 2006-10-07 06:17:43 +0000 | [diff] [blame] | 983 | (load addr:$src2)))]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 984 | } |
| 985 | |
| Chris Lattner | 845fb75 | 2006-10-07 05:50:25 +0000 | [diff] [blame] | 986 | def SQRTPSr : PS_Intr<0x51, "sqrtps", int_x86_sse_sqrt_ps>; |
| 987 | def SQRTPSm : PS_Intm<0x51, "sqrtps", int_x86_sse_sqrt_ps>; |
| 988 | def SQRTPDr : PD_Intr<0x51, "sqrtpd", int_x86_sse2_sqrt_pd>; |
| 989 | def SQRTPDm : PD_Intm<0x51, "sqrtpd", int_x86_sse2_sqrt_pd>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 990 | |
| Chris Lattner | 845fb75 | 2006-10-07 05:50:25 +0000 | [diff] [blame] | 991 | def RSQRTPSr : PS_Intr<0x52, "rsqrtps", int_x86_sse_rsqrt_ps>; |
| 992 | def RSQRTPSm : PS_Intm<0x52, "rsqrtps", int_x86_sse_rsqrt_ps>; |
| 993 | def RCPPSr : PS_Intr<0x53, "rcpps", int_x86_sse_rcp_ps>; |
| 994 | def RCPPSm : PS_Intm<0x53, "rcpps", int_x86_sse_rcp_ps>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 995 | |
| Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 996 | let isTwoAddress = 1 in { |
| Evan Cheng | b5e406a | 2006-05-30 23:47:30 +0000 | [diff] [blame] | 997 | let isCommutable = 1 in { |
| Chris Lattner | 845fb75 | 2006-10-07 05:50:25 +0000 | [diff] [blame] | 998 | def MAXPSrr : PS_Intrr<0x5F, "maxps", int_x86_sse_max_ps>; |
| 999 | def MAXPDrr : PD_Intrr<0x5F, "maxpd", int_x86_sse2_max_pd>; |
| 1000 | def MINPSrr : PS_Intrr<0x5D, "minps", int_x86_sse_min_ps>; |
| 1001 | def MINPDrr : PD_Intrr<0x5D, "minpd", int_x86_sse2_min_pd>; |
| Evan Cheng | b5e406a | 2006-05-30 23:47:30 +0000 | [diff] [blame] | 1002 | } |
| Chris Lattner | 845fb75 | 2006-10-07 05:50:25 +0000 | [diff] [blame] | 1003 | def MAXPSrm : PS_Intrm<0x5F, "maxps", int_x86_sse_max_ps>; |
| 1004 | def MAXPDrm : PD_Intrm<0x5F, "maxpd", int_x86_sse2_max_pd>; |
| 1005 | def MINPSrm : PS_Intrm<0x5D, "minps", int_x86_sse_min_ps>; |
| 1006 | def MINPDrm : PD_Intrm<0x5D, "minpd", int_x86_sse2_min_pd>; |
| Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 1007 | } |
| Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 1008 | |
| 1009 | // Logical |
| 1010 | let isTwoAddress = 1 in { |
| 1011 | let isCommutable = 1 in { |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1012 | def ANDPSrr : PSI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1013 | "andps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1014 | [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1015 | def ANDPDrr : PDI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 1016 | "andpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1017 | [(set VR128:$dst, |
| 1018 | (and (bc_v2i64 (v2f64 VR128:$src1)), |
| Chris Lattner | 3b57a83 | 2006-10-07 06:27:03 +0000 | [diff] [blame] | 1019 | (bc_v2i64 (v2f64 VR128:$src2))))]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1020 | def ORPSrr : PSI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1021 | "orps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1022 | [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1023 | def ORPDrr : PDI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1024 | "orpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1025 | [(set VR128:$dst, |
| 1026 | (or (bc_v2i64 (v2f64 VR128:$src1)), |
| Chris Lattner | 3b57a83 | 2006-10-07 06:27:03 +0000 | [diff] [blame] | 1027 | (bc_v2i64 (v2f64 VR128:$src2))))]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1028 | def XORPSrr : PSI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1029 | "xorps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1030 | [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1031 | def XORPDrr : PDI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1032 | "xorpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1033 | [(set VR128:$dst, |
| 1034 | (xor (bc_v2i64 (v2f64 VR128:$src1)), |
| Chris Lattner | 3b57a83 | 2006-10-07 06:27:03 +0000 | [diff] [blame] | 1035 | (bc_v2i64 (v2f64 VR128:$src2))))]>; |
| Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 1036 | } |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1037 | def ANDPSrm : PSI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1038 | "andps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1039 | [(set VR128:$dst, (and VR128:$src1, |
| 1040 | (bc_v2i64 (loadv4f32 addr:$src2))))]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1041 | def ANDPDrm : PDI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1042 | "andpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1043 | [(set VR128:$dst, |
| 1044 | (and (bc_v2i64 (v2f64 VR128:$src1)), |
| Chris Lattner | 15258d5 | 2006-10-07 06:17:43 +0000 | [diff] [blame] | 1045 | (bc_v2i64 (loadv2f64 addr:$src2))))]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1046 | def ORPSrm : PSI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1047 | "orps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1048 | [(set VR128:$dst, (or VR128:$src1, |
| 1049 | (bc_v2i64 (loadv4f32 addr:$src2))))]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1050 | def ORPDrm : PDI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1051 | "orpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1052 | [(set VR128:$dst, |
| 1053 | (or (bc_v2i64 (v2f64 VR128:$src1)), |
| Chris Lattner | 15258d5 | 2006-10-07 06:17:43 +0000 | [diff] [blame] | 1054 | (bc_v2i64 (loadv2f64 addr:$src2))))]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1055 | def XORPSrm : PSI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1056 | "xorps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1057 | [(set VR128:$dst, (xor VR128:$src1, |
| 1058 | (bc_v2i64 (loadv4f32 addr:$src2))))]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1059 | def XORPDrm : PDI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1060 | "xorpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1061 | [(set VR128:$dst, |
| 1062 | (xor (bc_v2i64 (v2f64 VR128:$src1)), |
| Chris Lattner | 15258d5 | 2006-10-07 06:17:43 +0000 | [diff] [blame] | 1063 | (bc_v2i64 (loadv2f64 addr:$src2))))]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1064 | def ANDNPSrr : PSI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1065 | "andnps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1066 | [(set VR128:$dst, (v2i64 (and (xor VR128:$src1, |
| 1067 | (bc_v2i64 (v4i32 immAllOnesV))), |
| 1068 | VR128:$src2)))]>; |
| Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1069 | def ANDNPSrm : PSI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2), |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1070 | "andnps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1071 | [(set VR128:$dst, (v2i64 (and (xor VR128:$src1, |
| 1072 | (bc_v2i64 (v4i32 immAllOnesV))), |
| 1073 | (bc_v2i64 (loadv4f32 addr:$src2)))))]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1074 | def ANDNPDrr : PDI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1075 | "andnpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1076 | [(set VR128:$dst, |
| 1077 | (and (vnot (bc_v2i64 (v2f64 VR128:$src1))), |
| Chris Lattner | 3b57a83 | 2006-10-07 06:27:03 +0000 | [diff] [blame] | 1078 | (bc_v2i64 (v2f64 VR128:$src2))))]>; |
| Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1079 | def ANDNPDrm : PDI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2), |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1080 | "andnpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1081 | [(set VR128:$dst, |
| 1082 | (and (vnot (bc_v2i64 (v2f64 VR128:$src1))), |
| Chris Lattner | 15258d5 | 2006-10-07 06:17:43 +0000 | [diff] [blame] | 1083 | (bc_v2i64 (loadv2f64 addr:$src2))))]>; |
| Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 1084 | } |
| Evan Cheng | bf156d1 | 2006-02-21 19:26:52 +0000 | [diff] [blame] | 1085 | |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1086 | let isTwoAddress = 1 in { |
| Evan Cheng | 7b7bd57 | 2006-04-18 21:29:50 +0000 | [diff] [blame] | 1087 | def CMPPSrri : PSIi8<0xC2, MRMSrcReg, |
| Evan Cheng | 2176046 | 2006-04-04 03:04:07 +0000 | [diff] [blame] | 1088 | (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc), |
| 1089 | "cmp${cc}ps {$src, $dst|$dst, $src}", |
| 1090 | [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1, |
| 1091 | VR128:$src, imm:$cc))]>; |
| Evan Cheng | 7b7bd57 | 2006-04-18 21:29:50 +0000 | [diff] [blame] | 1092 | def CMPPSrmi : PSIi8<0xC2, MRMSrcMem, |
| Evan Cheng | 2176046 | 2006-04-04 03:04:07 +0000 | [diff] [blame] | 1093 | (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc), |
| 1094 | "cmp${cc}ps {$src, $dst|$dst, $src}", |
| 1095 | [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1, |
| 1096 | (load addr:$src), imm:$cc))]>; |
| Evan Cheng | 7b7bd57 | 2006-04-18 21:29:50 +0000 | [diff] [blame] | 1097 | def CMPPDrri : PDIi8<0xC2, MRMSrcReg, |
| Evan Cheng | 2176046 | 2006-04-04 03:04:07 +0000 | [diff] [blame] | 1098 | (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc), |
| Evan Cheng | bb5c43e | 2006-04-14 01:39:53 +0000 | [diff] [blame] | 1099 | "cmp${cc}pd {$src, $dst|$dst, $src}", |
| 1100 | [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1, |
| 1101 | VR128:$src, imm:$cc))]>; |
| Evan Cheng | 7b7bd57 | 2006-04-18 21:29:50 +0000 | [diff] [blame] | 1102 | def CMPPDrmi : PDIi8<0xC2, MRMSrcMem, |
| Evan Cheng | 2176046 | 2006-04-04 03:04:07 +0000 | [diff] [blame] | 1103 | (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc), |
| Evan Cheng | bb5c43e | 2006-04-14 01:39:53 +0000 | [diff] [blame] | 1104 | "cmp${cc}pd {$src, $dst|$dst, $src}", |
| 1105 | [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1, |
| 1106 | (load addr:$src), imm:$cc))]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1107 | } |
| 1108 | |
| 1109 | // Shuffle and unpack instructions |
| Evan Cheng | 0cea6d2 | 2006-03-22 20:08:18 +0000 | [diff] [blame] | 1110 | let isTwoAddress = 1 in { |
| Evan Cheng | 5537173 | 2006-07-25 20:25:40 +0000 | [diff] [blame] | 1111 | let isConvertibleToThreeAddress = 1 in // Convert to pshufd |
| Evan Cheng | b7a5c52 | 2006-04-18 21:55:35 +0000 | [diff] [blame] | 1112 | def SHUFPSrri : PSIi8<0xC6, MRMSrcReg, |
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1113 | (ops VR128:$dst, VR128:$src1, VR128:$src2, i32i8imm:$src3), |
| Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 1114 | "shufps {$src3, $src2, $dst|$dst, $src2, $src3}", |
| Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1115 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 1116 | VR128:$src1, VR128:$src2, |
| 1117 | SHUFP_shuffle_mask:$src3)))]>; |
| Evan Cheng | b7a5c52 | 2006-04-18 21:55:35 +0000 | [diff] [blame] | 1118 | def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem, |
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1119 | (ops VR128:$dst, VR128:$src1, f128mem:$src2, i32i8imm:$src3), |
| 1120 | "shufps {$src3, $src2, $dst|$dst, $src2, $src3}", |
| Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1121 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 1122 | VR128:$src1, (load addr:$src2), |
| 1123 | SHUFP_shuffle_mask:$src3)))]>; |
| Evan Cheng | b7a5c52 | 2006-04-18 21:55:35 +0000 | [diff] [blame] | 1124 | def SHUFPDrri : PDIi8<0xC6, MRMSrcReg, |
| Evan Cheng | 2da953f | 2006-03-22 07:10:28 +0000 | [diff] [blame] | 1125 | (ops VR128:$dst, VR128:$src1, VR128:$src2, i8imm:$src3), |
| Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 1126 | "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}", |
| Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1127 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 1128 | VR128:$src1, VR128:$src2, |
| 1129 | SHUFP_shuffle_mask:$src3)))]>; |
| Evan Cheng | b7a5c52 | 2006-04-18 21:55:35 +0000 | [diff] [blame] | 1130 | def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem, |
| Evan Cheng | 2da953f | 2006-03-22 07:10:28 +0000 | [diff] [blame] | 1131 | (ops VR128:$dst, VR128:$src1, f128mem:$src2, i8imm:$src3), |
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1132 | "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}", |
| Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1133 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 1134 | VR128:$src1, (load addr:$src2), |
| 1135 | SHUFP_shuffle_mask:$src3)))]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1136 | |
| Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 1137 | let AddedComplexity = 10 in { |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1138 | def UNPCKHPSrr : PSI<0x15, MRMSrcReg, |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1139 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1140 | "unpckhps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1141 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 1142 | VR128:$src1, VR128:$src2, |
| 1143 | UNPCKH_shuffle_mask)))]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1144 | def UNPCKHPSrm : PSI<0x15, MRMSrcMem, |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1145 | (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1146 | "unpckhps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1147 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 1148 | VR128:$src1, (load addr:$src2), |
| 1149 | UNPCKH_shuffle_mask)))]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1150 | def UNPCKHPDrr : PDI<0x15, MRMSrcReg, |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1151 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1152 | "unpckhpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1153 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 1154 | VR128:$src1, VR128:$src2, |
| 1155 | UNPCKH_shuffle_mask)))]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1156 | def UNPCKHPDrm : PDI<0x15, MRMSrcMem, |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1157 | (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1158 | "unpckhpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1159 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 1160 | VR128:$src1, (load addr:$src2), |
| 1161 | UNPCKH_shuffle_mask)))]>; |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1162 | |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1163 | def UNPCKLPSrr : PSI<0x14, MRMSrcReg, |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1164 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1165 | "unpcklps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1166 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 1167 | VR128:$src1, VR128:$src2, |
| 1168 | UNPCKL_shuffle_mask)))]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1169 | def UNPCKLPSrm : PSI<0x14, MRMSrcMem, |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1170 | (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1171 | "unpcklps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1172 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 1173 | VR128:$src1, (load addr:$src2), |
| 1174 | UNPCKL_shuffle_mask)))]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1175 | def UNPCKLPDrr : PDI<0x14, MRMSrcReg, |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1176 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1177 | "unpcklpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1178 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 1179 | VR128:$src1, VR128:$src2, |
| 1180 | UNPCKL_shuffle_mask)))]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1181 | def UNPCKLPDrm : PDI<0x14, MRMSrcMem, |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1182 | (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1183 | "unpcklpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1184 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 1185 | VR128:$src1, (load addr:$src2), |
| 1186 | UNPCKL_shuffle_mask)))]>; |
| Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 1187 | } // AddedComplexity |
| Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 1188 | } |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1189 | |
| Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1190 | // Horizontal ops |
| Chris Lattner | 736c020 | 2006-10-07 06:33:36 +0000 | [diff] [blame] | 1191 | |
| 1192 | class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId> |
| 1193 | : S3DI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1194 | !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"), |
| 1195 | [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>; |
| 1196 | class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId> |
| 1197 | : S3DI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1198 | !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"), |
| 1199 | [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (load addr:$src2))))]>; |
| 1200 | class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId> |
| 1201 | : S3I<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1202 | !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"), |
| 1203 | [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>; |
| 1204 | class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId> |
| 1205 | : S3I<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1206 | !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"), |
| 1207 | [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (load addr:$src2))))]>; |
| 1208 | |
| Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1209 | let isTwoAddress = 1 in { |
| Chris Lattner | fb996ee | 2006-10-07 06:31:41 +0000 | [diff] [blame] | 1210 | def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>; |
| 1211 | def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>; |
| 1212 | def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>; |
| 1213 | def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>; |
| 1214 | def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>; |
| 1215 | def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>; |
| 1216 | def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>; |
| 1217 | def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>; |
| Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1218 | } |
| 1219 | |
| Evan Cheng | bf156d1 | 2006-02-21 19:26:52 +0000 | [diff] [blame] | 1220 | //===----------------------------------------------------------------------===// |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 1221 | // SSE integer instructions |
| Evan Cheng | bf156d1 | 2006-02-21 19:26:52 +0000 | [diff] [blame] | 1222 | //===----------------------------------------------------------------------===// |
| 1223 | |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 1224 | // Move Instructions |
| Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 1225 | def MOVDQArr : PDI<0x6F, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 1226 | "movdqa {$src, $dst|$dst, $src}", []>; |
| 1227 | def MOVDQArm : PDI<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src), |
| 1228 | "movdqa {$src, $dst|$dst, $src}", |
| Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1229 | [(set VR128:$dst, (loadv2i64 addr:$src))]>; |
| Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 1230 | def MOVDQAmr : PDI<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src), |
| 1231 | "movdqa {$src, $dst|$dst, $src}", |
| Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1232 | [(store (v2i64 VR128:$src), addr:$dst)]>; |
| Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1233 | def MOVDQUrm : I<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src), |
| 1234 | "movdqu {$src, $dst|$dst, $src}", |
| 1235 | [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>, |
| 1236 | XS, Requires<[HasSSE2]>; |
| 1237 | def MOVDQUmr : I<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src), |
| 1238 | "movdqu {$src, $dst|$dst, $src}", |
| 1239 | [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>, |
| 1240 | XS, Requires<[HasSSE2]>; |
| 1241 | def LDDQUrm : S3DI<0xF0, MRMSrcMem, (ops VR128:$dst, i128mem:$src), |
| 1242 | "lddqu {$src, $dst|$dst, $src}", |
| 1243 | [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>; |
| Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 1244 | |
| Chris Lattner | 8139e28 | 2006-10-07 18:39:00 +0000 | [diff] [blame] | 1245 | |
| 1246 | let isTwoAddress = 1 in { |
| Chris Lattner | 45e123c | 2006-10-07 19:02:31 +0000 | [diff] [blame] | 1247 | multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId, |
| 1248 | bit Commutable = 0> { |
| Chris Lattner | 8139e28 | 2006-10-07 18:39:00 +0000 | [diff] [blame] | 1249 | def rr : PDI<opc, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1250 | !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"), |
| 1251 | [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> { |
| 1252 | let isCommutable = Commutable; |
| 1253 | } |
| 1254 | def rm : PDI<opc, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1255 | !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"), |
| 1256 | [(set VR128:$dst, (IntId VR128:$src1, |
| 1257 | (bitconvert (loadv2i64 addr:$src2))))]>; |
| 1258 | } |
| 1259 | } |
| 1260 | |
| 1261 | let isTwoAddress = 1 in { |
| Chris Lattner | 45e123c | 2006-10-07 19:02:31 +0000 | [diff] [blame] | 1262 | multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm, |
| 1263 | string OpcodeStr, Intrinsic IntId> { |
| Chris Lattner | 8139e28 | 2006-10-07 18:39:00 +0000 | [diff] [blame] | 1264 | def rr : PDI<opc, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1265 | !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"), |
| 1266 | [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>; |
| 1267 | def rm : PDI<opc, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1268 | !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"), |
| 1269 | [(set VR128:$dst, (IntId VR128:$src1, |
| 1270 | (bitconvert (loadv2i64 addr:$src2))))]>; |
| 1271 | def ri : PDIi8<opc2, ImmForm, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1272 | !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"), |
| 1273 | [(set VR128:$dst, (IntId VR128:$src1, |
| 1274 | (scalar_to_vector (i32 imm:$src2))))]>; |
| 1275 | } |
| 1276 | } |
| 1277 | |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1278 | |
| Chris Lattner | 7c47f9a | 2006-10-07 19:14:49 +0000 | [diff] [blame] | 1279 | let isTwoAddress = 1 in { |
| 1280 | /// PDI_binop_rm - Simple SSE2 binary operator. |
| 1281 | multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 1282 | ValueType OpVT, bit Commutable = 0> { |
| 1283 | def rr : PDI<opc, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1284 | !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"), |
| 1285 | [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> { |
| 1286 | let isCommutable = Commutable; |
| 1287 | } |
| 1288 | def rm : PDI<opc, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1289 | !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"), |
| 1290 | [(set VR128:$dst, (OpVT (OpNode VR128:$src1, |
| 1291 | (bitconvert (loadv2i64 addr:$src2)))))]>; |
| 1292 | } |
| Chris Lattner | 70f4f2e | 2006-10-07 19:34:33 +0000 | [diff] [blame] | 1293 | |
| 1294 | /// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64. |
| 1295 | /// |
| 1296 | /// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew |
| 1297 | /// to collapse (bitconvert VT to VT) into its operand. |
| 1298 | /// |
| 1299 | multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 1300 | bit Commutable = 0> { |
| 1301 | def rr : PDI<opc, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1302 | !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"), |
| 1303 | [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> { |
| 1304 | let isCommutable = Commutable; |
| 1305 | } |
| 1306 | def rm : PDI<opc, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1307 | !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"), |
| 1308 | [(set VR128:$dst, (OpNode VR128:$src1,(loadv2i64 addr:$src2)))]>; |
| 1309 | } |
| Chris Lattner | 7c47f9a | 2006-10-07 19:14:49 +0000 | [diff] [blame] | 1310 | } |
| 1311 | |
| 1312 | |
| 1313 | // 128-bit Integer Arithmetic |
| 1314 | |
| 1315 | defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>; |
| 1316 | defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>; |
| 1317 | defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>; |
| Chris Lattner | 70f4f2e | 2006-10-07 19:34:33 +0000 | [diff] [blame] | 1318 | defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>; |
| Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1319 | |
| Chris Lattner | 45e123c | 2006-10-07 19:02:31 +0000 | [diff] [blame] | 1320 | defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>; |
| 1321 | defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>; |
| 1322 | defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>; |
| 1323 | defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>; |
| Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1324 | |
| Chris Lattner | 7c47f9a | 2006-10-07 19:14:49 +0000 | [diff] [blame] | 1325 | defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>; |
| 1326 | defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>; |
| 1327 | defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>; |
| Chris Lattner | 70f4f2e | 2006-10-07 19:34:33 +0000 | [diff] [blame] | 1328 | defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>; |
| Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1329 | |
| Chris Lattner | 45e123c | 2006-10-07 19:02:31 +0000 | [diff] [blame] | 1330 | defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>; |
| 1331 | defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>; |
| 1332 | defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>; |
| 1333 | defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>; |
| Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1334 | |
| Chris Lattner | 7c47f9a | 2006-10-07 19:14:49 +0000 | [diff] [blame] | 1335 | defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>; |
| Evan Cheng | 0058694 | 2006-04-13 06:11:45 +0000 | [diff] [blame] | 1336 | |
| Chris Lattner | 45e123c | 2006-10-07 19:02:31 +0000 | [diff] [blame] | 1337 | defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>; |
| 1338 | defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>; |
| 1339 | defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>; |
| Evan Cheng | 0058694 | 2006-04-13 06:11:45 +0000 | [diff] [blame] | 1340 | |
| Chris Lattner | 45e123c | 2006-10-07 19:02:31 +0000 | [diff] [blame] | 1341 | defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>; |
| Chris Lattner | 7733799 | 2006-10-07 07:06:17 +0000 | [diff] [blame] | 1342 | |
| Chris Lattner | 45e123c | 2006-10-07 19:02:31 +0000 | [diff] [blame] | 1343 | defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>; |
| 1344 | defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>; |
| Chris Lattner | 8139e28 | 2006-10-07 18:39:00 +0000 | [diff] [blame] | 1345 | |
| Chris Lattner | 7733799 | 2006-10-07 07:06:17 +0000 | [diff] [blame] | 1346 | |
| Chris Lattner | 45e123c | 2006-10-07 19:02:31 +0000 | [diff] [blame] | 1347 | defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>; |
| 1348 | defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>; |
| 1349 | defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>; |
| 1350 | defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>; |
| 1351 | defm PSADBW : PDI_binop_rm_int<0xE0, "psadbw", int_x86_sse2_psad_bw, 1>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1352 | |
| Chris Lattner | 7733799 | 2006-10-07 07:06:17 +0000 | [diff] [blame] | 1353 | |
| Chris Lattner | 45e123c | 2006-10-07 19:02:31 +0000 | [diff] [blame] | 1354 | defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw", int_x86_sse2_psll_w>; |
| 1355 | defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld", int_x86_sse2_psll_d>; |
| 1356 | defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq", int_x86_sse2_psll_q>; |
| Chris Lattner | 7733799 | 2006-10-07 07:06:17 +0000 | [diff] [blame] | 1357 | |
| Chris Lattner | 45e123c | 2006-10-07 19:02:31 +0000 | [diff] [blame] | 1358 | defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw", int_x86_sse2_psrl_w>; |
| 1359 | defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld", int_x86_sse2_psrl_d>; |
| 1360 | defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq", int_x86_sse2_psrl_q>; |
| Chris Lattner | 7733799 | 2006-10-07 07:06:17 +0000 | [diff] [blame] | 1361 | |
| Chris Lattner | 45e123c | 2006-10-07 19:02:31 +0000 | [diff] [blame] | 1362 | defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw", int_x86_sse2_psra_w>; |
| 1363 | defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad", int_x86_sse2_psra_d>; |
| Chris Lattner | 7733799 | 2006-10-07 07:06:17 +0000 | [diff] [blame] | 1364 | // PSRAQ doesn't exist in SSE[1-3]. |
| 1365 | |
| Chris Lattner | 6970eda | 2006-10-07 19:49:05 +0000 | [diff] [blame] | 1366 | |
| 1367 | // 128-bit logical shifts. |
| Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 1368 | let isTwoAddress = 1 in { |
| 1369 | def PSLLDQri : PDIi8<0x73, MRM7r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1370 | "pslldq {$src2, $dst|$dst, $src2}", []>; |
| Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1371 | def PSRLDQri : PDIi8<0x73, MRM3r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 1372 | "psrldq {$src2, $dst|$dst, $src2}", []>; |
| Chris Lattner | 7733799 | 2006-10-07 07:06:17 +0000 | [diff] [blame] | 1373 | // PSRADQri doesn't exist in SSE[1-3]. |
| Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 1374 | } |
| 1375 | |
| Chris Lattner | 6970eda | 2006-10-07 19:49:05 +0000 | [diff] [blame] | 1376 | let Predicates = [HasSSE2] in { |
| 1377 | def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2), |
| 1378 | (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>; |
| 1379 | def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2), |
| 1380 | (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>; |
| 1381 | } |
| 1382 | |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1383 | // Logical |
| Chris Lattner | a7ebe55 | 2006-10-07 19:37:30 +0000 | [diff] [blame] | 1384 | defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>; |
| 1385 | defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>; |
| 1386 | defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>; |
| 1387 | |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1388 | let isTwoAddress = 1 in { |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1389 | def PANDNrr : PDI<0xDF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1390 | "pandn {$src2, $dst|$dst, $src2}", |
| 1391 | [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1), |
| 1392 | VR128:$src2)))]>; |
| 1393 | |
| 1394 | def PANDNrm : PDI<0xDF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1395 | "pandn {$src2, $dst|$dst, $src2}", |
| 1396 | [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1), |
| 1397 | (load addr:$src2))))]>; |
| 1398 | } |
| 1399 | |
| Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1400 | // SSE2 Integer comparison |
| Chris Lattner | 45e123c | 2006-10-07 19:02:31 +0000 | [diff] [blame] | 1401 | defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>; |
| 1402 | defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>; |
| 1403 | defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>; |
| 1404 | defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>; |
| 1405 | defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>; |
| 1406 | defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>; |
| Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1407 | |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1408 | // Pack instructions |
| Chris Lattner | 45e123c | 2006-10-07 19:02:31 +0000 | [diff] [blame] | 1409 | defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>; |
| 1410 | defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>; |
| 1411 | defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>; |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1412 | |
| 1413 | // Shuffle and unpack instructions |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1414 | def PSHUFDri : PDIi8<0x70, MRMSrcReg, |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1415 | (ops VR128:$dst, VR128:$src1, i8imm:$src2), |
| 1416 | "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1417 | [(set VR128:$dst, (v4i32 (vector_shuffle |
| 1418 | VR128:$src1, (undef), |
| 1419 | PSHUFD_shuffle_mask:$src2)))]>; |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1420 | def PSHUFDmi : PDIi8<0x70, MRMSrcMem, |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1421 | (ops VR128:$dst, i128mem:$src1, i8imm:$src2), |
| 1422 | "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1423 | [(set VR128:$dst, (v4i32 (vector_shuffle |
| Chris Lattner | 3b57a83 | 2006-10-07 06:27:03 +0000 | [diff] [blame] | 1424 | (bc_v4i32(loadv2i64 addr:$src1)), |
| Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1425 | (undef), |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1426 | PSHUFD_shuffle_mask:$src2)))]>; |
| 1427 | |
| 1428 | // SSE2 with ImmT == Imm8 and XS prefix. |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1429 | def PSHUFHWri : Ii8<0x70, MRMSrcReg, |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1430 | (ops VR128:$dst, VR128:$src1, i8imm:$src2), |
| 1431 | "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1432 | [(set VR128:$dst, (v8i16 (vector_shuffle |
| 1433 | VR128:$src1, (undef), |
| 1434 | PSHUFHW_shuffle_mask:$src2)))]>, |
| 1435 | XS, Requires<[HasSSE2]>; |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1436 | def PSHUFHWmi : Ii8<0x70, MRMSrcMem, |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1437 | (ops VR128:$dst, i128mem:$src1, i8imm:$src2), |
| 1438 | "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1439 | [(set VR128:$dst, (v8i16 (vector_shuffle |
| Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1440 | (bc_v8i16 (loadv2i64 addr:$src1)), |
| 1441 | (undef), |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1442 | PSHUFHW_shuffle_mask:$src2)))]>, |
| 1443 | XS, Requires<[HasSSE2]>; |
| 1444 | |
| 1445 | // SSE2 with ImmT == Imm8 and XD prefix. |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1446 | def PSHUFLWri : Ii8<0x70, MRMSrcReg, |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1447 | (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 1448 | "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}", |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1449 | [(set VR128:$dst, (v8i16 (vector_shuffle |
| 1450 | VR128:$src1, (undef), |
| 1451 | PSHUFLW_shuffle_mask:$src2)))]>, |
| 1452 | XD, Requires<[HasSSE2]>; |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1453 | def PSHUFLWmi : Ii8<0x70, MRMSrcMem, |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1454 | (ops VR128:$dst, i128mem:$src1, i32i8imm:$src2), |
| Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 1455 | "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}", |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1456 | [(set VR128:$dst, (v8i16 (vector_shuffle |
| Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1457 | (bc_v8i16 (loadv2i64 addr:$src1)), |
| 1458 | (undef), |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1459 | PSHUFLW_shuffle_mask:$src2)))]>, |
| 1460 | XD, Requires<[HasSSE2]>; |
| 1461 | |
| 1462 | let isTwoAddress = 1 in { |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1463 | def PUNPCKLBWrr : PDI<0x60, MRMSrcReg, |
| 1464 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1465 | "punpcklbw {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1466 | [(set VR128:$dst, |
| 1467 | (v16i8 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1468 | UNPCKL_shuffle_mask)))]>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1469 | def PUNPCKLBWrm : PDI<0x60, MRMSrcMem, |
| 1470 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1471 | "punpcklbw {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1472 | [(set VR128:$dst, |
| Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1473 | (v16i8 (vector_shuffle VR128:$src1, |
| 1474 | (bc_v16i8 (loadv2i64 addr:$src2)), |
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1475 | UNPCKL_shuffle_mask)))]>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1476 | def PUNPCKLWDrr : PDI<0x61, MRMSrcReg, |
| 1477 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1478 | "punpcklwd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1479 | [(set VR128:$dst, |
| 1480 | (v8i16 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1481 | UNPCKL_shuffle_mask)))]>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1482 | def PUNPCKLWDrm : PDI<0x61, MRMSrcMem, |
| 1483 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1484 | "punpcklwd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1485 | [(set VR128:$dst, |
| Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1486 | (v8i16 (vector_shuffle VR128:$src1, |
| 1487 | (bc_v8i16 (loadv2i64 addr:$src2)), |
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1488 | UNPCKL_shuffle_mask)))]>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1489 | def PUNPCKLDQrr : PDI<0x62, MRMSrcReg, |
| 1490 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1491 | "punpckldq {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1492 | [(set VR128:$dst, |
| 1493 | (v4i32 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1494 | UNPCKL_shuffle_mask)))]>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1495 | def PUNPCKLDQrm : PDI<0x62, MRMSrcMem, |
| 1496 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1497 | "punpckldq {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1498 | [(set VR128:$dst, |
| Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1499 | (v4i32 (vector_shuffle VR128:$src1, |
| 1500 | (bc_v4i32 (loadv2i64 addr:$src2)), |
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1501 | UNPCKL_shuffle_mask)))]>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1502 | def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg, |
| 1503 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1504 | "punpcklqdq {$src2, $dst|$dst, $src2}", |
| 1505 | [(set VR128:$dst, |
| 1506 | (v2i64 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1507 | UNPCKL_shuffle_mask)))]>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1508 | def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem, |
| 1509 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1510 | "punpcklqdq {$src2, $dst|$dst, $src2}", |
| 1511 | [(set VR128:$dst, |
| Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1512 | (v2i64 (vector_shuffle VR128:$src1, |
| 1513 | (loadv2i64 addr:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1514 | UNPCKL_shuffle_mask)))]>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1515 | |
| 1516 | def PUNPCKHBWrr : PDI<0x68, MRMSrcReg, |
| 1517 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1518 | "punpckhbw {$src2, $dst|$dst, $src2}", |
| 1519 | [(set VR128:$dst, |
| 1520 | (v16i8 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1521 | UNPCKH_shuffle_mask)))]>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1522 | def PUNPCKHBWrm : PDI<0x68, MRMSrcMem, |
| 1523 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1524 | "punpckhbw {$src2, $dst|$dst, $src2}", |
| 1525 | [(set VR128:$dst, |
| Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1526 | (v16i8 (vector_shuffle VR128:$src1, |
| 1527 | (bc_v16i8 (loadv2i64 addr:$src2)), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1528 | UNPCKH_shuffle_mask)))]>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1529 | def PUNPCKHWDrr : PDI<0x69, MRMSrcReg, |
| 1530 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1531 | "punpckhwd {$src2, $dst|$dst, $src2}", |
| 1532 | [(set VR128:$dst, |
| 1533 | (v8i16 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1534 | UNPCKH_shuffle_mask)))]>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1535 | def PUNPCKHWDrm : PDI<0x69, MRMSrcMem, |
| 1536 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1537 | "punpckhwd {$src2, $dst|$dst, $src2}", |
| 1538 | [(set VR128:$dst, |
| Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1539 | (v8i16 (vector_shuffle VR128:$src1, |
| 1540 | (bc_v8i16 (loadv2i64 addr:$src2)), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1541 | UNPCKH_shuffle_mask)))]>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1542 | def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg, |
| 1543 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1544 | "punpckhdq {$src2, $dst|$dst, $src2}", |
| 1545 | [(set VR128:$dst, |
| 1546 | (v4i32 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1547 | UNPCKH_shuffle_mask)))]>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1548 | def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem, |
| 1549 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1550 | "punpckhdq {$src2, $dst|$dst, $src2}", |
| 1551 | [(set VR128:$dst, |
| Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1552 | (v4i32 (vector_shuffle VR128:$src1, |
| 1553 | (bc_v4i32 (loadv2i64 addr:$src2)), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1554 | UNPCKH_shuffle_mask)))]>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1555 | def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg, |
| 1556 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | 3d1be07 | 2006-04-25 17:48:41 +0000 | [diff] [blame] | 1557 | "punpckhqdq {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1558 | [(set VR128:$dst, |
| 1559 | (v2i64 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1560 | UNPCKH_shuffle_mask)))]>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1561 | def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem, |
| 1562 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1563 | "punpckhqdq {$src2, $dst|$dst, $src2}", |
| 1564 | [(set VR128:$dst, |
| Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1565 | (v2i64 (vector_shuffle VR128:$src1, |
| 1566 | (loadv2i64 addr:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1567 | UNPCKH_shuffle_mask)))]>; |
| Evan Cheng | a971f6f | 2006-03-23 01:57:24 +0000 | [diff] [blame] | 1568 | } |
| Evan Cheng | 82521dd | 2006-03-21 07:09:35 +0000 | [diff] [blame] | 1569 | |
| Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 1570 | // Extract / Insert |
| Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1571 | def PEXTRWri : PDIi8<0xC5, MRMSrcReg, |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 1572 | (ops GR32:$dst, VR128:$src1, i32i8imm:$src2), |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1573 | "pextrw {$src2, $src1, $dst|$dst, $src1, $src2}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 1574 | [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1), |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1575 | (i32 imm:$src2)))]>; |
| Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 1576 | let isTwoAddress = 1 in { |
| Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1577 | def PINSRWrri : PDIi8<0xC4, MRMSrcReg, |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 1578 | (ops VR128:$dst, VR128:$src1, GR32:$src2, i32i8imm:$src3), |
| Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 1579 | "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}", |
| Evan Cheng | 653159f | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 1580 | [(set VR128:$dst, (v8i16 (X86pinsrw (v8i16 VR128:$src1), |
| Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 1581 | GR32:$src2, (iPTR imm:$src3))))]>; |
| Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1582 | def PINSRWrmi : PDIi8<0xC4, MRMSrcMem, |
| Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 1583 | (ops VR128:$dst, VR128:$src1, i16mem:$src2, i32i8imm:$src3), |
| 1584 | "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}", |
| 1585 | [(set VR128:$dst, |
| Evan Cheng | 653159f | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 1586 | (v8i16 (X86pinsrw (v8i16 VR128:$src1), |
| Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 1587 | (i32 (anyext (loadi16 addr:$src2))), |
| Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 1588 | (iPTR imm:$src3))))]>; |
| Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 1589 | } |
| 1590 | |
| Evan Cheng | 82521dd | 2006-03-21 07:09:35 +0000 | [diff] [blame] | 1591 | //===----------------------------------------------------------------------===// |
| Evan Cheng | c653d48 | 2006-03-24 22:28:37 +0000 | [diff] [blame] | 1592 | // Miscellaneous Instructions |
| 1593 | //===----------------------------------------------------------------------===// |
| 1594 | |
| Evan Cheng | c5fb2b1 | 2006-03-30 00:33:26 +0000 | [diff] [blame] | 1595 | // Mask creation |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 1596 | def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (ops GR32:$dst, VR128:$src), |
| Evan Cheng | c5fb2b1 | 2006-03-30 00:33:26 +0000 | [diff] [blame] | 1597 | "movmskps {$src, $dst|$dst, $src}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 1598 | [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>; |
| 1599 | def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (ops GR32:$dst, VR128:$src), |
| Evan Cheng | c5fb2b1 | 2006-03-30 00:33:26 +0000 | [diff] [blame] | 1600 | "movmskpd {$src, $dst|$dst, $src}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 1601 | [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>; |
| Evan Cheng | c5fb2b1 | 2006-03-30 00:33:26 +0000 | [diff] [blame] | 1602 | |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 1603 | def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (ops GR32:$dst, VR128:$src), |
| Evan Cheng | c5fb2b1 | 2006-03-30 00:33:26 +0000 | [diff] [blame] | 1604 | "pmovmskb {$src, $dst|$dst, $src}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 1605 | [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>; |
| Evan Cheng | c5fb2b1 | 2006-03-30 00:33:26 +0000 | [diff] [blame] | 1606 | |
| Evan Cheng | fcf5e21 | 2006-04-11 06:57:30 +0000 | [diff] [blame] | 1607 | // Conditional store |
| Evan Cheng | 23b3122 | 2006-09-05 05:59:25 +0000 | [diff] [blame] | 1608 | def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (ops VR128:$src, VR128:$mask), |
| Evan Cheng | fcf5e21 | 2006-04-11 06:57:30 +0000 | [diff] [blame] | 1609 | "maskmovdqu {$mask, $src|$src, $mask}", |
| 1610 | [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>, |
| 1611 | Imp<[EDI],[]>; |
| 1612 | |
| Chris Lattner | 6970eda | 2006-10-07 19:49:05 +0000 | [diff] [blame] | 1613 | // Prefetching loads. |
| 1614 | // TODO: no intrinsics for these? |
| 1615 | def PREFETCHT0 : PSI<0x18, MRM1m, (ops i8mem:$src), "prefetcht0 $src", []>; |
| 1616 | def PREFETCHT1 : PSI<0x18, MRM2m, (ops i8mem:$src), "prefetcht1 $src", []>; |
| 1617 | def PREFETCHT2 : PSI<0x18, MRM3m, (ops i8mem:$src), "prefetcht2 $src", []>; |
| 1618 | def PREFETCHTNTA : PSI<0x18, MRM0m, (ops i8mem:$src), "prefetchtnta $src", []>; |
| Evan Cheng | ecac9cb | 2006-03-25 06:03:26 +0000 | [diff] [blame] | 1619 | |
| 1620 | // Non-temporal stores |
| Evan Cheng | fcf5e21 | 2006-04-11 06:57:30 +0000 | [diff] [blame] | 1621 | def MOVNTPSmr : PSI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src), |
| 1622 | "movntps {$src, $dst|$dst, $src}", |
| 1623 | [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>; |
| 1624 | def MOVNTPDmr : PDI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src), |
| 1625 | "movntpd {$src, $dst|$dst, $src}", |
| 1626 | [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>; |
| 1627 | def MOVNTDQmr : PDI<0xE7, MRMDestMem, (ops f128mem:$dst, VR128:$src), |
| 1628 | "movntdq {$src, $dst|$dst, $src}", |
| 1629 | [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>; |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 1630 | def MOVNTImr : I<0xC3, MRMDestMem, (ops i32mem:$dst, GR32:$src), |
| Evan Cheng | fcf5e21 | 2006-04-11 06:57:30 +0000 | [diff] [blame] | 1631 | "movnti {$src, $dst|$dst, $src}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 1632 | [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>, |
| Evan Cheng | fcf5e21 | 2006-04-11 06:57:30 +0000 | [diff] [blame] | 1633 | TB, Requires<[HasSSE2]>; |
| Evan Cheng | ecac9cb | 2006-03-25 06:03:26 +0000 | [diff] [blame] | 1634 | |
| Evan Cheng | f3e1b1d | 2006-04-14 07:43:12 +0000 | [diff] [blame] | 1635 | // Flush cache |
| 1636 | def CLFLUSH : I<0xAE, MRM7m, (ops i8mem:$src), |
| 1637 | "clflush $src", [(int_x86_sse2_clflush addr:$src)]>, |
| 1638 | TB, Requires<[HasSSE2]>; |
| 1639 | |
| 1640 | // Load, store, and memory fence |
| Chris Lattner | 6970eda | 2006-10-07 19:49:05 +0000 | [diff] [blame] | 1641 | def SFENCE : PSI<0xAE, MRM7m, (ops), "sfence", [(int_x86_sse_sfence)]>; |
| Evan Cheng | f3e1b1d | 2006-04-14 07:43:12 +0000 | [diff] [blame] | 1642 | def LFENCE : I<0xAE, MRM5m, (ops), |
| 1643 | "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>; |
| 1644 | def MFENCE : I<0xAE, MRM6m, (ops), |
| 1645 | "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>; |
| Evan Cheng | ecac9cb | 2006-03-25 06:03:26 +0000 | [diff] [blame] | 1646 | |
| Evan Cheng | 372db54 | 2006-04-08 00:47:44 +0000 | [diff] [blame] | 1647 | // MXCSR register |
| Evan Cheng | f3e1b1d | 2006-04-14 07:43:12 +0000 | [diff] [blame] | 1648 | def LDMXCSR : I<0xAE, MRM5m, (ops i32mem:$src), |
| Evan Cheng | 372db54 | 2006-04-08 00:47:44 +0000 | [diff] [blame] | 1649 | "ldmxcsr $src", |
| 1650 | [(int_x86_sse_ldmxcsr addr:$src)]>, TB, Requires<[HasSSE1]>; |
| 1651 | def STMXCSR : I<0xAE, MRM3m, (ops i32mem:$dst), |
| 1652 | "stmxcsr $dst", |
| 1653 | [(int_x86_sse_stmxcsr addr:$dst)]>, TB, Requires<[HasSSE1]>; |
| Evan Cheng | c653d48 | 2006-03-24 22:28:37 +0000 | [diff] [blame] | 1654 | |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 1655 | // Thread synchronization |
| 1656 | def MONITOR : I<0xC8, RawFrm, (ops), "monitor", |
| Chris Lattner | 6970eda | 2006-10-07 19:49:05 +0000 | [diff] [blame] | 1657 | [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>; |
| 1658 | def MWAIT : I<0xC9, RawFrm, (ops), "mwait", |
| 1659 | [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>; |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 1660 | |
| Evan Cheng | c653d48 | 2006-03-24 22:28:37 +0000 | [diff] [blame] | 1661 | //===----------------------------------------------------------------------===// |
| Evan Cheng | 82521dd | 2006-03-21 07:09:35 +0000 | [diff] [blame] | 1662 | // Alias Instructions |
| 1663 | //===----------------------------------------------------------------------===// |
| 1664 | |
| Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 1665 | // Alias instructions that map zero vector to pxor / xorp* for sse. |
| Evan Cheng | 386031a | 2006-03-24 07:29:27 +0000 | [diff] [blame] | 1666 | // FIXME: remove when we can teach regalloc that xor reg, reg is ok. |
| Evan Cheng | 775ff18 | 2006-06-29 18:04:54 +0000 | [diff] [blame] | 1667 | def V_SET0 : PSI<0x57, MRMInitReg, (ops VR128:$dst), |
| 1668 | "xorps $dst, $dst", |
| 1669 | [(set VR128:$dst, (v4f32 immAllZerosV))]>; |
| Evan Cheng | 386031a | 2006-03-24 07:29:27 +0000 | [diff] [blame] | 1670 | |
| Evan Cheng | a0b3afb | 2006-03-27 07:00:16 +0000 | [diff] [blame] | 1671 | def V_SETALLONES : PDI<0x76, MRMInitReg, (ops VR128:$dst), |
| 1672 | "pcmpeqd $dst, $dst", |
| 1673 | [(set VR128:$dst, (v2f64 immAllOnesV))]>; |
| 1674 | |
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1675 | // FR32 / FR64 to 128-bit vector conversion. |
| 1676 | def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, FR32:$src), |
| 1677 | "movss {$src, $dst|$dst, $src}", |
| 1678 | [(set VR128:$dst, |
| 1679 | (v4f32 (scalar_to_vector FR32:$src)))]>; |
| 1680 | def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src), |
| 1681 | "movss {$src, $dst|$dst, $src}", |
| 1682 | [(set VR128:$dst, |
| 1683 | (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>; |
| 1684 | def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, FR64:$src), |
| 1685 | "movsd {$src, $dst|$dst, $src}", |
| 1686 | [(set VR128:$dst, |
| 1687 | (v2f64 (scalar_to_vector FR64:$src)))]>; |
| 1688 | def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src), |
| 1689 | "movsd {$src, $dst|$dst, $src}", |
| 1690 | [(set VR128:$dst, |
| 1691 | (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>; |
| 1692 | |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 1693 | def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, GR32:$src), |
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1694 | "movd {$src, $dst|$dst, $src}", |
| 1695 | [(set VR128:$dst, |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 1696 | (v4i32 (scalar_to_vector GR32:$src)))]>; |
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1697 | def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src), |
| 1698 | "movd {$src, $dst|$dst, $src}", |
| 1699 | [(set VR128:$dst, |
| 1700 | (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>; |
| 1701 | // SSE2 instructions with XS prefix |
| 1702 | def MOVQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR64:$src), |
| 1703 | "movq {$src, $dst|$dst, $src}", |
| 1704 | [(set VR128:$dst, |
| 1705 | (v2i64 (scalar_to_vector VR64:$src)))]>, XS, |
| 1706 | Requires<[HasSSE2]>; |
| 1707 | def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src), |
| 1708 | "movq {$src, $dst|$dst, $src}", |
| 1709 | [(set VR128:$dst, |
| 1710 | (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS, |
| 1711 | Requires<[HasSSE2]>; |
| 1712 | // FIXME: may not be able to eliminate this movss with coalescing the src and |
| 1713 | // dest register classes are different. We really want to write this pattern |
| 1714 | // like this: |
| Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 1715 | // def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))), |
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1716 | // (f32 FR32:$src)>; |
| 1717 | def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, VR128:$src), |
| 1718 | "movss {$src, $dst|$dst, $src}", |
| 1719 | [(set FR32:$dst, (vector_extract (v4f32 VR128:$src), |
| Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 1720 | (iPTR 0)))]>; |
| Evan Cheng | 85c0965 | 2006-04-06 23:53:29 +0000 | [diff] [blame] | 1721 | def MOVPS2SSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, VR128:$src), |
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1722 | "movss {$src, $dst|$dst, $src}", |
| 1723 | [(store (f32 (vector_extract (v4f32 VR128:$src), |
| Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 1724 | (iPTR 0))), addr:$dst)]>; |
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1725 | def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, VR128:$src), |
| 1726 | "movsd {$src, $dst|$dst, $src}", |
| 1727 | [(set FR64:$dst, (vector_extract (v2f64 VR128:$src), |
| Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 1728 | (iPTR 0)))]>; |
| Evan Cheng | fb2a3b2 | 2006-04-18 21:29:08 +0000 | [diff] [blame] | 1729 | def MOVPD2SDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, VR128:$src), |
| 1730 | "movsd {$src, $dst|$dst, $src}", |
| 1731 | [(store (f64 (vector_extract (v2f64 VR128:$src), |
| Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 1732 | (iPTR 0))), addr:$dst)]>; |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 1733 | def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (ops GR32:$dst, VR128:$src), |
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1734 | "movd {$src, $dst|$dst, $src}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 1735 | [(set GR32:$dst, (vector_extract (v4i32 VR128:$src), |
| Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 1736 | (iPTR 0)))]>; |
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1737 | def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (ops i32mem:$dst, VR128:$src), |
| 1738 | "movd {$src, $dst|$dst, $src}", |
| 1739 | [(store (i32 (vector_extract (v4i32 VR128:$src), |
| Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 1740 | (iPTR 0))), addr:$dst)]>; |
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1741 | |
| 1742 | // Move to lower bits of a VR128, leaving upper bits alone. |
| Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 1743 | // Three operand (but two address) aliases. |
| 1744 | let isTwoAddress = 1 in { |
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1745 | def MOVLSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR32:$src2), |
| Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 1746 | "movss {$src2, $dst|$dst, $src2}", []>; |
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1747 | def MOVLSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR64:$src2), |
| Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 1748 | "movsd {$src2, $dst|$dst, $src2}", []>; |
| Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 1749 | |
| Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 1750 | let AddedComplexity = 20 in { |
| Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 1751 | def MOVLPSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1752 | "movss {$src2, $dst|$dst, $src2}", |
| 1753 | [(set VR128:$dst, |
| 1754 | (v4f32 (vector_shuffle VR128:$src1, VR128:$src2, |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 1755 | MOVL_shuffle_mask)))]>; |
| Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 1756 | def MOVLPDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1757 | "movsd {$src2, $dst|$dst, $src2}", |
| 1758 | [(set VR128:$dst, |
| 1759 | (v2f64 (vector_shuffle VR128:$src1, VR128:$src2, |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 1760 | MOVL_shuffle_mask)))]>; |
| Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 1761 | } |
| Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 1762 | } |
| Evan Cheng | 82521dd | 2006-03-21 07:09:35 +0000 | [diff] [blame] | 1763 | |
| Evan Cheng | 397edef | 2006-04-11 22:28:25 +0000 | [diff] [blame] | 1764 | // Store / copy lower 64-bits of a XMM register. |
| 1765 | def MOVLQ128mr : PDI<0xD6, MRMDestMem, (ops i64mem:$dst, VR128:$src), |
| 1766 | "movq {$src, $dst|$dst, $src}", |
| 1767 | [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>; |
| 1768 | |
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1769 | // Move to lower bits of a VR128 and zeroing upper bits. |
| Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 1770 | // Loading from memory automatically zeroing upper bits. |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 1771 | let AddedComplexity = 20 in { |
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1772 | def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src), |
| Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 1773 | "movss {$src, $dst|$dst, $src}", |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 1774 | [(set VR128:$dst, (v4f32 (vector_shuffle immAllZerosV, |
| 1775 | (v4f32 (scalar_to_vector (loadf32 addr:$src))), |
| 1776 | MOVL_shuffle_mask)))]>; |
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1777 | def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src), |
| Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 1778 | "movsd {$src, $dst|$dst, $src}", |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 1779 | [(set VR128:$dst, (v2f64 (vector_shuffle immAllZerosV, |
| 1780 | (v2f64 (scalar_to_vector (loadf64 addr:$src))), |
| 1781 | MOVL_shuffle_mask)))]>; |
| 1782 | // movd / movq to XMM register zero-extends |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 1783 | def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, GR32:$src), |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 1784 | "movd {$src, $dst|$dst, $src}", |
| 1785 | [(set VR128:$dst, (v4i32 (vector_shuffle immAllZerosV, |
| Chris Lattner | 3b57a83 | 2006-10-07 06:27:03 +0000 | [diff] [blame] | 1786 | (v4i32 (scalar_to_vector GR32:$src)), |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 1787 | MOVL_shuffle_mask)))]>; |
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1788 | def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src), |
| 1789 | "movd {$src, $dst|$dst, $src}", |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 1790 | [(set VR128:$dst, (v4i32 (vector_shuffle immAllZerosV, |
| 1791 | (v4i32 (scalar_to_vector (loadi32 addr:$src))), |
| 1792 | MOVL_shuffle_mask)))]>; |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 1793 | // Moving from XMM to XMM but still clear upper 64 bits. |
| 1794 | def MOVZQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 1795 | "movq {$src, $dst|$dst, $src}", |
| 1796 | [(set VR128:$dst, (int_x86_sse2_movl_dq VR128:$src))]>, |
| 1797 | XS, Requires<[HasSSE2]>; |
| 1798 | def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src), |
| 1799 | "movq {$src, $dst|$dst, $src}", |
| 1800 | [(set VR128:$dst, (int_x86_sse2_movl_dq |
| Chris Lattner | 3b57a83 | 2006-10-07 06:27:03 +0000 | [diff] [blame] | 1801 | (bitconvert (loadv2i64 addr:$src))))]>, |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 1802 | XS, Requires<[HasSSE2]>; |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 1803 | } |
| Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 1804 | |
| 1805 | //===----------------------------------------------------------------------===// |
| 1806 | // Non-Instruction Patterns |
| 1807 | //===----------------------------------------------------------------------===// |
| 1808 | |
| 1809 | // 128-bit vector undef's. |
| 1810 | def : Pat<(v2f64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>; |
| 1811 | def : Pat<(v16i8 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>; |
| 1812 | def : Pat<(v8i16 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>; |
| 1813 | def : Pat<(v4i32 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>; |
| 1814 | def : Pat<(v2i64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>; |
| 1815 | |
| Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 1816 | // 128-bit vector all zero's. |
| Evan Cheng | 775ff18 | 2006-06-29 18:04:54 +0000 | [diff] [blame] | 1817 | def : Pat<(v16i8 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>; |
| 1818 | def : Pat<(v8i16 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>; |
| 1819 | def : Pat<(v4i32 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>; |
| 1820 | def : Pat<(v2i64 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>; |
| 1821 | def : Pat<(v2f64 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>; |
| Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 1822 | |
| Evan Cheng | a0b3afb | 2006-03-27 07:00:16 +0000 | [diff] [blame] | 1823 | // 128-bit vector all one's. |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 1824 | def : Pat<(v16i8 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>; |
| 1825 | def : Pat<(v8i16 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>; |
| 1826 | def : Pat<(v4i32 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>; |
| 1827 | def : Pat<(v2i64 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>; |
| 1828 | def : Pat<(v4f32 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE1]>; |
| Evan Cheng | a0b3afb | 2006-03-27 07:00:16 +0000 | [diff] [blame] | 1829 | |
| Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 1830 | // Store 128-bit integer vector values. |
| Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 1831 | def : Pat<(store (v16i8 VR128:$src), addr:$dst), |
| Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 1832 | (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>; |
| Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 1833 | def : Pat<(store (v8i16 VR128:$src), addr:$dst), |
| Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 1834 | (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>; |
| Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 1835 | def : Pat<(store (v4i32 VR128:$src), addr:$dst), |
| Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 1836 | (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>; |
| Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 1837 | |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 1838 | // Scalar to v8i16 / v16i8. The source may be a GR32, but only the lower 8 or |
| Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 1839 | // 16-bits matter. |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 1840 | def : Pat<(v8i16 (X86s2vec GR32:$src)), (MOVDI2PDIrr GR32:$src)>, |
| Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 1841 | Requires<[HasSSE2]>; |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 1842 | def : Pat<(v16i8 (X86s2vec GR32:$src)), (MOVDI2PDIrr GR32:$src)>, |
| Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 1843 | Requires<[HasSSE2]>; |
| Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 1844 | |
| Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 1845 | // bit_convert |
| Chris Lattner | 4cc84ed | 2006-10-07 04:52:09 +0000 | [diff] [blame] | 1846 | let Predicates = [HasSSE2] in { |
| 1847 | def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>; |
| 1848 | def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>; |
| 1849 | def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>; |
| 1850 | def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>; |
| 1851 | def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>; |
| 1852 | def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>; |
| 1853 | def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>; |
| 1854 | def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>; |
| 1855 | def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>; |
| 1856 | def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>; |
| 1857 | def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>; |
| 1858 | def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>; |
| 1859 | def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>; |
| 1860 | def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>; |
| 1861 | def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>; |
| 1862 | def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>; |
| 1863 | def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>; |
| 1864 | def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>; |
| 1865 | def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>; |
| 1866 | def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>; |
| 1867 | def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>; |
| 1868 | def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>; |
| 1869 | def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>; |
| 1870 | def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>; |
| 1871 | def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>; |
| 1872 | def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>; |
| 1873 | def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>; |
| 1874 | def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>; |
| 1875 | def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>; |
| 1876 | def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>; |
| 1877 | } |
| Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 1878 | |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 1879 | // Move scalar to XMM zero-extended |
| 1880 | // movd to XMM register zero-extends |
| 1881 | let AddedComplexity = 20 in { |
| 1882 | def : Pat<(v8i16 (vector_shuffle immAllZerosV, |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 1883 | (v8i16 (X86s2vec GR32:$src)), MOVL_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 1884 | (MOVZDI2PDIrr GR32:$src)>, Requires<[HasSSE2]>; |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 1885 | def : Pat<(v16i8 (vector_shuffle immAllZerosV, |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 1886 | (v16i8 (X86s2vec GR32:$src)), MOVL_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 1887 | (MOVZDI2PDIrr GR32:$src)>, Requires<[HasSSE2]>; |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 1888 | // Zeroing a VR128 then do a MOVS{S|D} to the lower bits. |
| 1889 | def : Pat<(v2f64 (vector_shuffle immAllZerosV, |
| 1890 | (v2f64 (scalar_to_vector FR64:$src)), MOVL_shuffle_mask)), |
| Evan Cheng | 775ff18 | 2006-06-29 18:04:54 +0000 | [diff] [blame] | 1891 | (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>; |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 1892 | def : Pat<(v4f32 (vector_shuffle immAllZerosV, |
| 1893 | (v4f32 (scalar_to_vector FR32:$src)), MOVL_shuffle_mask)), |
| Evan Cheng | 775ff18 | 2006-06-29 18:04:54 +0000 | [diff] [blame] | 1894 | (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE2]>; |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 1895 | } |
| Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 1896 | |
| Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 1897 | // Splat v2f64 / v2i64 |
| Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 1898 | let AddedComplexity = 10 in { |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 1899 | def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_v2_mask:$sm), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 1900 | (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>; |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 1901 | def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_v2_mask:$sm), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 1902 | (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>; |
| Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 1903 | } |
| Evan Cheng | 475aecf | 2006-03-29 03:04:49 +0000 | [diff] [blame] | 1904 | |
| Evan Cheng | 691c923 | 2006-03-29 19:02:40 +0000 | [diff] [blame] | 1905 | // Splat v4f32 |
| 1906 | def : Pat<(vector_shuffle (v4f32 VR128:$src), (undef), SSE_splat_mask:$sm), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 1907 | (SHUFPSrri VR128:$src, VR128:$src, SSE_splat_mask:$sm)>, |
| Evan Cheng | 691c923 | 2006-03-29 19:02:40 +0000 | [diff] [blame] | 1908 | Requires<[HasSSE1]>; |
| 1909 | |
| Evan Cheng | b7a5c52 | 2006-04-18 21:55:35 +0000 | [diff] [blame] | 1910 | // Special unary SHUFPSrri case. |
| Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 1911 | // FIXME: when we want non two-address code, then we should use PSHUFD? |
| Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 1912 | def : Pat<(vector_shuffle (v4f32 VR128:$src1), (undef), |
| Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 1913 | SHUFP_unary_shuffle_mask:$sm), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 1914 | (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>, |
| Evan Cheng | 56e7301 | 2006-04-10 21:42:19 +0000 | [diff] [blame] | 1915 | Requires<[HasSSE1]>; |
| Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 1916 | // Unary v4f32 shuffle with PSHUF* in order to fold a load. |
| Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 1917 | def : Pat<(vector_shuffle (loadv4f32 addr:$src1), (undef), |
| Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 1918 | SHUFP_unary_shuffle_mask:$sm), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 1919 | (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm)>, |
| Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 1920 | Requires<[HasSSE2]>; |
| Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 1921 | // Special binary v4i32 shuffle cases with SHUFPS. |
| 1922 | def : Pat<(vector_shuffle (v4i32 VR128:$src1), (v4i32 VR128:$src2), |
| 1923 | PSHUFD_binary_shuffle_mask:$sm), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 1924 | (SHUFPSrri VR128:$src1, VR128:$src2, PSHUFD_binary_shuffle_mask:$sm)>, |
| 1925 | Requires<[HasSSE2]>; |
| Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1926 | def : Pat<(vector_shuffle (v4i32 VR128:$src1), |
| 1927 | (bc_v4i32 (loadv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 1928 | (SHUFPSrmi VR128:$src1, addr:$src2, PSHUFD_binary_shuffle_mask:$sm)>, |
| 1929 | Requires<[HasSSE2]>; |
| Evan Cheng | 1b32f22 | 2006-03-30 07:33:32 +0000 | [diff] [blame] | 1930 | |
| Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 1931 | // vector_shuffle v1, <undef>, <0, 0, 1, 1, ...> |
| Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 1932 | let AddedComplexity = 10 in { |
| Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 1933 | def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef), |
| 1934 | UNPCKL_v_undef_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 1935 | (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>; |
| Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 1936 | def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef), |
| 1937 | UNPCKL_v_undef_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 1938 | (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>; |
| Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 1939 | def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef), |
| 1940 | UNPCKL_v_undef_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 1941 | (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>; |
| Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 1942 | def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef), |
| 1943 | UNPCKL_v_undef_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 1944 | (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>; |
| Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 1945 | } |
| Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 1946 | |
| Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 1947 | let AddedComplexity = 20 in { |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 1948 | // vector_shuffle v1, <undef> <1, 1, 3, 3> |
| 1949 | def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef), |
| 1950 | MOVSHDUP_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 1951 | (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>; |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 1952 | def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef), |
| 1953 | MOVSHDUP_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 1954 | (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>; |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 1955 | |
| 1956 | // vector_shuffle v1, <undef> <0, 0, 2, 2> |
| 1957 | def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef), |
| 1958 | MOVSLDUP_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 1959 | (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>; |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 1960 | def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef), |
| 1961 | MOVSLDUP_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 1962 | (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>; |
| Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 1963 | } |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 1964 | |
| Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 1965 | let AddedComplexity = 20 in { |
| Evan Cheng | 2dadaea | 2006-04-19 20:37:34 +0000 | [diff] [blame] | 1966 | // vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS |
| 1967 | def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1968 | MOVHP_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 1969 | (MOVLHPSrr VR128:$src1, VR128:$src2)>; |
| Evan Cheng | 2dadaea | 2006-04-19 20:37:34 +0000 | [diff] [blame] | 1970 | |
| 1971 | // vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS |
| 1972 | def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1973 | MOVHLPS_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 1974 | (MOVHLPSrr VR128:$src1, VR128:$src2)>; |
| Evan Cheng | 2dadaea | 2006-04-19 20:37:34 +0000 | [diff] [blame] | 1975 | |
| Evan Cheng | 9d09b89 | 2006-05-31 00:51:37 +0000 | [diff] [blame] | 1976 | // vector_shuffle v1, undef <2, 3, ?, ?> using MOVHLPS |
| 1977 | def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef), |
| 1978 | UNPCKH_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 1979 | (MOVHLPSrr VR128:$src1, VR128:$src1)>; |
| Evan Cheng | 9d09b89 | 2006-05-31 00:51:37 +0000 | [diff] [blame] | 1980 | def : Pat<(v4i32 (vector_shuffle VR128:$src1, (undef), |
| 1981 | UNPCKH_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 1982 | (MOVHLPSrr VR128:$src1, VR128:$src1)>; |
| Evan Cheng | 9d09b89 | 2006-05-31 00:51:37 +0000 | [diff] [blame] | 1983 | |
| Evan Cheng | 2dadaea | 2006-04-19 20:37:34 +0000 | [diff] [blame] | 1984 | // vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS |
| 1985 | // vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS |
| Evan Cheng | f66a094 | 2006-04-19 18:20:17 +0000 | [diff] [blame] | 1986 | def : Pat<(v4f32 (vector_shuffle VR128:$src1, (loadv4f32 addr:$src2), |
| 1987 | MOVLP_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 1988 | (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>; |
| Evan Cheng | f66a094 | 2006-04-19 18:20:17 +0000 | [diff] [blame] | 1989 | def : Pat<(v2f64 (vector_shuffle VR128:$src1, (loadv2f64 addr:$src2), |
| 1990 | MOVLP_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 1991 | (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
| Evan Cheng | f66a094 | 2006-04-19 18:20:17 +0000 | [diff] [blame] | 1992 | def : Pat<(v4f32 (vector_shuffle VR128:$src1, (loadv4f32 addr:$src2), |
| 1993 | MOVHP_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 1994 | (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>; |
| Evan Cheng | f66a094 | 2006-04-19 18:20:17 +0000 | [diff] [blame] | 1995 | def : Pat<(v2f64 (vector_shuffle VR128:$src1, (loadv2f64 addr:$src2), |
| 1996 | MOVHP_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 1997 | (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
| Evan Cheng | f66a094 | 2006-04-19 18:20:17 +0000 | [diff] [blame] | 1998 | |
| Evan Cheng | f66a094 | 2006-04-19 18:20:17 +0000 | [diff] [blame] | 1999 | def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (loadv2i64 addr:$src2)), |
| 2000 | MOVLP_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2001 | (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
| Evan Cheng | 64e9769 | 2006-04-24 21:58:20 +0000 | [diff] [blame] | 2002 | def : Pat<(v2i64 (vector_shuffle VR128:$src1, (loadv2i64 addr:$src2), |
| 2003 | MOVLP_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2004 | (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
| Evan Cheng | 64e9769 | 2006-04-24 21:58:20 +0000 | [diff] [blame] | 2005 | def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (loadv2i64 addr:$src2)), |
| 2006 | MOVHP_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2007 | (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>; |
| Evan Cheng | 64e9769 | 2006-04-24 21:58:20 +0000 | [diff] [blame] | 2008 | def : Pat<(v2i64 (vector_shuffle VR128:$src1, (loadv2i64 addr:$src2), |
| 2009 | MOVLP_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2010 | (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
| Evan Cheng | 64e9769 | 2006-04-24 21:58:20 +0000 | [diff] [blame] | 2011 | |
| 2012 | // Setting the lowest element in the vector. |
| 2013 | def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2, |
| 2014 | MOVL_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2015 | (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>; |
| Evan Cheng | cc0e98c | 2006-04-19 18:11:52 +0000 | [diff] [blame] | 2016 | def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2, |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2017 | MOVL_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2018 | (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>; |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2019 | |
| Evan Cheng | 9e062ed | 2006-05-03 20:32:03 +0000 | [diff] [blame] | 2020 | // vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd) |
| 2021 | def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2, |
| 2022 | MOVLP_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2023 | (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>; |
| Evan Cheng | 9e062ed | 2006-05-03 20:32:03 +0000 | [diff] [blame] | 2024 | def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2, |
| 2025 | MOVLP_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2026 | (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>; |
| Evan Cheng | 9e062ed | 2006-05-03 20:32:03 +0000 | [diff] [blame] | 2027 | |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2028 | // Set lowest element and zero upper elements. |
| 2029 | def : Pat<(bc_v2i64 (vector_shuffle immAllZerosV, |
| 2030 | (v2f64 (scalar_to_vector (loadf64 addr:$src))), |
| 2031 | MOVL_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2032 | (MOVZQI2PQIrm addr:$src)>, Requires<[HasSSE2]>; |
| Evan Cheng | f66a094 | 2006-04-19 18:20:17 +0000 | [diff] [blame] | 2033 | } |
| Evan Cheng | cdfc3c8 | 2006-04-17 22:45:49 +0000 | [diff] [blame] | 2034 | |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2035 | // FIXME: Temporary workaround since 2-wide shuffle is broken. |
| 2036 | def : Pat<(int_x86_sse2_movs_d VR128:$src1, VR128:$src2), |
| Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2037 | (v2f64 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>; |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2038 | def : Pat<(int_x86_sse2_loadh_pd VR128:$src1, addr:$src2), |
| Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2039 | (v2f64 (MOVHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>; |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2040 | def : Pat<(int_x86_sse2_loadl_pd VR128:$src1, addr:$src2), |
| Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2041 | (v2f64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>; |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2042 | def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, VR128:$src2, imm:$src3), |
| Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2043 | (v2f64 (SHUFPDrri VR128:$src1, VR128:$src2, imm:$src3))>, |
| 2044 | Requires<[HasSSE2]>; |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2045 | def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, (load addr:$src2), imm:$src3), |
| Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2046 | (v2f64 (SHUFPDrmi VR128:$src1, addr:$src2, imm:$src3))>, |
| 2047 | Requires<[HasSSE2]>; |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2048 | def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, VR128:$src2), |
| Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2049 | (v2f64 (UNPCKHPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>; |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2050 | def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, (load addr:$src2)), |
| Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2051 | (v2f64 (UNPCKHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>; |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2052 | def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, VR128:$src2), |
| Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2053 | (v2f64 (UNPCKLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>; |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2054 | def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, (load addr:$src2)), |
| Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2055 | (v2f64 (UNPCKLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>; |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2056 | def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, VR128:$src2), |
| Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2057 | (v2i64 (PUNPCKHQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>; |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2058 | def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, (load addr:$src2)), |
| Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2059 | (v2i64 (PUNPCKHQDQrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>; |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2060 | def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, VR128:$src2), |
| Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2061 | (v2i64 (PUNPCKLQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>; |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2062 | def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, (load addr:$src2)), |
| 2063 | (PUNPCKLQDQrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
| 2064 | |
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 2065 | // Some special case pandn patterns. |
| 2066 | def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))), |
| 2067 | VR128:$src2)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2068 | (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>; |
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 2069 | def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))), |
| 2070 | VR128:$src2)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2071 | (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>; |
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 2072 | def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))), |
| 2073 | VR128:$src2)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2074 | (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>; |
| Evan Cheng | 1b32f22 | 2006-03-30 07:33:32 +0000 | [diff] [blame] | 2075 | |
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 2076 | def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))), |
| 2077 | (load addr:$src2))), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2078 | (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 2079 | def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))), |
| 2080 | (load addr:$src2))), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2081 | (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 2082 | def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))), |
| 2083 | (load addr:$src2))), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2084 | (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 2085 | |
| 2086 | // Unaligned load |
| 2087 | def : Pat<(v4f32 (X86loadu addr:$src)), (MOVUPSrm addr:$src)>, |
| 2088 | Requires<[HasSSE1]>; |