blob: ffa86f5498ce2bec7d7aa6b8aeaa46234a73fb4e [file] [log] [blame]
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Eric Christopher44b93ff2009-07-31 20:07:27 +00002//
Evan Chengffcb95b2006-02-21 19:13:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Eric Christopher44b93ff2009-07-31 20:07:27 +00007//
Evan Chengffcb95b2006-02-21 19:13:53 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattner3a7cd952006-10-07 21:55:32 +000016
Evan Cheng4e4c71e2006-02-21 20:00:20 +000017//===----------------------------------------------------------------------===//
18// SSE scalar FP Instructions
19//===----------------------------------------------------------------------===//
20
Dan Gohman533297b2009-10-29 18:10:34 +000021// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded after
22// instruction selection into a branch sequence.
23let Uses = [EFLAGS], usesCustomInserter = 1 in {
Evan Cheng4e4c71e2006-02-21 20:00:20 +000024 def CMOV_FR32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000025 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +000026 "#CMOV_FR32 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +000027 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
28 EFLAGS))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +000029 def CMOV_FR64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000030 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +000031 "#CMOV_FR64 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +000032 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
33 EFLAGS))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +000034 def CMOV_V4F32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000035 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +000036 "#CMOV_V4F32 PSEUDO!",
37 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +000038 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
39 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +000040 def CMOV_V2F64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000041 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +000042 "#CMOV_V2F64 PSEUDO!",
43 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +000044 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
45 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +000046 def CMOV_V2I64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000047 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +000048 "#CMOV_V2I64 PSEUDO!",
49 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +000050 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng0488db92007-09-25 01:57:46 +000051 EFLAGS)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +000052}
53
Bill Wendlingddd35322007-05-02 23:11:52 +000054//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000055// SSE 1 & 2 Instructions Classes
56//===----------------------------------------------------------------------===//
57
58/// sse12_fp_scalar - SSE 1 & 2 scalar instructions class
59multiclass sse12_fp_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000060 RegisterClass RC, X86MemOperand x86memop,
61 bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000062 let isCommutable = 1 in {
63 def rr : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000064 !if(Is2Addr,
65 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
66 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
67 [(set RC:$dst, (OpNode RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000068 }
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +000069 def rm : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000070 !if(Is2Addr,
71 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
72 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
73 [(set RC:$dst, (OpNode RC:$src1, (load addr:$src2)))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000074}
75
76/// sse12_fp_scalar_int - SSE 1 & 2 scalar instructions intrinsics class
77multiclass sse12_fp_scalar_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000078 string asm, string SSEVer, string FPSizeStr,
79 Operand memopr, ComplexPattern mem_cpat,
80 bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000081 def rr_Int : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000082 !if(Is2Addr,
83 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
84 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
85 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse",
86 !strconcat(SSEVer, !strconcat("_",
87 !strconcat(OpcodeStr, FPSizeStr))))
88 RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +000089 def rm_Int : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, memopr:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000090 !if(Is2Addr,
91 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
92 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
93 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse",
94 !strconcat(SSEVer, !strconcat("_",
95 !strconcat(OpcodeStr, FPSizeStr))))
96 RC:$src1, mem_cpat:$src2))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000097}
98
99/// sse12_fp_packed - SSE 1 & 2 packed instructions class
100multiclass sse12_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
101 RegisterClass RC, ValueType vt,
102 X86MemOperand x86memop, PatFrag mem_frag,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000103 Domain d, bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000104 let isCommutable = 1 in
105 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000106 !if(Is2Addr,
107 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
108 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
109 [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], d>;
110 let mayLoad = 1 in
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +0000111 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000112 !if(Is2Addr,
113 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
114 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
115 [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))], d>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000116}
117
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000118/// sse12_fp_packed_logical_rm - SSE 1 & 2 packed instructions class
119multiclass sse12_fp_packed_logical_rm<bits<8> opc, RegisterClass RC, Domain d,
120 string OpcodeStr, X86MemOperand x86memop,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000121 list<dag> pat_rr, list<dag> pat_rm,
122 bit Is2Addr = 1> {
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000123 let isCommutable = 1 in
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000124 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
125 !if(Is2Addr,
126 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
127 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
128 pat_rr, d>;
129 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
130 !if(Is2Addr,
131 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
132 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
133 pat_rm, d>;
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000134}
135
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000136/// sse12_fp_packed_int - SSE 1 & 2 packed instructions intrinsics class
137multiclass sse12_fp_packed_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000138 string asm, string SSEVer, string FPSizeStr,
139 X86MemOperand x86memop, PatFrag mem_frag,
140 Domain d, bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000141 def rr_Int : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000142 !if(Is2Addr,
143 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
144 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
145 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse",
146 !strconcat(SSEVer, !strconcat("_",
147 !strconcat(OpcodeStr, FPSizeStr))))
148 RC:$src1, RC:$src2))], d>;
149 def rm_Int : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1,x86memop:$src2),
150 !if(Is2Addr,
151 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
152 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
153 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse",
154 !strconcat(SSEVer, !strconcat("_",
155 !strconcat(OpcodeStr, FPSizeStr))))
156 RC:$src1, (mem_frag addr:$src2)))], d>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000157}
158
159//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000160// SSE 1 & 2 - Move Instructions
161//===----------------------------------------------------------------------===//
162
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000163class sse12_move_rr<RegisterClass RC, ValueType vt, string asm> :
164 SI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, RC:$src2), asm,
165 [(set (vt VR128:$dst), (movl VR128:$src1, (scalar_to_vector RC:$src2)))]>;
166
167// Loading from memory automatically zeroing upper bits.
168class sse12_move_rm<RegisterClass RC, X86MemOperand x86memop,
169 PatFrag mem_pat, string OpcodeStr> :
170 SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
171 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
172 [(set RC:$dst, (mem_pat addr:$src))]>;
173
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000174// Move Instructions. Register-to-register movss/movsd is not used for FR32/64
175// register copies because it's a partial register update; FsMOVAPSrr/FsMOVAPDrr
176// is used instead. Register-to-register movss/movsd is not modeled as an
177// INSERT_SUBREG because INSERT_SUBREG requires that the insert be implementable
178// in terms of a copy, and just mentioned, we don't use movss/movsd for copies.
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000179let isAsmParserOnly = 1 in {
180 def VMOVSSrr : sse12_move_rr<FR32, v4f32,
181 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XS, VEX_4V;
182 def VMOVSDrr : sse12_move_rr<FR64, v2f64,
183 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XD, VEX_4V;
184
185 let canFoldAsLoad = 1, isReMaterializable = 1 in {
186 def VMOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS, VEX;
187
188 let AddedComplexity = 20 in
189 def VMOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD, VEX;
190 }
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000191}
192
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000193let Constraints = "$src1 = $dst" in {
194 def MOVSSrr : sse12_move_rr<FR32, v4f32,
195 "movss\t{$src2, $dst|$dst, $src2}">, XS;
196 def MOVSDrr : sse12_move_rr<FR64, v2f64,
197 "movsd\t{$src2, $dst|$dst, $src2}">, XD;
198}
199
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000200let canFoldAsLoad = 1, isReMaterializable = 1 in {
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000201 def MOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS;
202
203 let AddedComplexity = 20 in
204 def MOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000205}
206
207let AddedComplexity = 15 in {
208// Extract the low 32-bit value from one vector and insert it into another.
209def : Pat<(v4f32 (movl VR128:$src1, VR128:$src2)),
210 (MOVSSrr (v4f32 VR128:$src1),
211 (EXTRACT_SUBREG (v4f32 VR128:$src2), sub_ss))>;
212// Extract the low 64-bit value from one vector and insert it into another.
213def : Pat<(v2f64 (movl VR128:$src1, VR128:$src2)),
214 (MOVSDrr (v2f64 VR128:$src1),
215 (EXTRACT_SUBREG (v2f64 VR128:$src2), sub_sd))>;
216}
217
218// Implicitly promote a 32-bit scalar to a vector.
219def : Pat<(v4f32 (scalar_to_vector FR32:$src)),
220 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), FR32:$src, sub_ss)>;
221// Implicitly promote a 64-bit scalar to a vector.
222def : Pat<(v2f64 (scalar_to_vector FR64:$src)),
223 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), FR64:$src, sub_sd)>;
224
225let AddedComplexity = 20 in {
226// MOVSSrm zeros the high parts of the register; represent this
227// with SUBREG_TO_REG.
228def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
229 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
230def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
231 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
232def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
233 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
234// MOVSDrm zeros the high parts of the register; represent this
235// with SUBREG_TO_REG.
236def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
237 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
238def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
239 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
240def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
241 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
242def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
243 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
244def : Pat<(v2f64 (X86vzload addr:$src)),
245 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
246}
247
248// Store scalar value to memory.
249def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
250 "movss\t{$src, $dst|$dst, $src}",
251 [(store FR32:$src, addr:$dst)]>;
252def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
253 "movsd\t{$src, $dst|$dst, $src}",
254 [(store FR64:$src, addr:$dst)]>;
255
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000256let isAsmParserOnly = 1 in {
257def VMOVSSmr : SI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
258 "movss\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +0000259 [(store FR32:$src, addr:$dst)]>, XS, VEX;
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000260def VMOVSDmr : SI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
261 "movsd\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +0000262 [(store FR64:$src, addr:$dst)]>, XD, VEX;
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000263}
264
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000265// Extract and store.
266def : Pat<(store (f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
267 addr:$dst),
268 (MOVSSmr addr:$dst,
269 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
270def : Pat<(store (f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
271 addr:$dst),
272 (MOVSDmr addr:$dst,
273 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
274
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000275// Move Aligned/Unaligned floating point values
276multiclass sse12_mov_packed<bits<8> opc, RegisterClass RC,
277 X86MemOperand x86memop, PatFrag ld_frag,
278 string asm, Domain d,
279 bit IsReMaterializable = 1> {
280let neverHasSideEffects = 1 in
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000281 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
282 !strconcat(asm, "\t{$src, $dst|$dst, $src}"), [], d>;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000283let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable in
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000284 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
285 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000286 [(set RC:$dst, (ld_frag addr:$src))], d>;
287}
288
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000289let isAsmParserOnly = 1 in {
290defm VMOVAPS : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv4f32,
291 "movaps", SSEPackedSingle>, VEX;
292defm VMOVAPD : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv2f64,
293 "movapd", SSEPackedDouble>, OpSize, VEX;
294defm VMOVUPS : sse12_mov_packed<0x10, VR128, f128mem, loadv4f32,
295 "movups", SSEPackedSingle>, VEX;
296defm VMOVUPD : sse12_mov_packed<0x10, VR128, f128mem, loadv2f64,
297 "movupd", SSEPackedDouble, 0>, OpSize, VEX;
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +0000298
299defm VMOVAPSY : sse12_mov_packed<0x28, VR256, f256mem, alignedloadv8f32,
300 "movaps", SSEPackedSingle>, VEX;
301defm VMOVAPDY : sse12_mov_packed<0x28, VR256, f256mem, alignedloadv4f64,
302 "movapd", SSEPackedDouble>, OpSize, VEX;
303defm VMOVUPSY : sse12_mov_packed<0x10, VR256, f256mem, loadv8f32,
304 "movups", SSEPackedSingle>, VEX;
305defm VMOVUPDY : sse12_mov_packed<0x10, VR256, f256mem, loadv4f64,
306 "movupd", SSEPackedDouble, 0>, OpSize, VEX;
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000307}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000308defm MOVAPS : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv4f32,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000309 "movaps", SSEPackedSingle>, TB;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000310defm MOVAPD : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv2f64,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000311 "movapd", SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000312defm MOVUPS : sse12_mov_packed<0x10, VR128, f128mem, loadv4f32,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000313 "movups", SSEPackedSingle>, TB;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000314defm MOVUPD : sse12_mov_packed<0x10, VR128, f128mem, loadv2f64,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000315 "movupd", SSEPackedDouble, 0>, TB, OpSize;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000316
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000317let isAsmParserOnly = 1 in {
318def VMOVAPSmr : VPSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
319 "movaps\t{$src, $dst|$dst, $src}",
320 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>, VEX;
321def VMOVAPDmr : VPDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
322 "movapd\t{$src, $dst|$dst, $src}",
323 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>, VEX;
324def VMOVUPSmr : VPSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
325 "movups\t{$src, $dst|$dst, $src}",
326 [(store (v4f32 VR128:$src), addr:$dst)]>, VEX;
327def VMOVUPDmr : VPDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
328 "movupd\t{$src, $dst|$dst, $src}",
329 [(store (v2f64 VR128:$src), addr:$dst)]>, VEX;
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +0000330def VMOVAPSYmr : VPSI<0x29, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
331 "movaps\t{$src, $dst|$dst, $src}",
332 [(alignedstore (v8f32 VR256:$src), addr:$dst)]>, VEX;
333def VMOVAPDYmr : VPDI<0x29, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
334 "movapd\t{$src, $dst|$dst, $src}",
335 [(alignedstore (v4f64 VR256:$src), addr:$dst)]>, VEX;
336def VMOVUPSYmr : VPSI<0x11, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
337 "movups\t{$src, $dst|$dst, $src}",
338 [(store (v8f32 VR256:$src), addr:$dst)]>, VEX;
339def VMOVUPDYmr : VPDI<0x11, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
340 "movupd\t{$src, $dst|$dst, $src}",
341 [(store (v4f64 VR256:$src), addr:$dst)]>, VEX;
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000342}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000343def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
344 "movaps\t{$src, $dst|$dst, $src}",
345 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
346def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
347 "movapd\t{$src, $dst|$dst, $src}",
348 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
349def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
350 "movups\t{$src, $dst|$dst, $src}",
351 [(store (v4f32 VR128:$src), addr:$dst)]>;
352def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
353 "movupd\t{$src, $dst|$dst, $src}",
354 [(store (v2f64 VR128:$src), addr:$dst)]>;
355
356// Intrinsic forms of MOVUPS/D load and store
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000357let isAsmParserOnly = 1 in {
358 let canFoldAsLoad = 1, isReMaterializable = 1 in
359 def VMOVUPSrm_Int : VPSI<0x10, MRMSrcMem, (outs VR128:$dst),
360 (ins f128mem:$src),
361 "movups\t{$src, $dst|$dst, $src}",
362 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>, VEX;
363 def VMOVUPDrm_Int : VPDI<0x10, MRMSrcMem, (outs VR128:$dst),
364 (ins f128mem:$src),
365 "movupd\t{$src, $dst|$dst, $src}",
366 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>, VEX;
367 def VMOVUPSmr_Int : VPSI<0x11, MRMDestMem, (outs),
368 (ins f128mem:$dst, VR128:$src),
369 "movups\t{$src, $dst|$dst, $src}",
370 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>, VEX;
371 def VMOVUPDmr_Int : VPDI<0x11, MRMDestMem, (outs),
372 (ins f128mem:$dst, VR128:$src),
373 "movupd\t{$src, $dst|$dst, $src}",
374 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>, VEX;
375}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000376let canFoldAsLoad = 1, isReMaterializable = 1 in
377def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
378 "movups\t{$src, $dst|$dst, $src}",
379 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
380def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
381 "movupd\t{$src, $dst|$dst, $src}",
382 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
383
384def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
385 "movups\t{$src, $dst|$dst, $src}",
386 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
387def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
388 "movupd\t{$src, $dst|$dst, $src}",
389 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
390
391// Move Low/High packed floating point values
392multiclass sse12_mov_hilo_packed<bits<8>opc, RegisterClass RC,
393 PatFrag mov_frag, string base_opc,
394 string asm_opr> {
395 def PSrm : PI<opc, MRMSrcMem,
396 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
397 !strconcat(!strconcat(base_opc,"s"), asm_opr),
398 [(set RC:$dst,
399 (mov_frag RC:$src1,
400 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))],
401 SSEPackedSingle>, TB;
402
403 def PDrm : PI<opc, MRMSrcMem,
404 (outs RC:$dst), (ins RC:$src1, f64mem:$src2),
405 !strconcat(!strconcat(base_opc,"d"), asm_opr),
406 [(set RC:$dst, (v2f64 (mov_frag RC:$src1,
407 (scalar_to_vector (loadf64 addr:$src2)))))],
408 SSEPackedDouble>, TB, OpSize;
409}
410
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000411let isAsmParserOnly = 1, AddedComplexity = 20 in {
412 defm VMOVL : sse12_mov_hilo_packed<0x12, VR128, movlp, "movlp",
413 "\t{$src2, $src1, $dst|$dst, $src1, $src2}">, VEX_4V;
414 defm VMOVH : sse12_mov_hilo_packed<0x16, VR128, movlhps, "movhp",
415 "\t{$src2, $src1, $dst|$dst, $src1, $src2}">, VEX_4V;
416}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000417let Constraints = "$src1 = $dst", AddedComplexity = 20 in {
418 defm MOVL : sse12_mov_hilo_packed<0x12, VR128, movlp, "movlp",
419 "\t{$src2, $dst|$dst, $src2}">;
420 defm MOVH : sse12_mov_hilo_packed<0x16, VR128, movlhps, "movhp",
421 "\t{$src2, $dst|$dst, $src2}">;
422}
423
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000424let isAsmParserOnly = 1 in {
425def VMOVLPSmr : VPSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
426 "movlps\t{$src, $dst|$dst, $src}",
427 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
428 (iPTR 0))), addr:$dst)]>, VEX;
429def VMOVLPDmr : VPDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
430 "movlpd\t{$src, $dst|$dst, $src}",
431 [(store (f64 (vector_extract (v2f64 VR128:$src),
432 (iPTR 0))), addr:$dst)]>, VEX;
433}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000434def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
435 "movlps\t{$src, $dst|$dst, $src}",
436 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
437 (iPTR 0))), addr:$dst)]>;
438def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
439 "movlpd\t{$src, $dst|$dst, $src}",
440 [(store (f64 (vector_extract (v2f64 VR128:$src),
441 (iPTR 0))), addr:$dst)]>;
442
443// v2f64 extract element 1 is always custom lowered to unpack high to low
444// and extract element 0 so the non-store version isn't too horrible.
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000445let isAsmParserOnly = 1 in {
446def VMOVHPSmr : VPSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
447 "movhps\t{$src, $dst|$dst, $src}",
448 [(store (f64 (vector_extract
449 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
450 (undef)), (iPTR 0))), addr:$dst)]>,
451 VEX;
452def VMOVHPDmr : VPDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
453 "movhpd\t{$src, $dst|$dst, $src}",
454 [(store (f64 (vector_extract
455 (v2f64 (unpckh VR128:$src, (undef))),
456 (iPTR 0))), addr:$dst)]>,
457 VEX;
458}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000459def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
460 "movhps\t{$src, $dst|$dst, $src}",
461 [(store (f64 (vector_extract
462 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
463 (undef)), (iPTR 0))), addr:$dst)]>;
464def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
465 "movhpd\t{$src, $dst|$dst, $src}",
466 [(store (f64 (vector_extract
467 (v2f64 (unpckh VR128:$src, (undef))),
468 (iPTR 0))), addr:$dst)]>;
469
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000470let isAsmParserOnly = 1, AddedComplexity = 20 in {
471 def VMOVLHPSrr : VPSI<0x16, MRMSrcReg, (outs VR128:$dst),
472 (ins VR128:$src1, VR128:$src2),
473 "movlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
474 [(set VR128:$dst,
475 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>,
476 VEX_4V;
477 def VMOVHLPSrr : VPSI<0x12, MRMSrcReg, (outs VR128:$dst),
478 (ins VR128:$src1, VR128:$src2),
479 "movhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
480 [(set VR128:$dst,
481 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>,
482 VEX_4V;
483}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000484let Constraints = "$src1 = $dst", AddedComplexity = 20 in {
485 def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst),
486 (ins VR128:$src1, VR128:$src2),
487 "movlhps\t{$src2, $dst|$dst, $src2}",
488 [(set VR128:$dst,
489 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>;
490 def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst),
491 (ins VR128:$src1, VR128:$src2),
492 "movhlps\t{$src2, $dst|$dst, $src2}",
493 [(set VR128:$dst,
494 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>;
495}
496
497def : Pat<(movlhps VR128:$src1, (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
498 (MOVHPSrm (v4i32 VR128:$src1), addr:$src2)>;
499let AddedComplexity = 20 in {
500 def : Pat<(v4f32 (movddup VR128:$src, (undef))),
501 (MOVLHPSrr (v4f32 VR128:$src), (v4f32 VR128:$src))>;
502 def : Pat<(v2i64 (movddup VR128:$src, (undef))),
503 (MOVLHPSrr (v2i64 VR128:$src), (v2i64 VR128:$src))>;
504}
505
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000506//===----------------------------------------------------------------------===//
507// SSE 1 & 2 - Conversion Instructions
508//===----------------------------------------------------------------------===//
509
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000510multiclass sse12_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000511 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
512 string asm> {
513 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
514 [(set DstRC:$dst, (OpNode SrcRC:$src))]>;
515 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
516 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>;
517}
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000518
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000519multiclass sse12_cvt_s_np<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
520 X86MemOperand x86memop, string asm> {
521 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
522 []>;
523 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
524 []>;
525}
526
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000527multiclass sse12_cvt_p<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
528 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
529 string asm, Domain d> {
530 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
531 [(set DstRC:$dst, (OpNode SrcRC:$src))], d>;
532 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
533 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))], d>;
534}
535
536multiclass sse12_vcvt_avx<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000537 X86MemOperand x86memop, string asm> {
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000538 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000539 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>;
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000540 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000541 (ins DstRC:$src1, x86memop:$src),
542 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>;
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000543}
544
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000545let isAsmParserOnly = 1 in {
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000546defm VCVTTSS2SI : sse12_cvt_s<0x2C, FR32, GR32, fp_to_sint, f32mem, loadf32,
547 "cvttss2si\t{$src, $dst|$dst, $src}">, XS, VEX;
548defm VCVTTSS2SIr64 : sse12_cvt_s<0x2C, FR32, GR64, fp_to_sint, f32mem, loadf32,
549 "cvttss2si\t{$src, $dst|$dst, $src}">, XS, VEX,
550 VEX_W;
551defm VCVTTSD2SI : sse12_cvt_s<0x2C, FR64, GR32, fp_to_sint, f64mem, loadf64,
552 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD, VEX;
553defm VCVTTSD2SIr64 : sse12_cvt_s<0x2C, FR64, GR64, fp_to_sint, f64mem, loadf64,
554 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD, VEX,
555 VEX_W;
556
557// The assembler can recognize rr 64-bit instructions by seeing a rxx
558// register, but the same isn't true when only using memory operands,
559// provide other assembly "l" and "q" forms to address this explicitly
560// where appropriate to do so.
561defm VCVTSI2SS : sse12_vcvt_avx<0x2A, GR32, FR32, i32mem, "cvtsi2ss">, XS,
562 VEX_4V;
563defm VCVTSI2SSQ : sse12_vcvt_avx<0x2A, GR64, FR32, i64mem, "cvtsi2ssq">, XS,
564 VEX_4V, VEX_W;
565defm VCVTSI2SD : sse12_vcvt_avx<0x2A, GR32, FR64, i32mem, "cvtsi2sd">, XD,
566 VEX_4V;
567defm VCVTSI2SDL : sse12_vcvt_avx<0x2A, GR32, FR64, i32mem, "cvtsi2sdl">, XD,
568 VEX_4V;
569defm VCVTSI2SDQ : sse12_vcvt_avx<0x2A, GR64, FR64, i64mem, "cvtsi2sdq">, XD,
570 VEX_4V, VEX_W;
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000571}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000572
573defm CVTTSS2SI : sse12_cvt_s<0x2C, FR32, GR32, fp_to_sint, f32mem, loadf32,
574 "cvttss2si\t{$src, $dst|$dst, $src}">, XS;
575defm CVTTSD2SI : sse12_cvt_s<0x2C, FR64, GR32, fp_to_sint, f64mem, loadf64,
576 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD;
577defm CVTSI2SS : sse12_cvt_s<0x2A, GR32, FR32, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000578 "cvtsi2ss\t{$src, $dst|$dst, $src}">, XS;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000579defm CVTSI2SD : sse12_cvt_s<0x2A, GR32, FR64, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000580 "cvtsi2sd\t{$src, $dst|$dst, $src}">, XD;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000581
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000582// Conversion Instructions Intrinsics - Match intrinsics which expect MM
583// and/or XMM operand(s).
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000584multiclass sse12_cvt_pint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
585 Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag,
586 string asm, Domain d> {
587 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
588 [(set DstRC:$dst, (Int SrcRC:$src))], d>;
589 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
590 [(set DstRC:$dst, (Int (ld_frag addr:$src)))], d>;
591}
592
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000593multiclass sse12_cvt_sint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
594 Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag,
595 string asm> {
596 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
597 [(set DstRC:$dst, (Int SrcRC:$src))]>;
598 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
599 [(set DstRC:$dst, (Int (ld_frag addr:$src)))]>;
600}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000601
602multiclass sse12_cvt_pint_3addr<bits<8> opc, RegisterClass SrcRC,
603 RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop,
604 PatFrag ld_frag, string asm, Domain d> {
605 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src2),
606 asm, [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))], d>;
607 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst),
608 (ins DstRC:$src1, x86memop:$src2), asm,
609 [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))], d>;
610}
611
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000612multiclass sse12_cvt_sint_3addr<bits<8> opc, RegisterClass SrcRC,
613 RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop,
614 PatFrag ld_frag, string asm> {
615 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src2),
616 asm, [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))]>;
617 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
618 (ins DstRC:$src1, x86memop:$src2), asm,
619 [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))]>;
620}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000621
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000622let isAsmParserOnly = 1 in {
623 defm Int_VCVTSS2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse_cvtss2si,
624 f32mem, load, "cvtss2si\t{$src, $dst|$dst, $src}">, XS,
625 VEX;
626 defm Int_VCVTSD2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse2_cvtsd2si,
627 f128mem, load, "cvtsd2si\t{$src, $dst|$dst, $src}">, XD,
628 VEX;
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000629 // FIXME: The asm matcher has a hack to ignore instructions with _Int and Int_
630 // Get rid of this hack or rename the intrinsics, there are several
631 // intructions that only match with the intrinsic form, why create duplicates
632 // to let them be recognized by the assembler?
633 defm VCVTSD2SI_alt : sse12_cvt_s_np<0x2D, FR64, GR32, f64mem,
634 "cvtsd2si\t{$src, $dst|$dst, $src}">, XD, VEX;
635 defm VCVTSD2SI64 : sse12_cvt_s_np<0x2D, FR64, GR64, f64mem,
636 "cvtsd2si\t{$src, $dst|$dst, $src}">, XD, VEX, VEX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000637}
638defm Int_CVTSS2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse_cvtss2si,
639 f32mem, load, "cvtss2si\t{$src, $dst|$dst, $src}">, XS;
640defm Int_CVTSD2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse2_cvtsd2si,
641 f128mem, load, "cvtsd2si\t{$src, $dst|$dst, $src}">, XD;
642
643
644let Constraints = "$src1 = $dst" in {
645 defm Int_CVTSI2SS : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
646 int_x86_sse_cvtsi2ss, i32mem, loadi32,
647 "cvtsi2ss\t{$src2, $dst|$dst, $src2}">, XS;
648 defm Int_CVTSI2SD : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
649 int_x86_sse2_cvtsi2sd, i32mem, loadi32,
650 "cvtsi2ss\t{$src2, $dst|$dst, $src2}">, XD;
651}
652
653// Instructions below don't have an AVX form.
654defm Int_CVTPS2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtps2pi,
655 f64mem, load, "cvtps2pi\t{$src, $dst|$dst, $src}",
656 SSEPackedSingle>, TB;
657defm Int_CVTPD2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtpd2pi,
658 f128mem, memop, "cvtpd2pi\t{$src, $dst|$dst, $src}",
659 SSEPackedDouble>, TB, OpSize;
660defm Int_CVTTPS2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttps2pi,
661 f64mem, load, "cvttps2pi\t{$src, $dst|$dst, $src}",
662 SSEPackedSingle>, TB;
663defm Int_CVTTPD2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttpd2pi,
664 f128mem, memop, "cvttpd2pi\t{$src, $dst|$dst, $src}",
665 SSEPackedDouble>, TB, OpSize;
666defm Int_CVTPI2PD : sse12_cvt_pint<0x2A, VR64, VR128, int_x86_sse_cvtpi2pd,
667 i64mem, load, "cvtpi2pd\t{$src, $dst|$dst, $src}",
668 SSEPackedDouble>, TB, OpSize;
669let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000670 defm Int_CVTPI2PS : sse12_cvt_pint_3addr<0x2A, VR64, VR128,
671 int_x86_sse_cvtpi2ps,
672 i64mem, load, "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
673 SSEPackedSingle>, TB;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000674}
675
676/// SSE 1 Only
677
678// Aliases for intrinsics
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000679let isAsmParserOnly = 1, Pattern = []<dag> in {
680defm Int_VCVTTSS2SI : sse12_cvt_sint_3addr<0x2C, VR128, GR32,
681 int_x86_sse_cvttss2si, f32mem, load,
682 "cvttss2si\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XS;
683defm Int_VCVTTSD2SI : sse12_cvt_sint_3addr<0x2C, VR128, GR32,
684 int_x86_sse2_cvttsd2si, f128mem, load,
685 "cvttss2si\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XD;
686}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000687defm Int_CVTTSS2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse_cvttss2si,
688 f32mem, load, "cvttss2si\t{$src, $dst|$dst, $src}">,
689 XS;
690defm Int_CVTTSD2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse2_cvttsd2si,
691 f128mem, load, "cvttss2si\t{$src, $dst|$dst, $src}">,
692 XD;
693
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000694let isAsmParserOnly = 1, Pattern = []<dag> in {
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000695defm VCVTSS2SI : sse12_cvt_s<0x2D, FR32, GR32, undef, f32mem, load,
696 "cvtss2si{l}\t{$src, $dst|$dst, $src}">, XS, VEX;
697defm VCVTSS2SI64 : sse12_cvt_s<0x2D, FR32, GR64, undef, f32mem, load,
698 "cvtss2si\t{$src, $dst|$dst, $src}">, XS, VEX,
699 VEX_W;
700defm VCVTDQ2PS : sse12_cvt_p<0x5B, VR128, VR128, undef, f128mem, load,
701 "cvtdq2ps\t{$src, $dst|$dst, $src}",
702 SSEPackedSingle>, TB, VEX;
703defm VCVTDQ2PSY : sse12_cvt_p<0x5B, VR256, VR256, undef, f256mem, load,
704 "cvtdq2ps\t{$src, $dst|$dst, $src}",
705 SSEPackedSingle>, TB, VEX;
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000706}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000707let Pattern = []<dag> in {
708defm CVTSS2SI : sse12_cvt_s<0x2D, FR32, GR32, undef, f32mem, load /*dummy*/,
709 "cvtss2si{l}\t{$src, $dst|$dst, $src}">, XS;
710defm CVTDQ2PS : sse12_cvt_p<0x5B, VR128, VR128, undef, f128mem, load /*dummy*/,
711 "cvtdq2ps\t{$src, $dst|$dst, $src}",
712 SSEPackedSingle>, TB; /* PD SSE3 form is avaiable */
713}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000714
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000715/// SSE 2 Only
716
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000717// Convert scalar double to scalar single
718let isAsmParserOnly = 1 in {
719def VCVTSD2SSrr : VSDI<0x5A, MRMSrcReg, (outs FR32:$dst),
720 (ins FR64:$src1, FR64:$src2),
721 "cvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
722 VEX_4V;
723def VCVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst),
724 (ins FR64:$src1, f64mem:$src2),
725 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000726 []>, XD, Requires<[HasAVX, OptForSize]>, VEX_4V;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000727}
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000728def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
729 "cvtsd2ss\t{$src, $dst|$dst, $src}",
730 [(set FR32:$dst, (fround FR64:$src))]>;
731def CVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
732 "cvtsd2ss\t{$src, $dst|$dst, $src}",
733 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>, XD,
734 Requires<[HasSSE2, OptForSize]>;
735
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000736let isAsmParserOnly = 1 in
737defm Int_VCVTSD2SS: sse12_cvt_sint_3addr<0x5A, VR128, VR128,
738 int_x86_sse2_cvtsd2ss, f64mem, load,
739 "cvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}">,
740 XS, VEX_4V;
741let Constraints = "$src1 = $dst" in
742defm Int_CVTSD2SS: sse12_cvt_sint_3addr<0x5A, VR128, VR128,
743 int_x86_sse2_cvtsd2ss, f64mem, load,
744 "cvtsd2ss\t{$src2, $dst|$dst, $src2}">, XS;
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000745
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000746// Convert scalar single to scalar double
747let isAsmParserOnly = 1 in { // SSE2 instructions with XS prefix
748def VCVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst),
749 (ins FR32:$src1, FR32:$src2),
750 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000751 []>, XS, Requires<[HasAVX]>, VEX_4V;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000752def VCVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst),
753 (ins FR32:$src1, f32mem:$src2),
754 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000755 []>, XS, VEX_4V, Requires<[HasAVX, OptForSize]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000756}
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000757def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
758 "cvtss2sd\t{$src, $dst|$dst, $src}",
759 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
760 Requires<[HasSSE2]>;
761def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
762 "cvtss2sd\t{$src, $dst|$dst, $src}",
763 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
764 Requires<[HasSSE2, OptForSize]>;
765
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000766let isAsmParserOnly = 1 in {
767def Int_VCVTSS2SDrr: I<0x5A, MRMSrcReg,
768 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
769 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
770 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
771 VR128:$src2))]>, XS, VEX_4V,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000772 Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000773def Int_VCVTSS2SDrm: I<0x5A, MRMSrcMem,
774 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
775 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
776 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
777 (load addr:$src2)))]>, XS, VEX_4V,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000778 Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000779}
780let Constraints = "$src1 = $dst" in { // SSE2 instructions with XS prefix
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000781def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
782 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
783 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
784 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
785 VR128:$src2))]>, XS,
786 Requires<[HasSSE2]>;
787def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
788 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
789 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
790 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
791 (load addr:$src2)))]>, XS,
792 Requires<[HasSSE2]>;
793}
794
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000795def : Pat<(extloadf32 addr:$src),
796 (CVTSS2SDrr (MOVSSrm addr:$src))>,
797 Requires<[HasSSE2, OptForSpeed]>;
798
799// Convert doubleword to packed single/double fp
800let isAsmParserOnly = 1 in { // SSE2 instructions without OpSize prefix
801def Int_VCVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
802 "vcvtdq2ps\t{$src, $dst|$dst, $src}",
803 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000804 TB, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000805def Int_VCVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
806 "vcvtdq2ps\t{$src, $dst|$dst, $src}",
807 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
808 (bitconvert (memopv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000809 TB, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000810}
811def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
812 "cvtdq2ps\t{$src, $dst|$dst, $src}",
813 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
814 TB, Requires<[HasSSE2]>;
815def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
816 "cvtdq2ps\t{$src, $dst|$dst, $src}",
817 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
818 (bitconvert (memopv2i64 addr:$src))))]>,
819 TB, Requires<[HasSSE2]>;
820
821// FIXME: why the non-intrinsic version is described as SSE3?
822let isAsmParserOnly = 1 in { // SSE2 instructions with XS prefix
823def Int_VCVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
824 "vcvtdq2pd\t{$src, $dst|$dst, $src}",
825 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000826 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000827def Int_VCVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
828 "vcvtdq2pd\t{$src, $dst|$dst, $src}",
829 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
830 (bitconvert (memopv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000831 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000832}
833def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
834 "cvtdq2pd\t{$src, $dst|$dst, $src}",
835 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
836 XS, Requires<[HasSSE2]>;
837def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
838 "cvtdq2pd\t{$src, $dst|$dst, $src}",
839 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
840 (bitconvert (memopv2i64 addr:$src))))]>,
841 XS, Requires<[HasSSE2]>;
842
843// Convert packed single/double fp to doubleword
844let isAsmParserOnly = 1 in {
845def VCVTPS2DQrr : VPDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000846 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000847def VCVTPS2DQrm : VPDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000848 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
849def VCVTPS2DQYrr : VPDI<0x5B, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
850 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
851def VCVTPS2DQYrm : VPDI<0x5B, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
852 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000853}
854def CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
855 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
856def CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
857 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
858
859let isAsmParserOnly = 1 in {
860def Int_VCVTPS2DQrr : VPDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
861 "cvtps2dq\t{$src, $dst|$dst, $src}",
862 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>,
863 VEX;
864def Int_VCVTPS2DQrm : VPDI<0x5B, MRMSrcMem, (outs VR128:$dst),
865 (ins f128mem:$src),
866 "cvtps2dq\t{$src, $dst|$dst, $src}",
867 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
868 (memop addr:$src)))]>, VEX;
869}
870def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
871 "cvtps2dq\t{$src, $dst|$dst, $src}",
872 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
873def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
874 "cvtps2dq\t{$src, $dst|$dst, $src}",
875 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
876 (memop addr:$src)))]>;
877
878let isAsmParserOnly = 1 in { // SSE2 packed instructions with XD prefix
879def Int_VCVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
880 "vcvtpd2dq\t{$src, $dst|$dst, $src}",
881 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000882 XD, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000883def Int_VCVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
884 "vcvtpd2dq\t{$src, $dst|$dst, $src}",
885 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
886 (memop addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000887 XD, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000888}
889def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
890 "cvtpd2dq\t{$src, $dst|$dst, $src}",
891 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
892 XD, Requires<[HasSSE2]>;
893def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
894 "cvtpd2dq\t{$src, $dst|$dst, $src}",
895 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
896 (memop addr:$src)))]>,
897 XD, Requires<[HasSSE2]>;
898
899
900// Convert with truncation packed single/double fp to doubleword
901let isAsmParserOnly = 1 in { // SSE2 packed instructions with XS prefix
902def VCVTTPS2DQrr : VSSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
903 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
904def VCVTTPS2DQrm : VSSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
905 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000906def VCVTTPS2DQYrr : VSSI<0x5B, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
907 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
908def VCVTTPS2DQYrm : VSSI<0x5B, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
909 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000910}
911def CVTTPS2DQrr : SSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
912 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
913def CVTTPS2DQrm : SSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
914 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
915
916
917let isAsmParserOnly = 1 in {
918def Int_VCVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
919 "vcvttps2dq\t{$src, $dst|$dst, $src}",
920 [(set VR128:$dst,
921 (int_x86_sse2_cvttps2dq VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000922 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000923def Int_VCVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
924 "vcvttps2dq\t{$src, $dst|$dst, $src}",
925 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
926 (memop addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000927 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000928}
929def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
930 "cvttps2dq\t{$src, $dst|$dst, $src}",
931 [(set VR128:$dst,
932 (int_x86_sse2_cvttps2dq VR128:$src))]>,
933 XS, Requires<[HasSSE2]>;
934def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
935 "cvttps2dq\t{$src, $dst|$dst, $src}",
936 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
937 (memop addr:$src)))]>,
938 XS, Requires<[HasSSE2]>;
939
940let isAsmParserOnly = 1 in {
941def Int_VCVTTPD2DQrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst),
942 (ins VR128:$src),
943 "cvttpd2dq\t{$src, $dst|$dst, $src}",
944 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>,
945 VEX;
946def Int_VCVTTPD2DQrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst),
947 (ins f128mem:$src),
948 "cvttpd2dq\t{$src, $dst|$dst, $src}",
949 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
950 (memop addr:$src)))]>, VEX;
951}
952def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
953 "cvttpd2dq\t{$src, $dst|$dst, $src}",
954 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
955def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
956 "cvttpd2dq\t{$src, $dst|$dst, $src}",
957 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
958 (memop addr:$src)))]>;
959
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000960let isAsmParserOnly = 1 in {
961// The assembler can recognize rr 256-bit instructions by seeing a ymm
962// register, but the same isn't true when using memory operands instead.
963// Provide other assembly rr and rm forms to address this explicitly.
964def VCVTTPD2DQrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
965 "cvttpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
966def VCVTTPD2DQXrYr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
967 "cvttpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
968
969// XMM only
970def VCVTTPD2DQXrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
971 "cvttpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
972def VCVTTPD2DQXrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
973 "cvttpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
974
975// YMM only
976def VCVTTPD2DQYrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
977 "cvttpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX;
978def VCVTTPD2DQYrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f256mem:$src),
979 "cvttpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX, VEX_L;
980}
981
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000982// Convert packed single to packed double
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000983let isAsmParserOnly = 1, Predicates = [HasAVX] in {
984 // SSE2 instructions without OpSize prefix
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000985def VCVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000986 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000987def VCVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000988 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
989def VCVTPS2PDYrr : I<0x5A, MRMSrcReg, (outs VR256:$dst), (ins VR128:$src),
990 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
991def VCVTPS2PDYrm : I<0x5A, MRMSrcMem, (outs VR256:$dst), (ins f128mem:$src),
992 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000993}
994def CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
995 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
996def CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
997 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
998
999let isAsmParserOnly = 1 in {
1000def Int_VCVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1001 "cvtps2pd\t{$src, $dst|$dst, $src}",
1002 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001003 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001004def Int_VCVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1005 "cvtps2pd\t{$src, $dst|$dst, $src}",
1006 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1007 (load addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001008 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001009}
1010def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1011 "cvtps2pd\t{$src, $dst|$dst, $src}",
1012 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1013 TB, Requires<[HasSSE2]>;
1014def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1015 "cvtps2pd\t{$src, $dst|$dst, $src}",
1016 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1017 (load addr:$src)))]>,
1018 TB, Requires<[HasSSE2]>;
1019
1020// Convert packed double to packed single
1021let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001022// The assembler can recognize rr 256-bit instructions by seeing a ymm
1023// register, but the same isn't true when using memory operands instead.
1024// Provide other assembly rr and rm forms to address this explicitly.
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001025def VCVTPD2PSrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001026 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>, VEX;
1027def VCVTPD2PSXrYr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1028 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>, VEX;
1029
1030// XMM only
1031def VCVTPD2PSXrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1032 "cvtpd2psx\t{$src, $dst|$dst, $src}", []>, VEX;
1033def VCVTPD2PSXrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1034 "cvtpd2psx\t{$src, $dst|$dst, $src}", []>, VEX;
1035
1036// YMM only
1037def VCVTPD2PSYrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1038 "cvtpd2psy\t{$src, $dst|$dst, $src}", []>, VEX;
1039def VCVTPD2PSYrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f256mem:$src),
1040 "cvtpd2psy\t{$src, $dst|$dst, $src}", []>, VEX, VEX_L;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001041}
1042def CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1043 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1044def CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1045 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1046
1047
1048let isAsmParserOnly = 1 in {
1049def Int_VCVTPD2PSrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1050 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1051 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
1052def Int_VCVTPD2PSrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst),
1053 (ins f128mem:$src),
1054 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1055 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1056 (memop addr:$src)))]>;
1057}
1058def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1059 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1060 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
1061def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1062 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1063 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1064 (memop addr:$src)))]>;
1065
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001066//===----------------------------------------------------------------------===//
1067// SSE 1 & 2 - Compare Instructions
1068//===----------------------------------------------------------------------===//
1069
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001070// sse12_cmp_scalar - sse 1 & 2 compare scalar instructions
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001071multiclass sse12_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001072 string asm, string asm_alt> {
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001073 def rr : SIi8<0xC2, MRMSrcReg,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001074 (outs RC:$dst), (ins RC:$src1, RC:$src, SSECC:$cc),
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001075 asm, []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001076 let mayLoad = 1 in
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001077 def rm : SIi8<0xC2, MRMSrcMem,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001078 (outs RC:$dst), (ins RC:$src1, x86memop:$src, SSECC:$cc),
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001079 asm, []>;
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001080 // Accept explicit immediate argument form instead of comparison code.
1081 let isAsmParserOnly = 1 in {
1082 def rr_alt : SIi8<0xC2, MRMSrcReg,
1083 (outs RC:$dst), (ins RC:$src1, RC:$src, i8imm:$src2),
1084 asm_alt, []>;
1085 let mayLoad = 1 in
1086 def rm_alt : SIi8<0xC2, MRMSrcMem,
1087 (outs RC:$dst), (ins RC:$src1, x86memop:$src, i8imm:$src2),
1088 asm_alt, []>;
1089 }
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001090}
1091
1092let neverHasSideEffects = 1, isAsmParserOnly = 1 in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001093 defm VCMPSS : sse12_cmp_scalar<FR32, f32mem,
1094 "cmp${cc}ss\t{$src, $src1, $dst|$dst, $src1, $src}",
1095 "cmpss\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}">,
1096 XS, VEX_4V;
1097 defm VCMPSD : sse12_cmp_scalar<FR64, f64mem,
1098 "cmp${cc}sd\t{$src, $src1, $dst|$dst, $src1, $src}",
1099 "cmpsd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}">,
1100 XD, VEX_4V;
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001101}
1102
1103let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001104 defm CMPSS : sse12_cmp_scalar<FR32, f32mem,
1105 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
1106 "cmpss\t{$src2, $src, $dst|$dst, $src, $src2}">, XS;
1107 defm CMPSD : sse12_cmp_scalar<FR64, f64mem,
1108 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
1109 "cmpsd\t{$src2, $src, $dst|$dst, $src, $src2}">, XD;
1110}
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001111
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001112multiclass sse12_cmp_scalar_int<RegisterClass RC, X86MemOperand x86memop,
1113 Intrinsic Int, string asm> {
1114 def rr : SIi8<0xC2, MRMSrcReg, (outs VR128:$dst),
1115 (ins VR128:$src1, VR128:$src, SSECC:$cc), asm,
1116 [(set VR128:$dst, (Int VR128:$src1,
1117 VR128:$src, imm:$cc))]>;
1118 def rm : SIi8<0xC2, MRMSrcMem, (outs VR128:$dst),
1119 (ins VR128:$src1, f32mem:$src, SSECC:$cc), asm,
1120 [(set VR128:$dst, (Int VR128:$src1,
1121 (load addr:$src), imm:$cc))]>;
1122}
1123
1124// Aliases to match intrinsics which expect XMM operand(s).
1125let isAsmParserOnly = 1 in {
1126 defm Int_VCMPSS : sse12_cmp_scalar_int<VR128, f32mem, int_x86_sse_cmp_ss,
1127 "cmp${cc}ss\t{$src, $src1, $dst|$dst, $src1, $src}">,
1128 XS, VEX_4V;
1129 defm Int_VCMPSD : sse12_cmp_scalar_int<VR128, f64mem, int_x86_sse2_cmp_sd,
1130 "cmp${cc}sd\t{$src, $src1, $dst|$dst, $src1, $src}">,
1131 XD, VEX_4V;
1132}
1133let Constraints = "$src1 = $dst" in {
1134 defm Int_CMPSS : sse12_cmp_scalar_int<VR128, f32mem, int_x86_sse_cmp_ss,
1135 "cmp${cc}ss\t{$src, $dst|$dst, $src}">, XS;
1136 defm Int_CMPSD : sse12_cmp_scalar_int<VR128, f64mem, int_x86_sse2_cmp_sd,
1137 "cmp${cc}sd\t{$src, $dst|$dst, $src}">, XD;
1138}
1139
1140
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001141// sse12_ord_cmp - Unordered/Ordered scalar fp compare and set EFLAGS
1142multiclass sse12_ord_cmp<bits<8> opc, RegisterClass RC, SDNode OpNode,
1143 ValueType vt, X86MemOperand x86memop,
1144 PatFrag ld_frag, string OpcodeStr, Domain d> {
1145 def rr: PI<opc, MRMSrcReg, (outs), (ins RC:$src1, RC:$src2),
1146 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
1147 [(set EFLAGS, (OpNode (vt RC:$src1), RC:$src2))], d>;
1148 def rm: PI<opc, MRMSrcMem, (outs), (ins RC:$src1, x86memop:$src2),
1149 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
1150 [(set EFLAGS, (OpNode (vt RC:$src1),
1151 (ld_frag addr:$src2)))], d>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001152}
1153
Evan Cheng24f2ea32007-09-14 21:48:26 +00001154let Defs = [EFLAGS] in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001155 let isAsmParserOnly = 1 in {
1156 defm VUCOMISS : sse12_ord_cmp<0x2E, FR32, X86cmp, f32, f32mem, loadf32,
1157 "ucomiss", SSEPackedSingle>, VEX;
1158 defm VUCOMISD : sse12_ord_cmp<0x2E, FR64, X86cmp, f64, f64mem, loadf64,
1159 "ucomisd", SSEPackedDouble>, OpSize, VEX;
1160 let Pattern = []<dag> in {
1161 defm VCOMISS : sse12_ord_cmp<0x2F, VR128, undef, v4f32, f128mem, load,
1162 "comiss", SSEPackedSingle>, VEX;
1163 defm VCOMISD : sse12_ord_cmp<0x2F, VR128, undef, v2f64, f128mem, load,
1164 "comisd", SSEPackedDouble>, OpSize, VEX;
1165 }
1166
1167 defm Int_VUCOMISS : sse12_ord_cmp<0x2E, VR128, X86ucomi, v4f32, f128mem,
1168 load, "ucomiss", SSEPackedSingle>, VEX;
1169 defm Int_VUCOMISD : sse12_ord_cmp<0x2E, VR128, X86ucomi, v2f64, f128mem,
1170 load, "ucomisd", SSEPackedDouble>, OpSize, VEX;
1171
1172 defm Int_VCOMISS : sse12_ord_cmp<0x2F, VR128, X86comi, v4f32, f128mem,
1173 load, "comiss", SSEPackedSingle>, VEX;
1174 defm Int_VCOMISD : sse12_ord_cmp<0x2F, VR128, X86comi, v2f64, f128mem,
1175 load, "comisd", SSEPackedDouble>, OpSize, VEX;
1176 }
1177 defm UCOMISS : sse12_ord_cmp<0x2E, FR32, X86cmp, f32, f32mem, loadf32,
1178 "ucomiss", SSEPackedSingle>, TB;
1179 defm UCOMISD : sse12_ord_cmp<0x2E, FR64, X86cmp, f64, f64mem, loadf64,
1180 "ucomisd", SSEPackedDouble>, TB, OpSize;
1181
1182 let Pattern = []<dag> in {
1183 defm COMISS : sse12_ord_cmp<0x2F, VR128, undef, v4f32, f128mem, load,
1184 "comiss", SSEPackedSingle>, TB;
1185 defm COMISD : sse12_ord_cmp<0x2F, VR128, undef, v2f64, f128mem, load,
1186 "comisd", SSEPackedDouble>, TB, OpSize;
1187 }
1188
1189 defm Int_UCOMISS : sse12_ord_cmp<0x2E, VR128, X86ucomi, v4f32, f128mem,
1190 load, "ucomiss", SSEPackedSingle>, TB;
1191 defm Int_UCOMISD : sse12_ord_cmp<0x2E, VR128, X86ucomi, v2f64, f128mem,
1192 load, "ucomisd", SSEPackedDouble>, TB, OpSize;
1193
1194 defm Int_COMISS : sse12_ord_cmp<0x2F, VR128, X86comi, v4f32, f128mem, load,
1195 "comiss", SSEPackedSingle>, TB;
1196 defm Int_COMISD : sse12_ord_cmp<0x2F, VR128, X86comi, v2f64, f128mem, load,
1197 "comisd", SSEPackedDouble>, TB, OpSize;
Evan Cheng24f2ea32007-09-14 21:48:26 +00001198} // Defs = [EFLAGS]
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001199
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001200// sse12_cmp_packed - sse 1 & 2 compared packed instructions
1201multiclass sse12_cmp_packed<RegisterClass RC, X86MemOperand x86memop,
1202 Intrinsic Int, string asm, string asm_alt,
1203 Domain d> {
1204 def rri : PIi8<0xC2, MRMSrcReg,
1205 (outs RC:$dst), (ins RC:$src1, RC:$src, SSECC:$cc), asm,
1206 [(set RC:$dst, (Int RC:$src1, RC:$src, imm:$cc))], d>;
1207 def rmi : PIi8<0xC2, MRMSrcMem,
1208 (outs RC:$dst), (ins RC:$src1, f128mem:$src, SSECC:$cc), asm,
1209 [(set RC:$dst, (Int RC:$src1, (memop addr:$src), imm:$cc))], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001210 // Accept explicit immediate argument form instead of comparison code.
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001211 let isAsmParserOnly = 1 in {
1212 def rri_alt : PIi8<0xC2, MRMSrcReg,
1213 (outs RC:$dst), (ins RC:$src1, RC:$src, i8imm:$src2),
1214 asm_alt, [], d>;
1215 def rmi_alt : PIi8<0xC2, MRMSrcMem,
1216 (outs RC:$dst), (ins RC:$src1, f128mem:$src, i8imm:$src2),
1217 asm_alt, [], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001218 }
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001219}
1220
1221let isAsmParserOnly = 1 in {
1222 defm VCMPPS : sse12_cmp_packed<VR128, f128mem, int_x86_sse_cmp_ps,
1223 "cmp${cc}ps\t{$src, $src1, $dst|$dst, $src1, $src}",
1224 "cmpps\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1225 SSEPackedSingle>, VEX_4V;
1226 defm VCMPPD : sse12_cmp_packed<VR128, f128mem, int_x86_sse2_cmp_pd,
1227 "cmp${cc}pd\t{$src, $src1, $dst|$dst, $src1, $src}",
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001228 "cmppd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001229 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes7dbf7d82010-07-13 22:06:38 +00001230 let Pattern = []<dag> in {
1231 defm VCMPPSY : sse12_cmp_packed<VR256, f256mem, int_x86_sse_cmp_ps,
1232 "cmp${cc}ps\t{$src, $src1, $dst|$dst, $src1, $src}",
1233 "cmpps\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1234 SSEPackedSingle>, VEX_4V;
1235 defm VCMPPDY : sse12_cmp_packed<VR256, f256mem, int_x86_sse2_cmp_pd,
1236 "cmp${cc}pd\t{$src, $src1, $dst|$dst, $src1, $src}",
1237 "cmppd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1238 SSEPackedDouble>, OpSize, VEX_4V;
1239 }
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001240}
1241let Constraints = "$src1 = $dst" in {
1242 defm CMPPS : sse12_cmp_packed<VR128, f128mem, int_x86_sse_cmp_ps,
1243 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
1244 "cmpps\t{$src2, $src, $dst|$dst, $src, $src2}",
1245 SSEPackedSingle>, TB;
1246 defm CMPPD : sse12_cmp_packed<VR128, f128mem, int_x86_sse2_cmp_pd,
1247 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1248 "cmppd\t{$src2, $src, $dst|$dst, $src, $src2}",
1249 SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001250}
1251
1252def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
1253 (CMPPSrri (v4f32 VR128:$src1), (v4f32 VR128:$src2), imm:$cc)>;
1254def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
1255 (CMPPSrmi (v4f32 VR128:$src1), addr:$src2, imm:$cc)>;
1256def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
1257 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
1258def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
1259 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
1260
1261//===----------------------------------------------------------------------===//
1262// SSE 1 & 2 - Shuffle Instructions
1263//===----------------------------------------------------------------------===//
1264
1265/// sse12_shuffle - sse 1 & 2 shuffle instructions
1266multiclass sse12_shuffle<RegisterClass RC, X86MemOperand x86memop,
1267 ValueType vt, string asm, PatFrag mem_frag,
1268 Domain d, bit IsConvertibleToThreeAddress = 0> {
1269 def rmi : PIi8<0xC6, MRMSrcMem, (outs VR128:$dst),
1270 (ins VR128:$src1, f128mem:$src2, i8imm:$src3), asm,
1271 [(set VR128:$dst, (vt (shufp:$src3
1272 VR128:$src1, (mem_frag addr:$src2))))], d>;
1273 let isConvertibleToThreeAddress = IsConvertibleToThreeAddress in
1274 def rri : PIi8<0xC6, MRMSrcReg, (outs VR128:$dst),
1275 (ins VR128:$src1, VR128:$src2, i8imm:$src3), asm,
1276 [(set VR128:$dst,
1277 (vt (shufp:$src3 VR128:$src1, VR128:$src2)))], d>;
1278}
1279
1280let isAsmParserOnly = 1 in {
1281 defm VSHUFPS : sse12_shuffle<VR128, f128mem, v4f32,
1282 "shufps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
1283 memopv4f32, SSEPackedSingle>, VEX_4V;
1284 defm VSHUFPD : sse12_shuffle<VR128, f128mem, v2f64,
1285 "shufpd\t{$src3, $src2, $src1, $dst|$dst, $src2, $src2, $src3}",
1286 memopv2f64, SSEPackedDouble>, OpSize, VEX_4V;
1287}
1288
1289let Constraints = "$src1 = $dst" in {
1290 defm SHUFPS : sse12_shuffle<VR128, f128mem, v4f32,
1291 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1292 memopv4f32, SSEPackedSingle, 1 /* cvt to pshufd */>,
1293 TB;
1294 defm SHUFPD : sse12_shuffle<VR128, f128mem, v2f64,
1295 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1296 memopv2f64, SSEPackedDouble>, TB, OpSize;
1297}
1298
1299//===----------------------------------------------------------------------===//
1300// SSE 1 & 2 - Unpack Instructions
1301//===----------------------------------------------------------------------===//
1302
1303/// sse12_unpack_interleave - sse 1 & 2 unpack and interleave
1304multiclass sse12_unpack_interleave<bits<8> opc, PatFrag OpNode, ValueType vt,
1305 PatFrag mem_frag, RegisterClass RC,
1306 X86MemOperand x86memop, string asm,
1307 Domain d> {
1308 def rr : PI<opc, MRMSrcReg,
1309 (outs RC:$dst), (ins RC:$src1, RC:$src2),
1310 asm, [(set RC:$dst,
1311 (vt (OpNode RC:$src1, RC:$src2)))], d>;
1312 def rm : PI<opc, MRMSrcMem,
1313 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
1314 asm, [(set RC:$dst,
1315 (vt (OpNode RC:$src1,
1316 (mem_frag addr:$src2))))], d>;
1317}
1318
1319let AddedComplexity = 10 in {
1320 let isAsmParserOnly = 1 in {
1321 defm VUNPCKHPS: sse12_unpack_interleave<0x15, unpckh, v4f32, memopv4f32,
1322 VR128, f128mem, "unpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1323 SSEPackedSingle>, VEX_4V;
1324 defm VUNPCKHPD: sse12_unpack_interleave<0x15, unpckh, v2f64, memopv2f64,
1325 VR128, f128mem, "unpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1326 SSEPackedDouble>, OpSize, VEX_4V;
1327 defm VUNPCKLPS: sse12_unpack_interleave<0x14, unpckl, v4f32, memopv4f32,
1328 VR128, f128mem, "unpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1329 SSEPackedSingle>, VEX_4V;
1330 defm VUNPCKLPD: sse12_unpack_interleave<0x14, unpckl, v2f64, memopv2f64,
1331 VR128, f128mem, "unpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1332 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes2bfb8f62010-07-09 21:20:35 +00001333
1334 defm VUNPCKHPSY: sse12_unpack_interleave<0x15, unpckh, v8f32, memopv8f32,
1335 VR256, f256mem, "unpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1336 SSEPackedSingle>, VEX_4V;
1337 defm VUNPCKHPDY: sse12_unpack_interleave<0x15, unpckh, v4f64, memopv4f64,
1338 VR256, f256mem, "unpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1339 SSEPackedDouble>, OpSize, VEX_4V;
1340 defm VUNPCKLPSY: sse12_unpack_interleave<0x14, unpckl, v8f32, memopv8f32,
1341 VR256, f256mem, "unpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1342 SSEPackedSingle>, VEX_4V;
1343 defm VUNPCKLPDY: sse12_unpack_interleave<0x14, unpckl, v4f64, memopv4f64,
1344 VR256, f256mem, "unpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1345 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001346 }
1347
1348 let Constraints = "$src1 = $dst" in {
1349 defm UNPCKHPS: sse12_unpack_interleave<0x15, unpckh, v4f32, memopv4f32,
1350 VR128, f128mem, "unpckhps\t{$src2, $dst|$dst, $src2}",
1351 SSEPackedSingle>, TB;
1352 defm UNPCKHPD: sse12_unpack_interleave<0x15, unpckh, v2f64, memopv2f64,
1353 VR128, f128mem, "unpckhpd\t{$src2, $dst|$dst, $src2}",
1354 SSEPackedDouble>, TB, OpSize;
1355 defm UNPCKLPS: sse12_unpack_interleave<0x14, unpckl, v4f32, memopv4f32,
1356 VR128, f128mem, "unpcklps\t{$src2, $dst|$dst, $src2}",
1357 SSEPackedSingle>, TB;
1358 defm UNPCKLPD: sse12_unpack_interleave<0x14, unpckl, v2f64, memopv2f64,
1359 VR128, f128mem, "unpcklpd\t{$src2, $dst|$dst, $src2}",
1360 SSEPackedDouble>, TB, OpSize;
1361 } // Constraints = "$src1 = $dst"
1362} // AddedComplexity
1363
1364//===----------------------------------------------------------------------===//
1365// SSE 1 & 2 - Extract Floating-Point Sign mask
1366//===----------------------------------------------------------------------===//
1367
1368/// sse12_extr_sign_mask - sse 1 & 2 unpack and interleave
1369multiclass sse12_extr_sign_mask<RegisterClass RC, Intrinsic Int, string asm,
1370 Domain d> {
1371 def rr : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins RC:$src),
1372 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
1373 [(set GR32:$dst, (Int RC:$src))], d>;
1374}
1375
1376// Mask creation
1377defm MOVMSKPS : sse12_extr_sign_mask<VR128, int_x86_sse_movmsk_ps, "movmskps",
1378 SSEPackedSingle>, TB;
1379defm MOVMSKPD : sse12_extr_sign_mask<VR128, int_x86_sse2_movmsk_pd, "movmskpd",
1380 SSEPackedDouble>, TB, OpSize;
1381
1382let isAsmParserOnly = 1 in {
1383 defm VMOVMSKPS : sse12_extr_sign_mask<VR128, int_x86_sse_movmsk_ps,
1384 "movmskps", SSEPackedSingle>, VEX;
1385 defm VMOVMSKPD : sse12_extr_sign_mask<VR128, int_x86_sse2_movmsk_pd,
1386 "movmskpd", SSEPackedDouble>, OpSize,
1387 VEX;
Bruno Cardoso Lopesaa099be2010-07-12 20:06:32 +00001388 // FIXME: merge with multiclass above when the intrinsics come.
1389 def VMOVMSKPSYrr : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR256:$src),
1390 "movmskps\t{$src, $dst|$dst, $src}", [], SSEPackedSingle>, VEX;
1391 def VMOVMSKPDYrr : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR256:$src),
1392 "movmskpd\t{$src, $dst|$dst, $src}", [], SSEPackedDouble>, OpSize,
1393 VEX;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001394}
1395
1396//===----------------------------------------------------------------------===//
1397// SSE 1 & 2 - Misc aliasing of packed SSE 1 & 2 instructions
1398//===----------------------------------------------------------------------===//
1399
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001400// Aliases of packed SSE1 & SSE2 instructions for scalar use. These all have
1401// names that start with 'Fs'.
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001402
1403// Alias instructions that map fld0 to pxor for sse.
Dan Gohman4a0b3e12009-09-21 18:30:38 +00001404let isReMaterializable = 1, isAsCheapAsAMove = 1, isCodeGenOnly = 1,
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001405 canFoldAsLoad = 1 in {
Chris Lattner28c1d292010-02-05 21:30:49 +00001406 // FIXME: Set encoding to pseudo!
Chris Lattnerbe1778f2010-02-05 21:34:18 +00001407def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins), "",
1408 [(set FR32:$dst, fp32imm0)]>,
1409 Requires<[HasSSE1]>, TB, OpSize;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001410def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins), "",
1411 [(set FR64:$dst, fpimm0)]>,
1412 Requires<[HasSSE2]>, TB, OpSize;
1413}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001414
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001415// Alias instruction to do FR32 or FR64 reg-to-reg copy using movaps. Upper
1416// bits are disregarded.
1417let neverHasSideEffects = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001418def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001419 "movaps\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001420def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
1421 "movapd\t{$src, $dst|$dst, $src}", []>;
1422}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001423
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001424// Alias instruction to load FR32 or FR64 from f128mem using movaps. Upper
1425// bits are disregarded.
1426let canFoldAsLoad = 1, isReMaterializable = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001427def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001428 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohmand3006222007-07-27 17:16:43 +00001429 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001430def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
1431 "movapd\t{$src, $dst|$dst, $src}",
1432 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
1433}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001434
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001435//===----------------------------------------------------------------------===//
1436// SSE 1 & 2 - Logical Instructions
1437//===----------------------------------------------------------------------===//
1438
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001439/// sse12_fp_alias_pack_logical - SSE 1 & 2 aliased packed FP logical ops
1440///
1441multiclass sse12_fp_alias_pack_logical<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001442 SDNode OpNode> {
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001443 let isAsmParserOnly = 1 in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001444 defm V#NAME#PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
1445 FR32, f32, f128mem, memopfsf32, SSEPackedSingle, 0>, VEX_4V;
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001446
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001447 defm V#NAME#PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
1448 FR64, f64, f128mem, memopfsf64, SSEPackedDouble, 0>, OpSize, VEX_4V;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001449 }
1450
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001451 let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001452 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, FR32,
1453 f32, f128mem, memopfsf32, SSEPackedSingle>, TB;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001454
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001455 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, FR64,
1456 f64, f128mem, memopfsf64, SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001457 }
1458}
1459
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001460// Alias bitwise logical operations using SSE logical ops on packed FP values.
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001461let mayLoad = 0 in {
1462 defm FsAND : sse12_fp_alias_pack_logical<0x54, "and", X86fand>;
1463 defm FsOR : sse12_fp_alias_pack_logical<0x56, "or", X86for>;
1464 defm FsXOR : sse12_fp_alias_pack_logical<0x57, "xor", X86fxor>;
1465}
Bill Wendlingddd35322007-05-02 23:11:52 +00001466
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001467let neverHasSideEffects = 1, Pattern = []<dag>, isCommutable = 0 in
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001468 defm FsANDN : sse12_fp_alias_pack_logical<0x55, "andn", undef>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001469
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001470/// sse12_fp_packed_logical - SSE 1 & 2 packed FP logical ops
1471///
1472multiclass sse12_fp_packed_logical<bits<8> opc, string OpcodeStr,
1473 SDNode OpNode, int HasPat = 0,
1474 list<list<dag>> Pattern = []> {
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001475 let isAsmParserOnly = 1, Pattern = []<dag> in {
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001476 defm V#NAME#PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001477 !strconcat(OpcodeStr, "ps"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001478 !if(HasPat, Pattern[0], // rr
1479 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
1480 VR128:$src2)))]),
1481 !if(HasPat, Pattern[2], // rm
1482 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001483 (memopv2i64 addr:$src2)))]), 0>,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001484 VEX_4V;
1485
1486 defm V#NAME#PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001487 !strconcat(OpcodeStr, "pd"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001488 !if(HasPat, Pattern[1], // rr
1489 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1490 (bc_v2i64 (v2f64
1491 VR128:$src2))))]),
1492 !if(HasPat, Pattern[3], // rm
1493 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001494 (memopv2i64 addr:$src2)))]), 0>,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001495 OpSize, VEX_4V;
1496 }
1497 let Constraints = "$src1 = $dst" in {
1498 defm PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001499 !strconcat(OpcodeStr, "ps"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001500 !if(HasPat, Pattern[0], // rr
1501 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
1502 VR128:$src2)))]),
1503 !if(HasPat, Pattern[2], // rm
1504 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
1505 (memopv2i64 addr:$src2)))])>, TB;
1506
1507 defm PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001508 !strconcat(OpcodeStr, "pd"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001509 !if(HasPat, Pattern[1], // rr
1510 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1511 (bc_v2i64 (v2f64
1512 VR128:$src2))))]),
1513 !if(HasPat, Pattern[3], // rm
1514 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1515 (memopv2i64 addr:$src2)))])>,
1516 TB, OpSize;
1517 }
1518}
1519
Bruno Cardoso Lopesfd920fa2010-07-13 02:38:35 +00001520/// sse12_fp_packed_logical_y - AVX 256-bit SSE 1 & 2 logical ops forms
1521///
1522let isAsmParserOnly = 1 in {
1523multiclass sse12_fp_packed_logical_y<bits<8> opc, string OpcodeStr> {
1524 defm PSY : sse12_fp_packed_logical_rm<opc, VR256, SSEPackedSingle,
1525 !strconcat(OpcodeStr, "ps"), f256mem, [], [], 0>, VEX_4V;
1526
1527 defm PDY : sse12_fp_packed_logical_rm<opc, VR256, SSEPackedDouble,
1528 !strconcat(OpcodeStr, "pd"), f256mem, [], [], 0>, OpSize, VEX_4V;
1529}
1530}
1531
1532// AVX 256-bit packed logical ops forms
1533defm VAND : sse12_fp_packed_logical_y<0x54, "and">;
1534defm VOR : sse12_fp_packed_logical_y<0x56, "or">;
1535defm VXOR : sse12_fp_packed_logical_y<0x57, "xor">;
1536let isCommutable = 0 in
1537 defm VANDN : sse12_fp_packed_logical_y<0x55, "andn">;
1538
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001539defm AND : sse12_fp_packed_logical<0x54, "and", and>;
1540defm OR : sse12_fp_packed_logical<0x56, "or", or>;
1541defm XOR : sse12_fp_packed_logical<0x57, "xor", xor>;
1542let isCommutable = 0 in
1543 defm ANDN : sse12_fp_packed_logical<0x55, "andn", undef /* dummy */, 1, [
1544 // single r+r
1545 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1546 (bc_v2i64 (v4i32 immAllOnesV))),
1547 VR128:$src2)))],
1548 // double r+r
1549 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1550 (bc_v2i64 (v2f64 VR128:$src2))))],
1551 // single r+m
1552 [(set VR128:$dst, (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
1553 (bc_v2i64 (v4i32 immAllOnesV))),
1554 (memopv2i64 addr:$src2))))],
1555 // double r+m
1556 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1557 (memopv2i64 addr:$src2)))]]>;
1558
1559//===----------------------------------------------------------------------===//
1560// SSE 1 & 2 - Arithmetic Instructions
1561//===----------------------------------------------------------------------===//
1562
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001563/// basic_sse12_fp_binop_xxx - SSE 1 & 2 binops come in both scalar and
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001564/// vector forms.
Bill Wendlingddd35322007-05-02 23:11:52 +00001565///
Dan Gohman20382522007-07-10 00:05:58 +00001566/// In addition, we also have a special variant of the scalar form here to
1567/// represent the associated intrinsic operation. This form is unlike the
1568/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng236aa8a2009-02-26 03:12:02 +00001569/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohman20382522007-07-10 00:05:58 +00001570///
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001571/// These three forms can each be reg+reg or reg+mem.
Bill Wendlingddd35322007-05-02 23:11:52 +00001572///
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001573multiclass basic_sse12_fp_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
1574 bit Is2Addr = 1> {
1575 defm SS : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"),
1576 OpNode, FR32, f32mem, Is2Addr>, XS;
1577 defm SD : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"),
1578 OpNode, FR64, f64mem, Is2Addr>, XD;
1579}
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001580
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001581multiclass basic_sse12_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
1582 bit Is2Addr = 1> {
1583 let mayLoad = 0 in {
1584 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, VR128,
1585 v4f32, f128mem, memopv4f32, SSEPackedSingle, Is2Addr>, TB;
1586 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, VR128,
1587 v2f64, f128mem, memopv2f64, SSEPackedDouble, Is2Addr>, TB, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00001588 }
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001589}
Bill Wendlingddd35322007-05-02 23:11:52 +00001590
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001591multiclass basic_sse12_fp_binop_p_y<bits<8> opc, string OpcodeStr,
1592 SDNode OpNode> {
1593 let mayLoad = 0 in {
1594 defm PSY : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, VR256,
1595 v8f32, f256mem, memopv8f32, SSEPackedSingle, 0>, TB;
1596 defm PDY : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, VR256,
1597 v4f64, f256mem, memopv4f64, SSEPackedDouble, 0>, TB, OpSize;
1598 }
1599}
1600
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001601multiclass basic_sse12_fp_binop_s_int<bits<8> opc, string OpcodeStr,
1602 bit Is2Addr = 1> {
1603 defm SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1604 !strconcat(OpcodeStr, "ss"), "", "_ss", ssmem, sse_load_f32, Is2Addr>, XS;
1605 defm SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1606 !strconcat(OpcodeStr, "sd"), "2", "_sd", sdmem, sse_load_f64, Is2Addr>, XD;
1607}
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +00001608
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001609multiclass basic_sse12_fp_binop_p_int<bits<8> opc, string OpcodeStr,
1610 bit Is2Addr = 1> {
1611 defm PS : sse12_fp_packed_int<opc, OpcodeStr, VR128,
1612 !strconcat(OpcodeStr, "ps"), "", "_ps", f128mem, memopv4f32,
1613 SSEPackedSingle, Is2Addr>, TB;
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +00001614
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001615 defm PD : sse12_fp_packed_int<opc, OpcodeStr, VR128,
1616 !strconcat(OpcodeStr, "pd"), "2", "_pd", f128mem, memopv2f64,
1617 SSEPackedDouble, Is2Addr>, TB, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00001618}
Bill Wendlingddd35322007-05-02 23:11:52 +00001619
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001620// Binary Arithmetic instructions
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001621let isAsmParserOnly = 1 in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001622 defm VADD : basic_sse12_fp_binop_s<0x58, "add", fadd, 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001623 basic_sse12_fp_binop_p<0x58, "add", fadd, 0>,
1624 basic_sse12_fp_binop_p_y<0x58, "add", fadd>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001625 defm VMUL : basic_sse12_fp_binop_s<0x59, "mul", fmul, 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001626 basic_sse12_fp_binop_p<0x59, "mul", fmul, 0>,
1627 basic_sse12_fp_binop_p_y<0x59, "mul", fmul>, VEX_4V;
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001628
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001629 let isCommutable = 0 in {
1630 defm VSUB : basic_sse12_fp_binop_s<0x5C, "sub", fsub, 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001631 basic_sse12_fp_binop_p<0x5C, "sub", fsub, 0>,
1632 basic_sse12_fp_binop_p_y<0x5C, "sub", fsub>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001633 defm VDIV : basic_sse12_fp_binop_s<0x5E, "div", fdiv, 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001634 basic_sse12_fp_binop_p<0x5E, "div", fdiv, 0>,
1635 basic_sse12_fp_binop_p_y<0x5E, "div", fdiv>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001636 defm VMAX : basic_sse12_fp_binop_s<0x5F, "max", X86fmax, 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001637 basic_sse12_fp_binop_p<0x5F, "max", X86fmax, 0>,
1638 basic_sse12_fp_binop_p_y<0x5F, "max", X86fmax>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001639 defm VMIN : basic_sse12_fp_binop_s<0x5D, "min", X86fmin, 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001640 basic_sse12_fp_binop_p<0x5D, "min", X86fmin, 0>,
1641 basic_sse12_fp_binop_p_y<0x5D, "min", X86fmin>, VEX_4V;
Dan Gohman20382522007-07-10 00:05:58 +00001642 }
Dan Gohman20382522007-07-10 00:05:58 +00001643}
1644
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001645let Constraints = "$src1 = $dst" in {
1646 defm ADD : basic_sse12_fp_binop_s<0x58, "add", fadd>,
1647 basic_sse12_fp_binop_p<0x58, "add", fadd>,
1648 basic_sse12_fp_binop_s_int<0x58, "add">;
1649 defm MUL : basic_sse12_fp_binop_s<0x59, "mul", fmul>,
1650 basic_sse12_fp_binop_p<0x59, "mul", fmul>,
1651 basic_sse12_fp_binop_s_int<0x59, "mul">;
1652
1653 let isCommutable = 0 in {
1654 defm SUB : basic_sse12_fp_binop_s<0x5C, "sub", fsub>,
1655 basic_sse12_fp_binop_p<0x5C, "sub", fsub>,
1656 basic_sse12_fp_binop_s_int<0x5C, "sub">;
1657 defm DIV : basic_sse12_fp_binop_s<0x5E, "div", fdiv>,
1658 basic_sse12_fp_binop_p<0x5E, "div", fdiv>,
1659 basic_sse12_fp_binop_s_int<0x5E, "div">;
1660 defm MAX : basic_sse12_fp_binop_s<0x5F, "max", X86fmax>,
1661 basic_sse12_fp_binop_p<0x5F, "max", X86fmax>,
1662 basic_sse12_fp_binop_s_int<0x5F, "max">,
1663 basic_sse12_fp_binop_p_int<0x5F, "max">;
1664 defm MIN : basic_sse12_fp_binop_s<0x5D, "min", X86fmin>,
1665 basic_sse12_fp_binop_p<0x5D, "min", X86fmin>,
1666 basic_sse12_fp_binop_s_int<0x5D, "min">,
1667 basic_sse12_fp_binop_p_int<0x5D, "min">;
1668 }
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001669}
Bill Wendlingddd35322007-05-02 23:11:52 +00001670
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001671/// Unop Arithmetic
Dan Gohman20382522007-07-10 00:05:58 +00001672/// In addition, we also have a special variant of the scalar form here to
1673/// represent the associated intrinsic operation. This form is unlike the
1674/// plain scalar form, in that it takes an entire vector (instead of a
1675/// scalar) and leaves the top elements undefined.
1676///
1677/// And, we have a special variant form for a full-vector intrinsic form.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001678
1679/// sse1_fp_unop_s - SSE1 unops in scalar form.
1680multiclass sse1_fp_unop_s<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001681 SDNode OpNode, Intrinsic F32Int> {
Evan Cheng64d80e32007-07-19 01:14:50 +00001682 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001683 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001684 [(set FR32:$dst, (OpNode FR32:$src))]>;
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001685 // For scalar unary operations, fold a load into the operation
1686 // only in OptForSize mode. It eliminates an instruction, but it also
1687 // eliminates a whole-register clobber (the load), so it introduces a
1688 // partial register update condition.
Evan Cheng400073d2009-12-18 07:40:29 +00001689 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001690 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Evan Cheng400073d2009-12-18 07:40:29 +00001691 [(set FR32:$dst, (OpNode (load addr:$src)))]>, XS,
Evan Chengb1f49812009-12-22 17:47:23 +00001692 Requires<[HasSSE1, OptForSize]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001693 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001694 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001695 [(set VR128:$dst, (F32Int VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001696 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001697 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001698 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001699}
Dan Gohman20382522007-07-10 00:05:58 +00001700
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001701/// sse1_fp_unop_s_avx - AVX SSE1 unops in scalar form.
1702multiclass sse1_fp_unop_s_avx<bits<8> opc, string OpcodeStr,
1703 SDNode OpNode, Intrinsic F32Int> {
1704 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
1705 !strconcat(!strconcat("v", OpcodeStr),
1706 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1707 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f32mem:$src2),
1708 !strconcat(!strconcat("v", OpcodeStr),
1709 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001710 []>, XS, Requires<[HasAVX, OptForSize]>;
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001711 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
1712 (ins VR128:$src1, VR128:$src2),
1713 !strconcat(!strconcat("v", OpcodeStr),
1714 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1715 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
1716 (ins VR128:$src1, ssmem:$src2),
1717 !strconcat(!strconcat("v", OpcodeStr),
1718 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1719}
1720
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001721/// sse1_fp_unop_p - SSE1 unops in packed form.
1722multiclass sse1_fp_unop_p<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1723 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1724 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1725 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]>;
1726 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1727 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1728 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
1729}
1730
1731/// sse1_fp_unop_p_y - AVX 256-bit SSE1 unops in packed form.
1732multiclass sse1_fp_unop_p_y<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1733 def PSYr : PSI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1734 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1735 [(set VR256:$dst, (v8f32 (OpNode VR256:$src)))]>;
1736 def PSYm : PSI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1737 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1738 [(set VR256:$dst, (OpNode (memopv8f32 addr:$src)))]>;
1739}
1740
1741/// sse1_fp_unop_p_int - SSE1 intrinsics unops in packed forms.
1742multiclass sse1_fp_unop_p_int<bits<8> opc, string OpcodeStr,
1743 Intrinsic V4F32Int> {
1744 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1745 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1746 [(set VR128:$dst, (V4F32Int VR128:$src))]>;
1747 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1748 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1749 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
1750}
1751
1752
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001753/// sse2_fp_unop_s - SSE2 unops in scalar form.
1754multiclass sse2_fp_unop_s<bits<8> opc, string OpcodeStr,
1755 SDNode OpNode, Intrinsic F64Int> {
1756 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
1757 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1758 [(set FR64:$dst, (OpNode FR64:$src))]>;
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001759 // See the comments in sse1_fp_unop_s for why this is OptForSize.
1760 def SDm : I<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001761 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001762 [(set FR64:$dst, (OpNode (load addr:$src)))]>, XD,
1763 Requires<[HasSSE2, OptForSize]>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001764 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1765 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1766 [(set VR128:$dst, (F64Int VR128:$src))]>;
1767 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
1768 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1769 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1770}
1771
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001772/// sse2_fp_unop_s_avx - AVX SSE2 unops in scalar form.
1773multiclass sse2_fp_unop_s_avx<bits<8> opc, string OpcodeStr,
1774 SDNode OpNode, Intrinsic F64Int> {
1775 def SDr : VSDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
1776 !strconcat(OpcodeStr,
1777 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1778 def SDm : VSDI<opc, MRMSrcMem, (outs FR64:$dst),
1779 (ins FR64:$src1, f64mem:$src2),
1780 !strconcat(OpcodeStr,
1781 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1782 def SDr_Int : VSDI<opc, MRMSrcReg, (outs VR128:$dst),
1783 (ins VR128:$src1, VR128:$src2),
1784 !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1785 []>;
1786 def SDm_Int : VSDI<opc, MRMSrcMem, (outs VR128:$dst),
1787 (ins VR128:$src1, sdmem:$src2),
1788 !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1789 []>;
1790}
1791
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001792/// sse2_fp_unop_p - SSE2 unops in vector forms.
1793multiclass sse2_fp_unop_p<bits<8> opc, string OpcodeStr,
1794 SDNode OpNode> {
1795 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1796 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1797 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]>;
1798 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1799 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1800 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
1801}
1802
1803/// sse2_fp_unop_p_y - AVX SSE2 256-bit unops in vector forms.
1804multiclass sse2_fp_unop_p_y<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1805 def PDYr : PDI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1806 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1807 [(set VR256:$dst, (v4f64 (OpNode VR256:$src)))]>;
1808 def PDYm : PDI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1809 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1810 [(set VR256:$dst, (OpNode (memopv4f64 addr:$src)))]>;
1811}
1812
1813/// sse2_fp_unop_p_int - SSE2 intrinsic unops in vector forms.
1814multiclass sse2_fp_unop_p_int<bits<8> opc, string OpcodeStr,
1815 Intrinsic V2F64Int> {
1816 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1817 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1818 [(set VR128:$dst, (V2F64Int VR128:$src))]>;
1819 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1820 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1821 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
1822}
1823
1824let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001825 // Square root.
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001826 defm VSQRT : sse1_fp_unop_s_avx<0x51, "sqrt", fsqrt, int_x86_sse_sqrt_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001827 sse2_fp_unop_s_avx<0x51, "sqrt", fsqrt, int_x86_sse2_sqrt_sd>,
1828 VEX_4V;
1829
1830 defm VSQRT : sse1_fp_unop_p<0x51, "vsqrt", fsqrt>,
1831 sse2_fp_unop_p<0x51, "vsqrt", fsqrt>,
1832 sse1_fp_unop_p_y<0x51, "vsqrt", fsqrt>,
1833 sse2_fp_unop_p_y<0x51, "vsqrt", fsqrt>,
1834 VEX;
1835
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001836 // Reciprocal approximations. Note that these typically require refinement
1837 // in order to obtain suitable precision.
1838 defm VRSQRT : sse1_fp_unop_s_avx<0x52, "rsqrt", X86frsqrt,
1839 int_x86_sse_rsqrt_ss>, VEX_4V;
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001840 defm VRSQRT : sse1_fp_unop_p<0x52, "vrsqrt", X86frsqrt>,
1841 sse1_fp_unop_p_y<0x52, "vrsqrt", X86frsqrt>, VEX;
1842
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001843 defm VRCP : sse1_fp_unop_s_avx<0x53, "rcp", X86frcp, int_x86_sse_rcp_ss>,
1844 VEX_4V;
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001845 defm VRCP : sse1_fp_unop_p<0x53, "vrcp", X86frcp>,
1846 sse1_fp_unop_p_y<0x53, "vrcp", X86frcp>, VEX;
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001847}
1848
Dan Gohman20382522007-07-10 00:05:58 +00001849// Square root.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001850defm SQRT : sse1_fp_unop_s<0x51, "sqrt", fsqrt, int_x86_sse_sqrt_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001851 sse1_fp_unop_p<0x51, "sqrt", fsqrt>,
1852 sse1_fp_unop_p_int<0x51, "sqrt", int_x86_sse_sqrt_ps>,
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001853 sse2_fp_unop_s<0x51, "sqrt", fsqrt, int_x86_sse2_sqrt_sd>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001854 sse2_fp_unop_p<0x51, "sqrt", fsqrt>,
1855 sse2_fp_unop_p_int<0x51, "sqrt", int_x86_sse2_sqrt_pd>;
Dan Gohman20382522007-07-10 00:05:58 +00001856
1857// Reciprocal approximations. Note that these typically require refinement
1858// in order to obtain suitable precision.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001859defm RSQRT : sse1_fp_unop_s<0x52, "rsqrt", X86frsqrt, int_x86_sse_rsqrt_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001860 sse1_fp_unop_p<0x52, "rsqrt", X86frsqrt>,
1861 sse1_fp_unop_p_int<0x52, "rsqrt", int_x86_sse_rsqrt_ps>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001862defm RCP : sse1_fp_unop_s<0x53, "rcp", X86frcp, int_x86_sse_rcp_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001863 sse1_fp_unop_p<0x53, "rcp", X86frcp>,
1864 sse1_fp_unop_p_int<0x53, "rcp", int_x86_sse_rcp_ps>;
Dan Gohman20382522007-07-10 00:05:58 +00001865
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00001866// There is no f64 version of the reciprocal approximation instructions.
1867
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00001868//===----------------------------------------------------------------------===//
1869// SSE 1 & 2 - Non-temporal stores
1870//===----------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00001871
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00001872let isAsmParserOnly = 1 in {
1873 def VMOVNTPSmr_Int : VPSI<0x2B, MRMDestMem, (outs),
1874 (ins i128mem:$dst, VR128:$src),
1875 "movntps\t{$src, $dst|$dst, $src}",
1876 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>, VEX;
1877 def VMOVNTPDmr_Int : VPDI<0x2B, MRMDestMem, (outs),
1878 (ins i128mem:$dst, VR128:$src),
1879 "movntpd\t{$src, $dst|$dst, $src}",
1880 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>, VEX;
1881
1882 let ExeDomain = SSEPackedInt in
1883 def VMOVNTDQmr_Int : VPDI<0xE7, MRMDestMem, (outs),
1884 (ins f128mem:$dst, VR128:$src),
1885 "movntdq\t{$src, $dst|$dst, $src}",
1886 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>, VEX;
1887
1888 let AddedComplexity = 400 in { // Prefer non-temporal versions
1889 def VMOVNTPSmr : VPSI<0x2B, MRMDestMem, (outs),
1890 (ins f128mem:$dst, VR128:$src),
1891 "movntps\t{$src, $dst|$dst, $src}",
1892 [(alignednontemporalstore (v4f32 VR128:$src),
1893 addr:$dst)]>, VEX;
1894 def VMOVNTPDmr : VPDI<0x2B, MRMDestMem, (outs),
1895 (ins f128mem:$dst, VR128:$src),
1896 "movntpd\t{$src, $dst|$dst, $src}",
1897 [(alignednontemporalstore (v2f64 VR128:$src),
1898 addr:$dst)]>, VEX;
1899 def VMOVNTDQ_64mr : VPDI<0xE7, MRMDestMem, (outs),
1900 (ins f128mem:$dst, VR128:$src),
1901 "movntdq\t{$src, $dst|$dst, $src}",
1902 [(alignednontemporalstore (v2f64 VR128:$src),
1903 addr:$dst)]>, VEX;
1904 let ExeDomain = SSEPackedInt in
1905 def VMOVNTDQmr : VPDI<0xE7, MRMDestMem, (outs),
1906 (ins f128mem:$dst, VR128:$src),
1907 "movntdq\t{$src, $dst|$dst, $src}",
1908 [(alignednontemporalstore (v4f32 VR128:$src),
1909 addr:$dst)]>, VEX;
Bruno Cardoso Lopesd52e78e2010-07-09 21:42:42 +00001910
1911 def VMOVNTPSYmr : VPSI<0x2B, MRMDestMem, (outs),
1912 (ins f256mem:$dst, VR256:$src),
1913 "movntps\t{$src, $dst|$dst, $src}",
1914 [(alignednontemporalstore (v8f32 VR256:$src),
1915 addr:$dst)]>, VEX;
1916 def VMOVNTPDYmr : VPDI<0x2B, MRMDestMem, (outs),
1917 (ins f256mem:$dst, VR256:$src),
1918 "movntpd\t{$src, $dst|$dst, $src}",
1919 [(alignednontemporalstore (v4f64 VR256:$src),
1920 addr:$dst)]>, VEX;
1921 def VMOVNTDQY_64mr : VPDI<0xE7, MRMDestMem, (outs),
1922 (ins f256mem:$dst, VR256:$src),
1923 "movntdq\t{$src, $dst|$dst, $src}",
1924 [(alignednontemporalstore (v4f64 VR256:$src),
1925 addr:$dst)]>, VEX;
1926 let ExeDomain = SSEPackedInt in
1927 def VMOVNTDQYmr : VPDI<0xE7, MRMDestMem, (outs),
1928 (ins f256mem:$dst, VR256:$src),
1929 "movntdq\t{$src, $dst|$dst, $src}",
1930 [(alignednontemporalstore (v8f32 VR256:$src),
1931 addr:$dst)]>, VEX;
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00001932 }
1933}
1934
David Greene8939b0d2010-02-16 20:50:18 +00001935def MOVNTPSmr_Int : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001936 "movntps\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001937 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00001938def MOVNTPDmr_Int : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
1939 "movntpd\t{$src, $dst|$dst, $src}",
1940 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001941
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00001942let ExeDomain = SSEPackedInt in
1943def MOVNTDQmr_Int : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
1944 "movntdq\t{$src, $dst|$dst, $src}",
1945 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
1946
David Greene8939b0d2010-02-16 20:50:18 +00001947let AddedComplexity = 400 in { // Prefer non-temporal versions
1948def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
1949 "movntps\t{$src, $dst|$dst, $src}",
1950 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00001951def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
1952 "movntpd\t{$src, $dst|$dst, $src}",
1953 [(alignednontemporalstore(v2f64 VR128:$src), addr:$dst)]>;
David Greene8939b0d2010-02-16 20:50:18 +00001954
1955def MOVNTDQ_64mr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
1956 "movntdq\t{$src, $dst|$dst, $src}",
1957 [(alignednontemporalstore (v2f64 VR128:$src), addr:$dst)]>;
1958
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00001959let ExeDomain = SSEPackedInt in
1960def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
1961 "movntdq\t{$src, $dst|$dst, $src}",
1962 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
1963
1964// There is no AVX form for instructions below this point
David Greene8939b0d2010-02-16 20:50:18 +00001965def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
1966 "movnti\t{$src, $dst|$dst, $src}",
1967 [(nontemporalstore (i32 GR32:$src), addr:$dst)]>,
1968 TB, Requires<[HasSSE2]>;
1969
1970def MOVNTI_64mr : RI<0xC3, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
1971 "movnti\t{$src, $dst|$dst, $src}",
1972 [(nontemporalstore (i64 GR64:$src), addr:$dst)]>,
1973 TB, Requires<[HasSSE2]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00001974
David Greene8939b0d2010-02-16 20:50:18 +00001975}
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00001976def MOVNTImr_Int : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
1977 "movnti\t{$src, $dst|$dst, $src}",
1978 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
1979 TB, Requires<[HasSSE2]>;
1980
1981//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00001982// SSE 1 & 2 - Misc Instructions (No AVX form)
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00001983//===----------------------------------------------------------------------===//
1984
1985// Prefetch intrinsic.
1986def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
1987 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
1988def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
1989 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
1990def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
1991 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
1992def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
1993 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
1994
Bill Wendlingddd35322007-05-02 23:11:52 +00001995// Load, store, and memory fence
Dan Gohmanee5673b2010-05-20 01:23:41 +00001996def SFENCE : I<0xAE, MRM_F8, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>,
1997 TB, Requires<[HasSSE1]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001998
Bill Wendlingddd35322007-05-02 23:11:52 +00001999// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman15511cf2008-12-03 18:15:48 +00002000// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman62c939d2008-12-03 05:21:24 +00002001// load of an all-zeros value if folding it would be beneficial.
Chris Lattner28c1d292010-02-05 21:30:49 +00002002// FIXME: Change encoding to pseudo!
Daniel Dunbar7417b762009-08-11 22:17:52 +00002003let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002004 isCodeGenOnly = 1 in {
2005def V_SET0PS : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
2006 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
2007def V_SET0PD : PDI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
2008 [(set VR128:$dst, (v2f64 immAllZerosV))]>;
2009let ExeDomain = SSEPackedInt in
2010def V_SET0PI : PDI<0xEF, MRMInitReg, (outs VR128:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +00002011 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002012}
Bill Wendlingddd35322007-05-02 23:11:52 +00002013
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002014def : Pat<(v2i64 immAllZerosV), (V_SET0PI)>;
2015def : Pat<(v8i16 immAllZerosV), (V_SET0PI)>;
2016def : Pat<(v16i8 immAllZerosV), (V_SET0PI)>;
Evan Chengc8e3b142008-03-12 07:02:50 +00002017
Dan Gohman874cada2010-02-28 00:17:42 +00002018def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002019 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002020
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00002021//===----------------------------------------------------------------------===//
2022// SSE 1 & 2 - Load/Store XCSR register
2023//===----------------------------------------------------------------------===//
2024
2025let isAsmParserOnly = 1 in {
2026 def VLDMXCSR : VPSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
2027 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>, VEX;
2028 def VSTMXCSR : VPSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
2029 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>, VEX;
2030}
2031
2032def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
2033 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
2034def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
2035 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
2036
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002037//===---------------------------------------------------------------------===//
2038// SSE2 - Move Aligned/Unaligned Packed Integer Instructions
2039//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002040let ExeDomain = SSEPackedInt in { // SSE integer instructions
Bill Wendlingddd35322007-05-02 23:11:52 +00002041
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002042let isAsmParserOnly = 1 in {
2043 let neverHasSideEffects = 1 in
2044 def VMOVDQArr : VPDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2045 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2046 def VMOVDQUrr : VPDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2047 "movdqu\t{$src, $dst|$dst, $src}", []>, XS, VEX;
2048
2049 let canFoldAsLoad = 1, mayLoad = 1 in {
2050 def VMOVDQArm : VPDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2051 "movdqa\t{$src, $dst|$dst, $src}",
2052 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>,
2053 VEX;
2054 def VMOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2055 "vmovdqu\t{$src, $dst|$dst, $src}",
2056 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002057 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002058 }
2059
2060 let mayStore = 1 in {
2061 def VMOVDQAmr : VPDI<0x7F, MRMDestMem, (outs),
2062 (ins i128mem:$dst, VR128:$src),
2063 "movdqa\t{$src, $dst|$dst, $src}",
2064 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>, VEX;
2065 def VMOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2066 "vmovdqu\t{$src, $dst|$dst, $src}",
2067 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002068 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002069 }
2070}
2071
Chris Lattnerf77e0372008-01-11 06:59:07 +00002072let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00002073def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002074 "movdqa\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002075
2076let canFoldAsLoad = 1, mayLoad = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002077def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002078 "movdqa\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002079 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002080def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002081 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002082 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002083 XS, Requires<[HasSSE2]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002084}
2085
2086let mayStore = 1 in {
2087def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2088 "movdqa\t{$src, $dst|$dst, $src}",
2089 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002090def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002091 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002092 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002093 XS, Requires<[HasSSE2]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002094}
Evan Cheng24dc1f52006-03-23 07:44:07 +00002095
Dan Gohman4106f372007-07-18 20:23:34 +00002096// Intrinsic forms of MOVDQU load and store
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002097let isAsmParserOnly = 1 in {
2098let canFoldAsLoad = 1 in
2099def VMOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2100 "vmovdqu\t{$src, $dst|$dst, $src}",
2101 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002102 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002103def VMOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2104 "vmovdqu\t{$src, $dst|$dst, $src}",
2105 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002106 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002107}
2108
Dan Gohman15511cf2008-12-03 18:15:48 +00002109let canFoldAsLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00002110def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002111 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00002112 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
2113 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002114def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002115 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00002116 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
2117 XS, Requires<[HasSSE2]>;
Chris Lattner8139e282006-10-07 18:39:00 +00002118
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002119} // ExeDomain = SSEPackedInt
Bill Wendlingddd35322007-05-02 23:11:52 +00002120
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002121//===---------------------------------------------------------------------===//
2122// SSE2 - Packed Integer Arithmetic Instructions
2123//===---------------------------------------------------------------------===//
2124
2125let ExeDomain = SSEPackedInt in { // SSE integer instructions
2126
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002127multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002128 bit IsCommutable = 0, bit Is2Addr = 1> {
2129 let isCommutable = IsCommutable in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002130 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002131 (ins VR128:$src1, VR128:$src2),
2132 !if(Is2Addr,
2133 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2134 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2135 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002136 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002137 (ins VR128:$src1, i128mem:$src2),
2138 !if(Is2Addr,
2139 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2140 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2141 [(set VR128:$dst, (IntId VR128:$src1,
2142 (bitconvert (memopv2i64 addr:$src2))))]>;
Chris Lattner8139e282006-10-07 18:39:00 +00002143}
Chris Lattner8139e282006-10-07 18:39:00 +00002144
Evan Cheng22b942a2008-05-03 00:52:09 +00002145multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002146 string OpcodeStr, Intrinsic IntId,
2147 Intrinsic IntId2, bit Is2Addr = 1> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002148 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002149 (ins VR128:$src1, VR128:$src2),
2150 !if(Is2Addr,
2151 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2152 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2153 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Sean Callanan108934c2009-12-18 00:01:26 +00002154 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002155 (ins VR128:$src1, i128mem:$src2),
2156 !if(Is2Addr,
2157 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2158 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2159 [(set VR128:$dst, (IntId VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002160 (bitconvert (memopv2i64 addr:$src2))))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002161 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002162 (ins VR128:$src1, i32i8imm:$src2),
2163 !if(Is2Addr,
2164 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2165 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2166 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
Evan Cheng22b942a2008-05-03 00:52:09 +00002167}
2168
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002169/// PDI_binop_rm - Simple SSE2 binary operator.
2170multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002171 ValueType OpVT, bit IsCommutable = 0, bit Is2Addr = 1> {
2172 let isCommutable = IsCommutable in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002173 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002174 (ins VR128:$src1, VR128:$src2),
2175 !if(Is2Addr,
2176 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2177 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2178 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002179 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002180 (ins VR128:$src1, i128mem:$src2),
2181 !if(Is2Addr,
2182 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2183 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2184 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002185 (bitconvert (memopv2i64 addr:$src2)))))]>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002186}
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002187
2188/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
2189///
2190/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
2191/// to collapse (bitconvert VT to VT) into its operand.
2192///
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002193multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002194 bit IsCommutable = 0, bit Is2Addr = 1> {
2195 let isCommutable = IsCommutable in
Eric Christopher44b93ff2009-07-31 20:07:27 +00002196 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002197 (ins VR128:$src1, VR128:$src2),
2198 !if(Is2Addr,
2199 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2200 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2201 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002202 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002203 (ins VR128:$src1, i128mem:$src2),
2204 !if(Is2Addr,
2205 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2206 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2207 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2i64 addr:$src2)))]>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002208}
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002209
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002210} // ExeDomain = SSEPackedInt
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002211
2212// 128-bit Integer Arithmetic
2213
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002214let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002215defm VPADDB : PDI_binop_rm<0xFC, "vpaddb", add, v16i8, 1, 0 /*3addr*/>, VEX_4V;
2216defm VPADDW : PDI_binop_rm<0xFD, "vpaddw", add, v8i16, 1, 0>, VEX_4V;
2217defm VPADDD : PDI_binop_rm<0xFE, "vpaddd", add, v4i32, 1, 0>, VEX_4V;
2218defm VPADDQ : PDI_binop_rm_v2i64<0xD4, "vpaddq", add, 1, 0>, VEX_4V;
2219defm VPMULLW : PDI_binop_rm<0xD5, "vpmullw", mul, v8i16, 1, 0>, VEX_4V;
2220defm VPSUBB : PDI_binop_rm<0xF8, "vpsubb", sub, v16i8, 0, 0>, VEX_4V;
2221defm VPSUBW : PDI_binop_rm<0xF9, "vpsubw", sub, v8i16, 0, 0>, VEX_4V;
2222defm VPSUBD : PDI_binop_rm<0xFA, "vpsubd", sub, v4i32, 0, 0>, VEX_4V;
2223defm VPSUBQ : PDI_binop_rm_v2i64<0xFB, "vpsubq", sub, 0, 0>, VEX_4V;
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002224
2225// Intrinsic forms
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002226defm VPSUBSB : PDI_binop_rm_int<0xE8, "vpsubsb" , int_x86_sse2_psubs_b, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002227 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002228defm VPSUBSW : PDI_binop_rm_int<0xE9, "vpsubsw" , int_x86_sse2_psubs_w, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002229 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002230defm VPSUBUSB : PDI_binop_rm_int<0xD8, "vpsubusb", int_x86_sse2_psubus_b, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002231 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002232defm VPSUBUSW : PDI_binop_rm_int<0xD9, "vpsubusw", int_x86_sse2_psubus_w, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002233 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002234defm VPADDSB : PDI_binop_rm_int<0xEC, "vpaddsb" , int_x86_sse2_padds_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002235 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002236defm VPADDSW : PDI_binop_rm_int<0xED, "vpaddsw" , int_x86_sse2_padds_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002237 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002238defm VPADDUSB : PDI_binop_rm_int<0xDC, "vpaddusb", int_x86_sse2_paddus_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002239 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002240defm VPADDUSW : PDI_binop_rm_int<0xDD, "vpaddusw", int_x86_sse2_paddus_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002241 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002242defm VPMULHUW : PDI_binop_rm_int<0xE4, "vpmulhuw", int_x86_sse2_pmulhu_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002243 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002244defm VPMULHW : PDI_binop_rm_int<0xE5, "vpmulhw" , int_x86_sse2_pmulh_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002245 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002246defm VPMULUDQ : PDI_binop_rm_int<0xF4, "vpmuludq", int_x86_sse2_pmulu_dq, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002247 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002248defm VPMADDWD : PDI_binop_rm_int<0xF5, "vpmaddwd", int_x86_sse2_pmadd_wd, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002249 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002250defm VPAVGB : PDI_binop_rm_int<0xE0, "vpavgb", int_x86_sse2_pavg_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002251 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002252defm VPAVGW : PDI_binop_rm_int<0xE3, "vpavgw", int_x86_sse2_pavg_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002253 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002254defm VPMINUB : PDI_binop_rm_int<0xDA, "vpminub", int_x86_sse2_pminu_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002255 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002256defm VPMINSW : PDI_binop_rm_int<0xEA, "vpminsw", int_x86_sse2_pmins_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002257 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002258defm VPMAXUB : PDI_binop_rm_int<0xDE, "vpmaxub", int_x86_sse2_pmaxu_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002259 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002260defm VPMAXSW : PDI_binop_rm_int<0xEE, "vpmaxsw", int_x86_sse2_pmaxs_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002261 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002262defm VPSADBW : PDI_binop_rm_int<0xF6, "vpsadbw", int_x86_sse2_psad_bw, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002263 VEX_4V;
2264}
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002265
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002266let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002267defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
2268defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
2269defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
2270defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
2271defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002272defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
2273defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
2274defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002275defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002276
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002277// Intrinsic forms
Chris Lattner45e123c2006-10-07 19:02:31 +00002278defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
2279defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
2280defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
2281defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002282defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
2283defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
2284defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
2285defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
2286defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
2287defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w, 1>;
2288defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
2289defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
2290defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
2291defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
2292defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
2293defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
2294defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
2295defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
2296defm PSADBW : PDI_binop_rm_int<0xF6, "psadbw", int_x86_sse2_psad_bw, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002297
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002298} // Constraints = "$src1 = $dst"
Evan Cheng00586942006-04-13 06:11:45 +00002299
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002300//===---------------------------------------------------------------------===//
2301// SSE2 - Packed Integer Logical Instructions
2302//===---------------------------------------------------------------------===//
Evan Cheng00586942006-04-13 06:11:45 +00002303
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002304let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5a3a4762010-06-30 01:58:37 +00002305defm VPSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "vpsllw",
2306 int_x86_sse2_psll_w, int_x86_sse2_pslli_w, 0>,
2307 VEX_4V;
2308defm VPSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "vpslld",
2309 int_x86_sse2_psll_d, int_x86_sse2_pslli_d, 0>,
2310 VEX_4V;
2311defm VPSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "vpsllq",
2312 int_x86_sse2_psll_q, int_x86_sse2_pslli_q, 0>,
2313 VEX_4V;
2314
2315defm VPSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "vpsrlw",
2316 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w, 0>,
2317 VEX_4V;
2318defm VPSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "vpsrld",
2319 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d, 0>,
2320 VEX_4V;
2321defm VPSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "vpsrlq",
2322 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q, 0>,
2323 VEX_4V;
2324
2325defm VPSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "vpsraw",
2326 int_x86_sse2_psra_w, int_x86_sse2_psrai_w, 0>,
2327 VEX_4V;
2328defm VPSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "vpsrad",
2329 int_x86_sse2_psra_d, int_x86_sse2_psrai_d, 0>,
2330 VEX_4V;
2331
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002332defm VPAND : PDI_binop_rm_v2i64<0xDB, "vpand", and, 1, 0>, VEX_4V;
2333defm VPOR : PDI_binop_rm_v2i64<0xEB, "vpor" , or, 1, 0>, VEX_4V;
2334defm VPXOR : PDI_binop_rm_v2i64<0xEF, "vpxor", xor, 1, 0>, VEX_4V;
Bruno Cardoso Lopes5a3a4762010-06-30 01:58:37 +00002335
2336let ExeDomain = SSEPackedInt in {
2337 let neverHasSideEffects = 1 in {
2338 // 128-bit logical shifts.
2339 def VPSLLDQri : PDIi8<0x73, MRM7r,
2340 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2341 "vpslldq\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2342 VEX_4V;
2343 def VPSRLDQri : PDIi8<0x73, MRM3r,
2344 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2345 "vpsrldq\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2346 VEX_4V;
2347 // PSRADQri doesn't exist in SSE[1-3].
2348 }
2349 def VPANDNrr : PDI<0xDF, MRMSrcReg,
2350 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2351 "vpandn\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2352 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2353 VR128:$src2)))]>, VEX_4V;
2354
2355 def VPANDNrm : PDI<0xDF, MRMSrcMem,
2356 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2357 "vpandn\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2358 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2359 (memopv2i64 addr:$src2))))]>,
2360 VEX_4V;
2361}
2362}
2363
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002364let Constraints = "$src1 = $dst" in {
Evan Cheng22b942a2008-05-03 00:52:09 +00002365defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
2366 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
2367defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
2368 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
2369defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
2370 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002371
Evan Cheng22b942a2008-05-03 00:52:09 +00002372defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
2373 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
2374defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
2375 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begeman32097bd2008-05-13 17:52:09 +00002376defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Cheng22b942a2008-05-03 00:52:09 +00002377 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002378
Evan Cheng22b942a2008-05-03 00:52:09 +00002379defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
2380 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemanc9bdb002008-05-13 01:47:52 +00002381defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Cheng22b942a2008-05-03 00:52:09 +00002382 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Chris Lattner77337992006-10-07 07:06:17 +00002383
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002384defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
2385defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or, 1>;
2386defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
Evan Chengff65e382006-04-04 21:49:39 +00002387
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002388let ExeDomain = SSEPackedInt in {
2389 let neverHasSideEffects = 1 in {
2390 // 128-bit logical shifts.
2391 def PSLLDQri : PDIi8<0x73, MRM7r,
2392 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2393 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
2394 def PSRLDQri : PDIi8<0x73, MRM3r,
2395 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2396 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
2397 // PSRADQri doesn't exist in SSE[1-3].
2398 }
2399 def PANDNrr : PDI<0xDF, MRMSrcReg,
2400 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2401 "pandn\t{$src2, $dst|$dst, $src2}",
2402 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2403 VR128:$src2)))]>;
2404
2405 def PANDNrm : PDI<0xDF, MRMSrcMem,
2406 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2407 "pandn\t{$src2, $dst|$dst, $src2}",
2408 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2409 (memopv2i64 addr:$src2))))]>;
2410}
2411} // Constraints = "$src1 = $dst"
2412
Chris Lattner6970eda2006-10-07 19:49:05 +00002413let Predicates = [HasSSE2] in {
2414 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002415 (v2i64 (PSLLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002416 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002417 (v2i64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Bill Wendling5e249b42008-10-02 05:56:52 +00002418 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
2419 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
2420 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
2421 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Evan Cheng68c47cb2007-01-05 07:55:56 +00002422 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
Evan Cheng89321162009-10-28 06:30:34 +00002423 (v2f64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002424
2425 // Shift up / down and insert zero's.
2426 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002427 (v2i64 (PSLLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002428 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002429 (v2i64 (PSRLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002430}
2431
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002432//===---------------------------------------------------------------------===//
2433// SSE2 - Packed Integer Comparison Instructions
2434//===---------------------------------------------------------------------===//
Chris Lattnera7ebe552006-10-07 19:37:30 +00002435
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002436let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002437 defm VPCMPEQB : PDI_binop_rm_int<0x74, "vpcmpeqb", int_x86_sse2_pcmpeq_b, 1,
2438 0>, VEX_4V;
2439 defm VPCMPEQW : PDI_binop_rm_int<0x75, "vpcmpeqw", int_x86_sse2_pcmpeq_w, 1,
2440 0>, VEX_4V;
2441 defm VPCMPEQD : PDI_binop_rm_int<0x76, "vpcmpeqd", int_x86_sse2_pcmpeq_d, 1,
2442 0>, VEX_4V;
2443 defm VPCMPGTB : PDI_binop_rm_int<0x64, "vpcmpgtb", int_x86_sse2_pcmpgt_b, 0,
2444 0>, VEX_4V;
2445 defm VPCMPGTW : PDI_binop_rm_int<0x65, "vpcmpgtw", int_x86_sse2_pcmpgt_w, 0,
2446 0>, VEX_4V;
2447 defm VPCMPGTD : PDI_binop_rm_int<0x66, "vpcmpgtd", int_x86_sse2_pcmpgt_d, 0,
2448 0>, VEX_4V;
Bruno Cardoso Lopesc0ea94a2010-06-30 02:21:09 +00002449}
2450
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002451let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002452 defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b, 1>;
2453 defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w, 1>;
2454 defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d, 1>;
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002455 defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
2456 defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
2457 defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
2458} // Constraints = "$src1 = $dst"
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002459
Nate Begeman30a0de92008-07-17 16:51:19 +00002460def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002461 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002462def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002463 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002464def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002465 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002466def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002467 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002468def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002469 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002470def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002471 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2472
Nate Begeman30a0de92008-07-17 16:51:19 +00002473def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002474 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002475def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002476 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002477def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002478 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002479def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002480 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002481def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002482 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002483def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002484 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2485
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002486//===---------------------------------------------------------------------===//
2487// SSE2 - Packed Integer Pack Instructions
2488//===---------------------------------------------------------------------===//
Nate Begeman0d1704b2008-05-12 23:09:43 +00002489
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002490let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002491defm VPACKSSWB : PDI_binop_rm_int<0x63, "vpacksswb", int_x86_sse2_packsswb_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002492 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002493defm VPACKSSDW : PDI_binop_rm_int<0x6B, "vpackssdw", int_x86_sse2_packssdw_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002494 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002495defm VPACKUSWB : PDI_binop_rm_int<0x67, "vpackuswb", int_x86_sse2_packuswb_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002496 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002497}
2498
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002499let Constraints = "$src1 = $dst" in {
Chris Lattner45e123c2006-10-07 19:02:31 +00002500defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2501defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2502defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002503} // Constraints = "$src1 = $dst"
2504
2505//===---------------------------------------------------------------------===//
2506// SSE2 - Packed Integer Shuffle Instructions
2507//===---------------------------------------------------------------------===//
Evan Cheng506d3df2006-03-29 23:07:14 +00002508
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002509let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes555bea62010-06-30 03:29:36 +00002510multiclass sse2_pshuffle<string OpcodeStr, ValueType vt, PatFrag pshuf_frag,
2511 PatFrag bc_frag> {
2512def ri : Ii8<0x70, MRMSrcReg,
2513 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
2514 !strconcat(OpcodeStr,
2515 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2516 [(set VR128:$dst, (vt (pshuf_frag:$src2 VR128:$src1,
2517 (undef))))]>;
2518def mi : Ii8<0x70, MRMSrcMem,
2519 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
2520 !strconcat(OpcodeStr,
2521 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2522 [(set VR128:$dst, (vt (pshuf_frag:$src2
2523 (bc_frag (memopv2i64 addr:$src1)),
2524 (undef))))]>;
Eric Christopher761411c2009-11-07 08:45:53 +00002525}
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002526} // ExeDomain = SSEPackedInt
2527
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002528let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesd252fec2010-06-30 03:47:56 +00002529 let AddedComplexity = 5 in
2530 defm VPSHUFD : sse2_pshuffle<"vpshufd", v4i32, pshufd, bc_v4i32>, OpSize,
2531 VEX;
2532
2533 // SSE2 with ImmT == Imm8 and XS prefix.
2534 defm VPSHUFHW : sse2_pshuffle<"vpshufhw", v8i16, pshufhw, bc_v8i16>, XS,
2535 VEX;
2536
2537 // SSE2 with ImmT == Imm8 and XD prefix.
2538 defm VPSHUFLW : sse2_pshuffle<"vpshuflw", v8i16, pshuflw, bc_v8i16>, XD,
2539 VEX;
2540}
2541
Bruno Cardoso Lopes555bea62010-06-30 03:29:36 +00002542let Predicates = [HasSSE2] in {
2543 let AddedComplexity = 5 in
2544 defm PSHUFD : sse2_pshuffle<"pshufd", v4i32, pshufd, bc_v4i32>, TB, OpSize;
2545
2546 // SSE2 with ImmT == Imm8 and XS prefix.
2547 defm PSHUFHW : sse2_pshuffle<"pshufhw", v8i16, pshufhw, bc_v8i16>, XS;
2548
2549 // SSE2 with ImmT == Imm8 and XD prefix.
2550 defm PSHUFLW : sse2_pshuffle<"pshuflw", v8i16, pshuflw, bc_v8i16>, XD;
2551}
2552
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002553//===---------------------------------------------------------------------===//
2554// SSE2 - Packed Integer Unpack Instructions
2555//===---------------------------------------------------------------------===//
2556
2557let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002558multiclass sse2_unpack<bits<8> opc, string OpcodeStr, ValueType vt,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002559 PatFrag unp_frag, PatFrag bc_frag, bit Is2Addr = 1> {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002560 def rr : PDI<opc, MRMSrcReg,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002561 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2562 !if(Is2Addr,
2563 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2564 !strconcat(OpcodeStr,"\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2565 [(set VR128:$dst, (vt (unp_frag VR128:$src1, VR128:$src2)))]>;
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002566 def rm : PDI<opc, MRMSrcMem,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002567 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2568 !if(Is2Addr,
2569 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2570 !strconcat(OpcodeStr,"\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2571 [(set VR128:$dst, (unp_frag VR128:$src1,
2572 (bc_frag (memopv2i64
2573 addr:$src2))))]>;
2574}
2575
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002576let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002577 defm VPUNPCKLBW : sse2_unpack<0x60, "vpunpcklbw", v16i8, unpckl, bc_v16i8,
2578 0>, VEX_4V;
2579 defm VPUNPCKLWD : sse2_unpack<0x61, "vpunpcklwd", v8i16, unpckl, bc_v8i16,
2580 0>, VEX_4V;
2581 defm VPUNPCKLDQ : sse2_unpack<0x62, "vpunpckldq", v4i32, unpckl, bc_v4i32,
2582 0>, VEX_4V;
2583
2584 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2585 /// knew to collapse (bitconvert VT to VT) into its operand.
2586 def VPUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
2587 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2588 "vpunpcklqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2589 [(set VR128:$dst,
2590 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>, VEX_4V;
2591 def VPUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
2592 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2593 "vpunpcklqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2594 [(set VR128:$dst,
2595 (v2i64 (unpckl VR128:$src1,
2596 (memopv2i64 addr:$src2))))]>, VEX_4V;
2597
2598 defm VPUNPCKHBW : sse2_unpack<0x68, "vpunpckhbw", v16i8, unpckh, bc_v16i8,
2599 0>, VEX_4V;
2600 defm VPUNPCKHWD : sse2_unpack<0x69, "vpunpckhwd", v8i16, unpckh, bc_v8i16,
2601 0>, VEX_4V;
2602 defm VPUNPCKHDQ : sse2_unpack<0x6A, "vpunpckhdq", v4i32, unpckh, bc_v4i32,
2603 0>, VEX_4V;
2604
2605 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2606 /// knew to collapse (bitconvert VT to VT) into its operand.
2607 def VPUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
2608 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2609 "vpunpckhqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2610 [(set VR128:$dst,
2611 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>, VEX_4V;
2612 def VPUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
2613 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2614 "vpunpckhqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2615 [(set VR128:$dst,
2616 (v2i64 (unpckh VR128:$src1,
2617 (memopv2i64 addr:$src2))))]>, VEX_4V;
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002618}
Evan Chengc60bd972006-03-25 09:37:23 +00002619
Evan Chenge9083d62008-03-05 08:19:16 +00002620let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002621 defm PUNPCKLBW : sse2_unpack<0x60, "punpcklbw", v16i8, unpckl, bc_v16i8>;
2622 defm PUNPCKLWD : sse2_unpack<0x61, "punpcklwd", v8i16, unpckl, bc_v8i16>;
2623 defm PUNPCKLDQ : sse2_unpack<0x62, "punpckldq", v4i32, unpckl, bc_v4i32>;
2624
2625 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2626 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002627 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002628 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002629 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002630 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002631 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002632 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002633 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002634 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002635 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002636 (v2i64 (unpckl VR128:$src1,
2637 (memopv2i64 addr:$src2))))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002638
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002639 defm PUNPCKHBW : sse2_unpack<0x68, "punpckhbw", v16i8, unpckh, bc_v16i8>;
2640 defm PUNPCKHWD : sse2_unpack<0x69, "punpckhwd", v8i16, unpckh, bc_v8i16>;
2641 defm PUNPCKHDQ : sse2_unpack<0x6A, "punpckhdq", v4i32, unpckh, bc_v4i32>;
2642
2643 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2644 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002645 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002646 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002647 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002648 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002649 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002650 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002651 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002652 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002653 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002654 (v2i64 (unpckh VR128:$src1,
2655 (memopv2i64 addr:$src2))))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00002656}
Evan Cheng82521dd2006-03-21 07:09:35 +00002657
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002658} // ExeDomain = SSEPackedInt
2659
2660//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002661// SSE2 - Packed Integer Extract and Insert
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002662//===---------------------------------------------------------------------===//
2663
2664let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002665multiclass sse2_pinsrw<bit Is2Addr = 1> {
2666 def rri : Ii8<0xC4, MRMSrcReg,
2667 (outs VR128:$dst), (ins VR128:$src1,
2668 GR32:$src2, i32i8imm:$src3),
2669 !if(Is2Addr,
2670 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
2671 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
2672 [(set VR128:$dst,
2673 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
2674 def rmi : Ii8<0xC4, MRMSrcMem,
2675 (outs VR128:$dst), (ins VR128:$src1,
2676 i16mem:$src2, i32i8imm:$src3),
2677 !if(Is2Addr,
2678 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
2679 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
2680 [(set VR128:$dst,
2681 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2682 imm:$src3))]>;
2683}
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002684
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002685// Extract
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002686let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002687def VPEXTRWri : Ii8<0xC5, MRMSrcReg,
2688 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
2689 "vpextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2690 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
2691 imm:$src2))]>, OpSize, VEX;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002692def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002693 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002694 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002695 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begeman14d12ca2008-02-11 04:19:36 +00002696 imm:$src2))]>;
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002697
2698// Insert
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002699let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002700 defm PINSRW : sse2_pinsrw<0>, OpSize, VEX_4V;
2701
2702let Constraints = "$src1 = $dst" in
2703 defm VPINSRW : sse2_pinsrw, TB, OpSize;
2704
2705} // ExeDomain = SSEPackedInt
2706
2707//===---------------------------------------------------------------------===//
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002708// SSE2 - Packed Mask Creation
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002709//===---------------------------------------------------------------------===//
2710
2711let ExeDomain = SSEPackedInt in {
Evan Chengb067a1e2006-03-31 19:22:53 +00002712
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002713let isAsmParserOnly = 1 in
2714def VPMOVMSKBrr : VPDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
2715 "pmovmskb\t{$src, $dst|$dst, $src}",
2716 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>, VEX;
Evan Cheng64d80e32007-07-19 01:14:50 +00002717def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002718 "pmovmskb\t{$src, $dst|$dst, $src}",
2719 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
Evan Cheng1d768642009-02-10 22:06:28 +00002720
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002721} // ExeDomain = SSEPackedInt
2722
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002723//===---------------------------------------------------------------------===//
2724// SSE2 - Conditional Store
2725//===---------------------------------------------------------------------===//
2726
2727let ExeDomain = SSEPackedInt in {
2728
2729let isAsmParserOnly = 1 in {
2730let Uses = [EDI] in
2731def VMASKMOVDQU : VPDI<0xF7, MRMSrcReg, (outs),
2732 (ins VR128:$src, VR128:$mask),
2733 "maskmovdqu\t{$mask, $src|$src, $mask}",
2734 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>, VEX;
2735let Uses = [RDI] in
2736def VMASKMOVDQU64 : VPDI<0xF7, MRMSrcReg, (outs),
2737 (ins VR128:$src, VR128:$mask),
2738 "maskmovdqu\t{$mask, $src|$src, $mask}",
2739 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>, VEX;
2740}
2741
2742let Uses = [EDI] in
2743def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2744 "maskmovdqu\t{$mask, $src|$src, $mask}",
2745 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
2746let Uses = [RDI] in
2747def MASKMOVDQU64 : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2748 "maskmovdqu\t{$mask, $src|$src, $mask}",
2749 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>;
2750
2751} // ExeDomain = SSEPackedInt
2752
2753//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002754// SSE2 - Move Doubleword
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002755//===---------------------------------------------------------------------===//
2756
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002757// Move Int Doubleword to Packed Double Int
2758let isAsmParserOnly = 1 in {
2759def VMOVDI2PDIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
2760 "movd\t{$src, $dst|$dst, $src}",
2761 [(set VR128:$dst,
2762 (v4i32 (scalar_to_vector GR32:$src)))]>, VEX;
2763def VMOVDI2PDIrm : VPDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
2764 "movd\t{$src, $dst|$dst, $src}",
2765 [(set VR128:$dst,
2766 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>,
2767 VEX;
2768}
Evan Cheng64d80e32007-07-19 01:14:50 +00002769def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002770 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002771 [(set VR128:$dst,
Evan Cheng069287d2006-05-16 07:21:53 +00002772 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002773def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002774 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002775 [(set VR128:$dst,
2776 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
Evan Chengebf01d62006-11-16 23:33:25 +00002777
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002778
2779// Move Int Doubleword to Single Scalar
2780let isAsmParserOnly = 1 in {
2781def VMOVDI2SSrr : VPDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
2782 "movd\t{$src, $dst|$dst, $src}",
2783 [(set FR32:$dst, (bitconvert GR32:$src))]>, VEX;
2784
2785def VMOVDI2SSrm : VPDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
2786 "movd\t{$src, $dst|$dst, $src}",
2787 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>,
2788 VEX;
2789}
Evan Cheng64d80e32007-07-19 01:14:50 +00002790def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002791 "movd\t{$src, $dst|$dst, $src}",
Chris Lattnerf3597a12006-12-05 18:45:06 +00002792 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2793
Evan Cheng64d80e32007-07-19 01:14:50 +00002794def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002795 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002796 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00002797
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002798// Move Packed Doubleword Int to Packed Double Int
2799let isAsmParserOnly = 1 in {
2800def VMOVPDI2DIrr : VPDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
2801 "movd\t{$src, $dst|$dst, $src}",
2802 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2803 (iPTR 0)))]>, VEX;
2804def VMOVPDI2DImr : VPDI<0x7E, MRMDestMem, (outs),
2805 (ins i32mem:$dst, VR128:$src),
2806 "movd\t{$src, $dst|$dst, $src}",
2807 [(store (i32 (vector_extract (v4i32 VR128:$src),
2808 (iPTR 0))), addr:$dst)]>, VEX;
2809}
Evan Cheng64d80e32007-07-19 01:14:50 +00002810def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002811 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002812 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002813 (iPTR 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002814def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002815 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002816 [(store (i32 (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002817 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002818
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002819// Move Scalar Single to Double Int
2820let isAsmParserOnly = 1 in {
2821def VMOVSS2DIrr : VPDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
2822 "movd\t{$src, $dst|$dst, $src}",
2823 [(set GR32:$dst, (bitconvert FR32:$src))]>, VEX;
2824def VMOVSS2DImr : VPDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
2825 "movd\t{$src, $dst|$dst, $src}",
2826 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>, VEX;
2827}
Evan Cheng64d80e32007-07-19 01:14:50 +00002828def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002829 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002830 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002831def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002832 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002833 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00002834
Evan Cheng017dcc62006-04-21 01:05:10 +00002835// movd / movq to XMM register zero-extends
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002836let AddedComplexity = 15, isAsmParserOnly = 1 in {
2837def VMOVZDI2PDIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
2838 "movd\t{$src, $dst|$dst, $src}",
2839 [(set VR128:$dst, (v4i32 (X86vzmovl
2840 (v4i32 (scalar_to_vector GR32:$src)))))]>,
2841 VEX;
2842def VMOVZQI2PQIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2843 "mov{d|q}\t{$src, $dst|$dst, $src}", // X86-64 only
2844 [(set VR128:$dst, (v2i64 (X86vzmovl
2845 (v2i64 (scalar_to_vector GR64:$src)))))]>,
2846 VEX, VEX_W;
2847}
Evan Cheng7a831ce2007-12-15 03:00:47 +00002848let AddedComplexity = 15 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002849def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002850 "movd\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002851 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00002852 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00002853def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002854 "mov{d|q}\t{$src, $dst|$dst, $src}", // X86-64 only
Evan Chengd880b972008-05-09 21:53:03 +00002855 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00002856 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00002857}
2858
2859let AddedComplexity = 20 in {
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002860let isAsmParserOnly = 1 in
2861def VMOVZDI2PDIrm : VPDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
2862 "movd\t{$src, $dst|$dst, $src}",
2863 [(set VR128:$dst,
2864 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
2865 (loadi32 addr:$src))))))]>,
2866 VEX;
Evan Cheng64d80e32007-07-19 01:14:50 +00002867def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002868 "movd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002869 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00002870 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng7e2ff772008-05-08 00:57:18 +00002871 (loadi32 addr:$src))))))]>;
Evan Chengc36c0ab2008-05-22 18:56:56 +00002872
2873def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
2874 (MOVZDI2PDIrm addr:$src)>;
2875def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2876 (MOVZDI2PDIrm addr:$src)>;
Duncan Sandsd4b9c172008-06-13 19:07:40 +00002877def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2878 (MOVZDI2PDIrm addr:$src)>;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002879}
Evan Chengc36c0ab2008-05-22 18:56:56 +00002880
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002881//===---------------------------------------------------------------------===//
2882// SSE2 - Move Quadword
2883//===---------------------------------------------------------------------===//
2884
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002885// Move Quadword Int to Packed Quadword Int
2886let isAsmParserOnly = 1 in
2887def VMOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
2888 "vmovq\t{$src, $dst|$dst, $src}",
2889 [(set VR128:$dst,
2890 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002891 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002892def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
2893 "movq\t{$src, $dst|$dst, $src}",
2894 [(set VR128:$dst,
2895 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002896 Requires<[HasSSE2]>; // SSE2 instruction with XS Prefix
2897
2898// Move Packed Quadword Int to Quadword Int
2899let isAsmParserOnly = 1 in
2900def VMOVPQI2QImr : VPDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
2901 "movq\t{$src, $dst|$dst, $src}",
2902 [(store (i64 (vector_extract (v2i64 VR128:$src),
2903 (iPTR 0))), addr:$dst)]>, VEX;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002904def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
2905 "movq\t{$src, $dst|$dst, $src}",
2906 [(store (i64 (vector_extract (v2i64 VR128:$src),
2907 (iPTR 0))), addr:$dst)]>;
2908
2909def : Pat<(f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
2910 (f64 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
2911
2912// Store / copy lower 64-bits of a XMM register.
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002913let isAsmParserOnly = 1 in
2914def VMOVLQ128mr : VPDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
2915 "movq\t{$src, $dst|$dst, $src}",
2916 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>, VEX;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002917def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
2918 "movq\t{$src, $dst|$dst, $src}",
2919 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2920
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002921let AddedComplexity = 20, isAsmParserOnly = 1 in
2922def VMOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
2923 "vmovq\t{$src, $dst|$dst, $src}",
2924 [(set VR128:$dst,
2925 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
2926 (loadi64 addr:$src))))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002927 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002928
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002929let AddedComplexity = 20 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002930def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002931 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng7a831ce2007-12-15 03:00:47 +00002932 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00002933 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002934 (loadi64 addr:$src))))))]>,
2935 XS, Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002936
Evan Chengc36c0ab2008-05-22 18:56:56 +00002937def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2938 (MOVZQI2PQIrm addr:$src)>;
2939def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
2940 (MOVZQI2PQIrm addr:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00002941def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengb70ea0b2008-05-10 00:59:18 +00002942}
Evan Chengd880b972008-05-09 21:53:03 +00002943
Evan Cheng7a831ce2007-12-15 03:00:47 +00002944// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2945// IA32 document. movq xmm1, xmm2 does clear the high bits.
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002946let isAsmParserOnly = 1, AddedComplexity = 15 in
2947def VMOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2948 "vmovq\t{$src, $dst|$dst, $src}",
2949 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002950 XS, VEX, Requires<[HasAVX]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00002951let AddedComplexity = 15 in
2952def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2953 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002954 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00002955 XS, Requires<[HasSSE2]>;
2956
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002957let AddedComplexity = 20, isAsmParserOnly = 1 in
2958def VMOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2959 "vmovq\t{$src, $dst|$dst, $src}",
2960 [(set VR128:$dst, (v2i64 (X86vzmovl
2961 (loadv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002962 XS, VEX, Requires<[HasAVX]>;
Evan Cheng8e8de682008-05-20 18:24:47 +00002963let AddedComplexity = 20 in {
Evan Cheng7a831ce2007-12-15 03:00:47 +00002964def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2965 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002966 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng8e8de682008-05-20 18:24:47 +00002967 (loadv2i64 addr:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00002968 XS, Requires<[HasSSE2]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002969
Evan Cheng8e8de682008-05-20 18:24:47 +00002970def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
2971 (MOVZPQILo2PQIrm addr:$src)>;
2972}
2973
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002974// Instructions to match in the assembler
2975let isAsmParserOnly = 1 in {
2976// This instructions is in fact an alias to movd with 64 bit dst
2977def VMOVQs64rr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2978 "movq\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
2979def VMOVQd64rr : VPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
2980 "movq\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
2981}
2982
Sean Callanan108934c2009-12-18 00:01:26 +00002983// Instructions for the disassembler
2984// xr = XMM register
2985// xm = mem64
2986
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002987let isAsmParserOnly = 1 in
2988def VMOVQxrxr: I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2989 "vmovq\t{$src, $dst|$dst, $src}", []>, VEX, XS;
Sean Callanan108934c2009-12-18 00:01:26 +00002990def MOVQxrxr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2991 "movq\t{$src, $dst|$dst, $src}", []>, XS;
2992
Eric Christopher44b93ff2009-07-31 20:07:27 +00002993//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002994// SSE2 - Misc Instructions
2995//===---------------------------------------------------------------------===//
2996
2997// Flush cache
2998def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
2999 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
3000 TB, Requires<[HasSSE2]>;
3001
3002// Load, store, and memory fence
3003def LFENCE : I<0xAE, MRM_E8, (outs), (ins),
3004 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
3005def MFENCE : I<0xAE, MRM_F0, (outs), (ins),
3006 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
3007
3008// Pause. This "instruction" is encoded as "rep; nop", so even though it
3009// was introduced with SSE2, it's backward compatible.
3010def PAUSE : I<0x90, RawFrm, (outs), (ins), "pause", []>, REP;
3011
3012//TODO: custom lower this so as to never even generate the noop
3013def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm),
3014 (i8 0)), (NOOP)>;
3015def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
3016def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
3017def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm),
3018 (i8 1)), (MFENCE)>;
3019
3020// Alias instructions that map zero vector to pxor / xorp* for sse.
3021// We set canFoldAsLoad because this can be converted to a constant-pool
3022// load of an all-ones value if folding it would be beneficial.
3023let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
3024 isCodeGenOnly = 1, ExeDomain = SSEPackedInt in
3025 // FIXME: Change encoding to pseudo.
3026 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins), "",
3027 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
3028
3029//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003030// SSE3 - Conversion Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00003031//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00003032
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003033// Convert Packed Double FP to Packed DW Integers
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003034let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003035// The assembler can recognize rr 256-bit instructions by seeing a ymm
3036// register, but the same isn't true when using memory operands instead.
3037// Provide other assembly rr and rm forms to address this explicitly.
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003038def VCVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3039 "vcvtpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003040def VCVTPD2DQXrYr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
3041 "vcvtpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
3042
3043// XMM only
3044def VCVTPD2DQXrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3045 "vcvtpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
3046def VCVTPD2DQXrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3047 "vcvtpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
3048
3049// YMM only
3050def VCVTPD2DQYrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
3051 "vcvtpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX;
3052def VCVTPD2DQYrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f256mem:$src),
3053 "vcvtpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX, VEX_L;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003054}
3055
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00003056def CVTPD2DQrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3057 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
3058def CVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3059 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003060
3061// Convert Packed DW Integers to Packed Double FP
3062let isAsmParserOnly = 1, Predicates = [HasAVX] in {
3063def VCVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3064 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
3065def VCVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3066 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
3067def VCVTDQ2PDYrm : S3SI<0xE6, MRMSrcMem, (outs VR256:$dst), (ins f128mem:$src),
3068 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
3069def VCVTDQ2PDYrr : S3SI<0xE6, MRMSrcReg, (outs VR256:$dst), (ins VR128:$src),
3070 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
3071}
3072
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00003073def CVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3074 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
3075def CVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3076 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
3077
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003078//===---------------------------------------------------------------------===//
3079// SSE3 - Move Instructions
3080//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00003081
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003082// Replicate Single FP
3083multiclass sse3_replicate_sfp<bits<8> op, PatFrag rep_frag, string OpcodeStr> {
3084def rr : S3SI<op, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3085 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3086 [(set VR128:$dst, (v4f32 (rep_frag
Nate Begeman9008ca62009-04-27 18:41:29 +00003087 VR128:$src, (undef))))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003088def rm : S3SI<op, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3089 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3090 [(set VR128:$dst, (rep_frag
Nate Begeman9008ca62009-04-27 18:41:29 +00003091 (memopv4f32 addr:$src), (undef)))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003092}
Bill Wendlingddd35322007-05-02 23:11:52 +00003093
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003094let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003095defm VMOVSHDUP : sse3_replicate_sfp<0x16, movshdup, "vmovshdup">, VEX;
3096defm VMOVSLDUP : sse3_replicate_sfp<0x12, movsldup, "vmovsldup">, VEX;
3097}
3098defm MOVSHDUP : sse3_replicate_sfp<0x16, movshdup, "movshdup">;
3099defm MOVSLDUP : sse3_replicate_sfp<0x12, movsldup, "movsldup">;
3100
3101// Replicate Double FP
3102multiclass sse3_replicate_dfp<string OpcodeStr> {
3103def rr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3104 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3105 [(set VR128:$dst,(v2f64 (movddup VR128:$src, (undef))))]>;
3106def rm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
3107 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng0b457f02008-09-25 20:50:48 +00003108 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00003109 (v2f64 (movddup (scalar_to_vector (loadf64 addr:$src)),
3110 (undef))))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003111}
3112
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003113let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003114 defm VMOVDDUP : sse3_replicate_dfp<"vmovddup">, VEX;
3115defm MOVDDUP : sse3_replicate_dfp<"movddup">;
Evan Cheng0b457f02008-09-25 20:50:48 +00003116
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003117// Move Unaligned Integer
Bruno Cardoso Lopes928fc3b2010-07-21 20:38:42 +00003118let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003119 def VLDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3120 "vlddqu\t{$src, $dst|$dst, $src}",
3121 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>, VEX;
3122def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3123 "lddqu\t{$src, $dst|$dst, $src}",
3124 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
3125
Nate Begeman9008ca62009-04-27 18:41:29 +00003126def : Pat<(movddup (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
3127 (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00003128 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00003129
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003130// Several Move patterns
Nate Begemanec8eee22009-04-29 22:47:44 +00003131let AddedComplexity = 5 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003132def : Pat<(movddup (memopv2f64 addr:$src), (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00003133 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00003134def : Pat<(movddup (bc_v4f32 (memopv2f64 addr:$src)), (undef)),
3135 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3136def : Pat<(movddup (memopv2i64 addr:$src), (undef)),
3137 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3138def : Pat<(movddup (bc_v4i32 (memopv2i64 addr:$src)), (undef)),
3139 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3140}
Bill Wendlingddd35322007-05-02 23:11:52 +00003141
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003142// vector_shuffle v1, <undef> <1, 1, 3, 3>
3143let AddedComplexity = 15 in
3144def : Pat<(v4i32 (movshdup VR128:$src, (undef))),
3145 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
3146let AddedComplexity = 20 in
3147def : Pat<(v4i32 (movshdup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
3148 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
3149
3150// vector_shuffle v1, <undef> <0, 0, 2, 2>
3151let AddedComplexity = 15 in
3152 def : Pat<(v4i32 (movsldup VR128:$src, (undef))),
3153 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
3154let AddedComplexity = 20 in
3155 def : Pat<(v4i32 (movsldup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
3156 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
3157
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003158//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003159// SSE3 - Arithmetic
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003160//===---------------------------------------------------------------------===//
3161
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003162multiclass sse3_addsub<Intrinsic Int, string OpcodeStr, RegisterClass RC,
3163 X86MemOperand x86memop, bit Is2Addr = 1> {
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003164 def rr : I<0xD0, MRMSrcReg,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003165 (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003166 !if(Is2Addr,
3167 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3168 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003169 [(set RC:$dst, (Int RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003170 def rm : I<0xD0, MRMSrcMem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003171 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003172 !if(Is2Addr,
3173 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3174 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003175 [(set RC:$dst, (Int RC:$src1, (memop addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003176}
3177
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003178let isAsmParserOnly = 1, Predicates = [HasAVX],
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003179 ExeDomain = SSEPackedDouble in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003180 defm VADDSUBPS : sse3_addsub<int_x86_sse3_addsub_ps, "vaddsubps", VR128,
3181 f128mem, 0>, XD, VEX_4V;
3182 defm VADDSUBPD : sse3_addsub<int_x86_sse3_addsub_pd, "vaddsubpd", VR128,
3183 f128mem, 0>, OpSize, VEX_4V;
3184 let Pattern = []<dag> in {
3185 defm VADDSUBPSY : sse3_addsub<int_x86_sse3_addsub_ps, "vaddsubps", VR256,
3186 f256mem, 0>, XD, VEX_4V;
3187 defm VADDSUBPDY : sse3_addsub<int_x86_sse3_addsub_pd, "vaddsubpd", VR256,
3188 f256mem, 0>, OpSize, VEX_4V;
3189 }
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003190}
3191let Constraints = "$src1 = $dst", Predicates = [HasSSE3],
3192 ExeDomain = SSEPackedDouble in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003193 defm ADDSUBPS : sse3_addsub<int_x86_sse3_addsub_ps, "addsubps", VR128,
3194 f128mem>, XD;
3195 defm ADDSUBPD : sse3_addsub<int_x86_sse3_addsub_pd, "addsubpd", VR128,
3196 f128mem>, TB, OpSize;
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003197}
3198
3199//===---------------------------------------------------------------------===//
3200// SSE3 Instructions
3201//===---------------------------------------------------------------------===//
3202
Bill Wendlingddd35322007-05-02 23:11:52 +00003203// Horizontal ops
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003204multiclass S3D_Int<bits<8> o, string OpcodeStr, ValueType vt, RegisterClass RC,
3205 X86MemOperand x86memop, Intrinsic IntId, bit Is2Addr = 1> {
3206 def rr : S3DI<o, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003207 !if(Is2Addr,
Dan Gohmanb1576f52007-07-31 20:11:57 +00003208 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003209 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003210 [(set RC:$dst, (vt (IntId RC:$src1, RC:$src2)))]>;
3211
3212 def rm : S3DI<o, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003213 !if(Is2Addr,
Dan Gohmanb1576f52007-07-31 20:11:57 +00003214 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003215 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003216 [(set RC:$dst, (vt (IntId RC:$src1, (memop addr:$src2))))]>;
3217}
3218multiclass S3_Int<bits<8> o, string OpcodeStr, ValueType vt, RegisterClass RC,
3219 X86MemOperand x86memop, Intrinsic IntId, bit Is2Addr = 1> {
3220 def rr : S3I<o, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003221 !if(Is2Addr,
3222 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3223 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003224 [(set RC:$dst, (vt (IntId RC:$src1, RC:$src2)))]>;
3225
3226 def rm : S3I<o, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003227 !if(Is2Addr,
3228 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3229 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003230 [(set RC:$dst, (vt (IntId RC:$src1, (memop addr:$src2))))]>;
3231}
Bill Wendlingddd35322007-05-02 23:11:52 +00003232
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003233let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003234 defm VHADDPS : S3D_Int<0x7C, "vhaddps", v4f32, VR128, f128mem,
3235 int_x86_sse3_hadd_ps, 0>, VEX_4V;
3236 defm VHADDPD : S3_Int <0x7C, "vhaddpd", v2f64, VR128, f128mem,
3237 int_x86_sse3_hadd_pd, 0>, VEX_4V;
3238 defm VHSUBPS : S3D_Int<0x7D, "vhsubps", v4f32, VR128, f128mem,
3239 int_x86_sse3_hsub_ps, 0>, VEX_4V;
3240 defm VHSUBPD : S3_Int <0x7D, "vhsubpd", v2f64, VR128, f128mem,
3241 int_x86_sse3_hsub_pd, 0>, VEX_4V;
3242 let Pattern = []<dag> in {
3243 defm VHADDPSY : S3D_Int<0x7C, "vhaddps", v8f32, VR256, f256mem,
3244 int_x86_sse3_hadd_ps, 0>, VEX_4V;
3245 defm VHADDPDY : S3_Int <0x7C, "vhaddpd", v4f64, VR256, f256mem,
3246 int_x86_sse3_hadd_pd, 0>, VEX_4V;
3247 defm VHSUBPSY : S3D_Int<0x7D, "vhsubps", v8f32, VR256, f256mem,
3248 int_x86_sse3_hsub_ps, 0>, VEX_4V;
3249 defm VHSUBPDY : S3_Int <0x7D, "vhsubpd", v4f64, VR256, f256mem,
3250 int_x86_sse3_hsub_pd, 0>, VEX_4V;
3251 }
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003252}
3253
Evan Chenge9083d62008-03-05 08:19:16 +00003254let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003255 defm HADDPS : S3D_Int<0x7C, "haddps", v4f32, VR128, f128mem,
3256 int_x86_sse3_hadd_ps>;
3257 defm HADDPD : S3_Int<0x7C, "haddpd", v2f64, VR128, f128mem,
3258 int_x86_sse3_hadd_pd>;
3259 defm HSUBPS : S3D_Int<0x7D, "hsubps", v4f32, VR128, f128mem,
3260 int_x86_sse3_hsub_ps>;
3261 defm HSUBPD : S3_Int<0x7D, "hsubpd", v2f64, VR128, f128mem,
3262 int_x86_sse3_hsub_pd>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003263}
3264
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003265//===---------------------------------------------------------------------===//
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003266// SSSE3 - Packed Absolute Instructions
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003267//===---------------------------------------------------------------------===//
3268
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003269/// SS3I_unop_rm_int - Simple SSSE3 unary op whose type can be v*{i8,i16,i32}.
3270multiclass SS3I_unop_rm_int<bits<8> opc, string OpcodeStr,
3271 PatFrag mem_frag64, PatFrag mem_frag128,
3272 Intrinsic IntId64, Intrinsic IntId128> {
Nate Begemanfea2be52008-02-09 23:46:37 +00003273 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
3274 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3275 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003276
Nate Begemanfea2be52008-02-09 23:46:37 +00003277 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
3278 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3279 [(set VR64:$dst,
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003280 (IntId64 (bitconvert (mem_frag64 addr:$src))))]>;
Nate Begemanfea2be52008-02-09 23:46:37 +00003281
3282 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
3283 (ins VR128:$src),
3284 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3285 [(set VR128:$dst, (IntId128 VR128:$src))]>,
3286 OpSize;
3287
3288 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
3289 (ins i128mem:$src),
3290 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3291 [(set VR128:$dst,
3292 (IntId128
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003293 (bitconvert (mem_frag128 addr:$src))))]>, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00003294}
3295
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003296let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003297 defm VPABSB : SS3I_unop_rm_int<0x1C, "vpabsb", memopv8i8, memopv16i8,
3298 int_x86_ssse3_pabs_b,
3299 int_x86_ssse3_pabs_b_128>, VEX;
3300 defm VPABSW : SS3I_unop_rm_int<0x1D, "vpabsw", memopv4i16, memopv8i16,
3301 int_x86_ssse3_pabs_w,
3302 int_x86_ssse3_pabs_w_128>, VEX;
3303 defm VPABSD : SS3I_unop_rm_int<0x1E, "vpabsd", memopv2i32, memopv4i32,
3304 int_x86_ssse3_pabs_d,
3305 int_x86_ssse3_pabs_d_128>, VEX;
3306}
3307
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003308defm PABSB : SS3I_unop_rm_int<0x1C, "pabsb", memopv8i8, memopv16i8,
3309 int_x86_ssse3_pabs_b,
3310 int_x86_ssse3_pabs_b_128>;
3311defm PABSW : SS3I_unop_rm_int<0x1D, "pabsw", memopv4i16, memopv8i16,
3312 int_x86_ssse3_pabs_w,
3313 int_x86_ssse3_pabs_w_128>;
3314defm PABSD : SS3I_unop_rm_int<0x1E, "pabsd", memopv2i32, memopv4i32,
3315 int_x86_ssse3_pabs_d,
3316 int_x86_ssse3_pabs_d_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003317
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003318//===---------------------------------------------------------------------===//
3319// SSSE3 - Packed Binary Operator Instructions
3320//===---------------------------------------------------------------------===//
Bill Wendling76d708b2007-08-10 06:22:27 +00003321
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003322/// SS3I_binop_rm_int - Simple SSSE3 bin op whose type can be v*{i8,i16,i32}.
3323multiclass SS3I_binop_rm_int<bits<8> opc, string OpcodeStr,
3324 PatFrag mem_frag64, PatFrag mem_frag128,
3325 Intrinsic IntId64, Intrinsic IntId128,
3326 bit Is2Addr = 1> {
3327 let isCommutable = 1 in
3328 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
3329 (ins VR64:$src1, VR64:$src2),
3330 !if(Is2Addr,
3331 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3332 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3333 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]>;
3334 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
3335 (ins VR64:$src1, i64mem:$src2),
3336 !if(Is2Addr,
3337 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3338 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3339 [(set VR64:$dst,
3340 (IntId64 VR64:$src1,
3341 (bitconvert (memopv8i8 addr:$src2))))]>;
3342
3343 let isCommutable = 1 in
3344 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
3345 (ins VR128:$src1, VR128:$src2),
3346 !if(Is2Addr,
3347 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3348 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3349 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3350 OpSize;
3351 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
3352 (ins VR128:$src1, i128mem:$src2),
3353 !if(Is2Addr,
3354 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3355 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3356 [(set VR128:$dst,
3357 (IntId128 VR128:$src1,
3358 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00003359}
3360
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003361let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003362let isCommutable = 0 in {
3363 defm VPHADDW : SS3I_binop_rm_int<0x01, "vphaddw", memopv4i16, memopv8i16,
3364 int_x86_ssse3_phadd_w,
3365 int_x86_ssse3_phadd_w_128, 0>, VEX_4V;
3366 defm VPHADDD : SS3I_binop_rm_int<0x02, "vphaddd", memopv2i32, memopv4i32,
3367 int_x86_ssse3_phadd_d,
3368 int_x86_ssse3_phadd_d_128, 0>, VEX_4V;
3369 defm VPHADDSW : SS3I_binop_rm_int<0x03, "vphaddsw", memopv4i16, memopv8i16,
3370 int_x86_ssse3_phadd_sw,
3371 int_x86_ssse3_phadd_sw_128, 0>, VEX_4V;
3372 defm VPHSUBW : SS3I_binop_rm_int<0x05, "vphsubw", memopv4i16, memopv8i16,
3373 int_x86_ssse3_phsub_w,
3374 int_x86_ssse3_phsub_w_128, 0>, VEX_4V;
3375 defm VPHSUBD : SS3I_binop_rm_int<0x06, "vphsubd", memopv2i32, memopv4i32,
3376 int_x86_ssse3_phsub_d,
3377 int_x86_ssse3_phsub_d_128, 0>, VEX_4V;
3378 defm VPHSUBSW : SS3I_binop_rm_int<0x07, "vphsubsw", memopv4i16, memopv8i16,
3379 int_x86_ssse3_phsub_sw,
3380 int_x86_ssse3_phsub_sw_128, 0>, VEX_4V;
3381 defm VPMADDUBSW : SS3I_binop_rm_int<0x04, "vpmaddubsw", memopv8i8, memopv16i8,
3382 int_x86_ssse3_pmadd_ub_sw,
3383 int_x86_ssse3_pmadd_ub_sw_128, 0>, VEX_4V;
3384 defm VPSHUFB : SS3I_binop_rm_int<0x00, "vpshufb", memopv8i8, memopv16i8,
3385 int_x86_ssse3_pshuf_b,
3386 int_x86_ssse3_pshuf_b_128, 0>, VEX_4V;
3387 defm VPSIGNB : SS3I_binop_rm_int<0x08, "vpsignb", memopv8i8, memopv16i8,
3388 int_x86_ssse3_psign_b,
3389 int_x86_ssse3_psign_b_128, 0>, VEX_4V;
3390 defm VPSIGNW : SS3I_binop_rm_int<0x09, "vpsignw", memopv4i16, memopv8i16,
3391 int_x86_ssse3_psign_w,
3392 int_x86_ssse3_psign_w_128, 0>, VEX_4V;
3393 defm VPSIGND : SS3I_binop_rm_int<0x0A, "vpsignd", memopv2i32, memopv4i32,
3394 int_x86_ssse3_psign_d,
3395 int_x86_ssse3_psign_d_128, 0>, VEX_4V;
3396}
3397defm VPMULHRSW : SS3I_binop_rm_int<0x0B, "vpmulhrsw", memopv4i16, memopv8i16,
3398 int_x86_ssse3_pmul_hr_sw,
3399 int_x86_ssse3_pmul_hr_sw_128, 0>, VEX_4V;
3400}
3401
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003402// None of these have i8 immediate fields.
3403let ImmT = NoImm, Constraints = "$src1 = $dst" in {
3404let isCommutable = 0 in {
3405 defm PHADDW : SS3I_binop_rm_int<0x01, "phaddw", memopv4i16, memopv8i16,
3406 int_x86_ssse3_phadd_w,
3407 int_x86_ssse3_phadd_w_128>;
3408 defm PHADDD : SS3I_binop_rm_int<0x02, "phaddd", memopv2i32, memopv4i32,
3409 int_x86_ssse3_phadd_d,
3410 int_x86_ssse3_phadd_d_128>;
3411 defm PHADDSW : SS3I_binop_rm_int<0x03, "phaddsw", memopv4i16, memopv8i16,
3412 int_x86_ssse3_phadd_sw,
3413 int_x86_ssse3_phadd_sw_128>;
3414 defm PHSUBW : SS3I_binop_rm_int<0x05, "phsubw", memopv4i16, memopv8i16,
3415 int_x86_ssse3_phsub_w,
3416 int_x86_ssse3_phsub_w_128>;
3417 defm PHSUBD : SS3I_binop_rm_int<0x06, "phsubd", memopv2i32, memopv4i32,
3418 int_x86_ssse3_phsub_d,
3419 int_x86_ssse3_phsub_d_128>;
3420 defm PHSUBSW : SS3I_binop_rm_int<0x07, "phsubsw", memopv4i16, memopv8i16,
3421 int_x86_ssse3_phsub_sw,
3422 int_x86_ssse3_phsub_sw_128>;
3423 defm PMADDUBSW : SS3I_binop_rm_int<0x04, "pmaddubsw", memopv8i8, memopv16i8,
3424 int_x86_ssse3_pmadd_ub_sw,
3425 int_x86_ssse3_pmadd_ub_sw_128>;
3426 defm PSHUFB : SS3I_binop_rm_int<0x00, "pshufb", memopv8i8, memopv16i8,
3427 int_x86_ssse3_pshuf_b,
3428 int_x86_ssse3_pshuf_b_128>;
3429 defm PSIGNB : SS3I_binop_rm_int<0x08, "psignb", memopv8i8, memopv16i8,
3430 int_x86_ssse3_psign_b,
3431 int_x86_ssse3_psign_b_128>;
3432 defm PSIGNW : SS3I_binop_rm_int<0x09, "psignw", memopv4i16, memopv8i16,
3433 int_x86_ssse3_psign_w,
3434 int_x86_ssse3_psign_w_128>;
3435 defm PSIGND : SS3I_binop_rm_int<0x0A, "psignd", memopv2i32, memopv4i32,
3436 int_x86_ssse3_psign_d,
3437 int_x86_ssse3_psign_d_128>;
3438}
3439defm PMULHRSW : SS3I_binop_rm_int<0x0B, "pmulhrsw", memopv4i16, memopv8i16,
3440 int_x86_ssse3_pmul_hr_sw,
3441 int_x86_ssse3_pmul_hr_sw_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003442}
3443
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003444def : Pat<(X86pshufb VR128:$src, VR128:$mask),
3445 (PSHUFBrr128 VR128:$src, VR128:$mask)>, Requires<[HasSSSE3]>;
3446def : Pat<(X86pshufb VR128:$src, (bc_v16i8 (memopv2i64 addr:$mask))),
3447 (PSHUFBrm128 VR128:$src, addr:$mask)>, Requires<[HasSSSE3]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003448
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003449//===---------------------------------------------------------------------===//
3450// SSSE3 - Packed Align Instruction Patterns
3451//===---------------------------------------------------------------------===//
Bill Wendling76d708b2007-08-10 06:22:27 +00003452
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003453multiclass sse3_palign<string asm, bit Is2Addr = 1> {
3454 def R64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
3455 (ins VR64:$src1, VR64:$src2, i8imm:$src3),
3456 !if(Is2Addr,
3457 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3458 !strconcat(asm,
3459 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3460 []>;
3461 def R64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
3462 (ins VR64:$src1, i64mem:$src2, i8imm:$src3),
3463 !if(Is2Addr,
3464 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3465 !strconcat(asm,
3466 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3467 []>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003468
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003469 def R128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
3470 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3471 !if(Is2Addr,
3472 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3473 !strconcat(asm,
3474 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3475 []>, OpSize;
3476 def R128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
3477 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3478 !if(Is2Addr,
3479 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3480 !strconcat(asm,
3481 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3482 []>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00003483}
Bill Wendlingddd35322007-05-02 23:11:52 +00003484
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003485let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003486 defm VPALIGN : sse3_palign<"vpalignr", 0>, VEX_4V;
3487let Constraints = "$src1 = $dst" in
3488 defm PALIGN : sse3_palign<"palignr">;
3489
Eric Christopher6d972fd2010-04-20 00:59:54 +00003490let AddedComplexity = 5 in {
3491
Eric Christophercff6f852010-04-15 01:40:20 +00003492def : Pat<(v1i64 (palign:$src3 VR64:$src1, VR64:$src2)),
3493 (PALIGNR64rr VR64:$src2, VR64:$src1,
3494 (SHUFFLE_get_palign_imm VR64:$src3))>,
3495 Requires<[HasSSSE3]>;
3496def : Pat<(v2i32 (palign:$src3 VR64:$src1, VR64:$src2)),
3497 (PALIGNR64rr VR64:$src2, VR64:$src1,
3498 (SHUFFLE_get_palign_imm VR64:$src3))>,
3499 Requires<[HasSSSE3]>;
Eric Christophercff6f852010-04-15 01:40:20 +00003500def : Pat<(v4i16 (palign:$src3 VR64:$src1, VR64:$src2)),
3501 (PALIGNR64rr VR64:$src2, VR64:$src1,
3502 (SHUFFLE_get_palign_imm VR64:$src3))>,
3503 Requires<[HasSSSE3]>;
3504def : Pat<(v8i8 (palign:$src3 VR64:$src1, VR64:$src2)),
3505 (PALIGNR64rr VR64:$src2, VR64:$src1,
3506 (SHUFFLE_get_palign_imm VR64:$src3))>,
3507 Requires<[HasSSSE3]>;
Evan Cheng89321162009-10-28 06:30:34 +00003508
Nate Begemana09008b2009-10-19 02:17:23 +00003509def : Pat<(v4i32 (palign:$src3 VR128:$src1, VR128:$src2)),
3510 (PALIGNR128rr VR128:$src2, VR128:$src1,
3511 (SHUFFLE_get_palign_imm VR128:$src3))>,
3512 Requires<[HasSSSE3]>;
3513def : Pat<(v4f32 (palign:$src3 VR128:$src1, VR128:$src2)),
3514 (PALIGNR128rr VR128:$src2, VR128:$src1,
3515 (SHUFFLE_get_palign_imm VR128:$src3))>,
3516 Requires<[HasSSSE3]>;
3517def : Pat<(v8i16 (palign:$src3 VR128:$src1, VR128:$src2)),
3518 (PALIGNR128rr VR128:$src2, VR128:$src1,
3519 (SHUFFLE_get_palign_imm VR128:$src3))>,
3520 Requires<[HasSSSE3]>;
3521def : Pat<(v16i8 (palign:$src3 VR128:$src1, VR128:$src2)),
3522 (PALIGNR128rr VR128:$src2, VR128:$src1,
3523 (SHUFFLE_get_palign_imm VR128:$src3))>,
3524 Requires<[HasSSSE3]>;
Eric Christopher761411c2009-11-07 08:45:53 +00003525}
Nate Begemana09008b2009-10-19 02:17:23 +00003526
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003527//===---------------------------------------------------------------------===//
3528// SSSE3 Misc Instructions
3529//===---------------------------------------------------------------------===//
3530
3531// Thread synchronization
3532def MONITOR : I<0x01, MRM_C8, (outs), (ins), "monitor",
3533 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
3534def MWAIT : I<0x01, MRM_C9, (outs), (ins), "mwait",
3535 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003536
Eric Christopher44b93ff2009-07-31 20:07:27 +00003537//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00003538// Non-Instruction Patterns
Eric Christopher44b93ff2009-07-31 20:07:27 +00003539//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00003540
Eric Christopher44b93ff2009-07-31 20:07:27 +00003541// extload f32 -> f64. This matches load+fextend because we have a hack in
3542// the isel (PreprocessForFPConvert) that can introduce loads after dag
3543// combine.
Chris Lattnerd43d00c2008-01-24 08:07:48 +00003544// Since these loads aren't folded into the fextend, we have to match it
3545// explicitly here.
3546let Predicates = [HasSSE2] in
3547 def : Pat<(fextend (loadf32 addr:$src)),
3548 (CVTSS2SDrm addr:$src)>;
3549
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003550// bit_convert
Chris Lattner4cc84ed2006-10-07 04:52:09 +00003551let Predicates = [HasSSE2] in {
3552 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
3553 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
3554 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
3555 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
3556 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
3557 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
3558 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
3559 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
3560 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
3561 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
3562 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
3563 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
3564 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
3565 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
3566 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
3567 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
3568 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
3569 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
3570 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
3571 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
3572 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
3573 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
3574 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
3575 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
3576 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
3577 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
3578 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
3579 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
3580 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
3581 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
3582}
Evan Chengb9df0ca2006-03-22 02:53:00 +00003583
Evan Cheng017dcc62006-04-21 01:05:10 +00003584// Move scalar to XMM zero-extended
3585// movd to XMM register zero-extends
Evan Chengf2ea84a2006-10-09 21:42:15 +00003586let AddedComplexity = 15 in {
Evan Cheng017dcc62006-04-21 01:05:10 +00003587// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chengd880b972008-05-09 21:53:03 +00003588def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003589 (MOVSDrr (v2f64 (V_SET0PS)), FR64:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00003590def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003591 (MOVSSrr (v4f32 (V_SET0PS)), FR32:$src)>;
Evan Cheng23573e52008-05-09 23:37:55 +00003592def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003593 (MOVSSrr (v4f32 (V_SET0PS)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003594 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss)))>;
Evan Cheng331e2bd2008-07-10 01:08:23 +00003595def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003596 (MOVSSrr (v4i32 (V_SET0PI)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003597 (EXTRACT_SUBREG (v4i32 VR128:$src), sub_ss))>;
Evan Cheng017dcc62006-04-21 01:05:10 +00003598}
Evan Chengbc4832b2006-03-24 23:15:12 +00003599
Evan Chengb9df0ca2006-03-22 02:53:00 +00003600// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00003601let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003602def : Pat<(splat_lo (v2f64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003603 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003604def : Pat<(unpckh (v2f64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003605 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003606def : Pat<(splat_lo (v2i64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003607 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003608def : Pat<(unpckh (v2i64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003609 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00003610}
Evan Cheng475aecf2006-03-29 03:04:49 +00003611
Evan Chengb7a5c522006-04-18 21:55:35 +00003612// Special unary SHUFPSrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003613def : Pat<(v4f32 (pshufd:$src3 VR128:$src1, (undef))),
3614 (SHUFPSrri VR128:$src1, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003615 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003616let AddedComplexity = 5 in
3617def : Pat<(v4f32 (pshufd:$src2 VR128:$src1, (undef))),
3618 (PSHUFDri VR128:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
3619 Requires<[HasSSE2]>;
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003620// Special unary SHUFPDrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003621def : Pat<(v2i64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003622 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003623 (SHUFFLE_get_shuf_imm VR128:$src3))>,
3624 Requires<[HasSSE2]>;
3625// Special unary SHUFPDrri case.
3626def : Pat<(v2f64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003627 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003628 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003629 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00003630// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Nate Begeman9008ca62009-04-27 18:41:29 +00003631def : Pat<(pshufd:$src2 (bc_v4i32 (memopv4f32 addr:$src1)), (undef)),
3632 (PSHUFDmi addr:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00003633 Requires<[HasSSE2]>;
Evan Chengb7a75a52008-09-26 23:41:32 +00003634
Evan Cheng3d60df42006-04-10 22:35:16 +00003635// Special binary v4i32 shuffle cases with SHUFPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003636def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (v4i32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003637 (SHUFPSrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003638 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003639 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003640def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003641 (SHUFPSrmi VR128:$src1, addr:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003642 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003643 Requires<[HasSSE2]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003644// Special binary v2i64 shuffle cases using SHUFPDrri.
Nate Begeman9008ca62009-04-27 18:41:29 +00003645def : Pat<(v2i64 (shufp:$src3 VR128:$src1, VR128:$src2)),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003646 (SHUFPDrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003647 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003648 Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003649
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003650// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003651let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003652def : Pat<(v4i32 (unpckl_undef:$src2 VR128:$src, (undef))),
3653 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003654 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003655def : Pat<(v4f32 (unpckl_undef:$src2 VR128:$src, (undef))),
3656 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003657 Requires<[OptForSpeed, HasSSE2]>;
3658}
Evan Chengfd111b52006-04-19 21:15:24 +00003659let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003660def : Pat<(v4f32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003661 (UNPCKLPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003662def : Pat<(v16i8 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003663 (PUNPCKLBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003664def : Pat<(v8i16 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003665 (PUNPCKLWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003666def : Pat<(v4i32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003667 (PUNPCKLDQrr VR128:$src, VR128:$src)>;
Evan Chengfd111b52006-04-19 21:15:24 +00003668}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003669
Evan Cheng174f8032007-05-17 18:44:37 +00003670// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003671let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003672def : Pat<(v4i32 (unpckh_undef:$src2 VR128:$src, (undef))),
3673 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003674 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003675def : Pat<(v4f32 (unpckh_undef:$src2 VR128:$src, (undef))),
3676 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003677 Requires<[OptForSpeed, HasSSE2]>;
3678}
Evan Cheng174f8032007-05-17 18:44:37 +00003679let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003680def : Pat<(v4f32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003681 (UNPCKHPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003682def : Pat<(v16i8 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003683 (PUNPCKHBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003684def : Pat<(v8i16 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003685 (PUNPCKHWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003686def : Pat<(v4i32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003687 (PUNPCKHDQrr VR128:$src, VR128:$src)>;
Evan Cheng174f8032007-05-17 18:44:37 +00003688}
3689
Evan Chengb7a75a52008-09-26 23:41:32 +00003690let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003691// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
Nate Begeman0b10b912009-11-07 23:17:15 +00003692def : Pat<(v4i32 (movlhps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003693 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003694
3695// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003696def : Pat<(v4i32 (movhlps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003697 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003698
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003699// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003700def : Pat<(v4f32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003701 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003702def : Pat<(v4i32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003703 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003704}
Evan Cheng9d09b892006-05-31 00:51:37 +00003705
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003706let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003707// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003708def : Pat<(v4f32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003709 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003710def : Pat<(v2f64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003711 (MOVLPDrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003712def : Pat<(v4i32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003713 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003714def : Pat<(v2i64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003715 (MOVLPDrm VR128:$src1, addr:$src2)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003716}
Evan Cheng64e97692006-04-24 21:58:20 +00003717
Evan Chengcd0baf22008-05-23 21:23:16 +00003718// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003719def : Pat<(store (v4f32 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003720 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003721def : Pat<(store (v2f64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003722 (MOVLPDmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003723def : Pat<(store (v4i32 (movlp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
3724 addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003725 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003726def : Pat<(store (v2i64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003727 (MOVLPDmr addr:$src1, VR128:$src2)>;
Evan Chengcd0baf22008-05-23 21:23:16 +00003728
Evan Chengf2ea84a2006-10-09 21:42:15 +00003729let AddedComplexity = 15 in {
Evan Cheng64e97692006-04-24 21:58:20 +00003730// Setting the lowest element in the vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003731def : Pat<(v4i32 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003732 (MOVSSrr (v4i32 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003733 (EXTRACT_SUBREG (v4i32 VR128:$src2), sub_ss))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003734def : Pat<(v2i64 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003735 (MOVSDrr (v2i64 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003736 (EXTRACT_SUBREG (v2i64 VR128:$src2), sub_sd))>;
Evan Chenga7fc6422006-04-24 23:34:56 +00003737
Dan Gohman874cada2010-02-28 00:17:42 +00003738// vector_shuffle v1, v2 <4, 5, 2, 3> using movsd
Nate Begeman9008ca62009-04-27 18:41:29 +00003739def : Pat<(v4f32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003740 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003741 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003742def : Pat<(v4i32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003743 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003744 Requires<[HasSSE2]>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003745}
Evan Cheng9e062ed2006-05-03 20:32:03 +00003746
Eli Friedman7e2242b2009-06-19 07:00:55 +00003747// vector_shuffle v1, v2 <4, 5, 2, 3> using SHUFPSrri (we prefer movsd, but
3748// fall back to this for SSE1)
3749def : Pat<(v4f32 (movlp:$src3 VR128:$src1, (v4f32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003750 (SHUFPSrri VR128:$src2, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003751 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Eli Friedman7e2242b2009-06-19 07:00:55 +00003752
Evan Chenga7fc6422006-04-24 23:34:56 +00003753// Set lowest element and zero upper elements.
Evan Chengd880b972008-05-09 21:53:03 +00003754def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengfd17f422008-05-08 22:35:02 +00003755 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengcdfc3c82006-04-17 22:45:49 +00003756
Evan Cheng2c3ae372006-04-12 21:21:57 +00003757// Some special case pandn patterns.
3758def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3759 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003760 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003761def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3762 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003763 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003764def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3765 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003766 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003767
Evan Cheng2c3ae372006-04-12 21:21:57 +00003768def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003769 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003770 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003771def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003772 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003773 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003774def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003775 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003776 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +00003777
Nate Begemanb348d182007-11-17 03:58:34 +00003778// vector -> vector casts
3779def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3780 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3781def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3782 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedmand0c0fae2008-09-05 23:07:03 +00003783def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
3784 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
3785def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
3786 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb348d182007-11-17 03:58:34 +00003787
Evan Chengb4162fd2007-07-20 00:27:43 +00003788// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohmand3006222007-07-27 17:16:43 +00003789def : Pat<(alignedloadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003790 (MOVAPSrm addr:$src)>;
Dan Gohmand3006222007-07-27 17:16:43 +00003791def : Pat<(loadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003792 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003793def : Pat<(alignedloadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003794 (MOVAPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003795def : Pat<(loadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003796 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003797
3798def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003799 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003800def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003801 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003802def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003803 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003804def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003805 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003806def : Pat<(store (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003807 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003808def : Pat<(store (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003809 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003810def : Pat<(store (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003811 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003812def : Pat<(store (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003813 (MOVUPSmr addr:$dst, VR128:$src)>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00003814
Nate Begeman63ec90a2008-02-03 07:18:54 +00003815//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003816// SSE4.1 - Packed Move with Sign/Zero Extend
3817//===----------------------------------------------------------------------===//
3818
3819multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3820 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3821 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3822 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3823
3824 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3825 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3826 [(set VR128:$dst,
3827 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
3828 OpSize;
3829}
3830
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003831let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003832defm VPMOVSXBW : SS41I_binop_rm_int8<0x20, "vpmovsxbw", int_x86_sse41_pmovsxbw>,
3833 VEX;
3834defm VPMOVSXWD : SS41I_binop_rm_int8<0x23, "vpmovsxwd", int_x86_sse41_pmovsxwd>,
3835 VEX;
3836defm VPMOVSXDQ : SS41I_binop_rm_int8<0x25, "vpmovsxdq", int_x86_sse41_pmovsxdq>,
3837 VEX;
3838defm VPMOVZXBW : SS41I_binop_rm_int8<0x30, "vpmovzxbw", int_x86_sse41_pmovzxbw>,
3839 VEX;
3840defm VPMOVZXWD : SS41I_binop_rm_int8<0x33, "vpmovzxwd", int_x86_sse41_pmovzxwd>,
3841 VEX;
3842defm VPMOVZXDQ : SS41I_binop_rm_int8<0x35, "vpmovzxdq", int_x86_sse41_pmovzxdq>,
3843 VEX;
3844}
3845
3846defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3847defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3848defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3849defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3850defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3851defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3852
3853// Common patterns involving scalar load.
3854def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
3855 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3856def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
3857 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3858
3859def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
3860 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3861def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
3862 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3863
3864def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
3865 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3866def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
3867 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3868
3869def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
3870 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3871def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
3872 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3873
3874def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
3875 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3876def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
3877 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3878
3879def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
3880 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3881def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
3882 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3883
3884
3885multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3886 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3887 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3888 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3889
3890 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3891 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3892 [(set VR128:$dst,
3893 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
3894 OpSize;
3895}
3896
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003897let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003898defm VPMOVSXBD : SS41I_binop_rm_int4<0x21, "vpmovsxbd", int_x86_sse41_pmovsxbd>,
3899 VEX;
3900defm VPMOVSXWQ : SS41I_binop_rm_int4<0x24, "vpmovsxwq", int_x86_sse41_pmovsxwq>,
3901 VEX;
3902defm VPMOVZXBD : SS41I_binop_rm_int4<0x31, "vpmovzxbd", int_x86_sse41_pmovzxbd>,
3903 VEX;
3904defm VPMOVZXWQ : SS41I_binop_rm_int4<0x34, "vpmovzxwq", int_x86_sse41_pmovzxwq>,
3905 VEX;
3906}
3907
3908defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3909defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3910defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3911defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3912
3913// Common patterns involving scalar load
3914def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
3915 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
3916def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
3917 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
3918
3919def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
3920 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
3921def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
3922 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
3923
3924
3925multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3926 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3927 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3928 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3929
3930 // Expecting a i16 load any extended to i32 value.
3931 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3932 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3933 [(set VR128:$dst, (IntId (bitconvert
3934 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
3935 OpSize;
3936}
3937
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003938let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003939defm VPMOVSXBQ : SS41I_binop_rm_int2<0x22, "vpmovsxbq", int_x86_sse41_pmovsxbq>,
3940 VEX;
3941defm VPMOVZXBQ : SS41I_binop_rm_int2<0x32, "vpmovzxbq", int_x86_sse41_pmovzxbq>,
3942 VEX;
3943}
3944defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
3945defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovzxbq", int_x86_sse41_pmovzxbq>;
3946
3947// Common patterns involving scalar load
3948def : Pat<(int_x86_sse41_pmovsxbq
3949 (bitconvert (v4i32 (X86vzmovl
3950 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
3951 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
3952
3953def : Pat<(int_x86_sse41_pmovzxbq
3954 (bitconvert (v4i32 (X86vzmovl
3955 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
3956 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
3957
3958//===----------------------------------------------------------------------===//
3959// SSE4.1 - Extract Instructions
3960//===----------------------------------------------------------------------===//
3961
3962/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3963multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
3964 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
3965 (ins VR128:$src1, i32i8imm:$src2),
3966 !strconcat(OpcodeStr,
3967 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3968 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3969 OpSize;
3970 def mr : SS4AIi8<opc, MRMDestMem, (outs),
3971 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
3972 !strconcat(OpcodeStr,
3973 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3974 []>, OpSize;
3975// FIXME:
3976// There's an AssertZext in the way of writing the store pattern
3977// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3978}
3979
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003980let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003981 defm VPEXTRB : SS41I_extract8<0x14, "vpextrb">, VEX;
3982
3983defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
3984
3985
3986/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3987multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
3988 def mr : SS4AIi8<opc, MRMDestMem, (outs),
3989 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
3990 !strconcat(OpcodeStr,
3991 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3992 []>, OpSize;
3993// FIXME:
3994// There's an AssertZext in the way of writing the store pattern
3995// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3996}
3997
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003998let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003999 defm VPEXTRW : SS41I_extract16<0x15, "vpextrw">, VEX;
4000
4001defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
4002
4003
4004/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
4005multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
4006 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
4007 (ins VR128:$src1, i32i8imm:$src2),
4008 !strconcat(OpcodeStr,
4009 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4010 [(set GR32:$dst,
4011 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
4012 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4013 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
4014 !strconcat(OpcodeStr,
4015 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4016 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
4017 addr:$dst)]>, OpSize;
4018}
4019
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004020let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004021 defm VPEXTRD : SS41I_extract32<0x16, "vpextrd">, VEX;
4022
4023defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
4024
4025/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
4026multiclass SS41I_extract64<bits<8> opc, string OpcodeStr> {
4027 def rr : SS4AIi8<opc, MRMDestReg, (outs GR64:$dst),
4028 (ins VR128:$src1, i32i8imm:$src2),
4029 !strconcat(OpcodeStr,
4030 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4031 [(set GR64:$dst,
4032 (extractelt (v2i64 VR128:$src1), imm:$src2))]>, OpSize, REX_W;
4033 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4034 (ins i64mem:$dst, VR128:$src1, i32i8imm:$src2),
4035 !strconcat(OpcodeStr,
4036 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4037 [(store (extractelt (v2i64 VR128:$src1), imm:$src2),
4038 addr:$dst)]>, OpSize, REX_W;
4039}
4040
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004041let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004042 defm VPEXTRQ : SS41I_extract64<0x16, "vpextrq">, VEX, VEX_W;
4043
4044defm PEXTRQ : SS41I_extract64<0x16, "pextrq">;
4045
4046/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
4047/// destination
4048multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
4049 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
4050 (ins VR128:$src1, i32i8imm:$src2),
4051 !strconcat(OpcodeStr,
4052 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4053 [(set GR32:$dst,
4054 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
4055 OpSize;
4056 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4057 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
4058 !strconcat(OpcodeStr,
4059 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4060 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
4061 addr:$dst)]>, OpSize;
4062}
4063
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004064let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004065 defm VEXTRACTPS : SS41I_extractf32<0x17, "vextractps">, VEX;
4066defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
4067
4068// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
4069def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
4070 imm:$src2))),
4071 addr:$dst),
4072 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
4073 Requires<[HasSSE41]>;
4074
4075//===----------------------------------------------------------------------===//
4076// SSE4.1 - Insert Instructions
4077//===----------------------------------------------------------------------===//
4078
4079multiclass SS41I_insert8<bits<8> opc, string asm, bit Is2Addr = 1> {
4080 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4081 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
4082 !if(Is2Addr,
4083 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4084 !strconcat(asm,
4085 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4086 [(set VR128:$dst,
4087 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
4088 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4089 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
4090 !if(Is2Addr,
4091 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4092 !strconcat(asm,
4093 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4094 [(set VR128:$dst,
4095 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
4096 imm:$src3))]>, OpSize;
4097}
4098
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004099let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004100 defm VPINSRB : SS41I_insert8<0x20, "vpinsrb", 0>, VEX_4V;
4101let Constraints = "$src1 = $dst" in
4102 defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
4103
4104multiclass SS41I_insert32<bits<8> opc, string asm, bit Is2Addr = 1> {
4105 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4106 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
4107 !if(Is2Addr,
4108 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4109 !strconcat(asm,
4110 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4111 [(set VR128:$dst,
4112 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
4113 OpSize;
4114 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4115 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
4116 !if(Is2Addr,
4117 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4118 !strconcat(asm,
4119 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4120 [(set VR128:$dst,
4121 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
4122 imm:$src3)))]>, OpSize;
4123}
4124
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004125let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004126 defm VPINSRD : SS41I_insert32<0x22, "vpinsrd", 0>, VEX_4V;
4127let Constraints = "$src1 = $dst" in
4128 defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
4129
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004130multiclass SS41I_insert64<bits<8> opc, string asm, bit Is2Addr = 1> {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004131 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004132 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
4133 !if(Is2Addr,
4134 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4135 !strconcat(asm,
4136 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4137 [(set VR128:$dst,
4138 (v2i64 (insertelt VR128:$src1, GR64:$src2, imm:$src3)))]>,
4139 OpSize;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004140 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004141 (ins VR128:$src1, i64mem:$src2, i32i8imm:$src3),
4142 !if(Is2Addr,
4143 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4144 !strconcat(asm,
4145 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4146 [(set VR128:$dst,
4147 (v2i64 (insertelt VR128:$src1, (loadi64 addr:$src2),
4148 imm:$src3)))]>, OpSize;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004149}
4150
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004151let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004152 defm VPINSRQ : SS41I_insert64<0x22, "vpinsrq", 0>, VEX_4V, VEX_W;
4153let Constraints = "$src1 = $dst" in
4154 defm PINSRQ : SS41I_insert64<0x22, "pinsrq">, REX_W;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004155
4156// insertps has a few different modes, there's the first two here below which
4157// are optimized inserts that won't zero arbitrary elements in the destination
4158// vector. The next one matches the intrinsic and could zero arbitrary elements
4159// in the target vector.
4160multiclass SS41I_insertf32<bits<8> opc, string asm, bit Is2Addr = 1> {
4161 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4162 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4163 !if(Is2Addr,
4164 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4165 !strconcat(asm,
4166 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4167 [(set VR128:$dst,
4168 (X86insrtps VR128:$src1, VR128:$src2, imm:$src3))]>,
4169 OpSize;
4170 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4171 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
4172 !if(Is2Addr,
4173 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4174 !strconcat(asm,
4175 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4176 [(set VR128:$dst,
4177 (X86insrtps VR128:$src1,
4178 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
4179 imm:$src3))]>, OpSize;
4180}
4181
4182let Constraints = "$src1 = $dst" in
4183 defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004184let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004185 defm VINSERTPS : SS41I_insertf32<0x21, "vinsertps", 0>, VEX_4V;
4186
4187def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
4188 (INSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>;
4189
4190//===----------------------------------------------------------------------===//
4191// SSE4.1 - Round Instructions
Nate Begeman63ec90a2008-02-03 07:18:54 +00004192//===----------------------------------------------------------------------===//
4193
Dale Johannesene397acc2008-10-10 23:51:03 +00004194multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd,
Nate Begeman63ec90a2008-02-03 07:18:54 +00004195 string OpcodeStr,
Nate Begeman63ec90a2008-02-03 07:18:54 +00004196 Intrinsic V4F32Int,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004197 Intrinsic V2F64Int> {
Nate Begeman63ec90a2008-02-03 07:18:54 +00004198 // Intrinsic operation, reg.
Nate Begeman63ec90a2008-02-03 07:18:54 +00004199 // Vector intrinsic operation, reg
Eric Christopher44b93ff2009-07-31 20:07:27 +00004200 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman204e84e2008-02-04 06:00:24 +00004201 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004202 !strconcat(OpcodeStr,
4203 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004204 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
4205 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004206
4207 // Vector intrinsic operation, mem
Evan Cheng400073d2009-12-18 07:40:29 +00004208 def PSm_Int : Ii8<opcps, MRMSrcMem,
Nate Begeman204e84e2008-02-04 06:00:24 +00004209 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004210 !strconcat(OpcodeStr,
4211 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00004212 [(set VR128:$dst,
4213 (V4F32Int (memopv4f32 addr:$src1),imm:$src2))]>,
Evan Cheng400073d2009-12-18 07:40:29 +00004214 TA, OpSize,
Evan Chengb1f49812009-12-22 17:47:23 +00004215 Requires<[HasSSE41]>;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004216
Nate Begeman63ec90a2008-02-03 07:18:54 +00004217 // Vector intrinsic operation, reg
Evan Cheng172b7942008-03-14 07:39:27 +00004218 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman204e84e2008-02-04 06:00:24 +00004219 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004220 !strconcat(OpcodeStr,
4221 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004222 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
4223 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004224
4225 // Vector intrinsic operation, mem
Evan Cheng172b7942008-03-14 07:39:27 +00004226 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman204e84e2008-02-04 06:00:24 +00004227 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004228 !strconcat(OpcodeStr,
4229 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00004230 [(set VR128:$dst,
4231 (V2F64Int (memopv2f64 addr:$src1),imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004232 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004233}
4234
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004235multiclass sse41_fp_unop_rm_avx<bits<8> opcps, bits<8> opcpd,
4236 string OpcodeStr> {
4237 // Intrinsic operation, reg.
4238 // Vector intrinsic operation, reg
4239 def PSr : SS4AIi8<opcps, MRMSrcReg,
4240 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
4241 !strconcat(OpcodeStr,
4242 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4243 []>, OpSize;
4244
4245 // Vector intrinsic operation, mem
4246 def PSm : Ii8<opcps, MRMSrcMem,
4247 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
4248 !strconcat(OpcodeStr,
4249 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4250 []>, TA, OpSize, Requires<[HasSSE41]>;
4251
4252 // Vector intrinsic operation, reg
4253 def PDr : SS4AIi8<opcpd, MRMSrcReg,
4254 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
4255 !strconcat(OpcodeStr,
4256 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4257 []>, OpSize;
4258
4259 // Vector intrinsic operation, mem
4260 def PDm : SS4AIi8<opcpd, MRMSrcMem,
4261 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
4262 !strconcat(OpcodeStr,
4263 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4264 []>, OpSize;
4265}
4266
Dale Johannesene397acc2008-10-10 23:51:03 +00004267multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
4268 string OpcodeStr,
4269 Intrinsic F32Int,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004270 Intrinsic F64Int, bit Is2Addr = 1> {
Dale Johannesene397acc2008-10-10 23:51:03 +00004271 // Intrinsic operation, reg.
4272 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004273 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4274 !if(Is2Addr,
4275 !strconcat(OpcodeStr,
4276 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4277 !strconcat(OpcodeStr,
4278 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4279 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
4280 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004281
4282 // Intrinsic operation, mem.
Eric Christopher44b93ff2009-07-31 20:07:27 +00004283 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004284 (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
4285 !if(Is2Addr,
4286 !strconcat(OpcodeStr,
4287 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4288 !strconcat(OpcodeStr,
4289 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4290 [(set VR128:$dst,
4291 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
4292 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004293
4294 // Intrinsic operation, reg.
4295 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004296 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4297 !if(Is2Addr,
4298 !strconcat(OpcodeStr,
4299 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4300 !strconcat(OpcodeStr,
4301 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4302 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
4303 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004304
4305 // Intrinsic operation, mem.
4306 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004307 (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
4308 !if(Is2Addr,
4309 !strconcat(OpcodeStr,
4310 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4311 !strconcat(OpcodeStr,
4312 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4313 [(set VR128:$dst,
4314 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
4315 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004316}
4317
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004318multiclass sse41_fp_binop_rm_avx<bits<8> opcss, bits<8> opcsd,
4319 string OpcodeStr> {
4320 // Intrinsic operation, reg.
4321 def SSr : SS4AIi8<opcss, MRMSrcReg,
4322 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4323 !strconcat(OpcodeStr,
4324 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4325 []>, OpSize;
4326
4327 // Intrinsic operation, mem.
4328 def SSm : SS4AIi8<opcss, MRMSrcMem,
4329 (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
4330 !strconcat(OpcodeStr,
4331 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4332 []>, OpSize;
4333
4334 // Intrinsic operation, reg.
4335 def SDr : SS4AIi8<opcsd, MRMSrcReg,
4336 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4337 !strconcat(OpcodeStr,
4338 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4339 []>, OpSize;
4340
4341 // Intrinsic operation, mem.
4342 def SDm : SS4AIi8<opcsd, MRMSrcMem,
4343 (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
4344 !strconcat(OpcodeStr,
4345 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4346 []>, OpSize;
4347}
4348
Nate Begeman63ec90a2008-02-03 07:18:54 +00004349// FP round - roundss, roundps, roundsd, roundpd
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004350let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004351 // Intrinsic form
4352 defm VROUND : sse41_fp_unop_rm<0x08, 0x09, "vround",
4353 int_x86_sse41_round_ps, int_x86_sse41_round_pd>,
4354 VEX;
4355 defm VROUND : sse41_fp_binop_rm<0x0A, 0x0B, "vround",
4356 int_x86_sse41_round_ss, int_x86_sse41_round_sd,
4357 0>, VEX_4V;
4358 // Instructions for the assembler
4359 defm VROUND : sse41_fp_unop_rm_avx<0x08, 0x09, "vround">, VEX;
4360 defm VROUND : sse41_fp_binop_rm_avx<0x0A, 0x0B, "vround">, VEX_4V;
4361}
4362
Dale Johannesene397acc2008-10-10 23:51:03 +00004363defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round",
4364 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004365let Constraints = "$src1 = $dst" in
Dale Johannesene397acc2008-10-10 23:51:03 +00004366defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
4367 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004368
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004369//===----------------------------------------------------------------------===//
4370// SSE4.1 - Misc Instructions
4371//===----------------------------------------------------------------------===//
4372
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004373// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
4374multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
4375 Intrinsic IntId128> {
4376 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4377 (ins VR128:$src),
4378 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4379 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
4380 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4381 (ins i128mem:$src),
4382 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4383 [(set VR128:$dst,
4384 (IntId128
4385 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
4386}
4387
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004388let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopesc6075702010-07-03 00:49:21 +00004389defm VPHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "vphminposuw",
4390 int_x86_sse41_phminposuw>, VEX;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004391defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
4392 int_x86_sse41_phminposuw>;
4393
4394/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004395multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
4396 Intrinsic IntId128, bit Is2Addr = 1> {
4397 let isCommutable = 1 in
4398 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4399 (ins VR128:$src1, VR128:$src2),
4400 !if(Is2Addr,
4401 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4402 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4403 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>, OpSize;
4404 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4405 (ins VR128:$src1, i128mem:$src2),
4406 !if(Is2Addr,
4407 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4408 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4409 [(set VR128:$dst,
4410 (IntId128 VR128:$src1,
4411 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004412}
4413
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004414let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4a544be2010-07-03 01:15:47 +00004415 let isCommutable = 0 in
4416 defm VPACKUSDW : SS41I_binop_rm_int<0x2B, "vpackusdw", int_x86_sse41_packusdw,
4417 0>, VEX_4V;
4418 defm VPCMPEQQ : SS41I_binop_rm_int<0x29, "vpcmpeqq", int_x86_sse41_pcmpeqq,
4419 0>, VEX_4V;
4420 defm VPMINSB : SS41I_binop_rm_int<0x38, "vpminsb", int_x86_sse41_pminsb,
4421 0>, VEX_4V;
4422 defm VPMINSD : SS41I_binop_rm_int<0x39, "vpminsd", int_x86_sse41_pminsd,
4423 0>, VEX_4V;
4424 defm VPMINUD : SS41I_binop_rm_int<0x3B, "vpminud", int_x86_sse41_pminud,
4425 0>, VEX_4V;
4426 defm VPMINUW : SS41I_binop_rm_int<0x3A, "vpminuw", int_x86_sse41_pminuw,
4427 0>, VEX_4V;
4428 defm VPMAXSB : SS41I_binop_rm_int<0x3C, "vpmaxsb", int_x86_sse41_pmaxsb,
4429 0>, VEX_4V;
4430 defm VPMAXSD : SS41I_binop_rm_int<0x3D, "vpmaxsd", int_x86_sse41_pmaxsd,
4431 0>, VEX_4V;
4432 defm VPMAXUD : SS41I_binop_rm_int<0x3F, "vpmaxud", int_x86_sse41_pmaxud,
4433 0>, VEX_4V;
4434 defm VPMAXUW : SS41I_binop_rm_int<0x3E, "vpmaxuw", int_x86_sse41_pmaxuw,
4435 0>, VEX_4V;
4436 defm VPMULDQ : SS41I_binop_rm_int<0x28, "vpmuldq", int_x86_sse41_pmuldq,
4437 0>, VEX_4V;
4438}
4439
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004440let Constraints = "$src1 = $dst" in {
4441 let isCommutable = 0 in
4442 defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw", int_x86_sse41_packusdw>;
4443 defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq", int_x86_sse41_pcmpeqq>;
4444 defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb", int_x86_sse41_pminsb>;
4445 defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd", int_x86_sse41_pminsd>;
4446 defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud", int_x86_sse41_pminud>;
4447 defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw", int_x86_sse41_pminuw>;
4448 defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb", int_x86_sse41_pmaxsb>;
4449 defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd", int_x86_sse41_pmaxsd>;
4450 defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud", int_x86_sse41_pmaxud>;
4451 defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw", int_x86_sse41_pmaxuw>;
4452 defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq", int_x86_sse41_pmuldq>;
4453}
Mon P Wangaf9b9522008-12-18 21:42:19 +00004454
Nate Begeman30a0de92008-07-17 16:51:19 +00004455def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
4456 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
4457def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
4458 (PCMPEQQrm VR128:$src1, addr:$src2)>;
4459
Eric Christopher8258d0b2010-03-30 18:49:01 +00004460/// SS48I_binop_rm - Simple SSE41 binary operator.
Eric Christopher8258d0b2010-03-30 18:49:01 +00004461multiclass SS48I_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004462 ValueType OpVT, bit Is2Addr = 1> {
4463 let isCommutable = 1 in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004464 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004465 (ins VR128:$src1, VR128:$src2),
4466 !if(Is2Addr,
4467 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4468 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4469 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>,
4470 OpSize;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004471 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004472 (ins VR128:$src1, i128mem:$src2),
4473 !if(Is2Addr,
4474 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4475 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4476 [(set VR128:$dst, (OpNode VR128:$src1,
Eric Christopher8258d0b2010-03-30 18:49:01 +00004477 (bc_v4i32 (memopv2i64 addr:$src2))))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004478 OpSize;
Eric Christopher8258d0b2010-03-30 18:49:01 +00004479}
4480
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004481let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004482 defm VPMULLD : SS48I_binop_rm<0x40, "vpmulld", mul, v4i32, 0>, VEX_4V;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004483let Constraints = "$src1 = $dst" in
4484 defm PMULLD : SS48I_binop_rm<0x40, "pmulld", mul, v4i32>;
Nate Begeman1426d522008-02-09 01:38:08 +00004485
Evan Cheng172b7942008-03-14 07:39:27 +00004486/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004487multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004488 Intrinsic IntId, RegisterClass RC, PatFrag memop_frag,
4489 X86MemOperand x86memop, bit Is2Addr = 1> {
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004490 let isCommutable = 1 in
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004491 def rri : SS4AIi8<opc, MRMSrcReg, (outs RC:$dst),
4492 (ins RC:$src1, RC:$src2, i32i8imm:$src3),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004493 !if(Is2Addr,
4494 !strconcat(OpcodeStr,
4495 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4496 !strconcat(OpcodeStr,
4497 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004498 [(set RC:$dst, (IntId RC:$src1, RC:$src2, imm:$src3))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004499 OpSize;
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004500 def rmi : SS4AIi8<opc, MRMSrcMem, (outs RC:$dst),
4501 (ins RC:$src1, x86memop:$src2, i32i8imm:$src3),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004502 !if(Is2Addr,
4503 !strconcat(OpcodeStr,
4504 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4505 !strconcat(OpcodeStr,
4506 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004507 [(set RC:$dst,
4508 (IntId RC:$src1,
4509 (bitconvert (memop_frag addr:$src2)), imm:$src3))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004510 OpSize;
Nate Begeman204e84e2008-02-04 06:00:24 +00004511}
4512
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004513let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004514 let isCommutable = 0 in {
4515 defm VBLENDPS : SS41I_binop_rmi_int<0x0C, "vblendps", int_x86_sse41_blendps,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004516 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004517 defm VBLENDPD : SS41I_binop_rmi_int<0x0D, "vblendpd", int_x86_sse41_blendpd,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004518 VR128, memopv16i8, i128mem, 0>, VEX_4V;
4519 let Pattern = []<dag> in {
4520 defm VBLENDPSY : SS41I_binop_rmi_int<0x0C, "vblendps", int_x86_sse41_blendps,
4521 VR256, memopv32i8, i256mem, 0>, VEX_4V;
4522 defm VBLENDPDY : SS41I_binop_rmi_int<0x0D, "vblendpd", int_x86_sse41_blendpd,
4523 VR256, memopv32i8, i256mem, 0>, VEX_4V;
4524 }
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004525 defm VPBLENDW : SS41I_binop_rmi_int<0x0E, "vpblendw", int_x86_sse41_pblendw,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004526 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004527 defm VMPSADBW : SS41I_binop_rmi_int<0x42, "vmpsadbw", int_x86_sse41_mpsadbw,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004528 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004529 }
4530 defm VDPPS : SS41I_binop_rmi_int<0x40, "vdpps", int_x86_sse41_dpps,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004531 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004532 defm VDPPD : SS41I_binop_rmi_int<0x41, "vdppd", int_x86_sse41_dppd,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004533 VR128, memopv16i8, i128mem, 0>, VEX_4V;
4534 let Pattern = []<dag> in
4535 defm VDPPSY : SS41I_binop_rmi_int<0x40, "vdpps", int_x86_sse41_dpps,
4536 VR256, memopv32i8, i256mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004537}
4538
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004539let Constraints = "$src1 = $dst" in {
4540 let isCommutable = 0 in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004541 defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps", int_x86_sse41_blendps,
4542 VR128, memopv16i8, i128mem>;
4543 defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd", int_x86_sse41_blendpd,
4544 VR128, memopv16i8, i128mem>;
4545 defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw", int_x86_sse41_pblendw,
4546 VR128, memopv16i8, i128mem>;
4547 defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw", int_x86_sse41_mpsadbw,
4548 VR128, memopv16i8, i128mem>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004549 }
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004550 defm DPPS : SS41I_binop_rmi_int<0x40, "dpps", int_x86_sse41_dpps,
4551 VR128, memopv16i8, i128mem>;
4552 defm DPPD : SS41I_binop_rmi_int<0x41, "dppd", int_x86_sse41_dppd,
4553 VR128, memopv16i8, i128mem>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004554}
Nate Begemanfea2be52008-02-09 23:46:37 +00004555
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004556/// SS41I_quaternary_int_avx - AVX SSE 4.1 with 4 operators
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004557let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004558multiclass SS41I_quaternary_int_avx<bits<8> opc, string OpcodeStr,
4559 RegisterClass RC, X86MemOperand x86memop> {
4560 def rr : I<opc, MRMSrcReg, (outs RC:$dst),
4561 (ins RC:$src1, RC:$src2, RC:$src3),
4562 !strconcat(OpcodeStr,
4563 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4564 [], SSEPackedInt>, OpSize, TA, VEX_4V, VEX_I8IMM;
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004565
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004566 def rm : I<opc, MRMSrcMem, (outs RC:$dst),
4567 (ins RC:$src1, x86memop:$src2, RC:$src3),
4568 !strconcat(OpcodeStr,
4569 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4570 [], SSEPackedInt>, OpSize, TA, VEX_4V, VEX_I8IMM;
4571}
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004572}
4573
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004574defm VBLENDVPD : SS41I_quaternary_int_avx<0x4B, "vblendvpd", VR128, i128mem>;
4575defm VBLENDVPS : SS41I_quaternary_int_avx<0x4A, "vblendvps", VR128, i128mem>;
4576defm VBLENDVPDY : SS41I_quaternary_int_avx<0x4B, "vblendvpd", VR256, i256mem>;
4577defm VBLENDVPSY : SS41I_quaternary_int_avx<0x4A, "vblendvps", VR256, i256mem>;
4578
4579defm VPBLENDVB : SS41I_quaternary_int_avx<0x4C, "vpblendvb", VR128, i128mem>;
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004580
Evan Cheng172b7942008-03-14 07:39:27 +00004581/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Chenge9083d62008-03-05 08:19:16 +00004582let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanab5d56c2008-02-10 18:47:57 +00004583 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4584 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4585 (ins VR128:$src1, VR128:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00004586 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00004587 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
4588 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
4589 OpSize;
4590
4591 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4592 (ins VR128:$src1, i128mem:$src2),
4593 !strconcat(OpcodeStr,
4594 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
4595 [(set VR128:$dst,
4596 (IntId VR128:$src1,
4597 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
4598 }
4599}
4600
4601defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
4602defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
4603defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
4604
Eric Christopher71c67532009-07-29 00:28:05 +00004605// ptest instruction we'll lower to this in X86ISelLowering primarily from
4606// the intel intrinsic that corresponds to this.
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004607let Defs = [EFLAGS], isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes09df2ae2010-07-07 01:14:56 +00004608def VPTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
4609 "vptest\t{$src2, $src1|$src1, $src2}",
4610 [(set EFLAGS, (X86ptest VR128:$src1, VR128:$src2))]>,
4611 OpSize, VEX;
4612def VPTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
4613 "vptest\t{$src2, $src1|$src1, $src2}",
4614 [(set EFLAGS, (X86ptest VR128:$src1, (load addr:$src2)))]>,
4615 OpSize, VEX;
4616}
4617
Nate Begemanbc4efb82008-03-16 21:14:46 +00004618let Defs = [EFLAGS] in {
4619def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Eric Christopher71c67532009-07-29 00:28:05 +00004620 "ptest \t{$src2, $src1|$src1, $src2}",
Chris Lattnerd486d772010-03-28 05:07:17 +00004621 [(set EFLAGS, (X86ptest VR128:$src1, VR128:$src2))]>,
4622 OpSize;
Nate Begemanbc4efb82008-03-16 21:14:46 +00004623def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
Eric Christopher71c67532009-07-29 00:28:05 +00004624 "ptest \t{$src2, $src1|$src1, $src2}",
Chris Lattnerd486d772010-03-28 05:07:17 +00004625 [(set EFLAGS, (X86ptest VR128:$src1, (load addr:$src2)))]>,
4626 OpSize;
Nate Begemanbc4efb82008-03-16 21:14:46 +00004627}
4628
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004629let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes09df2ae2010-07-07 01:14:56 +00004630def VMOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
4631 "vmovntdqa\t{$src, $dst|$dst, $src}",
4632 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
4633 OpSize, VEX;
Nate Begemanbc4efb82008-03-16 21:14:46 +00004634def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
4635 "movntdqa\t{$src, $dst|$dst, $src}",
Kevin Enderby40fe18f2010-02-10 00:10:31 +00004636 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
4637 OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00004638
Eric Christopherb120ab42009-08-18 22:50:32 +00004639//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004640// SSE4.2 - Compare Instructions
Eric Christopherb120ab42009-08-18 22:50:32 +00004641//===----------------------------------------------------------------------===//
4642
Nate Begeman30a0de92008-07-17 16:51:19 +00004643/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004644multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
4645 Intrinsic IntId128, bit Is2Addr = 1> {
4646 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
4647 (ins VR128:$src1, VR128:$src2),
4648 !if(Is2Addr,
4649 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4650 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4651 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
4652 OpSize;
4653 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
4654 (ins VR128:$src1, i128mem:$src2),
4655 !if(Is2Addr,
4656 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4657 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4658 [(set VR128:$dst,
4659 (IntId128 VR128:$src1,
4660 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00004661}
4662
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004663let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004664 defm VPCMPGTQ : SS42I_binop_rm_int<0x37, "vpcmpgtq", int_x86_sse42_pcmpgtq,
4665 0>, VEX_4V;
4666let Constraints = "$src1 = $dst" in
4667 defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman30a0de92008-07-17 16:51:19 +00004668
4669def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
4670 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
4671def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
4672 (PCMPGTQrm VR128:$src1, addr:$src2)>;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004673
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004674//===----------------------------------------------------------------------===//
4675// SSE4.2 - String/text Processing Instructions
4676//===----------------------------------------------------------------------===//
4677
4678// Packed Compare Implicit Length Strings, Return Mask
4679let Defs = [EFLAGS], usesCustomInserter = 1 in {
4680 def PCMPISTRM128REG : SS42AI<0, Pseudo, (outs VR128:$dst),
4681 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4682 "#PCMPISTRM128rr PSEUDO!",
4683 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, VR128:$src2,
4684 imm:$src3))]>, OpSize;
4685 def PCMPISTRM128MEM : SS42AI<0, Pseudo, (outs VR128:$dst),
4686 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4687 "#PCMPISTRM128rm PSEUDO!",
4688 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128
4689 VR128:$src1, (load addr:$src2), imm:$src3))]>, OpSize;
4690}
4691
4692let Defs = [XMM0, EFLAGS], isAsmParserOnly = 1,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004693 Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004694 def VPCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
4695 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4696 "vpcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize, VEX;
4697 def VPCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
4698 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4699 "vpcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize, VEX;
4700}
4701
4702let Defs = [XMM0, EFLAGS] in {
4703 def PCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
4704 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4705 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
4706 def PCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
4707 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4708 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
4709}
4710
4711// Packed Compare Explicit Length Strings, Return Mask
4712let Defs = [EFLAGS], Uses = [EAX, EDX], usesCustomInserter = 1 in {
4713 def PCMPESTRM128REG : SS42AI<0, Pseudo, (outs VR128:$dst),
4714 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
4715 "#PCMPESTRM128rr PSEUDO!",
4716 [(set VR128:$dst,
4717 (int_x86_sse42_pcmpestrm128
4718 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5))]>, OpSize;
4719
4720 def PCMPESTRM128MEM : SS42AI<0, Pseudo, (outs VR128:$dst),
4721 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
4722 "#PCMPESTRM128rm PSEUDO!",
4723 [(set VR128:$dst, (int_x86_sse42_pcmpestrm128
4724 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5))]>,
4725 OpSize;
4726}
4727
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004728let isAsmParserOnly = 1, Predicates = [HasAVX],
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004729 Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
4730 def VPCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
4731 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
4732 "vpcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize, VEX;
4733 def VPCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
4734 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
4735 "vpcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize, VEX;
4736}
4737
4738let Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
4739 def PCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
4740 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
4741 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
4742 def PCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
4743 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
4744 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
4745}
4746
4747// Packed Compare Implicit Length Strings, Return Index
4748let Defs = [ECX, EFLAGS] in {
4749 multiclass SS42AI_pcmpistri<Intrinsic IntId128, string asm = "pcmpistri"> {
4750 def rr : SS42AI<0x63, MRMSrcReg, (outs),
4751 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4752 !strconcat(asm, "\t{$src3, $src2, $src1|$src1, $src2, $src3}"),
4753 [(set ECX, (IntId128 VR128:$src1, VR128:$src2, imm:$src3)),
4754 (implicit EFLAGS)]>, OpSize;
4755 def rm : SS42AI<0x63, MRMSrcMem, (outs),
4756 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4757 !strconcat(asm, "\t{$src3, $src2, $src1|$src1, $src2, $src3}"),
4758 [(set ECX, (IntId128 VR128:$src1, (load addr:$src2), imm:$src3)),
4759 (implicit EFLAGS)]>, OpSize;
4760 }
4761}
4762
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004763let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004764defm VPCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128, "vpcmpistri">,
4765 VEX;
4766defm VPCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128, "vpcmpistri">,
4767 VEX;
4768defm VPCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128, "vpcmpistri">,
4769 VEX;
4770defm VPCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128, "vpcmpistri">,
4771 VEX;
4772defm VPCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128, "vpcmpistri">,
4773 VEX;
4774defm VPCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128, "vpcmpistri">,
4775 VEX;
4776}
4777
4778defm PCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128>;
4779defm PCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128>;
4780defm PCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128>;
4781defm PCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128>;
4782defm PCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128>;
4783defm PCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128>;
4784
4785// Packed Compare Explicit Length Strings, Return Index
4786let Defs = [ECX, EFLAGS], Uses = [EAX, EDX] in {
4787 multiclass SS42AI_pcmpestri<Intrinsic IntId128, string asm = "pcmpestri"> {
4788 def rr : SS42AI<0x61, MRMSrcReg, (outs),
4789 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
4790 !strconcat(asm, "\t{$src5, $src3, $src1|$src1, $src3, $src5}"),
4791 [(set ECX, (IntId128 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5)),
4792 (implicit EFLAGS)]>, OpSize;
4793 def rm : SS42AI<0x61, MRMSrcMem, (outs),
4794 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
4795 !strconcat(asm, "\t{$src5, $src3, $src1|$src1, $src3, $src5}"),
4796 [(set ECX,
4797 (IntId128 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5)),
4798 (implicit EFLAGS)]>, OpSize;
4799 }
4800}
4801
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004802let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004803defm VPCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128, "vpcmpestri">,
4804 VEX;
4805defm VPCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128, "vpcmpestri">,
4806 VEX;
4807defm VPCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128, "vpcmpestri">,
4808 VEX;
4809defm VPCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128, "vpcmpestri">,
4810 VEX;
4811defm VPCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128, "vpcmpestri">,
4812 VEX;
4813defm VPCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128, "vpcmpestri">,
4814 VEX;
4815}
4816
4817defm PCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128>;
4818defm PCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128>;
4819defm PCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128>;
4820defm PCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128>;
4821defm PCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128>;
4822defm PCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128>;
4823
4824//===----------------------------------------------------------------------===//
4825// SSE4.2 - CRC Instructions
4826//===----------------------------------------------------------------------===//
4827
4828// No CRC instructions have AVX equivalents
4829
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004830// crc intrinsic instruction
4831// This set of instructions are only rm, the only difference is the size
4832// of r and m.
4833let Constraints = "$src1 = $dst" in {
Eric Christopher027c2b12009-08-10 21:48:58 +00004834 def CRC32m8 : SS42FI<0xF0, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004835 (ins GR32:$src1, i8mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004836 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004837 [(set GR32:$dst,
4838 (int_x86_sse42_crc32_8 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004839 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00004840 def CRC32r8 : SS42FI<0xF0, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004841 (ins GR32:$src1, GR8:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004842 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004843 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004844 (int_x86_sse42_crc32_8 GR32:$src1, GR8:$src2))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00004845 def CRC32m16 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004846 (ins GR32:$src1, i16mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004847 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004848 [(set GR32:$dst,
4849 (int_x86_sse42_crc32_16 GR32:$src1,
4850 (load addr:$src2)))]>,
4851 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00004852 def CRC32r16 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004853 (ins GR32:$src1, GR16:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004854 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004855 [(set GR32:$dst,
Eric Christopher027c2b12009-08-10 21:48:58 +00004856 (int_x86_sse42_crc32_16 GR32:$src1, GR16:$src2))]>,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004857 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00004858 def CRC32m32 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004859 (ins GR32:$src1, i32mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004860 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004861 [(set GR32:$dst,
4862 (int_x86_sse42_crc32_32 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004863 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00004864 def CRC32r32 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004865 (ins GR32:$src1, GR32:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004866 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004867 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004868 (int_x86_sse42_crc32_32 GR32:$src1, GR32:$src2))]>;
4869 def CRC64m8 : SS42FI<0xF0, MRMSrcMem, (outs GR64:$dst),
4870 (ins GR64:$src1, i8mem:$src2),
4871 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004872 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004873 (int_x86_sse42_crc64_8 GR64:$src1,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004874 (load addr:$src2)))]>,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004875 REX_W;
4876 def CRC64r8 : SS42FI<0xF0, MRMSrcReg, (outs GR64:$dst),
4877 (ins GR64:$src1, GR8:$src2),
4878 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004879 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004880 (int_x86_sse42_crc64_8 GR64:$src1, GR8:$src2))]>,
4881 REX_W;
4882 def CRC64m64 : SS42FI<0xF1, MRMSrcMem, (outs GR64:$dst),
4883 (ins GR64:$src1, i64mem:$src2),
4884 "crc32{q} \t{$src2, $src1|$src1, $src2}",
4885 [(set GR64:$dst,
4886 (int_x86_sse42_crc64_64 GR64:$src1,
4887 (load addr:$src2)))]>,
4888 REX_W;
4889 def CRC64r64 : SS42FI<0xF1, MRMSrcReg, (outs GR64:$dst),
4890 (ins GR64:$src1, GR64:$src2),
4891 "crc32{q} \t{$src2, $src1|$src1, $src2}",
4892 [(set GR64:$dst,
4893 (int_x86_sse42_crc64_64 GR64:$src1, GR64:$src2))]>,
4894 REX_W;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004895}
Eric Christopherb120ab42009-08-18 22:50:32 +00004896
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004897//===----------------------------------------------------------------------===//
4898// AES-NI Instructions
4899//===----------------------------------------------------------------------===//
4900
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00004901multiclass AESI_binop_rm_int<bits<8> opc, string OpcodeStr,
4902 Intrinsic IntId128, bit Is2Addr = 1> {
4903 def rr : AES8I<opc, MRMSrcReg, (outs VR128:$dst),
4904 (ins VR128:$src1, VR128:$src2),
4905 !if(Is2Addr,
4906 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4907 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4908 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
4909 OpSize;
4910 def rm : AES8I<opc, MRMSrcMem, (outs VR128:$dst),
4911 (ins VR128:$src1, i128mem:$src2),
4912 !if(Is2Addr,
4913 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4914 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4915 [(set VR128:$dst,
4916 (IntId128 VR128:$src1,
4917 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004918}
4919
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00004920// Perform One Round of an AES Encryption/Decryption Flow
4921let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
4922 defm VAESENC : AESI_binop_rm_int<0xDC, "vaesenc",
4923 int_x86_aesni_aesenc, 0>, VEX_4V;
4924 defm VAESENCLAST : AESI_binop_rm_int<0xDD, "vaesenclast",
4925 int_x86_aesni_aesenclast, 0>, VEX_4V;
4926 defm VAESDEC : AESI_binop_rm_int<0xDE, "vaesdec",
4927 int_x86_aesni_aesdec, 0>, VEX_4V;
4928 defm VAESDECLAST : AESI_binop_rm_int<0xDF, "vaesdeclast",
4929 int_x86_aesni_aesdeclast, 0>, VEX_4V;
4930}
4931
4932let Constraints = "$src1 = $dst" in {
4933 defm AESENC : AESI_binop_rm_int<0xDC, "aesenc",
4934 int_x86_aesni_aesenc>;
4935 defm AESENCLAST : AESI_binop_rm_int<0xDD, "aesenclast",
4936 int_x86_aesni_aesenclast>;
4937 defm AESDEC : AESI_binop_rm_int<0xDE, "aesdec",
4938 int_x86_aesni_aesdec>;
4939 defm AESDECLAST : AESI_binop_rm_int<0xDF, "aesdeclast",
4940 int_x86_aesni_aesdeclast>;
4941}
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004942
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004943def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, VR128:$src2)),
4944 (AESENCrr VR128:$src1, VR128:$src2)>;
4945def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, (memop addr:$src2))),
4946 (AESENCrm VR128:$src1, addr:$src2)>;
4947def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, VR128:$src2)),
4948 (AESENCLASTrr VR128:$src1, VR128:$src2)>;
4949def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, (memop addr:$src2))),
4950 (AESENCLASTrm VR128:$src1, addr:$src2)>;
4951def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, VR128:$src2)),
4952 (AESDECrr VR128:$src1, VR128:$src2)>;
4953def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, (memop addr:$src2))),
4954 (AESDECrm VR128:$src1, addr:$src2)>;
4955def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, VR128:$src2)),
4956 (AESDECLASTrr VR128:$src1, VR128:$src2)>;
4957def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, (memop addr:$src2))),
4958 (AESDECLASTrm VR128:$src1, addr:$src2)>;
4959
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00004960// Perform the AES InvMixColumn Transformation
4961let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
4962 def VAESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
4963 (ins VR128:$src1),
4964 "vaesimc\t{$src1, $dst|$dst, $src1}",
4965 [(set VR128:$dst,
4966 (int_x86_aesni_aesimc VR128:$src1))]>,
4967 OpSize, VEX;
4968 def VAESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
4969 (ins i128mem:$src1),
4970 "vaesimc\t{$src1, $dst|$dst, $src1}",
4971 [(set VR128:$dst,
4972 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
4973 OpSize, VEX;
4974}
Eric Christopherb3500fd2010-04-02 23:48:33 +00004975def AESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
4976 (ins VR128:$src1),
4977 "aesimc\t{$src1, $dst|$dst, $src1}",
4978 [(set VR128:$dst,
4979 (int_x86_aesni_aesimc VR128:$src1))]>,
4980 OpSize;
Eric Christopherb3500fd2010-04-02 23:48:33 +00004981def AESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
4982 (ins i128mem:$src1),
4983 "aesimc\t{$src1, $dst|$dst, $src1}",
4984 [(set VR128:$dst,
4985 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
4986 OpSize;
4987
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00004988// AES Round Key Generation Assist
4989let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
4990 def VAESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
4991 (ins VR128:$src1, i8imm:$src2),
4992 "vaeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4993 [(set VR128:$dst,
4994 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
4995 OpSize, VEX;
4996 def VAESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
4997 (ins i128mem:$src1, i8imm:$src2),
4998 "vaeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4999 [(set VR128:$dst,
5000 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
5001 imm:$src2))]>,
5002 OpSize, VEX;
5003}
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005004def AESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00005005 (ins VR128:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005006 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5007 [(set VR128:$dst,
5008 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
5009 OpSize;
5010def AESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00005011 (ins i128mem:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005012 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5013 [(set VR128:$dst,
5014 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
5015 imm:$src2))]>,
5016 OpSize;
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005017
5018//===----------------------------------------------------------------------===//
5019// AVX Instructions
5020//===----------------------------------------------------------------------===//
5021
5022let isAsmParserOnly = 1 in {
5023
5024// Load from memory and broadcast to all elements of the destination operand
5025class avx_broadcast<bits<8> opc, string OpcodeStr, RegisterClass RC,
5026 X86MemOperand x86memop> :
5027 AVX8I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
5028 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>, VEX;
5029
5030def VBROADCASTSS : avx_broadcast<0x18, "vbroadcastss", VR128, f32mem>;
5031def VBROADCASTSSY : avx_broadcast<0x18, "vbroadcastss", VR256, f32mem>;
5032def VBROADCASTSD : avx_broadcast<0x19, "vbroadcastsd", VR256, f64mem>;
5033def VBROADCASTF128 : avx_broadcast<0x1A, "vbroadcastf128", VR256, f128mem>;
5034
Bruno Cardoso Lopese1c29be2010-07-20 19:44:51 +00005035// Insert packed floating-point values
5036def VINSERTF128rr : AVXAIi8<0x18, MRMSrcReg, (outs VR256:$dst),
5037 (ins VR256:$src1, VR128:$src2, i8imm:$src3),
5038 "vinsertf128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5039 []>, VEX_4V;
5040def VINSERTF128rm : AVXAIi8<0x18, MRMSrcMem, (outs VR256:$dst),
5041 (ins VR256:$src1, f128mem:$src2, i8imm:$src3),
5042 "vinsertf128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5043 []>, VEX_4V;
5044
Bruno Cardoso Lopes1154f422010-07-20 23:19:02 +00005045// Extract packed floating-point values
5046def VEXTRACTF128rr : AVXAIi8<0x19, MRMDestReg, (outs VR128:$dst),
5047 (ins VR256:$src1, i8imm:$src2),
5048 "vextractf128\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5049 []>, VEX;
5050def VEXTRACTF128mr : AVXAIi8<0x19, MRMDestMem, (outs),
5051 (ins f128mem:$dst, VR256:$src1, i8imm:$src2),
5052 "vextractf128\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5053 []>, VEX;
5054
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005055// Conditional SIMD Packed Loads and Stores
5056multiclass avx_movmask_rm<bits<8> opc_rm, bits<8> opc_mr, string OpcodeStr> {
5057 def rm : AVX8I<opc_rm, MRMSrcMem, (outs VR128:$dst),
5058 (ins VR128:$src1, f128mem:$src2),
5059 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5060 []>, VEX_4V;
5061 def Yrm : AVX8I<opc_rm, MRMSrcMem, (outs VR256:$dst),
5062 (ins VR256:$src1, f256mem:$src2),
5063 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5064 []>, VEX_4V;
5065 def mr : AVX8I<opc_mr, MRMDestMem, (outs),
5066 (ins f128mem:$dst, VR128:$src1, VR128:$src2),
5067 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5068 []>, VEX_4V;
5069 def Ymr : AVX8I<opc_mr, MRMDestMem, (outs),
5070 (ins f256mem:$dst, VR256:$src1, VR256:$src2),
5071 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5072 []>, VEX_4V;
5073}
5074
5075defm VMASKMOVPS : avx_movmask_rm<0x2C, 0x2E, "vmaskmovps">;
5076defm VMASKMOVPD : avx_movmask_rm<0x2D, 0x2F, "vmaskmovpd">;
5077
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005078// Permute Floating-Point Values
5079multiclass avx_permil<bits<8> opc_rm, bits<8> opc_rmi, string OpcodeStr,
5080 RegisterClass RC, X86MemOperand x86memop> {
5081 def rr : AVX8I<opc_rm, MRMSrcReg, (outs RC:$dst),
5082 (ins RC:$src1, RC:$src2),
5083 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5084 []>, VEX_4V;
5085 def rm : AVX8I<opc_rm, MRMSrcMem, (outs RC:$dst),
5086 (ins RC:$src1, x86memop:$src2),
5087 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5088 []>, VEX_4V;
5089 def ri : AVXAIi8<opc_rmi, MRMSrcReg, (outs RC:$dst),
5090 (ins RC:$src1, i8imm:$src2),
5091 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5092 []>, VEX;
5093 def mi : AVXAIi8<opc_rmi, MRMSrcMem, (outs RC:$dst),
5094 (ins x86memop:$src1, i8imm:$src2),
5095 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5096 []>, VEX;
5097}
5098
5099defm VPERMILPS : avx_permil<0x0C, 0x04, "vpermilps", VR128, f128mem>;
5100defm VPERMILPSY : avx_permil<0x0C, 0x04, "vpermilps", VR256, f256mem>;
5101defm VPERMILPD : avx_permil<0x0D, 0x05, "vpermilpd", VR128, f128mem>;
5102defm VPERMILPDY : avx_permil<0x0D, 0x05, "vpermilpd", VR256, f256mem>;
5103
5104def VPERM2F128rr : AVXAIi8<0x06, MRMSrcReg, (outs VR256:$dst),
5105 (ins VR256:$src1, VR256:$src2, i8imm:$src3),
5106 "vperm2f128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5107 []>, VEX_4V;
5108def VPERM2F128rm : AVXAIi8<0x06, MRMSrcMem, (outs VR256:$dst),
5109 (ins VR256:$src1, f256mem:$src2, i8imm:$src3),
5110 "vperm2f128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5111 []>, VEX_4V;
5112
Bruno Cardoso Lopescf6ca032010-07-21 08:56:24 +00005113// Zero All YMM registers
5114def VZEROALL : I<0x77, RawFrm, (outs), (ins), "vzeroall", []>, VEX, VEX_L;
5115
5116// Zero Upper bits of YMM registers
5117def VZEROUPPER : I<0x77, RawFrm, (outs), (ins), "vzeroupper", []>, VEX;
5118
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005119} // isAsmParserOnly