blob: 11b52257f69b223b028e5d75d77360550485375b [file] [log] [blame]
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef X86ISELLOWERING_H
16#define X86ISELLOWERING_H
17
Evan Cheng559806f2006-01-27 08:10:46 +000018#include "X86Subtarget.h"
Anton Korobeynikov2365f512007-07-14 14:06:15 +000019#include "X86RegisterInfo.h"
Gordon Henriksen86737662008-01-05 16:56:59 +000020#include "X86MachineFunctionInfo.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/Target/TargetLowering.h"
Ted Kremenekb388eb82008-09-03 02:54:11 +000022#include "llvm/CodeGen/FastISel.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000023#include "llvm/CodeGen/SelectionDAG.h"
Rafael Espindola1b5dcc32007-08-31 15:06:30 +000024#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000025
26namespace llvm {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027 namespace X86ISD {
Evan Chengd9558e02006-01-06 00:43:03 +000028 // X86 Specific DAG Nodes
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000029 enum NodeType {
30 // Start the numbering where the builtin ops leave off.
Dan Gohman0ba2bcf2008-09-23 18:42:32 +000031 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032
Evan Cheng18efe262007-12-14 02:13:44 +000033 /// BSF - Bit scan forward.
34 /// BSR - Bit scan reverse.
35 BSF,
36 BSR,
37
Evan Chenge3413162006-01-09 18:33:28 +000038 /// SHLD, SHRD - Double shift instructions. These correspond to
39 /// X86::SHLDxx and X86::SHRDxx instructions.
40 SHLD,
41 SHRD,
42
Evan Chengef6ffb12006-01-31 03:14:29 +000043 /// FAND - Bitwise logical AND of floating point values. This corresponds
44 /// to X86::ANDPS or X86::ANDPD.
45 FAND,
46
Evan Cheng68c47cb2007-01-05 07:55:56 +000047 /// FOR - Bitwise logical OR of floating point values. This corresponds
48 /// to X86::ORPS or X86::ORPD.
49 FOR,
50
Evan Cheng223547a2006-01-31 22:28:30 +000051 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
52 /// to X86::XORPS or X86::XORPD.
53 FXOR,
54
Evan Cheng73d6cf12007-01-05 21:37:56 +000055 /// FSRL - Bitwise logical right shift of floating point values. These
56 /// corresponds to X86::PSRLDQ.
Evan Cheng68c47cb2007-01-05 07:55:56 +000057 FSRL,
58
Evan Chenge3de85b2006-02-04 02:20:30 +000059 /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
60 /// integer source in memory and FP reg result. This corresponds to the
61 /// X86::FILD*m instructions. It has three inputs (token chain, address,
62 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
63 /// also produces a flag).
Evan Chenga3195e82006-01-12 22:54:21 +000064 FILD,
Evan Chenge3de85b2006-02-04 02:20:30 +000065 FILD_FLAG,
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000066
67 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
68 /// integer destination in memory and a FP reg source. This corresponds
69 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
Chris Lattner91897772006-10-18 18:26:48 +000070 /// has two inputs (token chain and address) and two outputs (int value
71 /// and token chain).
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000072 FP_TO_INT16_IN_MEM,
73 FP_TO_INT32_IN_MEM,
74 FP_TO_INT64_IN_MEM,
75
Evan Chengb077b842005-12-21 02:39:21 +000076 /// FLD - This instruction implements an extending load to FP stack slots.
77 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
Evan Cheng38bcbaf2005-12-23 07:31:11 +000078 /// operand, ptr to load from, and a ValueType node indicating the type
79 /// to load to.
Evan Chengb077b842005-12-21 02:39:21 +000080 FLD,
81
Evan Chengd90eb7f2006-01-05 00:27:02 +000082 /// FST - This instruction implements a truncating store to FP stack
83 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
84 /// chain operand, value to store, address, and a ValueType to store it
85 /// as.
86 FST,
87
Dan Gohman98ca4f22009-08-05 01:29:28 +000088 /// CALL - These operations represent an abstract X86 call
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000089 /// instruction, which includes a bunch of information. In particular the
90 /// operands of these node are:
91 ///
92 /// #0 - The incoming token chain
93 /// #1 - The callee
94 /// #2 - The number of arg bytes the caller pushes on the stack.
95 /// #3 - The number of arg bytes the callee pops off the stack.
96 /// #4 - The value to pass in AL/AX/EAX (optional)
97 /// #5 - The value to pass in DL/DX/EDX (optional)
98 ///
99 /// The result values of these nodes are:
100 ///
101 /// #0 - The outgoing token chain
102 /// #1 - The first register result value (optional)
103 /// #2 - The second register result value (optional)
104 ///
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000105 CALL,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000106
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000107 /// RDTSC_DAG - This operation implements the lowering for
108 /// readcyclecounter
109 RDTSC_DAG,
Evan Cheng7df96d62005-12-17 01:21:05 +0000110
111 /// X86 compare and logical compare instructions.
Evan Cheng7d6ff3a2007-09-17 17:42:53 +0000112 CMP, COMI, UCOMI,
Evan Cheng7df96d62005-12-17 01:21:05 +0000113
Dan Gohmanc7a37d42008-12-23 22:45:23 +0000114 /// X86 bit-test instructions.
115 BT,
116
Dan Gohman2004eb62009-03-23 15:40:10 +0000117 /// X86 SetCC. Operand 0 is condition code, and operand 1 is the flag
Evan Chengd5781fc2005-12-21 20:21:51 +0000118 /// operand produced by a CMP instruction.
119 SETCC,
120
Evan Chengad9c0a32009-12-15 00:53:42 +0000121 // Same as SETCC except it's materialized with a sbb and the value is all
122 // one's or all zero's.
123 SETCC_CARRY,
124
Chris Lattner2b9f4342009-03-12 06:46:02 +0000125 /// X86 conditional moves. Operand 0 and operand 1 are the two values
126 /// to select from. Operand 2 is the condition code, and operand 3 is the
127 /// flag operand produced by a CMP or TEST instruction. It also writes a
128 /// flag result.
Evan Cheng7df96d62005-12-17 01:21:05 +0000129 CMOV,
Evan Cheng898101c2005-12-19 23:12:38 +0000130
Dan Gohman2004eb62009-03-23 15:40:10 +0000131 /// X86 conditional branches. Operand 0 is the chain operand, operand 1
132 /// is the block to branch if condition is true, operand 2 is the
133 /// condition code, and operand 3 is the flag operand produced by a CMP
Evan Chengd5781fc2005-12-21 20:21:51 +0000134 /// or TEST instruction.
Evan Cheng898101c2005-12-19 23:12:38 +0000135 BRCOND,
Evan Chengb077b842005-12-21 02:39:21 +0000136
Dan Gohman2004eb62009-03-23 15:40:10 +0000137 /// Return with a flag operand. Operand 0 is the chain operand, operand
138 /// 1 is the number of bytes of stack to pop.
Evan Chengb077b842005-12-21 02:39:21 +0000139 RET_FLAG,
Evan Cheng67f92a72006-01-11 22:15:48 +0000140
141 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
142 REP_STOS,
143
144 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
145 REP_MOVS,
Evan Cheng223547a2006-01-31 22:28:30 +0000146
Evan Cheng7ccced62006-02-18 00:15:05 +0000147 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
148 /// at function entry, used for PIC code.
149 GlobalBaseReg,
Evan Chenga0ea0532006-02-23 02:43:52 +0000150
Bill Wendling056292f2008-09-16 21:48:12 +0000151 /// Wrapper - A wrapper node for TargetConstantPool,
152 /// TargetExternalSymbol, and TargetGlobalAddress.
Evan Cheng020d2e82006-02-23 20:41:18 +0000153 Wrapper,
Evan Cheng48090aa2006-03-21 23:01:21 +0000154
Evan Cheng0085a282006-11-30 21:55:46 +0000155 /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
156 /// relative displacements.
157 WrapperRIP,
158
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000159 /// MOVQ2DQ - Copies a 64-bit value from a vector to another vector.
160 /// Can be used to move a vector value from a MMX register to a XMM
161 /// register.
162 MOVQ2DQ,
163
Nate Begeman14d12ca2008-02-11 04:19:36 +0000164 /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to
165 /// i32, corresponds to X86::PEXTRB.
166 PEXTRB,
167
Evan Chengb067a1e2006-03-31 19:22:53 +0000168 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
Evan Cheng653159f2006-03-31 21:55:24 +0000169 /// i32, corresponds to X86::PEXTRW.
Evan Chengb067a1e2006-03-31 19:22:53 +0000170 PEXTRW,
Evan Cheng653159f2006-03-31 21:55:24 +0000171
Nate Begeman14d12ca2008-02-11 04:19:36 +0000172 /// INSERTPS - Insert any element of a 4 x float vector into any element
173 /// of a destination 4 x floatvector.
174 INSERTPS,
175
176 /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector,
177 /// corresponds to X86::PINSRB.
178 PINSRB,
179
Evan Cheng653159f2006-03-31 21:55:24 +0000180 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
181 /// corresponds to X86::PINSRW.
Evan Cheng8ca29322006-11-10 21:43:37 +0000182 PINSRW,
183
Nate Begemanb9a47b82009-02-23 08:49:38 +0000184 /// PSHUFB - Shuffle 16 8-bit values within a vector.
185 PSHUFB,
186
Evan Cheng8ca29322006-11-10 21:43:37 +0000187 /// FMAX, FMIN - Floating point max and min.
188 ///
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000189 FMAX, FMIN,
Dan Gohman20382522007-07-10 00:05:58 +0000190
191 /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal
192 /// approximation. Note that these typically require refinement
193 /// in order to obtain suitable precision.
194 FRSQRT, FRCP,
195
Rafael Espindola094fad32009-04-08 21:14:34 +0000196 // TLSADDR - Thread Local Storage.
197 TLSADDR,
198
199 // SegmentBaseAddress - The address segment:0
200 SegmentBaseAddress,
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000201
Evan Cheng7e2ff772008-05-08 00:57:18 +0000202 // EH_RETURN - Exception Handling helpers.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000203 EH_RETURN,
204
Arnold Schwaighofer4fe30732008-03-19 16:39:45 +0000205 /// TC_RETURN - Tail call return.
206 /// operand #0 chain
207 /// operand #1 callee (register or absolute)
208 /// operand #2 stack adjustment
209 /// operand #3 optional in flag
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +0000210 TC_RETURN,
211
Evan Cheng7e2ff772008-05-08 00:57:18 +0000212 // LCMPXCHG_DAG, LCMPXCHG8_DAG - Compare and swap.
Andrew Lenharth26ed8692008-03-01 21:52:34 +0000213 LCMPXCHG_DAG,
Andrew Lenharthd19189e2008-03-05 01:15:49 +0000214 LCMPXCHG8_DAG,
Andrew Lenharth26ed8692008-03-01 21:52:34 +0000215
Evan Cheng7e2ff772008-05-08 00:57:18 +0000216 // FNSTCW16m - Store FP control world into i16 memory.
217 FNSTCW16m,
218
Evan Chengd880b972008-05-09 21:53:03 +0000219 // VZEXT_MOVL - Vector move low and zero extend.
220 VZEXT_MOVL,
221
222 // VZEXT_LOAD - Load, scalar_to_vector, and zero extend.
Evan Chengf26ffe92008-05-29 08:22:04 +0000223 VZEXT_LOAD,
224
225 // VSHL, VSRL - Vector logical left / right shift.
Nate Begeman30a0de92008-07-17 16:51:19 +0000226 VSHL, VSRL,
Nate Begeman9008ca62009-04-27 18:41:29 +0000227
228 // CMPPD, CMPPS - Vector double/float comparison.
Nate Begeman30a0de92008-07-17 16:51:19 +0000229 // CMPPD, CMPPS - Vector double/float comparison.
230 CMPPD, CMPPS,
231
232 // PCMP* - Vector integer comparisons.
233 PCMPEQB, PCMPEQW, PCMPEQD, PCMPEQQ,
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000234 PCMPGTB, PCMPGTW, PCMPGTD, PCMPGTQ,
235
Dan Gohman076aee32009-03-04 19:44:21 +0000236 // ADD, SUB, SMUL, UMUL, etc. - Arithmetic operations with FLAGS results.
237 ADD, SUB, SMUL, UMUL,
Dan Gohmane220c4b2009-09-18 19:59:53 +0000238 INC, DEC, OR, XOR, AND,
Evan Cheng73f24c92009-03-30 21:36:47 +0000239
240 // MUL_IMM - X86 specific multiply by immediate.
Eric Christopher71c67532009-07-29 00:28:05 +0000241 MUL_IMM,
242
243 // PTEST - Vector bitwise comparisons
Dan Gohmand6708ea2009-08-15 01:38:56 +0000244 PTEST,
245
246 // VASTART_SAVE_XMM_REGS - Save xmm argument registers to the stack,
247 // according to %al. An operator is needed so that this can be expanded
248 // with control flow.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000249 VASTART_SAVE_XMM_REGS,
250
251 // ATOMADD64_DAG, ATOMSUB64_DAG, ATOMOR64_DAG, ATOMAND64_DAG,
252 // ATOMXOR64_DAG, ATOMNAND64_DAG, ATOMSWAP64_DAG -
253 // Atomic 64-bit binary operations.
254 ATOMADD64_DAG = ISD::FIRST_TARGET_MEMORY_OPCODE,
255 ATOMSUB64_DAG,
256 ATOMOR64_DAG,
257 ATOMXOR64_DAG,
258 ATOMAND64_DAG,
259 ATOMNAND64_DAG,
260 ATOMSWAP64_DAG
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000261 };
262 }
263
Evan Cheng0d9e9762008-01-29 19:34:22 +0000264 /// Define some predicates that are used for node matching.
265 namespace X86 {
266 /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
267 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
Nate Begeman9008ca62009-04-27 18:41:29 +0000268 bool isPSHUFDMask(ShuffleVectorSDNode *N);
Evan Cheng0188ecb2006-03-22 18:59:22 +0000269
Evan Cheng0d9e9762008-01-29 19:34:22 +0000270 /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
271 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
Nate Begeman9008ca62009-04-27 18:41:29 +0000272 bool isPSHUFHWMask(ShuffleVectorSDNode *N);
Evan Cheng506d3df2006-03-29 23:07:14 +0000273
Evan Cheng0d9e9762008-01-29 19:34:22 +0000274 /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
275 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
Nate Begeman9008ca62009-04-27 18:41:29 +0000276 bool isPSHUFLWMask(ShuffleVectorSDNode *N);
Evan Cheng506d3df2006-03-29 23:07:14 +0000277
Evan Cheng0d9e9762008-01-29 19:34:22 +0000278 /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
279 /// specifies a shuffle of elements that is suitable for input to SHUFP*.
Nate Begeman9008ca62009-04-27 18:41:29 +0000280 bool isSHUFPMask(ShuffleVectorSDNode *N);
Evan Cheng14aed5e2006-03-24 01:18:28 +0000281
Evan Cheng0d9e9762008-01-29 19:34:22 +0000282 /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
283 /// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +0000284 bool isMOVHLPSMask(ShuffleVectorSDNode *N);
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000285
Evan Cheng0d9e9762008-01-29 19:34:22 +0000286 /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
287 /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
288 /// <2, 3, 2, 3>
Nate Begeman9008ca62009-04-27 18:41:29 +0000289 bool isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N);
Evan Cheng6e56e2c2006-11-07 22:14:24 +0000290
Evan Cheng0d9e9762008-01-29 19:34:22 +0000291 /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
Nate Begeman9008ca62009-04-27 18:41:29 +0000292 /// specifies a shuffle of elements that is suitable for MOVLP{S|D}.
293 bool isMOVLPMask(ShuffleVectorSDNode *N);
Evan Cheng5ced1d82006-04-06 23:23:56 +0000294
Evan Cheng0d9e9762008-01-29 19:34:22 +0000295 /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Nate Begeman9008ca62009-04-27 18:41:29 +0000296 /// specifies a shuffle of elements that is suitable for MOVHP{S|D}.
Evan Cheng0d9e9762008-01-29 19:34:22 +0000297 /// as well as MOVLHPS.
Nate Begeman0b10b912009-11-07 23:17:15 +0000298 bool isMOVLHPSMask(ShuffleVectorSDNode *N);
Evan Cheng5ced1d82006-04-06 23:23:56 +0000299
Evan Cheng0d9e9762008-01-29 19:34:22 +0000300 /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
301 /// specifies a shuffle of elements that is suitable for input to UNPCKL.
Nate Begeman9008ca62009-04-27 18:41:29 +0000302 bool isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat = false);
Evan Cheng0038e592006-03-28 00:39:58 +0000303
Evan Cheng0d9e9762008-01-29 19:34:22 +0000304 /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
305 /// specifies a shuffle of elements that is suitable for input to UNPCKH.
Nate Begeman9008ca62009-04-27 18:41:29 +0000306 bool isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat = false);
Evan Cheng4fcb9222006-03-28 02:43:26 +0000307
Evan Cheng0d9e9762008-01-29 19:34:22 +0000308 /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
309 /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
310 /// <0, 0, 1, 1>
Nate Begeman9008ca62009-04-27 18:41:29 +0000311 bool isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N);
Evan Cheng1d5a8cc2006-04-05 07:20:06 +0000312
Evan Cheng0d9e9762008-01-29 19:34:22 +0000313 /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
314 /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
315 /// <2, 2, 3, 3>
Nate Begeman9008ca62009-04-27 18:41:29 +0000316 bool isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000317
Evan Cheng0d9e9762008-01-29 19:34:22 +0000318 /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
319 /// specifies a shuffle of elements that is suitable for input to MOVSS,
320 /// MOVSD, and MOVD, i.e. setting the lowest element.
Nate Begeman9008ca62009-04-27 18:41:29 +0000321 bool isMOVLMask(ShuffleVectorSDNode *N);
Evan Chengd6d1cbd2006-04-11 00:19:04 +0000322
Evan Cheng0d9e9762008-01-29 19:34:22 +0000323 /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
324 /// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +0000325 bool isMOVSHDUPMask(ShuffleVectorSDNode *N);
Evan Chengd9539472006-04-14 21:59:03 +0000326
Evan Cheng0d9e9762008-01-29 19:34:22 +0000327 /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
328 /// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +0000329 bool isMOVSLDUPMask(ShuffleVectorSDNode *N);
Evan Chengf686d9b2006-10-27 21:08:32 +0000330
Evan Cheng0b457f02008-09-25 20:50:48 +0000331 /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
332 /// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +0000333 bool isMOVDDUPMask(ShuffleVectorSDNode *N);
Evan Cheng0b457f02008-09-25 20:50:48 +0000334
Nate Begemana09008b2009-10-19 02:17:23 +0000335 /// isPALIGNRMask - Return true if the specified VECTOR_SHUFFLE operand
336 /// specifies a shuffle of elements that is suitable for input to PALIGNR.
337 bool isPALIGNRMask(ShuffleVectorSDNode *N);
338
Evan Cheng0d9e9762008-01-29 19:34:22 +0000339 /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
340 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
341 /// instructions.
342 unsigned getShuffleSHUFImmediate(SDNode *N);
Evan Cheng506d3df2006-03-29 23:07:14 +0000343
Evan Cheng0d9e9762008-01-29 19:34:22 +0000344 /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +0000345 /// the specified VECTOR_SHUFFLE mask with PSHUFHW instruction.
Evan Cheng0d9e9762008-01-29 19:34:22 +0000346 unsigned getShufflePSHUFHWImmediate(SDNode *N);
Evan Cheng506d3df2006-03-29 23:07:14 +0000347
Nate Begemana09008b2009-10-19 02:17:23 +0000348 /// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
349 /// the specified VECTOR_SHUFFLE mask with PSHUFLW instruction.
Evan Cheng0d9e9762008-01-29 19:34:22 +0000350 unsigned getShufflePSHUFLWImmediate(SDNode *N);
Evan Cheng37b73872009-07-30 08:33:02 +0000351
Nate Begemana09008b2009-10-19 02:17:23 +0000352 /// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
353 /// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
354 unsigned getShufflePALIGNRImmediate(SDNode *N);
355
Evan Cheng37b73872009-07-30 08:33:02 +0000356 /// isZeroNode - Returns true if Elt is a constant zero or a floating point
357 /// constant +0.0.
358 bool isZeroNode(SDValue Elt);
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000359
360 /// isOffsetSuitableForCodeModel - Returns true of the given offset can be
361 /// fit into displacement field of the instruction.
362 bool isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
363 bool hasSymbolicDisplacement = true);
Evan Cheng0d9e9762008-01-29 19:34:22 +0000364 }
365
Chris Lattner91897772006-10-18 18:26:48 +0000366 //===--------------------------------------------------------------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000367 // X86TargetLowering - X86 Implementation of the TargetLowering interface
368 class X86TargetLowering : public TargetLowering {
369 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
Evan Cheng25ab6902006-09-08 06:48:29 +0000370 int RegSaveFrameIndex; // X86-64 vararg func register save area.
371 unsigned VarArgsGPOffset; // X86-64 vararg func int reg offset.
372 unsigned VarArgsFPOffset; // X86-64 vararg func fp reg offset.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000373 int BytesToPopOnReturn; // Number of arg bytes ret should pop.
374 int BytesCallerReserves; // Number of arg bytes caller makes.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000375
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000376 public:
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000377 explicit X86TargetLowering(X86TargetMachine &TM);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000378
Evan Chengcc415862007-11-09 01:32:10 +0000379 /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
380 /// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +0000381 SDValue getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +0000382 SelectionDAG &DAG) const;
383
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000384 // Return the number of bytes that a function should pop when it returns (in
385 // addition to the space used by the return address).
386 //
387 unsigned getBytesToPopOnReturn() const { return BytesToPopOnReturn; }
388
389 // Return the number of bytes that the caller reserves for arguments passed
390 // to this function.
391 unsigned getBytesCallerReserves() const { return BytesCallerReserves; }
392
Chris Lattner54e3efd2007-02-26 04:01:25 +0000393 /// getStackPtrReg - Return the stack pointer register we are using: either
394 /// ESP or RSP.
395 unsigned getStackPtrReg() const { return X86StackPtr; }
Evan Cheng29286502008-01-23 23:17:41 +0000396
397 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
398 /// function arguments in the caller parameter area. For X86, aggregates
399 /// that contains are placed at 16-byte boundaries while the rest are at
400 /// 4-byte boundaries.
401 virtual unsigned getByValTypeAlignment(const Type *Ty) const;
Evan Chengf0df0312008-05-15 08:39:06 +0000402
403 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +0000404 /// and store operations as a result of memset, memcpy, and memmove
Owen Andersone50ed302009-08-10 22:56:29 +0000405 /// lowering. It returns EVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +0000406 /// determining it.
Bill Wendlingaf566342009-08-15 21:21:19 +0000407 virtual EVT getOptimalMemOpType(uint64_t Size, unsigned Align,
408 bool isSrcConst, bool isSrcStr,
409 SelectionDAG &DAG) const;
410
411 /// allowsUnalignedMemoryAccesses - Returns true if the target allows
412 /// unaligned memory accesses. of the specified type.
413 virtual bool allowsUnalignedMemoryAccesses(EVT VT) const {
414 return true;
415 }
Bill Wendling20c568f2009-06-30 22:38:32 +0000416
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000417 /// LowerOperation - Provide custom lowering hooks for some operations.
418 ///
Dan Gohman475871a2008-07-27 21:46:04 +0000419 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000420
Duncan Sands1607f052008-12-01 11:39:25 +0000421 /// ReplaceNodeResults - Replace the results of node with an illegal result
422 /// type with new values built out of custom code.
Chris Lattner27a6c732007-11-24 07:07:01 +0000423 ///
Duncan Sands1607f052008-12-01 11:39:25 +0000424 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
425 SelectionDAG &DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +0000426
427
Dan Gohman475871a2008-07-27 21:46:04 +0000428 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Evan Cheng206ee9d2006-07-07 08:33:52 +0000429
Evan Chengff9b3732008-01-30 18:18:23 +0000430 virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +0000431 MachineBasicBlock *MBB,
432 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const;
Evan Cheng4a460802006-01-11 00:33:36 +0000433
Mon P Wang63307c32008-05-05 19:05:59 +0000434
Evan Cheng72261582005-12-20 06:22:03 +0000435 /// getTargetNodeName - This method returns the name of a target specific
436 /// DAG node.
437 virtual const char *getTargetNodeName(unsigned Opcode) const;
438
Scott Michel5b8f82e2008-03-10 15:42:14 +0000439 /// getSetCCResultType - Return the ISD::SETCC ValueType
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 virtual MVT::SimpleValueType getSetCCResultType(EVT VT) const;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000441
Nate Begeman368e18d2006-02-16 21:11:51 +0000442 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
443 /// in Mask are known to be either zero or one and return them in the
444 /// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +0000445 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +0000446 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +0000447 APInt &KnownZero,
448 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +0000449 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +0000450 unsigned Depth = 0) const;
Evan Chengad4196b2008-05-12 19:56:52 +0000451
452 virtual bool
453 isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) const;
Nate Begeman368e18d2006-02-16 21:11:51 +0000454
Dan Gohman475871a2008-07-27 21:46:04 +0000455 SDValue getReturnAddressFrameIndex(SelectionDAG &DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000456
Chris Lattnerb8105652009-07-20 17:51:36 +0000457 virtual bool ExpandInlineAsm(CallInst *CI) const;
458
Chris Lattner4234f572007-03-25 02:14:49 +0000459 ConstraintType getConstraintType(const std::string &Constraint) const;
Chris Lattnerf4dff842006-07-11 02:54:03 +0000460
Chris Lattner259e97c2006-01-31 19:43:35 +0000461 std::vector<unsigned>
Chris Lattner1efa40f2006-02-22 00:56:39 +0000462 getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +0000463 EVT VT) const;
Chris Lattner48884cd2007-08-25 00:47:38 +0000464
Owen Andersone50ed302009-08-10 22:56:29 +0000465 virtual const char *LowerXConstraint(EVT ConstraintVT) const;
Dale Johannesenba2a0b92008-01-29 02:21:21 +0000466
Chris Lattner48884cd2007-08-25 00:47:38 +0000467 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chengda43bcf2008-09-24 00:05:32 +0000468 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
469 /// true it means one of the asm constraint of the inline asm instruction
470 /// being processed is 'm'.
Dan Gohman475871a2008-07-27 21:46:04 +0000471 virtual void LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +0000472 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +0000473 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +0000474 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +0000475 SelectionDAG &DAG) const;
Chris Lattner22aaf1d2006-10-31 20:13:11 +0000476
Chris Lattner91897772006-10-18 18:26:48 +0000477 /// getRegForInlineAsmConstraint - Given a physical register constraint
478 /// (e.g. {edx}), return the register number and the register class for the
479 /// register. This should only be used for C_Register constraints. On
480 /// error, this returns a register number of 0.
Chris Lattnerf76d1802006-07-31 23:26:50 +0000481 std::pair<unsigned, const TargetRegisterClass*>
482 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +0000483 EVT VT) const;
Chris Lattnerf76d1802006-07-31 23:26:50 +0000484
Chris Lattnerc9addb72007-03-30 23:15:24 +0000485 /// isLegalAddressingMode - Return true if the addressing mode represented
486 /// by AM is legal for this target, for a load/store of the specified type.
487 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
488
Evan Cheng2bd122c2007-10-26 01:56:11 +0000489 /// isTruncateFree - Return true if it's free to truncate a value of
490 /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
491 /// register EAX to i16 by referencing its sub-register AX.
492 virtual bool isTruncateFree(const Type *Ty1, const Type *Ty2) const;
Owen Andersone50ed302009-08-10 22:56:29 +0000493 virtual bool isTruncateFree(EVT VT1, EVT VT2) const;
Dan Gohman97121ba2009-04-08 00:15:30 +0000494
495 /// isZExtFree - Return true if any actual instruction that defines a
496 /// value of type Ty1 implicit zero-extends the value to Ty2 in the result
497 /// register. This does not necessarily include registers defined in
498 /// unknown ways, such as incoming arguments, or copies from unknown
499 /// virtual registers. Also, if isTruncateFree(Ty2, Ty1) is true, this
500 /// does not necessarily apply to truncate instructions. e.g. on x86-64,
501 /// all instructions that define 32-bit values implicit zero-extend the
502 /// result out to 64 bits.
503 virtual bool isZExtFree(const Type *Ty1, const Type *Ty2) const;
Owen Andersone50ed302009-08-10 22:56:29 +0000504 virtual bool isZExtFree(EVT VT1, EVT VT2) const;
Dan Gohman97121ba2009-04-08 00:15:30 +0000505
Evan Cheng8b944d32009-05-28 00:35:15 +0000506 /// isNarrowingProfitable - Return true if it's profitable to narrow
507 /// operations of type VT1 to VT2. e.g. on x86, it's profitable to narrow
508 /// from i32 to i8 but not from i32 to i16.
Owen Andersone50ed302009-08-10 22:56:29 +0000509 virtual bool isNarrowingProfitable(EVT VT1, EVT VT2) const;
Evan Cheng8b944d32009-05-28 00:35:15 +0000510
Evan Chengeb2f9692009-10-27 19:56:55 +0000511 /// isFPImmLegal - Returns true if the target can instruction select the
512 /// specified FP immediate natively. If false, the legalizer will
513 /// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +0000514 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
Evan Chengeb2f9692009-10-27 19:56:55 +0000515
Evan Cheng0188ecb2006-03-22 18:59:22 +0000516 /// isShuffleMaskLegal - Targets can use this to indicate that they only
517 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
Chris Lattner91897772006-10-18 18:26:48 +0000518 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask
519 /// values are assumed to be legal.
Nate Begeman5a5ca152009-04-29 05:20:52 +0000520 virtual bool isShuffleMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +0000521 EVT VT) const;
Evan Cheng39623da2006-04-20 08:58:49 +0000522
523 /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
524 /// used by Targets can use this to indicate if there is a suitable
525 /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
526 /// pool entry.
Nate Begeman5a5ca152009-04-29 05:20:52 +0000527 virtual bool isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +0000528 EVT VT) const;
Evan Cheng6fd599f2008-03-05 01:30:59 +0000529
530 /// ShouldShrinkFPConstant - If true, then instruction selection should
531 /// seek to shrink the FP constant of the specified type to a smaller type
532 /// in order to save space and / or reduce runtime.
Owen Andersone50ed302009-08-10 22:56:29 +0000533 virtual bool ShouldShrinkFPConstant(EVT VT) const {
Evan Cheng6fd599f2008-03-05 01:30:59 +0000534 // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more
535 // expensive than a straight movsd. On the other hand, it's important to
536 // shrink long double fp constant since fldt is very slow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 return !X86ScalarSSEf64 || VT == MVT::f80;
Evan Cheng6fd599f2008-03-05 01:30:59 +0000538 }
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000539
540 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
Dan Gohmana9c1dd72009-08-01 21:25:00 +0000541 /// for tail call optimization. Targets which want to do tail call
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000542 /// optimization should implement this function.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000543 virtual bool
544 IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000545 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000546 bool isVarArg,
547 const SmallVectorImpl<ISD::InputArg> &Ins,
548 SelectionDAG& DAG) const;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000549
Dan Gohman707e0182008-04-12 04:36:06 +0000550 virtual const X86Subtarget* getSubtarget() {
551 return Subtarget;
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +0000552 }
553
Chris Lattner3d661852008-01-18 06:52:41 +0000554 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
555 /// computed in an SSE register, not on the X87 floating point stack.
Owen Andersone50ed302009-08-10 22:56:29 +0000556 bool isScalarFPTypeInSSEReg(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000557 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
558 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
Chris Lattner3d661852008-01-18 06:52:41 +0000559 }
Dan Gohmand9f3c482008-08-19 21:32:53 +0000560
Mon P Wang0c397192008-10-30 08:01:45 +0000561 /// getWidenVectorType: given a vector type, returns the type to widen
562 /// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Andersone50ed302009-08-10 22:56:29 +0000563 /// If there is no vector type that we want to widen to, returns EVT::Other
Mon P Wang0c397192008-10-30 08:01:45 +0000564 /// When and were to widen is target dependent based on the cost of
565 /// scalarizing vs using the wider vector type.
Owen Andersone50ed302009-08-10 22:56:29 +0000566 virtual EVT getWidenVectorType(EVT VT) const;
Mon P Wang0c397192008-10-30 08:01:45 +0000567
Dan Gohmand9f3c482008-08-19 21:32:53 +0000568 /// createFastISel - This method returns a target specific FastISel object,
569 /// or null if the target does not support "fast" ISel.
Dan Gohman3df24e62008-09-03 23:12:08 +0000570 virtual FastISel *
571 createFastISel(MachineFunction &mf,
Devang Patel83489bb2009-01-13 00:35:13 +0000572 MachineModuleInfo *mmi, DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +0000573 DenseMap<const Value *, unsigned> &,
Dan Gohman0586d912008-09-10 20:11:02 +0000574 DenseMap<const BasicBlock *, MachineBasicBlock *> &,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000575 DenseMap<const AllocaInst *, int> &
576#ifndef NDEBUG
577 , SmallSet<Instruction*, 8> &
578#endif
579 );
Bill Wendling20c568f2009-06-30 22:38:32 +0000580
Bill Wendlingb4202b82009-07-01 18:50:55 +0000581 /// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000582 virtual unsigned getFunctionAlignment(const Function *F) const;
583
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000584 private:
Evan Cheng0db9fe62006-04-25 20:13:52 +0000585 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
586 /// make the right decision when generating code for different targets.
587 const X86Subtarget *Subtarget;
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000588 const X86RegisterInfo *RegInfo;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000589 const TargetData *TD;
Evan Cheng0db9fe62006-04-25 20:13:52 +0000590
Evan Cheng25ab6902006-09-08 06:48:29 +0000591 /// X86StackPtr - X86 physical register used as stack ptr.
592 unsigned X86StackPtr;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000593
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000594 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
595 /// floating point ops.
596 /// When SSE is available, use it for f32 operations.
597 /// When SSE2 is available, use it for f64 operations.
598 bool X86ScalarSSEf32;
599 bool X86ScalarSSEf64;
Evan Cheng0d9e9762008-01-29 19:34:22 +0000600
Evan Chengeb2f9692009-10-27 19:56:55 +0000601 /// LegalFPImmediates - A list of legal fp immediates.
602 std::vector<APFloat> LegalFPImmediates;
603
604 /// addLegalFPImmediate - Indicate that this x86 target can instruction
605 /// select the specified FP immediate natively.
606 void addLegalFPImmediate(const APFloat& Imm) {
607 LegalFPImmediates.push_back(Imm);
608 }
609
Dan Gohman98ca4f22009-08-05 01:29:28 +0000610 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000611 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000612 const SmallVectorImpl<ISD::InputArg> &Ins,
613 DebugLoc dl, SelectionDAG &DAG,
614 SmallVectorImpl<SDValue> &InVals);
615 SDValue LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000616 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000617 const SmallVectorImpl<ISD::InputArg> &ArgInfo,
618 DebugLoc dl, SelectionDAG &DAG,
619 const CCValAssign &VA, MachineFrameInfo *MFI,
620 unsigned i);
621 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
622 DebugLoc dl, SelectionDAG &DAG,
623 const CCValAssign &VA,
624 ISD::ArgFlagsTy Flags);
Rafael Espindola1b5dcc32007-08-31 15:06:30 +0000625
Gordon Henriksen86737662008-01-05 16:56:59 +0000626 // Call lowering helpers.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000627 bool IsCalleePop(bool isVarArg, CallingConv::ID CallConv);
Dan Gohman475871a2008-07-27 21:46:04 +0000628 SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr,
629 SDValue Chain, bool IsTailCall, bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +0000630 int FPDiff, DebugLoc dl);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +0000631
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000632 CCAssignFn *CCAssignFnForNode(CallingConv::ID CallConv) const;
633 NameDecorationStyle NameDecorationForCallConv(CallingConv::ID CallConv);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000634 unsigned GetAlignedArgumentStackSize(unsigned StackSize, SelectionDAG &DAG);
Evan Cheng559806f2006-01-27 08:10:46 +0000635
Eli Friedman948e95a2009-05-23 09:59:16 +0000636 std::pair<SDValue,SDValue> FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG,
637 bool isSigned);
Evan Chengc3630942009-12-09 21:00:30 +0000638
639 SDValue LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
640 SelectionDAG &DAG);
Dan Gohman475871a2008-07-27 21:46:04 +0000641 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000642 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG);
Dan Gohman475871a2008-07-27 21:46:04 +0000643 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG);
644 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG);
645 SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG);
646 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG);
647 SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG);
648 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG);
649 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000650 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000651 SDValue LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
652 int64_t Offset, SelectionDAG &DAG) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000653 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG);
654 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG);
655 SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG);
656 SDValue LowerShift(SDValue Op, SelectionDAG &DAG);
Owen Andersone50ed302009-08-10 22:56:29 +0000657 SDValue BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain, SDValue StackSlot,
Eli Friedman948e95a2009-05-23 09:59:16 +0000658 SelectionDAG &DAG);
Dan Gohman475871a2008-07-27 21:46:04 +0000659 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000660 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +0000661 SDValue LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG);
662 SDValue LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG);
Dan Gohman475871a2008-07-27 21:46:04 +0000663 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +0000664 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG);
Dan Gohman475871a2008-07-27 21:46:04 +0000665 SDValue LowerFABS(SDValue Op, SelectionDAG &DAG);
666 SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG);
667 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG);
668 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG);
669 SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG);
670 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG);
671 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG);
672 SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG);
673 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG);
Dan Gohman475871a2008-07-27 21:46:04 +0000674 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG);
Dan Gohman475871a2008-07-27 21:46:04 +0000675 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG);
676 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG);
677 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG);
678 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG);
679 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG);
680 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG);
681 SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG);
682 SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG);
683 SDValue LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG);
684 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG);
685 SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG);
686 SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +0000687 SDValue LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG);
Bill Wendling74c37652008-12-09 22:08:41 +0000688 SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000689
Dan Gohman475871a2008-07-27 21:46:04 +0000690 SDValue LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG);
Dale Johannesen71d1bf52008-09-29 22:25:26 +0000691 SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG);
Duncan Sands1607f052008-12-01 11:39:25 +0000692 SDValue LowerREADCYCLECOUNTER(SDValue Op, SelectionDAG &DAG);
693
Dan Gohman98ca4f22009-08-05 01:29:28 +0000694 virtual SDValue
695 LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000696 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000697 const SmallVectorImpl<ISD::InputArg> &Ins,
698 DebugLoc dl, SelectionDAG &DAG,
699 SmallVectorImpl<SDValue> &InVals);
700 virtual SDValue
701 LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000702 CallingConv::ID CallConv, bool isVarArg, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000703 const SmallVectorImpl<ISD::OutputArg> &Outs,
704 const SmallVectorImpl<ISD::InputArg> &Ins,
705 DebugLoc dl, SelectionDAG &DAG,
706 SmallVectorImpl<SDValue> &InVals);
707
708 virtual SDValue
709 LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000710 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000711 const SmallVectorImpl<ISD::OutputArg> &Outs,
712 DebugLoc dl, SelectionDAG &DAG);
713
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000714 virtual bool
715 CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
716 const SmallVectorImpl<EVT> &OutTys,
717 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
718 SelectionDAG &DAG);
719
Duncan Sands1607f052008-12-01 11:39:25 +0000720 void ReplaceATOMIC_BINARY_64(SDNode *N, SmallVectorImpl<SDValue> &Results,
721 SelectionDAG &DAG, unsigned NewOp);
722
Dale Johanneseneacf2dc2009-02-03 22:26:34 +0000723 SDValue EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +0000724 SDValue Chain,
725 SDValue Dst, SDValue Src,
726 SDValue Size, unsigned Align,
Bill Wendling6158d842008-10-01 00:59:58 +0000727 const Value *DstSV, uint64_t DstSVOff);
Dale Johanneseneacf2dc2009-02-03 22:26:34 +0000728 SDValue EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +0000729 SDValue Chain,
730 SDValue Dst, SDValue Src,
731 SDValue Size, unsigned Align,
732 bool AlwaysInline,
733 const Value *DstSV, uint64_t DstSVOff,
734 const Value *SrcSV, uint64_t SrcSVOff);
Mon P Wang63307c32008-05-05 19:05:59 +0000735
Eric Christopherb120ab42009-08-18 22:50:32 +0000736 /// Utility function to emit string processing sse4.2 instructions
737 /// that return in xmm0.
Evan Cheng431f7752009-09-19 10:09:15 +0000738 /// This takes the instruction to expand, the associated machine basic
739 /// block, the number of args, and whether or not the second arg is
740 /// in memory or not.
Eric Christopherb120ab42009-08-18 22:50:32 +0000741 MachineBasicBlock *EmitPCMP(MachineInstr *BInstr, MachineBasicBlock *BB,
742 unsigned argNum, bool inMem) const;
743
Mon P Wang63307c32008-05-05 19:05:59 +0000744 /// Utility function to emit atomic bitwise operations (and, or, xor).
Evan Cheng431f7752009-09-19 10:09:15 +0000745 /// It takes the bitwise instruction to expand, the associated machine basic
746 /// block, and the associated X86 opcodes for reg/reg and reg/imm.
Mon P Wang63307c32008-05-05 19:05:59 +0000747 MachineBasicBlock *EmitAtomicBitwiseWithCustomInserter(
748 MachineInstr *BInstr,
749 MachineBasicBlock *BB,
750 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +0000751 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +0000752 unsigned loadOpc,
753 unsigned cxchgOpc,
754 unsigned copyOpc,
755 unsigned notOpc,
756 unsigned EAXreg,
757 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000758 bool invSrc = false) const;
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000759
760 MachineBasicBlock *EmitAtomicBit6432WithCustomInserter(
761 MachineInstr *BInstr,
762 MachineBasicBlock *BB,
763 unsigned regOpcL,
764 unsigned regOpcH,
765 unsigned immOpcL,
766 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000767 bool invSrc = false) const;
Mon P Wang63307c32008-05-05 19:05:59 +0000768
769 /// Utility function to emit atomic min and max. It takes the min/max
Bill Wendlingbddc4422009-03-26 01:46:56 +0000770 /// instruction to expand, the associated basic block, and the associated
771 /// cmov opcode for moving the min or max value.
Mon P Wang63307c32008-05-05 19:05:59 +0000772 MachineBasicBlock *EmitAtomicMinMaxWithCustomInserter(MachineInstr *BInstr,
773 MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000774 unsigned cmovOpc) const;
Dan Gohman076aee32009-03-04 19:44:21 +0000775
Dan Gohmand6708ea2009-08-15 01:38:56 +0000776 /// Utility function to emit the xmm reg save portion of va_start.
777 MachineBasicBlock *EmitVAStartSaveXMMRegsWithCustomInserter(
778 MachineInstr *BInstr,
779 MachineBasicBlock *BB) const;
780
Chris Lattner52600972009-09-02 05:57:00 +0000781 MachineBasicBlock *EmitLoweredSelect(MachineInstr *I,
Evan Chengce319102009-09-19 09:51:03 +0000782 MachineBasicBlock *BB,
783 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const;
Chris Lattner52600972009-09-02 05:57:00 +0000784
Dan Gohman076aee32009-03-04 19:44:21 +0000785 /// Emit nodes that will be selected as "test Op0,Op0", or something
Dan Gohman31125812009-03-07 01:58:32 +0000786 /// equivalent, for use with the given x86 condition code.
787 SDValue EmitTest(SDValue Op0, unsigned X86CC, SelectionDAG &DAG);
Dan Gohman076aee32009-03-04 19:44:21 +0000788
789 /// Emit nodes that will be selected as "cmp Op0,Op1", or something
Dan Gohman31125812009-03-07 01:58:32 +0000790 /// equivalent, for use with the given x86 condition code.
791 SDValue EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
792 SelectionDAG &DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000793 };
Evan Chengc3f44b02008-09-03 00:03:49 +0000794
795 namespace X86 {
Dan Gohman3df24e62008-09-03 23:12:08 +0000796 FastISel *createFastISel(MachineFunction &mf,
Devang Patel83489bb2009-01-13 00:35:13 +0000797 MachineModuleInfo *mmi, DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +0000798 DenseMap<const Value *, unsigned> &,
Dan Gohman0586d912008-09-10 20:11:02 +0000799 DenseMap<const BasicBlock *, MachineBasicBlock *> &,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000800 DenseMap<const AllocaInst *, int> &
801#ifndef NDEBUG
802 , SmallSet<Instruction*, 8> &
803#endif
804 );
Evan Chengc3f44b02008-09-03 00:03:49 +0000805 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000806}
807
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000808#endif // X86ISELLOWERING_H