blob: f9df51701ae82b772fcf19cf11ac749fbebb4265 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Dan Gohman2048b852009-11-23 18:04:58 +000015#include "SelectionDAGBuilder.h"
Dan Gohman6277eb22009-11-23 17:16:22 +000016#include "FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Dan Gohman5b229802008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000019#include "llvm/Analysis/AliasAnalysis.h"
20#include "llvm/Constants.h"
21#include "llvm/CallingConv.h"
22#include "llvm/DerivedTypes.h"
23#include "llvm/Function.h"
24#include "llvm/GlobalVariable.h"
25#include "llvm/InlineAsm.h"
26#include "llvm/Instructions.h"
27#include "llvm/Intrinsics.h"
28#include "llvm/IntrinsicInst.h"
Devang Patel53bb5c92009-11-10 23:06:00 +000029#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000030#include "llvm/Module.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000031#include "llvm/CodeGen/FastISel.h"
32#include "llvm/CodeGen/GCStrategy.h"
33#include "llvm/CodeGen/GCMetadata.h"
34#include "llvm/CodeGen/MachineFunction.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineInstrBuilder.h"
37#include "llvm/CodeGen/MachineJumpTableInfo.h"
38#include "llvm/CodeGen/MachineModuleInfo.h"
39#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000040#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000041#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000042#include "llvm/CodeGen/DwarfWriter.h"
43#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000044#include "llvm/Target/TargetRegisterInfo.h"
45#include "llvm/Target/TargetData.h"
46#include "llvm/Target/TargetFrameInfo.h"
47#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000048#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000049#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000050#include "llvm/Target/TargetOptions.h"
51#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000052#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000053#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000054#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000056#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include <algorithm>
58using namespace llvm;
59
Dale Johannesen601d3c02008-09-05 01:48:15 +000060/// LimitFloatPrecision - Generate low-precision inline sequences for
61/// some float libcalls (6, 8 or 12 bits).
62static unsigned LimitFloatPrecision;
63
64static cl::opt<unsigned, true>
65LimitFPPrecision("limit-float-precision",
66 cl::desc("Generate low-precision inline sequences "
67 "for some float libcalls"),
68 cl::location(LimitFloatPrecision),
69 cl::init(0));
70
Dan Gohmanf9bd4502009-11-23 17:46:23 +000071namespace {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000072 /// RegsForValue - This struct represents the registers (physical or virtual)
73 /// that a particular set of values is assigned, and the type information about
74 /// the value. The most common situation is to represent one value at a time,
75 /// but struct or array values are handled element-wise as multiple values.
76 /// The splitting of aggregates is performed recursively, so that we never
77 /// have aggregate-typed registers. The values at this point do not necessarily
78 /// have legal types, so each value may require one or more registers of some
79 /// legal type.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +000080 ///
Dan Gohmanf9bd4502009-11-23 17:46:23 +000081 struct RegsForValue {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000082 /// TLI - The TargetLowering object.
83 ///
84 const TargetLowering *TLI;
85
86 /// ValueVTs - The value types of the values, which may not be legal, and
87 /// may need be promoted or synthesized from one or more registers.
88 ///
Owen Andersone50ed302009-08-10 22:56:29 +000089 SmallVector<EVT, 4> ValueVTs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +000090
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000091 /// RegVTs - The value types of the registers. This is the same size as
92 /// ValueVTs and it records, for each value, what the type of the assigned
93 /// register or registers are. (Individual values are never synthesized
94 /// from more than one type of register.)
95 ///
96 /// With virtual registers, the contents of RegVTs is redundant with TLI's
97 /// getRegisterType member function, however when with physical registers
98 /// it is necessary to have a separate record of the types.
99 ///
Owen Andersone50ed302009-08-10 22:56:29 +0000100 SmallVector<EVT, 4> RegVTs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000101
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000102 /// Regs - This list holds the registers assigned to the values.
103 /// Each legal or promoted value requires one register, and each
104 /// expanded value requires multiple registers.
105 ///
106 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000107
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000108 RegsForValue() : TLI(0) {}
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000109
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110 RegsForValue(const TargetLowering &tli,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000111 const SmallVector<unsigned, 4> &regs,
Owen Andersone50ed302009-08-10 22:56:29 +0000112 EVT regvt, EVT valuevt)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000113 : TLI(&tli), ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
114 RegsForValue(const TargetLowering &tli,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000115 const SmallVector<unsigned, 4> &regs,
Owen Andersone50ed302009-08-10 22:56:29 +0000116 const SmallVector<EVT, 4> &regvts,
117 const SmallVector<EVT, 4> &valuevts)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000118 : TLI(&tli), ValueVTs(valuevts), RegVTs(regvts), Regs(regs) {}
Owen Anderson23b9b192009-08-12 00:36:31 +0000119 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000120 unsigned Reg, const Type *Ty) : TLI(&tli) {
121 ComputeValueVTs(tli, Ty, ValueVTs);
122
123 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +0000124 EVT ValueVT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +0000125 unsigned NumRegs = TLI->getNumRegisters(Context, ValueVT);
126 EVT RegisterVT = TLI->getRegisterType(Context, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000127 for (unsigned i = 0; i != NumRegs; ++i)
128 Regs.push_back(Reg + i);
129 RegVTs.push_back(RegisterVT);
130 Reg += NumRegs;
131 }
132 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000134 /// append - Add the specified values to this one.
135 void append(const RegsForValue &RHS) {
136 TLI = RHS.TLI;
137 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
138 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
139 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
140 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000141
142
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000143 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000144 /// this value and returns the result as a ValueVTs value. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145 /// Chain/Flag as the input and updates them for the output Chain/Flag.
146 /// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000147 SDValue getCopyFromRegs(SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000148 SDValue &Chain, SDValue *Flag) const;
149
150 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000151 /// specified value into the registers specified by this object. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000152 /// Chain/Flag as the input and updates them for the output Chain/Flag.
153 /// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000154 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000155 SDValue &Chain, SDValue *Flag) const;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000156
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
Evan Cheng697cbbf2009-03-20 18:03:34 +0000158 /// operand list. This adds the code marker, matching input operand index
159 /// (if applicable), and includes the number of values added into it.
160 void AddInlineAsmOperands(unsigned Code,
161 bool HasMatching, unsigned MatchingIdx,
162 SelectionDAG &DAG, std::vector<SDValue> &Ops) const;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000163 };
164}
165
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000166/// getCopyFromParts - Create a value that contains the specified legal parts
167/// combined into the value they represent. If the parts combine to a type
168/// larger then ValueVT then AssertOp can be used to specify whether the extra
169/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
170/// (ISD::AssertSext).
Dale Johannesen66978ee2009-01-31 02:22:37 +0000171static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc dl,
172 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +0000173 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000174 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000175 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000176 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000177 SDValue Val = Parts[0];
178
179 if (NumParts > 1) {
180 // Assemble the value from multiple parts.
Eli Friedman2ac8b322009-05-20 06:02:09 +0000181 if (!ValueVT.isVector() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000182 unsigned PartBits = PartVT.getSizeInBits();
183 unsigned ValueBits = ValueVT.getSizeInBits();
184
185 // Assemble the power of 2 part.
186 unsigned RoundParts = NumParts & (NumParts - 1) ?
187 1 << Log2_32(NumParts) : NumParts;
188 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000189 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000190 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000191 SDValue Lo, Hi;
192
Owen Anderson23b9b192009-08-12 00:36:31 +0000193 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000194
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000195 if (RoundParts > 2) {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000196 Lo = getCopyFromParts(DAG, dl, Parts, RoundParts/2, PartVT, HalfVT);
197 Hi = getCopyFromParts(DAG, dl, Parts+RoundParts/2, RoundParts/2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000198 PartVT, HalfVT);
199 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000200 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[0]);
201 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000202 }
203 if (TLI.isBigEndian())
204 std::swap(Lo, Hi);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000205 Val = DAG.getNode(ISD::BUILD_PAIR, dl, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000206
207 if (RoundParts < NumParts) {
208 // Assemble the trailing non-power-of-2 part.
209 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000210 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Scott Michelfdc40a02009-02-17 22:15:04 +0000211 Hi = getCopyFromParts(DAG, dl,
Dale Johannesen66978ee2009-01-31 02:22:37 +0000212 Parts+RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000213
214 // Combine the round and odd parts.
215 Lo = Val;
216 if (TLI.isBigEndian())
217 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000218 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000219 Hi = DAG.getNode(ISD::ANY_EXTEND, dl, TotalVT, Hi);
220 Hi = DAG.getNode(ISD::SHL, dl, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000221 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000222 TLI.getPointerTy()));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000223 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, TotalVT, Lo);
224 Val = DAG.getNode(ISD::OR, dl, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000225 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000226 } else if (ValueVT.isVector()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000227 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000228 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000229 unsigned NumIntermediates;
230 unsigned NumRegs =
Owen Anderson23b9b192009-08-12 00:36:31 +0000231 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
232 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000233 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
234 NumParts = NumRegs; // Silence a compiler warning.
235 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
236 assert(RegisterVT == Parts[0].getValueType() &&
237 "Part type doesn't match part!");
238
239 // Assemble the parts into intermediate operands.
240 SmallVector<SDValue, 8> Ops(NumIntermediates);
241 if (NumIntermediates == NumParts) {
242 // If the register was not expanded, truncate or copy the value,
243 // as appropriate.
244 for (unsigned i = 0; i != NumParts; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000245 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i], 1,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000246 PartVT, IntermediateVT);
247 } else if (NumParts > 0) {
248 // If the intermediate type was expanded, build the intermediate operands
249 // from the parts.
250 assert(NumParts % NumIntermediates == 0 &&
251 "Must expand into a divisible number of parts!");
252 unsigned Factor = NumParts / NumIntermediates;
253 for (unsigned i = 0; i != NumIntermediates; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000254 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i * Factor], Factor,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000255 PartVT, IntermediateVT);
256 }
257
258 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the intermediate
259 // operands.
260 Val = DAG.getNode(IntermediateVT.isVector() ?
Dale Johannesen66978ee2009-01-31 02:22:37 +0000261 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000262 ValueVT, &Ops[0], NumIntermediates);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000263 } else if (PartVT.isFloatingPoint()) {
264 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000266 "Unexpected split");
267 SDValue Lo, Hi;
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[0]);
269 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000270 if (TLI.isBigEndian())
271 std::swap(Lo, Hi);
272 Val = DAG.getNode(ISD::BUILD_PAIR, dl, ValueVT, Lo, Hi);
273 } else {
274 // FP split into integer parts (soft fp)
275 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
276 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000277 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Eli Friedman2ac8b322009-05-20 06:02:09 +0000278 Val = getCopyFromParts(DAG, dl, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000279 }
280 }
281
282 // There is now one part, held in Val. Correct it to match ValueVT.
283 PartVT = Val.getValueType();
284
285 if (PartVT == ValueVT)
286 return Val;
287
288 if (PartVT.isVector()) {
289 assert(ValueVT.isVector() && "Unknown vector conversion!");
Dale Johannesen66978ee2009-01-31 02:22:37 +0000290 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000291 }
292
293 if (ValueVT.isVector()) {
294 assert(ValueVT.getVectorElementType() == PartVT &&
295 ValueVT.getVectorNumElements() == 1 &&
296 "Only trivial scalar-to-vector conversions should get here!");
Evan Chenga87008d2009-02-25 22:49:59 +0000297 return DAG.getNode(ISD::BUILD_VECTOR, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000298 }
299
300 if (PartVT.isInteger() &&
301 ValueVT.isInteger()) {
302 if (ValueVT.bitsLT(PartVT)) {
303 // For a truncate, see if we have any information to
304 // indicate whether the truncated bits will always be
305 // zero or sign-extension.
306 if (AssertOp != ISD::DELETED_NODE)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000307 Val = DAG.getNode(AssertOp, dl, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000308 DAG.getValueType(ValueVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000309 return DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000310 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000311 return DAG.getNode(ISD::ANY_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000312 }
313 }
314
315 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
316 if (ValueVT.bitsLT(Val.getValueType()))
317 // FP_ROUND's are always exact here.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000318 return DAG.getNode(ISD::FP_ROUND, dl, ValueVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000319 DAG.getIntPtrConstant(1));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000320 return DAG.getNode(ISD::FP_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000321 }
322
323 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Dale Johannesen66978ee2009-01-31 02:22:37 +0000324 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000325
Torok Edwinc23197a2009-07-14 16:55:14 +0000326 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000327 return SDValue();
328}
329
330/// getCopyToParts - Create a series of nodes that contain the specified value
331/// split into legal parts. If the parts contain more bits than Val, then, for
332/// integers, ExtendKind can be used to specify how to generate the extra bits.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000333static void getCopyToParts(SelectionDAG &DAG, DebugLoc dl, SDValue Val,
Owen Andersone50ed302009-08-10 22:56:29 +0000334 SDValue *Parts, unsigned NumParts, EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000335 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohmane9530ec2009-01-15 16:58:17 +0000336 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +0000337 EVT PtrVT = TLI.getPointerTy();
338 EVT ValueVT = Val.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000339 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000340 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000341 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
342
343 if (!NumParts)
344 return;
345
346 if (!ValueVT.isVector()) {
347 if (PartVT == ValueVT) {
348 assert(NumParts == 1 && "No-op copy with multiple parts!");
349 Parts[0] = Val;
350 return;
351 }
352
353 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
354 // If the parts cover more bits than the value has, promote the value.
355 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
356 assert(NumParts == 1 && "Do not know what to promote to!");
Dale Johannesen66978ee2009-01-31 02:22:37 +0000357 Val = DAG.getNode(ISD::FP_EXTEND, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000358 } else if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000359 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000360 Val = DAG.getNode(ExtendKind, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000361 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000362 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000363 }
364 } else if (PartBits == ValueVT.getSizeInBits()) {
365 // Different types of the same size.
366 assert(NumParts == 1 && PartVT != ValueVT);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000367 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000368 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
369 // If the parts cover less bits than value has, truncate the value.
370 if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000371 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000372 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000373 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000374 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000375 }
376 }
377
378 // The value may have changed - recompute ValueVT.
379 ValueVT = Val.getValueType();
380 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
381 "Failed to tile the value with PartVT!");
382
383 if (NumParts == 1) {
384 assert(PartVT == ValueVT && "Type conversion failed!");
385 Parts[0] = Val;
386 return;
387 }
388
389 // Expand the value into multiple parts.
390 if (NumParts & (NumParts - 1)) {
391 // The number of parts is not a power of 2. Split off and copy the tail.
392 assert(PartVT.isInteger() && ValueVT.isInteger() &&
393 "Do not know what to expand to!");
394 unsigned RoundParts = 1 << Log2_32(NumParts);
395 unsigned RoundBits = RoundParts * PartBits;
396 unsigned OddParts = NumParts - RoundParts;
Dale Johannesen66978ee2009-01-31 02:22:37 +0000397 SDValue OddVal = DAG.getNode(ISD::SRL, dl, ValueVT, Val,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000398 DAG.getConstant(RoundBits,
Duncan Sands92abc622009-01-31 15:50:11 +0000399 TLI.getPointerTy()));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000400 getCopyToParts(DAG, dl, OddVal, Parts + RoundParts, OddParts, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000401 if (TLI.isBigEndian())
402 // The odd parts were reversed by getCopyToParts - unreverse them.
403 std::reverse(Parts + RoundParts, Parts + NumParts);
404 NumParts = RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000405 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000406 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000407 }
408
409 // The number of parts is a power of 2. Repeatedly bisect the value using
410 // EXTRACT_ELEMENT.
Scott Michelfdc40a02009-02-17 22:15:04 +0000411 Parts[0] = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson23b9b192009-08-12 00:36:31 +0000412 EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000413 Val);
414 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
415 for (unsigned i = 0; i < NumParts; i += StepSize) {
416 unsigned ThisBits = StepSize * PartBits / 2;
Owen Anderson23b9b192009-08-12 00:36:31 +0000417 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000418 SDValue &Part0 = Parts[i];
419 SDValue &Part1 = Parts[i+StepSize/2];
420
Scott Michelfdc40a02009-02-17 22:15:04 +0000421 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000422 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000423 DAG.getConstant(1, PtrVT));
Scott Michelfdc40a02009-02-17 22:15:04 +0000424 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000425 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000426 DAG.getConstant(0, PtrVT));
427
428 if (ThisBits == PartBits && ThisVT != PartVT) {
Scott Michelfdc40a02009-02-17 22:15:04 +0000429 Part0 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000430 PartVT, Part0);
Scott Michelfdc40a02009-02-17 22:15:04 +0000431 Part1 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000432 PartVT, Part1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000433 }
434 }
435 }
436
437 if (TLI.isBigEndian())
Dale Johannesen8a36f502009-02-25 22:39:13 +0000438 std::reverse(Parts, Parts + OrigNumParts);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000439
440 return;
441 }
442
443 // Vector ValueVT.
444 if (NumParts == 1) {
445 if (PartVT != ValueVT) {
Bob Wilson5afffae2009-12-18 01:03:29 +0000446 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000447 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000448 } else {
449 assert(ValueVT.getVectorElementType() == PartVT &&
450 ValueVT.getVectorNumElements() == 1 &&
451 "Only trivial vector-to-scalar conversions should get here!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000452 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000453 PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000454 DAG.getConstant(0, PtrVT));
455 }
456 }
457
458 Parts[0] = Val;
459 return;
460 }
461
462 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000463 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000464 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000465 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
466 IntermediateVT, NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000467 unsigned NumElements = ValueVT.getVectorNumElements();
468
469 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
470 NumParts = NumRegs; // Silence a compiler warning.
471 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
472
473 // Split the vector into intermediate operands.
474 SmallVector<SDValue, 8> Ops(NumIntermediates);
475 for (unsigned i = 0; i != NumIntermediates; ++i)
476 if (IntermediateVT.isVector())
Scott Michelfdc40a02009-02-17 22:15:04 +0000477 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000478 IntermediateVT, Val,
479 DAG.getConstant(i * (NumElements / NumIntermediates),
480 PtrVT));
481 else
Scott Michelfdc40a02009-02-17 22:15:04 +0000482 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000483 IntermediateVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000484 DAG.getConstant(i, PtrVT));
485
486 // Split the intermediate operands into legal parts.
487 if (NumParts == NumIntermediates) {
488 // If the register was not expanded, promote or copy the value,
489 // as appropriate.
490 for (unsigned i = 0; i != NumParts; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000491 getCopyToParts(DAG, dl, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000492 } else if (NumParts > 0) {
493 // If the intermediate type was expanded, split each the value into
494 // legal parts.
495 assert(NumParts % NumIntermediates == 0 &&
496 "Must expand into a divisible number of parts!");
497 unsigned Factor = NumParts / NumIntermediates;
498 for (unsigned i = 0; i != NumIntermediates; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000499 getCopyToParts(DAG, dl, Ops[i], &Parts[i * Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000500 }
501}
502
503
Dan Gohman2048b852009-11-23 18:04:58 +0000504void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000505 AA = &aa;
506 GFI = gfi;
507 TD = DAG.getTarget().getTargetData();
508}
509
510/// clear - Clear out the curret SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000511/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000512/// for a new block. This doesn't clear out information about
513/// additional blocks that are needed to complete switch lowering
514/// or PHI node updating; that information is cleared out as it is
515/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000516void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000517 NodeMap.clear();
518 PendingLoads.clear();
519 PendingExports.clear();
Evan Chengfb2e7522009-09-18 21:02:19 +0000520 EdgeMapping.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000521 DAG.clear();
Bill Wendling8fcf1702009-02-06 21:36:23 +0000522 CurDebugLoc = DebugLoc::getUnknownLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000523 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000524}
525
526/// getRoot - Return the current virtual root of the Selection DAG,
527/// flushing any PendingLoad items. This must be done before emitting
528/// a store or any other node that may need to be ordered after any
529/// prior load instructions.
530///
Dan Gohman2048b852009-11-23 18:04:58 +0000531SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000532 if (PendingLoads.empty())
533 return DAG.getRoot();
534
535 if (PendingLoads.size() == 1) {
536 SDValue Root = PendingLoads[0];
537 DAG.setRoot(Root);
538 PendingLoads.clear();
539 return Root;
540 }
541
542 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000544 &PendingLoads[0], PendingLoads.size());
545 PendingLoads.clear();
546 DAG.setRoot(Root);
547 return Root;
548}
549
550/// getControlRoot - Similar to getRoot, but instead of flushing all the
551/// PendingLoad items, flush all the PendingExports items. It is necessary
552/// to do this before emitting a terminator instruction.
553///
Dan Gohman2048b852009-11-23 18:04:58 +0000554SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000555 SDValue Root = DAG.getRoot();
556
557 if (PendingExports.empty())
558 return Root;
559
560 // Turn all of the CopyToReg chains into one factored node.
561 if (Root.getOpcode() != ISD::EntryToken) {
562 unsigned i = 0, e = PendingExports.size();
563 for (; i != e; ++i) {
564 assert(PendingExports[i].getNode()->getNumOperands() > 1);
565 if (PendingExports[i].getNode()->getOperand(0) == Root)
566 break; // Don't add the root if we already indirectly depend on it.
567 }
568
569 if (i == e)
570 PendingExports.push_back(Root);
571 }
572
Owen Anderson825b72b2009-08-11 20:47:22 +0000573 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000574 &PendingExports[0],
575 PendingExports.size());
576 PendingExports.clear();
577 DAG.setRoot(Root);
578 return Root;
579}
580
Dan Gohman2048b852009-11-23 18:04:58 +0000581void SelectionDAGBuilder::visit(Instruction &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000582 visit(I.getOpcode(), I);
583}
584
Dan Gohman2048b852009-11-23 18:04:58 +0000585void SelectionDAGBuilder::visit(unsigned Opcode, User &I) {
Bill Wendlingb4e6a5d2009-12-18 23:32:53 +0000586 // We're processing a new instruction.
587 ++SDNodeOrder;
588
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000589 // Note: this doesn't use InstVisitor, because it has to work with
590 // ConstantExpr's in addition to instructions.
591 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000592 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000593 // Build the switch statement using the Instruction.def file.
594#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling3b7a41c2009-12-21 19:59:38 +0000595 case Instruction::OPCODE: return visit##OPCODE((CLASS&)I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000596#include "llvm/Instruction.def"
597 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000598}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000599
Dan Gohman2048b852009-11-23 18:04:58 +0000600SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000601 SDValue &N = NodeMap[V];
602 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000603
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000604 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
Owen Andersone50ed302009-08-10 22:56:29 +0000605 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000606
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000607 if (ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman4fbd7962008-09-12 18:08:03 +0000608 return N = DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000609
610 if (GlobalValue *GV = dyn_cast<GlobalValue>(C))
611 return N = DAG.getGlobalAddress(GV, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000612
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000613 if (isa<ConstantPointerNull>(C))
614 return N = DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000615
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000616 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman4fbd7962008-09-12 18:08:03 +0000617 return N = DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000618
Nate Begeman9008ca62009-04-27 18:41:29 +0000619 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dale Johannesene8d72302009-02-06 23:05:02 +0000620 return N = DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000621
622 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
623 visit(CE->getOpcode(), *CE);
624 SDValue N1 = NodeMap[V];
625 assert(N1.getNode() && "visit didn't populate the ValueMap!");
626 return N1;
627 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000628
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000629 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
630 SmallVector<SDValue, 4> Constants;
631 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
632 OI != OE; ++OI) {
633 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000634 // If the operand is an empty aggregate, there are no values.
635 if (!Val) continue;
636 // Add each leaf value from the operand to the Constants list
637 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000638 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
639 Constants.push_back(SDValue(Val, i));
640 }
Dale Johannesen4be0bdf2009-02-05 00:20:09 +0000641 return DAG.getMergeValues(&Constants[0], Constants.size(),
642 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000643 }
644
645 if (isa<StructType>(C->getType()) || isa<ArrayType>(C->getType())) {
646 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
647 "Unknown struct or array constant!");
648
Owen Andersone50ed302009-08-10 22:56:29 +0000649 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000650 ComputeValueVTs(TLI, C->getType(), ValueVTs);
651 unsigned NumElts = ValueVTs.size();
652 if (NumElts == 0)
653 return SDValue(); // empty struct
654 SmallVector<SDValue, 4> Constants(NumElts);
655 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000656 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000657 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +0000658 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000659 else if (EltVT.isFloatingPoint())
660 Constants[i] = DAG.getConstantFP(0, EltVT);
661 else
662 Constants[i] = DAG.getConstant(0, EltVT);
663 }
Dale Johannesen4be0bdf2009-02-05 00:20:09 +0000664 return DAG.getMergeValues(&Constants[0], NumElts, getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000665 }
666
Dan Gohman8c2b5252009-10-30 01:27:03 +0000667 if (BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +0000668 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000669
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000670 const VectorType *VecTy = cast<VectorType>(V->getType());
671 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000672
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000673 // Now that we know the number and type of the elements, get that number of
674 // elements into the Ops array based on what kind of constant it is.
675 SmallVector<SDValue, 16> Ops;
676 if (ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
677 for (unsigned i = 0; i != NumElements; ++i)
678 Ops.push_back(getValue(CP->getOperand(i)));
679 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000680 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +0000681 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000682
683 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +0000684 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000685 Op = DAG.getConstantFP(0, EltVT);
686 else
687 Op = DAG.getConstant(0, EltVT);
688 Ops.assign(NumElements, Op);
689 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000690
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000691 // Create a BUILD_VECTOR node.
Evan Chenga87008d2009-02-25 22:49:59 +0000692 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
693 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000694 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000695
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000696 // If this is a static alloca, generate it as the frameindex instead of
697 // computation.
698 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
699 DenseMap<const AllocaInst*, int>::iterator SI =
700 FuncInfo.StaticAllocaMap.find(AI);
701 if (SI != FuncInfo.StaticAllocaMap.end())
702 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
703 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000704
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000705 unsigned InReg = FuncInfo.ValueMap[V];
706 assert(InReg && "Value not in map!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000707
Owen Anderson23b9b192009-08-12 00:36:31 +0000708 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000709 SDValue Chain = DAG.getEntryNode();
Dale Johannesen66978ee2009-01-31 02:22:37 +0000710 return RFV.getCopyFromRegs(DAG, getCurDebugLoc(), Chain, NULL);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000711}
712
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000713/// Get the EVTs and ArgFlags collections that represent the return type
714/// of the given function. This does not require a DAG or a return value, and
715/// is suitable for use before any DAGs for the function are constructed.
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000716static void getReturnInfo(const Type* ReturnType,
717 Attributes attr, SmallVectorImpl<EVT> &OutVTs,
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000718 SmallVectorImpl<ISD::ArgFlagsTy> &OutFlags,
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000719 TargetLowering &TLI,
720 SmallVectorImpl<uint64_t> *Offsets = 0) {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000721 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000722 ComputeValueVTs(TLI, ReturnType, ValueVTs, Offsets);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000723 unsigned NumValues = ValueVTs.size();
724 if ( NumValues == 0 ) return;
725
726 for (unsigned j = 0, f = NumValues; j != f; ++j) {
727 EVT VT = ValueVTs[j];
728 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000729
730 if (attr & Attribute::SExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000731 ExtendKind = ISD::SIGN_EXTEND;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000732 else if (attr & Attribute::ZExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000733 ExtendKind = ISD::ZERO_EXTEND;
734
735 // FIXME: C calling convention requires the return type to be promoted to
736 // at least 32-bit. But this is not necessary for non-C calling
737 // conventions. The frontend should mark functions whose return values
738 // require promoting with signext or zeroext attributes.
739 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000740 EVT MinVT = TLI.getRegisterType(ReturnType->getContext(), MVT::i32);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000741 if (VT.bitsLT(MinVT))
742 VT = MinVT;
743 }
744
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000745 unsigned NumParts = TLI.getNumRegisters(ReturnType->getContext(), VT);
746 EVT PartVT = TLI.getRegisterType(ReturnType->getContext(), VT);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000747 // 'inreg' on function refers to return value
748 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000749 if (attr & Attribute::InReg)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000750 Flags.setInReg();
751
752 // Propagate extension type if any
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000753 if (attr & Attribute::SExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000754 Flags.setSExt();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000755 else if (attr & Attribute::ZExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000756 Flags.setZExt();
757
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000758 for (unsigned i = 0; i < NumParts; ++i) {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000759 OutVTs.push_back(PartVT);
760 OutFlags.push_back(Flags);
761 }
762 }
763}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000764
Dan Gohman2048b852009-11-23 18:04:58 +0000765void SelectionDAGBuilder::visitRet(ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000766 SDValue Chain = getControlRoot();
767 SmallVector<ISD::OutputArg, 8> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000768 FunctionLoweringInfo &FLI = DAG.getFunctionLoweringInfo();
769
770 if (!FLI.CanLowerReturn) {
771 unsigned DemoteReg = FLI.DemoteRegister;
772 const Function *F = I.getParent()->getParent();
773
774 // Emit a store of the return value through the virtual register.
775 // Leave Outs empty so that LowerReturn won't try to load return
776 // registers the usual way.
777 SmallVector<EVT, 1> PtrValueVTs;
778 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
779 PtrValueVTs);
780
781 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
782 SDValue RetOp = getValue(I.getOperand(0));
783
Owen Andersone50ed302009-08-10 22:56:29 +0000784 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000785 SmallVector<uint64_t, 4> Offsets;
786 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +0000787 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +0000788
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000789 SmallVector<SDValue, 4> Chains(NumValues);
790 EVT PtrVT = PtrValueVTs[0];
791 for (unsigned i = 0; i != NumValues; ++i)
792 Chains[i] = DAG.getStore(Chain, getCurDebugLoc(),
793 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
794 DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, RetPtr,
795 DAG.getConstant(Offsets[i], PtrVT)),
796 NULL, Offsets[i], false, 0);
797 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
798 MVT::Other, &Chains[0], NumValues);
799 }
800 else {
801 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
802 SmallVector<EVT, 4> ValueVTs;
803 ComputeValueVTs(TLI, I.getOperand(i)->getType(), ValueVTs);
804 unsigned NumValues = ValueVTs.size();
805 if (NumValues == 0) continue;
806
807 SDValue RetOp = getValue(I.getOperand(i));
808 for (unsigned j = 0, f = NumValues; j != f; ++j) {
809 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000810
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000811 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000812
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000813 const Function *F = I.getParent()->getParent();
814 if (F->paramHasAttr(0, Attribute::SExt))
815 ExtendKind = ISD::SIGN_EXTEND;
816 else if (F->paramHasAttr(0, Attribute::ZExt))
817 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000818
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000819 // FIXME: C calling convention requires the return type to be promoted to
820 // at least 32-bit. But this is not necessary for non-C calling
821 // conventions. The frontend should mark functions whose return values
822 // require promoting with signext or zeroext attributes.
823 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
824 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
825 if (VT.bitsLT(MinVT))
826 VT = MinVT;
827 }
828
829 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
830 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
831 SmallVector<SDValue, 4> Parts(NumParts);
832 getCopyToParts(DAG, getCurDebugLoc(),
833 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
834 &Parts[0], NumParts, PartVT, ExtendKind);
835
836 // 'inreg' on function refers to return value
837 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
838 if (F->paramHasAttr(0, Attribute::InReg))
839 Flags.setInReg();
840
841 // Propagate extension type if any
842 if (F->paramHasAttr(0, Attribute::SExt))
843 Flags.setSExt();
844 else if (F->paramHasAttr(0, Attribute::ZExt))
845 Flags.setZExt();
846
847 for (unsigned i = 0; i < NumParts; ++i)
848 Outs.push_back(ISD::OutputArg(Flags, Parts[i], /*isfixed=*/true));
Evan Cheng3927f432009-03-25 20:20:11 +0000849 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000850 }
851 }
Dan Gohman98ca4f22009-08-05 01:29:28 +0000852
853 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000854 CallingConv::ID CallConv =
855 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000856 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
857 Outs, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +0000858
859 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +0000861 "LowerReturn didn't return a valid chain!");
862
863 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000864 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000865}
866
Dan Gohmanad62f532009-04-23 23:13:24 +0000867/// CopyToExportRegsIfNeeded - If the given value has virtual registers
868/// created for it, emit nodes to copy the value into the virtual
869/// registers.
Dan Gohman2048b852009-11-23 18:04:58 +0000870void SelectionDAGBuilder::CopyToExportRegsIfNeeded(Value *V) {
Dan Gohmanad62f532009-04-23 23:13:24 +0000871 if (!V->use_empty()) {
872 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
873 if (VMI != FuncInfo.ValueMap.end())
874 CopyValueToVirtualRegister(V, VMI->second);
875 }
876}
877
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000878/// ExportFromCurrentBlock - If this condition isn't known to be exported from
879/// the current basic block, add it to ValueMap now so that we'll get a
880/// CopyTo/FromReg.
Dan Gohman2048b852009-11-23 18:04:58 +0000881void SelectionDAGBuilder::ExportFromCurrentBlock(Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000882 // No need to export constants.
883 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000884
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000885 // Already exported?
886 if (FuncInfo.isExportedInst(V)) return;
887
888 unsigned Reg = FuncInfo.InitializeRegForValue(V);
889 CopyValueToVirtualRegister(V, Reg);
890}
891
Dan Gohman2048b852009-11-23 18:04:58 +0000892bool SelectionDAGBuilder::isExportableFromCurrentBlock(Value *V,
893 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000894 // The operands of the setcc have to be in this block. We don't know
895 // how to export them from some other block.
896 if (Instruction *VI = dyn_cast<Instruction>(V)) {
897 // Can export from current BB.
898 if (VI->getParent() == FromBB)
899 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000900
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000901 // Is already exported, noop.
902 return FuncInfo.isExportedInst(V);
903 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000904
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000905 // If this is an argument, we can export it if the BB is the entry block or
906 // if it is already exported.
907 if (isa<Argument>(V)) {
908 if (FromBB == &FromBB->getParent()->getEntryBlock())
909 return true;
910
911 // Otherwise, can only export this if it is already exported.
912 return FuncInfo.isExportedInst(V);
913 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000914
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000915 // Otherwise, constants can always be exported.
916 return true;
917}
918
919static bool InBlock(const Value *V, const BasicBlock *BB) {
920 if (const Instruction *I = dyn_cast<Instruction>(V))
921 return I->getParent() == BB;
922 return true;
923}
924
Dan Gohman8c1a6ca2008-10-17 18:18:45 +0000925/// getFCmpCondCode - Return the ISD condition code corresponding to
926/// the given LLVM IR floating-point condition code. This includes
927/// consideration of global floating-point math flags.
928///
929static ISD::CondCode getFCmpCondCode(FCmpInst::Predicate Pred) {
930 ISD::CondCode FPC, FOC;
931 switch (Pred) {
932 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
933 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
934 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
935 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
936 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
937 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
938 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
939 case FCmpInst::FCMP_ORD: FOC = FPC = ISD::SETO; break;
940 case FCmpInst::FCMP_UNO: FOC = FPC = ISD::SETUO; break;
941 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
942 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
943 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
944 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
945 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
946 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
947 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
948 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000949 llvm_unreachable("Invalid FCmp predicate opcode!");
Dan Gohman8c1a6ca2008-10-17 18:18:45 +0000950 FOC = FPC = ISD::SETFALSE;
951 break;
952 }
953 if (FiniteOnlyFPMath())
954 return FOC;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000955 else
Dan Gohman8c1a6ca2008-10-17 18:18:45 +0000956 return FPC;
957}
958
959/// getICmpCondCode - Return the ISD condition code corresponding to
960/// the given LLVM IR integer condition code.
961///
962static ISD::CondCode getICmpCondCode(ICmpInst::Predicate Pred) {
963 switch (Pred) {
964 case ICmpInst::ICMP_EQ: return ISD::SETEQ;
965 case ICmpInst::ICMP_NE: return ISD::SETNE;
966 case ICmpInst::ICMP_SLE: return ISD::SETLE;
967 case ICmpInst::ICMP_ULE: return ISD::SETULE;
968 case ICmpInst::ICMP_SGE: return ISD::SETGE;
969 case ICmpInst::ICMP_UGE: return ISD::SETUGE;
970 case ICmpInst::ICMP_SLT: return ISD::SETLT;
971 case ICmpInst::ICMP_ULT: return ISD::SETULT;
972 case ICmpInst::ICMP_SGT: return ISD::SETGT;
973 case ICmpInst::ICMP_UGT: return ISD::SETUGT;
974 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000975 llvm_unreachable("Invalid ICmp predicate opcode!");
Dan Gohman8c1a6ca2008-10-17 18:18:45 +0000976 return ISD::SETNE;
977 }
978}
979
Dan Gohmanc2277342008-10-17 21:16:08 +0000980/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
981/// This function emits a branch and is used at the leaves of an OR or an
982/// AND operator tree.
983///
984void
Dan Gohman2048b852009-11-23 18:04:58 +0000985SelectionDAGBuilder::EmitBranchForMergedCondition(Value *Cond,
986 MachineBasicBlock *TBB,
987 MachineBasicBlock *FBB,
988 MachineBasicBlock *CurBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +0000989 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000990
Dan Gohmanc2277342008-10-17 21:16:08 +0000991 // If the leaf of the tree is a comparison, merge the condition into
992 // the caseblock.
993 if (CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
994 // The operands of the cmp have to be in this block. We don't know
995 // how to export them from some other block. If this is the first block
996 // of the sequence, no exporting is needed.
997 if (CurBB == CurMBB ||
998 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
999 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001000 ISD::CondCode Condition;
1001 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001002 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001003 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001004 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001005 } else {
1006 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001007 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001008 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001009
1010 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001011 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1012 SwitchCases.push_back(CB);
1013 return;
1014 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001015 }
1016
1017 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001018 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001019 NULL, TBB, FBB, CurBB);
1020 SwitchCases.push_back(CB);
1021}
1022
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001023/// FindMergedConditions - If Cond is an expression like
Dan Gohman2048b852009-11-23 18:04:58 +00001024void SelectionDAGBuilder::FindMergedConditions(Value *Cond,
1025 MachineBasicBlock *TBB,
1026 MachineBasicBlock *FBB,
1027 MachineBasicBlock *CurBB,
1028 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001029 // If this node is not part of the or/and tree, emit it as a branch.
1030 Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001031 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001032 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1033 BOp->getParent() != CurBB->getBasicBlock() ||
1034 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1035 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
1036 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001037 return;
1038 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001039
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001040 // Create TmpBB after CurBB.
1041 MachineFunction::iterator BBI = CurBB;
1042 MachineFunction &MF = DAG.getMachineFunction();
1043 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1044 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001045
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001046 if (Opc == Instruction::Or) {
1047 // Codegen X | Y as:
1048 // jmp_if_X TBB
1049 // jmp TmpBB
1050 // TmpBB:
1051 // jmp_if_Y TBB
1052 // jmp FBB
1053 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001054
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001055 // Emit the LHS condition.
1056 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001057
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001058 // Emit the RHS condition into TmpBB.
1059 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1060 } else {
1061 assert(Opc == Instruction::And && "Unknown merge op!");
1062 // Codegen X & Y as:
1063 // jmp_if_X TmpBB
1064 // jmp FBB
1065 // TmpBB:
1066 // jmp_if_Y TBB
1067 // jmp FBB
1068 //
1069 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001070
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001071 // Emit the LHS condition.
1072 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001073
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001074 // Emit the RHS condition into TmpBB.
1075 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1076 }
1077}
1078
1079/// If the set of cases should be emitted as a series of branches, return true.
1080/// If we should emit this as a bunch of and/or'd together conditions, return
1081/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001082bool
Dan Gohman2048b852009-11-23 18:04:58 +00001083SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001084 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001085
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001086 // If this is two comparisons of the same values or'd or and'd together, they
1087 // will get folded into a single comparison, so don't emit two blocks.
1088 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1089 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1090 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1091 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1092 return false;
1093 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001094
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001095 return true;
1096}
1097
Dan Gohman2048b852009-11-23 18:04:58 +00001098void SelectionDAGBuilder::visitBr(BranchInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001099 // Update machine-CFG edges.
1100 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1101
1102 // Figure out which block is immediately after the current one.
1103 MachineBasicBlock *NextBlock = 0;
1104 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001105 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001106 NextBlock = BBI;
1107
1108 if (I.isUnconditional()) {
1109 // Update machine-CFG edges.
1110 CurMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001111
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001112 // If this is not a fall-through branch, emit the branch.
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001113 if (Succ0MBB != NextBlock) {
1114 SDValue V = DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001115 MVT::Other, getControlRoot(),
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001116 DAG.getBasicBlock(Succ0MBB));
1117 DAG.setRoot(V);
1118
1119 if (DisableScheduling)
1120 DAG.AssignOrdering(V.getNode(), SDNodeOrder);
1121 }
1122
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001123 return;
1124 }
1125
1126 // If this condition is one of the special cases we handle, do special stuff
1127 // now.
1128 Value *CondVal = I.getCondition();
1129 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1130
1131 // If this is a series of conditions that are or'd or and'd together, emit
1132 // this as a sequence of branches instead of setcc's with and/or operations.
1133 // For example, instead of something like:
1134 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001135 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001136 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001137 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001138 // or C, F
1139 // jnz foo
1140 // Emit:
1141 // cmp A, B
1142 // je foo
1143 // cmp D, E
1144 // jle foo
1145 //
1146 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001147 if (BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001148 (BOp->getOpcode() == Instruction::And ||
1149 BOp->getOpcode() == Instruction::Or)) {
1150 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
1151 // If the compares in later blocks need to use values not currently
1152 // exported from this block, export them now. This block should always
1153 // be the first entry.
1154 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001155
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001156 // Allow some cases to be rejected.
1157 if (ShouldEmitAsBranches(SwitchCases)) {
1158 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1159 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1160 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1161 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001162
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001163 // Emit the branch for this block.
1164 visitSwitchCase(SwitchCases[0]);
1165 SwitchCases.erase(SwitchCases.begin());
1166 return;
1167 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001168
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001169 // Okay, we decided not to do this, remove any inserted MBB's and clear
1170 // SwitchCases.
1171 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001172 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001173
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001174 SwitchCases.clear();
1175 }
1176 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001177
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001178 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001179 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001180 NULL, Succ0MBB, Succ1MBB, CurMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001181
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001182 // Use visitSwitchCase to actually insert the fast branch sequence for this
1183 // cond branch.
1184 visitSwitchCase(CB);
1185}
1186
1187/// visitSwitchCase - Emits the necessary code to represent a single node in
1188/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman2048b852009-11-23 18:04:58 +00001189void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001190 SDValue Cond;
1191 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001192 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001193
1194 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001195 if (CB.CmpMHS == NULL) {
1196 // Fold "(X == true)" to X and "(X == false)" to !X to
1197 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001198 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001199 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001200 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001201 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001202 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001203 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001204 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001205 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001206 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001207 } else {
1208 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1209
Anton Korobeynikov23218582008-12-23 22:25:27 +00001210 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1211 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001212
1213 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001214 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001215
1216 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001217 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001218 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001219 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001220 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001221 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001222 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001223 DAG.getConstant(High-Low, VT), ISD::SETULE);
1224 }
1225 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001226
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001227 // Update successor info
1228 CurMBB->addSuccessor(CB.TrueBB);
1229 CurMBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001230
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001231 // Set NextBlock to be the MBB immediately after the current one, if any.
1232 // This is used to avoid emitting unnecessary branches to the next block.
1233 MachineBasicBlock *NextBlock = 0;
1234 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001235 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001236 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001237
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001238 // If the lhs block is the next block, invert the condition so that we can
1239 // fall through to the lhs instead of the rhs block.
1240 if (CB.TrueBB == NextBlock) {
1241 std::swap(CB.TrueBB, CB.FalseBB);
1242 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001243 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001244 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001245
Dale Johannesenf5d97892009-02-04 01:48:28 +00001246 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001247 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001248 DAG.getBasicBlock(CB.TrueBB));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001249
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001250 // If the branch was constant folded, fix up the CFG.
1251 if (BrCond.getOpcode() == ISD::BR) {
1252 CurMBB->removeSuccessor(CB.FalseBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001253 } else {
1254 // Otherwise, go ahead and insert the false branch.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001255 if (BrCond == getControlRoot())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001256 CurMBB->removeSuccessor(CB.TrueBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001257
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001258 if (CB.FalseBB != NextBlock)
1259 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1260 DAG.getBasicBlock(CB.FalseBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001261 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001262
1263 DAG.setRoot(BrCond);
1264
1265 if (DisableScheduling)
1266 DAG.AssignOrdering(BrCond.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001267}
1268
1269/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001270void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001271 // Emit the code for the jump table
1272 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001273 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001274 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1275 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001276 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001277 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1278 MVT::Other, Index.getValue(1),
1279 Table, Index);
1280 DAG.setRoot(BrJumpTable);
1281
1282 if (DisableScheduling)
1283 DAG.AssignOrdering(BrJumpTable.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001284}
1285
1286/// visitJumpTableHeader - This function emits necessary code to produce index
1287/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001288void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
1289 JumpTableHeader &JTH) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001290 // Subtract the lowest switch case value from the value being switched on and
1291 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001292 // difference between smallest and largest cases.
1293 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001294 EVT VT = SwitchOp.getValueType();
Dale Johannesen66978ee2009-01-31 02:22:37 +00001295 SDValue SUB = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001296 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001297
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001298 // The SDNode we just created, which holds the value being switched on minus
1299 // the the smallest case value, needs to be copied to a virtual register so it
1300 // can be used as an index into the jump table in a subsequent basic block.
1301 // This value may be smaller or larger than the target's pointer type, and
1302 // therefore require extension or truncating.
Duncan Sands3a66a682009-10-13 21:04:12 +00001303 SwitchOp = DAG.getZExtOrTrunc(SUB, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001304
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001305 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001306 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1307 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001308 JT.Reg = JumpTableReg;
1309
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001310 // Emit the range check for the jump table, and branch to the default block
1311 // for the switch statement if the value being switched on exceeds the largest
1312 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001313 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
1314 TLI.getSetCCResultType(SUB.getValueType()), SUB,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001315 DAG.getConstant(JTH.Last-JTH.First,VT),
1316 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001317
1318 // Set NextBlock to be the MBB immediately after the current one, if any.
1319 // This is used to avoid emitting unnecessary branches to the next block.
1320 MachineBasicBlock *NextBlock = 0;
1321 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001322 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001323 NextBlock = BBI;
1324
Dale Johannesen66978ee2009-01-31 02:22:37 +00001325 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001326 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001327 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001328
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001329 if (JT.MBB != NextBlock)
1330 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1331 DAG.getBasicBlock(JT.MBB));
1332
1333 DAG.setRoot(BrCond);
1334
1335 if (DisableScheduling)
1336 DAG.AssignOrdering(BrCond.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001337}
1338
1339/// visitBitTestHeader - This function emits necessary code to produce value
1340/// suitable for "bit tests"
Dan Gohman2048b852009-11-23 18:04:58 +00001341void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001342 // Subtract the minimum value
1343 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001344 EVT VT = SwitchOp.getValueType();
Dale Johannesen66978ee2009-01-31 02:22:37 +00001345 SDValue SUB = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001346 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001347
1348 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001349 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
1350 TLI.getSetCCResultType(SUB.getValueType()),
1351 SUB, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001352 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001353
Duncan Sands3a66a682009-10-13 21:04:12 +00001354 SDValue ShiftOp = DAG.getZExtOrTrunc(SUB, getCurDebugLoc(), TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001355
Duncan Sands92abc622009-01-31 15:50:11 +00001356 B.Reg = FuncInfo.MakeReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001357 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1358 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001359
1360 // Set NextBlock to be the MBB immediately after the current one, if any.
1361 // This is used to avoid emitting unnecessary branches to the next block.
1362 MachineBasicBlock *NextBlock = 0;
1363 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001364 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001365 NextBlock = BBI;
1366
1367 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1368
1369 CurMBB->addSuccessor(B.Default);
1370 CurMBB->addSuccessor(MBB);
1371
Dale Johannesen66978ee2009-01-31 02:22:37 +00001372 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001373 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001374 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001375
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001376 if (MBB != NextBlock)
1377 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1378 DAG.getBasicBlock(MBB));
1379
1380 DAG.setRoot(BrRange);
1381
1382 if (DisableScheduling)
1383 DAG.AssignOrdering(BrRange.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001384}
1385
1386/// visitBitTestCase - this function produces one "bit test"
Dan Gohman2048b852009-11-23 18:04:58 +00001387void SelectionDAGBuilder::visitBitTestCase(MachineBasicBlock* NextMBB,
1388 unsigned Reg,
1389 BitTestCase &B) {
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001390 // Make desired shift
Dale Johannesena04b7572009-02-03 23:04:43 +00001391 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001392 TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001393 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001394 TLI.getPointerTy(),
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001395 DAG.getConstant(1, TLI.getPointerTy()),
1396 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001397
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001398 // Emit bit tests and jumps
Scott Michelfdc40a02009-02-17 22:15:04 +00001399 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001400 TLI.getPointerTy(), SwitchVal,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001401 DAG.getConstant(B.Mask, TLI.getPointerTy()));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001402 SDValue AndCmp = DAG.getSetCC(getCurDebugLoc(),
1403 TLI.getSetCCResultType(AndOp.getValueType()),
Duncan Sands5480c042009-01-01 15:52:00 +00001404 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001405 ISD::SETNE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001406
1407 CurMBB->addSuccessor(B.TargetBB);
1408 CurMBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001409
Dale Johannesen66978ee2009-01-31 02:22:37 +00001410 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001411 MVT::Other, getControlRoot(),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001412 AndCmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001413
1414 // Set NextBlock to be the MBB immediately after the current one, if any.
1415 // This is used to avoid emitting unnecessary branches to the next block.
1416 MachineBasicBlock *NextBlock = 0;
1417 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001418 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001419 NextBlock = BBI;
1420
Bill Wendling0777e922009-12-21 21:59:52 +00001421 if (NextMBB != NextBlock)
1422 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1423 DAG.getBasicBlock(NextMBB));
1424
1425 DAG.setRoot(BrAnd);
1426
1427 if (DisableScheduling)
1428 DAG.AssignOrdering(BrAnd.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001429}
1430
Dan Gohman2048b852009-11-23 18:04:58 +00001431void SelectionDAGBuilder::visitInvoke(InvokeInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001432 // Retrieve successors.
1433 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1434 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1435
Gabor Greifb67e6b32009-01-15 11:10:44 +00001436 const Value *Callee(I.getCalledValue());
1437 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001438 visitInlineAsm(&I);
1439 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001440 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001441
1442 // If the value of the invoke is used outside of its defining block, make it
1443 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001444 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001445
1446 // Update successor info
1447 CurMBB->addSuccessor(Return);
1448 CurMBB->addSuccessor(LandingPad);
1449
1450 // Drop into normal successor.
Bill Wendling0777e922009-12-21 21:59:52 +00001451 SDValue Branch = DAG.getNode(ISD::BR, getCurDebugLoc(),
1452 MVT::Other, getControlRoot(),
1453 DAG.getBasicBlock(Return));
1454 DAG.setRoot(Branch);
1455
1456 if (DisableScheduling)
1457 DAG.AssignOrdering(Branch.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001458}
1459
Dan Gohman2048b852009-11-23 18:04:58 +00001460void SelectionDAGBuilder::visitUnwind(UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001461}
1462
1463/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1464/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001465bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1466 CaseRecVector& WorkList,
1467 Value* SV,
1468 MachineBasicBlock* Default) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001469 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001470
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001471 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001472 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001473 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001474 return false;
1475
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001476 // Get the MachineFunction which holds the current MBB. This is used when
1477 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001478 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001479
1480 // Figure out which block is immediately after the current one.
1481 MachineBasicBlock *NextBlock = 0;
1482 MachineFunction::iterator BBI = CR.CaseBB;
1483
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001484 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001485 NextBlock = BBI;
1486
1487 // TODO: If any two of the cases has the same destination, and if one value
1488 // is the same as the other, but has one bit unset that the other has set,
1489 // use bit manipulation to do two compares at once. For example:
1490 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Anton Korobeynikov23218582008-12-23 22:25:27 +00001491
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001492 // Rearrange the case blocks so that the last one falls through if possible.
1493 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1494 // The last case block won't fall through into 'NextBlock' if we emit the
1495 // branches in this order. See if rearranging a case value would help.
1496 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1497 if (I->BB == NextBlock) {
1498 std::swap(*I, BackCase);
1499 break;
1500 }
1501 }
1502 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001503
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001504 // Create a CaseBlock record representing a conditional branch to
1505 // the Case's target mbb if the value being switched on SV is equal
1506 // to C.
1507 MachineBasicBlock *CurBlock = CR.CaseBB;
1508 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1509 MachineBasicBlock *FallThrough;
1510 if (I != E-1) {
1511 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1512 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001513
1514 // Put SV in a virtual register to make it available from the new blocks.
1515 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001516 } else {
1517 // If the last case doesn't match, go to the default block.
1518 FallThrough = Default;
1519 }
1520
1521 Value *RHS, *LHS, *MHS;
1522 ISD::CondCode CC;
1523 if (I->High == I->Low) {
1524 // This is just small small case range :) containing exactly 1 case
1525 CC = ISD::SETEQ;
1526 LHS = SV; RHS = I->High; MHS = NULL;
1527 } else {
1528 CC = ISD::SETLE;
1529 LHS = I->Low; MHS = SV; RHS = I->High;
1530 }
1531 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001532
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001533 // If emitting the first comparison, just call visitSwitchCase to emit the
1534 // code into the current block. Otherwise, push the CaseBlock onto the
1535 // vector to be later processed by SDISel, and insert the node's MBB
1536 // before the next MBB.
1537 if (CurBlock == CurMBB)
1538 visitSwitchCase(CB);
1539 else
1540 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001541
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001542 CurBlock = FallThrough;
1543 }
1544
1545 return true;
1546}
1547
1548static inline bool areJTsAllowed(const TargetLowering &TLI) {
1549 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001550 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1551 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001552}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001553
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001554static APInt ComputeRange(const APInt &First, const APInt &Last) {
1555 APInt LastExt(Last), FirstExt(First);
1556 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1557 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1558 return (LastExt - FirstExt + 1ULL);
1559}
1560
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001561/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001562bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1563 CaseRecVector& WorkList,
1564 Value* SV,
1565 MachineBasicBlock* Default) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001566 Case& FrontCase = *CR.Range.first;
1567 Case& BackCase = *(CR.Range.second-1);
1568
Chris Lattnere880efe2009-11-07 07:50:34 +00001569 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1570 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001571
Chris Lattnere880efe2009-11-07 07:50:34 +00001572 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001573 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1574 I!=E; ++I)
1575 TSize += I->size();
1576
Chris Lattnere880efe2009-11-07 07:50:34 +00001577 if (!areJTsAllowed(TLI) || TSize.ult(APInt(First.getBitWidth(), 4)))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001578 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001579
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001580 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001581 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001582 if (Density < 0.4)
1583 return false;
1584
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001585 DEBUG(errs() << "Lowering jump table\n"
1586 << "First entry: " << First << ". Last entry: " << Last << '\n'
1587 << "Range: " << Range
1588 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001589
1590 // Get the MachineFunction which holds the current MBB. This is used when
1591 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001592 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001593
1594 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001595 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001596 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001597
1598 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1599
1600 // Create a new basic block to hold the code for loading the address
1601 // of the jump table, and jumping to it. Update successor information;
1602 // we will either branch to the default case for the switch, or the jump
1603 // table.
1604 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1605 CurMF->insert(BBI, JumpTableBB);
1606 CR.CaseBB->addSuccessor(Default);
1607 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001608
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001609 // Build a vector of destination BBs, corresponding to each target
1610 // of the jump table. If the value of the jump table slot corresponds to
1611 // a case statement, push the case's BB onto the vector, otherwise, push
1612 // the default BB.
1613 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001614 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001615 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00001616 const APInt& Low = cast<ConstantInt>(I->Low)->getValue();
1617 const APInt& High = cast<ConstantInt>(I->High)->getValue();
1618
1619 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001620 DestBBs.push_back(I->BB);
1621 if (TEI==High)
1622 ++I;
1623 } else {
1624 DestBBs.push_back(Default);
1625 }
1626 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001627
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001628 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001629 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1630 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001631 E = DestBBs.end(); I != E; ++I) {
1632 if (!SuccsHandled[(*I)->getNumber()]) {
1633 SuccsHandled[(*I)->getNumber()] = true;
1634 JumpTableBB->addSuccessor(*I);
1635 }
1636 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001637
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001638 // Create a jump table index for this jump table, or return an existing
1639 // one.
1640 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001641
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001642 // Set the jump table information so that we can codegen it as a second
1643 // MachineBasicBlock
1644 JumpTable JT(-1U, JTI, JumpTableBB, Default);
1645 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == CurMBB));
1646 if (CR.CaseBB == CurMBB)
1647 visitJumpTableHeader(JT, JTH);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001648
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001649 JTCases.push_back(JumpTableBlock(JTH, JT));
1650
1651 return true;
1652}
1653
1654/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1655/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001656bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1657 CaseRecVector& WorkList,
1658 Value* SV,
1659 MachineBasicBlock* Default) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001660 // Get the MachineFunction which holds the current MBB. This is used when
1661 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001662 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001663
1664 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001665 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001666 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001667
1668 Case& FrontCase = *CR.Range.first;
1669 Case& BackCase = *(CR.Range.second-1);
1670 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1671
1672 // Size is the number of Cases represented by this range.
1673 unsigned Size = CR.Range.second - CR.Range.first;
1674
Chris Lattnere880efe2009-11-07 07:50:34 +00001675 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1676 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001677 double FMetric = 0;
1678 CaseItr Pivot = CR.Range.first + Size/2;
1679
1680 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1681 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00001682 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001683 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1684 I!=E; ++I)
1685 TSize += I->size();
1686
Chris Lattnere880efe2009-11-07 07:50:34 +00001687 APInt LSize = FrontCase.size();
1688 APInt RSize = TSize-LSize;
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001689 DEBUG(errs() << "Selecting best pivot: \n"
1690 << "First: " << First << ", Last: " << Last <<'\n'
1691 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001692 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
1693 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00001694 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
1695 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001696 APInt Range = ComputeRange(LEnd, RBegin);
1697 assert((Range - 2ULL).isNonNegative() &&
1698 "Invalid case distance");
Chris Lattnere880efe2009-11-07 07:50:34 +00001699 double LDensity = (double)LSize.roundToDouble() /
1700 (LEnd - First + 1ULL).roundToDouble();
1701 double RDensity = (double)RSize.roundToDouble() /
1702 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001703 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001704 // Should always split in some non-trivial place
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001705 DEBUG(errs() <<"=>Step\n"
1706 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
1707 << "LDensity: " << LDensity
1708 << ", RDensity: " << RDensity << '\n'
1709 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001710 if (FMetric < Metric) {
1711 Pivot = J;
1712 FMetric = Metric;
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001713 DEBUG(errs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001714 }
1715
1716 LSize += J->size();
1717 RSize -= J->size();
1718 }
1719 if (areJTsAllowed(TLI)) {
1720 // If our case is dense we *really* should handle it earlier!
1721 assert((FMetric > 0) && "Should handle dense range earlier!");
1722 } else {
1723 Pivot = CR.Range.first + Size/2;
1724 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001725
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001726 CaseRange LHSR(CR.Range.first, Pivot);
1727 CaseRange RHSR(Pivot, CR.Range.second);
1728 Constant *C = Pivot->Low;
1729 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001730
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001731 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001732 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001733 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001734 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001735 // Pivot's Value, then we can branch directly to the LHS's Target,
1736 // rather than creating a leaf node for it.
1737 if ((LHSR.second - LHSR.first) == 1 &&
1738 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001739 cast<ConstantInt>(C)->getValue() ==
1740 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001741 TrueBB = LHSR.first->BB;
1742 } else {
1743 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1744 CurMF->insert(BBI, TrueBB);
1745 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001746
1747 // Put SV in a virtual register to make it available from the new blocks.
1748 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001749 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001750
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001751 // Similar to the optimization above, if the Value being switched on is
1752 // known to be less than the Constant CR.LT, and the current Case Value
1753 // is CR.LT - 1, then we can branch directly to the target block for
1754 // the current Case Value, rather than emitting a RHS leaf node for it.
1755 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001756 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
1757 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001758 FalseBB = RHSR.first->BB;
1759 } else {
1760 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1761 CurMF->insert(BBI, FalseBB);
1762 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001763
1764 // Put SV in a virtual register to make it available from the new blocks.
1765 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001766 }
1767
1768 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001769 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001770 // Otherwise, branch to LHS.
1771 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
1772
1773 if (CR.CaseBB == CurMBB)
1774 visitSwitchCase(CB);
1775 else
1776 SwitchCases.push_back(CB);
1777
1778 return true;
1779}
1780
1781/// handleBitTestsSwitchCase - if current case range has few destination and
1782/// range span less, than machine word bitwidth, encode case range into series
1783/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00001784bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
1785 CaseRecVector& WorkList,
1786 Value* SV,
1787 MachineBasicBlock* Default){
Owen Andersone50ed302009-08-10 22:56:29 +00001788 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00001789 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001790
1791 Case& FrontCase = *CR.Range.first;
1792 Case& BackCase = *(CR.Range.second-1);
1793
1794 // Get the MachineFunction which holds the current MBB. This is used when
1795 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001796 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001797
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00001798 // If target does not have legal shift left, do not emit bit tests at all.
1799 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
1800 return false;
1801
Anton Korobeynikov23218582008-12-23 22:25:27 +00001802 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001803 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1804 I!=E; ++I) {
1805 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001806 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001807 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001808
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001809 // Count unique destinations
1810 SmallSet<MachineBasicBlock*, 4> Dests;
1811 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1812 Dests.insert(I->BB);
1813 if (Dests.size() > 3)
1814 // Don't bother the code below, if there are too much unique destinations
1815 return false;
1816 }
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001817 DEBUG(errs() << "Total number of unique destinations: " << Dests.size() << '\n'
1818 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00001819
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001820 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001821 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
1822 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001823 APInt cmpRange = maxValue - minValue;
1824
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001825 DEBUG(errs() << "Compare range: " << cmpRange << '\n'
1826 << "Low bound: " << minValue << '\n'
1827 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00001828
1829 if (cmpRange.uge(APInt(cmpRange.getBitWidth(), IntPtrBits)) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001830 (!(Dests.size() == 1 && numCmps >= 3) &&
1831 !(Dests.size() == 2 && numCmps >= 5) &&
1832 !(Dests.size() >= 3 && numCmps >= 6)))
1833 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001834
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001835 DEBUG(errs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00001836 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
1837
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001838 // Optimize the case where all the case values fit in a
1839 // word without having to subtract minValue. In this case,
1840 // we can optimize away the subtraction.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001841 if (minValue.isNonNegative() &&
1842 maxValue.slt(APInt(maxValue.getBitWidth(), IntPtrBits))) {
1843 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001844 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00001845 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001846 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001847
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001848 CaseBitsVector CasesBits;
1849 unsigned i, count = 0;
1850
1851 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1852 MachineBasicBlock* Dest = I->BB;
1853 for (i = 0; i < count; ++i)
1854 if (Dest == CasesBits[i].BB)
1855 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001856
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001857 if (i == count) {
1858 assert((count < 3) && "Too much destinations to test!");
1859 CasesBits.push_back(CaseBits(0, Dest, 0));
1860 count++;
1861 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001862
1863 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
1864 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
1865
1866 uint64_t lo = (lowValue - lowBound).getZExtValue();
1867 uint64_t hi = (highValue - lowBound).getZExtValue();
1868
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001869 for (uint64_t j = lo; j <= hi; j++) {
1870 CasesBits[i].Mask |= 1ULL << j;
1871 CasesBits[i].Bits++;
1872 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001873
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001874 }
1875 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001876
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001877 BitTestInfo BTC;
1878
1879 // Figure out which block is immediately after the current one.
1880 MachineFunction::iterator BBI = CR.CaseBB;
1881 ++BBI;
1882
1883 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1884
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001885 DEBUG(errs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001886 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001887 DEBUG(errs() << "Mask: " << CasesBits[i].Mask
1888 << ", Bits: " << CasesBits[i].Bits
1889 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001890
1891 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1892 CurMF->insert(BBI, CaseBB);
1893 BTC.push_back(BitTestCase(CasesBits[i].Mask,
1894 CaseBB,
1895 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001896
1897 // Put SV in a virtual register to make it available from the new blocks.
1898 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001899 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001900
1901 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001902 -1U, (CR.CaseBB == CurMBB),
1903 CR.CaseBB, Default, BTC);
1904
1905 if (CR.CaseBB == CurMBB)
1906 visitBitTestHeader(BTB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001907
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001908 BitTestCases.push_back(BTB);
1909
1910 return true;
1911}
1912
1913
1914/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00001915size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
1916 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00001917 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001918
1919 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00001920 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001921 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
1922 Cases.push_back(Case(SI.getSuccessorValue(i),
1923 SI.getSuccessorValue(i),
1924 SMBB));
1925 }
1926 std::sort(Cases.begin(), Cases.end(), CaseCmp());
1927
1928 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00001929 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001930 // Must recompute end() each iteration because it may be
1931 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00001932 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
1933 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
1934 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001935 MachineBasicBlock* nextBB = J->BB;
1936 MachineBasicBlock* currentBB = I->BB;
1937
1938 // If the two neighboring cases go to the same destination, merge them
1939 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001940 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001941 I->High = J->High;
1942 J = Cases.erase(J);
1943 } else {
1944 I = J++;
1945 }
1946 }
1947
1948 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
1949 if (I->Low != I->High)
1950 // A range counts double, since it requires two compares.
1951 ++numCmps;
1952 }
1953
1954 return numCmps;
1955}
1956
Dan Gohman2048b852009-11-23 18:04:58 +00001957void SelectionDAGBuilder::visitSwitch(SwitchInst &SI) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001958 // Figure out which block is immediately after the current one.
1959 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001960
1961 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
1962
1963 // If there is only the default destination, branch to it if it is not the
1964 // next basic block. Otherwise, just fall through.
1965 if (SI.getNumOperands() == 2) {
1966 // Update machine-CFG edges.
1967
1968 // If this is not a fall-through branch, emit the branch.
1969 CurMBB->addSuccessor(Default);
Bill Wendling49fcff82009-12-21 22:30:11 +00001970 if (Default != NextBlock) {
1971 SDValue Val = DAG.getNode(ISD::BR, getCurDebugLoc(),
1972 MVT::Other, getControlRoot(),
1973 DAG.getBasicBlock(Default));
1974 DAG.setRoot(Val);
1975
1976 if (DisableScheduling)
1977 DAG.AssignOrdering(Val.getNode(), SDNodeOrder);
1978 }
1979
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001980 return;
1981 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001982
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001983 // If there are any non-default case statements, create a vector of Cases
1984 // representing each one, and sort the vector so that we can efficiently
1985 // create a binary search tree from them.
1986 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001987 size_t numCmps = Clusterify(Cases, SI);
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001988 DEBUG(errs() << "Clusterify finished. Total clusters: " << Cases.size()
1989 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00001990 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001991
1992 // Get the Value to be switched on and default basic blocks, which will be
1993 // inserted into CaseBlock records, representing basic blocks in the binary
1994 // search tree.
1995 Value *SV = SI.getOperand(0);
1996
1997 // Push the initial CaseRec onto the worklist
1998 CaseRecVector WorkList;
1999 WorkList.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
2000
2001 while (!WorkList.empty()) {
2002 // Grab a record representing a case range to process off the worklist
2003 CaseRec CR = WorkList.back();
2004 WorkList.pop_back();
2005
2006 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default))
2007 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002008
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002009 // If the range has few cases (two or less) emit a series of specific
2010 // tests.
2011 if (handleSmallSwitchRange(CR, WorkList, SV, Default))
2012 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002013
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002014 // If the switch has more than 5 blocks, and at least 40% dense, and the
2015 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002016 // lowering the switch to a binary tree of conditional branches.
2017 if (handleJTSwitchCase(CR, WorkList, SV, Default))
2018 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002019
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002020 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2021 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
2022 handleBTSplitSwitchCase(CR, WorkList, SV, Default);
2023 }
2024}
2025
Dan Gohman2048b852009-11-23 18:04:58 +00002026void SelectionDAGBuilder::visitIndirectBr(IndirectBrInst &I) {
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002027 // Update machine-CFG edges.
2028 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
2029 CurMBB->addSuccessor(FuncInfo.MBBMap[I.getSuccessor(i)]);
2030
Bill Wendling49fcff82009-12-21 22:30:11 +00002031 SDValue Res = DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2032 MVT::Other, getControlRoot(),
2033 getValue(I.getAddress()));
2034 DAG.setRoot(Res);
Chris Lattnerf9be95f2009-10-27 19:13:16 +00002035
Bill Wendling49fcff82009-12-21 22:30:11 +00002036 if (DisableScheduling)
2037 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
2038}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002039
Dan Gohman2048b852009-11-23 18:04:58 +00002040void SelectionDAGBuilder::visitFSub(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002041 // -0.0 - X --> fneg
2042 const Type *Ty = I.getType();
2043 if (isa<VectorType>(Ty)) {
2044 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2045 const VectorType *DestTy = cast<VectorType>(I.getType());
2046 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002047 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002048 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002049 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002050 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002051 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling49fcff82009-12-21 22:30:11 +00002052 SDValue Res = DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2053 Op2.getValueType(), Op2);
2054 setValue(&I, Res);
2055
2056 if (DisableScheduling)
2057 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
2058
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002059 return;
2060 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002061 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002062 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002063
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002064 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002065 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002066 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling49fcff82009-12-21 22:30:11 +00002067 SDValue Res = DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2068 Op2.getValueType(), Op2);
2069 setValue(&I, Res);
2070
2071 if (DisableScheduling)
2072 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
2073
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002074 return;
2075 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002076
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002077 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002078}
2079
Dan Gohman2048b852009-11-23 18:04:58 +00002080void SelectionDAGBuilder::visitBinary(User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002081 SDValue Op1 = getValue(I.getOperand(0));
2082 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling49fcff82009-12-21 22:30:11 +00002083 SDValue Res = DAG.getNode(OpCode, getCurDebugLoc(),
2084 Op1.getValueType(), Op1, Op2);
2085 setValue(&I, Res);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002086
Bill Wendling49fcff82009-12-21 22:30:11 +00002087 if (DisableScheduling)
2088 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002089}
2090
Dan Gohman2048b852009-11-23 18:04:58 +00002091void SelectionDAGBuilder::visitShift(User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002092 SDValue Op1 = getValue(I.getOperand(0));
2093 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman57fc82d2009-04-09 03:51:29 +00002094 if (!isa<VectorType>(I.getType()) &&
2095 Op2.getValueType() != TLI.getShiftAmountTy()) {
2096 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002097 EVT PTy = TLI.getPointerTy();
2098 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002099 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002100 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2101 TLI.getShiftAmountTy(), Op2);
2102 // If the operand is larger than the shift count type but the shift
2103 // count type has enough bits to represent any shift value, truncate
2104 // it now. This is a common case and it exposes the truncate to
2105 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002106 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002107 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2108 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2109 TLI.getShiftAmountTy(), Op2);
2110 // Otherwise we'll need to temporarily settle for some other
2111 // convenient type; type legalization will make adjustments as
2112 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002113 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002114 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002115 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002116 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002117 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002118 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002119 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002120
Bill Wendling49fcff82009-12-21 22:30:11 +00002121 SDValue Res = DAG.getNode(Opcode, getCurDebugLoc(),
2122 Op1.getValueType(), Op1, Op2);
2123 setValue(&I, Res);
2124
2125 if (DisableScheduling)
2126 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002127}
2128
Dan Gohman2048b852009-11-23 18:04:58 +00002129void SelectionDAGBuilder::visitICmp(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002130 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2131 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
2132 predicate = IC->getPredicate();
2133 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2134 predicate = ICmpInst::Predicate(IC->getPredicate());
2135 SDValue Op1 = getValue(I.getOperand(0));
2136 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002137 ISD::CondCode Opcode = getICmpCondCode(predicate);
Chris Lattner9800e842009-07-07 22:41:32 +00002138
Owen Andersone50ed302009-08-10 22:56:29 +00002139 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling49fcff82009-12-21 22:30:11 +00002140 SDValue Res = DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode);
2141 setValue(&I, Res);
2142
2143 if (DisableScheduling)
2144 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002145}
2146
Dan Gohman2048b852009-11-23 18:04:58 +00002147void SelectionDAGBuilder::visitFCmp(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002148 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2149 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
2150 predicate = FC->getPredicate();
2151 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2152 predicate = FCmpInst::Predicate(FC->getPredicate());
2153 SDValue Op1 = getValue(I.getOperand(0));
2154 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002155 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002156 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling49fcff82009-12-21 22:30:11 +00002157 SDValue Res = DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition);
2158 setValue(&I, Res);
2159
2160 if (DisableScheduling)
2161 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002162}
2163
Dan Gohman2048b852009-11-23 18:04:58 +00002164void SelectionDAGBuilder::visitSelect(User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002165 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002166 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2167 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002168 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002169
Bill Wendling49fcff82009-12-21 22:30:11 +00002170 SmallVector<SDValue, 4> Values(NumValues);
2171 SDValue Cond = getValue(I.getOperand(0));
2172 SDValue TrueVal = getValue(I.getOperand(1));
2173 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002174
Bill Wendling49fcff82009-12-21 22:30:11 +00002175 for (unsigned i = 0; i != NumValues; ++i) {
2176 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
2177 TrueVal.getNode()->getValueType(i), Cond,
2178 SDValue(TrueVal.getNode(),
2179 TrueVal.getResNo() + i),
2180 SDValue(FalseVal.getNode(),
2181 FalseVal.getResNo() + i));
2182
2183 if (DisableScheduling)
2184 DAG.AssignOrdering(Values[i].getNode(), SDNodeOrder);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002185 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002186
Bill Wendling49fcff82009-12-21 22:30:11 +00002187 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2188 DAG.getVTList(&ValueVTs[0], NumValues),
2189 &Values[0], NumValues);
2190 setValue(&I, Res);
2191
2192 if (DisableScheduling)
2193 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
2194}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002195
Dan Gohman2048b852009-11-23 18:04:58 +00002196void SelectionDAGBuilder::visitTrunc(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002197 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2198 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002199 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling49fcff82009-12-21 22:30:11 +00002200 SDValue Res = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N);
2201 setValue(&I, Res);
2202
2203 if (DisableScheduling)
2204 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002205}
2206
Dan Gohman2048b852009-11-23 18:04:58 +00002207void SelectionDAGBuilder::visitZExt(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002208 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2209 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2210 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002211 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling49fcff82009-12-21 22:30:11 +00002212 SDValue Res = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N);
2213 setValue(&I, Res);
2214
2215 if (DisableScheduling)
2216 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002217}
2218
Dan Gohman2048b852009-11-23 18:04:58 +00002219void SelectionDAGBuilder::visitSExt(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002220 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2221 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2222 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002223 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling49fcff82009-12-21 22:30:11 +00002224 SDValue Res = DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N);
2225 setValue(&I, Res);
2226
2227 if (DisableScheduling)
2228 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002229}
2230
Dan Gohman2048b852009-11-23 18:04:58 +00002231void SelectionDAGBuilder::visitFPTrunc(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002232 // FPTrunc is never a no-op cast, no need to check
2233 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002234 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling49fcff82009-12-21 22:30:11 +00002235 SDValue Res = DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2236 DestVT, N, DAG.getIntPtrConstant(0));
2237 setValue(&I, Res);
2238
2239 if (DisableScheduling)
2240 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002241}
2242
Dan Gohman2048b852009-11-23 18:04:58 +00002243void SelectionDAGBuilder::visitFPExt(User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002244 // FPTrunc is never a no-op cast, no need to check
2245 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002246 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling49fcff82009-12-21 22:30:11 +00002247 SDValue Res = DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N);
2248 setValue(&I, Res);
2249
2250 if (DisableScheduling)
2251 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002252}
2253
Dan Gohman2048b852009-11-23 18:04:58 +00002254void SelectionDAGBuilder::visitFPToUI(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002255 // FPToUI is never a no-op cast, no need to check
2256 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002257 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling49fcff82009-12-21 22:30:11 +00002258 SDValue Res = DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N);
2259 setValue(&I, Res);
2260
2261 if (DisableScheduling)
2262 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002263}
2264
Dan Gohman2048b852009-11-23 18:04:58 +00002265void SelectionDAGBuilder::visitFPToSI(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002266 // FPToSI is never a no-op cast, no need to check
2267 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002268 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling49fcff82009-12-21 22:30:11 +00002269 SDValue Res = DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N);
2270 setValue(&I, Res);
2271
2272 if (DisableScheduling)
2273 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002274}
2275
Dan Gohman2048b852009-11-23 18:04:58 +00002276void SelectionDAGBuilder::visitUIToFP(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002277 // UIToFP is never a no-op cast, no need to check
2278 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002279 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling49fcff82009-12-21 22:30:11 +00002280 SDValue Res = DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N);
2281 setValue(&I, Res);
2282
2283 if (DisableScheduling)
2284 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002285}
2286
Dan Gohman2048b852009-11-23 18:04:58 +00002287void SelectionDAGBuilder::visitSIToFP(User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002288 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002289 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002290 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling49fcff82009-12-21 22:30:11 +00002291 SDValue Res = DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N);
2292 setValue(&I, Res);
2293
2294 if (DisableScheduling)
2295 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002296}
2297
Dan Gohman2048b852009-11-23 18:04:58 +00002298void SelectionDAGBuilder::visitPtrToInt(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002299 // What to do depends on the size of the integer and the size of the pointer.
2300 // We can either truncate, zero extend, or no-op, accordingly.
2301 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002302 EVT SrcVT = N.getValueType();
2303 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling49fcff82009-12-21 22:30:11 +00002304 SDValue Res = DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT);
2305 setValue(&I, Res);
2306
2307 if (DisableScheduling)
2308 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002309}
2310
Dan Gohman2048b852009-11-23 18:04:58 +00002311void SelectionDAGBuilder::visitIntToPtr(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002312 // What to do depends on the size of the integer and the size of the pointer.
2313 // We can either truncate, zero extend, or no-op, accordingly.
2314 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002315 EVT SrcVT = N.getValueType();
2316 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling49fcff82009-12-21 22:30:11 +00002317 SDValue Res = DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT);
2318 setValue(&I, Res);
2319
2320 if (DisableScheduling)
2321 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002322}
2323
Dan Gohman2048b852009-11-23 18:04:58 +00002324void SelectionDAGBuilder::visitBitCast(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002325 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002326 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002327
Bill Wendling49fcff82009-12-21 22:30:11 +00002328 // BitCast assures us that source and destination are the same size so this is
2329 // either a BIT_CONVERT or a no-op.
2330 if (DestVT != N.getValueType()) {
2331 SDValue Res = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
2332 DestVT, N); // convert types.
2333 setValue(&I, Res);
2334
2335 if (DisableScheduling)
2336 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
2337 } else {
2338 setValue(&I, N); // noop cast.
2339 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002340}
2341
Dan Gohman2048b852009-11-23 18:04:58 +00002342void SelectionDAGBuilder::visitInsertElement(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002343 SDValue InVec = getValue(I.getOperand(0));
2344 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002345 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002346 TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002347 getValue(I.getOperand(2)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002348 SDValue Res = DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2349 TLI.getValueType(I.getType()),
2350 InVec, InVal, InIdx);
2351 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002352
Bill Wendling49fcff82009-12-21 22:30:11 +00002353 if (DisableScheduling)
2354 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002355}
2356
Dan Gohman2048b852009-11-23 18:04:58 +00002357void SelectionDAGBuilder::visitExtractElement(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002358 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002359 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002360 TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002361 getValue(I.getOperand(1)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002362 SDValue Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2363 TLI.getValueType(I.getType()), InVec, InIdx);
2364 setValue(&I, Res);
2365
2366 if (DisableScheduling)
2367 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002368}
2369
Mon P Wangaeb06d22008-11-10 04:46:22 +00002370
2371// Utility for visitShuffleVector - Returns true if the mask is mask starting
2372// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002373static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2374 unsigned MaskNumElts = Mask.size();
2375 for (unsigned i = 0; i != MaskNumElts; ++i)
2376 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002377 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002378 return true;
2379}
2380
Dan Gohman2048b852009-11-23 18:04:58 +00002381void SelectionDAGBuilder::visitShuffleVector(User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002382 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002383 SDValue Src1 = getValue(I.getOperand(0));
2384 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002385
Bill Wendlinge1a90422009-12-21 23:10:19 +00002386 if (DisableScheduling) {
2387 DAG.AssignOrdering(Src1.getNode(), SDNodeOrder);
2388 DAG.AssignOrdering(Src2.getNode(), SDNodeOrder);
2389 }
2390
Nate Begeman9008ca62009-04-27 18:41:29 +00002391 // Convert the ConstantVector mask operand into an array of ints, with -1
2392 // representing undef values.
2393 SmallVector<Constant*, 8> MaskElts;
Owen Anderson001dbfe2009-07-16 18:04:31 +00002394 cast<Constant>(I.getOperand(2))->getVectorElements(*DAG.getContext(),
2395 MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002396 unsigned MaskNumElts = MaskElts.size();
2397 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002398 if (isa<UndefValue>(MaskElts[i]))
2399 Mask.push_back(-1);
2400 else
2401 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2402 }
2403
Owen Andersone50ed302009-08-10 22:56:29 +00002404 EVT VT = TLI.getValueType(I.getType());
2405 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002406 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002407
Mon P Wangc7849c22008-11-16 05:06:27 +00002408 if (SrcNumElts == MaskNumElts) {
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002409 SDValue Res = DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2410 &Mask[0]);
2411 setValue(&I, Res);
2412
2413 if (DisableScheduling)
2414 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
2415
Mon P Wangaeb06d22008-11-10 04:46:22 +00002416 return;
2417 }
2418
2419 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002420 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2421 // Mask is longer than the source vectors and is a multiple of the source
2422 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002423 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002424 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2425 // The shuffle is concatenating two vectors together.
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002426 SDValue Res = DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2427 VT, Src1, Src2);
2428 setValue(&I, Res);
2429
2430 if (DisableScheduling)
2431 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
2432
Mon P Wangaeb06d22008-11-10 04:46:22 +00002433 return;
2434 }
2435
Mon P Wangc7849c22008-11-16 05:06:27 +00002436 // Pad both vectors with undefs to make them the same length as the mask.
2437 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002438 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2439 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002440 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002441
Nate Begeman9008ca62009-04-27 18:41:29 +00002442 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2443 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002444 MOps1[0] = Src1;
2445 MOps2[0] = Src2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002446
2447 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2448 getCurDebugLoc(), VT,
2449 &MOps1[0], NumConcat);
2450 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2451 getCurDebugLoc(), VT,
2452 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002453
Mon P Wangaeb06d22008-11-10 04:46:22 +00002454 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002455 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002456 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002457 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002458 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002459 MappedOps.push_back(Idx);
2460 else
2461 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002462 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002463
2464 SDValue Res = DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2465 &MappedOps[0]);
2466 setValue(&I, Res);
2467
Bill Wendlinge1a90422009-12-21 23:10:19 +00002468 if (DisableScheduling) {
2469 DAG.AssignOrdering(Src1.getNode(), SDNodeOrder);
2470 DAG.AssignOrdering(Src2.getNode(), SDNodeOrder);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002471 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002472 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002473
Mon P Wangaeb06d22008-11-10 04:46:22 +00002474 return;
2475 }
2476
Mon P Wangc7849c22008-11-16 05:06:27 +00002477 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002478 // Analyze the access pattern of the vector to see if we can extract
2479 // two subvectors and do the shuffle. The analysis is done by calculating
2480 // the range of elements the mask access on both vectors.
2481 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2482 int MaxRange[2] = {-1, -1};
2483
Nate Begeman5a5ca152009-04-29 05:20:52 +00002484 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002485 int Idx = Mask[i];
2486 int Input = 0;
2487 if (Idx < 0)
2488 continue;
2489
Nate Begeman5a5ca152009-04-29 05:20:52 +00002490 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002491 Input = 1;
2492 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002493 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002494 if (Idx > MaxRange[Input])
2495 MaxRange[Input] = Idx;
2496 if (Idx < MinRange[Input])
2497 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002498 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002499
Mon P Wangc7849c22008-11-16 05:06:27 +00002500 // Check if the access is smaller than the vector size and can we find
2501 // a reasonable extract index.
Mon P Wang230e4fa2008-11-21 04:25:21 +00002502 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002503 int StartIdx[2]; // StartIdx to extract from
2504 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002505 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002506 RangeUse[Input] = 0; // Unused
2507 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002508 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002509 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002510 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002511 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002512 RangeUse[Input] = 1; // Extract from beginning of the vector
2513 StartIdx[Input] = 0;
2514 } else {
2515 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002516 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002517 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002518 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002519 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002520 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002521 }
2522
Bill Wendling636e2582009-08-21 18:16:06 +00002523 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002524 SDValue Res = DAG.getUNDEF(VT);
2525 setValue(&I, Res); // Vectors are not used.
2526
2527 if (DisableScheduling)
2528 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
2529
Mon P Wangc7849c22008-11-16 05:06:27 +00002530 return;
2531 }
2532 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2533 // Extract appropriate subvector and generate a vector shuffle
2534 for (int Input=0; Input < 2; ++Input) {
Mon P Wang230e4fa2008-11-21 04:25:21 +00002535 SDValue& Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002536 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002537 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002538 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002539 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002540 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002541
2542 if (DisableScheduling)
2543 DAG.AssignOrdering(Src.getNode(), SDNodeOrder);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002544 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002545
Mon P Wangc7849c22008-11-16 05:06:27 +00002546 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002547 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002548 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002549 int Idx = Mask[i];
2550 if (Idx < 0)
2551 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002552 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002553 MappedOps.push_back(Idx - StartIdx[0]);
2554 else
2555 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002556 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002557
2558 SDValue Res = DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2559 &MappedOps[0]);
2560 setValue(&I, Res);
2561
2562 if (DisableScheduling)
2563 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
2564
Mon P Wangc7849c22008-11-16 05:06:27 +00002565 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002566 }
2567 }
2568
Mon P Wangc7849c22008-11-16 05:06:27 +00002569 // We can't use either concat vectors or extract subvectors so fall back to
2570 // replacing the shuffle with extract and build vector.
2571 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002572 EVT EltVT = VT.getVectorElementType();
2573 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002574 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002575 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002576 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002577 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002578 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002579 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002580 SDValue Res;
2581
Nate Begeman5a5ca152009-04-29 05:20:52 +00002582 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002583 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2584 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002585 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002586 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2587 EltVT, Src2,
2588 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2589
2590 Ops.push_back(Res);
2591
2592 if (DisableScheduling)
2593 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002594 }
2595 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002596
2597 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2598 VT, &Ops[0], Ops.size());
2599 setValue(&I, Res);
2600
2601 if (DisableScheduling)
2602 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002603}
2604
Dan Gohman2048b852009-11-23 18:04:58 +00002605void SelectionDAGBuilder::visitInsertValue(InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002606 const Value *Op0 = I.getOperand(0);
2607 const Value *Op1 = I.getOperand(1);
2608 const Type *AggTy = I.getType();
2609 const Type *ValTy = Op1->getType();
2610 bool IntoUndef = isa<UndefValue>(Op0);
2611 bool FromUndef = isa<UndefValue>(Op1);
2612
2613 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2614 I.idx_begin(), I.idx_end());
2615
Owen Andersone50ed302009-08-10 22:56:29 +00002616 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002617 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002618 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002619 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2620
2621 unsigned NumAggValues = AggValueVTs.size();
2622 unsigned NumValValues = ValValueVTs.size();
2623 SmallVector<SDValue, 4> Values(NumAggValues);
2624
2625 SDValue Agg = getValue(Op0);
2626 SDValue Val = getValue(Op1);
2627 unsigned i = 0;
2628 // Copy the beginning value(s) from the original aggregate.
2629 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002630 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002631 SDValue(Agg.getNode(), Agg.getResNo() + i);
2632 // Copy values from the inserted value(s).
2633 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002634 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002635 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2636 // Copy remaining value(s) from the original aggregate.
2637 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002638 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002639 SDValue(Agg.getNode(), Agg.getResNo() + i);
2640
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002641 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2642 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2643 &Values[0], NumAggValues);
2644 setValue(&I, Res);
2645
2646 if (DisableScheduling)
2647 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002648}
2649
Dan Gohman2048b852009-11-23 18:04:58 +00002650void SelectionDAGBuilder::visitExtractValue(ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002651 const Value *Op0 = I.getOperand(0);
2652 const Type *AggTy = Op0->getType();
2653 const Type *ValTy = I.getType();
2654 bool OutOfUndef = isa<UndefValue>(Op0);
2655
2656 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2657 I.idx_begin(), I.idx_end());
2658
Owen Andersone50ed302009-08-10 22:56:29 +00002659 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002660 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2661
2662 unsigned NumValValues = ValValueVTs.size();
2663 SmallVector<SDValue, 4> Values(NumValValues);
2664
2665 SDValue Agg = getValue(Op0);
2666 // Copy out the selected value(s).
2667 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2668 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002669 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002670 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002671 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002672
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002673 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2674 DAG.getVTList(&ValValueVTs[0], NumValValues),
2675 &Values[0], NumValValues);
2676 setValue(&I, Res);
2677
2678 if (DisableScheduling)
2679 DAG.AssignOrdering(Res.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002680}
2681
Dan Gohman2048b852009-11-23 18:04:58 +00002682void SelectionDAGBuilder::visitGetElementPtr(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002683 SDValue N = getValue(I.getOperand(0));
2684 const Type *Ty = I.getOperand(0)->getType();
2685
Bill Wendlinge1a90422009-12-21 23:10:19 +00002686 if (DisableScheduling)
2687 DAG.AssignOrdering(N.getNode(), SDNodeOrder);
2688
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002689 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
2690 OI != E; ++OI) {
2691 Value *Idx = *OI;
2692 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2693 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2694 if (Field) {
2695 // N = N + Offset
2696 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002697 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002698 DAG.getIntPtrConstant(Offset));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002699
2700 if (DisableScheduling)
2701 DAG.AssignOrdering(N.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002702 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002703
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002704 Ty = StTy->getElementType(Field);
2705 } else {
2706 Ty = cast<SequentialType>(Ty)->getElementType();
2707
2708 // If this is a constant subscript, handle it quickly.
2709 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
2710 if (CI->getZExtValue() == 0) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002711 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002712 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002713 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002714 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002715 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002716 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002717 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2718 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002719 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002720 else
Evan Chengb1032a82009-02-09 20:54:38 +00002721 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002722
Dale Johannesen66978ee2009-01-31 02:22:37 +00002723 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002724 OffsVal);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002725
2726 if (DisableScheduling) {
2727 DAG.AssignOrdering(OffsVal.getNode(), SDNodeOrder);
2728 DAG.AssignOrdering(N.getNode(), SDNodeOrder);
2729 }
2730
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002731 continue;
2732 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002733
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002734 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002735 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2736 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002737 SDValue IdxN = getValue(Idx);
2738
2739 // If the index is smaller or larger than intptr_t, truncate or extend
2740 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002741 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002742
2743 // If this is a multiply by a power of two, turn it into a shl
2744 // immediately. This is a very common case.
2745 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002746 if (ElementSize.isPowerOf2()) {
2747 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002748 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002749 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002750 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002751 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002752 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002753 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002754 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002755 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002756
2757 if (DisableScheduling)
2758 DAG.AssignOrdering(IdxN.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002759 }
2760
Scott Michelfdc40a02009-02-17 22:15:04 +00002761 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002762 N.getValueType(), N, IdxN);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002763
2764 if (DisableScheduling)
2765 DAG.AssignOrdering(N.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002766 }
2767 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002768
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002769 setValue(&I, N);
2770}
2771
Dan Gohman2048b852009-11-23 18:04:58 +00002772void SelectionDAGBuilder::visitAlloca(AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002773 // If this is a fixed sized alloca in the entry block of the function,
2774 // allocate it statically on the stack.
2775 if (FuncInfo.StaticAllocaMap.count(&I))
2776 return; // getValue will auto-populate this.
2777
2778 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002779 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002780 unsigned Align =
2781 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2782 I.getAlignment());
2783
2784 SDValue AllocSize = getValue(I.getArraySize());
Chris Lattner0b18e592009-03-17 19:36:00 +00002785
2786 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), AllocSize.getValueType(),
2787 AllocSize,
2788 DAG.getConstant(TySize, AllocSize.getValueType()));
2789
2790
2791
Owen Andersone50ed302009-08-10 22:56:29 +00002792 EVT IntPtr = TLI.getPointerTy();
Duncan Sands3a66a682009-10-13 21:04:12 +00002793 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002794
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002795 // Handle alignment. If the requested alignment is less than or equal to
2796 // the stack alignment, ignore it. If the size is greater than or equal to
2797 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
2798 unsigned StackAlign =
2799 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
2800 if (Align <= StackAlign)
2801 Align = 0;
2802
2803 // Round the size of the allocation up to the stack alignment size
2804 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002805 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002806 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002807 DAG.getIntPtrConstant(StackAlign-1));
2808 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002809 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002810 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002811 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2812
2813 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002814 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002815 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002816 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002817 setValue(&I, DSA);
2818 DAG.setRoot(DSA.getValue(1));
2819
2820 // Inform the Frame Information that we have just allocated a variable-sized
2821 // object.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002822 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002823}
2824
Dan Gohman2048b852009-11-23 18:04:58 +00002825void SelectionDAGBuilder::visitLoad(LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002826 const Value *SV = I.getOperand(0);
2827 SDValue Ptr = getValue(SV);
2828
2829 const Type *Ty = I.getType();
2830 bool isVolatile = I.isVolatile();
2831 unsigned Alignment = I.getAlignment();
2832
Owen Andersone50ed302009-08-10 22:56:29 +00002833 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002834 SmallVector<uint64_t, 4> Offsets;
2835 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2836 unsigned NumValues = ValueVTs.size();
2837 if (NumValues == 0)
2838 return;
2839
2840 SDValue Root;
2841 bool ConstantMemory = false;
2842 if (I.isVolatile())
2843 // Serialize volatile loads with other side effects.
2844 Root = getRoot();
2845 else if (AA->pointsToConstantMemory(SV)) {
2846 // Do not serialize (non-volatile) loads of constant memory with anything.
2847 Root = DAG.getEntryNode();
2848 ConstantMemory = true;
2849 } else {
2850 // Do not serialize non-volatile loads against each other.
2851 Root = DAG.getRoot();
2852 }
2853
2854 SmallVector<SDValue, 4> Values(NumValues);
2855 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002856 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002857 for (unsigned i = 0; i != NumValues; ++i) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00002858 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Nate Begemane6798372009-09-15 00:13:12 +00002859 DAG.getNode(ISD::ADD, getCurDebugLoc(),
2860 PtrVT, Ptr,
2861 DAG.getConstant(Offsets[i], PtrVT)),
Nate Begeman101b25c2009-09-15 19:05:41 +00002862 SV, Offsets[i], isVolatile, Alignment);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002863 Values[i] = L;
2864 Chains[i] = L.getValue(1);
2865 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002866
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002867 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002868 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002869 MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002870 &Chains[0], NumValues);
2871 if (isVolatile)
2872 DAG.setRoot(Chain);
2873 else
2874 PendingLoads.push_back(Chain);
2875 }
2876
Scott Michelfdc40a02009-02-17 22:15:04 +00002877 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002878 DAG.getVTList(&ValueVTs[0], NumValues),
2879 &Values[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002880}
2881
2882
Dan Gohman2048b852009-11-23 18:04:58 +00002883void SelectionDAGBuilder::visitStore(StoreInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002884 Value *SrcV = I.getOperand(0);
2885 Value *PtrV = I.getOperand(1);
2886
Owen Andersone50ed302009-08-10 22:56:29 +00002887 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002888 SmallVector<uint64_t, 4> Offsets;
2889 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2890 unsigned NumValues = ValueVTs.size();
2891 if (NumValues == 0)
2892 return;
2893
2894 // Get the lowered operands. Note that we do this after
2895 // checking if NumResults is zero, because with zero results
2896 // the operands won't have values in the map.
2897 SDValue Src = getValue(SrcV);
2898 SDValue Ptr = getValue(PtrV);
2899
2900 SDValue Root = getRoot();
2901 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002902 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002903 bool isVolatile = I.isVolatile();
2904 unsigned Alignment = I.getAlignment();
2905 for (unsigned i = 0; i != NumValues; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +00002906 Chains[i] = DAG.getStore(Root, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002907 SDValue(Src.getNode(), Src.getResNo() + i),
Scott Michelfdc40a02009-02-17 22:15:04 +00002908 DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002909 PtrVT, Ptr,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002910 DAG.getConstant(Offsets[i], PtrVT)),
Nate Begeman101b25c2009-09-15 19:05:41 +00002911 PtrV, Offsets[i], isVolatile, Alignment);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002912
Scott Michelfdc40a02009-02-17 22:15:04 +00002913 DAG.setRoot(DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002914 MVT::Other, &Chains[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002915}
2916
2917/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2918/// node.
Dan Gohman2048b852009-11-23 18:04:58 +00002919void SelectionDAGBuilder::visitTargetIntrinsic(CallInst &I,
2920 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002921 bool HasChain = !I.doesNotAccessMemory();
2922 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2923
2924 // Build the operand list.
2925 SmallVector<SDValue, 8> Ops;
2926 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2927 if (OnlyLoad) {
2928 // We don't need to serialize loads against other loads.
2929 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002930 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002931 Ops.push_back(getRoot());
2932 }
2933 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002934
2935 // Info is set by getTgtMemInstrinsic
2936 TargetLowering::IntrinsicInfo Info;
2937 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
2938
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002939 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002940 if (!IsTgtIntrinsic)
2941 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002942
2943 // Add all operands of the call to the operand list.
2944 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
2945 SDValue Op = getValue(I.getOperand(i));
2946 assert(TLI.isTypeLegal(Op.getValueType()) &&
2947 "Intrinsic uses a non-legal type?");
2948 Ops.push_back(Op);
2949 }
2950
Owen Andersone50ed302009-08-10 22:56:29 +00002951 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00002952 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2953#ifndef NDEBUG
2954 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
2955 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
2956 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002957 }
Bob Wilson8d919552009-07-31 22:41:21 +00002958#endif // NDEBUG
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002959 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00002960 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002961
Bob Wilson8d919552009-07-31 22:41:21 +00002962 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002963
2964 // Create the node.
2965 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002966 if (IsTgtIntrinsic) {
2967 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00002968 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002969 VTs, &Ops[0], Ops.size(),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002970 Info.memVT, Info.ptrVal, Info.offset,
2971 Info.align, Info.vol,
2972 Info.readMem, Info.writeMem);
2973 }
2974 else if (!HasChain)
Scott Michelfdc40a02009-02-17 22:15:04 +00002975 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002976 VTs, &Ops[0], Ops.size());
Owen Anderson1d0be152009-08-13 21:58:54 +00002977 else if (I.getType() != Type::getVoidTy(*DAG.getContext()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002978 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002979 VTs, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002980 else
Scott Michelfdc40a02009-02-17 22:15:04 +00002981 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002982 VTs, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002983
2984 if (HasChain) {
2985 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
2986 if (OnlyLoad)
2987 PendingLoads.push_back(Chain);
2988 else
2989 DAG.setRoot(Chain);
2990 }
Owen Anderson1d0be152009-08-13 21:58:54 +00002991 if (I.getType() != Type::getVoidTy(*DAG.getContext())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002992 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00002993 EVT VT = TLI.getValueType(PTy);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002994 Result = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002995 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002996 setValue(&I, Result);
2997 }
2998}
2999
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003000/// GetSignificand - Get the significand and build it into a floating-point
3001/// number with exponent of 1:
3002///
3003/// Op = (Op & 0x007fffff) | 0x3f800000;
3004///
3005/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003006static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003007GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003008 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3009 DAG.getConstant(0x007fffff, MVT::i32));
3010 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3011 DAG.getConstant(0x3f800000, MVT::i32));
3012 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003013}
3014
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003015/// GetExponent - Get the exponent:
3016///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003017/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003018///
3019/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003020static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003021GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
3022 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003023 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3024 DAG.getConstant(0x7f800000, MVT::i32));
3025 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003026 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003027 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3028 DAG.getConstant(127, MVT::i32));
3029 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003030}
3031
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003032/// getF32Constant - Get 32-bit floating point constant.
3033static SDValue
3034getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003035 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003036}
3037
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003038/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003039/// visitIntrinsicCall: I is a call instruction
3040/// Op is the associated NodeType for I
3041const char *
Dan Gohman2048b852009-11-23 18:04:58 +00003042SelectionDAGBuilder::implVisitBinaryAtomic(CallInst& I, ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003043 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003044 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003045 DAG.getAtomic(Op, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003046 getValue(I.getOperand(2)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003047 Root,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003048 getValue(I.getOperand(1)),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003049 getValue(I.getOperand(2)),
3050 I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003051 setValue(&I, L);
3052 DAG.setRoot(L.getValue(1));
3053 return 0;
3054}
3055
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003056// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003057const char *
Dan Gohman2048b852009-11-23 18:04:58 +00003058SelectionDAGBuilder::implVisitAluOverflow(CallInst &I, ISD::NodeType Op) {
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003059 SDValue Op1 = getValue(I.getOperand(1));
3060 SDValue Op2 = getValue(I.getOperand(2));
Bill Wendling74c37652008-12-09 22:08:41 +00003061
Owen Anderson825b72b2009-08-11 20:47:22 +00003062 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Dan Gohmanfc166572009-04-09 23:54:40 +00003063 SDValue Result = DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2);
Bill Wendling74c37652008-12-09 22:08:41 +00003064
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003065 setValue(&I, Result);
3066 return 0;
3067}
Bill Wendling74c37652008-12-09 22:08:41 +00003068
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003069/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3070/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003071void
Dan Gohman2048b852009-11-23 18:04:58 +00003072SelectionDAGBuilder::visitExp(CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003073 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003074 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003075
Owen Anderson825b72b2009-08-11 20:47:22 +00003076 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003077 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3078 SDValue Op = getValue(I.getOperand(1));
3079
3080 // Put the exponent in the right bit position for later addition to the
3081 // final result:
3082 //
3083 // #define LOG2OFe 1.4426950f
3084 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003085 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003086 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003087 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003088
3089 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003090 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3091 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003092
3093 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003094 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003095 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003096
3097 if (LimitFloatPrecision <= 6) {
3098 // For floating-point precision of 6:
3099 //
3100 // TwoToFractionalPartOfX =
3101 // 0.997535578f +
3102 // (0.735607626f + 0.252464424f * x) * x;
3103 //
3104 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003105 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003106 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003107 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003108 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003109 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3110 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003111 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003112 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003113
3114 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003115 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003116 TwoToFracPartOfX, IntegerPartOfX);
3117
Owen Anderson825b72b2009-08-11 20:47:22 +00003118 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003119 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3120 // For floating-point precision of 12:
3121 //
3122 // TwoToFractionalPartOfX =
3123 // 0.999892986f +
3124 // (0.696457318f +
3125 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3126 //
3127 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003128 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003129 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003130 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003131 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003132 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3133 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003134 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003135 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3136 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003137 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003138 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003139
3140 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003141 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003142 TwoToFracPartOfX, IntegerPartOfX);
3143
Owen Anderson825b72b2009-08-11 20:47:22 +00003144 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003145 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3146 // For floating-point precision of 18:
3147 //
3148 // TwoToFractionalPartOfX =
3149 // 0.999999982f +
3150 // (0.693148872f +
3151 // (0.240227044f +
3152 // (0.554906021e-1f +
3153 // (0.961591928e-2f +
3154 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3155 //
3156 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003157 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003158 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003159 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003160 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003161 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3162 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003163 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003164 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3165 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003166 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003167 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3168 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003169 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003170 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3171 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003172 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003173 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3174 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003175 getF32Constant(DAG, 0x3f800000));
Scott Michelfdc40a02009-02-17 22:15:04 +00003176 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003177 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003178
3179 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003180 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003181 TwoToFracPartOfX, IntegerPartOfX);
3182
Owen Anderson825b72b2009-08-11 20:47:22 +00003183 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003184 }
3185 } else {
3186 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003187 result = DAG.getNode(ISD::FEXP, dl,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003188 getValue(I.getOperand(1)).getValueType(),
3189 getValue(I.getOperand(1)));
3190 }
3191
Dale Johannesen59e577f2008-09-05 18:38:42 +00003192 setValue(&I, result);
3193}
3194
Bill Wendling39150252008-09-09 20:39:27 +00003195/// visitLog - Lower a log intrinsic. Handles the special sequences for
3196/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003197void
Dan Gohman2048b852009-11-23 18:04:58 +00003198SelectionDAGBuilder::visitLog(CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003199 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003200 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003201
Owen Anderson825b72b2009-08-11 20:47:22 +00003202 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003203 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3204 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003205 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003206
3207 // Scale the exponent by log(2) [0.69314718f].
Dale Johannesen66978ee2009-01-31 02:22:37 +00003208 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003209 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003210 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003211
3212 // Get the significand and build it into a floating-point number with
3213 // exponent of 1.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003214 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003215
3216 if (LimitFloatPrecision <= 6) {
3217 // For floating-point precision of 6:
3218 //
3219 // LogofMantissa =
3220 // -1.1609546f +
3221 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003222 //
Bill Wendling39150252008-09-09 20:39:27 +00003223 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003224 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003225 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003226 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003227 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003228 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3229 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003230 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003231
Scott Michelfdc40a02009-02-17 22:15:04 +00003232 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003233 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003234 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3235 // For floating-point precision of 12:
3236 //
3237 // LogOfMantissa =
3238 // -1.7417939f +
3239 // (2.8212026f +
3240 // (-1.4699568f +
3241 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3242 //
3243 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003244 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003245 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003246 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003247 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003248 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3249 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003250 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003251 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3252 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003253 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003254 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3255 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003256 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003257
Scott Michelfdc40a02009-02-17 22:15:04 +00003258 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003259 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003260 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3261 // For floating-point precision of 18:
3262 //
3263 // LogOfMantissa =
3264 // -2.1072184f +
3265 // (4.2372794f +
3266 // (-3.7029485f +
3267 // (2.2781945f +
3268 // (-0.87823314f +
3269 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3270 //
3271 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003272 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003273 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003274 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003275 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003276 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3277 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003278 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003279 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3280 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003281 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003282 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3283 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003284 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003285 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3286 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003287 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003288 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3289 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003290 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003291
Scott Michelfdc40a02009-02-17 22:15:04 +00003292 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003293 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003294 }
3295 } else {
3296 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003297 result = DAG.getNode(ISD::FLOG, dl,
Bill Wendling39150252008-09-09 20:39:27 +00003298 getValue(I.getOperand(1)).getValueType(),
3299 getValue(I.getOperand(1)));
3300 }
3301
Dale Johannesen59e577f2008-09-05 18:38:42 +00003302 setValue(&I, result);
3303}
3304
Bill Wendling3eb59402008-09-09 00:28:24 +00003305/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3306/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003307void
Dan Gohman2048b852009-11-23 18:04:58 +00003308SelectionDAGBuilder::visitLog2(CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003309 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003310 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003311
Owen Anderson825b72b2009-08-11 20:47:22 +00003312 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003313 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3314 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003315 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003316
Bill Wendling39150252008-09-09 20:39:27 +00003317 // Get the exponent.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003318 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003319
3320 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003321 // exponent of 1.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003322 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003323
Bill Wendling3eb59402008-09-09 00:28:24 +00003324 // Different possible minimax approximations of significand in
3325 // floating-point for various degrees of accuracy over [1,2].
3326 if (LimitFloatPrecision <= 6) {
3327 // For floating-point precision of 6:
3328 //
3329 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3330 //
3331 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003332 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003333 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003334 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003335 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003336 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3337 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003338 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003339
Scott Michelfdc40a02009-02-17 22:15:04 +00003340 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003341 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003342 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3343 // For floating-point precision of 12:
3344 //
3345 // Log2ofMantissa =
3346 // -2.51285454f +
3347 // (4.07009056f +
3348 // (-2.12067489f +
3349 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003350 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003351 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003352 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003353 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003354 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003355 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003356 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3357 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003358 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003359 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3360 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003361 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003362 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3363 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003364 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003365
Scott Michelfdc40a02009-02-17 22:15:04 +00003366 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003367 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003368 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3369 // For floating-point precision of 18:
3370 //
3371 // Log2ofMantissa =
3372 // -3.0400495f +
3373 // (6.1129976f +
3374 // (-5.3420409f +
3375 // (3.2865683f +
3376 // (-1.2669343f +
3377 // (0.27515199f -
3378 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3379 //
3380 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003381 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003382 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003383 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003384 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003385 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3386 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003387 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003388 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3389 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003390 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003391 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3392 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003393 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003394 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3395 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003396 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003397 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3398 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003399 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003400
Scott Michelfdc40a02009-02-17 22:15:04 +00003401 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003402 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003403 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003404 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003405 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003406 result = DAG.getNode(ISD::FLOG2, dl,
Dale Johannesen853244f2008-09-05 23:49:37 +00003407 getValue(I.getOperand(1)).getValueType(),
3408 getValue(I.getOperand(1)));
3409 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003410
Dale Johannesen59e577f2008-09-05 18:38:42 +00003411 setValue(&I, result);
3412}
3413
Bill Wendling3eb59402008-09-09 00:28:24 +00003414/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3415/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003416void
Dan Gohman2048b852009-11-23 18:04:58 +00003417SelectionDAGBuilder::visitLog10(CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003418 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003419 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003420
Owen Anderson825b72b2009-08-11 20:47:22 +00003421 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003422 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3423 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003424 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003425
Bill Wendling39150252008-09-09 20:39:27 +00003426 // Scale the exponent by log10(2) [0.30102999f].
Dale Johannesen66978ee2009-01-31 02:22:37 +00003427 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003428 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003429 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003430
3431 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003432 // exponent of 1.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003433 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003434
3435 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003436 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003437 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003438 // Log10ofMantissa =
3439 // -0.50419619f +
3440 // (0.60948995f - 0.10380950f * x) * x;
3441 //
3442 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003443 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003444 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003445 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003446 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003447 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3448 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003449 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003450
Scott Michelfdc40a02009-02-17 22:15:04 +00003451 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003452 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003453 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3454 // For floating-point precision of 12:
3455 //
3456 // Log10ofMantissa =
3457 // -0.64831180f +
3458 // (0.91751397f +
3459 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3460 //
3461 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003462 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003463 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003464 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003465 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003466 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3467 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003468 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003469 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3470 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003471 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003472
Scott Michelfdc40a02009-02-17 22:15:04 +00003473 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003474 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003475 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003476 // For floating-point precision of 18:
3477 //
3478 // Log10ofMantissa =
3479 // -0.84299375f +
3480 // (1.5327582f +
3481 // (-1.0688956f +
3482 // (0.49102474f +
3483 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3484 //
3485 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003486 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003487 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003488 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003489 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003490 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3491 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003492 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003493 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3494 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003495 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003496 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3497 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003498 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003499 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3500 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003501 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003502
Scott Michelfdc40a02009-02-17 22:15:04 +00003503 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003504 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003505 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003506 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003507 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003508 result = DAG.getNode(ISD::FLOG10, dl,
Dale Johannesen852680a2008-09-05 21:27:19 +00003509 getValue(I.getOperand(1)).getValueType(),
3510 getValue(I.getOperand(1)));
3511 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003512
Dale Johannesen59e577f2008-09-05 18:38:42 +00003513 setValue(&I, result);
3514}
3515
Bill Wendlinge10c8142008-09-09 22:39:21 +00003516/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3517/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003518void
Dan Gohman2048b852009-11-23 18:04:58 +00003519SelectionDAGBuilder::visitExp2(CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003520 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003521 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003522
Owen Anderson825b72b2009-08-11 20:47:22 +00003523 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003524 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3525 SDValue Op = getValue(I.getOperand(1));
3526
Owen Anderson825b72b2009-08-11 20:47:22 +00003527 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003528
3529 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003530 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3531 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003532
3533 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003534 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003535 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003536
3537 if (LimitFloatPrecision <= 6) {
3538 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003539 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003540 // TwoToFractionalPartOfX =
3541 // 0.997535578f +
3542 // (0.735607626f + 0.252464424f * x) * x;
3543 //
3544 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003545 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003546 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003547 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003548 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003549 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3550 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003551 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003552 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003553 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003554 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003555
Scott Michelfdc40a02009-02-17 22:15:04 +00003556 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003557 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003558 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3559 // For floating-point precision of 12:
3560 //
3561 // TwoToFractionalPartOfX =
3562 // 0.999892986f +
3563 // (0.696457318f +
3564 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3565 //
3566 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003567 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003568 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003569 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003570 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003571 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3572 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003573 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003574 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3575 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003576 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003577 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003578 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003579 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003580
Scott Michelfdc40a02009-02-17 22:15:04 +00003581 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003582 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003583 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3584 // For floating-point precision of 18:
3585 //
3586 // TwoToFractionalPartOfX =
3587 // 0.999999982f +
3588 // (0.693148872f +
3589 // (0.240227044f +
3590 // (0.554906021e-1f +
3591 // (0.961591928e-2f +
3592 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3593 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003594 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003595 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003596 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003597 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003598 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3599 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003600 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003601 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3602 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003603 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003604 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3605 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003606 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003607 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3608 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003609 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003610 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3611 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003612 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003613 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003614 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003615 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003616
Scott Michelfdc40a02009-02-17 22:15:04 +00003617 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003618 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003619 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003620 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003621 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003622 result = DAG.getNode(ISD::FEXP2, dl,
Dale Johannesen601d3c02008-09-05 01:48:15 +00003623 getValue(I.getOperand(1)).getValueType(),
3624 getValue(I.getOperand(1)));
3625 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003626
Dale Johannesen601d3c02008-09-05 01:48:15 +00003627 setValue(&I, result);
3628}
3629
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003630/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3631/// limited-precision mode with x == 10.0f.
3632void
Dan Gohman2048b852009-11-23 18:04:58 +00003633SelectionDAGBuilder::visitPow(CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003634 SDValue result;
3635 Value *Val = I.getOperand(1);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003636 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003637 bool IsExp10 = false;
3638
Owen Anderson825b72b2009-08-11 20:47:22 +00003639 if (getValue(Val).getValueType() == MVT::f32 &&
3640 getValue(I.getOperand(2)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003641 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3642 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3643 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3644 APFloat Ten(10.0f);
3645 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3646 }
3647 }
3648 }
3649
3650 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3651 SDValue Op = getValue(I.getOperand(2));
3652
3653 // Put the exponent in the right bit position for later addition to the
3654 // final result:
3655 //
3656 // #define LOG2OF10 3.3219281f
3657 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003658 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003659 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003660 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003661
3662 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003663 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3664 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003665
3666 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003667 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003668 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003669
3670 if (LimitFloatPrecision <= 6) {
3671 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003672 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003673 // twoToFractionalPartOfX =
3674 // 0.997535578f +
3675 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003676 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003677 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003678 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003679 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003680 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003681 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003682 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3683 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003684 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003685 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003686 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003687 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003688
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003689 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003690 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003691 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3692 // For floating-point precision of 12:
3693 //
3694 // TwoToFractionalPartOfX =
3695 // 0.999892986f +
3696 // (0.696457318f +
3697 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3698 //
3699 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003700 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003701 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003702 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003703 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003704 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3705 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003706 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003707 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3708 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003709 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003710 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003711 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003712 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003713
Scott Michelfdc40a02009-02-17 22:15:04 +00003714 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003715 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003716 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3717 // For floating-point precision of 18:
3718 //
3719 // TwoToFractionalPartOfX =
3720 // 0.999999982f +
3721 // (0.693148872f +
3722 // (0.240227044f +
3723 // (0.554906021e-1f +
3724 // (0.961591928e-2f +
3725 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3726 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003727 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003728 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003729 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003730 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003731 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3732 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003733 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003734 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3735 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003736 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003737 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3738 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003739 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003740 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3741 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003742 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003743 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3744 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003745 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003746 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003747 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003748 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003749
Scott Michelfdc40a02009-02-17 22:15:04 +00003750 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003751 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003752 }
3753 } else {
3754 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003755 result = DAG.getNode(ISD::FPOW, dl,
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003756 getValue(I.getOperand(1)).getValueType(),
3757 getValue(I.getOperand(1)),
3758 getValue(I.getOperand(2)));
3759 }
3760
3761 setValue(&I, result);
3762}
3763
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003764/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3765/// we want to emit this as a call to a named external function, return the name
3766/// otherwise lower it and return null.
3767const char *
Dan Gohman2048b852009-11-23 18:04:58 +00003768SelectionDAGBuilder::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00003769 DebugLoc dl = getCurDebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003770 switch (Intrinsic) {
3771 default:
3772 // By default, turn this into a target intrinsic node.
3773 visitTargetIntrinsic(I, Intrinsic);
3774 return 0;
3775 case Intrinsic::vastart: visitVAStart(I); return 0;
3776 case Intrinsic::vaend: visitVAEnd(I); return 0;
3777 case Intrinsic::vacopy: visitVACopy(I); return 0;
3778 case Intrinsic::returnaddress:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003779 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003780 getValue(I.getOperand(1))));
3781 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00003782 case Intrinsic::frameaddress:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003783 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003784 getValue(I.getOperand(1))));
3785 return 0;
3786 case Intrinsic::setjmp:
3787 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
3788 break;
3789 case Intrinsic::longjmp:
3790 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
3791 break;
Chris Lattner824b9582008-11-21 16:42:48 +00003792 case Intrinsic::memcpy: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003793 SDValue Op1 = getValue(I.getOperand(1));
3794 SDValue Op2 = getValue(I.getOperand(2));
3795 SDValue Op3 = getValue(I.getOperand(3));
3796 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
Dale Johannesena04b7572009-02-03 23:04:43 +00003797 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, false,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003798 I.getOperand(1), 0, I.getOperand(2), 0));
3799 return 0;
3800 }
Chris Lattner824b9582008-11-21 16:42:48 +00003801 case Intrinsic::memset: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003802 SDValue Op1 = getValue(I.getOperand(1));
3803 SDValue Op2 = getValue(I.getOperand(2));
3804 SDValue Op3 = getValue(I.getOperand(3));
3805 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
Dale Johannesena04b7572009-02-03 23:04:43 +00003806 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003807 I.getOperand(1), 0));
3808 return 0;
3809 }
Chris Lattner824b9582008-11-21 16:42:48 +00003810 case Intrinsic::memmove: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003811 SDValue Op1 = getValue(I.getOperand(1));
3812 SDValue Op2 = getValue(I.getOperand(2));
3813 SDValue Op3 = getValue(I.getOperand(3));
3814 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3815
3816 // If the source and destination are known to not be aliases, we can
3817 // lower memmove as memcpy.
3818 uint64_t Size = -1ULL;
3819 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003820 Size = C->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003821 if (AA->alias(I.getOperand(1), Size, I.getOperand(2), Size) ==
3822 AliasAnalysis::NoAlias) {
Dale Johannesena04b7572009-02-03 23:04:43 +00003823 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, false,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003824 I.getOperand(1), 0, I.getOperand(2), 0));
3825 return 0;
3826 }
3827
Dale Johannesena04b7572009-02-03 23:04:43 +00003828 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003829 I.getOperand(1), 0, I.getOperand(2), 0));
3830 return 0;
3831 }
Devang Patel70d75ca2009-11-12 19:02:56 +00003832 case Intrinsic::dbg_stoppoint:
3833 case Intrinsic::dbg_region_start:
3834 case Intrinsic::dbg_region_end:
3835 case Intrinsic::dbg_func_start:
3836 // FIXME - Remove this instructions once the dust settles.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003837 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00003838 case Intrinsic::dbg_declare: {
Devang Patel7e1e31f2009-07-02 22:43:26 +00003839 if (OptLevel != CodeGenOpt::None)
3840 // FIXME: Variable debug info is not supported here.
3841 return 0;
Devang Patel24f20e02009-08-22 17:12:53 +00003842 DwarfWriter *DW = DAG.getDwarfWriter();
3843 if (!DW)
3844 return 0;
Devang Patel7e1e31f2009-07-02 22:43:26 +00003845 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
3846 if (!isValidDebugInfoIntrinsic(DI, CodeGenOpt::None))
3847 return 0;
3848
Devang Patelac1ceb32009-10-09 22:42:28 +00003849 MDNode *Variable = DI.getVariable();
Devang Patel24f20e02009-08-22 17:12:53 +00003850 Value *Address = DI.getAddress();
3851 if (BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
3852 Address = BCI->getOperand(0);
3853 AllocaInst *AI = dyn_cast<AllocaInst>(Address);
3854 // Don't handle byval struct arguments or VLAs, for example.
3855 if (!AI)
3856 return 0;
Devang Patelbd1d6a82009-09-05 00:34:14 +00003857 DenseMap<const AllocaInst*, int>::iterator SI =
3858 FuncInfo.StaticAllocaMap.find(AI);
3859 if (SI == FuncInfo.StaticAllocaMap.end())
3860 return 0; // VLAs.
3861 int FI = SI->second;
Devang Patel70d75ca2009-11-12 19:02:56 +00003862
Devang Patelac1ceb32009-10-09 22:42:28 +00003863 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Devang Patel53bb5c92009-11-10 23:06:00 +00003864 if (MMI) {
3865 MetadataContext &TheMetadata =
3866 DI.getParent()->getContext().getMetadata();
3867 unsigned MDDbgKind = TheMetadata.getMDKind("dbg");
3868 MDNode *Dbg = TheMetadata.getMD(MDDbgKind, &DI);
3869 MMI->setVariableDbgInfo(Variable, FI, Dbg);
3870 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003871 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00003872 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003873 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003874 // Insert the EXCEPTIONADDR instruction.
Duncan Sandsb0f1e172009-05-22 20:36:31 +00003875 assert(CurMBB->isLandingPad() &&"Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003876 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003877 SDValue Ops[1];
3878 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003879 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003880 setValue(&I, Op);
3881 DAG.setRoot(Op.getValue(1));
3882 return 0;
3883 }
3884
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00003885 case Intrinsic::eh_selector: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003886 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003887
Chris Lattner3a5815f2009-09-17 23:54:54 +00003888 if (CurMBB->isLandingPad())
3889 AddCatchInfo(I, MMI, CurMBB);
3890 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003891#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00003892 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003893#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00003894 // FIXME: Mark exception selector register as live in. Hack for PR1508.
3895 unsigned Reg = TLI.getExceptionSelectorRegister();
3896 if (Reg) CurMBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003897 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003898
Chris Lattner3a5815f2009-09-17 23:54:54 +00003899 // Insert the EHSELECTION instruction.
3900 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
3901 SDValue Ops[2];
3902 Ops[0] = getValue(I.getOperand(1));
3903 Ops[1] = getRoot();
3904 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
3905
3906 DAG.setRoot(Op.getValue(1));
3907
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00003908 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003909 return 0;
3910 }
3911
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00003912 case Intrinsic::eh_typeid_for: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003913 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003914
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003915 if (MMI) {
3916 // Find the type id for the given typeinfo.
3917 GlobalVariable *GV = ExtractTypeInfo(I.getOperand(1));
3918
3919 unsigned TypeID = MMI->getTypeIDFor(GV);
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00003920 setValue(&I, DAG.getConstant(TypeID, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003921 } else {
3922 // Return something different to eh_selector.
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00003923 setValue(&I, DAG.getConstant(1, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003924 }
3925
3926 return 0;
3927 }
3928
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003929 case Intrinsic::eh_return_i32:
3930 case Intrinsic::eh_return_i64:
3931 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003932 MMI->setCallsEHReturn(true);
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003933 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003934 MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003935 getControlRoot(),
3936 getValue(I.getOperand(1)),
3937 getValue(I.getOperand(2))));
3938 } else {
3939 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
3940 }
3941
3942 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003943 case Intrinsic::eh_unwind_init:
3944 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
3945 MMI->setCallsUnwindInit(true);
3946 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003947
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003948 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003949
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003950 case Intrinsic::eh_dwarf_cfa: {
Owen Andersone50ed302009-08-10 22:56:29 +00003951 EVT VT = getValue(I.getOperand(1)).getValueType();
Duncan Sands3a66a682009-10-13 21:04:12 +00003952 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), dl,
3953 TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003954
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003955 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003956 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003957 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003958 TLI.getPointerTy()),
3959 CfaArg);
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003960 setValue(&I, DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003961 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003962 DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003963 TLI.getPointerTy(),
3964 DAG.getConstant(0,
3965 TLI.getPointerTy())),
3966 Offset));
3967 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003968 }
Mon P Wang77cdf302008-11-10 20:54:11 +00003969 case Intrinsic::convertff:
3970 case Intrinsic::convertfsi:
3971 case Intrinsic::convertfui:
3972 case Intrinsic::convertsif:
3973 case Intrinsic::convertuif:
3974 case Intrinsic::convertss:
3975 case Intrinsic::convertsu:
3976 case Intrinsic::convertus:
3977 case Intrinsic::convertuu: {
3978 ISD::CvtCode Code = ISD::CVT_INVALID;
3979 switch (Intrinsic) {
3980 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
3981 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
3982 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
3983 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
3984 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
3985 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
3986 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
3987 case Intrinsic::convertus: Code = ISD::CVT_US; break;
3988 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
3989 }
Owen Andersone50ed302009-08-10 22:56:29 +00003990 EVT DestVT = TLI.getValueType(I.getType());
Mon P Wang77cdf302008-11-10 20:54:11 +00003991 Value* Op1 = I.getOperand(1);
Dale Johannesena04b7572009-02-03 23:04:43 +00003992 setValue(&I, DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
Mon P Wang77cdf302008-11-10 20:54:11 +00003993 DAG.getValueType(DestVT),
3994 DAG.getValueType(getValue(Op1).getValueType()),
3995 getValue(I.getOperand(2)),
3996 getValue(I.getOperand(3)),
3997 Code));
3998 return 0;
3999 }
4000
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004001 case Intrinsic::sqrt:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004002 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004003 getValue(I.getOperand(1)).getValueType(),
4004 getValue(I.getOperand(1))));
4005 return 0;
4006 case Intrinsic::powi:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004007 setValue(&I, DAG.getNode(ISD::FPOWI, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004008 getValue(I.getOperand(1)).getValueType(),
4009 getValue(I.getOperand(1)),
4010 getValue(I.getOperand(2))));
4011 return 0;
4012 case Intrinsic::sin:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004013 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004014 getValue(I.getOperand(1)).getValueType(),
4015 getValue(I.getOperand(1))));
4016 return 0;
4017 case Intrinsic::cos:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004018 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004019 getValue(I.getOperand(1)).getValueType(),
4020 getValue(I.getOperand(1))));
4021 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004022 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004023 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004024 return 0;
4025 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004026 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004027 return 0;
4028 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004029 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004030 return 0;
4031 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004032 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004033 return 0;
4034 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004035 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004036 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004037 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004038 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004039 return 0;
4040 case Intrinsic::pcmarker: {
4041 SDValue Tmp = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004042 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004043 return 0;
4044 }
4045 case Intrinsic::readcyclecounter: {
4046 SDValue Op = getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004047 SDValue Tmp = DAG.getNode(ISD::READCYCLECOUNTER, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004048 DAG.getVTList(MVT::i64, MVT::Other),
Dan Gohmanfc166572009-04-09 23:54:40 +00004049 &Op, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004050 setValue(&I, Tmp);
4051 DAG.setRoot(Tmp.getValue(1));
4052 return 0;
4053 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004054 case Intrinsic::bswap:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004055 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004056 getValue(I.getOperand(1)).getValueType(),
4057 getValue(I.getOperand(1))));
4058 return 0;
4059 case Intrinsic::cttz: {
4060 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004061 EVT Ty = Arg.getValueType();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004062 SDValue result = DAG.getNode(ISD::CTTZ, dl, Ty, Arg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004063 setValue(&I, result);
4064 return 0;
4065 }
4066 case Intrinsic::ctlz: {
4067 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004068 EVT Ty = Arg.getValueType();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004069 SDValue result = DAG.getNode(ISD::CTLZ, dl, Ty, Arg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004070 setValue(&I, result);
4071 return 0;
4072 }
4073 case Intrinsic::ctpop: {
4074 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004075 EVT Ty = Arg.getValueType();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004076 SDValue result = DAG.getNode(ISD::CTPOP, dl, Ty, Arg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004077 setValue(&I, result);
4078 return 0;
4079 }
4080 case Intrinsic::stacksave: {
4081 SDValue Op = getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004082 SDValue Tmp = DAG.getNode(ISD::STACKSAVE, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004083 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004084 setValue(&I, Tmp);
4085 DAG.setRoot(Tmp.getValue(1));
4086 return 0;
4087 }
4088 case Intrinsic::stackrestore: {
4089 SDValue Tmp = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004090 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004091 return 0;
4092 }
Bill Wendling57344502008-11-18 11:01:33 +00004093 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004094 // Emit code into the DAG to store the stack guard onto the stack.
4095 MachineFunction &MF = DAG.getMachineFunction();
4096 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004097 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004098
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004099 SDValue Src = getValue(I.getOperand(1)); // The guard's value.
4100 AllocaInst *Slot = cast<AllocaInst>(I.getOperand(2));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004101
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004102 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004103 MFI->setStackProtectorIndex(FI);
4104
4105 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4106
4107 // Store the stack protector onto the stack.
Dale Johannesen66978ee2009-01-31 02:22:37 +00004108 SDValue Result = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00004109 PseudoSourceValue::getFixedStack(FI),
4110 0, true);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004111 setValue(&I, Result);
4112 DAG.setRoot(Result);
4113 return 0;
4114 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004115 case Intrinsic::objectsize: {
4116 // If we don't know by now, we're never going to know.
4117 ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(2));
4118
4119 assert(CI && "Non-constant type in __builtin_object_size?");
4120
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004121 SDValue Arg = getValue(I.getOperand(0));
4122 EVT Ty = Arg.getValueType();
4123
Eric Christopher7b5e6172009-10-27 00:52:25 +00004124 if (CI->getZExtValue() < 2)
Mike Stump70e5e682009-11-09 22:28:21 +00004125 setValue(&I, DAG.getConstant(-1ULL, Ty));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004126 else
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004127 setValue(&I, DAG.getConstant(0, Ty));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004128 return 0;
4129 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004130 case Intrinsic::var_annotation:
4131 // Discard annotate attributes
4132 return 0;
4133
4134 case Intrinsic::init_trampoline: {
4135 const Function *F = cast<Function>(I.getOperand(2)->stripPointerCasts());
4136
4137 SDValue Ops[6];
4138 Ops[0] = getRoot();
4139 Ops[1] = getValue(I.getOperand(1));
4140 Ops[2] = getValue(I.getOperand(2));
4141 Ops[3] = getValue(I.getOperand(3));
4142 Ops[4] = DAG.getSrcValue(I.getOperand(1));
4143 Ops[5] = DAG.getSrcValue(F);
4144
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004145 SDValue Tmp = DAG.getNode(ISD::TRAMPOLINE, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004146 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
Dan Gohmanfc166572009-04-09 23:54:40 +00004147 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004148
4149 setValue(&I, Tmp);
4150 DAG.setRoot(Tmp.getValue(1));
4151 return 0;
4152 }
4153
4154 case Intrinsic::gcroot:
4155 if (GFI) {
4156 Value *Alloca = I.getOperand(1);
4157 Constant *TypeMap = cast<Constant>(I.getOperand(2));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004158
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004159 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4160 GFI->addStackRoot(FI->getIndex(), TypeMap);
4161 }
4162 return 0;
4163
4164 case Intrinsic::gcread:
4165 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004166 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004167 return 0;
4168
4169 case Intrinsic::flt_rounds: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004170 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004171 return 0;
4172 }
4173
4174 case Intrinsic::trap: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004175 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004176 return 0;
4177 }
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004178
Bill Wendlingef375462008-11-21 02:38:44 +00004179 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004180 return implVisitAluOverflow(I, ISD::UADDO);
4181 case Intrinsic::sadd_with_overflow:
4182 return implVisitAluOverflow(I, ISD::SADDO);
4183 case Intrinsic::usub_with_overflow:
4184 return implVisitAluOverflow(I, ISD::USUBO);
4185 case Intrinsic::ssub_with_overflow:
4186 return implVisitAluOverflow(I, ISD::SSUBO);
4187 case Intrinsic::umul_with_overflow:
4188 return implVisitAluOverflow(I, ISD::UMULO);
4189 case Intrinsic::smul_with_overflow:
4190 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004191
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004192 case Intrinsic::prefetch: {
4193 SDValue Ops[4];
4194 Ops[0] = getRoot();
4195 Ops[1] = getValue(I.getOperand(1));
4196 Ops[2] = getValue(I.getOperand(2));
4197 Ops[3] = getValue(I.getOperand(3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004198 DAG.setRoot(DAG.getNode(ISD::PREFETCH, dl, MVT::Other, &Ops[0], 4));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004199 return 0;
4200 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004201
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004202 case Intrinsic::memory_barrier: {
4203 SDValue Ops[6];
4204 Ops[0] = getRoot();
4205 for (int x = 1; x < 6; ++x)
4206 Ops[x] = getValue(I.getOperand(x));
4207
Owen Anderson825b72b2009-08-11 20:47:22 +00004208 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004209 return 0;
4210 }
4211 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004212 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004213 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004214 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004215 getValue(I.getOperand(2)).getValueType().getSimpleVT(),
4216 Root,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004217 getValue(I.getOperand(1)),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004218 getValue(I.getOperand(2)),
4219 getValue(I.getOperand(3)),
4220 I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004221 setValue(&I, L);
4222 DAG.setRoot(L.getValue(1));
4223 return 0;
4224 }
4225 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004226 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004227 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004228 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004229 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004230 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004231 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004232 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004233 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004234 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004235 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004236 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004237 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004238 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004239 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004240 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004241 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004242 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004243 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004244 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004245 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004246 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004247
4248 case Intrinsic::invariant_start:
4249 case Intrinsic::lifetime_start:
4250 // Discard region information.
4251 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
4252 return 0;
4253 case Intrinsic::invariant_end:
4254 case Intrinsic::lifetime_end:
4255 // Discard region information.
4256 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004257 }
4258}
4259
Dan Gohman98ca4f22009-08-05 01:29:28 +00004260/// Test if the given instruction is in a position to be optimized
4261/// with a tail-call. This roughly means that it's in a block with
4262/// a return and there's nothing that needs to be scheduled
4263/// between it and the return.
4264///
4265/// This function only tests target-independent requirements.
4266/// For target-dependent requirements, a target should override
4267/// TargetLowering::IsEligibleForTailCallOptimization.
4268///
4269static bool
Dan Gohman01205a82009-11-13 18:49:38 +00004270isInTailCallPosition(const Instruction *I, Attributes CalleeRetAttr,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004271 const TargetLowering &TLI) {
4272 const BasicBlock *ExitBB = I->getParent();
4273 const TerminatorInst *Term = ExitBB->getTerminator();
4274 const ReturnInst *Ret = dyn_cast<ReturnInst>(Term);
4275 const Function *F = ExitBB->getParent();
4276
4277 // The block must end in a return statement or an unreachable.
4278 if (!Ret && !isa<UnreachableInst>(Term)) return false;
4279
4280 // If I will have a chain, make sure no other instruction that will have a
4281 // chain interposes between I and the return.
4282 if (I->mayHaveSideEffects() || I->mayReadFromMemory() ||
4283 !I->isSafeToSpeculativelyExecute())
4284 for (BasicBlock::const_iterator BBI = prior(prior(ExitBB->end())); ;
4285 --BBI) {
4286 if (&*BBI == I)
4287 break;
4288 if (BBI->mayHaveSideEffects() || BBI->mayReadFromMemory() ||
4289 !BBI->isSafeToSpeculativelyExecute())
4290 return false;
4291 }
4292
4293 // If the block ends with a void return or unreachable, it doesn't matter
4294 // what the call's return type is.
4295 if (!Ret || Ret->getNumOperands() == 0) return true;
4296
Dan Gohmaned9bab32009-11-14 02:06:30 +00004297 // If the return value is undef, it doesn't matter what the call's
4298 // return type is.
4299 if (isa<UndefValue>(Ret->getOperand(0))) return true;
4300
Dan Gohman98ca4f22009-08-05 01:29:28 +00004301 // Conservatively require the attributes of the call to match those of
Dan Gohman01205a82009-11-13 18:49:38 +00004302 // the return. Ignore noalias because it doesn't affect the call sequence.
4303 unsigned CallerRetAttr = F->getAttributes().getRetAttributes();
4304 if ((CalleeRetAttr ^ CallerRetAttr) & ~Attribute::NoAlias)
Dan Gohman98ca4f22009-08-05 01:29:28 +00004305 return false;
4306
4307 // Otherwise, make sure the unmodified return value of I is the return value.
4308 for (const Instruction *U = dyn_cast<Instruction>(Ret->getOperand(0)); ;
4309 U = dyn_cast<Instruction>(U->getOperand(0))) {
4310 if (!U)
4311 return false;
4312 if (!U->hasOneUse())
4313 return false;
4314 if (U == I)
4315 break;
4316 // Check for a truly no-op truncate.
4317 if (isa<TruncInst>(U) &&
4318 TLI.isTruncateFree(U->getOperand(0)->getType(), U->getType()))
4319 continue;
4320 // Check for a truly no-op bitcast.
4321 if (isa<BitCastInst>(U) &&
4322 (U->getOperand(0)->getType() == U->getType() ||
4323 (isa<PointerType>(U->getOperand(0)->getType()) &&
4324 isa<PointerType>(U->getType()))))
4325 continue;
4326 // Otherwise it's not a true no-op.
4327 return false;
4328 }
4329
4330 return true;
4331}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004332
Dan Gohman2048b852009-11-23 18:04:58 +00004333void SelectionDAGBuilder::LowerCallTo(CallSite CS, SDValue Callee,
4334 bool isTailCall,
4335 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004336 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4337 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004338 const Type *RetTy = FTy->getReturnType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004339 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
4340 unsigned BeginLabel = 0, EndLabel = 0;
4341
4342 TargetLowering::ArgListTy Args;
4343 TargetLowering::ArgListEntry Entry;
4344 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004345
4346 // Check whether the function can return without sret-demotion.
4347 SmallVector<EVT, 4> OutVTs;
4348 SmallVector<ISD::ArgFlagsTy, 4> OutsFlags;
4349 SmallVector<uint64_t, 4> Offsets;
4350 getReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4351 OutVTs, OutsFlags, TLI, &Offsets);
4352
4353
4354 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
4355 FTy->isVarArg(), OutVTs, OutsFlags, DAG);
4356
4357 SDValue DemoteStackSlot;
4358
4359 if (!CanLowerReturn) {
4360 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4361 FTy->getReturnType());
4362 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4363 FTy->getReturnType());
4364 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00004365 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004366 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4367
4368 DemoteStackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
4369 Entry.Node = DemoteStackSlot;
4370 Entry.Ty = StackSlotPtrType;
4371 Entry.isSExt = false;
4372 Entry.isZExt = false;
4373 Entry.isInReg = false;
4374 Entry.isSRet = true;
4375 Entry.isNest = false;
4376 Entry.isByVal = false;
4377 Entry.Alignment = Align;
4378 Args.push_back(Entry);
4379 RetTy = Type::getVoidTy(FTy->getContext());
4380 }
4381
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004382 for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004383 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004384 SDValue ArgNode = getValue(*i);
4385 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4386
4387 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004388 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4389 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4390 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4391 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4392 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4393 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004394 Entry.Alignment = CS.getParamAlignment(attrInd);
4395 Args.push_back(Entry);
4396 }
4397
4398 if (LandingPad && MMI) {
4399 // Insert a label before the invoke call to mark the try range. This can be
4400 // used to detect deletion of the invoke via the MachineModuleInfo.
4401 BeginLabel = MMI->NextLabelID();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004402
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004403 // Both PendingLoads and PendingExports must be flushed here;
4404 // this call might not return.
4405 (void)getRoot();
Dale Johannesen8ad9b432009-02-04 01:17:06 +00004406 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, getCurDebugLoc(),
4407 getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004408 }
4409
Dan Gohman98ca4f22009-08-05 01:29:28 +00004410 // Check if target-independent constraints permit a tail call here.
4411 // Target-dependent constraints are checked within TLI.LowerCallTo.
4412 if (isTailCall &&
4413 !isInTailCallPosition(CS.getInstruction(),
4414 CS.getAttributes().getRetAttributes(),
4415 TLI))
4416 isTailCall = false;
4417
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004418 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004419 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004420 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004421 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004422 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004423 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004424 isTailCall,
4425 !CS.getInstruction()->use_empty(),
Dale Johannesen66978ee2009-01-31 02:22:37 +00004426 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004427 assert((isTailCall || Result.second.getNode()) &&
4428 "Non-null chain expected with non-tail call!");
4429 assert((Result.second.getNode() || !Result.first.getNode()) &&
4430 "Null value expected with tail call!");
4431 if (Result.first.getNode())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004432 setValue(CS.getInstruction(), Result.first);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004433 else if (!CanLowerReturn && Result.second.getNode()) {
4434 // The instruction result is the result of loading from the
4435 // hidden sret parameter.
4436 SmallVector<EVT, 1> PVTs;
4437 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4438
4439 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4440 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4441 EVT PtrVT = PVTs[0];
4442 unsigned NumValues = OutVTs.size();
4443 SmallVector<SDValue, 4> Values(NumValues);
4444 SmallVector<SDValue, 4> Chains(NumValues);
4445
4446 for (unsigned i = 0; i < NumValues; ++i) {
4447 SDValue L = DAG.getLoad(OutVTs[i], getCurDebugLoc(), Result.second,
4448 DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, DemoteStackSlot,
4449 DAG.getConstant(Offsets[i], PtrVT)),
4450 NULL, Offsets[i], false, 1);
4451 Values[i] = L;
4452 Chains[i] = L.getValue(1);
4453 }
4454 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4455 MVT::Other, &Chains[0], NumValues);
4456 PendingLoads.push_back(Chain);
4457
4458 setValue(CS.getInstruction(), DAG.getNode(ISD::MERGE_VALUES,
4459 getCurDebugLoc(), DAG.getVTList(&OutVTs[0], NumValues),
4460 &Values[0], NumValues));
4461 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00004462 // As a special case, a null chain means that a tail call has
4463 // been emitted and the DAG root is already updated.
4464 if (Result.second.getNode())
4465 DAG.setRoot(Result.second);
4466 else
4467 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004468
4469 if (LandingPad && MMI) {
4470 // Insert a label at the end of the invoke call to mark the try range. This
4471 // can be used to detect deletion of the invoke via the MachineModuleInfo.
4472 EndLabel = MMI->NextLabelID();
Dale Johannesen8ad9b432009-02-04 01:17:06 +00004473 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, getCurDebugLoc(),
4474 getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004475
4476 // Inform MachineModuleInfo of range.
4477 MMI->addInvoke(LandingPad, BeginLabel, EndLabel);
4478 }
4479}
4480
4481
Dan Gohman2048b852009-11-23 18:04:58 +00004482void SelectionDAGBuilder::visitCall(CallInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004483 const char *RenameFn = 0;
4484 if (Function *F = I.getCalledFunction()) {
4485 if (F->isDeclaration()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00004486 const TargetIntrinsicInfo *II = TLI.getTargetMachine().getIntrinsicInfo();
4487 if (II) {
4488 if (unsigned IID = II->getIntrinsicID(F)) {
4489 RenameFn = visitIntrinsicCall(I, IID);
4490 if (!RenameFn)
4491 return;
4492 }
4493 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004494 if (unsigned IID = F->getIntrinsicID()) {
4495 RenameFn = visitIntrinsicCall(I, IID);
4496 if (!RenameFn)
4497 return;
4498 }
4499 }
4500
4501 // Check for well-known libc/libm calls. If the function is internal, it
4502 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004503 if (!F->hasLocalLinkage() && F->hasName()) {
4504 StringRef Name = F->getName();
4505 if (Name == "copysign" || Name == "copysignf") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004506 if (I.getNumOperands() == 3 && // Basic sanity checks.
4507 I.getOperand(1)->getType()->isFloatingPoint() &&
4508 I.getType() == I.getOperand(1)->getType() &&
4509 I.getType() == I.getOperand(2)->getType()) {
4510 SDValue LHS = getValue(I.getOperand(1));
4511 SDValue RHS = getValue(I.getOperand(2));
Scott Michelfdc40a02009-02-17 22:15:04 +00004512 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004513 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004514 return;
4515 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004516 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004517 if (I.getNumOperands() == 2 && // Basic sanity checks.
4518 I.getOperand(1)->getType()->isFloatingPoint() &&
4519 I.getType() == I.getOperand(1)->getType()) {
4520 SDValue Tmp = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004521 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004522 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004523 return;
4524 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004525 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004526 if (I.getNumOperands() == 2 && // Basic sanity checks.
4527 I.getOperand(1)->getType()->isFloatingPoint() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004528 I.getType() == I.getOperand(1)->getType() &&
4529 I.onlyReadsMemory()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004530 SDValue Tmp = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004531 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004532 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004533 return;
4534 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004535 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004536 if (I.getNumOperands() == 2 && // Basic sanity checks.
4537 I.getOperand(1)->getType()->isFloatingPoint() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004538 I.getType() == I.getOperand(1)->getType() &&
4539 I.onlyReadsMemory()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004540 SDValue Tmp = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004541 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004542 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004543 return;
4544 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004545 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
4546 if (I.getNumOperands() == 2 && // Basic sanity checks.
4547 I.getOperand(1)->getType()->isFloatingPoint() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004548 I.getType() == I.getOperand(1)->getType() &&
4549 I.onlyReadsMemory()) {
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004550 SDValue Tmp = getValue(I.getOperand(1));
4551 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
4552 Tmp.getValueType(), Tmp));
4553 return;
4554 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004555 }
4556 }
4557 } else if (isa<InlineAsm>(I.getOperand(0))) {
4558 visitInlineAsm(&I);
4559 return;
4560 }
4561
4562 SDValue Callee;
4563 if (!RenameFn)
4564 Callee = getValue(I.getOperand(0));
4565 else
Bill Wendling056292f2008-09-16 21:48:12 +00004566 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004567
Dan Gohman98ca4f22009-08-05 01:29:28 +00004568 // Check if we can potentially perform a tail call. More detailed
4569 // checking is be done within LowerCallTo, after more information
4570 // about the call is known.
4571 bool isTailCall = PerformTailCallOpt && I.isTailCall();
4572
4573 LowerCallTo(&I, Callee, isTailCall);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004574}
4575
4576
4577/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004578/// this value and returns the result as a ValueVT value. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004579/// Chain/Flag as the input and updates them for the output Chain/Flag.
4580/// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +00004581SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004582 SDValue &Chain,
4583 SDValue *Flag) const {
4584 // Assemble the legal parts into the final values.
4585 SmallVector<SDValue, 4> Values(ValueVTs.size());
4586 SmallVector<SDValue, 8> Parts;
4587 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
4588 // Copy the legal parts from the registers.
Owen Andersone50ed302009-08-10 22:56:29 +00004589 EVT ValueVT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00004590 unsigned NumRegs = TLI->getNumRegisters(*DAG.getContext(), ValueVT);
Owen Andersone50ed302009-08-10 22:56:29 +00004591 EVT RegisterVT = RegVTs[Value];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004592
4593 Parts.resize(NumRegs);
4594 for (unsigned i = 0; i != NumRegs; ++i) {
4595 SDValue P;
4596 if (Flag == 0)
Dale Johannesena04b7572009-02-03 23:04:43 +00004597 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004598 else {
Dale Johannesena04b7572009-02-03 23:04:43 +00004599 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004600 *Flag = P.getValue(2);
4601 }
4602 Chain = P.getValue(1);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004603
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004604 // If the source register was virtual and if we know something about it,
4605 // add an assert node.
4606 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
4607 RegisterVT.isInteger() && !RegisterVT.isVector()) {
4608 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
4609 FunctionLoweringInfo &FLI = DAG.getFunctionLoweringInfo();
4610 if (FLI.LiveOutRegInfo.size() > SlotNo) {
4611 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[SlotNo];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004612
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004613 unsigned RegSize = RegisterVT.getSizeInBits();
4614 unsigned NumSignBits = LOI.NumSignBits;
4615 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004616
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004617 // FIXME: We capture more information than the dag can represent. For
4618 // now, just use the tightest assertzext/assertsext possible.
4619 bool isSExt = true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004620 EVT FromVT(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004621 if (NumSignBits == RegSize)
Owen Anderson825b72b2009-08-11 20:47:22 +00004622 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004623 else if (NumZeroBits >= RegSize-1)
Owen Anderson825b72b2009-08-11 20:47:22 +00004624 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004625 else if (NumSignBits > RegSize-8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004626 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
Dan Gohman07c26ee2009-03-31 01:38:29 +00004627 else if (NumZeroBits >= RegSize-8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004628 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004629 else if (NumSignBits > RegSize-16)
Owen Anderson825b72b2009-08-11 20:47:22 +00004630 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
Dan Gohman07c26ee2009-03-31 01:38:29 +00004631 else if (NumZeroBits >= RegSize-16)
Owen Anderson825b72b2009-08-11 20:47:22 +00004632 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004633 else if (NumSignBits > RegSize-32)
Owen Anderson825b72b2009-08-11 20:47:22 +00004634 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
Dan Gohman07c26ee2009-03-31 01:38:29 +00004635 else if (NumZeroBits >= RegSize-32)
Owen Anderson825b72b2009-08-11 20:47:22 +00004636 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004637
Owen Anderson825b72b2009-08-11 20:47:22 +00004638 if (FromVT != MVT::Other) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004639 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004640 RegisterVT, P, DAG.getValueType(FromVT));
4641
4642 }
4643 }
4644 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004645
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004646 Parts[i] = P;
4647 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004648
Scott Michelfdc40a02009-02-17 22:15:04 +00004649 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Dale Johannesen66978ee2009-01-31 02:22:37 +00004650 NumRegs, RegisterVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004651 Part += NumRegs;
4652 Parts.clear();
4653 }
4654
Dale Johannesen66978ee2009-01-31 02:22:37 +00004655 return DAG.getNode(ISD::MERGE_VALUES, dl,
Duncan Sandsaaffa052008-12-01 11:41:29 +00004656 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
4657 &Values[0], ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004658}
4659
4660/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004661/// specified value into the registers specified by this object. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004662/// Chain/Flag as the input and updates them for the output Chain/Flag.
4663/// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +00004664void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004665 SDValue &Chain, SDValue *Flag) const {
4666 // Get the list of the values's legal parts.
4667 unsigned NumRegs = Regs.size();
4668 SmallVector<SDValue, 8> Parts(NumRegs);
4669 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00004670 EVT ValueVT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00004671 unsigned NumParts = TLI->getNumRegisters(*DAG.getContext(), ValueVT);
Owen Andersone50ed302009-08-10 22:56:29 +00004672 EVT RegisterVT = RegVTs[Value];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004673
Dale Johannesen66978ee2009-01-31 02:22:37 +00004674 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004675 &Parts[Part], NumParts, RegisterVT);
4676 Part += NumParts;
4677 }
4678
4679 // Copy the parts into the registers.
4680 SmallVector<SDValue, 8> Chains(NumRegs);
4681 for (unsigned i = 0; i != NumRegs; ++i) {
4682 SDValue Part;
4683 if (Flag == 0)
Dale Johannesena04b7572009-02-03 23:04:43 +00004684 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004685 else {
Dale Johannesena04b7572009-02-03 23:04:43 +00004686 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004687 *Flag = Part.getValue(1);
4688 }
4689 Chains[i] = Part.getValue(0);
4690 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004691
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004692 if (NumRegs == 1 || Flag)
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004693 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004694 // flagged to it. That is the CopyToReg nodes and the user are considered
4695 // a single scheduling unit. If we create a TokenFactor and return it as
4696 // chain, then the TokenFactor is both a predecessor (operand) of the
4697 // user as well as a successor (the TF operands are flagged to the user).
4698 // c1, f1 = CopyToReg
4699 // c2, f2 = CopyToReg
4700 // c3 = TokenFactor c1, c2
4701 // ...
4702 // = op c3, ..., f2
4703 Chain = Chains[NumRegs-1];
4704 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004705 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004706}
4707
4708/// AddInlineAsmOperands - Add this value to the specified inlineasm node
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004709/// operand list. This adds the code marker and includes the number of
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004710/// values added into it.
Evan Cheng697cbbf2009-03-20 18:03:34 +00004711void RegsForValue::AddInlineAsmOperands(unsigned Code,
4712 bool HasMatching,unsigned MatchingIdx,
4713 SelectionDAG &DAG,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004714 std::vector<SDValue> &Ops) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004715 EVT IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
Evan Cheng697cbbf2009-03-20 18:03:34 +00004716 assert(Regs.size() < (1 << 13) && "Too many inline asm outputs!");
4717 unsigned Flag = Code | (Regs.size() << 3);
4718 if (HasMatching)
4719 Flag |= 0x80000000 | (MatchingIdx << 16);
4720 Ops.push_back(DAG.getTargetConstant(Flag, IntPtrTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004721 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
Owen Anderson23b9b192009-08-12 00:36:31 +00004722 unsigned NumRegs = TLI->getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Owen Andersone50ed302009-08-10 22:56:29 +00004723 EVT RegisterVT = RegVTs[Value];
Chris Lattner58f15c42008-10-17 16:21:11 +00004724 for (unsigned i = 0; i != NumRegs; ++i) {
4725 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004726 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
Chris Lattner58f15c42008-10-17 16:21:11 +00004727 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004728 }
4729}
4730
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004731/// isAllocatableRegister - If the specified register is safe to allocate,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004732/// i.e. it isn't a stack pointer or some other special register, return the
4733/// register class for the register. Otherwise, return null.
4734static const TargetRegisterClass *
4735isAllocatableRegister(unsigned Reg, MachineFunction &MF,
4736 const TargetLowering &TLI,
4737 const TargetRegisterInfo *TRI) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004738 EVT FoundVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004739 const TargetRegisterClass *FoundRC = 0;
4740 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
4741 E = TRI->regclass_end(); RCI != E; ++RCI) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004742 EVT ThisVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004743
4744 const TargetRegisterClass *RC = *RCI;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004745 // If none of the the value types for this register class are valid, we
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004746 // can't use it. For example, 64-bit reg classes on 32-bit targets.
4747 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
4748 I != E; ++I) {
4749 if (TLI.isTypeLegal(*I)) {
4750 // If we have already found this register in a different register class,
4751 // choose the one with the largest VT specified. For example, on
4752 // PowerPC, we favor f64 register classes over f32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004753 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004754 ThisVT = *I;
4755 break;
4756 }
4757 }
4758 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004759
Owen Anderson825b72b2009-08-11 20:47:22 +00004760 if (ThisVT == MVT::Other) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004761
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004762 // NOTE: This isn't ideal. In particular, this might allocate the
4763 // frame pointer in functions that need it (due to them not being taken
4764 // out of allocation, because a variable sized allocation hasn't been seen
4765 // yet). This is a slight code pessimization, but should still work.
4766 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
4767 E = RC->allocation_order_end(MF); I != E; ++I)
4768 if (*I == Reg) {
4769 // We found a matching register class. Keep looking at others in case
4770 // we find one with larger registers that this physreg is also in.
4771 FoundRC = RC;
4772 FoundVT = ThisVT;
4773 break;
4774 }
4775 }
4776 return FoundRC;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004777}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004778
4779
4780namespace llvm {
4781/// AsmOperandInfo - This contains information for each constraint that we are
4782/// lowering.
Cedric Venetaff9c272009-02-14 16:06:42 +00004783class VISIBILITY_HIDDEN SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00004784 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00004785public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004786 /// CallOperand - If this is the result output operand or a clobber
4787 /// this is null, otherwise it is the incoming operand to the CallInst.
4788 /// This gets modified as the asm is processed.
4789 SDValue CallOperand;
4790
4791 /// AssignedRegs - If this is a register or register class operand, this
4792 /// contains the set of register corresponding to the operand.
4793 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004794
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004795 explicit SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
4796 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
4797 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004798
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004799 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
4800 /// busy in OutputRegs/InputRegs.
4801 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004802 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004803 std::set<unsigned> &InputRegs,
4804 const TargetRegisterInfo &TRI) const {
4805 if (isOutReg) {
4806 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4807 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
4808 }
4809 if (isInReg) {
4810 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4811 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
4812 }
4813 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004814
Owen Andersone50ed302009-08-10 22:56:29 +00004815 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00004816 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00004817 /// MVT::Other.
Owen Anderson1d0be152009-08-13 21:58:54 +00004818 EVT getCallOperandValEVT(LLVMContext &Context,
4819 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00004820 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00004821 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004822
Chris Lattner81249c92008-10-17 17:05:25 +00004823 if (isa<BasicBlock>(CallOperandVal))
4824 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004825
Chris Lattner81249c92008-10-17 17:05:25 +00004826 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004827
Chris Lattner81249c92008-10-17 17:05:25 +00004828 // If this is an indirect operand, the operand is a pointer to the
4829 // accessed type.
4830 if (isIndirect)
4831 OpTy = cast<PointerType>(OpTy)->getElementType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004832
Chris Lattner81249c92008-10-17 17:05:25 +00004833 // If OpTy is not a single value, it may be a struct/union that we
4834 // can tile with integers.
4835 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
4836 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
4837 switch (BitSize) {
4838 default: break;
4839 case 1:
4840 case 8:
4841 case 16:
4842 case 32:
4843 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00004844 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00004845 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00004846 break;
4847 }
4848 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004849
Chris Lattner81249c92008-10-17 17:05:25 +00004850 return TLI.getValueType(OpTy, true);
4851 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004852
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004853private:
4854 /// MarkRegAndAliases - Mark the specified register and all aliases in the
4855 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004856 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004857 const TargetRegisterInfo &TRI) {
4858 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
4859 Regs.insert(Reg);
4860 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
4861 for (; *Aliases; ++Aliases)
4862 Regs.insert(*Aliases);
4863 }
4864};
4865} // end llvm namespace.
4866
4867
4868/// GetRegistersForValue - Assign registers (virtual or physical) for the
4869/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00004870/// register allocator to handle the assignment process. However, if the asm
4871/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004872/// allocation. This produces generally horrible, but correct, code.
4873///
4874/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004875/// Input and OutputRegs are the set of already allocated physical registers.
4876///
Dan Gohman2048b852009-11-23 18:04:58 +00004877void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00004878GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004879 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004880 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00004881 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00004882
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004883 // Compute whether this value requires an input register, an output register,
4884 // or both.
4885 bool isOutReg = false;
4886 bool isInReg = false;
4887 switch (OpInfo.Type) {
4888 case InlineAsm::isOutput:
4889 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004890
4891 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00004892 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00004893 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004894 break;
4895 case InlineAsm::isInput:
4896 isInReg = true;
4897 isOutReg = false;
4898 break;
4899 case InlineAsm::isClobber:
4900 isOutReg = true;
4901 isInReg = true;
4902 break;
4903 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004904
4905
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004906 MachineFunction &MF = DAG.getMachineFunction();
4907 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004908
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004909 // If this is a constraint for a single physreg, or a constraint for a
4910 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004911 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004912 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
4913 OpInfo.ConstraintVT);
4914
4915 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00004916 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00004917 // If this is a FP input in an integer register (or visa versa) insert a bit
4918 // cast of the input value. More generally, handle any case where the input
4919 // value disagrees with the register class we plan to stick this in.
4920 if (OpInfo.Type == InlineAsm::isInput &&
4921 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00004922 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00004923 // types are identical size, use a bitcast to convert (e.g. two differing
4924 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00004925 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00004926 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004927 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004928 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00004929 OpInfo.ConstraintVT = RegVT;
4930 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
4931 // If the input is a FP value and we want it in FP registers, do a
4932 // bitcast to the corresponding integer type. This turns an f64 value
4933 // into i64, which can be passed with two i32 values on a 32-bit
4934 // machine.
Owen Anderson23b9b192009-08-12 00:36:31 +00004935 RegVT = EVT::getIntegerVT(Context,
4936 OpInfo.ConstraintVT.getSizeInBits());
Dale Johannesen66978ee2009-01-31 02:22:37 +00004937 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004938 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00004939 OpInfo.ConstraintVT = RegVT;
4940 }
4941 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004942
Owen Anderson23b9b192009-08-12 00:36:31 +00004943 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00004944 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004945
Owen Andersone50ed302009-08-10 22:56:29 +00004946 EVT RegVT;
4947 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004948
4949 // If this is a constraint for a specific physical register, like {r17},
4950 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004951 if (unsigned AssignedReg = PhysReg.first) {
4952 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00004953 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004954 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004955
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004956 // Get the actual register value type. This is important, because the user
4957 // may have asked for (e.g.) the AX register in i32 type. We need to
4958 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004959 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004960
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004961 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004962 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004963
4964 // If this is an expanded reference, add the rest of the regs to Regs.
4965 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004966 TargetRegisterClass::iterator I = RC->begin();
4967 for (; *I != AssignedReg; ++I)
4968 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004969
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004970 // Already added the first reg.
4971 --NumRegs; ++I;
4972 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004973 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004974 Regs.push_back(*I);
4975 }
4976 }
4977 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
4978 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4979 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
4980 return;
4981 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004982
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004983 // Otherwise, if this was a reference to an LLVM register class, create vregs
4984 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00004985 if (const TargetRegisterClass *RC = PhysReg.second) {
4986 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00004987 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00004988 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004989
Evan Chengfb112882009-03-23 08:01:15 +00004990 // Create the appropriate number of virtual registers.
4991 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4992 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00004993 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004994
Evan Chengfb112882009-03-23 08:01:15 +00004995 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
4996 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004997 }
Chris Lattnerfc9d1612009-03-24 15:22:11 +00004998
4999 // This is a reference to a register class that doesn't directly correspond
5000 // to an LLVM register class. Allocate NumRegs consecutive, available,
5001 // registers from the class.
5002 std::vector<unsigned> RegClassRegs
5003 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5004 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005005
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005006 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5007 unsigned NumAllocated = 0;
5008 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5009 unsigned Reg = RegClassRegs[i];
5010 // See if this register is available.
5011 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5012 (isInReg && InputRegs.count(Reg))) { // Already used.
5013 // Make sure we find consecutive registers.
5014 NumAllocated = 0;
5015 continue;
5016 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005017
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005018 // Check to see if this register is allocatable (i.e. don't give out the
5019 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005020 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5021 if (!RC) { // Couldn't allocate this register.
5022 // Reset NumAllocated to make sure we return consecutive registers.
5023 NumAllocated = 0;
5024 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005025 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005026
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005027 // Okay, this register is good, we can use it.
5028 ++NumAllocated;
5029
5030 // If we allocated enough consecutive registers, succeed.
5031 if (NumAllocated == NumRegs) {
5032 unsigned RegStart = (i-NumAllocated)+1;
5033 unsigned RegEnd = i+1;
5034 // Mark all of the allocated registers used.
5035 for (unsigned i = RegStart; i != RegEnd; ++i)
5036 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005037
5038 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005039 OpInfo.ConstraintVT);
5040 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5041 return;
5042 }
5043 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005044
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005045 // Otherwise, we couldn't allocate enough registers for this.
5046}
5047
Evan Chengda43bcf2008-09-24 00:05:32 +00005048/// hasInlineAsmMemConstraint - Return true if the inline asm instruction being
5049/// processed uses a memory 'm' constraint.
5050static bool
5051hasInlineAsmMemConstraint(std::vector<InlineAsm::ConstraintInfo> &CInfos,
Dan Gohmane9530ec2009-01-15 16:58:17 +00005052 const TargetLowering &TLI) {
Evan Chengda43bcf2008-09-24 00:05:32 +00005053 for (unsigned i = 0, e = CInfos.size(); i != e; ++i) {
5054 InlineAsm::ConstraintInfo &CI = CInfos[i];
5055 for (unsigned j = 0, ee = CI.Codes.size(); j != ee; ++j) {
5056 TargetLowering::ConstraintType CType = TLI.getConstraintType(CI.Codes[j]);
5057 if (CType == TargetLowering::C_Memory)
5058 return true;
5059 }
Chris Lattner6c147292009-04-30 00:48:50 +00005060
5061 // Indirect operand accesses access memory.
5062 if (CI.isIndirect)
5063 return true;
Evan Chengda43bcf2008-09-24 00:05:32 +00005064 }
5065
5066 return false;
5067}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005068
5069/// visitInlineAsm - Handle a call to an InlineAsm object.
5070///
Dan Gohman2048b852009-11-23 18:04:58 +00005071void SelectionDAGBuilder::visitInlineAsm(CallSite CS) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005072 InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
5073
5074 /// ConstraintOperands - Information about all of the constraints.
5075 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005076
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005077 std::set<unsigned> OutputRegs, InputRegs;
5078
5079 // Do a prepass over the constraints, canonicalizing them, and building up the
5080 // ConstraintOperands list.
5081 std::vector<InlineAsm::ConstraintInfo>
5082 ConstraintInfos = IA->ParseConstraints();
5083
Evan Chengda43bcf2008-09-24 00:05:32 +00005084 bool hasMemory = hasInlineAsmMemConstraint(ConstraintInfos, TLI);
Chris Lattner6c147292009-04-30 00:48:50 +00005085
5086 SDValue Chain, Flag;
5087
5088 // We won't need to flush pending loads if this asm doesn't touch
5089 // memory and is nonvolatile.
5090 if (hasMemory || IA->hasSideEffects())
Dale Johannesen97d14fc2009-04-18 00:09:40 +00005091 Chain = getRoot();
Chris Lattner6c147292009-04-30 00:48:50 +00005092 else
5093 Chain = DAG.getRoot();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005094
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005095 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5096 unsigned ResNo = 0; // ResNo - The result number of the next output.
5097 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5098 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
5099 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005100
Owen Anderson825b72b2009-08-11 20:47:22 +00005101 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005102
5103 // Compute the value type for each operand.
5104 switch (OpInfo.Type) {
5105 case InlineAsm::isOutput:
5106 // Indirect outputs just consume an argument.
5107 if (OpInfo.isIndirect) {
5108 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
5109 break;
5110 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005111
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005112 // The return value of the call is this value. As such, there is no
5113 // corresponding argument.
Owen Anderson1d0be152009-08-13 21:58:54 +00005114 assert(CS.getType() != Type::getVoidTy(*DAG.getContext()) &&
5115 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005116 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5117 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5118 } else {
5119 assert(ResNo == 0 && "Asm only has one result!");
5120 OpVT = TLI.getValueType(CS.getType());
5121 }
5122 ++ResNo;
5123 break;
5124 case InlineAsm::isInput:
5125 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
5126 break;
5127 case InlineAsm::isClobber:
5128 // Nothing to do.
5129 break;
5130 }
5131
5132 // If this is an input or an indirect output, process the call argument.
5133 // BasicBlocks are labels, currently appearing only in asm's.
5134 if (OpInfo.CallOperandVal) {
Dale Johannesen5339c552009-07-20 23:27:39 +00005135 // Strip bitcasts, if any. This mostly comes up for functions.
Dale Johannesen76711242009-08-06 22:45:51 +00005136 OpInfo.CallOperandVal = OpInfo.CallOperandVal->stripPointerCasts();
5137
Chris Lattner81249c92008-10-17 17:05:25 +00005138 if (BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005139 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005140 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005141 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005142 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005143
Owen Anderson1d0be152009-08-13 21:58:54 +00005144 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005145 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005146
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005147 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005148 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005149
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005150 // Second pass over the constraints: compute which constraint option to use
5151 // and assign registers to constraints that want a specific physreg.
5152 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5153 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005154
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005155 // If this is an output operand with a matching input operand, look up the
Evan Cheng09dc9c02008-12-16 18:21:39 +00005156 // matching input. If their types mismatch, e.g. one is an integer, the
5157 // other is floating point, or their sizes are different, flag it as an
5158 // error.
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005159 if (OpInfo.hasMatchingInput()) {
5160 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
5161 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Evan Cheng09dc9c02008-12-16 18:21:39 +00005162 if ((OpInfo.ConstraintVT.isInteger() !=
5163 Input.ConstraintVT.isInteger()) ||
5164 (OpInfo.ConstraintVT.getSizeInBits() !=
5165 Input.ConstraintVT.getSizeInBits())) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005166 llvm_report_error("Unsupported asm: input constraint"
Torok Edwin7d696d82009-07-11 13:10:19 +00005167 " with a matching output constraint of incompatible"
5168 " type!");
Evan Cheng09dc9c02008-12-16 18:21:39 +00005169 }
5170 Input.ConstraintVT = OpInfo.ConstraintVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005171 }
5172 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005173
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005174 // Compute the constraint code and ConstraintType to use.
Evan Chengda43bcf2008-09-24 00:05:32 +00005175 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, hasMemory, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005176
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005177 // If this is a memory input, and if the operand is not indirect, do what we
5178 // need to to provide an address for the memory input.
5179 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5180 !OpInfo.isIndirect) {
5181 assert(OpInfo.Type == InlineAsm::isInput &&
5182 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005183
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005184 // Memory operands really want the address of the value. If we don't have
5185 // an indirect input, put it in the constpool if we can, otherwise spill
5186 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005187
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005188 // If the operand is a float, integer, or vector constant, spill to a
5189 // constant pool entry to get its address.
5190 Value *OpVal = OpInfo.CallOperandVal;
5191 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5192 isa<ConstantVector>(OpVal)) {
5193 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5194 TLI.getPointerTy());
5195 } else {
5196 // Otherwise, create a stack slot and emit a store to it before the
5197 // asm.
5198 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005199 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005200 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5201 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005202 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005203 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005204 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005205 OpInfo.CallOperand, StackSlot, NULL, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005206 OpInfo.CallOperand = StackSlot;
5207 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005208
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005209 // There is no longer a Value* corresponding to this operand.
5210 OpInfo.CallOperandVal = 0;
5211 // It is now an indirect operand.
5212 OpInfo.isIndirect = true;
5213 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005214
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005215 // If this constraint is for a specific register, allocate it before
5216 // anything else.
5217 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005218 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005219 }
5220 ConstraintInfos.clear();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005221
5222
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005223 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005224 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005225 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5226 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005227
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005228 // C_Register operands have already been allocated, Other/Memory don't need
5229 // to be.
5230 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005231 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005232 }
5233
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005234 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5235 std::vector<SDValue> AsmNodeOperands;
5236 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5237 AsmNodeOperands.push_back(
Owen Anderson825b72b2009-08-11 20:47:22 +00005238 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(), MVT::Other));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005239
5240
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005241 // Loop over all of the inputs, copying the operand values into the
5242 // appropriate registers and processing the output regs.
5243 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005244
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005245 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5246 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005247
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005248 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5249 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5250
5251 switch (OpInfo.Type) {
5252 case InlineAsm::isOutput: {
5253 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5254 OpInfo.ConstraintType != TargetLowering::C_Register) {
5255 // Memory output, or 'other' output (e.g. 'X' constraint).
5256 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5257
5258 // Add information to the INLINEASM node to know about this output.
Dale Johannesen86b49f82008-09-24 01:07:17 +00005259 unsigned ResOpType = 4/*MEM*/ | (1<<3);
5260 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005261 TLI.getPointerTy()));
5262 AsmNodeOperands.push_back(OpInfo.CallOperand);
5263 break;
5264 }
5265
5266 // Otherwise, this is a register or register class output.
5267
5268 // Copy the output from the appropriate register. Find a register that
5269 // we can use.
5270 if (OpInfo.AssignedRegs.Regs.empty()) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005271 llvm_report_error("Couldn't allocate output reg for"
Torok Edwin7d696d82009-07-11 13:10:19 +00005272 " constraint '" + OpInfo.ConstraintCode + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005273 }
5274
5275 // If this is an indirect operand, store through the pointer after the
5276 // asm.
5277 if (OpInfo.isIndirect) {
5278 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5279 OpInfo.CallOperandVal));
5280 } else {
5281 // This is the result value of the call.
Owen Anderson1d0be152009-08-13 21:58:54 +00005282 assert(CS.getType() != Type::getVoidTy(*DAG.getContext()) &&
5283 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005284 // Concatenate this output onto the outputs list.
5285 RetValRegs.append(OpInfo.AssignedRegs);
5286 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005287
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005288 // Add information to the INLINEASM node to know that this register is
5289 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005290 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
5291 6 /* EARLYCLOBBER REGDEF */ :
5292 2 /* REGDEF */ ,
Evan Chengfb112882009-03-23 08:01:15 +00005293 false,
5294 0,
Dale Johannesen913d3df2008-09-12 17:49:03 +00005295 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005296 break;
5297 }
5298 case InlineAsm::isInput: {
5299 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005300
Chris Lattner6bdcda32008-10-17 16:47:46 +00005301 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005302 // If this is required to match an output register we have already set,
5303 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005304 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005305
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005306 // Scan until we find the definition we already emitted of this operand.
5307 // When we find it, create a RegsForValue operand.
5308 unsigned CurOp = 2; // The first operand.
5309 for (; OperandNo; --OperandNo) {
5310 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005311 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005312 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005313 assert(((OpFlag & 7) == 2 /*REGDEF*/ ||
5314 (OpFlag & 7) == 6 /*EARLYCLOBBER REGDEF*/ ||
5315 (OpFlag & 7) == 4 /*MEM*/) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005316 "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005317 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005318 }
5319
Evan Cheng697cbbf2009-03-20 18:03:34 +00005320 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005321 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005322 if ((OpFlag & 7) == 2 /*REGDEF*/
5323 || (OpFlag & 7) == 6 /* EARLYCLOBBER REGDEF */) {
5324 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Dan Gohman15480bd2009-06-15 22:32:41 +00005325 if (OpInfo.isIndirect) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005326 llvm_report_error("Don't know how to handle tied indirect "
Torok Edwin7d696d82009-07-11 13:10:19 +00005327 "register inputs yet!");
Dan Gohman15480bd2009-06-15 22:32:41 +00005328 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005329 RegsForValue MatchedRegs;
5330 MatchedRegs.TLI = &TLI;
5331 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005332 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005333 MatchedRegs.RegVTs.push_back(RegVT);
5334 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005335 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005336 i != e; ++i)
5337 MatchedRegs.Regs.
5338 push_back(RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005339
5340 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005341 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
5342 Chain, &Flag);
Evan Chengfb112882009-03-23 08:01:15 +00005343 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/,
5344 true, OpInfo.getMatchedOperand(),
Evan Cheng697cbbf2009-03-20 18:03:34 +00005345 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005346 break;
5347 } else {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005348 assert(((OpFlag & 7) == 4) && "Unknown matching constraint!");
5349 assert((InlineAsm::getNumOperandRegisters(OpFlag)) == 1 &&
5350 "Unexpected number of operands");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005351 // Add information to the INLINEASM node to know about this input.
Evan Chengfb112882009-03-23 08:01:15 +00005352 // See InlineAsm.h isUseOperandTiedToDef.
5353 OpFlag |= 0x80000000 | (OpInfo.getMatchedOperand() << 16);
Evan Cheng697cbbf2009-03-20 18:03:34 +00005354 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005355 TLI.getPointerTy()));
5356 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5357 break;
5358 }
5359 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005360
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005361 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005362 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005363 "Don't know how to handle indirect other inputs yet!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005364
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005365 std::vector<SDValue> Ops;
5366 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Evan Chengda43bcf2008-09-24 00:05:32 +00005367 hasMemory, Ops, DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005368 if (Ops.empty()) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005369 llvm_report_error("Invalid operand for inline asm"
Torok Edwin7d696d82009-07-11 13:10:19 +00005370 " constraint '" + OpInfo.ConstraintCode + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005371 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005372
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005373 // Add information to the INLINEASM node to know about this input.
5374 unsigned ResOpType = 3 /*IMM*/ | (Ops.size() << 3);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005375 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005376 TLI.getPointerTy()));
5377 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5378 break;
5379 } else if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
5380 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5381 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5382 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005383
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005384 // Add information to the INLINEASM node to know about this input.
Dale Johannesen86b49f82008-09-24 01:07:17 +00005385 unsigned ResOpType = 4/*MEM*/ | (1<<3);
5386 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005387 TLI.getPointerTy()));
5388 AsmNodeOperands.push_back(InOperandVal);
5389 break;
5390 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005391
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005392 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5393 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5394 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005395 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005396 "Don't know how to handle indirect register inputs yet!");
5397
5398 // Copy the input into the appropriate registers.
Evan Chengaa765b82008-09-25 00:14:04 +00005399 if (OpInfo.AssignedRegs.Regs.empty()) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005400 llvm_report_error("Couldn't allocate input reg for"
Torok Edwin7d696d82009-07-11 13:10:19 +00005401 " constraint '"+ OpInfo.ConstraintCode +"'!");
Evan Chengaa765b82008-09-25 00:14:04 +00005402 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005403
Dale Johannesen66978ee2009-01-31 02:22:37 +00005404 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
5405 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005406
Evan Cheng697cbbf2009-03-20 18:03:34 +00005407 OpInfo.AssignedRegs.AddInlineAsmOperands(1/*REGUSE*/, false, 0,
Dale Johannesen86b49f82008-09-24 01:07:17 +00005408 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005409 break;
5410 }
5411 case InlineAsm::isClobber: {
5412 // Add the clobbered value to the operand list, so that the register
5413 // allocator is aware that the physreg got clobbered.
5414 if (!OpInfo.AssignedRegs.Regs.empty())
Dale Johannesen91aac102008-09-17 21:13:11 +00005415 OpInfo.AssignedRegs.AddInlineAsmOperands(6 /* EARLYCLOBBER REGDEF */,
Evan Cheng697cbbf2009-03-20 18:03:34 +00005416 false, 0, DAG,AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005417 break;
5418 }
5419 }
5420 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005421
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005422 // Finish up input operands.
5423 AsmNodeOperands[0] = Chain;
5424 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005425
Dale Johannesen66978ee2009-01-31 02:22:37 +00005426 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005427 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005428 &AsmNodeOperands[0], AsmNodeOperands.size());
5429 Flag = Chain.getValue(1);
5430
5431 // If this asm returns a register value, copy the result from that register
5432 // and set it as the value of the call.
5433 if (!RetValRegs.Regs.empty()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005434 SDValue Val = RetValRegs.getCopyFromRegs(DAG, getCurDebugLoc(),
Dale Johannesen66978ee2009-01-31 02:22:37 +00005435 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005436
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005437 // FIXME: Why don't we do this for inline asms with MRVs?
5438 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005439 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005440
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005441 // If any of the results of the inline asm is a vector, it may have the
5442 // wrong width/num elts. This can happen for register classes that can
5443 // contain multiple different value types. The preg or vreg allocated may
5444 // not have the same VT as was expected. Convert it to the right type
5445 // with bit_convert.
5446 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005447 Val = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005448 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005449
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005450 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005451 ResultType.isInteger() && Val.getValueType().isInteger()) {
5452 // If a result value was tied to an input value, the computed result may
5453 // have a wider width than the expected result. Extract the relevant
5454 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005455 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005456 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005457
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005458 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005459 }
Dan Gohman95915732008-10-18 01:03:45 +00005460
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005461 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005462 // Don't need to use this as a chain in this case.
5463 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5464 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005465 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005466
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005467 std::vector<std::pair<SDValue, Value*> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005468
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005469 // Process indirect outputs, first output all of the flagged copies out of
5470 // physregs.
5471 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5472 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
5473 Value *Ptr = IndirectStoresToEmit[i].second;
Dale Johannesen66978ee2009-01-31 02:22:37 +00005474 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, getCurDebugLoc(),
5475 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005476 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner6c147292009-04-30 00:48:50 +00005477
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005478 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005479
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005480 // Emit the non-flagged stores from the physregs.
5481 SmallVector<SDValue, 8> OutChains;
5482 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +00005483 OutChains.push_back(DAG.getStore(Chain, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005484 StoresToEmit[i].first,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005485 getValue(StoresToEmit[i].second),
5486 StoresToEmit[i].second, 0));
5487 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005488 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005489 &OutChains[0], OutChains.size());
5490 DAG.setRoot(Chain);
5491}
5492
Dan Gohman2048b852009-11-23 18:04:58 +00005493void SelectionDAGBuilder::visitVAStart(CallInst &I) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005494 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005495 MVT::Other, getRoot(),
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005496 getValue(I.getOperand(1)),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005497 DAG.getSrcValue(I.getOperand(1))));
5498}
5499
Dan Gohman2048b852009-11-23 18:04:58 +00005500void SelectionDAGBuilder::visitVAArg(VAArgInst &I) {
Dale Johannesena04b7572009-02-03 23:04:43 +00005501 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
5502 getRoot(), getValue(I.getOperand(0)),
5503 DAG.getSrcValue(I.getOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005504 setValue(&I, V);
5505 DAG.setRoot(V.getValue(1));
5506}
5507
Dan Gohman2048b852009-11-23 18:04:58 +00005508void SelectionDAGBuilder::visitVAEnd(CallInst &I) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005509 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005510 MVT::Other, getRoot(),
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005511 getValue(I.getOperand(1)),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005512 DAG.getSrcValue(I.getOperand(1))));
5513}
5514
Dan Gohman2048b852009-11-23 18:04:58 +00005515void SelectionDAGBuilder::visitVACopy(CallInst &I) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005516 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005517 MVT::Other, getRoot(),
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005518 getValue(I.getOperand(1)),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005519 getValue(I.getOperand(2)),
5520 DAG.getSrcValue(I.getOperand(1)),
5521 DAG.getSrcValue(I.getOperand(2))));
5522}
5523
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005524/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00005525/// implementation, which just calls LowerCall.
5526/// FIXME: When all targets are
5527/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005528std::pair<SDValue, SDValue>
5529TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
5530 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005531 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00005532 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005533 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005534 SDValue Callee,
Dale Johannesen7d2ad622009-01-30 23:10:59 +00005535 ArgListTy &Args, SelectionDAG &DAG, DebugLoc dl) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00005536
Dan Gohman1937e2f2008-09-16 01:42:28 +00005537 assert((!isTailCall || PerformTailCallOpt) &&
5538 "isTailCall set when tail-call optimizations are disabled!");
5539
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005540 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005541 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005542 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00005543 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005544 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
5545 for (unsigned Value = 0, NumValues = ValueVTs.size();
5546 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005547 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00005548 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005549 SDValue Op = SDValue(Args[i].Node.getNode(),
5550 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005551 ISD::ArgFlagsTy Flags;
5552 unsigned OriginalAlignment =
5553 getTargetData()->getABITypeAlignment(ArgTy);
5554
5555 if (Args[i].isZExt)
5556 Flags.setZExt();
5557 if (Args[i].isSExt)
5558 Flags.setSExt();
5559 if (Args[i].isInReg)
5560 Flags.setInReg();
5561 if (Args[i].isSRet)
5562 Flags.setSRet();
5563 if (Args[i].isByVal) {
5564 Flags.setByVal();
5565 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
5566 const Type *ElementTy = Ty->getElementType();
5567 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00005568 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005569 // For ByVal, alignment should come from FE. BE will guess if this
5570 // info is not there but there are cases it cannot get right.
5571 if (Args[i].Alignment)
5572 FrameAlign = Args[i].Alignment;
5573 Flags.setByValAlign(FrameAlign);
5574 Flags.setByValSize(FrameSize);
5575 }
5576 if (Args[i].isNest)
5577 Flags.setNest();
5578 Flags.setOrigAlign(OriginalAlignment);
5579
Owen Anderson23b9b192009-08-12 00:36:31 +00005580 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
5581 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005582 SmallVector<SDValue, 4> Parts(NumParts);
5583 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
5584
5585 if (Args[i].isSExt)
5586 ExtendKind = ISD::SIGN_EXTEND;
5587 else if (Args[i].isZExt)
5588 ExtendKind = ISD::ZERO_EXTEND;
5589
Dale Johannesen66978ee2009-01-31 02:22:37 +00005590 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts, PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005591
Dan Gohman98ca4f22009-08-05 01:29:28 +00005592 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005593 // if it isn't first piece, alignment must be 1
Dan Gohman98ca4f22009-08-05 01:29:28 +00005594 ISD::OutputArg MyFlags(Flags, Parts[j], i < NumFixedArgs);
5595 if (NumParts > 1 && j == 0)
5596 MyFlags.Flags.setSplit();
5597 else if (j != 0)
5598 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005599
Dan Gohman98ca4f22009-08-05 01:29:28 +00005600 Outs.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005601 }
5602 }
5603 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005604
Dan Gohman98ca4f22009-08-05 01:29:28 +00005605 // Handle the incoming return values from the call.
5606 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00005607 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005608 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005609 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005610 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005611 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5612 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005613 for (unsigned i = 0; i != NumRegs; ++i) {
5614 ISD::InputArg MyFlags;
5615 MyFlags.VT = RegisterVT;
5616 MyFlags.Used = isReturnValueUsed;
5617 if (RetSExt)
5618 MyFlags.Flags.setSExt();
5619 if (RetZExt)
5620 MyFlags.Flags.setZExt();
5621 if (isInreg)
5622 MyFlags.Flags.setInReg();
5623 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005624 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005625 }
5626
Dan Gohman98ca4f22009-08-05 01:29:28 +00005627 // Check if target-dependent constraints permit a tail call here.
5628 // Target-independent constraints should be checked by the caller.
5629 if (isTailCall &&
5630 !IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg, Ins, DAG))
5631 isTailCall = false;
5632
5633 SmallVector<SDValue, 4> InVals;
5634 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
5635 Outs, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005636
5637 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005638 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005639 "LowerCall didn't return a valid chain!");
5640 assert((!isTailCall || InVals.empty()) &&
5641 "LowerCall emitted a return value for a tail call!");
5642 assert((isTailCall || InVals.size() == Ins.size()) &&
5643 "LowerCall didn't emit the correct number of values!");
5644 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5645 assert(InVals[i].getNode() &&
5646 "LowerCall emitted a null value!");
5647 assert(Ins[i].VT == InVals[i].getValueType() &&
5648 "LowerCall emitted a value with the wrong type!");
5649 });
Dan Gohman98ca4f22009-08-05 01:29:28 +00005650
5651 // For a tail call, the return value is merely live-out and there aren't
5652 // any nodes in the DAG representing it. Return a special value to
5653 // indicate that a tail call has been emitted and no more Instructions
5654 // should be processed in the current block.
5655 if (isTailCall) {
5656 DAG.setRoot(Chain);
5657 return std::make_pair(SDValue(), SDValue());
5658 }
5659
5660 // Collect the legal value parts into potentially illegal values
5661 // that correspond to the original function's return values.
5662 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5663 if (RetSExt)
5664 AssertOp = ISD::AssertSext;
5665 else if (RetZExt)
5666 AssertOp = ISD::AssertZext;
5667 SmallVector<SDValue, 4> ReturnValues;
5668 unsigned CurReg = 0;
5669 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005670 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005671 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5672 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005673
5674 SDValue ReturnValue =
5675 getCopyFromParts(DAG, dl, &InVals[CurReg], NumRegs, RegisterVT, VT,
5676 AssertOp);
5677 ReturnValues.push_back(ReturnValue);
5678 CurReg += NumRegs;
5679 }
5680
5681 // For a function returning void, there is no return value. We can't create
5682 // such a node, so we just return a null return value in that case. In
5683 // that case, nothing will actualy look at the value.
5684 if (ReturnValues.empty())
5685 return std::make_pair(SDValue(), Chain);
5686
5687 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
5688 DAG.getVTList(&RetTys[0], RetTys.size()),
5689 &ReturnValues[0], ReturnValues.size());
5690
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005691 return std::make_pair(Res, Chain);
5692}
5693
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005694void TargetLowering::LowerOperationWrapper(SDNode *N,
5695 SmallVectorImpl<SDValue> &Results,
5696 SelectionDAG &DAG) {
5697 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00005698 if (Res.getNode())
5699 Results.push_back(Res);
5700}
5701
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005702SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005703 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005704 return SDValue();
5705}
5706
5707
Dan Gohman2048b852009-11-23 18:04:58 +00005708void SelectionDAGBuilder::CopyValueToVirtualRegister(Value *V, unsigned Reg) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005709 SDValue Op = getValue(V);
5710 assert((Op.getOpcode() != ISD::CopyFromReg ||
5711 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
5712 "Copy from a reg to the same reg!");
5713 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
5714
Owen Anderson23b9b192009-08-12 00:36:31 +00005715 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005716 SDValue Chain = DAG.getEntryNode();
Dale Johannesen66978ee2009-01-31 02:22:37 +00005717 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005718 PendingExports.push_back(Chain);
5719}
5720
5721#include "llvm/CodeGen/SelectionDAGISel.h"
5722
Dan Gohman8c2b5252009-10-30 01:27:03 +00005723void SelectionDAGISel::LowerArguments(BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005724 // If this is the entry block, emit arguments.
5725 Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00005726 SelectionDAG &DAG = SDB->DAG;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005727 SDValue OldRoot = DAG.getRoot();
Dan Gohman2048b852009-11-23 18:04:58 +00005728 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005729 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005730 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005731
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005732 // Check whether the function can return without sret-demotion.
5733 SmallVector<EVT, 4> OutVTs;
5734 SmallVector<ISD::ArgFlagsTy, 4> OutsFlags;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005735 getReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
5736 OutVTs, OutsFlags, TLI);
5737 FunctionLoweringInfo &FLI = DAG.getFunctionLoweringInfo();
5738
5739 FLI.CanLowerReturn = TLI.CanLowerReturn(F.getCallingConv(), F.isVarArg(),
5740 OutVTs, OutsFlags, DAG);
5741 if (!FLI.CanLowerReturn) {
5742 // Put in an sret pointer parameter before all the other parameters.
5743 SmallVector<EVT, 1> ValueVTs;
5744 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
5745
5746 // NOTE: Assuming that a pointer will never break down to more than one VT
5747 // or one register.
5748 ISD::ArgFlagsTy Flags;
5749 Flags.setSRet();
5750 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), ValueVTs[0]);
5751 ISD::InputArg RetArg(Flags, RegisterVT, true);
5752 Ins.push_back(RetArg);
5753 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005754
Dan Gohman98ca4f22009-08-05 01:29:28 +00005755 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005756 unsigned Idx = 1;
5757 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
5758 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00005759 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005760 ComputeValueVTs(TLI, I->getType(), ValueVTs);
5761 bool isArgValueUsed = !I->use_empty();
5762 for (unsigned Value = 0, NumValues = ValueVTs.size();
5763 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005764 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00005765 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005766 ISD::ArgFlagsTy Flags;
5767 unsigned OriginalAlignment =
5768 TD->getABITypeAlignment(ArgTy);
5769
5770 if (F.paramHasAttr(Idx, Attribute::ZExt))
5771 Flags.setZExt();
5772 if (F.paramHasAttr(Idx, Attribute::SExt))
5773 Flags.setSExt();
5774 if (F.paramHasAttr(Idx, Attribute::InReg))
5775 Flags.setInReg();
5776 if (F.paramHasAttr(Idx, Attribute::StructRet))
5777 Flags.setSRet();
5778 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
5779 Flags.setByVal();
5780 const PointerType *Ty = cast<PointerType>(I->getType());
5781 const Type *ElementTy = Ty->getElementType();
5782 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
5783 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
5784 // For ByVal, alignment should be passed from FE. BE will guess if
5785 // this info is not there but there are cases it cannot get right.
5786 if (F.getParamAlignment(Idx))
5787 FrameAlign = F.getParamAlignment(Idx);
5788 Flags.setByValAlign(FrameAlign);
5789 Flags.setByValSize(FrameSize);
5790 }
5791 if (F.paramHasAttr(Idx, Attribute::Nest))
5792 Flags.setNest();
5793 Flags.setOrigAlign(OriginalAlignment);
5794
Owen Anderson23b9b192009-08-12 00:36:31 +00005795 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
5796 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005797 for (unsigned i = 0; i != NumRegs; ++i) {
5798 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
5799 if (NumRegs > 1 && i == 0)
5800 MyFlags.Flags.setSplit();
5801 // if it isn't first piece, alignment must be 1
5802 else if (i > 0)
5803 MyFlags.Flags.setOrigAlign(1);
5804 Ins.push_back(MyFlags);
5805 }
5806 }
5807 }
5808
5809 // Call the target to set up the argument values.
5810 SmallVector<SDValue, 8> InVals;
5811 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
5812 F.isVarArg(), Ins,
5813 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005814
5815 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005816 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005817 "LowerFormalArguments didn't return a valid chain!");
5818 assert(InVals.size() == Ins.size() &&
5819 "LowerFormalArguments didn't emit the correct number of values!");
5820 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5821 assert(InVals[i].getNode() &&
5822 "LowerFormalArguments emitted a null value!");
5823 assert(Ins[i].VT == InVals[i].getValueType() &&
5824 "LowerFormalArguments emitted a value with the wrong type!");
5825 });
5826
5827 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005828 DAG.setRoot(NewRoot);
5829
5830 // Set up the argument values.
5831 unsigned i = 0;
5832 Idx = 1;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005833 if (!FLI.CanLowerReturn) {
5834 // Create a virtual register for the sret pointer, and put in a copy
5835 // from the sret argument into it.
5836 SmallVector<EVT, 1> ValueVTs;
5837 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
5838 EVT VT = ValueVTs[0];
5839 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
5840 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5841 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1, RegVT,
5842 VT, AssertOp);
5843
Dan Gohman2048b852009-11-23 18:04:58 +00005844 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005845 MachineRegisterInfo& RegInfo = MF.getRegInfo();
5846 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
5847 FLI.DemoteRegister = SRetReg;
Dan Gohman2048b852009-11-23 18:04:58 +00005848 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(), SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005849 DAG.setRoot(NewRoot);
5850
5851 // i indexes lowered arguments. Bump it past the hidden sret argument.
5852 // Idx indexes LLVM arguments. Don't touch it.
5853 ++i;
5854 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00005855 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
5856 ++I, ++Idx) {
5857 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00005858 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005859 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005860 unsigned NumValues = ValueVTs.size();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005861 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005862 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00005863 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
5864 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005865
5866 if (!I->use_empty()) {
5867 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5868 if (F.paramHasAttr(Idx, Attribute::SExt))
5869 AssertOp = ISD::AssertSext;
5870 else if (F.paramHasAttr(Idx, Attribute::ZExt))
5871 AssertOp = ISD::AssertZext;
5872
5873 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], NumParts,
5874 PartVT, VT, AssertOp));
5875 }
5876 i += NumParts;
5877 }
5878 if (!I->use_empty()) {
Dan Gohman2048b852009-11-23 18:04:58 +00005879 SDB->setValue(I, DAG.getMergeValues(&ArgValues[0], NumValues,
5880 SDB->getCurDebugLoc()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005881 // If this argument is live outside of the entry block, insert a copy from
5882 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00005883 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005884 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005885 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00005886 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005887
5888 // Finally, if the target has anything special to do, allow it to do so.
5889 // FIXME: this should insert code into the DAG!
Dan Gohman2048b852009-11-23 18:04:58 +00005890 EmitFunctionEntryCode(F, SDB->DAG.getMachineFunction());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005891}
5892
5893/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
5894/// ensure constants are generated when needed. Remember the virtual registers
5895/// that need to be added to the Machine PHI nodes as input. We cannot just
5896/// directly add them, because expansion might result in multiple MBB's for one
5897/// BB. As such, the start of the BB might correspond to a different MBB than
5898/// the end.
5899///
5900void
5901SelectionDAGISel::HandlePHINodesInSuccessorBlocks(BasicBlock *LLVMBB) {
5902 TerminatorInst *TI = LLVMBB->getTerminator();
5903
5904 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
5905
5906 // Check successor nodes' PHI nodes that expect a constant to be available
5907 // from this block.
5908 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
5909 BasicBlock *SuccBB = TI->getSuccessor(succ);
5910 if (!isa<PHINode>(SuccBB->begin())) continue;
5911 MachineBasicBlock *SuccMBB = FuncInfo->MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005912
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005913 // If this terminator has multiple identical successors (common for
5914 // switches), only handle each succ once.
5915 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005916
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005917 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
5918 PHINode *PN;
5919
5920 // At this point we know that there is a 1-1 correspondence between LLVM PHI
5921 // nodes and Machine PHI nodes, but the incoming operands have not been
5922 // emitted yet.
5923 for (BasicBlock::iterator I = SuccBB->begin();
5924 (PN = dyn_cast<PHINode>(I)); ++I) {
5925 // Ignore dead phi's.
5926 if (PN->use_empty()) continue;
5927
5928 unsigned Reg;
5929 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
5930
5931 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohman2048b852009-11-23 18:04:58 +00005932 unsigned &RegOut = SDB->ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005933 if (RegOut == 0) {
5934 RegOut = FuncInfo->CreateRegForValue(C);
Dan Gohman2048b852009-11-23 18:04:58 +00005935 SDB->CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005936 }
5937 Reg = RegOut;
5938 } else {
5939 Reg = FuncInfo->ValueMap[PHIOp];
5940 if (Reg == 0) {
5941 assert(isa<AllocaInst>(PHIOp) &&
5942 FuncInfo->StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
5943 "Didn't codegen value into a register!??");
5944 Reg = FuncInfo->CreateRegForValue(PHIOp);
Dan Gohman2048b852009-11-23 18:04:58 +00005945 SDB->CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005946 }
5947 }
5948
5949 // Remember that this register needs to added to the machine PHI node as
5950 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00005951 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005952 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
5953 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00005954 EVT VT = ValueVTs[vti];
Owen Anderson23b9b192009-08-12 00:36:31 +00005955 unsigned NumRegisters = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005956 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohman2048b852009-11-23 18:04:58 +00005957 SDB->PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005958 Reg += NumRegisters;
5959 }
5960 }
5961 }
Dan Gohman2048b852009-11-23 18:04:58 +00005962 SDB->ConstantsOut.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005963}
5964
Dan Gohman3df24e62008-09-03 23:12:08 +00005965/// This is the Fast-ISel version of HandlePHINodesInSuccessorBlocks. It only
5966/// supports legal types, and it emits MachineInstrs directly instead of
5967/// creating SelectionDAG nodes.
5968///
5969bool
5970SelectionDAGISel::HandlePHINodesInSuccessorBlocksFast(BasicBlock *LLVMBB,
5971 FastISel *F) {
5972 TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005973
Dan Gohman3df24e62008-09-03 23:12:08 +00005974 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
Dan Gohman2048b852009-11-23 18:04:58 +00005975 unsigned OrigNumPHINodesToUpdate = SDB->PHINodesToUpdate.size();
Dan Gohman3df24e62008-09-03 23:12:08 +00005976
5977 // Check successor nodes' PHI nodes that expect a constant to be available
5978 // from this block.
5979 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
5980 BasicBlock *SuccBB = TI->getSuccessor(succ);
5981 if (!isa<PHINode>(SuccBB->begin())) continue;
5982 MachineBasicBlock *SuccMBB = FuncInfo->MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005983
Dan Gohman3df24e62008-09-03 23:12:08 +00005984 // If this terminator has multiple identical successors (common for
5985 // switches), only handle each succ once.
5986 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005987
Dan Gohman3df24e62008-09-03 23:12:08 +00005988 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
5989 PHINode *PN;
5990
5991 // At this point we know that there is a 1-1 correspondence between LLVM PHI
5992 // nodes and Machine PHI nodes, but the incoming operands have not been
5993 // emitted yet.
5994 for (BasicBlock::iterator I = SuccBB->begin();
5995 (PN = dyn_cast<PHINode>(I)); ++I) {
5996 // Ignore dead phi's.
5997 if (PN->use_empty()) continue;
5998
5999 // Only handle legal types. Two interesting things to note here. First,
6000 // by bailing out early, we may leave behind some dead instructions,
6001 // since SelectionDAG's HandlePHINodesInSuccessorBlocks will insert its
6002 // own moves. Second, this check is necessary becuase FastISel doesn't
6003 // use CreateRegForValue to create registers, so it always creates
6004 // exactly one register for each non-void instruction.
Owen Andersone50ed302009-08-10 22:56:29 +00006005 EVT VT = TLI.getValueType(PN->getType(), /*AllowUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +00006006 if (VT == MVT::Other || !TLI.isTypeLegal(VT)) {
6007 // Promote MVT::i1.
6008 if (VT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +00006009 VT = TLI.getTypeToTransformTo(*CurDAG->getContext(), VT);
Dan Gohman74321ab2008-09-10 21:01:31 +00006010 else {
Dan Gohman2048b852009-11-23 18:04:58 +00006011 SDB->PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohman74321ab2008-09-10 21:01:31 +00006012 return false;
6013 }
Dan Gohman3df24e62008-09-03 23:12:08 +00006014 }
6015
6016 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
6017
6018 unsigned Reg = F->getRegForValue(PHIOp);
6019 if (Reg == 0) {
Dan Gohman2048b852009-11-23 18:04:58 +00006020 SDB->PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohman3df24e62008-09-03 23:12:08 +00006021 return false;
6022 }
Dan Gohman2048b852009-11-23 18:04:58 +00006023 SDB->PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg));
Dan Gohman3df24e62008-09-03 23:12:08 +00006024 }
6025 }
6026
6027 return true;
6028}