blob: 46d1d3a9ae837f98f9c3c34deb0535c03c35cacc [file] [log] [blame]
Misha Brukmane07c2aa2004-02-25 21:02:21 +00001//===- SparcV8Instrs.td - Target Description for SparcV8 Target -----------===//
Brian Gaekee785e532004-02-25 19:28:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukmane07c2aa2004-02-25 21:02:21 +000010// This file describes the SparcV8 instructions in TableGen format.
Brian Gaekee785e532004-02-25 19:28:19 +000011//
12//===----------------------------------------------------------------------===//
13
Misha Brukmane07c2aa2004-02-25 21:02:21 +000014//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +000015// Instruction format superclass
Misha Brukmane07c2aa2004-02-25 21:02:21 +000016//===----------------------------------------------------------------------===//
17
Misha Brukmanc42077d2004-09-22 21:38:42 +000018include "SparcV8InstrFormats.td"
Brian Gaekee785e532004-02-25 19:28:19 +000019
Misha Brukman23e6c1f2004-02-26 00:37:12 +000020//===----------------------------------------------------------------------===//
Chris Lattner7b0902d2005-12-17 08:26:38 +000021// Instruction Pattern Stuff
22//===----------------------------------------------------------------------===//
23
24def simm13 : PatLeaf<(imm), [{
25 // simm13 predicate - True if the imm fits in a 13-bit sign extended field.
26 return (((int)N->getValue() << (32-13)) >> (32-13)) == (int)N->getValue();
27}]>;
28
Chris Lattnerb71f9f82005-12-17 19:41:43 +000029def LO10 : SDNodeXForm<imm, [{
30 return CurDAG->getTargetConstant((unsigned)N->getValue() & 1023, MVT::i32);
31}]>;
32
Chris Lattner57dd3bc2005-12-17 19:37:00 +000033def HI22 : SDNodeXForm<imm, [{
34 // Transformation function: shift the immediate value down into the low bits.
35 return CurDAG->getTargetConstant((unsigned)N->getValue() >> 10, MVT::i32);
36}]>;
37
38def SETHIimm : PatLeaf<(imm), [{
39 return (((unsigned)N->getValue() >> 10) << 10) == (unsigned)N->getValue();
40}], HI22>;
41
Chris Lattnerbc83fd92005-12-17 20:04:49 +000042// Addressing modes.
43def ADDRrr : ComplexPattern<i32, 2, "SelectADDRrr", []>;
44def ADDRri : ComplexPattern<i32, 2, "SelectADDRri", []>;
45
46// Address operands
47def MEMrr : Operand<i32> {
48 let PrintMethod = "printMemOperand";
49 let NumMIOperands = 2;
50 let MIOperandInfo = (ops IntRegs, IntRegs);
51}
52def MEMri : Operand<i32> {
53 let PrintMethod = "printMemOperand";
54 let NumMIOperands = 2;
55 let MIOperandInfo = (ops IntRegs, i32imm);
56}
57
Chris Lattner04dd6732005-12-18 01:46:58 +000058// Branch targets have OtherVT type.
59def brtarget : Operand<OtherVT>;
60
Chris Lattner4d55aca2005-12-18 01:20:35 +000061def SDTV8cmpicc :
62SDTypeProfile<1, 2, [SDTCisVT<0, FlagVT>, SDTCisInt<1>, SDTCisSameAs<1, 2>]>;
63def SDTV8cmpfcc :
64SDTypeProfile<1, 2, [SDTCisVT<0, FlagVT>, SDTCisFP<1>, SDTCisSameAs<1, 2>]>;
65def SDTV8brcc :
Chris Lattner04dd6732005-12-18 01:46:58 +000066SDTypeProfile<0, 3, [SDTCisVT<0, OtherVT>, SDTCisVT<1, OtherVT>,
Chris Lattner33084492005-12-18 08:13:54 +000067 SDTCisVT<2, FlagVT>]>;
68def SDTV8selectcc :
69SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>,
70 SDTCisVT<3, i32>, SDTCisVT<4, FlagVT>]>;
Chris Lattner4d55aca2005-12-18 01:20:35 +000071
72def V8cmpicc : SDNode<"V8ISD::CMPICC", SDTV8cmpicc>;
73def V8cmpfcc : SDNode<"V8ISD::CMPFCC", SDTV8cmpfcc>;
74def V8bricc : SDNode<"V8ISD::BRICC", SDTV8brcc, [SDNPHasChain]>;
75def V8brfcc : SDNode<"V8ISD::BRFCC", SDTV8brcc, [SDNPHasChain]>;
76
Chris Lattnere3572462005-12-18 02:10:39 +000077def V8hi : SDNode<"V8ISD::Hi", SDTIntUnaryOp>;
78def V8lo : SDNode<"V8ISD::Lo", SDTIntUnaryOp>;
Chris Lattner4d55aca2005-12-18 01:20:35 +000079
Chris Lattner8fa54dc2005-12-18 06:59:57 +000080def V8ftoi : SDNode<"V8ISD::FTOI", SDTFPUnaryOp>;
81def V8itof : SDNode<"V8ISD::ITOF", SDTFPUnaryOp>;
82
Chris Lattner33084492005-12-18 08:13:54 +000083def V8selecticc : SDNode<"V8ISD::SELECT_ICC", SDTV8selectcc>;
84def V8selectfcc : SDNode<"V8ISD::SELECT_FCC", SDTV8selectcc>;
85
Chris Lattner7b0902d2005-12-17 08:26:38 +000086//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +000087// Instructions
88//===----------------------------------------------------------------------===//
89
Chris Lattner275f6452004-02-28 19:37:18 +000090// Pseudo instructions.
Chris Lattnereee99bd2005-12-18 08:21:00 +000091class Pseudo<dag ops, string asmstr, list<dag> pattern>
92 : InstV8<ops, asmstr, pattern>;
93
Chris Lattner33084492005-12-18 08:13:54 +000094def PHI : Pseudo<(ops variable_ops), "PHI", []>;
95def ADJCALLSTACKDOWN : Pseudo<(ops i32imm:$amt), "!ADJCALLSTACKDOWN $amt",[]>;
96def ADJCALLSTACKUP : Pseudo<(ops i32imm:$amt), "!ADJCALLSTACKUP $amt", []>;
97def IMPLICIT_DEF : Pseudo<(ops IntRegs:$dst), "!IMPLICIT_DEF $dst", []>;
98def FpMOVD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src),
99 "!FpMOVD", []>; // pseudo 64-bit double move
100
101// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
102// scheduler into a branch sequence. This has to handle all permutations of
103// selection between i32/f32/f64 on ICC and FCC.
104let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
105 def SELECT_CC_Int_ICC
106 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, i32imm:$Cond),
107 "; SELECT_CC_Int_ICC PSEUDO!",
108 [(set IntRegs:$dst, (V8selecticc IntRegs:$T, IntRegs:$F,
109 imm:$Cond, ICC))]>;
110 def SELECT_CC_Int_FCC
111 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, i32imm:$Cond),
112 "; SELECT_CC_Int_FCC PSEUDO!",
113 [(set IntRegs:$dst, (V8selectfcc IntRegs:$T, IntRegs:$F,
114 imm:$Cond, FCC))]>;
115 def SELECT_CC_FP_ICC
116 : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, i32imm:$Cond),
117 "; SELECT_CC_FP_ICC PSEUDO!",
118 [(set FPRegs:$dst, (V8selecticc FPRegs:$T, FPRegs:$F,
119 imm:$Cond, ICC))]>;
120 def SELECT_CC_FP_FCC
121 : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, i32imm:$Cond),
122 "; SELECT_CC_FP_FCC PSEUDO!",
123 [(set FPRegs:$dst, (V8selectfcc FPRegs:$T, FPRegs:$F,
124 imm:$Cond, FCC))]>;
125 def SELECT_CC_DFP_ICC
126 : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
127 "; SELECT_CC_DFP_ICC PSEUDO!",
128 [(set DFPRegs:$dst, (V8selecticc DFPRegs:$T, DFPRegs:$F,
129 imm:$Cond, ICC))]>;
130 def SELECT_CC_DFP_FCC
131 : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
132 "; SELECT_CC_DFP_FCC PSEUDO!",
133 [(set DFPRegs:$dst, (V8selectfcc DFPRegs:$T, DFPRegs:$F,
134 imm:$Cond, FCC))]>;
135}
Chris Lattner275f6452004-02-28 19:37:18 +0000136
Brian Gaekea8056fa2004-03-06 05:32:13 +0000137// Section A.3 - Synthetic Instructions, p. 85
Brian Gaekec3e97012004-05-08 04:21:32 +0000138// special cases of JMPL:
Misha Brukman3df04c52004-10-14 22:32:49 +0000139let isReturn = 1, isTerminator = 1, hasDelaySlot = 1 in {
Misha Brukman3df04c52004-10-14 22:32:49 +0000140 let rd = O7.Num, rs1 = G0.Num, simm13 = 8 in
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000141 def RETL: F3_2<2, 0b111000, (ops),
Chris Lattnerbc3d3622005-12-17 08:08:42 +0000142 "retl", [(ret)]>;
Misha Brukman3df04c52004-10-14 22:32:49 +0000143}
Brian Gaeke8542e082004-04-02 20:53:37 +0000144
145// Section B.1 - Load Integer Instructions, p. 90
Chris Lattner19637832005-12-17 20:26:45 +0000146def LDSBrr : F3_1<3, 0b001001,
147 (ops IntRegs:$dst, MEMrr:$addr),
148 "ldsb [$addr], $dst",
149 [(set IntRegs:$dst, (sextload ADDRrr:$addr, i8))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000150def LDSBri : F3_2<3, 0b001001,
151 (ops IntRegs:$dst, MEMri:$addr),
152 "ldsb [$addr], $dst",
153 [(set IntRegs:$dst, (sextload ADDRri:$addr, i8))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000154def LDSHrr : F3_1<3, 0b001010,
155 (ops IntRegs:$dst, MEMrr:$addr),
156 "ldsh [$addr], $dst",
157 [(set IntRegs:$dst, (sextload ADDRrr:$addr, i16))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000158def LDSHri : F3_2<3, 0b001010,
159 (ops IntRegs:$dst, MEMri:$addr),
160 "ldsh [$addr], $dst",
161 [(set IntRegs:$dst, (sextload ADDRri:$addr, i16))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000162def LDUBrr : F3_1<3, 0b000001,
163 (ops IntRegs:$dst, MEMrr:$addr),
164 "ldub [$addr], $dst",
165 [(set IntRegs:$dst, (zextload ADDRrr:$addr, i8))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000166def LDUBri : F3_2<3, 0b000001,
167 (ops IntRegs:$dst, MEMri:$addr),
168 "ldub [$addr], $dst",
169 [(set IntRegs:$dst, (zextload ADDRri:$addr, i8))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000170def LDUHrr : F3_1<3, 0b000010,
171 (ops IntRegs:$dst, MEMrr:$addr),
172 "lduh [$addr], $dst",
173 [(set IntRegs:$dst, (zextload ADDRrr:$addr, i16))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000174def LDUHri : F3_2<3, 0b000010,
175 (ops IntRegs:$dst, MEMri:$addr),
176 "lduh [$addr], $dst",
177 [(set IntRegs:$dst, (zextload ADDRri:$addr, i16))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000178def LDrr : F3_1<3, 0b000000,
179 (ops IntRegs:$dst, MEMrr:$addr),
180 "ld [$addr], $dst",
181 [(set IntRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000182def LDri : F3_2<3, 0b000000,
183 (ops IntRegs:$dst, MEMri:$addr),
184 "ld [$addr], $dst",
185 [(set IntRegs:$dst, (load ADDRri:$addr))]>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000186
Brian Gaeke562d5b02004-06-18 05:19:27 +0000187// Section B.2 - Load Floating-point Instructions, p. 92
Chris Lattner96b84be2005-12-16 06:25:42 +0000188def LDFrr : F3_1<3, 0b100000,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000189 (ops FPRegs:$dst, MEMrr:$addr),
190 "ld [$addr], $dst",
191 [(set FPRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000192def LDFri : F3_2<3, 0b100000,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000193 (ops FPRegs:$dst, MEMri:$addr),
194 "ld [$addr], $dst",
195 [(set FPRegs:$dst, (load ADDRri:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000196def LDDFrr : F3_1<3, 0b100011,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000197 (ops DFPRegs:$dst, MEMrr:$addr),
198 "ldd [$addr], $dst",
199 [(set DFPRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000200def LDDFri : F3_2<3, 0b100011,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000201 (ops DFPRegs:$dst, MEMri:$addr),
202 "ldd [$addr], $dst",
203 [(set DFPRegs:$dst, (load ADDRri:$addr))]>;
Brian Gaeke562d5b02004-06-18 05:19:27 +0000204
Brian Gaeke8542e082004-04-02 20:53:37 +0000205// Section B.4 - Store Integer Instructions, p. 95
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000206def STBrr : F3_1<3, 0b000101,
207 (ops MEMrr:$addr, IntRegs:$src),
208 "stb $src, [$addr]",
209 [(truncstore IntRegs:$src, ADDRrr:$addr, i8)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000210def STBri : F3_2<3, 0b000101,
211 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000212 "stb $src, [$addr]",
213 [(truncstore IntRegs:$src, ADDRri:$addr, i8)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000214def STHrr : F3_1<3, 0b000110,
215 (ops MEMrr:$addr, IntRegs:$src),
216 "sth $src, [$addr]",
217 [(truncstore IntRegs:$src, ADDRrr:$addr, i16)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000218def STHri : F3_2<3, 0b000110,
219 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000220 "sth $src, [$addr]",
221 [(truncstore IntRegs:$src, ADDRri:$addr, i16)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000222def STrr : F3_1<3, 0b000100,
223 (ops MEMrr:$addr, IntRegs:$src),
224 "st $src, [$addr]",
225 [(store IntRegs:$src, ADDRrr:$addr)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000226def STri : F3_2<3, 0b000100,
227 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000228 "st $src, [$addr]",
229 [(store IntRegs:$src, ADDRri:$addr)]>;
Brian Gaekee7f9e0b2004-06-24 07:36:59 +0000230
231// Section B.5 - Store Floating-point Instructions, p. 97
Chris Lattner96b84be2005-12-16 06:25:42 +0000232def STFrr : F3_1<3, 0b100100,
Chris Lattner53ec2032005-12-17 20:47:16 +0000233 (ops MEMrr:$addr, FPRegs:$src),
234 "st $src, [$addr]",
235 [(store FPRegs:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000236def STFri : F3_2<3, 0b100100,
Chris Lattner53ec2032005-12-17 20:47:16 +0000237 (ops MEMri:$addr, FPRegs:$src),
238 "st $src, [$addr]",
239 [(store FPRegs:$src, ADDRri:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000240def STDFrr : F3_1<3, 0b100111,
Chris Lattner53ec2032005-12-17 20:47:16 +0000241 (ops MEMrr:$addr, DFPRegs:$src),
242 "std $src, [$addr]",
243 [(store DFPRegs:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000244def STDFri : F3_2<3, 0b100111,
Chris Lattner53ec2032005-12-17 20:47:16 +0000245 (ops MEMri:$addr, DFPRegs:$src),
246 "std $src, [$addr]",
247 [(store DFPRegs:$src, ADDRri:$addr)]>;
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000248
Brian Gaeke775158d2004-03-04 04:37:45 +0000249// Section B.9 - SETHI Instruction, p. 104
Chris Lattner13e15012005-12-16 07:18:48 +0000250def SETHIi: F2_1<0b100,
251 (ops IntRegs:$dst, i32imm:$src),
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000252 "sethi $src, $dst",
253 [(set IntRegs:$dst, SETHIimm:$src)]>;
Brian Gaekee8061732004-03-04 00:56:25 +0000254
Brian Gaeke8542e082004-04-02 20:53:37 +0000255// Section B.10 - NOP Instruction, p. 105
256// (It's a special case of SETHI)
Misha Brukmand36047d2004-10-14 22:33:32 +0000257let rd = 0, imm22 = 0 in
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000258 def NOP : F2_1<0b100, (ops), "nop", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000259
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000260// Section B.11 - Logical Instructions, p. 106
Chris Lattner96b84be2005-12-16 06:25:42 +0000261def ANDrr : F3_1<2, 0b000001,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000262 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000263 "and $b, $c, $dst",
264 [(set IntRegs:$dst, (and IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000265def ANDri : F3_2<2, 0b000001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000266 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000267 "and $b, $c, $dst",
268 [(set IntRegs:$dst, (and IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000269def ANDNrr : F3_1<2, 0b000101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000270 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000271 "andn $b, $c, $dst",
272 [(set IntRegs:$dst, (and IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000273def ANDNri : F3_2<2, 0b000101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000274 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000275 "andn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000276def ORrr : F3_1<2, 0b000010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000277 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000278 "or $b, $c, $dst",
279 [(set IntRegs:$dst, (or IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000280def ORri : F3_2<2, 0b000010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000281 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000282 "or $b, $c, $dst",
283 [(set IntRegs:$dst, (or IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000284def ORNrr : F3_1<2, 0b000110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000285 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000286 "orn $b, $c, $dst",
287 [(set IntRegs:$dst, (or IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000288def ORNri : F3_2<2, 0b000110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000289 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000290 "orn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000291def XORrr : F3_1<2, 0b000011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000292 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000293 "xor $b, $c, $dst",
294 [(set IntRegs:$dst, (xor IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000295def XORri : F3_2<2, 0b000011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000296 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000297 "xor $b, $c, $dst",
298 [(set IntRegs:$dst, (xor IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000299def XNORrr : F3_1<2, 0b000111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000300 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000301 "xnor $b, $c, $dst",
302 [(set IntRegs:$dst, (xor IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000303def XNORri : F3_2<2, 0b000111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000304 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000305 "xnor $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000306
307// Section B.12 - Shift Instructions, p. 107
Chris Lattner96b84be2005-12-16 06:25:42 +0000308def SLLrr : F3_1<2, 0b100101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000309 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000310 "sll $b, $c, $dst",
311 [(set IntRegs:$dst, (shl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000312def SLLri : F3_2<2, 0b100101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000313 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000314 "sll $b, $c, $dst",
315 [(set IntRegs:$dst, (shl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000316def SRLrr : F3_1<2, 0b100110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000317 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000318 "srl $b, $c, $dst",
319 [(set IntRegs:$dst, (srl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000320def SRLri : F3_2<2, 0b100110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000321 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000322 "srl $b, $c, $dst",
323 [(set IntRegs:$dst, (srl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000324def SRArr : F3_1<2, 0b100111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000325 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000326 "sra $b, $c, $dst",
327 [(set IntRegs:$dst, (sra IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000328def SRAri : F3_2<2, 0b100111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000329 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000330 "sra $b, $c, $dst",
331 [(set IntRegs:$dst, (sra IntRegs:$b, simm13:$c))]>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000332
333// Section B.13 - Add Instructions, p. 108
Chris Lattner96b84be2005-12-16 06:25:42 +0000334def ADDrr : F3_1<2, 0b000000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000335 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000336 "add $b, $c, $dst",
337 [(set IntRegs:$dst, (add IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000338def ADDri : F3_2<2, 0b000000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000339 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000340 "add $b, $c, $dst",
341 [(set IntRegs:$dst, (add IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000342def ADDCCrr : F3_1<2, 0b010000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000343 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000344 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000345def ADDCCri : F3_2<2, 0b010000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000346 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000347 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000348def ADDXrr : F3_1<2, 0b001000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000349 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000350 "addx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000351def ADDXri : F3_2<2, 0b001000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000352 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000353 "addx $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000354
Brian Gaeke775158d2004-03-04 04:37:45 +0000355// Section B.15 - Subtract Instructions, p. 110
Chris Lattner96b84be2005-12-16 06:25:42 +0000356def SUBrr : F3_1<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000357 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000358 "sub $b, $c, $dst",
359 [(set IntRegs:$dst, (sub IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000360def SUBri : F3_2<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000361 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000362 "sub $b, $c, $dst",
363 [(set IntRegs:$dst, (sub IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000364def SUBXrr : F3_1<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000365 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000366 "subx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000367def SUBXri : F3_2<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000368 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000369 "subx $b, $c, $dst", []>;
Chris Lattner87a63f82005-12-17 21:13:50 +0000370def SUBCCrr : F3_1<2, 0b010100,
371 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
372 "subcc $b, $c, $dst", []>;
373def SUBCCri : F3_2<2, 0b010100,
374 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
375 "subcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000376def SUBXCCrr: F3_1<2, 0b011100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000377 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000378 "subxcc $b, $c, $dst", []>;
Brian Gaeke775158d2004-03-04 04:37:45 +0000379
Brian Gaeke032f80f2004-03-16 22:37:13 +0000380// Section B.18 - Multiply Instructions, p. 113
Chris Lattner96b84be2005-12-16 06:25:42 +0000381def UMULrr : F3_1<2, 0b001010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000382 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000383 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000384def UMULri : F3_2<2, 0b001010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000385 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000386 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000387def SMULrr : F3_1<2, 0b001011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000388 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner37949f52005-12-17 22:22:53 +0000389 "smul $b, $c, $dst",
390 [(set IntRegs:$dst, (mul IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000391def SMULri : F3_2<2, 0b001011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000392 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner37949f52005-12-17 22:22:53 +0000393 "smul $b, $c, $dst",
394 [(set IntRegs:$dst, (mul IntRegs:$b, simm13:$c))]>;
Brian Gaeke032f80f2004-03-16 22:37:13 +0000395
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000396// Section B.19 - Divide Instructions, p. 115
Chris Lattner96b84be2005-12-16 06:25:42 +0000397def UDIVrr : F3_1<2, 0b001110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000398 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000399 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000400def UDIVri : F3_2<2, 0b001110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000401 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000402 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000403def SDIVrr : F3_1<2, 0b001111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000404 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000405 "sdiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000406def SDIVri : F3_2<2, 0b001111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000407 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000408 "sdiv $b, $c, $dst", []>;
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000409
Brian Gaekea8056fa2004-03-06 05:32:13 +0000410// Section B.20 - SAVE and RESTORE, p. 117
Chris Lattner96b84be2005-12-16 06:25:42 +0000411def SAVErr : F3_1<2, 0b111100,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000412 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000413 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000414def SAVEri : F3_2<2, 0b111100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000415 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000416 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000417def RESTORErr : F3_1<2, 0b111101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000418 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000419 "restore $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000420def RESTOREri : F3_2<2, 0b111101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000421 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000422 "restore $b, $c, $dst", []>;
Brian Gaekea8056fa2004-03-06 05:32:13 +0000423
Brian Gaekec3e97012004-05-08 04:21:32 +0000424// Section B.21 - Branch on Integer Condition Codes Instructions, p. 119
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000425
426// conditional branch class:
Chris Lattner4d55aca2005-12-18 01:20:35 +0000427class BranchV8<bits<4> cc, dag ops, string asmstr, list<dag> pattern>
428 : F2_2<cc, 0b010, ops, asmstr, pattern> {
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000429 let isBranch = 1;
430 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000431 let hasDelaySlot = 1;
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000432}
Chris Lattner0f6eab32004-07-31 02:24:37 +0000433
434let isBarrier = 1 in
Chris Lattner04dd6732005-12-18 01:46:58 +0000435 def BA : BranchV8<0b1000, (ops brtarget:$dst),
436 "ba $dst",
437 [(br bb:$dst)]>;
438def BNE : BranchV8<0b1001, (ops brtarget:$dst),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000439 "bne $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000440 [(V8bricc bb:$dst, SETNE, ICC)]>;
441def BE : BranchV8<0b0001, (ops brtarget:$dst),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000442 "be $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000443 [(V8bricc bb:$dst, SETEQ, ICC)]>;
444def BG : BranchV8<0b1010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000445 "bg $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000446 [(V8bricc bb:$dst, SETGT, ICC)]>;
447def BLE : BranchV8<0b0010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000448 "ble $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000449 [(V8bricc bb:$dst, SETLE, ICC)]>;
450def BGE : BranchV8<0b1011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000451 "bge $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000452 [(V8bricc bb:$dst, SETGE, ICC)]>;
453def BL : BranchV8<0b0011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000454 "bl $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000455 [(V8bricc bb:$dst, SETLT, ICC)]>;
456def BGU : BranchV8<0b1100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000457 "bgu $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000458 [(V8bricc bb:$dst, SETUGT, ICC)]>;
459def BLEU : BranchV8<0b0100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000460 "bleu $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000461 [(V8bricc bb:$dst, SETULE, ICC)]>;
462def BCC : BranchV8<0b1101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000463 "bcc $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000464 [(V8bricc bb:$dst, SETUGE, ICC)]>;
465def BCS : BranchV8<0b0101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000466 "bcs $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000467 [(V8bricc bb:$dst, SETULT, ICC)]>;
Brian Gaekec3e97012004-05-08 04:21:32 +0000468
Brian Gaeke4185d032004-07-08 09:08:22 +0000469// Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121
470
471// floating-point conditional branch class:
Chris Lattner4d55aca2005-12-18 01:20:35 +0000472class FPBranchV8<bits<4> cc, dag ops, string asmstr, list<dag> pattern>
473 : F2_2<cc, 0b110, ops, asmstr, pattern> {
Brian Gaeke4185d032004-07-08 09:08:22 +0000474 let isBranch = 1;
475 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000476 let hasDelaySlot = 1;
Brian Gaeke4185d032004-07-08 09:08:22 +0000477}
478
Chris Lattner04dd6732005-12-18 01:46:58 +0000479def FBU : FPBranchV8<0b0111, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000480 "fbu $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000481 [(V8brfcc bb:$dst, SETUO, FCC)]>;
482def FBG : FPBranchV8<0b0110, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000483 "fbg $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000484 [(V8brfcc bb:$dst, SETGT, FCC)]>;
485def FBUG : FPBranchV8<0b0101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000486 "fbug $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000487 [(V8brfcc bb:$dst, SETUGT, FCC)]>;
488def FBL : FPBranchV8<0b0100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000489 "fbl $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000490 [(V8brfcc bb:$dst, SETLT, FCC)]>;
491def FBUL : FPBranchV8<0b0011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000492 "fbul $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000493 [(V8brfcc bb:$dst, SETULT, FCC)]>;
494def FBLG : FPBranchV8<0b0010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000495 "fblg $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000496 [(V8brfcc bb:$dst, SETONE, FCC)]>;
497def FBNE : FPBranchV8<0b0001, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000498 "fbne $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000499 [(V8brfcc bb:$dst, SETNE, FCC)]>;
500def FBE : FPBranchV8<0b1001, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000501 "fbe $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000502 [(V8brfcc bb:$dst, SETEQ, FCC)]>;
503def FBUE : FPBranchV8<0b1010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000504 "fbue $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000505 [(V8brfcc bb:$dst, SETUEQ, FCC)]>;
506def FBGE : FPBranchV8<0b1011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000507 "fbge $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000508 [(V8brfcc bb:$dst, SETGE, FCC)]>;
509def FBUGE: FPBranchV8<0b1100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000510 "fbuge $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000511 [(V8brfcc bb:$dst, SETUGE, FCC)]>;
512def FBLE : FPBranchV8<0b1101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000513 "fble $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000514 [(V8brfcc bb:$dst, SETLE, FCC)]>;
515def FBULE: FPBranchV8<0b1110, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000516 "fbule $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000517 [(V8brfcc bb:$dst, SETULE, FCC)]>;
518def FBO : FPBranchV8<0b1111, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000519 "fbo $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000520 [(V8brfcc bb:$dst, SETO, FCC)]>;
Brian Gaeke4185d032004-07-08 09:08:22 +0000521
Brian Gaekeb354b712004-11-16 07:32:09 +0000522
523
Brian Gaeke8542e082004-04-02 20:53:37 +0000524// Section B.24 - Call and Link Instruction, p. 125
Brian Gaekea8056fa2004-03-06 05:32:13 +0000525// This is the only Format 1 instruction
Brian Gaekeb354b712004-11-16 07:32:09 +0000526let Uses = [O0, O1, O2, O3, O4, O5], hasDelaySlot = 1, isCall = 1 in {
Brian Gaeked7bf5012004-09-30 04:04:48 +0000527 // pc-relative call:
Brian Gaekeb354b712004-11-16 07:32:09 +0000528 let Defs = [O0, O1, O2, O3, O4, O5, O7, G1, G2, G3, G4, G5, G6, G7,
529 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in
Chris Lattnereee99bd2005-12-18 08:21:00 +0000530 def CALL : InstV8<(ops IntRegs:$dst), "call $dst", []> {
Brian Gaeke374b36d2004-09-29 20:45:05 +0000531 bits<30> disp;
532 let op = 1;
533 let Inst{29-0} = disp;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000534 }
Brian Gaekeb354b712004-11-16 07:32:09 +0000535
536 // indirect call (O7 is an EXPLICIT def in indirect calls, so it cannot also
537 // be an implicit def):
538 let Defs = [O0, O1, O2, O3, O4, O5, G1, G2, G3, G4, G5, G6, G7,
539 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in
Chris Lattner1c4f4352005-12-16 06:52:00 +0000540 def JMPLrr : F3_1<2, 0b111000,
541 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000542 "jmpl $b+$c, $dst", []>;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000543}
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000544
Chris Lattner37949f52005-12-17 22:22:53 +0000545// Section B.28 - Read State Register Instructions
546def RDY : F3_1<2, 0b101000,
547 (ops IntRegs:$dst),
548 "rdy $dst", []>;
549
Chris Lattner22ede702004-04-07 04:06:46 +0000550// Section B.29 - Write State Register Instructions
Chris Lattner37949f52005-12-17 22:22:53 +0000551def WRYrr : F3_1<2, 0b110000,
552 (ops IntRegs:$b, IntRegs:$c),
553 "wr $b, $c, %y", []>;
554def WRYri : F3_2<2, 0b110000,
555 (ops IntRegs:$b, i32imm:$c),
556 "wr $b, $c, %y", []>;
Chris Lattner61790472004-04-07 05:04:01 +0000557
Brian Gaekec53105c2004-06-27 22:53:56 +0000558// Convert Integer to Floating-point Instructions, p. 141
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000559def FITOS : F3_3<2, 0b110100, 0b011000100,
560 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000561 "fitos $src, $dst",
562 [(set FPRegs:$dst, (V8itof FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000563def FITOD : F3_3<2, 0b110100, 0b011001000,
564 (ops DFPRegs:$dst, DFPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000565 "fitod $src, $dst",
566 [(set DFPRegs:$dst, (V8itof DFPRegs:$src))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000567
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000568// Convert Floating-point to Integer Instructions, p. 142
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000569def FSTOI : F3_3<2, 0b110100, 0b011010001,
570 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000571 "fstoi $src, $dst",
572 [(set FPRegs:$dst, (V8ftoi FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000573def FDTOI : F3_3<2, 0b110100, 0b011010010,
574 (ops DFPRegs:$dst, DFPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000575 "fdtoi $src, $dst",
576 [(set DFPRegs:$dst, (V8ftoi DFPRegs:$src))]>;
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000577
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000578// Convert between Floating-point Formats Instructions, p. 143
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000579def FSTOD : F3_3<2, 0b110100, 0b011001001,
580 (ops DFPRegs:$dst, FPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000581 "fstod $src, $dst",
582 [(set DFPRegs:$dst, (fextend FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000583def FDTOS : F3_3<2, 0b110100, 0b011000110,
584 (ops FPRegs:$dst, DFPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000585 "fdtos $src, $dst",
586 [(set FPRegs:$dst, (fround DFPRegs:$src))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000587
Brian Gaekef89cc652004-06-18 06:28:10 +0000588// Floating-point Move Instructions, p. 144
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000589def FMOVS : F3_3<2, 0b110100, 0b000000001,
590 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner558bfe02005-12-17 23:05:35 +0000591 "fmovs $src, $dst", []>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000592def FNEGS : F3_3<2, 0b110100, 0b000000101,
593 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000594 "fnegs $src, $dst",
595 [(set FPRegs:$dst, (fneg FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000596def FABSS : F3_3<2, 0b110100, 0b000001001,
597 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000598 "fabss $src, $dst",
599 [(set FPRegs:$dst, (fabs FPRegs:$src))]>;
Chris Lattner38abcb52005-12-17 23:52:08 +0000600// FIXME: ADD FNEGD/FABSD pseudo instructions.
601
Chris Lattner294974b2005-12-17 23:20:27 +0000602
603// Floating-point Square Root Instructions, p.145
604def FSQRTS : F3_3<2, 0b110100, 0b000101001,
605 (ops FPRegs:$dst, FPRegs:$src),
606 "fsqrts $src, $dst",
607 [(set FPRegs:$dst, (fsqrt FPRegs:$src))]>;
608def FSQRTD : F3_3<2, 0b110100, 0b000101010,
609 (ops DFPRegs:$dst, DFPRegs:$src),
610 "fsqrtd $src, $dst",
611 [(set DFPRegs:$dst, (fsqrt DFPRegs:$src))]>;
612
613
Brian Gaekef89cc652004-06-18 06:28:10 +0000614
Brian Gaekec53105c2004-06-27 22:53:56 +0000615// Floating-point Add and Subtract Instructions, p. 146
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000616def FADDS : F3_3<2, 0b110100, 0b001000001,
617 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000618 "fadds $src1, $src2, $dst",
619 [(set FPRegs:$dst, (fadd FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000620def FADDD : F3_3<2, 0b110100, 0b001000010,
621 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000622 "faddd $src1, $src2, $dst",
623 [(set DFPRegs:$dst, (fadd DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000624def FSUBS : F3_3<2, 0b110100, 0b001000101,
625 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000626 "fsubs $src1, $src2, $dst",
627 [(set FPRegs:$dst, (fsub FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000628def FSUBD : F3_3<2, 0b110100, 0b001000110,
629 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000630 "fsubd $src1, $src2, $dst",
631 [(set DFPRegs:$dst, (fsub DFPRegs:$src1, DFPRegs:$src2))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000632
633// Floating-point Multiply and Divide Instructions, p. 147
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000634def FMULS : F3_3<2, 0b110100, 0b001001001,
635 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000636 "fmuls $src1, $src2, $dst",
637 [(set FPRegs:$dst, (fmul FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000638def FMULD : F3_3<2, 0b110100, 0b001001010,
639 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000640 "fmuld $src1, $src2, $dst",
641 [(set DFPRegs:$dst, (fmul DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000642def FSMULD : F3_3<2, 0b110100, 0b001101001,
643 (ops DFPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000644 "fsmuld $src1, $src2, $dst",
645 [(set DFPRegs:$dst, (fmul (fextend FPRegs:$src1),
646 (fextend FPRegs:$src2)))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000647def FDIVS : F3_3<2, 0b110100, 0b001001101,
648 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000649 "fdivs $src1, $src2, $dst",
Chris Lattnerb4d51722005-12-17 23:14:30 +0000650 [(set FPRegs:$dst, (fdiv FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000651def FDIVD : F3_3<2, 0b110100, 0b001001110,
652 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000653 "fdivd $src1, $src2, $dst",
654 [(set DFPRegs:$dst, (fdiv DFPRegs:$src1, DFPRegs:$src2))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000655
Brian Gaeke4185d032004-07-08 09:08:22 +0000656// Floating-point Compare Instructions, p. 148
Brian Gaeked7bf5012004-09-30 04:04:48 +0000657// Note: the 2nd template arg is different for these guys.
658// Note 2: the result of a FCMP is not available until the 2nd cycle
659// after the instr is retired, but there is no interlock. This behavior
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000660// is modelled with a forced noop after the instruction.
661def FCMPS : F3_3<2, 0b110101, 0b001010001,
662 (ops FPRegs:$src1, FPRegs:$src2),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000663 "fcmps $src1, $src2\n\tnop",
664 [(set FCC, (V8cmpfcc FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000665def FCMPD : F3_3<2, 0b110101, 0b001010010,
666 (ops DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000667 "fcmpd $src1, $src2\n\tnop",
668 [(set FCC, (V8cmpfcc DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000669
670//===----------------------------------------------------------------------===//
671// Non-Instruction Patterns
672//===----------------------------------------------------------------------===//
673
674// Small immediates.
675def : Pat<(i32 simm13:$val),
676 (ORri G0, imm:$val)>;
Chris Lattnerb71f9f82005-12-17 19:41:43 +0000677// Arbitrary immediates.
678def : Pat<(i32 imm:$val),
Chris Lattnerbc83fd92005-12-17 20:04:49 +0000679 (ORri (SETHIi (HI22 imm:$val)), (LO10 imm:$val))>;
Chris Lattnere3572462005-12-18 02:10:39 +0000680
Chris Lattner76acc872005-12-18 02:37:35 +0000681// Global addresses, constant pool entries
Chris Lattnere3572462005-12-18 02:10:39 +0000682def : Pat<(V8hi tglobaladdr:$in), (SETHIi tglobaladdr:$in)>;
683def : Pat<(V8lo tglobaladdr:$in), (ORri G0, tglobaladdr:$in)>;
Chris Lattner76acc872005-12-18 02:37:35 +0000684def : Pat<(V8hi tconstpool:$in), (SETHIi tconstpool:$in)>;
685def : Pat<(V8lo tconstpool:$in), (ORri G0, tconstpool:$in)>;