blob: fa6accca12040693379e895cfe4ae289d738fe76 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Josh Poimboeufc207aee2017-06-28 10:11:06 -050036#include <linux/frame.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030037#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030038#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040039
Feng Wu28b835d2015-09-18 22:29:54 +080040#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080041#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080042#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020043#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020044#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080045#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020046#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020047#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010048#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080049#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010050#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080051#include <asm/irq_remapping.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070052#include <asm/mmu_context.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080053
Marcelo Tosatti229456f2009-06-17 09:22:14 -030054#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020055#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030056
Avi Kivity4ecac3f2008-05-13 13:23:38 +030057#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040058#define __ex_clear(x, reg) \
59 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030060
Avi Kivity6aa8b732006-12-10 02:21:36 -080061MODULE_AUTHOR("Qumranet");
62MODULE_LICENSE("GPL");
63
Josh Triplette9bda3b2012-03-20 23:33:51 -070064static const struct x86_cpu_id vmx_cpu_id[] = {
65 X86_FEATURE_MATCH(X86_FEATURE_VMX),
66 {}
67};
68MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
69
Rusty Russell476bc002012-01-13 09:32:18 +103070static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020071module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080072
Rusty Russell476bc002012-01-13 09:32:18 +103073static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020074module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020075
Rusty Russell476bc002012-01-13 09:32:18 +103076static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020077module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080078
Rusty Russell476bc002012-01-13 09:32:18 +103079static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070080module_param_named(unrestricted_guest,
81 enable_unrestricted_guest, bool, S_IRUGO);
82
Xudong Hao83c3a332012-05-28 19:33:35 +080083static bool __read_mostly enable_ept_ad_bits = 1;
84module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
85
Avi Kivitya27685c2012-06-12 20:30:18 +030086static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020087module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030088
Rusty Russell476bc002012-01-13 09:32:18 +103089static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030090module_param(fasteoi, bool, S_IRUGO);
91
Yang Zhang5a717852013-04-11 19:25:16 +080092static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080093module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080094
Abel Gordonabc4fc52013-04-18 14:35:25 +030095static bool __read_mostly enable_shadow_vmcs = 1;
96module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030097/*
98 * If nested=1, nested virtualization is supported, i.e., guests may use
99 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
100 * use VMX instructions.
101 */
Rusty Russell476bc002012-01-13 09:32:18 +1030102static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300103module_param(nested, bool, S_IRUGO);
104
Wanpeng Li20300092014-12-02 19:14:59 +0800105static u64 __read_mostly host_xss;
106
Kai Huang843e4332015-01-28 10:54:28 +0800107static bool __read_mostly enable_pml = 1;
108module_param_named(pml, enable_pml, bool, S_IRUGO);
109
Haozhong Zhang64903d62015-10-20 15:39:09 +0800110#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
111
Yunhong Jiang64672c92016-06-13 14:19:59 -0700112/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
113static int __read_mostly cpu_preemption_timer_multi;
114static bool __read_mostly enable_preemption_timer = 1;
115#ifdef CONFIG_X86_64
116module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
117#endif
118
Gleb Natapov50378782013-02-04 16:00:28 +0200119#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
120#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200121#define KVM_VM_CR0_ALWAYS_ON \
122 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200123#define KVM_CR4_GUEST_OWNED_BITS \
124 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700125 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200126
Avi Kivitycdc0e242009-12-06 17:21:14 +0200127#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
128#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
129
Avi Kivity78ac8b42010-04-08 18:19:35 +0300130#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
131
Jan Kiszkaf4124502014-03-07 20:03:13 +0100132#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
133
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800134/*
Jan Dakinevich16c2aec2016-10-28 07:00:30 +0300135 * Hyper-V requires all of these, so mark them as supported even though
136 * they are just treated the same as all-context.
137 */
138#define VMX_VPID_EXTENT_SUPPORTED_MASK \
139 (VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT | \
140 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT | \
141 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT | \
142 VMX_VPID_EXTENT_SINGLE_NON_GLOBAL_BIT)
143
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800144/*
145 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
146 * ple_gap: upper bound on the amount of time between two successive
147 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500148 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800149 * ple_window: upper bound on the amount of time a guest is allowed to execute
150 * in a PAUSE loop. Tests indicate that most spinlocks are held for
151 * less than 2^12 cycles
152 * Time is measured based on a counter that runs at the same rate as the TSC,
153 * refer SDM volume 3b section 21.6.13 & 22.1.3.
154 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200155#define KVM_VMX_DEFAULT_PLE_GAP 128
156#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
157#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
158#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
159#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
160 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
161
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800162static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
163module_param(ple_gap, int, S_IRUGO);
164
165static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
166module_param(ple_window, int, S_IRUGO);
167
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200168/* Default doubles per-vcpu window every exit. */
169static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
170module_param(ple_window_grow, int, S_IRUGO);
171
172/* Default resets per-vcpu window every exit to ple_window. */
173static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
174module_param(ple_window_shrink, int, S_IRUGO);
175
176/* Default is to compute the maximum so we can never overflow. */
177static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
178static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
179module_param(ple_window_max, int, S_IRUGO);
180
Avi Kivity83287ea422012-09-16 15:10:57 +0300181extern const ulong vmx_return;
182
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200183#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300184#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300185
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400186struct vmcs {
187 u32 revision_id;
188 u32 abort;
189 char data[0];
190};
191
Nadav Har'Eld462b812011-05-24 15:26:10 +0300192/*
193 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
194 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
195 * loaded on this CPU (so we can clear them if the CPU goes down).
196 */
197struct loaded_vmcs {
198 struct vmcs *vmcs;
Jim Mattson355f4fb2016-10-28 08:29:39 -0700199 struct vmcs *shadow_vmcs;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300200 int cpu;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +0200201 bool launched;
202 bool nmi_known_unmasked;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300203 struct list_head loaded_vmcss_on_cpu_link;
204};
205
Avi Kivity26bb0982009-09-07 11:14:12 +0300206struct shared_msr_entry {
207 unsigned index;
208 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200209 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300210};
211
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300212/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300213 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
214 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
215 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
216 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
217 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
218 * More than one of these structures may exist, if L1 runs multiple L2 guests.
219 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
220 * underlying hardware which will be used to run L2.
221 * This structure is packed to ensure that its layout is identical across
222 * machines (necessary for live migration).
223 * If there are changes in this struct, VMCS12_REVISION must be changed.
224 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300225typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300226struct __packed vmcs12 {
227 /* According to the Intel spec, a VMCS region must start with the
228 * following two fields. Then follow implementation-specific data.
229 */
230 u32 revision_id;
231 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300232
Nadav Har'El27d6c862011-05-25 23:06:59 +0300233 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
234 u32 padding[7]; /* room for future expansion */
235
Nadav Har'El22bd0352011-05-25 23:05:57 +0300236 u64 io_bitmap_a;
237 u64 io_bitmap_b;
238 u64 msr_bitmap;
239 u64 vm_exit_msr_store_addr;
240 u64 vm_exit_msr_load_addr;
241 u64 vm_entry_msr_load_addr;
242 u64 tsc_offset;
243 u64 virtual_apic_page_addr;
244 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800245 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300246 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800247 u64 eoi_exit_bitmap0;
248 u64 eoi_exit_bitmap1;
249 u64 eoi_exit_bitmap2;
250 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800251 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300252 u64 guest_physical_address;
253 u64 vmcs_link_pointer;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400254 u64 pml_address;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300255 u64 guest_ia32_debugctl;
256 u64 guest_ia32_pat;
257 u64 guest_ia32_efer;
258 u64 guest_ia32_perf_global_ctrl;
259 u64 guest_pdptr0;
260 u64 guest_pdptr1;
261 u64 guest_pdptr2;
262 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100263 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300264 u64 host_ia32_pat;
265 u64 host_ia32_efer;
266 u64 host_ia32_perf_global_ctrl;
267 u64 padding64[8]; /* room for future expansion */
268 /*
269 * To allow migration of L1 (complete with its L2 guests) between
270 * machines of different natural widths (32 or 64 bit), we cannot have
271 * unsigned long fields with no explict size. We use u64 (aliased
272 * natural_width) instead. Luckily, x86 is little-endian.
273 */
274 natural_width cr0_guest_host_mask;
275 natural_width cr4_guest_host_mask;
276 natural_width cr0_read_shadow;
277 natural_width cr4_read_shadow;
278 natural_width cr3_target_value0;
279 natural_width cr3_target_value1;
280 natural_width cr3_target_value2;
281 natural_width cr3_target_value3;
282 natural_width exit_qualification;
283 natural_width guest_linear_address;
284 natural_width guest_cr0;
285 natural_width guest_cr3;
286 natural_width guest_cr4;
287 natural_width guest_es_base;
288 natural_width guest_cs_base;
289 natural_width guest_ss_base;
290 natural_width guest_ds_base;
291 natural_width guest_fs_base;
292 natural_width guest_gs_base;
293 natural_width guest_ldtr_base;
294 natural_width guest_tr_base;
295 natural_width guest_gdtr_base;
296 natural_width guest_idtr_base;
297 natural_width guest_dr7;
298 natural_width guest_rsp;
299 natural_width guest_rip;
300 natural_width guest_rflags;
301 natural_width guest_pending_dbg_exceptions;
302 natural_width guest_sysenter_esp;
303 natural_width guest_sysenter_eip;
304 natural_width host_cr0;
305 natural_width host_cr3;
306 natural_width host_cr4;
307 natural_width host_fs_base;
308 natural_width host_gs_base;
309 natural_width host_tr_base;
310 natural_width host_gdtr_base;
311 natural_width host_idtr_base;
312 natural_width host_ia32_sysenter_esp;
313 natural_width host_ia32_sysenter_eip;
314 natural_width host_rsp;
315 natural_width host_rip;
316 natural_width paddingl[8]; /* room for future expansion */
317 u32 pin_based_vm_exec_control;
318 u32 cpu_based_vm_exec_control;
319 u32 exception_bitmap;
320 u32 page_fault_error_code_mask;
321 u32 page_fault_error_code_match;
322 u32 cr3_target_count;
323 u32 vm_exit_controls;
324 u32 vm_exit_msr_store_count;
325 u32 vm_exit_msr_load_count;
326 u32 vm_entry_controls;
327 u32 vm_entry_msr_load_count;
328 u32 vm_entry_intr_info_field;
329 u32 vm_entry_exception_error_code;
330 u32 vm_entry_instruction_len;
331 u32 tpr_threshold;
332 u32 secondary_vm_exec_control;
333 u32 vm_instruction_error;
334 u32 vm_exit_reason;
335 u32 vm_exit_intr_info;
336 u32 vm_exit_intr_error_code;
337 u32 idt_vectoring_info_field;
338 u32 idt_vectoring_error_code;
339 u32 vm_exit_instruction_len;
340 u32 vmx_instruction_info;
341 u32 guest_es_limit;
342 u32 guest_cs_limit;
343 u32 guest_ss_limit;
344 u32 guest_ds_limit;
345 u32 guest_fs_limit;
346 u32 guest_gs_limit;
347 u32 guest_ldtr_limit;
348 u32 guest_tr_limit;
349 u32 guest_gdtr_limit;
350 u32 guest_idtr_limit;
351 u32 guest_es_ar_bytes;
352 u32 guest_cs_ar_bytes;
353 u32 guest_ss_ar_bytes;
354 u32 guest_ds_ar_bytes;
355 u32 guest_fs_ar_bytes;
356 u32 guest_gs_ar_bytes;
357 u32 guest_ldtr_ar_bytes;
358 u32 guest_tr_ar_bytes;
359 u32 guest_interruptibility_info;
360 u32 guest_activity_state;
361 u32 guest_sysenter_cs;
362 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100363 u32 vmx_preemption_timer_value;
364 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300365 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800366 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300367 u16 guest_es_selector;
368 u16 guest_cs_selector;
369 u16 guest_ss_selector;
370 u16 guest_ds_selector;
371 u16 guest_fs_selector;
372 u16 guest_gs_selector;
373 u16 guest_ldtr_selector;
374 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800375 u16 guest_intr_status;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400376 u16 guest_pml_index;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300377 u16 host_es_selector;
378 u16 host_cs_selector;
379 u16 host_ss_selector;
380 u16 host_ds_selector;
381 u16 host_fs_selector;
382 u16 host_gs_selector;
383 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300384};
385
386/*
387 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
388 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
389 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
390 */
391#define VMCS12_REVISION 0x11e57ed0
392
393/*
394 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
395 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
396 * current implementation, 4K are reserved to avoid future complications.
397 */
398#define VMCS12_SIZE 0x1000
399
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300400/* Used to remember the last vmcs02 used for some recently used vmcs12s */
401struct vmcs02_list {
402 struct list_head list;
403 gpa_t vmptr;
404 struct loaded_vmcs vmcs02;
405};
406
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300407/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300408 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
409 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
410 */
411struct nested_vmx {
412 /* Has the level1 guest done vmxon? */
413 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400414 gpa_t vmxon_ptr;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400415 bool pml_full;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300416
417 /* The guest-physical address of the current VMCS L1 keeps for L2 */
418 gpa_t current_vmptr;
David Matlack4f2777b2016-07-13 17:16:37 -0700419 /*
420 * Cache of the guest's VMCS, existing outside of guest memory.
421 * Loaded from guest memory during VMPTRLD. Flushed to guest
David Matlack8ca44e82017-08-01 14:00:39 -0700422 * memory during VMCLEAR and VMPTRLD.
David Matlack4f2777b2016-07-13 17:16:37 -0700423 */
424 struct vmcs12 *cached_vmcs12;
Abel Gordon012f83c2013-04-18 14:39:25 +0300425 /*
426 * Indicates if the shadow vmcs must be updated with the
427 * data hold by vmcs12
428 */
429 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300430
431 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
432 struct list_head vmcs02_pool;
433 int vmcs02_num;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +0200434 bool change_vmcs01_virtual_x2apic_mode;
Nadav Har'El644d7112011-05-25 23:12:35 +0300435 /* L2 must run next, and mustn't decide to exit to L1. */
436 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300437 /*
438 * Guest pages referred to in vmcs02 with host-physical pointers, so
439 * we must keep them pinned while L2 runs.
440 */
441 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800442 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800443 struct page *pi_desc_page;
444 struct pi_desc *pi_desc;
445 bool pi_pending;
446 u16 posted_intr_nv;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100447
Radim Krčmářd048c092016-08-08 20:16:22 +0200448 unsigned long *msr_bitmap;
449
Jan Kiszkaf4124502014-03-07 20:03:13 +0100450 struct hrtimer preemption_timer;
451 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200452
453 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
454 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800455
Wanpeng Li5c614b32015-10-13 09:18:36 -0700456 u16 vpid02;
457 u16 last_vpid;
458
David Matlack0115f9c2016-11-29 18:14:06 -0800459 /*
460 * We only store the "true" versions of the VMX capability MSRs. We
461 * generate the "non-true" versions by setting the must-be-1 bits
462 * according to the SDM.
463 */
Wincy Vanb9c237b2015-02-03 23:56:30 +0800464 u32 nested_vmx_procbased_ctls_low;
465 u32 nested_vmx_procbased_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800466 u32 nested_vmx_secondary_ctls_low;
467 u32 nested_vmx_secondary_ctls_high;
468 u32 nested_vmx_pinbased_ctls_low;
469 u32 nested_vmx_pinbased_ctls_high;
470 u32 nested_vmx_exit_ctls_low;
471 u32 nested_vmx_exit_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800472 u32 nested_vmx_entry_ctls_low;
473 u32 nested_vmx_entry_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800474 u32 nested_vmx_misc_low;
475 u32 nested_vmx_misc_high;
476 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700477 u32 nested_vmx_vpid_caps;
David Matlack62cc6b9d2016-11-29 18:14:07 -0800478 u64 nested_vmx_basic;
479 u64 nested_vmx_cr0_fixed0;
480 u64 nested_vmx_cr0_fixed1;
481 u64 nested_vmx_cr4_fixed0;
482 u64 nested_vmx_cr4_fixed1;
483 u64 nested_vmx_vmcs_enum;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300484};
485
Yang Zhang01e439b2013-04-11 19:25:12 +0800486#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800487#define POSTED_INTR_SN 1
488
Yang Zhang01e439b2013-04-11 19:25:12 +0800489/* Posted-Interrupt Descriptor */
490struct pi_desc {
491 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800492 union {
493 struct {
494 /* bit 256 - Outstanding Notification */
495 u16 on : 1,
496 /* bit 257 - Suppress Notification */
497 sn : 1,
498 /* bit 271:258 - Reserved */
499 rsvd_1 : 14;
500 /* bit 279:272 - Notification Vector */
501 u8 nv;
502 /* bit 287:280 - Reserved */
503 u8 rsvd_2;
504 /* bit 319:288 - Notification Destination */
505 u32 ndst;
506 };
507 u64 control;
508 };
509 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800510} __aligned(64);
511
Yang Zhanga20ed542013-04-11 19:25:15 +0800512static bool pi_test_and_set_on(struct pi_desc *pi_desc)
513{
514 return test_and_set_bit(POSTED_INTR_ON,
515 (unsigned long *)&pi_desc->control);
516}
517
518static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
519{
520 return test_and_clear_bit(POSTED_INTR_ON,
521 (unsigned long *)&pi_desc->control);
522}
523
524static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
525{
526 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
527}
528
Feng Wuebbfc762015-09-18 22:29:46 +0800529static inline void pi_clear_sn(struct pi_desc *pi_desc)
530{
531 return clear_bit(POSTED_INTR_SN,
532 (unsigned long *)&pi_desc->control);
533}
534
535static inline void pi_set_sn(struct pi_desc *pi_desc)
536{
537 return set_bit(POSTED_INTR_SN,
538 (unsigned long *)&pi_desc->control);
539}
540
Paolo Bonziniad361092016-09-20 16:15:05 +0200541static inline void pi_clear_on(struct pi_desc *pi_desc)
542{
543 clear_bit(POSTED_INTR_ON,
544 (unsigned long *)&pi_desc->control);
545}
546
Feng Wuebbfc762015-09-18 22:29:46 +0800547static inline int pi_test_on(struct pi_desc *pi_desc)
548{
549 return test_bit(POSTED_INTR_ON,
550 (unsigned long *)&pi_desc->control);
551}
552
553static inline int pi_test_sn(struct pi_desc *pi_desc)
554{
555 return test_bit(POSTED_INTR_SN,
556 (unsigned long *)&pi_desc->control);
557}
558
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400559struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000560 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300561 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300562 u8 fail;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300563 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200564 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200565 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300566 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400567 int nmsrs;
568 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800569 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400570#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300571 u64 msr_host_kernel_gs_base;
572 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400573#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200574 u32 vm_entry_controls_shadow;
575 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300576 /*
577 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
578 * non-nested (L1) guest, it always points to vmcs01. For a nested
579 * guest (L2), it points to a different VMCS.
580 */
581 struct loaded_vmcs vmcs01;
582 struct loaded_vmcs *loaded_vmcs;
583 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300584 struct msr_autoload {
585 unsigned nr;
586 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
587 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
588 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400589 struct {
590 int loaded;
591 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300592#ifdef CONFIG_X86_64
593 u16 ds_sel, es_sel;
594#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200595 int gs_ldt_reload_needed;
596 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000597 u64 msr_host_bndcfgs;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -0700598 unsigned long vmcs_host_cr3; /* May not match real cr3 */
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700599 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400600 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200601 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300602 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300603 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300604 struct kvm_segment segs[8];
605 } rmode;
606 struct {
607 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300608 struct kvm_save_segment {
609 u16 selector;
610 unsigned long base;
611 u32 limit;
612 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300613 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300614 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800615 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300616 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200617
Andi Kleena0861c02009-06-08 17:37:09 +0800618 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800619
Yang Zhang01e439b2013-04-11 19:25:12 +0800620 /* Posted interrupt descriptor */
621 struct pi_desc pi_desc;
622
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300623 /* Support for a guest hypervisor (nested VMX) */
624 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200625
626 /* Dynamic PLE window. */
627 int ple_window;
628 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800629
630 /* Support for PML */
631#define PML_ENTITY_NUM 512
632 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800633
Yunhong Jiang64672c92016-06-13 14:19:59 -0700634 /* apic deadline value in host tsc */
635 u64 hv_deadline_tsc;
636
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800637 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800638
639 bool guest_pkru_valid;
640 u32 guest_pkru;
641 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +0800642
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800643 /*
644 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
645 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
646 * in msr_ia32_feature_control_valid_bits.
647 */
Haozhong Zhang3b840802016-06-22 14:59:54 +0800648 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800649 u64 msr_ia32_feature_control_valid_bits;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400650};
651
Avi Kivity2fb92db2011-04-27 19:42:18 +0300652enum segment_cache_field {
653 SEG_FIELD_SEL = 0,
654 SEG_FIELD_BASE = 1,
655 SEG_FIELD_LIMIT = 2,
656 SEG_FIELD_AR = 3,
657
658 SEG_FIELD_NR = 4
659};
660
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400661static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
662{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000663 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400664}
665
Feng Wuefc64402015-09-18 22:29:51 +0800666static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
667{
668 return &(to_vmx(vcpu)->pi_desc);
669}
670
Nadav Har'El22bd0352011-05-25 23:05:57 +0300671#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
672#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
673#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
674 [number##_HIGH] = VMCS12_OFFSET(name)+4
675
Abel Gordon4607c2d2013-04-18 14:35:55 +0300676
Bandan Dasfe2b2012014-04-21 15:20:14 -0400677static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300678 /*
679 * We do NOT shadow fields that are modified when L0
680 * traps and emulates any vmx instruction (e.g. VMPTRLD,
681 * VMXON...) executed by L1.
682 * For example, VM_INSTRUCTION_ERROR is read
683 * by L1 if a vmx instruction fails (part of the error path).
684 * Note the code assumes this logic. If for some reason
685 * we start shadowing these fields then we need to
686 * force a shadow sync when L0 emulates vmx instructions
687 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
688 * by nested_vmx_failValid)
689 */
690 VM_EXIT_REASON,
691 VM_EXIT_INTR_INFO,
692 VM_EXIT_INSTRUCTION_LEN,
693 IDT_VECTORING_INFO_FIELD,
694 IDT_VECTORING_ERROR_CODE,
695 VM_EXIT_INTR_ERROR_CODE,
696 EXIT_QUALIFICATION,
697 GUEST_LINEAR_ADDRESS,
698 GUEST_PHYSICAL_ADDRESS
699};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400700static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300701 ARRAY_SIZE(shadow_read_only_fields);
702
Bandan Dasfe2b2012014-04-21 15:20:14 -0400703static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800704 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300705 GUEST_RIP,
706 GUEST_RSP,
707 GUEST_CR0,
708 GUEST_CR3,
709 GUEST_CR4,
710 GUEST_INTERRUPTIBILITY_INFO,
711 GUEST_RFLAGS,
712 GUEST_CS_SELECTOR,
713 GUEST_CS_AR_BYTES,
714 GUEST_CS_LIMIT,
715 GUEST_CS_BASE,
716 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100717 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300718 CR0_GUEST_HOST_MASK,
719 CR0_READ_SHADOW,
720 CR4_READ_SHADOW,
721 TSC_OFFSET,
722 EXCEPTION_BITMAP,
723 CPU_BASED_VM_EXEC_CONTROL,
724 VM_ENTRY_EXCEPTION_ERROR_CODE,
725 VM_ENTRY_INTR_INFO_FIELD,
726 VM_ENTRY_INSTRUCTION_LEN,
727 VM_ENTRY_EXCEPTION_ERROR_CODE,
728 HOST_FS_BASE,
729 HOST_GS_BASE,
730 HOST_FS_SELECTOR,
731 HOST_GS_SELECTOR
732};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400733static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300734 ARRAY_SIZE(shadow_read_write_fields);
735
Mathias Krause772e0312012-08-30 01:30:19 +0200736static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300737 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800738 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300739 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
740 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
741 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
742 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
743 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
744 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
745 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
746 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800747 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Bandan Dasc5f983f2017-05-05 15:25:14 -0400748 FIELD(GUEST_PML_INDEX, guest_pml_index),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300749 FIELD(HOST_ES_SELECTOR, host_es_selector),
750 FIELD(HOST_CS_SELECTOR, host_cs_selector),
751 FIELD(HOST_SS_SELECTOR, host_ss_selector),
752 FIELD(HOST_DS_SELECTOR, host_ds_selector),
753 FIELD(HOST_FS_SELECTOR, host_fs_selector),
754 FIELD(HOST_GS_SELECTOR, host_gs_selector),
755 FIELD(HOST_TR_SELECTOR, host_tr_selector),
756 FIELD64(IO_BITMAP_A, io_bitmap_a),
757 FIELD64(IO_BITMAP_B, io_bitmap_b),
758 FIELD64(MSR_BITMAP, msr_bitmap),
759 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
760 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
761 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
762 FIELD64(TSC_OFFSET, tsc_offset),
763 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
764 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800765 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300766 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800767 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
768 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
769 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
770 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800771 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300772 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
773 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
Bandan Dasc5f983f2017-05-05 15:25:14 -0400774 FIELD64(PML_ADDRESS, pml_address),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300775 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
776 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
777 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
778 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
779 FIELD64(GUEST_PDPTR0, guest_pdptr0),
780 FIELD64(GUEST_PDPTR1, guest_pdptr1),
781 FIELD64(GUEST_PDPTR2, guest_pdptr2),
782 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100783 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300784 FIELD64(HOST_IA32_PAT, host_ia32_pat),
785 FIELD64(HOST_IA32_EFER, host_ia32_efer),
786 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
787 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
788 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
789 FIELD(EXCEPTION_BITMAP, exception_bitmap),
790 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
791 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
792 FIELD(CR3_TARGET_COUNT, cr3_target_count),
793 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
794 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
795 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
796 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
797 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
798 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
799 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
800 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
801 FIELD(TPR_THRESHOLD, tpr_threshold),
802 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
803 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
804 FIELD(VM_EXIT_REASON, vm_exit_reason),
805 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
806 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
807 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
808 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
809 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
810 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
811 FIELD(GUEST_ES_LIMIT, guest_es_limit),
812 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
813 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
814 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
815 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
816 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
817 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
818 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
819 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
820 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
821 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
822 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
823 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
824 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
825 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
826 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
827 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
828 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
829 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
830 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
831 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
832 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100833 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300834 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
835 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
836 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
837 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
838 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
839 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
840 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
841 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
842 FIELD(EXIT_QUALIFICATION, exit_qualification),
843 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
844 FIELD(GUEST_CR0, guest_cr0),
845 FIELD(GUEST_CR3, guest_cr3),
846 FIELD(GUEST_CR4, guest_cr4),
847 FIELD(GUEST_ES_BASE, guest_es_base),
848 FIELD(GUEST_CS_BASE, guest_cs_base),
849 FIELD(GUEST_SS_BASE, guest_ss_base),
850 FIELD(GUEST_DS_BASE, guest_ds_base),
851 FIELD(GUEST_FS_BASE, guest_fs_base),
852 FIELD(GUEST_GS_BASE, guest_gs_base),
853 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
854 FIELD(GUEST_TR_BASE, guest_tr_base),
855 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
856 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
857 FIELD(GUEST_DR7, guest_dr7),
858 FIELD(GUEST_RSP, guest_rsp),
859 FIELD(GUEST_RIP, guest_rip),
860 FIELD(GUEST_RFLAGS, guest_rflags),
861 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
862 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
863 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
864 FIELD(HOST_CR0, host_cr0),
865 FIELD(HOST_CR3, host_cr3),
866 FIELD(HOST_CR4, host_cr4),
867 FIELD(HOST_FS_BASE, host_fs_base),
868 FIELD(HOST_GS_BASE, host_gs_base),
869 FIELD(HOST_TR_BASE, host_tr_base),
870 FIELD(HOST_GDTR_BASE, host_gdtr_base),
871 FIELD(HOST_IDTR_BASE, host_idtr_base),
872 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
873 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
874 FIELD(HOST_RSP, host_rsp),
875 FIELD(HOST_RIP, host_rip),
876};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300877
878static inline short vmcs_field_to_offset(unsigned long field)
879{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100880 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
881
882 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
883 vmcs_field_to_offset_table[field] == 0)
884 return -ENOENT;
885
Nadav Har'El22bd0352011-05-25 23:05:57 +0300886 return vmcs_field_to_offset_table[field];
887}
888
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300889static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
890{
David Matlack4f2777b2016-07-13 17:16:37 -0700891 return to_vmx(vcpu)->nested.cached_vmcs12;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300892}
893
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300894
895static void nested_release_page(struct page *page)
896{
897 kvm_release_page_dirty(page);
898}
899
900static void nested_release_page_clean(struct page *page)
901{
902 kvm_release_page_clean(page);
903}
904
Peter Feiner995f00a2017-06-30 17:26:32 -0700905static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300906static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Peter Feiner995f00a2017-06-30 17:26:32 -0700907static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800908static bool vmx_xsaves_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200909static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300910static void vmx_set_segment(struct kvm_vcpu *vcpu,
911 struct kvm_segment *var, int seg);
912static void vmx_get_segment(struct kvm_vcpu *vcpu,
913 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200914static bool guest_state_valid(struct kvm_vcpu *vcpu);
915static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordonc3114422013-04-18 14:38:55 +0300916static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300917static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800918static int alloc_identity_pagetable(struct kvm *kvm);
Paolo Bonzinib96fb432017-07-27 12:29:32 +0200919static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu);
920static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked);
921static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
922 u16 error_code);
Avi Kivity75880a02007-06-20 11:20:04 +0300923
Avi Kivity6aa8b732006-12-10 02:21:36 -0800924static DEFINE_PER_CPU(struct vmcs *, vmxarea);
925static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300926/*
927 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
928 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
929 */
930static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800931
Feng Wubf9f6ac2015-09-18 22:29:55 +0800932/*
933 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
934 * can find which vCPU should be waken up.
935 */
936static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
937static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
938
Radim Krčmář23611332016-09-29 22:41:33 +0200939enum {
940 VMX_IO_BITMAP_A,
941 VMX_IO_BITMAP_B,
942 VMX_MSR_BITMAP_LEGACY,
943 VMX_MSR_BITMAP_LONGMODE,
944 VMX_MSR_BITMAP_LEGACY_X2APIC_APICV,
945 VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV,
946 VMX_MSR_BITMAP_LEGACY_X2APIC,
947 VMX_MSR_BITMAP_LONGMODE_X2APIC,
948 VMX_VMREAD_BITMAP,
949 VMX_VMWRITE_BITMAP,
950 VMX_BITMAP_NR
951};
952
953static unsigned long *vmx_bitmap[VMX_BITMAP_NR];
954
955#define vmx_io_bitmap_a (vmx_bitmap[VMX_IO_BITMAP_A])
956#define vmx_io_bitmap_b (vmx_bitmap[VMX_IO_BITMAP_B])
957#define vmx_msr_bitmap_legacy (vmx_bitmap[VMX_MSR_BITMAP_LEGACY])
958#define vmx_msr_bitmap_longmode (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE])
959#define vmx_msr_bitmap_legacy_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC_APICV])
960#define vmx_msr_bitmap_longmode_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV])
961#define vmx_msr_bitmap_legacy_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC])
962#define vmx_msr_bitmap_longmode_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC])
963#define vmx_vmread_bitmap (vmx_bitmap[VMX_VMREAD_BITMAP])
964#define vmx_vmwrite_bitmap (vmx_bitmap[VMX_VMWRITE_BITMAP])
He, Qingfdef3ad2007-04-30 09:45:24 +0300965
Avi Kivity110312c2010-12-21 12:54:20 +0200966static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200967static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200968
Sheng Yang2384d2b2008-01-17 15:14:33 +0800969static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
970static DEFINE_SPINLOCK(vmx_vpid_lock);
971
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300972static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800973 int size;
974 int order;
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +0300975 u32 basic_cap;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800976 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300977 u32 pin_based_exec_ctrl;
978 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800979 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300980 u32 vmexit_ctrl;
981 u32 vmentry_ctrl;
982} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800983
Hannes Ederefff9e52008-11-28 17:02:06 +0100984static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800985 u32 ept;
986 u32 vpid;
987} vmx_capability;
988
Avi Kivity6aa8b732006-12-10 02:21:36 -0800989#define VMX_SEGMENT_FIELD(seg) \
990 [VCPU_SREG_##seg] = { \
991 .selector = GUEST_##seg##_SELECTOR, \
992 .base = GUEST_##seg##_BASE, \
993 .limit = GUEST_##seg##_LIMIT, \
994 .ar_bytes = GUEST_##seg##_AR_BYTES, \
995 }
996
Mathias Krause772e0312012-08-30 01:30:19 +0200997static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800998 unsigned selector;
999 unsigned base;
1000 unsigned limit;
1001 unsigned ar_bytes;
1002} kvm_vmx_segment_fields[] = {
1003 VMX_SEGMENT_FIELD(CS),
1004 VMX_SEGMENT_FIELD(DS),
1005 VMX_SEGMENT_FIELD(ES),
1006 VMX_SEGMENT_FIELD(FS),
1007 VMX_SEGMENT_FIELD(GS),
1008 VMX_SEGMENT_FIELD(SS),
1009 VMX_SEGMENT_FIELD(TR),
1010 VMX_SEGMENT_FIELD(LDTR),
1011};
1012
Avi Kivity26bb0982009-09-07 11:14:12 +03001013static u64 host_efer;
1014
Avi Kivity6de4f3a2009-05-31 22:58:47 +03001015static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
1016
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001017/*
Brian Gerst8c065852010-07-17 09:03:26 -04001018 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001019 * away by decrementing the array size.
1020 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001021static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001022#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +03001023 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001024#endif
Brian Gerst8c065852010-07-17 09:03:26 -04001025 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001026};
Avi Kivity6aa8b732006-12-10 02:21:36 -08001027
Jan Kiszka5bb16012016-02-09 20:14:21 +01001028static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001029{
1030 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1031 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +01001032 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
1033}
1034
Jan Kiszka6f054852016-02-09 20:15:18 +01001035static inline bool is_debug(u32 intr_info)
1036{
1037 return is_exception_n(intr_info, DB_VECTOR);
1038}
1039
1040static inline bool is_breakpoint(u32 intr_info)
1041{
1042 return is_exception_n(intr_info, BP_VECTOR);
1043}
1044
Jan Kiszka5bb16012016-02-09 20:14:21 +01001045static inline bool is_page_fault(u32 intr_info)
1046{
1047 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001048}
1049
Gui Jianfeng31299942010-03-15 17:29:09 +08001050static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001051{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001052 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001053}
1054
Gui Jianfeng31299942010-03-15 17:29:09 +08001055static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001056{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001057 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001058}
1059
Gui Jianfeng31299942010-03-15 17:29:09 +08001060static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001061{
1062 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1063 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1064}
1065
Gui Jianfeng31299942010-03-15 17:29:09 +08001066static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001067{
1068 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1069 INTR_INFO_VALID_MASK)) ==
1070 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1071}
1072
Gui Jianfeng31299942010-03-15 17:29:09 +08001073static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001074{
Sheng Yang04547152009-04-01 15:52:31 +08001075 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001076}
1077
Gui Jianfeng31299942010-03-15 17:29:09 +08001078static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001079{
Sheng Yang04547152009-04-01 15:52:31 +08001080 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001081}
1082
Paolo Bonzini35754c92015-07-29 12:05:37 +02001083static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001084{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001085 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001086}
1087
Gui Jianfeng31299942010-03-15 17:29:09 +08001088static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001089{
Sheng Yang04547152009-04-01 15:52:31 +08001090 return vmcs_config.cpu_based_exec_ctrl &
1091 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001092}
1093
Avi Kivity774ead32007-12-26 13:57:04 +02001094static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001095{
Sheng Yang04547152009-04-01 15:52:31 +08001096 return vmcs_config.cpu_based_2nd_exec_ctrl &
1097 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1098}
1099
Yang Zhang8d146952013-01-25 10:18:50 +08001100static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1101{
1102 return vmcs_config.cpu_based_2nd_exec_ctrl &
1103 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1104}
1105
Yang Zhang83d4c282013-01-25 10:18:49 +08001106static inline bool cpu_has_vmx_apic_register_virt(void)
1107{
1108 return vmcs_config.cpu_based_2nd_exec_ctrl &
1109 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1110}
1111
Yang Zhangc7c9c562013-01-25 10:18:51 +08001112static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1113{
1114 return vmcs_config.cpu_based_2nd_exec_ctrl &
1115 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1116}
1117
Yunhong Jiang64672c92016-06-13 14:19:59 -07001118/*
1119 * Comment's format: document - errata name - stepping - processor name.
1120 * Refer from
1121 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1122 */
1123static u32 vmx_preemption_cpu_tfms[] = {
1124/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
11250x000206E6,
1126/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1127/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1128/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
11290x00020652,
1130/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
11310x00020655,
1132/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1133/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1134/*
1135 * 320767.pdf - AAP86 - B1 -
1136 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1137 */
11380x000106E5,
1139/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
11400x000106A0,
1141/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
11420x000106A1,
1143/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
11440x000106A4,
1145 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1146 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1147 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
11480x000106A5,
1149};
1150
1151static inline bool cpu_has_broken_vmx_preemption_timer(void)
1152{
1153 u32 eax = cpuid_eax(0x00000001), i;
1154
1155 /* Clear the reserved bits */
1156 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001157 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001158 if (eax == vmx_preemption_cpu_tfms[i])
1159 return true;
1160
1161 return false;
1162}
1163
1164static inline bool cpu_has_vmx_preemption_timer(void)
1165{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001166 return vmcs_config.pin_based_exec_ctrl &
1167 PIN_BASED_VMX_PREEMPTION_TIMER;
1168}
1169
Yang Zhang01e439b2013-04-11 19:25:12 +08001170static inline bool cpu_has_vmx_posted_intr(void)
1171{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001172 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1173 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001174}
1175
1176static inline bool cpu_has_vmx_apicv(void)
1177{
1178 return cpu_has_vmx_apic_register_virt() &&
1179 cpu_has_vmx_virtual_intr_delivery() &&
1180 cpu_has_vmx_posted_intr();
1181}
1182
Sheng Yang04547152009-04-01 15:52:31 +08001183static inline bool cpu_has_vmx_flexpriority(void)
1184{
1185 return cpu_has_vmx_tpr_shadow() &&
1186 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001187}
1188
Marcelo Tosattie7997942009-06-11 12:07:40 -03001189static inline bool cpu_has_vmx_ept_execute_only(void)
1190{
Gui Jianfeng31299942010-03-15 17:29:09 +08001191 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001192}
1193
Marcelo Tosattie7997942009-06-11 12:07:40 -03001194static inline bool cpu_has_vmx_ept_2m_page(void)
1195{
Gui Jianfeng31299942010-03-15 17:29:09 +08001196 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001197}
1198
Sheng Yang878403b2010-01-05 19:02:29 +08001199static inline bool cpu_has_vmx_ept_1g_page(void)
1200{
Gui Jianfeng31299942010-03-15 17:29:09 +08001201 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001202}
1203
Sheng Yang4bc9b982010-06-02 14:05:24 +08001204static inline bool cpu_has_vmx_ept_4levels(void)
1205{
1206 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1207}
1208
Xudong Hao83c3a332012-05-28 19:33:35 +08001209static inline bool cpu_has_vmx_ept_ad_bits(void)
1210{
1211 return vmx_capability.ept & VMX_EPT_AD_BIT;
1212}
1213
Gui Jianfeng31299942010-03-15 17:29:09 +08001214static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001215{
Gui Jianfeng31299942010-03-15 17:29:09 +08001216 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001217}
1218
Gui Jianfeng31299942010-03-15 17:29:09 +08001219static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001220{
Gui Jianfeng31299942010-03-15 17:29:09 +08001221 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001222}
1223
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001224static inline bool cpu_has_vmx_invvpid_single(void)
1225{
1226 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1227}
1228
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001229static inline bool cpu_has_vmx_invvpid_global(void)
1230{
1231 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1232}
1233
Wanpeng Li08d839c2017-03-23 05:30:08 -07001234static inline bool cpu_has_vmx_invvpid(void)
1235{
1236 return vmx_capability.vpid & VMX_VPID_INVVPID_BIT;
1237}
1238
Gui Jianfeng31299942010-03-15 17:29:09 +08001239static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001240{
Sheng Yang04547152009-04-01 15:52:31 +08001241 return vmcs_config.cpu_based_2nd_exec_ctrl &
1242 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001243}
1244
Gui Jianfeng31299942010-03-15 17:29:09 +08001245static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001246{
1247 return vmcs_config.cpu_based_2nd_exec_ctrl &
1248 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1249}
1250
Gui Jianfeng31299942010-03-15 17:29:09 +08001251static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001252{
1253 return vmcs_config.cpu_based_2nd_exec_ctrl &
1254 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1255}
1256
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001257static inline bool cpu_has_vmx_basic_inout(void)
1258{
1259 return (((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
1260}
1261
Paolo Bonzini35754c92015-07-29 12:05:37 +02001262static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001263{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001264 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001265}
1266
Gui Jianfeng31299942010-03-15 17:29:09 +08001267static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001268{
Sheng Yang04547152009-04-01 15:52:31 +08001269 return vmcs_config.cpu_based_2nd_exec_ctrl &
1270 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001271}
1272
Gui Jianfeng31299942010-03-15 17:29:09 +08001273static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001274{
1275 return vmcs_config.cpu_based_2nd_exec_ctrl &
1276 SECONDARY_EXEC_RDTSCP;
1277}
1278
Mao, Junjiead756a12012-07-02 01:18:48 +00001279static inline bool cpu_has_vmx_invpcid(void)
1280{
1281 return vmcs_config.cpu_based_2nd_exec_ctrl &
1282 SECONDARY_EXEC_ENABLE_INVPCID;
1283}
1284
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001285static inline bool cpu_has_vmx_wbinvd_exit(void)
1286{
1287 return vmcs_config.cpu_based_2nd_exec_ctrl &
1288 SECONDARY_EXEC_WBINVD_EXITING;
1289}
1290
Abel Gordonabc4fc52013-04-18 14:35:25 +03001291static inline bool cpu_has_vmx_shadow_vmcs(void)
1292{
1293 u64 vmx_msr;
1294 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1295 /* check if the cpu supports writing r/o exit information fields */
1296 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1297 return false;
1298
1299 return vmcs_config.cpu_based_2nd_exec_ctrl &
1300 SECONDARY_EXEC_SHADOW_VMCS;
1301}
1302
Kai Huang843e4332015-01-28 10:54:28 +08001303static inline bool cpu_has_vmx_pml(void)
1304{
1305 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1306}
1307
Haozhong Zhang64903d62015-10-20 15:39:09 +08001308static inline bool cpu_has_vmx_tsc_scaling(void)
1309{
1310 return vmcs_config.cpu_based_2nd_exec_ctrl &
1311 SECONDARY_EXEC_TSC_SCALING;
1312}
1313
Sheng Yang04547152009-04-01 15:52:31 +08001314static inline bool report_flexpriority(void)
1315{
1316 return flexpriority_enabled;
1317}
1318
Jim Mattsonc7c2c702017-05-05 11:28:09 -07001319static inline unsigned nested_cpu_vmx_misc_cr3_count(struct kvm_vcpu *vcpu)
1320{
1321 return vmx_misc_cr3_count(to_vmx(vcpu)->nested.nested_vmx_misc_low);
1322}
1323
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001324static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1325{
1326 return vmcs12->cpu_based_vm_exec_control & bit;
1327}
1328
1329static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1330{
1331 return (vmcs12->cpu_based_vm_exec_control &
1332 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1333 (vmcs12->secondary_vm_exec_control & bit);
1334}
1335
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001336static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001337{
1338 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1339}
1340
Jan Kiszkaf4124502014-03-07 20:03:13 +01001341static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1342{
1343 return vmcs12->pin_based_vm_exec_control &
1344 PIN_BASED_VMX_PREEMPTION_TIMER;
1345}
1346
Nadav Har'El155a97a2013-08-05 11:07:16 +03001347static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1348{
1349 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1350}
1351
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001352static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1353{
1354 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1355 vmx_xsaves_supported();
1356}
1357
Bandan Dasc5f983f2017-05-05 15:25:14 -04001358static inline bool nested_cpu_has_pml(struct vmcs12 *vmcs12)
1359{
1360 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML);
1361}
1362
Wincy Vanf2b93282015-02-03 23:56:03 +08001363static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1364{
1365 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1366}
1367
Wanpeng Li5c614b32015-10-13 09:18:36 -07001368static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1369{
1370 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1371}
1372
Wincy Van82f0dd42015-02-03 23:57:18 +08001373static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1374{
1375 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1376}
1377
Wincy Van608406e2015-02-03 23:57:51 +08001378static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1379{
1380 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1381}
1382
Wincy Van705699a2015-02-03 23:58:17 +08001383static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1384{
1385 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1386}
1387
Jim Mattsonef85b672016-12-12 11:01:37 -08001388static inline bool is_nmi(u32 intr_info)
Nadav Har'El644d7112011-05-25 23:12:35 +03001389{
1390 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
Jim Mattsonef85b672016-12-12 11:01:37 -08001391 == (INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK);
Nadav Har'El644d7112011-05-25 23:12:35 +03001392}
1393
Jan Kiszka533558b2014-01-04 18:47:20 +01001394static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1395 u32 exit_intr_info,
1396 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001397static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1398 struct vmcs12 *vmcs12,
1399 u32 reason, unsigned long qualification);
1400
Rusty Russell8b9cf982007-07-30 16:31:43 +10001401static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001402{
1403 int i;
1404
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001405 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001406 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001407 return i;
1408 return -1;
1409}
1410
Sheng Yang2384d2b2008-01-17 15:14:33 +08001411static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1412{
1413 struct {
1414 u64 vpid : 16;
1415 u64 rsvd : 48;
1416 u64 gva;
1417 } operand = { vpid, 0, gva };
1418
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001419 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001420 /* CF==1 or ZF==1 --> rc = -1 */
1421 "; ja 1f ; ud2 ; 1:"
1422 : : "a"(&operand), "c"(ext) : "cc", "memory");
1423}
1424
Sheng Yang14394422008-04-28 12:24:45 +08001425static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1426{
1427 struct {
1428 u64 eptp, gpa;
1429 } operand = {eptp, gpa};
1430
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001431 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001432 /* CF==1 or ZF==1 --> rc = -1 */
1433 "; ja 1f ; ud2 ; 1:\n"
1434 : : "a" (&operand), "c" (ext) : "cc", "memory");
1435}
1436
Avi Kivity26bb0982009-09-07 11:14:12 +03001437static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001438{
1439 int i;
1440
Rusty Russell8b9cf982007-07-30 16:31:43 +10001441 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001442 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001443 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001444 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001445}
1446
Avi Kivity6aa8b732006-12-10 02:21:36 -08001447static void vmcs_clear(struct vmcs *vmcs)
1448{
1449 u64 phys_addr = __pa(vmcs);
1450 u8 error;
1451
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001452 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001453 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001454 : "cc", "memory");
1455 if (error)
1456 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1457 vmcs, phys_addr);
1458}
1459
Nadav Har'Eld462b812011-05-24 15:26:10 +03001460static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1461{
1462 vmcs_clear(loaded_vmcs->vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07001463 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
1464 vmcs_clear(loaded_vmcs->shadow_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001465 loaded_vmcs->cpu = -1;
1466 loaded_vmcs->launched = 0;
1467}
1468
Dongxiao Xu7725b892010-05-11 18:29:38 +08001469static void vmcs_load(struct vmcs *vmcs)
1470{
1471 u64 phys_addr = __pa(vmcs);
1472 u8 error;
1473
1474 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001475 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001476 : "cc", "memory");
1477 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001478 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001479 vmcs, phys_addr);
1480}
1481
Dave Young2965faa2015-09-09 15:38:55 -07001482#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001483/*
1484 * This bitmap is used to indicate whether the vmclear
1485 * operation is enabled on all cpus. All disabled by
1486 * default.
1487 */
1488static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1489
1490static inline void crash_enable_local_vmclear(int cpu)
1491{
1492 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1493}
1494
1495static inline void crash_disable_local_vmclear(int cpu)
1496{
1497 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1498}
1499
1500static inline int crash_local_vmclear_enabled(int cpu)
1501{
1502 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1503}
1504
1505static void crash_vmclear_local_loaded_vmcss(void)
1506{
1507 int cpu = raw_smp_processor_id();
1508 struct loaded_vmcs *v;
1509
1510 if (!crash_local_vmclear_enabled(cpu))
1511 return;
1512
1513 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1514 loaded_vmcss_on_cpu_link)
1515 vmcs_clear(v->vmcs);
1516}
1517#else
1518static inline void crash_enable_local_vmclear(int cpu) { }
1519static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001520#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001521
Nadav Har'Eld462b812011-05-24 15:26:10 +03001522static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001523{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001524 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001525 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001526
Nadav Har'Eld462b812011-05-24 15:26:10 +03001527 if (loaded_vmcs->cpu != cpu)
1528 return; /* vcpu migration can race with cpu offline */
1529 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001530 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001531 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001532 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001533
1534 /*
1535 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1536 * is before setting loaded_vmcs->vcpu to -1 which is done in
1537 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1538 * then adds the vmcs into percpu list before it is deleted.
1539 */
1540 smp_wmb();
1541
Nadav Har'Eld462b812011-05-24 15:26:10 +03001542 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001543 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001544}
1545
Nadav Har'Eld462b812011-05-24 15:26:10 +03001546static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001547{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001548 int cpu = loaded_vmcs->cpu;
1549
1550 if (cpu != -1)
1551 smp_call_function_single(cpu,
1552 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001553}
1554
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001555static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001556{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001557 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001558 return;
1559
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001560 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001561 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001562}
1563
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001564static inline void vpid_sync_vcpu_global(void)
1565{
1566 if (cpu_has_vmx_invvpid_global())
1567 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1568}
1569
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001570static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001571{
1572 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001573 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001574 else
1575 vpid_sync_vcpu_global();
1576}
1577
Sheng Yang14394422008-04-28 12:24:45 +08001578static inline void ept_sync_global(void)
1579{
1580 if (cpu_has_vmx_invept_global())
1581 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1582}
1583
1584static inline void ept_sync_context(u64 eptp)
1585{
Avi Kivity089d0342009-03-23 18:26:32 +02001586 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001587 if (cpu_has_vmx_invept_context())
1588 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1589 else
1590 ept_sync_global();
1591 }
1592}
1593
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001594static __always_inline void vmcs_check16(unsigned long field)
1595{
1596 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1597 "16-bit accessor invalid for 64-bit field");
1598 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1599 "16-bit accessor invalid for 64-bit high field");
1600 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1601 "16-bit accessor invalid for 32-bit high field");
1602 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1603 "16-bit accessor invalid for natural width field");
1604}
1605
1606static __always_inline void vmcs_check32(unsigned long field)
1607{
1608 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1609 "32-bit accessor invalid for 16-bit field");
1610 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1611 "32-bit accessor invalid for natural width field");
1612}
1613
1614static __always_inline void vmcs_check64(unsigned long field)
1615{
1616 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1617 "64-bit accessor invalid for 16-bit field");
1618 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1619 "64-bit accessor invalid for 64-bit high field");
1620 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1621 "64-bit accessor invalid for 32-bit field");
1622 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1623 "64-bit accessor invalid for natural width field");
1624}
1625
1626static __always_inline void vmcs_checkl(unsigned long field)
1627{
1628 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1629 "Natural width accessor invalid for 16-bit field");
1630 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1631 "Natural width accessor invalid for 64-bit field");
1632 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1633 "Natural width accessor invalid for 64-bit high field");
1634 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1635 "Natural width accessor invalid for 32-bit field");
1636}
1637
1638static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001639{
Avi Kivity5e520e62011-05-15 10:13:12 -04001640 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001641
Avi Kivity5e520e62011-05-15 10:13:12 -04001642 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1643 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001644 return value;
1645}
1646
Avi Kivity96304212011-05-15 10:13:13 -04001647static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001648{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001649 vmcs_check16(field);
1650 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001651}
1652
Avi Kivity96304212011-05-15 10:13:13 -04001653static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001654{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001655 vmcs_check32(field);
1656 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001657}
1658
Avi Kivity96304212011-05-15 10:13:13 -04001659static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001660{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001661 vmcs_check64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001662#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001663 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001664#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001665 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001666#endif
1667}
1668
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001669static __always_inline unsigned long vmcs_readl(unsigned long field)
1670{
1671 vmcs_checkl(field);
1672 return __vmcs_readl(field);
1673}
1674
Avi Kivitye52de1b2007-01-05 16:36:56 -08001675static noinline void vmwrite_error(unsigned long field, unsigned long value)
1676{
1677 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1678 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1679 dump_stack();
1680}
1681
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001682static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001683{
1684 u8 error;
1685
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001686 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001687 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001688 if (unlikely(error))
1689 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001690}
1691
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001692static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001693{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001694 vmcs_check16(field);
1695 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001696}
1697
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001698static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001699{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001700 vmcs_check32(field);
1701 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001702}
1703
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001704static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001705{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001706 vmcs_check64(field);
1707 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001708#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001709 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001710 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001711#endif
1712}
1713
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001714static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001715{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001716 vmcs_checkl(field);
1717 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001718}
1719
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001720static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001721{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001722 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1723 "vmcs_clear_bits does not support 64-bit fields");
1724 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1725}
1726
1727static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1728{
1729 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1730 "vmcs_set_bits does not support 64-bit fields");
1731 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001732}
1733
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001734static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
1735{
1736 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
1737}
1738
Gleb Natapov2961e8762013-11-25 15:37:13 +02001739static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1740{
1741 vmcs_write32(VM_ENTRY_CONTROLS, val);
1742 vmx->vm_entry_controls_shadow = val;
1743}
1744
1745static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1746{
1747 if (vmx->vm_entry_controls_shadow != val)
1748 vm_entry_controls_init(vmx, val);
1749}
1750
1751static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1752{
1753 return vmx->vm_entry_controls_shadow;
1754}
1755
1756
1757static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1758{
1759 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1760}
1761
1762static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1763{
1764 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1765}
1766
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001767static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
1768{
1769 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
1770}
1771
Gleb Natapov2961e8762013-11-25 15:37:13 +02001772static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1773{
1774 vmcs_write32(VM_EXIT_CONTROLS, val);
1775 vmx->vm_exit_controls_shadow = val;
1776}
1777
1778static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1779{
1780 if (vmx->vm_exit_controls_shadow != val)
1781 vm_exit_controls_init(vmx, val);
1782}
1783
1784static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1785{
1786 return vmx->vm_exit_controls_shadow;
1787}
1788
1789
1790static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1791{
1792 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1793}
1794
1795static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1796{
1797 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1798}
1799
Avi Kivity2fb92db2011-04-27 19:42:18 +03001800static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1801{
1802 vmx->segment_cache.bitmask = 0;
1803}
1804
1805static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1806 unsigned field)
1807{
1808 bool ret;
1809 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1810
1811 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1812 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1813 vmx->segment_cache.bitmask = 0;
1814 }
1815 ret = vmx->segment_cache.bitmask & mask;
1816 vmx->segment_cache.bitmask |= mask;
1817 return ret;
1818}
1819
1820static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1821{
1822 u16 *p = &vmx->segment_cache.seg[seg].selector;
1823
1824 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1825 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1826 return *p;
1827}
1828
1829static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1830{
1831 ulong *p = &vmx->segment_cache.seg[seg].base;
1832
1833 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1834 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1835 return *p;
1836}
1837
1838static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1839{
1840 u32 *p = &vmx->segment_cache.seg[seg].limit;
1841
1842 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1843 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1844 return *p;
1845}
1846
1847static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1848{
1849 u32 *p = &vmx->segment_cache.seg[seg].ar;
1850
1851 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1852 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1853 return *p;
1854}
1855
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001856static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1857{
1858 u32 eb;
1859
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001860 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08001861 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001862 if ((vcpu->guest_debug &
1863 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1864 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1865 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001866 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001867 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001868 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001869 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001870
1871 /* When we are running a nested L2 guest and L1 specified for it a
1872 * certain exception bitmap, we must trap the same exceptions and pass
1873 * them to L1. When running L2, we will only handle the exceptions
1874 * specified above if L1 did not want them.
1875 */
1876 if (is_guest_mode(vcpu))
1877 eb |= get_vmcs12(vcpu)->exception_bitmap;
1878
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001879 vmcs_write32(EXCEPTION_BITMAP, eb);
1880}
1881
Gleb Natapov2961e8762013-11-25 15:37:13 +02001882static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1883 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001884{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001885 vm_entry_controls_clearbit(vmx, entry);
1886 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001887}
1888
Avi Kivity61d2ef22010-04-28 16:40:38 +03001889static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1890{
1891 unsigned i;
1892 struct msr_autoload *m = &vmx->msr_autoload;
1893
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001894 switch (msr) {
1895 case MSR_EFER:
1896 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001897 clear_atomic_switch_msr_special(vmx,
1898 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001899 VM_EXIT_LOAD_IA32_EFER);
1900 return;
1901 }
1902 break;
1903 case MSR_CORE_PERF_GLOBAL_CTRL:
1904 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001905 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001906 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1907 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1908 return;
1909 }
1910 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001911 }
1912
Avi Kivity61d2ef22010-04-28 16:40:38 +03001913 for (i = 0; i < m->nr; ++i)
1914 if (m->guest[i].index == msr)
1915 break;
1916
1917 if (i == m->nr)
1918 return;
1919 --m->nr;
1920 m->guest[i] = m->guest[m->nr];
1921 m->host[i] = m->host[m->nr];
1922 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1923 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1924}
1925
Gleb Natapov2961e8762013-11-25 15:37:13 +02001926static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1927 unsigned long entry, unsigned long exit,
1928 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1929 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001930{
1931 vmcs_write64(guest_val_vmcs, guest_val);
1932 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001933 vm_entry_controls_setbit(vmx, entry);
1934 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001935}
1936
Avi Kivity61d2ef22010-04-28 16:40:38 +03001937static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1938 u64 guest_val, u64 host_val)
1939{
1940 unsigned i;
1941 struct msr_autoload *m = &vmx->msr_autoload;
1942
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001943 switch (msr) {
1944 case MSR_EFER:
1945 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001946 add_atomic_switch_msr_special(vmx,
1947 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001948 VM_EXIT_LOAD_IA32_EFER,
1949 GUEST_IA32_EFER,
1950 HOST_IA32_EFER,
1951 guest_val, host_val);
1952 return;
1953 }
1954 break;
1955 case MSR_CORE_PERF_GLOBAL_CTRL:
1956 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001957 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001958 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1959 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1960 GUEST_IA32_PERF_GLOBAL_CTRL,
1961 HOST_IA32_PERF_GLOBAL_CTRL,
1962 guest_val, host_val);
1963 return;
1964 }
1965 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01001966 case MSR_IA32_PEBS_ENABLE:
1967 /* PEBS needs a quiescent period after being disabled (to write
1968 * a record). Disabling PEBS through VMX MSR swapping doesn't
1969 * provide that period, so a CPU could write host's record into
1970 * guest's memory.
1971 */
1972 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02001973 }
1974
Avi Kivity61d2ef22010-04-28 16:40:38 +03001975 for (i = 0; i < m->nr; ++i)
1976 if (m->guest[i].index == msr)
1977 break;
1978
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001979 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001980 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001981 "Can't add msr %x\n", msr);
1982 return;
1983 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001984 ++m->nr;
1985 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1986 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1987 }
1988
1989 m->guest[i].index = msr;
1990 m->guest[i].value = guest_val;
1991 m->host[i].index = msr;
1992 m->host[i].value = host_val;
1993}
1994
Avi Kivity92c0d902009-10-29 11:00:16 +02001995static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001996{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001997 u64 guest_efer = vmx->vcpu.arch.efer;
1998 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03001999
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002000 if (!enable_ept) {
2001 /*
2002 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
2003 * host CPUID is more efficient than testing guest CPUID
2004 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
2005 */
2006 if (boot_cpu_has(X86_FEATURE_SMEP))
2007 guest_efer |= EFER_NX;
2008 else if (!(guest_efer & EFER_NX))
2009 ignore_bits |= EFER_NX;
2010 }
Roel Kluin3a34a882009-08-04 02:08:45 -07002011
Avi Kivity51c6cf62007-08-29 03:48:05 +03002012 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002013 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03002014 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002015 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03002016#ifdef CONFIG_X86_64
2017 ignore_bits |= EFER_LMA | EFER_LME;
2018 /* SCE is meaningful only in long mode on Intel */
2019 if (guest_efer & EFER_LMA)
2020 ignore_bits &= ~(u64)EFER_SCE;
2021#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03002022
2023 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08002024
2025 /*
2026 * On EPT, we can't emulate NX, so we must switch EFER atomically.
2027 * On CPUs that support "load IA32_EFER", always switch EFER
2028 * atomically, since it's faster than switching it manually.
2029 */
2030 if (cpu_has_load_ia32_efer ||
2031 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03002032 if (!(guest_efer & EFER_LMA))
2033 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08002034 if (guest_efer != host_efer)
2035 add_atomic_switch_msr(vmx, MSR_EFER,
2036 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03002037 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002038 } else {
2039 guest_efer &= ~ignore_bits;
2040 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03002041
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002042 vmx->guest_msrs[efer_offset].data = guest_efer;
2043 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2044
2045 return true;
2046 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03002047}
2048
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002049#ifdef CONFIG_X86_32
2050/*
2051 * On 32-bit kernels, VM exits still load the FS and GS bases from the
2052 * VMCS rather than the segment table. KVM uses this helper to figure
2053 * out the current bases to poke them into the VMCS before entry.
2054 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002055static unsigned long segment_base(u16 selector)
2056{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002057 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002058 unsigned long v;
2059
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002060 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002061 return 0;
2062
Thomas Garnier45fc8752017-03-14 10:05:08 -07002063 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002064
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002065 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002066 u16 ldt_selector = kvm_read_ldt();
2067
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002068 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002069 return 0;
2070
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002071 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002072 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002073 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002074 return v;
2075}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002076#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002077
Avi Kivity04d2cc72007-09-10 18:10:54 +03002078static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002079{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002080 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002081 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002082
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002083 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002084 return;
2085
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002086 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002087 /*
2088 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2089 * allow segment selectors with cpl > 0 or ti == 1.
2090 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002091 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02002092 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02002093 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002094 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002095 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002096 vmx->host_state.fs_reload_needed = 0;
2097 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03002098 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002099 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002100 }
Avi Kivity9581d442010-10-19 16:46:55 +02002101 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002102 if (!(vmx->host_state.gs_sel & 7))
2103 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002104 else {
2105 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002106 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002107 }
2108
2109#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03002110 savesegment(ds, vmx->host_state.ds_sel);
2111 savesegment(es, vmx->host_state.es_sel);
2112#endif
2113
2114#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03002115 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
2116 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
2117#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002118 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2119 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03002120#endif
Avi Kivity707c0872007-05-02 17:33:43 +03002121
2122#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002123 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2124 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002125 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03002126#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002127 if (boot_cpu_has(X86_FEATURE_MPX))
2128 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002129 for (i = 0; i < vmx->save_nmsrs; ++i)
2130 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002131 vmx->guest_msrs[i].data,
2132 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002133}
2134
Avi Kivitya9b21b62008-06-24 11:48:49 +03002135static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002136{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002137 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002138 return;
2139
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002140 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002141 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002142#ifdef CONFIG_X86_64
2143 if (is_long_mode(&vmx->vcpu))
2144 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2145#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002146 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002147 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002148#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002149 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002150#else
2151 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002152#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002153 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002154 if (vmx->host_state.fs_reload_needed)
2155 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002156#ifdef CONFIG_X86_64
2157 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2158 loadsegment(ds, vmx->host_state.ds_sel);
2159 loadsegment(es, vmx->host_state.es_sel);
2160 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002161#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002162 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002163#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002164 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002165#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002166 if (vmx->host_state.msr_host_bndcfgs)
2167 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Thomas Garnier45fc8752017-03-14 10:05:08 -07002168 load_fixmap_gdt(raw_smp_processor_id());
Avi Kivity33ed6322007-05-02 16:54:03 +03002169}
2170
Avi Kivitya9b21b62008-06-24 11:48:49 +03002171static void vmx_load_host_state(struct vcpu_vmx *vmx)
2172{
2173 preempt_disable();
2174 __vmx_load_host_state(vmx);
2175 preempt_enable();
2176}
2177
Feng Wu28b835d2015-09-18 22:29:54 +08002178static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2179{
2180 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2181 struct pi_desc old, new;
2182 unsigned int dest;
2183
2184 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002185 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2186 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002187 return;
2188
2189 do {
2190 old.control = new.control = pi_desc->control;
2191
2192 /*
2193 * If 'nv' field is POSTED_INTR_WAKEUP_VECTOR, there
2194 * are two possible cases:
2195 * 1. After running 'pre_block', context switch
2196 * happened. For this case, 'sn' was set in
2197 * vmx_vcpu_put(), so we need to clear it here.
2198 * 2. After running 'pre_block', we were blocked,
2199 * and woken up by some other guy. For this case,
2200 * we don't need to do anything, 'pi_post_block'
2201 * will do everything for us. However, we cannot
2202 * check whether it is case #1 or case #2 here
2203 * (maybe, not needed), so we also clear sn here,
2204 * I think it is not a big deal.
2205 */
2206 if (pi_desc->nv != POSTED_INTR_WAKEUP_VECTOR) {
2207 if (vcpu->cpu != cpu) {
2208 dest = cpu_physical_id(cpu);
2209
2210 if (x2apic_enabled())
2211 new.ndst = dest;
2212 else
2213 new.ndst = (dest << 8) & 0xFF00;
2214 }
2215
2216 /* set 'NV' to 'notification vector' */
2217 new.nv = POSTED_INTR_VECTOR;
2218 }
2219
2220 /* Allow posting non-urgent interrupts */
2221 new.sn = 0;
2222 } while (cmpxchg(&pi_desc->control, old.control,
2223 new.control) != old.control);
2224}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002225
Peter Feinerc95ba922016-08-17 09:36:47 -07002226static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
2227{
2228 vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
2229 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2230}
2231
Avi Kivity6aa8b732006-12-10 02:21:36 -08002232/*
2233 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2234 * vcpu mutex is already taken.
2235 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002236static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002237{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002238 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002239 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002240
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002241 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002242 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002243 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002244 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002245
2246 /*
2247 * Read loaded_vmcs->cpu should be before fetching
2248 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2249 * See the comments in __loaded_vmcs_clear().
2250 */
2251 smp_rmb();
2252
Nadav Har'Eld462b812011-05-24 15:26:10 +03002253 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2254 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002255 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002256 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002257 }
2258
2259 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2260 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2261 vmcs_load(vmx->loaded_vmcs->vmcs);
2262 }
2263
2264 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07002265 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002266 unsigned long sysenter_esp;
2267
2268 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002269
Avi Kivity6aa8b732006-12-10 02:21:36 -08002270 /*
2271 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002272 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08002273 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002274 vmcs_writel(HOST_TR_BASE,
2275 (unsigned long)this_cpu_ptr(&cpu_tss));
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07002276 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002277
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002278 /*
2279 * VM exits change the host TR limit to 0x67 after a VM
2280 * exit. This is okay, since 0x67 covers everything except
2281 * the IO bitmap and have have code to handle the IO bitmap
2282 * being lost after a VM exit.
2283 */
2284 BUILD_BUG_ON(IO_BITMAP_OFFSET - 1 != 0x67);
2285
Avi Kivity6aa8b732006-12-10 02:21:36 -08002286 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2287 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002288
Nadav Har'Eld462b812011-05-24 15:26:10 +03002289 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002290 }
Feng Wu28b835d2015-09-18 22:29:54 +08002291
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002292 /* Setup TSC multiplier */
2293 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07002294 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
2295 decache_tsc_multiplier(vmx);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002296
Feng Wu28b835d2015-09-18 22:29:54 +08002297 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002298 vmx->host_pkru = read_pkru();
Feng Wu28b835d2015-09-18 22:29:54 +08002299}
2300
2301static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2302{
2303 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2304
2305 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002306 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2307 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002308 return;
2309
2310 /* Set SN when the vCPU is preempted */
2311 if (vcpu->preempted)
2312 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002313}
2314
2315static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2316{
Feng Wu28b835d2015-09-18 22:29:54 +08002317 vmx_vcpu_pi_put(vcpu);
2318
Avi Kivitya9b21b62008-06-24 11:48:49 +03002319 __vmx_load_host_state(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002320}
2321
Wanpeng Lif244dee2017-07-20 01:11:54 -07002322static bool emulation_required(struct kvm_vcpu *vcpu)
2323{
2324 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
2325}
2326
Avi Kivityedcafe32009-12-30 18:07:40 +02002327static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2328
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002329/*
2330 * Return the cr0 value that a nested guest would read. This is a combination
2331 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2332 * its hypervisor (cr0_read_shadow).
2333 */
2334static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2335{
2336 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2337 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2338}
2339static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2340{
2341 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2342 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2343}
2344
Avi Kivity6aa8b732006-12-10 02:21:36 -08002345static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2346{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002347 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002348
Avi Kivity6de12732011-03-07 12:51:22 +02002349 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2350 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2351 rflags = vmcs_readl(GUEST_RFLAGS);
2352 if (to_vmx(vcpu)->rmode.vm86_active) {
2353 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2354 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2355 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2356 }
2357 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002358 }
Avi Kivity6de12732011-03-07 12:51:22 +02002359 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002360}
2361
2362static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2363{
Wanpeng Lif244dee2017-07-20 01:11:54 -07002364 unsigned long old_rflags = vmx_get_rflags(vcpu);
2365
Avi Kivity6de12732011-03-07 12:51:22 +02002366 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2367 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002368 if (to_vmx(vcpu)->rmode.vm86_active) {
2369 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002370 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002371 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002372 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07002373
2374 if ((old_rflags ^ to_vmx(vcpu)->rflags) & X86_EFLAGS_VM)
2375 to_vmx(vcpu)->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002376}
2377
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08002378static u32 vmx_get_pkru(struct kvm_vcpu *vcpu)
2379{
2380 return to_vmx(vcpu)->guest_pkru;
2381}
2382
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002383static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002384{
2385 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2386 int ret = 0;
2387
2388 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002389 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002390 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002391 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002392
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002393 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002394}
2395
2396static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2397{
2398 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2399 u32 interruptibility = interruptibility_old;
2400
2401 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2402
Jan Kiszka48005f62010-02-19 19:38:07 +01002403 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002404 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002405 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002406 interruptibility |= GUEST_INTR_STATE_STI;
2407
2408 if ((interruptibility != interruptibility_old))
2409 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2410}
2411
Avi Kivity6aa8b732006-12-10 02:21:36 -08002412static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2413{
2414 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002415
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002416 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002417 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002418 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002419
Glauber Costa2809f5d2009-05-12 16:21:05 -04002420 /* skipping an emulated instruction also counts */
2421 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002422}
2423
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002424static void nested_vmx_inject_exception_vmexit(struct kvm_vcpu *vcpu,
2425 unsigned long exit_qual)
2426{
2427 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2428 unsigned int nr = vcpu->arch.exception.nr;
2429 u32 intr_info = nr | INTR_INFO_VALID_MASK;
2430
2431 if (vcpu->arch.exception.has_error_code) {
2432 vmcs12->vm_exit_intr_error_code = vcpu->arch.exception.error_code;
2433 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2434 }
2435
2436 if (kvm_exception_is_soft(nr))
2437 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2438 else
2439 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2440
2441 if (!(vmcs12->idt_vectoring_info_field & VECTORING_INFO_VALID_MASK) &&
2442 vmx_get_nmi_mask(vcpu))
2443 intr_info |= INTR_INFO_UNBLOCK_NMI;
2444
2445 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI, intr_info, exit_qual);
2446}
2447
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002448/*
2449 * KVM wants to inject page-faults which it got to the guest. This function
2450 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002451 */
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002452static int nested_vmx_check_exception(struct kvm_vcpu *vcpu)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002453{
2454 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002455 unsigned int nr = vcpu->arch.exception.nr;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002456
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002457 if (nr == PF_VECTOR) {
2458 if (vcpu->arch.exception.nested_apf) {
2459 nested_vmx_inject_exception_vmexit(vcpu,
2460 vcpu->arch.apf.nested_apf_token);
2461 return 1;
2462 }
2463 /*
2464 * FIXME: we must not write CR2 when L1 intercepts an L2 #PF exception.
2465 * The fix is to add the ancillary datum (CR2 or DR6) to structs
2466 * kvm_queued_exception and kvm_vcpu_events, so that CR2 and DR6
2467 * can be written only when inject_pending_event runs. This should be
2468 * conditional on a new capability---if the capability is disabled,
2469 * kvm_multiple_exception would write the ancillary information to
2470 * CR2 or DR6, for backwards ABI-compatibility.
2471 */
2472 if (nested_vmx_is_page_fault_vmexit(vmcs12,
2473 vcpu->arch.exception.error_code)) {
2474 nested_vmx_inject_exception_vmexit(vcpu, vcpu->arch.cr2);
2475 return 1;
2476 }
2477 } else {
2478 unsigned long exit_qual = 0;
2479 if (nr == DB_VECTOR)
2480 exit_qual = vcpu->arch.dr6;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002481
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002482 if (vmcs12->exception_bitmap & (1u << nr)) {
2483 nested_vmx_inject_exception_vmexit(vcpu, exit_qual);
2484 return 1;
2485 }
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002486 }
2487
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002488 return 0;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002489}
2490
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002491static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02002492{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002493 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002494 unsigned nr = vcpu->arch.exception.nr;
2495 bool has_error_code = vcpu->arch.exception.has_error_code;
2496 bool reinject = vcpu->arch.exception.reinject;
2497 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002498 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002499
Gleb Natapove011c662013-09-25 12:51:35 +03002500 if (!reinject && is_guest_mode(vcpu) &&
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002501 nested_vmx_check_exception(vcpu))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002502 return;
2503
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002504 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002505 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002506 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2507 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002508
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002509 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002510 int inc_eip = 0;
2511 if (kvm_exception_is_soft(nr))
2512 inc_eip = vcpu->arch.event_exit_inst_len;
2513 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002514 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002515 return;
2516 }
2517
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002518 if (kvm_exception_is_soft(nr)) {
2519 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2520 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002521 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2522 } else
2523 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2524
2525 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002526}
2527
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002528static bool vmx_rdtscp_supported(void)
2529{
2530 return cpu_has_vmx_rdtscp();
2531}
2532
Mao, Junjiead756a12012-07-02 01:18:48 +00002533static bool vmx_invpcid_supported(void)
2534{
2535 return cpu_has_vmx_invpcid() && enable_ept;
2536}
2537
Avi Kivity6aa8b732006-12-10 02:21:36 -08002538/*
Eddie Donga75beee2007-05-17 18:55:15 +03002539 * Swap MSR entry in host/guest MSR entry array.
2540 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002541static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002542{
Avi Kivity26bb0982009-09-07 11:14:12 +03002543 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002544
2545 tmp = vmx->guest_msrs[to];
2546 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2547 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002548}
2549
Yang Zhang8d146952013-01-25 10:18:50 +08002550static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2551{
2552 unsigned long *msr_bitmap;
2553
Wincy Van670125b2015-03-04 14:31:56 +08002554 if (is_guest_mode(vcpu))
Radim Krčmářd048c092016-08-08 20:16:22 +02002555 msr_bitmap = to_vmx(vcpu)->nested.msr_bitmap;
Roman Kagan3ce424e2016-05-18 17:48:20 +03002556 else if (cpu_has_secondary_exec_ctrls() &&
2557 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
2558 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002559 if (enable_apicv && kvm_vcpu_apicv_active(vcpu)) {
2560 if (is_long_mode(vcpu))
Wanpeng Lic63e4562016-09-23 19:17:16 +08002561 msr_bitmap = vmx_msr_bitmap_longmode_x2apic_apicv;
2562 else
2563 msr_bitmap = vmx_msr_bitmap_legacy_x2apic_apicv;
2564 } else {
2565 if (is_long_mode(vcpu))
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002566 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2567 else
2568 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002569 }
Yang Zhang8d146952013-01-25 10:18:50 +08002570 } else {
2571 if (is_long_mode(vcpu))
2572 msr_bitmap = vmx_msr_bitmap_longmode;
2573 else
2574 msr_bitmap = vmx_msr_bitmap_legacy;
2575 }
2576
2577 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2578}
2579
Eddie Donga75beee2007-05-17 18:55:15 +03002580/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002581 * Set up the vmcs to automatically save and restore system
2582 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2583 * mode, as fiddling with msrs is very expensive.
2584 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002585static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002586{
Avi Kivity26bb0982009-09-07 11:14:12 +03002587 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002588
Eddie Donga75beee2007-05-17 18:55:15 +03002589 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002590#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002591 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002592 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002593 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002594 move_msr_up(vmx, index, save_nmsrs++);
2595 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002596 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002597 move_msr_up(vmx, index, save_nmsrs++);
2598 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002599 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002600 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002601 index = __find_msr_index(vmx, MSR_TSC_AUX);
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002602 if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002603 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002604 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002605 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002606 * if efer.sce is enabled.
2607 */
Brian Gerst8c065852010-07-17 09:03:26 -04002608 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002609 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002610 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002611 }
Eddie Donga75beee2007-05-17 18:55:15 +03002612#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002613 index = __find_msr_index(vmx, MSR_EFER);
2614 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002615 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002616
Avi Kivity26bb0982009-09-07 11:14:12 +03002617 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002618
Yang Zhang8d146952013-01-25 10:18:50 +08002619 if (cpu_has_vmx_msr_bitmap())
2620 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002621}
2622
2623/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002624 * reads and returns guest's timestamp counter "register"
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002625 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
2626 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
Avi Kivity6aa8b732006-12-10 02:21:36 -08002627 */
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002628static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002629{
2630 u64 host_tsc, tsc_offset;
2631
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002632 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002633 tsc_offset = vmcs_read64(TSC_OFFSET);
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002634 return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002635}
2636
2637/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002638 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002639 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002640static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002641{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002642 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002643 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002644 * We're here if L1 chose not to trap WRMSR to TSC. According
2645 * to the spec, this should set L1's TSC; The offset that L1
2646 * set for L2 remains unchanged, and still needs to be added
2647 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002648 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002649 struct vmcs12 *vmcs12;
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002650 /* recalculate vmcs02.TSC_OFFSET: */
2651 vmcs12 = get_vmcs12(vcpu);
2652 vmcs_write64(TSC_OFFSET, offset +
2653 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2654 vmcs12->tsc_offset : 0));
2655 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002656 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2657 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002658 vmcs_write64(TSC_OFFSET, offset);
2659 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002660}
2661
Nadav Har'El801d3422011-05-25 23:02:23 +03002662static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2663{
2664 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2665 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2666}
2667
2668/*
2669 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2670 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2671 * all guests if the "nested" module option is off, and can also be disabled
2672 * for a single guest by disabling its VMX cpuid bit.
2673 */
2674static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2675{
2676 return nested && guest_cpuid_has_vmx(vcpu);
2677}
2678
Avi Kivity6aa8b732006-12-10 02:21:36 -08002679/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002680 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2681 * returned for the various VMX controls MSRs when nested VMX is enabled.
2682 * The same values should also be used to verify that vmcs12 control fields are
2683 * valid during nested entry from L1 to L2.
2684 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2685 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2686 * bit in the high half is on if the corresponding bit in the control field
2687 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002688 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002689static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002690{
2691 /*
2692 * Note that as a general rule, the high half of the MSRs (bits in
2693 * the control fields which may be 1) should be initialized by the
2694 * intersection of the underlying hardware's MSR (i.e., features which
2695 * can be supported) and the list of features we want to expose -
2696 * because they are known to be properly supported in our code.
2697 * Also, usually, the low half of the MSRs (bits which must be 1) can
2698 * be set to 0, meaning that L1 may turn off any of these bits. The
2699 * reason is that if one of these bits is necessary, it will appear
2700 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2701 * fields of vmcs01 and vmcs02, will turn these bits off - and
Paolo Bonzini7313c692017-07-27 10:31:25 +02002702 * nested_vmx_exit_reflected() will not pass related exits to L1.
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002703 * These rules have exceptions below.
2704 */
2705
2706 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002707 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002708 vmx->nested.nested_vmx_pinbased_ctls_low,
2709 vmx->nested.nested_vmx_pinbased_ctls_high);
2710 vmx->nested.nested_vmx_pinbased_ctls_low |=
2711 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2712 vmx->nested.nested_vmx_pinbased_ctls_high &=
2713 PIN_BASED_EXT_INTR_MASK |
2714 PIN_BASED_NMI_EXITING |
2715 PIN_BASED_VIRTUAL_NMIS;
2716 vmx->nested.nested_vmx_pinbased_ctls_high |=
2717 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002718 PIN_BASED_VMX_PREEMPTION_TIMER;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002719 if (kvm_vcpu_apicv_active(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002720 vmx->nested.nested_vmx_pinbased_ctls_high |=
2721 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002722
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002723 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002724 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002725 vmx->nested.nested_vmx_exit_ctls_low,
2726 vmx->nested.nested_vmx_exit_ctls_high);
2727 vmx->nested.nested_vmx_exit_ctls_low =
2728 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002729
Wincy Vanb9c237b2015-02-03 23:56:30 +08002730 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002731#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002732 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002733#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002734 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002735 vmx->nested.nested_vmx_exit_ctls_high |=
2736 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002737 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002738 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2739
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002740 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002741 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002742
Jan Kiszka2996fca2014-06-16 13:59:43 +02002743 /* We support free control of debug control saving. */
David Matlack0115f9c2016-11-29 18:14:06 -08002744 vmx->nested.nested_vmx_exit_ctls_low &= ~VM_EXIT_SAVE_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002745
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002746 /* entry controls */
2747 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002748 vmx->nested.nested_vmx_entry_ctls_low,
2749 vmx->nested.nested_vmx_entry_ctls_high);
2750 vmx->nested.nested_vmx_entry_ctls_low =
2751 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2752 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002753#ifdef CONFIG_X86_64
2754 VM_ENTRY_IA32E_MODE |
2755#endif
2756 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002757 vmx->nested.nested_vmx_entry_ctls_high |=
2758 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002759 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002760 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002761
Jan Kiszka2996fca2014-06-16 13:59:43 +02002762 /* We support free control of debug control loading. */
David Matlack0115f9c2016-11-29 18:14:06 -08002763 vmx->nested.nested_vmx_entry_ctls_low &= ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002764
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002765 /* cpu-based controls */
2766 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002767 vmx->nested.nested_vmx_procbased_ctls_low,
2768 vmx->nested.nested_vmx_procbased_ctls_high);
2769 vmx->nested.nested_vmx_procbased_ctls_low =
2770 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2771 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002772 CPU_BASED_VIRTUAL_INTR_PENDING |
2773 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002774 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2775 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2776 CPU_BASED_CR3_STORE_EXITING |
2777#ifdef CONFIG_X86_64
2778 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2779#endif
2780 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002781 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2782 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2783 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2784 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002785 /*
2786 * We can allow some features even when not supported by the
2787 * hardware. For example, L1 can specify an MSR bitmap - and we
2788 * can use it to avoid exits to L1 - even when L0 runs L2
2789 * without MSR bitmaps.
2790 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002791 vmx->nested.nested_vmx_procbased_ctls_high |=
2792 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002793 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002794
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002795 /* We support free control of CR3 access interception. */
David Matlack0115f9c2016-11-29 18:14:06 -08002796 vmx->nested.nested_vmx_procbased_ctls_low &=
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002797 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2798
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002799 /* secondary cpu-based controls */
2800 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002801 vmx->nested.nested_vmx_secondary_ctls_low,
2802 vmx->nested.nested_vmx_secondary_ctls_high);
2803 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2804 vmx->nested.nested_vmx_secondary_ctls_high &=
Paolo Bonzinia5f46452017-03-30 11:55:32 +02002805 SECONDARY_EXEC_RDRAND | SECONDARY_EXEC_RDSEED |
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002806 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002807 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini1b073042016-10-25 16:06:30 +02002808 SECONDARY_EXEC_DESC |
Wincy Vanf2b93282015-02-03 23:56:03 +08002809 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wincy Van82f0dd42015-02-03 23:57:18 +08002810 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002811 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002812 SECONDARY_EXEC_WBINVD_EXITING |
Dan Williamsdfa169b2016-06-02 11:17:24 -07002813 SECONDARY_EXEC_XSAVES;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002814
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002815 if (enable_ept) {
2816 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002817 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002818 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002819 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01002820 VMX_EPTP_WB_BIT | VMX_EPT_INVEPT_BIT;
Bandan Das02120c42016-07-12 18:18:52 -04002821 if (cpu_has_vmx_ept_execute_only())
2822 vmx->nested.nested_vmx_ept_caps |=
2823 VMX_EPT_EXECUTE_ONLY_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002824 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Bandan Das45e11812016-08-02 16:32:36 -04002825 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01002826 VMX_EPT_EXTENT_CONTEXT_BIT | VMX_EPT_2MB_PAGE_BIT |
2827 VMX_EPT_1GB_PAGE_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04002828 if (enable_ept_ad_bits) {
2829 vmx->nested.nested_vmx_secondary_ctls_high |=
2830 SECONDARY_EXEC_ENABLE_PML;
Dan Carpenter7461fbc2017-05-18 10:41:15 +03002831 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_AD_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04002832 }
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002833 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002834 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002835
Paolo Bonzinief697a72016-03-18 16:58:38 +01002836 /*
2837 * Old versions of KVM use the single-context version without
2838 * checking for support, so declare that it is supported even
2839 * though it is treated as global context. The alternative is
2840 * not failing the single-context invvpid, and it is worse.
2841 */
Wanpeng Li63cb6d52017-03-20 21:18:53 -07002842 if (enable_vpid) {
2843 vmx->nested.nested_vmx_secondary_ctls_high |=
2844 SECONDARY_EXEC_ENABLE_VPID;
Wanpeng Li089d7b62015-10-13 09:18:37 -07002845 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
Jan Dakinevichbcdde302016-10-28 07:00:30 +03002846 VMX_VPID_EXTENT_SUPPORTED_MASK;
Wanpeng Li63cb6d52017-03-20 21:18:53 -07002847 } else
Wanpeng Li089d7b62015-10-13 09:18:37 -07002848 vmx->nested.nested_vmx_vpid_caps = 0;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002849
Radim Krčmář0790ec12015-03-17 14:02:32 +01002850 if (enable_unrestricted_guest)
2851 vmx->nested.nested_vmx_secondary_ctls_high |=
2852 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2853
Jan Kiszkac18911a2013-03-13 16:06:41 +01002854 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002855 rdmsr(MSR_IA32_VMX_MISC,
2856 vmx->nested.nested_vmx_misc_low,
2857 vmx->nested.nested_vmx_misc_high);
2858 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2859 vmx->nested.nested_vmx_misc_low |=
2860 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002861 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002862 vmx->nested.nested_vmx_misc_high = 0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08002863
2864 /*
2865 * This MSR reports some information about VMX support. We
2866 * should return information about the VMX we emulate for the
2867 * guest, and the VMCS structure we give it - not about the
2868 * VMX support of the underlying hardware.
2869 */
2870 vmx->nested.nested_vmx_basic =
2871 VMCS12_REVISION |
2872 VMX_BASIC_TRUE_CTLS |
2873 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2874 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2875
2876 if (cpu_has_vmx_basic_inout())
2877 vmx->nested.nested_vmx_basic |= VMX_BASIC_INOUT;
2878
2879 /*
David Matlack8322ebb2016-11-29 18:14:09 -08002880 * These MSRs specify bits which the guest must keep fixed on
David Matlack62cc6b9d2016-11-29 18:14:07 -08002881 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2882 * We picked the standard core2 setting.
2883 */
2884#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2885#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2886 vmx->nested.nested_vmx_cr0_fixed0 = VMXON_CR0_ALWAYSON;
David Matlack62cc6b9d2016-11-29 18:14:07 -08002887 vmx->nested.nested_vmx_cr4_fixed0 = VMXON_CR4_ALWAYSON;
David Matlack8322ebb2016-11-29 18:14:09 -08002888
2889 /* These MSRs specify bits which the guest must keep fixed off. */
2890 rdmsrl(MSR_IA32_VMX_CR0_FIXED1, vmx->nested.nested_vmx_cr0_fixed1);
2891 rdmsrl(MSR_IA32_VMX_CR4_FIXED1, vmx->nested.nested_vmx_cr4_fixed1);
David Matlack62cc6b9d2016-11-29 18:14:07 -08002892
2893 /* highest index: VMX_PREEMPTION_TIMER_VALUE */
2894 vmx->nested.nested_vmx_vmcs_enum = 0x2e;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002895}
2896
David Matlack38991522016-11-29 18:14:08 -08002897/*
2898 * if fixed0[i] == 1: val[i] must be 1
2899 * if fixed1[i] == 0: val[i] must be 0
2900 */
2901static inline bool fixed_bits_valid(u64 val, u64 fixed0, u64 fixed1)
2902{
2903 return ((val & fixed1) | fixed0) == val;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002904}
2905
2906static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2907{
David Matlack38991522016-11-29 18:14:08 -08002908 return fixed_bits_valid(control, low, high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002909}
2910
2911static inline u64 vmx_control_msr(u32 low, u32 high)
2912{
2913 return low | ((u64)high << 32);
2914}
2915
David Matlack62cc6b9d2016-11-29 18:14:07 -08002916static bool is_bitwise_subset(u64 superset, u64 subset, u64 mask)
2917{
2918 superset &= mask;
2919 subset &= mask;
2920
2921 return (superset | subset) == superset;
2922}
2923
2924static int vmx_restore_vmx_basic(struct vcpu_vmx *vmx, u64 data)
2925{
2926 const u64 feature_and_reserved =
2927 /* feature (except bit 48; see below) */
2928 BIT_ULL(49) | BIT_ULL(54) | BIT_ULL(55) |
2929 /* reserved */
2930 BIT_ULL(31) | GENMASK_ULL(47, 45) | GENMASK_ULL(63, 56);
2931 u64 vmx_basic = vmx->nested.nested_vmx_basic;
2932
2933 if (!is_bitwise_subset(vmx_basic, data, feature_and_reserved))
2934 return -EINVAL;
2935
2936 /*
2937 * KVM does not emulate a version of VMX that constrains physical
2938 * addresses of VMX structures (e.g. VMCS) to 32-bits.
2939 */
2940 if (data & BIT_ULL(48))
2941 return -EINVAL;
2942
2943 if (vmx_basic_vmcs_revision_id(vmx_basic) !=
2944 vmx_basic_vmcs_revision_id(data))
2945 return -EINVAL;
2946
2947 if (vmx_basic_vmcs_size(vmx_basic) > vmx_basic_vmcs_size(data))
2948 return -EINVAL;
2949
2950 vmx->nested.nested_vmx_basic = data;
2951 return 0;
2952}
2953
2954static int
2955vmx_restore_control_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
2956{
2957 u64 supported;
2958 u32 *lowp, *highp;
2959
2960 switch (msr_index) {
2961 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2962 lowp = &vmx->nested.nested_vmx_pinbased_ctls_low;
2963 highp = &vmx->nested.nested_vmx_pinbased_ctls_high;
2964 break;
2965 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2966 lowp = &vmx->nested.nested_vmx_procbased_ctls_low;
2967 highp = &vmx->nested.nested_vmx_procbased_ctls_high;
2968 break;
2969 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2970 lowp = &vmx->nested.nested_vmx_exit_ctls_low;
2971 highp = &vmx->nested.nested_vmx_exit_ctls_high;
2972 break;
2973 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2974 lowp = &vmx->nested.nested_vmx_entry_ctls_low;
2975 highp = &vmx->nested.nested_vmx_entry_ctls_high;
2976 break;
2977 case MSR_IA32_VMX_PROCBASED_CTLS2:
2978 lowp = &vmx->nested.nested_vmx_secondary_ctls_low;
2979 highp = &vmx->nested.nested_vmx_secondary_ctls_high;
2980 break;
2981 default:
2982 BUG();
2983 }
2984
2985 supported = vmx_control_msr(*lowp, *highp);
2986
2987 /* Check must-be-1 bits are still 1. */
2988 if (!is_bitwise_subset(data, supported, GENMASK_ULL(31, 0)))
2989 return -EINVAL;
2990
2991 /* Check must-be-0 bits are still 0. */
2992 if (!is_bitwise_subset(supported, data, GENMASK_ULL(63, 32)))
2993 return -EINVAL;
2994
2995 *lowp = data;
2996 *highp = data >> 32;
2997 return 0;
2998}
2999
3000static int vmx_restore_vmx_misc(struct vcpu_vmx *vmx, u64 data)
3001{
3002 const u64 feature_and_reserved_bits =
3003 /* feature */
3004 BIT_ULL(5) | GENMASK_ULL(8, 6) | BIT_ULL(14) | BIT_ULL(15) |
3005 BIT_ULL(28) | BIT_ULL(29) | BIT_ULL(30) |
3006 /* reserved */
3007 GENMASK_ULL(13, 9) | BIT_ULL(31);
3008 u64 vmx_misc;
3009
3010 vmx_misc = vmx_control_msr(vmx->nested.nested_vmx_misc_low,
3011 vmx->nested.nested_vmx_misc_high);
3012
3013 if (!is_bitwise_subset(vmx_misc, data, feature_and_reserved_bits))
3014 return -EINVAL;
3015
3016 if ((vmx->nested.nested_vmx_pinbased_ctls_high &
3017 PIN_BASED_VMX_PREEMPTION_TIMER) &&
3018 vmx_misc_preemption_timer_rate(data) !=
3019 vmx_misc_preemption_timer_rate(vmx_misc))
3020 return -EINVAL;
3021
3022 if (vmx_misc_cr3_count(data) > vmx_misc_cr3_count(vmx_misc))
3023 return -EINVAL;
3024
3025 if (vmx_misc_max_msr(data) > vmx_misc_max_msr(vmx_misc))
3026 return -EINVAL;
3027
3028 if (vmx_misc_mseg_revid(data) != vmx_misc_mseg_revid(vmx_misc))
3029 return -EINVAL;
3030
3031 vmx->nested.nested_vmx_misc_low = data;
3032 vmx->nested.nested_vmx_misc_high = data >> 32;
3033 return 0;
3034}
3035
3036static int vmx_restore_vmx_ept_vpid_cap(struct vcpu_vmx *vmx, u64 data)
3037{
3038 u64 vmx_ept_vpid_cap;
3039
3040 vmx_ept_vpid_cap = vmx_control_msr(vmx->nested.nested_vmx_ept_caps,
3041 vmx->nested.nested_vmx_vpid_caps);
3042
3043 /* Every bit is either reserved or a feature bit. */
3044 if (!is_bitwise_subset(vmx_ept_vpid_cap, data, -1ULL))
3045 return -EINVAL;
3046
3047 vmx->nested.nested_vmx_ept_caps = data;
3048 vmx->nested.nested_vmx_vpid_caps = data >> 32;
3049 return 0;
3050}
3051
3052static int vmx_restore_fixed0_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
3053{
3054 u64 *msr;
3055
3056 switch (msr_index) {
3057 case MSR_IA32_VMX_CR0_FIXED0:
3058 msr = &vmx->nested.nested_vmx_cr0_fixed0;
3059 break;
3060 case MSR_IA32_VMX_CR4_FIXED0:
3061 msr = &vmx->nested.nested_vmx_cr4_fixed0;
3062 break;
3063 default:
3064 BUG();
3065 }
3066
3067 /*
3068 * 1 bits (which indicates bits which "must-be-1" during VMX operation)
3069 * must be 1 in the restored value.
3070 */
3071 if (!is_bitwise_subset(data, *msr, -1ULL))
3072 return -EINVAL;
3073
3074 *msr = data;
3075 return 0;
3076}
3077
3078/*
3079 * Called when userspace is restoring VMX MSRs.
3080 *
3081 * Returns 0 on success, non-0 otherwise.
3082 */
3083static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
3084{
3085 struct vcpu_vmx *vmx = to_vmx(vcpu);
3086
3087 switch (msr_index) {
3088 case MSR_IA32_VMX_BASIC:
3089 return vmx_restore_vmx_basic(vmx, data);
3090 case MSR_IA32_VMX_PINBASED_CTLS:
3091 case MSR_IA32_VMX_PROCBASED_CTLS:
3092 case MSR_IA32_VMX_EXIT_CTLS:
3093 case MSR_IA32_VMX_ENTRY_CTLS:
3094 /*
3095 * The "non-true" VMX capability MSRs are generated from the
3096 * "true" MSRs, so we do not support restoring them directly.
3097 *
3098 * If userspace wants to emulate VMX_BASIC[55]=0, userspace
3099 * should restore the "true" MSRs with the must-be-1 bits
3100 * set according to the SDM Vol 3. A.2 "RESERVED CONTROLS AND
3101 * DEFAULT SETTINGS".
3102 */
3103 return -EINVAL;
3104 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3105 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3106 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3107 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3108 case MSR_IA32_VMX_PROCBASED_CTLS2:
3109 return vmx_restore_control_msr(vmx, msr_index, data);
3110 case MSR_IA32_VMX_MISC:
3111 return vmx_restore_vmx_misc(vmx, data);
3112 case MSR_IA32_VMX_CR0_FIXED0:
3113 case MSR_IA32_VMX_CR4_FIXED0:
3114 return vmx_restore_fixed0_msr(vmx, msr_index, data);
3115 case MSR_IA32_VMX_CR0_FIXED1:
3116 case MSR_IA32_VMX_CR4_FIXED1:
3117 /*
3118 * These MSRs are generated based on the vCPU's CPUID, so we
3119 * do not support restoring them directly.
3120 */
3121 return -EINVAL;
3122 case MSR_IA32_VMX_EPT_VPID_CAP:
3123 return vmx_restore_vmx_ept_vpid_cap(vmx, data);
3124 case MSR_IA32_VMX_VMCS_ENUM:
3125 vmx->nested.nested_vmx_vmcs_enum = data;
3126 return 0;
3127 default:
3128 /*
3129 * The rest of the VMX capability MSRs do not support restore.
3130 */
3131 return -EINVAL;
3132 }
3133}
3134
Jan Kiszkacae50132014-01-04 18:47:22 +01003135/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003136static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
3137{
Wincy Vanb9c237b2015-02-03 23:56:30 +08003138 struct vcpu_vmx *vmx = to_vmx(vcpu);
3139
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003140 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003141 case MSR_IA32_VMX_BASIC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003142 *pdata = vmx->nested.nested_vmx_basic;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003143 break;
3144 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3145 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003146 *pdata = vmx_control_msr(
3147 vmx->nested.nested_vmx_pinbased_ctls_low,
3148 vmx->nested.nested_vmx_pinbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003149 if (msr_index == MSR_IA32_VMX_PINBASED_CTLS)
3150 *pdata |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003151 break;
3152 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3153 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003154 *pdata = vmx_control_msr(
3155 vmx->nested.nested_vmx_procbased_ctls_low,
3156 vmx->nested.nested_vmx_procbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003157 if (msr_index == MSR_IA32_VMX_PROCBASED_CTLS)
3158 *pdata |= CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003159 break;
3160 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3161 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003162 *pdata = vmx_control_msr(
3163 vmx->nested.nested_vmx_exit_ctls_low,
3164 vmx->nested.nested_vmx_exit_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003165 if (msr_index == MSR_IA32_VMX_EXIT_CTLS)
3166 *pdata |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003167 break;
3168 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3169 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003170 *pdata = vmx_control_msr(
3171 vmx->nested.nested_vmx_entry_ctls_low,
3172 vmx->nested.nested_vmx_entry_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003173 if (msr_index == MSR_IA32_VMX_ENTRY_CTLS)
3174 *pdata |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003175 break;
3176 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003177 *pdata = vmx_control_msr(
3178 vmx->nested.nested_vmx_misc_low,
3179 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003180 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003181 case MSR_IA32_VMX_CR0_FIXED0:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003182 *pdata = vmx->nested.nested_vmx_cr0_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003183 break;
3184 case MSR_IA32_VMX_CR0_FIXED1:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003185 *pdata = vmx->nested.nested_vmx_cr0_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003186 break;
3187 case MSR_IA32_VMX_CR4_FIXED0:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003188 *pdata = vmx->nested.nested_vmx_cr4_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003189 break;
3190 case MSR_IA32_VMX_CR4_FIXED1:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003191 *pdata = vmx->nested.nested_vmx_cr4_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003192 break;
3193 case MSR_IA32_VMX_VMCS_ENUM:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003194 *pdata = vmx->nested.nested_vmx_vmcs_enum;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003195 break;
3196 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003197 *pdata = vmx_control_msr(
3198 vmx->nested.nested_vmx_secondary_ctls_low,
3199 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003200 break;
3201 case MSR_IA32_VMX_EPT_VPID_CAP:
Wanpeng Li089d7b62015-10-13 09:18:37 -07003202 *pdata = vmx->nested.nested_vmx_ept_caps |
3203 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003204 break;
3205 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003206 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08003207 }
3208
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003209 return 0;
3210}
3211
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003212static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
3213 uint64_t val)
3214{
3215 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
3216
3217 return !(val & ~valid_bits);
3218}
3219
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003220/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08003221 * Reads an msr value (of 'msr_index') into 'pdata'.
3222 * Returns 0 on success, non-0 otherwise.
3223 * Assumes vcpu_load() was already called.
3224 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003225static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003226{
Avi Kivity26bb0982009-09-07 11:14:12 +03003227 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003228
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003229 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003230#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003231 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003232 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003233 break;
3234 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003235 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003236 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003237 case MSR_KERNEL_GS_BASE:
3238 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003239 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003240 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03003241#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08003242 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003243 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303244 case MSR_IA32_TSC:
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08003245 msr_info->data = guest_read_tsc(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003246 break;
3247 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003248 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003249 break;
3250 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003251 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003252 break;
3253 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003254 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003255 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003256 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08003257 if (!kvm_mpx_supported() ||
3258 (!msr_info->host_initiated && !guest_cpuid_has_mpx(vcpu)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003259 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003260 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003261 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003262 case MSR_IA32_MCG_EXT_CTL:
3263 if (!msr_info->host_initiated &&
3264 !(to_vmx(vcpu)->msr_ia32_feature_control &
3265 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01003266 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003267 msr_info->data = vcpu->arch.mcg_ext_ctl;
3268 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003269 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang3b840802016-06-22 14:59:54 +08003270 msr_info->data = to_vmx(vcpu)->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01003271 break;
3272 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3273 if (!nested_vmx_allowed(vcpu))
3274 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003275 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08003276 case MSR_IA32_XSS:
3277 if (!vmx_xsaves_supported())
3278 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003279 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08003280 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003281 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003282 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003283 return 1;
3284 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003285 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003286 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003287 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003288 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003289 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003290 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003291 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003292 }
3293
Avi Kivity6aa8b732006-12-10 02:21:36 -08003294 return 0;
3295}
3296
Jan Kiszkacae50132014-01-04 18:47:22 +01003297static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3298
Avi Kivity6aa8b732006-12-10 02:21:36 -08003299/*
3300 * Writes msr value into into the appropriate "register".
3301 * Returns 0 on success, non-0 otherwise.
3302 * Assumes vcpu_load() was already called.
3303 */
Will Auld8fe8ab42012-11-29 12:42:12 -08003304static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003305{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003306 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003307 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03003308 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08003309 u32 msr_index = msr_info->index;
3310 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03003311
Avi Kivity6aa8b732006-12-10 02:21:36 -08003312 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08003313 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08003314 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03003315 break;
Avi Kivity16175a72009-03-23 22:13:44 +02003316#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003317 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003318 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003319 vmcs_writel(GUEST_FS_BASE, data);
3320 break;
3321 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003322 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003323 vmcs_writel(GUEST_GS_BASE, data);
3324 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003325 case MSR_KERNEL_GS_BASE:
3326 vmx_load_host_state(vmx);
3327 vmx->msr_guest_kernel_gs_base = data;
3328 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003329#endif
3330 case MSR_IA32_SYSENTER_CS:
3331 vmcs_write32(GUEST_SYSENTER_CS, data);
3332 break;
3333 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003334 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003335 break;
3336 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003337 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003338 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003339 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08003340 if (!kvm_mpx_supported() ||
3341 (!msr_info->host_initiated && !guest_cpuid_has_mpx(vcpu)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003342 return 1;
Jim Mattson45316622017-05-23 11:52:54 -07003343 if (is_noncanonical_address(data & PAGE_MASK) ||
3344 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003345 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003346 vmcs_write64(GUEST_BNDCFGS, data);
3347 break;
3348 case MSR_IA32_TSC:
3349 kvm_write_tsc(vcpu, msr_info);
3350 break;
3351 case MSR_IA32_CR_PAT:
Will Auld8fe8ab42012-11-29 12:42:12 -08003352 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03003353 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3354 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003355 vmcs_write64(GUEST_IA32_PAT, data);
3356 vcpu->arch.pat = data;
3357 break;
3358 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003359 ret = kvm_set_msr_common(vcpu, msr_info);
3360 break;
Will Auldba904632012-11-29 12:42:50 -08003361 case MSR_IA32_TSC_ADJUST:
3362 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003363 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003364 case MSR_IA32_MCG_EXT_CTL:
3365 if ((!msr_info->host_initiated &&
3366 !(to_vmx(vcpu)->msr_ia32_feature_control &
3367 FEATURE_CONTROL_LMCE)) ||
3368 (data & ~MCG_EXT_CTL_LMCE_EN))
3369 return 1;
3370 vcpu->arch.mcg_ext_ctl = data;
3371 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003372 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003373 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08003374 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01003375 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3376 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08003377 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01003378 if (msr_info->host_initiated && data == 0)
3379 vmx_leave_nested(vcpu);
3380 break;
3381 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003382 if (!msr_info->host_initiated)
3383 return 1; /* they are read-only */
3384 if (!nested_vmx_allowed(vcpu))
3385 return 1;
3386 return vmx_set_vmx_msr(vcpu, msr_index, data);
Wanpeng Li20300092014-12-02 19:14:59 +08003387 case MSR_IA32_XSS:
3388 if (!vmx_xsaves_supported())
3389 return 1;
3390 /*
3391 * The only supported bit as of Skylake is bit 8, but
3392 * it is not supported on KVM.
3393 */
3394 if (data != 0)
3395 return 1;
3396 vcpu->arch.ia32_xss = data;
3397 if (vcpu->arch.ia32_xss != host_xss)
3398 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3399 vcpu->arch.ia32_xss, host_xss);
3400 else
3401 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3402 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003403 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003404 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003405 return 1;
3406 /* Check reserved bit, higher 32 bits should be zero */
3407 if ((data >> 32) != 0)
3408 return 1;
3409 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003410 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003411 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003412 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003413 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003414 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003415 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3416 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003417 ret = kvm_set_shared_msr(msr->index, msr->data,
3418 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003419 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003420 if (ret)
3421 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003422 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003423 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003424 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003425 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003426 }
3427
Eddie Dong2cc51562007-05-21 07:28:09 +03003428 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003429}
3430
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003431static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003432{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003433 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3434 switch (reg) {
3435 case VCPU_REGS_RSP:
3436 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3437 break;
3438 case VCPU_REGS_RIP:
3439 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3440 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003441 case VCPU_EXREG_PDPTR:
3442 if (enable_ept)
3443 ept_save_pdptrs(vcpu);
3444 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003445 default:
3446 break;
3447 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003448}
3449
Avi Kivity6aa8b732006-12-10 02:21:36 -08003450static __init int cpu_has_kvm_support(void)
3451{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003452 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003453}
3454
3455static __init int vmx_disabled_by_bios(void)
3456{
3457 u64 msr;
3458
3459 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003460 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003461 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003462 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3463 && tboot_enabled())
3464 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003465 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003466 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003467 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003468 && !tboot_enabled()) {
3469 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003470 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003471 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003472 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003473 /* launched w/o TXT and VMX disabled */
3474 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3475 && !tboot_enabled())
3476 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003477 }
3478
3479 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003480}
3481
Dongxiao Xu7725b892010-05-11 18:29:38 +08003482static void kvm_cpu_vmxon(u64 addr)
3483{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003484 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003485 intel_pt_handle_vmx(1);
3486
Dongxiao Xu7725b892010-05-11 18:29:38 +08003487 asm volatile (ASM_VMX_VMXON_RAX
3488 : : "a"(&addr), "m"(addr)
3489 : "memory", "cc");
3490}
3491
Radim Krčmář13a34e02014-08-28 15:13:03 +02003492static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003493{
3494 int cpu = raw_smp_processor_id();
3495 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003496 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003497
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003498 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003499 return -EBUSY;
3500
Nadav Har'Eld462b812011-05-24 15:26:10 +03003501 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003502 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3503 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003504
3505 /*
3506 * Now we can enable the vmclear operation in kdump
3507 * since the loaded_vmcss_on_cpu list on this cpu
3508 * has been initialized.
3509 *
3510 * Though the cpu is not in VMX operation now, there
3511 * is no problem to enable the vmclear operation
3512 * for the loaded_vmcss_on_cpu list is empty!
3513 */
3514 crash_enable_local_vmclear(cpu);
3515
Avi Kivity6aa8b732006-12-10 02:21:36 -08003516 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003517
3518 test_bits = FEATURE_CONTROL_LOCKED;
3519 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3520 if (tboot_enabled())
3521 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3522
3523 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003524 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003525 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3526 }
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003527 kvm_cpu_vmxon(phys_addr);
3528 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02003529
3530 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003531}
3532
Nadav Har'Eld462b812011-05-24 15:26:10 +03003533static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003534{
3535 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003536 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003537
Nadav Har'Eld462b812011-05-24 15:26:10 +03003538 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3539 loaded_vmcss_on_cpu_link)
3540 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003541}
3542
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003543
3544/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3545 * tricks.
3546 */
3547static void kvm_cpu_vmxoff(void)
3548{
3549 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003550
3551 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003552 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003553}
3554
Radim Krčmář13a34e02014-08-28 15:13:03 +02003555static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003556{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003557 vmclear_local_loaded_vmcss();
3558 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003559}
3560
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003561static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003562 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003563{
3564 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003565 u32 ctl = ctl_min | ctl_opt;
3566
3567 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3568
3569 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3570 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3571
3572 /* Ensure minimum (required) set of control bits are supported. */
3573 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003574 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003575
3576 *result = ctl;
3577 return 0;
3578}
3579
Avi Kivity110312c2010-12-21 12:54:20 +02003580static __init bool allow_1_setting(u32 msr, u32 ctl)
3581{
3582 u32 vmx_msr_low, vmx_msr_high;
3583
3584 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3585 return vmx_msr_high & ctl;
3586}
3587
Yang, Sheng002c7f72007-07-31 14:23:01 +03003588static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003589{
3590 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003591 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003592 u32 _pin_based_exec_control = 0;
3593 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003594 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003595 u32 _vmexit_control = 0;
3596 u32 _vmentry_control = 0;
3597
Raghavendra K T10166742012-02-07 23:19:20 +05303598 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003599#ifdef CONFIG_X86_64
3600 CPU_BASED_CR8_LOAD_EXITING |
3601 CPU_BASED_CR8_STORE_EXITING |
3602#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003603 CPU_BASED_CR3_LOAD_EXITING |
3604 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003605 CPU_BASED_USE_IO_BITMAPS |
3606 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003607 CPU_BASED_USE_TSC_OFFSETING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003608 CPU_BASED_INVLPG_EXITING |
3609 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003610
Michael S. Tsirkin668fffa2017-04-21 12:27:17 +02003611 if (!kvm_mwait_in_guest())
3612 min |= CPU_BASED_MWAIT_EXITING |
3613 CPU_BASED_MONITOR_EXITING;
3614
Sheng Yangf78e0e22007-10-29 09:40:42 +08003615 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003616 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003617 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003618 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3619 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003620 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003621#ifdef CONFIG_X86_64
3622 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3623 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3624 ~CPU_BASED_CR8_STORE_EXITING;
3625#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003626 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003627 min2 = 0;
3628 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003629 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003630 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003631 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003632 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003633 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003634 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003635 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003636 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003637 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003638 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003639 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003640 SECONDARY_EXEC_XSAVES |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003641 SECONDARY_EXEC_ENABLE_PML |
Haozhong Zhang64903d62015-10-20 15:39:09 +08003642 SECONDARY_EXEC_TSC_SCALING;
Sheng Yangd56f5462008-04-25 10:13:16 +08003643 if (adjust_vmx_controls(min2, opt2,
3644 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003645 &_cpu_based_2nd_exec_control) < 0)
3646 return -EIO;
3647 }
3648#ifndef CONFIG_X86_64
3649 if (!(_cpu_based_2nd_exec_control &
3650 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3651 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3652#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003653
3654 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3655 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003656 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003657 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3658 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003659
Sheng Yangd56f5462008-04-25 10:13:16 +08003660 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003661 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3662 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003663 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3664 CPU_BASED_CR3_STORE_EXITING |
3665 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003666 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3667 vmx_capability.ept, vmx_capability.vpid);
3668 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003669
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003670 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003671#ifdef CONFIG_X86_64
3672 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3673#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003674 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003675 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003676 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3677 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003678 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003679
Paolo Bonzini2c828782017-03-27 14:37:28 +02003680 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING |
3681 PIN_BASED_VIRTUAL_NMIS;
3682 opt = PIN_BASED_POSTED_INTR | PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003683 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3684 &_pin_based_exec_control) < 0)
3685 return -EIO;
3686
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02003687 if (cpu_has_broken_vmx_preemption_timer())
3688 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003689 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003690 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08003691 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3692
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003693 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003694 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003695 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3696 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003697 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003698
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003699 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003700
3701 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3702 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003703 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003704
3705#ifdef CONFIG_X86_64
3706 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3707 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003708 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003709#endif
3710
3711 /* Require Write-Back (WB) memory type for VMCS accesses. */
3712 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003713 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003714
Yang, Sheng002c7f72007-07-31 14:23:01 +03003715 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02003716 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03003717 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003718 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003719
Yang, Sheng002c7f72007-07-31 14:23:01 +03003720 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3721 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003722 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003723 vmcs_conf->vmexit_ctrl = _vmexit_control;
3724 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003725
Avi Kivity110312c2010-12-21 12:54:20 +02003726 cpu_has_load_ia32_efer =
3727 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3728 VM_ENTRY_LOAD_IA32_EFER)
3729 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3730 VM_EXIT_LOAD_IA32_EFER);
3731
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003732 cpu_has_load_perf_global_ctrl =
3733 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3734 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3735 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3736 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3737
3738 /*
3739 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02003740 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003741 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3742 *
3743 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3744 *
3745 * AAK155 (model 26)
3746 * AAP115 (model 30)
3747 * AAT100 (model 37)
3748 * BC86,AAY89,BD102 (model 44)
3749 * BA97 (model 46)
3750 *
3751 */
3752 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3753 switch (boot_cpu_data.x86_model) {
3754 case 26:
3755 case 30:
3756 case 37:
3757 case 44:
3758 case 46:
3759 cpu_has_load_perf_global_ctrl = false;
3760 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3761 "does not work properly. Using workaround\n");
3762 break;
3763 default:
3764 break;
3765 }
3766 }
3767
Borislav Petkov782511b2016-04-04 22:25:03 +02003768 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08003769 rdmsrl(MSR_IA32_XSS, host_xss);
3770
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003771 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003772}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003773
3774static struct vmcs *alloc_vmcs_cpu(int cpu)
3775{
3776 int node = cpu_to_node(cpu);
3777 struct page *pages;
3778 struct vmcs *vmcs;
3779
Vlastimil Babka96db8002015-09-08 15:03:50 -07003780 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003781 if (!pages)
3782 return NULL;
3783 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003784 memset(vmcs, 0, vmcs_config.size);
3785 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003786 return vmcs;
3787}
3788
3789static struct vmcs *alloc_vmcs(void)
3790{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003791 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003792}
3793
3794static void free_vmcs(struct vmcs *vmcs)
3795{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003796 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003797}
3798
Nadav Har'Eld462b812011-05-24 15:26:10 +03003799/*
3800 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3801 */
3802static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3803{
3804 if (!loaded_vmcs->vmcs)
3805 return;
3806 loaded_vmcs_clear(loaded_vmcs);
3807 free_vmcs(loaded_vmcs->vmcs);
3808 loaded_vmcs->vmcs = NULL;
Jim Mattson355f4fb2016-10-28 08:29:39 -07003809 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03003810}
3811
Sam Ravnborg39959582007-06-01 00:47:13 -07003812static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003813{
3814 int cpu;
3815
Zachary Amsden3230bb42009-09-29 11:38:37 -10003816 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003817 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003818 per_cpu(vmxarea, cpu) = NULL;
3819 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003820}
3821
Jim Mattson85fd5142017-07-07 12:51:41 -07003822enum vmcs_field_type {
3823 VMCS_FIELD_TYPE_U16 = 0,
3824 VMCS_FIELD_TYPE_U64 = 1,
3825 VMCS_FIELD_TYPE_U32 = 2,
3826 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
3827};
3828
3829static inline int vmcs_field_type(unsigned long field)
3830{
3831 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
3832 return VMCS_FIELD_TYPE_U32;
3833 return (field >> 13) & 0x3 ;
3834}
3835
3836static inline int vmcs_field_readonly(unsigned long field)
3837{
3838 return (((field >> 10) & 0x3) == 1);
3839}
3840
Bandan Dasfe2b2012014-04-21 15:20:14 -04003841static void init_vmcs_shadow_fields(void)
3842{
3843 int i, j;
3844
3845 /* No checks for read only fields yet */
3846
3847 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3848 switch (shadow_read_write_fields[i]) {
3849 case GUEST_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003850 if (!kvm_mpx_supported())
Bandan Dasfe2b2012014-04-21 15:20:14 -04003851 continue;
3852 break;
3853 default:
3854 break;
3855 }
3856
3857 if (j < i)
3858 shadow_read_write_fields[j] =
3859 shadow_read_write_fields[i];
3860 j++;
3861 }
3862 max_shadow_read_write_fields = j;
3863
3864 /* shadowed fields guest access without vmexit */
3865 for (i = 0; i < max_shadow_read_write_fields; i++) {
Jim Mattson85fd5142017-07-07 12:51:41 -07003866 unsigned long field = shadow_read_write_fields[i];
3867
3868 clear_bit(field, vmx_vmwrite_bitmap);
3869 clear_bit(field, vmx_vmread_bitmap);
3870 if (vmcs_field_type(field) == VMCS_FIELD_TYPE_U64) {
3871 clear_bit(field + 1, vmx_vmwrite_bitmap);
3872 clear_bit(field + 1, vmx_vmread_bitmap);
3873 }
Bandan Dasfe2b2012014-04-21 15:20:14 -04003874 }
Jim Mattson85fd5142017-07-07 12:51:41 -07003875 for (i = 0; i < max_shadow_read_only_fields; i++) {
3876 unsigned long field = shadow_read_only_fields[i];
3877
3878 clear_bit(field, vmx_vmread_bitmap);
3879 if (vmcs_field_type(field) == VMCS_FIELD_TYPE_U64)
3880 clear_bit(field + 1, vmx_vmread_bitmap);
3881 }
Bandan Dasfe2b2012014-04-21 15:20:14 -04003882}
3883
Avi Kivity6aa8b732006-12-10 02:21:36 -08003884static __init int alloc_kvm_area(void)
3885{
3886 int cpu;
3887
Zachary Amsden3230bb42009-09-29 11:38:37 -10003888 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003889 struct vmcs *vmcs;
3890
3891 vmcs = alloc_vmcs_cpu(cpu);
3892 if (!vmcs) {
3893 free_kvm_area();
3894 return -ENOMEM;
3895 }
3896
3897 per_cpu(vmxarea, cpu) = vmcs;
3898 }
3899 return 0;
3900}
3901
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003902static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003903 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003904{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003905 if (!emulate_invalid_guest_state) {
3906 /*
3907 * CS and SS RPL should be equal during guest entry according
3908 * to VMX spec, but in reality it is not always so. Since vcpu
3909 * is in the middle of the transition from real mode to
3910 * protected mode it is safe to assume that RPL 0 is a good
3911 * default value.
3912 */
3913 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003914 save->selector &= ~SEGMENT_RPL_MASK;
3915 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003916 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003917 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003918 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003919}
3920
3921static void enter_pmode(struct kvm_vcpu *vcpu)
3922{
3923 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003924 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003925
Gleb Natapovd99e4152012-12-20 16:57:45 +02003926 /*
3927 * Update real mode segment cache. It may be not up-to-date if sement
3928 * register was written while vcpu was in a guest mode.
3929 */
3930 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3931 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3932 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3933 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3934 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3935 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3936
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003937 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003938
Avi Kivity2fb92db2011-04-27 19:42:18 +03003939 vmx_segment_cache_clear(vmx);
3940
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003941 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003942
3943 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003944 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3945 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003946 vmcs_writel(GUEST_RFLAGS, flags);
3947
Rusty Russell66aee912007-07-17 23:34:16 +10003948 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3949 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003950
3951 update_exception_bitmap(vcpu);
3952
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003953 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3954 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3955 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3956 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3957 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3958 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003959}
3960
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003961static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003962{
Mathias Krause772e0312012-08-30 01:30:19 +02003963 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003964 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003965
Gleb Natapovd99e4152012-12-20 16:57:45 +02003966 var.dpl = 0x3;
3967 if (seg == VCPU_SREG_CS)
3968 var.type = 0x3;
3969
3970 if (!emulate_invalid_guest_state) {
3971 var.selector = var.base >> 4;
3972 var.base = var.base & 0xffff0;
3973 var.limit = 0xffff;
3974 var.g = 0;
3975 var.db = 0;
3976 var.present = 1;
3977 var.s = 1;
3978 var.l = 0;
3979 var.unusable = 0;
3980 var.type = 0x3;
3981 var.avl = 0;
3982 if (save->base & 0xf)
3983 printk_once(KERN_WARNING "kvm: segment base is not "
3984 "paragraph aligned when entering "
3985 "protected mode (seg=%d)", seg);
3986 }
3987
3988 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05003989 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003990 vmcs_write32(sf->limit, var.limit);
3991 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003992}
3993
3994static void enter_rmode(struct kvm_vcpu *vcpu)
3995{
3996 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003997 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003998
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003999 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
4000 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
4001 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
4002 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
4003 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004004 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
4005 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004006
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004007 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004008
Gleb Natapov776e58e2011-03-13 12:34:27 +02004009 /*
4010 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004011 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02004012 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004013 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02004014 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
4015 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02004016
Avi Kivity2fb92db2011-04-27 19:42:18 +03004017 vmx_segment_cache_clear(vmx);
4018
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004019 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004020 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004021 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4022
4023 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03004024 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004025
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01004026 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004027
4028 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10004029 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004030 update_exception_bitmap(vcpu);
4031
Gleb Natapovd99e4152012-12-20 16:57:45 +02004032 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
4033 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
4034 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
4035 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
4036 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
4037 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004038
Eddie Dong8668a3c2007-10-10 14:26:45 +08004039 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004040}
4041
Amit Shah401d10d2009-02-20 22:53:37 +05304042static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
4043{
4044 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03004045 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
4046
4047 if (!msr)
4048 return;
Amit Shah401d10d2009-02-20 22:53:37 +05304049
Avi Kivity44ea2b12009-09-06 15:55:37 +03004050 /*
4051 * Force kernel_gs_base reloading before EFER changes, as control
4052 * of this msr depends on is_long_mode().
4053 */
4054 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02004055 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05304056 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004057 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304058 msr->data = efer;
4059 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004060 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304061
4062 msr->data = efer & ~EFER_LME;
4063 }
4064 setup_msrs(vmx);
4065}
4066
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004067#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004068
4069static void enter_lmode(struct kvm_vcpu *vcpu)
4070{
4071 u32 guest_tr_ar;
4072
Avi Kivity2fb92db2011-04-27 19:42:18 +03004073 vmx_segment_cache_clear(to_vmx(vcpu));
4074
Avi Kivity6aa8b732006-12-10 02:21:36 -08004075 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004076 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02004077 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
4078 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004079 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004080 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
4081 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004082 }
Avi Kivityda38f432010-07-06 11:30:49 +03004083 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004084}
4085
4086static void exit_lmode(struct kvm_vcpu *vcpu)
4087{
Gleb Natapov2961e8762013-11-25 15:37:13 +02004088 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03004089 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004090}
4091
4092#endif
4093
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004094static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004095{
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004096 if (enable_ept) {
4097 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
4098 return;
Peter Feiner995f00a2017-06-30 17:26:32 -07004099 ept_sync_context(construct_eptp(vcpu, vcpu->arch.mmu.root_hpa));
Jim Mattsonf0b98c02017-03-15 07:56:11 -07004100 } else {
4101 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004102 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08004103}
4104
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004105static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
4106{
4107 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
4108}
4109
Jim Mattsonfb6c8192017-03-16 13:53:59 -07004110static void vmx_flush_tlb_ept_only(struct kvm_vcpu *vcpu)
4111{
4112 if (enable_ept)
4113 vmx_flush_tlb(vcpu);
4114}
4115
Avi Kivitye8467fd2009-12-29 18:43:06 +02004116static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
4117{
4118 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
4119
4120 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
4121 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
4122}
4123
Avi Kivityaff48ba2010-12-05 18:56:11 +02004124static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
4125{
4126 if (enable_ept && is_paging(vcpu))
4127 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
4128 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
4129}
4130
Anthony Liguori25c4c272007-04-27 09:29:21 +03004131static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08004132{
Avi Kivityfc78f512009-12-07 12:16:48 +02004133 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
4134
4135 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
4136 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08004137}
4138
Sheng Yang14394422008-04-28 12:24:45 +08004139static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
4140{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004141 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4142
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004143 if (!test_bit(VCPU_EXREG_PDPTR,
4144 (unsigned long *)&vcpu->arch.regs_dirty))
4145 return;
4146
Sheng Yang14394422008-04-28 12:24:45 +08004147 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004148 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
4149 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
4150 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
4151 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08004152 }
4153}
4154
Avi Kivity8f5d5492009-05-31 18:41:29 +03004155static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
4156{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004157 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4158
Avi Kivity8f5d5492009-05-31 18:41:29 +03004159 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004160 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
4161 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
4162 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
4163 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004164 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004165
4166 __set_bit(VCPU_EXREG_PDPTR,
4167 (unsigned long *)&vcpu->arch.regs_avail);
4168 __set_bit(VCPU_EXREG_PDPTR,
4169 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004170}
4171
David Matlack38991522016-11-29 18:14:08 -08004172static bool nested_guest_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4173{
4174 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4175 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4176 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4177
4178 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
4179 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
4180 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
4181 fixed0 &= ~(X86_CR0_PE | X86_CR0_PG);
4182
4183 return fixed_bits_valid(val, fixed0, fixed1);
4184}
4185
4186static bool nested_host_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4187{
4188 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4189 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4190
4191 return fixed_bits_valid(val, fixed0, fixed1);
4192}
4193
4194static bool nested_cr4_valid(struct kvm_vcpu *vcpu, unsigned long val)
4195{
4196 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed0;
4197 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed1;
4198
4199 return fixed_bits_valid(val, fixed0, fixed1);
4200}
4201
4202/* No difference in the restrictions on guest and host CR4 in VMX operation. */
4203#define nested_guest_cr4_valid nested_cr4_valid
4204#define nested_host_cr4_valid nested_cr4_valid
4205
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004206static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08004207
4208static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
4209 unsigned long cr0,
4210 struct kvm_vcpu *vcpu)
4211{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03004212 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
4213 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004214 if (!(cr0 & X86_CR0_PG)) {
4215 /* From paging/starting to nonpaging */
4216 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004217 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08004218 (CPU_BASED_CR3_LOAD_EXITING |
4219 CPU_BASED_CR3_STORE_EXITING));
4220 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004221 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004222 } else if (!is_paging(vcpu)) {
4223 /* From nonpaging to paging */
4224 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004225 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08004226 ~(CPU_BASED_CR3_LOAD_EXITING |
4227 CPU_BASED_CR3_STORE_EXITING));
4228 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004229 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004230 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08004231
4232 if (!(cr0 & X86_CR0_WP))
4233 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08004234}
4235
Avi Kivity6aa8b732006-12-10 02:21:36 -08004236static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
4237{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004238 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004239 unsigned long hw_cr0;
4240
Gleb Natapov50378782013-02-04 16:00:28 +02004241 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004242 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02004243 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02004244 else {
Gleb Natapov50378782013-02-04 16:00:28 +02004245 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08004246
Gleb Natapov218e7632013-01-21 15:36:45 +02004247 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
4248 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004249
Gleb Natapov218e7632013-01-21 15:36:45 +02004250 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
4251 enter_rmode(vcpu);
4252 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004253
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004254#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02004255 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10004256 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004257 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10004258 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004259 exit_lmode(vcpu);
4260 }
4261#endif
4262
Avi Kivity089d0342009-03-23 18:26:32 +02004263 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08004264 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
4265
Avi Kivity6aa8b732006-12-10 02:21:36 -08004266 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08004267 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004268 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02004269
4270 /* depends on vcpu->arch.cr0 to be set to a new value */
4271 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004272}
4273
Peter Feiner995f00a2017-06-30 17:26:32 -07004274static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08004275{
4276 u64 eptp;
4277
4278 /* TODO write the value reading from MSR */
4279 eptp = VMX_EPT_DEFAULT_MT |
4280 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Peter Feiner995f00a2017-06-30 17:26:32 -07004281 if (enable_ept_ad_bits &&
4282 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
Xudong Haob38f9932012-05-28 19:33:36 +08004283 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08004284 eptp |= (root_hpa & PAGE_MASK);
4285
4286 return eptp;
4287}
4288
Avi Kivity6aa8b732006-12-10 02:21:36 -08004289static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
4290{
Sheng Yang14394422008-04-28 12:24:45 +08004291 unsigned long guest_cr3;
4292 u64 eptp;
4293
4294 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02004295 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07004296 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08004297 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02004298 if (is_paging(vcpu) || is_guest_mode(vcpu))
4299 guest_cr3 = kvm_read_cr3(vcpu);
4300 else
4301 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02004302 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004303 }
4304
Sheng Yang2384d2b2008-01-17 15:14:33 +08004305 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004306 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004307}
4308
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004309static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004310{
Ben Serebrin085e68e2015-04-16 11:58:05 -07004311 /*
4312 * Pass through host's Machine Check Enable value to hw_cr4, which
4313 * is in force while we are in guest mode. Do not let guests control
4314 * this bit, even if host CR4.MCE == 0.
4315 */
4316 unsigned long hw_cr4 =
4317 (cr4_read_shadow() & X86_CR4_MCE) |
4318 (cr4 & ~X86_CR4_MCE) |
4319 (to_vmx(vcpu)->rmode.vm86_active ?
4320 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08004321
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004322 if (cr4 & X86_CR4_VMXE) {
4323 /*
4324 * To use VMXON (and later other VMX instructions), a guest
4325 * must first be able to turn on cr4.VMXE (see handle_vmon()).
4326 * So basically the check on whether to allow nested VMX
4327 * is here.
4328 */
4329 if (!nested_vmx_allowed(vcpu))
4330 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004331 }
David Matlack38991522016-11-29 18:14:08 -08004332
4333 if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004334 return 1;
4335
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004336 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02004337 if (enable_ept) {
4338 if (!is_paging(vcpu)) {
4339 hw_cr4 &= ~X86_CR4_PAE;
4340 hw_cr4 |= X86_CR4_PSE;
4341 } else if (!(cr4 & X86_CR4_PAE)) {
4342 hw_cr4 &= ~X86_CR4_PAE;
4343 }
4344 }
Sheng Yang14394422008-04-28 12:24:45 +08004345
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004346 if (!enable_unrestricted_guest && !is_paging(vcpu))
4347 /*
Huaitong Handdba2622016-03-22 16:51:15 +08004348 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
4349 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
4350 * to be manually disabled when guest switches to non-paging
4351 * mode.
4352 *
4353 * If !enable_unrestricted_guest, the CPU is always running
4354 * with CR0.PG=1 and CR4 needs to be modified.
4355 * If enable_unrestricted_guest, the CPU automatically
4356 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004357 */
Huaitong Handdba2622016-03-22 16:51:15 +08004358 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004359
Sheng Yang14394422008-04-28 12:24:45 +08004360 vmcs_writel(CR4_READ_SHADOW, cr4);
4361 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004362 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004363}
4364
Avi Kivity6aa8b732006-12-10 02:21:36 -08004365static void vmx_get_segment(struct kvm_vcpu *vcpu,
4366 struct kvm_segment *var, int seg)
4367{
Avi Kivitya9179492011-01-03 14:28:52 +02004368 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004369 u32 ar;
4370
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004371 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004372 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02004373 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03004374 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004375 return;
Avi Kivity1390a282012-08-21 17:07:08 +03004376 var->base = vmx_read_guest_seg_base(vmx, seg);
4377 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4378 return;
Avi Kivitya9179492011-01-03 14:28:52 +02004379 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004380 var->base = vmx_read_guest_seg_base(vmx, seg);
4381 var->limit = vmx_read_guest_seg_limit(vmx, seg);
4382 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4383 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03004384 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004385 var->type = ar & 15;
4386 var->s = (ar >> 4) & 1;
4387 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03004388 /*
4389 * Some userspaces do not preserve unusable property. Since usable
4390 * segment has to be present according to VMX spec we can use present
4391 * property to amend userspace bug by making unusable segment always
4392 * nonpresent. vmx_segment_access_rights() already marks nonpresent
4393 * segment as unusable.
4394 */
4395 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004396 var->avl = (ar >> 12) & 1;
4397 var->l = (ar >> 13) & 1;
4398 var->db = (ar >> 14) & 1;
4399 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004400}
4401
Avi Kivitya9179492011-01-03 14:28:52 +02004402static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
4403{
Avi Kivitya9179492011-01-03 14:28:52 +02004404 struct kvm_segment s;
4405
4406 if (to_vmx(vcpu)->rmode.vm86_active) {
4407 vmx_get_segment(vcpu, &s, seg);
4408 return s.base;
4409 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004410 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02004411}
4412
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004413static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02004414{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004415 struct vcpu_vmx *vmx = to_vmx(vcpu);
4416
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004417 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02004418 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004419 else {
4420 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004421 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02004422 }
Avi Kivity69c73022011-03-07 15:26:44 +02004423}
4424
Avi Kivity653e3102007-05-07 10:55:37 +03004425static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004426{
Avi Kivity6aa8b732006-12-10 02:21:36 -08004427 u32 ar;
4428
Avi Kivityf0495f92012-06-07 17:06:10 +03004429 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004430 ar = 1 << 16;
4431 else {
4432 ar = var->type & 15;
4433 ar |= (var->s & 1) << 4;
4434 ar |= (var->dpl & 3) << 5;
4435 ar |= (var->present & 1) << 7;
4436 ar |= (var->avl & 1) << 12;
4437 ar |= (var->l & 1) << 13;
4438 ar |= (var->db & 1) << 14;
4439 ar |= (var->g & 1) << 15;
4440 }
Avi Kivity653e3102007-05-07 10:55:37 +03004441
4442 return ar;
4443}
4444
4445static void vmx_set_segment(struct kvm_vcpu *vcpu,
4446 struct kvm_segment *var, int seg)
4447{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004448 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02004449 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03004450
Avi Kivity2fb92db2011-04-27 19:42:18 +03004451 vmx_segment_cache_clear(vmx);
4452
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004453 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4454 vmx->rmode.segs[seg] = *var;
4455 if (seg == VCPU_SREG_TR)
4456 vmcs_write16(sf->selector, var->selector);
4457 else if (var->s)
4458 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004459 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03004460 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004461
Avi Kivity653e3102007-05-07 10:55:37 +03004462 vmcs_writel(sf->base, var->base);
4463 vmcs_write32(sf->limit, var->limit);
4464 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004465
4466 /*
4467 * Fix the "Accessed" bit in AR field of segment registers for older
4468 * qemu binaries.
4469 * IA32 arch specifies that at the time of processor reset the
4470 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004471 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004472 * state vmexit when "unrestricted guest" mode is turned on.
4473 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4474 * tree. Newer qemu binaries with that qemu fix would not need this
4475 * kvm hack.
4476 */
4477 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004478 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004479
Gleb Natapovf924d662012-12-12 19:10:55 +02004480 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004481
4482out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004483 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004484}
4485
Avi Kivity6aa8b732006-12-10 02:21:36 -08004486static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4487{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004488 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004489
4490 *db = (ar >> 14) & 1;
4491 *l = (ar >> 13) & 1;
4492}
4493
Gleb Natapov89a27f42010-02-16 10:51:48 +02004494static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004495{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004496 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4497 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004498}
4499
Gleb Natapov89a27f42010-02-16 10:51:48 +02004500static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004501{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004502 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4503 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004504}
4505
Gleb Natapov89a27f42010-02-16 10:51:48 +02004506static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004507{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004508 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4509 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004510}
4511
Gleb Natapov89a27f42010-02-16 10:51:48 +02004512static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004513{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004514 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4515 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004516}
4517
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004518static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
4519{
4520 struct kvm_segment var;
4521 u32 ar;
4522
4523 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02004524 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02004525 if (seg == VCPU_SREG_CS)
4526 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004527 ar = vmx_segment_access_rights(&var);
4528
4529 if (var.base != (var.selector << 4))
4530 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02004531 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004532 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02004533 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004534 return false;
4535
4536 return true;
4537}
4538
4539static bool code_segment_valid(struct kvm_vcpu *vcpu)
4540{
4541 struct kvm_segment cs;
4542 unsigned int cs_rpl;
4543
4544 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004545 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004546
Avi Kivity1872a3f2009-01-04 23:26:52 +02004547 if (cs.unusable)
4548 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004549 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004550 return false;
4551 if (!cs.s)
4552 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004553 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004554 if (cs.dpl > cs_rpl)
4555 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004556 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004557 if (cs.dpl != cs_rpl)
4558 return false;
4559 }
4560 if (!cs.present)
4561 return false;
4562
4563 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4564 return true;
4565}
4566
4567static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4568{
4569 struct kvm_segment ss;
4570 unsigned int ss_rpl;
4571
4572 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004573 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004574
Avi Kivity1872a3f2009-01-04 23:26:52 +02004575 if (ss.unusable)
4576 return true;
4577 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004578 return false;
4579 if (!ss.s)
4580 return false;
4581 if (ss.dpl != ss_rpl) /* DPL != RPL */
4582 return false;
4583 if (!ss.present)
4584 return false;
4585
4586 return true;
4587}
4588
4589static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4590{
4591 struct kvm_segment var;
4592 unsigned int rpl;
4593
4594 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004595 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004596
Avi Kivity1872a3f2009-01-04 23:26:52 +02004597 if (var.unusable)
4598 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004599 if (!var.s)
4600 return false;
4601 if (!var.present)
4602 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004603 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004604 if (var.dpl < rpl) /* DPL < RPL */
4605 return false;
4606 }
4607
4608 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4609 * rights flags
4610 */
4611 return true;
4612}
4613
4614static bool tr_valid(struct kvm_vcpu *vcpu)
4615{
4616 struct kvm_segment tr;
4617
4618 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4619
Avi Kivity1872a3f2009-01-04 23:26:52 +02004620 if (tr.unusable)
4621 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004622 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004623 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004624 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004625 return false;
4626 if (!tr.present)
4627 return false;
4628
4629 return true;
4630}
4631
4632static bool ldtr_valid(struct kvm_vcpu *vcpu)
4633{
4634 struct kvm_segment ldtr;
4635
4636 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4637
Avi Kivity1872a3f2009-01-04 23:26:52 +02004638 if (ldtr.unusable)
4639 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004640 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004641 return false;
4642 if (ldtr.type != 2)
4643 return false;
4644 if (!ldtr.present)
4645 return false;
4646
4647 return true;
4648}
4649
4650static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4651{
4652 struct kvm_segment cs, ss;
4653
4654 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4655 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4656
Nadav Amitb32a9912015-03-29 16:33:04 +03004657 return ((cs.selector & SEGMENT_RPL_MASK) ==
4658 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004659}
4660
4661/*
4662 * Check if guest state is valid. Returns true if valid, false if
4663 * not.
4664 * We assume that registers are always usable
4665 */
4666static bool guest_state_valid(struct kvm_vcpu *vcpu)
4667{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004668 if (enable_unrestricted_guest)
4669 return true;
4670
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004671 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004672 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004673 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4674 return false;
4675 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4676 return false;
4677 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4678 return false;
4679 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4680 return false;
4681 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4682 return false;
4683 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4684 return false;
4685 } else {
4686 /* protected mode guest state checks */
4687 if (!cs_ss_rpl_check(vcpu))
4688 return false;
4689 if (!code_segment_valid(vcpu))
4690 return false;
4691 if (!stack_segment_valid(vcpu))
4692 return false;
4693 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4694 return false;
4695 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4696 return false;
4697 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4698 return false;
4699 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4700 return false;
4701 if (!tr_valid(vcpu))
4702 return false;
4703 if (!ldtr_valid(vcpu))
4704 return false;
4705 }
4706 /* TODO:
4707 * - Add checks on RIP
4708 * - Add checks on RFLAGS
4709 */
4710
4711 return true;
4712}
4713
Jim Mattson5fa99cb2017-07-06 16:33:07 -07004714static bool page_address_valid(struct kvm_vcpu *vcpu, gpa_t gpa)
4715{
4716 return PAGE_ALIGNED(gpa) && !(gpa >> cpuid_maxphyaddr(vcpu));
4717}
4718
Mike Dayd77c26f2007-10-08 09:02:08 -04004719static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004720{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004721 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004722 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004723 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004724
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004725 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004726 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004727 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4728 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004729 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004730 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004731 r = kvm_write_guest_page(kvm, fn++, &data,
4732 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004733 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004734 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004735 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4736 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004737 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004738 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4739 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004740 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004741 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004742 r = kvm_write_guest_page(kvm, fn, &data,
4743 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4744 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004745out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004746 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004747 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004748}
4749
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004750static int init_rmode_identity_map(struct kvm *kvm)
4751{
Tang Chenf51770e2014-09-16 18:41:59 +08004752 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08004753 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004754 u32 tmp;
4755
Avi Kivity089d0342009-03-23 18:26:32 +02004756 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004757 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004758
4759 /* Protect kvm->arch.ept_identity_pagetable_done. */
4760 mutex_lock(&kvm->slots_lock);
4761
Tang Chenf51770e2014-09-16 18:41:59 +08004762 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004763 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004764
Sheng Yangb927a3c2009-07-21 10:42:48 +08004765 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004766
4767 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004768 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004769 goto out2;
4770
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004771 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004772 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4773 if (r < 0)
4774 goto out;
4775 /* Set up identity-mapping pagetable for EPT in real mode */
4776 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4777 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4778 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4779 r = kvm_write_guest_page(kvm, identity_map_pfn,
4780 &tmp, i * sizeof(tmp), sizeof(tmp));
4781 if (r < 0)
4782 goto out;
4783 }
4784 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004785
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004786out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004787 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004788
4789out2:
4790 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004791 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004792}
4793
Avi Kivity6aa8b732006-12-10 02:21:36 -08004794static void seg_setup(int seg)
4795{
Mathias Krause772e0312012-08-30 01:30:19 +02004796 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004797 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004798
4799 vmcs_write16(sf->selector, 0);
4800 vmcs_writel(sf->base, 0);
4801 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004802 ar = 0x93;
4803 if (seg == VCPU_SREG_CS)
4804 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004805
4806 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004807}
4808
Sheng Yangf78e0e22007-10-29 09:40:42 +08004809static int alloc_apic_access_page(struct kvm *kvm)
4810{
Xiao Guangrong44841412012-09-07 14:14:20 +08004811 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004812 int r = 0;
4813
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004814 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004815 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004816 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004817 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4818 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004819 if (r)
4820 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004821
Tang Chen73a6d942014-09-11 13:38:00 +08004822 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004823 if (is_error_page(page)) {
4824 r = -EFAULT;
4825 goto out;
4826 }
4827
Tang Chenc24ae0d2014-09-24 15:57:58 +08004828 /*
4829 * Do not pin the page in memory, so that memory hot-unplug
4830 * is able to migrate it.
4831 */
4832 put_page(page);
4833 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004834out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004835 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004836 return r;
4837}
4838
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004839static int alloc_identity_pagetable(struct kvm *kvm)
4840{
Tang Chena255d472014-09-16 18:41:58 +08004841 /* Called with kvm->slots_lock held. */
4842
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004843 int r = 0;
4844
Tang Chena255d472014-09-16 18:41:58 +08004845 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4846
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004847 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4848 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004849
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004850 return r;
4851}
4852
Wanpeng Li991e7a02015-09-16 17:30:05 +08004853static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004854{
4855 int vpid;
4856
Avi Kivity919818a2009-03-23 18:01:29 +02004857 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004858 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004859 spin_lock(&vmx_vpid_lock);
4860 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004861 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004862 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004863 else
4864 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004865 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004866 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004867}
4868
Wanpeng Li991e7a02015-09-16 17:30:05 +08004869static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004870{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004871 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004872 return;
4873 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004874 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004875 spin_unlock(&vmx_vpid_lock);
4876}
4877
Yang Zhang8d146952013-01-25 10:18:50 +08004878#define MSR_TYPE_R 1
4879#define MSR_TYPE_W 2
4880static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4881 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004882{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004883 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004884
4885 if (!cpu_has_vmx_msr_bitmap())
4886 return;
4887
4888 /*
4889 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4890 * have the write-low and read-high bitmap offsets the wrong way round.
4891 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4892 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004893 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004894 if (type & MSR_TYPE_R)
4895 /* read-low */
4896 __clear_bit(msr, msr_bitmap + 0x000 / f);
4897
4898 if (type & MSR_TYPE_W)
4899 /* write-low */
4900 __clear_bit(msr, msr_bitmap + 0x800 / f);
4901
Sheng Yang25c5f222008-03-28 13:18:56 +08004902 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4903 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004904 if (type & MSR_TYPE_R)
4905 /* read-high */
4906 __clear_bit(msr, msr_bitmap + 0x400 / f);
4907
4908 if (type & MSR_TYPE_W)
4909 /* write-high */
4910 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4911
4912 }
4913}
4914
Wincy Vanf2b93282015-02-03 23:56:03 +08004915/*
4916 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4917 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4918 */
4919static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4920 unsigned long *msr_bitmap_nested,
4921 u32 msr, int type)
4922{
4923 int f = sizeof(unsigned long);
4924
4925 if (!cpu_has_vmx_msr_bitmap()) {
4926 WARN_ON(1);
4927 return;
4928 }
4929
4930 /*
4931 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4932 * have the write-low and read-high bitmap offsets the wrong way round.
4933 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4934 */
4935 if (msr <= 0x1fff) {
4936 if (type & MSR_TYPE_R &&
4937 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4938 /* read-low */
4939 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4940
4941 if (type & MSR_TYPE_W &&
4942 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4943 /* write-low */
4944 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4945
4946 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4947 msr &= 0x1fff;
4948 if (type & MSR_TYPE_R &&
4949 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4950 /* read-high */
4951 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4952
4953 if (type & MSR_TYPE_W &&
4954 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4955 /* write-high */
4956 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4957
4958 }
4959}
4960
Avi Kivity58972972009-02-24 22:26:47 +02004961static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4962{
4963 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004964 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4965 msr, MSR_TYPE_R | MSR_TYPE_W);
4966 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4967 msr, MSR_TYPE_R | MSR_TYPE_W);
4968}
4969
Radim Krčmář2e69f862016-09-29 22:41:32 +02004970static void vmx_disable_intercept_msr_x2apic(u32 msr, int type, bool apicv_active)
Yang Zhang8d146952013-01-25 10:18:50 +08004971{
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004972 if (apicv_active) {
Wanpeng Lic63e4562016-09-23 19:17:16 +08004973 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004974 msr, type);
Wanpeng Lic63e4562016-09-23 19:17:16 +08004975 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004976 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004977 } else {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004978 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004979 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004980 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004981 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004982 }
Avi Kivity58972972009-02-24 22:26:47 +02004983}
4984
Andrey Smetanind62caab2015-11-10 15:36:33 +03004985static bool vmx_get_enable_apicv(void)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004986{
Andrey Smetanind62caab2015-11-10 15:36:33 +03004987 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004988}
4989
David Matlackc9f04402017-08-01 14:00:40 -07004990static void nested_mark_vmcs12_pages_dirty(struct kvm_vcpu *vcpu)
4991{
4992 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4993 gfn_t gfn;
4994
4995 /*
4996 * Don't need to mark the APIC access page dirty; it is never
4997 * written to by the CPU during APIC virtualization.
4998 */
4999
5000 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
5001 gfn = vmcs12->virtual_apic_page_addr >> PAGE_SHIFT;
5002 kvm_vcpu_mark_page_dirty(vcpu, gfn);
5003 }
5004
5005 if (nested_cpu_has_posted_intr(vmcs12)) {
5006 gfn = vmcs12->posted_intr_desc_addr >> PAGE_SHIFT;
5007 kvm_vcpu_mark_page_dirty(vcpu, gfn);
5008 }
5009}
5010
5011
David Hildenbrand6342c502017-01-25 11:58:58 +01005012static void vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
Wincy Van705699a2015-02-03 23:58:17 +08005013{
5014 struct vcpu_vmx *vmx = to_vmx(vcpu);
5015 int max_irr;
5016 void *vapic_page;
5017 u16 status;
5018
David Matlackc9f04402017-08-01 14:00:40 -07005019 if (!vmx->nested.pi_desc || !vmx->nested.pi_pending)
5020 return;
Wincy Van705699a2015-02-03 23:58:17 +08005021
David Matlackc9f04402017-08-01 14:00:40 -07005022 vmx->nested.pi_pending = false;
5023 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
5024 return;
Wincy Van705699a2015-02-03 23:58:17 +08005025
David Matlackc9f04402017-08-01 14:00:40 -07005026 max_irr = find_last_bit((unsigned long *)vmx->nested.pi_desc->pir, 256);
5027 if (max_irr != 256) {
Wincy Van705699a2015-02-03 23:58:17 +08005028 vapic_page = kmap(vmx->nested.virtual_apic_page);
Wincy Van705699a2015-02-03 23:58:17 +08005029 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
5030 kunmap(vmx->nested.virtual_apic_page);
5031
5032 status = vmcs_read16(GUEST_INTR_STATUS);
5033 if ((u8)max_irr > ((u8)status & 0xff)) {
5034 status &= ~0xff;
5035 status |= (u8)max_irr;
5036 vmcs_write16(GUEST_INTR_STATUS, status);
5037 }
5038 }
David Matlackc9f04402017-08-01 14:00:40 -07005039
5040 nested_mark_vmcs12_pages_dirty(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08005041}
5042
Wincy Van06a55242017-04-28 13:13:59 +08005043static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
5044 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005045{
5046#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08005047 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
5048
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005049 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08005050 struct vcpu_vmx *vmx = to_vmx(vcpu);
5051
5052 /*
5053 * Currently, we don't support urgent interrupt,
5054 * all interrupts are recognized as non-urgent
5055 * interrupt, so we cannot post interrupts when
5056 * 'SN' is set.
5057 *
5058 * If the vcpu is in guest mode, it means it is
5059 * running instead of being scheduled out and
5060 * waiting in the run queue, and that's the only
5061 * case when 'SN' is set currently, warning if
5062 * 'SN' is set.
5063 */
5064 WARN_ON_ONCE(pi_test_sn(&vmx->pi_desc));
5065
Wincy Van06a55242017-04-28 13:13:59 +08005066 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005067 return true;
5068 }
5069#endif
5070 return false;
5071}
5072
Wincy Van705699a2015-02-03 23:58:17 +08005073static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
5074 int vector)
5075{
5076 struct vcpu_vmx *vmx = to_vmx(vcpu);
5077
5078 if (is_guest_mode(vcpu) &&
5079 vector == vmx->nested.posted_intr_nv) {
5080 /* the PIR and ON have been set by L1. */
Wincy Van06a55242017-04-28 13:13:59 +08005081 kvm_vcpu_trigger_posted_interrupt(vcpu, true);
Wincy Van705699a2015-02-03 23:58:17 +08005082 /*
5083 * If a posted intr is not recognized by hardware,
5084 * we will accomplish it in the next vmentry.
5085 */
5086 vmx->nested.pi_pending = true;
5087 kvm_make_request(KVM_REQ_EVENT, vcpu);
5088 return 0;
5089 }
5090 return -1;
5091}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005092/*
Yang Zhanga20ed542013-04-11 19:25:15 +08005093 * Send interrupt to vcpu via posted interrupt way.
5094 * 1. If target vcpu is running(non-root mode), send posted interrupt
5095 * notification to vcpu and hardware will sync PIR to vIRR atomically.
5096 * 2. If target vcpu isn't running(root mode), kick it to pick up the
5097 * interrupt from PIR in next vmentry.
5098 */
5099static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
5100{
5101 struct vcpu_vmx *vmx = to_vmx(vcpu);
5102 int r;
5103
Wincy Van705699a2015-02-03 23:58:17 +08005104 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
5105 if (!r)
5106 return;
5107
Yang Zhanga20ed542013-04-11 19:25:15 +08005108 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
5109 return;
5110
Paolo Bonzinib95234c2016-12-19 13:57:33 +01005111 /* If a previous notification has sent the IPI, nothing to do. */
5112 if (pi_test_and_set_on(&vmx->pi_desc))
5113 return;
5114
Wincy Van06a55242017-04-28 13:13:59 +08005115 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08005116 kvm_vcpu_kick(vcpu);
5117}
5118
Avi Kivity6aa8b732006-12-10 02:21:36 -08005119/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005120 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
5121 * will not change in the lifetime of the guest.
5122 * Note that host-state that does change is set elsewhere. E.g., host-state
5123 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
5124 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005125static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005126{
5127 u32 low32, high32;
5128 unsigned long tmpl;
5129 struct desc_ptr dt;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005130 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005131
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07005132 cr0 = read_cr0();
5133 WARN_ON(cr0 & X86_CR0_TS);
5134 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005135
5136 /*
5137 * Save the most likely value for this task's CR3 in the VMCS.
5138 * We can't use __get_current_cr3_fast() because we're not atomic.
5139 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07005140 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005141 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
5142 vmx->host_state.vmcs_host_cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005143
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005144 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07005145 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005146 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
5147 vmx->host_state.vmcs_host_cr4 = cr4;
5148
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005149 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005150#ifdef CONFIG_X86_64
5151 /*
5152 * Load null selectors, so we can avoid reloading them in
5153 * __vmx_load_host_state(), in case userspace uses the null selectors
5154 * too (the expected case).
5155 */
5156 vmcs_write16(HOST_DS_SELECTOR, 0);
5157 vmcs_write16(HOST_ES_SELECTOR, 0);
5158#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005159 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5160 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005161#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005162 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5163 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
5164
5165 native_store_idt(&dt);
5166 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005167 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005168
Avi Kivity83287ea422012-09-16 15:10:57 +03005169 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005170
5171 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
5172 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
5173 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
5174 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
5175
5176 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
5177 rdmsr(MSR_IA32_CR_PAT, low32, high32);
5178 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
5179 }
5180}
5181
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005182static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
5183{
5184 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
5185 if (enable_ept)
5186 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005187 if (is_guest_mode(&vmx->vcpu))
5188 vmx->vcpu.arch.cr4_guest_owned_bits &=
5189 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005190 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
5191}
5192
Yang Zhang01e439b2013-04-11 19:25:12 +08005193static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
5194{
5195 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
5196
Andrey Smetanind62caab2015-11-10 15:36:33 +03005197 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005198 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Yunhong Jiang64672c92016-06-13 14:19:59 -07005199 /* Enable the preemption timer dynamically */
5200 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08005201 return pin_based_exec_ctrl;
5202}
5203
Andrey Smetanind62caab2015-11-10 15:36:33 +03005204static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
5205{
5206 struct vcpu_vmx *vmx = to_vmx(vcpu);
5207
5208 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03005209 if (cpu_has_secondary_exec_ctrls()) {
5210 if (kvm_vcpu_apicv_active(vcpu))
5211 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
5212 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5213 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5214 else
5215 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
5216 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5217 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5218 }
5219
5220 if (cpu_has_vmx_msr_bitmap())
5221 vmx_set_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03005222}
5223
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005224static u32 vmx_exec_control(struct vcpu_vmx *vmx)
5225{
5226 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01005227
5228 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
5229 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5230
Paolo Bonzini35754c92015-07-29 12:05:37 +02005231 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005232 exec_control &= ~CPU_BASED_TPR_SHADOW;
5233#ifdef CONFIG_X86_64
5234 exec_control |= CPU_BASED_CR8_STORE_EXITING |
5235 CPU_BASED_CR8_LOAD_EXITING;
5236#endif
5237 }
5238 if (!enable_ept)
5239 exec_control |= CPU_BASED_CR3_STORE_EXITING |
5240 CPU_BASED_CR3_LOAD_EXITING |
5241 CPU_BASED_INVLPG_EXITING;
5242 return exec_control;
5243}
5244
5245static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
5246{
5247 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02005248 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005249 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
5250 if (vmx->vpid == 0)
5251 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
5252 if (!enable_ept) {
5253 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
5254 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00005255 /* Enable INVPCID for non-ept guests may cause performance regression. */
5256 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005257 }
5258 if (!enable_unrestricted_guest)
5259 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
5260 if (!ple_gap)
5261 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Andrey Smetanind62caab2015-11-10 15:36:33 +03005262 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08005263 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
5264 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08005265 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03005266 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
5267 (handle_vmptrld).
5268 We can NOT enable shadow_vmcs here because we don't have yet
5269 a current VMCS12
5270 */
5271 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08005272
5273 if (!enable_pml)
5274 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08005275
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005276 return exec_control;
5277}
5278
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005279static void ept_set_mmio_spte_mask(void)
5280{
5281 /*
5282 * EPT Misconfigurations can be generated if the value of bits 2:0
5283 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005284 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07005285 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
5286 VMX_EPT_MISCONFIG_WX_VALUE);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005287}
5288
Wanpeng Lif53cd632014-12-02 19:14:58 +08005289#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005290/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005291 * Sets up the vmcs for emulated real mode.
5292 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10005293static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005294{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005295#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005296 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005297#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08005298 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005299
Avi Kivity6aa8b732006-12-10 02:21:36 -08005300 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02005301 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
5302 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005303
Abel Gordon4607c2d2013-04-18 14:35:55 +03005304 if (enable_shadow_vmcs) {
5305 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
5306 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
5307 }
Sheng Yang25c5f222008-03-28 13:18:56 +08005308 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02005309 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08005310
Avi Kivity6aa8b732006-12-10 02:21:36 -08005311 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
5312
Avi Kivity6aa8b732006-12-10 02:21:36 -08005313 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08005314 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07005315 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005316
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005317 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005318
Dan Williamsdfa169b2016-06-02 11:17:24 -07005319 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005320 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
5321 vmx_secondary_exec_control(vmx));
Dan Williamsdfa169b2016-06-02 11:17:24 -07005322 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08005323
Andrey Smetanind62caab2015-11-10 15:36:33 +03005324 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08005325 vmcs_write64(EOI_EXIT_BITMAP0, 0);
5326 vmcs_write64(EOI_EXIT_BITMAP1, 0);
5327 vmcs_write64(EOI_EXIT_BITMAP2, 0);
5328 vmcs_write64(EOI_EXIT_BITMAP3, 0);
5329
5330 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08005331
Li RongQing0bcf2612015-12-03 13:29:34 +08005332 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08005333 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08005334 }
5335
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005336 if (ple_gap) {
5337 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02005338 vmx->ple_window = ple_window;
5339 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005340 }
5341
Xiao Guangrongc3707952011-07-12 03:28:04 +08005342 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
5343 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005344 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
5345
Avi Kivity9581d442010-10-19 16:46:55 +02005346 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
5347 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005348 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08005349#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005350 rdmsrl(MSR_FS_BASE, a);
5351 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
5352 rdmsrl(MSR_GS_BASE, a);
5353 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
5354#else
5355 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
5356 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
5357#endif
5358
Eddie Dong2cc51562007-05-21 07:28:09 +03005359 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
5360 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005361 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03005362 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005363 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005364
Radim Krčmář74545702015-04-27 15:11:25 +02005365 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
5366 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08005367
Paolo Bonzini03916db2014-07-24 14:21:57 +02005368 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005369 u32 index = vmx_msr_index[i];
5370 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005371 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005372
5373 if (rdmsr_safe(index, &data_low, &data_high) < 0)
5374 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08005375 if (wrmsr_safe(index, data_low, data_high) < 0)
5376 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03005377 vmx->guest_msrs[j].index = i;
5378 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02005379 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005380 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005381 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005382
Gleb Natapov2961e8762013-11-25 15:37:13 +02005383
5384 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005385
5386 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02005387 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03005388
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005389 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
5390 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
5391
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005392 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005393
Wanpeng Lif53cd632014-12-02 19:14:58 +08005394 if (vmx_xsaves_supported())
5395 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
5396
Peter Feiner4e595162016-07-07 14:49:58 -07005397 if (enable_pml) {
5398 ASSERT(vmx->pml_pg);
5399 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
5400 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5401 }
5402
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005403 return 0;
5404}
5405
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005406static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005407{
5408 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01005409 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005410 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005411
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005412 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005413
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005414 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005415 kvm_set_cr8(vcpu, 0);
5416
5417 if (!init_event) {
5418 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
5419 MSR_IA32_APICBASE_ENABLE;
5420 if (kvm_vcpu_is_reset_bsp(vcpu))
5421 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
5422 apic_base_msr.host_initiated = true;
5423 kvm_set_apic_base(vcpu, &apic_base_msr);
5424 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005425
Avi Kivity2fb92db2011-04-27 19:42:18 +03005426 vmx_segment_cache_clear(vmx);
5427
Avi Kivity5706be02008-08-20 15:07:31 +03005428 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01005429 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005430 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005431
5432 seg_setup(VCPU_SREG_DS);
5433 seg_setup(VCPU_SREG_ES);
5434 seg_setup(VCPU_SREG_FS);
5435 seg_setup(VCPU_SREG_GS);
5436 seg_setup(VCPU_SREG_SS);
5437
5438 vmcs_write16(GUEST_TR_SELECTOR, 0);
5439 vmcs_writel(GUEST_TR_BASE, 0);
5440 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
5441 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
5442
5443 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
5444 vmcs_writel(GUEST_LDTR_BASE, 0);
5445 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
5446 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
5447
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005448 if (!init_event) {
5449 vmcs_write32(GUEST_SYSENTER_CS, 0);
5450 vmcs_writel(GUEST_SYSENTER_ESP, 0);
5451 vmcs_writel(GUEST_SYSENTER_EIP, 0);
5452 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
5453 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005454
5455 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01005456 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005457
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005458 vmcs_writel(GUEST_GDTR_BASE, 0);
5459 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
5460
5461 vmcs_writel(GUEST_IDTR_BASE, 0);
5462 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
5463
Anthony Liguori443381a2010-12-06 10:53:38 -06005464 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005465 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005466 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005467
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005468 setup_msrs(vmx);
5469
Avi Kivity6aa8b732006-12-10 02:21:36 -08005470 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
5471
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005472 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08005473 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005474 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08005475 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005476 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005477 vmcs_write32(TPR_THRESHOLD, 0);
5478 }
5479
Paolo Bonzinia73896c2014-11-02 07:54:30 +01005480 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005481
Andrey Smetanind62caab2015-11-10 15:36:33 +03005482 if (kvm_vcpu_apicv_active(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005483 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
5484
Sheng Yang2384d2b2008-01-17 15:14:33 +08005485 if (vmx->vpid != 0)
5486 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
5487
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005488 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005489 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06005490 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005491 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02005492 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005493
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005494 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005495
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005496 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005497}
5498
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005499/*
5500 * In nested virtualization, check if L1 asked to exit on external interrupts.
5501 * For most existing hypervisors, this will always return true.
5502 */
5503static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
5504{
5505 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5506 PIN_BASED_EXT_INTR_MASK;
5507}
5508
Bandan Das77b0f5d2014-04-19 18:17:45 -04005509/*
5510 * In nested virtualization, check if L1 has set
5511 * VM_EXIT_ACK_INTR_ON_EXIT
5512 */
5513static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
5514{
5515 return get_vmcs12(vcpu)->vm_exit_controls &
5516 VM_EXIT_ACK_INTR_ON_EXIT;
5517}
5518
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005519static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
5520{
5521 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5522 PIN_BASED_NMI_EXITING;
5523}
5524
Jan Kiszkac9a79532014-03-07 20:03:15 +01005525static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005526{
Paolo Bonzini47c01522016-12-19 11:44:07 +01005527 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
5528 CPU_BASED_VIRTUAL_INTR_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005529}
5530
Jan Kiszkac9a79532014-03-07 20:03:15 +01005531static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005532{
Paolo Bonzini2c828782017-03-27 14:37:28 +02005533 if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01005534 enable_irq_window(vcpu);
5535 return;
5536 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02005537
Paolo Bonzini47c01522016-12-19 11:44:07 +01005538 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
5539 CPU_BASED_VIRTUAL_NMI_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005540}
5541
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005542static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03005543{
Avi Kivity9c8cba32007-11-22 11:42:59 +02005544 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005545 uint32_t intr;
5546 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02005547
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005548 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005549
Avi Kivityfa89a812008-09-01 15:57:51 +03005550 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005551 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005552 int inc_eip = 0;
5553 if (vcpu->arch.interrupt.soft)
5554 inc_eip = vcpu->arch.event_exit_inst_len;
5555 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005556 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03005557 return;
5558 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005559 intr = irq | INTR_INFO_VALID_MASK;
5560 if (vcpu->arch.interrupt.soft) {
5561 intr |= INTR_TYPE_SOFT_INTR;
5562 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5563 vmx->vcpu.arch.event_exit_inst_len);
5564 } else
5565 intr |= INTR_TYPE_EXT_INTR;
5566 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03005567}
5568
Sheng Yangf08864b2008-05-15 18:23:25 +08005569static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5570{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005571 struct vcpu_vmx *vmx = to_vmx(vcpu);
5572
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005573 ++vcpu->stat.nmi_injections;
5574 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005575
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005576 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005577 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005578 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005579 return;
5580 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005581
Sheng Yangf08864b2008-05-15 18:23:25 +08005582 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5583 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005584}
5585
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005586static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5587{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005588 struct vcpu_vmx *vmx = to_vmx(vcpu);
5589 bool masked;
5590
5591 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02005592 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005593 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
5594 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
5595 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005596}
5597
5598static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5599{
5600 struct vcpu_vmx *vmx = to_vmx(vcpu);
5601
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005602 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
Paolo Bonzini2c828782017-03-27 14:37:28 +02005603 if (masked)
5604 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5605 GUEST_INTR_STATE_NMI);
5606 else
5607 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5608 GUEST_INTR_STATE_NMI);
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005609}
5610
Jan Kiszka2505dc92013-04-14 12:12:47 +02005611static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5612{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005613 if (to_vmx(vcpu)->nested.nested_run_pending)
5614 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005615
Jan Kiszka2505dc92013-04-14 12:12:47 +02005616 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5617 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5618 | GUEST_INTR_STATE_NMI));
5619}
5620
Gleb Natapov78646122009-03-23 12:12:11 +02005621static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5622{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005623 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5624 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005625 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5626 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005627}
5628
Izik Eiduscbc94022007-10-25 00:29:55 +02005629static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5630{
5631 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005632
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005633 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5634 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005635 if (ret)
5636 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005637 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005638 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005639}
5640
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005641static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005642{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005643 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005644 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005645 /*
5646 * Update instruction length as we may reinject the exception
5647 * from user space while in guest debugging mode.
5648 */
5649 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5650 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005651 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005652 return false;
5653 /* fall through */
5654 case DB_VECTOR:
5655 if (vcpu->guest_debug &
5656 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5657 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005658 /* fall through */
5659 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005660 case OF_VECTOR:
5661 case BR_VECTOR:
5662 case UD_VECTOR:
5663 case DF_VECTOR:
5664 case SS_VECTOR:
5665 case GP_VECTOR:
5666 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005667 return true;
5668 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005669 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005670 return false;
5671}
5672
5673static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5674 int vec, u32 err_code)
5675{
5676 /*
5677 * Instruction with address size override prefix opcode 0x67
5678 * Cause the #SS fault with 0 error code in VM86 mode.
5679 */
5680 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5681 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5682 if (vcpu->arch.halt_request) {
5683 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005684 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005685 }
5686 return 1;
5687 }
5688 return 0;
5689 }
5690
5691 /*
5692 * Forward all other exceptions that are valid in real mode.
5693 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5694 * the required debugging infrastructure rework.
5695 */
5696 kvm_queue_exception(vcpu, vec);
5697 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005698}
5699
Andi Kleena0861c02009-06-08 17:37:09 +08005700/*
5701 * Trigger machine check on the host. We assume all the MSRs are already set up
5702 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5703 * We pass a fake environment to the machine check handler because we want
5704 * the guest to be always treated like user space, no matter what context
5705 * it used internally.
5706 */
5707static void kvm_machine_check(void)
5708{
5709#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5710 struct pt_regs regs = {
5711 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5712 .flags = X86_EFLAGS_IF,
5713 };
5714
5715 do_machine_check(&regs, 0);
5716#endif
5717}
5718
Avi Kivity851ba692009-08-24 11:10:17 +03005719static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005720{
5721 /* already handled by vcpu_run */
5722 return 1;
5723}
5724
Avi Kivity851ba692009-08-24 11:10:17 +03005725static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005726{
Avi Kivity1155f762007-11-22 11:30:47 +02005727 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005728 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005729 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005730 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005731 u32 vect_info;
5732 enum emulation_result er;
5733
Avi Kivity1155f762007-11-22 11:30:47 +02005734 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005735 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005736
Andi Kleena0861c02009-06-08 17:37:09 +08005737 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005738 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005739
Jim Mattsonef85b672016-12-12 11:01:37 -08005740 if (is_nmi(intr_info))
Avi Kivity1b6269d2007-10-09 12:12:19 +02005741 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005742
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005743 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005744 if (is_guest_mode(vcpu)) {
5745 kvm_queue_exception(vcpu, UD_VECTOR);
5746 return 1;
5747 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005748 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005749 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005750 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005751 return 1;
5752 }
5753
Avi Kivity6aa8b732006-12-10 02:21:36 -08005754 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005755 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005756 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005757
5758 /*
5759 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5760 * MMIO, it is better to report an internal error.
5761 * See the comments in vmx_handle_exit.
5762 */
5763 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5764 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5765 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5766 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005767 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005768 vcpu->run->internal.data[0] = vect_info;
5769 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005770 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005771 return 0;
5772 }
5773
Avi Kivity6aa8b732006-12-10 02:21:36 -08005774 if (is_page_fault(intr_info)) {
5775 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07005776 /* EPT won't cause page fault directly */
5777 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
5778 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0,
5779 true);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005780 }
5781
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005782 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005783
5784 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5785 return handle_rmode_exception(vcpu, ex_no, error_code);
5786
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005787 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01005788 case AC_VECTOR:
5789 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
5790 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005791 case DB_VECTOR:
5792 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5793 if (!(vcpu->guest_debug &
5794 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005795 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005796 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005797 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5798 skip_emulated_instruction(vcpu);
5799
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005800 kvm_queue_exception(vcpu, DB_VECTOR);
5801 return 1;
5802 }
5803 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5804 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5805 /* fall through */
5806 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005807 /*
5808 * Update instruction length as we may reinject #BP from
5809 * user space while in guest debugging mode. Reading it for
5810 * #DB as well causes no harm, it is not used in that case.
5811 */
5812 vmx->vcpu.arch.event_exit_inst_len =
5813 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005814 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005815 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005816 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5817 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005818 break;
5819 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005820 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5821 kvm_run->ex.exception = ex_no;
5822 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005823 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005824 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005825 return 0;
5826}
5827
Avi Kivity851ba692009-08-24 11:10:17 +03005828static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005829{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005830 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005831 return 1;
5832}
5833
Avi Kivity851ba692009-08-24 11:10:17 +03005834static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005835{
Avi Kivity851ba692009-08-24 11:10:17 +03005836 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005837 return 0;
5838}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005839
Avi Kivity851ba692009-08-24 11:10:17 +03005840static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005841{
He, Qingbfdaab02007-09-12 14:18:28 +08005842 unsigned long exit_qualification;
Kyle Huey6affcbe2016-11-29 12:40:40 -08005843 int size, in, string, ret;
Avi Kivity039576c2007-03-20 12:46:50 +02005844 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005845
He, Qingbfdaab02007-09-12 14:18:28 +08005846 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005847 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005848 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005849
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005850 ++vcpu->stat.io_exits;
5851
5852 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005853 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005854
5855 port = exit_qualification >> 16;
5856 size = (exit_qualification & 7) + 1;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005857
Kyle Huey6affcbe2016-11-29 12:40:40 -08005858 ret = kvm_skip_emulated_instruction(vcpu);
5859
5860 /*
5861 * TODO: we might be squashing a KVM_GUESTDBG_SINGLESTEP-triggered
5862 * KVM_EXIT_DEBUG here.
5863 */
5864 return kvm_fast_pio_out(vcpu, size, port) && ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005865}
5866
Ingo Molnar102d8322007-02-19 14:37:47 +02005867static void
5868vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5869{
5870 /*
5871 * Patch in the VMCALL instruction:
5872 */
5873 hypercall[0] = 0x0f;
5874 hypercall[1] = 0x01;
5875 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005876}
5877
Guo Chao0fa06072012-06-28 15:16:19 +08005878/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005879static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5880{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005881 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005882 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5883 unsigned long orig_val = val;
5884
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005885 /*
5886 * We get here when L2 changed cr0 in a way that did not change
5887 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005888 * but did change L0 shadowed bits. So we first calculate the
5889 * effective cr0 value that L1 would like to write into the
5890 * hardware. It consists of the L2-owned bits from the new
5891 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005892 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005893 val = (val & ~vmcs12->cr0_guest_host_mask) |
5894 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5895
David Matlack38991522016-11-29 18:14:08 -08005896 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005897 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005898
5899 if (kvm_set_cr0(vcpu, val))
5900 return 1;
5901 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005902 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005903 } else {
5904 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08005905 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005906 return 1;
David Matlack38991522016-11-29 18:14:08 -08005907
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005908 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005909 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005910}
5911
5912static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5913{
5914 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005915 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5916 unsigned long orig_val = val;
5917
5918 /* analogously to handle_set_cr0 */
5919 val = (val & ~vmcs12->cr4_guest_host_mask) |
5920 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5921 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005922 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005923 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005924 return 0;
5925 } else
5926 return kvm_set_cr4(vcpu, val);
5927}
5928
Avi Kivity851ba692009-08-24 11:10:17 +03005929static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005930{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005931 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005932 int cr;
5933 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005934 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08005935 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005936
He, Qingbfdaab02007-09-12 14:18:28 +08005937 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005938 cr = exit_qualification & 15;
5939 reg = (exit_qualification >> 8) & 15;
5940 switch ((exit_qualification >> 4) & 3) {
5941 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005942 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005943 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005944 switch (cr) {
5945 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005946 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005947 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005948 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005949 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005950 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005951 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005952 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005953 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005954 case 8: {
5955 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005956 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005957 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005958 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005959 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08005960 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005961 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08005962 return ret;
5963 /*
5964 * TODO: we might be squashing a
5965 * KVM_GUESTDBG_SINGLESTEP-triggered
5966 * KVM_EXIT_DEBUG here.
5967 */
Avi Kivity851ba692009-08-24 11:10:17 +03005968 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005969 return 0;
5970 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005971 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005972 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005973 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005974 WARN_ONCE(1, "Guest should always own CR0.TS");
5975 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02005976 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08005977 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005978 case 1: /*mov from cr*/
5979 switch (cr) {
5980 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005981 val = kvm_read_cr3(vcpu);
5982 kvm_register_write(vcpu, reg, val);
5983 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005984 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005985 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005986 val = kvm_get_cr8(vcpu);
5987 kvm_register_write(vcpu, reg, val);
5988 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005989 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005990 }
5991 break;
5992 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005993 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005994 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005995 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005996
Kyle Huey6affcbe2016-11-29 12:40:40 -08005997 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005998 default:
5999 break;
6000 }
Avi Kivity851ba692009-08-24 11:10:17 +03006001 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03006002 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08006003 (int)(exit_qualification >> 4) & 3, cr);
6004 return 0;
6005}
6006
Avi Kivity851ba692009-08-24 11:10:17 +03006007static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006008{
He, Qingbfdaab02007-09-12 14:18:28 +08006009 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006010 int dr, dr7, reg;
6011
6012 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6013 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
6014
6015 /* First, if DR does not exist, trigger UD */
6016 if (!kvm_require_dr(vcpu, dr))
6017 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006018
Jan Kiszkaf2483412010-01-20 18:20:20 +01006019 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03006020 if (!kvm_require_cpl(vcpu, 0))
6021 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006022 dr7 = vmcs_readl(GUEST_DR7);
6023 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006024 /*
6025 * As the vm-exit takes precedence over the debug trap, we
6026 * need to emulate the latter, either for the host or the
6027 * guest debugging itself.
6028 */
6029 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03006030 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006031 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02006032 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03006033 vcpu->run->debug.arch.exception = DB_VECTOR;
6034 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006035 return 0;
6036 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02006037 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03006038 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006039 kvm_queue_exception(vcpu, DB_VECTOR);
6040 return 1;
6041 }
6042 }
6043
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006044 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01006045 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6046 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006047
6048 /*
6049 * No more DR vmexits; force a reload of the debug registers
6050 * and reenter on this instruction. The next vmexit will
6051 * retrieve the full state of the debug registers.
6052 */
6053 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
6054 return 1;
6055 }
6056
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006057 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
6058 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03006059 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006060
6061 if (kvm_get_dr(vcpu, dr, &val))
6062 return 1;
6063 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03006064 } else
Nadav Amit57773922014-06-18 17:19:23 +03006065 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006066 return 1;
6067
Kyle Huey6affcbe2016-11-29 12:40:40 -08006068 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006069}
6070
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01006071static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
6072{
6073 return vcpu->arch.dr6;
6074}
6075
6076static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
6077{
6078}
6079
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006080static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
6081{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006082 get_debugreg(vcpu->arch.db[0], 0);
6083 get_debugreg(vcpu->arch.db[1], 1);
6084 get_debugreg(vcpu->arch.db[2], 2);
6085 get_debugreg(vcpu->arch.db[3], 3);
6086 get_debugreg(vcpu->arch.dr6, 6);
6087 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
6088
6089 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01006090 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006091}
6092
Gleb Natapov020df072010-04-13 10:05:23 +03006093static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
6094{
6095 vmcs_writel(GUEST_DR7, val);
6096}
6097
Avi Kivity851ba692009-08-24 11:10:17 +03006098static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006099{
Kyle Huey6a908b62016-11-29 12:40:37 -08006100 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006101}
6102
Avi Kivity851ba692009-08-24 11:10:17 +03006103static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006104{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006105 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006106 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006107
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006108 msr_info.index = ecx;
6109 msr_info.host_initiated = false;
6110 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02006111 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006112 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006113 return 1;
6114 }
6115
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006116 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006117
Avi Kivity6aa8b732006-12-10 02:21:36 -08006118 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006119 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
6120 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Kyle Huey6affcbe2016-11-29 12:40:40 -08006121 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006122}
6123
Avi Kivity851ba692009-08-24 11:10:17 +03006124static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006125{
Will Auld8fe8ab42012-11-29 12:42:12 -08006126 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006127 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
6128 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
6129 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006130
Will Auld8fe8ab42012-11-29 12:42:12 -08006131 msr.data = data;
6132 msr.index = ecx;
6133 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03006134 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02006135 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006136 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006137 return 1;
6138 }
6139
Avi Kivity59200272010-01-25 19:47:02 +02006140 trace_kvm_msr_write(ecx, data);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006141 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006142}
6143
Avi Kivity851ba692009-08-24 11:10:17 +03006144static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006145{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01006146 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006147 return 1;
6148}
6149
Avi Kivity851ba692009-08-24 11:10:17 +03006150static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006151{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006152 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6153 CPU_BASED_VIRTUAL_INTR_PENDING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006154
Avi Kivity3842d132010-07-27 12:30:24 +03006155 kvm_make_request(KVM_REQ_EVENT, vcpu);
6156
Jan Kiszkaa26bf122008-09-26 09:30:45 +02006157 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006158 return 1;
6159}
6160
Avi Kivity851ba692009-08-24 11:10:17 +03006161static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006162{
Avi Kivityd3bef152007-06-05 15:53:05 +03006163 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006164}
6165
Avi Kivity851ba692009-08-24 11:10:17 +03006166static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02006167{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03006168 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02006169}
6170
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006171static int handle_invd(struct kvm_vcpu *vcpu)
6172{
Andre Przywara51d8b662010-12-21 11:12:02 +01006173 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006174}
6175
Avi Kivity851ba692009-08-24 11:10:17 +03006176static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03006177{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006178 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006179
6180 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006181 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006182}
6183
Avi Kivityfee84b02011-11-10 14:57:25 +02006184static int handle_rdpmc(struct kvm_vcpu *vcpu)
6185{
6186 int err;
6187
6188 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006189 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02006190}
6191
Avi Kivity851ba692009-08-24 11:10:17 +03006192static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02006193{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006194 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02006195}
6196
Dexuan Cui2acf9232010-06-10 11:27:12 +08006197static int handle_xsetbv(struct kvm_vcpu *vcpu)
6198{
6199 u64 new_bv = kvm_read_edx_eax(vcpu);
6200 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
6201
6202 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08006203 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08006204 return 1;
6205}
6206
Wanpeng Lif53cd632014-12-02 19:14:58 +08006207static int handle_xsaves(struct kvm_vcpu *vcpu)
6208{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006209 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006210 WARN(1, "this should never happen\n");
6211 return 1;
6212}
6213
6214static int handle_xrstors(struct kvm_vcpu *vcpu)
6215{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006216 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006217 WARN(1, "this should never happen\n");
6218 return 1;
6219}
6220
Avi Kivity851ba692009-08-24 11:10:17 +03006221static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08006222{
Kevin Tian58fbbf22011-08-30 13:56:17 +03006223 if (likely(fasteoi)) {
6224 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6225 int access_type, offset;
6226
6227 access_type = exit_qualification & APIC_ACCESS_TYPE;
6228 offset = exit_qualification & APIC_ACCESS_OFFSET;
6229 /*
6230 * Sane guest uses MOV to write EOI, with written value
6231 * not cared. So make a short-circuit here by avoiding
6232 * heavy instruction emulation.
6233 */
6234 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
6235 (offset == APIC_EOI)) {
6236 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006237 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03006238 }
6239 }
Andre Przywara51d8b662010-12-21 11:12:02 +01006240 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08006241}
6242
Yang Zhangc7c9c562013-01-25 10:18:51 +08006243static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
6244{
6245 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6246 int vector = exit_qualification & 0xff;
6247
6248 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
6249 kvm_apic_set_eoi_accelerated(vcpu, vector);
6250 return 1;
6251}
6252
Yang Zhang83d4c282013-01-25 10:18:49 +08006253static int handle_apic_write(struct kvm_vcpu *vcpu)
6254{
6255 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6256 u32 offset = exit_qualification & 0xfff;
6257
6258 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
6259 kvm_apic_write_nodecode(vcpu, offset);
6260 return 1;
6261}
6262
Avi Kivity851ba692009-08-24 11:10:17 +03006263static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02006264{
Jan Kiszka60637aa2008-09-26 09:30:47 +02006265 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02006266 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02006267 bool has_error_code = false;
6268 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02006269 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006270 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006271
6272 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006273 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006274 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02006275
6276 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6277
6278 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006279 if (reason == TASK_SWITCH_GATE && idt_v) {
6280 switch (type) {
6281 case INTR_TYPE_NMI_INTR:
6282 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02006283 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006284 break;
6285 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006286 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006287 kvm_clear_interrupt_queue(vcpu);
6288 break;
6289 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02006290 if (vmx->idt_vectoring_info &
6291 VECTORING_INFO_DELIVER_CODE_MASK) {
6292 has_error_code = true;
6293 error_code =
6294 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6295 }
6296 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006297 case INTR_TYPE_SOFT_EXCEPTION:
6298 kvm_clear_exception_queue(vcpu);
6299 break;
6300 default:
6301 break;
6302 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02006303 }
Izik Eidus37817f22008-03-24 23:14:53 +02006304 tss_selector = exit_qualification;
6305
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006306 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
6307 type != INTR_TYPE_EXT_INTR &&
6308 type != INTR_TYPE_NMI_INTR))
6309 skip_emulated_instruction(vcpu);
6310
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006311 if (kvm_task_switch(vcpu, tss_selector,
6312 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
6313 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03006314 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6315 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6316 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006317 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03006318 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006319
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006320 /*
6321 * TODO: What about debug traps on tss switch?
6322 * Are we supposed to inject them and update dr6?
6323 */
6324
6325 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02006326}
6327
Avi Kivity851ba692009-08-24 11:10:17 +03006328static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08006329{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006330 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08006331 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006332 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08006333
Sheng Yangf9c617f2009-03-25 10:08:52 +08006334 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08006335
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006336 /*
6337 * EPT violation happened while executing iret from NMI,
6338 * "blocked by NMI" bit has to be set before next VM entry.
6339 * There are errata that may cause this bit to not be set:
6340 * AAK134, BY25.
6341 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006342 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006343 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006344 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
6345
Sheng Yang14394422008-04-28 12:24:45 +08006346 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006347 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006348
Junaid Shahid27959a42016-12-06 16:46:10 -08006349 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006350 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08006351 ? PFERR_USER_MASK : 0;
6352 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006353 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08006354 ? PFERR_WRITE_MASK : 0;
6355 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006356 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08006357 ? PFERR_FETCH_MASK : 0;
6358 /* ept page table entry is present? */
6359 error_code |= (exit_qualification &
6360 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
6361 EPT_VIOLATION_EXECUTABLE))
6362 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006363
Paolo Bonzinidb1c0562016-12-08 15:31:41 +01006364 vcpu->arch.gpa_available = true;
Yang Zhang25d92082013-08-06 12:00:32 +03006365 vcpu->arch.exit_qualification = exit_qualification;
6366
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006367 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08006368}
6369
Avi Kivity851ba692009-08-24 11:10:17 +03006370static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006371{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006372 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006373 gpa_t gpa;
6374
6375 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00006376 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08006377 trace_kvm_fast_mmio(gpa);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006378 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006379 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006380
Paolo Bonzini450869d2015-11-04 13:41:21 +01006381 ret = handle_mmio_page_fault(vcpu, gpa, true);
Paolo Bonzinidb1c0562016-12-08 15:31:41 +01006382 vcpu->arch.gpa_available = true;
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006383 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006384 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
6385 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08006386
6387 if (unlikely(ret == RET_MMIO_PF_INVALID))
6388 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
6389
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006390 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006391 return 1;
6392
6393 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006394 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006395
Avi Kivity851ba692009-08-24 11:10:17 +03006396 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6397 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006398
6399 return 0;
6400}
6401
Avi Kivity851ba692009-08-24 11:10:17 +03006402static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08006403{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006404 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6405 CPU_BASED_VIRTUAL_NMI_PENDING);
Sheng Yangf08864b2008-05-15 18:23:25 +08006406 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03006407 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006408
6409 return 1;
6410}
6411
Mohammed Gamal80ced182009-09-01 12:48:18 +02006412static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006413{
Avi Kivity8b3079a2009-01-05 12:10:54 +02006414 struct vcpu_vmx *vmx = to_vmx(vcpu);
6415 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006416 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02006417 u32 cpu_exec_ctrl;
6418 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03006419 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02006420
6421 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6422 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006423
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01006424 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03006425 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02006426 return handle_interrupt_window(&vmx->vcpu);
6427
Radim Krčmář72875d8a2017-04-26 22:32:19 +02006428 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03006429 return 1;
6430
Gleb Natapov991eebf2013-04-11 12:10:51 +03006431 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006432
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02006433 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02006434 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006435 ret = 0;
6436 goto out;
6437 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006438
Avi Kivityde5f70e2012-06-12 20:22:28 +03006439 if (err != EMULATE_DONE) {
6440 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6441 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6442 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03006443 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03006444 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006445
Gleb Natapov8d76c492013-05-08 18:38:44 +03006446 if (vcpu->arch.halt_request) {
6447 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006448 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03006449 goto out;
6450 }
6451
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006452 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02006453 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006454 if (need_resched())
6455 schedule();
6456 }
6457
Mohammed Gamal80ced182009-09-01 12:48:18 +02006458out:
6459 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006460}
6461
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006462static int __grow_ple_window(int val)
6463{
6464 if (ple_window_grow < 1)
6465 return ple_window;
6466
6467 val = min(val, ple_window_actual_max);
6468
6469 if (ple_window_grow < ple_window)
6470 val *= ple_window_grow;
6471 else
6472 val += ple_window_grow;
6473
6474 return val;
6475}
6476
6477static int __shrink_ple_window(int val, int modifier, int minimum)
6478{
6479 if (modifier < 1)
6480 return ple_window;
6481
6482 if (modifier < ple_window)
6483 val /= modifier;
6484 else
6485 val -= modifier;
6486
6487 return max(val, minimum);
6488}
6489
6490static void grow_ple_window(struct kvm_vcpu *vcpu)
6491{
6492 struct vcpu_vmx *vmx = to_vmx(vcpu);
6493 int old = vmx->ple_window;
6494
6495 vmx->ple_window = __grow_ple_window(old);
6496
6497 if (vmx->ple_window != old)
6498 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006499
6500 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006501}
6502
6503static void shrink_ple_window(struct kvm_vcpu *vcpu)
6504{
6505 struct vcpu_vmx *vmx = to_vmx(vcpu);
6506 int old = vmx->ple_window;
6507
6508 vmx->ple_window = __shrink_ple_window(old,
6509 ple_window_shrink, ple_window);
6510
6511 if (vmx->ple_window != old)
6512 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006513
6514 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006515}
6516
6517/*
6518 * ple_window_actual_max is computed to be one grow_ple_window() below
6519 * ple_window_max. (See __grow_ple_window for the reason.)
6520 * This prevents overflows, because ple_window_max is int.
6521 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6522 * this process.
6523 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6524 */
6525static void update_ple_window_actual_max(void)
6526{
6527 ple_window_actual_max =
6528 __shrink_ple_window(max(ple_window_max, ple_window),
6529 ple_window_grow, INT_MIN);
6530}
6531
Feng Wubf9f6ac2015-09-18 22:29:55 +08006532/*
6533 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6534 */
6535static void wakeup_handler(void)
6536{
6537 struct kvm_vcpu *vcpu;
6538 int cpu = smp_processor_id();
6539
6540 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6541 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6542 blocked_vcpu_list) {
6543 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6544
6545 if (pi_test_on(pi_desc) == 1)
6546 kvm_vcpu_kick(vcpu);
6547 }
6548 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6549}
6550
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006551void vmx_enable_tdp(void)
6552{
6553 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
6554 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
6555 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
6556 0ull, VMX_EPT_EXECUTABLE_MASK,
6557 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Peter Feiner995f00a2017-06-30 17:26:32 -07006558 VMX_EPT_RWX_MASK);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006559
6560 ept_set_mmio_spte_mask();
6561 kvm_enable_tdp();
6562}
6563
Tiejun Chenf2c76482014-10-28 10:14:47 +08006564static __init int hardware_setup(void)
6565{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006566 int r = -ENOMEM, i, msr;
6567
6568 rdmsrl_safe(MSR_EFER, &host_efer);
6569
6570 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6571 kvm_define_shared_msr(i, vmx_msr_index[i]);
6572
Radim Krčmář23611332016-09-29 22:41:33 +02006573 for (i = 0; i < VMX_BITMAP_NR; i++) {
6574 vmx_bitmap[i] = (unsigned long *)__get_free_page(GFP_KERNEL);
6575 if (!vmx_bitmap[i])
6576 goto out;
6577 }
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006578
6579 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006580 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6581 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6582
6583 /*
6584 * Allow direct access to the PC debug port (it is often used for I/O
6585 * delays, but the vmexits simply slow things down).
6586 */
6587 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6588 clear_bit(0x80, vmx_io_bitmap_a);
6589
6590 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6591
6592 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6593 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
6594
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006595 if (setup_vmcs_config(&vmcs_config) < 0) {
6596 r = -EIO;
Radim Krčmář23611332016-09-29 22:41:33 +02006597 goto out;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006598 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006599
6600 if (boot_cpu_has(X86_FEATURE_NX))
6601 kvm_enable_efer_bits(EFER_NX);
6602
Wanpeng Li08d839c2017-03-23 05:30:08 -07006603 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
6604 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
Tiejun Chenf2c76482014-10-28 10:14:47 +08006605 enable_vpid = 0;
Wanpeng Li08d839c2017-03-23 05:30:08 -07006606
Tiejun Chenf2c76482014-10-28 10:14:47 +08006607 if (!cpu_has_vmx_shadow_vmcs())
6608 enable_shadow_vmcs = 0;
6609 if (enable_shadow_vmcs)
6610 init_vmcs_shadow_fields();
6611
6612 if (!cpu_has_vmx_ept() ||
6613 !cpu_has_vmx_ept_4levels()) {
6614 enable_ept = 0;
6615 enable_unrestricted_guest = 0;
6616 enable_ept_ad_bits = 0;
6617 }
6618
Wanpeng Lifce6ac42017-05-11 02:58:56 -07006619 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006620 enable_ept_ad_bits = 0;
6621
6622 if (!cpu_has_vmx_unrestricted_guest())
6623 enable_unrestricted_guest = 0;
6624
Paolo Bonziniad15a292015-01-30 16:18:49 +01006625 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006626 flexpriority_enabled = 0;
6627
Paolo Bonziniad15a292015-01-30 16:18:49 +01006628 /*
6629 * set_apic_access_page_addr() is used to reload apic access
6630 * page upon invalidation. No need to do anything if not
6631 * using the APIC_ACCESS_ADDR VMCS field.
6632 */
6633 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006634 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006635
6636 if (!cpu_has_vmx_tpr_shadow())
6637 kvm_x86_ops->update_cr8_intercept = NULL;
6638
6639 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6640 kvm_disable_largepages();
6641
6642 if (!cpu_has_vmx_ple())
6643 ple_gap = 0;
6644
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006645 if (!cpu_has_vmx_apicv()) {
Tiejun Chenf2c76482014-10-28 10:14:47 +08006646 enable_apicv = 0;
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006647 kvm_x86_ops->sync_pir_to_irr = NULL;
6648 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006649
Haozhong Zhang64903d62015-10-20 15:39:09 +08006650 if (cpu_has_vmx_tsc_scaling()) {
6651 kvm_has_tsc_control = true;
6652 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
6653 kvm_tsc_scaling_ratio_frac_bits = 48;
6654 }
6655
Tiejun Chenbaa03522014-12-23 16:21:11 +08006656 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6657 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6658 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6659 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6660 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6661 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006662
Wanpeng Lic63e4562016-09-23 19:17:16 +08006663 memcpy(vmx_msr_bitmap_legacy_x2apic_apicv,
6664 vmx_msr_bitmap_legacy, PAGE_SIZE);
6665 memcpy(vmx_msr_bitmap_longmode_x2apic_apicv,
6666 vmx_msr_bitmap_longmode, PAGE_SIZE);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006667 memcpy(vmx_msr_bitmap_legacy_x2apic,
6668 vmx_msr_bitmap_legacy, PAGE_SIZE);
6669 memcpy(vmx_msr_bitmap_longmode_x2apic,
6670 vmx_msr_bitmap_longmode, PAGE_SIZE);
6671
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006672 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6673
Radim Krčmář40d83382016-09-29 22:41:31 +02006674 for (msr = 0x800; msr <= 0x8ff; msr++) {
6675 if (msr == 0x839 /* TMCCT */)
6676 continue;
Radim Krčmář2e69f862016-09-29 22:41:32 +02006677 vmx_disable_intercept_msr_x2apic(msr, MSR_TYPE_R, true);
Radim Krčmář40d83382016-09-29 22:41:31 +02006678 }
Tiejun Chenbaa03522014-12-23 16:21:11 +08006679
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006680 /*
Radim Krčmář2e69f862016-09-29 22:41:32 +02006681 * TPR reads and writes can be virtualized even if virtual interrupt
6682 * delivery is not in use.
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006683 */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006684 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_W, true);
6685 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_R | MSR_TYPE_W, false);
6686
Roman Kagan3ce424e2016-05-18 17:48:20 +03006687 /* EOI */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006688 vmx_disable_intercept_msr_x2apic(0x80b, MSR_TYPE_W, true);
Roman Kagan3ce424e2016-05-18 17:48:20 +03006689 /* SELF-IPI */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006690 vmx_disable_intercept_msr_x2apic(0x83f, MSR_TYPE_W, true);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006691
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006692 if (enable_ept)
6693 vmx_enable_tdp();
6694 else
Tiejun Chenbaa03522014-12-23 16:21:11 +08006695 kvm_disable_tdp();
6696
6697 update_ple_window_actual_max();
6698
Kai Huang843e4332015-01-28 10:54:28 +08006699 /*
6700 * Only enable PML when hardware supports PML feature, and both EPT
6701 * and EPT A/D bit features are enabled -- PML depends on them to work.
6702 */
6703 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6704 enable_pml = 0;
6705
6706 if (!enable_pml) {
6707 kvm_x86_ops->slot_enable_log_dirty = NULL;
6708 kvm_x86_ops->slot_disable_log_dirty = NULL;
6709 kvm_x86_ops->flush_log_dirty = NULL;
6710 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6711 }
6712
Yunhong Jiang64672c92016-06-13 14:19:59 -07006713 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
6714 u64 vmx_msr;
6715
6716 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
6717 cpu_preemption_timer_multi =
6718 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
6719 } else {
6720 kvm_x86_ops->set_hv_timer = NULL;
6721 kvm_x86_ops->cancel_hv_timer = NULL;
6722 }
6723
Feng Wubf9f6ac2015-09-18 22:29:55 +08006724 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6725
Ashok Rajc45dcc72016-06-22 14:59:56 +08006726 kvm_mce_cap_supported |= MCG_LMCE_P;
6727
Tiejun Chenf2c76482014-10-28 10:14:47 +08006728 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006729
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006730out:
Radim Krčmář23611332016-09-29 22:41:33 +02006731 for (i = 0; i < VMX_BITMAP_NR; i++)
6732 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006733
6734 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006735}
6736
6737static __exit void hardware_unsetup(void)
6738{
Radim Krčmář23611332016-09-29 22:41:33 +02006739 int i;
6740
6741 for (i = 0; i < VMX_BITMAP_NR; i++)
6742 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006743
Tiejun Chenf2c76482014-10-28 10:14:47 +08006744 free_kvm_area();
6745}
6746
Avi Kivity6aa8b732006-12-10 02:21:36 -08006747/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006748 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6749 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6750 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006751static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006752{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006753 if (ple_gap)
6754 grow_ple_window(vcpu);
6755
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006756 kvm_vcpu_on_spin(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006757 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006758}
6759
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006760static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006761{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006762 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006763}
6764
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006765static int handle_mwait(struct kvm_vcpu *vcpu)
6766{
6767 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6768 return handle_nop(vcpu);
6769}
6770
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006771static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6772{
6773 return 1;
6774}
6775
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006776static int handle_monitor(struct kvm_vcpu *vcpu)
6777{
6778 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6779 return handle_nop(vcpu);
6780}
6781
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006782/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006783 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6784 * We could reuse a single VMCS for all the L2 guests, but we also want the
6785 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6786 * allows keeping them loaded on the processor, and in the future will allow
6787 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6788 * every entry if they never change.
6789 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6790 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6791 *
6792 * The following functions allocate and free a vmcs02 in this pool.
6793 */
6794
6795/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6796static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6797{
6798 struct vmcs02_list *item;
6799 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6800 if (item->vmptr == vmx->nested.current_vmptr) {
6801 list_move(&item->list, &vmx->nested.vmcs02_pool);
6802 return &item->vmcs02;
6803 }
6804
6805 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6806 /* Recycle the least recently used VMCS. */
Geliang Tangd74c0e62016-01-01 19:47:14 +08006807 item = list_last_entry(&vmx->nested.vmcs02_pool,
6808 struct vmcs02_list, list);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006809 item->vmptr = vmx->nested.current_vmptr;
6810 list_move(&item->list, &vmx->nested.vmcs02_pool);
6811 return &item->vmcs02;
6812 }
6813
6814 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006815 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006816 if (!item)
6817 return NULL;
6818 item->vmcs02.vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07006819 item->vmcs02.shadow_vmcs = NULL;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006820 if (!item->vmcs02.vmcs) {
6821 kfree(item);
6822 return NULL;
6823 }
6824 loaded_vmcs_init(&item->vmcs02);
6825 item->vmptr = vmx->nested.current_vmptr;
6826 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6827 vmx->nested.vmcs02_num++;
6828 return &item->vmcs02;
6829}
6830
6831/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6832static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6833{
6834 struct vmcs02_list *item;
6835 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6836 if (item->vmptr == vmptr) {
6837 free_loaded_vmcs(&item->vmcs02);
6838 list_del(&item->list);
6839 kfree(item);
6840 vmx->nested.vmcs02_num--;
6841 return;
6842 }
6843}
6844
6845/*
6846 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006847 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6848 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006849 */
6850static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6851{
6852 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006853
6854 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006855 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006856 /*
6857 * Something will leak if the above WARN triggers. Better than
6858 * a use-after-free.
6859 */
6860 if (vmx->loaded_vmcs == &item->vmcs02)
6861 continue;
6862
6863 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006864 list_del(&item->list);
6865 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006866 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006867 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006868}
6869
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006870/*
6871 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6872 * set the success or error code of an emulated VMX instruction, as specified
6873 * by Vol 2B, VMX Instruction Reference, "Conventions".
6874 */
6875static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6876{
6877 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6878 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6879 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6880}
6881
6882static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6883{
6884 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6885 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6886 X86_EFLAGS_SF | X86_EFLAGS_OF))
6887 | X86_EFLAGS_CF);
6888}
6889
Abel Gordon145c28d2013-04-18 14:36:55 +03006890static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006891 u32 vm_instruction_error)
6892{
6893 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6894 /*
6895 * failValid writes the error number to the current VMCS, which
6896 * can't be done there isn't a current VMCS.
6897 */
6898 nested_vmx_failInvalid(vcpu);
6899 return;
6900 }
6901 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6902 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6903 X86_EFLAGS_SF | X86_EFLAGS_OF))
6904 | X86_EFLAGS_ZF);
6905 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6906 /*
6907 * We don't need to force a shadow sync because
6908 * VM_INSTRUCTION_ERROR is not shadowed
6909 */
6910}
Abel Gordon145c28d2013-04-18 14:36:55 +03006911
Wincy Vanff651cb2014-12-11 08:52:58 +03006912static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6913{
6914 /* TODO: not to reset guest simply here. */
6915 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02006916 pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
Wincy Vanff651cb2014-12-11 08:52:58 +03006917}
6918
Jan Kiszkaf4124502014-03-07 20:03:13 +01006919static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6920{
6921 struct vcpu_vmx *vmx =
6922 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6923
6924 vmx->nested.preemption_timer_expired = true;
6925 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6926 kvm_vcpu_kick(&vmx->vcpu);
6927
6928 return HRTIMER_NORESTART;
6929}
6930
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006931/*
Bandan Das19677e32014-05-06 02:19:15 -04006932 * Decode the memory-address operand of a vmx instruction, as recorded on an
6933 * exit caused by such an instruction (run by a guest hypervisor).
6934 * On success, returns 0. When the operand is invalid, returns 1 and throws
6935 * #UD or #GP.
6936 */
6937static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6938 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006939 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006940{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006941 gva_t off;
6942 bool exn;
6943 struct kvm_segment s;
6944
Bandan Das19677e32014-05-06 02:19:15 -04006945 /*
6946 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6947 * Execution", on an exit, vmx_instruction_info holds most of the
6948 * addressing components of the operand. Only the displacement part
6949 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6950 * For how an actual address is calculated from all these components,
6951 * refer to Vol. 1, "Operand Addressing".
6952 */
6953 int scaling = vmx_instruction_info & 3;
6954 int addr_size = (vmx_instruction_info >> 7) & 7;
6955 bool is_reg = vmx_instruction_info & (1u << 10);
6956 int seg_reg = (vmx_instruction_info >> 15) & 7;
6957 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6958 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6959 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6960 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6961
6962 if (is_reg) {
6963 kvm_queue_exception(vcpu, UD_VECTOR);
6964 return 1;
6965 }
6966
6967 /* Addr = segment_base + offset */
6968 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006969 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04006970 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006971 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04006972 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006973 off += kvm_register_read(vcpu, index_reg)<<scaling;
6974 vmx_get_segment(vcpu, &s, seg_reg);
6975 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04006976
6977 if (addr_size == 1) /* 32 bit */
6978 *ret &= 0xffffffff;
6979
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006980 /* Checks for #GP/#SS exceptions. */
6981 exn = false;
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006982 if (is_long_mode(vcpu)) {
6983 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
6984 * non-canonical form. This is the only check on the memory
6985 * destination for long mode!
6986 */
6987 exn = is_noncanonical_address(*ret);
6988 } else if (is_protmode(vcpu)) {
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006989 /* Protected mode: apply checks for segment validity in the
6990 * following order:
6991 * - segment type check (#GP(0) may be thrown)
6992 * - usability check (#GP(0)/#SS(0))
6993 * - limit check (#GP(0)/#SS(0))
6994 */
6995 if (wr)
6996 /* #GP(0) if the destination operand is located in a
6997 * read-only data segment or any code segment.
6998 */
6999 exn = ((s.type & 0xa) == 0 || (s.type & 8));
7000 else
7001 /* #GP(0) if the source operand is located in an
7002 * execute-only code segment
7003 */
7004 exn = ((s.type & 0xa) == 8);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02007005 if (exn) {
7006 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
7007 return 1;
7008 }
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007009 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
7010 */
7011 exn = (s.unusable != 0);
7012 /* Protected mode: #GP(0)/#SS(0) if the memory
7013 * operand is outside the segment limit.
7014 */
7015 exn = exn || (off + sizeof(u64) > s.limit);
7016 }
7017 if (exn) {
7018 kvm_queue_exception_e(vcpu,
7019 seg_reg == VCPU_SREG_SS ?
7020 SS_VECTOR : GP_VECTOR,
7021 0);
7022 return 1;
7023 }
7024
Bandan Das19677e32014-05-06 02:19:15 -04007025 return 0;
7026}
7027
Radim Krčmářcbf71272017-05-19 15:48:51 +02007028static int nested_vmx_get_vmptr(struct kvm_vcpu *vcpu, gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04007029{
7030 gva_t gva;
Bandan Das3573e222014-05-06 02:19:16 -04007031 struct x86_exception e;
Bandan Das3573e222014-05-06 02:19:16 -04007032
7033 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007034 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04007035 return 1;
7036
Radim Krčmářcbf71272017-05-19 15:48:51 +02007037 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, vmpointer,
7038 sizeof(*vmpointer), &e)) {
Bandan Das3573e222014-05-06 02:19:16 -04007039 kvm_inject_page_fault(vcpu, &e);
7040 return 1;
7041 }
7042
Bandan Das3573e222014-05-06 02:19:16 -04007043 return 0;
7044}
7045
Jim Mattsone29acc52016-11-30 12:03:43 -08007046static int enter_vmx_operation(struct kvm_vcpu *vcpu)
7047{
7048 struct vcpu_vmx *vmx = to_vmx(vcpu);
7049 struct vmcs *shadow_vmcs;
7050
7051 if (cpu_has_vmx_msr_bitmap()) {
7052 vmx->nested.msr_bitmap =
7053 (unsigned long *)__get_free_page(GFP_KERNEL);
7054 if (!vmx->nested.msr_bitmap)
7055 goto out_msr_bitmap;
7056 }
7057
7058 vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
7059 if (!vmx->nested.cached_vmcs12)
7060 goto out_cached_vmcs12;
7061
7062 if (enable_shadow_vmcs) {
7063 shadow_vmcs = alloc_vmcs();
7064 if (!shadow_vmcs)
7065 goto out_shadow_vmcs;
7066 /* mark vmcs as shadow */
7067 shadow_vmcs->revision_id |= (1u << 31);
7068 /* init shadow vmcs */
7069 vmcs_clear(shadow_vmcs);
7070 vmx->vmcs01.shadow_vmcs = shadow_vmcs;
7071 }
7072
7073 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
7074 vmx->nested.vmcs02_num = 0;
7075
7076 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
7077 HRTIMER_MODE_REL_PINNED);
7078 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
7079
7080 vmx->nested.vmxon = true;
7081 return 0;
7082
7083out_shadow_vmcs:
7084 kfree(vmx->nested.cached_vmcs12);
7085
7086out_cached_vmcs12:
7087 free_page((unsigned long)vmx->nested.msr_bitmap);
7088
7089out_msr_bitmap:
7090 return -ENOMEM;
7091}
7092
Bandan Das3573e222014-05-06 02:19:16 -04007093/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007094 * Emulate the VMXON instruction.
7095 * Currently, we just remember that VMX is active, and do not save or even
7096 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
7097 * do not currently need to store anything in that guest-allocated memory
7098 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
7099 * argument is different from the VMXON pointer (which the spec says they do).
7100 */
7101static int handle_vmon(struct kvm_vcpu *vcpu)
7102{
Jim Mattsone29acc52016-11-30 12:03:43 -08007103 int ret;
Radim Krčmářcbf71272017-05-19 15:48:51 +02007104 gpa_t vmptr;
7105 struct page *page;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007106 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007107 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
7108 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007109
Jim Mattson70f3aac2017-04-26 08:53:46 -07007110 /*
7111 * The Intel VMX Instruction Reference lists a bunch of bits that are
7112 * prerequisite to running VMXON, most notably cr4.VMXE must be set to
7113 * 1 (see vmx_set_cr4() for when we allow the guest to set this).
7114 * Otherwise, we should fail with #UD. But most faulting conditions
7115 * have already been checked by hardware, prior to the VM-exit for
7116 * VMXON. We do test guest cr4.VMXE because processor CR4 always has
7117 * that bit set to 1 in non-root mode.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007118 */
Jim Mattson70f3aac2017-04-26 08:53:46 -07007119 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE)) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007120 kvm_queue_exception(vcpu, UD_VECTOR);
7121 return 1;
7122 }
7123
Abel Gordon145c28d2013-04-18 14:36:55 +03007124 if (vmx->nested.vmxon) {
7125 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007126 return kvm_skip_emulated_instruction(vcpu);
Abel Gordon145c28d2013-04-18 14:36:55 +03007127 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007128
Haozhong Zhang3b840802016-06-22 14:59:54 +08007129 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007130 != VMXON_NEEDED_FEATURES) {
7131 kvm_inject_gp(vcpu, 0);
7132 return 1;
7133 }
7134
Radim Krčmářcbf71272017-05-19 15:48:51 +02007135 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Jim Mattson21e7fbe2016-12-22 15:49:55 -08007136 return 1;
Radim Krčmářcbf71272017-05-19 15:48:51 +02007137
7138 /*
7139 * SDM 3: 24.11.5
7140 * The first 4 bytes of VMXON region contain the supported
7141 * VMCS revision identifier
7142 *
7143 * Note - IA32_VMX_BASIC[48] will never be 1 for the nested case;
7144 * which replaces physical address width with 32
7145 */
7146 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7147 nested_vmx_failInvalid(vcpu);
7148 return kvm_skip_emulated_instruction(vcpu);
7149 }
7150
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02007151 page = kvm_vcpu_gpa_to_page(vcpu, vmptr);
7152 if (is_error_page(page)) {
Radim Krčmářcbf71272017-05-19 15:48:51 +02007153 nested_vmx_failInvalid(vcpu);
7154 return kvm_skip_emulated_instruction(vcpu);
7155 }
7156 if (*(u32 *)kmap(page) != VMCS12_REVISION) {
7157 kunmap(page);
7158 nested_release_page_clean(page);
7159 nested_vmx_failInvalid(vcpu);
7160 return kvm_skip_emulated_instruction(vcpu);
7161 }
7162 kunmap(page);
7163 nested_release_page_clean(page);
7164
7165 vmx->nested.vmxon_ptr = vmptr;
Jim Mattsone29acc52016-11-30 12:03:43 -08007166 ret = enter_vmx_operation(vcpu);
7167 if (ret)
7168 return ret;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007169
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007170 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007171 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007172}
7173
7174/*
7175 * Intel's VMX Instruction Reference specifies a common set of prerequisites
7176 * for running VMX instructions (except VMXON, whose prerequisites are
7177 * slightly different). It also specifies what exception to inject otherwise.
Jim Mattson70f3aac2017-04-26 08:53:46 -07007178 * Note that many of these exceptions have priority over VM exits, so they
7179 * don't have to be checked again here.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007180 */
7181static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
7182{
Jim Mattson70f3aac2017-04-26 08:53:46 -07007183 if (!to_vmx(vcpu)->nested.vmxon) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007184 kvm_queue_exception(vcpu, UD_VECTOR);
7185 return 0;
7186 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007187 return 1;
7188}
7189
David Matlack8ca44e82017-08-01 14:00:39 -07007190static void vmx_disable_shadow_vmcs(struct vcpu_vmx *vmx)
7191{
7192 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL, SECONDARY_EXEC_SHADOW_VMCS);
7193 vmcs_write64(VMCS_LINK_POINTER, -1ull);
7194}
7195
Abel Gordone7953d72013-04-18 14:37:55 +03007196static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
7197{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007198 if (vmx->nested.current_vmptr == -1ull)
7199 return;
7200
Abel Gordon012f83c2013-04-18 14:39:25 +03007201 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007202 /* copy to memory all shadowed fields in case
7203 they were modified */
7204 copy_shadow_to_vmcs12(vmx);
7205 vmx->nested.sync_shadow_vmcs = false;
David Matlack8ca44e82017-08-01 14:00:39 -07007206 vmx_disable_shadow_vmcs(vmx);
Abel Gordon012f83c2013-04-18 14:39:25 +03007207 }
Wincy Van705699a2015-02-03 23:58:17 +08007208 vmx->nested.posted_intr_nv = -1;
David Matlack4f2777b2016-07-13 17:16:37 -07007209
7210 /* Flush VMCS12 to guest memory */
Paolo Bonzini9f744c52017-07-27 15:54:46 +02007211 kvm_vcpu_write_guest_page(&vmx->vcpu,
7212 vmx->nested.current_vmptr >> PAGE_SHIFT,
7213 vmx->nested.cached_vmcs12, 0, VMCS12_SIZE);
David Matlack4f2777b2016-07-13 17:16:37 -07007214
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007215 vmx->nested.current_vmptr = -1ull;
Abel Gordone7953d72013-04-18 14:37:55 +03007216}
7217
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007218/*
7219 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
7220 * just stops using VMX.
7221 */
7222static void free_nested(struct vcpu_vmx *vmx)
7223{
7224 if (!vmx->nested.vmxon)
7225 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007226
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007227 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07007228 free_vpid(vmx->nested.vpid02);
David Matlack8ca44e82017-08-01 14:00:39 -07007229 vmx->nested.posted_intr_nv = -1;
7230 vmx->nested.current_vmptr = -1ull;
Radim Krčmářd048c092016-08-08 20:16:22 +02007231 if (vmx->nested.msr_bitmap) {
7232 free_page((unsigned long)vmx->nested.msr_bitmap);
7233 vmx->nested.msr_bitmap = NULL;
7234 }
Jim Mattson355f4fb2016-10-28 08:29:39 -07007235 if (enable_shadow_vmcs) {
David Matlack8ca44e82017-08-01 14:00:39 -07007236 vmx_disable_shadow_vmcs(vmx);
Jim Mattson355f4fb2016-10-28 08:29:39 -07007237 vmcs_clear(vmx->vmcs01.shadow_vmcs);
7238 free_vmcs(vmx->vmcs01.shadow_vmcs);
7239 vmx->vmcs01.shadow_vmcs = NULL;
7240 }
David Matlack4f2777b2016-07-13 17:16:37 -07007241 kfree(vmx->nested.cached_vmcs12);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007242 /* Unpin physical memory we referred to in current vmcs02 */
7243 if (vmx->nested.apic_access_page) {
7244 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007245 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007246 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007247 if (vmx->nested.virtual_apic_page) {
7248 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007249 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007250 }
Wincy Van705699a2015-02-03 23:58:17 +08007251 if (vmx->nested.pi_desc_page) {
7252 kunmap(vmx->nested.pi_desc_page);
7253 nested_release_page(vmx->nested.pi_desc_page);
7254 vmx->nested.pi_desc_page = NULL;
7255 vmx->nested.pi_desc = NULL;
7256 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007257
7258 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007259}
7260
7261/* Emulate the VMXOFF instruction */
7262static int handle_vmoff(struct kvm_vcpu *vcpu)
7263{
7264 if (!nested_vmx_check_permission(vcpu))
7265 return 1;
7266 free_nested(to_vmx(vcpu));
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007267 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007268 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007269}
7270
Nadav Har'El27d6c862011-05-25 23:06:59 +03007271/* Emulate the VMCLEAR instruction */
7272static int handle_vmclear(struct kvm_vcpu *vcpu)
7273{
7274 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson587d7e722017-03-02 12:41:48 -08007275 u32 zero = 0;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007276 gpa_t vmptr;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007277
7278 if (!nested_vmx_check_permission(vcpu))
7279 return 1;
7280
Radim Krčmářcbf71272017-05-19 15:48:51 +02007281 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03007282 return 1;
7283
Radim Krčmářcbf71272017-05-19 15:48:51 +02007284 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7285 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
7286 return kvm_skip_emulated_instruction(vcpu);
7287 }
7288
7289 if (vmptr == vmx->nested.vmxon_ptr) {
7290 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_VMXON_POINTER);
7291 return kvm_skip_emulated_instruction(vcpu);
7292 }
7293
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007294 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03007295 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007296
Jim Mattson587d7e722017-03-02 12:41:48 -08007297 kvm_vcpu_write_guest(vcpu,
7298 vmptr + offsetof(struct vmcs12, launch_state),
7299 &zero, sizeof(zero));
Nadav Har'El27d6c862011-05-25 23:06:59 +03007300
7301 nested_free_vmcs02(vmx, vmptr);
7302
Nadav Har'El27d6c862011-05-25 23:06:59 +03007303 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007304 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007305}
7306
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007307static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7308
7309/* Emulate the VMLAUNCH instruction */
7310static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7311{
7312 return nested_vmx_run(vcpu, true);
7313}
7314
7315/* Emulate the VMRESUME instruction */
7316static int handle_vmresume(struct kvm_vcpu *vcpu)
7317{
7318
7319 return nested_vmx_run(vcpu, false);
7320}
7321
Nadav Har'El49f705c2011-05-25 23:08:30 +03007322/*
7323 * Read a vmcs12 field. Since these can have varying lengths and we return
7324 * one type, we chose the biggest type (u64) and zero-extend the return value
7325 * to that size. Note that the caller, handle_vmread, might need to use only
7326 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7327 * 64-bit fields are to be returned).
7328 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007329static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7330 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007331{
7332 short offset = vmcs_field_to_offset(field);
7333 char *p;
7334
7335 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007336 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007337
7338 p = ((char *)(get_vmcs12(vcpu))) + offset;
7339
7340 switch (vmcs_field_type(field)) {
7341 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7342 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007343 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007344 case VMCS_FIELD_TYPE_U16:
7345 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007346 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007347 case VMCS_FIELD_TYPE_U32:
7348 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007349 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007350 case VMCS_FIELD_TYPE_U64:
7351 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007352 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007353 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007354 WARN_ON(1);
7355 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007356 }
7357}
7358
Abel Gordon20b97fe2013-04-18 14:36:25 +03007359
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007360static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7361 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007362 short offset = vmcs_field_to_offset(field);
7363 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7364 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007365 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007366
7367 switch (vmcs_field_type(field)) {
7368 case VMCS_FIELD_TYPE_U16:
7369 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007370 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007371 case VMCS_FIELD_TYPE_U32:
7372 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007373 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007374 case VMCS_FIELD_TYPE_U64:
7375 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007376 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007377 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7378 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007379 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007380 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007381 WARN_ON(1);
7382 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007383 }
7384
7385}
7386
Abel Gordon16f5b902013-04-18 14:38:25 +03007387static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7388{
7389 int i;
7390 unsigned long field;
7391 u64 field_value;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007392 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02007393 const unsigned long *fields = shadow_read_write_fields;
7394 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007395
Jan Kiszka282da872014-10-08 18:05:39 +02007396 preempt_disable();
7397
Abel Gordon16f5b902013-04-18 14:38:25 +03007398 vmcs_load(shadow_vmcs);
7399
7400 for (i = 0; i < num_fields; i++) {
7401 field = fields[i];
7402 switch (vmcs_field_type(field)) {
7403 case VMCS_FIELD_TYPE_U16:
7404 field_value = vmcs_read16(field);
7405 break;
7406 case VMCS_FIELD_TYPE_U32:
7407 field_value = vmcs_read32(field);
7408 break;
7409 case VMCS_FIELD_TYPE_U64:
7410 field_value = vmcs_read64(field);
7411 break;
7412 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7413 field_value = vmcs_readl(field);
7414 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007415 default:
7416 WARN_ON(1);
7417 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007418 }
7419 vmcs12_write_any(&vmx->vcpu, field, field_value);
7420 }
7421
7422 vmcs_clear(shadow_vmcs);
7423 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007424
7425 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007426}
7427
Abel Gordonc3114422013-04-18 14:38:55 +03007428static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7429{
Mathias Krausec2bae892013-06-26 20:36:21 +02007430 const unsigned long *fields[] = {
7431 shadow_read_write_fields,
7432 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007433 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007434 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007435 max_shadow_read_write_fields,
7436 max_shadow_read_only_fields
7437 };
7438 int i, q;
7439 unsigned long field;
7440 u64 field_value = 0;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007441 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Abel Gordonc3114422013-04-18 14:38:55 +03007442
7443 vmcs_load(shadow_vmcs);
7444
Mathias Krausec2bae892013-06-26 20:36:21 +02007445 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007446 for (i = 0; i < max_fields[q]; i++) {
7447 field = fields[q][i];
7448 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7449
7450 switch (vmcs_field_type(field)) {
7451 case VMCS_FIELD_TYPE_U16:
7452 vmcs_write16(field, (u16)field_value);
7453 break;
7454 case VMCS_FIELD_TYPE_U32:
7455 vmcs_write32(field, (u32)field_value);
7456 break;
7457 case VMCS_FIELD_TYPE_U64:
7458 vmcs_write64(field, (u64)field_value);
7459 break;
7460 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7461 vmcs_writel(field, (long)field_value);
7462 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007463 default:
7464 WARN_ON(1);
7465 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007466 }
7467 }
7468 }
7469
7470 vmcs_clear(shadow_vmcs);
7471 vmcs_load(vmx->loaded_vmcs->vmcs);
7472}
7473
Nadav Har'El49f705c2011-05-25 23:08:30 +03007474/*
7475 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7476 * used before) all generate the same failure when it is missing.
7477 */
7478static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7479{
7480 struct vcpu_vmx *vmx = to_vmx(vcpu);
7481 if (vmx->nested.current_vmptr == -1ull) {
7482 nested_vmx_failInvalid(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007483 return 0;
7484 }
7485 return 1;
7486}
7487
7488static int handle_vmread(struct kvm_vcpu *vcpu)
7489{
7490 unsigned long field;
7491 u64 field_value;
7492 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7493 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7494 gva_t gva = 0;
7495
Kyle Hueyeb277562016-11-29 12:40:39 -08007496 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007497 return 1;
7498
Kyle Huey6affcbe2016-11-29 12:40:40 -08007499 if (!nested_vmx_check_vmcs12(vcpu))
7500 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08007501
Nadav Har'El49f705c2011-05-25 23:08:30 +03007502 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007503 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007504 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007505 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007506 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007507 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007508 }
7509 /*
7510 * Now copy part of this value to register or memory, as requested.
7511 * Note that the number of bits actually copied is 32 or 64 depending
7512 * on the guest's mode (32 or 64 bit), not on the given field's length.
7513 */
7514 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007515 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007516 field_value);
7517 } else {
7518 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007519 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007520 return 1;
Jim Mattson70f3aac2017-04-26 08:53:46 -07007521 /* _system ok, as hardware has verified cpl=0 */
Nadav Har'El49f705c2011-05-25 23:08:30 +03007522 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7523 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7524 }
7525
7526 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007527 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007528}
7529
7530
7531static int handle_vmwrite(struct kvm_vcpu *vcpu)
7532{
7533 unsigned long field;
7534 gva_t gva;
7535 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7536 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007537 /* The value to write might be 32 or 64 bits, depending on L1's long
7538 * mode, and eventually we need to write that into a field of several
7539 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08007540 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03007541 * bits into the vmcs12 field.
7542 */
7543 u64 field_value = 0;
7544 struct x86_exception e;
7545
Kyle Hueyeb277562016-11-29 12:40:39 -08007546 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007547 return 1;
7548
Kyle Huey6affcbe2016-11-29 12:40:40 -08007549 if (!nested_vmx_check_vmcs12(vcpu))
7550 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08007551
Nadav Har'El49f705c2011-05-25 23:08:30 +03007552 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007553 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007554 (((vmx_instruction_info) >> 3) & 0xf));
7555 else {
7556 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007557 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007558 return 1;
7559 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007560 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007561 kvm_inject_page_fault(vcpu, &e);
7562 return 1;
7563 }
7564 }
7565
7566
Nadav Amit27e6fb52014-06-18 17:19:26 +03007567 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007568 if (vmcs_field_readonly(field)) {
7569 nested_vmx_failValid(vcpu,
7570 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007571 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007572 }
7573
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007574 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007575 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007576 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007577 }
7578
7579 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007580 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007581}
7582
Jim Mattsona8bc2842016-11-30 12:03:44 -08007583static void set_current_vmptr(struct vcpu_vmx *vmx, gpa_t vmptr)
7584{
7585 vmx->nested.current_vmptr = vmptr;
7586 if (enable_shadow_vmcs) {
7587 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7588 SECONDARY_EXEC_SHADOW_VMCS);
7589 vmcs_write64(VMCS_LINK_POINTER,
7590 __pa(vmx->vmcs01.shadow_vmcs));
7591 vmx->nested.sync_shadow_vmcs = true;
7592 }
7593}
7594
Nadav Har'El63846662011-05-25 23:07:29 +03007595/* Emulate the VMPTRLD instruction */
7596static int handle_vmptrld(struct kvm_vcpu *vcpu)
7597{
7598 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007599 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007600
7601 if (!nested_vmx_check_permission(vcpu))
7602 return 1;
7603
Radim Krčmářcbf71272017-05-19 15:48:51 +02007604 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007605 return 1;
7606
Radim Krčmářcbf71272017-05-19 15:48:51 +02007607 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7608 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
7609 return kvm_skip_emulated_instruction(vcpu);
7610 }
7611
7612 if (vmptr == vmx->nested.vmxon_ptr) {
7613 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_VMXON_POINTER);
7614 return kvm_skip_emulated_instruction(vcpu);
7615 }
7616
Nadav Har'El63846662011-05-25 23:07:29 +03007617 if (vmx->nested.current_vmptr != vmptr) {
7618 struct vmcs12 *new_vmcs12;
7619 struct page *page;
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02007620 page = kvm_vcpu_gpa_to_page(vcpu, vmptr);
7621 if (is_error_page(page)) {
Nadav Har'El63846662011-05-25 23:07:29 +03007622 nested_vmx_failInvalid(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007623 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007624 }
7625 new_vmcs12 = kmap(page);
7626 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7627 kunmap(page);
7628 nested_release_page_clean(page);
7629 nested_vmx_failValid(vcpu,
7630 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007631 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007632 }
Nadav Har'El63846662011-05-25 23:07:29 +03007633
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007634 nested_release_vmcs12(vmx);
David Matlack4f2777b2016-07-13 17:16:37 -07007635 /*
7636 * Load VMCS12 from guest memory since it is not already
7637 * cached.
7638 */
Paolo Bonzini9f744c52017-07-27 15:54:46 +02007639 memcpy(vmx->nested.cached_vmcs12, new_vmcs12, VMCS12_SIZE);
7640 kunmap(page);
7641 nested_release_page_clean(page);
7642
Jim Mattsona8bc2842016-11-30 12:03:44 -08007643 set_current_vmptr(vmx, vmptr);
Nadav Har'El63846662011-05-25 23:07:29 +03007644 }
7645
7646 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007647 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007648}
7649
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007650/* Emulate the VMPTRST instruction */
7651static int handle_vmptrst(struct kvm_vcpu *vcpu)
7652{
7653 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7654 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7655 gva_t vmcs_gva;
7656 struct x86_exception e;
7657
7658 if (!nested_vmx_check_permission(vcpu))
7659 return 1;
7660
7661 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007662 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007663 return 1;
Jim Mattson70f3aac2017-04-26 08:53:46 -07007664 /* ok to use *_system, as hardware has verified cpl=0 */
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007665 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7666 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7667 sizeof(u64), &e)) {
7668 kvm_inject_page_fault(vcpu, &e);
7669 return 1;
7670 }
7671 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007672 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007673}
7674
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007675/* Emulate the INVEPT instruction */
7676static int handle_invept(struct kvm_vcpu *vcpu)
7677{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007678 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007679 u32 vmx_instruction_info, types;
7680 unsigned long type;
7681 gva_t gva;
7682 struct x86_exception e;
7683 struct {
7684 u64 eptp, gpa;
7685 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007686
Wincy Vanb9c237b2015-02-03 23:56:30 +08007687 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7688 SECONDARY_EXEC_ENABLE_EPT) ||
7689 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007690 kvm_queue_exception(vcpu, UD_VECTOR);
7691 return 1;
7692 }
7693
7694 if (!nested_vmx_check_permission(vcpu))
7695 return 1;
7696
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007697 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007698 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007699
Wincy Vanb9c237b2015-02-03 23:56:30 +08007700 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007701
Jim Mattson85c856b2016-10-26 08:38:38 -07007702 if (type >= 32 || !(types & (1 << type))) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007703 nested_vmx_failValid(vcpu,
7704 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007705 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007706 }
7707
7708 /* According to the Intel VMX instruction reference, the memory
7709 * operand is read even if it isn't needed (e.g., for type==global)
7710 */
7711 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007712 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007713 return 1;
7714 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7715 sizeof(operand), &e)) {
7716 kvm_inject_page_fault(vcpu, &e);
7717 return 1;
7718 }
7719
7720 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007721 case VMX_EPT_EXTENT_GLOBAL:
Bandan Das45e11812016-08-02 16:32:36 -04007722 /*
7723 * TODO: track mappings and invalidate
7724 * single context requests appropriately
7725 */
7726 case VMX_EPT_EXTENT_CONTEXT:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007727 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007728 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007729 nested_vmx_succeed(vcpu);
7730 break;
7731 default:
7732 BUG_ON(1);
7733 break;
7734 }
7735
Kyle Huey6affcbe2016-11-29 12:40:40 -08007736 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007737}
7738
Petr Matouseka642fc32014-09-23 20:22:30 +02007739static int handle_invvpid(struct kvm_vcpu *vcpu)
7740{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007741 struct vcpu_vmx *vmx = to_vmx(vcpu);
7742 u32 vmx_instruction_info;
7743 unsigned long type, types;
7744 gva_t gva;
7745 struct x86_exception e;
Jim Mattson40352602017-06-28 09:37:37 -07007746 struct {
7747 u64 vpid;
7748 u64 gla;
7749 } operand;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007750
7751 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7752 SECONDARY_EXEC_ENABLE_VPID) ||
7753 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7754 kvm_queue_exception(vcpu, UD_VECTOR);
7755 return 1;
7756 }
7757
7758 if (!nested_vmx_check_permission(vcpu))
7759 return 1;
7760
7761 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7762 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7763
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007764 types = (vmx->nested.nested_vmx_vpid_caps &
7765 VMX_VPID_EXTENT_SUPPORTED_MASK) >> 8;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007766
Jim Mattson85c856b2016-10-26 08:38:38 -07007767 if (type >= 32 || !(types & (1 << type))) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007768 nested_vmx_failValid(vcpu,
7769 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007770 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007771 }
7772
7773 /* according to the intel vmx instruction reference, the memory
7774 * operand is read even if it isn't needed (e.g., for type==global)
7775 */
7776 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7777 vmx_instruction_info, false, &gva))
7778 return 1;
Jim Mattson40352602017-06-28 09:37:37 -07007779 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7780 sizeof(operand), &e)) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007781 kvm_inject_page_fault(vcpu, &e);
7782 return 1;
7783 }
Jim Mattson40352602017-06-28 09:37:37 -07007784 if (operand.vpid >> 16) {
7785 nested_vmx_failValid(vcpu,
7786 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7787 return kvm_skip_emulated_instruction(vcpu);
7788 }
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007789
7790 switch (type) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007791 case VMX_VPID_EXTENT_INDIVIDUAL_ADDR:
Jim Mattson40352602017-06-28 09:37:37 -07007792 if (is_noncanonical_address(operand.gla)) {
7793 nested_vmx_failValid(vcpu,
7794 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7795 return kvm_skip_emulated_instruction(vcpu);
7796 }
7797 /* fall through */
Paolo Bonzinief697a72016-03-18 16:58:38 +01007798 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007799 case VMX_VPID_EXTENT_SINGLE_NON_GLOBAL:
Jim Mattson40352602017-06-28 09:37:37 -07007800 if (!operand.vpid) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007801 nested_vmx_failValid(vcpu,
7802 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007803 return kvm_skip_emulated_instruction(vcpu);
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007804 }
7805 break;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007806 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007807 break;
7808 default:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007809 WARN_ON_ONCE(1);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007810 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007811 }
7812
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007813 __vmx_flush_tlb(vcpu, vmx->nested.vpid02);
7814 nested_vmx_succeed(vcpu);
7815
Kyle Huey6affcbe2016-11-29 12:40:40 -08007816 return kvm_skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007817}
7818
Kai Huang843e4332015-01-28 10:54:28 +08007819static int handle_pml_full(struct kvm_vcpu *vcpu)
7820{
7821 unsigned long exit_qualification;
7822
7823 trace_kvm_pml_full(vcpu->vcpu_id);
7824
7825 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7826
7827 /*
7828 * PML buffer FULL happened while executing iret from NMI,
7829 * "blocked by NMI" bit has to be set before next VM entry.
7830 */
7831 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Kai Huang843e4332015-01-28 10:54:28 +08007832 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7833 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7834 GUEST_INTR_STATE_NMI);
7835
7836 /*
7837 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7838 * here.., and there's no userspace involvement needed for PML.
7839 */
7840 return 1;
7841}
7842
Yunhong Jiang64672c92016-06-13 14:19:59 -07007843static int handle_preemption_timer(struct kvm_vcpu *vcpu)
7844{
7845 kvm_lapic_expired_hv_timer(vcpu);
7846 return 1;
7847}
7848
Nadav Har'El0140cae2011-05-25 23:06:28 +03007849/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007850 * The exit handlers return 1 if the exit was handled fully and guest execution
7851 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7852 * to be done to userspace and return 0.
7853 */
Mathias Krause772e0312012-08-30 01:30:19 +02007854static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007855 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7856 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007857 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007858 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007859 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007860 [EXIT_REASON_CR_ACCESS] = handle_cr,
7861 [EXIT_REASON_DR_ACCESS] = handle_dr,
7862 [EXIT_REASON_CPUID] = handle_cpuid,
7863 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7864 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7865 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7866 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007867 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007868 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007869 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007870 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007871 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007872 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007873 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007874 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007875 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007876 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007877 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007878 [EXIT_REASON_VMOFF] = handle_vmoff,
7879 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007880 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7881 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007882 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007883 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007884 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007885 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007886 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007887 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007888 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7889 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007890 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007891 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007892 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007893 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007894 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007895 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007896 [EXIT_REASON_XSAVES] = handle_xsaves,
7897 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007898 [EXIT_REASON_PML_FULL] = handle_pml_full,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007899 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007900};
7901
7902static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007903 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007904
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007905static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7906 struct vmcs12 *vmcs12)
7907{
7908 unsigned long exit_qualification;
7909 gpa_t bitmap, last_bitmap;
7910 unsigned int port;
7911 int size;
7912 u8 b;
7913
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007914 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007915 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007916
7917 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7918
7919 port = exit_qualification >> 16;
7920 size = (exit_qualification & 7) + 1;
7921
7922 last_bitmap = (gpa_t)-1;
7923 b = -1;
7924
7925 while (size > 0) {
7926 if (port < 0x8000)
7927 bitmap = vmcs12->io_bitmap_a;
7928 else if (port < 0x10000)
7929 bitmap = vmcs12->io_bitmap_b;
7930 else
Joe Perches1d804d02015-03-30 16:46:09 -07007931 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007932 bitmap += (port & 0x7fff) / 8;
7933
7934 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007935 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007936 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007937 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07007938 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007939
7940 port++;
7941 size--;
7942 last_bitmap = bitmap;
7943 }
7944
Joe Perches1d804d02015-03-30 16:46:09 -07007945 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007946}
7947
Nadav Har'El644d7112011-05-25 23:12:35 +03007948/*
7949 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
7950 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
7951 * disinterest in the current event (read or write a specific MSR) by using an
7952 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
7953 */
7954static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
7955 struct vmcs12 *vmcs12, u32 exit_reason)
7956{
7957 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
7958 gpa_t bitmap;
7959
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01007960 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07007961 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007962
7963 /*
7964 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
7965 * for the four combinations of read/write and low/high MSR numbers.
7966 * First we need to figure out which of the four to use:
7967 */
7968 bitmap = vmcs12->msr_bitmap;
7969 if (exit_reason == EXIT_REASON_MSR_WRITE)
7970 bitmap += 2048;
7971 if (msr_index >= 0xc0000000) {
7972 msr_index -= 0xc0000000;
7973 bitmap += 1024;
7974 }
7975
7976 /* Then read the msr_index'th bit from this bitmap: */
7977 if (msr_index < 1024*8) {
7978 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007979 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007980 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007981 return 1 & (b >> (msr_index & 7));
7982 } else
Joe Perches1d804d02015-03-30 16:46:09 -07007983 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03007984}
7985
7986/*
7987 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
7988 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
7989 * intercept (via guest_host_mask etc.) the current event.
7990 */
7991static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
7992 struct vmcs12 *vmcs12)
7993{
7994 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7995 int cr = exit_qualification & 15;
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02007996 int reg;
7997 unsigned long val;
Nadav Har'El644d7112011-05-25 23:12:35 +03007998
7999 switch ((exit_qualification >> 4) & 3) {
8000 case 0: /* mov to cr */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008001 reg = (exit_qualification >> 8) & 15;
8002 val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03008003 switch (cr) {
8004 case 0:
8005 if (vmcs12->cr0_guest_host_mask &
8006 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07008007 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008008 break;
8009 case 3:
8010 if ((vmcs12->cr3_target_count >= 1 &&
8011 vmcs12->cr3_target_value0 == val) ||
8012 (vmcs12->cr3_target_count >= 2 &&
8013 vmcs12->cr3_target_value1 == val) ||
8014 (vmcs12->cr3_target_count >= 3 &&
8015 vmcs12->cr3_target_value2 == val) ||
8016 (vmcs12->cr3_target_count >= 4 &&
8017 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07008018 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008019 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008020 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008021 break;
8022 case 4:
8023 if (vmcs12->cr4_guest_host_mask &
8024 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07008025 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008026 break;
8027 case 8:
8028 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008029 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008030 break;
8031 }
8032 break;
8033 case 2: /* clts */
8034 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
8035 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008036 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008037 break;
8038 case 1: /* mov from cr */
8039 switch (cr) {
8040 case 3:
8041 if (vmcs12->cpu_based_vm_exec_control &
8042 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008043 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008044 break;
8045 case 8:
8046 if (vmcs12->cpu_based_vm_exec_control &
8047 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008048 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008049 break;
8050 }
8051 break;
8052 case 3: /* lmsw */
8053 /*
8054 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
8055 * cr0. Other attempted changes are ignored, with no exit.
8056 */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008057 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Nadav Har'El644d7112011-05-25 23:12:35 +03008058 if (vmcs12->cr0_guest_host_mask & 0xe &
8059 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07008060 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008061 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
8062 !(vmcs12->cr0_read_shadow & 0x1) &&
8063 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07008064 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008065 break;
8066 }
Joe Perches1d804d02015-03-30 16:46:09 -07008067 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008068}
8069
8070/*
8071 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
8072 * should handle it ourselves in L0 (and then continue L2). Only call this
8073 * when in is_guest_mode (L2).
8074 */
Paolo Bonzini7313c692017-07-27 10:31:25 +02008075static bool nested_vmx_exit_reflected(struct kvm_vcpu *vcpu, u32 exit_reason)
Nadav Har'El644d7112011-05-25 23:12:35 +03008076{
Nadav Har'El644d7112011-05-25 23:12:35 +03008077 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8078 struct vcpu_vmx *vmx = to_vmx(vcpu);
8079 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8080
Jan Kiszka542060e2014-01-04 18:47:21 +01008081 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
8082 vmcs_readl(EXIT_QUALIFICATION),
8083 vmx->idt_vectoring_info,
8084 intr_info,
8085 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8086 KVM_ISA_VMX);
8087
David Matlackc9f04402017-08-01 14:00:40 -07008088 /*
8089 * The host physical addresses of some pages of guest memory
8090 * are loaded into VMCS02 (e.g. L1's Virtual APIC Page). The CPU
8091 * may write to these pages via their host physical address while
8092 * L2 is running, bypassing any address-translation-based dirty
8093 * tracking (e.g. EPT write protection).
8094 *
8095 * Mark them dirty on every exit from L2 to prevent them from
8096 * getting out of sync with dirty tracking.
8097 */
8098 nested_mark_vmcs12_pages_dirty(vcpu);
8099
Nadav Har'El644d7112011-05-25 23:12:35 +03008100 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07008101 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008102
8103 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02008104 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
8105 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07008106 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008107 }
8108
8109 switch (exit_reason) {
8110 case EXIT_REASON_EXCEPTION_NMI:
Jim Mattsonef85b672016-12-12 11:01:37 -08008111 if (is_nmi(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07008112 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008113 else if (is_page_fault(intr_info))
Wanpeng Li52a5c152017-07-13 18:30:42 -07008114 return !vmx->vcpu.arch.apf.host_apf_reason && enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01008115 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01008116 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008117 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01008118 else if (is_debug(intr_info) &&
8119 vcpu->guest_debug &
8120 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
8121 return false;
8122 else if (is_breakpoint(intr_info) &&
8123 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
8124 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008125 return vmcs12->exception_bitmap &
8126 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
8127 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07008128 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008129 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07008130 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008131 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008132 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008133 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008134 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008135 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07008136 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008137 case EXIT_REASON_CPUID:
Joe Perches1d804d02015-03-30 16:46:09 -07008138 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008139 case EXIT_REASON_HLT:
8140 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
8141 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07008142 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008143 case EXIT_REASON_INVLPG:
8144 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
8145 case EXIT_REASON_RDPMC:
8146 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Paolo Bonzinia5f46452017-03-30 11:55:32 +02008147 case EXIT_REASON_RDRAND:
8148 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDRAND);
8149 case EXIT_REASON_RDSEED:
8150 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDSEED);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01008151 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03008152 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
8153 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
8154 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
8155 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
8156 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
8157 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02008158 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03008159 /*
8160 * VMX instructions trap unconditionally. This allows L1 to
8161 * emulate them for its L2 guest, i.e., allows 3-level nesting!
8162 */
Joe Perches1d804d02015-03-30 16:46:09 -07008163 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008164 case EXIT_REASON_CR_ACCESS:
8165 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
8166 case EXIT_REASON_DR_ACCESS:
8167 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
8168 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008169 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Paolo Bonzini1b073042016-10-25 16:06:30 +02008170 case EXIT_REASON_GDTR_IDTR: case EXIT_REASON_LDTR_TR:
8171 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC);
Nadav Har'El644d7112011-05-25 23:12:35 +03008172 case EXIT_REASON_MSR_READ:
8173 case EXIT_REASON_MSR_WRITE:
8174 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
8175 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07008176 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008177 case EXIT_REASON_MWAIT_INSTRUCTION:
8178 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008179 case EXIT_REASON_MONITOR_TRAP_FLAG:
8180 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03008181 case EXIT_REASON_MONITOR_INSTRUCTION:
8182 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
8183 case EXIT_REASON_PAUSE_INSTRUCTION:
8184 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
8185 nested_cpu_has2(vmcs12,
8186 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
8187 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07008188 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008189 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008190 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03008191 case EXIT_REASON_APIC_ACCESS:
8192 return nested_cpu_has2(vmcs12,
8193 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08008194 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08008195 case EXIT_REASON_EOI_INDUCED:
8196 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07008197 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008198 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008199 /*
8200 * L0 always deals with the EPT violation. If nested EPT is
8201 * used, and the nested mmu code discovers that the address is
8202 * missing in the guest EPT table (EPT12), the EPT violation
8203 * will be injected with nested_ept_inject_page_fault()
8204 */
Joe Perches1d804d02015-03-30 16:46:09 -07008205 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008206 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008207 /*
8208 * L2 never uses directly L1's EPT, but rather L0's own EPT
8209 * table (shadow on EPT) or a merged EPT table that L0 built
8210 * (EPT on EPT). So any problems with the structure of the
8211 * table is L0's fault.
8212 */
Joe Perches1d804d02015-03-30 16:46:09 -07008213 return false;
Paolo Bonzini90a2db62017-07-27 13:22:13 +02008214 case EXIT_REASON_INVPCID:
8215 return
8216 nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_INVPCID) &&
8217 nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008218 case EXIT_REASON_WBINVD:
8219 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
8220 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07008221 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08008222 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
8223 /*
8224 * This should never happen, since it is not possible to
8225 * set XSS to a non-zero value---neither in L1 nor in L2.
8226 * If if it were, XSS would have to be checked against
8227 * the XSS exit bitmap in vmcs12.
8228 */
8229 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li55123e32016-07-06 18:29:58 +08008230 case EXIT_REASON_PREEMPTION_TIMER:
8231 return false;
Ladi Prosekab007cc2017-03-31 10:19:26 +02008232 case EXIT_REASON_PML_FULL:
Bandan Das03efce62017-05-05 15:25:15 -04008233 /* We emulate PML support to L1. */
Ladi Prosekab007cc2017-03-31 10:19:26 +02008234 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008235 default:
Joe Perches1d804d02015-03-30 16:46:09 -07008236 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008237 }
8238}
8239
Paolo Bonzini7313c692017-07-27 10:31:25 +02008240static int nested_vmx_reflect_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason)
8241{
8242 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8243
8244 /*
8245 * At this point, the exit interruption info in exit_intr_info
8246 * is only valid for EXCEPTION_NMI exits. For EXTERNAL_INTERRUPT
8247 * we need to query the in-kernel LAPIC.
8248 */
8249 WARN_ON(exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT);
8250 if ((exit_intr_info &
8251 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
8252 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) {
8253 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8254 vmcs12->vm_exit_intr_error_code =
8255 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
8256 }
8257
8258 nested_vmx_vmexit(vcpu, exit_reason, exit_intr_info,
8259 vmcs_readl(EXIT_QUALIFICATION));
8260 return 1;
8261}
8262
Avi Kivity586f9602010-11-18 13:09:54 +02008263static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
8264{
8265 *info1 = vmcs_readl(EXIT_QUALIFICATION);
8266 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
8267}
8268
Kai Huanga3eaa862015-11-04 13:46:05 +08008269static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008270{
Kai Huanga3eaa862015-11-04 13:46:05 +08008271 if (vmx->pml_pg) {
8272 __free_page(vmx->pml_pg);
8273 vmx->pml_pg = NULL;
8274 }
Kai Huang843e4332015-01-28 10:54:28 +08008275}
8276
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008277static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08008278{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008279 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008280 u64 *pml_buf;
8281 u16 pml_idx;
8282
8283 pml_idx = vmcs_read16(GUEST_PML_INDEX);
8284
8285 /* Do nothing if PML buffer is empty */
8286 if (pml_idx == (PML_ENTITY_NUM - 1))
8287 return;
8288
8289 /* PML index always points to next available PML buffer entity */
8290 if (pml_idx >= PML_ENTITY_NUM)
8291 pml_idx = 0;
8292 else
8293 pml_idx++;
8294
8295 pml_buf = page_address(vmx->pml_pg);
8296 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
8297 u64 gpa;
8298
8299 gpa = pml_buf[pml_idx];
8300 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008301 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08008302 }
8303
8304 /* reset PML index */
8305 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8306}
8307
8308/*
8309 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
8310 * Called before reporting dirty_bitmap to userspace.
8311 */
8312static void kvm_flush_pml_buffers(struct kvm *kvm)
8313{
8314 int i;
8315 struct kvm_vcpu *vcpu;
8316 /*
8317 * We only need to kick vcpu out of guest mode here, as PML buffer
8318 * is flushed at beginning of all VMEXITs, and it's obvious that only
8319 * vcpus running in guest are possible to have unflushed GPAs in PML
8320 * buffer.
8321 */
8322 kvm_for_each_vcpu(i, vcpu, kvm)
8323 kvm_vcpu_kick(vcpu);
8324}
8325
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008326static void vmx_dump_sel(char *name, uint32_t sel)
8327{
8328 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05008329 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008330 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
8331 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
8332 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
8333}
8334
8335static void vmx_dump_dtsel(char *name, uint32_t limit)
8336{
8337 pr_err("%s limit=0x%08x, base=0x%016lx\n",
8338 name, vmcs_read32(limit),
8339 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
8340}
8341
8342static void dump_vmcs(void)
8343{
8344 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
8345 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
8346 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
8347 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
8348 u32 secondary_exec_control = 0;
8349 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01008350 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008351 int i, n;
8352
8353 if (cpu_has_secondary_exec_ctrls())
8354 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8355
8356 pr_err("*** Guest State ***\n");
8357 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8358 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
8359 vmcs_readl(CR0_GUEST_HOST_MASK));
8360 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8361 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
8362 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
8363 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
8364 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
8365 {
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008366 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
8367 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
8368 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
8369 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008370 }
8371 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
8372 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
8373 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
8374 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
8375 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8376 vmcs_readl(GUEST_SYSENTER_ESP),
8377 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
8378 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
8379 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
8380 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
8381 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
8382 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
8383 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
8384 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
8385 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
8386 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
8387 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
8388 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
8389 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008390 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8391 efer, vmcs_read64(GUEST_IA32_PAT));
8392 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
8393 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008394 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
8395 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008396 pr_err("PerfGlobCtl = 0x%016llx\n",
8397 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008398 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008399 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008400 pr_err("Interruptibility = %08x ActivityState = %08x\n",
8401 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
8402 vmcs_read32(GUEST_ACTIVITY_STATE));
8403 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
8404 pr_err("InterruptStatus = %04x\n",
8405 vmcs_read16(GUEST_INTR_STATUS));
8406
8407 pr_err("*** Host State ***\n");
8408 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
8409 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
8410 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
8411 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
8412 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
8413 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
8414 vmcs_read16(HOST_TR_SELECTOR));
8415 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
8416 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
8417 vmcs_readl(HOST_TR_BASE));
8418 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
8419 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
8420 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
8421 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
8422 vmcs_readl(HOST_CR4));
8423 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8424 vmcs_readl(HOST_IA32_SYSENTER_ESP),
8425 vmcs_read32(HOST_IA32_SYSENTER_CS),
8426 vmcs_readl(HOST_IA32_SYSENTER_EIP));
8427 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008428 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8429 vmcs_read64(HOST_IA32_EFER),
8430 vmcs_read64(HOST_IA32_PAT));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008431 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008432 pr_err("PerfGlobCtl = 0x%016llx\n",
8433 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008434
8435 pr_err("*** Control State ***\n");
8436 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
8437 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
8438 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
8439 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
8440 vmcs_read32(EXCEPTION_BITMAP),
8441 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
8442 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
8443 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8444 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8445 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8446 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8447 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8448 vmcs_read32(VM_EXIT_INTR_INFO),
8449 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8450 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8451 pr_err(" reason=%08x qualification=%016lx\n",
8452 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8453 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8454 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8455 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008456 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08008457 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008458 pr_err("TSC Multiplier = 0x%016llx\n",
8459 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008460 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8461 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8462 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8463 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8464 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008465 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008466 n = vmcs_read32(CR3_TARGET_COUNT);
8467 for (i = 0; i + 1 < n; i += 4)
8468 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8469 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8470 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8471 if (i < n)
8472 pr_err("CR3 target%u=%016lx\n",
8473 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8474 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8475 pr_err("PLE Gap=%08x Window=%08x\n",
8476 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8477 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8478 pr_err("Virtual processor ID = 0x%04x\n",
8479 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8480}
8481
Avi Kivity6aa8b732006-12-10 02:21:36 -08008482/*
8483 * The guest has exited. See if we can fix it or if we need userspace
8484 * assistance.
8485 */
Avi Kivity851ba692009-08-24 11:10:17 +03008486static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008487{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008488 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008489 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008490 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008491
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008492 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
Paolo Bonzinidb1c0562016-12-08 15:31:41 +01008493 vcpu->arch.gpa_available = false;
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008494
Kai Huang843e4332015-01-28 10:54:28 +08008495 /*
8496 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8497 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8498 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8499 * mode as if vcpus is in root mode, the PML buffer must has been
8500 * flushed already.
8501 */
8502 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008503 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008504
Mohammed Gamal80ced182009-09-01 12:48:18 +02008505 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008506 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008507 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008508
Paolo Bonzini7313c692017-07-27 10:31:25 +02008509 if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
8510 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
Nadav Har'El644d7112011-05-25 23:12:35 +03008511
Mohammed Gamal51207022010-05-31 22:40:54 +03008512 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008513 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008514 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8515 vcpu->run->fail_entry.hardware_entry_failure_reason
8516 = exit_reason;
8517 return 0;
8518 }
8519
Avi Kivity29bd8a72007-09-10 17:27:03 +03008520 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008521 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8522 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008523 = vmcs_read32(VM_INSTRUCTION_ERROR);
8524 return 0;
8525 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008526
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008527 /*
8528 * Note:
8529 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8530 * delivery event since it indicates guest is accessing MMIO.
8531 * The vm-exit can be triggered again after return to guest that
8532 * will cause infinite loop.
8533 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008534 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008535 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008536 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00008537 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008538 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8539 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8540 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02008541 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008542 vcpu->run->internal.data[0] = vectoring_info;
8543 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02008544 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
8545 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
8546 vcpu->run->internal.ndata++;
8547 vcpu->run->internal.data[3] =
8548 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
8549 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008550 return 0;
8551 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008552
Avi Kivity6aa8b732006-12-10 02:21:36 -08008553 if (exit_reason < kvm_vmx_max_exit_handlers
8554 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008555 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008556 else {
Radim Krčmář6c6c5e02017-01-13 18:59:04 +01008557 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
8558 exit_reason);
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008559 kvm_queue_exception(vcpu, UD_VECTOR);
8560 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008561 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008562}
8563
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008564static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008565{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008566 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8567
8568 if (is_guest_mode(vcpu) &&
8569 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8570 return;
8571
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008572 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008573 vmcs_write32(TPR_THRESHOLD, 0);
8574 return;
8575 }
8576
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008577 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008578}
8579
Yang Zhang8d146952013-01-25 10:18:50 +08008580static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8581{
8582 u32 sec_exec_control;
8583
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02008584 /* Postpone execution until vmcs01 is the current VMCS. */
8585 if (is_guest_mode(vcpu)) {
8586 to_vmx(vcpu)->nested.change_vmcs01_virtual_x2apic_mode = true;
8587 return;
8588 }
8589
Wanpeng Lif6e90f92016-09-22 07:43:25 +08008590 if (!cpu_has_vmx_virtualize_x2apic_mode())
Yang Zhang8d146952013-01-25 10:18:50 +08008591 return;
8592
Paolo Bonzini35754c92015-07-29 12:05:37 +02008593 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008594 return;
8595
8596 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8597
8598 if (set) {
8599 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8600 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8601 } else {
8602 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8603 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008604 vmx_flush_tlb_ept_only(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08008605 }
8606 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8607
8608 vmx_set_msr_bitmap(vcpu);
8609}
8610
Tang Chen38b99172014-09-24 15:57:54 +08008611static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8612{
8613 struct vcpu_vmx *vmx = to_vmx(vcpu);
8614
8615 /*
8616 * Currently we do not handle the nested case where L2 has an
8617 * APIC access page of its own; that page is still pinned.
8618 * Hence, we skip the case where the VCPU is in guest mode _and_
8619 * L1 prepared an APIC access page for L2.
8620 *
8621 * For the case where L1 and L2 share the same APIC access page
8622 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8623 * in the vmcs12), this function will only update either the vmcs01
8624 * or the vmcs02. If the former, the vmcs02 will be updated by
8625 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8626 * the next L2->L1 exit.
8627 */
8628 if (!is_guest_mode(vcpu) ||
David Matlack4f2777b2016-07-13 17:16:37 -07008629 !nested_cpu_has2(get_vmcs12(&vmx->vcpu),
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008630 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Tang Chen38b99172014-09-24 15:57:54 +08008631 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008632 vmx_flush_tlb_ept_only(vcpu);
8633 }
Tang Chen38b99172014-09-24 15:57:54 +08008634}
8635
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008636static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008637{
8638 u16 status;
8639 u8 old;
8640
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008641 if (max_isr == -1)
8642 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008643
8644 status = vmcs_read16(GUEST_INTR_STATUS);
8645 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008646 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08008647 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008648 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008649 vmcs_write16(GUEST_INTR_STATUS, status);
8650 }
8651}
8652
8653static void vmx_set_rvi(int vector)
8654{
8655 u16 status;
8656 u8 old;
8657
Wei Wang4114c272014-11-05 10:53:43 +08008658 if (vector == -1)
8659 vector = 0;
8660
Yang Zhangc7c9c562013-01-25 10:18:51 +08008661 status = vmcs_read16(GUEST_INTR_STATUS);
8662 old = (u8)status & 0xff;
8663 if ((u8)vector != old) {
8664 status &= ~0xff;
8665 status |= (u8)vector;
8666 vmcs_write16(GUEST_INTR_STATUS, status);
8667 }
8668}
8669
8670static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8671{
Wanpeng Li963fee12014-07-17 19:03:00 +08008672 if (!is_guest_mode(vcpu)) {
8673 vmx_set_rvi(max_irr);
8674 return;
8675 }
8676
Wei Wang4114c272014-11-05 10:53:43 +08008677 if (max_irr == -1)
8678 return;
8679
Wanpeng Li963fee12014-07-17 19:03:00 +08008680 /*
Wei Wang4114c272014-11-05 10:53:43 +08008681 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8682 * handles it.
8683 */
8684 if (nested_exit_on_intr(vcpu))
8685 return;
8686
8687 /*
8688 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008689 * is run without virtual interrupt delivery.
8690 */
8691 if (!kvm_event_needs_reinjection(vcpu) &&
8692 vmx_interrupt_allowed(vcpu)) {
8693 kvm_queue_interrupt(vcpu, max_irr, false);
8694 vmx_inject_irq(vcpu);
8695 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008696}
8697
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008698static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008699{
8700 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008701 int max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008702
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008703 WARN_ON(!vcpu->arch.apicv_active);
8704 if (pi_test_on(&vmx->pi_desc)) {
8705 pi_clear_on(&vmx->pi_desc);
8706 /*
8707 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
8708 * But on x86 this is just a compiler barrier anyway.
8709 */
8710 smp_mb__after_atomic();
8711 max_irr = kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
8712 } else {
8713 max_irr = kvm_lapic_find_highest_irr(vcpu);
8714 }
8715 vmx_hwapic_irr_update(vcpu, max_irr);
8716 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008717}
8718
Andrey Smetanin63086302015-11-10 15:36:32 +03008719static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008720{
Andrey Smetanind62caab2015-11-10 15:36:33 +03008721 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008722 return;
8723
Yang Zhangc7c9c562013-01-25 10:18:51 +08008724 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8725 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8726 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8727 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8728}
8729
Paolo Bonzini967235d2016-12-19 14:03:45 +01008730static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
8731{
8732 struct vcpu_vmx *vmx = to_vmx(vcpu);
8733
8734 pi_clear_on(&vmx->pi_desc);
8735 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
8736}
8737
Avi Kivity51aa01d2010-07-20 14:31:20 +03008738static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008739{
Jim Mattson48ae0fb2017-05-22 09:48:33 -07008740 u32 exit_intr_info = 0;
8741 u16 basic_exit_reason = (u16)vmx->exit_reason;
Avi Kivity00eba012011-03-07 17:24:54 +02008742
Jim Mattson48ae0fb2017-05-22 09:48:33 -07008743 if (!(basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8744 || basic_exit_reason == EXIT_REASON_EXCEPTION_NMI))
Avi Kivity00eba012011-03-07 17:24:54 +02008745 return;
8746
Jim Mattson48ae0fb2017-05-22 09:48:33 -07008747 if (!(vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
8748 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8749 vmx->exit_intr_info = exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008750
Wanpeng Li1261bfa2017-07-13 18:30:40 -07008751 /* if exit due to PF check for async PF */
8752 if (is_page_fault(exit_intr_info))
8753 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
8754
Andi Kleena0861c02009-06-08 17:37:09 +08008755 /* Handle machine checks before interrupts are enabled */
Jim Mattson48ae0fb2017-05-22 09:48:33 -07008756 if (basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY ||
8757 is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008758 kvm_machine_check();
8759
Gleb Natapov20f65982009-05-11 13:35:55 +03008760 /* We need to handle NMIs before interrupts are enabled */
Jim Mattsonef85b672016-12-12 11:01:37 -08008761 if (is_nmi(exit_intr_info)) {
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008762 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008763 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008764 kvm_after_handle_nmi(&vmx->vcpu);
8765 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008766}
Gleb Natapov20f65982009-05-11 13:35:55 +03008767
Yang Zhanga547c6d2013-04-11 19:25:10 +08008768static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8769{
8770 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Chris J Arges3f62de52016-01-22 15:44:38 -06008771 register void *__sp asm(_ASM_SP);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008772
Yang Zhanga547c6d2013-04-11 19:25:10 +08008773 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8774 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8775 unsigned int vector;
8776 unsigned long entry;
8777 gate_desc *desc;
8778 struct vcpu_vmx *vmx = to_vmx(vcpu);
8779#ifdef CONFIG_X86_64
8780 unsigned long tmp;
8781#endif
8782
8783 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8784 desc = (gate_desc *)vmx->host_idt_base + vector;
8785 entry = gate_offset(*desc);
8786 asm volatile(
8787#ifdef CONFIG_X86_64
8788 "mov %%" _ASM_SP ", %[sp]\n\t"
8789 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8790 "push $%c[ss]\n\t"
8791 "push %[sp]\n\t"
8792#endif
8793 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08008794 __ASM_SIZE(push) " $%c[cs]\n\t"
8795 "call *%[entry]\n\t"
8796 :
8797#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06008798 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08008799#endif
Chris J Arges3f62de52016-01-22 15:44:38 -06008800 "+r"(__sp)
Yang Zhanga547c6d2013-04-11 19:25:10 +08008801 :
8802 [entry]"r"(entry),
8803 [ss]"i"(__KERNEL_DS),
8804 [cs]"i"(__KERNEL_CS)
8805 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +02008806 }
Yang Zhanga547c6d2013-04-11 19:25:10 +08008807}
Josh Poimboeufc207aee2017-06-28 10:11:06 -05008808STACK_FRAME_NON_STANDARD(vmx_handle_external_intr);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008809
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008810static bool vmx_has_high_real_mode_segbase(void)
8811{
8812 return enable_unrestricted_guest || emulate_invalid_guest_state;
8813}
8814
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008815static bool vmx_mpx_supported(void)
8816{
8817 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8818 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8819}
8820
Wanpeng Li55412b22014-12-02 19:21:30 +08008821static bool vmx_xsaves_supported(void)
8822{
8823 return vmcs_config.cpu_based_2nd_exec_ctrl &
8824 SECONDARY_EXEC_XSAVES;
8825}
8826
Avi Kivity51aa01d2010-07-20 14:31:20 +03008827static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8828{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008829 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008830 bool unblock_nmi;
8831 u8 vector;
8832 bool idtv_info_valid;
8833
8834 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008835
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02008836 if (vmx->loaded_vmcs->nmi_known_unmasked)
Paolo Bonzini2c828782017-03-27 14:37:28 +02008837 return;
8838 /*
8839 * Can't use vmx->exit_intr_info since we're not sure what
8840 * the exit reason is.
8841 */
8842 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8843 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8844 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8845 /*
8846 * SDM 3: 27.7.1.2 (September 2008)
8847 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8848 * a guest IRET fault.
8849 * SDM 3: 23.2.2 (September 2008)
8850 * Bit 12 is undefined in any of the following cases:
8851 * If the VM exit sets the valid bit in the IDT-vectoring
8852 * information field.
8853 * If the VM exit is due to a double fault.
8854 */
8855 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8856 vector != DF_VECTOR && !idtv_info_valid)
8857 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8858 GUEST_INTR_STATE_NMI);
8859 else
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02008860 vmx->loaded_vmcs->nmi_known_unmasked =
Paolo Bonzini2c828782017-03-27 14:37:28 +02008861 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8862 & GUEST_INTR_STATE_NMI);
Avi Kivity51aa01d2010-07-20 14:31:20 +03008863}
8864
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008865static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008866 u32 idt_vectoring_info,
8867 int instr_len_field,
8868 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008869{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008870 u8 vector;
8871 int type;
8872 bool idtv_info_valid;
8873
8874 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008875
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008876 vcpu->arch.nmi_injected = false;
8877 kvm_clear_exception_queue(vcpu);
8878 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008879
8880 if (!idtv_info_valid)
8881 return;
8882
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008883 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008884
Avi Kivity668f6122008-07-02 09:28:55 +03008885 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8886 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008887
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008888 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008889 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008890 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008891 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008892 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008893 * Clear bit "block by NMI" before VM entry if a NMI
8894 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008895 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008896 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008897 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008898 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008899 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008900 /* fall through */
8901 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008902 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008903 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008904 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008905 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008906 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008907 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008908 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008909 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008910 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008911 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008912 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008913 break;
8914 default:
8915 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008916 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008917}
8918
Avi Kivity83422e12010-07-20 14:43:23 +03008919static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8920{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008921 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008922 VM_EXIT_INSTRUCTION_LEN,
8923 IDT_VECTORING_ERROR_CODE);
8924}
8925
Avi Kivityb463a6f2010-07-20 15:06:17 +03008926static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8927{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008928 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008929 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8930 VM_ENTRY_INSTRUCTION_LEN,
8931 VM_ENTRY_EXCEPTION_ERROR_CODE);
8932
8933 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8934}
8935
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008936static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8937{
8938 int i, nr_msrs;
8939 struct perf_guest_switch_msr *msrs;
8940
8941 msrs = perf_guest_get_msrs(&nr_msrs);
8942
8943 if (!msrs)
8944 return;
8945
8946 for (i = 0; i < nr_msrs; i++)
8947 if (msrs[i].host == msrs[i].guest)
8948 clear_atomic_switch_msr(vmx, msrs[i].msr);
8949 else
8950 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8951 msrs[i].host);
8952}
8953
Jiang Biao33365e72016-11-03 15:03:37 +08008954static void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07008955{
8956 struct vcpu_vmx *vmx = to_vmx(vcpu);
8957 u64 tscl;
8958 u32 delta_tsc;
8959
8960 if (vmx->hv_deadline_tsc == -1)
8961 return;
8962
8963 tscl = rdtsc();
8964 if (vmx->hv_deadline_tsc > tscl)
8965 /* sure to be 32 bit only because checked on set_hv_timer */
8966 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
8967 cpu_preemption_timer_multi);
8968 else
8969 delta_tsc = 0;
8970
8971 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
8972}
8973
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008974static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008975{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008976 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07008977 unsigned long debugctlmsr, cr3, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008978
Avi Kivity104f2262010-11-18 13:12:52 +02008979 /* Don't enter VMX if guest state is invalid, let the exit handler
8980 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02008981 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02008982 return;
8983
Radim Krčmářa7653ec2014-08-21 18:08:07 +02008984 if (vmx->ple_window_dirty) {
8985 vmx->ple_window_dirty = false;
8986 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8987 }
8988
Abel Gordon012f83c2013-04-18 14:39:25 +03008989 if (vmx->nested.sync_shadow_vmcs) {
8990 copy_vmcs12_to_shadow(vmx);
8991 vmx->nested.sync_shadow_vmcs = false;
8992 }
8993
Avi Kivity104f2262010-11-18 13:12:52 +02008994 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
8995 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
8996 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
8997 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
8998
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07008999 cr3 = __get_current_cr3_fast();
9000 if (unlikely(cr3 != vmx->host_state.vmcs_host_cr3)) {
9001 vmcs_writel(HOST_CR3, cr3);
9002 vmx->host_state.vmcs_host_cr3 = cr3;
9003 }
9004
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07009005 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07009006 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
9007 vmcs_writel(HOST_CR4, cr4);
9008 vmx->host_state.vmcs_host_cr4 = cr4;
9009 }
9010
Avi Kivity104f2262010-11-18 13:12:52 +02009011 /* When single-stepping over STI and MOV SS, we must clear the
9012 * corresponding interruptibility bits in the guest state. Otherwise
9013 * vmentry fails as it then expects bit 14 (BS) in pending debug
9014 * exceptions being set, but that's not correct for the guest debugging
9015 * case. */
9016 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
9017 vmx_set_interrupt_shadow(vcpu, 0);
9018
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009019 if (vmx->guest_pkru_valid)
9020 __write_pkru(vmx->guest_pkru);
9021
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009022 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03009023 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009024
Yunhong Jiang64672c92016-06-13 14:19:59 -07009025 vmx_arm_hv_timer(vcpu);
9026
Nadav Har'Eld462b812011-05-24 15:26:10 +03009027 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02009028 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08009029 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009030 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
9031 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
9032 "push %%" _ASM_CX " \n\t"
9033 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03009034 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009035 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03009036 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03009037 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009038 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009039 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
9040 "mov %%cr2, %%" _ASM_DX " \n\t"
9041 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009042 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009043 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009044 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009045 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02009046 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009047 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009048 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
9049 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
9050 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
9051 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
9052 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
9053 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009054#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02009055 "mov %c[r8](%0), %%r8 \n\t"
9056 "mov %c[r9](%0), %%r9 \n\t"
9057 "mov %c[r10](%0), %%r10 \n\t"
9058 "mov %c[r11](%0), %%r11 \n\t"
9059 "mov %c[r12](%0), %%r12 \n\t"
9060 "mov %c[r13](%0), %%r13 \n\t"
9061 "mov %c[r14](%0), %%r14 \n\t"
9062 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009063#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03009064 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03009065
Avi Kivity6aa8b732006-12-10 02:21:36 -08009066 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03009067 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03009068 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03009069 "jmp 2f \n\t"
9070 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
9071 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08009072 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009073 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02009074 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009075 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
9076 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
9077 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
9078 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
9079 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
9080 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
9081 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009082#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02009083 "mov %%r8, %c[r8](%0) \n\t"
9084 "mov %%r9, %c[r9](%0) \n\t"
9085 "mov %%r10, %c[r10](%0) \n\t"
9086 "mov %%r11, %c[r11](%0) \n\t"
9087 "mov %%r12, %c[r12](%0) \n\t"
9088 "mov %%r13, %c[r13](%0) \n\t"
9089 "mov %%r14, %c[r14](%0) \n\t"
9090 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009091#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03009092 "mov %%cr2, %%" _ASM_AX " \n\t"
9093 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03009094
Avi Kivityb188c81f2012-09-16 15:10:58 +03009095 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02009096 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03009097 ".pushsection .rodata \n\t"
9098 ".global vmx_return \n\t"
9099 "vmx_return: " _ASM_PTR " 2b \n\t"
9100 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02009101 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03009102 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02009103 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03009104 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009105 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
9106 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
9107 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
9108 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
9109 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
9110 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
9111 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009112#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009113 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
9114 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
9115 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
9116 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
9117 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
9118 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
9119 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
9120 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08009121#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02009122 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
9123 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02009124 : "cc", "memory"
9125#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03009126 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009127 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009128#else
9129 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009130#endif
9131 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08009132
Gleb Natapov2a7921b2012-08-12 16:12:29 +03009133 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
9134 if (debugctlmsr)
9135 update_debugctlmsr(debugctlmsr);
9136
Avi Kivityaa67f602012-08-01 16:48:03 +03009137#ifndef CONFIG_X86_64
9138 /*
9139 * The sysexit path does not restore ds/es, so we must set them to
9140 * a reasonable value ourselves.
9141 *
9142 * We can't defer this to vmx_load_host_state() since that function
9143 * may be executed in interrupt context, which saves and restore segments
9144 * around it, nullifying its effect.
9145 */
9146 loadsegment(ds, __USER_DS);
9147 loadsegment(es, __USER_DS);
9148#endif
9149
Avi Kivity6de4f3a2009-05-31 22:58:47 +03009150 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02009151 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009152 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03009153 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009154 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03009155 vcpu->arch.regs_dirty = 0;
9156
Avi Kivity1155f762007-11-22 11:30:47 +02009157 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
9158
Nadav Har'Eld462b812011-05-24 15:26:10 +03009159 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02009160
Avi Kivity51aa01d2010-07-20 14:31:20 +03009161 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Avi Kivity51aa01d2010-07-20 14:31:20 +03009162
Gleb Natapove0b890d2013-09-25 12:51:33 +03009163 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009164 * eager fpu is enabled if PKEY is supported and CR4 is switched
9165 * back on host, so it is safe to read guest PKRU from current
9166 * XSAVE.
9167 */
9168 if (boot_cpu_has(X86_FEATURE_OSPKE)) {
9169 vmx->guest_pkru = __read_pkru();
9170 if (vmx->guest_pkru != vmx->host_pkru) {
9171 vmx->guest_pkru_valid = true;
9172 __write_pkru(vmx->host_pkru);
9173 } else
9174 vmx->guest_pkru_valid = false;
9175 }
9176
9177 /*
Gleb Natapove0b890d2013-09-25 12:51:33 +03009178 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
9179 * we did not inject a still-pending event to L1 now because of
9180 * nested_run_pending, we need to re-enable this bit.
9181 */
9182 if (vmx->nested.nested_run_pending)
9183 kvm_make_request(KVM_REQ_EVENT, vcpu);
9184
9185 vmx->nested.nested_run_pending = 0;
9186
Avi Kivity51aa01d2010-07-20 14:31:20 +03009187 vmx_complete_atomic_exit(vmx);
9188 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03009189 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009190}
Josh Poimboeufc207aee2017-06-28 10:11:06 -05009191STACK_FRAME_NON_STANDARD(vmx_vcpu_run);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009192
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009193static void vmx_switch_vmcs(struct kvm_vcpu *vcpu, struct loaded_vmcs *vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009194{
9195 struct vcpu_vmx *vmx = to_vmx(vcpu);
9196 int cpu;
9197
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009198 if (vmx->loaded_vmcs == vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009199 return;
9200
9201 cpu = get_cpu();
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009202 vmx->loaded_vmcs = vmcs;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009203 vmx_vcpu_put(vcpu);
9204 vmx_vcpu_load(vcpu, cpu);
9205 vcpu->cpu = cpu;
9206 put_cpu();
9207}
9208
Jim Mattson2f1fe812016-07-08 15:36:06 -07009209/*
9210 * Ensure that the current vmcs of the logical processor is the
9211 * vmcs01 of the vcpu before calling free_nested().
9212 */
9213static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
9214{
9215 struct vcpu_vmx *vmx = to_vmx(vcpu);
9216 int r;
9217
9218 r = vcpu_load(vcpu);
9219 BUG_ON(r);
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009220 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009221 free_nested(vmx);
9222 vcpu_put(vcpu);
9223}
9224
Avi Kivity6aa8b732006-12-10 02:21:36 -08009225static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
9226{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009227 struct vcpu_vmx *vmx = to_vmx(vcpu);
9228
Kai Huang843e4332015-01-28 10:54:28 +08009229 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08009230 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08009231 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009232 leave_guest_mode(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009233 vmx_free_vcpu_nested(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009234 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009235 kfree(vmx->guest_msrs);
9236 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10009237 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009238}
9239
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009240static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009241{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009242 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10009243 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03009244 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009245
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009246 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009247 return ERR_PTR(-ENOMEM);
9248
Wanpeng Li991e7a02015-09-16 17:30:05 +08009249 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08009250
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009251 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
9252 if (err)
9253 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009254
Peter Feiner4e595162016-07-07 14:49:58 -07009255 err = -ENOMEM;
9256
9257 /*
9258 * If PML is turned on, failure on enabling PML just results in failure
9259 * of creating the vcpu, therefore we can simplify PML logic (by
9260 * avoiding dealing with cases, such as enabling PML partially on vcpus
9261 * for the guest, etc.
9262 */
9263 if (enable_pml) {
9264 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
9265 if (!vmx->pml_pg)
9266 goto uninit_vcpu;
9267 }
9268
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009269 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02009270 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
9271 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03009272
Peter Feiner4e595162016-07-07 14:49:58 -07009273 if (!vmx->guest_msrs)
9274 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009275
Nadav Har'Eld462b812011-05-24 15:26:10 +03009276 vmx->loaded_vmcs = &vmx->vmcs01;
9277 vmx->loaded_vmcs->vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07009278 vmx->loaded_vmcs->shadow_vmcs = NULL;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009279 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009280 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009281 loaded_vmcs_init(vmx->loaded_vmcs);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009282
Avi Kivity15ad7142007-07-11 18:17:21 +03009283 cpu = get_cpu();
9284 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10009285 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10009286 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009287 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03009288 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009289 if (err)
9290 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02009291 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02009292 err = alloc_apic_access_page(kvm);
9293 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02009294 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02009295 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08009296
Sheng Yangb927a3c2009-07-21 10:42:48 +08009297 if (enable_ept) {
9298 if (!kvm->arch.ept_identity_map_addr)
9299 kvm->arch.ept_identity_map_addr =
9300 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08009301 err = init_rmode_identity_map(kvm);
9302 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02009303 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08009304 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08009305
Wanpeng Li5c614b32015-10-13 09:18:36 -07009306 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08009307 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07009308 vmx->nested.vpid02 = allocate_vpid();
9309 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08009310
Wincy Van705699a2015-02-03 23:58:17 +08009311 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009312 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009313
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009314 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
9315
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009316 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009317
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009318free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07009319 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08009320 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009321free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009322 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07009323free_pml:
9324 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009325uninit_vcpu:
9326 kvm_vcpu_uninit(&vmx->vcpu);
9327free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08009328 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10009329 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009330 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009331}
9332
Yang, Sheng002c7f72007-07-31 14:23:01 +03009333static void __init vmx_check_processor_compat(void *rtn)
9334{
9335 struct vmcs_config vmcs_conf;
9336
9337 *(int *)rtn = 0;
9338 if (setup_vmcs_config(&vmcs_conf) < 0)
9339 *(int *)rtn = -EIO;
9340 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
9341 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
9342 smp_processor_id());
9343 *(int *)rtn = -EIO;
9344 }
9345}
9346
Sheng Yang67253af2008-04-25 10:20:22 +08009347static int get_ept_level(void)
9348{
9349 return VMX_EPT_DEFAULT_GAW + 1;
9350}
9351
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009352static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08009353{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009354 u8 cache;
9355 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009356
Sheng Yang522c68c2009-04-27 20:35:43 +08009357 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02009358 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08009359 * 2. EPT with VT-d:
9360 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02009361 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08009362 * b. VT-d with snooping control feature: snooping control feature of
9363 * VT-d engine can guarantee the cache correctness. Just set it
9364 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08009365 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08009366 * consistent with host MTRR
9367 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02009368 if (is_mmio) {
9369 cache = MTRR_TYPE_UNCACHABLE;
9370 goto exit;
9371 }
9372
9373 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009374 ipat = VMX_EPT_IPAT_BIT;
9375 cache = MTRR_TYPE_WRBACK;
9376 goto exit;
9377 }
9378
9379 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
9380 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02009381 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08009382 cache = MTRR_TYPE_WRBACK;
9383 else
9384 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009385 goto exit;
9386 }
9387
Xiao Guangrongff536042015-06-15 16:55:22 +08009388 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009389
9390exit:
9391 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08009392}
9393
Sheng Yang17cc3932010-01-05 19:02:27 +08009394static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02009395{
Sheng Yang878403b2010-01-05 19:02:29 +08009396 if (enable_ept && !cpu_has_vmx_ept_1g_page())
9397 return PT_DIRECTORY_LEVEL;
9398 else
9399 /* For shadow and EPT supported 1GB page */
9400 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02009401}
9402
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009403static void vmcs_set_secondary_exec_control(u32 new_ctl)
9404{
9405 /*
9406 * These bits in the secondary execution controls field
9407 * are dynamic, the others are mostly based on the hypervisor
9408 * architecture and the guest's CPUID. Do not touch the
9409 * dynamic bits.
9410 */
9411 u32 mask =
9412 SECONDARY_EXEC_SHADOW_VMCS |
9413 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
9414 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9415
9416 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9417
9418 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
9419 (new_ctl & ~mask) | (cur_ctl & mask));
9420}
9421
David Matlack8322ebb2016-11-29 18:14:09 -08009422/*
9423 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
9424 * (indicating "allowed-1") if they are supported in the guest's CPUID.
9425 */
9426static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
9427{
9428 struct vcpu_vmx *vmx = to_vmx(vcpu);
9429 struct kvm_cpuid_entry2 *entry;
9430
9431 vmx->nested.nested_vmx_cr0_fixed1 = 0xffffffff;
9432 vmx->nested.nested_vmx_cr4_fixed1 = X86_CR4_PCE;
9433
9434#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
9435 if (entry && (entry->_reg & (_cpuid_mask))) \
9436 vmx->nested.nested_vmx_cr4_fixed1 |= (_cr4_mask); \
9437} while (0)
9438
9439 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
9440 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
9441 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
9442 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
9443 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
9444 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
9445 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
9446 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
9447 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
9448 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
9449 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
9450 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
9451 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
9452 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
9453 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
9454
9455 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9456 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
9457 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
9458 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
9459 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
9460 /* TODO: Use X86_CR4_UMIP and X86_FEATURE_UMIP macros */
9461 cr4_fixed1_update(bit(11), ecx, bit(2));
9462
9463#undef cr4_fixed1_update
9464}
9465
Sheng Yang0e851882009-12-18 16:48:46 +08009466static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
9467{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009468 struct vcpu_vmx *vmx = to_vmx(vcpu);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009469 u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009470
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009471 if (vmx_rdtscp_supported()) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009472 bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
9473 if (!rdtscp_enabled)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009474 secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
Xiao Guangrongf36201e2015-09-09 14:05:53 +08009475
Paolo Bonzini8b972652015-09-15 17:34:42 +02009476 if (nested) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009477 if (rdtscp_enabled)
Paolo Bonzini8b972652015-09-15 17:34:42 +02009478 vmx->nested.nested_vmx_secondary_ctls_high |=
9479 SECONDARY_EXEC_RDTSCP;
9480 else
9481 vmx->nested.nested_vmx_secondary_ctls_high &=
9482 ~SECONDARY_EXEC_RDTSCP;
9483 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009484 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009485
Paolo Bonzini90a2db62017-07-27 13:22:13 +02009486 if (vmx_invpcid_supported()) {
9487 /* Exposing INVPCID only when PCID is exposed */
9488 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9489 bool invpcid_enabled =
9490 best && best->ebx & bit(X86_FEATURE_INVPCID) &&
9491 guest_cpuid_has_pcid(vcpu);
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009492
Paolo Bonzini90a2db62017-07-27 13:22:13 +02009493 if (!invpcid_enabled) {
9494 secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
9495 if (best)
9496 best->ebx &= ~bit(X86_FEATURE_INVPCID);
9497 }
9498
9499 if (nested) {
9500 if (invpcid_enabled)
9501 vmx->nested.nested_vmx_secondary_ctls_high |=
9502 SECONDARY_EXEC_ENABLE_INVPCID;
9503 else
9504 vmx->nested.nested_vmx_secondary_ctls_high &=
9505 ~SECONDARY_EXEC_ENABLE_INVPCID;
9506 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009507 }
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009508
Huaitong Han45bdbcf2016-01-12 16:04:20 +08009509 if (cpu_has_secondary_exec_ctrls())
9510 vmcs_set_secondary_exec_control(secondary_exec_ctl);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009511
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009512 if (nested_vmx_allowed(vcpu))
9513 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
9514 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
9515 else
9516 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
9517 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
David Matlack8322ebb2016-11-29 18:14:09 -08009518
9519 if (nested_vmx_allowed(vcpu))
9520 nested_vmx_cr_fixed1_bits_update(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +08009521}
9522
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009523static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
9524{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03009525 if (func == 1 && nested)
9526 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009527}
9528
Yang Zhang25d92082013-08-06 12:00:32 +03009529static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
9530 struct x86_exception *fault)
9531{
Jan Kiszka533558b2014-01-04 18:47:20 +01009532 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Bandan Dasc5f983f2017-05-05 15:25:14 -04009533 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +01009534 u32 exit_reason;
Bandan Dasc5f983f2017-05-05 15:25:14 -04009535 unsigned long exit_qualification = vcpu->arch.exit_qualification;
Yang Zhang25d92082013-08-06 12:00:32 +03009536
Bandan Dasc5f983f2017-05-05 15:25:14 -04009537 if (vmx->nested.pml_full) {
9538 exit_reason = EXIT_REASON_PML_FULL;
9539 vmx->nested.pml_full = false;
9540 exit_qualification &= INTR_INFO_UNBLOCK_NMI;
9541 } else if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01009542 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03009543 else
Jan Kiszka533558b2014-01-04 18:47:20 +01009544 exit_reason = EXIT_REASON_EPT_VIOLATION;
Bandan Dasc5f983f2017-05-05 15:25:14 -04009545
9546 nested_vmx_vmexit(vcpu, exit_reason, 0, exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03009547 vmcs12->guest_physical_address = fault->address;
9548}
9549
Peter Feiner995f00a2017-06-30 17:26:32 -07009550static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu)
9551{
9552 return nested_ept_get_cr3(vcpu) & VMX_EPT_AD_ENABLE_BIT;
9553}
9554
Nadav Har'El155a97a2013-08-05 11:07:16 +03009555/* Callbacks for nested_ept_init_mmu_context: */
9556
9557static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
9558{
9559 /* return the page table to be shadowed - in our case, EPT12 */
9560 return get_vmcs12(vcpu)->ept_pointer;
9561}
9562
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009563static int nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03009564{
Peter Feiner995f00a2017-06-30 17:26:32 -07009565 bool wants_ad;
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009566
Paolo Bonziniad896af2013-10-02 16:56:14 +02009567 WARN_ON(mmu_is_nested(vcpu));
Peter Feiner995f00a2017-06-30 17:26:32 -07009568 wants_ad = nested_ept_ad_enabled(vcpu);
9569 if (wants_ad && !enable_ept_ad_bits)
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009570 return 1;
9571
9572 kvm_mmu_unload(vcpu);
Paolo Bonziniad896af2013-10-02 16:56:14 +02009573 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009574 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009575 VMX_EPT_EXECUTE_ONLY_BIT,
Peter Feiner995f00a2017-06-30 17:26:32 -07009576 wants_ad);
Nadav Har'El155a97a2013-08-05 11:07:16 +03009577 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
9578 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
9579 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
9580
9581 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009582 return 0;
Nadav Har'El155a97a2013-08-05 11:07:16 +03009583}
9584
9585static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
9586{
9587 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
9588}
9589
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009590static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
9591 u16 error_code)
9592{
9593 bool inequality, bit;
9594
9595 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
9596 inequality =
9597 (error_code & vmcs12->page_fault_error_code_mask) !=
9598 vmcs12->page_fault_error_code_match;
9599 return inequality ^ bit;
9600}
9601
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009602static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9603 struct x86_exception *fault)
9604{
9605 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9606
9607 WARN_ON(!is_guest_mode(vcpu));
9608
Paolo Bonzini7313c692017-07-27 10:31:25 +02009609 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code)) {
Paolo Bonzinib96fb432017-07-27 12:29:32 +02009610 vmcs12->vm_exit_intr_error_code = fault->error_code;
9611 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
9612 PF_VECTOR | INTR_TYPE_HARD_EXCEPTION |
9613 INTR_INFO_DELIVER_CODE_MASK | INTR_INFO_VALID_MASK,
9614 fault->address);
Paolo Bonzini7313c692017-07-27 10:31:25 +02009615 } else {
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009616 kvm_inject_page_fault(vcpu, fault);
Paolo Bonzini7313c692017-07-27 10:31:25 +02009617 }
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009618}
9619
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009620static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9621 struct vmcs12 *vmcs12);
9622
9623static void nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009624 struct vmcs12 *vmcs12)
9625{
9626 struct vcpu_vmx *vmx = to_vmx(vcpu);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009627 struct page *page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009628 u64 hpa;
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009629
9630 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009631 /*
9632 * Translate L1 physical address to host physical
9633 * address for vmcs02. Keep the page pinned, so this
9634 * physical address remains valid. We keep a reference
9635 * to it so we can release it later.
9636 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009637 if (vmx->nested.apic_access_page) { /* shouldn't happen */
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009638 nested_release_page(vmx->nested.apic_access_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009639 vmx->nested.apic_access_page = NULL;
9640 }
9641 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->apic_access_addr);
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009642 /*
9643 * If translation failed, no matter: This feature asks
9644 * to exit when accessing the given address, and if it
9645 * can never be accessed, this feature won't do
9646 * anything anyway.
9647 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009648 if (!is_error_page(page)) {
9649 vmx->nested.apic_access_page = page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009650 hpa = page_to_phys(vmx->nested.apic_access_page);
9651 vmcs_write64(APIC_ACCESS_ADDR, hpa);
9652 } else {
9653 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
9654 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
9655 }
9656 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
9657 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
9658 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
9659 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
9660 kvm_vcpu_reload_apic_access_page(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009661 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009662
9663 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009664 if (vmx->nested.virtual_apic_page) { /* shouldn't happen */
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009665 nested_release_page(vmx->nested.virtual_apic_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009666 vmx->nested.virtual_apic_page = NULL;
9667 }
9668 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->virtual_apic_page_addr);
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009669
9670 /*
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009671 * If translation failed, VM entry will fail because
9672 * prepare_vmcs02 set VIRTUAL_APIC_PAGE_ADDR to -1ull.
9673 * Failing the vm entry is _not_ what the processor
9674 * does but it's basically the only possibility we
9675 * have. We could still enter the guest if CR8 load
9676 * exits are enabled, CR8 store exits are enabled, and
9677 * virtualize APIC access is disabled; in this case
9678 * the processor would never use the TPR shadow and we
9679 * could simply clear the bit from the execution
9680 * control. But such a configuration is useless, so
9681 * let's keep the code simple.
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009682 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009683 if (!is_error_page(page)) {
9684 vmx->nested.virtual_apic_page = page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009685 hpa = page_to_phys(vmx->nested.virtual_apic_page);
9686 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, hpa);
9687 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009688 }
9689
Wincy Van705699a2015-02-03 23:58:17 +08009690 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +08009691 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9692 kunmap(vmx->nested.pi_desc_page);
9693 nested_release_page(vmx->nested.pi_desc_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009694 vmx->nested.pi_desc_page = NULL;
Wincy Van705699a2015-02-03 23:58:17 +08009695 }
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009696 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->posted_intr_desc_addr);
9697 if (is_error_page(page))
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009698 return;
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009699 vmx->nested.pi_desc_page = page;
9700 vmx->nested.pi_desc = kmap(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +08009701 vmx->nested.pi_desc =
9702 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9703 (unsigned long)(vmcs12->posted_intr_desc_addr &
9704 (PAGE_SIZE - 1)));
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009705 vmcs_write64(POSTED_INTR_DESC_ADDR,
9706 page_to_phys(vmx->nested.pi_desc_page) +
9707 (unsigned long)(vmcs12->posted_intr_desc_addr &
9708 (PAGE_SIZE - 1)));
Wincy Van705699a2015-02-03 23:58:17 +08009709 }
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009710 if (cpu_has_vmx_msr_bitmap() &&
9711 nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS) &&
9712 nested_vmx_merge_msr_bitmap(vcpu, vmcs12))
9713 ;
9714 else
9715 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
9716 CPU_BASED_USE_MSR_BITMAPS);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009717}
9718
Jan Kiszkaf4124502014-03-07 20:03:13 +01009719static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9720{
9721 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9722 struct vcpu_vmx *vmx = to_vmx(vcpu);
9723
9724 if (vcpu->arch.virtual_tsc_khz == 0)
9725 return;
9726
9727 /* Make sure short timeouts reliably trigger an immediate vmexit.
9728 * hrtimer_start does not guarantee this. */
9729 if (preemption_timeout <= 1) {
9730 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9731 return;
9732 }
9733
9734 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9735 preemption_timeout *= 1000000;
9736 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9737 hrtimer_start(&vmx->nested.preemption_timer,
9738 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9739}
9740
Jim Mattson56a20512017-07-06 16:33:06 -07009741static int nested_vmx_check_io_bitmap_controls(struct kvm_vcpu *vcpu,
9742 struct vmcs12 *vmcs12)
9743{
9744 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
9745 return 0;
9746
9747 if (!page_address_valid(vcpu, vmcs12->io_bitmap_a) ||
9748 !page_address_valid(vcpu, vmcs12->io_bitmap_b))
9749 return -EINVAL;
9750
9751 return 0;
9752}
9753
Wincy Van3af18d92015-02-03 23:49:31 +08009754static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9755 struct vmcs12 *vmcs12)
9756{
Wincy Van3af18d92015-02-03 23:49:31 +08009757 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9758 return 0;
9759
Jim Mattson5fa99cb2017-07-06 16:33:07 -07009760 if (!page_address_valid(vcpu, vmcs12->msr_bitmap))
Wincy Van3af18d92015-02-03 23:49:31 +08009761 return -EINVAL;
9762
9763 return 0;
9764}
9765
9766/*
9767 * Merge L0's and L1's MSR bitmap, return false to indicate that
9768 * we do not use the hardware.
9769 */
9770static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9771 struct vmcs12 *vmcs12)
9772{
Wincy Van82f0dd42015-02-03 23:57:18 +08009773 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08009774 struct page *page;
Radim Krčmářd048c092016-08-08 20:16:22 +02009775 unsigned long *msr_bitmap_l1;
9776 unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.msr_bitmap;
Wincy Vanf2b93282015-02-03 23:56:03 +08009777
Radim Krčmářd048c092016-08-08 20:16:22 +02009778 /* This shortcut is ok because we support only x2APIC MSRs so far. */
Wincy Vanf2b93282015-02-03 23:56:03 +08009779 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
9780 return false;
9781
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009782 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->msr_bitmap);
9783 if (is_error_page(page))
Wincy Vanf2b93282015-02-03 23:56:03 +08009784 return false;
Radim Krčmářd048c092016-08-08 20:16:22 +02009785 msr_bitmap_l1 = (unsigned long *)kmap(page);
Wincy Vanf2b93282015-02-03 23:56:03 +08009786
Radim Krčmářd048c092016-08-08 20:16:22 +02009787 memset(msr_bitmap_l0, 0xff, PAGE_SIZE);
9788
Wincy Vanf2b93282015-02-03 23:56:03 +08009789 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08009790 if (nested_cpu_has_apic_reg_virt(vmcs12))
9791 for (msr = 0x800; msr <= 0x8ff; msr++)
9792 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009793 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van82f0dd42015-02-03 23:57:18 +08009794 msr, MSR_TYPE_R);
Radim Krčmářd048c092016-08-08 20:16:22 +02009795
9796 nested_vmx_disable_intercept_for_msr(
9797 msr_bitmap_l1, msr_bitmap_l0,
Wincy Vanf2b93282015-02-03 23:56:03 +08009798 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
9799 MSR_TYPE_R | MSR_TYPE_W);
Radim Krčmářd048c092016-08-08 20:16:22 +02009800
Wincy Van608406e2015-02-03 23:57:51 +08009801 if (nested_cpu_has_vid(vmcs12)) {
Wincy Van608406e2015-02-03 23:57:51 +08009802 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009803 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009804 APIC_BASE_MSR + (APIC_EOI >> 4),
9805 MSR_TYPE_W);
9806 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009807 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009808 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9809 MSR_TYPE_W);
9810 }
Wincy Van82f0dd42015-02-03 23:57:18 +08009811 }
Wincy Vanf2b93282015-02-03 23:56:03 +08009812 kunmap(page);
9813 nested_release_page_clean(page);
9814
9815 return true;
9816}
9817
9818static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9819 struct vmcs12 *vmcs12)
9820{
Wincy Van82f0dd42015-02-03 23:57:18 +08009821 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08009822 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08009823 !nested_cpu_has_vid(vmcs12) &&
9824 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009825 return 0;
9826
9827 /*
9828 * If virtualize x2apic mode is enabled,
9829 * virtualize apic access must be disabled.
9830 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009831 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9832 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009833 return -EINVAL;
9834
Wincy Van608406e2015-02-03 23:57:51 +08009835 /*
9836 * If virtual interrupt delivery is enabled,
9837 * we must exit on external interrupts.
9838 */
9839 if (nested_cpu_has_vid(vmcs12) &&
9840 !nested_exit_on_intr(vcpu))
9841 return -EINVAL;
9842
Wincy Van705699a2015-02-03 23:58:17 +08009843 /*
9844 * bits 15:8 should be zero in posted_intr_nv,
9845 * the descriptor address has been already checked
9846 * in nested_get_vmcs12_pages.
9847 */
9848 if (nested_cpu_has_posted_intr(vmcs12) &&
9849 (!nested_cpu_has_vid(vmcs12) ||
9850 !nested_exit_intr_ack_set(vcpu) ||
9851 vmcs12->posted_intr_nv & 0xff00))
9852 return -EINVAL;
9853
Wincy Vanf2b93282015-02-03 23:56:03 +08009854 /* tpr shadow is needed by all apicv features. */
9855 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9856 return -EINVAL;
9857
9858 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009859}
9860
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009861static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9862 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009863 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009864{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009865 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009866 u64 count, addr;
9867
9868 if (vmcs12_read_any(vcpu, count_field, &count) ||
9869 vmcs12_read_any(vcpu, addr_field, &addr)) {
9870 WARN_ON(1);
9871 return -EINVAL;
9872 }
9873 if (count == 0)
9874 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009875 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009876 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9877 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009878 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009879 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9880 addr_field, maxphyaddr, count, addr);
9881 return -EINVAL;
9882 }
9883 return 0;
9884}
9885
9886static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9887 struct vmcs12 *vmcs12)
9888{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009889 if (vmcs12->vm_exit_msr_load_count == 0 &&
9890 vmcs12->vm_exit_msr_store_count == 0 &&
9891 vmcs12->vm_entry_msr_load_count == 0)
9892 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009893 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009894 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009895 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009896 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009897 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009898 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009899 return -EINVAL;
9900 return 0;
9901}
9902
Bandan Dasc5f983f2017-05-05 15:25:14 -04009903static int nested_vmx_check_pml_controls(struct kvm_vcpu *vcpu,
9904 struct vmcs12 *vmcs12)
9905{
9906 u64 address = vmcs12->pml_address;
9907 int maxphyaddr = cpuid_maxphyaddr(vcpu);
9908
9909 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML)) {
9910 if (!nested_cpu_has_ept(vmcs12) ||
9911 !IS_ALIGNED(address, 4096) ||
9912 address >> maxphyaddr)
9913 return -EINVAL;
9914 }
9915
9916 return 0;
9917}
9918
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009919static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9920 struct vmx_msr_entry *e)
9921{
9922 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009923 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009924 return -EINVAL;
9925 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9926 e->index == MSR_IA32_UCODE_REV)
9927 return -EINVAL;
9928 if (e->reserved != 0)
9929 return -EINVAL;
9930 return 0;
9931}
9932
9933static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9934 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009935{
9936 if (e->index == MSR_FS_BASE ||
9937 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009938 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9939 nested_vmx_msr_check_common(vcpu, e))
9940 return -EINVAL;
9941 return 0;
9942}
9943
9944static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9945 struct vmx_msr_entry *e)
9946{
9947 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9948 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009949 return -EINVAL;
9950 return 0;
9951}
9952
9953/*
9954 * Load guest's/host's msr at nested entry/exit.
9955 * return 0 for success, entry index for failure.
9956 */
9957static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9958{
9959 u32 i;
9960 struct vmx_msr_entry e;
9961 struct msr_data msr;
9962
9963 msr.host_initiated = false;
9964 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009965 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9966 &e, sizeof(e))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009967 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009968 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9969 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009970 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009971 }
9972 if (nested_vmx_load_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009973 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009974 "%s check failed (%u, 0x%x, 0x%x)\n",
9975 __func__, i, e.index, e.reserved);
9976 goto fail;
9977 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009978 msr.index = e.index;
9979 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009980 if (kvm_set_msr(vcpu, &msr)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009981 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009982 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9983 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009984 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009985 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009986 }
9987 return 0;
9988fail:
9989 return i + 1;
9990}
9991
9992static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9993{
9994 u32 i;
9995 struct vmx_msr_entry e;
9996
9997 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009998 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009999 if (kvm_vcpu_read_guest(vcpu,
10000 gpa + i * sizeof(e),
10001 &e, 2 * sizeof(u32))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010002 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010003 "%s cannot read MSR entry (%u, 0x%08llx)\n",
10004 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +030010005 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010006 }
10007 if (nested_vmx_store_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010008 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010009 "%s check failed (%u, 0x%x, 0x%x)\n",
10010 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +030010011 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010012 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +020010013 msr_info.host_initiated = false;
10014 msr_info.index = e.index;
10015 if (kvm_get_msr(vcpu, &msr_info)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010016 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010017 "%s cannot read MSR (%u, 0x%x)\n",
10018 __func__, i, e.index);
10019 return -EINVAL;
10020 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020010021 if (kvm_vcpu_write_guest(vcpu,
10022 gpa + i * sizeof(e) +
10023 offsetof(struct vmx_msr_entry, value),
10024 &msr_info.data, sizeof(msr_info.data))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010025 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010026 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +020010027 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010028 return -EINVAL;
10029 }
Wincy Vanff651cb2014-12-11 08:52:58 +030010030 }
10031 return 0;
10032}
10033
Ladi Prosek1dc35da2016-11-30 16:03:11 +010010034static bool nested_cr3_valid(struct kvm_vcpu *vcpu, unsigned long val)
10035{
10036 unsigned long invalid_mask;
10037
10038 invalid_mask = (~0ULL) << cpuid_maxphyaddr(vcpu);
10039 return (val & invalid_mask) == 0;
10040}
10041
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010042/*
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010043 * Load guest's/host's cr3 at nested entry/exit. nested_ept is true if we are
10044 * emulating VM entry into a guest with EPT enabled.
10045 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
10046 * is assigned to entry_failure_code on failure.
10047 */
10048static int nested_vmx_load_cr3(struct kvm_vcpu *vcpu, unsigned long cr3, bool nested_ept,
Jim Mattsonca0bde22016-11-30 12:03:46 -080010049 u32 *entry_failure_code)
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010050{
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010051 if (cr3 != kvm_read_cr3(vcpu) || (!nested_ept && pdptrs_changed(vcpu))) {
Ladi Prosek1dc35da2016-11-30 16:03:11 +010010052 if (!nested_cr3_valid(vcpu, cr3)) {
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010053 *entry_failure_code = ENTRY_FAIL_DEFAULT;
10054 return 1;
10055 }
10056
10057 /*
10058 * If PAE paging and EPT are both on, CR3 is not used by the CPU and
10059 * must not be dereferenced.
10060 */
10061 if (!is_long_mode(vcpu) && is_pae(vcpu) && is_paging(vcpu) &&
10062 !nested_ept) {
10063 if (!load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3)) {
10064 *entry_failure_code = ENTRY_FAIL_PDPTE;
10065 return 1;
10066 }
10067 }
10068
10069 vcpu->arch.cr3 = cr3;
10070 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
10071 }
10072
10073 kvm_mmu_reset_context(vcpu);
10074 return 0;
10075}
10076
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010077/*
10078 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
10079 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +080010080 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010081 * guest in a way that will both be appropriate to L1's requests, and our
10082 * needs. In addition to modifying the active vmcs (which is vmcs02), this
10083 * function also has additional necessary side-effects, like setting various
10084 * vcpu->arch fields.
Ladi Prosekee146c12016-11-30 16:03:09 +010010085 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
10086 * is assigned to entry_failure_code on failure.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010087 */
Ladi Prosekee146c12016-11-30 16:03:09 +010010088static int prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
Jim Mattsonca0bde22016-11-30 12:03:46 -080010089 bool from_vmentry, u32 *entry_failure_code)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010090{
10091 struct vcpu_vmx *vmx = to_vmx(vcpu);
Bandan Das03efce62017-05-05 15:25:15 -040010092 u32 exec_control, vmcs12_exec_ctrl;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010093
10094 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
10095 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
10096 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
10097 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
10098 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
10099 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
10100 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
10101 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
10102 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
10103 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
10104 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
10105 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
10106 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
10107 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
10108 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
10109 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
10110 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
10111 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
10112 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
10113 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
10114 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
10115 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
10116 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
10117 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
10118 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
10119 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
10120 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
10121 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
10122 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
10123 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
10124 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
10125 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
10126 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
10127 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
10128 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
10129 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
10130
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010131 if (from_vmentry &&
10132 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS)) {
Jan Kiszka2996fca2014-06-16 13:59:43 +020010133 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
10134 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
10135 } else {
10136 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
10137 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
10138 }
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010139 if (from_vmentry) {
10140 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
10141 vmcs12->vm_entry_intr_info_field);
10142 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
10143 vmcs12->vm_entry_exception_error_code);
10144 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
10145 vmcs12->vm_entry_instruction_len);
10146 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
10147 vmcs12->guest_interruptibility_info);
Wanpeng Li2d6144e2017-07-25 03:40:46 -070010148 vmx->loaded_vmcs->nmi_known_unmasked =
10149 !(vmcs12->guest_interruptibility_info & GUEST_INTR_STATE_NMI);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010150 } else {
10151 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
10152 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010153 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +030010154 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010155 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
10156 vmcs12->guest_pending_dbg_exceptions);
10157 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
10158 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
10159
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010160 if (nested_cpu_has_xsaves(vmcs12))
10161 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010162 vmcs_write64(VMCS_LINK_POINTER, -1ull);
10163
Jan Kiszkaf4124502014-03-07 20:03:13 +010010164 exec_control = vmcs12->pin_based_vm_exec_control;
Wincy Van705699a2015-02-03 23:58:17 +080010165
Paolo Bonzini93140062016-07-06 13:23:51 +020010166 /* Preemption timer setting is only taken from vmcs01. */
10167 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10168 exec_control |= vmcs_config.pin_based_exec_ctrl;
10169 if (vmx->hv_deadline_tsc == -1)
10170 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10171
10172 /* Posted interrupts setting is only taken from vmcs12. */
Wincy Van705699a2015-02-03 23:58:17 +080010173 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +080010174 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
10175 vmx->nested.pi_pending = false;
Wincy Van06a55242017-04-28 13:13:59 +080010176 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_NESTED_VECTOR);
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010177 } else {
Wincy Van705699a2015-02-03 23:58:17 +080010178 exec_control &= ~PIN_BASED_POSTED_INTR;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010179 }
Wincy Van705699a2015-02-03 23:58:17 +080010180
Jan Kiszkaf4124502014-03-07 20:03:13 +010010181 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010182
Jan Kiszkaf4124502014-03-07 20:03:13 +010010183 vmx->nested.preemption_timer_expired = false;
10184 if (nested_cpu_has_preemption_timer(vmcs12))
10185 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +010010186
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010187 /*
10188 * Whether page-faults are trapped is determined by a combination of
10189 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
10190 * If enable_ept, L0 doesn't care about page faults and we should
10191 * set all of these to L1's desires. However, if !enable_ept, L0 does
10192 * care about (at least some) page faults, and because it is not easy
10193 * (if at all possible?) to merge L0 and L1's desires, we simply ask
10194 * to exit on each and every L2 page fault. This is done by setting
10195 * MASK=MATCH=0 and (see below) EB.PF=1.
10196 * Note that below we don't need special code to set EB.PF beyond the
10197 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
10198 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
10199 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010200 */
10201 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
10202 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
10203 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
10204 enable_ept ? vmcs12->page_fault_error_code_match : 0);
10205
10206 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +010010207 exec_control = vmx_secondary_exec_control(vmx);
Xiao Guangronge2821622015-09-09 14:05:52 +080010208
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010209 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +020010210 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Paolo Bonzini90a2db62017-07-27 13:22:13 +020010211 SECONDARY_EXEC_ENABLE_INVPCID |
Jan Kiszkab3a2a902015-03-23 19:27:19 +010010212 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +020010213 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Dan Williamsdfa169b2016-06-02 11:17:24 -070010214 SECONDARY_EXEC_APIC_REGISTER_VIRT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010215 if (nested_cpu_has(vmcs12,
Bandan Das03efce62017-05-05 15:25:15 -040010216 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS)) {
10217 vmcs12_exec_ctrl = vmcs12->secondary_vm_exec_control &
10218 ~SECONDARY_EXEC_ENABLE_PML;
10219 exec_control |= vmcs12_exec_ctrl;
10220 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010221
Wincy Van608406e2015-02-03 23:57:51 +080010222 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
10223 vmcs_write64(EOI_EXIT_BITMAP0,
10224 vmcs12->eoi_exit_bitmap0);
10225 vmcs_write64(EOI_EXIT_BITMAP1,
10226 vmcs12->eoi_exit_bitmap1);
10227 vmcs_write64(EOI_EXIT_BITMAP2,
10228 vmcs12->eoi_exit_bitmap2);
10229 vmcs_write64(EOI_EXIT_BITMAP3,
10230 vmcs12->eoi_exit_bitmap3);
10231 vmcs_write16(GUEST_INTR_STATUS,
10232 vmcs12->guest_intr_status);
10233 }
10234
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010235 /*
10236 * Write an illegal value to APIC_ACCESS_ADDR. Later,
10237 * nested_get_vmcs12_pages will either fix it up or
10238 * remove the VM execution control.
10239 */
10240 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
10241 vmcs_write64(APIC_ACCESS_ADDR, -1ull);
10242
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010243 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
10244 }
10245
10246
10247 /*
10248 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
10249 * Some constant fields are set here by vmx_set_constant_host_state().
10250 * Other fields are different per CPU, and will be set later when
10251 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
10252 */
Yang Zhanga547c6d2013-04-11 19:25:10 +080010253 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010254
10255 /*
Jim Mattson83bafef2016-10-04 10:48:38 -070010256 * Set the MSR load/store lists to match L0's settings.
10257 */
10258 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
10259 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10260 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
10261 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10262 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
10263
10264 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010265 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
10266 * entry, but only if the current (host) sp changed from the value
10267 * we wrote last (vmx->host_rsp). This cache is no longer relevant
10268 * if we switch vmcs, and rather than hold a separate cache per vmcs,
10269 * here we just force the write to happen on entry.
10270 */
10271 vmx->host_rsp = 0;
10272
10273 exec_control = vmx_exec_control(vmx); /* L0's desires */
10274 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
10275 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
10276 exec_control &= ~CPU_BASED_TPR_SHADOW;
10277 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010278
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010279 /*
10280 * Write an illegal value to VIRTUAL_APIC_PAGE_ADDR. Later, if
10281 * nested_get_vmcs12_pages can't fix it up, the illegal value
10282 * will result in a VM entry failure.
10283 */
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010284 if (exec_control & CPU_BASED_TPR_SHADOW) {
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010285 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, -1ull);
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010286 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
10287 }
10288
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010289 /*
Wincy Van3af18d92015-02-03 23:49:31 +080010290 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010291 * Rather, exit every time.
10292 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010293 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
10294 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
10295
10296 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
10297
10298 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
10299 * bitwise-or of what L1 wants to trap for L2, and what we want to
10300 * trap. Note that CR0.TS also needs updating - we do this later.
10301 */
10302 update_exception_bitmap(vcpu);
10303 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
10304 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10305
Nadav Har'El8049d652013-08-05 11:07:06 +030010306 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
10307 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
10308 * bits are further modified by vmx_set_efer() below.
10309 */
Jan Kiszkaf4124502014-03-07 20:03:13 +010010310 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +030010311
10312 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
10313 * emulated by vmx_set_efer(), below.
10314 */
Gleb Natapov2961e8762013-11-25 15:37:13 +020010315 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +030010316 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
10317 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010318 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
10319
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010320 if (from_vmentry &&
10321 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010322 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010323 vcpu->arch.pat = vmcs12->guest_ia32_pat;
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010324 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010325 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010326 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010327
10328 set_cr4_guest_host_mask(vmx);
10329
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010330 if (from_vmentry &&
10331 vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010332 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
10333
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010334 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
10335 vmcs_write64(TSC_OFFSET,
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010336 vcpu->arch.tsc_offset + vmcs12->tsc_offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010337 else
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010338 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Peter Feinerc95ba922016-08-17 09:36:47 -070010339 if (kvm_has_tsc_control)
10340 decache_tsc_multiplier(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010341
10342 if (enable_vpid) {
10343 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -070010344 * There is no direct mapping between vpid02 and vpid12, the
10345 * vpid02 is per-vCPU for L0 and reused while the value of
10346 * vpid12 is changed w/ one invvpid during nested vmentry.
10347 * The vpid12 is allocated by L1 for L2, so it will not
10348 * influence global bitmap(for vpid01 and vpid02 allocation)
10349 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010350 */
Wanpeng Li5c614b32015-10-13 09:18:36 -070010351 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
10352 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
10353 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
10354 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
10355 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
10356 }
10357 } else {
10358 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
10359 vmx_flush_tlb(vcpu);
10360 }
10361
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010362 }
10363
Ladi Prosek1fb883b2017-04-04 14:18:53 +020010364 if (enable_pml) {
10365 /*
10366 * Conceptually we want to copy the PML address and index from
10367 * vmcs01 here, and then back to vmcs01 on nested vmexit. But,
10368 * since we always flush the log on each vmexit, this happens
10369 * to be equivalent to simply resetting the fields in vmcs02.
10370 */
10371 ASSERT(vmx->pml_pg);
10372 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
10373 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
10374 }
10375
Nadav Har'El155a97a2013-08-05 11:07:16 +030010376 if (nested_cpu_has_ept(vmcs12)) {
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020010377 if (nested_ept_init_mmu_context(vcpu)) {
10378 *entry_failure_code = ENTRY_FAIL_DEFAULT;
10379 return 1;
10380 }
Jim Mattsonfb6c8192017-03-16 13:53:59 -070010381 } else if (nested_cpu_has2(vmcs12,
10382 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
10383 vmx_flush_tlb_ept_only(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010384 }
10385
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010386 /*
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080010387 * This sets GUEST_CR0 to vmcs12->guest_cr0, possibly modifying those
10388 * bits which we consider mandatory enabled.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010389 * The CR0_READ_SHADOW is what L2 should have expected to read given
10390 * the specifications by L1; It's not enough to take
10391 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
10392 * have more bits than L1 expected.
10393 */
10394 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
10395 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
10396
10397 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
10398 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
10399
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010400 if (from_vmentry &&
10401 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER))
David Matlack5a6a9742016-11-29 18:14:10 -080010402 vcpu->arch.efer = vmcs12->guest_ia32_efer;
10403 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
10404 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10405 else
10406 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10407 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
10408 vmx_set_efer(vcpu, vcpu->arch.efer);
10409
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010410 /* Shadow page tables on either EPT or shadow page tables. */
Ladi Prosek7ad658b2017-03-23 07:18:08 +010010411 if (nested_vmx_load_cr3(vcpu, vmcs12->guest_cr3, nested_cpu_has_ept(vmcs12),
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010412 entry_failure_code))
10413 return 1;
Ladi Prosek7ca29de2016-11-30 16:03:08 +010010414
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010415 if (!enable_ept)
10416 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
10417
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010418 /*
10419 * L1 may access the L2's PDPTR, so save them to construct vmcs12
10420 */
10421 if (enable_ept) {
10422 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
10423 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
10424 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
10425 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
10426 }
10427
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010428 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
10429 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
Ladi Prosekee146c12016-11-30 16:03:09 +010010430 return 0;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010431}
10432
Jim Mattsonca0bde22016-11-30 12:03:46 -080010433static int check_vmentry_prereqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10434{
10435 struct vcpu_vmx *vmx = to_vmx(vcpu);
10436
10437 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
10438 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT)
10439 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10440
Jim Mattson56a20512017-07-06 16:33:06 -070010441 if (nested_vmx_check_io_bitmap_controls(vcpu, vmcs12))
10442 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10443
Jim Mattsonca0bde22016-11-30 12:03:46 -080010444 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12))
10445 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10446
10447 if (nested_vmx_check_apicv_controls(vcpu, vmcs12))
10448 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10449
10450 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12))
10451 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10452
Bandan Dasc5f983f2017-05-05 15:25:14 -040010453 if (nested_vmx_check_pml_controls(vcpu, vmcs12))
10454 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10455
Jim Mattsonca0bde22016-11-30 12:03:46 -080010456 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
10457 vmx->nested.nested_vmx_procbased_ctls_low,
10458 vmx->nested.nested_vmx_procbased_ctls_high) ||
Jim Mattson2e5b0bd2017-05-04 11:51:58 -070010459 (nested_cpu_has(vmcs12, CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
10460 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
10461 vmx->nested.nested_vmx_secondary_ctls_low,
10462 vmx->nested.nested_vmx_secondary_ctls_high)) ||
Jim Mattsonca0bde22016-11-30 12:03:46 -080010463 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
10464 vmx->nested.nested_vmx_pinbased_ctls_low,
10465 vmx->nested.nested_vmx_pinbased_ctls_high) ||
10466 !vmx_control_verify(vmcs12->vm_exit_controls,
10467 vmx->nested.nested_vmx_exit_ctls_low,
10468 vmx->nested.nested_vmx_exit_ctls_high) ||
10469 !vmx_control_verify(vmcs12->vm_entry_controls,
10470 vmx->nested.nested_vmx_entry_ctls_low,
10471 vmx->nested.nested_vmx_entry_ctls_high))
10472 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10473
Jim Mattsonc7c2c702017-05-05 11:28:09 -070010474 if (vmcs12->cr3_target_count > nested_cpu_vmx_misc_cr3_count(vcpu))
10475 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10476
Jim Mattsonca0bde22016-11-30 12:03:46 -080010477 if (!nested_host_cr0_valid(vcpu, vmcs12->host_cr0) ||
10478 !nested_host_cr4_valid(vcpu, vmcs12->host_cr4) ||
10479 !nested_cr3_valid(vcpu, vmcs12->host_cr3))
10480 return VMXERR_ENTRY_INVALID_HOST_STATE_FIELD;
10481
10482 return 0;
10483}
10484
10485static int check_vmentry_postreqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10486 u32 *exit_qual)
10487{
10488 bool ia32e;
10489
10490 *exit_qual = ENTRY_FAIL_DEFAULT;
10491
10492 if (!nested_guest_cr0_valid(vcpu, vmcs12->guest_cr0) ||
10493 !nested_guest_cr4_valid(vcpu, vmcs12->guest_cr4))
10494 return 1;
10495
10496 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_SHADOW_VMCS) &&
10497 vmcs12->vmcs_link_pointer != -1ull) {
10498 *exit_qual = ENTRY_FAIL_VMCS_LINK_PTR;
10499 return 1;
10500 }
10501
10502 /*
10503 * If the load IA32_EFER VM-entry control is 1, the following checks
10504 * are performed on the field for the IA32_EFER MSR:
10505 * - Bits reserved in the IA32_EFER MSR must be 0.
10506 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
10507 * the IA-32e mode guest VM-exit control. It must also be identical
10508 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
10509 * CR0.PG) is 1.
10510 */
10511 if (to_vmx(vcpu)->nested.nested_run_pending &&
10512 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)) {
10513 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
10514 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
10515 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
10516 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
10517 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME)))
10518 return 1;
10519 }
10520
10521 /*
10522 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
10523 * IA32_EFER MSR must be 0 in the field for that register. In addition,
10524 * the values of the LMA and LME bits in the field must each be that of
10525 * the host address-space size VM-exit control.
10526 */
10527 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
10528 ia32e = (vmcs12->vm_exit_controls &
10529 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
10530 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
10531 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
10532 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME))
10533 return 1;
10534 }
10535
10536 return 0;
10537}
10538
Jim Mattson858e25c2016-11-30 12:03:47 -080010539static int enter_vmx_non_root_mode(struct kvm_vcpu *vcpu, bool from_vmentry)
10540{
10541 struct vcpu_vmx *vmx = to_vmx(vcpu);
10542 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10543 struct loaded_vmcs *vmcs02;
Jim Mattson858e25c2016-11-30 12:03:47 -080010544 u32 msr_entry_idx;
10545 u32 exit_qual;
10546
10547 vmcs02 = nested_get_current_vmcs02(vmx);
10548 if (!vmcs02)
10549 return -ENOMEM;
10550
10551 enter_guest_mode(vcpu);
10552
10553 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
10554 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10555
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010556 vmx_switch_vmcs(vcpu, vmcs02);
Jim Mattson858e25c2016-11-30 12:03:47 -080010557 vmx_segment_cache_clear(vmx);
10558
10559 if (prepare_vmcs02(vcpu, vmcs12, from_vmentry, &exit_qual)) {
10560 leave_guest_mode(vcpu);
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010561 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson858e25c2016-11-30 12:03:47 -080010562 nested_vmx_entry_failure(vcpu, vmcs12,
10563 EXIT_REASON_INVALID_STATE, exit_qual);
10564 return 1;
10565 }
10566
10567 nested_get_vmcs12_pages(vcpu, vmcs12);
10568
10569 msr_entry_idx = nested_vmx_load_msr(vcpu,
10570 vmcs12->vm_entry_msr_load_addr,
10571 vmcs12->vm_entry_msr_load_count);
10572 if (msr_entry_idx) {
10573 leave_guest_mode(vcpu);
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010574 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson858e25c2016-11-30 12:03:47 -080010575 nested_vmx_entry_failure(vcpu, vmcs12,
10576 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
10577 return 1;
10578 }
10579
Jim Mattson858e25c2016-11-30 12:03:47 -080010580 /*
10581 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
10582 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
10583 * returned as far as L1 is concerned. It will only return (and set
10584 * the success flag) when L2 exits (see nested_vmx_vmexit()).
10585 */
10586 return 0;
10587}
10588
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010589/*
10590 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
10591 * for running an L2 nested guest.
10592 */
10593static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
10594{
10595 struct vmcs12 *vmcs12;
10596 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb3f1dfb2017-07-17 12:00:34 -070010597 u32 interrupt_shadow = vmx_get_interrupt_shadow(vcpu);
Jim Mattsonca0bde22016-11-30 12:03:46 -080010598 u32 exit_qual;
10599 int ret;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010600
Kyle Hueyeb277562016-11-29 12:40:39 -080010601 if (!nested_vmx_check_permission(vcpu))
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010602 return 1;
10603
Kyle Hueyeb277562016-11-29 12:40:39 -080010604 if (!nested_vmx_check_vmcs12(vcpu))
10605 goto out;
10606
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010607 vmcs12 = get_vmcs12(vcpu);
10608
Abel Gordon012f83c2013-04-18 14:39:25 +030010609 if (enable_shadow_vmcs)
10610 copy_shadow_to_vmcs12(vmx);
10611
Nadav Har'El7c177932011-05-25 23:12:04 +030010612 /*
10613 * The nested entry process starts with enforcing various prerequisites
10614 * on vmcs12 as required by the Intel SDM, and act appropriately when
10615 * they fail: As the SDM explains, some conditions should cause the
10616 * instruction to fail, while others will cause the instruction to seem
10617 * to succeed, but return an EXIT_REASON_INVALID_STATE.
10618 * To speed up the normal (success) code path, we should avoid checking
10619 * for misconfigurations which will anyway be caught by the processor
10620 * when using the merged vmcs02.
10621 */
Jim Mattsonb3f1dfb2017-07-17 12:00:34 -070010622 if (interrupt_shadow & KVM_X86_SHADOW_INT_MOV_SS) {
10623 nested_vmx_failValid(vcpu,
10624 VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS);
10625 goto out;
10626 }
10627
Nadav Har'El7c177932011-05-25 23:12:04 +030010628 if (vmcs12->launch_state == launch) {
10629 nested_vmx_failValid(vcpu,
10630 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
10631 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
Kyle Hueyeb277562016-11-29 12:40:39 -080010632 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010633 }
10634
Jim Mattsonca0bde22016-11-30 12:03:46 -080010635 ret = check_vmentry_prereqs(vcpu, vmcs12);
10636 if (ret) {
10637 nested_vmx_failValid(vcpu, ret);
Kyle Hueyeb277562016-11-29 12:40:39 -080010638 goto out;
Paolo Bonzini26539bd2013-04-15 15:00:27 +020010639 }
10640
Nadav Har'El7c177932011-05-25 23:12:04 +030010641 /*
Jim Mattsonca0bde22016-11-30 12:03:46 -080010642 * After this point, the trap flag no longer triggers a singlestep trap
10643 * on the vm entry instructions; don't call kvm_skip_emulated_instruction.
10644 * This is not 100% correct; for performance reasons, we delegate most
10645 * of the checks on host state to the processor. If those fail,
10646 * the singlestep trap is missed.
Jan Kiszka384bb782013-04-20 10:52:36 +020010647 */
Jim Mattsonca0bde22016-11-30 12:03:46 -080010648 skip_emulated_instruction(vcpu);
Jan Kiszka384bb782013-04-20 10:52:36 +020010649
Jim Mattsonca0bde22016-11-30 12:03:46 -080010650 ret = check_vmentry_postreqs(vcpu, vmcs12, &exit_qual);
10651 if (ret) {
10652 nested_vmx_entry_failure(vcpu, vmcs12,
10653 EXIT_REASON_INVALID_STATE, exit_qual);
10654 return 1;
Jan Kiszka384bb782013-04-20 10:52:36 +020010655 }
10656
10657 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030010658 * We're finally done with prerequisite checking, and can start with
10659 * the nested entry.
10660 */
10661
Jim Mattson858e25c2016-11-30 12:03:47 -080010662 ret = enter_vmx_non_root_mode(vcpu, true);
10663 if (ret)
10664 return ret;
Wincy Vanff651cb2014-12-11 08:52:58 +030010665
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010666 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -060010667 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010668
Jan Kiszka7af40ad32014-01-04 18:47:23 +010010669 vmx->nested.nested_run_pending = 1;
10670
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010671 return 1;
Kyle Hueyeb277562016-11-29 12:40:39 -080010672
10673out:
Kyle Huey6affcbe2016-11-29 12:40:40 -080010674 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010675}
10676
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010677/*
10678 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
10679 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
10680 * This function returns the new value we should put in vmcs12.guest_cr0.
10681 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
10682 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
10683 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
10684 * didn't trap the bit, because if L1 did, so would L0).
10685 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
10686 * been modified by L2, and L1 knows it. So just leave the old value of
10687 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
10688 * isn't relevant, because if L0 traps this bit it can set it to anything.
10689 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
10690 * changed these bits, and therefore they need to be updated, but L0
10691 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
10692 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
10693 */
10694static inline unsigned long
10695vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10696{
10697 return
10698 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
10699 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
10700 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
10701 vcpu->arch.cr0_guest_owned_bits));
10702}
10703
10704static inline unsigned long
10705vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10706{
10707 return
10708 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
10709 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
10710 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
10711 vcpu->arch.cr4_guest_owned_bits));
10712}
10713
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010714static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
10715 struct vmcs12 *vmcs12)
10716{
10717 u32 idt_vectoring;
10718 unsigned int nr;
10719
Gleb Natapov851eb6672013-09-25 12:51:34 +030010720 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010721 nr = vcpu->arch.exception.nr;
10722 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10723
10724 if (kvm_exception_is_soft(nr)) {
10725 vmcs12->vm_exit_instruction_len =
10726 vcpu->arch.event_exit_inst_len;
10727 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
10728 } else
10729 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
10730
10731 if (vcpu->arch.exception.has_error_code) {
10732 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
10733 vmcs12->idt_vectoring_error_code =
10734 vcpu->arch.exception.error_code;
10735 }
10736
10737 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010010738 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010739 vmcs12->idt_vectoring_info_field =
10740 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
10741 } else if (vcpu->arch.interrupt.pending) {
10742 nr = vcpu->arch.interrupt.nr;
10743 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10744
10745 if (vcpu->arch.interrupt.soft) {
10746 idt_vectoring |= INTR_TYPE_SOFT_INTR;
10747 vmcs12->vm_entry_instruction_len =
10748 vcpu->arch.event_exit_inst_len;
10749 } else
10750 idt_vectoring |= INTR_TYPE_EXT_INTR;
10751
10752 vmcs12->idt_vectoring_info_field = idt_vectoring;
10753 }
10754}
10755
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010756static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
10757{
10758 struct vcpu_vmx *vmx = to_vmx(vcpu);
10759
Wanpeng Liacc9ab62017-02-27 04:24:39 -080010760 if (vcpu->arch.exception.pending ||
10761 vcpu->arch.nmi_injected ||
10762 vcpu->arch.interrupt.pending)
10763 return -EBUSY;
10764
Jan Kiszkaf4124502014-03-07 20:03:13 +010010765 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
10766 vmx->nested.preemption_timer_expired) {
10767 if (vmx->nested.nested_run_pending)
10768 return -EBUSY;
10769 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
10770 return 0;
10771 }
10772
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010773 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Wanpeng Liacc9ab62017-02-27 04:24:39 -080010774 if (vmx->nested.nested_run_pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010775 return -EBUSY;
10776 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10777 NMI_VECTOR | INTR_TYPE_NMI_INTR |
10778 INTR_INFO_VALID_MASK, 0);
10779 /*
10780 * The NMI-triggered VM exit counts as injection:
10781 * clear this one and block further NMIs.
10782 */
10783 vcpu->arch.nmi_pending = 0;
10784 vmx_set_nmi_mask(vcpu, true);
10785 return 0;
10786 }
10787
10788 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
10789 nested_exit_on_intr(vcpu)) {
10790 if (vmx->nested.nested_run_pending)
10791 return -EBUSY;
10792 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080010793 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010794 }
10795
David Hildenbrand6342c502017-01-25 11:58:58 +010010796 vmx_complete_nested_posted_interrupt(vcpu);
10797 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010798}
10799
Jan Kiszkaf4124502014-03-07 20:03:13 +010010800static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
10801{
10802 ktime_t remaining =
10803 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
10804 u64 value;
10805
10806 if (ktime_to_ns(remaining) <= 0)
10807 return 0;
10808
10809 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
10810 do_div(value, 1000000);
10811 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10812}
10813
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010814/*
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010815 * Update the guest state fields of vmcs12 to reflect changes that
10816 * occurred while L2 was running. (The "IA-32e mode guest" bit of the
10817 * VM-entry controls is also updated, since this is really a guest
10818 * state bit.)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010819 */
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010820static void sync_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010821{
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010822 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
10823 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
10824
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010825 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
10826 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
10827 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
10828
10829 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
10830 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
10831 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
10832 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
10833 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
10834 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
10835 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
10836 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
10837 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
10838 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
10839 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
10840 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
10841 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
10842 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
10843 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
10844 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
10845 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
10846 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
10847 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
10848 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
10849 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
10850 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
10851 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
10852 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
10853 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
10854 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
10855 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
10856 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
10857 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
10858 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
10859 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
10860 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
10861 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
10862 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
10863 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
10864 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
10865
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010866 vmcs12->guest_interruptibility_info =
10867 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
10868 vmcs12->guest_pending_dbg_exceptions =
10869 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010010870 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
10871 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
10872 else
10873 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010874
Jan Kiszkaf4124502014-03-07 20:03:13 +010010875 if (nested_cpu_has_preemption_timer(vmcs12)) {
10876 if (vmcs12->vm_exit_controls &
10877 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
10878 vmcs12->vmx_preemption_timer_value =
10879 vmx_get_preemption_timer_value(vcpu);
10880 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
10881 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080010882
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010883 /*
10884 * In some cases (usually, nested EPT), L2 is allowed to change its
10885 * own CR3 without exiting. If it has changed it, we must keep it.
10886 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
10887 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
10888 *
10889 * Additionally, restore L2's PDPTR to vmcs12.
10890 */
10891 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010010892 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010893 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
10894 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
10895 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
10896 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
10897 }
10898
Jim Mattsond281e132017-06-01 12:44:46 -070010899 vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);
Jan Dakinevich119a9c02016-09-04 21:22:47 +030010900
Wincy Van608406e2015-02-03 23:57:51 +080010901 if (nested_cpu_has_vid(vmcs12))
10902 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
10903
Jan Kiszkac18911a2013-03-13 16:06:41 +010010904 vmcs12->vm_entry_controls =
10905 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020010906 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010010907
Jan Kiszka2996fca2014-06-16 13:59:43 +020010908 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
10909 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
10910 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10911 }
10912
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010913 /* TODO: These cannot have changed unless we have MSR bitmaps and
10914 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020010915 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010916 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020010917 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
10918 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010919 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
10920 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
10921 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010010922 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010923 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010924}
10925
10926/*
10927 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
10928 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
10929 * and this function updates it to reflect the changes to the guest state while
10930 * L2 was running (and perhaps made some exits which were handled directly by L0
10931 * without going back to L1), and to reflect the exit reason.
10932 * Note that we do not have to copy here all VMCS fields, just those that
10933 * could have changed by the L2 guest or the exit - i.e., the guest-state and
10934 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
10935 * which already writes to vmcs12 directly.
10936 */
10937static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10938 u32 exit_reason, u32 exit_intr_info,
10939 unsigned long exit_qualification)
10940{
10941 /* update guest state fields: */
10942 sync_vmcs12(vcpu, vmcs12);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010943
10944 /* update exit information fields: */
10945
Jan Kiszka533558b2014-01-04 18:47:20 +010010946 vmcs12->vm_exit_reason = exit_reason;
10947 vmcs12->exit_qualification = exit_qualification;
Jan Kiszka533558b2014-01-04 18:47:20 +010010948 vmcs12->vm_exit_intr_info = exit_intr_info;
Paolo Bonzini7313c692017-07-27 10:31:25 +020010949
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010950 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010951 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
10952 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
10953
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010954 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
Jim Mattson7cdc2d62017-07-06 16:33:05 -070010955 vmcs12->launch_state = 1;
10956
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010957 /* vm_entry_intr_info_field is cleared on exit. Emulate this
10958 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010959 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010960
10961 /*
10962 * Transfer the event that L0 or L1 may wanted to inject into
10963 * L2 to IDT_VECTORING_INFO_FIELD.
10964 */
10965 vmcs12_save_pending_event(vcpu, vmcs12);
10966 }
10967
10968 /*
10969 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
10970 * preserved above and would only end up incorrectly in L1.
10971 */
10972 vcpu->arch.nmi_injected = false;
10973 kvm_clear_exception_queue(vcpu);
10974 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010975}
10976
10977/*
10978 * A part of what we need to when the nested L2 guest exits and we want to
10979 * run its L1 parent, is to reset L1's guest state to the host state specified
10980 * in vmcs12.
10981 * This function is to be called not only on normal nested exit, but also on
10982 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10983 * Failures During or After Loading Guest State").
10984 * This function should be called when the active VMCS is L1's (vmcs01).
10985 */
Jan Kiszka733568f2013-02-23 15:07:47 +010010986static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10987 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010988{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010989 struct kvm_segment seg;
Jim Mattsonca0bde22016-11-30 12:03:46 -080010990 u32 entry_failure_code;
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010991
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010992 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10993 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010994 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010995 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10996 else
10997 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10998 vmx_set_efer(vcpu, vcpu->arch.efer);
10999
11000 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
11001 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070011002 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011003 /*
11004 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080011005 * actually changed, because vmx_set_cr0 refers to efer set above.
11006 *
11007 * CR0_GUEST_HOST_MASK is already set in the original vmcs01
11008 * (KVM doesn't change it);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011009 */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080011010 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020011011 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011012
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080011013 /* Same as above - no reason to call set_cr4_guest_host_mask(). */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011014 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
11015 kvm_set_cr4(vcpu, vmcs12->host_cr4);
11016
Jan Kiszka29bf08f2013-12-28 16:31:52 +010011017 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030011018
Ladi Prosek1dc35da2016-11-30 16:03:11 +010011019 /*
11020 * Only PDPTE load can fail as the value of cr3 was checked on entry and
11021 * couldn't have changed.
11022 */
11023 if (nested_vmx_load_cr3(vcpu, vmcs12->host_cr3, false, &entry_failure_code))
11024 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_PDPTE_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011025
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030011026 if (!enable_ept)
11027 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
11028
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011029 if (enable_vpid) {
11030 /*
11031 * Trivially support vpid by letting L2s share their parent
11032 * L1's vpid. TODO: move to a more elaborate solution, giving
11033 * each L2 its own vpid and exposing the vpid feature to L1.
11034 */
11035 vmx_flush_tlb(vcpu);
11036 }
Wincy Van06a55242017-04-28 13:13:59 +080011037 /* Restore posted intr vector. */
11038 if (nested_cpu_has_posted_intr(vmcs12))
11039 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011040
11041 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
11042 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
11043 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
11044 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
11045 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011046
Paolo Bonzini36be0b92014-02-24 12:30:04 +010011047 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
11048 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
11049 vmcs_write64(GUEST_BNDCFGS, 0);
11050
Jan Kiszka44811c02013-08-04 17:17:27 +020011051 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011052 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020011053 vcpu->arch.pat = vmcs12->host_ia32_pat;
11054 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011055 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
11056 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
11057 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010011058
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011059 /* Set L1 segment info according to Intel SDM
11060 27.5.2 Loading Host Segment and Descriptor-Table Registers */
11061 seg = (struct kvm_segment) {
11062 .base = 0,
11063 .limit = 0xFFFFFFFF,
11064 .selector = vmcs12->host_cs_selector,
11065 .type = 11,
11066 .present = 1,
11067 .s = 1,
11068 .g = 1
11069 };
11070 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
11071 seg.l = 1;
11072 else
11073 seg.db = 1;
11074 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
11075 seg = (struct kvm_segment) {
11076 .base = 0,
11077 .limit = 0xFFFFFFFF,
11078 .type = 3,
11079 .present = 1,
11080 .s = 1,
11081 .db = 1,
11082 .g = 1
11083 };
11084 seg.selector = vmcs12->host_ds_selector;
11085 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
11086 seg.selector = vmcs12->host_es_selector;
11087 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
11088 seg.selector = vmcs12->host_ss_selector;
11089 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
11090 seg.selector = vmcs12->host_fs_selector;
11091 seg.base = vmcs12->host_fs_base;
11092 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
11093 seg.selector = vmcs12->host_gs_selector;
11094 seg.base = vmcs12->host_gs_base;
11095 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
11096 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030011097 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011098 .limit = 0x67,
11099 .selector = vmcs12->host_tr_selector,
11100 .type = 11,
11101 .present = 1
11102 };
11103 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
11104
Jan Kiszka503cd0c2013-03-03 13:05:44 +010011105 kvm_set_dr(vcpu, 7, 0x400);
11106 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030011107
Wincy Van3af18d92015-02-03 23:49:31 +080011108 if (cpu_has_vmx_msr_bitmap())
11109 vmx_set_msr_bitmap(vcpu);
11110
Wincy Vanff651cb2014-12-11 08:52:58 +030011111 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
11112 vmcs12->vm_exit_msr_load_count))
11113 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011114}
11115
11116/*
11117 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
11118 * and modify vmcs12 to make it see what it would expect to see there if
11119 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
11120 */
Jan Kiszka533558b2014-01-04 18:47:20 +010011121static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
11122 u32 exit_intr_info,
11123 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011124{
11125 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011126 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011127 u32 vm_inst_error = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011128
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011129 /* trying to cancel vmlaunch/vmresume is a bug */
11130 WARN_ON_ONCE(vmx->nested.nested_run_pending);
11131
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011132 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010011133 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
11134 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011135
Wincy Vanff651cb2014-12-11 08:52:58 +030011136 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
11137 vmcs12->vm_exit_msr_store_count))
11138 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
11139
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011140 if (unlikely(vmx->fail))
11141 vm_inst_error = vmcs_read32(VM_INSTRUCTION_ERROR);
11142
David Hildenbrand1279a6b12017-03-20 10:00:08 +010011143 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Wanpeng Lif3380ca2014-08-05 12:42:23 +080011144
Wanpeng Li6550c4d2017-07-31 19:25:27 -070011145 /*
11146 * TODO: SDM says that with acknowledge interrupt on exit, bit 31 of
11147 * the VM-exit interrupt information (valid interrupt) is always set to
11148 * 1 on EXIT_REASON_EXTERNAL_INTERRUPT, so we shouldn't need
11149 * kvm_cpu_has_interrupt(). See the commit message for details.
11150 */
11151 if (nested_exit_intr_ack_set(vcpu) &&
11152 exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT &&
11153 kvm_cpu_has_interrupt(vcpu)) {
Bandan Das77b0f5d2014-04-19 18:17:45 -040011154 int irq = kvm_cpu_get_interrupt(vcpu);
11155 WARN_ON(irq < 0);
11156 vmcs12->vm_exit_intr_info = irq |
11157 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
11158 }
11159
Jan Kiszka542060e2014-01-04 18:47:21 +010011160 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
11161 vmcs12->exit_qualification,
11162 vmcs12->idt_vectoring_info_field,
11163 vmcs12->vm_exit_intr_info,
11164 vmcs12->vm_exit_intr_error_code,
11165 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011166
Paolo Bonzini8391ce42016-07-07 14:58:33 +020011167 vm_entry_controls_reset_shadow(vmx);
11168 vm_exit_controls_reset_shadow(vmx);
Jan Kiszka36c3cc42013-02-23 22:35:37 +010011169 vmx_segment_cache_clear(vmx);
11170
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011171 /* if no vmcs02 cache requested, remove the one we used */
11172 if (VMCS02_POOL_SIZE == 0)
11173 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
11174
11175 load_vmcs12_host_state(vcpu, vmcs12);
11176
Paolo Bonzini93140062016-07-06 13:23:51 +020011177 /* Update any VMCS fields that might have changed while L2 ran */
Jim Mattson83bafef2016-10-04 10:48:38 -070011178 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
11179 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010011180 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Paolo Bonzini93140062016-07-06 13:23:51 +020011181 if (vmx->hv_deadline_tsc == -1)
11182 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11183 PIN_BASED_VMX_PREEMPTION_TIMER);
11184 else
11185 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11186 PIN_BASED_VMX_PREEMPTION_TIMER);
Peter Feinerc95ba922016-08-17 09:36:47 -070011187 if (kvm_has_tsc_control)
11188 decache_tsc_multiplier(vmx);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011189
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020011190 if (vmx->nested.change_vmcs01_virtual_x2apic_mode) {
11191 vmx->nested.change_vmcs01_virtual_x2apic_mode = false;
11192 vmx_set_virtual_x2apic_mode(vcpu,
11193 vcpu->arch.apic_base & X2APIC_ENABLE);
Jim Mattsonfb6c8192017-03-16 13:53:59 -070011194 } else if (!nested_cpu_has_ept(vmcs12) &&
11195 nested_cpu_has2(vmcs12,
11196 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
11197 vmx_flush_tlb_ept_only(vcpu);
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020011198 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011199
11200 /* This is needed for same reason as it was needed in prepare_vmcs02 */
11201 vmx->host_rsp = 0;
11202
11203 /* Unpin physical memory we referred to in vmcs02 */
11204 if (vmx->nested.apic_access_page) {
11205 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011206 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011207 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011208 if (vmx->nested.virtual_apic_page) {
11209 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011210 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011211 }
Wincy Van705699a2015-02-03 23:58:17 +080011212 if (vmx->nested.pi_desc_page) {
11213 kunmap(vmx->nested.pi_desc_page);
11214 nested_release_page(vmx->nested.pi_desc_page);
11215 vmx->nested.pi_desc_page = NULL;
11216 vmx->nested.pi_desc = NULL;
11217 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011218
11219 /*
Tang Chen38b99172014-09-24 15:57:54 +080011220 * We are now running in L2, mmu_notifier will force to reload the
11221 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
11222 */
Wanpeng Lic83b6d12016-09-06 17:20:33 +080011223 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Tang Chen38b99172014-09-24 15:57:54 +080011224
11225 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011226 * Exiting from L2 to L1, we're now back to L1 which thinks it just
11227 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
11228 * success or failure flag accordingly.
11229 */
11230 if (unlikely(vmx->fail)) {
11231 vmx->fail = 0;
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011232 nested_vmx_failValid(vcpu, vm_inst_error);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011233 } else
11234 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030011235 if (enable_shadow_vmcs)
11236 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011237
11238 /* in case we halted in L2 */
11239 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011240}
11241
Nadav Har'El7c177932011-05-25 23:12:04 +030011242/*
Jan Kiszka42124922014-01-04 18:47:19 +010011243 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
11244 */
11245static void vmx_leave_nested(struct kvm_vcpu *vcpu)
11246{
Wanpeng Li2f707d92017-03-06 04:03:28 -080011247 if (is_guest_mode(vcpu)) {
11248 to_vmx(vcpu)->nested.nested_run_pending = 0;
Jan Kiszka533558b2014-01-04 18:47:20 +010011249 nested_vmx_vmexit(vcpu, -1, 0, 0);
Wanpeng Li2f707d92017-03-06 04:03:28 -080011250 }
Jan Kiszka42124922014-01-04 18:47:19 +010011251 free_nested(to_vmx(vcpu));
11252}
11253
11254/*
Nadav Har'El7c177932011-05-25 23:12:04 +030011255 * L1's failure to enter L2 is a subset of a normal exit, as explained in
11256 * 23.7 "VM-entry failures during or after loading guest state" (this also
11257 * lists the acceptable exit-reason and exit-qualification parameters).
11258 * It should only be called before L2 actually succeeded to run, and when
11259 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
11260 */
11261static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
11262 struct vmcs12 *vmcs12,
11263 u32 reason, unsigned long qualification)
11264{
11265 load_vmcs12_host_state(vcpu, vmcs12);
11266 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
11267 vmcs12->exit_qualification = qualification;
11268 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030011269 if (enable_shadow_vmcs)
11270 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030011271}
11272
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011273static int vmx_check_intercept(struct kvm_vcpu *vcpu,
11274 struct x86_instruction_info *info,
11275 enum x86_intercept_stage stage)
11276{
11277 return X86EMUL_CONTINUE;
11278}
11279
Yunhong Jiang64672c92016-06-13 14:19:59 -070011280#ifdef CONFIG_X86_64
11281/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
11282static inline int u64_shl_div_u64(u64 a, unsigned int shift,
11283 u64 divisor, u64 *result)
11284{
11285 u64 low = a << shift, high = a >> (64 - shift);
11286
11287 /* To avoid the overflow on divq */
11288 if (high >= divisor)
11289 return 1;
11290
11291 /* Low hold the result, high hold rem which is discarded */
11292 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
11293 "rm" (divisor), "0" (low), "1" (high));
11294 *result = low;
11295
11296 return 0;
11297}
11298
11299static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
11300{
11301 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini9175d2e2016-06-27 15:08:01 +020011302 u64 tscl = rdtsc();
11303 u64 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
11304 u64 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Yunhong Jiang64672c92016-06-13 14:19:59 -070011305
11306 /* Convert to host delta tsc if tsc scaling is enabled */
11307 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
11308 u64_shl_div_u64(delta_tsc,
11309 kvm_tsc_scaling_ratio_frac_bits,
11310 vcpu->arch.tsc_scaling_ratio,
11311 &delta_tsc))
11312 return -ERANGE;
11313
11314 /*
11315 * If the delta tsc can't fit in the 32 bit after the multi shift,
11316 * we can't use the preemption timer.
11317 * It's possible that it fits on later vmentries, but checking
11318 * on every vmentry is costly so we just use an hrtimer.
11319 */
11320 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
11321 return -ERANGE;
11322
11323 vmx->hv_deadline_tsc = tscl + delta_tsc;
11324 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11325 PIN_BASED_VMX_PREEMPTION_TIMER);
Wanpeng Lic8533542017-06-29 06:28:09 -070011326
11327 return delta_tsc == 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -070011328}
11329
11330static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
11331{
11332 struct vcpu_vmx *vmx = to_vmx(vcpu);
11333 vmx->hv_deadline_tsc = -1;
11334 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11335 PIN_BASED_VMX_PREEMPTION_TIMER);
11336}
11337#endif
11338
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011339static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011340{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020011341 if (ple_gap)
11342 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011343}
11344
Kai Huang843e4332015-01-28 10:54:28 +080011345static void vmx_slot_enable_log_dirty(struct kvm *kvm,
11346 struct kvm_memory_slot *slot)
11347{
11348 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
11349 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
11350}
11351
11352static void vmx_slot_disable_log_dirty(struct kvm *kvm,
11353 struct kvm_memory_slot *slot)
11354{
11355 kvm_mmu_slot_set_dirty(kvm, slot);
11356}
11357
11358static void vmx_flush_log_dirty(struct kvm *kvm)
11359{
11360 kvm_flush_pml_buffers(kvm);
11361}
11362
Bandan Dasc5f983f2017-05-05 15:25:14 -040011363static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
11364{
11365 struct vmcs12 *vmcs12;
11366 struct vcpu_vmx *vmx = to_vmx(vcpu);
11367 gpa_t gpa;
11368 struct page *page = NULL;
11369 u64 *pml_address;
11370
11371 if (is_guest_mode(vcpu)) {
11372 WARN_ON_ONCE(vmx->nested.pml_full);
11373
11374 /*
11375 * Check if PML is enabled for the nested guest.
11376 * Whether eptp bit 6 is set is already checked
11377 * as part of A/D emulation.
11378 */
11379 vmcs12 = get_vmcs12(vcpu);
11380 if (!nested_cpu_has_pml(vmcs12))
11381 return 0;
11382
Dan Carpenter47698862017-05-10 22:43:17 +030011383 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -040011384 vmx->nested.pml_full = true;
11385 return 1;
11386 }
11387
11388 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
11389
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020011390 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->pml_address);
11391 if (is_error_page(page))
Bandan Dasc5f983f2017-05-05 15:25:14 -040011392 return 0;
11393
11394 pml_address = kmap(page);
11395 pml_address[vmcs12->guest_pml_index--] = gpa;
11396 kunmap(page);
11397 nested_release_page_clean(page);
11398 }
11399
11400 return 0;
11401}
11402
Kai Huang843e4332015-01-28 10:54:28 +080011403static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
11404 struct kvm_memory_slot *memslot,
11405 gfn_t offset, unsigned long mask)
11406{
11407 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
11408}
11409
Feng Wuefc64402015-09-18 22:29:51 +080011410/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080011411 * This routine does the following things for vCPU which is going
11412 * to be blocked if VT-d PI is enabled.
11413 * - Store the vCPU to the wakeup list, so when interrupts happen
11414 * we can find the right vCPU to wake up.
11415 * - Change the Posted-interrupt descriptor as below:
11416 * 'NDST' <-- vcpu->pre_pcpu
11417 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
11418 * - If 'ON' is set during this process, which means at least one
11419 * interrupt is posted for this vCPU, we cannot block it, in
11420 * this case, return 1, otherwise, return 0.
11421 *
11422 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070011423static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011424{
11425 unsigned long flags;
11426 unsigned int dest;
11427 struct pi_desc old, new;
11428 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11429
11430 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011431 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11432 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011433 return 0;
11434
11435 vcpu->pre_pcpu = vcpu->cpu;
11436 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
11437 vcpu->pre_pcpu), flags);
11438 list_add_tail(&vcpu->blocked_vcpu_list,
11439 &per_cpu(blocked_vcpu_on_cpu,
11440 vcpu->pre_pcpu));
11441 spin_unlock_irqrestore(&per_cpu(blocked_vcpu_on_cpu_lock,
11442 vcpu->pre_pcpu), flags);
11443
11444 do {
11445 old.control = new.control = pi_desc->control;
11446
11447 /*
11448 * We should not block the vCPU if
11449 * an interrupt is posted for it.
11450 */
11451 if (pi_test_on(pi_desc) == 1) {
11452 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
11453 vcpu->pre_pcpu), flags);
11454 list_del(&vcpu->blocked_vcpu_list);
11455 spin_unlock_irqrestore(
11456 &per_cpu(blocked_vcpu_on_cpu_lock,
11457 vcpu->pre_pcpu), flags);
11458 vcpu->pre_pcpu = -1;
11459
11460 return 1;
11461 }
11462
11463 WARN((pi_desc->sn == 1),
11464 "Warning: SN field of posted-interrupts "
11465 "is set before blocking\n");
11466
11467 /*
11468 * Since vCPU can be preempted during this process,
11469 * vcpu->cpu could be different with pre_pcpu, we
11470 * need to set pre_pcpu as the destination of wakeup
11471 * notification event, then we can find the right vCPU
11472 * to wakeup in wakeup handler if interrupts happen
11473 * when the vCPU is in blocked state.
11474 */
11475 dest = cpu_physical_id(vcpu->pre_pcpu);
11476
11477 if (x2apic_enabled())
11478 new.ndst = dest;
11479 else
11480 new.ndst = (dest << 8) & 0xFF00;
11481
11482 /* set 'NV' to 'wakeup vector' */
11483 new.nv = POSTED_INTR_WAKEUP_VECTOR;
11484 } while (cmpxchg(&pi_desc->control, old.control,
11485 new.control) != old.control);
11486
11487 return 0;
11488}
11489
Yunhong Jiangbc225122016-06-13 14:19:58 -070011490static int vmx_pre_block(struct kvm_vcpu *vcpu)
11491{
11492 if (pi_pre_block(vcpu))
11493 return 1;
11494
Yunhong Jiang64672c92016-06-13 14:19:59 -070011495 if (kvm_lapic_hv_timer_in_use(vcpu))
11496 kvm_lapic_switch_to_sw_timer(vcpu);
11497
Yunhong Jiangbc225122016-06-13 14:19:58 -070011498 return 0;
11499}
11500
11501static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011502{
11503 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11504 struct pi_desc old, new;
11505 unsigned int dest;
11506 unsigned long flags;
11507
11508 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011509 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11510 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011511 return;
11512
11513 do {
11514 old.control = new.control = pi_desc->control;
11515
11516 dest = cpu_physical_id(vcpu->cpu);
11517
11518 if (x2apic_enabled())
11519 new.ndst = dest;
11520 else
11521 new.ndst = (dest << 8) & 0xFF00;
11522
11523 /* Allow posting non-urgent interrupts */
11524 new.sn = 0;
11525
11526 /* set 'NV' to 'notification vector' */
11527 new.nv = POSTED_INTR_VECTOR;
11528 } while (cmpxchg(&pi_desc->control, old.control,
11529 new.control) != old.control);
11530
11531 if(vcpu->pre_pcpu != -1) {
11532 spin_lock_irqsave(
11533 &per_cpu(blocked_vcpu_on_cpu_lock,
11534 vcpu->pre_pcpu), flags);
11535 list_del(&vcpu->blocked_vcpu_list);
11536 spin_unlock_irqrestore(
11537 &per_cpu(blocked_vcpu_on_cpu_lock,
11538 vcpu->pre_pcpu), flags);
11539 vcpu->pre_pcpu = -1;
11540 }
11541}
11542
Yunhong Jiangbc225122016-06-13 14:19:58 -070011543static void vmx_post_block(struct kvm_vcpu *vcpu)
11544{
Yunhong Jiang64672c92016-06-13 14:19:59 -070011545 if (kvm_x86_ops->set_hv_timer)
11546 kvm_lapic_switch_to_hv_timer(vcpu);
11547
Yunhong Jiangbc225122016-06-13 14:19:58 -070011548 pi_post_block(vcpu);
11549}
11550
Feng Wubf9f6ac2015-09-18 22:29:55 +080011551/*
Feng Wuefc64402015-09-18 22:29:51 +080011552 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
11553 *
11554 * @kvm: kvm
11555 * @host_irq: host irq of the interrupt
11556 * @guest_irq: gsi of the interrupt
11557 * @set: set or unset PI
11558 * returns 0 on success, < 0 on failure
11559 */
11560static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
11561 uint32_t guest_irq, bool set)
11562{
11563 struct kvm_kernel_irq_routing_entry *e;
11564 struct kvm_irq_routing_table *irq_rt;
11565 struct kvm_lapic_irq irq;
11566 struct kvm_vcpu *vcpu;
11567 struct vcpu_data vcpu_info;
11568 int idx, ret = -EINVAL;
11569
11570 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011571 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11572 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +080011573 return 0;
11574
11575 idx = srcu_read_lock(&kvm->irq_srcu);
11576 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
11577 BUG_ON(guest_irq >= irq_rt->nr_rt_entries);
11578
11579 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
11580 if (e->type != KVM_IRQ_ROUTING_MSI)
11581 continue;
11582 /*
11583 * VT-d PI cannot support posting multicast/broadcast
11584 * interrupts to a vCPU, we still use interrupt remapping
11585 * for these kind of interrupts.
11586 *
11587 * For lowest-priority interrupts, we only support
11588 * those with single CPU as the destination, e.g. user
11589 * configures the interrupts via /proc/irq or uses
11590 * irqbalance to make the interrupts single-CPU.
11591 *
11592 * We will support full lowest-priority interrupt later.
11593 */
11594
Radim Krčmář371313132016-07-12 22:09:27 +020011595 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080011596 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
11597 /*
11598 * Make sure the IRTE is in remapped mode if
11599 * we don't handle it in posted mode.
11600 */
11601 ret = irq_set_vcpu_affinity(host_irq, NULL);
11602 if (ret < 0) {
11603 printk(KERN_INFO
11604 "failed to back to remapped mode, irq: %u\n",
11605 host_irq);
11606 goto out;
11607 }
11608
Feng Wuefc64402015-09-18 22:29:51 +080011609 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080011610 }
Feng Wuefc64402015-09-18 22:29:51 +080011611
11612 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
11613 vcpu_info.vector = irq.vector;
11614
Feng Wub6ce9782016-01-25 16:53:35 +080011615 trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080011616 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
11617
11618 if (set)
11619 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
11620 else {
11621 /* suppress notification event before unposting */
11622 pi_set_sn(vcpu_to_pi_desc(vcpu));
11623 ret = irq_set_vcpu_affinity(host_irq, NULL);
11624 pi_clear_sn(vcpu_to_pi_desc(vcpu));
11625 }
11626
11627 if (ret < 0) {
11628 printk(KERN_INFO "%s: failed to update PI IRTE\n",
11629 __func__);
11630 goto out;
11631 }
11632 }
11633
11634 ret = 0;
11635out:
11636 srcu_read_unlock(&kvm->irq_srcu, idx);
11637 return ret;
11638}
11639
Ashok Rajc45dcc72016-06-22 14:59:56 +080011640static void vmx_setup_mce(struct kvm_vcpu *vcpu)
11641{
11642 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
11643 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
11644 FEATURE_CONTROL_LMCE;
11645 else
11646 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
11647 ~FEATURE_CONTROL_LMCE;
11648}
11649
Kees Cook404f6aa2016-08-08 16:29:06 -070011650static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080011651 .cpu_has_kvm_support = cpu_has_kvm_support,
11652 .disabled_by_bios = vmx_disabled_by_bios,
11653 .hardware_setup = hardware_setup,
11654 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030011655 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011656 .hardware_enable = hardware_enable,
11657 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080011658 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020011659 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011660
11661 .vcpu_create = vmx_create_vcpu,
11662 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030011663 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011664
Avi Kivity04d2cc72007-09-10 18:10:54 +030011665 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011666 .vcpu_load = vmx_vcpu_load,
11667 .vcpu_put = vmx_vcpu_put,
11668
Paolo Bonzinia96036b2015-11-10 11:55:36 +010011669 .update_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011670 .get_msr = vmx_get_msr,
11671 .set_msr = vmx_set_msr,
11672 .get_segment_base = vmx_get_segment_base,
11673 .get_segment = vmx_get_segment,
11674 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020011675 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011676 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020011677 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020011678 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030011679 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011680 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011681 .set_cr3 = vmx_set_cr3,
11682 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011683 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011684 .get_idt = vmx_get_idt,
11685 .set_idt = vmx_set_idt,
11686 .get_gdt = vmx_get_gdt,
11687 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010011688 .get_dr6 = vmx_get_dr6,
11689 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030011690 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010011691 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030011692 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011693 .get_rflags = vmx_get_rflags,
11694 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080011695
11696 .get_pkru = vmx_get_pkru,
11697
Avi Kivity6aa8b732006-12-10 02:21:36 -080011698 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011699
Avi Kivity6aa8b732006-12-10 02:21:36 -080011700 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020011701 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011702 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040011703 .set_interrupt_shadow = vmx_set_interrupt_shadow,
11704 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020011705 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030011706 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011707 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020011708 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030011709 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020011710 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011711 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010011712 .get_nmi_mask = vmx_get_nmi_mask,
11713 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011714 .enable_nmi_window = enable_nmi_window,
11715 .enable_irq_window = enable_irq_window,
11716 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080011717 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080011718 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030011719 .get_enable_apicv = vmx_get_enable_apicv,
11720 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011721 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +010011722 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011723 .hwapic_irr_update = vmx_hwapic_irr_update,
11724 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080011725 .sync_pir_to_irr = vmx_sync_pir_to_irr,
11726 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011727
Izik Eiduscbc94022007-10-25 00:29:55 +020011728 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080011729 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080011730 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030011731
Avi Kivity586f9602010-11-18 13:09:54 +020011732 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020011733
Sheng Yang17cc3932010-01-05 19:02:27 +080011734 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080011735
11736 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080011737
11738 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000011739 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020011740
11741 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080011742
11743 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100011744
11745 .write_tsc_offset = vmx_write_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020011746
11747 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011748
11749 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080011750 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000011751 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080011752 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011753
11754 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011755
11756 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080011757
11758 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
11759 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
11760 .flush_log_dirty = vmx_flush_log_dirty,
11761 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -040011762 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +020011763
Feng Wubf9f6ac2015-09-18 22:29:55 +080011764 .pre_block = vmx_pre_block,
11765 .post_block = vmx_post_block,
11766
Wei Huang25462f72015-06-19 15:45:05 +020011767 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080011768
11769 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070011770
11771#ifdef CONFIG_X86_64
11772 .set_hv_timer = vmx_set_hv_timer,
11773 .cancel_hv_timer = vmx_cancel_hv_timer,
11774#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080011775
11776 .setup_mce = vmx_setup_mce,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011777};
11778
11779static int __init vmx_init(void)
11780{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011781 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
11782 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030011783 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011784 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080011785
Dave Young2965faa2015-09-09 15:38:55 -070011786#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011787 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
11788 crash_vmclear_local_loaded_vmcss);
11789#endif
11790
He, Qingfdef3ad2007-04-30 09:45:24 +030011791 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080011792}
11793
11794static void __exit vmx_exit(void)
11795{
Dave Young2965faa2015-09-09 15:38:55 -070011796#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053011797 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011798 synchronize_rcu();
11799#endif
11800
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080011801 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080011802}
11803
11804module_init(vmx_init)
11805module_exit(vmx_exit)