Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2008 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eric Anholt <eric@anholt.net> |
| 25 | * |
| 26 | */ |
| 27 | |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 28 | #include <drm/drmP.h> |
David Herrmann | 0de2397 | 2013-07-24 21:07:52 +0200 | [diff] [blame] | 29 | #include <drm/drm_vma_manager.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 30 | #include <drm/i915_drm.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 31 | #include "i915_drv.h" |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 32 | #include "i915_trace.h" |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 33 | #include "intel_drv.h" |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 34 | #include <linux/shmem_fs.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 35 | #include <linux/slab.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 36 | #include <linux/swap.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 37 | #include <linux/pci.h> |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 38 | #include <linux/dma-buf.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 39 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 40 | static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj); |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 41 | static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj, |
| 42 | bool force); |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 43 | static __must_check int |
Ben Widawsky | 23f5448 | 2013-09-11 14:57:48 -0700 | [diff] [blame] | 44 | i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj, |
| 45 | bool readonly); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 46 | static int i915_gem_phys_pwrite(struct drm_device *dev, |
| 47 | struct drm_i915_gem_object *obj, |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 48 | struct drm_i915_gem_pwrite *args, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 49 | struct drm_file *file); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 50 | |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 51 | static void i915_gem_write_fence(struct drm_device *dev, int reg, |
| 52 | struct drm_i915_gem_object *obj); |
| 53 | static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj, |
| 54 | struct drm_i915_fence_reg *fence, |
| 55 | bool enable); |
| 56 | |
Dave Chinner | 7dc19d5 | 2013-08-28 10:18:11 +1000 | [diff] [blame] | 57 | static unsigned long i915_gem_inactive_count(struct shrinker *shrinker, |
| 58 | struct shrink_control *sc); |
| 59 | static unsigned long i915_gem_inactive_scan(struct shrinker *shrinker, |
| 60 | struct shrink_control *sc); |
Chris Wilson | d9973b4 | 2013-10-04 10:33:00 +0100 | [diff] [blame] | 61 | static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target); |
| 62 | static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv); |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 63 | static void i915_gem_object_truncate(struct drm_i915_gem_object *obj); |
Damien Lespiau | cb216aa | 2014-03-03 17:42:36 +0000 | [diff] [blame] | 64 | static void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring); |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 65 | |
Chris Wilson | c76ce03 | 2013-08-08 14:41:03 +0100 | [diff] [blame] | 66 | static bool cpu_cache_is_coherent(struct drm_device *dev, |
| 67 | enum i915_cache_level level) |
| 68 | { |
| 69 | return HAS_LLC(dev) || level != I915_CACHE_NONE; |
| 70 | } |
| 71 | |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 72 | static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj) |
| 73 | { |
| 74 | if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) |
| 75 | return true; |
| 76 | |
| 77 | return obj->pin_display; |
| 78 | } |
| 79 | |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 80 | static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj) |
| 81 | { |
| 82 | if (obj->tiling_mode) |
| 83 | i915_gem_release_mmap(obj); |
| 84 | |
| 85 | /* As we do not have an associated fence register, we will force |
| 86 | * a tiling change if we ever need to acquire one. |
| 87 | */ |
Chris Wilson | 5d82e3e | 2012-04-21 16:23:23 +0100 | [diff] [blame] | 88 | obj->fence_dirty = false; |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 89 | obj->fence_reg = I915_FENCE_REG_NONE; |
| 90 | } |
| 91 | |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 92 | /* some bookkeeping */ |
| 93 | static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv, |
| 94 | size_t size) |
| 95 | { |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 96 | spin_lock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 97 | dev_priv->mm.object_count++; |
| 98 | dev_priv->mm.object_memory += size; |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 99 | spin_unlock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 100 | } |
| 101 | |
| 102 | static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv, |
| 103 | size_t size) |
| 104 | { |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 105 | spin_lock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 106 | dev_priv->mm.object_count--; |
| 107 | dev_priv->mm.object_memory -= size; |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 108 | spin_unlock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 109 | } |
| 110 | |
Chris Wilson | 21dd373 | 2011-01-26 15:55:56 +0000 | [diff] [blame] | 111 | static int |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 112 | i915_gem_wait_for_error(struct i915_gpu_error *error) |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 113 | { |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 114 | int ret; |
| 115 | |
Daniel Vetter | 7abb690 | 2013-05-24 21:29:32 +0200 | [diff] [blame] | 116 | #define EXIT_COND (!i915_reset_in_progress(error) || \ |
| 117 | i915_terminally_wedged(error)) |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 118 | if (EXIT_COND) |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 119 | return 0; |
| 120 | |
Daniel Vetter | 0a6759c | 2012-07-04 22:18:41 +0200 | [diff] [blame] | 121 | /* |
| 122 | * Only wait 10 seconds for the gpu reset to complete to avoid hanging |
| 123 | * userspace. If it takes that long something really bad is going on and |
| 124 | * we should simply try to bail out and fail as gracefully as possible. |
| 125 | */ |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 126 | ret = wait_event_interruptible_timeout(error->reset_queue, |
| 127 | EXIT_COND, |
| 128 | 10*HZ); |
Daniel Vetter | 0a6759c | 2012-07-04 22:18:41 +0200 | [diff] [blame] | 129 | if (ret == 0) { |
| 130 | DRM_ERROR("Timed out waiting for the gpu reset to complete\n"); |
| 131 | return -EIO; |
| 132 | } else if (ret < 0) { |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 133 | return ret; |
Daniel Vetter | 0a6759c | 2012-07-04 22:18:41 +0200 | [diff] [blame] | 134 | } |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 135 | #undef EXIT_COND |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 136 | |
Chris Wilson | 21dd373 | 2011-01-26 15:55:56 +0000 | [diff] [blame] | 137 | return 0; |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 138 | } |
| 139 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 140 | int i915_mutex_lock_interruptible(struct drm_device *dev) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 141 | { |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 142 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 143 | int ret; |
| 144 | |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 145 | ret = i915_gem_wait_for_error(&dev_priv->gpu_error); |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 146 | if (ret) |
| 147 | return ret; |
| 148 | |
| 149 | ret = mutex_lock_interruptible(&dev->struct_mutex); |
| 150 | if (ret) |
| 151 | return ret; |
| 152 | |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 153 | WARN_ON(i915_verify_lists(dev)); |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 154 | return 0; |
| 155 | } |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 156 | |
Chris Wilson | 7d1c480 | 2010-08-07 21:45:03 +0100 | [diff] [blame] | 157 | static inline bool |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 158 | i915_gem_object_is_inactive(struct drm_i915_gem_object *obj) |
Chris Wilson | 7d1c480 | 2010-08-07 21:45:03 +0100 | [diff] [blame] | 159 | { |
Ben Widawsky | 9843877 | 2013-07-31 17:00:12 -0700 | [diff] [blame] | 160 | return i915_gem_obj_bound_any(obj) && !obj->active; |
Chris Wilson | 7d1c480 | 2010-08-07 21:45:03 +0100 | [diff] [blame] | 161 | } |
| 162 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 163 | int |
| 164 | i915_gem_init_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 165 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 166 | { |
Ben Widawsky | 93d1879 | 2013-01-17 12:45:17 -0800 | [diff] [blame] | 167 | struct drm_i915_private *dev_priv = dev->dev_private; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 168 | struct drm_i915_gem_init *args = data; |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 169 | |
Daniel Vetter | 7bb6fb8 | 2012-04-24 08:22:52 +0200 | [diff] [blame] | 170 | if (drm_core_check_feature(dev, DRIVER_MODESET)) |
| 171 | return -ENODEV; |
| 172 | |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 173 | if (args->gtt_start >= args->gtt_end || |
| 174 | (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1)) |
| 175 | return -EINVAL; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 176 | |
Daniel Vetter | f534bc0 | 2012-03-26 22:37:04 +0200 | [diff] [blame] | 177 | /* GEM with user mode setting was never supported on ilk and later. */ |
| 178 | if (INTEL_INFO(dev)->gen >= 5) |
| 179 | return -ENODEV; |
| 180 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 181 | mutex_lock(&dev->struct_mutex); |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 182 | i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end, |
| 183 | args->gtt_end); |
Ben Widawsky | 93d1879 | 2013-01-17 12:45:17 -0800 | [diff] [blame] | 184 | dev_priv->gtt.mappable_end = args->gtt_end; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 185 | mutex_unlock(&dev->struct_mutex); |
| 186 | |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 187 | return 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 188 | } |
| 189 | |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 190 | int |
| 191 | i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 192 | struct drm_file *file) |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 193 | { |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 194 | struct drm_i915_private *dev_priv = dev->dev_private; |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 195 | struct drm_i915_gem_get_aperture *args = data; |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 196 | struct drm_i915_gem_object *obj; |
| 197 | size_t pinned; |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 198 | |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 199 | pinned = 0; |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 200 | mutex_lock(&dev->struct_mutex); |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 201 | list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 202 | if (i915_gem_obj_is_pinned(obj)) |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 203 | pinned += i915_gem_obj_ggtt_size(obj); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 204 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 205 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 206 | args->aper_size = dev_priv->gtt.base.total; |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 207 | args->aper_available_size = args->aper_size - pinned; |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 208 | |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 209 | return 0; |
| 210 | } |
| 211 | |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 212 | void *i915_gem_object_alloc(struct drm_device *dev) |
| 213 | { |
| 214 | struct drm_i915_private *dev_priv = dev->dev_private; |
Joe Perches | fac15c1 | 2013-08-29 13:11:07 -0700 | [diff] [blame] | 215 | return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 216 | } |
| 217 | |
| 218 | void i915_gem_object_free(struct drm_i915_gem_object *obj) |
| 219 | { |
| 220 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
| 221 | kmem_cache_free(dev_priv->slab, obj); |
| 222 | } |
| 223 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 224 | static int |
| 225 | i915_gem_create(struct drm_file *file, |
| 226 | struct drm_device *dev, |
| 227 | uint64_t size, |
| 228 | uint32_t *handle_p) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 229 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 230 | struct drm_i915_gem_object *obj; |
Pekka Paalanen | a1a2d1d | 2009-08-23 12:40:55 +0300 | [diff] [blame] | 231 | int ret; |
| 232 | u32 handle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 233 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 234 | size = roundup(size, PAGE_SIZE); |
Chris Wilson | 8ffc024 | 2011-09-14 14:14:28 +0200 | [diff] [blame] | 235 | if (size == 0) |
| 236 | return -EINVAL; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 237 | |
| 238 | /* Allocate the new object */ |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 239 | obj = i915_gem_alloc_object(dev, size); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 240 | if (obj == NULL) |
| 241 | return -ENOMEM; |
| 242 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 243 | ret = drm_gem_handle_create(file, &obj->base, &handle); |
Chris Wilson | 202f2fe | 2010-10-14 13:20:40 +0100 | [diff] [blame] | 244 | /* drop reference from allocate - handle holds it now */ |
Daniel Vetter | d861e33 | 2013-07-24 23:25:03 +0200 | [diff] [blame] | 245 | drm_gem_object_unreference_unlocked(&obj->base); |
| 246 | if (ret) |
| 247 | return ret; |
Chris Wilson | 202f2fe | 2010-10-14 13:20:40 +0100 | [diff] [blame] | 248 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 249 | *handle_p = handle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 250 | return 0; |
| 251 | } |
| 252 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 253 | int |
| 254 | i915_gem_dumb_create(struct drm_file *file, |
| 255 | struct drm_device *dev, |
| 256 | struct drm_mode_create_dumb *args) |
| 257 | { |
| 258 | /* have to work out size/pitch and return them */ |
Paulo Zanoni | de45eaf | 2013-10-18 18:48:24 -0300 | [diff] [blame] | 259 | args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 260 | args->size = args->pitch * args->height; |
| 261 | return i915_gem_create(file, dev, |
| 262 | args->size, &args->handle); |
| 263 | } |
| 264 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 265 | /** |
| 266 | * Creates a new mm object and returns a handle to it. |
| 267 | */ |
| 268 | int |
| 269 | i915_gem_create_ioctl(struct drm_device *dev, void *data, |
| 270 | struct drm_file *file) |
| 271 | { |
| 272 | struct drm_i915_gem_create *args = data; |
Daniel Vetter | 63ed2cb | 2012-04-23 16:50:50 +0200 | [diff] [blame] | 273 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 274 | return i915_gem_create(file, dev, |
| 275 | args->size, &args->handle); |
| 276 | } |
| 277 | |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 278 | static inline int |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 279 | __copy_to_user_swizzled(char __user *cpu_vaddr, |
| 280 | const char *gpu_vaddr, int gpu_offset, |
| 281 | int length) |
| 282 | { |
| 283 | int ret, cpu_offset = 0; |
| 284 | |
| 285 | while (length > 0) { |
| 286 | int cacheline_end = ALIGN(gpu_offset + 1, 64); |
| 287 | int this_length = min(cacheline_end - gpu_offset, length); |
| 288 | int swizzled_gpu_offset = gpu_offset ^ 64; |
| 289 | |
| 290 | ret = __copy_to_user(cpu_vaddr + cpu_offset, |
| 291 | gpu_vaddr + swizzled_gpu_offset, |
| 292 | this_length); |
| 293 | if (ret) |
| 294 | return ret + length; |
| 295 | |
| 296 | cpu_offset += this_length; |
| 297 | gpu_offset += this_length; |
| 298 | length -= this_length; |
| 299 | } |
| 300 | |
| 301 | return 0; |
| 302 | } |
| 303 | |
| 304 | static inline int |
Ben Widawsky | 4f0c7cf | 2012-04-16 14:07:47 -0700 | [diff] [blame] | 305 | __copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset, |
| 306 | const char __user *cpu_vaddr, |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 307 | int length) |
| 308 | { |
| 309 | int ret, cpu_offset = 0; |
| 310 | |
| 311 | while (length > 0) { |
| 312 | int cacheline_end = ALIGN(gpu_offset + 1, 64); |
| 313 | int this_length = min(cacheline_end - gpu_offset, length); |
| 314 | int swizzled_gpu_offset = gpu_offset ^ 64; |
| 315 | |
| 316 | ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset, |
| 317 | cpu_vaddr + cpu_offset, |
| 318 | this_length); |
| 319 | if (ret) |
| 320 | return ret + length; |
| 321 | |
| 322 | cpu_offset += this_length; |
| 323 | gpu_offset += this_length; |
| 324 | length -= this_length; |
| 325 | } |
| 326 | |
| 327 | return 0; |
| 328 | } |
| 329 | |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 330 | /* |
| 331 | * Pins the specified object's pages and synchronizes the object with |
| 332 | * GPU accesses. Sets needs_clflush to non-zero if the caller should |
| 333 | * flush the object from the CPU cache. |
| 334 | */ |
| 335 | int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj, |
| 336 | int *needs_clflush) |
| 337 | { |
| 338 | int ret; |
| 339 | |
| 340 | *needs_clflush = 0; |
| 341 | |
| 342 | if (!obj->base.filp) |
| 343 | return -EINVAL; |
| 344 | |
| 345 | if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) { |
| 346 | /* If we're not in the cpu read domain, set ourself into the gtt |
| 347 | * read domain and manually flush cachelines (if required). This |
| 348 | * optimizes for the case when the gpu will dirty the data |
| 349 | * anyway again before the next pread happens. */ |
| 350 | *needs_clflush = !cpu_cache_is_coherent(obj->base.dev, |
| 351 | obj->cache_level); |
| 352 | ret = i915_gem_object_wait_rendering(obj, true); |
| 353 | if (ret) |
| 354 | return ret; |
| 355 | } |
| 356 | |
| 357 | ret = i915_gem_object_get_pages(obj); |
| 358 | if (ret) |
| 359 | return ret; |
| 360 | |
| 361 | i915_gem_object_pin_pages(obj); |
| 362 | |
| 363 | return ret; |
| 364 | } |
| 365 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 366 | /* Per-page copy function for the shmem pread fastpath. |
| 367 | * Flushes invalid cachelines before reading the target if |
| 368 | * needs_clflush is set. */ |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 369 | static int |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 370 | shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length, |
| 371 | char __user *user_data, |
| 372 | bool page_do_bit17_swizzling, bool needs_clflush) |
| 373 | { |
| 374 | char *vaddr; |
| 375 | int ret; |
| 376 | |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 377 | if (unlikely(page_do_bit17_swizzling)) |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 378 | return -EINVAL; |
| 379 | |
| 380 | vaddr = kmap_atomic(page); |
| 381 | if (needs_clflush) |
| 382 | drm_clflush_virt_range(vaddr + shmem_page_offset, |
| 383 | page_length); |
| 384 | ret = __copy_to_user_inatomic(user_data, |
| 385 | vaddr + shmem_page_offset, |
| 386 | page_length); |
| 387 | kunmap_atomic(vaddr); |
| 388 | |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 389 | return ret ? -EFAULT : 0; |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 390 | } |
| 391 | |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 392 | static void |
| 393 | shmem_clflush_swizzled_range(char *addr, unsigned long length, |
| 394 | bool swizzled) |
| 395 | { |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 396 | if (unlikely(swizzled)) { |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 397 | unsigned long start = (unsigned long) addr; |
| 398 | unsigned long end = (unsigned long) addr + length; |
| 399 | |
| 400 | /* For swizzling simply ensure that we always flush both |
| 401 | * channels. Lame, but simple and it works. Swizzled |
| 402 | * pwrite/pread is far from a hotpath - current userspace |
| 403 | * doesn't use it at all. */ |
| 404 | start = round_down(start, 128); |
| 405 | end = round_up(end, 128); |
| 406 | |
| 407 | drm_clflush_virt_range((void *)start, end - start); |
| 408 | } else { |
| 409 | drm_clflush_virt_range(addr, length); |
| 410 | } |
| 411 | |
| 412 | } |
| 413 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 414 | /* Only difference to the fast-path function is that this can handle bit17 |
| 415 | * and uses non-atomic copy and kmap functions. */ |
| 416 | static int |
| 417 | shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length, |
| 418 | char __user *user_data, |
| 419 | bool page_do_bit17_swizzling, bool needs_clflush) |
| 420 | { |
| 421 | char *vaddr; |
| 422 | int ret; |
| 423 | |
| 424 | vaddr = kmap(page); |
| 425 | if (needs_clflush) |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 426 | shmem_clflush_swizzled_range(vaddr + shmem_page_offset, |
| 427 | page_length, |
| 428 | page_do_bit17_swizzling); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 429 | |
| 430 | if (page_do_bit17_swizzling) |
| 431 | ret = __copy_to_user_swizzled(user_data, |
| 432 | vaddr, shmem_page_offset, |
| 433 | page_length); |
| 434 | else |
| 435 | ret = __copy_to_user(user_data, |
| 436 | vaddr + shmem_page_offset, |
| 437 | page_length); |
| 438 | kunmap(page); |
| 439 | |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 440 | return ret ? - EFAULT : 0; |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 441 | } |
| 442 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 443 | static int |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 444 | i915_gem_shmem_pread(struct drm_device *dev, |
| 445 | struct drm_i915_gem_object *obj, |
| 446 | struct drm_i915_gem_pread *args, |
| 447 | struct drm_file *file) |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 448 | { |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 449 | char __user *user_data; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 450 | ssize_t remain; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 451 | loff_t offset; |
Ben Widawsky | eb2c0c8 | 2012-02-15 14:42:43 +0100 | [diff] [blame] | 452 | int shmem_page_offset, page_length, ret = 0; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 453 | int obj_do_bit17_swizzling, page_do_bit17_swizzling; |
Daniel Vetter | 96d79b5 | 2012-03-25 19:47:36 +0200 | [diff] [blame] | 454 | int prefaulted = 0; |
Daniel Vetter | 8489731 | 2012-03-25 19:47:31 +0200 | [diff] [blame] | 455 | int needs_clflush = 0; |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 456 | struct sg_page_iter sg_iter; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 457 | |
Ville Syrjälä | 2bb4629 | 2013-02-22 16:12:51 +0200 | [diff] [blame] | 458 | user_data = to_user_ptr(args->data_ptr); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 459 | remain = args->size; |
| 460 | |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 461 | obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 462 | |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 463 | ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush); |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 464 | if (ret) |
| 465 | return ret; |
| 466 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 467 | offset = args->offset; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 468 | |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 469 | for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, |
| 470 | offset >> PAGE_SHIFT) { |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 471 | struct page *page = sg_page_iter_page(&sg_iter); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 472 | |
| 473 | if (remain <= 0) |
| 474 | break; |
| 475 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 476 | /* Operation in this page |
| 477 | * |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 478 | * shmem_page_offset = offset within page in shmem file |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 479 | * page_length = bytes to copy for this page |
| 480 | */ |
Chris Wilson | c8cbbb8 | 2011-05-12 22:17:11 +0100 | [diff] [blame] | 481 | shmem_page_offset = offset_in_page(offset); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 482 | page_length = remain; |
| 483 | if ((shmem_page_offset + page_length) > PAGE_SIZE) |
| 484 | page_length = PAGE_SIZE - shmem_page_offset; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 485 | |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 486 | page_do_bit17_swizzling = obj_do_bit17_swizzling && |
| 487 | (page_to_phys(page) & (1 << 17)) != 0; |
| 488 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 489 | ret = shmem_pread_fast(page, shmem_page_offset, page_length, |
| 490 | user_data, page_do_bit17_swizzling, |
| 491 | needs_clflush); |
| 492 | if (ret == 0) |
| 493 | goto next_page; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 494 | |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 495 | mutex_unlock(&dev->struct_mutex); |
| 496 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 497 | if (likely(!i915.prefault_disable) && !prefaulted) { |
Daniel Vetter | f56f821 | 2012-03-25 19:47:41 +0200 | [diff] [blame] | 498 | ret = fault_in_multipages_writeable(user_data, remain); |
Daniel Vetter | 96d79b5 | 2012-03-25 19:47:36 +0200 | [diff] [blame] | 499 | /* Userspace is tricking us, but we've already clobbered |
| 500 | * its pages with the prefault and promised to write the |
| 501 | * data up to the first fault. Hence ignore any errors |
| 502 | * and just continue. */ |
| 503 | (void)ret; |
| 504 | prefaulted = 1; |
| 505 | } |
| 506 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 507 | ret = shmem_pread_slow(page, shmem_page_offset, page_length, |
| 508 | user_data, page_do_bit17_swizzling, |
| 509 | needs_clflush); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 510 | |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 511 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 512 | |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 513 | if (ret) |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 514 | goto out; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 515 | |
Chris Wilson | 17793c9 | 2014-03-07 08:30:36 +0000 | [diff] [blame] | 516 | next_page: |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 517 | remain -= page_length; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 518 | user_data += page_length; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 519 | offset += page_length; |
| 520 | } |
| 521 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 522 | out: |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 523 | i915_gem_object_unpin_pages(obj); |
| 524 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 525 | return ret; |
| 526 | } |
| 527 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 528 | /** |
| 529 | * Reads data from the object referenced by handle. |
| 530 | * |
| 531 | * On error, the contents of *data are undefined. |
| 532 | */ |
| 533 | int |
| 534 | i915_gem_pread_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 535 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 536 | { |
| 537 | struct drm_i915_gem_pread *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 538 | struct drm_i915_gem_object *obj; |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 539 | int ret = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 540 | |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 541 | if (args->size == 0) |
| 542 | return 0; |
| 543 | |
| 544 | if (!access_ok(VERIFY_WRITE, |
Ville Syrjälä | 2bb4629 | 2013-02-22 16:12:51 +0200 | [diff] [blame] | 545 | to_user_ptr(args->data_ptr), |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 546 | args->size)) |
| 547 | return -EFAULT; |
| 548 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 549 | ret = i915_mutex_lock_interruptible(dev); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 550 | if (ret) |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 551 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 552 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 553 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 554 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 555 | ret = -ENOENT; |
| 556 | goto unlock; |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 557 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 558 | |
Chris Wilson | 7dcd249 | 2010-09-26 20:21:44 +0100 | [diff] [blame] | 559 | /* Bounds check source. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 560 | if (args->offset > obj->base.size || |
| 561 | args->size > obj->base.size - args->offset) { |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 562 | ret = -EINVAL; |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 563 | goto out; |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 564 | } |
| 565 | |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 566 | /* prime objects have no backing filp to GEM pread/pwrite |
| 567 | * pages from. |
| 568 | */ |
| 569 | if (!obj->base.filp) { |
| 570 | ret = -EINVAL; |
| 571 | goto out; |
| 572 | } |
| 573 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 574 | trace_i915_gem_object_pread(obj, args->offset, args->size); |
| 575 | |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 576 | ret = i915_gem_shmem_pread(dev, obj, args, file); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 577 | |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 578 | out: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 579 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 580 | unlock: |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 581 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 582 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 583 | } |
| 584 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 585 | /* This is the fast write path which cannot handle |
| 586 | * page faults in the source data |
Linus Torvalds | 9b7530cc | 2008-10-20 14:16:43 -0700 | [diff] [blame] | 587 | */ |
Linus Torvalds | 9b7530cc | 2008-10-20 14:16:43 -0700 | [diff] [blame] | 588 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 589 | static inline int |
| 590 | fast_user_write(struct io_mapping *mapping, |
| 591 | loff_t page_base, int page_offset, |
| 592 | char __user *user_data, |
| 593 | int length) |
| 594 | { |
Ben Widawsky | 4f0c7cf | 2012-04-16 14:07:47 -0700 | [diff] [blame] | 595 | void __iomem *vaddr_atomic; |
| 596 | void *vaddr; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 597 | unsigned long unwritten; |
| 598 | |
Peter Zijlstra | 3e4d3af | 2010-10-26 14:21:51 -0700 | [diff] [blame] | 599 | vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base); |
Ben Widawsky | 4f0c7cf | 2012-04-16 14:07:47 -0700 | [diff] [blame] | 600 | /* We can use the cpu mem copy function because this is X86. */ |
| 601 | vaddr = (void __force*)vaddr_atomic + page_offset; |
| 602 | unwritten = __copy_from_user_inatomic_nocache(vaddr, |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 603 | user_data, length); |
Peter Zijlstra | 3e4d3af | 2010-10-26 14:21:51 -0700 | [diff] [blame] | 604 | io_mapping_unmap_atomic(vaddr_atomic); |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 605 | return unwritten; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 606 | } |
| 607 | |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 608 | /** |
| 609 | * This is the fast pwrite path, where we copy the data directly from the |
| 610 | * user into the GTT, uncached. |
| 611 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 612 | static int |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 613 | i915_gem_gtt_pwrite_fast(struct drm_device *dev, |
| 614 | struct drm_i915_gem_object *obj, |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 615 | struct drm_i915_gem_pwrite *args, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 616 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 617 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 618 | struct drm_i915_private *dev_priv = dev->dev_private; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 619 | ssize_t remain; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 620 | loff_t offset, page_base; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 621 | char __user *user_data; |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 622 | int page_offset, page_length, ret; |
| 623 | |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 624 | ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK); |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 625 | if (ret) |
| 626 | goto out; |
| 627 | |
| 628 | ret = i915_gem_object_set_to_gtt_domain(obj, true); |
| 629 | if (ret) |
| 630 | goto out_unpin; |
| 631 | |
| 632 | ret = i915_gem_object_put_fence(obj); |
| 633 | if (ret) |
| 634 | goto out_unpin; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 635 | |
Ville Syrjälä | 2bb4629 | 2013-02-22 16:12:51 +0200 | [diff] [blame] | 636 | user_data = to_user_ptr(args->data_ptr); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 637 | remain = args->size; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 638 | |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 639 | offset = i915_gem_obj_ggtt_offset(obj) + args->offset; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 640 | |
| 641 | while (remain > 0) { |
| 642 | /* Operation in this page |
| 643 | * |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 644 | * page_base = page offset within aperture |
| 645 | * page_offset = offset within page |
| 646 | * page_length = bytes to copy for this page |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 647 | */ |
Chris Wilson | c8cbbb8 | 2011-05-12 22:17:11 +0100 | [diff] [blame] | 648 | page_base = offset & PAGE_MASK; |
| 649 | page_offset = offset_in_page(offset); |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 650 | page_length = remain; |
| 651 | if ((page_offset + remain) > PAGE_SIZE) |
| 652 | page_length = PAGE_SIZE - page_offset; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 653 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 654 | /* If we get a fault while copying data, then (presumably) our |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 655 | * source page isn't available. Return the error and we'll |
| 656 | * retry in the slow path. |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 657 | */ |
Ben Widawsky | 5d4545a | 2013-01-17 12:45:15 -0800 | [diff] [blame] | 658 | if (fast_user_write(dev_priv->gtt.mappable, page_base, |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 659 | page_offset, user_data, page_length)) { |
| 660 | ret = -EFAULT; |
| 661 | goto out_unpin; |
| 662 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 663 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 664 | remain -= page_length; |
| 665 | user_data += page_length; |
| 666 | offset += page_length; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 667 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 668 | |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 669 | out_unpin: |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 670 | i915_gem_object_ggtt_unpin(obj); |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 671 | out: |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 672 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 673 | } |
| 674 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 675 | /* Per-page copy function for the shmem pwrite fastpath. |
| 676 | * Flushes invalid cachelines before writing to the target if |
| 677 | * needs_clflush_before is set and flushes out any written cachelines after |
| 678 | * writing if needs_clflush is set. */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 679 | static int |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 680 | shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length, |
| 681 | char __user *user_data, |
| 682 | bool page_do_bit17_swizzling, |
| 683 | bool needs_clflush_before, |
| 684 | bool needs_clflush_after) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 685 | { |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 686 | char *vaddr; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 687 | int ret; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 688 | |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 689 | if (unlikely(page_do_bit17_swizzling)) |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 690 | return -EINVAL; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 691 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 692 | vaddr = kmap_atomic(page); |
| 693 | if (needs_clflush_before) |
| 694 | drm_clflush_virt_range(vaddr + shmem_page_offset, |
| 695 | page_length); |
Chris Wilson | c2831a9 | 2014-03-07 08:30:37 +0000 | [diff] [blame] | 696 | ret = __copy_from_user_inatomic(vaddr + shmem_page_offset, |
| 697 | user_data, page_length); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 698 | if (needs_clflush_after) |
| 699 | drm_clflush_virt_range(vaddr + shmem_page_offset, |
| 700 | page_length); |
| 701 | kunmap_atomic(vaddr); |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 702 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 703 | return ret ? -EFAULT : 0; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 704 | } |
| 705 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 706 | /* Only difference to the fast-path function is that this can handle bit17 |
| 707 | * and uses non-atomic copy and kmap functions. */ |
Eric Anholt | 3043c60 | 2008-10-02 12:24:47 -0700 | [diff] [blame] | 708 | static int |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 709 | shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length, |
| 710 | char __user *user_data, |
| 711 | bool page_do_bit17_swizzling, |
| 712 | bool needs_clflush_before, |
| 713 | bool needs_clflush_after) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 714 | { |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 715 | char *vaddr; |
| 716 | int ret; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 717 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 718 | vaddr = kmap(page); |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 719 | if (unlikely(needs_clflush_before || page_do_bit17_swizzling)) |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 720 | shmem_clflush_swizzled_range(vaddr + shmem_page_offset, |
| 721 | page_length, |
| 722 | page_do_bit17_swizzling); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 723 | if (page_do_bit17_swizzling) |
| 724 | ret = __copy_from_user_swizzled(vaddr, shmem_page_offset, |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 725 | user_data, |
| 726 | page_length); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 727 | else |
| 728 | ret = __copy_from_user(vaddr + shmem_page_offset, |
| 729 | user_data, |
| 730 | page_length); |
| 731 | if (needs_clflush_after) |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 732 | shmem_clflush_swizzled_range(vaddr + shmem_page_offset, |
| 733 | page_length, |
| 734 | page_do_bit17_swizzling); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 735 | kunmap(page); |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 736 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 737 | return ret ? -EFAULT : 0; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 738 | } |
| 739 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 740 | static int |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 741 | i915_gem_shmem_pwrite(struct drm_device *dev, |
| 742 | struct drm_i915_gem_object *obj, |
| 743 | struct drm_i915_gem_pwrite *args, |
| 744 | struct drm_file *file) |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 745 | { |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 746 | ssize_t remain; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 747 | loff_t offset; |
| 748 | char __user *user_data; |
Ben Widawsky | eb2c0c8 | 2012-02-15 14:42:43 +0100 | [diff] [blame] | 749 | int shmem_page_offset, page_length, ret = 0; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 750 | int obj_do_bit17_swizzling, page_do_bit17_swizzling; |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 751 | int hit_slowpath = 0; |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 752 | int needs_clflush_after = 0; |
| 753 | int needs_clflush_before = 0; |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 754 | struct sg_page_iter sg_iter; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 755 | |
Ville Syrjälä | 2bb4629 | 2013-02-22 16:12:51 +0200 | [diff] [blame] | 756 | user_data = to_user_ptr(args->data_ptr); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 757 | remain = args->size; |
| 758 | |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 759 | obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 760 | |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 761 | if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) { |
| 762 | /* If we're not in the cpu write domain, set ourself into the gtt |
| 763 | * write domain and manually flush cachelines (if required). This |
| 764 | * optimizes for the case when the gpu will use the data |
| 765 | * right away and we therefore have to clflush anyway. */ |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 766 | needs_clflush_after = cpu_write_needs_clflush(obj); |
Ben Widawsky | 23f5448 | 2013-09-11 14:57:48 -0700 | [diff] [blame] | 767 | ret = i915_gem_object_wait_rendering(obj, false); |
| 768 | if (ret) |
| 769 | return ret; |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 770 | } |
Chris Wilson | c76ce03 | 2013-08-08 14:41:03 +0100 | [diff] [blame] | 771 | /* Same trick applies to invalidate partially written cachelines read |
| 772 | * before writing. */ |
| 773 | if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) |
| 774 | needs_clflush_before = |
| 775 | !cpu_cache_is_coherent(dev, obj->cache_level); |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 776 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 777 | ret = i915_gem_object_get_pages(obj); |
| 778 | if (ret) |
| 779 | return ret; |
| 780 | |
| 781 | i915_gem_object_pin_pages(obj); |
| 782 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 783 | offset = args->offset; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 784 | obj->dirty = 1; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 785 | |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 786 | for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, |
| 787 | offset >> PAGE_SHIFT) { |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 788 | struct page *page = sg_page_iter_page(&sg_iter); |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 789 | int partial_cacheline_write; |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 790 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 791 | if (remain <= 0) |
| 792 | break; |
| 793 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 794 | /* Operation in this page |
| 795 | * |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 796 | * shmem_page_offset = offset within page in shmem file |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 797 | * page_length = bytes to copy for this page |
| 798 | */ |
Chris Wilson | c8cbbb8 | 2011-05-12 22:17:11 +0100 | [diff] [blame] | 799 | shmem_page_offset = offset_in_page(offset); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 800 | |
| 801 | page_length = remain; |
| 802 | if ((shmem_page_offset + page_length) > PAGE_SIZE) |
| 803 | page_length = PAGE_SIZE - shmem_page_offset; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 804 | |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 805 | /* If we don't overwrite a cacheline completely we need to be |
| 806 | * careful to have up-to-date data by first clflushing. Don't |
| 807 | * overcomplicate things and flush the entire patch. */ |
| 808 | partial_cacheline_write = needs_clflush_before && |
| 809 | ((shmem_page_offset | page_length) |
| 810 | & (boot_cpu_data.x86_clflush_size - 1)); |
| 811 | |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 812 | page_do_bit17_swizzling = obj_do_bit17_swizzling && |
| 813 | (page_to_phys(page) & (1 << 17)) != 0; |
| 814 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 815 | ret = shmem_pwrite_fast(page, shmem_page_offset, page_length, |
| 816 | user_data, page_do_bit17_swizzling, |
| 817 | partial_cacheline_write, |
| 818 | needs_clflush_after); |
| 819 | if (ret == 0) |
| 820 | goto next_page; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 821 | |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 822 | hit_slowpath = 1; |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 823 | mutex_unlock(&dev->struct_mutex); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 824 | ret = shmem_pwrite_slow(page, shmem_page_offset, page_length, |
| 825 | user_data, page_do_bit17_swizzling, |
| 826 | partial_cacheline_write, |
| 827 | needs_clflush_after); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 828 | |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 829 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 830 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 831 | if (ret) |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 832 | goto out; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 833 | |
Chris Wilson | 17793c9 | 2014-03-07 08:30:36 +0000 | [diff] [blame] | 834 | next_page: |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 835 | remain -= page_length; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 836 | user_data += page_length; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 837 | offset += page_length; |
| 838 | } |
| 839 | |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 840 | out: |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 841 | i915_gem_object_unpin_pages(obj); |
| 842 | |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 843 | if (hit_slowpath) { |
Daniel Vetter | 8dcf015 | 2012-11-15 16:53:58 +0100 | [diff] [blame] | 844 | /* |
| 845 | * Fixup: Flush cpu caches in case we didn't flush the dirty |
| 846 | * cachelines in-line while writing and the object moved |
| 847 | * out of the cpu write domain while we've dropped the lock. |
| 848 | */ |
| 849 | if (!needs_clflush_after && |
| 850 | obj->base.write_domain != I915_GEM_DOMAIN_CPU) { |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 851 | if (i915_gem_clflush_object(obj, obj->pin_display)) |
| 852 | i915_gem_chipset_flush(dev); |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 853 | } |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 854 | } |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 855 | |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 856 | if (needs_clflush_after) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 857 | i915_gem_chipset_flush(dev); |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 858 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 859 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 860 | } |
| 861 | |
| 862 | /** |
| 863 | * Writes data to the object referenced by handle. |
| 864 | * |
| 865 | * On error, the contents of the buffer that were to be modified are undefined. |
| 866 | */ |
| 867 | int |
| 868 | i915_gem_pwrite_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 869 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 870 | { |
| 871 | struct drm_i915_gem_pwrite *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 872 | struct drm_i915_gem_object *obj; |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 873 | int ret; |
| 874 | |
| 875 | if (args->size == 0) |
| 876 | return 0; |
| 877 | |
| 878 | if (!access_ok(VERIFY_READ, |
Ville Syrjälä | 2bb4629 | 2013-02-22 16:12:51 +0200 | [diff] [blame] | 879 | to_user_ptr(args->data_ptr), |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 880 | args->size)) |
| 881 | return -EFAULT; |
| 882 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 883 | if (likely(!i915.prefault_disable)) { |
Xiong Zhang | 0b74b50 | 2013-07-19 13:51:24 +0800 | [diff] [blame] | 884 | ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr), |
| 885 | args->size); |
| 886 | if (ret) |
| 887 | return -EFAULT; |
| 888 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 889 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 890 | ret = i915_mutex_lock_interruptible(dev); |
| 891 | if (ret) |
| 892 | return ret; |
| 893 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 894 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 895 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 896 | ret = -ENOENT; |
| 897 | goto unlock; |
| 898 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 899 | |
Chris Wilson | 7dcd249 | 2010-09-26 20:21:44 +0100 | [diff] [blame] | 900 | /* Bounds check destination. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 901 | if (args->offset > obj->base.size || |
| 902 | args->size > obj->base.size - args->offset) { |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 903 | ret = -EINVAL; |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 904 | goto out; |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 905 | } |
| 906 | |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 907 | /* prime objects have no backing filp to GEM pread/pwrite |
| 908 | * pages from. |
| 909 | */ |
| 910 | if (!obj->base.filp) { |
| 911 | ret = -EINVAL; |
| 912 | goto out; |
| 913 | } |
| 914 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 915 | trace_i915_gem_object_pwrite(obj, args->offset, args->size); |
| 916 | |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 917 | ret = -EFAULT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 918 | /* We can only do the GTT pwrite on untiled buffers, as otherwise |
| 919 | * it would end up going through the fenced access, and we'll get |
| 920 | * different detiling behavior between reading and writing. |
| 921 | * pread/pwrite currently are reading and writing from the CPU |
| 922 | * perspective, requiring manual detiling by the client. |
| 923 | */ |
Daniel Vetter | 5c0480f | 2011-12-14 13:57:30 +0100 | [diff] [blame] | 924 | if (obj->phys_obj) { |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 925 | ret = i915_gem_phys_pwrite(dev, obj, args, file); |
Daniel Vetter | 5c0480f | 2011-12-14 13:57:30 +0100 | [diff] [blame] | 926 | goto out; |
| 927 | } |
| 928 | |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 929 | if (obj->tiling_mode == I915_TILING_NONE && |
| 930 | obj->base.write_domain != I915_GEM_DOMAIN_CPU && |
| 931 | cpu_write_needs_clflush(obj)) { |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 932 | ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file); |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 933 | /* Note that the gtt paths might fail with non-page-backed user |
| 934 | * pointers (e.g. gtt mappings when moving data between |
| 935 | * textures). Fallback to the shmem path in that case. */ |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 936 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 937 | |
Chris Wilson | 86a1ee2 | 2012-08-11 15:41:04 +0100 | [diff] [blame] | 938 | if (ret == -EFAULT || ret == -ENOSPC) |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 939 | ret = i915_gem_shmem_pwrite(dev, obj, args, file); |
Daniel Vetter | 5c0480f | 2011-12-14 13:57:30 +0100 | [diff] [blame] | 940 | |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 941 | out: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 942 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 943 | unlock: |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 944 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 945 | return ret; |
| 946 | } |
| 947 | |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 948 | int |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 949 | i915_gem_check_wedge(struct i915_gpu_error *error, |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 950 | bool interruptible) |
| 951 | { |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 952 | if (i915_reset_in_progress(error)) { |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 953 | /* Non-interruptible callers can't handle -EAGAIN, hence return |
| 954 | * -EIO unconditionally for these. */ |
| 955 | if (!interruptible) |
| 956 | return -EIO; |
| 957 | |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 958 | /* Recovery complete, but the reset failed ... */ |
| 959 | if (i915_terminally_wedged(error)) |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 960 | return -EIO; |
| 961 | |
| 962 | return -EAGAIN; |
| 963 | } |
| 964 | |
| 965 | return 0; |
| 966 | } |
| 967 | |
| 968 | /* |
| 969 | * Compare seqno against outstanding lazy request. Emit a request if they are |
| 970 | * equal. |
| 971 | */ |
| 972 | static int |
| 973 | i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno) |
| 974 | { |
| 975 | int ret; |
| 976 | |
| 977 | BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex)); |
| 978 | |
| 979 | ret = 0; |
Chris Wilson | 1823521 | 2013-09-04 10:45:51 +0100 | [diff] [blame] | 980 | if (seqno == ring->outstanding_lazy_seqno) |
Mika Kuoppala | 0025c07 | 2013-06-12 12:35:30 +0300 | [diff] [blame] | 981 | ret = i915_add_request(ring, NULL); |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 982 | |
| 983 | return ret; |
| 984 | } |
| 985 | |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 986 | static void fake_irq(unsigned long data) |
| 987 | { |
| 988 | wake_up_process((struct task_struct *)data); |
| 989 | } |
| 990 | |
| 991 | static bool missed_irq(struct drm_i915_private *dev_priv, |
| 992 | struct intel_ring_buffer *ring) |
| 993 | { |
| 994 | return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings); |
| 995 | } |
| 996 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 997 | static bool can_wait_boost(struct drm_i915_file_private *file_priv) |
| 998 | { |
| 999 | if (file_priv == NULL) |
| 1000 | return true; |
| 1001 | |
| 1002 | return !atomic_xchg(&file_priv->rps_wait_boost, true); |
| 1003 | } |
| 1004 | |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1005 | /** |
| 1006 | * __wait_seqno - wait until execution of seqno has finished |
| 1007 | * @ring: the ring expected to report seqno |
| 1008 | * @seqno: duh! |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1009 | * @reset_counter: reset sequence associated with the given seqno |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1010 | * @interruptible: do an interruptible wait (normally yes) |
| 1011 | * @timeout: in - how long to wait (NULL forever); out - how much time remaining |
| 1012 | * |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1013 | * Note: It is of utmost importance that the passed in seqno and reset_counter |
| 1014 | * values have been read by the caller in an smp safe manner. Where read-side |
| 1015 | * locks are involved, it is sufficient to read the reset_counter before |
| 1016 | * unlocking the lock that protects the seqno. For lockless tricks, the |
| 1017 | * reset_counter _must_ be read before, and an appropriate smp_rmb must be |
| 1018 | * inserted. |
| 1019 | * |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1020 | * Returns 0 if the seqno was found within the alloted time. Else returns the |
| 1021 | * errno with remaining time filled in timeout argument. |
| 1022 | */ |
| 1023 | static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno, |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1024 | unsigned reset_counter, |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 1025 | bool interruptible, |
| 1026 | struct timespec *timeout, |
| 1027 | struct drm_i915_file_private *file_priv) |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1028 | { |
Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 1029 | struct drm_device *dev = ring->dev; |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 1030 | struct drm_i915_private *dev_priv = dev->dev_private; |
Mika Kuoppala | 168c3f2 | 2013-12-12 17:54:42 +0200 | [diff] [blame] | 1031 | const bool irq_test_in_progress = |
| 1032 | ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring); |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1033 | struct timespec before, now; |
| 1034 | DEFINE_WAIT(wait); |
Mika Kuoppala | 47e9766 | 2013-12-10 17:02:43 +0200 | [diff] [blame] | 1035 | unsigned long timeout_expire; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1036 | int ret; |
| 1037 | |
Paulo Zanoni | 5d584b2 | 2014-03-07 20:08:15 -0300 | [diff] [blame] | 1038 | WARN(dev_priv->pm.irqs_disabled, "IRQs disabled\n"); |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1039 | |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1040 | if (i915_seqno_passed(ring->get_seqno(ring, true), seqno)) |
| 1041 | return 0; |
| 1042 | |
Mika Kuoppala | 47e9766 | 2013-12-10 17:02:43 +0200 | [diff] [blame] | 1043 | timeout_expire = timeout ? jiffies + timespec_to_jiffies_timeout(timeout) : 0; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1044 | |
Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 1045 | if (INTEL_INFO(dev)->gen >= 6 && can_wait_boost(file_priv)) { |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 1046 | gen6_rps_boost(dev_priv); |
| 1047 | if (file_priv) |
| 1048 | mod_delayed_work(dev_priv->wq, |
| 1049 | &file_priv->mm.idle_work, |
| 1050 | msecs_to_jiffies(100)); |
| 1051 | } |
| 1052 | |
Mika Kuoppala | 168c3f2 | 2013-12-12 17:54:42 +0200 | [diff] [blame] | 1053 | if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring))) |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1054 | return -ENODEV; |
| 1055 | |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1056 | /* Record current time in case interrupted by signal, or wedged */ |
| 1057 | trace_i915_gem_request_wait_begin(ring, seqno); |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1058 | getrawmonotonic(&before); |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1059 | for (;;) { |
| 1060 | struct timer_list timer; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1061 | |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1062 | prepare_to_wait(&ring->irq_queue, &wait, |
| 1063 | interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE); |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1064 | |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1065 | /* We need to check whether any gpu reset happened in between |
| 1066 | * the caller grabbing the seqno and now ... */ |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1067 | if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) { |
| 1068 | /* ... but upgrade the -EAGAIN to an -EIO if the gpu |
| 1069 | * is truely gone. */ |
| 1070 | ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible); |
| 1071 | if (ret == 0) |
| 1072 | ret = -EAGAIN; |
| 1073 | break; |
| 1074 | } |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1075 | |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1076 | if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) { |
| 1077 | ret = 0; |
| 1078 | break; |
| 1079 | } |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1080 | |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1081 | if (interruptible && signal_pending(current)) { |
| 1082 | ret = -ERESTARTSYS; |
| 1083 | break; |
| 1084 | } |
| 1085 | |
Mika Kuoppala | 47e9766 | 2013-12-10 17:02:43 +0200 | [diff] [blame] | 1086 | if (timeout && time_after_eq(jiffies, timeout_expire)) { |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1087 | ret = -ETIME; |
| 1088 | break; |
| 1089 | } |
| 1090 | |
| 1091 | timer.function = NULL; |
| 1092 | if (timeout || missed_irq(dev_priv, ring)) { |
Mika Kuoppala | 47e9766 | 2013-12-10 17:02:43 +0200 | [diff] [blame] | 1093 | unsigned long expire; |
| 1094 | |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1095 | setup_timer_on_stack(&timer, fake_irq, (unsigned long)current); |
Mika Kuoppala | 47e9766 | 2013-12-10 17:02:43 +0200 | [diff] [blame] | 1096 | expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire; |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1097 | mod_timer(&timer, expire); |
| 1098 | } |
| 1099 | |
Chris Wilson | 5035c27 | 2013-10-04 09:58:46 +0100 | [diff] [blame] | 1100 | io_schedule(); |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1101 | |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1102 | if (timer.function) { |
| 1103 | del_singleshot_timer_sync(&timer); |
| 1104 | destroy_timer_on_stack(&timer); |
| 1105 | } |
| 1106 | } |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1107 | getrawmonotonic(&now); |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1108 | trace_i915_gem_request_wait_end(ring, seqno); |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1109 | |
Mika Kuoppala | 168c3f2 | 2013-12-12 17:54:42 +0200 | [diff] [blame] | 1110 | if (!irq_test_in_progress) |
| 1111 | ring->irq_put(ring); |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1112 | |
| 1113 | finish_wait(&ring->irq_queue, &wait); |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1114 | |
| 1115 | if (timeout) { |
| 1116 | struct timespec sleep_time = timespec_sub(now, before); |
| 1117 | *timeout = timespec_sub(*timeout, sleep_time); |
Chris Wilson | 4f42f4e | 2013-04-26 16:22:46 +0300 | [diff] [blame] | 1118 | if (!timespec_valid(timeout)) /* i.e. negative time remains */ |
| 1119 | set_normalized_timespec(timeout, 0, 0); |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1120 | } |
| 1121 | |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1122 | return ret; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1123 | } |
| 1124 | |
| 1125 | /** |
| 1126 | * Waits for a sequence number to be signaled, and cleans up the |
| 1127 | * request and object lists appropriately for that event. |
| 1128 | */ |
| 1129 | int |
| 1130 | i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno) |
| 1131 | { |
| 1132 | struct drm_device *dev = ring->dev; |
| 1133 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1134 | bool interruptible = dev_priv->mm.interruptible; |
| 1135 | int ret; |
| 1136 | |
| 1137 | BUG_ON(!mutex_is_locked(&dev->struct_mutex)); |
| 1138 | BUG_ON(seqno == 0); |
| 1139 | |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 1140 | ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible); |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1141 | if (ret) |
| 1142 | return ret; |
| 1143 | |
| 1144 | ret = i915_gem_check_olr(ring, seqno); |
| 1145 | if (ret) |
| 1146 | return ret; |
| 1147 | |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1148 | return __wait_seqno(ring, seqno, |
| 1149 | atomic_read(&dev_priv->gpu_error.reset_counter), |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 1150 | interruptible, NULL, NULL); |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1151 | } |
| 1152 | |
Chris Wilson | d26e3af | 2013-06-29 22:05:26 +0100 | [diff] [blame] | 1153 | static int |
| 1154 | i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj, |
| 1155 | struct intel_ring_buffer *ring) |
| 1156 | { |
| 1157 | i915_gem_retire_requests_ring(ring); |
| 1158 | |
| 1159 | /* Manually manage the write flush as we may have not yet |
| 1160 | * retired the buffer. |
| 1161 | * |
| 1162 | * Note that the last_write_seqno is always the earlier of |
| 1163 | * the two (read/write) seqno, so if we haved successfully waited, |
| 1164 | * we know we have passed the last write. |
| 1165 | */ |
| 1166 | obj->last_write_seqno = 0; |
| 1167 | obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS; |
| 1168 | |
| 1169 | return 0; |
| 1170 | } |
| 1171 | |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1172 | /** |
| 1173 | * Ensures that all rendering to the object has completed and the object is |
| 1174 | * safe to unbind from the GTT or access from the CPU. |
| 1175 | */ |
| 1176 | static __must_check int |
| 1177 | i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj, |
| 1178 | bool readonly) |
| 1179 | { |
| 1180 | struct intel_ring_buffer *ring = obj->ring; |
| 1181 | u32 seqno; |
| 1182 | int ret; |
| 1183 | |
| 1184 | seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno; |
| 1185 | if (seqno == 0) |
| 1186 | return 0; |
| 1187 | |
| 1188 | ret = i915_wait_seqno(ring, seqno); |
| 1189 | if (ret) |
| 1190 | return ret; |
| 1191 | |
Chris Wilson | d26e3af | 2013-06-29 22:05:26 +0100 | [diff] [blame] | 1192 | return i915_gem_object_wait_rendering__tail(obj, ring); |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1193 | } |
| 1194 | |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1195 | /* A nonblocking variant of the above wait. This is a highly dangerous routine |
| 1196 | * as the object state may change during this call. |
| 1197 | */ |
| 1198 | static __must_check int |
| 1199 | i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj, |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 1200 | struct drm_i915_file_private *file_priv, |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1201 | bool readonly) |
| 1202 | { |
| 1203 | struct drm_device *dev = obj->base.dev; |
| 1204 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1205 | struct intel_ring_buffer *ring = obj->ring; |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1206 | unsigned reset_counter; |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1207 | u32 seqno; |
| 1208 | int ret; |
| 1209 | |
| 1210 | BUG_ON(!mutex_is_locked(&dev->struct_mutex)); |
| 1211 | BUG_ON(!dev_priv->mm.interruptible); |
| 1212 | |
| 1213 | seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno; |
| 1214 | if (seqno == 0) |
| 1215 | return 0; |
| 1216 | |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 1217 | ret = i915_gem_check_wedge(&dev_priv->gpu_error, true); |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1218 | if (ret) |
| 1219 | return ret; |
| 1220 | |
| 1221 | ret = i915_gem_check_olr(ring, seqno); |
| 1222 | if (ret) |
| 1223 | return ret; |
| 1224 | |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1225 | reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter); |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1226 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 1227 | ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file_priv); |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1228 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | d26e3af | 2013-06-29 22:05:26 +0100 | [diff] [blame] | 1229 | if (ret) |
| 1230 | return ret; |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1231 | |
Chris Wilson | d26e3af | 2013-06-29 22:05:26 +0100 | [diff] [blame] | 1232 | return i915_gem_object_wait_rendering__tail(obj, ring); |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1233 | } |
| 1234 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1235 | /** |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1236 | * Called when user space prepares to use an object with the CPU, either |
| 1237 | * through the mmap ioctl's mapping or a GTT mapping. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1238 | */ |
| 1239 | int |
| 1240 | i915_gem_set_domain_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1241 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1242 | { |
| 1243 | struct drm_i915_gem_set_domain *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1244 | struct drm_i915_gem_object *obj; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1245 | uint32_t read_domains = args->read_domains; |
| 1246 | uint32_t write_domain = args->write_domain; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1247 | int ret; |
| 1248 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1249 | /* Only handle setting domains to types used by the CPU. */ |
Chris Wilson | 21d509e | 2009-06-06 09:46:02 +0100 | [diff] [blame] | 1250 | if (write_domain & I915_GEM_GPU_DOMAINS) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1251 | return -EINVAL; |
| 1252 | |
Chris Wilson | 21d509e | 2009-06-06 09:46:02 +0100 | [diff] [blame] | 1253 | if (read_domains & I915_GEM_GPU_DOMAINS) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1254 | return -EINVAL; |
| 1255 | |
| 1256 | /* Having something in the write domain implies it's in the read |
| 1257 | * domain, and only that read domain. Enforce that in the request. |
| 1258 | */ |
| 1259 | if (write_domain != 0 && read_domains != write_domain) |
| 1260 | return -EINVAL; |
| 1261 | |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1262 | ret = i915_mutex_lock_interruptible(dev); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1263 | if (ret) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1264 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1265 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1266 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 1267 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1268 | ret = -ENOENT; |
| 1269 | goto unlock; |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1270 | } |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1271 | |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1272 | /* Try to flush the object off the GPU without holding the lock. |
| 1273 | * We will repeat the flush holding the lock in the normal manner |
| 1274 | * to catch cases where we are gazumped. |
| 1275 | */ |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 1276 | ret = i915_gem_object_wait_rendering__nonblocking(obj, |
| 1277 | file->driver_priv, |
| 1278 | !write_domain); |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1279 | if (ret) |
| 1280 | goto unref; |
| 1281 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1282 | if (read_domains & I915_GEM_DOMAIN_GTT) { |
| 1283 | ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0); |
Eric Anholt | 0235439 | 2008-11-26 13:58:13 -0800 | [diff] [blame] | 1284 | |
| 1285 | /* Silently promote "you're not bound, there was nothing to do" |
| 1286 | * to success, since the client was just asking us to |
| 1287 | * make sure everything was done. |
| 1288 | */ |
| 1289 | if (ret == -EINVAL) |
| 1290 | ret = 0; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1291 | } else { |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 1292 | ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0); |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1293 | } |
| 1294 | |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1295 | unref: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1296 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1297 | unlock: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1298 | mutex_unlock(&dev->struct_mutex); |
| 1299 | return ret; |
| 1300 | } |
| 1301 | |
| 1302 | /** |
| 1303 | * Called when user space has done writes to this buffer |
| 1304 | */ |
| 1305 | int |
| 1306 | i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1307 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1308 | { |
| 1309 | struct drm_i915_gem_sw_finish *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1310 | struct drm_i915_gem_object *obj; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1311 | int ret = 0; |
| 1312 | |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1313 | ret = i915_mutex_lock_interruptible(dev); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1314 | if (ret) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1315 | return ret; |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1316 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1317 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 1318 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1319 | ret = -ENOENT; |
| 1320 | goto unlock; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1321 | } |
| 1322 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1323 | /* Pinned buffers may be scanout, so flush the cache */ |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 1324 | if (obj->pin_display) |
| 1325 | i915_gem_object_flush_cpu_write_domain(obj, true); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 1326 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1327 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1328 | unlock: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1329 | mutex_unlock(&dev->struct_mutex); |
| 1330 | return ret; |
| 1331 | } |
| 1332 | |
| 1333 | /** |
| 1334 | * Maps the contents of an object, returning the address it is mapped |
| 1335 | * into. |
| 1336 | * |
| 1337 | * While the mapping holds a reference on the contents of the object, it doesn't |
| 1338 | * imply a ref on the object itself. |
| 1339 | */ |
| 1340 | int |
| 1341 | i915_gem_mmap_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1342 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1343 | { |
| 1344 | struct drm_i915_gem_mmap *args = data; |
| 1345 | struct drm_gem_object *obj; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1346 | unsigned long addr; |
| 1347 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1348 | obj = drm_gem_object_lookup(dev, file, args->handle); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1349 | if (obj == NULL) |
Chris Wilson | bf79cb9 | 2010-08-04 14:19:46 +0100 | [diff] [blame] | 1350 | return -ENOENT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1351 | |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1352 | /* prime objects have no backing filp to GEM mmap |
| 1353 | * pages from. |
| 1354 | */ |
| 1355 | if (!obj->filp) { |
| 1356 | drm_gem_object_unreference_unlocked(obj); |
| 1357 | return -EINVAL; |
| 1358 | } |
| 1359 | |
Linus Torvalds | 6be5ceb | 2012-04-20 17:13:58 -0700 | [diff] [blame] | 1360 | addr = vm_mmap(obj->filp, 0, args->size, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1361 | PROT_READ | PROT_WRITE, MAP_SHARED, |
| 1362 | args->offset); |
Luca Barbieri | bc9025b | 2010-02-09 05:49:12 +0000 | [diff] [blame] | 1363 | drm_gem_object_unreference_unlocked(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1364 | if (IS_ERR((void *)addr)) |
| 1365 | return addr; |
| 1366 | |
| 1367 | args->addr_ptr = (uint64_t) addr; |
| 1368 | |
| 1369 | return 0; |
| 1370 | } |
| 1371 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1372 | /** |
| 1373 | * i915_gem_fault - fault a page into the GTT |
| 1374 | * vma: VMA in question |
| 1375 | * vmf: fault info |
| 1376 | * |
| 1377 | * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped |
| 1378 | * from userspace. The fault handler takes care of binding the object to |
| 1379 | * the GTT (if needed), allocating and programming a fence register (again, |
| 1380 | * only if needed based on whether the old reg is still valid or the object |
| 1381 | * is tiled) and inserting a new PTE into the faulting process. |
| 1382 | * |
| 1383 | * Note that the faulting process may involve evicting existing objects |
| 1384 | * from the GTT and/or fence registers to make room. So performance may |
| 1385 | * suffer if the GTT working set is large or there are few fence registers |
| 1386 | * left. |
| 1387 | */ |
| 1388 | int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf) |
| 1389 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1390 | struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data); |
| 1391 | struct drm_device *dev = obj->base.dev; |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 1392 | struct drm_i915_private *dev_priv = dev->dev_private; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1393 | pgoff_t page_offset; |
| 1394 | unsigned long pfn; |
| 1395 | int ret = 0; |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 1396 | bool write = !!(vmf->flags & FAULT_FLAG_WRITE); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1397 | |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1398 | intel_runtime_pm_get(dev_priv); |
| 1399 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1400 | /* We don't use vmf->pgoff since that has the fake offset */ |
| 1401 | page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >> |
| 1402 | PAGE_SHIFT; |
| 1403 | |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 1404 | ret = i915_mutex_lock_interruptible(dev); |
| 1405 | if (ret) |
| 1406 | goto out; |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 1407 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 1408 | trace_i915_gem_object_fault(obj, page_offset, true, write); |
| 1409 | |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 1410 | /* Try to flush the object off the GPU first without holding the lock. |
| 1411 | * Upon reacquiring the lock, we will perform our sanity checks and then |
| 1412 | * repeat the flush holding the lock in the normal manner to catch cases |
| 1413 | * where we are gazumped. |
| 1414 | */ |
| 1415 | ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write); |
| 1416 | if (ret) |
| 1417 | goto unlock; |
| 1418 | |
Chris Wilson | eb119bd | 2012-12-16 12:43:36 +0000 | [diff] [blame] | 1419 | /* Access to snoopable pages through the GTT is incoherent. */ |
| 1420 | if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) { |
| 1421 | ret = -EINVAL; |
| 1422 | goto unlock; |
| 1423 | } |
| 1424 | |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 1425 | /* Now bind it into the GTT if needed */ |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 1426 | ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE); |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 1427 | if (ret) |
| 1428 | goto unlock; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1429 | |
Chris Wilson | c983930 | 2012-11-20 10:45:17 +0000 | [diff] [blame] | 1430 | ret = i915_gem_object_set_to_gtt_domain(obj, write); |
| 1431 | if (ret) |
| 1432 | goto unpin; |
| 1433 | |
| 1434 | ret = i915_gem_object_get_fence(obj); |
| 1435 | if (ret) |
| 1436 | goto unpin; |
Chris Wilson | 7d1c480 | 2010-08-07 21:45:03 +0100 | [diff] [blame] | 1437 | |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 1438 | obj->fault_mappable = true; |
| 1439 | |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 1440 | pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj); |
| 1441 | pfn >>= PAGE_SHIFT; |
| 1442 | pfn += page_offset; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1443 | |
| 1444 | /* Finally, remap it using the new GTT offset */ |
| 1445 | ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn); |
Chris Wilson | c983930 | 2012-11-20 10:45:17 +0000 | [diff] [blame] | 1446 | unpin: |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 1447 | i915_gem_object_ggtt_unpin(obj); |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1448 | unlock: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1449 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 1450 | out: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1451 | switch (ret) { |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 1452 | case -EIO: |
Daniel Vetter | a9340cc | 2012-07-04 22:18:42 +0200 | [diff] [blame] | 1453 | /* If this -EIO is due to a gpu hang, give the reset code a |
| 1454 | * chance to clean up the mess. Otherwise return the proper |
| 1455 | * SIGBUS. */ |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1456 | if (i915_terminally_wedged(&dev_priv->gpu_error)) { |
| 1457 | ret = VM_FAULT_SIGBUS; |
| 1458 | break; |
| 1459 | } |
Chris Wilson | 045e769 | 2010-11-07 09:18:22 +0000 | [diff] [blame] | 1460 | case -EAGAIN: |
Daniel Vetter | 571c608 | 2013-09-12 17:57:28 +0200 | [diff] [blame] | 1461 | /* |
| 1462 | * EAGAIN means the gpu is hung and we'll wait for the error |
| 1463 | * handler to reset everything when re-faulting in |
| 1464 | * i915_mutex_lock_interruptible. |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 1465 | */ |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1466 | case 0: |
| 1467 | case -ERESTARTSYS: |
Chris Wilson | bed636a | 2011-02-11 20:31:19 +0000 | [diff] [blame] | 1468 | case -EINTR: |
Dmitry Rogozhkin | e79e0fe | 2012-10-03 17:15:26 +0300 | [diff] [blame] | 1469 | case -EBUSY: |
| 1470 | /* |
| 1471 | * EBUSY is ok: this just means that another thread |
| 1472 | * already did the job. |
| 1473 | */ |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1474 | ret = VM_FAULT_NOPAGE; |
| 1475 | break; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1476 | case -ENOMEM: |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1477 | ret = VM_FAULT_OOM; |
| 1478 | break; |
Daniel Vetter | a7c2e1a | 2012-10-17 11:17:16 +0200 | [diff] [blame] | 1479 | case -ENOSPC: |
Chris Wilson | 45d6781 | 2014-01-31 11:34:57 +0000 | [diff] [blame] | 1480 | case -EFAULT: |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1481 | ret = VM_FAULT_SIGBUS; |
| 1482 | break; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1483 | default: |
Daniel Vetter | a7c2e1a | 2012-10-17 11:17:16 +0200 | [diff] [blame] | 1484 | WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret); |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1485 | ret = VM_FAULT_SIGBUS; |
| 1486 | break; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1487 | } |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1488 | |
| 1489 | intel_runtime_pm_put(dev_priv); |
| 1490 | return ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1491 | } |
| 1492 | |
Paulo Zanoni | 48018a5 | 2013-12-13 15:22:31 -0200 | [diff] [blame] | 1493 | void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv) |
| 1494 | { |
| 1495 | struct i915_vma *vma; |
| 1496 | |
| 1497 | /* |
| 1498 | * Only the global gtt is relevant for gtt memory mappings, so restrict |
| 1499 | * list traversal to objects bound into the global address space. Note |
| 1500 | * that the active list should be empty, but better safe than sorry. |
| 1501 | */ |
| 1502 | WARN_ON(!list_empty(&dev_priv->gtt.base.active_list)); |
| 1503 | list_for_each_entry(vma, &dev_priv->gtt.base.active_list, mm_list) |
| 1504 | i915_gem_release_mmap(vma->obj); |
| 1505 | list_for_each_entry(vma, &dev_priv->gtt.base.inactive_list, mm_list) |
| 1506 | i915_gem_release_mmap(vma->obj); |
| 1507 | } |
| 1508 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1509 | /** |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1510 | * i915_gem_release_mmap - remove physical page mappings |
| 1511 | * @obj: obj in question |
| 1512 | * |
André Goddard Rosa | af901ca | 2009-11-14 13:09:05 -0200 | [diff] [blame] | 1513 | * Preserve the reservation of the mmapping with the DRM core code, but |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1514 | * relinquish ownership of the pages back to the system. |
| 1515 | * |
| 1516 | * It is vital that we remove the page mapping if we have mapped a tiled |
| 1517 | * object through the GTT and then lose the fence register due to |
| 1518 | * resource pressure. Similarly if the object has been moved out of the |
| 1519 | * aperture, than pages mapped into userspace must be revoked. Removing the |
| 1520 | * mapping will then trigger a page fault on the next user access, allowing |
| 1521 | * fixup by i915_gem_fault(). |
| 1522 | */ |
Eric Anholt | d05ca30 | 2009-07-10 13:02:26 -0700 | [diff] [blame] | 1523 | void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1524 | i915_gem_release_mmap(struct drm_i915_gem_object *obj) |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1525 | { |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 1526 | if (!obj->fault_mappable) |
| 1527 | return; |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1528 | |
David Herrmann | 6796cb1 | 2014-01-03 14:24:19 +0100 | [diff] [blame] | 1529 | drm_vma_node_unmap(&obj->base.vma_node, |
| 1530 | obj->base.dev->anon_inode->i_mapping); |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 1531 | obj->fault_mappable = false; |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1532 | } |
| 1533 | |
Imre Deak | 0fa8779 | 2013-01-07 21:47:35 +0200 | [diff] [blame] | 1534 | uint32_t |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1535 | i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode) |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1536 | { |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1537 | uint32_t gtt_size; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1538 | |
| 1539 | if (INTEL_INFO(dev)->gen >= 4 || |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1540 | tiling_mode == I915_TILING_NONE) |
| 1541 | return size; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1542 | |
| 1543 | /* Previous chips need a power-of-two fence region when tiling */ |
| 1544 | if (INTEL_INFO(dev)->gen == 3) |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1545 | gtt_size = 1024*1024; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1546 | else |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1547 | gtt_size = 512*1024; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1548 | |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1549 | while (gtt_size < size) |
| 1550 | gtt_size <<= 1; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1551 | |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1552 | return gtt_size; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1553 | } |
| 1554 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1555 | /** |
| 1556 | * i915_gem_get_gtt_alignment - return required GTT alignment for an object |
| 1557 | * @obj: object to check |
| 1558 | * |
| 1559 | * Return the required GTT alignment for an object, taking into account |
Daniel Vetter | 5e78330 | 2010-11-14 22:32:36 +0100 | [diff] [blame] | 1560 | * potential fence register mapping. |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1561 | */ |
Imre Deak | d865110c | 2013-01-07 21:47:33 +0200 | [diff] [blame] | 1562 | uint32_t |
| 1563 | i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size, |
| 1564 | int tiling_mode, bool fenced) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1565 | { |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1566 | /* |
| 1567 | * Minimum alignment is 4k (GTT page size), but might be greater |
| 1568 | * if a fence register is needed for the object. |
| 1569 | */ |
Imre Deak | d865110c | 2013-01-07 21:47:33 +0200 | [diff] [blame] | 1570 | if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) || |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1571 | tiling_mode == I915_TILING_NONE) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1572 | return 4096; |
| 1573 | |
| 1574 | /* |
| 1575 | * Previous chips need to be aligned to the size of the smallest |
| 1576 | * fence register that can contain the object. |
| 1577 | */ |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1578 | return i915_gem_get_gtt_size(dev, size, tiling_mode); |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 1579 | } |
| 1580 | |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1581 | static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj) |
| 1582 | { |
| 1583 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
| 1584 | int ret; |
| 1585 | |
David Herrmann | 0de2397 | 2013-07-24 21:07:52 +0200 | [diff] [blame] | 1586 | if (drm_vma_node_has_offset(&obj->base.vma_node)) |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1587 | return 0; |
| 1588 | |
Daniel Vetter | da494d7 | 2012-12-20 15:11:16 +0100 | [diff] [blame] | 1589 | dev_priv->mm.shrinker_no_lock_stealing = true; |
| 1590 | |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1591 | ret = drm_gem_create_mmap_offset(&obj->base); |
| 1592 | if (ret != -ENOSPC) |
Daniel Vetter | da494d7 | 2012-12-20 15:11:16 +0100 | [diff] [blame] | 1593 | goto out; |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1594 | |
| 1595 | /* Badly fragmented mmap space? The only way we can recover |
| 1596 | * space is by destroying unwanted objects. We can't randomly release |
| 1597 | * mmap_offsets as userspace expects them to be persistent for the |
| 1598 | * lifetime of the objects. The closest we can is to release the |
| 1599 | * offsets on purgeable objects by truncating it and marking it purged, |
| 1600 | * which prevents userspace from ever using that object again. |
| 1601 | */ |
| 1602 | i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT); |
| 1603 | ret = drm_gem_create_mmap_offset(&obj->base); |
| 1604 | if (ret != -ENOSPC) |
Daniel Vetter | da494d7 | 2012-12-20 15:11:16 +0100 | [diff] [blame] | 1605 | goto out; |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1606 | |
| 1607 | i915_gem_shrink_all(dev_priv); |
Daniel Vetter | da494d7 | 2012-12-20 15:11:16 +0100 | [diff] [blame] | 1608 | ret = drm_gem_create_mmap_offset(&obj->base); |
| 1609 | out: |
| 1610 | dev_priv->mm.shrinker_no_lock_stealing = false; |
| 1611 | |
| 1612 | return ret; |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1613 | } |
| 1614 | |
| 1615 | static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj) |
| 1616 | { |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1617 | drm_gem_free_mmap_offset(&obj->base); |
| 1618 | } |
| 1619 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1620 | int |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 1621 | i915_gem_mmap_gtt(struct drm_file *file, |
| 1622 | struct drm_device *dev, |
| 1623 | uint32_t handle, |
| 1624 | uint64_t *offset) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1625 | { |
Chris Wilson | da761a6 | 2010-10-27 17:37:08 +0100 | [diff] [blame] | 1626 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1627 | struct drm_i915_gem_object *obj; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1628 | int ret; |
| 1629 | |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1630 | ret = i915_mutex_lock_interruptible(dev); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1631 | if (ret) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1632 | return ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1633 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 1634 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 1635 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1636 | ret = -ENOENT; |
| 1637 | goto unlock; |
| 1638 | } |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1639 | |
Ben Widawsky | 5d4545a | 2013-01-17 12:45:15 -0800 | [diff] [blame] | 1640 | if (obj->base.size > dev_priv->gtt.mappable_end) { |
Chris Wilson | da761a6 | 2010-10-27 17:37:08 +0100 | [diff] [blame] | 1641 | ret = -E2BIG; |
Eric Anholt | ff56b0b | 2011-10-31 23:16:21 -0700 | [diff] [blame] | 1642 | goto out; |
Chris Wilson | da761a6 | 2010-10-27 17:37:08 +0100 | [diff] [blame] | 1643 | } |
| 1644 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1645 | if (obj->madv != I915_MADV_WILLNEED) { |
Chris Wilson | bd9b6a4 | 2014-02-10 09:03:50 +0000 | [diff] [blame] | 1646 | DRM_DEBUG("Attempting to mmap a purgeable buffer\n"); |
Chris Wilson | 8c99e57 | 2014-01-31 11:34:58 +0000 | [diff] [blame] | 1647 | ret = -EFAULT; |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1648 | goto out; |
Chris Wilson | ab18282 | 2009-09-22 18:46:17 +0100 | [diff] [blame] | 1649 | } |
| 1650 | |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1651 | ret = i915_gem_object_create_mmap_offset(obj); |
| 1652 | if (ret) |
| 1653 | goto out; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1654 | |
David Herrmann | 0de2397 | 2013-07-24 21:07:52 +0200 | [diff] [blame] | 1655 | *offset = drm_vma_node_offset_addr(&obj->base.vma_node); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1656 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1657 | out: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1658 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1659 | unlock: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1660 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1661 | return ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1662 | } |
| 1663 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 1664 | /** |
| 1665 | * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing |
| 1666 | * @dev: DRM device |
| 1667 | * @data: GTT mapping ioctl data |
| 1668 | * @file: GEM object info |
| 1669 | * |
| 1670 | * Simply returns the fake offset to userspace so it can mmap it. |
| 1671 | * The mmap call will end up in drm_gem_mmap(), which will set things |
| 1672 | * up so we can get faults in the handler above. |
| 1673 | * |
| 1674 | * The fault handler will take care of binding the object into the GTT |
| 1675 | * (since it may have been evicted to make room for something), allocating |
| 1676 | * a fence register, and mapping the appropriate aperture address into |
| 1677 | * userspace. |
| 1678 | */ |
| 1679 | int |
| 1680 | i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data, |
| 1681 | struct drm_file *file) |
| 1682 | { |
| 1683 | struct drm_i915_gem_mmap_gtt *args = data; |
| 1684 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 1685 | return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset); |
| 1686 | } |
| 1687 | |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 1688 | /* Immediately discard the backing storage */ |
| 1689 | static void |
| 1690 | i915_gem_object_truncate(struct drm_i915_gem_object *obj) |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1691 | { |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1692 | struct inode *inode; |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1693 | |
Chris Wilson | 4d6294bf | 2012-08-11 15:41:05 +0100 | [diff] [blame] | 1694 | i915_gem_object_free_mmap_offset(obj); |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1695 | |
Chris Wilson | 4d6294bf | 2012-08-11 15:41:05 +0100 | [diff] [blame] | 1696 | if (obj->base.filp == NULL) |
| 1697 | return; |
| 1698 | |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 1699 | /* Our goal here is to return as much of the memory as |
| 1700 | * is possible back to the system as we are called from OOM. |
| 1701 | * To do this we must instruct the shmfs to drop all of its |
| 1702 | * backing pages, *now*. |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1703 | */ |
Al Viro | 496ad9a | 2013-01-23 17:07:38 -0500 | [diff] [blame] | 1704 | inode = file_inode(obj->base.filp); |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 1705 | shmem_truncate_range(inode, 0, (loff_t)-1); |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 1706 | |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 1707 | obj->madv = __I915_MADV_PURGED; |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1708 | } |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1709 | |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 1710 | static inline int |
| 1711 | i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj) |
| 1712 | { |
| 1713 | return obj->madv == I915_MADV_DONTNEED; |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1714 | } |
| 1715 | |
Chris Wilson | 5cdf588 | 2010-09-27 15:51:07 +0100 | [diff] [blame] | 1716 | static void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1717 | i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1718 | { |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 1719 | struct sg_page_iter sg_iter; |
| 1720 | int ret; |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1721 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1722 | BUG_ON(obj->madv == __I915_MADV_PURGED); |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 1723 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1724 | ret = i915_gem_object_set_to_cpu_domain(obj, true); |
| 1725 | if (ret) { |
| 1726 | /* In the event of a disaster, abandon all caches and |
| 1727 | * hope for the best. |
| 1728 | */ |
| 1729 | WARN_ON(ret != -EIO); |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 1730 | i915_gem_clflush_object(obj, true); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1731 | obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 1732 | } |
| 1733 | |
Daniel Vetter | 6dacfd2 | 2011-09-12 21:30:02 +0200 | [diff] [blame] | 1734 | if (i915_gem_object_needs_bit17_swizzle(obj)) |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 1735 | i915_gem_object_save_bit_17_swizzle(obj); |
| 1736 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1737 | if (obj->madv == I915_MADV_DONTNEED) |
| 1738 | obj->dirty = 0; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 1739 | |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 1740 | for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) { |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 1741 | struct page *page = sg_page_iter_page(&sg_iter); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1742 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1743 | if (obj->dirty) |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1744 | set_page_dirty(page); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 1745 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1746 | if (obj->madv == I915_MADV_WILLNEED) |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1747 | mark_page_accessed(page); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 1748 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1749 | page_cache_release(page); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 1750 | } |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1751 | obj->dirty = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1752 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1753 | sg_free_table(obj->pages); |
| 1754 | kfree(obj->pages); |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1755 | } |
| 1756 | |
Chris Wilson | dd624af | 2013-01-15 12:39:35 +0000 | [diff] [blame] | 1757 | int |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1758 | i915_gem_object_put_pages(struct drm_i915_gem_object *obj) |
| 1759 | { |
| 1760 | const struct drm_i915_gem_object_ops *ops = obj->ops; |
| 1761 | |
Chris Wilson | 2f745ad | 2012-09-04 21:02:58 +0100 | [diff] [blame] | 1762 | if (obj->pages == NULL) |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1763 | return 0; |
| 1764 | |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 1765 | if (obj->pages_pin_count) |
| 1766 | return -EBUSY; |
| 1767 | |
Ben Widawsky | 9843877 | 2013-07-31 17:00:12 -0700 | [diff] [blame] | 1768 | BUG_ON(i915_gem_obj_bound_any(obj)); |
Ben Widawsky | 3e12302 | 2013-07-31 17:00:04 -0700 | [diff] [blame] | 1769 | |
Chris Wilson | a2165e3 | 2012-12-03 11:49:00 +0000 | [diff] [blame] | 1770 | /* ->put_pages might need to allocate memory for the bit17 swizzle |
| 1771 | * array, hence protect them from being reaped by removing them from gtt |
| 1772 | * lists early. */ |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 1773 | list_del(&obj->global_list); |
Chris Wilson | a2165e3 | 2012-12-03 11:49:00 +0000 | [diff] [blame] | 1774 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1775 | ops->put_pages(obj); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1776 | obj->pages = NULL; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1777 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1778 | if (i915_gem_object_is_purgeable(obj)) |
| 1779 | i915_gem_object_truncate(obj); |
| 1780 | |
| 1781 | return 0; |
| 1782 | } |
| 1783 | |
Chris Wilson | d9973b4 | 2013-10-04 10:33:00 +0100 | [diff] [blame] | 1784 | static unsigned long |
Daniel Vetter | 93927ca | 2013-01-10 18:03:00 +0100 | [diff] [blame] | 1785 | __i915_gem_shrink(struct drm_i915_private *dev_priv, long target, |
| 1786 | bool purgeable_only) |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1787 | { |
Chris Wilson | 57094f8 | 2013-09-04 10:45:50 +0100 | [diff] [blame] | 1788 | struct list_head still_bound_list; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1789 | struct drm_i915_gem_object *obj, *next; |
Chris Wilson | d9973b4 | 2013-10-04 10:33:00 +0100 | [diff] [blame] | 1790 | unsigned long count = 0; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1791 | |
| 1792 | list_for_each_entry_safe(obj, next, |
| 1793 | &dev_priv->mm.unbound_list, |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 1794 | global_list) { |
Daniel Vetter | 93927ca | 2013-01-10 18:03:00 +0100 | [diff] [blame] | 1795 | if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) && |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1796 | i915_gem_object_put_pages(obj) == 0) { |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1797 | count += obj->base.size >> PAGE_SHIFT; |
| 1798 | if (count >= target) |
| 1799 | return count; |
| 1800 | } |
| 1801 | } |
| 1802 | |
Chris Wilson | 57094f8 | 2013-09-04 10:45:50 +0100 | [diff] [blame] | 1803 | /* |
| 1804 | * As we may completely rewrite the bound list whilst unbinding |
| 1805 | * (due to retiring requests) we have to strictly process only |
| 1806 | * one element of the list at the time, and recheck the list |
| 1807 | * on every iteration. |
| 1808 | */ |
| 1809 | INIT_LIST_HEAD(&still_bound_list); |
| 1810 | while (count < target && !list_empty(&dev_priv->mm.bound_list)) { |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 1811 | struct i915_vma *vma, *v; |
Ben Widawsky | 80dcfdb | 2013-07-31 17:00:01 -0700 | [diff] [blame] | 1812 | |
Chris Wilson | 57094f8 | 2013-09-04 10:45:50 +0100 | [diff] [blame] | 1813 | obj = list_first_entry(&dev_priv->mm.bound_list, |
| 1814 | typeof(*obj), global_list); |
| 1815 | list_move_tail(&obj->global_list, &still_bound_list); |
| 1816 | |
Ben Widawsky | 80dcfdb | 2013-07-31 17:00:01 -0700 | [diff] [blame] | 1817 | if (!i915_gem_object_is_purgeable(obj) && purgeable_only) |
| 1818 | continue; |
| 1819 | |
Chris Wilson | 57094f8 | 2013-09-04 10:45:50 +0100 | [diff] [blame] | 1820 | /* |
| 1821 | * Hold a reference whilst we unbind this object, as we may |
| 1822 | * end up waiting for and retiring requests. This might |
| 1823 | * release the final reference (held by the active list) |
| 1824 | * and result in the object being freed from under us. |
| 1825 | * in this object being freed. |
| 1826 | * |
| 1827 | * Note 1: Shrinking the bound list is special since only active |
| 1828 | * (and hence bound objects) can contain such limbo objects, so |
| 1829 | * we don't need special tricks for shrinking the unbound list. |
| 1830 | * The only other place where we have to be careful with active |
| 1831 | * objects suddenly disappearing due to retiring requests is the |
| 1832 | * eviction code. |
| 1833 | * |
| 1834 | * Note 2: Even though the bound list doesn't hold a reference |
| 1835 | * to the object we can safely grab one here: The final object |
| 1836 | * unreferencing and the bound_list are both protected by the |
| 1837 | * dev->struct_mutex and so we won't ever be able to observe an |
| 1838 | * object on the bound_list with a reference count equals 0. |
| 1839 | */ |
| 1840 | drm_gem_object_reference(&obj->base); |
| 1841 | |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 1842 | list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link) |
| 1843 | if (i915_vma_unbind(vma)) |
| 1844 | break; |
Ben Widawsky | 80dcfdb | 2013-07-31 17:00:01 -0700 | [diff] [blame] | 1845 | |
Chris Wilson | 57094f8 | 2013-09-04 10:45:50 +0100 | [diff] [blame] | 1846 | if (i915_gem_object_put_pages(obj) == 0) |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1847 | count += obj->base.size >> PAGE_SHIFT; |
Chris Wilson | 57094f8 | 2013-09-04 10:45:50 +0100 | [diff] [blame] | 1848 | |
| 1849 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1850 | } |
Chris Wilson | 57094f8 | 2013-09-04 10:45:50 +0100 | [diff] [blame] | 1851 | list_splice(&still_bound_list, &dev_priv->mm.bound_list); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1852 | |
| 1853 | return count; |
| 1854 | } |
| 1855 | |
Chris Wilson | d9973b4 | 2013-10-04 10:33:00 +0100 | [diff] [blame] | 1856 | static unsigned long |
Daniel Vetter | 93927ca | 2013-01-10 18:03:00 +0100 | [diff] [blame] | 1857 | i915_gem_purge(struct drm_i915_private *dev_priv, long target) |
| 1858 | { |
| 1859 | return __i915_gem_shrink(dev_priv, target, true); |
| 1860 | } |
| 1861 | |
Chris Wilson | d9973b4 | 2013-10-04 10:33:00 +0100 | [diff] [blame] | 1862 | static unsigned long |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1863 | i915_gem_shrink_all(struct drm_i915_private *dev_priv) |
| 1864 | { |
| 1865 | struct drm_i915_gem_object *obj, *next; |
Dave Chinner | 7dc19d5 | 2013-08-28 10:18:11 +1000 | [diff] [blame] | 1866 | long freed = 0; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1867 | |
| 1868 | i915_gem_evict_everything(dev_priv->dev); |
| 1869 | |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 1870 | list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, |
Dave Chinner | 7dc19d5 | 2013-08-28 10:18:11 +1000 | [diff] [blame] | 1871 | global_list) { |
Chris Wilson | d9973b4 | 2013-10-04 10:33:00 +0100 | [diff] [blame] | 1872 | if (i915_gem_object_put_pages(obj) == 0) |
Dave Chinner | 7dc19d5 | 2013-08-28 10:18:11 +1000 | [diff] [blame] | 1873 | freed += obj->base.size >> PAGE_SHIFT; |
Dave Chinner | 7dc19d5 | 2013-08-28 10:18:11 +1000 | [diff] [blame] | 1874 | } |
| 1875 | return freed; |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 1876 | } |
| 1877 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1878 | static int |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1879 | i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1880 | { |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1881 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1882 | int page_count, i; |
| 1883 | struct address_space *mapping; |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1884 | struct sg_table *st; |
| 1885 | struct scatterlist *sg; |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 1886 | struct sg_page_iter sg_iter; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1887 | struct page *page; |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 1888 | unsigned long last_pfn = 0; /* suppress gcc warning */ |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1889 | gfp_t gfp; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1890 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1891 | /* Assert that the object is not currently in any GPU domain. As it |
| 1892 | * wasn't in the GTT, there shouldn't be any way it could have been in |
| 1893 | * a GPU cache |
| 1894 | */ |
| 1895 | BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS); |
| 1896 | BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS); |
| 1897 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1898 | st = kmalloc(sizeof(*st), GFP_KERNEL); |
| 1899 | if (st == NULL) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1900 | return -ENOMEM; |
| 1901 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1902 | page_count = obj->base.size / PAGE_SIZE; |
| 1903 | if (sg_alloc_table(st, page_count, GFP_KERNEL)) { |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1904 | kfree(st); |
| 1905 | return -ENOMEM; |
| 1906 | } |
| 1907 | |
| 1908 | /* Get the list of pages out of our struct file. They'll be pinned |
| 1909 | * at this point until we release them. |
| 1910 | * |
| 1911 | * Fail silently without starting the shrinker |
| 1912 | */ |
Al Viro | 496ad9a | 2013-01-23 17:07:38 -0500 | [diff] [blame] | 1913 | mapping = file_inode(obj->base.filp)->i_mapping; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1914 | gfp = mapping_gfp_mask(mapping); |
Linus Torvalds | caf4919 | 2012-12-10 10:51:16 -0800 | [diff] [blame] | 1915 | gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1916 | gfp &= ~(__GFP_IO | __GFP_WAIT); |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 1917 | sg = st->sgl; |
| 1918 | st->nents = 0; |
| 1919 | for (i = 0; i < page_count; i++) { |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1920 | page = shmem_read_mapping_page_gfp(mapping, i, gfp); |
| 1921 | if (IS_ERR(page)) { |
| 1922 | i915_gem_purge(dev_priv, page_count); |
| 1923 | page = shmem_read_mapping_page_gfp(mapping, i, gfp); |
| 1924 | } |
| 1925 | if (IS_ERR(page)) { |
| 1926 | /* We've tried hard to allocate the memory by reaping |
| 1927 | * our own buffer, now let the real VM do its job and |
| 1928 | * go down in flames if truly OOM. |
| 1929 | */ |
Linus Torvalds | caf4919 | 2012-12-10 10:51:16 -0800 | [diff] [blame] | 1930 | gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1931 | gfp |= __GFP_IO | __GFP_WAIT; |
| 1932 | |
| 1933 | i915_gem_shrink_all(dev_priv); |
| 1934 | page = shmem_read_mapping_page_gfp(mapping, i, gfp); |
| 1935 | if (IS_ERR(page)) |
| 1936 | goto err_pages; |
| 1937 | |
Linus Torvalds | caf4919 | 2012-12-10 10:51:16 -0800 | [diff] [blame] | 1938 | gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1939 | gfp &= ~(__GFP_IO | __GFP_WAIT); |
| 1940 | } |
Konrad Rzeszutek Wilk | 426729d | 2013-06-24 11:47:48 -0400 | [diff] [blame] | 1941 | #ifdef CONFIG_SWIOTLB |
| 1942 | if (swiotlb_nr_tbl()) { |
| 1943 | st->nents++; |
| 1944 | sg_set_page(sg, page, PAGE_SIZE, 0); |
| 1945 | sg = sg_next(sg); |
| 1946 | continue; |
| 1947 | } |
| 1948 | #endif |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 1949 | if (!i || page_to_pfn(page) != last_pfn + 1) { |
| 1950 | if (i) |
| 1951 | sg = sg_next(sg); |
| 1952 | st->nents++; |
| 1953 | sg_set_page(sg, page, PAGE_SIZE, 0); |
| 1954 | } else { |
| 1955 | sg->length += PAGE_SIZE; |
| 1956 | } |
| 1957 | last_pfn = page_to_pfn(page); |
Daniel Vetter | 3bbbe70 | 2013-10-07 17:15:45 -0300 | [diff] [blame] | 1958 | |
| 1959 | /* Check that the i965g/gm workaround works. */ |
| 1960 | WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1961 | } |
Konrad Rzeszutek Wilk | 426729d | 2013-06-24 11:47:48 -0400 | [diff] [blame] | 1962 | #ifdef CONFIG_SWIOTLB |
| 1963 | if (!swiotlb_nr_tbl()) |
| 1964 | #endif |
| 1965 | sg_mark_end(sg); |
Chris Wilson | 74ce6b6 | 2012-10-19 15:51:06 +0100 | [diff] [blame] | 1966 | obj->pages = st; |
| 1967 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1968 | if (i915_gem_object_needs_bit17_swizzle(obj)) |
| 1969 | i915_gem_object_do_bit_17_swizzle(obj); |
| 1970 | |
| 1971 | return 0; |
| 1972 | |
| 1973 | err_pages: |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 1974 | sg_mark_end(sg); |
| 1975 | for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 1976 | page_cache_release(sg_page_iter_page(&sg_iter)); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1977 | sg_free_table(st); |
| 1978 | kfree(st); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1979 | return PTR_ERR(page); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1980 | } |
| 1981 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1982 | /* Ensure that the associated pages are gathered from the backing storage |
| 1983 | * and pinned into our object. i915_gem_object_get_pages() may be called |
| 1984 | * multiple times before they are released by a single call to |
| 1985 | * i915_gem_object_put_pages() - once the pages are no longer referenced |
| 1986 | * either as a result of memory pressure (reaping pages under the shrinker) |
| 1987 | * or as the object is itself released. |
| 1988 | */ |
| 1989 | int |
| 1990 | i915_gem_object_get_pages(struct drm_i915_gem_object *obj) |
| 1991 | { |
| 1992 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
| 1993 | const struct drm_i915_gem_object_ops *ops = obj->ops; |
| 1994 | int ret; |
| 1995 | |
Chris Wilson | 2f745ad | 2012-09-04 21:02:58 +0100 | [diff] [blame] | 1996 | if (obj->pages) |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1997 | return 0; |
| 1998 | |
Chris Wilson | 43e28f0 | 2013-01-08 10:53:09 +0000 | [diff] [blame] | 1999 | if (obj->madv != I915_MADV_WILLNEED) { |
Chris Wilson | bd9b6a4 | 2014-02-10 09:03:50 +0000 | [diff] [blame] | 2000 | DRM_DEBUG("Attempting to obtain a purgeable object\n"); |
Chris Wilson | 8c99e57 | 2014-01-31 11:34:58 +0000 | [diff] [blame] | 2001 | return -EFAULT; |
Chris Wilson | 43e28f0 | 2013-01-08 10:53:09 +0000 | [diff] [blame] | 2002 | } |
| 2003 | |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 2004 | BUG_ON(obj->pages_pin_count); |
| 2005 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2006 | ret = ops->get_pages(obj); |
| 2007 | if (ret) |
| 2008 | return ret; |
| 2009 | |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 2010 | list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list); |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2011 | return 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2012 | } |
| 2013 | |
Ben Widawsky | e2d05a8 | 2013-09-24 09:57:58 -0700 | [diff] [blame] | 2014 | static void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2015 | i915_gem_object_move_to_active(struct drm_i915_gem_object *obj, |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2016 | struct intel_ring_buffer *ring) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2017 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2018 | struct drm_device *dev = obj->base.dev; |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 2019 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2020 | u32 seqno = intel_ring_get_seqno(ring); |
Daniel Vetter | 617dbe2 | 2010-02-11 22:16:02 +0100 | [diff] [blame] | 2021 | |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2022 | BUG_ON(ring == NULL); |
Chris Wilson | 02978ff | 2013-07-09 09:22:39 +0100 | [diff] [blame] | 2023 | if (obj->ring != ring && obj->last_write_seqno) { |
| 2024 | /* Keep the seqno relative to the current ring */ |
| 2025 | obj->last_write_seqno = seqno; |
| 2026 | } |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2027 | obj->ring = ring; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2028 | |
| 2029 | /* Add a reference if we're newly entering the active list. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2030 | if (!obj->active) { |
| 2031 | drm_gem_object_reference(&obj->base); |
| 2032 | obj->active = 1; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2033 | } |
Daniel Vetter | e35a41d | 2010-02-11 22:13:59 +0100 | [diff] [blame] | 2034 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2035 | list_move_tail(&obj->ring_list, &ring->active_list); |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2036 | |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 2037 | obj->last_read_seqno = seqno; |
Chris Wilson | 7dd4906 | 2012-03-21 10:48:18 +0000 | [diff] [blame] | 2038 | |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2039 | if (obj->fenced_gpu_access) { |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2040 | obj->last_fenced_seqno = seqno; |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2041 | |
Chris Wilson | 7dd4906 | 2012-03-21 10:48:18 +0000 | [diff] [blame] | 2042 | /* Bump MRU to take account of the delayed flush */ |
| 2043 | if (obj->fence_reg != I915_FENCE_REG_NONE) { |
| 2044 | struct drm_i915_fence_reg *reg; |
| 2045 | |
| 2046 | reg = &dev_priv->fence_regs[obj->fence_reg]; |
| 2047 | list_move_tail(®->lru_list, |
| 2048 | &dev_priv->mm.fence_list); |
| 2049 | } |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2050 | } |
| 2051 | } |
| 2052 | |
Ben Widawsky | e2d05a8 | 2013-09-24 09:57:58 -0700 | [diff] [blame] | 2053 | void i915_vma_move_to_active(struct i915_vma *vma, |
| 2054 | struct intel_ring_buffer *ring) |
| 2055 | { |
| 2056 | list_move_tail(&vma->mm_list, &vma->vm->active_list); |
| 2057 | return i915_gem_object_move_to_active(vma->obj, ring); |
| 2058 | } |
| 2059 | |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2060 | static void |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2061 | i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj) |
| 2062 | { |
Ben Widawsky | ca191b1 | 2013-07-31 17:00:14 -0700 | [diff] [blame] | 2063 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
Ben Widawsky | feb822c | 2013-12-06 14:10:51 -0800 | [diff] [blame] | 2064 | struct i915_address_space *vm; |
| 2065 | struct i915_vma *vma; |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2066 | |
Chris Wilson | 65ce302 | 2012-07-20 12:41:02 +0100 | [diff] [blame] | 2067 | BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS); |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2068 | BUG_ON(!obj->active); |
Chris Wilson | 65ce302 | 2012-07-20 12:41:02 +0100 | [diff] [blame] | 2069 | |
Ben Widawsky | feb822c | 2013-12-06 14:10:51 -0800 | [diff] [blame] | 2070 | list_for_each_entry(vm, &dev_priv->vm_list, global_link) { |
| 2071 | vma = i915_gem_obj_to_vma(obj, vm); |
| 2072 | if (vma && !list_empty(&vma->mm_list)) |
| 2073 | list_move_tail(&vma->mm_list, &vm->inactive_list); |
| 2074 | } |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2075 | |
Chris Wilson | 65ce302 | 2012-07-20 12:41:02 +0100 | [diff] [blame] | 2076 | list_del_init(&obj->ring_list); |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2077 | obj->ring = NULL; |
| 2078 | |
Chris Wilson | 65ce302 | 2012-07-20 12:41:02 +0100 | [diff] [blame] | 2079 | obj->last_read_seqno = 0; |
| 2080 | obj->last_write_seqno = 0; |
| 2081 | obj->base.write_domain = 0; |
| 2082 | |
| 2083 | obj->last_fenced_seqno = 0; |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2084 | obj->fenced_gpu_access = false; |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2085 | |
| 2086 | obj->active = 0; |
| 2087 | drm_gem_object_unreference(&obj->base); |
| 2088 | |
| 2089 | WARN_ON(i915_verify_lists(dev)); |
Eric Anholt | ce44b0e | 2008-11-06 16:00:31 -0800 | [diff] [blame] | 2090 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2091 | |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2092 | static int |
Mika Kuoppala | fca26bb | 2012-12-19 11:13:08 +0200 | [diff] [blame] | 2093 | i915_gem_init_seqno(struct drm_device *dev, u32 seqno) |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 2094 | { |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2095 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2096 | struct intel_ring_buffer *ring; |
| 2097 | int ret, i, j; |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 2098 | |
Chris Wilson | 107f27a5 | 2012-12-10 13:56:17 +0200 | [diff] [blame] | 2099 | /* Carefully retire all requests without writing to the rings */ |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2100 | for_each_ring(ring, dev_priv, i) { |
Chris Wilson | 107f27a5 | 2012-12-10 13:56:17 +0200 | [diff] [blame] | 2101 | ret = intel_ring_idle(ring); |
| 2102 | if (ret) |
| 2103 | return ret; |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2104 | } |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2105 | i915_gem_retire_requests(dev); |
Chris Wilson | 107f27a5 | 2012-12-10 13:56:17 +0200 | [diff] [blame] | 2106 | |
| 2107 | /* Finally reset hw state */ |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2108 | for_each_ring(ring, dev_priv, i) { |
Mika Kuoppala | fca26bb | 2012-12-19 11:13:08 +0200 | [diff] [blame] | 2109 | intel_ring_init_seqno(ring, seqno); |
Mika Kuoppala | 498d2ac | 2012-12-04 15:12:04 +0200 | [diff] [blame] | 2110 | |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2111 | for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++) |
| 2112 | ring->sync_seqno[j] = 0; |
| 2113 | } |
| 2114 | |
| 2115 | return 0; |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 2116 | } |
| 2117 | |
Mika Kuoppala | fca26bb | 2012-12-19 11:13:08 +0200 | [diff] [blame] | 2118 | int i915_gem_set_seqno(struct drm_device *dev, u32 seqno) |
| 2119 | { |
| 2120 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2121 | int ret; |
| 2122 | |
| 2123 | if (seqno == 0) |
| 2124 | return -EINVAL; |
| 2125 | |
| 2126 | /* HWS page needs to be set less than what we |
| 2127 | * will inject to ring |
| 2128 | */ |
| 2129 | ret = i915_gem_init_seqno(dev, seqno - 1); |
| 2130 | if (ret) |
| 2131 | return ret; |
| 2132 | |
| 2133 | /* Carefully set the last_seqno value so that wrap |
| 2134 | * detection still works |
| 2135 | */ |
| 2136 | dev_priv->next_seqno = seqno; |
| 2137 | dev_priv->last_seqno = seqno - 1; |
| 2138 | if (dev_priv->last_seqno == 0) |
| 2139 | dev_priv->last_seqno--; |
| 2140 | |
| 2141 | return 0; |
| 2142 | } |
| 2143 | |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2144 | int |
| 2145 | i915_gem_get_seqno(struct drm_device *dev, u32 *seqno) |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 2146 | { |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2147 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 2148 | |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2149 | /* reserve 0 for non-seqno */ |
| 2150 | if (dev_priv->next_seqno == 0) { |
Mika Kuoppala | fca26bb | 2012-12-19 11:13:08 +0200 | [diff] [blame] | 2151 | int ret = i915_gem_init_seqno(dev, 0); |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2152 | if (ret) |
| 2153 | return ret; |
| 2154 | |
| 2155 | dev_priv->next_seqno = 1; |
| 2156 | } |
| 2157 | |
Mika Kuoppala | f72b343 | 2012-12-10 15:41:48 +0200 | [diff] [blame] | 2158 | *seqno = dev_priv->last_seqno = dev_priv->next_seqno++; |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2159 | return 0; |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 2160 | } |
| 2161 | |
Mika Kuoppala | 0025c07 | 2013-06-12 12:35:30 +0300 | [diff] [blame] | 2162 | int __i915_add_request(struct intel_ring_buffer *ring, |
| 2163 | struct drm_file *file, |
Mika Kuoppala | 7d736f4 | 2013-06-12 15:01:39 +0300 | [diff] [blame] | 2164 | struct drm_i915_gem_object *obj, |
Mika Kuoppala | 0025c07 | 2013-06-12 12:35:30 +0300 | [diff] [blame] | 2165 | u32 *out_seqno) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2166 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 2167 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
Chris Wilson | acb868d | 2012-09-26 13:47:30 +0100 | [diff] [blame] | 2168 | struct drm_i915_gem_request *request; |
Mika Kuoppala | 7d736f4 | 2013-06-12 15:01:39 +0300 | [diff] [blame] | 2169 | u32 request_ring_position, request_start; |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 2170 | int ret; |
| 2171 | |
Mika Kuoppala | 7d736f4 | 2013-06-12 15:01:39 +0300 | [diff] [blame] | 2172 | request_start = intel_ring_get_tail(ring); |
Daniel Vetter | cc889e0 | 2012-06-13 20:45:19 +0200 | [diff] [blame] | 2173 | /* |
| 2174 | * Emit any outstanding flushes - execbuf can fail to emit the flush |
| 2175 | * after having emitted the batchbuffer command. Hence we need to fix |
| 2176 | * things up similar to emitting the lazy request. The difference here |
| 2177 | * is that the flush _must_ happen before the next request, no matter |
| 2178 | * what. |
| 2179 | */ |
Chris Wilson | a7b9761 | 2012-07-20 12:41:08 +0100 | [diff] [blame] | 2180 | ret = intel_ring_flush_all_caches(ring); |
| 2181 | if (ret) |
| 2182 | return ret; |
Daniel Vetter | cc889e0 | 2012-06-13 20:45:19 +0200 | [diff] [blame] | 2183 | |
Chris Wilson | 3c0e234 | 2013-09-04 10:45:52 +0100 | [diff] [blame] | 2184 | request = ring->preallocated_lazy_request; |
| 2185 | if (WARN_ON(request == NULL)) |
Chris Wilson | acb868d | 2012-09-26 13:47:30 +0100 | [diff] [blame] | 2186 | return -ENOMEM; |
Daniel Vetter | cc889e0 | 2012-06-13 20:45:19 +0200 | [diff] [blame] | 2187 | |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 2188 | /* Record the position of the start of the request so that |
| 2189 | * should we detect the updated seqno part-way through the |
| 2190 | * GPU processing the request, we never over-estimate the |
| 2191 | * position of the head. |
| 2192 | */ |
| 2193 | request_ring_position = intel_ring_get_tail(ring); |
| 2194 | |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2195 | ret = ring->add_request(ring); |
Chris Wilson | 3c0e234 | 2013-09-04 10:45:52 +0100 | [diff] [blame] | 2196 | if (ret) |
Chris Wilson | 3bb73ab | 2012-07-20 12:40:59 +0100 | [diff] [blame] | 2197 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2198 | |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2199 | request->seqno = intel_ring_get_seqno(ring); |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2200 | request->ring = ring; |
Mika Kuoppala | 7d736f4 | 2013-06-12 15:01:39 +0300 | [diff] [blame] | 2201 | request->head = request_start; |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 2202 | request->tail = request_ring_position; |
Mika Kuoppala | 7d736f4 | 2013-06-12 15:01:39 +0300 | [diff] [blame] | 2203 | |
| 2204 | /* Whilst this request exists, batch_obj will be on the |
| 2205 | * active_list, and so will hold the active reference. Only when this |
| 2206 | * request is retired will the the batch_obj be moved onto the |
| 2207 | * inactive_list and lose its active reference. Hence we do not need |
| 2208 | * to explicitly hold another reference here. |
| 2209 | */ |
Chris Wilson | 9a7e0c2 | 2013-08-26 19:50:54 -0300 | [diff] [blame] | 2210 | request->batch_obj = obj; |
Mika Kuoppala | 0e50e96 | 2013-05-02 16:48:08 +0300 | [diff] [blame] | 2211 | |
Chris Wilson | 9a7e0c2 | 2013-08-26 19:50:54 -0300 | [diff] [blame] | 2212 | /* Hold a reference to the current context so that we can inspect |
| 2213 | * it later in case a hangcheck error event fires. |
| 2214 | */ |
| 2215 | request->ctx = ring->last_context; |
Mika Kuoppala | 0e50e96 | 2013-05-02 16:48:08 +0300 | [diff] [blame] | 2216 | if (request->ctx) |
| 2217 | i915_gem_context_reference(request->ctx); |
| 2218 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2219 | request->emitted_jiffies = jiffies; |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2220 | list_add_tail(&request->list, &ring->request_list); |
Chris Wilson | 3bb73ab | 2012-07-20 12:40:59 +0100 | [diff] [blame] | 2221 | request->file_priv = NULL; |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2222 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2223 | if (file) { |
| 2224 | struct drm_i915_file_private *file_priv = file->driver_priv; |
| 2225 | |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 2226 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 2227 | request->file_priv = file_priv; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 2228 | list_add_tail(&request->client_list, |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 2229 | &file_priv->mm.request_list); |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 2230 | spin_unlock(&file_priv->mm.lock); |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 2231 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2232 | |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2233 | trace_i915_gem_request_add(ring, request->seqno); |
Chris Wilson | 1823521 | 2013-09-04 10:45:51 +0100 | [diff] [blame] | 2234 | ring->outstanding_lazy_seqno = 0; |
Chris Wilson | 3c0e234 | 2013-09-04 10:45:52 +0100 | [diff] [blame] | 2235 | ring->preallocated_lazy_request = NULL; |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2236 | |
Daniel Vetter | db1b76c | 2013-07-09 16:51:37 +0200 | [diff] [blame] | 2237 | if (!dev_priv->ums.mm_suspended) { |
Mika Kuoppala | 10cd45b | 2013-07-03 17:22:08 +0300 | [diff] [blame] | 2238 | i915_queue_hangcheck(ring->dev); |
| 2239 | |
Chris Wilson | f62a007 | 2014-02-21 17:55:39 +0000 | [diff] [blame] | 2240 | cancel_delayed_work_sync(&dev_priv->mm.idle_work); |
| 2241 | queue_delayed_work(dev_priv->wq, |
| 2242 | &dev_priv->mm.retire_work, |
| 2243 | round_jiffies_up_relative(HZ)); |
| 2244 | intel_mark_busy(dev_priv->dev); |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 2245 | } |
Daniel Vetter | cc889e0 | 2012-06-13 20:45:19 +0200 | [diff] [blame] | 2246 | |
Chris Wilson | acb868d | 2012-09-26 13:47:30 +0100 | [diff] [blame] | 2247 | if (out_seqno) |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2248 | *out_seqno = request->seqno; |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 2249 | return 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2250 | } |
| 2251 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 2252 | static inline void |
| 2253 | i915_gem_request_remove_from_client(struct drm_i915_gem_request *request) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2254 | { |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 2255 | struct drm_i915_file_private *file_priv = request->file_priv; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2256 | |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 2257 | if (!file_priv) |
| 2258 | return; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2259 | |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 2260 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2261 | list_del(&request->client_list); |
| 2262 | request->file_priv = NULL; |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 2263 | spin_unlock(&file_priv->mm.lock); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2264 | } |
| 2265 | |
Mika Kuoppala | 939fd76 | 2014-01-30 19:04:44 +0200 | [diff] [blame] | 2266 | static bool i915_context_is_banned(struct drm_i915_private *dev_priv, |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2267 | const struct i915_hw_context *ctx) |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 2268 | { |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2269 | unsigned long elapsed; |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 2270 | |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2271 | elapsed = get_seconds() - ctx->hang_stats.guilty_ts; |
| 2272 | |
| 2273 | if (ctx->hang_stats.banned) |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 2274 | return true; |
| 2275 | |
| 2276 | if (elapsed <= DRM_I915_CTX_BAN_PERIOD) { |
Ville Syrjälä | ccc7bed | 2014-02-21 16:26:47 +0200 | [diff] [blame] | 2277 | if (!i915_gem_context_is_default(ctx)) { |
Mika Kuoppala | 3fac897 | 2014-01-30 16:05:48 +0200 | [diff] [blame] | 2278 | DRM_DEBUG("context hanging too fast, banning!\n"); |
Ville Syrjälä | ccc7bed | 2014-02-21 16:26:47 +0200 | [diff] [blame] | 2279 | return true; |
| 2280 | } else if (dev_priv->gpu_error.stop_rings == 0) { |
| 2281 | DRM_ERROR("gpu hanging too fast, banning!\n"); |
| 2282 | return true; |
Mika Kuoppala | 3fac897 | 2014-01-30 16:05:48 +0200 | [diff] [blame] | 2283 | } |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 2284 | } |
| 2285 | |
| 2286 | return false; |
| 2287 | } |
| 2288 | |
Mika Kuoppala | 939fd76 | 2014-01-30 19:04:44 +0200 | [diff] [blame] | 2289 | static void i915_set_reset_status(struct drm_i915_private *dev_priv, |
| 2290 | struct i915_hw_context *ctx, |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2291 | const bool guilty) |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2292 | { |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2293 | struct i915_ctx_hang_stats *hs; |
| 2294 | |
| 2295 | if (WARN_ON(!ctx)) |
| 2296 | return; |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2297 | |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2298 | hs = &ctx->hang_stats; |
| 2299 | |
| 2300 | if (guilty) { |
Mika Kuoppala | 939fd76 | 2014-01-30 19:04:44 +0200 | [diff] [blame] | 2301 | hs->banned = i915_context_is_banned(dev_priv, ctx); |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2302 | hs->batch_active++; |
| 2303 | hs->guilty_ts = get_seconds(); |
| 2304 | } else { |
| 2305 | hs->batch_pending++; |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2306 | } |
| 2307 | } |
| 2308 | |
Mika Kuoppala | 0e50e96 | 2013-05-02 16:48:08 +0300 | [diff] [blame] | 2309 | static void i915_gem_free_request(struct drm_i915_gem_request *request) |
| 2310 | { |
| 2311 | list_del(&request->list); |
| 2312 | i915_gem_request_remove_from_client(request); |
| 2313 | |
| 2314 | if (request->ctx) |
| 2315 | i915_gem_context_unreference(request->ctx); |
| 2316 | |
| 2317 | kfree(request); |
| 2318 | } |
| 2319 | |
Chris Wilson | 8d9fc7f | 2014-02-25 17:11:23 +0200 | [diff] [blame] | 2320 | struct drm_i915_gem_request * |
| 2321 | i915_gem_find_active_request(struct intel_ring_buffer *ring) |
Chris Wilson | 9375e44 | 2010-09-19 12:21:28 +0100 | [diff] [blame] | 2322 | { |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2323 | struct drm_i915_gem_request *request; |
Chris Wilson | 8d9fc7f | 2014-02-25 17:11:23 +0200 | [diff] [blame] | 2324 | u32 completed_seqno; |
| 2325 | |
| 2326 | completed_seqno = ring->get_seqno(ring, false); |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2327 | |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2328 | list_for_each_entry(request, &ring->request_list, list) { |
| 2329 | if (i915_seqno_passed(completed_seqno, request->seqno)) |
| 2330 | continue; |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2331 | |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2332 | return request; |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2333 | } |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2334 | |
| 2335 | return NULL; |
| 2336 | } |
| 2337 | |
| 2338 | static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv, |
| 2339 | struct intel_ring_buffer *ring) |
| 2340 | { |
| 2341 | struct drm_i915_gem_request *request; |
| 2342 | bool ring_hung; |
| 2343 | |
Chris Wilson | 8d9fc7f | 2014-02-25 17:11:23 +0200 | [diff] [blame] | 2344 | request = i915_gem_find_active_request(ring); |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2345 | |
| 2346 | if (request == NULL) |
| 2347 | return; |
| 2348 | |
| 2349 | ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG; |
| 2350 | |
Mika Kuoppala | 939fd76 | 2014-01-30 19:04:44 +0200 | [diff] [blame] | 2351 | i915_set_reset_status(dev_priv, request->ctx, ring_hung); |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2352 | |
| 2353 | list_for_each_entry_continue(request, &ring->request_list, list) |
Mika Kuoppala | 939fd76 | 2014-01-30 19:04:44 +0200 | [diff] [blame] | 2354 | i915_set_reset_status(dev_priv, request->ctx, false); |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2355 | } |
| 2356 | |
| 2357 | static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv, |
| 2358 | struct intel_ring_buffer *ring) |
| 2359 | { |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 2360 | while (!list_empty(&ring->active_list)) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2361 | struct drm_i915_gem_object *obj; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2362 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2363 | obj = list_first_entry(&ring->active_list, |
| 2364 | struct drm_i915_gem_object, |
| 2365 | ring_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2366 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2367 | i915_gem_object_move_to_inactive(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2368 | } |
Ben Widawsky | 1d62bee | 2014-01-01 10:15:13 -0800 | [diff] [blame] | 2369 | |
| 2370 | /* |
| 2371 | * We must free the requests after all the corresponding objects have |
| 2372 | * been moved off active lists. Which is the same order as the normal |
| 2373 | * retire_requests function does. This is important if object hold |
| 2374 | * implicit references on things like e.g. ppgtt address spaces through |
| 2375 | * the request. |
| 2376 | */ |
| 2377 | while (!list_empty(&ring->request_list)) { |
| 2378 | struct drm_i915_gem_request *request; |
| 2379 | |
| 2380 | request = list_first_entry(&ring->request_list, |
| 2381 | struct drm_i915_gem_request, |
| 2382 | list); |
| 2383 | |
| 2384 | i915_gem_free_request(request); |
| 2385 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2386 | } |
| 2387 | |
Chris Wilson | 19b2dbd | 2013-06-12 10:15:12 +0100 | [diff] [blame] | 2388 | void i915_gem_restore_fences(struct drm_device *dev) |
Chris Wilson | 312817a | 2010-11-22 11:50:11 +0000 | [diff] [blame] | 2389 | { |
| 2390 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2391 | int i; |
| 2392 | |
Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 2393 | for (i = 0; i < dev_priv->num_fence_regs; i++) { |
Chris Wilson | 312817a | 2010-11-22 11:50:11 +0000 | [diff] [blame] | 2394 | struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i]; |
Chris Wilson | 7d2cb39 | 2010-11-27 17:38:29 +0000 | [diff] [blame] | 2395 | |
Daniel Vetter | 94a335d | 2013-07-17 14:51:28 +0200 | [diff] [blame] | 2396 | /* |
| 2397 | * Commit delayed tiling changes if we have an object still |
| 2398 | * attached to the fence, otherwise just clear the fence. |
| 2399 | */ |
| 2400 | if (reg->obj) { |
| 2401 | i915_gem_object_update_fence(reg->obj, reg, |
| 2402 | reg->obj->tiling_mode); |
| 2403 | } else { |
| 2404 | i915_gem_write_fence(dev, i, NULL); |
| 2405 | } |
Chris Wilson | 312817a | 2010-11-22 11:50:11 +0000 | [diff] [blame] | 2406 | } |
| 2407 | } |
| 2408 | |
Chris Wilson | 069efc1 | 2010-09-30 16:53:18 +0100 | [diff] [blame] | 2409 | void i915_gem_reset(struct drm_device *dev) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2410 | { |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 2411 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 2412 | struct intel_ring_buffer *ring; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2413 | int i; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2414 | |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2415 | /* |
| 2416 | * Before we free the objects from the requests, we need to inspect |
| 2417 | * them for finding the guilty party. As the requests only borrow |
| 2418 | * their reference to the objects, the inspection must be done first. |
| 2419 | */ |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 2420 | for_each_ring(ring, dev_priv, i) |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2421 | i915_gem_reset_ring_status(dev_priv, ring); |
| 2422 | |
| 2423 | for_each_ring(ring, dev_priv, i) |
| 2424 | i915_gem_reset_ring_cleanup(dev_priv, ring); |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 2425 | |
Ben Widawsky | 3d57e5b | 2013-10-14 10:01:36 -0700 | [diff] [blame] | 2426 | i915_gem_cleanup_ringbuffer(dev); |
| 2427 | |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 2428 | i915_gem_context_reset(dev); |
| 2429 | |
Chris Wilson | 19b2dbd | 2013-06-12 10:15:12 +0100 | [diff] [blame] | 2430 | i915_gem_restore_fences(dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2431 | } |
| 2432 | |
| 2433 | /** |
| 2434 | * This function clears the request list as sequence numbers are passed. |
| 2435 | */ |
Damien Lespiau | cb216aa | 2014-03-03 17:42:36 +0000 | [diff] [blame] | 2436 | static void |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2437 | i915_gem_retire_requests_ring(struct intel_ring_buffer *ring) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2438 | { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2439 | uint32_t seqno; |
| 2440 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2441 | if (list_empty(&ring->request_list)) |
Karsten Wiese | 6c0594a | 2009-02-23 15:07:57 +0100 | [diff] [blame] | 2442 | return; |
| 2443 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2444 | WARN_ON(i915_verify_lists(ring->dev)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2445 | |
Chris Wilson | b2eadbc | 2012-08-09 10:58:30 +0100 | [diff] [blame] | 2446 | seqno = ring->get_seqno(ring, true); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2447 | |
Chris Wilson | e910303 | 2014-01-07 11:45:14 +0000 | [diff] [blame] | 2448 | /* Move any buffers on the active list that are no longer referenced |
| 2449 | * by the ringbuffer to the flushing/inactive lists as appropriate, |
| 2450 | * before we free the context associated with the requests. |
| 2451 | */ |
| 2452 | while (!list_empty(&ring->active_list)) { |
| 2453 | struct drm_i915_gem_object *obj; |
| 2454 | |
| 2455 | obj = list_first_entry(&ring->active_list, |
| 2456 | struct drm_i915_gem_object, |
| 2457 | ring_list); |
| 2458 | |
| 2459 | if (!i915_seqno_passed(seqno, obj->last_read_seqno)) |
| 2460 | break; |
| 2461 | |
| 2462 | i915_gem_object_move_to_inactive(obj); |
| 2463 | } |
| 2464 | |
| 2465 | |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2466 | while (!list_empty(&ring->request_list)) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2467 | struct drm_i915_gem_request *request; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2468 | |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2469 | request = list_first_entry(&ring->request_list, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2470 | struct drm_i915_gem_request, |
| 2471 | list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2472 | |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 2473 | if (!i915_seqno_passed(seqno, request->seqno)) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2474 | break; |
Chris Wilson | b84d5f0 | 2010-09-18 01:38:04 +0100 | [diff] [blame] | 2475 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2476 | trace_i915_gem_request_retire(ring, request->seqno); |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 2477 | /* We know the GPU must have read the request to have |
| 2478 | * sent us the seqno + interrupt, so use the position |
| 2479 | * of tail of the request to update the last known position |
| 2480 | * of the GPU head. |
| 2481 | */ |
| 2482 | ring->last_retired_head = request->tail; |
Chris Wilson | b84d5f0 | 2010-09-18 01:38:04 +0100 | [diff] [blame] | 2483 | |
Mika Kuoppala | 0e50e96 | 2013-05-02 16:48:08 +0300 | [diff] [blame] | 2484 | i915_gem_free_request(request); |
Chris Wilson | b84d5f0 | 2010-09-18 01:38:04 +0100 | [diff] [blame] | 2485 | } |
| 2486 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2487 | if (unlikely(ring->trace_irq_seqno && |
| 2488 | i915_seqno_passed(seqno, ring->trace_irq_seqno))) { |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2489 | ring->irq_put(ring); |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2490 | ring->trace_irq_seqno = 0; |
Chris Wilson | 9d34e5d | 2009-09-24 05:26:06 +0100 | [diff] [blame] | 2491 | } |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 2492 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2493 | WARN_ON(i915_verify_lists(ring->dev)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2494 | } |
| 2495 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2496 | bool |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 2497 | i915_gem_retire_requests(struct drm_device *dev) |
| 2498 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 2499 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 2500 | struct intel_ring_buffer *ring; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2501 | bool idle = true; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2502 | int i; |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 2503 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2504 | for_each_ring(ring, dev_priv, i) { |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 2505 | i915_gem_retire_requests_ring(ring); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2506 | idle &= list_empty(&ring->request_list); |
| 2507 | } |
| 2508 | |
| 2509 | if (idle) |
| 2510 | mod_delayed_work(dev_priv->wq, |
| 2511 | &dev_priv->mm.idle_work, |
| 2512 | msecs_to_jiffies(100)); |
| 2513 | |
| 2514 | return idle; |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 2515 | } |
| 2516 | |
Daniel Vetter | 75ef9da | 2010-08-21 00:25:16 +0200 | [diff] [blame] | 2517 | static void |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2518 | i915_gem_retire_work_handler(struct work_struct *work) |
| 2519 | { |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2520 | struct drm_i915_private *dev_priv = |
| 2521 | container_of(work, typeof(*dev_priv), mm.retire_work.work); |
| 2522 | struct drm_device *dev = dev_priv->dev; |
Chris Wilson | 0a58705 | 2011-01-09 21:05:44 +0000 | [diff] [blame] | 2523 | bool idle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2524 | |
Chris Wilson | 891b48c | 2010-09-29 12:26:37 +0100 | [diff] [blame] | 2525 | /* Come back later if the device is busy... */ |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2526 | idle = false; |
| 2527 | if (mutex_trylock(&dev->struct_mutex)) { |
| 2528 | idle = i915_gem_retire_requests(dev); |
| 2529 | mutex_unlock(&dev->struct_mutex); |
| 2530 | } |
| 2531 | if (!idle) |
Chris Wilson | bcb4508 | 2012-10-05 17:02:57 +0100 | [diff] [blame] | 2532 | queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, |
| 2533 | round_jiffies_up_relative(HZ)); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2534 | } |
Chris Wilson | 891b48c | 2010-09-29 12:26:37 +0100 | [diff] [blame] | 2535 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2536 | static void |
| 2537 | i915_gem_idle_work_handler(struct work_struct *work) |
| 2538 | { |
| 2539 | struct drm_i915_private *dev_priv = |
| 2540 | container_of(work, typeof(*dev_priv), mm.idle_work.work); |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 2541 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2542 | intel_mark_idle(dev_priv->dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2543 | } |
| 2544 | |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 2545 | /** |
Daniel Vetter | 30dfebf | 2012-06-01 15:21:23 +0200 | [diff] [blame] | 2546 | * Ensures that an object will eventually get non-busy by flushing any required |
| 2547 | * write domains, emitting any outstanding lazy request and retiring and |
| 2548 | * completed requests. |
| 2549 | */ |
| 2550 | static int |
| 2551 | i915_gem_object_flush_active(struct drm_i915_gem_object *obj) |
| 2552 | { |
| 2553 | int ret; |
| 2554 | |
| 2555 | if (obj->active) { |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 2556 | ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno); |
Daniel Vetter | 30dfebf | 2012-06-01 15:21:23 +0200 | [diff] [blame] | 2557 | if (ret) |
| 2558 | return ret; |
| 2559 | |
Daniel Vetter | 30dfebf | 2012-06-01 15:21:23 +0200 | [diff] [blame] | 2560 | i915_gem_retire_requests_ring(obj->ring); |
| 2561 | } |
| 2562 | |
| 2563 | return 0; |
| 2564 | } |
| 2565 | |
| 2566 | /** |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2567 | * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT |
| 2568 | * @DRM_IOCTL_ARGS: standard ioctl arguments |
| 2569 | * |
| 2570 | * Returns 0 if successful, else an error is returned with the remaining time in |
| 2571 | * the timeout parameter. |
| 2572 | * -ETIME: object is still busy after timeout |
| 2573 | * -ERESTARTSYS: signal interrupted the wait |
| 2574 | * -ENONENT: object doesn't exist |
| 2575 | * Also possible, but rare: |
| 2576 | * -EAGAIN: GPU wedged |
| 2577 | * -ENOMEM: damn |
| 2578 | * -ENODEV: Internal IRQ fail |
| 2579 | * -E?: The add request failed |
| 2580 | * |
| 2581 | * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any |
| 2582 | * non-zero timeout parameter the wait ioctl will wait for the given number of |
| 2583 | * nanoseconds on an object becoming unbusy. Since the wait itself does so |
| 2584 | * without holding struct_mutex the object may become re-busied before this |
| 2585 | * function completes. A similar but shorter * race condition exists in the busy |
| 2586 | * ioctl |
| 2587 | */ |
| 2588 | int |
| 2589 | i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file) |
| 2590 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 2591 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2592 | struct drm_i915_gem_wait *args = data; |
| 2593 | struct drm_i915_gem_object *obj; |
| 2594 | struct intel_ring_buffer *ring = NULL; |
Ben Widawsky | eac1f14 | 2012-06-05 15:24:24 -0700 | [diff] [blame] | 2595 | struct timespec timeout_stack, *timeout = NULL; |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 2596 | unsigned reset_counter; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2597 | u32 seqno = 0; |
| 2598 | int ret = 0; |
| 2599 | |
Ben Widawsky | eac1f14 | 2012-06-05 15:24:24 -0700 | [diff] [blame] | 2600 | if (args->timeout_ns >= 0) { |
| 2601 | timeout_stack = ns_to_timespec(args->timeout_ns); |
| 2602 | timeout = &timeout_stack; |
| 2603 | } |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2604 | |
| 2605 | ret = i915_mutex_lock_interruptible(dev); |
| 2606 | if (ret) |
| 2607 | return ret; |
| 2608 | |
| 2609 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle)); |
| 2610 | if (&obj->base == NULL) { |
| 2611 | mutex_unlock(&dev->struct_mutex); |
| 2612 | return -ENOENT; |
| 2613 | } |
| 2614 | |
Daniel Vetter | 30dfebf | 2012-06-01 15:21:23 +0200 | [diff] [blame] | 2615 | /* Need to make sure the object gets inactive eventually. */ |
| 2616 | ret = i915_gem_object_flush_active(obj); |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2617 | if (ret) |
| 2618 | goto out; |
| 2619 | |
| 2620 | if (obj->active) { |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 2621 | seqno = obj->last_read_seqno; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2622 | ring = obj->ring; |
| 2623 | } |
| 2624 | |
| 2625 | if (seqno == 0) |
| 2626 | goto out; |
| 2627 | |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2628 | /* Do this after OLR check to make sure we make forward progress polling |
| 2629 | * on this IOCTL with a 0 timeout (like busy ioctl) |
| 2630 | */ |
| 2631 | if (!args->timeout_ns) { |
| 2632 | ret = -ETIME; |
| 2633 | goto out; |
| 2634 | } |
| 2635 | |
| 2636 | drm_gem_object_unreference(&obj->base); |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 2637 | reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter); |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2638 | mutex_unlock(&dev->struct_mutex); |
| 2639 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2640 | ret = __wait_seqno(ring, seqno, reset_counter, true, timeout, file->driver_priv); |
Chris Wilson | 4f42f4e | 2013-04-26 16:22:46 +0300 | [diff] [blame] | 2641 | if (timeout) |
Ben Widawsky | eac1f14 | 2012-06-05 15:24:24 -0700 | [diff] [blame] | 2642 | args->timeout_ns = timespec_to_ns(timeout); |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2643 | return ret; |
| 2644 | |
| 2645 | out: |
| 2646 | drm_gem_object_unreference(&obj->base); |
| 2647 | mutex_unlock(&dev->struct_mutex); |
| 2648 | return ret; |
| 2649 | } |
| 2650 | |
| 2651 | /** |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 2652 | * i915_gem_object_sync - sync an object to a ring. |
| 2653 | * |
| 2654 | * @obj: object which may be in use on another ring. |
| 2655 | * @to: ring we wish to use the object on. May be NULL. |
| 2656 | * |
| 2657 | * This code is meant to abstract object synchronization with the GPU. |
| 2658 | * Calling with NULL implies synchronizing the object with the CPU |
| 2659 | * rather than a particular GPU ring. |
| 2660 | * |
| 2661 | * Returns 0 if successful, else propagates up the lower layer error. |
| 2662 | */ |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2663 | int |
| 2664 | i915_gem_object_sync(struct drm_i915_gem_object *obj, |
| 2665 | struct intel_ring_buffer *to) |
| 2666 | { |
| 2667 | struct intel_ring_buffer *from = obj->ring; |
| 2668 | u32 seqno; |
| 2669 | int ret, idx; |
| 2670 | |
| 2671 | if (from == NULL || to == from) |
| 2672 | return 0; |
| 2673 | |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 2674 | if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev)) |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 2675 | return i915_gem_object_wait_rendering(obj, false); |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2676 | |
| 2677 | idx = intel_ring_sync_index(from, to); |
| 2678 | |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 2679 | seqno = obj->last_read_seqno; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2680 | if (seqno <= from->sync_seqno[idx]) |
| 2681 | return 0; |
| 2682 | |
Ben Widawsky | b4aca01 | 2012-04-25 20:50:12 -0700 | [diff] [blame] | 2683 | ret = i915_gem_check_olr(obj->ring, seqno); |
| 2684 | if (ret) |
| 2685 | return ret; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2686 | |
Chris Wilson | b52b89d | 2013-09-25 11:43:28 +0100 | [diff] [blame] | 2687 | trace_i915_gem_ring_sync_to(from, to, seqno); |
Ben Widawsky | 1500f7e | 2012-04-11 11:18:21 -0700 | [diff] [blame] | 2688 | ret = to->sync_to(to, from, seqno); |
Ben Widawsky | e3a5a22 | 2012-04-11 11:18:20 -0700 | [diff] [blame] | 2689 | if (!ret) |
Mika Kuoppala | 7b01e26 | 2012-11-28 17:18:45 +0200 | [diff] [blame] | 2690 | /* We use last_read_seqno because sync_to() |
| 2691 | * might have just caused seqno wrap under |
| 2692 | * the radar. |
| 2693 | */ |
| 2694 | from->sync_seqno[idx] = obj->last_read_seqno; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2695 | |
Ben Widawsky | e3a5a22 | 2012-04-11 11:18:20 -0700 | [diff] [blame] | 2696 | return ret; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2697 | } |
| 2698 | |
Chris Wilson | b5ffc9b | 2011-04-13 22:06:03 +0100 | [diff] [blame] | 2699 | static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj) |
| 2700 | { |
| 2701 | u32 old_write_domain, old_read_domains; |
| 2702 | |
Chris Wilson | b5ffc9b | 2011-04-13 22:06:03 +0100 | [diff] [blame] | 2703 | /* Force a pagefault for domain tracking on next user access */ |
| 2704 | i915_gem_release_mmap(obj); |
| 2705 | |
Keith Packard | b97c3d9 | 2011-06-24 21:02:59 -0700 | [diff] [blame] | 2706 | if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) |
| 2707 | return; |
| 2708 | |
Chris Wilson | 97c809fd | 2012-10-09 19:24:38 +0100 | [diff] [blame] | 2709 | /* Wait for any direct GTT access to complete */ |
| 2710 | mb(); |
| 2711 | |
Chris Wilson | b5ffc9b | 2011-04-13 22:06:03 +0100 | [diff] [blame] | 2712 | old_read_domains = obj->base.read_domains; |
| 2713 | old_write_domain = obj->base.write_domain; |
| 2714 | |
| 2715 | obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT; |
| 2716 | obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT; |
| 2717 | |
| 2718 | trace_i915_gem_object_change_domain(obj, |
| 2719 | old_read_domains, |
| 2720 | old_write_domain); |
| 2721 | } |
| 2722 | |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 2723 | int i915_vma_unbind(struct i915_vma *vma) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2724 | { |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 2725 | struct drm_i915_gem_object *obj = vma->obj; |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 2726 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
Chris Wilson | 43e28f0 | 2013-01-08 10:53:09 +0000 | [diff] [blame] | 2727 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2728 | |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 2729 | if (list_empty(&vma->vma_link)) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2730 | return 0; |
| 2731 | |
Daniel Vetter | 0ff501c | 2013-08-29 19:50:31 +0200 | [diff] [blame] | 2732 | if (!drm_mm_node_allocated(&vma->node)) { |
| 2733 | i915_gem_vma_destroy(vma); |
Daniel Vetter | 0ff501c | 2013-08-29 19:50:31 +0200 | [diff] [blame] | 2734 | return 0; |
| 2735 | } |
Ben Widawsky | 433544b | 2013-08-13 18:09:06 -0700 | [diff] [blame] | 2736 | |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 2737 | if (vma->pin_count) |
Chris Wilson | 31d8d65 | 2012-05-24 19:11:20 +0100 | [diff] [blame] | 2738 | return -EBUSY; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2739 | |
Chris Wilson | c4670ad | 2012-08-20 10:23:27 +0100 | [diff] [blame] | 2740 | BUG_ON(obj->pages == NULL); |
| 2741 | |
Chris Wilson | a8198ee | 2011-04-13 22:04:09 +0100 | [diff] [blame] | 2742 | ret = i915_gem_object_finish_gpu(obj); |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 2743 | if (ret) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2744 | return ret; |
Chris Wilson | 8dc1775 | 2010-07-23 23:18:51 +0100 | [diff] [blame] | 2745 | /* Continue on if we fail due to EIO, the GPU is hung so we |
| 2746 | * should be safe and we need to cleanup or else we might |
| 2747 | * cause memory corruption through use-after-free. |
| 2748 | */ |
Chris Wilson | a8198ee | 2011-04-13 22:04:09 +0100 | [diff] [blame] | 2749 | |
Chris Wilson | b5ffc9b | 2011-04-13 22:06:03 +0100 | [diff] [blame] | 2750 | i915_gem_object_finish_gtt(obj); |
Chris Wilson | a8198ee | 2011-04-13 22:04:09 +0100 | [diff] [blame] | 2751 | |
Daniel Vetter | 96b47b6 | 2009-12-15 17:50:00 +0100 | [diff] [blame] | 2752 | /* release the fence reg _after_ flushing */ |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 2753 | ret = i915_gem_object_put_fence(obj); |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 2754 | if (ret) |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 2755 | return ret; |
Daniel Vetter | 96b47b6 | 2009-12-15 17:50:00 +0100 | [diff] [blame] | 2756 | |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 2757 | trace_i915_vma_unbind(vma); |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2758 | |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2759 | vma->unbind_vma(vma); |
| 2760 | |
Daniel Vetter | 7416390 | 2012-02-15 23:50:21 +0100 | [diff] [blame] | 2761 | i915_gem_gtt_finish_object(obj); |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 2762 | |
Chris Wilson | 64bf930 | 2014-02-25 14:23:28 +0000 | [diff] [blame] | 2763 | list_del_init(&vma->mm_list); |
Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 2764 | /* Avoid an unnecessary call to unbind on rebind. */ |
Ben Widawsky | 5cacaac | 2013-07-31 17:00:13 -0700 | [diff] [blame] | 2765 | if (i915_is_ggtt(vma->vm)) |
| 2766 | obj->map_and_fenceable = true; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2767 | |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 2768 | drm_mm_remove_node(&vma->node); |
| 2769 | i915_gem_vma_destroy(vma); |
| 2770 | |
| 2771 | /* Since the unbound list is global, only move to that list if |
Daniel Vetter | b93dab6 | 2013-08-26 11:23:47 +0200 | [diff] [blame] | 2772 | * no more VMAs exist. */ |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 2773 | if (list_empty(&obj->vma_list)) |
| 2774 | list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2775 | |
Chris Wilson | 70903c3 | 2013-12-04 09:59:09 +0000 | [diff] [blame] | 2776 | /* And finally now the object is completely decoupled from this vma, |
| 2777 | * we can drop its hold on the backing storage and allow it to be |
| 2778 | * reaped by the shrinker. |
| 2779 | */ |
| 2780 | i915_gem_object_unpin_pages(obj); |
| 2781 | |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 2782 | return 0; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 2783 | } |
| 2784 | |
Ben Widawsky | b2da9fe | 2012-04-26 16:02:58 -0700 | [diff] [blame] | 2785 | int i915_gpu_idle(struct drm_device *dev) |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 2786 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 2787 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 2788 | struct intel_ring_buffer *ring; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2789 | int ret, i; |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 2790 | |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 2791 | /* Flush everything onto the inactive list. */ |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 2792 | for_each_ring(ring, dev_priv, i) { |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame^] | 2793 | ret = i915_switch_context(ring, ring->default_context); |
Ben Widawsky | b6c7488 | 2012-08-14 14:35:14 -0700 | [diff] [blame] | 2794 | if (ret) |
| 2795 | return ret; |
| 2796 | |
Chris Wilson | 3e96050 | 2012-11-27 16:22:54 +0000 | [diff] [blame] | 2797 | ret = intel_ring_idle(ring); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2798 | if (ret) |
| 2799 | return ret; |
| 2800 | } |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 2801 | |
Daniel Vetter | 8a1a49f | 2010-02-11 22:29:04 +0100 | [diff] [blame] | 2802 | return 0; |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 2803 | } |
| 2804 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2805 | static void i965_write_fence_reg(struct drm_device *dev, int reg, |
| 2806 | struct drm_i915_gem_object *obj) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2807 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 2808 | struct drm_i915_private *dev_priv = dev->dev_private; |
Imre Deak | 56c844e | 2013-01-07 21:47:34 +0200 | [diff] [blame] | 2809 | int fence_reg; |
| 2810 | int fence_pitch_shift; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2811 | |
Imre Deak | 56c844e | 2013-01-07 21:47:34 +0200 | [diff] [blame] | 2812 | if (INTEL_INFO(dev)->gen >= 6) { |
| 2813 | fence_reg = FENCE_REG_SANDYBRIDGE_0; |
| 2814 | fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT; |
| 2815 | } else { |
| 2816 | fence_reg = FENCE_REG_965_0; |
| 2817 | fence_pitch_shift = I965_FENCE_PITCH_SHIFT; |
| 2818 | } |
| 2819 | |
Chris Wilson | d18b961 | 2013-07-10 13:36:23 +0100 | [diff] [blame] | 2820 | fence_reg += reg * 8; |
| 2821 | |
| 2822 | /* To w/a incoherency with non-atomic 64-bit register updates, |
| 2823 | * we split the 64-bit update into two 32-bit writes. In order |
| 2824 | * for a partial fence not to be evaluated between writes, we |
| 2825 | * precede the update with write to turn off the fence register, |
| 2826 | * and only enable the fence as the last step. |
| 2827 | * |
| 2828 | * For extra levels of paranoia, we make sure each step lands |
| 2829 | * before applying the next step. |
| 2830 | */ |
| 2831 | I915_WRITE(fence_reg, 0); |
| 2832 | POSTING_READ(fence_reg); |
| 2833 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2834 | if (obj) { |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 2835 | u32 size = i915_gem_obj_ggtt_size(obj); |
Chris Wilson | d18b961 | 2013-07-10 13:36:23 +0100 | [diff] [blame] | 2836 | uint64_t val; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2837 | |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 2838 | val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) & |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2839 | 0xfffff000) << 32; |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 2840 | val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000; |
Imre Deak | 56c844e | 2013-01-07 21:47:34 +0200 | [diff] [blame] | 2841 | val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift; |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2842 | if (obj->tiling_mode == I915_TILING_Y) |
| 2843 | val |= 1 << I965_FENCE_TILING_Y_SHIFT; |
| 2844 | val |= I965_FENCE_REG_VALID; |
Daniel Vetter | c664278 | 2010-11-12 13:46:18 +0000 | [diff] [blame] | 2845 | |
Chris Wilson | d18b961 | 2013-07-10 13:36:23 +0100 | [diff] [blame] | 2846 | I915_WRITE(fence_reg + 4, val >> 32); |
| 2847 | POSTING_READ(fence_reg + 4); |
| 2848 | |
| 2849 | I915_WRITE(fence_reg + 0, val); |
| 2850 | POSTING_READ(fence_reg); |
| 2851 | } else { |
| 2852 | I915_WRITE(fence_reg + 4, 0); |
| 2853 | POSTING_READ(fence_reg + 4); |
| 2854 | } |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2855 | } |
| 2856 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2857 | static void i915_write_fence_reg(struct drm_device *dev, int reg, |
| 2858 | struct drm_i915_gem_object *obj) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2859 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 2860 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2861 | u32 val; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2862 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2863 | if (obj) { |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 2864 | u32 size = i915_gem_obj_ggtt_size(obj); |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2865 | int pitch_val; |
| 2866 | int tile_width; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2867 | |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 2868 | WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) || |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2869 | (size & -size) != size || |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 2870 | (i915_gem_obj_ggtt_offset(obj) & (size - 1)), |
| 2871 | "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n", |
| 2872 | i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size); |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2873 | |
| 2874 | if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev)) |
| 2875 | tile_width = 128; |
| 2876 | else |
| 2877 | tile_width = 512; |
| 2878 | |
| 2879 | /* Note: pitch better be a power of two tile widths */ |
| 2880 | pitch_val = obj->stride / tile_width; |
| 2881 | pitch_val = ffs(pitch_val) - 1; |
| 2882 | |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 2883 | val = i915_gem_obj_ggtt_offset(obj); |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2884 | if (obj->tiling_mode == I915_TILING_Y) |
| 2885 | val |= 1 << I830_FENCE_TILING_Y_SHIFT; |
| 2886 | val |= I915_FENCE_SIZE_BITS(size); |
| 2887 | val |= pitch_val << I830_FENCE_PITCH_SHIFT; |
| 2888 | val |= I830_FENCE_REG_VALID; |
| 2889 | } else |
| 2890 | val = 0; |
| 2891 | |
| 2892 | if (reg < 8) |
| 2893 | reg = FENCE_REG_830_0 + reg * 4; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2894 | else |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2895 | reg = FENCE_REG_945_8 + (reg - 8) * 4; |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2896 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2897 | I915_WRITE(reg, val); |
| 2898 | POSTING_READ(reg); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2899 | } |
| 2900 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2901 | static void i830_write_fence_reg(struct drm_device *dev, int reg, |
| 2902 | struct drm_i915_gem_object *obj) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2903 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 2904 | struct drm_i915_private *dev_priv = dev->dev_private; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2905 | uint32_t val; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2906 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2907 | if (obj) { |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 2908 | u32 size = i915_gem_obj_ggtt_size(obj); |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2909 | uint32_t pitch_val; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2910 | |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 2911 | WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) || |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2912 | (size & -size) != size || |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 2913 | (i915_gem_obj_ggtt_offset(obj) & (size - 1)), |
| 2914 | "object 0x%08lx not 512K or pot-size 0x%08x aligned\n", |
| 2915 | i915_gem_obj_ggtt_offset(obj), size); |
Eric Anholt | e76a16d | 2009-05-26 17:44:56 -0700 | [diff] [blame] | 2916 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2917 | pitch_val = obj->stride / 128; |
| 2918 | pitch_val = ffs(pitch_val) - 1; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2919 | |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 2920 | val = i915_gem_obj_ggtt_offset(obj); |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2921 | if (obj->tiling_mode == I915_TILING_Y) |
| 2922 | val |= 1 << I830_FENCE_TILING_Y_SHIFT; |
| 2923 | val |= I830_FENCE_SIZE_BITS(size); |
| 2924 | val |= pitch_val << I830_FENCE_PITCH_SHIFT; |
| 2925 | val |= I830_FENCE_REG_VALID; |
| 2926 | } else |
| 2927 | val = 0; |
Daniel Vetter | c664278 | 2010-11-12 13:46:18 +0000 | [diff] [blame] | 2928 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2929 | I915_WRITE(FENCE_REG_830_0 + reg * 4, val); |
| 2930 | POSTING_READ(FENCE_REG_830_0 + reg * 4); |
| 2931 | } |
| 2932 | |
Chris Wilson | d0a5778 | 2012-10-09 19:24:37 +0100 | [diff] [blame] | 2933 | inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj) |
| 2934 | { |
| 2935 | return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT; |
| 2936 | } |
| 2937 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2938 | static void i915_gem_write_fence(struct drm_device *dev, int reg, |
| 2939 | struct drm_i915_gem_object *obj) |
| 2940 | { |
Chris Wilson | d0a5778 | 2012-10-09 19:24:37 +0100 | [diff] [blame] | 2941 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2942 | |
| 2943 | /* Ensure that all CPU reads are completed before installing a fence |
| 2944 | * and all writes before removing the fence. |
| 2945 | */ |
| 2946 | if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj)) |
| 2947 | mb(); |
| 2948 | |
Daniel Vetter | 94a335d | 2013-07-17 14:51:28 +0200 | [diff] [blame] | 2949 | WARN(obj && (!obj->stride || !obj->tiling_mode), |
| 2950 | "bogus fence setup with stride: 0x%x, tiling mode: %i\n", |
| 2951 | obj->stride, obj->tiling_mode); |
| 2952 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2953 | switch (INTEL_INFO(dev)->gen) { |
Ben Widawsky | 5ab3133 | 2013-11-02 21:07:03 -0700 | [diff] [blame] | 2954 | case 8: |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2955 | case 7: |
Imre Deak | 56c844e | 2013-01-07 21:47:34 +0200 | [diff] [blame] | 2956 | case 6: |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2957 | case 5: |
| 2958 | case 4: i965_write_fence_reg(dev, reg, obj); break; |
| 2959 | case 3: i915_write_fence_reg(dev, reg, obj); break; |
| 2960 | case 2: i830_write_fence_reg(dev, reg, obj); break; |
Ben Widawsky | 7dbf9d6 | 2012-12-18 10:31:22 -0800 | [diff] [blame] | 2961 | default: BUG(); |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2962 | } |
Chris Wilson | d0a5778 | 2012-10-09 19:24:37 +0100 | [diff] [blame] | 2963 | |
| 2964 | /* And similarly be paranoid that no direct access to this region |
| 2965 | * is reordered to before the fence is installed. |
| 2966 | */ |
| 2967 | if (i915_gem_object_needs_mb(obj)) |
| 2968 | mb(); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2969 | } |
| 2970 | |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 2971 | static inline int fence_number(struct drm_i915_private *dev_priv, |
| 2972 | struct drm_i915_fence_reg *fence) |
| 2973 | { |
| 2974 | return fence - dev_priv->fence_regs; |
| 2975 | } |
| 2976 | |
| 2977 | static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj, |
| 2978 | struct drm_i915_fence_reg *fence, |
| 2979 | bool enable) |
| 2980 | { |
Chris Wilson | 2dc8aae | 2013-05-22 17:08:06 +0100 | [diff] [blame] | 2981 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
Chris Wilson | 46a0b63 | 2013-07-10 13:36:24 +0100 | [diff] [blame] | 2982 | int reg = fence_number(dev_priv, fence); |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 2983 | |
Chris Wilson | 46a0b63 | 2013-07-10 13:36:24 +0100 | [diff] [blame] | 2984 | i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL); |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 2985 | |
| 2986 | if (enable) { |
Chris Wilson | 46a0b63 | 2013-07-10 13:36:24 +0100 | [diff] [blame] | 2987 | obj->fence_reg = reg; |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 2988 | fence->obj = obj; |
| 2989 | list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list); |
| 2990 | } else { |
| 2991 | obj->fence_reg = I915_FENCE_REG_NONE; |
| 2992 | fence->obj = NULL; |
| 2993 | list_del_init(&fence->lru_list); |
| 2994 | } |
Daniel Vetter | 94a335d | 2013-07-17 14:51:28 +0200 | [diff] [blame] | 2995 | obj->fence_dirty = false; |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 2996 | } |
| 2997 | |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 2998 | static int |
Chris Wilson | d0a5778 | 2012-10-09 19:24:37 +0100 | [diff] [blame] | 2999 | i915_gem_object_wait_fence(struct drm_i915_gem_object *obj) |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3000 | { |
Chris Wilson | 1c293ea | 2012-04-17 15:31:27 +0100 | [diff] [blame] | 3001 | if (obj->last_fenced_seqno) { |
Chris Wilson | 86d5bc3 | 2012-07-20 12:41:04 +0100 | [diff] [blame] | 3002 | int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno); |
Chris Wilson | 1899184 | 2012-04-17 15:31:29 +0100 | [diff] [blame] | 3003 | if (ret) |
| 3004 | return ret; |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3005 | |
| 3006 | obj->last_fenced_seqno = 0; |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3007 | } |
| 3008 | |
Chris Wilson | 86d5bc3 | 2012-07-20 12:41:04 +0100 | [diff] [blame] | 3009 | obj->fenced_gpu_access = false; |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3010 | return 0; |
| 3011 | } |
| 3012 | |
| 3013 | int |
| 3014 | i915_gem_object_put_fence(struct drm_i915_gem_object *obj) |
| 3015 | { |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 3016 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
Chris Wilson | f9c513e | 2013-03-26 11:29:27 +0000 | [diff] [blame] | 3017 | struct drm_i915_fence_reg *fence; |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3018 | int ret; |
| 3019 | |
Chris Wilson | d0a5778 | 2012-10-09 19:24:37 +0100 | [diff] [blame] | 3020 | ret = i915_gem_object_wait_fence(obj); |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3021 | if (ret) |
| 3022 | return ret; |
| 3023 | |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 3024 | if (obj->fence_reg == I915_FENCE_REG_NONE) |
| 3025 | return 0; |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 3026 | |
Chris Wilson | f9c513e | 2013-03-26 11:29:27 +0000 | [diff] [blame] | 3027 | fence = &dev_priv->fence_regs[obj->fence_reg]; |
| 3028 | |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 3029 | i915_gem_object_fence_lost(obj); |
Chris Wilson | f9c513e | 2013-03-26 11:29:27 +0000 | [diff] [blame] | 3030 | i915_gem_object_update_fence(obj, fence, false); |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3031 | |
| 3032 | return 0; |
| 3033 | } |
| 3034 | |
| 3035 | static struct drm_i915_fence_reg * |
Chris Wilson | a360bb1 | 2012-04-17 15:31:25 +0100 | [diff] [blame] | 3036 | i915_find_fence_reg(struct drm_device *dev) |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 3037 | { |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 3038 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 8fe301a | 2012-04-17 15:31:28 +0100 | [diff] [blame] | 3039 | struct drm_i915_fence_reg *reg, *avail; |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3040 | int i; |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 3041 | |
| 3042 | /* First try to find a free reg */ |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3043 | avail = NULL; |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 3044 | for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) { |
| 3045 | reg = &dev_priv->fence_regs[i]; |
| 3046 | if (!reg->obj) |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3047 | return reg; |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 3048 | |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 3049 | if (!reg->pin_count) |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3050 | avail = reg; |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 3051 | } |
| 3052 | |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3053 | if (avail == NULL) |
Chris Wilson | 5dce5b93 | 2014-01-20 10:17:36 +0000 | [diff] [blame] | 3054 | goto deadlock; |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 3055 | |
| 3056 | /* None available, try to steal one or wait for a user to finish */ |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3057 | list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) { |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 3058 | if (reg->pin_count) |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 3059 | continue; |
| 3060 | |
Chris Wilson | 8fe301a | 2012-04-17 15:31:28 +0100 | [diff] [blame] | 3061 | return reg; |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 3062 | } |
| 3063 | |
Chris Wilson | 5dce5b93 | 2014-01-20 10:17:36 +0000 | [diff] [blame] | 3064 | deadlock: |
| 3065 | /* Wait for completion of pending flips which consume fences */ |
| 3066 | if (intel_has_pending_fb_unpin(dev)) |
| 3067 | return ERR_PTR(-EAGAIN); |
| 3068 | |
| 3069 | return ERR_PTR(-EDEADLK); |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 3070 | } |
| 3071 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3072 | /** |
Chris Wilson | 9a5a53b | 2012-03-22 15:10:00 +0000 | [diff] [blame] | 3073 | * i915_gem_object_get_fence - set up fencing for an object |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3074 | * @obj: object to map through a fence reg |
| 3075 | * |
| 3076 | * When mapping objects through the GTT, userspace wants to be able to write |
| 3077 | * to them without having to worry about swizzling if the object is tiled. |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3078 | * This function walks the fence regs looking for a free one for @obj, |
| 3079 | * stealing one if it can't find any. |
| 3080 | * |
| 3081 | * It then sets up the reg based on the object's properties: address, pitch |
| 3082 | * and tiling format. |
Chris Wilson | 9a5a53b | 2012-03-22 15:10:00 +0000 | [diff] [blame] | 3083 | * |
| 3084 | * For an untiled surface, this removes any existing fence. |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3085 | */ |
Chris Wilson | 8c4b8c3 | 2009-06-17 22:08:52 +0100 | [diff] [blame] | 3086 | int |
Chris Wilson | 06d9813 | 2012-04-17 15:31:24 +0100 | [diff] [blame] | 3087 | i915_gem_object_get_fence(struct drm_i915_gem_object *obj) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3088 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3089 | struct drm_device *dev = obj->base.dev; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3090 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 1441574 | 2012-04-17 15:31:33 +0100 | [diff] [blame] | 3091 | bool enable = obj->tiling_mode != I915_TILING_NONE; |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3092 | struct drm_i915_fence_reg *reg; |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 3093 | int ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3094 | |
Chris Wilson | 1441574 | 2012-04-17 15:31:33 +0100 | [diff] [blame] | 3095 | /* Have we updated the tiling parameters upon the object and so |
| 3096 | * will need to serialise the write to the associated fence register? |
| 3097 | */ |
Chris Wilson | 5d82e3e | 2012-04-21 16:23:23 +0100 | [diff] [blame] | 3098 | if (obj->fence_dirty) { |
Chris Wilson | d0a5778 | 2012-10-09 19:24:37 +0100 | [diff] [blame] | 3099 | ret = i915_gem_object_wait_fence(obj); |
Chris Wilson | 1441574 | 2012-04-17 15:31:33 +0100 | [diff] [blame] | 3100 | if (ret) |
| 3101 | return ret; |
| 3102 | } |
Chris Wilson | 9a5a53b | 2012-03-22 15:10:00 +0000 | [diff] [blame] | 3103 | |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3104 | /* Just update our place in the LRU if our fence is getting reused. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3105 | if (obj->fence_reg != I915_FENCE_REG_NONE) { |
| 3106 | reg = &dev_priv->fence_regs[obj->fence_reg]; |
Chris Wilson | 5d82e3e | 2012-04-21 16:23:23 +0100 | [diff] [blame] | 3107 | if (!obj->fence_dirty) { |
Chris Wilson | 1441574 | 2012-04-17 15:31:33 +0100 | [diff] [blame] | 3108 | list_move_tail(®->lru_list, |
| 3109 | &dev_priv->mm.fence_list); |
| 3110 | return 0; |
| 3111 | } |
| 3112 | } else if (enable) { |
| 3113 | reg = i915_find_fence_reg(dev); |
Chris Wilson | 5dce5b93 | 2014-01-20 10:17:36 +0000 | [diff] [blame] | 3114 | if (IS_ERR(reg)) |
| 3115 | return PTR_ERR(reg); |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3116 | |
Chris Wilson | 1441574 | 2012-04-17 15:31:33 +0100 | [diff] [blame] | 3117 | if (reg->obj) { |
| 3118 | struct drm_i915_gem_object *old = reg->obj; |
| 3119 | |
Chris Wilson | d0a5778 | 2012-10-09 19:24:37 +0100 | [diff] [blame] | 3120 | ret = i915_gem_object_wait_fence(old); |
Chris Wilson | 29c5a58 | 2011-03-17 15:23:22 +0000 | [diff] [blame] | 3121 | if (ret) |
| 3122 | return ret; |
| 3123 | |
Chris Wilson | 1441574 | 2012-04-17 15:31:33 +0100 | [diff] [blame] | 3124 | i915_gem_object_fence_lost(old); |
Chris Wilson | 29c5a58 | 2011-03-17 15:23:22 +0000 | [diff] [blame] | 3125 | } |
Chris Wilson | 1441574 | 2012-04-17 15:31:33 +0100 | [diff] [blame] | 3126 | } else |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 3127 | return 0; |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 3128 | |
Chris Wilson | 1441574 | 2012-04-17 15:31:33 +0100 | [diff] [blame] | 3129 | i915_gem_object_update_fence(obj, reg, enable); |
Chris Wilson | 1441574 | 2012-04-17 15:31:33 +0100 | [diff] [blame] | 3130 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 3131 | return 0; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3132 | } |
| 3133 | |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3134 | static bool i915_gem_valid_gtt_space(struct drm_device *dev, |
| 3135 | struct drm_mm_node *gtt_space, |
| 3136 | unsigned long cache_level) |
| 3137 | { |
| 3138 | struct drm_mm_node *other; |
| 3139 | |
| 3140 | /* On non-LLC machines we have to be careful when putting differing |
| 3141 | * types of snoopable memory together to avoid the prefetcher |
Damien Lespiau | 4239ca7 | 2012-12-03 16:26:16 +0000 | [diff] [blame] | 3142 | * crossing memory domains and dying. |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3143 | */ |
| 3144 | if (HAS_LLC(dev)) |
| 3145 | return true; |
| 3146 | |
Ben Widawsky | c6cfb32 | 2013-07-05 14:41:06 -0700 | [diff] [blame] | 3147 | if (!drm_mm_node_allocated(gtt_space)) |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3148 | return true; |
| 3149 | |
| 3150 | if (list_empty(>t_space->node_list)) |
| 3151 | return true; |
| 3152 | |
| 3153 | other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list); |
| 3154 | if (other->allocated && !other->hole_follows && other->color != cache_level) |
| 3155 | return false; |
| 3156 | |
| 3157 | other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list); |
| 3158 | if (other->allocated && !gtt_space->hole_follows && other->color != cache_level) |
| 3159 | return false; |
| 3160 | |
| 3161 | return true; |
| 3162 | } |
| 3163 | |
| 3164 | static void i915_gem_verify_gtt(struct drm_device *dev) |
| 3165 | { |
| 3166 | #if WATCH_GTT |
| 3167 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3168 | struct drm_i915_gem_object *obj; |
| 3169 | int err = 0; |
| 3170 | |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 3171 | list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) { |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3172 | if (obj->gtt_space == NULL) { |
| 3173 | printk(KERN_ERR "object found on GTT list with no space reserved\n"); |
| 3174 | err++; |
| 3175 | continue; |
| 3176 | } |
| 3177 | |
| 3178 | if (obj->cache_level != obj->gtt_space->color) { |
| 3179 | printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n", |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 3180 | i915_gem_obj_ggtt_offset(obj), |
| 3181 | i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj), |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3182 | obj->cache_level, |
| 3183 | obj->gtt_space->color); |
| 3184 | err++; |
| 3185 | continue; |
| 3186 | } |
| 3187 | |
| 3188 | if (!i915_gem_valid_gtt_space(dev, |
| 3189 | obj->gtt_space, |
| 3190 | obj->cache_level)) { |
| 3191 | printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n", |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 3192 | i915_gem_obj_ggtt_offset(obj), |
| 3193 | i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj), |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3194 | obj->cache_level); |
| 3195 | err++; |
| 3196 | continue; |
| 3197 | } |
| 3198 | } |
| 3199 | |
| 3200 | WARN_ON(err); |
| 3201 | #endif |
| 3202 | } |
| 3203 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3204 | /** |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3205 | * Finds free space in the GTT aperture and binds the object there. |
| 3206 | */ |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3207 | static struct i915_vma * |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 3208 | i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj, |
| 3209 | struct i915_address_space *vm, |
| 3210 | unsigned alignment, |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3211 | unsigned flags) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3212 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3213 | struct drm_device *dev = obj->base.dev; |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 3214 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 5e78330 | 2010-11-14 22:32:36 +0100 | [diff] [blame] | 3215 | u32 size, fence_size, fence_alignment, unfenced_alignment; |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 3216 | size_t gtt_max = |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3217 | flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total; |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3218 | struct i915_vma *vma; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 3219 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3220 | |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 3221 | fence_size = i915_gem_get_gtt_size(dev, |
| 3222 | obj->base.size, |
| 3223 | obj->tiling_mode); |
| 3224 | fence_alignment = i915_gem_get_gtt_alignment(dev, |
| 3225 | obj->base.size, |
Imre Deak | d865110c | 2013-01-07 21:47:33 +0200 | [diff] [blame] | 3226 | obj->tiling_mode, true); |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 3227 | unfenced_alignment = |
Imre Deak | d865110c | 2013-01-07 21:47:33 +0200 | [diff] [blame] | 3228 | i915_gem_get_gtt_alignment(dev, |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3229 | obj->base.size, |
| 3230 | obj->tiling_mode, false); |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 3231 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3232 | if (alignment == 0) |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3233 | alignment = flags & PIN_MAPPABLE ? fence_alignment : |
Daniel Vetter | 5e78330 | 2010-11-14 22:32:36 +0100 | [diff] [blame] | 3234 | unfenced_alignment; |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3235 | if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) { |
Chris Wilson | bd9b6a4 | 2014-02-10 09:03:50 +0000 | [diff] [blame] | 3236 | DRM_DEBUG("Invalid object alignment requested %u\n", alignment); |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3237 | return ERR_PTR(-EINVAL); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3238 | } |
| 3239 | |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3240 | size = flags & PIN_MAPPABLE ? fence_size : obj->base.size; |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 3241 | |
Chris Wilson | 654fc60 | 2010-05-27 13:18:21 +0100 | [diff] [blame] | 3242 | /* If the object is bigger than the entire aperture, reject it early |
| 3243 | * before evicting everything in a vain attempt to find space. |
| 3244 | */ |
Ben Widawsky | 0a9ae0d | 2013-05-25 12:26:35 -0700 | [diff] [blame] | 3245 | if (obj->base.size > gtt_max) { |
Chris Wilson | bd9b6a4 | 2014-02-10 09:03:50 +0000 | [diff] [blame] | 3246 | DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n", |
Chris Wilson | a36689c | 2013-05-21 16:58:49 +0100 | [diff] [blame] | 3247 | obj->base.size, |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3248 | flags & PIN_MAPPABLE ? "mappable" : "total", |
Ben Widawsky | 0a9ae0d | 2013-05-25 12:26:35 -0700 | [diff] [blame] | 3249 | gtt_max); |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3250 | return ERR_PTR(-E2BIG); |
Chris Wilson | 654fc60 | 2010-05-27 13:18:21 +0100 | [diff] [blame] | 3251 | } |
| 3252 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 3253 | ret = i915_gem_object_get_pages(obj); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 3254 | if (ret) |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3255 | return ERR_PTR(ret); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 3256 | |
Chris Wilson | fbdda6f | 2012-11-20 10:45:16 +0000 | [diff] [blame] | 3257 | i915_gem_object_pin_pages(obj); |
| 3258 | |
Ben Widawsky | accfef2 | 2013-08-14 11:38:35 +0200 | [diff] [blame] | 3259 | vma = i915_gem_obj_lookup_or_create_vma(obj, vm); |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3260 | if (IS_ERR(vma)) |
Daniel Vetter | bc6bc15 | 2013-07-22 12:12:38 +0200 | [diff] [blame] | 3261 | goto err_unpin; |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3262 | |
Ben Widawsky | 0a9ae0d | 2013-05-25 12:26:35 -0700 | [diff] [blame] | 3263 | search_free: |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 3264 | ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node, |
Ben Widawsky | 0a9ae0d | 2013-05-25 12:26:35 -0700 | [diff] [blame] | 3265 | size, alignment, |
David Herrmann | 31e5d7c | 2013-07-27 13:36:27 +0200 | [diff] [blame] | 3266 | obj->cache_level, 0, gtt_max, |
Lauri Kasanen | 62347f9 | 2014-04-02 20:03:57 +0300 | [diff] [blame] | 3267 | DRM_MM_SEARCH_DEFAULT, |
| 3268 | DRM_MM_CREATE_DEFAULT); |
Chris Wilson | dc9dd7a | 2012-12-07 20:37:07 +0000 | [diff] [blame] | 3269 | if (ret) { |
Ben Widawsky | f6cd1f1 | 2013-07-31 17:00:11 -0700 | [diff] [blame] | 3270 | ret = i915_gem_evict_something(dev, vm, size, alignment, |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3271 | obj->cache_level, flags); |
Chris Wilson | dc9dd7a | 2012-12-07 20:37:07 +0000 | [diff] [blame] | 3272 | if (ret == 0) |
| 3273 | goto search_free; |
Chris Wilson | 9731129 | 2009-09-21 00:22:34 +0100 | [diff] [blame] | 3274 | |
Daniel Vetter | bc6bc15 | 2013-07-22 12:12:38 +0200 | [diff] [blame] | 3275 | goto err_free_vma; |
Chris Wilson | dc9dd7a | 2012-12-07 20:37:07 +0000 | [diff] [blame] | 3276 | } |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3277 | if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node, |
Ben Widawsky | c6cfb32 | 2013-07-05 14:41:06 -0700 | [diff] [blame] | 3278 | obj->cache_level))) { |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3279 | ret = -EINVAL; |
Daniel Vetter | bc6bc15 | 2013-07-22 12:12:38 +0200 | [diff] [blame] | 3280 | goto err_remove_node; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3281 | } |
| 3282 | |
Daniel Vetter | 7416390 | 2012-02-15 23:50:21 +0100 | [diff] [blame] | 3283 | ret = i915_gem_gtt_prepare_object(obj); |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3284 | if (ret) |
Daniel Vetter | bc6bc15 | 2013-07-22 12:12:38 +0200 | [diff] [blame] | 3285 | goto err_remove_node; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3286 | |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 3287 | list_move_tail(&obj->global_list, &dev_priv->mm.bound_list); |
Ben Widawsky | ca191b1 | 2013-07-31 17:00:14 -0700 | [diff] [blame] | 3288 | list_add_tail(&vma->mm_list, &vm->inactive_list); |
Chris Wilson | bf1a109 | 2010-08-07 11:01:20 +0100 | [diff] [blame] | 3289 | |
Ben Widawsky | 4bd561b | 2013-08-13 18:09:07 -0700 | [diff] [blame] | 3290 | if (i915_is_ggtt(vm)) { |
| 3291 | bool mappable, fenceable; |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 3292 | |
Daniel Vetter | 4998709 | 2013-08-14 10:21:23 +0200 | [diff] [blame] | 3293 | fenceable = (vma->node.size == fence_size && |
| 3294 | (vma->node.start & (fence_alignment - 1)) == 0); |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 3295 | |
Daniel Vetter | 4998709 | 2013-08-14 10:21:23 +0200 | [diff] [blame] | 3296 | mappable = (vma->node.start + obj->base.size <= |
| 3297 | dev_priv->gtt.mappable_end); |
Ben Widawsky | 4bd561b | 2013-08-13 18:09:07 -0700 | [diff] [blame] | 3298 | |
Ben Widawsky | 5cacaac | 2013-07-31 17:00:13 -0700 | [diff] [blame] | 3299 | obj->map_and_fenceable = mappable && fenceable; |
Ben Widawsky | 4bd561b | 2013-08-13 18:09:07 -0700 | [diff] [blame] | 3300 | } |
Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 3301 | |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3302 | WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable); |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3303 | |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3304 | trace_i915_vma_bind(vma, flags); |
Daniel Vetter | 8ea99c9 | 2014-02-14 14:01:21 +0100 | [diff] [blame] | 3305 | vma->bind_vma(vma, obj->cache_level, |
| 3306 | flags & (PIN_MAPPABLE | PIN_GLOBAL) ? GLOBAL_BIND : 0); |
| 3307 | |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3308 | i915_gem_verify_gtt(dev); |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3309 | return vma; |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3310 | |
Daniel Vetter | bc6bc15 | 2013-07-22 12:12:38 +0200 | [diff] [blame] | 3311 | err_remove_node: |
Dan Carpenter | 6286ef9 | 2013-07-19 08:46:27 +0300 | [diff] [blame] | 3312 | drm_mm_remove_node(&vma->node); |
Daniel Vetter | bc6bc15 | 2013-07-22 12:12:38 +0200 | [diff] [blame] | 3313 | err_free_vma: |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3314 | i915_gem_vma_destroy(vma); |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3315 | vma = ERR_PTR(ret); |
Daniel Vetter | bc6bc15 | 2013-07-22 12:12:38 +0200 | [diff] [blame] | 3316 | err_unpin: |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3317 | i915_gem_object_unpin_pages(obj); |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3318 | return vma; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3319 | } |
| 3320 | |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3321 | bool |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 3322 | i915_gem_clflush_object(struct drm_i915_gem_object *obj, |
| 3323 | bool force) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3324 | { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3325 | /* If we don't have a page list set up, then we're not pinned |
| 3326 | * to GPU, and we can ignore the cache flush because it'll happen |
| 3327 | * again at bind time. |
| 3328 | */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3329 | if (obj->pages == NULL) |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3330 | return false; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3331 | |
Imre Deak | 769ce46 | 2013-02-13 21:56:05 +0200 | [diff] [blame] | 3332 | /* |
| 3333 | * Stolen memory is always coherent with the GPU as it is explicitly |
| 3334 | * marked as wc by the system, or the system is cache-coherent. |
| 3335 | */ |
| 3336 | if (obj->stolen) |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3337 | return false; |
Imre Deak | 769ce46 | 2013-02-13 21:56:05 +0200 | [diff] [blame] | 3338 | |
Chris Wilson | 9c23f7f | 2011-03-29 16:59:52 -0700 | [diff] [blame] | 3339 | /* If the GPU is snooping the contents of the CPU cache, |
| 3340 | * we do not need to manually clear the CPU cache lines. However, |
| 3341 | * the caches are only snooped when the render cache is |
| 3342 | * flushed/invalidated. As we always have to emit invalidations |
| 3343 | * and flushes when moving into and out of the RENDER domain, correct |
| 3344 | * snooping behaviour occurs naturally as the result of our domain |
| 3345 | * tracking. |
| 3346 | */ |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 3347 | if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3348 | return false; |
Chris Wilson | 9c23f7f | 2011-03-29 16:59:52 -0700 | [diff] [blame] | 3349 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3350 | trace_i915_gem_object_clflush(obj); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 3351 | drm_clflush_sg(obj->pages); |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3352 | |
| 3353 | return true; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3354 | } |
| 3355 | |
| 3356 | /** Flushes the GTT write domain for the object if it's dirty. */ |
| 3357 | static void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3358 | i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3359 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3360 | uint32_t old_write_domain; |
| 3361 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3362 | if (obj->base.write_domain != I915_GEM_DOMAIN_GTT) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3363 | return; |
| 3364 | |
Chris Wilson | 63256ec | 2011-01-04 18:42:07 +0000 | [diff] [blame] | 3365 | /* No actual flushing is required for the GTT write domain. Writes |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3366 | * to it immediately go to main memory as far as we know, so there's |
| 3367 | * no chipset flush. It also doesn't land in render cache. |
Chris Wilson | 63256ec | 2011-01-04 18:42:07 +0000 | [diff] [blame] | 3368 | * |
| 3369 | * However, we do have to enforce the order so that all writes through |
| 3370 | * the GTT land before any writes to the device, such as updates to |
| 3371 | * the GATT itself. |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3372 | */ |
Chris Wilson | 63256ec | 2011-01-04 18:42:07 +0000 | [diff] [blame] | 3373 | wmb(); |
| 3374 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3375 | old_write_domain = obj->base.write_domain; |
| 3376 | obj->base.write_domain = 0; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3377 | |
| 3378 | trace_i915_gem_object_change_domain(obj, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3379 | obj->base.read_domains, |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3380 | old_write_domain); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3381 | } |
| 3382 | |
| 3383 | /** Flushes the CPU write domain for the object if it's dirty. */ |
| 3384 | static void |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 3385 | i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj, |
| 3386 | bool force) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3387 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3388 | uint32_t old_write_domain; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3389 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3390 | if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3391 | return; |
| 3392 | |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3393 | if (i915_gem_clflush_object(obj, force)) |
| 3394 | i915_gem_chipset_flush(obj->base.dev); |
| 3395 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3396 | old_write_domain = obj->base.write_domain; |
| 3397 | obj->base.write_domain = 0; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3398 | |
| 3399 | trace_i915_gem_object_change_domain(obj, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3400 | obj->base.read_domains, |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3401 | old_write_domain); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3402 | } |
| 3403 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3404 | /** |
| 3405 | * Moves a single object to the GTT read, and possibly write domain. |
| 3406 | * |
| 3407 | * This function returns when the move is complete, including waiting on |
| 3408 | * flushes to occur. |
| 3409 | */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3410 | int |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 3411 | i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3412 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 3413 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3414 | uint32_t old_write_domain, old_read_domains; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3415 | int ret; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3416 | |
Eric Anholt | 0235439 | 2008-11-26 13:58:13 -0800 | [diff] [blame] | 3417 | /* Not valid to be called on unbound objects. */ |
Ben Widawsky | 9843877 | 2013-07-31 17:00:12 -0700 | [diff] [blame] | 3418 | if (!i915_gem_obj_bound_any(obj)) |
Eric Anholt | 0235439 | 2008-11-26 13:58:13 -0800 | [diff] [blame] | 3419 | return -EINVAL; |
| 3420 | |
Chris Wilson | 8d7e3de | 2011-02-07 15:23:02 +0000 | [diff] [blame] | 3421 | if (obj->base.write_domain == I915_GEM_DOMAIN_GTT) |
| 3422 | return 0; |
| 3423 | |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 3424 | ret = i915_gem_object_wait_rendering(obj, !write); |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 3425 | if (ret) |
| 3426 | return ret; |
| 3427 | |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 3428 | i915_gem_object_flush_cpu_write_domain(obj, false); |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3429 | |
Chris Wilson | d0a5778 | 2012-10-09 19:24:37 +0100 | [diff] [blame] | 3430 | /* Serialise direct access to this object with the barriers for |
| 3431 | * coherent writes from the GPU, by effectively invalidating the |
| 3432 | * GTT domain upon first access. |
| 3433 | */ |
| 3434 | if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) |
| 3435 | mb(); |
| 3436 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3437 | old_write_domain = obj->base.write_domain; |
| 3438 | old_read_domains = obj->base.read_domains; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3439 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3440 | /* It should now be out of any other write domains, and we can update |
| 3441 | * the domain values for our changes. |
| 3442 | */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3443 | BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0); |
| 3444 | obj->base.read_domains |= I915_GEM_DOMAIN_GTT; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3445 | if (write) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3446 | obj->base.read_domains = I915_GEM_DOMAIN_GTT; |
| 3447 | obj->base.write_domain = I915_GEM_DOMAIN_GTT; |
| 3448 | obj->dirty = 1; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3449 | } |
| 3450 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3451 | trace_i915_gem_object_change_domain(obj, |
| 3452 | old_read_domains, |
| 3453 | old_write_domain); |
| 3454 | |
Chris Wilson | 8325a09 | 2012-04-24 15:52:35 +0100 | [diff] [blame] | 3455 | /* And bump the LRU for this access */ |
Ben Widawsky | ca191b1 | 2013-07-31 17:00:14 -0700 | [diff] [blame] | 3456 | if (i915_gem_object_is_inactive(obj)) { |
Ben Widawsky | 5c2abbe | 2013-09-24 09:57:57 -0700 | [diff] [blame] | 3457 | struct i915_vma *vma = i915_gem_obj_to_ggtt(obj); |
Ben Widawsky | ca191b1 | 2013-07-31 17:00:14 -0700 | [diff] [blame] | 3458 | if (vma) |
| 3459 | list_move_tail(&vma->mm_list, |
| 3460 | &dev_priv->gtt.base.inactive_list); |
| 3461 | |
| 3462 | } |
Chris Wilson | 8325a09 | 2012-04-24 15:52:35 +0100 | [diff] [blame] | 3463 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3464 | return 0; |
| 3465 | } |
| 3466 | |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3467 | int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj, |
| 3468 | enum i915_cache_level cache_level) |
| 3469 | { |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 3470 | struct drm_device *dev = obj->base.dev; |
Chris Wilson | df6f783 | 2014-03-21 07:40:56 +0000 | [diff] [blame] | 3471 | struct i915_vma *vma, *next; |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3472 | int ret; |
| 3473 | |
| 3474 | if (obj->cache_level == cache_level) |
| 3475 | return 0; |
| 3476 | |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 3477 | if (i915_gem_obj_is_pinned(obj)) { |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3478 | DRM_DEBUG("can not change the cache level of pinned objects\n"); |
| 3479 | return -EBUSY; |
| 3480 | } |
| 3481 | |
Chris Wilson | df6f783 | 2014-03-21 07:40:56 +0000 | [diff] [blame] | 3482 | list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) { |
Ben Widawsky | 3089c6f | 2013-07-31 17:00:03 -0700 | [diff] [blame] | 3483 | if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) { |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 3484 | ret = i915_vma_unbind(vma); |
Ben Widawsky | 3089c6f | 2013-07-31 17:00:03 -0700 | [diff] [blame] | 3485 | if (ret) |
| 3486 | return ret; |
Ben Widawsky | 3089c6f | 2013-07-31 17:00:03 -0700 | [diff] [blame] | 3487 | } |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3488 | } |
| 3489 | |
Ben Widawsky | 3089c6f | 2013-07-31 17:00:03 -0700 | [diff] [blame] | 3490 | if (i915_gem_obj_bound_any(obj)) { |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3491 | ret = i915_gem_object_finish_gpu(obj); |
| 3492 | if (ret) |
| 3493 | return ret; |
| 3494 | |
| 3495 | i915_gem_object_finish_gtt(obj); |
| 3496 | |
| 3497 | /* Before SandyBridge, you could not use tiling or fence |
| 3498 | * registers with snooped memory, so relinquish any fences |
| 3499 | * currently pointing to our region in the aperture. |
| 3500 | */ |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3501 | if (INTEL_INFO(dev)->gen < 6) { |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3502 | ret = i915_gem_object_put_fence(obj); |
| 3503 | if (ret) |
| 3504 | return ret; |
| 3505 | } |
| 3506 | |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 3507 | list_for_each_entry(vma, &obj->vma_list, vma_link) |
Daniel Vetter | 8ea99c9 | 2014-02-14 14:01:21 +0100 | [diff] [blame] | 3508 | if (drm_mm_node_allocated(&vma->node)) |
| 3509 | vma->bind_vma(vma, cache_level, |
| 3510 | obj->has_global_gtt_mapping ? GLOBAL_BIND : 0); |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3511 | } |
| 3512 | |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 3513 | list_for_each_entry(vma, &obj->vma_list, vma_link) |
| 3514 | vma->node.color = cache_level; |
| 3515 | obj->cache_level = cache_level; |
| 3516 | |
| 3517 | if (cpu_write_needs_clflush(obj)) { |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3518 | u32 old_read_domains, old_write_domain; |
| 3519 | |
| 3520 | /* If we're coming from LLC cached, then we haven't |
| 3521 | * actually been tracking whether the data is in the |
| 3522 | * CPU cache or not, since we only allow one bit set |
| 3523 | * in obj->write_domain and have been skipping the clflushes. |
| 3524 | * Just set it to the CPU cache for now. |
| 3525 | */ |
| 3526 | WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU); |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3527 | |
| 3528 | old_read_domains = obj->base.read_domains; |
| 3529 | old_write_domain = obj->base.write_domain; |
| 3530 | |
| 3531 | obj->base.read_domains = I915_GEM_DOMAIN_CPU; |
| 3532 | obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 3533 | |
| 3534 | trace_i915_gem_object_change_domain(obj, |
| 3535 | old_read_domains, |
| 3536 | old_write_domain); |
| 3537 | } |
| 3538 | |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3539 | i915_gem_verify_gtt(dev); |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3540 | return 0; |
| 3541 | } |
| 3542 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3543 | int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data, |
| 3544 | struct drm_file *file) |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3545 | { |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3546 | struct drm_i915_gem_caching *args = data; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3547 | struct drm_i915_gem_object *obj; |
| 3548 | int ret; |
| 3549 | |
| 3550 | ret = i915_mutex_lock_interruptible(dev); |
| 3551 | if (ret) |
| 3552 | return ret; |
| 3553 | |
| 3554 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
| 3555 | if (&obj->base == NULL) { |
| 3556 | ret = -ENOENT; |
| 3557 | goto unlock; |
| 3558 | } |
| 3559 | |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 3560 | switch (obj->cache_level) { |
| 3561 | case I915_CACHE_LLC: |
| 3562 | case I915_CACHE_L3_LLC: |
| 3563 | args->caching = I915_CACHING_CACHED; |
| 3564 | break; |
| 3565 | |
Chris Wilson | 4257d3b | 2013-08-08 14:41:11 +0100 | [diff] [blame] | 3566 | case I915_CACHE_WT: |
| 3567 | args->caching = I915_CACHING_DISPLAY; |
| 3568 | break; |
| 3569 | |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 3570 | default: |
| 3571 | args->caching = I915_CACHING_NONE; |
| 3572 | break; |
| 3573 | } |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3574 | |
| 3575 | drm_gem_object_unreference(&obj->base); |
| 3576 | unlock: |
| 3577 | mutex_unlock(&dev->struct_mutex); |
| 3578 | return ret; |
| 3579 | } |
| 3580 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3581 | int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data, |
| 3582 | struct drm_file *file) |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3583 | { |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3584 | struct drm_i915_gem_caching *args = data; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3585 | struct drm_i915_gem_object *obj; |
| 3586 | enum i915_cache_level level; |
| 3587 | int ret; |
| 3588 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3589 | switch (args->caching) { |
| 3590 | case I915_CACHING_NONE: |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3591 | level = I915_CACHE_NONE; |
| 3592 | break; |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3593 | case I915_CACHING_CACHED: |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3594 | level = I915_CACHE_LLC; |
| 3595 | break; |
Chris Wilson | 4257d3b | 2013-08-08 14:41:11 +0100 | [diff] [blame] | 3596 | case I915_CACHING_DISPLAY: |
| 3597 | level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE; |
| 3598 | break; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3599 | default: |
| 3600 | return -EINVAL; |
| 3601 | } |
| 3602 | |
Ben Widawsky | 3bc2913 | 2012-09-26 16:15:20 -0700 | [diff] [blame] | 3603 | ret = i915_mutex_lock_interruptible(dev); |
| 3604 | if (ret) |
| 3605 | return ret; |
| 3606 | |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3607 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
| 3608 | if (&obj->base == NULL) { |
| 3609 | ret = -ENOENT; |
| 3610 | goto unlock; |
| 3611 | } |
| 3612 | |
| 3613 | ret = i915_gem_object_set_cache_level(obj, level); |
| 3614 | |
| 3615 | drm_gem_object_unreference(&obj->base); |
| 3616 | unlock: |
| 3617 | mutex_unlock(&dev->struct_mutex); |
| 3618 | return ret; |
| 3619 | } |
| 3620 | |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3621 | static bool is_pin_display(struct drm_i915_gem_object *obj) |
| 3622 | { |
| 3623 | /* There are 3 sources that pin objects: |
| 3624 | * 1. The display engine (scanouts, sprites, cursors); |
| 3625 | * 2. Reservations for execbuffer; |
| 3626 | * 3. The user. |
| 3627 | * |
| 3628 | * We can ignore reservations as we hold the struct_mutex and |
| 3629 | * are only called outside of the reservation path. The user |
| 3630 | * can only increment pin_count once, and so if after |
| 3631 | * subtracting the potential reference by the user, any pin_count |
| 3632 | * remains, it must be due to another use by the display engine. |
| 3633 | */ |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 3634 | return i915_gem_obj_to_ggtt(obj)->pin_count - !!obj->user_pin_count; |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3635 | } |
| 3636 | |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3637 | /* |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3638 | * Prepare buffer for display plane (scanout, cursors, etc). |
| 3639 | * Can be called from an uninterruptible phase (modesetting) and allows |
| 3640 | * any flushes to be pipelined (for pageflips). |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3641 | */ |
| 3642 | int |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3643 | i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj, |
| 3644 | u32 alignment, |
Chris Wilson | 919926a | 2010-11-12 13:42:53 +0000 | [diff] [blame] | 3645 | struct intel_ring_buffer *pipelined) |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3646 | { |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3647 | u32 old_read_domains, old_write_domain; |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3648 | int ret; |
| 3649 | |
Chris Wilson | 0be7328 | 2010-12-06 14:36:27 +0000 | [diff] [blame] | 3650 | if (pipelined != obj->ring) { |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 3651 | ret = i915_gem_object_sync(obj, pipelined); |
| 3652 | if (ret) |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3653 | return ret; |
| 3654 | } |
| 3655 | |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3656 | /* Mark the pin_display early so that we account for the |
| 3657 | * display coherency whilst setting up the cache domains. |
| 3658 | */ |
| 3659 | obj->pin_display = true; |
| 3660 | |
Eric Anholt | a7ef064 | 2011-03-29 16:59:54 -0700 | [diff] [blame] | 3661 | /* The display engine is not coherent with the LLC cache on gen6. As |
| 3662 | * a result, we make sure that the pinning that is about to occur is |
| 3663 | * done with uncached PTEs. This is lowest common denominator for all |
| 3664 | * chipsets. |
| 3665 | * |
| 3666 | * However for gen6+, we could do better by using the GFDT bit instead |
| 3667 | * of uncaching, which would allow us to flush all the LLC-cached data |
| 3668 | * with that bit in the PTE to main memory with just one PIPE_CONTROL. |
| 3669 | */ |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 3670 | ret = i915_gem_object_set_cache_level(obj, |
| 3671 | HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE); |
Eric Anholt | a7ef064 | 2011-03-29 16:59:54 -0700 | [diff] [blame] | 3672 | if (ret) |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3673 | goto err_unpin_display; |
Eric Anholt | a7ef064 | 2011-03-29 16:59:54 -0700 | [diff] [blame] | 3674 | |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3675 | /* As the user may map the buffer once pinned in the display plane |
| 3676 | * (e.g. libkms for the bootup splash), we have to ensure that we |
| 3677 | * always use map_and_fenceable for all scanout buffers. |
| 3678 | */ |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3679 | ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE); |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3680 | if (ret) |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3681 | goto err_unpin_display; |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3682 | |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 3683 | i915_gem_object_flush_cpu_write_domain(obj, true); |
Chris Wilson | b118c1e | 2010-05-27 13:18:14 +0100 | [diff] [blame] | 3684 | |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3685 | old_write_domain = obj->base.write_domain; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3686 | old_read_domains = obj->base.read_domains; |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3687 | |
| 3688 | /* It should now be out of any other write domains, and we can update |
| 3689 | * the domain values for our changes. |
| 3690 | */ |
Chris Wilson | e5f1d96 | 2012-07-20 12:41:00 +0100 | [diff] [blame] | 3691 | obj->base.write_domain = 0; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3692 | obj->base.read_domains |= I915_GEM_DOMAIN_GTT; |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3693 | |
| 3694 | trace_i915_gem_object_change_domain(obj, |
| 3695 | old_read_domains, |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3696 | old_write_domain); |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3697 | |
| 3698 | return 0; |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3699 | |
| 3700 | err_unpin_display: |
| 3701 | obj->pin_display = is_pin_display(obj); |
| 3702 | return ret; |
| 3703 | } |
| 3704 | |
| 3705 | void |
| 3706 | i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj) |
| 3707 | { |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 3708 | i915_gem_object_ggtt_unpin(obj); |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3709 | obj->pin_display = is_pin_display(obj); |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3710 | } |
| 3711 | |
Chris Wilson | 8534551 | 2010-11-13 09:49:11 +0000 | [diff] [blame] | 3712 | int |
Chris Wilson | a8198ee | 2011-04-13 22:04:09 +0100 | [diff] [blame] | 3713 | i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj) |
Chris Wilson | 8534551 | 2010-11-13 09:49:11 +0000 | [diff] [blame] | 3714 | { |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 3715 | int ret; |
| 3716 | |
Chris Wilson | a8198ee | 2011-04-13 22:04:09 +0100 | [diff] [blame] | 3717 | if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0) |
Chris Wilson | 8534551 | 2010-11-13 09:49:11 +0000 | [diff] [blame] | 3718 | return 0; |
| 3719 | |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 3720 | ret = i915_gem_object_wait_rendering(obj, false); |
Chris Wilson | c501ae7 | 2011-12-14 13:57:23 +0100 | [diff] [blame] | 3721 | if (ret) |
| 3722 | return ret; |
| 3723 | |
Chris Wilson | a8198ee | 2011-04-13 22:04:09 +0100 | [diff] [blame] | 3724 | /* Ensure that we invalidate the GPU's caches and TLBs. */ |
| 3725 | obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS; |
Chris Wilson | c501ae7 | 2011-12-14 13:57:23 +0100 | [diff] [blame] | 3726 | return 0; |
Chris Wilson | 8534551 | 2010-11-13 09:49:11 +0000 | [diff] [blame] | 3727 | } |
| 3728 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3729 | /** |
| 3730 | * Moves a single object to the CPU read, and possibly write domain. |
| 3731 | * |
| 3732 | * This function returns when the move is complete, including waiting on |
| 3733 | * flushes to occur. |
| 3734 | */ |
Chris Wilson | dabdfe0 | 2012-03-26 10:10:27 +0200 | [diff] [blame] | 3735 | int |
Chris Wilson | 919926a | 2010-11-12 13:42:53 +0000 | [diff] [blame] | 3736 | i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3737 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3738 | uint32_t old_write_domain, old_read_domains; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3739 | int ret; |
| 3740 | |
Chris Wilson | 8d7e3de | 2011-02-07 15:23:02 +0000 | [diff] [blame] | 3741 | if (obj->base.write_domain == I915_GEM_DOMAIN_CPU) |
| 3742 | return 0; |
| 3743 | |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 3744 | ret = i915_gem_object_wait_rendering(obj, !write); |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 3745 | if (ret) |
| 3746 | return ret; |
| 3747 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3748 | i915_gem_object_flush_gtt_write_domain(obj); |
| 3749 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3750 | old_write_domain = obj->base.write_domain; |
| 3751 | old_read_domains = obj->base.read_domains; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3752 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3753 | /* Flush the CPU cache if it's still invalid. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3754 | if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) { |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 3755 | i915_gem_clflush_object(obj, false); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3756 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3757 | obj->base.read_domains |= I915_GEM_DOMAIN_CPU; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3758 | } |
| 3759 | |
| 3760 | /* It should now be out of any other write domains, and we can update |
| 3761 | * the domain values for our changes. |
| 3762 | */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3763 | BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3764 | |
| 3765 | /* If we're writing through the CPU, then the GPU read domains will |
| 3766 | * need to be invalidated at next use. |
| 3767 | */ |
| 3768 | if (write) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3769 | obj->base.read_domains = I915_GEM_DOMAIN_CPU; |
| 3770 | obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3771 | } |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3772 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3773 | trace_i915_gem_object_change_domain(obj, |
| 3774 | old_read_domains, |
| 3775 | old_write_domain); |
| 3776 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3777 | return 0; |
| 3778 | } |
| 3779 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3780 | /* Throttle our rendering by waiting until the ring has completed our requests |
| 3781 | * emitted over 20 msec ago. |
| 3782 | * |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3783 | * Note that if we were to use the current jiffies each time around the loop, |
| 3784 | * we wouldn't escape the function with any frames outstanding if the time to |
| 3785 | * render a frame was over 20ms. |
| 3786 | * |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3787 | * This should get us reasonable parallelism between CPU and GPU but also |
| 3788 | * relatively low latency when blocking on a particular request to finish. |
| 3789 | */ |
| 3790 | static int |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3791 | i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3792 | { |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3793 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3794 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3795 | unsigned long recent_enough = jiffies - msecs_to_jiffies(20); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3796 | struct drm_i915_gem_request *request; |
| 3797 | struct intel_ring_buffer *ring = NULL; |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 3798 | unsigned reset_counter; |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3799 | u32 seqno = 0; |
| 3800 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3801 | |
Daniel Vetter | 308887a | 2012-11-14 17:14:06 +0100 | [diff] [blame] | 3802 | ret = i915_gem_wait_for_error(&dev_priv->gpu_error); |
| 3803 | if (ret) |
| 3804 | return ret; |
| 3805 | |
| 3806 | ret = i915_gem_check_wedge(&dev_priv->gpu_error, false); |
| 3807 | if (ret) |
| 3808 | return ret; |
Chris Wilson | e110e8d | 2011-01-26 15:39:14 +0000 | [diff] [blame] | 3809 | |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 3810 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3811 | list_for_each_entry(request, &file_priv->mm.request_list, client_list) { |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3812 | if (time_after_eq(request->emitted_jiffies, recent_enough)) |
| 3813 | break; |
| 3814 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3815 | ring = request->ring; |
| 3816 | seqno = request->seqno; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3817 | } |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 3818 | reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter); |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 3819 | spin_unlock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3820 | |
| 3821 | if (seqno == 0) |
| 3822 | return 0; |
| 3823 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 3824 | ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3825 | if (ret == 0) |
| 3826 | queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0); |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3827 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3828 | return ret; |
| 3829 | } |
| 3830 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3831 | int |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3832 | i915_gem_object_pin(struct drm_i915_gem_object *obj, |
Ben Widawsky | c37e220 | 2013-07-31 16:59:58 -0700 | [diff] [blame] | 3833 | struct i915_address_space *vm, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3834 | uint32_t alignment, |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3835 | unsigned flags) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3836 | { |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 3837 | struct i915_vma *vma; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3838 | int ret; |
| 3839 | |
Daniel Vetter | bf3d149 | 2014-02-14 14:01:12 +0100 | [diff] [blame] | 3840 | if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm))) |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3841 | return -EINVAL; |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 3842 | |
| 3843 | vma = i915_gem_obj_to_vma(obj, vm); |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 3844 | if (vma) { |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 3845 | if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT)) |
| 3846 | return -EBUSY; |
| 3847 | |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 3848 | if ((alignment && |
| 3849 | vma->node.start & (alignment - 1)) || |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3850 | (flags & PIN_MAPPABLE && !obj->map_and_fenceable)) { |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 3851 | WARN(vma->pin_count, |
Chris Wilson | ae7d49d | 2010-08-04 12:37:41 +0100 | [diff] [blame] | 3852 | "bo is already pinned with incorrect alignment:" |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 3853 | " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d," |
Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 3854 | " obj->map_and_fenceable=%d\n", |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 3855 | i915_gem_obj_offset(obj, vm), alignment, |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3856 | flags & PIN_MAPPABLE, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3857 | obj->map_and_fenceable); |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 3858 | ret = i915_vma_unbind(vma); |
Chris Wilson | ac0c6b5 | 2010-05-27 13:18:18 +0100 | [diff] [blame] | 3859 | if (ret) |
| 3860 | return ret; |
Daniel Vetter | 8ea99c9 | 2014-02-14 14:01:21 +0100 | [diff] [blame] | 3861 | |
| 3862 | vma = NULL; |
Chris Wilson | ac0c6b5 | 2010-05-27 13:18:18 +0100 | [diff] [blame] | 3863 | } |
| 3864 | } |
| 3865 | |
Daniel Vetter | 8ea99c9 | 2014-02-14 14:01:21 +0100 | [diff] [blame] | 3866 | if (vma == NULL || !drm_mm_node_allocated(&vma->node)) { |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3867 | vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags); |
| 3868 | if (IS_ERR(vma)) |
| 3869 | return PTR_ERR(vma); |
Chris Wilson | 22c344e | 2009-02-11 14:26:45 +0000 | [diff] [blame] | 3870 | } |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3871 | |
Daniel Vetter | 8ea99c9 | 2014-02-14 14:01:21 +0100 | [diff] [blame] | 3872 | if (flags & PIN_GLOBAL && !obj->has_global_gtt_mapping) |
| 3873 | vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND); |
Daniel Vetter | 74898d7 | 2012-02-15 23:50:22 +0100 | [diff] [blame] | 3874 | |
Daniel Vetter | 8ea99c9 | 2014-02-14 14:01:21 +0100 | [diff] [blame] | 3875 | vma->pin_count++; |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3876 | if (flags & PIN_MAPPABLE) |
| 3877 | obj->pin_mappable |= true; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3878 | |
| 3879 | return 0; |
| 3880 | } |
| 3881 | |
| 3882 | void |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 3883 | i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3884 | { |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 3885 | struct i915_vma *vma = i915_gem_obj_to_ggtt(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3886 | |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 3887 | BUG_ON(!vma); |
| 3888 | BUG_ON(vma->pin_count == 0); |
| 3889 | BUG_ON(!i915_gem_obj_ggtt_bound(obj)); |
| 3890 | |
| 3891 | if (--vma->pin_count == 0) |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 3892 | obj->pin_mappable = false; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3893 | } |
| 3894 | |
| 3895 | int |
| 3896 | i915_gem_pin_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3897 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3898 | { |
| 3899 | struct drm_i915_gem_pin *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3900 | struct drm_i915_gem_object *obj; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3901 | int ret; |
| 3902 | |
Daniel Vetter | 02f6bcc | 2013-12-18 16:30:22 +0100 | [diff] [blame] | 3903 | if (INTEL_INFO(dev)->gen >= 6) |
| 3904 | return -ENODEV; |
| 3905 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3906 | ret = i915_mutex_lock_interruptible(dev); |
| 3907 | if (ret) |
| 3908 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3909 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3910 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 3911 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3912 | ret = -ENOENT; |
| 3913 | goto unlock; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3914 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3915 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3916 | if (obj->madv != I915_MADV_WILLNEED) { |
Chris Wilson | bd9b6a4 | 2014-02-10 09:03:50 +0000 | [diff] [blame] | 3917 | DRM_DEBUG("Attempting to pin a purgeable buffer\n"); |
Chris Wilson | 8c99e57 | 2014-01-31 11:34:58 +0000 | [diff] [blame] | 3918 | ret = -EFAULT; |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3919 | goto out; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 3920 | } |
| 3921 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3922 | if (obj->pin_filp != NULL && obj->pin_filp != file) { |
Chris Wilson | bd9b6a4 | 2014-02-10 09:03:50 +0000 | [diff] [blame] | 3923 | DRM_DEBUG("Already pinned in i915_gem_pin_ioctl(): %d\n", |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3924 | args->handle); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3925 | ret = -EINVAL; |
| 3926 | goto out; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3927 | } |
| 3928 | |
Daniel Vetter | aa5f802 | 2013-10-10 14:46:37 +0200 | [diff] [blame] | 3929 | if (obj->user_pin_count == ULONG_MAX) { |
| 3930 | ret = -EBUSY; |
| 3931 | goto out; |
| 3932 | } |
| 3933 | |
Chris Wilson | 93be878 | 2013-01-02 10:31:22 +0000 | [diff] [blame] | 3934 | if (obj->user_pin_count == 0) { |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3935 | ret = i915_gem_obj_ggtt_pin(obj, args->alignment, PIN_MAPPABLE); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3936 | if (ret) |
| 3937 | goto out; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3938 | } |
| 3939 | |
Chris Wilson | 93be878 | 2013-01-02 10:31:22 +0000 | [diff] [blame] | 3940 | obj->user_pin_count++; |
| 3941 | obj->pin_filp = file; |
| 3942 | |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 3943 | args->offset = i915_gem_obj_ggtt_offset(obj); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3944 | out: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3945 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3946 | unlock: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3947 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3948 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3949 | } |
| 3950 | |
| 3951 | int |
| 3952 | i915_gem_unpin_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3953 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3954 | { |
| 3955 | struct drm_i915_gem_pin *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3956 | struct drm_i915_gem_object *obj; |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 3957 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3958 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3959 | ret = i915_mutex_lock_interruptible(dev); |
| 3960 | if (ret) |
| 3961 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3962 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3963 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 3964 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3965 | ret = -ENOENT; |
| 3966 | goto unlock; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3967 | } |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 3968 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3969 | if (obj->pin_filp != file) { |
Chris Wilson | bd9b6a4 | 2014-02-10 09:03:50 +0000 | [diff] [blame] | 3970 | DRM_DEBUG("Not pinned by caller in i915_gem_pin_ioctl(): %d\n", |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3971 | args->handle); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3972 | ret = -EINVAL; |
| 3973 | goto out; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3974 | } |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3975 | obj->user_pin_count--; |
| 3976 | if (obj->user_pin_count == 0) { |
| 3977 | obj->pin_filp = NULL; |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 3978 | i915_gem_object_ggtt_unpin(obj); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3979 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3980 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3981 | out: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3982 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3983 | unlock: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3984 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3985 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3986 | } |
| 3987 | |
| 3988 | int |
| 3989 | i915_gem_busy_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3990 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3991 | { |
| 3992 | struct drm_i915_gem_busy *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3993 | struct drm_i915_gem_object *obj; |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 3994 | int ret; |
| 3995 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3996 | ret = i915_mutex_lock_interruptible(dev); |
| 3997 | if (ret) |
| 3998 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3999 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4000 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 4001 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4002 | ret = -ENOENT; |
| 4003 | goto unlock; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4004 | } |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 4005 | |
Chris Wilson | 0be555b | 2010-08-04 15:36:30 +0100 | [diff] [blame] | 4006 | /* Count all active objects as busy, even if they are currently not used |
| 4007 | * by the gpu. Users of this interface expect objects to eventually |
| 4008 | * become non-busy without any further actions, therefore emit any |
| 4009 | * necessary flushes here. |
Eric Anholt | c4de0a5 | 2008-12-14 19:05:04 -0800 | [diff] [blame] | 4010 | */ |
Daniel Vetter | 30dfebf | 2012-06-01 15:21:23 +0200 | [diff] [blame] | 4011 | ret = i915_gem_object_flush_active(obj); |
| 4012 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4013 | args->busy = obj->active; |
Chris Wilson | e9808ed | 2012-07-04 12:25:08 +0100 | [diff] [blame] | 4014 | if (obj->ring) { |
| 4015 | BUILD_BUG_ON(I915_NUM_RINGS > 16); |
| 4016 | args->busy |= intel_ring_flag(obj->ring) << 16; |
| 4017 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4018 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4019 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4020 | unlock: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4021 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4022 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4023 | } |
| 4024 | |
| 4025 | int |
| 4026 | i915_gem_throttle_ioctl(struct drm_device *dev, void *data, |
| 4027 | struct drm_file *file_priv) |
| 4028 | { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 4029 | return i915_gem_ring_throttle(dev, file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4030 | } |
| 4031 | |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4032 | int |
| 4033 | i915_gem_madvise_ioctl(struct drm_device *dev, void *data, |
| 4034 | struct drm_file *file_priv) |
| 4035 | { |
| 4036 | struct drm_i915_gem_madvise *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4037 | struct drm_i915_gem_object *obj; |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 4038 | int ret; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4039 | |
| 4040 | switch (args->madv) { |
| 4041 | case I915_MADV_DONTNEED: |
| 4042 | case I915_MADV_WILLNEED: |
| 4043 | break; |
| 4044 | default: |
| 4045 | return -EINVAL; |
| 4046 | } |
| 4047 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4048 | ret = i915_mutex_lock_interruptible(dev); |
| 4049 | if (ret) |
| 4050 | return ret; |
| 4051 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4052 | obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 4053 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4054 | ret = -ENOENT; |
| 4055 | goto unlock; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4056 | } |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4057 | |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 4058 | if (i915_gem_obj_is_pinned(obj)) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4059 | ret = -EINVAL; |
| 4060 | goto out; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4061 | } |
| 4062 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4063 | if (obj->madv != __I915_MADV_PURGED) |
| 4064 | obj->madv = args->madv; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4065 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 4066 | /* if the object is no longer attached, discard its backing storage */ |
| 4067 | if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL) |
Chris Wilson | 2d7ef39 | 2009-09-20 23:13:10 +0100 | [diff] [blame] | 4068 | i915_gem_object_truncate(obj); |
| 4069 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4070 | args->retained = obj->madv != __I915_MADV_PURGED; |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 4071 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4072 | out: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4073 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4074 | unlock: |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4075 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4076 | return ret; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4077 | } |
| 4078 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4079 | void i915_gem_object_init(struct drm_i915_gem_object *obj, |
| 4080 | const struct drm_i915_gem_object_ops *ops) |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4081 | { |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 4082 | INIT_LIST_HEAD(&obj->global_list); |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4083 | INIT_LIST_HEAD(&obj->ring_list); |
Ben Widawsky | b25cb2f | 2013-08-14 11:38:33 +0200 | [diff] [blame] | 4084 | INIT_LIST_HEAD(&obj->obj_exec_link); |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 4085 | INIT_LIST_HEAD(&obj->vma_list); |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4086 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4087 | obj->ops = ops; |
| 4088 | |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4089 | obj->fence_reg = I915_FENCE_REG_NONE; |
| 4090 | obj->madv = I915_MADV_WILLNEED; |
| 4091 | /* Avoid an unnecessary call to unbind on the first bind. */ |
| 4092 | obj->map_and_fenceable = true; |
| 4093 | |
| 4094 | i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size); |
| 4095 | } |
| 4096 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4097 | static const struct drm_i915_gem_object_ops i915_gem_object_ops = { |
| 4098 | .get_pages = i915_gem_object_get_pages_gtt, |
| 4099 | .put_pages = i915_gem_object_put_pages_gtt, |
| 4100 | }; |
| 4101 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4102 | struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev, |
| 4103 | size_t size) |
Daniel Vetter | ac52bc5 | 2010-04-09 19:05:06 +0000 | [diff] [blame] | 4104 | { |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4105 | struct drm_i915_gem_object *obj; |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 4106 | struct address_space *mapping; |
Daniel Vetter | 1a240d4 | 2012-11-29 22:18:51 +0100 | [diff] [blame] | 4107 | gfp_t mask; |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4108 | |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 4109 | obj = i915_gem_object_alloc(dev); |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4110 | if (obj == NULL) |
| 4111 | return NULL; |
| 4112 | |
| 4113 | if (drm_gem_object_init(dev, &obj->base, size) != 0) { |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 4114 | i915_gem_object_free(obj); |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4115 | return NULL; |
| 4116 | } |
| 4117 | |
Chris Wilson | bed1ea9 | 2012-05-24 20:48:12 +0100 | [diff] [blame] | 4118 | mask = GFP_HIGHUSER | __GFP_RECLAIMABLE; |
| 4119 | if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) { |
| 4120 | /* 965gm cannot relocate objects above 4GiB. */ |
| 4121 | mask &= ~__GFP_HIGHMEM; |
| 4122 | mask |= __GFP_DMA32; |
| 4123 | } |
| 4124 | |
Al Viro | 496ad9a | 2013-01-23 17:07:38 -0500 | [diff] [blame] | 4125 | mapping = file_inode(obj->base.filp)->i_mapping; |
Chris Wilson | bed1ea9 | 2012-05-24 20:48:12 +0100 | [diff] [blame] | 4126 | mapping_set_gfp_mask(mapping, mask); |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 4127 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4128 | i915_gem_object_init(obj, &i915_gem_object_ops); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 4129 | |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4130 | obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 4131 | obj->base.read_domains = I915_GEM_DOMAIN_CPU; |
| 4132 | |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 4133 | if (HAS_LLC(dev)) { |
| 4134 | /* On some devices, we can have the GPU use the LLC (the CPU |
Eric Anholt | a187111 | 2011-03-29 16:59:55 -0700 | [diff] [blame] | 4135 | * cache) for about a 10% performance improvement |
| 4136 | * compared to uncached. Graphics requests other than |
| 4137 | * display scanout are coherent with the CPU in |
| 4138 | * accessing this cache. This means in this mode we |
| 4139 | * don't need to clflush on the CPU side, and on the |
| 4140 | * GPU side we only need to flush internal caches to |
| 4141 | * get data visible to the CPU. |
| 4142 | * |
| 4143 | * However, we maintain the display planes as UC, and so |
| 4144 | * need to rebind when first used as such. |
| 4145 | */ |
| 4146 | obj->cache_level = I915_CACHE_LLC; |
| 4147 | } else |
| 4148 | obj->cache_level = I915_CACHE_NONE; |
| 4149 | |
Daniel Vetter | d861e33 | 2013-07-24 23:25:03 +0200 | [diff] [blame] | 4150 | trace_i915_gem_object_create(obj); |
| 4151 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4152 | return obj; |
Daniel Vetter | ac52bc5 | 2010-04-09 19:05:06 +0000 | [diff] [blame] | 4153 | } |
| 4154 | |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4155 | void i915_gem_free_object(struct drm_gem_object *gem_obj) |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4156 | { |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4157 | struct drm_i915_gem_object *obj = to_intel_bo(gem_obj); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4158 | struct drm_device *dev = obj->base.dev; |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 4159 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4160 | struct i915_vma *vma, *next; |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4161 | |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 4162 | intel_runtime_pm_get(dev_priv); |
| 4163 | |
Chris Wilson | 26e12f8 | 2011-03-20 11:20:19 +0000 | [diff] [blame] | 4164 | trace_i915_gem_object_destroy(obj); |
| 4165 | |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4166 | if (obj->phys_obj) |
| 4167 | i915_gem_detach_phys_object(dev, obj); |
| 4168 | |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4169 | list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) { |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 4170 | int ret; |
| 4171 | |
| 4172 | vma->pin_count = 0; |
| 4173 | ret = i915_vma_unbind(vma); |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4174 | if (WARN_ON(ret == -ERESTARTSYS)) { |
| 4175 | bool was_interruptible; |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4176 | |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4177 | was_interruptible = dev_priv->mm.interruptible; |
| 4178 | dev_priv->mm.interruptible = false; |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4179 | |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4180 | WARN_ON(i915_vma_unbind(vma)); |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4181 | |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4182 | dev_priv->mm.interruptible = was_interruptible; |
| 4183 | } |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4184 | } |
| 4185 | |
Ben Widawsky | 1d64ae7 | 2013-05-31 14:46:20 -0700 | [diff] [blame] | 4186 | /* Stolen objects don't hold a ref, but do hold pin count. Fix that up |
| 4187 | * before progressing. */ |
| 4188 | if (obj->stolen) |
| 4189 | i915_gem_object_unpin_pages(obj); |
| 4190 | |
Ben Widawsky | 401c29f | 2013-05-31 11:28:47 -0700 | [diff] [blame] | 4191 | if (WARN_ON(obj->pages_pin_count)) |
| 4192 | obj->pages_pin_count = 0; |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4193 | i915_gem_object_put_pages(obj); |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 4194 | i915_gem_object_free_mmap_offset(obj); |
Chris Wilson | 0104fdb | 2012-11-15 11:32:26 +0000 | [diff] [blame] | 4195 | i915_gem_object_release_stolen(obj); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4196 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 4197 | BUG_ON(obj->pages); |
| 4198 | |
Chris Wilson | 2f745ad | 2012-09-04 21:02:58 +0100 | [diff] [blame] | 4199 | if (obj->base.import_attach) |
| 4200 | drm_prime_gem_destroy(&obj->base, NULL); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4201 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4202 | drm_gem_object_release(&obj->base); |
| 4203 | i915_gem_info_remove_obj(dev_priv, obj->base.size); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4204 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4205 | kfree(obj->bit_17); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 4206 | i915_gem_object_free(obj); |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 4207 | |
| 4208 | intel_runtime_pm_put(dev_priv); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4209 | } |
| 4210 | |
Daniel Vetter | e656a6c | 2013-08-14 14:14:04 +0200 | [diff] [blame] | 4211 | struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj, |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 4212 | struct i915_address_space *vm) |
| 4213 | { |
Daniel Vetter | e656a6c | 2013-08-14 14:14:04 +0200 | [diff] [blame] | 4214 | struct i915_vma *vma; |
| 4215 | list_for_each_entry(vma, &obj->vma_list, vma_link) |
| 4216 | if (vma->vm == vm) |
| 4217 | return vma; |
| 4218 | |
| 4219 | return NULL; |
| 4220 | } |
| 4221 | |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 4222 | void i915_gem_vma_destroy(struct i915_vma *vma) |
| 4223 | { |
| 4224 | WARN_ON(vma->node.allocated); |
Chris Wilson | aaa0566 | 2013-08-20 12:56:40 +0100 | [diff] [blame] | 4225 | |
| 4226 | /* Keep the vma as a placeholder in the execbuffer reservation lists */ |
| 4227 | if (!list_empty(&vma->exec_list)) |
| 4228 | return; |
| 4229 | |
Ben Widawsky | 8b9c2b9 | 2013-07-31 17:00:16 -0700 | [diff] [blame] | 4230 | list_del(&vma->vma_link); |
Daniel Vetter | b93dab6 | 2013-08-26 11:23:47 +0200 | [diff] [blame] | 4231 | |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 4232 | kfree(vma); |
| 4233 | } |
| 4234 | |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 4235 | int |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4236 | i915_gem_suspend(struct drm_device *dev) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4237 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 4238 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4239 | int ret = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4240 | |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4241 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | f740334 | 2013-09-13 23:57:04 +0100 | [diff] [blame] | 4242 | if (dev_priv->ums.mm_suspended) |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4243 | goto err; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4244 | |
Ben Widawsky | b2da9fe | 2012-04-26 16:02:58 -0700 | [diff] [blame] | 4245 | ret = i915_gpu_idle(dev); |
Chris Wilson | f740334 | 2013-09-13 23:57:04 +0100 | [diff] [blame] | 4246 | if (ret) |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4247 | goto err; |
Chris Wilson | f740334 | 2013-09-13 23:57:04 +0100 | [diff] [blame] | 4248 | |
Ben Widawsky | b2da9fe | 2012-04-26 16:02:58 -0700 | [diff] [blame] | 4249 | i915_gem_retire_requests(dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4250 | |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4251 | /* Under UMS, be paranoid and evict. */ |
Chris Wilson | a39d7ef | 2012-04-24 18:22:52 +0100 | [diff] [blame] | 4252 | if (!drm_core_check_feature(dev, DRIVER_MODESET)) |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 4253 | i915_gem_evict_everything(dev); |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4254 | |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4255 | i915_kernel_lost_context(dev); |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 4256 | i915_gem_cleanup_ringbuffer(dev); |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4257 | |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4258 | /* Hack! Don't let anybody do execbuf while we don't control the chip. |
| 4259 | * We need to replace this with a semaphore, or something. |
| 4260 | * And not confound ums.mm_suspended! |
| 4261 | */ |
| 4262 | dev_priv->ums.mm_suspended = !drm_core_check_feature(dev, |
| 4263 | DRIVER_MODESET); |
| 4264 | mutex_unlock(&dev->struct_mutex); |
| 4265 | |
| 4266 | del_timer_sync(&dev_priv->gpu_error.hangcheck_timer); |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4267 | cancel_delayed_work_sync(&dev_priv->mm.retire_work); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4268 | cancel_delayed_work_sync(&dev_priv->mm.idle_work); |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4269 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4270 | return 0; |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4271 | |
| 4272 | err: |
| 4273 | mutex_unlock(&dev->struct_mutex); |
| 4274 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4275 | } |
| 4276 | |
Ben Widawsky | c3787e2 | 2013-09-17 21:12:44 -0700 | [diff] [blame] | 4277 | int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice) |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 4278 | { |
Ben Widawsky | c3787e2 | 2013-09-17 21:12:44 -0700 | [diff] [blame] | 4279 | struct drm_device *dev = ring->dev; |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 4280 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 4281 | u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200); |
| 4282 | u32 *remap_info = dev_priv->l3_parity.remap_info[slice]; |
Ben Widawsky | c3787e2 | 2013-09-17 21:12:44 -0700 | [diff] [blame] | 4283 | int i, ret; |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 4284 | |
Ben Widawsky | 040d2ba | 2013-09-19 11:01:40 -0700 | [diff] [blame] | 4285 | if (!HAS_L3_DPF(dev) || !remap_info) |
Ben Widawsky | c3787e2 | 2013-09-17 21:12:44 -0700 | [diff] [blame] | 4286 | return 0; |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 4287 | |
Ben Widawsky | c3787e2 | 2013-09-17 21:12:44 -0700 | [diff] [blame] | 4288 | ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3); |
| 4289 | if (ret) |
| 4290 | return ret; |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 4291 | |
Ben Widawsky | c3787e2 | 2013-09-17 21:12:44 -0700 | [diff] [blame] | 4292 | /* |
| 4293 | * Note: We do not worry about the concurrent register cacheline hang |
| 4294 | * here because no other code should access these registers other than |
| 4295 | * at initialization time. |
| 4296 | */ |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 4297 | for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) { |
Ben Widawsky | c3787e2 | 2013-09-17 21:12:44 -0700 | [diff] [blame] | 4298 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1)); |
| 4299 | intel_ring_emit(ring, reg_base + i); |
| 4300 | intel_ring_emit(ring, remap_info[i/4]); |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 4301 | } |
| 4302 | |
Ben Widawsky | c3787e2 | 2013-09-17 21:12:44 -0700 | [diff] [blame] | 4303 | intel_ring_advance(ring); |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 4304 | |
Ben Widawsky | c3787e2 | 2013-09-17 21:12:44 -0700 | [diff] [blame] | 4305 | return ret; |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 4306 | } |
| 4307 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4308 | void i915_gem_init_swizzling(struct drm_device *dev) |
| 4309 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 4310 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4311 | |
Daniel Vetter | 11782b0 | 2012-01-31 16:47:55 +0100 | [diff] [blame] | 4312 | if (INTEL_INFO(dev)->gen < 5 || |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4313 | dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE) |
| 4314 | return; |
| 4315 | |
| 4316 | I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) | |
| 4317 | DISP_TILE_SURFACE_SWIZZLING); |
| 4318 | |
Daniel Vetter | 11782b0 | 2012-01-31 16:47:55 +0100 | [diff] [blame] | 4319 | if (IS_GEN5(dev)) |
| 4320 | return; |
| 4321 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4322 | I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL); |
| 4323 | if (IS_GEN6(dev)) |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 4324 | I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB)); |
Ben Widawsky | 8782e26 | 2012-12-18 10:31:23 -0800 | [diff] [blame] | 4325 | else if (IS_GEN7(dev)) |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 4326 | I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB)); |
Ben Widawsky | 31a5336 | 2013-11-02 21:07:04 -0700 | [diff] [blame] | 4327 | else if (IS_GEN8(dev)) |
| 4328 | I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW)); |
Ben Widawsky | 8782e26 | 2012-12-18 10:31:23 -0800 | [diff] [blame] | 4329 | else |
| 4330 | BUG(); |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4331 | } |
Daniel Vetter | e21af88 | 2012-02-09 20:53:27 +0100 | [diff] [blame] | 4332 | |
Chris Wilson | 67b1b57 | 2012-07-05 23:49:40 +0100 | [diff] [blame] | 4333 | static bool |
| 4334 | intel_enable_blt(struct drm_device *dev) |
| 4335 | { |
| 4336 | if (!HAS_BLT(dev)) |
| 4337 | return false; |
| 4338 | |
| 4339 | /* The blitter was dysfunctional on early prototypes */ |
| 4340 | if (IS_GEN6(dev) && dev->pdev->revision < 8) { |
| 4341 | DRM_INFO("BLT not supported on this pre-production hardware;" |
| 4342 | " graphics performance will be degraded.\n"); |
| 4343 | return false; |
| 4344 | } |
| 4345 | |
| 4346 | return true; |
| 4347 | } |
| 4348 | |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4349 | static int i915_gem_init_rings(struct drm_device *dev) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4350 | { |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4351 | struct drm_i915_private *dev_priv = dev->dev_private; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4352 | int ret; |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4353 | |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 4354 | ret = intel_init_render_ring_buffer(dev); |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4355 | if (ret) |
Chris Wilson | b6913e4 | 2010-11-12 10:46:37 +0000 | [diff] [blame] | 4356 | return ret; |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4357 | |
| 4358 | if (HAS_BSD(dev)) { |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 4359 | ret = intel_init_bsd_ring_buffer(dev); |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4360 | if (ret) |
| 4361 | goto cleanup_render_ring; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 4362 | } |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4363 | |
Chris Wilson | 67b1b57 | 2012-07-05 23:49:40 +0100 | [diff] [blame] | 4364 | if (intel_enable_blt(dev)) { |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 4365 | ret = intel_init_blt_ring_buffer(dev); |
| 4366 | if (ret) |
| 4367 | goto cleanup_bsd_ring; |
| 4368 | } |
| 4369 | |
Ben Widawsky | 9a8a221 | 2013-05-28 19:22:23 -0700 | [diff] [blame] | 4370 | if (HAS_VEBOX(dev)) { |
| 4371 | ret = intel_init_vebox_ring_buffer(dev); |
| 4372 | if (ret) |
| 4373 | goto cleanup_blt_ring; |
| 4374 | } |
| 4375 | |
| 4376 | |
Mika Kuoppala | 9943393 | 2013-01-22 14:12:17 +0200 | [diff] [blame] | 4377 | ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000)); |
| 4378 | if (ret) |
Ben Widawsky | 9a8a221 | 2013-05-28 19:22:23 -0700 | [diff] [blame] | 4379 | goto cleanup_vebox_ring; |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4380 | |
| 4381 | return 0; |
| 4382 | |
Ben Widawsky | 9a8a221 | 2013-05-28 19:22:23 -0700 | [diff] [blame] | 4383 | cleanup_vebox_ring: |
| 4384 | intel_cleanup_ring_buffer(&dev_priv->ring[VECS]); |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4385 | cleanup_blt_ring: |
| 4386 | intel_cleanup_ring_buffer(&dev_priv->ring[BCS]); |
| 4387 | cleanup_bsd_ring: |
| 4388 | intel_cleanup_ring_buffer(&dev_priv->ring[VCS]); |
| 4389 | cleanup_render_ring: |
| 4390 | intel_cleanup_ring_buffer(&dev_priv->ring[RCS]); |
| 4391 | |
| 4392 | return ret; |
| 4393 | } |
| 4394 | |
| 4395 | int |
| 4396 | i915_gem_init_hw(struct drm_device *dev) |
| 4397 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 4398 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 4399 | int ret, i; |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4400 | |
| 4401 | if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt()) |
| 4402 | return -EIO; |
| 4403 | |
Ben Widawsky | 5912450 | 2013-07-04 11:02:05 -0700 | [diff] [blame] | 4404 | if (dev_priv->ellc_size) |
Ben Widawsky | 05e21cc | 2013-07-04 11:02:04 -0700 | [diff] [blame] | 4405 | I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf)); |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4406 | |
Ville Syrjälä | 0bf2134 | 2013-11-29 14:56:12 +0200 | [diff] [blame] | 4407 | if (IS_HASWELL(dev)) |
| 4408 | I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ? |
| 4409 | LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED); |
Rodrigo Vivi | 9435373 | 2013-08-28 16:45:46 -0300 | [diff] [blame] | 4410 | |
Ben Widawsky | 88a2b2a | 2013-04-05 13:12:43 -0700 | [diff] [blame] | 4411 | if (HAS_PCH_NOP(dev)) { |
Daniel Vetter | 6ba844b | 2014-01-22 23:39:30 +0100 | [diff] [blame] | 4412 | if (IS_IVYBRIDGE(dev)) { |
| 4413 | u32 temp = I915_READ(GEN7_MSG_CTL); |
| 4414 | temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK); |
| 4415 | I915_WRITE(GEN7_MSG_CTL, temp); |
| 4416 | } else if (INTEL_INFO(dev)->gen >= 7) { |
| 4417 | u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT); |
| 4418 | temp &= ~RESET_PCH_HANDSHAKE_ENABLE; |
| 4419 | I915_WRITE(HSW_NDE_RSTWRN_OPT, temp); |
| 4420 | } |
Ben Widawsky | 88a2b2a | 2013-04-05 13:12:43 -0700 | [diff] [blame] | 4421 | } |
| 4422 | |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4423 | i915_gem_init_swizzling(dev); |
| 4424 | |
| 4425 | ret = i915_gem_init_rings(dev); |
| 4426 | if (ret) |
Mika Kuoppala | 9943393 | 2013-01-22 14:12:17 +0200 | [diff] [blame] | 4427 | return ret; |
| 4428 | |
Ben Widawsky | c3787e2 | 2013-09-17 21:12:44 -0700 | [diff] [blame] | 4429 | for (i = 0; i < NUM_L3_SLICES(dev); i++) |
| 4430 | i915_gem_l3_remap(&dev_priv->ring[RCS], i); |
| 4431 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 4432 | /* |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 4433 | * XXX: Contexts should only be initialized once. Doing a switch to the |
| 4434 | * default context switch however is something we'd like to do after |
| 4435 | * reset or thaw (the latter may not actually be necessary for HW, but |
| 4436 | * goes with our code better). Context switching requires rings (for |
| 4437 | * the do_switch), but before enabling PPGTT. So don't move this. |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 4438 | */ |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 4439 | ret = i915_gem_context_enable(dev_priv); |
Ben Widawsky | 8245be3 | 2013-11-06 13:56:29 -0200 | [diff] [blame] | 4440 | if (ret) { |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 4441 | DRM_ERROR("Context enable failed %d\n", ret); |
| 4442 | goto err_out; |
Ben Widawsky | b7c36d2 | 2013-04-08 18:43:56 -0700 | [diff] [blame] | 4443 | } |
Daniel Vetter | e21af88 | 2012-02-09 20:53:27 +0100 | [diff] [blame] | 4444 | |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4445 | return 0; |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 4446 | |
| 4447 | err_out: |
| 4448 | i915_gem_cleanup_ringbuffer(dev); |
| 4449 | return ret; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4450 | } |
| 4451 | |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4452 | int i915_gem_init(struct drm_device *dev) |
| 4453 | { |
| 4454 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4455 | int ret; |
| 4456 | |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4457 | mutex_lock(&dev->struct_mutex); |
Jesse Barnes | d62b489 | 2013-03-08 10:45:53 -0800 | [diff] [blame] | 4458 | |
| 4459 | if (IS_VALLEYVIEW(dev)) { |
| 4460 | /* VLVA0 (potential hack), BIOS isn't actually waking us */ |
| 4461 | I915_WRITE(VLV_GTLC_WAKE_CTRL, 1); |
| 4462 | if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10)) |
| 4463 | DRM_DEBUG_DRIVER("allow wake ack timed out\n"); |
| 4464 | } |
| 4465 | |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 4466 | i915_gem_init_global_gtt(dev); |
Jesse Barnes | d62b489 | 2013-03-08 10:45:53 -0800 | [diff] [blame] | 4467 | |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 4468 | ret = i915_gem_context_init(dev); |
Mika Kuoppala | e384869 | 2014-01-31 17:14:02 +0200 | [diff] [blame] | 4469 | if (ret) { |
| 4470 | mutex_unlock(&dev->struct_mutex); |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 4471 | return ret; |
Mika Kuoppala | e384869 | 2014-01-31 17:14:02 +0200 | [diff] [blame] | 4472 | } |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 4473 | |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4474 | ret = i915_gem_init_hw(dev); |
| 4475 | mutex_unlock(&dev->struct_mutex); |
| 4476 | if (ret) { |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 4477 | WARN_ON(dev_priv->mm.aliasing_ppgtt); |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 4478 | i915_gem_context_fini(dev); |
Ben Widawsky | c39538a | 2013-12-06 14:10:50 -0800 | [diff] [blame] | 4479 | drm_mm_takedown(&dev_priv->gtt.base.mm); |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4480 | return ret; |
| 4481 | } |
| 4482 | |
Daniel Vetter | 53ca26c | 2012-04-26 23:28:03 +0200 | [diff] [blame] | 4483 | /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */ |
| 4484 | if (!drm_core_check_feature(dev, DRIVER_MODESET)) |
| 4485 | dev_priv->dri1.allow_batchbuffer = 1; |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4486 | return 0; |
| 4487 | } |
| 4488 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4489 | void |
| 4490 | i915_gem_cleanup_ringbuffer(struct drm_device *dev) |
| 4491 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 4492 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 4493 | struct intel_ring_buffer *ring; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 4494 | int i; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4495 | |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 4496 | for_each_ring(ring, dev_priv, i) |
| 4497 | intel_cleanup_ring_buffer(ring); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4498 | } |
| 4499 | |
| 4500 | int |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4501 | i915_gem_entervt_ioctl(struct drm_device *dev, void *data, |
| 4502 | struct drm_file *file_priv) |
| 4503 | { |
Daniel Vetter | db1b76c | 2013-07-09 16:51:37 +0200 | [diff] [blame] | 4504 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 4505 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4506 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4507 | if (drm_core_check_feature(dev, DRIVER_MODESET)) |
| 4508 | return 0; |
| 4509 | |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 4510 | if (i915_reset_in_progress(&dev_priv->gpu_error)) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4511 | DRM_ERROR("Reenabling wedged hardware, good luck\n"); |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 4512 | atomic_set(&dev_priv->gpu_error.reset_counter, 0); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4513 | } |
| 4514 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4515 | mutex_lock(&dev->struct_mutex); |
Daniel Vetter | db1b76c | 2013-07-09 16:51:37 +0200 | [diff] [blame] | 4516 | dev_priv->ums.mm_suspended = 0; |
Eric Anholt | 9bb2d6f | 2008-12-23 18:42:32 -0800 | [diff] [blame] | 4517 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4518 | ret = i915_gem_init_hw(dev); |
Wu Fengguang | d816f6ac | 2009-04-18 10:43:32 +0800 | [diff] [blame] | 4519 | if (ret != 0) { |
| 4520 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 9bb2d6f | 2008-12-23 18:42:32 -0800 | [diff] [blame] | 4521 | return ret; |
Wu Fengguang | d816f6ac | 2009-04-18 10:43:32 +0800 | [diff] [blame] | 4522 | } |
Eric Anholt | 9bb2d6f | 2008-12-23 18:42:32 -0800 | [diff] [blame] | 4523 | |
Ben Widawsky | 5cef07e | 2013-07-16 16:50:08 -0700 | [diff] [blame] | 4524 | BUG_ON(!list_empty(&dev_priv->gtt.base.active_list)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4525 | mutex_unlock(&dev->struct_mutex); |
Kristian Høgsberg | dbb19d3 | 2008-08-20 11:04:27 -0400 | [diff] [blame] | 4526 | |
Chris Wilson | 5f35308 | 2010-06-07 14:03:03 +0100 | [diff] [blame] | 4527 | ret = drm_irq_install(dev); |
| 4528 | if (ret) |
| 4529 | goto cleanup_ringbuffer; |
Kristian Høgsberg | dbb19d3 | 2008-08-20 11:04:27 -0400 | [diff] [blame] | 4530 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4531 | return 0; |
Chris Wilson | 5f35308 | 2010-06-07 14:03:03 +0100 | [diff] [blame] | 4532 | |
| 4533 | cleanup_ringbuffer: |
| 4534 | mutex_lock(&dev->struct_mutex); |
| 4535 | i915_gem_cleanup_ringbuffer(dev); |
Daniel Vetter | db1b76c | 2013-07-09 16:51:37 +0200 | [diff] [blame] | 4536 | dev_priv->ums.mm_suspended = 1; |
Chris Wilson | 5f35308 | 2010-06-07 14:03:03 +0100 | [diff] [blame] | 4537 | mutex_unlock(&dev->struct_mutex); |
| 4538 | |
| 4539 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4540 | } |
| 4541 | |
| 4542 | int |
| 4543 | i915_gem_leavevt_ioctl(struct drm_device *dev, void *data, |
| 4544 | struct drm_file *file_priv) |
| 4545 | { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4546 | if (drm_core_check_feature(dev, DRIVER_MODESET)) |
| 4547 | return 0; |
| 4548 | |
Kristian Høgsberg | dbb19d3 | 2008-08-20 11:04:27 -0400 | [diff] [blame] | 4549 | drm_irq_uninstall(dev); |
Daniel Vetter | db1b76c | 2013-07-09 16:51:37 +0200 | [diff] [blame] | 4550 | |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4551 | return i915_gem_suspend(dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4552 | } |
| 4553 | |
| 4554 | void |
| 4555 | i915_gem_lastclose(struct drm_device *dev) |
| 4556 | { |
| 4557 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4558 | |
Eric Anholt | e806b49 | 2009-01-22 09:56:58 -0800 | [diff] [blame] | 4559 | if (drm_core_check_feature(dev, DRIVER_MODESET)) |
| 4560 | return; |
| 4561 | |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4562 | ret = i915_gem_suspend(dev); |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 4563 | if (ret) |
| 4564 | DRM_ERROR("failed to idle hardware: %d\n", ret); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4565 | } |
| 4566 | |
Chris Wilson | 6419340 | 2010-10-24 12:38:05 +0100 | [diff] [blame] | 4567 | static void |
| 4568 | init_ring_lists(struct intel_ring_buffer *ring) |
| 4569 | { |
| 4570 | INIT_LIST_HEAD(&ring->active_list); |
| 4571 | INIT_LIST_HEAD(&ring->request_list); |
Chris Wilson | 6419340 | 2010-10-24 12:38:05 +0100 | [diff] [blame] | 4572 | } |
| 4573 | |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 4574 | void i915_init_vm(struct drm_i915_private *dev_priv, |
| 4575 | struct i915_address_space *vm) |
Ben Widawsky | fc8c067 | 2013-07-31 16:59:54 -0700 | [diff] [blame] | 4576 | { |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 4577 | if (!i915_is_ggtt(vm)) |
| 4578 | drm_mm_init(&vm->mm, vm->start, vm->total); |
Ben Widawsky | fc8c067 | 2013-07-31 16:59:54 -0700 | [diff] [blame] | 4579 | vm->dev = dev_priv->dev; |
| 4580 | INIT_LIST_HEAD(&vm->active_list); |
| 4581 | INIT_LIST_HEAD(&vm->inactive_list); |
| 4582 | INIT_LIST_HEAD(&vm->global_link); |
Chris Wilson | f72d21e | 2014-01-09 22:57:22 +0000 | [diff] [blame] | 4583 | list_add_tail(&vm->global_link, &dev_priv->vm_list); |
Ben Widawsky | fc8c067 | 2013-07-31 16:59:54 -0700 | [diff] [blame] | 4584 | } |
| 4585 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4586 | void |
| 4587 | i915_gem_load(struct drm_device *dev) |
| 4588 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 4589 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 4590 | int i; |
| 4591 | |
| 4592 | dev_priv->slab = |
| 4593 | kmem_cache_create("i915_gem_object", |
| 4594 | sizeof(struct drm_i915_gem_object), 0, |
| 4595 | SLAB_HWCACHE_ALIGN, |
| 4596 | NULL); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4597 | |
Ben Widawsky | fc8c067 | 2013-07-31 16:59:54 -0700 | [diff] [blame] | 4598 | INIT_LIST_HEAD(&dev_priv->vm_list); |
| 4599 | i915_init_vm(dev_priv, &dev_priv->gtt.base); |
| 4600 | |
Ben Widawsky | a33afea | 2013-09-17 21:12:45 -0700 | [diff] [blame] | 4601 | INIT_LIST_HEAD(&dev_priv->context_list); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 4602 | INIT_LIST_HEAD(&dev_priv->mm.unbound_list); |
| 4603 | INIT_LIST_HEAD(&dev_priv->mm.bound_list); |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 4604 | INIT_LIST_HEAD(&dev_priv->mm.fence_list); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 4605 | for (i = 0; i < I915_NUM_RINGS; i++) |
| 4606 | init_ring_lists(&dev_priv->ring[i]); |
Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 4607 | for (i = 0; i < I915_MAX_NUM_FENCES; i++) |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 4608 | INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4609 | INIT_DELAYED_WORK(&dev_priv->mm.retire_work, |
| 4610 | i915_gem_retire_work_handler); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4611 | INIT_DELAYED_WORK(&dev_priv->mm.idle_work, |
| 4612 | i915_gem_idle_work_handler); |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 4613 | init_waitqueue_head(&dev_priv->gpu_error.reset_queue); |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4614 | |
Dave Airlie | 9440012 | 2010-07-20 13:15:31 +1000 | [diff] [blame] | 4615 | /* On GEN3 we really need to make sure the ARB C3 LP bit is set */ |
| 4616 | if (IS_GEN3(dev)) { |
Daniel Vetter | 5074329 | 2012-04-26 22:02:54 +0200 | [diff] [blame] | 4617 | I915_WRITE(MI_ARB_STATE, |
| 4618 | _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE)); |
Dave Airlie | 9440012 | 2010-07-20 13:15:31 +1000 | [diff] [blame] | 4619 | } |
| 4620 | |
Chris Wilson | 72bfa19 | 2010-12-19 11:42:05 +0000 | [diff] [blame] | 4621 | dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL; |
| 4622 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 4623 | /* Old X drivers will take 0-2 for front, back, depth buffers */ |
Eric Anholt | b397c83 | 2010-01-26 09:43:10 -0800 | [diff] [blame] | 4624 | if (!drm_core_check_feature(dev, DRIVER_MODESET)) |
| 4625 | dev_priv->fence_reg_start = 3; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 4626 | |
Ville Syrjälä | 42b5aea | 2013-04-09 13:02:47 +0300 | [diff] [blame] | 4627 | if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev)) |
| 4628 | dev_priv->num_fence_regs = 32; |
| 4629 | else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 4630 | dev_priv->num_fence_regs = 16; |
| 4631 | else |
| 4632 | dev_priv->num_fence_regs = 8; |
| 4633 | |
Grégoire Henry | b5aa8a0 | 2009-06-23 15:41:02 +0200 | [diff] [blame] | 4634 | /* Initialize fence registers to zero */ |
Chris Wilson | 19b2dbd | 2013-06-12 10:15:12 +0100 | [diff] [blame] | 4635 | INIT_LIST_HEAD(&dev_priv->mm.fence_list); |
| 4636 | i915_gem_restore_fences(dev); |
Eric Anholt | 10ed13e | 2011-05-06 13:53:49 -0700 | [diff] [blame] | 4637 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4638 | i915_gem_detect_bit_6_swizzle(dev); |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 4639 | init_waitqueue_head(&dev_priv->pending_flip_queue); |
Chris Wilson | 17250b7 | 2010-10-28 12:51:39 +0100 | [diff] [blame] | 4640 | |
Chris Wilson | ce453d8 | 2011-02-21 14:43:56 +0000 | [diff] [blame] | 4641 | dev_priv->mm.interruptible = true; |
| 4642 | |
Dave Chinner | 7dc19d5 | 2013-08-28 10:18:11 +1000 | [diff] [blame] | 4643 | dev_priv->mm.inactive_shrinker.scan_objects = i915_gem_inactive_scan; |
| 4644 | dev_priv->mm.inactive_shrinker.count_objects = i915_gem_inactive_count; |
Chris Wilson | 17250b7 | 2010-10-28 12:51:39 +0100 | [diff] [blame] | 4645 | dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS; |
| 4646 | register_shrinker(&dev_priv->mm.inactive_shrinker); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4647 | } |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4648 | |
| 4649 | /* |
| 4650 | * Create a physically contiguous memory object for this object |
| 4651 | * e.g. for cursor + overlay regs |
| 4652 | */ |
Chris Wilson | 995b6762 | 2010-08-20 13:23:26 +0100 | [diff] [blame] | 4653 | static int i915_gem_init_phys_object(struct drm_device *dev, |
| 4654 | int id, int size, int align) |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4655 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 4656 | struct drm_i915_private *dev_priv = dev->dev_private; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4657 | struct drm_i915_gem_phys_object *phys_obj; |
| 4658 | int ret; |
| 4659 | |
| 4660 | if (dev_priv->mm.phys_objs[id - 1] || !size) |
| 4661 | return 0; |
| 4662 | |
Daniel Vetter | b14c567 | 2013-09-19 12:18:32 +0200 | [diff] [blame] | 4663 | phys_obj = kzalloc(sizeof(*phys_obj), GFP_KERNEL); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4664 | if (!phys_obj) |
| 4665 | return -ENOMEM; |
| 4666 | |
| 4667 | phys_obj->id = id; |
| 4668 | |
Chris Wilson | 6eeefaf | 2010-08-07 11:01:39 +0100 | [diff] [blame] | 4669 | phys_obj->handle = drm_pci_alloc(dev, size, align); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4670 | if (!phys_obj->handle) { |
| 4671 | ret = -ENOMEM; |
| 4672 | goto kfree_obj; |
| 4673 | } |
| 4674 | #ifdef CONFIG_X86 |
| 4675 | set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE); |
| 4676 | #endif |
| 4677 | |
| 4678 | dev_priv->mm.phys_objs[id - 1] = phys_obj; |
| 4679 | |
| 4680 | return 0; |
| 4681 | kfree_obj: |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 4682 | kfree(phys_obj); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4683 | return ret; |
| 4684 | } |
| 4685 | |
Chris Wilson | 995b6762 | 2010-08-20 13:23:26 +0100 | [diff] [blame] | 4686 | static void i915_gem_free_phys_object(struct drm_device *dev, int id) |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4687 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 4688 | struct drm_i915_private *dev_priv = dev->dev_private; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4689 | struct drm_i915_gem_phys_object *phys_obj; |
| 4690 | |
| 4691 | if (!dev_priv->mm.phys_objs[id - 1]) |
| 4692 | return; |
| 4693 | |
| 4694 | phys_obj = dev_priv->mm.phys_objs[id - 1]; |
| 4695 | if (phys_obj->cur_obj) { |
| 4696 | i915_gem_detach_phys_object(dev, phys_obj->cur_obj); |
| 4697 | } |
| 4698 | |
| 4699 | #ifdef CONFIG_X86 |
| 4700 | set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE); |
| 4701 | #endif |
| 4702 | drm_pci_free(dev, phys_obj->handle); |
| 4703 | kfree(phys_obj); |
| 4704 | dev_priv->mm.phys_objs[id - 1] = NULL; |
| 4705 | } |
| 4706 | |
| 4707 | void i915_gem_free_all_phys_object(struct drm_device *dev) |
| 4708 | { |
| 4709 | int i; |
| 4710 | |
Dave Airlie | 260883c | 2009-01-22 17:58:49 +1000 | [diff] [blame] | 4711 | for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++) |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4712 | i915_gem_free_phys_object(dev, i); |
| 4713 | } |
| 4714 | |
| 4715 | void i915_gem_detach_phys_object(struct drm_device *dev, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4716 | struct drm_i915_gem_object *obj) |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4717 | { |
Al Viro | 496ad9a | 2013-01-23 17:07:38 -0500 | [diff] [blame] | 4718 | struct address_space *mapping = file_inode(obj->base.filp)->i_mapping; |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 4719 | char *vaddr; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4720 | int i; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4721 | int page_count; |
| 4722 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4723 | if (!obj->phys_obj) |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4724 | return; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4725 | vaddr = obj->phys_obj->handle->vaddr; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4726 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4727 | page_count = obj->base.size / PAGE_SIZE; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4728 | for (i = 0; i < page_count; i++) { |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 4729 | struct page *page = shmem_read_mapping_page(mapping, i); |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 4730 | if (!IS_ERR(page)) { |
| 4731 | char *dst = kmap_atomic(page); |
| 4732 | memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE); |
| 4733 | kunmap_atomic(dst); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4734 | |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 4735 | drm_clflush_pages(&page, 1); |
| 4736 | |
| 4737 | set_page_dirty(page); |
| 4738 | mark_page_accessed(page); |
| 4739 | page_cache_release(page); |
| 4740 | } |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4741 | } |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 4742 | i915_gem_chipset_flush(dev); |
Chris Wilson | d78b47b | 2009-06-17 21:52:49 +0100 | [diff] [blame] | 4743 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4744 | obj->phys_obj->cur_obj = NULL; |
| 4745 | obj->phys_obj = NULL; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4746 | } |
| 4747 | |
| 4748 | int |
| 4749 | i915_gem_attach_phys_object(struct drm_device *dev, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4750 | struct drm_i915_gem_object *obj, |
Chris Wilson | 6eeefaf | 2010-08-07 11:01:39 +0100 | [diff] [blame] | 4751 | int id, |
| 4752 | int align) |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4753 | { |
Al Viro | 496ad9a | 2013-01-23 17:07:38 -0500 | [diff] [blame] | 4754 | struct address_space *mapping = file_inode(obj->base.filp)->i_mapping; |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 4755 | struct drm_i915_private *dev_priv = dev->dev_private; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4756 | int ret = 0; |
| 4757 | int page_count; |
| 4758 | int i; |
| 4759 | |
| 4760 | if (id > I915_MAX_PHYS_OBJECT) |
| 4761 | return -EINVAL; |
| 4762 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4763 | if (obj->phys_obj) { |
| 4764 | if (obj->phys_obj->id == id) |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4765 | return 0; |
| 4766 | i915_gem_detach_phys_object(dev, obj); |
| 4767 | } |
| 4768 | |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4769 | /* create a new object */ |
| 4770 | if (!dev_priv->mm.phys_objs[id - 1]) { |
| 4771 | ret = i915_gem_init_phys_object(dev, id, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4772 | obj->base.size, align); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4773 | if (ret) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4774 | DRM_ERROR("failed to init phys object %d size: %zu\n", |
| 4775 | id, obj->base.size); |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 4776 | return ret; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4777 | } |
| 4778 | } |
| 4779 | |
| 4780 | /* bind to the object */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4781 | obj->phys_obj = dev_priv->mm.phys_objs[id - 1]; |
| 4782 | obj->phys_obj->cur_obj = obj; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4783 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4784 | page_count = obj->base.size / PAGE_SIZE; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4785 | |
| 4786 | for (i = 0; i < page_count; i++) { |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 4787 | struct page *page; |
| 4788 | char *dst, *src; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4789 | |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 4790 | page = shmem_read_mapping_page(mapping, i); |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 4791 | if (IS_ERR(page)) |
| 4792 | return PTR_ERR(page); |
| 4793 | |
Chris Wilson | ff75b9b | 2010-10-30 22:52:31 +0100 | [diff] [blame] | 4794 | src = kmap_atomic(page); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4795 | dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4796 | memcpy(dst, src, PAGE_SIZE); |
Peter Zijlstra | 3e4d3af | 2010-10-26 14:21:51 -0700 | [diff] [blame] | 4797 | kunmap_atomic(src); |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 4798 | |
| 4799 | mark_page_accessed(page); |
| 4800 | page_cache_release(page); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4801 | } |
| 4802 | |
| 4803 | return 0; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4804 | } |
| 4805 | |
| 4806 | static int |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4807 | i915_gem_phys_pwrite(struct drm_device *dev, |
| 4808 | struct drm_i915_gem_object *obj, |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4809 | struct drm_i915_gem_pwrite *args, |
| 4810 | struct drm_file *file_priv) |
| 4811 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4812 | void *vaddr = obj->phys_obj->handle->vaddr + args->offset; |
Ville Syrjälä | 2bb4629 | 2013-02-22 16:12:51 +0200 | [diff] [blame] | 4813 | char __user *user_data = to_user_ptr(args->data_ptr); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4814 | |
Chris Wilson | b47b30c | 2010-11-08 01:12:29 +0000 | [diff] [blame] | 4815 | if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) { |
| 4816 | unsigned long unwritten; |
| 4817 | |
| 4818 | /* The physical object once assigned is fixed for the lifetime |
| 4819 | * of the obj, so we can safely drop the lock and continue |
| 4820 | * to access vaddr. |
| 4821 | */ |
| 4822 | mutex_unlock(&dev->struct_mutex); |
| 4823 | unwritten = copy_from_user(vaddr, user_data, args->size); |
| 4824 | mutex_lock(&dev->struct_mutex); |
| 4825 | if (unwritten) |
| 4826 | return -EFAULT; |
| 4827 | } |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4828 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 4829 | i915_gem_chipset_flush(dev); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4830 | return 0; |
| 4831 | } |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4832 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4833 | void i915_gem_release(struct drm_device *dev, struct drm_file *file) |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4834 | { |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4835 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4836 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4837 | cancel_delayed_work_sync(&file_priv->mm.idle_work); |
| 4838 | |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4839 | /* Clean up our request list when the client is going away, so that |
| 4840 | * later retire_requests won't dereference our soon-to-be-gone |
| 4841 | * file_priv. |
| 4842 | */ |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 4843 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4844 | while (!list_empty(&file_priv->mm.request_list)) { |
| 4845 | struct drm_i915_gem_request *request; |
| 4846 | |
| 4847 | request = list_first_entry(&file_priv->mm.request_list, |
| 4848 | struct drm_i915_gem_request, |
| 4849 | client_list); |
| 4850 | list_del(&request->client_list); |
| 4851 | request->file_priv = NULL; |
| 4852 | } |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 4853 | spin_unlock(&file_priv->mm.lock); |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4854 | } |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4855 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4856 | static void |
| 4857 | i915_gem_file_idle_work_handler(struct work_struct *work) |
| 4858 | { |
| 4859 | struct drm_i915_file_private *file_priv = |
| 4860 | container_of(work, typeof(*file_priv), mm.idle_work.work); |
| 4861 | |
| 4862 | atomic_set(&file_priv->rps_wait_boost, false); |
| 4863 | } |
| 4864 | |
| 4865 | int i915_gem_open(struct drm_device *dev, struct drm_file *file) |
| 4866 | { |
| 4867 | struct drm_i915_file_private *file_priv; |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 4868 | int ret; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4869 | |
| 4870 | DRM_DEBUG_DRIVER("\n"); |
| 4871 | |
| 4872 | file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL); |
| 4873 | if (!file_priv) |
| 4874 | return -ENOMEM; |
| 4875 | |
| 4876 | file->driver_priv = file_priv; |
| 4877 | file_priv->dev_priv = dev->dev_private; |
Chris Wilson | ab0e7ff | 2014-02-25 17:11:24 +0200 | [diff] [blame] | 4878 | file_priv->file = file; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4879 | |
| 4880 | spin_lock_init(&file_priv->mm.lock); |
| 4881 | INIT_LIST_HEAD(&file_priv->mm.request_list); |
| 4882 | INIT_DELAYED_WORK(&file_priv->mm.idle_work, |
| 4883 | i915_gem_file_idle_work_handler); |
| 4884 | |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 4885 | ret = i915_gem_context_open(dev, file); |
| 4886 | if (ret) |
| 4887 | kfree(file_priv); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4888 | |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 4889 | return ret; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4890 | } |
| 4891 | |
Chris Wilson | 5774506 | 2012-11-21 13:04:04 +0000 | [diff] [blame] | 4892 | static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task) |
| 4893 | { |
| 4894 | if (!mutex_is_locked(mutex)) |
| 4895 | return false; |
| 4896 | |
| 4897 | #if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES) |
| 4898 | return mutex->owner == task; |
| 4899 | #else |
| 4900 | /* Since UP may be pre-empted, we cannot assume that we own the lock */ |
| 4901 | return false; |
| 4902 | #endif |
| 4903 | } |
| 4904 | |
Dave Chinner | 7dc19d5 | 2013-08-28 10:18:11 +1000 | [diff] [blame] | 4905 | static unsigned long |
| 4906 | i915_gem_inactive_count(struct shrinker *shrinker, struct shrink_control *sc) |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4907 | { |
Chris Wilson | 17250b7 | 2010-10-28 12:51:39 +0100 | [diff] [blame] | 4908 | struct drm_i915_private *dev_priv = |
| 4909 | container_of(shrinker, |
| 4910 | struct drm_i915_private, |
| 4911 | mm.inactive_shrinker); |
| 4912 | struct drm_device *dev = dev_priv->dev; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 4913 | struct drm_i915_gem_object *obj; |
Chris Wilson | 5774506 | 2012-11-21 13:04:04 +0000 | [diff] [blame] | 4914 | bool unlock = true; |
Dave Chinner | 7dc19d5 | 2013-08-28 10:18:11 +1000 | [diff] [blame] | 4915 | unsigned long count; |
Chris Wilson | 17250b7 | 2010-10-28 12:51:39 +0100 | [diff] [blame] | 4916 | |
Chris Wilson | 5774506 | 2012-11-21 13:04:04 +0000 | [diff] [blame] | 4917 | if (!mutex_trylock(&dev->struct_mutex)) { |
| 4918 | if (!mutex_is_locked_by(&dev->struct_mutex, current)) |
Daniel Vetter | d322704 | 2013-09-25 14:00:02 +0200 | [diff] [blame] | 4919 | return 0; |
Chris Wilson | 5774506 | 2012-11-21 13:04:04 +0000 | [diff] [blame] | 4920 | |
Daniel Vetter | 677feac | 2012-12-19 14:33:45 +0100 | [diff] [blame] | 4921 | if (dev_priv->mm.shrinker_no_lock_stealing) |
Daniel Vetter | d322704 | 2013-09-25 14:00:02 +0200 | [diff] [blame] | 4922 | return 0; |
Daniel Vetter | 677feac | 2012-12-19 14:33:45 +0100 | [diff] [blame] | 4923 | |
Chris Wilson | 5774506 | 2012-11-21 13:04:04 +0000 | [diff] [blame] | 4924 | unlock = false; |
| 4925 | } |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4926 | |
Dave Chinner | 7dc19d5 | 2013-08-28 10:18:11 +1000 | [diff] [blame] | 4927 | count = 0; |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 4928 | list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 4929 | if (obj->pages_pin_count == 0) |
Dave Chinner | 7dc19d5 | 2013-08-28 10:18:11 +1000 | [diff] [blame] | 4930 | count += obj->base.size >> PAGE_SHIFT; |
Ben Widawsky | fcb4a57 | 2013-07-31 16:59:57 -0700 | [diff] [blame] | 4931 | |
| 4932 | list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) { |
| 4933 | if (obj->active) |
| 4934 | continue; |
| 4935 | |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 4936 | if (!i915_gem_obj_is_pinned(obj) && obj->pages_pin_count == 0) |
Dave Chinner | 7dc19d5 | 2013-08-28 10:18:11 +1000 | [diff] [blame] | 4937 | count += obj->base.size >> PAGE_SHIFT; |
Ben Widawsky | fcb4a57 | 2013-07-31 16:59:57 -0700 | [diff] [blame] | 4938 | } |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4939 | |
Chris Wilson | 5774506 | 2012-11-21 13:04:04 +0000 | [diff] [blame] | 4940 | if (unlock) |
| 4941 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | d9973b4 | 2013-10-04 10:33:00 +0100 | [diff] [blame] | 4942 | |
Dave Chinner | 7dc19d5 | 2013-08-28 10:18:11 +1000 | [diff] [blame] | 4943 | return count; |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4944 | } |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 4945 | |
| 4946 | /* All the new VM stuff */ |
| 4947 | unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o, |
| 4948 | struct i915_address_space *vm) |
| 4949 | { |
| 4950 | struct drm_i915_private *dev_priv = o->base.dev->dev_private; |
| 4951 | struct i915_vma *vma; |
| 4952 | |
Ben Widawsky | 6f42532 | 2013-12-06 14:10:48 -0800 | [diff] [blame] | 4953 | if (!dev_priv->mm.aliasing_ppgtt || |
| 4954 | vm == &dev_priv->mm.aliasing_ppgtt->base) |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 4955 | vm = &dev_priv->gtt.base; |
| 4956 | |
| 4957 | BUG_ON(list_empty(&o->vma_list)); |
| 4958 | list_for_each_entry(vma, &o->vma_list, vma_link) { |
| 4959 | if (vma->vm == vm) |
| 4960 | return vma->node.start; |
| 4961 | |
| 4962 | } |
| 4963 | return -1; |
| 4964 | } |
| 4965 | |
| 4966 | bool i915_gem_obj_bound(struct drm_i915_gem_object *o, |
| 4967 | struct i915_address_space *vm) |
| 4968 | { |
| 4969 | struct i915_vma *vma; |
| 4970 | |
| 4971 | list_for_each_entry(vma, &o->vma_list, vma_link) |
Ben Widawsky | 8b9c2b9 | 2013-07-31 17:00:16 -0700 | [diff] [blame] | 4972 | if (vma->vm == vm && drm_mm_node_allocated(&vma->node)) |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 4973 | return true; |
| 4974 | |
| 4975 | return false; |
| 4976 | } |
| 4977 | |
| 4978 | bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o) |
| 4979 | { |
Chris Wilson | 5a1d5eb | 2013-09-10 11:27:37 +0100 | [diff] [blame] | 4980 | struct i915_vma *vma; |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 4981 | |
Chris Wilson | 5a1d5eb | 2013-09-10 11:27:37 +0100 | [diff] [blame] | 4982 | list_for_each_entry(vma, &o->vma_list, vma_link) |
| 4983 | if (drm_mm_node_allocated(&vma->node)) |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 4984 | return true; |
| 4985 | |
| 4986 | return false; |
| 4987 | } |
| 4988 | |
| 4989 | unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o, |
| 4990 | struct i915_address_space *vm) |
| 4991 | { |
| 4992 | struct drm_i915_private *dev_priv = o->base.dev->dev_private; |
| 4993 | struct i915_vma *vma; |
| 4994 | |
Ben Widawsky | 6f42532 | 2013-12-06 14:10:48 -0800 | [diff] [blame] | 4995 | if (!dev_priv->mm.aliasing_ppgtt || |
| 4996 | vm == &dev_priv->mm.aliasing_ppgtt->base) |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 4997 | vm = &dev_priv->gtt.base; |
| 4998 | |
| 4999 | BUG_ON(list_empty(&o->vma_list)); |
| 5000 | |
| 5001 | list_for_each_entry(vma, &o->vma_list, vma_link) |
| 5002 | if (vma->vm == vm) |
| 5003 | return vma->node.size; |
| 5004 | |
| 5005 | return 0; |
| 5006 | } |
| 5007 | |
Dave Chinner | 7dc19d5 | 2013-08-28 10:18:11 +1000 | [diff] [blame] | 5008 | static unsigned long |
| 5009 | i915_gem_inactive_scan(struct shrinker *shrinker, struct shrink_control *sc) |
| 5010 | { |
| 5011 | struct drm_i915_private *dev_priv = |
| 5012 | container_of(shrinker, |
| 5013 | struct drm_i915_private, |
| 5014 | mm.inactive_shrinker); |
| 5015 | struct drm_device *dev = dev_priv->dev; |
Dave Chinner | 7dc19d5 | 2013-08-28 10:18:11 +1000 | [diff] [blame] | 5016 | unsigned long freed; |
| 5017 | bool unlock = true; |
| 5018 | |
| 5019 | if (!mutex_trylock(&dev->struct_mutex)) { |
| 5020 | if (!mutex_is_locked_by(&dev->struct_mutex, current)) |
Daniel Vetter | d322704 | 2013-09-25 14:00:02 +0200 | [diff] [blame] | 5021 | return SHRINK_STOP; |
Dave Chinner | 7dc19d5 | 2013-08-28 10:18:11 +1000 | [diff] [blame] | 5022 | |
| 5023 | if (dev_priv->mm.shrinker_no_lock_stealing) |
Daniel Vetter | d322704 | 2013-09-25 14:00:02 +0200 | [diff] [blame] | 5024 | return SHRINK_STOP; |
Dave Chinner | 7dc19d5 | 2013-08-28 10:18:11 +1000 | [diff] [blame] | 5025 | |
| 5026 | unlock = false; |
| 5027 | } |
| 5028 | |
Chris Wilson | d9973b4 | 2013-10-04 10:33:00 +0100 | [diff] [blame] | 5029 | freed = i915_gem_purge(dev_priv, sc->nr_to_scan); |
| 5030 | if (freed < sc->nr_to_scan) |
| 5031 | freed += __i915_gem_shrink(dev_priv, |
| 5032 | sc->nr_to_scan - freed, |
| 5033 | false); |
| 5034 | if (freed < sc->nr_to_scan) |
Dave Chinner | 7dc19d5 | 2013-08-28 10:18:11 +1000 | [diff] [blame] | 5035 | freed += i915_gem_shrink_all(dev_priv); |
| 5036 | |
| 5037 | if (unlock) |
| 5038 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | d9973b4 | 2013-10-04 10:33:00 +0100 | [diff] [blame] | 5039 | |
Dave Chinner | 7dc19d5 | 2013-08-28 10:18:11 +1000 | [diff] [blame] | 5040 | return freed; |
| 5041 | } |
Ben Widawsky | 5c2abbe | 2013-09-24 09:57:57 -0700 | [diff] [blame] | 5042 | |
| 5043 | struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj) |
| 5044 | { |
| 5045 | struct i915_vma *vma; |
| 5046 | |
| 5047 | if (WARN_ON(list_empty(&obj->vma_list))) |
| 5048 | return NULL; |
| 5049 | |
| 5050 | vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link); |
Ben Widawsky | 6e164c3 | 2013-12-06 14:10:49 -0800 | [diff] [blame] | 5051 | if (vma->vm != obj_to_ggtt(obj)) |
Ben Widawsky | 5c2abbe | 2013-09-24 09:57:57 -0700 | [diff] [blame] | 5052 | return NULL; |
| 5053 | |
| 5054 | return vma; |
| 5055 | } |