blob: 0579f6e0a5fd21f377f4dcaf6a96cfb5fbab3a37 [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Al Stone6933de02015-03-24 14:02:51 +00005 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02006 select ACPI_MCFG if ACPI
Dan Williams21266be2015-11-19 18:19:29 -08007 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +03008 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01009 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
Kees Cook2b68f6c2015-04-14 15:48:00 -070010 select ARCH_HAS_ELF_RANDOMIZE
Riku Voipio957e3fa2014-12-12 16:57:44 -080011 select ARCH_HAS_GCOV_PROFILE_ALL
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020012 select ARCH_HAS_KCOV
Laura Abbott308c09f2014-08-08 14:23:25 -070013 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010014 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010015 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +020016 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070017 select ARCH_SUPPORTS_NUMA_BALANCING
Arnd Bergmann91701002013-02-21 11:42:57 +010018 select ARCH_WANT_OPTIONAL_GPIOLIB
Will Deacon6212a512012-11-07 14:16:28 +000019 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000020 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080021 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000022 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000023 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000024 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010025 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee80362016-06-15 15:47:33 -050026 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010027 select ARM_GIC_V3
Arnd Bergmann3ee80362016-06-15 15:47:33 -050028 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff60792015-07-31 15:46:16 +010029 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010030 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000031 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070032 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000033 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000034 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010035 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080036 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070037 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010038 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010039 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000040 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070041 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010042 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010043 select GENERIC_IRQ_PROBE
44 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010045 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010046 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070047 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010048 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000049 select GENERIC_STRNCPY_FROM_USER
50 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010051 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010052 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010053 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010054 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010055 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010056 select HAVE_ARCH_BITREVERSE
Kees Cookfaf5b632016-06-23 15:59:42 -070057 select HAVE_ARCH_HARDENED_USERCOPY
Ard Biesheuvel324420b2016-02-16 13:52:35 +010058 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080059 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabininf1b90322015-11-17 18:47:08 +030060 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000061 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080062 select HAVE_ARCH_MMAP_RND_BITS
63 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000064 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010065 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070066 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
67 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +020068 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010069 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010070 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010071 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010072 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -070073 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070074 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070075 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010076 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +000077 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010078 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000079 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010080 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090081 select HAVE_FUNCTION_TRACER
82 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +020083 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010084 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010085 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +000086 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010087 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -070088 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Mark Rutland55834a72014-02-07 17:12:45 +000089 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010090 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010091 select HAVE_PERF_REGS
92 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -040093 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -070094 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010095 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -040096 select HAVE_KPROBES
Sandeepa Prabhufcfd7082016-07-08 12:35:53 -040097 select HAVE_KRETPROBES if HAVE_KPROBES
Robin Murphy876945d2015-10-01 20:14:00 +010098 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010099 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200100 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100101 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100102 select NO_BOOTMEM
103 select OF
104 select OF_EARLY_FLATTREE
Yang Shi8ee70872016-04-18 11:16:14 -0700105 select OF_NUMA if NUMA && OF
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100106 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200107 select PCI_ECAM if ACPI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100108 select PERF_USE_VMALLOC
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000109 select POWER_RESET
110 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100111 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700112 select SYSCTL_EXCEPTION_TRACE
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100113 help
114 ARM 64-bit (AArch64) Linux support.
115
116config 64BIT
117 def_bool y
118
119config ARCH_PHYS_ADDR_T_64BIT
120 def_bool y
121
122config MMU
123 def_bool y
124
Mark Rutland40982fd2016-08-25 17:23:23 +0100125config DEBUG_RODATA
126 def_bool y
127
Mark Rutland030c4d22016-05-31 15:57:59 +0100128config ARM64_PAGE_SHIFT
129 int
130 default 16 if ARM64_64K_PAGES
131 default 14 if ARM64_16K_PAGES
132 default 12
133
134config ARM64_CONT_SHIFT
135 int
136 default 5 if ARM64_64K_PAGES
137 default 7 if ARM64_16K_PAGES
138 default 4
139
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800140config ARCH_MMAP_RND_BITS_MIN
141 default 14 if ARM64_64K_PAGES
142 default 16 if ARM64_16K_PAGES
143 default 18
144
145# max bits determined by the following formula:
146# VA_BITS - PAGE_SHIFT - 3
147config ARCH_MMAP_RND_BITS_MAX
148 default 19 if ARM64_VA_BITS=36
149 default 24 if ARM64_VA_BITS=39
150 default 27 if ARM64_VA_BITS=42
151 default 30 if ARM64_VA_BITS=47
152 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
153 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
154 default 33 if ARM64_VA_BITS=48
155 default 14 if ARM64_64K_PAGES
156 default 16 if ARM64_16K_PAGES
157 default 18
158
159config ARCH_MMAP_RND_COMPAT_BITS_MIN
160 default 7 if ARM64_64K_PAGES
161 default 9 if ARM64_16K_PAGES
162 default 11
163
164config ARCH_MMAP_RND_COMPAT_BITS_MAX
165 default 16
166
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700167config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100168 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100169
170config STACKTRACE_SUPPORT
171 def_bool y
172
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100173config ILLEGAL_POINTER_VALUE
174 hex
175 default 0xdead000000000000
176
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100177config LOCKDEP_SUPPORT
178 def_bool y
179
180config TRACE_IRQFLAGS_SUPPORT
181 def_bool y
182
Will Deaconc209f792014-03-14 17:47:05 +0000183config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100184 def_bool y
185
Dave P Martin9fb74102015-07-24 16:37:48 +0100186config GENERIC_BUG
187 def_bool y
188 depends on BUG
189
190config GENERIC_BUG_RELATIVE_POINTERS
191 def_bool y
192 depends on GENERIC_BUG
193
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100194config GENERIC_HWEIGHT
195 def_bool y
196
197config GENERIC_CSUM
198 def_bool y
199
200config GENERIC_CALIBRATE_DELAY
201 def_bool y
202
Catalin Marinas19e76402014-02-27 12:09:22 +0000203config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100204 def_bool y
205
Steve Capper29e56942014-10-09 15:29:25 -0700206config HAVE_GENERIC_RCU_GUP
207 def_bool y
208
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100209config ARCH_DMA_ADDR_T_64BIT
210 def_bool y
211
212config NEED_DMA_MAP_STATE
213 def_bool y
214
215config NEED_SG_DMA_LENGTH
216 def_bool y
217
Will Deacon4b3dc962015-05-29 18:28:44 +0100218config SMP
219 def_bool y
220
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100221config SWIOTLB
222 def_bool y
223
224config IOMMU_HELPER
225 def_bool SWIOTLB
226
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100227config KERNEL_MODE_NEON
228 def_bool y
229
Rob Herring92cc15f2014-04-18 17:19:59 -0500230config FIX_EARLYCON_MEM
231 def_bool y
232
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700233config PGTABLE_LEVELS
234 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100235 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700236 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
237 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
238 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100239 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
240 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700241
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100242source "init/Kconfig"
243
244source "kernel/Kconfig.freezer"
245
Olof Johansson6a377492015-07-20 12:09:16 -0700246source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100247
248menu "Bus support"
249
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100250config PCI
251 bool "PCI support"
252 help
253 This feature enables support for PCI bus system. If you say Y
254 here, the kernel will include drivers and infrastructure code
255 to support PCI bus devices.
256
257config PCI_DOMAINS
258 def_bool PCI
259
260config PCI_DOMAINS_GENERIC
261 def_bool PCI
262
263config PCI_SYSCALL
264 def_bool PCI
265
266source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100267
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100268endmenu
269
270menu "Kernel Features"
271
Andre Przywarac0a01b82014-11-14 15:54:12 +0000272menu "ARM errata workarounds via the alternatives framework"
273
274config ARM64_ERRATUM_826319
275 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
276 default y
277 help
278 This option adds an alternative code sequence to work around ARM
279 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
280 AXI master interface and an L2 cache.
281
282 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
283 and is unable to accept a certain write via this interface, it will
284 not progress on read data presented on the read data channel and the
285 system can deadlock.
286
287 The workaround promotes data cache clean instructions to
288 data cache clean-and-invalidate.
289 Please note that this does not necessarily enable the workaround,
290 as it depends on the alternative framework, which will only patch
291 the kernel if an affected CPU is detected.
292
293 If unsure, say Y.
294
295config ARM64_ERRATUM_827319
296 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
297 default y
298 help
299 This option adds an alternative code sequence to work around ARM
300 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
301 master interface and an L2 cache.
302
303 Under certain conditions this erratum can cause a clean line eviction
304 to occur at the same time as another transaction to the same address
305 on the AMBA 5 CHI interface, which can cause data corruption if the
306 interconnect reorders the two transactions.
307
308 The workaround promotes data cache clean instructions to
309 data cache clean-and-invalidate.
310 Please note that this does not necessarily enable the workaround,
311 as it depends on the alternative framework, which will only patch
312 the kernel if an affected CPU is detected.
313
314 If unsure, say Y.
315
316config ARM64_ERRATUM_824069
317 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
318 default y
319 help
320 This option adds an alternative code sequence to work around ARM
321 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
322 to a coherent interconnect.
323
324 If a Cortex-A53 processor is executing a store or prefetch for
325 write instruction at the same time as a processor in another
326 cluster is executing a cache maintenance operation to the same
327 address, then this erratum might cause a clean cache line to be
328 incorrectly marked as dirty.
329
330 The workaround promotes data cache clean instructions to
331 data cache clean-and-invalidate.
332 Please note that this option does not necessarily enable the
333 workaround, as it depends on the alternative framework, which will
334 only patch the kernel if an affected CPU is detected.
335
336 If unsure, say Y.
337
338config ARM64_ERRATUM_819472
339 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
340 default y
341 help
342 This option adds an alternative code sequence to work around ARM
343 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
344 present when it is connected to a coherent interconnect.
345
346 If the processor is executing a load and store exclusive sequence at
347 the same time as a processor in another cluster is executing a cache
348 maintenance operation to the same address, then this erratum might
349 cause data corruption.
350
351 The workaround promotes data cache clean instructions to
352 data cache clean-and-invalidate.
353 Please note that this does not necessarily enable the workaround,
354 as it depends on the alternative framework, which will only patch
355 the kernel if an affected CPU is detected.
356
357 If unsure, say Y.
358
359config ARM64_ERRATUM_832075
360 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
361 default y
362 help
363 This option adds an alternative code sequence to work around ARM
364 erratum 832075 on Cortex-A57 parts up to r1p2.
365
366 Affected Cortex-A57 parts might deadlock when exclusive load/store
367 instructions to Write-Back memory are mixed with Device loads.
368
369 The workaround is to promote device loads to use Load-Acquire
370 semantics.
371 Please note that this does not necessarily enable the workaround,
372 as it depends on the alternative framework, which will only patch
373 the kernel if an affected CPU is detected.
374
375 If unsure, say Y.
376
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000377config ARM64_ERRATUM_834220
378 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
379 depends on KVM
380 default y
381 help
382 This option adds an alternative code sequence to work around ARM
383 erratum 834220 on Cortex-A57 parts up to r1p2.
384
385 Affected Cortex-A57 parts might report a Stage 2 translation
386 fault as the result of a Stage 1 fault for load crossing a
387 page boundary when there is a permission or device memory
388 alignment fault at Stage 1 and a translation fault at Stage 2.
389
390 The workaround is to verify that the Stage 1 translation
391 doesn't generate a fault before handling the Stage 2 fault.
392 Please note that this does not necessarily enable the workaround,
393 as it depends on the alternative framework, which will only patch
394 the kernel if an affected CPU is detected.
395
396 If unsure, say Y.
397
Will Deacon905e8c52015-03-23 19:07:02 +0000398config ARM64_ERRATUM_845719
399 bool "Cortex-A53: 845719: a load might read incorrect data"
400 depends on COMPAT
401 default y
402 help
403 This option adds an alternative code sequence to work around ARM
404 erratum 845719 on Cortex-A53 parts up to r0p4.
405
406 When running a compat (AArch32) userspace on an affected Cortex-A53
407 part, a load at EL0 from a virtual address that matches the bottom 32
408 bits of the virtual address used by a recent load at (AArch64) EL1
409 might return incorrect data.
410
411 The workaround is to write the contextidr_el1 register on exception
412 return to a 32-bit task.
413 Please note that this does not necessarily enable the workaround,
414 as it depends on the alternative framework, which will only patch
415 the kernel if an affected CPU is detected.
416
417 If unsure, say Y.
418
Will Deacondf057cc2015-03-17 12:15:02 +0000419config ARM64_ERRATUM_843419
420 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000421 default y
Will Deacon6ffe9922016-08-22 11:58:36 +0100422 select ARM64_MODULE_CMODEL_LARGE if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000423 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100424 This option links the kernel with '--fix-cortex-a53-843419' and
425 builds modules using the large memory model in order to avoid the use
426 of the ADRP instruction, which can cause a subsequent memory access
427 to use an incorrect address on Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000428
429 If unsure, say Y.
430
Robert Richter94100972015-09-21 22:58:38 +0200431config CAVIUM_ERRATUM_22375
432 bool "Cavium erratum 22375, 24313"
433 default y
434 help
435 Enable workaround for erratum 22375, 24313.
436
437 This implements two gicv3-its errata workarounds for ThunderX. Both
438 with small impact affecting only ITS table allocation.
439
440 erratum 22375: only alloc 8MB table size
441 erratum 24313: ignore memory access type
442
443 The fixes are in ITS initialization and basically ignore memory access
444 type and table size provided by the TYPER and BASER registers.
445
446 If unsure, say Y.
447
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200448config CAVIUM_ERRATUM_23144
449 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
450 depends on NUMA
451 default y
452 help
453 ITS SYNC command hang for cross node io and collections/cpu mapping.
454
455 If unsure, say Y.
456
Robert Richter6d4e11c2015-09-21 22:58:35 +0200457config CAVIUM_ERRATUM_23154
458 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
459 default y
460 help
461 The gicv3 of ThunderX requires a modified version for
462 reading the IAR status to ensure data synchronization
463 (access to icc_iar1_el1 is not sync'ed before and after).
464
465 If unsure, say Y.
466
Andrew Pinski104a0c02016-02-24 17:44:57 -0800467config CAVIUM_ERRATUM_27456
468 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
469 default y
470 help
471 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
472 instructions may cause the icache to become corrupted if it
473 contains data for a non-current ASID. The fix is to
474 invalidate the icache when changing the mm context.
475
476 If unsure, say Y.
477
Andre Przywarac0a01b82014-11-14 15:54:12 +0000478endmenu
479
480
Jungseok Leee41ceed2014-05-12 10:40:38 +0100481choice
482 prompt "Page size"
483 default ARM64_4K_PAGES
484 help
485 Page size (translation granule) configuration.
486
487config ARM64_4K_PAGES
488 bool "4KB"
489 help
490 This feature enables 4KB pages support.
491
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100492config ARM64_16K_PAGES
493 bool "16KB"
494 help
495 The system will use 16KB pages support. AArch32 emulation
496 requires applications compiled with 16K (or a multiple of 16K)
497 aligned segments.
498
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100499config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100500 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100501 help
502 This feature enables 64KB pages support (4KB by default)
503 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100504 look-up. AArch32 emulation requires applications compiled
505 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100506
Jungseok Leee41ceed2014-05-12 10:40:38 +0100507endchoice
508
509choice
510 prompt "Virtual address space size"
511 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100512 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100513 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
514 help
515 Allows choosing one of multiple possible virtual address
516 space sizes. The level of translation table is determined by
517 a combination of page size and virtual address space size.
518
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100519config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100520 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100521 depends on ARM64_16K_PAGES
522
Jungseok Leee41ceed2014-05-12 10:40:38 +0100523config ARM64_VA_BITS_39
524 bool "39-bit"
525 depends on ARM64_4K_PAGES
526
527config ARM64_VA_BITS_42
528 bool "42-bit"
529 depends on ARM64_64K_PAGES
530
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100531config ARM64_VA_BITS_47
532 bool "47-bit"
533 depends on ARM64_16K_PAGES
534
Jungseok Leec79b9542014-05-12 18:40:51 +0900535config ARM64_VA_BITS_48
536 bool "48-bit"
Jungseok Leec79b9542014-05-12 18:40:51 +0900537
Jungseok Leee41ceed2014-05-12 10:40:38 +0100538endchoice
539
540config ARM64_VA_BITS
541 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100542 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100543 default 39 if ARM64_VA_BITS_39
544 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100545 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b9542014-05-12 18:40:51 +0900546 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100547
Will Deacona8720132013-10-11 14:52:19 +0100548config CPU_BIG_ENDIAN
549 bool "Build big-endian kernel"
550 help
551 Say Y if you plan on running a kernel in big-endian mode.
552
Mark Brownf6e763b2014-03-04 07:51:17 +0000553config SCHED_MC
554 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000555 help
556 Multi-core scheduler support improves the CPU scheduler's decision
557 making when dealing with multi-core CPU chips at a cost of slightly
558 increased overhead in some places. If unsure say N here.
559
560config SCHED_SMT
561 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000562 help
563 Improves the CPU scheduler's decision making when dealing with
564 MultiThreading at a cost of slightly increased overhead in some
565 places. If unsure say N here.
566
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100567config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000568 int "Maximum number of CPUs (2-4096)"
569 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100570 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100571 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100572
Mark Rutland9327e2c2013-10-24 20:30:18 +0100573config HOTPLUG_CPU
574 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800575 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100576 help
577 Say Y here to experiment with turning CPUs off and on. CPUs
578 can be controlled through /sys/devices/system/cpu.
579
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700580# Common NUMA Features
581config NUMA
582 bool "Numa Memory Allocation and Scheduler Support"
583 depends on SMP
584 help
585 Enable NUMA (Non Uniform Memory Access) support.
586
587 The kernel will try to allocate memory used by a CPU on the
588 local memory of the CPU and add some more
589 NUMA awareness to the kernel.
590
591config NODES_SHIFT
592 int "Maximum NUMA Nodes (as a power of 2)"
593 range 1 10
594 default "2"
595 depends on NEED_MULTIPLE_NODES
596 help
597 Specify the maximum number of NUMA Nodes available on the target
598 system. Increases memory reserved to accommodate various tables.
599
600config USE_PERCPU_NUMA_NODE_ID
601 def_bool y
602 depends on NUMA
603
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100604source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800605source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100606
Laura Abbott83863f22016-02-05 16:24:47 -0800607config ARCH_SUPPORTS_DEBUG_PAGEALLOC
608 def_bool y
609
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100610config ARCH_HAS_HOLES_MEMORYMODEL
611 def_bool y if SPARSEMEM
612
613config ARCH_SPARSEMEM_ENABLE
614 def_bool y
615 select SPARSEMEM_VMEMMAP_ENABLE
616
617config ARCH_SPARSEMEM_DEFAULT
618 def_bool ARCH_SPARSEMEM_ENABLE
619
620config ARCH_SELECT_MEMORY_MODEL
621 def_bool ARCH_SPARSEMEM_ENABLE
622
623config HAVE_ARCH_PFN_VALID
624 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
625
626config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100627 def_bool y
628 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100629
Steve Capper084bd292013-04-10 13:48:00 +0100630config SYS_SUPPORTS_HUGETLBFS
631 def_bool y
632
Steve Capper084bd292013-04-10 13:48:00 +0100633config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100634 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100635
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100636config ARCH_HAS_CACHE_LINE_SIZE
637 def_bool y
638
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100639source "mm/Kconfig"
640
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000641config SECCOMP
642 bool "Enable seccomp to safely compute untrusted bytecode"
643 ---help---
644 This kernel feature is useful for number crunching applications
645 that may need to compute untrusted bytecode during their
646 execution. By using pipes or other transports made available to
647 the process as file descriptors supporting the read/write
648 syscalls, it's possible to isolate those applications in
649 their own address space using seccomp. Once seccomp is
650 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
651 and the task is only allowed to execute a few safe syscalls
652 defined by each seccomp mode.
653
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000654config PARAVIRT
655 bool "Enable paravirtualization code"
656 help
657 This changes the kernel so it can modify itself when it is run
658 under a hypervisor, potentially improving performance significantly
659 over full virtualization.
660
661config PARAVIRT_TIME_ACCOUNTING
662 bool "Paravirtual steal time accounting"
663 select PARAVIRT
664 default n
665 help
666 Select this option to enable fine granularity task steal time
667 accounting. Time spent executing other tasks in parallel with
668 the current vCPU is discounted from the vCPU power. To account for
669 that, there can be a small performance impact.
670
671 If in doubt, say N here.
672
Geoff Levandd28f6df2016-06-23 17:54:48 +0000673config KEXEC
674 depends on PM_SLEEP_SMP
675 select KEXEC_CORE
676 bool "kexec system call"
677 ---help---
678 kexec is a system call that implements the ability to shutdown your
679 current kernel, and to start another kernel. It is like a reboot
680 but it is independent of the system firmware. And like a reboot
681 you can start any kernel with it, not just Linux.
682
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000683config XEN_DOM0
684 def_bool y
685 depends on XEN
686
687config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700688 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000689 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000690 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000691 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000692 help
693 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
694
Steve Capperd03bb142013-04-25 15:19:21 +0100695config FORCE_MAX_ZONEORDER
696 int
697 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100698 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100699 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100700 help
701 The kernel memory allocator divides physically contiguous memory
702 blocks into "zones", where each zone is a power of two number of
703 pages. This option selects the largest power of two that the kernel
704 keeps in the memory allocator. If you need to allocate very large
705 blocks of physically contiguous memory, then you may need to
706 increase this value.
707
708 This config option is actually maximum order plus one. For example,
709 a value of 11 means that the largest free memory block is 2^10 pages.
710
711 We make sure that we can allocate upto a HugePage size for each configuration.
712 Hence we have :
713 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
714
715 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
716 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100717
Will Deacon1b907f42014-11-20 16:51:10 +0000718menuconfig ARMV8_DEPRECATED
719 bool "Emulate deprecated/obsolete ARMv8 instructions"
720 depends on COMPAT
721 help
722 Legacy software support may require certain instructions
723 that have been deprecated or obsoleted in the architecture.
724
725 Enable this config to enable selective emulation of these
726 features.
727
728 If unsure, say Y
729
730if ARMV8_DEPRECATED
731
732config SWP_EMULATION
733 bool "Emulate SWP/SWPB instructions"
734 help
735 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
736 they are always undefined. Say Y here to enable software
737 emulation of these instructions for userspace using LDXR/STXR.
738
739 In some older versions of glibc [<=2.8] SWP is used during futex
740 trylock() operations with the assumption that the code will not
741 be preempted. This invalid assumption may be more likely to fail
742 with SWP emulation enabled, leading to deadlock of the user
743 application.
744
745 NOTE: when accessing uncached shared regions, LDXR/STXR rely
746 on an external transaction monitoring block called a global
747 monitor to maintain update atomicity. If your system does not
748 implement a global monitor, this option can cause programs that
749 perform SWP operations to uncached memory to deadlock.
750
751 If unsure, say Y
752
753config CP15_BARRIER_EMULATION
754 bool "Emulate CP15 Barrier instructions"
755 help
756 The CP15 barrier instructions - CP15ISB, CP15DSB, and
757 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
758 strongly recommended to use the ISB, DSB, and DMB
759 instructions instead.
760
761 Say Y here to enable software emulation of these
762 instructions for AArch32 userspace code. When this option is
763 enabled, CP15 barrier usage is traced which can help
764 identify software that needs updating.
765
766 If unsure, say Y
767
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000768config SETEND_EMULATION
769 bool "Emulate SETEND instruction"
770 help
771 The SETEND instruction alters the data-endianness of the
772 AArch32 EL0, and is deprecated in ARMv8.
773
774 Say Y here to enable software emulation of the instruction
775 for AArch32 userspace code.
776
777 Note: All the cpus on the system must have mixed endian support at EL0
778 for this feature to be enabled. If a new CPU - which doesn't support mixed
779 endian - is hotplugged in after this feature has been enabled, there could
780 be unexpected results in the applications.
781
782 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000783endif
784
Will Deacon0e4a0702015-07-27 15:54:13 +0100785menu "ARMv8.1 architectural features"
786
787config ARM64_HW_AFDBM
788 bool "Support for hardware updates of the Access and Dirty page flags"
789 default y
790 help
791 The ARMv8.1 architecture extensions introduce support for
792 hardware updates of the access and dirty information in page
793 table entries. When enabled in TCR_EL1 (HA and HD bits) on
794 capable processors, accesses to pages with PTE_AF cleared will
795 set this bit instead of raising an access flag fault.
796 Similarly, writes to read-only pages with the DBM bit set will
797 clear the read-only bit (AP[2]) instead of raising a
798 permission fault.
799
800 Kernels built with this configuration option enabled continue
801 to work on pre-ARMv8.1 hardware and the performance impact is
802 minimal. If unsure, say Y.
803
804config ARM64_PAN
805 bool "Enable support for Privileged Access Never (PAN)"
806 default y
807 help
808 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
809 prevents the kernel or hypervisor from accessing user-space (EL0)
810 memory directly.
811
812 Choosing this option will cause any unprotected (not using
813 copy_to_user et al) memory access to fail with a permission fault.
814
815 The feature is detected at runtime, and will remain as a 'nop'
816 instruction if the cpu does not implement the feature.
817
818config ARM64_LSE_ATOMICS
819 bool "Atomic instructions"
820 help
821 As part of the Large System Extensions, ARMv8.1 introduces new
822 atomic instructions that are designed specifically to scale in
823 very large systems.
824
825 Say Y here to make use of these instructions for the in-kernel
826 atomic routines. This incurs a small overhead on CPUs that do
827 not support these instructions and requires the kernel to be
828 built with binutils >= 2.25.
829
Marc Zyngier1f364c82014-02-19 09:33:14 +0000830config ARM64_VHE
831 bool "Enable support for Virtualization Host Extensions (VHE)"
832 default y
833 help
834 Virtualization Host Extensions (VHE) allow the kernel to run
835 directly at EL2 (instead of EL1) on processors that support
836 it. This leads to better performance for KVM, as they reduce
837 the cost of the world switch.
838
839 Selecting this option allows the VHE feature to be detected
840 at runtime, and does not affect processors that do not
841 implement this feature.
842
Will Deacon0e4a0702015-07-27 15:54:13 +0100843endmenu
844
Will Deaconf9933182016-02-26 16:30:14 +0000845menu "ARMv8.2 architectural features"
846
James Morse57f49592016-02-05 14:58:48 +0000847config ARM64_UAO
848 bool "Enable support for User Access Override (UAO)"
849 default y
850 help
851 User Access Override (UAO; part of the ARMv8.2 Extensions)
852 causes the 'unprivileged' variant of the load/store instructions to
853 be overriden to be privileged.
854
855 This option changes get_user() and friends to use the 'unprivileged'
856 variant of the load/store instructions. This ensures that user-space
857 really did have access to the supplied memory. When addr_limit is
858 set to kernel memory the UAO bit will be set, allowing privileged
859 access to kernel memory.
860
861 Choosing this option will cause copy_to_user() et al to use user-space
862 memory permissions.
863
864 The feature is detected at runtime, the kernel will use the
865 regular load/store instructions if the cpu does not implement the
866 feature.
867
Will Deaconf9933182016-02-26 16:30:14 +0000868endmenu
869
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100870config ARM64_MODULE_CMODEL_LARGE
871 bool
872
873config ARM64_MODULE_PLTS
874 bool
875 select ARM64_MODULE_CMODEL_LARGE
876 select HAVE_MOD_ARCH_SPECIFIC
877
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +0100878config RELOCATABLE
879 bool
880 help
881 This builds the kernel as a Position Independent Executable (PIE),
882 which retains all relocation metadata required to relocate the
883 kernel binary at runtime to a different virtual address than the
884 address it was linked at.
885 Since AArch64 uses the RELA relocation format, this requires a
886 relocation pass at runtime even if the kernel is loaded at the
887 same address it was linked at.
888
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100889config RANDOMIZE_BASE
890 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -0700891 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100892 select RELOCATABLE
893 help
894 Randomizes the virtual address at which the kernel image is
895 loaded, as a security feature that deters exploit attempts
896 relying on knowledge of the location of kernel internals.
897
898 It is the bootloader's job to provide entropy, by passing a
899 random u64 value in /chosen/kaslr-seed at kernel entry.
900
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +0100901 When booting via the UEFI stub, it will invoke the firmware's
902 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
903 to the kernel proper. In addition, it will randomise the physical
904 location of the kernel Image as well.
905
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100906 If unsure, say N.
907
908config RANDOMIZE_MODULE_REGION_FULL
909 bool "Randomize the module region independently from the core kernel"
910 depends on RANDOMIZE_BASE
911 default y
912 help
913 Randomizes the location of the module region without considering the
914 location of the core kernel. This way, it is impossible for modules
915 to leak information about the location of core kernel data structures
916 but it does imply that function calls between modules and the core
917 kernel will need to be resolved via veneers in the module PLT.
918
919 When this option is not set, the module region will be randomized over
920 a limited range that contains the [_stext, _etext] interval of the
921 core kernel, so branch relocations are always in range.
922
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100923endmenu
924
925menu "Boot options"
926
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +0000927config ARM64_ACPI_PARKING_PROTOCOL
928 bool "Enable support for the ARM64 ACPI parking protocol"
929 depends on ACPI
930 help
931 Enable support for the ARM64 ACPI parking protocol. If disabled
932 the kernel will not allow booting through the ARM64 ACPI parking
933 protocol even if the corresponding data is present in the ACPI
934 MADT table.
935
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100936config CMDLINE
937 string "Default kernel command string"
938 default ""
939 help
940 Provide a set of default command-line options at build time by
941 entering them here. As a minimum, you should specify the the
942 root device (e.g. root=/dev/nfs).
943
944config CMDLINE_FORCE
945 bool "Always use the default kernel command string"
946 help
947 Always use the default kernel command string, even if the boot
948 loader passes other arguments to the kernel.
949 This is useful if you cannot or don't want to change the
950 command-line options your boot loader passes to the kernel.
951
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200952config EFI_STUB
953 bool
954
Mark Salterf84d0272014-04-15 21:59:30 -0400955config EFI
956 bool "UEFI runtime support"
957 depends on OF && !CPU_BIG_ENDIAN
958 select LIBFDT
959 select UCS2_STRING
960 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +0200961 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200962 select EFI_STUB
963 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -0400964 default y
965 help
966 This option provides support for runtime services provided
967 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -0400968 clock, and platform reset). A UEFI stub is also provided to
969 allow the kernel to be booted as an EFI application. This
970 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -0400971
Yi Lid1ae8c02014-10-04 23:46:43 +0800972config DMI
973 bool "Enable support for SMBIOS (DMI) tables"
974 depends on EFI
975 default y
976 help
977 This enables SMBIOS/DMI feature for systems.
978
979 This option is only useful on systems that have UEFI firmware.
980 However, even with this option, the resultant kernel should
981 continue to boot on existing non-UEFI platforms.
982
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100983endmenu
984
985menu "Userspace binary formats"
986
987source "fs/Kconfig.binfmt"
988
989config COMPAT
990 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +0100991 depends on ARM64_4K_PAGES || EXPERT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100992 select COMPAT_BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -0700993 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -0500994 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -0500995 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100996 help
997 This option enables support for a 32-bit EL0 running under a 64-bit
998 kernel at EL1. AArch32-specific components such as system calls,
999 the user helper functions, VFP support and the ptrace interface are
1000 handled appropriately by the kernel.
1001
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001002 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1003 that you will only be able to execute AArch32 binaries that were compiled
1004 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001005
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001006 If you want to execute 32-bit userspace applications, say Y.
1007
1008config SYSVIPC_COMPAT
1009 def_bool y
1010 depends on COMPAT && SYSVIPC
1011
1012endmenu
1013
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001014menu "Power management options"
1015
1016source "kernel/power/Kconfig"
1017
James Morse82869ac2016-04-27 17:47:12 +01001018config ARCH_HIBERNATION_POSSIBLE
1019 def_bool y
1020 depends on CPU_PM
1021
1022config ARCH_HIBERNATION_HEADER
1023 def_bool y
1024 depends on HIBERNATION
1025
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001026config ARCH_SUSPEND_POSSIBLE
1027 def_bool y
1028
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001029endmenu
1030
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001031menu "CPU Power Management"
1032
1033source "drivers/cpuidle/Kconfig"
1034
Rob Herring52e7e812014-02-24 11:27:57 +09001035source "drivers/cpufreq/Kconfig"
1036
1037endmenu
1038
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001039source "net/Kconfig"
1040
1041source "drivers/Kconfig"
1042
Mark Salterf84d0272014-04-15 21:59:30 -04001043source "drivers/firmware/Kconfig"
1044
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001045source "drivers/acpi/Kconfig"
1046
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001047source "fs/Kconfig"
1048
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001049source "arch/arm64/kvm/Kconfig"
1050
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001051source "arch/arm64/Kconfig.debug"
1052
1053source "security/Kconfig"
1054
1055source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001056if CRYPTO
1057source "arch/arm64/crypto/Kconfig"
1058endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001059
1060source "lib/Kconfig"