blob: d86351a2fe6e3111d60dae7818f822f608286770 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -050010#include <linux/acpi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/kernel.h>
12#include <linux/delay.h>
Mika Westerberg9d26d3a2016-06-02 11:17:12 +030013#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/init.h>
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -070015#include <linux/of.h>
16#include <linux/of_pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070018#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090019#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/module.h>
21#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080022#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053023#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080024#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020025#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080026#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090027#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010028#include <linux/pm_runtime.h>
Alex Williamson608c3882013-08-08 14:09:43 -060029#include <linux/pci_hotplug.h>
Sinan Kaya4d3f1382016-06-10 21:55:11 +020030#include <linux/vmalloc.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090031#include <asm/setup.h>
Ben Dooks2a2aca32016-06-17 16:05:13 +010032#include <asm/dma.h>
Taku Izumib07461a2015-09-17 10:09:37 -050033#include <linux/aer.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090034#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Alan Stern00240c32009-04-27 13:33:16 -040036const char *pci_power_names[] = {
37 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
38};
39EXPORT_SYMBOL_GPL(pci_power_names);
40
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010041int isa_dma_bridge_buggy;
42EXPORT_SYMBOL(isa_dma_bridge_buggy);
43
44int pci_pci_problems;
45EXPORT_SYMBOL(pci_pci_problems);
46
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010047unsigned int pci_pm_d3_delay;
48
Matthew Garrettdf17e622010-10-04 14:22:29 -040049static void pci_pme_list_scan(struct work_struct *work);
50
51static LIST_HEAD(pci_pme_list);
52static DEFINE_MUTEX(pci_pme_list_mutex);
53static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
54
55struct pci_pme_device {
56 struct list_head list;
57 struct pci_dev *dev;
58};
59
60#define PME_TIMEOUT 1000 /* How long between PME checks */
61
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010062static void pci_dev_d3_sleep(struct pci_dev *dev)
63{
64 unsigned int delay = dev->d3_delay;
65
66 if (delay < pci_pm_d3_delay)
67 delay = pci_pm_d3_delay;
68
69 msleep(delay);
70}
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Jeff Garzik32a2eea2007-10-11 16:57:27 -040072#ifdef CONFIG_PCI_DOMAINS
73int pci_domains_supported = 1;
74#endif
75
Atsushi Nemoto4516a612007-02-05 16:36:06 -080076#define DEFAULT_CARDBUS_IO_SIZE (256)
77#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
78/* pci=cbmemsize=nnM,cbiosize=nn can override this */
79unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
80unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
81
Eric W. Biederman28760482009-09-09 14:09:24 -070082#define DEFAULT_HOTPLUG_IO_SIZE (256)
83#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
84/* pci=hpmemsize=nnM,hpiosize=nn can override this */
85unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
86unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
87
Keith Busche16b4662016-07-21 21:40:28 -060088#define DEFAULT_HOTPLUG_BUS_SIZE 1
89unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
90
Keith Busch27d868b2015-08-24 08:48:16 -050091enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
Jon Masonb03e7492011-07-20 15:20:54 -050092
Jesse Barnesac1aa472009-10-26 13:20:44 -070093/*
94 * The default CLS is used if arch didn't set CLS explicitly and not
95 * all pci devices agree on the same value. Arch can override either
96 * the dfl or actual value as it sees fit. Don't forget this is
97 * measured in 32-bit words, not bytes.
98 */
Bill Pemberton15856ad2012-11-21 15:35:00 -050099u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -0700100u8 pci_cache_line_size;
101
Myron Stowe96c55902011-10-28 15:48:38 -0600102/*
103 * If we set up a device for bus mastering, we need to check the latency
104 * timer as certain BIOSes forget to set it properly.
105 */
106unsigned int pcibios_max_latency = 255;
107
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +0100108/* If set, the PCIe ARI capability will not be used. */
109static bool pcie_ari_disabled;
110
Mika Westerberg9d26d3a2016-06-02 11:17:12 +0300111/* Disable bridge_d3 for all PCIe ports */
112static bool pci_bridge_d3_disable;
113/* Force bridge_d3 for all PCIe ports */
114static bool pci_bridge_d3_force;
115
116static int __init pcie_port_pm_setup(char *str)
117{
118 if (!strcmp(str, "off"))
119 pci_bridge_d3_disable = true;
120 else if (!strcmp(str, "force"))
121 pci_bridge_d3_force = true;
122 return 1;
123}
124__setup("pcie_port_pm=", pcie_port_pm_setup);
125
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126/**
127 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
128 * @bus: pointer to PCI bus structure to search
129 *
130 * Given a PCI bus, returns the highest PCI bus number present in the set
131 * including the given PCI bus and its list of child PCI buses.
132 */
Ryan Desfosses07656d83082014-04-11 01:01:53 -0400133unsigned char pci_bus_max_busnr(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134{
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800135 struct pci_bus *tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 unsigned char max, n;
137
Yinghai Lub918c622012-05-17 18:51:11 -0700138 max = bus->busn_res.end;
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800139 list_for_each_entry(tmp, &bus->children, node) {
140 n = pci_bus_max_busnr(tmp);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400141 if (n > max)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 max = n;
143 }
144 return max;
145}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800146EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147
Andrew Morton1684f5d2008-12-01 14:30:30 -0800148#ifdef CONFIG_HAS_IOMEM
149void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
150{
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500151 struct resource *res = &pdev->resource[bar];
152
Andrew Morton1684f5d2008-12-01 14:30:30 -0800153 /*
154 * Make sure the BAR is actually a memory resource, not an IO resource
155 */
Bjorn Helgaas646c0282015-03-12 12:30:15 -0500156 if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500157 dev_warn(&pdev->dev, "can't ioremap BAR %d: %pR\n", bar, res);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800158 return NULL;
159 }
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500160 return ioremap_nocache(res->start, resource_size(res));
Andrew Morton1684f5d2008-12-01 14:30:30 -0800161}
162EXPORT_SYMBOL_GPL(pci_ioremap_bar);
Luis R. Rodriguezc43996f2015-08-24 12:13:23 -0700163
164void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
165{
166 /*
167 * Make sure the BAR is actually a memory resource, not an IO resource
168 */
169 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
170 WARN_ON(1);
171 return NULL;
172 }
173 return ioremap_wc(pci_resource_start(pdev, bar),
174 pci_resource_len(pdev, bar));
175}
176EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800177#endif
178
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100179
180static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
181 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700182{
183 u8 id;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700184 u16 ent;
185
186 pci_bus_read_config_byte(bus, devfn, pos, &pos);
Roland Dreier24a4e372005-10-28 17:35:34 -0700187
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100188 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700189 if (pos < 0x40)
190 break;
191 pos &= ~3;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700192 pci_bus_read_config_word(bus, devfn, pos, &ent);
193
194 id = ent & 0xff;
Roland Dreier24a4e372005-10-28 17:35:34 -0700195 if (id == 0xff)
196 break;
197 if (id == cap)
198 return pos;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700199 pos = (ent >> 8);
Roland Dreier24a4e372005-10-28 17:35:34 -0700200 }
201 return 0;
202}
203
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100204static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
205 u8 pos, int cap)
206{
207 int ttl = PCI_FIND_CAP_TTL;
208
209 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
210}
211
Roland Dreier24a4e372005-10-28 17:35:34 -0700212int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
213{
214 return __pci_find_next_cap(dev->bus, dev->devfn,
215 pos + PCI_CAP_LIST_NEXT, cap);
216}
217EXPORT_SYMBOL_GPL(pci_find_next_capability);
218
Michael Ellermand3bac112006-11-22 18:26:16 +1100219static int __pci_bus_find_cap_start(struct pci_bus *bus,
220 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221{
222 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223
224 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
225 if (!(status & PCI_STATUS_CAP_LIST))
226 return 0;
227
228 switch (hdr_type) {
229 case PCI_HEADER_TYPE_NORMAL:
230 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100231 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100233 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100235
236 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237}
238
239/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700240 * pci_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 * @dev: PCI device to query
242 * @cap: capability code
243 *
244 * Tell if a device supports a given PCI capability.
245 * Returns the address of the requested capability structure within the
246 * device's PCI configuration space or 0 in case the device does not
247 * support it. Possible values for @cap:
248 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700249 * %PCI_CAP_ID_PM Power Management
250 * %PCI_CAP_ID_AGP Accelerated Graphics Port
251 * %PCI_CAP_ID_VPD Vital Product Data
252 * %PCI_CAP_ID_SLOTID Slot Identification
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 * %PCI_CAP_ID_MSI Message Signalled Interrupts
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700254 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 * %PCI_CAP_ID_PCIX PCI-X
256 * %PCI_CAP_ID_EXP PCI Express
257 */
258int pci_find_capability(struct pci_dev *dev, int cap)
259{
Michael Ellermand3bac112006-11-22 18:26:16 +1100260 int pos;
261
262 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
263 if (pos)
264 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
265
266 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600268EXPORT_SYMBOL(pci_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269
270/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700271 * pci_bus_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 * @bus: the PCI bus to query
273 * @devfn: PCI device to query
274 * @cap: capability code
275 *
276 * Like pci_find_capability() but works for pci devices that do not have a
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700277 * pci_dev structure set up yet.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 *
279 * Returns the address of the requested capability structure within the
280 * device's PCI configuration space or 0 in case the device does not
281 * support it.
282 */
283int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
284{
Michael Ellermand3bac112006-11-22 18:26:16 +1100285 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 u8 hdr_type;
287
288 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
289
Michael Ellermand3bac112006-11-22 18:26:16 +1100290 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
291 if (pos)
292 pos = __pci_find_next_cap(bus, devfn, pos, cap);
293
294 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600296EXPORT_SYMBOL(pci_bus_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
298/**
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600299 * pci_find_next_ext_capability - Find an extended capability
300 * @dev: PCI device to query
301 * @start: address at which to start looking (0 to start at beginning of list)
302 * @cap: capability code
303 *
304 * Returns the address of the next matching extended capability structure
305 * within the device's PCI configuration space or 0 if the device does
306 * not support it. Some capabilities can occur several times, e.g., the
307 * vendor-specific capability, and this provides a way to find them all.
308 */
309int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
310{
311 u32 header;
312 int ttl;
313 int pos = PCI_CFG_SPACE_SIZE;
314
315 /* minimum 8 bytes per capability */
316 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
317
318 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
319 return 0;
320
321 if (start)
322 pos = start;
323
324 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
325 return 0;
326
327 /*
328 * If we have no capabilities, this is indicated by cap ID,
329 * cap version and next pointer all being 0.
330 */
331 if (header == 0)
332 return 0;
333
334 while (ttl-- > 0) {
335 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
336 return pos;
337
338 pos = PCI_EXT_CAP_NEXT(header);
339 if (pos < PCI_CFG_SPACE_SIZE)
340 break;
341
342 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
343 break;
344 }
345
346 return 0;
347}
348EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
349
350/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 * pci_find_ext_capability - Find an extended capability
352 * @dev: PCI device to query
353 * @cap: capability code
354 *
355 * Returns the address of the requested extended capability structure
356 * within the device's PCI configuration space or 0 if the device does
357 * not support it. Possible values for @cap:
358 *
359 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
360 * %PCI_EXT_CAP_ID_VC Virtual Channel
361 * %PCI_EXT_CAP_ID_DSN Device Serial Number
362 * %PCI_EXT_CAP_ID_PWR Power Budgeting
363 */
364int pci_find_ext_capability(struct pci_dev *dev, int cap)
365{
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600366 return pci_find_next_ext_capability(dev, 0, cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367}
Brice Goglin3a720d72006-05-23 06:10:01 -0400368EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100370static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
371{
372 int rc, ttl = PCI_FIND_CAP_TTL;
373 u8 cap, mask;
374
375 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
376 mask = HT_3BIT_CAP_MASK;
377 else
378 mask = HT_5BIT_CAP_MASK;
379
380 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
381 PCI_CAP_ID_HT, &ttl);
382 while (pos) {
383 rc = pci_read_config_byte(dev, pos + 3, &cap);
384 if (rc != PCIBIOS_SUCCESSFUL)
385 return 0;
386
387 if ((cap & mask) == ht_cap)
388 return pos;
389
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800390 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
391 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100392 PCI_CAP_ID_HT, &ttl);
393 }
394
395 return 0;
396}
397/**
398 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
399 * @dev: PCI device to query
400 * @pos: Position from which to continue searching
401 * @ht_cap: Hypertransport capability code
402 *
403 * To be used in conjunction with pci_find_ht_capability() to search for
404 * all capabilities matching @ht_cap. @pos should always be a value returned
405 * from pci_find_ht_capability().
406 *
407 * NB. To be 100% safe against broken PCI devices, the caller should take
408 * steps to avoid an infinite loop.
409 */
410int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
411{
412 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
413}
414EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
415
416/**
417 * pci_find_ht_capability - query a device's Hypertransport capabilities
418 * @dev: PCI device to query
419 * @ht_cap: Hypertransport capability code
420 *
421 * Tell if a device supports a given Hypertransport capability.
422 * Returns an address within the device's PCI configuration space
423 * or 0 in case the device does not support the request capability.
424 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
425 * which has a Hypertransport capability matching @ht_cap.
426 */
427int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
428{
429 int pos;
430
431 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
432 if (pos)
433 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
434
435 return pos;
436}
437EXPORT_SYMBOL_GPL(pci_find_ht_capability);
438
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439/**
440 * pci_find_parent_resource - return resource region of parent bus of given region
441 * @dev: PCI device structure contains resources to be searched
442 * @res: child resource record for which parent is sought
443 *
444 * For given resource region of given device, return the resource
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700445 * region of parent bus the given region is contained in.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400447struct resource *pci_find_parent_resource(const struct pci_dev *dev,
448 struct resource *res)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449{
450 const struct pci_bus *bus = dev->bus;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700451 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700454 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 if (!r)
456 continue;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700457 if (res->start && resource_contains(r, res)) {
458
459 /*
460 * If the window is prefetchable but the BAR is
461 * not, the allocator made a mistake.
462 */
463 if (r->flags & IORESOURCE_PREFETCH &&
464 !(res->flags & IORESOURCE_PREFETCH))
465 return NULL;
466
467 /*
468 * If we're below a transparent bridge, there may
469 * be both a positively-decoded aperture and a
470 * subtractively-decoded region that contain the BAR.
471 * We want the positively-decoded one, so this depends
472 * on pci_bus_for_each_resource() giving us those
473 * first.
474 */
475 return r;
476 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 }
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700478 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600480EXPORT_SYMBOL(pci_find_parent_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481
482/**
Mika Westerbergafd29f92016-09-15 11:07:03 +0300483 * pci_find_resource - Return matching PCI device resource
484 * @dev: PCI device to query
485 * @res: Resource to look for
486 *
487 * Goes over standard PCI resources (BARs) and checks if the given resource
488 * is partially or fully contained in any of them. In that case the
489 * matching resource is returned, %NULL otherwise.
490 */
491struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
492{
493 int i;
494
495 for (i = 0; i < PCI_ROM_RESOURCE; i++) {
496 struct resource *r = &dev->resource[i];
497
498 if (r->start && resource_contains(r, res))
499 return r;
500 }
501
502 return NULL;
503}
504EXPORT_SYMBOL(pci_find_resource);
505
506/**
Hariprasad Shenaic56d4452015-10-18 19:55:04 +0530507 * pci_find_pcie_root_port - return PCIe Root Port
508 * @dev: PCI device to query
509 *
510 * Traverse up the parent chain and return the PCIe Root Port PCI Device
511 * for a given PCI Device.
512 */
513struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev)
514{
515 struct pci_dev *bridge, *highest_pcie_bridge = NULL;
516
517 bridge = pci_upstream_bridge(dev);
518 while (bridge && pci_is_pcie(bridge)) {
519 highest_pcie_bridge = bridge;
520 bridge = pci_upstream_bridge(bridge);
521 }
522
523 if (pci_pcie_type(highest_pcie_bridge) != PCI_EXP_TYPE_ROOT_PORT)
524 return NULL;
525
526 return highest_pcie_bridge;
527}
528EXPORT_SYMBOL(pci_find_pcie_root_port);
529
530/**
Alex Williamson157e8762013-12-17 16:43:39 -0700531 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
532 * @dev: the PCI device to operate on
533 * @pos: config space offset of status word
534 * @mask: mask of bit(s) to care about in status word
535 *
536 * Return 1 when mask bit(s) in status word clear, 0 otherwise.
537 */
538int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
539{
540 int i;
541
542 /* Wait for Transaction Pending bit clean */
543 for (i = 0; i < 4; i++) {
544 u16 status;
545 if (i)
546 msleep((1 << (i - 1)) * 100);
547
548 pci_read_config_word(dev, pos, &status);
549 if (!(status & mask))
550 return 1;
551 }
552
553 return 0;
554}
555
556/**
Wei Yang70675e02015-07-29 16:52:58 +0800557 * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
John W. Linville064b53db2005-07-27 10:19:44 -0400558 * @dev: PCI device to have its BARs restored
559 *
560 * Restore the BAR values for a given device, so as to make it
561 * accessible by its driver.
562 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400563static void pci_restore_bars(struct pci_dev *dev)
John W. Linville064b53db2005-07-27 10:19:44 -0400564{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800565 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400566
Wei Yang70675e02015-07-29 16:52:58 +0800567 /* Per SR-IOV spec 3.4.1.11, VF BARs are RO zero */
568 if (dev->is_virtfn)
569 return;
570
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800571 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800572 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400573}
574
Julia Lawall299f2ff2015-12-06 17:33:45 +0100575static const struct pci_platform_pm_ops *pci_platform_pm;
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200576
Julia Lawall299f2ff2015-12-06 17:33:45 +0100577int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200578{
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200579 if (!ops->is_manageable || !ops->set_state || !ops->get_state ||
580 !ops->choose_state || !ops->sleep_wake || !ops->run_wake ||
581 !ops->need_resume)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200582 return -EINVAL;
583 pci_platform_pm = ops;
584 return 0;
585}
586
587static inline bool platform_pci_power_manageable(struct pci_dev *dev)
588{
589 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
590}
591
592static inline int platform_pci_set_power_state(struct pci_dev *dev,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400593 pci_power_t t)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200594{
595 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
596}
597
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200598static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
599{
600 return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
601}
602
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200603static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
604{
605 return pci_platform_pm ?
606 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
607}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700608
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200609static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
610{
611 return pci_platform_pm ?
612 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
613}
614
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100615static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
616{
617 return pci_platform_pm ?
618 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
619}
620
Rafael J. Wysockibac2a902015-01-21 02:17:42 +0100621static inline bool platform_pci_need_resume(struct pci_dev *dev)
622{
623 return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
624}
625
John W. Linville064b53db2005-07-27 10:19:44 -0400626/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200627 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
628 * given PCI device
629 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200630 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200632 * RETURN VALUE:
633 * -EINVAL if the requested state is invalid.
634 * -EIO if device does not support PCI PM or its PM capabilities register has a
635 * wrong version, or device doesn't support the requested state.
636 * 0 if device already is in the requested state.
637 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100639static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200641 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200642 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100644 /* Check if we're already there */
645 if (dev->current_state == state)
646 return 0;
647
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200648 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700649 return -EIO;
650
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200651 if (state < PCI_D0 || state > PCI_D3hot)
652 return -EINVAL;
653
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 /* Validate current state:
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700655 * Can enter D0 from any state, but if we can only go deeper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 * to sleep if we're already in a low power state
657 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100658 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200659 && dev->current_state > state) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400660 dev_err(&dev->dev, "invalid power transition (from state %d to %d)\n",
661 dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200663 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200666 if ((state == PCI_D1 && !dev->d1_support)
667 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700668 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200670 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53db2005-07-27 10:19:44 -0400671
John W. Linville32a36582005-09-14 09:52:42 -0400672 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 * This doesn't affect PME_Status, disables PME_En, and
674 * sets PowerState to 0.
675 */
John W. Linville32a36582005-09-14 09:52:42 -0400676 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400677 case PCI_D0:
678 case PCI_D1:
679 case PCI_D2:
680 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
681 pmcsr |= state;
682 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200683 case PCI_D3hot:
684 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400685 case PCI_UNKNOWN: /* Boot-up */
686 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100687 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200688 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400689 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400690 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400691 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400692 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 }
694
695 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200696 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697
698 /* Mandatory power management transition delays */
699 /* see PCI PM 1.1 5.6.1 table 18 */
700 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100701 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100703 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200705 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
706 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
707 if (dev->current_state != state && printk_ratelimit())
Ryan Desfosses227f0642014-04-18 20:13:50 -0400708 dev_info(&dev->dev, "Refused to change power state, currently in D%d\n",
709 dev->current_state);
John W. Linville064b53db2005-07-27 10:19:44 -0400710
Huang Ying448bd852012-06-23 10:23:51 +0800711 /*
712 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
John W. Linville064b53db2005-07-27 10:19:44 -0400713 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
714 * from D3hot to D0 _may_ perform an internal reset, thereby
715 * going to "D0 Uninitialized" rather than "D0 Initialized".
716 * For example, at least some versions of the 3c905B and the
717 * 3c556B exhibit this behaviour.
718 *
719 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
720 * devices in a D3hot state at boot. Consequently, we need to
721 * restore at least the BARs so that the device will be
722 * accessible to its driver.
723 */
724 if (need_restore)
725 pci_restore_bars(dev);
726
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100727 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800728 pcie_aspm_pm_state_change(dev->bus->self);
729
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 return 0;
731}
732
733/**
Lukas Wunnera6a64022016-09-18 05:39:20 +0200734 * pci_update_current_state - Read power state of given device and cache it
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200735 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100736 * @state: State to cache in case the device doesn't have the PM capability
Lukas Wunnera6a64022016-09-18 05:39:20 +0200737 *
738 * The power state is read from the PMCSR register, which however is
739 * inaccessible in D3cold. The platform firmware is therefore queried first
740 * to detect accessibility of the register. In case the platform firmware
741 * reports an incorrect state or the device isn't power manageable by the
742 * platform at all, we try to detect D3cold by testing accessibility of the
743 * vendor ID in config space.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200744 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +0100745void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200746{
Lukas Wunnera6a64022016-09-18 05:39:20 +0200747 if (platform_pci_get_power_state(dev) == PCI_D3cold ||
748 !pci_device_is_present(dev)) {
749 dev->current_state = PCI_D3cold;
750 } else if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200751 u16 pmcsr;
752
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200753 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200754 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100755 } else {
756 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200757 }
758}
759
760/**
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600761 * pci_power_up - Put the given device into D0 forcibly
762 * @dev: PCI device to power up
763 */
764void pci_power_up(struct pci_dev *dev)
765{
766 if (platform_pci_power_manageable(dev))
767 platform_pci_set_power_state(dev, PCI_D0);
768
769 pci_raw_set_power_state(dev, PCI_D0);
770 pci_update_current_state(dev, PCI_D0);
771}
772
773/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100774 * pci_platform_power_transition - Use platform to change device power state
775 * @dev: PCI device to handle.
776 * @state: State to put the device into.
777 */
778static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
779{
780 int error;
781
782 if (platform_pci_power_manageable(dev)) {
783 error = platform_pci_set_power_state(dev, state);
784 if (!error)
785 pci_update_current_state(dev, state);
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000786 } else
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100787 error = -ENODEV;
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000788
789 if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
790 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100791
792 return error;
793}
794
795/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700796 * pci_wakeup - Wake up a PCI device
797 * @pci_dev: Device to handle.
798 * @ign: ignored parameter
799 */
800static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
801{
802 pci_wakeup_event(pci_dev);
803 pm_request_resume(&pci_dev->dev);
804 return 0;
805}
806
807/**
808 * pci_wakeup_bus - Walk given bus and wake up devices on it
809 * @bus: Top bus of the subtree to walk.
810 */
811static void pci_wakeup_bus(struct pci_bus *bus)
812{
813 if (bus)
814 pci_walk_bus(bus, pci_wakeup, NULL);
815}
816
817/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100818 * __pci_start_power_transition - Start power transition of a PCI device
819 * @dev: PCI device to handle.
820 * @state: State to put the device into.
821 */
822static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
823{
Huang Ying448bd852012-06-23 10:23:51 +0800824 if (state == PCI_D0) {
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100825 pci_platform_power_transition(dev, PCI_D0);
Huang Ying448bd852012-06-23 10:23:51 +0800826 /*
827 * Mandatory power management transition delays, see
828 * PCI Express Base Specification Revision 2.0 Section
829 * 6.6.1: Conventional Reset. Do not delay for
830 * devices powered on/off by corresponding bridge,
831 * because have already delayed for the bridge.
832 */
833 if (dev->runtime_d3cold) {
834 msleep(dev->d3cold_delay);
835 /*
836 * When powering on a bridge from D3cold, the
837 * whole hierarchy may be powered on into
838 * D0uninitialized state, resume them to give
839 * them a chance to suspend again
840 */
841 pci_wakeup_bus(dev->subordinate);
842 }
843 }
844}
845
846/**
847 * __pci_dev_set_current_state - Set current state of a PCI device
848 * @dev: Device to handle
849 * @data: pointer to state to be set
850 */
851static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
852{
853 pci_power_t state = *(pci_power_t *)data;
854
855 dev->current_state = state;
856 return 0;
857}
858
859/**
860 * __pci_bus_set_current_state - Walk given bus and set current state of devices
861 * @bus: Top bus of the subtree to walk.
862 * @state: state to be set
863 */
864static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
865{
866 if (bus)
867 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100868}
869
870/**
871 * __pci_complete_power_transition - Complete power transition of a PCI device
872 * @dev: PCI device to handle.
873 * @state: State to put the device into.
874 *
875 * This function should not be called directly by device drivers.
876 */
877int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
878{
Huang Ying448bd852012-06-23 10:23:51 +0800879 int ret;
880
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600881 if (state <= PCI_D0)
Huang Ying448bd852012-06-23 10:23:51 +0800882 return -EINVAL;
883 ret = pci_platform_power_transition(dev, state);
884 /* Power off the bridge may power off the whole hierarchy */
885 if (!ret && state == PCI_D3cold)
886 __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
887 return ret;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100888}
889EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
890
891/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200892 * pci_set_power_state - Set the power state of a PCI device
893 * @dev: PCI device to handle.
894 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
895 *
Nick Andrew877d0312009-01-26 11:06:57 +0100896 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200897 * the device's PCI PM registers.
898 *
899 * RETURN VALUE:
900 * -EINVAL if the requested state is invalid.
901 * -EIO if device does not support PCI PM or its PM capabilities register has a
902 * wrong version, or device doesn't support the requested state.
903 * 0 if device already is in the requested state.
904 * 0 if device's power state has been successfully changed.
905 */
906int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
907{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200908 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200909
910 /* bound the state we're entering */
Huang Ying448bd852012-06-23 10:23:51 +0800911 if (state > PCI_D3cold)
912 state = PCI_D3cold;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200913 else if (state < PCI_D0)
914 state = PCI_D0;
915 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
916 /*
917 * If the device or the parent bridge do not support PCI PM,
918 * ignore the request if we're doing anything other than putting
919 * it into D0 (which would only happen on boot).
920 */
921 return 0;
922
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600923 /* Check if we're already there */
924 if (dev->current_state == state)
925 return 0;
926
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100927 __pci_start_power_transition(dev, state);
928
Alan Cox979b1792008-07-24 17:18:38 +0100929 /* This device is quirked not to be put into D3, so
930 don't put it in D3 */
Huang Ying448bd852012-06-23 10:23:51 +0800931 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
Alan Cox979b1792008-07-24 17:18:38 +0100932 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200933
Huang Ying448bd852012-06-23 10:23:51 +0800934 /*
935 * To put device in D3cold, we put device into D3hot in native
936 * way, then put device into D3cold with platform ops
937 */
938 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
939 PCI_D3hot : state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200940
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100941 if (!__pci_complete_power_transition(dev, state))
942 error = 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200943
944 return error;
945}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600946EXPORT_SYMBOL(pci_set_power_state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200947
948/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949 * pci_choose_state - Choose the power state of a PCI device
950 * @dev: PCI device to be suspended
951 * @state: target sleep state for the whole system. This is the value
952 * that is passed to suspend() function.
953 *
954 * Returns PCI power state suitable for given device and given system
955 * message.
956 */
957
958pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
959{
Shaohua Liab826ca2007-07-20 10:03:22 +0800960 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500961
Yijing Wang728cdb72013-06-18 16:22:14 +0800962 if (!dev->pm_cap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963 return PCI_D0;
964
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200965 ret = platform_pci_choose_state(dev);
966 if (ret != PCI_POWER_ERROR)
967 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700968
969 switch (state.event) {
970 case PM_EVENT_ON:
971 return PCI_D0;
972 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700973 case PM_EVENT_PRETHAW:
974 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700975 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100976 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700977 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600979 dev_info(&dev->dev, "unrecognized suspend event %d\n",
980 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981 BUG();
982 }
983 return PCI_D0;
984}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985EXPORT_SYMBOL(pci_choose_state);
986
Yu Zhao89858512009-02-16 02:55:47 +0800987#define PCI_EXP_SAVE_REGS 7
988
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700989static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
990 u16 cap, bool extended)
Yinghai Lu34a48762012-02-11 00:18:41 -0800991{
992 struct pci_cap_saved_state *tmp;
Yinghai Lu34a48762012-02-11 00:18:41 -0800993
Sasha Levinb67bfe02013-02-27 17:06:00 -0800994 hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700995 if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
Yinghai Lu34a48762012-02-11 00:18:41 -0800996 return tmp;
997 }
998 return NULL;
999}
1000
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001001struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
1002{
1003 return _pci_find_saved_cap(dev, cap, false);
1004}
1005
1006struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
1007{
1008 return _pci_find_saved_cap(dev, cap, true);
1009}
1010
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001011static int pci_save_pcie_state(struct pci_dev *dev)
1012{
Jiang Liu59875ae2012-07-24 17:20:06 +08001013 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001014 struct pci_cap_saved_state *save_state;
1015 u16 *cap;
1016
Jiang Liu59875ae2012-07-24 17:20:06 +08001017 if (!pci_is_pcie(dev))
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001018 return 0;
1019
Eric W. Biederman9f355752007-03-08 13:06:13 -07001020 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001021 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -08001022 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001023 return -ENOMEM;
1024 }
Jiang Liu59875ae2012-07-24 17:20:06 +08001025
Alex Williamson24a4742f2011-05-10 10:02:11 -06001026 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001027 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
1028 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
1029 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
1030 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
1031 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
1032 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
1033 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001034
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001035 return 0;
1036}
1037
1038static void pci_restore_pcie_state(struct pci_dev *dev)
1039{
Jiang Liu59875ae2012-07-24 17:20:06 +08001040 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001041 struct pci_cap_saved_state *save_state;
1042 u16 *cap;
1043
1044 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Jiang Liu59875ae2012-07-24 17:20:06 +08001045 if (!save_state)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001046 return;
Jiang Liu59875ae2012-07-24 17:20:06 +08001047
Alex Williamson24a4742f2011-05-10 10:02:11 -06001048 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001049 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
1050 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
1051 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
1052 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
1053 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
1054 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
1055 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001056}
1057
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001058
1059static int pci_save_pcix_state(struct pci_dev *dev)
1060{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001061 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001062 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001063
1064 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001065 if (!pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001066 return 0;
1067
Shaohua Lif34303d2007-12-18 09:56:47 +08001068 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001069 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -08001070 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001071 return -ENOMEM;
1072 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001073
Alex Williamson24a4742f2011-05-10 10:02:11 -06001074 pci_read_config_word(dev, pos + PCI_X_CMD,
1075 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001076
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001077 return 0;
1078}
1079
1080static void pci_restore_pcix_state(struct pci_dev *dev)
1081{
1082 int i = 0, pos;
1083 struct pci_cap_saved_state *save_state;
1084 u16 *cap;
1085
1086 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
1087 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001088 if (!save_state || !pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001089 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -06001090 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001091
1092 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001093}
1094
1095
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096/**
1097 * pci_save_state - save the PCI configuration space of a device before suspending
1098 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001100int pci_save_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101{
1102 int i;
1103 /* XXX: 100% dword access ok here? */
1104 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -02001105 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +01001106 dev->state_saved = true;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001107
1108 i = pci_save_pcie_state(dev);
1109 if (i != 0)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001110 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001111
1112 i = pci_save_pcix_state(dev);
1113 if (i != 0)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001114 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001115
Quentin Lambert754834b2014-11-06 17:45:55 +01001116 return pci_save_vc_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001118EXPORT_SYMBOL(pci_save_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001120static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
1121 u32 saved_val, int retry)
1122{
1123 u32 val;
1124
1125 pci_read_config_dword(pdev, offset, &val);
1126 if (val == saved_val)
1127 return;
1128
1129 for (;;) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001130 dev_dbg(&pdev->dev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
1131 offset, val, saved_val);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001132 pci_write_config_dword(pdev, offset, saved_val);
1133 if (retry-- <= 0)
1134 return;
1135
1136 pci_read_config_dword(pdev, offset, &val);
1137 if (val == saved_val)
1138 return;
1139
1140 mdelay(1);
1141 }
1142}
1143
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001144static void pci_restore_config_space_range(struct pci_dev *pdev,
1145 int start, int end, int retry)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001146{
1147 int index;
1148
1149 for (index = end; index >= start; index--)
1150 pci_restore_config_dword(pdev, 4 * index,
1151 pdev->saved_config_space[index],
1152 retry);
1153}
1154
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001155static void pci_restore_config_space(struct pci_dev *pdev)
1156{
1157 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
1158 pci_restore_config_space_range(pdev, 10, 15, 0);
1159 /* Restore BARs before the command register. */
1160 pci_restore_config_space_range(pdev, 4, 9, 10);
1161 pci_restore_config_space_range(pdev, 0, 3, 0);
1162 } else {
1163 pci_restore_config_space_range(pdev, 0, 15, 0);
1164 }
1165}
1166
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001167/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 * pci_restore_state - Restore the saved state of a PCI device
1169 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170 */
Jon Mason1d3c16a2010-11-30 17:43:26 -06001171void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172{
Alek Duc82f63e2009-08-08 08:46:19 +08001173 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -06001174 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001175
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001176 /* PCI Express register must be restored first */
1177 pci_restore_pcie_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001178 pci_restore_ats_state(dev);
Alex Williamson425c1b22013-12-17 16:43:51 -07001179 pci_restore_vc_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001180
Taku Izumib07461a2015-09-17 10:09:37 -05001181 pci_cleanup_aer_error_status_regs(dev);
1182
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001183 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001184
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001185 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001186 pci_restore_msi_state(dev);
Alexander Duyckccbc1752015-07-07 12:24:35 -07001187
1188 /* Restore ACS and IOV configuration state */
1189 pci_enable_acs(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001190 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001191
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001192 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001194EXPORT_SYMBOL(pci_restore_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001196struct pci_saved_state {
1197 u32 config_space[16];
1198 struct pci_cap_saved_data cap[0];
1199};
1200
1201/**
1202 * pci_store_saved_state - Allocate and return an opaque struct containing
1203 * the device saved state.
1204 * @dev: PCI device that we're dealing with
1205 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001206 * Return NULL if no state or error.
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001207 */
1208struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1209{
1210 struct pci_saved_state *state;
1211 struct pci_cap_saved_state *tmp;
1212 struct pci_cap_saved_data *cap;
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001213 size_t size;
1214
1215 if (!dev->state_saved)
1216 return NULL;
1217
1218 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1219
Sasha Levinb67bfe02013-02-27 17:06:00 -08001220 hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001221 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1222
1223 state = kzalloc(size, GFP_KERNEL);
1224 if (!state)
1225 return NULL;
1226
1227 memcpy(state->config_space, dev->saved_config_space,
1228 sizeof(state->config_space));
1229
1230 cap = state->cap;
Sasha Levinb67bfe02013-02-27 17:06:00 -08001231 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001232 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1233 memcpy(cap, &tmp->cap, len);
1234 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1235 }
1236 /* Empty cap_save terminates list */
1237
1238 return state;
1239}
1240EXPORT_SYMBOL_GPL(pci_store_saved_state);
1241
1242/**
1243 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1244 * @dev: PCI device that we're dealing with
1245 * @state: Saved state returned from pci_store_saved_state()
1246 */
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001247int pci_load_saved_state(struct pci_dev *dev,
1248 struct pci_saved_state *state)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001249{
1250 struct pci_cap_saved_data *cap;
1251
1252 dev->state_saved = false;
1253
1254 if (!state)
1255 return 0;
1256
1257 memcpy(dev->saved_config_space, state->config_space,
1258 sizeof(state->config_space));
1259
1260 cap = state->cap;
1261 while (cap->size) {
1262 struct pci_cap_saved_state *tmp;
1263
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001264 tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001265 if (!tmp || tmp->cap.size != cap->size)
1266 return -EINVAL;
1267
1268 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1269 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1270 sizeof(struct pci_cap_saved_data) + cap->size);
1271 }
1272
1273 dev->state_saved = true;
1274 return 0;
1275}
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001276EXPORT_SYMBOL_GPL(pci_load_saved_state);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001277
1278/**
1279 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1280 * and free the memory allocated for it.
1281 * @dev: PCI device that we're dealing with
1282 * @state: Pointer to saved state returned from pci_store_saved_state()
1283 */
1284int pci_load_and_free_saved_state(struct pci_dev *dev,
1285 struct pci_saved_state **state)
1286{
1287 int ret = pci_load_saved_state(dev, *state);
1288 kfree(*state);
1289 *state = NULL;
1290 return ret;
1291}
1292EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1293
Bjorn Helgaas8a9d5602014-02-26 11:26:00 -07001294int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
1295{
1296 return pci_enable_resources(dev, bars);
1297}
1298
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001299static int do_pci_enable_device(struct pci_dev *dev, int bars)
1300{
1301 int err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301302 struct pci_dev *bridge;
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001303 u16 cmd;
1304 u8 pin;
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001305
1306 err = pci_set_power_state(dev, PCI_D0);
1307 if (err < 0 && err != -EIO)
1308 return err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301309
1310 bridge = pci_upstream_bridge(dev);
1311 if (bridge)
1312 pcie_aspm_powersave_config_link(bridge);
1313
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001314 err = pcibios_enable_device(dev, bars);
1315 if (err < 0)
1316 return err;
1317 pci_fixup_device(pci_fixup_enable, dev);
1318
Bjorn Helgaas866d5412014-03-07 16:06:05 -07001319 if (dev->msi_enabled || dev->msix_enabled)
1320 return 0;
1321
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001322 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1323 if (pin) {
1324 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1325 if (cmd & PCI_COMMAND_INTX_DISABLE)
1326 pci_write_config_word(dev, PCI_COMMAND,
1327 cmd & ~PCI_COMMAND_INTX_DISABLE);
1328 }
1329
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001330 return 0;
1331}
1332
1333/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001334 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001335 * @dev: PCI device to be resumed
1336 *
1337 * Note this function is a backend of pci_default_resume and is not supposed
1338 * to be called by normal code, write proper resume handler and use it instead.
1339 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001340int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001341{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001342 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001343 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1344 return 0;
1345}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001346EXPORT_SYMBOL(pci_reenable_device);
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001347
Yinghai Lu928bea92013-07-22 14:37:17 -07001348static void pci_enable_bridge(struct pci_dev *dev)
1349{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001350 struct pci_dev *bridge;
Yinghai Lu928bea92013-07-22 14:37:17 -07001351 int retval;
1352
Bjorn Helgaas79272132013-11-06 10:00:51 -07001353 bridge = pci_upstream_bridge(dev);
1354 if (bridge)
1355 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001356
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001357 if (pci_is_enabled(dev)) {
Bjorn Helgaasfbeeb822013-11-05 13:34:51 -07001358 if (!dev->is_busmaster)
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001359 pci_set_master(dev);
Yinghai Lu928bea92013-07-22 14:37:17 -07001360 return;
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001361 }
1362
Yinghai Lu928bea92013-07-22 14:37:17 -07001363 retval = pci_enable_device(dev);
1364 if (retval)
1365 dev_err(&dev->dev, "Error enabling bridge (%d), continuing\n",
1366 retval);
1367 pci_set_master(dev);
1368}
1369
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001370static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001372 struct pci_dev *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001374 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375
Jesse Barnes97c145f2010-11-05 15:16:36 -04001376 /*
1377 * Power state could be unknown at this point, either due to a fresh
1378 * boot or a device removal call. So get the current power state
1379 * so that things like MSI message writing will behave as expected
1380 * (e.g. if the device really is in D0 at enable time).
1381 */
1382 if (dev->pm_cap) {
1383 u16 pmcsr;
1384 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1385 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1386 }
1387
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001388 if (atomic_inc_return(&dev->enable_cnt) > 1)
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001389 return 0; /* already enabled */
1390
Bjorn Helgaas79272132013-11-06 10:00:51 -07001391 bridge = pci_upstream_bridge(dev);
1392 if (bridge)
1393 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001394
Yinghai Lu497f16f2011-12-17 18:33:37 -08001395 /* only skip sriov related */
1396 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1397 if (dev->resource[i].flags & flags)
1398 bars |= (1 << i);
1399 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001400 if (dev->resource[i].flags & flags)
1401 bars |= (1 << i);
1402
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001403 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001404 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001405 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001406 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407}
1408
1409/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001410 * pci_enable_device_io - Initialize a device for use with IO space
1411 * @dev: PCI device to be initialized
1412 *
1413 * Initialize device before it's used by a driver. Ask low-level code
1414 * to enable I/O resources. Wake up the device if it was suspended.
1415 * Beware, this function can fail.
1416 */
1417int pci_enable_device_io(struct pci_dev *dev)
1418{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001419 return pci_enable_device_flags(dev, IORESOURCE_IO);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001420}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001421EXPORT_SYMBOL(pci_enable_device_io);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001422
1423/**
1424 * pci_enable_device_mem - Initialize a device for use with Memory space
1425 * @dev: PCI device to be initialized
1426 *
1427 * Initialize device before it's used by a driver. Ask low-level code
1428 * to enable Memory resources. Wake up the device if it was suspended.
1429 * Beware, this function can fail.
1430 */
1431int pci_enable_device_mem(struct pci_dev *dev)
1432{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001433 return pci_enable_device_flags(dev, IORESOURCE_MEM);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001434}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001435EXPORT_SYMBOL(pci_enable_device_mem);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001436
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437/**
1438 * pci_enable_device - Initialize device before it's used by a driver.
1439 * @dev: PCI device to be initialized
1440 *
1441 * Initialize device before it's used by a driver. Ask low-level code
1442 * to enable I/O and memory. Wake up the device if it was suspended.
1443 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001444 *
1445 * Note we don't actually enable the device many times if we call
1446 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001448int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001450 return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001452EXPORT_SYMBOL(pci_enable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453
Tejun Heo9ac78492007-01-20 16:00:26 +09001454/*
1455 * Managed PCI resources. This manages device on/off, intx/msi/msix
1456 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1457 * there's no need to track it separately. pci_devres is initialized
1458 * when a device is enabled using managed PCI device enable interface.
1459 */
1460struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001461 unsigned int enabled:1;
1462 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001463 unsigned int orig_intx:1;
1464 unsigned int restore_intx:1;
1465 u32 region_mask;
1466};
1467
1468static void pcim_release(struct device *gendev, void *res)
1469{
Geliang Tangf3d2f1652016-01-08 12:05:39 -06001470 struct pci_dev *dev = to_pci_dev(gendev);
Tejun Heo9ac78492007-01-20 16:00:26 +09001471 struct pci_devres *this = res;
1472 int i;
1473
1474 if (dev->msi_enabled)
1475 pci_disable_msi(dev);
1476 if (dev->msix_enabled)
1477 pci_disable_msix(dev);
1478
1479 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1480 if (this->region_mask & (1 << i))
1481 pci_release_region(dev, i);
1482
1483 if (this->restore_intx)
1484 pci_intx(dev, this->orig_intx);
1485
Tejun Heo7f375f32007-02-25 04:36:01 -08001486 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001487 pci_disable_device(dev);
1488}
1489
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001490static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001491{
1492 struct pci_devres *dr, *new_dr;
1493
1494 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1495 if (dr)
1496 return dr;
1497
1498 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1499 if (!new_dr)
1500 return NULL;
1501 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1502}
1503
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001504static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001505{
1506 if (pci_is_managed(pdev))
1507 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1508 return NULL;
1509}
1510
1511/**
1512 * pcim_enable_device - Managed pci_enable_device()
1513 * @pdev: PCI device to be initialized
1514 *
1515 * Managed pci_enable_device().
1516 */
1517int pcim_enable_device(struct pci_dev *pdev)
1518{
1519 struct pci_devres *dr;
1520 int rc;
1521
1522 dr = get_pci_dr(pdev);
1523 if (unlikely(!dr))
1524 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001525 if (dr->enabled)
1526 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001527
1528 rc = pci_enable_device(pdev);
1529 if (!rc) {
1530 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001531 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001532 }
1533 return rc;
1534}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001535EXPORT_SYMBOL(pcim_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001536
1537/**
1538 * pcim_pin_device - Pin managed PCI device
1539 * @pdev: PCI device to pin
1540 *
1541 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1542 * driver detach. @pdev must have been enabled with
1543 * pcim_enable_device().
1544 */
1545void pcim_pin_device(struct pci_dev *pdev)
1546{
1547 struct pci_devres *dr;
1548
1549 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001550 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001551 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001552 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001553}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001554EXPORT_SYMBOL(pcim_pin_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001555
Matthew Garretteca0d462012-12-05 14:33:27 -07001556/*
1557 * pcibios_add_device - provide arch specific hooks when adding device dev
1558 * @dev: the PCI device being added
1559 *
1560 * Permits the platform to provide architecture specific functionality when
1561 * devices are added. This is the default implementation. Architecture
1562 * implementations can override this.
1563 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001564int __weak pcibios_add_device(struct pci_dev *dev)
Matthew Garretteca0d462012-12-05 14:33:27 -07001565{
1566 return 0;
1567}
1568
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569/**
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001570 * pcibios_release_device - provide arch specific hooks when releasing device dev
1571 * @dev: the PCI device being released
1572 *
1573 * Permits the platform to provide architecture specific functionality when
1574 * devices are released. This is the default implementation. Architecture
1575 * implementations can override this.
1576 */
1577void __weak pcibios_release_device(struct pci_dev *dev) {}
1578
1579/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580 * pcibios_disable_device - disable arch specific PCI resources for device dev
1581 * @dev: the PCI device to disable
1582 *
1583 * Disables architecture specific PCI resources for the device. This
1584 * is the default implementation. Architecture implementations can
1585 * override this.
1586 */
Bogicevic Sasaff3ce482015-12-27 13:21:11 -08001587void __weak pcibios_disable_device(struct pci_dev *dev) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588
Hanjun Guoa43ae582014-05-06 11:29:52 +08001589/**
1590 * pcibios_penalize_isa_irq - penalize an ISA IRQ
1591 * @irq: ISA IRQ to penalize
1592 * @active: IRQ active or not
1593 *
1594 * Permits the platform to provide architecture-specific functionality when
1595 * penalizing ISA IRQs. This is the default implementation. Architecture
1596 * implementations can override this.
1597 */
1598void __weak pcibios_penalize_isa_irq(int irq, int active) {}
1599
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001600static void do_pci_disable_device(struct pci_dev *dev)
1601{
1602 u16 pci_command;
1603
1604 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1605 if (pci_command & PCI_COMMAND_MASTER) {
1606 pci_command &= ~PCI_COMMAND_MASTER;
1607 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1608 }
1609
1610 pcibios_disable_device(dev);
1611}
1612
1613/**
1614 * pci_disable_enabled_device - Disable device without updating enable_cnt
1615 * @dev: PCI device to disable
1616 *
1617 * NOTE: This function is a backend of PCI power management routines and is
1618 * not supposed to be called drivers.
1619 */
1620void pci_disable_enabled_device(struct pci_dev *dev)
1621{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001622 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001623 do_pci_disable_device(dev);
1624}
1625
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626/**
1627 * pci_disable_device - Disable PCI device after use
1628 * @dev: PCI device to be disabled
1629 *
1630 * Signal to the system that the PCI device is not in use by the system
1631 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001632 *
1633 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02001634 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001636void pci_disable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001637{
Tejun Heo9ac78492007-01-20 16:00:26 +09001638 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001639
Tejun Heo9ac78492007-01-20 16:00:26 +09001640 dr = find_pci_dr(dev);
1641 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001642 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001643
Konstantin Khlebnikovfd6dcea2013-02-04 15:56:01 +04001644 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
1645 "disabling already-disabled device");
1646
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001647 if (atomic_dec_return(&dev->enable_cnt) != 0)
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001648 return;
1649
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001650 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001652 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001654EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655
1656/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001657 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001658 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001659 * @state: Reset state to enter into
1660 *
1661 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001662 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001663 * implementation. Architecture implementations can override this.
1664 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001665int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
1666 enum pcie_reset_state state)
Brian Kingf7bdd122007-04-06 16:39:36 -05001667{
1668 return -EINVAL;
1669}
1670
1671/**
1672 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001673 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001674 * @state: Reset state to enter into
1675 *
1676 *
1677 * Sets the PCI reset state for the device.
1678 */
1679int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1680{
1681 return pcibios_set_pcie_reset_state(dev, state);
1682}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001683EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
Brian Kingf7bdd122007-04-06 16:39:36 -05001684
1685/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001686 * pci_check_pme_status - Check if given device has generated PME.
1687 * @dev: Device to check.
1688 *
1689 * Check the PME status of the device and if set, clear it and clear PME enable
1690 * (if set). Return 'true' if PME status and PME enable were both set or
1691 * 'false' otherwise.
1692 */
1693bool pci_check_pme_status(struct pci_dev *dev)
1694{
1695 int pmcsr_pos;
1696 u16 pmcsr;
1697 bool ret = false;
1698
1699 if (!dev->pm_cap)
1700 return false;
1701
1702 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1703 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1704 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1705 return false;
1706
1707 /* Clear PME status. */
1708 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1709 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1710 /* Disable PME to avoid interrupt flood. */
1711 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1712 ret = true;
1713 }
1714
1715 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1716
1717 return ret;
1718}
1719
1720/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001721 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1722 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001723 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001724 *
1725 * Check if @dev has generated PME and queue a resume request for it in that
1726 * case.
1727 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001728static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001729{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001730 if (pme_poll_reset && dev->pme_poll)
1731 dev->pme_poll = false;
1732
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001733 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001734 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01001735 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001736 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001737 return 0;
1738}
1739
1740/**
1741 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1742 * @bus: Top bus of the subtree to walk.
1743 */
1744void pci_pme_wakeup_bus(struct pci_bus *bus)
1745{
1746 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001747 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001748}
1749
Huang Ying448bd852012-06-23 10:23:51 +08001750
1751/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001752 * pci_pme_capable - check the capability of PCI device to generate PME#
1753 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001754 * @state: PCI state from which device will issue PME#.
1755 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001756bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001757{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001758 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001759 return false;
1760
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001761 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001762}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001763EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001764
Matthew Garrettdf17e622010-10-04 14:22:29 -04001765static void pci_pme_list_scan(struct work_struct *work)
1766{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001767 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04001768
1769 mutex_lock(&pci_pme_list_mutex);
Bjorn Helgaasce300002014-01-24 09:51:06 -07001770 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1771 if (pme_dev->dev->pme_poll) {
1772 struct pci_dev *bridge;
Zheng Yan71a83bd2012-06-23 10:23:49 +08001773
Bjorn Helgaasce300002014-01-24 09:51:06 -07001774 bridge = pme_dev->dev->bus->self;
1775 /*
1776 * If bridge is in low power state, the
1777 * configuration space of subordinate devices
1778 * may be not accessible
1779 */
1780 if (bridge && bridge->current_state != PCI_D0)
1781 continue;
1782 pci_pme_wakeup(pme_dev->dev, NULL);
1783 } else {
1784 list_del(&pme_dev->list);
1785 kfree(pme_dev);
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001786 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04001787 }
Bjorn Helgaasce300002014-01-24 09:51:06 -07001788 if (!list_empty(&pci_pme_list))
1789 schedule_delayed_work(&pci_pme_work,
1790 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001791 mutex_unlock(&pci_pme_list_mutex);
1792}
1793
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02001794static void __pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001795{
1796 u16 pmcsr;
1797
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00001798 if (!dev->pme_support)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001799 return;
1800
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001801 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001802 /* Clear PME_Status by writing 1 to it and enable PME# */
1803 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1804 if (!enable)
1805 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1806
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001807 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02001808}
1809
1810/**
1811 * pci_pme_active - enable or disable PCI device's PME# function
1812 * @dev: PCI device to handle.
1813 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1814 *
1815 * The caller must verify that the device is capable of generating PME# before
1816 * calling this function with @enable equal to 'true'.
1817 */
1818void pci_pme_active(struct pci_dev *dev, bool enable)
1819{
1820 __pci_pme_active(dev, enable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001821
Huang Ying6e965e02012-10-26 13:07:51 +08001822 /*
1823 * PCI (as opposed to PCIe) PME requires that the device have
1824 * its PME# line hooked up correctly. Not all hardware vendors
1825 * do this, so the PME never gets delivered and the device
1826 * remains asleep. The easiest way around this is to
1827 * periodically walk the list of suspended devices and check
1828 * whether any have their PME flag set. The assumption is that
1829 * we'll wake up often enough anyway that this won't be a huge
1830 * hit, and the power savings from the devices will still be a
1831 * win.
1832 *
1833 * Although PCIe uses in-band PME message instead of PME# line
1834 * to report PME, PME does not work for some PCIe devices in
1835 * reality. For example, there are devices that set their PME
1836 * status bits, but don't really bother to send a PME message;
1837 * there are PCI Express Root Ports that don't bother to
1838 * trigger interrupts when they receive PME messages from the
1839 * devices below. So PME poll is used for PCIe devices too.
1840 */
Matthew Garrettdf17e622010-10-04 14:22:29 -04001841
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001842 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04001843 struct pci_pme_device *pme_dev;
1844 if (enable) {
1845 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1846 GFP_KERNEL);
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06001847 if (!pme_dev) {
1848 dev_warn(&dev->dev, "can't enable PME#\n");
1849 return;
1850 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04001851 pme_dev->dev = dev;
1852 mutex_lock(&pci_pme_list_mutex);
1853 list_add(&pme_dev->list, &pci_pme_list);
1854 if (list_is_singular(&pci_pme_list))
1855 schedule_delayed_work(&pci_pme_work,
1856 msecs_to_jiffies(PME_TIMEOUT));
1857 mutex_unlock(&pci_pme_list_mutex);
1858 } else {
1859 mutex_lock(&pci_pme_list_mutex);
1860 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1861 if (pme_dev->dev == dev) {
1862 list_del(&pme_dev->list);
1863 kfree(pme_dev);
1864 break;
1865 }
1866 }
1867 mutex_unlock(&pci_pme_list_mutex);
1868 }
1869 }
1870
Vincent Palatin85b85822011-12-05 11:51:18 -08001871 dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001872}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001873EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001874
1875/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001876 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07001877 * @dev: PCI device affected
1878 * @state: PCI state from which device will issue wakeup events
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001879 * @runtime: True if the events are to be generated at run time
David Brownell075c1772007-04-26 00:12:06 -07001880 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001881 *
David Brownell075c1772007-04-26 00:12:06 -07001882 * This enables the device as a wakeup event source, or disables it.
1883 * When such events involves platform-specific hooks, those hooks are
1884 * called automatically by this routine.
1885 *
1886 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001887 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001888 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001889 * RETURN VALUE:
1890 * 0 is returned on success
1891 * -EINVAL is returned if device is not supposed to wake up the system
1892 * Error code depending on the platform is returned if both the platform and
1893 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894 */
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001895int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1896 bool runtime, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001898 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001900 if (enable && !runtime && !device_may_wakeup(&dev->dev))
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001901 return -EINVAL;
1902
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001903 /* Don't do the same thing twice in a row for one device. */
1904 if (!!enable == !!dev->wakeup_prepared)
1905 return 0;
1906
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001907 /*
1908 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1909 * Anderson we should be doing PME# wake enable followed by ACPI wake
1910 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001911 */
1912
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001913 if (enable) {
1914 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001915
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001916 if (pci_pme_capable(dev, state))
1917 pci_pme_active(dev, true);
1918 else
1919 ret = 1;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001920 error = runtime ? platform_pci_run_wake(dev, true) :
1921 platform_pci_sleep_wake(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001922 if (ret)
1923 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001924 if (!ret)
1925 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001926 } else {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001927 if (runtime)
1928 platform_pci_run_wake(dev, false);
1929 else
1930 platform_pci_sleep_wake(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001931 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001932 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001933 }
1934
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001935 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001936}
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001937EXPORT_SYMBOL(__pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001938
1939/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001940 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1941 * @dev: PCI device to prepare
1942 * @enable: True to enable wake-up event generation; false to disable
1943 *
1944 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1945 * and this function allows them to set that up cleanly - pci_enable_wake()
1946 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1947 * ordering constraints.
1948 *
1949 * This function only returns error code if the device is not capable of
1950 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1951 * enable wake-up power for it.
1952 */
1953int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1954{
1955 return pci_pme_capable(dev, PCI_D3cold) ?
1956 pci_enable_wake(dev, PCI_D3cold, enable) :
1957 pci_enable_wake(dev, PCI_D3hot, enable);
1958}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001959EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001960
1961/**
Jesse Barnes37139072008-07-28 11:49:26 -07001962 * pci_target_state - find an appropriate low power state for a given PCI dev
1963 * @dev: PCI device
1964 *
1965 * Use underlying platform code to find a supported low power state for @dev.
1966 * If the platform can't manage @dev, return the deepest state from which it
1967 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001968 */
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001969static pci_power_t pci_target_state(struct pci_dev *dev)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001970{
1971 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001972
1973 if (platform_pci_power_manageable(dev)) {
1974 /*
1975 * Call the platform to choose the target state of the device
1976 * and enable wake-up from this state if supported.
1977 */
1978 pci_power_t state = platform_pci_choose_state(dev);
1979
1980 switch (state) {
1981 case PCI_POWER_ERROR:
1982 case PCI_UNKNOWN:
1983 break;
1984 case PCI_D1:
1985 case PCI_D2:
1986 if (pci_no_d1d2(dev))
1987 break;
1988 default:
1989 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001990 }
Lukas Wunner4132a572016-09-18 05:39:20 +02001991
1992 return target_state;
1993 }
1994
1995 if (!dev->pm_cap)
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02001996 target_state = PCI_D0;
Lukas Wunner4132a572016-09-18 05:39:20 +02001997
1998 /*
1999 * If the device is in D3cold even though it's not power-manageable by
2000 * the platform, it may have been powered down by non-standard means.
2001 * Best to let it slumber.
2002 */
2003 if (dev->current_state == PCI_D3cold)
2004 target_state = PCI_D3cold;
2005
2006 if (device_may_wakeup(&dev->dev)) {
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002007 /*
2008 * Find the deepest state from which the device can generate
2009 * wake-up events, make it the target state and enable device
2010 * to generate PME#.
2011 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002012 if (dev->pme_support) {
2013 while (target_state
2014 && !(dev->pme_support & (1 << target_state)))
2015 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002016 }
2017 }
2018
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002019 return target_state;
2020}
2021
2022/**
2023 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
2024 * @dev: Device to handle.
2025 *
2026 * Choose the power state appropriate for the device depending on whether
2027 * it can wake up the system and/or is power manageable by the platform
2028 * (PCI_D3hot is the default) and put the device into that state.
2029 */
2030int pci_prepare_to_sleep(struct pci_dev *dev)
2031{
2032 pci_power_t target_state = pci_target_state(dev);
2033 int error;
2034
2035 if (target_state == PCI_POWER_ERROR)
2036 return -EIO;
2037
Rafael J. Wysocki8efb8c72009-03-30 21:46:27 +02002038 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02002039
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002040 error = pci_set_power_state(dev, target_state);
2041
2042 if (error)
2043 pci_enable_wake(dev, target_state, false);
2044
2045 return error;
2046}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002047EXPORT_SYMBOL(pci_prepare_to_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002048
2049/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07002050 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002051 * @dev: Device to handle.
2052 *
Thomas Weber88393162010-03-16 11:47:56 +01002053 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002054 */
2055int pci_back_from_sleep(struct pci_dev *dev)
2056{
2057 pci_enable_wake(dev, PCI_D0, false);
2058 return pci_set_power_state(dev, PCI_D0);
2059}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002060EXPORT_SYMBOL(pci_back_from_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002061
2062/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002063 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
2064 * @dev: PCI device being suspended.
2065 *
2066 * Prepare @dev to generate wake-up events at run time and put it into a low
2067 * power state.
2068 */
2069int pci_finish_runtime_suspend(struct pci_dev *dev)
2070{
2071 pci_power_t target_state = pci_target_state(dev);
2072 int error;
2073
2074 if (target_state == PCI_POWER_ERROR)
2075 return -EIO;
2076
Huang Ying448bd852012-06-23 10:23:51 +08002077 dev->runtime_d3cold = target_state == PCI_D3cold;
2078
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002079 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
2080
2081 error = pci_set_power_state(dev, target_state);
2082
Huang Ying448bd852012-06-23 10:23:51 +08002083 if (error) {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002084 __pci_enable_wake(dev, target_state, true, false);
Huang Ying448bd852012-06-23 10:23:51 +08002085 dev->runtime_d3cold = false;
2086 }
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002087
2088 return error;
2089}
2090
2091/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002092 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
2093 * @dev: Device to check.
2094 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002095 * Return true if the device itself is capable of generating wake-up events
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002096 * (through the platform or using the native PCIe PME) or if the device supports
2097 * PME and one of its upstream bridges can generate wake-up events.
2098 */
2099bool pci_dev_run_wake(struct pci_dev *dev)
2100{
2101 struct pci_bus *bus = dev->bus;
2102
2103 if (device_run_wake(&dev->dev))
2104 return true;
2105
2106 if (!dev->pme_support)
2107 return false;
2108
Alan Stern6496ebd2016-10-21 16:45:38 -04002109 /* PME-capable in principle, but not from the intended sleep state */
2110 if (!pci_pme_capable(dev, pci_target_state(dev)))
2111 return false;
2112
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002113 while (bus->parent) {
2114 struct pci_dev *bridge = bus->self;
2115
2116 if (device_run_wake(&bridge->dev))
2117 return true;
2118
2119 bus = bus->parent;
2120 }
2121
2122 /* We have reached the root bus. */
2123 if (bus->bridge)
2124 return device_run_wake(bus->bridge);
2125
2126 return false;
2127}
2128EXPORT_SYMBOL_GPL(pci_dev_run_wake);
2129
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002130/**
2131 * pci_dev_keep_suspended - Check if the device can stay in the suspended state.
2132 * @pci_dev: Device to check.
2133 *
2134 * Return 'true' if the device is runtime-suspended, it doesn't have to be
2135 * reconfigured due to wakeup settings difference between system and runtime
2136 * suspend and the current power state of it is suitable for the upcoming
2137 * (system) transition.
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002138 *
2139 * If the device is not configured for system wakeup, disable PME for it before
2140 * returning 'true' to prevent it from waking up the system unnecessarily.
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002141 */
2142bool pci_dev_keep_suspended(struct pci_dev *pci_dev)
2143{
2144 struct device *dev = &pci_dev->dev;
2145
2146 if (!pm_runtime_suspended(dev)
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002147 || pci_target_state(pci_dev) != pci_dev->current_state
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002148 || platform_pci_need_resume(pci_dev))
2149 return false;
2150
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002151 /*
2152 * At this point the device is good to go unless it's been configured
2153 * to generate PME at the runtime suspend time, but it is not supposed
2154 * to wake up the system. In that case, simply disable PME for it
2155 * (it will have to be re-enabled on exit from system resume).
2156 *
2157 * If the device's power state is D3cold and the platform check above
2158 * hasn't triggered, the device's configuration is suitable and we don't
2159 * need to manipulate it at all.
2160 */
2161 spin_lock_irq(&dev->power.lock);
2162
2163 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold &&
2164 !device_may_wakeup(dev))
2165 __pci_pme_active(pci_dev, false);
2166
2167 spin_unlock_irq(&dev->power.lock);
2168 return true;
2169}
2170
2171/**
2172 * pci_dev_complete_resume - Finalize resume from system sleep for a device.
2173 * @pci_dev: Device to handle.
2174 *
2175 * If the device is runtime suspended and wakeup-capable, enable PME for it as
2176 * it might have been disabled during the prepare phase of system suspend if
2177 * the device was not configured for system wakeup.
2178 */
2179void pci_dev_complete_resume(struct pci_dev *pci_dev)
2180{
2181 struct device *dev = &pci_dev->dev;
2182
2183 if (!pci_dev_run_wake(pci_dev))
2184 return;
2185
2186 spin_lock_irq(&dev->power.lock);
2187
2188 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
2189 __pci_pme_active(pci_dev, true);
2190
2191 spin_unlock_irq(&dev->power.lock);
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002192}
2193
Huang Yingb3c32c42012-10-25 09:36:03 +08002194void pci_config_pm_runtime_get(struct pci_dev *pdev)
2195{
2196 struct device *dev = &pdev->dev;
2197 struct device *parent = dev->parent;
2198
2199 if (parent)
2200 pm_runtime_get_sync(parent);
2201 pm_runtime_get_noresume(dev);
2202 /*
2203 * pdev->current_state is set to PCI_D3cold during suspending,
2204 * so wait until suspending completes
2205 */
2206 pm_runtime_barrier(dev);
2207 /*
2208 * Only need to resume devices in D3cold, because config
2209 * registers are still accessible for devices suspended but
2210 * not in D3cold.
2211 */
2212 if (pdev->current_state == PCI_D3cold)
2213 pm_runtime_resume(dev);
2214}
2215
2216void pci_config_pm_runtime_put(struct pci_dev *pdev)
2217{
2218 struct device *dev = &pdev->dev;
2219 struct device *parent = dev->parent;
2220
2221 pm_runtime_put(dev);
2222 if (parent)
2223 pm_runtime_put_sync(parent);
2224}
2225
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002226/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002227 * pci_bridge_d3_possible - Is it possible to put the bridge into D3
2228 * @bridge: Bridge to check
2229 *
2230 * This function checks if it is possible to move the bridge to D3.
2231 * Currently we only allow D3 for recent enough PCIe ports.
2232 */
Lukas Wunnerc6a63302016-10-28 10:52:06 +02002233bool pci_bridge_d3_possible(struct pci_dev *bridge)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002234{
2235 unsigned int year;
2236
2237 if (!pci_is_pcie(bridge))
2238 return false;
2239
2240 switch (pci_pcie_type(bridge)) {
2241 case PCI_EXP_TYPE_ROOT_PORT:
2242 case PCI_EXP_TYPE_UPSTREAM:
2243 case PCI_EXP_TYPE_DOWNSTREAM:
2244 if (pci_bridge_d3_disable)
2245 return false;
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002246
2247 /*
2248 * Hotplug interrupts cannot be delivered if the link is down,
2249 * so parents of a hotplug port must stay awake. In addition,
2250 * hotplug ports handled by firmware in System Management Mode
2251 * may not be put into D3 by the OS (Thunderbolt on non-Macs).
2252 * For simplicity, disallow in general for now.
2253 */
2254 if (bridge->is_hotplug_bridge)
2255 return false;
2256
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002257 if (pci_bridge_d3_force)
2258 return true;
2259
2260 /*
2261 * It should be safe to put PCIe ports from 2015 or newer
2262 * to D3.
2263 */
2264 if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) &&
2265 year >= 2015) {
2266 return true;
2267 }
2268 break;
2269 }
2270
2271 return false;
2272}
2273
2274static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
2275{
2276 bool *d3cold_ok = data;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002277
Lukas Wunner718a0602016-10-28 10:52:06 +02002278 if (/* The device needs to be allowed to go D3cold ... */
2279 dev->no_d3cold || !dev->d3cold_allowed ||
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002280
Lukas Wunner718a0602016-10-28 10:52:06 +02002281 /* ... and if it is wakeup capable to do so from D3cold. */
2282 (device_may_wakeup(&dev->dev) &&
2283 !pci_pme_capable(dev, PCI_D3cold)) ||
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002284
Lukas Wunner718a0602016-10-28 10:52:06 +02002285 /* If it is a bridge it must be allowed to go to D3. */
2286 !pci_power_manageable(dev))
2287
2288 *d3cold_ok = false;
2289
2290 return !*d3cold_ok;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002291}
2292
2293/*
2294 * pci_bridge_d3_update - Update bridge D3 capabilities
2295 * @dev: PCI device which is changed
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002296 *
2297 * Update upstream bridge PM capabilities accordingly depending on if the
2298 * device PM configuration was changed or the device is being removed. The
2299 * change is also propagated upstream.
2300 */
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002301void pci_bridge_d3_update(struct pci_dev *dev)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002302{
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002303 bool remove = !device_is_registered(&dev->dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002304 struct pci_dev *bridge;
2305 bool d3cold_ok = true;
2306
2307 bridge = pci_upstream_bridge(dev);
2308 if (!bridge || !pci_bridge_d3_possible(bridge))
2309 return;
2310
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002311 /*
Lukas Wunnere8559b712016-10-28 10:52:06 +02002312 * If D3 is currently allowed for the bridge, removing one of its
2313 * children won't change that.
2314 */
2315 if (remove && bridge->bridge_d3)
2316 return;
2317
2318 /*
2319 * If D3 is currently allowed for the bridge and a child is added or
2320 * changed, disallowance of D3 can only be caused by that child, so
2321 * we only need to check that single device, not any of its siblings.
2322 *
2323 * If D3 is currently not allowed for the bridge, checking the device
2324 * first may allow us to skip checking its siblings.
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002325 */
2326 if (!remove)
2327 pci_dev_check_d3cold(dev, &d3cold_ok);
2328
Lukas Wunnere8559b712016-10-28 10:52:06 +02002329 /*
2330 * If D3 is currently not allowed for the bridge, this may be caused
2331 * either by the device being changed/removed or any of its siblings,
2332 * so we need to go through all children to find out if one of them
2333 * continues to block D3.
2334 */
2335 if (d3cold_ok && !bridge->bridge_d3)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002336 pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
2337 &d3cold_ok);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002338
2339 if (bridge->bridge_d3 != d3cold_ok) {
2340 bridge->bridge_d3 = d3cold_ok;
2341 /* Propagate change to upstream bridges */
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002342 pci_bridge_d3_update(bridge);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002343 }
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002344}
2345
2346/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002347 * pci_d3cold_enable - Enable D3cold for device
2348 * @dev: PCI device to handle
2349 *
2350 * This function can be used in drivers to enable D3cold from the device
2351 * they handle. It also updates upstream PCI bridge PM capabilities
2352 * accordingly.
2353 */
2354void pci_d3cold_enable(struct pci_dev *dev)
2355{
2356 if (dev->no_d3cold) {
2357 dev->no_d3cold = false;
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002358 pci_bridge_d3_update(dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002359 }
2360}
2361EXPORT_SYMBOL_GPL(pci_d3cold_enable);
2362
2363/**
2364 * pci_d3cold_disable - Disable D3cold for device
2365 * @dev: PCI device to handle
2366 *
2367 * This function can be used in drivers to disable D3cold from the device
2368 * they handle. It also updates upstream PCI bridge PM capabilities
2369 * accordingly.
2370 */
2371void pci_d3cold_disable(struct pci_dev *dev)
2372{
2373 if (!dev->no_d3cold) {
2374 dev->no_d3cold = true;
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002375 pci_bridge_d3_update(dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002376 }
2377}
2378EXPORT_SYMBOL_GPL(pci_d3cold_disable);
2379
2380/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002381 * pci_pm_init - Initialize PM functions of given PCI device
2382 * @dev: PCI device to handle.
2383 */
2384void pci_pm_init(struct pci_dev *dev)
2385{
2386 int pm;
2387 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07002388
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002389 pm_runtime_forbid(&dev->dev);
Huang Ying967577b2012-11-20 16:08:22 +08002390 pm_runtime_set_active(&dev->dev);
2391 pm_runtime_enable(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01002392 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002393 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002394
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002395 dev->pm_cap = 0;
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00002396 dev->pme_support = 0;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002397
Linus Torvalds1da177e2005-04-16 15:20:36 -07002398 /* find PCI PM capability in list */
2399 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07002400 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08002401 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002402 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002403 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002404
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002405 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
2406 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
2407 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08002408 return;
David Brownell075c1772007-04-26 00:12:06 -07002409 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002410
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002411 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01002412 dev->d3_delay = PCI_PM_D3_WAIT;
Huang Ying448bd852012-06-23 10:23:51 +08002413 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002414 dev->bridge_d3 = pci_bridge_d3_possible(dev);
Huang Ying4f9c1392012-08-08 09:07:38 +08002415 dev->d3cold_allowed = true;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002416
2417 dev->d1_support = false;
2418 dev->d2_support = false;
2419 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002420 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002421 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002422 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002423 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002424
2425 if (dev->d1_support || dev->d2_support)
2426 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07002427 dev->d1_support ? " D1" : "",
2428 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002429 }
2430
2431 pmc &= PCI_PM_CAP_PME_MASK;
2432 if (pmc) {
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07002433 dev_printk(KERN_DEBUG, &dev->dev,
2434 "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002435 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
2436 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
2437 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
2438 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
2439 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002440 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002441 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002442 /*
2443 * Make device's PM flags reflect the wake-up capability, but
2444 * let the user space enable it to wake up the system as needed.
2445 */
2446 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002447 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002448 pci_pme_active(dev, false);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002449 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002450}
2451
Sean O. Stalley938174e2015-10-29 17:35:39 -05002452static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
2453{
Alex Williamson92efb1b2016-05-16 15:12:02 -05002454 unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002455
2456 switch (prop) {
2457 case PCI_EA_P_MEM:
2458 case PCI_EA_P_VF_MEM:
2459 flags |= IORESOURCE_MEM;
2460 break;
2461 case PCI_EA_P_MEM_PREFETCH:
2462 case PCI_EA_P_VF_MEM_PREFETCH:
2463 flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
2464 break;
2465 case PCI_EA_P_IO:
2466 flags |= IORESOURCE_IO;
2467 break;
2468 default:
2469 return 0;
2470 }
2471
2472 return flags;
2473}
2474
2475static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
2476 u8 prop)
2477{
2478 if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
2479 return &dev->resource[bei];
David Daney11183992015-10-29 17:35:40 -05002480#ifdef CONFIG_PCI_IOV
2481 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
2482 (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
2483 return &dev->resource[PCI_IOV_RESOURCES +
2484 bei - PCI_EA_BEI_VF_BAR0];
2485#endif
Sean O. Stalley938174e2015-10-29 17:35:39 -05002486 else if (bei == PCI_EA_BEI_ROM)
2487 return &dev->resource[PCI_ROM_RESOURCE];
2488 else
2489 return NULL;
2490}
2491
2492/* Read an Enhanced Allocation (EA) entry */
2493static int pci_ea_read(struct pci_dev *dev, int offset)
2494{
2495 struct resource *res;
2496 int ent_size, ent_offset = offset;
2497 resource_size_t start, end;
2498 unsigned long flags;
Bjorn Helgaas26635112015-10-29 17:35:40 -05002499 u32 dw0, bei, base, max_offset;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002500 u8 prop;
2501 bool support_64 = (sizeof(resource_size_t) >= 8);
2502
2503 pci_read_config_dword(dev, ent_offset, &dw0);
2504 ent_offset += 4;
2505
2506 /* Entry size field indicates DWORDs after 1st */
2507 ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
2508
2509 if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
2510 goto out;
2511
Bjorn Helgaas26635112015-10-29 17:35:40 -05002512 bei = (dw0 & PCI_EA_BEI) >> 4;
2513 prop = (dw0 & PCI_EA_PP) >> 8;
2514
Sean O. Stalley938174e2015-10-29 17:35:39 -05002515 /*
2516 * If the Property is in the reserved range, try the Secondary
2517 * Property instead.
2518 */
2519 if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
Bjorn Helgaas26635112015-10-29 17:35:40 -05002520 prop = (dw0 & PCI_EA_SP) >> 16;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002521 if (prop > PCI_EA_P_BRIDGE_IO)
2522 goto out;
2523
Bjorn Helgaas26635112015-10-29 17:35:40 -05002524 res = pci_ea_get_resource(dev, bei, prop);
Sean O. Stalley938174e2015-10-29 17:35:39 -05002525 if (!res) {
Bjorn Helgaas26635112015-10-29 17:35:40 -05002526 dev_err(&dev->dev, "Unsupported EA entry BEI: %u\n", bei);
Sean O. Stalley938174e2015-10-29 17:35:39 -05002527 goto out;
2528 }
2529
2530 flags = pci_ea_flags(dev, prop);
2531 if (!flags) {
2532 dev_err(&dev->dev, "Unsupported EA properties: %#x\n", prop);
2533 goto out;
2534 }
2535
2536 /* Read Base */
2537 pci_read_config_dword(dev, ent_offset, &base);
2538 start = (base & PCI_EA_FIELD_MASK);
2539 ent_offset += 4;
2540
2541 /* Read MaxOffset */
2542 pci_read_config_dword(dev, ent_offset, &max_offset);
2543 ent_offset += 4;
2544
2545 /* Read Base MSBs (if 64-bit entry) */
2546 if (base & PCI_EA_IS_64) {
2547 u32 base_upper;
2548
2549 pci_read_config_dword(dev, ent_offset, &base_upper);
2550 ent_offset += 4;
2551
2552 flags |= IORESOURCE_MEM_64;
2553
2554 /* entry starts above 32-bit boundary, can't use */
2555 if (!support_64 && base_upper)
2556 goto out;
2557
2558 if (support_64)
2559 start |= ((u64)base_upper << 32);
2560 }
2561
2562 end = start + (max_offset | 0x03);
2563
2564 /* Read MaxOffset MSBs (if 64-bit entry) */
2565 if (max_offset & PCI_EA_IS_64) {
2566 u32 max_offset_upper;
2567
2568 pci_read_config_dword(dev, ent_offset, &max_offset_upper);
2569 ent_offset += 4;
2570
2571 flags |= IORESOURCE_MEM_64;
2572
2573 /* entry too big, can't use */
2574 if (!support_64 && max_offset_upper)
2575 goto out;
2576
2577 if (support_64)
2578 end += ((u64)max_offset_upper << 32);
2579 }
2580
2581 if (end < start) {
2582 dev_err(&dev->dev, "EA Entry crosses address boundary\n");
2583 goto out;
2584 }
2585
2586 if (ent_size != ent_offset - offset) {
2587 dev_err(&dev->dev,
2588 "EA Entry Size (%d) does not match length read (%d)\n",
2589 ent_size, ent_offset - offset);
2590 goto out;
2591 }
2592
2593 res->name = pci_name(dev);
2594 res->start = start;
2595 res->end = end;
2596 res->flags = flags;
Bjorn Helgaas597becb2015-10-29 17:35:40 -05002597
2598 if (bei <= PCI_EA_BEI_BAR5)
2599 dev_printk(KERN_DEBUG, &dev->dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
2600 bei, res, prop);
2601 else if (bei == PCI_EA_BEI_ROM)
2602 dev_printk(KERN_DEBUG, &dev->dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
2603 res, prop);
2604 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
2605 dev_printk(KERN_DEBUG, &dev->dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
2606 bei - PCI_EA_BEI_VF_BAR0, res, prop);
2607 else
2608 dev_printk(KERN_DEBUG, &dev->dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
2609 bei, res, prop);
2610
Sean O. Stalley938174e2015-10-29 17:35:39 -05002611out:
2612 return offset + ent_size;
2613}
2614
Colin Ian Kingdcbb4082016-04-05 12:12:45 -05002615/* Enhanced Allocation Initialization */
Sean O. Stalley938174e2015-10-29 17:35:39 -05002616void pci_ea_init(struct pci_dev *dev)
2617{
2618 int ea;
2619 u8 num_ent;
2620 int offset;
2621 int i;
2622
2623 /* find PCI EA capability in list */
2624 ea = pci_find_capability(dev, PCI_CAP_ID_EA);
2625 if (!ea)
2626 return;
2627
2628 /* determine the number of entries */
2629 pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
2630 &num_ent);
2631 num_ent &= PCI_EA_NUM_ENT_MASK;
2632
2633 offset = ea + PCI_EA_FIRST_ENT;
2634
2635 /* Skip DWORD 2 for type 1 functions */
2636 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
2637 offset += 4;
2638
2639 /* parse each EA entry */
2640 for (i = 0; i < num_ent; ++i)
2641 offset = pci_ea_read(dev, offset);
2642}
2643
Yinghai Lu34a48762012-02-11 00:18:41 -08002644static void pci_add_saved_cap(struct pci_dev *pci_dev,
2645 struct pci_cap_saved_state *new_cap)
2646{
2647 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
2648}
2649
Jesse Barneseb9c39d2008-12-17 12:10:05 -08002650/**
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002651 * _pci_add_cap_save_buffer - allocate buffer for saving given
2652 * capability registers
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002653 * @dev: the PCI device
2654 * @cap: the capability to allocate the buffer for
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002655 * @extended: Standard or Extended capability ID
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002656 * @size: requested size of the buffer
2657 */
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002658static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
2659 bool extended, unsigned int size)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002660{
2661 int pos;
2662 struct pci_cap_saved_state *save_state;
2663
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002664 if (extended)
2665 pos = pci_find_ext_capability(dev, cap);
2666 else
2667 pos = pci_find_capability(dev, cap);
2668
Wei Yang0a1a9b42015-06-30 09:16:44 +08002669 if (!pos)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002670 return 0;
2671
2672 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
2673 if (!save_state)
2674 return -ENOMEM;
2675
Alex Williamson24a4742f2011-05-10 10:02:11 -06002676 save_state->cap.cap_nr = cap;
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002677 save_state->cap.cap_extended = extended;
Alex Williamson24a4742f2011-05-10 10:02:11 -06002678 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002679 pci_add_saved_cap(dev, save_state);
2680
2681 return 0;
2682}
2683
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002684int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
2685{
2686 return _pci_add_cap_save_buffer(dev, cap, false, size);
2687}
2688
2689int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
2690{
2691 return _pci_add_cap_save_buffer(dev, cap, true, size);
2692}
2693
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002694/**
2695 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
2696 * @dev: the PCI device
2697 */
2698void pci_allocate_cap_save_buffers(struct pci_dev *dev)
2699{
2700 int error;
2701
Yu Zhao89858512009-02-16 02:55:47 +08002702 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
2703 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002704 if (error)
2705 dev_err(&dev->dev,
2706 "unable to preallocate PCI Express save buffer\n");
2707
2708 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
2709 if (error)
2710 dev_err(&dev->dev,
2711 "unable to preallocate PCI-X save buffer\n");
Alex Williamson425c1b22013-12-17 16:43:51 -07002712
2713 pci_allocate_vc_save_buffers(dev);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002714}
2715
Yinghai Luf7968412012-02-11 00:18:30 -08002716void pci_free_cap_save_buffers(struct pci_dev *dev)
2717{
2718 struct pci_cap_saved_state *tmp;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002719 struct hlist_node *n;
Yinghai Luf7968412012-02-11 00:18:30 -08002720
Sasha Levinb67bfe02013-02-27 17:06:00 -08002721 hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
Yinghai Luf7968412012-02-11 00:18:30 -08002722 kfree(tmp);
2723}
2724
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002725/**
Yijing Wang31ab2472013-01-15 11:12:17 +08002726 * pci_configure_ari - enable or disable ARI forwarding
Yu Zhao58c3a722008-10-14 14:02:53 +08002727 * @dev: the PCI device
Yijing Wangb0cc6022013-01-15 11:12:16 +08002728 *
2729 * If @dev and its upstream bridge both support ARI, enable ARI in the
2730 * bridge. Otherwise, disable ARI in the bridge.
Yu Zhao58c3a722008-10-14 14:02:53 +08002731 */
Yijing Wang31ab2472013-01-15 11:12:17 +08002732void pci_configure_ari(struct pci_dev *dev)
Yu Zhao58c3a722008-10-14 14:02:53 +08002733{
Yu Zhao58c3a722008-10-14 14:02:53 +08002734 u32 cap;
Zhao, Yu81135872008-10-23 13:15:39 +08002735 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08002736
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01002737 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08002738 return;
2739
Zhao, Yu81135872008-10-23 13:15:39 +08002740 bridge = dev->bus->self;
Myron Stowecb97ae32012-06-01 15:16:31 -06002741 if (!bridge)
Zhao, Yu81135872008-10-23 13:15:39 +08002742 return;
2743
Jiang Liu59875ae2012-07-24 17:20:06 +08002744 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08002745 if (!(cap & PCI_EXP_DEVCAP2_ARI))
2746 return;
2747
Yijing Wangb0cc6022013-01-15 11:12:16 +08002748 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
2749 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
2750 PCI_EXP_DEVCTL2_ARI);
2751 bridge->ari_enabled = 1;
2752 } else {
2753 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
2754 PCI_EXP_DEVCTL2_ARI);
2755 bridge->ari_enabled = 0;
2756 }
Yu Zhao58c3a722008-10-14 14:02:53 +08002757}
2758
Chris Wright5d990b62009-12-04 12:15:21 -08002759static int pci_acs_enable;
2760
2761/**
2762 * pci_request_acs - ask for ACS to be enabled if supported
2763 */
2764void pci_request_acs(void)
2765{
2766 pci_acs_enable = 1;
2767}
2768
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002769/**
Alex Williamson2c744242014-02-03 14:27:33 -07002770 * pci_std_enable_acs - enable ACS on devices using standard ACS capabilites
Allen Kayae21ee62009-10-07 10:27:17 -07002771 * @dev: the PCI device
2772 */
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002773static void pci_std_enable_acs(struct pci_dev *dev)
Allen Kayae21ee62009-10-07 10:27:17 -07002774{
2775 int pos;
2776 u16 cap;
2777 u16 ctrl;
2778
Allen Kayae21ee62009-10-07 10:27:17 -07002779 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2780 if (!pos)
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002781 return;
Allen Kayae21ee62009-10-07 10:27:17 -07002782
2783 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2784 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2785
2786 /* Source Validation */
2787 ctrl |= (cap & PCI_ACS_SV);
2788
2789 /* P2P Request Redirect */
2790 ctrl |= (cap & PCI_ACS_RR);
2791
2792 /* P2P Completion Redirect */
2793 ctrl |= (cap & PCI_ACS_CR);
2794
2795 /* Upstream Forwarding */
2796 ctrl |= (cap & PCI_ACS_UF);
2797
2798 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
Alex Williamson2c744242014-02-03 14:27:33 -07002799}
2800
2801/**
2802 * pci_enable_acs - enable ACS if hardware support it
2803 * @dev: the PCI device
2804 */
2805void pci_enable_acs(struct pci_dev *dev)
2806{
2807 if (!pci_acs_enable)
2808 return;
2809
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002810 if (!pci_dev_specific_enable_acs(dev))
Alex Williamson2c744242014-02-03 14:27:33 -07002811 return;
2812
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002813 pci_std_enable_acs(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07002814}
2815
Alex Williamson0a671192013-06-27 16:39:48 -06002816static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
2817{
2818 int pos;
Alex Williamson83db7e02013-06-27 16:39:54 -06002819 u16 cap, ctrl;
Alex Williamson0a671192013-06-27 16:39:48 -06002820
2821 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
2822 if (!pos)
2823 return false;
2824
Alex Williamson83db7e02013-06-27 16:39:54 -06002825 /*
2826 * Except for egress control, capabilities are either required
2827 * or only required if controllable. Features missing from the
2828 * capability field can therefore be assumed as hard-wired enabled.
2829 */
2830 pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
2831 acs_flags &= (cap | PCI_ACS_EC);
2832
Alex Williamson0a671192013-06-27 16:39:48 -06002833 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
2834 return (ctrl & acs_flags) == acs_flags;
2835}
2836
Allen Kayae21ee62009-10-07 10:27:17 -07002837/**
Alex Williamsonad805752012-06-11 05:27:07 +00002838 * pci_acs_enabled - test ACS against required flags for a given device
2839 * @pdev: device to test
2840 * @acs_flags: required PCI ACS flags
2841 *
2842 * Return true if the device supports the provided flags. Automatically
2843 * filters out flags that are not implemented on multifunction devices.
Alex Williamson0a671192013-06-27 16:39:48 -06002844 *
2845 * Note that this interface checks the effective ACS capabilities of the
2846 * device rather than the actual capabilities. For instance, most single
2847 * function endpoints are not required to support ACS because they have no
2848 * opportunity for peer-to-peer access. We therefore return 'true'
2849 * regardless of whether the device exposes an ACS capability. This makes
2850 * it much easier for callers of this function to ignore the actual type
2851 * or topology of the device when testing ACS support.
Alex Williamsonad805752012-06-11 05:27:07 +00002852 */
2853bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
2854{
Alex Williamson0a671192013-06-27 16:39:48 -06002855 int ret;
Alex Williamsonad805752012-06-11 05:27:07 +00002856
2857 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
2858 if (ret >= 0)
2859 return ret > 0;
2860
Alex Williamson0a671192013-06-27 16:39:48 -06002861 /*
2862 * Conventional PCI and PCI-X devices never support ACS, either
2863 * effectively or actually. The shared bus topology implies that
2864 * any device on the bus can receive or snoop DMA.
2865 */
Alex Williamsonad805752012-06-11 05:27:07 +00002866 if (!pci_is_pcie(pdev))
2867 return false;
2868
Alex Williamson0a671192013-06-27 16:39:48 -06002869 switch (pci_pcie_type(pdev)) {
2870 /*
2871 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002872 * but since their primary interface is PCI/X, we conservatively
Alex Williamson0a671192013-06-27 16:39:48 -06002873 * handle them as we would a non-PCIe device.
2874 */
2875 case PCI_EXP_TYPE_PCIE_BRIDGE:
2876 /*
2877 * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
2878 * applicable... must never implement an ACS Extended Capability...".
2879 * This seems arbitrary, but we take a conservative interpretation
2880 * of this statement.
2881 */
2882 case PCI_EXP_TYPE_PCI_BRIDGE:
2883 case PCI_EXP_TYPE_RC_EC:
2884 return false;
2885 /*
2886 * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
2887 * implement ACS in order to indicate their peer-to-peer capabilities,
2888 * regardless of whether they are single- or multi-function devices.
2889 */
2890 case PCI_EXP_TYPE_DOWNSTREAM:
2891 case PCI_EXP_TYPE_ROOT_PORT:
2892 return pci_acs_flags_enabled(pdev, acs_flags);
2893 /*
2894 * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
2895 * implemented by the remaining PCIe types to indicate peer-to-peer
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002896 * capabilities, but only when they are part of a multifunction
Alex Williamson0a671192013-06-27 16:39:48 -06002897 * device. The footnote for section 6.12 indicates the specific
2898 * PCIe types included here.
2899 */
2900 case PCI_EXP_TYPE_ENDPOINT:
2901 case PCI_EXP_TYPE_UPSTREAM:
2902 case PCI_EXP_TYPE_LEG_END:
2903 case PCI_EXP_TYPE_RC_END:
2904 if (!pdev->multifunction)
2905 break;
2906
Alex Williamson0a671192013-06-27 16:39:48 -06002907 return pci_acs_flags_enabled(pdev, acs_flags);
Alex Williamsonad805752012-06-11 05:27:07 +00002908 }
2909
Alex Williamson0a671192013-06-27 16:39:48 -06002910 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002911 * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
Alex Williamson0a671192013-06-27 16:39:48 -06002912 * to single function devices with the exception of downstream ports.
2913 */
Alex Williamsonad805752012-06-11 05:27:07 +00002914 return true;
2915}
2916
2917/**
2918 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
2919 * @start: starting downstream device
2920 * @end: ending upstream device or NULL to search to the root bus
2921 * @acs_flags: required flags
2922 *
2923 * Walk up a device tree from start to end testing PCI ACS support. If
2924 * any step along the way does not support the required flags, return false.
2925 */
2926bool pci_acs_path_enabled(struct pci_dev *start,
2927 struct pci_dev *end, u16 acs_flags)
2928{
2929 struct pci_dev *pdev, *parent = start;
2930
2931 do {
2932 pdev = parent;
2933
2934 if (!pci_acs_enabled(pdev, acs_flags))
2935 return false;
2936
2937 if (pci_is_root_bus(pdev->bus))
2938 return (end == NULL);
2939
2940 parent = pdev->bus->self;
2941 } while (pdev != end);
2942
2943 return true;
2944}
2945
2946/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002947 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
2948 * @dev: the PCI device
Wang Sheng-Huibb5c2de2013-05-28 11:17:41 +08002949 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002950 *
2951 * Perform INTx swizzling for a device behind one level of bridge. This is
2952 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002953 * behind bridges on add-in cards. For devices with ARI enabled, the slot
2954 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
2955 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002956 */
John Crispin3df425f2012-04-12 17:33:07 +02002957u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002958{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002959 int slot;
2960
2961 if (pci_ari_enabled(dev->bus))
2962 slot = 0;
2963 else
2964 slot = PCI_SLOT(dev->devfn);
2965
2966 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002967}
2968
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002969int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002970{
2971 u8 pin;
2972
Kristen Accardi514d2072005-11-02 16:24:39 -08002973 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002974 if (!pin)
2975 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07002976
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09002977 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002978 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002979 dev = dev->bus->self;
2980 }
2981 *bridge = dev;
2982 return pin;
2983}
2984
2985/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002986 * pci_common_swizzle - swizzle INTx all the way to root bridge
2987 * @dev: the PCI device
2988 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2989 *
2990 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
2991 * bridges all the way up to a PCI root bus.
2992 */
2993u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
2994{
2995 u8 pin = *pinp;
2996
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09002997 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002998 pin = pci_swizzle_interrupt_pin(dev, pin);
2999 dev = dev->bus->self;
3000 }
3001 *pinp = pin;
3002 return PCI_SLOT(dev->devfn);
3003}
Ray Juie6b29de2015-04-08 11:21:33 -07003004EXPORT_SYMBOL_GPL(pci_common_swizzle);
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003005
3006/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003007 * pci_release_region - Release a PCI bar
3008 * @pdev: PCI device whose resources were previously reserved by pci_request_region
3009 * @bar: BAR to release
3010 *
3011 * Releases the PCI I/O and memory resources previously reserved by a
3012 * successful call to pci_request_region. Call this function only
3013 * after all use of the PCI regions has ceased.
3014 */
3015void pci_release_region(struct pci_dev *pdev, int bar)
3016{
Tejun Heo9ac78492007-01-20 16:00:26 +09003017 struct pci_devres *dr;
3018
Linus Torvalds1da177e2005-04-16 15:20:36 -07003019 if (pci_resource_len(pdev, bar) == 0)
3020 return;
3021 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
3022 release_region(pci_resource_start(pdev, bar),
3023 pci_resource_len(pdev, bar));
3024 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
3025 release_mem_region(pci_resource_start(pdev, bar),
3026 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09003027
3028 dr = find_pci_dr(pdev);
3029 if (dr)
3030 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003031}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003032EXPORT_SYMBOL(pci_release_region);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003033
3034/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003035 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07003036 * @pdev: PCI device whose resources are to be reserved
3037 * @bar: BAR to be reserved
3038 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003039 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07003040 *
3041 * Mark the PCI region associated with PCI device @pdev BR @bar as
3042 * being reserved by owner @res_name. Do not access any
3043 * address inside the PCI regions unless this call returns
3044 * successfully.
3045 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003046 * If @exclusive is set, then the region is marked so that userspace
3047 * is explicitly not allowed to map the resource via /dev/mem or
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003048 * sysfs MMIO access.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003049 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07003050 * Returns 0 on success, or %EBUSY on error. A warning
3051 * message is also printed on failure.
3052 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003053static int __pci_request_region(struct pci_dev *pdev, int bar,
3054 const char *res_name, int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003055{
Tejun Heo9ac78492007-01-20 16:00:26 +09003056 struct pci_devres *dr;
3057
Linus Torvalds1da177e2005-04-16 15:20:36 -07003058 if (pci_resource_len(pdev, bar) == 0)
3059 return 0;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003060
Linus Torvalds1da177e2005-04-16 15:20:36 -07003061 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
3062 if (!request_region(pci_resource_start(pdev, bar),
3063 pci_resource_len(pdev, bar), res_name))
3064 goto err_out;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003065 } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07003066 if (!__request_mem_region(pci_resource_start(pdev, bar),
3067 pci_resource_len(pdev, bar), res_name,
3068 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003069 goto err_out;
3070 }
Tejun Heo9ac78492007-01-20 16:00:26 +09003071
3072 dr = find_pci_dr(pdev);
3073 if (dr)
3074 dr->region_mask |= 1 << bar;
3075
Linus Torvalds1da177e2005-04-16 15:20:36 -07003076 return 0;
3077
3078err_out:
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06003079 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11003080 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003081 return -EBUSY;
3082}
3083
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003084/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003085 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07003086 * @pdev: PCI device whose resources are to be reserved
3087 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003088 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07003089 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003090 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07003091 * being reserved by owner @res_name. Do not access any
3092 * address inside the PCI regions unless this call returns
3093 * successfully.
3094 *
3095 * Returns 0 on success, or %EBUSY on error. A warning
3096 * message is also printed on failure.
3097 */
3098int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
3099{
3100 return __pci_request_region(pdev, bar, res_name, 0);
3101}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003102EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003103
3104/**
3105 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
3106 * @pdev: PCI device whose resources are to be reserved
3107 * @bar: BAR to be reserved
3108 * @res_name: Name to be associated with resource.
3109 *
3110 * Mark the PCI region associated with PCI device @pdev BR @bar as
3111 * being reserved by owner @res_name. Do not access any
3112 * address inside the PCI regions unless this call returns
3113 * successfully.
3114 *
3115 * Returns 0 on success, or %EBUSY on error. A warning
3116 * message is also printed on failure.
3117 *
3118 * The key difference that _exclusive makes it that userspace is
3119 * explicitly not allowed to map the resource via /dev/mem or
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003120 * sysfs.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003121 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003122int pci_request_region_exclusive(struct pci_dev *pdev, int bar,
3123 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07003124{
3125 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
3126}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003127EXPORT_SYMBOL(pci_request_region_exclusive);
3128
Arjan van de Vene8de1482008-10-22 19:55:31 -07003129/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003130 * pci_release_selected_regions - Release selected PCI I/O and memory resources
3131 * @pdev: PCI device whose resources were previously reserved
3132 * @bars: Bitmask of BARs to be released
3133 *
3134 * Release selected PCI I/O and memory resources previously reserved.
3135 * Call this function only after all use of the PCI regions has ceased.
3136 */
3137void pci_release_selected_regions(struct pci_dev *pdev, int bars)
3138{
3139 int i;
3140
3141 for (i = 0; i < 6; i++)
3142 if (bars & (1 << i))
3143 pci_release_region(pdev, i);
3144}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003145EXPORT_SYMBOL(pci_release_selected_regions);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003146
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06003147static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003148 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003149{
3150 int i;
3151
3152 for (i = 0; i < 6; i++)
3153 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07003154 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003155 goto err_out;
3156 return 0;
3157
3158err_out:
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003159 while (--i >= 0)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003160 if (bars & (1 << i))
3161 pci_release_region(pdev, i);
3162
3163 return -EBUSY;
3164}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003165
Arjan van de Vene8de1482008-10-22 19:55:31 -07003166
3167/**
3168 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
3169 * @pdev: PCI device whose resources are to be reserved
3170 * @bars: Bitmask of BARs to be requested
3171 * @res_name: Name to be associated with resource
3172 */
3173int pci_request_selected_regions(struct pci_dev *pdev, int bars,
3174 const char *res_name)
3175{
3176 return __pci_request_selected_regions(pdev, bars, res_name, 0);
3177}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003178EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003179
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003180int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
3181 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07003182{
3183 return __pci_request_selected_regions(pdev, bars, res_name,
3184 IORESOURCE_EXCLUSIVE);
3185}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003186EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003187
Linus Torvalds1da177e2005-04-16 15:20:36 -07003188/**
3189 * pci_release_regions - Release reserved PCI I/O and memory resources
3190 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
3191 *
3192 * Releases all PCI I/O and memory resources previously reserved by a
3193 * successful call to pci_request_regions. Call this function only
3194 * after all use of the PCI regions has ceased.
3195 */
3196
3197void pci_release_regions(struct pci_dev *pdev)
3198{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003199 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003200}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003201EXPORT_SYMBOL(pci_release_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003202
3203/**
3204 * pci_request_regions - Reserved PCI I/O and memory resources
3205 * @pdev: PCI device whose resources are to be reserved
3206 * @res_name: Name to be associated with resource.
3207 *
3208 * Mark all PCI regions associated with PCI device @pdev as
3209 * being reserved by owner @res_name. Do not access any
3210 * address inside the PCI regions unless this call returns
3211 * successfully.
3212 *
3213 * Returns 0 on success, or %EBUSY on error. A warning
3214 * message is also printed on failure.
3215 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05003216int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003217{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003218 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003219}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003220EXPORT_SYMBOL(pci_request_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003221
3222/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07003223 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
3224 * @pdev: PCI device whose resources are to be reserved
3225 * @res_name: Name to be associated with resource.
3226 *
3227 * Mark all PCI regions associated with PCI device @pdev as
3228 * being reserved by owner @res_name. Do not access any
3229 * address inside the PCI regions unless this call returns
3230 * successfully.
3231 *
3232 * pci_request_regions_exclusive() will mark the region so that
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003233 * /dev/mem and the sysfs MMIO access will not be allowed.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003234 *
3235 * Returns 0 on success, or %EBUSY on error. A warning
3236 * message is also printed on failure.
3237 */
3238int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
3239{
3240 return pci_request_selected_regions_exclusive(pdev,
3241 ((1 << 6) - 1), res_name);
3242}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003243EXPORT_SYMBOL(pci_request_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003244
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003245#ifdef PCI_IOBASE
3246struct io_range {
3247 struct list_head list;
3248 phys_addr_t start;
3249 resource_size_t size;
3250};
3251
3252static LIST_HEAD(io_range_list);
3253static DEFINE_SPINLOCK(io_range_lock);
3254#endif
3255
3256/*
3257 * Record the PCI IO range (expressed as CPU physical address + size).
3258 * Return a negative value if an error has occured, zero otherwise
3259 */
3260int __weak pci_register_io_range(phys_addr_t addr, resource_size_t size)
3261{
3262 int err = 0;
3263
3264#ifdef PCI_IOBASE
3265 struct io_range *range;
3266 resource_size_t allocated_size = 0;
3267
3268 /* check if the range hasn't been previously recorded */
3269 spin_lock(&io_range_lock);
3270 list_for_each_entry(range, &io_range_list, list) {
3271 if (addr >= range->start && addr + size <= range->start + size) {
3272 /* range already registered, bail out */
3273 goto end_register;
3274 }
3275 allocated_size += range->size;
3276 }
3277
3278 /* range not registed yet, check for available space */
3279 if (allocated_size + size - 1 > IO_SPACE_LIMIT) {
3280 /* if it's too big check if 64K space can be reserved */
3281 if (allocated_size + SZ_64K - 1 > IO_SPACE_LIMIT) {
3282 err = -E2BIG;
3283 goto end_register;
3284 }
3285
3286 size = SZ_64K;
3287 pr_warn("Requested IO range too big, new size set to 64K\n");
3288 }
3289
3290 /* add the range to the list */
3291 range = kzalloc(sizeof(*range), GFP_ATOMIC);
3292 if (!range) {
3293 err = -ENOMEM;
3294 goto end_register;
3295 }
3296
3297 range->start = addr;
3298 range->size = size;
3299
3300 list_add_tail(&range->list, &io_range_list);
3301
3302end_register:
3303 spin_unlock(&io_range_lock);
3304#endif
3305
3306 return err;
3307}
3308
3309phys_addr_t pci_pio_to_address(unsigned long pio)
3310{
3311 phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
3312
3313#ifdef PCI_IOBASE
3314 struct io_range *range;
3315 resource_size_t allocated_size = 0;
3316
3317 if (pio > IO_SPACE_LIMIT)
3318 return address;
3319
3320 spin_lock(&io_range_lock);
3321 list_for_each_entry(range, &io_range_list, list) {
3322 if (pio >= allocated_size && pio < allocated_size + range->size) {
3323 address = range->start + pio - allocated_size;
3324 break;
3325 }
3326 allocated_size += range->size;
3327 }
3328 spin_unlock(&io_range_lock);
3329#endif
3330
3331 return address;
3332}
3333
3334unsigned long __weak pci_address_to_pio(phys_addr_t address)
3335{
3336#ifdef PCI_IOBASE
3337 struct io_range *res;
3338 resource_size_t offset = 0;
3339 unsigned long addr = -1;
3340
3341 spin_lock(&io_range_lock);
3342 list_for_each_entry(res, &io_range_list, list) {
3343 if (address >= res->start && address < res->start + res->size) {
3344 addr = address - res->start + offset;
3345 break;
3346 }
3347 offset += res->size;
3348 }
3349 spin_unlock(&io_range_lock);
3350
3351 return addr;
3352#else
3353 if (address > IO_SPACE_LIMIT)
3354 return (unsigned long)-1;
3355
3356 return (unsigned long) address;
3357#endif
3358}
3359
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003360/**
3361 * pci_remap_iospace - Remap the memory mapped I/O space
3362 * @res: Resource describing the I/O space
3363 * @phys_addr: physical address of range to be mapped
3364 *
3365 * Remap the memory mapped I/O space described by the @res
3366 * and the CPU physical address @phys_addr into virtual address space.
3367 * Only architectures that have memory mapped IO functions defined
3368 * (and the PCI_IOBASE value defined) should call this function.
3369 */
3370int __weak pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
3371{
3372#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3373 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3374
3375 if (!(res->flags & IORESOURCE_IO))
3376 return -EINVAL;
3377
3378 if (res->end > IO_SPACE_LIMIT)
3379 return -EINVAL;
3380
3381 return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
3382 pgprot_device(PAGE_KERNEL));
3383#else
3384 /* this architecture does not have memory mapped I/O space,
3385 so this function should never be called */
3386 WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
3387 return -ENODEV;
3388#endif
3389}
3390
Sinan Kaya4d3f1382016-06-10 21:55:11 +02003391/**
3392 * pci_unmap_iospace - Unmap the memory mapped I/O space
3393 * @res: resource to be unmapped
3394 *
3395 * Unmap the CPU virtual address @res from virtual address space.
3396 * Only architectures that have memory mapped IO functions defined
3397 * (and the PCI_IOBASE value defined) should call this function.
3398 */
3399void pci_unmap_iospace(struct resource *res)
3400{
3401#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3402 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3403
3404 unmap_kernel_range(vaddr, resource_size(res));
3405#endif
3406}
3407
Ben Hutchings6a479072008-12-23 03:08:29 +00003408static void __pci_set_master(struct pci_dev *dev, bool enable)
3409{
3410 u16 old_cmd, cmd;
3411
3412 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
3413 if (enable)
3414 cmd = old_cmd | PCI_COMMAND_MASTER;
3415 else
3416 cmd = old_cmd & ~PCI_COMMAND_MASTER;
3417 if (cmd != old_cmd) {
3418 dev_dbg(&dev->dev, "%s bus mastering\n",
3419 enable ? "enabling" : "disabling");
3420 pci_write_config_word(dev, PCI_COMMAND, cmd);
3421 }
3422 dev->is_busmaster = enable;
3423}
Arjan van de Vene8de1482008-10-22 19:55:31 -07003424
3425/**
Myron Stowe2b6f2c32012-06-25 21:30:57 -06003426 * pcibios_setup - process "pci=" kernel boot arguments
3427 * @str: string used to pass in "pci=" kernel boot arguments
3428 *
3429 * Process kernel boot arguments. This is the default implementation.
3430 * Architecture specific implementations can override this as necessary.
3431 */
3432char * __weak __init pcibios_setup(char *str)
3433{
3434 return str;
3435}
3436
3437/**
Myron Stowe96c55902011-10-28 15:48:38 -06003438 * pcibios_set_master - enable PCI bus-mastering for device dev
3439 * @dev: the PCI device to enable
3440 *
3441 * Enables PCI bus-mastering for the device. This is the default
3442 * implementation. Architecture specific implementations can override
3443 * this if necessary.
3444 */
3445void __weak pcibios_set_master(struct pci_dev *dev)
3446{
3447 u8 lat;
3448
Myron Stowef6766782011-10-28 15:49:20 -06003449 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
3450 if (pci_is_pcie(dev))
3451 return;
3452
Myron Stowe96c55902011-10-28 15:48:38 -06003453 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
3454 if (lat < 16)
3455 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
3456 else if (lat > pcibios_max_latency)
3457 lat = pcibios_max_latency;
3458 else
3459 return;
Bjorn Helgaasa0064822013-09-23 15:25:26 -06003460
Myron Stowe96c55902011-10-28 15:48:38 -06003461 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
3462}
3463
3464/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003465 * pci_set_master - enables bus-mastering for device dev
3466 * @dev: the PCI device to enable
3467 *
3468 * Enables bus-mastering on the device and calls pcibios_set_master()
3469 * to do the needed arch specific settings.
3470 */
Ben Hutchings6a479072008-12-23 03:08:29 +00003471void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003472{
Ben Hutchings6a479072008-12-23 03:08:29 +00003473 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003474 pcibios_set_master(dev);
3475}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003476EXPORT_SYMBOL(pci_set_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003477
Ben Hutchings6a479072008-12-23 03:08:29 +00003478/**
3479 * pci_clear_master - disables bus-mastering for device dev
3480 * @dev: the PCI device to disable
3481 */
3482void pci_clear_master(struct pci_dev *dev)
3483{
3484 __pci_set_master(dev, false);
3485}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003486EXPORT_SYMBOL(pci_clear_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00003487
Linus Torvalds1da177e2005-04-16 15:20:36 -07003488/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06003489 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
3490 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07003491 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06003492 * Helper function for pci_set_mwi.
3493 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003494 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
3495 *
3496 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3497 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09003498int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003499{
3500 u8 cacheline_size;
3501
3502 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09003503 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003504
3505 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
3506 equal to or multiple of the right value. */
3507 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
3508 if (cacheline_size >= pci_cache_line_size &&
3509 (cacheline_size % pci_cache_line_size) == 0)
3510 return 0;
3511
3512 /* Write the correct value. */
3513 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
3514 /* Read it back. */
3515 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
3516 if (cacheline_size == pci_cache_line_size)
3517 return 0;
3518
Ryan Desfosses227f0642014-04-18 20:13:50 -04003519 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not supported\n",
3520 pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003521
3522 return -EINVAL;
3523}
Tejun Heo15ea76d2009-09-22 17:34:48 +09003524EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
3525
Linus Torvalds1da177e2005-04-16 15:20:36 -07003526/**
3527 * pci_set_mwi - enables memory-write-invalidate PCI transaction
3528 * @dev: the PCI device for which MWI is enabled
3529 *
Randy Dunlap694625c2007-07-09 11:55:54 -07003530 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003531 *
3532 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3533 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003534int pci_set_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003535{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003536#ifdef PCI_DISABLE_MWI
3537 return 0;
3538#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07003539 int rc;
3540 u16 cmd;
3541
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06003542 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003543 if (rc)
3544 return rc;
3545
3546 pci_read_config_word(dev, PCI_COMMAND, &cmd);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003547 if (!(cmd & PCI_COMMAND_INVALIDATE)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06003548 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003549 cmd |= PCI_COMMAND_INVALIDATE;
3550 pci_write_config_word(dev, PCI_COMMAND, cmd);
3551 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003552 return 0;
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003553#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003554}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003555EXPORT_SYMBOL(pci_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003556
3557/**
Randy Dunlap694625c2007-07-09 11:55:54 -07003558 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
3559 * @dev: the PCI device for which MWI is enabled
3560 *
3561 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
3562 * Callers are not required to check the return value.
3563 *
3564 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3565 */
3566int pci_try_set_mwi(struct pci_dev *dev)
3567{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003568#ifdef PCI_DISABLE_MWI
3569 return 0;
3570#else
3571 return pci_set_mwi(dev);
3572#endif
Randy Dunlap694625c2007-07-09 11:55:54 -07003573}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003574EXPORT_SYMBOL(pci_try_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07003575
3576/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003577 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
3578 * @dev: the PCI device to disable
3579 *
3580 * Disables PCI Memory-Write-Invalidate transaction on the device
3581 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003582void pci_clear_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003583{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003584#ifndef PCI_DISABLE_MWI
Linus Torvalds1da177e2005-04-16 15:20:36 -07003585 u16 cmd;
3586
3587 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3588 if (cmd & PCI_COMMAND_INVALIDATE) {
3589 cmd &= ~PCI_COMMAND_INVALIDATE;
3590 pci_write_config_word(dev, PCI_COMMAND, cmd);
3591 }
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003592#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003593}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003594EXPORT_SYMBOL(pci_clear_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003595
Brett M Russa04ce0f2005-08-15 15:23:41 -04003596/**
3597 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07003598 * @pdev: the PCI device to operate on
3599 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04003600 *
3601 * Enables/disables PCI INTx for device dev
3602 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003603void pci_intx(struct pci_dev *pdev, int enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04003604{
3605 u16 pci_command, new;
3606
3607 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
3608
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003609 if (enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04003610 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003611 else
Brett M Russa04ce0f2005-08-15 15:23:41 -04003612 new = pci_command | PCI_COMMAND_INTX_DISABLE;
Brett M Russa04ce0f2005-08-15 15:23:41 -04003613
3614 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09003615 struct pci_devres *dr;
3616
Brett M Russ2fd9d742005-09-09 10:02:22 -07003617 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09003618
3619 dr = find_pci_dr(pdev);
3620 if (dr && !dr->restore_intx) {
3621 dr->restore_intx = 1;
3622 dr->orig_intx = !enable;
3623 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04003624 }
3625}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003626EXPORT_SYMBOL_GPL(pci_intx);
Brett M Russa04ce0f2005-08-15 15:23:41 -04003627
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003628/**
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003629 * pci_intx_mask_supported - probe for INTx masking support
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003630 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003631 *
3632 * Check if the device dev support INTx masking via the config space
3633 * command word.
3634 */
3635bool pci_intx_mask_supported(struct pci_dev *dev)
3636{
3637 bool mask_supported = false;
3638 u16 orig, new;
3639
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06003640 if (dev->broken_intx_masking)
3641 return false;
3642
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003643 pci_cfg_access_lock(dev);
3644
3645 pci_read_config_word(dev, PCI_COMMAND, &orig);
3646 pci_write_config_word(dev, PCI_COMMAND,
3647 orig ^ PCI_COMMAND_INTX_DISABLE);
3648 pci_read_config_word(dev, PCI_COMMAND, &new);
3649
3650 /*
3651 * There's no way to protect against hardware bugs or detect them
3652 * reliably, but as long as we know what the value should be, let's
3653 * go ahead and check it.
3654 */
3655 if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04003656 dev_err(&dev->dev, "Command register changed from 0x%x to 0x%x: driver or hardware bug?\n",
3657 orig, new);
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003658 } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
3659 mask_supported = true;
3660 pci_write_config_word(dev, PCI_COMMAND, orig);
3661 }
3662
3663 pci_cfg_access_unlock(dev);
3664 return mask_supported;
3665}
3666EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
3667
3668static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
3669{
3670 struct pci_bus *bus = dev->bus;
3671 bool mask_updated = true;
3672 u32 cmd_status_dword;
3673 u16 origcmd, newcmd;
3674 unsigned long flags;
3675 bool irq_pending;
3676
3677 /*
3678 * We do a single dword read to retrieve both command and status.
3679 * Document assumptions that make this possible.
3680 */
3681 BUILD_BUG_ON(PCI_COMMAND % 4);
3682 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
3683
3684 raw_spin_lock_irqsave(&pci_lock, flags);
3685
3686 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
3687
3688 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
3689
3690 /*
3691 * Check interrupt status register to see whether our device
3692 * triggered the interrupt (when masking) or the next IRQ is
3693 * already pending (when unmasking).
3694 */
3695 if (mask != irq_pending) {
3696 mask_updated = false;
3697 goto done;
3698 }
3699
3700 origcmd = cmd_status_dword;
3701 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
3702 if (mask)
3703 newcmd |= PCI_COMMAND_INTX_DISABLE;
3704 if (newcmd != origcmd)
3705 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
3706
3707done:
3708 raw_spin_unlock_irqrestore(&pci_lock, flags);
3709
3710 return mask_updated;
3711}
3712
3713/**
3714 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003715 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003716 *
3717 * Check if the device dev has its INTx line asserted, mask it and
3718 * return true in that case. False is returned if not interrupt was
3719 * pending.
3720 */
3721bool pci_check_and_mask_intx(struct pci_dev *dev)
3722{
3723 return pci_check_and_set_intx_mask(dev, true);
3724}
3725EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
3726
3727/**
Bjorn Helgaasebd50b92014-01-14 17:10:39 -07003728 * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003729 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003730 *
3731 * Check if the device dev has its INTx line asserted, unmask it if not
3732 * and return true. False is returned and the mask remains active if
3733 * there was still an interrupt pending.
3734 */
3735bool pci_check_and_unmask_intx(struct pci_dev *dev)
3736{
3737 return pci_check_and_set_intx_mask(dev, false);
3738}
3739EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
3740
Casey Leedom3775a202013-08-06 15:48:36 +05303741/**
3742 * pci_wait_for_pending_transaction - waits for pending transaction
3743 * @dev: the PCI device to operate on
3744 *
3745 * Return 0 if transaction is pending 1 otherwise.
3746 */
3747int pci_wait_for_pending_transaction(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003748{
Alex Williamson157e8762013-12-17 16:43:39 -07003749 if (!pci_is_pcie(dev))
3750 return 1;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003751
Gavin Shand0b4cc42014-05-19 13:06:46 +10003752 return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
3753 PCI_EXP_DEVSTA_TRPND);
Casey Leedom3775a202013-08-06 15:48:36 +05303754}
3755EXPORT_SYMBOL(pci_wait_for_pending_transaction);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003756
Alex Williamson5adecf82016-02-22 13:05:48 -07003757/*
3758 * We should only need to wait 100ms after FLR, but some devices take longer.
3759 * Wait for up to 1000ms for config space to return something other than -1.
3760 * Intel IGD requires this when an LCD panel is attached. We read the 2nd
3761 * dword because VFs don't implement the 1st dword.
3762 */
3763static void pci_flr_wait(struct pci_dev *dev)
3764{
3765 int i = 0;
3766 u32 id;
3767
3768 do {
3769 msleep(100);
3770 pci_read_config_dword(dev, PCI_COMMAND, &id);
3771 } while (i++ < 10 && id == ~0);
3772
3773 if (id == ~0)
3774 dev_warn(&dev->dev, "Failed to return from FLR\n");
3775 else if (i > 1)
3776 dev_info(&dev->dev, "Required additional %dms to return from FLR\n",
3777 (i - 1) * 100);
3778}
3779
Casey Leedom3775a202013-08-06 15:48:36 +05303780static int pcie_flr(struct pci_dev *dev, int probe)
3781{
3782 u32 cap;
3783
3784 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
3785 if (!(cap & PCI_EXP_DEVCAP_FLR))
3786 return -ENOTTY;
3787
3788 if (probe)
3789 return 0;
3790
3791 if (!pci_wait_for_pending_transaction(dev))
Gavin Shanbb383e22014-11-12 13:41:51 +11003792 dev_err(&dev->dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
Casey Leedom3775a202013-08-06 15:48:36 +05303793
Jiang Liu59875ae2012-07-24 17:20:06 +08003794 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
Alex Williamson5adecf82016-02-22 13:05:48 -07003795 pci_flr_wait(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003796 return 0;
3797}
Sheng Yangd91cdc72008-11-11 17:17:47 +08003798
Yu Zhao8c1c6992009-06-13 15:52:13 +08003799static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08003800{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003801 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08003802 u8 cap;
3803
Yu Zhao8c1c6992009-06-13 15:52:13 +08003804 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
3805 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08003806 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003807
3808 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08003809 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
3810 return -ENOTTY;
3811
3812 if (probe)
3813 return 0;
3814
Alex Williamsond066c942014-06-17 15:40:13 -06003815 /*
3816 * Wait for Transaction Pending bit to clear. A word-aligned test
3817 * is used, so we use the conrol offset rather than status and shift
3818 * the test bit to match.
3819 */
Gavin Shanbb383e22014-11-12 13:41:51 +11003820 if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
Alex Williamsond066c942014-06-17 15:40:13 -06003821 PCI_AF_STATUS_TP << 8))
Gavin Shanbb383e22014-11-12 13:41:51 +11003822 dev_err(&dev->dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
Yu Zhao8c1c6992009-06-13 15:52:13 +08003823
Yu Zhao8c1c6992009-06-13 15:52:13 +08003824 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Alex Williamson5adecf82016-02-22 13:05:48 -07003825 pci_flr_wait(dev);
Sheng Yang1ca88792008-11-11 17:17:48 +08003826 return 0;
3827}
3828
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003829/**
3830 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
3831 * @dev: Device to reset.
3832 * @probe: If set, only check if the device can be reset this way.
3833 *
3834 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
3835 * unset, it will be reinitialized internally when going from PCI_D3hot to
3836 * PCI_D0. If that's the case and the device is not in a low-power state
3837 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
3838 *
3839 * NOTE: This causes the caller to sleep for twice the device power transition
3840 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003841 * by default (i.e. unless the @dev's d3_delay field has a different value).
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003842 * Moreover, only devices in D0 can be reset by this function.
3843 */
Yu Zhaof85876b2009-06-13 15:52:14 +08003844static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08003845{
Yu Zhaof85876b2009-06-13 15:52:14 +08003846 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003847
Alex Williamson51e53732014-11-21 11:24:08 -07003848 if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
Yu Zhaof85876b2009-06-13 15:52:14 +08003849 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003850
Yu Zhaof85876b2009-06-13 15:52:14 +08003851 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
3852 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
3853 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08003854
Yu Zhaof85876b2009-06-13 15:52:14 +08003855 if (probe)
3856 return 0;
3857
3858 if (dev->current_state != PCI_D0)
3859 return -EINVAL;
3860
3861 csr &= ~PCI_PM_CTRL_STATE_MASK;
3862 csr |= PCI_D3hot;
3863 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003864 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003865
3866 csr &= ~PCI_PM_CTRL_STATE_MASK;
3867 csr |= PCI_D0;
3868 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003869 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003870
3871 return 0;
3872}
3873
Gavin Shan9e330022014-06-19 17:22:44 +10003874void pci_reset_secondary_bus(struct pci_dev *dev)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003875{
3876 u16 ctrl;
Alex Williamson64e86742013-08-08 14:09:24 -06003877
3878 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
3879 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
3880 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06003881 /*
3882 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003883 * this to 2ms to ensure that we meet the minimum requirement.
Alex Williamsonde0c5482013-08-08 14:10:13 -06003884 */
3885 msleep(2);
Alex Williamson64e86742013-08-08 14:09:24 -06003886
3887 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
3888 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06003889
3890 /*
3891 * Trhfa for conventional PCI is 2^25 clock cycles.
3892 * Assuming a minimum 33MHz clock this results in a 1s
3893 * delay before we can consider subordinate devices to
3894 * be re-initialized. PCIe has some ways to shorten this,
3895 * but we don't make use of them yet.
3896 */
3897 ssleep(1);
Alex Williamson64e86742013-08-08 14:09:24 -06003898}
Gavin Shand92a2082014-04-24 18:00:24 +10003899
Gavin Shan9e330022014-06-19 17:22:44 +10003900void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
3901{
3902 pci_reset_secondary_bus(dev);
3903}
3904
Gavin Shand92a2082014-04-24 18:00:24 +10003905/**
3906 * pci_reset_bridge_secondary_bus - Reset the secondary bus on a PCI bridge.
3907 * @dev: Bridge device
3908 *
3909 * Use the bridge control register to assert reset on the secondary bus.
3910 * Devices on the secondary bus are left in power-on state.
3911 */
3912void pci_reset_bridge_secondary_bus(struct pci_dev *dev)
3913{
3914 pcibios_reset_secondary_bus(dev);
3915}
Alex Williamson64e86742013-08-08 14:09:24 -06003916EXPORT_SYMBOL_GPL(pci_reset_bridge_secondary_bus);
3917
3918static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
3919{
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003920 struct pci_dev *pdev;
3921
Alex Williamsonf331a852015-01-15 18:16:04 -06003922 if (pci_is_root_bus(dev->bus) || dev->subordinate ||
3923 !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003924 return -ENOTTY;
3925
3926 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3927 if (pdev != dev)
3928 return -ENOTTY;
3929
3930 if (probe)
3931 return 0;
3932
Alex Williamson64e86742013-08-08 14:09:24 -06003933 pci_reset_bridge_secondary_bus(dev->bus->self);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003934
3935 return 0;
3936}
3937
Alex Williamson608c3882013-08-08 14:09:43 -06003938static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
3939{
3940 int rc = -ENOTTY;
3941
3942 if (!hotplug || !try_module_get(hotplug->ops->owner))
3943 return rc;
3944
3945 if (hotplug->ops->reset_slot)
3946 rc = hotplug->ops->reset_slot(hotplug, probe);
3947
3948 module_put(hotplug->ops->owner);
3949
3950 return rc;
3951}
3952
3953static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
3954{
3955 struct pci_dev *pdev;
3956
Alex Williamsonf331a852015-01-15 18:16:04 -06003957 if (dev->subordinate || !dev->slot ||
3958 dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Alex Williamson608c3882013-08-08 14:09:43 -06003959 return -ENOTTY;
3960
3961 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3962 if (pdev != dev && pdev->slot == dev->slot)
3963 return -ENOTTY;
3964
3965 return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
3966}
3967
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003968static int __pci_dev_reset(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003969{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003970 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003971
Yu Zhao8c1c6992009-06-13 15:52:13 +08003972 might_sleep();
Sheng Yang8dd7f802008-10-21 17:38:25 +08003973
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003974 rc = pci_dev_specific_reset(dev, probe);
3975 if (rc != -ENOTTY)
3976 goto done;
3977
Yu Zhao8c1c6992009-06-13 15:52:13 +08003978 rc = pcie_flr(dev, probe);
3979 if (rc != -ENOTTY)
3980 goto done;
3981
3982 rc = pci_af_flr(dev, probe);
Yu Zhaof85876b2009-06-13 15:52:14 +08003983 if (rc != -ENOTTY)
3984 goto done;
3985
3986 rc = pci_pm_reset(dev, probe);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003987 if (rc != -ENOTTY)
3988 goto done;
3989
Alex Williamson608c3882013-08-08 14:09:43 -06003990 rc = pci_dev_reset_slot_function(dev, probe);
3991 if (rc != -ENOTTY)
3992 goto done;
3993
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003994 rc = pci_parent_bus_reset(dev, probe);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003995done:
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003996 return rc;
3997}
3998
Alex Williamson77cb9852013-08-08 14:09:49 -06003999static void pci_dev_lock(struct pci_dev *dev)
4000{
4001 pci_cfg_access_lock(dev);
4002 /* block PM suspend, driver probe, etc. */
4003 device_lock(&dev->dev);
4004}
4005
Alex Williamson61cf16d2013-12-16 15:14:31 -07004006/* Return 1 on successful lock, 0 on contention */
4007static int pci_dev_trylock(struct pci_dev *dev)
4008{
4009 if (pci_cfg_access_trylock(dev)) {
4010 if (device_trylock(&dev->dev))
4011 return 1;
4012 pci_cfg_access_unlock(dev);
4013 }
4014
4015 return 0;
4016}
4017
Alex Williamson77cb9852013-08-08 14:09:49 -06004018static void pci_dev_unlock(struct pci_dev *dev)
4019{
4020 device_unlock(&dev->dev);
4021 pci_cfg_access_unlock(dev);
4022}
4023
Keith Busch3ebe7f92014-05-02 10:40:42 -06004024/**
4025 * pci_reset_notify - notify device driver of reset
4026 * @dev: device to be notified of reset
4027 * @prepare: 'true' if device is about to be reset; 'false' if reset attempt
4028 * completed
4029 *
4030 * Must be called prior to device access being disabled and after device
4031 * access is restored.
4032 */
4033static void pci_reset_notify(struct pci_dev *dev, bool prepare)
4034{
4035 const struct pci_error_handlers *err_handler =
4036 dev->driver ? dev->driver->err_handler : NULL;
4037 if (err_handler && err_handler->reset_notify)
4038 err_handler->reset_notify(dev, prepare);
4039}
4040
Alex Williamson77cb9852013-08-08 14:09:49 -06004041static void pci_dev_save_and_disable(struct pci_dev *dev)
4042{
Keith Busch3ebe7f92014-05-02 10:40:42 -06004043 pci_reset_notify(dev, true);
4044
Alex Williamsona6cbaad2013-08-08 14:10:02 -06004045 /*
4046 * Wake-up device prior to save. PM registers default to D0 after
4047 * reset and a simple register restore doesn't reliably return
4048 * to a non-D0 state anyway.
4049 */
4050 pci_set_power_state(dev, PCI_D0);
4051
Alex Williamson77cb9852013-08-08 14:09:49 -06004052 pci_save_state(dev);
4053 /*
4054 * Disable the device by clearing the Command register, except for
4055 * INTx-disable which is set. This not only disables MMIO and I/O port
4056 * BARs, but also prevents the device from being Bus Master, preventing
4057 * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
4058 * compliant devices, INTx-disable prevents legacy interrupts.
4059 */
4060 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
4061}
4062
4063static void pci_dev_restore(struct pci_dev *dev)
4064{
4065 pci_restore_state(dev);
Keith Busch3ebe7f92014-05-02 10:40:42 -06004066 pci_reset_notify(dev, false);
Alex Williamson77cb9852013-08-08 14:09:49 -06004067}
4068
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06004069static int pci_dev_reset(struct pci_dev *dev, int probe)
4070{
4071 int rc;
4072
Alex Williamson77cb9852013-08-08 14:09:49 -06004073 if (!probe)
4074 pci_dev_lock(dev);
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06004075
4076 rc = __pci_dev_reset(dev, probe);
4077
Alex Williamson77cb9852013-08-08 14:09:49 -06004078 if (!probe)
4079 pci_dev_unlock(dev);
4080
Yu Zhao8c1c6992009-06-13 15:52:13 +08004081 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004082}
Keith Busch3ebe7f92014-05-02 10:40:42 -06004083
Sheng Yang8dd7f802008-10-21 17:38:25 +08004084/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08004085 * __pci_reset_function - reset a PCI device function
4086 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08004087 *
4088 * Some devices allow an individual function to be reset without affecting
4089 * other functions in the same device. The PCI device must be responsive
4090 * to PCI config space in order to use this function.
4091 *
4092 * The device function is presumed to be unused when this function is called.
4093 * Resetting the device will make the contents of PCI configuration space
4094 * random, so any caller of this must be prepared to reinitialise the
4095 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
4096 * etc.
4097 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08004098 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08004099 * device doesn't support resetting a single function.
4100 */
Yu Zhao8c1c6992009-06-13 15:52:13 +08004101int __pci_reset_function(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08004102{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004103 return pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004104}
Yu Zhao8c1c6992009-06-13 15:52:13 +08004105EXPORT_SYMBOL_GPL(__pci_reset_function);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004106
4107/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05004108 * __pci_reset_function_locked - reset a PCI device function while holding
4109 * the @dev mutex lock.
4110 * @dev: PCI device to reset
4111 *
4112 * Some devices allow an individual function to be reset without affecting
4113 * other functions in the same device. The PCI device must be responsive
4114 * to PCI config space in order to use this function.
4115 *
4116 * The device function is presumed to be unused and the caller is holding
4117 * the device mutex lock when this function is called.
4118 * Resetting the device will make the contents of PCI configuration space
4119 * random, so any caller of this must be prepared to reinitialise the
4120 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
4121 * etc.
4122 *
4123 * Returns 0 if the device function was successfully reset or negative if the
4124 * device doesn't support resetting a single function.
4125 */
4126int __pci_reset_function_locked(struct pci_dev *dev)
4127{
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06004128 return __pci_dev_reset(dev, 0);
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05004129}
4130EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
4131
4132/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03004133 * pci_probe_reset_function - check whether the device can be safely reset
4134 * @dev: PCI device to reset
4135 *
4136 * Some devices allow an individual function to be reset without affecting
4137 * other functions in the same device. The PCI device must be responsive
4138 * to PCI config space in order to use this function.
4139 *
4140 * Returns 0 if the device function can be reset or negative if the
4141 * device doesn't support resetting a single function.
4142 */
4143int pci_probe_reset_function(struct pci_dev *dev)
4144{
4145 return pci_dev_reset(dev, 1);
4146}
4147
4148/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08004149 * pci_reset_function - quiesce and reset a PCI device function
4150 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08004151 *
4152 * Some devices allow an individual function to be reset without affecting
4153 * other functions in the same device. The PCI device must be responsive
4154 * to PCI config space in order to use this function.
4155 *
4156 * This function does not just reset the PCI portion of a device, but
4157 * clears all the state associated with the device. This function differs
Yu Zhao8c1c6992009-06-13 15:52:13 +08004158 * from __pci_reset_function in that it saves and restores device state
Sheng Yang8dd7f802008-10-21 17:38:25 +08004159 * over the reset.
4160 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08004161 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08004162 * device doesn't support resetting a single function.
4163 */
4164int pci_reset_function(struct pci_dev *dev)
4165{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004166 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004167
Yu Zhao8c1c6992009-06-13 15:52:13 +08004168 rc = pci_dev_reset(dev, 1);
4169 if (rc)
4170 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004171
Alex Williamson77cb9852013-08-08 14:09:49 -06004172 pci_dev_save_and_disable(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004173
Yu Zhao8c1c6992009-06-13 15:52:13 +08004174 rc = pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004175
Alex Williamson77cb9852013-08-08 14:09:49 -06004176 pci_dev_restore(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004177
Yu Zhao8c1c6992009-06-13 15:52:13 +08004178 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004179}
4180EXPORT_SYMBOL_GPL(pci_reset_function);
4181
Alex Williamson61cf16d2013-12-16 15:14:31 -07004182/**
4183 * pci_try_reset_function - quiesce and reset a PCI device function
4184 * @dev: PCI device to reset
4185 *
4186 * Same as above, except return -EAGAIN if unable to lock device.
4187 */
4188int pci_try_reset_function(struct pci_dev *dev)
4189{
4190 int rc;
4191
4192 rc = pci_dev_reset(dev, 1);
4193 if (rc)
4194 return rc;
4195
4196 pci_dev_save_and_disable(dev);
4197
4198 if (pci_dev_trylock(dev)) {
4199 rc = __pci_dev_reset(dev, 0);
4200 pci_dev_unlock(dev);
4201 } else
4202 rc = -EAGAIN;
4203
4204 pci_dev_restore(dev);
4205
4206 return rc;
4207}
4208EXPORT_SYMBOL_GPL(pci_try_reset_function);
4209
Alex Williamsonf331a852015-01-15 18:16:04 -06004210/* Do any devices on or below this bus prevent a bus reset? */
4211static bool pci_bus_resetable(struct pci_bus *bus)
4212{
4213 struct pci_dev *dev;
4214
4215 list_for_each_entry(dev, &bus->devices, bus_list) {
4216 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
4217 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
4218 return false;
4219 }
4220
4221 return true;
4222}
4223
Alex Williamson090a3c52013-08-08 14:09:55 -06004224/* Lock devices from the top of the tree down */
4225static void pci_bus_lock(struct pci_bus *bus)
4226{
4227 struct pci_dev *dev;
4228
4229 list_for_each_entry(dev, &bus->devices, bus_list) {
4230 pci_dev_lock(dev);
4231 if (dev->subordinate)
4232 pci_bus_lock(dev->subordinate);
4233 }
4234}
4235
4236/* Unlock devices from the bottom of the tree up */
4237static void pci_bus_unlock(struct pci_bus *bus)
4238{
4239 struct pci_dev *dev;
4240
4241 list_for_each_entry(dev, &bus->devices, bus_list) {
4242 if (dev->subordinate)
4243 pci_bus_unlock(dev->subordinate);
4244 pci_dev_unlock(dev);
4245 }
4246}
4247
Alex Williamson61cf16d2013-12-16 15:14:31 -07004248/* Return 1 on successful lock, 0 on contention */
4249static int pci_bus_trylock(struct pci_bus *bus)
4250{
4251 struct pci_dev *dev;
4252
4253 list_for_each_entry(dev, &bus->devices, bus_list) {
4254 if (!pci_dev_trylock(dev))
4255 goto unlock;
4256 if (dev->subordinate) {
4257 if (!pci_bus_trylock(dev->subordinate)) {
4258 pci_dev_unlock(dev);
4259 goto unlock;
4260 }
4261 }
4262 }
4263 return 1;
4264
4265unlock:
4266 list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
4267 if (dev->subordinate)
4268 pci_bus_unlock(dev->subordinate);
4269 pci_dev_unlock(dev);
4270 }
4271 return 0;
4272}
4273
Alex Williamsonf331a852015-01-15 18:16:04 -06004274/* Do any devices on or below this slot prevent a bus reset? */
4275static bool pci_slot_resetable(struct pci_slot *slot)
4276{
4277 struct pci_dev *dev;
4278
4279 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4280 if (!dev->slot || dev->slot != slot)
4281 continue;
4282 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
4283 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
4284 return false;
4285 }
4286
4287 return true;
4288}
4289
Alex Williamson090a3c52013-08-08 14:09:55 -06004290/* Lock devices from the top of the tree down */
4291static void pci_slot_lock(struct pci_slot *slot)
4292{
4293 struct pci_dev *dev;
4294
4295 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4296 if (!dev->slot || dev->slot != slot)
4297 continue;
4298 pci_dev_lock(dev);
4299 if (dev->subordinate)
4300 pci_bus_lock(dev->subordinate);
4301 }
4302}
4303
4304/* Unlock devices from the bottom of the tree up */
4305static void pci_slot_unlock(struct pci_slot *slot)
4306{
4307 struct pci_dev *dev;
4308
4309 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4310 if (!dev->slot || dev->slot != slot)
4311 continue;
4312 if (dev->subordinate)
4313 pci_bus_unlock(dev->subordinate);
4314 pci_dev_unlock(dev);
4315 }
4316}
4317
Alex Williamson61cf16d2013-12-16 15:14:31 -07004318/* Return 1 on successful lock, 0 on contention */
4319static int pci_slot_trylock(struct pci_slot *slot)
4320{
4321 struct pci_dev *dev;
4322
4323 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4324 if (!dev->slot || dev->slot != slot)
4325 continue;
4326 if (!pci_dev_trylock(dev))
4327 goto unlock;
4328 if (dev->subordinate) {
4329 if (!pci_bus_trylock(dev->subordinate)) {
4330 pci_dev_unlock(dev);
4331 goto unlock;
4332 }
4333 }
4334 }
4335 return 1;
4336
4337unlock:
4338 list_for_each_entry_continue_reverse(dev,
4339 &slot->bus->devices, bus_list) {
4340 if (!dev->slot || dev->slot != slot)
4341 continue;
4342 if (dev->subordinate)
4343 pci_bus_unlock(dev->subordinate);
4344 pci_dev_unlock(dev);
4345 }
4346 return 0;
4347}
4348
Alex Williamson090a3c52013-08-08 14:09:55 -06004349/* Save and disable devices from the top of the tree down */
4350static void pci_bus_save_and_disable(struct pci_bus *bus)
4351{
4352 struct pci_dev *dev;
4353
4354 list_for_each_entry(dev, &bus->devices, bus_list) {
4355 pci_dev_save_and_disable(dev);
4356 if (dev->subordinate)
4357 pci_bus_save_and_disable(dev->subordinate);
4358 }
4359}
4360
4361/*
4362 * Restore devices from top of the tree down - parent bridges need to be
4363 * restored before we can get to subordinate devices.
4364 */
4365static void pci_bus_restore(struct pci_bus *bus)
4366{
4367 struct pci_dev *dev;
4368
4369 list_for_each_entry(dev, &bus->devices, bus_list) {
4370 pci_dev_restore(dev);
4371 if (dev->subordinate)
4372 pci_bus_restore(dev->subordinate);
4373 }
4374}
4375
4376/* Save and disable devices from the top of the tree down */
4377static void pci_slot_save_and_disable(struct pci_slot *slot)
4378{
4379 struct pci_dev *dev;
4380
4381 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4382 if (!dev->slot || dev->slot != slot)
4383 continue;
4384 pci_dev_save_and_disable(dev);
4385 if (dev->subordinate)
4386 pci_bus_save_and_disable(dev->subordinate);
4387 }
4388}
4389
4390/*
4391 * Restore devices from top of the tree down - parent bridges need to be
4392 * restored before we can get to subordinate devices.
4393 */
4394static void pci_slot_restore(struct pci_slot *slot)
4395{
4396 struct pci_dev *dev;
4397
4398 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4399 if (!dev->slot || dev->slot != slot)
4400 continue;
4401 pci_dev_restore(dev);
4402 if (dev->subordinate)
4403 pci_bus_restore(dev->subordinate);
4404 }
4405}
4406
4407static int pci_slot_reset(struct pci_slot *slot, int probe)
4408{
4409 int rc;
4410
Alex Williamsonf331a852015-01-15 18:16:04 -06004411 if (!slot || !pci_slot_resetable(slot))
Alex Williamson090a3c52013-08-08 14:09:55 -06004412 return -ENOTTY;
4413
4414 if (!probe)
4415 pci_slot_lock(slot);
4416
4417 might_sleep();
4418
4419 rc = pci_reset_hotplug_slot(slot->hotplug, probe);
4420
4421 if (!probe)
4422 pci_slot_unlock(slot);
4423
4424 return rc;
4425}
4426
4427/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06004428 * pci_probe_reset_slot - probe whether a PCI slot can be reset
4429 * @slot: PCI slot to probe
4430 *
4431 * Return 0 if slot can be reset, negative if a slot reset is not supported.
4432 */
4433int pci_probe_reset_slot(struct pci_slot *slot)
4434{
4435 return pci_slot_reset(slot, 1);
4436}
4437EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
4438
4439/**
Alex Williamson090a3c52013-08-08 14:09:55 -06004440 * pci_reset_slot - reset a PCI slot
4441 * @slot: PCI slot to reset
4442 *
4443 * A PCI bus may host multiple slots, each slot may support a reset mechanism
4444 * independent of other slots. For instance, some slots may support slot power
4445 * control. In the case of a 1:1 bus to slot architecture, this function may
4446 * wrap the bus reset to avoid spurious slot related events such as hotplug.
4447 * Generally a slot reset should be attempted before a bus reset. All of the
4448 * function of the slot and any subordinate buses behind the slot are reset
4449 * through this function. PCI config space of all devices in the slot and
4450 * behind the slot is saved before and restored after reset.
4451 *
4452 * Return 0 on success, non-zero on error.
4453 */
4454int pci_reset_slot(struct pci_slot *slot)
4455{
4456 int rc;
4457
4458 rc = pci_slot_reset(slot, 1);
4459 if (rc)
4460 return rc;
4461
4462 pci_slot_save_and_disable(slot);
4463
4464 rc = pci_slot_reset(slot, 0);
4465
4466 pci_slot_restore(slot);
4467
4468 return rc;
4469}
4470EXPORT_SYMBOL_GPL(pci_reset_slot);
4471
Alex Williamson61cf16d2013-12-16 15:14:31 -07004472/**
4473 * pci_try_reset_slot - Try to reset a PCI slot
4474 * @slot: PCI slot to reset
4475 *
4476 * Same as above except return -EAGAIN if the slot cannot be locked
4477 */
4478int pci_try_reset_slot(struct pci_slot *slot)
4479{
4480 int rc;
4481
4482 rc = pci_slot_reset(slot, 1);
4483 if (rc)
4484 return rc;
4485
4486 pci_slot_save_and_disable(slot);
4487
4488 if (pci_slot_trylock(slot)) {
4489 might_sleep();
4490 rc = pci_reset_hotplug_slot(slot->hotplug, 0);
4491 pci_slot_unlock(slot);
4492 } else
4493 rc = -EAGAIN;
4494
4495 pci_slot_restore(slot);
4496
4497 return rc;
4498}
4499EXPORT_SYMBOL_GPL(pci_try_reset_slot);
4500
Alex Williamson090a3c52013-08-08 14:09:55 -06004501static int pci_bus_reset(struct pci_bus *bus, int probe)
4502{
Alex Williamsonf331a852015-01-15 18:16:04 -06004503 if (!bus->self || !pci_bus_resetable(bus))
Alex Williamson090a3c52013-08-08 14:09:55 -06004504 return -ENOTTY;
4505
4506 if (probe)
4507 return 0;
4508
4509 pci_bus_lock(bus);
4510
4511 might_sleep();
4512
4513 pci_reset_bridge_secondary_bus(bus->self);
4514
4515 pci_bus_unlock(bus);
4516
4517 return 0;
4518}
4519
4520/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06004521 * pci_probe_reset_bus - probe whether a PCI bus can be reset
4522 * @bus: PCI bus to probe
4523 *
4524 * Return 0 if bus can be reset, negative if a bus reset is not supported.
4525 */
4526int pci_probe_reset_bus(struct pci_bus *bus)
4527{
4528 return pci_bus_reset(bus, 1);
4529}
4530EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
4531
4532/**
Alex Williamson090a3c52013-08-08 14:09:55 -06004533 * pci_reset_bus - reset a PCI bus
4534 * @bus: top level PCI bus to reset
4535 *
4536 * Do a bus reset on the given bus and any subordinate buses, saving
4537 * and restoring state of all devices.
4538 *
4539 * Return 0 on success, non-zero on error.
4540 */
4541int pci_reset_bus(struct pci_bus *bus)
4542{
4543 int rc;
4544
4545 rc = pci_bus_reset(bus, 1);
4546 if (rc)
4547 return rc;
4548
4549 pci_bus_save_and_disable(bus);
4550
4551 rc = pci_bus_reset(bus, 0);
4552
4553 pci_bus_restore(bus);
4554
4555 return rc;
4556}
4557EXPORT_SYMBOL_GPL(pci_reset_bus);
4558
Sheng Yang8dd7f802008-10-21 17:38:25 +08004559/**
Alex Williamson61cf16d2013-12-16 15:14:31 -07004560 * pci_try_reset_bus - Try to reset a PCI bus
4561 * @bus: top level PCI bus to reset
4562 *
4563 * Same as above except return -EAGAIN if the bus cannot be locked
4564 */
4565int pci_try_reset_bus(struct pci_bus *bus)
4566{
4567 int rc;
4568
4569 rc = pci_bus_reset(bus, 1);
4570 if (rc)
4571 return rc;
4572
4573 pci_bus_save_and_disable(bus);
4574
4575 if (pci_bus_trylock(bus)) {
4576 might_sleep();
4577 pci_reset_bridge_secondary_bus(bus->self);
4578 pci_bus_unlock(bus);
4579 } else
4580 rc = -EAGAIN;
4581
4582 pci_bus_restore(bus);
4583
4584 return rc;
4585}
4586EXPORT_SYMBOL_GPL(pci_try_reset_bus);
4587
4588/**
Peter Orubad556ad42007-05-15 13:59:13 +02004589 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
4590 * @dev: PCI device to query
4591 *
4592 * Returns mmrbc: maximum designed memory read count in bytes
4593 * or appropriate error value.
4594 */
4595int pcix_get_max_mmrbc(struct pci_dev *dev)
4596{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004597 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02004598 u32 stat;
4599
4600 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4601 if (!cap)
4602 return -EINVAL;
4603
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004604 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02004605 return -EINVAL;
4606
Dean Nelson25daeb52010-03-09 22:26:40 -05004607 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02004608}
4609EXPORT_SYMBOL(pcix_get_max_mmrbc);
4610
4611/**
4612 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
4613 * @dev: PCI device to query
4614 *
4615 * Returns mmrbc: maximum memory read count in bytes
4616 * or appropriate error value.
4617 */
4618int pcix_get_mmrbc(struct pci_dev *dev)
4619{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004620 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05004621 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02004622
4623 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4624 if (!cap)
4625 return -EINVAL;
4626
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004627 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4628 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004629
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004630 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02004631}
4632EXPORT_SYMBOL(pcix_get_mmrbc);
4633
4634/**
4635 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
4636 * @dev: PCI device to query
4637 * @mmrbc: maximum memory read count in bytes
4638 * valid values are 512, 1024, 2048, 4096
4639 *
4640 * If possible sets maximum memory read byte count, some bridges have erratas
4641 * that prevent this.
4642 */
4643int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
4644{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004645 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05004646 u32 stat, v, o;
4647 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02004648
vignesh babu229f5af2007-08-13 18:23:14 +05304649 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004650 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004651
4652 v = ffs(mmrbc) - 10;
4653
4654 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4655 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004656 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004657
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004658 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
4659 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004660
4661 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
4662 return -E2BIG;
4663
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004664 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4665 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004666
4667 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
4668 if (o != v) {
Bjorn Helgaas809a3bf2012-06-20 16:41:16 -06004669 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
Peter Orubad556ad42007-05-15 13:59:13 +02004670 return -EIO;
4671
4672 cmd &= ~PCI_X_CMD_MAX_READ;
4673 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004674 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
4675 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02004676 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004677 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02004678}
4679EXPORT_SYMBOL(pcix_set_mmrbc);
4680
4681/**
4682 * pcie_get_readrq - get PCI Express read request size
4683 * @dev: PCI device to query
4684 *
4685 * Returns maximum memory read request in bytes
4686 * or appropriate error value.
4687 */
4688int pcie_get_readrq(struct pci_dev *dev)
4689{
Peter Orubad556ad42007-05-15 13:59:13 +02004690 u16 ctl;
4691
Jiang Liu59875ae2012-07-24 17:20:06 +08004692 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02004693
Jiang Liu59875ae2012-07-24 17:20:06 +08004694 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02004695}
4696EXPORT_SYMBOL(pcie_get_readrq);
4697
4698/**
4699 * pcie_set_readrq - set PCI Express maximum memory read request
4700 * @dev: PCI device to query
Randy Dunlap42e61f42007-07-23 21:42:11 -07004701 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02004702 * valid values are 128, 256, 512, 1024, 2048, 4096
4703 *
Jon Masonc9b378c2011-06-28 18:26:25 -05004704 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02004705 */
4706int pcie_set_readrq(struct pci_dev *dev, int rq)
4707{
Jiang Liu59875ae2012-07-24 17:20:06 +08004708 u16 v;
Peter Orubad556ad42007-05-15 13:59:13 +02004709
vignesh babu229f5af2007-08-13 18:23:14 +05304710 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Jiang Liu59875ae2012-07-24 17:20:06 +08004711 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004712
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05004713 /*
4714 * If using the "performance" PCIe config, we clamp the
4715 * read rq size to the max packet size to prevent the
4716 * host bridge generating requests larger than we can
4717 * cope with
4718 */
4719 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
4720 int mps = pcie_get_mps(dev);
4721
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05004722 if (mps < rq)
4723 rq = mps;
4724 }
4725
4726 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02004727
Jiang Liu59875ae2012-07-24 17:20:06 +08004728 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
4729 PCI_EXP_DEVCTL_READRQ, v);
Peter Orubad556ad42007-05-15 13:59:13 +02004730}
4731EXPORT_SYMBOL(pcie_set_readrq);
4732
4733/**
Jon Masonb03e7492011-07-20 15:20:54 -05004734 * pcie_get_mps - get PCI Express maximum payload size
4735 * @dev: PCI device to query
4736 *
4737 * Returns maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05004738 */
4739int pcie_get_mps(struct pci_dev *dev)
4740{
Jon Masonb03e7492011-07-20 15:20:54 -05004741 u16 ctl;
4742
Jiang Liu59875ae2012-07-24 17:20:06 +08004743 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Jon Masonb03e7492011-07-20 15:20:54 -05004744
Jiang Liu59875ae2012-07-24 17:20:06 +08004745 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
Jon Masonb03e7492011-07-20 15:20:54 -05004746}
Yijing Wangf1c66c42013-09-24 12:08:06 -06004747EXPORT_SYMBOL(pcie_get_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05004748
4749/**
4750 * pcie_set_mps - set PCI Express maximum payload size
4751 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07004752 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05004753 * valid values are 128, 256, 512, 1024, 2048, 4096
4754 *
4755 * If possible sets maximum payload size
4756 */
4757int pcie_set_mps(struct pci_dev *dev, int mps)
4758{
Jiang Liu59875ae2012-07-24 17:20:06 +08004759 u16 v;
Jon Masonb03e7492011-07-20 15:20:54 -05004760
4761 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
Jiang Liu59875ae2012-07-24 17:20:06 +08004762 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05004763
4764 v = ffs(mps) - 8;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07004765 if (v > dev->pcie_mpss)
Jiang Liu59875ae2012-07-24 17:20:06 +08004766 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05004767 v <<= 5;
4768
Jiang Liu59875ae2012-07-24 17:20:06 +08004769 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
4770 PCI_EXP_DEVCTL_PAYLOAD, v);
Jon Masonb03e7492011-07-20 15:20:54 -05004771}
Yijing Wangf1c66c42013-09-24 12:08:06 -06004772EXPORT_SYMBOL(pcie_set_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05004773
4774/**
Jacob Keller81377c82013-07-31 06:53:26 +00004775 * pcie_get_minimum_link - determine minimum link settings of a PCI device
4776 * @dev: PCI device to query
4777 * @speed: storage for minimum speed
4778 * @width: storage for minimum width
4779 *
4780 * This function will walk up the PCI device chain and determine the minimum
4781 * link width and speed of the device.
4782 */
4783int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
4784 enum pcie_link_width *width)
4785{
4786 int ret;
4787
4788 *speed = PCI_SPEED_UNKNOWN;
4789 *width = PCIE_LNK_WIDTH_UNKNOWN;
4790
4791 while (dev) {
4792 u16 lnksta;
4793 enum pci_bus_speed next_speed;
4794 enum pcie_link_width next_width;
4795
4796 ret = pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
4797 if (ret)
4798 return ret;
4799
4800 next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
4801 next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
4802 PCI_EXP_LNKSTA_NLW_SHIFT;
4803
4804 if (next_speed < *speed)
4805 *speed = next_speed;
4806
4807 if (next_width < *width)
4808 *width = next_width;
4809
4810 dev = dev->bus->self;
4811 }
4812
4813 return 0;
4814}
4815EXPORT_SYMBOL(pcie_get_minimum_link);
4816
4817/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004818 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08004819 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004820 * @flags: resource type mask to be selected
4821 *
4822 * This helper routine makes bar mask from the type of resource.
4823 */
4824int pci_select_bars(struct pci_dev *dev, unsigned long flags)
4825{
4826 int i, bars = 0;
4827 for (i = 0; i < PCI_NUM_RESOURCES; i++)
4828 if (pci_resource_flags(dev, i) & flags)
4829 bars |= (1 << i);
4830 return bars;
4831}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004832EXPORT_SYMBOL(pci_select_bars);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004833
Yu Zhao613e7ed2008-11-22 02:41:27 +08004834/**
4835 * pci_resource_bar - get position of the BAR associated with a resource
4836 * @dev: the PCI device
4837 * @resno: the resource number
4838 * @type: the BAR type to be filled in
4839 *
4840 * Returns BAR position in config space, or 0 if the BAR is invalid.
4841 */
4842int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
4843{
Yu Zhaod1b054d2009-03-20 11:25:11 +08004844 int reg;
4845
Yu Zhao613e7ed2008-11-22 02:41:27 +08004846 if (resno < PCI_ROM_RESOURCE) {
4847 *type = pci_bar_unknown;
4848 return PCI_BASE_ADDRESS_0 + 4 * resno;
4849 } else if (resno == PCI_ROM_RESOURCE) {
4850 *type = pci_bar_mem32;
4851 return dev->rom_base_reg;
Yu Zhaod1b054d2009-03-20 11:25:11 +08004852 } else if (resno < PCI_BRIDGE_RESOURCES) {
4853 /* device specific resource */
Myron Stowe26ff46c2014-11-11 08:04:50 -07004854 *type = pci_bar_unknown;
4855 reg = pci_iov_resource_bar(dev, resno);
Yu Zhaod1b054d2009-03-20 11:25:11 +08004856 if (reg)
4857 return reg;
Yu Zhao613e7ed2008-11-22 02:41:27 +08004858 }
4859
Bjorn Helgaas865df572009-11-04 10:32:57 -07004860 dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
Yu Zhao613e7ed2008-11-22 02:41:27 +08004861 return 0;
4862}
4863
Mike Travis95a8b6e2010-02-02 14:38:13 -08004864/* Some architectures require additional programming to enable VGA */
4865static arch_set_vga_state_t arch_set_vga_state;
4866
4867void __init pci_register_set_vga_state(arch_set_vga_state_t func)
4868{
4869 arch_set_vga_state = func; /* NULL disables */
4870}
4871
4872static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004873 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08004874{
4875 if (arch_set_vga_state)
4876 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10004877 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08004878 return 0;
4879}
4880
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004881/**
4882 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07004883 * @dev: the PCI device
4884 * @decode: true = enable decoding, false = disable decoding
4885 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07004886 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10004887 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004888 */
4889int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10004890 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004891{
4892 struct pci_bus *bus;
4893 struct pci_dev *bridge;
4894 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08004895 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004896
Bjorn Helgaas67ebd812014-04-05 15:14:22 -06004897 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004898
Mike Travis95a8b6e2010-02-02 14:38:13 -08004899 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10004900 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08004901 if (rc)
4902 return rc;
4903
Dave Airlie3448a192010-06-01 15:32:24 +10004904 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
4905 pci_read_config_word(dev, PCI_COMMAND, &cmd);
4906 if (decode == true)
4907 cmd |= command_bits;
4908 else
4909 cmd &= ~command_bits;
4910 pci_write_config_word(dev, PCI_COMMAND, cmd);
4911 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004912
Dave Airlie3448a192010-06-01 15:32:24 +10004913 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004914 return 0;
4915
4916 bus = dev->bus;
4917 while (bus) {
4918 bridge = bus->self;
4919 if (bridge) {
4920 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
4921 &cmd);
4922 if (decode == true)
4923 cmd |= PCI_BRIDGE_CTL_VGA;
4924 else
4925 cmd &= ~PCI_BRIDGE_CTL_VGA;
4926 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
4927 cmd);
4928 }
4929 bus = bus->parent;
4930 }
4931 return 0;
4932}
4933
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06004934/**
4935 * pci_add_dma_alias - Add a DMA devfn alias for a device
4936 * @dev: the PCI device for which alias is added
4937 * @devfn: alias slot and function
4938 *
4939 * This helper encodes 8-bit devfn as bit number in dma_alias_mask.
4940 * It should be called early, preferably as PCI fixup header quirk.
4941 */
4942void pci_add_dma_alias(struct pci_dev *dev, u8 devfn)
4943{
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01004944 if (!dev->dma_alias_mask)
4945 dev->dma_alias_mask = kcalloc(BITS_TO_LONGS(U8_MAX),
4946 sizeof(long), GFP_KERNEL);
4947 if (!dev->dma_alias_mask) {
4948 dev_warn(&dev->dev, "Unable to allocate DMA alias mask\n");
4949 return;
4950 }
4951
4952 set_bit(devfn, dev->dma_alias_mask);
Bjorn Helgaas48c83082016-02-24 13:43:54 -06004953 dev_info(&dev->dev, "Enabling fixed DMA alias to %02x.%d\n",
4954 PCI_SLOT(devfn), PCI_FUNC(devfn));
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06004955}
4956
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01004957bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
4958{
4959 return (dev1->dma_alias_mask &&
4960 test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
4961 (dev2->dma_alias_mask &&
4962 test_bit(dev1->devfn, dev2->dma_alias_mask));
4963}
4964
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01004965bool pci_device_is_present(struct pci_dev *pdev)
4966{
4967 u32 v;
4968
4969 return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
4970}
4971EXPORT_SYMBOL_GPL(pci_device_is_present);
4972
Rafael J. Wysocki08249652015-04-13 16:23:36 +02004973void pci_ignore_hotplug(struct pci_dev *dev)
4974{
4975 struct pci_dev *bridge = dev->bus->self;
4976
4977 dev->ignore_hotplug = 1;
4978 /* Propagate the "ignore hotplug" setting to the parent bridge. */
4979 if (bridge)
4980 bridge->ignore_hotplug = 1;
4981}
4982EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
4983
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004984#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
4985static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00004986static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004987
4988/**
4989 * pci_specified_resource_alignment - get resource alignment specified by user.
4990 * @dev: the PCI device to get
4991 *
4992 * RETURNS: Resource alignment if it is specified.
4993 * Zero if it is not specified.
4994 */
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06004995static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004996{
4997 int seg, bus, slot, func, align_order, count;
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00004998 unsigned short vendor, device, subsystem_vendor, subsystem_device;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004999 resource_size_t align = 0;
5000 char *p;
5001
5002 spin_lock(&resource_alignment_lock);
5003 p = resource_alignment_param;
Yongji Xief0b99f72016-09-13 17:00:31 +08005004 if (!*p)
5005 goto out;
5006 if (pci_has_flag(PCI_PROBE_ONLY)) {
5007 pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
5008 goto out;
5009 }
5010
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005011 while (*p) {
5012 count = 0;
5013 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
5014 p[count] == '@') {
5015 p += count + 1;
5016 } else {
5017 align_order = -1;
5018 }
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005019 if (strncmp(p, "pci:", 4) == 0) {
5020 /* PCI vendor/device (subvendor/subdevice) ids are specified */
5021 p += 4;
5022 if (sscanf(p, "%hx:%hx:%hx:%hx%n",
5023 &vendor, &device, &subsystem_vendor, &subsystem_device, &count) != 4) {
5024 if (sscanf(p, "%hx:%hx%n", &vendor, &device, &count) != 2) {
5025 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: pci:%s\n",
5026 p);
5027 break;
5028 }
5029 subsystem_vendor = subsystem_device = 0;
5030 }
5031 p += count;
5032 if ((!vendor || (vendor == dev->vendor)) &&
5033 (!device || (device == dev->device)) &&
5034 (!subsystem_vendor || (subsystem_vendor == dev->subsystem_vendor)) &&
5035 (!subsystem_device || (subsystem_device == dev->subsystem_device))) {
5036 if (align_order == -1)
5037 align = PAGE_SIZE;
5038 else
5039 align = 1 << align_order;
5040 /* Found */
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005041 break;
5042 }
5043 }
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005044 else {
5045 if (sscanf(p, "%x:%x:%x.%x%n",
5046 &seg, &bus, &slot, &func, &count) != 4) {
5047 seg = 0;
5048 if (sscanf(p, "%x:%x.%x%n",
5049 &bus, &slot, &func, &count) != 3) {
5050 /* Invalid format */
5051 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
5052 p);
5053 break;
5054 }
5055 }
5056 p += count;
5057 if (seg == pci_domain_nr(dev->bus) &&
5058 bus == dev->bus->number &&
5059 slot == PCI_SLOT(dev->devfn) &&
5060 func == PCI_FUNC(dev->devfn)) {
5061 if (align_order == -1)
5062 align = PAGE_SIZE;
5063 else
5064 align = 1 << align_order;
5065 /* Found */
5066 break;
5067 }
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005068 }
5069 if (*p != ';' && *p != ',') {
5070 /* End of param or invalid format */
5071 break;
5072 }
5073 p++;
5074 }
Yongji Xief0b99f72016-09-13 17:00:31 +08005075out:
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005076 spin_unlock(&resource_alignment_lock);
5077 return align;
5078}
5079
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005080/*
5081 * This function disables memory decoding and releases memory resources
5082 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
5083 * It also rounds up size to specified alignment.
5084 * Later on, the kernel will assign page-aligned memory resource back
5085 * to the device.
5086 */
5087void pci_reassigndev_resource_alignment(struct pci_dev *dev)
5088{
5089 int i;
5090 struct resource *r;
5091 resource_size_t align, size;
5092 u16 command;
5093
Yongji Xie62d9a782016-09-13 17:00:32 +08005094 /*
5095 * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
5096 * 3.4.1.11. Their resources are allocated from the space
5097 * described by the VF BARx register in the PF's SR-IOV capability.
5098 * We can't influence their alignment here.
5099 */
5100 if (dev->is_virtfn)
5101 return;
5102
Yinghai Lu10c463a2012-03-18 22:46:26 -07005103 /* check if specified PCI is target device to reassign */
5104 align = pci_specified_resource_alignment(dev);
5105 if (!align)
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005106 return;
5107
5108 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
5109 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
5110 dev_warn(&dev->dev,
5111 "Can't reassign resources to host bridge.\n");
5112 return;
5113 }
5114
5115 dev_info(&dev->dev,
5116 "Disabling memory decoding and releasing memory resources.\n");
5117 pci_read_config_word(dev, PCI_COMMAND, &command);
5118 command &= ~PCI_COMMAND_MEMORY;
5119 pci_write_config_word(dev, PCI_COMMAND, command);
5120
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005121 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
5122 r = &dev->resource[i];
5123 if (!(r->flags & IORESOURCE_MEM))
5124 continue;
Yongji Xief0b99f72016-09-13 17:00:31 +08005125 if (r->flags & IORESOURCE_PCI_FIXED) {
5126 dev_info(&dev->dev, "Ignoring requested alignment for BAR%d: %pR\n",
5127 i, r);
5128 continue;
5129 }
5130
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005131 size = resource_size(r);
5132 if (size < align) {
5133 size = align;
5134 dev_info(&dev->dev,
5135 "Rounding up size of resource #%d to %#llx.\n",
5136 i, (unsigned long long)size);
5137 }
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07005138 r->flags |= IORESOURCE_UNSET;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005139 r->end = size - 1;
5140 r->start = 0;
5141 }
5142 /* Need to disable bridge's resource window,
5143 * to enable the kernel to reassign new resource
5144 * window later on.
5145 */
5146 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
5147 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
5148 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
5149 r = &dev->resource[i];
5150 if (!(r->flags & IORESOURCE_MEM))
5151 continue;
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07005152 r->flags |= IORESOURCE_UNSET;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005153 r->end = resource_size(r) - 1;
5154 r->start = 0;
5155 }
5156 pci_disable_bridge_window(dev);
5157 }
5158}
5159
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06005160static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005161{
5162 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
5163 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
5164 spin_lock(&resource_alignment_lock);
5165 strncpy(resource_alignment_param, buf, count);
5166 resource_alignment_param[count] = '\0';
5167 spin_unlock(&resource_alignment_lock);
5168 return count;
5169}
5170
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06005171static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005172{
5173 size_t count;
5174 spin_lock(&resource_alignment_lock);
5175 count = snprintf(buf, size, "%s", resource_alignment_param);
5176 spin_unlock(&resource_alignment_lock);
5177 return count;
5178}
5179
5180static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
5181{
5182 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
5183}
5184
5185static ssize_t pci_resource_alignment_store(struct bus_type *bus,
5186 const char *buf, size_t count)
5187{
5188 return pci_set_resource_alignment_param(buf, count);
5189}
5190
Ben Dooks21751a92016-06-09 11:42:13 +01005191static BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005192 pci_resource_alignment_store);
5193
5194static int __init pci_resource_alignment_sysfs_init(void)
5195{
5196 return bus_create_file(&pci_bus_type,
5197 &bus_attr_resource_alignment);
5198}
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005199late_initcall(pci_resource_alignment_sysfs_init);
5200
Bill Pemberton15856ad2012-11-21 15:35:00 -05005201static void pci_no_domains(void)
Jeff Garzik32a2eea2007-10-11 16:57:27 -04005202{
5203#ifdef CONFIG_PCI_DOMAINS
5204 pci_domains_supported = 0;
5205#endif
5206}
5207
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01005208#ifdef CONFIG_PCI_DOMAINS
5209static atomic_t __domain_nr = ATOMIC_INIT(-1);
5210
5211int pci_get_new_domain_nr(void)
5212{
5213 return atomic_inc_return(&__domain_nr);
5214}
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005215
5216#ifdef CONFIG_PCI_DOMAINS_GENERIC
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02005217static int of_pci_bus_find_domain_nr(struct device *parent)
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005218{
5219 static int use_dt_domains = -1;
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01005220 int domain = -1;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005221
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01005222 if (parent)
5223 domain = of_get_pci_domain_nr(parent->of_node);
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005224 /*
5225 * Check DT domain and use_dt_domains values.
5226 *
5227 * If DT domain property is valid (domain >= 0) and
5228 * use_dt_domains != 0, the DT assignment is valid since this means
5229 * we have not previously allocated a domain number by using
5230 * pci_get_new_domain_nr(); we should also update use_dt_domains to
5231 * 1, to indicate that we have just assigned a domain number from
5232 * DT.
5233 *
5234 * If DT domain property value is not valid (ie domain < 0), and we
5235 * have not previously assigned a domain number from DT
5236 * (use_dt_domains != 1) we should assign a domain number by
5237 * using the:
5238 *
5239 * pci_get_new_domain_nr()
5240 *
5241 * API and update the use_dt_domains value to keep track of method we
5242 * are using to assign domain numbers (use_dt_domains = 0).
5243 *
5244 * All other combinations imply we have a platform that is trying
5245 * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
5246 * which is a recipe for domain mishandling and it is prevented by
5247 * invalidating the domain value (domain = -1) and printing a
5248 * corresponding error.
5249 */
5250 if (domain >= 0 && use_dt_domains) {
5251 use_dt_domains = 1;
5252 } else if (domain < 0 && use_dt_domains != 1) {
5253 use_dt_domains = 0;
5254 domain = pci_get_new_domain_nr();
5255 } else {
5256 dev_err(parent, "Node %s has inconsistent \"linux,pci-domain\" property in DT\n",
5257 parent->of_node->full_name);
5258 domain = -1;
5259 }
5260
Tomasz Nowicki9c7cb892016-06-10 21:55:14 +02005261 return domain;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005262}
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02005263
5264int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
5265{
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -05005266 return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
5267 acpi_pci_bus_find_domain_nr(bus);
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005268}
5269#endif
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01005270#endif
5271
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07005272/**
Taku Izumi642c92d2012-10-30 15:26:18 +09005273 * pci_ext_cfg_avail - can we access extended PCI config space?
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07005274 *
5275 * Returns 1 if we can access PCI extended config space (offsets
5276 * greater than 0xff). This is the default implementation. Architecture
5277 * implementations can override this.
5278 */
Taku Izumi642c92d2012-10-30 15:26:18 +09005279int __weak pci_ext_cfg_avail(void)
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07005280{
5281 return 1;
5282}
5283
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11005284void __weak pci_fixup_cardbus(struct pci_bus *bus)
5285{
5286}
5287EXPORT_SYMBOL(pci_fixup_cardbus);
5288
Al Viroad04d312008-11-22 17:37:14 +00005289static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005290{
5291 while (str) {
5292 char *k = strchr(str, ',');
5293 if (k)
5294 *k++ = 0;
5295 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07005296 if (!strcmp(str, "nomsi")) {
5297 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07005298 } else if (!strcmp(str, "noaer")) {
5299 pci_no_aer();
Yinghai Lub55438f2012-02-23 19:23:30 -08005300 } else if (!strncmp(str, "realloc=", 8)) {
5301 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07005302 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08005303 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04005304 } else if (!strcmp(str, "nodomains")) {
5305 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01005306 } else if (!strncmp(str, "noari", 5)) {
5307 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08005308 } else if (!strncmp(str, "cbiosize=", 9)) {
5309 pci_cardbus_io_size = memparse(str + 9, &str);
5310 } else if (!strncmp(str, "cbmemsize=", 10)) {
5311 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005312 } else if (!strncmp(str, "resource_alignment=", 19)) {
5313 pci_set_resource_alignment_param(str + 19,
5314 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06005315 } else if (!strncmp(str, "ecrc=", 5)) {
5316 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07005317 } else if (!strncmp(str, "hpiosize=", 9)) {
5318 pci_hotplug_io_size = memparse(str + 9, &str);
5319 } else if (!strncmp(str, "hpmemsize=", 10)) {
5320 pci_hotplug_mem_size = memparse(str + 10, &str);
Keith Busche16b4662016-07-21 21:40:28 -06005321 } else if (!strncmp(str, "hpbussize=", 10)) {
5322 pci_hotplug_bus_size =
5323 simple_strtoul(str + 10, &str, 0);
5324 if (pci_hotplug_bus_size > 0xff)
5325 pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
Jon Mason5f39e672011-10-03 09:50:20 -05005326 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
5327 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05005328 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
5329 pcie_bus_config = PCIE_BUS_SAFE;
5330 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
5331 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05005332 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
5333 pcie_bus_config = PCIE_BUS_PEER2PEER;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06005334 } else if (!strncmp(str, "pcie_scan_all", 13)) {
5335 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07005336 } else {
5337 printk(KERN_ERR "PCI: Unknown option `%s'\n",
5338 str);
5339 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005340 }
5341 str = k;
5342 }
Andi Kleen0637a702006-09-26 10:52:41 +02005343 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005344}
Andi Kleen0637a702006-09-26 10:52:41 +02005345early_param("pci", pci_setup);