Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1 | /* |
Daniel Vetter | be6a037 | 2015-03-18 10:46:04 +0100 | [diff] [blame] | 2 | * Copyright © 2008-2015 Intel Corporation |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eric Anholt <eric@anholt.net> |
| 25 | * |
| 26 | */ |
| 27 | |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 28 | #include <drm/drmP.h> |
David Herrmann | 0de2397 | 2013-07-24 21:07:52 +0200 | [diff] [blame] | 29 | #include <drm/drm_vma_manager.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 30 | #include <drm/i915_drm.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 31 | #include "i915_drv.h" |
Yu Zhang | eb82289 | 2015-02-10 19:05:49 +0800 | [diff] [blame] | 32 | #include "i915_vgpu.h" |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 33 | #include "i915_trace.h" |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 34 | #include "intel_drv.h" |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 35 | #include <linux/shmem_fs.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 36 | #include <linux/slab.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 37 | #include <linux/swap.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 38 | #include <linux/pci.h> |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 39 | #include <linux/dma-buf.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 40 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 41 | static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj); |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 42 | static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj); |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 43 | static __must_check int |
Ben Widawsky | 23f5448 | 2013-09-11 14:57:48 -0700 | [diff] [blame] | 44 | i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj, |
| 45 | bool readonly); |
Chris Wilson | c8725f3 | 2014-03-17 12:21:55 +0000 | [diff] [blame] | 46 | static void |
| 47 | i915_gem_object_retire(struct drm_i915_gem_object *obj); |
| 48 | |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 49 | static void i915_gem_write_fence(struct drm_device *dev, int reg, |
| 50 | struct drm_i915_gem_object *obj); |
| 51 | static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj, |
| 52 | struct drm_i915_fence_reg *fence, |
| 53 | bool enable); |
| 54 | |
Chris Wilson | c76ce03 | 2013-08-08 14:41:03 +0100 | [diff] [blame] | 55 | static bool cpu_cache_is_coherent(struct drm_device *dev, |
| 56 | enum i915_cache_level level) |
| 57 | { |
| 58 | return HAS_LLC(dev) || level != I915_CACHE_NONE; |
| 59 | } |
| 60 | |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 61 | static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj) |
| 62 | { |
| 63 | if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) |
| 64 | return true; |
| 65 | |
| 66 | return obj->pin_display; |
| 67 | } |
| 68 | |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 69 | static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj) |
| 70 | { |
| 71 | if (obj->tiling_mode) |
| 72 | i915_gem_release_mmap(obj); |
| 73 | |
| 74 | /* As we do not have an associated fence register, we will force |
| 75 | * a tiling change if we ever need to acquire one. |
| 76 | */ |
Chris Wilson | 5d82e3e | 2012-04-21 16:23:23 +0100 | [diff] [blame] | 77 | obj->fence_dirty = false; |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 78 | obj->fence_reg = I915_FENCE_REG_NONE; |
| 79 | } |
| 80 | |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 81 | /* some bookkeeping */ |
| 82 | static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv, |
| 83 | size_t size) |
| 84 | { |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 85 | spin_lock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 86 | dev_priv->mm.object_count++; |
| 87 | dev_priv->mm.object_memory += size; |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 88 | spin_unlock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 89 | } |
| 90 | |
| 91 | static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv, |
| 92 | size_t size) |
| 93 | { |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 94 | spin_lock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 95 | dev_priv->mm.object_count--; |
| 96 | dev_priv->mm.object_memory -= size; |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 97 | spin_unlock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 98 | } |
| 99 | |
Chris Wilson | 21dd373 | 2011-01-26 15:55:56 +0000 | [diff] [blame] | 100 | static int |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 101 | i915_gem_wait_for_error(struct i915_gpu_error *error) |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 102 | { |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 103 | int ret; |
| 104 | |
Daniel Vetter | 7abb690 | 2013-05-24 21:29:32 +0200 | [diff] [blame] | 105 | #define EXIT_COND (!i915_reset_in_progress(error) || \ |
| 106 | i915_terminally_wedged(error)) |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 107 | if (EXIT_COND) |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 108 | return 0; |
| 109 | |
Daniel Vetter | 0a6759c | 2012-07-04 22:18:41 +0200 | [diff] [blame] | 110 | /* |
| 111 | * Only wait 10 seconds for the gpu reset to complete to avoid hanging |
| 112 | * userspace. If it takes that long something really bad is going on and |
| 113 | * we should simply try to bail out and fail as gracefully as possible. |
| 114 | */ |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 115 | ret = wait_event_interruptible_timeout(error->reset_queue, |
| 116 | EXIT_COND, |
| 117 | 10*HZ); |
Daniel Vetter | 0a6759c | 2012-07-04 22:18:41 +0200 | [diff] [blame] | 118 | if (ret == 0) { |
| 119 | DRM_ERROR("Timed out waiting for the gpu reset to complete\n"); |
| 120 | return -EIO; |
| 121 | } else if (ret < 0) { |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 122 | return ret; |
Daniel Vetter | 0a6759c | 2012-07-04 22:18:41 +0200 | [diff] [blame] | 123 | } |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 124 | #undef EXIT_COND |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 125 | |
Chris Wilson | 21dd373 | 2011-01-26 15:55:56 +0000 | [diff] [blame] | 126 | return 0; |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 127 | } |
| 128 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 129 | int i915_mutex_lock_interruptible(struct drm_device *dev) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 130 | { |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 131 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 132 | int ret; |
| 133 | |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 134 | ret = i915_gem_wait_for_error(&dev_priv->gpu_error); |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 135 | if (ret) |
| 136 | return ret; |
| 137 | |
| 138 | ret = mutex_lock_interruptible(&dev->struct_mutex); |
| 139 | if (ret) |
| 140 | return ret; |
| 141 | |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 142 | WARN_ON(i915_verify_lists(dev)); |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 143 | return 0; |
| 144 | } |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 145 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 146 | int |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 147 | i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 148 | struct drm_file *file) |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 149 | { |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 150 | struct drm_i915_private *dev_priv = dev->dev_private; |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 151 | struct drm_i915_gem_get_aperture *args = data; |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 152 | struct drm_i915_gem_object *obj; |
| 153 | size_t pinned; |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 154 | |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 155 | pinned = 0; |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 156 | mutex_lock(&dev->struct_mutex); |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 157 | list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 158 | if (i915_gem_obj_is_pinned(obj)) |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 159 | pinned += i915_gem_obj_ggtt_size(obj); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 160 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 161 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 162 | args->aper_size = dev_priv->gtt.base.total; |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 163 | args->aper_available_size = args->aper_size - pinned; |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 164 | |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 165 | return 0; |
| 166 | } |
| 167 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 168 | static int |
| 169 | i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj) |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 170 | { |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 171 | struct address_space *mapping = file_inode(obj->base.filp)->i_mapping; |
| 172 | char *vaddr = obj->phys_handle->vaddr; |
| 173 | struct sg_table *st; |
| 174 | struct scatterlist *sg; |
| 175 | int i; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 176 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 177 | if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj))) |
| 178 | return -EINVAL; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 179 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 180 | for (i = 0; i < obj->base.size / PAGE_SIZE; i++) { |
| 181 | struct page *page; |
| 182 | char *src; |
| 183 | |
| 184 | page = shmem_read_mapping_page(mapping, i); |
| 185 | if (IS_ERR(page)) |
| 186 | return PTR_ERR(page); |
| 187 | |
| 188 | src = kmap_atomic(page); |
| 189 | memcpy(vaddr, src, PAGE_SIZE); |
| 190 | drm_clflush_virt_range(vaddr, PAGE_SIZE); |
| 191 | kunmap_atomic(src); |
| 192 | |
| 193 | page_cache_release(page); |
| 194 | vaddr += PAGE_SIZE; |
| 195 | } |
| 196 | |
| 197 | i915_gem_chipset_flush(obj->base.dev); |
| 198 | |
| 199 | st = kmalloc(sizeof(*st), GFP_KERNEL); |
| 200 | if (st == NULL) |
| 201 | return -ENOMEM; |
| 202 | |
| 203 | if (sg_alloc_table(st, 1, GFP_KERNEL)) { |
| 204 | kfree(st); |
| 205 | return -ENOMEM; |
| 206 | } |
| 207 | |
| 208 | sg = st->sgl; |
| 209 | sg->offset = 0; |
| 210 | sg->length = obj->base.size; |
| 211 | |
| 212 | sg_dma_address(sg) = obj->phys_handle->busaddr; |
| 213 | sg_dma_len(sg) = obj->base.size; |
| 214 | |
| 215 | obj->pages = st; |
| 216 | obj->has_dma_mapping = true; |
| 217 | return 0; |
| 218 | } |
| 219 | |
| 220 | static void |
| 221 | i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj) |
| 222 | { |
| 223 | int ret; |
| 224 | |
| 225 | BUG_ON(obj->madv == __I915_MADV_PURGED); |
| 226 | |
| 227 | ret = i915_gem_object_set_to_cpu_domain(obj, true); |
| 228 | if (ret) { |
| 229 | /* In the event of a disaster, abandon all caches and |
| 230 | * hope for the best. |
| 231 | */ |
| 232 | WARN_ON(ret != -EIO); |
| 233 | obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 234 | } |
| 235 | |
| 236 | if (obj->madv == I915_MADV_DONTNEED) |
| 237 | obj->dirty = 0; |
| 238 | |
| 239 | if (obj->dirty) { |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 240 | struct address_space *mapping = file_inode(obj->base.filp)->i_mapping; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 241 | char *vaddr = obj->phys_handle->vaddr; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 242 | int i; |
| 243 | |
| 244 | for (i = 0; i < obj->base.size / PAGE_SIZE; i++) { |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 245 | struct page *page; |
| 246 | char *dst; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 247 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 248 | page = shmem_read_mapping_page(mapping, i); |
| 249 | if (IS_ERR(page)) |
| 250 | continue; |
| 251 | |
| 252 | dst = kmap_atomic(page); |
| 253 | drm_clflush_virt_range(vaddr, PAGE_SIZE); |
| 254 | memcpy(dst, vaddr, PAGE_SIZE); |
| 255 | kunmap_atomic(dst); |
| 256 | |
| 257 | set_page_dirty(page); |
| 258 | if (obj->madv == I915_MADV_WILLNEED) |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 259 | mark_page_accessed(page); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 260 | page_cache_release(page); |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 261 | vaddr += PAGE_SIZE; |
| 262 | } |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 263 | obj->dirty = 0; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 264 | } |
| 265 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 266 | sg_free_table(obj->pages); |
| 267 | kfree(obj->pages); |
| 268 | |
| 269 | obj->has_dma_mapping = false; |
| 270 | } |
| 271 | |
| 272 | static void |
| 273 | i915_gem_object_release_phys(struct drm_i915_gem_object *obj) |
| 274 | { |
| 275 | drm_pci_free(obj->base.dev, obj->phys_handle); |
| 276 | } |
| 277 | |
| 278 | static const struct drm_i915_gem_object_ops i915_gem_phys_ops = { |
| 279 | .get_pages = i915_gem_object_get_pages_phys, |
| 280 | .put_pages = i915_gem_object_put_pages_phys, |
| 281 | .release = i915_gem_object_release_phys, |
| 282 | }; |
| 283 | |
| 284 | static int |
| 285 | drop_pages(struct drm_i915_gem_object *obj) |
| 286 | { |
| 287 | struct i915_vma *vma, *next; |
| 288 | int ret; |
| 289 | |
| 290 | drm_gem_object_reference(&obj->base); |
| 291 | list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) |
| 292 | if (i915_vma_unbind(vma)) |
| 293 | break; |
| 294 | |
| 295 | ret = i915_gem_object_put_pages(obj); |
| 296 | drm_gem_object_unreference(&obj->base); |
| 297 | |
| 298 | return ret; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 299 | } |
| 300 | |
| 301 | int |
| 302 | i915_gem_object_attach_phys(struct drm_i915_gem_object *obj, |
| 303 | int align) |
| 304 | { |
| 305 | drm_dma_handle_t *phys; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 306 | int ret; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 307 | |
| 308 | if (obj->phys_handle) { |
| 309 | if ((unsigned long)obj->phys_handle->vaddr & (align -1)) |
| 310 | return -EBUSY; |
| 311 | |
| 312 | return 0; |
| 313 | } |
| 314 | |
| 315 | if (obj->madv != I915_MADV_WILLNEED) |
| 316 | return -EFAULT; |
| 317 | |
| 318 | if (obj->base.filp == NULL) |
| 319 | return -EINVAL; |
| 320 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 321 | ret = drop_pages(obj); |
| 322 | if (ret) |
| 323 | return ret; |
| 324 | |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 325 | /* create a new object */ |
| 326 | phys = drm_pci_alloc(obj->base.dev, obj->base.size, align); |
| 327 | if (!phys) |
| 328 | return -ENOMEM; |
| 329 | |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 330 | obj->phys_handle = phys; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 331 | obj->ops = &i915_gem_phys_ops; |
| 332 | |
| 333 | return i915_gem_object_get_pages(obj); |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 334 | } |
| 335 | |
| 336 | static int |
| 337 | i915_gem_phys_pwrite(struct drm_i915_gem_object *obj, |
| 338 | struct drm_i915_gem_pwrite *args, |
| 339 | struct drm_file *file_priv) |
| 340 | { |
| 341 | struct drm_device *dev = obj->base.dev; |
| 342 | void *vaddr = obj->phys_handle->vaddr + args->offset; |
| 343 | char __user *user_data = to_user_ptr(args->data_ptr); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 344 | int ret = 0; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 345 | |
| 346 | /* We manually control the domain here and pretend that it |
| 347 | * remains coherent i.e. in the GTT domain, like shmem_pwrite. |
| 348 | */ |
| 349 | ret = i915_gem_object_wait_rendering(obj, false); |
| 350 | if (ret) |
| 351 | return ret; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 352 | |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 353 | intel_fb_obj_invalidate(obj, NULL, ORIGIN_CPU); |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 354 | if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) { |
| 355 | unsigned long unwritten; |
| 356 | |
| 357 | /* The physical object once assigned is fixed for the lifetime |
| 358 | * of the obj, so we can safely drop the lock and continue |
| 359 | * to access vaddr. |
| 360 | */ |
| 361 | mutex_unlock(&dev->struct_mutex); |
| 362 | unwritten = copy_from_user(vaddr, user_data, args->size); |
| 363 | mutex_lock(&dev->struct_mutex); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 364 | if (unwritten) { |
| 365 | ret = -EFAULT; |
| 366 | goto out; |
| 367 | } |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 368 | } |
| 369 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 370 | drm_clflush_virt_range(vaddr, args->size); |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 371 | i915_gem_chipset_flush(dev); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 372 | |
| 373 | out: |
| 374 | intel_fb_obj_flush(obj, false); |
| 375 | return ret; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 376 | } |
| 377 | |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 378 | void *i915_gem_object_alloc(struct drm_device *dev) |
| 379 | { |
| 380 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 381 | return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 382 | } |
| 383 | |
| 384 | void i915_gem_object_free(struct drm_i915_gem_object *obj) |
| 385 | { |
| 386 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 387 | kmem_cache_free(dev_priv->objects, obj); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 388 | } |
| 389 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 390 | static int |
| 391 | i915_gem_create(struct drm_file *file, |
| 392 | struct drm_device *dev, |
| 393 | uint64_t size, |
| 394 | uint32_t *handle_p) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 395 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 396 | struct drm_i915_gem_object *obj; |
Pekka Paalanen | a1a2d1d | 2009-08-23 12:40:55 +0300 | [diff] [blame] | 397 | int ret; |
| 398 | u32 handle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 399 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 400 | size = roundup(size, PAGE_SIZE); |
Chris Wilson | 8ffc024 | 2011-09-14 14:14:28 +0200 | [diff] [blame] | 401 | if (size == 0) |
| 402 | return -EINVAL; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 403 | |
| 404 | /* Allocate the new object */ |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 405 | obj = i915_gem_alloc_object(dev, size); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 406 | if (obj == NULL) |
| 407 | return -ENOMEM; |
| 408 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 409 | ret = drm_gem_handle_create(file, &obj->base, &handle); |
Chris Wilson | 202f2fe | 2010-10-14 13:20:40 +0100 | [diff] [blame] | 410 | /* drop reference from allocate - handle holds it now */ |
Daniel Vetter | d861e33 | 2013-07-24 23:25:03 +0200 | [diff] [blame] | 411 | drm_gem_object_unreference_unlocked(&obj->base); |
| 412 | if (ret) |
| 413 | return ret; |
Chris Wilson | 202f2fe | 2010-10-14 13:20:40 +0100 | [diff] [blame] | 414 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 415 | *handle_p = handle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 416 | return 0; |
| 417 | } |
| 418 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 419 | int |
| 420 | i915_gem_dumb_create(struct drm_file *file, |
| 421 | struct drm_device *dev, |
| 422 | struct drm_mode_create_dumb *args) |
| 423 | { |
| 424 | /* have to work out size/pitch and return them */ |
Paulo Zanoni | de45eaf | 2013-10-18 18:48:24 -0300 | [diff] [blame] | 425 | args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 426 | args->size = args->pitch * args->height; |
| 427 | return i915_gem_create(file, dev, |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 428 | args->size, &args->handle); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 429 | } |
| 430 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 431 | /** |
| 432 | * Creates a new mm object and returns a handle to it. |
| 433 | */ |
| 434 | int |
| 435 | i915_gem_create_ioctl(struct drm_device *dev, void *data, |
| 436 | struct drm_file *file) |
| 437 | { |
| 438 | struct drm_i915_gem_create *args = data; |
Daniel Vetter | 63ed2cb | 2012-04-23 16:50:50 +0200 | [diff] [blame] | 439 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 440 | return i915_gem_create(file, dev, |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 441 | args->size, &args->handle); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 442 | } |
| 443 | |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 444 | static inline int |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 445 | __copy_to_user_swizzled(char __user *cpu_vaddr, |
| 446 | const char *gpu_vaddr, int gpu_offset, |
| 447 | int length) |
| 448 | { |
| 449 | int ret, cpu_offset = 0; |
| 450 | |
| 451 | while (length > 0) { |
| 452 | int cacheline_end = ALIGN(gpu_offset + 1, 64); |
| 453 | int this_length = min(cacheline_end - gpu_offset, length); |
| 454 | int swizzled_gpu_offset = gpu_offset ^ 64; |
| 455 | |
| 456 | ret = __copy_to_user(cpu_vaddr + cpu_offset, |
| 457 | gpu_vaddr + swizzled_gpu_offset, |
| 458 | this_length); |
| 459 | if (ret) |
| 460 | return ret + length; |
| 461 | |
| 462 | cpu_offset += this_length; |
| 463 | gpu_offset += this_length; |
| 464 | length -= this_length; |
| 465 | } |
| 466 | |
| 467 | return 0; |
| 468 | } |
| 469 | |
| 470 | static inline int |
Ben Widawsky | 4f0c7cf | 2012-04-16 14:07:47 -0700 | [diff] [blame] | 471 | __copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset, |
| 472 | const char __user *cpu_vaddr, |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 473 | int length) |
| 474 | { |
| 475 | int ret, cpu_offset = 0; |
| 476 | |
| 477 | while (length > 0) { |
| 478 | int cacheline_end = ALIGN(gpu_offset + 1, 64); |
| 479 | int this_length = min(cacheline_end - gpu_offset, length); |
| 480 | int swizzled_gpu_offset = gpu_offset ^ 64; |
| 481 | |
| 482 | ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset, |
| 483 | cpu_vaddr + cpu_offset, |
| 484 | this_length); |
| 485 | if (ret) |
| 486 | return ret + length; |
| 487 | |
| 488 | cpu_offset += this_length; |
| 489 | gpu_offset += this_length; |
| 490 | length -= this_length; |
| 491 | } |
| 492 | |
| 493 | return 0; |
| 494 | } |
| 495 | |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 496 | /* |
| 497 | * Pins the specified object's pages and synchronizes the object with |
| 498 | * GPU accesses. Sets needs_clflush to non-zero if the caller should |
| 499 | * flush the object from the CPU cache. |
| 500 | */ |
| 501 | int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj, |
| 502 | int *needs_clflush) |
| 503 | { |
| 504 | int ret; |
| 505 | |
| 506 | *needs_clflush = 0; |
| 507 | |
| 508 | if (!obj->base.filp) |
| 509 | return -EINVAL; |
| 510 | |
| 511 | if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) { |
| 512 | /* If we're not in the cpu read domain, set ourself into the gtt |
| 513 | * read domain and manually flush cachelines (if required). This |
| 514 | * optimizes for the case when the gpu will dirty the data |
| 515 | * anyway again before the next pread happens. */ |
| 516 | *needs_clflush = !cpu_cache_is_coherent(obj->base.dev, |
| 517 | obj->cache_level); |
| 518 | ret = i915_gem_object_wait_rendering(obj, true); |
| 519 | if (ret) |
| 520 | return ret; |
Chris Wilson | c8725f3 | 2014-03-17 12:21:55 +0000 | [diff] [blame] | 521 | |
| 522 | i915_gem_object_retire(obj); |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 523 | } |
| 524 | |
| 525 | ret = i915_gem_object_get_pages(obj); |
| 526 | if (ret) |
| 527 | return ret; |
| 528 | |
| 529 | i915_gem_object_pin_pages(obj); |
| 530 | |
| 531 | return ret; |
| 532 | } |
| 533 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 534 | /* Per-page copy function for the shmem pread fastpath. |
| 535 | * Flushes invalid cachelines before reading the target if |
| 536 | * needs_clflush is set. */ |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 537 | static int |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 538 | shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length, |
| 539 | char __user *user_data, |
| 540 | bool page_do_bit17_swizzling, bool needs_clflush) |
| 541 | { |
| 542 | char *vaddr; |
| 543 | int ret; |
| 544 | |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 545 | if (unlikely(page_do_bit17_swizzling)) |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 546 | return -EINVAL; |
| 547 | |
| 548 | vaddr = kmap_atomic(page); |
| 549 | if (needs_clflush) |
| 550 | drm_clflush_virt_range(vaddr + shmem_page_offset, |
| 551 | page_length); |
| 552 | ret = __copy_to_user_inatomic(user_data, |
| 553 | vaddr + shmem_page_offset, |
| 554 | page_length); |
| 555 | kunmap_atomic(vaddr); |
| 556 | |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 557 | return ret ? -EFAULT : 0; |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 558 | } |
| 559 | |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 560 | static void |
| 561 | shmem_clflush_swizzled_range(char *addr, unsigned long length, |
| 562 | bool swizzled) |
| 563 | { |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 564 | if (unlikely(swizzled)) { |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 565 | unsigned long start = (unsigned long) addr; |
| 566 | unsigned long end = (unsigned long) addr + length; |
| 567 | |
| 568 | /* For swizzling simply ensure that we always flush both |
| 569 | * channels. Lame, but simple and it works. Swizzled |
| 570 | * pwrite/pread is far from a hotpath - current userspace |
| 571 | * doesn't use it at all. */ |
| 572 | start = round_down(start, 128); |
| 573 | end = round_up(end, 128); |
| 574 | |
| 575 | drm_clflush_virt_range((void *)start, end - start); |
| 576 | } else { |
| 577 | drm_clflush_virt_range(addr, length); |
| 578 | } |
| 579 | |
| 580 | } |
| 581 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 582 | /* Only difference to the fast-path function is that this can handle bit17 |
| 583 | * and uses non-atomic copy and kmap functions. */ |
| 584 | static int |
| 585 | shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length, |
| 586 | char __user *user_data, |
| 587 | bool page_do_bit17_swizzling, bool needs_clflush) |
| 588 | { |
| 589 | char *vaddr; |
| 590 | int ret; |
| 591 | |
| 592 | vaddr = kmap(page); |
| 593 | if (needs_clflush) |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 594 | shmem_clflush_swizzled_range(vaddr + shmem_page_offset, |
| 595 | page_length, |
| 596 | page_do_bit17_swizzling); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 597 | |
| 598 | if (page_do_bit17_swizzling) |
| 599 | ret = __copy_to_user_swizzled(user_data, |
| 600 | vaddr, shmem_page_offset, |
| 601 | page_length); |
| 602 | else |
| 603 | ret = __copy_to_user(user_data, |
| 604 | vaddr + shmem_page_offset, |
| 605 | page_length); |
| 606 | kunmap(page); |
| 607 | |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 608 | return ret ? - EFAULT : 0; |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 609 | } |
| 610 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 611 | static int |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 612 | i915_gem_shmem_pread(struct drm_device *dev, |
| 613 | struct drm_i915_gem_object *obj, |
| 614 | struct drm_i915_gem_pread *args, |
| 615 | struct drm_file *file) |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 616 | { |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 617 | char __user *user_data; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 618 | ssize_t remain; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 619 | loff_t offset; |
Ben Widawsky | eb2c0c8 | 2012-02-15 14:42:43 +0100 | [diff] [blame] | 620 | int shmem_page_offset, page_length, ret = 0; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 621 | int obj_do_bit17_swizzling, page_do_bit17_swizzling; |
Daniel Vetter | 96d79b5 | 2012-03-25 19:47:36 +0200 | [diff] [blame] | 622 | int prefaulted = 0; |
Daniel Vetter | 8489731 | 2012-03-25 19:47:31 +0200 | [diff] [blame] | 623 | int needs_clflush = 0; |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 624 | struct sg_page_iter sg_iter; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 625 | |
Ville Syrjälä | 2bb4629 | 2013-02-22 16:12:51 +0200 | [diff] [blame] | 626 | user_data = to_user_ptr(args->data_ptr); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 627 | remain = args->size; |
| 628 | |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 629 | obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 630 | |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 631 | ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush); |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 632 | if (ret) |
| 633 | return ret; |
| 634 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 635 | offset = args->offset; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 636 | |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 637 | for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, |
| 638 | offset >> PAGE_SHIFT) { |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 639 | struct page *page = sg_page_iter_page(&sg_iter); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 640 | |
| 641 | if (remain <= 0) |
| 642 | break; |
| 643 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 644 | /* Operation in this page |
| 645 | * |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 646 | * shmem_page_offset = offset within page in shmem file |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 647 | * page_length = bytes to copy for this page |
| 648 | */ |
Chris Wilson | c8cbbb8 | 2011-05-12 22:17:11 +0100 | [diff] [blame] | 649 | shmem_page_offset = offset_in_page(offset); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 650 | page_length = remain; |
| 651 | if ((shmem_page_offset + page_length) > PAGE_SIZE) |
| 652 | page_length = PAGE_SIZE - shmem_page_offset; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 653 | |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 654 | page_do_bit17_swizzling = obj_do_bit17_swizzling && |
| 655 | (page_to_phys(page) & (1 << 17)) != 0; |
| 656 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 657 | ret = shmem_pread_fast(page, shmem_page_offset, page_length, |
| 658 | user_data, page_do_bit17_swizzling, |
| 659 | needs_clflush); |
| 660 | if (ret == 0) |
| 661 | goto next_page; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 662 | |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 663 | mutex_unlock(&dev->struct_mutex); |
| 664 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 665 | if (likely(!i915.prefault_disable) && !prefaulted) { |
Daniel Vetter | f56f821 | 2012-03-25 19:47:41 +0200 | [diff] [blame] | 666 | ret = fault_in_multipages_writeable(user_data, remain); |
Daniel Vetter | 96d79b5 | 2012-03-25 19:47:36 +0200 | [diff] [blame] | 667 | /* Userspace is tricking us, but we've already clobbered |
| 668 | * its pages with the prefault and promised to write the |
| 669 | * data up to the first fault. Hence ignore any errors |
| 670 | * and just continue. */ |
| 671 | (void)ret; |
| 672 | prefaulted = 1; |
| 673 | } |
| 674 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 675 | ret = shmem_pread_slow(page, shmem_page_offset, page_length, |
| 676 | user_data, page_do_bit17_swizzling, |
| 677 | needs_clflush); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 678 | |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 679 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 680 | |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 681 | if (ret) |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 682 | goto out; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 683 | |
Chris Wilson | 17793c9 | 2014-03-07 08:30:36 +0000 | [diff] [blame] | 684 | next_page: |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 685 | remain -= page_length; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 686 | user_data += page_length; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 687 | offset += page_length; |
| 688 | } |
| 689 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 690 | out: |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 691 | i915_gem_object_unpin_pages(obj); |
| 692 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 693 | return ret; |
| 694 | } |
| 695 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 696 | /** |
| 697 | * Reads data from the object referenced by handle. |
| 698 | * |
| 699 | * On error, the contents of *data are undefined. |
| 700 | */ |
| 701 | int |
| 702 | i915_gem_pread_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 703 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 704 | { |
| 705 | struct drm_i915_gem_pread *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 706 | struct drm_i915_gem_object *obj; |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 707 | int ret = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 708 | |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 709 | if (args->size == 0) |
| 710 | return 0; |
| 711 | |
| 712 | if (!access_ok(VERIFY_WRITE, |
Ville Syrjälä | 2bb4629 | 2013-02-22 16:12:51 +0200 | [diff] [blame] | 713 | to_user_ptr(args->data_ptr), |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 714 | args->size)) |
| 715 | return -EFAULT; |
| 716 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 717 | ret = i915_mutex_lock_interruptible(dev); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 718 | if (ret) |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 719 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 720 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 721 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 722 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 723 | ret = -ENOENT; |
| 724 | goto unlock; |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 725 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 726 | |
Chris Wilson | 7dcd249 | 2010-09-26 20:21:44 +0100 | [diff] [blame] | 727 | /* Bounds check source. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 728 | if (args->offset > obj->base.size || |
| 729 | args->size > obj->base.size - args->offset) { |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 730 | ret = -EINVAL; |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 731 | goto out; |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 732 | } |
| 733 | |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 734 | /* prime objects have no backing filp to GEM pread/pwrite |
| 735 | * pages from. |
| 736 | */ |
| 737 | if (!obj->base.filp) { |
| 738 | ret = -EINVAL; |
| 739 | goto out; |
| 740 | } |
| 741 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 742 | trace_i915_gem_object_pread(obj, args->offset, args->size); |
| 743 | |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 744 | ret = i915_gem_shmem_pread(dev, obj, args, file); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 745 | |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 746 | out: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 747 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 748 | unlock: |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 749 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 750 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 751 | } |
| 752 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 753 | /* This is the fast write path which cannot handle |
| 754 | * page faults in the source data |
Linus Torvalds | 9b7530cc | 2008-10-20 14:16:43 -0700 | [diff] [blame] | 755 | */ |
Linus Torvalds | 9b7530cc | 2008-10-20 14:16:43 -0700 | [diff] [blame] | 756 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 757 | static inline int |
| 758 | fast_user_write(struct io_mapping *mapping, |
| 759 | loff_t page_base, int page_offset, |
| 760 | char __user *user_data, |
| 761 | int length) |
| 762 | { |
Ben Widawsky | 4f0c7cf | 2012-04-16 14:07:47 -0700 | [diff] [blame] | 763 | void __iomem *vaddr_atomic; |
| 764 | void *vaddr; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 765 | unsigned long unwritten; |
| 766 | |
Peter Zijlstra | 3e4d3af | 2010-10-26 14:21:51 -0700 | [diff] [blame] | 767 | vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base); |
Ben Widawsky | 4f0c7cf | 2012-04-16 14:07:47 -0700 | [diff] [blame] | 768 | /* We can use the cpu mem copy function because this is X86. */ |
| 769 | vaddr = (void __force*)vaddr_atomic + page_offset; |
| 770 | unwritten = __copy_from_user_inatomic_nocache(vaddr, |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 771 | user_data, length); |
Peter Zijlstra | 3e4d3af | 2010-10-26 14:21:51 -0700 | [diff] [blame] | 772 | io_mapping_unmap_atomic(vaddr_atomic); |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 773 | return unwritten; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 774 | } |
| 775 | |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 776 | /** |
| 777 | * This is the fast pwrite path, where we copy the data directly from the |
| 778 | * user into the GTT, uncached. |
| 779 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 780 | static int |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 781 | i915_gem_gtt_pwrite_fast(struct drm_device *dev, |
| 782 | struct drm_i915_gem_object *obj, |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 783 | struct drm_i915_gem_pwrite *args, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 784 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 785 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 786 | struct drm_i915_private *dev_priv = dev->dev_private; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 787 | ssize_t remain; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 788 | loff_t offset, page_base; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 789 | char __user *user_data; |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 790 | int page_offset, page_length, ret; |
| 791 | |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 792 | ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK); |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 793 | if (ret) |
| 794 | goto out; |
| 795 | |
| 796 | ret = i915_gem_object_set_to_gtt_domain(obj, true); |
| 797 | if (ret) |
| 798 | goto out_unpin; |
| 799 | |
| 800 | ret = i915_gem_object_put_fence(obj); |
| 801 | if (ret) |
| 802 | goto out_unpin; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 803 | |
Ville Syrjälä | 2bb4629 | 2013-02-22 16:12:51 +0200 | [diff] [blame] | 804 | user_data = to_user_ptr(args->data_ptr); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 805 | remain = args->size; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 806 | |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 807 | offset = i915_gem_obj_ggtt_offset(obj) + args->offset; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 808 | |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 809 | intel_fb_obj_invalidate(obj, NULL, ORIGIN_GTT); |
| 810 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 811 | while (remain > 0) { |
| 812 | /* Operation in this page |
| 813 | * |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 814 | * page_base = page offset within aperture |
| 815 | * page_offset = offset within page |
| 816 | * page_length = bytes to copy for this page |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 817 | */ |
Chris Wilson | c8cbbb8 | 2011-05-12 22:17:11 +0100 | [diff] [blame] | 818 | page_base = offset & PAGE_MASK; |
| 819 | page_offset = offset_in_page(offset); |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 820 | page_length = remain; |
| 821 | if ((page_offset + remain) > PAGE_SIZE) |
| 822 | page_length = PAGE_SIZE - page_offset; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 823 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 824 | /* If we get a fault while copying data, then (presumably) our |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 825 | * source page isn't available. Return the error and we'll |
| 826 | * retry in the slow path. |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 827 | */ |
Ben Widawsky | 5d4545a | 2013-01-17 12:45:15 -0800 | [diff] [blame] | 828 | if (fast_user_write(dev_priv->gtt.mappable, page_base, |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 829 | page_offset, user_data, page_length)) { |
| 830 | ret = -EFAULT; |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 831 | goto out_flush; |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 832 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 833 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 834 | remain -= page_length; |
| 835 | user_data += page_length; |
| 836 | offset += page_length; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 837 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 838 | |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 839 | out_flush: |
| 840 | intel_fb_obj_flush(obj, false); |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 841 | out_unpin: |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 842 | i915_gem_object_ggtt_unpin(obj); |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 843 | out: |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 844 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 845 | } |
| 846 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 847 | /* Per-page copy function for the shmem pwrite fastpath. |
| 848 | * Flushes invalid cachelines before writing to the target if |
| 849 | * needs_clflush_before is set and flushes out any written cachelines after |
| 850 | * writing if needs_clflush is set. */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 851 | static int |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 852 | shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length, |
| 853 | char __user *user_data, |
| 854 | bool page_do_bit17_swizzling, |
| 855 | bool needs_clflush_before, |
| 856 | bool needs_clflush_after) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 857 | { |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 858 | char *vaddr; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 859 | int ret; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 860 | |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 861 | if (unlikely(page_do_bit17_swizzling)) |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 862 | return -EINVAL; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 863 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 864 | vaddr = kmap_atomic(page); |
| 865 | if (needs_clflush_before) |
| 866 | drm_clflush_virt_range(vaddr + shmem_page_offset, |
| 867 | page_length); |
Chris Wilson | c2831a9 | 2014-03-07 08:30:37 +0000 | [diff] [blame] | 868 | ret = __copy_from_user_inatomic(vaddr + shmem_page_offset, |
| 869 | user_data, page_length); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 870 | if (needs_clflush_after) |
| 871 | drm_clflush_virt_range(vaddr + shmem_page_offset, |
| 872 | page_length); |
| 873 | kunmap_atomic(vaddr); |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 874 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 875 | return ret ? -EFAULT : 0; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 876 | } |
| 877 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 878 | /* Only difference to the fast-path function is that this can handle bit17 |
| 879 | * and uses non-atomic copy and kmap functions. */ |
Eric Anholt | 3043c60 | 2008-10-02 12:24:47 -0700 | [diff] [blame] | 880 | static int |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 881 | shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length, |
| 882 | char __user *user_data, |
| 883 | bool page_do_bit17_swizzling, |
| 884 | bool needs_clflush_before, |
| 885 | bool needs_clflush_after) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 886 | { |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 887 | char *vaddr; |
| 888 | int ret; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 889 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 890 | vaddr = kmap(page); |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 891 | if (unlikely(needs_clflush_before || page_do_bit17_swizzling)) |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 892 | shmem_clflush_swizzled_range(vaddr + shmem_page_offset, |
| 893 | page_length, |
| 894 | page_do_bit17_swizzling); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 895 | if (page_do_bit17_swizzling) |
| 896 | ret = __copy_from_user_swizzled(vaddr, shmem_page_offset, |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 897 | user_data, |
| 898 | page_length); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 899 | else |
| 900 | ret = __copy_from_user(vaddr + shmem_page_offset, |
| 901 | user_data, |
| 902 | page_length); |
| 903 | if (needs_clflush_after) |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 904 | shmem_clflush_swizzled_range(vaddr + shmem_page_offset, |
| 905 | page_length, |
| 906 | page_do_bit17_swizzling); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 907 | kunmap(page); |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 908 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 909 | return ret ? -EFAULT : 0; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 910 | } |
| 911 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 912 | static int |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 913 | i915_gem_shmem_pwrite(struct drm_device *dev, |
| 914 | struct drm_i915_gem_object *obj, |
| 915 | struct drm_i915_gem_pwrite *args, |
| 916 | struct drm_file *file) |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 917 | { |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 918 | ssize_t remain; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 919 | loff_t offset; |
| 920 | char __user *user_data; |
Ben Widawsky | eb2c0c8 | 2012-02-15 14:42:43 +0100 | [diff] [blame] | 921 | int shmem_page_offset, page_length, ret = 0; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 922 | int obj_do_bit17_swizzling, page_do_bit17_swizzling; |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 923 | int hit_slowpath = 0; |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 924 | int needs_clflush_after = 0; |
| 925 | int needs_clflush_before = 0; |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 926 | struct sg_page_iter sg_iter; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 927 | |
Ville Syrjälä | 2bb4629 | 2013-02-22 16:12:51 +0200 | [diff] [blame] | 928 | user_data = to_user_ptr(args->data_ptr); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 929 | remain = args->size; |
| 930 | |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 931 | obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 932 | |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 933 | if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) { |
| 934 | /* If we're not in the cpu write domain, set ourself into the gtt |
| 935 | * write domain and manually flush cachelines (if required). This |
| 936 | * optimizes for the case when the gpu will use the data |
| 937 | * right away and we therefore have to clflush anyway. */ |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 938 | needs_clflush_after = cpu_write_needs_clflush(obj); |
Ben Widawsky | 23f5448 | 2013-09-11 14:57:48 -0700 | [diff] [blame] | 939 | ret = i915_gem_object_wait_rendering(obj, false); |
| 940 | if (ret) |
| 941 | return ret; |
Chris Wilson | c8725f3 | 2014-03-17 12:21:55 +0000 | [diff] [blame] | 942 | |
| 943 | i915_gem_object_retire(obj); |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 944 | } |
Chris Wilson | c76ce03 | 2013-08-08 14:41:03 +0100 | [diff] [blame] | 945 | /* Same trick applies to invalidate partially written cachelines read |
| 946 | * before writing. */ |
| 947 | if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) |
| 948 | needs_clflush_before = |
| 949 | !cpu_cache_is_coherent(dev, obj->cache_level); |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 950 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 951 | ret = i915_gem_object_get_pages(obj); |
| 952 | if (ret) |
| 953 | return ret; |
| 954 | |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 955 | intel_fb_obj_invalidate(obj, NULL, ORIGIN_CPU); |
| 956 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 957 | i915_gem_object_pin_pages(obj); |
| 958 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 959 | offset = args->offset; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 960 | obj->dirty = 1; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 961 | |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 962 | for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, |
| 963 | offset >> PAGE_SHIFT) { |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 964 | struct page *page = sg_page_iter_page(&sg_iter); |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 965 | int partial_cacheline_write; |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 966 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 967 | if (remain <= 0) |
| 968 | break; |
| 969 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 970 | /* Operation in this page |
| 971 | * |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 972 | * shmem_page_offset = offset within page in shmem file |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 973 | * page_length = bytes to copy for this page |
| 974 | */ |
Chris Wilson | c8cbbb8 | 2011-05-12 22:17:11 +0100 | [diff] [blame] | 975 | shmem_page_offset = offset_in_page(offset); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 976 | |
| 977 | page_length = remain; |
| 978 | if ((shmem_page_offset + page_length) > PAGE_SIZE) |
| 979 | page_length = PAGE_SIZE - shmem_page_offset; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 980 | |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 981 | /* If we don't overwrite a cacheline completely we need to be |
| 982 | * careful to have up-to-date data by first clflushing. Don't |
| 983 | * overcomplicate things and flush the entire patch. */ |
| 984 | partial_cacheline_write = needs_clflush_before && |
| 985 | ((shmem_page_offset | page_length) |
| 986 | & (boot_cpu_data.x86_clflush_size - 1)); |
| 987 | |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 988 | page_do_bit17_swizzling = obj_do_bit17_swizzling && |
| 989 | (page_to_phys(page) & (1 << 17)) != 0; |
| 990 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 991 | ret = shmem_pwrite_fast(page, shmem_page_offset, page_length, |
| 992 | user_data, page_do_bit17_swizzling, |
| 993 | partial_cacheline_write, |
| 994 | needs_clflush_after); |
| 995 | if (ret == 0) |
| 996 | goto next_page; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 997 | |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 998 | hit_slowpath = 1; |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 999 | mutex_unlock(&dev->struct_mutex); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1000 | ret = shmem_pwrite_slow(page, shmem_page_offset, page_length, |
| 1001 | user_data, page_do_bit17_swizzling, |
| 1002 | partial_cacheline_write, |
| 1003 | needs_clflush_after); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1004 | |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1005 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 1006 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 1007 | if (ret) |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1008 | goto out; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1009 | |
Chris Wilson | 17793c9 | 2014-03-07 08:30:36 +0000 | [diff] [blame] | 1010 | next_page: |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1011 | remain -= page_length; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1012 | user_data += page_length; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1013 | offset += page_length; |
| 1014 | } |
| 1015 | |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1016 | out: |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 1017 | i915_gem_object_unpin_pages(obj); |
| 1018 | |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1019 | if (hit_slowpath) { |
Daniel Vetter | 8dcf015 | 2012-11-15 16:53:58 +0100 | [diff] [blame] | 1020 | /* |
| 1021 | * Fixup: Flush cpu caches in case we didn't flush the dirty |
| 1022 | * cachelines in-line while writing and the object moved |
| 1023 | * out of the cpu write domain while we've dropped the lock. |
| 1024 | */ |
| 1025 | if (!needs_clflush_after && |
| 1026 | obj->base.write_domain != I915_GEM_DOMAIN_CPU) { |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 1027 | if (i915_gem_clflush_object(obj, obj->pin_display)) |
| 1028 | i915_gem_chipset_flush(dev); |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1029 | } |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1030 | } |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1031 | |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 1032 | if (needs_clflush_after) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1033 | i915_gem_chipset_flush(dev); |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 1034 | |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 1035 | intel_fb_obj_flush(obj, false); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1036 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1037 | } |
| 1038 | |
| 1039 | /** |
| 1040 | * Writes data to the object referenced by handle. |
| 1041 | * |
| 1042 | * On error, the contents of the buffer that were to be modified are undefined. |
| 1043 | */ |
| 1044 | int |
| 1045 | i915_gem_pwrite_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1046 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1047 | { |
Imre Deak | 5d77d9c | 2014-11-12 16:40:35 +0200 | [diff] [blame] | 1048 | struct drm_i915_private *dev_priv = dev->dev_private; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1049 | struct drm_i915_gem_pwrite *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1050 | struct drm_i915_gem_object *obj; |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 1051 | int ret; |
| 1052 | |
| 1053 | if (args->size == 0) |
| 1054 | return 0; |
| 1055 | |
| 1056 | if (!access_ok(VERIFY_READ, |
Ville Syrjälä | 2bb4629 | 2013-02-22 16:12:51 +0200 | [diff] [blame] | 1057 | to_user_ptr(args->data_ptr), |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 1058 | args->size)) |
| 1059 | return -EFAULT; |
| 1060 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 1061 | if (likely(!i915.prefault_disable)) { |
Xiong Zhang | 0b74b50 | 2013-07-19 13:51:24 +0800 | [diff] [blame] | 1062 | ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr), |
| 1063 | args->size); |
| 1064 | if (ret) |
| 1065 | return -EFAULT; |
| 1066 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1067 | |
Imre Deak | 5d77d9c | 2014-11-12 16:40:35 +0200 | [diff] [blame] | 1068 | intel_runtime_pm_get(dev_priv); |
| 1069 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1070 | ret = i915_mutex_lock_interruptible(dev); |
| 1071 | if (ret) |
Imre Deak | 5d77d9c | 2014-11-12 16:40:35 +0200 | [diff] [blame] | 1072 | goto put_rpm; |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1073 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1074 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 1075 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1076 | ret = -ENOENT; |
| 1077 | goto unlock; |
| 1078 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1079 | |
Chris Wilson | 7dcd249 | 2010-09-26 20:21:44 +0100 | [diff] [blame] | 1080 | /* Bounds check destination. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1081 | if (args->offset > obj->base.size || |
| 1082 | args->size > obj->base.size - args->offset) { |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 1083 | ret = -EINVAL; |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 1084 | goto out; |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 1085 | } |
| 1086 | |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1087 | /* prime objects have no backing filp to GEM pread/pwrite |
| 1088 | * pages from. |
| 1089 | */ |
| 1090 | if (!obj->base.filp) { |
| 1091 | ret = -EINVAL; |
| 1092 | goto out; |
| 1093 | } |
| 1094 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 1095 | trace_i915_gem_object_pwrite(obj, args->offset, args->size); |
| 1096 | |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1097 | ret = -EFAULT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1098 | /* We can only do the GTT pwrite on untiled buffers, as otherwise |
| 1099 | * it would end up going through the fenced access, and we'll get |
| 1100 | * different detiling behavior between reading and writing. |
| 1101 | * pread/pwrite currently are reading and writing from the CPU |
| 1102 | * perspective, requiring manual detiling by the client. |
| 1103 | */ |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 1104 | if (obj->tiling_mode == I915_TILING_NONE && |
| 1105 | obj->base.write_domain != I915_GEM_DOMAIN_CPU && |
| 1106 | cpu_write_needs_clflush(obj)) { |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1107 | ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file); |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1108 | /* Note that the gtt paths might fail with non-page-backed user |
| 1109 | * pointers (e.g. gtt mappings when moving data between |
| 1110 | * textures). Fallback to the shmem path in that case. */ |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1111 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1112 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 1113 | if (ret == -EFAULT || ret == -ENOSPC) { |
| 1114 | if (obj->phys_handle) |
| 1115 | ret = i915_gem_phys_pwrite(obj, args, file); |
| 1116 | else |
| 1117 | ret = i915_gem_shmem_pwrite(dev, obj, args, file); |
| 1118 | } |
Daniel Vetter | 5c0480f | 2011-12-14 13:57:30 +0100 | [diff] [blame] | 1119 | |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 1120 | out: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1121 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1122 | unlock: |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1123 | mutex_unlock(&dev->struct_mutex); |
Imre Deak | 5d77d9c | 2014-11-12 16:40:35 +0200 | [diff] [blame] | 1124 | put_rpm: |
| 1125 | intel_runtime_pm_put(dev_priv); |
| 1126 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1127 | return ret; |
| 1128 | } |
| 1129 | |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1130 | int |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 1131 | i915_gem_check_wedge(struct i915_gpu_error *error, |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1132 | bool interruptible) |
| 1133 | { |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1134 | if (i915_reset_in_progress(error)) { |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1135 | /* Non-interruptible callers can't handle -EAGAIN, hence return |
| 1136 | * -EIO unconditionally for these. */ |
| 1137 | if (!interruptible) |
| 1138 | return -EIO; |
| 1139 | |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1140 | /* Recovery complete, but the reset failed ... */ |
| 1141 | if (i915_terminally_wedged(error)) |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1142 | return -EIO; |
| 1143 | |
McAulay, Alistair | 6689c16 | 2014-08-15 18:51:35 +0100 | [diff] [blame] | 1144 | /* |
| 1145 | * Check if GPU Reset is in progress - we need intel_ring_begin |
| 1146 | * to work properly to reinit the hw state while the gpu is |
| 1147 | * still marked as reset-in-progress. Handle this with a flag. |
| 1148 | */ |
| 1149 | if (!error->reload_in_reset) |
| 1150 | return -EAGAIN; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1151 | } |
| 1152 | |
| 1153 | return 0; |
| 1154 | } |
| 1155 | |
| 1156 | /* |
John Harrison | b6660d5 | 2014-11-24 18:49:30 +0000 | [diff] [blame] | 1157 | * Compare arbitrary request against outstanding lazy request. Emit on match. |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1158 | */ |
Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 1159 | int |
John Harrison | b6660d5 | 2014-11-24 18:49:30 +0000 | [diff] [blame] | 1160 | i915_gem_check_olr(struct drm_i915_gem_request *req) |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1161 | { |
| 1162 | int ret; |
| 1163 | |
John Harrison | b6660d5 | 2014-11-24 18:49:30 +0000 | [diff] [blame] | 1164 | WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex)); |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1165 | |
| 1166 | ret = 0; |
John Harrison | b6660d5 | 2014-11-24 18:49:30 +0000 | [diff] [blame] | 1167 | if (req == req->ring->outstanding_lazy_request) |
John Harrison | 9400ae5 | 2014-11-24 18:49:36 +0000 | [diff] [blame] | 1168 | ret = i915_add_request(req->ring); |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1169 | |
| 1170 | return ret; |
| 1171 | } |
| 1172 | |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1173 | static void fake_irq(unsigned long data) |
| 1174 | { |
| 1175 | wake_up_process((struct task_struct *)data); |
| 1176 | } |
| 1177 | |
| 1178 | static bool missed_irq(struct drm_i915_private *dev_priv, |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1179 | struct intel_engine_cs *ring) |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1180 | { |
| 1181 | return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings); |
| 1182 | } |
| 1183 | |
Chris Wilson | 2def4ad | 2015-04-07 16:20:41 +0100 | [diff] [blame] | 1184 | static int __i915_spin_request(struct drm_i915_gem_request *rq) |
| 1185 | { |
| 1186 | unsigned long timeout; |
| 1187 | |
| 1188 | if (i915_gem_request_get_ring(rq)->irq_refcount) |
| 1189 | return -EBUSY; |
| 1190 | |
| 1191 | timeout = jiffies + 1; |
| 1192 | while (!need_resched()) { |
| 1193 | if (i915_gem_request_completed(rq, true)) |
| 1194 | return 0; |
| 1195 | |
| 1196 | if (time_after_eq(jiffies, timeout)) |
| 1197 | break; |
| 1198 | |
| 1199 | cpu_relax_lowlatency(); |
| 1200 | } |
| 1201 | if (i915_gem_request_completed(rq, false)) |
| 1202 | return 0; |
| 1203 | |
| 1204 | return -EAGAIN; |
| 1205 | } |
| 1206 | |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1207 | /** |
John Harrison | 9c65481 | 2014-11-24 18:49:35 +0000 | [diff] [blame] | 1208 | * __i915_wait_request - wait until execution of request has finished |
| 1209 | * @req: duh! |
| 1210 | * @reset_counter: reset sequence associated with the given request |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1211 | * @interruptible: do an interruptible wait (normally yes) |
| 1212 | * @timeout: in - how long to wait (NULL forever); out - how much time remaining |
| 1213 | * |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1214 | * Note: It is of utmost importance that the passed in seqno and reset_counter |
| 1215 | * values have been read by the caller in an smp safe manner. Where read-side |
| 1216 | * locks are involved, it is sufficient to read the reset_counter before |
| 1217 | * unlocking the lock that protects the seqno. For lockless tricks, the |
| 1218 | * reset_counter _must_ be read before, and an appropriate smp_rmb must be |
| 1219 | * inserted. |
| 1220 | * |
John Harrison | 9c65481 | 2014-11-24 18:49:35 +0000 | [diff] [blame] | 1221 | * Returns 0 if the request was found within the alloted time. Else returns the |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1222 | * errno with remaining time filled in timeout argument. |
| 1223 | */ |
John Harrison | 9c65481 | 2014-11-24 18:49:35 +0000 | [diff] [blame] | 1224 | int __i915_wait_request(struct drm_i915_gem_request *req, |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1225 | unsigned reset_counter, |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 1226 | bool interruptible, |
Thomas Gleixner | 5ed0bdf | 2014-07-16 21:05:06 +0000 | [diff] [blame] | 1227 | s64 *timeout, |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 1228 | struct drm_i915_file_private *file_priv) |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1229 | { |
John Harrison | 9c65481 | 2014-11-24 18:49:35 +0000 | [diff] [blame] | 1230 | struct intel_engine_cs *ring = i915_gem_request_get_ring(req); |
Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 1231 | struct drm_device *dev = ring->dev; |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 1232 | struct drm_i915_private *dev_priv = dev->dev_private; |
Mika Kuoppala | 168c3f2 | 2013-12-12 17:54:42 +0200 | [diff] [blame] | 1233 | const bool irq_test_in_progress = |
| 1234 | ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring); |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1235 | DEFINE_WAIT(wait); |
Mika Kuoppala | 47e9766 | 2013-12-10 17:02:43 +0200 | [diff] [blame] | 1236 | unsigned long timeout_expire; |
Thomas Gleixner | 5ed0bdf | 2014-07-16 21:05:06 +0000 | [diff] [blame] | 1237 | s64 before, now; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1238 | int ret; |
| 1239 | |
Jesse Barnes | 9df7575f | 2014-06-20 09:29:20 -0700 | [diff] [blame] | 1240 | WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled"); |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1241 | |
John Harrison | 1b5a433 | 2014-11-24 18:49:42 +0000 | [diff] [blame] | 1242 | if (i915_gem_request_completed(req, true)) |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1243 | return 0; |
| 1244 | |
Daniel Vetter | 7bd0e22 | 2014-12-04 11:12:54 +0100 | [diff] [blame] | 1245 | timeout_expire = timeout ? |
| 1246 | jiffies + nsecs_to_jiffies_timeout((u64)*timeout) : 0; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1247 | |
Chris Wilson | 7c27f52 | 2015-04-07 16:20:33 +0100 | [diff] [blame] | 1248 | if (INTEL_INFO(dev)->gen >= 6) |
Chris Wilson | 1854d5c | 2015-04-07 16:20:32 +0100 | [diff] [blame] | 1249 | gen6_rps_boost(dev_priv, file_priv); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 1250 | |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1251 | /* Record current time in case interrupted by signal, or wedged */ |
John Harrison | 74328ee | 2014-11-24 18:49:38 +0000 | [diff] [blame] | 1252 | trace_i915_gem_request_wait_begin(req); |
Thomas Gleixner | 5ed0bdf | 2014-07-16 21:05:06 +0000 | [diff] [blame] | 1253 | before = ktime_get_raw_ns(); |
Chris Wilson | 2def4ad | 2015-04-07 16:20:41 +0100 | [diff] [blame] | 1254 | |
| 1255 | /* Optimistic spin for the next jiffie before touching IRQs */ |
| 1256 | ret = __i915_spin_request(req); |
| 1257 | if (ret == 0) |
| 1258 | goto out; |
| 1259 | |
| 1260 | if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring))) { |
| 1261 | ret = -ENODEV; |
| 1262 | goto out; |
| 1263 | } |
| 1264 | |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1265 | for (;;) { |
| 1266 | struct timer_list timer; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1267 | |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1268 | prepare_to_wait(&ring->irq_queue, &wait, |
| 1269 | interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE); |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1270 | |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1271 | /* We need to check whether any gpu reset happened in between |
| 1272 | * the caller grabbing the seqno and now ... */ |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1273 | if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) { |
| 1274 | /* ... but upgrade the -EAGAIN to an -EIO if the gpu |
| 1275 | * is truely gone. */ |
| 1276 | ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible); |
| 1277 | if (ret == 0) |
| 1278 | ret = -EAGAIN; |
| 1279 | break; |
| 1280 | } |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1281 | |
John Harrison | 1b5a433 | 2014-11-24 18:49:42 +0000 | [diff] [blame] | 1282 | if (i915_gem_request_completed(req, false)) { |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1283 | ret = 0; |
| 1284 | break; |
| 1285 | } |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1286 | |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1287 | if (interruptible && signal_pending(current)) { |
| 1288 | ret = -ERESTARTSYS; |
| 1289 | break; |
| 1290 | } |
| 1291 | |
Mika Kuoppala | 47e9766 | 2013-12-10 17:02:43 +0200 | [diff] [blame] | 1292 | if (timeout && time_after_eq(jiffies, timeout_expire)) { |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1293 | ret = -ETIME; |
| 1294 | break; |
| 1295 | } |
| 1296 | |
| 1297 | timer.function = NULL; |
| 1298 | if (timeout || missed_irq(dev_priv, ring)) { |
Mika Kuoppala | 47e9766 | 2013-12-10 17:02:43 +0200 | [diff] [blame] | 1299 | unsigned long expire; |
| 1300 | |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1301 | setup_timer_on_stack(&timer, fake_irq, (unsigned long)current); |
Mika Kuoppala | 47e9766 | 2013-12-10 17:02:43 +0200 | [diff] [blame] | 1302 | expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire; |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1303 | mod_timer(&timer, expire); |
| 1304 | } |
| 1305 | |
Chris Wilson | 5035c27 | 2013-10-04 09:58:46 +0100 | [diff] [blame] | 1306 | io_schedule(); |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1307 | |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1308 | if (timer.function) { |
| 1309 | del_singleshot_timer_sync(&timer); |
| 1310 | destroy_timer_on_stack(&timer); |
| 1311 | } |
| 1312 | } |
Mika Kuoppala | 168c3f2 | 2013-12-12 17:54:42 +0200 | [diff] [blame] | 1313 | if (!irq_test_in_progress) |
| 1314 | ring->irq_put(ring); |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1315 | |
| 1316 | finish_wait(&ring->irq_queue, &wait); |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1317 | |
Chris Wilson | 2def4ad | 2015-04-07 16:20:41 +0100 | [diff] [blame] | 1318 | out: |
| 1319 | now = ktime_get_raw_ns(); |
| 1320 | trace_i915_gem_request_wait_end(req); |
| 1321 | |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1322 | if (timeout) { |
Thomas Gleixner | 5ed0bdf | 2014-07-16 21:05:06 +0000 | [diff] [blame] | 1323 | s64 tres = *timeout - (now - before); |
| 1324 | |
| 1325 | *timeout = tres < 0 ? 0 : tres; |
Daniel Vetter | 9cca306 | 2014-11-28 10:29:55 +0100 | [diff] [blame] | 1326 | |
| 1327 | /* |
| 1328 | * Apparently ktime isn't accurate enough and occasionally has a |
| 1329 | * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch |
| 1330 | * things up to make the test happy. We allow up to 1 jiffy. |
| 1331 | * |
| 1332 | * This is a regrssion from the timespec->ktime conversion. |
| 1333 | */ |
| 1334 | if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000) |
| 1335 | *timeout = 0; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1336 | } |
| 1337 | |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1338 | return ret; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1339 | } |
| 1340 | |
| 1341 | /** |
Daniel Vetter | a4b3a57 | 2014-11-26 14:17:05 +0100 | [diff] [blame] | 1342 | * Waits for a request to be signaled, and cleans up the |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1343 | * request and object lists appropriately for that event. |
| 1344 | */ |
| 1345 | int |
Daniel Vetter | a4b3a57 | 2014-11-26 14:17:05 +0100 | [diff] [blame] | 1346 | i915_wait_request(struct drm_i915_gem_request *req) |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1347 | { |
Daniel Vetter | a4b3a57 | 2014-11-26 14:17:05 +0100 | [diff] [blame] | 1348 | struct drm_device *dev; |
| 1349 | struct drm_i915_private *dev_priv; |
| 1350 | bool interruptible; |
Ander Conselvan de Oliveira | 16e9a21 | 2014-11-06 09:26:38 +0200 | [diff] [blame] | 1351 | unsigned reset_counter; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1352 | int ret; |
| 1353 | |
Daniel Vetter | a4b3a57 | 2014-11-26 14:17:05 +0100 | [diff] [blame] | 1354 | BUG_ON(req == NULL); |
| 1355 | |
| 1356 | dev = req->ring->dev; |
| 1357 | dev_priv = dev->dev_private; |
| 1358 | interruptible = dev_priv->mm.interruptible; |
| 1359 | |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1360 | BUG_ON(!mutex_is_locked(&dev->struct_mutex)); |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1361 | |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 1362 | ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible); |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1363 | if (ret) |
| 1364 | return ret; |
| 1365 | |
Daniel Vetter | a4b3a57 | 2014-11-26 14:17:05 +0100 | [diff] [blame] | 1366 | ret = i915_gem_check_olr(req); |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1367 | if (ret) |
| 1368 | return ret; |
| 1369 | |
Ander Conselvan de Oliveira | 16e9a21 | 2014-11-06 09:26:38 +0200 | [diff] [blame] | 1370 | reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter); |
Daniel Vetter | a4b3a57 | 2014-11-26 14:17:05 +0100 | [diff] [blame] | 1371 | i915_gem_request_reference(req); |
John Harrison | 9c65481 | 2014-11-24 18:49:35 +0000 | [diff] [blame] | 1372 | ret = __i915_wait_request(req, reset_counter, |
| 1373 | interruptible, NULL, NULL); |
Daniel Vetter | a4b3a57 | 2014-11-26 14:17:05 +0100 | [diff] [blame] | 1374 | i915_gem_request_unreference(req); |
| 1375 | return ret; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1376 | } |
| 1377 | |
Chris Wilson | d26e3af | 2013-06-29 22:05:26 +0100 | [diff] [blame] | 1378 | static int |
John Harrison | 8e639549 | 2014-10-30 18:40:53 +0000 | [diff] [blame] | 1379 | i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj) |
Chris Wilson | d26e3af | 2013-06-29 22:05:26 +0100 | [diff] [blame] | 1380 | { |
Chris Wilson | c8725f3 | 2014-03-17 12:21:55 +0000 | [diff] [blame] | 1381 | if (!obj->active) |
| 1382 | return 0; |
Chris Wilson | d26e3af | 2013-06-29 22:05:26 +0100 | [diff] [blame] | 1383 | |
| 1384 | /* Manually manage the write flush as we may have not yet |
| 1385 | * retired the buffer. |
| 1386 | * |
John Harrison | 97b2a6a | 2014-11-24 18:49:26 +0000 | [diff] [blame] | 1387 | * Note that the last_write_req is always the earlier of |
| 1388 | * the two (read/write) requests, so if we haved successfully waited, |
Chris Wilson | d26e3af | 2013-06-29 22:05:26 +0100 | [diff] [blame] | 1389 | * we know we have passed the last write. |
| 1390 | */ |
John Harrison | 97b2a6a | 2014-11-24 18:49:26 +0000 | [diff] [blame] | 1391 | i915_gem_request_assign(&obj->last_write_req, NULL); |
Chris Wilson | d26e3af | 2013-06-29 22:05:26 +0100 | [diff] [blame] | 1392 | |
| 1393 | return 0; |
| 1394 | } |
| 1395 | |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1396 | /** |
| 1397 | * Ensures that all rendering to the object has completed and the object is |
| 1398 | * safe to unbind from the GTT or access from the CPU. |
| 1399 | */ |
| 1400 | static __must_check int |
| 1401 | i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj, |
| 1402 | bool readonly) |
| 1403 | { |
John Harrison | 97b2a6a | 2014-11-24 18:49:26 +0000 | [diff] [blame] | 1404 | struct drm_i915_gem_request *req; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1405 | int ret; |
| 1406 | |
John Harrison | 97b2a6a | 2014-11-24 18:49:26 +0000 | [diff] [blame] | 1407 | req = readonly ? obj->last_write_req : obj->last_read_req; |
| 1408 | if (!req) |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1409 | return 0; |
| 1410 | |
Daniel Vetter | a4b3a57 | 2014-11-26 14:17:05 +0100 | [diff] [blame] | 1411 | ret = i915_wait_request(req); |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1412 | if (ret) |
| 1413 | return ret; |
| 1414 | |
John Harrison | 8e639549 | 2014-10-30 18:40:53 +0000 | [diff] [blame] | 1415 | return i915_gem_object_wait_rendering__tail(obj); |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1416 | } |
| 1417 | |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1418 | /* A nonblocking variant of the above wait. This is a highly dangerous routine |
| 1419 | * as the object state may change during this call. |
| 1420 | */ |
| 1421 | static __must_check int |
| 1422 | i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj, |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 1423 | struct drm_i915_file_private *file_priv, |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1424 | bool readonly) |
| 1425 | { |
John Harrison | 97b2a6a | 2014-11-24 18:49:26 +0000 | [diff] [blame] | 1426 | struct drm_i915_gem_request *req; |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1427 | struct drm_device *dev = obj->base.dev; |
| 1428 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1429 | unsigned reset_counter; |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1430 | int ret; |
| 1431 | |
| 1432 | BUG_ON(!mutex_is_locked(&dev->struct_mutex)); |
| 1433 | BUG_ON(!dev_priv->mm.interruptible); |
| 1434 | |
John Harrison | 97b2a6a | 2014-11-24 18:49:26 +0000 | [diff] [blame] | 1435 | req = readonly ? obj->last_write_req : obj->last_read_req; |
| 1436 | if (!req) |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1437 | return 0; |
| 1438 | |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 1439 | ret = i915_gem_check_wedge(&dev_priv->gpu_error, true); |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1440 | if (ret) |
| 1441 | return ret; |
| 1442 | |
John Harrison | b6660d5 | 2014-11-24 18:49:30 +0000 | [diff] [blame] | 1443 | ret = i915_gem_check_olr(req); |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1444 | if (ret) |
| 1445 | return ret; |
| 1446 | |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1447 | reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter); |
John Harrison | ff86588 | 2014-11-24 18:49:28 +0000 | [diff] [blame] | 1448 | i915_gem_request_reference(req); |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1449 | mutex_unlock(&dev->struct_mutex); |
John Harrison | 9c65481 | 2014-11-24 18:49:35 +0000 | [diff] [blame] | 1450 | ret = __i915_wait_request(req, reset_counter, true, NULL, file_priv); |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1451 | mutex_lock(&dev->struct_mutex); |
John Harrison | ff86588 | 2014-11-24 18:49:28 +0000 | [diff] [blame] | 1452 | i915_gem_request_unreference(req); |
Chris Wilson | d26e3af | 2013-06-29 22:05:26 +0100 | [diff] [blame] | 1453 | if (ret) |
| 1454 | return ret; |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1455 | |
John Harrison | 8e639549 | 2014-10-30 18:40:53 +0000 | [diff] [blame] | 1456 | return i915_gem_object_wait_rendering__tail(obj); |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1457 | } |
| 1458 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1459 | /** |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1460 | * Called when user space prepares to use an object with the CPU, either |
| 1461 | * through the mmap ioctl's mapping or a GTT mapping. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1462 | */ |
| 1463 | int |
| 1464 | i915_gem_set_domain_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1465 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1466 | { |
| 1467 | struct drm_i915_gem_set_domain *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1468 | struct drm_i915_gem_object *obj; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1469 | uint32_t read_domains = args->read_domains; |
| 1470 | uint32_t write_domain = args->write_domain; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1471 | int ret; |
| 1472 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1473 | /* Only handle setting domains to types used by the CPU. */ |
Chris Wilson | 21d509e | 2009-06-06 09:46:02 +0100 | [diff] [blame] | 1474 | if (write_domain & I915_GEM_GPU_DOMAINS) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1475 | return -EINVAL; |
| 1476 | |
Chris Wilson | 21d509e | 2009-06-06 09:46:02 +0100 | [diff] [blame] | 1477 | if (read_domains & I915_GEM_GPU_DOMAINS) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1478 | return -EINVAL; |
| 1479 | |
| 1480 | /* Having something in the write domain implies it's in the read |
| 1481 | * domain, and only that read domain. Enforce that in the request. |
| 1482 | */ |
| 1483 | if (write_domain != 0 && read_domains != write_domain) |
| 1484 | return -EINVAL; |
| 1485 | |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1486 | ret = i915_mutex_lock_interruptible(dev); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1487 | if (ret) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1488 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1489 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1490 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 1491 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1492 | ret = -ENOENT; |
| 1493 | goto unlock; |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1494 | } |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1495 | |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1496 | /* Try to flush the object off the GPU without holding the lock. |
| 1497 | * We will repeat the flush holding the lock in the normal manner |
| 1498 | * to catch cases where we are gazumped. |
| 1499 | */ |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 1500 | ret = i915_gem_object_wait_rendering__nonblocking(obj, |
| 1501 | file->driver_priv, |
| 1502 | !write_domain); |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1503 | if (ret) |
| 1504 | goto unref; |
| 1505 | |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 1506 | if (read_domains & I915_GEM_DOMAIN_GTT) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1507 | ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0); |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 1508 | else |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 1509 | ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0); |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1510 | |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1511 | unref: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1512 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1513 | unlock: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1514 | mutex_unlock(&dev->struct_mutex); |
| 1515 | return ret; |
| 1516 | } |
| 1517 | |
| 1518 | /** |
| 1519 | * Called when user space has done writes to this buffer |
| 1520 | */ |
| 1521 | int |
| 1522 | i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1523 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1524 | { |
| 1525 | struct drm_i915_gem_sw_finish *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1526 | struct drm_i915_gem_object *obj; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1527 | int ret = 0; |
| 1528 | |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1529 | ret = i915_mutex_lock_interruptible(dev); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1530 | if (ret) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1531 | return ret; |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1532 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1533 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 1534 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1535 | ret = -ENOENT; |
| 1536 | goto unlock; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1537 | } |
| 1538 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1539 | /* Pinned buffers may be scanout, so flush the cache */ |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 1540 | if (obj->pin_display) |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 1541 | i915_gem_object_flush_cpu_write_domain(obj); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 1542 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1543 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1544 | unlock: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1545 | mutex_unlock(&dev->struct_mutex); |
| 1546 | return ret; |
| 1547 | } |
| 1548 | |
| 1549 | /** |
| 1550 | * Maps the contents of an object, returning the address it is mapped |
| 1551 | * into. |
| 1552 | * |
| 1553 | * While the mapping holds a reference on the contents of the object, it doesn't |
| 1554 | * imply a ref on the object itself. |
Daniel Vetter | 3436738 | 2014-10-16 12:28:18 +0200 | [diff] [blame] | 1555 | * |
| 1556 | * IMPORTANT: |
| 1557 | * |
| 1558 | * DRM driver writers who look a this function as an example for how to do GEM |
| 1559 | * mmap support, please don't implement mmap support like here. The modern way |
| 1560 | * to implement DRM mmap support is with an mmap offset ioctl (like |
| 1561 | * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly. |
| 1562 | * That way debug tooling like valgrind will understand what's going on, hiding |
| 1563 | * the mmap call in a driver private ioctl will break that. The i915 driver only |
| 1564 | * does cpu mmaps this way because we didn't know better. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1565 | */ |
| 1566 | int |
| 1567 | i915_gem_mmap_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1568 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1569 | { |
| 1570 | struct drm_i915_gem_mmap *args = data; |
| 1571 | struct drm_gem_object *obj; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1572 | unsigned long addr; |
| 1573 | |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1574 | if (args->flags & ~(I915_MMAP_WC)) |
| 1575 | return -EINVAL; |
| 1576 | |
| 1577 | if (args->flags & I915_MMAP_WC && !cpu_has_pat) |
| 1578 | return -ENODEV; |
| 1579 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1580 | obj = drm_gem_object_lookup(dev, file, args->handle); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1581 | if (obj == NULL) |
Chris Wilson | bf79cb9 | 2010-08-04 14:19:46 +0100 | [diff] [blame] | 1582 | return -ENOENT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1583 | |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1584 | /* prime objects have no backing filp to GEM mmap |
| 1585 | * pages from. |
| 1586 | */ |
| 1587 | if (!obj->filp) { |
| 1588 | drm_gem_object_unreference_unlocked(obj); |
| 1589 | return -EINVAL; |
| 1590 | } |
| 1591 | |
Linus Torvalds | 6be5ceb | 2012-04-20 17:13:58 -0700 | [diff] [blame] | 1592 | addr = vm_mmap(obj->filp, 0, args->size, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1593 | PROT_READ | PROT_WRITE, MAP_SHARED, |
| 1594 | args->offset); |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1595 | if (args->flags & I915_MMAP_WC) { |
| 1596 | struct mm_struct *mm = current->mm; |
| 1597 | struct vm_area_struct *vma; |
| 1598 | |
| 1599 | down_write(&mm->mmap_sem); |
| 1600 | vma = find_vma(mm, addr); |
| 1601 | if (vma) |
| 1602 | vma->vm_page_prot = |
| 1603 | pgprot_writecombine(vm_get_page_prot(vma->vm_flags)); |
| 1604 | else |
| 1605 | addr = -ENOMEM; |
| 1606 | up_write(&mm->mmap_sem); |
| 1607 | } |
Luca Barbieri | bc9025b | 2010-02-09 05:49:12 +0000 | [diff] [blame] | 1608 | drm_gem_object_unreference_unlocked(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1609 | if (IS_ERR((void *)addr)) |
| 1610 | return addr; |
| 1611 | |
| 1612 | args->addr_ptr = (uint64_t) addr; |
| 1613 | |
| 1614 | return 0; |
| 1615 | } |
| 1616 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1617 | /** |
| 1618 | * i915_gem_fault - fault a page into the GTT |
| 1619 | * vma: VMA in question |
| 1620 | * vmf: fault info |
| 1621 | * |
| 1622 | * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped |
| 1623 | * from userspace. The fault handler takes care of binding the object to |
| 1624 | * the GTT (if needed), allocating and programming a fence register (again, |
| 1625 | * only if needed based on whether the old reg is still valid or the object |
| 1626 | * is tiled) and inserting a new PTE into the faulting process. |
| 1627 | * |
| 1628 | * Note that the faulting process may involve evicting existing objects |
| 1629 | * from the GTT and/or fence registers to make room. So performance may |
| 1630 | * suffer if the GTT working set is large or there are few fence registers |
| 1631 | * left. |
| 1632 | */ |
| 1633 | int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf) |
| 1634 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1635 | struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data); |
| 1636 | struct drm_device *dev = obj->base.dev; |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 1637 | struct drm_i915_private *dev_priv = dev->dev_private; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1638 | pgoff_t page_offset; |
| 1639 | unsigned long pfn; |
| 1640 | int ret = 0; |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 1641 | bool write = !!(vmf->flags & FAULT_FLAG_WRITE); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1642 | |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1643 | intel_runtime_pm_get(dev_priv); |
| 1644 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1645 | /* We don't use vmf->pgoff since that has the fake offset */ |
| 1646 | page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >> |
| 1647 | PAGE_SHIFT; |
| 1648 | |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 1649 | ret = i915_mutex_lock_interruptible(dev); |
| 1650 | if (ret) |
| 1651 | goto out; |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 1652 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 1653 | trace_i915_gem_object_fault(obj, page_offset, true, write); |
| 1654 | |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 1655 | /* Try to flush the object off the GPU first without holding the lock. |
| 1656 | * Upon reacquiring the lock, we will perform our sanity checks and then |
| 1657 | * repeat the flush holding the lock in the normal manner to catch cases |
| 1658 | * where we are gazumped. |
| 1659 | */ |
| 1660 | ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write); |
| 1661 | if (ret) |
| 1662 | goto unlock; |
| 1663 | |
Chris Wilson | eb119bd | 2012-12-16 12:43:36 +0000 | [diff] [blame] | 1664 | /* Access to snoopable pages through the GTT is incoherent. */ |
| 1665 | if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) { |
Chris Wilson | ddeff6e | 2014-05-28 16:16:41 +0100 | [diff] [blame] | 1666 | ret = -EFAULT; |
Chris Wilson | eb119bd | 2012-12-16 12:43:36 +0000 | [diff] [blame] | 1667 | goto unlock; |
| 1668 | } |
| 1669 | |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 1670 | /* Now bind it into the GTT if needed */ |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 1671 | ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE); |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 1672 | if (ret) |
| 1673 | goto unlock; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1674 | |
Chris Wilson | c983930 | 2012-11-20 10:45:17 +0000 | [diff] [blame] | 1675 | ret = i915_gem_object_set_to_gtt_domain(obj, write); |
| 1676 | if (ret) |
| 1677 | goto unpin; |
| 1678 | |
| 1679 | ret = i915_gem_object_get_fence(obj); |
| 1680 | if (ret) |
| 1681 | goto unpin; |
Chris Wilson | 7d1c480 | 2010-08-07 21:45:03 +0100 | [diff] [blame] | 1682 | |
Chris Wilson | b90b91d | 2014-06-10 12:14:40 +0100 | [diff] [blame] | 1683 | /* Finally, remap it using the new GTT offset */ |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 1684 | pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj); |
| 1685 | pfn >>= PAGE_SHIFT; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1686 | |
Chris Wilson | b90b91d | 2014-06-10 12:14:40 +0100 | [diff] [blame] | 1687 | if (!obj->fault_mappable) { |
Ville Syrjälä | beff0d0 | 2014-06-17 21:03:00 +0300 | [diff] [blame] | 1688 | unsigned long size = min_t(unsigned long, |
| 1689 | vma->vm_end - vma->vm_start, |
| 1690 | obj->base.size); |
Chris Wilson | b90b91d | 2014-06-10 12:14:40 +0100 | [diff] [blame] | 1691 | int i; |
| 1692 | |
Ville Syrjälä | beff0d0 | 2014-06-17 21:03:00 +0300 | [diff] [blame] | 1693 | for (i = 0; i < size >> PAGE_SHIFT; i++) { |
Chris Wilson | b90b91d | 2014-06-10 12:14:40 +0100 | [diff] [blame] | 1694 | ret = vm_insert_pfn(vma, |
| 1695 | (unsigned long)vma->vm_start + i * PAGE_SIZE, |
| 1696 | pfn + i); |
| 1697 | if (ret) |
| 1698 | break; |
| 1699 | } |
| 1700 | |
| 1701 | obj->fault_mappable = true; |
| 1702 | } else |
| 1703 | ret = vm_insert_pfn(vma, |
| 1704 | (unsigned long)vmf->virtual_address, |
| 1705 | pfn + page_offset); |
Chris Wilson | c983930 | 2012-11-20 10:45:17 +0000 | [diff] [blame] | 1706 | unpin: |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 1707 | i915_gem_object_ggtt_unpin(obj); |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1708 | unlock: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1709 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 1710 | out: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1711 | switch (ret) { |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 1712 | case -EIO: |
Daniel Vetter | 2232f03 | 2014-09-04 09:36:18 +0200 | [diff] [blame] | 1713 | /* |
| 1714 | * We eat errors when the gpu is terminally wedged to avoid |
| 1715 | * userspace unduly crashing (gl has no provisions for mmaps to |
| 1716 | * fail). But any other -EIO isn't ours (e.g. swap in failure) |
| 1717 | * and so needs to be reported. |
| 1718 | */ |
| 1719 | if (!i915_terminally_wedged(&dev_priv->gpu_error)) { |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1720 | ret = VM_FAULT_SIGBUS; |
| 1721 | break; |
| 1722 | } |
Chris Wilson | 045e769 | 2010-11-07 09:18:22 +0000 | [diff] [blame] | 1723 | case -EAGAIN: |
Daniel Vetter | 571c608 | 2013-09-12 17:57:28 +0200 | [diff] [blame] | 1724 | /* |
| 1725 | * EAGAIN means the gpu is hung and we'll wait for the error |
| 1726 | * handler to reset everything when re-faulting in |
| 1727 | * i915_mutex_lock_interruptible. |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 1728 | */ |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1729 | case 0: |
| 1730 | case -ERESTARTSYS: |
Chris Wilson | bed636a | 2011-02-11 20:31:19 +0000 | [diff] [blame] | 1731 | case -EINTR: |
Dmitry Rogozhkin | e79e0fe | 2012-10-03 17:15:26 +0300 | [diff] [blame] | 1732 | case -EBUSY: |
| 1733 | /* |
| 1734 | * EBUSY is ok: this just means that another thread |
| 1735 | * already did the job. |
| 1736 | */ |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1737 | ret = VM_FAULT_NOPAGE; |
| 1738 | break; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1739 | case -ENOMEM: |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1740 | ret = VM_FAULT_OOM; |
| 1741 | break; |
Daniel Vetter | a7c2e1a | 2012-10-17 11:17:16 +0200 | [diff] [blame] | 1742 | case -ENOSPC: |
Chris Wilson | 45d6781 | 2014-01-31 11:34:57 +0000 | [diff] [blame] | 1743 | case -EFAULT: |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1744 | ret = VM_FAULT_SIGBUS; |
| 1745 | break; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1746 | default: |
Daniel Vetter | a7c2e1a | 2012-10-17 11:17:16 +0200 | [diff] [blame] | 1747 | WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret); |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1748 | ret = VM_FAULT_SIGBUS; |
| 1749 | break; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1750 | } |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1751 | |
| 1752 | intel_runtime_pm_put(dev_priv); |
| 1753 | return ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1754 | } |
| 1755 | |
| 1756 | /** |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1757 | * i915_gem_release_mmap - remove physical page mappings |
| 1758 | * @obj: obj in question |
| 1759 | * |
André Goddard Rosa | af901ca | 2009-11-14 13:09:05 -0200 | [diff] [blame] | 1760 | * Preserve the reservation of the mmapping with the DRM core code, but |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1761 | * relinquish ownership of the pages back to the system. |
| 1762 | * |
| 1763 | * It is vital that we remove the page mapping if we have mapped a tiled |
| 1764 | * object through the GTT and then lose the fence register due to |
| 1765 | * resource pressure. Similarly if the object has been moved out of the |
| 1766 | * aperture, than pages mapped into userspace must be revoked. Removing the |
| 1767 | * mapping will then trigger a page fault on the next user access, allowing |
| 1768 | * fixup by i915_gem_fault(). |
| 1769 | */ |
Eric Anholt | d05ca30 | 2009-07-10 13:02:26 -0700 | [diff] [blame] | 1770 | void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1771 | i915_gem_release_mmap(struct drm_i915_gem_object *obj) |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1772 | { |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 1773 | if (!obj->fault_mappable) |
| 1774 | return; |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1775 | |
David Herrmann | 6796cb1 | 2014-01-03 14:24:19 +0100 | [diff] [blame] | 1776 | drm_vma_node_unmap(&obj->base.vma_node, |
| 1777 | obj->base.dev->anon_inode->i_mapping); |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 1778 | obj->fault_mappable = false; |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1779 | } |
| 1780 | |
Chris Wilson | eedd10f | 2014-06-16 08:57:44 +0100 | [diff] [blame] | 1781 | void |
| 1782 | i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv) |
| 1783 | { |
| 1784 | struct drm_i915_gem_object *obj; |
| 1785 | |
| 1786 | list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) |
| 1787 | i915_gem_release_mmap(obj); |
| 1788 | } |
| 1789 | |
Imre Deak | 0fa8779 | 2013-01-07 21:47:35 +0200 | [diff] [blame] | 1790 | uint32_t |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1791 | i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode) |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1792 | { |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1793 | uint32_t gtt_size; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1794 | |
| 1795 | if (INTEL_INFO(dev)->gen >= 4 || |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1796 | tiling_mode == I915_TILING_NONE) |
| 1797 | return size; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1798 | |
| 1799 | /* Previous chips need a power-of-two fence region when tiling */ |
| 1800 | if (INTEL_INFO(dev)->gen == 3) |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1801 | gtt_size = 1024*1024; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1802 | else |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1803 | gtt_size = 512*1024; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1804 | |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1805 | while (gtt_size < size) |
| 1806 | gtt_size <<= 1; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1807 | |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1808 | return gtt_size; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1809 | } |
| 1810 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1811 | /** |
| 1812 | * i915_gem_get_gtt_alignment - return required GTT alignment for an object |
| 1813 | * @obj: object to check |
| 1814 | * |
| 1815 | * Return the required GTT alignment for an object, taking into account |
Daniel Vetter | 5e78330 | 2010-11-14 22:32:36 +0100 | [diff] [blame] | 1816 | * potential fence register mapping. |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1817 | */ |
Imre Deak | d865110c | 2013-01-07 21:47:33 +0200 | [diff] [blame] | 1818 | uint32_t |
| 1819 | i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size, |
| 1820 | int tiling_mode, bool fenced) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1821 | { |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1822 | /* |
| 1823 | * Minimum alignment is 4k (GTT page size), but might be greater |
| 1824 | * if a fence register is needed for the object. |
| 1825 | */ |
Imre Deak | d865110c | 2013-01-07 21:47:33 +0200 | [diff] [blame] | 1826 | if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) || |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1827 | tiling_mode == I915_TILING_NONE) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1828 | return 4096; |
| 1829 | |
| 1830 | /* |
| 1831 | * Previous chips need to be aligned to the size of the smallest |
| 1832 | * fence register that can contain the object. |
| 1833 | */ |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1834 | return i915_gem_get_gtt_size(dev, size, tiling_mode); |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 1835 | } |
| 1836 | |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1837 | static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj) |
| 1838 | { |
| 1839 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
| 1840 | int ret; |
| 1841 | |
David Herrmann | 0de2397 | 2013-07-24 21:07:52 +0200 | [diff] [blame] | 1842 | if (drm_vma_node_has_offset(&obj->base.vma_node)) |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1843 | return 0; |
| 1844 | |
Daniel Vetter | da494d7 | 2012-12-20 15:11:16 +0100 | [diff] [blame] | 1845 | dev_priv->mm.shrinker_no_lock_stealing = true; |
| 1846 | |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1847 | ret = drm_gem_create_mmap_offset(&obj->base); |
| 1848 | if (ret != -ENOSPC) |
Daniel Vetter | da494d7 | 2012-12-20 15:11:16 +0100 | [diff] [blame] | 1849 | goto out; |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1850 | |
| 1851 | /* Badly fragmented mmap space? The only way we can recover |
| 1852 | * space is by destroying unwanted objects. We can't randomly release |
| 1853 | * mmap_offsets as userspace expects them to be persistent for the |
| 1854 | * lifetime of the objects. The closest we can is to release the |
| 1855 | * offsets on purgeable objects by truncating it and marking it purged, |
| 1856 | * which prevents userspace from ever using that object again. |
| 1857 | */ |
Chris Wilson | 21ab4e7 | 2014-09-09 11:16:08 +0100 | [diff] [blame] | 1858 | i915_gem_shrink(dev_priv, |
| 1859 | obj->base.size >> PAGE_SHIFT, |
| 1860 | I915_SHRINK_BOUND | |
| 1861 | I915_SHRINK_UNBOUND | |
| 1862 | I915_SHRINK_PURGEABLE); |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1863 | ret = drm_gem_create_mmap_offset(&obj->base); |
| 1864 | if (ret != -ENOSPC) |
Daniel Vetter | da494d7 | 2012-12-20 15:11:16 +0100 | [diff] [blame] | 1865 | goto out; |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1866 | |
| 1867 | i915_gem_shrink_all(dev_priv); |
Daniel Vetter | da494d7 | 2012-12-20 15:11:16 +0100 | [diff] [blame] | 1868 | ret = drm_gem_create_mmap_offset(&obj->base); |
| 1869 | out: |
| 1870 | dev_priv->mm.shrinker_no_lock_stealing = false; |
| 1871 | |
| 1872 | return ret; |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1873 | } |
| 1874 | |
| 1875 | static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj) |
| 1876 | { |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1877 | drm_gem_free_mmap_offset(&obj->base); |
| 1878 | } |
| 1879 | |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 1880 | int |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 1881 | i915_gem_mmap_gtt(struct drm_file *file, |
| 1882 | struct drm_device *dev, |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 1883 | uint32_t handle, |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 1884 | uint64_t *offset) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1885 | { |
Chris Wilson | da761a6 | 2010-10-27 17:37:08 +0100 | [diff] [blame] | 1886 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1887 | struct drm_i915_gem_object *obj; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1888 | int ret; |
| 1889 | |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1890 | ret = i915_mutex_lock_interruptible(dev); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1891 | if (ret) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1892 | return ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1893 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 1894 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 1895 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1896 | ret = -ENOENT; |
| 1897 | goto unlock; |
| 1898 | } |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1899 | |
Ben Widawsky | 5d4545a | 2013-01-17 12:45:15 -0800 | [diff] [blame] | 1900 | if (obj->base.size > dev_priv->gtt.mappable_end) { |
Chris Wilson | da761a6 | 2010-10-27 17:37:08 +0100 | [diff] [blame] | 1901 | ret = -E2BIG; |
Eric Anholt | ff56b0b | 2011-10-31 23:16:21 -0700 | [diff] [blame] | 1902 | goto out; |
Chris Wilson | da761a6 | 2010-10-27 17:37:08 +0100 | [diff] [blame] | 1903 | } |
| 1904 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1905 | if (obj->madv != I915_MADV_WILLNEED) { |
Chris Wilson | bd9b6a4 | 2014-02-10 09:03:50 +0000 | [diff] [blame] | 1906 | DRM_DEBUG("Attempting to mmap a purgeable buffer\n"); |
Chris Wilson | 8c99e57 | 2014-01-31 11:34:58 +0000 | [diff] [blame] | 1907 | ret = -EFAULT; |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1908 | goto out; |
Chris Wilson | ab18282 | 2009-09-22 18:46:17 +0100 | [diff] [blame] | 1909 | } |
| 1910 | |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1911 | ret = i915_gem_object_create_mmap_offset(obj); |
| 1912 | if (ret) |
| 1913 | goto out; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1914 | |
David Herrmann | 0de2397 | 2013-07-24 21:07:52 +0200 | [diff] [blame] | 1915 | *offset = drm_vma_node_offset_addr(&obj->base.vma_node); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1916 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1917 | out: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1918 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1919 | unlock: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1920 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1921 | return ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1922 | } |
| 1923 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 1924 | /** |
| 1925 | * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing |
| 1926 | * @dev: DRM device |
| 1927 | * @data: GTT mapping ioctl data |
| 1928 | * @file: GEM object info |
| 1929 | * |
| 1930 | * Simply returns the fake offset to userspace so it can mmap it. |
| 1931 | * The mmap call will end up in drm_gem_mmap(), which will set things |
| 1932 | * up so we can get faults in the handler above. |
| 1933 | * |
| 1934 | * The fault handler will take care of binding the object into the GTT |
| 1935 | * (since it may have been evicted to make room for something), allocating |
| 1936 | * a fence register, and mapping the appropriate aperture address into |
| 1937 | * userspace. |
| 1938 | */ |
| 1939 | int |
| 1940 | i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data, |
| 1941 | struct drm_file *file) |
| 1942 | { |
| 1943 | struct drm_i915_gem_mmap_gtt *args = data; |
| 1944 | |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 1945 | return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 1946 | } |
| 1947 | |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 1948 | /* Immediately discard the backing storage */ |
| 1949 | static void |
| 1950 | i915_gem_object_truncate(struct drm_i915_gem_object *obj) |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1951 | { |
Chris Wilson | 4d6294bf | 2012-08-11 15:41:05 +0100 | [diff] [blame] | 1952 | i915_gem_object_free_mmap_offset(obj); |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1953 | |
Chris Wilson | 4d6294bf | 2012-08-11 15:41:05 +0100 | [diff] [blame] | 1954 | if (obj->base.filp == NULL) |
| 1955 | return; |
| 1956 | |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 1957 | /* Our goal here is to return as much of the memory as |
| 1958 | * is possible back to the system as we are called from OOM. |
| 1959 | * To do this we must instruct the shmfs to drop all of its |
| 1960 | * backing pages, *now*. |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1961 | */ |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 1962 | shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1); |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 1963 | obj->madv = __I915_MADV_PURGED; |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1964 | } |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1965 | |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 1966 | /* Try to discard unwanted pages */ |
| 1967 | static void |
| 1968 | i915_gem_object_invalidate(struct drm_i915_gem_object *obj) |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 1969 | { |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 1970 | struct address_space *mapping; |
| 1971 | |
| 1972 | switch (obj->madv) { |
| 1973 | case I915_MADV_DONTNEED: |
| 1974 | i915_gem_object_truncate(obj); |
| 1975 | case __I915_MADV_PURGED: |
| 1976 | return; |
| 1977 | } |
| 1978 | |
| 1979 | if (obj->base.filp == NULL) |
| 1980 | return; |
| 1981 | |
| 1982 | mapping = file_inode(obj->base.filp)->i_mapping, |
| 1983 | invalidate_mapping_pages(mapping, 0, (loff_t)-1); |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1984 | } |
| 1985 | |
Chris Wilson | 5cdf588 | 2010-09-27 15:51:07 +0100 | [diff] [blame] | 1986 | static void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1987 | i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1988 | { |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 1989 | struct sg_page_iter sg_iter; |
| 1990 | int ret; |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1991 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1992 | BUG_ON(obj->madv == __I915_MADV_PURGED); |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 1993 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1994 | ret = i915_gem_object_set_to_cpu_domain(obj, true); |
| 1995 | if (ret) { |
| 1996 | /* In the event of a disaster, abandon all caches and |
| 1997 | * hope for the best. |
| 1998 | */ |
| 1999 | WARN_ON(ret != -EIO); |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 2000 | i915_gem_clflush_object(obj, true); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2001 | obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 2002 | } |
| 2003 | |
Daniel Vetter | 6dacfd2 | 2011-09-12 21:30:02 +0200 | [diff] [blame] | 2004 | if (i915_gem_object_needs_bit17_swizzle(obj)) |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 2005 | i915_gem_object_save_bit_17_swizzle(obj); |
| 2006 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2007 | if (obj->madv == I915_MADV_DONTNEED) |
| 2008 | obj->dirty = 0; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2009 | |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2010 | for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) { |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 2011 | struct page *page = sg_page_iter_page(&sg_iter); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2012 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2013 | if (obj->dirty) |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2014 | set_page_dirty(page); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2015 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2016 | if (obj->madv == I915_MADV_WILLNEED) |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2017 | mark_page_accessed(page); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2018 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2019 | page_cache_release(page); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2020 | } |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2021 | obj->dirty = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2022 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2023 | sg_free_table(obj->pages); |
| 2024 | kfree(obj->pages); |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2025 | } |
| 2026 | |
Chris Wilson | dd624af | 2013-01-15 12:39:35 +0000 | [diff] [blame] | 2027 | int |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2028 | i915_gem_object_put_pages(struct drm_i915_gem_object *obj) |
| 2029 | { |
| 2030 | const struct drm_i915_gem_object_ops *ops = obj->ops; |
| 2031 | |
Chris Wilson | 2f745ad | 2012-09-04 21:02:58 +0100 | [diff] [blame] | 2032 | if (obj->pages == NULL) |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2033 | return 0; |
| 2034 | |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 2035 | if (obj->pages_pin_count) |
| 2036 | return -EBUSY; |
| 2037 | |
Ben Widawsky | 9843877 | 2013-07-31 17:00:12 -0700 | [diff] [blame] | 2038 | BUG_ON(i915_gem_obj_bound_any(obj)); |
Ben Widawsky | 3e12302 | 2013-07-31 17:00:04 -0700 | [diff] [blame] | 2039 | |
Chris Wilson | a2165e3 | 2012-12-03 11:49:00 +0000 | [diff] [blame] | 2040 | /* ->put_pages might need to allocate memory for the bit17 swizzle |
| 2041 | * array, hence protect them from being reaped by removing them from gtt |
| 2042 | * lists early. */ |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 2043 | list_del(&obj->global_list); |
Chris Wilson | a2165e3 | 2012-12-03 11:49:00 +0000 | [diff] [blame] | 2044 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2045 | ops->put_pages(obj); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2046 | obj->pages = NULL; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2047 | |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2048 | i915_gem_object_invalidate(obj); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2049 | |
| 2050 | return 0; |
| 2051 | } |
| 2052 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2053 | static int |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2054 | i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2055 | { |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2056 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2057 | int page_count, i; |
| 2058 | struct address_space *mapping; |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2059 | struct sg_table *st; |
| 2060 | struct scatterlist *sg; |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2061 | struct sg_page_iter sg_iter; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2062 | struct page *page; |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2063 | unsigned long last_pfn = 0; /* suppress gcc warning */ |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2064 | gfp_t gfp; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2065 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2066 | /* Assert that the object is not currently in any GPU domain. As it |
| 2067 | * wasn't in the GTT, there shouldn't be any way it could have been in |
| 2068 | * a GPU cache |
| 2069 | */ |
| 2070 | BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS); |
| 2071 | BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS); |
| 2072 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2073 | st = kmalloc(sizeof(*st), GFP_KERNEL); |
| 2074 | if (st == NULL) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2075 | return -ENOMEM; |
| 2076 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2077 | page_count = obj->base.size / PAGE_SIZE; |
| 2078 | if (sg_alloc_table(st, page_count, GFP_KERNEL)) { |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2079 | kfree(st); |
| 2080 | return -ENOMEM; |
| 2081 | } |
| 2082 | |
| 2083 | /* Get the list of pages out of our struct file. They'll be pinned |
| 2084 | * at this point until we release them. |
| 2085 | * |
| 2086 | * Fail silently without starting the shrinker |
| 2087 | */ |
Al Viro | 496ad9a | 2013-01-23 17:07:38 -0500 | [diff] [blame] | 2088 | mapping = file_inode(obj->base.filp)->i_mapping; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2089 | gfp = mapping_gfp_mask(mapping); |
Linus Torvalds | caf4919 | 2012-12-10 10:51:16 -0800 | [diff] [blame] | 2090 | gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2091 | gfp &= ~(__GFP_IO | __GFP_WAIT); |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2092 | sg = st->sgl; |
| 2093 | st->nents = 0; |
| 2094 | for (i = 0; i < page_count; i++) { |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2095 | page = shmem_read_mapping_page_gfp(mapping, i, gfp); |
| 2096 | if (IS_ERR(page)) { |
Chris Wilson | 21ab4e7 | 2014-09-09 11:16:08 +0100 | [diff] [blame] | 2097 | i915_gem_shrink(dev_priv, |
| 2098 | page_count, |
| 2099 | I915_SHRINK_BOUND | |
| 2100 | I915_SHRINK_UNBOUND | |
| 2101 | I915_SHRINK_PURGEABLE); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2102 | page = shmem_read_mapping_page_gfp(mapping, i, gfp); |
| 2103 | } |
| 2104 | if (IS_ERR(page)) { |
| 2105 | /* We've tried hard to allocate the memory by reaping |
| 2106 | * our own buffer, now let the real VM do its job and |
| 2107 | * go down in flames if truly OOM. |
| 2108 | */ |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2109 | i915_gem_shrink_all(dev_priv); |
David Herrmann | f461d1b | 2014-05-25 14:34:10 +0200 | [diff] [blame] | 2110 | page = shmem_read_mapping_page(mapping, i); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2111 | if (IS_ERR(page)) |
| 2112 | goto err_pages; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2113 | } |
Konrad Rzeszutek Wilk | 426729d | 2013-06-24 11:47:48 -0400 | [diff] [blame] | 2114 | #ifdef CONFIG_SWIOTLB |
| 2115 | if (swiotlb_nr_tbl()) { |
| 2116 | st->nents++; |
| 2117 | sg_set_page(sg, page, PAGE_SIZE, 0); |
| 2118 | sg = sg_next(sg); |
| 2119 | continue; |
| 2120 | } |
| 2121 | #endif |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2122 | if (!i || page_to_pfn(page) != last_pfn + 1) { |
| 2123 | if (i) |
| 2124 | sg = sg_next(sg); |
| 2125 | st->nents++; |
| 2126 | sg_set_page(sg, page, PAGE_SIZE, 0); |
| 2127 | } else { |
| 2128 | sg->length += PAGE_SIZE; |
| 2129 | } |
| 2130 | last_pfn = page_to_pfn(page); |
Daniel Vetter | 3bbbe70 | 2013-10-07 17:15:45 -0300 | [diff] [blame] | 2131 | |
| 2132 | /* Check that the i965g/gm workaround works. */ |
| 2133 | WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2134 | } |
Konrad Rzeszutek Wilk | 426729d | 2013-06-24 11:47:48 -0400 | [diff] [blame] | 2135 | #ifdef CONFIG_SWIOTLB |
| 2136 | if (!swiotlb_nr_tbl()) |
| 2137 | #endif |
| 2138 | sg_mark_end(sg); |
Chris Wilson | 74ce6b6 | 2012-10-19 15:51:06 +0100 | [diff] [blame] | 2139 | obj->pages = st; |
| 2140 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2141 | if (i915_gem_object_needs_bit17_swizzle(obj)) |
| 2142 | i915_gem_object_do_bit_17_swizzle(obj); |
| 2143 | |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 2144 | if (obj->tiling_mode != I915_TILING_NONE && |
| 2145 | dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) |
| 2146 | i915_gem_object_pin_pages(obj); |
| 2147 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2148 | return 0; |
| 2149 | |
| 2150 | err_pages: |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2151 | sg_mark_end(sg); |
| 2152 | for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 2153 | page_cache_release(sg_page_iter_page(&sg_iter)); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2154 | sg_free_table(st); |
| 2155 | kfree(st); |
Chris Wilson | 0820baf | 2014-03-25 13:23:03 +0000 | [diff] [blame] | 2156 | |
| 2157 | /* shmemfs first checks if there is enough memory to allocate the page |
| 2158 | * and reports ENOSPC should there be insufficient, along with the usual |
| 2159 | * ENOMEM for a genuine allocation failure. |
| 2160 | * |
| 2161 | * We use ENOSPC in our driver to mean that we have run out of aperture |
| 2162 | * space and so want to translate the error from shmemfs back to our |
| 2163 | * usual understanding of ENOMEM. |
| 2164 | */ |
| 2165 | if (PTR_ERR(page) == -ENOSPC) |
| 2166 | return -ENOMEM; |
| 2167 | else |
| 2168 | return PTR_ERR(page); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2169 | } |
| 2170 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2171 | /* Ensure that the associated pages are gathered from the backing storage |
| 2172 | * and pinned into our object. i915_gem_object_get_pages() may be called |
| 2173 | * multiple times before they are released by a single call to |
| 2174 | * i915_gem_object_put_pages() - once the pages are no longer referenced |
| 2175 | * either as a result of memory pressure (reaping pages under the shrinker) |
| 2176 | * or as the object is itself released. |
| 2177 | */ |
| 2178 | int |
| 2179 | i915_gem_object_get_pages(struct drm_i915_gem_object *obj) |
| 2180 | { |
| 2181 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
| 2182 | const struct drm_i915_gem_object_ops *ops = obj->ops; |
| 2183 | int ret; |
| 2184 | |
Chris Wilson | 2f745ad | 2012-09-04 21:02:58 +0100 | [diff] [blame] | 2185 | if (obj->pages) |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2186 | return 0; |
| 2187 | |
Chris Wilson | 43e28f0 | 2013-01-08 10:53:09 +0000 | [diff] [blame] | 2188 | if (obj->madv != I915_MADV_WILLNEED) { |
Chris Wilson | bd9b6a4 | 2014-02-10 09:03:50 +0000 | [diff] [blame] | 2189 | DRM_DEBUG("Attempting to obtain a purgeable object\n"); |
Chris Wilson | 8c99e57 | 2014-01-31 11:34:58 +0000 | [diff] [blame] | 2190 | return -EFAULT; |
Chris Wilson | 43e28f0 | 2013-01-08 10:53:09 +0000 | [diff] [blame] | 2191 | } |
| 2192 | |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 2193 | BUG_ON(obj->pages_pin_count); |
| 2194 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2195 | ret = ops->get_pages(obj); |
| 2196 | if (ret) |
| 2197 | return ret; |
| 2198 | |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 2199 | list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list); |
Chris Wilson | ee28637 | 2015-04-07 16:20:25 +0100 | [diff] [blame] | 2200 | |
| 2201 | obj->get_page.sg = obj->pages->sgl; |
| 2202 | obj->get_page.last = 0; |
| 2203 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2204 | return 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2205 | } |
| 2206 | |
Ben Widawsky | e2d05a8 | 2013-09-24 09:57:58 -0700 | [diff] [blame] | 2207 | static void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2208 | i915_gem_object_move_to_active(struct drm_i915_gem_object *obj, |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2209 | struct intel_engine_cs *ring) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2210 | { |
John Harrison | 41c5241 | 2014-11-24 18:49:43 +0000 | [diff] [blame] | 2211 | struct drm_i915_gem_request *req; |
| 2212 | struct intel_engine_cs *old_ring; |
Daniel Vetter | 617dbe2 | 2010-02-11 22:16:02 +0100 | [diff] [blame] | 2213 | |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2214 | BUG_ON(ring == NULL); |
John Harrison | 41c5241 | 2014-11-24 18:49:43 +0000 | [diff] [blame] | 2215 | |
| 2216 | req = intel_ring_get_request(ring); |
| 2217 | old_ring = i915_gem_request_get_ring(obj->last_read_req); |
| 2218 | |
| 2219 | if (old_ring != ring && obj->last_write_req) { |
John Harrison | 97b2a6a | 2014-11-24 18:49:26 +0000 | [diff] [blame] | 2220 | /* Keep the request relative to the current ring */ |
| 2221 | i915_gem_request_assign(&obj->last_write_req, req); |
Chris Wilson | 02978ff | 2013-07-09 09:22:39 +0100 | [diff] [blame] | 2222 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2223 | |
| 2224 | /* Add a reference if we're newly entering the active list. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2225 | if (!obj->active) { |
| 2226 | drm_gem_object_reference(&obj->base); |
| 2227 | obj->active = 1; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2228 | } |
Daniel Vetter | e35a41d | 2010-02-11 22:13:59 +0100 | [diff] [blame] | 2229 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2230 | list_move_tail(&obj->ring_list, &ring->active_list); |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2231 | |
John Harrison | 97b2a6a | 2014-11-24 18:49:26 +0000 | [diff] [blame] | 2232 | i915_gem_request_assign(&obj->last_read_req, req); |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2233 | } |
| 2234 | |
Ben Widawsky | e2d05a8 | 2013-09-24 09:57:58 -0700 | [diff] [blame] | 2235 | void i915_vma_move_to_active(struct i915_vma *vma, |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2236 | struct intel_engine_cs *ring) |
Ben Widawsky | e2d05a8 | 2013-09-24 09:57:58 -0700 | [diff] [blame] | 2237 | { |
| 2238 | list_move_tail(&vma->mm_list, &vma->vm->active_list); |
| 2239 | return i915_gem_object_move_to_active(vma->obj, ring); |
| 2240 | } |
| 2241 | |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2242 | static void |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2243 | i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj) |
| 2244 | { |
Ben Widawsky | feb822c | 2013-12-06 14:10:51 -0800 | [diff] [blame] | 2245 | struct i915_vma *vma; |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2246 | |
Chris Wilson | 65ce302 | 2012-07-20 12:41:02 +0100 | [diff] [blame] | 2247 | BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS); |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2248 | BUG_ON(!obj->active); |
Chris Wilson | 65ce302 | 2012-07-20 12:41:02 +0100 | [diff] [blame] | 2249 | |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2250 | list_for_each_entry(vma, &obj->vma_list, vma_link) { |
| 2251 | if (!list_empty(&vma->mm_list)) |
| 2252 | list_move_tail(&vma->mm_list, &vma->vm->inactive_list); |
Ben Widawsky | feb822c | 2013-12-06 14:10:51 -0800 | [diff] [blame] | 2253 | } |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2254 | |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 2255 | intel_fb_obj_flush(obj, true); |
| 2256 | |
Chris Wilson | 65ce302 | 2012-07-20 12:41:02 +0100 | [diff] [blame] | 2257 | list_del_init(&obj->ring_list); |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2258 | |
John Harrison | 97b2a6a | 2014-11-24 18:49:26 +0000 | [diff] [blame] | 2259 | i915_gem_request_assign(&obj->last_read_req, NULL); |
| 2260 | i915_gem_request_assign(&obj->last_write_req, NULL); |
Chris Wilson | 65ce302 | 2012-07-20 12:41:02 +0100 | [diff] [blame] | 2261 | obj->base.write_domain = 0; |
| 2262 | |
John Harrison | 97b2a6a | 2014-11-24 18:49:26 +0000 | [diff] [blame] | 2263 | i915_gem_request_assign(&obj->last_fenced_req, NULL); |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2264 | |
| 2265 | obj->active = 0; |
| 2266 | drm_gem_object_unreference(&obj->base); |
| 2267 | |
| 2268 | WARN_ON(i915_verify_lists(dev)); |
Eric Anholt | ce44b0e | 2008-11-06 16:00:31 -0800 | [diff] [blame] | 2269 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2270 | |
Chris Wilson | c8725f3 | 2014-03-17 12:21:55 +0000 | [diff] [blame] | 2271 | static void |
| 2272 | i915_gem_object_retire(struct drm_i915_gem_object *obj) |
| 2273 | { |
John Harrison | 41c5241 | 2014-11-24 18:49:43 +0000 | [diff] [blame] | 2274 | if (obj->last_read_req == NULL) |
Chris Wilson | c8725f3 | 2014-03-17 12:21:55 +0000 | [diff] [blame] | 2275 | return; |
| 2276 | |
John Harrison | 1b5a433 | 2014-11-24 18:49:42 +0000 | [diff] [blame] | 2277 | if (i915_gem_request_completed(obj->last_read_req, true)) |
Chris Wilson | c8725f3 | 2014-03-17 12:21:55 +0000 | [diff] [blame] | 2278 | i915_gem_object_move_to_inactive(obj); |
| 2279 | } |
| 2280 | |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2281 | static int |
Mika Kuoppala | fca26bb | 2012-12-19 11:13:08 +0200 | [diff] [blame] | 2282 | i915_gem_init_seqno(struct drm_device *dev, u32 seqno) |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 2283 | { |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2284 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2285 | struct intel_engine_cs *ring; |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2286 | int ret, i, j; |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 2287 | |
Chris Wilson | 107f27a5 | 2012-12-10 13:56:17 +0200 | [diff] [blame] | 2288 | /* Carefully retire all requests without writing to the rings */ |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2289 | for_each_ring(ring, dev_priv, i) { |
Chris Wilson | 107f27a5 | 2012-12-10 13:56:17 +0200 | [diff] [blame] | 2290 | ret = intel_ring_idle(ring); |
| 2291 | if (ret) |
| 2292 | return ret; |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2293 | } |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2294 | i915_gem_retire_requests(dev); |
Chris Wilson | 107f27a5 | 2012-12-10 13:56:17 +0200 | [diff] [blame] | 2295 | |
| 2296 | /* Finally reset hw state */ |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2297 | for_each_ring(ring, dev_priv, i) { |
Mika Kuoppala | fca26bb | 2012-12-19 11:13:08 +0200 | [diff] [blame] | 2298 | intel_ring_init_seqno(ring, seqno); |
Mika Kuoppala | 498d2ac | 2012-12-04 15:12:04 +0200 | [diff] [blame] | 2299 | |
Ben Widawsky | ebc348b | 2014-04-29 14:52:28 -0700 | [diff] [blame] | 2300 | for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++) |
| 2301 | ring->semaphore.sync_seqno[j] = 0; |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2302 | } |
| 2303 | |
| 2304 | return 0; |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 2305 | } |
| 2306 | |
Mika Kuoppala | fca26bb | 2012-12-19 11:13:08 +0200 | [diff] [blame] | 2307 | int i915_gem_set_seqno(struct drm_device *dev, u32 seqno) |
| 2308 | { |
| 2309 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2310 | int ret; |
| 2311 | |
| 2312 | if (seqno == 0) |
| 2313 | return -EINVAL; |
| 2314 | |
| 2315 | /* HWS page needs to be set less than what we |
| 2316 | * will inject to ring |
| 2317 | */ |
| 2318 | ret = i915_gem_init_seqno(dev, seqno - 1); |
| 2319 | if (ret) |
| 2320 | return ret; |
| 2321 | |
| 2322 | /* Carefully set the last_seqno value so that wrap |
| 2323 | * detection still works |
| 2324 | */ |
| 2325 | dev_priv->next_seqno = seqno; |
| 2326 | dev_priv->last_seqno = seqno - 1; |
| 2327 | if (dev_priv->last_seqno == 0) |
| 2328 | dev_priv->last_seqno--; |
| 2329 | |
| 2330 | return 0; |
| 2331 | } |
| 2332 | |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2333 | int |
| 2334 | i915_gem_get_seqno(struct drm_device *dev, u32 *seqno) |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 2335 | { |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2336 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 2337 | |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2338 | /* reserve 0 for non-seqno */ |
| 2339 | if (dev_priv->next_seqno == 0) { |
Mika Kuoppala | fca26bb | 2012-12-19 11:13:08 +0200 | [diff] [blame] | 2340 | int ret = i915_gem_init_seqno(dev, 0); |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2341 | if (ret) |
| 2342 | return ret; |
| 2343 | |
| 2344 | dev_priv->next_seqno = 1; |
| 2345 | } |
| 2346 | |
Mika Kuoppala | f72b343 | 2012-12-10 15:41:48 +0200 | [diff] [blame] | 2347 | *seqno = dev_priv->last_seqno = dev_priv->next_seqno++; |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2348 | return 0; |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 2349 | } |
| 2350 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2351 | int __i915_add_request(struct intel_engine_cs *ring, |
Mika Kuoppala | 0025c07 | 2013-06-12 12:35:30 +0300 | [diff] [blame] | 2352 | struct drm_file *file, |
John Harrison | 9400ae5 | 2014-11-24 18:49:36 +0000 | [diff] [blame] | 2353 | struct drm_i915_gem_object *obj) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2354 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 2355 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
Chris Wilson | acb868d | 2012-09-26 13:47:30 +0100 | [diff] [blame] | 2356 | struct drm_i915_gem_request *request; |
Oscar Mateo | 48e29f5 | 2014-07-24 17:04:29 +0100 | [diff] [blame] | 2357 | struct intel_ringbuffer *ringbuf; |
Nick Hoath | 6d3d827 | 2015-01-15 13:10:39 +0000 | [diff] [blame] | 2358 | u32 request_start; |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 2359 | int ret; |
| 2360 | |
John Harrison | 6259cea | 2014-11-24 18:49:29 +0000 | [diff] [blame] | 2361 | request = ring->outstanding_lazy_request; |
Oscar Mateo | 48e29f5 | 2014-07-24 17:04:29 +0100 | [diff] [blame] | 2362 | if (WARN_ON(request == NULL)) |
| 2363 | return -ENOMEM; |
| 2364 | |
| 2365 | if (i915.enable_execlists) { |
Nick Hoath | 2107637 | 2015-01-15 13:10:38 +0000 | [diff] [blame] | 2366 | ringbuf = request->ctx->engine[ring->id].ringbuf; |
Oscar Mateo | 48e29f5 | 2014-07-24 17:04:29 +0100 | [diff] [blame] | 2367 | } else |
| 2368 | ringbuf = ring->buffer; |
| 2369 | |
| 2370 | request_start = intel_ring_get_tail(ringbuf); |
Daniel Vetter | cc889e0 | 2012-06-13 20:45:19 +0200 | [diff] [blame] | 2371 | /* |
| 2372 | * Emit any outstanding flushes - execbuf can fail to emit the flush |
| 2373 | * after having emitted the batchbuffer command. Hence we need to fix |
| 2374 | * things up similar to emitting the lazy request. The difference here |
| 2375 | * is that the flush _must_ happen before the next request, no matter |
| 2376 | * what. |
| 2377 | */ |
Oscar Mateo | 48e29f5 | 2014-07-24 17:04:29 +0100 | [diff] [blame] | 2378 | if (i915.enable_execlists) { |
Nick Hoath | 2107637 | 2015-01-15 13:10:38 +0000 | [diff] [blame] | 2379 | ret = logical_ring_flush_all_caches(ringbuf, request->ctx); |
Oscar Mateo | 48e29f5 | 2014-07-24 17:04:29 +0100 | [diff] [blame] | 2380 | if (ret) |
| 2381 | return ret; |
| 2382 | } else { |
| 2383 | ret = intel_ring_flush_all_caches(ring); |
| 2384 | if (ret) |
| 2385 | return ret; |
| 2386 | } |
Daniel Vetter | cc889e0 | 2012-06-13 20:45:19 +0200 | [diff] [blame] | 2387 | |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 2388 | /* Record the position of the start of the request so that |
| 2389 | * should we detect the updated seqno part-way through the |
| 2390 | * GPU processing the request, we never over-estimate the |
| 2391 | * position of the head. |
| 2392 | */ |
Nick Hoath | 6d3d827 | 2015-01-15 13:10:39 +0000 | [diff] [blame] | 2393 | request->postfix = intel_ring_get_tail(ringbuf); |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 2394 | |
Oscar Mateo | 48e29f5 | 2014-07-24 17:04:29 +0100 | [diff] [blame] | 2395 | if (i915.enable_execlists) { |
Nick Hoath | 72f95af | 2015-01-15 13:10:37 +0000 | [diff] [blame] | 2396 | ret = ring->emit_request(ringbuf, request); |
Oscar Mateo | 48e29f5 | 2014-07-24 17:04:29 +0100 | [diff] [blame] | 2397 | if (ret) |
| 2398 | return ret; |
| 2399 | } else { |
| 2400 | ret = ring->add_request(ring); |
| 2401 | if (ret) |
| 2402 | return ret; |
| 2403 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2404 | |
Mika Kuoppala | 7d736f4 | 2013-06-12 15:01:39 +0300 | [diff] [blame] | 2405 | request->head = request_start; |
Nick Hoath | 6d3d827 | 2015-01-15 13:10:39 +0000 | [diff] [blame] | 2406 | request->tail = intel_ring_get_tail(ringbuf); |
Mika Kuoppala | 7d736f4 | 2013-06-12 15:01:39 +0300 | [diff] [blame] | 2407 | |
| 2408 | /* Whilst this request exists, batch_obj will be on the |
| 2409 | * active_list, and so will hold the active reference. Only when this |
| 2410 | * request is retired will the the batch_obj be moved onto the |
| 2411 | * inactive_list and lose its active reference. Hence we do not need |
| 2412 | * to explicitly hold another reference here. |
| 2413 | */ |
Chris Wilson | 9a7e0c2 | 2013-08-26 19:50:54 -0300 | [diff] [blame] | 2414 | request->batch_obj = obj; |
Mika Kuoppala | 0e50e96 | 2013-05-02 16:48:08 +0300 | [diff] [blame] | 2415 | |
Oscar Mateo | 48e29f5 | 2014-07-24 17:04:29 +0100 | [diff] [blame] | 2416 | if (!i915.enable_execlists) { |
| 2417 | /* Hold a reference to the current context so that we can inspect |
| 2418 | * it later in case a hangcheck error event fires. |
| 2419 | */ |
| 2420 | request->ctx = ring->last_context; |
| 2421 | if (request->ctx) |
| 2422 | i915_gem_context_reference(request->ctx); |
| 2423 | } |
Mika Kuoppala | 0e50e96 | 2013-05-02 16:48:08 +0300 | [diff] [blame] | 2424 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2425 | request->emitted_jiffies = jiffies; |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2426 | list_add_tail(&request->list, &ring->request_list); |
Chris Wilson | 3bb73ab | 2012-07-20 12:40:59 +0100 | [diff] [blame] | 2427 | request->file_priv = NULL; |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2428 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2429 | if (file) { |
| 2430 | struct drm_i915_file_private *file_priv = file->driver_priv; |
| 2431 | |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 2432 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 2433 | request->file_priv = file_priv; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 2434 | list_add_tail(&request->client_list, |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 2435 | &file_priv->mm.request_list); |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 2436 | spin_unlock(&file_priv->mm.lock); |
Mika Kuoppala | 071c92d | 2015-02-12 10:26:02 +0200 | [diff] [blame] | 2437 | |
| 2438 | request->pid = get_pid(task_pid(current)); |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 2439 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2440 | |
John Harrison | 74328ee | 2014-11-24 18:49:38 +0000 | [diff] [blame] | 2441 | trace_i915_gem_request_add(request); |
John Harrison | 6259cea | 2014-11-24 18:49:29 +0000 | [diff] [blame] | 2442 | ring->outstanding_lazy_request = NULL; |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2443 | |
Daniel Vetter | 8725548 | 2014-11-19 20:36:48 +0100 | [diff] [blame] | 2444 | i915_queue_hangcheck(ring->dev); |
Mika Kuoppala | 10cd45b | 2013-07-03 17:22:08 +0300 | [diff] [blame] | 2445 | |
Daniel Vetter | 8725548 | 2014-11-19 20:36:48 +0100 | [diff] [blame] | 2446 | queue_delayed_work(dev_priv->wq, |
| 2447 | &dev_priv->mm.retire_work, |
| 2448 | round_jiffies_up_relative(HZ)); |
| 2449 | intel_mark_busy(dev_priv->dev); |
Daniel Vetter | cc889e0 | 2012-06-13 20:45:19 +0200 | [diff] [blame] | 2450 | |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 2451 | return 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2452 | } |
| 2453 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 2454 | static inline void |
| 2455 | i915_gem_request_remove_from_client(struct drm_i915_gem_request *request) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2456 | { |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 2457 | struct drm_i915_file_private *file_priv = request->file_priv; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2458 | |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 2459 | if (!file_priv) |
| 2460 | return; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2461 | |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 2462 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2463 | list_del(&request->client_list); |
| 2464 | request->file_priv = NULL; |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 2465 | spin_unlock(&file_priv->mm.lock); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2466 | } |
| 2467 | |
Mika Kuoppala | 939fd76 | 2014-01-30 19:04:44 +0200 | [diff] [blame] | 2468 | static bool i915_context_is_banned(struct drm_i915_private *dev_priv, |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 2469 | const struct intel_context *ctx) |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 2470 | { |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2471 | unsigned long elapsed; |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 2472 | |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2473 | elapsed = get_seconds() - ctx->hang_stats.guilty_ts; |
| 2474 | |
| 2475 | if (ctx->hang_stats.banned) |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 2476 | return true; |
| 2477 | |
Chris Wilson | 676fa57 | 2014-12-24 08:13:39 -0800 | [diff] [blame] | 2478 | if (ctx->hang_stats.ban_period_seconds && |
| 2479 | elapsed <= ctx->hang_stats.ban_period_seconds) { |
Ville Syrjälä | ccc7bed | 2014-02-21 16:26:47 +0200 | [diff] [blame] | 2480 | if (!i915_gem_context_is_default(ctx)) { |
Mika Kuoppala | 3fac897 | 2014-01-30 16:05:48 +0200 | [diff] [blame] | 2481 | DRM_DEBUG("context hanging too fast, banning!\n"); |
Ville Syrjälä | ccc7bed | 2014-02-21 16:26:47 +0200 | [diff] [blame] | 2482 | return true; |
Mika Kuoppala | 88b4aa8 | 2014-03-28 18:18:18 +0200 | [diff] [blame] | 2483 | } else if (i915_stop_ring_allow_ban(dev_priv)) { |
| 2484 | if (i915_stop_ring_allow_warn(dev_priv)) |
| 2485 | DRM_ERROR("gpu hanging too fast, banning!\n"); |
Ville Syrjälä | ccc7bed | 2014-02-21 16:26:47 +0200 | [diff] [blame] | 2486 | return true; |
Mika Kuoppala | 3fac897 | 2014-01-30 16:05:48 +0200 | [diff] [blame] | 2487 | } |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 2488 | } |
| 2489 | |
| 2490 | return false; |
| 2491 | } |
| 2492 | |
Mika Kuoppala | 939fd76 | 2014-01-30 19:04:44 +0200 | [diff] [blame] | 2493 | static void i915_set_reset_status(struct drm_i915_private *dev_priv, |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 2494 | struct intel_context *ctx, |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2495 | const bool guilty) |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2496 | { |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2497 | struct i915_ctx_hang_stats *hs; |
| 2498 | |
| 2499 | if (WARN_ON(!ctx)) |
| 2500 | return; |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2501 | |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2502 | hs = &ctx->hang_stats; |
| 2503 | |
| 2504 | if (guilty) { |
Mika Kuoppala | 939fd76 | 2014-01-30 19:04:44 +0200 | [diff] [blame] | 2505 | hs->banned = i915_context_is_banned(dev_priv, ctx); |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2506 | hs->batch_active++; |
| 2507 | hs->guilty_ts = get_seconds(); |
| 2508 | } else { |
| 2509 | hs->batch_pending++; |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2510 | } |
| 2511 | } |
| 2512 | |
Mika Kuoppala | 0e50e96 | 2013-05-02 16:48:08 +0300 | [diff] [blame] | 2513 | static void i915_gem_free_request(struct drm_i915_gem_request *request) |
| 2514 | { |
| 2515 | list_del(&request->list); |
| 2516 | i915_gem_request_remove_from_client(request); |
| 2517 | |
Mika Kuoppala | 071c92d | 2015-02-12 10:26:02 +0200 | [diff] [blame] | 2518 | put_pid(request->pid); |
| 2519 | |
John Harrison | abfe262 | 2014-11-24 18:49:24 +0000 | [diff] [blame] | 2520 | i915_gem_request_unreference(request); |
| 2521 | } |
| 2522 | |
| 2523 | void i915_gem_request_free(struct kref *req_ref) |
| 2524 | { |
| 2525 | struct drm_i915_gem_request *req = container_of(req_ref, |
| 2526 | typeof(*req), ref); |
| 2527 | struct intel_context *ctx = req->ctx; |
| 2528 | |
Thomas Daniel | 0794aed | 2014-11-25 10:39:25 +0000 | [diff] [blame] | 2529 | if (ctx) { |
| 2530 | if (i915.enable_execlists) { |
John Harrison | abfe262 | 2014-11-24 18:49:24 +0000 | [diff] [blame] | 2531 | struct intel_engine_cs *ring = req->ring; |
Mika Kuoppala | 0e50e96 | 2013-05-02 16:48:08 +0300 | [diff] [blame] | 2532 | |
Thomas Daniel | 0794aed | 2014-11-25 10:39:25 +0000 | [diff] [blame] | 2533 | if (ctx != ring->default_context) |
| 2534 | intel_lr_context_unpin(ring, ctx); |
| 2535 | } |
John Harrison | abfe262 | 2014-11-24 18:49:24 +0000 | [diff] [blame] | 2536 | |
Oscar Mateo | dcb4c12 | 2014-11-13 10:28:10 +0000 | [diff] [blame] | 2537 | i915_gem_context_unreference(ctx); |
| 2538 | } |
John Harrison | abfe262 | 2014-11-24 18:49:24 +0000 | [diff] [blame] | 2539 | |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 2540 | kmem_cache_free(req->i915->requests, req); |
Mika Kuoppala | 0e50e96 | 2013-05-02 16:48:08 +0300 | [diff] [blame] | 2541 | } |
| 2542 | |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 2543 | int i915_gem_request_alloc(struct intel_engine_cs *ring, |
| 2544 | struct intel_context *ctx) |
| 2545 | { |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 2546 | struct drm_i915_private *dev_priv = to_i915(ring->dev); |
| 2547 | struct drm_i915_gem_request *rq; |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 2548 | int ret; |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 2549 | |
| 2550 | if (ring->outstanding_lazy_request) |
| 2551 | return 0; |
| 2552 | |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 2553 | rq = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL); |
| 2554 | if (rq == NULL) |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 2555 | return -ENOMEM; |
| 2556 | |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 2557 | kref_init(&rq->ref); |
| 2558 | rq->i915 = dev_priv; |
| 2559 | |
| 2560 | ret = i915_gem_get_seqno(ring->dev, &rq->seqno); |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 2561 | if (ret) { |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 2562 | kfree(rq); |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 2563 | return ret; |
| 2564 | } |
| 2565 | |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 2566 | rq->ring = ring; |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 2567 | |
| 2568 | if (i915.enable_execlists) |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 2569 | ret = intel_logical_ring_alloc_request_extras(rq, ctx); |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 2570 | else |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 2571 | ret = intel_ring_alloc_request_extras(rq); |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 2572 | if (ret) { |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 2573 | kfree(rq); |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 2574 | return ret; |
| 2575 | } |
| 2576 | |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 2577 | ring->outstanding_lazy_request = rq; |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 2578 | return 0; |
| 2579 | } |
| 2580 | |
Chris Wilson | 8d9fc7f | 2014-02-25 17:11:23 +0200 | [diff] [blame] | 2581 | struct drm_i915_gem_request * |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2582 | i915_gem_find_active_request(struct intel_engine_cs *ring) |
Chris Wilson | 9375e44 | 2010-09-19 12:21:28 +0100 | [diff] [blame] | 2583 | { |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2584 | struct drm_i915_gem_request *request; |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2585 | |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2586 | list_for_each_entry(request, &ring->request_list, list) { |
John Harrison | 1b5a433 | 2014-11-24 18:49:42 +0000 | [diff] [blame] | 2587 | if (i915_gem_request_completed(request, false)) |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2588 | continue; |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2589 | |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2590 | return request; |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2591 | } |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2592 | |
| 2593 | return NULL; |
| 2594 | } |
| 2595 | |
| 2596 | static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv, |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2597 | struct intel_engine_cs *ring) |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2598 | { |
| 2599 | struct drm_i915_gem_request *request; |
| 2600 | bool ring_hung; |
| 2601 | |
Chris Wilson | 8d9fc7f | 2014-02-25 17:11:23 +0200 | [diff] [blame] | 2602 | request = i915_gem_find_active_request(ring); |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2603 | |
| 2604 | if (request == NULL) |
| 2605 | return; |
| 2606 | |
| 2607 | ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG; |
| 2608 | |
Mika Kuoppala | 939fd76 | 2014-01-30 19:04:44 +0200 | [diff] [blame] | 2609 | i915_set_reset_status(dev_priv, request->ctx, ring_hung); |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2610 | |
| 2611 | list_for_each_entry_continue(request, &ring->request_list, list) |
Mika Kuoppala | 939fd76 | 2014-01-30 19:04:44 +0200 | [diff] [blame] | 2612 | i915_set_reset_status(dev_priv, request->ctx, false); |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2613 | } |
| 2614 | |
| 2615 | static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv, |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2616 | struct intel_engine_cs *ring) |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2617 | { |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 2618 | while (!list_empty(&ring->active_list)) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2619 | struct drm_i915_gem_object *obj; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2620 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2621 | obj = list_first_entry(&ring->active_list, |
| 2622 | struct drm_i915_gem_object, |
| 2623 | ring_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2624 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2625 | i915_gem_object_move_to_inactive(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2626 | } |
Ben Widawsky | 1d62bee | 2014-01-01 10:15:13 -0800 | [diff] [blame] | 2627 | |
| 2628 | /* |
Oscar Mateo | dcb4c12 | 2014-11-13 10:28:10 +0000 | [diff] [blame] | 2629 | * Clear the execlists queue up before freeing the requests, as those |
| 2630 | * are the ones that keep the context and ringbuffer backing objects |
| 2631 | * pinned in place. |
| 2632 | */ |
| 2633 | while (!list_empty(&ring->execlist_queue)) { |
Nick Hoath | 6d3d827 | 2015-01-15 13:10:39 +0000 | [diff] [blame] | 2634 | struct drm_i915_gem_request *submit_req; |
Oscar Mateo | dcb4c12 | 2014-11-13 10:28:10 +0000 | [diff] [blame] | 2635 | |
| 2636 | submit_req = list_first_entry(&ring->execlist_queue, |
Nick Hoath | 6d3d827 | 2015-01-15 13:10:39 +0000 | [diff] [blame] | 2637 | struct drm_i915_gem_request, |
Oscar Mateo | dcb4c12 | 2014-11-13 10:28:10 +0000 | [diff] [blame] | 2638 | execlist_link); |
| 2639 | list_del(&submit_req->execlist_link); |
Mika Kuoppala | 1197b4f | 2015-01-13 11:32:24 +0200 | [diff] [blame] | 2640 | |
| 2641 | if (submit_req->ctx != ring->default_context) |
| 2642 | intel_lr_context_unpin(ring, submit_req->ctx); |
| 2643 | |
Nick Hoath | b3a3899 | 2015-02-19 16:30:47 +0000 | [diff] [blame] | 2644 | i915_gem_request_unreference(submit_req); |
Oscar Mateo | dcb4c12 | 2014-11-13 10:28:10 +0000 | [diff] [blame] | 2645 | } |
| 2646 | |
| 2647 | /* |
Ben Widawsky | 1d62bee | 2014-01-01 10:15:13 -0800 | [diff] [blame] | 2648 | * We must free the requests after all the corresponding objects have |
| 2649 | * been moved off active lists. Which is the same order as the normal |
| 2650 | * retire_requests function does. This is important if object hold |
| 2651 | * implicit references on things like e.g. ppgtt address spaces through |
| 2652 | * the request. |
| 2653 | */ |
| 2654 | while (!list_empty(&ring->request_list)) { |
| 2655 | struct drm_i915_gem_request *request; |
| 2656 | |
| 2657 | request = list_first_entry(&ring->request_list, |
| 2658 | struct drm_i915_gem_request, |
| 2659 | list); |
| 2660 | |
| 2661 | i915_gem_free_request(request); |
| 2662 | } |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 2663 | |
John Harrison | 6259cea | 2014-11-24 18:49:29 +0000 | [diff] [blame] | 2664 | /* This may not have been flushed before the reset, so clean it now */ |
| 2665 | i915_gem_request_assign(&ring->outstanding_lazy_request, NULL); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2666 | } |
| 2667 | |
Chris Wilson | 19b2dbd | 2013-06-12 10:15:12 +0100 | [diff] [blame] | 2668 | void i915_gem_restore_fences(struct drm_device *dev) |
Chris Wilson | 312817a | 2010-11-22 11:50:11 +0000 | [diff] [blame] | 2669 | { |
| 2670 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2671 | int i; |
| 2672 | |
Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 2673 | for (i = 0; i < dev_priv->num_fence_regs; i++) { |
Chris Wilson | 312817a | 2010-11-22 11:50:11 +0000 | [diff] [blame] | 2674 | struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i]; |
Chris Wilson | 7d2cb39 | 2010-11-27 17:38:29 +0000 | [diff] [blame] | 2675 | |
Daniel Vetter | 94a335d | 2013-07-17 14:51:28 +0200 | [diff] [blame] | 2676 | /* |
| 2677 | * Commit delayed tiling changes if we have an object still |
| 2678 | * attached to the fence, otherwise just clear the fence. |
| 2679 | */ |
| 2680 | if (reg->obj) { |
| 2681 | i915_gem_object_update_fence(reg->obj, reg, |
| 2682 | reg->obj->tiling_mode); |
| 2683 | } else { |
| 2684 | i915_gem_write_fence(dev, i, NULL); |
| 2685 | } |
Chris Wilson | 312817a | 2010-11-22 11:50:11 +0000 | [diff] [blame] | 2686 | } |
| 2687 | } |
| 2688 | |
Chris Wilson | 069efc1 | 2010-09-30 16:53:18 +0100 | [diff] [blame] | 2689 | void i915_gem_reset(struct drm_device *dev) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2690 | { |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 2691 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2692 | struct intel_engine_cs *ring; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2693 | int i; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2694 | |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2695 | /* |
| 2696 | * Before we free the objects from the requests, we need to inspect |
| 2697 | * them for finding the guilty party. As the requests only borrow |
| 2698 | * their reference to the objects, the inspection must be done first. |
| 2699 | */ |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 2700 | for_each_ring(ring, dev_priv, i) |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2701 | i915_gem_reset_ring_status(dev_priv, ring); |
| 2702 | |
| 2703 | for_each_ring(ring, dev_priv, i) |
| 2704 | i915_gem_reset_ring_cleanup(dev_priv, ring); |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 2705 | |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 2706 | i915_gem_context_reset(dev); |
| 2707 | |
Chris Wilson | 19b2dbd | 2013-06-12 10:15:12 +0100 | [diff] [blame] | 2708 | i915_gem_restore_fences(dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2709 | } |
| 2710 | |
| 2711 | /** |
| 2712 | * This function clears the request list as sequence numbers are passed. |
| 2713 | */ |
Chris Wilson | 1cf0ba1 | 2014-05-05 09:07:33 +0100 | [diff] [blame] | 2714 | void |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2715 | i915_gem_retire_requests_ring(struct intel_engine_cs *ring) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2716 | { |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2717 | if (list_empty(&ring->request_list)) |
Karsten Wiese | 6c0594a | 2009-02-23 15:07:57 +0100 | [diff] [blame] | 2718 | return; |
| 2719 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2720 | WARN_ON(i915_verify_lists(ring->dev)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2721 | |
Chris Wilson | 832a3aa | 2015-03-18 18:19:22 +0000 | [diff] [blame] | 2722 | /* Retire requests first as we use it above for the early return. |
| 2723 | * If we retire requests last, we may use a later seqno and so clear |
| 2724 | * the requests lists without clearing the active list, leading to |
| 2725 | * confusion. |
Chris Wilson | e910303 | 2014-01-07 11:45:14 +0000 | [diff] [blame] | 2726 | */ |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2727 | while (!list_empty(&ring->request_list)) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2728 | struct drm_i915_gem_request *request; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2729 | |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2730 | request = list_first_entry(&ring->request_list, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2731 | struct drm_i915_gem_request, |
| 2732 | list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2733 | |
John Harrison | 1b5a433 | 2014-11-24 18:49:42 +0000 | [diff] [blame] | 2734 | if (!i915_gem_request_completed(request, true)) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2735 | break; |
Chris Wilson | b84d5f0 | 2010-09-18 01:38:04 +0100 | [diff] [blame] | 2736 | |
John Harrison | 74328ee | 2014-11-24 18:49:38 +0000 | [diff] [blame] | 2737 | trace_i915_gem_request_retire(request); |
Oscar Mateo | 48e29f5 | 2014-07-24 17:04:29 +0100 | [diff] [blame] | 2738 | |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 2739 | /* We know the GPU must have read the request to have |
| 2740 | * sent us the seqno + interrupt, so use the position |
| 2741 | * of tail of the request to update the last known position |
| 2742 | * of the GPU head. |
| 2743 | */ |
John Harrison | 98e1bd4 | 2015-02-13 11:48:12 +0000 | [diff] [blame] | 2744 | request->ringbuf->last_retired_head = request->postfix; |
Chris Wilson | b84d5f0 | 2010-09-18 01:38:04 +0100 | [diff] [blame] | 2745 | |
Mika Kuoppala | 0e50e96 | 2013-05-02 16:48:08 +0300 | [diff] [blame] | 2746 | i915_gem_free_request(request); |
Chris Wilson | b84d5f0 | 2010-09-18 01:38:04 +0100 | [diff] [blame] | 2747 | } |
| 2748 | |
Chris Wilson | 832a3aa | 2015-03-18 18:19:22 +0000 | [diff] [blame] | 2749 | /* Move any buffers on the active list that are no longer referenced |
| 2750 | * by the ringbuffer to the flushing/inactive lists as appropriate, |
| 2751 | * before we free the context associated with the requests. |
| 2752 | */ |
| 2753 | while (!list_empty(&ring->active_list)) { |
| 2754 | struct drm_i915_gem_object *obj; |
| 2755 | |
| 2756 | obj = list_first_entry(&ring->active_list, |
| 2757 | struct drm_i915_gem_object, |
| 2758 | ring_list); |
| 2759 | |
| 2760 | if (!i915_gem_request_completed(obj->last_read_req, true)) |
| 2761 | break; |
| 2762 | |
| 2763 | i915_gem_object_move_to_inactive(obj); |
| 2764 | } |
| 2765 | |
John Harrison | 581c26e8 | 2014-11-24 18:49:39 +0000 | [diff] [blame] | 2766 | if (unlikely(ring->trace_irq_req && |
| 2767 | i915_gem_request_completed(ring->trace_irq_req, true))) { |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2768 | ring->irq_put(ring); |
John Harrison | 581c26e8 | 2014-11-24 18:49:39 +0000 | [diff] [blame] | 2769 | i915_gem_request_assign(&ring->trace_irq_req, NULL); |
Chris Wilson | 9d34e5d | 2009-09-24 05:26:06 +0100 | [diff] [blame] | 2770 | } |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 2771 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2772 | WARN_ON(i915_verify_lists(ring->dev)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2773 | } |
| 2774 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2775 | bool |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 2776 | i915_gem_retire_requests(struct drm_device *dev) |
| 2777 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 2778 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2779 | struct intel_engine_cs *ring; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2780 | bool idle = true; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2781 | int i; |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 2782 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2783 | for_each_ring(ring, dev_priv, i) { |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 2784 | i915_gem_retire_requests_ring(ring); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2785 | idle &= list_empty(&ring->request_list); |
Thomas Daniel | c86ee3a9 | 2014-11-13 10:27:05 +0000 | [diff] [blame] | 2786 | if (i915.enable_execlists) { |
| 2787 | unsigned long flags; |
| 2788 | |
| 2789 | spin_lock_irqsave(&ring->execlist_lock, flags); |
| 2790 | idle &= list_empty(&ring->execlist_queue); |
| 2791 | spin_unlock_irqrestore(&ring->execlist_lock, flags); |
| 2792 | |
| 2793 | intel_execlists_retire_requests(ring); |
| 2794 | } |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2795 | } |
| 2796 | |
| 2797 | if (idle) |
| 2798 | mod_delayed_work(dev_priv->wq, |
| 2799 | &dev_priv->mm.idle_work, |
| 2800 | msecs_to_jiffies(100)); |
| 2801 | |
| 2802 | return idle; |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 2803 | } |
| 2804 | |
Daniel Vetter | 75ef9da | 2010-08-21 00:25:16 +0200 | [diff] [blame] | 2805 | static void |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2806 | i915_gem_retire_work_handler(struct work_struct *work) |
| 2807 | { |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2808 | struct drm_i915_private *dev_priv = |
| 2809 | container_of(work, typeof(*dev_priv), mm.retire_work.work); |
| 2810 | struct drm_device *dev = dev_priv->dev; |
Chris Wilson | 0a58705 | 2011-01-09 21:05:44 +0000 | [diff] [blame] | 2811 | bool idle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2812 | |
Chris Wilson | 891b48c | 2010-09-29 12:26:37 +0100 | [diff] [blame] | 2813 | /* Come back later if the device is busy... */ |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2814 | idle = false; |
| 2815 | if (mutex_trylock(&dev->struct_mutex)) { |
| 2816 | idle = i915_gem_retire_requests(dev); |
| 2817 | mutex_unlock(&dev->struct_mutex); |
| 2818 | } |
| 2819 | if (!idle) |
Chris Wilson | bcb4508 | 2012-10-05 17:02:57 +0100 | [diff] [blame] | 2820 | queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, |
| 2821 | round_jiffies_up_relative(HZ)); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2822 | } |
Chris Wilson | 891b48c | 2010-09-29 12:26:37 +0100 | [diff] [blame] | 2823 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2824 | static void |
| 2825 | i915_gem_idle_work_handler(struct work_struct *work) |
| 2826 | { |
| 2827 | struct drm_i915_private *dev_priv = |
| 2828 | container_of(work, typeof(*dev_priv), mm.idle_work.work); |
Chris Wilson | 35c9418 | 2015-04-07 16:20:37 +0100 | [diff] [blame] | 2829 | struct drm_device *dev = dev_priv->dev; |
Chris Wilson | 423795c | 2015-04-07 16:21:08 +0100 | [diff] [blame] | 2830 | struct intel_engine_cs *ring; |
| 2831 | int i; |
| 2832 | |
| 2833 | for_each_ring(ring, dev_priv, i) |
| 2834 | if (!list_empty(&ring->request_list)) |
| 2835 | return; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 2836 | |
Chris Wilson | 35c9418 | 2015-04-07 16:20:37 +0100 | [diff] [blame] | 2837 | intel_mark_idle(dev); |
| 2838 | |
| 2839 | if (mutex_trylock(&dev->struct_mutex)) { |
| 2840 | struct intel_engine_cs *ring; |
| 2841 | int i; |
| 2842 | |
| 2843 | for_each_ring(ring, dev_priv, i) |
| 2844 | i915_gem_batch_pool_fini(&ring->batch_pool); |
| 2845 | |
| 2846 | mutex_unlock(&dev->struct_mutex); |
| 2847 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2848 | } |
| 2849 | |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 2850 | /** |
Daniel Vetter | 30dfebf | 2012-06-01 15:21:23 +0200 | [diff] [blame] | 2851 | * Ensures that an object will eventually get non-busy by flushing any required |
| 2852 | * write domains, emitting any outstanding lazy request and retiring and |
| 2853 | * completed requests. |
| 2854 | */ |
| 2855 | static int |
| 2856 | i915_gem_object_flush_active(struct drm_i915_gem_object *obj) |
| 2857 | { |
John Harrison | 41c5241 | 2014-11-24 18:49:43 +0000 | [diff] [blame] | 2858 | struct intel_engine_cs *ring; |
Daniel Vetter | 30dfebf | 2012-06-01 15:21:23 +0200 | [diff] [blame] | 2859 | int ret; |
| 2860 | |
| 2861 | if (obj->active) { |
John Harrison | 41c5241 | 2014-11-24 18:49:43 +0000 | [diff] [blame] | 2862 | ring = i915_gem_request_get_ring(obj->last_read_req); |
| 2863 | |
John Harrison | b6660d5 | 2014-11-24 18:49:30 +0000 | [diff] [blame] | 2864 | ret = i915_gem_check_olr(obj->last_read_req); |
Daniel Vetter | 30dfebf | 2012-06-01 15:21:23 +0200 | [diff] [blame] | 2865 | if (ret) |
| 2866 | return ret; |
| 2867 | |
John Harrison | 41c5241 | 2014-11-24 18:49:43 +0000 | [diff] [blame] | 2868 | i915_gem_retire_requests_ring(ring); |
Daniel Vetter | 30dfebf | 2012-06-01 15:21:23 +0200 | [diff] [blame] | 2869 | } |
| 2870 | |
| 2871 | return 0; |
| 2872 | } |
| 2873 | |
| 2874 | /** |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2875 | * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT |
| 2876 | * @DRM_IOCTL_ARGS: standard ioctl arguments |
| 2877 | * |
| 2878 | * Returns 0 if successful, else an error is returned with the remaining time in |
| 2879 | * the timeout parameter. |
| 2880 | * -ETIME: object is still busy after timeout |
| 2881 | * -ERESTARTSYS: signal interrupted the wait |
| 2882 | * -ENONENT: object doesn't exist |
| 2883 | * Also possible, but rare: |
| 2884 | * -EAGAIN: GPU wedged |
| 2885 | * -ENOMEM: damn |
| 2886 | * -ENODEV: Internal IRQ fail |
| 2887 | * -E?: The add request failed |
| 2888 | * |
| 2889 | * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any |
| 2890 | * non-zero timeout parameter the wait ioctl will wait for the given number of |
| 2891 | * nanoseconds on an object becoming unbusy. Since the wait itself does so |
| 2892 | * without holding struct_mutex the object may become re-busied before this |
| 2893 | * function completes. A similar but shorter * race condition exists in the busy |
| 2894 | * ioctl |
| 2895 | */ |
| 2896 | int |
| 2897 | i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file) |
| 2898 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 2899 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2900 | struct drm_i915_gem_wait *args = data; |
| 2901 | struct drm_i915_gem_object *obj; |
John Harrison | ff86588 | 2014-11-24 18:49:28 +0000 | [diff] [blame] | 2902 | struct drm_i915_gem_request *req; |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 2903 | unsigned reset_counter; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2904 | int ret = 0; |
| 2905 | |
Daniel Vetter | 11b5d51 | 2014-09-29 15:31:26 +0200 | [diff] [blame] | 2906 | if (args->flags != 0) |
| 2907 | return -EINVAL; |
| 2908 | |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2909 | ret = i915_mutex_lock_interruptible(dev); |
| 2910 | if (ret) |
| 2911 | return ret; |
| 2912 | |
| 2913 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle)); |
| 2914 | if (&obj->base == NULL) { |
| 2915 | mutex_unlock(&dev->struct_mutex); |
| 2916 | return -ENOENT; |
| 2917 | } |
| 2918 | |
Daniel Vetter | 30dfebf | 2012-06-01 15:21:23 +0200 | [diff] [blame] | 2919 | /* Need to make sure the object gets inactive eventually. */ |
| 2920 | ret = i915_gem_object_flush_active(obj); |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2921 | if (ret) |
| 2922 | goto out; |
| 2923 | |
John Harrison | 97b2a6a | 2014-11-24 18:49:26 +0000 | [diff] [blame] | 2924 | if (!obj->active || !obj->last_read_req) |
| 2925 | goto out; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2926 | |
John Harrison | ff86588 | 2014-11-24 18:49:28 +0000 | [diff] [blame] | 2927 | req = obj->last_read_req; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2928 | |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2929 | /* Do this after OLR check to make sure we make forward progress polling |
Chris Wilson | 762e458 | 2015-03-04 18:09:26 +0000 | [diff] [blame] | 2930 | * on this IOCTL with a timeout == 0 (like busy ioctl) |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2931 | */ |
Chris Wilson | 762e458 | 2015-03-04 18:09:26 +0000 | [diff] [blame] | 2932 | if (args->timeout_ns == 0) { |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2933 | ret = -ETIME; |
| 2934 | goto out; |
| 2935 | } |
| 2936 | |
| 2937 | drm_gem_object_unreference(&obj->base); |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 2938 | reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter); |
John Harrison | ff86588 | 2014-11-24 18:49:28 +0000 | [diff] [blame] | 2939 | i915_gem_request_reference(req); |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2940 | mutex_unlock(&dev->struct_mutex); |
| 2941 | |
Chris Wilson | 762e458 | 2015-03-04 18:09:26 +0000 | [diff] [blame] | 2942 | ret = __i915_wait_request(req, reset_counter, true, |
| 2943 | args->timeout_ns > 0 ? &args->timeout_ns : NULL, |
John Harrison | 9c65481 | 2014-11-24 18:49:35 +0000 | [diff] [blame] | 2944 | file->driver_priv); |
Chris Wilson | 41037f9 | 2015-03-27 11:01:36 +0000 | [diff] [blame] | 2945 | i915_gem_request_unreference__unlocked(req); |
John Harrison | ff86588 | 2014-11-24 18:49:28 +0000 | [diff] [blame] | 2946 | return ret; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2947 | |
| 2948 | out: |
| 2949 | drm_gem_object_unreference(&obj->base); |
| 2950 | mutex_unlock(&dev->struct_mutex); |
| 2951 | return ret; |
| 2952 | } |
| 2953 | |
| 2954 | /** |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 2955 | * i915_gem_object_sync - sync an object to a ring. |
| 2956 | * |
| 2957 | * @obj: object which may be in use on another ring. |
| 2958 | * @to: ring we wish to use the object on. May be NULL. |
| 2959 | * |
| 2960 | * This code is meant to abstract object synchronization with the GPU. |
| 2961 | * Calling with NULL implies synchronizing the object with the CPU |
| 2962 | * rather than a particular GPU ring. |
| 2963 | * |
| 2964 | * Returns 0 if successful, else propagates up the lower layer error. |
| 2965 | */ |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2966 | int |
| 2967 | i915_gem_object_sync(struct drm_i915_gem_object *obj, |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2968 | struct intel_engine_cs *to) |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2969 | { |
John Harrison | 41c5241 | 2014-11-24 18:49:43 +0000 | [diff] [blame] | 2970 | struct intel_engine_cs *from; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2971 | u32 seqno; |
| 2972 | int ret, idx; |
| 2973 | |
John Harrison | 41c5241 | 2014-11-24 18:49:43 +0000 | [diff] [blame] | 2974 | from = i915_gem_request_get_ring(obj->last_read_req); |
| 2975 | |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2976 | if (from == NULL || to == from) |
| 2977 | return 0; |
| 2978 | |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 2979 | if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev)) |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 2980 | return i915_gem_object_wait_rendering(obj, false); |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2981 | |
| 2982 | idx = intel_ring_sync_index(from, to); |
| 2983 | |
John Harrison | 97b2a6a | 2014-11-24 18:49:26 +0000 | [diff] [blame] | 2984 | seqno = i915_gem_request_get_seqno(obj->last_read_req); |
Rodrigo Vivi | ddd4dbc | 2014-06-30 09:51:11 -0700 | [diff] [blame] | 2985 | /* Optimization: Avoid semaphore sync when we are sure we already |
| 2986 | * waited for an object with higher seqno */ |
Ben Widawsky | ebc348b | 2014-04-29 14:52:28 -0700 | [diff] [blame] | 2987 | if (seqno <= from->semaphore.sync_seqno[idx]) |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2988 | return 0; |
| 2989 | |
John Harrison | b6660d5 | 2014-11-24 18:49:30 +0000 | [diff] [blame] | 2990 | ret = i915_gem_check_olr(obj->last_read_req); |
Ben Widawsky | b4aca01 | 2012-04-25 20:50:12 -0700 | [diff] [blame] | 2991 | if (ret) |
| 2992 | return ret; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2993 | |
John Harrison | 74328ee | 2014-11-24 18:49:38 +0000 | [diff] [blame] | 2994 | trace_i915_gem_ring_sync_to(from, to, obj->last_read_req); |
Ben Widawsky | ebc348b | 2014-04-29 14:52:28 -0700 | [diff] [blame] | 2995 | ret = to->semaphore.sync_to(to, from, seqno); |
Ben Widawsky | e3a5a22 | 2012-04-11 11:18:20 -0700 | [diff] [blame] | 2996 | if (!ret) |
John Harrison | 97b2a6a | 2014-11-24 18:49:26 +0000 | [diff] [blame] | 2997 | /* We use last_read_req because sync_to() |
Mika Kuoppala | 7b01e26 | 2012-11-28 17:18:45 +0200 | [diff] [blame] | 2998 | * might have just caused seqno wrap under |
| 2999 | * the radar. |
| 3000 | */ |
John Harrison | 97b2a6a | 2014-11-24 18:49:26 +0000 | [diff] [blame] | 3001 | from->semaphore.sync_seqno[idx] = |
| 3002 | i915_gem_request_get_seqno(obj->last_read_req); |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 3003 | |
Ben Widawsky | e3a5a22 | 2012-04-11 11:18:20 -0700 | [diff] [blame] | 3004 | return ret; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 3005 | } |
| 3006 | |
Chris Wilson | b5ffc9b | 2011-04-13 22:06:03 +0100 | [diff] [blame] | 3007 | static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj) |
| 3008 | { |
| 3009 | u32 old_write_domain, old_read_domains; |
| 3010 | |
Chris Wilson | b5ffc9b | 2011-04-13 22:06:03 +0100 | [diff] [blame] | 3011 | /* Force a pagefault for domain tracking on next user access */ |
| 3012 | i915_gem_release_mmap(obj); |
| 3013 | |
Keith Packard | b97c3d9 | 2011-06-24 21:02:59 -0700 | [diff] [blame] | 3014 | if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) |
| 3015 | return; |
| 3016 | |
Chris Wilson | 97c809fd | 2012-10-09 19:24:38 +0100 | [diff] [blame] | 3017 | /* Wait for any direct GTT access to complete */ |
| 3018 | mb(); |
| 3019 | |
Chris Wilson | b5ffc9b | 2011-04-13 22:06:03 +0100 | [diff] [blame] | 3020 | old_read_domains = obj->base.read_domains; |
| 3021 | old_write_domain = obj->base.write_domain; |
| 3022 | |
| 3023 | obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT; |
| 3024 | obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT; |
| 3025 | |
| 3026 | trace_i915_gem_object_change_domain(obj, |
| 3027 | old_read_domains, |
| 3028 | old_write_domain); |
| 3029 | } |
| 3030 | |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 3031 | int i915_vma_unbind(struct i915_vma *vma) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3032 | { |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 3033 | struct drm_i915_gem_object *obj = vma->obj; |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 3034 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
Chris Wilson | 43e28f0 | 2013-01-08 10:53:09 +0000 | [diff] [blame] | 3035 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3036 | |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 3037 | if (list_empty(&vma->vma_link)) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3038 | return 0; |
| 3039 | |
Daniel Vetter | 0ff501c | 2013-08-29 19:50:31 +0200 | [diff] [blame] | 3040 | if (!drm_mm_node_allocated(&vma->node)) { |
| 3041 | i915_gem_vma_destroy(vma); |
Daniel Vetter | 0ff501c | 2013-08-29 19:50:31 +0200 | [diff] [blame] | 3042 | return 0; |
| 3043 | } |
Ben Widawsky | 433544b | 2013-08-13 18:09:06 -0700 | [diff] [blame] | 3044 | |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 3045 | if (vma->pin_count) |
Chris Wilson | 31d8d65 | 2012-05-24 19:11:20 +0100 | [diff] [blame] | 3046 | return -EBUSY; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3047 | |
Chris Wilson | c4670ad | 2012-08-20 10:23:27 +0100 | [diff] [blame] | 3048 | BUG_ON(obj->pages == NULL); |
| 3049 | |
Chris Wilson | a8198ee | 2011-04-13 22:04:09 +0100 | [diff] [blame] | 3050 | ret = i915_gem_object_finish_gpu(obj); |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 3051 | if (ret) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3052 | return ret; |
Chris Wilson | 8dc1775 | 2010-07-23 23:18:51 +0100 | [diff] [blame] | 3053 | /* Continue on if we fail due to EIO, the GPU is hung so we |
| 3054 | * should be safe and we need to cleanup or else we might |
| 3055 | * cause memory corruption through use-after-free. |
| 3056 | */ |
Chris Wilson | a8198ee | 2011-04-13 22:04:09 +0100 | [diff] [blame] | 3057 | |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3058 | if (i915_is_ggtt(vma->vm) && |
| 3059 | vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) { |
Daniel Vetter | 8b1bc9b | 2014-02-14 14:06:07 +0100 | [diff] [blame] | 3060 | i915_gem_object_finish_gtt(obj); |
Chris Wilson | a8198ee | 2011-04-13 22:04:09 +0100 | [diff] [blame] | 3061 | |
Daniel Vetter | 8b1bc9b | 2014-02-14 14:06:07 +0100 | [diff] [blame] | 3062 | /* release the fence reg _after_ flushing */ |
| 3063 | ret = i915_gem_object_put_fence(obj); |
| 3064 | if (ret) |
| 3065 | return ret; |
| 3066 | } |
Daniel Vetter | 96b47b6 | 2009-12-15 17:50:00 +0100 | [diff] [blame] | 3067 | |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 3068 | trace_i915_vma_unbind(vma); |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 3069 | |
Daniel Vetter | 777dc5b | 2015-04-14 17:35:12 +0200 | [diff] [blame^] | 3070 | vma->vm->unbind_vma(vma); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 3071 | |
Chris Wilson | 64bf930 | 2014-02-25 14:23:28 +0000 | [diff] [blame] | 3072 | list_del_init(&vma->mm_list); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3073 | if (i915_is_ggtt(vma->vm)) { |
| 3074 | if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) { |
| 3075 | obj->map_and_fenceable = false; |
| 3076 | } else if (vma->ggtt_view.pages) { |
| 3077 | sg_free_table(vma->ggtt_view.pages); |
| 3078 | kfree(vma->ggtt_view.pages); |
| 3079 | vma->ggtt_view.pages = NULL; |
| 3080 | } |
| 3081 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3082 | |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3083 | drm_mm_remove_node(&vma->node); |
| 3084 | i915_gem_vma_destroy(vma); |
| 3085 | |
| 3086 | /* Since the unbound list is global, only move to that list if |
Daniel Vetter | b93dab6 | 2013-08-26 11:23:47 +0200 | [diff] [blame] | 3087 | * no more VMAs exist. */ |
Armin Reese | 9490edb | 2014-07-11 10:20:07 -0700 | [diff] [blame] | 3088 | if (list_empty(&obj->vma_list)) { |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3089 | /* Throw away the active reference before |
| 3090 | * moving to the unbound list. */ |
| 3091 | i915_gem_object_retire(obj); |
| 3092 | |
Armin Reese | 9490edb | 2014-07-11 10:20:07 -0700 | [diff] [blame] | 3093 | i915_gem_gtt_finish_object(obj); |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3094 | list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list); |
Armin Reese | 9490edb | 2014-07-11 10:20:07 -0700 | [diff] [blame] | 3095 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3096 | |
Chris Wilson | 70903c3 | 2013-12-04 09:59:09 +0000 | [diff] [blame] | 3097 | /* And finally now the object is completely decoupled from this vma, |
| 3098 | * we can drop its hold on the backing storage and allow it to be |
| 3099 | * reaped by the shrinker. |
| 3100 | */ |
| 3101 | i915_gem_object_unpin_pages(obj); |
| 3102 | |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 3103 | return 0; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 3104 | } |
| 3105 | |
Ben Widawsky | b2da9fe | 2012-04-26 16:02:58 -0700 | [diff] [blame] | 3106 | int i915_gpu_idle(struct drm_device *dev) |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 3107 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 3108 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 3109 | struct intel_engine_cs *ring; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 3110 | int ret, i; |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 3111 | |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 3112 | /* Flush everything onto the inactive list. */ |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 3113 | for_each_ring(ring, dev_priv, i) { |
Thomas Daniel | ecdb5fd | 2014-08-20 16:29:24 +0100 | [diff] [blame] | 3114 | if (!i915.enable_execlists) { |
| 3115 | ret = i915_switch_context(ring, ring->default_context); |
| 3116 | if (ret) |
| 3117 | return ret; |
| 3118 | } |
Ben Widawsky | b6c7488 | 2012-08-14 14:35:14 -0700 | [diff] [blame] | 3119 | |
Chris Wilson | 3e96050 | 2012-11-27 16:22:54 +0000 | [diff] [blame] | 3120 | ret = intel_ring_idle(ring); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 3121 | if (ret) |
| 3122 | return ret; |
| 3123 | } |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 3124 | |
Daniel Vetter | 8a1a49f | 2010-02-11 22:29:04 +0100 | [diff] [blame] | 3125 | return 0; |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 3126 | } |
| 3127 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 3128 | static void i965_write_fence_reg(struct drm_device *dev, int reg, |
| 3129 | struct drm_i915_gem_object *obj) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3130 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 3131 | struct drm_i915_private *dev_priv = dev->dev_private; |
Imre Deak | 56c844e | 2013-01-07 21:47:34 +0200 | [diff] [blame] | 3132 | int fence_reg; |
| 3133 | int fence_pitch_shift; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3134 | |
Imre Deak | 56c844e | 2013-01-07 21:47:34 +0200 | [diff] [blame] | 3135 | if (INTEL_INFO(dev)->gen >= 6) { |
| 3136 | fence_reg = FENCE_REG_SANDYBRIDGE_0; |
| 3137 | fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT; |
| 3138 | } else { |
| 3139 | fence_reg = FENCE_REG_965_0; |
| 3140 | fence_pitch_shift = I965_FENCE_PITCH_SHIFT; |
| 3141 | } |
| 3142 | |
Chris Wilson | d18b961 | 2013-07-10 13:36:23 +0100 | [diff] [blame] | 3143 | fence_reg += reg * 8; |
| 3144 | |
| 3145 | /* To w/a incoherency with non-atomic 64-bit register updates, |
| 3146 | * we split the 64-bit update into two 32-bit writes. In order |
| 3147 | * for a partial fence not to be evaluated between writes, we |
| 3148 | * precede the update with write to turn off the fence register, |
| 3149 | * and only enable the fence as the last step. |
| 3150 | * |
| 3151 | * For extra levels of paranoia, we make sure each step lands |
| 3152 | * before applying the next step. |
| 3153 | */ |
| 3154 | I915_WRITE(fence_reg, 0); |
| 3155 | POSTING_READ(fence_reg); |
| 3156 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 3157 | if (obj) { |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 3158 | u32 size = i915_gem_obj_ggtt_size(obj); |
Chris Wilson | d18b961 | 2013-07-10 13:36:23 +0100 | [diff] [blame] | 3159 | uint64_t val; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3160 | |
Bob Paauwe | af1a730 | 2014-12-18 09:51:26 -0800 | [diff] [blame] | 3161 | /* Adjust fence size to match tiled area */ |
| 3162 | if (obj->tiling_mode != I915_TILING_NONE) { |
| 3163 | uint32_t row_size = obj->stride * |
| 3164 | (obj->tiling_mode == I915_TILING_Y ? 32 : 8); |
| 3165 | size = (size / row_size) * row_size; |
| 3166 | } |
| 3167 | |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 3168 | val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) & |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 3169 | 0xfffff000) << 32; |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 3170 | val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000; |
Imre Deak | 56c844e | 2013-01-07 21:47:34 +0200 | [diff] [blame] | 3171 | val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift; |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 3172 | if (obj->tiling_mode == I915_TILING_Y) |
| 3173 | val |= 1 << I965_FENCE_TILING_Y_SHIFT; |
| 3174 | val |= I965_FENCE_REG_VALID; |
Daniel Vetter | c664278 | 2010-11-12 13:46:18 +0000 | [diff] [blame] | 3175 | |
Chris Wilson | d18b961 | 2013-07-10 13:36:23 +0100 | [diff] [blame] | 3176 | I915_WRITE(fence_reg + 4, val >> 32); |
| 3177 | POSTING_READ(fence_reg + 4); |
| 3178 | |
| 3179 | I915_WRITE(fence_reg + 0, val); |
| 3180 | POSTING_READ(fence_reg); |
| 3181 | } else { |
| 3182 | I915_WRITE(fence_reg + 4, 0); |
| 3183 | POSTING_READ(fence_reg + 4); |
| 3184 | } |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3185 | } |
| 3186 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 3187 | static void i915_write_fence_reg(struct drm_device *dev, int reg, |
| 3188 | struct drm_i915_gem_object *obj) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3189 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 3190 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 3191 | u32 val; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3192 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 3193 | if (obj) { |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 3194 | u32 size = i915_gem_obj_ggtt_size(obj); |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 3195 | int pitch_val; |
| 3196 | int tile_width; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3197 | |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 3198 | WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) || |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 3199 | (size & -size) != size || |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 3200 | (i915_gem_obj_ggtt_offset(obj) & (size - 1)), |
| 3201 | "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n", |
| 3202 | i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size); |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 3203 | |
| 3204 | if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev)) |
| 3205 | tile_width = 128; |
| 3206 | else |
| 3207 | tile_width = 512; |
| 3208 | |
| 3209 | /* Note: pitch better be a power of two tile widths */ |
| 3210 | pitch_val = obj->stride / tile_width; |
| 3211 | pitch_val = ffs(pitch_val) - 1; |
| 3212 | |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 3213 | val = i915_gem_obj_ggtt_offset(obj); |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 3214 | if (obj->tiling_mode == I915_TILING_Y) |
| 3215 | val |= 1 << I830_FENCE_TILING_Y_SHIFT; |
| 3216 | val |= I915_FENCE_SIZE_BITS(size); |
| 3217 | val |= pitch_val << I830_FENCE_PITCH_SHIFT; |
| 3218 | val |= I830_FENCE_REG_VALID; |
| 3219 | } else |
| 3220 | val = 0; |
| 3221 | |
| 3222 | if (reg < 8) |
| 3223 | reg = FENCE_REG_830_0 + reg * 4; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3224 | else |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 3225 | reg = FENCE_REG_945_8 + (reg - 8) * 4; |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 3226 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 3227 | I915_WRITE(reg, val); |
| 3228 | POSTING_READ(reg); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3229 | } |
| 3230 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 3231 | static void i830_write_fence_reg(struct drm_device *dev, int reg, |
| 3232 | struct drm_i915_gem_object *obj) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3233 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 3234 | struct drm_i915_private *dev_priv = dev->dev_private; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3235 | uint32_t val; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3236 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 3237 | if (obj) { |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 3238 | u32 size = i915_gem_obj_ggtt_size(obj); |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 3239 | uint32_t pitch_val; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3240 | |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 3241 | WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) || |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 3242 | (size & -size) != size || |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 3243 | (i915_gem_obj_ggtt_offset(obj) & (size - 1)), |
| 3244 | "object 0x%08lx not 512K or pot-size 0x%08x aligned\n", |
| 3245 | i915_gem_obj_ggtt_offset(obj), size); |
Eric Anholt | e76a16d | 2009-05-26 17:44:56 -0700 | [diff] [blame] | 3246 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 3247 | pitch_val = obj->stride / 128; |
| 3248 | pitch_val = ffs(pitch_val) - 1; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3249 | |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 3250 | val = i915_gem_obj_ggtt_offset(obj); |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 3251 | if (obj->tiling_mode == I915_TILING_Y) |
| 3252 | val |= 1 << I830_FENCE_TILING_Y_SHIFT; |
| 3253 | val |= I830_FENCE_SIZE_BITS(size); |
| 3254 | val |= pitch_val << I830_FENCE_PITCH_SHIFT; |
| 3255 | val |= I830_FENCE_REG_VALID; |
| 3256 | } else |
| 3257 | val = 0; |
Daniel Vetter | c664278 | 2010-11-12 13:46:18 +0000 | [diff] [blame] | 3258 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 3259 | I915_WRITE(FENCE_REG_830_0 + reg * 4, val); |
| 3260 | POSTING_READ(FENCE_REG_830_0 + reg * 4); |
| 3261 | } |
| 3262 | |
Chris Wilson | d0a5778 | 2012-10-09 19:24:37 +0100 | [diff] [blame] | 3263 | inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj) |
| 3264 | { |
| 3265 | return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT; |
| 3266 | } |
| 3267 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 3268 | static void i915_gem_write_fence(struct drm_device *dev, int reg, |
| 3269 | struct drm_i915_gem_object *obj) |
| 3270 | { |
Chris Wilson | d0a5778 | 2012-10-09 19:24:37 +0100 | [diff] [blame] | 3271 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3272 | |
| 3273 | /* Ensure that all CPU reads are completed before installing a fence |
| 3274 | * and all writes before removing the fence. |
| 3275 | */ |
| 3276 | if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj)) |
| 3277 | mb(); |
| 3278 | |
Daniel Vetter | 94a335d | 2013-07-17 14:51:28 +0200 | [diff] [blame] | 3279 | WARN(obj && (!obj->stride || !obj->tiling_mode), |
| 3280 | "bogus fence setup with stride: 0x%x, tiling mode: %i\n", |
| 3281 | obj->stride, obj->tiling_mode); |
| 3282 | |
Rodrigo Vivi | ce38ab0 | 2014-12-04 06:48:10 -0800 | [diff] [blame] | 3283 | if (IS_GEN2(dev)) |
| 3284 | i830_write_fence_reg(dev, reg, obj); |
| 3285 | else if (IS_GEN3(dev)) |
| 3286 | i915_write_fence_reg(dev, reg, obj); |
| 3287 | else if (INTEL_INFO(dev)->gen >= 4) |
| 3288 | i965_write_fence_reg(dev, reg, obj); |
Chris Wilson | d0a5778 | 2012-10-09 19:24:37 +0100 | [diff] [blame] | 3289 | |
| 3290 | /* And similarly be paranoid that no direct access to this region |
| 3291 | * is reordered to before the fence is installed. |
| 3292 | */ |
| 3293 | if (i915_gem_object_needs_mb(obj)) |
| 3294 | mb(); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3295 | } |
| 3296 | |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 3297 | static inline int fence_number(struct drm_i915_private *dev_priv, |
| 3298 | struct drm_i915_fence_reg *fence) |
| 3299 | { |
| 3300 | return fence - dev_priv->fence_regs; |
| 3301 | } |
| 3302 | |
| 3303 | static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj, |
| 3304 | struct drm_i915_fence_reg *fence, |
| 3305 | bool enable) |
| 3306 | { |
Chris Wilson | 2dc8aae | 2013-05-22 17:08:06 +0100 | [diff] [blame] | 3307 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
Chris Wilson | 46a0b63 | 2013-07-10 13:36:24 +0100 | [diff] [blame] | 3308 | int reg = fence_number(dev_priv, fence); |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 3309 | |
Chris Wilson | 46a0b63 | 2013-07-10 13:36:24 +0100 | [diff] [blame] | 3310 | i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL); |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 3311 | |
| 3312 | if (enable) { |
Chris Wilson | 46a0b63 | 2013-07-10 13:36:24 +0100 | [diff] [blame] | 3313 | obj->fence_reg = reg; |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 3314 | fence->obj = obj; |
| 3315 | list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list); |
| 3316 | } else { |
| 3317 | obj->fence_reg = I915_FENCE_REG_NONE; |
| 3318 | fence->obj = NULL; |
| 3319 | list_del_init(&fence->lru_list); |
| 3320 | } |
Daniel Vetter | 94a335d | 2013-07-17 14:51:28 +0200 | [diff] [blame] | 3321 | obj->fence_dirty = false; |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 3322 | } |
| 3323 | |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3324 | static int |
Chris Wilson | d0a5778 | 2012-10-09 19:24:37 +0100 | [diff] [blame] | 3325 | i915_gem_object_wait_fence(struct drm_i915_gem_object *obj) |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3326 | { |
John Harrison | 97b2a6a | 2014-11-24 18:49:26 +0000 | [diff] [blame] | 3327 | if (obj->last_fenced_req) { |
Daniel Vetter | a4b3a57 | 2014-11-26 14:17:05 +0100 | [diff] [blame] | 3328 | int ret = i915_wait_request(obj->last_fenced_req); |
Chris Wilson | 1899184 | 2012-04-17 15:31:29 +0100 | [diff] [blame] | 3329 | if (ret) |
| 3330 | return ret; |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3331 | |
John Harrison | 97b2a6a | 2014-11-24 18:49:26 +0000 | [diff] [blame] | 3332 | i915_gem_request_assign(&obj->last_fenced_req, NULL); |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3333 | } |
| 3334 | |
| 3335 | return 0; |
| 3336 | } |
| 3337 | |
| 3338 | int |
| 3339 | i915_gem_object_put_fence(struct drm_i915_gem_object *obj) |
| 3340 | { |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 3341 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
Chris Wilson | f9c513e | 2013-03-26 11:29:27 +0000 | [diff] [blame] | 3342 | struct drm_i915_fence_reg *fence; |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3343 | int ret; |
| 3344 | |
Chris Wilson | d0a5778 | 2012-10-09 19:24:37 +0100 | [diff] [blame] | 3345 | ret = i915_gem_object_wait_fence(obj); |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3346 | if (ret) |
| 3347 | return ret; |
| 3348 | |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 3349 | if (obj->fence_reg == I915_FENCE_REG_NONE) |
| 3350 | return 0; |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 3351 | |
Chris Wilson | f9c513e | 2013-03-26 11:29:27 +0000 | [diff] [blame] | 3352 | fence = &dev_priv->fence_regs[obj->fence_reg]; |
| 3353 | |
Daniel Vetter | aff10b30 | 2014-02-14 14:06:05 +0100 | [diff] [blame] | 3354 | if (WARN_ON(fence->pin_count)) |
| 3355 | return -EBUSY; |
| 3356 | |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 3357 | i915_gem_object_fence_lost(obj); |
Chris Wilson | f9c513e | 2013-03-26 11:29:27 +0000 | [diff] [blame] | 3358 | i915_gem_object_update_fence(obj, fence, false); |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3359 | |
| 3360 | return 0; |
| 3361 | } |
| 3362 | |
| 3363 | static struct drm_i915_fence_reg * |
Chris Wilson | a360bb1 | 2012-04-17 15:31:25 +0100 | [diff] [blame] | 3364 | i915_find_fence_reg(struct drm_device *dev) |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 3365 | { |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 3366 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 8fe301a | 2012-04-17 15:31:28 +0100 | [diff] [blame] | 3367 | struct drm_i915_fence_reg *reg, *avail; |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3368 | int i; |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 3369 | |
| 3370 | /* First try to find a free reg */ |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3371 | avail = NULL; |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 3372 | for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) { |
| 3373 | reg = &dev_priv->fence_regs[i]; |
| 3374 | if (!reg->obj) |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3375 | return reg; |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 3376 | |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 3377 | if (!reg->pin_count) |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3378 | avail = reg; |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 3379 | } |
| 3380 | |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3381 | if (avail == NULL) |
Chris Wilson | 5dce5b93 | 2014-01-20 10:17:36 +0000 | [diff] [blame] | 3382 | goto deadlock; |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 3383 | |
| 3384 | /* None available, try to steal one or wait for a user to finish */ |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3385 | list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) { |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 3386 | if (reg->pin_count) |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 3387 | continue; |
| 3388 | |
Chris Wilson | 8fe301a | 2012-04-17 15:31:28 +0100 | [diff] [blame] | 3389 | return reg; |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 3390 | } |
| 3391 | |
Chris Wilson | 5dce5b93 | 2014-01-20 10:17:36 +0000 | [diff] [blame] | 3392 | deadlock: |
| 3393 | /* Wait for completion of pending flips which consume fences */ |
| 3394 | if (intel_has_pending_fb_unpin(dev)) |
| 3395 | return ERR_PTR(-EAGAIN); |
| 3396 | |
| 3397 | return ERR_PTR(-EDEADLK); |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 3398 | } |
| 3399 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3400 | /** |
Chris Wilson | 9a5a53b | 2012-03-22 15:10:00 +0000 | [diff] [blame] | 3401 | * i915_gem_object_get_fence - set up fencing for an object |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3402 | * @obj: object to map through a fence reg |
| 3403 | * |
| 3404 | * When mapping objects through the GTT, userspace wants to be able to write |
| 3405 | * to them without having to worry about swizzling if the object is tiled. |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3406 | * This function walks the fence regs looking for a free one for @obj, |
| 3407 | * stealing one if it can't find any. |
| 3408 | * |
| 3409 | * It then sets up the reg based on the object's properties: address, pitch |
| 3410 | * and tiling format. |
Chris Wilson | 9a5a53b | 2012-03-22 15:10:00 +0000 | [diff] [blame] | 3411 | * |
| 3412 | * For an untiled surface, this removes any existing fence. |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3413 | */ |
Chris Wilson | 8c4b8c3 | 2009-06-17 22:08:52 +0100 | [diff] [blame] | 3414 | int |
Chris Wilson | 06d9813 | 2012-04-17 15:31:24 +0100 | [diff] [blame] | 3415 | i915_gem_object_get_fence(struct drm_i915_gem_object *obj) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3416 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3417 | struct drm_device *dev = obj->base.dev; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3418 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 1441574 | 2012-04-17 15:31:33 +0100 | [diff] [blame] | 3419 | bool enable = obj->tiling_mode != I915_TILING_NONE; |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3420 | struct drm_i915_fence_reg *reg; |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 3421 | int ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3422 | |
Chris Wilson | 1441574 | 2012-04-17 15:31:33 +0100 | [diff] [blame] | 3423 | /* Have we updated the tiling parameters upon the object and so |
| 3424 | * will need to serialise the write to the associated fence register? |
| 3425 | */ |
Chris Wilson | 5d82e3e | 2012-04-21 16:23:23 +0100 | [diff] [blame] | 3426 | if (obj->fence_dirty) { |
Chris Wilson | d0a5778 | 2012-10-09 19:24:37 +0100 | [diff] [blame] | 3427 | ret = i915_gem_object_wait_fence(obj); |
Chris Wilson | 1441574 | 2012-04-17 15:31:33 +0100 | [diff] [blame] | 3428 | if (ret) |
| 3429 | return ret; |
| 3430 | } |
Chris Wilson | 9a5a53b | 2012-03-22 15:10:00 +0000 | [diff] [blame] | 3431 | |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3432 | /* Just update our place in the LRU if our fence is getting reused. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3433 | if (obj->fence_reg != I915_FENCE_REG_NONE) { |
| 3434 | reg = &dev_priv->fence_regs[obj->fence_reg]; |
Chris Wilson | 5d82e3e | 2012-04-21 16:23:23 +0100 | [diff] [blame] | 3435 | if (!obj->fence_dirty) { |
Chris Wilson | 1441574 | 2012-04-17 15:31:33 +0100 | [diff] [blame] | 3436 | list_move_tail(®->lru_list, |
| 3437 | &dev_priv->mm.fence_list); |
| 3438 | return 0; |
| 3439 | } |
| 3440 | } else if (enable) { |
Chris Wilson | e6a8446 | 2014-08-11 12:00:12 +0200 | [diff] [blame] | 3441 | if (WARN_ON(!obj->map_and_fenceable)) |
| 3442 | return -EINVAL; |
| 3443 | |
Chris Wilson | 1441574 | 2012-04-17 15:31:33 +0100 | [diff] [blame] | 3444 | reg = i915_find_fence_reg(dev); |
Chris Wilson | 5dce5b93 | 2014-01-20 10:17:36 +0000 | [diff] [blame] | 3445 | if (IS_ERR(reg)) |
| 3446 | return PTR_ERR(reg); |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 3447 | |
Chris Wilson | 1441574 | 2012-04-17 15:31:33 +0100 | [diff] [blame] | 3448 | if (reg->obj) { |
| 3449 | struct drm_i915_gem_object *old = reg->obj; |
| 3450 | |
Chris Wilson | d0a5778 | 2012-10-09 19:24:37 +0100 | [diff] [blame] | 3451 | ret = i915_gem_object_wait_fence(old); |
Chris Wilson | 29c5a58 | 2011-03-17 15:23:22 +0000 | [diff] [blame] | 3452 | if (ret) |
| 3453 | return ret; |
| 3454 | |
Chris Wilson | 1441574 | 2012-04-17 15:31:33 +0100 | [diff] [blame] | 3455 | i915_gem_object_fence_lost(old); |
Chris Wilson | 29c5a58 | 2011-03-17 15:23:22 +0000 | [diff] [blame] | 3456 | } |
Chris Wilson | 1441574 | 2012-04-17 15:31:33 +0100 | [diff] [blame] | 3457 | } else |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 3458 | return 0; |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 3459 | |
Chris Wilson | 1441574 | 2012-04-17 15:31:33 +0100 | [diff] [blame] | 3460 | i915_gem_object_update_fence(obj, reg, enable); |
Chris Wilson | 1441574 | 2012-04-17 15:31:33 +0100 | [diff] [blame] | 3461 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 3462 | return 0; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3463 | } |
| 3464 | |
Chris Wilson | 4144f9b | 2014-09-11 08:43:48 +0100 | [diff] [blame] | 3465 | static bool i915_gem_valid_gtt_space(struct i915_vma *vma, |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3466 | unsigned long cache_level) |
| 3467 | { |
Chris Wilson | 4144f9b | 2014-09-11 08:43:48 +0100 | [diff] [blame] | 3468 | struct drm_mm_node *gtt_space = &vma->node; |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3469 | struct drm_mm_node *other; |
| 3470 | |
Chris Wilson | 4144f9b | 2014-09-11 08:43:48 +0100 | [diff] [blame] | 3471 | /* |
| 3472 | * On some machines we have to be careful when putting differing types |
| 3473 | * of snoopable memory together to avoid the prefetcher crossing memory |
| 3474 | * domains and dying. During vm initialisation, we decide whether or not |
| 3475 | * these constraints apply and set the drm_mm.color_adjust |
| 3476 | * appropriately. |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3477 | */ |
Chris Wilson | 4144f9b | 2014-09-11 08:43:48 +0100 | [diff] [blame] | 3478 | if (vma->vm->mm.color_adjust == NULL) |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3479 | return true; |
| 3480 | |
Ben Widawsky | c6cfb32 | 2013-07-05 14:41:06 -0700 | [diff] [blame] | 3481 | if (!drm_mm_node_allocated(gtt_space)) |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3482 | return true; |
| 3483 | |
| 3484 | if (list_empty(>t_space->node_list)) |
| 3485 | return true; |
| 3486 | |
| 3487 | other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list); |
| 3488 | if (other->allocated && !other->hole_follows && other->color != cache_level) |
| 3489 | return false; |
| 3490 | |
| 3491 | other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list); |
| 3492 | if (other->allocated && !gtt_space->hole_follows && other->color != cache_level) |
| 3493 | return false; |
| 3494 | |
| 3495 | return true; |
| 3496 | } |
| 3497 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3498 | /** |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3499 | * Finds free space in the GTT aperture and binds the object there. |
| 3500 | */ |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3501 | static struct i915_vma * |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 3502 | i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj, |
| 3503 | struct i915_address_space *vm, |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3504 | const struct i915_ggtt_view *ggtt_view, |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 3505 | unsigned alignment, |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3506 | uint64_t flags) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3507 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3508 | struct drm_device *dev = obj->base.dev; |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 3509 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 5e78330 | 2010-11-14 22:32:36 +0100 | [diff] [blame] | 3510 | u32 size, fence_size, fence_alignment, unfenced_alignment; |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 3511 | unsigned long start = |
| 3512 | flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0; |
| 3513 | unsigned long end = |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3514 | flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total; |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3515 | struct i915_vma *vma; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 3516 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3517 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3518 | if(WARN_ON(i915_is_ggtt(vm) != !!ggtt_view)) |
| 3519 | return ERR_PTR(-EINVAL); |
| 3520 | |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 3521 | fence_size = i915_gem_get_gtt_size(dev, |
| 3522 | obj->base.size, |
| 3523 | obj->tiling_mode); |
| 3524 | fence_alignment = i915_gem_get_gtt_alignment(dev, |
| 3525 | obj->base.size, |
Imre Deak | d865110c | 2013-01-07 21:47:33 +0200 | [diff] [blame] | 3526 | obj->tiling_mode, true); |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 3527 | unfenced_alignment = |
Imre Deak | d865110c | 2013-01-07 21:47:33 +0200 | [diff] [blame] | 3528 | i915_gem_get_gtt_alignment(dev, |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3529 | obj->base.size, |
| 3530 | obj->tiling_mode, false); |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 3531 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3532 | if (alignment == 0) |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3533 | alignment = flags & PIN_MAPPABLE ? fence_alignment : |
Daniel Vetter | 5e78330 | 2010-11-14 22:32:36 +0100 | [diff] [blame] | 3534 | unfenced_alignment; |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3535 | if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) { |
Chris Wilson | bd9b6a4 | 2014-02-10 09:03:50 +0000 | [diff] [blame] | 3536 | DRM_DEBUG("Invalid object alignment requested %u\n", alignment); |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3537 | return ERR_PTR(-EINVAL); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3538 | } |
| 3539 | |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3540 | size = flags & PIN_MAPPABLE ? fence_size : obj->base.size; |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 3541 | |
Chris Wilson | 654fc60 | 2010-05-27 13:18:21 +0100 | [diff] [blame] | 3542 | /* If the object is bigger than the entire aperture, reject it early |
| 3543 | * before evicting everything in a vain attempt to find space. |
| 3544 | */ |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 3545 | if (obj->base.size > end) { |
| 3546 | DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%lu\n", |
Chris Wilson | a36689c | 2013-05-21 16:58:49 +0100 | [diff] [blame] | 3547 | obj->base.size, |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3548 | flags & PIN_MAPPABLE ? "mappable" : "total", |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 3549 | end); |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3550 | return ERR_PTR(-E2BIG); |
Chris Wilson | 654fc60 | 2010-05-27 13:18:21 +0100 | [diff] [blame] | 3551 | } |
| 3552 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 3553 | ret = i915_gem_object_get_pages(obj); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 3554 | if (ret) |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3555 | return ERR_PTR(ret); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 3556 | |
Chris Wilson | fbdda6f | 2012-11-20 10:45:16 +0000 | [diff] [blame] | 3557 | i915_gem_object_pin_pages(obj); |
| 3558 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3559 | vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) : |
| 3560 | i915_gem_obj_lookup_or_create_vma(obj, vm); |
| 3561 | |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3562 | if (IS_ERR(vma)) |
Daniel Vetter | bc6bc15 | 2013-07-22 12:12:38 +0200 | [diff] [blame] | 3563 | goto err_unpin; |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3564 | |
Ben Widawsky | 0a9ae0d | 2013-05-25 12:26:35 -0700 | [diff] [blame] | 3565 | search_free: |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 3566 | ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node, |
Ben Widawsky | 0a9ae0d | 2013-05-25 12:26:35 -0700 | [diff] [blame] | 3567 | size, alignment, |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 3568 | obj->cache_level, |
| 3569 | start, end, |
Lauri Kasanen | 62347f9 | 2014-04-02 20:03:57 +0300 | [diff] [blame] | 3570 | DRM_MM_SEARCH_DEFAULT, |
| 3571 | DRM_MM_CREATE_DEFAULT); |
Chris Wilson | dc9dd7a | 2012-12-07 20:37:07 +0000 | [diff] [blame] | 3572 | if (ret) { |
Ben Widawsky | f6cd1f1 | 2013-07-31 17:00:11 -0700 | [diff] [blame] | 3573 | ret = i915_gem_evict_something(dev, vm, size, alignment, |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 3574 | obj->cache_level, |
| 3575 | start, end, |
| 3576 | flags); |
Chris Wilson | dc9dd7a | 2012-12-07 20:37:07 +0000 | [diff] [blame] | 3577 | if (ret == 0) |
| 3578 | goto search_free; |
Chris Wilson | 9731129 | 2009-09-21 00:22:34 +0100 | [diff] [blame] | 3579 | |
Daniel Vetter | bc6bc15 | 2013-07-22 12:12:38 +0200 | [diff] [blame] | 3580 | goto err_free_vma; |
Chris Wilson | dc9dd7a | 2012-12-07 20:37:07 +0000 | [diff] [blame] | 3581 | } |
Chris Wilson | 4144f9b | 2014-09-11 08:43:48 +0100 | [diff] [blame] | 3582 | if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) { |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3583 | ret = -EINVAL; |
Daniel Vetter | bc6bc15 | 2013-07-22 12:12:38 +0200 | [diff] [blame] | 3584 | goto err_remove_node; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3585 | } |
| 3586 | |
Daniel Vetter | 7416390 | 2012-02-15 23:50:21 +0100 | [diff] [blame] | 3587 | ret = i915_gem_gtt_prepare_object(obj); |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3588 | if (ret) |
Daniel Vetter | bc6bc15 | 2013-07-22 12:12:38 +0200 | [diff] [blame] | 3589 | goto err_remove_node; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3590 | |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3591 | trace_i915_vma_bind(vma, flags); |
| 3592 | ret = i915_vma_bind(vma, obj->cache_level, |
| 3593 | flags & PIN_GLOBAL ? GLOBAL_BIND : 0); |
| 3594 | if (ret) |
| 3595 | goto err_finish_gtt; |
| 3596 | |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 3597 | list_move_tail(&obj->global_list, &dev_priv->mm.bound_list); |
Ben Widawsky | ca191b1 | 2013-07-31 17:00:14 -0700 | [diff] [blame] | 3598 | list_add_tail(&vma->mm_list, &vm->inactive_list); |
Chris Wilson | bf1a109 | 2010-08-07 11:01:20 +0100 | [diff] [blame] | 3599 | |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3600 | return vma; |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3601 | |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3602 | err_finish_gtt: |
| 3603 | i915_gem_gtt_finish_object(obj); |
Daniel Vetter | bc6bc15 | 2013-07-22 12:12:38 +0200 | [diff] [blame] | 3604 | err_remove_node: |
Dan Carpenter | 6286ef9 | 2013-07-19 08:46:27 +0300 | [diff] [blame] | 3605 | drm_mm_remove_node(&vma->node); |
Daniel Vetter | bc6bc15 | 2013-07-22 12:12:38 +0200 | [diff] [blame] | 3606 | err_free_vma: |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3607 | i915_gem_vma_destroy(vma); |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3608 | vma = ERR_PTR(ret); |
Daniel Vetter | bc6bc15 | 2013-07-22 12:12:38 +0200 | [diff] [blame] | 3609 | err_unpin: |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3610 | i915_gem_object_unpin_pages(obj); |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3611 | return vma; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3612 | } |
| 3613 | |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3614 | bool |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 3615 | i915_gem_clflush_object(struct drm_i915_gem_object *obj, |
| 3616 | bool force) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3617 | { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3618 | /* If we don't have a page list set up, then we're not pinned |
| 3619 | * to GPU, and we can ignore the cache flush because it'll happen |
| 3620 | * again at bind time. |
| 3621 | */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3622 | if (obj->pages == NULL) |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3623 | return false; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3624 | |
Imre Deak | 769ce46 | 2013-02-13 21:56:05 +0200 | [diff] [blame] | 3625 | /* |
| 3626 | * Stolen memory is always coherent with the GPU as it is explicitly |
| 3627 | * marked as wc by the system, or the system is cache-coherent. |
| 3628 | */ |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 3629 | if (obj->stolen || obj->phys_handle) |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3630 | return false; |
Imre Deak | 769ce46 | 2013-02-13 21:56:05 +0200 | [diff] [blame] | 3631 | |
Chris Wilson | 9c23f7f | 2011-03-29 16:59:52 -0700 | [diff] [blame] | 3632 | /* If the GPU is snooping the contents of the CPU cache, |
| 3633 | * we do not need to manually clear the CPU cache lines. However, |
| 3634 | * the caches are only snooped when the render cache is |
| 3635 | * flushed/invalidated. As we always have to emit invalidations |
| 3636 | * and flushes when moving into and out of the RENDER domain, correct |
| 3637 | * snooping behaviour occurs naturally as the result of our domain |
| 3638 | * tracking. |
| 3639 | */ |
Chris Wilson | 0f71979 | 2015-01-13 13:32:52 +0000 | [diff] [blame] | 3640 | if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) { |
| 3641 | obj->cache_dirty = true; |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3642 | return false; |
Chris Wilson | 0f71979 | 2015-01-13 13:32:52 +0000 | [diff] [blame] | 3643 | } |
Chris Wilson | 9c23f7f | 2011-03-29 16:59:52 -0700 | [diff] [blame] | 3644 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3645 | trace_i915_gem_object_clflush(obj); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 3646 | drm_clflush_sg(obj->pages); |
Chris Wilson | 0f71979 | 2015-01-13 13:32:52 +0000 | [diff] [blame] | 3647 | obj->cache_dirty = false; |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3648 | |
| 3649 | return true; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3650 | } |
| 3651 | |
| 3652 | /** Flushes the GTT write domain for the object if it's dirty. */ |
| 3653 | static void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3654 | i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3655 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3656 | uint32_t old_write_domain; |
| 3657 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3658 | if (obj->base.write_domain != I915_GEM_DOMAIN_GTT) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3659 | return; |
| 3660 | |
Chris Wilson | 63256ec | 2011-01-04 18:42:07 +0000 | [diff] [blame] | 3661 | /* No actual flushing is required for the GTT write domain. Writes |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3662 | * to it immediately go to main memory as far as we know, so there's |
| 3663 | * no chipset flush. It also doesn't land in render cache. |
Chris Wilson | 63256ec | 2011-01-04 18:42:07 +0000 | [diff] [blame] | 3664 | * |
| 3665 | * However, we do have to enforce the order so that all writes through |
| 3666 | * the GTT land before any writes to the device, such as updates to |
| 3667 | * the GATT itself. |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3668 | */ |
Chris Wilson | 63256ec | 2011-01-04 18:42:07 +0000 | [diff] [blame] | 3669 | wmb(); |
| 3670 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3671 | old_write_domain = obj->base.write_domain; |
| 3672 | obj->base.write_domain = 0; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3673 | |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 3674 | intel_fb_obj_flush(obj, false); |
| 3675 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3676 | trace_i915_gem_object_change_domain(obj, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3677 | obj->base.read_domains, |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3678 | old_write_domain); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3679 | } |
| 3680 | |
| 3681 | /** Flushes the CPU write domain for the object if it's dirty. */ |
| 3682 | static void |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 3683 | i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3684 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3685 | uint32_t old_write_domain; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3686 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3687 | if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3688 | return; |
| 3689 | |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 3690 | if (i915_gem_clflush_object(obj, obj->pin_display)) |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3691 | i915_gem_chipset_flush(obj->base.dev); |
| 3692 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3693 | old_write_domain = obj->base.write_domain; |
| 3694 | obj->base.write_domain = 0; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3695 | |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 3696 | intel_fb_obj_flush(obj, false); |
| 3697 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3698 | trace_i915_gem_object_change_domain(obj, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3699 | obj->base.read_domains, |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3700 | old_write_domain); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3701 | } |
| 3702 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3703 | /** |
| 3704 | * Moves a single object to the GTT read, and possibly write domain. |
| 3705 | * |
| 3706 | * This function returns when the move is complete, including waiting on |
| 3707 | * flushes to occur. |
| 3708 | */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3709 | int |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 3710 | i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3711 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3712 | uint32_t old_write_domain, old_read_domains; |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 3713 | struct i915_vma *vma; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3714 | int ret; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3715 | |
Chris Wilson | 8d7e3de | 2011-02-07 15:23:02 +0000 | [diff] [blame] | 3716 | if (obj->base.write_domain == I915_GEM_DOMAIN_GTT) |
| 3717 | return 0; |
| 3718 | |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 3719 | ret = i915_gem_object_wait_rendering(obj, !write); |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 3720 | if (ret) |
| 3721 | return ret; |
| 3722 | |
Chris Wilson | c8725f3 | 2014-03-17 12:21:55 +0000 | [diff] [blame] | 3723 | i915_gem_object_retire(obj); |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 3724 | |
| 3725 | /* Flush and acquire obj->pages so that we are coherent through |
| 3726 | * direct access in memory with previous cached writes through |
| 3727 | * shmemfs and that our cache domain tracking remains valid. |
| 3728 | * For example, if the obj->filp was moved to swap without us |
| 3729 | * being notified and releasing the pages, we would mistakenly |
| 3730 | * continue to assume that the obj remained out of the CPU cached |
| 3731 | * domain. |
| 3732 | */ |
| 3733 | ret = i915_gem_object_get_pages(obj); |
| 3734 | if (ret) |
| 3735 | return ret; |
| 3736 | |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 3737 | i915_gem_object_flush_cpu_write_domain(obj); |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3738 | |
Chris Wilson | d0a5778 | 2012-10-09 19:24:37 +0100 | [diff] [blame] | 3739 | /* Serialise direct access to this object with the barriers for |
| 3740 | * coherent writes from the GPU, by effectively invalidating the |
| 3741 | * GTT domain upon first access. |
| 3742 | */ |
| 3743 | if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) |
| 3744 | mb(); |
| 3745 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3746 | old_write_domain = obj->base.write_domain; |
| 3747 | old_read_domains = obj->base.read_domains; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3748 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3749 | /* It should now be out of any other write domains, and we can update |
| 3750 | * the domain values for our changes. |
| 3751 | */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3752 | BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0); |
| 3753 | obj->base.read_domains |= I915_GEM_DOMAIN_GTT; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3754 | if (write) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3755 | obj->base.read_domains = I915_GEM_DOMAIN_GTT; |
| 3756 | obj->base.write_domain = I915_GEM_DOMAIN_GTT; |
| 3757 | obj->dirty = 1; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3758 | } |
| 3759 | |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 3760 | if (write) |
Paulo Zanoni | a4001f1 | 2015-02-13 17:23:44 -0200 | [diff] [blame] | 3761 | intel_fb_obj_invalidate(obj, NULL, ORIGIN_GTT); |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 3762 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3763 | trace_i915_gem_object_change_domain(obj, |
| 3764 | old_read_domains, |
| 3765 | old_write_domain); |
| 3766 | |
Chris Wilson | 8325a09 | 2012-04-24 15:52:35 +0100 | [diff] [blame] | 3767 | /* And bump the LRU for this access */ |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 3768 | vma = i915_gem_obj_to_ggtt(obj); |
| 3769 | if (vma && drm_mm_node_allocated(&vma->node) && !obj->active) |
Chris Wilson | dc8cd1e | 2014-08-09 17:37:22 +0100 | [diff] [blame] | 3770 | list_move_tail(&vma->mm_list, |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 3771 | &to_i915(obj->base.dev)->gtt.base.inactive_list); |
Chris Wilson | 8325a09 | 2012-04-24 15:52:35 +0100 | [diff] [blame] | 3772 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3773 | return 0; |
| 3774 | } |
| 3775 | |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3776 | int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj, |
| 3777 | enum i915_cache_level cache_level) |
| 3778 | { |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 3779 | struct drm_device *dev = obj->base.dev; |
Chris Wilson | df6f783 | 2014-03-21 07:40:56 +0000 | [diff] [blame] | 3780 | struct i915_vma *vma, *next; |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3781 | int ret; |
| 3782 | |
| 3783 | if (obj->cache_level == cache_level) |
| 3784 | return 0; |
| 3785 | |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 3786 | if (i915_gem_obj_is_pinned(obj)) { |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3787 | DRM_DEBUG("can not change the cache level of pinned objects\n"); |
| 3788 | return -EBUSY; |
| 3789 | } |
| 3790 | |
Chris Wilson | df6f783 | 2014-03-21 07:40:56 +0000 | [diff] [blame] | 3791 | list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) { |
Chris Wilson | 4144f9b | 2014-09-11 08:43:48 +0100 | [diff] [blame] | 3792 | if (!i915_gem_valid_gtt_space(vma, cache_level)) { |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 3793 | ret = i915_vma_unbind(vma); |
Ben Widawsky | 3089c6f | 2013-07-31 17:00:03 -0700 | [diff] [blame] | 3794 | if (ret) |
| 3795 | return ret; |
Ben Widawsky | 3089c6f | 2013-07-31 17:00:03 -0700 | [diff] [blame] | 3796 | } |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3797 | } |
| 3798 | |
Ben Widawsky | 3089c6f | 2013-07-31 17:00:03 -0700 | [diff] [blame] | 3799 | if (i915_gem_obj_bound_any(obj)) { |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3800 | ret = i915_gem_object_finish_gpu(obj); |
| 3801 | if (ret) |
| 3802 | return ret; |
| 3803 | |
| 3804 | i915_gem_object_finish_gtt(obj); |
| 3805 | |
| 3806 | /* Before SandyBridge, you could not use tiling or fence |
| 3807 | * registers with snooped memory, so relinquish any fences |
| 3808 | * currently pointing to our region in the aperture. |
| 3809 | */ |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3810 | if (INTEL_INFO(dev)->gen < 6) { |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3811 | ret = i915_gem_object_put_fence(obj); |
| 3812 | if (ret) |
| 3813 | return ret; |
| 3814 | } |
| 3815 | |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 3816 | list_for_each_entry(vma, &obj->vma_list, vma_link) |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3817 | if (drm_mm_node_allocated(&vma->node)) { |
| 3818 | ret = i915_vma_bind(vma, cache_level, |
| 3819 | vma->bound & GLOBAL_BIND); |
| 3820 | if (ret) |
| 3821 | return ret; |
| 3822 | } |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3823 | } |
| 3824 | |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 3825 | list_for_each_entry(vma, &obj->vma_list, vma_link) |
| 3826 | vma->node.color = cache_level; |
| 3827 | obj->cache_level = cache_level; |
| 3828 | |
Chris Wilson | 0f71979 | 2015-01-13 13:32:52 +0000 | [diff] [blame] | 3829 | if (obj->cache_dirty && |
| 3830 | obj->base.write_domain != I915_GEM_DOMAIN_CPU && |
| 3831 | cpu_write_needs_clflush(obj)) { |
| 3832 | if (i915_gem_clflush_object(obj, true)) |
| 3833 | i915_gem_chipset_flush(obj->base.dev); |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3834 | } |
| 3835 | |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3836 | return 0; |
| 3837 | } |
| 3838 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3839 | int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data, |
| 3840 | struct drm_file *file) |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3841 | { |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3842 | struct drm_i915_gem_caching *args = data; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3843 | struct drm_i915_gem_object *obj; |
| 3844 | int ret; |
| 3845 | |
| 3846 | ret = i915_mutex_lock_interruptible(dev); |
| 3847 | if (ret) |
| 3848 | return ret; |
| 3849 | |
| 3850 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
| 3851 | if (&obj->base == NULL) { |
| 3852 | ret = -ENOENT; |
| 3853 | goto unlock; |
| 3854 | } |
| 3855 | |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 3856 | switch (obj->cache_level) { |
| 3857 | case I915_CACHE_LLC: |
| 3858 | case I915_CACHE_L3_LLC: |
| 3859 | args->caching = I915_CACHING_CACHED; |
| 3860 | break; |
| 3861 | |
Chris Wilson | 4257d3b | 2013-08-08 14:41:11 +0100 | [diff] [blame] | 3862 | case I915_CACHE_WT: |
| 3863 | args->caching = I915_CACHING_DISPLAY; |
| 3864 | break; |
| 3865 | |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 3866 | default: |
| 3867 | args->caching = I915_CACHING_NONE; |
| 3868 | break; |
| 3869 | } |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3870 | |
| 3871 | drm_gem_object_unreference(&obj->base); |
| 3872 | unlock: |
| 3873 | mutex_unlock(&dev->struct_mutex); |
| 3874 | return ret; |
| 3875 | } |
| 3876 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3877 | int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data, |
| 3878 | struct drm_file *file) |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3879 | { |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3880 | struct drm_i915_gem_caching *args = data; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3881 | struct drm_i915_gem_object *obj; |
| 3882 | enum i915_cache_level level; |
| 3883 | int ret; |
| 3884 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3885 | switch (args->caching) { |
| 3886 | case I915_CACHING_NONE: |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3887 | level = I915_CACHE_NONE; |
| 3888 | break; |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3889 | case I915_CACHING_CACHED: |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3890 | level = I915_CACHE_LLC; |
| 3891 | break; |
Chris Wilson | 4257d3b | 2013-08-08 14:41:11 +0100 | [diff] [blame] | 3892 | case I915_CACHING_DISPLAY: |
| 3893 | level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE; |
| 3894 | break; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3895 | default: |
| 3896 | return -EINVAL; |
| 3897 | } |
| 3898 | |
Ben Widawsky | 3bc2913 | 2012-09-26 16:15:20 -0700 | [diff] [blame] | 3899 | ret = i915_mutex_lock_interruptible(dev); |
| 3900 | if (ret) |
| 3901 | return ret; |
| 3902 | |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3903 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
| 3904 | if (&obj->base == NULL) { |
| 3905 | ret = -ENOENT; |
| 3906 | goto unlock; |
| 3907 | } |
| 3908 | |
| 3909 | ret = i915_gem_object_set_cache_level(obj, level); |
| 3910 | |
| 3911 | drm_gem_object_unreference(&obj->base); |
| 3912 | unlock: |
| 3913 | mutex_unlock(&dev->struct_mutex); |
| 3914 | return ret; |
| 3915 | } |
| 3916 | |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3917 | /* |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3918 | * Prepare buffer for display plane (scanout, cursors, etc). |
| 3919 | * Can be called from an uninterruptible phase (modesetting) and allows |
| 3920 | * any flushes to be pipelined (for pageflips). |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3921 | */ |
| 3922 | int |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3923 | i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj, |
| 3924 | u32 alignment, |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 3925 | struct intel_engine_cs *pipelined, |
| 3926 | const struct i915_ggtt_view *view) |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3927 | { |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3928 | u32 old_read_domains, old_write_domain; |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3929 | int ret; |
| 3930 | |
John Harrison | 41c5241 | 2014-11-24 18:49:43 +0000 | [diff] [blame] | 3931 | if (pipelined != i915_gem_request_get_ring(obj->last_read_req)) { |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 3932 | ret = i915_gem_object_sync(obj, pipelined); |
| 3933 | if (ret) |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3934 | return ret; |
| 3935 | } |
| 3936 | |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3937 | /* Mark the pin_display early so that we account for the |
| 3938 | * display coherency whilst setting up the cache domains. |
| 3939 | */ |
Tvrtko Ursulin | 8a0c39b | 2015-04-13 11:50:09 +0100 | [diff] [blame] | 3940 | obj->pin_display++; |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3941 | |
Eric Anholt | a7ef064 | 2011-03-29 16:59:54 -0700 | [diff] [blame] | 3942 | /* The display engine is not coherent with the LLC cache on gen6. As |
| 3943 | * a result, we make sure that the pinning that is about to occur is |
| 3944 | * done with uncached PTEs. This is lowest common denominator for all |
| 3945 | * chipsets. |
| 3946 | * |
| 3947 | * However for gen6+, we could do better by using the GFDT bit instead |
| 3948 | * of uncaching, which would allow us to flush all the LLC-cached data |
| 3949 | * with that bit in the PTE to main memory with just one PIPE_CONTROL. |
| 3950 | */ |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 3951 | ret = i915_gem_object_set_cache_level(obj, |
| 3952 | HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE); |
Eric Anholt | a7ef064 | 2011-03-29 16:59:54 -0700 | [diff] [blame] | 3953 | if (ret) |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3954 | goto err_unpin_display; |
Eric Anholt | a7ef064 | 2011-03-29 16:59:54 -0700 | [diff] [blame] | 3955 | |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3956 | /* As the user may map the buffer once pinned in the display plane |
| 3957 | * (e.g. libkms for the bootup splash), we have to ensure that we |
| 3958 | * always use map_and_fenceable for all scanout buffers. |
| 3959 | */ |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3960 | ret = i915_gem_object_ggtt_pin(obj, view, alignment, |
| 3961 | view->type == I915_GGTT_VIEW_NORMAL ? |
| 3962 | PIN_MAPPABLE : 0); |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3963 | if (ret) |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3964 | goto err_unpin_display; |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3965 | |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 3966 | i915_gem_object_flush_cpu_write_domain(obj); |
Chris Wilson | b118c1e | 2010-05-27 13:18:14 +0100 | [diff] [blame] | 3967 | |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3968 | old_write_domain = obj->base.write_domain; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3969 | old_read_domains = obj->base.read_domains; |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3970 | |
| 3971 | /* It should now be out of any other write domains, and we can update |
| 3972 | * the domain values for our changes. |
| 3973 | */ |
Chris Wilson | e5f1d96 | 2012-07-20 12:41:00 +0100 | [diff] [blame] | 3974 | obj->base.write_domain = 0; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3975 | obj->base.read_domains |= I915_GEM_DOMAIN_GTT; |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3976 | |
| 3977 | trace_i915_gem_object_change_domain(obj, |
| 3978 | old_read_domains, |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3979 | old_write_domain); |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3980 | |
| 3981 | return 0; |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3982 | |
| 3983 | err_unpin_display: |
Tvrtko Ursulin | 8a0c39b | 2015-04-13 11:50:09 +0100 | [diff] [blame] | 3984 | obj->pin_display--; |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3985 | return ret; |
| 3986 | } |
| 3987 | |
| 3988 | void |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 3989 | i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj, |
| 3990 | const struct i915_ggtt_view *view) |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3991 | { |
Tvrtko Ursulin | 8a0c39b | 2015-04-13 11:50:09 +0100 | [diff] [blame] | 3992 | if (WARN_ON(obj->pin_display == 0)) |
| 3993 | return; |
| 3994 | |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 3995 | i915_gem_object_ggtt_unpin_view(obj, view); |
| 3996 | |
Tvrtko Ursulin | 8a0c39b | 2015-04-13 11:50:09 +0100 | [diff] [blame] | 3997 | obj->pin_display--; |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3998 | } |
| 3999 | |
Chris Wilson | 8534551 | 2010-11-13 09:49:11 +0000 | [diff] [blame] | 4000 | int |
Chris Wilson | a8198ee | 2011-04-13 22:04:09 +0100 | [diff] [blame] | 4001 | i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj) |
Chris Wilson | 8534551 | 2010-11-13 09:49:11 +0000 | [diff] [blame] | 4002 | { |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 4003 | int ret; |
| 4004 | |
Chris Wilson | a8198ee | 2011-04-13 22:04:09 +0100 | [diff] [blame] | 4005 | if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0) |
Chris Wilson | 8534551 | 2010-11-13 09:49:11 +0000 | [diff] [blame] | 4006 | return 0; |
| 4007 | |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 4008 | ret = i915_gem_object_wait_rendering(obj, false); |
Chris Wilson | c501ae7 | 2011-12-14 13:57:23 +0100 | [diff] [blame] | 4009 | if (ret) |
| 4010 | return ret; |
| 4011 | |
Chris Wilson | a8198ee | 2011-04-13 22:04:09 +0100 | [diff] [blame] | 4012 | /* Ensure that we invalidate the GPU's caches and TLBs. */ |
| 4013 | obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS; |
Chris Wilson | c501ae7 | 2011-12-14 13:57:23 +0100 | [diff] [blame] | 4014 | return 0; |
Chris Wilson | 8534551 | 2010-11-13 09:49:11 +0000 | [diff] [blame] | 4015 | } |
| 4016 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4017 | /** |
| 4018 | * Moves a single object to the CPU read, and possibly write domain. |
| 4019 | * |
| 4020 | * This function returns when the move is complete, including waiting on |
| 4021 | * flushes to occur. |
| 4022 | */ |
Chris Wilson | dabdfe0 | 2012-03-26 10:10:27 +0200 | [diff] [blame] | 4023 | int |
Chris Wilson | 919926a | 2010-11-12 13:42:53 +0000 | [diff] [blame] | 4024 | i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4025 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 4026 | uint32_t old_write_domain, old_read_domains; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4027 | int ret; |
| 4028 | |
Chris Wilson | 8d7e3de | 2011-02-07 15:23:02 +0000 | [diff] [blame] | 4029 | if (obj->base.write_domain == I915_GEM_DOMAIN_CPU) |
| 4030 | return 0; |
| 4031 | |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 4032 | ret = i915_gem_object_wait_rendering(obj, !write); |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 4033 | if (ret) |
| 4034 | return ret; |
| 4035 | |
Chris Wilson | c8725f3 | 2014-03-17 12:21:55 +0000 | [diff] [blame] | 4036 | i915_gem_object_retire(obj); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4037 | i915_gem_object_flush_gtt_write_domain(obj); |
| 4038 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4039 | old_write_domain = obj->base.write_domain; |
| 4040 | old_read_domains = obj->base.read_domains; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 4041 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4042 | /* Flush the CPU cache if it's still invalid. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4043 | if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) { |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 4044 | i915_gem_clflush_object(obj, false); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4045 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4046 | obj->base.read_domains |= I915_GEM_DOMAIN_CPU; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4047 | } |
| 4048 | |
| 4049 | /* It should now be out of any other write domains, and we can update |
| 4050 | * the domain values for our changes. |
| 4051 | */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4052 | BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4053 | |
| 4054 | /* If we're writing through the CPU, then the GPU read domains will |
| 4055 | * need to be invalidated at next use. |
| 4056 | */ |
| 4057 | if (write) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4058 | obj->base.read_domains = I915_GEM_DOMAIN_CPU; |
| 4059 | obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4060 | } |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 4061 | |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 4062 | if (write) |
Paulo Zanoni | a4001f1 | 2015-02-13 17:23:44 -0200 | [diff] [blame] | 4063 | intel_fb_obj_invalidate(obj, NULL, ORIGIN_CPU); |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 4064 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 4065 | trace_i915_gem_object_change_domain(obj, |
| 4066 | old_read_domains, |
| 4067 | old_write_domain); |
| 4068 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 4069 | return 0; |
| 4070 | } |
| 4071 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4072 | /* Throttle our rendering by waiting until the ring has completed our requests |
| 4073 | * emitted over 20 msec ago. |
| 4074 | * |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4075 | * Note that if we were to use the current jiffies each time around the loop, |
| 4076 | * we wouldn't escape the function with any frames outstanding if the time to |
| 4077 | * render a frame was over 20ms. |
| 4078 | * |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4079 | * This should get us reasonable parallelism between CPU and GPU but also |
| 4080 | * relatively low latency when blocking on a particular request to finish. |
| 4081 | */ |
| 4082 | static int |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4083 | i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4084 | { |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4085 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 4086 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4087 | unsigned long recent_enough = jiffies - msecs_to_jiffies(20); |
John Harrison | 54fb241 | 2014-11-24 18:49:27 +0000 | [diff] [blame] | 4088 | struct drm_i915_gem_request *request, *target = NULL; |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 4089 | unsigned reset_counter; |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4090 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4091 | |
Daniel Vetter | 308887a | 2012-11-14 17:14:06 +0100 | [diff] [blame] | 4092 | ret = i915_gem_wait_for_error(&dev_priv->gpu_error); |
| 4093 | if (ret) |
| 4094 | return ret; |
| 4095 | |
| 4096 | ret = i915_gem_check_wedge(&dev_priv->gpu_error, false); |
| 4097 | if (ret) |
| 4098 | return ret; |
Chris Wilson | e110e8d | 2011-01-26 15:39:14 +0000 | [diff] [blame] | 4099 | |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 4100 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4101 | list_for_each_entry(request, &file_priv->mm.request_list, client_list) { |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4102 | if (time_after_eq(request->emitted_jiffies, recent_enough)) |
| 4103 | break; |
| 4104 | |
John Harrison | 54fb241 | 2014-11-24 18:49:27 +0000 | [diff] [blame] | 4105 | target = request; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4106 | } |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 4107 | reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter); |
John Harrison | ff86588 | 2014-11-24 18:49:28 +0000 | [diff] [blame] | 4108 | if (target) |
| 4109 | i915_gem_request_reference(target); |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 4110 | spin_unlock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4111 | |
John Harrison | 54fb241 | 2014-11-24 18:49:27 +0000 | [diff] [blame] | 4112 | if (target == NULL) |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4113 | return 0; |
| 4114 | |
John Harrison | 9c65481 | 2014-11-24 18:49:35 +0000 | [diff] [blame] | 4115 | ret = __i915_wait_request(target, reset_counter, true, NULL, NULL); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4116 | if (ret == 0) |
| 4117 | queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0); |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4118 | |
Chris Wilson | 41037f9 | 2015-03-27 11:01:36 +0000 | [diff] [blame] | 4119 | i915_gem_request_unreference__unlocked(target); |
John Harrison | ff86588 | 2014-11-24 18:49:28 +0000 | [diff] [blame] | 4120 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4121 | return ret; |
| 4122 | } |
| 4123 | |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 4124 | static bool |
| 4125 | i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags) |
| 4126 | { |
| 4127 | struct drm_i915_gem_object *obj = vma->obj; |
| 4128 | |
| 4129 | if (alignment && |
| 4130 | vma->node.start & (alignment - 1)) |
| 4131 | return true; |
| 4132 | |
| 4133 | if (flags & PIN_MAPPABLE && !obj->map_and_fenceable) |
| 4134 | return true; |
| 4135 | |
| 4136 | if (flags & PIN_OFFSET_BIAS && |
| 4137 | vma->node.start < (flags & PIN_OFFSET_MASK)) |
| 4138 | return true; |
| 4139 | |
| 4140 | return false; |
| 4141 | } |
| 4142 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4143 | static int |
| 4144 | i915_gem_object_do_pin(struct drm_i915_gem_object *obj, |
| 4145 | struct i915_address_space *vm, |
| 4146 | const struct i915_ggtt_view *ggtt_view, |
| 4147 | uint32_t alignment, |
| 4148 | uint64_t flags) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4149 | { |
Ben Widawsky | 6e7186a | 2014-05-06 22:21:36 -0700 | [diff] [blame] | 4150 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4151 | struct i915_vma *vma; |
Chris Wilson | ef79e17 | 2014-10-31 13:53:52 +0000 | [diff] [blame] | 4152 | unsigned bound; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4153 | int ret; |
| 4154 | |
Ben Widawsky | 6e7186a | 2014-05-06 22:21:36 -0700 | [diff] [blame] | 4155 | if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base)) |
| 4156 | return -ENODEV; |
| 4157 | |
Daniel Vetter | bf3d149 | 2014-02-14 14:01:12 +0100 | [diff] [blame] | 4158 | if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm))) |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 4159 | return -EINVAL; |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4160 | |
Chris Wilson | c826c44 | 2014-10-31 13:53:53 +0000 | [diff] [blame] | 4161 | if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE)) |
| 4162 | return -EINVAL; |
| 4163 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4164 | if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view)) |
| 4165 | return -EINVAL; |
| 4166 | |
| 4167 | vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) : |
| 4168 | i915_gem_obj_to_vma(obj, vm); |
| 4169 | |
| 4170 | if (IS_ERR(vma)) |
| 4171 | return PTR_ERR(vma); |
| 4172 | |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4173 | if (vma) { |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 4174 | if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT)) |
| 4175 | return -EBUSY; |
| 4176 | |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 4177 | if (i915_vma_misplaced(vma, alignment, flags)) { |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4178 | unsigned long offset; |
Joonas Lahtinen | 9abc464 | 2015-03-27 13:09:22 +0200 | [diff] [blame] | 4179 | offset = ggtt_view ? i915_gem_obj_ggtt_offset_view(obj, ggtt_view) : |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4180 | i915_gem_obj_offset(obj, vm); |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 4181 | WARN(vma->pin_count, |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4182 | "bo is already pinned in %s with incorrect alignment:" |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 4183 | " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d," |
Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 4184 | " obj->map_and_fenceable=%d\n", |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4185 | ggtt_view ? "ggtt" : "ppgtt", |
| 4186 | offset, |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 4187 | alignment, |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 4188 | !!(flags & PIN_MAPPABLE), |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4189 | obj->map_and_fenceable); |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4190 | ret = i915_vma_unbind(vma); |
Chris Wilson | ac0c6b5 | 2010-05-27 13:18:18 +0100 | [diff] [blame] | 4191 | if (ret) |
| 4192 | return ret; |
Daniel Vetter | 8ea99c9 | 2014-02-14 14:01:21 +0100 | [diff] [blame] | 4193 | |
| 4194 | vma = NULL; |
Chris Wilson | ac0c6b5 | 2010-05-27 13:18:18 +0100 | [diff] [blame] | 4195 | } |
| 4196 | } |
| 4197 | |
Chris Wilson | ef79e17 | 2014-10-31 13:53:52 +0000 | [diff] [blame] | 4198 | bound = vma ? vma->bound : 0; |
Daniel Vetter | 8ea99c9 | 2014-02-14 14:01:21 +0100 | [diff] [blame] | 4199 | if (vma == NULL || !drm_mm_node_allocated(&vma->node)) { |
Ben Widawsky | 563222a | 2015-03-19 12:53:28 +0000 | [diff] [blame] | 4200 | /* In true PPGTT, bind has possibly changed PDEs, which |
| 4201 | * means we must do a context switch before the GPU can |
| 4202 | * accurately read some of the VMAs. |
| 4203 | */ |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4204 | vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment, |
| 4205 | flags); |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 4206 | if (IS_ERR(vma)) |
| 4207 | return PTR_ERR(vma); |
Chris Wilson | 22c344e | 2009-02-11 14:26:45 +0000 | [diff] [blame] | 4208 | } |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 4209 | |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 4210 | if (flags & PIN_GLOBAL && !(vma->bound & GLOBAL_BIND)) { |
| 4211 | ret = i915_vma_bind(vma, obj->cache_level, GLOBAL_BIND); |
| 4212 | if (ret) |
| 4213 | return ret; |
| 4214 | } |
Daniel Vetter | 74898d7 | 2012-02-15 23:50:22 +0100 | [diff] [blame] | 4215 | |
Chris Wilson | ef79e17 | 2014-10-31 13:53:52 +0000 | [diff] [blame] | 4216 | if ((bound ^ vma->bound) & GLOBAL_BIND) { |
| 4217 | bool mappable, fenceable; |
| 4218 | u32 fence_size, fence_alignment; |
| 4219 | |
| 4220 | fence_size = i915_gem_get_gtt_size(obj->base.dev, |
| 4221 | obj->base.size, |
| 4222 | obj->tiling_mode); |
| 4223 | fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev, |
| 4224 | obj->base.size, |
| 4225 | obj->tiling_mode, |
| 4226 | true); |
| 4227 | |
| 4228 | fenceable = (vma->node.size == fence_size && |
| 4229 | (vma->node.start & (fence_alignment - 1)) == 0); |
| 4230 | |
Chris Wilson | e8dec1d | 2015-02-27 13:58:43 +0000 | [diff] [blame] | 4231 | mappable = (vma->node.start + fence_size <= |
Chris Wilson | ef79e17 | 2014-10-31 13:53:52 +0000 | [diff] [blame] | 4232 | dev_priv->gtt.mappable_end); |
| 4233 | |
| 4234 | obj->map_and_fenceable = mappable && fenceable; |
| 4235 | } |
| 4236 | |
| 4237 | WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable); |
| 4238 | |
Daniel Vetter | 8ea99c9 | 2014-02-14 14:01:21 +0100 | [diff] [blame] | 4239 | vma->pin_count++; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4240 | return 0; |
| 4241 | } |
| 4242 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4243 | int |
| 4244 | i915_gem_object_pin(struct drm_i915_gem_object *obj, |
| 4245 | struct i915_address_space *vm, |
| 4246 | uint32_t alignment, |
| 4247 | uint64_t flags) |
| 4248 | { |
| 4249 | return i915_gem_object_do_pin(obj, vm, |
| 4250 | i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL, |
| 4251 | alignment, flags); |
| 4252 | } |
| 4253 | |
| 4254 | int |
| 4255 | i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj, |
| 4256 | const struct i915_ggtt_view *view, |
| 4257 | uint32_t alignment, |
| 4258 | uint64_t flags) |
| 4259 | { |
| 4260 | if (WARN_ONCE(!view, "no view specified")) |
| 4261 | return -EINVAL; |
| 4262 | |
| 4263 | return i915_gem_object_do_pin(obj, i915_obj_to_ggtt(obj), view, |
Tvrtko Ursulin | 6fafab7 | 2015-03-17 15:36:51 +0000 | [diff] [blame] | 4264 | alignment, flags | PIN_GLOBAL); |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4265 | } |
| 4266 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4267 | void |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 4268 | i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj, |
| 4269 | const struct i915_ggtt_view *view) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4270 | { |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 4271 | struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4272 | |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 4273 | BUG_ON(!vma); |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 4274 | WARN_ON(vma->pin_count == 0); |
Joonas Lahtinen | 9abc464 | 2015-03-27 13:09:22 +0200 | [diff] [blame] | 4275 | WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view)); |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 4276 | |
Chris Wilson | 3015465 | 2015-04-07 17:28:24 +0100 | [diff] [blame] | 4277 | --vma->pin_count; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4278 | } |
| 4279 | |
Daniel Vetter | d8ffa60 | 2014-05-13 12:11:26 +0200 | [diff] [blame] | 4280 | bool |
| 4281 | i915_gem_object_pin_fence(struct drm_i915_gem_object *obj) |
| 4282 | { |
| 4283 | if (obj->fence_reg != I915_FENCE_REG_NONE) { |
| 4284 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
| 4285 | struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj); |
| 4286 | |
| 4287 | WARN_ON(!ggtt_vma || |
| 4288 | dev_priv->fence_regs[obj->fence_reg].pin_count > |
| 4289 | ggtt_vma->pin_count); |
| 4290 | dev_priv->fence_regs[obj->fence_reg].pin_count++; |
| 4291 | return true; |
| 4292 | } else |
| 4293 | return false; |
| 4294 | } |
| 4295 | |
| 4296 | void |
| 4297 | i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj) |
| 4298 | { |
| 4299 | if (obj->fence_reg != I915_FENCE_REG_NONE) { |
| 4300 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
| 4301 | WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0); |
| 4302 | dev_priv->fence_regs[obj->fence_reg].pin_count--; |
| 4303 | } |
| 4304 | } |
| 4305 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4306 | int |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4307 | i915_gem_busy_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4308 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4309 | { |
| 4310 | struct drm_i915_gem_busy *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4311 | struct drm_i915_gem_object *obj; |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 4312 | int ret; |
| 4313 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4314 | ret = i915_mutex_lock_interruptible(dev); |
| 4315 | if (ret) |
| 4316 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4317 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4318 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 4319 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4320 | ret = -ENOENT; |
| 4321 | goto unlock; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4322 | } |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 4323 | |
Chris Wilson | 0be555b | 2010-08-04 15:36:30 +0100 | [diff] [blame] | 4324 | /* Count all active objects as busy, even if they are currently not used |
| 4325 | * by the gpu. Users of this interface expect objects to eventually |
| 4326 | * become non-busy without any further actions, therefore emit any |
| 4327 | * necessary flushes here. |
Eric Anholt | c4de0a5 | 2008-12-14 19:05:04 -0800 | [diff] [blame] | 4328 | */ |
Daniel Vetter | 30dfebf | 2012-06-01 15:21:23 +0200 | [diff] [blame] | 4329 | ret = i915_gem_object_flush_active(obj); |
| 4330 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4331 | args->busy = obj->active; |
John Harrison | 41c5241 | 2014-11-24 18:49:43 +0000 | [diff] [blame] | 4332 | if (obj->last_read_req) { |
| 4333 | struct intel_engine_cs *ring; |
Chris Wilson | e9808ed | 2012-07-04 12:25:08 +0100 | [diff] [blame] | 4334 | BUILD_BUG_ON(I915_NUM_RINGS > 16); |
John Harrison | 41c5241 | 2014-11-24 18:49:43 +0000 | [diff] [blame] | 4335 | ring = i915_gem_request_get_ring(obj->last_read_req); |
| 4336 | args->busy |= intel_ring_flag(ring) << 16; |
Chris Wilson | e9808ed | 2012-07-04 12:25:08 +0100 | [diff] [blame] | 4337 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4338 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4339 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4340 | unlock: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4341 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4342 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4343 | } |
| 4344 | |
| 4345 | int |
| 4346 | i915_gem_throttle_ioctl(struct drm_device *dev, void *data, |
| 4347 | struct drm_file *file_priv) |
| 4348 | { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 4349 | return i915_gem_ring_throttle(dev, file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4350 | } |
| 4351 | |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4352 | int |
| 4353 | i915_gem_madvise_ioctl(struct drm_device *dev, void *data, |
| 4354 | struct drm_file *file_priv) |
| 4355 | { |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 4356 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4357 | struct drm_i915_gem_madvise *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4358 | struct drm_i915_gem_object *obj; |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 4359 | int ret; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4360 | |
| 4361 | switch (args->madv) { |
| 4362 | case I915_MADV_DONTNEED: |
| 4363 | case I915_MADV_WILLNEED: |
| 4364 | break; |
| 4365 | default: |
| 4366 | return -EINVAL; |
| 4367 | } |
| 4368 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4369 | ret = i915_mutex_lock_interruptible(dev); |
| 4370 | if (ret) |
| 4371 | return ret; |
| 4372 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4373 | obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 4374 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4375 | ret = -ENOENT; |
| 4376 | goto unlock; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4377 | } |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4378 | |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 4379 | if (i915_gem_obj_is_pinned(obj)) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4380 | ret = -EINVAL; |
| 4381 | goto out; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4382 | } |
| 4383 | |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 4384 | if (obj->pages && |
| 4385 | obj->tiling_mode != I915_TILING_NONE && |
| 4386 | dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) { |
| 4387 | if (obj->madv == I915_MADV_WILLNEED) |
| 4388 | i915_gem_object_unpin_pages(obj); |
| 4389 | if (args->madv == I915_MADV_WILLNEED) |
| 4390 | i915_gem_object_pin_pages(obj); |
| 4391 | } |
| 4392 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4393 | if (obj->madv != __I915_MADV_PURGED) |
| 4394 | obj->madv = args->madv; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4395 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 4396 | /* if the object is no longer attached, discard its backing storage */ |
Daniel Vetter | be6a037 | 2015-03-18 10:46:04 +0100 | [diff] [blame] | 4397 | if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL) |
Chris Wilson | 2d7ef39 | 2009-09-20 23:13:10 +0100 | [diff] [blame] | 4398 | i915_gem_object_truncate(obj); |
| 4399 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4400 | args->retained = obj->madv != __I915_MADV_PURGED; |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 4401 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4402 | out: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4403 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4404 | unlock: |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4405 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4406 | return ret; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4407 | } |
| 4408 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4409 | void i915_gem_object_init(struct drm_i915_gem_object *obj, |
| 4410 | const struct drm_i915_gem_object_ops *ops) |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4411 | { |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 4412 | INIT_LIST_HEAD(&obj->global_list); |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4413 | INIT_LIST_HEAD(&obj->ring_list); |
Ben Widawsky | b25cb2f | 2013-08-14 11:38:33 +0200 | [diff] [blame] | 4414 | INIT_LIST_HEAD(&obj->obj_exec_link); |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 4415 | INIT_LIST_HEAD(&obj->vma_list); |
Chris Wilson | 8d9d574 | 2015-04-07 16:20:38 +0100 | [diff] [blame] | 4416 | INIT_LIST_HEAD(&obj->batch_pool_link); |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4417 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4418 | obj->ops = ops; |
| 4419 | |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4420 | obj->fence_reg = I915_FENCE_REG_NONE; |
| 4421 | obj->madv = I915_MADV_WILLNEED; |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4422 | |
| 4423 | i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size); |
| 4424 | } |
| 4425 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4426 | static const struct drm_i915_gem_object_ops i915_gem_object_ops = { |
| 4427 | .get_pages = i915_gem_object_get_pages_gtt, |
| 4428 | .put_pages = i915_gem_object_put_pages_gtt, |
| 4429 | }; |
| 4430 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4431 | struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev, |
| 4432 | size_t size) |
Daniel Vetter | ac52bc5 | 2010-04-09 19:05:06 +0000 | [diff] [blame] | 4433 | { |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4434 | struct drm_i915_gem_object *obj; |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 4435 | struct address_space *mapping; |
Daniel Vetter | 1a240d4 | 2012-11-29 22:18:51 +0100 | [diff] [blame] | 4436 | gfp_t mask; |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4437 | |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 4438 | obj = i915_gem_object_alloc(dev); |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4439 | if (obj == NULL) |
| 4440 | return NULL; |
| 4441 | |
| 4442 | if (drm_gem_object_init(dev, &obj->base, size) != 0) { |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 4443 | i915_gem_object_free(obj); |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4444 | return NULL; |
| 4445 | } |
| 4446 | |
Chris Wilson | bed1ea9 | 2012-05-24 20:48:12 +0100 | [diff] [blame] | 4447 | mask = GFP_HIGHUSER | __GFP_RECLAIMABLE; |
| 4448 | if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) { |
| 4449 | /* 965gm cannot relocate objects above 4GiB. */ |
| 4450 | mask &= ~__GFP_HIGHMEM; |
| 4451 | mask |= __GFP_DMA32; |
| 4452 | } |
| 4453 | |
Al Viro | 496ad9a | 2013-01-23 17:07:38 -0500 | [diff] [blame] | 4454 | mapping = file_inode(obj->base.filp)->i_mapping; |
Chris Wilson | bed1ea9 | 2012-05-24 20:48:12 +0100 | [diff] [blame] | 4455 | mapping_set_gfp_mask(mapping, mask); |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 4456 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4457 | i915_gem_object_init(obj, &i915_gem_object_ops); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 4458 | |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4459 | obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 4460 | obj->base.read_domains = I915_GEM_DOMAIN_CPU; |
| 4461 | |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 4462 | if (HAS_LLC(dev)) { |
| 4463 | /* On some devices, we can have the GPU use the LLC (the CPU |
Eric Anholt | a187111 | 2011-03-29 16:59:55 -0700 | [diff] [blame] | 4464 | * cache) for about a 10% performance improvement |
| 4465 | * compared to uncached. Graphics requests other than |
| 4466 | * display scanout are coherent with the CPU in |
| 4467 | * accessing this cache. This means in this mode we |
| 4468 | * don't need to clflush on the CPU side, and on the |
| 4469 | * GPU side we only need to flush internal caches to |
| 4470 | * get data visible to the CPU. |
| 4471 | * |
| 4472 | * However, we maintain the display planes as UC, and so |
| 4473 | * need to rebind when first used as such. |
| 4474 | */ |
| 4475 | obj->cache_level = I915_CACHE_LLC; |
| 4476 | } else |
| 4477 | obj->cache_level = I915_CACHE_NONE; |
| 4478 | |
Daniel Vetter | d861e33 | 2013-07-24 23:25:03 +0200 | [diff] [blame] | 4479 | trace_i915_gem_object_create(obj); |
| 4480 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4481 | return obj; |
Daniel Vetter | ac52bc5 | 2010-04-09 19:05:06 +0000 | [diff] [blame] | 4482 | } |
| 4483 | |
Chris Wilson | 340fbd8 | 2014-05-22 09:16:52 +0100 | [diff] [blame] | 4484 | static bool discard_backing_storage(struct drm_i915_gem_object *obj) |
| 4485 | { |
| 4486 | /* If we are the last user of the backing storage (be it shmemfs |
| 4487 | * pages or stolen etc), we know that the pages are going to be |
| 4488 | * immediately released. In this case, we can then skip copying |
| 4489 | * back the contents from the GPU. |
| 4490 | */ |
| 4491 | |
| 4492 | if (obj->madv != I915_MADV_WILLNEED) |
| 4493 | return false; |
| 4494 | |
| 4495 | if (obj->base.filp == NULL) |
| 4496 | return true; |
| 4497 | |
| 4498 | /* At first glance, this looks racy, but then again so would be |
| 4499 | * userspace racing mmap against close. However, the first external |
| 4500 | * reference to the filp can only be obtained through the |
| 4501 | * i915_gem_mmap_ioctl() which safeguards us against the user |
| 4502 | * acquiring such a reference whilst we are in the middle of |
| 4503 | * freeing the object. |
| 4504 | */ |
| 4505 | return atomic_long_read(&obj->base.filp->f_count) == 1; |
| 4506 | } |
| 4507 | |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4508 | void i915_gem_free_object(struct drm_gem_object *gem_obj) |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4509 | { |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4510 | struct drm_i915_gem_object *obj = to_intel_bo(gem_obj); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4511 | struct drm_device *dev = obj->base.dev; |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 4512 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4513 | struct i915_vma *vma, *next; |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4514 | |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 4515 | intel_runtime_pm_get(dev_priv); |
| 4516 | |
Chris Wilson | 26e12f8 | 2011-03-20 11:20:19 +0000 | [diff] [blame] | 4517 | trace_i915_gem_object_destroy(obj); |
| 4518 | |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4519 | list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) { |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 4520 | int ret; |
| 4521 | |
| 4522 | vma->pin_count = 0; |
| 4523 | ret = i915_vma_unbind(vma); |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4524 | if (WARN_ON(ret == -ERESTARTSYS)) { |
| 4525 | bool was_interruptible; |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4526 | |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4527 | was_interruptible = dev_priv->mm.interruptible; |
| 4528 | dev_priv->mm.interruptible = false; |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4529 | |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4530 | WARN_ON(i915_vma_unbind(vma)); |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4531 | |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4532 | dev_priv->mm.interruptible = was_interruptible; |
| 4533 | } |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4534 | } |
| 4535 | |
Ben Widawsky | 1d64ae7 | 2013-05-31 14:46:20 -0700 | [diff] [blame] | 4536 | /* Stolen objects don't hold a ref, but do hold pin count. Fix that up |
| 4537 | * before progressing. */ |
| 4538 | if (obj->stolen) |
| 4539 | i915_gem_object_unpin_pages(obj); |
| 4540 | |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 4541 | WARN_ON(obj->frontbuffer_bits); |
| 4542 | |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 4543 | if (obj->pages && obj->madv == I915_MADV_WILLNEED && |
| 4544 | dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES && |
| 4545 | obj->tiling_mode != I915_TILING_NONE) |
| 4546 | i915_gem_object_unpin_pages(obj); |
| 4547 | |
Ben Widawsky | 401c29f | 2013-05-31 11:28:47 -0700 | [diff] [blame] | 4548 | if (WARN_ON(obj->pages_pin_count)) |
| 4549 | obj->pages_pin_count = 0; |
Chris Wilson | 340fbd8 | 2014-05-22 09:16:52 +0100 | [diff] [blame] | 4550 | if (discard_backing_storage(obj)) |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 4551 | obj->madv = I915_MADV_DONTNEED; |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4552 | i915_gem_object_put_pages(obj); |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 4553 | i915_gem_object_free_mmap_offset(obj); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4554 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 4555 | BUG_ON(obj->pages); |
| 4556 | |
Chris Wilson | 2f745ad | 2012-09-04 21:02:58 +0100 | [diff] [blame] | 4557 | if (obj->base.import_attach) |
| 4558 | drm_prime_gem_destroy(&obj->base, NULL); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4559 | |
Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 4560 | if (obj->ops->release) |
| 4561 | obj->ops->release(obj); |
| 4562 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4563 | drm_gem_object_release(&obj->base); |
| 4564 | i915_gem_info_remove_obj(dev_priv, obj->base.size); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4565 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4566 | kfree(obj->bit_17); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 4567 | i915_gem_object_free(obj); |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 4568 | |
| 4569 | intel_runtime_pm_put(dev_priv); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4570 | } |
| 4571 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4572 | struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj, |
| 4573 | struct i915_address_space *vm) |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 4574 | { |
Daniel Vetter | e656a6c | 2013-08-14 14:14:04 +0200 | [diff] [blame] | 4575 | struct i915_vma *vma; |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4576 | list_for_each_entry(vma, &obj->vma_list, vma_link) { |
| 4577 | if (i915_is_ggtt(vma->vm) && |
| 4578 | vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL) |
| 4579 | continue; |
| 4580 | if (vma->vm == vm) |
Daniel Vetter | e656a6c | 2013-08-14 14:14:04 +0200 | [diff] [blame] | 4581 | return vma; |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4582 | } |
| 4583 | return NULL; |
| 4584 | } |
Daniel Vetter | e656a6c | 2013-08-14 14:14:04 +0200 | [diff] [blame] | 4585 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4586 | struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj, |
| 4587 | const struct i915_ggtt_view *view) |
| 4588 | { |
| 4589 | struct i915_address_space *ggtt = i915_obj_to_ggtt(obj); |
| 4590 | struct i915_vma *vma; |
| 4591 | |
| 4592 | if (WARN_ONCE(!view, "no view specified")) |
| 4593 | return ERR_PTR(-EINVAL); |
| 4594 | |
| 4595 | list_for_each_entry(vma, &obj->vma_list, vma_link) |
Joonas Lahtinen | 9abc464 | 2015-03-27 13:09:22 +0200 | [diff] [blame] | 4596 | if (vma->vm == ggtt && |
| 4597 | i915_ggtt_view_equal(&vma->ggtt_view, view)) |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4598 | return vma; |
Daniel Vetter | e656a6c | 2013-08-14 14:14:04 +0200 | [diff] [blame] | 4599 | return NULL; |
| 4600 | } |
| 4601 | |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 4602 | void i915_gem_vma_destroy(struct i915_vma *vma) |
| 4603 | { |
Michel Thierry | b9d06dd | 2014-08-06 15:04:44 +0200 | [diff] [blame] | 4604 | struct i915_address_space *vm = NULL; |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 4605 | WARN_ON(vma->node.allocated); |
Chris Wilson | aaa0566 | 2013-08-20 12:56:40 +0100 | [diff] [blame] | 4606 | |
| 4607 | /* Keep the vma as a placeholder in the execbuffer reservation lists */ |
| 4608 | if (!list_empty(&vma->exec_list)) |
| 4609 | return; |
| 4610 | |
Michel Thierry | b9d06dd | 2014-08-06 15:04:44 +0200 | [diff] [blame] | 4611 | vm = vma->vm; |
Michel Thierry | b9d06dd | 2014-08-06 15:04:44 +0200 | [diff] [blame] | 4612 | |
Daniel Vetter | 841cd77 | 2014-08-06 15:04:48 +0200 | [diff] [blame] | 4613 | if (!i915_is_ggtt(vm)) |
| 4614 | i915_ppgtt_put(i915_vm_to_ppgtt(vm)); |
Michel Thierry | b9d06dd | 2014-08-06 15:04:44 +0200 | [diff] [blame] | 4615 | |
Ben Widawsky | 8b9c2b9 | 2013-07-31 17:00:16 -0700 | [diff] [blame] | 4616 | list_del(&vma->vma_link); |
Daniel Vetter | b93dab6 | 2013-08-26 11:23:47 +0200 | [diff] [blame] | 4617 | |
Chris Wilson | e20d2ab | 2015-04-07 16:20:58 +0100 | [diff] [blame] | 4618 | kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma); |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 4619 | } |
| 4620 | |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 4621 | static void |
| 4622 | i915_gem_stop_ringbuffers(struct drm_device *dev) |
| 4623 | { |
| 4624 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 4625 | struct intel_engine_cs *ring; |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 4626 | int i; |
| 4627 | |
| 4628 | for_each_ring(ring, dev_priv, i) |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 4629 | dev_priv->gt.stop_ring(ring); |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 4630 | } |
| 4631 | |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 4632 | int |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4633 | i915_gem_suspend(struct drm_device *dev) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4634 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 4635 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4636 | int ret = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4637 | |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4638 | mutex_lock(&dev->struct_mutex); |
Ben Widawsky | b2da9fe | 2012-04-26 16:02:58 -0700 | [diff] [blame] | 4639 | ret = i915_gpu_idle(dev); |
Chris Wilson | f740334 | 2013-09-13 23:57:04 +0100 | [diff] [blame] | 4640 | if (ret) |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4641 | goto err; |
Chris Wilson | f740334 | 2013-09-13 23:57:04 +0100 | [diff] [blame] | 4642 | |
Ben Widawsky | b2da9fe | 2012-04-26 16:02:58 -0700 | [diff] [blame] | 4643 | i915_gem_retire_requests(dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4644 | |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 4645 | i915_gem_stop_ringbuffers(dev); |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4646 | mutex_unlock(&dev->struct_mutex); |
| 4647 | |
Chris Wilson | 737b150 | 2015-01-26 18:03:03 +0200 | [diff] [blame] | 4648 | cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work); |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4649 | cancel_delayed_work_sync(&dev_priv->mm.retire_work); |
Deepak S | 274fa1c | 2014-08-05 07:51:20 -0700 | [diff] [blame] | 4650 | flush_delayed_work(&dev_priv->mm.idle_work); |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4651 | |
Chris Wilson | bdcf120 | 2014-11-25 11:56:33 +0000 | [diff] [blame] | 4652 | /* Assert that we sucessfully flushed all the work and |
| 4653 | * reset the GPU back to its idle, low power state. |
| 4654 | */ |
| 4655 | WARN_ON(dev_priv->mm.busy); |
| 4656 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4657 | return 0; |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4658 | |
| 4659 | err: |
| 4660 | mutex_unlock(&dev->struct_mutex); |
| 4661 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4662 | } |
| 4663 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 4664 | int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice) |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 4665 | { |
Ben Widawsky | c3787e2 | 2013-09-17 21:12:44 -0700 | [diff] [blame] | 4666 | struct drm_device *dev = ring->dev; |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 4667 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 4668 | u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200); |
| 4669 | u32 *remap_info = dev_priv->l3_parity.remap_info[slice]; |
Ben Widawsky | c3787e2 | 2013-09-17 21:12:44 -0700 | [diff] [blame] | 4670 | int i, ret; |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 4671 | |
Ben Widawsky | 040d2ba | 2013-09-19 11:01:40 -0700 | [diff] [blame] | 4672 | if (!HAS_L3_DPF(dev) || !remap_info) |
Ben Widawsky | c3787e2 | 2013-09-17 21:12:44 -0700 | [diff] [blame] | 4673 | return 0; |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 4674 | |
Ben Widawsky | c3787e2 | 2013-09-17 21:12:44 -0700 | [diff] [blame] | 4675 | ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3); |
| 4676 | if (ret) |
| 4677 | return ret; |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 4678 | |
Ben Widawsky | c3787e2 | 2013-09-17 21:12:44 -0700 | [diff] [blame] | 4679 | /* |
| 4680 | * Note: We do not worry about the concurrent register cacheline hang |
| 4681 | * here because no other code should access these registers other than |
| 4682 | * at initialization time. |
| 4683 | */ |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 4684 | for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) { |
Ben Widawsky | c3787e2 | 2013-09-17 21:12:44 -0700 | [diff] [blame] | 4685 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1)); |
| 4686 | intel_ring_emit(ring, reg_base + i); |
| 4687 | intel_ring_emit(ring, remap_info[i/4]); |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 4688 | } |
| 4689 | |
Ben Widawsky | c3787e2 | 2013-09-17 21:12:44 -0700 | [diff] [blame] | 4690 | intel_ring_advance(ring); |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 4691 | |
Ben Widawsky | c3787e2 | 2013-09-17 21:12:44 -0700 | [diff] [blame] | 4692 | return ret; |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 4693 | } |
| 4694 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4695 | void i915_gem_init_swizzling(struct drm_device *dev) |
| 4696 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 4697 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4698 | |
Daniel Vetter | 11782b0 | 2012-01-31 16:47:55 +0100 | [diff] [blame] | 4699 | if (INTEL_INFO(dev)->gen < 5 || |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4700 | dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE) |
| 4701 | return; |
| 4702 | |
| 4703 | I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) | |
| 4704 | DISP_TILE_SURFACE_SWIZZLING); |
| 4705 | |
Daniel Vetter | 11782b0 | 2012-01-31 16:47:55 +0100 | [diff] [blame] | 4706 | if (IS_GEN5(dev)) |
| 4707 | return; |
| 4708 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4709 | I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL); |
| 4710 | if (IS_GEN6(dev)) |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 4711 | I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB)); |
Ben Widawsky | 8782e26 | 2012-12-18 10:31:23 -0800 | [diff] [blame] | 4712 | else if (IS_GEN7(dev)) |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 4713 | I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB)); |
Ben Widawsky | 31a5336 | 2013-11-02 21:07:04 -0700 | [diff] [blame] | 4714 | else if (IS_GEN8(dev)) |
| 4715 | I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW)); |
Ben Widawsky | 8782e26 | 2012-12-18 10:31:23 -0800 | [diff] [blame] | 4716 | else |
| 4717 | BUG(); |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4718 | } |
Daniel Vetter | e21af88 | 2012-02-09 20:53:27 +0100 | [diff] [blame] | 4719 | |
Chris Wilson | 67b1b57 | 2012-07-05 23:49:40 +0100 | [diff] [blame] | 4720 | static bool |
| 4721 | intel_enable_blt(struct drm_device *dev) |
| 4722 | { |
| 4723 | if (!HAS_BLT(dev)) |
| 4724 | return false; |
| 4725 | |
| 4726 | /* The blitter was dysfunctional on early prototypes */ |
| 4727 | if (IS_GEN6(dev) && dev->pdev->revision < 8) { |
| 4728 | DRM_INFO("BLT not supported on this pre-production hardware;" |
| 4729 | " graphics performance will be degraded.\n"); |
| 4730 | return false; |
| 4731 | } |
| 4732 | |
| 4733 | return true; |
| 4734 | } |
| 4735 | |
Ville Syrjälä | 81e7f20 | 2014-08-15 01:21:55 +0300 | [diff] [blame] | 4736 | static void init_unused_ring(struct drm_device *dev, u32 base) |
| 4737 | { |
| 4738 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 4739 | |
| 4740 | I915_WRITE(RING_CTL(base), 0); |
| 4741 | I915_WRITE(RING_HEAD(base), 0); |
| 4742 | I915_WRITE(RING_TAIL(base), 0); |
| 4743 | I915_WRITE(RING_START(base), 0); |
| 4744 | } |
| 4745 | |
| 4746 | static void init_unused_rings(struct drm_device *dev) |
| 4747 | { |
| 4748 | if (IS_I830(dev)) { |
| 4749 | init_unused_ring(dev, PRB1_BASE); |
| 4750 | init_unused_ring(dev, SRB0_BASE); |
| 4751 | init_unused_ring(dev, SRB1_BASE); |
| 4752 | init_unused_ring(dev, SRB2_BASE); |
| 4753 | init_unused_ring(dev, SRB3_BASE); |
| 4754 | } else if (IS_GEN2(dev)) { |
| 4755 | init_unused_ring(dev, SRB0_BASE); |
| 4756 | init_unused_ring(dev, SRB1_BASE); |
| 4757 | } else if (IS_GEN3(dev)) { |
| 4758 | init_unused_ring(dev, PRB1_BASE); |
| 4759 | init_unused_ring(dev, PRB2_BASE); |
| 4760 | } |
| 4761 | } |
| 4762 | |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 4763 | int i915_gem_init_rings(struct drm_device *dev) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4764 | { |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4765 | struct drm_i915_private *dev_priv = dev->dev_private; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4766 | int ret; |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4767 | |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 4768 | ret = intel_init_render_ring_buffer(dev); |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4769 | if (ret) |
Chris Wilson | b6913e4 | 2010-11-12 10:46:37 +0000 | [diff] [blame] | 4770 | return ret; |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4771 | |
| 4772 | if (HAS_BSD(dev)) { |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 4773 | ret = intel_init_bsd_ring_buffer(dev); |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4774 | if (ret) |
| 4775 | goto cleanup_render_ring; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 4776 | } |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4777 | |
Chris Wilson | 67b1b57 | 2012-07-05 23:49:40 +0100 | [diff] [blame] | 4778 | if (intel_enable_blt(dev)) { |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 4779 | ret = intel_init_blt_ring_buffer(dev); |
| 4780 | if (ret) |
| 4781 | goto cleanup_bsd_ring; |
| 4782 | } |
| 4783 | |
Ben Widawsky | 9a8a221 | 2013-05-28 19:22:23 -0700 | [diff] [blame] | 4784 | if (HAS_VEBOX(dev)) { |
| 4785 | ret = intel_init_vebox_ring_buffer(dev); |
| 4786 | if (ret) |
| 4787 | goto cleanup_blt_ring; |
| 4788 | } |
| 4789 | |
Zhao Yakui | 845f74a | 2014-04-17 10:37:37 +0800 | [diff] [blame] | 4790 | if (HAS_BSD2(dev)) { |
| 4791 | ret = intel_init_bsd2_ring_buffer(dev); |
| 4792 | if (ret) |
| 4793 | goto cleanup_vebox_ring; |
| 4794 | } |
Ben Widawsky | 9a8a221 | 2013-05-28 19:22:23 -0700 | [diff] [blame] | 4795 | |
Mika Kuoppala | 9943393 | 2013-01-22 14:12:17 +0200 | [diff] [blame] | 4796 | ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000)); |
| 4797 | if (ret) |
Zhao Yakui | 845f74a | 2014-04-17 10:37:37 +0800 | [diff] [blame] | 4798 | goto cleanup_bsd2_ring; |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4799 | |
| 4800 | return 0; |
| 4801 | |
Zhao Yakui | 845f74a | 2014-04-17 10:37:37 +0800 | [diff] [blame] | 4802 | cleanup_bsd2_ring: |
| 4803 | intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]); |
Ben Widawsky | 9a8a221 | 2013-05-28 19:22:23 -0700 | [diff] [blame] | 4804 | cleanup_vebox_ring: |
| 4805 | intel_cleanup_ring_buffer(&dev_priv->ring[VECS]); |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4806 | cleanup_blt_ring: |
| 4807 | intel_cleanup_ring_buffer(&dev_priv->ring[BCS]); |
| 4808 | cleanup_bsd_ring: |
| 4809 | intel_cleanup_ring_buffer(&dev_priv->ring[VCS]); |
| 4810 | cleanup_render_ring: |
| 4811 | intel_cleanup_ring_buffer(&dev_priv->ring[RCS]); |
| 4812 | |
| 4813 | return ret; |
| 4814 | } |
| 4815 | |
| 4816 | int |
| 4817 | i915_gem_init_hw(struct drm_device *dev) |
| 4818 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 4819 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 35a57ff | 2014-11-20 00:33:07 +0100 | [diff] [blame] | 4820 | struct intel_engine_cs *ring; |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 4821 | int ret, i; |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4822 | |
| 4823 | if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt()) |
| 4824 | return -EIO; |
| 4825 | |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 4826 | /* Double layer security blanket, see i915_gem_init() */ |
| 4827 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
| 4828 | |
Ben Widawsky | 5912450 | 2013-07-04 11:02:05 -0700 | [diff] [blame] | 4829 | if (dev_priv->ellc_size) |
Ben Widawsky | 05e21cc | 2013-07-04 11:02:04 -0700 | [diff] [blame] | 4830 | I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf)); |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4831 | |
Ville Syrjälä | 0bf2134 | 2013-11-29 14:56:12 +0200 | [diff] [blame] | 4832 | if (IS_HASWELL(dev)) |
| 4833 | I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ? |
| 4834 | LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED); |
Rodrigo Vivi | 9435373 | 2013-08-28 16:45:46 -0300 | [diff] [blame] | 4835 | |
Ben Widawsky | 88a2b2a | 2013-04-05 13:12:43 -0700 | [diff] [blame] | 4836 | if (HAS_PCH_NOP(dev)) { |
Daniel Vetter | 6ba844b | 2014-01-22 23:39:30 +0100 | [diff] [blame] | 4837 | if (IS_IVYBRIDGE(dev)) { |
| 4838 | u32 temp = I915_READ(GEN7_MSG_CTL); |
| 4839 | temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK); |
| 4840 | I915_WRITE(GEN7_MSG_CTL, temp); |
| 4841 | } else if (INTEL_INFO(dev)->gen >= 7) { |
| 4842 | u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT); |
| 4843 | temp &= ~RESET_PCH_HANDSHAKE_ENABLE; |
| 4844 | I915_WRITE(HSW_NDE_RSTWRN_OPT, temp); |
| 4845 | } |
Ben Widawsky | 88a2b2a | 2013-04-05 13:12:43 -0700 | [diff] [blame] | 4846 | } |
| 4847 | |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4848 | i915_gem_init_swizzling(dev); |
| 4849 | |
Daniel Vetter | d5abdfd | 2014-11-20 09:45:19 +0100 | [diff] [blame] | 4850 | /* |
| 4851 | * At least 830 can leave some of the unused rings |
| 4852 | * "active" (ie. head != tail) after resume which |
| 4853 | * will prevent c3 entry. Makes sure all unused rings |
| 4854 | * are totally idle. |
| 4855 | */ |
| 4856 | init_unused_rings(dev); |
| 4857 | |
Daniel Vetter | 35a57ff | 2014-11-20 00:33:07 +0100 | [diff] [blame] | 4858 | for_each_ring(ring, dev_priv, i) { |
| 4859 | ret = ring->init_hw(ring); |
| 4860 | if (ret) |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 4861 | goto out; |
Daniel Vetter | 35a57ff | 2014-11-20 00:33:07 +0100 | [diff] [blame] | 4862 | } |
Mika Kuoppala | 9943393 | 2013-01-22 14:12:17 +0200 | [diff] [blame] | 4863 | |
Ben Widawsky | c3787e2 | 2013-09-17 21:12:44 -0700 | [diff] [blame] | 4864 | for (i = 0; i < NUM_L3_SLICES(dev); i++) |
| 4865 | i915_gem_l3_remap(&dev_priv->ring[RCS], i); |
| 4866 | |
David Woodhouse | f48a016 | 2015-01-20 17:21:42 +0000 | [diff] [blame] | 4867 | ret = i915_ppgtt_init_hw(dev); |
| 4868 | if (ret && ret != -EIO) { |
| 4869 | DRM_ERROR("PPGTT enable failed %d\n", ret); |
| 4870 | i915_gem_cleanup_ringbuffer(dev); |
| 4871 | } |
| 4872 | |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 4873 | ret = i915_gem_context_enable(dev_priv); |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 4874 | if (ret && ret != -EIO) { |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 4875 | DRM_ERROR("Context enable failed %d\n", ret); |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 4876 | i915_gem_cleanup_ringbuffer(dev); |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 4877 | |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 4878 | goto out; |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 4879 | } |
| 4880 | |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 4881 | out: |
| 4882 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 4883 | return ret; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4884 | } |
| 4885 | |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4886 | int i915_gem_init(struct drm_device *dev) |
| 4887 | { |
| 4888 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4889 | int ret; |
| 4890 | |
Oscar Mateo | 127f100 | 2014-07-24 17:04:11 +0100 | [diff] [blame] | 4891 | i915.enable_execlists = intel_sanitize_enable_execlists(dev, |
| 4892 | i915.enable_execlists); |
| 4893 | |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4894 | mutex_lock(&dev->struct_mutex); |
Jesse Barnes | d62b489 | 2013-03-08 10:45:53 -0800 | [diff] [blame] | 4895 | |
| 4896 | if (IS_VALLEYVIEW(dev)) { |
| 4897 | /* VLVA0 (potential hack), BIOS isn't actually waking us */ |
Imre Deak | 981a5ae | 2014-04-14 20:24:22 +0300 | [diff] [blame] | 4898 | I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ); |
| 4899 | if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & |
| 4900 | VLV_GTLC_ALLOWWAKEACK), 10)) |
Jesse Barnes | d62b489 | 2013-03-08 10:45:53 -0800 | [diff] [blame] | 4901 | DRM_DEBUG_DRIVER("allow wake ack timed out\n"); |
| 4902 | } |
| 4903 | |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 4904 | if (!i915.enable_execlists) { |
John Harrison | f3dc74c | 2015-03-19 12:30:06 +0000 | [diff] [blame] | 4905 | dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission; |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 4906 | dev_priv->gt.init_rings = i915_gem_init_rings; |
| 4907 | dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer; |
| 4908 | dev_priv->gt.stop_ring = intel_stop_ring_buffer; |
Oscar Mateo | 454afeb | 2014-07-24 17:04:22 +0100 | [diff] [blame] | 4909 | } else { |
John Harrison | f3dc74c | 2015-03-19 12:30:06 +0000 | [diff] [blame] | 4910 | dev_priv->gt.execbuf_submit = intel_execlists_submission; |
Oscar Mateo | 454afeb | 2014-07-24 17:04:22 +0100 | [diff] [blame] | 4911 | dev_priv->gt.init_rings = intel_logical_rings_init; |
| 4912 | dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup; |
| 4913 | dev_priv->gt.stop_ring = intel_logical_ring_stop; |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 4914 | } |
| 4915 | |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 4916 | /* This is just a security blanket to placate dragons. |
| 4917 | * On some systems, we very sporadically observe that the first TLBs |
| 4918 | * used by the CS may be stale, despite us poking the TLB reset. If |
| 4919 | * we hold the forcewake during initialisation these problems |
| 4920 | * just magically go away. |
| 4921 | */ |
| 4922 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
| 4923 | |
Daniel Vetter | 6c5566a | 2014-08-06 15:04:50 +0200 | [diff] [blame] | 4924 | ret = i915_gem_init_userptr(dev); |
Jani Nikula | 7bcc377 | 2014-12-05 14:17:42 +0200 | [diff] [blame] | 4925 | if (ret) |
| 4926 | goto out_unlock; |
Daniel Vetter | 6c5566a | 2014-08-06 15:04:50 +0200 | [diff] [blame] | 4927 | |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 4928 | i915_gem_init_global_gtt(dev); |
Jesse Barnes | d62b489 | 2013-03-08 10:45:53 -0800 | [diff] [blame] | 4929 | |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 4930 | ret = i915_gem_context_init(dev); |
Jani Nikula | 7bcc377 | 2014-12-05 14:17:42 +0200 | [diff] [blame] | 4931 | if (ret) |
| 4932 | goto out_unlock; |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 4933 | |
Daniel Vetter | 35a57ff | 2014-11-20 00:33:07 +0100 | [diff] [blame] | 4934 | ret = dev_priv->gt.init_rings(dev); |
| 4935 | if (ret) |
Jani Nikula | 7bcc377 | 2014-12-05 14:17:42 +0200 | [diff] [blame] | 4936 | goto out_unlock; |
Daniel Vetter | 53ca26c | 2012-04-26 23:28:03 +0200 | [diff] [blame] | 4937 | |
| 4938 | ret = i915_gem_init_hw(dev); |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 4939 | if (ret == -EIO) { |
| 4940 | /* Allow ring initialisation to fail by marking the GPU as |
| 4941 | * wedged. But we only want to do this where the GPU is angry, |
| 4942 | * for all other failure, such as an allocation failure, bail. |
| 4943 | */ |
| 4944 | DRM_ERROR("Failed to initialize GPU, declaring it wedged\n"); |
| 4945 | atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter); |
| 4946 | ret = 0; |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4947 | } |
Jani Nikula | 7bcc377 | 2014-12-05 14:17:42 +0200 | [diff] [blame] | 4948 | |
| 4949 | out_unlock: |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 4950 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 4951 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4952 | |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 4953 | return ret; |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4954 | } |
| 4955 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4956 | void |
| 4957 | i915_gem_cleanup_ringbuffer(struct drm_device *dev) |
| 4958 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 4959 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 4960 | struct intel_engine_cs *ring; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 4961 | int i; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4962 | |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 4963 | for_each_ring(ring, dev_priv, i) |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 4964 | dev_priv->gt.cleanup_ring(ring); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4965 | } |
| 4966 | |
Chris Wilson | 6419340 | 2010-10-24 12:38:05 +0100 | [diff] [blame] | 4967 | static void |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 4968 | init_ring_lists(struct intel_engine_cs *ring) |
Chris Wilson | 6419340 | 2010-10-24 12:38:05 +0100 | [diff] [blame] | 4969 | { |
| 4970 | INIT_LIST_HEAD(&ring->active_list); |
| 4971 | INIT_LIST_HEAD(&ring->request_list); |
Chris Wilson | 6419340 | 2010-10-24 12:38:05 +0100 | [diff] [blame] | 4972 | } |
| 4973 | |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 4974 | void i915_init_vm(struct drm_i915_private *dev_priv, |
| 4975 | struct i915_address_space *vm) |
Ben Widawsky | fc8c067 | 2013-07-31 16:59:54 -0700 | [diff] [blame] | 4976 | { |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 4977 | if (!i915_is_ggtt(vm)) |
| 4978 | drm_mm_init(&vm->mm, vm->start, vm->total); |
Ben Widawsky | fc8c067 | 2013-07-31 16:59:54 -0700 | [diff] [blame] | 4979 | vm->dev = dev_priv->dev; |
| 4980 | INIT_LIST_HEAD(&vm->active_list); |
| 4981 | INIT_LIST_HEAD(&vm->inactive_list); |
| 4982 | INIT_LIST_HEAD(&vm->global_link); |
Chris Wilson | f72d21e | 2014-01-09 22:57:22 +0000 | [diff] [blame] | 4983 | list_add_tail(&vm->global_link, &dev_priv->vm_list); |
Ben Widawsky | fc8c067 | 2013-07-31 16:59:54 -0700 | [diff] [blame] | 4984 | } |
| 4985 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4986 | void |
| 4987 | i915_gem_load(struct drm_device *dev) |
| 4988 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 4989 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 4990 | int i; |
| 4991 | |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 4992 | dev_priv->objects = |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 4993 | kmem_cache_create("i915_gem_object", |
| 4994 | sizeof(struct drm_i915_gem_object), 0, |
| 4995 | SLAB_HWCACHE_ALIGN, |
| 4996 | NULL); |
Chris Wilson | e20d2ab | 2015-04-07 16:20:58 +0100 | [diff] [blame] | 4997 | dev_priv->vmas = |
| 4998 | kmem_cache_create("i915_gem_vma", |
| 4999 | sizeof(struct i915_vma), 0, |
| 5000 | SLAB_HWCACHE_ALIGN, |
| 5001 | NULL); |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 5002 | dev_priv->requests = |
| 5003 | kmem_cache_create("i915_gem_request", |
| 5004 | sizeof(struct drm_i915_gem_request), 0, |
| 5005 | SLAB_HWCACHE_ALIGN, |
| 5006 | NULL); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 5007 | |
Ben Widawsky | fc8c067 | 2013-07-31 16:59:54 -0700 | [diff] [blame] | 5008 | INIT_LIST_HEAD(&dev_priv->vm_list); |
| 5009 | i915_init_vm(dev_priv, &dev_priv->gtt.base); |
| 5010 | |
Ben Widawsky | a33afea | 2013-09-17 21:12:45 -0700 | [diff] [blame] | 5011 | INIT_LIST_HEAD(&dev_priv->context_list); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 5012 | INIT_LIST_HEAD(&dev_priv->mm.unbound_list); |
| 5013 | INIT_LIST_HEAD(&dev_priv->mm.bound_list); |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 5014 | INIT_LIST_HEAD(&dev_priv->mm.fence_list); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 5015 | for (i = 0; i < I915_NUM_RINGS; i++) |
| 5016 | init_ring_lists(&dev_priv->ring[i]); |
Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 5017 | for (i = 0; i < I915_MAX_NUM_FENCES; i++) |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 5018 | INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 5019 | INIT_DELAYED_WORK(&dev_priv->mm.retire_work, |
| 5020 | i915_gem_retire_work_handler); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5021 | INIT_DELAYED_WORK(&dev_priv->mm.idle_work, |
| 5022 | i915_gem_idle_work_handler); |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 5023 | init_waitqueue_head(&dev_priv->gpu_error.reset_queue); |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 5024 | |
Chris Wilson | 72bfa19 | 2010-12-19 11:42:05 +0000 | [diff] [blame] | 5025 | dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL; |
| 5026 | |
Ville Syrjälä | 42b5aea | 2013-04-09 13:02:47 +0300 | [diff] [blame] | 5027 | if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev)) |
| 5028 | dev_priv->num_fence_regs = 32; |
| 5029 | else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 5030 | dev_priv->num_fence_regs = 16; |
| 5031 | else |
| 5032 | dev_priv->num_fence_regs = 8; |
| 5033 | |
Yu Zhang | eb82289 | 2015-02-10 19:05:49 +0800 | [diff] [blame] | 5034 | if (intel_vgpu_active(dev)) |
| 5035 | dev_priv->num_fence_regs = |
| 5036 | I915_READ(vgtif_reg(avail_rs.fence_num)); |
| 5037 | |
Grégoire Henry | b5aa8a0 | 2009-06-23 15:41:02 +0200 | [diff] [blame] | 5038 | /* Initialize fence registers to zero */ |
Chris Wilson | 19b2dbd | 2013-06-12 10:15:12 +0100 | [diff] [blame] | 5039 | INIT_LIST_HEAD(&dev_priv->mm.fence_list); |
| 5040 | i915_gem_restore_fences(dev); |
Eric Anholt | 10ed13e | 2011-05-06 13:53:49 -0700 | [diff] [blame] | 5041 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 5042 | i915_gem_detect_bit_6_swizzle(dev); |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 5043 | init_waitqueue_head(&dev_priv->pending_flip_queue); |
Chris Wilson | 17250b7 | 2010-10-28 12:51:39 +0100 | [diff] [blame] | 5044 | |
Chris Wilson | ce453d8 | 2011-02-21 14:43:56 +0000 | [diff] [blame] | 5045 | dev_priv->mm.interruptible = true; |
| 5046 | |
Daniel Vetter | be6a037 | 2015-03-18 10:46:04 +0100 | [diff] [blame] | 5047 | i915_gem_shrinker_init(dev_priv); |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 5048 | |
| 5049 | mutex_init(&dev_priv->fb_tracking.lock); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 5050 | } |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 5051 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 5052 | void i915_gem_release(struct drm_device *dev, struct drm_file *file) |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 5053 | { |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 5054 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 5055 | |
| 5056 | /* Clean up our request list when the client is going away, so that |
| 5057 | * later retire_requests won't dereference our soon-to-be-gone |
| 5058 | * file_priv. |
| 5059 | */ |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 5060 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 5061 | while (!list_empty(&file_priv->mm.request_list)) { |
| 5062 | struct drm_i915_gem_request *request; |
| 5063 | |
| 5064 | request = list_first_entry(&file_priv->mm.request_list, |
| 5065 | struct drm_i915_gem_request, |
| 5066 | client_list); |
| 5067 | list_del(&request->client_list); |
| 5068 | request->file_priv = NULL; |
| 5069 | } |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 5070 | spin_unlock(&file_priv->mm.lock); |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 5071 | |
Chris Wilson | 1854d5c | 2015-04-07 16:20:32 +0100 | [diff] [blame] | 5072 | if (!list_empty(&file_priv->rps_boost)) { |
| 5073 | mutex_lock(&to_i915(dev)->rps.hw_lock); |
| 5074 | list_del(&file_priv->rps_boost); |
| 5075 | mutex_unlock(&to_i915(dev)->rps.hw_lock); |
| 5076 | } |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5077 | } |
| 5078 | |
| 5079 | int i915_gem_open(struct drm_device *dev, struct drm_file *file) |
| 5080 | { |
| 5081 | struct drm_i915_file_private *file_priv; |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 5082 | int ret; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5083 | |
| 5084 | DRM_DEBUG_DRIVER("\n"); |
| 5085 | |
| 5086 | file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL); |
| 5087 | if (!file_priv) |
| 5088 | return -ENOMEM; |
| 5089 | |
| 5090 | file->driver_priv = file_priv; |
| 5091 | file_priv->dev_priv = dev->dev_private; |
Chris Wilson | ab0e7ff | 2014-02-25 17:11:24 +0200 | [diff] [blame] | 5092 | file_priv->file = file; |
Chris Wilson | 1854d5c | 2015-04-07 16:20:32 +0100 | [diff] [blame] | 5093 | INIT_LIST_HEAD(&file_priv->rps_boost); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5094 | |
| 5095 | spin_lock_init(&file_priv->mm.lock); |
| 5096 | INIT_LIST_HEAD(&file_priv->mm.request_list); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5097 | |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 5098 | ret = i915_gem_context_open(dev, file); |
| 5099 | if (ret) |
| 5100 | kfree(file_priv); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5101 | |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 5102 | return ret; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5103 | } |
| 5104 | |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 5105 | /** |
| 5106 | * i915_gem_track_fb - update frontbuffer tracking |
| 5107 | * old: current GEM buffer for the frontbuffer slots |
| 5108 | * new: new GEM buffer for the frontbuffer slots |
| 5109 | * frontbuffer_bits: bitmask of frontbuffer slots |
| 5110 | * |
| 5111 | * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them |
| 5112 | * from @old and setting them in @new. Both @old and @new can be NULL. |
| 5113 | */ |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 5114 | void i915_gem_track_fb(struct drm_i915_gem_object *old, |
| 5115 | struct drm_i915_gem_object *new, |
| 5116 | unsigned frontbuffer_bits) |
| 5117 | { |
| 5118 | if (old) { |
| 5119 | WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex)); |
| 5120 | WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits)); |
| 5121 | old->frontbuffer_bits &= ~frontbuffer_bits; |
| 5122 | } |
| 5123 | |
| 5124 | if (new) { |
| 5125 | WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex)); |
| 5126 | WARN_ON(new->frontbuffer_bits & frontbuffer_bits); |
| 5127 | new->frontbuffer_bits |= frontbuffer_bits; |
| 5128 | } |
| 5129 | } |
| 5130 | |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5131 | /* All the new VM stuff */ |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5132 | unsigned long |
| 5133 | i915_gem_obj_offset(struct drm_i915_gem_object *o, |
| 5134 | struct i915_address_space *vm) |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5135 | { |
| 5136 | struct drm_i915_private *dev_priv = o->base.dev->dev_private; |
| 5137 | struct i915_vma *vma; |
| 5138 | |
Daniel Vetter | 896ab1a | 2014-08-06 15:04:51 +0200 | [diff] [blame] | 5139 | WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base); |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5140 | |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5141 | list_for_each_entry(vma, &o->vma_list, vma_link) { |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5142 | if (i915_is_ggtt(vma->vm) && |
| 5143 | vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL) |
| 5144 | continue; |
| 5145 | if (vma->vm == vm) |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5146 | return vma->node.start; |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5147 | } |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5148 | |
Daniel Vetter | f25748ea | 2014-06-17 22:34:38 +0200 | [diff] [blame] | 5149 | WARN(1, "%s vma for this object not found.\n", |
| 5150 | i915_is_ggtt(vm) ? "global" : "ppgtt"); |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5151 | return -1; |
| 5152 | } |
| 5153 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5154 | unsigned long |
| 5155 | i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o, |
Joonas Lahtinen | 9abc464 | 2015-03-27 13:09:22 +0200 | [diff] [blame] | 5156 | const struct i915_ggtt_view *view) |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5157 | { |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5158 | struct i915_address_space *ggtt = i915_obj_to_ggtt(o); |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5159 | struct i915_vma *vma; |
| 5160 | |
| 5161 | list_for_each_entry(vma, &o->vma_list, vma_link) |
Joonas Lahtinen | 9abc464 | 2015-03-27 13:09:22 +0200 | [diff] [blame] | 5162 | if (vma->vm == ggtt && |
| 5163 | i915_ggtt_view_equal(&vma->ggtt_view, view)) |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5164 | return vma->node.start; |
| 5165 | |
Tvrtko Ursulin | 5678ad7 | 2015-03-17 14:45:29 +0000 | [diff] [blame] | 5166 | WARN(1, "global vma for this object not found. (view=%u)\n", view->type); |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5167 | return -1; |
| 5168 | } |
| 5169 | |
| 5170 | bool i915_gem_obj_bound(struct drm_i915_gem_object *o, |
| 5171 | struct i915_address_space *vm) |
| 5172 | { |
| 5173 | struct i915_vma *vma; |
| 5174 | |
| 5175 | list_for_each_entry(vma, &o->vma_list, vma_link) { |
| 5176 | if (i915_is_ggtt(vma->vm) && |
| 5177 | vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL) |
| 5178 | continue; |
| 5179 | if (vma->vm == vm && drm_mm_node_allocated(&vma->node)) |
| 5180 | return true; |
| 5181 | } |
| 5182 | |
| 5183 | return false; |
| 5184 | } |
| 5185 | |
| 5186 | bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o, |
Joonas Lahtinen | 9abc464 | 2015-03-27 13:09:22 +0200 | [diff] [blame] | 5187 | const struct i915_ggtt_view *view) |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5188 | { |
| 5189 | struct i915_address_space *ggtt = i915_obj_to_ggtt(o); |
| 5190 | struct i915_vma *vma; |
| 5191 | |
| 5192 | list_for_each_entry(vma, &o->vma_list, vma_link) |
| 5193 | if (vma->vm == ggtt && |
Joonas Lahtinen | 9abc464 | 2015-03-27 13:09:22 +0200 | [diff] [blame] | 5194 | i915_ggtt_view_equal(&vma->ggtt_view, view) && |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 5195 | drm_mm_node_allocated(&vma->node)) |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5196 | return true; |
| 5197 | |
| 5198 | return false; |
| 5199 | } |
| 5200 | |
| 5201 | bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o) |
| 5202 | { |
Chris Wilson | 5a1d5eb | 2013-09-10 11:27:37 +0100 | [diff] [blame] | 5203 | struct i915_vma *vma; |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5204 | |
Chris Wilson | 5a1d5eb | 2013-09-10 11:27:37 +0100 | [diff] [blame] | 5205 | list_for_each_entry(vma, &o->vma_list, vma_link) |
| 5206 | if (drm_mm_node_allocated(&vma->node)) |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5207 | return true; |
| 5208 | |
| 5209 | return false; |
| 5210 | } |
| 5211 | |
| 5212 | unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o, |
| 5213 | struct i915_address_space *vm) |
| 5214 | { |
| 5215 | struct drm_i915_private *dev_priv = o->base.dev->dev_private; |
| 5216 | struct i915_vma *vma; |
| 5217 | |
Daniel Vetter | 896ab1a | 2014-08-06 15:04:51 +0200 | [diff] [blame] | 5218 | WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base); |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5219 | |
| 5220 | BUG_ON(list_empty(&o->vma_list)); |
| 5221 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5222 | list_for_each_entry(vma, &o->vma_list, vma_link) { |
| 5223 | if (i915_is_ggtt(vma->vm) && |
| 5224 | vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL) |
| 5225 | continue; |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5226 | if (vma->vm == vm) |
| 5227 | return vma->node.size; |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5228 | } |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5229 | return 0; |
| 5230 | } |
| 5231 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5232 | bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) |
Ben Widawsky | 5c2abbe | 2013-09-24 09:57:57 -0700 | [diff] [blame] | 5233 | { |
| 5234 | struct i915_vma *vma; |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5235 | list_for_each_entry(vma, &obj->vma_list, vma_link) { |
| 5236 | if (i915_is_ggtt(vma->vm) && |
| 5237 | vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL) |
| 5238 | continue; |
| 5239 | if (vma->pin_count > 0) |
| 5240 | return true; |
| 5241 | } |
| 5242 | return false; |
Ben Widawsky | 5c2abbe | 2013-09-24 09:57:57 -0700 | [diff] [blame] | 5243 | } |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5244 | |