blob: 11a2d36b27ef4182874aca003db9e4a296c3c3e0 [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Al Stone6933de02015-03-24 14:02:51 +00005 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02006 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03007 select ACPI_SPCR_TABLE if ACPI
Dan Williams21266be2015-11-19 18:19:29 -08008 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +03009 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010010 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
Kees Cook2b68f6c2015-04-14 15:48:00 -070011 select ARCH_HAS_ELF_RANDOMIZE
Riku Voipio957e3fa2014-12-12 16:57:44 -080012 select ARCH_HAS_GCOV_PROFILE_ALL
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020013 select ARCH_HAS_KCOV
Laura Abbott308c09f2014-08-08 14:23:25 -070014 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010015 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010016 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +020017 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070018 select ARCH_SUPPORTS_NUMA_BALANCING
Arnd Bergmann91701002013-02-21 11:42:57 +010019 select ARCH_WANT_OPTIONAL_GPIOLIB
Will Deacon6212a512012-11-07 14:16:28 +000020 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000021 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080022 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000023 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000024 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000025 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010026 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee80362016-06-15 15:47:33 -050027 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010028 select ARM_GIC_V3
Arnd Bergmann3ee80362016-06-15 15:47:33 -050029 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff60792015-07-31 15:46:16 +010030 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010031 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000032 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070033 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000034 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000035 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010036 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080037 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070038 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010039 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010040 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000041 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070042 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010043 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010044 select GENERIC_IRQ_PROBE
45 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010046 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010047 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070048 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010049 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000050 select GENERIC_STRNCPY_FROM_USER
51 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010052 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010053 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010054 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010055 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010056 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010057 select HAVE_ARCH_BITREVERSE
Kees Cookfaf5b632016-06-23 15:59:42 -070058 select HAVE_ARCH_HARDENED_USERCOPY
Ard Biesheuvel324420b2016-02-16 13:52:35 +010059 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080060 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabininf1b90322015-11-17 18:47:08 +030061 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000062 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080063 select HAVE_ARCH_MMAP_RND_BITS
64 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000065 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010066 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070067 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
68 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +020069 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010070 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010071 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010072 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010073 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -070074 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070075 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070076 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010077 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +000078 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010079 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000080 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010081 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090082 select HAVE_FUNCTION_TRACER
83 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +020084 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010085 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010086 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +000087 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010088 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -070089 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Mark Rutland55834a72014-02-07 17:12:45 +000090 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010091 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010092 select HAVE_PERF_REGS
93 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -040094 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -070095 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010096 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -040097 select HAVE_KPROBES
Sandeepa Prabhufcfd7082016-07-08 12:35:53 -040098 select HAVE_KRETPROBES if HAVE_KPROBES
Robin Murphy876945d2015-10-01 20:14:00 +010099 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100100 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200101 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100102 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100103 select NO_BOOTMEM
104 select OF
105 select OF_EARLY_FLATTREE
Yang Shi8ee70872016-04-18 11:16:14 -0700106 select OF_NUMA if NUMA && OF
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100107 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200108 select PCI_ECAM if ACPI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100109 select PERF_USE_VMALLOC
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000110 select POWER_RESET
111 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100112 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700113 select SYSCTL_EXCEPTION_TRACE
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100114 help
115 ARM 64-bit (AArch64) Linux support.
116
117config 64BIT
118 def_bool y
119
120config ARCH_PHYS_ADDR_T_64BIT
121 def_bool y
122
123config MMU
124 def_bool y
125
Mark Rutland030c4d22016-05-31 15:57:59 +0100126config ARM64_PAGE_SHIFT
127 int
128 default 16 if ARM64_64K_PAGES
129 default 14 if ARM64_16K_PAGES
130 default 12
131
132config ARM64_CONT_SHIFT
133 int
134 default 5 if ARM64_64K_PAGES
135 default 7 if ARM64_16K_PAGES
136 default 4
137
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800138config ARCH_MMAP_RND_BITS_MIN
139 default 14 if ARM64_64K_PAGES
140 default 16 if ARM64_16K_PAGES
141 default 18
142
143# max bits determined by the following formula:
144# VA_BITS - PAGE_SHIFT - 3
145config ARCH_MMAP_RND_BITS_MAX
146 default 19 if ARM64_VA_BITS=36
147 default 24 if ARM64_VA_BITS=39
148 default 27 if ARM64_VA_BITS=42
149 default 30 if ARM64_VA_BITS=47
150 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
151 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
152 default 33 if ARM64_VA_BITS=48
153 default 14 if ARM64_64K_PAGES
154 default 16 if ARM64_16K_PAGES
155 default 18
156
157config ARCH_MMAP_RND_COMPAT_BITS_MIN
158 default 7 if ARM64_64K_PAGES
159 default 9 if ARM64_16K_PAGES
160 default 11
161
162config ARCH_MMAP_RND_COMPAT_BITS_MAX
163 default 16
164
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700165config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100166 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100167
168config STACKTRACE_SUPPORT
169 def_bool y
170
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100171config ILLEGAL_POINTER_VALUE
172 hex
173 default 0xdead000000000000
174
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100175config LOCKDEP_SUPPORT
176 def_bool y
177
178config TRACE_IRQFLAGS_SUPPORT
179 def_bool y
180
Will Deaconc209f792014-03-14 17:47:05 +0000181config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100182 def_bool y
183
Dave P Martin9fb74102015-07-24 16:37:48 +0100184config GENERIC_BUG
185 def_bool y
186 depends on BUG
187
188config GENERIC_BUG_RELATIVE_POINTERS
189 def_bool y
190 depends on GENERIC_BUG
191
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100192config GENERIC_HWEIGHT
193 def_bool y
194
195config GENERIC_CSUM
196 def_bool y
197
198config GENERIC_CALIBRATE_DELAY
199 def_bool y
200
Catalin Marinas19e76402014-02-27 12:09:22 +0000201config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100202 def_bool y
203
Steve Capper29e56942014-10-09 15:29:25 -0700204config HAVE_GENERIC_RCU_GUP
205 def_bool y
206
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100207config ARCH_DMA_ADDR_T_64BIT
208 def_bool y
209
210config NEED_DMA_MAP_STATE
211 def_bool y
212
213config NEED_SG_DMA_LENGTH
214 def_bool y
215
Will Deacon4b3dc962015-05-29 18:28:44 +0100216config SMP
217 def_bool y
218
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100219config SWIOTLB
220 def_bool y
221
222config IOMMU_HELPER
223 def_bool SWIOTLB
224
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100225config KERNEL_MODE_NEON
226 def_bool y
227
Rob Herring92cc15f2014-04-18 17:19:59 -0500228config FIX_EARLYCON_MEM
229 def_bool y
230
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700231config PGTABLE_LEVELS
232 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100233 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700234 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
235 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
236 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100237 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
238 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700239
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100240source "init/Kconfig"
241
242source "kernel/Kconfig.freezer"
243
Olof Johansson6a377492015-07-20 12:09:16 -0700244source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100245
246menu "Bus support"
247
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100248config PCI
249 bool "PCI support"
250 help
251 This feature enables support for PCI bus system. If you say Y
252 here, the kernel will include drivers and infrastructure code
253 to support PCI bus devices.
254
255config PCI_DOMAINS
256 def_bool PCI
257
258config PCI_DOMAINS_GENERIC
259 def_bool PCI
260
261config PCI_SYSCALL
262 def_bool PCI
263
264source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100265
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100266endmenu
267
268menu "Kernel Features"
269
Andre Przywarac0a01b82014-11-14 15:54:12 +0000270menu "ARM errata workarounds via the alternatives framework"
271
272config ARM64_ERRATUM_826319
273 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
274 default y
275 help
276 This option adds an alternative code sequence to work around ARM
277 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
278 AXI master interface and an L2 cache.
279
280 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
281 and is unable to accept a certain write via this interface, it will
282 not progress on read data presented on the read data channel and the
283 system can deadlock.
284
285 The workaround promotes data cache clean instructions to
286 data cache clean-and-invalidate.
287 Please note that this does not necessarily enable the workaround,
288 as it depends on the alternative framework, which will only patch
289 the kernel if an affected CPU is detected.
290
291 If unsure, say Y.
292
293config ARM64_ERRATUM_827319
294 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
295 default y
296 help
297 This option adds an alternative code sequence to work around ARM
298 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
299 master interface and an L2 cache.
300
301 Under certain conditions this erratum can cause a clean line eviction
302 to occur at the same time as another transaction to the same address
303 on the AMBA 5 CHI interface, which can cause data corruption if the
304 interconnect reorders the two transactions.
305
306 The workaround promotes data cache clean instructions to
307 data cache clean-and-invalidate.
308 Please note that this does not necessarily enable the workaround,
309 as it depends on the alternative framework, which will only patch
310 the kernel if an affected CPU is detected.
311
312 If unsure, say Y.
313
314config ARM64_ERRATUM_824069
315 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
316 default y
317 help
318 This option adds an alternative code sequence to work around ARM
319 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
320 to a coherent interconnect.
321
322 If a Cortex-A53 processor is executing a store or prefetch for
323 write instruction at the same time as a processor in another
324 cluster is executing a cache maintenance operation to the same
325 address, then this erratum might cause a clean cache line to be
326 incorrectly marked as dirty.
327
328 The workaround promotes data cache clean instructions to
329 data cache clean-and-invalidate.
330 Please note that this option does not necessarily enable the
331 workaround, as it depends on the alternative framework, which will
332 only patch the kernel if an affected CPU is detected.
333
334 If unsure, say Y.
335
336config ARM64_ERRATUM_819472
337 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
338 default y
339 help
340 This option adds an alternative code sequence to work around ARM
341 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
342 present when it is connected to a coherent interconnect.
343
344 If the processor is executing a load and store exclusive sequence at
345 the same time as a processor in another cluster is executing a cache
346 maintenance operation to the same address, then this erratum might
347 cause data corruption.
348
349 The workaround promotes data cache clean instructions to
350 data cache clean-and-invalidate.
351 Please note that this does not necessarily enable the workaround,
352 as it depends on the alternative framework, which will only patch
353 the kernel if an affected CPU is detected.
354
355 If unsure, say Y.
356
357config ARM64_ERRATUM_832075
358 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
359 default y
360 help
361 This option adds an alternative code sequence to work around ARM
362 erratum 832075 on Cortex-A57 parts up to r1p2.
363
364 Affected Cortex-A57 parts might deadlock when exclusive load/store
365 instructions to Write-Back memory are mixed with Device loads.
366
367 The workaround is to promote device loads to use Load-Acquire
368 semantics.
369 Please note that this does not necessarily enable the workaround,
370 as it depends on the alternative framework, which will only patch
371 the kernel if an affected CPU is detected.
372
373 If unsure, say Y.
374
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000375config ARM64_ERRATUM_834220
376 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
377 depends on KVM
378 default y
379 help
380 This option adds an alternative code sequence to work around ARM
381 erratum 834220 on Cortex-A57 parts up to r1p2.
382
383 Affected Cortex-A57 parts might report a Stage 2 translation
384 fault as the result of a Stage 1 fault for load crossing a
385 page boundary when there is a permission or device memory
386 alignment fault at Stage 1 and a translation fault at Stage 2.
387
388 The workaround is to verify that the Stage 1 translation
389 doesn't generate a fault before handling the Stage 2 fault.
390 Please note that this does not necessarily enable the workaround,
391 as it depends on the alternative framework, which will only patch
392 the kernel if an affected CPU is detected.
393
394 If unsure, say Y.
395
Will Deacon905e8c52015-03-23 19:07:02 +0000396config ARM64_ERRATUM_845719
397 bool "Cortex-A53: 845719: a load might read incorrect data"
398 depends on COMPAT
399 default y
400 help
401 This option adds an alternative code sequence to work around ARM
402 erratum 845719 on Cortex-A53 parts up to r0p4.
403
404 When running a compat (AArch32) userspace on an affected Cortex-A53
405 part, a load at EL0 from a virtual address that matches the bottom 32
406 bits of the virtual address used by a recent load at (AArch64) EL1
407 might return incorrect data.
408
409 The workaround is to write the contextidr_el1 register on exception
410 return to a 32-bit task.
411 Please note that this does not necessarily enable the workaround,
412 as it depends on the alternative framework, which will only patch
413 the kernel if an affected CPU is detected.
414
415 If unsure, say Y.
416
Will Deacondf057cc2015-03-17 12:15:02 +0000417config ARM64_ERRATUM_843419
418 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
419 depends on MODULES
420 default y
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100421 select ARM64_MODULE_CMODEL_LARGE
Will Deacondf057cc2015-03-17 12:15:02 +0000422 help
423 This option builds kernel modules using the large memory model in
424 order to avoid the use of the ADRP instruction, which can cause
425 a subsequent memory access to use an incorrect address on Cortex-A53
426 parts up to r0p4.
427
428 Note that the kernel itself must be linked with a version of ld
429 which fixes potentially affected ADRP instructions through the
430 use of veneers.
431
432 If unsure, say Y.
433
Robert Richter94100972015-09-21 22:58:38 +0200434config CAVIUM_ERRATUM_22375
435 bool "Cavium erratum 22375, 24313"
436 default y
437 help
438 Enable workaround for erratum 22375, 24313.
439
440 This implements two gicv3-its errata workarounds for ThunderX. Both
441 with small impact affecting only ITS table allocation.
442
443 erratum 22375: only alloc 8MB table size
444 erratum 24313: ignore memory access type
445
446 The fixes are in ITS initialization and basically ignore memory access
447 type and table size provided by the TYPER and BASER registers.
448
449 If unsure, say Y.
450
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200451config CAVIUM_ERRATUM_23144
452 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
453 depends on NUMA
454 default y
455 help
456 ITS SYNC command hang for cross node io and collections/cpu mapping.
457
458 If unsure, say Y.
459
Robert Richter6d4e11c2015-09-21 22:58:35 +0200460config CAVIUM_ERRATUM_23154
461 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
462 default y
463 help
464 The gicv3 of ThunderX requires a modified version for
465 reading the IAR status to ensure data synchronization
466 (access to icc_iar1_el1 is not sync'ed before and after).
467
468 If unsure, say Y.
469
Andrew Pinski104a0c02016-02-24 17:44:57 -0800470config CAVIUM_ERRATUM_27456
471 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
472 default y
473 help
474 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
475 instructions may cause the icache to become corrupted if it
476 contains data for a non-current ASID. The fix is to
477 invalidate the icache when changing the mm context.
478
479 If unsure, say Y.
480
Andre Przywarac0a01b82014-11-14 15:54:12 +0000481endmenu
482
483
Jungseok Leee41ceed2014-05-12 10:40:38 +0100484choice
485 prompt "Page size"
486 default ARM64_4K_PAGES
487 help
488 Page size (translation granule) configuration.
489
490config ARM64_4K_PAGES
491 bool "4KB"
492 help
493 This feature enables 4KB pages support.
494
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100495config ARM64_16K_PAGES
496 bool "16KB"
497 help
498 The system will use 16KB pages support. AArch32 emulation
499 requires applications compiled with 16K (or a multiple of 16K)
500 aligned segments.
501
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100502config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100503 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100504 help
505 This feature enables 64KB pages support (4KB by default)
506 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100507 look-up. AArch32 emulation requires applications compiled
508 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100509
Jungseok Leee41ceed2014-05-12 10:40:38 +0100510endchoice
511
512choice
513 prompt "Virtual address space size"
514 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100515 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100516 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
517 help
518 Allows choosing one of multiple possible virtual address
519 space sizes. The level of translation table is determined by
520 a combination of page size and virtual address space size.
521
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100522config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100523 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100524 depends on ARM64_16K_PAGES
525
Jungseok Leee41ceed2014-05-12 10:40:38 +0100526config ARM64_VA_BITS_39
527 bool "39-bit"
528 depends on ARM64_4K_PAGES
529
530config ARM64_VA_BITS_42
531 bool "42-bit"
532 depends on ARM64_64K_PAGES
533
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100534config ARM64_VA_BITS_47
535 bool "47-bit"
536 depends on ARM64_16K_PAGES
537
Jungseok Leec79b9542014-05-12 18:40:51 +0900538config ARM64_VA_BITS_48
539 bool "48-bit"
Jungseok Leec79b9542014-05-12 18:40:51 +0900540
Jungseok Leee41ceed2014-05-12 10:40:38 +0100541endchoice
542
543config ARM64_VA_BITS
544 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100545 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100546 default 39 if ARM64_VA_BITS_39
547 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100548 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b9542014-05-12 18:40:51 +0900549 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100550
Will Deacona8720132013-10-11 14:52:19 +0100551config CPU_BIG_ENDIAN
552 bool "Build big-endian kernel"
553 help
554 Say Y if you plan on running a kernel in big-endian mode.
555
Mark Brownf6e763b2014-03-04 07:51:17 +0000556config SCHED_MC
557 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000558 help
559 Multi-core scheduler support improves the CPU scheduler's decision
560 making when dealing with multi-core CPU chips at a cost of slightly
561 increased overhead in some places. If unsure say N here.
562
563config SCHED_SMT
564 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000565 help
566 Improves the CPU scheduler's decision making when dealing with
567 MultiThreading at a cost of slightly increased overhead in some
568 places. If unsure say N here.
569
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100570config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000571 int "Maximum number of CPUs (2-4096)"
572 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100573 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100574 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100575
Mark Rutland9327e2c2013-10-24 20:30:18 +0100576config HOTPLUG_CPU
577 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800578 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100579 help
580 Say Y here to experiment with turning CPUs off and on. CPUs
581 can be controlled through /sys/devices/system/cpu.
582
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700583# Common NUMA Features
584config NUMA
585 bool "Numa Memory Allocation and Scheduler Support"
586 depends on SMP
587 help
588 Enable NUMA (Non Uniform Memory Access) support.
589
590 The kernel will try to allocate memory used by a CPU on the
591 local memory of the CPU and add some more
592 NUMA awareness to the kernel.
593
594config NODES_SHIFT
595 int "Maximum NUMA Nodes (as a power of 2)"
596 range 1 10
597 default "2"
598 depends on NEED_MULTIPLE_NODES
599 help
600 Specify the maximum number of NUMA Nodes available on the target
601 system. Increases memory reserved to accommodate various tables.
602
603config USE_PERCPU_NUMA_NODE_ID
604 def_bool y
605 depends on NUMA
606
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100607source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800608source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100609
Laura Abbott83863f22016-02-05 16:24:47 -0800610config ARCH_SUPPORTS_DEBUG_PAGEALLOC
Will Deaconda24eb12016-04-28 19:38:16 +0100611 depends on !HIBERNATION
Laura Abbott83863f22016-02-05 16:24:47 -0800612 def_bool y
613
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100614config ARCH_HAS_HOLES_MEMORYMODEL
615 def_bool y if SPARSEMEM
616
617config ARCH_SPARSEMEM_ENABLE
618 def_bool y
619 select SPARSEMEM_VMEMMAP_ENABLE
620
621config ARCH_SPARSEMEM_DEFAULT
622 def_bool ARCH_SPARSEMEM_ENABLE
623
624config ARCH_SELECT_MEMORY_MODEL
625 def_bool ARCH_SPARSEMEM_ENABLE
626
627config HAVE_ARCH_PFN_VALID
628 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
629
630config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100631 def_bool y
632 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100633
Steve Capper084bd292013-04-10 13:48:00 +0100634config SYS_SUPPORTS_HUGETLBFS
635 def_bool y
636
Steve Capper084bd292013-04-10 13:48:00 +0100637config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100638 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100639
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100640config ARCH_HAS_CACHE_LINE_SIZE
641 def_bool y
642
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100643source "mm/Kconfig"
644
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000645config SECCOMP
646 bool "Enable seccomp to safely compute untrusted bytecode"
647 ---help---
648 This kernel feature is useful for number crunching applications
649 that may need to compute untrusted bytecode during their
650 execution. By using pipes or other transports made available to
651 the process as file descriptors supporting the read/write
652 syscalls, it's possible to isolate those applications in
653 their own address space using seccomp. Once seccomp is
654 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
655 and the task is only allowed to execute a few safe syscalls
656 defined by each seccomp mode.
657
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000658config PARAVIRT
659 bool "Enable paravirtualization code"
660 help
661 This changes the kernel so it can modify itself when it is run
662 under a hypervisor, potentially improving performance significantly
663 over full virtualization.
664
665config PARAVIRT_TIME_ACCOUNTING
666 bool "Paravirtual steal time accounting"
667 select PARAVIRT
668 default n
669 help
670 Select this option to enable fine granularity task steal time
671 accounting. Time spent executing other tasks in parallel with
672 the current vCPU is discounted from the vCPU power. To account for
673 that, there can be a small performance impact.
674
675 If in doubt, say N here.
676
Geoff Levandd28f6df2016-06-23 17:54:48 +0000677config KEXEC
678 depends on PM_SLEEP_SMP
679 select KEXEC_CORE
680 bool "kexec system call"
681 ---help---
682 kexec is a system call that implements the ability to shutdown your
683 current kernel, and to start another kernel. It is like a reboot
684 but it is independent of the system firmware. And like a reboot
685 you can start any kernel with it, not just Linux.
686
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000687config XEN_DOM0
688 def_bool y
689 depends on XEN
690
691config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700692 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000693 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000694 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000695 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000696 help
697 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
698
Steve Capperd03bb142013-04-25 15:19:21 +0100699config FORCE_MAX_ZONEORDER
700 int
701 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100702 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100703 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100704 help
705 The kernel memory allocator divides physically contiguous memory
706 blocks into "zones", where each zone is a power of two number of
707 pages. This option selects the largest power of two that the kernel
708 keeps in the memory allocator. If you need to allocate very large
709 blocks of physically contiguous memory, then you may need to
710 increase this value.
711
712 This config option is actually maximum order plus one. For example,
713 a value of 11 means that the largest free memory block is 2^10 pages.
714
715 We make sure that we can allocate upto a HugePage size for each configuration.
716 Hence we have :
717 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
718
719 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
720 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100721
Will Deacon1b907f42014-11-20 16:51:10 +0000722menuconfig ARMV8_DEPRECATED
723 bool "Emulate deprecated/obsolete ARMv8 instructions"
724 depends on COMPAT
725 help
726 Legacy software support may require certain instructions
727 that have been deprecated or obsoleted in the architecture.
728
729 Enable this config to enable selective emulation of these
730 features.
731
732 If unsure, say Y
733
734if ARMV8_DEPRECATED
735
736config SWP_EMULATION
737 bool "Emulate SWP/SWPB instructions"
738 help
739 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
740 they are always undefined. Say Y here to enable software
741 emulation of these instructions for userspace using LDXR/STXR.
742
743 In some older versions of glibc [<=2.8] SWP is used during futex
744 trylock() operations with the assumption that the code will not
745 be preempted. This invalid assumption may be more likely to fail
746 with SWP emulation enabled, leading to deadlock of the user
747 application.
748
749 NOTE: when accessing uncached shared regions, LDXR/STXR rely
750 on an external transaction monitoring block called a global
751 monitor to maintain update atomicity. If your system does not
752 implement a global monitor, this option can cause programs that
753 perform SWP operations to uncached memory to deadlock.
754
755 If unsure, say Y
756
757config CP15_BARRIER_EMULATION
758 bool "Emulate CP15 Barrier instructions"
759 help
760 The CP15 barrier instructions - CP15ISB, CP15DSB, and
761 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
762 strongly recommended to use the ISB, DSB, and DMB
763 instructions instead.
764
765 Say Y here to enable software emulation of these
766 instructions for AArch32 userspace code. When this option is
767 enabled, CP15 barrier usage is traced which can help
768 identify software that needs updating.
769
770 If unsure, say Y
771
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000772config SETEND_EMULATION
773 bool "Emulate SETEND instruction"
774 help
775 The SETEND instruction alters the data-endianness of the
776 AArch32 EL0, and is deprecated in ARMv8.
777
778 Say Y here to enable software emulation of the instruction
779 for AArch32 userspace code.
780
781 Note: All the cpus on the system must have mixed endian support at EL0
782 for this feature to be enabled. If a new CPU - which doesn't support mixed
783 endian - is hotplugged in after this feature has been enabled, there could
784 be unexpected results in the applications.
785
786 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000787endif
788
Will Deacon0e4a0702015-07-27 15:54:13 +0100789menu "ARMv8.1 architectural features"
790
791config ARM64_HW_AFDBM
792 bool "Support for hardware updates of the Access and Dirty page flags"
793 default y
794 help
795 The ARMv8.1 architecture extensions introduce support for
796 hardware updates of the access and dirty information in page
797 table entries. When enabled in TCR_EL1 (HA and HD bits) on
798 capable processors, accesses to pages with PTE_AF cleared will
799 set this bit instead of raising an access flag fault.
800 Similarly, writes to read-only pages with the DBM bit set will
801 clear the read-only bit (AP[2]) instead of raising a
802 permission fault.
803
804 Kernels built with this configuration option enabled continue
805 to work on pre-ARMv8.1 hardware and the performance impact is
806 minimal. If unsure, say Y.
807
808config ARM64_PAN
809 bool "Enable support for Privileged Access Never (PAN)"
810 default y
811 help
812 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
813 prevents the kernel or hypervisor from accessing user-space (EL0)
814 memory directly.
815
816 Choosing this option will cause any unprotected (not using
817 copy_to_user et al) memory access to fail with a permission fault.
818
819 The feature is detected at runtime, and will remain as a 'nop'
820 instruction if the cpu does not implement the feature.
821
822config ARM64_LSE_ATOMICS
823 bool "Atomic instructions"
824 help
825 As part of the Large System Extensions, ARMv8.1 introduces new
826 atomic instructions that are designed specifically to scale in
827 very large systems.
828
829 Say Y here to make use of these instructions for the in-kernel
830 atomic routines. This incurs a small overhead on CPUs that do
831 not support these instructions and requires the kernel to be
832 built with binutils >= 2.25.
833
Marc Zyngier1f364c82014-02-19 09:33:14 +0000834config ARM64_VHE
835 bool "Enable support for Virtualization Host Extensions (VHE)"
836 default y
837 help
838 Virtualization Host Extensions (VHE) allow the kernel to run
839 directly at EL2 (instead of EL1) on processors that support
840 it. This leads to better performance for KVM, as they reduce
841 the cost of the world switch.
842
843 Selecting this option allows the VHE feature to be detected
844 at runtime, and does not affect processors that do not
845 implement this feature.
846
Will Deacon0e4a0702015-07-27 15:54:13 +0100847endmenu
848
Will Deaconf9933182016-02-26 16:30:14 +0000849menu "ARMv8.2 architectural features"
850
James Morse57f49592016-02-05 14:58:48 +0000851config ARM64_UAO
852 bool "Enable support for User Access Override (UAO)"
853 default y
854 help
855 User Access Override (UAO; part of the ARMv8.2 Extensions)
856 causes the 'unprivileged' variant of the load/store instructions to
857 be overriden to be privileged.
858
859 This option changes get_user() and friends to use the 'unprivileged'
860 variant of the load/store instructions. This ensures that user-space
861 really did have access to the supplied memory. When addr_limit is
862 set to kernel memory the UAO bit will be set, allowing privileged
863 access to kernel memory.
864
865 Choosing this option will cause copy_to_user() et al to use user-space
866 memory permissions.
867
868 The feature is detected at runtime, the kernel will use the
869 regular load/store instructions if the cpu does not implement the
870 feature.
871
Will Deaconf9933182016-02-26 16:30:14 +0000872endmenu
873
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100874config ARM64_MODULE_CMODEL_LARGE
875 bool
876
877config ARM64_MODULE_PLTS
878 bool
879 select ARM64_MODULE_CMODEL_LARGE
880 select HAVE_MOD_ARCH_SPECIFIC
881
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +0100882config RELOCATABLE
883 bool
884 help
885 This builds the kernel as a Position Independent Executable (PIE),
886 which retains all relocation metadata required to relocate the
887 kernel binary at runtime to a different virtual address than the
888 address it was linked at.
889 Since AArch64 uses the RELA relocation format, this requires a
890 relocation pass at runtime even if the kernel is loaded at the
891 same address it was linked at.
892
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100893config RANDOMIZE_BASE
894 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -0700895 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100896 select RELOCATABLE
897 help
898 Randomizes the virtual address at which the kernel image is
899 loaded, as a security feature that deters exploit attempts
900 relying on knowledge of the location of kernel internals.
901
902 It is the bootloader's job to provide entropy, by passing a
903 random u64 value in /chosen/kaslr-seed at kernel entry.
904
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +0100905 When booting via the UEFI stub, it will invoke the firmware's
906 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
907 to the kernel proper. In addition, it will randomise the physical
908 location of the kernel Image as well.
909
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100910 If unsure, say N.
911
912config RANDOMIZE_MODULE_REGION_FULL
913 bool "Randomize the module region independently from the core kernel"
914 depends on RANDOMIZE_BASE
915 default y
916 help
917 Randomizes the location of the module region without considering the
918 location of the core kernel. This way, it is impossible for modules
919 to leak information about the location of core kernel data structures
920 but it does imply that function calls between modules and the core
921 kernel will need to be resolved via veneers in the module PLT.
922
923 When this option is not set, the module region will be randomized over
924 a limited range that contains the [_stext, _etext] interval of the
925 core kernel, so branch relocations are always in range.
926
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100927endmenu
928
929menu "Boot options"
930
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +0000931config ARM64_ACPI_PARKING_PROTOCOL
932 bool "Enable support for the ARM64 ACPI parking protocol"
933 depends on ACPI
934 help
935 Enable support for the ARM64 ACPI parking protocol. If disabled
936 the kernel will not allow booting through the ARM64 ACPI parking
937 protocol even if the corresponding data is present in the ACPI
938 MADT table.
939
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100940config CMDLINE
941 string "Default kernel command string"
942 default ""
943 help
944 Provide a set of default command-line options at build time by
945 entering them here. As a minimum, you should specify the the
946 root device (e.g. root=/dev/nfs).
947
948config CMDLINE_FORCE
949 bool "Always use the default kernel command string"
950 help
951 Always use the default kernel command string, even if the boot
952 loader passes other arguments to the kernel.
953 This is useful if you cannot or don't want to change the
954 command-line options your boot loader passes to the kernel.
955
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200956config EFI_STUB
957 bool
958
Mark Salterf84d0272014-04-15 21:59:30 -0400959config EFI
960 bool "UEFI runtime support"
961 depends on OF && !CPU_BIG_ENDIAN
962 select LIBFDT
963 select UCS2_STRING
964 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +0200965 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200966 select EFI_STUB
967 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -0400968 default y
969 help
970 This option provides support for runtime services provided
971 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -0400972 clock, and platform reset). A UEFI stub is also provided to
973 allow the kernel to be booted as an EFI application. This
974 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -0400975
Yi Lid1ae8c02014-10-04 23:46:43 +0800976config DMI
977 bool "Enable support for SMBIOS (DMI) tables"
978 depends on EFI
979 default y
980 help
981 This enables SMBIOS/DMI feature for systems.
982
983 This option is only useful on systems that have UEFI firmware.
984 However, even with this option, the resultant kernel should
985 continue to boot on existing non-UEFI platforms.
986
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100987endmenu
988
989menu "Userspace binary formats"
990
991source "fs/Kconfig.binfmt"
992
993config COMPAT
994 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +0100995 depends on ARM64_4K_PAGES || EXPERT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100996 select COMPAT_BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -0700997 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -0500998 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -0500999 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001000 help
1001 This option enables support for a 32-bit EL0 running under a 64-bit
1002 kernel at EL1. AArch32-specific components such as system calls,
1003 the user helper functions, VFP support and the ptrace interface are
1004 handled appropriately by the kernel.
1005
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001006 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1007 that you will only be able to execute AArch32 binaries that were compiled
1008 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001009
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001010 If you want to execute 32-bit userspace applications, say Y.
1011
1012config SYSVIPC_COMPAT
1013 def_bool y
1014 depends on COMPAT && SYSVIPC
1015
1016endmenu
1017
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001018menu "Power management options"
1019
1020source "kernel/power/Kconfig"
1021
James Morse82869ac2016-04-27 17:47:12 +01001022config ARCH_HIBERNATION_POSSIBLE
1023 def_bool y
1024 depends on CPU_PM
1025
1026config ARCH_HIBERNATION_HEADER
1027 def_bool y
1028 depends on HIBERNATION
1029
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001030config ARCH_SUSPEND_POSSIBLE
1031 def_bool y
1032
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001033endmenu
1034
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001035menu "CPU Power Management"
1036
1037source "drivers/cpuidle/Kconfig"
1038
Rob Herring52e7e812014-02-24 11:27:57 +09001039source "drivers/cpufreq/Kconfig"
1040
1041endmenu
1042
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001043source "net/Kconfig"
1044
1045source "drivers/Kconfig"
1046
Mark Salterf84d0272014-04-15 21:59:30 -04001047source "drivers/firmware/Kconfig"
1048
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001049source "drivers/acpi/Kconfig"
1050
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001051source "fs/Kconfig"
1052
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001053source "arch/arm64/kvm/Kconfig"
1054
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001055source "arch/arm64/Kconfig.debug"
1056
1057source "security/Kconfig"
1058
1059source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001060if CRYPTO
1061source "arch/arm64/crypto/Kconfig"
1062endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001063
1064source "lib/Kconfig"