blob: 437613588df15ceab2a1ce5e88649b675c495de4 [file] [log] [blame]
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001/*
2 * Support PCI/PCIe on PowerNV platforms
3 *
4 * Copyright 2011 Benjamin Herrenschmidt, IBM Corp.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +000012#undef DEBUG
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000013
14#include <linux/kernel.h>
15#include <linux/pci.h>
Gavin Shan361f2a22014-04-24 18:00:25 +100016#include <linux/crash_dump.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000017#include <linux/delay.h>
18#include <linux/string.h>
19#include <linux/init.h>
20#include <linux/bootmem.h>
21#include <linux/irq.h>
22#include <linux/io.h>
23#include <linux/msi.h>
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +110024#include <linux/memblock.h>
Alexey Kardashevskiyac9a5882015-06-05 16:34:56 +100025#include <linux/iommu.h>
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +100026#include <linux/rculist.h>
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +100027#include <linux/sizes.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000028
29#include <asm/sections.h>
30#include <asm/io.h>
31#include <asm/prom.h>
32#include <asm/pci-bridge.h>
33#include <asm/machdep.h>
Gavin Shanfb1b55d2013-03-05 21:12:37 +000034#include <asm/msi_bitmap.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000035#include <asm/ppc-pci.h>
36#include <asm/opal.h>
37#include <asm/iommu.h>
38#include <asm/tce.h>
Gavin Shan137436c2013-04-25 19:20:59 +000039#include <asm/xics.h>
Michael Ellerman7644d582017-02-10 12:04:56 +110040#include <asm/debugfs.h>
Guo Chao262af552014-07-21 14:42:30 +100041#include <asm/firmware.h>
Ian Munsie80c49c72014-10-08 19:54:57 +110042#include <asm/pnv-pci.h>
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +100043#include <asm/mmzone.h>
Ian Munsie80c49c72014-10-08 19:54:57 +110044
Michael Neulingec249dd2015-05-27 16:07:16 +100045#include <misc/cxl-base.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000046
47#include "powernv.h"
48#include "pci.h"
49
Gavin Shan99451552016-05-05 12:02:13 +100050#define PNV_IODA1_M64_NUM 16 /* Number of M64 BARs */
51#define PNV_IODA1_M64_SEGS 8 /* Segments per M64 BAR */
Gavin Shanacce9712016-05-03 15:41:33 +100052#define PNV_IODA1_DMA32_SEGSIZE 0x10000000
Wei Yang781a8682015-03-25 16:23:57 +080053
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +100054#define POWERNV_IOMMU_DEFAULT_LEVELS 1
55#define POWERNV_IOMMU_MAX_LEVELS 5
56
Gavin Shan9497a1c2016-06-21 12:35:56 +100057static const char * const pnv_phb_names[] = { "IODA1", "IODA2", "NPU" };
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +100058static void pnv_pci_ioda2_table_free_pages(struct iommu_table *tbl);
59
Alexey Kardashevskiy7d623e42016-04-29 18:55:21 +100060void pe_level_printk(const struct pnv_ioda_pe *pe, const char *level,
Joe Perches6d31c2f2014-09-21 10:55:06 -070061 const char *fmt, ...)
62{
63 struct va_format vaf;
64 va_list args;
65 char pfix[32];
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000066
Joe Perches6d31c2f2014-09-21 10:55:06 -070067 va_start(args, fmt);
68
69 vaf.fmt = fmt;
70 vaf.va = &args;
71
Wei Yang781a8682015-03-25 16:23:57 +080072 if (pe->flags & PNV_IODA_PE_DEV)
Joe Perches6d31c2f2014-09-21 10:55:06 -070073 strlcpy(pfix, dev_name(&pe->pdev->dev), sizeof(pfix));
Wei Yang781a8682015-03-25 16:23:57 +080074 else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
Joe Perches6d31c2f2014-09-21 10:55:06 -070075 sprintf(pfix, "%04x:%02x ",
76 pci_domain_nr(pe->pbus), pe->pbus->number);
Wei Yang781a8682015-03-25 16:23:57 +080077#ifdef CONFIG_PCI_IOV
78 else if (pe->flags & PNV_IODA_PE_VF)
79 sprintf(pfix, "%04x:%02x:%2x.%d",
80 pci_domain_nr(pe->parent_dev->bus),
81 (pe->rid & 0xff00) >> 8,
82 PCI_SLOT(pe->rid), PCI_FUNC(pe->rid));
83#endif /* CONFIG_PCI_IOV*/
Joe Perches6d31c2f2014-09-21 10:55:06 -070084
Russell Currey1f52f172016-11-16 14:02:15 +110085 printk("%spci %s: [PE# %.2x] %pV",
Joe Perches6d31c2f2014-09-21 10:55:06 -070086 level, pfix, pe->pe_number, &vaf);
87
88 va_end(args);
89}
90
Thadeu Lima de Souza Cascardo4e287842014-10-23 19:19:35 -020091static bool pnv_iommu_bypass_disabled __read_mostly;
92
93static int __init iommu_setup(char *str)
94{
95 if (!str)
96 return -EINVAL;
97
98 while (*str) {
99 if (!strncmp(str, "nobypass", 8)) {
100 pnv_iommu_bypass_disabled = true;
101 pr_info("PowerNV: IOMMU bypass window disabled.\n");
102 break;
103 }
104 str += strcspn(str, ",");
105 if (*str == ',')
106 str++;
107 }
108
109 return 0;
110}
111early_param("iommu", iommu_setup);
112
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +1000113static inline bool pnv_pci_is_m64(struct pnv_phb *phb, struct resource *r)
Guo Chao262af552014-07-21 14:42:30 +1000114{
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +1000115 /*
116 * WARNING: We cannot rely on the resource flags. The Linux PCI
117 * allocation code sometimes decides to put a 64-bit prefetchable
118 * BAR in the 32-bit window, so we have to compare the addresses.
119 *
120 * For simplicity we only test resource start.
121 */
122 return (r->start >= phb->ioda.m64_base &&
123 r->start < (phb->ioda.m64_base + phb->ioda.m64_size));
Guo Chao262af552014-07-21 14:42:30 +1000124}
125
Russell Curreyb79331a2016-09-14 16:37:17 +1000126static inline bool pnv_pci_is_m64_flags(unsigned long resource_flags)
127{
128 unsigned long flags = (IORESOURCE_MEM_64 | IORESOURCE_PREFETCH);
129
130 return (resource_flags & flags) == flags;
131}
132
Gavin Shan1e916772016-05-03 15:41:36 +1000133static struct pnv_ioda_pe *pnv_ioda_init_pe(struct pnv_phb *phb, int pe_no)
134{
Gavin Shan313483d2016-09-28 14:34:56 +1000135 s64 rc;
136
Gavin Shan1e916772016-05-03 15:41:36 +1000137 phb->ioda.pe_array[pe_no].phb = phb;
138 phb->ioda.pe_array[pe_no].pe_number = pe_no;
139
Gavin Shan313483d2016-09-28 14:34:56 +1000140 /*
141 * Clear the PE frozen state as it might be put into frozen state
142 * in the last PCI remove path. It's not harmful to do so when the
143 * PE is already in unfrozen state.
144 */
145 rc = opal_pci_eeh_freeze_clear(phb->opal_id, pe_no,
146 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
Russell Curreyd4791db2016-11-16 12:12:26 +1100147 if (rc != OPAL_SUCCESS && rc != OPAL_UNSUPPORTED)
Russell Currey1f52f172016-11-16 14:02:15 +1100148 pr_warn("%s: Error %lld unfreezing PHB#%x-PE#%x\n",
Gavin Shan313483d2016-09-28 14:34:56 +1000149 __func__, rc, phb->hose->global_number, pe_no);
150
Gavin Shan1e916772016-05-03 15:41:36 +1000151 return &phb->ioda.pe_array[pe_no];
152}
153
Gavin Shan4b82ab12014-11-12 13:36:07 +1100154static void pnv_ioda_reserve_pe(struct pnv_phb *phb, int pe_no)
155{
Gavin Shan92b8f132016-05-03 15:41:24 +1000156 if (!(pe_no >= 0 && pe_no < phb->ioda.total_pe_num)) {
Russell Currey1f52f172016-11-16 14:02:15 +1100157 pr_warn("%s: Invalid PE %x on PHB#%x\n",
Gavin Shan4b82ab12014-11-12 13:36:07 +1100158 __func__, pe_no, phb->hose->global_number);
159 return;
160 }
161
Gavin Shane9dc4d72015-06-19 12:26:16 +1000162 if (test_and_set_bit(pe_no, phb->ioda.pe_alloc))
Russell Currey1f52f172016-11-16 14:02:15 +1100163 pr_debug("%s: PE %x was reserved on PHB#%x\n",
Gavin Shane9dc4d72015-06-19 12:26:16 +1000164 __func__, pe_no, phb->hose->global_number);
Gavin Shan4b82ab12014-11-12 13:36:07 +1100165
Gavin Shan1e916772016-05-03 15:41:36 +1000166 pnv_ioda_init_pe(phb, pe_no);
Gavin Shan4b82ab12014-11-12 13:36:07 +1100167}
168
Gavin Shan1e916772016-05-03 15:41:36 +1000169static struct pnv_ioda_pe *pnv_ioda_alloc_pe(struct pnv_phb *phb)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000170{
Andrzej Hajda60964812016-08-17 12:03:05 +0200171 long pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000172
Gavin Shan9fcd6f42016-05-20 16:41:30 +1000173 for (pe = phb->ioda.total_pe_num - 1; pe >= 0; pe--) {
174 if (!test_and_set_bit(pe, phb->ioda.pe_alloc))
175 return pnv_ioda_init_pe(phb, pe);
176 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000177
Gavin Shan9fcd6f42016-05-20 16:41:30 +1000178 return NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000179}
180
Gavin Shan1e916772016-05-03 15:41:36 +1000181static void pnv_ioda_free_pe(struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000182{
Gavin Shan1e916772016-05-03 15:41:36 +1000183 struct pnv_phb *phb = pe->phb;
Gavin Shancaa58f82016-09-06 14:17:18 +1000184 unsigned int pe_num = pe->pe_number;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000185
Gavin Shan1e916772016-05-03 15:41:36 +1000186 WARN_ON(pe->pdev);
187
188 memset(pe, 0, sizeof(struct pnv_ioda_pe));
Gavin Shancaa58f82016-09-06 14:17:18 +1000189 clear_bit(pe_num, phb->ioda.pe_alloc);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000190}
191
Guo Chao262af552014-07-21 14:42:30 +1000192/* The default M64 BAR is shared by all PEs */
193static int pnv_ioda2_init_m64(struct pnv_phb *phb)
194{
195 const char *desc;
196 struct resource *r;
197 s64 rc;
198
199 /* Configure the default M64 BAR */
200 rc = opal_pci_set_phb_mem_window(phb->opal_id,
201 OPAL_M64_WINDOW_TYPE,
202 phb->ioda.m64_bar_idx,
203 phb->ioda.m64_base,
204 0, /* unused */
205 phb->ioda.m64_size);
206 if (rc != OPAL_SUCCESS) {
207 desc = "configuring";
208 goto fail;
209 }
210
211 /* Enable the default M64 BAR */
212 rc = opal_pci_phb_mmio_enable(phb->opal_id,
213 OPAL_M64_WINDOW_TYPE,
214 phb->ioda.m64_bar_idx,
215 OPAL_ENABLE_M64_SPLIT);
216 if (rc != OPAL_SUCCESS) {
217 desc = "enabling";
218 goto fail;
219 }
220
Guo Chao262af552014-07-21 14:42:30 +1000221 /*
Gavin Shan63803c32016-05-20 16:41:32 +1000222 * Exclude the segments for reserved and root bus PE, which
223 * are first or last two PEs.
Guo Chao262af552014-07-21 14:42:30 +1000224 */
225 r = &phb->hose->mem_resources[1];
Gavin Shan92b8f132016-05-03 15:41:24 +1000226 if (phb->ioda.reserved_pe_idx == 0)
Gavin Shan63803c32016-05-20 16:41:32 +1000227 r->start += (2 * phb->ioda.m64_segsize);
Gavin Shan92b8f132016-05-03 15:41:24 +1000228 else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1))
Gavin Shan63803c32016-05-20 16:41:32 +1000229 r->end -= (2 * phb->ioda.m64_segsize);
Guo Chao262af552014-07-21 14:42:30 +1000230 else
Russell Currey1f52f172016-11-16 14:02:15 +1100231 pr_warn(" Cannot strip M64 segment for reserved PE#%x\n",
Gavin Shan92b8f132016-05-03 15:41:24 +1000232 phb->ioda.reserved_pe_idx);
Guo Chao262af552014-07-21 14:42:30 +1000233
234 return 0;
235
236fail:
237 pr_warn(" Failure %lld %s M64 BAR#%d\n",
238 rc, desc, phb->ioda.m64_bar_idx);
239 opal_pci_phb_mmio_enable(phb->opal_id,
240 OPAL_M64_WINDOW_TYPE,
241 phb->ioda.m64_bar_idx,
242 OPAL_DISABLE_M64);
243 return -EIO;
244}
245
Gavin Shanc4306702016-05-03 15:41:30 +1000246static void pnv_ioda_reserve_dev_m64_pe(struct pci_dev *pdev,
Gavin Shan96a2f922015-06-19 12:26:17 +1000247 unsigned long *pe_bitmap)
Guo Chao262af552014-07-21 14:42:30 +1000248{
Gavin Shan96a2f922015-06-19 12:26:17 +1000249 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
250 struct pnv_phb *phb = hose->private_data;
Guo Chao262af552014-07-21 14:42:30 +1000251 struct resource *r;
Gavin Shan96a2f922015-06-19 12:26:17 +1000252 resource_size_t base, sgsz, start, end;
253 int segno, i;
Guo Chao262af552014-07-21 14:42:30 +1000254
Gavin Shan96a2f922015-06-19 12:26:17 +1000255 base = phb->ioda.m64_base;
256 sgsz = phb->ioda.m64_segsize;
257 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
258 r = &pdev->resource[i];
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +1000259 if (!r->parent || !pnv_pci_is_m64(phb, r))
Gavin Shan96a2f922015-06-19 12:26:17 +1000260 continue;
Guo Chao262af552014-07-21 14:42:30 +1000261
Gavin Shan96a2f922015-06-19 12:26:17 +1000262 start = _ALIGN_DOWN(r->start - base, sgsz);
263 end = _ALIGN_UP(r->end - base, sgsz);
264 for (segno = start / sgsz; segno < end / sgsz; segno++) {
265 if (pe_bitmap)
266 set_bit(segno, pe_bitmap);
267 else
268 pnv_ioda_reserve_pe(phb, segno);
Guo Chao262af552014-07-21 14:42:30 +1000269 }
270 }
271}
272
Gavin Shan99451552016-05-05 12:02:13 +1000273static int pnv_ioda1_init_m64(struct pnv_phb *phb)
274{
275 struct resource *r;
276 int index;
277
278 /*
279 * There are 16 M64 BARs, each of which has 8 segments. So
280 * there are as many M64 segments as the maximum number of
281 * PEs, which is 128.
282 */
283 for (index = 0; index < PNV_IODA1_M64_NUM; index++) {
284 unsigned long base, segsz = phb->ioda.m64_segsize;
285 int64_t rc;
286
287 base = phb->ioda.m64_base +
288 index * PNV_IODA1_M64_SEGS * segsz;
289 rc = opal_pci_set_phb_mem_window(phb->opal_id,
290 OPAL_M64_WINDOW_TYPE, index, base, 0,
291 PNV_IODA1_M64_SEGS * segsz);
292 if (rc != OPAL_SUCCESS) {
Russell Currey1f52f172016-11-16 14:02:15 +1100293 pr_warn(" Error %lld setting M64 PHB#%x-BAR#%d\n",
Gavin Shan99451552016-05-05 12:02:13 +1000294 rc, phb->hose->global_number, index);
295 goto fail;
296 }
297
298 rc = opal_pci_phb_mmio_enable(phb->opal_id,
299 OPAL_M64_WINDOW_TYPE, index,
300 OPAL_ENABLE_M64_SPLIT);
301 if (rc != OPAL_SUCCESS) {
Russell Currey1f52f172016-11-16 14:02:15 +1100302 pr_warn(" Error %lld enabling M64 PHB#%x-BAR#%d\n",
Gavin Shan99451552016-05-05 12:02:13 +1000303 rc, phb->hose->global_number, index);
304 goto fail;
305 }
306 }
307
308 /*
Gavin Shan63803c32016-05-20 16:41:32 +1000309 * Exclude the segments for reserved and root bus PE, which
310 * are first or last two PEs.
Gavin Shan99451552016-05-05 12:02:13 +1000311 */
312 r = &phb->hose->mem_resources[1];
313 if (phb->ioda.reserved_pe_idx == 0)
Gavin Shan63803c32016-05-20 16:41:32 +1000314 r->start += (2 * phb->ioda.m64_segsize);
Gavin Shan99451552016-05-05 12:02:13 +1000315 else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1))
Gavin Shan63803c32016-05-20 16:41:32 +1000316 r->end -= (2 * phb->ioda.m64_segsize);
Gavin Shan99451552016-05-05 12:02:13 +1000317 else
Russell Currey1f52f172016-11-16 14:02:15 +1100318 WARN(1, "Wrong reserved PE#%x on PHB#%x\n",
Gavin Shan99451552016-05-05 12:02:13 +1000319 phb->ioda.reserved_pe_idx, phb->hose->global_number);
320
321 return 0;
322
323fail:
324 for ( ; index >= 0; index--)
325 opal_pci_phb_mmio_enable(phb->opal_id,
326 OPAL_M64_WINDOW_TYPE, index, OPAL_DISABLE_M64);
327
328 return -EIO;
329}
330
Gavin Shanc4306702016-05-03 15:41:30 +1000331static void pnv_ioda_reserve_m64_pe(struct pci_bus *bus,
332 unsigned long *pe_bitmap,
333 bool all)
Guo Chao262af552014-07-21 14:42:30 +1000334{
Guo Chao262af552014-07-21 14:42:30 +1000335 struct pci_dev *pdev;
Gavin Shan96a2f922015-06-19 12:26:17 +1000336
337 list_for_each_entry(pdev, &bus->devices, bus_list) {
Gavin Shanc4306702016-05-03 15:41:30 +1000338 pnv_ioda_reserve_dev_m64_pe(pdev, pe_bitmap);
Gavin Shan96a2f922015-06-19 12:26:17 +1000339
340 if (all && pdev->subordinate)
Gavin Shanc4306702016-05-03 15:41:30 +1000341 pnv_ioda_reserve_m64_pe(pdev->subordinate,
342 pe_bitmap, all);
Gavin Shan96a2f922015-06-19 12:26:17 +1000343 }
344}
345
Gavin Shan1e916772016-05-03 15:41:36 +1000346static struct pnv_ioda_pe *pnv_ioda_pick_m64_pe(struct pci_bus *bus, bool all)
Guo Chao262af552014-07-21 14:42:30 +1000347{
Gavin Shan26ba2482015-06-19 12:26:19 +1000348 struct pci_controller *hose = pci_bus_to_host(bus);
349 struct pnv_phb *phb = hose->private_data;
Guo Chao262af552014-07-21 14:42:30 +1000350 struct pnv_ioda_pe *master_pe, *pe;
351 unsigned long size, *pe_alloc;
Gavin Shan26ba2482015-06-19 12:26:19 +1000352 int i;
Guo Chao262af552014-07-21 14:42:30 +1000353
354 /* Root bus shouldn't use M64 */
355 if (pci_is_root_bus(bus))
Gavin Shan1e916772016-05-03 15:41:36 +1000356 return NULL;
Guo Chao262af552014-07-21 14:42:30 +1000357
Guo Chao262af552014-07-21 14:42:30 +1000358 /* Allocate bitmap */
Gavin Shan92b8f132016-05-03 15:41:24 +1000359 size = _ALIGN_UP(phb->ioda.total_pe_num / 8, sizeof(unsigned long));
Guo Chao262af552014-07-21 14:42:30 +1000360 pe_alloc = kzalloc(size, GFP_KERNEL);
361 if (!pe_alloc) {
362 pr_warn("%s: Out of memory !\n",
363 __func__);
Gavin Shan1e916772016-05-03 15:41:36 +1000364 return NULL;
Guo Chao262af552014-07-21 14:42:30 +1000365 }
366
Gavin Shan26ba2482015-06-19 12:26:19 +1000367 /* Figure out reserved PE numbers by the PE */
Gavin Shanc4306702016-05-03 15:41:30 +1000368 pnv_ioda_reserve_m64_pe(bus, pe_alloc, all);
Guo Chao262af552014-07-21 14:42:30 +1000369
370 /*
371 * the current bus might not own M64 window and that's all
372 * contributed by its child buses. For the case, we needn't
373 * pick M64 dependent PE#.
374 */
Gavin Shan92b8f132016-05-03 15:41:24 +1000375 if (bitmap_empty(pe_alloc, phb->ioda.total_pe_num)) {
Guo Chao262af552014-07-21 14:42:30 +1000376 kfree(pe_alloc);
Gavin Shan1e916772016-05-03 15:41:36 +1000377 return NULL;
Guo Chao262af552014-07-21 14:42:30 +1000378 }
379
380 /*
381 * Figure out the master PE and put all slave PEs to master
382 * PE's list to form compound PE.
383 */
Guo Chao262af552014-07-21 14:42:30 +1000384 master_pe = NULL;
385 i = -1;
Gavin Shan92b8f132016-05-03 15:41:24 +1000386 while ((i = find_next_bit(pe_alloc, phb->ioda.total_pe_num, i + 1)) <
387 phb->ioda.total_pe_num) {
Guo Chao262af552014-07-21 14:42:30 +1000388 pe = &phb->ioda.pe_array[i];
Guo Chao262af552014-07-21 14:42:30 +1000389
Gavin Shan93289d82016-05-03 15:41:29 +1000390 phb->ioda.m64_segmap[pe->pe_number] = pe->pe_number;
Guo Chao262af552014-07-21 14:42:30 +1000391 if (!master_pe) {
392 pe->flags |= PNV_IODA_PE_MASTER;
393 INIT_LIST_HEAD(&pe->slaves);
394 master_pe = pe;
395 } else {
396 pe->flags |= PNV_IODA_PE_SLAVE;
397 pe->master = master_pe;
398 list_add_tail(&pe->list, &master_pe->slaves);
399 }
Gavin Shan99451552016-05-05 12:02:13 +1000400
401 /*
402 * P7IOC supports M64DT, which helps mapping M64 segment
403 * to one particular PE#. However, PHB3 has fixed mapping
404 * between M64 segment and PE#. In order to have same logic
405 * for P7IOC and PHB3, we enforce fixed mapping between M64
406 * segment and PE# on P7IOC.
407 */
408 if (phb->type == PNV_PHB_IODA1) {
409 int64_t rc;
410
411 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
412 pe->pe_number, OPAL_M64_WINDOW_TYPE,
413 pe->pe_number / PNV_IODA1_M64_SEGS,
414 pe->pe_number % PNV_IODA1_M64_SEGS);
415 if (rc != OPAL_SUCCESS)
Russell Currey1f52f172016-11-16 14:02:15 +1100416 pr_warn("%s: Error %lld mapping M64 for PHB#%x-PE#%x\n",
Gavin Shan99451552016-05-05 12:02:13 +1000417 __func__, rc, phb->hose->global_number,
418 pe->pe_number);
419 }
Guo Chao262af552014-07-21 14:42:30 +1000420 }
421
422 kfree(pe_alloc);
Gavin Shan1e916772016-05-03 15:41:36 +1000423 return master_pe;
Guo Chao262af552014-07-21 14:42:30 +1000424}
425
426static void __init pnv_ioda_parse_m64_window(struct pnv_phb *phb)
427{
428 struct pci_controller *hose = phb->hose;
429 struct device_node *dn = hose->dn;
430 struct resource *res;
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000431 u32 m64_range[2], i;
Gavin Shan0e7736c2016-08-02 14:10:35 +1000432 const __be32 *r;
Guo Chao262af552014-07-21 14:42:30 +1000433 u64 pci_addr;
434
Gavin Shan99451552016-05-05 12:02:13 +1000435 if (phb->type != PNV_PHB_IODA1 && phb->type != PNV_PHB_IODA2) {
Gavin Shan1665c4a2014-11-12 13:36:04 +1100436 pr_info(" Not support M64 window\n");
437 return;
438 }
439
Stewart Smithe4d54f72015-12-09 17:18:20 +1100440 if (!firmware_has_feature(FW_FEATURE_OPAL)) {
Guo Chao262af552014-07-21 14:42:30 +1000441 pr_info(" Firmware too old to support M64 window\n");
442 return;
443 }
444
445 r = of_get_property(dn, "ibm,opal-m64-window", NULL);
446 if (!r) {
447 pr_info(" No <ibm,opal-m64-window> on %s\n",
448 dn->full_name);
449 return;
450 }
451
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000452 /*
453 * Find the available M64 BAR range and pickup the last one for
454 * covering the whole 64-bits space. We support only one range.
455 */
456 if (of_property_read_u32_array(dn, "ibm,opal-available-m64-ranges",
457 m64_range, 2)) {
458 /* In absence of the property, assume 0..15 */
459 m64_range[0] = 0;
460 m64_range[1] = 16;
461 }
462 /* We only support 64 bits in our allocator */
463 if (m64_range[1] > 63) {
464 pr_warn("%s: Limiting M64 range to 63 (from %d) on PHB#%x\n",
465 __func__, m64_range[1], phb->hose->global_number);
466 m64_range[1] = 63;
467 }
468 /* Empty range, no m64 */
469 if (m64_range[1] <= m64_range[0]) {
470 pr_warn("%s: M64 empty, disabling M64 usage on PHB#%x\n",
471 __func__, phb->hose->global_number);
472 return;
473 }
474
475 /* Configure M64 informations */
Guo Chao262af552014-07-21 14:42:30 +1000476 res = &hose->mem_resources[1];
Gavin Shane80c4e72015-10-22 12:03:08 +1100477 res->name = dn->full_name;
Guo Chao262af552014-07-21 14:42:30 +1000478 res->start = of_translate_address(dn, r + 2);
479 res->end = res->start + of_read_number(r + 4, 2) - 1;
480 res->flags = (IORESOURCE_MEM | IORESOURCE_MEM_64 | IORESOURCE_PREFETCH);
481 pci_addr = of_read_number(r, 2);
482 hose->mem_offset[1] = res->start - pci_addr;
483
484 phb->ioda.m64_size = resource_size(res);
Gavin Shan92b8f132016-05-03 15:41:24 +1000485 phb->ioda.m64_segsize = phb->ioda.m64_size / phb->ioda.total_pe_num;
Guo Chao262af552014-07-21 14:42:30 +1000486 phb->ioda.m64_base = pci_addr;
487
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000488 /* This lines up nicely with the display from processing OF ranges */
489 pr_info(" MEM 0x%016llx..0x%016llx -> 0x%016llx (M64 #%d..%d)\n",
490 res->start, res->end, pci_addr, m64_range[0],
491 m64_range[0] + m64_range[1] - 1);
492
493 /* Mark all M64 used up by default */
494 phb->ioda.m64_bar_alloc = (unsigned long)-1;
Wei Yange9863e62014-12-12 12:39:37 +0800495
Guo Chao262af552014-07-21 14:42:30 +1000496 /* Use last M64 BAR to cover M64 window */
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000497 m64_range[1]--;
498 phb->ioda.m64_bar_idx = m64_range[0] + m64_range[1];
499
500 pr_info(" Using M64 #%d as default window\n", phb->ioda.m64_bar_idx);
501
502 /* Mark remaining ones free */
503 for (i = m64_range[0]; i < m64_range[1]; i++)
504 clear_bit(i, &phb->ioda.m64_bar_alloc);
505
506 /*
507 * Setup init functions for M64 based on IODA version, IODA3 uses
508 * the IODA2 code.
509 */
Gavin Shan99451552016-05-05 12:02:13 +1000510 if (phb->type == PNV_PHB_IODA1)
511 phb->init_m64 = pnv_ioda1_init_m64;
512 else
513 phb->init_m64 = pnv_ioda2_init_m64;
Gavin Shanc4306702016-05-03 15:41:30 +1000514 phb->reserve_m64_pe = pnv_ioda_reserve_m64_pe;
515 phb->pick_m64_pe = pnv_ioda_pick_m64_pe;
Guo Chao262af552014-07-21 14:42:30 +1000516}
517
Gavin Shan49dec922014-07-21 14:42:33 +1000518static void pnv_ioda_freeze_pe(struct pnv_phb *phb, int pe_no)
519{
520 struct pnv_ioda_pe *pe = &phb->ioda.pe_array[pe_no];
521 struct pnv_ioda_pe *slave;
522 s64 rc;
523
524 /* Fetch master PE */
525 if (pe->flags & PNV_IODA_PE_SLAVE) {
526 pe = pe->master;
Gavin Shanec8e4e92014-11-12 13:36:10 +1100527 if (WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER)))
528 return;
529
Gavin Shan49dec922014-07-21 14:42:33 +1000530 pe_no = pe->pe_number;
531 }
532
533 /* Freeze master PE */
534 rc = opal_pci_eeh_freeze_set(phb->opal_id,
535 pe_no,
536 OPAL_EEH_ACTION_SET_FREEZE_ALL);
537 if (rc != OPAL_SUCCESS) {
538 pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
539 __func__, rc, phb->hose->global_number, pe_no);
540 return;
541 }
542
543 /* Freeze slave PEs */
544 if (!(pe->flags & PNV_IODA_PE_MASTER))
545 return;
546
547 list_for_each_entry(slave, &pe->slaves, list) {
548 rc = opal_pci_eeh_freeze_set(phb->opal_id,
549 slave->pe_number,
550 OPAL_EEH_ACTION_SET_FREEZE_ALL);
551 if (rc != OPAL_SUCCESS)
552 pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
553 __func__, rc, phb->hose->global_number,
554 slave->pe_number);
555 }
556}
557
Anton Blancharde51df2c2014-08-20 08:55:18 +1000558static int pnv_ioda_unfreeze_pe(struct pnv_phb *phb, int pe_no, int opt)
Gavin Shan49dec922014-07-21 14:42:33 +1000559{
560 struct pnv_ioda_pe *pe, *slave;
561 s64 rc;
562
563 /* Find master PE */
564 pe = &phb->ioda.pe_array[pe_no];
565 if (pe->flags & PNV_IODA_PE_SLAVE) {
566 pe = pe->master;
567 WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
568 pe_no = pe->pe_number;
569 }
570
571 /* Clear frozen state for master PE */
572 rc = opal_pci_eeh_freeze_clear(phb->opal_id, pe_no, opt);
573 if (rc != OPAL_SUCCESS) {
574 pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
575 __func__, rc, opt, phb->hose->global_number, pe_no);
576 return -EIO;
577 }
578
579 if (!(pe->flags & PNV_IODA_PE_MASTER))
580 return 0;
581
582 /* Clear frozen state for slave PEs */
583 list_for_each_entry(slave, &pe->slaves, list) {
584 rc = opal_pci_eeh_freeze_clear(phb->opal_id,
585 slave->pe_number,
586 opt);
587 if (rc != OPAL_SUCCESS) {
588 pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
589 __func__, rc, opt, phb->hose->global_number,
590 slave->pe_number);
591 return -EIO;
592 }
593 }
594
595 return 0;
596}
597
598static int pnv_ioda_get_pe_state(struct pnv_phb *phb, int pe_no)
599{
600 struct pnv_ioda_pe *slave, *pe;
601 u8 fstate, state;
602 __be16 pcierr;
603 s64 rc;
604
605 /* Sanity check on PE number */
Gavin Shan92b8f132016-05-03 15:41:24 +1000606 if (pe_no < 0 || pe_no >= phb->ioda.total_pe_num)
Gavin Shan49dec922014-07-21 14:42:33 +1000607 return OPAL_EEH_STOPPED_PERM_UNAVAIL;
608
609 /*
610 * Fetch the master PE and the PE instance might be
611 * not initialized yet.
612 */
613 pe = &phb->ioda.pe_array[pe_no];
614 if (pe->flags & PNV_IODA_PE_SLAVE) {
615 pe = pe->master;
616 WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
617 pe_no = pe->pe_number;
618 }
619
620 /* Check the master PE */
621 rc = opal_pci_eeh_freeze_status(phb->opal_id, pe_no,
622 &state, &pcierr, NULL);
623 if (rc != OPAL_SUCCESS) {
624 pr_warn("%s: Failure %lld getting "
625 "PHB#%x-PE#%x state\n",
626 __func__, rc,
627 phb->hose->global_number, pe_no);
628 return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
629 }
630
631 /* Check the slave PE */
632 if (!(pe->flags & PNV_IODA_PE_MASTER))
633 return state;
634
635 list_for_each_entry(slave, &pe->slaves, list) {
636 rc = opal_pci_eeh_freeze_status(phb->opal_id,
637 slave->pe_number,
638 &fstate,
639 &pcierr,
640 NULL);
641 if (rc != OPAL_SUCCESS) {
642 pr_warn("%s: Failure %lld getting "
643 "PHB#%x-PE#%x state\n",
644 __func__, rc,
645 phb->hose->global_number, slave->pe_number);
646 return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
647 }
648
649 /*
650 * Override the result based on the ascending
651 * priority.
652 */
653 if (fstate > state)
654 state = fstate;
655 }
656
657 return state;
658}
659
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000660/* Currently those 2 are only used when MSIs are enabled, this will change
661 * but in the meantime, we need to protect them to avoid warnings
662 */
663#ifdef CONFIG_PCI_MSI
Ian Munsief4568342016-07-14 07:17:00 +1000664struct pnv_ioda_pe *pnv_ioda_get_pe(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000665{
666 struct pci_controller *hose = pci_bus_to_host(dev->bus);
667 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +0000668 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000669
670 if (!pdn)
671 return NULL;
672 if (pdn->pe_number == IODA_INVALID_PE)
673 return NULL;
674 return &phb->ioda.pe_array[pdn->pe_number];
675}
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000676#endif /* CONFIG_PCI_MSI */
677
Gavin Shanb131a842014-11-12 13:36:08 +1100678static int pnv_ioda_set_one_peltv(struct pnv_phb *phb,
679 struct pnv_ioda_pe *parent,
680 struct pnv_ioda_pe *child,
681 bool is_add)
682{
683 const char *desc = is_add ? "adding" : "removing";
684 uint8_t op = is_add ? OPAL_ADD_PE_TO_DOMAIN :
685 OPAL_REMOVE_PE_FROM_DOMAIN;
686 struct pnv_ioda_pe *slave;
687 long rc;
688
689 /* Parent PE affects child PE */
690 rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
691 child->pe_number, op);
692 if (rc != OPAL_SUCCESS) {
693 pe_warn(child, "OPAL error %ld %s to parent PELTV\n",
694 rc, desc);
695 return -ENXIO;
696 }
697
698 if (!(child->flags & PNV_IODA_PE_MASTER))
699 return 0;
700
701 /* Compound case: parent PE affects slave PEs */
702 list_for_each_entry(slave, &child->slaves, list) {
703 rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
704 slave->pe_number, op);
705 if (rc != OPAL_SUCCESS) {
706 pe_warn(slave, "OPAL error %ld %s to parent PELTV\n",
707 rc, desc);
708 return -ENXIO;
709 }
710 }
711
712 return 0;
713}
714
715static int pnv_ioda_set_peltv(struct pnv_phb *phb,
716 struct pnv_ioda_pe *pe,
717 bool is_add)
718{
719 struct pnv_ioda_pe *slave;
Wei Yang781a8682015-03-25 16:23:57 +0800720 struct pci_dev *pdev = NULL;
Gavin Shanb131a842014-11-12 13:36:08 +1100721 int ret;
722
723 /*
724 * Clear PE frozen state. If it's master PE, we need
725 * clear slave PE frozen state as well.
726 */
727 if (is_add) {
728 opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
729 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
730 if (pe->flags & PNV_IODA_PE_MASTER) {
731 list_for_each_entry(slave, &pe->slaves, list)
732 opal_pci_eeh_freeze_clear(phb->opal_id,
733 slave->pe_number,
734 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
735 }
736 }
737
738 /*
739 * Associate PE in PELT. We need add the PE into the
740 * corresponding PELT-V as well. Otherwise, the error
741 * originated from the PE might contribute to other
742 * PEs.
743 */
744 ret = pnv_ioda_set_one_peltv(phb, pe, pe, is_add);
745 if (ret)
746 return ret;
747
748 /* For compound PEs, any one affects all of them */
749 if (pe->flags & PNV_IODA_PE_MASTER) {
750 list_for_each_entry(slave, &pe->slaves, list) {
751 ret = pnv_ioda_set_one_peltv(phb, slave, pe, is_add);
752 if (ret)
753 return ret;
754 }
755 }
756
757 if (pe->flags & (PNV_IODA_PE_BUS_ALL | PNV_IODA_PE_BUS))
758 pdev = pe->pbus->self;
Wei Yang781a8682015-03-25 16:23:57 +0800759 else if (pe->flags & PNV_IODA_PE_DEV)
Gavin Shanb131a842014-11-12 13:36:08 +1100760 pdev = pe->pdev->bus->self;
Wei Yang781a8682015-03-25 16:23:57 +0800761#ifdef CONFIG_PCI_IOV
762 else if (pe->flags & PNV_IODA_PE_VF)
Gavin Shan283e2d82015-06-22 13:45:47 +1000763 pdev = pe->parent_dev;
Wei Yang781a8682015-03-25 16:23:57 +0800764#endif /* CONFIG_PCI_IOV */
Gavin Shanb131a842014-11-12 13:36:08 +1100765 while (pdev) {
766 struct pci_dn *pdn = pci_get_pdn(pdev);
767 struct pnv_ioda_pe *parent;
768
769 if (pdn && pdn->pe_number != IODA_INVALID_PE) {
770 parent = &phb->ioda.pe_array[pdn->pe_number];
771 ret = pnv_ioda_set_one_peltv(phb, parent, pe, is_add);
772 if (ret)
773 return ret;
774 }
775
776 pdev = pdev->bus->self;
777 }
778
779 return 0;
780}
781
Wei Yang781a8682015-03-25 16:23:57 +0800782static int pnv_ioda_deconfigure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
783{
784 struct pci_dev *parent;
785 uint8_t bcomp, dcomp, fcomp;
786 int64_t rc;
787 long rid_end, rid;
788
789 /* Currently, we just deconfigure VF PE. Bus PE will always there.*/
790 if (pe->pbus) {
791 int count;
792
793 dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
794 fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
795 parent = pe->pbus->self;
796 if (pe->flags & PNV_IODA_PE_BUS_ALL)
797 count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
798 else
799 count = 1;
800
801 switch(count) {
802 case 1: bcomp = OpalPciBusAll; break;
803 case 2: bcomp = OpalPciBus7Bits; break;
804 case 4: bcomp = OpalPciBus6Bits; break;
805 case 8: bcomp = OpalPciBus5Bits; break;
806 case 16: bcomp = OpalPciBus4Bits; break;
807 case 32: bcomp = OpalPciBus3Bits; break;
808 default:
809 dev_err(&pe->pbus->dev, "Number of subordinate buses %d unsupported\n",
810 count);
811 /* Do an exact match only */
812 bcomp = OpalPciBusAll;
813 }
814 rid_end = pe->rid + (count << 8);
815 } else {
Gavin Shan93e01a52016-05-20 16:41:34 +1000816#ifdef CONFIG_PCI_IOV
Wei Yang781a8682015-03-25 16:23:57 +0800817 if (pe->flags & PNV_IODA_PE_VF)
818 parent = pe->parent_dev;
819 else
Gavin Shan93e01a52016-05-20 16:41:34 +1000820#endif
Wei Yang781a8682015-03-25 16:23:57 +0800821 parent = pe->pdev->bus->self;
822 bcomp = OpalPciBusAll;
823 dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
824 fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
825 rid_end = pe->rid + 1;
826 }
827
828 /* Clear the reverse map */
829 for (rid = pe->rid; rid < rid_end; rid++)
Gavin Shanc1275622016-05-20 16:41:29 +1000830 phb->ioda.pe_rmap[rid] = IODA_INVALID_PE;
Wei Yang781a8682015-03-25 16:23:57 +0800831
832 /* Release from all parents PELT-V */
833 while (parent) {
834 struct pci_dn *pdn = pci_get_pdn(parent);
835 if (pdn && pdn->pe_number != IODA_INVALID_PE) {
836 rc = opal_pci_set_peltv(phb->opal_id, pdn->pe_number,
837 pe->pe_number, OPAL_REMOVE_PE_FROM_DOMAIN);
838 /* XXX What to do in case of error ? */
839 }
840 parent = parent->bus->self;
841 }
842
Gavin Shanf951e512015-06-23 17:01:13 +1000843 opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
Wei Yang781a8682015-03-25 16:23:57 +0800844 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
845
846 /* Disassociate PE in PELT */
847 rc = opal_pci_set_peltv(phb->opal_id, pe->pe_number,
848 pe->pe_number, OPAL_REMOVE_PE_FROM_DOMAIN);
849 if (rc)
850 pe_warn(pe, "OPAL error %ld remove self from PELTV\n", rc);
851 rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
852 bcomp, dcomp, fcomp, OPAL_UNMAP_PE);
853 if (rc)
854 pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
855
856 pe->pbus = NULL;
857 pe->pdev = NULL;
Gavin Shan93e01a52016-05-20 16:41:34 +1000858#ifdef CONFIG_PCI_IOV
Wei Yang781a8682015-03-25 16:23:57 +0800859 pe->parent_dev = NULL;
Gavin Shan93e01a52016-05-20 16:41:34 +1000860#endif
Wei Yang781a8682015-03-25 16:23:57 +0800861
862 return 0;
863}
Wei Yang781a8682015-03-25 16:23:57 +0800864
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800865static int pnv_ioda_configure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000866{
867 struct pci_dev *parent;
868 uint8_t bcomp, dcomp, fcomp;
869 long rc, rid_end, rid;
870
871 /* Bus validation ? */
872 if (pe->pbus) {
873 int count;
874
875 dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
876 fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
877 parent = pe->pbus->self;
Gavin Shanfb446ad2012-08-20 03:49:14 +0000878 if (pe->flags & PNV_IODA_PE_BUS_ALL)
879 count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
880 else
881 count = 1;
882
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000883 switch(count) {
884 case 1: bcomp = OpalPciBusAll; break;
885 case 2: bcomp = OpalPciBus7Bits; break;
886 case 4: bcomp = OpalPciBus6Bits; break;
887 case 8: bcomp = OpalPciBus5Bits; break;
888 case 16: bcomp = OpalPciBus4Bits; break;
889 case 32: bcomp = OpalPciBus3Bits; break;
890 default:
Wei Yang781a8682015-03-25 16:23:57 +0800891 dev_err(&pe->pbus->dev, "Number of subordinate buses %d unsupported\n",
892 count);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000893 /* Do an exact match only */
894 bcomp = OpalPciBusAll;
895 }
896 rid_end = pe->rid + (count << 8);
897 } else {
Wei Yang781a8682015-03-25 16:23:57 +0800898#ifdef CONFIG_PCI_IOV
899 if (pe->flags & PNV_IODA_PE_VF)
900 parent = pe->parent_dev;
901 else
902#endif /* CONFIG_PCI_IOV */
903 parent = pe->pdev->bus->self;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000904 bcomp = OpalPciBusAll;
905 dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
906 fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
907 rid_end = pe->rid + 1;
908 }
909
Gavin Shan631ad692013-11-04 16:32:46 +0800910 /*
911 * Associate PE in PELT. We need add the PE into the
912 * corresponding PELT-V as well. Otherwise, the error
913 * originated from the PE might contribute to other
914 * PEs.
915 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000916 rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
917 bcomp, dcomp, fcomp, OPAL_MAP_PE);
918 if (rc) {
919 pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
920 return -ENXIO;
921 }
Gavin Shan631ad692013-11-04 16:32:46 +0800922
Alistair Popple5d2aa712015-12-17 13:43:13 +1100923 /*
924 * Configure PELTV. NPUs don't have a PELTV table so skip
925 * configuration on them.
926 */
927 if (phb->type != PNV_PHB_NPU)
928 pnv_ioda_set_peltv(phb, pe, true);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000929
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000930 /* Setup reverse map */
931 for (rid = pe->rid; rid < rid_end; rid++)
932 phb->ioda.pe_rmap[rid] = pe->pe_number;
933
934 /* Setup one MVTs on IODA1 */
Gavin Shan4773f762014-11-12 13:36:09 +1100935 if (phb->type != PNV_PHB_IODA1) {
936 pe->mve_number = 0;
937 goto out;
938 }
939
940 pe->mve_number = pe->pe_number;
941 rc = opal_pci_set_mve(phb->opal_id, pe->mve_number, pe->pe_number);
942 if (rc != OPAL_SUCCESS) {
Russell Currey1f52f172016-11-16 14:02:15 +1100943 pe_err(pe, "OPAL error %ld setting up MVE %x\n",
Gavin Shan4773f762014-11-12 13:36:09 +1100944 rc, pe->mve_number);
945 pe->mve_number = -1;
946 } else {
947 rc = opal_pci_set_mve_enable(phb->opal_id,
948 pe->mve_number, OPAL_ENABLE_MVE);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000949 if (rc) {
Russell Currey1f52f172016-11-16 14:02:15 +1100950 pe_err(pe, "OPAL error %ld enabling MVE %x\n",
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000951 rc, pe->mve_number);
952 pe->mve_number = -1;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000953 }
Gavin Shan4773f762014-11-12 13:36:09 +1100954 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000955
Gavin Shan4773f762014-11-12 13:36:09 +1100956out:
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000957 return 0;
958}
959
Wei Yang781a8682015-03-25 16:23:57 +0800960#ifdef CONFIG_PCI_IOV
961static int pnv_pci_vf_resource_shift(struct pci_dev *dev, int offset)
962{
963 struct pci_dn *pdn = pci_get_pdn(dev);
964 int i;
965 struct resource *res, res2;
966 resource_size_t size;
967 u16 num_vfs;
968
969 if (!dev->is_physfn)
970 return -EINVAL;
971
972 /*
973 * "offset" is in VFs. The M64 windows are sized so that when they
974 * are segmented, each segment is the same size as the IOV BAR.
975 * Each segment is in a separate PE, and the high order bits of the
976 * address are the PE number. Therefore, each VF's BAR is in a
977 * separate PE, and changing the IOV BAR start address changes the
978 * range of PEs the VFs are in.
979 */
980 num_vfs = pdn->num_vfs;
981 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
982 res = &dev->resource[i + PCI_IOV_RESOURCES];
983 if (!res->flags || !res->parent)
984 continue;
985
Wei Yang781a8682015-03-25 16:23:57 +0800986 /*
987 * The actual IOV BAR range is determined by the start address
988 * and the actual size for num_vfs VFs BAR. This check is to
989 * make sure that after shifting, the range will not overlap
990 * with another device.
991 */
992 size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
993 res2.flags = res->flags;
994 res2.start = res->start + (size * offset);
995 res2.end = res2.start + (size * num_vfs) - 1;
996
997 if (res2.end > res->end) {
998 dev_err(&dev->dev, "VF BAR%d: %pR would extend past %pR (trying to enable %d VFs shifted by %d)\n",
999 i, &res2, res, num_vfs, offset);
1000 return -EBUSY;
1001 }
1002 }
1003
1004 /*
1005 * After doing so, there would be a "hole" in the /proc/iomem when
1006 * offset is a positive value. It looks like the device return some
1007 * mmio back to the system, which actually no one could use it.
1008 */
1009 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
1010 res = &dev->resource[i + PCI_IOV_RESOURCES];
1011 if (!res->flags || !res->parent)
1012 continue;
1013
Wei Yang781a8682015-03-25 16:23:57 +08001014 size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
1015 res2 = *res;
1016 res->start += size * offset;
1017
Wei Yang74703cc2015-07-20 18:14:58 +08001018 dev_info(&dev->dev, "VF BAR%d: %pR shifted to %pR (%sabling %d VFs shifted by %d)\n",
1019 i, &res2, res, (offset > 0) ? "En" : "Dis",
1020 num_vfs, offset);
Wei Yang781a8682015-03-25 16:23:57 +08001021 pci_update_resource(dev, i + PCI_IOV_RESOURCES);
1022 }
1023 return 0;
1024}
1025#endif /* CONFIG_PCI_IOV */
1026
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001027static struct pnv_ioda_pe *pnv_ioda_setup_dev_PE(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001028{
1029 struct pci_controller *hose = pci_bus_to_host(dev->bus);
1030 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001031 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001032 struct pnv_ioda_pe *pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001033
1034 if (!pdn) {
1035 pr_err("%s: Device tree node not associated properly\n",
1036 pci_name(dev));
1037 return NULL;
1038 }
1039 if (pdn->pe_number != IODA_INVALID_PE)
1040 return NULL;
1041
Gavin Shan1e916772016-05-03 15:41:36 +10001042 pe = pnv_ioda_alloc_pe(phb);
1043 if (!pe) {
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001044 pr_warning("%s: Not enough PE# available, disabling device\n",
1045 pci_name(dev));
1046 return NULL;
1047 }
1048
1049 /* NOTE: We get only one ref to the pci_dev for the pdn, not for the
1050 * pointer in the PE data structure, both should be destroyed at the
1051 * same time. However, this needs to be looked at more closely again
1052 * once we actually start removing things (Hotplug, SR-IOV, ...)
1053 *
1054 * At some point we want to remove the PDN completely anyways
1055 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001056 pci_dev_get(dev);
1057 pdn->pcidev = dev;
Gavin Shan1e916772016-05-03 15:41:36 +10001058 pdn->pe_number = pe->pe_number;
Alistair Popple5d2aa712015-12-17 13:43:13 +11001059 pe->flags = PNV_IODA_PE_DEV;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001060 pe->pdev = dev;
1061 pe->pbus = NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001062 pe->mve_number = -1;
1063 pe->rid = dev->bus->number << 8 | pdn->devfn;
1064
1065 pe_info(pe, "Associated device to PE\n");
1066
1067 if (pnv_ioda_configure_pe(phb, pe)) {
1068 /* XXX What do we do here ? */
Gavin Shan1e916772016-05-03 15:41:36 +10001069 pnv_ioda_free_pe(pe);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001070 pdn->pe_number = IODA_INVALID_PE;
1071 pe->pdev = NULL;
1072 pci_dev_put(dev);
1073 return NULL;
1074 }
1075
Alexey Kardashevskiy1d4e89c2016-05-12 15:47:10 +10001076 /* Put PE to the list */
1077 list_add_tail(&pe->list, &phb->ioda.pe_list);
1078
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001079 return pe;
1080}
1081
1082static void pnv_ioda_setup_same_PE(struct pci_bus *bus, struct pnv_ioda_pe *pe)
1083{
1084 struct pci_dev *dev;
1085
1086 list_for_each_entry(dev, &bus->devices, bus_list) {
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001087 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001088
1089 if (pdn == NULL) {
1090 pr_warn("%s: No device node associated with device !\n",
1091 pci_name(dev));
1092 continue;
1093 }
Gavin Shanccd1c192016-05-20 16:41:31 +10001094
1095 /*
1096 * In partial hotplug case, the PCI device might be still
1097 * associated with the PE and needn't attach it to the PE
1098 * again.
1099 */
1100 if (pdn->pe_number != IODA_INVALID_PE)
1101 continue;
1102
Gavin Shanc5f77002016-05-20 16:41:35 +10001103 pe->device_count++;
Alistair Popple94973b22015-12-17 13:43:11 +11001104 pdn->pcidev = dev;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001105 pdn->pe_number = pe->pe_number;
Gavin Shanfb446ad2012-08-20 03:49:14 +00001106 if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001107 pnv_ioda_setup_same_PE(dev->subordinate, pe);
1108 }
1109}
1110
Gavin Shanfb446ad2012-08-20 03:49:14 +00001111/*
1112 * There're 2 types of PCI bus sensitive PEs: One that is compromised of
1113 * single PCI bus. Another one that contains the primary PCI bus and its
1114 * subordinate PCI devices and buses. The second type of PE is normally
1115 * orgiriated by PCIe-to-PCI bridge or PLX switch downstream ports.
1116 */
Gavin Shan1e916772016-05-03 15:41:36 +10001117static struct pnv_ioda_pe *pnv_ioda_setup_bus_PE(struct pci_bus *bus, bool all)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001118{
Gavin Shanfb446ad2012-08-20 03:49:14 +00001119 struct pci_controller *hose = pci_bus_to_host(bus);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001120 struct pnv_phb *phb = hose->private_data;
Gavin Shan1e916772016-05-03 15:41:36 +10001121 struct pnv_ioda_pe *pe = NULL;
Gavin Shanccd1c192016-05-20 16:41:31 +10001122 unsigned int pe_num;
1123
1124 /*
1125 * In partial hotplug case, the PE instance might be still alive.
1126 * We should reuse it instead of allocating a new one.
1127 */
1128 pe_num = phb->ioda.pe_rmap[bus->number << 8];
1129 if (pe_num != IODA_INVALID_PE) {
1130 pe = &phb->ioda.pe_array[pe_num];
1131 pnv_ioda_setup_same_PE(bus, pe);
1132 return NULL;
1133 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001134
Gavin Shan63803c32016-05-20 16:41:32 +10001135 /* PE number for root bus should have been reserved */
1136 if (pci_is_root_bus(bus) &&
1137 phb->ioda.root_pe_idx != IODA_INVALID_PE)
1138 pe = &phb->ioda.pe_array[phb->ioda.root_pe_idx];
1139
Guo Chao262af552014-07-21 14:42:30 +10001140 /* Check if PE is determined by M64 */
Gavin Shan63803c32016-05-20 16:41:32 +10001141 if (!pe && phb->pick_m64_pe)
Gavin Shan1e916772016-05-03 15:41:36 +10001142 pe = phb->pick_m64_pe(bus, all);
Guo Chao262af552014-07-21 14:42:30 +10001143
1144 /* The PE number isn't pinned by M64 */
Gavin Shan1e916772016-05-03 15:41:36 +10001145 if (!pe)
1146 pe = pnv_ioda_alloc_pe(phb);
Guo Chao262af552014-07-21 14:42:30 +10001147
Gavin Shan1e916772016-05-03 15:41:36 +10001148 if (!pe) {
Gavin Shanfb446ad2012-08-20 03:49:14 +00001149 pr_warning("%s: Not enough PE# available for PCI bus %04x:%02x\n",
1150 __func__, pci_domain_nr(bus), bus->number);
Gavin Shan1e916772016-05-03 15:41:36 +10001151 return NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001152 }
1153
Guo Chao262af552014-07-21 14:42:30 +10001154 pe->flags |= (all ? PNV_IODA_PE_BUS_ALL : PNV_IODA_PE_BUS);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001155 pe->pbus = bus;
1156 pe->pdev = NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001157 pe->mve_number = -1;
Yinghai Lub918c622012-05-17 18:51:11 -07001158 pe->rid = bus->busn_res.start << 8;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001159
Gavin Shanfb446ad2012-08-20 03:49:14 +00001160 if (all)
Russell Currey1f52f172016-11-16 14:02:15 +11001161 pe_info(pe, "Secondary bus %d..%d associated with PE#%x\n",
Gavin Shan1e916772016-05-03 15:41:36 +10001162 bus->busn_res.start, bus->busn_res.end, pe->pe_number);
Gavin Shanfb446ad2012-08-20 03:49:14 +00001163 else
Russell Currey1f52f172016-11-16 14:02:15 +11001164 pe_info(pe, "Secondary bus %d associated with PE#%x\n",
Gavin Shan1e916772016-05-03 15:41:36 +10001165 bus->busn_res.start, pe->pe_number);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001166
1167 if (pnv_ioda_configure_pe(phb, pe)) {
1168 /* XXX What do we do here ? */
Gavin Shan1e916772016-05-03 15:41:36 +10001169 pnv_ioda_free_pe(pe);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001170 pe->pbus = NULL;
Gavin Shan1e916772016-05-03 15:41:36 +10001171 return NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001172 }
1173
1174 /* Associate it with all child devices */
1175 pnv_ioda_setup_same_PE(bus, pe);
1176
Gavin Shan7ebdf952012-08-20 03:49:15 +00001177 /* Put PE to the list */
1178 list_add_tail(&pe->list, &phb->ioda.pe_list);
Gavin Shan1e916772016-05-03 15:41:36 +10001179
1180 return pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001181}
1182
Alistair Poppleb5215492016-01-11 16:53:49 +11001183static struct pnv_ioda_pe *pnv_ioda_setup_npu_PE(struct pci_dev *npu_pdev)
Alistair Popple5d2aa712015-12-17 13:43:13 +11001184{
Alistair Poppleb5215492016-01-11 16:53:49 +11001185 int pe_num, found_pe = false, rc;
1186 long rid;
1187 struct pnv_ioda_pe *pe;
1188 struct pci_dev *gpu_pdev;
1189 struct pci_dn *npu_pdn;
1190 struct pci_controller *hose = pci_bus_to_host(npu_pdev->bus);
1191 struct pnv_phb *phb = hose->private_data;
1192
1193 /*
1194 * Due to a hardware errata PE#0 on the NPU is reserved for
1195 * error handling. This means we only have three PEs remaining
1196 * which need to be assigned to four links, implying some
1197 * links must share PEs.
1198 *
1199 * To achieve this we assign PEs such that NPUs linking the
1200 * same GPU get assigned the same PE.
1201 */
1202 gpu_pdev = pnv_pci_get_gpu_dev(npu_pdev);
Gavin Shan92b8f132016-05-03 15:41:24 +10001203 for (pe_num = 0; pe_num < phb->ioda.total_pe_num; pe_num++) {
Alistair Poppleb5215492016-01-11 16:53:49 +11001204 pe = &phb->ioda.pe_array[pe_num];
1205 if (!pe->pdev)
1206 continue;
1207
1208 if (pnv_pci_get_gpu_dev(pe->pdev) == gpu_pdev) {
1209 /*
1210 * This device has the same peer GPU so should
1211 * be assigned the same PE as the existing
1212 * peer NPU.
1213 */
1214 dev_info(&npu_pdev->dev,
Russell Currey1f52f172016-11-16 14:02:15 +11001215 "Associating to existing PE %x\n", pe_num);
Alistair Poppleb5215492016-01-11 16:53:49 +11001216 pci_dev_get(npu_pdev);
1217 npu_pdn = pci_get_pdn(npu_pdev);
1218 rid = npu_pdev->bus->number << 8 | npu_pdn->devfn;
1219 npu_pdn->pcidev = npu_pdev;
1220 npu_pdn->pe_number = pe_num;
Alistair Poppleb5215492016-01-11 16:53:49 +11001221 phb->ioda.pe_rmap[rid] = pe->pe_number;
1222
1223 /* Map the PE to this link */
1224 rc = opal_pci_set_pe(phb->opal_id, pe_num, rid,
1225 OpalPciBusAll,
1226 OPAL_COMPARE_RID_DEVICE_NUMBER,
1227 OPAL_COMPARE_RID_FUNCTION_NUMBER,
1228 OPAL_MAP_PE);
1229 WARN_ON(rc != OPAL_SUCCESS);
1230 found_pe = true;
1231 break;
1232 }
1233 }
1234
1235 if (!found_pe)
1236 /*
1237 * Could not find an existing PE so allocate a new
1238 * one.
1239 */
1240 return pnv_ioda_setup_dev_PE(npu_pdev);
1241 else
1242 return pe;
1243}
1244
1245static void pnv_ioda_setup_npu_PEs(struct pci_bus *bus)
1246{
Alistair Popple5d2aa712015-12-17 13:43:13 +11001247 struct pci_dev *pdev;
1248
1249 list_for_each_entry(pdev, &bus->devices, bus_list)
Alistair Poppleb5215492016-01-11 16:53:49 +11001250 pnv_ioda_setup_npu_PE(pdev);
Alistair Popple5d2aa712015-12-17 13:43:13 +11001251}
1252
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001253static void pnv_pci_ioda_setup_PEs(void)
Gavin Shanfb446ad2012-08-20 03:49:14 +00001254{
1255 struct pci_controller *hose, *tmp;
Guo Chao262af552014-07-21 14:42:30 +10001256 struct pnv_phb *phb;
Gavin Shanfb446ad2012-08-20 03:49:14 +00001257
1258 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
Guo Chao262af552014-07-21 14:42:30 +10001259 phb = hose->private_data;
Alistair Popple08f48f32016-01-11 16:53:50 +11001260 if (phb->type == PNV_PHB_NPU) {
1261 /* PE#0 is needed for error reporting */
1262 pnv_ioda_reserve_pe(phb, 0);
Alistair Poppleb5215492016-01-11 16:53:49 +11001263 pnv_ioda_setup_npu_PEs(hose->bus);
Alistair Popple1ab66d12017-04-03 19:51:44 +10001264 if (phb->model == PNV_PHB_MODEL_NPU2)
1265 pnv_npu2_init(phb);
Gavin Shanccd1c192016-05-20 16:41:31 +10001266 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001267 }
1268}
1269
Gavin Shana8b2f822015-03-25 16:23:52 +08001270#ifdef CONFIG_PCI_IOV
Wei Yangee8222f2015-10-22 09:22:16 +08001271static int pnv_pci_vf_release_m64(struct pci_dev *pdev, u16 num_vfs)
Wei Yang781a8682015-03-25 16:23:57 +08001272{
1273 struct pci_bus *bus;
1274 struct pci_controller *hose;
1275 struct pnv_phb *phb;
1276 struct pci_dn *pdn;
Wei Yang02639b02015-03-25 16:23:59 +08001277 int i, j;
Wei Yangee8222f2015-10-22 09:22:16 +08001278 int m64_bars;
Wei Yang781a8682015-03-25 16:23:57 +08001279
1280 bus = pdev->bus;
1281 hose = pci_bus_to_host(bus);
1282 phb = hose->private_data;
1283 pdn = pci_get_pdn(pdev);
1284
Wei Yangee8222f2015-10-22 09:22:16 +08001285 if (pdn->m64_single_mode)
1286 m64_bars = num_vfs;
1287 else
1288 m64_bars = 1;
1289
Wei Yang02639b02015-03-25 16:23:59 +08001290 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++)
Wei Yangee8222f2015-10-22 09:22:16 +08001291 for (j = 0; j < m64_bars; j++) {
1292 if (pdn->m64_map[j][i] == IODA_INVALID_M64)
Wei Yang02639b02015-03-25 16:23:59 +08001293 continue;
1294 opal_pci_phb_mmio_enable(phb->opal_id,
Wei Yangee8222f2015-10-22 09:22:16 +08001295 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 0);
1296 clear_bit(pdn->m64_map[j][i], &phb->ioda.m64_bar_alloc);
1297 pdn->m64_map[j][i] = IODA_INVALID_M64;
Wei Yang02639b02015-03-25 16:23:59 +08001298 }
Wei Yang781a8682015-03-25 16:23:57 +08001299
Wei Yangee8222f2015-10-22 09:22:16 +08001300 kfree(pdn->m64_map);
Wei Yang781a8682015-03-25 16:23:57 +08001301 return 0;
1302}
1303
Wei Yang02639b02015-03-25 16:23:59 +08001304static int pnv_pci_vf_assign_m64(struct pci_dev *pdev, u16 num_vfs)
Wei Yang781a8682015-03-25 16:23:57 +08001305{
1306 struct pci_bus *bus;
1307 struct pci_controller *hose;
1308 struct pnv_phb *phb;
1309 struct pci_dn *pdn;
1310 unsigned int win;
1311 struct resource *res;
Wei Yang02639b02015-03-25 16:23:59 +08001312 int i, j;
Wei Yang781a8682015-03-25 16:23:57 +08001313 int64_t rc;
Wei Yang02639b02015-03-25 16:23:59 +08001314 int total_vfs;
1315 resource_size_t size, start;
1316 int pe_num;
Wei Yangee8222f2015-10-22 09:22:16 +08001317 int m64_bars;
Wei Yang781a8682015-03-25 16:23:57 +08001318
1319 bus = pdev->bus;
1320 hose = pci_bus_to_host(bus);
1321 phb = hose->private_data;
1322 pdn = pci_get_pdn(pdev);
Wei Yang02639b02015-03-25 16:23:59 +08001323 total_vfs = pci_sriov_get_totalvfs(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001324
Wei Yangee8222f2015-10-22 09:22:16 +08001325 if (pdn->m64_single_mode)
1326 m64_bars = num_vfs;
1327 else
1328 m64_bars = 1;
Wei Yang02639b02015-03-25 16:23:59 +08001329
Markus Elfringfb37e122016-08-24 22:26:37 +02001330 pdn->m64_map = kmalloc_array(m64_bars,
1331 sizeof(*pdn->m64_map),
1332 GFP_KERNEL);
Wei Yangee8222f2015-10-22 09:22:16 +08001333 if (!pdn->m64_map)
1334 return -ENOMEM;
1335 /* Initialize the m64_map to IODA_INVALID_M64 */
1336 for (i = 0; i < m64_bars ; i++)
1337 for (j = 0; j < PCI_SRIOV_NUM_BARS; j++)
1338 pdn->m64_map[i][j] = IODA_INVALID_M64;
1339
Wei Yang781a8682015-03-25 16:23:57 +08001340
1341 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
1342 res = &pdev->resource[i + PCI_IOV_RESOURCES];
1343 if (!res->flags || !res->parent)
1344 continue;
1345
Wei Yangee8222f2015-10-22 09:22:16 +08001346 for (j = 0; j < m64_bars; j++) {
Wei Yang02639b02015-03-25 16:23:59 +08001347 do {
1348 win = find_next_zero_bit(&phb->ioda.m64_bar_alloc,
1349 phb->ioda.m64_bar_idx + 1, 0);
Wei Yang781a8682015-03-25 16:23:57 +08001350
Wei Yang02639b02015-03-25 16:23:59 +08001351 if (win >= phb->ioda.m64_bar_idx + 1)
1352 goto m64_failed;
1353 } while (test_and_set_bit(win, &phb->ioda.m64_bar_alloc));
Wei Yang781a8682015-03-25 16:23:57 +08001354
Wei Yangee8222f2015-10-22 09:22:16 +08001355 pdn->m64_map[j][i] = win;
Wei Yang781a8682015-03-25 16:23:57 +08001356
Wei Yangee8222f2015-10-22 09:22:16 +08001357 if (pdn->m64_single_mode) {
Wei Yang02639b02015-03-25 16:23:59 +08001358 size = pci_iov_resource_size(pdev,
1359 PCI_IOV_RESOURCES + i);
Wei Yang02639b02015-03-25 16:23:59 +08001360 start = res->start + size * j;
1361 } else {
1362 size = resource_size(res);
1363 start = res->start;
1364 }
1365
1366 /* Map the M64 here */
Wei Yangee8222f2015-10-22 09:22:16 +08001367 if (pdn->m64_single_mode) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001368 pe_num = pdn->pe_num_map[j];
Wei Yang02639b02015-03-25 16:23:59 +08001369 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
1370 pe_num, OPAL_M64_WINDOW_TYPE,
Wei Yangee8222f2015-10-22 09:22:16 +08001371 pdn->m64_map[j][i], 0);
Wei Yang02639b02015-03-25 16:23:59 +08001372 }
1373
1374 rc = opal_pci_set_phb_mem_window(phb->opal_id,
Wei Yang781a8682015-03-25 16:23:57 +08001375 OPAL_M64_WINDOW_TYPE,
Wei Yangee8222f2015-10-22 09:22:16 +08001376 pdn->m64_map[j][i],
Wei Yang02639b02015-03-25 16:23:59 +08001377 start,
Wei Yang781a8682015-03-25 16:23:57 +08001378 0, /* unused */
Wei Yang02639b02015-03-25 16:23:59 +08001379 size);
Wei Yang781a8682015-03-25 16:23:57 +08001380
Wei Yang02639b02015-03-25 16:23:59 +08001381
1382 if (rc != OPAL_SUCCESS) {
1383 dev_err(&pdev->dev, "Failed to map M64 window #%d: %lld\n",
1384 win, rc);
1385 goto m64_failed;
1386 }
1387
Wei Yangee8222f2015-10-22 09:22:16 +08001388 if (pdn->m64_single_mode)
Wei Yang02639b02015-03-25 16:23:59 +08001389 rc = opal_pci_phb_mmio_enable(phb->opal_id,
Wei Yangee8222f2015-10-22 09:22:16 +08001390 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 2);
Wei Yang02639b02015-03-25 16:23:59 +08001391 else
1392 rc = opal_pci_phb_mmio_enable(phb->opal_id,
Wei Yangee8222f2015-10-22 09:22:16 +08001393 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 1);
Wei Yang02639b02015-03-25 16:23:59 +08001394
1395 if (rc != OPAL_SUCCESS) {
1396 dev_err(&pdev->dev, "Failed to enable M64 window #%d: %llx\n",
1397 win, rc);
1398 goto m64_failed;
1399 }
Wei Yang781a8682015-03-25 16:23:57 +08001400 }
1401 }
1402 return 0;
1403
1404m64_failed:
Wei Yangee8222f2015-10-22 09:22:16 +08001405 pnv_pci_vf_release_m64(pdev, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001406 return -EBUSY;
1407}
1408
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001409static long pnv_pci_ioda2_unset_window(struct iommu_table_group *table_group,
1410 int num);
1411static void pnv_pci_ioda2_set_bypass(struct pnv_ioda_pe *pe, bool enable);
1412
Wei Yang781a8682015-03-25 16:23:57 +08001413static void pnv_pci_ioda2_release_dma_pe(struct pci_dev *dev, struct pnv_ioda_pe *pe)
1414{
Wei Yang781a8682015-03-25 16:23:57 +08001415 struct iommu_table *tbl;
Wei Yang781a8682015-03-25 16:23:57 +08001416 int64_t rc;
1417
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001418 tbl = pe->table_group.tables[0];
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001419 rc = pnv_pci_ioda2_unset_window(&pe->table_group, 0);
Wei Yang781a8682015-03-25 16:23:57 +08001420 if (rc)
1421 pe_warn(pe, "OPAL error %ld release DMA window\n", rc);
1422
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001423 pnv_pci_ioda2_set_bypass(pe, false);
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10001424 if (pe->table_group.group) {
1425 iommu_group_put(pe->table_group.group);
1426 BUG_ON(pe->table_group.group);
Alexey Kardashevskiyac9a5882015-06-05 16:34:56 +10001427 }
Alexey Kardashevskiye5afdf92017-03-22 15:21:50 +11001428 iommu_tce_table_put(tbl);
Wei Yang781a8682015-03-25 16:23:57 +08001429}
1430
Wei Yangee8222f2015-10-22 09:22:16 +08001431static void pnv_ioda_release_vf_PE(struct pci_dev *pdev)
Wei Yang781a8682015-03-25 16:23:57 +08001432{
1433 struct pci_bus *bus;
1434 struct pci_controller *hose;
1435 struct pnv_phb *phb;
1436 struct pnv_ioda_pe *pe, *pe_n;
1437 struct pci_dn *pdn;
1438
1439 bus = pdev->bus;
1440 hose = pci_bus_to_host(bus);
1441 phb = hose->private_data;
Wei Yang02639b02015-03-25 16:23:59 +08001442 pdn = pci_get_pdn(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001443
1444 if (!pdev->is_physfn)
1445 return;
1446
Wei Yang781a8682015-03-25 16:23:57 +08001447 list_for_each_entry_safe(pe, pe_n, &phb->ioda.pe_list, list) {
1448 if (pe->parent_dev != pdev)
1449 continue;
1450
1451 pnv_pci_ioda2_release_dma_pe(pdev, pe);
1452
1453 /* Remove from list */
1454 mutex_lock(&phb->ioda.pe_list_mutex);
1455 list_del(&pe->list);
1456 mutex_unlock(&phb->ioda.pe_list_mutex);
1457
1458 pnv_ioda_deconfigure_pe(phb, pe);
1459
Gavin Shan1e916772016-05-03 15:41:36 +10001460 pnv_ioda_free_pe(pe);
Wei Yang781a8682015-03-25 16:23:57 +08001461 }
1462}
1463
1464void pnv_pci_sriov_disable(struct pci_dev *pdev)
1465{
1466 struct pci_bus *bus;
1467 struct pci_controller *hose;
1468 struct pnv_phb *phb;
Gavin Shan1e916772016-05-03 15:41:36 +10001469 struct pnv_ioda_pe *pe;
Wei Yang781a8682015-03-25 16:23:57 +08001470 struct pci_dn *pdn;
Wei Yangbe283ee2015-10-22 09:22:19 +08001471 u16 num_vfs, i;
Wei Yang781a8682015-03-25 16:23:57 +08001472
1473 bus = pdev->bus;
1474 hose = pci_bus_to_host(bus);
1475 phb = hose->private_data;
1476 pdn = pci_get_pdn(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001477 num_vfs = pdn->num_vfs;
1478
1479 /* Release VF PEs */
Wei Yangee8222f2015-10-22 09:22:16 +08001480 pnv_ioda_release_vf_PE(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001481
1482 if (phb->type == PNV_PHB_IODA2) {
Wei Yangee8222f2015-10-22 09:22:16 +08001483 if (!pdn->m64_single_mode)
Wei Yangbe283ee2015-10-22 09:22:19 +08001484 pnv_pci_vf_resource_shift(pdev, -*pdn->pe_num_map);
Wei Yang781a8682015-03-25 16:23:57 +08001485
1486 /* Release M64 windows */
Wei Yangee8222f2015-10-22 09:22:16 +08001487 pnv_pci_vf_release_m64(pdev, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001488
1489 /* Release PE numbers */
Wei Yangbe283ee2015-10-22 09:22:19 +08001490 if (pdn->m64_single_mode) {
1491 for (i = 0; i < num_vfs; i++) {
Gavin Shan1e916772016-05-03 15:41:36 +10001492 if (pdn->pe_num_map[i] == IODA_INVALID_PE)
1493 continue;
1494
1495 pe = &phb->ioda.pe_array[pdn->pe_num_map[i]];
1496 pnv_ioda_free_pe(pe);
Wei Yangbe283ee2015-10-22 09:22:19 +08001497 }
1498 } else
1499 bitmap_clear(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
1500 /* Releasing pe_num_map */
1501 kfree(pdn->pe_num_map);
Wei Yang781a8682015-03-25 16:23:57 +08001502 }
1503}
1504
1505static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
1506 struct pnv_ioda_pe *pe);
1507static void pnv_ioda_setup_vf_PE(struct pci_dev *pdev, u16 num_vfs)
1508{
1509 struct pci_bus *bus;
1510 struct pci_controller *hose;
1511 struct pnv_phb *phb;
1512 struct pnv_ioda_pe *pe;
1513 int pe_num;
1514 u16 vf_index;
1515 struct pci_dn *pdn;
1516
1517 bus = pdev->bus;
1518 hose = pci_bus_to_host(bus);
1519 phb = hose->private_data;
1520 pdn = pci_get_pdn(pdev);
1521
1522 if (!pdev->is_physfn)
1523 return;
1524
1525 /* Reserve PE for each VF */
1526 for (vf_index = 0; vf_index < num_vfs; vf_index++) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001527 if (pdn->m64_single_mode)
1528 pe_num = pdn->pe_num_map[vf_index];
1529 else
1530 pe_num = *pdn->pe_num_map + vf_index;
Wei Yang781a8682015-03-25 16:23:57 +08001531
1532 pe = &phb->ioda.pe_array[pe_num];
1533 pe->pe_number = pe_num;
1534 pe->phb = phb;
1535 pe->flags = PNV_IODA_PE_VF;
1536 pe->pbus = NULL;
1537 pe->parent_dev = pdev;
Wei Yang781a8682015-03-25 16:23:57 +08001538 pe->mve_number = -1;
1539 pe->rid = (pci_iov_virtfn_bus(pdev, vf_index) << 8) |
1540 pci_iov_virtfn_devfn(pdev, vf_index);
1541
Russell Currey1f52f172016-11-16 14:02:15 +11001542 pe_info(pe, "VF %04d:%02d:%02d.%d associated with PE#%x\n",
Wei Yang781a8682015-03-25 16:23:57 +08001543 hose->global_number, pdev->bus->number,
1544 PCI_SLOT(pci_iov_virtfn_devfn(pdev, vf_index)),
1545 PCI_FUNC(pci_iov_virtfn_devfn(pdev, vf_index)), pe_num);
1546
1547 if (pnv_ioda_configure_pe(phb, pe)) {
1548 /* XXX What do we do here ? */
Gavin Shan1e916772016-05-03 15:41:36 +10001549 pnv_ioda_free_pe(pe);
Wei Yang781a8682015-03-25 16:23:57 +08001550 pe->pdev = NULL;
1551 continue;
1552 }
1553
Wei Yang781a8682015-03-25 16:23:57 +08001554 /* Put PE to the list */
1555 mutex_lock(&phb->ioda.pe_list_mutex);
1556 list_add_tail(&pe->list, &phb->ioda.pe_list);
1557 mutex_unlock(&phb->ioda.pe_list_mutex);
1558
1559 pnv_pci_ioda2_setup_dma_pe(phb, pe);
1560 }
1561}
1562
1563int pnv_pci_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
1564{
1565 struct pci_bus *bus;
1566 struct pci_controller *hose;
1567 struct pnv_phb *phb;
Gavin Shan1e916772016-05-03 15:41:36 +10001568 struct pnv_ioda_pe *pe;
Wei Yang781a8682015-03-25 16:23:57 +08001569 struct pci_dn *pdn;
1570 int ret;
Wei Yangbe283ee2015-10-22 09:22:19 +08001571 u16 i;
Wei Yang781a8682015-03-25 16:23:57 +08001572
1573 bus = pdev->bus;
1574 hose = pci_bus_to_host(bus);
1575 phb = hose->private_data;
1576 pdn = pci_get_pdn(pdev);
1577
1578 if (phb->type == PNV_PHB_IODA2) {
Wei Yangb0331852015-10-22 09:22:14 +08001579 if (!pdn->vfs_expanded) {
1580 dev_info(&pdev->dev, "don't support this SRIOV device"
1581 " with non 64bit-prefetchable IOV BAR\n");
1582 return -ENOSPC;
1583 }
1584
Wei Yangee8222f2015-10-22 09:22:16 +08001585 /*
1586 * When M64 BARs functions in Single PE mode, the number of VFs
1587 * could be enabled must be less than the number of M64 BARs.
1588 */
1589 if (pdn->m64_single_mode && num_vfs > phb->ioda.m64_bar_idx) {
1590 dev_info(&pdev->dev, "Not enough M64 BAR for VFs\n");
1591 return -EBUSY;
1592 }
1593
Wei Yangbe283ee2015-10-22 09:22:19 +08001594 /* Allocating pe_num_map */
1595 if (pdn->m64_single_mode)
Markus Elfringfb37e122016-08-24 22:26:37 +02001596 pdn->pe_num_map = kmalloc_array(num_vfs,
1597 sizeof(*pdn->pe_num_map),
1598 GFP_KERNEL);
Wei Yangbe283ee2015-10-22 09:22:19 +08001599 else
1600 pdn->pe_num_map = kmalloc(sizeof(*pdn->pe_num_map), GFP_KERNEL);
1601
1602 if (!pdn->pe_num_map)
1603 return -ENOMEM;
1604
1605 if (pdn->m64_single_mode)
1606 for (i = 0; i < num_vfs; i++)
1607 pdn->pe_num_map[i] = IODA_INVALID_PE;
1608
Wei Yang781a8682015-03-25 16:23:57 +08001609 /* Calculate available PE for required VFs */
Wei Yangbe283ee2015-10-22 09:22:19 +08001610 if (pdn->m64_single_mode) {
1611 for (i = 0; i < num_vfs; i++) {
Gavin Shan1e916772016-05-03 15:41:36 +10001612 pe = pnv_ioda_alloc_pe(phb);
1613 if (!pe) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001614 ret = -EBUSY;
1615 goto m64_failed;
1616 }
Gavin Shan1e916772016-05-03 15:41:36 +10001617
1618 pdn->pe_num_map[i] = pe->pe_number;
Wei Yangbe283ee2015-10-22 09:22:19 +08001619 }
1620 } else {
1621 mutex_lock(&phb->ioda.pe_alloc_mutex);
1622 *pdn->pe_num_map = bitmap_find_next_zero_area(
Gavin Shan92b8f132016-05-03 15:41:24 +10001623 phb->ioda.pe_alloc, phb->ioda.total_pe_num,
Wei Yangbe283ee2015-10-22 09:22:19 +08001624 0, num_vfs, 0);
Gavin Shan92b8f132016-05-03 15:41:24 +10001625 if (*pdn->pe_num_map >= phb->ioda.total_pe_num) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001626 mutex_unlock(&phb->ioda.pe_alloc_mutex);
1627 dev_info(&pdev->dev, "Failed to enable VF%d\n", num_vfs);
1628 kfree(pdn->pe_num_map);
1629 return -EBUSY;
1630 }
1631 bitmap_set(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001632 mutex_unlock(&phb->ioda.pe_alloc_mutex);
Wei Yang781a8682015-03-25 16:23:57 +08001633 }
Wei Yang781a8682015-03-25 16:23:57 +08001634 pdn->num_vfs = num_vfs;
Wei Yang781a8682015-03-25 16:23:57 +08001635
1636 /* Assign M64 window accordingly */
Wei Yang02639b02015-03-25 16:23:59 +08001637 ret = pnv_pci_vf_assign_m64(pdev, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001638 if (ret) {
1639 dev_info(&pdev->dev, "Not enough M64 window resources\n");
1640 goto m64_failed;
1641 }
1642
1643 /*
1644 * When using one M64 BAR to map one IOV BAR, we need to shift
1645 * the IOV BAR according to the PE# allocated to the VFs.
1646 * Otherwise, the PE# for the VF will conflict with others.
1647 */
Wei Yangee8222f2015-10-22 09:22:16 +08001648 if (!pdn->m64_single_mode) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001649 ret = pnv_pci_vf_resource_shift(pdev, *pdn->pe_num_map);
Wei Yang02639b02015-03-25 16:23:59 +08001650 if (ret)
1651 goto m64_failed;
1652 }
Wei Yang781a8682015-03-25 16:23:57 +08001653 }
1654
1655 /* Setup VF PEs */
1656 pnv_ioda_setup_vf_PE(pdev, num_vfs);
1657
1658 return 0;
1659
1660m64_failed:
Wei Yangbe283ee2015-10-22 09:22:19 +08001661 if (pdn->m64_single_mode) {
1662 for (i = 0; i < num_vfs; i++) {
Gavin Shan1e916772016-05-03 15:41:36 +10001663 if (pdn->pe_num_map[i] == IODA_INVALID_PE)
1664 continue;
1665
1666 pe = &phb->ioda.pe_array[pdn->pe_num_map[i]];
1667 pnv_ioda_free_pe(pe);
Wei Yangbe283ee2015-10-22 09:22:19 +08001668 }
1669 } else
1670 bitmap_clear(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
1671
1672 /* Releasing pe_num_map */
1673 kfree(pdn->pe_num_map);
Wei Yang781a8682015-03-25 16:23:57 +08001674
1675 return ret;
1676}
1677
Gavin Shana8b2f822015-03-25 16:23:52 +08001678int pcibios_sriov_disable(struct pci_dev *pdev)
1679{
Wei Yang781a8682015-03-25 16:23:57 +08001680 pnv_pci_sriov_disable(pdev);
1681
Gavin Shana8b2f822015-03-25 16:23:52 +08001682 /* Release PCI data */
1683 remove_dev_pci_data(pdev);
1684 return 0;
1685}
1686
1687int pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
1688{
1689 /* Allocate PCI data */
1690 add_dev_pci_data(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001691
Wei Yangee8222f2015-10-22 09:22:16 +08001692 return pnv_pci_sriov_enable(pdev, num_vfs);
Gavin Shana8b2f822015-03-25 16:23:52 +08001693}
1694#endif /* CONFIG_PCI_IOV */
1695
Gavin Shan959c9bd2013-04-25 19:21:02 +00001696static void pnv_pci_ioda_dma_dev_setup(struct pnv_phb *phb, struct pci_dev *pdev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001697{
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001698 struct pci_dn *pdn = pci_get_pdn(pdev);
Gavin Shan959c9bd2013-04-25 19:21:02 +00001699 struct pnv_ioda_pe *pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001700
Gavin Shan959c9bd2013-04-25 19:21:02 +00001701 /*
1702 * The function can be called while the PE#
1703 * hasn't been assigned. Do nothing for the
1704 * case.
1705 */
1706 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
1707 return;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001708
Gavin Shan959c9bd2013-04-25 19:21:02 +00001709 pe = &phb->ioda.pe_array[pdn->pe_number];
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001710 WARN_ON(get_dma_ops(&pdev->dev) != &dma_iommu_ops);
Alexey Kardashevskiy0e1ffef2015-08-27 16:01:16 +10001711 set_dma_offset(&pdev->dev, pe->tce_bypass_base);
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001712 set_iommu_table_base(&pdev->dev, pe->table_group.tables[0]);
Alexey Kardashevskiy46170822015-06-05 16:34:54 +10001713 /*
1714 * Note: iommu_add_device() will fail here as
1715 * for physical PE: the device is already added by now;
1716 * for virtual PE: sysfs entries are not ready yet and
1717 * tce_iommu_bus_notifier will add the device to a group later.
1718 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001719}
1720
Russell Curreya0f98622017-06-21 17:18:03 +10001721static bool pnv_pci_ioda_pe_single_vendor(struct pnv_ioda_pe *pe)
1722{
1723 unsigned short vendor = 0;
1724 struct pci_dev *pdev;
1725
1726 if (pe->device_count == 1)
1727 return true;
1728
1729 /* pe->pdev should be set if it's a single device, pe->pbus if not */
1730 if (!pe->pbus)
1731 return true;
1732
1733 list_for_each_entry(pdev, &pe->pbus->devices, bus_list) {
1734 if (!vendor) {
1735 vendor = pdev->vendor;
1736 continue;
1737 }
1738
1739 if (pdev->vendor != vendor)
1740 return false;
1741 }
1742
1743 return true;
1744}
1745
Russell Currey8e3f1b12017-06-21 17:18:04 +10001746/*
1747 * Reconfigure TVE#0 to be usable as 64-bit DMA space.
1748 *
1749 * The first 4GB of virtual memory for a PE is reserved for 32-bit accesses.
1750 * Devices can only access more than that if bit 59 of the PCI address is set
1751 * by hardware, which indicates TVE#1 should be used instead of TVE#0.
1752 * Many PCI devices are not capable of addressing that many bits, and as a
1753 * result are limited to the 4GB of virtual memory made available to 32-bit
1754 * devices in TVE#0.
1755 *
1756 * In order to work around this, reconfigure TVE#0 to be suitable for 64-bit
1757 * devices by configuring the virtual memory past the first 4GB inaccessible
1758 * by 64-bit DMAs. This should only be used by devices that want more than
1759 * 4GB, and only on PEs that have no 32-bit devices.
1760 *
1761 * Currently this will only work on PHB3 (POWER8).
1762 */
1763static int pnv_pci_ioda_dma_64bit_bypass(struct pnv_ioda_pe *pe)
1764{
1765 u64 window_size, table_size, tce_count, addr;
1766 struct page *table_pages;
1767 u64 tce_order = 28; /* 256MB TCEs */
1768 __be64 *tces;
1769 s64 rc;
1770
1771 /*
1772 * Window size needs to be a power of two, but needs to account for
1773 * shifting memory by the 4GB offset required to skip 32bit space.
1774 */
1775 window_size = roundup_pow_of_two(memory_hotplug_max() + (1ULL << 32));
1776 tce_count = window_size >> tce_order;
1777 table_size = tce_count << 3;
1778
1779 if (table_size < PAGE_SIZE)
1780 table_size = PAGE_SIZE;
1781
1782 table_pages = alloc_pages_node(pe->phb->hose->node, GFP_KERNEL,
1783 get_order(table_size));
1784 if (!table_pages)
1785 goto err;
1786
1787 tces = page_address(table_pages);
1788 if (!tces)
1789 goto err;
1790
1791 memset(tces, 0, table_size);
1792
1793 for (addr = 0; addr < memory_hotplug_max(); addr += (1 << tce_order)) {
1794 tces[(addr + (1ULL << 32)) >> tce_order] =
1795 cpu_to_be64(addr | TCE_PCI_READ | TCE_PCI_WRITE);
1796 }
1797
1798 rc = opal_pci_map_pe_dma_window(pe->phb->opal_id,
1799 pe->pe_number,
1800 /* reconfigure window 0 */
1801 (pe->pe_number << 1) + 0,
1802 1,
1803 __pa(tces),
1804 table_size,
1805 1 << tce_order);
1806 if (rc == OPAL_SUCCESS) {
1807 pe_info(pe, "Using 64-bit DMA iommu bypass (through TVE#0)\n");
1808 return 0;
1809 }
1810err:
1811 pe_err(pe, "Error configuring 64-bit DMA bypass\n");
1812 return -EIO;
1813}
1814
Daniel Axtens763d2d82015-04-28 15:12:07 +10001815static int pnv_pci_ioda_dma_set_mask(struct pci_dev *pdev, u64 dma_mask)
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001816{
Daniel Axtens763d2d82015-04-28 15:12:07 +10001817 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
1818 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001819 struct pci_dn *pdn = pci_get_pdn(pdev);
1820 struct pnv_ioda_pe *pe;
1821 uint64_t top;
1822 bool bypass = false;
Russell Currey8e3f1b12017-06-21 17:18:04 +10001823 s64 rc;
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001824
1825 if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
1826 return -ENODEV;;
1827
1828 pe = &phb->ioda.pe_array[pdn->pe_number];
1829 if (pe->tce_bypass_enabled) {
1830 top = pe->tce_bypass_base + memblock_end_of_DRAM() - 1;
1831 bypass = (dma_mask >= top);
1832 }
1833
1834 if (bypass) {
1835 dev_info(&pdev->dev, "Using 64-bit DMA iommu bypass\n");
1836 set_dma_ops(&pdev->dev, &dma_direct_ops);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001837 } else {
Russell Currey8e3f1b12017-06-21 17:18:04 +10001838 /*
1839 * If the device can't set the TCE bypass bit but still wants
1840 * to access 4GB or more, on PHB3 we can reconfigure TVE#0 to
1841 * bypass the 32-bit region and be usable for 64-bit DMAs.
1842 * The device needs to be able to address all of this space.
1843 */
1844 if (dma_mask >> 32 &&
1845 dma_mask > (memory_hotplug_max() + (1ULL << 32)) &&
1846 pnv_pci_ioda_pe_single_vendor(pe) &&
1847 phb->model == PNV_PHB_MODEL_PHB3) {
1848 /* Configure the bypass mode */
1849 rc = pnv_pci_ioda_dma_64bit_bypass(pe);
1850 if (rc)
1851 return rc;
1852 /* 4GB offset bypasses 32-bit space */
1853 set_dma_offset(&pdev->dev, (1ULL << 32));
1854 set_dma_ops(&pdev->dev, &dma_direct_ops);
1855 } else {
1856 dev_info(&pdev->dev, "Using 32-bit DMA via iommu\n");
1857 set_dma_ops(&pdev->dev, &dma_iommu_ops);
1858 }
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001859 }
Brian W Harta32305b2014-07-31 14:24:37 -05001860 *pdev->dev.dma_mask = dma_mask;
Alistair Popple5d2aa712015-12-17 13:43:13 +11001861
1862 /* Update peer npu devices */
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10001863 pnv_npu_try_dma_set_bypass(pdev, bypass);
Alistair Popple5d2aa712015-12-17 13:43:13 +11001864
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001865 return 0;
1866}
1867
Andrew Donnellan535229822015-08-07 13:45:54 +10001868static u64 pnv_pci_ioda_dma_get_required_mask(struct pci_dev *pdev)
Gavin Shanfe7e85c2014-09-30 12:39:10 +10001869{
Andrew Donnellan535229822015-08-07 13:45:54 +10001870 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
1871 struct pnv_phb *phb = hose->private_data;
Gavin Shanfe7e85c2014-09-30 12:39:10 +10001872 struct pci_dn *pdn = pci_get_pdn(pdev);
1873 struct pnv_ioda_pe *pe;
1874 u64 end, mask;
1875
1876 if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
1877 return 0;
1878
1879 pe = &phb->ioda.pe_array[pdn->pe_number];
1880 if (!pe->tce_bypass_enabled)
1881 return __dma_get_required_mask(&pdev->dev);
1882
1883
1884 end = pe->tce_bypass_base + memblock_end_of_DRAM();
1885 mask = 1ULL << (fls64(end) - 1);
1886 mask += mask - 1;
1887
1888 return mask;
1889}
1890
Gavin Shandff4a392014-07-15 17:00:55 +10001891static void pnv_ioda_setup_bus_dma(struct pnv_ioda_pe *pe,
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11001892 struct pci_bus *bus,
1893 bool add_to_group)
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10001894{
1895 struct pci_dev *dev;
1896
1897 list_for_each_entry(dev, &bus->devices, bus_list) {
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001898 set_iommu_table_base(&dev->dev, pe->table_group.tables[0]);
Benjamin Herrenschmidte91c25112015-06-24 15:25:27 +10001899 set_dma_offset(&dev->dev, pe->tce_bypass_base);
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11001900 if (add_to_group)
1901 iommu_add_device(&dev->dev);
Gavin Shandff4a392014-07-15 17:00:55 +10001902
Alexey Kardashevskiy5c89a872015-06-18 11:41:36 +10001903 if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11001904 pnv_ioda_setup_bus_dma(pe, dev->subordinate,
1905 add_to_group);
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10001906 }
1907}
1908
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001909static inline __be64 __iomem *pnv_ioda_get_inval_reg(struct pnv_phb *phb,
1910 bool real_mode)
1911{
1912 return real_mode ? (__be64 __iomem *)(phb->regs_phys + 0x210) :
1913 (phb->regs + 0x210);
1914}
1915
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001916static void pnv_pci_p7ioc_tce_invalidate(struct iommu_table *tbl,
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001917 unsigned long index, unsigned long npages, bool rm)
Gavin Shan4cce9552013-04-25 19:21:00 +00001918{
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10001919 struct iommu_table_group_link *tgl = list_first_entry_or_null(
1920 &tbl->it_group_list, struct iommu_table_group_link,
1921 next);
1922 struct pnv_ioda_pe *pe = container_of(tgl->table_group,
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001923 struct pnv_ioda_pe, table_group);
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001924 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, rm);
Gavin Shan4cce9552013-04-25 19:21:00 +00001925 unsigned long start, end, inc;
1926
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001927 start = __pa(((__be64 *)tbl->it_base) + index - tbl->it_offset);
1928 end = __pa(((__be64 *)tbl->it_base) + index - tbl->it_offset +
1929 npages - 1);
Gavin Shan4cce9552013-04-25 19:21:00 +00001930
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001931 /* p7ioc-style invalidation, 2 TCEs per write */
1932 start |= (1ull << 63);
1933 end |= (1ull << 63);
1934 inc = 16;
Gavin Shan4cce9552013-04-25 19:21:00 +00001935 end |= inc - 1; /* round up end to be different than start */
1936
1937 mb(); /* Ensure above stores are visible */
1938 while (start <= end) {
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001939 if (rm)
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001940 __raw_rm_writeq(cpu_to_be64(start), invalidate);
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001941 else
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001942 __raw_writeq(cpu_to_be64(start), invalidate);
Gavin Shan4cce9552013-04-25 19:21:00 +00001943 start += inc;
1944 }
1945
1946 /*
1947 * The iommu layer will do another mb() for us on build()
1948 * and we don't care on free()
1949 */
1950}
1951
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001952static int pnv_ioda1_tce_build(struct iommu_table *tbl, long index,
1953 long npages, unsigned long uaddr,
1954 enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07001955 unsigned long attrs)
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001956{
1957 int ret = pnv_tce_build(tbl, index, npages, uaddr, direction,
1958 attrs);
1959
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001960 if (!ret)
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001961 pnv_pci_p7ioc_tce_invalidate(tbl, index, npages, false);
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001962
1963 return ret;
1964}
1965
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10001966#ifdef CONFIG_IOMMU_API
1967static int pnv_ioda1_tce_xchg(struct iommu_table *tbl, long index,
1968 unsigned long *hpa, enum dma_data_direction *direction)
1969{
1970 long ret = pnv_tce_xchg(tbl, index, hpa, direction);
1971
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001972 if (!ret)
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001973 pnv_pci_p7ioc_tce_invalidate(tbl, index, 1, false);
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10001974
1975 return ret;
1976}
Alexey Kardashevskiya540aa52017-03-22 15:21:48 +11001977
1978static int pnv_ioda1_tce_xchg_rm(struct iommu_table *tbl, long index,
1979 unsigned long *hpa, enum dma_data_direction *direction)
1980{
1981 long ret = pnv_tce_xchg(tbl, index, hpa, direction);
1982
1983 if (!ret)
1984 pnv_pci_p7ioc_tce_invalidate(tbl, index, 1, true);
1985
1986 return ret;
1987}
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10001988#endif
1989
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001990static void pnv_ioda1_tce_free(struct iommu_table *tbl, long index,
1991 long npages)
1992{
1993 pnv_tce_free(tbl, index, npages);
1994
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001995 pnv_pci_p7ioc_tce_invalidate(tbl, index, npages, false);
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001996}
1997
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10001998static struct iommu_table_ops pnv_ioda1_iommu_ops = {
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001999 .set = pnv_ioda1_tce_build,
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002000#ifdef CONFIG_IOMMU_API
2001 .exchange = pnv_ioda1_tce_xchg,
Alexey Kardashevskiya540aa52017-03-22 15:21:48 +11002002 .exchange_rm = pnv_ioda1_tce_xchg_rm,
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002003#endif
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002004 .clear = pnv_ioda1_tce_free,
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002005 .get = pnv_tce_get,
2006};
2007
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10002008#define PHB3_TCE_KILL_INVAL_ALL PPC_BIT(0)
2009#define PHB3_TCE_KILL_INVAL_PE PPC_BIT(1)
2010#define PHB3_TCE_KILL_INVAL_ONE PPC_BIT(2)
Alexey Kardashevskiybef92532016-04-29 18:55:17 +10002011
Alistair Popple6b3d12a2017-05-03 13:24:08 +10002012static void pnv_pci_phb3_tce_invalidate_entire(struct pnv_phb *phb, bool rm)
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10002013{
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10002014 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(phb, rm);
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10002015 const unsigned long val = PHB3_TCE_KILL_INVAL_ALL;
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10002016
2017 mb(); /* Ensure previous TCE table stores are visible */
2018 if (rm)
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10002019 __raw_rm_writeq(cpu_to_be64(val), invalidate);
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10002020 else
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10002021 __raw_writeq(cpu_to_be64(val), invalidate);
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10002022}
2023
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10002024static inline void pnv_pci_phb3_tce_invalidate_pe(struct pnv_ioda_pe *pe)
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10002025{
2026 /* 01xb - invalidate TCEs that match the specified PE# */
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10002027 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, false);
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10002028 unsigned long val = PHB3_TCE_KILL_INVAL_PE | (pe->pe_number & 0xFF);
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10002029
2030 mb(); /* Ensure above stores are visible */
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10002031 __raw_writeq(cpu_to_be64(val), invalidate);
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10002032}
2033
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10002034static void pnv_pci_phb3_tce_invalidate(struct pnv_ioda_pe *pe, bool rm,
2035 unsigned shift, unsigned long index,
2036 unsigned long npages)
Gavin Shan4cce9552013-04-25 19:21:00 +00002037{
Alexey Kardashevskiy4d902192016-08-03 18:40:45 +10002038 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, rm);
Gavin Shan4cce9552013-04-25 19:21:00 +00002039 unsigned long start, end, inc;
Gavin Shan4cce9552013-04-25 19:21:00 +00002040
2041 /* We'll invalidate DMA address in PE scope */
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10002042 start = PHB3_TCE_KILL_INVAL_ONE;
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10002043 start |= (pe->pe_number & 0xFF);
Gavin Shan4cce9552013-04-25 19:21:00 +00002044 end = start;
2045
2046 /* Figure out the start, end and step */
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002047 start |= (index << shift);
2048 end |= ((index + npages - 1) << shift);
Alexey Kardashevskiyb0376c92014-06-06 18:44:01 +10002049 inc = (0x1ull << shift);
Gavin Shan4cce9552013-04-25 19:21:00 +00002050 mb();
2051
2052 while (start <= end) {
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10002053 if (rm)
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11002054 __raw_rm_writeq(cpu_to_be64(start), invalidate);
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10002055 else
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11002056 __raw_writeq(cpu_to_be64(start), invalidate);
Gavin Shan4cce9552013-04-25 19:21:00 +00002057 start += inc;
2058 }
2059}
2060
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10002061static inline void pnv_pci_ioda2_tce_invalidate_pe(struct pnv_ioda_pe *pe)
2062{
2063 struct pnv_phb *phb = pe->phb;
2064
2065 if (phb->model == PNV_PHB_MODEL_PHB3 && phb->regs)
2066 pnv_pci_phb3_tce_invalidate_pe(pe);
2067 else
2068 opal_pci_tce_kill(phb->opal_id, OPAL_PCI_TCE_KILL_PE,
2069 pe->pe_number, 0, 0, 0);
2070}
2071
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +10002072static void pnv_pci_ioda2_tce_invalidate(struct iommu_table *tbl,
2073 unsigned long index, unsigned long npages, bool rm)
2074{
2075 struct iommu_table_group_link *tgl;
2076
Alexey Kardashevskiya540aa52017-03-22 15:21:48 +11002077 list_for_each_entry_lockless(tgl, &tbl->it_group_list, next) {
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +10002078 struct pnv_ioda_pe *pe = container_of(tgl->table_group,
2079 struct pnv_ioda_pe, table_group);
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10002080 struct pnv_phb *phb = pe->phb;
2081 unsigned int shift = tbl->it_page_shift;
2082
Alistair Popple616badd2017-01-10 15:41:44 +11002083 /*
2084 * NVLink1 can use the TCE kill register directly as
2085 * it's the same as PHB3. NVLink2 is different and
2086 * should go via the OPAL call.
2087 */
2088 if (phb->model == PNV_PHB_MODEL_NPU) {
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10002089 /*
2090 * The NVLink hardware does not support TCE kill
2091 * per TCE entry so we have to invalidate
2092 * the entire cache for it.
2093 */
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10002094 pnv_pci_phb3_tce_invalidate_entire(phb, rm);
Alexey Kardashevskiy85674862016-04-29 18:55:23 +10002095 continue;
2096 }
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10002097 if (phb->model == PNV_PHB_MODEL_PHB3 && phb->regs)
2098 pnv_pci_phb3_tce_invalidate(pe, rm, shift,
2099 index, npages);
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10002100 else
2101 opal_pci_tce_kill(phb->opal_id,
2102 OPAL_PCI_TCE_KILL_PAGES,
2103 pe->pe_number, 1u << shift,
2104 index << shift, npages);
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +10002105 }
2106}
2107
Alistair Popple6b3d12a2017-05-03 13:24:08 +10002108void pnv_pci_ioda2_tce_invalidate_entire(struct pnv_phb *phb, bool rm)
2109{
2110 if (phb->model == PNV_PHB_MODEL_NPU || phb->model == PNV_PHB_MODEL_PHB3)
2111 pnv_pci_phb3_tce_invalidate_entire(phb, rm);
2112 else
2113 opal_pci_tce_kill(phb->opal_id, OPAL_PCI_TCE_KILL, 0, 0, 0, 0);
2114}
2115
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002116static int pnv_ioda2_tce_build(struct iommu_table *tbl, long index,
2117 long npages, unsigned long uaddr,
2118 enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002119 unsigned long attrs)
Gavin Shan4cce9552013-04-25 19:21:00 +00002120{
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002121 int ret = pnv_tce_build(tbl, index, npages, uaddr, direction,
2122 attrs);
Gavin Shan4cce9552013-04-25 19:21:00 +00002123
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10002124 if (!ret)
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002125 pnv_pci_ioda2_tce_invalidate(tbl, index, npages, false);
2126
2127 return ret;
2128}
2129
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002130#ifdef CONFIG_IOMMU_API
2131static int pnv_ioda2_tce_xchg(struct iommu_table *tbl, long index,
2132 unsigned long *hpa, enum dma_data_direction *direction)
2133{
2134 long ret = pnv_tce_xchg(tbl, index, hpa, direction);
2135
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10002136 if (!ret)
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002137 pnv_pci_ioda2_tce_invalidate(tbl, index, 1, false);
2138
2139 return ret;
2140}
Alexey Kardashevskiya540aa52017-03-22 15:21:48 +11002141
2142static int pnv_ioda2_tce_xchg_rm(struct iommu_table *tbl, long index,
2143 unsigned long *hpa, enum dma_data_direction *direction)
2144{
2145 long ret = pnv_tce_xchg(tbl, index, hpa, direction);
2146
2147 if (!ret)
2148 pnv_pci_ioda2_tce_invalidate(tbl, index, 1, true);
2149
2150 return ret;
2151}
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002152#endif
2153
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002154static void pnv_ioda2_tce_free(struct iommu_table *tbl, long index,
2155 long npages)
2156{
2157 pnv_tce_free(tbl, index, npages);
2158
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10002159 pnv_pci_ioda2_tce_invalidate(tbl, index, npages, false);
Gavin Shan4cce9552013-04-25 19:21:00 +00002160}
2161
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002162static void pnv_ioda2_table_free(struct iommu_table *tbl)
2163{
2164 pnv_pci_ioda2_table_free_pages(tbl);
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002165}
2166
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002167static struct iommu_table_ops pnv_ioda2_iommu_ops = {
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002168 .set = pnv_ioda2_tce_build,
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002169#ifdef CONFIG_IOMMU_API
2170 .exchange = pnv_ioda2_tce_xchg,
Alexey Kardashevskiya540aa52017-03-22 15:21:48 +11002171 .exchange_rm = pnv_ioda2_tce_xchg_rm,
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002172#endif
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002173 .clear = pnv_ioda2_tce_free,
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002174 .get = pnv_tce_get,
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002175 .free = pnv_ioda2_table_free,
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002176};
2177
Gavin Shan801846d2016-05-03 15:41:34 +10002178static int pnv_pci_ioda_dev_dma_weight(struct pci_dev *dev, void *data)
2179{
2180 unsigned int *weight = (unsigned int *)data;
2181
2182 /* This is quite simplistic. The "base" weight of a device
2183 * is 10. 0 means no DMA is to be accounted for it.
2184 */
2185 if (dev->hdr_type != PCI_HEADER_TYPE_NORMAL)
2186 return 0;
2187
2188 if (dev->class == PCI_CLASS_SERIAL_USB_UHCI ||
2189 dev->class == PCI_CLASS_SERIAL_USB_OHCI ||
2190 dev->class == PCI_CLASS_SERIAL_USB_EHCI)
2191 *weight += 3;
2192 else if ((dev->class >> 8) == PCI_CLASS_STORAGE_RAID)
2193 *weight += 15;
2194 else
2195 *weight += 10;
2196
2197 return 0;
2198}
2199
2200static unsigned int pnv_pci_ioda_pe_dma_weight(struct pnv_ioda_pe *pe)
2201{
2202 unsigned int weight = 0;
2203
2204 /* SRIOV VF has same DMA32 weight as its PF */
2205#ifdef CONFIG_PCI_IOV
2206 if ((pe->flags & PNV_IODA_PE_VF) && pe->parent_dev) {
2207 pnv_pci_ioda_dev_dma_weight(pe->parent_dev, &weight);
2208 return weight;
2209 }
2210#endif
2211
2212 if ((pe->flags & PNV_IODA_PE_DEV) && pe->pdev) {
2213 pnv_pci_ioda_dev_dma_weight(pe->pdev, &weight);
2214 } else if ((pe->flags & PNV_IODA_PE_BUS) && pe->pbus) {
2215 struct pci_dev *pdev;
2216
2217 list_for_each_entry(pdev, &pe->pbus->devices, bus_list)
2218 pnv_pci_ioda_dev_dma_weight(pdev, &weight);
2219 } else if ((pe->flags & PNV_IODA_PE_BUS_ALL) && pe->pbus) {
2220 pci_walk_bus(pe->pbus, pnv_pci_ioda_dev_dma_weight, &weight);
2221 }
2222
2223 return weight;
2224}
2225
Gavin Shanb30d9362016-05-03 15:41:32 +10002226static void pnv_pci_ioda1_setup_dma_pe(struct pnv_phb *phb,
Gavin Shan2b923ed2016-05-05 12:04:16 +10002227 struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002228{
2229
2230 struct page *tce_mem = NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002231 struct iommu_table *tbl;
Gavin Shan2b923ed2016-05-05 12:04:16 +10002232 unsigned int weight, total_weight = 0;
2233 unsigned int tce32_segsz, base, segs, avail, i;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002234 int64_t rc;
2235 void *addr;
2236
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002237 /* XXX FIXME: Handle 64-bit only DMA devices */
2238 /* XXX FIXME: Provide 64-bit DMA facilities & non-4K TCE tables etc.. */
2239 /* XXX FIXME: Allocate multi-level tables on PHB3 */
Gavin Shan2b923ed2016-05-05 12:04:16 +10002240 weight = pnv_pci_ioda_pe_dma_weight(pe);
2241 if (!weight)
2242 return;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002243
Gavin Shan2b923ed2016-05-05 12:04:16 +10002244 pci_walk_bus(phb->hose->bus, pnv_pci_ioda_dev_dma_weight,
2245 &total_weight);
2246 segs = (weight * phb->ioda.dma32_count) / total_weight;
2247 if (!segs)
2248 segs = 1;
2249
2250 /*
2251 * Allocate contiguous DMA32 segments. We begin with the expected
2252 * number of segments. With one more attempt, the number of DMA32
2253 * segments to be allocated is decreased by one until one segment
2254 * is allocated successfully.
2255 */
2256 do {
2257 for (base = 0; base <= phb->ioda.dma32_count - segs; base++) {
2258 for (avail = 0, i = base; i < base + segs; i++) {
2259 if (phb->ioda.dma32_segmap[i] ==
2260 IODA_INVALID_PE)
2261 avail++;
2262 }
2263
2264 if (avail == segs)
2265 goto found;
2266 }
2267 } while (--segs);
2268
2269 if (!segs) {
2270 pe_warn(pe, "No available DMA32 segments\n");
2271 return;
2272 }
2273
2274found:
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002275 tbl = pnv_pci_table_alloc(phb->hose->node);
Alexey Kardashevskiy82eae1a2017-03-27 19:27:37 +11002276 if (WARN_ON(!tbl))
2277 return;
2278
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10002279 iommu_register_group(&pe->table_group, phb->hose->global_number,
2280 pe->pe_number);
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002281 pnv_pci_link_table_and_group(phb->hose->node, 0, tbl, &pe->table_group);
Alexey Kardashevskiyc5773822015-06-05 16:34:55 +10002282
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002283 /* Grab a 32-bit TCE table */
Gavin Shan2b923ed2016-05-05 12:04:16 +10002284 pe_info(pe, "DMA weight %d (%d), assigned (%d) %d DMA32 segments\n",
2285 weight, total_weight, base, segs);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002286 pe_info(pe, " Setting up 32-bit TCE table at %08x..%08x\n",
Gavin Shanacce9712016-05-03 15:41:33 +10002287 base * PNV_IODA1_DMA32_SEGSIZE,
2288 (base + segs) * PNV_IODA1_DMA32_SEGSIZE - 1);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002289
2290 /* XXX Currently, we allocate one big contiguous table for the
2291 * TCEs. We only really need one chunk per 256M of TCE space
2292 * (ie per segment) but that's an optimization for later, it
2293 * requires some added smarts with our get/put_tce implementation
Gavin Shanacce9712016-05-03 15:41:33 +10002294 *
2295 * Each TCE page is 4KB in size and each TCE entry occupies 8
2296 * bytes
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002297 */
Gavin Shanacce9712016-05-03 15:41:33 +10002298 tce32_segsz = PNV_IODA1_DMA32_SEGSIZE >> (IOMMU_PAGE_SHIFT_4K - 3);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002299 tce_mem = alloc_pages_node(phb->hose->node, GFP_KERNEL,
Gavin Shanacce9712016-05-03 15:41:33 +10002300 get_order(tce32_segsz * segs));
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002301 if (!tce_mem) {
2302 pe_err(pe, " Failed to allocate a 32-bit TCE memory\n");
2303 goto fail;
2304 }
2305 addr = page_address(tce_mem);
Gavin Shanacce9712016-05-03 15:41:33 +10002306 memset(addr, 0, tce32_segsz * segs);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002307
2308 /* Configure HW */
2309 for (i = 0; i < segs; i++) {
2310 rc = opal_pci_map_pe_dma_window(phb->opal_id,
2311 pe->pe_number,
2312 base + i, 1,
Gavin Shanacce9712016-05-03 15:41:33 +10002313 __pa(addr) + tce32_segsz * i,
2314 tce32_segsz, IOMMU_PAGE_SIZE_4K);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002315 if (rc) {
2316 pe_err(pe, " Failed to configure 32-bit TCE table,"
2317 " err %ld\n", rc);
2318 goto fail;
2319 }
2320 }
2321
Gavin Shan2b923ed2016-05-05 12:04:16 +10002322 /* Setup DMA32 segment mapping */
2323 for (i = base; i < base + segs; i++)
2324 phb->ioda.dma32_segmap[i] = pe->pe_number;
2325
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002326 /* Setup linux iommu table */
Gavin Shanacce9712016-05-03 15:41:33 +10002327 pnv_pci_setup_iommu_table(tbl, addr, tce32_segsz * segs,
2328 base * PNV_IODA1_DMA32_SEGSIZE,
2329 IOMMU_PAGE_SHIFT_4K);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002330
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002331 tbl->it_ops = &pnv_ioda1_iommu_ops;
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002332 pe->table_group.tce32_start = tbl->it_offset << tbl->it_page_shift;
2333 pe->table_group.tce32_size = tbl->it_size << tbl->it_page_shift;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002334 iommu_init_table(tbl, phb->hose->node);
2335
Wei Yang781a8682015-03-25 16:23:57 +08002336 if (pe->flags & PNV_IODA_PE_DEV) {
Alexey Kardashevskiy46170822015-06-05 16:34:54 +10002337 /*
2338 * Setting table base here only for carrying iommu_group
2339 * further down to let iommu_add_device() do the job.
2340 * pnv_pci_ioda_dma_dev_setup will override it later anyway.
2341 */
2342 set_iommu_table_base(&pe->pdev->dev, tbl);
2343 iommu_add_device(&pe->pdev->dev);
Alexey Kardashevskiyc5773822015-06-05 16:34:55 +10002344 } else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11002345 pnv_ioda_setup_bus_dma(pe, pe->pbus, true);
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10002346
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002347 return;
2348 fail:
2349 /* XXX Failure: Try to fallback to 64-bit only ? */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002350 if (tce_mem)
Gavin Shanacce9712016-05-03 15:41:33 +10002351 __free_pages(tce_mem, get_order(tce32_segsz * segs));
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002352 if (tbl) {
2353 pnv_pci_unlink_table_and_group(tbl, &pe->table_group);
Alexey Kardashevskiye5afdf92017-03-22 15:21:50 +11002354 iommu_tce_table_put(tbl);
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002355 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002356}
2357
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002358static long pnv_pci_ioda2_set_window(struct iommu_table_group *table_group,
2359 int num, struct iommu_table *tbl)
2360{
2361 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2362 table_group);
2363 struct pnv_phb *phb = pe->phb;
2364 int64_t rc;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002365 const unsigned long size = tbl->it_indirect_levels ?
2366 tbl->it_level_size : tbl->it_size;
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002367 const __u64 start_addr = tbl->it_offset << tbl->it_page_shift;
2368 const __u64 win_size = tbl->it_size << tbl->it_page_shift;
2369
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002370 pe_info(pe, "Setting up window#%d %llx..%llx pg=%x\n", num,
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002371 start_addr, start_addr + win_size - 1,
2372 IOMMU_PAGE_SIZE(tbl));
2373
2374 /*
2375 * Map TCE table through TVT. The TVE index is the PE number
2376 * shifted by 1 bit for 32-bits DMA space.
2377 */
2378 rc = opal_pci_map_pe_dma_window(phb->opal_id,
2379 pe->pe_number,
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002380 (pe->pe_number << 1) + num,
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002381 tbl->it_indirect_levels + 1,
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002382 __pa(tbl->it_base),
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002383 size << 3,
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002384 IOMMU_PAGE_SIZE(tbl));
2385 if (rc) {
2386 pe_err(pe, "Failed to configure TCE table, err %ld\n", rc);
2387 return rc;
2388 }
2389
2390 pnv_pci_link_table_and_group(phb->hose->node, num,
2391 tbl, &pe->table_group);
Michael Ellermaned7d9a12016-09-15 17:03:06 +10002392 pnv_pci_ioda2_tce_invalidate_pe(pe);
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002393
2394 return 0;
2395}
2396
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002397static void pnv_pci_ioda2_set_bypass(struct pnv_ioda_pe *pe, bool enable)
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002398{
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002399 uint16_t window_id = (pe->pe_number << 1 ) + 1;
2400 int64_t rc;
2401
2402 pe_info(pe, "%sabling 64-bit DMA bypass\n", enable ? "En" : "Dis");
2403 if (enable) {
2404 phys_addr_t top = memblock_end_of_DRAM();
2405
2406 top = roundup_pow_of_two(top);
2407 rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
2408 pe->pe_number,
2409 window_id,
2410 pe->tce_bypass_base,
2411 top);
2412 } else {
2413 rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
2414 pe->pe_number,
2415 window_id,
2416 pe->tce_bypass_base,
2417 0);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002418 }
2419 if (rc)
2420 pe_err(pe, "OPAL error %lld configuring bypass window\n", rc);
2421 else
2422 pe->tce_bypass_enabled = enable;
2423}
2424
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002425static long pnv_pci_ioda2_table_alloc_pages(int nid, __u64 bus_offset,
2426 __u32 page_shift, __u64 window_size, __u32 levels,
2427 struct iommu_table *tbl);
2428
2429static long pnv_pci_ioda2_create_table(struct iommu_table_group *table_group,
2430 int num, __u32 page_shift, __u64 window_size, __u32 levels,
2431 struct iommu_table **ptbl)
2432{
2433 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2434 table_group);
2435 int nid = pe->phb->hose->node;
2436 __u64 bus_offset = num ? pe->tce_bypass_base : table_group->tce32_start;
2437 long ret;
2438 struct iommu_table *tbl;
2439
2440 tbl = pnv_pci_table_alloc(nid);
2441 if (!tbl)
2442 return -ENOMEM;
2443
Alexey Kardashevskiy11edf112017-03-22 15:21:49 +11002444 tbl->it_ops = &pnv_ioda2_iommu_ops;
2445
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002446 ret = pnv_pci_ioda2_table_alloc_pages(nid,
2447 bus_offset, page_shift, window_size,
2448 levels, tbl);
2449 if (ret) {
Alexey Kardashevskiye5afdf92017-03-22 15:21:50 +11002450 iommu_tce_table_put(tbl);
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002451 return ret;
2452 }
2453
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002454 *ptbl = tbl;
2455
2456 return 0;
2457}
2458
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002459static long pnv_pci_ioda2_setup_default_config(struct pnv_ioda_pe *pe)
2460{
2461 struct iommu_table *tbl = NULL;
2462 long rc;
2463
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002464 /*
Nishanth Aravamudanfa144862015-09-04 11:22:52 -07002465 * crashkernel= specifies the kdump kernel's maximum memory at
2466 * some offset and there is no guaranteed the result is a power
2467 * of 2, which will cause errors later.
2468 */
2469 const u64 max_memory = __rounddown_pow_of_two(memory_hotplug_max());
2470
2471 /*
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002472 * In memory constrained environments, e.g. kdump kernel, the
2473 * DMA window can be larger than available memory, which will
2474 * cause errors later.
2475 */
Nishanth Aravamudanfa144862015-09-04 11:22:52 -07002476 const u64 window_size = min((u64)pe->table_group.tce32_size, max_memory);
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002477
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002478 rc = pnv_pci_ioda2_create_table(&pe->table_group, 0,
2479 IOMMU_PAGE_SHIFT_4K,
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002480 window_size,
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002481 POWERNV_IOMMU_DEFAULT_LEVELS, &tbl);
2482 if (rc) {
2483 pe_err(pe, "Failed to create 32-bit TCE table, err %ld",
2484 rc);
2485 return rc;
2486 }
2487
2488 iommu_init_table(tbl, pe->phb->hose->node);
2489
2490 rc = pnv_pci_ioda2_set_window(&pe->table_group, 0, tbl);
2491 if (rc) {
2492 pe_err(pe, "Failed to configure 32-bit TCE table, err %ld\n",
2493 rc);
Alexey Kardashevskiye5afdf92017-03-22 15:21:50 +11002494 iommu_tce_table_put(tbl);
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002495 return rc;
2496 }
2497
2498 if (!pnv_iommu_bypass_disabled)
2499 pnv_pci_ioda2_set_bypass(pe, true);
2500
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002501 /*
2502 * Setting table base here only for carrying iommu_group
2503 * further down to let iommu_add_device() do the job.
2504 * pnv_pci_ioda_dma_dev_setup will override it later anyway.
2505 */
2506 if (pe->flags & PNV_IODA_PE_DEV)
2507 set_iommu_table_base(&pe->pdev->dev, tbl);
2508
2509 return 0;
2510}
2511
Alexey Kardashevskiyb5926432015-06-15 17:49:59 +10002512#if defined(CONFIG_IOMMU_API) || defined(CONFIG_PCI_IOV)
2513static long pnv_pci_ioda2_unset_window(struct iommu_table_group *table_group,
2514 int num)
2515{
2516 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2517 table_group);
2518 struct pnv_phb *phb = pe->phb;
2519 long ret;
2520
2521 pe_info(pe, "Removing DMA window #%d\n", num);
2522
2523 ret = opal_pci_map_pe_dma_window(phb->opal_id, pe->pe_number,
2524 (pe->pe_number << 1) + num,
2525 0/* levels */, 0/* table address */,
2526 0/* table size */, 0/* page size */);
2527 if (ret)
2528 pe_warn(pe, "Unmapping failed, ret = %ld\n", ret);
2529 else
Michael Ellermaned7d9a12016-09-15 17:03:06 +10002530 pnv_pci_ioda2_tce_invalidate_pe(pe);
Alexey Kardashevskiyb5926432015-06-15 17:49:59 +10002531
2532 pnv_pci_unlink_table_and_group(table_group->tables[num], table_group);
2533
2534 return ret;
2535}
2536#endif
2537
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002538#ifdef CONFIG_IOMMU_API
Alexey Kardashevskiy00547192015-06-05 16:35:22 +10002539static unsigned long pnv_pci_ioda2_get_table_size(__u32 page_shift,
2540 __u64 window_size, __u32 levels)
2541{
2542 unsigned long bytes = 0;
2543 const unsigned window_shift = ilog2(window_size);
2544 unsigned entries_shift = window_shift - page_shift;
2545 unsigned table_shift = entries_shift + 3;
2546 unsigned long tce_table_size = max(0x1000UL, 1UL << table_shift);
2547 unsigned long direct_table_size;
2548
2549 if (!levels || (levels > POWERNV_IOMMU_MAX_LEVELS) ||
2550 (window_size > memory_hotplug_max()) ||
2551 !is_power_of_2(window_size))
2552 return 0;
2553
2554 /* Calculate a direct table size from window_size and levels */
2555 entries_shift = (entries_shift + levels - 1) / levels;
2556 table_shift = entries_shift + 3;
2557 table_shift = max_t(unsigned, table_shift, PAGE_SHIFT);
2558 direct_table_size = 1UL << table_shift;
2559
2560 for ( ; levels; --levels) {
2561 bytes += _ALIGN_UP(tce_table_size, direct_table_size);
2562
2563 tce_table_size /= direct_table_size;
2564 tce_table_size <<= 3;
Alexey Kardashevskiye49a6a22017-04-13 17:05:27 +10002565 tce_table_size = max_t(unsigned long,
2566 tce_table_size, direct_table_size);
Alexey Kardashevskiy00547192015-06-05 16:35:22 +10002567 }
2568
2569 return bytes;
2570}
2571
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002572static void pnv_ioda2_take_ownership(struct iommu_table_group *table_group)
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002573{
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002574 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2575 table_group);
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002576 /* Store @tbl as pnv_pci_ioda2_unset_window() resets it */
2577 struct iommu_table *tbl = pe->table_group.tables[0];
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002578
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002579 pnv_pci_ioda2_set_bypass(pe, false);
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002580 pnv_pci_ioda2_unset_window(&pe->table_group, 0);
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11002581 if (pe->pbus)
2582 pnv_ioda_setup_bus_dma(pe, pe->pbus, false);
Alexey Kardashevskiye5afdf92017-03-22 15:21:50 +11002583 iommu_tce_table_put(tbl);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002584}
2585
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002586static void pnv_ioda2_release_ownership(struct iommu_table_group *table_group)
2587{
2588 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2589 table_group);
2590
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002591 pnv_pci_ioda2_setup_default_config(pe);
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11002592 if (pe->pbus)
2593 pnv_ioda_setup_bus_dma(pe, pe->pbus, false);
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002594}
2595
2596static struct iommu_table_group_ops pnv_pci_ioda2_ops = {
Alexey Kardashevskiy00547192015-06-05 16:35:22 +10002597 .get_table_size = pnv_pci_ioda2_get_table_size,
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002598 .create_table = pnv_pci_ioda2_create_table,
2599 .set_window = pnv_pci_ioda2_set_window,
2600 .unset_window = pnv_pci_ioda2_unset_window,
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002601 .take_ownership = pnv_ioda2_take_ownership,
2602 .release_ownership = pnv_ioda2_release_ownership,
2603};
Alexey Kardashevskiyb5cb9ab2016-04-29 18:55:24 +10002604
2605static int gpe_table_group_to_npe_cb(struct device *dev, void *opaque)
2606{
2607 struct pci_controller *hose;
2608 struct pnv_phb *phb;
2609 struct pnv_ioda_pe **ptmppe = opaque;
2610 struct pci_dev *pdev = container_of(dev, struct pci_dev, dev);
2611 struct pci_dn *pdn = pci_get_pdn(pdev);
2612
2613 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
2614 return 0;
2615
2616 hose = pci_bus_to_host(pdev->bus);
2617 phb = hose->private_data;
2618 if (phb->type != PNV_PHB_NPU)
2619 return 0;
2620
2621 *ptmppe = &phb->ioda.pe_array[pdn->pe_number];
2622
2623 return 1;
2624}
2625
2626/*
2627 * This returns PE of associated NPU.
2628 * This assumes that NPU is in the same IOMMU group with GPU and there is
2629 * no other PEs.
2630 */
2631static struct pnv_ioda_pe *gpe_table_group_to_npe(
2632 struct iommu_table_group *table_group)
2633{
2634 struct pnv_ioda_pe *npe = NULL;
2635 int ret = iommu_group_for_each_dev(table_group->group, &npe,
2636 gpe_table_group_to_npe_cb);
2637
2638 BUG_ON(!ret || !npe);
2639
2640 return npe;
2641}
2642
2643static long pnv_pci_ioda2_npu_set_window(struct iommu_table_group *table_group,
2644 int num, struct iommu_table *tbl)
2645{
2646 long ret = pnv_pci_ioda2_set_window(table_group, num, tbl);
2647
2648 if (ret)
2649 return ret;
2650
2651 ret = pnv_npu_set_window(gpe_table_group_to_npe(table_group), num, tbl);
2652 if (ret)
2653 pnv_pci_ioda2_unset_window(table_group, num);
2654
2655 return ret;
2656}
2657
2658static long pnv_pci_ioda2_npu_unset_window(
2659 struct iommu_table_group *table_group,
2660 int num)
2661{
2662 long ret = pnv_pci_ioda2_unset_window(table_group, num);
2663
2664 if (ret)
2665 return ret;
2666
2667 return pnv_npu_unset_window(gpe_table_group_to_npe(table_group), num);
2668}
2669
2670static void pnv_ioda2_npu_take_ownership(struct iommu_table_group *table_group)
2671{
2672 /*
2673 * Detach NPU first as pnv_ioda2_take_ownership() will destroy
2674 * the iommu_table if 32bit DMA is enabled.
2675 */
2676 pnv_npu_take_ownership(gpe_table_group_to_npe(table_group));
2677 pnv_ioda2_take_ownership(table_group);
2678}
2679
2680static struct iommu_table_group_ops pnv_pci_ioda2_npu_ops = {
2681 .get_table_size = pnv_pci_ioda2_get_table_size,
2682 .create_table = pnv_pci_ioda2_create_table,
2683 .set_window = pnv_pci_ioda2_npu_set_window,
2684 .unset_window = pnv_pci_ioda2_npu_unset_window,
2685 .take_ownership = pnv_ioda2_npu_take_ownership,
2686 .release_ownership = pnv_ioda2_release_ownership,
2687};
2688
2689static void pnv_pci_ioda_setup_iommu_api(void)
2690{
2691 struct pci_controller *hose, *tmp;
2692 struct pnv_phb *phb;
2693 struct pnv_ioda_pe *pe, *gpe;
2694
2695 /*
2696 * Now we have all PHBs discovered, time to add NPU devices to
2697 * the corresponding IOMMU groups.
2698 */
2699 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
2700 phb = hose->private_data;
2701
2702 if (phb->type != PNV_PHB_NPU)
2703 continue;
2704
2705 list_for_each_entry(pe, &phb->ioda.pe_list, list) {
2706 gpe = pnv_pci_npu_setup_iommu(pe);
2707 if (gpe)
2708 gpe->table_group.ops = &pnv_pci_ioda2_npu_ops;
2709 }
2710 }
2711}
2712#else /* !CONFIG_IOMMU_API */
2713static void pnv_pci_ioda_setup_iommu_api(void) { };
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002714#endif
2715
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002716static __be64 *pnv_pci_ioda2_table_do_alloc_pages(int nid, unsigned shift,
2717 unsigned levels, unsigned long limit,
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002718 unsigned long *current_offset, unsigned long *total_allocated)
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002719{
2720 struct page *tce_mem = NULL;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002721 __be64 *addr, *tmp;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002722 unsigned order = max_t(unsigned, shift, PAGE_SHIFT) - PAGE_SHIFT;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002723 unsigned long allocated = 1UL << (order + PAGE_SHIFT);
2724 unsigned entries = 1UL << (shift - 3);
2725 long i;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002726
2727 tce_mem = alloc_pages_node(nid, GFP_KERNEL, order);
2728 if (!tce_mem) {
2729 pr_err("Failed to allocate a TCE memory, order=%d\n", order);
2730 return NULL;
2731 }
2732 addr = page_address(tce_mem);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002733 memset(addr, 0, allocated);
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002734 *total_allocated += allocated;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002735
2736 --levels;
2737 if (!levels) {
2738 *current_offset += allocated;
2739 return addr;
2740 }
2741
2742 for (i = 0; i < entries; ++i) {
2743 tmp = pnv_pci_ioda2_table_do_alloc_pages(nid, shift,
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002744 levels, limit, current_offset, total_allocated);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002745 if (!tmp)
2746 break;
2747
2748 addr[i] = cpu_to_be64(__pa(tmp) |
2749 TCE_PCI_READ | TCE_PCI_WRITE);
2750
2751 if (*current_offset >= limit)
2752 break;
2753 }
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002754
2755 return addr;
2756}
2757
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002758static void pnv_pci_ioda2_table_do_free_pages(__be64 *addr,
2759 unsigned long size, unsigned level);
2760
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002761static long pnv_pci_ioda2_table_alloc_pages(int nid, __u64 bus_offset,
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002762 __u32 page_shift, __u64 window_size, __u32 levels,
2763 struct iommu_table *tbl)
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002764{
2765 void *addr;
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002766 unsigned long offset = 0, level_shift, total_allocated = 0;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002767 const unsigned window_shift = ilog2(window_size);
2768 unsigned entries_shift = window_shift - page_shift;
2769 unsigned table_shift = max_t(unsigned, entries_shift + 3, PAGE_SHIFT);
2770 const unsigned long tce_table_size = 1UL << table_shift;
2771
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002772 if (!levels || (levels > POWERNV_IOMMU_MAX_LEVELS))
2773 return -EINVAL;
2774
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002775 if ((window_size > memory_hotplug_max()) || !is_power_of_2(window_size))
2776 return -EINVAL;
2777
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002778 /* Adjust direct table size from window_size and levels */
2779 entries_shift = (entries_shift + levels - 1) / levels;
2780 level_shift = entries_shift + 3;
2781 level_shift = max_t(unsigned, level_shift, PAGE_SHIFT);
2782
Alexey Kardashevskiy7aafac12017-02-22 15:43:59 +11002783 if ((level_shift - 3) * levels + page_shift >= 60)
2784 return -EINVAL;
2785
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002786 /* Allocate TCE table */
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002787 addr = pnv_pci_ioda2_table_do_alloc_pages(nid, level_shift,
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002788 levels, tce_table_size, &offset, &total_allocated);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002789
2790 /* addr==NULL means that the first level allocation failed */
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002791 if (!addr)
2792 return -ENOMEM;
2793
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002794 /*
2795 * First level was allocated but some lower level failed as
2796 * we did not allocate as much as we wanted,
2797 * release partially allocated table.
2798 */
2799 if (offset < tce_table_size) {
2800 pnv_pci_ioda2_table_do_free_pages(addr,
2801 1ULL << (level_shift - 3), levels - 1);
2802 return -ENOMEM;
2803 }
2804
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002805 /* Setup linux iommu table */
2806 pnv_pci_setup_iommu_table(tbl, addr, tce_table_size, bus_offset,
2807 page_shift);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002808 tbl->it_level_size = 1ULL << (level_shift - 3);
2809 tbl->it_indirect_levels = levels - 1;
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002810 tbl->it_allocated_size = total_allocated;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002811
2812 pr_devel("Created TCE table: ws=%08llx ts=%lx @%08llx\n",
2813 window_size, tce_table_size, bus_offset);
2814
2815 return 0;
2816}
2817
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002818static void pnv_pci_ioda2_table_do_free_pages(__be64 *addr,
2819 unsigned long size, unsigned level)
2820{
2821 const unsigned long addr_ul = (unsigned long) addr &
2822 ~(TCE_PCI_READ | TCE_PCI_WRITE);
2823
2824 if (level) {
2825 long i;
2826 u64 *tmp = (u64 *) addr_ul;
2827
2828 for (i = 0; i < size; ++i) {
2829 unsigned long hpa = be64_to_cpu(tmp[i]);
2830
2831 if (!(hpa & (TCE_PCI_READ | TCE_PCI_WRITE)))
2832 continue;
2833
2834 pnv_pci_ioda2_table_do_free_pages(__va(hpa), size,
2835 level - 1);
2836 }
2837 }
2838
2839 free_pages(addr_ul, get_order(size << 3));
2840}
2841
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002842static void pnv_pci_ioda2_table_free_pages(struct iommu_table *tbl)
2843{
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002844 const unsigned long size = tbl->it_indirect_levels ?
2845 tbl->it_level_size : tbl->it_size;
2846
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002847 if (!tbl->it_size)
2848 return;
2849
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002850 pnv_pci_ioda2_table_do_free_pages((__be64 *)tbl->it_base, size,
2851 tbl->it_indirect_levels);
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002852}
2853
Gavin Shan373f5652013-04-25 19:21:01 +00002854static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
2855 struct pnv_ioda_pe *pe)
2856{
Gavin Shan373f5652013-04-25 19:21:01 +00002857 int64_t rc;
2858
Gavin Shanccd1c192016-05-20 16:41:31 +10002859 if (!pnv_pci_ioda_pe_dma_weight(pe))
2860 return;
2861
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002862 /* TVE #1 is selected by PCI address bit 59 */
2863 pe->tce_bypass_base = 1ull << 59;
2864
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10002865 iommu_register_group(&pe->table_group, phb->hose->global_number,
2866 pe->pe_number);
Alexey Kardashevskiyc5773822015-06-05 16:34:55 +10002867
Gavin Shan373f5652013-04-25 19:21:01 +00002868 /* The PE will reserve all possible 32-bits space */
Gavin Shan373f5652013-04-25 19:21:01 +00002869 pe_info(pe, "Setting up 32-bit TCE table at 0..%08x\n",
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002870 phb->ioda.m32_pci_base);
Gavin Shan373f5652013-04-25 19:21:01 +00002871
Alexey Kardashevskiye5aad1e2015-06-05 16:35:16 +10002872 /* Setup linux iommu table */
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002873 pe->table_group.tce32_start = 0;
2874 pe->table_group.tce32_size = phb->ioda.m32_pci_base;
2875 pe->table_group.max_dynamic_windows_supported =
2876 IOMMU_TABLE_GROUP_MAX_TABLES;
2877 pe->table_group.max_levels = POWERNV_IOMMU_MAX_LEVELS;
2878 pe->table_group.pgsizes = SZ_4K | SZ_64K | SZ_16M;
Alexey Kardashevskiye5aad1e2015-06-05 16:35:16 +10002879#ifdef CONFIG_IOMMU_API
2880 pe->table_group.ops = &pnv_pci_ioda2_ops;
2881#endif
2882
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002883 rc = pnv_pci_ioda2_setup_default_config(pe);
Gavin Shan801846d2016-05-03 15:41:34 +10002884 if (rc)
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002885 return;
Gavin Shan373f5652013-04-25 19:21:01 +00002886
Alexey Kardashevskiy20f13b92017-02-21 13:40:20 +11002887 if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11002888 pnv_ioda_setup_bus_dma(pe, pe->pbus, true);
Gavin Shan373f5652013-04-25 19:21:01 +00002889}
2890
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002891#ifdef CONFIG_PCI_MSI
Suresh Warrier4ee11c12016-08-19 15:35:49 +10002892int64_t pnv_opal_pci_msi_eoi(struct irq_chip *chip, unsigned int hw_irq)
Gavin Shan137436c2013-04-25 19:20:59 +00002893{
Gavin Shan137436c2013-04-25 19:20:59 +00002894 struct pnv_phb *phb = container_of(chip, struct pnv_phb,
2895 ioda.irq_chip);
Gavin Shan137436c2013-04-25 19:20:59 +00002896
Suresh Warrier4ee11c12016-08-19 15:35:49 +10002897 return opal_pci_msi_eoi(phb->opal_id, hw_irq);
2898}
2899
2900static void pnv_ioda2_msi_eoi(struct irq_data *d)
2901{
2902 int64_t rc;
2903 unsigned int hw_irq = (unsigned int)irqd_to_hwirq(d);
2904 struct irq_chip *chip = irq_data_get_irq_chip(d);
2905
2906 rc = pnv_opal_pci_msi_eoi(chip, hw_irq);
Gavin Shan137436c2013-04-25 19:20:59 +00002907 WARN_ON_ONCE(rc);
2908
2909 icp_native_eoi(d);
2910}
2911
Ian Munsiefd9a1c22014-10-08 19:54:55 +11002912
Ian Munsief4568342016-07-14 07:17:00 +10002913void pnv_set_msi_irq_chip(struct pnv_phb *phb, unsigned int virq)
Ian Munsiefd9a1c22014-10-08 19:54:55 +11002914{
2915 struct irq_data *idata;
2916 struct irq_chip *ichip;
2917
Benjamin Herrenschmidtfb111332016-07-08 16:37:09 +10002918 /* The MSI EOI OPAL call is only needed on PHB3 */
2919 if (phb->model != PNV_PHB_MODEL_PHB3)
Ian Munsiefd9a1c22014-10-08 19:54:55 +11002920 return;
2921
2922 if (!phb->ioda.irq_chip_init) {
2923 /*
2924 * First time we setup an MSI IRQ, we need to setup the
2925 * corresponding IRQ chip to route correctly.
2926 */
2927 idata = irq_get_irq_data(virq);
2928 ichip = irq_data_get_irq_chip(idata);
2929 phb->ioda.irq_chip_init = 1;
2930 phb->ioda.irq_chip = *ichip;
2931 phb->ioda.irq_chip.irq_eoi = pnv_ioda2_msi_eoi;
2932 }
2933 irq_set_chip(virq, &phb->ioda.irq_chip);
2934}
2935
Suresh Warrier4ee11c12016-08-19 15:35:49 +10002936/*
2937 * Returns true iff chip is something that we could call
2938 * pnv_opal_pci_msi_eoi for.
2939 */
2940bool is_pnv_opal_msi(struct irq_chip *chip)
2941{
2942 return chip->irq_eoi == pnv_ioda2_msi_eoi;
2943}
2944EXPORT_SYMBOL_GPL(is_pnv_opal_msi);
2945
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002946static int pnv_pci_ioda_msi_setup(struct pnv_phb *phb, struct pci_dev *dev,
Gavin Shan137436c2013-04-25 19:20:59 +00002947 unsigned int hwirq, unsigned int virq,
2948 unsigned int is_64, struct msi_msg *msg)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002949{
2950 struct pnv_ioda_pe *pe = pnv_ioda_get_pe(dev);
2951 unsigned int xive_num = hwirq - phb->msi_base;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002952 __be32 data;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002953 int rc;
2954
2955 /* No PE assigned ? bail out ... no MSI for you ! */
2956 if (pe == NULL)
2957 return -ENXIO;
2958
2959 /* Check if we have an MVE */
2960 if (pe->mve_number < 0)
2961 return -ENXIO;
2962
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00002963 /* Force 32-bit MSI on some broken devices */
Benjamin Herrenschmidt36074382014-10-07 16:12:36 +11002964 if (dev->no_64bit_msi)
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00002965 is_64 = 0;
2966
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002967 /* Assign XIVE to PE */
2968 rc = opal_pci_set_xive_pe(phb->opal_id, pe->pe_number, xive_num);
2969 if (rc) {
2970 pr_warn("%s: OPAL error %d setting XIVE %d PE\n",
2971 pci_name(dev), rc, xive_num);
2972 return -EIO;
2973 }
2974
2975 if (is_64) {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002976 __be64 addr64;
2977
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002978 rc = opal_get_msi_64(phb->opal_id, pe->mve_number, xive_num, 1,
2979 &addr64, &data);
2980 if (rc) {
2981 pr_warn("%s: OPAL error %d getting 64-bit MSI data\n",
2982 pci_name(dev), rc);
2983 return -EIO;
2984 }
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002985 msg->address_hi = be64_to_cpu(addr64) >> 32;
2986 msg->address_lo = be64_to_cpu(addr64) & 0xfffffffful;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002987 } else {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002988 __be32 addr32;
2989
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002990 rc = opal_get_msi_32(phb->opal_id, pe->mve_number, xive_num, 1,
2991 &addr32, &data);
2992 if (rc) {
2993 pr_warn("%s: OPAL error %d getting 32-bit MSI data\n",
2994 pci_name(dev), rc);
2995 return -EIO;
2996 }
2997 msg->address_hi = 0;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002998 msg->address_lo = be32_to_cpu(addr32);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002999 }
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003000 msg->data = be32_to_cpu(data);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003001
Ian Munsief4568342016-07-14 07:17:00 +10003002 pnv_set_msi_irq_chip(phb, virq);
Gavin Shan137436c2013-04-25 19:20:59 +00003003
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003004 pr_devel("%s: %s-bit MSI on hwirq %x (xive #%d),"
Russell Currey1f52f172016-11-16 14:02:15 +11003005 " address=%x_%08x data=%x PE# %x\n",
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003006 pci_name(dev), is_64 ? "64" : "32", hwirq, xive_num,
3007 msg->address_hi, msg->address_lo, data, pe->pe_number);
3008
3009 return 0;
3010}
3011
3012static void pnv_pci_init_ioda_msis(struct pnv_phb *phb)
3013{
Gavin Shanfb1b55d2013-03-05 21:12:37 +00003014 unsigned int count;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003015 const __be32 *prop = of_get_property(phb->hose->dn,
3016 "ibm,opal-msi-ranges", NULL);
3017 if (!prop) {
3018 /* BML Fallback */
3019 prop = of_get_property(phb->hose->dn, "msi-ranges", NULL);
3020 }
3021 if (!prop)
3022 return;
3023
3024 phb->msi_base = be32_to_cpup(prop);
Gavin Shanfb1b55d2013-03-05 21:12:37 +00003025 count = be32_to_cpup(prop + 1);
3026 if (msi_bitmap_alloc(&phb->msi_bmp, count, phb->hose->dn)) {
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003027 pr_err("PCI %d: Failed to allocate MSI bitmap !\n",
3028 phb->hose->global_number);
3029 return;
3030 }
Gavin Shanfb1b55d2013-03-05 21:12:37 +00003031
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003032 phb->msi_setup = pnv_pci_ioda_msi_setup;
3033 phb->msi32_support = 1;
3034 pr_info(" Allocated bitmap for %d MSIs (base IRQ 0x%x)\n",
Gavin Shanfb1b55d2013-03-05 21:12:37 +00003035 count, phb->msi_base);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003036}
3037#else
3038static void pnv_pci_init_ioda_msis(struct pnv_phb *phb) { }
3039#endif /* CONFIG_PCI_MSI */
3040
Wei Yang6e628c72015-03-25 16:23:55 +08003041#ifdef CONFIG_PCI_IOV
3042static void pnv_pci_ioda_fixup_iov_resources(struct pci_dev *pdev)
3043{
Wei Yangf2dd0af2015-10-22 09:22:17 +08003044 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3045 struct pnv_phb *phb = hose->private_data;
3046 const resource_size_t gate = phb->ioda.m64_segsize >> 2;
Wei Yang6e628c72015-03-25 16:23:55 +08003047 struct resource *res;
3048 int i;
Wei Yangdfcc8d42015-10-22 09:22:18 +08003049 resource_size_t size, total_vf_bar_sz;
Wei Yang6e628c72015-03-25 16:23:55 +08003050 struct pci_dn *pdn;
Wei Yang5b88ec22015-03-25 16:23:58 +08003051 int mul, total_vfs;
Wei Yang6e628c72015-03-25 16:23:55 +08003052
3053 if (!pdev->is_physfn || pdev->is_added)
3054 return;
3055
Wei Yang6e628c72015-03-25 16:23:55 +08003056 pdn = pci_get_pdn(pdev);
3057 pdn->vfs_expanded = 0;
Wei Yangee8222f2015-10-22 09:22:16 +08003058 pdn->m64_single_mode = false;
Wei Yang6e628c72015-03-25 16:23:55 +08003059
Wei Yang5b88ec22015-03-25 16:23:58 +08003060 total_vfs = pci_sriov_get_totalvfs(pdev);
Gavin Shan92b8f132016-05-03 15:41:24 +10003061 mul = phb->ioda.total_pe_num;
Wei Yangdfcc8d42015-10-22 09:22:18 +08003062 total_vf_bar_sz = 0;
Wei Yang5b88ec22015-03-25 16:23:58 +08003063
3064 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
3065 res = &pdev->resource[i + PCI_IOV_RESOURCES];
3066 if (!res->flags || res->parent)
3067 continue;
Russell Curreyb79331a2016-09-14 16:37:17 +10003068 if (!pnv_pci_is_m64_flags(res->flags)) {
Wei Yangb0331852015-10-22 09:22:14 +08003069 dev_warn(&pdev->dev, "Don't support SR-IOV with"
3070 " non M64 VF BAR%d: %pR. \n",
Wei Yang5b88ec22015-03-25 16:23:58 +08003071 i, res);
Wei Yangb0331852015-10-22 09:22:14 +08003072 goto truncate_iov;
Wei Yang5b88ec22015-03-25 16:23:58 +08003073 }
3074
Wei Yangdfcc8d42015-10-22 09:22:18 +08003075 total_vf_bar_sz += pci_iov_resource_size(pdev,
3076 i + PCI_IOV_RESOURCES);
Wei Yang5b88ec22015-03-25 16:23:58 +08003077
Wei Yangf2dd0af2015-10-22 09:22:17 +08003078 /*
3079 * If bigger than quarter of M64 segment size, just round up
3080 * power of two.
3081 *
3082 * Generally, one M64 BAR maps one IOV BAR. To avoid conflict
3083 * with other devices, IOV BAR size is expanded to be
3084 * (total_pe * VF_BAR_size). When VF_BAR_size is half of M64
3085 * segment size , the expanded size would equal to half of the
3086 * whole M64 space size, which will exhaust the M64 Space and
3087 * limit the system flexibility. This is a design decision to
3088 * set the boundary to quarter of the M64 segment size.
3089 */
Wei Yangdfcc8d42015-10-22 09:22:18 +08003090 if (total_vf_bar_sz > gate) {
Wei Yang5b88ec22015-03-25 16:23:58 +08003091 mul = roundup_pow_of_two(total_vfs);
Wei Yangdfcc8d42015-10-22 09:22:18 +08003092 dev_info(&pdev->dev,
3093 "VF BAR Total IOV size %llx > %llx, roundup to %d VFs\n",
3094 total_vf_bar_sz, gate, mul);
Wei Yangee8222f2015-10-22 09:22:16 +08003095 pdn->m64_single_mode = true;
Wei Yang5b88ec22015-03-25 16:23:58 +08003096 break;
3097 }
3098 }
3099
Wei Yang6e628c72015-03-25 16:23:55 +08003100 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
3101 res = &pdev->resource[i + PCI_IOV_RESOURCES];
3102 if (!res->flags || res->parent)
3103 continue;
Wei Yang6e628c72015-03-25 16:23:55 +08003104
Wei Yang6e628c72015-03-25 16:23:55 +08003105 size = pci_iov_resource_size(pdev, i + PCI_IOV_RESOURCES);
Wei Yangee8222f2015-10-22 09:22:16 +08003106 /*
3107 * On PHB3, the minimum size alignment of M64 BAR in single
3108 * mode is 32MB.
3109 */
3110 if (pdn->m64_single_mode && (size < SZ_32M))
3111 goto truncate_iov;
3112 dev_dbg(&pdev->dev, " Fixing VF BAR%d: %pR to\n", i, res);
Wei Yang5b88ec22015-03-25 16:23:58 +08003113 res->end = res->start + size * mul - 1;
Wei Yang6e628c72015-03-25 16:23:55 +08003114 dev_dbg(&pdev->dev, " %pR\n", res);
3115 dev_info(&pdev->dev, "VF BAR%d: %pR (expanded to %d VFs for PE alignment)",
Wei Yang5b88ec22015-03-25 16:23:58 +08003116 i, res, mul);
Wei Yang6e628c72015-03-25 16:23:55 +08003117 }
Wei Yang5b88ec22015-03-25 16:23:58 +08003118 pdn->vfs_expanded = mul;
Wei Yangb0331852015-10-22 09:22:14 +08003119
3120 return;
3121
3122truncate_iov:
3123 /* To save MMIO space, IOV BAR is truncated. */
3124 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
3125 res = &pdev->resource[i + PCI_IOV_RESOURCES];
3126 res->flags = 0;
3127 res->end = res->start - 1;
3128 }
Wei Yang6e628c72015-03-25 16:23:55 +08003129}
3130#endif /* CONFIG_PCI_IOV */
3131
Gavin Shan23e79422016-05-03 15:41:27 +10003132static void pnv_ioda_setup_pe_res(struct pnv_ioda_pe *pe,
3133 struct resource *res)
3134{
3135 struct pnv_phb *phb = pe->phb;
3136 struct pci_bus_region region;
3137 int index;
3138 int64_t rc;
3139
3140 if (!res || !res->flags || res->start > res->end)
3141 return;
3142
3143 if (res->flags & IORESOURCE_IO) {
3144 region.start = res->start - phb->ioda.io_pci_base;
3145 region.end = res->end - phb->ioda.io_pci_base;
3146 index = region.start / phb->ioda.io_segsize;
3147
3148 while (index < phb->ioda.total_pe_num &&
3149 region.start <= region.end) {
3150 phb->ioda.io_segmap[index] = pe->pe_number;
3151 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3152 pe->pe_number, OPAL_IO_WINDOW_TYPE, 0, index);
3153 if (rc != OPAL_SUCCESS) {
Russell Currey1f52f172016-11-16 14:02:15 +11003154 pr_err("%s: Error %lld mapping IO segment#%d to PE#%x\n",
Gavin Shan23e79422016-05-03 15:41:27 +10003155 __func__, rc, index, pe->pe_number);
3156 break;
3157 }
3158
3159 region.start += phb->ioda.io_segsize;
3160 index++;
3161 }
3162 } else if ((res->flags & IORESOURCE_MEM) &&
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +10003163 !pnv_pci_is_m64(phb, res)) {
Gavin Shan23e79422016-05-03 15:41:27 +10003164 region.start = res->start -
3165 phb->hose->mem_offset[0] -
3166 phb->ioda.m32_pci_base;
3167 region.end = res->end -
3168 phb->hose->mem_offset[0] -
3169 phb->ioda.m32_pci_base;
3170 index = region.start / phb->ioda.m32_segsize;
3171
3172 while (index < phb->ioda.total_pe_num &&
3173 region.start <= region.end) {
3174 phb->ioda.m32_segmap[index] = pe->pe_number;
3175 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3176 pe->pe_number, OPAL_M32_WINDOW_TYPE, 0, index);
3177 if (rc != OPAL_SUCCESS) {
Russell Currey1f52f172016-11-16 14:02:15 +11003178 pr_err("%s: Error %lld mapping M32 segment#%d to PE#%x",
Gavin Shan23e79422016-05-03 15:41:27 +10003179 __func__, rc, index, pe->pe_number);
3180 break;
3181 }
3182
3183 region.start += phb->ioda.m32_segsize;
3184 index++;
3185 }
3186 }
3187}
3188
Gavin Shan11685be2012-08-20 03:49:16 +00003189/*
3190 * This function is supposed to be called on basis of PE from top
3191 * to bottom style. So the the I/O or MMIO segment assigned to
Masahiro Yamada03671052017-02-27 14:29:28 -08003192 * parent PE could be overridden by its child PEs if necessary.
Gavin Shan11685be2012-08-20 03:49:16 +00003193 */
Gavin Shan23e79422016-05-03 15:41:27 +10003194static void pnv_ioda_setup_pe_seg(struct pnv_ioda_pe *pe)
Gavin Shan11685be2012-08-20 03:49:16 +00003195{
Gavin Shan69d733e2016-05-03 15:41:28 +10003196 struct pci_dev *pdev;
Gavin Shan23e79422016-05-03 15:41:27 +10003197 int i;
Gavin Shan11685be2012-08-20 03:49:16 +00003198
3199 /*
3200 * NOTE: We only care PCI bus based PE for now. For PCI
3201 * device based PE, for example SRIOV sensitive VF should
3202 * be figured out later.
3203 */
3204 BUG_ON(!(pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL)));
3205
Gavin Shan69d733e2016-05-03 15:41:28 +10003206 list_for_each_entry(pdev, &pe->pbus->devices, bus_list) {
3207 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
3208 pnv_ioda_setup_pe_res(pe, &pdev->resource[i]);
3209
3210 /*
3211 * If the PE contains all subordinate PCI buses, the
3212 * windows of the child bridges should be mapped to
3213 * the PE as well.
3214 */
3215 if (!(pe->flags & PNV_IODA_PE_BUS_ALL) || !pci_is_bridge(pdev))
3216 continue;
3217 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
3218 pnv_ioda_setup_pe_res(pe,
3219 &pdev->resource[PCI_BRIDGE_RESOURCES + i]);
3220 }
Gavin Shan11685be2012-08-20 03:49:16 +00003221}
3222
Russell Currey98b665d2016-07-28 15:05:03 +10003223#ifdef CONFIG_DEBUG_FS
3224static int pnv_pci_diag_data_set(void *data, u64 val)
3225{
3226 struct pci_controller *hose;
3227 struct pnv_phb *phb;
3228 s64 ret;
3229
3230 if (val != 1ULL)
3231 return -EINVAL;
3232
3233 hose = (struct pci_controller *)data;
3234 if (!hose || !hose->private_data)
3235 return -ENODEV;
3236
3237 phb = hose->private_data;
3238
3239 /* Retrieve the diag data from firmware */
Russell Currey5cb1f8f2017-06-14 14:19:59 +10003240 ret = opal_pci_get_phb_diag_data2(phb->opal_id, phb->diag_data,
3241 phb->diag_data_size);
Russell Currey98b665d2016-07-28 15:05:03 +10003242 if (ret != OPAL_SUCCESS)
3243 return -EIO;
3244
3245 /* Print the diag data to the kernel log */
Russell Currey5cb1f8f2017-06-14 14:19:59 +10003246 pnv_pci_dump_phb_diag_data(phb->hose, phb->diag_data);
Russell Currey98b665d2016-07-28 15:05:03 +10003247 return 0;
3248}
3249
3250DEFINE_SIMPLE_ATTRIBUTE(pnv_pci_diag_data_fops, NULL,
3251 pnv_pci_diag_data_set, "%llu\n");
3252
3253#endif /* CONFIG_DEBUG_FS */
3254
Gavin Shan37c367f2013-06-20 18:13:25 +08003255static void pnv_pci_ioda_create_dbgfs(void)
3256{
3257#ifdef CONFIG_DEBUG_FS
3258 struct pci_controller *hose, *tmp;
3259 struct pnv_phb *phb;
3260 char name[16];
3261
3262 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
3263 phb = hose->private_data;
3264
Gavin Shanccd1c192016-05-20 16:41:31 +10003265 /* Notify initialization of PHB done */
3266 phb->initialized = 1;
3267
Gavin Shan37c367f2013-06-20 18:13:25 +08003268 sprintf(name, "PCI%04x", hose->global_number);
3269 phb->dbgfs = debugfs_create_dir(name, powerpc_debugfs_root);
Russell Currey98b665d2016-07-28 15:05:03 +10003270 if (!phb->dbgfs) {
Gavin Shan37c367f2013-06-20 18:13:25 +08003271 pr_warning("%s: Error on creating debugfs on PHB#%x\n",
3272 __func__, hose->global_number);
Russell Currey98b665d2016-07-28 15:05:03 +10003273 continue;
3274 }
3275
3276 debugfs_create_file("dump_diag_regs", 0200, phb->dbgfs, hose,
3277 &pnv_pci_diag_data_fops);
Gavin Shan37c367f2013-06-20 18:13:25 +08003278 }
3279#endif /* CONFIG_DEBUG_FS */
3280}
3281
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08003282static void pnv_pci_ioda_fixup(void)
Gavin Shanfb446ad2012-08-20 03:49:14 +00003283{
3284 pnv_pci_ioda_setup_PEs();
Gavin Shanccd1c192016-05-20 16:41:31 +10003285 pnv_pci_ioda_setup_iommu_api();
Gavin Shan37c367f2013-06-20 18:13:25 +08003286 pnv_pci_ioda_create_dbgfs();
3287
Gavin Shane9cc17d2013-06-20 13:21:14 +08003288#ifdef CONFIG_EEH
Gavin Shane9cc17d2013-06-20 13:21:14 +08003289 eeh_init();
Mike Qiudadcd6d2014-06-26 02:58:47 -04003290 eeh_addr_cache_build();
Gavin Shane9cc17d2013-06-20 13:21:14 +08003291#endif
Gavin Shanfb446ad2012-08-20 03:49:14 +00003292}
3293
Gavin Shan271fd032012-09-11 16:59:47 -06003294/*
3295 * Returns the alignment for I/O or memory windows for P2P
3296 * bridges. That actually depends on how PEs are segmented.
3297 * For now, we return I/O or M32 segment size for PE sensitive
3298 * P2P bridges. Otherwise, the default values (4KiB for I/O,
3299 * 1MiB for memory) will be returned.
3300 *
3301 * The current PCI bus might be put into one PE, which was
3302 * create against the parent PCI bridge. For that case, we
3303 * needn't enlarge the alignment so that we can save some
3304 * resources.
3305 */
3306static resource_size_t pnv_pci_window_alignment(struct pci_bus *bus,
3307 unsigned long type)
3308{
3309 struct pci_dev *bridge;
3310 struct pci_controller *hose = pci_bus_to_host(bus);
3311 struct pnv_phb *phb = hose->private_data;
3312 int num_pci_bridges = 0;
3313
3314 bridge = bus->self;
3315 while (bridge) {
3316 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE) {
3317 num_pci_bridges++;
3318 if (num_pci_bridges >= 2)
3319 return 1;
3320 }
3321
3322 bridge = bridge->bus->self;
3323 }
3324
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +10003325 /*
3326 * We fall back to M32 if M64 isn't supported. We enforce the M64
3327 * alignment for any 64-bit resource, PCIe doesn't care and
3328 * bridges only do 64-bit prefetchable anyway.
3329 */
Russell Curreyb79331a2016-09-14 16:37:17 +10003330 if (phb->ioda.m64_segsize && pnv_pci_is_m64_flags(type))
Guo Chao262af552014-07-21 14:42:30 +10003331 return phb->ioda.m64_segsize;
Gavin Shan271fd032012-09-11 16:59:47 -06003332 if (type & IORESOURCE_MEM)
3333 return phb->ioda.m32_segsize;
3334
3335 return phb->ioda.io_segsize;
3336}
3337
Gavin Shan40e2a472016-05-20 16:41:33 +10003338/*
3339 * We are updating root port or the upstream port of the
3340 * bridge behind the root port with PHB's windows in order
3341 * to accommodate the changes on required resources during
3342 * PCI (slot) hotplug, which is connected to either root
3343 * port or the downstream ports of PCIe switch behind the
3344 * root port.
3345 */
3346static void pnv_pci_fixup_bridge_resources(struct pci_bus *bus,
3347 unsigned long type)
3348{
3349 struct pci_controller *hose = pci_bus_to_host(bus);
3350 struct pnv_phb *phb = hose->private_data;
3351 struct pci_dev *bridge = bus->self;
3352 struct resource *r, *w;
3353 bool msi_region = false;
3354 int i;
3355
3356 /* Check if we need apply fixup to the bridge's windows */
3357 if (!pci_is_root_bus(bridge->bus) &&
3358 !pci_is_root_bus(bridge->bus->self->bus))
3359 return;
3360
3361 /* Fixup the resources */
3362 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
3363 r = &bridge->resource[PCI_BRIDGE_RESOURCES + i];
3364 if (!r->flags || !r->parent)
3365 continue;
3366
3367 w = NULL;
3368 if (r->flags & type & IORESOURCE_IO)
3369 w = &hose->io_resource;
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +10003370 else if (pnv_pci_is_m64(phb, r) &&
Gavin Shan40e2a472016-05-20 16:41:33 +10003371 (type & IORESOURCE_PREFETCH) &&
3372 phb->ioda.m64_segsize)
3373 w = &hose->mem_resources[1];
3374 else if (r->flags & type & IORESOURCE_MEM) {
3375 w = &hose->mem_resources[0];
3376 msi_region = true;
3377 }
3378
3379 r->start = w->start;
3380 r->end = w->end;
3381
3382 /* The 64KB 32-bits MSI region shouldn't be included in
3383 * the 32-bits bridge window. Otherwise, we can see strange
3384 * issues. One of them is EEH error observed on Garrison.
3385 *
3386 * Exclude top 1MB region which is the minimal alignment of
3387 * 32-bits bridge window.
3388 */
3389 if (msi_region) {
3390 r->end += 0x10000;
3391 r->end -= 0x100000;
3392 }
3393 }
3394}
3395
Gavin Shanccd1c192016-05-20 16:41:31 +10003396static void pnv_pci_setup_bridge(struct pci_bus *bus, unsigned long type)
3397{
3398 struct pci_controller *hose = pci_bus_to_host(bus);
3399 struct pnv_phb *phb = hose->private_data;
3400 struct pci_dev *bridge = bus->self;
3401 struct pnv_ioda_pe *pe;
3402 bool all = (pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE);
3403
Gavin Shan40e2a472016-05-20 16:41:33 +10003404 /* Extend bridge's windows if necessary */
3405 pnv_pci_fixup_bridge_resources(bus, type);
3406
Gavin Shan63803c32016-05-20 16:41:32 +10003407 /* The PE for root bus should be realized before any one else */
3408 if (!phb->ioda.root_pe_populated) {
3409 pe = pnv_ioda_setup_bus_PE(phb->hose->bus, false);
3410 if (pe) {
3411 phb->ioda.root_pe_idx = pe->pe_number;
3412 phb->ioda.root_pe_populated = true;
3413 }
3414 }
3415
Gavin Shanccd1c192016-05-20 16:41:31 +10003416 /* Don't assign PE to PCI bus, which doesn't have subordinate devices */
3417 if (list_empty(&bus->devices))
3418 return;
3419
3420 /* Reserve PEs according to used M64 resources */
3421 if (phb->reserve_m64_pe)
3422 phb->reserve_m64_pe(bus, NULL, all);
3423
3424 /*
3425 * Assign PE. We might run here because of partial hotplug.
3426 * For the case, we just pick up the existing PE and should
3427 * not allocate resources again.
3428 */
3429 pe = pnv_ioda_setup_bus_PE(bus, all);
3430 if (!pe)
3431 return;
3432
3433 pnv_ioda_setup_pe_seg(pe);
3434 switch (phb->type) {
3435 case PNV_PHB_IODA1:
3436 pnv_pci_ioda1_setup_dma_pe(phb, pe);
3437 break;
3438 case PNV_PHB_IODA2:
3439 pnv_pci_ioda2_setup_dma_pe(phb, pe);
3440 break;
3441 default:
Russell Currey1f52f172016-11-16 14:02:15 +11003442 pr_warn("%s: No DMA for PHB#%x (type %d)\n",
Gavin Shanccd1c192016-05-20 16:41:31 +10003443 __func__, phb->hose->global_number, phb->type);
3444 }
3445}
3446
Yongji Xie38274632017-04-10 19:58:13 +08003447static resource_size_t pnv_pci_default_alignment(void)
3448{
3449 return PAGE_SIZE;
3450}
3451
Wei Yang5350ab32015-03-25 16:23:56 +08003452#ifdef CONFIG_PCI_IOV
3453static resource_size_t pnv_pci_iov_resource_alignment(struct pci_dev *pdev,
3454 int resno)
3455{
Wei Yangee8222f2015-10-22 09:22:16 +08003456 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3457 struct pnv_phb *phb = hose->private_data;
Wei Yang5350ab32015-03-25 16:23:56 +08003458 struct pci_dn *pdn = pci_get_pdn(pdev);
Wei Yang7fbe7a92015-10-22 09:22:15 +08003459 resource_size_t align;
Wei Yang5350ab32015-03-25 16:23:56 +08003460
Wei Yang7fbe7a92015-10-22 09:22:15 +08003461 /*
3462 * On PowerNV platform, IOV BAR is mapped by M64 BAR to enable the
3463 * SR-IOV. While from hardware perspective, the range mapped by M64
3464 * BAR should be size aligned.
3465 *
Wei Yangee8222f2015-10-22 09:22:16 +08003466 * When IOV BAR is mapped with M64 BAR in Single PE mode, the extra
3467 * powernv-specific hardware restriction is gone. But if just use the
3468 * VF BAR size as the alignment, PF BAR / VF BAR may be allocated with
3469 * in one segment of M64 #15, which introduces the PE conflict between
3470 * PF and VF. Based on this, the minimum alignment of an IOV BAR is
3471 * m64_segsize.
3472 *
Wei Yang7fbe7a92015-10-22 09:22:15 +08003473 * This function returns the total IOV BAR size if M64 BAR is in
3474 * Shared PE mode or just VF BAR size if not.
Wei Yangee8222f2015-10-22 09:22:16 +08003475 * If the M64 BAR is in Single PE mode, return the VF BAR size or
3476 * M64 segment size if IOV BAR size is less.
Wei Yang7fbe7a92015-10-22 09:22:15 +08003477 */
Wei Yang5350ab32015-03-25 16:23:56 +08003478 align = pci_iov_resource_size(pdev, resno);
Wei Yang7fbe7a92015-10-22 09:22:15 +08003479 if (!pdn->vfs_expanded)
3480 return align;
Wei Yangee8222f2015-10-22 09:22:16 +08003481 if (pdn->m64_single_mode)
3482 return max(align, (resource_size_t)phb->ioda.m64_segsize);
Wei Yang5350ab32015-03-25 16:23:56 +08003483
Wei Yang7fbe7a92015-10-22 09:22:15 +08003484 return pdn->vfs_expanded * align;
Wei Yang5350ab32015-03-25 16:23:56 +08003485}
3486#endif /* CONFIG_PCI_IOV */
3487
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003488/* Prevent enabling devices for which we couldn't properly
3489 * assign a PE
3490 */
Ian Munsie4361b032016-07-14 07:17:06 +10003491bool pnv_pci_enable_device_hook(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003492{
Gavin Shandb1266c2012-08-20 03:49:18 +00003493 struct pci_controller *hose = pci_bus_to_host(dev->bus);
3494 struct pnv_phb *phb = hose->private_data;
3495 struct pci_dn *pdn;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003496
Gavin Shandb1266c2012-08-20 03:49:18 +00003497 /* The function is probably called while the PEs have
3498 * not be created yet. For example, resource reassignment
3499 * during PCI probe period. We just skip the check if
3500 * PEs isn't ready.
3501 */
3502 if (!phb->initialized)
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003503 return true;
Gavin Shandb1266c2012-08-20 03:49:18 +00003504
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00003505 pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003506 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003507 return false;
Gavin Shandb1266c2012-08-20 03:49:18 +00003508
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003509 return true;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003510}
3511
Gavin Shanc5f77002016-05-20 16:41:35 +10003512static long pnv_pci_ioda1_unset_window(struct iommu_table_group *table_group,
3513 int num)
3514{
3515 struct pnv_ioda_pe *pe = container_of(table_group,
3516 struct pnv_ioda_pe, table_group);
3517 struct pnv_phb *phb = pe->phb;
3518 unsigned int idx;
3519 long rc;
3520
3521 pe_info(pe, "Removing DMA window #%d\n", num);
3522 for (idx = 0; idx < phb->ioda.dma32_count; idx++) {
3523 if (phb->ioda.dma32_segmap[idx] != pe->pe_number)
3524 continue;
3525
3526 rc = opal_pci_map_pe_dma_window(phb->opal_id, pe->pe_number,
3527 idx, 0, 0ul, 0ul, 0ul);
3528 if (rc != OPAL_SUCCESS) {
3529 pe_warn(pe, "Failure %ld unmapping DMA32 segment#%d\n",
3530 rc, idx);
3531 return rc;
3532 }
3533
3534 phb->ioda.dma32_segmap[idx] = IODA_INVALID_PE;
3535 }
3536
3537 pnv_pci_unlink_table_and_group(table_group->tables[num], table_group);
3538 return OPAL_SUCCESS;
3539}
3540
3541static void pnv_pci_ioda1_release_pe_dma(struct pnv_ioda_pe *pe)
3542{
3543 unsigned int weight = pnv_pci_ioda_pe_dma_weight(pe);
3544 struct iommu_table *tbl = pe->table_group.tables[0];
3545 int64_t rc;
3546
3547 if (!weight)
3548 return;
3549
3550 rc = pnv_pci_ioda1_unset_window(&pe->table_group, 0);
3551 if (rc != OPAL_SUCCESS)
3552 return;
3553
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10003554 pnv_pci_p7ioc_tce_invalidate(tbl, tbl->it_offset, tbl->it_size, false);
Gavin Shanc5f77002016-05-20 16:41:35 +10003555 if (pe->table_group.group) {
3556 iommu_group_put(pe->table_group.group);
3557 WARN_ON(pe->table_group.group);
3558 }
3559
3560 free_pages(tbl->it_base, get_order(tbl->it_size << 3));
Alexey Kardashevskiye5afdf92017-03-22 15:21:50 +11003561 iommu_tce_table_put(tbl);
Gavin Shanc5f77002016-05-20 16:41:35 +10003562}
3563
3564static void pnv_pci_ioda2_release_pe_dma(struct pnv_ioda_pe *pe)
3565{
3566 struct iommu_table *tbl = pe->table_group.tables[0];
3567 unsigned int weight = pnv_pci_ioda_pe_dma_weight(pe);
3568#ifdef CONFIG_IOMMU_API
3569 int64_t rc;
3570#endif
3571
3572 if (!weight)
3573 return;
3574
3575#ifdef CONFIG_IOMMU_API
3576 rc = pnv_pci_ioda2_unset_window(&pe->table_group, 0);
3577 if (rc)
3578 pe_warn(pe, "OPAL error %ld release DMA window\n", rc);
3579#endif
3580
3581 pnv_pci_ioda2_set_bypass(pe, false);
3582 if (pe->table_group.group) {
3583 iommu_group_put(pe->table_group.group);
3584 WARN_ON(pe->table_group.group);
3585 }
3586
3587 pnv_pci_ioda2_table_free_pages(tbl);
Alexey Kardashevskiye5afdf92017-03-22 15:21:50 +11003588 iommu_tce_table_put(tbl);
Gavin Shanc5f77002016-05-20 16:41:35 +10003589}
3590
3591static void pnv_ioda_free_pe_seg(struct pnv_ioda_pe *pe,
3592 unsigned short win,
3593 unsigned int *map)
3594{
3595 struct pnv_phb *phb = pe->phb;
3596 int idx;
3597 int64_t rc;
3598
3599 for (idx = 0; idx < phb->ioda.total_pe_num; idx++) {
3600 if (map[idx] != pe->pe_number)
3601 continue;
3602
3603 if (win == OPAL_M64_WINDOW_TYPE)
3604 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3605 phb->ioda.reserved_pe_idx, win,
3606 idx / PNV_IODA1_M64_SEGS,
3607 idx % PNV_IODA1_M64_SEGS);
3608 else
3609 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3610 phb->ioda.reserved_pe_idx, win, 0, idx);
3611
3612 if (rc != OPAL_SUCCESS)
3613 pe_warn(pe, "Error %ld unmapping (%d) segment#%d\n",
3614 rc, win, idx);
3615
3616 map[idx] = IODA_INVALID_PE;
3617 }
3618}
3619
3620static void pnv_ioda_release_pe_seg(struct pnv_ioda_pe *pe)
3621{
3622 struct pnv_phb *phb = pe->phb;
3623
3624 if (phb->type == PNV_PHB_IODA1) {
3625 pnv_ioda_free_pe_seg(pe, OPAL_IO_WINDOW_TYPE,
3626 phb->ioda.io_segmap);
3627 pnv_ioda_free_pe_seg(pe, OPAL_M32_WINDOW_TYPE,
3628 phb->ioda.m32_segmap);
3629 pnv_ioda_free_pe_seg(pe, OPAL_M64_WINDOW_TYPE,
3630 phb->ioda.m64_segmap);
3631 } else if (phb->type == PNV_PHB_IODA2) {
3632 pnv_ioda_free_pe_seg(pe, OPAL_M32_WINDOW_TYPE,
3633 phb->ioda.m32_segmap);
3634 }
3635}
3636
3637static void pnv_ioda_release_pe(struct pnv_ioda_pe *pe)
3638{
3639 struct pnv_phb *phb = pe->phb;
3640 struct pnv_ioda_pe *slave, *tmp;
3641
Gavin Shanc5f77002016-05-20 16:41:35 +10003642 list_del(&pe->list);
3643 switch (phb->type) {
3644 case PNV_PHB_IODA1:
3645 pnv_pci_ioda1_release_pe_dma(pe);
3646 break;
3647 case PNV_PHB_IODA2:
3648 pnv_pci_ioda2_release_pe_dma(pe);
3649 break;
3650 default:
3651 WARN_ON(1);
3652 }
3653
3654 pnv_ioda_release_pe_seg(pe);
3655 pnv_ioda_deconfigure_pe(pe->phb, pe);
Gavin Shanb3144272016-09-06 14:16:44 +10003656
3657 /* Release slave PEs in the compound PE */
3658 if (pe->flags & PNV_IODA_PE_MASTER) {
3659 list_for_each_entry_safe(slave, tmp, &pe->slaves, list) {
3660 list_del(&slave->list);
3661 pnv_ioda_free_pe(slave);
3662 }
3663 }
3664
Gavin Shan6eaed162016-09-13 16:40:24 +10003665 /*
3666 * The PE for root bus can be removed because of hotplug in EEH
3667 * recovery for fenced PHB error. We need to mark the PE dead so
3668 * that it can be populated again in PCI hot add path. The PE
3669 * shouldn't be destroyed as it's the global reserved resource.
3670 */
3671 if (phb->ioda.root_pe_populated &&
3672 phb->ioda.root_pe_idx == pe->pe_number)
3673 phb->ioda.root_pe_populated = false;
3674 else
3675 pnv_ioda_free_pe(pe);
Gavin Shanc5f77002016-05-20 16:41:35 +10003676}
3677
3678static void pnv_pci_release_device(struct pci_dev *pdev)
3679{
3680 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3681 struct pnv_phb *phb = hose->private_data;
3682 struct pci_dn *pdn = pci_get_pdn(pdev);
3683 struct pnv_ioda_pe *pe;
3684
3685 if (pdev->is_virtfn)
3686 return;
3687
3688 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
3689 return;
3690
Gavin Shan29bf2822016-09-06 16:34:01 +10003691 /*
3692 * PCI hotplug can happen as part of EEH error recovery. The @pdn
3693 * isn't removed and added afterwards in this scenario. We should
3694 * set the PE number in @pdn to an invalid one. Otherwise, the PE's
3695 * device count is decreased on removing devices while failing to
3696 * be increased on adding devices. It leads to unbalanced PE's device
3697 * count and eventually make normal PCI hotplug path broken.
3698 */
Gavin Shanc5f77002016-05-20 16:41:35 +10003699 pe = &phb->ioda.pe_array[pdn->pe_number];
Gavin Shan29bf2822016-09-06 16:34:01 +10003700 pdn->pe_number = IODA_INVALID_PE;
3701
Gavin Shanc5f77002016-05-20 16:41:35 +10003702 WARN_ON(--pe->device_count < 0);
3703 if (pe->device_count == 0)
3704 pnv_ioda_release_pe(pe);
3705}
3706
Michael Neuling7a8e6bb2015-05-27 16:06:59 +10003707static void pnv_pci_ioda_shutdown(struct pci_controller *hose)
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +10003708{
Michael Neuling7a8e6bb2015-05-27 16:06:59 +10003709 struct pnv_phb *phb = hose->private_data;
3710
Gavin Shand1a85ee2014-09-30 12:39:05 +10003711 opal_pci_reset(phb->opal_id, OPAL_RESET_PCI_IODA_TABLE,
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +10003712 OPAL_ASSERT_RESET);
3713}
3714
Daniel Axtens92ae0352015-04-28 15:12:05 +10003715static const struct pci_controller_ops pnv_pci_ioda_controller_ops = {
Gavin Shancb4224c2016-05-03 15:41:21 +10003716 .dma_dev_setup = pnv_pci_dma_dev_setup,
3717 .dma_bus_setup = pnv_pci_dma_bus_setup,
Daniel Axtens92ae0352015-04-28 15:12:05 +10003718#ifdef CONFIG_PCI_MSI
Gavin Shancb4224c2016-05-03 15:41:21 +10003719 .setup_msi_irqs = pnv_setup_msi_irqs,
3720 .teardown_msi_irqs = pnv_teardown_msi_irqs,
Daniel Axtens92ae0352015-04-28 15:12:05 +10003721#endif
Gavin Shancb4224c2016-05-03 15:41:21 +10003722 .enable_device_hook = pnv_pci_enable_device_hook,
Gavin Shanc5f77002016-05-20 16:41:35 +10003723 .release_device = pnv_pci_release_device,
Gavin Shancb4224c2016-05-03 15:41:21 +10003724 .window_alignment = pnv_pci_window_alignment,
Gavin Shanccd1c192016-05-20 16:41:31 +10003725 .setup_bridge = pnv_pci_setup_bridge,
Gavin Shancb4224c2016-05-03 15:41:21 +10003726 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3727 .dma_set_mask = pnv_pci_ioda_dma_set_mask,
3728 .dma_get_required_mask = pnv_pci_ioda_dma_get_required_mask,
3729 .shutdown = pnv_pci_ioda_shutdown,
Daniel Axtens92ae0352015-04-28 15:12:05 +10003730};
3731
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10003732static int pnv_npu_dma_set_mask(struct pci_dev *npdev, u64 dma_mask)
3733{
3734 dev_err_once(&npdev->dev,
3735 "%s operation unsupported for NVLink devices\n",
3736 __func__);
3737 return -EPERM;
3738}
3739
Alistair Popple5d2aa712015-12-17 13:43:13 +11003740static const struct pci_controller_ops pnv_npu_ioda_controller_ops = {
Gavin Shancb4224c2016-05-03 15:41:21 +10003741 .dma_dev_setup = pnv_pci_dma_dev_setup,
Alistair Popple5d2aa712015-12-17 13:43:13 +11003742#ifdef CONFIG_PCI_MSI
Gavin Shancb4224c2016-05-03 15:41:21 +10003743 .setup_msi_irqs = pnv_setup_msi_irqs,
3744 .teardown_msi_irqs = pnv_teardown_msi_irqs,
Alistair Popple5d2aa712015-12-17 13:43:13 +11003745#endif
Gavin Shancb4224c2016-05-03 15:41:21 +10003746 .enable_device_hook = pnv_pci_enable_device_hook,
3747 .window_alignment = pnv_pci_window_alignment,
3748 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3749 .dma_set_mask = pnv_npu_dma_set_mask,
3750 .shutdown = pnv_pci_ioda_shutdown,
Alistair Popple5d2aa712015-12-17 13:43:13 +11003751};
3752
Ian Munsie4361b032016-07-14 07:17:06 +10003753#ifdef CONFIG_CXL_BASE
3754const struct pci_controller_ops pnv_cxl_cx4_ioda_controller_ops = {
3755 .dma_dev_setup = pnv_pci_dma_dev_setup,
3756 .dma_bus_setup = pnv_pci_dma_bus_setup,
Ian Munsiea2f67d52016-07-14 07:17:10 +10003757#ifdef CONFIG_PCI_MSI
3758 .setup_msi_irqs = pnv_cxl_cx4_setup_msi_irqs,
3759 .teardown_msi_irqs = pnv_cxl_cx4_teardown_msi_irqs,
3760#endif
Ian Munsie4361b032016-07-14 07:17:06 +10003761 .enable_device_hook = pnv_cxl_enable_device_hook,
3762 .disable_device = pnv_cxl_disable_device,
3763 .release_device = pnv_pci_release_device,
3764 .window_alignment = pnv_pci_window_alignment,
3765 .setup_bridge = pnv_pci_setup_bridge,
3766 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3767 .dma_set_mask = pnv_pci_ioda_dma_set_mask,
3768 .dma_get_required_mask = pnv_pci_ioda_dma_get_required_mask,
3769 .shutdown = pnv_pci_ioda_shutdown,
3770};
3771#endif
3772
Anton Blancharde51df2c2014-08-20 08:55:18 +10003773static void __init pnv_pci_init_ioda_phb(struct device_node *np,
3774 u64 hub_id, int ioda_type)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003775{
3776 struct pci_controller *hose;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003777 struct pnv_phb *phb;
Gavin Shan2b923ed2016-05-05 12:04:16 +10003778 unsigned long size, m64map_off, m32map_off, pemap_off;
3779 unsigned long iomap_off = 0, dma32map_off = 0;
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10003780 struct resource r;
Alistair Popplec681b932013-09-23 12:04:57 +10003781 const __be64 *prop64;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003782 const __be32 *prop32;
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003783 int len;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003784 unsigned int segno;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003785 u64 phb_id;
3786 void *aux;
3787 long rc;
3788
Benjamin Herrenschmidt08a45b32016-07-08 16:37:17 +10003789 if (!of_device_is_available(np))
3790 return;
3791
Gavin Shan9497a1c2016-06-21 12:35:56 +10003792 pr_info("Initializing %s PHB (%s)\n",
3793 pnv_phb_names[ioda_type], of_node_full_name(np));
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003794
3795 prop64 = of_get_property(np, "ibm,opal-phbid", NULL);
3796 if (!prop64) {
3797 pr_err(" Missing \"ibm,opal-phbid\" property !\n");
3798 return;
3799 }
3800 phb_id = be64_to_cpup(prop64);
3801 pr_debug(" PHB-ID : 0x%016llx\n", phb_id);
3802
Michael Ellermane39f223f2014-11-18 16:47:35 +11003803 phb = memblock_virt_alloc(sizeof(struct pnv_phb), 0);
Gavin Shan58d714e2013-07-31 16:47:00 +08003804
3805 /* Allocate PCI controller */
Gavin Shan58d714e2013-07-31 16:47:00 +08003806 phb->hose = hose = pcibios_alloc_controller(np);
3807 if (!phb->hose) {
3808 pr_err(" Can't allocate PCI controller for %s\n",
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003809 np->full_name);
Michael Ellermane39f223f2014-11-18 16:47:35 +11003810 memblock_free(__pa(phb), sizeof(struct pnv_phb));
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003811 return;
3812 }
3813
3814 spin_lock_init(&phb->lock);
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003815 prop32 = of_get_property(np, "bus-range", &len);
3816 if (prop32 && len == 8) {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003817 hose->first_busno = be32_to_cpu(prop32[0]);
3818 hose->last_busno = be32_to_cpu(prop32[1]);
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003819 } else {
3820 pr_warn(" Broken <bus-range> on %s\n", np->full_name);
3821 hose->first_busno = 0;
3822 hose->last_busno = 0xff;
3823 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003824 hose->private_data = phb;
Gavin Shane9cc17d2013-06-20 13:21:14 +08003825 phb->hub_id = hub_id;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003826 phb->opal_id = phb_id;
Gavin Shanaa0c0332013-04-25 19:20:57 +00003827 phb->type = ioda_type;
Wei Yang781a8682015-03-25 16:23:57 +08003828 mutex_init(&phb->ioda.pe_alloc_mutex);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003829
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +00003830 /* Detect specific models for error handling */
3831 if (of_device_is_compatible(np, "ibm,p7ioc-pciex"))
3832 phb->model = PNV_PHB_MODEL_P7IOC;
Benjamin Herrenschmidtf3d40c22013-05-04 14:24:32 +00003833 else if (of_device_is_compatible(np, "ibm,power8-pciex"))
Gavin Shanaa0c0332013-04-25 19:20:57 +00003834 phb->model = PNV_PHB_MODEL_PHB3;
Alistair Popple5d2aa712015-12-17 13:43:13 +11003835 else if (of_device_is_compatible(np, "ibm,power8-npu-pciex"))
3836 phb->model = PNV_PHB_MODEL_NPU;
Alistair Popple616badd2017-01-10 15:41:44 +11003837 else if (of_device_is_compatible(np, "ibm,power9-npu-pciex"))
3838 phb->model = PNV_PHB_MODEL_NPU2;
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +00003839 else
3840 phb->model = PNV_PHB_MODEL_UNKNOWN;
3841
Russell Currey5cb1f8f2017-06-14 14:19:59 +10003842 /* Initialize diagnostic data buffer */
3843 prop32 = of_get_property(np, "ibm,phb-diag-data-size", NULL);
3844 if (prop32)
3845 phb->diag_data_size = be32_to_cpup(prop32);
3846 else
3847 phb->diag_data_size = PNV_PCI_DIAG_BUF_SIZE;
3848
3849 phb->diag_data = memblock_virt_alloc(phb->diag_data_size, 0);
3850
Gavin Shanaa0c0332013-04-25 19:20:57 +00003851 /* Parse 32-bit and IO ranges (if any) */
Gavin Shan2f1ec022013-07-31 16:47:02 +08003852 pci_process_bridge_OF_ranges(hose, np, !hose->global_number);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003853
Gavin Shanaa0c0332013-04-25 19:20:57 +00003854 /* Get registers */
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10003855 if (!of_address_to_resource(np, 0, &r)) {
3856 phb->regs_phys = r.start;
3857 phb->regs = ioremap(r.start, resource_size(&r));
3858 if (phb->regs == NULL)
3859 pr_err(" Failed to map registers !\n");
3860 }
Gavin Shan577c8c82016-05-20 16:41:28 +10003861
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003862 /* Initialize more IODA stuff */
Gavin Shan92b8f132016-05-03 15:41:24 +10003863 phb->ioda.total_pe_num = 1;
Gavin Shanaa0c0332013-04-25 19:20:57 +00003864 prop32 = of_get_property(np, "ibm,opal-num-pes", NULL);
Gavin Shan36954dc2013-11-04 16:32:47 +08003865 if (prop32)
Gavin Shan92b8f132016-05-03 15:41:24 +10003866 phb->ioda.total_pe_num = be32_to_cpup(prop32);
Gavin Shan36954dc2013-11-04 16:32:47 +08003867 prop32 = of_get_property(np, "ibm,opal-reserved-pe", NULL);
3868 if (prop32)
Gavin Shan92b8f132016-05-03 15:41:24 +10003869 phb->ioda.reserved_pe_idx = be32_to_cpup(prop32);
Guo Chao262af552014-07-21 14:42:30 +10003870
Gavin Shanc1275622016-05-20 16:41:29 +10003871 /* Invalidate RID to PE# mapping */
3872 for (segno = 0; segno < ARRAY_SIZE(phb->ioda.pe_rmap); segno++)
3873 phb->ioda.pe_rmap[segno] = IODA_INVALID_PE;
3874
Guo Chao262af552014-07-21 14:42:30 +10003875 /* Parse 64-bit MMIO range */
3876 pnv_ioda_parse_m64_window(phb);
3877
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003878 phb->ioda.m32_size = resource_size(&hose->mem_resources[0]);
Gavin Shanaa0c0332013-04-25 19:20:57 +00003879 /* FW Has already off top 64k of M32 space (MSI space) */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003880 phb->ioda.m32_size += 0x10000;
3881
Gavin Shan92b8f132016-05-03 15:41:24 +10003882 phb->ioda.m32_segsize = phb->ioda.m32_size / phb->ioda.total_pe_num;
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10003883 phb->ioda.m32_pci_base = hose->mem_resources[0].start - hose->mem_offset[0];
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003884 phb->ioda.io_size = hose->pci_io_size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003885 phb->ioda.io_segsize = phb->ioda.io_size / phb->ioda.total_pe_num;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003886 phb->ioda.io_pci_base = 0; /* XXX calculate this ? */
3887
Gavin Shan2b923ed2016-05-05 12:04:16 +10003888 /* Calculate how many 32-bit TCE segments we have */
3889 phb->ioda.dma32_count = phb->ioda.m32_pci_base /
3890 PNV_IODA1_DMA32_SEGSIZE;
3891
Gavin Shanc35d2a82013-07-31 16:47:04 +08003892 /* Allocate aux data & arrays. We don't have IO ports on PHB3 */
Alexey Kardashevskiy92a86752016-05-12 15:47:09 +10003893 size = _ALIGN_UP(max_t(unsigned, phb->ioda.total_pe_num, 8) / 8,
3894 sizeof(unsigned long));
Gavin Shan93289d82016-05-03 15:41:29 +10003895 m64map_off = size;
3896 size += phb->ioda.total_pe_num * sizeof(phb->ioda.m64_segmap[0]);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003897 m32map_off = size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003898 size += phb->ioda.total_pe_num * sizeof(phb->ioda.m32_segmap[0]);
Gavin Shanc35d2a82013-07-31 16:47:04 +08003899 if (phb->type == PNV_PHB_IODA1) {
3900 iomap_off = size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003901 size += phb->ioda.total_pe_num * sizeof(phb->ioda.io_segmap[0]);
Gavin Shan2b923ed2016-05-05 12:04:16 +10003902 dma32map_off = size;
3903 size += phb->ioda.dma32_count *
3904 sizeof(phb->ioda.dma32_segmap[0]);
Gavin Shanc35d2a82013-07-31 16:47:04 +08003905 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003906 pemap_off = size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003907 size += phb->ioda.total_pe_num * sizeof(struct pnv_ioda_pe);
Michael Ellermane39f223f2014-11-18 16:47:35 +11003908 aux = memblock_virt_alloc(size, 0);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003909 phb->ioda.pe_alloc = aux;
Gavin Shan93289d82016-05-03 15:41:29 +10003910 phb->ioda.m64_segmap = aux + m64map_off;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003911 phb->ioda.m32_segmap = aux + m32map_off;
Gavin Shan93289d82016-05-03 15:41:29 +10003912 for (segno = 0; segno < phb->ioda.total_pe_num; segno++) {
3913 phb->ioda.m64_segmap[segno] = IODA_INVALID_PE;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003914 phb->ioda.m32_segmap[segno] = IODA_INVALID_PE;
Gavin Shan93289d82016-05-03 15:41:29 +10003915 }
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003916 if (phb->type == PNV_PHB_IODA1) {
Gavin Shanc35d2a82013-07-31 16:47:04 +08003917 phb->ioda.io_segmap = aux + iomap_off;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003918 for (segno = 0; segno < phb->ioda.total_pe_num; segno++)
3919 phb->ioda.io_segmap[segno] = IODA_INVALID_PE;
Gavin Shan2b923ed2016-05-05 12:04:16 +10003920
3921 phb->ioda.dma32_segmap = aux + dma32map_off;
3922 for (segno = 0; segno < phb->ioda.dma32_count; segno++)
3923 phb->ioda.dma32_segmap[segno] = IODA_INVALID_PE;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003924 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003925 phb->ioda.pe_array = aux + pemap_off;
Gavin Shan63803c32016-05-20 16:41:32 +10003926
3927 /*
3928 * Choose PE number for root bus, which shouldn't have
3929 * M64 resources consumed by its child devices. To pick
3930 * the PE number adjacent to the reserved one if possible.
3931 */
3932 pnv_ioda_reserve_pe(phb, phb->ioda.reserved_pe_idx);
3933 if (phb->ioda.reserved_pe_idx == 0) {
3934 phb->ioda.root_pe_idx = 1;
3935 pnv_ioda_reserve_pe(phb, phb->ioda.root_pe_idx);
3936 } else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1)) {
3937 phb->ioda.root_pe_idx = phb->ioda.reserved_pe_idx - 1;
3938 pnv_ioda_reserve_pe(phb, phb->ioda.root_pe_idx);
3939 } else {
3940 phb->ioda.root_pe_idx = IODA_INVALID_PE;
3941 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003942
3943 INIT_LIST_HEAD(&phb->ioda.pe_list);
Wei Yang781a8682015-03-25 16:23:57 +08003944 mutex_init(&phb->ioda.pe_list_mutex);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003945
3946 /* Calculate how many 32-bit TCE segments we have */
Gavin Shan2b923ed2016-05-05 12:04:16 +10003947 phb->ioda.dma32_count = phb->ioda.m32_pci_base /
Gavin Shanacce9712016-05-03 15:41:33 +10003948 PNV_IODA1_DMA32_SEGSIZE;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003949
Gavin Shanaa0c0332013-04-25 19:20:57 +00003950#if 0 /* We should really do that ... */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003951 rc = opal_pci_set_phb_mem_window(opal->phb_id,
3952 window_type,
3953 window_num,
3954 starting_real_address,
3955 starting_pci_address,
3956 segment_size);
3957#endif
3958
Guo Chao262af552014-07-21 14:42:30 +10003959 pr_info(" %03d (%03d) PE's M32: 0x%x [segment=0x%x]\n",
Gavin Shan92b8f132016-05-03 15:41:24 +10003960 phb->ioda.total_pe_num, phb->ioda.reserved_pe_idx,
Guo Chao262af552014-07-21 14:42:30 +10003961 phb->ioda.m32_size, phb->ioda.m32_segsize);
3962 if (phb->ioda.m64_size)
3963 pr_info(" M64: 0x%lx [segment=0x%lx]\n",
3964 phb->ioda.m64_size, phb->ioda.m64_segsize);
3965 if (phb->ioda.io_size)
3966 pr_info(" IO: 0x%x [segment=0x%x]\n",
3967 phb->ioda.io_size, phb->ioda.io_segsize);
3968
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003969
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003970 phb->hose->ops = &pnv_pci_ops;
Gavin Shan49dec922014-07-21 14:42:33 +10003971 phb->get_pe_state = pnv_ioda_get_pe_state;
3972 phb->freeze_pe = pnv_ioda_freeze_pe;
3973 phb->unfreeze_pe = pnv_ioda_unfreeze_pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003974
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003975 /* Setup MSI support */
3976 pnv_pci_init_ioda_msis(phb);
3977
Gavin Shanc40a4212012-08-20 03:49:20 +00003978 /*
3979 * We pass the PCI probe flag PCI_REASSIGN_ALL_RSRC here
3980 * to let the PCI core do resource assignment. It's supposed
3981 * that the PCI core will do correct I/O and MMIO alignment
3982 * for the P2P bridge bars so that each PCI bus (excluding
3983 * the child P2P bridges) can form individual PE.
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003984 */
Gavin Shanfb446ad2012-08-20 03:49:14 +00003985 ppc_md.pcibios_fixup = pnv_pci_ioda_fixup;
Alistair Popple5d2aa712015-12-17 13:43:13 +11003986
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10003987 if (phb->type == PNV_PHB_NPU) {
Alistair Popple5d2aa712015-12-17 13:43:13 +11003988 hose->controller_ops = pnv_npu_ioda_controller_ops;
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10003989 } else {
3990 phb->dma_dev_setup = pnv_pci_ioda_dma_dev_setup;
Alistair Popple5d2aa712015-12-17 13:43:13 +11003991 hose->controller_ops = pnv_pci_ioda_controller_ops;
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10003992 }
Michael Ellermanad30cb92015-04-14 09:29:23 +10003993
Yongji Xie38274632017-04-10 19:58:13 +08003994 ppc_md.pcibios_default_alignment = pnv_pci_default_alignment;
3995
Wei Yang6e628c72015-03-25 16:23:55 +08003996#ifdef CONFIG_PCI_IOV
3997 ppc_md.pcibios_fixup_sriov = pnv_pci_ioda_fixup_iov_resources;
Wei Yang5350ab32015-03-25 16:23:56 +08003998 ppc_md.pcibios_iov_resource_alignment = pnv_pci_iov_resource_alignment;
Michael Ellermanad30cb92015-04-14 09:29:23 +10003999#endif
4000
Gavin Shanc40a4212012-08-20 03:49:20 +00004001 pci_add_flags(PCI_REASSIGN_ALL_RSRC);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004002
4003 /* Reset IODA tables to a clean state */
Gavin Shand1a85ee2014-09-30 12:39:05 +10004004 rc = opal_pci_reset(phb_id, OPAL_RESET_PCI_IODA_TABLE, OPAL_ASSERT_RESET);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004005 if (rc)
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +00004006 pr_warning(" OPAL Error %ld performing IODA table reset !\n", rc);
Gavin Shan361f2a22014-04-24 18:00:25 +10004007
Andrew Donnellan6060e9e2016-09-16 20:39:44 +10004008 /*
4009 * If we're running in kdump kernel, the previous kernel never
Gavin Shan361f2a22014-04-24 18:00:25 +10004010 * shutdown PCI devices correctly. We already got IODA table
4011 * cleaned out. So we have to issue PHB reset to stop all PCI
Andrew Donnellan6060e9e2016-09-16 20:39:44 +10004012 * transactions from previous kernel.
Gavin Shan361f2a22014-04-24 18:00:25 +10004013 */
4014 if (is_kdump_kernel()) {
4015 pr_info(" Issue PHB reset ...\n");
Gavin Shancadf3642015-02-16 14:45:47 +11004016 pnv_eeh_phb_reset(hose, EEH_RESET_FUNDAMENTAL);
4017 pnv_eeh_phb_reset(hose, EEH_RESET_DEACTIVATE);
Gavin Shan361f2a22014-04-24 18:00:25 +10004018 }
Guo Chao262af552014-07-21 14:42:30 +10004019
Gavin Shan9e9e8932014-11-12 13:36:05 +11004020 /* Remove M64 resource if we can't configure it successfully */
4021 if (!phb->init_m64 || phb->init_m64(phb))
Guo Chao262af552014-07-21 14:42:30 +10004022 hose->mem_resources[1].flags = 0;
Gavin Shanaa0c0332013-04-25 19:20:57 +00004023}
4024
Bjorn Helgaas67975002013-07-02 12:20:03 -06004025void __init pnv_pci_init_ioda2_phb(struct device_node *np)
Gavin Shanaa0c0332013-04-25 19:20:57 +00004026{
Gavin Shane9cc17d2013-06-20 13:21:14 +08004027 pnv_pci_init_ioda_phb(np, 0, PNV_PHB_IODA2);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004028}
4029
Alistair Popple5d2aa712015-12-17 13:43:13 +11004030void __init pnv_pci_init_npu_phb(struct device_node *np)
4031{
4032 pnv_pci_init_ioda_phb(np, 0, PNV_PHB_NPU);
4033}
4034
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004035void __init pnv_pci_init_ioda_hub(struct device_node *np)
4036{
4037 struct device_node *phbn;
Alistair Popplec681b932013-09-23 12:04:57 +10004038 const __be64 *prop64;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004039 u64 hub_id;
4040
4041 pr_info("Probing IODA IO-Hub %s\n", np->full_name);
4042
4043 prop64 = of_get_property(np, "ibm,opal-hubid", NULL);
4044 if (!prop64) {
4045 pr_err(" Missing \"ibm,opal-hubid\" property !\n");
4046 return;
4047 }
4048 hub_id = be64_to_cpup(prop64);
4049 pr_devel(" HUB-ID : 0x%016llx\n", hub_id);
4050
4051 /* Count child PHBs */
4052 for_each_child_of_node(np, phbn) {
4053 /* Look for IODA1 PHBs */
4054 if (of_device_is_compatible(phbn, "ibm,ioda-phb"))
Gavin Shane9cc17d2013-06-20 13:21:14 +08004055 pnv_pci_init_ioda_phb(phbn, hub_id, PNV_PHB_IODA1);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004056 }
4057}