blob: b7eb7930ae38080e586cd1c136feb4c576e5447a [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04002 * Copyright (c) 2008-2010 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019#include <asm/unaligned.h>
20
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070021#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040022#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070023#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040024#include "ar9003_mac.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070025
Sujithcbe61d82009-02-09 13:27:12 +053026static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070027
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040028MODULE_AUTHOR("Atheros Communications");
29MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
30MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
31MODULE_LICENSE("Dual BSD/GPL");
32
33static int __init ath9k_init(void)
34{
35 return 0;
36}
37module_init(ath9k_init);
38
39static void __exit ath9k_exit(void)
40{
41 return;
42}
43module_exit(ath9k_exit);
44
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040045/* Private hardware callbacks */
46
47static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
48{
49 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
50}
51
52static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
53{
54 ath9k_hw_private_ops(ah)->init_mode_regs(ah);
55}
56
Luis R. Rodriguez64773962010-04-15 17:38:17 -040057static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
58 struct ath9k_channel *chan)
59{
60 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
61}
62
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040063static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
64{
65 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
66 return;
67
68 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
69}
70
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040071static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
72{
73 /* You will not have this callback if using the old ANI */
74 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
75 return;
76
77 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
78}
79
Sujithf1dc5602008-10-29 10:16:30 +053080/********************/
81/* Helper Functions */
82/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070083
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020084static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053085{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070086 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020087 struct ath_common *common = ath9k_hw_common(ah);
88 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053089
Sujith2660b812009-02-09 13:27:26 +053090 if (!ah->curchan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020091 clockrate = ATH9K_CLOCK_RATE_CCK;
92 else if (conf->channel->band == IEEE80211_BAND_2GHZ)
93 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
94 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
95 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -040096 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020097 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
98
99 if (conf_is_ht40(conf))
100 clockrate *= 2;
101
102 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530103}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700104
Sujithcbe61d82009-02-09 13:27:12 +0530105static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530106{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200107 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530108
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200109 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530110}
111
Sujith0caa7b12009-02-16 13:23:20 +0530112bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700113{
114 int i;
115
Sujith0caa7b12009-02-16 13:23:20 +0530116 BUG_ON(timeout < AH_TIME_QUANTUM);
117
118 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700119 if ((REG_READ(ah, reg) & mask) == val)
120 return true;
121
122 udelay(AH_TIME_QUANTUM);
123 }
Sujith04bd46382008-11-28 22:18:05 +0530124
Joe Perches226afe62010-12-02 19:12:37 -0800125 ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
126 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
127 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530128
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700129 return false;
130}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400131EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700132
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100133void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
134 int column, unsigned int *writecnt)
135{
136 int r;
137
138 ENABLE_REGWRITE_BUFFER(ah);
139 for (r = 0; r < array->ia_rows; r++) {
140 REG_WRITE(ah, INI_RA(array, r, 0),
141 INI_RA(array, r, column));
142 DO_DELAY(*writecnt);
143 }
144 REGWRITE_BUFFER_FLUSH(ah);
145}
146
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700147u32 ath9k_hw_reverse_bits(u32 val, u32 n)
148{
149 u32 retval;
150 int i;
151
152 for (i = 0, retval = 0; i < n; i++) {
153 retval = (retval << 1) | (val & 1);
154 val >>= 1;
155 }
156 return retval;
157}
158
Sujithcbe61d82009-02-09 13:27:12 +0530159u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100160 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530161 u32 frameLen, u16 rateix,
162 bool shortPreamble)
163{
164 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530165
166 if (kbps == 0)
167 return 0;
168
Felix Fietkau545750d2009-11-23 22:21:01 +0100169 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530170 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530171 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100172 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530173 phyTime >>= 1;
174 numBits = frameLen << 3;
175 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
176 break;
Sujith46d14a52008-11-18 09:08:13 +0530177 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530178 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530179 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
180 numBits = OFDM_PLCP_BITS + (frameLen << 3);
181 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
182 txTime = OFDM_SIFS_TIME_QUARTER
183 + OFDM_PREAMBLE_TIME_QUARTER
184 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530185 } else if (ah->curchan &&
186 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530187 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
188 numBits = OFDM_PLCP_BITS + (frameLen << 3);
189 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
190 txTime = OFDM_SIFS_TIME_HALF +
191 OFDM_PREAMBLE_TIME_HALF
192 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
193 } else {
194 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
195 numBits = OFDM_PLCP_BITS + (frameLen << 3);
196 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
197 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
198 + (numSymbols * OFDM_SYMBOL_TIME);
199 }
200 break;
201 default:
Joe Perches38002762010-12-02 19:12:36 -0800202 ath_err(ath9k_hw_common(ah),
203 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530204 txTime = 0;
205 break;
206 }
207
208 return txTime;
209}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400210EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530211
Sujithcbe61d82009-02-09 13:27:12 +0530212void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530213 struct ath9k_channel *chan,
214 struct chan_centers *centers)
215{
216 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530217
218 if (!IS_CHAN_HT40(chan)) {
219 centers->ctl_center = centers->ext_center =
220 centers->synth_center = chan->channel;
221 return;
222 }
223
224 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
225 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
226 centers->synth_center =
227 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
228 extoff = 1;
229 } else {
230 centers->synth_center =
231 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
232 extoff = -1;
233 }
234
235 centers->ctl_center =
236 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700237 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530238 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700239 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530240}
241
242/******************/
243/* Chip Revisions */
244/******************/
245
Sujithcbe61d82009-02-09 13:27:12 +0530246static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530247{
248 u32 val;
249
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530250 switch (ah->hw_version.devid) {
251 case AR5416_AR9100_DEVID:
252 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
253 break;
254 case AR9300_DEVID_AR9340:
255 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
256 val = REG_READ(ah, AR_SREV);
257 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
258 return;
259 }
260
Sujithf1dc5602008-10-29 10:16:30 +0530261 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
262
263 if (val == 0xFF) {
264 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530265 ah->hw_version.macVersion =
266 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
267 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Sujith2660b812009-02-09 13:27:26 +0530268 ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530269 } else {
270 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530271 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530272
Sujithd535a422009-02-09 13:27:06 +0530273 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530274
Sujithd535a422009-02-09 13:27:06 +0530275 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530276 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530277 }
278}
279
Sujithf1dc5602008-10-29 10:16:30 +0530280/************************************/
281/* HW Attach, Detach, Init Routines */
282/************************************/
283
Sujithcbe61d82009-02-09 13:27:12 +0530284static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530285{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100286 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530287 return;
288
289 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
290 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
291 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
292 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
293 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
294 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
295 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
296 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
297 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
298
299 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
300}
301
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400302/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530303static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530304{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700305 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400306 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530307 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800308 static const u32 patternData[4] = {
309 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
310 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400311 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530312
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400313 if (!AR_SREV_9300_20_OR_LATER(ah)) {
314 loop_max = 2;
315 regAddr[1] = AR_PHY_BASE + (8 << 2);
316 } else
317 loop_max = 1;
318
319 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530320 u32 addr = regAddr[i];
321 u32 wrData, rdData;
322
323 regHold[i] = REG_READ(ah, addr);
324 for (j = 0; j < 0x100; j++) {
325 wrData = (j << 16) | j;
326 REG_WRITE(ah, addr, wrData);
327 rdData = REG_READ(ah, addr);
328 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800329 ath_err(common,
330 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
331 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530332 return false;
333 }
334 }
335 for (j = 0; j < 4; j++) {
336 wrData = patternData[j];
337 REG_WRITE(ah, addr, wrData);
338 rdData = REG_READ(ah, addr);
339 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800340 ath_err(common,
341 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
342 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530343 return false;
344 }
345 }
346 REG_WRITE(ah, regAddr[i], regHold[i]);
347 }
348 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530349
Sujithf1dc5602008-10-29 10:16:30 +0530350 return true;
351}
352
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700353static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700354{
355 int i;
356
Sujith2660b812009-02-09 13:27:26 +0530357 ah->config.dma_beacon_response_time = 2;
358 ah->config.sw_beacon_response_time = 10;
359 ah->config.additional_swba_backoff = 0;
360 ah->config.ack_6mb = 0x0;
361 ah->config.cwm_ignore_extcca = 0;
362 ah->config.pcie_powersave_enable = 0;
Sujith2660b812009-02-09 13:27:26 +0530363 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530364 ah->config.pcie_waen = 0;
365 ah->config.analog_shiftreg = 1;
Luis R. Rodriguez03c72512010-06-12 00:33:46 -0400366 ah->config.enable_ani = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700367
368 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530369 ah->config.spurchans[i][0] = AR_NO_SPUR;
370 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700371 }
372
Luis R. Rodriguez6f481012011-01-20 17:47:39 -0800373 /* PAPRD needs some more work to be enabled */
374 ah->config.paprd_disable = 1;
375
Sujith0ce024c2009-12-14 14:57:00 +0530376 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400377 ah->config.pcieSerDesWrite = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400378
379 /*
380 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
381 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
382 * This means we use it for all AR5416 devices, and the few
383 * minor PCI AR9280 devices out there.
384 *
385 * Serialization is required because these devices do not handle
386 * well the case of two concurrent reads/writes due to the latency
387 * involved. During one read/write another read/write can be issued
388 * on another CPU while the previous read/write may still be working
389 * on our hardware, if we hit this case the hardware poops in a loop.
390 * We prevent this by serializing reads and writes.
391 *
392 * This issue is not present on PCI-Express devices or pre-AR5416
393 * devices (legacy, 802.11abg).
394 */
395 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700396 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700397}
398
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700399static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700400{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700401 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
402
403 regulatory->country_code = CTRY_DEFAULT;
404 regulatory->power_limit = MAX_RATE_POWER;
405 regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
406
Sujithd535a422009-02-09 13:27:06 +0530407 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530408 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700409
Sujith2660b812009-02-09 13:27:26 +0530410 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200411 ah->sta_id1_defaults =
412 AR_STA_ID1_CRPT_MIC_ENABLE |
413 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100414 if (AR_SREV_9100(ah))
415 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Sujith2660b812009-02-09 13:27:26 +0530416 ah->enable_32kHz_clock = DONT_USE_32KHZ;
Felix Fietkau4357c6b2010-12-13 08:40:50 +0100417 ah->slottime = 20;
Sujith2660b812009-02-09 13:27:26 +0530418 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200419 ah->power_mode = ATH9K_PM_UNDEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700420}
421
Sujithcbe61d82009-02-09 13:27:12 +0530422static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700423{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700424 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530425 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700426 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530427 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800428 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700429
Sujithf1dc5602008-10-29 10:16:30 +0530430 sum = 0;
431 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400432 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530433 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700434 common->macaddr[2 * i] = eeval >> 8;
435 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700436 }
Sujithd8baa932009-03-30 15:28:25 +0530437 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530438 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700439
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700440 return 0;
441}
442
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700443static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700444{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530445 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700446 int ecode;
447
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530448 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530449 if (!ath9k_hw_chip_test(ah))
450 return -ENODEV;
451 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700452
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400453 if (!AR_SREV_9300_20_OR_LATER(ah)) {
454 ecode = ar9002_hw_rf_claim(ah);
455 if (ecode != 0)
456 return ecode;
457 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700458
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700459 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700460 if (ecode != 0)
461 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530462
Joe Perches226afe62010-12-02 19:12:37 -0800463 ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
464 "Eeprom VER: %d, REV: %d\n",
465 ah->eep_ops->get_eeprom_ver(ah),
466 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530467
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400468 ecode = ath9k_hw_rf_alloc_ext_banks(ah);
469 if (ecode) {
Joe Perches38002762010-12-02 19:12:36 -0800470 ath_err(ath9k_hw_common(ah),
471 "Failed allocating banks for external radio\n");
Rajkumar Manoharan48a7c3d2010-11-08 20:40:53 +0530472 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400473 return ecode;
Luis R. Rodriguez574d6b12009-10-19 02:33:37 -0400474 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700475
Vasanthakumar Thiagarajan070c4d52011-04-19 19:29:05 +0530476 if (!AR_SREV_9100(ah) && !AR_SREV_9340(ah)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700477 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700478 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700479 }
Sujithf1dc5602008-10-29 10:16:30 +0530480
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700481 return 0;
482}
483
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400484static void ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700485{
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400486 if (AR_SREV_9300_20_OR_LATER(ah))
487 ar9003_hw_attach_ops(ah);
488 else
489 ar9002_hw_attach_ops(ah);
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700490}
491
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400492/* Called for all hardware families */
493static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700494{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700495 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700496 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700497
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530498 ath9k_hw_read_revisions(ah);
499
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530500 /*
501 * Read back AR_WA into a permanent copy and set bits 14 and 17.
502 * We need to do this to avoid RMW of this register. We cannot
503 * read the reg when chip is asleep.
504 */
505 ah->WARegVal = REG_READ(ah, AR_WA);
506 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
507 AR_WA_ASPM_TIMER_BASED_DISABLE);
508
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700509 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800510 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700511 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700512 }
513
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400514 ath9k_hw_init_defaults(ah);
515 ath9k_hw_init_config(ah);
516
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400517 ath9k_hw_attach_ops(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400518
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700519 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800520 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700521 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700522 }
523
524 if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
525 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
John W. Linville4c85ab12010-07-28 10:06:35 -0400526 ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
527 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700528 ah->config.serialize_regmode =
529 SER_REG_MODE_ON;
530 } else {
531 ah->config.serialize_regmode =
532 SER_REG_MODE_OFF;
533 }
534 }
535
Joe Perches226afe62010-12-02 19:12:37 -0800536 ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700537 ah->config.serialize_regmode);
538
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500539 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
540 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
541 else
542 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
543
Felix Fietkau6da5a722010-12-12 00:51:12 +0100544 switch (ah->hw_version.macVersion) {
545 case AR_SREV_VERSION_5416_PCI:
546 case AR_SREV_VERSION_5416_PCIE:
547 case AR_SREV_VERSION_9160:
548 case AR_SREV_VERSION_9100:
549 case AR_SREV_VERSION_9280:
550 case AR_SREV_VERSION_9285:
551 case AR_SREV_VERSION_9287:
552 case AR_SREV_VERSION_9271:
553 case AR_SREV_VERSION_9300:
554 case AR_SREV_VERSION_9485:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530555 case AR_SREV_VERSION_9340:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100556 break;
557 default:
Joe Perches38002762010-12-02 19:12:36 -0800558 ath_err(common,
559 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
560 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700561 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700562 }
563
Vasanthakumar Thiagarajanb99a7be2011-04-19 19:28:59 +0530564 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400565 ah->is_pciexpress = false;
566
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700567 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700568 ath9k_hw_init_cal_settings(ah);
569
570 ah->ani_function = ATH9K_ANI_ALL;
Felix Fietkau7a370812010-09-22 12:34:52 +0200571 if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700572 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400573 if (!AR_SREV_9300_20_OR_LATER(ah))
574 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700575
576 ath9k_hw_init_mode_regs(ah);
577
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400578
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700579 if (ah->is_pciexpress)
Vivek Natarajan93b1b372009-09-17 09:24:58 +0530580 ath9k_hw_configpcipowersave(ah, 0, 0);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700581 else
582 ath9k_hw_disablepcie(ah);
583
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400584 if (!AR_SREV_9300_20_OR_LATER(ah))
585 ar9002_hw_cck_chan14_spread(ah);
Sujith193cd452009-09-18 15:04:07 +0530586
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700587 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700588 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700589 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700590
591 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100592 r = ath9k_hw_fill_cap_info(ah);
593 if (r)
594 return r;
595
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700596 r = ath9k_hw_init_macaddr(ah);
597 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800598 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700599 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700600 }
601
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400602 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530603 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700604 else
Sujith2660b812009-02-09 13:27:26 +0530605 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700606
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400607 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700608
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400609 common->state = ATH_HW_INITIALIZED;
610
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700611 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700612}
613
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400614int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530615{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400616 int ret;
617 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530618
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400619 /* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
620 switch (ah->hw_version.devid) {
621 case AR5416_DEVID_PCI:
622 case AR5416_DEVID_PCIE:
623 case AR5416_AR9100_DEVID:
624 case AR9160_DEVID_PCI:
625 case AR9280_DEVID_PCI:
626 case AR9280_DEVID_PCIE:
627 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400628 case AR9287_DEVID_PCI:
629 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400630 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400631 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800632 case AR9300_DEVID_AR9485_PCIE:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530633 case AR9300_DEVID_AR9340:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400634 break;
635 default:
636 if (common->bus_ops->ath_bus_type == ATH_USB)
637 break;
Joe Perches38002762010-12-02 19:12:36 -0800638 ath_err(common, "Hardware device ID 0x%04x not supported\n",
639 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400640 return -EOPNOTSUPP;
641 }
Sujithf1dc5602008-10-29 10:16:30 +0530642
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400643 ret = __ath9k_hw_init(ah);
644 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800645 ath_err(common,
646 "Unable to initialize hardware; initialization status: %d\n",
647 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400648 return ret;
649 }
Sujithf1dc5602008-10-29 10:16:30 +0530650
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400651 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530652}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400653EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530654
Sujithcbe61d82009-02-09 13:27:12 +0530655static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530656{
Sujith7d0d0df2010-04-16 11:53:57 +0530657 ENABLE_REGWRITE_BUFFER(ah);
658
Sujithf1dc5602008-10-29 10:16:30 +0530659 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
660 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
661
662 REG_WRITE(ah, AR_QOS_NO_ACK,
663 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
664 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
665 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
666
667 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
668 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
669 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
670 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
671 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530672
673 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530674}
675
Vivek Natarajanb1415812011-01-27 14:45:07 +0530676unsigned long ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
677{
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100678 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
679 udelay(100);
680 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
681
682 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530683 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530684
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100685 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530686}
687EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
688
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530689#define DPLL3_PHASE_SHIFT_VAL 0x1
Sujithcbe61d82009-02-09 13:27:12 +0530690static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530691 struct ath9k_channel *chan)
692{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800693 u32 pll;
694
Vivek Natarajan22983c32011-01-27 14:45:09 +0530695 if (AR_SREV_9485(ah)) {
Vivek Natarajan22983c32011-01-27 14:45:09 +0530696
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530697 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
698 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
699 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
700 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
701 AR_CH0_DPLL2_KD, 0x40);
702 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
703 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530704
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530705 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
706 AR_CH0_BB_DPLL1_REFDIV, 0x5);
707 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
708 AR_CH0_BB_DPLL1_NINI, 0x58);
709 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
710 AR_CH0_BB_DPLL1_NFRAC, 0x0);
711
712 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
713 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
714 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
715 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
716 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
717 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
718
719 /* program BB PLL phase_shift to 0x6 */
720 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
721 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
722
723 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
724 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530725 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530726
Vivek Natarajan22983c32011-01-27 14:45:09 +0530727 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
728 AR_CH0_DPLL3_PHASE_SHIFT, DPLL3_PHASE_SHIFT_VAL);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530729 } else if (AR_SREV_9340(ah)) {
730 u32 regval, pll2_divint, pll2_divfrac, refdiv;
731
732 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
733 udelay(1000);
734
735 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
736 udelay(100);
737
738 if (ah->is_clk_25mhz) {
739 pll2_divint = 0x54;
740 pll2_divfrac = 0x1eb85;
741 refdiv = 3;
742 } else {
743 pll2_divint = 88;
744 pll2_divfrac = 0;
745 refdiv = 5;
746 }
747
748 regval = REG_READ(ah, AR_PHY_PLL_MODE);
749 regval |= (0x1 << 16);
750 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
751 udelay(100);
752
753 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
754 (pll2_divint << 18) | pll2_divfrac);
755 udelay(100);
756
757 regval = REG_READ(ah, AR_PHY_PLL_MODE);
758 regval = (regval & 0x80071fff) | (0x1 << 30) | (0x1 << 13) |
759 (0x4 << 26) | (0x18 << 19);
760 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
761 REG_WRITE(ah, AR_PHY_PLL_MODE,
762 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
763 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530764 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800765
766 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +0530767
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100768 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530769
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530770 if (AR_SREV_9485(ah) || AR_SREV_9340(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530771 udelay(1000);
772
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400773 /* Switch the core clock for ar9271 to 117Mhz */
774 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530775 udelay(500);
776 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400777 }
778
Sujithf1dc5602008-10-29 10:16:30 +0530779 udelay(RTC_PLL_SETTLE_DELAY);
780
781 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530782
783 if (AR_SREV_9340(ah)) {
784 if (ah->is_clk_25mhz) {
785 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
786 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
787 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
788 } else {
789 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
790 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
791 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
792 }
793 udelay(100);
794 }
Sujithf1dc5602008-10-29 10:16:30 +0530795}
796
Sujithcbe61d82009-02-09 13:27:12 +0530797static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800798 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530799{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530800 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400801 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530802 AR_IMR_TXURN |
803 AR_IMR_RXERR |
804 AR_IMR_RXORN |
805 AR_IMR_BCNMISC;
806
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530807 if (AR_SREV_9340(ah))
808 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
809
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400810 if (AR_SREV_9300_20_OR_LATER(ah)) {
811 imr_reg |= AR_IMR_RXOK_HP;
812 if (ah->config.rx_intr_mitigation)
813 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
814 else
815 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530816
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400817 } else {
818 if (ah->config.rx_intr_mitigation)
819 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
820 else
821 imr_reg |= AR_IMR_RXOK;
822 }
823
824 if (ah->config.tx_intr_mitigation)
825 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
826 else
827 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530828
Colin McCabed97809d2008-12-01 13:38:55 -0800829 if (opmode == NL80211_IFTYPE_AP)
Pavel Roskin152d5302010-03-31 18:05:37 -0400830 imr_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +0530831
Sujith7d0d0df2010-04-16 11:53:57 +0530832 ENABLE_REGWRITE_BUFFER(ah);
833
Pavel Roskin152d5302010-03-31 18:05:37 -0400834 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500835 ah->imrs2_reg |= AR_IMR_S2_GTT;
836 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530837
838 if (!AR_SREV_9100(ah)) {
839 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530840 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530841 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
842 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400843
Sujith7d0d0df2010-04-16 11:53:57 +0530844 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530845
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400846 if (AR_SREV_9300_20_OR_LATER(ah)) {
847 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
848 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
849 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
850 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
851 }
Sujithf1dc5602008-10-29 10:16:30 +0530852}
853
Felix Fietkau0005baf2010-01-15 02:33:40 +0100854static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530855{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100856 u32 val = ath9k_hw_mac_to_clks(ah, us);
857 val = min(val, (u32) 0xFFFF);
858 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530859}
860
Felix Fietkau0005baf2010-01-15 02:33:40 +0100861static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530862{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100863 u32 val = ath9k_hw_mac_to_clks(ah, us);
864 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
865 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
866}
867
868static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
869{
870 u32 val = ath9k_hw_mac_to_clks(ah, us);
871 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
872 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530873}
874
Sujithcbe61d82009-02-09 13:27:12 +0530875static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530876{
Sujithf1dc5602008-10-29 10:16:30 +0530877 if (tu > 0xFFFF) {
Joe Perches226afe62010-12-02 19:12:37 -0800878 ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
879 "bad global tx timeout %u\n", tu);
Sujith2660b812009-02-09 13:27:26 +0530880 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530881 return false;
882 } else {
883 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530884 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530885 return true;
886 }
887}
888
Felix Fietkau0005baf2010-01-15 02:33:40 +0100889void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530890{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100891 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
892 int acktimeout;
Felix Fietkaue239d852010-01-15 02:34:58 +0100893 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100894 int sifstime;
895
Joe Perches226afe62010-12-02 19:12:37 -0800896 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
897 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530898
Sujith2660b812009-02-09 13:27:26 +0530899 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100900 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100901
902 if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
903 sifstime = 16;
904 else
905 sifstime = 10;
906
Felix Fietkaue239d852010-01-15 02:34:58 +0100907 /* As defined by IEEE 802.11-2007 17.3.8.6 */
908 slottime = ah->slottime + 3 * ah->coverage_class;
909 acktimeout = slottime + sifstime;
Felix Fietkau42c45682010-02-11 18:07:19 +0100910
911 /*
912 * Workaround for early ACK timeouts, add an offset to match the
913 * initval's 64us ack timeout value.
914 * This was initially only meant to work around an issue with delayed
915 * BA frames in some implementations, but it has been found to fix ACK
916 * timeout issues in other cases as well.
917 */
918 if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
919 acktimeout += 64 - sifstime - ah->slottime;
920
Felix Fietkaucaabf2b2010-12-13 08:40:51 +0100921 ath9k_hw_setslottime(ah, ah->slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100922 ath9k_hw_set_ack_timeout(ah, acktimeout);
923 ath9k_hw_set_cts_timeout(ah, acktimeout);
Sujith2660b812009-02-09 13:27:26 +0530924 if (ah->globaltxtimeout != (u32) -1)
925 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Sujithf1dc5602008-10-29 10:16:30 +0530926}
Felix Fietkau0005baf2010-01-15 02:33:40 +0100927EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +0530928
Sujith285f2dd2010-01-08 10:36:07 +0530929void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700930{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400931 struct ath_common *common = ath9k_hw_common(ah);
932
Sujith736b3a22010-03-17 14:25:24 +0530933 if (common->state < ATH_HW_INITIALIZED)
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400934 goto free_hw;
935
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700936 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400937
938free_hw:
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400939 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700940}
Sujith285f2dd2010-01-08 10:36:07 +0530941EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700942
Sujithf1dc5602008-10-29 10:16:30 +0530943/*******/
944/* INI */
945/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700946
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400947u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -0400948{
949 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
950
951 if (IS_CHAN_B(chan))
952 ctl |= CTL_11B;
953 else if (IS_CHAN_G(chan))
954 ctl |= CTL_11G;
955 else
956 ctl |= CTL_11A;
957
958 return ctl;
959}
960
Sujithf1dc5602008-10-29 10:16:30 +0530961/****************************************/
962/* Reset and Channel Switching Routines */
963/****************************************/
964
Sujithcbe61d82009-02-09 13:27:12 +0530965static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530966{
Felix Fietkau57b32222010-04-15 17:39:22 -0400967 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530968
Sujith7d0d0df2010-04-16 11:53:57 +0530969 ENABLE_REGWRITE_BUFFER(ah);
970
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400971 /*
972 * set AHB_MODE not to do cacheline prefetches
973 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100974 if (!AR_SREV_9300_20_OR_LATER(ah))
975 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +0530976
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400977 /*
978 * let mac dma reads be in 128 byte chunks
979 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100980 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +0530981
Sujith7d0d0df2010-04-16 11:53:57 +0530982 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530983
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400984 /*
985 * Restore TX Trigger Level to its pre-reset value.
986 * The initial value depends on whether aggregation is enabled, and is
987 * adjusted whenever underruns are detected.
988 */
Felix Fietkau57b32222010-04-15 17:39:22 -0400989 if (!AR_SREV_9300_20_OR_LATER(ah))
990 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +0530991
Sujith7d0d0df2010-04-16 11:53:57 +0530992 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530993
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400994 /*
995 * let mac dma writes be in 128 byte chunks
996 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100997 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +0530998
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400999 /*
1000 * Setup receive FIFO threshold to hold off TX activities
1001 */
Sujithf1dc5602008-10-29 10:16:30 +05301002 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1003
Felix Fietkau57b32222010-04-15 17:39:22 -04001004 if (AR_SREV_9300_20_OR_LATER(ah)) {
1005 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1006 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1007
1008 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1009 ah->caps.rx_status_len);
1010 }
1011
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001012 /*
1013 * reduce the number of usable entries in PCU TXBUF to avoid
1014 * wrap around issues.
1015 */
Sujithf1dc5602008-10-29 10:16:30 +05301016 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001017 /* For AR9285 the number of Fifos are reduced to half.
1018 * So set the usable tx buf size also to half to
1019 * avoid data/delimiter underruns
1020 */
Sujithf1dc5602008-10-29 10:16:30 +05301021 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1022 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001023 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +05301024 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1025 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
1026 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001027
Sujith7d0d0df2010-04-16 11:53:57 +05301028 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301029
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001030 if (AR_SREV_9300_20_OR_LATER(ah))
1031 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301032}
1033
Sujithcbe61d82009-02-09 13:27:12 +05301034static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301035{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001036 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1037 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301038
Sujithf1dc5602008-10-29 10:16:30 +05301039 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001040 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001041 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001042 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +05301043 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1044 break;
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001045 case NL80211_IFTYPE_AP:
1046 set |= AR_STA_ID1_STA_AP;
1047 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001048 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001049 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301050 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301051 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001052 if (!ah->is_monitoring)
1053 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301054 break;
Sujithf1dc5602008-10-29 10:16:30 +05301055 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001056 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301057}
1058
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001059void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1060 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001061{
1062 u32 coef_exp, coef_man;
1063
1064 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1065 if ((coef_scaled >> coef_exp) & 0x1)
1066 break;
1067
1068 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1069
1070 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1071
1072 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1073 *coef_exponent = coef_exp - 16;
1074}
1075
Sujithcbe61d82009-02-09 13:27:12 +05301076static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301077{
1078 u32 rst_flags;
1079 u32 tmpReg;
1080
Sujith70768492009-02-16 13:23:12 +05301081 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001082 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1083 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301084 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1085 }
1086
Sujith7d0d0df2010-04-16 11:53:57 +05301087 ENABLE_REGWRITE_BUFFER(ah);
1088
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001089 if (AR_SREV_9300_20_OR_LATER(ah)) {
1090 REG_WRITE(ah, AR_WA, ah->WARegVal);
1091 udelay(10);
1092 }
1093
Sujithf1dc5602008-10-29 10:16:30 +05301094 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1095 AR_RTC_FORCE_WAKE_ON_INT);
1096
1097 if (AR_SREV_9100(ah)) {
1098 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1099 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1100 } else {
1101 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1102 if (tmpReg &
1103 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1104 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001105 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301106 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001107
1108 val = AR_RC_HOSTIF;
1109 if (!AR_SREV_9300_20_OR_LATER(ah))
1110 val |= AR_RC_AHB;
1111 REG_WRITE(ah, AR_RC, val);
1112
1113 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301114 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301115
1116 rst_flags = AR_RTC_RC_MAC_WARM;
1117 if (type == ATH9K_RESET_COLD)
1118 rst_flags |= AR_RTC_RC_MAC_COLD;
1119 }
1120
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001121 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301122
1123 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301124
Sujithf1dc5602008-10-29 10:16:30 +05301125 udelay(50);
1126
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001127 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301128 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perches226afe62010-12-02 19:12:37 -08001129 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1130 "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301131 return false;
1132 }
1133
1134 if (!AR_SREV_9100(ah))
1135 REG_WRITE(ah, AR_RC, 0);
1136
Sujithf1dc5602008-10-29 10:16:30 +05301137 if (AR_SREV_9100(ah))
1138 udelay(50);
1139
1140 return true;
1141}
1142
Sujithcbe61d82009-02-09 13:27:12 +05301143static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301144{
Sujith7d0d0df2010-04-16 11:53:57 +05301145 ENABLE_REGWRITE_BUFFER(ah);
1146
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001147 if (AR_SREV_9300_20_OR_LATER(ah)) {
1148 REG_WRITE(ah, AR_WA, ah->WARegVal);
1149 udelay(10);
1150 }
1151
Sujithf1dc5602008-10-29 10:16:30 +05301152 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1153 AR_RTC_FORCE_WAKE_ON_INT);
1154
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001155 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301156 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1157
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001158 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301159
Sujith7d0d0df2010-04-16 11:53:57 +05301160 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301161
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001162 if (!AR_SREV_9300_20_OR_LATER(ah))
1163 udelay(2);
1164
1165 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301166 REG_WRITE(ah, AR_RC, 0);
1167
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001168 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301169
1170 if (!ath9k_hw_wait(ah,
1171 AR_RTC_STATUS,
1172 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301173 AR_RTC_STATUS_ON,
1174 AH_WAIT_TIMEOUT)) {
Joe Perches226afe62010-12-02 19:12:37 -08001175 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1176 "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301177 return false;
1178 }
1179
Sujithf1dc5602008-10-29 10:16:30 +05301180 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1181}
1182
Sujithcbe61d82009-02-09 13:27:12 +05301183static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301184{
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001185 if (AR_SREV_9300_20_OR_LATER(ah)) {
1186 REG_WRITE(ah, AR_WA, ah->WARegVal);
1187 udelay(10);
1188 }
1189
Sujithf1dc5602008-10-29 10:16:30 +05301190 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1191 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1192
1193 switch (type) {
1194 case ATH9K_RESET_POWER_ON:
1195 return ath9k_hw_set_reset_power_on(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301196 case ATH9K_RESET_WARM:
1197 case ATH9K_RESET_COLD:
1198 return ath9k_hw_set_reset(ah, type);
Sujithf1dc5602008-10-29 10:16:30 +05301199 default:
1200 return false;
1201 }
1202}
1203
Sujithcbe61d82009-02-09 13:27:12 +05301204static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301205 struct ath9k_channel *chan)
1206{
Vivek Natarajan42abfbe2009-09-17 09:27:59 +05301207 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301208 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
1209 return false;
1210 } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
Sujithf1dc5602008-10-29 10:16:30 +05301211 return false;
1212
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001213 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301214 return false;
1215
Sujith2660b812009-02-09 13:27:26 +05301216 ah->chip_fullsleep = false;
Sujithf1dc5602008-10-29 10:16:30 +05301217 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301218 ath9k_hw_set_rfmode(ah, chan);
1219
1220 return true;
1221}
1222
Sujithcbe61d82009-02-09 13:27:12 +05301223static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001224 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301225{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001226 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001227 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001228 struct ieee80211_channel *channel = chan->chan;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001229 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001230 int r;
Sujithf1dc5602008-10-29 10:16:30 +05301231
1232 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1233 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perches226afe62010-12-02 19:12:37 -08001234 ath_dbg(common, ATH_DBG_QUEUE,
1235 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301236 return false;
1237 }
1238 }
1239
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001240 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001241 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301242 return false;
1243 }
1244
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001245 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301246
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001247 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001248 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001249 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001250 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301251 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001252 ath9k_hw_set_clockrate(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301253
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001254 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001255 ath9k_regd_get_ctl(regulatory, chan),
Sujithf74df6f2009-02-09 13:27:24 +05301256 channel->max_antenna_gain * 2,
1257 channel->max_power * 2,
1258 min((u32) MAX_RATE_POWER,
Felix Fietkaude40f312010-10-20 03:08:53 +02001259 (u32) regulatory->power_limit), false);
Sujithf1dc5602008-10-29 10:16:30 +05301260
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001261 ath9k_hw_rfbus_done(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301262
1263 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1264 ath9k_hw_set_delta_slope(ah, chan);
1265
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001266 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301267
Sujithf1dc5602008-10-29 10:16:30 +05301268 return true;
1269}
1270
Felix Fietkau691680b2011-03-19 13:55:38 +01001271static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1272{
1273 u32 gpio_mask = ah->gpio_mask;
1274 int i;
1275
1276 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1277 if (!(gpio_mask & 1))
1278 continue;
1279
1280 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1281 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1282 }
1283}
1284
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001285bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301286{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001287 int count = 50;
1288 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301289
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001290 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001291 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301292
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001293 do {
1294 reg = REG_READ(ah, AR_OBS_BUS_1);
1295
1296 if ((reg & 0x7E7FFFEF) == 0x00702400)
1297 continue;
1298
1299 switch (reg & 0x7E000B00) {
1300 case 0x1E000000:
1301 case 0x52000B00:
1302 case 0x18000B00:
1303 continue;
1304 default:
1305 return true;
1306 }
1307 } while (count-- > 0);
1308
1309 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301310}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001311EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301312
Sujithcbe61d82009-02-09 13:27:12 +05301313int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001314 struct ath9k_hw_cal_data *caldata, bool bChannelChange)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001315{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001316 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001317 u32 saveLedState;
Sujith2660b812009-02-09 13:27:26 +05301318 struct ath9k_channel *curchan = ah->curchan;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001319 u32 saveDefAntenna;
1320 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301321 u64 tsf = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001322 int i, r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001323
Luis R. Rodriguez43c27612009-09-13 21:07:07 -07001324 ah->txchainmask = common->tx_chainmask;
1325 ah->rxchainmask = common->rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001326
Sujith Manoharan6d501922011-01-04 13:43:39 +05301327 if ((common->bus_ops->ath_bus_type != ATH_USB) && !ah->chip_fullsleep) {
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001328 ath9k_hw_abortpcurecv(ah);
Felix Fietkau9cc2f3e2010-07-11 12:48:42 +02001329 if (!ath9k_hw_stopdmarecv(ah)) {
Joe Perches226afe62010-12-02 19:12:37 -08001330 ath_dbg(common, ATH_DBG_XMIT,
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001331 "Failed to stop receive dma\n");
Felix Fietkau9cc2f3e2010-07-11 12:48:42 +02001332 bChannelChange = false;
1333 }
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001334 }
1335
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001336 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001337 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001338
Felix Fietkaud9891c72010-09-29 17:15:27 +02001339 if (curchan && !ah->chip_fullsleep)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001340 ath9k_hw_getnf(ah, curchan);
1341
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001342 ah->caldata = caldata;
1343 if (caldata &&
1344 (chan->channel != caldata->channel ||
1345 (chan->channelFlags & ~CHANNEL_CW_INT) !=
1346 (caldata->channelFlags & ~CHANNEL_CW_INT))) {
1347 /* Operating channel changed, reset channel calibration data */
1348 memset(caldata, 0, sizeof(*caldata));
1349 ath9k_init_nfcal_hist_buffer(ah, chan);
1350 }
1351
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001352 if (bChannelChange &&
Sujith2660b812009-02-09 13:27:26 +05301353 (ah->chip_fullsleep != true) &&
1354 (ah->curchan != NULL) &&
1355 (chan->channel != ah->curchan->channel) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001356 ((chan->channelFlags & CHANNEL_ALL) ==
Sujith2660b812009-02-09 13:27:26 +05301357 (ah->curchan->channelFlags & CHANNEL_ALL)) &&
Rajkumar Manoharan58d7e0f2010-09-08 15:57:12 +05301358 (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001359
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001360 if (ath9k_hw_channel_change(ah, chan)) {
Sujith2660b812009-02-09 13:27:26 +05301361 ath9k_hw_loadnf(ah, ah->curchan);
Felix Fietkau00c86592010-07-30 21:02:09 +02001362 ath9k_hw_start_nfcal(ah, true);
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +05301363 if (AR_SREV_9271(ah))
1364 ar9002_hw_load_ani_reg(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001365 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001366 }
1367 }
1368
1369 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1370 if (saveDefAntenna == 0)
1371 saveDefAntenna = 1;
1372
1373 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1374
Sujith46fe7822009-09-17 09:25:25 +05301375 /* For chips on which RTC reset is done, save TSF before it gets cleared */
Felix Fietkauf860d522010-06-30 02:07:48 +02001376 if (AR_SREV_9100(ah) ||
1377 (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
Sujith46fe7822009-09-17 09:25:25 +05301378 tsf = ath9k_hw_gettsf64(ah);
1379
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001380 saveLedState = REG_READ(ah, AR_CFG_LED) &
1381 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1382 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1383
1384 ath9k_hw_mark_phy_inactive(ah);
1385
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001386 ah->paprd_table_write_done = false;
1387
Sujith05020d22010-03-17 14:25:23 +05301388 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001389 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1390 REG_WRITE(ah,
1391 AR9271_RESET_POWER_DOWN_CONTROL,
1392 AR9271_RADIO_RF_RST);
1393 udelay(50);
1394 }
1395
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001396 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001397 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001398 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001399 }
1400
Sujith05020d22010-03-17 14:25:23 +05301401 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001402 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1403 ah->htc_reset_init = false;
1404 REG_WRITE(ah,
1405 AR9271_RESET_POWER_DOWN_CONTROL,
1406 AR9271_GATE_MAC_CTL);
1407 udelay(50);
1408 }
1409
Sujith46fe7822009-09-17 09:25:25 +05301410 /* Restore TSF */
Felix Fietkauf860d522010-06-30 02:07:48 +02001411 if (tsf)
Sujith46fe7822009-09-17 09:25:25 +05301412 ath9k_hw_settsf64(ah, tsf);
1413
Felix Fietkau7a370812010-09-22 12:34:52 +02001414 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301415 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001416
Sujithe9141f72010-06-01 15:14:10 +05301417 if (!AR_SREV_9300_20_OR_LATER(ah))
1418 ar9002_hw_enable_async_fifo(ah);
1419
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001420 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001421 if (r)
1422 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001423
Felix Fietkauf860d522010-06-30 02:07:48 +02001424 /*
1425 * Some AR91xx SoC devices frequently fail to accept TSF writes
1426 * right after the chip reset. When that happens, write a new
1427 * value after the initvals have been applied, with an offset
1428 * based on measured time difference
1429 */
1430 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1431 tsf += 1500;
1432 ath9k_hw_settsf64(ah, tsf);
1433 }
1434
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001435 /* Setup MFP options for CCMP */
1436 if (AR_SREV_9280_20_OR_LATER(ah)) {
1437 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1438 * frames when constructing CCMP AAD. */
1439 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1440 0xc7ff);
1441 ah->sw_mgmt_crypto = false;
1442 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1443 /* Disable hardware crypto for management frames */
1444 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1445 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1446 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1447 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1448 ah->sw_mgmt_crypto = true;
1449 } else
1450 ah->sw_mgmt_crypto = true;
1451
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001452 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1453 ath9k_hw_set_delta_slope(ah, chan);
1454
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001455 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301456 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001457
Sujith7d0d0df2010-04-16 11:53:57 +05301458 ENABLE_REGWRITE_BUFFER(ah);
1459
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001460 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
1461 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001462 | macStaId1
1463 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05301464 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301465 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05301466 | ah->sta_id1_defaults);
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07001467 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001468 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07001469 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001470 REG_WRITE(ah, AR_ISR, ~0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001471 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1472
Sujith7d0d0df2010-04-16 11:53:57 +05301473 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301474
Sujith Manoharan00e00032011-01-26 21:59:05 +05301475 ath9k_hw_set_operating_mode(ah, ah->opmode);
1476
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001477 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001478 if (r)
1479 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001480
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001481 ath9k_hw_set_clockrate(ah);
1482
Sujith7d0d0df2010-04-16 11:53:57 +05301483 ENABLE_REGWRITE_BUFFER(ah);
1484
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001485 for (i = 0; i < AR_NUM_DCU; i++)
1486 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1487
Sujith7d0d0df2010-04-16 11:53:57 +05301488 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301489
Sujith2660b812009-02-09 13:27:26 +05301490 ah->intr_txqs = 0;
Felix Fietkauf4c607d2011-03-23 20:57:28 +01001491 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001492 ath9k_hw_resettxqueue(ah, i);
1493
Sujith2660b812009-02-09 13:27:26 +05301494 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001495 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001496 ath9k_hw_init_qos(ah);
1497
Sujith2660b812009-02-09 13:27:26 +05301498 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001499 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301500
Felix Fietkau0005baf2010-01-15 02:33:40 +01001501 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001502
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -04001503 if (!AR_SREV_9300_20_OR_LATER(ah)) {
Sujithe9141f72010-06-01 15:14:10 +05301504 ar9002_hw_update_async_fifo(ah);
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -04001505 ar9002_hw_enable_wep_aggregation(ah);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301506 }
1507
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001508 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001509
1510 ath9k_hw_set_dma(ah);
1511
1512 REG_WRITE(ah, AR_OBS, 8);
1513
Sujith0ce024c2009-12-14 14:57:00 +05301514 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001515 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1516 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1517 }
1518
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001519 if (ah->config.tx_intr_mitigation) {
1520 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1521 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1522 }
1523
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001524 ath9k_hw_init_bb(ah, chan);
1525
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001526 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001527 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001528
Sujith7d0d0df2010-04-16 11:53:57 +05301529 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001530
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001531 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001532 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1533
Sujith7d0d0df2010-04-16 11:53:57 +05301534 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301535
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001536 /*
1537 * For big endian systems turn on swapping for descriptors
1538 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001539 if (AR_SREV_9100(ah)) {
1540 u32 mask;
1541 mask = REG_READ(ah, AR_CFG);
1542 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Joe Perches226afe62010-12-02 19:12:37 -08001543 ath_dbg(common, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05301544 "CFG Byte Swap Set 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001545 } else {
1546 mask =
1547 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1548 REG_WRITE(ah, AR_CFG, mask);
Joe Perches226afe62010-12-02 19:12:37 -08001549 ath_dbg(common, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05301550 "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001551 }
1552 } else {
Sujithcbba8cd2010-06-02 15:53:31 +05301553 if (common->bus_ops->ath_bus_type == ATH_USB) {
1554 /* Configure AR9271 target WLAN */
1555 if (AR_SREV_9271(ah))
1556 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1557 else
1558 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1559 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001560#ifdef __BIG_ENDIAN
Vasanthakumar Thiagarajan2be7bfe2011-04-19 19:29:14 +05301561 else if (AR_SREV_9340(ah))
1562 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1563 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001564 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001565#endif
1566 }
1567
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001568 if (ah->btcoex_hw.enabled)
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301569 ath9k_hw_btcoex_enable(ah);
1570
Felix Fietkau00c86592010-07-30 21:02:09 +02001571 if (AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001572 ar9003_hw_bb_watchdog_config(ah);
Vasanthakumar Thiagarajand8903a52010-04-15 17:39:25 -04001573
Felix Fietkau691680b2011-03-19 13:55:38 +01001574 ath9k_hw_apply_gpio_override(ah);
1575
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001576 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001577}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001578EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001579
Sujithf1dc5602008-10-29 10:16:30 +05301580/******************************/
1581/* Power Management (Chipset) */
1582/******************************/
1583
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001584/*
1585 * Notify Power Mgt is disabled in self-generated frames.
1586 * If requested, force chip to sleep.
1587 */
Sujithcbe61d82009-02-09 13:27:12 +05301588static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301589{
1590 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1591 if (setChip) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001592 /*
1593 * Clear the RTC force wake bit to allow the
1594 * mac to go to sleep.
1595 */
Sujithf1dc5602008-10-29 10:16:30 +05301596 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1597 AR_RTC_FORCE_WAKE_EN);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001598 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301599 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1600
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001601 /* Shutdown chip. Active low */
Sujith14b3af32010-03-17 14:25:18 +05301602 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
Sujith4921be82009-09-18 15:04:27 +05301603 REG_CLR_BIT(ah, (AR_RTC_RESET),
1604 AR_RTC_RESET_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301605 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001606
1607 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
1608 if (AR_SREV_9300_20_OR_LATER(ah))
1609 REG_WRITE(ah, AR_WA,
1610 ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001611}
1612
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001613/*
1614 * Notify Power Management is enabled in self-generating
1615 * frames. If request, set power mode of chip to
1616 * auto/normal. Duration in units of 128us (1/8 TU).
1617 */
Sujithcbe61d82009-02-09 13:27:12 +05301618static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001619{
Sujithf1dc5602008-10-29 10:16:30 +05301620 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1621 if (setChip) {
Sujith2660b812009-02-09 13:27:26 +05301622 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001623
Sujithf1dc5602008-10-29 10:16:30 +05301624 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001625 /* Set WakeOnInterrupt bit; clear ForceWake bit */
Sujithf1dc5602008-10-29 10:16:30 +05301626 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1627 AR_RTC_FORCE_WAKE_ON_INT);
1628 } else {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001629 /*
1630 * Clear the RTC force wake bit to allow the
1631 * mac to go to sleep.
1632 */
Sujithf1dc5602008-10-29 10:16:30 +05301633 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1634 AR_RTC_FORCE_WAKE_EN);
1635 }
1636 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001637
1638 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
1639 if (AR_SREV_9300_20_OR_LATER(ah))
1640 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05301641}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001642
Sujithcbe61d82009-02-09 13:27:12 +05301643static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301644{
1645 u32 val;
1646 int i;
1647
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001648 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
1649 if (AR_SREV_9300_20_OR_LATER(ah)) {
1650 REG_WRITE(ah, AR_WA, ah->WARegVal);
1651 udelay(10);
1652 }
1653
Sujithf1dc5602008-10-29 10:16:30 +05301654 if (setChip) {
1655 if ((REG_READ(ah, AR_RTC_STATUS) &
1656 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
1657 if (ath9k_hw_set_reset_reg(ah,
1658 ATH9K_RESET_POWER_ON) != true) {
1659 return false;
1660 }
Luis R. Rodrigueze0412282010-04-15 17:38:15 -04001661 if (!AR_SREV_9300_20_OR_LATER(ah))
1662 ath9k_hw_init_pll(ah, NULL);
Sujithf1dc5602008-10-29 10:16:30 +05301663 }
1664 if (AR_SREV_9100(ah))
1665 REG_SET_BIT(ah, AR_RTC_RESET,
1666 AR_RTC_RESET_EN);
1667
1668 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1669 AR_RTC_FORCE_WAKE_EN);
1670 udelay(50);
1671
1672 for (i = POWER_UP_TIME / 50; i > 0; i--) {
1673 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
1674 if (val == AR_RTC_STATUS_ON)
1675 break;
1676 udelay(50);
1677 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1678 AR_RTC_FORCE_WAKE_EN);
1679 }
1680 if (i == 0) {
Joe Perches38002762010-12-02 19:12:36 -08001681 ath_err(ath9k_hw_common(ah),
1682 "Failed to wakeup in %uus\n",
1683 POWER_UP_TIME / 20);
Sujithf1dc5602008-10-29 10:16:30 +05301684 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001685 }
1686 }
1687
Sujithf1dc5602008-10-29 10:16:30 +05301688 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1689
1690 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001691}
1692
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001693bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05301694{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001695 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +05301696 int status = true, setChip = true;
Sujithf1dc5602008-10-29 10:16:30 +05301697 static const char *modes[] = {
1698 "AWAKE",
1699 "FULL-SLEEP",
1700 "NETWORK SLEEP",
1701 "UNDEFINED"
1702 };
Sujithf1dc5602008-10-29 10:16:30 +05301703
Gabor Juhoscbdec972009-07-24 17:27:22 +02001704 if (ah->power_mode == mode)
1705 return status;
1706
Joe Perches226afe62010-12-02 19:12:37 -08001707 ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
1708 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05301709
1710 switch (mode) {
1711 case ATH9K_PM_AWAKE:
1712 status = ath9k_hw_set_power_awake(ah, setChip);
1713 break;
1714 case ATH9K_PM_FULL_SLEEP:
1715 ath9k_set_power_sleep(ah, setChip);
Sujith2660b812009-02-09 13:27:26 +05301716 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05301717 break;
1718 case ATH9K_PM_NETWORK_SLEEP:
1719 ath9k_set_power_network_sleep(ah, setChip);
1720 break;
1721 default:
Joe Perches38002762010-12-02 19:12:36 -08001722 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05301723 return false;
1724 }
Sujith2660b812009-02-09 13:27:26 +05301725 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05301726
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08001727 /*
1728 * XXX: If this warning never comes up after a while then
1729 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
1730 * ath9k_hw_setpower() return type void.
1731 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05301732
1733 if (!(ah->ah_flags & AH_UNPLUGGED))
1734 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08001735
Sujithf1dc5602008-10-29 10:16:30 +05301736 return status;
1737}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001738EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05301739
Sujithf1dc5602008-10-29 10:16:30 +05301740/*******************/
1741/* Beacon Handling */
1742/*******************/
1743
Sujithcbe61d82009-02-09 13:27:12 +05301744void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001745{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001746 int flags = 0;
1747
Sujith7d0d0df2010-04-16 11:53:57 +05301748 ENABLE_REGWRITE_BUFFER(ah);
1749
Sujith2660b812009-02-09 13:27:26 +05301750 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001751 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001752 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001753 REG_SET_BIT(ah, AR_TXCFG,
1754 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Felix Fietkaudd347f22011-03-22 21:54:17 +01001755 REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
1756 TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001757 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08001758 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01001759 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
1760 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
1761 TU_TO_USEC(ah->config.dma_beacon_response_time));
1762 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
1763 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001764 flags |=
1765 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
1766 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001767 default:
Joe Perches226afe62010-12-02 19:12:37 -08001768 ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
1769 "%s: unsupported opmode: %d\n",
1770 __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08001771 return;
1772 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001773 }
1774
Felix Fietkaudd347f22011-03-22 21:54:17 +01001775 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
1776 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
1777 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
1778 REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001779
Sujith7d0d0df2010-04-16 11:53:57 +05301780 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301781
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001782 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
1783}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001784EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001785
Sujithcbe61d82009-02-09 13:27:12 +05301786void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301787 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001788{
1789 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05301790 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001791 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001792
Sujith7d0d0df2010-04-16 11:53:57 +05301793 ENABLE_REGWRITE_BUFFER(ah);
1794
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001795 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
1796
1797 REG_WRITE(ah, AR_BEACON_PERIOD,
1798 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1799 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
1800 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1801
Sujith7d0d0df2010-04-16 11:53:57 +05301802 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301803
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001804 REG_RMW_FIELD(ah, AR_RSSI_THR,
1805 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
1806
1807 beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
1808
1809 if (bs->bs_sleepduration > beaconintval)
1810 beaconintval = bs->bs_sleepduration;
1811
1812 dtimperiod = bs->bs_dtimperiod;
1813 if (bs->bs_sleepduration > dtimperiod)
1814 dtimperiod = bs->bs_sleepduration;
1815
1816 if (beaconintval == dtimperiod)
1817 nextTbtt = bs->bs_nextdtim;
1818 else
1819 nextTbtt = bs->bs_nexttbtt;
1820
Joe Perches226afe62010-12-02 19:12:37 -08001821 ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
1822 ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
1823 ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
1824 ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001825
Sujith7d0d0df2010-04-16 11:53:57 +05301826 ENABLE_REGWRITE_BUFFER(ah);
1827
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001828 REG_WRITE(ah, AR_NEXT_DTIM,
1829 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
1830 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1831
1832 REG_WRITE(ah, AR_SLEEP1,
1833 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
1834 | AR_SLEEP1_ASSUME_DTIM);
1835
Sujith60b67f52008-08-07 10:52:38 +05301836 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001837 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
1838 else
1839 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1840
1841 REG_WRITE(ah, AR_SLEEP2,
1842 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1843
1844 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
1845 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1846
Sujith7d0d0df2010-04-16 11:53:57 +05301847 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301848
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001849 REG_SET_BIT(ah, AR_TIMER_MODE,
1850 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
1851 AR_DTIM_TIMER_EN);
1852
Sujith4af9cf42009-02-12 10:06:47 +05301853 /* TSF Out of Range Threshold */
1854 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001855}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001856EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001857
Sujithf1dc5602008-10-29 10:16:30 +05301858/*******************/
1859/* HW Capabilities */
1860/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001861
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001862int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001863{
Sujith2660b812009-02-09 13:27:26 +05301864 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001865 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001866 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001867 struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001868
Sujithf1dc5602008-10-29 10:16:30 +05301869 u16 capField = 0, eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08001870 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001871
Sujithf74df6f2009-02-09 13:27:24 +05301872 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001873 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05301874
Sujithf74df6f2009-02-09 13:27:24 +05301875 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001876 if (AR_SREV_9285_12_OR_LATER(ah))
Sujithfec0de12009-02-12 10:06:43 +05301877 eeval |= AR9285_RDEXT_DEFAULT;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001878 regulatory->current_rd_ext = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05301879
Sujithf74df6f2009-02-09 13:27:24 +05301880 capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
Sujithf1dc5602008-10-29 10:16:30 +05301881
Sujith2660b812009-02-09 13:27:26 +05301882 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05301883 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001884 if (regulatory->current_rd == 0x64 ||
1885 regulatory->current_rd == 0x65)
1886 regulatory->current_rd += 5;
1887 else if (regulatory->current_rd == 0x41)
1888 regulatory->current_rd = 0x43;
Joe Perches226afe62010-12-02 19:12:37 -08001889 ath_dbg(common, ATH_DBG_REGULATORY,
1890 "regdomain mapped to 0x%x\n", regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001891 }
Sujithdc2222a2008-08-14 13:26:55 +05301892
Sujithf74df6f2009-02-09 13:27:24 +05301893 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001894 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08001895 ath_err(common,
1896 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001897 return -EINVAL;
1898 }
1899
Felix Fietkaud4659912010-10-14 16:02:39 +02001900 if (eeval & AR5416_OPFLAGS_11A)
1901 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001902
Felix Fietkaud4659912010-10-14 16:02:39 +02001903 if (eeval & AR5416_OPFLAGS_11G)
1904 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05301905
Sujithf74df6f2009-02-09 13:27:24 +05301906 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001907 /*
1908 * For AR9271 we will temporarilly uses the rx chainmax as read from
1909 * the EEPROM.
1910 */
Sujith8147f5d2009-02-20 15:13:23 +05301911 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001912 !(eeval & AR5416_OPFLAGS_11A) &&
1913 !(AR_SREV_9271(ah)))
1914 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05301915 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01001916 else if (AR_SREV_9100(ah))
1917 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05301918 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001919 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05301920 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301921
Felix Fietkau7a370812010-09-22 12:34:52 +02001922 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05301923
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01001924 /* enable key search for every frame in an aggregate */
1925 if (AR_SREV_9300_20_OR_LATER(ah))
1926 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
1927
Bruno Randolfce2220d2010-09-17 11:36:25 +09001928 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
1929
Felix Fietkau0db156e2011-03-23 20:57:29 +01001930 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05301931 pCap->hw_caps |= ATH9K_HW_CAP_HT;
1932 else
1933 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1934
Sujith5b5fa352010-03-17 14:25:15 +05301935 if (AR_SREV_9271(ah))
1936 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05301937 else if (AR_DEVID_7010(ah))
1938 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001939 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05301940 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02001941 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301942 pCap->num_gpio_pins = AR928X_NUM_GPIO;
1943 else
1944 pCap->num_gpio_pins = AR_NUM_GPIO;
1945
Sujithf1dc5602008-10-29 10:16:30 +05301946 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
1947 pCap->hw_caps |= ATH9K_HW_CAP_CST;
1948 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
1949 } else {
1950 pCap->rts_aggr_limit = (8 * 1024);
1951 }
1952
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301953#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05301954 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
1955 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
1956 ah->rfkill_gpio =
1957 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
1958 ah->rfkill_polarity =
1959 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05301960
1961 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
1962 }
1963#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07001964 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05301965 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
1966 else
1967 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05301968
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301969 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301970 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
1971 else
1972 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
1973
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -08001974 if (AR_SREV_9280_20_OR_LATER(ah) && common->btcoex_enabled) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001975 btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
1976 btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05301977
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301978 if (AR_SREV_9285(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001979 btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
1980 btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301981 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001982 btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301983 }
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05301984 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001985 btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05301986 }
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001987
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001988 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08001989 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
1990 if (!AR_SREV_9485(ah))
1991 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
1992
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001993 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
1994 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
1995 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04001996 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04001997 pCap->txs_len = sizeof(struct ar9003_txs);
Luis R. Rodriguez6f481012011-01-20 17:47:39 -08001998 if (!ah->config.paprd_disable &&
1999 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
Felix Fietkau49352502010-06-12 00:33:59 -04002000 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002001 } else {
2002 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002003 if (AR_SREV_9280_20(ah) &&
2004 ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
2005 AR5416_EEP_MINOR_VER_16) ||
2006 ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
2007 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002008 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002009
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002010 if (AR_SREV_9300_20_OR_LATER(ah))
2011 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2012
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002013 if (AR_SREV_9300_20_OR_LATER(ah))
2014 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2015
Felix Fietkaua42acef2010-09-22 12:34:54 +02002016 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002017 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2018
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002019 if (AR_SREV_9285(ah))
2020 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2021 ant_div_ctl1 =
2022 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2023 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
2024 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2025 }
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302026 if (AR_SREV_9300_20_OR_LATER(ah)) {
2027 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2028 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2029 }
2030
2031
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002032
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -08002033 if (AR_SREV_9485_10(ah)) {
2034 pCap->pcie_lcr_extsync_en = true;
2035 pCap->pcie_lcr_offset = 0x80;
2036 }
2037
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002038 tx_chainmask = pCap->tx_chainmask;
2039 rx_chainmask = pCap->rx_chainmask;
2040 while (tx_chainmask || rx_chainmask) {
2041 if (tx_chainmask & BIT(0))
2042 pCap->max_txchains++;
2043 if (rx_chainmask & BIT(0))
2044 pCap->max_rxchains++;
2045
2046 tx_chainmask >>= 1;
2047 rx_chainmask >>= 1;
2048 }
2049
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002050 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002051}
2052
Sujithf1dc5602008-10-29 10:16:30 +05302053/****************************/
2054/* GPIO / RFKILL / Antennae */
2055/****************************/
2056
Sujithcbe61d82009-02-09 13:27:12 +05302057static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302058 u32 gpio, u32 type)
2059{
2060 int addr;
2061 u32 gpio_shift, tmp;
2062
2063 if (gpio > 11)
2064 addr = AR_GPIO_OUTPUT_MUX3;
2065 else if (gpio > 5)
2066 addr = AR_GPIO_OUTPUT_MUX2;
2067 else
2068 addr = AR_GPIO_OUTPUT_MUX1;
2069
2070 gpio_shift = (gpio % 6) * 5;
2071
2072 if (AR_SREV_9280_20_OR_LATER(ah)
2073 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2074 REG_RMW(ah, addr, (type << gpio_shift),
2075 (0x1f << gpio_shift));
2076 } else {
2077 tmp = REG_READ(ah, addr);
2078 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2079 tmp &= ~(0x1f << gpio_shift);
2080 tmp |= (type << gpio_shift);
2081 REG_WRITE(ah, addr, tmp);
2082 }
2083}
2084
Sujithcbe61d82009-02-09 13:27:12 +05302085void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302086{
2087 u32 gpio_shift;
2088
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002089 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302090
Sujith88c1f4f2010-06-30 14:46:31 +05302091 if (AR_DEVID_7010(ah)) {
2092 gpio_shift = gpio;
2093 REG_RMW(ah, AR7010_GPIO_OE,
2094 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2095 (AR7010_GPIO_OE_MASK << gpio_shift));
2096 return;
2097 }
Sujithf1dc5602008-10-29 10:16:30 +05302098
Sujith88c1f4f2010-06-30 14:46:31 +05302099 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302100 REG_RMW(ah,
2101 AR_GPIO_OE_OUT,
2102 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2103 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2104}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002105EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302106
Sujithcbe61d82009-02-09 13:27:12 +05302107u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302108{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302109#define MS_REG_READ(x, y) \
2110 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2111
Sujith2660b812009-02-09 13:27:26 +05302112 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302113 return 0xffffffff;
2114
Sujith88c1f4f2010-06-30 14:46:31 +05302115 if (AR_DEVID_7010(ah)) {
2116 u32 val;
2117 val = REG_READ(ah, AR7010_GPIO_IN);
2118 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2119 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002120 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2121 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002122 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302123 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002124 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302125 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002126 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302127 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002128 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302129 return MS_REG_READ(AR928X, gpio) != 0;
2130 else
2131 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302132}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002133EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302134
Sujithcbe61d82009-02-09 13:27:12 +05302135void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302136 u32 ah_signal_type)
2137{
2138 u32 gpio_shift;
2139
Sujith88c1f4f2010-06-30 14:46:31 +05302140 if (AR_DEVID_7010(ah)) {
2141 gpio_shift = gpio;
2142 REG_RMW(ah, AR7010_GPIO_OE,
2143 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2144 (AR7010_GPIO_OE_MASK << gpio_shift));
2145 return;
2146 }
2147
Sujithf1dc5602008-10-29 10:16:30 +05302148 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302149 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302150 REG_RMW(ah,
2151 AR_GPIO_OE_OUT,
2152 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2153 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2154}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002155EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302156
Sujithcbe61d82009-02-09 13:27:12 +05302157void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302158{
Sujith88c1f4f2010-06-30 14:46:31 +05302159 if (AR_DEVID_7010(ah)) {
2160 val = val ? 0 : 1;
2161 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2162 AR_GPIO_BIT(gpio));
2163 return;
2164 }
2165
Sujith5b5fa352010-03-17 14:25:15 +05302166 if (AR_SREV_9271(ah))
2167 val = ~val;
2168
Sujithf1dc5602008-10-29 10:16:30 +05302169 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2170 AR_GPIO_BIT(gpio));
2171}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002172EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302173
Sujithcbe61d82009-02-09 13:27:12 +05302174u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302175{
2176 return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2177}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002178EXPORT_SYMBOL(ath9k_hw_getdefantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302179
Sujithcbe61d82009-02-09 13:27:12 +05302180void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302181{
2182 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2183}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002184EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302185
Sujithf1dc5602008-10-29 10:16:30 +05302186/*********************/
2187/* General Operation */
2188/*********************/
2189
Sujithcbe61d82009-02-09 13:27:12 +05302190u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302191{
2192 u32 bits = REG_READ(ah, AR_RX_FILTER);
2193 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2194
2195 if (phybits & AR_PHY_ERR_RADAR)
2196 bits |= ATH9K_RX_FILTER_PHYRADAR;
2197 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2198 bits |= ATH9K_RX_FILTER_PHYERR;
2199
2200 return bits;
2201}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002202EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302203
Sujithcbe61d82009-02-09 13:27:12 +05302204void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302205{
2206 u32 phybits;
2207
Sujith7d0d0df2010-04-16 11:53:57 +05302208 ENABLE_REGWRITE_BUFFER(ah);
2209
Sujith7ea310b2009-09-03 12:08:43 +05302210 REG_WRITE(ah, AR_RX_FILTER, bits);
2211
Sujithf1dc5602008-10-29 10:16:30 +05302212 phybits = 0;
2213 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2214 phybits |= AR_PHY_ERR_RADAR;
2215 if (bits & ATH9K_RX_FILTER_PHYERR)
2216 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2217 REG_WRITE(ah, AR_PHY_ERR, phybits);
2218
2219 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002220 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302221 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002222 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302223
2224 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302225}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002226EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302227
Sujithcbe61d82009-02-09 13:27:12 +05302228bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302229{
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302230 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2231 return false;
2232
2233 ath9k_hw_init_pll(ah, NULL);
2234 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302235}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002236EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302237
Sujithcbe61d82009-02-09 13:27:12 +05302238bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302239{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002240 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302241 return false;
2242
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302243 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2244 return false;
2245
2246 ath9k_hw_init_pll(ah, NULL);
2247 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302248}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002249EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302250
Felix Fietkaude40f312010-10-20 03:08:53 +02002251void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
Sujithf1dc5602008-10-29 10:16:30 +05302252{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002253 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujith2660b812009-02-09 13:27:26 +05302254 struct ath9k_channel *chan = ah->curchan;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002255 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05302256
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002257 regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
Sujithf1dc5602008-10-29 10:16:30 +05302258
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002259 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002260 ath9k_regd_get_ctl(regulatory, chan),
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002261 channel->max_antenna_gain * 2,
2262 channel->max_power * 2,
2263 min((u32) MAX_RATE_POWER,
Felix Fietkaude40f312010-10-20 03:08:53 +02002264 (u32) regulatory->power_limit), test);
Sujithf1dc5602008-10-29 10:16:30 +05302265}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002266EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302267
Sujithcbe61d82009-02-09 13:27:12 +05302268void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302269{
Sujith2660b812009-02-09 13:27:26 +05302270 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302271}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002272EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302273
Sujithcbe61d82009-02-09 13:27:12 +05302274void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302275{
2276 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2277 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2278}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002279EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302280
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002281void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302282{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002283 struct ath_common *common = ath9k_hw_common(ah);
2284
2285 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2286 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2287 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302288}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002289EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302290
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002291#define ATH9K_MAX_TSF_READ 10
2292
Sujithcbe61d82009-02-09 13:27:12 +05302293u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302294{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002295 u32 tsf_lower, tsf_upper1, tsf_upper2;
2296 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302297
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002298 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2299 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2300 tsf_lower = REG_READ(ah, AR_TSF_L32);
2301 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2302 if (tsf_upper2 == tsf_upper1)
2303 break;
2304 tsf_upper1 = tsf_upper2;
2305 }
Sujithf1dc5602008-10-29 10:16:30 +05302306
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002307 WARN_ON( i == ATH9K_MAX_TSF_READ );
2308
2309 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302310}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002311EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302312
Sujithcbe61d82009-02-09 13:27:12 +05302313void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002314{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002315 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002316 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002317}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002318EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002319
Sujithcbe61d82009-02-09 13:27:12 +05302320void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302321{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002322 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2323 AH_TSF_WRITE_TIMEOUT))
Joe Perches226afe62010-12-02 19:12:37 -08002324 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
2325 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002326
Sujithf1dc5602008-10-29 10:16:30 +05302327 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002328}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002329EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002330
Sujith54e4cec2009-08-07 09:45:09 +05302331void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002332{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002333 if (setting)
Sujith2660b812009-02-09 13:27:26 +05302334 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002335 else
Sujith2660b812009-02-09 13:27:26 +05302336 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002337}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002338EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002339
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002340void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002341{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002342 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302343 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002344
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002345 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302346 macmode = AR_2040_JOINED_RX_CLEAR;
2347 else
2348 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002349
Sujithf1dc5602008-10-29 10:16:30 +05302350 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002351}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302352
2353/* HW Generic timers configuration */
2354
2355static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2356{
2357 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2358 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2359 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2360 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2361 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2362 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2363 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2364 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2365 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2366 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2367 AR_NDP2_TIMER_MODE, 0x0002},
2368 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2369 AR_NDP2_TIMER_MODE, 0x0004},
2370 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2371 AR_NDP2_TIMER_MODE, 0x0008},
2372 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2373 AR_NDP2_TIMER_MODE, 0x0010},
2374 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2375 AR_NDP2_TIMER_MODE, 0x0020},
2376 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2377 AR_NDP2_TIMER_MODE, 0x0040},
2378 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2379 AR_NDP2_TIMER_MODE, 0x0080}
2380};
2381
2382/* HW generic timer primitives */
2383
2384/* compute and clear index of rightmost 1 */
2385static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2386{
2387 u32 b;
2388
2389 b = *mask;
2390 b &= (0-b);
2391 *mask &= ~b;
2392 b *= debruijn32;
2393 b >>= 27;
2394
2395 return timer_table->gen_timer_index[b];
2396}
2397
Felix Fietkaudd347f22011-03-22 21:54:17 +01002398u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302399{
2400 return REG_READ(ah, AR_TSF_L32);
2401}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002402EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302403
2404struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2405 void (*trigger)(void *),
2406 void (*overflow)(void *),
2407 void *arg,
2408 u8 timer_index)
2409{
2410 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2411 struct ath_gen_timer *timer;
2412
2413 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2414
2415 if (timer == NULL) {
Joe Perches38002762010-12-02 19:12:36 -08002416 ath_err(ath9k_hw_common(ah),
2417 "Failed to allocate memory for hw timer[%d]\n",
2418 timer_index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302419 return NULL;
2420 }
2421
2422 /* allocate a hardware generic timer slot */
2423 timer_table->timers[timer_index] = timer;
2424 timer->index = timer_index;
2425 timer->trigger = trigger;
2426 timer->overflow = overflow;
2427 timer->arg = arg;
2428
2429 return timer;
2430}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002431EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302432
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002433void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2434 struct ath_gen_timer *timer,
2435 u32 timer_next,
2436 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302437{
2438 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2439 u32 tsf;
2440
2441 BUG_ON(!timer_period);
2442
2443 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
2444
2445 tsf = ath9k_hw_gettsf32(ah);
2446
Joe Perches226afe62010-12-02 19:12:37 -08002447 ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
2448 "current tsf %x period %x timer_next %x\n",
2449 tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302450
2451 /*
2452 * Pull timer_next forward if the current TSF already passed it
2453 * because of software latency
2454 */
2455 if (timer_next < tsf)
2456 timer_next = tsf + timer_period;
2457
2458 /*
2459 * Program generic timer registers
2460 */
2461 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2462 timer_next);
2463 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2464 timer_period);
2465 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2466 gen_tmr_configuration[timer->index].mode_mask);
2467
2468 /* Enable both trigger and thresh interrupt masks */
2469 REG_SET_BIT(ah, AR_IMR_S5,
2470 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2471 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302472}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002473EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302474
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002475void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302476{
2477 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2478
2479 if ((timer->index < AR_FIRST_NDP_TIMER) ||
2480 (timer->index >= ATH_MAX_GEN_TIMER)) {
2481 return;
2482 }
2483
2484 /* Clear generic timer enable bits. */
2485 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2486 gen_tmr_configuration[timer->index].mode_mask);
2487
2488 /* Disable both trigger and thresh interrupt masks */
2489 REG_CLR_BIT(ah, AR_IMR_S5,
2490 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2491 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
2492
2493 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302494}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002495EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302496
2497void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
2498{
2499 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2500
2501 /* free the hardware generic timer slot */
2502 timer_table->timers[timer->index] = NULL;
2503 kfree(timer);
2504}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002505EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302506
2507/*
2508 * Generic Timer Interrupts handling
2509 */
2510void ath_gen_timer_isr(struct ath_hw *ah)
2511{
2512 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2513 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002514 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302515 u32 trigger_mask, thresh_mask, index;
2516
2517 /* get hardware generic timer interrupt status */
2518 trigger_mask = ah->intr_gen_timer_trigger;
2519 thresh_mask = ah->intr_gen_timer_thresh;
2520 trigger_mask &= timer_table->timer_mask.val;
2521 thresh_mask &= timer_table->timer_mask.val;
2522
2523 trigger_mask &= ~thresh_mask;
2524
2525 while (thresh_mask) {
2526 index = rightmost_index(timer_table, &thresh_mask);
2527 timer = timer_table->timers[index];
2528 BUG_ON(!timer);
Joe Perches226afe62010-12-02 19:12:37 -08002529 ath_dbg(common, ATH_DBG_HWTIMER,
2530 "TSF overflow for Gen timer %d\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302531 timer->overflow(timer->arg);
2532 }
2533
2534 while (trigger_mask) {
2535 index = rightmost_index(timer_table, &trigger_mask);
2536 timer = timer_table->timers[index];
2537 BUG_ON(!timer);
Joe Perches226afe62010-12-02 19:12:37 -08002538 ath_dbg(common, ATH_DBG_HWTIMER,
2539 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302540 timer->trigger(timer->arg);
2541 }
2542}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002543EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002544
Sujith05020d22010-03-17 14:25:23 +05302545/********/
2546/* HTC */
2547/********/
2548
2549void ath9k_hw_htc_resetinit(struct ath_hw *ah)
2550{
2551 ah->htc_reset_init = true;
2552}
2553EXPORT_SYMBOL(ath9k_hw_htc_resetinit);
2554
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002555static struct {
2556 u32 version;
2557 const char * name;
2558} ath_mac_bb_names[] = {
2559 /* Devices with external radios */
2560 { AR_SREV_VERSION_5416_PCI, "5416" },
2561 { AR_SREV_VERSION_5416_PCIE, "5418" },
2562 { AR_SREV_VERSION_9100, "9100" },
2563 { AR_SREV_VERSION_9160, "9160" },
2564 /* Single-chip solutions */
2565 { AR_SREV_VERSION_9280, "9280" },
2566 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04002567 { AR_SREV_VERSION_9287, "9287" },
2568 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04002569 { AR_SREV_VERSION_9300, "9300" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05302570 { AR_SREV_VERSION_9485, "9485" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002571};
2572
2573/* For devices with external radios */
2574static struct {
2575 u16 version;
2576 const char * name;
2577} ath_rf_names[] = {
2578 { 0, "5133" },
2579 { AR_RAD5133_SREV_MAJOR, "5133" },
2580 { AR_RAD5122_SREV_MAJOR, "5122" },
2581 { AR_RAD2133_SREV_MAJOR, "2133" },
2582 { AR_RAD2122_SREV_MAJOR, "2122" }
2583};
2584
2585/*
2586 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2587 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002588static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002589{
2590 int i;
2591
2592 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2593 if (ath_mac_bb_names[i].version == mac_bb_version) {
2594 return ath_mac_bb_names[i].name;
2595 }
2596 }
2597
2598 return "????";
2599}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002600
2601/*
2602 * Return the RF name. "????" is returned if the RF is unknown.
2603 * Used for devices with external radios.
2604 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002605static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002606{
2607 int i;
2608
2609 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
2610 if (ath_rf_names[i].version == rf_version) {
2611 return ath_rf_names[i].name;
2612 }
2613 }
2614
2615 return "????";
2616}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002617
2618void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
2619{
2620 int used;
2621
2622 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02002623 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002624 used = snprintf(hw_name, len,
2625 "Atheros AR%s Rev:%x",
2626 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2627 ah->hw_version.macRev);
2628 }
2629 else {
2630 used = snprintf(hw_name, len,
2631 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
2632 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2633 ah->hw_version.macRev,
2634 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
2635 AR_RADIO_SREV_MAJOR)),
2636 ah->hw_version.phyRev);
2637 }
2638
2639 hw_name[used] = '\0';
2640}
2641EXPORT_SYMBOL(ath9k_hw_name);