blob: f29b44c86a2f7354c29dd0ce3ca3a5cfc7ae723c [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Paulo Zanonia5c961d2012-10-24 15:59:34 -020029#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Chris Wilson5eddb702010-09-11 13:48:45 +010030
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
Ville Syrjälä2d401b12014-04-09 13:29:08 +030032#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 (pipe) == PIPE_B ? (b) : (c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030034
Daniel Vetter6b26c862012-04-24 14:04:12 +020035#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
36#define _MASKED_BIT_DISABLE(a) ((a) << 16)
37
Jesse Barnes585fb112008-07-29 11:54:06 -070038/* PCI config space */
39
40#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070041#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070042#define GC_CLOCK_133_200 (0 << 0)
43#define GC_CLOCK_100_200 (1 << 0)
44#define GC_CLOCK_100_133 (2 << 0)
45#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080046#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070047#define GCFGC 0xf0 /* 915+ only */
48#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
49#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
50#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +020051#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
52#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
53#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
54#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
55#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
56#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070057#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070058#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
60#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
61#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
62#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
63#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
64#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
65#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
66#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
67#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
68#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
72#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
73#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
74#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
75#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
76#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +010077#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
78
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070079
80/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070081#define I965_GDRST 0xc0 /* PCI config register */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070082#define GRDOM_FULL (0<<2)
83#define GRDOM_RENDER (1<<2)
84#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -070085#define GRDOM_MASK (3<<2)
Daniel Vetter5ccce182012-04-27 15:17:45 +020086#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -070087
Ville Syrjäläb3a3f032014-05-19 19:23:24 +030088#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
89#define ILK_GRDOM_FULL (0<<1)
90#define ILK_GRDOM_RENDER (1<<1)
91#define ILK_GRDOM_MEDIA (3<<1)
92#define ILK_GRDOM_MASK (3<<1)
93#define ILK_GRDOM_RESET_ENABLE (1<<0)
94
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070095#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
96#define GEN6_MBC_SNPCR_SHIFT 21
97#define GEN6_MBC_SNPCR_MASK (3<<21)
98#define GEN6_MBC_SNPCR_MAX (0<<21)
99#define GEN6_MBC_SNPCR_MED (1<<21)
100#define GEN6_MBC_SNPCR_LOW (2<<21)
101#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
102
Imre Deak9e72b462014-05-05 15:13:55 +0300103#define VLV_G3DCTL 0x9024
104#define VLV_GSCKGCTL 0x9028
105
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100106#define GEN6_MBCTL 0x0907c
107#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
108#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
109#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
110#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
111#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
112
Eric Anholtcff458c2010-11-18 09:31:14 +0800113#define GEN6_GDRST 0x941c
114#define GEN6_GRDOM_FULL (1 << 0)
115#define GEN6_GRDOM_RENDER (1 << 1)
116#define GEN6_GRDOM_MEDIA (1 << 2)
117#define GEN6_GRDOM_BLT (1 << 3)
118
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100119#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
120#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
121#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
122#define PP_DIR_DCLV_2G 0xffffffff
123
Ben Widawsky94e409c2013-11-04 22:29:36 -0800124#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
125#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
126
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100127#define GAM_ECOCHK 0x4090
128#define ECOCHK_SNB_BIT (1<<10)
Ben Widawskye3dff582013-03-20 14:49:14 -0700129#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100130#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
131#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300132#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
133#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
134#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
135#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
136#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100137
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200138#define GAC_ECO_BITS 0x14090
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300139#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200140#define ECOBITS_PPGTT_CACHE64B (3<<8)
141#define ECOBITS_PPGTT_CACHE4B (0<<8)
142
Daniel Vetterbe901a52012-04-11 20:42:39 +0200143#define GAB_CTL 0x24000
144#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
145
Jesse Barnes585fb112008-07-29 11:54:06 -0700146/* VGA stuff */
147
148#define VGA_ST01_MDA 0x3ba
149#define VGA_ST01_CGA 0x3da
150
151#define VGA_MSR_WRITE 0x3c2
152#define VGA_MSR_READ 0x3cc
153#define VGA_MSR_MEM_EN (1<<1)
154#define VGA_MSR_CGA_MODE (1<<0)
155
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300156#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100157#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300158#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700159
160#define VGA_AR_INDEX 0x3c0
161#define VGA_AR_VID_EN (1<<5)
162#define VGA_AR_DATA_WRITE 0x3c0
163#define VGA_AR_DATA_READ 0x3c1
164
165#define VGA_GR_INDEX 0x3ce
166#define VGA_GR_DATA 0x3cf
167/* GR05 */
168#define VGA_GR_MEM_READ_MODE_SHIFT 3
169#define VGA_GR_MEM_READ_MODE_PLANE 1
170/* GR06 */
171#define VGA_GR_MEM_MODE_MASK 0xc
172#define VGA_GR_MEM_MODE_SHIFT 2
173#define VGA_GR_MEM_A0000_AFFFF 0
174#define VGA_GR_MEM_A0000_BFFFF 1
175#define VGA_GR_MEM_B0000_B7FFF 2
176#define VGA_GR_MEM_B0000_BFFFF 3
177
178#define VGA_DACMASK 0x3c6
179#define VGA_DACRX 0x3c7
180#define VGA_DACWX 0x3c8
181#define VGA_DACDATA 0x3c9
182
183#define VGA_CR_INDEX_MDA 0x3b4
184#define VGA_CR_DATA_MDA 0x3b5
185#define VGA_CR_INDEX_CGA 0x3d4
186#define VGA_CR_DATA_CGA 0x3d5
187
188/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800189 * Instruction field definitions used by the command parser
190 */
191#define INSTR_CLIENT_SHIFT 29
192#define INSTR_CLIENT_MASK 0xE0000000
193#define INSTR_MI_CLIENT 0x0
194#define INSTR_BC_CLIENT 0x2
195#define INSTR_RC_CLIENT 0x3
196#define INSTR_SUBCLIENT_SHIFT 27
197#define INSTR_SUBCLIENT_MASK 0x18000000
198#define INSTR_MEDIA_SUBCLIENT 0x2
199
200/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700201 * Memory interface instructions used by the kernel
202 */
203#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
Brad Volkind4d48032014-02-18 10:15:54 -0800204/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
205#define MI_GLOBAL_GTT (1<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -0700206
207#define MI_NOOP MI_INSTR(0, 0)
208#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
209#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200210#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700211#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
212#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
213#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
214#define MI_FLUSH MI_INSTR(0x04, 0)
215#define MI_READ_FLUSH (1 << 0)
216#define MI_EXE_FLUSH (1 << 1)
217#define MI_NO_WRITE_FLUSH (1 << 2)
218#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
219#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800220#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800221#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
222#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
223#define MI_ARB_ENABLE (1<<0)
224#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700225#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800226#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
227#define MI_SUSPEND_FLUSH_EN (1<<0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400228#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200229#define MI_OVERLAY_CONTINUE (0x0<<21)
230#define MI_OVERLAY_ON (0x1<<21)
231#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700232#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500233#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700234#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500235#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200236/* IVB has funny definitions for which plane to flip. */
237#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
238#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
239#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
240#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
241#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
242#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Ben Widawsky3e789982014-06-30 09:53:37 -0700243#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
Ben Widawsky0e792842013-12-16 20:50:37 -0800244#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
245#define MI_SEMAPHORE_UPDATE (1<<21)
246#define MI_SEMAPHORE_COMPARE (1<<20)
247#define MI_SEMAPHORE_REGISTER (1<<18)
248#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
249#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
250#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
251#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
252#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
253#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
254#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
255#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
256#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
257#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
258#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
259#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100260#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
261#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800262#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
263#define MI_MM_SPACE_GTT (1<<8)
264#define MI_MM_SPACE_PHYSICAL (0<<8)
265#define MI_SAVE_EXT_STATE_EN (1<<3)
266#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800267#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800268#define MI_RESTORE_INHIBIT (1<<0)
Ben Widawsky3e789982014-06-30 09:53:37 -0700269#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
270#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700271#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
272#define MI_SEMAPHORE_POLL (1<<15)
273#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
Jesse Barnes585fb112008-07-29 11:54:06 -0700274#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
275#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
276#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
277#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000278/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
279 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
280 * simply ignores the register load under certain conditions.
281 * - One can actually load arbitrary many arbitrary registers: Simply issue x
282 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
283 */
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100284#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
285#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
Damien Lespiaub76bfeb2014-04-07 20:24:33 +0100286#define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800287#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000288#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700289#define MI_FLUSH_DW_STORE_INDEX (1<<21)
290#define MI_INVALIDATE_TLB (1<<18)
291#define MI_FLUSH_DW_OP_STOREDW (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800292#define MI_FLUSH_DW_OP_MASK (3<<14)
Brad Volkinb18b3962014-02-18 10:15:53 -0800293#define MI_FLUSH_DW_NOTIFY (1<<8)
Jesse Barnes9a289772012-10-26 09:42:42 -0700294#define MI_INVALIDATE_BSD (1<<7)
295#define MI_FLUSH_DW_USE_GTT (1<<2)
296#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700297#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100298#define MI_BATCH_NON_SECURE (1)
299/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800300#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100301#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800302#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700303#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100304#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700305#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800306
Rodrigo Vivi94353732013-08-28 16:45:46 -0300307
308#define MI_PREDICATE_RESULT_2 (0x2214)
309#define LOWER_SLICE_ENABLED (1<<0)
310#define LOWER_SLICE_DISABLED (0<<0)
311
Jesse Barnes585fb112008-07-29 11:54:06 -0700312/*
313 * 3D instructions used by the kernel
314 */
315#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
316
317#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
318#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
319#define SC_UPDATE_SCISSOR (0x1<<1)
320#define SC_ENABLE_MASK (0x1<<0)
321#define SC_ENABLE (0x1<<0)
322#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
323#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
324#define SCI_YMIN_MASK (0xffff<<16)
325#define SCI_XMIN_MASK (0xffff<<0)
326#define SCI_YMAX_MASK (0xffff<<16)
327#define SCI_XMAX_MASK (0xffff<<0)
328#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
329#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
330#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
331#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
332#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
333#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
334#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
335#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
336#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100337
338#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
339#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700340#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
341#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100342#define BLT_WRITE_A (2<<20)
343#define BLT_WRITE_RGB (1<<20)
344#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
Jesse Barnes585fb112008-07-29 11:54:06 -0700345#define BLT_DEPTH_8 (0<<24)
346#define BLT_DEPTH_16_565 (1<<24)
347#define BLT_DEPTH_16_1555 (2<<24)
348#define BLT_DEPTH_32 (3<<24)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100349#define BLT_ROP_SRC_COPY (0xcc<<16)
350#define BLT_ROP_COLOR_COPY (0xf0<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700351#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
352#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
353#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
354#define ASYNC_FLIP (1<<22)
355#define DISPLAY_PLANE_A (0<<20)
356#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200357#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200358#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Brad Volkinf0a346b2014-02-18 10:15:52 -0800359#define PIPE_CONTROL_MMIO_WRITE (1<<23)
Brad Volkin114d4f72014-02-18 10:15:55 -0800360#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
Jesse Barnes8d315282011-10-16 10:23:31 +0200361#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700362#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200363#define PIPE_CONTROL_QW_WRITE (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800364#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200365#define PIPE_CONTROL_DEPTH_STALL (1<<13)
366#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200367#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200368#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
369#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
370#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
371#define PIPE_CONTROL_NOTIFY (1<<8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700372#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
Jesse Barnes8d315282011-10-16 10:23:31 +0200373#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
374#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
375#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200376#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200377#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700378#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700379
Brad Volkin3a6fa982014-02-18 10:15:47 -0800380/*
381 * Commands used only by the command parser
382 */
383#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
384#define MI_ARB_CHECK MI_INSTR(0x05, 0)
385#define MI_RS_CONTROL MI_INSTR(0x06, 0)
386#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
387#define MI_PREDICATE MI_INSTR(0x0C, 0)
388#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
389#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800390#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800391#define MI_URB_CLEAR MI_INSTR(0x19, 0)
392#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
393#define MI_CLFLUSH MI_INSTR(0x27, 0)
Brad Volkind4d48032014-02-18 10:15:54 -0800394#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
395#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800396#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
397#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
398#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
399#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
400#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
401#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
402
403#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
404#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
Brad Volkinf0a346b2014-02-18 10:15:52 -0800405#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
406#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800407#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
408#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
409#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
410 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
411#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
412 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
413#define GFX_OP_3DSTATE_SO_DECL_LIST \
414 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
415
416#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
417 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
418#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
419 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
420#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
421 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
422#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
423 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
424#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
425 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
426
427#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
428
429#define COLOR_BLT ((0x2<<29)|(0x40<<22))
430#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100431
432/*
Brad Volkin5947de92014-02-18 10:15:50 -0800433 * Registers used only by the command parser
434 */
435#define BCS_SWCTRL 0x22200
436
437#define HS_INVOCATION_COUNT 0x2300
438#define DS_INVOCATION_COUNT 0x2308
439#define IA_VERTICES_COUNT 0x2310
440#define IA_PRIMITIVES_COUNT 0x2318
441#define VS_INVOCATION_COUNT 0x2320
442#define GS_INVOCATION_COUNT 0x2328
443#define GS_PRIMITIVES_COUNT 0x2330
444#define CL_INVOCATION_COUNT 0x2338
445#define CL_PRIMITIVES_COUNT 0x2340
446#define PS_INVOCATION_COUNT 0x2348
447#define PS_DEPTH_COUNT 0x2350
448
449/* There are the 4 64-bit counter registers, one for each stream output */
450#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
451
Brad Volkin113a0472014-04-08 14:18:58 -0700452#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
453
454#define GEN7_3DPRIM_END_OFFSET 0x2420
455#define GEN7_3DPRIM_START_VERTEX 0x2430
456#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
457#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
458#define GEN7_3DPRIM_START_INSTANCE 0x243C
459#define GEN7_3DPRIM_BASE_VERTEX 0x2440
460
Kenneth Graunke180b8132014-03-25 22:52:03 -0700461#define OACONTROL 0x2360
462
Brad Volkin220375a2014-02-18 10:15:51 -0800463#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
464#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
465#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
466 _GEN7_PIPEA_DE_LOAD_SL, \
467 _GEN7_PIPEB_DE_LOAD_SL)
468
Brad Volkin5947de92014-02-18 10:15:50 -0800469/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100470 * Reset registers
471 */
472#define DEBUG_RESET_I830 0x6070
473#define DEBUG_RESET_FULL (1<<7)
474#define DEBUG_RESET_RENDER (1<<8)
475#define DEBUG_RESET_DISPLAY (1<<9)
476
Jesse Barnes57f350b2012-03-28 13:39:25 -0700477/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300478 * IOSF sideband
479 */
480#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
481#define IOSF_DEVFN_SHIFT 24
482#define IOSF_OPCODE_SHIFT 16
483#define IOSF_PORT_SHIFT 8
484#define IOSF_BYTE_ENABLES_SHIFT 4
485#define IOSF_BAR_SHIFT 1
486#define IOSF_SB_BUSY (1<<0)
Jesse Barnesf3419152013-11-04 11:52:44 -0800487#define IOSF_PORT_BUNIT 0x3
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300488#define IOSF_PORT_PUNIT 0x4
489#define IOSF_PORT_NC 0x11
490#define IOSF_PORT_DPIO 0x12
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300491#define IOSF_PORT_DPIO_2 0x1a
Jani Nikulae9f882a2013-08-27 15:12:14 +0300492#define IOSF_PORT_GPIO_NC 0x13
493#define IOSF_PORT_CCK 0x14
494#define IOSF_PORT_CCU 0xA9
495#define IOSF_PORT_GPS_CORE 0x48
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530496#define IOSF_PORT_FLISDSI 0x1B
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300497#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
498#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
499
Jesse Barnes30a970c2013-11-04 13:48:12 -0800500/* See configdb bunit SB addr map */
501#define BUNIT_REG_BISOC 0x11
502
Jesse Barnes30a970c2013-11-04 13:48:12 -0800503#define PUNIT_REG_DSPFREQ 0x36
504#define DSPFREQSTAT_SHIFT 30
505#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
506#define DSPFREQGUAR_SHIFT 14
507#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Imre Deaka30180a2014-03-04 19:23:02 +0200508
509/* See the PUNIT HAS v0.8 for the below bits */
510enum punit_power_well {
511 PUNIT_POWER_WELL_RENDER = 0,
512 PUNIT_POWER_WELL_MEDIA = 1,
513 PUNIT_POWER_WELL_DISP2D = 3,
514 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
515 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
516 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
517 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
518 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
519 PUNIT_POWER_WELL_DPIO_RX0 = 10,
520 PUNIT_POWER_WELL_DPIO_RX1 = 11,
521
522 PUNIT_POWER_WELL_NUM,
523};
524
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800525#define PUNIT_REG_PWRGT_CTRL 0x60
526#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +0200527#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
528#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
529#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
530#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
531#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800532
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300533#define PUNIT_REG_GPU_LFM 0xd3
534#define PUNIT_REG_GPU_FREQ_REQ 0xd4
535#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläe8474402013-06-26 17:43:24 +0300536#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300537#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -0400538#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300539
540#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
541#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
542
Deepak S2b6b3a02014-05-27 15:59:30 +0530543#define PUNIT_GPU_STATUS_REG 0xdb
544#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
545#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
546#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
547#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
548
549#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
550#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
551#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
552
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300553#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
554#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
555#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
556#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
557#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
558#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
559#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
560#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
561#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
562#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
563
Deepak S31685c22014-07-03 17:33:01 -0400564#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
565#define VLV_RP_UP_EI_THRESHOLD 90
566#define VLV_RP_DOWN_EI_THRESHOLD 70
567#define VLV_INT_COUNT_FOR_DOWN_EI 5
568
ymohanmabe4fc042013-08-27 23:40:56 +0300569/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800570#define CCK_FUSE_REG 0x8
571#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300572#define CCK_REG_DSI_PLL_FUSE 0x44
573#define CCK_REG_DSI_PLL_CONTROL 0x48
574#define DSI_PLL_VCO_EN (1 << 31)
575#define DSI_PLL_LDO_GATE (1 << 30)
576#define DSI_PLL_P1_POST_DIV_SHIFT 17
577#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
578#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
579#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
580#define DSI_PLL_MUX_MASK (3 << 9)
581#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
582#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
583#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
584#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
585#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
586#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
587#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
588#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
589#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
590#define DSI_PLL_LOCK (1 << 0)
591#define CCK_REG_DSI_PLL_DIVIDER 0x4c
592#define DSI_PLL_LFSR (1 << 31)
593#define DSI_PLL_FRACTION_EN (1 << 30)
594#define DSI_PLL_FRAC_COUNTER_SHIFT 27
595#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
596#define DSI_PLL_USYNC_CNT_SHIFT 18
597#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
598#define DSI_PLL_N1_DIV_SHIFT 16
599#define DSI_PLL_N1_DIV_MASK (3 << 16)
600#define DSI_PLL_M1_DIV_SHIFT 0
601#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800602#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä9cf33db2014-06-13 13:37:48 +0300603#define DISPLAY_TRUNK_FORCE_ON (1 << 17)
604#define DISPLAY_TRUNK_FORCE_OFF (1 << 16)
605#define DISPLAY_FREQUENCY_STATUS (0x1f << 8)
606#define DISPLAY_FREQUENCY_STATUS_SHIFT 8
607#define DISPLAY_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +0300608
Ville Syrjälä0e767182014-04-25 20:14:31 +0300609/**
610 * DOC: DPIO
611 *
612 * VLV and CHV have slightly peculiar display PHYs for driving DP/HDMI
613 * ports. DPIO is the name given to such a display PHY. These PHYs
614 * don't follow the standard programming model using direct MMIO
615 * registers, and instead their registers must be accessed trough IOSF
616 * sideband. VLV has one such PHY for driving ports B and C, and CHV
617 * adds another PHY for driving port D. Each PHY responds to specific
618 * IOSF-SB port.
619 *
620 * Each display PHY is made up of one or two channels. Each channel
621 * houses a common lane part which contains the PLL and other common
622 * logic. CH0 common lane also contains the IOSF-SB logic for the
623 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
624 * must be running when any DPIO registers are accessed.
625 *
626 * In addition to having their own registers, the PHYs are also
627 * controlled through some dedicated signals from the display
628 * controller. These include PLL reference clock enable, PLL enable,
629 * and CRI clock selection, for example.
630 *
631 * Eeach channel also has two splines (also called data lanes), and
632 * each spline is made up of one Physical Access Coding Sub-Layer
633 * (PCS) block and two TX lanes. So each channel has two PCS blocks
634 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
635 * data/clock pairs depending on the output type.
636 *
637 * Additionally the PHY also contains an AUX lane with AUX blocks
638 * for each channel. This is used for DP AUX communication, but
639 * this fact isn't really relevant for the driver since AUX is
640 * controlled from the display controller side. No DPIO registers
641 * need to be accessed during AUX communication,
642 *
643 * Generally the common lane corresponds to the pipe and
644 * the spline (PCS/TX) correponds to the port.
645 *
646 * For dual channel PHY (VLV/CHV):
647 *
648 * pipe A == CMN/PLL/REF CH0
649 *
650 * pipe B == CMN/PLL/REF CH1
651 *
652 * port B == PCS/TX CH0
653 *
654 * port C == PCS/TX CH1
655 *
656 * This is especially important when we cross the streams
657 * ie. drive port B with pipe B, or port C with pipe A.
658 *
659 * For single channel PHY (CHV):
660 *
661 * pipe C == CMN/PLL/REF CH0
662 *
663 * port D == PCS/TX CH0
664 *
665 * Note: digital port B is DDI0, digital port C is DDI1,
666 * digital port D is DDI2
667 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300668/*
Ville Syrjälä0e767182014-04-25 20:14:31 +0300669 * Dual channel PHY (VLV/CHV)
670 * ---------------------------------
671 * | CH0 | CH1 |
672 * | CMN/PLL/REF | CMN/PLL/REF |
673 * |---------------|---------------| Display PHY
674 * | PCS01 | PCS23 | PCS01 | PCS23 |
675 * |-------|-------|-------|-------|
676 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
677 * ---------------------------------
678 * | DDI0 | DDI1 | DP/HDMI ports
679 * ---------------------------------
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200680 *
Ville Syrjälä0e767182014-04-25 20:14:31 +0300681 * Single channel PHY (CHV)
682 * -----------------
683 * | CH0 |
684 * | CMN/PLL/REF |
685 * |---------------| Display PHY
686 * | PCS01 | PCS23 |
687 * |-------|-------|
688 * |TX0|TX1|TX2|TX3|
689 * -----------------
690 * | DDI2 | DP/HDMI port
691 * -----------------
Jesse Barnes57f350b2012-03-28 13:39:25 -0700692 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300693#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300694
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200695#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700696#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
697#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
698#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -0700699#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700700
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800701#define DPIO_PHY(pipe) ((pipe) >> 1)
702#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
703
Daniel Vetter598fac62013-04-18 22:01:46 +0200704/*
705 * Per pipe/PLL DPIO regs
706 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800707#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -0700708#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200709#define DPIO_POST_DIV_DAC 0
710#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
711#define DPIO_POST_DIV_LVDS1 2
712#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700713#define DPIO_K_SHIFT (24) /* 4 bits */
714#define DPIO_P1_SHIFT (21) /* 3 bits */
715#define DPIO_P2_SHIFT (16) /* 5 bits */
716#define DPIO_N_SHIFT (12) /* 4 bits */
717#define DPIO_ENABLE_CALIBRATION (1<<11)
718#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
719#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800720#define _VLV_PLL_DW3_CH1 0x802c
721#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700722
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800723#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -0700724#define DPIO_REFSEL_OVERRIDE 27
725#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
726#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
727#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530728#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700729#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
730#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800731#define _VLV_PLL_DW5_CH1 0x8034
732#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700733
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800734#define _VLV_PLL_DW7_CH0 0x801c
735#define _VLV_PLL_DW7_CH1 0x803c
736#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700737
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800738#define _VLV_PLL_DW8_CH0 0x8040
739#define _VLV_PLL_DW8_CH1 0x8060
740#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200741
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800742#define VLV_PLL_DW9_BCAST 0xc044
743#define _VLV_PLL_DW9_CH0 0x8044
744#define _VLV_PLL_DW9_CH1 0x8064
745#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200746
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800747#define _VLV_PLL_DW10_CH0 0x8048
748#define _VLV_PLL_DW10_CH1 0x8068
749#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200750
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800751#define _VLV_PLL_DW11_CH0 0x804c
752#define _VLV_PLL_DW11_CH1 0x806c
753#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700754
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800755/* Spec for ref block start counts at DW10 */
756#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +0200757
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800758#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100759
Daniel Vetter598fac62013-04-18 22:01:46 +0200760/*
761 * Per DDI channel DPIO regs
762 */
763
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800764#define _VLV_PCS_DW0_CH0 0x8200
765#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +0200766#define DPIO_PCS_TX_LANE2_RESET (1<<16)
767#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800768#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200769
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300770#define _VLV_PCS01_DW0_CH0 0x200
771#define _VLV_PCS23_DW0_CH0 0x400
772#define _VLV_PCS01_DW0_CH1 0x2600
773#define _VLV_PCS23_DW0_CH1 0x2800
774#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
775#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
776
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800777#define _VLV_PCS_DW1_CH0 0x8204
778#define _VLV_PCS_DW1_CH1 0x8404
Ville Syrjäläd2152b22014-04-28 14:15:24 +0300779#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
Daniel Vetter598fac62013-04-18 22:01:46 +0200780#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
781#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
782#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
783#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800784#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200785
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300786#define _VLV_PCS01_DW1_CH0 0x204
787#define _VLV_PCS23_DW1_CH0 0x404
788#define _VLV_PCS01_DW1_CH1 0x2604
789#define _VLV_PCS23_DW1_CH1 0x2804
790#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
791#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
792
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800793#define _VLV_PCS_DW8_CH0 0x8220
794#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +0300795#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
796#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800797#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200798
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800799#define _VLV_PCS01_DW8_CH0 0x0220
800#define _VLV_PCS23_DW8_CH0 0x0420
801#define _VLV_PCS01_DW8_CH1 0x2620
802#define _VLV_PCS23_DW8_CH1 0x2820
803#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
804#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200805
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800806#define _VLV_PCS_DW9_CH0 0x8224
807#define _VLV_PCS_DW9_CH1 0x8424
808#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200809
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300810#define _CHV_PCS_DW10_CH0 0x8228
811#define _CHV_PCS_DW10_CH1 0x8428
812#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
813#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
814#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
815
Ville Syrjälä1966e592014-04-09 13:29:04 +0300816#define _VLV_PCS01_DW10_CH0 0x0228
817#define _VLV_PCS23_DW10_CH0 0x0428
818#define _VLV_PCS01_DW10_CH1 0x2628
819#define _VLV_PCS23_DW10_CH1 0x2828
820#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
821#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
822
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800823#define _VLV_PCS_DW11_CH0 0x822c
824#define _VLV_PCS_DW11_CH1 0x842c
825#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200826
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800827#define _VLV_PCS_DW12_CH0 0x8230
828#define _VLV_PCS_DW12_CH1 0x8430
829#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200830
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800831#define _VLV_PCS_DW14_CH0 0x8238
832#define _VLV_PCS_DW14_CH1 0x8438
833#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200834
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800835#define _VLV_PCS_DW23_CH0 0x825c
836#define _VLV_PCS_DW23_CH1 0x845c
837#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200838
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800839#define _VLV_TX_DW2_CH0 0x8288
840#define _VLV_TX_DW2_CH1 0x8488
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300841#define DPIO_SWING_MARGIN_SHIFT 16
842#define DPIO_SWING_MARGIN_MASK (0xff << DPIO_SWING_MARGIN_SHIFT)
843#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800844#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200845
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800846#define _VLV_TX_DW3_CH0 0x828c
847#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300848/* The following bit for CHV phy */
849#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800850#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
851
852#define _VLV_TX_DW4_CH0 0x8290
853#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300854#define DPIO_SWING_DEEMPH9P5_SHIFT 24
855#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800856#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
857
858#define _VLV_TX3_DW4_CH0 0x690
859#define _VLV_TX3_DW4_CH1 0x2a90
860#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
861
862#define _VLV_TX_DW5_CH0 0x8294
863#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +0200864#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800865#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200866
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800867#define _VLV_TX_DW11_CH0 0x82ac
868#define _VLV_TX_DW11_CH1 0x84ac
869#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200870
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800871#define _VLV_TX_DW14_CH0 0x82b8
872#define _VLV_TX_DW14_CH1 0x84b8
873#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530874
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300875/* CHV dpPhy registers */
876#define _CHV_PLL_DW0_CH0 0x8000
877#define _CHV_PLL_DW0_CH1 0x8180
878#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
879
880#define _CHV_PLL_DW1_CH0 0x8004
881#define _CHV_PLL_DW1_CH1 0x8184
882#define DPIO_CHV_N_DIV_SHIFT 8
883#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
884#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
885
886#define _CHV_PLL_DW2_CH0 0x8008
887#define _CHV_PLL_DW2_CH1 0x8188
888#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
889
890#define _CHV_PLL_DW3_CH0 0x800c
891#define _CHV_PLL_DW3_CH1 0x818c
892#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
893#define DPIO_CHV_FIRST_MOD (0 << 8)
894#define DPIO_CHV_SECOND_MOD (1 << 8)
895#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
896#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
897
898#define _CHV_PLL_DW6_CH0 0x8018
899#define _CHV_PLL_DW6_CH1 0x8198
900#define DPIO_CHV_GAIN_CTRL_SHIFT 16
901#define DPIO_CHV_INT_COEFF_SHIFT 8
902#define DPIO_CHV_PROP_COEFF_SHIFT 0
903#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
904
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +0300905#define _CHV_CMN_DW5_CH0 0x8114
906#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
907#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
908#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
909#define CHV_BUFRIGHTENA1_MASK (3 << 20)
910#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
911#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
912#define CHV_BUFLEFTENA1_FORCE (3 << 22)
913#define CHV_BUFLEFTENA1_MASK (3 << 22)
914
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300915#define _CHV_CMN_DW13_CH0 0x8134
916#define _CHV_CMN_DW0_CH1 0x8080
917#define DPIO_CHV_S1_DIV_SHIFT 21
918#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
919#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
920#define DPIO_CHV_K_DIV_SHIFT 4
921#define DPIO_PLL_FREQLOCK (1 << 1)
922#define DPIO_PLL_LOCK (1 << 0)
923#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
924
925#define _CHV_CMN_DW14_CH0 0x8138
926#define _CHV_CMN_DW1_CH1 0x8084
927#define DPIO_AFC_RECAL (1 << 14)
928#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +0300929#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
930#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
931#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
932#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
933#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
934#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
935#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
936#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300937#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
938
Ville Syrjälä9197c882014-04-09 13:29:05 +0300939#define _CHV_CMN_DW19_CH0 0x814c
940#define _CHV_CMN_DW6_CH1 0x8098
941#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
942#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
943
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300944#define CHV_CMN_DW30 0x8178
945#define DPIO_LRC_BYPASS (1 << 3)
946
947#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
948 (lane) * 0x200 + (offset))
949
Ville Syrjäläf72df8d2014-04-09 13:29:03 +0300950#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
951#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
952#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
953#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
954#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
955#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
956#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
957#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
958#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
959#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
960#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300961#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
962#define DPIO_FRC_LATENCY_SHFIT 8
963#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
964#define DPIO_UPAR_SHIFT 30
Jesse Barnes585fb112008-07-29 11:54:06 -0700965/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800966 * Fence registers
967 */
968#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700969#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800970#define I830_FENCE_START_MASK 0x07f80000
971#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800972#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800973#define I830_FENCE_PITCH_SHIFT 4
974#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200975#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700976#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200977#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800978
979#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800980#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800981
982#define FENCE_REG_965_0 0x03000
983#define I965_FENCE_PITCH_SHIFT 2
984#define I965_FENCE_TILING_Y_SHIFT 1
985#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200986#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800987
Eric Anholt4e901fd2009-10-26 16:44:17 -0700988#define FENCE_REG_SANDYBRIDGE_0 0x100000
989#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +0300990#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -0700991
Deepak S2b6b3a02014-05-27 15:59:30 +0530992
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100993/* control register for cpu gtt access */
994#define TILECTL 0x101000
995#define TILECTL_SWZCTL (1 << 0)
996#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
997#define TILECTL_BACKSNOOP_DIS (1 << 3)
998
Jesse Barnesde151cf2008-11-12 10:03:55 -0800999/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001000 * Instruction and interrupt control regs
1001 */
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03001002#define PGTBL_CTL 0x02020
1003#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1004#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001005#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +02001006#define RENDER_RING_BASE 0x02000
1007#define BSD_RING_BASE 0x04000
1008#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08001009#define GEN8_BSD2_RING_BASE 0x1c000
Ben Widawsky1950de12013-05-28 19:22:20 -07001010#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +01001011#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +02001012#define RING_TAIL(base) ((base)+0x30)
1013#define RING_HEAD(base) ((base)+0x34)
1014#define RING_START(base) ((base)+0x38)
1015#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001016#define RING_SYNC_0(base) ((base)+0x40)
1017#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawsky1950de12013-05-28 19:22:20 -07001018#define RING_SYNC_2(base) ((base)+0x48)
1019#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1020#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1021#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1022#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1023#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1024#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1025#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1026#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1027#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1028#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1029#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1030#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ben Widawskyad776f82013-05-28 19:22:18 -07001031#define GEN6_NOSYNC 0
Chris Wilson8fd26852010-12-08 18:40:43 +00001032#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +02001033#define RING_HWS_PGA(base) ((base)+0x80)
1034#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Imre Deak9e72b462014-05-05 15:13:55 +03001035
1036#define GEN7_WR_WATERMARK 0x4028
1037#define GEN7_GFX_PRIO_CTRL 0x402C
1038#define ARB_MODE 0x4030
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001039#define ARB_MODE_SWIZZLE_SNB (1<<4)
1040#define ARB_MODE_SWIZZLE_IVB (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +03001041#define GEN7_GFX_PEND_TLB0 0x4034
1042#define GEN7_GFX_PEND_TLB1 0x4038
1043/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1044#define GEN7_LRA_LIMITS_BASE 0x403C
1045#define GEN7_LRA_LIMITS_REG_NUM 13
1046#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1047#define GEN7_GFX_MAX_REQ_COUNT 0x4074
1048
Ben Widawsky31a53362013-11-02 21:07:04 -07001049#define GAMTARBMODE 0x04a08
Ben Widawsky4afe8d32013-11-02 21:07:55 -07001050#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -07001051#define ARB_MODE_SWIZZLE_BDW (1<<1)
Eric Anholt45930102011-05-06 17:12:35 -07001052#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +01001053#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
Ben Widawsky828c7902013-10-16 09:21:30 -07001054#define RING_FAULT_GTTSEL_MASK (1<<11)
1055#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
1056#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
1057#define RING_FAULT_VALID (1<<0)
Daniel Vetter33f3f512011-12-14 13:57:39 +01001058#define DONE_REG 0x40b0
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001059#define GEN8_PRIVATE_PAT 0x40e0
Eric Anholt45930102011-05-06 17:12:35 -07001060#define BSD_HWS_PGA_GEN7 (0x04180)
1061#define BLT_HWS_PGA_GEN7 (0x04280)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001062#define VEBOX_HWS_PGA_GEN7 (0x04380)
Daniel Vetter3d281d82010-09-24 21:14:22 +02001063#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson50877442014-03-21 12:41:53 +00001064#define RING_ACTHD_UDW(base) ((base)+0x5c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001065#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +00001066#define RING_IMR(base) ((base)+0xa8)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001067#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -07001068#define TAIL_ADDR 0x001FFFF8
1069#define HEAD_WRAP_COUNT 0xFFE00000
1070#define HEAD_WRAP_ONE 0x00200000
1071#define HEAD_ADDR 0x001FFFFC
1072#define RING_NR_PAGES 0x001FF000
1073#define RING_REPORT_MASK 0x00000006
1074#define RING_REPORT_64K 0x00000002
1075#define RING_REPORT_128K 0x00000004
1076#define RING_NO_REPORT 0x00000000
1077#define RING_VALID_MASK 0x00000001
1078#define RING_VALID 0x00000001
1079#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +01001080#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1081#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001082#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03001083
1084#define GEN7_TLB_RD_ADDR 0x4700
1085
Chris Wilson8168bd42010-11-11 17:54:52 +00001086#if 0
1087#define PRB0_TAIL 0x02030
1088#define PRB0_HEAD 0x02034
1089#define PRB0_START 0x02038
1090#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -07001091#define PRB1_TAIL 0x02040 /* 915+ only */
1092#define PRB1_HEAD 0x02044 /* 915+ only */
1093#define PRB1_START 0x02048 /* 915+ only */
1094#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00001095#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001096#define IPEIR_I965 0x02064
1097#define IPEHR_I965 0x02068
1098#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -07001099#define GEN7_INSTDONE_1 0x0206c
1100#define GEN7_SC_INSTDONE 0x07100
1101#define GEN7_SAMPLER_INSTDONE 0x0e160
1102#define GEN7_ROW_INSTDONE 0x0e164
1103#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001104#define RING_IPEIR(base) ((base)+0x64)
1105#define RING_IPEHR(base) ((base)+0x68)
1106#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001107#define RING_INSTPS(base) ((base)+0x70)
1108#define RING_DMA_FADD(base) ((base)+0x78)
Ben Widawsky13ffadd2014-04-01 16:31:07 -07001109#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001110#define RING_INSTPM(base) ((base)+0xc0)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301111#define RING_MI_MODE(base) ((base)+0x9c)
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001112#define INSTPS 0x02070 /* 965+ only */
1113#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001114#define ACTHD_I965 0x02074
1115#define HWS_PGA 0x02080
1116#define HWS_ADDRESS_MASK 0xfffff000
1117#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -07001118#define PWRCTXA 0x2088 /* 965GM+ only */
1119#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001120#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001121#define IPEHR 0x0208c
1122#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -07001123#define NOPID 0x02094
1124#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001125#define DMA_FADD_I8XX 0x020d0
Chris Wilson94e39e22013-10-30 09:28:22 +00001126#define RING_BBSTATE(base) ((base)+0x110)
Ville Syrjälä3dda20a2013-12-10 21:44:43 +02001127#define RING_BBADDR(base) ((base)+0x140)
1128#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08001129
Chris Wilsonf4068392010-10-27 20:36:41 +01001130#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -07001131#define GEN7_ERR_INT 0x44040
Paulo Zanonide032bf2013-04-12 17:57:58 -03001132#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03001133#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001134#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -03001135#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001136#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -03001137#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001138#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001139#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03001140#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Daniel Vetter7336df62013-07-09 22:59:16 +02001141#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Chris Wilsonf4068392010-10-27 20:36:41 +01001142
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001143#define FPGA_DBG 0x42300
1144#define FPGA_DBG_RM_NOCLAIM (1<<31)
1145
Chris Wilson0f3b6842013-01-15 12:05:55 +00001146#define DERRMR 0x44050
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07001147/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +01001148#define DERRMR_PIPEA_SCANLINE (1<<0)
1149#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1150#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1151#define DERRMR_PIPEA_VBLANK (1<<3)
1152#define DERRMR_PIPEA_HBLANK (1<<5)
1153#define DERRMR_PIPEB_SCANLINE (1<<8)
1154#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1155#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1156#define DERRMR_PIPEB_VBLANK (1<<11)
1157#define DERRMR_PIPEB_HBLANK (1<<13)
1158/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1159#define DERRMR_PIPEC_SCANLINE (1<<14)
1160#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1161#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1162#define DERRMR_PIPEC_VBLANK (1<<21)
1163#define DERRMR_PIPEC_HBLANK (1<<22)
1164
Chris Wilson0f3b6842013-01-15 12:05:55 +00001165
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001166/* GM45+ chicken bits -- debug workaround bits that may be required
1167 * for various sorts of correct behavior. The top 16 bits of each are
1168 * the enables for writing to the corresponding low bit.
1169 */
1170#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +01001171#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001172#define _3D_CHICKEN2 0x0208c
1173/* Disables pipelining of read flushes past the SF-WIZ interface.
1174 * Required on all Ironlake steppings according to the B-Spec, but the
1175 * particular danger of not doing so is not specified.
1176 */
1177# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1178#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -05001179#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07001180#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02001181#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1182#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001183
Eric Anholt71cf39b2010-03-08 23:41:55 -08001184#define MI_MODE 0x0209c
1185# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08001186# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001187# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301188# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01001189# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08001190
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001191#define GEN6_GT_MODE 0x20d0
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02001192#define GEN7_GT_MODE 0x7008
Ville Syrjälä8d85d272014-02-04 21:59:15 +02001193#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1194#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1195#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1196#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
1197#define GEN6_WIZ_HASHING_MASK (GEN6_WIZ_HASHING(1, 1) << 16)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001198#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001199
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001200#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -07001201#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +01001202#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001203#define GFX_RUN_LIST_ENABLE (1<<15)
Chris Wilsonaa83e302014-03-21 17:18:54 +00001204#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001205#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1206#define GFX_REPLAY_MODE (1<<11)
1207#define GFX_PSMI_GRANULARITY (1<<10)
1208#define GFX_PPGTT_ENABLE (1<<9)
1209
Daniel Vettera7e806d2012-07-11 16:27:55 +02001210#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301211#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Daniel Vettera7e806d2012-07-11 16:27:55 +02001212
Imre Deak9e72b462014-05-05 15:13:55 +03001213#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1214#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
Jesse Barnes585fb112008-07-29 11:54:06 -07001215#define SCPD0 0x0209c /* 915+ only */
1216#define IER 0x020a0
1217#define IIR 0x020a4
1218#define IMR 0x020a8
1219#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +02001220#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001221#define GINT_DIS (1<<22)
Jesse Barnes2d809572012-10-25 12:15:44 -07001222#define GCFG_DIS (1<<8)
Imre Deak9e72b462014-05-05 15:13:55 +03001223#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
Ville Syrjäläff763012013-01-24 15:29:52 +02001224#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1225#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1226#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1227#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1228#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001229#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05301230#define VLV_PCBR_ADDR_SHIFT 12
1231
Ville Syrjälä90a72f82013-02-19 23:16:44 +02001232#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001233#define EIR 0x020b0
1234#define EMR 0x020b4
1235#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001236#define GM45_ERROR_PAGE_TABLE (1<<5)
1237#define GM45_ERROR_MEM_PRIV (1<<4)
1238#define I915_ERROR_PAGE_TABLE (1<<4)
1239#define GM45_ERROR_CP_PRIV (1<<3)
1240#define I915_ERROR_MEMORY_REFRESH (1<<1)
1241#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001242#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +08001243#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Ville Syrjälä32992542014-02-25 15:13:39 +02001244#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00001245 will not assert AGPBUSY# and will only
1246 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08001247#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01001248#define INSTPM_TLB_INVALIDATE (1<<9)
1249#define INSTPM_SYNC_FLUSH (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001250#define ACTHD 0x020c8
1251#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +00001252#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -07001253#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08001254#define FW_BLC_SELF_EN_MASK (1<<31)
1255#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1256#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001257#define MM_BURST_LENGTH 0x00700000
1258#define MM_FIFO_WATERMARK 0x0001F000
1259#define LM_BURST_LENGTH 0x00000700
1260#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -07001261#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07001262
1263/* Make render/texture TLB fetches lower priorty than associated data
1264 * fetches. This is not turned on by default
1265 */
1266#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1267
1268/* Isoch request wait on GTT enable (Display A/B/C streams).
1269 * Make isoch requests stall on the TLB update. May cause
1270 * display underruns (test mode only)
1271 */
1272#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1273
1274/* Block grant count for isoch requests when block count is
1275 * set to a finite value.
1276 */
1277#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1278#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1279#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1280#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1281#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1282
1283/* Enable render writes to complete in C2/C3/C4 power states.
1284 * If this isn't enabled, render writes are prevented in low
1285 * power states. That seems bad to me.
1286 */
1287#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1288
1289/* This acknowledges an async flip immediately instead
1290 * of waiting for 2TLB fetches.
1291 */
1292#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1293
1294/* Enables non-sequential data reads through arbiter
1295 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001296#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07001297
1298/* Disable FSB snooping of cacheable write cycles from binner/render
1299 * command stream
1300 */
1301#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1302
1303/* Arbiter time slice for non-isoch streams */
1304#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1305#define MI_ARB_TIME_SLICE_1 (0 << 5)
1306#define MI_ARB_TIME_SLICE_2 (1 << 5)
1307#define MI_ARB_TIME_SLICE_4 (2 << 5)
1308#define MI_ARB_TIME_SLICE_6 (3 << 5)
1309#define MI_ARB_TIME_SLICE_8 (4 << 5)
1310#define MI_ARB_TIME_SLICE_10 (5 << 5)
1311#define MI_ARB_TIME_SLICE_14 (6 << 5)
1312#define MI_ARB_TIME_SLICE_16 (7 << 5)
1313
1314/* Low priority grace period page size */
1315#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1316#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1317
1318/* Disable display A/B trickle feed */
1319#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1320
1321/* Set display plane priority */
1322#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1323#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1324
Ville Syrjälä54e472a2014-02-25 15:13:40 +02001325#define MI_STATE 0x020e4 /* gen2 only */
1326#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1327#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1328
Jesse Barnes585fb112008-07-29 11:54:06 -07001329#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02001330#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001331#define CM0_IZ_OPT_DISABLE (1<<6)
1332#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02001333#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001334#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1335#define CM0_COLOR_EVICT_DISABLE (1<<3)
1336#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1337#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1338#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001339#define GFX_FLSH_CNTL_GEN6 0x101008
1340#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001341#define ECOSKPD 0x021d0
1342#define ECO_GATING_CX_ONLY (1<<3)
1343#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001344
Chia-I Wufe27c602014-01-28 13:29:33 +08001345#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05301346#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08001347#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Jesse Barnesfb046852012-03-28 13:39:26 -07001348#define CACHE_MODE_1 0x7004 /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00001349#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1350#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Jesse Barnesfb046852012-03-28 13:39:26 -07001351
Jesse Barnes4efe0702011-01-18 11:25:41 -08001352#define GEN6_BLITTER_ECOSKPD 0x221d0
1353#define GEN6_BLITTER_LOCK_SHIFT 16
1354#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1355
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001356#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
1357#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001358#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001359
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001360#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +01001361#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1362#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1363#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1364#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001365
Ben Widawskycc609d52013-05-28 19:22:29 -07001366/* On modern GEN architectures interrupt control consists of two sets
1367 * of registers. The first set pertains to the ring generating the
1368 * interrupt. The second control is for the functional block generating the
1369 * interrupt. These are PM, GT, DE, etc.
1370 *
1371 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1372 * GT interrupt bits, so we don't need to duplicate the defines.
1373 *
1374 * These defines should cover us well from SNB->HSW with minor exceptions
1375 * it can also work on ILK.
1376 */
1377#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1378#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1379#define GT_BLT_USER_INTERRUPT (1 << 22)
1380#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1381#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001382#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Ben Widawskycc609d52013-05-28 19:22:29 -07001383#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1384#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1385#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1386#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1387#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1388#define GT_RENDER_USER_INTERRUPT (1 << 0)
1389
Ben Widawsky12638c52013-05-28 19:22:31 -07001390#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1391#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1392
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001393#define GT_PARITY_ERROR(dev) \
1394 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Dan Carpenter45f80d52013-09-24 10:57:35 +03001395 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001396
Ben Widawskycc609d52013-05-28 19:22:29 -07001397/* These are all the "old" interrupts */
1398#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001399
1400#define I915_PM_INTERRUPT (1<<31)
1401#define I915_ISP_INTERRUPT (1<<22)
1402#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1403#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
1404#define I915_MIPIB_INTERRUPT (1<<19)
1405#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07001406#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1407#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001408#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1409#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07001410#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001411#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07001412#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001413#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07001414#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001415#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07001416#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001417#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07001418#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001419#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07001420#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001421#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07001422#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001423#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07001424#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1425#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1426#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1427#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1428#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001429#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1430#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07001431#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001432#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07001433#define I915_USER_INTERRUPT (1<<1)
1434#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001435#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001436
1437#define GEN6_BSD_RNCID 0x12198
1438
Ben Widawskya1e969e2012-04-14 18:41:32 -07001439#define GEN7_FF_THREAD_MODE 0x20a0
1440#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08001441#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001442#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1443#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1444#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1445#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08001446#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001447#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1448#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1449#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1450#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1451#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1452#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1453#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1454#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1455
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001456/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001457 * Framebuffer compression (915+ only)
1458 */
1459
1460#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1461#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1462#define FBC_CONTROL 0x03208
1463#define FBC_CTL_EN (1<<31)
1464#define FBC_CTL_PERIODIC (1<<30)
1465#define FBC_CTL_INTERVAL_SHIFT (16)
1466#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02001467#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07001468#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001469#define FBC_CTL_FENCENO_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001470#define FBC_COMMAND 0x0320c
1471#define FBC_CMD_COMPRESS (1<<0)
1472#define FBC_STATUS 0x03210
1473#define FBC_STAT_COMPRESSING (1<<31)
1474#define FBC_STAT_COMPRESSED (1<<30)
1475#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001476#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001477#define FBC_CONTROL2 0x03214
1478#define FBC_CTL_FENCE_DBL (0<<4)
1479#define FBC_CTL_IDLE_IMM (0<<2)
1480#define FBC_CTL_IDLE_FULL (1<<2)
1481#define FBC_CTL_IDLE_LINE (2<<2)
1482#define FBC_CTL_IDLE_DEBUG (3<<2)
1483#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001484#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf64f1722014-01-23 16:49:17 +02001485#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
Jesse Barnes80824002009-09-10 15:28:06 -07001486#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -07001487
1488#define FBC_LL_SIZE (1536)
1489
Jesse Barnes74dff282009-09-14 15:39:40 -07001490/* Framebuffer compression for GM45+ */
1491#define DPFC_CB_BASE 0x3200
1492#define DPFC_CONTROL 0x3208
1493#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001494#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1495#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07001496#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001497#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01001498#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07001499#define DPFC_SR_EN (1<<10)
1500#define DPFC_CTL_LIMIT_1X (0<<6)
1501#define DPFC_CTL_LIMIT_2X (1<<6)
1502#define DPFC_CTL_LIMIT_4X (2<<6)
1503#define DPFC_RECOMP_CTL 0x320c
1504#define DPFC_RECOMP_STALL_EN (1<<27)
1505#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1506#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1507#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1508#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1509#define DPFC_STATUS 0x3210
1510#define DPFC_INVAL_SEG_SHIFT (16)
1511#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1512#define DPFC_COMP_SEG_SHIFT (0)
1513#define DPFC_COMP_SEG_MASK (0x000003ff)
1514#define DPFC_STATUS2 0x3214
1515#define DPFC_FENCE_YOFF 0x3218
1516#define DPFC_CHICKEN 0x3224
1517#define DPFC_HT_MODIFY (1<<31)
1518
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001519/* Framebuffer compression for Ironlake */
1520#define ILK_DPFC_CB_BASE 0x43200
1521#define ILK_DPFC_CONTROL 0x43208
1522/* The bit 28-8 is reserved */
1523#define DPFC_RESERVED (0x1FFFFF00)
1524#define ILK_DPFC_RECOMP_CTL 0x4320c
1525#define ILK_DPFC_STATUS 0x43210
1526#define ILK_DPFC_FENCE_YOFF 0x43218
1527#define ILK_DPFC_CHICKEN 0x43224
1528#define ILK_FBC_RT_BASE 0x2128
1529#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001530#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001531
1532#define ILK_DISPLAY_CHICKEN1 0x42000
1533#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04001534#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08001535
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001536
Jesse Barnes585fb112008-07-29 11:54:06 -07001537/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001538 * Framebuffer compression for Sandybridge
1539 *
1540 * The following two registers are of type GTTMMADR
1541 */
1542#define SNB_DPFC_CTL_SA 0x100100
1543#define SNB_CPU_FENCE_ENABLE (1<<29)
1544#define DPFC_CPU_FENCE_OFFSET 0x100104
1545
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001546/* Framebuffer compression for Ivybridge */
1547#define IVB_FBC_RT_BASE 0x7020
1548
Paulo Zanoni42db64e2013-05-31 16:33:22 -03001549#define IPS_CTL 0x43408
1550#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001551
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001552#define MSG_FBC_REND_STATE 0x50380
1553#define FBC_REND_NUKE (1<<2)
1554#define FBC_REND_CACHE_CLEAN (1<<1)
1555
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001556/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001557 * GPIO regs
1558 */
1559#define GPIOA 0x5010
1560#define GPIOB 0x5014
1561#define GPIOC 0x5018
1562#define GPIOD 0x501c
1563#define GPIOE 0x5020
1564#define GPIOF 0x5024
1565#define GPIOG 0x5028
1566#define GPIOH 0x502c
1567# define GPIO_CLOCK_DIR_MASK (1 << 0)
1568# define GPIO_CLOCK_DIR_IN (0 << 1)
1569# define GPIO_CLOCK_DIR_OUT (1 << 1)
1570# define GPIO_CLOCK_VAL_MASK (1 << 2)
1571# define GPIO_CLOCK_VAL_OUT (1 << 3)
1572# define GPIO_CLOCK_VAL_IN (1 << 4)
1573# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1574# define GPIO_DATA_DIR_MASK (1 << 8)
1575# define GPIO_DATA_DIR_IN (0 << 9)
1576# define GPIO_DATA_DIR_OUT (1 << 9)
1577# define GPIO_DATA_VAL_MASK (1 << 10)
1578# define GPIO_DATA_VAL_OUT (1 << 11)
1579# define GPIO_DATA_VAL_IN (1 << 12)
1580# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1581
Chris Wilsonf899fc62010-07-20 15:44:45 -07001582#define GMBUS0 0x5100 /* clock/port select */
1583#define GMBUS_RATE_100KHZ (0<<8)
1584#define GMBUS_RATE_50KHZ (1<<8)
1585#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1586#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1587#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1588#define GMBUS_PORT_DISABLED 0
1589#define GMBUS_PORT_SSC 1
1590#define GMBUS_PORT_VGADDC 2
1591#define GMBUS_PORT_PANEL 3
Ville Syrjäläc0c35322014-04-09 13:28:52 +03001592#define GMBUS_PORT_DPD_CHV 3 /* HDMID_CHV */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001593#define GMBUS_PORT_DPC 4 /* HDMIC */
1594#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +08001595#define GMBUS_PORT_DPD 6 /* HDMID */
1596#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001597#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001598#define GMBUS1 0x5104 /* command/status */
1599#define GMBUS_SW_CLR_INT (1<<31)
1600#define GMBUS_SW_RDY (1<<30)
1601#define GMBUS_ENT (1<<29) /* enable timeout */
1602#define GMBUS_CYCLE_NONE (0<<25)
1603#define GMBUS_CYCLE_WAIT (1<<25)
1604#define GMBUS_CYCLE_INDEX (2<<25)
1605#define GMBUS_CYCLE_STOP (4<<25)
1606#define GMBUS_BYTE_COUNT_SHIFT 16
1607#define GMBUS_SLAVE_INDEX_SHIFT 8
1608#define GMBUS_SLAVE_ADDR_SHIFT 1
1609#define GMBUS_SLAVE_READ (1<<0)
1610#define GMBUS_SLAVE_WRITE (0<<0)
1611#define GMBUS2 0x5108 /* status */
1612#define GMBUS_INUSE (1<<15)
1613#define GMBUS_HW_WAIT_PHASE (1<<14)
1614#define GMBUS_STALL_TIMEOUT (1<<13)
1615#define GMBUS_INT (1<<12)
1616#define GMBUS_HW_RDY (1<<11)
1617#define GMBUS_SATOER (1<<10)
1618#define GMBUS_ACTIVE (1<<9)
1619#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1620#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1621#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1622#define GMBUS_NAK_EN (1<<3)
1623#define GMBUS_IDLE_EN (1<<2)
1624#define GMBUS_HW_WAIT_EN (1<<1)
1625#define GMBUS_HW_RDY_EN (1<<0)
1626#define GMBUS5 0x5120 /* byte index */
1627#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08001628
Jesse Barnes585fb112008-07-29 11:54:06 -07001629/*
1630 * Clock control & power management
1631 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03001632#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
1633#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
1634#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
1635#define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07001636
1637#define VGA0 0x6000
1638#define VGA1 0x6004
1639#define VGA_PD 0x6010
1640#define VGA0_PD_P2_DIV_4 (1 << 7)
1641#define VGA0_PD_P1_DIV_2 (1 << 5)
1642#define VGA0_PD_P1_SHIFT 0
1643#define VGA0_PD_P1_MASK (0x1f << 0)
1644#define VGA1_PD_P2_DIV_4 (1 << 15)
1645#define VGA1_PD_P1_DIV_2 (1 << 13)
1646#define VGA1_PD_P1_SHIFT 8
1647#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001648#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02001649#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1650#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001651#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001652#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001653#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07001654#define DPLL_VGA_MODE_DIS (1 << 28)
1655#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1656#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1657#define DPLL_MODE_MASK (3 << 26)
1658#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1659#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1660#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1661#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1662#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1663#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001664#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001665#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02001666#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001667#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001668#define DPLL_SSC_REF_CLOCK_CHV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02001669#define DPLL_PORTC_READY_MASK (0xf << 4)
1670#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001671
Jesse Barnes585fb112008-07-29 11:54:06 -07001672#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001673
1674/* Additional CHV pll/phy registers */
1675#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
1676#define DPLL_PORTD_READY_MASK (0xf)
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001677#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
1678#define PHY_COM_LANE_RESET_DEASSERT(phy, val) \
1679 ((phy == DPIO_PHY0) ? (val | 1) : (val | 2))
1680#define PHY_COM_LANE_RESET_ASSERT(phy, val) \
1681 ((phy == DPIO_PHY0) ? (val & ~1) : (val & ~2))
1682#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
1683#define PHY_POWERGOOD(phy) ((phy == DPIO_PHY0) ? (1<<31) : (1<<30))
1684
Jesse Barnes585fb112008-07-29 11:54:06 -07001685/*
1686 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1687 * this field (only one bit may be set).
1688 */
1689#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1690#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001691#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07001692/* i830, required in DVO non-gang */
1693#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1694#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1695#define PLL_REF_INPUT_DREFCLK (0 << 13)
1696#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1697#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1698#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1699#define PLL_REF_INPUT_MASK (3 << 13)
1700#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001701/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08001702# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1703# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1704# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1705# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1706# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1707
Jesse Barnes585fb112008-07-29 11:54:06 -07001708/*
1709 * Parallel to Serial Load Pulse phase selection.
1710 * Selects the phase for the 10X DPLL clock for the PCIe
1711 * digital display port. The range is 4 to 13; 10 or more
1712 * is just a flip delay. The default is 6
1713 */
1714#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1715#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1716/*
1717 * SDVO multiplier for 945G/GM. Not used on 965.
1718 */
1719#define SDVO_MULTIPLIER_MASK 0x000000ff
1720#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1721#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001722
Ville Syrjälä2d401b12014-04-09 13:29:08 +03001723#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
1724#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
1725#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
1726#define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001727
Jesse Barnes585fb112008-07-29 11:54:06 -07001728/*
1729 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1730 *
1731 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1732 */
1733#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1734#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1735/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1736#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1737#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1738/*
1739 * SDVO/UDI pixel multiplier.
1740 *
1741 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1742 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1743 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1744 * dummy bytes in the datastream at an increased clock rate, with both sides of
1745 * the link knowing how many bytes are fill.
1746 *
1747 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1748 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1749 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1750 * through an SDVO command.
1751 *
1752 * This register field has values of multiplication factor minus 1, with
1753 * a maximum multiplier of 5 for SDVO.
1754 */
1755#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1756#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1757/*
1758 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1759 * This best be set to the default value (3) or the CRT won't work. No,
1760 * I don't entirely understand what this does...
1761 */
1762#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1763#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001764
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001765#define _FPA0 0x06040
1766#define _FPA1 0x06044
1767#define _FPB0 0x06048
1768#define _FPB1 0x0604c
1769#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1770#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001771#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001772#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001773#define FP_N_DIV_SHIFT 16
1774#define FP_M1_DIV_MASK 0x00003f00
1775#define FP_M1_DIV_SHIFT 8
1776#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001777#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001778#define FP_M2_DIV_SHIFT 0
1779#define DPLL_TEST 0x606c
1780#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1781#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1782#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1783#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1784#define DPLLB_TEST_N_BYPASS (1 << 19)
1785#define DPLLB_TEST_M_BYPASS (1 << 18)
1786#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1787#define DPLLA_TEST_N_BYPASS (1 << 3)
1788#define DPLLA_TEST_M_BYPASS (1 << 2)
1789#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1790#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001791#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001792#define DSTATE_PLL_D3_OFF (1<<3)
1793#define DSTATE_GFX_CLOCK_GATING (1<<1)
1794#define DSTATE_DOT_CLOCK_GATING (1<<0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001795#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07001796# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1797# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1798# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1799# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1800# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1801# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1802# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1803# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1804# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1805# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1806# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1807# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1808# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1809# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1810# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1811# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1812# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1813# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1814# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1815# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1816# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1817# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1818# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1819# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1820# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1821# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1822# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1823# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001824/*
Jesse Barnes652c3932009-08-17 13:31:43 -07001825 * This bit must be set on the 830 to prevent hangs when turning off the
1826 * overlay scaler.
1827 */
1828# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1829# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1830# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1831# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1832# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1833
1834#define RENCLK_GATE_D1 0x6204
1835# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1836# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1837# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1838# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1839# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1840# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1841# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1842# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1843# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001844/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07001845# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1846# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1847# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1848# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001849/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07001850# define SV_CLOCK_GATE_DISABLE (1 << 0)
1851# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1852# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1853# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1854# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1855# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1856# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1857# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1858# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1859# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1860# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1861# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1862# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1863# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1864# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1865# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1866# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1867# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1868
1869# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001870/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07001871# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1872# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1873# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1874# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1875# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1876# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001877/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07001878# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1879# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1880# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1881# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1882# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1883# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1884# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1885# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1886# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1887# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1888# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1889# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1890# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1891# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1892# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1893# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1894# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1895# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1896# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1897
1898#define RENCLK_GATE_D2 0x6208
1899#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1900#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1901#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03001902
1903#define VDECCLK_GATE_D 0x620C /* g4x only */
1904#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
1905
Jesse Barnes652c3932009-08-17 13:31:43 -07001906#define RAMCLK_GATE_D 0x6210 /* CRL only */
1907#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001908
Ville Syrjäläd88b2272013-01-24 15:29:48 +02001909#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07001910#define FW_CSPWRDWNEN (1<<15)
1911
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03001912#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1913
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001914#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1915#define CDCLK_FREQ_SHIFT 4
1916#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1917#define CZCLK_FREQ_MASK 0xf
1918#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1919
Jesse Barnes585fb112008-07-29 11:54:06 -07001920/*
1921 * Palette regs
1922 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001923#define PALETTE_A_OFFSET 0xa000
1924#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03001925#define CHV_PALETTE_C_OFFSET 0xc000
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001926#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
1927 dev_priv->info.display_mmio_offset)
Jesse Barnes585fb112008-07-29 11:54:06 -07001928
Eric Anholt673a3942008-07-30 12:06:12 -07001929/* MCH MMIO space */
1930
1931/*
1932 * MCHBAR mirror.
1933 *
1934 * This mirrors the MCHBAR MMIO space whose location is determined by
1935 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1936 * every way. It is not accessible from the CP register read instructions.
1937 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03001938 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1939 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07001940 */
1941#define MCHBAR_MIRROR_BASE 0x10000
1942
Yuanhan Liu13982612010-12-15 15:42:31 +08001943#define MCHBAR_MIRROR_BASE_SNB 0x140000
1944
Chris Wilson3ebecd02013-04-12 19:10:13 +01001945/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ben Widawsky153b4b952013-10-22 22:05:09 -07001946#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01001947
Ville Syrjälä646b4262014-04-25 20:14:30 +03001948/* 915-945 and GM965 MCH register controlling DRAM channel access */
Eric Anholt673a3942008-07-30 12:06:12 -07001949#define DCC 0x10200
1950#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1951#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1952#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1953#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1954#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001955#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001956
Ville Syrjälä646b4262014-04-25 20:14:30 +03001957/* Pineview MCH register contains DDR3 setting */
Li Peng95534262010-05-18 18:58:44 +08001958#define CSHRDDR3CTL 0x101a8
1959#define CSHRDDR3CTL_DDR3 (1 << 2)
1960
Ville Syrjälä646b4262014-04-25 20:14:30 +03001961/* 965 MCH register controlling DRAM channel configuration */
Eric Anholt673a3942008-07-30 12:06:12 -07001962#define C0DRB3 0x10206
1963#define C1DRB3 0x10606
1964
Ville Syrjälä646b4262014-04-25 20:14:30 +03001965/* snb MCH registers for reading the DRAM channel configuration */
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001966#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1967#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1968#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1969#define MAD_DIMM_ECC_MASK (0x3 << 24)
1970#define MAD_DIMM_ECC_OFF (0x0 << 24)
1971#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1972#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1973#define MAD_DIMM_ECC_ON (0x3 << 24)
1974#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1975#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1976#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1977#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1978#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1979#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1980#define MAD_DIMM_A_SELECT (0x1 << 16)
1981/* DIMM sizes are in multiples of 256mb. */
1982#define MAD_DIMM_B_SIZE_SHIFT 8
1983#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1984#define MAD_DIMM_A_SIZE_SHIFT 0
1985#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1986
Ville Syrjälä646b4262014-04-25 20:14:30 +03001987/* snb MCH registers for priority tuning */
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01001988#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1989#define MCH_SSKPD_WM0_MASK 0x3f
1990#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001991
Jesse Barnesec013e72013-08-20 10:29:23 +01001992#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
1993
Keith Packardb11248d2009-06-11 22:28:56 -07001994/* Clocking configuration register */
1995#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001996#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001997#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1998#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1999#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2000#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2001#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002002/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07002003#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002004#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07002005#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002006#define CLKCFG_MEM_533 (1 << 4)
2007#define CLKCFG_MEM_667 (2 << 4)
2008#define CLKCFG_MEM_800 (3 << 4)
2009#define CLKCFG_MEM_MASK (7 << 4)
2010
Jesse Barnesea056c12010-09-10 10:02:13 -07002011#define TSC1 0x11001
2012#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07002013#define TR1 0x11006
2014#define TSFS 0x11020
2015#define TSFS_SLOPE_MASK 0x0000ff00
2016#define TSFS_SLOPE_SHIFT 8
2017#define TSFS_INTR_MASK 0x000000ff
2018
Jesse Barnesf97108d2010-01-29 11:27:07 -08002019#define CRSTANDVID 0x11100
2020#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2021#define PXVFREQ_PX_MASK 0x7f000000
2022#define PXVFREQ_PX_SHIFT 24
2023#define VIDFREQ_BASE 0x11110
2024#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2025#define VIDFREQ2 0x11114
2026#define VIDFREQ3 0x11118
2027#define VIDFREQ4 0x1111c
2028#define VIDFREQ_P0_MASK 0x1f000000
2029#define VIDFREQ_P0_SHIFT 24
2030#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2031#define VIDFREQ_P0_CSCLK_SHIFT 20
2032#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2033#define VIDFREQ_P0_CRCLK_SHIFT 16
2034#define VIDFREQ_P1_MASK 0x00001f00
2035#define VIDFREQ_P1_SHIFT 8
2036#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2037#define VIDFREQ_P1_CSCLK_SHIFT 4
2038#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2039#define INTTOEXT_BASE_ILK 0x11300
2040#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2041#define INTTOEXT_MAP3_SHIFT 24
2042#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2043#define INTTOEXT_MAP2_SHIFT 16
2044#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2045#define INTTOEXT_MAP1_SHIFT 8
2046#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2047#define INTTOEXT_MAP0_SHIFT 0
2048#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2049#define MEMSWCTL 0x11170 /* Ironlake only */
2050#define MEMCTL_CMD_MASK 0xe000
2051#define MEMCTL_CMD_SHIFT 13
2052#define MEMCTL_CMD_RCLK_OFF 0
2053#define MEMCTL_CMD_RCLK_ON 1
2054#define MEMCTL_CMD_CHFREQ 2
2055#define MEMCTL_CMD_CHVID 3
2056#define MEMCTL_CMD_VMMOFF 4
2057#define MEMCTL_CMD_VMMON 5
2058#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2059 when command complete */
2060#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2061#define MEMCTL_FREQ_SHIFT 8
2062#define MEMCTL_SFCAVM (1<<7)
2063#define MEMCTL_TGT_VID_MASK 0x007f
2064#define MEMIHYST 0x1117c
2065#define MEMINTREN 0x11180 /* 16 bits */
2066#define MEMINT_RSEXIT_EN (1<<8)
2067#define MEMINT_CX_SUPR_EN (1<<7)
2068#define MEMINT_CONT_BUSY_EN (1<<6)
2069#define MEMINT_AVG_BUSY_EN (1<<5)
2070#define MEMINT_EVAL_CHG_EN (1<<4)
2071#define MEMINT_MON_IDLE_EN (1<<3)
2072#define MEMINT_UP_EVAL_EN (1<<2)
2073#define MEMINT_DOWN_EVAL_EN (1<<1)
2074#define MEMINT_SW_CMD_EN (1<<0)
2075#define MEMINTRSTR 0x11182 /* 16 bits */
2076#define MEM_RSEXIT_MASK 0xc000
2077#define MEM_RSEXIT_SHIFT 14
2078#define MEM_CONT_BUSY_MASK 0x3000
2079#define MEM_CONT_BUSY_SHIFT 12
2080#define MEM_AVG_BUSY_MASK 0x0c00
2081#define MEM_AVG_BUSY_SHIFT 10
2082#define MEM_EVAL_CHG_MASK 0x0300
2083#define MEM_EVAL_BUSY_SHIFT 8
2084#define MEM_MON_IDLE_MASK 0x00c0
2085#define MEM_MON_IDLE_SHIFT 6
2086#define MEM_UP_EVAL_MASK 0x0030
2087#define MEM_UP_EVAL_SHIFT 4
2088#define MEM_DOWN_EVAL_MASK 0x000c
2089#define MEM_DOWN_EVAL_SHIFT 2
2090#define MEM_SW_CMD_MASK 0x0003
2091#define MEM_INT_STEER_GFX 0
2092#define MEM_INT_STEER_CMR 1
2093#define MEM_INT_STEER_SMI 2
2094#define MEM_INT_STEER_SCI 3
2095#define MEMINTRSTS 0x11184
2096#define MEMINT_RSEXIT (1<<7)
2097#define MEMINT_CONT_BUSY (1<<6)
2098#define MEMINT_AVG_BUSY (1<<5)
2099#define MEMINT_EVAL_CHG (1<<4)
2100#define MEMINT_MON_IDLE (1<<3)
2101#define MEMINT_UP_EVAL (1<<2)
2102#define MEMINT_DOWN_EVAL (1<<1)
2103#define MEMINT_SW_CMD (1<<0)
2104#define MEMMODECTL 0x11190
2105#define MEMMODE_BOOST_EN (1<<31)
2106#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2107#define MEMMODE_BOOST_FREQ_SHIFT 24
2108#define MEMMODE_IDLE_MODE_MASK 0x00030000
2109#define MEMMODE_IDLE_MODE_SHIFT 16
2110#define MEMMODE_IDLE_MODE_EVAL 0
2111#define MEMMODE_IDLE_MODE_CONT 1
2112#define MEMMODE_HWIDLE_EN (1<<15)
2113#define MEMMODE_SWMODE_EN (1<<14)
2114#define MEMMODE_RCLK_GATE (1<<13)
2115#define MEMMODE_HW_UPDATE (1<<12)
2116#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2117#define MEMMODE_FSTART_SHIFT 8
2118#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2119#define MEMMODE_FMAX_SHIFT 4
2120#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2121#define RCBMAXAVG 0x1119c
2122#define MEMSWCTL2 0x1119e /* Cantiga only */
2123#define SWMEMCMD_RENDER_OFF (0 << 13)
2124#define SWMEMCMD_RENDER_ON (1 << 13)
2125#define SWMEMCMD_SWFREQ (2 << 13)
2126#define SWMEMCMD_TARVID (3 << 13)
2127#define SWMEMCMD_VRM_OFF (4 << 13)
2128#define SWMEMCMD_VRM_ON (5 << 13)
2129#define CMDSTS (1<<12)
2130#define SFCAVM (1<<11)
2131#define SWFREQ_MASK 0x0380 /* P0-7 */
2132#define SWFREQ_SHIFT 7
2133#define TARVID_MASK 0x001f
2134#define MEMSTAT_CTG 0x111a0
2135#define RCBMINAVG 0x111a0
2136#define RCUPEI 0x111b0
2137#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08002138#define RSTDBYCTL 0x111b8
2139#define RS1EN (1<<31)
2140#define RS2EN (1<<30)
2141#define RS3EN (1<<29)
2142#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2143#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2144#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2145#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2146#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2147#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2148#define RSX_STATUS_MASK (7<<20)
2149#define RSX_STATUS_ON (0<<20)
2150#define RSX_STATUS_RC1 (1<<20)
2151#define RSX_STATUS_RC1E (2<<20)
2152#define RSX_STATUS_RS1 (3<<20)
2153#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2154#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2155#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2156#define RSX_STATUS_RSVD2 (7<<20)
2157#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2158#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2159#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2160#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2161#define RS1CONTSAV_MASK (3<<14)
2162#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2163#define RS1CONTSAV_RSVD (1<<14)
2164#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2165#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2166#define NORMSLEXLAT_MASK (3<<12)
2167#define SLOW_RS123 (0<<12)
2168#define SLOW_RS23 (1<<12)
2169#define SLOW_RS3 (2<<12)
2170#define NORMAL_RS123 (3<<12)
2171#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2172#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2173#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2174#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2175#define RS_CSTATE_MASK (3<<4)
2176#define RS_CSTATE_C367_RS1 (0<<4)
2177#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2178#define RS_CSTATE_RSVD (2<<4)
2179#define RS_CSTATE_C367_RS2 (3<<4)
2180#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2181#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002182#define VIDCTL 0x111c0
2183#define VIDSTS 0x111c8
2184#define VIDSTART 0x111cc /* 8 bits */
2185#define MEMSTAT_ILK 0x111f8
2186#define MEMSTAT_VID_MASK 0x7f00
2187#define MEMSTAT_VID_SHIFT 8
2188#define MEMSTAT_PSTATE_MASK 0x00f8
2189#define MEMSTAT_PSTATE_SHIFT 3
2190#define MEMSTAT_MON_ACTV (1<<2)
2191#define MEMSTAT_SRC_CTL_MASK 0x0003
2192#define MEMSTAT_SRC_CTL_CORE 0
2193#define MEMSTAT_SRC_CTL_TRB 1
2194#define MEMSTAT_SRC_CTL_THM 2
2195#define MEMSTAT_SRC_CTL_STDBY 3
2196#define RCPREVBSYTUPAVG 0x113b8
2197#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07002198#define PMMISC 0x11214
2199#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07002200#define SDEW 0x1124c
2201#define CSIEW0 0x11250
2202#define CSIEW1 0x11254
2203#define CSIEW2 0x11258
2204#define PEW 0x1125c
2205#define DEW 0x11270
2206#define MCHAFE 0x112c0
2207#define CSIEC 0x112e0
2208#define DMIEC 0x112e4
2209#define DDREC 0x112e8
2210#define PEG0EC 0x112ec
2211#define PEG1EC 0x112f0
2212#define GFXEC 0x112f4
2213#define RPPREVBSYTUPAVG 0x113b8
2214#define RPPREVBSYTDNAVG 0x113bc
2215#define ECR 0x11600
2216#define ECR_GPFE (1<<31)
2217#define ECR_IMONE (1<<30)
2218#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2219#define OGW0 0x11608
2220#define OGW1 0x1160c
2221#define EG0 0x11610
2222#define EG1 0x11614
2223#define EG2 0x11618
2224#define EG3 0x1161c
2225#define EG4 0x11620
2226#define EG5 0x11624
2227#define EG6 0x11628
2228#define EG7 0x1162c
2229#define PXW 0x11664
2230#define PXWL 0x11680
2231#define LCFUSE02 0x116c0
2232#define LCFUSE_HIV_MASK 0x000000ff
2233#define CSIPLL0 0x12c10
2234#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08002235#define PEG_BAND_GAP_DATA 0x14d68
2236
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002237#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2238#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
2239#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
2240
Ben Widawsky153b4b952013-10-22 22:05:09 -07002241#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
2242#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2243#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002244
Jesse Barnes585fb112008-07-29 11:54:06 -07002245/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002246 * Logical Context regs
2247 */
2248#define CCID 0x2180
2249#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002250/*
2251 * Notes on SNB/IVB/VLV context size:
2252 * - Power context is saved elsewhere (LLC or stolen)
2253 * - Ring/execlist context is saved on SNB, not on IVB
2254 * - Extended context size already includes render context size
2255 * - We always need to follow the extended context size.
2256 * SNB BSpec has comments indicating that we should use the
2257 * render context size instead if execlists are disabled, but
2258 * based on empirical testing that's just nonsense.
2259 * - Pipelined/VF state is saved on SNB/IVB respectively
2260 * - GT1 size just indicates how much of render context
2261 * doesn't need saving on GT1
2262 */
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002263#define CXT_SIZE 0x21a0
2264#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2265#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2266#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2267#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2268#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002269#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002270 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2271 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002272#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea122012-07-18 10:10:10 -07002273#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2274#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002275#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2276#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2277#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2278#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002279#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002280 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07002281/* Haswell does have the CXT_SIZE register however it does not appear to be
2282 * valid. Now, docs explain in dwords what is in the context object. The full
2283 * size is 70720 bytes, however, the power context and execlist context will
2284 * never be saved (power context is stored elsewhere, and execlists don't work
2285 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2286 */
2287#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07002288/* Same as Haswell, but 72064 bytes now. */
2289#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2290
Mika Kuoppala542a6b22014-07-09 14:55:56 +03002291#define CHV_CLK_CTL1 0x101100
Jesse Barnese454a052013-09-26 17:55:58 -07002292#define VLV_CLK_CTL2 0x101104
2293#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2294
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002295/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002296 * Overlay regs
2297 */
2298
2299#define OVADD 0x30000
2300#define DOVSTA 0x30008
2301#define OC_BUF (0x3<<20)
2302#define OGAMC5 0x30010
2303#define OGAMC4 0x30014
2304#define OGAMC3 0x30018
2305#define OGAMC2 0x3001c
2306#define OGAMC1 0x30020
2307#define OGAMC0 0x30024
2308
2309/*
2310 * Display engine regs
2311 */
2312
Shuang He8bf1e9f2013-10-15 18:55:27 +01002313/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002314#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01002315#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002316/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01002317#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2318#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2319#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002320/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002321#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2322#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2323#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2324/* embedded DP port on the north display block, reserved on ivb */
2325#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2326#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02002327/* vlv source selection */
2328#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2329#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2330#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2331/* with DP port the pipe source is invalid */
2332#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2333#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2334#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2335/* gen3+ source selection */
2336#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2337#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2338#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2339/* with DP/TV port the pipe source is invalid */
2340#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2341#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2342#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2343#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2344#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2345/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02002346#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002347
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002348#define _PIPE_CRC_RES_1_A_IVB 0x60064
2349#define _PIPE_CRC_RES_2_A_IVB 0x60068
2350#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2351#define _PIPE_CRC_RES_4_A_IVB 0x60070
2352#define _PIPE_CRC_RES_5_A_IVB 0x60074
2353
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002354#define _PIPE_CRC_RES_RED_A 0x60060
2355#define _PIPE_CRC_RES_GREEN_A 0x60064
2356#define _PIPE_CRC_RES_BLUE_A 0x60068
2357#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2358#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01002359
2360/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002361#define _PIPE_CRC_RES_1_B_IVB 0x61064
2362#define _PIPE_CRC_RES_2_B_IVB 0x61068
2363#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2364#define _PIPE_CRC_RES_4_B_IVB 0x61070
2365#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01002366
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002367#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002368#define PIPE_CRC_RES_1_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002369 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002370#define PIPE_CRC_RES_2_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002371 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002372#define PIPE_CRC_RES_3_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002373 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002374#define PIPE_CRC_RES_4_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002375 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002376#define PIPE_CRC_RES_5_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002377 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002378
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002379#define PIPE_CRC_RES_RED(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002380 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002381#define PIPE_CRC_RES_GREEN(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002382 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002383#define PIPE_CRC_RES_BLUE(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002384 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002385#define PIPE_CRC_RES_RES1_I915(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002386 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002387#define PIPE_CRC_RES_RES2_G4X(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002388 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002389
Jesse Barnes585fb112008-07-29 11:54:06 -07002390/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002391#define _HTOTAL_A 0x60000
2392#define _HBLANK_A 0x60004
2393#define _HSYNC_A 0x60008
2394#define _VTOTAL_A 0x6000c
2395#define _VBLANK_A 0x60010
2396#define _VSYNC_A 0x60014
2397#define _PIPEASRC 0x6001c
2398#define _BCLRPAT_A 0x60020
2399#define _VSYNCSHIFT_A 0x60028
Jesse Barnes585fb112008-07-29 11:54:06 -07002400
2401/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002402#define _HTOTAL_B 0x61000
2403#define _HBLANK_B 0x61004
2404#define _HSYNC_B 0x61008
2405#define _VTOTAL_B 0x6100c
2406#define _VBLANK_B 0x61010
2407#define _VSYNC_B 0x61014
2408#define _PIPEBSRC 0x6101c
2409#define _BCLRPAT_B 0x61020
2410#define _VSYNCSHIFT_B 0x61028
Daniel Vetter0529a0d2012-01-28 14:49:24 +01002411
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002412#define TRANSCODER_A_OFFSET 0x60000
2413#define TRANSCODER_B_OFFSET 0x61000
2414#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002415#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002416#define TRANSCODER_EDP_OFFSET 0x6f000
2417
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002418#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2419 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2420 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002421
2422#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2423#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2424#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2425#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2426#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2427#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2428#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2429#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2430#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002431
Ben Widawskyed8546a2013-11-04 22:45:05 -08002432/* HSW+ eDP PSR registers */
2433#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
Ben Widawsky18b59922013-09-20 09:35:30 -07002434#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002435#define EDP_PSR_ENABLE (1<<31)
Rodrigo Vivi82c56252014-06-12 10:16:42 -07002436#define BDW_PSR_SINGLE_FRAME (1<<30)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002437#define EDP_PSR_LINK_DISABLE (0<<27)
2438#define EDP_PSR_LINK_STANDBY (1<<27)
2439#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2440#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2441#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2442#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2443#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2444#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2445#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2446#define EDP_PSR_TP1_TP2_SEL (0<<11)
2447#define EDP_PSR_TP1_TP3_SEL (1<<11)
2448#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2449#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2450#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2451#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2452#define EDP_PSR_TP1_TIME_500us (0<<4)
2453#define EDP_PSR_TP1_TIME_100us (1<<4)
2454#define EDP_PSR_TP1_TIME_2500us (2<<4)
2455#define EDP_PSR_TP1_TIME_0us (3<<4)
2456#define EDP_PSR_IDLE_FRAME_SHIFT 0
2457
Ben Widawsky18b59922013-09-20 09:35:30 -07002458#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2459#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002460#define EDP_PSR_DPCD_COMMAND 0x80060000
Ben Widawsky18b59922013-09-20 09:35:30 -07002461#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002462#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
Ben Widawsky18b59922013-09-20 09:35:30 -07002463#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2464#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2465#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002466
Ben Widawsky18b59922013-09-20 09:35:30 -07002467#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002468#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002469#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2470#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2471#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2472#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2473#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2474#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2475#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2476#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2477#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2478#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2479#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2480#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2481#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2482#define EDP_PSR_STATUS_COUNT_SHIFT 16
2483#define EDP_PSR_STATUS_COUNT_MASK 0xf
2484#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2485#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2486#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2487#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2488#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2489#define EDP_PSR_STATUS_IDLE_MASK 0xf
2490
Ben Widawsky18b59922013-09-20 09:35:30 -07002491#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002492#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002493
Ben Widawsky18b59922013-09-20 09:35:30 -07002494#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002495#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2496#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2497#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2498
Jesse Barnes585fb112008-07-29 11:54:06 -07002499/* VGA port control */
2500#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002501#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02002502#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002503
Jesse Barnes585fb112008-07-29 11:54:06 -07002504#define ADPA_DAC_ENABLE (1<<31)
2505#define ADPA_DAC_DISABLE 0
2506#define ADPA_PIPE_SELECT_MASK (1<<30)
2507#define ADPA_PIPE_A_SELECT 0
2508#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07002509#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002510/* CPT uses bits 29:30 for pch transcoder select */
2511#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2512#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2513#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2514#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2515#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2516#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2517#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2518#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2519#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2520#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2521#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2522#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2523#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2524#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2525#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2526#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2527#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2528#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2529#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002530#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2531#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002532#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002533#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002534#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07002535#define ADPA_HSYNC_CNTL_ENABLE 0
2536#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2537#define ADPA_VSYNC_ACTIVE_LOW 0
2538#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2539#define ADPA_HSYNC_ACTIVE_LOW 0
2540#define ADPA_DPMS_MASK (~(3<<10))
2541#define ADPA_DPMS_ON (0<<10)
2542#define ADPA_DPMS_SUSPEND (1<<10)
2543#define ADPA_DPMS_STANDBY (2<<10)
2544#define ADPA_DPMS_OFF (3<<10)
2545
Chris Wilson939fe4d2010-10-09 10:33:26 +01002546
Jesse Barnes585fb112008-07-29 11:54:06 -07002547/* Hotplug control (945+ only) */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002548#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01002549#define PORTB_HOTPLUG_INT_EN (1 << 29)
2550#define PORTC_HOTPLUG_INT_EN (1 << 28)
2551#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07002552#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2553#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2554#define TV_HOTPLUG_INT_EN (1 << 18)
2555#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05002556#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2557 PORTC_HOTPLUG_INT_EN | \
2558 PORTD_HOTPLUG_INT_EN | \
2559 SDVOC_HOTPLUG_INT_EN | \
2560 SDVOB_HOTPLUG_INT_EN | \
2561 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07002562#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08002563#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2564/* must use period 64 on GM45 according to docs */
2565#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2566#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2567#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2568#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2569#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2570#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2571#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2572#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2573#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2574#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2575#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2576#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002577
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002578#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02002579/*
2580 * HDMI/DP bits are gen4+
2581 *
2582 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2583 * Please check the detailed lore in the commit message for for experimental
2584 * evidence.
2585 */
Todd Previte232a6ee2014-01-23 00:13:41 -07002586#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2587#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2588#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2589/* VLV DP/HDMI bits again match Bspec */
2590#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2591#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2592#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01002593#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02002594#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
2595#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01002596#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02002597#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
2598#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01002599#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02002600#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
2601#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01002602/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07002603#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2604#define TV_HOTPLUG_INT_STATUS (1 << 10)
2605#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2606#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2607#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2608#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01002609#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2610#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2611#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02002612#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2613
Chris Wilson084b6122012-05-11 18:01:33 +01002614/* SDVO is different across gen3/4 */
2615#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2616#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02002617/*
2618 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2619 * since reality corrobates that they're the same as on gen3. But keep these
2620 * bits here (and the comment!) to help any other lost wanderers back onto the
2621 * right tracks.
2622 */
Chris Wilson084b6122012-05-11 18:01:33 +01002623#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2624#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2625#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2626#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05002627#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2628 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2629 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2630 PORTB_HOTPLUG_INT_STATUS | \
2631 PORTC_HOTPLUG_INT_STATUS | \
2632 PORTD_HOTPLUG_INT_STATUS)
2633
Egbert Eiche5868a32013-02-28 04:17:12 -05002634#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2635 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2636 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2637 PORTB_HOTPLUG_INT_STATUS | \
2638 PORTC_HOTPLUG_INT_STATUS | \
2639 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07002640
Paulo Zanonic20cd312013-02-19 16:21:45 -03002641/* SDVO and HDMI port control.
2642 * The same register may be used for SDVO or HDMI */
2643#define GEN3_SDVOB 0x61140
2644#define GEN3_SDVOC 0x61160
2645#define GEN4_HDMIB GEN3_SDVOB
2646#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjälä9418c1f2014-04-09 13:28:56 +03002647#define CHV_HDMID 0x6116C
Paulo Zanonic20cd312013-02-19 16:21:45 -03002648#define PCH_SDVOB 0xe1140
2649#define PCH_HDMIB PCH_SDVOB
2650#define PCH_HDMIC 0xe1150
2651#define PCH_HDMID 0xe1160
2652
Daniel Vetter84093602013-11-01 10:50:21 +01002653#define PORT_DFT_I9XX 0x61150
2654#define DC_BALANCE_RESET (1 << 25)
Rodrigo Vivia8aab8b2014-06-05 14:28:17 -07002655#define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01002656#define DC_BALANCE_RESET_VLV (1 << 31)
2657#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2658#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2659#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2660
Paulo Zanonic20cd312013-02-19 16:21:45 -03002661/* Gen 3 SDVO bits: */
2662#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002663#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2664#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002665#define SDVO_PIPE_B_SELECT (1 << 30)
2666#define SDVO_STALL_SELECT (1 << 29)
2667#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002668/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002669 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07002670 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07002671 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2672 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002673#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07002674#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03002675#define SDVO_PHASE_SELECT_MASK (15 << 19)
2676#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2677#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2678#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2679#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2680#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2681#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002682/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002683#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2684 SDVO_INTERRUPT_ENABLE)
2685#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2686
2687/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002688#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03002689#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002690#define SDVO_ENCODING_SDVO (0 << 10)
2691#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002692#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2693#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002694#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002695#define SDVO_AUDIO_ENABLE (1 << 6)
2696/* VSYNC/HSYNC bits new with 965, default is to be set */
2697#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2698#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2699
2700/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002701#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002702#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2703
2704/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002705#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2706#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002707
Chon Ming Lee44f37d12014-04-09 13:28:21 +03002708/* CHV SDVO/HDMI bits: */
2709#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
2710#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
2711
Jesse Barnes585fb112008-07-29 11:54:06 -07002712
2713/* DVO port control */
2714#define DVOA 0x61120
2715#define DVOB 0x61140
2716#define DVOC 0x61160
2717#define DVO_ENABLE (1 << 31)
2718#define DVO_PIPE_B_SELECT (1 << 30)
2719#define DVO_PIPE_STALL_UNUSED (0 << 28)
2720#define DVO_PIPE_STALL (1 << 28)
2721#define DVO_PIPE_STALL_TV (2 << 28)
2722#define DVO_PIPE_STALL_MASK (3 << 28)
2723#define DVO_USE_VGA_SYNC (1 << 15)
2724#define DVO_DATA_ORDER_I740 (0 << 14)
2725#define DVO_DATA_ORDER_FP (1 << 14)
2726#define DVO_VSYNC_DISABLE (1 << 11)
2727#define DVO_HSYNC_DISABLE (1 << 10)
2728#define DVO_VSYNC_TRISTATE (1 << 9)
2729#define DVO_HSYNC_TRISTATE (1 << 8)
2730#define DVO_BORDER_ENABLE (1 << 7)
2731#define DVO_DATA_ORDER_GBRG (1 << 6)
2732#define DVO_DATA_ORDER_RGGB (0 << 6)
2733#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2734#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2735#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2736#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2737#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2738#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2739#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2740#define DVO_PRESERVE_MASK (0x7<<24)
2741#define DVOA_SRCDIM 0x61124
2742#define DVOB_SRCDIM 0x61144
2743#define DVOC_SRCDIM 0x61164
2744#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2745#define DVO_SRCDIM_VERTICAL_SHIFT 0
2746
2747/* LVDS port control */
2748#define LVDS 0x61180
2749/*
2750 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2751 * the DPLL semantics change when the LVDS is assigned to that pipe.
2752 */
2753#define LVDS_PORT_EN (1 << 31)
2754/* Selects pipe B for LVDS data. Must be set on pre-965. */
2755#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002756#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07002757#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08002758/* LVDS dithering flag on 965/g4x platform */
2759#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08002760/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2761#define LVDS_VSYNC_POLARITY (1 << 21)
2762#define LVDS_HSYNC_POLARITY (1 << 20)
2763
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08002764/* Enable border for unscaled (or aspect-scaled) display */
2765#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07002766/*
2767 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2768 * pixel.
2769 */
2770#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2771#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2772#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2773/*
2774 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2775 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2776 * on.
2777 */
2778#define LVDS_A3_POWER_MASK (3 << 6)
2779#define LVDS_A3_POWER_DOWN (0 << 6)
2780#define LVDS_A3_POWER_UP (3 << 6)
2781/*
2782 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2783 * is set.
2784 */
2785#define LVDS_CLKB_POWER_MASK (3 << 4)
2786#define LVDS_CLKB_POWER_DOWN (0 << 4)
2787#define LVDS_CLKB_POWER_UP (3 << 4)
2788/*
2789 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2790 * setting for whether we are in dual-channel mode. The B3 pair will
2791 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2792 */
2793#define LVDS_B0B3_POWER_MASK (3 << 2)
2794#define LVDS_B0B3_POWER_DOWN (0 << 2)
2795#define LVDS_B0B3_POWER_UP (3 << 2)
2796
David Härdeman3c17fe42010-09-24 21:44:32 +02002797/* Video Data Island Packet control */
2798#define VIDEO_DIP_DATA 0x61178
Paulo Zanoniadf00b22012-09-25 13:23:34 -03002799/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2800 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2801 * of the infoframe structure specified by CEA-861. */
2802#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002803#define VIDEO_DIP_VSC_DATA_SIZE 36
David Härdeman3c17fe42010-09-24 21:44:32 +02002804#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002805/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02002806#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02002807#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03002808#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002809#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02002810#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2811#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002812#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02002813#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2814#define VIDEO_DIP_SELECT_AVI (0 << 19)
2815#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2816#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07002817#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02002818#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2819#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2820#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03002821#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002822/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002823#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2824#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002825#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002826#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2827#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002828#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02002829
Jesse Barnes585fb112008-07-29 11:54:06 -07002830/* Panel power sequencing */
2831#define PP_STATUS 0x61200
2832#define PP_ON (1 << 31)
2833/*
2834 * Indicates that all dependencies of the panel are on:
2835 *
2836 * - PLL enabled
2837 * - pipe enabled
2838 * - LVDS/DVOB/DVOC on
2839 */
2840#define PP_READY (1 << 30)
2841#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07002842#define PP_SEQUENCE_POWER_UP (1 << 28)
2843#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2844#define PP_SEQUENCE_MASK (3 << 28)
2845#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002846#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002847#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07002848#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2849#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2850#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2851#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2852#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2853#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2854#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2855#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2856#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002857#define PP_CONTROL 0x61204
2858#define POWER_TARGET_ON (1 << 0)
2859#define PP_ON_DELAYS 0x61208
2860#define PP_OFF_DELAYS 0x6120c
2861#define PP_DIVISOR 0x61210
2862
2863/* Panel fitting */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002864#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07002865#define PFIT_ENABLE (1 << 31)
2866#define PFIT_PIPE_MASK (3 << 29)
2867#define PFIT_PIPE_SHIFT 29
2868#define VERT_INTERP_DISABLE (0 << 10)
2869#define VERT_INTERP_BILINEAR (1 << 10)
2870#define VERT_INTERP_MASK (3 << 10)
2871#define VERT_AUTO_SCALE (1 << 9)
2872#define HORIZ_INTERP_DISABLE (0 << 6)
2873#define HORIZ_INTERP_BILINEAR (1 << 6)
2874#define HORIZ_INTERP_MASK (3 << 6)
2875#define HORIZ_AUTO_SCALE (1 << 5)
2876#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002877#define PFIT_FILTER_FUZZY (0 << 24)
2878#define PFIT_SCALING_AUTO (0 << 26)
2879#define PFIT_SCALING_PROGRAMMED (1 << 26)
2880#define PFIT_SCALING_PILLAR (2 << 26)
2881#define PFIT_SCALING_LETTER (3 << 26)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002882#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002883/* Pre-965 */
2884#define PFIT_VERT_SCALE_SHIFT 20
2885#define PFIT_VERT_SCALE_MASK 0xfff00000
2886#define PFIT_HORIZ_SCALE_SHIFT 4
2887#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2888/* 965+ */
2889#define PFIT_VERT_SCALE_SHIFT_965 16
2890#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2891#define PFIT_HORIZ_SCALE_SHIFT_965 0
2892#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2893
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002894#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07002895
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002896#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
2897#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002898#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
2899 _VLV_BLC_PWM_CTL2_B)
2900
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002901#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
2902#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002903#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
2904 _VLV_BLC_PWM_CTL_B)
2905
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002906#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
2907#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002908#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
2909 _VLV_BLC_HIST_CTL_B)
2910
Jesse Barnes585fb112008-07-29 11:54:06 -07002911/* Backlight control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002912#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002913#define BLM_PWM_ENABLE (1 << 31)
2914#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2915#define BLM_PIPE_SELECT (1 << 29)
2916#define BLM_PIPE_SELECT_IVB (3 << 29)
2917#define BLM_PIPE_A (0 << 29)
2918#define BLM_PIPE_B (1 << 29)
2919#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03002920#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2921#define BLM_TRANSCODER_B BLM_PIPE_B
2922#define BLM_TRANSCODER_C BLM_PIPE_C
2923#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002924#define BLM_PIPE(pipe) ((pipe) << 29)
2925#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2926#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2927#define BLM_PHASE_IN_ENABLE (1 << 25)
2928#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2929#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2930#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2931#define BLM_PHASE_IN_COUNT_SHIFT (8)
2932#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2933#define BLM_PHASE_IN_INCR_SHIFT (0)
2934#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002935#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01002936/*
2937 * This is the most significant 15 bits of the number of backlight cycles in a
2938 * complete cycle of the modulated backlight control.
2939 *
2940 * The actual value is this field multiplied by two.
2941 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002942#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2943#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2944#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002945/*
2946 * This is the number of cycles out of the backlight modulation cycle for which
2947 * the backlight is on.
2948 *
2949 * This field must be no greater than the number of cycles in the complete
2950 * backlight modulation cycle.
2951 */
2952#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2953#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02002954#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2955#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002956
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002957#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07002958
Daniel Vetter7cf41602012-06-05 10:07:09 +02002959/* New registers for PCH-split platforms. Safe where new bits show up, the
2960 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2961#define BLC_PWM_CPU_CTL2 0x48250
2962#define BLC_PWM_CPU_CTL 0x48254
2963
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002964#define HSW_BLC_PWM2_CTL 0x48350
2965
Daniel Vetter7cf41602012-06-05 10:07:09 +02002966/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2967 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2968#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02002969#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002970#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2971#define BLM_PCH_POLARITY (1 << 29)
2972#define BLC_PWM_PCH_CTL2 0xc8254
2973
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002974#define UTIL_PIN_CTL 0x48400
2975#define UTIL_PIN_ENABLE (1 << 31)
2976
2977#define PCH_GTC_CTL 0xe7000
2978#define PCH_GTC_ENABLE (1 << 31)
2979
Jesse Barnes585fb112008-07-29 11:54:06 -07002980/* TV port control */
2981#define TV_CTL 0x68000
Ville Syrjälä646b4262014-04-25 20:14:30 +03002982/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07002983# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002984/* Sources the TV encoder input from pipe B instead of A. */
Jesse Barnes585fb112008-07-29 11:54:06 -07002985# define TV_ENC_PIPEB_SELECT (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002986/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07002987# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002988/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07002989# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002990/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07002991# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002992/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07002993# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2994# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002995/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07002996# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002997/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07002998# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002999/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07003000# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003001/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003002# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003003/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07003004# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003005/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07003006# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003007/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003008# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003009/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07003010# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003011/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003012# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003013/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003014 * Enables a fix for the 915GM only.
3015 *
3016 * Not sure what it does.
3017 */
3018# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003019/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08003020# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003021# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003022/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07003023# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003024/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003025# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003026/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003027# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003028/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07003029# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003030/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07003031# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003032/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003033# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003034/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003035# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003036/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07003037# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003038/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07003039# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003040/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003041 * This test mode forces the DACs to 50% of full output.
3042 *
3043 * This is used for load detection in combination with TVDAC_SENSE_MASK
3044 */
3045# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3046# define TV_TEST_MODE_MASK (7 << 0)
3047
3048#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01003049# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003050/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003051 * Reports that DAC state change logic has reported change (RO).
3052 *
3053 * This gets cleared when TV_DAC_STATE_EN is cleared
3054*/
3055# define TVDAC_STATE_CHG (1 << 31)
3056# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003057/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003058# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003059/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003060# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003061/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003062# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003063/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003064 * Enables DAC state detection logic, for load-based TV detection.
3065 *
3066 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3067 * to off, for load detection to work.
3068 */
3069# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003070/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003071# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003072/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003073# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003074/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003075# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003076/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07003077# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003078/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07003079# define ENC_TVDAC_SLEW_FAST (1 << 6)
3080# define DAC_A_1_3_V (0 << 4)
3081# define DAC_A_1_1_V (1 << 4)
3082# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08003083# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003084# define DAC_B_1_3_V (0 << 2)
3085# define DAC_B_1_1_V (1 << 2)
3086# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08003087# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003088# define DAC_C_1_3_V (0 << 0)
3089# define DAC_C_1_1_V (1 << 0)
3090# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08003091# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003092
Ville Syrjälä646b4262014-04-25 20:14:30 +03003093/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003094 * CSC coefficients are stored in a floating point format with 9 bits of
3095 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3096 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3097 * -1 (0x3) being the only legal negative value.
3098 */
3099#define TV_CSC_Y 0x68010
3100# define TV_RY_MASK 0x07ff0000
3101# define TV_RY_SHIFT 16
3102# define TV_GY_MASK 0x00000fff
3103# define TV_GY_SHIFT 0
3104
3105#define TV_CSC_Y2 0x68014
3106# define TV_BY_MASK 0x07ff0000
3107# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003108/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003109 * Y attenuation for component video.
3110 *
3111 * Stored in 1.9 fixed point.
3112 */
3113# define TV_AY_MASK 0x000003ff
3114# define TV_AY_SHIFT 0
3115
3116#define TV_CSC_U 0x68018
3117# define TV_RU_MASK 0x07ff0000
3118# define TV_RU_SHIFT 16
3119# define TV_GU_MASK 0x000007ff
3120# define TV_GU_SHIFT 0
3121
3122#define TV_CSC_U2 0x6801c
3123# define TV_BU_MASK 0x07ff0000
3124# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003125/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003126 * U attenuation for component video.
3127 *
3128 * Stored in 1.9 fixed point.
3129 */
3130# define TV_AU_MASK 0x000003ff
3131# define TV_AU_SHIFT 0
3132
3133#define TV_CSC_V 0x68020
3134# define TV_RV_MASK 0x0fff0000
3135# define TV_RV_SHIFT 16
3136# define TV_GV_MASK 0x000007ff
3137# define TV_GV_SHIFT 0
3138
3139#define TV_CSC_V2 0x68024
3140# define TV_BV_MASK 0x07ff0000
3141# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003142/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003143 * V attenuation for component video.
3144 *
3145 * Stored in 1.9 fixed point.
3146 */
3147# define TV_AV_MASK 0x000007ff
3148# define TV_AV_SHIFT 0
3149
3150#define TV_CLR_KNOBS 0x68028
Ville Syrjälä646b4262014-04-25 20:14:30 +03003151/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07003152# define TV_BRIGHTNESS_MASK 0xff000000
3153# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03003154/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003155# define TV_CONTRAST_MASK 0x00ff0000
3156# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003157/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003158# define TV_SATURATION_MASK 0x0000ff00
3159# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003160/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07003161# define TV_HUE_MASK 0x000000ff
3162# define TV_HUE_SHIFT 0
3163
3164#define TV_CLR_LEVEL 0x6802c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003165/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07003166# define TV_BLACK_LEVEL_MASK 0x01ff0000
3167# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003168/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07003169# define TV_BLANK_LEVEL_MASK 0x000001ff
3170# define TV_BLANK_LEVEL_SHIFT 0
3171
3172#define TV_H_CTL_1 0x68030
Ville Syrjälä646b4262014-04-25 20:14:30 +03003173/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003174# define TV_HSYNC_END_MASK 0x1fff0000
3175# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003176/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07003177# define TV_HTOTAL_MASK 0x00001fff
3178# define TV_HTOTAL_SHIFT 0
3179
3180#define TV_H_CTL_2 0x68034
Ville Syrjälä646b4262014-04-25 20:14:30 +03003181/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003182# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003183/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003184# define TV_HBURST_START_SHIFT 16
3185# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003186/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07003187# define TV_HBURST_LEN_SHIFT 0
3188# define TV_HBURST_LEN_MASK 0x0001fff
3189
3190#define TV_H_CTL_3 0x68038
Ville Syrjälä646b4262014-04-25 20:14:30 +03003191/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07003192# define TV_HBLANK_END_SHIFT 16
3193# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003194/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07003195# define TV_HBLANK_START_SHIFT 0
3196# define TV_HBLANK_START_MASK 0x0001fff
3197
3198#define TV_V_CTL_1 0x6803c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003199/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003200# define TV_NBR_END_SHIFT 16
3201# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003202/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003203# define TV_VI_END_F1_SHIFT 8
3204# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003205/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003206# define TV_VI_END_F2_SHIFT 0
3207# define TV_VI_END_F2_MASK 0x0000003f
3208
3209#define TV_V_CTL_2 0x68040
Ville Syrjälä646b4262014-04-25 20:14:30 +03003210/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07003211# define TV_VSYNC_LEN_MASK 0x07ff0000
3212# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003213/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07003214 * number of half lines.
3215 */
3216# define TV_VSYNC_START_F1_MASK 0x00007f00
3217# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003218/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003219 * Offset of the start of vsync in field 2, measured in one less than the
3220 * number of half lines.
3221 */
3222# define TV_VSYNC_START_F2_MASK 0x0000007f
3223# define TV_VSYNC_START_F2_SHIFT 0
3224
3225#define TV_V_CTL_3 0x68044
Ville Syrjälä646b4262014-04-25 20:14:30 +03003226/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07003227# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003228/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07003229# define TV_VEQ_LEN_MASK 0x007f0000
3230# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003231/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07003232 * the number of half lines.
3233 */
3234# define TV_VEQ_START_F1_MASK 0x0007f00
3235# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003236/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003237 * Offset of the start of equalization in field 2, measured in one less than
3238 * the number of half lines.
3239 */
3240# define TV_VEQ_START_F2_MASK 0x000007f
3241# define TV_VEQ_START_F2_SHIFT 0
3242
3243#define TV_V_CTL_4 0x68048
Ville Syrjälä646b4262014-04-25 20:14:30 +03003244/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003245 * Offset to start of vertical colorburst, measured in one less than the
3246 * number of lines from vertical start.
3247 */
3248# define TV_VBURST_START_F1_MASK 0x003f0000
3249# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003250/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003251 * Offset to the end of vertical colorburst, measured in one less than the
3252 * number of lines from the start of NBR.
3253 */
3254# define TV_VBURST_END_F1_MASK 0x000000ff
3255# define TV_VBURST_END_F1_SHIFT 0
3256
3257#define TV_V_CTL_5 0x6804c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003258/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003259 * Offset to start of vertical colorburst, measured in one less than the
3260 * number of lines from vertical start.
3261 */
3262# define TV_VBURST_START_F2_MASK 0x003f0000
3263# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003264/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003265 * Offset to the end of vertical colorburst, measured in one less than the
3266 * number of lines from the start of NBR.
3267 */
3268# define TV_VBURST_END_F2_MASK 0x000000ff
3269# define TV_VBURST_END_F2_SHIFT 0
3270
3271#define TV_V_CTL_6 0x68050
Ville Syrjälä646b4262014-04-25 20:14:30 +03003272/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003273 * Offset to start of vertical colorburst, measured in one less than the
3274 * number of lines from vertical start.
3275 */
3276# define TV_VBURST_START_F3_MASK 0x003f0000
3277# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003278/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003279 * Offset to the end of vertical colorburst, measured in one less than the
3280 * number of lines from the start of NBR.
3281 */
3282# define TV_VBURST_END_F3_MASK 0x000000ff
3283# define TV_VBURST_END_F3_SHIFT 0
3284
3285#define TV_V_CTL_7 0x68054
Ville Syrjälä646b4262014-04-25 20:14:30 +03003286/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003287 * Offset to start of vertical colorburst, measured in one less than the
3288 * number of lines from vertical start.
3289 */
3290# define TV_VBURST_START_F4_MASK 0x003f0000
3291# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003292/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003293 * Offset to the end of vertical colorburst, measured in one less than the
3294 * number of lines from the start of NBR.
3295 */
3296# define TV_VBURST_END_F4_MASK 0x000000ff
3297# define TV_VBURST_END_F4_SHIFT 0
3298
3299#define TV_SC_CTL_1 0x68060
Ville Syrjälä646b4262014-04-25 20:14:30 +03003300/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003301# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003302/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003303# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003304/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003305# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003306/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003307# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003308/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003309# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003310/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003311# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003312/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07003313# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003314/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003315# define TV_BURST_LEVEL_MASK 0x00ff0000
3316# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003317/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003318# define TV_SCDDA1_INC_MASK 0x00000fff
3319# define TV_SCDDA1_INC_SHIFT 0
3320
3321#define TV_SC_CTL_2 0x68064
Ville Syrjälä646b4262014-04-25 20:14:30 +03003322/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003323# define TV_SCDDA2_SIZE_MASK 0x7fff0000
3324# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003325/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003326# define TV_SCDDA2_INC_MASK 0x00007fff
3327# define TV_SCDDA2_INC_SHIFT 0
3328
3329#define TV_SC_CTL_3 0x68068
Ville Syrjälä646b4262014-04-25 20:14:30 +03003330/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003331# define TV_SCDDA3_SIZE_MASK 0x7fff0000
3332# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003333/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003334# define TV_SCDDA3_INC_MASK 0x00007fff
3335# define TV_SCDDA3_INC_SHIFT 0
3336
3337#define TV_WIN_POS 0x68070
Ville Syrjälä646b4262014-04-25 20:14:30 +03003338/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07003339# define TV_XPOS_MASK 0x1fff0000
3340# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003341/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003342# define TV_YPOS_MASK 0x00000fff
3343# define TV_YPOS_SHIFT 0
3344
3345#define TV_WIN_SIZE 0x68074
Ville Syrjälä646b4262014-04-25 20:14:30 +03003346/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003347# define TV_XSIZE_MASK 0x1fff0000
3348# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003349/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003350 * Vertical size of the display window, measured in pixels.
3351 *
3352 * Must be even for interlaced modes.
3353 */
3354# define TV_YSIZE_MASK 0x00000fff
3355# define TV_YSIZE_SHIFT 0
3356
3357#define TV_FILTER_CTL_1 0x68080
Ville Syrjälä646b4262014-04-25 20:14:30 +03003358/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003359 * Enables automatic scaling calculation.
3360 *
3361 * If set, the rest of the registers are ignored, and the calculated values can
3362 * be read back from the register.
3363 */
3364# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003365/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003366 * Disables the vertical filter.
3367 *
3368 * This is required on modes more than 1024 pixels wide */
3369# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003370/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07003371# define TV_VADAPT (1 << 28)
3372# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003373/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07003374# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003375/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07003376# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003377/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07003378# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003379/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003380 * Sets the horizontal scaling factor.
3381 *
3382 * This should be the fractional part of the horizontal scaling factor divided
3383 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3384 *
3385 * (src width - 1) / ((oversample * dest width) - 1)
3386 */
3387# define TV_HSCALE_FRAC_MASK 0x00003fff
3388# define TV_HSCALE_FRAC_SHIFT 0
3389
3390#define TV_FILTER_CTL_2 0x68084
Ville Syrjälä646b4262014-04-25 20:14:30 +03003391/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003392 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3393 *
3394 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3395 */
3396# define TV_VSCALE_INT_MASK 0x00038000
3397# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03003398/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003399 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3400 *
3401 * \sa TV_VSCALE_INT_MASK
3402 */
3403# define TV_VSCALE_FRAC_MASK 0x00007fff
3404# define TV_VSCALE_FRAC_SHIFT 0
3405
3406#define TV_FILTER_CTL_3 0x68088
Ville Syrjälä646b4262014-04-25 20:14:30 +03003407/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003408 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3409 *
3410 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3411 *
3412 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3413 */
3414# define TV_VSCALE_IP_INT_MASK 0x00038000
3415# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03003416/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003417 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3418 *
3419 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3420 *
3421 * \sa TV_VSCALE_IP_INT_MASK
3422 */
3423# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3424# define TV_VSCALE_IP_FRAC_SHIFT 0
3425
3426#define TV_CC_CONTROL 0x68090
3427# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003428/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003429 * Specifies which field to send the CC data in.
3430 *
3431 * CC data is usually sent in field 0.
3432 */
3433# define TV_CC_FID_MASK (1 << 27)
3434# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03003435/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003436# define TV_CC_HOFF_MASK 0x03ff0000
3437# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003438/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07003439# define TV_CC_LINE_MASK 0x0000003f
3440# define TV_CC_LINE_SHIFT 0
3441
3442#define TV_CC_DATA 0x68094
3443# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003444/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003445# define TV_CC_DATA_2_MASK 0x007f0000
3446# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003447/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003448# define TV_CC_DATA_1_MASK 0x0000007f
3449# define TV_CC_DATA_1_SHIFT 0
3450
3451#define TV_H_LUMA_0 0x68100
3452#define TV_H_LUMA_59 0x681ec
3453#define TV_H_CHROMA_0 0x68200
3454#define TV_H_CHROMA_59 0x682ec
3455#define TV_V_LUMA_0 0x68300
3456#define TV_V_LUMA_42 0x683a8
3457#define TV_V_CHROMA_0 0x68400
3458#define TV_V_CHROMA_42 0x684a8
3459
Keith Packard040d87f2009-05-30 20:42:33 -07003460/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003461#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07003462#define DP_B 0x64100
3463#define DP_C 0x64200
3464#define DP_D 0x64300
3465
3466#define DP_PORT_EN (1 << 31)
3467#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003468#define DP_PIPE_MASK (1 << 30)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03003469#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
3470#define DP_PIPE_MASK_CHV (3 << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003471
Keith Packard040d87f2009-05-30 20:42:33 -07003472/* Link training mode - select a suitable mode for each stage */
3473#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3474#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3475#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3476#define DP_LINK_TRAIN_OFF (3 << 28)
3477#define DP_LINK_TRAIN_MASK (3 << 28)
3478#define DP_LINK_TRAIN_SHIFT 28
3479
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003480/* CPT Link training mode */
3481#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3482#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3483#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3484#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3485#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3486#define DP_LINK_TRAIN_SHIFT_CPT 8
3487
Keith Packard040d87f2009-05-30 20:42:33 -07003488/* Signal voltages. These are mostly controlled by the other end */
3489#define DP_VOLTAGE_0_4 (0 << 25)
3490#define DP_VOLTAGE_0_6 (1 << 25)
3491#define DP_VOLTAGE_0_8 (2 << 25)
3492#define DP_VOLTAGE_1_2 (3 << 25)
3493#define DP_VOLTAGE_MASK (7 << 25)
3494#define DP_VOLTAGE_SHIFT 25
3495
3496/* Signal pre-emphasis levels, like voltages, the other end tells us what
3497 * they want
3498 */
3499#define DP_PRE_EMPHASIS_0 (0 << 22)
3500#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3501#define DP_PRE_EMPHASIS_6 (2 << 22)
3502#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3503#define DP_PRE_EMPHASIS_MASK (7 << 22)
3504#define DP_PRE_EMPHASIS_SHIFT 22
3505
3506/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02003507#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07003508#define DP_PORT_WIDTH_MASK (7 << 19)
3509
3510/* Mystic DPCD version 1.1 special mode */
3511#define DP_ENHANCED_FRAMING (1 << 18)
3512
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003513/* eDP */
3514#define DP_PLL_FREQ_270MHZ (0 << 16)
3515#define DP_PLL_FREQ_160MHZ (1 << 16)
3516#define DP_PLL_FREQ_MASK (3 << 16)
3517
Ville Syrjälä646b4262014-04-25 20:14:30 +03003518/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07003519#define DP_PORT_REVERSAL (1 << 15)
3520
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003521/* eDP */
3522#define DP_PLL_ENABLE (1 << 14)
3523
Ville Syrjälä646b4262014-04-25 20:14:30 +03003524/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07003525#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3526
3527#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003528#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07003529
Ville Syrjälä646b4262014-04-25 20:14:30 +03003530/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07003531#define DP_COLOR_RANGE_16_235 (1 << 8)
3532
Ville Syrjälä646b4262014-04-25 20:14:30 +03003533/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07003534#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3535
Ville Syrjälä646b4262014-04-25 20:14:30 +03003536/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07003537#define DP_SYNC_VS_HIGH (1 << 4)
3538#define DP_SYNC_HS_HIGH (1 << 3)
3539
Ville Syrjälä646b4262014-04-25 20:14:30 +03003540/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07003541#define DP_DETECTED (1 << 2)
3542
Ville Syrjälä646b4262014-04-25 20:14:30 +03003543/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07003544 * signal sink for DDC etc. Max packet size supported
3545 * is 20 bytes in each direction, hence the 5 fixed
3546 * data registers
3547 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003548#define DPA_AUX_CH_CTL 0x64010
3549#define DPA_AUX_CH_DATA1 0x64014
3550#define DPA_AUX_CH_DATA2 0x64018
3551#define DPA_AUX_CH_DATA3 0x6401c
3552#define DPA_AUX_CH_DATA4 0x64020
3553#define DPA_AUX_CH_DATA5 0x64024
3554
Keith Packard040d87f2009-05-30 20:42:33 -07003555#define DPB_AUX_CH_CTL 0x64110
3556#define DPB_AUX_CH_DATA1 0x64114
3557#define DPB_AUX_CH_DATA2 0x64118
3558#define DPB_AUX_CH_DATA3 0x6411c
3559#define DPB_AUX_CH_DATA4 0x64120
3560#define DPB_AUX_CH_DATA5 0x64124
3561
3562#define DPC_AUX_CH_CTL 0x64210
3563#define DPC_AUX_CH_DATA1 0x64214
3564#define DPC_AUX_CH_DATA2 0x64218
3565#define DPC_AUX_CH_DATA3 0x6421c
3566#define DPC_AUX_CH_DATA4 0x64220
3567#define DPC_AUX_CH_DATA5 0x64224
3568
3569#define DPD_AUX_CH_CTL 0x64310
3570#define DPD_AUX_CH_DATA1 0x64314
3571#define DPD_AUX_CH_DATA2 0x64318
3572#define DPD_AUX_CH_DATA3 0x6431c
3573#define DPD_AUX_CH_DATA4 0x64320
3574#define DPD_AUX_CH_DATA5 0x64324
3575
3576#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3577#define DP_AUX_CH_CTL_DONE (1 << 30)
3578#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3579#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3580#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3581#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3582#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3583#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3584#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3585#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3586#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3587#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3588#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3589#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3590#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3591#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3592#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3593#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3594#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3595#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3596#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3597
3598/*
3599 * Computing GMCH M and N values for the Display Port link
3600 *
3601 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3602 *
3603 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3604 *
3605 * The GMCH value is used internally
3606 *
3607 * bytes_per_pixel is the number of bytes coming out of the plane,
3608 * which is after the LUTs, so we want the bytes for our color format.
3609 * For our current usage, this is always 3, one byte for R, G and B.
3610 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02003611#define _PIPEA_DATA_M_G4X 0x70050
3612#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07003613
3614/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003615#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02003616#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003617#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07003618
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003619#define DATA_LINK_M_N_MASK (0xffffff)
3620#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07003621
Daniel Vettere3b95f12013-05-03 11:49:49 +02003622#define _PIPEA_DATA_N_G4X 0x70054
3623#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07003624#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3625
3626/*
3627 * Computing Link M and N values for the Display Port link
3628 *
3629 * Link M / N = pixel_clock / ls_clk
3630 *
3631 * (the DP spec calls pixel_clock the 'strm_clk')
3632 *
3633 * The Link value is transmitted in the Main Stream
3634 * Attributes and VB-ID.
3635 */
3636
Daniel Vettere3b95f12013-05-03 11:49:49 +02003637#define _PIPEA_LINK_M_G4X 0x70060
3638#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07003639#define PIPEA_DP_LINK_M_MASK (0xffffff)
3640
Daniel Vettere3b95f12013-05-03 11:49:49 +02003641#define _PIPEA_LINK_N_G4X 0x70064
3642#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07003643#define PIPEA_DP_LINK_N_MASK (0xffffff)
3644
Daniel Vettere3b95f12013-05-03 11:49:49 +02003645#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3646#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3647#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3648#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003649
Jesse Barnes585fb112008-07-29 11:54:06 -07003650/* Display & cursor control */
3651
3652/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003653#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03003654#define DSL_LINEMASK_GEN2 0x00000fff
3655#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003656#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01003657#define PIPECONF_ENABLE (1<<31)
3658#define PIPECONF_DISABLE 0
3659#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003660#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03003661#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00003662#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01003663#define PIPECONF_SINGLE_WIDE 0
3664#define PIPECONF_PIPE_UNLOCKED 0
3665#define PIPECONF_PIPE_LOCKED (1<<25)
3666#define PIPECONF_PALETTE 0
3667#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07003668#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01003669#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03003670#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01003671/* Note that pre-gen3 does not support interlaced display directly. Panel
3672 * fitting must be disabled on pre-ilk for interlaced. */
3673#define PIPECONF_PROGRESSIVE (0 << 21)
3674#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3675#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3676#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3677#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3678/* Ironlake and later have a complete new set of values for interlaced. PFIT
3679 * means panel fitter required, PF means progressive fetch, DBL means power
3680 * saving pixel doubling. */
3681#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3682#define PIPECONF_INTERLACED_ILK (3 << 21)
3683#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3684#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02003685#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05303686#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07003687#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02003688#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003689#define PIPECONF_BPC_MASK (0x7 << 5)
3690#define PIPECONF_8BPC (0<<5)
3691#define PIPECONF_10BPC (1<<5)
3692#define PIPECONF_6BPC (2<<5)
3693#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07003694#define PIPECONF_DITHER_EN (1<<4)
3695#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3696#define PIPECONF_DITHER_TYPE_SP (0<<2)
3697#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3698#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3699#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003700#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07003701#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02003702#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003703#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3704#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003705#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003706#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003707#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003708#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3709#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3710#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3711#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02003712#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07003713#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3714#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3715#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02003716#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003717#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07003718#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3719#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003720#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07003721#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003722#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003723#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02003724#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3725#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07003726#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3727#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003728#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07003729#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02003730#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003731#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3732#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3733#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3734#define PIPE_DPST_EVENT_STATUS (1UL<<7)
3735#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Imre Deak10c59c52014-02-10 18:42:48 +02003736#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003737#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07003738#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3739#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02003740#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003741#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07003742#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3743#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003744#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07003745#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003746#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003747#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3748
Imre Deak755e9012014-02-10 18:42:47 +02003749#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3750#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3751
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003752#define PIPE_A_OFFSET 0x70000
3753#define PIPE_B_OFFSET 0x71000
3754#define PIPE_C_OFFSET 0x72000
3755#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003756/*
3757 * There's actually no pipe EDP. Some pipe registers have
3758 * simply shifted from the pipe to the transcoder, while
3759 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3760 * to access such registers in transcoder EDP.
3761 */
3762#define PIPE_EDP_OFFSET 0x7f000
3763
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003764#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3765 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3766 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003767
3768#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3769#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3770#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3771#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3772#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01003773
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003774#define _PIPE_MISC_A 0x70030
3775#define _PIPE_MISC_B 0x71030
3776#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3777#define PIPEMISC_DITHER_8_BPC (0<<5)
3778#define PIPEMISC_DITHER_10_BPC (1<<5)
3779#define PIPEMISC_DITHER_6_BPC (2<<5)
3780#define PIPEMISC_DITHER_12_BPC (3<<5)
3781#define PIPEMISC_DITHER_ENABLE (1<<4)
3782#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3783#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003784#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003785
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02003786#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07003787#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003788#define PIPEB_HLINE_INT_EN (1<<28)
3789#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02003790#define SPRITED_FLIP_DONE_INT_EN (1<<26)
3791#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3792#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03003793#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07003794#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003795#define PIPEA_HLINE_INT_EN (1<<20)
3796#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02003797#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
3798#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003799#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03003800#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
3801#define PIPEC_HLINE_INT_EN (1<<12)
3802#define PIPEC_VBLANK_INT_EN (1<<11)
3803#define SPRITEF_FLIPDONE_INT_EN (1<<10)
3804#define SPRITEE_FLIPDONE_INT_EN (1<<9)
3805#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003806
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03003807#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
3808#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
3809#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
3810#define PLANEC_INVALID_GTT_INT_EN (1<<25)
3811#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003812#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3813#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3814#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3815#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3816#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3817#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3818#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3819#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3820#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03003821#define DPINVGTT_EN_MASK_CHV 0xfff0000
3822#define SPRITEF_INVALID_GTT_STATUS (1<<11)
3823#define SPRITEE_INVALID_GTT_STATUS (1<<10)
3824#define PLANEC_INVALID_GTT_STATUS (1<<9)
3825#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003826#define CURSORB_INVALID_GTT_STATUS (1<<7)
3827#define CURSORA_INVALID_GTT_STATUS (1<<6)
3828#define SPRITED_INVALID_GTT_STATUS (1<<5)
3829#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3830#define PLANEB_INVALID_GTT_STATUS (1<<3)
3831#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3832#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3833#define PLANEA_INVALID_GTT_STATUS (1<<0)
3834#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03003835#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003836
Jesse Barnes585fb112008-07-29 11:54:06 -07003837#define DSPARB 0x70030
3838#define DSPARB_CSTART_MASK (0x7f << 7)
3839#define DSPARB_CSTART_SHIFT 7
3840#define DSPARB_BSTART_MASK (0x7f)
3841#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08003842#define DSPARB_BEND_SHIFT 9 /* on 855 */
3843#define DSPARB_AEND_SHIFT 0
3844
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003845#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003846#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04003847#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003848#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08003849#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003850#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003851#define DSPFW_PLANEB_MASK (0x7f<<8)
3852#define DSPFW_PLANEA_MASK (0x7f)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003853#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003854#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00003855#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003856#define DSPFW_PLANEC_MASK (0x7f)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003857#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003858#define DSPFW_HPLL_SR_EN (1<<31)
3859#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003860#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08003861#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3862#define DSPFW_HPLL_CURSOR_SHIFT 16
3863#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3864#define DSPFW_HPLL_SR_MASK (0x1ff)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003865#define DSPFW4 (dev_priv->info.display_mmio_offset + 0x70070)
3866#define DSPFW7 (dev_priv->info.display_mmio_offset + 0x7007c)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003867
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003868/* drain latency register values*/
3869#define DRAIN_LATENCY_PRECISION_32 32
Zhenyu Wang22c5aee2014-02-28 06:50:06 +08003870#define DRAIN_LATENCY_PRECISION_64 64
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003871#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
Zhenyu Wang22c5aee2014-02-28 06:50:06 +08003872#define DDL_CURSORA_PRECISION_64 (1<<31)
3873#define DDL_CURSORA_PRECISION_32 (0<<31)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003874#define DDL_CURSORA_SHIFT 24
Zhenyu Wang22c5aee2014-02-28 06:50:06 +08003875#define DDL_SPRITEB_PRECISION_64 (1<<23)
3876#define DDL_SPRITEB_PRECISION_32 (0<<23)
Ville Syrjäläc294c542014-04-09 13:28:13 +03003877#define DDL_SPRITEB_SHIFT 16
Zhenyu Wang22c5aee2014-02-28 06:50:06 +08003878#define DDL_SPRITEA_PRECISION_64 (1<<15)
3879#define DDL_SPRITEA_PRECISION_32 (0<<15)
Ville Syrjäläc294c542014-04-09 13:28:13 +03003880#define DDL_SPRITEA_SHIFT 8
Zhenyu Wang22c5aee2014-02-28 06:50:06 +08003881#define DDL_PLANEA_PRECISION_64 (1<<7)
3882#define DDL_PLANEA_PRECISION_32 (0<<7)
Ville Syrjäläc294c542014-04-09 13:28:13 +03003883#define DDL_PLANEA_SHIFT 0
3884
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003885#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
Zhenyu Wang22c5aee2014-02-28 06:50:06 +08003886#define DDL_CURSORB_PRECISION_64 (1<<31)
3887#define DDL_CURSORB_PRECISION_32 (0<<31)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003888#define DDL_CURSORB_SHIFT 24
Zhenyu Wang22c5aee2014-02-28 06:50:06 +08003889#define DDL_SPRITED_PRECISION_64 (1<<23)
3890#define DDL_SPRITED_PRECISION_32 (0<<23)
Ville Syrjäläc294c542014-04-09 13:28:13 +03003891#define DDL_SPRITED_SHIFT 16
Zhenyu Wang22c5aee2014-02-28 06:50:06 +08003892#define DDL_SPRITEC_PRECISION_64 (1<<15)
3893#define DDL_SPRITEC_PRECISION_32 (0<<15)
Ville Syrjäläc294c542014-04-09 13:28:13 +03003894#define DDL_SPRITEC_SHIFT 8
Zhenyu Wang22c5aee2014-02-28 06:50:06 +08003895#define DDL_PLANEB_PRECISION_64 (1<<7)
3896#define DDL_PLANEB_PRECISION_32 (0<<7)
Ville Syrjäläc294c542014-04-09 13:28:13 +03003897#define DDL_PLANEB_SHIFT 0
3898
3899#define VLV_DDL3 (VLV_DISPLAY_BASE + 0x70058)
Zhenyu Wang22c5aee2014-02-28 06:50:06 +08003900#define DDL_CURSORC_PRECISION_64 (1<<31)
3901#define DDL_CURSORC_PRECISION_32 (0<<31)
Ville Syrjäläc294c542014-04-09 13:28:13 +03003902#define DDL_CURSORC_SHIFT 24
Zhenyu Wang22c5aee2014-02-28 06:50:06 +08003903#define DDL_SPRITEF_PRECISION_64 (1<<23)
3904#define DDL_SPRITEF_PRECISION_32 (0<<23)
Ville Syrjäläc294c542014-04-09 13:28:13 +03003905#define DDL_SPRITEF_SHIFT 16
Zhenyu Wang22c5aee2014-02-28 06:50:06 +08003906#define DDL_SPRITEE_PRECISION_64 (1<<15)
3907#define DDL_SPRITEE_PRECISION_32 (0<<15)
Ville Syrjäläc294c542014-04-09 13:28:13 +03003908#define DDL_SPRITEE_SHIFT 8
Zhenyu Wang22c5aee2014-02-28 06:50:06 +08003909#define DDL_PLANEC_PRECISION_64 (1<<7)
3910#define DDL_PLANEC_PRECISION_32 (0<<7)
Ville Syrjäläc294c542014-04-09 13:28:13 +03003911#define DDL_PLANEC_SHIFT 0
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003912
Shaohua Li7662c8b2009-06-26 11:23:55 +08003913/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09003914#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08003915#define I915_FIFO_LINE_SIZE 64
3916#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09003917
Jesse Barnesceb04242012-03-28 13:39:22 -07003918#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09003919#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08003920#define I965_FIFO_SIZE 512
3921#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08003922#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003923#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003924#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09003925
Jesse Barnesceb04242012-03-28 13:39:22 -07003926#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09003927#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08003928#define I915_MAX_WM 0x3f
3929
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003930#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3931#define PINEVIEW_FIFO_LINE_SIZE 64
3932#define PINEVIEW_MAX_WM 0x1ff
3933#define PINEVIEW_DFT_WM 0x3f
3934#define PINEVIEW_DFT_HPLLOFF_WM 0
3935#define PINEVIEW_GUARD_WM 10
3936#define PINEVIEW_CURSOR_FIFO 64
3937#define PINEVIEW_CURSOR_MAX_WM 0x3f
3938#define PINEVIEW_CURSOR_DFT_WM 0
3939#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08003940
Jesse Barnesceb04242012-03-28 13:39:22 -07003941#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003942#define I965_CURSOR_FIFO 64
3943#define I965_CURSOR_MAX_WM 32
3944#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003945
3946/* define the Watermark register on Ironlake */
3947#define WM0_PIPEA_ILK 0x45100
Ville Syrjälä1996d622013-10-09 19:18:07 +03003948#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003949#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03003950#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003951#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03003952#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003953
3954#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07003955#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003956#define WM1_LP_ILK 0x45108
3957#define WM1_LP_SR_EN (1<<31)
3958#define WM1_LP_LATENCY_SHIFT 24
3959#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01003960#define WM1_LP_FBC_MASK (0xf<<20)
3961#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07003962#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03003963#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003964#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03003965#define WM1_LP_CURSOR_MASK (0xff)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003966#define WM2_LP_ILK 0x4510c
3967#define WM2_LP_EN (1<<31)
3968#define WM3_LP_ILK 0x45110
3969#define WM3_LP_EN (1<<31)
3970#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003971#define WM2S_LP_IVB 0x45124
3972#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003973#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003974
Paulo Zanonicca32e92013-05-31 11:45:06 -03003975#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3976 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3977 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3978
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003979/* Memory latency timer register */
3980#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08003981#define MLTR_WM1_SHIFT 0
3982#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003983/* the unit of memory self-refresh latency time is 0.5us */
3984#define ILK_SRLT_MASK 0x3f
3985
Yuanhan Liu13982612010-12-15 15:42:31 +08003986
3987/* the address where we get all kinds of latency value */
3988#define SSKPD 0x5d10
3989#define SSKPD_WM_MASK 0x3f
3990#define SSKPD_WM0_SHIFT 0
3991#define SSKPD_WM1_SHIFT 8
3992#define SSKPD_WM2_SHIFT 16
3993#define SSKPD_WM3_SHIFT 24
3994
Jesse Barnes585fb112008-07-29 11:54:06 -07003995/*
3996 * The two pipe frame counter registers are not synchronized, so
3997 * reading a stable value is somewhat tricky. The following code
3998 * should work:
3999 *
4000 * do {
4001 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4002 * PIPE_FRAME_HIGH_SHIFT;
4003 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4004 * PIPE_FRAME_LOW_SHIFT);
4005 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4006 * PIPE_FRAME_HIGH_SHIFT);
4007 * } while (high1 != high2);
4008 * frame = (high1 << 8) | low1;
4009 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004010#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07004011#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4012#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004013#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07004014#define PIPE_FRAME_LOW_MASK 0xff000000
4015#define PIPE_FRAME_LOW_SHIFT 24
4016#define PIPE_PIXEL_MASK 0x00ffffff
4017#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08004018/* GM45+ just has to be different */
Rafael Barbalhoeb6008a2014-03-31 18:21:29 +03004019#define _PIPEA_FRMCOUNT_GM45 0x70040
4020#define _PIPEA_FLIPCOUNT_GM45 0x70044
4021#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03004022#define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07004023
4024/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004025#define _CURACNTR 0x70080
Jesse Barnes14b60392009-05-20 16:47:08 -04004026/* Old style CUR*CNTR flags (desktop 8xx) */
4027#define CURSOR_ENABLE 0x80000000
4028#define CURSOR_GAMMA_ENABLE 0x40000000
4029#define CURSOR_STRIDE_MASK 0x30000000
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004030#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b60392009-05-20 16:47:08 -04004031#define CURSOR_FORMAT_SHIFT 24
4032#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4033#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4034#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4035#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4036#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4037#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4038/* New style CUR*CNTR flags */
4039#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07004040#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05304041#define CURSOR_MODE_128_32B_AX 0x02
4042#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07004043#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05304044#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4045#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07004046#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b60392009-05-20 16:47:08 -04004047#define MCURSOR_PIPE_SELECT (1 << 28)
4048#define MCURSOR_PIPE_A 0x00
4049#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07004050#define MCURSOR_GAMMA_ENABLE (1 << 26)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03004051#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004052#define _CURABASE 0x70084
4053#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07004054#define CURSOR_POS_MASK 0x007FF
4055#define CURSOR_POS_SIGN 0x8000
4056#define CURSOR_X_SHIFT 0
4057#define CURSOR_Y_SHIFT 16
Jesse Barnes14b60392009-05-20 16:47:08 -04004058#define CURSIZE 0x700a0
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004059#define _CURBCNTR 0x700c0
4060#define _CURBBASE 0x700c4
4061#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07004062
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004063#define _CURBCNTR_IVB 0x71080
4064#define _CURBBASE_IVB 0x71084
4065#define _CURBPOS_IVB 0x71088
4066
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004067#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4068 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4069 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00004070
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004071#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4072#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4073#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
4074
4075#define CURSOR_A_OFFSET 0x70080
4076#define CURSOR_B_OFFSET 0x700c0
4077#define CHV_CURSOR_C_OFFSET 0x700e0
4078#define IVB_CURSOR_B_OFFSET 0x71080
4079#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004080
Jesse Barnes585fb112008-07-29 11:54:06 -07004081/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004082#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07004083#define DISPLAY_PLANE_ENABLE (1<<31)
4084#define DISPLAY_PLANE_DISABLE 0
4085#define DISPPLANE_GAMMA_ENABLE (1<<30)
4086#define DISPPLANE_GAMMA_DISABLE 0
4087#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02004088#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004089#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02004090#define DISPPLANE_BGRA555 (0x3<<26)
4091#define DISPPLANE_BGRX555 (0x4<<26)
4092#define DISPPLANE_BGRX565 (0x5<<26)
4093#define DISPPLANE_BGRX888 (0x6<<26)
4094#define DISPPLANE_BGRA888 (0x7<<26)
4095#define DISPPLANE_RGBX101010 (0x8<<26)
4096#define DISPPLANE_RGBA101010 (0x9<<26)
4097#define DISPPLANE_BGRX101010 (0xa<<26)
4098#define DISPPLANE_RGBX161616 (0xc<<26)
4099#define DISPPLANE_RGBX888 (0xe<<26)
4100#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004101#define DISPPLANE_STEREO_ENABLE (1<<25)
4102#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004103#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08004104#define DISPPLANE_SEL_PIPE_SHIFT 24
4105#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07004106#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08004107#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07004108#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4109#define DISPPLANE_SRC_KEY_DISABLE 0
4110#define DISPPLANE_LINE_DOUBLE (1<<20)
4111#define DISPPLANE_NO_LINE_DOUBLE 0
4112#define DISPPLANE_STEREO_POLARITY_FIRST 0
4113#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004114#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07004115#define DISPPLANE_TILED (1<<10)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004116#define _DSPAADDR 0x70184
4117#define _DSPASTRIDE 0x70188
4118#define _DSPAPOS 0x7018C /* reserved */
4119#define _DSPASIZE 0x70190
4120#define _DSPASURF 0x7019C /* 965+ only */
4121#define _DSPATILEOFF 0x701A4 /* 965+ only */
4122#define _DSPAOFFSET 0x701A4 /* HSW */
4123#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07004124
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004125#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4126#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4127#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4128#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4129#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4130#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4131#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02004132#define DSPLINOFF(plane) DSPADDR(plane)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004133#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4134#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01004135
Armin Reese446f2542012-03-30 16:20:16 -07004136/* Display/Sprite base address macros */
4137#define DISP_BASEADDR_MASK (0xfffff000)
4138#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
4139#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07004140
Jesse Barnes585fb112008-07-29 11:54:06 -07004141/* VBIOS flags */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004142#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
4143#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
4144#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
4145#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
4146#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
4147#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
4148#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
4149#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
4150#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
4151#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
4152#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
4153#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
4154#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07004155
4156/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004157#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
4158#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
4159#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004160#define _PIPEBFRAMEHIGH 0x71040
4161#define _PIPEBFRAMEPIXEL 0x71044
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004162#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
4163#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08004164
Jesse Barnes585fb112008-07-29 11:54:06 -07004165
4166/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004167#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07004168#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
4169#define DISPPLANE_ALPHA_TRANS_DISABLE 0
4170#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
4171#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004172#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
4173#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
4174#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
4175#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
4176#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
4177#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
4178#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
4179#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07004180
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004181/* Sprite A control */
4182#define _DVSACNTR 0x72180
4183#define DVS_ENABLE (1<<31)
4184#define DVS_GAMMA_ENABLE (1<<30)
4185#define DVS_PIXFORMAT_MASK (3<<25)
4186#define DVS_FORMAT_YUV422 (0<<25)
4187#define DVS_FORMAT_RGBX101010 (1<<25)
4188#define DVS_FORMAT_RGBX888 (2<<25)
4189#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004190#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004191#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08004192#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004193#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
4194#define DVS_YUV_ORDER_YUYV (0<<16)
4195#define DVS_YUV_ORDER_UYVY (1<<16)
4196#define DVS_YUV_ORDER_YVYU (2<<16)
4197#define DVS_YUV_ORDER_VYUY (3<<16)
4198#define DVS_DEST_KEY (1<<2)
4199#define DVS_TRICKLE_FEED_DISABLE (1<<14)
4200#define DVS_TILED (1<<10)
4201#define _DVSALINOFF 0x72184
4202#define _DVSASTRIDE 0x72188
4203#define _DVSAPOS 0x7218c
4204#define _DVSASIZE 0x72190
4205#define _DVSAKEYVAL 0x72194
4206#define _DVSAKEYMSK 0x72198
4207#define _DVSASURF 0x7219c
4208#define _DVSAKEYMAXVAL 0x721a0
4209#define _DVSATILEOFF 0x721a4
4210#define _DVSASURFLIVE 0x721ac
4211#define _DVSASCALE 0x72204
4212#define DVS_SCALE_ENABLE (1<<31)
4213#define DVS_FILTER_MASK (3<<29)
4214#define DVS_FILTER_MEDIUM (0<<29)
4215#define DVS_FILTER_ENHANCING (1<<29)
4216#define DVS_FILTER_SOFTENING (2<<29)
4217#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4218#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
4219#define _DVSAGAMC 0x72300
4220
4221#define _DVSBCNTR 0x73180
4222#define _DVSBLINOFF 0x73184
4223#define _DVSBSTRIDE 0x73188
4224#define _DVSBPOS 0x7318c
4225#define _DVSBSIZE 0x73190
4226#define _DVSBKEYVAL 0x73194
4227#define _DVSBKEYMSK 0x73198
4228#define _DVSBSURF 0x7319c
4229#define _DVSBKEYMAXVAL 0x731a0
4230#define _DVSBTILEOFF 0x731a4
4231#define _DVSBSURFLIVE 0x731ac
4232#define _DVSBSCALE 0x73204
4233#define _DVSBGAMC 0x73300
4234
4235#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
4236#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
4237#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
4238#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
4239#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08004240#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004241#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
4242#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
4243#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08004244#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
4245#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004246#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004247
4248#define _SPRA_CTL 0x70280
4249#define SPRITE_ENABLE (1<<31)
4250#define SPRITE_GAMMA_ENABLE (1<<30)
4251#define SPRITE_PIXFORMAT_MASK (7<<25)
4252#define SPRITE_FORMAT_YUV422 (0<<25)
4253#define SPRITE_FORMAT_RGBX101010 (1<<25)
4254#define SPRITE_FORMAT_RGBX888 (2<<25)
4255#define SPRITE_FORMAT_RGBX161616 (3<<25)
4256#define SPRITE_FORMAT_YUV444 (4<<25)
4257#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004258#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004259#define SPRITE_SOURCE_KEY (1<<22)
4260#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
4261#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
4262#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
4263#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
4264#define SPRITE_YUV_ORDER_YUYV (0<<16)
4265#define SPRITE_YUV_ORDER_UYVY (1<<16)
4266#define SPRITE_YUV_ORDER_YVYU (2<<16)
4267#define SPRITE_YUV_ORDER_VYUY (3<<16)
4268#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
4269#define SPRITE_INT_GAMMA_ENABLE (1<<13)
4270#define SPRITE_TILED (1<<10)
4271#define SPRITE_DEST_KEY (1<<2)
4272#define _SPRA_LINOFF 0x70284
4273#define _SPRA_STRIDE 0x70288
4274#define _SPRA_POS 0x7028c
4275#define _SPRA_SIZE 0x70290
4276#define _SPRA_KEYVAL 0x70294
4277#define _SPRA_KEYMSK 0x70298
4278#define _SPRA_SURF 0x7029c
4279#define _SPRA_KEYMAX 0x702a0
4280#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01004281#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004282#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004283#define _SPRA_SCALE 0x70304
4284#define SPRITE_SCALE_ENABLE (1<<31)
4285#define SPRITE_FILTER_MASK (3<<29)
4286#define SPRITE_FILTER_MEDIUM (0<<29)
4287#define SPRITE_FILTER_ENHANCING (1<<29)
4288#define SPRITE_FILTER_SOFTENING (2<<29)
4289#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4290#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
4291#define _SPRA_GAMC 0x70400
4292
4293#define _SPRB_CTL 0x71280
4294#define _SPRB_LINOFF 0x71284
4295#define _SPRB_STRIDE 0x71288
4296#define _SPRB_POS 0x7128c
4297#define _SPRB_SIZE 0x71290
4298#define _SPRB_KEYVAL 0x71294
4299#define _SPRB_KEYMSK 0x71298
4300#define _SPRB_SURF 0x7129c
4301#define _SPRB_KEYMAX 0x712a0
4302#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01004303#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004304#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004305#define _SPRB_SCALE 0x71304
4306#define _SPRB_GAMC 0x71400
4307
4308#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
4309#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
4310#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
4311#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
4312#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
4313#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
4314#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
4315#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
4316#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
4317#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01004318#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004319#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
4320#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004321#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004322
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004323#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004324#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08004325#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004326#define SP_PIXFORMAT_MASK (0xf<<26)
4327#define SP_FORMAT_YUV422 (0<<26)
4328#define SP_FORMAT_BGR565 (5<<26)
4329#define SP_FORMAT_BGRX8888 (6<<26)
4330#define SP_FORMAT_BGRA8888 (7<<26)
4331#define SP_FORMAT_RGBX1010102 (8<<26)
4332#define SP_FORMAT_RGBA1010102 (9<<26)
4333#define SP_FORMAT_RGBX8888 (0xe<<26)
4334#define SP_FORMAT_RGBA8888 (0xf<<26)
4335#define SP_SOURCE_KEY (1<<22)
4336#define SP_YUV_BYTE_ORDER_MASK (3<<16)
4337#define SP_YUV_ORDER_YUYV (0<<16)
4338#define SP_YUV_ORDER_UYVY (1<<16)
4339#define SP_YUV_ORDER_YVYU (2<<16)
4340#define SP_YUV_ORDER_VYUY (3<<16)
4341#define SP_TILED (1<<10)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004342#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
4343#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
4344#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
4345#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
4346#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
4347#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
4348#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
4349#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
4350#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
4351#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
4352#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004353
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004354#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
4355#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
4356#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
4357#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
4358#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
4359#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
4360#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
4361#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
4362#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
4363#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
4364#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
4365#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004366
4367#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
4368#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
4369#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
4370#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
4371#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
4372#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
4373#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
4374#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
4375#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
4376#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
4377#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
4378#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
4379
Jesse Barnes585fb112008-07-29 11:54:06 -07004380/* VBIOS regs */
4381#define VGACNTRL 0x71400
4382# define VGA_DISP_DISABLE (1 << 31)
4383# define VGA_2X_MODE (1 << 30)
4384# define VGA_PIPE_B_SELECT (1 << 29)
4385
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004386#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
4387
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004388/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004389
4390#define CPU_VGACNTRL 0x41000
4391
4392#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
4393#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
4394#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
4395#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
4396#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
4397#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
4398#define DIGITAL_PORTA_NO_DETECT (0 << 0)
4399#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
4400#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
4401
4402/* refresh rate hardware control */
4403#define RR_HW_CTL 0x45300
4404#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
4405#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
4406
4407#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01004408#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08004409#define FDI_PLL_BIOS_1 0x46004
4410#define FDI_PLL_BIOS_2 0x46008
4411#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
4412#define DISPLAY_PORT_PLL_BIOS_1 0x46010
4413#define DISPLAY_PORT_PLL_BIOS_2 0x46014
4414
Eric Anholt8956c8b2010-03-18 13:21:14 -07004415#define PCH_3DCGDIS0 0x46020
4416# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
4417# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
4418
Eric Anholt06f37752010-12-14 10:06:46 -08004419#define PCH_3DCGDIS1 0x46024
4420# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
4421
Zhenyu Wangb9055052009-06-05 15:38:38 +08004422#define FDI_PLL_FREQ_CTL 0x46030
4423#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
4424#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
4425#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
4426
4427
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004428#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01004429#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004430#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01004431#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004432
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004433#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01004434#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004435#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01004436#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004437
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004438#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01004439#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004440#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01004441#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004442
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004443#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01004444#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004445#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01004446#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004447
4448/* PIPEB timing regs are same start from 0x61000 */
4449
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004450#define _PIPEB_DATA_M1 0x61030
4451#define _PIPEB_DATA_N1 0x61034
4452#define _PIPEB_DATA_M2 0x61038
4453#define _PIPEB_DATA_N2 0x6103c
4454#define _PIPEB_LINK_M1 0x61040
4455#define _PIPEB_LINK_N1 0x61044
4456#define _PIPEB_LINK_M2 0x61048
4457#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004458
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004459#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
4460#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
4461#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
4462#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
4463#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
4464#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
4465#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
4466#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004467
4468/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004469/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
4470#define _PFA_CTL_1 0x68080
4471#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08004472#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02004473#define PF_PIPE_SEL_MASK_IVB (3<<29)
4474#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08004475#define PF_FILTER_MASK (3<<23)
4476#define PF_FILTER_PROGRAMMED (0<<23)
4477#define PF_FILTER_MED_3x3 (1<<23)
4478#define PF_FILTER_EDGE_ENHANCE (2<<23)
4479#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004480#define _PFA_WIN_SZ 0x68074
4481#define _PFB_WIN_SZ 0x68874
4482#define _PFA_WIN_POS 0x68070
4483#define _PFB_WIN_POS 0x68870
4484#define _PFA_VSCALE 0x68084
4485#define _PFB_VSCALE 0x68884
4486#define _PFA_HSCALE 0x68090
4487#define _PFB_HSCALE 0x68890
4488
4489#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
4490#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
4491#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
4492#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
4493#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004494
4495/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004496#define _LGC_PALETTE_A 0x4a000
4497#define _LGC_PALETTE_B 0x4a800
4498#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004499
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004500#define _GAMMA_MODE_A 0x4a480
4501#define _GAMMA_MODE_B 0x4ac80
4502#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
4503#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02004504#define GAMMA_MODE_MODE_8BIT (0 << 0)
4505#define GAMMA_MODE_MODE_10BIT (1 << 0)
4506#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004507#define GAMMA_MODE_MODE_SPLIT (3 << 0)
4508
Zhenyu Wangb9055052009-06-05 15:38:38 +08004509/* interrupts */
4510#define DE_MASTER_IRQ_CONTROL (1 << 31)
4511#define DE_SPRITEB_FLIP_DONE (1 << 29)
4512#define DE_SPRITEA_FLIP_DONE (1 << 28)
4513#define DE_PLANEB_FLIP_DONE (1 << 27)
4514#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c2013-10-21 18:04:36 +02004515#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004516#define DE_PCU_EVENT (1 << 25)
4517#define DE_GTT_FAULT (1 << 24)
4518#define DE_POISON (1 << 23)
4519#define DE_PERFORM_COUNTER (1 << 22)
4520#define DE_PCH_EVENT (1 << 21)
4521#define DE_AUX_CHANNEL_A (1 << 20)
4522#define DE_DP_A_HOTPLUG (1 << 19)
4523#define DE_GSE (1 << 18)
4524#define DE_PIPEB_VBLANK (1 << 15)
4525#define DE_PIPEB_EVEN_FIELD (1 << 14)
4526#define DE_PIPEB_ODD_FIELD (1 << 13)
4527#define DE_PIPEB_LINE_COMPARE (1 << 12)
4528#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004529#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004530#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
4531#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c2013-10-21 18:04:36 +02004532#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004533#define DE_PIPEA_EVEN_FIELD (1 << 6)
4534#define DE_PIPEA_ODD_FIELD (1 << 5)
4535#define DE_PIPEA_LINE_COMPARE (1 << 4)
4536#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004537#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c2013-10-21 18:04:36 +02004538#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004539#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c2013-10-21 18:04:36 +02004540#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004541
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004542/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03004543#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004544#define DE_GSE_IVB (1<<29)
4545#define DE_PCH_EVENT_IVB (1<<28)
4546#define DE_DP_A_HOTPLUG_IVB (1<<27)
4547#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01004548#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
4549#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
4550#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004551#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004552#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004553#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01004554#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
4555#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c2013-10-21 18:04:36 +02004556#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004557#define DE_PIPEA_VBLANK_IVB (1<<0)
Paulo Zanonib5184212013-07-12 20:00:08 -03004558#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
4559
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07004560#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
4561#define MASTER_INTERRUPT_ENABLE (1<<31)
4562
Zhenyu Wangb9055052009-06-05 15:38:38 +08004563#define DEISR 0x44000
4564#define DEIMR 0x44004
4565#define DEIIR 0x44008
4566#define DEIER 0x4400c
4567
Zhenyu Wangb9055052009-06-05 15:38:38 +08004568#define GTISR 0x44010
4569#define GTIMR 0x44014
4570#define GTIIR 0x44018
4571#define GTIER 0x4401c
4572
Ben Widawskyabd58f02013-11-02 21:07:09 -07004573#define GEN8_MASTER_IRQ 0x44200
4574#define GEN8_MASTER_IRQ_CONTROL (1<<31)
4575#define GEN8_PCU_IRQ (1<<30)
4576#define GEN8_DE_PCH_IRQ (1<<23)
4577#define GEN8_DE_MISC_IRQ (1<<22)
4578#define GEN8_DE_PORT_IRQ (1<<20)
4579#define GEN8_DE_PIPE_C_IRQ (1<<18)
4580#define GEN8_DE_PIPE_B_IRQ (1<<17)
4581#define GEN8_DE_PIPE_A_IRQ (1<<16)
Daniel Vetterc42664c2013-11-07 11:05:40 +01004582#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
Ben Widawskyabd58f02013-11-02 21:07:09 -07004583#define GEN8_GT_VECS_IRQ (1<<6)
Ben Widawsky09610212014-05-15 20:58:08 +03004584#define GEN8_GT_PM_IRQ (1<<4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004585#define GEN8_GT_VCS2_IRQ (1<<3)
4586#define GEN8_GT_VCS1_IRQ (1<<2)
4587#define GEN8_GT_BCS_IRQ (1<<1)
4588#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004589
4590#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
4591#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
4592#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
4593#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
4594
4595#define GEN8_BCS_IRQ_SHIFT 16
4596#define GEN8_RCS_IRQ_SHIFT 0
4597#define GEN8_VCS2_IRQ_SHIFT 16
4598#define GEN8_VCS1_IRQ_SHIFT 0
4599#define GEN8_VECS_IRQ_SHIFT 0
4600
4601#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
4602#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
4603#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
4604#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01004605#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004606#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4607#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
4608#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4609#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4610#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4611#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01004612#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004613#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4614#define GEN8_PIPE_VSYNC (1 << 1)
4615#define GEN8_PIPE_VBLANK (1 << 0)
Daniel Vetter30100f22013-11-07 14:49:24 +01004616#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
4617 (GEN8_PIPE_CURSOR_FAULT | \
4618 GEN8_PIPE_SPRITE_FAULT | \
4619 GEN8_PIPE_PRIMARY_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004620
4621#define GEN8_DE_PORT_ISR 0x44440
4622#define GEN8_DE_PORT_IMR 0x44444
4623#define GEN8_DE_PORT_IIR 0x44448
4624#define GEN8_DE_PORT_IER 0x4444c
Daniel Vetter6d766f02013-11-07 14:49:55 +01004625#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
4626#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004627
4628#define GEN8_DE_MISC_ISR 0x44460
4629#define GEN8_DE_MISC_IMR 0x44464
4630#define GEN8_DE_MISC_IIR 0x44468
4631#define GEN8_DE_MISC_IER 0x4446c
4632#define GEN8_DE_MISC_GSE (1 << 27)
4633
4634#define GEN8_PCU_ISR 0x444e0
4635#define GEN8_PCU_IMR 0x444e4
4636#define GEN8_PCU_IIR 0x444e8
4637#define GEN8_PCU_IER 0x444ec
4638
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004639#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07004640/* Required on all Ironlake and Sandybridge according to the B-Spec. */
4641#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004642#define ILK_DPARB_GATE (1<<22)
4643#define ILK_VSDPFD_FULL (1<<21)
Damien Lespiaue3589902014-02-07 19:12:50 +00004644#define FUSE_STRAP 0x42014
4645#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
4646#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
4647#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
4648#define ILK_HDCP_DISABLE (1 << 25)
4649#define ILK_eDP_A_DISABLE (1 << 24)
4650#define HSW_CDCLK_LIMIT (1 << 24)
4651#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08004652
Damien Lespiau231e54f2012-10-19 17:55:41 +01004653#define ILK_DSPCLK_GATE_D 0x42020
4654#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4655#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4656#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4657#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4658#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004659
Eric Anholt116ac8d2011-12-21 10:31:09 -08004660#define IVB_CHICKEN3 0x4200c
4661# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4662# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4663
Paulo Zanoni90a88642013-05-03 17:23:45 -03004664#define CHICKEN_PAR1_1 0x42080
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004665#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03004666#define FORCE_ARB_IDLE_PLANES (1 << 14)
4667
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004668#define _CHICKEN_PIPESL_1_A 0x420b0
4669#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02004670#define HSW_FBCQ_DIS (1 << 22)
4671#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004672#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
4673
Zhenyu Wang553bd142009-09-02 10:57:52 +08004674#define DISP_ARB_CTL 0x45000
4675#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004676#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004677#define DISP_ARB_CTL2 0x45004
4678#define DISP_DATA_PARTITION_5_6 (1<<6)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004679#define GEN7_MSG_CTL 0x45010
4680#define WAIT_FOR_PCH_RESET_ACK (1<<1)
4681#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004682#define HSW_NDE_RSTWRN_OPT 0x46408
4683#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08004684
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004685/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08004686#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4687# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Ben Widawskya75f3622013-11-02 21:07:59 -07004688#define COMMON_SLICE_CHICKEN2 0x7014
4689# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08004690
Ville Syrjälä031994e2014-01-22 21:32:46 +02004691#define GEN7_L3SQCREG1 0xB010
4692#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
4693
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004694#define GEN7_L3CNTLREG1 0xB01C
Chris Wilson1af84522014-02-14 22:34:43 +00004695#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07004696#define GEN7_L3AGDIS (1<<19)
Brad Volkinc9224fa2014-06-17 14:10:34 -07004697#define GEN7_L3CNTLREG2 0xB020
4698#define GEN7_L3CNTLREG3 0xB024
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004699
4700#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
4701#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
4702
Jesse Barnes61939d92012-10-02 17:43:38 -05004703#define GEN7_L3SQCREG4 0xb034
4704#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
4705
Ben Widawsky63801f22013-12-12 17:26:03 -08004706/* GEN8 chicken */
4707#define HDC_CHICKEN0 0x7300
4708#define HDC_FORCE_NON_COHERENT (1<<4)
4709
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08004710/* WaCatErrorRejectionIssue */
4711#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
4712#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
4713
Francisco Jerezf3fc4882013-10-02 15:53:16 -07004714#define HSW_SCRATCH1 0xb038
4715#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
4716
Zhenyu Wangb9055052009-06-05 15:38:38 +08004717/* PCH */
4718
Adam Jackson23e81d62012-06-06 15:45:44 -04004719/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08004720#define SDE_AUDIO_POWER_D (1 << 27)
4721#define SDE_AUDIO_POWER_C (1 << 26)
4722#define SDE_AUDIO_POWER_B (1 << 25)
4723#define SDE_AUDIO_POWER_SHIFT (25)
4724#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4725#define SDE_GMBUS (1 << 24)
4726#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4727#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4728#define SDE_AUDIO_HDCP_MASK (3 << 22)
4729#define SDE_AUDIO_TRANSB (1 << 21)
4730#define SDE_AUDIO_TRANSA (1 << 20)
4731#define SDE_AUDIO_TRANS_MASK (3 << 20)
4732#define SDE_POISON (1 << 19)
4733/* 18 reserved */
4734#define SDE_FDI_RXB (1 << 17)
4735#define SDE_FDI_RXA (1 << 16)
4736#define SDE_FDI_MASK (3 << 16)
4737#define SDE_AUXD (1 << 15)
4738#define SDE_AUXC (1 << 14)
4739#define SDE_AUXB (1 << 13)
4740#define SDE_AUX_MASK (7 << 13)
4741/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004742#define SDE_CRT_HOTPLUG (1 << 11)
4743#define SDE_PORTD_HOTPLUG (1 << 10)
4744#define SDE_PORTC_HOTPLUG (1 << 9)
4745#define SDE_PORTB_HOTPLUG (1 << 8)
4746#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004747#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4748 SDE_SDVOB_HOTPLUG | \
4749 SDE_PORTB_HOTPLUG | \
4750 SDE_PORTC_HOTPLUG | \
4751 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08004752#define SDE_TRANSB_CRC_DONE (1 << 5)
4753#define SDE_TRANSB_CRC_ERR (1 << 4)
4754#define SDE_TRANSB_FIFO_UNDER (1 << 3)
4755#define SDE_TRANSA_CRC_DONE (1 << 2)
4756#define SDE_TRANSA_CRC_ERR (1 << 1)
4757#define SDE_TRANSA_FIFO_UNDER (1 << 0)
4758#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04004759
4760/* south display engine interrupt: CPT/PPT */
4761#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4762#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4763#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4764#define SDE_AUDIO_POWER_SHIFT_CPT 29
4765#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4766#define SDE_AUXD_CPT (1 << 27)
4767#define SDE_AUXC_CPT (1 << 26)
4768#define SDE_AUXB_CPT (1 << 25)
4769#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004770#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4771#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4772#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04004773#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01004774#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004775#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01004776 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004777 SDE_PORTD_HOTPLUG_CPT | \
4778 SDE_PORTC_HOTPLUG_CPT | \
4779 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04004780#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03004781#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04004782#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4783#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4784#define SDE_FDI_RXC_CPT (1 << 8)
4785#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4786#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4787#define SDE_FDI_RXB_CPT (1 << 4)
4788#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4789#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4790#define SDE_FDI_RXA_CPT (1 << 0)
4791#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4792 SDE_AUDIO_CP_REQ_B_CPT | \
4793 SDE_AUDIO_CP_REQ_A_CPT)
4794#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4795 SDE_AUDIO_CP_CHG_B_CPT | \
4796 SDE_AUDIO_CP_CHG_A_CPT)
4797#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4798 SDE_FDI_RXB_CPT | \
4799 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004800
4801#define SDEISR 0xc4000
4802#define SDEIMR 0xc4004
4803#define SDEIIR 0xc4008
4804#define SDEIER 0xc400c
4805
Paulo Zanoni86642812013-04-12 17:57:57 -03004806#define SERR_INT 0xc4040
Paulo Zanonide032bf2013-04-12 17:57:58 -03004807#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03004808#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4809#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4810#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Daniel Vetter1dd246f2013-07-10 08:30:23 +02004811#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03004812
Zhenyu Wangb9055052009-06-05 15:38:38 +08004813/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07004814#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004815#define PORTD_HOTPLUG_ENABLE (1 << 20)
4816#define PORTD_PULSE_DURATION_2ms (0)
4817#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4818#define PORTD_PULSE_DURATION_6ms (2 << 18)
4819#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07004820#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00004821#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4822#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4823#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4824#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004825#define PORTC_HOTPLUG_ENABLE (1 << 12)
4826#define PORTC_PULSE_DURATION_2ms (0)
4827#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4828#define PORTC_PULSE_DURATION_6ms (2 << 10)
4829#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07004830#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00004831#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4832#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4833#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4834#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004835#define PORTB_HOTPLUG_ENABLE (1 << 4)
4836#define PORTB_PULSE_DURATION_2ms (0)
4837#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4838#define PORTB_PULSE_DURATION_6ms (2 << 2)
4839#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07004840#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00004841#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4842#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4843#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4844#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004845
4846#define PCH_GPIOA 0xc5010
4847#define PCH_GPIOB 0xc5014
4848#define PCH_GPIOC 0xc5018
4849#define PCH_GPIOD 0xc501c
4850#define PCH_GPIOE 0xc5020
4851#define PCH_GPIOF 0xc5024
4852
Eric Anholtf0217c42009-12-01 11:56:30 -08004853#define PCH_GMBUS0 0xc5100
4854#define PCH_GMBUS1 0xc5104
4855#define PCH_GMBUS2 0xc5108
4856#define PCH_GMBUS3 0xc510c
4857#define PCH_GMBUS4 0xc5110
4858#define PCH_GMBUS5 0xc5120
4859
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004860#define _PCH_DPLL_A 0xc6014
4861#define _PCH_DPLL_B 0xc6018
Daniel Vettere9a632a2013-06-05 13:34:13 +02004862#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004863
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004864#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00004865#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004866#define _PCH_FPA1 0xc6044
4867#define _PCH_FPB0 0xc6048
4868#define _PCH_FPB1 0xc604c
Daniel Vettere9a632a2013-06-05 13:34:13 +02004869#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4870#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004871
4872#define PCH_DPLL_TEST 0xc606c
4873
4874#define PCH_DREF_CONTROL 0xC6200
4875#define DREF_CONTROL_MASK 0x7fc3
4876#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4877#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4878#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4879#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4880#define DREF_SSC_SOURCE_DISABLE (0<<11)
4881#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004882#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004883#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4884#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4885#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004886#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004887#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4888#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08004889#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004890#define DREF_SSC4_DOWNSPREAD (0<<6)
4891#define DREF_SSC4_CENTERSPREAD (1<<6)
4892#define DREF_SSC1_DISABLE (0<<1)
4893#define DREF_SSC1_ENABLE (1<<1)
4894#define DREF_SSC4_DISABLE (0)
4895#define DREF_SSC4_ENABLE (1)
4896
4897#define PCH_RAWCLK_FREQ 0xc6204
4898#define FDL_TP1_TIMER_SHIFT 12
4899#define FDL_TP1_TIMER_MASK (3<<12)
4900#define FDL_TP2_TIMER_SHIFT 10
4901#define FDL_TP2_TIMER_MASK (3<<10)
4902#define RAWCLK_FREQ_MASK 0x3ff
4903
4904#define PCH_DPLL_TMR_CFG 0xc6208
4905
4906#define PCH_SSC4_PARMS 0xc6210
4907#define PCH_SSC4_AUX_PARMS 0xc6214
4908
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004909#define PCH_DPLL_SEL 0xc7000
Daniel Vetter11887392013-06-05 13:34:09 +02004910#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4911#define TRANS_DPLLA_SEL(pipe) 0
4912#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004913
Zhenyu Wangb9055052009-06-05 15:38:38 +08004914/* transcoder */
4915
Daniel Vetter275f01b22013-05-03 11:49:47 +02004916#define _PCH_TRANS_HTOTAL_A 0xe0000
4917#define TRANS_HTOTAL_SHIFT 16
4918#define TRANS_HACTIVE_SHIFT 0
4919#define _PCH_TRANS_HBLANK_A 0xe0004
4920#define TRANS_HBLANK_END_SHIFT 16
4921#define TRANS_HBLANK_START_SHIFT 0
4922#define _PCH_TRANS_HSYNC_A 0xe0008
4923#define TRANS_HSYNC_END_SHIFT 16
4924#define TRANS_HSYNC_START_SHIFT 0
4925#define _PCH_TRANS_VTOTAL_A 0xe000c
4926#define TRANS_VTOTAL_SHIFT 16
4927#define TRANS_VACTIVE_SHIFT 0
4928#define _PCH_TRANS_VBLANK_A 0xe0010
4929#define TRANS_VBLANK_END_SHIFT 16
4930#define TRANS_VBLANK_START_SHIFT 0
4931#define _PCH_TRANS_VSYNC_A 0xe0014
4932#define TRANS_VSYNC_END_SHIFT 16
4933#define TRANS_VSYNC_START_SHIFT 0
4934#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004935
Daniel Vettere3b95f12013-05-03 11:49:49 +02004936#define _PCH_TRANSA_DATA_M1 0xe0030
4937#define _PCH_TRANSA_DATA_N1 0xe0034
4938#define _PCH_TRANSA_DATA_M2 0xe0038
4939#define _PCH_TRANSA_DATA_N2 0xe003c
4940#define _PCH_TRANSA_LINK_M1 0xe0040
4941#define _PCH_TRANSA_LINK_N1 0xe0044
4942#define _PCH_TRANSA_LINK_M2 0xe0048
4943#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004944
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03004945/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07004946#define _VIDEO_DIP_CTL_A 0xe0200
4947#define _VIDEO_DIP_DATA_A 0xe0208
4948#define _VIDEO_DIP_GCP_A 0xe0210
4949
4950#define _VIDEO_DIP_CTL_B 0xe1200
4951#define _VIDEO_DIP_DATA_B 0xe1208
4952#define _VIDEO_DIP_GCP_B 0xe1210
4953
4954#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4955#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4956#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4957
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03004958/* Per-transcoder DIP controls (VLV) */
Ville Syrjäläb9064872013-01-24 15:29:31 +02004959#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4960#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4961#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004962
Ville Syrjäläb9064872013-01-24 15:29:31 +02004963#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4964#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4965#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004966
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03004967#define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
4968#define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
4969#define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
4970
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004971#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03004972 _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
4973 VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004974#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03004975 _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
4976 VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004977#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03004978 _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
4979 VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004980
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004981/* Haswell DIP controls */
4982#define HSW_VIDEO_DIP_CTL_A 0x60200
4983#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4984#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4985#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4986#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4987#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4988#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4989#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4990#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4991#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4992#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4993#define HSW_VIDEO_DIP_GCP_A 0x60210
4994
4995#define HSW_VIDEO_DIP_CTL_B 0x61200
4996#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4997#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4998#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4999#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
5000#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
5001#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
5002#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
5003#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
5004#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
5005#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
5006#define HSW_VIDEO_DIP_GCP_B 0x61210
5007
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005008#define HSW_TVIDEO_DIP_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005009 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005010#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005011 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +01005012#define HSW_TVIDEO_DIP_VS_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005013 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005014#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005015 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005016#define HSW_TVIDEO_DIP_GCP(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005017 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005018#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005019 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03005020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03005021#define HSW_STEREO_3D_CTL_A 0x70020
5022#define S3D_ENABLE (1<<31)
5023#define HSW_STEREO_3D_CTL_B 0x71020
5024
5025#define HSW_STEREO_3D_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005026 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03005027
Daniel Vetter275f01b22013-05-03 11:49:47 +02005028#define _PCH_TRANS_HTOTAL_B 0xe1000
5029#define _PCH_TRANS_HBLANK_B 0xe1004
5030#define _PCH_TRANS_HSYNC_B 0xe1008
5031#define _PCH_TRANS_VTOTAL_B 0xe100c
5032#define _PCH_TRANS_VBLANK_B 0xe1010
5033#define _PCH_TRANS_VSYNC_B 0xe1014
5034#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08005035
Daniel Vetter275f01b22013-05-03 11:49:47 +02005036#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
5037#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
5038#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
5039#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
5040#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
5041#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
5042#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
5043 _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01005044
Daniel Vettere3b95f12013-05-03 11:49:49 +02005045#define _PCH_TRANSB_DATA_M1 0xe1030
5046#define _PCH_TRANSB_DATA_N1 0xe1034
5047#define _PCH_TRANSB_DATA_M2 0xe1038
5048#define _PCH_TRANSB_DATA_N2 0xe103c
5049#define _PCH_TRANSB_LINK_M1 0xe1040
5050#define _PCH_TRANSB_LINK_N1 0xe1044
5051#define _PCH_TRANSB_LINK_M2 0xe1048
5052#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08005053
Daniel Vettere3b95f12013-05-03 11:49:49 +02005054#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
5055#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
5056#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
5057#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
5058#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
5059#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
5060#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
5061#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005062
Daniel Vetterab9412b2013-05-03 11:49:46 +02005063#define _PCH_TRANSACONF 0xf0008
5064#define _PCH_TRANSBCONF 0xf1008
5065#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
5066#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005067#define TRANS_DISABLE (0<<31)
5068#define TRANS_ENABLE (1<<31)
5069#define TRANS_STATE_MASK (1<<30)
5070#define TRANS_STATE_DISABLE (0<<30)
5071#define TRANS_STATE_ENABLE (1<<30)
5072#define TRANS_FSYNC_DELAY_HB1 (0<<27)
5073#define TRANS_FSYNC_DELAY_HB2 (1<<27)
5074#define TRANS_FSYNC_DELAY_HB3 (2<<27)
5075#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02005076#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005077#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02005078#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02005079#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005080#define TRANS_8BPC (0<<5)
5081#define TRANS_10BPC (1<<5)
5082#define TRANS_6BPC (2<<5)
5083#define TRANS_12BPC (3<<5)
5084
Daniel Vetterce401412012-10-31 22:52:30 +01005085#define _TRANSA_CHICKEN1 0xf0060
5086#define _TRANSB_CHICKEN1 0xf1060
5087#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5088#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07005089#define _TRANSA_CHICKEN2 0xf0064
5090#define _TRANSB_CHICKEN2 0xf1064
5091#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03005092#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
5093#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
5094#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
5095#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
5096#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07005097
Jesse Barnes291427f2011-07-29 12:42:37 -07005098#define SOUTH_CHICKEN1 0xc2000
5099#define FDIA_PHASE_SYNC_SHIFT_OVR 19
5100#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02005101#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
5102#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
5103#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07005104#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02005105#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
5106#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
5107#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07005108
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005109#define _FDI_RXA_CHICKEN 0xc200c
5110#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08005111#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
5112#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005113#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005114
Jesse Barnes382b0932010-10-07 16:01:25 -07005115#define SOUTH_DSPCLK_GATE_D 0xc2020
Jesse Barnescd664072013-10-02 10:34:19 -07005116#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07005117#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07005118#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005119#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07005120
Zhenyu Wangb9055052009-06-05 15:38:38 +08005121/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005122#define _FDI_TXA_CTL 0x60100
5123#define _FDI_TXB_CTL 0x61100
5124#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005125#define FDI_TX_DISABLE (0<<31)
5126#define FDI_TX_ENABLE (1<<31)
5127#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
5128#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
5129#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
5130#define FDI_LINK_TRAIN_NONE (3<<28)
5131#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
5132#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
5133#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
5134#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
5135#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
5136#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
5137#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
5138#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005139/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
5140 SNB has different settings. */
5141/* SNB A-stepping */
5142#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5143#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5144#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5145#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5146/* SNB B-stepping */
5147#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
5148#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
5149#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
5150#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
5151#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005152#define FDI_DP_PORT_WIDTH_SHIFT 19
5153#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
5154#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005155#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005156/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005157#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07005158
5159/* Ivybridge has different bits for lolz */
5160#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
5161#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
5162#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
5163#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
5164
Zhenyu Wangb9055052009-06-05 15:38:38 +08005165/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07005166#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07005167#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005168#define FDI_SCRAMBLING_ENABLE (0<<7)
5169#define FDI_SCRAMBLING_DISABLE (1<<7)
5170
5171/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005172#define _FDI_RXA_CTL 0xf000c
5173#define _FDI_RXB_CTL 0xf100c
5174#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005175#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005176/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07005177#define FDI_FS_ERRC_ENABLE (1<<27)
5178#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02005179#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005180#define FDI_8BPC (0<<16)
5181#define FDI_10BPC (1<<16)
5182#define FDI_6BPC (2<<16)
5183#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00005184#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005185#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
5186#define FDI_RX_PLL_ENABLE (1<<13)
5187#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
5188#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
5189#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
5190#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
5191#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01005192#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005193/* CPT */
5194#define FDI_AUTO_TRAINING (1<<10)
5195#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
5196#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
5197#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
5198#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
5199#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005200
Paulo Zanoni04945642012-11-01 21:00:59 -02005201#define _FDI_RXA_MISC 0xf0010
5202#define _FDI_RXB_MISC 0xf1010
5203#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
5204#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
5205#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
5206#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
5207#define FDI_RX_TP1_TO_TP2_48 (2<<20)
5208#define FDI_RX_TP1_TO_TP2_64 (3<<20)
5209#define FDI_RX_FDI_DELAY_90 (0x90<<0)
5210#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
5211
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005212#define _FDI_RXA_TUSIZE1 0xf0030
5213#define _FDI_RXA_TUSIZE2 0xf0038
5214#define _FDI_RXB_TUSIZE1 0xf1030
5215#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005216#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
5217#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005218
5219/* FDI_RX interrupt register format */
5220#define FDI_RX_INTER_LANE_ALIGN (1<<10)
5221#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
5222#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
5223#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
5224#define FDI_RX_FS_CODE_ERR (1<<6)
5225#define FDI_RX_FE_CODE_ERR (1<<5)
5226#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
5227#define FDI_RX_HDCP_LINK_FAIL (1<<3)
5228#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
5229#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
5230#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
5231
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005232#define _FDI_RXA_IIR 0xf0014
5233#define _FDI_RXA_IMR 0xf0018
5234#define _FDI_RXB_IIR 0xf1014
5235#define _FDI_RXB_IMR 0xf1018
5236#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
5237#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005238
5239#define FDI_PLL_CTL_1 0xfe000
5240#define FDI_PLL_CTL_2 0xfe004
5241
Zhenyu Wangb9055052009-06-05 15:38:38 +08005242#define PCH_LVDS 0xe1180
5243#define LVDS_DETECTED (1 << 1)
5244
Shobhit Kumar98364372012-06-15 11:55:14 -07005245/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02005246#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
5247#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
5248#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005249#define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
5250#define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02005251#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
5252#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07005253
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02005254#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
5255#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
5256#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
5257#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
5258#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07005259
Jesse Barnes453c5422013-03-28 09:55:41 -07005260#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
5261#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
5262#define VLV_PIPE_PP_ON_DELAYS(pipe) \
5263 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
5264#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
5265 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
5266#define VLV_PIPE_PP_DIVISOR(pipe) \
5267 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
5268
Zhenyu Wangb9055052009-06-05 15:38:38 +08005269#define PCH_PP_STATUS 0xc7200
5270#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07005271#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07005272#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005273#define EDP_FORCE_VDD (1 << 3)
5274#define EDP_BLC_ENABLE (1 << 2)
5275#define PANEL_POWER_RESET (1 << 1)
5276#define PANEL_POWER_OFF (0 << 0)
5277#define PANEL_POWER_ON (1 << 0)
5278#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07005279#define PANEL_PORT_SELECT_MASK (3 << 30)
5280#define PANEL_PORT_SELECT_LVDS (0 << 30)
5281#define PANEL_PORT_SELECT_DPA (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07005282#define PANEL_PORT_SELECT_DPC (2 << 30)
5283#define PANEL_PORT_SELECT_DPD (3 << 30)
5284#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
5285#define PANEL_POWER_UP_DELAY_SHIFT 16
5286#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
5287#define PANEL_LIGHT_ON_DELAY_SHIFT 0
5288
Zhenyu Wangb9055052009-06-05 15:38:38 +08005289#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07005290#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
5291#define PANEL_POWER_DOWN_DELAY_SHIFT 16
5292#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
5293#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
5294
Zhenyu Wangb9055052009-06-05 15:38:38 +08005295#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07005296#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
5297#define PP_REFERENCE_DIVIDER_SHIFT 8
5298#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
5299#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005300
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005301#define PCH_DP_B 0xe4100
5302#define PCH_DPB_AUX_CH_CTL 0xe4110
5303#define PCH_DPB_AUX_CH_DATA1 0xe4114
5304#define PCH_DPB_AUX_CH_DATA2 0xe4118
5305#define PCH_DPB_AUX_CH_DATA3 0xe411c
5306#define PCH_DPB_AUX_CH_DATA4 0xe4120
5307#define PCH_DPB_AUX_CH_DATA5 0xe4124
5308
5309#define PCH_DP_C 0xe4200
5310#define PCH_DPC_AUX_CH_CTL 0xe4210
5311#define PCH_DPC_AUX_CH_DATA1 0xe4214
5312#define PCH_DPC_AUX_CH_DATA2 0xe4218
5313#define PCH_DPC_AUX_CH_DATA3 0xe421c
5314#define PCH_DPC_AUX_CH_DATA4 0xe4220
5315#define PCH_DPC_AUX_CH_DATA5 0xe4224
5316
5317#define PCH_DP_D 0xe4300
5318#define PCH_DPD_AUX_CH_CTL 0xe4310
5319#define PCH_DPD_AUX_CH_DATA1 0xe4314
5320#define PCH_DPD_AUX_CH_DATA2 0xe4318
5321#define PCH_DPD_AUX_CH_DATA3 0xe431c
5322#define PCH_DPD_AUX_CH_DATA4 0xe4320
5323#define PCH_DPD_AUX_CH_DATA5 0xe4324
5324
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005325/* CPT */
5326#define PORT_TRANS_A_SEL_CPT 0
5327#define PORT_TRANS_B_SEL_CPT (1<<29)
5328#define PORT_TRANS_C_SEL_CPT (2<<29)
5329#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07005330#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02005331#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
5332#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Ville Syrjälä71485e02014-04-09 13:28:55 +03005333#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
5334#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005335
5336#define TRANS_DP_CTL_A 0xe0300
5337#define TRANS_DP_CTL_B 0xe1300
5338#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01005339#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005340#define TRANS_DP_OUTPUT_ENABLE (1<<31)
5341#define TRANS_DP_PORT_SEL_B (0<<29)
5342#define TRANS_DP_PORT_SEL_C (1<<29)
5343#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08005344#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005345#define TRANS_DP_PORT_SEL_MASK (3<<29)
5346#define TRANS_DP_AUDIO_ONLY (1<<26)
5347#define TRANS_DP_ENH_FRAMING (1<<18)
5348#define TRANS_DP_8BPC (0<<9)
5349#define TRANS_DP_10BPC (1<<9)
5350#define TRANS_DP_6BPC (2<<9)
5351#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08005352#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005353#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
5354#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5355#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
5356#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01005357#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005358
5359/* SNB eDP training params */
5360/* SNB A-stepping */
5361#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5362#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5363#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5364#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5365/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08005366#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
5367#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
5368#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
5369#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
5370#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005371#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
5372
Keith Packard1a2eb462011-11-16 16:26:07 -08005373/* IVB */
5374#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
5375#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
5376#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
5377#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
5378#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
5379#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03005380#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08005381
5382/* legacy values */
5383#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
5384#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
5385#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
5386#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
5387#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
5388
5389#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
5390
Imre Deak9e72b462014-05-05 15:13:55 +03005391#define VLV_PMWGICZ 0x1300a4
5392
Zou Nan haicae58522010-11-09 17:17:32 +08005393#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07005394#define FORCEWAKE_VLV 0x1300b0
5395#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08005396#define FORCEWAKE_MEDIA_VLV 0x1300b8
5397#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03005398#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00005399#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08005400#define VLV_GTLC_WAKE_CTRL 0x130090
Imre Deak981a5ae2014-04-14 20:24:22 +03005401#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
5402#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
5403#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
5404
Jesse Barnesd62b4892013-03-08 10:45:53 -08005405#define VLV_GTLC_PW_STATUS 0x130094
Imre Deak981a5ae2014-04-14 20:24:22 +03005406#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
5407#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
5408#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
5409#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Deepak S31685c22014-07-03 17:33:01 -04005410#define VLV_GTLC_SURVIVABILITY_REG 0x130098
Keith Packard8d715f02011-11-18 20:39:01 -08005411#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Chris Wilsonc5836c22012-10-17 12:09:55 +01005412#define FORCEWAKE_KERNEL 0x1
5413#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08005414#define FORCEWAKE_MT_ACK 0x130040
5415#define ECOBUS 0xa180
5416#define FORCEWAKE_MT_ENABLE (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +03005417#define VLV_SPAREG2H 0xA194
Chris Wilson8fd26852010-12-08 18:40:43 +00005418
Ben Widawskydd202c62012-02-09 10:15:18 +01005419#define GTFIFODBG 0x120000
Ville Syrjälä90f256b2013-11-14 01:59:59 +02005420#define GT_FIFO_SBDROPERR (1<<6)
5421#define GT_FIFO_BLOBDROPERR (1<<5)
5422#define GT_FIFO_SB_READ_ABORTERR (1<<4)
5423#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01005424#define GT_FIFO_OVFERR (1<<2)
5425#define GT_FIFO_IAWRERR (1<<1)
5426#define GT_FIFO_IARDERR (1<<0)
5427
Ville Syrjälä46520e22013-11-14 02:00:00 +02005428#define GTFIFOCTL 0x120008
5429#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01005430#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00005431
Ben Widawsky05e21cc2013-07-04 11:02:04 -07005432#define HSW_IDICR 0x9008
5433#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
5434#define HSW_EDRAM_PRESENT 0x120010
5435
Daniel Vetter80e829f2012-03-31 11:21:57 +02005436#define GEN6_UCGCTL1 0x9400
Ville Syrjäläe4443e42014-04-09 13:28:41 +03005437# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02005438# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02005439# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02005440
Eric Anholt406478d2011-11-07 16:07:04 -08005441#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07005442# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07005443# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08005444# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08005445# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08005446# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08005447
Imre Deak9e72b462014-05-05 15:13:55 +03005448#define GEN6_UCGCTL3 0x9408
5449
Jesse Barnese3f33d42012-06-14 11:04:50 -07005450#define GEN7_UCGCTL4 0x940c
5451#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
5452
Imre Deak9e72b462014-05-05 15:13:55 +03005453#define GEN6_RCGCTL1 0x9410
5454#define GEN6_RCGCTL2 0x9414
5455#define GEN6_RSTCTL 0x9420
5456
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02005457#define GEN8_UCGCTL6 0x9430
5458#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
5459
Imre Deak9e72b462014-05-05 15:13:55 +03005460#define GEN6_GFXPAUSE 0xA000
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005461#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00005462#define GEN6_TURBO_DISABLE (1<<31)
5463#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03005464#define HSW_FREQUENCY(x) ((x)<<24)
Chris Wilson8fd26852010-12-08 18:40:43 +00005465#define GEN6_OFFSET(x) ((x)<<19)
5466#define GEN6_AGGRESSIVE_TURBO (0<<15)
5467#define GEN6_RC_VIDEO_FREQ 0xA00C
5468#define GEN6_RC_CONTROL 0xA090
5469#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
5470#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
5471#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
5472#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
5473#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08005474#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005475#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00005476#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
5477#define GEN6_RC_CTL_HW_ENABLE (1<<31)
5478#define GEN6_RP_DOWN_TIMEOUT 0xA010
5479#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005480#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08005481#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08005482#define HSW_CAGF_SHIFT 7
Jesse Barnesccab5c82011-01-18 15:49:25 -08005483#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08005484#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00005485#define GEN6_RP_CONTROL 0xA024
5486#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08005487#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
5488#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
5489#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
5490#define GEN6_RP_MEDIA_HW_MODE (1<<9)
5491#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00005492#define GEN6_RP_MEDIA_IS_GFX (1<<8)
5493#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08005494#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
5495#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
5496#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005497#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08005498#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00005499#define GEN6_RP_UP_THRESHOLD 0xA02C
5500#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08005501#define GEN6_RP_CUR_UP_EI 0xA050
5502#define GEN6_CURICONT_MASK 0xffffff
5503#define GEN6_RP_CUR_UP 0xA054
5504#define GEN6_CURBSYTAVG_MASK 0xffffff
5505#define GEN6_RP_PREV_UP 0xA058
5506#define GEN6_RP_CUR_DOWN_EI 0xA05C
5507#define GEN6_CURIAVG_MASK 0xffffff
5508#define GEN6_RP_CUR_DOWN 0xA060
5509#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00005510#define GEN6_RP_UP_EI 0xA068
5511#define GEN6_RP_DOWN_EI 0xA06C
5512#define GEN6_RP_IDLE_HYSTERSIS 0xA070
Imre Deak9e72b462014-05-05 15:13:55 +03005513#define GEN6_RPDEUHWTC 0xA080
5514#define GEN6_RPDEUC 0xA084
5515#define GEN6_RPDEUCSW 0xA088
Chris Wilson8fd26852010-12-08 18:40:43 +00005516#define GEN6_RC_STATE 0xA094
5517#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
5518#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
5519#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
5520#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
5521#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
5522#define GEN6_RC_SLEEP 0xA0B0
Imre Deak9e72b462014-05-05 15:13:55 +03005523#define GEN6_RCUBMABDTMR 0xA0B0
Chris Wilson8fd26852010-12-08 18:40:43 +00005524#define GEN6_RC1e_THRESHOLD 0xA0B4
5525#define GEN6_RC6_THRESHOLD 0xA0B8
5526#define GEN6_RC6p_THRESHOLD 0xA0BC
Imre Deak9e72b462014-05-05 15:13:55 +03005527#define VLV_RCEDATA 0xA0BC
Chris Wilson8fd26852010-12-08 18:40:43 +00005528#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005529#define GEN6_PMINTRMSK 0xA168
Deepak Sbaccd452014-05-15 20:58:09 +03005530#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
Imre Deak9e72b462014-05-05 15:13:55 +03005531#define VLV_PWRDWNUPCTL 0xA294
Chris Wilson8fd26852010-12-08 18:40:43 +00005532
5533#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07005534#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00005535#define GEN6_PMIIR 0x44028
5536#define GEN6_PMIER 0x4402C
5537#define GEN6_PM_MBOX_EVENT (1<<25)
5538#define GEN6_PM_THERMAL_EVENT (1<<24)
5539#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
5540#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
5541#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
5542#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
5543#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07005544#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07005545 GEN6_PM_RP_DOWN_THRESHOLD | \
5546 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00005547
Deepak S67c3bf62014-07-10 13:16:24 +05305548#define CHV_CZ_CLOCK_FREQ_MODE_200 200
5549#define CHV_CZ_CLOCK_FREQ_MODE_267 267
5550#define CHV_CZ_CLOCK_FREQ_MODE_320 320
5551#define CHV_CZ_CLOCK_FREQ_MODE_333 333
5552#define CHV_CZ_CLOCK_FREQ_MODE_400 400
5553
Imre Deak9e72b462014-05-05 15:13:55 +03005554#define GEN7_GT_SCRATCH_BASE 0x4F100
5555#define GEN7_GT_SCRATCH_REG_NUM 8
5556
Deepak S76c3552f2014-01-30 23:08:16 +05305557#define VLV_GTLC_SURVIVABILITY_REG 0x130098
5558#define VLV_GFX_CLK_STATUS_BIT (1<<3)
5559#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
5560
Ben Widawskycce66a22012-03-27 18:59:38 -07005561#define GEN6_GT_GFX_RC6_LOCKED 0x138104
Jesse Barnes49798eb2013-09-26 17:55:57 -07005562#define VLV_COUNTER_CONTROL 0x138104
5563#define VLV_COUNT_RANGE_HIGH (1<<15)
Deepak S31685c22014-07-03 17:33:01 -04005564#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
5565#define VLV_RENDER_RC0_COUNT_EN (1<<4)
Jesse Barnes49798eb2013-09-26 17:55:57 -07005566#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
5567#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ben Widawskycce66a22012-03-27 18:59:38 -07005568#define GEN6_GT_GFX_RC6 0x138108
Imre Deak9cc19be2014-04-14 20:24:24 +03005569#define VLV_GT_RENDER_RC6 0x138108
5570#define VLV_GT_MEDIA_RC6 0x13810C
5571
Ben Widawskycce66a22012-03-27 18:59:38 -07005572#define GEN6_GT_GFX_RC6p 0x13810C
5573#define GEN6_GT_GFX_RC6pp 0x138110
Deepak S31685c22014-07-03 17:33:01 -04005574#define VLV_RENDER_C0_COUNT_REG 0x138118
5575#define VLV_MEDIA_C0_COUNT_REG 0x13811C
Ben Widawskycce66a22012-03-27 18:59:38 -07005576
Chris Wilson8fd26852010-12-08 18:40:43 +00005577#define GEN6_PCODE_MAILBOX 0x138124
5578#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08005579#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005580#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
5581#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Ben Widawsky31643d52012-09-26 10:34:01 -07005582#define GEN6_PCODE_WRITE_RC6VIDS 0x4
5583#define GEN6_PCODE_READ_RC6VIDS 0x5
Paulo Zanoni515b2392013-09-10 19:36:37 -03005584#define GEN6_PCODE_READ_D_COMP 0x10
5585#define GEN6_PCODE_WRITE_D_COMP 0x11
Ben Widawsky7083e052013-02-01 16:41:14 -08005586#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
5587#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005588#define DISPLAY_IPS_CONTROL 0x19
Chris Wilson8fd26852010-12-08 18:40:43 +00005589#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005590#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01005591#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Chris Wilson8fd26852010-12-08 18:40:43 +00005592
Ben Widawsky4d855292011-12-12 19:34:16 -08005593#define GEN6_GT_CORE_STATUS 0x138060
5594#define GEN6_CORE_CPD_STATE_MASK (7<<4)
5595#define GEN6_RCn_MASK 7
5596#define GEN6_RC0 0
5597#define GEN6_RC3 2
5598#define GEN6_RC6 3
5599#define GEN6_RC7 4
5600
Ben Widawskye3689192012-05-25 16:56:22 -07005601#define GEN7_MISCCPCTL (0x9424)
5602#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
5603
5604/* IVYBRIDGE DPF */
5605#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07005606#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07005607#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
5608#define GEN7_PARITY_ERROR_VALID (1<<13)
5609#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
5610#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
5611#define GEN7_PARITY_ERROR_ROW(reg) \
5612 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
5613#define GEN7_PARITY_ERROR_BANK(reg) \
5614 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
5615#define GEN7_PARITY_ERROR_SUBBANK(reg) \
5616 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5617#define GEN7_L3CDERRST1_ENABLE (1<<7)
5618
Ben Widawskyb9524a12012-05-25 16:56:24 -07005619#define GEN7_L3LOG_BASE 0xB070
Ben Widawsky35a85ac2013-09-19 11:13:41 -07005620#define HSW_L3LOG_BASE_SLICE1 0xB270
Ben Widawskyb9524a12012-05-25 16:56:24 -07005621#define GEN7_L3LOG_SIZE 0x80
5622
Jesse Barnes12f33822012-10-25 12:15:45 -07005623#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
5624#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
5625#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07005626#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Jesse Barnes12f33822012-10-25 12:15:45 -07005627#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
5628
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005629#define GEN8_ROW_CHICKEN 0xe4f0
5630#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08005631#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005632
Jesse Barnes8ab43972012-10-25 12:15:42 -07005633#define GEN7_ROW_CHICKEN2 0xe4f4
5634#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
5635#define DOP_CLOCK_GATING_DISABLE (1<<0)
5636
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005637#define HSW_ROW_CHICKEN3 0xe49c
5638#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
5639
Ben Widawskyfd392b62013-11-04 22:52:39 -08005640#define HALF_SLICE_CHICKEN3 0xe184
5641#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Ben Widawskybf663472013-11-02 21:07:57 -07005642#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08005643
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005644#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
Wu Fengguange0dac652011-09-05 14:25:34 +08005645#define INTEL_AUDIO_DEVCL 0x808629FB
5646#define INTEL_AUDIO_DEVBLC 0x80862801
5647#define INTEL_AUDIO_DEVCTG 0x80862802
5648
5649#define G4X_AUD_CNTL_ST 0x620B4
5650#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
5651#define G4X_ELDV_DEVCTG (1 << 14)
5652#define G4X_ELD_ADDR (0xf << 5)
5653#define G4X_ELD_ACK (1 << 4)
5654#define G4X_HDMIW_HDMIEDID 0x6210C
5655
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005656#define IBX_HDMIW_HDMIEDID_A 0xE2050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005657#define IBX_HDMIW_HDMIEDID_B 0xE2150
5658#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5659 IBX_HDMIW_HDMIEDID_A, \
5660 IBX_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005661#define IBX_AUD_CNTL_ST_A 0xE20B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005662#define IBX_AUD_CNTL_ST_B 0xE21B4
5663#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5664 IBX_AUD_CNTL_ST_A, \
5665 IBX_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005666#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
5667#define IBX_ELD_ADDRESS (0x1f << 5)
5668#define IBX_ELD_ACK (1 << 4)
5669#define IBX_AUD_CNTL_ST2 0xE20C0
5670#define IBX_ELD_VALIDB (1 << 0)
5671#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08005672
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005673#define CPT_HDMIW_HDMIEDID_A 0xE5050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005674#define CPT_HDMIW_HDMIEDID_B 0xE5150
5675#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5676 CPT_HDMIW_HDMIEDID_A, \
5677 CPT_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005678#define CPT_AUD_CNTL_ST_A 0xE50B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005679#define CPT_AUD_CNTL_ST_B 0xE51B4
5680#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5681 CPT_AUD_CNTL_ST_A, \
5682 CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005683#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08005684
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04005685#define VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
5686#define VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
5687#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5688 VLV_HDMIW_HDMIEDID_A, \
5689 VLV_HDMIW_HDMIEDID_B)
5690#define VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
5691#define VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
5692#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5693 VLV_AUD_CNTL_ST_A, \
5694 VLV_AUD_CNTL_ST_B)
5695#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
5696
Eric Anholtae662d32012-01-03 09:23:29 -08005697/* These are the 4 32-bit write offset registers for each stream
5698 * output buffer. It determines the offset from the
5699 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5700 */
5701#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
5702
Wu Fengguangb6daa022012-01-06 14:41:31 -06005703#define IBX_AUD_CONFIG_A 0xe2000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005704#define IBX_AUD_CONFIG_B 0xe2100
5705#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
5706 IBX_AUD_CONFIG_A, \
5707 IBX_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005708#define CPT_AUD_CONFIG_A 0xe5000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005709#define CPT_AUD_CONFIG_B 0xe5100
5710#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
5711 CPT_AUD_CONFIG_A, \
5712 CPT_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04005713#define VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
5714#define VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
5715#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
5716 VLV_AUD_CONFIG_A, \
5717 VLV_AUD_CONFIG_B)
5718
Wu Fengguangb6daa022012-01-06 14:41:31 -06005719#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
5720#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
5721#define AUD_CONFIG_UPPER_N_SHIFT 20
5722#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
5723#define AUD_CONFIG_LOWER_N_SHIFT 4
5724#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
5725#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03005726#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
5727#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
5728#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
5729#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
5730#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
5731#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
5732#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
5733#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
5734#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
5735#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
5736#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005737#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
5738
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005739/* HSW Audio */
5740#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
5741#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
5742#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
5743 HSW_AUD_CONFIG_A, \
5744 HSW_AUD_CONFIG_B)
5745
5746#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
5747#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
5748#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
5749 HSW_AUD_MISC_CTRL_A, \
5750 HSW_AUD_MISC_CTRL_B)
5751
5752#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
5753#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
5754#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5755 HSW_AUD_DIP_ELD_CTRL_ST_A, \
5756 HSW_AUD_DIP_ELD_CTRL_ST_B)
5757
5758/* Audio Digital Converter */
5759#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
5760#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
5761#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5762 HSW_AUD_DIG_CNVT_1, \
5763 HSW_AUD_DIG_CNVT_2)
Wang Xingchao9b138a82012-08-09 16:52:18 +08005764#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005765
5766#define HSW_AUD_EDID_DATA_A 0x65050
5767#define HSW_AUD_EDID_DATA_B 0x65150
5768#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5769 HSW_AUD_EDID_DATA_A, \
5770 HSW_AUD_EDID_DATA_B)
5771
5772#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
5773#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
5774#define AUDIO_INACTIVE_C (1<<11)
5775#define AUDIO_INACTIVE_B (1<<7)
5776#define AUDIO_INACTIVE_A (1<<3)
5777#define AUDIO_OUTPUT_ENABLE_A (1<<2)
5778#define AUDIO_OUTPUT_ENABLE_B (1<<6)
5779#define AUDIO_OUTPUT_ENABLE_C (1<<10)
5780#define AUDIO_ELD_VALID_A (1<<0)
5781#define AUDIO_ELD_VALID_B (1<<4)
5782#define AUDIO_ELD_VALID_C (1<<8)
5783#define AUDIO_CP_READY_A (1<<1)
5784#define AUDIO_CP_READY_B (1<<5)
5785#define AUDIO_CP_READY_C (1<<9)
5786
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005787/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02005788#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
5789#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
5790#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
5791#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03005792#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
5793#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005794#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005795#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
5796#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005797#define HSW_PWR_WELL_FORCE_ON (1<<19)
5798#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005799
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005800/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005801#define TRANS_DDI_FUNC_CTL_A 0x60400
5802#define TRANS_DDI_FUNC_CTL_B 0x61400
5803#define TRANS_DDI_FUNC_CTL_C 0x62400
5804#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005805#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
5806
Paulo Zanoniad80a812012-10-24 16:06:19 -02005807#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005808/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005809#define TRANS_DDI_PORT_MASK (7<<28)
Daniel Vetter26804af2014-06-25 22:01:55 +03005810#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoniad80a812012-10-24 16:06:19 -02005811#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
5812#define TRANS_DDI_PORT_NONE (0<<28)
5813#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
5814#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
5815#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
5816#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
5817#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
5818#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
5819#define TRANS_DDI_BPC_MASK (7<<20)
5820#define TRANS_DDI_BPC_8 (0<<20)
5821#define TRANS_DDI_BPC_10 (1<<20)
5822#define TRANS_DDI_BPC_6 (2<<20)
5823#define TRANS_DDI_BPC_12 (3<<20)
5824#define TRANS_DDI_PVSYNC (1<<17)
5825#define TRANS_DDI_PHSYNC (1<<16)
5826#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
5827#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
5828#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
5829#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
5830#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
Dave Airlie01b887c2014-05-02 11:17:41 +10005831#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
Paulo Zanoniad80a812012-10-24 16:06:19 -02005832#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005833
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005834/* DisplayPort Transport Control */
5835#define DP_TP_CTL_A 0x64040
5836#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005837#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5838#define DP_TP_CTL_ENABLE (1<<31)
5839#define DP_TP_CTL_MODE_SST (0<<27)
5840#define DP_TP_CTL_MODE_MST (1<<27)
Dave Airlie01b887c2014-05-02 11:17:41 +10005841#define DP_TP_CTL_FORCE_ACT (1<<25)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005842#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005843#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005844#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
5845#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
5846#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005847#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
5848#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005849#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005850#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005851
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005852/* DisplayPort Transport Status */
5853#define DP_TP_STATUS_A 0x64044
5854#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005855#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Dave Airlie01b887c2014-05-02 11:17:41 +10005856#define DP_TP_STATUS_IDLE_DONE (1<<25)
5857#define DP_TP_STATUS_ACT_SENT (1<<24)
5858#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
5859#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
5860#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
5861#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
5862#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005863
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005864/* DDI Buffer Control */
5865#define DDI_BUF_CTL_A 0x64000
5866#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005867#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5868#define DDI_BUF_CTL_ENABLE (1<<31)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005869#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005870#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005871#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005872#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005873#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005874#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005875#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
5876#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005877#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
5878#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00005879#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005880#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02005881#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005882#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005883#define DDI_INIT_DISPLAY_DETECTED (1<<0)
5884
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03005885/* DDI Buffer Translations */
5886#define DDI_BUF_TRANS_A 0x64E00
5887#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005888#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03005889
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005890/* Sideband Interface (SBI) is programmed indirectly, via
5891 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5892 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005893#define SBI_ADDR 0xC6000
5894#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005895#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02005896#define SBI_CTL_DEST_ICLK (0x0<<16)
5897#define SBI_CTL_DEST_MPHY (0x1<<16)
5898#define SBI_CTL_OP_IORD (0x2<<8)
5899#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005900#define SBI_CTL_OP_CRRD (0x6<<8)
5901#define SBI_CTL_OP_CRWR (0x7<<8)
5902#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005903#define SBI_RESPONSE_SUCCESS (0x0<<1)
5904#define SBI_BUSY (0x1<<0)
5905#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005906
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005907/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005908#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005909#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
5910#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
5911#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
5912#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005913#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005914#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005915#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005916#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02005917#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005918#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005919#define SBI_SSCAUXDIV6 0x0610
5920#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005921#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005922#define SBI_GEN0 0x1f00
5923#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005924
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005925/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005926#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03005927#define PIXCLK_GATE_UNGATE (1<<0)
5928#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005929
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005930/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005931#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005932#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01005933#define SPLL_PLL_SSC (1<<28)
5934#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08005935#define SPLL_PLL_LCPLL (3<<28)
5936#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005937#define SPLL_PLL_FREQ_810MHz (0<<26)
5938#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08005939#define SPLL_PLL_FREQ_2700MHz (2<<26)
5940#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005941
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005942/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005943#define WRPLL_CTL1 0x46040
5944#define WRPLL_CTL2 0x46060
Daniel Vetterd452c5b2014-07-04 11:27:39 -03005945#define WRPLL_CTL(pll) (pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005946#define WRPLL_PLL_ENABLE (1<<31)
Daniel Vetter114fe482014-06-25 22:01:48 +03005947#define WRPLL_PLL_SSC (1<<28)
5948#define WRPLL_PLL_NON_SSC (2<<28)
5949#define WRPLL_PLL_LCPLL (3<<28)
5950#define WRPLL_PLL_REF_MASK (3<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03005951/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005952#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08005953#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005954#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08005955#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
5956#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005957#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08005958#define WRPLL_DIVIDER_FB_SHIFT 16
5959#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005960
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005961/* Port clock selection */
5962#define PORT_CLK_SEL_A 0x46100
5963#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005964#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005965#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5966#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5967#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005968#define PORT_CLK_SEL_SPLL (3<<29)
Daniel Vetter716c2e52014-06-25 22:02:02 +03005969#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005970#define PORT_CLK_SEL_WRPLL1 (4<<29)
5971#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005972#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08005973#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005974
Paulo Zanonibb523fc2012-10-23 18:29:56 -02005975/* Transcoder clock selection */
5976#define TRANS_CLK_SEL_A 0x46140
5977#define TRANS_CLK_SEL_B 0x46144
5978#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5979/* For each transcoder, we need to select the corresponding port clock */
5980#define TRANS_CLK_SEL_DISABLED (0x0<<29)
5981#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005982
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005983#define TRANSA_MSA_MISC 0x60410
5984#define TRANSB_MSA_MISC 0x61410
5985#define TRANSC_MSA_MISC 0x62410
5986#define TRANS_EDP_MSA_MISC 0x6f410
5987#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
5988
Paulo Zanonic9809792012-10-23 18:30:00 -02005989#define TRANS_MSA_SYNC_CLK (1<<0)
5990#define TRANS_MSA_6_BPC (0<<5)
5991#define TRANS_MSA_8_BPC (1<<5)
5992#define TRANS_MSA_10_BPC (2<<5)
5993#define TRANS_MSA_12_BPC (3<<5)
5994#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03005995
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005996/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005997#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005998#define LCPLL_PLL_DISABLE (1<<31)
5999#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03006000#define LCPLL_CLK_FREQ_MASK (3<<26)
6001#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07006002#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
6003#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
6004#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006005#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03006006#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006007#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03006008#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006009#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
6010
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03006011/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
6012 * since on HSW we can't write to it using I915_WRITE. */
6013#define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
6014#define D_COMP_BDW 0x138144
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006015#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
6016#define D_COMP_COMP_FORCE (1<<8)
6017#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03006018
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03006019/* Pipe WM_LINETIME - watermark line time */
6020#define PIPE_WM_LINETIME_A 0x45270
6021#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006022#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
6023 PIPE_WM_LINETIME_B)
6024#define PIPE_WM_LINETIME_MASK (0x1ff)
6025#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03006026#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006027#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03006028
6029/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006030#define SFUSE_STRAP 0xc2014
Damien Lespiau658ac4c2014-02-10 17:19:45 +00006031#define SFUSE_STRAP_FUSE_LOCK (1<<13)
6032#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03006033#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
6034#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
6035#define SFUSE_STRAP_DDID_DETECTED (1<<0)
6036
Paulo Zanoni801bcff2013-05-31 10:08:35 -03006037#define WM_MISC 0x45260
6038#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
6039
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03006040#define WM_DBG 0x45280
6041#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
6042#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
6043#define WM_DBG_DISALLOW_SPRITE (1<<2)
6044
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006045/* pipe CSC */
6046#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
6047#define _PIPE_A_CSC_COEFF_BY 0x49014
6048#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
6049#define _PIPE_A_CSC_COEFF_BU 0x4901c
6050#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
6051#define _PIPE_A_CSC_COEFF_BV 0x49024
6052#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03006053#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
6054#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
6055#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006056#define _PIPE_A_CSC_PREOFF_HI 0x49030
6057#define _PIPE_A_CSC_PREOFF_ME 0x49034
6058#define _PIPE_A_CSC_PREOFF_LO 0x49038
6059#define _PIPE_A_CSC_POSTOFF_HI 0x49040
6060#define _PIPE_A_CSC_POSTOFF_ME 0x49044
6061#define _PIPE_A_CSC_POSTOFF_LO 0x49048
6062
6063#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
6064#define _PIPE_B_CSC_COEFF_BY 0x49114
6065#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
6066#define _PIPE_B_CSC_COEFF_BU 0x4911c
6067#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
6068#define _PIPE_B_CSC_COEFF_BV 0x49124
6069#define _PIPE_B_CSC_MODE 0x49128
6070#define _PIPE_B_CSC_PREOFF_HI 0x49130
6071#define _PIPE_B_CSC_PREOFF_ME 0x49134
6072#define _PIPE_B_CSC_PREOFF_LO 0x49138
6073#define _PIPE_B_CSC_POSTOFF_HI 0x49140
6074#define _PIPE_B_CSC_POSTOFF_ME 0x49144
6075#define _PIPE_B_CSC_POSTOFF_LO 0x49148
6076
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006077#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
6078#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
6079#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
6080#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
6081#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
6082#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
6083#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
6084#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
6085#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
6086#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
6087#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
6088#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
6089#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
6090
Jani Nikula3230bf12013-08-27 15:12:16 +03006091/* VLV MIPI registers */
6092
6093#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
6094#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306095#define MIPI_PORT_CTRL(tc) _TRANSCODER(tc, _MIPIA_PORT_CTRL, \
6096 _MIPIB_PORT_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006097#define DPI_ENABLE (1 << 31) /* A + B */
6098#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
6099#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
6100#define DUAL_LINK_MODE_MASK (1 << 26)
6101#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
6102#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
6103#define DITHERING_ENABLE (1 << 25) /* A + B */
6104#define FLOPPED_HSTX (1 << 23)
6105#define DE_INVERT (1 << 19) /* XXX */
6106#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
6107#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
6108#define AFE_LATCHOUT (1 << 17)
6109#define LP_OUTPUT_HOLD (1 << 16)
6110#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
6111#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
6112#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
6113#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
6114#define CSB_SHIFT 9
6115#define CSB_MASK (3 << 9)
6116#define CSB_20MHZ (0 << 9)
6117#define CSB_10MHZ (1 << 9)
6118#define CSB_40MHZ (2 << 9)
6119#define BANDGAP_MASK (1 << 8)
6120#define BANDGAP_PNW_CIRCUIT (0 << 8)
6121#define BANDGAP_LNC_CIRCUIT (1 << 8)
6122#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
6123#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
6124#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
6125#define TEARING_EFFECT_SHIFT 2 /* A + B */
6126#define TEARING_EFFECT_MASK (3 << 2)
6127#define TEARING_EFFECT_OFF (0 << 2)
6128#define TEARING_EFFECT_DSI (1 << 2)
6129#define TEARING_EFFECT_GPIO (2 << 2)
6130#define LANE_CONFIGURATION_SHIFT 0
6131#define LANE_CONFIGURATION_MASK (3 << 0)
6132#define LANE_CONFIGURATION_4LANE (0 << 0)
6133#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
6134#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
6135
6136#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
6137#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306138#define MIPI_TEARING_CTRL(tc) _TRANSCODER(tc, \
6139 _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006140#define TEARING_EFFECT_DELAY_SHIFT 0
6141#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
6142
6143/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306144#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +03006145
6146/* MIPI DSI Controller and D-PHY registers */
6147
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306148#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
6149#define _MIPIB_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306150#define MIPI_DEVICE_READY(tc) _TRANSCODER(tc, _MIPIA_DEVICE_READY, \
6151 _MIPIB_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +03006152#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
6153#define ULPS_STATE_MASK (3 << 1)
6154#define ULPS_STATE_ENTER (2 << 1)
6155#define ULPS_STATE_EXIT (1 << 1)
6156#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
6157#define DEVICE_READY (1 << 0)
6158
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306159#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
6160#define _MIPIB_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306161#define MIPI_INTR_STAT(tc) _TRANSCODER(tc, _MIPIA_INTR_STAT, \
6162 _MIPIB_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306163#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
6164#define _MIPIB_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306165#define MIPI_INTR_EN(tc) _TRANSCODER(tc, _MIPIA_INTR_EN, \
6166 _MIPIB_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +03006167#define TEARING_EFFECT (1 << 31)
6168#define SPL_PKT_SENT_INTERRUPT (1 << 30)
6169#define GEN_READ_DATA_AVAIL (1 << 29)
6170#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
6171#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
6172#define RX_PROT_VIOLATION (1 << 26)
6173#define RX_INVALID_TX_LENGTH (1 << 25)
6174#define ACK_WITH_NO_ERROR (1 << 24)
6175#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
6176#define LP_RX_TIMEOUT (1 << 22)
6177#define HS_TX_TIMEOUT (1 << 21)
6178#define DPI_FIFO_UNDERRUN (1 << 20)
6179#define LOW_CONTENTION (1 << 19)
6180#define HIGH_CONTENTION (1 << 18)
6181#define TXDSI_VC_ID_INVALID (1 << 17)
6182#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
6183#define TXCHECKSUM_ERROR (1 << 15)
6184#define TXECC_MULTIBIT_ERROR (1 << 14)
6185#define TXECC_SINGLE_BIT_ERROR (1 << 13)
6186#define TXFALSE_CONTROL_ERROR (1 << 12)
6187#define RXDSI_VC_ID_INVALID (1 << 11)
6188#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
6189#define RXCHECKSUM_ERROR (1 << 9)
6190#define RXECC_MULTIBIT_ERROR (1 << 8)
6191#define RXECC_SINGLE_BIT_ERROR (1 << 7)
6192#define RXFALSE_CONTROL_ERROR (1 << 6)
6193#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
6194#define RX_LP_TX_SYNC_ERROR (1 << 4)
6195#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
6196#define RXEOT_SYNC_ERROR (1 << 2)
6197#define RXSOT_SYNC_ERROR (1 << 1)
6198#define RXSOT_ERROR (1 << 0)
6199
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306200#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
6201#define _MIPIB_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306202#define MIPI_DSI_FUNC_PRG(tc) _TRANSCODER(tc, _MIPIA_DSI_FUNC_PRG, \
6203 _MIPIB_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +03006204#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
6205#define CMD_MODE_NOT_SUPPORTED (0 << 13)
6206#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
6207#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
6208#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
6209#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
6210#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
6211#define VID_MODE_FORMAT_MASK (0xf << 7)
6212#define VID_MODE_NOT_SUPPORTED (0 << 7)
6213#define VID_MODE_FORMAT_RGB565 (1 << 7)
6214#define VID_MODE_FORMAT_RGB666 (2 << 7)
6215#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
6216#define VID_MODE_FORMAT_RGB888 (4 << 7)
6217#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
6218#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
6219#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
6220#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
6221#define DATA_LANES_PRG_REG_SHIFT 0
6222#define DATA_LANES_PRG_REG_MASK (7 << 0)
6223
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306224#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
6225#define _MIPIB_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306226#define MIPI_HS_TX_TIMEOUT(tc) _TRANSCODER(tc, _MIPIA_HS_TX_TIMEOUT, \
6227 _MIPIB_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006228#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
6229
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306230#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
6231#define _MIPIB_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306232#define MIPI_LP_RX_TIMEOUT(tc) _TRANSCODER(tc, _MIPIA_LP_RX_TIMEOUT, \
6233 _MIPIB_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006234#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
6235
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306236#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
6237#define _MIPIB_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306238#define MIPI_TURN_AROUND_TIMEOUT(tc) _TRANSCODER(tc, \
6239 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006240#define TURN_AROUND_TIMEOUT_MASK 0x3f
6241
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306242#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
6243#define _MIPIB_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306244#define MIPI_DEVICE_RESET_TIMER(tc) _TRANSCODER(tc, \
6245 _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +03006246#define DEVICE_RESET_TIMER_MASK 0xffff
6247
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306248#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
6249#define _MIPIB_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306250#define MIPI_DPI_RESOLUTION(tc) _TRANSCODER(tc, _MIPIA_DPI_RESOLUTION, \
6251 _MIPIB_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +03006252#define VERTICAL_ADDRESS_SHIFT 16
6253#define VERTICAL_ADDRESS_MASK (0xffff << 16)
6254#define HORIZONTAL_ADDRESS_SHIFT 0
6255#define HORIZONTAL_ADDRESS_MASK 0xffff
6256
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306257#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
6258#define _MIPIB_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306259#define MIPI_DBI_FIFO_THROTTLE(tc) _TRANSCODER(tc, \
6260 _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03006261#define DBI_FIFO_EMPTY_HALF (0 << 0)
6262#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
6263#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
6264
6265/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306266#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
6267#define _MIPIB_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306268#define MIPI_HSYNC_PADDING_COUNT(tc) _TRANSCODER(tc, \
6269 _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006270
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306271#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
6272#define _MIPIB_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306273#define MIPI_HBP_COUNT(tc) _TRANSCODER(tc, _MIPIA_HBP_COUNT, \
6274 _MIPIB_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006275
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306276#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
6277#define _MIPIB_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306278#define MIPI_HFP_COUNT(tc) _TRANSCODER(tc, _MIPIA_HFP_COUNT, \
6279 _MIPIB_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006280
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306281#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
6282#define _MIPIB_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306283#define MIPI_HACTIVE_AREA_COUNT(tc) _TRANSCODER(tc, \
6284 _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006285
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306286#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
6287#define _MIPIB_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306288#define MIPI_VSYNC_PADDING_COUNT(tc) _TRANSCODER(tc, \
6289 _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006290
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306291#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
6292#define _MIPIB_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306293#define MIPI_VBP_COUNT(tc) _TRANSCODER(tc, _MIPIA_VBP_COUNT, \
6294 _MIPIB_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006295
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306296#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
6297#define _MIPIB_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306298#define MIPI_VFP_COUNT(tc) _TRANSCODER(tc, _MIPIA_VFP_COUNT, \
6299 _MIPIB_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006300
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306301#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
6302#define _MIPIB_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306303#define MIPI_HIGH_LOW_SWITCH_COUNT(tc) _TRANSCODER(tc, \
6304 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306305
Jani Nikula3230bf12013-08-27 15:12:16 +03006306/* regs above are bits 15:0 */
6307
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306308#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
6309#define _MIPIB_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306310#define MIPI_DPI_CONTROL(tc) _TRANSCODER(tc, _MIPIA_DPI_CONTROL, \
6311 _MIPIB_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006312#define DPI_LP_MODE (1 << 6)
6313#define BACKLIGHT_OFF (1 << 5)
6314#define BACKLIGHT_ON (1 << 4)
6315#define COLOR_MODE_OFF (1 << 3)
6316#define COLOR_MODE_ON (1 << 2)
6317#define TURN_ON (1 << 1)
6318#define SHUTDOWN (1 << 0)
6319
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306320#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
6321#define _MIPIB_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306322#define MIPI_DPI_DATA(tc) _TRANSCODER(tc, _MIPIA_DPI_DATA, \
6323 _MIPIB_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03006324#define COMMAND_BYTE_SHIFT 0
6325#define COMMAND_BYTE_MASK (0x3f << 0)
6326
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306327#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
6328#define _MIPIB_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306329#define MIPI_INIT_COUNT(tc) _TRANSCODER(tc, _MIPIA_INIT_COUNT, \
6330 _MIPIB_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006331#define MASTER_INIT_TIMER_SHIFT 0
6332#define MASTER_INIT_TIMER_MASK (0xffff << 0)
6333
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306334#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
6335#define _MIPIB_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306336#define MIPI_MAX_RETURN_PKT_SIZE(tc) _TRANSCODER(tc, \
6337 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +03006338#define MAX_RETURN_PKT_SIZE_SHIFT 0
6339#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
6340
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306341#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
6342#define _MIPIB_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306343#define MIPI_VIDEO_MODE_FORMAT(tc) _TRANSCODER(tc, \
6344 _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006345#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
6346#define DISABLE_VIDEO_BTA (1 << 3)
6347#define IP_TG_CONFIG (1 << 2)
6348#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
6349#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
6350#define VIDEO_MODE_BURST (3 << 0)
6351
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306352#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
6353#define _MIPIB_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306354#define MIPI_EOT_DISABLE(tc) _TRANSCODER(tc, _MIPIA_EOT_DISABLE, \
6355 _MIPIB_EOT_DISABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03006356#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
6357#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
6358#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
6359#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
6360#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
6361#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
6362#define CLOCKSTOP (1 << 1)
6363#define EOT_DISABLE (1 << 0)
6364
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306365#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
6366#define _MIPIB_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306367#define MIPI_LP_BYTECLK(tc) _TRANSCODER(tc, _MIPIA_LP_BYTECLK, \
6368 _MIPIB_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +03006369#define LP_BYTECLK_SHIFT 0
6370#define LP_BYTECLK_MASK (0xffff << 0)
6371
6372/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306373#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
6374#define _MIPIB_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306375#define MIPI_LP_GEN_DATA(tc) _TRANSCODER(tc, _MIPIA_LP_GEN_DATA, \
6376 _MIPIB_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03006377
6378/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306379#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
6380#define _MIPIB_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306381#define MIPI_HS_GEN_DATA(tc) _TRANSCODER(tc, _MIPIA_HS_GEN_DATA, \
6382 _MIPIB_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03006383
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306384#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
6385#define _MIPIB_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306386#define MIPI_LP_GEN_CTRL(tc) _TRANSCODER(tc, _MIPIA_LP_GEN_CTRL, \
6387 _MIPIB_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306388#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
6389#define _MIPIB_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306390#define MIPI_HS_GEN_CTRL(tc) _TRANSCODER(tc, _MIPIA_HS_GEN_CTRL, \
6391 _MIPIB_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006392#define LONG_PACKET_WORD_COUNT_SHIFT 8
6393#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
6394#define SHORT_PACKET_PARAM_SHIFT 8
6395#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
6396#define VIRTUAL_CHANNEL_SHIFT 6
6397#define VIRTUAL_CHANNEL_MASK (3 << 6)
6398#define DATA_TYPE_SHIFT 0
6399#define DATA_TYPE_MASK (3f << 0)
6400/* data type values, see include/video/mipi_display.h */
6401
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306402#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
6403#define _MIPIB_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306404#define MIPI_GEN_FIFO_STAT(tc) _TRANSCODER(tc, _MIPIA_GEN_FIFO_STAT, \
6405 _MIPIB_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006406#define DPI_FIFO_EMPTY (1 << 28)
6407#define DBI_FIFO_EMPTY (1 << 27)
6408#define LP_CTRL_FIFO_EMPTY (1 << 26)
6409#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
6410#define LP_CTRL_FIFO_FULL (1 << 24)
6411#define HS_CTRL_FIFO_EMPTY (1 << 18)
6412#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
6413#define HS_CTRL_FIFO_FULL (1 << 16)
6414#define LP_DATA_FIFO_EMPTY (1 << 10)
6415#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
6416#define LP_DATA_FIFO_FULL (1 << 8)
6417#define HS_DATA_FIFO_EMPTY (1 << 2)
6418#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
6419#define HS_DATA_FIFO_FULL (1 << 0)
6420
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306421#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
6422#define _MIPIB_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306423#define MIPI_HS_LP_DBI_ENABLE(tc) _TRANSCODER(tc, \
6424 _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03006425#define DBI_HS_LP_MODE_MASK (1 << 0)
6426#define DBI_LP_MODE (1 << 0)
6427#define DBI_HS_MODE (0 << 0)
6428
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306429#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
6430#define _MIPIB_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306431#define MIPI_DPHY_PARAM(tc) _TRANSCODER(tc, _MIPIA_DPHY_PARAM, \
6432 _MIPIB_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +03006433#define EXIT_ZERO_COUNT_SHIFT 24
6434#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
6435#define TRAIL_COUNT_SHIFT 16
6436#define TRAIL_COUNT_MASK (0x1f << 16)
6437#define CLK_ZERO_COUNT_SHIFT 8
6438#define CLK_ZERO_COUNT_MASK (0xff << 8)
6439#define PREPARE_COUNT_SHIFT 0
6440#define PREPARE_COUNT_MASK (0x3f << 0)
6441
6442/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306443#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
6444#define _MIPIB_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306445#define MIPI_DBI_BW_CTRL(tc) _TRANSCODER(tc, _MIPIA_DBI_BW_CTRL, \
6446 _MIPIB_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006447
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306448#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
6449 + 0xb088)
6450#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
6451 + 0xb888)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306452#define MIPI_CLK_LANE_SWITCH_TIME_CNT(tc) _TRANSCODER(tc, \
6453 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006454#define LP_HS_SSW_CNT_SHIFT 16
6455#define LP_HS_SSW_CNT_MASK (0xffff << 16)
6456#define HS_LP_PWR_SW_CNT_SHIFT 0
6457#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
6458
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306459#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
6460#define _MIPIB_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306461#define MIPI_STOP_STATE_STALL(tc) _TRANSCODER(tc, \
6462 _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006463#define STOP_STATE_STALL_COUNTER_SHIFT 0
6464#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
6465
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306466#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
6467#define _MIPIB_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306468#define MIPI_INTR_STAT_REG_1(tc) _TRANSCODER(tc, \
6469 _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306470#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
6471#define _MIPIB_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306472#define MIPI_INTR_EN_REG_1(tc) _TRANSCODER(tc, _MIPIA_INTR_EN_REG_1, \
6473 _MIPIB_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +03006474#define RX_CONTENTION_DETECTED (1 << 0)
6475
6476/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306477#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +03006478#define DBI_TYPEC_ENABLE (1 << 31)
6479#define DBI_TYPEC_WIP (1 << 30)
6480#define DBI_TYPEC_OPTION_SHIFT 28
6481#define DBI_TYPEC_OPTION_MASK (3 << 28)
6482#define DBI_TYPEC_FREQ_SHIFT 24
6483#define DBI_TYPEC_FREQ_MASK (0xf << 24)
6484#define DBI_TYPEC_OVERRIDE (1 << 8)
6485#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
6486#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
6487
6488
6489/* MIPI adapter registers */
6490
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306491#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
6492#define _MIPIB_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306493#define MIPI_CTRL(tc) _TRANSCODER(tc, _MIPIA_CTRL, \
6494 _MIPIB_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006495#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
6496#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
6497#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
6498#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
6499#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
6500#define READ_REQUEST_PRIORITY_SHIFT 3
6501#define READ_REQUEST_PRIORITY_MASK (3 << 3)
6502#define READ_REQUEST_PRIORITY_LOW (0 << 3)
6503#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
6504#define RGB_FLIP_TO_BGR (1 << 2)
6505
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306506#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
6507#define _MIPIB_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306508#define MIPI_DATA_ADDRESS(tc) _TRANSCODER(tc, _MIPIA_DATA_ADDRESS, \
6509 _MIPIB_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03006510#define DATA_MEM_ADDRESS_SHIFT 5
6511#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
6512#define DATA_VALID (1 << 0)
6513
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306514#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
6515#define _MIPIB_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306516#define MIPI_DATA_LENGTH(tc) _TRANSCODER(tc, _MIPIA_DATA_LENGTH, \
6517 _MIPIB_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03006518#define DATA_LENGTH_SHIFT 0
6519#define DATA_LENGTH_MASK (0xfffff << 0)
6520
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306521#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
6522#define _MIPIB_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306523#define MIPI_COMMAND_ADDRESS(tc) _TRANSCODER(tc, \
6524 _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03006525#define COMMAND_MEM_ADDRESS_SHIFT 5
6526#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
6527#define AUTO_PWG_ENABLE (1 << 2)
6528#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
6529#define COMMAND_VALID (1 << 0)
6530
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306531#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
6532#define _MIPIB_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306533#define MIPI_COMMAND_LENGTH(tc) _TRANSCODER(tc, _MIPIA_COMMAND_LENGTH, \
6534 _MIPIB_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03006535#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
6536#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
6537
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306538#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
6539#define _MIPIB_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306540#define MIPI_READ_DATA_RETURN(tc, n) \
6541 (_TRANSCODER(tc, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) \
6542 + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +03006543
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306544#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
6545#define _MIPIB_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306546#define MIPI_READ_DATA_VALID(tc) _TRANSCODER(tc, \
6547 _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +03006548#define READ_DATA_VALID(n) (1 << (n))
6549
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006550/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006551#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
6552#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006553
Jesse Barnes585fb112008-07-29 11:54:06 -07006554#endif /* _I915_REG_H_ */