blob: 5e46e4a96430d90e793343115cbce42001e5cecc [file] [log] [blame]
Andrew Victor62c16602006-11-30 12:27:38 +01001/*
Andrew Victor9d041262007-02-05 11:42:07 +01002 * arch/arm/mach-at91/at91sam9260.c
Andrew Victor62c16602006-11-30 12:27:38 +01003 *
4 * Copyright (C) 2006 SAN People
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 */
12
13#include <linux/module.h>
14
Russell King80b02c12009-01-08 10:01:47 +000015#include <asm/irq.h>
Andrew Victor62c16602006-11-30 12:27:38 +010016#include <asm/mach/arch.h>
17#include <asm/mach/map.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010018#include <mach/cpu.h>
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +080019#include <mach/at91_dbgu.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010020#include <mach/at91sam9260.h>
21#include <mach/at91_pmc.h>
22#include <mach/at91_rstc.h>
Andrew Victor62c16602006-11-30 12:27:38 +010023
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +080024#include "soc.h"
Andrew Victor62c16602006-11-30 12:27:38 +010025#include "generic.h"
26#include "clock.h"
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +080027#include "sam9_smc.h"
Andrew Victor62c16602006-11-30 12:27:38 +010028
Andrew Victor62c16602006-11-30 12:27:38 +010029/* --------------------------------------------------------------------
30 * Clocks
31 * -------------------------------------------------------------------- */
32
33/*
34 * The peripheral clocks.
35 */
36static struct clk pioA_clk = {
37 .name = "pioA_clk",
38 .pmc_mask = 1 << AT91SAM9260_ID_PIOA,
39 .type = CLK_TYPE_PERIPHERAL,
40};
41static struct clk pioB_clk = {
42 .name = "pioB_clk",
43 .pmc_mask = 1 << AT91SAM9260_ID_PIOB,
44 .type = CLK_TYPE_PERIPHERAL,
45};
46static struct clk pioC_clk = {
47 .name = "pioC_clk",
48 .pmc_mask = 1 << AT91SAM9260_ID_PIOC,
49 .type = CLK_TYPE_PERIPHERAL,
50};
51static struct clk adc_clk = {
52 .name = "adc_clk",
53 .pmc_mask = 1 << AT91SAM9260_ID_ADC,
54 .type = CLK_TYPE_PERIPHERAL,
55};
56static struct clk usart0_clk = {
57 .name = "usart0_clk",
58 .pmc_mask = 1 << AT91SAM9260_ID_US0,
59 .type = CLK_TYPE_PERIPHERAL,
60};
61static struct clk usart1_clk = {
62 .name = "usart1_clk",
63 .pmc_mask = 1 << AT91SAM9260_ID_US1,
64 .type = CLK_TYPE_PERIPHERAL,
65};
66static struct clk usart2_clk = {
67 .name = "usart2_clk",
68 .pmc_mask = 1 << AT91SAM9260_ID_US2,
69 .type = CLK_TYPE_PERIPHERAL,
70};
71static struct clk mmc_clk = {
72 .name = "mci_clk",
73 .pmc_mask = 1 << AT91SAM9260_ID_MCI,
74 .type = CLK_TYPE_PERIPHERAL,
75};
76static struct clk udc_clk = {
77 .name = "udc_clk",
78 .pmc_mask = 1 << AT91SAM9260_ID_UDP,
79 .type = CLK_TYPE_PERIPHERAL,
80};
81static struct clk twi_clk = {
82 .name = "twi_clk",
83 .pmc_mask = 1 << AT91SAM9260_ID_TWI,
84 .type = CLK_TYPE_PERIPHERAL,
85};
86static struct clk spi0_clk = {
87 .name = "spi0_clk",
88 .pmc_mask = 1 << AT91SAM9260_ID_SPI0,
89 .type = CLK_TYPE_PERIPHERAL,
90};
91static struct clk spi1_clk = {
92 .name = "spi1_clk",
93 .pmc_mask = 1 << AT91SAM9260_ID_SPI1,
94 .type = CLK_TYPE_PERIPHERAL,
95};
Andrew Victore8788ba2007-05-02 17:14:57 +010096static struct clk ssc_clk = {
97 .name = "ssc_clk",
98 .pmc_mask = 1 << AT91SAM9260_ID_SSC,
99 .type = CLK_TYPE_PERIPHERAL,
100};
Andrew Victorc177a1e2007-02-08 10:25:38 +0100101static struct clk tc0_clk = {
102 .name = "tc0_clk",
103 .pmc_mask = 1 << AT91SAM9260_ID_TC0,
104 .type = CLK_TYPE_PERIPHERAL,
105};
106static struct clk tc1_clk = {
107 .name = "tc1_clk",
108 .pmc_mask = 1 << AT91SAM9260_ID_TC1,
109 .type = CLK_TYPE_PERIPHERAL,
110};
111static struct clk tc2_clk = {
112 .name = "tc2_clk",
113 .pmc_mask = 1 << AT91SAM9260_ID_TC2,
114 .type = CLK_TYPE_PERIPHERAL,
115};
Andrew Victor62c16602006-11-30 12:27:38 +0100116static struct clk ohci_clk = {
117 .name = "ohci_clk",
118 .pmc_mask = 1 << AT91SAM9260_ID_UHP,
119 .type = CLK_TYPE_PERIPHERAL,
120};
Andrew Victor69b2e992007-02-14 08:44:43 +0100121static struct clk macb_clk = {
Jamie Iles865d6052011-08-09 16:51:11 +0200122 .name = "pclk",
Andrew Victor62c16602006-11-30 12:27:38 +0100123 .pmc_mask = 1 << AT91SAM9260_ID_EMAC,
124 .type = CLK_TYPE_PERIPHERAL,
125};
126static struct clk isi_clk = {
127 .name = "isi_clk",
128 .pmc_mask = 1 << AT91SAM9260_ID_ISI,
129 .type = CLK_TYPE_PERIPHERAL,
130};
131static struct clk usart3_clk = {
132 .name = "usart3_clk",
133 .pmc_mask = 1 << AT91SAM9260_ID_US3,
134 .type = CLK_TYPE_PERIPHERAL,
135};
136static struct clk usart4_clk = {
137 .name = "usart4_clk",
138 .pmc_mask = 1 << AT91SAM9260_ID_US4,
139 .type = CLK_TYPE_PERIPHERAL,
140};
141static struct clk usart5_clk = {
142 .name = "usart5_clk",
143 .pmc_mask = 1 << AT91SAM9260_ID_US5,
144 .type = CLK_TYPE_PERIPHERAL,
145};
Andrew Victorc177a1e2007-02-08 10:25:38 +0100146static struct clk tc3_clk = {
147 .name = "tc3_clk",
148 .pmc_mask = 1 << AT91SAM9260_ID_TC3,
149 .type = CLK_TYPE_PERIPHERAL,
150};
151static struct clk tc4_clk = {
152 .name = "tc4_clk",
153 .pmc_mask = 1 << AT91SAM9260_ID_TC4,
154 .type = CLK_TYPE_PERIPHERAL,
155};
156static struct clk tc5_clk = {
157 .name = "tc5_clk",
158 .pmc_mask = 1 << AT91SAM9260_ID_TC5,
159 .type = CLK_TYPE_PERIPHERAL,
160};
Andrew Victor62c16602006-11-30 12:27:38 +0100161
162static struct clk *periph_clocks[] __initdata = {
163 &pioA_clk,
164 &pioB_clk,
165 &pioC_clk,
166 &adc_clk,
167 &usart0_clk,
168 &usart1_clk,
169 &usart2_clk,
170 &mmc_clk,
171 &udc_clk,
172 &twi_clk,
173 &spi0_clk,
174 &spi1_clk,
Andrew Victore8788ba2007-05-02 17:14:57 +0100175 &ssc_clk,
Andrew Victorc177a1e2007-02-08 10:25:38 +0100176 &tc0_clk,
177 &tc1_clk,
178 &tc2_clk,
Andrew Victor62c16602006-11-30 12:27:38 +0100179 &ohci_clk,
Andrew Victor69b2e992007-02-14 08:44:43 +0100180 &macb_clk,
Andrew Victor62c16602006-11-30 12:27:38 +0100181 &isi_clk,
182 &usart3_clk,
183 &usart4_clk,
184 &usart5_clk,
Andrew Victorc177a1e2007-02-08 10:25:38 +0100185 &tc3_clk,
186 &tc4_clk,
187 &tc5_clk,
Andrew Victor62c16602006-11-30 12:27:38 +0100188 // irq0 .. irq2
189};
190
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100191static struct clk_lookup periph_clocks_lookups[] = {
Jamie Iles865d6052011-08-09 16:51:11 +0200192 /* One additional fake clock for macb_hclk */
193 CLKDEV_CON_ID("hclk", &macb_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100194 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
195 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
196 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
197 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
198 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
Jean-Christophe PLAGNIOL-VILLARD18089582011-11-28 12:53:08 +0100199 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tc3_clk),
200 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.1", &tc4_clk),
201 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.1", &tc5_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100202 CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc_clk),
Jean-Christophe PLAGNIOL-VILLARDfea31582011-10-14 09:40:52 +0800203 /* more usart lookup table for DT entries */
204 CLKDEV_CON_DEV_ID("usart", "fffff200.serial", &mck),
205 CLKDEV_CON_DEV_ID("usart", "fffb0000.serial", &usart0_clk),
206 CLKDEV_CON_DEV_ID("usart", "fffb4000.serial", &usart1_clk),
207 CLKDEV_CON_DEV_ID("usart", "fffb8000.serial", &usart2_clk),
208 CLKDEV_CON_DEV_ID("usart", "fffd0000.serial", &usart3_clk),
209 CLKDEV_CON_DEV_ID("usart", "fffd4000.serial", &usart4_clk),
210 CLKDEV_CON_DEV_ID("usart", "fffd8000.serial", &usart5_clk),
Jean-Christophe PLAGNIOL-VILLARD0af43162011-08-30 03:29:28 +0200211 /* fake hclk clock */
212 CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk),
Jean-Christophe PLAGNIOL-VILLARD619d4a42011-11-13 13:00:58 +0800213 CLKDEV_CON_ID("pioA", &pioA_clk),
214 CLKDEV_CON_ID("pioB", &pioB_clk),
215 CLKDEV_CON_ID("pioC", &pioC_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100216};
217
218static struct clk_lookup usart_clocks_lookups[] = {
219 CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
220 CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
221 CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
222 CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
223 CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
224 CLKDEV_CON_DEV_ID("usart", "atmel_usart.5", &usart4_clk),
225 CLKDEV_CON_DEV_ID("usart", "atmel_usart.6", &usart5_clk),
226};
227
Andrew Victor62c16602006-11-30 12:27:38 +0100228/*
229 * The two programmable clocks.
230 * You must configure pin multiplexing to bring these signals out.
231 */
232static struct clk pck0 = {
233 .name = "pck0",
234 .pmc_mask = AT91_PMC_PCK0,
235 .type = CLK_TYPE_PROGRAMMABLE,
236 .id = 0,
237};
238static struct clk pck1 = {
239 .name = "pck1",
240 .pmc_mask = AT91_PMC_PCK1,
241 .type = CLK_TYPE_PROGRAMMABLE,
242 .id = 1,
243};
244
245static void __init at91sam9260_register_clocks(void)
246{
247 int i;
248
249 for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
250 clk_register(periph_clocks[i]);
251
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100252 clkdev_add_table(periph_clocks_lookups,
253 ARRAY_SIZE(periph_clocks_lookups));
254 clkdev_add_table(usart_clocks_lookups,
255 ARRAY_SIZE(usart_clocks_lookups));
256
Andrew Victor62c16602006-11-30 12:27:38 +0100257 clk_register(&pck0);
258 clk_register(&pck1);
259}
260
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100261static struct clk_lookup console_clock_lookup;
262
263void __init at91sam9260_set_console_clock(int id)
264{
265 if (id >= ARRAY_SIZE(usart_clocks_lookups))
266 return;
267
268 console_clock_lookup.con_id = "usart";
269 console_clock_lookup.clk = usart_clocks_lookups[id].clk;
270 clkdev_add(&console_clock_lookup);
271}
272
Andrew Victor62c16602006-11-30 12:27:38 +0100273/* --------------------------------------------------------------------
274 * GPIO
275 * -------------------------------------------------------------------- */
276
Jean-Christophe PLAGNIOL-VILLARD1a2d9152011-10-17 14:28:38 +0800277static struct at91_gpio_bank at91sam9260_gpio[] __initdata = {
Andrew Victor62c16602006-11-30 12:27:38 +0100278 {
279 .id = AT91SAM9260_ID_PIOA,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800280 .regbase = AT91SAM9260_BASE_PIOA,
Andrew Victor62c16602006-11-30 12:27:38 +0100281 }, {
282 .id = AT91SAM9260_ID_PIOB,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800283 .regbase = AT91SAM9260_BASE_PIOB,
Andrew Victor62c16602006-11-30 12:27:38 +0100284 }, {
285 .id = AT91SAM9260_ID_PIOC,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800286 .regbase = AT91SAM9260_BASE_PIOC,
Andrew Victor62c16602006-11-30 12:27:38 +0100287 }
288};
289
Andrew Victor62c16602006-11-30 12:27:38 +0100290/* --------------------------------------------------------------------
291 * AT91SAM9260 processor initialization
292 * -------------------------------------------------------------------- */
293
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800294static void __init at91sam9xe_map_io(void)
Andrew Victorf7eee892007-02-15 08:17:38 +0100295{
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800296 unsigned long sram_size;
Andrew Victorf7eee892007-02-15 08:17:38 +0100297
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800298 switch (at91_soc_initdata.cidr & AT91_CIDR_SRAMSIZ) {
Andrew Victorf7eee892007-02-15 08:17:38 +0100299 case AT91_CIDR_SRAMSIZ_32K:
300 sram_size = 2 * SZ_16K;
301 break;
302 case AT91_CIDR_SRAMSIZ_16K:
303 default:
304 sram_size = SZ_16K;
305 }
306
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800307 at91_init_sram(0, AT91SAM9XE_SRAM_BASE, sram_size);
Andrew Victorf7eee892007-02-15 08:17:38 +0100308}
309
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800310static void __init at91sam9260_map_io(void)
Andrew Victor62c16602006-11-30 12:27:38 +0100311{
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800312 if (cpu_is_at91sam9xe()) {
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800313 at91sam9xe_map_io();
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800314 } else if (cpu_is_at91sam9g20()) {
315 at91_init_sram(0, AT91SAM9G20_SRAM0_BASE, AT91SAM9G20_SRAM0_SIZE);
316 at91_init_sram(1, AT91SAM9G20_SRAM1_BASE, AT91SAM9G20_SRAM1_SIZE);
317 } else {
318 at91_init_sram(0, AT91SAM9260_SRAM0_BASE, AT91SAM9260_SRAM0_SIZE);
319 at91_init_sram(1, AT91SAM9260_SRAM1_BASE, AT91SAM9260_SRAM1_SIZE);
320 }
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800321}
Andrew Victorf7eee892007-02-15 08:17:38 +0100322
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800323static void __init at91sam9260_ioremap_registers(void)
324{
Jean-Christophe PLAGNIOL-VILLARDf22deee2011-11-01 01:23:20 +0800325 at91_ioremap_shdwc(AT91SAM9260_BASE_SHDWC);
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +0800326 at91sam926x_ioremap_pit(AT91SAM9260_BASE_PIT);
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +0800327 at91sam9_ioremap_smc(0, AT91SAM9260_BASE_SMC);
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800328}
329
Jean-Christophe PLAGNIOL-VILLARD46539372011-04-24 18:20:28 +0800330static void __init at91sam9260_initialize(void)
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800331{
Russell King1b2073e2011-11-03 09:53:29 +0000332 arm_pm_restart = at91sam9_alt_restart;
Andrew Victor62c16602006-11-30 12:27:38 +0100333 at91_extern_irq = (1 << AT91SAM9260_ID_IRQ0) | (1 << AT91SAM9260_ID_IRQ1)
334 | (1 << AT91SAM9260_ID_IRQ2);
335
Andrew Victor62c16602006-11-30 12:27:38 +0100336 /* Register GPIO subsystem */
337 at91_gpio_init(at91sam9260_gpio, 3);
338}
339
340/* --------------------------------------------------------------------
341 * Interrupt initialization
342 * -------------------------------------------------------------------- */
343
344/*
345 * The default interrupt priority levels (0 = lowest, 7 = highest).
346 */
347static unsigned int at91sam9260_default_irq_priority[NR_AIC_IRQS] __initdata = {
348 7, /* Advanced Interrupt Controller */
349 7, /* System Peripherals */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100350 1, /* Parallel IO Controller A */
351 1, /* Parallel IO Controller B */
352 1, /* Parallel IO Controller C */
Andrew Victor62c16602006-11-30 12:27:38 +0100353 0, /* Analog-to-Digital Converter */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100354 5, /* USART 0 */
355 5, /* USART 1 */
356 5, /* USART 2 */
Andrew Victor62c16602006-11-30 12:27:38 +0100357 0, /* Multimedia Card Interface */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100358 2, /* USB Device Port */
359 6, /* Two-Wire Interface */
360 5, /* Serial Peripheral Interface 0 */
361 5, /* Serial Peripheral Interface 1 */
Andrew Victor62c16602006-11-30 12:27:38 +0100362 5, /* Serial Synchronous Controller */
363 0,
364 0,
365 0, /* Timer Counter 0 */
366 0, /* Timer Counter 1 */
367 0, /* Timer Counter 2 */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100368 2, /* USB Host port */
Andrew Victor62c16602006-11-30 12:27:38 +0100369 3, /* Ethernet */
370 0, /* Image Sensor Interface */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100371 5, /* USART 3 */
372 5, /* USART 4 */
373 5, /* USART 5 */
Andrew Victor62c16602006-11-30 12:27:38 +0100374 0, /* Timer Counter 3 */
375 0, /* Timer Counter 4 */
376 0, /* Timer Counter 5 */
377 0, /* Advanced Interrupt Controller */
378 0, /* Advanced Interrupt Controller */
379 0, /* Advanced Interrupt Controller */
380};
381
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800382struct at91_init_soc __initdata at91sam9260_soc = {
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800383 .map_io = at91sam9260_map_io,
Jean-Christophe PLAGNIOL-VILLARD92100c12011-04-23 15:28:34 +0800384 .default_irq_priority = at91sam9260_default_irq_priority,
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800385 .ioremap_registers = at91sam9260_ioremap_registers,
Jean-Christophe PLAGNIOL-VILLARD51ddec72011-04-24 18:15:34 +0800386 .register_clocks = at91sam9260_register_clocks,
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800387 .init = at91sam9260_initialize,
388};