blob: 95a468815ed8442d9c209cb40868e143584d2201 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080030#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010031#include "i915_trace.h"
32#include "intel_drv.h"
33
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000034/**
35 * DOC: Global GTT views
36 *
37 * Background and previous state
38 *
39 * Historically objects could exists (be bound) in global GTT space only as
40 * singular instances with a view representing all of the object's backing pages
41 * in a linear fashion. This view will be called a normal view.
42 *
43 * To support multiple views of the same object, where the number of mapped
44 * pages is not equal to the backing store, or where the layout of the pages
45 * is not linear, concept of a GGTT view was added.
46 *
47 * One example of an alternative view is a stereo display driven by a single
48 * image. In this case we would have a framebuffer looking like this
49 * (2x2 pages):
50 *
51 * 12
52 * 34
53 *
54 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
55 * rendering. In contrast, fed to the display engine would be an alternative
56 * view which could look something like this:
57 *
58 * 1212
59 * 3434
60 *
61 * In this example both the size and layout of pages in the alternative view is
62 * different from the normal view.
63 *
64 * Implementation and usage
65 *
66 * GGTT views are implemented using VMAs and are distinguished via enum
67 * i915_ggtt_view_type and struct i915_ggtt_view.
68 *
69 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020070 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
71 * renaming in large amounts of code. They take the struct i915_ggtt_view
72 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000073 *
74 * As a helper for callers which are only interested in the normal view,
75 * globally const i915_ggtt_view_normal singleton instance exists. All old core
76 * GEM API functions, the ones not taking the view parameter, are operating on,
77 * or with the normal GGTT view.
78 *
79 * Code wanting to add or use a new GGTT view needs to:
80 *
81 * 1. Add a new enum with a suitable name.
82 * 2. Extend the metadata in the i915_ggtt_view structure if required.
83 * 3. Add support to i915_get_vma_pages().
84 *
85 * New views are required to build a scatter-gather table from within the
86 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
87 * exists for the lifetime of an VMA.
88 *
89 * Core API is designed to have copy semantics which means that passed in
90 * struct i915_ggtt_view does not need to be persistent (left around after
91 * calling the core API functions).
92 *
93 */
94
Daniel Vetter70b9f6f2015-04-14 17:35:27 +020095static int
96i915_get_ggtt_vma_pages(struct i915_vma *vma);
97
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000098const struct i915_ggtt_view i915_ggtt_view_normal;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +020099const struct i915_ggtt_view i915_ggtt_view_rotated = {
100 .type = I915_GGTT_VIEW_ROTATED
101};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000102
Daniel Vettercfa7c862014-04-29 11:53:58 +0200103static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
104{
Chris Wilson1893a712014-09-19 11:56:27 +0100105 bool has_aliasing_ppgtt;
106 bool has_full_ppgtt;
107
108 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
109 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Chris Wilson1893a712014-09-19 11:56:27 +0100110
Yu Zhang71ba2d62015-02-10 19:05:54 +0800111 if (intel_vgpu_active(dev))
112 has_full_ppgtt = false; /* emulation is too hard */
113
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000114 /*
115 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
116 * execlists, the sole mechanism available to submit work.
117 */
118 if (INTEL_INFO(dev)->gen < 9 &&
119 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200120 return 0;
121
122 if (enable_ppgtt == 1)
123 return 1;
124
Chris Wilson1893a712014-09-19 11:56:27 +0100125 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200126 return 2;
127
Daniel Vetter93a25a92014-03-06 09:40:43 +0100128#ifdef CONFIG_INTEL_IOMMU
129 /* Disable ppgtt on SNB if VT-d is on. */
130 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
131 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200132 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100133 }
134#endif
135
Jesse Barnes62942ed2014-06-13 09:28:33 -0700136 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +0300137 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
138 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700139 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
140 return 0;
141 }
142
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000143 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
144 return 2;
145 else
146 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100147}
148
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200149static int ppgtt_bind_vma(struct i915_vma *vma,
150 enum i915_cache_level cache_level,
151 u32 unused)
Daniel Vetter47552652015-04-14 17:35:24 +0200152{
153 u32 pte_flags = 0;
154
155 /* Currently applicable only to VLV */
156 if (vma->obj->gt_ro)
157 pte_flags |= PTE_READ_ONLY;
158
159 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
160 cache_level, pte_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200161
162 return 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200163}
164
165static void ppgtt_unbind_vma(struct i915_vma *vma)
166{
167 vma->vm->clear_range(vma->vm,
168 vma->node.start,
169 vma->obj->base.size,
170 true);
171}
Ben Widawsky6f65e292013-12-06 14:10:56 -0800172
Daniel Vetter2c642b02015-04-14 17:35:26 +0200173static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
174 enum i915_cache_level level,
175 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700176{
Michel Thierry07749ef2015-03-16 16:00:54 +0000177 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700178 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300179
180 switch (level) {
181 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800182 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300183 break;
184 case I915_CACHE_WT:
185 pte |= PPAT_DISPLAY_ELLC_INDEX;
186 break;
187 default:
188 pte |= PPAT_CACHED_INDEX;
189 break;
190 }
191
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700192 return pte;
193}
194
Mika Kuoppalafe36f552015-06-25 18:35:16 +0300195static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
196 const enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800197{
Michel Thierry07749ef2015-03-16 16:00:54 +0000198 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800199 pde |= addr;
200 if (level != I915_CACHE_NONE)
201 pde |= PPAT_CACHED_PDE_INDEX;
202 else
203 pde |= PPAT_UNCACHED_INDEX;
204 return pde;
205}
206
Michel Thierry07749ef2015-03-16 16:00:54 +0000207static gen6_pte_t snb_pte_encode(dma_addr_t addr,
208 enum i915_cache_level level,
209 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700210{
Michel Thierry07749ef2015-03-16 16:00:54 +0000211 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700212 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700213
214 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100215 case I915_CACHE_L3_LLC:
216 case I915_CACHE_LLC:
217 pte |= GEN6_PTE_CACHE_LLC;
218 break;
219 case I915_CACHE_NONE:
220 pte |= GEN6_PTE_UNCACHED;
221 break;
222 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100223 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100224 }
225
226 return pte;
227}
228
Michel Thierry07749ef2015-03-16 16:00:54 +0000229static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
230 enum i915_cache_level level,
231 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100232{
Michel Thierry07749ef2015-03-16 16:00:54 +0000233 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100234 pte |= GEN6_PTE_ADDR_ENCODE(addr);
235
236 switch (level) {
237 case I915_CACHE_L3_LLC:
238 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700239 break;
240 case I915_CACHE_LLC:
241 pte |= GEN6_PTE_CACHE_LLC;
242 break;
243 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700244 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700245 break;
246 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100247 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700248 }
249
Ben Widawsky54d12522012-09-24 16:44:32 -0700250 return pte;
251}
252
Michel Thierry07749ef2015-03-16 16:00:54 +0000253static gen6_pte_t byt_pte_encode(dma_addr_t addr,
254 enum i915_cache_level level,
255 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700256{
Michel Thierry07749ef2015-03-16 16:00:54 +0000257 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700258 pte |= GEN6_PTE_ADDR_ENCODE(addr);
259
Akash Goel24f3a8c2014-06-17 10:59:42 +0530260 if (!(flags & PTE_READ_ONLY))
261 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700262
263 if (level != I915_CACHE_NONE)
264 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
265
266 return pte;
267}
268
Michel Thierry07749ef2015-03-16 16:00:54 +0000269static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
270 enum i915_cache_level level,
271 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700272{
Michel Thierry07749ef2015-03-16 16:00:54 +0000273 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700274 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700275
276 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700277 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700278
279 return pte;
280}
281
Michel Thierry07749ef2015-03-16 16:00:54 +0000282static gen6_pte_t iris_pte_encode(dma_addr_t addr,
283 enum i915_cache_level level,
284 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700285{
Michel Thierry07749ef2015-03-16 16:00:54 +0000286 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700287 pte |= HSW_PTE_ADDR_ENCODE(addr);
288
Chris Wilson651d7942013-08-08 14:41:10 +0100289 switch (level) {
290 case I915_CACHE_NONE:
291 break;
292 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000293 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100294 break;
295 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000296 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100297 break;
298 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700299
300 return pte;
301}
302
Mika Kuoppalac114f762015-06-25 18:35:13 +0300303static int __setup_page_dma(struct drm_device *dev,
304 struct i915_page_dma *p, gfp_t flags)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000305{
306 struct device *device = &dev->pdev->dev;
307
Mika Kuoppalac114f762015-06-25 18:35:13 +0300308 p->page = alloc_page(flags);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300309 if (!p->page)
Michel Thierry1266cdb2015-03-24 17:06:33 +0000310 return -ENOMEM;
311
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300312 p->daddr = dma_map_page(device,
313 p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
314
315 if (dma_mapping_error(device, p->daddr)) {
316 __free_page(p->page);
317 return -EINVAL;
318 }
319
Michel Thierry1266cdb2015-03-24 17:06:33 +0000320 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000321}
322
Mika Kuoppalac114f762015-06-25 18:35:13 +0300323static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
324{
325 return __setup_page_dma(dev, p, GFP_KERNEL);
326}
327
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300328static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
329{
330 if (WARN_ON(!p->page))
331 return;
332
333 dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
334 __free_page(p->page);
335 memset(p, 0, sizeof(*p));
336}
337
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300338static void *kmap_page_dma(struct i915_page_dma *p)
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300339{
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300340 return kmap_atomic(p->page);
341}
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300342
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300343/* We use the flushing unmap only with ppgtt structures:
344 * page directories, page tables and scratch pages.
345 */
346static void kunmap_page_dma(struct drm_device *dev, void *vaddr)
347{
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300348 /* There are only few exceptions for gen >=6. chv and bxt.
349 * And we are not sure about the latter so play safe for now.
350 */
351 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
352 drm_clflush_virt_range(vaddr, PAGE_SIZE);
353
354 kunmap_atomic(vaddr);
355}
356
Mika Kuoppala567047b2015-06-25 18:35:12 +0300357#define kmap_px(px) kmap_page_dma(px_base(px))
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300358#define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr))
359
Mika Kuoppala567047b2015-06-25 18:35:12 +0300360#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
361#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
362#define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v))
363#define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v))
364
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300365static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
366 const uint64_t val)
367{
368 int i;
369 uint64_t * const vaddr = kmap_page_dma(p);
370
371 for (i = 0; i < 512; i++)
372 vaddr[i] = val;
373
374 kunmap_page_dma(dev, vaddr);
375}
376
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300377static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
378 const uint32_t val32)
379{
380 uint64_t v = val32;
381
382 v = v << 32 | val32;
383
384 fill_page_dma(dev, p, v);
385}
386
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300387static struct i915_page_scratch *alloc_scratch_page(struct drm_device *dev)
388{
389 struct i915_page_scratch *sp;
390 int ret;
391
392 sp = kzalloc(sizeof(*sp), GFP_KERNEL);
393 if (sp == NULL)
394 return ERR_PTR(-ENOMEM);
395
396 ret = __setup_page_dma(dev, px_base(sp), GFP_DMA32 | __GFP_ZERO);
397 if (ret) {
398 kfree(sp);
399 return ERR_PTR(ret);
400 }
401
402 set_pages_uc(px_page(sp), 1);
403
404 return sp;
405}
406
407static void free_scratch_page(struct drm_device *dev,
408 struct i915_page_scratch *sp)
409{
410 set_pages_wb(px_page(sp), 1);
411
412 cleanup_px(dev, sp);
413 kfree(sp);
414}
415
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300416static struct i915_page_table *alloc_pt(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000417{
Michel Thierryec565b32015-04-08 12:13:23 +0100418 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000419 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
420 GEN8_PTES : GEN6_PTES;
421 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000422
423 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
424 if (!pt)
425 return ERR_PTR(-ENOMEM);
426
Ben Widawsky678d96f2015-03-16 16:00:56 +0000427 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
428 GFP_KERNEL);
429
430 if (!pt->used_ptes)
431 goto fail_bitmap;
432
Mika Kuoppala567047b2015-06-25 18:35:12 +0300433 ret = setup_px(dev, pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000434 if (ret)
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300435 goto fail_page_m;
Ben Widawsky06fda602015-02-24 16:22:36 +0000436
437 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000438
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300439fail_page_m:
Ben Widawsky678d96f2015-03-16 16:00:56 +0000440 kfree(pt->used_ptes);
441fail_bitmap:
442 kfree(pt);
443
444 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000445}
446
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300447static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
Ben Widawsky06fda602015-02-24 16:22:36 +0000448{
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300449 cleanup_px(dev, pt);
450 kfree(pt->used_ptes);
451 kfree(pt);
452}
453
454static void gen8_initialize_pt(struct i915_address_space *vm,
455 struct i915_page_table *pt)
456{
457 gen8_pte_t scratch_pte;
458
459 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
460 I915_CACHE_LLC, true);
461
462 fill_px(vm->dev, pt, scratch_pte);
463}
464
465static void gen6_initialize_pt(struct i915_address_space *vm,
466 struct i915_page_table *pt)
467{
468 gen6_pte_t scratch_pte;
469
470 WARN_ON(px_dma(vm->scratch_page) == 0);
471
472 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
473 I915_CACHE_LLC, true, 0);
474
475 fill32_px(vm->dev, pt, scratch_pte);
Ben Widawsky06fda602015-02-24 16:22:36 +0000476}
477
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300478static struct i915_page_directory *alloc_pd(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000479{
Michel Thierryec565b32015-04-08 12:13:23 +0100480 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100481 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000482
483 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
484 if (!pd)
485 return ERR_PTR(-ENOMEM);
486
Michel Thierry33c88192015-04-08 12:13:33 +0100487 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
488 sizeof(*pd->used_pdes), GFP_KERNEL);
489 if (!pd->used_pdes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300490 goto fail_bitmap;
Michel Thierry33c88192015-04-08 12:13:33 +0100491
Mika Kuoppala567047b2015-06-25 18:35:12 +0300492 ret = setup_px(dev, pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100493 if (ret)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300494 goto fail_page_m;
Michel Thierrye5815a22015-04-08 12:13:32 +0100495
Ben Widawsky06fda602015-02-24 16:22:36 +0000496 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100497
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300498fail_page_m:
Michel Thierry33c88192015-04-08 12:13:33 +0100499 kfree(pd->used_pdes);
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300500fail_bitmap:
Michel Thierry33c88192015-04-08 12:13:33 +0100501 kfree(pd);
502
503 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000504}
505
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300506static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
507{
508 if (px_page(pd)) {
509 cleanup_px(dev, pd);
510 kfree(pd->used_pdes);
511 kfree(pd);
512 }
513}
514
515static void gen8_initialize_pd(struct i915_address_space *vm,
516 struct i915_page_directory *pd)
517{
518 gen8_pde_t scratch_pde;
519
520 scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);
521
522 fill_px(vm->dev, pd, scratch_pde);
523}
524
Michel Thierry6ac18502015-07-29 17:23:46 +0100525static int __pdp_init(struct drm_device *dev,
526 struct i915_page_directory_pointer *pdp)
527{
528 size_t pdpes = I915_PDPES_PER_PDP(dev);
529
530 pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
531 sizeof(unsigned long),
532 GFP_KERNEL);
533 if (!pdp->used_pdpes)
534 return -ENOMEM;
535
536 pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
537 GFP_KERNEL);
538 if (!pdp->page_directory) {
539 kfree(pdp->used_pdpes);
540 /* the PDP might be the statically allocated top level. Keep it
541 * as clean as possible */
542 pdp->used_pdpes = NULL;
543 return -ENOMEM;
544 }
545
546 return 0;
547}
548
549static void __pdp_fini(struct i915_page_directory_pointer *pdp)
550{
551 kfree(pdp->used_pdpes);
552 kfree(pdp->page_directory);
553 pdp->page_directory = NULL;
554}
555
556static void free_pdp(struct drm_device *dev,
557 struct i915_page_directory_pointer *pdp)
558{
559 __pdp_fini(pdp);
560}
561
Ben Widawsky94e409c2013-11-04 22:29:36 -0800562/* Broadwell Page Directory Pointer Descriptors */
John Harrisone85b26d2015-05-29 17:43:56 +0100563static int gen8_write_pdp(struct drm_i915_gem_request *req,
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100564 unsigned entry,
565 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800566{
John Harrisone85b26d2015-05-29 17:43:56 +0100567 struct intel_engine_cs *ring = req->ring;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800568 int ret;
569
570 BUG_ON(entry >= 4);
571
John Harrison5fb9de12015-05-29 17:44:07 +0100572 ret = intel_ring_begin(req, 6);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800573 if (ret)
574 return ret;
575
576 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
577 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100578 intel_ring_emit(ring, upper_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800579 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
580 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100581 intel_ring_emit(ring, lower_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800582 intel_ring_advance(ring);
583
584 return 0;
585}
586
Ben Widawskyeeb94882013-12-06 14:11:10 -0800587static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +0100588 struct drm_i915_gem_request *req)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800589{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800590 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800591
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100592 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300593 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
594
John Harrisone85b26d2015-05-29 17:43:56 +0100595 ret = gen8_write_pdp(req, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800596 if (ret)
597 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800598 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800599
Ben Widawskyeeb94882013-12-06 14:11:10 -0800600 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800601}
602
Ben Widawsky459108b2013-11-02 21:07:23 -0700603static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800604 uint64_t start,
605 uint64_t length,
Ben Widawsky459108b2013-11-02 21:07:23 -0700606 bool use_scratch)
607{
608 struct i915_hw_ppgtt *ppgtt =
609 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100610 struct i915_page_directory_pointer *pdp = &ppgtt->pdp; /* FIXME: 48b */
Michel Thierry07749ef2015-03-16 16:00:54 +0000611 gen8_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800612 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
613 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
614 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky782f1492014-02-20 11:50:33 -0800615 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700616 unsigned last_pte, i;
617
Mika Kuoppalac114f762015-06-25 18:35:13 +0300618 scratch_pte = gen8_pte_encode(px_dma(ppgtt->base.scratch_page),
Ben Widawsky459108b2013-11-02 21:07:23 -0700619 I915_CACHE_LLC, use_scratch);
620
621 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100622 struct i915_page_directory *pd;
623 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000624
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100625 if (WARN_ON(!pdp->page_directory[pdpe]))
Michel Thierry00245262015-06-25 12:59:38 +0100626 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000627
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100628 pd = pdp->page_directory[pdpe];
Ben Widawsky06fda602015-02-24 16:22:36 +0000629
630 if (WARN_ON(!pd->page_table[pde]))
Michel Thierry00245262015-06-25 12:59:38 +0100631 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000632
633 pt = pd->page_table[pde];
634
Mika Kuoppala567047b2015-06-25 18:35:12 +0300635 if (WARN_ON(!px_page(pt)))
Michel Thierry00245262015-06-25 12:59:38 +0100636 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000637
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800638 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000639 if (last_pte > GEN8_PTES)
640 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700641
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300642 pt_vaddr = kmap_px(pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700643
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800644 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700645 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800646 num_entries--;
647 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700648
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300649 kunmap_px(ppgtt, pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700650
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800651 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000652 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800653 pdpe++;
654 pde = 0;
655 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700656 }
657}
658
Ben Widawsky9df15b42013-11-02 21:07:24 -0700659static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
660 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800661 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530662 enum i915_cache_level cache_level, u32 unused)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700663{
664 struct i915_hw_ppgtt *ppgtt =
665 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100666 struct i915_page_directory_pointer *pdp = &ppgtt->pdp; /* FIXME: 48b */
Michel Thierry07749ef2015-03-16 16:00:54 +0000667 gen8_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800668 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
669 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
670 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700671 struct sg_page_iter sg_iter;
672
Chris Wilson6f1cc992013-12-31 15:50:31 +0000673 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700674
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800675 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Ben Widawsky76643602015-01-22 17:01:24 +0000676 if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800677 break;
678
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000679 if (pt_vaddr == NULL) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100680 struct i915_page_directory *pd = pdp->page_directory[pdpe];
Michel Thierryec565b32015-04-08 12:13:23 +0100681 struct i915_page_table *pt = pd->page_table[pde];
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300682 pt_vaddr = kmap_px(pt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000683 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800684
685 pt_vaddr[pte] =
Chris Wilson6f1cc992013-12-31 15:50:31 +0000686 gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
687 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000688 if (++pte == GEN8_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300689 kunmap_px(ppgtt, pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000690 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000691 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800692 pdpe++;
693 pde = 0;
694 }
695 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700696 }
697 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300698
699 if (pt_vaddr)
700 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700701}
702
Michel Thierryf37c0502015-06-10 17:46:39 +0100703static void gen8_free_page_tables(struct drm_device *dev,
704 struct i915_page_directory *pd)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800705{
706 int i;
707
Mika Kuoppala567047b2015-06-25 18:35:12 +0300708 if (!px_page(pd))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800709 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800710
Michel Thierry33c88192015-04-08 12:13:33 +0100711 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000712 if (WARN_ON(!pd->page_table[i]))
713 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800714
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300715 free_pt(dev, pd->page_table[i]);
Ben Widawsky06fda602015-02-24 16:22:36 +0000716 pd->page_table[i] = NULL;
717 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000718}
719
Mika Kuoppala8776f022015-06-30 18:16:40 +0300720static int gen8_init_scratch(struct i915_address_space *vm)
721{
722 struct drm_device *dev = vm->dev;
723
724 vm->scratch_page = alloc_scratch_page(dev);
725 if (IS_ERR(vm->scratch_page))
726 return PTR_ERR(vm->scratch_page);
727
728 vm->scratch_pt = alloc_pt(dev);
729 if (IS_ERR(vm->scratch_pt)) {
730 free_scratch_page(dev, vm->scratch_page);
731 return PTR_ERR(vm->scratch_pt);
732 }
733
734 vm->scratch_pd = alloc_pd(dev);
735 if (IS_ERR(vm->scratch_pd)) {
736 free_pt(dev, vm->scratch_pt);
737 free_scratch_page(dev, vm->scratch_page);
738 return PTR_ERR(vm->scratch_pd);
739 }
740
741 gen8_initialize_pt(vm, vm->scratch_pt);
742 gen8_initialize_pd(vm, vm->scratch_pd);
743
744 return 0;
745}
746
747static void gen8_free_scratch(struct i915_address_space *vm)
748{
749 struct drm_device *dev = vm->dev;
750
751 free_pd(dev, vm->scratch_pd);
752 free_pt(dev, vm->scratch_pt);
753 free_scratch_page(dev, vm->scratch_page);
754}
755
Daniel Vetter061dd492015-04-14 17:35:13 +0200756static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800757{
Daniel Vetter061dd492015-04-14 17:35:13 +0200758 struct i915_hw_ppgtt *ppgtt =
759 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100760 struct i915_page_directory_pointer *pdp = &ppgtt->pdp; /* FIXME: 48b */
761 struct drm_device *dev = ppgtt->base.dev;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800762 int i;
763
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100764 for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
765 if (WARN_ON(!pdp->page_directory[i]))
Ben Widawsky06fda602015-02-24 16:22:36 +0000766 continue;
767
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100768 gen8_free_page_tables(dev, pdp->page_directory[i]);
769 free_pd(dev, pdp->page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800770 }
Michel Thierry69876be2015-04-08 12:13:27 +0100771
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100772 free_pdp(dev, pdp);
773
Mika Kuoppala8776f022015-06-30 18:16:40 +0300774 gen8_free_scratch(vm);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800775}
776
Michel Thierryd7b26332015-04-08 12:13:34 +0100777/**
778 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100779 * @vm: Master vm structure.
780 * @pd: Page directory for this address range.
Michel Thierryd7b26332015-04-08 12:13:34 +0100781 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100782 * @length: Size of the allocations.
Michel Thierryd7b26332015-04-08 12:13:34 +0100783 * @new_pts: Bitmap set by function with new allocations. Likely used by the
784 * caller to free on error.
785 *
786 * Allocate the required number of page tables. Extremely similar to
787 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
788 * the page directory boundary (instead of the page directory pointer). That
789 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
790 * possible, and likely that the caller will need to use multiple calls of this
791 * function to achieve the appropriate allocation.
792 *
793 * Return: 0 if success; negative error code otherwise.
794 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100795static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
Michel Thierrye5815a22015-04-08 12:13:32 +0100796 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +0100797 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +0100798 uint64_t length,
799 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000800{
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100801 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100802 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100803 uint64_t temp;
804 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000805
Michel Thierryd7b26332015-04-08 12:13:34 +0100806 gen8_for_each_pde(pt, pd, start, length, temp, pde) {
807 /* Don't reallocate page tables */
Michel Thierry6ac18502015-07-29 17:23:46 +0100808 if (test_bit(pde, pd->used_pdes)) {
Michel Thierryd7b26332015-04-08 12:13:34 +0100809 /* Scratch is never allocated this way */
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100810 WARN_ON(pt == vm->scratch_pt);
Michel Thierryd7b26332015-04-08 12:13:34 +0100811 continue;
812 }
813
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300814 pt = alloc_pt(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +0100815 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +0000816 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100817
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100818 gen8_initialize_pt(vm, pt);
Michel Thierryd7b26332015-04-08 12:13:34 +0100819 pd->page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +0300820 __set_bit(pde, new_pts);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000821 }
822
823 return 0;
824
825unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100826 for_each_set_bit(pde, new_pts, I915_PDES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300827 free_pt(dev, pd->page_table[pde]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000828
829 return -ENOMEM;
830}
831
Michel Thierryd7b26332015-04-08 12:13:34 +0100832/**
833 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100834 * @vm: Master vm structure.
Michel Thierryd7b26332015-04-08 12:13:34 +0100835 * @pdp: Page directory pointer for this address range.
836 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100837 * @length: Size of the allocations.
838 * @new_pds: Bitmap set by function with new allocations. Likely used by the
Michel Thierryd7b26332015-04-08 12:13:34 +0100839 * caller to free on error.
840 *
841 * Allocate the required number of page directories starting at the pde index of
842 * @start, and ending at the pde index @start + @length. This function will skip
843 * over already allocated page directories within the range, and only allocate
844 * new ones, setting the appropriate pointer within the pdp as well as the
845 * correct position in the bitmap @new_pds.
846 *
847 * The function will only allocate the pages within the range for a give page
848 * directory pointer. In other words, if @start + @length straddles a virtually
849 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
850 * required by the caller, This is not currently possible, and the BUG in the
851 * code will prevent it.
852 *
853 * Return: 0 if success; negative error code otherwise.
854 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100855static int
856gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
857 struct i915_page_directory_pointer *pdp,
858 uint64_t start,
859 uint64_t length,
860 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800861{
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100862 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100863 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +0100864 uint64_t temp;
865 uint32_t pdpe;
Michel Thierry6ac18502015-07-29 17:23:46 +0100866 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800867
Michel Thierry6ac18502015-07-29 17:23:46 +0100868 WARN_ON(!bitmap_empty(new_pds, pdpes));
Michel Thierryd7b26332015-04-08 12:13:34 +0100869
Michel Thierryd7b26332015-04-08 12:13:34 +0100870 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
Michel Thierry6ac18502015-07-29 17:23:46 +0100871 if (test_bit(pdpe, pdp->used_pdpes))
Michel Thierryd7b26332015-04-08 12:13:34 +0100872 continue;
Michel Thierry33c88192015-04-08 12:13:33 +0100873
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300874 pd = alloc_pd(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +0100875 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000876 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +0100877
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100878 gen8_initialize_pd(vm, pd);
Michel Thierryd7b26332015-04-08 12:13:34 +0100879 pdp->page_directory[pdpe] = pd;
Mika Kuoppala966082c2015-06-25 18:35:19 +0300880 __set_bit(pdpe, new_pds);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000881 }
882
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800883 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000884
885unwind_out:
Michel Thierry6ac18502015-07-29 17:23:46 +0100886 for_each_set_bit(pdpe, new_pds, pdpes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300887 free_pd(dev, pdp->page_directory[pdpe]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000888
889 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800890}
891
Michel Thierryd7b26332015-04-08 12:13:34 +0100892static void
Michel Thierry6ac18502015-07-29 17:23:46 +0100893free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long **new_pts,
894 uint32_t pdpes)
Michel Thierryd7b26332015-04-08 12:13:34 +0100895{
896 int i;
897
Michel Thierry6ac18502015-07-29 17:23:46 +0100898 for (i = 0; i < pdpes; i++)
Michel Thierryd7b26332015-04-08 12:13:34 +0100899 kfree(new_pts[i]);
900 kfree(new_pts);
901 kfree(new_pds);
902}
903
904/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
905 * of these are based on the number of PDPEs in the system.
906 */
907static
908int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
Michel Thierry6ac18502015-07-29 17:23:46 +0100909 unsigned long ***new_pts,
910 uint32_t pdpes)
Michel Thierryd7b26332015-04-08 12:13:34 +0100911{
912 int i;
913 unsigned long *pds;
914 unsigned long **pts;
915
Michel Thierry6ac18502015-07-29 17:23:46 +0100916 pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_KERNEL);
Michel Thierryd7b26332015-04-08 12:13:34 +0100917 if (!pds)
918 return -ENOMEM;
919
Michel Thierry6ac18502015-07-29 17:23:46 +0100920 pts = kcalloc(pdpes, sizeof(unsigned long *), GFP_KERNEL);
Michel Thierryd7b26332015-04-08 12:13:34 +0100921 if (!pts) {
922 kfree(pds);
923 return -ENOMEM;
924 }
925
Michel Thierry6ac18502015-07-29 17:23:46 +0100926 for (i = 0; i < pdpes; i++) {
Michel Thierryd7b26332015-04-08 12:13:34 +0100927 pts[i] = kcalloc(BITS_TO_LONGS(I915_PDES),
928 sizeof(unsigned long), GFP_KERNEL);
929 if (!pts[i])
930 goto err_out;
931 }
932
933 *new_pds = pds;
934 *new_pts = pts;
935
936 return 0;
937
938err_out:
Michel Thierry6ac18502015-07-29 17:23:46 +0100939 free_gen8_temp_bitmaps(pds, pts, pdpes);
Michel Thierryd7b26332015-04-08 12:13:34 +0100940 return -ENOMEM;
941}
942
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +0300943/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
944 * the page table structures, we mark them dirty so that
945 * context switching/execlist queuing code takes extra steps
946 * to ensure that tlbs are flushed.
947 */
948static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
949{
950 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
951}
952
Michel Thierrye5815a22015-04-08 12:13:32 +0100953static int gen8_alloc_va_range(struct i915_address_space *vm,
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100954 uint64_t start, uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800955{
Michel Thierrye5815a22015-04-08 12:13:32 +0100956 struct i915_hw_ppgtt *ppgtt =
957 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryd7b26332015-04-08 12:13:34 +0100958 unsigned long *new_page_dirs, **new_page_tables;
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100959 struct drm_device *dev = vm->dev;
960 struct i915_page_directory_pointer *pdp = &ppgtt->pdp; /* FIXME: 48b */
Michel Thierry5441f0c2015-04-08 12:13:28 +0100961 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100962 const uint64_t orig_start = start;
963 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100964 uint64_t temp;
965 uint32_t pdpe;
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100966 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800967 int ret;
968
Michel Thierryd7b26332015-04-08 12:13:34 +0100969 /* Wrap is never okay since we can only represent 48b, and we don't
970 * actually use the other side of the canonical address space.
971 */
972 if (WARN_ON(start + length < start))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +0300973 return -ENODEV;
974
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100975 if (WARN_ON(start + length > vm->total))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +0300976 return -ENODEV;
Michel Thierryd7b26332015-04-08 12:13:34 +0100977
Michel Thierry6ac18502015-07-29 17:23:46 +0100978 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800979 if (ret)
980 return ret;
981
Michel Thierryd7b26332015-04-08 12:13:34 +0100982 /* Do the allocations first so we can easily bail out */
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100983 ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
984 new_page_dirs);
Michel Thierryd7b26332015-04-08 12:13:34 +0100985 if (ret) {
Michel Thierry6ac18502015-07-29 17:23:46 +0100986 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables, pdpes);
Michel Thierryd7b26332015-04-08 12:13:34 +0100987 return ret;
988 }
989
990 /* For every page directory referenced, allocate page tables */
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100991 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
992 ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
Michel Thierryd7b26332015-04-08 12:13:34 +0100993 new_page_tables[pdpe]);
Michel Thierry5441f0c2015-04-08 12:13:28 +0100994 if (ret)
995 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100996 }
997
Michel Thierry33c88192015-04-08 12:13:33 +0100998 start = orig_start;
999 length = orig_length;
1000
Michel Thierryd7b26332015-04-08 12:13:34 +01001001 /* Allocations have completed successfully, so set the bitmaps, and do
1002 * the mappings. */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001003 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001004 gen8_pde_t *const page_directory = kmap_px(pd);
Michel Thierry33c88192015-04-08 12:13:33 +01001005 struct i915_page_table *pt;
Michel Thierry09120d42015-07-29 17:23:45 +01001006 uint64_t pd_len = length;
Michel Thierry33c88192015-04-08 12:13:33 +01001007 uint64_t pd_start = start;
1008 uint32_t pde;
1009
Michel Thierryd7b26332015-04-08 12:13:34 +01001010 /* Every pd should be allocated, we just did that above. */
1011 WARN_ON(!pd);
1012
1013 gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
1014 /* Same reasoning as pd */
1015 WARN_ON(!pt);
1016 WARN_ON(!pd_len);
1017 WARN_ON(!gen8_pte_count(pd_start, pd_len));
1018
1019 /* Set our used ptes within the page table */
1020 bitmap_set(pt->used_ptes,
1021 gen8_pte_index(pd_start),
1022 gen8_pte_count(pd_start, pd_len));
1023
1024 /* Our pde is now pointing to the pagetable, pt */
Mika Kuoppala966082c2015-06-25 18:35:19 +03001025 __set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +01001026
1027 /* Map the PDE to the page table */
Mika Kuoppalafe36f552015-06-25 18:35:16 +03001028 page_directory[pde] = gen8_pde_encode(px_dma(pt),
1029 I915_CACHE_LLC);
Michel Thierryd7b26332015-04-08 12:13:34 +01001030
1031 /* NB: We haven't yet mapped ptes to pages. At this
1032 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +01001033 }
Michel Thierryd7b26332015-04-08 12:13:34 +01001034
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001035 kunmap_px(ppgtt, page_directory);
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001036 __set_bit(pdpe, pdp->used_pdpes);
Michel Thierry33c88192015-04-08 12:13:33 +01001037 }
1038
Michel Thierry6ac18502015-07-29 17:23:46 +01001039 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables, pdpes);
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +03001040 mark_tlbs_dirty(ppgtt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001041 return 0;
1042
1043err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001044 while (pdpe--) {
1045 for_each_set_bit(temp, new_page_tables[pdpe], I915_PDES)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001046 free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001047 }
1048
Michel Thierry6ac18502015-07-29 17:23:46 +01001049 for_each_set_bit(pdpe, new_page_dirs, pdpes)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001050 free_pd(dev, pdp->page_directory[pdpe]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001051
Michel Thierry6ac18502015-07-29 17:23:46 +01001052 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables, pdpes);
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +03001053 mark_tlbs_dirty(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001054 return ret;
1055}
1056
Daniel Vettereb0b44a2015-03-18 14:47:59 +01001057/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001058 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
1059 * with a net effect resembling a 2-level page table in normal x86 terms. Each
1060 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
1061 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -08001062 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001063 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001064static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -08001065{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001066 int ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001067
Mika Kuoppala8776f022015-06-30 18:16:40 +03001068 ret = gen8_init_scratch(&ppgtt->base);
1069 if (ret)
1070 return ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001071
Michel Thierryd7b26332015-04-08 12:13:34 +01001072 ppgtt->base.start = 0;
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001073 ppgtt->base.total = 1ULL << 32;
Michel Thierry501fd702015-05-29 14:15:05 +01001074 if (IS_ENABLED(CONFIG_X86_32))
1075 /* While we have a proliferation of size_t variables
1076 * we cannot represent the full ppgtt size on 32bit,
1077 * so limit it to the same size as the GGTT (currently
1078 * 2GiB).
1079 */
1080 ppgtt->base.total = to_i915(ppgtt->base.dev)->gtt.base.total;
Michel Thierryd7b26332015-04-08 12:13:34 +01001081 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001082 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
Michel Thierryd7b26332015-04-08 12:13:34 +01001083 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Daniel Vetterc7e16f22015-04-14 17:35:11 +02001084 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001085 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1086 ppgtt->base.bind_vma = ppgtt_bind_vma;
Michel Thierryd7b26332015-04-08 12:13:34 +01001087
1088 ppgtt->switch_mm = gen8_mm_switch;
1089
Michel Thierry6ac18502015-07-29 17:23:46 +01001090 ret = __pdp_init(false, &ppgtt->pdp);
1091
1092 if (ret)
1093 goto free_scratch;
1094
Michel Thierryd7b26332015-04-08 12:13:34 +01001095 return 0;
Michel Thierry6ac18502015-07-29 17:23:46 +01001096
1097free_scratch:
1098 gen8_free_scratch(&ppgtt->base);
1099 return ret;
Michel Thierryd7b26332015-04-08 12:13:34 +01001100}
1101
Ben Widawsky87d60b62013-12-06 14:11:29 -08001102static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1103{
Ben Widawsky87d60b62013-12-06 14:11:29 -08001104 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +01001105 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +00001106 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001107 uint32_t pd_entry;
Michel Thierry09942c62015-04-08 12:13:30 +01001108 uint32_t pte, pde, temp;
1109 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001110
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001111 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1112 I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001113
Michel Thierry09942c62015-04-08 12:13:30 +01001114 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001115 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +00001116 gen6_pte_t *pt_vaddr;
Mika Kuoppala567047b2015-06-25 18:35:12 +03001117 const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
Michel Thierry09942c62015-04-08 12:13:30 +01001118 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001119 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
1120
1121 if (pd_entry != expected)
1122 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
1123 pde,
1124 pd_entry,
1125 expected);
1126 seq_printf(m, "\tPDE: %x\n", pd_entry);
1127
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001128 pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);
1129
Michel Thierry07749ef2015-03-16 16:00:54 +00001130 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001131 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +00001132 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -08001133 (pte * PAGE_SIZE);
1134 int i;
1135 bool found = false;
1136 for (i = 0; i < 4; i++)
1137 if (pt_vaddr[pte + i] != scratch_pte)
1138 found = true;
1139 if (!found)
1140 continue;
1141
1142 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1143 for (i = 0; i < 4; i++) {
1144 if (pt_vaddr[pte + i] != scratch_pte)
1145 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1146 else
1147 seq_puts(m, " SCRATCH ");
1148 }
1149 seq_puts(m, "\n");
1150 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001151 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001152 }
1153}
1154
Ben Widawsky678d96f2015-03-16 16:00:56 +00001155/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001156static void gen6_write_pde(struct i915_page_directory *pd,
1157 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001158{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001159 /* Caller needs to make sure the write completes if necessary */
1160 struct i915_hw_ppgtt *ppgtt =
1161 container_of(pd, struct i915_hw_ppgtt, pd);
1162 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001163
Mika Kuoppala567047b2015-06-25 18:35:12 +03001164 pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
Ben Widawsky678d96f2015-03-16 16:00:56 +00001165 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001166
Ben Widawsky678d96f2015-03-16 16:00:56 +00001167 writel(pd_entry, ppgtt->pd_addr + pde);
1168}
Ben Widawsky61973492013-04-08 18:43:54 -07001169
Ben Widawsky678d96f2015-03-16 16:00:56 +00001170/* Write all the page tables found in the ppgtt structure to incrementing page
1171 * directories. */
1172static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001173 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001174 uint32_t start, uint32_t length)
1175{
Michel Thierryec565b32015-04-08 12:13:23 +01001176 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001177 uint32_t pde, temp;
1178
1179 gen6_for_each_pde(pt, pd, start, length, temp, pde)
1180 gen6_write_pde(pd, pde, pt);
1181
1182 /* Make sure write is complete before other code can use this page
1183 * table. Also require for WC mapped PTEs */
1184 readl(dev_priv->gtt.gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001185}
1186
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001187static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001188{
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001189 BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001190
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001191 return (ppgtt->pd.base.ggtt_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001192}
Ben Widawsky61973492013-04-08 18:43:54 -07001193
Ben Widawsky90252e52013-12-06 14:11:12 -08001194static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001195 struct drm_i915_gem_request *req)
Ben Widawsky90252e52013-12-06 14:11:12 -08001196{
John Harrisone85b26d2015-05-29 17:43:56 +01001197 struct intel_engine_cs *ring = req->ring;
Ben Widawsky90252e52013-12-06 14:11:12 -08001198 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001199
Ben Widawsky90252e52013-12-06 14:11:12 -08001200 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001201 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001202 if (ret)
1203 return ret;
1204
John Harrison5fb9de12015-05-29 17:44:07 +01001205 ret = intel_ring_begin(req, 6);
Ben Widawsky90252e52013-12-06 14:11:12 -08001206 if (ret)
1207 return ret;
1208
1209 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1210 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1211 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1212 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1213 intel_ring_emit(ring, get_pd_offset(ppgtt));
1214 intel_ring_emit(ring, MI_NOOP);
1215 intel_ring_advance(ring);
1216
1217 return 0;
1218}
1219
Yu Zhang71ba2d62015-02-10 19:05:54 +08001220static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001221 struct drm_i915_gem_request *req)
Yu Zhang71ba2d62015-02-10 19:05:54 +08001222{
John Harrisone85b26d2015-05-29 17:43:56 +01001223 struct intel_engine_cs *ring = req->ring;
Yu Zhang71ba2d62015-02-10 19:05:54 +08001224 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1225
1226 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1227 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1228 return 0;
1229}
1230
Ben Widawsky48a10382013-12-06 14:11:11 -08001231static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001232 struct drm_i915_gem_request *req)
Ben Widawsky48a10382013-12-06 14:11:11 -08001233{
John Harrisone85b26d2015-05-29 17:43:56 +01001234 struct intel_engine_cs *ring = req->ring;
Ben Widawsky48a10382013-12-06 14:11:11 -08001235 int ret;
1236
Ben Widawsky48a10382013-12-06 14:11:11 -08001237 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001238 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky48a10382013-12-06 14:11:11 -08001239 if (ret)
1240 return ret;
1241
John Harrison5fb9de12015-05-29 17:44:07 +01001242 ret = intel_ring_begin(req, 6);
Ben Widawsky48a10382013-12-06 14:11:11 -08001243 if (ret)
1244 return ret;
1245
1246 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1247 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1248 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1249 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1250 intel_ring_emit(ring, get_pd_offset(ppgtt));
1251 intel_ring_emit(ring, MI_NOOP);
1252 intel_ring_advance(ring);
1253
Ben Widawsky90252e52013-12-06 14:11:12 -08001254 /* XXX: RCS is the only one to auto invalidate the TLBs? */
1255 if (ring->id != RCS) {
John Harrisona84c3ae2015-05-29 17:43:57 +01001256 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001257 if (ret)
1258 return ret;
1259 }
1260
Ben Widawsky48a10382013-12-06 14:11:11 -08001261 return 0;
1262}
1263
Ben Widawskyeeb94882013-12-06 14:11:10 -08001264static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001265 struct drm_i915_gem_request *req)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001266{
John Harrisone85b26d2015-05-29 17:43:56 +01001267 struct intel_engine_cs *ring = req->ring;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001268 struct drm_device *dev = ppgtt->base.dev;
1269 struct drm_i915_private *dev_priv = dev->dev_private;
1270
Ben Widawsky48a10382013-12-06 14:11:11 -08001271
Ben Widawskyeeb94882013-12-06 14:11:10 -08001272 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1273 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1274
1275 POSTING_READ(RING_PP_DIR_DCLV(ring));
1276
1277 return 0;
1278}
1279
Daniel Vetter82460d92014-08-06 20:19:53 +02001280static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001281{
Ben Widawskyeeb94882013-12-06 14:11:10 -08001282 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001283 struct intel_engine_cs *ring;
Daniel Vetter82460d92014-08-06 20:19:53 +02001284 int j;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001285
1286 for_each_ring(ring, dev_priv, j) {
1287 I915_WRITE(RING_MODE_GEN7(ring),
1288 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001289 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001290}
1291
Daniel Vetter82460d92014-08-06 20:19:53 +02001292static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001293{
Jani Nikula50227e12014-03-31 14:27:21 +03001294 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001295 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001296 uint32_t ecochk, ecobits;
1297 int i;
1298
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001299 ecobits = I915_READ(GAC_ECO_BITS);
1300 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1301
1302 ecochk = I915_READ(GAM_ECOCHK);
1303 if (IS_HASWELL(dev)) {
1304 ecochk |= ECOCHK_PPGTT_WB_HSW;
1305 } else {
1306 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1307 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1308 }
1309 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001310
Ben Widawsky61973492013-04-08 18:43:54 -07001311 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001312 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001313 I915_WRITE(RING_MODE_GEN7(ring),
1314 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001315 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001316}
1317
Daniel Vetter82460d92014-08-06 20:19:53 +02001318static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001319{
Jani Nikula50227e12014-03-31 14:27:21 +03001320 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001321 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001322
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001323 ecobits = I915_READ(GAC_ECO_BITS);
1324 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1325 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001326
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001327 gab_ctl = I915_READ(GAB_CTL);
1328 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001329
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001330 ecochk = I915_READ(GAM_ECOCHK);
1331 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001332
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001333 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001334}
1335
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001336/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001337static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001338 uint64_t start,
1339 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001340 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001341{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001342 struct i915_hw_ppgtt *ppgtt =
1343 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001344 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001345 unsigned first_entry = start >> PAGE_SHIFT;
1346 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001347 unsigned act_pt = first_entry / GEN6_PTES;
1348 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001349 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001350
Mika Kuoppalac114f762015-06-25 18:35:13 +03001351 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1352 I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001353
Daniel Vetter7bddb012012-02-09 17:15:47 +01001354 while (num_entries) {
1355 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001356 if (last_pte > GEN6_PTES)
1357 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001358
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001359 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001360
1361 for (i = first_pte; i < last_pte; i++)
1362 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001363
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001364 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001365
Daniel Vetter7bddb012012-02-09 17:15:47 +01001366 num_entries -= last_pte - first_pte;
1367 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001368 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001369 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001370}
1371
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001372static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001373 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001374 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301375 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001376{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001377 struct i915_hw_ppgtt *ppgtt =
1378 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001379 gen6_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -08001380 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001381 unsigned act_pt = first_entry / GEN6_PTES;
1382 unsigned act_pte = first_entry % GEN6_PTES;
Imre Deak6e995e22013-02-18 19:28:04 +02001383 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001384
Chris Wilsoncc797142013-12-31 15:50:30 +00001385 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001386 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001387 if (pt_vaddr == NULL)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001388 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001389
Chris Wilsoncc797142013-12-31 15:50:30 +00001390 pt_vaddr[act_pte] =
1391 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +05301392 cache_level, true, flags);
1393
Michel Thierry07749ef2015-03-16 16:00:54 +00001394 if (++act_pte == GEN6_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001395 kunmap_px(ppgtt, pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001396 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001397 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001398 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001399 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001400 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001401 if (pt_vaddr)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001402 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001403}
1404
Ben Widawsky678d96f2015-03-16 16:00:56 +00001405static int gen6_alloc_va_range(struct i915_address_space *vm,
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001406 uint64_t start_in, uint64_t length_in)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001407{
Michel Thierry4933d512015-03-24 15:46:22 +00001408 DECLARE_BITMAP(new_page_tables, I915_PDES);
1409 struct drm_device *dev = vm->dev;
1410 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001411 struct i915_hw_ppgtt *ppgtt =
1412 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryec565b32015-04-08 12:13:23 +01001413 struct i915_page_table *pt;
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001414 uint32_t start, length, start_save, length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001415 uint32_t pde, temp;
Michel Thierry4933d512015-03-24 15:46:22 +00001416 int ret;
1417
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001418 if (WARN_ON(start_in + length_in > ppgtt->base.total))
1419 return -ENODEV;
1420
1421 start = start_save = start_in;
1422 length = length_save = length_in;
Michel Thierry4933d512015-03-24 15:46:22 +00001423
1424 bitmap_zero(new_page_tables, I915_PDES);
1425
1426 /* The allocation is done in two stages so that we can bail out with
1427 * minimal amount of pain. The first stage finds new page tables that
1428 * need allocation. The second stage marks use ptes within the page
1429 * tables.
1430 */
1431 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001432 if (pt != vm->scratch_pt) {
Michel Thierry4933d512015-03-24 15:46:22 +00001433 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1434 continue;
1435 }
1436
1437 /* We've already allocated a page table */
1438 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1439
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001440 pt = alloc_pt(dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001441 if (IS_ERR(pt)) {
1442 ret = PTR_ERR(pt);
1443 goto unwind_out;
1444 }
1445
1446 gen6_initialize_pt(vm, pt);
1447
1448 ppgtt->pd.page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001449 __set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001450 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001451 }
1452
1453 start = start_save;
1454 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001455
1456 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1457 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1458
1459 bitmap_zero(tmp_bitmap, GEN6_PTES);
1460 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1461 gen6_pte_count(start, length));
1462
Mika Kuoppala966082c2015-06-25 18:35:19 +03001463 if (__test_and_clear_bit(pde, new_page_tables))
Michel Thierry4933d512015-03-24 15:46:22 +00001464 gen6_write_pde(&ppgtt->pd, pde, pt);
1465
Michel Thierry72744cb2015-03-24 15:46:23 +00001466 trace_i915_page_table_entry_map(vm, pde, pt,
1467 gen6_pte_index(start),
1468 gen6_pte_count(start, length),
1469 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001470 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001471 GEN6_PTES);
1472 }
1473
Michel Thierry4933d512015-03-24 15:46:22 +00001474 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1475
1476 /* Make sure write is complete before other code can use this page
1477 * table. Also require for WC mapped PTEs */
1478 readl(dev_priv->gtt.gsm);
1479
Ben Widawsky563222a2015-03-19 12:53:28 +00001480 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001481 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001482
1483unwind_out:
1484 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001485 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001486
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001487 ppgtt->pd.page_table[pde] = vm->scratch_pt;
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001488 free_pt(vm->dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001489 }
1490
1491 mark_tlbs_dirty(ppgtt);
1492 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001493}
1494
Mika Kuoppala8776f022015-06-30 18:16:40 +03001495static int gen6_init_scratch(struct i915_address_space *vm)
1496{
1497 struct drm_device *dev = vm->dev;
1498
1499 vm->scratch_page = alloc_scratch_page(dev);
1500 if (IS_ERR(vm->scratch_page))
1501 return PTR_ERR(vm->scratch_page);
1502
1503 vm->scratch_pt = alloc_pt(dev);
1504 if (IS_ERR(vm->scratch_pt)) {
1505 free_scratch_page(dev, vm->scratch_page);
1506 return PTR_ERR(vm->scratch_pt);
1507 }
1508
1509 gen6_initialize_pt(vm, vm->scratch_pt);
1510
1511 return 0;
1512}
1513
1514static void gen6_free_scratch(struct i915_address_space *vm)
1515{
1516 struct drm_device *dev = vm->dev;
1517
1518 free_pt(dev, vm->scratch_pt);
1519 free_scratch_page(dev, vm->scratch_page);
1520}
1521
Daniel Vetter061dd492015-04-14 17:35:13 +02001522static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08001523{
Daniel Vetter061dd492015-04-14 17:35:13 +02001524 struct i915_hw_ppgtt *ppgtt =
1525 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry09942c62015-04-08 12:13:30 +01001526 struct i915_page_table *pt;
1527 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001528
Daniel Vetter061dd492015-04-14 17:35:13 +02001529 drm_mm_remove_node(&ppgtt->node);
1530
Michel Thierry09942c62015-04-08 12:13:30 +01001531 gen6_for_all_pdes(pt, ppgtt, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001532 if (pt != vm->scratch_pt)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001533 free_pt(ppgtt->base.dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001534 }
1535
Mika Kuoppala8776f022015-06-30 18:16:40 +03001536 gen6_free_scratch(vm);
Daniel Vetter3440d262013-01-24 13:49:56 -08001537}
1538
Ben Widawskyb1465202014-02-19 22:05:49 -08001539static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001540{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001541 struct i915_address_space *vm = &ppgtt->base;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001542 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001543 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001544 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001545 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001546
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001547 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1548 * allocator works in address space sizes, so it's multiplied by page
1549 * size. We allocate at the top of the GTT to avoid fragmentation.
1550 */
1551 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Michel Thierry4933d512015-03-24 15:46:22 +00001552
Mika Kuoppala8776f022015-06-30 18:16:40 +03001553 ret = gen6_init_scratch(vm);
1554 if (ret)
1555 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00001556
Ben Widawskye3cc1992013-12-06 14:11:08 -08001557alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001558 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1559 &ppgtt->node, GEN6_PD_SIZE,
1560 GEN6_PD_ALIGN, 0,
1561 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07001562 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001563 if (ret == -ENOSPC && !retried) {
1564 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1565 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02001566 I915_CACHE_NONE,
1567 0, dev_priv->gtt.base.total,
1568 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001569 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001570 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001571
1572 retried = true;
1573 goto alloc;
1574 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001575
Ben Widawskyc8c26622015-01-22 17:01:25 +00001576 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001577 goto err_out;
1578
Ben Widawskyc8c26622015-01-22 17:01:25 +00001579
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001580 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
1581 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001582
Ben Widawskyc8c26622015-01-22 17:01:25 +00001583 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001584
1585err_out:
Mika Kuoppala8776f022015-06-30 18:16:40 +03001586 gen6_free_scratch(vm);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001587 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08001588}
1589
Ben Widawskyb1465202014-02-19 22:05:49 -08001590static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1591{
kbuild test robot2f2cf682015-03-27 19:26:35 +08001592 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08001593}
1594
Michel Thierry4933d512015-03-24 15:46:22 +00001595static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
1596 uint64_t start, uint64_t length)
1597{
Michel Thierryec565b32015-04-08 12:13:23 +01001598 struct i915_page_table *unused;
Michel Thierry4933d512015-03-24 15:46:22 +00001599 uint32_t pde, temp;
1600
1601 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001602 ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
Michel Thierry4933d512015-03-24 15:46:22 +00001603}
1604
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001605static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08001606{
1607 struct drm_device *dev = ppgtt->base.dev;
1608 struct drm_i915_private *dev_priv = dev->dev_private;
1609 int ret;
1610
1611 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08001612 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001613 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08001614 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08001615 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08001616 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001617 ppgtt->switch_mm = gen7_mm_switch;
1618 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001619 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001620
Yu Zhang71ba2d62015-02-10 19:05:54 +08001621 if (intel_vgpu_active(dev))
1622 ppgtt->switch_mm = vgpu_mm_switch;
1623
Ben Widawskyb1465202014-02-19 22:05:49 -08001624 ret = gen6_ppgtt_alloc(ppgtt);
1625 if (ret)
1626 return ret;
1627
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001628 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001629 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1630 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001631 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1632 ppgtt->base.bind_vma = ppgtt_bind_vma;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001633 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f6f2013-11-25 09:54:34 -08001634 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01001635 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08001636 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001637
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001638 ppgtt->pd.base.ggtt_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00001639 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001640
Ben Widawsky678d96f2015-03-16 16:00:56 +00001641 ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001642 ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001643
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001644 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001645
Ben Widawsky678d96f2015-03-16 16:00:56 +00001646 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
1647
Thierry Reding440fd522015-01-23 09:05:06 +01001648 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001649 ppgtt->node.size >> 20,
1650 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001651
Daniel Vetterfa76da32014-08-06 20:19:54 +02001652 DRM_DEBUG("Adding PPGTT at offset %x\n",
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001653 ppgtt->pd.base.ggtt_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001654
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001655 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001656}
1657
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001658static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001659{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001660 ppgtt->base.dev = dev;
Daniel Vetter3440d262013-01-24 13:49:56 -08001661
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001662 if (INTEL_INFO(dev)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001663 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001664 else
Michel Thierryd7b26332015-04-08 12:13:34 +01001665 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001666}
Mika Kuoppalac114f762015-06-25 18:35:13 +03001667
Daniel Vetterfa76da32014-08-06 20:19:54 +02001668int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1669{
1670 struct drm_i915_private *dev_priv = dev->dev_private;
1671 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001672
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001673 ret = __hw_ppgtt_init(dev, ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001674 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001675 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001676 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1677 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001678 i915_init_vm(dev_priv, &ppgtt->base);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001679 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001680
1681 return ret;
1682}
1683
Daniel Vetter82460d92014-08-06 20:19:53 +02001684int i915_ppgtt_init_hw(struct drm_device *dev)
1685{
Thomas Daniel671b50132014-08-20 16:24:50 +01001686 /* In the case of execlists, PPGTT is enabled by the context descriptor
1687 * and the PDPs are contained within the context itself. We don't
1688 * need to do anything here. */
1689 if (i915.enable_execlists)
1690 return 0;
1691
Daniel Vetter82460d92014-08-06 20:19:53 +02001692 if (!USES_PPGTT(dev))
1693 return 0;
1694
1695 if (IS_GEN6(dev))
1696 gen6_ppgtt_enable(dev);
1697 else if (IS_GEN7(dev))
1698 gen7_ppgtt_enable(dev);
1699 else if (INTEL_INFO(dev)->gen >= 8)
1700 gen8_ppgtt_enable(dev);
1701 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01001702 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02001703
John Harrison4ad2fd82015-06-18 13:11:20 +01001704 return 0;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001705}
John Harrison4ad2fd82015-06-18 13:11:20 +01001706
John Harrisonb3dd6b92015-05-29 17:43:40 +01001707int i915_ppgtt_init_ring(struct drm_i915_gem_request *req)
John Harrison4ad2fd82015-06-18 13:11:20 +01001708{
John Harrisonb3dd6b92015-05-29 17:43:40 +01001709 struct drm_i915_private *dev_priv = req->ring->dev->dev_private;
John Harrison4ad2fd82015-06-18 13:11:20 +01001710 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1711
1712 if (i915.enable_execlists)
1713 return 0;
1714
1715 if (!ppgtt)
1716 return 0;
1717
John Harrisone85b26d2015-05-29 17:43:56 +01001718 return ppgtt->switch_mm(ppgtt, req);
John Harrison4ad2fd82015-06-18 13:11:20 +01001719}
1720
Daniel Vetter4d884702014-08-06 15:04:47 +02001721struct i915_hw_ppgtt *
1722i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
1723{
1724 struct i915_hw_ppgtt *ppgtt;
1725 int ret;
1726
1727 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1728 if (!ppgtt)
1729 return ERR_PTR(-ENOMEM);
1730
1731 ret = i915_ppgtt_init(dev, ppgtt);
1732 if (ret) {
1733 kfree(ppgtt);
1734 return ERR_PTR(ret);
1735 }
1736
1737 ppgtt->file_priv = fpriv;
1738
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001739 trace_i915_ppgtt_create(&ppgtt->base);
1740
Daniel Vetter4d884702014-08-06 15:04:47 +02001741 return ppgtt;
1742}
1743
Daniel Vetteree960be2014-08-06 15:04:45 +02001744void i915_ppgtt_release(struct kref *kref)
1745{
1746 struct i915_hw_ppgtt *ppgtt =
1747 container_of(kref, struct i915_hw_ppgtt, ref);
1748
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001749 trace_i915_ppgtt_release(&ppgtt->base);
1750
Daniel Vetteree960be2014-08-06 15:04:45 +02001751 /* vmas should already be unbound */
1752 WARN_ON(!list_empty(&ppgtt->base.active_list));
1753 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
1754
Daniel Vetter19dd1202014-08-06 15:04:55 +02001755 list_del(&ppgtt->base.global_link);
1756 drm_mm_takedown(&ppgtt->base.mm);
1757
Daniel Vetteree960be2014-08-06 15:04:45 +02001758 ppgtt->base.cleanup(&ppgtt->base);
1759 kfree(ppgtt);
1760}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001761
Ben Widawskya81cc002013-01-18 12:30:31 -08001762extern int intel_iommu_gfx_mapped;
1763/* Certain Gen5 chipsets require require idling the GPU before
1764 * unmapping anything from the GTT when VT-d is enabled.
1765 */
Daniel Vetter2c642b02015-04-14 17:35:26 +02001766static bool needs_idle_maps(struct drm_device *dev)
Ben Widawskya81cc002013-01-18 12:30:31 -08001767{
1768#ifdef CONFIG_INTEL_IOMMU
1769 /* Query intel_iommu to see if we need the workaround. Presumably that
1770 * was loaded first.
1771 */
1772 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
1773 return true;
1774#endif
1775 return false;
1776}
1777
Ben Widawsky5c042282011-10-17 15:51:55 -07001778static bool do_idling(struct drm_i915_private *dev_priv)
1779{
1780 bool ret = dev_priv->mm.interruptible;
1781
Ben Widawskya81cc002013-01-18 12:30:31 -08001782 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001783 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001784 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001785 DRM_ERROR("Couldn't idle GPU\n");
1786 /* Wait a bit, in hopes it avoids the hang */
1787 udelay(10);
1788 }
1789 }
1790
1791 return ret;
1792}
1793
1794static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
1795{
Ben Widawskya81cc002013-01-18 12:30:31 -08001796 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07001797 dev_priv->mm.interruptible = interruptible;
1798}
1799
Ben Widawsky828c7902013-10-16 09:21:30 -07001800void i915_check_and_clear_faults(struct drm_device *dev)
1801{
1802 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001803 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07001804 int i;
1805
1806 if (INTEL_INFO(dev)->gen < 6)
1807 return;
1808
1809 for_each_ring(ring, dev_priv, i) {
1810 u32 fault_reg;
1811 fault_reg = I915_READ(RING_FAULT_REG(ring));
1812 if (fault_reg & RING_FAULT_VALID) {
1813 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02001814 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07001815 "\tAddress space: %s\n"
1816 "\tSource ID: %d\n"
1817 "\tType: %d\n",
1818 fault_reg & PAGE_MASK,
1819 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
1820 RING_FAULT_SRCID(fault_reg),
1821 RING_FAULT_FAULT_TYPE(fault_reg));
1822 I915_WRITE(RING_FAULT_REG(ring),
1823 fault_reg & ~RING_FAULT_VALID);
1824 }
1825 }
1826 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
1827}
1828
Chris Wilson91e56492014-09-25 10:13:12 +01001829static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
1830{
1831 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
1832 intel_gtt_chipset_flush();
1833 } else {
1834 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1835 POSTING_READ(GFX_FLSH_CNTL_GEN6);
1836 }
1837}
1838
Ben Widawsky828c7902013-10-16 09:21:30 -07001839void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
1840{
1841 struct drm_i915_private *dev_priv = dev->dev_private;
1842
1843 /* Don't bother messing with faults pre GEN6 as we have little
1844 * documentation supporting that it's a good idea.
1845 */
1846 if (INTEL_INFO(dev)->gen < 6)
1847 return;
1848
1849 i915_check_and_clear_faults(dev);
1850
1851 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001852 dev_priv->gtt.base.start,
1853 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01001854 true);
Chris Wilson91e56492014-09-25 10:13:12 +01001855
1856 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001857}
1858
Daniel Vetter74163902012-02-15 23:50:21 +01001859int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001860{
Chris Wilson9da3da62012-06-01 15:20:22 +01001861 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1862 obj->pages->sgl, obj->pages->nents,
1863 PCI_DMA_BIDIRECTIONAL))
1864 return -ENOSPC;
1865
1866 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001867}
1868
Daniel Vetter2c642b02015-04-14 17:35:26 +02001869static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001870{
1871#ifdef writeq
1872 writeq(pte, addr);
1873#else
1874 iowrite32((u32)pte, addr);
1875 iowrite32(pte >> 32, addr + 4);
1876#endif
1877}
1878
1879static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1880 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001881 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301882 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001883{
1884 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001885 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001886 gen8_pte_t __iomem *gtt_entries =
1887 (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001888 int i = 0;
1889 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001890 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001891
1892 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1893 addr = sg_dma_address(sg_iter.sg) +
1894 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1895 gen8_set_pte(&gtt_entries[i],
1896 gen8_pte_encode(addr, level, true));
1897 i++;
1898 }
1899
1900 /*
1901 * XXX: This serves as a posting read to make sure that the PTE has
1902 * actually been updated. There is some concern that even though
1903 * registers and PTEs are within the same BAR that they are potentially
1904 * of NUMA access patterns. Therefore, even with the way we assume
1905 * hardware should work, we must keep this posting read for paranoia.
1906 */
1907 if (i != 0)
1908 WARN_ON(readq(&gtt_entries[i-1])
1909 != gen8_pte_encode(addr, level, true));
1910
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001911 /* This next bit makes the above posting read even more important. We
1912 * want to flush the TLBs only after we're certain all the PTE updates
1913 * have finished.
1914 */
1915 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1916 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001917}
1918
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001919/*
1920 * Binds an object into the global gtt with the specified cache level. The object
1921 * will be accessible to the GPU via commands whose operands reference offsets
1922 * within the global GTT as well as accessible by the GPU through the GMADR
1923 * mapped BAR (dev_priv->mm.gtt->gtt).
1924 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001925static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001926 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001927 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301928 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001929{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001930 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001931 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001932 gen6_pte_t __iomem *gtt_entries =
1933 (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001934 int i = 0;
1935 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001936 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001937
Imre Deak6e995e22013-02-18 19:28:04 +02001938 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001939 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301940 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001941 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001942 }
1943
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001944 /* XXX: This serves as a posting read to make sure that the PTE has
1945 * actually been updated. There is some concern that even though
1946 * registers and PTEs are within the same BAR that they are potentially
1947 * of NUMA access patterns. Therefore, even with the way we assume
1948 * hardware should work, we must keep this posting read for paranoia.
1949 */
Pavel Machek57007df2014-07-28 13:20:58 +02001950 if (i != 0) {
1951 unsigned long gtt = readl(&gtt_entries[i-1]);
1952 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
1953 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001954
1955 /* This next bit makes the above posting read even more important. We
1956 * want to flush the TLBs only after we're certain all the PTE updates
1957 * have finished.
1958 */
1959 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1960 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001961}
1962
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001963static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001964 uint64_t start,
1965 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001966 bool use_scratch)
1967{
1968 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001969 unsigned first_entry = start >> PAGE_SHIFT;
1970 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001971 gen8_pte_t scratch_pte, __iomem *gtt_base =
1972 (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001973 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1974 int i;
1975
1976 if (WARN(num_entries > max_entries,
1977 "First entry = %d; Num entries = %d (max=%d)\n",
1978 first_entry, num_entries, max_entries))
1979 num_entries = max_entries;
1980
Mika Kuoppalac114f762015-06-25 18:35:13 +03001981 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001982 I915_CACHE_LLC,
1983 use_scratch);
1984 for (i = 0; i < num_entries; i++)
1985 gen8_set_pte(&gtt_base[i], scratch_pte);
1986 readl(gtt_base);
1987}
1988
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001989static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001990 uint64_t start,
1991 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001992 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001993{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001994 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001995 unsigned first_entry = start >> PAGE_SHIFT;
1996 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001997 gen6_pte_t scratch_pte, __iomem *gtt_base =
1998 (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08001999 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002000 int i;
2001
2002 if (WARN(num_entries > max_entries,
2003 "First entry = %d; Num entries = %d (max=%d)\n",
2004 first_entry, num_entries, max_entries))
2005 num_entries = max_entries;
2006
Mika Kuoppalac114f762015-06-25 18:35:13 +03002007 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
2008 I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07002009
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002010 for (i = 0; i < num_entries; i++)
2011 iowrite32(scratch_pte, &gtt_base[i]);
2012 readl(gtt_base);
2013}
2014
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002015static void i915_ggtt_insert_entries(struct i915_address_space *vm,
2016 struct sg_table *pages,
2017 uint64_t start,
2018 enum i915_cache_level cache_level, u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002019{
2020 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2021 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
2022
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002023 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07002024
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002025}
2026
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002027static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002028 uint64_t start,
2029 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002030 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002031{
Ben Widawsky782f1492014-02-20 11:50:33 -08002032 unsigned first_entry = start >> PAGE_SHIFT;
2033 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002034 intel_gtt_clear_range(first_entry, num_entries);
2035}
2036
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002037static int ggtt_bind_vma(struct i915_vma *vma,
2038 enum i915_cache_level cache_level,
2039 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002040{
Ben Widawsky6f65e292013-12-06 14:10:56 -08002041 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002042 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002043 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002044 struct sg_table *pages = obj->pages;
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002045 u32 pte_flags = 0;
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002046 int ret;
2047
2048 ret = i915_get_ggtt_vma_pages(vma);
2049 if (ret)
2050 return ret;
2051 pages = vma->ggtt_view.pages;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002052
Akash Goel24f3a8c2014-06-17 10:59:42 +05302053 /* Currently applicable only to VLV */
2054 if (obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002055 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05302056
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002057
Ben Widawsky6f65e292013-12-06 14:10:56 -08002058 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
Daniel Vetter08755462015-04-20 09:04:05 -07002059 vma->vm->insert_entries(vma->vm, pages,
2060 vma->node.start,
2061 cache_level, pte_flags);
Chris Wilsond0e30ad2015-07-29 20:02:48 +01002062
2063 /* Note the inconsistency here is due to absence of the
2064 * aliasing ppgtt on gen4 and earlier. Though we always
2065 * request PIN_USER for execbuffer (translated to LOCAL_BIND),
2066 * without the appgtt, we cannot honour that request and so
2067 * must substitute it with a global binding. Since we do this
2068 * behind the upper layers back, we need to explicitly set
2069 * the bound flag ourselves.
2070 */
2071 vma->bound |= GLOBAL_BIND;
2072
Ben Widawsky6f65e292013-12-06 14:10:56 -08002073 }
Daniel Vetter74898d72012-02-15 23:50:22 +01002074
Daniel Vetter08755462015-04-20 09:04:05 -07002075 if (dev_priv->mm.aliasing_ppgtt && flags & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002076 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002077 appgtt->base.insert_entries(&appgtt->base, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08002078 vma->node.start,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002079 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002080 }
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002081
2082 return 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002083}
2084
2085static void ggtt_unbind_vma(struct i915_vma *vma)
2086{
2087 struct drm_device *dev = vma->vm->dev;
2088 struct drm_i915_private *dev_priv = dev->dev_private;
2089 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002090 const uint64_t size = min_t(uint64_t,
2091 obj->base.size,
2092 vma->node.size);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002093
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002094 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08002095 vma->vm->clear_range(vma->vm,
2096 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002097 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002098 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002099 }
2100
Daniel Vetter08755462015-04-20 09:04:05 -07002101 if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002102 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002103
Ben Widawsky6f65e292013-12-06 14:10:56 -08002104 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08002105 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002106 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002107 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002108 }
Daniel Vetter74163902012-02-15 23:50:21 +01002109}
2110
2111void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2112{
Ben Widawsky5c042282011-10-17 15:51:55 -07002113 struct drm_device *dev = obj->base.dev;
2114 struct drm_i915_private *dev_priv = dev->dev_private;
2115 bool interruptible;
2116
2117 interruptible = do_idling(dev_priv);
2118
Imre Deak5ec5b512015-07-08 19:18:59 +03002119 dma_unmap_sg(&dev->pdev->dev, obj->pages->sgl, obj->pages->nents,
2120 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07002121
2122 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002123}
Daniel Vetter644ec022012-03-26 09:45:40 +02002124
Chris Wilson42d6ab42012-07-26 11:49:32 +01002125static void i915_gtt_color_adjust(struct drm_mm_node *node,
2126 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01002127 u64 *start,
2128 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002129{
2130 if (node->color != color)
2131 *start += 4096;
2132
2133 if (!list_empty(&node->node_list)) {
2134 node = list_entry(node->node_list.next,
2135 struct drm_mm_node,
2136 node_list);
2137 if (node->allocated && node->color != color)
2138 *end -= 4096;
2139 }
2140}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002141
Daniel Vetterf548c0e2014-11-19 21:40:13 +01002142static int i915_gem_setup_global_gtt(struct drm_device *dev,
2143 unsigned long start,
2144 unsigned long mappable_end,
2145 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02002146{
Ben Widawskye78891c2013-01-25 16:41:04 -08002147 /* Let GEM Manage all of the aperture.
2148 *
2149 * However, leave one page at the end still bound to the scratch page.
2150 * There are a number of places where the hardware apparently prefetches
2151 * past the end of the object, and we've seen multiple hangs with the
2152 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2153 * aperture. One page should be enough to keep any prefetching inside
2154 * of the aperture.
2155 */
Ben Widawsky40d749802013-07-31 16:59:59 -07002156 struct drm_i915_private *dev_priv = dev->dev_private;
2157 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002158 struct drm_mm_node *entry;
2159 struct drm_i915_gem_object *obj;
2160 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002161 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002162
Ben Widawsky35451cb2013-01-17 12:45:13 -08002163 BUG_ON(mappable_end > end);
2164
Chris Wilsoned2f3452012-11-15 11:32:19 +00002165 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07002166 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002167
2168 dev_priv->gtt.base.start = start;
2169 dev_priv->gtt.base.total = end - start;
2170
2171 if (intel_vgpu_active(dev)) {
2172 ret = intel_vgt_balloon(dev);
2173 if (ret)
2174 return ret;
2175 }
2176
Chris Wilson42d6ab42012-07-26 11:49:32 +01002177 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07002178 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02002179
Chris Wilsoned2f3452012-11-15 11:32:19 +00002180 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002181 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07002182 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002183
Ben Widawskyedd41a82013-07-05 14:41:05 -07002184 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002185 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002186
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002187 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07002188 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002189 if (ret) {
2190 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2191 return ret;
2192 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002193 vma->bound |= GLOBAL_BIND;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002194 }
2195
Chris Wilsoned2f3452012-11-15 11:32:19 +00002196 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07002197 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002198 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2199 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08002200 ggtt_vm->clear_range(ggtt_vm, hole_start,
2201 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002202 }
2203
2204 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08002205 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002206
Daniel Vetterfa76da32014-08-06 20:19:54 +02002207 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2208 struct i915_hw_ppgtt *ppgtt;
2209
2210 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2211 if (!ppgtt)
2212 return -ENOMEM;
2213
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002214 ret = __hw_ppgtt_init(dev, ppgtt);
Michel Thierry4933d512015-03-24 15:46:22 +00002215 if (ret) {
Daniel Vetter061dd492015-04-14 17:35:13 +02002216 ppgtt->base.cleanup(&ppgtt->base);
Michel Thierry4933d512015-03-24 15:46:22 +00002217 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002218 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002219 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002220
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002221 if (ppgtt->base.allocate_va_range)
2222 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2223 ppgtt->base.total);
2224 if (ret) {
2225 ppgtt->base.cleanup(&ppgtt->base);
2226 kfree(ppgtt);
2227 return ret;
2228 }
2229
2230 ppgtt->base.clear_range(&ppgtt->base,
2231 ppgtt->base.start,
2232 ppgtt->base.total,
2233 true);
2234
Daniel Vetterfa76da32014-08-06 20:19:54 +02002235 dev_priv->mm.aliasing_ppgtt = ppgtt;
2236 }
2237
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002238 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002239}
2240
Ben Widawskyd7e50082012-12-18 10:31:25 -08002241void i915_gem_init_global_gtt(struct drm_device *dev)
2242{
2243 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002244 u64 gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002245
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002246 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08002247 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002248
Ben Widawskye78891c2013-01-25 16:41:04 -08002249 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002250}
2251
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002252void i915_global_gtt_cleanup(struct drm_device *dev)
2253{
2254 struct drm_i915_private *dev_priv = dev->dev_private;
2255 struct i915_address_space *vm = &dev_priv->gtt.base;
2256
Daniel Vetter70e32542014-08-06 15:04:57 +02002257 if (dev_priv->mm.aliasing_ppgtt) {
2258 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2259
2260 ppgtt->base.cleanup(&ppgtt->base);
2261 }
2262
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002263 if (drm_mm_initialized(&vm->mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002264 if (intel_vgpu_active(dev))
2265 intel_vgt_deballoon();
2266
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002267 drm_mm_takedown(&vm->mm);
2268 list_del(&vm->global_link);
2269 }
2270
2271 vm->cleanup(vm);
2272}
Daniel Vetter70e32542014-08-06 15:04:57 +02002273
Daniel Vetter2c642b02015-04-14 17:35:26 +02002274static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002275{
2276 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2277 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2278 return snb_gmch_ctl << 20;
2279}
2280
Daniel Vetter2c642b02015-04-14 17:35:26 +02002281static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002282{
2283 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2284 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2285 if (bdw_gmch_ctl)
2286 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002287
2288#ifdef CONFIG_X86_32
2289 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2290 if (bdw_gmch_ctl > 4)
2291 bdw_gmch_ctl = 4;
2292#endif
2293
Ben Widawsky9459d252013-11-03 16:53:55 -08002294 return bdw_gmch_ctl << 20;
2295}
2296
Daniel Vetter2c642b02015-04-14 17:35:26 +02002297static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002298{
2299 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2300 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2301
2302 if (gmch_ctrl)
2303 return 1 << (20 + gmch_ctrl);
2304
2305 return 0;
2306}
2307
Daniel Vetter2c642b02015-04-14 17:35:26 +02002308static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002309{
2310 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2311 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2312 return snb_gmch_ctl << 25; /* 32 MB units */
2313}
2314
Daniel Vetter2c642b02015-04-14 17:35:26 +02002315static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002316{
2317 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2318 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2319 return bdw_gmch_ctl << 25; /* 32 MB units */
2320}
2321
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002322static size_t chv_get_stolen_size(u16 gmch_ctrl)
2323{
2324 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2325 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2326
2327 /*
2328 * 0x0 to 0x10: 32MB increments starting at 0MB
2329 * 0x11 to 0x16: 4MB increments starting at 8MB
2330 * 0x17 to 0x1d: 4MB increments start at 36MB
2331 */
2332 if (gmch_ctrl < 0x11)
2333 return gmch_ctrl << 25;
2334 else if (gmch_ctrl < 0x17)
2335 return (gmch_ctrl - 0x11 + 2) << 22;
2336 else
2337 return (gmch_ctrl - 0x17 + 9) << 22;
2338}
2339
Damien Lespiau66375012014-01-09 18:02:46 +00002340static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2341{
2342 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2343 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2344
2345 if (gen9_gmch_ctl < 0xf0)
2346 return gen9_gmch_ctl << 25; /* 32 MB units */
2347 else
2348 /* 4MB increments starting at 0xf0 for 4MB */
2349 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2350}
2351
Ben Widawsky63340132013-11-04 19:32:22 -08002352static int ggtt_probe_common(struct drm_device *dev,
2353 size_t gtt_size)
2354{
2355 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002356 struct i915_page_scratch *scratch_page;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002357 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002358
2359 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002360 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08002361 (pci_resource_len(dev->pdev, 0) / 2);
2362
Imre Deak2a073f892015-03-27 13:07:33 +02002363 /*
2364 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2365 * dropped. For WC mappings in general we have 64 byte burst writes
2366 * when the WC buffer is flushed, so we can't use it, but have to
2367 * resort to an uncached mapping. The WC issue is easily caught by the
2368 * readback check when writing GTT PTE entries.
2369 */
2370 if (IS_BROXTON(dev))
2371 dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size);
2372 else
2373 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08002374 if (!dev_priv->gtt.gsm) {
2375 DRM_ERROR("Failed to map the gtt page table\n");
2376 return -ENOMEM;
2377 }
2378
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002379 scratch_page = alloc_scratch_page(dev);
2380 if (IS_ERR(scratch_page)) {
Ben Widawsky63340132013-11-04 19:32:22 -08002381 DRM_ERROR("Scratch setup failed\n");
2382 /* iounmap will also get called at remove, but meh */
2383 iounmap(dev_priv->gtt.gsm);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002384 return PTR_ERR(scratch_page);
Ben Widawsky63340132013-11-04 19:32:22 -08002385 }
2386
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002387 dev_priv->gtt.base.scratch_page = scratch_page;
2388
2389 return 0;
Ben Widawsky63340132013-11-04 19:32:22 -08002390}
2391
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002392/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2393 * bits. When using advanced contexts each context stores its own PAT, but
2394 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002395static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002396{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002397 uint64_t pat;
2398
2399 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2400 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2401 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2402 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2403 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2404 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2405 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2406 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2407
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002408 if (!USES_PPGTT(dev_priv->dev))
2409 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2410 * so RTL will always use the value corresponding to
2411 * pat_sel = 000".
2412 * So let's disable cache for GGTT to avoid screen corruptions.
2413 * MOCS still can be used though.
2414 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2415 * before this patch, i.e. the same uncached + snooping access
2416 * like on gen6/7 seems to be in effect.
2417 * - So this just fixes blitter/render access. Again it looks
2418 * like it's not just uncached access, but uncached + snooping.
2419 * So we can still hold onto all our assumptions wrt cpu
2420 * clflushing on LLC machines.
2421 */
2422 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2423
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002424 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2425 * write would work. */
2426 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2427 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2428}
2429
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002430static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2431{
2432 uint64_t pat;
2433
2434 /*
2435 * Map WB on BDW to snooped on CHV.
2436 *
2437 * Only the snoop bit has meaning for CHV, the rest is
2438 * ignored.
2439 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002440 * The hardware will never snoop for certain types of accesses:
2441 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2442 * - PPGTT page tables
2443 * - some other special cycles
2444 *
2445 * As with BDW, we also need to consider the following for GT accesses:
2446 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2447 * so RTL will always use the value corresponding to
2448 * pat_sel = 000".
2449 * Which means we must set the snoop bit in PAT entry 0
2450 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002451 */
2452 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2453 GEN8_PPAT(1, 0) |
2454 GEN8_PPAT(2, 0) |
2455 GEN8_PPAT(3, 0) |
2456 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2457 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2458 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2459 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2460
2461 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2462 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2463}
2464
Ben Widawsky63340132013-11-04 19:32:22 -08002465static int gen8_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002466 u64 *gtt_total,
Ben Widawsky63340132013-11-04 19:32:22 -08002467 size_t *stolen,
2468 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002469 u64 *mappable_end)
Ben Widawsky63340132013-11-04 19:32:22 -08002470{
2471 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002472 u64 gtt_size;
Ben Widawsky63340132013-11-04 19:32:22 -08002473 u16 snb_gmch_ctl;
2474 int ret;
2475
2476 /* TODO: We're not aware of mappable constraints on gen8 yet */
2477 *mappable_base = pci_resource_start(dev->pdev, 2);
2478 *mappable_end = pci_resource_len(dev->pdev, 2);
2479
2480 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2481 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2482
2483 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2484
Damien Lespiau66375012014-01-09 18:02:46 +00002485 if (INTEL_INFO(dev)->gen >= 9) {
2486 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2487 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2488 } else if (IS_CHERRYVIEW(dev)) {
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002489 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2490 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2491 } else {
2492 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2493 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2494 }
Ben Widawsky63340132013-11-04 19:32:22 -08002495
Michel Thierry07749ef2015-03-16 16:00:54 +00002496 *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002497
Sumit Singh5a4e33a2015-03-17 11:39:31 +02002498 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002499 chv_setup_private_ppat(dev_priv);
2500 else
2501 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002502
Ben Widawsky63340132013-11-04 19:32:22 -08002503 ret = ggtt_probe_common(dev, gtt_size);
2504
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002505 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2506 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002507 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2508 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawsky63340132013-11-04 19:32:22 -08002509
2510 return ret;
2511}
2512
Ben Widawskybaa09f52013-01-24 13:49:57 -08002513static int gen6_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002514 u64 *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002515 size_t *stolen,
2516 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002517 u64 *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002518{
2519 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002520 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002521 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002522 int ret;
2523
Ben Widawsky41907dd2013-02-08 11:32:47 -08002524 *mappable_base = pci_resource_start(dev->pdev, 2);
2525 *mappable_end = pci_resource_len(dev->pdev, 2);
2526
Ben Widawskybaa09f52013-01-24 13:49:57 -08002527 /* 64/512MB is the current min/max we actually know of, but this is just
2528 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002529 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08002530 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002531 DRM_ERROR("Unknown GMADR size (%llx)\n",
Ben Widawskybaa09f52013-01-24 13:49:57 -08002532 dev_priv->gtt.mappable_end);
2533 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002534 }
2535
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002536 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
2537 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08002538 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002539
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07002540 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002541
Ben Widawsky63340132013-11-04 19:32:22 -08002542 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Michel Thierry07749ef2015-03-16 16:00:54 +00002543 *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002544
Ben Widawsky63340132013-11-04 19:32:22 -08002545 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002546
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002547 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
2548 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002549 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2550 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002551
2552 return ret;
2553}
2554
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002555static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002556{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002557
2558 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08002559
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002560 iounmap(gtt->gsm);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002561 free_scratch_page(vm->dev, vm->scratch_page);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002562}
2563
2564static int i915_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002565 u64 *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002566 size_t *stolen,
2567 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002568 u64 *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002569{
2570 struct drm_i915_private *dev_priv = dev->dev_private;
2571 int ret;
2572
Ben Widawskybaa09f52013-01-24 13:49:57 -08002573 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
2574 if (!ret) {
2575 DRM_ERROR("failed to set up gmch\n");
2576 return -EIO;
2577 }
2578
Ben Widawsky41907dd2013-02-08 11:32:47 -08002579 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002580
2581 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002582 dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002583 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002584 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2585 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002586
Chris Wilsonc0a7f812013-12-30 12:16:15 +00002587 if (unlikely(dev_priv->gtt.do_idle_maps))
2588 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
2589
Ben Widawskybaa09f52013-01-24 13:49:57 -08002590 return 0;
2591}
2592
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002593static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002594{
2595 intel_gmch_remove();
2596}
2597
2598int i915_gem_gtt_init(struct drm_device *dev)
2599{
2600 struct drm_i915_private *dev_priv = dev->dev_private;
2601 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002602 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002603
Ben Widawskybaa09f52013-01-24 13:49:57 -08002604 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002605 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002606 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08002607 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002608 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002609 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002610 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002611 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002612 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002613 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002614 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002615 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01002616 else if (INTEL_INFO(dev)->gen >= 7)
2617 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002618 else
Chris Wilson350ec882013-08-06 13:17:02 +01002619 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08002620 } else {
2621 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
2622 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002623 }
2624
Mika Kuoppalac114f762015-06-25 18:35:13 +03002625 gtt->base.dev = dev;
2626
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002627 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002628 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08002629 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002630 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002631
Ben Widawskybaa09f52013-01-24 13:49:57 -08002632 /* GMADR is the PCI mmio aperture into the global GTT. */
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002633 DRM_INFO("Memory usable by graphics device = %lluM\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002634 gtt->base.total >> 20);
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002635 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", gtt->mappable_end >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002636 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02002637#ifdef CONFIG_INTEL_IOMMU
2638 if (intel_iommu_gfx_mapped)
2639 DRM_INFO("VT-d active for gfx access\n");
2640#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02002641 /*
2642 * i915.enable_ppgtt is read-only, so do an early pass to validate the
2643 * user's requested state against the hardware/driver capabilities. We
2644 * do this now so that we can print out any log messages once rather
2645 * than every time we check intel_enable_ppgtt().
2646 */
2647 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
2648 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002649
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002650 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02002651}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002652
Daniel Vetterfa423312015-04-14 17:35:23 +02002653void i915_gem_restore_gtt_mappings(struct drm_device *dev)
2654{
2655 struct drm_i915_private *dev_priv = dev->dev_private;
2656 struct drm_i915_gem_object *obj;
2657 struct i915_address_space *vm;
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01002658 struct i915_vma *vma;
2659 bool flush;
Daniel Vetterfa423312015-04-14 17:35:23 +02002660
2661 i915_check_and_clear_faults(dev);
2662
2663 /* First fill our portion of the GTT with scratch pages */
2664 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
2665 dev_priv->gtt.base.start,
2666 dev_priv->gtt.base.total,
2667 true);
2668
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01002669 /* Cache flush objects bound into GGTT and rebind them. */
2670 vm = &dev_priv->gtt.base;
Daniel Vetterfa423312015-04-14 17:35:23 +02002671 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01002672 flush = false;
2673 list_for_each_entry(vma, &obj->vma_list, vma_link) {
2674 if (vma->vm != vm)
2675 continue;
Daniel Vetterfa423312015-04-14 17:35:23 +02002676
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01002677 WARN_ON(i915_vma_bind(vma, obj->cache_level,
2678 PIN_UPDATE));
2679
2680 flush = true;
2681 }
2682
2683 if (flush)
2684 i915_gem_clflush_object(obj, obj->pin_display);
Daniel Vetterfa423312015-04-14 17:35:23 +02002685 }
2686
Daniel Vetterfa423312015-04-14 17:35:23 +02002687 if (INTEL_INFO(dev)->gen >= 8) {
2688 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
2689 chv_setup_private_ppat(dev_priv);
2690 else
2691 bdw_setup_private_ppat(dev_priv);
2692
2693 return;
2694 }
2695
2696 if (USES_PPGTT(dev)) {
2697 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2698 /* TODO: Perhaps it shouldn't be gen6 specific */
2699
2700 struct i915_hw_ppgtt *ppgtt =
2701 container_of(vm, struct i915_hw_ppgtt,
2702 base);
2703
2704 if (i915_is_ggtt(vm))
2705 ppgtt = dev_priv->mm.aliasing_ppgtt;
2706
2707 gen6_write_page_range(dev_priv, &ppgtt->pd,
2708 0, ppgtt->base.total);
2709 }
2710 }
2711
2712 i915_ggtt_flush(dev_priv);
2713}
2714
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002715static struct i915_vma *
2716__i915_gem_vma_create(struct drm_i915_gem_object *obj,
2717 struct i915_address_space *vm,
2718 const struct i915_ggtt_view *ggtt_view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002719{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002720 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002721
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002722 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
2723 return ERR_PTR(-EINVAL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01002724
2725 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002726 if (vma == NULL)
2727 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002728
Ben Widawsky6f65e292013-12-06 14:10:56 -08002729 INIT_LIST_HEAD(&vma->vma_link);
2730 INIT_LIST_HEAD(&vma->mm_list);
2731 INIT_LIST_HEAD(&vma->exec_list);
2732 vma->vm = vm;
2733 vma->obj = obj;
2734
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002735 if (i915_is_ggtt(vm))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002736 vma->ggtt_view = *ggtt_view;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002737
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00002738 list_add_tail(&vma->vma_link, &obj->vma_list);
2739 if (!i915_is_ggtt(vm))
Michel Thierrye07f0552014-08-19 15:49:41 +01002740 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08002741
2742 return vma;
2743}
2744
2745struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002746i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2747 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002748{
2749 struct i915_vma *vma;
2750
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002751 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002752 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002753 vma = __i915_gem_vma_create(obj, vm,
2754 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002755
2756 return vma;
2757}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002758
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002759struct i915_vma *
2760i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2761 const struct i915_ggtt_view *view)
2762{
2763 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
2764 struct i915_vma *vma;
2765
2766 if (WARN_ON(!view))
2767 return ERR_PTR(-EINVAL);
2768
2769 vma = i915_gem_obj_to_ggtt_view(obj, view);
2770
2771 if (IS_ERR(vma))
2772 return vma;
2773
2774 if (!vma)
2775 vma = __i915_gem_vma_create(obj, ggtt, view);
2776
2777 return vma;
2778
2779}
2780
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002781static void
2782rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
2783 struct sg_table *st)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002784{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002785 unsigned int column, row;
2786 unsigned int src_idx;
2787 struct scatterlist *sg = st->sgl;
2788
2789 st->nents = 0;
2790
2791 for (column = 0; column < width; column++) {
2792 src_idx = width * (height - 1) + column;
2793 for (row = 0; row < height; row++) {
2794 st->nents++;
2795 /* We don't need the pages, but need to initialize
2796 * the entries so the sg list can be happily traversed.
2797 * The only thing we need are DMA addresses.
2798 */
2799 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2800 sg_dma_address(sg) = in[src_idx];
2801 sg_dma_len(sg) = PAGE_SIZE;
2802 sg = sg_next(sg);
2803 src_idx -= width;
2804 }
2805 }
2806}
2807
2808static struct sg_table *
2809intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
2810 struct drm_i915_gem_object *obj)
2811{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002812 struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002813 unsigned int size_pages = rot_info->size >> PAGE_SHIFT;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002814 struct sg_page_iter sg_iter;
2815 unsigned long i;
2816 dma_addr_t *page_addr_list;
2817 struct sg_table *st;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00002818 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002819
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002820 /* Allocate a temporary list of source pages for random access. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002821 page_addr_list = drm_malloc_ab(obj->base.size / PAGE_SIZE,
2822 sizeof(dma_addr_t));
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002823 if (!page_addr_list)
2824 return ERR_PTR(ret);
2825
2826 /* Allocate target SG list. */
2827 st = kmalloc(sizeof(*st), GFP_KERNEL);
2828 if (!st)
2829 goto err_st_alloc;
2830
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002831 ret = sg_alloc_table(st, size_pages, GFP_KERNEL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002832 if (ret)
2833 goto err_sg_alloc;
2834
2835 /* Populate source page list from the object. */
2836 i = 0;
2837 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
2838 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
2839 i++;
2840 }
2841
2842 /* Rotate the pages. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002843 rotate_pages(page_addr_list,
2844 rot_info->width_pages, rot_info->height_pages,
2845 st);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002846
2847 DRM_DEBUG_KMS(
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002848 "Created rotated page mapping for object size %zu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages).\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01002849 obj->base.size, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002850 rot_info->pixel_format, rot_info->width_pages,
2851 rot_info->height_pages, size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002852
2853 drm_free_large(page_addr_list);
2854
2855 return st;
2856
2857err_sg_alloc:
2858 kfree(st);
2859err_st_alloc:
2860 drm_free_large(page_addr_list);
2861
2862 DRM_DEBUG_KMS(
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002863 "Failed to create rotated mapping for object size %zu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages)\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01002864 obj->base.size, ret, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002865 rot_info->pixel_format, rot_info->width_pages,
2866 rot_info->height_pages, size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002867 return ERR_PTR(ret);
2868}
2869
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002870static struct sg_table *
2871intel_partial_pages(const struct i915_ggtt_view *view,
2872 struct drm_i915_gem_object *obj)
2873{
2874 struct sg_table *st;
2875 struct scatterlist *sg;
2876 struct sg_page_iter obj_sg_iter;
2877 int ret = -ENOMEM;
2878
2879 st = kmalloc(sizeof(*st), GFP_KERNEL);
2880 if (!st)
2881 goto err_st_alloc;
2882
2883 ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
2884 if (ret)
2885 goto err_sg_alloc;
2886
2887 sg = st->sgl;
2888 st->nents = 0;
2889 for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
2890 view->params.partial.offset)
2891 {
2892 if (st->nents >= view->params.partial.size)
2893 break;
2894
2895 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2896 sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
2897 sg_dma_len(sg) = PAGE_SIZE;
2898
2899 sg = sg_next(sg);
2900 st->nents++;
2901 }
2902
2903 return st;
2904
2905err_sg_alloc:
2906 kfree(st);
2907err_st_alloc:
2908 return ERR_PTR(ret);
2909}
2910
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002911static int
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002912i915_get_ggtt_vma_pages(struct i915_vma *vma)
2913{
2914 int ret = 0;
2915
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002916 if (vma->ggtt_view.pages)
2917 return 0;
2918
2919 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
2920 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002921 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
2922 vma->ggtt_view.pages =
2923 intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002924 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
2925 vma->ggtt_view.pages =
2926 intel_partial_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002927 else
2928 WARN_ONCE(1, "GGTT view %u not implemented!\n",
2929 vma->ggtt_view.type);
2930
2931 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002932 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002933 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002934 ret = -EINVAL;
2935 } else if (IS_ERR(vma->ggtt_view.pages)) {
2936 ret = PTR_ERR(vma->ggtt_view.pages);
2937 vma->ggtt_view.pages = NULL;
2938 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
2939 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002940 }
2941
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002942 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002943}
2944
2945/**
2946 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
2947 * @vma: VMA to map
2948 * @cache_level: mapping cache level
2949 * @flags: flags like global or local mapping
2950 *
2951 * DMA addresses are taken from the scatter-gather table of this object (or of
2952 * this VMA in case of non-default GGTT views) and PTE entries set up.
2953 * Note that DMA addresses are also the only part of the SG table we care about.
2954 */
2955int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2956 u32 flags)
2957{
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002958 int ret;
2959 u32 bind_flags;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03002960
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002961 if (WARN_ON(flags == 0))
2962 return -EINVAL;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03002963
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002964 bind_flags = 0;
Daniel Vetter08755462015-04-20 09:04:05 -07002965 if (flags & PIN_GLOBAL)
2966 bind_flags |= GLOBAL_BIND;
2967 if (flags & PIN_USER)
2968 bind_flags |= LOCAL_BIND;
2969
2970 if (flags & PIN_UPDATE)
2971 bind_flags |= vma->bound;
2972 else
2973 bind_flags &= ~vma->bound;
2974
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002975 if (bind_flags == 0)
2976 return 0;
2977
2978 if (vma->bound == 0 && vma->vm->allocate_va_range) {
2979 trace_i915_va_alloc(vma->vm,
2980 vma->node.start,
2981 vma->node.size,
2982 VM_TO_TRACE_NAME(vma->vm));
2983
Mika Kuoppalab2dd4512015-06-25 18:35:15 +03002984 /* XXX: i915_vma_pin() will fix this +- hack */
2985 vma->pin_count++;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002986 ret = vma->vm->allocate_va_range(vma->vm,
2987 vma->node.start,
2988 vma->node.size);
Mika Kuoppalab2dd4512015-06-25 18:35:15 +03002989 vma->pin_count--;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002990 if (ret)
2991 return ret;
2992 }
2993
2994 ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002995 if (ret)
2996 return ret;
Daniel Vetter08755462015-04-20 09:04:05 -07002997
2998 vma->bound |= bind_flags;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002999
3000 return 0;
3001}
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003002
3003/**
3004 * i915_ggtt_view_size - Get the size of a GGTT view.
3005 * @obj: Object the view is of.
3006 * @view: The view in question.
3007 *
3008 * @return The size of the GGTT view in bytes.
3009 */
3010size_t
3011i915_ggtt_view_size(struct drm_i915_gem_object *obj,
3012 const struct i915_ggtt_view *view)
3013{
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01003014 if (view->type == I915_GGTT_VIEW_NORMAL) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003015 return obj->base.size;
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01003016 } else if (view->type == I915_GGTT_VIEW_ROTATED) {
3017 return view->rotation_info.size;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003018 } else if (view->type == I915_GGTT_VIEW_PARTIAL) {
3019 return view->params.partial.size << PAGE_SHIFT;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003020 } else {
3021 WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
3022 return obj->base.size;
3023 }
3024}