blob: 39329d40da46e951766d2a822961022727e249b0 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000141#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100142#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
143#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
Chris Wilson70c2a242016-09-09 14:11:46 +0100159#define GEN8_CTX_STATUS_COMPLETED_MASK \
160 (GEN8_CTX_STATUS_ACTIVE_IDLE | \
161 GEN8_CTX_STATUS_PREEMPTED | \
162 GEN8_CTX_STATUS_ELEMENT_SWITCH)
163
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100164#define CTX_LRI_HEADER_0 0x01
165#define CTX_CONTEXT_CONTROL 0x02
166#define CTX_RING_HEAD 0x04
167#define CTX_RING_TAIL 0x06
168#define CTX_RING_BUFFER_START 0x08
169#define CTX_RING_BUFFER_CONTROL 0x0a
170#define CTX_BB_HEAD_U 0x0c
171#define CTX_BB_HEAD_L 0x0e
172#define CTX_BB_STATE 0x10
173#define CTX_SECOND_BB_HEAD_U 0x12
174#define CTX_SECOND_BB_HEAD_L 0x14
175#define CTX_SECOND_BB_STATE 0x16
176#define CTX_BB_PER_CTX_PTR 0x18
177#define CTX_RCS_INDIRECT_CTX 0x1a
178#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
179#define CTX_LRI_HEADER_1 0x21
180#define CTX_CTX_TIMESTAMP 0x22
181#define CTX_PDP3_UDW 0x24
182#define CTX_PDP3_LDW 0x26
183#define CTX_PDP2_UDW 0x28
184#define CTX_PDP2_LDW 0x2a
185#define CTX_PDP1_UDW 0x2c
186#define CTX_PDP1_LDW 0x2e
187#define CTX_PDP0_UDW 0x30
188#define CTX_PDP0_LDW 0x32
189#define CTX_LRI_HEADER_2 0x41
190#define CTX_R_PWR_CLK_STATE 0x42
191#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
192
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +0000193#define CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200194 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200195 (reg_state)[(pos)+1] = (val); \
196} while (0)
197
198#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300199 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100200 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
201 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200202} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100203
Ville Syrjälä9244a812015-11-04 23:20:09 +0200204#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100205 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
206 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200207} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100208
Michel Thierry71562912016-02-23 10:31:49 +0000209#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
210#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100211
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100212/* Typical size of the average request (2 pipecontrols and a MI_BB) */
213#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
214
Chris Wilsona3aabe82016-10-04 21:11:26 +0100215#define WA_TAIL_DWORDS 2
216
Chris Wilsone2efd132016-05-24 14:53:34 +0100217static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100218 struct intel_engine_cs *engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100219static void execlists_init_reg_state(u32 *reg_state,
220 struct i915_gem_context *ctx,
221 struct intel_engine_cs *engine,
222 struct intel_ring *ring);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000223
Oscar Mateo73e4d072014-07-24 17:04:48 +0100224/**
225 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100226 * @dev_priv: i915 device private
Oscar Mateo73e4d072014-07-24 17:04:48 +0100227 * @enable_execlists: value of i915.enable_execlists module parameter.
228 *
229 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000230 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100231 *
232 * Return: 1 if Execlists is supported and has to be enabled.
233 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100234int intel_sanitize_enable_execlists(struct drm_i915_private *dev_priv, int enable_execlists)
Oscar Mateo127f1002014-07-24 17:04:11 +0100235{
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800236 /* On platforms with execlist available, vGPU will only
237 * support execlist mode, no ring buffer mode.
238 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100239 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) && intel_vgpu_active(dev_priv))
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800240 return 1;
241
Chris Wilsonc0336662016-05-06 15:40:21 +0100242 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000243 return 1;
244
Oscar Mateo127f1002014-07-24 17:04:11 +0100245 if (enable_execlists == 0)
246 return 0;
247
Daniel Vetter5a21b662016-05-24 17:13:53 +0200248 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) &&
249 USES_PPGTT(dev_priv) &&
250 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100251 return 1;
252
253 return 0;
254}
Oscar Mateoede7d422014-07-24 17:04:12 +0100255
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000256/**
257 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
258 * descriptor for a pinned context
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000259 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100260 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000261 *
262 * The context descriptor encodes various attributes of a context,
263 * including its GTT address and some flags. Because it's fairly
264 * expensive to calculate, we'll just do it once and cache the result,
265 * which remains valid until the context is unpinned.
266 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200267 * This is what a descriptor looks like, from LSB to MSB::
268 *
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200269 * bits 0-11: flags, GEN8_CTX_* (cached in ctx->desc_template)
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200270 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
271 * bits 32-52: ctx ID, a globally unique tag
272 * bits 53-54: mbz, reserved for use by hardware
273 * bits 55-63: group ID, currently unused and set to 0
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000274 */
275static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100276intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000277 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000278{
Chris Wilson9021ad02016-05-24 14:53:37 +0100279 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson7069b142016-04-28 09:56:52 +0100280 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000281
Chris Wilson7069b142016-04-28 09:56:52 +0100282 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (1<<GEN8_CTX_ID_WIDTH));
283
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200284 desc = ctx->desc_template; /* bits 0-11 */
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100285 desc |= i915_ggtt_offset(ce->state) + LRC_PPHWSP_PN * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100286 /* bits 12-31 */
Chris Wilson7069b142016-04-28 09:56:52 +0100287 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000288
Chris Wilson9021ad02016-05-24 14:53:37 +0100289 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000290}
291
Chris Wilsone2efd132016-05-24 14:53:34 +0100292uint64_t intel_lr_context_descriptor(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000293 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000294{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000295 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000296}
297
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100298static inline void
299execlists_context_status_change(struct drm_i915_gem_request *rq,
300 unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100301{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100302 /*
303 * Only used when GVT-g is enabled now. When GVT-g is disabled,
304 * The compiler should eliminate this function as dead-code.
305 */
306 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
307 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100308
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100309 atomic_notifier_call_chain(&rq->ctx->status_notifier, status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100310}
311
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000312static void
313execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
314{
315 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
316 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
317 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
318 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
319}
320
Chris Wilson70c2a242016-09-09 14:11:46 +0100321static u64 execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100322{
Chris Wilson70c2a242016-09-09 14:11:46 +0100323 struct intel_context *ce = &rq->ctx->engine[rq->engine->id];
Zhi Wang04da8112017-02-06 18:37:16 +0800324 struct i915_hw_ppgtt *ppgtt =
325 rq->ctx->ppgtt ?: rq->i915->mm.aliasing_ppgtt;
Chris Wilson70c2a242016-09-09 14:11:46 +0100326 u32 *reg_state = ce->lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100327
Chris Wilson944a36d2017-02-17 16:38:33 +0000328 GEM_BUG_ON(!IS_ALIGNED(rq->tail, 8));
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100329 reg_state[CTX_RING_TAIL+1] = rq->tail;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100330
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000331 /* True 32b PPGTT with dynamic page allocation: update PDP
332 * registers and point the unallocated PDPs to scratch page.
333 * PML4 is allocated during ppgtt init, so this is not needed
334 * in 48-bit mode.
335 */
Chris Wilson949e8ab2017-02-09 14:40:36 +0000336 if (ppgtt && !i915_vm_is_48bit(&ppgtt->base))
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000337 execlists_update_context_pdps(ppgtt, reg_state);
Chris Wilson70c2a242016-09-09 14:11:46 +0100338
339 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100340}
341
Chris Wilson70c2a242016-09-09 14:11:46 +0100342static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100343{
Chris Wilson70c2a242016-09-09 14:11:46 +0100344 struct drm_i915_private *dev_priv = engine->i915;
345 struct execlist_port *port = engine->execlist_port;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100346 u32 __iomem *elsp =
347 dev_priv->regs + i915_mmio_reg_offset(RING_ELSP(engine));
348 u64 desc[2];
349
Chris Wilsonc816e602017-01-24 11:00:02 +0000350 GEM_BUG_ON(port[0].count > 1);
Chris Wilson70c2a242016-09-09 14:11:46 +0100351 if (!port[0].count)
352 execlists_context_status_change(port[0].request,
353 INTEL_CONTEXT_SCHEDULE_IN);
354 desc[0] = execlists_update_context(port[0].request);
Chris Wilsonae9a0432017-02-07 10:23:19 +0000355 GEM_DEBUG_EXEC(port[0].context_id = upper_32_bits(desc[0]));
Chris Wilson816ee792017-01-24 11:00:03 +0000356 port[0].count++;
Chris Wilson70c2a242016-09-09 14:11:46 +0100357
358 if (port[1].request) {
359 GEM_BUG_ON(port[1].count);
360 execlists_context_status_change(port[1].request,
361 INTEL_CONTEXT_SCHEDULE_IN);
362 desc[1] = execlists_update_context(port[1].request);
Chris Wilsonae9a0432017-02-07 10:23:19 +0000363 GEM_DEBUG_EXEC(port[1].context_id = upper_32_bits(desc[1]));
Chris Wilson70c2a242016-09-09 14:11:46 +0100364 port[1].count = 1;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100365 } else {
366 desc[1] = 0;
367 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100368 GEM_BUG_ON(desc[0] == desc[1]);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100369
370 /* You must always write both descriptors in the order below. */
371 writel(upper_32_bits(desc[1]), elsp);
372 writel(lower_32_bits(desc[1]), elsp);
373
374 writel(upper_32_bits(desc[0]), elsp);
375 /* The context is automatically loaded after the following */
376 writel(lower_32_bits(desc[0]), elsp);
377}
378
Chris Wilson70c2a242016-09-09 14:11:46 +0100379static bool ctx_single_port_submission(const struct i915_gem_context *ctx)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100380{
Chris Wilson70c2a242016-09-09 14:11:46 +0100381 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
Chris Wilson60958682016-12-31 11:20:11 +0000382 i915_gem_context_force_single_submission(ctx));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100383}
384
Chris Wilson70c2a242016-09-09 14:11:46 +0100385static bool can_merge_ctx(const struct i915_gem_context *prev,
386 const struct i915_gem_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100387{
Chris Wilson70c2a242016-09-09 14:11:46 +0100388 if (prev != next)
389 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100390
Chris Wilson70c2a242016-09-09 14:11:46 +0100391 if (ctx_single_port_submission(prev))
392 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100393
Chris Wilson70c2a242016-09-09 14:11:46 +0100394 return true;
395}
Peter Antoine779949f2015-05-11 16:03:27 +0100396
Chris Wilson70c2a242016-09-09 14:11:46 +0100397static void execlists_dequeue(struct intel_engine_cs *engine)
398{
Chris Wilson20311bd2016-11-14 20:41:03 +0000399 struct drm_i915_gem_request *last;
Chris Wilson70c2a242016-09-09 14:11:46 +0100400 struct execlist_port *port = engine->execlist_port;
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000401 unsigned long flags;
Chris Wilson20311bd2016-11-14 20:41:03 +0000402 struct rb_node *rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100403 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100404
Chris Wilson70c2a242016-09-09 14:11:46 +0100405 last = port->request;
406 if (last)
407 /* WaIdleLiteRestore:bdw,skl
408 * Apply the wa NOOPs to prevent ring:HEAD == req:TAIL
Chris Wilson9b81d552016-10-28 13:58:50 +0100409 * as we resubmit the request. See gen8_emit_breadcrumb()
Chris Wilson70c2a242016-09-09 14:11:46 +0100410 * for where we prepare the padding after the end of the
411 * request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100412 */
Chris Wilson70c2a242016-09-09 14:11:46 +0100413 last->tail = last->wa_tail;
414
415 GEM_BUG_ON(port[1].request);
416
417 /* Hardware submission is through 2 ports. Conceptually each port
418 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
419 * static for a context, and unique to each, so we only execute
420 * requests belonging to a single context from each ring. RING_HEAD
421 * is maintained by the CS in the context image, it marks the place
422 * where it got up to last time, and through RING_TAIL we tell the CS
423 * where we want to execute up to this time.
424 *
425 * In this list the requests are in order of execution. Consecutive
426 * requests from the same context are adjacent in the ringbuffer. We
427 * can combine these requests into a single RING_TAIL update:
428 *
429 * RING_HEAD...req1...req2
430 * ^- RING_TAIL
431 * since to execute req2 the CS must first execute req1.
432 *
433 * Our goal then is to point each port to the end of a consecutive
434 * sequence of requests as being the most optimal (fewest wake ups
435 * and context switches) submission.
436 */
437
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000438 spin_lock_irqsave(&engine->timeline->lock, flags);
Chris Wilson20311bd2016-11-14 20:41:03 +0000439 rb = engine->execlist_first;
440 while (rb) {
441 struct drm_i915_gem_request *cursor =
442 rb_entry(rb, typeof(*cursor), priotree.node);
443
Chris Wilson70c2a242016-09-09 14:11:46 +0100444 /* Can we combine this request with the current port? It has to
445 * be the same context/ringbuffer and not have any exceptions
446 * (e.g. GVT saying never to combine contexts).
447 *
448 * If we can combine the requests, we can execute both by
449 * updating the RING_TAIL to point to the end of the second
450 * request, and so we never need to tell the hardware about
451 * the first.
452 */
453 if (last && !can_merge_ctx(cursor->ctx, last->ctx)) {
454 /* If we are on the second port and cannot combine
455 * this request with the last, then we are done.
456 */
457 if (port != engine->execlist_port)
458 break;
459
460 /* If GVT overrides us we only ever submit port[0],
461 * leaving port[1] empty. Note that we also have
462 * to be careful that we don't queue the same
463 * context (even though a different request) to
464 * the second port.
465 */
Min Hed7ab9922016-11-16 22:05:04 +0800466 if (ctx_single_port_submission(last->ctx) ||
467 ctx_single_port_submission(cursor->ctx))
Chris Wilson70c2a242016-09-09 14:11:46 +0100468 break;
469
470 GEM_BUG_ON(last->ctx == cursor->ctx);
471
472 i915_gem_request_assign(&port->request, last);
473 port++;
474 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000475
Chris Wilson20311bd2016-11-14 20:41:03 +0000476 rb = rb_next(rb);
477 rb_erase(&cursor->priotree.node, &engine->execlist_queue);
478 RB_CLEAR_NODE(&cursor->priotree.node);
479 cursor->priotree.priority = INT_MAX;
480
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000481 __i915_gem_request_submit(cursor);
Tvrtko Ursulind7d96832017-02-21 11:03:00 +0000482 trace_i915_gem_request_in(cursor, port - engine->execlist_port);
Chris Wilson70c2a242016-09-09 14:11:46 +0100483 last = cursor;
484 submit = true;
Michel Thierry53292cd2015-04-15 18:11:33 +0100485 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100486 if (submit) {
Chris Wilson70c2a242016-09-09 14:11:46 +0100487 i915_gem_request_assign(&port->request, last);
Chris Wilson20311bd2016-11-14 20:41:03 +0000488 engine->execlist_first = rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100489 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000490 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Chris Wilson70c2a242016-09-09 14:11:46 +0100491
492 if (submit)
493 execlists_submit_ports(engine);
Michel Thierryacdd8842014-07-24 17:04:38 +0100494}
495
Chris Wilson70c2a242016-09-09 14:11:46 +0100496static bool execlists_elsp_idle(struct intel_engine_cs *engine)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100497{
Chris Wilson70c2a242016-09-09 14:11:46 +0100498 return !engine->execlist_port[0].request;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100499}
500
Imre Deak0cb56702016-11-07 11:20:04 +0200501/**
502 * intel_execlists_idle() - Determine if all engine submission ports are idle
503 * @dev_priv: i915 device private
504 *
505 * Return true if there are no requests pending on any of the submission ports
506 * of any engines.
507 */
508bool intel_execlists_idle(struct drm_i915_private *dev_priv)
509{
510 struct intel_engine_cs *engine;
511 enum intel_engine_id id;
512
513 if (!i915.enable_execlists)
514 return true;
515
Chris Wilson453cfe22017-02-01 13:12:22 +0000516 for_each_engine(engine, dev_priv, id) {
517 /* Interrupt/tasklet pending? */
518 if (test_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted))
519 return false;
520
521 /* Both ports drained, no more ELSP submission? */
Imre Deak0cb56702016-11-07 11:20:04 +0200522 if (!execlists_elsp_idle(engine))
523 return false;
Chris Wilson453cfe22017-02-01 13:12:22 +0000524 }
Imre Deak0cb56702016-11-07 11:20:04 +0200525
526 return true;
527}
528
Chris Wilson816ee792017-01-24 11:00:03 +0000529static bool execlists_elsp_ready(const struct intel_engine_cs *engine)
Ben Widawsky91a41032016-01-05 10:30:07 -0800530{
Chris Wilson816ee792017-01-24 11:00:03 +0000531 const struct execlist_port *port = engine->execlist_port;
Ben Widawsky91a41032016-01-05 10:30:07 -0800532
Chris Wilson816ee792017-01-24 11:00:03 +0000533 return port[0].count + port[1].count < 2;
Ben Widawsky91a41032016-01-05 10:30:07 -0800534}
535
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200536/*
Oscar Mateo73e4d072014-07-24 17:04:48 +0100537 * Check the unread Context Status Buffers and manage the submission of new
538 * contexts to the ELSP accordingly.
539 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100540static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100541{
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100542 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
Chris Wilson70c2a242016-09-09 14:11:46 +0100543 struct execlist_port *port = engine->execlist_port;
Chris Wilsonc0336662016-05-06 15:40:21 +0100544 struct drm_i915_private *dev_priv = engine->i915;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100545
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100546 intel_uncore_forcewake_get(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000547
Chris Wilsonf7470262017-01-24 15:20:21 +0000548 while (test_and_clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted)) {
Chris Wilson70c2a242016-09-09 14:11:46 +0100549 u32 __iomem *csb_mmio =
550 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine));
551 u32 __iomem *buf =
552 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_BUF_LO(engine, 0));
553 unsigned int csb, head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100554
Chris Wilson70c2a242016-09-09 14:11:46 +0100555 csb = readl(csb_mmio);
556 head = GEN8_CSB_READ_PTR(csb);
557 tail = GEN8_CSB_WRITE_PTR(csb);
Chris Wilsona37951a2017-01-24 11:00:06 +0000558 if (head == tail)
559 break;
560
Chris Wilson70c2a242016-09-09 14:11:46 +0100561 if (tail < head)
562 tail += GEN8_CSB_ENTRIES;
Chris Wilsona37951a2017-01-24 11:00:06 +0000563 do {
Chris Wilson70c2a242016-09-09 14:11:46 +0100564 unsigned int idx = ++head % GEN8_CSB_ENTRIES;
565 unsigned int status = readl(buf + 2 * idx);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100566
Chris Wilson2ffe80a2017-02-06 17:05:02 +0000567 /* We are flying near dragons again.
568 *
569 * We hold a reference to the request in execlist_port[]
570 * but no more than that. We are operating in softirq
571 * context and so cannot hold any mutex or sleep. That
572 * prevents us stopping the requests we are processing
573 * in port[] from being retired simultaneously (the
574 * breadcrumb will be complete before we see the
575 * context-switch). As we only hold the reference to the
576 * request, any pointer chasing underneath the request
577 * is subject to a potential use-after-free. Thus we
578 * store all of the bookkeeping within port[] as
579 * required, and avoid using unguarded pointers beneath
580 * request itself. The same applies to the atomic
581 * status notifier.
582 */
583
Chris Wilson70c2a242016-09-09 14:11:46 +0100584 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
585 continue;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100586
Chris Wilson86aa7e72017-01-23 11:31:32 +0000587 /* Check the context/desc id for this event matches */
Chris Wilsonae9a0432017-02-07 10:23:19 +0000588 GEM_DEBUG_BUG_ON(readl(buf + 2 * idx + 1) !=
589 port[0].context_id);
Chris Wilson86aa7e72017-01-23 11:31:32 +0000590
Chris Wilson70c2a242016-09-09 14:11:46 +0100591 GEM_BUG_ON(port[0].count == 0);
592 if (--port[0].count == 0) {
593 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
594 execlists_context_status_change(port[0].request,
595 INTEL_CONTEXT_SCHEDULE_OUT);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100596
Tvrtko Ursulind7d96832017-02-21 11:03:00 +0000597 trace_i915_gem_request_out(port[0].request);
Chris Wilson70c2a242016-09-09 14:11:46 +0100598 i915_gem_request_put(port[0].request);
599 port[0] = port[1];
600 memset(&port[1], 0, sizeof(port[1]));
Chris Wilson70c2a242016-09-09 14:11:46 +0100601 }
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000602
Chris Wilson70c2a242016-09-09 14:11:46 +0100603 GEM_BUG_ON(port[0].count == 0 &&
604 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
Chris Wilsona37951a2017-01-24 11:00:06 +0000605 } while (head < tail);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000606
Chris Wilson70c2a242016-09-09 14:11:46 +0100607 writel(_MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
608 GEN8_CSB_WRITE_PTR(csb) << 8),
609 csb_mmio);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000610 }
611
Chris Wilson70c2a242016-09-09 14:11:46 +0100612 if (execlists_elsp_ready(engine))
613 execlists_dequeue(engine);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000614
Chris Wilson70c2a242016-09-09 14:11:46 +0100615 intel_uncore_forcewake_put(dev_priv, engine->fw_domains);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100616}
617
Chris Wilson20311bd2016-11-14 20:41:03 +0000618static bool insert_request(struct i915_priotree *pt, struct rb_root *root)
619{
620 struct rb_node **p, *rb;
621 bool first = true;
622
623 /* most positive priority is scheduled first, equal priorities fifo */
624 rb = NULL;
625 p = &root->rb_node;
626 while (*p) {
627 struct i915_priotree *pos;
628
629 rb = *p;
630 pos = rb_entry(rb, typeof(*pos), node);
631 if (pt->priority > pos->priority) {
632 p = &rb->rb_left;
633 } else {
634 p = &rb->rb_right;
635 first = false;
636 }
637 }
638 rb_link_node(&pt->node, rb, p);
639 rb_insert_color(&pt->node, root);
640
641 return first;
642}
643
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100644static void execlists_submit_request(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100645{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000646 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +0100647 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +0100648
Chris Wilson663f71e2016-11-14 20:41:00 +0000649 /* Will be called from irq-context when using foreign fences. */
650 spin_lock_irqsave(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100651
Chris Wilson38332812017-01-24 11:00:07 +0000652 if (insert_request(&request->priotree, &engine->execlist_queue)) {
Chris Wilson20311bd2016-11-14 20:41:03 +0000653 engine->execlist_first = &request->priotree.node;
Chris Wilson48ea2552017-01-24 11:00:08 +0000654 if (execlists_elsp_ready(engine))
Chris Wilson38332812017-01-24 11:00:07 +0000655 tasklet_hi_schedule(&engine->irq_tasklet);
656 }
Michel Thierryacdd8842014-07-24 17:04:38 +0100657
Chris Wilson663f71e2016-11-14 20:41:00 +0000658 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100659}
660
Chris Wilson20311bd2016-11-14 20:41:03 +0000661static struct intel_engine_cs *
662pt_lock_engine(struct i915_priotree *pt, struct intel_engine_cs *locked)
663{
664 struct intel_engine_cs *engine;
665
666 engine = container_of(pt,
667 struct drm_i915_gem_request,
668 priotree)->engine;
669 if (engine != locked) {
670 if (locked)
671 spin_unlock_irq(&locked->timeline->lock);
672 spin_lock_irq(&engine->timeline->lock);
673 }
674
675 return engine;
676}
677
678static void execlists_schedule(struct drm_i915_gem_request *request, int prio)
679{
680 struct intel_engine_cs *engine = NULL;
681 struct i915_dependency *dep, *p;
682 struct i915_dependency stack;
683 LIST_HEAD(dfs);
684
685 if (prio <= READ_ONCE(request->priotree.priority))
686 return;
687
Chris Wilson70cd1472016-11-28 14:36:49 +0000688 /* Need BKL in order to use the temporary link inside i915_dependency */
689 lockdep_assert_held(&request->i915->drm.struct_mutex);
Chris Wilson20311bd2016-11-14 20:41:03 +0000690
691 stack.signaler = &request->priotree;
692 list_add(&stack.dfs_link, &dfs);
693
694 /* Recursively bump all dependent priorities to match the new request.
695 *
696 * A naive approach would be to use recursion:
697 * static void update_priorities(struct i915_priotree *pt, prio) {
698 * list_for_each_entry(dep, &pt->signalers_list, signal_link)
699 * update_priorities(dep->signal, prio)
700 * insert_request(pt);
701 * }
702 * but that may have unlimited recursion depth and so runs a very
703 * real risk of overunning the kernel stack. Instead, we build
704 * a flat list of all dependencies starting with the current request.
705 * As we walk the list of dependencies, we add all of its dependencies
706 * to the end of the list (this may include an already visited
707 * request) and continue to walk onwards onto the new dependencies. The
708 * end result is a topological list of requests in reverse order, the
709 * last element in the list is the request we must execute first.
710 */
711 list_for_each_entry_safe(dep, p, &dfs, dfs_link) {
712 struct i915_priotree *pt = dep->signaler;
713
714 list_for_each_entry(p, &pt->signalers_list, signal_link)
715 if (prio > READ_ONCE(p->signaler->priority))
716 list_move_tail(&p->dfs_link, &dfs);
717
Chris Wilson0798cff2016-12-05 14:29:41 +0000718 list_safe_reset_next(dep, p, dfs_link);
Chris Wilson20311bd2016-11-14 20:41:03 +0000719 if (!RB_EMPTY_NODE(&pt->node))
720 continue;
721
722 engine = pt_lock_engine(pt, engine);
723
724 /* If it is not already in the rbtree, we can update the
725 * priority inplace and skip over it (and its dependencies)
726 * if it is referenced *again* as we descend the dfs.
727 */
728 if (prio > pt->priority && RB_EMPTY_NODE(&pt->node)) {
729 pt->priority = prio;
730 list_del_init(&dep->dfs_link);
731 }
732 }
733
734 /* Fifo and depth-first replacement ensure our deps execute before us */
735 list_for_each_entry_safe_reverse(dep, p, &dfs, dfs_link) {
736 struct i915_priotree *pt = dep->signaler;
737
738 INIT_LIST_HEAD(&dep->dfs_link);
739
740 engine = pt_lock_engine(pt, engine);
741
742 if (prio <= pt->priority)
743 continue;
744
745 GEM_BUG_ON(RB_EMPTY_NODE(&pt->node));
746
747 pt->priority = prio;
748 rb_erase(&pt->node, &engine->execlist_queue);
749 if (insert_request(pt, &engine->execlist_queue))
750 engine->execlist_first = &pt->node;
751 }
752
753 if (engine)
754 spin_unlock_irq(&engine->timeline->lock);
755
756 /* XXX Do we need to preempt to make room for us and our deps? */
757}
758
Chris Wilsone8a9c582016-12-18 15:37:20 +0000759static int execlists_context_pin(struct intel_engine_cs *engine,
760 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000761{
Chris Wilson9021ad02016-05-24 14:53:37 +0100762 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson2947e402016-12-18 15:37:23 +0000763 unsigned int flags;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100764 void *vaddr;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000765 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000766
Chris Wilson91c8a322016-07-05 10:40:23 +0100767 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000768
Chris Wilson9021ad02016-05-24 14:53:37 +0100769 if (ce->pin_count++)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100770 return 0;
771
Chris Wilsone8a9c582016-12-18 15:37:20 +0000772 if (!ce->state) {
773 ret = execlists_context_deferred_alloc(ctx, engine);
774 if (ret)
775 goto err;
776 }
Chris Wilson56f6e0a2017-01-05 15:30:20 +0000777 GEM_BUG_ON(!ce->state);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000778
Chris Wilson72b72ae2017-02-10 10:14:22 +0000779 flags = PIN_GLOBAL | PIN_HIGH;
Daniele Ceraolo Spuriofeef2a72016-12-23 15:56:22 -0800780 if (ctx->ggtt_offset_bias)
781 flags |= PIN_OFFSET_BIAS | ctx->ggtt_offset_bias;
Chris Wilson2947e402016-12-18 15:37:23 +0000782
783 ret = i915_vma_pin(ce->state, 0, GEN8_LR_CONTEXT_ALIGN, flags);
Nick Hoathe84fe802015-09-11 12:53:46 +0100784 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100785 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000786
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100787 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100788 if (IS_ERR(vaddr)) {
789 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100790 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000791 }
792
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800793 ret = intel_ring_pin(ce->ring, ctx->ggtt_offset_bias);
Nick Hoathe84fe802015-09-11 12:53:46 +0100794 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100795 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +0100796
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000797 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +0100798
Chris Wilsona3aabe82016-10-04 21:11:26 +0100799 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
800 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100801 i915_ggtt_offset(ce->ring->vma);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100802
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100803 ce->state->obj->mm.dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +0200804
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100805 i915_gem_context_get(ctx);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100806 return 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000807
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100808unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100809 i915_gem_object_unpin_map(ce->state->obj);
810unpin_vma:
811 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100812err:
Chris Wilson9021ad02016-05-24 14:53:37 +0100813 ce->pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000814 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000815}
816
Chris Wilsone8a9c582016-12-18 15:37:20 +0000817static void execlists_context_unpin(struct intel_engine_cs *engine,
818 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000819{
Chris Wilson9021ad02016-05-24 14:53:37 +0100820 struct intel_context *ce = &ctx->engine[engine->id];
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100821
Chris Wilson91c8a322016-07-05 10:40:23 +0100822 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +0100823 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +0000824
Chris Wilson9021ad02016-05-24 14:53:37 +0100825 if (--ce->pin_count)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100826 return;
827
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100828 intel_ring_unpin(ce->ring);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100829
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100830 i915_gem_object_unpin_map(ce->state->obj);
831 i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100832
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100833 i915_gem_context_put(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000834}
835
Chris Wilsonf73e7392016-12-18 15:37:24 +0000836static int execlists_request_alloc(struct drm_i915_gem_request *request)
Chris Wilsonef11c012016-12-18 15:37:19 +0000837{
838 struct intel_engine_cs *engine = request->engine;
839 struct intel_context *ce = &request->ctx->engine[engine->id];
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000840 u32 *cs;
Chris Wilsonef11c012016-12-18 15:37:19 +0000841 int ret;
842
Chris Wilsone8a9c582016-12-18 15:37:20 +0000843 GEM_BUG_ON(!ce->pin_count);
844
Chris Wilsonef11c012016-12-18 15:37:19 +0000845 /* Flush enough space to reduce the likelihood of waiting after
846 * we start building the request - in which case we will just
847 * have to repeat work.
848 */
849 request->reserved_space += EXECLISTS_REQUEST_SIZE;
850
Chris Wilsone8a9c582016-12-18 15:37:20 +0000851 GEM_BUG_ON(!ce->ring);
Chris Wilsonef11c012016-12-18 15:37:19 +0000852 request->ring = ce->ring;
853
Chris Wilsonef11c012016-12-18 15:37:19 +0000854 if (i915.enable_guc_submission) {
855 /*
856 * Check that the GuC has space for the request before
857 * going any further, as the i915_add_request() call
858 * later on mustn't fail ...
859 */
860 ret = i915_guc_wq_reserve(request);
861 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000862 goto err;
Chris Wilsonef11c012016-12-18 15:37:19 +0000863 }
864
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000865 cs = intel_ring_begin(request, 0);
866 if (IS_ERR(cs)) {
867 ret = PTR_ERR(cs);
Chris Wilsonef11c012016-12-18 15:37:19 +0000868 goto err_unreserve;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000869 }
Chris Wilsonef11c012016-12-18 15:37:19 +0000870
871 if (!ce->initialised) {
872 ret = engine->init_context(request);
873 if (ret)
874 goto err_unreserve;
875
876 ce->initialised = true;
877 }
878
879 /* Note that after this point, we have committed to using
880 * this request as it is being used to both track the
881 * state of engine initialisation and liveness of the
882 * golden renderstate above. Think twice before you try
883 * to cancel/unwind this request now.
884 */
885
886 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
887 return 0;
888
889err_unreserve:
890 if (i915.enable_guc_submission)
891 i915_guc_wq_unreserve(request);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000892err:
Chris Wilsonef11c012016-12-18 15:37:19 +0000893 return ret;
894}
895
Arun Siluvery9e000842015-07-03 14:27:31 +0100896/*
897 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
898 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
899 * but there is a slight complication as this is applied in WA batch where the
900 * values are only initialized once so we cannot take register value at the
901 * beginning and reuse it further; hence we save its value to memory, upload a
902 * constant value with bit21 set and then we restore it back with the saved value.
903 * To simplify the WA, a constant value is formed by using the default value
904 * of this register. This shouldn't be a problem because we are only modifying
905 * it for a short period and this batch in non-premptible. We can ofcourse
906 * use additional instructions that read the actual value of the register
907 * at that time and set our bit of interest but it makes the WA complicated.
908 *
909 * This WA is also required for Gen9 so extracting as a function avoids
910 * code duplication.
911 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000912static u32 *
913gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery9e000842015-07-03 14:27:31 +0100914{
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000915 *batch++ = MI_STORE_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
916 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
917 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
918 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +0100919
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000920 *batch++ = MI_LOAD_REGISTER_IMM(1);
921 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
922 *batch++ = 0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES;
Arun Siluvery9e000842015-07-03 14:27:31 +0100923
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +0000924 batch = gen8_emit_pipe_control(batch,
925 PIPE_CONTROL_CS_STALL |
926 PIPE_CONTROL_DC_FLUSH_ENABLE,
927 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100928
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000929 *batch++ = MI_LOAD_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
930 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
931 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
932 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +0100933
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000934 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100935}
936
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200937/*
938 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
939 * initialized at the beginning and shared across all contexts but this field
940 * helps us to have multiple batches at different offsets and select them based
941 * on a criteria. At the moment this batch always start at the beginning of the page
942 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100943 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200944 * The number of WA applied are not known at the beginning; we use this field
945 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100946 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200947 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
948 * so it adds NOOPs as padding to make it cacheline aligned.
949 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
950 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100951 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000952static u32 *gen8_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery17ee9502015-06-19 19:07:01 +0100953{
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100954 /* WaDisableCtxRestoreArbitration:bdw,chv */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000955 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100956
Arun Siluveryc82435b2015-06-19 18:37:13 +0100957 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000958 if (IS_BROADWELL(engine->i915))
959 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluveryc82435b2015-06-19 18:37:13 +0100960
Arun Siluvery0160f052015-06-23 15:46:57 +0100961 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
962 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +0000963 batch = gen8_emit_pipe_control(batch,
964 PIPE_CONTROL_FLUSH_L3 |
965 PIPE_CONTROL_GLOBAL_GTT_IVB |
966 PIPE_CONTROL_CS_STALL |
967 PIPE_CONTROL_QW_WRITE,
968 i915_ggtt_offset(engine->scratch) +
969 2 * CACHELINE_BYTES);
Arun Siluvery0160f052015-06-23 15:46:57 +0100970
Arun Siluvery17ee9502015-06-19 19:07:01 +0100971 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000972 while ((unsigned long)batch % CACHELINE_BYTES)
973 *batch++ = MI_NOOP;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100974
975 /*
976 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
977 * execution depends on the length specified in terms of cache lines
978 * in the register CTX_RCS_INDIRECT_CTX
979 */
980
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000981 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100982}
983
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200984/*
985 * This batch is started immediately after indirect_ctx batch. Since we ensure
986 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100987 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200988 * The number of DWORDS written are returned using this field.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100989 *
990 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
991 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
992 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000993static u32 *gen8_init_perctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery17ee9502015-06-19 19:07:01 +0100994{
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100995 /* WaDisableCtxRestoreArbitration:bdw,chv */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000996 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
997 *batch++ = MI_BATCH_BUFFER_END;
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100998
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000999 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001000}
1001
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001002static u32 *gen9_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery0504cff2015-07-14 15:01:27 +01001003{
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001004 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001005 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluverya4106a72015-07-14 15:01:29 +01001006
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001007 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001008 *batch++ = MI_LOAD_REGISTER_IMM(1);
1009 *batch++ = i915_mmio_reg_offset(COMMON_SLICE_CHICKEN2);
1010 *batch++ = _MASKED_BIT_DISABLE(
1011 GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE);
1012 *batch++ = MI_NOOP;
Mika Kuoppala873e8172016-07-20 14:26:13 +03001013
Mika Kuoppala066d4622016-06-07 17:19:15 +03001014 /* WaClearSlmSpaceAtContextSwitch:kbl */
1015 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001016 if (IS_KBL_REVID(engine->i915, 0, KBL_REVID_A0)) {
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001017 batch = gen8_emit_pipe_control(batch,
1018 PIPE_CONTROL_FLUSH_L3 |
1019 PIPE_CONTROL_GLOBAL_GTT_IVB |
1020 PIPE_CONTROL_CS_STALL |
1021 PIPE_CONTROL_QW_WRITE,
1022 i915_ggtt_offset(engine->scratch)
1023 + 2 * CACHELINE_BYTES);
Mika Kuoppala066d4622016-06-07 17:19:15 +03001024 }
Tim Gore3485d992016-07-05 10:01:30 +01001025
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001026 /* WaMediaPoolStateCmdInWABB:bxt,glk */
Tim Gore3485d992016-07-05 10:01:30 +01001027 if (HAS_POOLED_EU(engine->i915)) {
1028 /*
1029 * EU pool configuration is setup along with golden context
1030 * during context initialization. This value depends on
1031 * device type (2x6 or 3x6) and needs to be updated based
1032 * on which subslice is disabled especially for 2x6
1033 * devices, however it is safe to load default
1034 * configuration of 3x6 device instead of masking off
1035 * corresponding bits because HW ignores bits of a disabled
1036 * subslice and drops down to appropriate config. Please
1037 * see render_state_setup() in i915_gem_render_state.c for
1038 * possible configurations, to avoid duplication they are
1039 * not shown here again.
1040 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001041 *batch++ = GEN9_MEDIA_POOL_STATE;
1042 *batch++ = GEN9_MEDIA_POOL_ENABLE;
1043 *batch++ = 0x00777000;
1044 *batch++ = 0;
1045 *batch++ = 0;
1046 *batch++ = 0;
Tim Gore3485d992016-07-05 10:01:30 +01001047 }
1048
Arun Siluvery0504cff2015-07-14 15:01:27 +01001049 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001050 while ((unsigned long)batch % CACHELINE_BYTES)
1051 *batch++ = MI_NOOP;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001052
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001053 return batch;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001054}
1055
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001056static u32 *gen9_init_perctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery0504cff2015-07-14 15:01:27 +01001057{
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001058 *batch++ = MI_BATCH_BUFFER_END;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001059
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001060 return batch;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001061}
1062
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001063#define CTX_WA_BB_OBJ_SIZE (PAGE_SIZE)
1064
1065static int lrc_setup_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001066{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001067 struct drm_i915_gem_object *obj;
1068 struct i915_vma *vma;
1069 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001070
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001071 obj = i915_gem_object_create(engine->i915, CTX_WA_BB_OBJ_SIZE);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001072 if (IS_ERR(obj))
1073 return PTR_ERR(obj);
1074
Chris Wilsona01cb372017-01-16 15:21:30 +00001075 vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001076 if (IS_ERR(vma)) {
1077 err = PTR_ERR(vma);
1078 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001079 }
1080
Chris Wilson48bb74e2016-08-15 10:49:04 +01001081 err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH);
1082 if (err)
1083 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001084
Chris Wilson48bb74e2016-08-15 10:49:04 +01001085 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001086 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001087
1088err:
1089 i915_gem_object_put(obj);
1090 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001091}
1092
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001093static void lrc_destroy_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001094{
Chris Wilson19880c42016-08-15 10:49:05 +01001095 i915_vma_unpin_and_release(&engine->wa_ctx.vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001096}
1097
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001098typedef u32 *(*wa_bb_func_t)(struct intel_engine_cs *engine, u32 *batch);
1099
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001100static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001101{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001102 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001103 struct i915_wa_ctx_bb *wa_bb[2] = { &wa_ctx->indirect_ctx,
1104 &wa_ctx->per_ctx };
1105 wa_bb_func_t wa_bb_fn[2];
Arun Siluvery17ee9502015-06-19 19:07:01 +01001106 struct page *page;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001107 void *batch, *batch_ptr;
1108 unsigned int i;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001109 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001110
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001111 if (WARN_ON(engine->id != RCS || !engine->scratch))
1112 return -EINVAL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001113
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001114 switch (INTEL_GEN(engine->i915)) {
1115 case 9:
1116 wa_bb_fn[0] = gen9_init_indirectctx_bb;
1117 wa_bb_fn[1] = gen9_init_perctx_bb;
1118 break;
1119 case 8:
1120 wa_bb_fn[0] = gen8_init_indirectctx_bb;
1121 wa_bb_fn[1] = gen8_init_perctx_bb;
1122 break;
1123 default:
1124 MISSING_CASE(INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001125 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001126 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001127
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001128 ret = lrc_setup_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001129 if (ret) {
1130 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1131 return ret;
1132 }
1133
Chris Wilson48bb74e2016-08-15 10:49:04 +01001134 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001135 batch = batch_ptr = kmap_atomic(page);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001136
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001137 /*
1138 * Emit the two workaround batch buffers, recording the offset from the
1139 * start of the workaround batch buffer object for each and their
1140 * respective sizes.
1141 */
1142 for (i = 0; i < ARRAY_SIZE(wa_bb_fn); i++) {
1143 wa_bb[i]->offset = batch_ptr - batch;
1144 if (WARN_ON(!IS_ALIGNED(wa_bb[i]->offset, CACHELINE_BYTES))) {
1145 ret = -EINVAL;
1146 break;
1147 }
1148 batch_ptr = wa_bb_fn[i](engine, batch_ptr);
1149 wa_bb[i]->size = batch_ptr - (batch + wa_bb[i]->offset);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001150 }
1151
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001152 BUG_ON(batch_ptr - batch > CTX_WA_BB_OBJ_SIZE);
1153
Arun Siluvery17ee9502015-06-19 19:07:01 +01001154 kunmap_atomic(batch);
1155 if (ret)
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001156 lrc_destroy_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001157
1158 return ret;
1159}
1160
Chris Wilson22cc4402017-02-04 11:05:19 +00001161static u32 port_seqno(struct execlist_port *port)
1162{
1163 return port->request ? port->request->global_seqno : 0;
1164}
1165
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001166static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001167{
Chris Wilsonc0336662016-05-06 15:40:21 +01001168 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001169 int ret;
1170
1171 ret = intel_mocs_init_engine(engine);
1172 if (ret)
1173 return ret;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001174
Chris Wilsonad07dfc2016-10-07 07:53:26 +01001175 intel_engine_reset_breadcrumbs(engine);
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001176 intel_engine_init_hangcheck(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001177
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001178 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001179 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001180 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1181 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001182 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1183 engine->status_page.ggtt_offset);
1184 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001185
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001186 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001187
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001188 /* After a GPU reset, we may have requests to replay */
Chris Wilsonf7470262017-01-24 15:20:21 +00001189 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001190 if (!execlists_elsp_idle(engine)) {
Chris Wilson22cc4402017-02-04 11:05:19 +00001191 DRM_DEBUG_DRIVER("Restarting %s from requests [0x%x, 0x%x]\n",
1192 engine->name,
1193 port_seqno(&engine->execlist_port[0]),
1194 port_seqno(&engine->execlist_port[1]));
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001195 engine->execlist_port[0].count = 0;
1196 engine->execlist_port[1].count = 0;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001197 execlists_submit_ports(engine);
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001198 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01001199
1200 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001201}
1202
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001203static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001204{
Chris Wilsonc0336662016-05-06 15:40:21 +01001205 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001206 int ret;
1207
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001208 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001209 if (ret)
1210 return ret;
1211
1212 /* We need to disable the AsyncFlip performance optimisations in order
1213 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1214 * programmed to '1' on all products.
1215 *
1216 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1217 */
1218 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1219
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001220 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1221
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001222 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001223}
1224
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001225static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001226{
1227 int ret;
1228
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001229 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001230 if (ret)
1231 return ret;
1232
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001233 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001234}
1235
Chris Wilson821ed7d2016-09-09 14:11:53 +01001236static void reset_common_ring(struct intel_engine_cs *engine,
1237 struct drm_i915_gem_request *request)
1238{
Chris Wilson821ed7d2016-09-09 14:11:53 +01001239 struct execlist_port *port = engine->execlist_port;
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001240 struct intel_context *ce;
1241
1242 /* If the request was innocent, we leave the request in the ELSP
1243 * and will try to replay it on restarting. The context image may
1244 * have been corrupted by the reset, in which case we may have
1245 * to service a new GPU hang, but more likely we can continue on
1246 * without impact.
1247 *
1248 * If the request was guilty, we presume the context is corrupt
1249 * and have to at least restore the RING register in the context
1250 * image back to the expected values to skip over the guilty request.
1251 */
1252 if (!request || request->fence.error != -EIO)
1253 return;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001254
Chris Wilsona3aabe82016-10-04 21:11:26 +01001255 /* We want a simple context + ring to execute the breadcrumb update.
1256 * We cannot rely on the context being intact across the GPU hang,
1257 * so clear it and rebuild just what we need for the breadcrumb.
1258 * All pending requests for this context will be zapped, and any
1259 * future request will be after userspace has had the opportunity
1260 * to recreate its own state.
1261 */
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001262 ce = &request->ctx->engine[engine->id];
Chris Wilsona3aabe82016-10-04 21:11:26 +01001263 execlists_init_reg_state(ce->lrc_reg_state,
1264 request->ctx, engine, ce->ring);
1265
Chris Wilson821ed7d2016-09-09 14:11:53 +01001266 /* Move the RING_HEAD onto the breadcrumb, past the hanging batch */
Chris Wilsona3aabe82016-10-04 21:11:26 +01001267 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
1268 i915_ggtt_offset(ce->ring->vma);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001269 ce->lrc_reg_state[CTX_RING_HEAD+1] = request->postfix;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001270
Chris Wilson821ed7d2016-09-09 14:11:53 +01001271 request->ring->head = request->postfix;
1272 request->ring->last_retired_head = -1;
1273 intel_ring_update_space(request->ring);
1274
1275 if (i915.enable_guc_submission)
1276 return;
1277
1278 /* Catch up with any missed context-switch interrupts */
Chris Wilson821ed7d2016-09-09 14:11:53 +01001279 if (request->ctx != port[0].request->ctx) {
1280 i915_gem_request_put(port[0].request);
1281 port[0] = port[1];
1282 memset(&port[1], 0, sizeof(port[1]));
1283 }
1284
Chris Wilson821ed7d2016-09-09 14:11:53 +01001285 GEM_BUG_ON(request->ctx != port[0].request->ctx);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001286
1287 /* Reset WaIdleLiteRestore:bdw,skl as well */
1288 request->tail = request->wa_tail - WA_TAIL_DWORDS * sizeof(u32);
Chris Wilson944a36d2017-02-17 16:38:33 +00001289 GEM_BUG_ON(!IS_ALIGNED(request->tail, 8));
Chris Wilson821ed7d2016-09-09 14:11:53 +01001290}
1291
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001292static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1293{
1294 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001295 struct intel_engine_cs *engine = req->engine;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001296 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001297 u32 *cs;
1298 int i;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001299
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001300 cs = intel_ring_begin(req, num_lri_cmds * 2 + 2);
1301 if (IS_ERR(cs))
1302 return PTR_ERR(cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001303
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001304 *cs++ = MI_LOAD_REGISTER_IMM(num_lri_cmds);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001305 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1306 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1307
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001308 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, i));
1309 *cs++ = upper_32_bits(pd_daddr);
1310 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, i));
1311 *cs++ = lower_32_bits(pd_daddr);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001312 }
1313
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001314 *cs++ = MI_NOOP;
1315 intel_ring_advance(req, cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001316
1317 return 0;
1318}
1319
John Harrisonbe795fc2015-05-29 17:44:03 +01001320static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
Chris Wilson803688b2016-08-02 22:50:27 +01001321 u64 offset, u32 len,
1322 unsigned int dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001323{
John Harrison8e004ef2015-02-13 11:48:10 +00001324 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001325 u32 *cs;
Oscar Mateo15648582014-07-24 17:04:32 +01001326 int ret;
1327
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001328 /* Don't rely in hw updating PDPs, specially in lite-restore.
1329 * Ideally, we should set Force PD Restore in ctx descriptor,
1330 * but we can't. Force Restore would be a second option, but
1331 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001332 * not idle). PML4 is allocated during ppgtt init so this is
1333 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001334 if (req->ctx->ppgtt &&
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001335 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings)) {
Chris Wilson949e8ab2017-02-09 14:40:36 +00001336 if (!i915_vm_is_48bit(&req->ctx->ppgtt->base) &&
Chris Wilsonc0336662016-05-06 15:40:21 +01001337 !intel_vgpu_active(req->i915)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001338 ret = intel_logical_ring_emit_pdps(req);
1339 if (ret)
1340 return ret;
1341 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001342
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001343 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001344 }
1345
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001346 cs = intel_ring_begin(req, 4);
1347 if (IS_ERR(cs))
1348 return PTR_ERR(cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001349
1350 /* FIXME(BDW): Address space and security selectors. */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001351 *cs++ = MI_BATCH_BUFFER_START_GEN8 | (ppgtt << 8) | (dispatch_flags &
1352 I915_DISPATCH_RS ? MI_BATCH_RESOURCE_STREAMER : 0);
1353 *cs++ = lower_32_bits(offset);
1354 *cs++ = upper_32_bits(offset);
1355 *cs++ = MI_NOOP;
1356 intel_ring_advance(req, cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001357
1358 return 0;
1359}
1360
Chris Wilson31bb59c2016-07-01 17:23:27 +01001361static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001362{
Chris Wilsonc0336662016-05-06 15:40:21 +01001363 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001364 I915_WRITE_IMR(engine,
1365 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1366 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001367}
1368
Chris Wilson31bb59c2016-07-01 17:23:27 +01001369static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001370{
Chris Wilsonc0336662016-05-06 15:40:21 +01001371 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001372 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001373}
1374
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001375static int gen8_emit_flush(struct drm_i915_gem_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001376{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001377 u32 cmd, *cs;
Oscar Mateo47122742014-07-24 17:04:28 +01001378
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001379 cs = intel_ring_begin(request, 4);
1380 if (IS_ERR(cs))
1381 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001382
1383 cmd = MI_FLUSH_DW + 1;
1384
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001385 /* We always require a command barrier so that subsequent
1386 * commands, such as breadcrumb interrupts, are strictly ordered
1387 * wrt the contents of the write cache being flushed to memory
1388 * (and thus being coherent from the CPU).
1389 */
1390 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1391
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001392 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001393 cmd |= MI_INVALIDATE_TLB;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001394 if (request->engine->id == VCS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001395 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001396 }
1397
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001398 *cs++ = cmd;
1399 *cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
1400 *cs++ = 0; /* upper addr */
1401 *cs++ = 0; /* value */
1402 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001403
1404 return 0;
1405}
1406
John Harrison7deb4d32015-05-29 17:43:59 +01001407static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001408 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001409{
Chris Wilsonb5321f32016-08-02 22:50:18 +01001410 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001411 u32 scratch_addr =
1412 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001413 bool vf_flush_wa = false, dc_flush_wa = false;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001414 u32 *cs, flags = 0;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001415 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01001416
1417 flags |= PIPE_CONTROL_CS_STALL;
1418
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001419 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01001420 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1421 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001422 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001423 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001424 }
1425
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001426 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01001427 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1428 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1429 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1430 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1431 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1432 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1433 flags |= PIPE_CONTROL_QW_WRITE;
1434 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001435
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001436 /*
1437 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1438 * pipe control.
1439 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001440 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001441 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001442
1443 /* WaForGAMHang:kbl */
1444 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1445 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001446 }
Imre Deak9647ff32015-01-25 13:27:11 -08001447
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001448 len = 6;
1449
1450 if (vf_flush_wa)
1451 len += 6;
1452
1453 if (dc_flush_wa)
1454 len += 12;
1455
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001456 cs = intel_ring_begin(request, len);
1457 if (IS_ERR(cs))
1458 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001459
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001460 if (vf_flush_wa)
1461 cs = gen8_emit_pipe_control(cs, 0, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08001462
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001463 if (dc_flush_wa)
1464 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_DC_FLUSH_ENABLE,
1465 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001466
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001467 cs = gen8_emit_pipe_control(cs, flags, scratch_addr);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001468
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001469 if (dc_flush_wa)
1470 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_CS_STALL, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001471
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001472 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001473
1474 return 0;
1475}
1476
Chris Wilson7c17d372016-01-20 15:43:35 +02001477/*
1478 * Reserve space for 2 NOOPs at the end of each request to be
1479 * used as a workaround for not being allowed to do lite
1480 * restore with HEAD==TAIL (WaIdleLiteRestore).
1481 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001482static void gen8_emit_wa_tail(struct drm_i915_gem_request *request, u32 *cs)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001483{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001484 *cs++ = MI_NOOP;
1485 *cs++ = MI_NOOP;
1486 request->wa_tail = intel_ring_offset(request, cs);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001487}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001488
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001489static void gen8_emit_breadcrumb(struct drm_i915_gem_request *request, u32 *cs)
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001490{
Chris Wilson7c17d372016-01-20 15:43:35 +02001491 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1492 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001493
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001494 *cs++ = (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW;
1495 *cs++ = intel_hws_seqno_address(request->engine) | MI_FLUSH_DW_USE_GTT;
1496 *cs++ = 0;
1497 *cs++ = request->global_seqno;
1498 *cs++ = MI_USER_INTERRUPT;
1499 *cs++ = MI_NOOP;
1500 request->tail = intel_ring_offset(request, cs);
Chris Wilson944a36d2017-02-17 16:38:33 +00001501 GEM_BUG_ON(!IS_ALIGNED(request->tail, 8));
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001502
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001503 gen8_emit_wa_tail(request, cs);
Chris Wilson7c17d372016-01-20 15:43:35 +02001504}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001505
Chris Wilson98f29e82016-10-28 13:58:51 +01001506static const int gen8_emit_breadcrumb_sz = 6 + WA_TAIL_DWORDS;
1507
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001508static void gen8_emit_breadcrumb_render(struct drm_i915_gem_request *request,
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001509 u32 *cs)
Chris Wilson7c17d372016-01-20 15:43:35 +02001510{
Michał Winiarskice81a652016-04-12 15:51:55 +02001511 /* We're using qword write, seqno should be aligned to 8 bytes. */
1512 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1513
Chris Wilson7c17d372016-01-20 15:43:35 +02001514 /* w/a for post sync ops following a GPGPU operation we
1515 * need a prior CS_STALL, which is emitted by the flush
1516 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001517 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001518 *cs++ = GFX_OP_PIPE_CONTROL(6);
1519 *cs++ = PIPE_CONTROL_GLOBAL_GTT_IVB | PIPE_CONTROL_CS_STALL |
1520 PIPE_CONTROL_QW_WRITE;
1521 *cs++ = intel_hws_seqno_address(request->engine);
1522 *cs++ = 0;
1523 *cs++ = request->global_seqno;
Michał Winiarskice81a652016-04-12 15:51:55 +02001524 /* We're thrashing one dword of HWS. */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001525 *cs++ = 0;
1526 *cs++ = MI_USER_INTERRUPT;
1527 *cs++ = MI_NOOP;
1528 request->tail = intel_ring_offset(request, cs);
Chris Wilson944a36d2017-02-17 16:38:33 +00001529 GEM_BUG_ON(!IS_ALIGNED(request->tail, 8));
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001530
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001531 gen8_emit_wa_tail(request, cs);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001532}
1533
Chris Wilson98f29e82016-10-28 13:58:51 +01001534static const int gen8_emit_breadcrumb_render_sz = 8 + WA_TAIL_DWORDS;
1535
John Harrison87531812015-05-29 17:43:44 +01001536static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001537{
1538 int ret;
1539
Tvrtko Ursulin4ac96592017-02-14 15:00:17 +00001540 ret = intel_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001541 if (ret)
1542 return ret;
1543
Peter Antoine3bbaba02015-07-10 20:13:11 +03001544 ret = intel_rcs_context_init_mocs(req);
1545 /*
1546 * Failing to program the MOCS is non-fatal.The system will not
1547 * run at peak performance. So generate an error and carry on.
1548 */
1549 if (ret)
1550 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1551
Chris Wilson4e50f082016-10-28 13:58:31 +01001552 return i915_gem_render_state_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001553}
1554
Oscar Mateo73e4d072014-07-24 17:04:48 +01001555/**
1556 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001557 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01001558 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001559void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001560{
John Harrison6402c332014-10-31 12:00:26 +00001561 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001562
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001563 /*
1564 * Tasklet cannot be active at this point due intel_mark_active/idle
1565 * so this is just for documentation.
1566 */
1567 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state)))
1568 tasklet_kill(&engine->irq_tasklet);
1569
Chris Wilsonc0336662016-05-06 15:40:21 +01001570 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00001571
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001572 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001573 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00001574 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001575
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001576 if (engine->cleanup)
1577 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01001578
Chris Wilson57e88532016-08-15 10:48:57 +01001579 if (engine->status_page.vma) {
1580 i915_gem_object_unpin_map(engine->status_page.vma->obj);
1581 engine->status_page.vma = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001582 }
Chris Wilsone8a9c582016-12-18 15:37:20 +00001583
1584 intel_engine_cleanup_common(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001585
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001586 lrc_destroy_wa_ctx(engine);
Chris Wilsonc0336662016-05-06 15:40:21 +01001587 engine->i915 = NULL;
Akash Goel3b3f1652016-10-13 22:44:48 +05301588 dev_priv->engine[engine->id] = NULL;
1589 kfree(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01001590}
1591
Chris Wilsonddd66c52016-08-02 22:50:31 +01001592void intel_execlists_enable_submission(struct drm_i915_private *dev_priv)
1593{
1594 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301595 enum intel_engine_id id;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001596
Chris Wilson20311bd2016-11-14 20:41:03 +00001597 for_each_engine(engine, dev_priv, id) {
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001598 engine->submit_request = execlists_submit_request;
Chris Wilson20311bd2016-11-14 20:41:03 +00001599 engine->schedule = execlists_schedule;
1600 }
Chris Wilsonddd66c52016-08-02 22:50:31 +01001601}
1602
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001603static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01001604logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001605{
1606 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001607 engine->init_hw = gen8_init_common_ring;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001608 engine->reset_hw = reset_common_ring;
Chris Wilsone8a9c582016-12-18 15:37:20 +00001609
1610 engine->context_pin = execlists_context_pin;
1611 engine->context_unpin = execlists_context_unpin;
1612
Chris Wilsonf73e7392016-12-18 15:37:24 +00001613 engine->request_alloc = execlists_request_alloc;
1614
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001615 engine->emit_flush = gen8_emit_flush;
Chris Wilson9b81d552016-10-28 13:58:50 +01001616 engine->emit_breadcrumb = gen8_emit_breadcrumb;
Chris Wilson98f29e82016-10-28 13:58:51 +01001617 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_sz;
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001618 engine->submit_request = execlists_submit_request;
Chris Wilson20311bd2016-11-14 20:41:03 +00001619 engine->schedule = execlists_schedule;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001620
Chris Wilson31bb59c2016-07-01 17:23:27 +01001621 engine->irq_enable = gen8_logical_ring_enable_irq;
1622 engine->irq_disable = gen8_logical_ring_disable_irq;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001623 engine->emit_bb_start = gen8_emit_bb_start;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001624}
1625
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001626static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01001627logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001628{
Dave Gordonc2c7f242016-07-13 16:03:35 +01001629 unsigned shift = engine->irq_shift;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001630 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1631 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001632}
1633
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001634static int
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001635lrc_setup_hws(struct intel_engine_cs *engine, struct i915_vma *vma)
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001636{
Chris Wilson57e88532016-08-15 10:48:57 +01001637 const int hws_offset = LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001638 void *hws;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001639
1640 /* The HWSP is part of the default context object in LRC mode. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001641 hws = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001642 if (IS_ERR(hws))
1643 return PTR_ERR(hws);
Chris Wilson57e88532016-08-15 10:48:57 +01001644
1645 engine->status_page.page_addr = hws + hws_offset;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001646 engine->status_page.ggtt_offset = i915_ggtt_offset(vma) + hws_offset;
Chris Wilson57e88532016-08-15 10:48:57 +01001647 engine->status_page.vma = vma;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001648
1649 return 0;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001650}
1651
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001652static void
1653logical_ring_setup(struct intel_engine_cs *engine)
1654{
1655 struct drm_i915_private *dev_priv = engine->i915;
1656 enum forcewake_domains fw_domains;
1657
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001658 intel_engine_setup_common(engine);
1659
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001660 /* Intentionally left blank. */
1661 engine->buffer = NULL;
1662
1663 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
1664 RING_ELSP(engine),
1665 FW_REG_WRITE);
1666
1667 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1668 RING_CONTEXT_STATUS_PTR(engine),
1669 FW_REG_READ | FW_REG_WRITE);
1670
1671 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1672 RING_CONTEXT_STATUS_BUF_BASE(engine),
1673 FW_REG_READ);
1674
1675 engine->fw_domains = fw_domains;
1676
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001677 tasklet_init(&engine->irq_tasklet,
1678 intel_lrc_irq_handler, (unsigned long)engine);
1679
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001680 logical_ring_default_vfuncs(engine);
1681 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001682}
1683
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001684static int
1685logical_ring_init(struct intel_engine_cs *engine)
1686{
1687 struct i915_gem_context *dctx = engine->i915->kernel_context;
1688 int ret;
1689
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001690 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001691 if (ret)
1692 goto error;
1693
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001694 /* And setup the hardware status page. */
1695 ret = lrc_setup_hws(engine, dctx->engine[engine->id].state);
1696 if (ret) {
1697 DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret);
1698 goto error;
1699 }
1700
1701 return 0;
1702
1703error:
1704 intel_logical_ring_cleanup(engine);
1705 return ret;
1706}
1707
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001708int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001709{
1710 struct drm_i915_private *dev_priv = engine->i915;
1711 int ret;
1712
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001713 logical_ring_setup(engine);
1714
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001715 if (HAS_L3_DPF(dev_priv))
1716 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
1717
1718 /* Override some for render ring. */
1719 if (INTEL_GEN(dev_priv) >= 9)
1720 engine->init_hw = gen9_init_render_ring;
1721 else
1722 engine->init_hw = gen8_init_render_ring;
1723 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001724 engine->emit_flush = gen8_emit_flush_render;
Chris Wilson9b81d552016-10-28 13:58:50 +01001725 engine->emit_breadcrumb = gen8_emit_breadcrumb_render;
Chris Wilson98f29e82016-10-28 13:58:51 +01001726 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_render_sz;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001727
Chris Wilsonf51455d2017-01-10 14:47:34 +00001728 ret = intel_engine_create_scratch(engine, PAGE_SIZE);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001729 if (ret)
1730 return ret;
1731
1732 ret = intel_init_workaround_bb(engine);
1733 if (ret) {
1734 /*
1735 * We continue even if we fail to initialize WA batch
1736 * because we only expect rare glitches but nothing
1737 * critical to prevent us from using GPU
1738 */
1739 DRM_ERROR("WA batch buffer initialization failed: %d\n",
1740 ret);
1741 }
1742
Tvrtko Ursulind038fc72016-12-16 13:18:42 +00001743 return logical_ring_init(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001744}
1745
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001746int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001747{
1748 logical_ring_setup(engine);
1749
1750 return logical_ring_init(engine);
1751}
1752
Jeff McGee0cea6502015-02-13 10:27:56 -06001753static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01001754make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06001755{
1756 u32 rpcs = 0;
1757
1758 /*
1759 * No explicit RPCS request is needed to ensure full
1760 * slice/subslice/EU enablement prior to Gen9.
1761 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001762 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06001763 return 0;
1764
1765 /*
1766 * Starting in Gen9, render power gating can leave
1767 * slice/subslice/EU in a partially enabled state. We
1768 * must make an explicit request through RPCS for full
1769 * enablement.
1770 */
Imre Deak43b67992016-08-31 19:13:02 +03001771 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001772 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Imre Deakf08a0c92016-08-31 19:13:04 +03001773 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001774 GEN8_RPCS_S_CNT_SHIFT;
1775 rpcs |= GEN8_RPCS_ENABLE;
1776 }
1777
Imre Deak43b67992016-08-31 19:13:02 +03001778 if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001779 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Imre Deak57ec1712016-08-31 19:13:05 +03001780 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001781 GEN8_RPCS_SS_CNT_SHIFT;
1782 rpcs |= GEN8_RPCS_ENABLE;
1783 }
1784
Imre Deak43b67992016-08-31 19:13:02 +03001785 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
1786 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001787 GEN8_RPCS_EU_MIN_SHIFT;
Imre Deak43b67992016-08-31 19:13:02 +03001788 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001789 GEN8_RPCS_EU_MAX_SHIFT;
1790 rpcs |= GEN8_RPCS_ENABLE;
1791 }
1792
1793 return rpcs;
1794}
1795
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001796static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00001797{
1798 u32 indirect_ctx_offset;
1799
Chris Wilsonc0336662016-05-06 15:40:21 +01001800 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00001801 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01001802 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00001803 /* fall through */
1804 case 9:
1805 indirect_ctx_offset =
1806 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1807 break;
1808 case 8:
1809 indirect_ctx_offset =
1810 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1811 break;
1812 }
1813
1814 return indirect_ctx_offset;
1815}
1816
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001817static void execlists_init_reg_state(u32 *regs,
Chris Wilsona3aabe82016-10-04 21:11:26 +01001818 struct i915_gem_context *ctx,
1819 struct intel_engine_cs *engine,
1820 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001821{
Chris Wilsona3aabe82016-10-04 21:11:26 +01001822 struct drm_i915_private *dev_priv = engine->i915;
1823 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt ?: dev_priv->mm.aliasing_ppgtt;
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001824 u32 base = engine->mmio_base;
1825 bool rcs = engine->id == RCS;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001826
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001827 /* A context is actually a big batch buffer with several
1828 * MI_LOAD_REGISTER_IMM commands followed by (reg, value) pairs. The
1829 * values we are setting here are only for the first context restore:
1830 * on a subsequent save, the GPU will recreate this batchbuffer with new
1831 * values (including all the missing MI_LOAD_REGISTER_IMM commands that
1832 * we are not initializing here).
1833 */
1834 regs[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(rcs ? 14 : 11) |
1835 MI_LRI_FORCE_POSTED;
1836
1837 CTX_REG(regs, CTX_CONTEXT_CONTROL, RING_CONTEXT_CONTROL(engine),
1838 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
1839 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
1840 (HAS_RESOURCE_STREAMER(dev_priv) ?
1841 CTX_CTRL_RS_CTX_ENABLE : 0)));
1842 CTX_REG(regs, CTX_RING_HEAD, RING_HEAD(base), 0);
1843 CTX_REG(regs, CTX_RING_TAIL, RING_TAIL(base), 0);
1844 CTX_REG(regs, CTX_RING_BUFFER_START, RING_START(base), 0);
1845 CTX_REG(regs, CTX_RING_BUFFER_CONTROL, RING_CTL(base),
1846 RING_CTL_SIZE(ring->size) | RING_VALID);
1847 CTX_REG(regs, CTX_BB_HEAD_U, RING_BBADDR_UDW(base), 0);
1848 CTX_REG(regs, CTX_BB_HEAD_L, RING_BBADDR(base), 0);
1849 CTX_REG(regs, CTX_BB_STATE, RING_BBSTATE(base), RING_BB_PPGTT);
1850 CTX_REG(regs, CTX_SECOND_BB_HEAD_U, RING_SBBADDR_UDW(base), 0);
1851 CTX_REG(regs, CTX_SECOND_BB_HEAD_L, RING_SBBADDR(base), 0);
1852 CTX_REG(regs, CTX_SECOND_BB_STATE, RING_SBBSTATE(base), 0);
1853 if (rcs) {
1854 CTX_REG(regs, CTX_BB_PER_CTX_PTR, RING_BB_PER_CTX_PTR(base), 0);
1855 CTX_REG(regs, CTX_RCS_INDIRECT_CTX, RING_INDIRECT_CTX(base), 0);
1856 CTX_REG(regs, CTX_RCS_INDIRECT_CTX_OFFSET,
1857 RING_INDIRECT_CTX_OFFSET(base), 0);
1858
Chris Wilson48bb74e2016-08-15 10:49:04 +01001859 if (engine->wa_ctx.vma) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001860 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001861 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001862
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001863 regs[CTX_RCS_INDIRECT_CTX + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001864 (ggtt_offset + wa_ctx->indirect_ctx.offset) |
1865 (wa_ctx->indirect_ctx.size / CACHELINE_BYTES);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001866
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001867 regs[CTX_RCS_INDIRECT_CTX_OFFSET + 1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001868 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001869
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001870 regs[CTX_BB_PER_CTX_PTR + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001871 (ggtt_offset + wa_ctx->per_ctx.offset) | 0x01;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001872 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001873 }
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001874
1875 regs[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
1876
1877 CTX_REG(regs, CTX_CTX_TIMESTAMP, RING_CTX_TIMESTAMP(base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001878 /* PDP values well be assigned later if needed */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001879 CTX_REG(regs, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3), 0);
1880 CTX_REG(regs, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3), 0);
1881 CTX_REG(regs, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2), 0);
1882 CTX_REG(regs, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2), 0);
1883 CTX_REG(regs, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1), 0);
1884 CTX_REG(regs, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1), 0);
1885 CTX_REG(regs, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0), 0);
1886 CTX_REG(regs, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0), 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01001887
Chris Wilson949e8ab2017-02-09 14:40:36 +00001888 if (ppgtt && i915_vm_is_48bit(&ppgtt->base)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001889 /* 64b PPGTT (48bit canonical)
1890 * PDP0_DESCRIPTOR contains the base address to PML4 and
1891 * other PDP Descriptors are ignored.
1892 */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001893 ASSIGN_CTX_PML4(ppgtt, regs);
Michel Thierry2dba3232015-07-30 11:06:23 +01001894 }
1895
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001896 if (rcs) {
1897 regs[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
1898 CTX_REG(regs, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
1899 make_rpcs(dev_priv));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001900 }
Chris Wilsona3aabe82016-10-04 21:11:26 +01001901}
1902
1903static int
1904populate_lr_context(struct i915_gem_context *ctx,
1905 struct drm_i915_gem_object *ctx_obj,
1906 struct intel_engine_cs *engine,
1907 struct intel_ring *ring)
1908{
1909 void *vaddr;
1910 int ret;
1911
1912 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
1913 if (ret) {
1914 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
1915 return ret;
1916 }
1917
1918 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
1919 if (IS_ERR(vaddr)) {
1920 ret = PTR_ERR(vaddr);
1921 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
1922 return ret;
1923 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01001924 ctx_obj->mm.dirty = true;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001925
1926 /* The second page of the context object contains some fields which must
1927 * be set up prior to the first execution. */
1928
1929 execlists_init_reg_state(vaddr + LRC_STATE_PN * PAGE_SIZE,
1930 ctx, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001931
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001932 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001933
1934 return 0;
1935}
1936
Oscar Mateo73e4d072014-07-24 17:04:48 +01001937/**
Dave Gordonc5d46ee2016-01-05 12:21:33 +00001938 * intel_lr_context_size() - return the size of the context for an engine
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001939 * @engine: which engine to find the context size for
Dave Gordonc5d46ee2016-01-05 12:21:33 +00001940 *
1941 * Each engine may require a different amount of space for a context image,
1942 * so when allocating (or copying) an image, this function can be used to
1943 * find the right size for the specific engine.
1944 *
1945 * Return: size (in bytes) of an engine-specific context image
1946 *
1947 * Note: this size includes the HWSP, which is part of the context image
1948 * in LRC mode, but does not include the "shared data page" used with
1949 * GuC submission. The caller should account for this if using the GuC.
1950 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001951uint32_t intel_lr_context_size(struct intel_engine_cs *engine)
Oscar Mateo8c8579172014-07-24 17:04:14 +01001952{
1953 int ret = 0;
1954
Chris Wilsonc0336662016-05-06 15:40:21 +01001955 WARN_ON(INTEL_GEN(engine->i915) < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01001956
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001957 switch (engine->id) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01001958 case RCS:
Chris Wilsonc0336662016-05-06 15:40:21 +01001959 if (INTEL_GEN(engine->i915) >= 9)
Michael H. Nguyen468c6812014-11-13 17:51:49 +00001960 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
1961 else
1962 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01001963 break;
1964 case VCS:
1965 case BCS:
1966 case VECS:
1967 case VCS2:
1968 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
1969 break;
1970 }
1971
1972 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01001973}
1974
Chris Wilsone2efd132016-05-24 14:53:34 +01001975static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01001976 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01001977{
Oscar Mateo8c8579172014-07-24 17:04:14 +01001978 struct drm_i915_gem_object *ctx_obj;
Chris Wilson9021ad02016-05-24 14:53:37 +01001979 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001980 struct i915_vma *vma;
Oscar Mateo8c8579172014-07-24 17:04:14 +01001981 uint32_t context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01001982 struct intel_ring *ring;
Oscar Mateo8c8579172014-07-24 17:04:14 +01001983 int ret;
1984
Chris Wilson9021ad02016-05-24 14:53:37 +01001985 WARN_ON(ce->state);
Oscar Mateoede7d422014-07-24 17:04:12 +01001986
Chris Wilsonf51455d2017-01-10 14:47:34 +00001987 context_size = round_up(intel_lr_context_size(engine),
1988 I915_GTT_PAGE_SIZE);
Oscar Mateo8c8579172014-07-24 17:04:14 +01001989
Alex Daid1675192015-08-12 15:43:43 +01001990 /* One extra page as the sharing data between driver and GuC */
1991 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
1992
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00001993 ctx_obj = i915_gem_object_create(ctx->i915, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01001994 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03001995 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01001996 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01001997 }
1998
Chris Wilsona01cb372017-01-16 15:21:30 +00001999 vma = i915_vma_instance(ctx_obj, &ctx->i915->ggtt.base, NULL);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002000 if (IS_ERR(vma)) {
2001 ret = PTR_ERR(vma);
2002 goto error_deref_obj;
2003 }
2004
Chris Wilson7e37f882016-08-02 22:50:21 +01002005 ring = intel_engine_create_ring(engine, ctx->ring_size);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002006 if (IS_ERR(ring)) {
2007 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002008 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002009 }
2010
Chris Wilsondca33ec2016-08-02 22:50:20 +01002011 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002012 if (ret) {
2013 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002014 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002015 }
2016
Chris Wilsondca33ec2016-08-02 22:50:20 +01002017 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002018 ce->state = vma;
Chris Wilson9021ad02016-05-24 14:53:37 +01002019 ce->initialised = engine->init_context == NULL;
Oscar Mateoede7d422014-07-24 17:04:12 +01002020
2021 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002022
Chris Wilsondca33ec2016-08-02 22:50:20 +01002023error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01002024 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002025error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002026 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002027 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002028}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002029
Chris Wilson821ed7d2016-09-09 14:11:53 +01002030void intel_lr_context_resume(struct drm_i915_private *dev_priv)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002031{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002032 struct intel_engine_cs *engine;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002033 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302034 enum intel_engine_id id;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002035
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002036 /* Because we emit WA_TAIL_DWORDS there may be a disparity
2037 * between our bookkeeping in ce->ring->head and ce->ring->tail and
2038 * that stored in context. As we only write new commands from
2039 * ce->ring->tail onwards, everything before that is junk. If the GPU
2040 * starts reading from its RING_HEAD from the context, it may try to
2041 * execute that junk and die.
2042 *
2043 * So to avoid that we reset the context images upon resume. For
2044 * simplicity, we just zero everything out.
2045 */
2046 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Akash Goel3b3f1652016-10-13 22:44:48 +05302047 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002048 struct intel_context *ce = &ctx->engine[engine->id];
2049 u32 *reg;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002050
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002051 if (!ce->state)
2052 continue;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002053
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002054 reg = i915_gem_object_pin_map(ce->state->obj,
2055 I915_MAP_WB);
2056 if (WARN_ON(IS_ERR(reg)))
2057 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002058
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002059 reg += LRC_STATE_PN * PAGE_SIZE / sizeof(*reg);
2060 reg[CTX_RING_HEAD+1] = 0;
2061 reg[CTX_RING_TAIL+1] = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002062
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002063 ce->state->obj->mm.dirty = true;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002064 i915_gem_object_unpin_map(ce->state->obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002065
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002066 ce->ring->head = ce->ring->tail = 0;
2067 ce->ring->last_retired_head = -1;
2068 intel_ring_update_space(ce->ring);
2069 }
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002070 }
2071}