blob: acf347f71a2f54a0743924a3813caa40dc7ca42d [file] [log] [blame]
Brett Russ20f733e2005-09-01 18:26:17 -04001/*
2 * sata_mv.c - Marvell SATA support
3 *
Mark Lorde12bef52008-03-31 19:33:56 -04004 * Copyright 2008: Marvell Corporation, all rights reserved.
Jeff Garzik8b260242005-11-12 12:32:50 -05005 * Copyright 2005: EMC Corporation, all rights reserved.
Jeff Garzike2b1be52005-11-18 14:04:23 -05006 * Copyright 2005 Red Hat, Inc. All rights reserved.
Brett Russ20f733e2005-09-01 18:26:17 -04007 *
8 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; version 2 of the License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22 *
23 */
24
Jeff Garzik4a05e202007-05-24 23:40:15 -040025/*
Mark Lord85afb932008-04-19 14:54:41 -040026 * sata_mv TODO list:
27 *
28 * --> Errata workaround for NCQ device errors.
29 *
30 * --> More errata workarounds for PCI-X.
31 *
32 * --> Complete a full errata audit for all chipsets to identify others.
33 *
34 * --> ATAPI support (Marvell claims the 60xx/70xx chips can do it).
35 *
36 * --> Investigate problems with PCI Message Signalled Interrupts (MSI).
37 *
38 * --> Cache frequently-accessed registers in mv_port_priv to reduce overhead.
39 *
40 * --> Develop a low-power-consumption strategy, and implement it.
41 *
42 * --> [Experiment, low priority] Investigate interrupt coalescing.
43 * Quite often, especially with PCI Message Signalled Interrupts (MSI),
44 * the overhead reduced by interrupt mitigation is quite often not
45 * worth the latency cost.
46 *
47 * --> [Experiment, Marvell value added] Is it possible to use target
48 * mode to cross-connect two Linux boxes with Marvell cards? If so,
49 * creating LibATA target mode support would be very interesting.
50 *
51 * Target mode, for those without docs, is the ability to directly
52 * connect two SATA ports.
53 */
Jeff Garzik4a05e202007-05-24 23:40:15 -040054
Brett Russ20f733e2005-09-01 18:26:17 -040055#include <linux/kernel.h>
56#include <linux/module.h>
57#include <linux/pci.h>
58#include <linux/init.h>
59#include <linux/blkdev.h>
60#include <linux/delay.h>
61#include <linux/interrupt.h>
Andrew Morton8d8b6002008-02-04 23:43:44 -080062#include <linux/dmapool.h>
Brett Russ20f733e2005-09-01 18:26:17 -040063#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050064#include <linux/device.h>
Saeed Bisharaf351b2d2008-02-01 18:08:03 -050065#include <linux/platform_device.h>
66#include <linux/ata_platform.h>
Lennert Buytenhek15a32632008-03-27 14:51:39 -040067#include <linux/mbus.h>
Mark Lordc46938c2008-05-02 14:02:28 -040068#include <linux/bitops.h>
Brett Russ20f733e2005-09-01 18:26:17 -040069#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050070#include <scsi/scsi_cmnd.h>
Jeff Garzik6c087722007-10-12 00:16:23 -040071#include <scsi/scsi_device.h>
Brett Russ20f733e2005-09-01 18:26:17 -040072#include <linux/libata.h>
Brett Russ20f733e2005-09-01 18:26:17 -040073
74#define DRV_NAME "sata_mv"
Mark Lord0388a8c2008-05-28 13:41:52 -040075#define DRV_VERSION "1.24"
Brett Russ20f733e2005-09-01 18:26:17 -040076
77enum {
78 /* BAR's are enumerated in terms of pci_resource_start() terms */
79 MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */
80 MV_IO_BAR = 2, /* offset 0x18: IO space */
81 MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */
82
83 MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */
84 MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */
85
86 MV_PCI_REG_BASE = 0,
87 MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */
Mark Lord615ab952006-05-19 16:24:56 -040088 MV_IRQ_COAL_CAUSE = (MV_IRQ_COAL_REG_BASE + 0x08),
89 MV_IRQ_COAL_CAUSE_LO = (MV_IRQ_COAL_REG_BASE + 0x88),
90 MV_IRQ_COAL_CAUSE_HI = (MV_IRQ_COAL_REG_BASE + 0x8c),
91 MV_IRQ_COAL_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xcc),
92 MV_IRQ_COAL_TIME_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xd0),
93
Brett Russ20f733e2005-09-01 18:26:17 -040094 MV_SATAHC0_REG_BASE = 0x20000,
Mark Lord8e7decd2008-05-02 02:07:51 -040095 MV_FLASH_CTL_OFS = 0x1046c,
96 MV_GPIO_PORT_CTL_OFS = 0x104f0,
97 MV_RESET_CFG_OFS = 0x180d8,
Brett Russ20f733e2005-09-01 18:26:17 -040098
99 MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ,
100 MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ,
101 MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */
102 MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ,
103
Brett Russ31961942005-09-30 01:36:00 -0400104 MV_MAX_Q_DEPTH = 32,
105 MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1,
106
107 /* CRQB needs alignment on a 1KB boundary. Size == 1KB
108 * CRPB needs alignment on a 256B boundary. Size == 256B
Brett Russ31961942005-09-30 01:36:00 -0400109 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
110 */
111 MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH),
112 MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH),
Mark Lordda2fa9b2008-01-26 18:32:45 -0500113 MV_MAX_SG_CT = 256,
Brett Russ31961942005-09-30 01:36:00 -0400114 MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT),
Brett Russ31961942005-09-30 01:36:00 -0400115
Mark Lord352fab72008-04-19 14:43:42 -0400116 /* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */
Brett Russ20f733e2005-09-01 18:26:17 -0400117 MV_PORT_HC_SHIFT = 2,
Mark Lord352fab72008-04-19 14:43:42 -0400118 MV_PORTS_PER_HC = (1 << MV_PORT_HC_SHIFT), /* 4 */
119 /* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */
120 MV_PORT_MASK = (MV_PORTS_PER_HC - 1), /* 3 */
Brett Russ20f733e2005-09-01 18:26:17 -0400121
122 /* Host Flags */
123 MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */
124 MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100125
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400126 MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400127 ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI |
128 ATA_FLAG_PIO_POLLING,
Mark Lordad3aef52008-05-14 09:21:43 -0400129
Jeff Garzik47c2b672005-11-12 21:13:17 -0500130 MV_6XXX_FLAGS = MV_FLAG_IRQ_COALESCE,
Brett Russ20f733e2005-09-01 18:26:17 -0400131
Mark Lordad3aef52008-05-14 09:21:43 -0400132 MV_GENIIE_FLAGS = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
133 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lordc443c502008-05-14 09:24:39 -0400134 ATA_FLAG_NCQ | ATA_FLAG_AN,
Mark Lordad3aef52008-05-14 09:21:43 -0400135
Brett Russ31961942005-09-30 01:36:00 -0400136 CRQB_FLAG_READ = (1 << 0),
137 CRQB_TAG_SHIFT = 1,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400138 CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */
Mark Lorde12bef52008-03-31 19:33:56 -0400139 CRQB_PMP_SHIFT = 12, /* CRQB Gen-II/IIE PMP shift */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400140 CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */
Brett Russ31961942005-09-30 01:36:00 -0400141 CRQB_CMD_ADDR_SHIFT = 8,
142 CRQB_CMD_CS = (0x2 << 11),
143 CRQB_CMD_LAST = (1 << 15),
144
145 CRPB_FLAG_STATUS_SHIFT = 8,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400146 CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */
147 CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */
Brett Russ31961942005-09-30 01:36:00 -0400148
149 EPRD_FLAG_END_OF_TBL = (1 << 31),
150
Brett Russ20f733e2005-09-01 18:26:17 -0400151 /* PCI interface registers */
152
Brett Russ31961942005-09-30 01:36:00 -0400153 PCI_COMMAND_OFS = 0xc00,
Mark Lord8e7decd2008-05-02 02:07:51 -0400154 PCI_COMMAND_MRDTRIG = (1 << 7), /* PCI Master Read Trigger */
Brett Russ31961942005-09-30 01:36:00 -0400155
Brett Russ20f733e2005-09-01 18:26:17 -0400156 PCI_MAIN_CMD_STS_OFS = 0xd30,
157 STOP_PCI_MASTER = (1 << 2),
158 PCI_MASTER_EMPTY = (1 << 3),
159 GLOB_SFT_RST = (1 << 4),
160
Mark Lord8e7decd2008-05-02 02:07:51 -0400161 MV_PCI_MODE_OFS = 0xd00,
162 MV_PCI_MODE_MASK = 0x30,
163
Jeff Garzik522479f2005-11-12 22:14:02 -0500164 MV_PCI_EXP_ROM_BAR_CTL = 0xd2c,
165 MV_PCI_DISC_TIMER = 0xd04,
166 MV_PCI_MSI_TRIGGER = 0xc38,
167 MV_PCI_SERR_MASK = 0xc28,
Mark Lord8e7decd2008-05-02 02:07:51 -0400168 MV_PCI_XBAR_TMOUT_OFS = 0x1d04,
Jeff Garzik522479f2005-11-12 22:14:02 -0500169 MV_PCI_ERR_LOW_ADDRESS = 0x1d40,
170 MV_PCI_ERR_HIGH_ADDRESS = 0x1d44,
171 MV_PCI_ERR_ATTRIBUTE = 0x1d48,
172 MV_PCI_ERR_COMMAND = 0x1d50,
173
Mark Lord02a121d2007-12-01 13:07:22 -0500174 PCI_IRQ_CAUSE_OFS = 0x1d58,
175 PCI_IRQ_MASK_OFS = 0x1d5c,
Brett Russ20f733e2005-09-01 18:26:17 -0400176 PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */
177
Mark Lord02a121d2007-12-01 13:07:22 -0500178 PCIE_IRQ_CAUSE_OFS = 0x1900,
179 PCIE_IRQ_MASK_OFS = 0x1910,
Mark Lord646a4da2008-01-26 18:30:37 -0500180 PCIE_UNMASK_ALL_IRQS = 0x40a, /* assorted bits */
Mark Lord02a121d2007-12-01 13:07:22 -0500181
Mark Lord7368f912008-04-25 11:24:24 -0400182 /* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */
183 PCI_HC_MAIN_IRQ_CAUSE_OFS = 0x1d60,
184 PCI_HC_MAIN_IRQ_MASK_OFS = 0x1d64,
185 SOC_HC_MAIN_IRQ_CAUSE_OFS = 0x20020,
186 SOC_HC_MAIN_IRQ_MASK_OFS = 0x20024,
Mark Lord352fab72008-04-19 14:43:42 -0400187 ERR_IRQ = (1 << 0), /* shift by port # */
188 DONE_IRQ = (1 << 1), /* shift by port # */
Brett Russ20f733e2005-09-01 18:26:17 -0400189 HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */
190 HC_SHIFT = 9, /* bits 9-17 = HC1's ports */
191 PCI_ERR = (1 << 18),
192 TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */
193 TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */
Jeff Garzikfb621e22007-02-25 04:19:45 -0500194 PORTS_0_3_COAL_DONE = (1 << 8),
195 PORTS_4_7_COAL_DONE = (1 << 17),
Brett Russ20f733e2005-09-01 18:26:17 -0400196 PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */
197 GPIO_INT = (1 << 22),
198 SELF_INT = (1 << 23),
199 TWSI_INT = (1 << 24),
200 HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */
Jeff Garzikfb621e22007-02-25 04:19:45 -0500201 HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */
Mark Lorde12bef52008-03-31 19:33:56 -0400202 HC_MAIN_RSVD_SOC = (0x3fffffb << 6), /* bits 31-9, 7-6 */
Brett Russ20f733e2005-09-01 18:26:17 -0400203
204 /* SATAHC registers */
205 HC_CFG_OFS = 0,
206
207 HC_IRQ_CAUSE_OFS = 0x14,
Mark Lord352fab72008-04-19 14:43:42 -0400208 DMA_IRQ = (1 << 0), /* shift by port # */
209 HC_COAL_IRQ = (1 << 4), /* IRQ coalescing */
Brett Russ20f733e2005-09-01 18:26:17 -0400210 DEV_IRQ = (1 << 8), /* shift by port # */
211
212 /* Shadow block registers */
Brett Russ31961942005-09-30 01:36:00 -0400213 SHD_BLK_OFS = 0x100,
214 SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */
Brett Russ20f733e2005-09-01 18:26:17 -0400215
216 /* SATA registers */
217 SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */
218 SATA_ACTIVE_OFS = 0x350,
Mark Lord0c589122008-01-26 18:31:16 -0500219 SATA_FIS_IRQ_CAUSE_OFS = 0x364,
Mark Lordc443c502008-05-14 09:24:39 -0400220 SATA_FIS_IRQ_AN = (1 << 9), /* async notification */
Mark Lord17c5aab2008-04-16 14:56:51 -0400221
Mark Lorde12bef52008-03-31 19:33:56 -0400222 LTMODE_OFS = 0x30c,
Mark Lord17c5aab2008-04-16 14:56:51 -0400223 LTMODE_BIT8 = (1 << 8), /* unknown, but necessary */
224
Jeff Garzik47c2b672005-11-12 21:13:17 -0500225 PHY_MODE3 = 0x310,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500226 PHY_MODE4 = 0x314,
227 PHY_MODE2 = 0x330,
Mark Lorde12bef52008-03-31 19:33:56 -0400228 SATA_IFCTL_OFS = 0x344,
Mark Lord8e7decd2008-05-02 02:07:51 -0400229 SATA_TESTCTL_OFS = 0x348,
Mark Lorde12bef52008-03-31 19:33:56 -0400230 SATA_IFSTAT_OFS = 0x34c,
231 VENDOR_UNIQUE_FIS_OFS = 0x35c,
Mark Lord17c5aab2008-04-16 14:56:51 -0400232
Mark Lord8e7decd2008-05-02 02:07:51 -0400233 FISCFG_OFS = 0x360,
234 FISCFG_WAIT_DEV_ERR = (1 << 8), /* wait for host on DevErr */
235 FISCFG_SINGLE_SYNC = (1 << 16), /* SYNC on DMA activation */
Mark Lord17c5aab2008-04-16 14:56:51 -0400236
Jeff Garzikc9d39132005-11-13 17:47:51 -0500237 MV5_PHY_MODE = 0x74,
Mark Lord8e7decd2008-05-02 02:07:51 -0400238 MV5_LTMODE_OFS = 0x30,
239 MV5_PHY_CTL_OFS = 0x0C,
240 SATA_INTERFACE_CFG_OFS = 0x050,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500241
242 MV_M2_PREAMP_MASK = 0x7e0,
Brett Russ20f733e2005-09-01 18:26:17 -0400243
244 /* Port registers */
245 EDMA_CFG_OFS = 0,
Mark Lord0c589122008-01-26 18:31:16 -0500246 EDMA_CFG_Q_DEPTH = 0x1f, /* max device queue depth */
247 EDMA_CFG_NCQ = (1 << 5), /* for R/W FPDMA queued */
248 EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */
249 EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */
250 EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */
Mark Lorde12bef52008-03-31 19:33:56 -0400251 EDMA_CFG_EDMA_FBS = (1 << 16), /* EDMA FIS-Based Switching */
252 EDMA_CFG_FBS = (1 << 26), /* FIS-Based Switching */
Brett Russ20f733e2005-09-01 18:26:17 -0400253
254 EDMA_ERR_IRQ_CAUSE_OFS = 0x8,
255 EDMA_ERR_IRQ_MASK_OFS = 0xc,
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400256 EDMA_ERR_D_PAR = (1 << 0), /* UDMA data parity err */
257 EDMA_ERR_PRD_PAR = (1 << 1), /* UDMA PRD parity err */
258 EDMA_ERR_DEV = (1 << 2), /* device error */
259 EDMA_ERR_DEV_DCON = (1 << 3), /* device disconnect */
260 EDMA_ERR_DEV_CON = (1 << 4), /* device connected */
261 EDMA_ERR_SERR = (1 << 5), /* SError bits [WBDST] raised */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400262 EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */
263 EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400264 EDMA_ERR_BIST_ASYNC = (1 << 8), /* BIST FIS or Async Notify */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400265 EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400266 EDMA_ERR_CRQB_PAR = (1 << 9), /* CRQB parity error */
267 EDMA_ERR_CRPB_PAR = (1 << 10), /* CRPB parity error */
268 EDMA_ERR_INTRL_PAR = (1 << 11), /* internal parity error */
269 EDMA_ERR_IORDY = (1 << 12), /* IORdy timeout */
Mark Lord646a4da2008-01-26 18:30:37 -0500270
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400271 EDMA_ERR_LNK_CTRL_RX = (0xf << 13), /* link ctrl rx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500272 EDMA_ERR_LNK_CTRL_RX_0 = (1 << 13), /* transient: CRC err */
273 EDMA_ERR_LNK_CTRL_RX_1 = (1 << 14), /* transient: FIFO err */
274 EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), /* fatal: caught SYNC */
275 EDMA_ERR_LNK_CTRL_RX_3 = (1 << 16), /* transient: FIS rx err */
276
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400277 EDMA_ERR_LNK_DATA_RX = (0xf << 17), /* link data rx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500278
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400279 EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), /* link ctrl tx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500280 EDMA_ERR_LNK_CTRL_TX_0 = (1 << 21), /* transient: CRC err */
281 EDMA_ERR_LNK_CTRL_TX_1 = (1 << 22), /* transient: FIFO err */
282 EDMA_ERR_LNK_CTRL_TX_2 = (1 << 23), /* transient: caught SYNC */
283 EDMA_ERR_LNK_CTRL_TX_3 = (1 << 24), /* transient: caught DMAT */
284 EDMA_ERR_LNK_CTRL_TX_4 = (1 << 25), /* transient: FIS collision */
285
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400286 EDMA_ERR_LNK_DATA_TX = (0x1f << 26), /* link data tx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500287
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400288 EDMA_ERR_TRANS_PROTO = (1 << 31), /* transport protocol error */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400289 EDMA_ERR_OVERRUN_5 = (1 << 5),
290 EDMA_ERR_UNDERRUN_5 = (1 << 6),
Mark Lord646a4da2008-01-26 18:30:37 -0500291
292 EDMA_ERR_IRQ_TRANSIENT = EDMA_ERR_LNK_CTRL_RX_0 |
293 EDMA_ERR_LNK_CTRL_RX_1 |
294 EDMA_ERR_LNK_CTRL_RX_3 |
Mark Lord85afb932008-04-19 14:54:41 -0400295 EDMA_ERR_LNK_CTRL_TX,
Mark Lord646a4da2008-01-26 18:30:37 -0500296
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400297 EDMA_EH_FREEZE = EDMA_ERR_D_PAR |
298 EDMA_ERR_PRD_PAR |
299 EDMA_ERR_DEV_DCON |
300 EDMA_ERR_DEV_CON |
301 EDMA_ERR_SERR |
302 EDMA_ERR_SELF_DIS |
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400303 EDMA_ERR_CRQB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400304 EDMA_ERR_CRPB_PAR |
305 EDMA_ERR_INTRL_PAR |
306 EDMA_ERR_IORDY |
307 EDMA_ERR_LNK_CTRL_RX_2 |
308 EDMA_ERR_LNK_DATA_RX |
309 EDMA_ERR_LNK_DATA_TX |
310 EDMA_ERR_TRANS_PROTO,
Mark Lorde12bef52008-03-31 19:33:56 -0400311
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400312 EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR |
313 EDMA_ERR_PRD_PAR |
314 EDMA_ERR_DEV_DCON |
315 EDMA_ERR_DEV_CON |
316 EDMA_ERR_OVERRUN_5 |
317 EDMA_ERR_UNDERRUN_5 |
318 EDMA_ERR_SELF_DIS_5 |
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400319 EDMA_ERR_CRQB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400320 EDMA_ERR_CRPB_PAR |
321 EDMA_ERR_INTRL_PAR |
322 EDMA_ERR_IORDY,
Brett Russ20f733e2005-09-01 18:26:17 -0400323
Brett Russ31961942005-09-30 01:36:00 -0400324 EDMA_REQ_Q_BASE_HI_OFS = 0x10,
325 EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400326
327 EDMA_REQ_Q_OUT_PTR_OFS = 0x18,
328 EDMA_REQ_Q_PTR_SHIFT = 5,
329
330 EDMA_RSP_Q_BASE_HI_OFS = 0x1c,
331 EDMA_RSP_Q_IN_PTR_OFS = 0x20,
332 EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400333 EDMA_RSP_Q_PTR_SHIFT = 3,
334
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400335 EDMA_CMD_OFS = 0x28, /* EDMA command register */
336 EDMA_EN = (1 << 0), /* enable EDMA */
337 EDMA_DS = (1 << 1), /* disable EDMA; self-negated */
Mark Lord8e7decd2008-05-02 02:07:51 -0400338 EDMA_RESET = (1 << 2), /* reset eng/trans/link/phy */
Brett Russ20f733e2005-09-01 18:26:17 -0400339
Mark Lord8e7decd2008-05-02 02:07:51 -0400340 EDMA_STATUS_OFS = 0x30, /* EDMA engine status */
341 EDMA_STATUS_CACHE_EMPTY = (1 << 6), /* GenIIe command cache empty */
342 EDMA_STATUS_IDLE = (1 << 7), /* GenIIe EDMA enabled/idle */
343
344 EDMA_IORDY_TMOUT_OFS = 0x34,
345 EDMA_ARB_CFG_OFS = 0x38,
346
347 EDMA_HALTCOND_OFS = 0x60, /* GenIIe halt conditions */
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500348
Mark Lord352fab72008-04-19 14:43:42 -0400349 GEN_II_NCQ_MAX_SECTORS = 256, /* max sects/io on Gen2 w/NCQ */
350
Brett Russ31961942005-09-30 01:36:00 -0400351 /* Host private flags (hp_flags) */
352 MV_HP_FLAG_MSI = (1 << 0),
Jeff Garzik47c2b672005-11-12 21:13:17 -0500353 MV_HP_ERRATA_50XXB0 = (1 << 1),
354 MV_HP_ERRATA_50XXB2 = (1 << 2),
355 MV_HP_ERRATA_60X1B2 = (1 << 3),
356 MV_HP_ERRATA_60X1C0 = (1 << 4),
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400357 MV_HP_GEN_I = (1 << 6), /* Generation I: 50xx */
358 MV_HP_GEN_II = (1 << 7), /* Generation II: 60xx */
359 MV_HP_GEN_IIE = (1 << 8), /* Generation IIE: 6042/7042 */
Mark Lord02a121d2007-12-01 13:07:22 -0500360 MV_HP_PCIE = (1 << 9), /* PCIe bus/regs: 7042 */
Mark Lord616d4a92008-05-02 02:08:32 -0400361 MV_HP_CUT_THROUGH = (1 << 10), /* can use EDMA cut-through */
Mark Lord1f398472008-05-27 17:54:48 -0400362 MV_HP_FLAG_SOC = (1 << 11), /* SystemOnChip, no PCI */
Brett Russ20f733e2005-09-01 18:26:17 -0400363
Brett Russ31961942005-09-30 01:36:00 -0400364 /* Port private flags (pp_flags) */
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400365 MV_PP_FLAG_EDMA_EN = (1 << 0), /* is EDMA engine enabled? */
Mark Lord72109162008-01-26 18:31:33 -0500366 MV_PP_FLAG_NCQ_EN = (1 << 1), /* is EDMA set up for NCQ? */
Mark Lord00f42ea2008-05-02 02:11:45 -0400367 MV_PP_FLAG_FBS_EN = (1 << 2), /* is EDMA set up for FBS? */
Mark Lord29d187b2008-05-02 02:15:37 -0400368 MV_PP_FLAG_DELAYED_EH = (1 << 3), /* delayed dev err handling */
Brett Russ31961942005-09-30 01:36:00 -0400369};
370
Jeff Garzikee9ccdf2007-07-12 15:51:22 -0400371#define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
372#define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
Jeff Garzike4e7b892006-01-31 12:18:41 -0500373#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
Mark Lord8e7decd2008-05-02 02:07:51 -0400374#define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE)
Mark Lord1f398472008-05-27 17:54:48 -0400375#define IS_SOC(hpriv) ((hpriv)->hp_flags & MV_HP_FLAG_SOC)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500376
Lennert Buytenhek15a32632008-03-27 14:51:39 -0400377#define WINDOW_CTRL(i) (0x20030 + ((i) << 4))
378#define WINDOW_BASE(i) (0x20034 + ((i) << 4))
379
Jeff Garzik095fec82005-11-12 09:50:49 -0500380enum {
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400381 /* DMA boundary 0xffff is required by the s/g splitting
382 * we need on /length/ in mv_fill-sg().
383 */
384 MV_DMA_BOUNDARY = 0xffffU,
Jeff Garzik095fec82005-11-12 09:50:49 -0500385
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400386 /* mask of register bits containing lower 32 bits
387 * of EDMA request queue DMA address
388 */
Jeff Garzik095fec82005-11-12 09:50:49 -0500389 EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U,
390
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400391 /* ditto, for response queue */
Jeff Garzik095fec82005-11-12 09:50:49 -0500392 EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U,
393};
394
Jeff Garzik522479f2005-11-12 22:14:02 -0500395enum chip_type {
396 chip_504x,
397 chip_508x,
398 chip_5080,
399 chip_604x,
400 chip_608x,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500401 chip_6042,
402 chip_7042,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500403 chip_soc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500404};
405
Brett Russ31961942005-09-30 01:36:00 -0400406/* Command ReQuest Block: 32B */
407struct mv_crqb {
Mark Lorde1469872006-05-22 19:02:03 -0400408 __le32 sg_addr;
409 __le32 sg_addr_hi;
410 __le16 ctrl_flags;
411 __le16 ata_cmd[11];
Brett Russ31961942005-09-30 01:36:00 -0400412};
413
Jeff Garzike4e7b892006-01-31 12:18:41 -0500414struct mv_crqb_iie {
Mark Lorde1469872006-05-22 19:02:03 -0400415 __le32 addr;
416 __le32 addr_hi;
417 __le32 flags;
418 __le32 len;
419 __le32 ata_cmd[4];
Jeff Garzike4e7b892006-01-31 12:18:41 -0500420};
421
Brett Russ31961942005-09-30 01:36:00 -0400422/* Command ResPonse Block: 8B */
423struct mv_crpb {
Mark Lorde1469872006-05-22 19:02:03 -0400424 __le16 id;
425 __le16 flags;
426 __le32 tmstmp;
Brett Russ31961942005-09-30 01:36:00 -0400427};
428
429/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
430struct mv_sg {
Mark Lorde1469872006-05-22 19:02:03 -0400431 __le32 addr;
432 __le32 flags_size;
433 __le32 addr_hi;
434 __le32 reserved;
Brett Russ20f733e2005-09-01 18:26:17 -0400435};
436
437struct mv_port_priv {
Brett Russ31961942005-09-30 01:36:00 -0400438 struct mv_crqb *crqb;
439 dma_addr_t crqb_dma;
440 struct mv_crpb *crpb;
441 dma_addr_t crpb_dma;
Mark Lordeb73d552008-01-29 13:24:00 -0500442 struct mv_sg *sg_tbl[MV_MAX_Q_DEPTH];
443 dma_addr_t sg_tbl_dma[MV_MAX_Q_DEPTH];
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400444
445 unsigned int req_idx;
446 unsigned int resp_idx;
447
Brett Russ31961942005-09-30 01:36:00 -0400448 u32 pp_flags;
Mark Lord29d187b2008-05-02 02:15:37 -0400449 unsigned int delayed_eh_pmp_map;
Brett Russ20f733e2005-09-01 18:26:17 -0400450};
451
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500452struct mv_port_signal {
453 u32 amps;
454 u32 pre;
455};
456
Mark Lord02a121d2007-12-01 13:07:22 -0500457struct mv_host_priv {
458 u32 hp_flags;
Mark Lord96e2c4872008-05-17 13:38:00 -0400459 u32 main_irq_mask;
Mark Lord02a121d2007-12-01 13:07:22 -0500460 struct mv_port_signal signal[8];
461 const struct mv_hw_ops *ops;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500462 int n_ports;
463 void __iomem *base;
Mark Lord7368f912008-04-25 11:24:24 -0400464 void __iomem *main_irq_cause_addr;
465 void __iomem *main_irq_mask_addr;
Mark Lord02a121d2007-12-01 13:07:22 -0500466 u32 irq_cause_ofs;
467 u32 irq_mask_ofs;
468 u32 unmask_all_irqs;
Mark Lordda2fa9b2008-01-26 18:32:45 -0500469 /*
470 * These consistent DMA memory pools give us guaranteed
471 * alignment for hardware-accessed data structures,
472 * and less memory waste in accomplishing the alignment.
473 */
474 struct dma_pool *crqb_pool;
475 struct dma_pool *crpb_pool;
476 struct dma_pool *sg_tbl_pool;
Mark Lord02a121d2007-12-01 13:07:22 -0500477};
478
Jeff Garzik47c2b672005-11-12 21:13:17 -0500479struct mv_hw_ops {
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500480 void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
481 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500482 void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
483 void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
484 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500485 int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
486 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500487 void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100488 void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500489};
490
Tejun Heoda3dbb12007-07-16 14:29:40 +0900491static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
492static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
493static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
494static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
Brett Russ31961942005-09-30 01:36:00 -0400495static int mv_port_start(struct ata_port *ap);
496static void mv_port_stop(struct ata_port *ap);
Mark Lord3e4a1392008-05-02 02:10:02 -0400497static int mv_qc_defer(struct ata_queued_cmd *qc);
Brett Russ31961942005-09-30 01:36:00 -0400498static void mv_qc_prep(struct ata_queued_cmd *qc);
Jeff Garzike4e7b892006-01-31 12:18:41 -0500499static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900500static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900501static int mv_hardreset(struct ata_link *link, unsigned int *class,
502 unsigned long deadline);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400503static void mv_eh_freeze(struct ata_port *ap);
504static void mv_eh_thaw(struct ata_port *ap);
Mark Lordf2738272008-01-26 18:32:29 -0500505static void mv6_dev_config(struct ata_device *dev);
Brett Russ20f733e2005-09-01 18:26:17 -0400506
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500507static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
508 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500509static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
510static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
511 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500512static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
513 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500514static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100515static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500516
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500517static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
518 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500519static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
520static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
521 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500522static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
523 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500524static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500525static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
526 void __iomem *mmio);
527static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
528 void __iomem *mmio);
529static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
530 void __iomem *mmio, unsigned int n_hc);
531static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
532 void __iomem *mmio);
533static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100534static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
Mark Lorde12bef52008-03-31 19:33:56 -0400535static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500536 unsigned int port_no);
Mark Lorde12bef52008-03-31 19:33:56 -0400537static int mv_stop_edma(struct ata_port *ap);
Mark Lordb5624682008-03-31 19:34:40 -0400538static int mv_stop_edma_engine(void __iomem *port_mmio);
Mark Lorde12bef52008-03-31 19:33:56 -0400539static void mv_edma_cfg(struct ata_port *ap, int want_ncq);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500540
Mark Lorde49856d2008-04-16 14:59:07 -0400541static void mv_pmp_select(struct ata_port *ap, int pmp);
542static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
543 unsigned long deadline);
544static int mv_softreset(struct ata_link *link, unsigned int *class,
545 unsigned long deadline);
Mark Lord29d187b2008-05-02 02:15:37 -0400546static void mv_pmp_error_handler(struct ata_port *ap);
Mark Lord4c299ca2008-05-02 02:16:20 -0400547static void mv_process_crpb_entries(struct ata_port *ap,
548 struct mv_port_priv *pp);
Brett Russ20f733e2005-09-01 18:26:17 -0400549
Mark Lordeb73d552008-01-29 13:24:00 -0500550/* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
551 * because we have to allow room for worst case splitting of
552 * PRDs for 64K boundaries in mv_fill_sg().
553 */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400554static struct scsi_host_template mv5_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900555 ATA_BASE_SHT(DRV_NAME),
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400556 .sg_tablesize = MV_MAX_SG_CT / 2,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400557 .dma_boundary = MV_DMA_BOUNDARY,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400558};
559
560static struct scsi_host_template mv6_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900561 ATA_NCQ_SHT(DRV_NAME),
Mark Lord138bfdd2008-01-26 18:33:18 -0500562 .can_queue = MV_MAX_Q_DEPTH - 1,
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400563 .sg_tablesize = MV_MAX_SG_CT / 2,
Brett Russ20f733e2005-09-01 18:26:17 -0400564 .dma_boundary = MV_DMA_BOUNDARY,
Brett Russ20f733e2005-09-01 18:26:17 -0400565};
566
Tejun Heo029cfd62008-03-25 12:22:49 +0900567static struct ata_port_operations mv5_ops = {
568 .inherits = &ata_sff_port_ops,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500569
Mark Lord3e4a1392008-05-02 02:10:02 -0400570 .qc_defer = mv_qc_defer,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500571 .qc_prep = mv_qc_prep,
572 .qc_issue = mv_qc_issue,
573
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400574 .freeze = mv_eh_freeze,
575 .thaw = mv_eh_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900576 .hardreset = mv_hardreset,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900577 .error_handler = ata_std_error_handler, /* avoid SFF EH */
Tejun Heo029cfd62008-03-25 12:22:49 +0900578 .post_internal_cmd = ATA_OP_NULL,
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400579
Jeff Garzikc9d39132005-11-13 17:47:51 -0500580 .scr_read = mv5_scr_read,
581 .scr_write = mv5_scr_write,
582
583 .port_start = mv_port_start,
584 .port_stop = mv_port_stop,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500585};
586
Tejun Heo029cfd62008-03-25 12:22:49 +0900587static struct ata_port_operations mv6_ops = {
588 .inherits = &mv5_ops,
Mark Lordf2738272008-01-26 18:32:29 -0500589 .dev_config = mv6_dev_config,
Brett Russ20f733e2005-09-01 18:26:17 -0400590 .scr_read = mv_scr_read,
591 .scr_write = mv_scr_write,
592
Mark Lorde49856d2008-04-16 14:59:07 -0400593 .pmp_hardreset = mv_pmp_hardreset,
594 .pmp_softreset = mv_softreset,
595 .softreset = mv_softreset,
Mark Lord29d187b2008-05-02 02:15:37 -0400596 .error_handler = mv_pmp_error_handler,
Brett Russ20f733e2005-09-01 18:26:17 -0400597};
598
Tejun Heo029cfd62008-03-25 12:22:49 +0900599static struct ata_port_operations mv_iie_ops = {
600 .inherits = &mv6_ops,
601 .dev_config = ATA_OP_NULL,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500602 .qc_prep = mv_qc_prep_iie,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500603};
604
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100605static const struct ata_port_info mv_port_info[] = {
Brett Russ20f733e2005-09-01 18:26:17 -0400606 { /* chip_504x */
Jeff Garzikcca39742006-08-24 03:19:22 -0400607 .flags = MV_COMMON_FLAGS,
Brett Russ31961942005-09-30 01:36:00 -0400608 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400609 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500610 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400611 },
612 { /* chip_508x */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400613 .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
Brett Russ31961942005-09-30 01:36:00 -0400614 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400615 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500616 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400617 },
Jeff Garzik47c2b672005-11-12 21:13:17 -0500618 { /* chip_5080 */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400619 .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500620 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400621 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500622 .port_ops = &mv5_ops,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500623 },
Brett Russ20f733e2005-09-01 18:26:17 -0400624 { /* chip_604x */
Mark Lord138bfdd2008-01-26 18:33:18 -0500625 .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Mark Lorde49856d2008-04-16 14:59:07 -0400626 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lord138bfdd2008-01-26 18:33:18 -0500627 ATA_FLAG_NCQ,
Brett Russ31961942005-09-30 01:36:00 -0400628 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400629 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500630 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400631 },
632 { /* chip_608x */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400633 .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Mark Lorde49856d2008-04-16 14:59:07 -0400634 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lord138bfdd2008-01-26 18:33:18 -0500635 ATA_FLAG_NCQ | MV_FLAG_DUAL_HC,
Brett Russ31961942005-09-30 01:36:00 -0400636 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400637 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500638 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400639 },
Jeff Garzike4e7b892006-01-31 12:18:41 -0500640 { /* chip_6042 */
Mark Lordad3aef52008-05-14 09:21:43 -0400641 .flags = MV_GENIIE_FLAGS,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500642 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400643 .udma_mask = ATA_UDMA6,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500644 .port_ops = &mv_iie_ops,
645 },
646 { /* chip_7042 */
Mark Lordad3aef52008-05-14 09:21:43 -0400647 .flags = MV_GENIIE_FLAGS,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500648 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400649 .udma_mask = ATA_UDMA6,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500650 .port_ops = &mv_iie_ops,
651 },
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500652 { /* chip_soc */
Mark Lord1f398472008-05-27 17:54:48 -0400653 .flags = MV_GENIIE_FLAGS,
Mark Lord17c5aab2008-04-16 14:56:51 -0400654 .pio_mask = 0x1f, /* pio0-4 */
655 .udma_mask = ATA_UDMA6,
656 .port_ops = &mv_iie_ops,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500657 },
Brett Russ20f733e2005-09-01 18:26:17 -0400658};
659
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500660static const struct pci_device_id mv_pci_tbl[] = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400661 { PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
662 { PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
663 { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
664 { PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
Alan Coxcfbf7232007-07-09 14:38:41 +0100665 /* RocketRAID 1740/174x have different identifiers */
666 { PCI_VDEVICE(TTI, 0x1740), chip_508x },
667 { PCI_VDEVICE(TTI, 0x1742), chip_508x },
Brett Russ20f733e2005-09-01 18:26:17 -0400668
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400669 { PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
670 { PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
671 { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
672 { PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
673 { PCI_VDEVICE(MARVELL, 0x6081), chip_608x },
Jeff Garzik29179532005-11-11 08:08:03 -0500674
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400675 { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },
676
Florian Attenbergerd9f9c6b2007-07-02 17:09:29 +0200677 /* Adaptec 1430SA */
678 { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },
679
Mark Lord02a121d2007-12-01 13:07:22 -0500680 /* Marvell 7042 support */
Morrison, Tom6a3d5862007-03-06 02:38:10 -0800681 { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },
682
Mark Lord02a121d2007-12-01 13:07:22 -0500683 /* Highpoint RocketRAID PCIe series */
684 { PCI_VDEVICE(TTI, 0x2300), chip_7042 },
685 { PCI_VDEVICE(TTI, 0x2310), chip_7042 },
686
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400687 { } /* terminate list */
Brett Russ20f733e2005-09-01 18:26:17 -0400688};
689
Jeff Garzik47c2b672005-11-12 21:13:17 -0500690static const struct mv_hw_ops mv5xxx_ops = {
691 .phy_errata = mv5_phy_errata,
692 .enable_leds = mv5_enable_leds,
693 .read_preamp = mv5_read_preamp,
694 .reset_hc = mv5_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500695 .reset_flash = mv5_reset_flash,
696 .reset_bus = mv5_reset_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500697};
698
699static const struct mv_hw_ops mv6xxx_ops = {
700 .phy_errata = mv6_phy_errata,
701 .enable_leds = mv6_enable_leds,
702 .read_preamp = mv6_read_preamp,
703 .reset_hc = mv6_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500704 .reset_flash = mv6_reset_flash,
705 .reset_bus = mv_reset_pci_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500706};
707
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500708static const struct mv_hw_ops mv_soc_ops = {
709 .phy_errata = mv6_phy_errata,
710 .enable_leds = mv_soc_enable_leds,
711 .read_preamp = mv_soc_read_preamp,
712 .reset_hc = mv_soc_reset_hc,
713 .reset_flash = mv_soc_reset_flash,
714 .reset_bus = mv_soc_reset_bus,
715};
716
Brett Russ20f733e2005-09-01 18:26:17 -0400717/*
718 * Functions
719 */
720
721static inline void writelfl(unsigned long data, void __iomem *addr)
722{
723 writel(data, addr);
724 (void) readl(addr); /* flush to avoid PCI posted write */
725}
726
Jeff Garzikc9d39132005-11-13 17:47:51 -0500727static inline unsigned int mv_hc_from_port(unsigned int port)
728{
729 return port >> MV_PORT_HC_SHIFT;
730}
731
732static inline unsigned int mv_hardport_from_port(unsigned int port)
733{
734 return port & MV_PORT_MASK;
735}
736
Mark Lord1cfd19a2008-04-19 15:05:50 -0400737/*
738 * Consolidate some rather tricky bit shift calculations.
739 * This is hot-path stuff, so not a function.
740 * Simple code, with two return values, so macro rather than inline.
741 *
742 * port is the sole input, in range 0..7.
Mark Lord7368f912008-04-25 11:24:24 -0400743 * shift is one output, for use with main_irq_cause / main_irq_mask registers.
744 * hardport is the other output, in range 0..3.
Mark Lord1cfd19a2008-04-19 15:05:50 -0400745 *
746 * Note that port and hardport may be the same variable in some cases.
747 */
748#define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport) \
749{ \
750 shift = mv_hc_from_port(port) * HC_SHIFT; \
751 hardport = mv_hardport_from_port(port); \
752 shift += hardport * 2; \
753}
754
Mark Lord352fab72008-04-19 14:43:42 -0400755static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
756{
757 return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
758}
759
Jeff Garzikc9d39132005-11-13 17:47:51 -0500760static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
761 unsigned int port)
762{
763 return mv_hc_base(base, mv_hc_from_port(port));
764}
765
Brett Russ20f733e2005-09-01 18:26:17 -0400766static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
767{
Jeff Garzikc9d39132005-11-13 17:47:51 -0500768 return mv_hc_base_from_port(base, port) +
Jeff Garzik8b260242005-11-12 12:32:50 -0500769 MV_SATAHC_ARBTR_REG_SZ +
Jeff Garzikc9d39132005-11-13 17:47:51 -0500770 (mv_hardport_from_port(port) * MV_PORT_REG_SZ);
Brett Russ20f733e2005-09-01 18:26:17 -0400771}
772
Mark Lorde12bef52008-03-31 19:33:56 -0400773static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
774{
775 void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
776 unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
777
778 return hc_mmio + ofs;
779}
780
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500781static inline void __iomem *mv_host_base(struct ata_host *host)
782{
783 struct mv_host_priv *hpriv = host->private_data;
784 return hpriv->base;
785}
786
Brett Russ20f733e2005-09-01 18:26:17 -0400787static inline void __iomem *mv_ap_base(struct ata_port *ap)
788{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500789 return mv_port_base(mv_host_base(ap->host), ap->port_no);
Brett Russ20f733e2005-09-01 18:26:17 -0400790}
791
Jeff Garzikcca39742006-08-24 03:19:22 -0400792static inline int mv_get_hc_count(unsigned long port_flags)
Brett Russ20f733e2005-09-01 18:26:17 -0400793{
Jeff Garzikcca39742006-08-24 03:19:22 -0400794 return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
Brett Russ20f733e2005-09-01 18:26:17 -0400795}
796
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400797static void mv_set_edma_ptrs(void __iomem *port_mmio,
798 struct mv_host_priv *hpriv,
799 struct mv_port_priv *pp)
800{
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400801 u32 index;
802
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400803 /*
804 * initialize request queue
805 */
Mark Lordfcfb1f72008-04-19 15:06:40 -0400806 pp->req_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */
807 index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400808
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400809 WARN_ON(pp->crqb_dma & 0x3ff);
810 writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400811 writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400812 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
Mark Lord5cf73bf2008-05-27 17:58:56 -0400813 writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400814
815 /*
816 * initialize response queue
817 */
Mark Lordfcfb1f72008-04-19 15:06:40 -0400818 pp->resp_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */
819 index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400820
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400821 WARN_ON(pp->crpb_dma & 0xff);
822 writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);
Mark Lord5cf73bf2008-05-27 17:58:56 -0400823 writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400824 writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400825 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400826}
827
Mark Lordc4de5732008-05-17 13:35:21 -0400828static void mv_set_main_irq_mask(struct ata_host *host,
829 u32 disable_bits, u32 enable_bits)
830{
831 struct mv_host_priv *hpriv = host->private_data;
832 u32 old_mask, new_mask;
833
Mark Lord96e2c4872008-05-17 13:38:00 -0400834 old_mask = hpriv->main_irq_mask;
Mark Lordc4de5732008-05-17 13:35:21 -0400835 new_mask = (old_mask & ~disable_bits) | enable_bits;
Mark Lord96e2c4872008-05-17 13:38:00 -0400836 if (new_mask != old_mask) {
837 hpriv->main_irq_mask = new_mask;
Mark Lordc4de5732008-05-17 13:35:21 -0400838 writelfl(new_mask, hpriv->main_irq_mask_addr);
Mark Lord96e2c4872008-05-17 13:38:00 -0400839 }
Mark Lordc4de5732008-05-17 13:35:21 -0400840}
841
842static void mv_enable_port_irqs(struct ata_port *ap,
843 unsigned int port_bits)
844{
845 unsigned int shift, hardport, port = ap->port_no;
846 u32 disable_bits, enable_bits;
847
848 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
849
850 disable_bits = (DONE_IRQ | ERR_IRQ) << shift;
851 enable_bits = port_bits << shift;
852 mv_set_main_irq_mask(ap->host, disable_bits, enable_bits);
853}
854
Brett Russ05b308e2005-10-05 17:08:53 -0400855/**
856 * mv_start_dma - Enable eDMA engine
857 * @base: port base address
858 * @pp: port private data
859 *
Tejun Heobeec7db2006-02-11 19:11:13 +0900860 * Verify the local cache of the eDMA state is accurate with a
861 * WARN_ON.
Brett Russ05b308e2005-10-05 17:08:53 -0400862 *
863 * LOCKING:
864 * Inherited from caller.
865 */
Mark Lord0c589122008-01-26 18:31:16 -0500866static void mv_start_dma(struct ata_port *ap, void __iomem *port_mmio,
Mark Lord72109162008-01-26 18:31:33 -0500867 struct mv_port_priv *pp, u8 protocol)
Brett Russ31961942005-09-30 01:36:00 -0400868{
Mark Lord72109162008-01-26 18:31:33 -0500869 int want_ncq = (protocol == ATA_PROT_NCQ);
870
871 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
872 int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
873 if (want_ncq != using_ncq)
Mark Lordb5624682008-03-31 19:34:40 -0400874 mv_stop_edma(ap);
Mark Lord72109162008-01-26 18:31:33 -0500875 }
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400876 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
Mark Lord0c589122008-01-26 18:31:16 -0500877 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lord352fab72008-04-19 14:43:42 -0400878 int hardport = mv_hardport_from_port(ap->port_no);
Mark Lord0c589122008-01-26 18:31:16 -0500879 void __iomem *hc_mmio = mv_hc_base_from_port(
Mark Lord352fab72008-04-19 14:43:42 -0400880 mv_host_base(ap->host), hardport);
Mark Lord0c589122008-01-26 18:31:16 -0500881 u32 hc_irq_cause, ipending;
882
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400883 /* clear EDMA event indicators, if any */
Mark Lordf630d562008-01-26 18:31:00 -0500884 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400885
Mark Lord0c589122008-01-26 18:31:16 -0500886 /* clear EDMA interrupt indicator, if any */
887 hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
Mark Lord352fab72008-04-19 14:43:42 -0400888 ipending = (DEV_IRQ | DMA_IRQ) << hardport;
Mark Lord0c589122008-01-26 18:31:16 -0500889 if (hc_irq_cause & ipending) {
890 writelfl(hc_irq_cause & ~ipending,
891 hc_mmio + HC_IRQ_CAUSE_OFS);
892 }
893
Mark Lorde12bef52008-03-31 19:33:56 -0400894 mv_edma_cfg(ap, want_ncq);
Mark Lord0c589122008-01-26 18:31:16 -0500895
896 /* clear FIS IRQ Cause */
Mark Lorde4006072008-05-14 09:19:30 -0400897 if (IS_GEN_IIE(hpriv))
898 writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
Mark Lord0c589122008-01-26 18:31:16 -0500899
Mark Lordf630d562008-01-26 18:31:00 -0500900 mv_set_edma_ptrs(port_mmio, hpriv, pp);
Mark Lord88e675e2008-05-17 13:36:30 -0400901 mv_enable_port_irqs(ap, DONE_IRQ|ERR_IRQ);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400902
Mark Lordf630d562008-01-26 18:31:00 -0500903 writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS);
Brett Russafb0edd2005-10-05 17:08:42 -0400904 pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
905 }
Brett Russ31961942005-09-30 01:36:00 -0400906}
907
Mark Lord9b2c4e02008-05-02 02:09:14 -0400908static void mv_wait_for_edma_empty_idle(struct ata_port *ap)
909{
910 void __iomem *port_mmio = mv_ap_base(ap);
911 const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE);
912 const int per_loop = 5, timeout = (15 * 1000 / per_loop);
913 int i;
914
915 /*
916 * Wait for the EDMA engine to finish transactions in progress.
Mark Lordc46938c2008-05-02 14:02:28 -0400917 * No idea what a good "timeout" value might be, but measurements
918 * indicate that it often requires hundreds of microseconds
919 * with two drives in-use. So we use the 15msec value above
920 * as a rough guess at what even more drives might require.
Mark Lord9b2c4e02008-05-02 02:09:14 -0400921 */
922 for (i = 0; i < timeout; ++i) {
923 u32 edma_stat = readl(port_mmio + EDMA_STATUS_OFS);
924 if ((edma_stat & empty_idle) == empty_idle)
925 break;
926 udelay(per_loop);
927 }
928 /* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */
929}
930
Brett Russ05b308e2005-10-05 17:08:53 -0400931/**
Mark Lorde12bef52008-03-31 19:33:56 -0400932 * mv_stop_edma_engine - Disable eDMA engine
Mark Lordb5624682008-03-31 19:34:40 -0400933 * @port_mmio: io base address
Brett Russ05b308e2005-10-05 17:08:53 -0400934 *
935 * LOCKING:
936 * Inherited from caller.
937 */
Mark Lordb5624682008-03-31 19:34:40 -0400938static int mv_stop_edma_engine(void __iomem *port_mmio)
Brett Russ31961942005-09-30 01:36:00 -0400939{
Mark Lordb5624682008-03-31 19:34:40 -0400940 int i;
Brett Russ31961942005-09-30 01:36:00 -0400941
Mark Lordb5624682008-03-31 19:34:40 -0400942 /* Disable eDMA. The disable bit auto clears. */
943 writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
Jeff Garzik8b260242005-11-12 12:32:50 -0500944
Mark Lordb5624682008-03-31 19:34:40 -0400945 /* Wait for the chip to confirm eDMA is off. */
946 for (i = 10000; i > 0; i--) {
947 u32 reg = readl(port_mmio + EDMA_CMD_OFS);
Jeff Garzik4537deb2007-07-12 14:30:19 -0400948 if (!(reg & EDMA_EN))
Mark Lordb5624682008-03-31 19:34:40 -0400949 return 0;
950 udelay(10);
Brett Russ31961942005-09-30 01:36:00 -0400951 }
Mark Lordb5624682008-03-31 19:34:40 -0400952 return -EIO;
Brett Russ31961942005-09-30 01:36:00 -0400953}
954
Mark Lorde12bef52008-03-31 19:33:56 -0400955static int mv_stop_edma(struct ata_port *ap)
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400956{
Mark Lordb5624682008-03-31 19:34:40 -0400957 void __iomem *port_mmio = mv_ap_base(ap);
958 struct mv_port_priv *pp = ap->private_data;
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400959
Mark Lordb5624682008-03-31 19:34:40 -0400960 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
961 return 0;
962 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Mark Lord9b2c4e02008-05-02 02:09:14 -0400963 mv_wait_for_edma_empty_idle(ap);
Mark Lordb5624682008-03-31 19:34:40 -0400964 if (mv_stop_edma_engine(port_mmio)) {
965 ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
966 return -EIO;
967 }
968 return 0;
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400969}
970
Jeff Garzik8a70f8d2005-10-05 17:19:47 -0400971#ifdef ATA_DEBUG
Brett Russ31961942005-09-30 01:36:00 -0400972static void mv_dump_mem(void __iomem *start, unsigned bytes)
973{
Brett Russ31961942005-09-30 01:36:00 -0400974 int b, w;
975 for (b = 0; b < bytes; ) {
976 DPRINTK("%p: ", start + b);
977 for (w = 0; b < bytes && w < 4; w++) {
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400978 printk("%08x ", readl(start + b));
Brett Russ31961942005-09-30 01:36:00 -0400979 b += sizeof(u32);
980 }
981 printk("\n");
982 }
Brett Russ31961942005-09-30 01:36:00 -0400983}
Jeff Garzik8a70f8d2005-10-05 17:19:47 -0400984#endif
985
Brett Russ31961942005-09-30 01:36:00 -0400986static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
987{
988#ifdef ATA_DEBUG
989 int b, w;
990 u32 dw;
991 for (b = 0; b < bytes; ) {
992 DPRINTK("%02x: ", b);
993 for (w = 0; b < bytes && w < 4; w++) {
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400994 (void) pci_read_config_dword(pdev, b, &dw);
995 printk("%08x ", dw);
Brett Russ31961942005-09-30 01:36:00 -0400996 b += sizeof(u32);
997 }
998 printk("\n");
999 }
1000#endif
1001}
1002static void mv_dump_all_regs(void __iomem *mmio_base, int port,
1003 struct pci_dev *pdev)
1004{
1005#ifdef ATA_DEBUG
Jeff Garzik8b260242005-11-12 12:32:50 -05001006 void __iomem *hc_base = mv_hc_base(mmio_base,
Brett Russ31961942005-09-30 01:36:00 -04001007 port >> MV_PORT_HC_SHIFT);
1008 void __iomem *port_base;
1009 int start_port, num_ports, p, start_hc, num_hcs, hc;
1010
1011 if (0 > port) {
1012 start_hc = start_port = 0;
1013 num_ports = 8; /* shld be benign for 4 port devs */
1014 num_hcs = 2;
1015 } else {
1016 start_hc = port >> MV_PORT_HC_SHIFT;
1017 start_port = port;
1018 num_ports = num_hcs = 1;
1019 }
Jeff Garzik8b260242005-11-12 12:32:50 -05001020 DPRINTK("All registers for port(s) %u-%u:\n", start_port,
Brett Russ31961942005-09-30 01:36:00 -04001021 num_ports > 1 ? num_ports - 1 : start_port);
1022
1023 if (NULL != pdev) {
1024 DPRINTK("PCI config space regs:\n");
1025 mv_dump_pci_cfg(pdev, 0x68);
1026 }
1027 DPRINTK("PCI regs:\n");
1028 mv_dump_mem(mmio_base+0xc00, 0x3c);
1029 mv_dump_mem(mmio_base+0xd00, 0x34);
1030 mv_dump_mem(mmio_base+0xf00, 0x4);
1031 mv_dump_mem(mmio_base+0x1d00, 0x6c);
1032 for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
Dan Alonid220c372006-04-10 23:20:22 -07001033 hc_base = mv_hc_base(mmio_base, hc);
Brett Russ31961942005-09-30 01:36:00 -04001034 DPRINTK("HC regs (HC %i):\n", hc);
1035 mv_dump_mem(hc_base, 0x1c);
1036 }
1037 for (p = start_port; p < start_port + num_ports; p++) {
1038 port_base = mv_port_base(mmio_base, p);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001039 DPRINTK("EDMA regs (port %i):\n", p);
Brett Russ31961942005-09-30 01:36:00 -04001040 mv_dump_mem(port_base, 0x54);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001041 DPRINTK("SATA regs (port %i):\n", p);
Brett Russ31961942005-09-30 01:36:00 -04001042 mv_dump_mem(port_base+0x300, 0x60);
1043 }
1044#endif
1045}
1046
Brett Russ20f733e2005-09-01 18:26:17 -04001047static unsigned int mv_scr_offset(unsigned int sc_reg_in)
1048{
1049 unsigned int ofs;
1050
1051 switch (sc_reg_in) {
1052 case SCR_STATUS:
1053 case SCR_CONTROL:
1054 case SCR_ERROR:
1055 ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
1056 break;
1057 case SCR_ACTIVE:
1058 ofs = SATA_ACTIVE_OFS; /* active is not with the others */
1059 break;
1060 default:
1061 ofs = 0xffffffffU;
1062 break;
1063 }
1064 return ofs;
1065}
1066
Tejun Heoda3dbb12007-07-16 14:29:40 +09001067static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
Brett Russ20f733e2005-09-01 18:26:17 -04001068{
1069 unsigned int ofs = mv_scr_offset(sc_reg_in);
1070
Tejun Heoda3dbb12007-07-16 14:29:40 +09001071 if (ofs != 0xffffffffU) {
1072 *val = readl(mv_ap_base(ap) + ofs);
1073 return 0;
1074 } else
1075 return -EINVAL;
Brett Russ20f733e2005-09-01 18:26:17 -04001076}
1077
Tejun Heoda3dbb12007-07-16 14:29:40 +09001078static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
Brett Russ20f733e2005-09-01 18:26:17 -04001079{
1080 unsigned int ofs = mv_scr_offset(sc_reg_in);
1081
Tejun Heoda3dbb12007-07-16 14:29:40 +09001082 if (ofs != 0xffffffffU) {
Brett Russ20f733e2005-09-01 18:26:17 -04001083 writelfl(val, mv_ap_base(ap) + ofs);
Tejun Heoda3dbb12007-07-16 14:29:40 +09001084 return 0;
1085 } else
1086 return -EINVAL;
Brett Russ20f733e2005-09-01 18:26:17 -04001087}
1088
Mark Lordf2738272008-01-26 18:32:29 -05001089static void mv6_dev_config(struct ata_device *adev)
1090{
1091 /*
Mark Lorde49856d2008-04-16 14:59:07 -04001092 * Deal with Gen-II ("mv6") hardware quirks/restrictions:
1093 *
1094 * Gen-II does not support NCQ over a port multiplier
1095 * (no FIS-based switching).
1096 *
Mark Lordf2738272008-01-26 18:32:29 -05001097 * We don't have hob_nsect when doing NCQ commands on Gen-II.
1098 * See mv_qc_prep() for more info.
1099 */
Mark Lorde49856d2008-04-16 14:59:07 -04001100 if (adev->flags & ATA_DFLAG_NCQ) {
Mark Lord352fab72008-04-19 14:43:42 -04001101 if (sata_pmp_attached(adev->link->ap)) {
Mark Lorde49856d2008-04-16 14:59:07 -04001102 adev->flags &= ~ATA_DFLAG_NCQ;
Mark Lord352fab72008-04-19 14:43:42 -04001103 ata_dev_printk(adev, KERN_INFO,
1104 "NCQ disabled for command-based switching\n");
1105 } else if (adev->max_sectors > GEN_II_NCQ_MAX_SECTORS) {
1106 adev->max_sectors = GEN_II_NCQ_MAX_SECTORS;
1107 ata_dev_printk(adev, KERN_INFO,
1108 "max_sectors limited to %u for NCQ\n",
1109 adev->max_sectors);
1110 }
Mark Lorde49856d2008-04-16 14:59:07 -04001111 }
Mark Lordf2738272008-01-26 18:32:29 -05001112}
1113
Mark Lord3e4a1392008-05-02 02:10:02 -04001114static int mv_qc_defer(struct ata_queued_cmd *qc)
1115{
1116 struct ata_link *link = qc->dev->link;
1117 struct ata_port *ap = link->ap;
1118 struct mv_port_priv *pp = ap->private_data;
1119
1120 /*
Mark Lord29d187b2008-05-02 02:15:37 -04001121 * Don't allow new commands if we're in a delayed EH state
1122 * for NCQ and/or FIS-based switching.
1123 */
1124 if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
1125 return ATA_DEFER_PORT;
1126 /*
Mark Lord3e4a1392008-05-02 02:10:02 -04001127 * If the port is completely idle, then allow the new qc.
1128 */
1129 if (ap->nr_active_links == 0)
1130 return 0;
1131
1132 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
1133 /*
1134 * The port is operating in host queuing mode (EDMA).
1135 * It can accomodate a new qc if the qc protocol
1136 * is compatible with the current host queue mode.
1137 */
1138 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
1139 /*
1140 * The host queue (EDMA) is in NCQ mode.
1141 * If the new qc is also an NCQ command,
1142 * then allow the new qc.
1143 */
1144 if (qc->tf.protocol == ATA_PROT_NCQ)
1145 return 0;
1146 } else {
1147 /*
1148 * The host queue (EDMA) is in non-NCQ, DMA mode.
1149 * If the new qc is also a non-NCQ, DMA command,
1150 * then allow the new qc.
1151 */
1152 if (qc->tf.protocol == ATA_PROT_DMA)
1153 return 0;
1154 }
1155 }
1156 return ATA_DEFER_PORT;
1157}
1158
Mark Lord00f42ea2008-05-02 02:11:45 -04001159static void mv_config_fbs(void __iomem *port_mmio, int want_ncq, int want_fbs)
Mark Lorde49856d2008-04-16 14:59:07 -04001160{
Mark Lord00f42ea2008-05-02 02:11:45 -04001161 u32 new_fiscfg, old_fiscfg;
1162 u32 new_ltmode, old_ltmode;
1163 u32 new_haltcond, old_haltcond;
1164
1165 old_fiscfg = readl(port_mmio + FISCFG_OFS);
1166 old_ltmode = readl(port_mmio + LTMODE_OFS);
1167 old_haltcond = readl(port_mmio + EDMA_HALTCOND_OFS);
1168
1169 new_fiscfg = old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR);
1170 new_ltmode = old_ltmode & ~LTMODE_BIT8;
1171 new_haltcond = old_haltcond | EDMA_ERR_DEV;
1172
1173 if (want_fbs) {
1174 new_fiscfg = old_fiscfg | FISCFG_SINGLE_SYNC;
1175 new_ltmode = old_ltmode | LTMODE_BIT8;
Mark Lord4c299ca2008-05-02 02:16:20 -04001176 if (want_ncq)
1177 new_haltcond &= ~EDMA_ERR_DEV;
1178 else
1179 new_fiscfg |= FISCFG_WAIT_DEV_ERR;
Mark Lorde49856d2008-04-16 14:59:07 -04001180 }
Mark Lord00f42ea2008-05-02 02:11:45 -04001181
Mark Lord8e7decd2008-05-02 02:07:51 -04001182 if (new_fiscfg != old_fiscfg)
1183 writelfl(new_fiscfg, port_mmio + FISCFG_OFS);
Mark Lorde49856d2008-04-16 14:59:07 -04001184 if (new_ltmode != old_ltmode)
1185 writelfl(new_ltmode, port_mmio + LTMODE_OFS);
Mark Lord00f42ea2008-05-02 02:11:45 -04001186 if (new_haltcond != old_haltcond)
1187 writelfl(new_haltcond, port_mmio + EDMA_HALTCOND_OFS);
Mark Lord0c589122008-01-26 18:31:16 -05001188}
Jeff Garzike4e7b892006-01-31 12:18:41 -05001189
Mark Lorddd2890f2008-05-02 02:10:56 -04001190static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq)
1191{
1192 struct mv_host_priv *hpriv = ap->host->private_data;
1193 u32 old, new;
1194
1195 /* workaround for 88SX60x1 FEr SATA#25 (part 1) */
1196 old = readl(hpriv->base + MV_GPIO_PORT_CTL_OFS);
1197 if (want_ncq)
1198 new = old | (1 << 22);
1199 else
1200 new = old & ~(1 << 22);
1201 if (new != old)
1202 writel(new, hpriv->base + MV_GPIO_PORT_CTL_OFS);
1203}
1204
Mark Lorde12bef52008-03-31 19:33:56 -04001205static void mv_edma_cfg(struct ata_port *ap, int want_ncq)
Jeff Garzike4e7b892006-01-31 12:18:41 -05001206{
1207 u32 cfg;
Mark Lorde12bef52008-03-31 19:33:56 -04001208 struct mv_port_priv *pp = ap->private_data;
1209 struct mv_host_priv *hpriv = ap->host->private_data;
1210 void __iomem *port_mmio = mv_ap_base(ap);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001211
1212 /* set up non-NCQ EDMA configuration */
1213 cfg = EDMA_CFG_Q_DEPTH; /* always 0x1f for *all* chips */
Mark Lord00f42ea2008-05-02 02:11:45 -04001214 pp->pp_flags &= ~MV_PP_FLAG_FBS_EN;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001215
1216 if (IS_GEN_I(hpriv))
1217 cfg |= (1 << 8); /* enab config burst size mask */
1218
Mark Lorddd2890f2008-05-02 02:10:56 -04001219 else if (IS_GEN_II(hpriv)) {
Jeff Garzike4e7b892006-01-31 12:18:41 -05001220 cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
Mark Lorddd2890f2008-05-02 02:10:56 -04001221 mv_60x1_errata_sata25(ap, want_ncq);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001222
Mark Lorddd2890f2008-05-02 02:10:56 -04001223 } else if (IS_GEN_IIE(hpriv)) {
Mark Lord00f42ea2008-05-02 02:11:45 -04001224 int want_fbs = sata_pmp_attached(ap);
1225 /*
1226 * Possible future enhancement:
1227 *
1228 * The chip can use FBS with non-NCQ, if we allow it,
1229 * But first we need to have the error handling in place
1230 * for this mode (datasheet section 7.3.15.4.2.3).
1231 * So disallow non-NCQ FBS for now.
1232 */
1233 want_fbs &= want_ncq;
1234
1235 mv_config_fbs(port_mmio, want_ncq, want_fbs);
1236
1237 if (want_fbs) {
1238 pp->pp_flags |= MV_PP_FLAG_FBS_EN;
1239 cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */
1240 }
1241
Jeff Garzike728eab2007-02-25 02:53:41 -05001242 cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */
1243 cfg |= (1 << 22); /* enab 4-entry host queue cache */
Mark Lord1f398472008-05-27 17:54:48 -04001244 if (!IS_SOC(hpriv))
Mark Lord616d4a92008-05-02 02:08:32 -04001245 cfg |= (1 << 18); /* enab early completion */
1246 if (hpriv->hp_flags & MV_HP_CUT_THROUGH)
1247 cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001248 }
1249
Mark Lord72109162008-01-26 18:31:33 -05001250 if (want_ncq) {
1251 cfg |= EDMA_CFG_NCQ;
1252 pp->pp_flags |= MV_PP_FLAG_NCQ_EN;
1253 } else
1254 pp->pp_flags &= ~MV_PP_FLAG_NCQ_EN;
1255
Jeff Garzike4e7b892006-01-31 12:18:41 -05001256 writelfl(cfg, port_mmio + EDMA_CFG_OFS);
1257}
1258
Mark Lordda2fa9b2008-01-26 18:32:45 -05001259static void mv_port_free_dma_mem(struct ata_port *ap)
1260{
1261 struct mv_host_priv *hpriv = ap->host->private_data;
1262 struct mv_port_priv *pp = ap->private_data;
Mark Lordeb73d552008-01-29 13:24:00 -05001263 int tag;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001264
1265 if (pp->crqb) {
1266 dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
1267 pp->crqb = NULL;
1268 }
1269 if (pp->crpb) {
1270 dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
1271 pp->crpb = NULL;
1272 }
Mark Lordeb73d552008-01-29 13:24:00 -05001273 /*
1274 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
1275 * For later hardware, we have one unique sg_tbl per NCQ tag.
1276 */
1277 for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1278 if (pp->sg_tbl[tag]) {
1279 if (tag == 0 || !IS_GEN_I(hpriv))
1280 dma_pool_free(hpriv->sg_tbl_pool,
1281 pp->sg_tbl[tag],
1282 pp->sg_tbl_dma[tag]);
1283 pp->sg_tbl[tag] = NULL;
1284 }
Mark Lordda2fa9b2008-01-26 18:32:45 -05001285 }
1286}
1287
Brett Russ05b308e2005-10-05 17:08:53 -04001288/**
1289 * mv_port_start - Port specific init/start routine.
1290 * @ap: ATA channel to manipulate
1291 *
1292 * Allocate and point to DMA memory, init port private memory,
1293 * zero indices.
1294 *
1295 * LOCKING:
1296 * Inherited from caller.
1297 */
Brett Russ31961942005-09-30 01:36:00 -04001298static int mv_port_start(struct ata_port *ap)
1299{
Jeff Garzikcca39742006-08-24 03:19:22 -04001300 struct device *dev = ap->host->dev;
1301 struct mv_host_priv *hpriv = ap->host->private_data;
Brett Russ31961942005-09-30 01:36:00 -04001302 struct mv_port_priv *pp;
James Bottomleydde20202008-02-19 11:36:56 +01001303 int tag;
Brett Russ31961942005-09-30 01:36:00 -04001304
Tejun Heo24dc5f32007-01-20 16:00:28 +09001305 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001306 if (!pp)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001307 return -ENOMEM;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001308 ap->private_data = pp;
Brett Russ31961942005-09-30 01:36:00 -04001309
Mark Lordda2fa9b2008-01-26 18:32:45 -05001310 pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
1311 if (!pp->crqb)
1312 return -ENOMEM;
1313 memset(pp->crqb, 0, MV_CRQB_Q_SZ);
Brett Russ31961942005-09-30 01:36:00 -04001314
Mark Lordda2fa9b2008-01-26 18:32:45 -05001315 pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
1316 if (!pp->crpb)
1317 goto out_port_free_dma_mem;
1318 memset(pp->crpb, 0, MV_CRPB_Q_SZ);
Brett Russ31961942005-09-30 01:36:00 -04001319
Mark Lordeb73d552008-01-29 13:24:00 -05001320 /*
1321 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
1322 * For later hardware, we need one unique sg_tbl per NCQ tag.
1323 */
1324 for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1325 if (tag == 0 || !IS_GEN_I(hpriv)) {
1326 pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
1327 GFP_KERNEL, &pp->sg_tbl_dma[tag]);
1328 if (!pp->sg_tbl[tag])
1329 goto out_port_free_dma_mem;
1330 } else {
1331 pp->sg_tbl[tag] = pp->sg_tbl[0];
1332 pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
1333 }
1334 }
Brett Russ31961942005-09-30 01:36:00 -04001335 return 0;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001336
1337out_port_free_dma_mem:
1338 mv_port_free_dma_mem(ap);
1339 return -ENOMEM;
Brett Russ31961942005-09-30 01:36:00 -04001340}
1341
Brett Russ05b308e2005-10-05 17:08:53 -04001342/**
1343 * mv_port_stop - Port specific cleanup/stop routine.
1344 * @ap: ATA channel to manipulate
1345 *
1346 * Stop DMA, cleanup port memory.
1347 *
1348 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -04001349 * This routine uses the host lock to protect the DMA stop.
Brett Russ05b308e2005-10-05 17:08:53 -04001350 */
Brett Russ31961942005-09-30 01:36:00 -04001351static void mv_port_stop(struct ata_port *ap)
1352{
Mark Lorde12bef52008-03-31 19:33:56 -04001353 mv_stop_edma(ap);
Mark Lord88e675e2008-05-17 13:36:30 -04001354 mv_enable_port_irqs(ap, 0);
Mark Lordda2fa9b2008-01-26 18:32:45 -05001355 mv_port_free_dma_mem(ap);
Brett Russ31961942005-09-30 01:36:00 -04001356}
1357
Brett Russ05b308e2005-10-05 17:08:53 -04001358/**
1359 * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
1360 * @qc: queued command whose SG list to source from
1361 *
1362 * Populate the SG list and mark the last entry.
1363 *
1364 * LOCKING:
1365 * Inherited from caller.
1366 */
Jeff Garzik6c087722007-10-12 00:16:23 -04001367static void mv_fill_sg(struct ata_queued_cmd *qc)
Brett Russ31961942005-09-30 01:36:00 -04001368{
1369 struct mv_port_priv *pp = qc->ap->private_data;
Jeff Garzik972c26b2005-10-18 22:14:54 -04001370 struct scatterlist *sg;
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001371 struct mv_sg *mv_sg, *last_sg = NULL;
Tejun Heoff2aeb12007-12-05 16:43:11 +09001372 unsigned int si;
Brett Russ31961942005-09-30 01:36:00 -04001373
Mark Lordeb73d552008-01-29 13:24:00 -05001374 mv_sg = pp->sg_tbl[qc->tag];
Tejun Heoff2aeb12007-12-05 16:43:11 +09001375 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Jeff Garzikd88184f2007-02-26 01:26:06 -05001376 dma_addr_t addr = sg_dma_address(sg);
1377 u32 sg_len = sg_dma_len(sg);
Brett Russ31961942005-09-30 01:36:00 -04001378
Olof Johansson4007b492007-10-02 20:45:27 -05001379 while (sg_len) {
1380 u32 offset = addr & 0xffff;
1381 u32 len = sg_len;
Brett Russ31961942005-09-30 01:36:00 -04001382
Olof Johansson4007b492007-10-02 20:45:27 -05001383 if ((offset + sg_len > 0x10000))
1384 len = 0x10000 - offset;
Jeff Garzik972c26b2005-10-18 22:14:54 -04001385
Olof Johansson4007b492007-10-02 20:45:27 -05001386 mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
1387 mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
Jeff Garzik6c087722007-10-12 00:16:23 -04001388 mv_sg->flags_size = cpu_to_le32(len & 0xffff);
Olof Johansson4007b492007-10-02 20:45:27 -05001389
1390 sg_len -= len;
1391 addr += len;
1392
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001393 last_sg = mv_sg;
Olof Johansson4007b492007-10-02 20:45:27 -05001394 mv_sg++;
Olof Johansson4007b492007-10-02 20:45:27 -05001395 }
Brett Russ31961942005-09-30 01:36:00 -04001396 }
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001397
1398 if (likely(last_sg))
1399 last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
Brett Russ31961942005-09-30 01:36:00 -04001400}
1401
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001402static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
Brett Russ31961942005-09-30 01:36:00 -04001403{
Mark Lord559eeda2006-05-19 16:40:15 -04001404 u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
Brett Russ31961942005-09-30 01:36:00 -04001405 (last ? CRQB_CMD_LAST : 0);
Mark Lord559eeda2006-05-19 16:40:15 -04001406 *cmdw = cpu_to_le16(tmp);
Brett Russ31961942005-09-30 01:36:00 -04001407}
1408
Brett Russ05b308e2005-10-05 17:08:53 -04001409/**
1410 * mv_qc_prep - Host specific command preparation.
1411 * @qc: queued command to prepare
1412 *
1413 * This routine simply redirects to the general purpose routine
1414 * if command is not DMA. Else, it handles prep of the CRQB
1415 * (command request block), does some sanity checking, and calls
1416 * the SG load routine.
1417 *
1418 * LOCKING:
1419 * Inherited from caller.
1420 */
Brett Russ31961942005-09-30 01:36:00 -04001421static void mv_qc_prep(struct ata_queued_cmd *qc)
1422{
1423 struct ata_port *ap = qc->ap;
1424 struct mv_port_priv *pp = ap->private_data;
Mark Lorde1469872006-05-22 19:02:03 -04001425 __le16 *cw;
Brett Russ31961942005-09-30 01:36:00 -04001426 struct ata_taskfile *tf;
1427 u16 flags = 0;
Mark Lorda6432432006-05-19 16:36:36 -04001428 unsigned in_index;
Brett Russ31961942005-09-30 01:36:00 -04001429
Mark Lord138bfdd2008-01-26 18:33:18 -05001430 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1431 (qc->tf.protocol != ATA_PROT_NCQ))
Brett Russ31961942005-09-30 01:36:00 -04001432 return;
Brett Russ20f733e2005-09-01 18:26:17 -04001433
Brett Russ31961942005-09-30 01:36:00 -04001434 /* Fill in command request block
1435 */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001436 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
Brett Russ31961942005-09-30 01:36:00 -04001437 flags |= CRQB_FLAG_READ;
Tejun Heobeec7db2006-02-11 19:11:13 +09001438 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
Brett Russ31961942005-09-30 01:36:00 -04001439 flags |= qc->tag << CRQB_TAG_SHIFT;
Mark Lorde49856d2008-04-16 14:59:07 -04001440 flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
Brett Russ31961942005-09-30 01:36:00 -04001441
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001442 /* get current queue index from software */
Mark Lordfcfb1f72008-04-19 15:06:40 -04001443 in_index = pp->req_idx;
Brett Russ31961942005-09-30 01:36:00 -04001444
Mark Lorda6432432006-05-19 16:36:36 -04001445 pp->crqb[in_index].sg_addr =
Mark Lordeb73d552008-01-29 13:24:00 -05001446 cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
Mark Lorda6432432006-05-19 16:36:36 -04001447 pp->crqb[in_index].sg_addr_hi =
Mark Lordeb73d552008-01-29 13:24:00 -05001448 cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
Mark Lorda6432432006-05-19 16:36:36 -04001449 pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1450
1451 cw = &pp->crqb[in_index].ata_cmd[0];
Brett Russ31961942005-09-30 01:36:00 -04001452 tf = &qc->tf;
1453
1454 /* Sadly, the CRQB cannot accomodate all registers--there are
1455 * only 11 bytes...so we must pick and choose required
1456 * registers based on the command. So, we drop feature and
1457 * hob_feature for [RW] DMA commands, but they are needed for
1458 * NCQ. NCQ will drop hob_nsect.
1459 */
1460 switch (tf->command) {
1461 case ATA_CMD_READ:
1462 case ATA_CMD_READ_EXT:
1463 case ATA_CMD_WRITE:
1464 case ATA_CMD_WRITE_EXT:
Jens Axboec15d85c2006-02-15 15:59:25 +01001465 case ATA_CMD_WRITE_FUA_EXT:
Brett Russ31961942005-09-30 01:36:00 -04001466 mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
1467 break;
Brett Russ31961942005-09-30 01:36:00 -04001468 case ATA_CMD_FPDMA_READ:
1469 case ATA_CMD_FPDMA_WRITE:
Jeff Garzik8b260242005-11-12 12:32:50 -05001470 mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
Brett Russ31961942005-09-30 01:36:00 -04001471 mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
1472 break;
Brett Russ31961942005-09-30 01:36:00 -04001473 default:
1474 /* The only other commands EDMA supports in non-queued and
1475 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
1476 * of which are defined/used by Linux. If we get here, this
1477 * driver needs work.
1478 *
1479 * FIXME: modify libata to give qc_prep a return value and
1480 * return error here.
1481 */
1482 BUG_ON(tf->command);
1483 break;
1484 }
1485 mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
1486 mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
1487 mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
1488 mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
1489 mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
1490 mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
1491 mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
1492 mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
1493 mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */
1494
Jeff Garzike4e7b892006-01-31 12:18:41 -05001495 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
Brett Russ31961942005-09-30 01:36:00 -04001496 return;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001497 mv_fill_sg(qc);
1498}
1499
1500/**
1501 * mv_qc_prep_iie - Host specific command preparation.
1502 * @qc: queued command to prepare
1503 *
1504 * This routine simply redirects to the general purpose routine
1505 * if command is not DMA. Else, it handles prep of the CRQB
1506 * (command request block), does some sanity checking, and calls
1507 * the SG load routine.
1508 *
1509 * LOCKING:
1510 * Inherited from caller.
1511 */
1512static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
1513{
1514 struct ata_port *ap = qc->ap;
1515 struct mv_port_priv *pp = ap->private_data;
1516 struct mv_crqb_iie *crqb;
1517 struct ata_taskfile *tf;
Mark Lorda6432432006-05-19 16:36:36 -04001518 unsigned in_index;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001519 u32 flags = 0;
1520
Mark Lord138bfdd2008-01-26 18:33:18 -05001521 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1522 (qc->tf.protocol != ATA_PROT_NCQ))
Jeff Garzike4e7b892006-01-31 12:18:41 -05001523 return;
1524
Mark Lorde12bef52008-03-31 19:33:56 -04001525 /* Fill in Gen IIE command request block */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001526 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1527 flags |= CRQB_FLAG_READ;
1528
Tejun Heobeec7db2006-02-11 19:11:13 +09001529 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001530 flags |= qc->tag << CRQB_TAG_SHIFT;
Mark Lord8c0aeb42008-01-26 18:31:48 -05001531 flags |= qc->tag << CRQB_HOSTQ_SHIFT;
Mark Lorde49856d2008-04-16 14:59:07 -04001532 flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001533
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001534 /* get current queue index from software */
Mark Lordfcfb1f72008-04-19 15:06:40 -04001535 in_index = pp->req_idx;
Mark Lorda6432432006-05-19 16:36:36 -04001536
1537 crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
Mark Lordeb73d552008-01-29 13:24:00 -05001538 crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1539 crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001540 crqb->flags = cpu_to_le32(flags);
1541
1542 tf = &qc->tf;
1543 crqb->ata_cmd[0] = cpu_to_le32(
1544 (tf->command << 16) |
1545 (tf->feature << 24)
1546 );
1547 crqb->ata_cmd[1] = cpu_to_le32(
1548 (tf->lbal << 0) |
1549 (tf->lbam << 8) |
1550 (tf->lbah << 16) |
1551 (tf->device << 24)
1552 );
1553 crqb->ata_cmd[2] = cpu_to_le32(
1554 (tf->hob_lbal << 0) |
1555 (tf->hob_lbam << 8) |
1556 (tf->hob_lbah << 16) |
1557 (tf->hob_feature << 24)
1558 );
1559 crqb->ata_cmd[3] = cpu_to_le32(
1560 (tf->nsect << 0) |
1561 (tf->hob_nsect << 8)
1562 );
1563
1564 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1565 return;
Brett Russ31961942005-09-30 01:36:00 -04001566 mv_fill_sg(qc);
1567}
1568
Brett Russ05b308e2005-10-05 17:08:53 -04001569/**
1570 * mv_qc_issue - Initiate a command to the host
1571 * @qc: queued command to start
1572 *
1573 * This routine simply redirects to the general purpose routine
1574 * if command is not DMA. Else, it sanity checks our local
1575 * caches of the request producer/consumer indices then enables
1576 * DMA and bumps the request producer index.
1577 *
1578 * LOCKING:
1579 * Inherited from caller.
1580 */
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001581static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
Brett Russ31961942005-09-30 01:36:00 -04001582{
Jeff Garzikc5d3e452007-07-11 18:30:50 -04001583 struct ata_port *ap = qc->ap;
1584 void __iomem *port_mmio = mv_ap_base(ap);
1585 struct mv_port_priv *pp = ap->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001586 u32 in_index;
Brett Russ31961942005-09-30 01:36:00 -04001587
Mark Lord138bfdd2008-01-26 18:33:18 -05001588 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1589 (qc->tf.protocol != ATA_PROT_NCQ)) {
Mark Lord17c5aab2008-04-16 14:56:51 -04001590 /*
1591 * We're about to send a non-EDMA capable command to the
Brett Russ31961942005-09-30 01:36:00 -04001592 * port. Turn off EDMA so there won't be problems accessing
1593 * shadow block, etc registers.
1594 */
Mark Lordb5624682008-03-31 19:34:40 -04001595 mv_stop_edma(ap);
Mark Lord88e675e2008-05-17 13:36:30 -04001596 mv_enable_port_irqs(ap, ERR_IRQ);
Mark Lorde49856d2008-04-16 14:59:07 -04001597 mv_pmp_select(ap, qc->dev->link->pmp);
Tejun Heo9363c382008-04-07 22:47:16 +09001598 return ata_sff_qc_issue(qc);
Brett Russ31961942005-09-30 01:36:00 -04001599 }
1600
Mark Lord72109162008-01-26 18:31:33 -05001601 mv_start_dma(ap, port_mmio, pp, qc->tf.protocol);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001602
Mark Lordfcfb1f72008-04-19 15:06:40 -04001603 pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK;
1604 in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
Brett Russ31961942005-09-30 01:36:00 -04001605
1606 /* and write the request in pointer to kick the EDMA to life */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001607 writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
1608 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
Brett Russ31961942005-09-30 01:36:00 -04001609
1610 return 0;
1611}
1612
Mark Lord8f767f82008-04-19 14:53:07 -04001613static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap)
1614{
1615 struct mv_port_priv *pp = ap->private_data;
1616 struct ata_queued_cmd *qc;
1617
1618 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
1619 return NULL;
1620 qc = ata_qc_from_tag(ap, ap->link.active_tag);
1621 if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
1622 qc = NULL;
1623 return qc;
1624}
1625
Mark Lord29d187b2008-05-02 02:15:37 -04001626static void mv_pmp_error_handler(struct ata_port *ap)
1627{
1628 unsigned int pmp, pmp_map;
1629 struct mv_port_priv *pp = ap->private_data;
1630
1631 if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) {
1632 /*
1633 * Perform NCQ error analysis on failed PMPs
1634 * before we freeze the port entirely.
1635 *
1636 * The failed PMPs are marked earlier by mv_pmp_eh_prep().
1637 */
1638 pmp_map = pp->delayed_eh_pmp_map;
1639 pp->pp_flags &= ~MV_PP_FLAG_DELAYED_EH;
1640 for (pmp = 0; pmp_map != 0; pmp++) {
1641 unsigned int this_pmp = (1 << pmp);
1642 if (pmp_map & this_pmp) {
1643 struct ata_link *link = &ap->pmp_link[pmp];
1644 pmp_map &= ~this_pmp;
1645 ata_eh_analyze_ncq_error(link);
1646 }
1647 }
1648 ata_port_freeze(ap);
1649 }
1650 sata_pmp_error_handler(ap);
1651}
1652
Mark Lord4c299ca2008-05-02 02:16:20 -04001653static unsigned int mv_get_err_pmp_map(struct ata_port *ap)
1654{
1655 void __iomem *port_mmio = mv_ap_base(ap);
1656
1657 return readl(port_mmio + SATA_TESTCTL_OFS) >> 16;
1658}
1659
Mark Lord4c299ca2008-05-02 02:16:20 -04001660static void mv_pmp_eh_prep(struct ata_port *ap, unsigned int pmp_map)
1661{
1662 struct ata_eh_info *ehi;
1663 unsigned int pmp;
1664
1665 /*
1666 * Initialize EH info for PMPs which saw device errors
1667 */
1668 ehi = &ap->link.eh_info;
1669 for (pmp = 0; pmp_map != 0; pmp++) {
1670 unsigned int this_pmp = (1 << pmp);
1671 if (pmp_map & this_pmp) {
1672 struct ata_link *link = &ap->pmp_link[pmp];
1673
1674 pmp_map &= ~this_pmp;
1675 ehi = &link->eh_info;
1676 ata_ehi_clear_desc(ehi);
1677 ata_ehi_push_desc(ehi, "dev err");
1678 ehi->err_mask |= AC_ERR_DEV;
1679 ehi->action |= ATA_EH_RESET;
1680 ata_link_abort(link);
1681 }
1682 }
1683}
1684
Mark Lord06aaca32008-05-19 09:01:24 -04001685static int mv_req_q_empty(struct ata_port *ap)
1686{
1687 void __iomem *port_mmio = mv_ap_base(ap);
1688 u32 in_ptr, out_ptr;
1689
1690 in_ptr = (readl(port_mmio + EDMA_REQ_Q_IN_PTR_OFS)
1691 >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
1692 out_ptr = (readl(port_mmio + EDMA_REQ_Q_OUT_PTR_OFS)
1693 >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
1694 return (in_ptr == out_ptr); /* 1 == queue_is_empty */
1695}
1696
Mark Lord4c299ca2008-05-02 02:16:20 -04001697static int mv_handle_fbs_ncq_dev_err(struct ata_port *ap)
1698{
1699 struct mv_port_priv *pp = ap->private_data;
1700 int failed_links;
1701 unsigned int old_map, new_map;
1702
1703 /*
1704 * Device error during FBS+NCQ operation:
1705 *
1706 * Set a port flag to prevent further I/O being enqueued.
1707 * Leave the EDMA running to drain outstanding commands from this port.
1708 * Perform the post-mortem/EH only when all responses are complete.
1709 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.2).
1710 */
1711 if (!(pp->pp_flags & MV_PP_FLAG_DELAYED_EH)) {
1712 pp->pp_flags |= MV_PP_FLAG_DELAYED_EH;
1713 pp->delayed_eh_pmp_map = 0;
1714 }
1715 old_map = pp->delayed_eh_pmp_map;
1716 new_map = old_map | mv_get_err_pmp_map(ap);
1717
1718 if (old_map != new_map) {
1719 pp->delayed_eh_pmp_map = new_map;
1720 mv_pmp_eh_prep(ap, new_map & ~old_map);
1721 }
Mark Lordc46938c2008-05-02 14:02:28 -04001722 failed_links = hweight16(new_map);
Mark Lord4c299ca2008-05-02 02:16:20 -04001723
1724 ata_port_printk(ap, KERN_INFO, "%s: pmp_map=%04x qc_map=%04x "
1725 "failed_links=%d nr_active_links=%d\n",
1726 __func__, pp->delayed_eh_pmp_map,
1727 ap->qc_active, failed_links,
1728 ap->nr_active_links);
1729
Mark Lord06aaca32008-05-19 09:01:24 -04001730 if (ap->nr_active_links <= failed_links && mv_req_q_empty(ap)) {
Mark Lord4c299ca2008-05-02 02:16:20 -04001731 mv_process_crpb_entries(ap, pp);
1732 mv_stop_edma(ap);
1733 mv_eh_freeze(ap);
1734 ata_port_printk(ap, KERN_INFO, "%s: done\n", __func__);
1735 return 1; /* handled */
1736 }
1737 ata_port_printk(ap, KERN_INFO, "%s: waiting\n", __func__);
1738 return 1; /* handled */
1739}
1740
1741static int mv_handle_fbs_non_ncq_dev_err(struct ata_port *ap)
1742{
1743 /*
1744 * Possible future enhancement:
1745 *
1746 * FBS+non-NCQ operation is not yet implemented.
1747 * See related notes in mv_edma_cfg().
1748 *
1749 * Device error during FBS+non-NCQ operation:
1750 *
1751 * We need to snapshot the shadow registers for each failed command.
1752 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.3).
1753 */
1754 return 0; /* not handled */
1755}
1756
1757static int mv_handle_dev_err(struct ata_port *ap, u32 edma_err_cause)
1758{
1759 struct mv_port_priv *pp = ap->private_data;
1760
1761 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
1762 return 0; /* EDMA was not active: not handled */
1763 if (!(pp->pp_flags & MV_PP_FLAG_FBS_EN))
1764 return 0; /* FBS was not active: not handled */
1765
1766 if (!(edma_err_cause & EDMA_ERR_DEV))
1767 return 0; /* non DEV error: not handled */
1768 edma_err_cause &= ~EDMA_ERR_IRQ_TRANSIENT;
1769 if (edma_err_cause & ~(EDMA_ERR_DEV | EDMA_ERR_SELF_DIS))
1770 return 0; /* other problems: not handled */
1771
1772 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
1773 /*
1774 * EDMA should NOT have self-disabled for this case.
1775 * If it did, then something is wrong elsewhere,
1776 * and we cannot handle it here.
1777 */
1778 if (edma_err_cause & EDMA_ERR_SELF_DIS) {
1779 ata_port_printk(ap, KERN_WARNING,
1780 "%s: err_cause=0x%x pp_flags=0x%x\n",
1781 __func__, edma_err_cause, pp->pp_flags);
1782 return 0; /* not handled */
1783 }
1784 return mv_handle_fbs_ncq_dev_err(ap);
1785 } else {
1786 /*
1787 * EDMA should have self-disabled for this case.
1788 * If it did not, then something is wrong elsewhere,
1789 * and we cannot handle it here.
1790 */
1791 if (!(edma_err_cause & EDMA_ERR_SELF_DIS)) {
1792 ata_port_printk(ap, KERN_WARNING,
1793 "%s: err_cause=0x%x pp_flags=0x%x\n",
1794 __func__, edma_err_cause, pp->pp_flags);
1795 return 0; /* not handled */
1796 }
1797 return mv_handle_fbs_non_ncq_dev_err(ap);
1798 }
1799 return 0; /* not handled */
1800}
1801
Mark Lorda9010322008-05-02 02:14:02 -04001802static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled)
Mark Lord8f767f82008-04-19 14:53:07 -04001803{
Mark Lord8f767f82008-04-19 14:53:07 -04001804 struct ata_eh_info *ehi = &ap->link.eh_info;
Mark Lorda9010322008-05-02 02:14:02 -04001805 char *when = "idle";
Mark Lord8f767f82008-04-19 14:53:07 -04001806
Mark Lord8f767f82008-04-19 14:53:07 -04001807 ata_ehi_clear_desc(ehi);
Mark Lorda9010322008-05-02 02:14:02 -04001808 if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
1809 when = "disabled";
1810 } else if (edma_was_enabled) {
1811 when = "EDMA enabled";
Mark Lord8f767f82008-04-19 14:53:07 -04001812 } else {
1813 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
1814 if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
Mark Lorda9010322008-05-02 02:14:02 -04001815 when = "polling";
Mark Lord8f767f82008-04-19 14:53:07 -04001816 }
Mark Lorda9010322008-05-02 02:14:02 -04001817 ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when);
Mark Lord8f767f82008-04-19 14:53:07 -04001818 ehi->err_mask |= AC_ERR_OTHER;
1819 ehi->action |= ATA_EH_RESET;
1820 ata_port_freeze(ap);
1821}
1822
Brett Russ05b308e2005-10-05 17:08:53 -04001823/**
Brett Russ05b308e2005-10-05 17:08:53 -04001824 * mv_err_intr - Handle error interrupts on the port
1825 * @ap: ATA channel to manipulate
Mark Lord8d073792008-04-19 15:07:49 -04001826 * @qc: affected command (non-NCQ), or NULL
Brett Russ05b308e2005-10-05 17:08:53 -04001827 *
Mark Lord8d073792008-04-19 15:07:49 -04001828 * Most cases require a full reset of the chip's state machine,
1829 * which also performs a COMRESET.
1830 * Also, if the port disabled DMA, update our cached copy to match.
Brett Russ05b308e2005-10-05 17:08:53 -04001831 *
1832 * LOCKING:
1833 * Inherited from caller.
1834 */
Mark Lord37b90462008-05-02 02:12:34 -04001835static void mv_err_intr(struct ata_port *ap)
Brett Russ20f733e2005-09-01 18:26:17 -04001836{
Brett Russ31961942005-09-30 01:36:00 -04001837 void __iomem *port_mmio = mv_ap_base(ap);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001838 u32 edma_err_cause, eh_freeze_mask, serr = 0;
Mark Lorde4006072008-05-14 09:19:30 -04001839 u32 fis_cause = 0;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001840 struct mv_port_priv *pp = ap->private_data;
1841 struct mv_host_priv *hpriv = ap->host->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001842 unsigned int action = 0, err_mask = 0;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001843 struct ata_eh_info *ehi = &ap->link.eh_info;
Mark Lord37b90462008-05-02 02:12:34 -04001844 struct ata_queued_cmd *qc;
1845 int abort = 0;
Brett Russ20f733e2005-09-01 18:26:17 -04001846
Mark Lord8d073792008-04-19 15:07:49 -04001847 /*
Mark Lord37b90462008-05-02 02:12:34 -04001848 * Read and clear the SError and err_cause bits.
Mark Lorde4006072008-05-14 09:19:30 -04001849 * For GenIIe, if EDMA_ERR_TRANS_IRQ_7 is set, we also must read/clear
1850 * the FIS_IRQ_CAUSE register before clearing edma_err_cause.
Mark Lord8d073792008-04-19 15:07:49 -04001851 */
Mark Lord37b90462008-05-02 02:12:34 -04001852 sata_scr_read(&ap->link, SCR_ERROR, &serr);
1853 sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
1854
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001855 edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
Mark Lorde4006072008-05-14 09:19:30 -04001856 if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
1857 fis_cause = readl(port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
1858 writelfl(~fis_cause, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
1859 }
Mark Lord8d073792008-04-19 15:07:49 -04001860 writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001861
Mark Lord4c299ca2008-05-02 02:16:20 -04001862 if (edma_err_cause & EDMA_ERR_DEV) {
1863 /*
1864 * Device errors during FIS-based switching operation
1865 * require special handling.
1866 */
1867 if (mv_handle_dev_err(ap, edma_err_cause))
1868 return;
1869 }
1870
Mark Lord37b90462008-05-02 02:12:34 -04001871 qc = mv_get_active_qc(ap);
1872 ata_ehi_clear_desc(ehi);
1873 ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x",
1874 edma_err_cause, pp->pp_flags);
Mark Lorde4006072008-05-14 09:19:30 -04001875
Mark Lordc443c502008-05-14 09:24:39 -04001876 if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
Mark Lorde4006072008-05-14 09:19:30 -04001877 ata_ehi_push_desc(ehi, "fis_cause=%08x", fis_cause);
Mark Lordc443c502008-05-14 09:24:39 -04001878 if (fis_cause & SATA_FIS_IRQ_AN) {
1879 u32 ec = edma_err_cause &
1880 ~(EDMA_ERR_TRANS_IRQ_7 | EDMA_ERR_IRQ_TRANSIENT);
1881 sata_async_notification(ap);
1882 if (!ec)
1883 return; /* Just an AN; no need for the nukes */
1884 ata_ehi_push_desc(ehi, "SDB notify");
1885 }
1886 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001887 /*
Mark Lord352fab72008-04-19 14:43:42 -04001888 * All generations share these EDMA error cause bits:
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001889 */
Mark Lord37b90462008-05-02 02:12:34 -04001890 if (edma_err_cause & EDMA_ERR_DEV) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001891 err_mask |= AC_ERR_DEV;
Mark Lord37b90462008-05-02 02:12:34 -04001892 action |= ATA_EH_RESET;
1893 ata_ehi_push_desc(ehi, "dev error");
1894 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001895 if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
Jeff Garzik6c1153e2007-07-13 15:20:15 -04001896 EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001897 EDMA_ERR_INTRL_PAR)) {
1898 err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001899 action |= ATA_EH_RESET;
Tejun Heob64bbc32007-07-16 14:29:39 +09001900 ata_ehi_push_desc(ehi, "parity error");
Brett Russafb0edd2005-10-05 17:08:42 -04001901 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001902 if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
1903 ata_ehi_hotplugged(ehi);
1904 ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
Tejun Heob64bbc32007-07-16 14:29:39 +09001905 "dev disconnect" : "dev connect");
Tejun Heocf480622008-01-24 00:05:14 +09001906 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001907 }
1908
Mark Lord352fab72008-04-19 14:43:42 -04001909 /*
1910 * Gen-I has a different SELF_DIS bit,
1911 * different FREEZE bits, and no SERR bit:
1912 */
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04001913 if (IS_GEN_I(hpriv)) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001914 eh_freeze_mask = EDMA_EH_FREEZE_5;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001915 if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001916 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Tejun Heob64bbc32007-07-16 14:29:39 +09001917 ata_ehi_push_desc(ehi, "EDMA self-disable");
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001918 }
1919 } else {
1920 eh_freeze_mask = EDMA_EH_FREEZE;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001921 if (edma_err_cause & EDMA_ERR_SELF_DIS) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001922 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Tejun Heob64bbc32007-07-16 14:29:39 +09001923 ata_ehi_push_desc(ehi, "EDMA self-disable");
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001924 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001925 if (edma_err_cause & EDMA_ERR_SERR) {
Mark Lord8d073792008-04-19 15:07:49 -04001926 ata_ehi_push_desc(ehi, "SError=%08x", serr);
1927 err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001928 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001929 }
1930 }
Brett Russ20f733e2005-09-01 18:26:17 -04001931
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001932 if (!err_mask) {
1933 err_mask = AC_ERR_OTHER;
Tejun Heocf480622008-01-24 00:05:14 +09001934 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001935 }
1936
1937 ehi->serror |= serr;
1938 ehi->action |= action;
1939
1940 if (qc)
1941 qc->err_mask |= err_mask;
1942 else
1943 ehi->err_mask |= err_mask;
1944
Mark Lord37b90462008-05-02 02:12:34 -04001945 if (err_mask == AC_ERR_DEV) {
1946 /*
1947 * Cannot do ata_port_freeze() here,
1948 * because it would kill PIO access,
1949 * which is needed for further diagnosis.
1950 */
1951 mv_eh_freeze(ap);
1952 abort = 1;
1953 } else if (edma_err_cause & eh_freeze_mask) {
1954 /*
1955 * Note to self: ata_port_freeze() calls ata_port_abort()
1956 */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001957 ata_port_freeze(ap);
Mark Lord37b90462008-05-02 02:12:34 -04001958 } else {
1959 abort = 1;
1960 }
1961
1962 if (abort) {
1963 if (qc)
1964 ata_link_abort(qc->dev->link);
1965 else
1966 ata_port_abort(ap);
1967 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001968}
1969
Mark Lordfcfb1f72008-04-19 15:06:40 -04001970static void mv_process_crpb_response(struct ata_port *ap,
1971 struct mv_crpb *response, unsigned int tag, int ncq_enabled)
1972{
1973 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag);
1974
1975 if (qc) {
1976 u8 ata_status;
1977 u16 edma_status = le16_to_cpu(response->flags);
1978 /*
1979 * edma_status from a response queue entry:
1980 * LSB is from EDMA_ERR_IRQ_CAUSE_OFS (non-NCQ only).
1981 * MSB is saved ATA status from command completion.
1982 */
1983 if (!ncq_enabled) {
1984 u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV;
1985 if (err_cause) {
1986 /*
1987 * Error will be seen/handled by mv_err_intr().
1988 * So do nothing at all here.
1989 */
1990 return;
1991 }
1992 }
1993 ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT;
Mark Lord37b90462008-05-02 02:12:34 -04001994 if (!ac_err_mask(ata_status))
1995 ata_qc_complete(qc);
1996 /* else: leave it for mv_err_intr() */
Mark Lordfcfb1f72008-04-19 15:06:40 -04001997 } else {
1998 ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n",
1999 __func__, tag);
2000 }
2001}
2002
2003static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002004{
2005 void __iomem *port_mmio = mv_ap_base(ap);
2006 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordfcfb1f72008-04-19 15:06:40 -04002007 u32 in_index;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002008 bool work_done = false;
Mark Lordfcfb1f72008-04-19 15:06:40 -04002009 int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002010
Mark Lordfcfb1f72008-04-19 15:06:40 -04002011 /* Get the hardware queue position index */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002012 in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
2013 >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
2014
Mark Lordfcfb1f72008-04-19 15:06:40 -04002015 /* Process new responses from since the last time we looked */
2016 while (in_index != pp->resp_idx) {
Jeff Garzik6c1153e2007-07-13 15:20:15 -04002017 unsigned int tag;
Mark Lordfcfb1f72008-04-19 15:06:40 -04002018 struct mv_crpb *response = &pp->crpb[pp->resp_idx];
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002019
Mark Lordfcfb1f72008-04-19 15:06:40 -04002020 pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002021
Mark Lordfcfb1f72008-04-19 15:06:40 -04002022 if (IS_GEN_I(hpriv)) {
2023 /* 50xx: no NCQ, only one command active at a time */
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002024 tag = ap->link.active_tag;
Mark Lordfcfb1f72008-04-19 15:06:40 -04002025 } else {
2026 /* Gen II/IIE: get command tag from CRPB entry */
2027 tag = le16_to_cpu(response->id) & 0x1f;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002028 }
Mark Lordfcfb1f72008-04-19 15:06:40 -04002029 mv_process_crpb_response(ap, response, tag, ncq_enabled);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002030 work_done = true;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002031 }
2032
Mark Lord352fab72008-04-19 14:43:42 -04002033 /* Update the software queue position index in hardware */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002034 if (work_done)
2035 writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
Mark Lordfcfb1f72008-04-19 15:06:40 -04002036 (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT),
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002037 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002038}
2039
Mark Lorda9010322008-05-02 02:14:02 -04002040static void mv_port_intr(struct ata_port *ap, u32 port_cause)
2041{
2042 struct mv_port_priv *pp;
2043 int edma_was_enabled;
2044
2045 if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
2046 mv_unexpected_intr(ap, 0);
2047 return;
2048 }
2049 /*
2050 * Grab a snapshot of the EDMA_EN flag setting,
2051 * so that we have a consistent view for this port,
2052 * even if something we call of our routines changes it.
2053 */
2054 pp = ap->private_data;
2055 edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN);
2056 /*
2057 * Process completed CRPB response(s) before other events.
2058 */
2059 if (edma_was_enabled && (port_cause & DONE_IRQ)) {
2060 mv_process_crpb_entries(ap, pp);
Mark Lord4c299ca2008-05-02 02:16:20 -04002061 if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
2062 mv_handle_fbs_ncq_dev_err(ap);
Mark Lorda9010322008-05-02 02:14:02 -04002063 }
2064 /*
2065 * Handle chip-reported errors, or continue on to handle PIO.
2066 */
2067 if (unlikely(port_cause & ERR_IRQ)) {
2068 mv_err_intr(ap);
2069 } else if (!edma_was_enabled) {
2070 struct ata_queued_cmd *qc = mv_get_active_qc(ap);
2071 if (qc)
2072 ata_sff_host_intr(ap, qc);
2073 else
2074 mv_unexpected_intr(ap, edma_was_enabled);
2075 }
2076}
2077
Brett Russ05b308e2005-10-05 17:08:53 -04002078/**
2079 * mv_host_intr - Handle all interrupts on the given host controller
Jeff Garzikcca39742006-08-24 03:19:22 -04002080 * @host: host specific structure
Mark Lord7368f912008-04-25 11:24:24 -04002081 * @main_irq_cause: Main interrupt cause register for the chip.
Brett Russ05b308e2005-10-05 17:08:53 -04002082 *
2083 * LOCKING:
2084 * Inherited from caller.
2085 */
Mark Lord7368f912008-04-25 11:24:24 -04002086static int mv_host_intr(struct ata_host *host, u32 main_irq_cause)
Brett Russ20f733e2005-09-01 18:26:17 -04002087{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002088 struct mv_host_priv *hpriv = host->private_data;
Mark Lordeabd5eb2008-05-02 02:13:27 -04002089 void __iomem *mmio = hpriv->base, *hc_mmio;
Mark Lorda3718c12008-04-19 15:07:18 -04002090 unsigned int handled = 0, port;
Brett Russ20f733e2005-09-01 18:26:17 -04002091
Mark Lorda3718c12008-04-19 15:07:18 -04002092 for (port = 0; port < hpriv->n_ports; port++) {
Jeff Garzikcca39742006-08-24 03:19:22 -04002093 struct ata_port *ap = host->ports[port];
Mark Lordeabd5eb2008-05-02 02:13:27 -04002094 unsigned int p, shift, hardport, port_cause;
2095
Mark Lorda3718c12008-04-19 15:07:18 -04002096 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
Mark Lorda3718c12008-04-19 15:07:18 -04002097 /*
Mark Lordeabd5eb2008-05-02 02:13:27 -04002098 * Each hc within the host has its own hc_irq_cause register,
2099 * where the interrupting ports bits get ack'd.
Mark Lorda3718c12008-04-19 15:07:18 -04002100 */
Mark Lordeabd5eb2008-05-02 02:13:27 -04002101 if (hardport == 0) { /* first port on this hc ? */
2102 u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND;
2103 u32 port_mask, ack_irqs;
2104 /*
2105 * Skip this entire hc if nothing pending for any ports
2106 */
2107 if (!hc_cause) {
2108 port += MV_PORTS_PER_HC - 1;
2109 continue;
2110 }
2111 /*
2112 * We don't need/want to read the hc_irq_cause register,
2113 * because doing so hurts performance, and
2114 * main_irq_cause already gives us everything we need.
2115 *
2116 * But we do have to *write* to the hc_irq_cause to ack
2117 * the ports that we are handling this time through.
2118 *
2119 * This requires that we create a bitmap for those
2120 * ports which interrupted us, and use that bitmap
2121 * to ack (only) those ports via hc_irq_cause.
2122 */
2123 ack_irqs = 0;
2124 for (p = 0; p < MV_PORTS_PER_HC; ++p) {
2125 if ((port + p) >= hpriv->n_ports)
2126 break;
2127 port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2);
2128 if (hc_cause & port_mask)
2129 ack_irqs |= (DMA_IRQ | DEV_IRQ) << p;
2130 }
Mark Lorda3718c12008-04-19 15:07:18 -04002131 hc_mmio = mv_hc_base_from_port(mmio, port);
Mark Lordeabd5eb2008-05-02 02:13:27 -04002132 writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE_OFS);
Mark Lorda3718c12008-04-19 15:07:18 -04002133 handled = 1;
2134 }
Mark Lorda9010322008-05-02 02:14:02 -04002135 /*
2136 * Handle interrupts signalled for this port:
2137 */
Mark Lordeabd5eb2008-05-02 02:13:27 -04002138 port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ);
Mark Lorda9010322008-05-02 02:14:02 -04002139 if (port_cause)
2140 mv_port_intr(ap, port_cause);
Brett Russ20f733e2005-09-01 18:26:17 -04002141 }
Mark Lorda3718c12008-04-19 15:07:18 -04002142 return handled;
Brett Russ20f733e2005-09-01 18:26:17 -04002143}
2144
Mark Lorda3718c12008-04-19 15:07:18 -04002145static int mv_pci_error(struct ata_host *host, void __iomem *mmio)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002146{
Mark Lord02a121d2007-12-01 13:07:22 -05002147 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002148 struct ata_port *ap;
2149 struct ata_queued_cmd *qc;
2150 struct ata_eh_info *ehi;
2151 unsigned int i, err_mask, printed = 0;
2152 u32 err_cause;
2153
Mark Lord02a121d2007-12-01 13:07:22 -05002154 err_cause = readl(mmio + hpriv->irq_cause_ofs);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002155
2156 dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n",
2157 err_cause);
2158
2159 DPRINTK("All regs @ PCI error\n");
2160 mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
2161
Mark Lord02a121d2007-12-01 13:07:22 -05002162 writelfl(0, mmio + hpriv->irq_cause_ofs);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002163
2164 for (i = 0; i < host->n_ports; i++) {
2165 ap = host->ports[i];
Tejun Heo936fd732007-08-06 18:36:23 +09002166 if (!ata_link_offline(&ap->link)) {
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002167 ehi = &ap->link.eh_info;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002168 ata_ehi_clear_desc(ehi);
2169 if (!printed++)
2170 ata_ehi_push_desc(ehi,
2171 "PCI err cause 0x%08x", err_cause);
2172 err_mask = AC_ERR_HOST_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09002173 ehi->action = ATA_EH_RESET;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002174 qc = ata_qc_from_tag(ap, ap->link.active_tag);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002175 if (qc)
2176 qc->err_mask |= err_mask;
2177 else
2178 ehi->err_mask |= err_mask;
2179
2180 ata_port_freeze(ap);
2181 }
2182 }
Mark Lorda3718c12008-04-19 15:07:18 -04002183 return 1; /* handled */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002184}
2185
Brett Russ05b308e2005-10-05 17:08:53 -04002186/**
Jeff Garzikc5d3e452007-07-11 18:30:50 -04002187 * mv_interrupt - Main interrupt event handler
Brett Russ05b308e2005-10-05 17:08:53 -04002188 * @irq: unused
2189 * @dev_instance: private data; in this case the host structure
Brett Russ05b308e2005-10-05 17:08:53 -04002190 *
2191 * Read the read only register to determine if any host
2192 * controllers have pending interrupts. If so, call lower level
2193 * routine to handle. Also check for PCI errors which are only
2194 * reported here.
2195 *
Jeff Garzik8b260242005-11-12 12:32:50 -05002196 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -04002197 * This routine holds the host lock while processing pending
Brett Russ05b308e2005-10-05 17:08:53 -04002198 * interrupts.
2199 */
David Howells7d12e782006-10-05 14:55:46 +01002200static irqreturn_t mv_interrupt(int irq, void *dev_instance)
Brett Russ20f733e2005-09-01 18:26:17 -04002201{
Jeff Garzikcca39742006-08-24 03:19:22 -04002202 struct ata_host *host = dev_instance;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002203 struct mv_host_priv *hpriv = host->private_data;
Mark Lorda3718c12008-04-19 15:07:18 -04002204 unsigned int handled = 0;
Mark Lord96e2c4872008-05-17 13:38:00 -04002205 u32 main_irq_cause, pending_irqs;
Brett Russ20f733e2005-09-01 18:26:17 -04002206
Mark Lord646a4da2008-01-26 18:30:37 -05002207 spin_lock(&host->lock);
Mark Lord7368f912008-04-25 11:24:24 -04002208 main_irq_cause = readl(hpriv->main_irq_cause_addr);
Mark Lord96e2c4872008-05-17 13:38:00 -04002209 pending_irqs = main_irq_cause & hpriv->main_irq_mask;
Mark Lord352fab72008-04-19 14:43:42 -04002210 /*
2211 * Deal with cases where we either have nothing pending, or have read
2212 * a bogus register value which can indicate HW removal or PCI fault.
Brett Russ20f733e2005-09-01 18:26:17 -04002213 */
Mark Lorda44253d2008-05-17 13:37:07 -04002214 if (pending_irqs && main_irq_cause != 0xffffffffU) {
Mark Lord1f398472008-05-27 17:54:48 -04002215 if (unlikely((pending_irqs & PCI_ERR) && !IS_SOC(hpriv)))
Mark Lorda3718c12008-04-19 15:07:18 -04002216 handled = mv_pci_error(host, hpriv->base);
2217 else
Mark Lorda44253d2008-05-17 13:37:07 -04002218 handled = mv_host_intr(host, pending_irqs);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002219 }
Jeff Garzikcca39742006-08-24 03:19:22 -04002220 spin_unlock(&host->lock);
Brett Russ20f733e2005-09-01 18:26:17 -04002221 return IRQ_RETVAL(handled);
2222}
2223
Jeff Garzikc9d39132005-11-13 17:47:51 -05002224static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
2225{
2226 unsigned int ofs;
2227
2228 switch (sc_reg_in) {
2229 case SCR_STATUS:
2230 case SCR_ERROR:
2231 case SCR_CONTROL:
2232 ofs = sc_reg_in * sizeof(u32);
2233 break;
2234 default:
2235 ofs = 0xffffffffU;
2236 break;
2237 }
2238 return ofs;
2239}
2240
Tejun Heoda3dbb12007-07-16 14:29:40 +09002241static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
Jeff Garzikc9d39132005-11-13 17:47:51 -05002242{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002243 struct mv_host_priv *hpriv = ap->host->private_data;
2244 void __iomem *mmio = hpriv->base;
Tejun Heo0d5ff562007-02-01 15:06:36 +09002245 void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002246 unsigned int ofs = mv5_scr_offset(sc_reg_in);
2247
Tejun Heoda3dbb12007-07-16 14:29:40 +09002248 if (ofs != 0xffffffffU) {
2249 *val = readl(addr + ofs);
2250 return 0;
2251 } else
2252 return -EINVAL;
Jeff Garzikc9d39132005-11-13 17:47:51 -05002253}
2254
Tejun Heoda3dbb12007-07-16 14:29:40 +09002255static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
Jeff Garzikc9d39132005-11-13 17:47:51 -05002256{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002257 struct mv_host_priv *hpriv = ap->host->private_data;
2258 void __iomem *mmio = hpriv->base;
Tejun Heo0d5ff562007-02-01 15:06:36 +09002259 void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002260 unsigned int ofs = mv5_scr_offset(sc_reg_in);
2261
Tejun Heoda3dbb12007-07-16 14:29:40 +09002262 if (ofs != 0xffffffffU) {
Tejun Heo0d5ff562007-02-01 15:06:36 +09002263 writelfl(val, addr + ofs);
Tejun Heoda3dbb12007-07-16 14:29:40 +09002264 return 0;
2265 } else
2266 return -EINVAL;
Jeff Garzikc9d39132005-11-13 17:47:51 -05002267}
2268
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002269static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
Jeff Garzik522479f2005-11-12 22:14:02 -05002270{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002271 struct pci_dev *pdev = to_pci_dev(host->dev);
Jeff Garzik522479f2005-11-12 22:14:02 -05002272 int early_5080;
2273
Auke Kok44c10132007-06-08 15:46:36 -07002274 early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
Jeff Garzik522479f2005-11-12 22:14:02 -05002275
2276 if (!early_5080) {
2277 u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
2278 tmp |= (1 << 0);
2279 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
2280 }
2281
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002282 mv_reset_pci_bus(host, mmio);
Jeff Garzik522479f2005-11-12 22:14:02 -05002283}
2284
2285static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
2286{
Mark Lord8e7decd2008-05-02 02:07:51 -04002287 writel(0x0fcfffff, mmio + MV_FLASH_CTL_OFS);
Jeff Garzik522479f2005-11-12 22:14:02 -05002288}
2289
Jeff Garzik47c2b672005-11-12 21:13:17 -05002290static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002291 void __iomem *mmio)
2292{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002293 void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
2294 u32 tmp;
2295
2296 tmp = readl(phy_mmio + MV5_PHY_MODE);
2297
2298 hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */
2299 hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002300}
2301
Jeff Garzik47c2b672005-11-12 21:13:17 -05002302static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002303{
Jeff Garzik522479f2005-11-12 22:14:02 -05002304 u32 tmp;
2305
Mark Lord8e7decd2008-05-02 02:07:51 -04002306 writel(0, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik522479f2005-11-12 22:14:02 -05002307
2308 /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
2309
2310 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
2311 tmp |= ~(1 << 0);
2312 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002313}
2314
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002315static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
2316 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002317{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002318 void __iomem *phy_mmio = mv5_phy_base(mmio, port);
2319 const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
2320 u32 tmp;
2321 int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
2322
2323 if (fix_apm_sq) {
Mark Lord8e7decd2008-05-02 02:07:51 -04002324 tmp = readl(phy_mmio + MV5_LTMODE_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002325 tmp |= (1 << 19);
Mark Lord8e7decd2008-05-02 02:07:51 -04002326 writel(tmp, phy_mmio + MV5_LTMODE_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002327
Mark Lord8e7decd2008-05-02 02:07:51 -04002328 tmp = readl(phy_mmio + MV5_PHY_CTL_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002329 tmp &= ~0x3;
2330 tmp |= 0x1;
Mark Lord8e7decd2008-05-02 02:07:51 -04002331 writel(tmp, phy_mmio + MV5_PHY_CTL_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002332 }
2333
2334 tmp = readl(phy_mmio + MV5_PHY_MODE);
2335 tmp &= ~mask;
2336 tmp |= hpriv->signal[port].pre;
2337 tmp |= hpriv->signal[port].amps;
2338 writel(tmp, phy_mmio + MV5_PHY_MODE);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002339}
2340
Jeff Garzikc9d39132005-11-13 17:47:51 -05002341
2342#undef ZERO
2343#define ZERO(reg) writel(0, port_mmio + (reg))
2344static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
2345 unsigned int port)
Jeff Garzik47c2b672005-11-12 21:13:17 -05002346{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002347 void __iomem *port_mmio = mv_port_base(mmio, port);
2348
Mark Lorde12bef52008-03-31 19:33:56 -04002349 mv_reset_channel(hpriv, mmio, port);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002350
2351 ZERO(0x028); /* command */
2352 writel(0x11f, port_mmio + EDMA_CFG_OFS);
2353 ZERO(0x004); /* timer */
2354 ZERO(0x008); /* irq err cause */
2355 ZERO(0x00c); /* irq err mask */
2356 ZERO(0x010); /* rq bah */
2357 ZERO(0x014); /* rq inp */
2358 ZERO(0x018); /* rq outp */
2359 ZERO(0x01c); /* respq bah */
2360 ZERO(0x024); /* respq outp */
2361 ZERO(0x020); /* respq inp */
2362 ZERO(0x02c); /* test control */
Mark Lord8e7decd2008-05-02 02:07:51 -04002363 writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002364}
2365#undef ZERO
2366
2367#define ZERO(reg) writel(0, hc_mmio + (reg))
2368static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2369 unsigned int hc)
2370{
2371 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
2372 u32 tmp;
2373
2374 ZERO(0x00c);
2375 ZERO(0x010);
2376 ZERO(0x014);
2377 ZERO(0x018);
2378
2379 tmp = readl(hc_mmio + 0x20);
2380 tmp &= 0x1c1c1c1c;
2381 tmp |= 0x03030303;
2382 writel(tmp, hc_mmio + 0x20);
2383}
2384#undef ZERO
2385
2386static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2387 unsigned int n_hc)
2388{
2389 unsigned int hc, port;
2390
2391 for (hc = 0; hc < n_hc; hc++) {
2392 for (port = 0; port < MV_PORTS_PER_HC; port++)
2393 mv5_reset_hc_port(hpriv, mmio,
2394 (hc * MV_PORTS_PER_HC) + port);
2395
2396 mv5_reset_one_hc(hpriv, mmio, hc);
2397 }
2398
2399 return 0;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002400}
2401
Jeff Garzik101ffae2005-11-12 22:17:49 -05002402#undef ZERO
2403#define ZERO(reg) writel(0, mmio + (reg))
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002404static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002405{
Mark Lord02a121d2007-12-01 13:07:22 -05002406 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzik101ffae2005-11-12 22:17:49 -05002407 u32 tmp;
2408
Mark Lord8e7decd2008-05-02 02:07:51 -04002409 tmp = readl(mmio + MV_PCI_MODE_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002410 tmp &= 0xff00ffff;
Mark Lord8e7decd2008-05-02 02:07:51 -04002411 writel(tmp, mmio + MV_PCI_MODE_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002412
2413 ZERO(MV_PCI_DISC_TIMER);
2414 ZERO(MV_PCI_MSI_TRIGGER);
Mark Lord8e7decd2008-05-02 02:07:51 -04002415 writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002416 ZERO(MV_PCI_SERR_MASK);
Mark Lord02a121d2007-12-01 13:07:22 -05002417 ZERO(hpriv->irq_cause_ofs);
2418 ZERO(hpriv->irq_mask_ofs);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002419 ZERO(MV_PCI_ERR_LOW_ADDRESS);
2420 ZERO(MV_PCI_ERR_HIGH_ADDRESS);
2421 ZERO(MV_PCI_ERR_ATTRIBUTE);
2422 ZERO(MV_PCI_ERR_COMMAND);
2423}
2424#undef ZERO
2425
2426static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
2427{
2428 u32 tmp;
2429
2430 mv5_reset_flash(hpriv, mmio);
2431
Mark Lord8e7decd2008-05-02 02:07:51 -04002432 tmp = readl(mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002433 tmp &= 0x3;
2434 tmp |= (1 << 5) | (1 << 6);
Mark Lord8e7decd2008-05-02 02:07:51 -04002435 writel(tmp, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002436}
2437
2438/**
2439 * mv6_reset_hc - Perform the 6xxx global soft reset
2440 * @mmio: base address of the HBA
2441 *
2442 * This routine only applies to 6xxx parts.
2443 *
2444 * LOCKING:
2445 * Inherited from caller.
2446 */
Jeff Garzikc9d39132005-11-13 17:47:51 -05002447static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2448 unsigned int n_hc)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002449{
2450 void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
2451 int i, rc = 0;
2452 u32 t;
2453
2454 /* Following procedure defined in PCI "main command and status
2455 * register" table.
2456 */
2457 t = readl(reg);
2458 writel(t | STOP_PCI_MASTER, reg);
2459
2460 for (i = 0; i < 1000; i++) {
2461 udelay(1);
2462 t = readl(reg);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002463 if (PCI_MASTER_EMPTY & t)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002464 break;
Jeff Garzik101ffae2005-11-12 22:17:49 -05002465 }
2466 if (!(PCI_MASTER_EMPTY & t)) {
2467 printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
2468 rc = 1;
2469 goto done;
2470 }
2471
2472 /* set reset */
2473 i = 5;
2474 do {
2475 writel(t | GLOB_SFT_RST, reg);
2476 t = readl(reg);
2477 udelay(1);
2478 } while (!(GLOB_SFT_RST & t) && (i-- > 0));
2479
2480 if (!(GLOB_SFT_RST & t)) {
2481 printk(KERN_ERR DRV_NAME ": can't set global reset\n");
2482 rc = 1;
2483 goto done;
2484 }
2485
2486 /* clear reset and *reenable the PCI master* (not mentioned in spec) */
2487 i = 5;
2488 do {
2489 writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
2490 t = readl(reg);
2491 udelay(1);
2492 } while ((GLOB_SFT_RST & t) && (i-- > 0));
2493
2494 if (GLOB_SFT_RST & t) {
2495 printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
2496 rc = 1;
2497 }
2498done:
2499 return rc;
2500}
2501
Jeff Garzik47c2b672005-11-12 21:13:17 -05002502static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002503 void __iomem *mmio)
2504{
2505 void __iomem *port_mmio;
2506 u32 tmp;
2507
Mark Lord8e7decd2008-05-02 02:07:51 -04002508 tmp = readl(mmio + MV_RESET_CFG_OFS);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002509 if ((tmp & (1 << 0)) == 0) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002510 hpriv->signal[idx].amps = 0x7 << 8;
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002511 hpriv->signal[idx].pre = 0x1 << 5;
2512 return;
2513 }
2514
2515 port_mmio = mv_port_base(mmio, idx);
2516 tmp = readl(port_mmio + PHY_MODE2);
2517
2518 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
2519 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
2520}
2521
Jeff Garzik47c2b672005-11-12 21:13:17 -05002522static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002523{
Mark Lord8e7decd2008-05-02 02:07:51 -04002524 writel(0x00000060, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002525}
2526
Jeff Garzikc9d39132005-11-13 17:47:51 -05002527static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002528 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002529{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002530 void __iomem *port_mmio = mv_port_base(mmio, port);
2531
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002532 u32 hp_flags = hpriv->hp_flags;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002533 int fix_phy_mode2 =
2534 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002535 int fix_phy_mode4 =
Jeff Garzik47c2b672005-11-12 21:13:17 -05002536 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
Mark Lord8c30a8b2008-05-27 17:56:31 -04002537 u32 m2, m3;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002538
2539 if (fix_phy_mode2) {
2540 m2 = readl(port_mmio + PHY_MODE2);
2541 m2 &= ~(1 << 16);
2542 m2 |= (1 << 31);
2543 writel(m2, port_mmio + PHY_MODE2);
2544
2545 udelay(200);
2546
2547 m2 = readl(port_mmio + PHY_MODE2);
2548 m2 &= ~((1 << 16) | (1 << 31));
2549 writel(m2, port_mmio + PHY_MODE2);
2550
2551 udelay(200);
2552 }
2553
Mark Lord8c30a8b2008-05-27 17:56:31 -04002554 /*
2555 * Gen-II/IIe PHY_MODE3 errata RM#2:
2556 * Achieves better receiver noise performance than the h/w default:
2557 */
2558 m3 = readl(port_mmio + PHY_MODE3);
2559 m3 = (m3 & 0x1f) | (0x5555601 << 5);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002560
Mark Lord0388a8c2008-05-28 13:41:52 -04002561 /* Guideline 88F5182 (GL# SATA-S11) */
2562 if (IS_SOC(hpriv))
2563 m3 &= ~0x1c;
2564
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002565 if (fix_phy_mode4) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002566 u32 m4;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002567
2568 m4 = readl(port_mmio + PHY_MODE4);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002569
Mark Lorde12bef52008-03-31 19:33:56 -04002570 /* workaround for errata FEr SATA#10 (part 1) */
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002571 m4 = (m4 & ~(1 << 1)) | (1 << 0);
2572
Mark Lord8c30a8b2008-05-27 17:56:31 -04002573 /* enforce bit restrictions on GenIIe devices */
2574 if (IS_GEN_IIE(hpriv))
2575 m4 = (m4 & ~0x5DE3FFFC) | (1 << 2);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002576
Mark Lord8c30a8b2008-05-27 17:56:31 -04002577 writel(m4, port_mmio + PHY_MODE4);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002578 }
Mark Lordb406c7a2008-05-28 12:01:12 -04002579 /*
2580 * Workaround for 60x1-B2 errata SATA#13:
2581 * Any write to PHY_MODE4 (above) may corrupt PHY_MODE3,
2582 * so we must always rewrite PHY_MODE3 after PHY_MODE4.
2583 */
2584 writel(m3, port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002585
2586 /* Revert values of pre-emphasis and signal amps to the saved ones */
2587 m2 = readl(port_mmio + PHY_MODE2);
2588
2589 m2 &= ~MV_M2_PREAMP_MASK;
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002590 m2 |= hpriv->signal[port].amps;
2591 m2 |= hpriv->signal[port].pre;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002592 m2 &= ~(1 << 16);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002593
Jeff Garzike4e7b892006-01-31 12:18:41 -05002594 /* according to mvSata 3.6.1, some IIE values are fixed */
2595 if (IS_GEN_IIE(hpriv)) {
2596 m2 &= ~0xC30FF01F;
2597 m2 |= 0x0000900F;
2598 }
2599
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002600 writel(m2, port_mmio + PHY_MODE2);
2601}
2602
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002603/* TODO: use the generic LED interface to configure the SATA Presence */
2604/* & Acitivy LEDs on the board */
2605static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
2606 void __iomem *mmio)
2607{
2608 return;
2609}
2610
2611static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
2612 void __iomem *mmio)
2613{
2614 void __iomem *port_mmio;
2615 u32 tmp;
2616
2617 port_mmio = mv_port_base(mmio, idx);
2618 tmp = readl(port_mmio + PHY_MODE2);
2619
2620 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
2621 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
2622}
2623
2624#undef ZERO
2625#define ZERO(reg) writel(0, port_mmio + (reg))
2626static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
2627 void __iomem *mmio, unsigned int port)
2628{
2629 void __iomem *port_mmio = mv_port_base(mmio, port);
2630
Mark Lorde12bef52008-03-31 19:33:56 -04002631 mv_reset_channel(hpriv, mmio, port);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002632
2633 ZERO(0x028); /* command */
2634 writel(0x101f, port_mmio + EDMA_CFG_OFS);
2635 ZERO(0x004); /* timer */
2636 ZERO(0x008); /* irq err cause */
2637 ZERO(0x00c); /* irq err mask */
2638 ZERO(0x010); /* rq bah */
2639 ZERO(0x014); /* rq inp */
2640 ZERO(0x018); /* rq outp */
2641 ZERO(0x01c); /* respq bah */
2642 ZERO(0x024); /* respq outp */
2643 ZERO(0x020); /* respq inp */
2644 ZERO(0x02c); /* test control */
Mark Lord8e7decd2008-05-02 02:07:51 -04002645 writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002646}
2647
2648#undef ZERO
2649
2650#define ZERO(reg) writel(0, hc_mmio + (reg))
2651static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
2652 void __iomem *mmio)
2653{
2654 void __iomem *hc_mmio = mv_hc_base(mmio, 0);
2655
2656 ZERO(0x00c);
2657 ZERO(0x010);
2658 ZERO(0x014);
2659
2660}
2661
2662#undef ZERO
2663
2664static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
2665 void __iomem *mmio, unsigned int n_hc)
2666{
2667 unsigned int port;
2668
2669 for (port = 0; port < hpriv->n_ports; port++)
2670 mv_soc_reset_hc_port(hpriv, mmio, port);
2671
2672 mv_soc_reset_one_hc(hpriv, mmio);
2673
2674 return 0;
2675}
2676
2677static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
2678 void __iomem *mmio)
2679{
2680 return;
2681}
2682
2683static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
2684{
2685 return;
2686}
2687
Mark Lord8e7decd2008-05-02 02:07:51 -04002688static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i)
Mark Lordb67a1062008-03-31 19:35:13 -04002689{
Mark Lord8e7decd2008-05-02 02:07:51 -04002690 u32 ifcfg = readl(port_mmio + SATA_INTERFACE_CFG_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002691
Mark Lord8e7decd2008-05-02 02:07:51 -04002692 ifcfg = (ifcfg & 0xf7f) | 0x9b1000; /* from chip spec */
Mark Lordb67a1062008-03-31 19:35:13 -04002693 if (want_gen2i)
Mark Lord8e7decd2008-05-02 02:07:51 -04002694 ifcfg |= (1 << 7); /* enable gen2i speed */
2695 writelfl(ifcfg, port_mmio + SATA_INTERFACE_CFG_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002696}
2697
Mark Lorde12bef52008-03-31 19:33:56 -04002698static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzikc9d39132005-11-13 17:47:51 -05002699 unsigned int port_no)
Brett Russ20f733e2005-09-01 18:26:17 -04002700{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002701 void __iomem *port_mmio = mv_port_base(mmio, port_no);
Brett Russ20f733e2005-09-01 18:26:17 -04002702
Mark Lord8e7decd2008-05-02 02:07:51 -04002703 /*
2704 * The datasheet warns against setting EDMA_RESET when EDMA is active
2705 * (but doesn't say what the problem might be). So we first try
2706 * to disable the EDMA engine before doing the EDMA_RESET operation.
2707 */
Mark Lord0d8be5c2008-04-16 14:56:12 -04002708 mv_stop_edma_engine(port_mmio);
Mark Lord8e7decd2008-05-02 02:07:51 -04002709 writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002710
Mark Lordb67a1062008-03-31 19:35:13 -04002711 if (!IS_GEN_I(hpriv)) {
Mark Lord8e7decd2008-05-02 02:07:51 -04002712 /* Enable 3.0gb/s link speed: this survives EDMA_RESET */
2713 mv_setup_ifcfg(port_mmio, 1);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002714 }
Mark Lordb67a1062008-03-31 19:35:13 -04002715 /*
Mark Lord8e7decd2008-05-02 02:07:51 -04002716 * Strobing EDMA_RESET here causes a hard reset of the SATA transport,
Mark Lordb67a1062008-03-31 19:35:13 -04002717 * link, and physical layers. It resets all SATA interface registers
2718 * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev.
Brett Russ20f733e2005-09-01 18:26:17 -04002719 */
Mark Lord8e7decd2008-05-02 02:07:51 -04002720 writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002721 udelay(25); /* allow reset propagation */
Brett Russ31961942005-09-30 01:36:00 -04002722 writelfl(0, port_mmio + EDMA_CMD_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002723
Jeff Garzikc9d39132005-11-13 17:47:51 -05002724 hpriv->ops->phy_errata(hpriv, mmio, port_no);
2725
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002726 if (IS_GEN_I(hpriv))
Jeff Garzikc9d39132005-11-13 17:47:51 -05002727 mdelay(1);
2728}
2729
Mark Lorde49856d2008-04-16 14:59:07 -04002730static void mv_pmp_select(struct ata_port *ap, int pmp)
Jeff Garzikc9d39132005-11-13 17:47:51 -05002731{
Mark Lorde49856d2008-04-16 14:59:07 -04002732 if (sata_pmp_supported(ap)) {
2733 void __iomem *port_mmio = mv_ap_base(ap);
2734 u32 reg = readl(port_mmio + SATA_IFCTL_OFS);
2735 int old = reg & 0xf;
Jeff Garzikc9d39132005-11-13 17:47:51 -05002736
Mark Lorde49856d2008-04-16 14:59:07 -04002737 if (old != pmp) {
2738 reg = (reg & ~0xf) | pmp;
2739 writelfl(reg, port_mmio + SATA_IFCTL_OFS);
2740 }
Tejun Heoda3dbb12007-07-16 14:29:40 +09002741 }
Brett Russ20f733e2005-09-01 18:26:17 -04002742}
2743
Mark Lorde49856d2008-04-16 14:59:07 -04002744static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
2745 unsigned long deadline)
Jeff Garzik22374672005-11-17 10:59:48 -05002746{
Mark Lorde49856d2008-04-16 14:59:07 -04002747 mv_pmp_select(link->ap, sata_srst_pmp(link));
2748 return sata_std_hardreset(link, class, deadline);
2749}
Jeff Garzik0ea9e172007-07-13 17:06:45 -04002750
Mark Lorde49856d2008-04-16 14:59:07 -04002751static int mv_softreset(struct ata_link *link, unsigned int *class,
2752 unsigned long deadline)
2753{
2754 mv_pmp_select(link->ap, sata_srst_pmp(link));
2755 return ata_sff_softreset(link, class, deadline);
Jeff Garzik22374672005-11-17 10:59:48 -05002756}
2757
Tejun Heocc0680a2007-08-06 18:36:23 +09002758static int mv_hardreset(struct ata_link *link, unsigned int *class,
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002759 unsigned long deadline)
2760{
Tejun Heocc0680a2007-08-06 18:36:23 +09002761 struct ata_port *ap = link->ap;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002762 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordb5624682008-03-31 19:34:40 -04002763 struct mv_port_priv *pp = ap->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002764 void __iomem *mmio = hpriv->base;
Mark Lord0d8be5c2008-04-16 14:56:12 -04002765 int rc, attempts = 0, extra = 0;
2766 u32 sstatus;
2767 bool online;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002768
Mark Lorde12bef52008-03-31 19:33:56 -04002769 mv_reset_channel(hpriv, mmio, ap->port_no);
Mark Lordb5624682008-03-31 19:34:40 -04002770 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002771
Mark Lord0d8be5c2008-04-16 14:56:12 -04002772 /* Workaround for errata FEr SATA#10 (part 2) */
2773 do {
Mark Lord17c5aab2008-04-16 14:56:51 -04002774 const unsigned long *timing =
2775 sata_ehc_deb_timing(&link->eh_context);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002776
Mark Lord17c5aab2008-04-16 14:56:51 -04002777 rc = sata_link_hardreset(link, timing, deadline + extra,
2778 &online, NULL);
Mark Lord9dcffd92008-05-14 09:18:12 -04002779 rc = online ? -EAGAIN : rc;
Mark Lord17c5aab2008-04-16 14:56:51 -04002780 if (rc)
Mark Lord0d8be5c2008-04-16 14:56:12 -04002781 return rc;
Mark Lord0d8be5c2008-04-16 14:56:12 -04002782 sata_scr_read(link, SCR_STATUS, &sstatus);
2783 if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) {
2784 /* Force 1.5gb/s link speed and try again */
Mark Lord8e7decd2008-05-02 02:07:51 -04002785 mv_setup_ifcfg(mv_ap_base(ap), 0);
Mark Lord0d8be5c2008-04-16 14:56:12 -04002786 if (time_after(jiffies + HZ, deadline))
2787 extra = HZ; /* only extend it once, max */
2788 }
2789 } while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002790
Mark Lord17c5aab2008-04-16 14:56:51 -04002791 return rc;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002792}
2793
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002794static void mv_eh_freeze(struct ata_port *ap)
Brett Russ20f733e2005-09-01 18:26:17 -04002795{
Mark Lord1cfd19a2008-04-19 15:05:50 -04002796 mv_stop_edma(ap);
Mark Lordc4de5732008-05-17 13:35:21 -04002797 mv_enable_port_irqs(ap, 0);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002798}
2799
2800static void mv_eh_thaw(struct ata_port *ap)
2801{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002802 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordc4de5732008-05-17 13:35:21 -04002803 unsigned int port = ap->port_no;
2804 unsigned int hardport = mv_hardport_from_port(port);
Mark Lord1cfd19a2008-04-19 15:05:50 -04002805 void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002806 void __iomem *port_mmio = mv_ap_base(ap);
Mark Lordc4de5732008-05-17 13:35:21 -04002807 u32 hc_irq_cause;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002808
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002809 /* clear EDMA errors on this port */
2810 writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2811
2812 /* clear pending irq events */
2813 hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
Mark Lord1cfd19a2008-04-19 15:05:50 -04002814 hc_irq_cause &= ~((DEV_IRQ | DMA_IRQ) << hardport);
2815 writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002816
Mark Lord88e675e2008-05-17 13:36:30 -04002817 mv_enable_port_irqs(ap, ERR_IRQ);
Brett Russ31961942005-09-30 01:36:00 -04002818}
2819
Brett Russ05b308e2005-10-05 17:08:53 -04002820/**
2821 * mv_port_init - Perform some early initialization on a single port.
2822 * @port: libata data structure storing shadow register addresses
2823 * @port_mmio: base address of the port
2824 *
2825 * Initialize shadow register mmio addresses, clear outstanding
2826 * interrupts on the port, and unmask interrupts for the future
2827 * start of the port.
2828 *
2829 * LOCKING:
2830 * Inherited from caller.
2831 */
Brett Russ31961942005-09-30 01:36:00 -04002832static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio)
2833{
Tejun Heo0d5ff562007-02-01 15:06:36 +09002834 void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
Brett Russ31961942005-09-30 01:36:00 -04002835 unsigned serr_ofs;
2836
Jeff Garzik8b260242005-11-12 12:32:50 -05002837 /* PIO related setup
Brett Russ31961942005-09-30 01:36:00 -04002838 */
2839 port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
Jeff Garzik8b260242005-11-12 12:32:50 -05002840 port->error_addr =
Brett Russ31961942005-09-30 01:36:00 -04002841 port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
2842 port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
2843 port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
2844 port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
2845 port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
2846 port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
Jeff Garzik8b260242005-11-12 12:32:50 -05002847 port->status_addr =
Brett Russ31961942005-09-30 01:36:00 -04002848 port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
2849 /* special case: control/altstatus doesn't have ATA_REG_ address */
2850 port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;
2851
2852 /* unused: */
Randy Dunlap8d9db2d2007-02-16 01:40:06 -08002853 port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
Brett Russ20f733e2005-09-01 18:26:17 -04002854
Brett Russ31961942005-09-30 01:36:00 -04002855 /* Clear any currently outstanding port interrupt conditions */
2856 serr_ofs = mv_scr_offset(SCR_ERROR);
2857 writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
2858 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2859
Mark Lord646a4da2008-01-26 18:30:37 -05002860 /* unmask all non-transient EDMA error interrupts */
2861 writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002862
Jeff Garzik8b260242005-11-12 12:32:50 -05002863 VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
Brett Russ31961942005-09-30 01:36:00 -04002864 readl(port_mmio + EDMA_CFG_OFS),
2865 readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
2866 readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
Brett Russ20f733e2005-09-01 18:26:17 -04002867}
2868
Mark Lord616d4a92008-05-02 02:08:32 -04002869static unsigned int mv_in_pcix_mode(struct ata_host *host)
2870{
2871 struct mv_host_priv *hpriv = host->private_data;
2872 void __iomem *mmio = hpriv->base;
2873 u32 reg;
2874
Mark Lord1f398472008-05-27 17:54:48 -04002875 if (IS_SOC(hpriv) || !IS_PCIE(hpriv))
Mark Lord616d4a92008-05-02 02:08:32 -04002876 return 0; /* not PCI-X capable */
2877 reg = readl(mmio + MV_PCI_MODE_OFS);
2878 if ((reg & MV_PCI_MODE_MASK) == 0)
2879 return 0; /* conventional PCI mode */
2880 return 1; /* chip is in PCI-X mode */
2881}
2882
2883static int mv_pci_cut_through_okay(struct ata_host *host)
2884{
2885 struct mv_host_priv *hpriv = host->private_data;
2886 void __iomem *mmio = hpriv->base;
2887 u32 reg;
2888
2889 if (!mv_in_pcix_mode(host)) {
2890 reg = readl(mmio + PCI_COMMAND_OFS);
2891 if (reg & PCI_COMMAND_MRDTRIG)
2892 return 0; /* not okay */
2893 }
2894 return 1; /* okay */
2895}
2896
Tejun Heo4447d352007-04-17 23:44:08 +09002897static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002898{
Tejun Heo4447d352007-04-17 23:44:08 +09002899 struct pci_dev *pdev = to_pci_dev(host->dev);
2900 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002901 u32 hp_flags = hpriv->hp_flags;
2902
Jeff Garzik5796d1c2007-10-26 00:03:37 -04002903 switch (board_idx) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002904 case chip_5080:
2905 hpriv->ops = &mv5xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002906 hp_flags |= MV_HP_GEN_I;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002907
Auke Kok44c10132007-06-08 15:46:36 -07002908 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002909 case 0x1:
2910 hp_flags |= MV_HP_ERRATA_50XXB0;
2911 break;
2912 case 0x3:
2913 hp_flags |= MV_HP_ERRATA_50XXB2;
2914 break;
2915 default:
2916 dev_printk(KERN_WARNING, &pdev->dev,
2917 "Applying 50XXB2 workarounds to unknown rev\n");
2918 hp_flags |= MV_HP_ERRATA_50XXB2;
2919 break;
2920 }
2921 break;
2922
2923 case chip_504x:
2924 case chip_508x:
2925 hpriv->ops = &mv5xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002926 hp_flags |= MV_HP_GEN_I;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002927
Auke Kok44c10132007-06-08 15:46:36 -07002928 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002929 case 0x0:
2930 hp_flags |= MV_HP_ERRATA_50XXB0;
2931 break;
2932 case 0x3:
2933 hp_flags |= MV_HP_ERRATA_50XXB2;
2934 break;
2935 default:
2936 dev_printk(KERN_WARNING, &pdev->dev,
2937 "Applying B2 workarounds to unknown rev\n");
2938 hp_flags |= MV_HP_ERRATA_50XXB2;
2939 break;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002940 }
2941 break;
2942
2943 case chip_604x:
2944 case chip_608x:
Jeff Garzik47c2b672005-11-12 21:13:17 -05002945 hpriv->ops = &mv6xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002946 hp_flags |= MV_HP_GEN_II;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002947
Auke Kok44c10132007-06-08 15:46:36 -07002948 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002949 case 0x7:
2950 hp_flags |= MV_HP_ERRATA_60X1B2;
2951 break;
2952 case 0x9:
2953 hp_flags |= MV_HP_ERRATA_60X1C0;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002954 break;
2955 default:
2956 dev_printk(KERN_WARNING, &pdev->dev,
Jeff Garzik47c2b672005-11-12 21:13:17 -05002957 "Applying B2 workarounds to unknown rev\n");
2958 hp_flags |= MV_HP_ERRATA_60X1B2;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002959 break;
2960 }
2961 break;
2962
Jeff Garzike4e7b892006-01-31 12:18:41 -05002963 case chip_7042:
Mark Lord616d4a92008-05-02 02:08:32 -04002964 hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH;
Mark Lord306b30f2007-12-04 14:07:52 -05002965 if (pdev->vendor == PCI_VENDOR_ID_TTI &&
2966 (pdev->device == 0x2300 || pdev->device == 0x2310))
2967 {
Mark Lord4e520032007-12-11 12:58:05 -05002968 /*
2969 * Highpoint RocketRAID PCIe 23xx series cards:
2970 *
2971 * Unconfigured drives are treated as "Legacy"
2972 * by the BIOS, and it overwrites sector 8 with
2973 * a "Lgcy" metadata block prior to Linux boot.
2974 *
2975 * Configured drives (RAID or JBOD) leave sector 8
2976 * alone, but instead overwrite a high numbered
2977 * sector for the RAID metadata. This sector can
2978 * be determined exactly, by truncating the physical
2979 * drive capacity to a nice even GB value.
2980 *
2981 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
2982 *
2983 * Warn the user, lest they think we're just buggy.
2984 */
2985 printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
2986 " BIOS CORRUPTS DATA on all attached drives,"
2987 " regardless of if/how they are configured."
2988 " BEWARE!\n");
2989 printk(KERN_WARNING DRV_NAME ": For data safety, do not"
2990 " use sectors 8-9 on \"Legacy\" drives,"
2991 " and avoid the final two gigabytes on"
2992 " all RocketRAID BIOS initialized drives.\n");
Mark Lord306b30f2007-12-04 14:07:52 -05002993 }
Mark Lord8e7decd2008-05-02 02:07:51 -04002994 /* drop through */
Jeff Garzike4e7b892006-01-31 12:18:41 -05002995 case chip_6042:
2996 hpriv->ops = &mv6xxx_ops;
Jeff Garzike4e7b892006-01-31 12:18:41 -05002997 hp_flags |= MV_HP_GEN_IIE;
Mark Lord616d4a92008-05-02 02:08:32 -04002998 if (board_idx == chip_6042 && mv_pci_cut_through_okay(host))
2999 hp_flags |= MV_HP_CUT_THROUGH;
Jeff Garzike4e7b892006-01-31 12:18:41 -05003000
Auke Kok44c10132007-06-08 15:46:36 -07003001 switch (pdev->revision) {
Mark Lord5cf73bf2008-05-27 17:58:56 -04003002 case 0x2: /* Rev.B0: the first/only public release */
Jeff Garzike4e7b892006-01-31 12:18:41 -05003003 hp_flags |= MV_HP_ERRATA_60X1C0;
3004 break;
3005 default:
3006 dev_printk(KERN_WARNING, &pdev->dev,
3007 "Applying 60X1C0 workarounds to unknown rev\n");
3008 hp_flags |= MV_HP_ERRATA_60X1C0;
3009 break;
3010 }
3011 break;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003012 case chip_soc:
3013 hpriv->ops = &mv_soc_ops;
Mark Lord1f398472008-05-27 17:54:48 -04003014 hp_flags |= MV_HP_FLAG_SOC | MV_HP_ERRATA_60X1C0;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003015 break;
Jeff Garzike4e7b892006-01-31 12:18:41 -05003016
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003017 default:
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003018 dev_printk(KERN_ERR, host->dev,
Jeff Garzik5796d1c2007-10-26 00:03:37 -04003019 "BUG: invalid board index %u\n", board_idx);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003020 return 1;
3021 }
3022
3023 hpriv->hp_flags = hp_flags;
Mark Lord02a121d2007-12-01 13:07:22 -05003024 if (hp_flags & MV_HP_PCIE) {
3025 hpriv->irq_cause_ofs = PCIE_IRQ_CAUSE_OFS;
3026 hpriv->irq_mask_ofs = PCIE_IRQ_MASK_OFS;
3027 hpriv->unmask_all_irqs = PCIE_UNMASK_ALL_IRQS;
3028 } else {
3029 hpriv->irq_cause_ofs = PCI_IRQ_CAUSE_OFS;
3030 hpriv->irq_mask_ofs = PCI_IRQ_MASK_OFS;
3031 hpriv->unmask_all_irqs = PCI_UNMASK_ALL_IRQS;
3032 }
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003033
3034 return 0;
3035}
3036
Brett Russ05b308e2005-10-05 17:08:53 -04003037/**
Jeff Garzik47c2b672005-11-12 21:13:17 -05003038 * mv_init_host - Perform some early initialization of the host.
Tejun Heo4447d352007-04-17 23:44:08 +09003039 * @host: ATA host to initialize
3040 * @board_idx: controller index
Brett Russ05b308e2005-10-05 17:08:53 -04003041 *
3042 * If possible, do an early global reset of the host. Then do
3043 * our port init and clear/unmask all/relevant host interrupts.
3044 *
3045 * LOCKING:
3046 * Inherited from caller.
3047 */
Tejun Heo4447d352007-04-17 23:44:08 +09003048static int mv_init_host(struct ata_host *host, unsigned int board_idx)
Brett Russ20f733e2005-09-01 18:26:17 -04003049{
3050 int rc = 0, n_hc, port, hc;
Tejun Heo4447d352007-04-17 23:44:08 +09003051 struct mv_host_priv *hpriv = host->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003052 void __iomem *mmio = hpriv->base;
Jeff Garzik47c2b672005-11-12 21:13:17 -05003053
Tejun Heo4447d352007-04-17 23:44:08 +09003054 rc = mv_chip_id(host, board_idx);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003055 if (rc)
Mark Lord352fab72008-04-19 14:43:42 -04003056 goto done;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003057
Mark Lord1f398472008-05-27 17:54:48 -04003058 if (IS_SOC(hpriv)) {
Mark Lord7368f912008-04-25 11:24:24 -04003059 hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE_OFS;
3060 hpriv->main_irq_mask_addr = mmio + SOC_HC_MAIN_IRQ_MASK_OFS;
Mark Lord1f398472008-05-27 17:54:48 -04003061 } else {
3062 hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE_OFS;
3063 hpriv->main_irq_mask_addr = mmio + PCI_HC_MAIN_IRQ_MASK_OFS;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003064 }
Mark Lord352fab72008-04-19 14:43:42 -04003065
3066 /* global interrupt mask: 0 == mask everything */
Mark Lordc4de5732008-05-17 13:35:21 -04003067 mv_set_main_irq_mask(host, ~0, 0);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003068
Tejun Heo4447d352007-04-17 23:44:08 +09003069 n_hc = mv_get_hc_count(host->ports[0]->flags);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003070
Tejun Heo4447d352007-04-17 23:44:08 +09003071 for (port = 0; port < host->n_ports; port++)
Jeff Garzik47c2b672005-11-12 21:13:17 -05003072 hpriv->ops->read_preamp(hpriv, port, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04003073
Jeff Garzikc9d39132005-11-13 17:47:51 -05003074 rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
Jeff Garzik47c2b672005-11-12 21:13:17 -05003075 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04003076 goto done;
Brett Russ20f733e2005-09-01 18:26:17 -04003077
Jeff Garzik522479f2005-11-12 22:14:02 -05003078 hpriv->ops->reset_flash(hpriv, mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003079 hpriv->ops->reset_bus(host, mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -05003080 hpriv->ops->enable_leds(hpriv, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04003081
Tejun Heo4447d352007-04-17 23:44:08 +09003082 for (port = 0; port < host->n_ports; port++) {
Tejun Heocbcdd872007-08-18 13:14:55 +09003083 struct ata_port *ap = host->ports[port];
Jeff Garzik2a47ce02005-11-12 23:05:14 -05003084 void __iomem *port_mmio = mv_port_base(mmio, port);
Tejun Heocbcdd872007-08-18 13:14:55 +09003085
3086 mv_port_init(&ap->ioaddr, port_mmio);
3087
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003088#ifdef CONFIG_PCI
Mark Lord1f398472008-05-27 17:54:48 -04003089 if (!IS_SOC(hpriv)) {
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003090 unsigned int offset = port_mmio - mmio;
3091 ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
3092 ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
3093 }
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003094#endif
Brett Russ20f733e2005-09-01 18:26:17 -04003095 }
3096
3097 for (hc = 0; hc < n_hc; hc++) {
Brett Russ31961942005-09-30 01:36:00 -04003098 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
3099
3100 VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
3101 "(before clear)=0x%08x\n", hc,
3102 readl(hc_mmio + HC_CFG_OFS),
3103 readl(hc_mmio + HC_IRQ_CAUSE_OFS));
3104
3105 /* Clear any currently outstanding hc interrupt conditions */
3106 writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04003107 }
3108
Mark Lord1f398472008-05-27 17:54:48 -04003109 if (!IS_SOC(hpriv)) {
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003110 /* Clear any currently outstanding host interrupt conditions */
3111 writelfl(0, mmio + hpriv->irq_cause_ofs);
Brett Russ31961942005-09-30 01:36:00 -04003112
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003113 /* and unmask interrupt generation for host regs */
3114 writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs);
Jeff Garzikfb621e22007-02-25 04:19:45 -05003115
Mark Lord51de32d2008-05-17 13:34:42 -04003116 /*
3117 * enable only global host interrupts for now.
3118 * The per-port interrupts get done later as ports are set up.
3119 */
Mark Lordc4de5732008-05-17 13:35:21 -04003120 mv_set_main_irq_mask(host, 0, PCI_ERR);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003121 }
Brett Russ31961942005-09-30 01:36:00 -04003122done:
Brett Russ20f733e2005-09-01 18:26:17 -04003123 return rc;
3124}
3125
Byron Bradleyfbf14e22008-02-10 21:17:30 +00003126static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
3127{
3128 hpriv->crqb_pool = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
3129 MV_CRQB_Q_SZ, 0);
3130 if (!hpriv->crqb_pool)
3131 return -ENOMEM;
3132
3133 hpriv->crpb_pool = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
3134 MV_CRPB_Q_SZ, 0);
3135 if (!hpriv->crpb_pool)
3136 return -ENOMEM;
3137
3138 hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
3139 MV_SG_TBL_SZ, 0);
3140 if (!hpriv->sg_tbl_pool)
3141 return -ENOMEM;
3142
3143 return 0;
3144}
3145
Lennert Buytenhek15a32632008-03-27 14:51:39 -04003146static void mv_conf_mbus_windows(struct mv_host_priv *hpriv,
3147 struct mbus_dram_target_info *dram)
3148{
3149 int i;
3150
3151 for (i = 0; i < 4; i++) {
3152 writel(0, hpriv->base + WINDOW_CTRL(i));
3153 writel(0, hpriv->base + WINDOW_BASE(i));
3154 }
3155
3156 for (i = 0; i < dram->num_cs; i++) {
3157 struct mbus_dram_window *cs = dram->cs + i;
3158
3159 writel(((cs->size - 1) & 0xffff0000) |
3160 (cs->mbus_attr << 8) |
3161 (dram->mbus_dram_target_id << 4) | 1,
3162 hpriv->base + WINDOW_CTRL(i));
3163 writel(cs->base, hpriv->base + WINDOW_BASE(i));
3164 }
3165}
3166
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003167/**
3168 * mv_platform_probe - handle a positive probe of an soc Marvell
3169 * host
3170 * @pdev: platform device found
3171 *
3172 * LOCKING:
3173 * Inherited from caller.
3174 */
3175static int mv_platform_probe(struct platform_device *pdev)
3176{
3177 static int printed_version;
3178 const struct mv_sata_platform_data *mv_platform_data;
3179 const struct ata_port_info *ppi[] =
3180 { &mv_port_info[chip_soc], NULL };
3181 struct ata_host *host;
3182 struct mv_host_priv *hpriv;
3183 struct resource *res;
3184 int n_ports, rc;
3185
3186 if (!printed_version++)
3187 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
3188
3189 /*
3190 * Simple resource validation ..
3191 */
3192 if (unlikely(pdev->num_resources != 2)) {
3193 dev_err(&pdev->dev, "invalid number of resources\n");
3194 return -EINVAL;
3195 }
3196
3197 /*
3198 * Get the register base first
3199 */
3200 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3201 if (res == NULL)
3202 return -EINVAL;
3203
3204 /* allocate host */
3205 mv_platform_data = pdev->dev.platform_data;
3206 n_ports = mv_platform_data->n_ports;
3207
3208 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
3209 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
3210
3211 if (!host || !hpriv)
3212 return -ENOMEM;
3213 host->private_data = hpriv;
3214 hpriv->n_ports = n_ports;
3215
3216 host->iomap = NULL;
Saeed Bisharaf1cb0ea2008-02-18 07:42:28 -11003217 hpriv->base = devm_ioremap(&pdev->dev, res->start,
3218 res->end - res->start + 1);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003219 hpriv->base -= MV_SATAHC0_REG_BASE;
3220
Lennert Buytenhek15a32632008-03-27 14:51:39 -04003221 /*
3222 * (Re-)program MBUS remapping windows if we are asked to.
3223 */
3224 if (mv_platform_data->dram != NULL)
3225 mv_conf_mbus_windows(hpriv, mv_platform_data->dram);
3226
Byron Bradleyfbf14e22008-02-10 21:17:30 +00003227 rc = mv_create_dma_pools(hpriv, &pdev->dev);
3228 if (rc)
3229 return rc;
3230
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003231 /* initialize adapter */
3232 rc = mv_init_host(host, chip_soc);
3233 if (rc)
3234 return rc;
3235
3236 dev_printk(KERN_INFO, &pdev->dev,
3237 "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH,
3238 host->n_ports);
3239
3240 return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt,
3241 IRQF_SHARED, &mv6_sht);
3242}
3243
3244/*
3245 *
3246 * mv_platform_remove - unplug a platform interface
3247 * @pdev: platform device
3248 *
3249 * A platform bus SATA device has been unplugged. Perform the needed
3250 * cleanup. Also called on module unload for any active devices.
3251 */
3252static int __devexit mv_platform_remove(struct platform_device *pdev)
3253{
3254 struct device *dev = &pdev->dev;
3255 struct ata_host *host = dev_get_drvdata(dev);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003256
3257 ata_host_detach(host);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003258 return 0;
3259}
3260
3261static struct platform_driver mv_platform_driver = {
3262 .probe = mv_platform_probe,
3263 .remove = __devexit_p(mv_platform_remove),
3264 .driver = {
3265 .name = DRV_NAME,
3266 .owner = THIS_MODULE,
3267 },
3268};
3269
3270
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003271#ifdef CONFIG_PCI
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003272static int mv_pci_init_one(struct pci_dev *pdev,
3273 const struct pci_device_id *ent);
3274
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003275
3276static struct pci_driver mv_pci_driver = {
3277 .name = DRV_NAME,
3278 .id_table = mv_pci_tbl,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003279 .probe = mv_pci_init_one,
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003280 .remove = ata_pci_remove_one,
3281};
3282
3283/*
3284 * module options
3285 */
3286static int msi; /* Use PCI msi; either zero (off, default) or non-zero */
3287
3288
3289/* move to PCI layer or libata core? */
3290static int pci_go_64(struct pci_dev *pdev)
3291{
3292 int rc;
3293
3294 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
3295 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3296 if (rc) {
3297 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3298 if (rc) {
3299 dev_printk(KERN_ERR, &pdev->dev,
3300 "64-bit DMA enable failed\n");
3301 return rc;
3302 }
3303 }
3304 } else {
3305 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3306 if (rc) {
3307 dev_printk(KERN_ERR, &pdev->dev,
3308 "32-bit DMA enable failed\n");
3309 return rc;
3310 }
3311 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3312 if (rc) {
3313 dev_printk(KERN_ERR, &pdev->dev,
3314 "32-bit consistent DMA enable failed\n");
3315 return rc;
3316 }
3317 }
3318
3319 return rc;
3320}
3321
Brett Russ05b308e2005-10-05 17:08:53 -04003322/**
3323 * mv_print_info - Dump key info to kernel log for perusal.
Tejun Heo4447d352007-04-17 23:44:08 +09003324 * @host: ATA host to print info about
Brett Russ05b308e2005-10-05 17:08:53 -04003325 *
3326 * FIXME: complete this.
3327 *
3328 * LOCKING:
3329 * Inherited from caller.
3330 */
Tejun Heo4447d352007-04-17 23:44:08 +09003331static void mv_print_info(struct ata_host *host)
Brett Russ31961942005-09-30 01:36:00 -04003332{
Tejun Heo4447d352007-04-17 23:44:08 +09003333 struct pci_dev *pdev = to_pci_dev(host->dev);
3334 struct mv_host_priv *hpriv = host->private_data;
Auke Kok44c10132007-06-08 15:46:36 -07003335 u8 scc;
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04003336 const char *scc_s, *gen;
Brett Russ31961942005-09-30 01:36:00 -04003337
3338 /* Use this to determine the HW stepping of the chip so we know
3339 * what errata to workaround
3340 */
Brett Russ31961942005-09-30 01:36:00 -04003341 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
3342 if (scc == 0)
3343 scc_s = "SCSI";
3344 else if (scc == 0x01)
3345 scc_s = "RAID";
3346 else
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04003347 scc_s = "?";
3348
3349 if (IS_GEN_I(hpriv))
3350 gen = "I";
3351 else if (IS_GEN_II(hpriv))
3352 gen = "II";
3353 else if (IS_GEN_IIE(hpriv))
3354 gen = "IIE";
3355 else
3356 gen = "?";
Brett Russ31961942005-09-30 01:36:00 -04003357
Jeff Garzika9524a72005-10-30 14:39:11 -05003358 dev_printk(KERN_INFO, &pdev->dev,
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04003359 "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
3360 gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
Brett Russ31961942005-09-30 01:36:00 -04003361 scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
3362}
3363
Brett Russ05b308e2005-10-05 17:08:53 -04003364/**
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003365 * mv_pci_init_one - handle a positive probe of a PCI Marvell host
Brett Russ05b308e2005-10-05 17:08:53 -04003366 * @pdev: PCI device found
3367 * @ent: PCI device ID entry for the matched host
3368 *
3369 * LOCKING:
3370 * Inherited from caller.
3371 */
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003372static int mv_pci_init_one(struct pci_dev *pdev,
3373 const struct pci_device_id *ent)
Brett Russ20f733e2005-09-01 18:26:17 -04003374{
Jeff Garzik2dcb4072007-10-19 06:42:56 -04003375 static int printed_version;
Brett Russ20f733e2005-09-01 18:26:17 -04003376 unsigned int board_idx = (unsigned int)ent->driver_data;
Tejun Heo4447d352007-04-17 23:44:08 +09003377 const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
3378 struct ata_host *host;
3379 struct mv_host_priv *hpriv;
3380 int n_ports, rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003381
Jeff Garzika9524a72005-10-30 14:39:11 -05003382 if (!printed_version++)
3383 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
Brett Russ20f733e2005-09-01 18:26:17 -04003384
Tejun Heo4447d352007-04-17 23:44:08 +09003385 /* allocate host */
3386 n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;
3387
3388 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
3389 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
3390 if (!host || !hpriv)
3391 return -ENOMEM;
3392 host->private_data = hpriv;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003393 hpriv->n_ports = n_ports;
Tejun Heo4447d352007-04-17 23:44:08 +09003394
3395 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09003396 rc = pcim_enable_device(pdev);
3397 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04003398 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003399
Tejun Heo0d5ff562007-02-01 15:06:36 +09003400 rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
3401 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09003402 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09003403 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09003404 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +09003405 host->iomap = pcim_iomap_table(pdev);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003406 hpriv->base = host->iomap[MV_PRIMARY_BAR];
Brett Russ20f733e2005-09-01 18:26:17 -04003407
Jeff Garzikd88184f2007-02-26 01:26:06 -05003408 rc = pci_go_64(pdev);
3409 if (rc)
3410 return rc;
3411
Mark Lordda2fa9b2008-01-26 18:32:45 -05003412 rc = mv_create_dma_pools(hpriv, &pdev->dev);
3413 if (rc)
3414 return rc;
3415
Brett Russ20f733e2005-09-01 18:26:17 -04003416 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09003417 rc = mv_init_host(host, board_idx);
Tejun Heo24dc5f32007-01-20 16:00:28 +09003418 if (rc)
3419 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003420
Brett Russ31961942005-09-30 01:36:00 -04003421 /* Enable interrupts */
Tejun Heo6a59dcf2007-02-24 15:12:31 +09003422 if (msi && pci_enable_msi(pdev))
Brett Russ31961942005-09-30 01:36:00 -04003423 pci_intx(pdev, 1);
Brett Russ20f733e2005-09-01 18:26:17 -04003424
Brett Russ31961942005-09-30 01:36:00 -04003425 mv_dump_pci_cfg(pdev, 0x68);
Tejun Heo4447d352007-04-17 23:44:08 +09003426 mv_print_info(host);
Brett Russ20f733e2005-09-01 18:26:17 -04003427
Tejun Heo4447d352007-04-17 23:44:08 +09003428 pci_set_master(pdev);
Jeff Garzikea8b4db2007-07-17 02:21:50 -04003429 pci_try_set_mwi(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +09003430 return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
Jeff Garzikc5d3e452007-07-11 18:30:50 -04003431 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
Brett Russ20f733e2005-09-01 18:26:17 -04003432}
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003433#endif
Brett Russ20f733e2005-09-01 18:26:17 -04003434
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003435static int mv_platform_probe(struct platform_device *pdev);
3436static int __devexit mv_platform_remove(struct platform_device *pdev);
3437
Brett Russ20f733e2005-09-01 18:26:17 -04003438static int __init mv_init(void)
3439{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003440 int rc = -ENODEV;
3441#ifdef CONFIG_PCI
3442 rc = pci_register_driver(&mv_pci_driver);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003443 if (rc < 0)
3444 return rc;
3445#endif
3446 rc = platform_driver_register(&mv_platform_driver);
3447
3448#ifdef CONFIG_PCI
3449 if (rc < 0)
3450 pci_unregister_driver(&mv_pci_driver);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003451#endif
3452 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003453}
3454
3455static void __exit mv_exit(void)
3456{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003457#ifdef CONFIG_PCI
Brett Russ20f733e2005-09-01 18:26:17 -04003458 pci_unregister_driver(&mv_pci_driver);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003459#endif
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003460 platform_driver_unregister(&mv_platform_driver);
Brett Russ20f733e2005-09-01 18:26:17 -04003461}
3462
3463MODULE_AUTHOR("Brett Russ");
3464MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
3465MODULE_LICENSE("GPL");
3466MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
3467MODULE_VERSION(DRV_VERSION);
Mark Lord17c5aab2008-04-16 14:56:51 -04003468MODULE_ALIAS("platform:" DRV_NAME);
Brett Russ20f733e2005-09-01 18:26:17 -04003469
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003470#ifdef CONFIG_PCI
Jeff Garzikddef9bb2006-02-02 16:17:06 -05003471module_param(msi, int, 0444);
3472MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003473#endif
Jeff Garzikddef9bb2006-02-02 16:17:06 -05003474
Brett Russ20f733e2005-09-01 18:26:17 -04003475module_init(mv_init);
3476module_exit(mv_exit);