blob: d91f4f628f655a11268cefe84ac5069f0f8e387e [file] [log] [blame]
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001/*
Ivo van Doornbc8a9792010-10-02 11:32:43 +02002 Copyright (C) 2004 - 2010 Ivo van Doorn <IvDoorn@gmail.com>
3 Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01004 Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
5 Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
6 Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
7 Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
8 Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
9 Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
10 Copyright (C) 2009 Bart Zolnierkiewicz <bzolnier@gmail.com>
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010011 <http://rt2x00.serialmonkey.com>
12
13 This program is free software; you can redistribute it and/or modify
14 it under the terms of the GNU General Public License as published by
15 the Free Software Foundation; either version 2 of the License, or
16 (at your option) any later version.
17
18 This program is distributed in the hope that it will be useful,
19 but WITHOUT ANY WARRANTY; without even the implied warranty of
20 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 GNU General Public License for more details.
22
23 You should have received a copy of the GNU General Public License
24 along with this program; if not, write to the
25 Free Software Foundation, Inc.,
26 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
27 */
28
29/*
30 Module: rt2800
31 Abstract: Data structures and registers for the rt2800 modules.
32 Supported chipsets: RT2800E, RT2800ED & RT2800U.
33 */
34
35#ifndef RT2800_H
36#define RT2800_H
37
38/*
39 * RF chip defines.
40 *
41 * RF2820 2.4G 2T3R
42 * RF2850 2.4G/5G 2T3R
43 * RF2720 2.4G 1T2R
44 * RF2750 2.4G/5G 1T2R
45 * RF3020 2.4G 1T1R
46 * RF2020 2.4G B/G
47 * RF3021 2.4G 1T2R
48 * RF3022 2.4G 2T2R
RA-Jay Hung8d4ff3f2010-12-13 12:32:22 +010049 * RF3052 2.4G/5G 2T2R
50 * RF2853 2.4G/5G 3T3R
51 * RF3320 2.4G 1T1R(RT3350/RT3370/RT3390)
52 * RF3322 2.4G 2T2R(RT3352/RT3371/RT3372/RT3391/RT3392)
Gertjan van Wingerde7fbaf3e2011-12-28 01:53:24 +010053 * RF3053 2.4G/5G 3T3R(RT3883/RT3563/RT3573/RT3593/RT3662)
Gertjan van Wingerdeaca355b2011-05-04 21:41:36 +020054 * RF5370 2.4G 1T1R
RA-Shiang Tu60687ba2011-02-20 13:57:46 +010055 * RF5390 2.4G 1T1R
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010056 */
57#define RF2820 0x0001
58#define RF2850 0x0002
59#define RF2720 0x0003
60#define RF2750 0x0004
61#define RF3020 0x0005
62#define RF2020 0x0006
63#define RF3021 0x0007
64#define RF3022 0x0008
65#define RF3052 0x0009
RA-Jay Hung8d4ff3f2010-12-13 12:32:22 +010066#define RF2853 0x000a
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +020067#define RF3320 0x000b
RA-Jay Hung8d4ff3f2010-12-13 12:32:22 +010068#define RF3322 0x000c
Gertjan van Wingerde7fbaf3e2011-12-28 01:53:24 +010069#define RF3053 0x000d
Gertjan van Wingerdeaca355b2011-05-04 21:41:36 +020070#define RF5370 0x5370
John Li2ed71882012-02-17 17:33:06 +080071#define RF5372 0x5372
Gabor Juhosadde5882011-03-03 11:46:45 +010072#define RF5390 0x5390
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010073
74/*
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +020075 * Chipset revisions.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010076 */
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +020077#define REV_RT2860C 0x0100
78#define REV_RT2860D 0x0101
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +020079#define REV_RT2872E 0x0200
80#define REV_RT3070E 0x0200
81#define REV_RT3070F 0x0201
82#define REV_RT3071E 0x0211
83#define REV_RT3090E 0x0211
84#define REV_RT3390E 0x0211
Gabor Juhosadde5882011-03-03 11:46:45 +010085#define REV_RT5390F 0x0502
Anisse Astier0586a112012-04-23 12:33:11 +020086#define REV_RT5390R 0x1502
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010087
88/*
89 * Signal information.
90 * Default offset is required for RSSI <-> dBm conversion.
91 */
Ivo van Doorn74861922010-07-11 12:23:50 +020092#define DEFAULT_RSSI_OFFSET 120
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010093
94/*
95 * Register layout information.
96 */
97#define CSR_REG_BASE 0x1000
98#define CSR_REG_SIZE 0x0800
99#define EEPROM_BASE 0x0000
100#define EEPROM_SIZE 0x0110
101#define BBP_BASE 0x0000
Anisse Astier0c0fdf62012-04-19 11:20:32 +0200102#define BBP_SIZE 0x00ff
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100103#define RF_BASE 0x0004
104#define RF_SIZE 0x0010
105
106/*
107 * Number of TX queues.
108 */
109#define NUM_TX_QUEUES 4
110
111/*
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +0200112 * Registers.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100113 */
114
115/*
Gertjan van Wingerde785c3c02010-06-03 10:51:59 +0200116 * E2PROM_CSR: PCI EEPROM control register.
117 * RELOAD: Write 1 to reload eeprom content.
118 * TYPE: 0: 93c46, 1:93c66.
119 * LOAD_STATUS: 1:loading, 0:done.
120 */
121#define E2PROM_CSR 0x0004
122#define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000001)
123#define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000002)
124#define E2PROM_CSR_DATA_IN FIELD32(0x00000004)
125#define E2PROM_CSR_DATA_OUT FIELD32(0x00000008)
126#define E2PROM_CSR_TYPE FIELD32(0x00000030)
127#define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
128#define E2PROM_CSR_RELOAD FIELD32(0x00000080)
129
130/*
RA-Shiang Tu60687ba2011-02-20 13:57:46 +0100131 * AUX_CTRL: Aux/PCI-E related configuration
132 */
Gabor Juhosadde5882011-03-03 11:46:45 +0100133#define AUX_CTRL 0x10c
134#define AUX_CTRL_WAKE_PCIE_EN FIELD32(0x00000002)
135#define AUX_CTRL_FORCE_PCIE_CLK FIELD32(0x00000400)
RA-Shiang Tu60687ba2011-02-20 13:57:46 +0100136
137/*
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +0200138 * OPT_14: Unknown register used by rt3xxx devices.
139 */
140#define OPT_14_CSR 0x0114
141#define OPT_14_CSR_BIT0 FIELD32(0x00000001)
142
143/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100144 * INT_SOURCE_CSR: Interrupt source register.
145 * Write one to clear corresponding bit.
Helmut Schaa0bdab172010-04-26 10:18:08 +0200146 * TX_FIFO_STATUS: FIFO Statistics is full, sw should read TX_STA_FIFO
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100147 */
148#define INT_SOURCE_CSR 0x0200
149#define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
150#define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
151#define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
152#define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
153#define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
154#define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
155#define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
156#define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
157#define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
158#define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
159#define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
160#define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
161#define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
162#define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
163#define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
164#define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
165#define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
166#define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
167
168/*
169 * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
170 */
171#define INT_MASK_CSR 0x0204
172#define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
173#define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
174#define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
175#define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
176#define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
177#define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
178#define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
179#define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
180#define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
181#define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
182#define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
183#define INT_MASK_CSR_TBTT FIELD32(0x00000800)
184#define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
185#define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
186#define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
187#define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
188#define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
189#define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
190
191/*
192 * WPDMA_GLO_CFG
193 */
194#define WPDMA_GLO_CFG 0x0208
195#define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
196#define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
197#define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
198#define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
199#define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
200#define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
201#define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
202#define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
203#define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
204
205/*
206 * WPDMA_RST_IDX
207 */
208#define WPDMA_RST_IDX 0x020c
209#define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
210#define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
211#define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
212#define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
213#define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
214#define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
215#define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
216
217/*
218 * DELAY_INT_CFG
219 */
220#define DELAY_INT_CFG 0x0210
221#define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
222#define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
223#define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
224#define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
225#define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
226#define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
227
228/*
229 * WMM_AIFSN_CFG: Aifsn for each EDCA AC
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100230 * AIFSN0: AC_VO
231 * AIFSN1: AC_VI
232 * AIFSN2: AC_BE
233 * AIFSN3: AC_BK
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100234 */
235#define WMM_AIFSN_CFG 0x0214
236#define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
237#define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
238#define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
239#define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
240
241/*
242 * WMM_CWMIN_CSR: CWmin for each EDCA AC
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100243 * CWMIN0: AC_VO
244 * CWMIN1: AC_VI
245 * CWMIN2: AC_BE
246 * CWMIN3: AC_BK
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100247 */
248#define WMM_CWMIN_CFG 0x0218
249#define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
250#define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
251#define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
252#define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
253
254/*
255 * WMM_CWMAX_CSR: CWmax for each EDCA AC
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100256 * CWMAX0: AC_VO
257 * CWMAX1: AC_VI
258 * CWMAX2: AC_BE
259 * CWMAX3: AC_BK
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100260 */
261#define WMM_CWMAX_CFG 0x021c
262#define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
263#define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
264#define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
265#define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
266
267/*
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100268 * AC_TXOP0: AC_VO/AC_VI TXOP register
269 * AC0TXOP: AC_VO in unit of 32us
270 * AC1TXOP: AC_VI in unit of 32us
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100271 */
272#define WMM_TXOP0_CFG 0x0220
273#define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
274#define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
275
276/*
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100277 * AC_TXOP1: AC_BE/AC_BK TXOP register
278 * AC2TXOP: AC_BE in unit of 32us
279 * AC3TXOP: AC_BK in unit of 32us
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100280 */
281#define WMM_TXOP1_CFG 0x0224
282#define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
283#define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
284
285/*
286 * GPIO_CTRL_CFG:
RA-Jay Hungd96aa642011-02-20 13:54:52 +0100287 * GPIOD: GPIO direction, 0: Output, 1: Input
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100288 */
289#define GPIO_CTRL_CFG 0x0228
290#define GPIO_CTRL_CFG_BIT0 FIELD32(0x00000001)
291#define GPIO_CTRL_CFG_BIT1 FIELD32(0x00000002)
292#define GPIO_CTRL_CFG_BIT2 FIELD32(0x00000004)
293#define GPIO_CTRL_CFG_BIT3 FIELD32(0x00000008)
294#define GPIO_CTRL_CFG_BIT4 FIELD32(0x00000010)
295#define GPIO_CTRL_CFG_BIT5 FIELD32(0x00000020)
296#define GPIO_CTRL_CFG_BIT6 FIELD32(0x00000040)
297#define GPIO_CTRL_CFG_BIT7 FIELD32(0x00000080)
Shiang Tufe591472011-02-20 13:57:22 +0100298#define GPIO_CTRL_CFG_GPIOD_BIT0 FIELD32(0x00000100)
299#define GPIO_CTRL_CFG_GPIOD_BIT1 FIELD32(0x00000200)
300#define GPIO_CTRL_CFG_GPIOD_BIT2 FIELD32(0x00000400)
301#define GPIO_CTRL_CFG_GPIOD_BIT3 FIELD32(0x00000800)
302#define GPIO_CTRL_CFG_GPIOD_BIT4 FIELD32(0x00001000)
303#define GPIO_CTRL_CFG_GPIOD_BIT5 FIELD32(0x00002000)
304#define GPIO_CTRL_CFG_GPIOD_BIT6 FIELD32(0x00004000)
305#define GPIO_CTRL_CFG_GPIOD_BIT7 FIELD32(0x00008000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100306
307/*
308 * MCU_CMD_CFG
309 */
310#define MCU_CMD_CFG 0x022c
311
312/*
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100313 * AC_VO register offsets
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100314 */
315#define TX_BASE_PTR0 0x0230
316#define TX_MAX_CNT0 0x0234
317#define TX_CTX_IDX0 0x0238
318#define TX_DTX_IDX0 0x023c
319
320/*
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100321 * AC_VI register offsets
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100322 */
323#define TX_BASE_PTR1 0x0240
324#define TX_MAX_CNT1 0x0244
325#define TX_CTX_IDX1 0x0248
326#define TX_DTX_IDX1 0x024c
327
328/*
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100329 * AC_BE register offsets
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100330 */
331#define TX_BASE_PTR2 0x0250
332#define TX_MAX_CNT2 0x0254
333#define TX_CTX_IDX2 0x0258
334#define TX_DTX_IDX2 0x025c
335
336/*
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100337 * AC_BK register offsets
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100338 */
339#define TX_BASE_PTR3 0x0260
340#define TX_MAX_CNT3 0x0264
341#define TX_CTX_IDX3 0x0268
342#define TX_DTX_IDX3 0x026c
343
344/*
345 * HCCA register offsets
346 */
347#define TX_BASE_PTR4 0x0270
348#define TX_MAX_CNT4 0x0274
349#define TX_CTX_IDX4 0x0278
350#define TX_DTX_IDX4 0x027c
351
352/*
353 * MGMT register offsets
354 */
355#define TX_BASE_PTR5 0x0280
356#define TX_MAX_CNT5 0x0284
357#define TX_CTX_IDX5 0x0288
358#define TX_DTX_IDX5 0x028c
359
360/*
361 * RX register offsets
362 */
363#define RX_BASE_PTR 0x0290
364#define RX_MAX_CNT 0x0294
365#define RX_CRX_IDX 0x0298
366#define RX_DRX_IDX 0x029c
367
368/*
Gertjan van Wingerde785c3c02010-06-03 10:51:59 +0200369 * USB_DMA_CFG
370 * RX_BULK_AGG_TIMEOUT: Rx Bulk Aggregation TimeOut in unit of 33ns.
371 * RX_BULK_AGG_LIMIT: Rx Bulk Aggregation Limit in unit of 256 bytes.
372 * PHY_CLEAR: phy watch dog enable.
373 * TX_CLEAR: Clear USB DMA TX path.
374 * TXOP_HALT: Halt TXOP count down when TX buffer is full.
375 * RX_BULK_AGG_EN: Enable Rx Bulk Aggregation.
376 * RX_BULK_EN: Enable USB DMA Rx.
377 * TX_BULK_EN: Enable USB DMA Tx.
378 * EP_OUT_VALID: OUT endpoint data valid.
379 * RX_BUSY: USB DMA RX FSM busy.
380 * TX_BUSY: USB DMA TX FSM busy.
381 */
382#define USB_DMA_CFG 0x02a0
383#define USB_DMA_CFG_RX_BULK_AGG_TIMEOUT FIELD32(0x000000ff)
384#define USB_DMA_CFG_RX_BULK_AGG_LIMIT FIELD32(0x0000ff00)
385#define USB_DMA_CFG_PHY_CLEAR FIELD32(0x00010000)
386#define USB_DMA_CFG_TX_CLEAR FIELD32(0x00080000)
387#define USB_DMA_CFG_TXOP_HALT FIELD32(0x00100000)
388#define USB_DMA_CFG_RX_BULK_AGG_EN FIELD32(0x00200000)
389#define USB_DMA_CFG_RX_BULK_EN FIELD32(0x00400000)
390#define USB_DMA_CFG_TX_BULK_EN FIELD32(0x00800000)
391#define USB_DMA_CFG_EP_OUT_VALID FIELD32(0x3f000000)
392#define USB_DMA_CFG_RX_BUSY FIELD32(0x40000000)
393#define USB_DMA_CFG_TX_BUSY FIELD32(0x80000000)
394
395/*
396 * US_CYC_CNT
RA-Jay Hungc6fcc0e2011-01-30 13:21:22 +0100397 * BT_MODE_EN: Bluetooth mode enable
398 * CLOCK CYCLE: Clock cycle count in 1us.
399 * PCI:0x21, PCIE:0x7d, USB:0x1e
Gertjan van Wingerde785c3c02010-06-03 10:51:59 +0200400 */
401#define US_CYC_CNT 0x02a4
RA-Jay Hungc6fcc0e2011-01-30 13:21:22 +0100402#define US_CYC_CNT_BT_MODE_EN FIELD32(0x00000100)
Gertjan van Wingerde785c3c02010-06-03 10:51:59 +0200403#define US_CYC_CNT_CLOCK_CYCLE FIELD32(0x000000ff)
404
405/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100406 * PBF_SYS_CTRL
407 * HOST_RAM_WRITE: enable Host program ram write selection
408 */
409#define PBF_SYS_CTRL 0x0400
410#define PBF_SYS_CTRL_READY FIELD32(0x00000080)
411#define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
412
413/*
414 * HOST-MCU shared memory
415 */
416#define HOST_CMD_CSR 0x0404
417#define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
418
419/*
420 * PBF registers
421 * Most are for debug. Driver doesn't touch PBF register.
422 */
423#define PBF_CFG 0x0408
424#define PBF_MAX_PCNT 0x040c
425#define PBF_CTRL 0x0410
426#define PBF_INT_STA 0x0414
427#define PBF_INT_ENA 0x0418
428
429/*
430 * BCN_OFFSET0:
431 */
432#define BCN_OFFSET0 0x042c
433#define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
434#define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
435#define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
436#define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
437
438/*
439 * BCN_OFFSET1:
440 */
441#define BCN_OFFSET1 0x0430
442#define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
443#define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
444#define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
445#define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
446
447/*
Ivo van Doorn8c5765f2010-11-06 15:49:01 +0100448 * TXRXQ_PCNT: PBF register
449 * PCNT_TX0Q: Page count for TX hardware queue 0
450 * PCNT_TX1Q: Page count for TX hardware queue 1
451 * PCNT_TX2Q: Page count for TX hardware queue 2
452 * PCNT_RX0Q: Page count for RX hardware queue
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100453 */
454#define TXRXQ_PCNT 0x0438
Ivo van Doorn8c5765f2010-11-06 15:49:01 +0100455#define TXRXQ_PCNT_TX0Q FIELD32(0x000000ff)
456#define TXRXQ_PCNT_TX1Q FIELD32(0x0000ff00)
457#define TXRXQ_PCNT_TX2Q FIELD32(0x00ff0000)
458#define TXRXQ_PCNT_RX0Q FIELD32(0xff000000)
459
460/*
461 * PBF register
462 * Debug. Driver doesn't touch PBF register.
463 */
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100464#define PBF_DBG 0x043c
465
466/*
467 * RF registers
468 */
469#define RF_CSR_CFG 0x0500
470#define RF_CSR_CFG_DATA FIELD32(0x000000ff)
Gabor Juhosadde5882011-03-03 11:46:45 +0100471#define RF_CSR_CFG_REGNUM FIELD32(0x00003f00)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100472#define RF_CSR_CFG_WRITE FIELD32(0x00010000)
473#define RF_CSR_CFG_BUSY FIELD32(0x00020000)
474
475/*
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +0100476 * EFUSE_CSR: RT30x0 EEPROM
477 */
478#define EFUSE_CTRL 0x0580
479#define EFUSE_CTRL_ADDRESS_IN FIELD32(0x03fe0000)
480#define EFUSE_CTRL_MODE FIELD32(0x000000c0)
481#define EFUSE_CTRL_KICK FIELD32(0x40000000)
482#define EFUSE_CTRL_PRESENT FIELD32(0x80000000)
483
484/*
485 * EFUSE_DATA0
486 */
487#define EFUSE_DATA0 0x0590
488
489/*
490 * EFUSE_DATA1
491 */
492#define EFUSE_DATA1 0x0594
493
494/*
495 * EFUSE_DATA2
496 */
497#define EFUSE_DATA2 0x0598
498
499/*
500 * EFUSE_DATA3
501 */
502#define EFUSE_DATA3 0x059c
503
504/*
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +0200505 * LDO_CFG0
506 */
507#define LDO_CFG0 0x05d4
508#define LDO_CFG0_DELAY3 FIELD32(0x000000ff)
509#define LDO_CFG0_DELAY2 FIELD32(0x0000ff00)
510#define LDO_CFG0_DELAY1 FIELD32(0x00ff0000)
511#define LDO_CFG0_BGSEL FIELD32(0x03000000)
512#define LDO_CFG0_LDO_CORE_VLEVEL FIELD32(0x1c000000)
513#define LD0_CFG0_LDO25_LEVEL FIELD32(0x60000000)
514#define LDO_CFG0_LDO25_LARGEA FIELD32(0x80000000)
515
516/*
517 * GPIO_SWITCH
518 */
519#define GPIO_SWITCH 0x05dc
520#define GPIO_SWITCH_0 FIELD32(0x00000001)
521#define GPIO_SWITCH_1 FIELD32(0x00000002)
522#define GPIO_SWITCH_2 FIELD32(0x00000004)
523#define GPIO_SWITCH_3 FIELD32(0x00000008)
524#define GPIO_SWITCH_4 FIELD32(0x00000010)
525#define GPIO_SWITCH_5 FIELD32(0x00000020)
526#define GPIO_SWITCH_6 FIELD32(0x00000040)
527#define GPIO_SWITCH_7 FIELD32(0x00000080)
528
529/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100530 * MAC Control/Status Registers(CSR).
531 * Some values are set in TU, whereas 1 TU == 1024 us.
532 */
533
534/*
535 * MAC_CSR0: ASIC revision number.
536 * ASIC_REV: 0
537 * ASIC_VER: 2860 or 2870
538 */
539#define MAC_CSR0 0x1000
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +0100540#define MAC_CSR0_REVISION FIELD32(0x0000ffff)
541#define MAC_CSR0_CHIPSET FIELD32(0xffff0000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100542
543/*
544 * MAC_SYS_CTRL:
545 */
546#define MAC_SYS_CTRL 0x1004
547#define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
548#define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
549#define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
550#define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
551#define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
552#define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
553#define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
554#define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
555
556/*
557 * MAC_ADDR_DW0: STA MAC register 0
558 */
559#define MAC_ADDR_DW0 0x1008
560#define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
561#define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
562#define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
563#define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
564
565/*
566 * MAC_ADDR_DW1: STA MAC register 1
567 * UNICAST_TO_ME_MASK:
568 * Used to mask off bits from byte 5 of the MAC address
569 * to determine the UNICAST_TO_ME bit for RX frames.
570 * The full mask is complemented by BSS_ID_MASK:
571 * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
572 */
573#define MAC_ADDR_DW1 0x100c
574#define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
575#define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
576#define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
577
578/*
579 * MAC_BSSID_DW0: BSSID register 0
580 */
581#define MAC_BSSID_DW0 0x1010
582#define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
583#define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
584#define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
585#define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
586
587/*
588 * MAC_BSSID_DW1: BSSID register 1
589 * BSS_ID_MASK:
590 * 0: 1-BSSID mode (BSS index = 0)
591 * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
592 * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
593 * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
594 * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
595 * BSSID. This will make sure that those bits will be ignored
596 * when determining the MY_BSS of RX frames.
597 */
598#define MAC_BSSID_DW1 0x1014
599#define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
600#define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
601#define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
602#define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
603
604/*
605 * MAX_LEN_CFG: Maximum frame length register.
606 * MAX_MPDU: rt2860b max 16k bytes
607 * MAX_PSDU: Maximum PSDU length
608 * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
609 */
610#define MAX_LEN_CFG 0x1018
611#define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
612#define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
613#define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
614#define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
615
616/*
617 * BBP_CSR_CFG: BBP serial control register
618 * VALUE: Register value to program into BBP
619 * REG_NUM: Selected BBP register
620 * READ_CONTROL: 0 write BBP, 1 read BBP
621 * BUSY: ASIC is busy executing BBP commands
622 * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300623 * BBP_RW_MODE: 0 serial, 1 parallel
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100624 */
625#define BBP_CSR_CFG 0x101c
626#define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
627#define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
628#define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
629#define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
630#define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
631#define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
632
633/*
634 * RF_CSR_CFG0: RF control register
635 * REGID_AND_VALUE: Register value to program into RF
636 * BITWIDTH: Selected RF register
637 * STANDBYMODE: 0 high when standby, 1 low when standby
638 * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
639 * BUSY: ASIC is busy executing RF commands
640 */
641#define RF_CSR_CFG0 0x1020
642#define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
643#define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
644#define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
645#define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
646#define RF_CSR_CFG0_SEL FIELD32(0x40000000)
647#define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
648
649/*
650 * RF_CSR_CFG1: RF control register
651 * REGID_AND_VALUE: Register value to program into RF
652 * RFGAP: Gap between BB_CONTROL_RF and RF_LE
653 * 0: 3 system clock cycle (37.5usec)
654 * 1: 5 system clock cycle (62.5usec)
655 */
656#define RF_CSR_CFG1 0x1024
657#define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
658#define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
659
660/*
661 * RF_CSR_CFG2: RF control register
662 * VALUE: Register value to program into RF
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100663 */
664#define RF_CSR_CFG2 0x1028
665#define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
666
667/*
668 * LED_CFG: LED control
Helmut Schaa0f287b72011-09-07 20:10:25 +0200669 * ON_PERIOD: LED active time (ms) during TX (only used for LED mode 1)
670 * OFF_PERIOD: LED inactive time (ms) during TX (only used for LED mode 1)
671 * SLOW_BLINK_PERIOD: LED blink interval in seconds (only used for LED mode 2)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100672 * color LED's:
673 * 0: off
674 * 1: blinking upon TX2
675 * 2: periodic slow blinking
676 * 3: always on
677 * LED polarity:
678 * 0: active low
679 * 1: active high
680 */
681#define LED_CFG 0x102c
682#define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
683#define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
684#define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
685#define LED_CFG_R_LED_MODE FIELD32(0x03000000)
686#define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
687#define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
688#define LED_CFG_LED_POLAR FIELD32(0x40000000)
689
690/*
Helmut Schaa47ee3eb2010-09-08 20:56:04 +0200691 * AMPDU_BA_WINSIZE: Force BlockAck window size
692 * FORCE_WINSIZE_ENABLE:
693 * 0: Disable forcing of BlockAck window size
694 * 1: Enable forcing of BlockAck window size, overwrites values BlockAck
695 * window size values in the TXWI
696 * FORCE_WINSIZE: BlockAck window size
697 */
698#define AMPDU_BA_WINSIZE 0x1040
699#define AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE FIELD32(0x00000020)
700#define AMPDU_BA_WINSIZE_FORCE_WINSIZE FIELD32(0x0000001f)
701
702/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100703 * XIFS_TIME_CFG: MAC timing
704 * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
705 * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
706 * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
707 * when MAC doesn't reference BBP signal BBRXEND
708 * EIFS: unit 1us
709 * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
710 *
711 */
712#define XIFS_TIME_CFG 0x1100
713#define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
714#define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
715#define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
716#define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
717#define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
718
719/*
720 * BKOFF_SLOT_CFG:
721 */
722#define BKOFF_SLOT_CFG 0x1104
723#define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
724#define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
725
726/*
727 * NAV_TIME_CFG:
728 */
729#define NAV_TIME_CFG 0x1108
730#define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
731#define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
732#define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
733#define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
734
735/*
736 * CH_TIME_CFG: count as channel busy
Helmut Schaa977206d2010-12-13 12:31:58 +0100737 * EIFS_BUSY: Count EIFS as channel busy
738 * NAV_BUSY: Count NAS as channel busy
739 * RX_BUSY: Count RX as channel busy
740 * TX_BUSY: Count TX as channel busy
741 * TMR_EN: Enable channel statistics timer
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100742 */
743#define CH_TIME_CFG 0x110c
Helmut Schaa977206d2010-12-13 12:31:58 +0100744#define CH_TIME_CFG_EIFS_BUSY FIELD32(0x00000010)
745#define CH_TIME_CFG_NAV_BUSY FIELD32(0x00000008)
746#define CH_TIME_CFG_RX_BUSY FIELD32(0x00000004)
747#define CH_TIME_CFG_TX_BUSY FIELD32(0x00000002)
748#define CH_TIME_CFG_TMR_EN FIELD32(0x00000001)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100749
750/*
751 * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
752 */
753#define PBF_LIFE_TIMER 0x1110
754
755/*
756 * BCN_TIME_CFG:
757 * BEACON_INTERVAL: in unit of 1/16 TU
758 * TSF_TICKING: Enable TSF auto counting
759 * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
760 * BEACON_GEN: Enable beacon generator
761 */
762#define BCN_TIME_CFG 0x1114
763#define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
764#define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
765#define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
766#define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
767#define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
768#define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
769
770/*
771 * TBTT_SYNC_CFG:
Helmut Schaac4c18a92010-10-02 11:31:05 +0200772 * BCN_AIFSN: Beacon AIFSN after TBTT interrupt in slots
773 * BCN_CWMIN: Beacon CWMin after TBTT interrupt in slots
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100774 */
775#define TBTT_SYNC_CFG 0x1118
Helmut Schaac4c18a92010-10-02 11:31:05 +0200776#define TBTT_SYNC_CFG_TBTT_ADJUST FIELD32(0x000000ff)
777#define TBTT_SYNC_CFG_BCN_EXP_WIN FIELD32(0x0000ff00)
778#define TBTT_SYNC_CFG_BCN_AIFSN FIELD32(0x000f0000)
779#define TBTT_SYNC_CFG_BCN_CWMIN FIELD32(0x00f00000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100780
781/*
782 * TSF_TIMER_DW0: Local lsb TSF timer, read-only
783 */
784#define TSF_TIMER_DW0 0x111c
785#define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
786
787/*
788 * TSF_TIMER_DW1: Local msb TSF timer, read-only
789 */
790#define TSF_TIMER_DW1 0x1120
791#define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
792
793/*
794 * TBTT_TIMER: TImer remains till next TBTT, read-only
795 */
796#define TBTT_TIMER 0x1124
797
798/*
Helmut Schaa9f926fb2010-07-11 12:28:23 +0200799 * INT_TIMER_CFG: timer configuration
800 * PRE_TBTT_TIMER: leadtime to tbtt for pretbtt interrupt in units of 1/16 TU
801 * GP_TIMER: period of general purpose timer in units of 1/16 TU
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100802 */
803#define INT_TIMER_CFG 0x1128
Helmut Schaa9f926fb2010-07-11 12:28:23 +0200804#define INT_TIMER_CFG_PRE_TBTT_TIMER FIELD32(0x0000ffff)
805#define INT_TIMER_CFG_GP_TIMER FIELD32(0xffff0000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100806
807/*
808 * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
809 */
810#define INT_TIMER_EN 0x112c
Helmut Schaa9f926fb2010-07-11 12:28:23 +0200811#define INT_TIMER_EN_PRE_TBTT_TIMER FIELD32(0x00000001)
812#define INT_TIMER_EN_GP_TIMER FIELD32(0x00000002)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100813
814/*
Helmut Schaad4ce3a52010-10-02 11:30:42 +0200815 * CH_IDLE_STA: channel idle time (in us)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100816 */
817#define CH_IDLE_STA 0x1130
818
819/*
Helmut Schaad4ce3a52010-10-02 11:30:42 +0200820 * CH_BUSY_STA: channel busy time on primary channel (in us)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100821 */
822#define CH_BUSY_STA 0x1134
823
824/*
Helmut Schaad4ce3a52010-10-02 11:30:42 +0200825 * CH_BUSY_STA_SEC: channel busy time on secondary channel in HT40 mode (in us)
826 */
827#define CH_BUSY_STA_SEC 0x1138
828
829/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100830 * MAC_STATUS_CFG:
831 * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
832 * if 1 or higher one of the 2 registers is busy.
833 */
834#define MAC_STATUS_CFG 0x1200
835#define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
836
837/*
838 * PWR_PIN_CFG:
839 */
840#define PWR_PIN_CFG 0x1204
841
842/*
843 * AUTOWAKEUP_CFG: Manual power control / status register
844 * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
845 * AUTOWAKE: 0:sleep, 1:awake
846 */
847#define AUTOWAKEUP_CFG 0x1208
848#define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
849#define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
850#define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
851
852/*
853 * EDCA_AC0_CFG:
854 */
855#define EDCA_AC0_CFG 0x1300
856#define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
857#define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
858#define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
859#define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
860
861/*
862 * EDCA_AC1_CFG:
863 */
864#define EDCA_AC1_CFG 0x1304
865#define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
866#define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
867#define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
868#define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
869
870/*
871 * EDCA_AC2_CFG:
872 */
873#define EDCA_AC2_CFG 0x1308
874#define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
875#define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
876#define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
877#define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
878
879/*
880 * EDCA_AC3_CFG:
881 */
882#define EDCA_AC3_CFG 0x130c
883#define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
884#define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
885#define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
886#define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
887
888/*
889 * EDCA_TID_AC_MAP:
890 */
891#define EDCA_TID_AC_MAP 0x1310
892
893/*
Helmut Schaa5e846002010-07-11 12:23:09 +0200894 * TX_PWR_CFG:
895 */
896#define TX_PWR_CFG_RATE0 FIELD32(0x0000000f)
897#define TX_PWR_CFG_RATE1 FIELD32(0x000000f0)
898#define TX_PWR_CFG_RATE2 FIELD32(0x00000f00)
899#define TX_PWR_CFG_RATE3 FIELD32(0x0000f000)
900#define TX_PWR_CFG_RATE4 FIELD32(0x000f0000)
901#define TX_PWR_CFG_RATE5 FIELD32(0x00f00000)
902#define TX_PWR_CFG_RATE6 FIELD32(0x0f000000)
903#define TX_PWR_CFG_RATE7 FIELD32(0xf0000000)
904
905/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100906 * TX_PWR_CFG_0:
907 */
908#define TX_PWR_CFG_0 0x1314
909#define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
910#define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
911#define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
912#define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
913#define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
914#define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
915#define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
916#define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
917
918/*
919 * TX_PWR_CFG_1:
920 */
921#define TX_PWR_CFG_1 0x1318
922#define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
923#define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
924#define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
925#define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
926#define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
927#define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
928#define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
929#define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
930
931/*
932 * TX_PWR_CFG_2:
933 */
934#define TX_PWR_CFG_2 0x131c
935#define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
936#define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
937#define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
938#define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
939#define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
940#define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
941#define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
942#define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
943
944/*
945 * TX_PWR_CFG_3:
946 */
947#define TX_PWR_CFG_3 0x1320
948#define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
949#define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
950#define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
951#define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
952#define TX_PWR_CFG_3_UKNOWN1 FIELD32(0x000f0000)
953#define TX_PWR_CFG_3_UKNOWN2 FIELD32(0x00f00000)
954#define TX_PWR_CFG_3_UKNOWN3 FIELD32(0x0f000000)
955#define TX_PWR_CFG_3_UKNOWN4 FIELD32(0xf0000000)
956
957/*
958 * TX_PWR_CFG_4:
959 */
960#define TX_PWR_CFG_4 0x1324
961#define TX_PWR_CFG_4_UKNOWN5 FIELD32(0x0000000f)
962#define TX_PWR_CFG_4_UKNOWN6 FIELD32(0x000000f0)
963#define TX_PWR_CFG_4_UKNOWN7 FIELD32(0x00000f00)
964#define TX_PWR_CFG_4_UKNOWN8 FIELD32(0x0000f000)
965
966/*
967 * TX_PIN_CFG:
968 */
969#define TX_PIN_CFG 0x1328
John Li2e9c43d2012-02-16 21:40:57 +0800970#define TX_PIN_CFG_PA_PE_DISABLE 0xfcfffff0
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100971#define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
972#define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
973#define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
974#define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
975#define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
976#define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
977#define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
978#define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
979#define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
980#define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
981#define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
982#define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
983#define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
984#define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
985#define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
986#define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
987#define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
988#define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
989#define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
990#define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
John Li2e9c43d2012-02-16 21:40:57 +0800991#define TX_PIN_CFG_PA_PE_A2_EN FIELD32(0x01000000)
992#define TX_PIN_CFG_PA_PE_G2_EN FIELD32(0x02000000)
993#define TX_PIN_CFG_PA_PE_A2_POL FIELD32(0x04000000)
994#define TX_PIN_CFG_PA_PE_G2_POL FIELD32(0x08000000)
995#define TX_PIN_CFG_LNA_PE_A2_EN FIELD32(0x10000000)
996#define TX_PIN_CFG_LNA_PE_G2_EN FIELD32(0x20000000)
997#define TX_PIN_CFG_LNA_PE_A2_POL FIELD32(0x40000000)
998#define TX_PIN_CFG_LNA_PE_G2_POL FIELD32(0x80000000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100999
1000/*
1001 * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
1002 */
1003#define TX_BAND_CFG 0x132c
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02001004#define TX_BAND_CFG_HT40_MINUS FIELD32(0x00000001)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001005#define TX_BAND_CFG_A FIELD32(0x00000002)
1006#define TX_BAND_CFG_BG FIELD32(0x00000004)
1007
1008/*
1009 * TX_SW_CFG0:
1010 */
1011#define TX_SW_CFG0 0x1330
1012
1013/*
1014 * TX_SW_CFG1:
1015 */
1016#define TX_SW_CFG1 0x1334
1017
1018/*
1019 * TX_SW_CFG2:
1020 */
1021#define TX_SW_CFG2 0x1338
1022
1023/*
1024 * TXOP_THRES_CFG:
1025 */
1026#define TXOP_THRES_CFG 0x133c
1027
1028/*
1029 * TXOP_CTRL_CFG:
Helmut Schaa961621a2010-11-04 20:36:59 +01001030 * TIMEOUT_TRUN_EN: Enable/Disable TXOP timeout truncation
1031 * AC_TRUN_EN: Enable/Disable truncation for AC change
1032 * TXRATEGRP_TRUN_EN: Enable/Disable truncation for TX rate group change
1033 * USER_MODE_TRUN_EN: Enable/Disable truncation for user TXOP mode
1034 * MIMO_PS_TRUN_EN: Enable/Disable truncation for MIMO PS RTS/CTS
1035 * RESERVED_TRUN_EN: Reserved
1036 * LSIG_TXOP_EN: Enable/Disable L-SIG TXOP protection
1037 * EXT_CCA_EN: Enable/Disable extension channel CCA reference (Defer 40Mhz
1038 * transmissions if extension CCA is clear).
1039 * EXT_CCA_DLY: Extension CCA signal delay time (unit: us)
1040 * EXT_CWMIN: CwMin for extension channel backoff
1041 * 0: Disabled
1042 *
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001043 */
1044#define TXOP_CTRL_CFG 0x1340
Helmut Schaa961621a2010-11-04 20:36:59 +01001045#define TXOP_CTRL_CFG_TIMEOUT_TRUN_EN FIELD32(0x00000001)
1046#define TXOP_CTRL_CFG_AC_TRUN_EN FIELD32(0x00000002)
1047#define TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN FIELD32(0x00000004)
1048#define TXOP_CTRL_CFG_USER_MODE_TRUN_EN FIELD32(0x00000008)
1049#define TXOP_CTRL_CFG_MIMO_PS_TRUN_EN FIELD32(0x00000010)
1050#define TXOP_CTRL_CFG_RESERVED_TRUN_EN FIELD32(0x00000020)
1051#define TXOP_CTRL_CFG_LSIG_TXOP_EN FIELD32(0x00000040)
1052#define TXOP_CTRL_CFG_EXT_CCA_EN FIELD32(0x00000080)
1053#define TXOP_CTRL_CFG_EXT_CCA_DLY FIELD32(0x0000ff00)
1054#define TXOP_CTRL_CFG_EXT_CWMIN FIELD32(0x000f0000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001055
1056/*
1057 * TX_RTS_CFG:
1058 * RTS_THRES: unit:byte
1059 * RTS_FBK_EN: enable rts rate fallback
1060 */
1061#define TX_RTS_CFG 0x1344
1062#define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
1063#define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
1064#define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
1065
1066/*
1067 * TX_TIMEOUT_CFG:
1068 * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
1069 * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
1070 * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
1071 * it is recommended that:
1072 * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
1073 */
1074#define TX_TIMEOUT_CFG 0x1348
1075#define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
1076#define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
1077#define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
1078
1079/*
1080 * TX_RTY_CFG:
1081 * SHORT_RTY_LIMIT: short retry limit
1082 * LONG_RTY_LIMIT: long retry limit
1083 * LONG_RTY_THRE: Long retry threshoold
1084 * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
1085 * 0:expired by retry limit, 1: expired by mpdu life timer
1086 * AGG_RTY_MODE: Aggregate MPDU retry mode
1087 * 0:expired by retry limit, 1: expired by mpdu life timer
1088 * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
1089 */
1090#define TX_RTY_CFG 0x134c
1091#define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
1092#define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
1093#define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
1094#define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
1095#define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
1096#define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
1097
1098/*
1099 * TX_LINK_CFG:
1100 * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
1101 * MFB_ENABLE: TX apply remote MFB 1:enable
1102 * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
1103 * 0: not apply remote remote unsolicit (MFS=7)
1104 * TX_MRQ_EN: MCS request TX enable
1105 * TX_RDG_EN: RDG TX enable
1106 * TX_CF_ACK_EN: Piggyback CF-ACK enable
1107 * REMOTE_MFB: remote MCS feedback
1108 * REMOTE_MFS: remote MCS feedback sequence number
1109 */
1110#define TX_LINK_CFG 0x1350
1111#define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
1112#define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
1113#define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
1114#define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
1115#define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
1116#define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
1117#define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
1118#define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
1119
1120/*
1121 * HT_FBK_CFG0:
1122 */
1123#define HT_FBK_CFG0 0x1354
1124#define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
1125#define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
1126#define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
1127#define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
1128#define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
1129#define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
1130#define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
1131#define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
1132
1133/*
1134 * HT_FBK_CFG1:
1135 */
1136#define HT_FBK_CFG1 0x1358
1137#define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
1138#define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
1139#define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
1140#define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
1141#define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
1142#define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
1143#define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
1144#define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
1145
1146/*
1147 * LG_FBK_CFG0:
1148 */
1149#define LG_FBK_CFG0 0x135c
1150#define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
1151#define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
1152#define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
1153#define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
1154#define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
1155#define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
1156#define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
1157#define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
1158
1159/*
1160 * LG_FBK_CFG1:
1161 */
1162#define LG_FBK_CFG1 0x1360
1163#define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
1164#define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
1165#define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
1166#define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
1167
1168/*
1169 * CCK_PROT_CFG: CCK Protection
1170 * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
1171 * PROTECT_CTRL: Protection control frame type for CCK TX
1172 * 0:none, 1:RTS/CTS, 2:CTS-to-self
Shiang Tu6f492b62011-02-20 13:56:54 +01001173 * PROTECT_NAV_SHORT: TXOP protection type for CCK TX with short NAV
1174 * PROTECT_NAV_LONG: TXOP protection type for CCK TX with long NAV
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001175 * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
1176 * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
1177 * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
1178 * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
1179 * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
1180 * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
1181 * RTS_TH_EN: RTS threshold enable on CCK TX
1182 */
1183#define CCK_PROT_CFG 0x1364
1184#define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1185#define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
Shiang Tu6f492b62011-02-20 13:56:54 +01001186#define CCK_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
1187#define CCK_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001188#define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1189#define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1190#define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1191#define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1192#define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1193#define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1194#define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1195
1196/*
1197 * OFDM_PROT_CFG: OFDM Protection
1198 */
1199#define OFDM_PROT_CFG 0x1368
1200#define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1201#define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
Shiang Tu6f492b62011-02-20 13:56:54 +01001202#define OFDM_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
1203#define OFDM_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001204#define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1205#define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1206#define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1207#define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1208#define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1209#define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1210#define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1211
1212/*
1213 * MM20_PROT_CFG: MM20 Protection
1214 */
1215#define MM20_PROT_CFG 0x136c
1216#define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1217#define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
Shiang Tu6f492b62011-02-20 13:56:54 +01001218#define MM20_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
1219#define MM20_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001220#define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1221#define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1222#define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1223#define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1224#define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1225#define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1226#define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1227
1228/*
1229 * MM40_PROT_CFG: MM40 Protection
1230 */
1231#define MM40_PROT_CFG 0x1370
1232#define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1233#define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
Shiang Tu6f492b62011-02-20 13:56:54 +01001234#define MM40_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
1235#define MM40_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001236#define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1237#define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1238#define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1239#define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1240#define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1241#define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1242#define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1243
1244/*
1245 * GF20_PROT_CFG: GF20 Protection
1246 */
1247#define GF20_PROT_CFG 0x1374
1248#define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1249#define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
Shiang Tu6f492b62011-02-20 13:56:54 +01001250#define GF20_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
1251#define GF20_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001252#define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1253#define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1254#define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1255#define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1256#define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1257#define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1258#define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1259
1260/*
1261 * GF40_PROT_CFG: GF40 Protection
1262 */
1263#define GF40_PROT_CFG 0x1378
1264#define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1265#define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
Shiang Tu6f492b62011-02-20 13:56:54 +01001266#define GF40_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
1267#define GF40_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001268#define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1269#define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1270#define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1271#define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1272#define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1273#define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1274#define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1275
1276/*
1277 * EXP_CTS_TIME:
1278 */
1279#define EXP_CTS_TIME 0x137c
1280
1281/*
1282 * EXP_ACK_TIME:
1283 */
1284#define EXP_ACK_TIME 0x1380
1285
1286/*
1287 * RX_FILTER_CFG: RX configuration register.
1288 */
1289#define RX_FILTER_CFG 0x1400
1290#define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
1291#define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
1292#define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
1293#define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
1294#define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
1295#define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
1296#define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
1297#define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
1298#define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
1299#define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
1300#define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
1301#define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
1302#define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
1303#define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
1304#define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
1305#define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
1306#define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
1307
1308/*
1309 * AUTO_RSP_CFG:
1310 * AUTORESPONDER: 0: disable, 1: enable
1311 * BAC_ACK_POLICY: 0:long, 1:short preamble
1312 * CTS_40_MMODE: Response CTS 40MHz duplicate mode
1313 * CTS_40_MREF: Response CTS 40MHz duplicate mode
1314 * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
1315 * DUAL_CTS_EN: Power bit value in control frame
1316 * ACK_CTS_PSM_BIT:Power bit value in control frame
1317 */
1318#define AUTO_RSP_CFG 0x1404
1319#define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
1320#define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
1321#define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
1322#define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
1323#define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
1324#define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
1325#define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
1326
1327/*
1328 * LEGACY_BASIC_RATE:
1329 */
1330#define LEGACY_BASIC_RATE 0x1408
1331
1332/*
1333 * HT_BASIC_RATE:
1334 */
1335#define HT_BASIC_RATE 0x140c
1336
1337/*
1338 * HT_CTRL_CFG:
1339 */
1340#define HT_CTRL_CFG 0x1410
1341
1342/*
1343 * SIFS_COST_CFG:
1344 */
1345#define SIFS_COST_CFG 0x1414
1346
1347/*
1348 * RX_PARSER_CFG:
1349 * Set NAV for all received frames
1350 */
1351#define RX_PARSER_CFG 0x1418
1352
1353/*
1354 * TX_SEC_CNT0:
1355 */
1356#define TX_SEC_CNT0 0x1500
1357
1358/*
1359 * RX_SEC_CNT0:
1360 */
1361#define RX_SEC_CNT0 0x1504
1362
1363/*
1364 * CCMP_FC_MUTE:
1365 */
1366#define CCMP_FC_MUTE 0x1508
1367
1368/*
1369 * TXOP_HLDR_ADDR0:
1370 */
1371#define TXOP_HLDR_ADDR0 0x1600
1372
1373/*
1374 * TXOP_HLDR_ADDR1:
1375 */
1376#define TXOP_HLDR_ADDR1 0x1604
1377
1378/*
1379 * TXOP_HLDR_ET:
1380 */
1381#define TXOP_HLDR_ET 0x1608
1382
1383/*
1384 * QOS_CFPOLL_RA_DW0:
1385 */
1386#define QOS_CFPOLL_RA_DW0 0x160c
1387
1388/*
1389 * QOS_CFPOLL_RA_DW1:
1390 */
1391#define QOS_CFPOLL_RA_DW1 0x1610
1392
1393/*
1394 * QOS_CFPOLL_QC:
1395 */
1396#define QOS_CFPOLL_QC 0x1614
1397
1398/*
1399 * RX_STA_CNT0: RX PLCP error count & RX CRC error count
1400 */
1401#define RX_STA_CNT0 0x1700
1402#define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
1403#define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
1404
1405/*
1406 * RX_STA_CNT1: RX False CCA count & RX LONG frame count
1407 */
1408#define RX_STA_CNT1 0x1704
1409#define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
1410#define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
1411
1412/*
1413 * RX_STA_CNT2:
1414 */
1415#define RX_STA_CNT2 0x1708
1416#define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
1417#define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
1418
1419/*
1420 * TX_STA_CNT0: TX Beacon count
1421 */
1422#define TX_STA_CNT0 0x170c
1423#define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
1424#define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
1425
1426/*
1427 * TX_STA_CNT1: TX tx count
1428 */
1429#define TX_STA_CNT1 0x1710
1430#define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
1431#define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
1432
1433/*
1434 * TX_STA_CNT2: TX tx count
1435 */
1436#define TX_STA_CNT2 0x1714
1437#define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
1438#define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
1439
1440/*
Helmut Schaa0856d9c2010-08-06 20:48:27 +02001441 * TX_STA_FIFO: TX Result for specific PID status fifo register.
1442 *
1443 * This register is implemented as FIFO with 16 entries in the HW. Each
1444 * register read fetches the next tx result. If the FIFO is full because
1445 * it wasn't read fast enough after the according interrupt (TX_FIFO_STATUS)
1446 * triggered, the hw seems to simply drop further tx results.
1447 *
1448 * VALID: 1: this tx result is valid
1449 * 0: no valid tx result -> driver should stop reading
1450 * PID_TYPE: The PID latched from the PID field in the TXWI, can be used
1451 * to match a frame with its tx result (even though the PID is
1452 * only 4 bits wide).
Ivo van Doornbc8a9792010-10-02 11:32:43 +02001453 * PID_QUEUE: Part of PID_TYPE, this is the queue index number (0-3)
1454 * PID_ENTRY: Part of PID_TYPE, this is the queue entry index number (1-3)
1455 * This identification number is calculated by ((idx % 3) + 1).
Helmut Schaa0856d9c2010-08-06 20:48:27 +02001456 * TX_SUCCESS: Indicates tx success (1) or failure (0)
1457 * TX_AGGRE: Indicates if the frame was part of an aggregate (1) or not (0)
1458 * TX_ACK_REQUIRED: Indicates if the frame needed to get ack'ed (1) or not (0)
1459 * WCID: The wireless client ID.
1460 * MCS: The tx rate used during the last transmission of this frame, be it
1461 * successful or not.
1462 * PHYMODE: The phymode used for the transmission.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001463 */
1464#define TX_STA_FIFO 0x1718
1465#define TX_STA_FIFO_VALID FIELD32(0x00000001)
1466#define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
Ivo van Doornbc8a9792010-10-02 11:32:43 +02001467#define TX_STA_FIFO_PID_QUEUE FIELD32(0x00000006)
1468#define TX_STA_FIFO_PID_ENTRY FIELD32(0x00000018)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001469#define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
1470#define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
1471#define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
1472#define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
1473#define TX_STA_FIFO_SUCCESS_RATE FIELD32(0xffff0000)
1474#define TX_STA_FIFO_MCS FIELD32(0x007f0000)
1475#define TX_STA_FIFO_PHYMODE FIELD32(0xc0000000)
1476
1477/*
1478 * TX_AGG_CNT: Debug counter
1479 */
1480#define TX_AGG_CNT 0x171c
1481#define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
1482#define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
1483
1484/*
1485 * TX_AGG_CNT0:
1486 */
1487#define TX_AGG_CNT0 0x1720
1488#define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
1489#define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
1490
1491/*
1492 * TX_AGG_CNT1:
1493 */
1494#define TX_AGG_CNT1 0x1724
1495#define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
1496#define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
1497
1498/*
1499 * TX_AGG_CNT2:
1500 */
1501#define TX_AGG_CNT2 0x1728
1502#define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
1503#define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
1504
1505/*
1506 * TX_AGG_CNT3:
1507 */
1508#define TX_AGG_CNT3 0x172c
1509#define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
1510#define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
1511
1512/*
1513 * TX_AGG_CNT4:
1514 */
1515#define TX_AGG_CNT4 0x1730
1516#define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
1517#define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
1518
1519/*
1520 * TX_AGG_CNT5:
1521 */
1522#define TX_AGG_CNT5 0x1734
1523#define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
1524#define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
1525
1526/*
1527 * TX_AGG_CNT6:
1528 */
1529#define TX_AGG_CNT6 0x1738
1530#define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
1531#define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
1532
1533/*
1534 * TX_AGG_CNT7:
1535 */
1536#define TX_AGG_CNT7 0x173c
1537#define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
1538#define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
1539
1540/*
1541 * MPDU_DENSITY_CNT:
1542 * TX_ZERO_DEL: TX zero length delimiter count
1543 * RX_ZERO_DEL: RX zero length delimiter count
1544 */
1545#define MPDU_DENSITY_CNT 0x1740
1546#define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
1547#define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
1548
1549/*
1550 * Security key table memory.
Helmut Schaa2a0cfeb2010-10-02 11:26:17 +02001551 *
1552 * The pairwise key table shares some memory with the beacon frame
1553 * buffers 6 and 7. That basically means that when beacon 6 & 7
1554 * are used we should only use the reduced pairwise key table which
1555 * has a maximum of 222 entries.
1556 *
1557 * ---------------------------------------------
1558 * |0x4000 | Pairwise Key | Reduced Pairwise |
1559 * | | Table | Key Table |
1560 * | | Size: 256 * 32 | Size: 222 * 32 |
1561 * |0x5BC0 | |-------------------
1562 * | | | Beacon 6 |
1563 * |0x5DC0 | |-------------------
1564 * | | | Beacon 7 |
1565 * |0x5FC0 | |-------------------
1566 * |0x5FFF | |
1567 * --------------------------
1568 *
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001569 * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
1570 * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
1571 * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
1572 * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
Bartlomiej Zolnierkiewicza4385212009-11-04 18:36:02 +01001573 * SHARED_KEY_TABLE_BASE: 32-byte * 16-entry
1574 * SHARED_KEY_MODE_BASE: 4-byte * 16-entry
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001575 */
1576#define MAC_WCID_BASE 0x1800
1577#define PAIRWISE_KEY_TABLE_BASE 0x4000
1578#define MAC_IVEIV_TABLE_BASE 0x6000
1579#define MAC_WCID_ATTRIBUTE_BASE 0x6800
1580#define SHARED_KEY_TABLE_BASE 0x6c00
1581#define SHARED_KEY_MODE_BASE 0x7000
1582
1583#define MAC_WCID_ENTRY(__idx) \
Mark Einonfd8dab92010-11-06 15:44:52 +01001584 (MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)))
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001585#define PAIRWISE_KEY_ENTRY(__idx) \
Mark Einonfd8dab92010-11-06 15:44:52 +01001586 (PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)))
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001587#define MAC_IVEIV_ENTRY(__idx) \
Mark Einonfd8dab92010-11-06 15:44:52 +01001588 (MAC_IVEIV_TABLE_BASE + ((__idx) * sizeof(struct mac_iveiv_entry)))
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001589#define MAC_WCID_ATTR_ENTRY(__idx) \
Mark Einonfd8dab92010-11-06 15:44:52 +01001590 (MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)))
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001591#define SHARED_KEY_ENTRY(__idx) \
Mark Einonfd8dab92010-11-06 15:44:52 +01001592 (SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)))
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001593#define SHARED_KEY_MODE_ENTRY(__idx) \
Mark Einonfd8dab92010-11-06 15:44:52 +01001594 (SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)))
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001595
1596struct mac_wcid_entry {
1597 u8 mac[6];
1598 u8 reserved[2];
Eric Dumazetba2d3582010-06-02 18:10:09 +00001599} __packed;
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001600
1601struct hw_key_entry {
1602 u8 key[16];
1603 u8 tx_mic[8];
1604 u8 rx_mic[8];
Eric Dumazetba2d3582010-06-02 18:10:09 +00001605} __packed;
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001606
1607struct mac_iveiv_entry {
1608 u8 iv[8];
Eric Dumazetba2d3582010-06-02 18:10:09 +00001609} __packed;
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001610
1611/*
1612 * MAC_WCID_ATTRIBUTE:
1613 */
1614#define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
1615#define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
1616#define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
1617#define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
Ivo van Doorne4a0ab32010-06-14 22:14:19 +02001618#define MAC_WCID_ATTRIBUTE_CIPHER_EXT FIELD32(0x00000400)
1619#define MAC_WCID_ATTRIBUTE_BSS_IDX_EXT FIELD32(0x00000800)
1620#define MAC_WCID_ATTRIBUTE_WAPI_MCBC FIELD32(0x00008000)
1621#define MAC_WCID_ATTRIBUTE_WAPI_KEY_IDX FIELD32(0xff000000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001622
1623/*
1624 * SHARED_KEY_MODE:
1625 */
1626#define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
1627#define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
1628#define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
1629#define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
1630#define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
1631#define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
1632#define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
1633#define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
1634
1635/*
1636 * HOST-MCU communication
1637 */
1638
1639/*
1640 * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
Jakub Kicinski09a33112012-02-22 21:58:57 +01001641 * CMD_TOKEN: Command id, 0xff disable status reporting.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001642 */
1643#define H2M_MAILBOX_CSR 0x7010
1644#define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
1645#define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
1646#define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
1647#define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
1648
1649/*
1650 * H2M_MAILBOX_CID:
Jakub Kicinski09a33112012-02-22 21:58:57 +01001651 * Free slots contain 0xff. MCU will store command's token to lowest free slot.
1652 * If all slots are occupied status will be dropped.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001653 */
1654#define H2M_MAILBOX_CID 0x7014
1655#define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
1656#define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
1657#define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
1658#define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
1659
1660/*
1661 * H2M_MAILBOX_STATUS:
Jakub Kicinski09a33112012-02-22 21:58:57 +01001662 * Command status will be saved to same slot as command id.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001663 */
1664#define H2M_MAILBOX_STATUS 0x701c
1665
1666/*
1667 * H2M_INT_SRC:
1668 */
1669#define H2M_INT_SRC 0x7024
1670
1671/*
1672 * H2M_BBP_AGENT:
1673 */
1674#define H2M_BBP_AGENT 0x7028
1675
1676/*
1677 * MCU_LEDCS: LED control for MCU Mailbox.
1678 */
1679#define MCU_LEDCS_LED_MODE FIELD8(0x1f)
1680#define MCU_LEDCS_POLARITY FIELD8(0x01)
1681
1682/*
1683 * HW_CS_CTS_BASE:
1684 * Carrier-sense CTS frame base address.
1685 * It's where mac stores carrier-sense frame for carrier-sense function.
1686 */
1687#define HW_CS_CTS_BASE 0x7700
1688
1689/*
1690 * HW_DFS_CTS_BASE:
Bartlomiej Zolnierkiewicza4385212009-11-04 18:36:02 +01001691 * DFS CTS frame base address. It's where mac stores CTS frame for DFS.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001692 */
1693#define HW_DFS_CTS_BASE 0x7780
1694
1695/*
1696 * TXRX control registers - base address 0x3000
1697 */
1698
1699/*
1700 * TXRX_CSR1:
1701 * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
1702 */
1703#define TXRX_CSR1 0x77d0
1704
1705/*
1706 * HW_DEBUG_SETTING_BASE:
1707 * since NULL frame won't be that long (256 byte)
1708 * We steal 16 tail bytes to save debugging settings
1709 */
1710#define HW_DEBUG_SETTING_BASE 0x77f0
1711#define HW_DEBUG_SETTING_BASE2 0x7770
1712
1713/*
1714 * HW_BEACON_BASE
1715 * In order to support maximum 8 MBSS and its maximum length
1716 * is 512 bytes for each beacon
1717 * Three section discontinue memory segments will be used.
1718 * 1. The original region for BCN 0~3
1719 * 2. Extract memory from FCE table for BCN 4~5
1720 * 3. Extract memory from Pair-wise key table for BCN 6~7
1721 * It occupied those memory of wcid 238~253 for BCN 6
Helmut Schaa2a0cfeb2010-10-02 11:26:17 +02001722 * and wcid 222~237 for BCN 7 (see Security key table memory
1723 * for more info).
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001724 *
1725 * IMPORTANT NOTE: Not sure why legacy driver does this,
1726 * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
1727 */
1728#define HW_BEACON_BASE0 0x7800
1729#define HW_BEACON_BASE1 0x7a00
1730#define HW_BEACON_BASE2 0x7c00
1731#define HW_BEACON_BASE3 0x7e00
1732#define HW_BEACON_BASE4 0x7200
1733#define HW_BEACON_BASE5 0x7400
1734#define HW_BEACON_BASE6 0x5dc0
1735#define HW_BEACON_BASE7 0x5bc0
1736
1737#define HW_BEACON_OFFSET(__index) \
Mark Einonfd8dab92010-11-06 15:44:52 +01001738 (((__index) < 4) ? (HW_BEACON_BASE0 + (__index * 0x0200)) : \
1739 (((__index) < 6) ? (HW_BEACON_BASE4 + ((__index - 4) * 0x0200)) : \
1740 (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))))
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001741
1742/*
1743 * BBP registers.
1744 * The wordsize of the BBP is 8 bits.
1745 */
1746
1747/*
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01001748 * BBP 1: TX Antenna & Power Control
1749 * POWER_CTRL:
1750 * 0 - normal,
1751 * 1 - drop tx power by 6dBm,
1752 * 2 - drop tx power by 12dBm,
1753 * 3 - increase tx power by 6dBm
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001754 */
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01001755#define BBP1_TX_POWER_CTRL FIELD8(0x07)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001756#define BBP1_TX_ANTENNA FIELD8(0x18)
1757
1758/*
1759 * BBP 3: RX Antenna
1760 */
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001761#define BBP3_RX_ADC FIELD8(0x03)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001762#define BBP3_RX_ANTENNA FIELD8(0x18)
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02001763#define BBP3_HT40_MINUS FIELD8(0x20)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001764
1765/*
1766 * BBP 4: Bandwidth
1767 */
1768#define BBP4_TX_BF FIELD8(0x01)
1769#define BBP4_BANDWIDTH FIELD8(0x18)
Gabor Juhosadde5882011-03-03 11:46:45 +01001770#define BBP4_MAC_IF_CTRL FIELD8(0x40)
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001771
1772/*
1773 * BBP 109
1774 */
Gabor Juhosadde5882011-03-03 11:46:45 +01001775#define BBP109_TX0_POWER FIELD8(0x0f)
1776#define BBP109_TX1_POWER FIELD8(0xf0)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001777
1778/*
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001779 * BBP 138: Unknown
1780 */
1781#define BBP138_RX_ADC1 FIELD8(0x02)
1782#define BBP138_RX_ADC2 FIELD8(0x04)
1783#define BBP138_TX_DAC1 FIELD8(0x20)
1784#define BBP138_TX_DAC2 FIELD8(0x40)
1785
1786/*
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001787 * BBP 152: Rx Ant
1788 */
Gabor Juhosadde5882011-03-03 11:46:45 +01001789#define BBP152_RX_DEFAULT_ANT FIELD8(0x80)
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001790
1791/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001792 * RFCSR registers
1793 * The wordsize of the RFCSR is 8 bits.
1794 */
1795
1796/*
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001797 * RFCSR 1:
1798 */
1799#define RFCSR1_RF_BLOCK_EN FIELD8(0x01)
Gabor Juhosadde5882011-03-03 11:46:45 +01001800#define RFCSR1_PLL_PD FIELD8(0x02)
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001801#define RFCSR1_RX0_PD FIELD8(0x04)
1802#define RFCSR1_TX0_PD FIELD8(0x08)
1803#define RFCSR1_RX1_PD FIELD8(0x10)
1804#define RFCSR1_TX1_PD FIELD8(0x20)
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001805#define RFCSR1_RX2_PD FIELD8(0x40)
1806#define RFCSR1_TX2_PD FIELD8(0x80)
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001807
1808/*
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001809 * RFCSR 2:
1810 */
Gabor Juhosadde5882011-03-03 11:46:45 +01001811#define RFCSR2_RESCAL_EN FIELD8(0x80)
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001812
1813/*
Stanislaw Gruszka7f4666a2012-01-30 16:17:56 +01001814 * RFCSR 3:
1815 */
1816#define RFCSR3_K FIELD8(0x0f)
Stanislaw Gruszka268bd852012-02-01 16:17:40 +01001817/* Bits [7-4] for RF3320 (RT3370/RT3390), on other chipsets reserved */
1818#define RFCSR3_PA1_BIAS_CCK FIELD8(0x70);
1819#define RFCSR3_PA2_CASCODE_BIAS_CCKK FIELD8(0x80);
Stanislaw Gruszka7f4666a2012-01-30 16:17:56 +01001820
1821/*
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001822 * FRCSR 5:
1823 */
1824#define RFCSR5_R1 FIELD8(0x0c)
1825
1826/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001827 * RFCSR 6:
1828 */
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001829#define RFCSR6_R1 FIELD8(0x03)
1830#define RFCSR6_R2 FIELD8(0x40)
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001831#define RFCSR6_TXDIV FIELD8(0x0c)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001832
1833/*
1834 * RFCSR 7:
1835 */
1836#define RFCSR7_RF_TUNING FIELD8(0x01)
Gertjan van Wingerde58b8ae12012-02-06 23:45:12 +01001837#define RFCSR7_BIT1 FIELD8(0x02)
1838#define RFCSR7_BIT2 FIELD8(0x04)
1839#define RFCSR7_BIT3 FIELD8(0x08)
1840#define RFCSR7_BIT4 FIELD8(0x10)
1841#define RFCSR7_BIT5 FIELD8(0x20)
1842#define RFCSR7_BITS67 FIELD8(0xc0)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001843
1844/*
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001845 * RFCSR 11:
1846 */
Gabor Juhosadde5882011-03-03 11:46:45 +01001847#define RFCSR11_R FIELD8(0x03)
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001848
1849/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001850 * RFCSR 12:
1851 */
1852#define RFCSR12_TX_POWER FIELD8(0x1f)
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001853#define RFCSR12_DR0 FIELD8(0xe0)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001854
1855/*
Helmut Schaa5a673962010-04-23 15:54:43 +02001856 * RFCSR 13:
1857 */
1858#define RFCSR13_TX_POWER FIELD8(0x1f)
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001859#define RFCSR13_DR0 FIELD8(0xe0)
Helmut Schaa5a673962010-04-23 15:54:43 +02001860
1861/*
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001862 * RFCSR 15:
1863 */
1864#define RFCSR15_TX_LO2_EN FIELD8(0x08)
1865
1866/*
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01001867 * RFCSR 16:
1868 */
1869#define RFCSR16_TXMIXER_GAIN FIELD8(0x07)
1870
1871/*
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001872 * RFCSR 17:
1873 */
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001874#define RFCSR17_TXMIXER_GAIN FIELD8(0x07)
1875#define RFCSR17_TX_LO1_EN FIELD8(0x08)
1876#define RFCSR17_R FIELD8(0x20)
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001877#define RFCSR17_CODE FIELD8(0x7f)
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001878
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001879/*
1880 * RFCSR 20:
1881 */
1882#define RFCSR20_RX_LO1_EN FIELD8(0x08)
1883
1884/*
1885 * RFCSR 21:
1886 */
1887#define RFCSR21_RX_LO2_EN FIELD8(0x08)
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001888
1889/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001890 * RFCSR 22:
1891 */
1892#define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
1893
1894/*
1895 * RFCSR 23:
1896 */
1897#define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
1898
1899/*
Stanislaw Gruszkaf1f12f92012-01-30 16:17:59 +01001900 * RFCSR 24:
1901 */
1902#define RFCSR24_TX_AGC_FC FIELD8(0x1f)
1903#define RFCSR24_TX_H20M FIELD8(0x20)
1904#define RFCSR24_TX_CALIB FIELD8(0x7f)
1905
1906/*
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001907 * RFCSR 27:
1908 */
1909#define RFCSR27_R1 FIELD8(0x03)
1910#define RFCSR27_R2 FIELD8(0x04)
1911#define RFCSR27_R3 FIELD8(0x30)
1912#define RFCSR27_R4 FIELD8(0x40)
1913
1914/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001915 * RFCSR 30:
1916 */
Gabor Juhosadde5882011-03-03 11:46:45 +01001917#define RFCSR30_TX_H20M FIELD8(0x02)
1918#define RFCSR30_RX_H20M FIELD8(0x04)
1919#define RFCSR30_RX_VCM FIELD8(0x18)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001920#define RFCSR30_RF_CALIBRATION FIELD8(0x80)
1921
1922/*
RA-Jay Hung80d184e2011-01-10 11:28:10 +01001923 * RFCSR 31:
1924 */
1925#define RFCSR31_RX_AGC_FC FIELD8(0x1f)
1926#define RFCSR31_RX_H20M FIELD8(0x20)
Stanislaw Gruszkaf1f12f92012-01-30 16:17:59 +01001927#define RFCSR31_RX_CALIB FIELD8(0x7f)
RA-Jay Hung80d184e2011-01-10 11:28:10 +01001928
1929/*
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001930 * RFCSR 38:
1931 */
Gabor Juhosadde5882011-03-03 11:46:45 +01001932#define RFCSR38_RX_LO1_EN FIELD8(0x20)
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001933
1934/*
1935 * RFCSR 39:
1936 */
Gabor Juhosadde5882011-03-03 11:46:45 +01001937#define RFCSR39_RX_LO2_EN FIELD8(0x80)
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001938
1939/*
1940 * RFCSR 49:
1941 */
Gabor Juhosadde5882011-03-03 11:46:45 +01001942#define RFCSR49_TX FIELD8(0x3f)
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001943
1944/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001945 * RF registers
1946 */
1947
1948/*
1949 * RF 2
1950 */
1951#define RF2_ANTENNA_RX2 FIELD32(0x00000040)
1952#define RF2_ANTENNA_TX1 FIELD32(0x00004000)
1953#define RF2_ANTENNA_RX1 FIELD32(0x00020000)
1954
1955/*
1956 * RF 3
1957 */
1958#define RF3_TXPOWER_G FIELD32(0x00003e00)
1959#define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
1960#define RF3_TXPOWER_A FIELD32(0x00003c00)
1961
1962/*
1963 * RF 4
1964 */
1965#define RF4_TXPOWER_G FIELD32(0x000007c0)
1966#define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
1967#define RF4_TXPOWER_A FIELD32(0x00000780)
1968#define RF4_FREQ_OFFSET FIELD32(0x001f8000)
1969#define RF4_HT40 FIELD32(0x00200000)
1970
1971/*
1972 * EEPROM content.
1973 * The wordsize of the EEPROM is 16 bits.
1974 */
1975
1976/*
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001977 * Chip ID
1978 */
Gabor Juhosadde5882011-03-03 11:46:45 +01001979#define EEPROM_CHIP_ID 0x0000
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001980
1981/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001982 * EEPROM Version
1983 */
1984#define EEPROM_VERSION 0x0001
1985#define EEPROM_VERSION_FAE FIELD16(0x00ff)
1986#define EEPROM_VERSION_VERSION FIELD16(0xff00)
1987
1988/*
1989 * HW MAC address.
1990 */
1991#define EEPROM_MAC_ADDR_0 0x0002
1992#define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
1993#define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
1994#define EEPROM_MAC_ADDR_1 0x0003
1995#define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
1996#define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
1997#define EEPROM_MAC_ADDR_2 0x0004
1998#define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
1999#define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
2000
2001/*
RA-Jay Hung38c8a562010-12-13 12:31:27 +01002002 * EEPROM NIC Configuration 0
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002003 * RXPATH: 1: 1R, 2: 2R, 3: 3R
RA-Jay Hung38c8a562010-12-13 12:31:27 +01002004 * TXPATH: 1: 1T, 2: 2T, 3: 3T
2005 * RF_TYPE: RFIC type
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002006 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01002007#define EEPROM_NIC_CONF0 0x001a
2008#define EEPROM_NIC_CONF0_RXPATH FIELD16(0x000f)
2009#define EEPROM_NIC_CONF0_TXPATH FIELD16(0x00f0)
2010#define EEPROM_NIC_CONF0_RF_TYPE FIELD16(0x0f00)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002011
2012/*
RA-Jay Hung38c8a562010-12-13 12:31:27 +01002013 * EEPROM NIC Configuration 1
2014 * HW_RADIO: 0: disable, 1: enable
2015 * EXTERNAL_TX_ALC: 0: disable, 1: enable
2016 * EXTERNAL_LNA_2G: 0: disable, 1: enable
2017 * EXTERNAL_LNA_5G: 0: disable, 1: enable
2018 * CARDBUS_ACCEL: 0: enable, 1: disable
2019 * BW40M_SB_2G: 0: disable, 1: enable
2020 * BW40M_SB_5G: 0: disable, 1: enable
2021 * WPS_PBC: 0: disable, 1: enable
2022 * BW40M_2G: 0: enable, 1: disable
2023 * BW40M_5G: 0: enable, 1: disable
2024 * BROADBAND_EXT_LNA: 0: disable, 1: enable
2025 * ANT_DIVERSITY: 00: Disable, 01: Diversity,
2026 * 10: Main antenna, 11: Aux antenna
2027 * INTERNAL_TX_ALC: 0: disable, 1: enable
2028 * BT_COEXIST: 0: disable, 1: enable
2029 * DAC_TEST: 0: disable, 1: enable
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002030 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01002031#define EEPROM_NIC_CONF1 0x001b
2032#define EEPROM_NIC_CONF1_HW_RADIO FIELD16(0x0001)
2033#define EEPROM_NIC_CONF1_EXTERNAL_TX_ALC FIELD16(0x0002)
2034#define EEPROM_NIC_CONF1_EXTERNAL_LNA_2G FIELD16(0x0004)
2035#define EEPROM_NIC_CONF1_EXTERNAL_LNA_5G FIELD16(0x0008)
2036#define EEPROM_NIC_CONF1_CARDBUS_ACCEL FIELD16(0x0010)
2037#define EEPROM_NIC_CONF1_BW40M_SB_2G FIELD16(0x0020)
2038#define EEPROM_NIC_CONF1_BW40M_SB_5G FIELD16(0x0040)
2039#define EEPROM_NIC_CONF1_WPS_PBC FIELD16(0x0080)
2040#define EEPROM_NIC_CONF1_BW40M_2G FIELD16(0x0100)
2041#define EEPROM_NIC_CONF1_BW40M_5G FIELD16(0x0200)
2042#define EEPROM_NIC_CONF1_BROADBAND_EXT_LNA FIELD16(0x400)
2043#define EEPROM_NIC_CONF1_ANT_DIVERSITY FIELD16(0x1800)
2044#define EEPROM_NIC_CONF1_INTERNAL_TX_ALC FIELD16(0x2000)
2045#define EEPROM_NIC_CONF1_BT_COEXIST FIELD16(0x4000)
2046#define EEPROM_NIC_CONF1_DAC_TEST FIELD16(0x8000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002047
2048/*
2049 * EEPROM frequency
2050 */
2051#define EEPROM_FREQ 0x001d
2052#define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
2053#define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
2054#define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
2055
2056/*
2057 * EEPROM LED
2058 * POLARITY_RDY_G: Polarity RDY_G setting.
2059 * POLARITY_RDY_A: Polarity RDY_A setting.
2060 * POLARITY_ACT: Polarity ACT setting.
2061 * POLARITY_GPIO_0: Polarity GPIO0 setting.
2062 * POLARITY_GPIO_1: Polarity GPIO1 setting.
2063 * POLARITY_GPIO_2: Polarity GPIO2 setting.
2064 * POLARITY_GPIO_3: Polarity GPIO3 setting.
2065 * POLARITY_GPIO_4: Polarity GPIO4 setting.
2066 * LED_MODE: Led mode.
2067 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01002068#define EEPROM_LED_AG_CONF 0x001e
2069#define EEPROM_LED_ACT_CONF 0x001f
2070#define EEPROM_LED_POLARITY 0x0020
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002071#define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
2072#define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
2073#define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
2074#define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
2075#define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
2076#define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
2077#define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
2078#define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
2079#define EEPROM_LED_LED_MODE FIELD16(0x1f00)
2080
2081/*
RA-Jay Hung38c8a562010-12-13 12:31:27 +01002082 * EEPROM NIC Configuration 2
2083 * RX_STREAM: 0: Reserved, 1: 1 Stream, 2: 2 Stream
2084 * TX_STREAM: 0: Reserved, 1: 1 Stream, 2: 2 Stream
2085 * CRYSTAL: 00: Reserved, 01: One crystal, 10: Two crystal, 11: Reserved
2086 */
2087#define EEPROM_NIC_CONF2 0x0021
2088#define EEPROM_NIC_CONF2_RX_STREAM FIELD16(0x000f)
2089#define EEPROM_NIC_CONF2_TX_STREAM FIELD16(0x00f0)
2090#define EEPROM_NIC_CONF2_CRYSTAL FIELD16(0x0600)
2091
2092/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002093 * EEPROM LNA
2094 */
2095#define EEPROM_LNA 0x0022
2096#define EEPROM_LNA_BG FIELD16(0x00ff)
2097#define EEPROM_LNA_A0 FIELD16(0xff00)
2098
2099/*
2100 * EEPROM RSSI BG offset
2101 */
2102#define EEPROM_RSSI_BG 0x0023
2103#define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
2104#define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
2105
2106/*
2107 * EEPROM RSSI BG2 offset
2108 */
2109#define EEPROM_RSSI_BG2 0x0024
2110#define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
2111#define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
2112
2113/*
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02002114 * EEPROM TXMIXER GAIN BG offset (note overlaps with EEPROM RSSI BG2).
2115 */
2116#define EEPROM_TXMIXER_GAIN_BG 0x0024
2117#define EEPROM_TXMIXER_GAIN_BG_VAL FIELD16(0x0007)
2118
2119/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002120 * EEPROM RSSI A offset
2121 */
2122#define EEPROM_RSSI_A 0x0025
2123#define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
2124#define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
2125
2126/*
2127 * EEPROM RSSI A2 offset
2128 */
2129#define EEPROM_RSSI_A2 0x0026
2130#define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
2131#define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
2132
2133/*
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01002134 * EEPROM TXMIXER GAIN A offset (note overlaps with EEPROM RSSI A2).
2135 */
2136#define EEPROM_TXMIXER_GAIN_A 0x0026
2137#define EEPROM_TXMIXER_GAIN_A_VAL FIELD16(0x0007)
2138
2139/*
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002140 * EEPROM EIRP Maximum TX power values(unit: dbm)
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02002141 */
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002142#define EEPROM_EIRP_MAX_TX_POWER 0x0027
2143#define EEPROM_EIRP_MAX_TX_POWER_2GHZ FIELD16(0x00ff)
2144#define EEPROM_EIRP_MAX_TX_POWER_5GHZ FIELD16(0xff00)
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02002145
2146/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002147 * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
RA-Jay Hung38c8a562010-12-13 12:31:27 +01002148 * This is delta in 40MHZ.
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002149 * VALUE: Tx Power dalta value, MAX=4(unit: dbm)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002150 * TYPE: 1: Plus the delta value, 0: minus the delta value
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002151 * ENABLE: enable tx power compensation for 40BW
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002152 */
2153#define EEPROM_TXPOWER_DELTA 0x0028
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002154#define EEPROM_TXPOWER_DELTA_VALUE_2G FIELD16(0x003f)
2155#define EEPROM_TXPOWER_DELTA_TYPE_2G FIELD16(0x0040)
2156#define EEPROM_TXPOWER_DELTA_ENABLE_2G FIELD16(0x0080)
2157#define EEPROM_TXPOWER_DELTA_VALUE_5G FIELD16(0x3f00)
2158#define EEPROM_TXPOWER_DELTA_TYPE_5G FIELD16(0x4000)
2159#define EEPROM_TXPOWER_DELTA_ENABLE_5G FIELD16(0x8000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002160
2161/*
2162 * EEPROM TXPOWER 802.11BG
2163 */
2164#define EEPROM_TXPOWER_BG1 0x0029
2165#define EEPROM_TXPOWER_BG2 0x0030
2166#define EEPROM_TXPOWER_BG_SIZE 7
2167#define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
2168#define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
2169
2170/*
Helmut Schaa9e33a352011-03-28 13:33:40 +02002171 * EEPROM temperature compensation boundaries 802.11BG
2172 * MINUS4: If the actual TSSI is below this boundary, tx power needs to be
2173 * reduced by (agc_step * -4)
2174 * MINUS3: If the actual TSSI is below this boundary, tx power needs to be
2175 * reduced by (agc_step * -3)
2176 */
2177#define EEPROM_TSSI_BOUND_BG1 0x0037
2178#define EEPROM_TSSI_BOUND_BG1_MINUS4 FIELD16(0x00ff)
2179#define EEPROM_TSSI_BOUND_BG1_MINUS3 FIELD16(0xff00)
2180
2181/*
2182 * EEPROM temperature compensation boundaries 802.11BG
2183 * MINUS2: If the actual TSSI is below this boundary, tx power needs to be
2184 * reduced by (agc_step * -2)
2185 * MINUS1: If the actual TSSI is below this boundary, tx power needs to be
2186 * reduced by (agc_step * -1)
2187 */
2188#define EEPROM_TSSI_BOUND_BG2 0x0038
2189#define EEPROM_TSSI_BOUND_BG2_MINUS2 FIELD16(0x00ff)
2190#define EEPROM_TSSI_BOUND_BG2_MINUS1 FIELD16(0xff00)
2191
2192/*
2193 * EEPROM temperature compensation boundaries 802.11BG
2194 * REF: Reference TSSI value, no tx power changes needed
2195 * PLUS1: If the actual TSSI is above this boundary, tx power needs to be
2196 * increased by (agc_step * 1)
2197 */
2198#define EEPROM_TSSI_BOUND_BG3 0x0039
2199#define EEPROM_TSSI_BOUND_BG3_REF FIELD16(0x00ff)
2200#define EEPROM_TSSI_BOUND_BG3_PLUS1 FIELD16(0xff00)
2201
2202/*
2203 * EEPROM temperature compensation boundaries 802.11BG
2204 * PLUS2: If the actual TSSI is above this boundary, tx power needs to be
2205 * increased by (agc_step * 2)
2206 * PLUS3: If the actual TSSI is above this boundary, tx power needs to be
2207 * increased by (agc_step * 3)
2208 */
2209#define EEPROM_TSSI_BOUND_BG4 0x003a
2210#define EEPROM_TSSI_BOUND_BG4_PLUS2 FIELD16(0x00ff)
2211#define EEPROM_TSSI_BOUND_BG4_PLUS3 FIELD16(0xff00)
2212
2213/*
2214 * EEPROM temperature compensation boundaries 802.11BG
2215 * PLUS4: If the actual TSSI is above this boundary, tx power needs to be
2216 * increased by (agc_step * 4)
2217 * AGC_STEP: Temperature compensation step.
2218 */
2219#define EEPROM_TSSI_BOUND_BG5 0x003b
2220#define EEPROM_TSSI_BOUND_BG5_PLUS4 FIELD16(0x00ff)
2221#define EEPROM_TSSI_BOUND_BG5_AGC_STEP FIELD16(0xff00)
2222
2223/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002224 * EEPROM TXPOWER 802.11A
2225 */
2226#define EEPROM_TXPOWER_A1 0x003c
2227#define EEPROM_TXPOWER_A2 0x0053
2228#define EEPROM_TXPOWER_A_SIZE 6
2229#define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
2230#define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
2231
2232/*
Helmut Schaa9e33a352011-03-28 13:33:40 +02002233 * EEPROM temperature compensation boundaries 802.11A
2234 * MINUS4: If the actual TSSI is below this boundary, tx power needs to be
2235 * reduced by (agc_step * -4)
2236 * MINUS3: If the actual TSSI is below this boundary, tx power needs to be
2237 * reduced by (agc_step * -3)
2238 */
2239#define EEPROM_TSSI_BOUND_A1 0x006a
2240#define EEPROM_TSSI_BOUND_A1_MINUS4 FIELD16(0x00ff)
2241#define EEPROM_TSSI_BOUND_A1_MINUS3 FIELD16(0xff00)
2242
2243/*
2244 * EEPROM temperature compensation boundaries 802.11A
2245 * MINUS2: If the actual TSSI is below this boundary, tx power needs to be
2246 * reduced by (agc_step * -2)
2247 * MINUS1: If the actual TSSI is below this boundary, tx power needs to be
2248 * reduced by (agc_step * -1)
2249 */
2250#define EEPROM_TSSI_BOUND_A2 0x006b
2251#define EEPROM_TSSI_BOUND_A2_MINUS2 FIELD16(0x00ff)
2252#define EEPROM_TSSI_BOUND_A2_MINUS1 FIELD16(0xff00)
2253
2254/*
2255 * EEPROM temperature compensation boundaries 802.11A
2256 * REF: Reference TSSI value, no tx power changes needed
2257 * PLUS1: If the actual TSSI is above this boundary, tx power needs to be
2258 * increased by (agc_step * 1)
2259 */
2260#define EEPROM_TSSI_BOUND_A3 0x006c
2261#define EEPROM_TSSI_BOUND_A3_REF FIELD16(0x00ff)
2262#define EEPROM_TSSI_BOUND_A3_PLUS1 FIELD16(0xff00)
2263
2264/*
2265 * EEPROM temperature compensation boundaries 802.11A
2266 * PLUS2: If the actual TSSI is above this boundary, tx power needs to be
2267 * increased by (agc_step * 2)
2268 * PLUS3: If the actual TSSI is above this boundary, tx power needs to be
2269 * increased by (agc_step * 3)
2270 */
2271#define EEPROM_TSSI_BOUND_A4 0x006d
2272#define EEPROM_TSSI_BOUND_A4_PLUS2 FIELD16(0x00ff)
2273#define EEPROM_TSSI_BOUND_A4_PLUS3 FIELD16(0xff00)
2274
2275/*
2276 * EEPROM temperature compensation boundaries 802.11A
2277 * PLUS4: If the actual TSSI is above this boundary, tx power needs to be
2278 * increased by (agc_step * 4)
2279 * AGC_STEP: Temperature compensation step.
2280 */
2281#define EEPROM_TSSI_BOUND_A5 0x006e
2282#define EEPROM_TSSI_BOUND_A5_PLUS4 FIELD16(0x00ff)
2283#define EEPROM_TSSI_BOUND_A5_AGC_STEP FIELD16(0xff00)
2284
2285/*
Helmut Schaa5e846002010-07-11 12:23:09 +02002286 * EEPROM TXPOWER by rate: tx power per tx rate for HT20 mode
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002287 */
2288#define EEPROM_TXPOWER_BYRATE 0x006f
Helmut Schaa5e846002010-07-11 12:23:09 +02002289#define EEPROM_TXPOWER_BYRATE_SIZE 9
2290
2291#define EEPROM_TXPOWER_BYRATE_RATE0 FIELD16(0x000f)
2292#define EEPROM_TXPOWER_BYRATE_RATE1 FIELD16(0x00f0)
2293#define EEPROM_TXPOWER_BYRATE_RATE2 FIELD16(0x0f00)
2294#define EEPROM_TXPOWER_BYRATE_RATE3 FIELD16(0xf000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002295
2296/*
2297 * EEPROM BBP.
2298 */
2299#define EEPROM_BBP_START 0x0078
2300#define EEPROM_BBP_SIZE 16
2301#define EEPROM_BBP_VALUE FIELD16(0x00ff)
2302#define EEPROM_BBP_REG_ID FIELD16(0xff00)
2303
2304/*
2305 * MCU mailbox commands.
Jakub Kicinski09a33112012-02-22 21:58:57 +01002306 * MCU_SLEEP - go to power-save mode.
2307 * arg1: 1: save as much power as possible, 0: save less power.
2308 * status: 1: success, 2: already asleep,
2309 * 3: maybe MAC is busy so can't finish this task.
2310 * MCU_RADIO_OFF
2311 * arg0: 0: do power-saving, NOT turn off radio.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002312 */
2313#define MCU_SLEEP 0x30
2314#define MCU_WAKEUP 0x31
2315#define MCU_RADIO_OFF 0x35
2316#define MCU_CURRENT 0x36
2317#define MCU_LED 0x50
2318#define MCU_LED_STRENGTH 0x51
RA-Jay Hung38c8a562010-12-13 12:31:27 +01002319#define MCU_LED_AG_CONF 0x52
2320#define MCU_LED_ACT_CONF 0x53
2321#define MCU_LED_LED_POLARITY 0x54
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002322#define MCU_RADAR 0x60
2323#define MCU_BOOT_SIGNAL 0x72
RA-Jay Hungd96aa642011-02-20 13:54:52 +01002324#define MCU_ANT_SELECT 0X73
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002325#define MCU_BBP_SIGNAL 0x80
2326#define MCU_POWER_SAVE 0x83
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002327#define MCU_BAND_SELECT 0x91
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002328
2329/*
2330 * MCU mailbox tokens
2331 */
Jakub Kicinski09a33112012-02-22 21:58:57 +01002332#define TOKEN_SLEEP 1
2333#define TOKEN_RADIO_OFF 2
2334#define TOKEN_WAKEUP 3
2335
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002336
2337/*
2338 * DMA descriptor defines.
2339 */
Mark Einonfd8dab92010-11-06 15:44:52 +01002340#define TXWI_DESC_SIZE (4 * sizeof(__le32))
2341#define RXWI_DESC_SIZE (4 * sizeof(__le32))
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002342
2343/*
2344 * TX WI structure
2345 */
2346
2347/*
2348 * Word0
2349 * FRAG: 1 To inform TKIP engine this is a fragment.
2350 * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
2351 * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
Helmut Schaacb753b72010-10-02 11:29:59 +02002352 * BW: Channel bandwidth 0:20MHz, 1:40 MHz (for legacy rates this will
2353 * duplicate the frame to both channels).
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002354 * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
Helmut Schaa2035c0c2010-08-30 21:12:47 +02002355 * AMPDU: 1: this frame is eligible for AMPDU aggregation, the hw will
Helmut Schaa74ee3802010-10-02 11:33:42 +02002356 * aggregate consecutive frames with the same RA and QoS TID. If
2357 * a frame A with the same RA and QoS TID but AMPDU=0 is queued
2358 * directly after a frame B with AMPDU=1, frame A might still
2359 * get aggregated into the AMPDU started by frame B. So, setting
2360 * AMPDU to 0 does _not_ necessarily mean the frame is sent as
2361 * MPDU, it can still end up in an AMPDU if the previous frame
2362 * was tagged as AMPDU.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002363 */
2364#define TXWI_W0_FRAG FIELD32(0x00000001)
2365#define TXWI_W0_MIMO_PS FIELD32(0x00000002)
2366#define TXWI_W0_CF_ACK FIELD32(0x00000004)
2367#define TXWI_W0_TS FIELD32(0x00000008)
2368#define TXWI_W0_AMPDU FIELD32(0x00000010)
2369#define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
2370#define TXWI_W0_TX_OP FIELD32(0x00000300)
2371#define TXWI_W0_MCS FIELD32(0x007f0000)
2372#define TXWI_W0_BW FIELD32(0x00800000)
2373#define TXWI_W0_SHORT_GI FIELD32(0x01000000)
2374#define TXWI_W0_STBC FIELD32(0x06000000)
2375#define TXWI_W0_IFS FIELD32(0x08000000)
2376#define TXWI_W0_PHYMODE FIELD32(0xc0000000)
2377
2378/*
2379 * Word1
Helmut Schaa0856d9c2010-08-06 20:48:27 +02002380 * ACK: 0: No Ack needed, 1: Ack needed
2381 * NSEQ: 0: Don't assign hw sequence number, 1: Assign hw sequence number
2382 * BW_WIN_SIZE: BA windows size of the recipient
2383 * WIRELESS_CLI_ID: Client ID for WCID table access
2384 * MPDU_TOTAL_BYTE_COUNT: Length of 802.11 frame
2385 * PACKETID: Will be latched into the TX_STA_FIFO register once the according
Helmut Schaa2035c0c2010-08-30 21:12:47 +02002386 * frame was processed. If multiple frames are aggregated together
2387 * (AMPDU==1) the reported tx status will always contain the packet
2388 * id of the first frame. 0: Don't report tx status for this frame.
Ivo van Doornbc8a9792010-10-02 11:32:43 +02002389 * PACKETID_QUEUE: Part of PACKETID, This is the queue index (0-3)
2390 * PACKETID_ENTRY: Part of PACKETID, THis is the queue entry index (1-3)
2391 * This identification number is calculated by ((idx % 3) + 1).
2392 * The (+1) is required to prevent PACKETID to become 0.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002393 */
2394#define TXWI_W1_ACK FIELD32(0x00000001)
2395#define TXWI_W1_NSEQ FIELD32(0x00000002)
2396#define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
2397#define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
2398#define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
2399#define TXWI_W1_PACKETID FIELD32(0xf0000000)
Ivo van Doornbc8a9792010-10-02 11:32:43 +02002400#define TXWI_W1_PACKETID_QUEUE FIELD32(0x30000000)
2401#define TXWI_W1_PACKETID_ENTRY FIELD32(0xc0000000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002402
2403/*
2404 * Word2
2405 */
2406#define TXWI_W2_IV FIELD32(0xffffffff)
2407
2408/*
2409 * Word3
2410 */
2411#define TXWI_W3_EIV FIELD32(0xffffffff)
2412
2413/*
2414 * RX WI structure
2415 */
2416
2417/*
2418 * Word0
2419 */
2420#define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
2421#define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
2422#define RXWI_W0_BSSID FIELD32(0x00001c00)
2423#define RXWI_W0_UDF FIELD32(0x0000e000)
2424#define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
2425#define RXWI_W0_TID FIELD32(0xf0000000)
2426
2427/*
2428 * Word1
2429 */
2430#define RXWI_W1_FRAG FIELD32(0x0000000f)
2431#define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
2432#define RXWI_W1_MCS FIELD32(0x007f0000)
2433#define RXWI_W1_BW FIELD32(0x00800000)
2434#define RXWI_W1_SHORT_GI FIELD32(0x01000000)
2435#define RXWI_W1_STBC FIELD32(0x06000000)
2436#define RXWI_W1_PHYMODE FIELD32(0xc0000000)
2437
2438/*
2439 * Word2
2440 */
2441#define RXWI_W2_RSSI0 FIELD32(0x000000ff)
2442#define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
2443#define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
2444
2445/*
2446 * Word3
2447 */
2448#define RXWI_W3_SNR0 FIELD32(0x000000ff)
2449#define RXWI_W3_SNR1 FIELD32(0x0000ff00)
2450
2451/*
2452 * Macros for converting txpower from EEPROM to mac80211 value
2453 * and from mac80211 value to register value.
2454 */
2455#define MIN_G_TXPOWER 0
2456#define MIN_A_TXPOWER -7
2457#define MAX_G_TXPOWER 31
2458#define MAX_A_TXPOWER 15
2459#define DEFAULT_TXPOWER 5
2460
2461#define TXPOWER_G_FROM_DEV(__txpower) \
2462 ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
2463
2464#define TXPOWER_G_TO_DEV(__txpower) \
2465 clamp_t(char, __txpower, MIN_G_TXPOWER, MAX_G_TXPOWER)
2466
2467#define TXPOWER_A_FROM_DEV(__txpower) \
2468 ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
2469
2470#define TXPOWER_A_TO_DEV(__txpower) \
2471 clamp_t(char, __txpower, MIN_A_TXPOWER, MAX_A_TXPOWER)
2472
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002473/*
2474 * Board's maximun TX power limitation
2475 */
2476#define EIRP_MAX_TX_POWER_LIMIT 0x50
2477
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01002478/*
Helmut Schaa290d6082012-03-09 15:31:50 +01002479 * Number of TBTT intervals after which we have to adjust
2480 * the hw beacon timer.
2481 */
2482#define BCN_TBTT_OFFSET 64
2483
2484/*
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01002485 * RT2800 driver data structure
2486 */
2487struct rt2800_drv_data {
2488 u8 calibration_bw20;
2489 u8 calibration_bw40;
Gertjan van Wingerde5d137df2012-02-06 23:45:09 +01002490 u8 bbp25;
2491 u8 bbp26;
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01002492 u8 txmixer_gain_24g;
2493 u8 txmixer_gain_5g;
Helmut Schaa290d6082012-03-09 15:31:50 +01002494 unsigned int tbtt_tick;
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01002495};
2496
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002497#endif /* RT2800_H */