blob: 4b91cc18eef38f60afe3cff07957a93247b2363a [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080030#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010031#include "i915_trace.h"
32#include "intel_drv.h"
33
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000034/**
35 * DOC: Global GTT views
36 *
37 * Background and previous state
38 *
39 * Historically objects could exists (be bound) in global GTT space only as
40 * singular instances with a view representing all of the object's backing pages
41 * in a linear fashion. This view will be called a normal view.
42 *
43 * To support multiple views of the same object, where the number of mapped
44 * pages is not equal to the backing store, or where the layout of the pages
45 * is not linear, concept of a GGTT view was added.
46 *
47 * One example of an alternative view is a stereo display driven by a single
48 * image. In this case we would have a framebuffer looking like this
49 * (2x2 pages):
50 *
51 * 12
52 * 34
53 *
54 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
55 * rendering. In contrast, fed to the display engine would be an alternative
56 * view which could look something like this:
57 *
58 * 1212
59 * 3434
60 *
61 * In this example both the size and layout of pages in the alternative view is
62 * different from the normal view.
63 *
64 * Implementation and usage
65 *
66 * GGTT views are implemented using VMAs and are distinguished via enum
67 * i915_ggtt_view_type and struct i915_ggtt_view.
68 *
69 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020070 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
71 * renaming in large amounts of code. They take the struct i915_ggtt_view
72 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000073 *
74 * As a helper for callers which are only interested in the normal view,
75 * globally const i915_ggtt_view_normal singleton instance exists. All old core
76 * GEM API functions, the ones not taking the view parameter, are operating on,
77 * or with the normal GGTT view.
78 *
79 * Code wanting to add or use a new GGTT view needs to:
80 *
81 * 1. Add a new enum with a suitable name.
82 * 2. Extend the metadata in the i915_ggtt_view structure if required.
83 * 3. Add support to i915_get_vma_pages().
84 *
85 * New views are required to build a scatter-gather table from within the
86 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
87 * exists for the lifetime of an VMA.
88 *
89 * Core API is designed to have copy semantics which means that passed in
90 * struct i915_ggtt_view does not need to be persistent (left around after
91 * calling the core API functions).
92 *
93 */
94
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000095const struct i915_ggtt_view i915_ggtt_view_normal;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +020096const struct i915_ggtt_view i915_ggtt_view_rotated = {
97 .type = I915_GGTT_VIEW_ROTATED
98};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000099
Ville Syrjäläee0ce472014-04-09 13:28:01 +0300100static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv);
101static void chv_setup_private_ppat(struct drm_i915_private *dev_priv);
Ben Widawskya2319c02014-03-18 16:09:37 -0700102
Daniel Vettercfa7c862014-04-29 11:53:58 +0200103static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
104{
Chris Wilson1893a712014-09-19 11:56:27 +0100105 bool has_aliasing_ppgtt;
106 bool has_full_ppgtt;
107
108 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
109 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Chris Wilson1893a712014-09-19 11:56:27 +0100110
Yu Zhang71ba2d62015-02-10 19:05:54 +0800111 if (intel_vgpu_active(dev))
112 has_full_ppgtt = false; /* emulation is too hard */
113
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000114 /*
115 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
116 * execlists, the sole mechanism available to submit work.
117 */
118 if (INTEL_INFO(dev)->gen < 9 &&
119 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200120 return 0;
121
122 if (enable_ppgtt == 1)
123 return 1;
124
Chris Wilson1893a712014-09-19 11:56:27 +0100125 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200126 return 2;
127
Daniel Vetter93a25a92014-03-06 09:40:43 +0100128#ifdef CONFIG_INTEL_IOMMU
129 /* Disable ppgtt on SNB if VT-d is on. */
130 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
131 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200132 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100133 }
134#endif
135
Jesse Barnes62942ed2014-06-13 09:28:33 -0700136 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +0300137 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
138 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700139 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
140 return 0;
141 }
142
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000143 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
144 return 2;
145 else
146 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100147}
148
Ben Widawsky6f65e292013-12-06 14:10:56 -0800149static void ppgtt_bind_vma(struct i915_vma *vma,
150 enum i915_cache_level cache_level,
151 u32 flags);
152static void ppgtt_unbind_vma(struct i915_vma *vma);
153
Michel Thierry07749ef2015-03-16 16:00:54 +0000154static inline gen8_pte_t gen8_pte_encode(dma_addr_t addr,
155 enum i915_cache_level level,
156 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700157{
Michel Thierry07749ef2015-03-16 16:00:54 +0000158 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700159 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300160
161 switch (level) {
162 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800163 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300164 break;
165 case I915_CACHE_WT:
166 pte |= PPAT_DISPLAY_ELLC_INDEX;
167 break;
168 default:
169 pte |= PPAT_CACHED_INDEX;
170 break;
171 }
172
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700173 return pte;
174}
175
Michel Thierry07749ef2015-03-16 16:00:54 +0000176static inline gen8_pde_t gen8_pde_encode(struct drm_device *dev,
177 dma_addr_t addr,
178 enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800179{
Michel Thierry07749ef2015-03-16 16:00:54 +0000180 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800181 pde |= addr;
182 if (level != I915_CACHE_NONE)
183 pde |= PPAT_CACHED_PDE_INDEX;
184 else
185 pde |= PPAT_UNCACHED_INDEX;
186 return pde;
187}
188
Michel Thierry07749ef2015-03-16 16:00:54 +0000189static gen6_pte_t snb_pte_encode(dma_addr_t addr,
190 enum i915_cache_level level,
191 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700192{
Michel Thierry07749ef2015-03-16 16:00:54 +0000193 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700194 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700195
196 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100197 case I915_CACHE_L3_LLC:
198 case I915_CACHE_LLC:
199 pte |= GEN6_PTE_CACHE_LLC;
200 break;
201 case I915_CACHE_NONE:
202 pte |= GEN6_PTE_UNCACHED;
203 break;
204 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100205 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100206 }
207
208 return pte;
209}
210
Michel Thierry07749ef2015-03-16 16:00:54 +0000211static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
212 enum i915_cache_level level,
213 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100214{
Michel Thierry07749ef2015-03-16 16:00:54 +0000215 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100216 pte |= GEN6_PTE_ADDR_ENCODE(addr);
217
218 switch (level) {
219 case I915_CACHE_L3_LLC:
220 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700221 break;
222 case I915_CACHE_LLC:
223 pte |= GEN6_PTE_CACHE_LLC;
224 break;
225 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700226 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700227 break;
228 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100229 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700230 }
231
Ben Widawsky54d12522012-09-24 16:44:32 -0700232 return pte;
233}
234
Michel Thierry07749ef2015-03-16 16:00:54 +0000235static gen6_pte_t byt_pte_encode(dma_addr_t addr,
236 enum i915_cache_level level,
237 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700238{
Michel Thierry07749ef2015-03-16 16:00:54 +0000239 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700240 pte |= GEN6_PTE_ADDR_ENCODE(addr);
241
Akash Goel24f3a8c2014-06-17 10:59:42 +0530242 if (!(flags & PTE_READ_ONLY))
243 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700244
245 if (level != I915_CACHE_NONE)
246 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
247
248 return pte;
249}
250
Michel Thierry07749ef2015-03-16 16:00:54 +0000251static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
252 enum i915_cache_level level,
253 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700254{
Michel Thierry07749ef2015-03-16 16:00:54 +0000255 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700256 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700257
258 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700259 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700260
261 return pte;
262}
263
Michel Thierry07749ef2015-03-16 16:00:54 +0000264static gen6_pte_t iris_pte_encode(dma_addr_t addr,
265 enum i915_cache_level level,
266 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700267{
Michel Thierry07749ef2015-03-16 16:00:54 +0000268 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700269 pte |= HSW_PTE_ADDR_ENCODE(addr);
270
Chris Wilson651d7942013-08-08 14:41:10 +0100271 switch (level) {
272 case I915_CACHE_NONE:
273 break;
274 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000275 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100276 break;
277 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000278 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100279 break;
280 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700281
282 return pte;
283}
284
Ben Widawsky678d96f2015-03-16 16:00:56 +0000285#define i915_dma_unmap_single(px, dev) \
286 __i915_dma_unmap_single((px)->daddr, dev)
287
288static inline void __i915_dma_unmap_single(dma_addr_t daddr,
289 struct drm_device *dev)
290{
291 struct device *device = &dev->pdev->dev;
292
293 dma_unmap_page(device, daddr, 4096, PCI_DMA_BIDIRECTIONAL);
294}
295
296/**
297 * i915_dma_map_single() - Create a dma mapping for a page table/dir/etc.
298 * @px: Page table/dir/etc to get a DMA map for
299 * @dev: drm device
300 *
301 * Page table allocations are unified across all gens. They always require a
302 * single 4k allocation, as well as a DMA mapping. If we keep the structs
303 * symmetric here, the simple macro covers us for every page table type.
304 *
305 * Return: 0 if success.
306 */
307#define i915_dma_map_single(px, dev) \
308 i915_dma_map_page_single((px)->page, (dev), &(px)->daddr)
309
310static inline int i915_dma_map_page_single(struct page *page,
311 struct drm_device *dev,
312 dma_addr_t *daddr)
313{
314 struct device *device = &dev->pdev->dev;
315
316 *daddr = dma_map_page(device, page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
Michel Thierry1266cdb2015-03-24 17:06:33 +0000317 if (dma_mapping_error(device, *daddr))
318 return -ENOMEM;
319
320 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000321}
322
Michel Thierryec565b32015-04-08 12:13:23 +0100323static void unmap_and_free_pt(struct i915_page_table *pt,
Ben Widawsky678d96f2015-03-16 16:00:56 +0000324 struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000325{
326 if (WARN_ON(!pt->page))
327 return;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000328
329 i915_dma_unmap_single(pt, dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000330 __free_page(pt->page);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000331 kfree(pt->used_ptes);
Ben Widawsky06fda602015-02-24 16:22:36 +0000332 kfree(pt);
333}
334
Michel Thierry5a8e9942015-04-08 12:13:25 +0100335static void gen8_initialize_pt(struct i915_address_space *vm,
336 struct i915_page_table *pt)
337{
338 gen8_pte_t *pt_vaddr, scratch_pte;
339 int i;
340
341 pt_vaddr = kmap_atomic(pt->page);
342 scratch_pte = gen8_pte_encode(vm->scratch.addr,
343 I915_CACHE_LLC, true);
344
345 for (i = 0; i < GEN8_PTES; i++)
346 pt_vaddr[i] = scratch_pte;
347
348 if (!HAS_LLC(vm->dev))
349 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
350 kunmap_atomic(pt_vaddr);
351}
352
Michel Thierryec565b32015-04-08 12:13:23 +0100353static struct i915_page_table *alloc_pt_single(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000354{
Michel Thierryec565b32015-04-08 12:13:23 +0100355 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000356 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
357 GEN8_PTES : GEN6_PTES;
358 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000359
360 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
361 if (!pt)
362 return ERR_PTR(-ENOMEM);
363
Ben Widawsky678d96f2015-03-16 16:00:56 +0000364 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
365 GFP_KERNEL);
366
367 if (!pt->used_ptes)
368 goto fail_bitmap;
369
Michel Thierry4933d512015-03-24 15:46:22 +0000370 pt->page = alloc_page(GFP_KERNEL);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000371 if (!pt->page)
372 goto fail_page;
373
374 ret = i915_dma_map_single(pt, dev);
375 if (ret)
376 goto fail_dma;
Ben Widawsky06fda602015-02-24 16:22:36 +0000377
378 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000379
380fail_dma:
381 __free_page(pt->page);
382fail_page:
383 kfree(pt->used_ptes);
384fail_bitmap:
385 kfree(pt);
386
387 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000388}
389
390/**
391 * alloc_pt_range() - Allocate a multiple page tables
392 * @pd: The page directory which will have at least @count entries
393 * available to point to the allocated page tables.
394 * @pde: First page directory entry for which we are allocating.
395 * @count: Number of pages to allocate.
Michel Thierry719cd212015-02-26 11:28:13 +0000396 * @dev: DRM device.
Ben Widawsky06fda602015-02-24 16:22:36 +0000397 *
398 * Allocates multiple page table pages and sets the appropriate entries in the
399 * page table structure within the page directory. Function cleans up after
400 * itself on any failures.
401 *
402 * Return: 0 if allocation succeeded.
403 */
Michel Thierryec565b32015-04-08 12:13:23 +0100404static int alloc_pt_range(struct i915_page_directory *pd, uint16_t pde, size_t count,
Michel Thierry4933d512015-03-24 15:46:22 +0000405 struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000406{
407 int i, ret;
408
409 /* 512 is the max page tables per page_directory on any platform. */
Michel Thierry07749ef2015-03-16 16:00:54 +0000410 if (WARN_ON(pde + count > I915_PDES))
Ben Widawsky06fda602015-02-24 16:22:36 +0000411 return -EINVAL;
412
413 for (i = pde; i < pde + count; i++) {
Michel Thierryec565b32015-04-08 12:13:23 +0100414 struct i915_page_table *pt = alloc_pt_single(dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000415
416 if (IS_ERR(pt)) {
417 ret = PTR_ERR(pt);
418 goto err_out;
419 }
420 WARN(pd->page_table[i],
Dan Carpenter686135d2015-02-26 19:53:54 +0300421 "Leaking page directory entry %d (%p)\n",
Ben Widawsky06fda602015-02-24 16:22:36 +0000422 i, pd->page_table[i]);
423 pd->page_table[i] = pt;
424 }
425
426 return 0;
427
428err_out:
429 while (i-- > pde)
Michel Thierry06dc68d2015-02-24 16:22:37 +0000430 unmap_and_free_pt(pd->page_table[i], dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000431 return ret;
432}
433
Michel Thierryec565b32015-04-08 12:13:23 +0100434static void unmap_and_free_pd(struct i915_page_directory *pd)
Ben Widawsky06fda602015-02-24 16:22:36 +0000435{
436 if (pd->page) {
437 __free_page(pd->page);
438 kfree(pd);
439 }
440}
441
Michel Thierryec565b32015-04-08 12:13:23 +0100442static struct i915_page_directory *alloc_pd_single(void)
Ben Widawsky06fda602015-02-24 16:22:36 +0000443{
Michel Thierryec565b32015-04-08 12:13:23 +0100444 struct i915_page_directory *pd;
Ben Widawsky06fda602015-02-24 16:22:36 +0000445
446 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
447 if (!pd)
448 return ERR_PTR(-ENOMEM);
449
Michel Thierry5a8e9942015-04-08 12:13:25 +0100450 pd->page = alloc_page(GFP_KERNEL);
Ben Widawsky06fda602015-02-24 16:22:36 +0000451 if (!pd->page) {
452 kfree(pd);
453 return ERR_PTR(-ENOMEM);
454 }
455
456 return pd;
457}
458
Ben Widawsky94e409c2013-11-04 22:29:36 -0800459/* Broadwell Page Directory Pointer Descriptors */
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100460static int gen8_write_pdp(struct intel_engine_cs *ring,
461 unsigned entry,
462 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800463{
464 int ret;
465
466 BUG_ON(entry >= 4);
467
468 ret = intel_ring_begin(ring, 6);
469 if (ret)
470 return ret;
471
472 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
473 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100474 intel_ring_emit(ring, upper_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800475 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
476 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100477 intel_ring_emit(ring, lower_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800478 intel_ring_advance(ring);
479
480 return 0;
481}
482
Ben Widawskyeeb94882013-12-06 14:11:10 -0800483static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100484 struct intel_engine_cs *ring)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800485{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800486 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800487
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100488 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
489 struct i915_page_directory *pd = ppgtt->pdp.page_directory[i];
490 dma_addr_t pd_daddr = pd ? pd->daddr : ppgtt->scratch_pd->daddr;
491 /* The page directory might be NULL, but we need to clear out
492 * whatever the previous context might have used. */
493 ret = gen8_write_pdp(ring, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800494 if (ret)
495 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800496 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800497
Ben Widawskyeeb94882013-12-06 14:11:10 -0800498 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800499}
500
Ben Widawsky459108b2013-11-02 21:07:23 -0700501static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800502 uint64_t start,
503 uint64_t length,
Ben Widawsky459108b2013-11-02 21:07:23 -0700504 bool use_scratch)
505{
506 struct i915_hw_ppgtt *ppgtt =
507 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000508 gen8_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800509 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
510 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
511 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky782f1492014-02-20 11:50:33 -0800512 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700513 unsigned last_pte, i;
514
515 scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
516 I915_CACHE_LLC, use_scratch);
517
518 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100519 struct i915_page_directory *pd;
520 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000521 struct page *page_table;
522
523 if (WARN_ON(!ppgtt->pdp.page_directory[pdpe]))
524 continue;
525
526 pd = ppgtt->pdp.page_directory[pdpe];
527
528 if (WARN_ON(!pd->page_table[pde]))
529 continue;
530
531 pt = pd->page_table[pde];
532
533 if (WARN_ON(!pt->page))
534 continue;
535
536 page_table = pt->page;
Ben Widawsky459108b2013-11-02 21:07:23 -0700537
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800538 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000539 if (last_pte > GEN8_PTES)
540 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700541
542 pt_vaddr = kmap_atomic(page_table);
543
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800544 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700545 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800546 num_entries--;
547 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700548
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300549 if (!HAS_LLC(ppgtt->base.dev))
550 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky459108b2013-11-02 21:07:23 -0700551 kunmap_atomic(pt_vaddr);
552
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800553 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000554 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800555 pdpe++;
556 pde = 0;
557 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700558 }
559}
560
Ben Widawsky9df15b42013-11-02 21:07:24 -0700561static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
562 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800563 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530564 enum i915_cache_level cache_level, u32 unused)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700565{
566 struct i915_hw_ppgtt *ppgtt =
567 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000568 gen8_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800569 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
570 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
571 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700572 struct sg_page_iter sg_iter;
573
Chris Wilson6f1cc992013-12-31 15:50:31 +0000574 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700575
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800576 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Ben Widawsky76643602015-01-22 17:01:24 +0000577 if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800578 break;
579
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000580 if (pt_vaddr == NULL) {
Michel Thierryec565b32015-04-08 12:13:23 +0100581 struct i915_page_directory *pd = ppgtt->pdp.page_directory[pdpe];
582 struct i915_page_table *pt = pd->page_table[pde];
Ben Widawsky06fda602015-02-24 16:22:36 +0000583 struct page *page_table = pt->page;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000584
585 pt_vaddr = kmap_atomic(page_table);
586 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800587
588 pt_vaddr[pte] =
Chris Wilson6f1cc992013-12-31 15:50:31 +0000589 gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
590 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000591 if (++pte == GEN8_PTES) {
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300592 if (!HAS_LLC(ppgtt->base.dev))
593 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700594 kunmap_atomic(pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000595 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000596 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800597 pdpe++;
598 pde = 0;
599 }
600 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700601 }
602 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300603 if (pt_vaddr) {
604 if (!HAS_LLC(ppgtt->base.dev))
605 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000606 kunmap_atomic(pt_vaddr);
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300607 }
Ben Widawsky9df15b42013-11-02 21:07:24 -0700608}
609
Michel Thierry69876be2015-04-08 12:13:27 +0100610static void __gen8_do_map_pt(gen8_pde_t * const pde,
611 struct i915_page_table *pt,
612 struct drm_device *dev)
613{
614 gen8_pde_t entry =
615 gen8_pde_encode(dev, pt->daddr, I915_CACHE_LLC);
616 *pde = entry;
617}
618
619static void gen8_initialize_pd(struct i915_address_space *vm,
620 struct i915_page_directory *pd)
621{
622 struct i915_hw_ppgtt *ppgtt =
623 container_of(vm, struct i915_hw_ppgtt, base);
624 gen8_pde_t *page_directory;
625 struct i915_page_table *pt;
626 int i;
627
628 page_directory = kmap_atomic(pd->page);
629 pt = ppgtt->scratch_pt;
630 for (i = 0; i < I915_PDES; i++)
631 /* Map the PDE to the page table */
632 __gen8_do_map_pt(page_directory + i, pt, vm->dev);
633
634 if (!HAS_LLC(vm->dev))
635 drm_clflush_virt_range(page_directory, PAGE_SIZE);
636
637 kunmap_atomic(page_directory);
638}
639
Michel Thierryec565b32015-04-08 12:13:23 +0100640static void gen8_free_page_tables(struct i915_page_directory *pd, struct drm_device *dev)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800641{
642 int i;
643
Ben Widawsky06fda602015-02-24 16:22:36 +0000644 if (!pd->page)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800645 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800646
Michel Thierry07749ef2015-03-16 16:00:54 +0000647 for (i = 0; i < I915_PDES; i++) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000648 if (WARN_ON(!pd->page_table[i]))
649 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800650
Michel Thierry06dc68d2015-02-24 16:22:37 +0000651 unmap_and_free_pt(pd->page_table[i], dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000652 pd->page_table[i] = NULL;
653 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000654}
655
656static void gen8_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800657{
658 int i;
659
660 for (i = 0; i < ppgtt->num_pd_pages; i++) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000661 if (WARN_ON(!ppgtt->pdp.page_directory[i]))
662 continue;
663
Michel Thierry06dc68d2015-02-24 16:22:37 +0000664 gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000665 unmap_and_free_pd(ppgtt->pdp.page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800666 }
Michel Thierry69876be2015-04-08 12:13:27 +0100667
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100668 unmap_and_free_pd(ppgtt->scratch_pd);
Michel Thierry69876be2015-04-08 12:13:27 +0100669 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800670}
671
Ben Widawsky37aca442013-11-04 20:47:32 -0800672static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
673{
674 struct i915_hw_ppgtt *ppgtt =
675 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawsky37aca442013-11-04 20:47:32 -0800676
Ben Widawskyb45a6712014-02-12 14:28:44 -0800677 gen8_ppgtt_free(ppgtt);
Ben Widawsky37aca442013-11-04 20:47:32 -0800678}
679
Michel Thierry5441f0c2015-04-08 12:13:28 +0100680static int gen8_ppgtt_alloc_pagetabs(struct i915_page_directory *pd,
681 uint64_t start,
682 uint64_t length,
683 struct i915_address_space *vm)
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000684{
Michel Thierry5441f0c2015-04-08 12:13:28 +0100685 struct i915_page_table *unused;
686 uint64_t temp;
687 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000688
Michel Thierry5441f0c2015-04-08 12:13:28 +0100689 gen8_for_each_pde(unused, pd, start, length, temp, pde) {
690 WARN_ON(unused);
691 pd->page_table[pde] = alloc_pt_single(vm->dev);
692 if (IS_ERR(pd->page_table[pde]))
Ben Widawsky06fda602015-02-24 16:22:36 +0000693 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100694
695 gen8_initialize_pt(vm, pd->page_table[pde]);
696 }
697
698 /* XXX: Still alloc all page tables in systems with less than
699 * 4GB of memory. This won't be needed after a subsequent patch.
700 */
701 while (pde < I915_PDES) {
702 pd->page_table[pde] = alloc_pt_single(vm->dev);
703 if (IS_ERR(pd->page_table[pde]))
704 goto unwind_out;
705
706 gen8_initialize_pt(vm, pd->page_table[pde]);
707 pde++;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000708 }
709
710 return 0;
711
712unwind_out:
Michel Thierry5441f0c2015-04-08 12:13:28 +0100713 while (pde--)
714 unmap_and_free_pt(pd->page_table[pde], vm->dev);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000715
716 return -ENOMEM;
717}
718
Michel Thierry69876be2015-04-08 12:13:27 +0100719static int gen8_ppgtt_alloc_page_directories(struct i915_page_directory_pointer *pdp,
720 uint64_t start,
721 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800722{
Michel Thierry69876be2015-04-08 12:13:27 +0100723 struct i915_hw_ppgtt *ppgtt =
724 container_of(pdp, struct i915_hw_ppgtt, pdp);
725 struct i915_page_directory *unused;
726 uint64_t temp;
727 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800728
Michel Thierry69876be2015-04-08 12:13:27 +0100729 /* FIXME: PPGTT container_of won't work for 64b */
730 WARN_ON((start + length) > 0x800000000ULL);
731
732 gen8_for_each_pdpe(unused, pdp, start, length, temp, pdpe) {
733 WARN_ON(unused);
734 pdp->page_directory[pdpe] = alloc_pd_single();
735 if (IS_ERR(ppgtt->pdp.page_directory[pdpe]))
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000736 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +0100737
738 gen8_initialize_pd(&ppgtt->base,
739 ppgtt->pdp.page_directory[pdpe]);
740 ppgtt->num_pd_pages++;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000741 }
742
Michel Thierry69876be2015-04-08 12:13:27 +0100743 /* XXX: Still alloc all page directories in systems with less than
744 * 4GB of memory. This won't be needed after a subsequent patch.
745 */
746 while (ppgtt->num_pd_pages < GEN8_LEGACY_PDPES) {
747 ppgtt->pdp.page_directory[ppgtt->num_pd_pages] = alloc_pd_single();
748 if (IS_ERR(ppgtt->pdp.page_directory[ppgtt->num_pd_pages]))
749 goto unwind_out;
750
751 gen8_initialize_pd(&ppgtt->base,
752 ppgtt->pdp.page_directory[ppgtt->num_pd_pages]);
753 pdpe++;
754 ppgtt->num_pd_pages++;
755 }
756
Ben Widawsky76643602015-01-22 17:01:24 +0000757 BUG_ON(ppgtt->num_pd_pages > GEN8_LEGACY_PDPES);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800758
759 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000760
761unwind_out:
Michel Thierry69876be2015-04-08 12:13:27 +0100762 while (pdpe--) {
763 unmap_and_free_pd(ppgtt->pdp.page_directory[pdpe]);
764 ppgtt->num_pd_pages--;
765 }
766
767 WARN_ON(ppgtt->num_pd_pages);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000768
769 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800770}
771
772static int gen8_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt,
Michel Thierry5441f0c2015-04-08 12:13:28 +0100773 uint64_t start,
774 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800775{
Michel Thierry5441f0c2015-04-08 12:13:28 +0100776 struct i915_page_directory *pd;
777 uint64_t temp;
778 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800779 int ret;
780
Michel Thierry5441f0c2015-04-08 12:13:28 +0100781 ret = gen8_ppgtt_alloc_page_directories(&ppgtt->pdp, start, length);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800782 if (ret)
783 return ret;
784
Michel Thierry5441f0c2015-04-08 12:13:28 +0100785 gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
786 ret = gen8_ppgtt_alloc_pagetabs(pd, start, length,
787 &ppgtt->base);
788 if (ret)
789 goto err_out;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800790
Michel Thierry5441f0c2015-04-08 12:13:28 +0100791 ppgtt->num_pd_entries += I915_PDES;
792 }
793
794 /* XXX: We allocated all page directories in systems with less than
795 * 4GB of memory. So initalize page tables of all PDPs.
796 * This won't be needed after the next patch.
797 */
798 while (pdpe < GEN8_LEGACY_PDPES) {
799 ret = gen8_ppgtt_alloc_pagetabs(ppgtt->pdp.page_directory[pdpe], start, length,
800 &ppgtt->base);
801 if (ret)
802 goto err_out;
803
804 ppgtt->num_pd_entries += I915_PDES;
805 pdpe++;
806 }
807
808 WARN_ON(pdpe > ppgtt->num_pd_pages);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800809
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000810 return 0;
811
812err_out:
813 gen8_ppgtt_free(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800814 return ret;
815}
816
817static int gen8_ppgtt_setup_page_directories(struct i915_hw_ppgtt *ppgtt,
818 const int pd)
819{
820 dma_addr_t pd_addr;
821 int ret;
822
823 pd_addr = pci_map_page(ppgtt->base.dev->pdev,
Ben Widawsky06fda602015-02-24 16:22:36 +0000824 ppgtt->pdp.page_directory[pd]->page, 0,
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800825 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
826
827 ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pd_addr);
828 if (ret)
829 return ret;
830
Ben Widawsky06fda602015-02-24 16:22:36 +0000831 ppgtt->pdp.page_directory[pd]->daddr = pd_addr;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800832
833 return 0;
834}
835
836static int gen8_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt,
837 const int pd,
838 const int pt)
839{
840 dma_addr_t pt_addr;
Michel Thierryec565b32015-04-08 12:13:23 +0100841 struct i915_page_directory *pdir = ppgtt->pdp.page_directory[pd];
842 struct i915_page_table *ptab = pdir->page_table[pt];
Ben Widawsky7324cc02015-02-24 16:22:35 +0000843 struct page *p = ptab->page;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800844 int ret;
845
Michel Thierry5a8e9942015-04-08 12:13:25 +0100846 gen8_initialize_pt(&ppgtt->base, ptab);
847
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800848 pt_addr = pci_map_page(ppgtt->base.dev->pdev,
849 p, 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
850 ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pt_addr);
851 if (ret)
852 return ret;
853
Ben Widawsky7324cc02015-02-24 16:22:35 +0000854 ptab->daddr = pt_addr;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800855
856 return 0;
857}
858
Daniel Vettereb0b44a2015-03-18 14:47:59 +0100859/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800860 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
861 * with a net effect resembling a 2-level page table in normal x86 terms. Each
862 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
863 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -0800864 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800865 * FIXME: split allocation into smaller pieces. For now we only ever do this
866 * once, but with full PPGTT, the multiple contiguous allocations will be bad.
Ben Widawsky37aca442013-11-04 20:47:32 -0800867 * TODO: Do something with the size parameter
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800868 */
Ben Widawsky37aca442013-11-04 20:47:32 -0800869static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
870{
Ben Widawsky37aca442013-11-04 20:47:32 -0800871 const int max_pdp = DIV_ROUND_UP(size, 1 << 30);
Michel Thierry07749ef2015-03-16 16:00:54 +0000872 const int min_pt_pages = I915_PDES * max_pdp;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800873 int i, j, ret;
Ben Widawsky37aca442013-11-04 20:47:32 -0800874
875 if (size % (1<<30))
876 DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);
877
Michel Thierry69876be2015-04-08 12:13:27 +0100878 ppgtt->base.start = 0;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100879 ppgtt->base.total = size;
Michel Thierry69876be2015-04-08 12:13:27 +0100880
881 ppgtt->scratch_pt = alloc_pt_single(ppgtt->base.dev);
882 if (IS_ERR(ppgtt->scratch_pt))
883 return PTR_ERR(ppgtt->scratch_pt);
884
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100885 ppgtt->scratch_pd = alloc_pd_single();
886 if (IS_ERR(ppgtt->scratch_pd))
887 return PTR_ERR(ppgtt->scratch_pd);
888
Michel Thierry69876be2015-04-08 12:13:27 +0100889 gen8_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100890 gen8_initialize_pd(&ppgtt->base, ppgtt->scratch_pd);
Michel Thierry69876be2015-04-08 12:13:27 +0100891
Michel Thierry5441f0c2015-04-08 12:13:28 +0100892 /* 1. Do all our allocations for page directories and page tables. */
893 ret = gen8_ppgtt_alloc(ppgtt, ppgtt->base.start, ppgtt->base.total);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100894 if (ret) {
895 unmap_and_free_pd(ppgtt->scratch_pd);
896 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800897 return ret;
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100898 }
Ben Widawsky37aca442013-11-04 20:47:32 -0800899
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800900 /*
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800901 * 2. Create DMA mappings for the page directories and page tables.
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800902 */
Mika Kuoppala29343682015-03-04 14:55:17 +0200903 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800904 ret = gen8_ppgtt_setup_page_directories(ppgtt, i);
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800905 if (ret)
906 goto bail;
907
Michel Thierry07749ef2015-03-16 16:00:54 +0000908 for (j = 0; j < I915_PDES; j++) {
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800909 ret = gen8_ppgtt_setup_page_tables(ppgtt, i, j);
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800910 if (ret)
911 goto bail;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800912 }
913 }
914
915 /*
Michel Thierry69876be2015-04-08 12:13:27 +0100916 * 3. Map all the page directory entries to point to the page tables
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800917 * we've allocated.
918 *
919 * For now, the PPGTT helper functions all require that the PDEs are
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800920 * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800921 * will never need to touch the PDEs again.
922 */
Mika Kuoppala29343682015-03-04 14:55:17 +0200923 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
Michel Thierryec565b32015-04-08 12:13:23 +0100924 struct i915_page_directory *pd = ppgtt->pdp.page_directory[i];
Michel Thierry07749ef2015-03-16 16:00:54 +0000925 gen8_pde_t *pd_vaddr;
Ben Widawsky06fda602015-02-24 16:22:36 +0000926 pd_vaddr = kmap_atomic(ppgtt->pdp.page_directory[i]->page);
Michel Thierry07749ef2015-03-16 16:00:54 +0000927 for (j = 0; j < I915_PDES; j++) {
Michel Thierryec565b32015-04-08 12:13:23 +0100928 struct i915_page_table *pt = pd->page_table[j];
Ben Widawsky06fda602015-02-24 16:22:36 +0000929 dma_addr_t addr = pt->daddr;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800930 pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
931 I915_CACHE_LLC);
932 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300933 if (!HAS_LLC(ppgtt->base.dev))
934 drm_clflush_virt_range(pd_vaddr, PAGE_SIZE);
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800935 kunmap_atomic(pd_vaddr);
936 }
937
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800938 ppgtt->switch_mm = gen8_mm_switch;
939 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
940 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
941 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Mika Kuoppala29343682015-03-04 14:55:17 +0200942
943 /* Set all ptes to a valid scratch page. Also above requested space */
944 ppgtt->base.clear_range(&ppgtt->base, 0,
Michel Thierry07749ef2015-03-16 16:00:54 +0000945 ppgtt->num_pd_pages * GEN8_PTES * PAGE_SIZE,
Mika Kuoppala29343682015-03-04 14:55:17 +0200946 true);
Ben Widawsky459108b2013-11-02 21:07:23 -0700947
Ben Widawsky37aca442013-11-04 20:47:32 -0800948 DRM_DEBUG_DRIVER("Allocated %d pages for page directories (%d wasted)\n",
949 ppgtt->num_pd_pages, ppgtt->num_pd_pages - max_pdp);
950 DRM_DEBUG_DRIVER("Allocated %d pages for page tables (%lld wasted)\n",
Ben Widawsky5abbcca2014-02-21 13:06:34 -0800951 ppgtt->num_pd_entries,
952 (ppgtt->num_pd_entries - min_pt_pages) + size % (1<<30));
Ben Widawsky28cf5412013-11-02 21:07:26 -0700953 return 0;
Ben Widawsky37aca442013-11-04 20:47:32 -0800954
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800955bail:
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800956 gen8_ppgtt_free(ppgtt);
Ben Widawsky37aca442013-11-04 20:47:32 -0800957 return ret;
958}
959
Ben Widawsky87d60b62013-12-06 14:11:29 -0800960static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
961{
962 struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
963 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry07749ef2015-03-16 16:00:54 +0000964 gen6_pte_t __iomem *pd_addr;
965 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800966 uint32_t pd_entry;
967 int pte, pde;
968
Akash Goel24f3a8c2014-06-17 10:59:42 +0530969 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800970
Michel Thierry07749ef2015-03-16 16:00:54 +0000971 pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
972 ppgtt->pd.pd_offset / sizeof(gen6_pte_t);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800973
974 seq_printf(m, " VM %p (pd_offset %x-%x):\n", vm,
Ben Widawsky7324cc02015-02-24 16:22:35 +0000975 ppgtt->pd.pd_offset,
976 ppgtt->pd.pd_offset + ppgtt->num_pd_entries);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800977 for (pde = 0; pde < ppgtt->num_pd_entries; pde++) {
978 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +0000979 gen6_pte_t *pt_vaddr;
Ben Widawsky06fda602015-02-24 16:22:36 +0000980 dma_addr_t pt_addr = ppgtt->pd.page_table[pde]->daddr;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800981 pd_entry = readl(pd_addr + pde);
982 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
983
984 if (pd_entry != expected)
985 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
986 pde,
987 pd_entry,
988 expected);
989 seq_printf(m, "\tPDE: %x\n", pd_entry);
990
Ben Widawsky06fda602015-02-24 16:22:36 +0000991 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[pde]->page);
Michel Thierry07749ef2015-03-16 16:00:54 +0000992 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -0800993 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +0000994 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -0800995 (pte * PAGE_SIZE);
996 int i;
997 bool found = false;
998 for (i = 0; i < 4; i++)
999 if (pt_vaddr[pte + i] != scratch_pte)
1000 found = true;
1001 if (!found)
1002 continue;
1003
1004 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1005 for (i = 0; i < 4; i++) {
1006 if (pt_vaddr[pte + i] != scratch_pte)
1007 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1008 else
1009 seq_puts(m, " SCRATCH ");
1010 }
1011 seq_puts(m, "\n");
1012 }
1013 kunmap_atomic(pt_vaddr);
1014 }
1015}
1016
Ben Widawsky678d96f2015-03-16 16:00:56 +00001017/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001018static void gen6_write_pde(struct i915_page_directory *pd,
1019 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001020{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001021 /* Caller needs to make sure the write completes if necessary */
1022 struct i915_hw_ppgtt *ppgtt =
1023 container_of(pd, struct i915_hw_ppgtt, pd);
1024 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001025
Ben Widawsky678d96f2015-03-16 16:00:56 +00001026 pd_entry = GEN6_PDE_ADDR_ENCODE(pt->daddr);
1027 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001028
Ben Widawsky678d96f2015-03-16 16:00:56 +00001029 writel(pd_entry, ppgtt->pd_addr + pde);
1030}
Ben Widawsky61973492013-04-08 18:43:54 -07001031
Ben Widawsky678d96f2015-03-16 16:00:56 +00001032/* Write all the page tables found in the ppgtt structure to incrementing page
1033 * directories. */
1034static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001035 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001036 uint32_t start, uint32_t length)
1037{
Michel Thierryec565b32015-04-08 12:13:23 +01001038 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001039 uint32_t pde, temp;
1040
1041 gen6_for_each_pde(pt, pd, start, length, temp, pde)
1042 gen6_write_pde(pd, pde, pt);
1043
1044 /* Make sure write is complete before other code can use this page
1045 * table. Also require for WC mapped PTEs */
1046 readl(dev_priv->gtt.gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001047}
1048
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001049static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001050{
Ben Widawsky7324cc02015-02-24 16:22:35 +00001051 BUG_ON(ppgtt->pd.pd_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001052
Ben Widawsky7324cc02015-02-24 16:22:35 +00001053 return (ppgtt->pd.pd_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001054}
Ben Widawsky61973492013-04-08 18:43:54 -07001055
Ben Widawsky90252e52013-12-06 14:11:12 -08001056static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +01001057 struct intel_engine_cs *ring)
Ben Widawsky90252e52013-12-06 14:11:12 -08001058{
Ben Widawsky90252e52013-12-06 14:11:12 -08001059 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001060
Ben Widawsky90252e52013-12-06 14:11:12 -08001061 /* NB: TLBs must be flushed and invalidated before a switch */
1062 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1063 if (ret)
1064 return ret;
1065
1066 ret = intel_ring_begin(ring, 6);
1067 if (ret)
1068 return ret;
1069
1070 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1071 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1072 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1073 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1074 intel_ring_emit(ring, get_pd_offset(ppgtt));
1075 intel_ring_emit(ring, MI_NOOP);
1076 intel_ring_advance(ring);
1077
1078 return 0;
1079}
1080
Yu Zhang71ba2d62015-02-10 19:05:54 +08001081static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
1082 struct intel_engine_cs *ring)
1083{
1084 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1085
1086 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1087 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1088 return 0;
1089}
1090
Ben Widawsky48a10382013-12-06 14:11:11 -08001091static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +01001092 struct intel_engine_cs *ring)
Ben Widawsky48a10382013-12-06 14:11:11 -08001093{
Ben Widawsky48a10382013-12-06 14:11:11 -08001094 int ret;
1095
Ben Widawsky48a10382013-12-06 14:11:11 -08001096 /* NB: TLBs must be flushed and invalidated before a switch */
1097 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1098 if (ret)
1099 return ret;
1100
1101 ret = intel_ring_begin(ring, 6);
1102 if (ret)
1103 return ret;
1104
1105 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1106 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1107 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1108 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1109 intel_ring_emit(ring, get_pd_offset(ppgtt));
1110 intel_ring_emit(ring, MI_NOOP);
1111 intel_ring_advance(ring);
1112
Ben Widawsky90252e52013-12-06 14:11:12 -08001113 /* XXX: RCS is the only one to auto invalidate the TLBs? */
1114 if (ring->id != RCS) {
1115 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1116 if (ret)
1117 return ret;
1118 }
1119
Ben Widawsky48a10382013-12-06 14:11:11 -08001120 return 0;
1121}
1122
Ben Widawskyeeb94882013-12-06 14:11:10 -08001123static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +01001124 struct intel_engine_cs *ring)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001125{
1126 struct drm_device *dev = ppgtt->base.dev;
1127 struct drm_i915_private *dev_priv = dev->dev_private;
1128
Ben Widawsky48a10382013-12-06 14:11:11 -08001129
Ben Widawskyeeb94882013-12-06 14:11:10 -08001130 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1131 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1132
1133 POSTING_READ(RING_PP_DIR_DCLV(ring));
1134
1135 return 0;
1136}
1137
Daniel Vetter82460d92014-08-06 20:19:53 +02001138static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001139{
Ben Widawskyeeb94882013-12-06 14:11:10 -08001140 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001141 struct intel_engine_cs *ring;
Daniel Vetter82460d92014-08-06 20:19:53 +02001142 int j;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001143
1144 for_each_ring(ring, dev_priv, j) {
1145 I915_WRITE(RING_MODE_GEN7(ring),
1146 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001147 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001148}
1149
Daniel Vetter82460d92014-08-06 20:19:53 +02001150static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001151{
Jani Nikula50227e12014-03-31 14:27:21 +03001152 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001153 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001154 uint32_t ecochk, ecobits;
1155 int i;
1156
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001157 ecobits = I915_READ(GAC_ECO_BITS);
1158 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1159
1160 ecochk = I915_READ(GAM_ECOCHK);
1161 if (IS_HASWELL(dev)) {
1162 ecochk |= ECOCHK_PPGTT_WB_HSW;
1163 } else {
1164 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1165 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1166 }
1167 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001168
Ben Widawsky61973492013-04-08 18:43:54 -07001169 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001170 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001171 I915_WRITE(RING_MODE_GEN7(ring),
1172 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001173 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001174}
1175
Daniel Vetter82460d92014-08-06 20:19:53 +02001176static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001177{
Jani Nikula50227e12014-03-31 14:27:21 +03001178 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001179 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001180
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001181 ecobits = I915_READ(GAC_ECO_BITS);
1182 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1183 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001184
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001185 gab_ctl = I915_READ(GAB_CTL);
1186 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001187
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001188 ecochk = I915_READ(GAM_ECOCHK);
1189 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001190
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001191 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001192}
1193
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001194/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001195static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001196 uint64_t start,
1197 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001198 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001199{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001200 struct i915_hw_ppgtt *ppgtt =
1201 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001202 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001203 unsigned first_entry = start >> PAGE_SHIFT;
1204 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001205 unsigned act_pt = first_entry / GEN6_PTES;
1206 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001207 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001208
Akash Goel24f3a8c2014-06-17 10:59:42 +05301209 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001210
Daniel Vetter7bddb012012-02-09 17:15:47 +01001211 while (num_entries) {
1212 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001213 if (last_pte > GEN6_PTES)
1214 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001215
Ben Widawsky06fda602015-02-24 16:22:36 +00001216 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001217
1218 for (i = first_pte; i < last_pte; i++)
1219 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001220
1221 kunmap_atomic(pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001222
Daniel Vetter7bddb012012-02-09 17:15:47 +01001223 num_entries -= last_pte - first_pte;
1224 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001225 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001226 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001227}
1228
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001229static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001230 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001231 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301232 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001233{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001234 struct i915_hw_ppgtt *ppgtt =
1235 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001236 gen6_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -08001237 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001238 unsigned act_pt = first_entry / GEN6_PTES;
1239 unsigned act_pte = first_entry % GEN6_PTES;
Imre Deak6e995e22013-02-18 19:28:04 +02001240 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001241
Chris Wilsoncc797142013-12-31 15:50:30 +00001242 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001243 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001244 if (pt_vaddr == NULL)
Ben Widawsky06fda602015-02-24 16:22:36 +00001245 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001246
Chris Wilsoncc797142013-12-31 15:50:30 +00001247 pt_vaddr[act_pte] =
1248 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +05301249 cache_level, true, flags);
1250
Michel Thierry07749ef2015-03-16 16:00:54 +00001251 if (++act_pte == GEN6_PTES) {
Imre Deak6e995e22013-02-18 19:28:04 +02001252 kunmap_atomic(pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001253 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001254 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001255 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001256 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001257 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001258 if (pt_vaddr)
1259 kunmap_atomic(pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001260}
1261
Ben Widawsky563222a2015-03-19 12:53:28 +00001262/* PDE TLBs are a pain invalidate pre GEN8. It requires a context reload. If we
1263 * are switching between contexts with the same LRCA, we also must do a force
1264 * restore.
1265 */
1266static inline void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
1267{
1268 /* If current vm != vm, */
1269 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
1270}
1271
Michel Thierry4933d512015-03-24 15:46:22 +00001272static void gen6_initialize_pt(struct i915_address_space *vm,
Michel Thierryec565b32015-04-08 12:13:23 +01001273 struct i915_page_table *pt)
Michel Thierry4933d512015-03-24 15:46:22 +00001274{
1275 gen6_pte_t *pt_vaddr, scratch_pte;
1276 int i;
1277
1278 WARN_ON(vm->scratch.addr == 0);
1279
1280 scratch_pte = vm->pte_encode(vm->scratch.addr,
1281 I915_CACHE_LLC, true, 0);
1282
1283 pt_vaddr = kmap_atomic(pt->page);
1284
1285 for (i = 0; i < GEN6_PTES; i++)
1286 pt_vaddr[i] = scratch_pte;
1287
1288 kunmap_atomic(pt_vaddr);
1289}
1290
Ben Widawsky678d96f2015-03-16 16:00:56 +00001291static int gen6_alloc_va_range(struct i915_address_space *vm,
1292 uint64_t start, uint64_t length)
1293{
Michel Thierry4933d512015-03-24 15:46:22 +00001294 DECLARE_BITMAP(new_page_tables, I915_PDES);
1295 struct drm_device *dev = vm->dev;
1296 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001297 struct i915_hw_ppgtt *ppgtt =
1298 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryec565b32015-04-08 12:13:23 +01001299 struct i915_page_table *pt;
Michel Thierry4933d512015-03-24 15:46:22 +00001300 const uint32_t start_save = start, length_save = length;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001301 uint32_t pde, temp;
Michel Thierry4933d512015-03-24 15:46:22 +00001302 int ret;
1303
1304 WARN_ON(upper_32_bits(start));
1305
1306 bitmap_zero(new_page_tables, I915_PDES);
1307
1308 /* The allocation is done in two stages so that we can bail out with
1309 * minimal amount of pain. The first stage finds new page tables that
1310 * need allocation. The second stage marks use ptes within the page
1311 * tables.
1312 */
1313 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1314 if (pt != ppgtt->scratch_pt) {
1315 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1316 continue;
1317 }
1318
1319 /* We've already allocated a page table */
1320 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1321
1322 pt = alloc_pt_single(dev);
1323 if (IS_ERR(pt)) {
1324 ret = PTR_ERR(pt);
1325 goto unwind_out;
1326 }
1327
1328 gen6_initialize_pt(vm, pt);
1329
1330 ppgtt->pd.page_table[pde] = pt;
1331 set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001332 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001333 }
1334
1335 start = start_save;
1336 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001337
1338 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1339 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1340
1341 bitmap_zero(tmp_bitmap, GEN6_PTES);
1342 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1343 gen6_pte_count(start, length));
1344
Michel Thierry4933d512015-03-24 15:46:22 +00001345 if (test_and_clear_bit(pde, new_page_tables))
1346 gen6_write_pde(&ppgtt->pd, pde, pt);
1347
Michel Thierry72744cb2015-03-24 15:46:23 +00001348 trace_i915_page_table_entry_map(vm, pde, pt,
1349 gen6_pte_index(start),
1350 gen6_pte_count(start, length),
1351 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001352 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001353 GEN6_PTES);
1354 }
1355
Michel Thierry4933d512015-03-24 15:46:22 +00001356 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1357
1358 /* Make sure write is complete before other code can use this page
1359 * table. Also require for WC mapped PTEs */
1360 readl(dev_priv->gtt.gsm);
1361
Ben Widawsky563222a2015-03-19 12:53:28 +00001362 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001363 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001364
1365unwind_out:
1366 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001367 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001368
1369 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1370 unmap_and_free_pt(pt, vm->dev);
1371 }
1372
1373 mark_tlbs_dirty(ppgtt);
1374 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001375}
1376
Ben Widawskya00d8252014-02-19 22:05:48 -08001377static void gen6_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
1378{
1379 int i;
Daniel Vetter3440d262013-01-24 13:49:56 -08001380
Michel Thierry4933d512015-03-24 15:46:22 +00001381 for (i = 0; i < ppgtt->num_pd_entries; i++) {
Michel Thierryec565b32015-04-08 12:13:23 +01001382 struct i915_page_table *pt = ppgtt->pd.page_table[i];
Ben Widawsky06fda602015-02-24 16:22:36 +00001383
Michel Thierry4933d512015-03-24 15:46:22 +00001384 if (pt != ppgtt->scratch_pt)
1385 unmap_and_free_pt(ppgtt->pd.page_table[i], ppgtt->base.dev);
1386 }
1387
1388 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawsky06fda602015-02-24 16:22:36 +00001389 unmap_and_free_pd(&ppgtt->pd);
Daniel Vetter3440d262013-01-24 13:49:56 -08001390}
1391
Ben Widawskya00d8252014-02-19 22:05:48 -08001392static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1393{
1394 struct i915_hw_ppgtt *ppgtt =
1395 container_of(vm, struct i915_hw_ppgtt, base);
1396
Ben Widawskya00d8252014-02-19 22:05:48 -08001397 drm_mm_remove_node(&ppgtt->node);
1398
Ben Widawskya00d8252014-02-19 22:05:48 -08001399 gen6_ppgtt_free(ppgtt);
1400}
1401
Ben Widawskyb1465202014-02-19 22:05:49 -08001402static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001403{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001404 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001405 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001406 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001407 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001408
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001409 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1410 * allocator works in address space sizes, so it's multiplied by page
1411 * size. We allocate at the top of the GTT to avoid fragmentation.
1412 */
1413 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Michel Thierry4933d512015-03-24 15:46:22 +00001414 ppgtt->scratch_pt = alloc_pt_single(ppgtt->base.dev);
1415 if (IS_ERR(ppgtt->scratch_pt))
1416 return PTR_ERR(ppgtt->scratch_pt);
1417
1418 gen6_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
1419
Ben Widawskye3cc1992013-12-06 14:11:08 -08001420alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001421 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1422 &ppgtt->node, GEN6_PD_SIZE,
1423 GEN6_PD_ALIGN, 0,
1424 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07001425 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001426 if (ret == -ENOSPC && !retried) {
1427 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1428 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02001429 I915_CACHE_NONE,
1430 0, dev_priv->gtt.base.total,
1431 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001432 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001433 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001434
1435 retried = true;
1436 goto alloc;
1437 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001438
Ben Widawskyc8c26622015-01-22 17:01:25 +00001439 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001440 goto err_out;
1441
Ben Widawskyc8c26622015-01-22 17:01:25 +00001442
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001443 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
1444 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001445
Michel Thierry07749ef2015-03-16 16:00:54 +00001446 ppgtt->num_pd_entries = I915_PDES;
Ben Widawskyc8c26622015-01-22 17:01:25 +00001447 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001448
1449err_out:
Michel Thierry4933d512015-03-24 15:46:22 +00001450 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001451 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08001452}
1453
Ben Widawskyb1465202014-02-19 22:05:49 -08001454static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1455{
kbuild test robot2f2cf682015-03-27 19:26:35 +08001456 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08001457}
1458
Michel Thierry4933d512015-03-24 15:46:22 +00001459static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
1460 uint64_t start, uint64_t length)
1461{
Michel Thierryec565b32015-04-08 12:13:23 +01001462 struct i915_page_table *unused;
Michel Thierry4933d512015-03-24 15:46:22 +00001463 uint32_t pde, temp;
1464
1465 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
1466 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1467}
1468
1469static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt, bool aliasing)
Ben Widawskyb1465202014-02-19 22:05:49 -08001470{
1471 struct drm_device *dev = ppgtt->base.dev;
1472 struct drm_i915_private *dev_priv = dev->dev_private;
1473 int ret;
1474
1475 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08001476 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001477 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08001478 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08001479 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08001480 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001481 ppgtt->switch_mm = gen7_mm_switch;
1482 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001483 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001484
Yu Zhang71ba2d62015-02-10 19:05:54 +08001485 if (intel_vgpu_active(dev))
1486 ppgtt->switch_mm = vgpu_mm_switch;
1487
Ben Widawskyb1465202014-02-19 22:05:49 -08001488 ret = gen6_ppgtt_alloc(ppgtt);
1489 if (ret)
1490 return ret;
1491
Michel Thierry4933d512015-03-24 15:46:22 +00001492 if (aliasing) {
1493 /* preallocate all pts */
1494 ret = alloc_pt_range(&ppgtt->pd, 0, ppgtt->num_pd_entries,
1495 ppgtt->base.dev);
1496
1497 if (ret) {
1498 gen6_ppgtt_cleanup(&ppgtt->base);
1499 return ret;
1500 }
1501 }
1502
Ben Widawsky678d96f2015-03-16 16:00:56 +00001503 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001504 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1505 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
1506 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -08001507 ppgtt->base.start = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +00001508 ppgtt->base.total = ppgtt->num_pd_entries * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08001509 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001510
Ben Widawsky7324cc02015-02-24 16:22:35 +00001511 ppgtt->pd.pd_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00001512 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001513
Ben Widawsky678d96f2015-03-16 16:00:56 +00001514 ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
1515 ppgtt->pd.pd_offset / sizeof(gen6_pte_t);
1516
Michel Thierry4933d512015-03-24 15:46:22 +00001517 if (aliasing)
1518 ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
1519 else
1520 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001521
Ben Widawsky678d96f2015-03-16 16:00:56 +00001522 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
1523
Thierry Reding440fd522015-01-23 09:05:06 +01001524 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001525 ppgtt->node.size >> 20,
1526 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001527
Daniel Vetterfa76da32014-08-06 20:19:54 +02001528 DRM_DEBUG("Adding PPGTT at offset %x\n",
Ben Widawsky7324cc02015-02-24 16:22:35 +00001529 ppgtt->pd.pd_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001530
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001531 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001532}
1533
Michel Thierry4933d512015-03-24 15:46:22 +00001534static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt,
1535 bool aliasing)
Daniel Vetter3440d262013-01-24 13:49:56 -08001536{
1537 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter3440d262013-01-24 13:49:56 -08001538
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001539 ppgtt->base.dev = dev;
Ben Widawsky8407bb92014-03-08 11:58:16 -08001540 ppgtt->base.scratch = dev_priv->gtt.base.scratch;
Daniel Vetter3440d262013-01-24 13:49:56 -08001541
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001542 if (INTEL_INFO(dev)->gen < 8)
Michel Thierry4933d512015-03-24 15:46:22 +00001543 return gen6_ppgtt_init(ppgtt, aliasing);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001544 else
Rodrigo Vivi1eb0f002014-12-03 04:55:26 -08001545 return gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001546}
1547int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1548{
1549 struct drm_i915_private *dev_priv = dev->dev_private;
1550 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001551
Michel Thierry4933d512015-03-24 15:46:22 +00001552 ret = __hw_ppgtt_init(dev, ppgtt, false);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001553 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001554 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001555 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1556 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001557 i915_init_vm(dev_priv, &ppgtt->base);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001558 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001559
1560 return ret;
1561}
1562
Daniel Vetter82460d92014-08-06 20:19:53 +02001563int i915_ppgtt_init_hw(struct drm_device *dev)
1564{
1565 struct drm_i915_private *dev_priv = dev->dev_private;
1566 struct intel_engine_cs *ring;
1567 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1568 int i, ret = 0;
1569
Thomas Daniel671b50132014-08-20 16:24:50 +01001570 /* In the case of execlists, PPGTT is enabled by the context descriptor
1571 * and the PDPs are contained within the context itself. We don't
1572 * need to do anything here. */
1573 if (i915.enable_execlists)
1574 return 0;
1575
Daniel Vetter82460d92014-08-06 20:19:53 +02001576 if (!USES_PPGTT(dev))
1577 return 0;
1578
1579 if (IS_GEN6(dev))
1580 gen6_ppgtt_enable(dev);
1581 else if (IS_GEN7(dev))
1582 gen7_ppgtt_enable(dev);
1583 else if (INTEL_INFO(dev)->gen >= 8)
1584 gen8_ppgtt_enable(dev);
1585 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01001586 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02001587
1588 if (ppgtt) {
1589 for_each_ring(ring, dev_priv, i) {
McAulay, Alistair6689c162014-08-15 18:51:35 +01001590 ret = ppgtt->switch_mm(ppgtt, ring);
Daniel Vetter82460d92014-08-06 20:19:53 +02001591 if (ret != 0)
1592 return ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001593 }
1594 }
1595
1596 return ret;
1597}
Daniel Vetter4d884702014-08-06 15:04:47 +02001598struct i915_hw_ppgtt *
1599i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
1600{
1601 struct i915_hw_ppgtt *ppgtt;
1602 int ret;
1603
1604 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1605 if (!ppgtt)
1606 return ERR_PTR(-ENOMEM);
1607
1608 ret = i915_ppgtt_init(dev, ppgtt);
1609 if (ret) {
1610 kfree(ppgtt);
1611 return ERR_PTR(ret);
1612 }
1613
1614 ppgtt->file_priv = fpriv;
1615
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001616 trace_i915_ppgtt_create(&ppgtt->base);
1617
Daniel Vetter4d884702014-08-06 15:04:47 +02001618 return ppgtt;
1619}
1620
Daniel Vetteree960be2014-08-06 15:04:45 +02001621void i915_ppgtt_release(struct kref *kref)
1622{
1623 struct i915_hw_ppgtt *ppgtt =
1624 container_of(kref, struct i915_hw_ppgtt, ref);
1625
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001626 trace_i915_ppgtt_release(&ppgtt->base);
1627
Daniel Vetteree960be2014-08-06 15:04:45 +02001628 /* vmas should already be unbound */
1629 WARN_ON(!list_empty(&ppgtt->base.active_list));
1630 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
1631
Daniel Vetter19dd1202014-08-06 15:04:55 +02001632 list_del(&ppgtt->base.global_link);
1633 drm_mm_takedown(&ppgtt->base.mm);
1634
Daniel Vetteree960be2014-08-06 15:04:45 +02001635 ppgtt->base.cleanup(&ppgtt->base);
1636 kfree(ppgtt);
1637}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001638
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001639static void
Ben Widawsky6f65e292013-12-06 14:10:56 -08001640ppgtt_bind_vma(struct i915_vma *vma,
1641 enum i915_cache_level cache_level,
1642 u32 flags)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001643{
Akash Goel24f3a8c2014-06-17 10:59:42 +05301644 /* Currently applicable only to VLV */
1645 if (vma->obj->gt_ro)
1646 flags |= PTE_READ_ONLY;
1647
Ben Widawsky782f1492014-02-20 11:50:33 -08001648 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301649 cache_level, flags);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001650}
1651
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001652static void ppgtt_unbind_vma(struct i915_vma *vma)
Daniel Vetter7bddb012012-02-09 17:15:47 +01001653{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001654 vma->vm->clear_range(vma->vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001655 vma->node.start,
1656 vma->obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001657 true);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001658}
1659
Ben Widawskya81cc002013-01-18 12:30:31 -08001660extern int intel_iommu_gfx_mapped;
1661/* Certain Gen5 chipsets require require idling the GPU before
1662 * unmapping anything from the GTT when VT-d is enabled.
1663 */
1664static inline bool needs_idle_maps(struct drm_device *dev)
1665{
1666#ifdef CONFIG_INTEL_IOMMU
1667 /* Query intel_iommu to see if we need the workaround. Presumably that
1668 * was loaded first.
1669 */
1670 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
1671 return true;
1672#endif
1673 return false;
1674}
1675
Ben Widawsky5c042282011-10-17 15:51:55 -07001676static bool do_idling(struct drm_i915_private *dev_priv)
1677{
1678 bool ret = dev_priv->mm.interruptible;
1679
Ben Widawskya81cc002013-01-18 12:30:31 -08001680 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001681 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001682 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001683 DRM_ERROR("Couldn't idle GPU\n");
1684 /* Wait a bit, in hopes it avoids the hang */
1685 udelay(10);
1686 }
1687 }
1688
1689 return ret;
1690}
1691
1692static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
1693{
Ben Widawskya81cc002013-01-18 12:30:31 -08001694 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07001695 dev_priv->mm.interruptible = interruptible;
1696}
1697
Ben Widawsky828c7902013-10-16 09:21:30 -07001698void i915_check_and_clear_faults(struct drm_device *dev)
1699{
1700 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001701 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07001702 int i;
1703
1704 if (INTEL_INFO(dev)->gen < 6)
1705 return;
1706
1707 for_each_ring(ring, dev_priv, i) {
1708 u32 fault_reg;
1709 fault_reg = I915_READ(RING_FAULT_REG(ring));
1710 if (fault_reg & RING_FAULT_VALID) {
1711 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02001712 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07001713 "\tAddress space: %s\n"
1714 "\tSource ID: %d\n"
1715 "\tType: %d\n",
1716 fault_reg & PAGE_MASK,
1717 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
1718 RING_FAULT_SRCID(fault_reg),
1719 RING_FAULT_FAULT_TYPE(fault_reg));
1720 I915_WRITE(RING_FAULT_REG(ring),
1721 fault_reg & ~RING_FAULT_VALID);
1722 }
1723 }
1724 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
1725}
1726
Chris Wilson91e56492014-09-25 10:13:12 +01001727static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
1728{
1729 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
1730 intel_gtt_chipset_flush();
1731 } else {
1732 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1733 POSTING_READ(GFX_FLSH_CNTL_GEN6);
1734 }
1735}
1736
Ben Widawsky828c7902013-10-16 09:21:30 -07001737void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
1738{
1739 struct drm_i915_private *dev_priv = dev->dev_private;
1740
1741 /* Don't bother messing with faults pre GEN6 as we have little
1742 * documentation supporting that it's a good idea.
1743 */
1744 if (INTEL_INFO(dev)->gen < 6)
1745 return;
1746
1747 i915_check_and_clear_faults(dev);
1748
1749 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001750 dev_priv->gtt.base.start,
1751 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01001752 true);
Chris Wilson91e56492014-09-25 10:13:12 +01001753
1754 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001755}
1756
Daniel Vetter76aaf222010-11-05 22:23:30 +01001757void i915_gem_restore_gtt_mappings(struct drm_device *dev)
1758{
1759 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001760 struct drm_i915_gem_object *obj;
Ben Widawsky80da2162013-12-06 14:11:17 -08001761 struct i915_address_space *vm;
Daniel Vetter76aaf222010-11-05 22:23:30 +01001762
Ben Widawsky828c7902013-10-16 09:21:30 -07001763 i915_check_and_clear_faults(dev);
1764
Chris Wilsonbee4a182011-01-21 10:54:32 +00001765 /* First fill our portion of the GTT with scratch pages */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001766 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001767 dev_priv->gtt.base.start,
1768 dev_priv->gtt.base.total,
Ben Widawsky828c7902013-10-16 09:21:30 -07001769 true);
Chris Wilsonbee4a182011-01-21 10:54:32 +00001770
Ben Widawsky35c20a62013-05-31 11:28:48 -07001771 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001772 struct i915_vma *vma = i915_gem_obj_to_vma(obj,
1773 &dev_priv->gtt.base);
1774 if (!vma)
1775 continue;
1776
Chris Wilson2c225692013-08-09 12:26:45 +01001777 i915_gem_clflush_object(obj, obj->pin_display);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001778 /* The bind_vma code tries to be smart about tracking mappings.
1779 * Unfortunately above, we've just wiped out the mappings
1780 * without telling our object about it. So we need to fake it.
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001781 *
1782 * Bind is not expected to fail since this is only called on
1783 * resume and assumption is all requirements exist already.
Ben Widawsky6f65e292013-12-06 14:10:56 -08001784 */
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001785 vma->bound &= ~GLOBAL_BIND;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001786 WARN_ON(i915_vma_bind(vma, obj->cache_level, GLOBAL_BIND));
Daniel Vetter76aaf222010-11-05 22:23:30 +01001787 }
1788
Ben Widawsky80da2162013-12-06 14:11:17 -08001789
Ben Widawskya2319c02014-03-18 16:09:37 -07001790 if (INTEL_INFO(dev)->gen >= 8) {
Ville Syrjäläee0ce472014-04-09 13:28:01 +03001791 if (IS_CHERRYVIEW(dev))
1792 chv_setup_private_ppat(dev_priv);
1793 else
1794 bdw_setup_private_ppat(dev_priv);
1795
Ben Widawsky80da2162013-12-06 14:11:17 -08001796 return;
Ben Widawskya2319c02014-03-18 16:09:37 -07001797 }
Ben Widawsky80da2162013-12-06 14:11:17 -08001798
Ben Widawsky678d96f2015-03-16 16:00:56 +00001799 if (USES_PPGTT(dev)) {
1800 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
1801 /* TODO: Perhaps it shouldn't be gen6 specific */
Ben Widawsky80da2162013-12-06 14:11:17 -08001802
Ben Widawsky678d96f2015-03-16 16:00:56 +00001803 struct i915_hw_ppgtt *ppgtt =
1804 container_of(vm, struct i915_hw_ppgtt,
1805 base);
1806
1807 if (i915_is_ggtt(vm))
1808 ppgtt = dev_priv->mm.aliasing_ppgtt;
1809
1810 gen6_write_page_range(dev_priv, &ppgtt->pd,
1811 0, ppgtt->base.total);
1812 }
Daniel Vetter76aaf222010-11-05 22:23:30 +01001813 }
1814
Chris Wilson91e56492014-09-25 10:13:12 +01001815 i915_ggtt_flush(dev_priv);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001816}
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001817
Daniel Vetter74163902012-02-15 23:50:21 +01001818int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001819{
Chris Wilson9da3da62012-06-01 15:20:22 +01001820 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +01001821 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +01001822
1823 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1824 obj->pages->sgl, obj->pages->nents,
1825 PCI_DMA_BIDIRECTIONAL))
1826 return -ENOSPC;
1827
1828 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001829}
1830
Michel Thierry07749ef2015-03-16 16:00:54 +00001831static inline void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001832{
1833#ifdef writeq
1834 writeq(pte, addr);
1835#else
1836 iowrite32((u32)pte, addr);
1837 iowrite32(pte >> 32, addr + 4);
1838#endif
1839}
1840
1841static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1842 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001843 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301844 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001845{
1846 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001847 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001848 gen8_pte_t __iomem *gtt_entries =
1849 (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001850 int i = 0;
1851 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001852 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001853
1854 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1855 addr = sg_dma_address(sg_iter.sg) +
1856 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1857 gen8_set_pte(&gtt_entries[i],
1858 gen8_pte_encode(addr, level, true));
1859 i++;
1860 }
1861
1862 /*
1863 * XXX: This serves as a posting read to make sure that the PTE has
1864 * actually been updated. There is some concern that even though
1865 * registers and PTEs are within the same BAR that they are potentially
1866 * of NUMA access patterns. Therefore, even with the way we assume
1867 * hardware should work, we must keep this posting read for paranoia.
1868 */
1869 if (i != 0)
1870 WARN_ON(readq(&gtt_entries[i-1])
1871 != gen8_pte_encode(addr, level, true));
1872
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001873 /* This next bit makes the above posting read even more important. We
1874 * want to flush the TLBs only after we're certain all the PTE updates
1875 * have finished.
1876 */
1877 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1878 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001879}
1880
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001881/*
1882 * Binds an object into the global gtt with the specified cache level. The object
1883 * will be accessible to the GPU via commands whose operands reference offsets
1884 * within the global GTT as well as accessible by the GPU through the GMADR
1885 * mapped BAR (dev_priv->mm.gtt->gtt).
1886 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001887static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001888 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001889 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301890 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001891{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001892 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001893 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001894 gen6_pte_t __iomem *gtt_entries =
1895 (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001896 int i = 0;
1897 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001898 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001899
Imre Deak6e995e22013-02-18 19:28:04 +02001900 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001901 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301902 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001903 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001904 }
1905
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001906 /* XXX: This serves as a posting read to make sure that the PTE has
1907 * actually been updated. There is some concern that even though
1908 * registers and PTEs are within the same BAR that they are potentially
1909 * of NUMA access patterns. Therefore, even with the way we assume
1910 * hardware should work, we must keep this posting read for paranoia.
1911 */
Pavel Machek57007df2014-07-28 13:20:58 +02001912 if (i != 0) {
1913 unsigned long gtt = readl(&gtt_entries[i-1]);
1914 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
1915 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001916
1917 /* This next bit makes the above posting read even more important. We
1918 * want to flush the TLBs only after we're certain all the PTE updates
1919 * have finished.
1920 */
1921 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1922 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001923}
1924
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001925static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001926 uint64_t start,
1927 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001928 bool use_scratch)
1929{
1930 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001931 unsigned first_entry = start >> PAGE_SHIFT;
1932 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001933 gen8_pte_t scratch_pte, __iomem *gtt_base =
1934 (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001935 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1936 int i;
1937
1938 if (WARN(num_entries > max_entries,
1939 "First entry = %d; Num entries = %d (max=%d)\n",
1940 first_entry, num_entries, max_entries))
1941 num_entries = max_entries;
1942
1943 scratch_pte = gen8_pte_encode(vm->scratch.addr,
1944 I915_CACHE_LLC,
1945 use_scratch);
1946 for (i = 0; i < num_entries; i++)
1947 gen8_set_pte(&gtt_base[i], scratch_pte);
1948 readl(gtt_base);
1949}
1950
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001951static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001952 uint64_t start,
1953 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001954 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001955{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001956 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001957 unsigned first_entry = start >> PAGE_SHIFT;
1958 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001959 gen6_pte_t scratch_pte, __iomem *gtt_base =
1960 (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08001961 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001962 int i;
1963
1964 if (WARN(num_entries > max_entries,
1965 "First entry = %d; Num entries = %d (max=%d)\n",
1966 first_entry, num_entries, max_entries))
1967 num_entries = max_entries;
1968
Akash Goel24f3a8c2014-06-17 10:59:42 +05301969 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07001970
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001971 for (i = 0; i < num_entries; i++)
1972 iowrite32(scratch_pte, &gtt_base[i]);
1973 readl(gtt_base);
1974}
1975
Ben Widawsky6f65e292013-12-06 14:10:56 -08001976
1977static void i915_ggtt_bind_vma(struct i915_vma *vma,
1978 enum i915_cache_level cache_level,
1979 u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001980{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001981 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001982 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
1983 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
1984
Ben Widawsky6f65e292013-12-06 14:10:56 -08001985 BUG_ON(!i915_is_ggtt(vma->vm));
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001986 intel_gtt_insert_sg_entries(vma->ggtt_view.pages, entry, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001987 vma->bound = GLOBAL_BIND;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001988}
1989
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001990static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001991 uint64_t start,
1992 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001993 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001994{
Ben Widawsky782f1492014-02-20 11:50:33 -08001995 unsigned first_entry = start >> PAGE_SHIFT;
1996 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001997 intel_gtt_clear_range(first_entry, num_entries);
1998}
1999
Ben Widawsky6f65e292013-12-06 14:10:56 -08002000static void i915_ggtt_unbind_vma(struct i915_vma *vma)
Chris Wilsond5bd1442011-04-14 06:48:26 +01002001{
Ben Widawsky6f65e292013-12-06 14:10:56 -08002002 const unsigned int first = vma->node.start >> PAGE_SHIFT;
2003 const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002004
Ben Widawsky6f65e292013-12-06 14:10:56 -08002005 BUG_ON(!i915_is_ggtt(vma->vm));
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002006 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002007 intel_gtt_clear_range(first, size);
Chris Wilsond5bd1442011-04-14 06:48:26 +01002008}
2009
Ben Widawsky6f65e292013-12-06 14:10:56 -08002010static void ggtt_bind_vma(struct i915_vma *vma,
2011 enum i915_cache_level cache_level,
2012 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002013{
Ben Widawsky6f65e292013-12-06 14:10:56 -08002014 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002015 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002016 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002017 struct sg_table *pages = obj->pages;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002018
Akash Goel24f3a8c2014-06-17 10:59:42 +05302019 /* Currently applicable only to VLV */
2020 if (obj->gt_ro)
2021 flags |= PTE_READ_ONLY;
2022
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002023 if (i915_is_ggtt(vma->vm))
2024 pages = vma->ggtt_view.pages;
2025
Ben Widawsky6f65e292013-12-06 14:10:56 -08002026 /* If there is no aliasing PPGTT, or the caller needs a global mapping,
2027 * or we have a global mapping already but the cacheability flags have
2028 * changed, set the global PTEs.
2029 *
2030 * If there is an aliasing PPGTT it is anecdotally faster, so use that
2031 * instead if none of the above hold true.
2032 *
2033 * NB: A global mapping should only be needed for special regions like
2034 * "gtt mappable", SNB errata, or if specified via special execbuf
2035 * flags. At all other times, the GPU will use the aliasing PPGTT.
2036 */
2037 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002038 if (!(vma->bound & GLOBAL_BIND) ||
Ben Widawsky6f65e292013-12-06 14:10:56 -08002039 (cache_level != obj->cache_level)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002040 vma->vm->insert_entries(vma->vm, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08002041 vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302042 cache_level, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002043 vma->bound |= GLOBAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002044 }
2045 }
Daniel Vetter74898d72012-02-15 23:50:22 +01002046
Ben Widawsky6f65e292013-12-06 14:10:56 -08002047 if (dev_priv->mm.aliasing_ppgtt &&
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002048 (!(vma->bound & LOCAL_BIND) ||
Ben Widawsky6f65e292013-12-06 14:10:56 -08002049 (cache_level != obj->cache_level))) {
2050 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002051 appgtt->base.insert_entries(&appgtt->base, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08002052 vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302053 cache_level, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002054 vma->bound |= LOCAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002055 }
2056}
2057
2058static void ggtt_unbind_vma(struct i915_vma *vma)
2059{
2060 struct drm_device *dev = vma->vm->dev;
2061 struct drm_i915_private *dev_priv = dev->dev_private;
2062 struct drm_i915_gem_object *obj = vma->obj;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002063
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002064 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08002065 vma->vm->clear_range(vma->vm,
2066 vma->node.start,
2067 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002068 true);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002069 vma->bound &= ~GLOBAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002070 }
2071
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002072 if (vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002073 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
2074 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08002075 vma->node.start,
2076 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002077 true);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002078 vma->bound &= ~LOCAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002079 }
Daniel Vetter74163902012-02-15 23:50:21 +01002080}
2081
2082void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2083{
Ben Widawsky5c042282011-10-17 15:51:55 -07002084 struct drm_device *dev = obj->base.dev;
2085 struct drm_i915_private *dev_priv = dev->dev_private;
2086 bool interruptible;
2087
2088 interruptible = do_idling(dev_priv);
2089
Chris Wilson9da3da62012-06-01 15:20:22 +01002090 if (!obj->has_dma_mapping)
2091 dma_unmap_sg(&dev->pdev->dev,
2092 obj->pages->sgl, obj->pages->nents,
2093 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07002094
2095 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002096}
Daniel Vetter644ec022012-03-26 09:45:40 +02002097
Chris Wilson42d6ab42012-07-26 11:49:32 +01002098static void i915_gtt_color_adjust(struct drm_mm_node *node,
2099 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01002100 u64 *start,
2101 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002102{
2103 if (node->color != color)
2104 *start += 4096;
2105
2106 if (!list_empty(&node->node_list)) {
2107 node = list_entry(node->node_list.next,
2108 struct drm_mm_node,
2109 node_list);
2110 if (node->allocated && node->color != color)
2111 *end -= 4096;
2112 }
2113}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002114
Daniel Vetterf548c0e2014-11-19 21:40:13 +01002115static int i915_gem_setup_global_gtt(struct drm_device *dev,
2116 unsigned long start,
2117 unsigned long mappable_end,
2118 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02002119{
Ben Widawskye78891c2013-01-25 16:41:04 -08002120 /* Let GEM Manage all of the aperture.
2121 *
2122 * However, leave one page at the end still bound to the scratch page.
2123 * There are a number of places where the hardware apparently prefetches
2124 * past the end of the object, and we've seen multiple hangs with the
2125 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2126 * aperture. One page should be enough to keep any prefetching inside
2127 * of the aperture.
2128 */
Ben Widawsky40d749802013-07-31 16:59:59 -07002129 struct drm_i915_private *dev_priv = dev->dev_private;
2130 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002131 struct drm_mm_node *entry;
2132 struct drm_i915_gem_object *obj;
2133 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002134 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002135
Ben Widawsky35451cb2013-01-17 12:45:13 -08002136 BUG_ON(mappable_end > end);
2137
Chris Wilsoned2f3452012-11-15 11:32:19 +00002138 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07002139 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002140
2141 dev_priv->gtt.base.start = start;
2142 dev_priv->gtt.base.total = end - start;
2143
2144 if (intel_vgpu_active(dev)) {
2145 ret = intel_vgt_balloon(dev);
2146 if (ret)
2147 return ret;
2148 }
2149
Chris Wilson42d6ab42012-07-26 11:49:32 +01002150 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07002151 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02002152
Chris Wilsoned2f3452012-11-15 11:32:19 +00002153 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002154 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07002155 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002156
Ben Widawskyedd41a82013-07-05 14:41:05 -07002157 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002158 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002159
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002160 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07002161 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002162 if (ret) {
2163 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2164 return ret;
2165 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002166 vma->bound |= GLOBAL_BIND;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002167 }
2168
Chris Wilsoned2f3452012-11-15 11:32:19 +00002169 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07002170 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002171 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2172 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08002173 ggtt_vm->clear_range(ggtt_vm, hole_start,
2174 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002175 }
2176
2177 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08002178 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002179
Daniel Vetterfa76da32014-08-06 20:19:54 +02002180 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2181 struct i915_hw_ppgtt *ppgtt;
2182
2183 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2184 if (!ppgtt)
2185 return -ENOMEM;
2186
Michel Thierry4933d512015-03-24 15:46:22 +00002187 ret = __hw_ppgtt_init(dev, ppgtt, true);
2188 if (ret) {
2189 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002190 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002191 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002192
2193 dev_priv->mm.aliasing_ppgtt = ppgtt;
2194 }
2195
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002196 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002197}
2198
Ben Widawskyd7e50082012-12-18 10:31:25 -08002199void i915_gem_init_global_gtt(struct drm_device *dev)
2200{
2201 struct drm_i915_private *dev_priv = dev->dev_private;
2202 unsigned long gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002203
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002204 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08002205 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002206
Ben Widawskye78891c2013-01-25 16:41:04 -08002207 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002208}
2209
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002210void i915_global_gtt_cleanup(struct drm_device *dev)
2211{
2212 struct drm_i915_private *dev_priv = dev->dev_private;
2213 struct i915_address_space *vm = &dev_priv->gtt.base;
2214
Daniel Vetter70e32542014-08-06 15:04:57 +02002215 if (dev_priv->mm.aliasing_ppgtt) {
2216 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2217
2218 ppgtt->base.cleanup(&ppgtt->base);
2219 }
2220
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002221 if (drm_mm_initialized(&vm->mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002222 if (intel_vgpu_active(dev))
2223 intel_vgt_deballoon();
2224
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002225 drm_mm_takedown(&vm->mm);
2226 list_del(&vm->global_link);
2227 }
2228
2229 vm->cleanup(vm);
2230}
Daniel Vetter70e32542014-08-06 15:04:57 +02002231
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002232static int setup_scratch_page(struct drm_device *dev)
2233{
2234 struct drm_i915_private *dev_priv = dev->dev_private;
2235 struct page *page;
2236 dma_addr_t dma_addr;
2237
2238 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
2239 if (page == NULL)
2240 return -ENOMEM;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002241 set_pages_uc(page, 1);
2242
2243#ifdef CONFIG_INTEL_IOMMU
2244 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
2245 PCI_DMA_BIDIRECTIONAL);
2246 if (pci_dma_mapping_error(dev->pdev, dma_addr))
2247 return -EINVAL;
2248#else
2249 dma_addr = page_to_phys(page);
2250#endif
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002251 dev_priv->gtt.base.scratch.page = page;
2252 dev_priv->gtt.base.scratch.addr = dma_addr;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002253
2254 return 0;
2255}
2256
2257static void teardown_scratch_page(struct drm_device *dev)
2258{
2259 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002260 struct page *page = dev_priv->gtt.base.scratch.page;
2261
2262 set_pages_wb(page, 1);
2263 pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002264 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002265 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002266}
2267
2268static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2269{
2270 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2271 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2272 return snb_gmch_ctl << 20;
2273}
2274
Ben Widawsky9459d252013-11-03 16:53:55 -08002275static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2276{
2277 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2278 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2279 if (bdw_gmch_ctl)
2280 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002281
2282#ifdef CONFIG_X86_32
2283 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2284 if (bdw_gmch_ctl > 4)
2285 bdw_gmch_ctl = 4;
2286#endif
2287
Ben Widawsky9459d252013-11-03 16:53:55 -08002288 return bdw_gmch_ctl << 20;
2289}
2290
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002291static inline unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2292{
2293 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2294 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2295
2296 if (gmch_ctrl)
2297 return 1 << (20 + gmch_ctrl);
2298
2299 return 0;
2300}
2301
Ben Widawskybaa09f52013-01-24 13:49:57 -08002302static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002303{
2304 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2305 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2306 return snb_gmch_ctl << 25; /* 32 MB units */
2307}
2308
Ben Widawsky9459d252013-11-03 16:53:55 -08002309static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2310{
2311 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2312 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2313 return bdw_gmch_ctl << 25; /* 32 MB units */
2314}
2315
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002316static size_t chv_get_stolen_size(u16 gmch_ctrl)
2317{
2318 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2319 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2320
2321 /*
2322 * 0x0 to 0x10: 32MB increments starting at 0MB
2323 * 0x11 to 0x16: 4MB increments starting at 8MB
2324 * 0x17 to 0x1d: 4MB increments start at 36MB
2325 */
2326 if (gmch_ctrl < 0x11)
2327 return gmch_ctrl << 25;
2328 else if (gmch_ctrl < 0x17)
2329 return (gmch_ctrl - 0x11 + 2) << 22;
2330 else
2331 return (gmch_ctrl - 0x17 + 9) << 22;
2332}
2333
Damien Lespiau66375012014-01-09 18:02:46 +00002334static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2335{
2336 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2337 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2338
2339 if (gen9_gmch_ctl < 0xf0)
2340 return gen9_gmch_ctl << 25; /* 32 MB units */
2341 else
2342 /* 4MB increments starting at 0xf0 for 4MB */
2343 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2344}
2345
Ben Widawsky63340132013-11-04 19:32:22 -08002346static int ggtt_probe_common(struct drm_device *dev,
2347 size_t gtt_size)
2348{
2349 struct drm_i915_private *dev_priv = dev->dev_private;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002350 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002351 int ret;
2352
2353 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002354 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08002355 (pci_resource_len(dev->pdev, 0) / 2);
2356
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002357 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08002358 if (!dev_priv->gtt.gsm) {
2359 DRM_ERROR("Failed to map the gtt page table\n");
2360 return -ENOMEM;
2361 }
2362
2363 ret = setup_scratch_page(dev);
2364 if (ret) {
2365 DRM_ERROR("Scratch setup failed\n");
2366 /* iounmap will also get called at remove, but meh */
2367 iounmap(dev_priv->gtt.gsm);
2368 }
2369
2370 return ret;
2371}
2372
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002373/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2374 * bits. When using advanced contexts each context stores its own PAT, but
2375 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002376static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002377{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002378 uint64_t pat;
2379
2380 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2381 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2382 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2383 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2384 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2385 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2386 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2387 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2388
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002389 if (!USES_PPGTT(dev_priv->dev))
2390 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2391 * so RTL will always use the value corresponding to
2392 * pat_sel = 000".
2393 * So let's disable cache for GGTT to avoid screen corruptions.
2394 * MOCS still can be used though.
2395 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2396 * before this patch, i.e. the same uncached + snooping access
2397 * like on gen6/7 seems to be in effect.
2398 * - So this just fixes blitter/render access. Again it looks
2399 * like it's not just uncached access, but uncached + snooping.
2400 * So we can still hold onto all our assumptions wrt cpu
2401 * clflushing on LLC machines.
2402 */
2403 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2404
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002405 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2406 * write would work. */
2407 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2408 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2409}
2410
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002411static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2412{
2413 uint64_t pat;
2414
2415 /*
2416 * Map WB on BDW to snooped on CHV.
2417 *
2418 * Only the snoop bit has meaning for CHV, the rest is
2419 * ignored.
2420 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002421 * The hardware will never snoop for certain types of accesses:
2422 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2423 * - PPGTT page tables
2424 * - some other special cycles
2425 *
2426 * As with BDW, we also need to consider the following for GT accesses:
2427 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2428 * so RTL will always use the value corresponding to
2429 * pat_sel = 000".
2430 * Which means we must set the snoop bit in PAT entry 0
2431 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002432 */
2433 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2434 GEN8_PPAT(1, 0) |
2435 GEN8_PPAT(2, 0) |
2436 GEN8_PPAT(3, 0) |
2437 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2438 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2439 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2440 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2441
2442 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2443 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2444}
2445
Ben Widawsky63340132013-11-04 19:32:22 -08002446static int gen8_gmch_probe(struct drm_device *dev,
2447 size_t *gtt_total,
2448 size_t *stolen,
2449 phys_addr_t *mappable_base,
2450 unsigned long *mappable_end)
2451{
2452 struct drm_i915_private *dev_priv = dev->dev_private;
2453 unsigned int gtt_size;
2454 u16 snb_gmch_ctl;
2455 int ret;
2456
2457 /* TODO: We're not aware of mappable constraints on gen8 yet */
2458 *mappable_base = pci_resource_start(dev->pdev, 2);
2459 *mappable_end = pci_resource_len(dev->pdev, 2);
2460
2461 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2462 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2463
2464 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2465
Damien Lespiau66375012014-01-09 18:02:46 +00002466 if (INTEL_INFO(dev)->gen >= 9) {
2467 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2468 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2469 } else if (IS_CHERRYVIEW(dev)) {
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002470 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2471 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2472 } else {
2473 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2474 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2475 }
Ben Widawsky63340132013-11-04 19:32:22 -08002476
Michel Thierry07749ef2015-03-16 16:00:54 +00002477 *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002478
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002479 if (IS_CHERRYVIEW(dev))
2480 chv_setup_private_ppat(dev_priv);
2481 else
2482 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002483
Ben Widawsky63340132013-11-04 19:32:22 -08002484 ret = ggtt_probe_common(dev, gtt_size);
2485
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002486 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2487 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Ben Widawsky63340132013-11-04 19:32:22 -08002488
2489 return ret;
2490}
2491
Ben Widawskybaa09f52013-01-24 13:49:57 -08002492static int gen6_gmch_probe(struct drm_device *dev,
2493 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002494 size_t *stolen,
2495 phys_addr_t *mappable_base,
2496 unsigned long *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002497{
2498 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002499 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002500 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002501 int ret;
2502
Ben Widawsky41907dd2013-02-08 11:32:47 -08002503 *mappable_base = pci_resource_start(dev->pdev, 2);
2504 *mappable_end = pci_resource_len(dev->pdev, 2);
2505
Ben Widawskybaa09f52013-01-24 13:49:57 -08002506 /* 64/512MB is the current min/max we actually know of, but this is just
2507 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002508 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08002509 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Ben Widawskybaa09f52013-01-24 13:49:57 -08002510 DRM_ERROR("Unknown GMADR size (%lx)\n",
2511 dev_priv->gtt.mappable_end);
2512 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002513 }
2514
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002515 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
2516 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08002517 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002518
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07002519 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002520
Ben Widawsky63340132013-11-04 19:32:22 -08002521 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Michel Thierry07749ef2015-03-16 16:00:54 +00002522 *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002523
Ben Widawsky63340132013-11-04 19:32:22 -08002524 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002525
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002526 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
2527 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002528
2529 return ret;
2530}
2531
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002532static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002533{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002534
2535 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08002536
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002537 iounmap(gtt->gsm);
2538 teardown_scratch_page(vm->dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002539}
2540
2541static int i915_gmch_probe(struct drm_device *dev,
2542 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002543 size_t *stolen,
2544 phys_addr_t *mappable_base,
2545 unsigned long *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002546{
2547 struct drm_i915_private *dev_priv = dev->dev_private;
2548 int ret;
2549
Ben Widawskybaa09f52013-01-24 13:49:57 -08002550 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
2551 if (!ret) {
2552 DRM_ERROR("failed to set up gmch\n");
2553 return -EIO;
2554 }
2555
Ben Widawsky41907dd2013-02-08 11:32:47 -08002556 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002557
2558 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002559 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002560
Chris Wilsonc0a7f812013-12-30 12:16:15 +00002561 if (unlikely(dev_priv->gtt.do_idle_maps))
2562 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
2563
Ben Widawskybaa09f52013-01-24 13:49:57 -08002564 return 0;
2565}
2566
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002567static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002568{
2569 intel_gmch_remove();
2570}
2571
2572int i915_gem_gtt_init(struct drm_device *dev)
2573{
2574 struct drm_i915_private *dev_priv = dev->dev_private;
2575 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002576 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002577
Ben Widawskybaa09f52013-01-24 13:49:57 -08002578 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002579 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002580 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08002581 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002582 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002583 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002584 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002585 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002586 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002587 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002588 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002589 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01002590 else if (INTEL_INFO(dev)->gen >= 7)
2591 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002592 else
Chris Wilson350ec882013-08-06 13:17:02 +01002593 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08002594 } else {
2595 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
2596 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002597 }
2598
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002599 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002600 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08002601 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002602 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002603
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002604 gtt->base.dev = dev;
2605
Ben Widawskybaa09f52013-01-24 13:49:57 -08002606 /* GMADR is the PCI mmio aperture into the global GTT. */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002607 DRM_INFO("Memory usable by graphics device = %zdM\n",
2608 gtt->base.total >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002609 DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
2610 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02002611#ifdef CONFIG_INTEL_IOMMU
2612 if (intel_iommu_gfx_mapped)
2613 DRM_INFO("VT-d active for gfx access\n");
2614#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02002615 /*
2616 * i915.enable_ppgtt is read-only, so do an early pass to validate the
2617 * user's requested state against the hardware/driver capabilities. We
2618 * do this now so that we can print out any log messages once rather
2619 * than every time we check intel_enable_ppgtt().
2620 */
2621 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
2622 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002623
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002624 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02002625}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002626
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002627static struct i915_vma *
2628__i915_gem_vma_create(struct drm_i915_gem_object *obj,
2629 struct i915_address_space *vm,
2630 const struct i915_ggtt_view *ggtt_view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002631{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002632 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002633
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002634 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
2635 return ERR_PTR(-EINVAL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002636 vma = kzalloc(sizeof(*vma), GFP_KERNEL);
2637 if (vma == NULL)
2638 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002639
Ben Widawsky6f65e292013-12-06 14:10:56 -08002640 INIT_LIST_HEAD(&vma->vma_link);
2641 INIT_LIST_HEAD(&vma->mm_list);
2642 INIT_LIST_HEAD(&vma->exec_list);
2643 vma->vm = vm;
2644 vma->obj = obj;
2645
Rodrigo Vivib1252bc2014-12-03 04:55:29 -08002646 if (INTEL_INFO(vm->dev)->gen >= 6) {
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002647 if (i915_is_ggtt(vm)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002648 vma->ggtt_view = *ggtt_view;
2649
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002650 vma->unbind_vma = ggtt_unbind_vma;
2651 vma->bind_vma = ggtt_bind_vma;
2652 } else {
2653 vma->unbind_vma = ppgtt_unbind_vma;
2654 vma->bind_vma = ppgtt_bind_vma;
2655 }
Rodrigo Vivib1252bc2014-12-03 04:55:29 -08002656 } else {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002657 BUG_ON(!i915_is_ggtt(vm));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002658 vma->ggtt_view = *ggtt_view;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002659 vma->unbind_vma = i915_ggtt_unbind_vma;
2660 vma->bind_vma = i915_ggtt_bind_vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002661 }
2662
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00002663 list_add_tail(&vma->vma_link, &obj->vma_list);
2664 if (!i915_is_ggtt(vm))
Michel Thierrye07f0552014-08-19 15:49:41 +01002665 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08002666
2667 return vma;
2668}
2669
2670struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002671i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2672 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002673{
2674 struct i915_vma *vma;
2675
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002676 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002677 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002678 vma = __i915_gem_vma_create(obj, vm,
2679 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002680
2681 return vma;
2682}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002683
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002684struct i915_vma *
2685i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2686 const struct i915_ggtt_view *view)
2687{
2688 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
2689 struct i915_vma *vma;
2690
2691 if (WARN_ON(!view))
2692 return ERR_PTR(-EINVAL);
2693
2694 vma = i915_gem_obj_to_ggtt_view(obj, view);
2695
2696 if (IS_ERR(vma))
2697 return vma;
2698
2699 if (!vma)
2700 vma = __i915_gem_vma_create(obj, ggtt, view);
2701
2702 return vma;
2703
2704}
2705
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002706static void
2707rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
2708 struct sg_table *st)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002709{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002710 unsigned int column, row;
2711 unsigned int src_idx;
2712 struct scatterlist *sg = st->sgl;
2713
2714 st->nents = 0;
2715
2716 for (column = 0; column < width; column++) {
2717 src_idx = width * (height - 1) + column;
2718 for (row = 0; row < height; row++) {
2719 st->nents++;
2720 /* We don't need the pages, but need to initialize
2721 * the entries so the sg list can be happily traversed.
2722 * The only thing we need are DMA addresses.
2723 */
2724 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2725 sg_dma_address(sg) = in[src_idx];
2726 sg_dma_len(sg) = PAGE_SIZE;
2727 sg = sg_next(sg);
2728 src_idx -= width;
2729 }
2730 }
2731}
2732
2733static struct sg_table *
2734intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
2735 struct drm_i915_gem_object *obj)
2736{
2737 struct drm_device *dev = obj->base.dev;
2738 struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
2739 unsigned long size, pages, rot_pages;
2740 struct sg_page_iter sg_iter;
2741 unsigned long i;
2742 dma_addr_t *page_addr_list;
2743 struct sg_table *st;
2744 unsigned int tile_pitch, tile_height;
2745 unsigned int width_pages, height_pages;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00002746 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002747
2748 pages = obj->base.size / PAGE_SIZE;
2749
2750 /* Calculate tiling geometry. */
2751 tile_height = intel_tile_height(dev, rot_info->pixel_format,
2752 rot_info->fb_modifier);
2753 tile_pitch = PAGE_SIZE / tile_height;
2754 width_pages = DIV_ROUND_UP(rot_info->pitch, tile_pitch);
2755 height_pages = DIV_ROUND_UP(rot_info->height, tile_height);
2756 rot_pages = width_pages * height_pages;
2757 size = rot_pages * PAGE_SIZE;
2758
2759 /* Allocate a temporary list of source pages for random access. */
2760 page_addr_list = drm_malloc_ab(pages, sizeof(dma_addr_t));
2761 if (!page_addr_list)
2762 return ERR_PTR(ret);
2763
2764 /* Allocate target SG list. */
2765 st = kmalloc(sizeof(*st), GFP_KERNEL);
2766 if (!st)
2767 goto err_st_alloc;
2768
2769 ret = sg_alloc_table(st, rot_pages, GFP_KERNEL);
2770 if (ret)
2771 goto err_sg_alloc;
2772
2773 /* Populate source page list from the object. */
2774 i = 0;
2775 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
2776 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
2777 i++;
2778 }
2779
2780 /* Rotate the pages. */
2781 rotate_pages(page_addr_list, width_pages, height_pages, st);
2782
2783 DRM_DEBUG_KMS(
2784 "Created rotated page mapping for object size %lu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %lu pages).\n",
2785 size, rot_info->pitch, rot_info->height,
2786 rot_info->pixel_format, width_pages, height_pages,
2787 rot_pages);
2788
2789 drm_free_large(page_addr_list);
2790
2791 return st;
2792
2793err_sg_alloc:
2794 kfree(st);
2795err_st_alloc:
2796 drm_free_large(page_addr_list);
2797
2798 DRM_DEBUG_KMS(
2799 "Failed to create rotated mapping for object size %lu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %lu pages)\n",
2800 size, ret, rot_info->pitch, rot_info->height,
2801 rot_info->pixel_format, width_pages, height_pages,
2802 rot_pages);
2803 return ERR_PTR(ret);
2804}
2805
2806static inline int
2807i915_get_ggtt_vma_pages(struct i915_vma *vma)
2808{
2809 int ret = 0;
2810
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002811 if (vma->ggtt_view.pages)
2812 return 0;
2813
2814 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
2815 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002816 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
2817 vma->ggtt_view.pages =
2818 intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002819 else
2820 WARN_ONCE(1, "GGTT view %u not implemented!\n",
2821 vma->ggtt_view.type);
2822
2823 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002824 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002825 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002826 ret = -EINVAL;
2827 } else if (IS_ERR(vma->ggtt_view.pages)) {
2828 ret = PTR_ERR(vma->ggtt_view.pages);
2829 vma->ggtt_view.pages = NULL;
2830 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
2831 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002832 }
2833
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002834 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002835}
2836
2837/**
2838 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
2839 * @vma: VMA to map
2840 * @cache_level: mapping cache level
2841 * @flags: flags like global or local mapping
2842 *
2843 * DMA addresses are taken from the scatter-gather table of this object (or of
2844 * this VMA in case of non-default GGTT views) and PTE entries set up.
2845 * Note that DMA addresses are also the only part of the SG table we care about.
2846 */
2847int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2848 u32 flags)
2849{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002850 if (i915_is_ggtt(vma->vm)) {
2851 int ret = i915_get_ggtt_vma_pages(vma);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002852
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002853 if (ret)
2854 return ret;
2855 }
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002856
2857 vma->bind_vma(vma, cache_level, flags);
2858
2859 return 0;
2860}