blob: cc3056f2c7f4a69fae52ef68dde74dbb8ee686af [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
30#include "i915_trace.h"
31#include "intel_drv.h"
32
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000033/**
34 * DOC: Global GTT views
35 *
36 * Background and previous state
37 *
38 * Historically objects could exists (be bound) in global GTT space only as
39 * singular instances with a view representing all of the object's backing pages
40 * in a linear fashion. This view will be called a normal view.
41 *
42 * To support multiple views of the same object, where the number of mapped
43 * pages is not equal to the backing store, or where the layout of the pages
44 * is not linear, concept of a GGTT view was added.
45 *
46 * One example of an alternative view is a stereo display driven by a single
47 * image. In this case we would have a framebuffer looking like this
48 * (2x2 pages):
49 *
50 * 12
51 * 34
52 *
53 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
54 * rendering. In contrast, fed to the display engine would be an alternative
55 * view which could look something like this:
56 *
57 * 1212
58 * 3434
59 *
60 * In this example both the size and layout of pages in the alternative view is
61 * different from the normal view.
62 *
63 * Implementation and usage
64 *
65 * GGTT views are implemented using VMAs and are distinguished via enum
66 * i915_ggtt_view_type and struct i915_ggtt_view.
67 *
68 * A new flavour of core GEM functions which work with GGTT bound objects were
69 * added with the _view suffix. They take the struct i915_ggtt_view parameter
70 * encapsulating all metadata required to implement a view.
71 *
72 * As a helper for callers which are only interested in the normal view,
73 * globally const i915_ggtt_view_normal singleton instance exists. All old core
74 * GEM API functions, the ones not taking the view parameter, are operating on,
75 * or with the normal GGTT view.
76 *
77 * Code wanting to add or use a new GGTT view needs to:
78 *
79 * 1. Add a new enum with a suitable name.
80 * 2. Extend the metadata in the i915_ggtt_view structure if required.
81 * 3. Add support to i915_get_vma_pages().
82 *
83 * New views are required to build a scatter-gather table from within the
84 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
85 * exists for the lifetime of an VMA.
86 *
87 * Core API is designed to have copy semantics which means that passed in
88 * struct i915_ggtt_view does not need to be persistent (left around after
89 * calling the core API functions).
90 *
91 */
92
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000093const struct i915_ggtt_view i915_ggtt_view_normal;
94
Ville Syrjäläee0ce472014-04-09 13:28:01 +030095static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv);
96static void chv_setup_private_ppat(struct drm_i915_private *dev_priv);
Ben Widawskya2319c02014-03-18 16:09:37 -070097
Daniel Vettercfa7c862014-04-29 11:53:58 +020098static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
99{
Chris Wilson1893a712014-09-19 11:56:27 +0100100 bool has_aliasing_ppgtt;
101 bool has_full_ppgtt;
102
103 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
104 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
105 if (IS_GEN8(dev))
106 has_full_ppgtt = false; /* XXX why? */
107
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000108 /*
109 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
110 * execlists, the sole mechanism available to submit work.
111 */
112 if (INTEL_INFO(dev)->gen < 9 &&
113 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200114 return 0;
115
116 if (enable_ppgtt == 1)
117 return 1;
118
Chris Wilson1893a712014-09-19 11:56:27 +0100119 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200120 return 2;
121
Daniel Vetter93a25a92014-03-06 09:40:43 +0100122#ifdef CONFIG_INTEL_IOMMU
123 /* Disable ppgtt on SNB if VT-d is on. */
124 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
125 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200126 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100127 }
128#endif
129
Jesse Barnes62942ed2014-06-13 09:28:33 -0700130 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +0300131 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
132 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700133 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
134 return 0;
135 }
136
Daniel Vettercacc6c82014-10-22 11:18:51 +0200137 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100138}
139
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800140
Ben Widawsky6f65e292013-12-06 14:10:56 -0800141static void ppgtt_bind_vma(struct i915_vma *vma,
142 enum i915_cache_level cache_level,
143 u32 flags);
144static void ppgtt_unbind_vma(struct i915_vma *vma);
145
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700146static inline gen8_gtt_pte_t gen8_pte_encode(dma_addr_t addr,
147 enum i915_cache_level level,
148 bool valid)
149{
150 gen8_gtt_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
151 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300152
153 switch (level) {
154 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800155 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300156 break;
157 case I915_CACHE_WT:
158 pte |= PPAT_DISPLAY_ELLC_INDEX;
159 break;
160 default:
161 pte |= PPAT_CACHED_INDEX;
162 break;
163 }
164
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700165 return pte;
166}
167
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800168static inline gen8_ppgtt_pde_t gen8_pde_encode(struct drm_device *dev,
169 dma_addr_t addr,
170 enum i915_cache_level level)
171{
172 gen8_ppgtt_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
173 pde |= addr;
174 if (level != I915_CACHE_NONE)
175 pde |= PPAT_CACHED_PDE_INDEX;
176 else
177 pde |= PPAT_UNCACHED_INDEX;
178 return pde;
179}
180
Chris Wilson350ec882013-08-06 13:17:02 +0100181static gen6_gtt_pte_t snb_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700182 enum i915_cache_level level,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530183 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700184{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700185 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700186 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700187
188 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100189 case I915_CACHE_L3_LLC:
190 case I915_CACHE_LLC:
191 pte |= GEN6_PTE_CACHE_LLC;
192 break;
193 case I915_CACHE_NONE:
194 pte |= GEN6_PTE_UNCACHED;
195 break;
196 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100197 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100198 }
199
200 return pte;
201}
202
203static gen6_gtt_pte_t ivb_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700204 enum i915_cache_level level,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530205 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100206{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700207 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100208 pte |= GEN6_PTE_ADDR_ENCODE(addr);
209
210 switch (level) {
211 case I915_CACHE_L3_LLC:
212 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700213 break;
214 case I915_CACHE_LLC:
215 pte |= GEN6_PTE_CACHE_LLC;
216 break;
217 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700218 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700219 break;
220 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100221 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700222 }
223
Ben Widawsky54d12522012-09-24 16:44:32 -0700224 return pte;
225}
226
Ben Widawsky80a74f72013-06-27 16:30:19 -0700227static gen6_gtt_pte_t byt_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700228 enum i915_cache_level level,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530229 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700230{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700231 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700232 pte |= GEN6_PTE_ADDR_ENCODE(addr);
233
Akash Goel24f3a8c2014-06-17 10:59:42 +0530234 if (!(flags & PTE_READ_ONLY))
235 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700236
237 if (level != I915_CACHE_NONE)
238 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
239
240 return pte;
241}
242
Ben Widawsky80a74f72013-06-27 16:30:19 -0700243static gen6_gtt_pte_t hsw_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700244 enum i915_cache_level level,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530245 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700246{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700247 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700248 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700249
250 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700251 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700252
253 return pte;
254}
255
Ben Widawsky4d15c142013-07-04 11:02:06 -0700256static gen6_gtt_pte_t iris_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700257 enum i915_cache_level level,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530258 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700259{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700260 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700261 pte |= HSW_PTE_ADDR_ENCODE(addr);
262
Chris Wilson651d7942013-08-08 14:41:10 +0100263 switch (level) {
264 case I915_CACHE_NONE:
265 break;
266 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000267 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100268 break;
269 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000270 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100271 break;
272 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700273
274 return pte;
275}
276
Ben Widawsky94e409c2013-11-04 22:29:36 -0800277/* Broadwell Page Directory Pointer Descriptors */
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100278static int gen8_write_pdp(struct intel_engine_cs *ring, unsigned entry,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100279 uint64_t val)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800280{
281 int ret;
282
283 BUG_ON(entry >= 4);
284
285 ret = intel_ring_begin(ring, 6);
286 if (ret)
287 return ret;
288
289 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
290 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
291 intel_ring_emit(ring, (u32)(val >> 32));
292 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
293 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
294 intel_ring_emit(ring, (u32)(val));
295 intel_ring_advance(ring);
296
297 return 0;
298}
299
Ben Widawskyeeb94882013-12-06 14:11:10 -0800300static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100301 struct intel_engine_cs *ring)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800302{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800303 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800304
305 /* bit of a hack to find the actual last used pd */
306 int used_pd = ppgtt->num_pd_entries / GEN8_PDES_PER_PAGE;
307
Ben Widawsky94e409c2013-11-04 22:29:36 -0800308 for (i = used_pd - 1; i >= 0; i--) {
309 dma_addr_t addr = ppgtt->pd_dma_addr[i];
McAulay, Alistair6689c162014-08-15 18:51:35 +0100310 ret = gen8_write_pdp(ring, i, addr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800311 if (ret)
312 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800313 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800314
Ben Widawskyeeb94882013-12-06 14:11:10 -0800315 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800316}
317
Ben Widawsky459108b2013-11-02 21:07:23 -0700318static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800319 uint64_t start,
320 uint64_t length,
Ben Widawsky459108b2013-11-02 21:07:23 -0700321 bool use_scratch)
322{
323 struct i915_hw_ppgtt *ppgtt =
324 container_of(vm, struct i915_hw_ppgtt, base);
325 gen8_gtt_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800326 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
327 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
328 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky782f1492014-02-20 11:50:33 -0800329 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700330 unsigned last_pte, i;
331
332 scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
333 I915_CACHE_LLC, use_scratch);
334
335 while (num_entries) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800336 struct page *page_table = ppgtt->gen8_pt_pages[pdpe][pde];
Ben Widawsky459108b2013-11-02 21:07:23 -0700337
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800338 last_pte = pte + num_entries;
Ben Widawsky459108b2013-11-02 21:07:23 -0700339 if (last_pte > GEN8_PTES_PER_PAGE)
340 last_pte = GEN8_PTES_PER_PAGE;
341
342 pt_vaddr = kmap_atomic(page_table);
343
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800344 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700345 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800346 num_entries--;
347 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700348
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300349 if (!HAS_LLC(ppgtt->base.dev))
350 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky459108b2013-11-02 21:07:23 -0700351 kunmap_atomic(pt_vaddr);
352
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800353 pte = 0;
354 if (++pde == GEN8_PDES_PER_PAGE) {
355 pdpe++;
356 pde = 0;
357 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700358 }
359}
360
Ben Widawsky9df15b42013-11-02 21:07:24 -0700361static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
362 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800363 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530364 enum i915_cache_level cache_level, u32 unused)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700365{
366 struct i915_hw_ppgtt *ppgtt =
367 container_of(vm, struct i915_hw_ppgtt, base);
368 gen8_gtt_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800369 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
370 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
371 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700372 struct sg_page_iter sg_iter;
373
Chris Wilson6f1cc992013-12-31 15:50:31 +0000374 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700375
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800376 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
377 if (WARN_ON(pdpe >= GEN8_LEGACY_PDPS))
378 break;
379
380 if (pt_vaddr == NULL)
381 pt_vaddr = kmap_atomic(ppgtt->gen8_pt_pages[pdpe][pde]);
382
383 pt_vaddr[pte] =
Chris Wilson6f1cc992013-12-31 15:50:31 +0000384 gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
385 cache_level, true);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800386 if (++pte == GEN8_PTES_PER_PAGE) {
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300387 if (!HAS_LLC(ppgtt->base.dev))
388 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700389 kunmap_atomic(pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000390 pt_vaddr = NULL;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800391 if (++pde == GEN8_PDES_PER_PAGE) {
392 pdpe++;
393 pde = 0;
394 }
395 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700396 }
397 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300398 if (pt_vaddr) {
399 if (!HAS_LLC(ppgtt->base.dev))
400 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000401 kunmap_atomic(pt_vaddr);
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300402 }
Ben Widawsky9df15b42013-11-02 21:07:24 -0700403}
404
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800405static void gen8_free_page_tables(struct page **pt_pages)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800406{
407 int i;
408
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800409 if (pt_pages == NULL)
410 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800411
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800412 for (i = 0; i < GEN8_PDES_PER_PAGE; i++)
413 if (pt_pages[i])
414 __free_pages(pt_pages[i], 0);
415}
416
417static void gen8_ppgtt_free(const struct i915_hw_ppgtt *ppgtt)
418{
419 int i;
420
421 for (i = 0; i < ppgtt->num_pd_pages; i++) {
422 gen8_free_page_tables(ppgtt->gen8_pt_pages[i]);
423 kfree(ppgtt->gen8_pt_pages[i]);
424 kfree(ppgtt->gen8_pt_dma_addr[i]);
425 }
426
Ben Widawskyb45a6712014-02-12 14:28:44 -0800427 __free_pages(ppgtt->pd_pages, get_order(ppgtt->num_pd_pages << PAGE_SHIFT));
428}
429
430static void gen8_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
431{
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800432 struct pci_dev *hwdev = ppgtt->base.dev->pdev;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800433 int i, j;
434
435 for (i = 0; i < ppgtt->num_pd_pages; i++) {
436 /* TODO: In the future we'll support sparse mappings, so this
437 * will have to change. */
438 if (!ppgtt->pd_dma_addr[i])
439 continue;
440
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800441 pci_unmap_page(hwdev, ppgtt->pd_dma_addr[i], PAGE_SIZE,
442 PCI_DMA_BIDIRECTIONAL);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800443
444 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
445 dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
446 if (addr)
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800447 pci_unmap_page(hwdev, addr, PAGE_SIZE,
448 PCI_DMA_BIDIRECTIONAL);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800449 }
450 }
451}
452
Ben Widawsky37aca442013-11-04 20:47:32 -0800453static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
454{
455 struct i915_hw_ppgtt *ppgtt =
456 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawsky37aca442013-11-04 20:47:32 -0800457
Ben Widawskyb45a6712014-02-12 14:28:44 -0800458 gen8_ppgtt_unmap_pages(ppgtt);
459 gen8_ppgtt_free(ppgtt);
Ben Widawsky37aca442013-11-04 20:47:32 -0800460}
461
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800462static struct page **__gen8_alloc_page_tables(void)
463{
464 struct page **pt_pages;
465 int i;
466
467 pt_pages = kcalloc(GEN8_PDES_PER_PAGE, sizeof(struct page *), GFP_KERNEL);
468 if (!pt_pages)
469 return ERR_PTR(-ENOMEM);
470
471 for (i = 0; i < GEN8_PDES_PER_PAGE; i++) {
472 pt_pages[i] = alloc_page(GFP_KERNEL);
473 if (!pt_pages[i])
474 goto bail;
475 }
476
477 return pt_pages;
478
479bail:
480 gen8_free_page_tables(pt_pages);
481 kfree(pt_pages);
482 return ERR_PTR(-ENOMEM);
483}
484
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800485static int gen8_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt,
486 const int max_pdp)
487{
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800488 struct page **pt_pages[GEN8_LEGACY_PDPS];
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800489 int i, ret;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800490
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800491 for (i = 0; i < max_pdp; i++) {
492 pt_pages[i] = __gen8_alloc_page_tables();
493 if (IS_ERR(pt_pages[i])) {
494 ret = PTR_ERR(pt_pages[i]);
495 goto unwind_out;
496 }
497 }
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800498
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800499 /* NB: Avoid touching gen8_pt_pages until last to keep the allocation,
500 * "atomic" - for cleanup purposes.
501 */
502 for (i = 0; i < max_pdp; i++)
503 ppgtt->gen8_pt_pages[i] = pt_pages[i];
504
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800505 return 0;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800506
507unwind_out:
508 while (i--) {
509 gen8_free_page_tables(pt_pages[i]);
510 kfree(pt_pages[i]);
511 }
512
513 return ret;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800514}
515
516static int gen8_ppgtt_allocate_dma(struct i915_hw_ppgtt *ppgtt)
517{
518 int i;
519
520 for (i = 0; i < ppgtt->num_pd_pages; i++) {
521 ppgtt->gen8_pt_dma_addr[i] = kcalloc(GEN8_PDES_PER_PAGE,
522 sizeof(dma_addr_t),
523 GFP_KERNEL);
524 if (!ppgtt->gen8_pt_dma_addr[i])
525 return -ENOMEM;
526 }
527
528 return 0;
529}
530
531static int gen8_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt,
532 const int max_pdp)
533{
534 ppgtt->pd_pages = alloc_pages(GFP_KERNEL, get_order(max_pdp << PAGE_SHIFT));
535 if (!ppgtt->pd_pages)
536 return -ENOMEM;
537
538 ppgtt->num_pd_pages = 1 << get_order(max_pdp << PAGE_SHIFT);
539 BUG_ON(ppgtt->num_pd_pages > GEN8_LEGACY_PDPS);
540
541 return 0;
542}
543
544static int gen8_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt,
545 const int max_pdp)
546{
547 int ret;
548
549 ret = gen8_ppgtt_allocate_page_directories(ppgtt, max_pdp);
550 if (ret)
551 return ret;
552
553 ret = gen8_ppgtt_allocate_page_tables(ppgtt, max_pdp);
554 if (ret) {
555 __free_pages(ppgtt->pd_pages, get_order(max_pdp << PAGE_SHIFT));
556 return ret;
557 }
558
559 ppgtt->num_pd_entries = max_pdp * GEN8_PDES_PER_PAGE;
560
561 ret = gen8_ppgtt_allocate_dma(ppgtt);
562 if (ret)
563 gen8_ppgtt_free(ppgtt);
564
565 return ret;
566}
567
568static int gen8_ppgtt_setup_page_directories(struct i915_hw_ppgtt *ppgtt,
569 const int pd)
570{
571 dma_addr_t pd_addr;
572 int ret;
573
574 pd_addr = pci_map_page(ppgtt->base.dev->pdev,
575 &ppgtt->pd_pages[pd], 0,
576 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
577
578 ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pd_addr);
579 if (ret)
580 return ret;
581
582 ppgtt->pd_dma_addr[pd] = pd_addr;
583
584 return 0;
585}
586
587static int gen8_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt,
588 const int pd,
589 const int pt)
590{
591 dma_addr_t pt_addr;
592 struct page *p;
593 int ret;
594
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800595 p = ppgtt->gen8_pt_pages[pd][pt];
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800596 pt_addr = pci_map_page(ppgtt->base.dev->pdev,
597 p, 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
598 ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pt_addr);
599 if (ret)
600 return ret;
601
602 ppgtt->gen8_pt_dma_addr[pd][pt] = pt_addr;
603
604 return 0;
605}
606
Ben Widawsky37aca442013-11-04 20:47:32 -0800607/**
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800608 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
609 * with a net effect resembling a 2-level page table in normal x86 terms. Each
610 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
611 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -0800612 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800613 * FIXME: split allocation into smaller pieces. For now we only ever do this
614 * once, but with full PPGTT, the multiple contiguous allocations will be bad.
Ben Widawsky37aca442013-11-04 20:47:32 -0800615 * TODO: Do something with the size parameter
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800616 */
Ben Widawsky37aca442013-11-04 20:47:32 -0800617static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
618{
Ben Widawsky37aca442013-11-04 20:47:32 -0800619 const int max_pdp = DIV_ROUND_UP(size, 1 << 30);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800620 const int min_pt_pages = GEN8_PDES_PER_PAGE * max_pdp;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800621 int i, j, ret;
Ben Widawsky37aca442013-11-04 20:47:32 -0800622
623 if (size % (1<<30))
624 DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);
625
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800626 /* 1. Do all our allocations for page directories and page tables. */
627 ret = gen8_ppgtt_alloc(ppgtt, max_pdp);
628 if (ret)
629 return ret;
Ben Widawsky37aca442013-11-04 20:47:32 -0800630
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800631 /*
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800632 * 2. Create DMA mappings for the page directories and page tables.
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800633 */
634 for (i = 0; i < max_pdp; i++) {
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800635 ret = gen8_ppgtt_setup_page_directories(ppgtt, i);
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800636 if (ret)
637 goto bail;
638
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800639 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800640 ret = gen8_ppgtt_setup_page_tables(ppgtt, i, j);
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800641 if (ret)
642 goto bail;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800643 }
644 }
645
646 /*
647 * 3. Map all the page directory entires to point to the page tables
648 * we've allocated.
649 *
650 * For now, the PPGTT helper functions all require that the PDEs are
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800651 * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800652 * will never need to touch the PDEs again.
653 */
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800654 for (i = 0; i < max_pdp; i++) {
655 gen8_ppgtt_pde_t *pd_vaddr;
656 pd_vaddr = kmap_atomic(&ppgtt->pd_pages[i]);
657 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
658 dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
659 pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
660 I915_CACHE_LLC);
661 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300662 if (!HAS_LLC(ppgtt->base.dev))
663 drm_clflush_virt_range(pd_vaddr, PAGE_SIZE);
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800664 kunmap_atomic(pd_vaddr);
665 }
666
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800667 ppgtt->switch_mm = gen8_mm_switch;
668 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
669 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
670 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
671 ppgtt->base.start = 0;
Ben Widawsky5abbcca2014-02-21 13:06:34 -0800672 ppgtt->base.total = ppgtt->num_pd_entries * GEN8_PTES_PER_PAGE * PAGE_SIZE;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800673
Ben Widawsky5abbcca2014-02-21 13:06:34 -0800674 ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
Ben Widawsky459108b2013-11-02 21:07:23 -0700675
Ben Widawsky37aca442013-11-04 20:47:32 -0800676 DRM_DEBUG_DRIVER("Allocated %d pages for page directories (%d wasted)\n",
677 ppgtt->num_pd_pages, ppgtt->num_pd_pages - max_pdp);
678 DRM_DEBUG_DRIVER("Allocated %d pages for page tables (%lld wasted)\n",
Ben Widawsky5abbcca2014-02-21 13:06:34 -0800679 ppgtt->num_pd_entries,
680 (ppgtt->num_pd_entries - min_pt_pages) + size % (1<<30));
Ben Widawsky28cf5412013-11-02 21:07:26 -0700681 return 0;
Ben Widawsky37aca442013-11-04 20:47:32 -0800682
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800683bail:
684 gen8_ppgtt_unmap_pages(ppgtt);
685 gen8_ppgtt_free(ppgtt);
Ben Widawsky37aca442013-11-04 20:47:32 -0800686 return ret;
687}
688
Ben Widawsky87d60b62013-12-06 14:11:29 -0800689static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
690{
691 struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
692 struct i915_address_space *vm = &ppgtt->base;
693 gen6_gtt_pte_t __iomem *pd_addr;
694 gen6_gtt_pte_t scratch_pte;
695 uint32_t pd_entry;
696 int pte, pde;
697
Akash Goel24f3a8c2014-06-17 10:59:42 +0530698 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800699
700 pd_addr = (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm +
701 ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
702
703 seq_printf(m, " VM %p (pd_offset %x-%x):\n", vm,
704 ppgtt->pd_offset, ppgtt->pd_offset + ppgtt->num_pd_entries);
705 for (pde = 0; pde < ppgtt->num_pd_entries; pde++) {
706 u32 expected;
707 gen6_gtt_pte_t *pt_vaddr;
708 dma_addr_t pt_addr = ppgtt->pt_dma_addr[pde];
709 pd_entry = readl(pd_addr + pde);
710 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
711
712 if (pd_entry != expected)
713 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
714 pde,
715 pd_entry,
716 expected);
717 seq_printf(m, "\tPDE: %x\n", pd_entry);
718
719 pt_vaddr = kmap_atomic(ppgtt->pt_pages[pde]);
720 for (pte = 0; pte < I915_PPGTT_PT_ENTRIES; pte+=4) {
721 unsigned long va =
722 (pde * PAGE_SIZE * I915_PPGTT_PT_ENTRIES) +
723 (pte * PAGE_SIZE);
724 int i;
725 bool found = false;
726 for (i = 0; i < 4; i++)
727 if (pt_vaddr[pte + i] != scratch_pte)
728 found = true;
729 if (!found)
730 continue;
731
732 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
733 for (i = 0; i < 4; i++) {
734 if (pt_vaddr[pte + i] != scratch_pte)
735 seq_printf(m, " %08x", pt_vaddr[pte + i]);
736 else
737 seq_puts(m, " SCRATCH ");
738 }
739 seq_puts(m, "\n");
740 }
741 kunmap_atomic(pt_vaddr);
742 }
743}
744
Ben Widawsky3e302542013-04-23 23:15:32 -0700745static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky61973492013-04-08 18:43:54 -0700746{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700747 struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
Ben Widawsky61973492013-04-08 18:43:54 -0700748 gen6_gtt_pte_t __iomem *pd_addr;
749 uint32_t pd_entry;
750 int i;
751
Ben Widawsky0a732872013-04-23 23:15:30 -0700752 WARN_ON(ppgtt->pd_offset & 0x3f);
Ben Widawsky61973492013-04-08 18:43:54 -0700753 pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
754 ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
755 for (i = 0; i < ppgtt->num_pd_entries; i++) {
756 dma_addr_t pt_addr;
757
758 pt_addr = ppgtt->pt_dma_addr[i];
759 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
760 pd_entry |= GEN6_PDE_VALID;
761
762 writel(pd_entry, pd_addr + i);
763 }
764 readl(pd_addr);
Ben Widawsky3e302542013-04-23 23:15:32 -0700765}
766
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800767static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -0700768{
Ben Widawsky3e302542013-04-23 23:15:32 -0700769 BUG_ON(ppgtt->pd_offset & 0x3f);
770
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800771 return (ppgtt->pd_offset / 64) << 16;
772}
Ben Widawsky61973492013-04-08 18:43:54 -0700773
Ben Widawsky90252e52013-12-06 14:11:12 -0800774static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100775 struct intel_engine_cs *ring)
Ben Widawsky90252e52013-12-06 14:11:12 -0800776{
Ben Widawsky90252e52013-12-06 14:11:12 -0800777 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -0700778
Ben Widawsky90252e52013-12-06 14:11:12 -0800779 /* NB: TLBs must be flushed and invalidated before a switch */
780 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
781 if (ret)
782 return ret;
783
784 ret = intel_ring_begin(ring, 6);
785 if (ret)
786 return ret;
787
788 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
789 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
790 intel_ring_emit(ring, PP_DIR_DCLV_2G);
791 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
792 intel_ring_emit(ring, get_pd_offset(ppgtt));
793 intel_ring_emit(ring, MI_NOOP);
794 intel_ring_advance(ring);
795
796 return 0;
797}
798
Ben Widawsky48a10382013-12-06 14:11:11 -0800799static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100800 struct intel_engine_cs *ring)
Ben Widawsky48a10382013-12-06 14:11:11 -0800801{
Ben Widawsky48a10382013-12-06 14:11:11 -0800802 int ret;
803
Ben Widawsky48a10382013-12-06 14:11:11 -0800804 /* NB: TLBs must be flushed and invalidated before a switch */
805 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
806 if (ret)
807 return ret;
808
809 ret = intel_ring_begin(ring, 6);
810 if (ret)
811 return ret;
812
813 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
814 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
815 intel_ring_emit(ring, PP_DIR_DCLV_2G);
816 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
817 intel_ring_emit(ring, get_pd_offset(ppgtt));
818 intel_ring_emit(ring, MI_NOOP);
819 intel_ring_advance(ring);
820
Ben Widawsky90252e52013-12-06 14:11:12 -0800821 /* XXX: RCS is the only one to auto invalidate the TLBs? */
822 if (ring->id != RCS) {
823 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
824 if (ret)
825 return ret;
826 }
827
Ben Widawsky48a10382013-12-06 14:11:11 -0800828 return 0;
829}
830
Ben Widawskyeeb94882013-12-06 14:11:10 -0800831static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100832 struct intel_engine_cs *ring)
Ben Widawskyeeb94882013-12-06 14:11:10 -0800833{
834 struct drm_device *dev = ppgtt->base.dev;
835 struct drm_i915_private *dev_priv = dev->dev_private;
836
Ben Widawsky48a10382013-12-06 14:11:11 -0800837
Ben Widawskyeeb94882013-12-06 14:11:10 -0800838 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
839 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
840
841 POSTING_READ(RING_PP_DIR_DCLV(ring));
842
843 return 0;
844}
845
Daniel Vetter82460d92014-08-06 20:19:53 +0200846static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -0800847{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800848 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100849 struct intel_engine_cs *ring;
Daniel Vetter82460d92014-08-06 20:19:53 +0200850 int j;
Ben Widawskyeeb94882013-12-06 14:11:10 -0800851
852 for_each_ring(ring, dev_priv, j) {
853 I915_WRITE(RING_MODE_GEN7(ring),
854 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyeeb94882013-12-06 14:11:10 -0800855 }
Ben Widawskyeeb94882013-12-06 14:11:10 -0800856}
857
Daniel Vetter82460d92014-08-06 20:19:53 +0200858static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800859{
Jani Nikula50227e12014-03-31 14:27:21 +0300860 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100861 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800862 uint32_t ecochk, ecobits;
863 int i;
864
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800865 ecobits = I915_READ(GAC_ECO_BITS);
866 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
867
868 ecochk = I915_READ(GAM_ECOCHK);
869 if (IS_HASWELL(dev)) {
870 ecochk |= ECOCHK_PPGTT_WB_HSW;
871 } else {
872 ecochk |= ECOCHK_PPGTT_LLC_IVB;
873 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
874 }
875 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800876
Ben Widawsky61973492013-04-08 18:43:54 -0700877 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -0800878 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800879 I915_WRITE(RING_MODE_GEN7(ring),
880 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -0700881 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800882}
883
Daniel Vetter82460d92014-08-06 20:19:53 +0200884static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -0700885{
Jani Nikula50227e12014-03-31 14:27:21 +0300886 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800887 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -0700888
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800889 ecobits = I915_READ(GAC_ECO_BITS);
890 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
891 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -0700892
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800893 gab_ctl = I915_READ(GAB_CTL);
894 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -0700895
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800896 ecochk = I915_READ(GAM_ECOCHK);
897 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -0700898
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800899 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -0700900}
901
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100902/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700903static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800904 uint64_t start,
905 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -0700906 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100907{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700908 struct i915_hw_ppgtt *ppgtt =
909 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawskye7c2b582013-04-08 18:43:48 -0700910 gen6_gtt_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -0800911 unsigned first_entry = start >> PAGE_SHIFT;
912 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vettera15326a2013-03-19 23:48:39 +0100913 unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100914 unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
915 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100916
Akash Goel24f3a8c2014-06-17 10:59:42 +0530917 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100918
Daniel Vetter7bddb012012-02-09 17:15:47 +0100919 while (num_entries) {
920 last_pte = first_pte + num_entries;
921 if (last_pte > I915_PPGTT_PT_ENTRIES)
922 last_pte = I915_PPGTT_PT_ENTRIES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100923
Daniel Vettera15326a2013-03-19 23:48:39 +0100924 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +0100925
926 for (i = first_pte; i < last_pte; i++)
927 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100928
929 kunmap_atomic(pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100930
Daniel Vetter7bddb012012-02-09 17:15:47 +0100931 num_entries -= last_pte - first_pte;
932 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +0100933 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100934 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100935}
936
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700937static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -0800938 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800939 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530940 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -0800941{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700942 struct i915_hw_ppgtt *ppgtt =
943 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawskye7c2b582013-04-08 18:43:48 -0700944 gen6_gtt_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -0800945 unsigned first_entry = start >> PAGE_SHIFT;
Daniel Vettera15326a2013-03-19 23:48:39 +0100946 unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
Imre Deak6e995e22013-02-18 19:28:04 +0200947 unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
948 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800949
Chris Wilsoncc797142013-12-31 15:50:30 +0000950 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +0200951 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +0000952 if (pt_vaddr == NULL)
953 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
Daniel Vetterdef886c2013-01-24 14:44:56 -0800954
Chris Wilsoncc797142013-12-31 15:50:30 +0000955 pt_vaddr[act_pte] =
956 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +0530957 cache_level, true, flags);
958
Imre Deak6e995e22013-02-18 19:28:04 +0200959 if (++act_pte == I915_PPGTT_PT_ENTRIES) {
960 kunmap_atomic(pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +0000961 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +0100962 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +0200963 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800964 }
Daniel Vetterdef886c2013-01-24 14:44:56 -0800965 }
Chris Wilsoncc797142013-12-31 15:50:30 +0000966 if (pt_vaddr)
967 kunmap_atomic(pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -0800968}
969
Ben Widawskya00d8252014-02-19 22:05:48 -0800970static void gen6_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100971{
Daniel Vetter3440d262013-01-24 13:49:56 -0800972 int i;
973
974 if (ppgtt->pt_dma_addr) {
975 for (i = 0; i < ppgtt->num_pd_entries; i++)
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700976 pci_unmap_page(ppgtt->base.dev->pdev,
Daniel Vetter3440d262013-01-24 13:49:56 -0800977 ppgtt->pt_dma_addr[i],
978 4096, PCI_DMA_BIDIRECTIONAL);
979 }
Ben Widawskya00d8252014-02-19 22:05:48 -0800980}
981
982static void gen6_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
983{
984 int i;
Daniel Vetter3440d262013-01-24 13:49:56 -0800985
986 kfree(ppgtt->pt_dma_addr);
987 for (i = 0; i < ppgtt->num_pd_entries; i++)
988 __free_page(ppgtt->pt_pages[i]);
989 kfree(ppgtt->pt_pages);
Daniel Vetter3440d262013-01-24 13:49:56 -0800990}
991
Ben Widawskya00d8252014-02-19 22:05:48 -0800992static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
993{
994 struct i915_hw_ppgtt *ppgtt =
995 container_of(vm, struct i915_hw_ppgtt, base);
996
Ben Widawskya00d8252014-02-19 22:05:48 -0800997 drm_mm_remove_node(&ppgtt->node);
998
999 gen6_ppgtt_unmap_pages(ppgtt);
1000 gen6_ppgtt_free(ppgtt);
1001}
1002
Ben Widawskyb1465202014-02-19 22:05:49 -08001003static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001004{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001005 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001006 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001007 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001008 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001009
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001010 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1011 * allocator works in address space sizes, so it's multiplied by page
1012 * size. We allocate at the top of the GTT to avoid fragmentation.
1013 */
1014 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Ben Widawskye3cc1992013-12-06 14:11:08 -08001015alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001016 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1017 &ppgtt->node, GEN6_PD_SIZE,
1018 GEN6_PD_ALIGN, 0,
1019 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07001020 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001021 if (ret == -ENOSPC && !retried) {
1022 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1023 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02001024 I915_CACHE_NONE,
1025 0, dev_priv->gtt.base.total,
1026 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001027 if (ret)
1028 return ret;
1029
1030 retried = true;
1031 goto alloc;
1032 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001033
1034 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
1035 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001036
Ben Widawsky6670a5a2013-06-27 16:30:04 -07001037 ppgtt->num_pd_entries = GEN6_PPGTT_PD_ENTRIES;
Ben Widawskyb1465202014-02-19 22:05:49 -08001038 return ret;
1039}
1040
1041static int gen6_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt)
1042{
1043 int i;
1044
1045 ppgtt->pt_pages = kcalloc(ppgtt->num_pd_entries, sizeof(struct page *),
1046 GFP_KERNEL);
1047
1048 if (!ppgtt->pt_pages)
1049 return -ENOMEM;
1050
1051 for (i = 0; i < ppgtt->num_pd_entries; i++) {
1052 ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
1053 if (!ppgtt->pt_pages[i]) {
1054 gen6_ppgtt_free(ppgtt);
1055 return -ENOMEM;
1056 }
1057 }
1058
1059 return 0;
1060}
1061
1062static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1063{
1064 int ret;
1065
1066 ret = gen6_ppgtt_allocate_page_directories(ppgtt);
1067 if (ret)
1068 return ret;
1069
1070 ret = gen6_ppgtt_allocate_page_tables(ppgtt);
1071 if (ret) {
1072 drm_mm_remove_node(&ppgtt->node);
1073 return ret;
1074 }
1075
1076 ppgtt->pt_dma_addr = kcalloc(ppgtt->num_pd_entries, sizeof(dma_addr_t),
1077 GFP_KERNEL);
1078 if (!ppgtt->pt_dma_addr) {
1079 drm_mm_remove_node(&ppgtt->node);
1080 gen6_ppgtt_free(ppgtt);
1081 return -ENOMEM;
1082 }
1083
1084 return 0;
1085}
1086
1087static int gen6_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt)
1088{
1089 struct drm_device *dev = ppgtt->base.dev;
1090 int i;
1091
1092 for (i = 0; i < ppgtt->num_pd_entries; i++) {
1093 dma_addr_t pt_addr;
1094
1095 pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
1096 PCI_DMA_BIDIRECTIONAL);
1097
1098 if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
1099 gen6_ppgtt_unmap_pages(ppgtt);
1100 return -EIO;
1101 }
1102
1103 ppgtt->pt_dma_addr[i] = pt_addr;
1104 }
1105
1106 return 0;
1107}
1108
1109static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
1110{
1111 struct drm_device *dev = ppgtt->base.dev;
1112 struct drm_i915_private *dev_priv = dev->dev_private;
1113 int ret;
1114
1115 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08001116 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001117 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08001118 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08001119 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08001120 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001121 ppgtt->switch_mm = gen7_mm_switch;
1122 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001123 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001124
1125 ret = gen6_ppgtt_alloc(ppgtt);
1126 if (ret)
1127 return ret;
1128
1129 ret = gen6_ppgtt_setup_page_tables(ppgtt);
1130 if (ret) {
1131 gen6_ppgtt_free(ppgtt);
1132 return ret;
1133 }
1134
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001135 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1136 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
1137 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -08001138 ppgtt->base.start = 0;
Ben Widawsky5a6c93f2014-03-08 11:58:17 -08001139 ppgtt->base.total = ppgtt->num_pd_entries * I915_PPGTT_PT_ENTRIES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08001140 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001141
Ben Widawskyb1465202014-02-19 22:05:49 -08001142 ppgtt->pd_offset =
1143 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_gtt_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001144
Ben Widawsky782f1492014-02-20 11:50:33 -08001145 ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001146
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001147 DRM_DEBUG_DRIVER("Allocated pde space (%ldM) at GTT entry: %lx\n",
1148 ppgtt->node.size >> 20,
1149 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001150
Daniel Vetterfa76da32014-08-06 20:19:54 +02001151 gen6_write_pdes(ppgtt);
1152 DRM_DEBUG("Adding PPGTT at offset %x\n",
1153 ppgtt->pd_offset << 10);
1154
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001155 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001156}
1157
Daniel Vetterfa76da32014-08-06 20:19:54 +02001158static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001159{
1160 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter3440d262013-01-24 13:49:56 -08001161
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001162 ppgtt->base.dev = dev;
Ben Widawsky8407bb92014-03-08 11:58:16 -08001163 ppgtt->base.scratch = dev_priv->gtt.base.scratch;
Daniel Vetter3440d262013-01-24 13:49:56 -08001164
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001165 if (INTEL_INFO(dev)->gen < 8)
Daniel Vetterfa76da32014-08-06 20:19:54 +02001166 return gen6_ppgtt_init(ppgtt);
Damien Lespiau3fdcf802014-01-23 13:59:49 +00001167 else if (IS_GEN8(dev) || IS_GEN9(dev))
Daniel Vetterfa76da32014-08-06 20:19:54 +02001168 return gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001169 else
1170 BUG();
Daniel Vetterfa76da32014-08-06 20:19:54 +02001171}
1172int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1173{
1174 struct drm_i915_private *dev_priv = dev->dev_private;
1175 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001176
Daniel Vetterfa76da32014-08-06 20:19:54 +02001177 ret = __hw_ppgtt_init(dev, ppgtt);
1178 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001179 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001180 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1181 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001182 i915_init_vm(dev_priv, &ppgtt->base);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001183 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001184
1185 return ret;
1186}
1187
Daniel Vetter82460d92014-08-06 20:19:53 +02001188int i915_ppgtt_init_hw(struct drm_device *dev)
1189{
1190 struct drm_i915_private *dev_priv = dev->dev_private;
1191 struct intel_engine_cs *ring;
1192 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1193 int i, ret = 0;
1194
Thomas Daniel671b50132014-08-20 16:24:50 +01001195 /* In the case of execlists, PPGTT is enabled by the context descriptor
1196 * and the PDPs are contained within the context itself. We don't
1197 * need to do anything here. */
1198 if (i915.enable_execlists)
1199 return 0;
1200
Daniel Vetter82460d92014-08-06 20:19:53 +02001201 if (!USES_PPGTT(dev))
1202 return 0;
1203
1204 if (IS_GEN6(dev))
1205 gen6_ppgtt_enable(dev);
1206 else if (IS_GEN7(dev))
1207 gen7_ppgtt_enable(dev);
1208 else if (INTEL_INFO(dev)->gen >= 8)
1209 gen8_ppgtt_enable(dev);
1210 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01001211 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02001212
1213 if (ppgtt) {
1214 for_each_ring(ring, dev_priv, i) {
McAulay, Alistair6689c162014-08-15 18:51:35 +01001215 ret = ppgtt->switch_mm(ppgtt, ring);
Daniel Vetter82460d92014-08-06 20:19:53 +02001216 if (ret != 0)
1217 return ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001218 }
1219 }
1220
1221 return ret;
1222}
Daniel Vetter4d884702014-08-06 15:04:47 +02001223struct i915_hw_ppgtt *
1224i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
1225{
1226 struct i915_hw_ppgtt *ppgtt;
1227 int ret;
1228
1229 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1230 if (!ppgtt)
1231 return ERR_PTR(-ENOMEM);
1232
1233 ret = i915_ppgtt_init(dev, ppgtt);
1234 if (ret) {
1235 kfree(ppgtt);
1236 return ERR_PTR(ret);
1237 }
1238
1239 ppgtt->file_priv = fpriv;
1240
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001241 trace_i915_ppgtt_create(&ppgtt->base);
1242
Daniel Vetter4d884702014-08-06 15:04:47 +02001243 return ppgtt;
1244}
1245
Daniel Vetteree960be2014-08-06 15:04:45 +02001246void i915_ppgtt_release(struct kref *kref)
1247{
1248 struct i915_hw_ppgtt *ppgtt =
1249 container_of(kref, struct i915_hw_ppgtt, ref);
1250
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001251 trace_i915_ppgtt_release(&ppgtt->base);
1252
Daniel Vetteree960be2014-08-06 15:04:45 +02001253 /* vmas should already be unbound */
1254 WARN_ON(!list_empty(&ppgtt->base.active_list));
1255 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
1256
Daniel Vetter19dd1202014-08-06 15:04:55 +02001257 list_del(&ppgtt->base.global_link);
1258 drm_mm_takedown(&ppgtt->base.mm);
1259
Daniel Vetteree960be2014-08-06 15:04:45 +02001260 ppgtt->base.cleanup(&ppgtt->base);
1261 kfree(ppgtt);
1262}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001263
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001264static void
Ben Widawsky6f65e292013-12-06 14:10:56 -08001265ppgtt_bind_vma(struct i915_vma *vma,
1266 enum i915_cache_level cache_level,
1267 u32 flags)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001268{
Akash Goel24f3a8c2014-06-17 10:59:42 +05301269 /* Currently applicable only to VLV */
1270 if (vma->obj->gt_ro)
1271 flags |= PTE_READ_ONLY;
1272
Ben Widawsky782f1492014-02-20 11:50:33 -08001273 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301274 cache_level, flags);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001275}
1276
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001277static void ppgtt_unbind_vma(struct i915_vma *vma)
Daniel Vetter7bddb012012-02-09 17:15:47 +01001278{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001279 vma->vm->clear_range(vma->vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001280 vma->node.start,
1281 vma->obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001282 true);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001283}
1284
Ben Widawskya81cc002013-01-18 12:30:31 -08001285extern int intel_iommu_gfx_mapped;
1286/* Certain Gen5 chipsets require require idling the GPU before
1287 * unmapping anything from the GTT when VT-d is enabled.
1288 */
1289static inline bool needs_idle_maps(struct drm_device *dev)
1290{
1291#ifdef CONFIG_INTEL_IOMMU
1292 /* Query intel_iommu to see if we need the workaround. Presumably that
1293 * was loaded first.
1294 */
1295 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
1296 return true;
1297#endif
1298 return false;
1299}
1300
Ben Widawsky5c042282011-10-17 15:51:55 -07001301static bool do_idling(struct drm_i915_private *dev_priv)
1302{
1303 bool ret = dev_priv->mm.interruptible;
1304
Ben Widawskya81cc002013-01-18 12:30:31 -08001305 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001306 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001307 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001308 DRM_ERROR("Couldn't idle GPU\n");
1309 /* Wait a bit, in hopes it avoids the hang */
1310 udelay(10);
1311 }
1312 }
1313
1314 return ret;
1315}
1316
1317static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
1318{
Ben Widawskya81cc002013-01-18 12:30:31 -08001319 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07001320 dev_priv->mm.interruptible = interruptible;
1321}
1322
Ben Widawsky828c7902013-10-16 09:21:30 -07001323void i915_check_and_clear_faults(struct drm_device *dev)
1324{
1325 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001326 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07001327 int i;
1328
1329 if (INTEL_INFO(dev)->gen < 6)
1330 return;
1331
1332 for_each_ring(ring, dev_priv, i) {
1333 u32 fault_reg;
1334 fault_reg = I915_READ(RING_FAULT_REG(ring));
1335 if (fault_reg & RING_FAULT_VALID) {
1336 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02001337 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07001338 "\tAddress space: %s\n"
1339 "\tSource ID: %d\n"
1340 "\tType: %d\n",
1341 fault_reg & PAGE_MASK,
1342 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
1343 RING_FAULT_SRCID(fault_reg),
1344 RING_FAULT_FAULT_TYPE(fault_reg));
1345 I915_WRITE(RING_FAULT_REG(ring),
1346 fault_reg & ~RING_FAULT_VALID);
1347 }
1348 }
1349 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
1350}
1351
Chris Wilson91e56492014-09-25 10:13:12 +01001352static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
1353{
1354 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
1355 intel_gtt_chipset_flush();
1356 } else {
1357 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1358 POSTING_READ(GFX_FLSH_CNTL_GEN6);
1359 }
1360}
1361
Ben Widawsky828c7902013-10-16 09:21:30 -07001362void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
1363{
1364 struct drm_i915_private *dev_priv = dev->dev_private;
1365
1366 /* Don't bother messing with faults pre GEN6 as we have little
1367 * documentation supporting that it's a good idea.
1368 */
1369 if (INTEL_INFO(dev)->gen < 6)
1370 return;
1371
1372 i915_check_and_clear_faults(dev);
1373
1374 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001375 dev_priv->gtt.base.start,
1376 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01001377 true);
Chris Wilson91e56492014-09-25 10:13:12 +01001378
1379 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001380}
1381
Daniel Vetter76aaf222010-11-05 22:23:30 +01001382void i915_gem_restore_gtt_mappings(struct drm_device *dev)
1383{
1384 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001385 struct drm_i915_gem_object *obj;
Ben Widawsky80da2162013-12-06 14:11:17 -08001386 struct i915_address_space *vm;
Daniel Vetter76aaf222010-11-05 22:23:30 +01001387
Ben Widawsky828c7902013-10-16 09:21:30 -07001388 i915_check_and_clear_faults(dev);
1389
Chris Wilsonbee4a182011-01-21 10:54:32 +00001390 /* First fill our portion of the GTT with scratch pages */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001391 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001392 dev_priv->gtt.base.start,
1393 dev_priv->gtt.base.total,
Ben Widawsky828c7902013-10-16 09:21:30 -07001394 true);
Chris Wilsonbee4a182011-01-21 10:54:32 +00001395
Ben Widawsky35c20a62013-05-31 11:28:48 -07001396 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001397 struct i915_vma *vma = i915_gem_obj_to_vma(obj,
1398 &dev_priv->gtt.base);
1399 if (!vma)
1400 continue;
1401
Chris Wilson2c225692013-08-09 12:26:45 +01001402 i915_gem_clflush_object(obj, obj->pin_display);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001403 /* The bind_vma code tries to be smart about tracking mappings.
1404 * Unfortunately above, we've just wiped out the mappings
1405 * without telling our object about it. So we need to fake it.
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001406 *
1407 * Bind is not expected to fail since this is only called on
1408 * resume and assumption is all requirements exist already.
Ben Widawsky6f65e292013-12-06 14:10:56 -08001409 */
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001410 vma->bound &= ~GLOBAL_BIND;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001411 WARN_ON(i915_vma_bind(vma, obj->cache_level, GLOBAL_BIND));
Daniel Vetter76aaf222010-11-05 22:23:30 +01001412 }
1413
Ben Widawsky80da2162013-12-06 14:11:17 -08001414
Ben Widawskya2319c02014-03-18 16:09:37 -07001415 if (INTEL_INFO(dev)->gen >= 8) {
Ville Syrjäläee0ce472014-04-09 13:28:01 +03001416 if (IS_CHERRYVIEW(dev))
1417 chv_setup_private_ppat(dev_priv);
1418 else
1419 bdw_setup_private_ppat(dev_priv);
1420
Ben Widawsky80da2162013-12-06 14:11:17 -08001421 return;
Ben Widawskya2319c02014-03-18 16:09:37 -07001422 }
Ben Widawsky80da2162013-12-06 14:11:17 -08001423
1424 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
1425 /* TODO: Perhaps it shouldn't be gen6 specific */
1426 if (i915_is_ggtt(vm)) {
1427 if (dev_priv->mm.aliasing_ppgtt)
1428 gen6_write_pdes(dev_priv->mm.aliasing_ppgtt);
1429 continue;
1430 }
1431
1432 gen6_write_pdes(container_of(vm, struct i915_hw_ppgtt, base));
Daniel Vetter76aaf222010-11-05 22:23:30 +01001433 }
1434
Chris Wilson91e56492014-09-25 10:13:12 +01001435 i915_ggtt_flush(dev_priv);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001436}
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001437
Daniel Vetter74163902012-02-15 23:50:21 +01001438int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001439{
Chris Wilson9da3da62012-06-01 15:20:22 +01001440 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +01001441 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +01001442
1443 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1444 obj->pages->sgl, obj->pages->nents,
1445 PCI_DMA_BIDIRECTIONAL))
1446 return -ENOSPC;
1447
1448 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001449}
1450
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001451static inline void gen8_set_pte(void __iomem *addr, gen8_gtt_pte_t pte)
1452{
1453#ifdef writeq
1454 writeq(pte, addr);
1455#else
1456 iowrite32((u32)pte, addr);
1457 iowrite32(pte >> 32, addr + 4);
1458#endif
1459}
1460
1461static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1462 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001463 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301464 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001465{
1466 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001467 unsigned first_entry = start >> PAGE_SHIFT;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001468 gen8_gtt_pte_t __iomem *gtt_entries =
1469 (gen8_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
1470 int i = 0;
1471 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001472 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001473
1474 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1475 addr = sg_dma_address(sg_iter.sg) +
1476 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1477 gen8_set_pte(&gtt_entries[i],
1478 gen8_pte_encode(addr, level, true));
1479 i++;
1480 }
1481
1482 /*
1483 * XXX: This serves as a posting read to make sure that the PTE has
1484 * actually been updated. There is some concern that even though
1485 * registers and PTEs are within the same BAR that they are potentially
1486 * of NUMA access patterns. Therefore, even with the way we assume
1487 * hardware should work, we must keep this posting read for paranoia.
1488 */
1489 if (i != 0)
1490 WARN_ON(readq(&gtt_entries[i-1])
1491 != gen8_pte_encode(addr, level, true));
1492
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001493 /* This next bit makes the above posting read even more important. We
1494 * want to flush the TLBs only after we're certain all the PTE updates
1495 * have finished.
1496 */
1497 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1498 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001499}
1500
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001501/*
1502 * Binds an object into the global gtt with the specified cache level. The object
1503 * will be accessible to the GPU via commands whose operands reference offsets
1504 * within the global GTT as well as accessible by the GPU through the GMADR
1505 * mapped BAR (dev_priv->mm.gtt->gtt).
1506 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001507static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001508 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001509 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301510 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001511{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001512 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001513 unsigned first_entry = start >> PAGE_SHIFT;
Ben Widawskye7c2b582013-04-08 18:43:48 -07001514 gen6_gtt_pte_t __iomem *gtt_entries =
1515 (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001516 int i = 0;
1517 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001518 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001519
Imre Deak6e995e22013-02-18 19:28:04 +02001520 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001521 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301522 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001523 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001524 }
1525
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001526 /* XXX: This serves as a posting read to make sure that the PTE has
1527 * actually been updated. There is some concern that even though
1528 * registers and PTEs are within the same BAR that they are potentially
1529 * of NUMA access patterns. Therefore, even with the way we assume
1530 * hardware should work, we must keep this posting read for paranoia.
1531 */
Pavel Machek57007df2014-07-28 13:20:58 +02001532 if (i != 0) {
1533 unsigned long gtt = readl(&gtt_entries[i-1]);
1534 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
1535 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001536
1537 /* This next bit makes the above posting read even more important. We
1538 * want to flush the TLBs only after we're certain all the PTE updates
1539 * have finished.
1540 */
1541 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1542 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001543}
1544
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001545static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001546 uint64_t start,
1547 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001548 bool use_scratch)
1549{
1550 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001551 unsigned first_entry = start >> PAGE_SHIFT;
1552 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001553 gen8_gtt_pte_t scratch_pte, __iomem *gtt_base =
1554 (gen8_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
1555 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1556 int i;
1557
1558 if (WARN(num_entries > max_entries,
1559 "First entry = %d; Num entries = %d (max=%d)\n",
1560 first_entry, num_entries, max_entries))
1561 num_entries = max_entries;
1562
1563 scratch_pte = gen8_pte_encode(vm->scratch.addr,
1564 I915_CACHE_LLC,
1565 use_scratch);
1566 for (i = 0; i < num_entries; i++)
1567 gen8_set_pte(&gtt_base[i], scratch_pte);
1568 readl(gtt_base);
1569}
1570
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001571static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001572 uint64_t start,
1573 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001574 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001575{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001576 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001577 unsigned first_entry = start >> PAGE_SHIFT;
1578 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawskye7c2b582013-04-08 18:43:48 -07001579 gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
1580 (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08001581 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001582 int i;
1583
1584 if (WARN(num_entries > max_entries,
1585 "First entry = %d; Num entries = %d (max=%d)\n",
1586 first_entry, num_entries, max_entries))
1587 num_entries = max_entries;
1588
Akash Goel24f3a8c2014-06-17 10:59:42 +05301589 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07001590
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001591 for (i = 0; i < num_entries; i++)
1592 iowrite32(scratch_pte, &gtt_base[i]);
1593 readl(gtt_base);
1594}
1595
Ben Widawsky6f65e292013-12-06 14:10:56 -08001596
1597static void i915_ggtt_bind_vma(struct i915_vma *vma,
1598 enum i915_cache_level cache_level,
1599 u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001600{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001601 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001602 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
1603 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
1604
Ben Widawsky6f65e292013-12-06 14:10:56 -08001605 BUG_ON(!i915_is_ggtt(vma->vm));
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001606 intel_gtt_insert_sg_entries(vma->ggtt_view.pages, entry, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001607 vma->bound = GLOBAL_BIND;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001608}
1609
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001610static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001611 uint64_t start,
1612 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001613 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001614{
Ben Widawsky782f1492014-02-20 11:50:33 -08001615 unsigned first_entry = start >> PAGE_SHIFT;
1616 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001617 intel_gtt_clear_range(first_entry, num_entries);
1618}
1619
Ben Widawsky6f65e292013-12-06 14:10:56 -08001620static void i915_ggtt_unbind_vma(struct i915_vma *vma)
Chris Wilsond5bd1442011-04-14 06:48:26 +01001621{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001622 const unsigned int first = vma->node.start >> PAGE_SHIFT;
1623 const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001624
Ben Widawsky6f65e292013-12-06 14:10:56 -08001625 BUG_ON(!i915_is_ggtt(vma->vm));
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001626 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001627 intel_gtt_clear_range(first, size);
Chris Wilsond5bd1442011-04-14 06:48:26 +01001628}
1629
Ben Widawsky6f65e292013-12-06 14:10:56 -08001630static void ggtt_bind_vma(struct i915_vma *vma,
1631 enum i915_cache_level cache_level,
1632 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001633{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001634 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001635 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001636 struct drm_i915_gem_object *obj = vma->obj;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001637
Akash Goel24f3a8c2014-06-17 10:59:42 +05301638 /* Currently applicable only to VLV */
1639 if (obj->gt_ro)
1640 flags |= PTE_READ_ONLY;
1641
Ben Widawsky6f65e292013-12-06 14:10:56 -08001642 /* If there is no aliasing PPGTT, or the caller needs a global mapping,
1643 * or we have a global mapping already but the cacheability flags have
1644 * changed, set the global PTEs.
1645 *
1646 * If there is an aliasing PPGTT it is anecdotally faster, so use that
1647 * instead if none of the above hold true.
1648 *
1649 * NB: A global mapping should only be needed for special regions like
1650 * "gtt mappable", SNB errata, or if specified via special execbuf
1651 * flags. At all other times, the GPU will use the aliasing PPGTT.
1652 */
1653 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001654 if (!(vma->bound & GLOBAL_BIND) ||
Ben Widawsky6f65e292013-12-06 14:10:56 -08001655 (cache_level != obj->cache_level)) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001656 vma->vm->insert_entries(vma->vm, vma->ggtt_view.pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001657 vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301658 cache_level, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001659 vma->bound |= GLOBAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001660 }
1661 }
Daniel Vetter74898d72012-02-15 23:50:22 +01001662
Ben Widawsky6f65e292013-12-06 14:10:56 -08001663 if (dev_priv->mm.aliasing_ppgtt &&
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001664 (!(vma->bound & LOCAL_BIND) ||
Ben Widawsky6f65e292013-12-06 14:10:56 -08001665 (cache_level != obj->cache_level))) {
1666 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1667 appgtt->base.insert_entries(&appgtt->base,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001668 vma->ggtt_view.pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001669 vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301670 cache_level, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001671 vma->bound |= LOCAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001672 }
1673}
1674
1675static void ggtt_unbind_vma(struct i915_vma *vma)
1676{
1677 struct drm_device *dev = vma->vm->dev;
1678 struct drm_i915_private *dev_priv = dev->dev_private;
1679 struct drm_i915_gem_object *obj = vma->obj;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001680
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001681 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08001682 vma->vm->clear_range(vma->vm,
1683 vma->node.start,
1684 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001685 true);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001686 vma->bound &= ~GLOBAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001687 }
1688
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001689 if (vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001690 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1691 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001692 vma->node.start,
1693 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001694 true);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001695 vma->bound &= ~LOCAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001696 }
Daniel Vetter74163902012-02-15 23:50:21 +01001697}
1698
1699void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1700{
Ben Widawsky5c042282011-10-17 15:51:55 -07001701 struct drm_device *dev = obj->base.dev;
1702 struct drm_i915_private *dev_priv = dev->dev_private;
1703 bool interruptible;
1704
1705 interruptible = do_idling(dev_priv);
1706
Chris Wilson9da3da62012-06-01 15:20:22 +01001707 if (!obj->has_dma_mapping)
1708 dma_unmap_sg(&dev->pdev->dev,
1709 obj->pages->sgl, obj->pages->nents,
1710 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07001711
1712 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001713}
Daniel Vetter644ec022012-03-26 09:45:40 +02001714
Chris Wilson42d6ab42012-07-26 11:49:32 +01001715static void i915_gtt_color_adjust(struct drm_mm_node *node,
1716 unsigned long color,
1717 unsigned long *start,
1718 unsigned long *end)
1719{
1720 if (node->color != color)
1721 *start += 4096;
1722
1723 if (!list_empty(&node->node_list)) {
1724 node = list_entry(node->node_list.next,
1725 struct drm_mm_node,
1726 node_list);
1727 if (node->allocated && node->color != color)
1728 *end -= 4096;
1729 }
1730}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001731
Daniel Vetterf548c0e2014-11-19 21:40:13 +01001732static int i915_gem_setup_global_gtt(struct drm_device *dev,
1733 unsigned long start,
1734 unsigned long mappable_end,
1735 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02001736{
Ben Widawskye78891c2013-01-25 16:41:04 -08001737 /* Let GEM Manage all of the aperture.
1738 *
1739 * However, leave one page at the end still bound to the scratch page.
1740 * There are a number of places where the hardware apparently prefetches
1741 * past the end of the object, and we've seen multiple hangs with the
1742 * GPU head pointer stuck in a batchbuffer bound at the last page of the
1743 * aperture. One page should be enough to keep any prefetching inside
1744 * of the aperture.
1745 */
Ben Widawsky40d749802013-07-31 16:59:59 -07001746 struct drm_i915_private *dev_priv = dev->dev_private;
1747 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00001748 struct drm_mm_node *entry;
1749 struct drm_i915_gem_object *obj;
1750 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02001751 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02001752
Ben Widawsky35451cb2013-01-17 12:45:13 -08001753 BUG_ON(mappable_end > end);
1754
Chris Wilsoned2f3452012-11-15 11:32:19 +00001755 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07001756 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Chris Wilson42d6ab42012-07-26 11:49:32 +01001757 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07001758 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02001759
Chris Wilsoned2f3452012-11-15 11:32:19 +00001760 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001761 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07001762 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001763
Ben Widawskyedd41a82013-07-05 14:41:05 -07001764 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001765 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00001766
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001767 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07001768 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02001769 if (ret) {
1770 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
1771 return ret;
1772 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001773 vma->bound |= GLOBAL_BIND;
Chris Wilsoned2f3452012-11-15 11:32:19 +00001774 }
1775
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001776 dev_priv->gtt.base.start = start;
1777 dev_priv->gtt.base.total = end - start;
Daniel Vetter644ec022012-03-26 09:45:40 +02001778
Chris Wilsoned2f3452012-11-15 11:32:19 +00001779 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07001780 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00001781 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
1782 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08001783 ggtt_vm->clear_range(ggtt_vm, hole_start,
1784 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00001785 }
1786
1787 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08001788 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02001789
Daniel Vetterfa76da32014-08-06 20:19:54 +02001790 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
1791 struct i915_hw_ppgtt *ppgtt;
1792
1793 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1794 if (!ppgtt)
1795 return -ENOMEM;
1796
1797 ret = __hw_ppgtt_init(dev, ppgtt);
1798 if (ret != 0)
1799 return ret;
1800
1801 dev_priv->mm.aliasing_ppgtt = ppgtt;
1802 }
1803
Daniel Vetter6c5566a2014-08-06 15:04:50 +02001804 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001805}
1806
Ben Widawskyd7e50082012-12-18 10:31:25 -08001807void i915_gem_init_global_gtt(struct drm_device *dev)
1808{
1809 struct drm_i915_private *dev_priv = dev->dev_private;
1810 unsigned long gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08001811
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001812 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08001813 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08001814
Ben Widawskye78891c2013-01-25 16:41:04 -08001815 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001816}
1817
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02001818void i915_global_gtt_cleanup(struct drm_device *dev)
1819{
1820 struct drm_i915_private *dev_priv = dev->dev_private;
1821 struct i915_address_space *vm = &dev_priv->gtt.base;
1822
Daniel Vetter70e32542014-08-06 15:04:57 +02001823 if (dev_priv->mm.aliasing_ppgtt) {
1824 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1825
1826 ppgtt->base.cleanup(&ppgtt->base);
1827 }
1828
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02001829 if (drm_mm_initialized(&vm->mm)) {
1830 drm_mm_takedown(&vm->mm);
1831 list_del(&vm->global_link);
1832 }
1833
1834 vm->cleanup(vm);
1835}
Daniel Vetter70e32542014-08-06 15:04:57 +02001836
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001837static int setup_scratch_page(struct drm_device *dev)
1838{
1839 struct drm_i915_private *dev_priv = dev->dev_private;
1840 struct page *page;
1841 dma_addr_t dma_addr;
1842
1843 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
1844 if (page == NULL)
1845 return -ENOMEM;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001846 set_pages_uc(page, 1);
1847
1848#ifdef CONFIG_INTEL_IOMMU
1849 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
1850 PCI_DMA_BIDIRECTIONAL);
1851 if (pci_dma_mapping_error(dev->pdev, dma_addr))
1852 return -EINVAL;
1853#else
1854 dma_addr = page_to_phys(page);
1855#endif
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001856 dev_priv->gtt.base.scratch.page = page;
1857 dev_priv->gtt.base.scratch.addr = dma_addr;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001858
1859 return 0;
1860}
1861
1862static void teardown_scratch_page(struct drm_device *dev)
1863{
1864 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001865 struct page *page = dev_priv->gtt.base.scratch.page;
1866
1867 set_pages_wb(page, 1);
1868 pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001869 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001870 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001871}
1872
1873static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
1874{
1875 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
1876 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
1877 return snb_gmch_ctl << 20;
1878}
1879
Ben Widawsky9459d252013-11-03 16:53:55 -08001880static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
1881{
1882 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
1883 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
1884 if (bdw_gmch_ctl)
1885 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07001886
1887#ifdef CONFIG_X86_32
1888 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
1889 if (bdw_gmch_ctl > 4)
1890 bdw_gmch_ctl = 4;
1891#endif
1892
Ben Widawsky9459d252013-11-03 16:53:55 -08001893 return bdw_gmch_ctl << 20;
1894}
1895
Damien Lespiaud7f25f22014-05-08 22:19:40 +03001896static inline unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
1897{
1898 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
1899 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
1900
1901 if (gmch_ctrl)
1902 return 1 << (20 + gmch_ctrl);
1903
1904 return 0;
1905}
1906
Ben Widawskybaa09f52013-01-24 13:49:57 -08001907static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001908{
1909 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
1910 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
1911 return snb_gmch_ctl << 25; /* 32 MB units */
1912}
1913
Ben Widawsky9459d252013-11-03 16:53:55 -08001914static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
1915{
1916 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
1917 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
1918 return bdw_gmch_ctl << 25; /* 32 MB units */
1919}
1920
Damien Lespiaud7f25f22014-05-08 22:19:40 +03001921static size_t chv_get_stolen_size(u16 gmch_ctrl)
1922{
1923 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
1924 gmch_ctrl &= SNB_GMCH_GMS_MASK;
1925
1926 /*
1927 * 0x0 to 0x10: 32MB increments starting at 0MB
1928 * 0x11 to 0x16: 4MB increments starting at 8MB
1929 * 0x17 to 0x1d: 4MB increments start at 36MB
1930 */
1931 if (gmch_ctrl < 0x11)
1932 return gmch_ctrl << 25;
1933 else if (gmch_ctrl < 0x17)
1934 return (gmch_ctrl - 0x11 + 2) << 22;
1935 else
1936 return (gmch_ctrl - 0x17 + 9) << 22;
1937}
1938
Damien Lespiau66375012014-01-09 18:02:46 +00001939static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
1940{
1941 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
1942 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
1943
1944 if (gen9_gmch_ctl < 0xf0)
1945 return gen9_gmch_ctl << 25; /* 32 MB units */
1946 else
1947 /* 4MB increments starting at 0xf0 for 4MB */
1948 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
1949}
1950
Ben Widawsky63340132013-11-04 19:32:22 -08001951static int ggtt_probe_common(struct drm_device *dev,
1952 size_t gtt_size)
1953{
1954 struct drm_i915_private *dev_priv = dev->dev_private;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07001955 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08001956 int ret;
1957
1958 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07001959 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08001960 (pci_resource_len(dev->pdev, 0) / 2);
1961
Bjorn Helgaas21c34602013-12-21 10:52:52 -07001962 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08001963 if (!dev_priv->gtt.gsm) {
1964 DRM_ERROR("Failed to map the gtt page table\n");
1965 return -ENOMEM;
1966 }
1967
1968 ret = setup_scratch_page(dev);
1969 if (ret) {
1970 DRM_ERROR("Scratch setup failed\n");
1971 /* iounmap will also get called at remove, but meh */
1972 iounmap(dev_priv->gtt.gsm);
1973 }
1974
1975 return ret;
1976}
1977
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001978/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
1979 * bits. When using advanced contexts each context stores its own PAT, but
1980 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03001981static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001982{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001983 uint64_t pat;
1984
1985 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
1986 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
1987 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
1988 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
1989 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
1990 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
1991 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
1992 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
1993
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08001994 if (!USES_PPGTT(dev_priv->dev))
1995 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
1996 * so RTL will always use the value corresponding to
1997 * pat_sel = 000".
1998 * So let's disable cache for GGTT to avoid screen corruptions.
1999 * MOCS still can be used though.
2000 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2001 * before this patch, i.e. the same uncached + snooping access
2002 * like on gen6/7 seems to be in effect.
2003 * - So this just fixes blitter/render access. Again it looks
2004 * like it's not just uncached access, but uncached + snooping.
2005 * So we can still hold onto all our assumptions wrt cpu
2006 * clflushing on LLC machines.
2007 */
2008 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2009
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002010 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2011 * write would work. */
2012 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2013 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2014}
2015
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002016static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2017{
2018 uint64_t pat;
2019
2020 /*
2021 * Map WB on BDW to snooped on CHV.
2022 *
2023 * Only the snoop bit has meaning for CHV, the rest is
2024 * ignored.
2025 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002026 * The hardware will never snoop for certain types of accesses:
2027 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2028 * - PPGTT page tables
2029 * - some other special cycles
2030 *
2031 * As with BDW, we also need to consider the following for GT accesses:
2032 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2033 * so RTL will always use the value corresponding to
2034 * pat_sel = 000".
2035 * Which means we must set the snoop bit in PAT entry 0
2036 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002037 */
2038 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2039 GEN8_PPAT(1, 0) |
2040 GEN8_PPAT(2, 0) |
2041 GEN8_PPAT(3, 0) |
2042 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2043 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2044 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2045 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2046
2047 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2048 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2049}
2050
Ben Widawsky63340132013-11-04 19:32:22 -08002051static int gen8_gmch_probe(struct drm_device *dev,
2052 size_t *gtt_total,
2053 size_t *stolen,
2054 phys_addr_t *mappable_base,
2055 unsigned long *mappable_end)
2056{
2057 struct drm_i915_private *dev_priv = dev->dev_private;
2058 unsigned int gtt_size;
2059 u16 snb_gmch_ctl;
2060 int ret;
2061
2062 /* TODO: We're not aware of mappable constraints on gen8 yet */
2063 *mappable_base = pci_resource_start(dev->pdev, 2);
2064 *mappable_end = pci_resource_len(dev->pdev, 2);
2065
2066 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2067 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2068
2069 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2070
Damien Lespiau66375012014-01-09 18:02:46 +00002071 if (INTEL_INFO(dev)->gen >= 9) {
2072 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2073 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2074 } else if (IS_CHERRYVIEW(dev)) {
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002075 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2076 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2077 } else {
2078 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2079 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2080 }
Ben Widawsky63340132013-11-04 19:32:22 -08002081
Ben Widawskyd31eb102013-11-02 21:07:17 -07002082 *gtt_total = (gtt_size / sizeof(gen8_gtt_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002083
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002084 if (IS_CHERRYVIEW(dev))
2085 chv_setup_private_ppat(dev_priv);
2086 else
2087 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002088
Ben Widawsky63340132013-11-04 19:32:22 -08002089 ret = ggtt_probe_common(dev, gtt_size);
2090
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002091 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2092 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Ben Widawsky63340132013-11-04 19:32:22 -08002093
2094 return ret;
2095}
2096
Ben Widawskybaa09f52013-01-24 13:49:57 -08002097static int gen6_gmch_probe(struct drm_device *dev,
2098 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002099 size_t *stolen,
2100 phys_addr_t *mappable_base,
2101 unsigned long *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002102{
2103 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002104 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002105 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002106 int ret;
2107
Ben Widawsky41907dd2013-02-08 11:32:47 -08002108 *mappable_base = pci_resource_start(dev->pdev, 2);
2109 *mappable_end = pci_resource_len(dev->pdev, 2);
2110
Ben Widawskybaa09f52013-01-24 13:49:57 -08002111 /* 64/512MB is the current min/max we actually know of, but this is just
2112 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002113 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08002114 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Ben Widawskybaa09f52013-01-24 13:49:57 -08002115 DRM_ERROR("Unknown GMADR size (%lx)\n",
2116 dev_priv->gtt.mappable_end);
2117 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002118 }
2119
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002120 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
2121 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08002122 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002123
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07002124 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002125
Ben Widawsky63340132013-11-04 19:32:22 -08002126 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002127 *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
2128
Ben Widawsky63340132013-11-04 19:32:22 -08002129 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002130
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002131 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
2132 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002133
2134 return ret;
2135}
2136
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002137static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002138{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002139
2140 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08002141
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002142 iounmap(gtt->gsm);
2143 teardown_scratch_page(vm->dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002144}
2145
2146static int i915_gmch_probe(struct drm_device *dev,
2147 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002148 size_t *stolen,
2149 phys_addr_t *mappable_base,
2150 unsigned long *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002151{
2152 struct drm_i915_private *dev_priv = dev->dev_private;
2153 int ret;
2154
Ben Widawskybaa09f52013-01-24 13:49:57 -08002155 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
2156 if (!ret) {
2157 DRM_ERROR("failed to set up gmch\n");
2158 return -EIO;
2159 }
2160
Ben Widawsky41907dd2013-02-08 11:32:47 -08002161 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002162
2163 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002164 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002165
Chris Wilsonc0a7f812013-12-30 12:16:15 +00002166 if (unlikely(dev_priv->gtt.do_idle_maps))
2167 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
2168
Ben Widawskybaa09f52013-01-24 13:49:57 -08002169 return 0;
2170}
2171
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002172static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002173{
2174 intel_gmch_remove();
2175}
2176
2177int i915_gem_gtt_init(struct drm_device *dev)
2178{
2179 struct drm_i915_private *dev_priv = dev->dev_private;
2180 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002181 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002182
Ben Widawskybaa09f52013-01-24 13:49:57 -08002183 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002184 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002185 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08002186 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002187 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002188 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002189 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002190 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002191 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002192 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002193 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002194 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01002195 else if (INTEL_INFO(dev)->gen >= 7)
2196 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002197 else
Chris Wilson350ec882013-08-06 13:17:02 +01002198 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08002199 } else {
2200 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
2201 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002202 }
2203
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002204 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002205 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08002206 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002207 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002208
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002209 gtt->base.dev = dev;
2210
Ben Widawskybaa09f52013-01-24 13:49:57 -08002211 /* GMADR is the PCI mmio aperture into the global GTT. */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002212 DRM_INFO("Memory usable by graphics device = %zdM\n",
2213 gtt->base.total >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002214 DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
2215 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02002216#ifdef CONFIG_INTEL_IOMMU
2217 if (intel_iommu_gfx_mapped)
2218 DRM_INFO("VT-d active for gfx access\n");
2219#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02002220 /*
2221 * i915.enable_ppgtt is read-only, so do an early pass to validate the
2222 * user's requested state against the hardware/driver capabilities. We
2223 * do this now so that we can print out any log messages once rather
2224 * than every time we check intel_enable_ppgtt().
2225 */
2226 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
2227 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002228
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002229 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02002230}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002231
2232static struct i915_vma *__i915_gem_vma_create(struct drm_i915_gem_object *obj,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002233 struct i915_address_space *vm,
2234 const struct i915_ggtt_view *view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002235{
2236 struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
2237 if (vma == NULL)
2238 return ERR_PTR(-ENOMEM);
2239
2240 INIT_LIST_HEAD(&vma->vma_link);
2241 INIT_LIST_HEAD(&vma->mm_list);
2242 INIT_LIST_HEAD(&vma->exec_list);
2243 vma->vm = vm;
2244 vma->obj = obj;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002245 vma->ggtt_view = *view;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002246
2247 switch (INTEL_INFO(vm->dev)->gen) {
Damien Lespiaufb8aad42014-01-16 16:42:32 +00002248 case 9:
Ben Widawsky6f65e292013-12-06 14:10:56 -08002249 case 8:
2250 case 7:
2251 case 6:
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002252 if (i915_is_ggtt(vm)) {
2253 vma->unbind_vma = ggtt_unbind_vma;
2254 vma->bind_vma = ggtt_bind_vma;
2255 } else {
2256 vma->unbind_vma = ppgtt_unbind_vma;
2257 vma->bind_vma = ppgtt_bind_vma;
2258 }
Ben Widawsky6f65e292013-12-06 14:10:56 -08002259 break;
2260 case 5:
2261 case 4:
2262 case 3:
2263 case 2:
2264 BUG_ON(!i915_is_ggtt(vm));
2265 vma->unbind_vma = i915_ggtt_unbind_vma;
2266 vma->bind_vma = i915_ggtt_bind_vma;
2267 break;
2268 default:
2269 BUG();
2270 }
2271
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00002272 list_add_tail(&vma->vma_link, &obj->vma_list);
2273 if (!i915_is_ggtt(vm))
Michel Thierrye07f0552014-08-19 15:49:41 +01002274 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08002275
2276 return vma;
2277}
2278
2279struct i915_vma *
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002280i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
2281 struct i915_address_space *vm,
2282 const struct i915_ggtt_view *view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002283{
2284 struct i915_vma *vma;
2285
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002286 vma = i915_gem_obj_to_vma_view(obj, vm, view);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002287 if (!vma)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002288 vma = __i915_gem_vma_create(obj, vm, view);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002289
2290 return vma;
2291}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002292
2293static inline
2294int i915_get_vma_pages(struct i915_vma *vma)
2295{
2296 if (vma->ggtt_view.pages)
2297 return 0;
2298
2299 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
2300 vma->ggtt_view.pages = vma->obj->pages;
2301 else
2302 WARN_ONCE(1, "GGTT view %u not implemented!\n",
2303 vma->ggtt_view.type);
2304
2305 if (!vma->ggtt_view.pages) {
2306 DRM_ERROR("Failed to get pages for VMA view type %u!\n",
2307 vma->ggtt_view.type);
2308 return -EINVAL;
2309 }
2310
2311 return 0;
2312}
2313
2314/**
2315 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
2316 * @vma: VMA to map
2317 * @cache_level: mapping cache level
2318 * @flags: flags like global or local mapping
2319 *
2320 * DMA addresses are taken from the scatter-gather table of this object (or of
2321 * this VMA in case of non-default GGTT views) and PTE entries set up.
2322 * Note that DMA addresses are also the only part of the SG table we care about.
2323 */
2324int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2325 u32 flags)
2326{
2327 int ret = i915_get_vma_pages(vma);
2328
2329 if (ret)
2330 return ret;
2331
2332 vma->bind_vma(vma, cache_level, flags);
2333
2334 return 0;
2335}