blob: 9f8a6b79a8ecf22d604056a902e7ca7adee8520a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060013#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090014#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
17#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
Yinghai Lu67cdc822012-05-17 18:51:12 -070019struct resource busn_resource = {
20 .name = "PCI busn",
21 .start = 0,
22 .end = 255,
23 .flags = IORESOURCE_BUS,
24};
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026/* Ugh. Need to stop exporting this to modules. */
27LIST_HEAD(pci_root_buses);
28EXPORT_SYMBOL(pci_root_buses);
29
Yinghai Lu5cc62c22012-05-17 18:51:11 -070030static LIST_HEAD(pci_domain_busn_res_list);
31
32struct pci_domain_busn_res {
33 struct list_head list;
34 struct resource res;
35 int domain_nr;
36};
37
38static struct resource *get_pci_domain_busn_res(int domain_nr)
39{
40 struct pci_domain_busn_res *r;
41
42 list_for_each_entry(r, &pci_domain_busn_res_list, list)
43 if (r->domain_nr == domain_nr)
44 return &r->res;
45
46 r = kzalloc(sizeof(*r), GFP_KERNEL);
47 if (!r)
48 return NULL;
49
50 r->domain_nr = domain_nr;
51 r->res.start = 0;
52 r->res.end = 0xff;
53 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
54
55 list_add_tail(&r->list, &pci_domain_busn_res_list);
56
57 return &r->res;
58}
59
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080060static int find_anything(struct device *dev, void *data)
61{
62 return 1;
63}
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070065/*
66 * Some device drivers need know if pci is initiated.
67 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080068 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070069 */
70int no_pci_devices(void)
71{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080072 struct device *dev;
73 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070074
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080075 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
76 no_devices = (dev == NULL);
77 put_device(dev);
78 return no_devices;
79}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070080EXPORT_SYMBOL(no_pci_devices);
81
Linus Torvalds1da177e2005-04-16 15:20:36 -070082/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 * PCI Bus Class
84 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040085static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040087 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89 if (pci_bus->bridge)
90 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070091 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100092 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 kfree(pci_bus);
94}
95
96static struct class pcibus_class = {
97 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040098 .dev_release = &release_pcibus_dev,
Yinghai Lub9d320f2011-05-12 17:11:39 -070099 .dev_attrs = pcibus_dev_attrs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100};
101
102static int __init pcibus_class_init(void)
103{
104 return class_register(&pcibus_class);
105}
106postcore_initcall(pcibus_class_init);
107
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400108static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800109{
110 u64 size = mask & maxbase; /* Find the significant bits */
111 if (!size)
112 return 0;
113
114 /* Get the lowest of them to find the decode size, and
115 from that the extent. */
116 size = (size & ~(size-1)) - 1;
117
118 /* base == maxbase can be valid only if the BAR has
119 already been programmed with all 1s. */
120 if (base == maxbase && ((base | size) & mask) != mask)
121 return 0;
122
123 return size;
124}
125
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600126static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800127{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600128 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600129 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600130
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400131 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600132 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
133 flags |= IORESOURCE_IO;
134 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400135 }
136
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600137 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
138 flags |= IORESOURCE_MEM;
139 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
140 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400141
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600142 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
143 switch (mem_type) {
144 case PCI_BASE_ADDRESS_MEM_TYPE_32:
145 break;
146 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600147 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600148 break;
149 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600150 flags |= IORESOURCE_MEM_64;
151 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600152 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600153 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600154 break;
155 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600156 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400157}
158
Yu Zhao0b400c72008-11-22 02:40:40 +0800159/**
160 * pci_read_base - read a PCI BAR
161 * @dev: the PCI device
162 * @type: type of the BAR
163 * @res: resource buffer to be filled in
164 * @pos: BAR position in the config space
165 *
166 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400167 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800168int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400169 struct resource *res, unsigned int pos)
170{
171 u32 l, sz, mask;
Jacob Pan253d2e52010-07-16 10:19:22 -0700172 u16 orig_cmd;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700173 struct pci_bus_region region;
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600174 bool bar_too_big = false, bar_disabled = false;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400175
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200176 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400177
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600178 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700179 if (!dev->mmio_always_on) {
180 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
181 pci_write_config_word(dev, PCI_COMMAND,
182 orig_cmd & ~(PCI_COMMAND_MEMORY | PCI_COMMAND_IO));
183 }
184
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400185 res->name = pci_name(dev);
186
187 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200188 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400189 pci_read_config_dword(dev, pos, &sz);
190 pci_write_config_dword(dev, pos, l);
191
192 /*
193 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600194 * If the BAR isn't implemented, all bits must be 0. If it's a
195 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
196 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400197 */
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600198 if (!sz || sz == 0xffffffff)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400199 goto fail;
200
201 /*
202 * I don't know how l can have all bits set. Copied from old code.
203 * Maybe it fixes a bug on some ancient platform.
204 */
205 if (l == 0xffffffff)
206 l = 0;
207
208 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600209 res->flags = decode_bar(dev, l);
210 res->flags |= IORESOURCE_SIZEALIGN;
211 if (res->flags & IORESOURCE_IO) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400212 l &= PCI_BASE_ADDRESS_IO_MASK;
David S. Miller5aceca92011-05-23 17:12:22 -0700213 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400214 } else {
215 l &= PCI_BASE_ADDRESS_MEM_MASK;
216 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
217 }
218 } else {
219 res->flags |= (l & IORESOURCE_ROM_ENABLE);
220 l &= PCI_ROM_ADDRESS_MASK;
221 mask = (u32)PCI_ROM_ADDRESS_MASK;
222 }
223
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600224 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400225 u64 l64 = l;
226 u64 sz64 = sz;
227 u64 mask64 = mask | (u64)~0 << 32;
228
229 pci_read_config_dword(dev, pos + 4, &l);
230 pci_write_config_dword(dev, pos + 4, ~0);
231 pci_read_config_dword(dev, pos + 4, &sz);
232 pci_write_config_dword(dev, pos + 4, l);
233
234 l64 |= ((u64)l << 32);
235 sz64 |= ((u64)sz << 32);
236
237 sz64 = pci_size(l64, sz64, mask64);
238
239 if (!sz64)
240 goto fail;
241
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400242 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600243 bar_too_big = true;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400244 goto fail;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600245 }
246
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600247 if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400248 /* Address above 32-bit boundary; disable the BAR */
249 pci_write_config_dword(dev, pos, 0);
250 pci_write_config_dword(dev, pos + 4, 0);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700251 region.start = 0;
252 region.end = sz64;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700253 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600254 bar_disabled = true;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400255 } else {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700256 region.start = l64;
257 region.end = l64 + sz64;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700258 pcibios_bus_to_resource(dev, res, &region);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400259 }
260 } else {
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600261 sz = pci_size(l, sz, mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400262
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600263 if (!sz)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400264 goto fail;
265
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700266 region.start = l;
267 region.end = l + sz;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700268 pcibios_bus_to_resource(dev, res, &region);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400269 }
270
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600271 goto out;
272
273
274fail:
275 res->flags = 0;
276out:
Bjorn Helgaasbbffe432012-07-06 12:08:18 -0600277 if (!dev->mmio_always_on)
278 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
279
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600280 if (bar_too_big)
281 dev_err(&dev->dev, "reg %x: can't handle 64-bit BAR\n", pos);
282 if (res->flags && !bar_disabled)
283 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", pos, res);
284
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600285 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800286}
287
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
289{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400290 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400292 for (pos = 0; pos < howmany; pos++) {
293 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400295 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400297
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400299 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400301 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
302 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
303 IORESOURCE_SIZEALIGN;
304 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 }
306}
307
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700308static void __devinit pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309{
310 struct pci_dev *dev = child->self;
311 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600312 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700313 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600314 struct resource *res;
315
316 io_mask = PCI_IO_RANGE_MASK;
317 io_granularity = 0x1000;
318 if (dev->io_window_1k) {
319 /* Support 1K I/O space granularity */
320 io_mask = PCI_IO_1K_RANGE_MASK;
321 io_granularity = 0x400;
322 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 res = child->resource[0];
325 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
326 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600327 base = (io_base_lo & io_mask) << 8;
328 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
330 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
331 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600332
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
334 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600335 base |= ((unsigned long) io_base_hi << 16);
336 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 }
338
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600339 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700341 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600342 region.end = limit + io_granularity - 1;
343 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600344 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700346}
347
348static void __devinit pci_read_bridge_mmio(struct pci_bus *child)
349{
350 struct pci_dev *dev = child->self;
351 u16 mem_base_lo, mem_limit_lo;
352 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700353 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700354 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
356 res = child->resource[1];
357 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
358 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600359 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
360 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600361 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700363 region.start = base;
364 region.end = limit + 0xfffff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700365 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600366 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700368}
369
370static void __devinit pci_read_bridge_mmio_pref(struct pci_bus *child)
371{
372 struct pci_dev *dev = child->self;
373 u16 mem_base_lo, mem_limit_lo;
374 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700375 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700376 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377
378 res = child->resource[2];
379 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
380 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600381 base = ((unsigned long) mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
382 limit = ((unsigned long) mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
384 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
385 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600386
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
388 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
389
390 /*
391 * Some bridges set the base > limit by default, and some
392 * (broken) BIOSes do not initialize them. If we find
393 * this, just assume they are not being used.
394 */
395 if (mem_base_hi <= mem_limit_hi) {
396#if BITS_PER_LONG == 64
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600397 base |= ((unsigned long) mem_base_hi) << 32;
398 limit |= ((unsigned long) mem_limit_hi) << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399#else
400 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600401 dev_err(&dev->dev, "can't handle 64-bit "
402 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 return;
404 }
405#endif
406 }
407 }
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600408 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700409 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
410 IORESOURCE_MEM | IORESOURCE_PREFETCH;
411 if (res->flags & PCI_PREF_RANGE_TYPE_64)
412 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700413 region.start = base;
414 region.end = limit + 0xfffff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700415 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600416 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 }
418}
419
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700420void __devinit pci_read_bridge_bases(struct pci_bus *child)
421{
422 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700423 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700424 int i;
425
426 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
427 return;
428
Yinghai Lub918c622012-05-17 18:51:11 -0700429 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
430 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700431 dev->transparent ? " (subtractive decode)" : "");
432
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700433 pci_bus_remove_resources(child);
434 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
435 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
436
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700437 pci_read_bridge_io(child);
438 pci_read_bridge_mmio(child);
439 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700440
441 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700442 pci_bus_for_each_resource(child->parent, res, i) {
443 if (res) {
444 pci_bus_add_resource(child, res,
445 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700446 dev_printk(KERN_DEBUG, &dev->dev,
447 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700448 res);
449 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700450 }
451 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700452}
453
Sam Ravnborg96bde062007-03-26 21:53:30 -0800454static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455{
456 struct pci_bus *b;
457
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100458 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 INIT_LIST_HEAD(&b->node);
461 INIT_LIST_HEAD(&b->children);
462 INIT_LIST_HEAD(&b->devices);
Alex Chiangf46753c2008-06-10 15:28:50 -0600463 INIT_LIST_HEAD(&b->slots);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700464 INIT_LIST_HEAD(&b->resources);
Matthew Wilcox3749c512009-12-13 08:11:32 -0500465 b->max_bus_speed = PCI_SPEED_UNKNOWN;
466 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 }
468 return b;
469}
470
Yinghai Lu7b543662012-04-02 18:31:53 -0700471static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
472{
473 struct pci_host_bridge *bridge;
474
475 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
476 if (bridge) {
477 INIT_LIST_HEAD(&bridge->windows);
478 bridge->bus = b;
479 }
480
481 return bridge;
482}
483
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500484static unsigned char pcix_bus_speed[] = {
485 PCI_SPEED_UNKNOWN, /* 0 */
486 PCI_SPEED_66MHz_PCIX, /* 1 */
487 PCI_SPEED_100MHz_PCIX, /* 2 */
488 PCI_SPEED_133MHz_PCIX, /* 3 */
489 PCI_SPEED_UNKNOWN, /* 4 */
490 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
491 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
492 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
493 PCI_SPEED_UNKNOWN, /* 8 */
494 PCI_SPEED_66MHz_PCIX_266, /* 9 */
495 PCI_SPEED_100MHz_PCIX_266, /* A */
496 PCI_SPEED_133MHz_PCIX_266, /* B */
497 PCI_SPEED_UNKNOWN, /* C */
498 PCI_SPEED_66MHz_PCIX_533, /* D */
499 PCI_SPEED_100MHz_PCIX_533, /* E */
500 PCI_SPEED_133MHz_PCIX_533 /* F */
501};
502
Matthew Wilcox3749c512009-12-13 08:11:32 -0500503static unsigned char pcie_link_speed[] = {
504 PCI_SPEED_UNKNOWN, /* 0 */
505 PCIE_SPEED_2_5GT, /* 1 */
506 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500507 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500508 PCI_SPEED_UNKNOWN, /* 4 */
509 PCI_SPEED_UNKNOWN, /* 5 */
510 PCI_SPEED_UNKNOWN, /* 6 */
511 PCI_SPEED_UNKNOWN, /* 7 */
512 PCI_SPEED_UNKNOWN, /* 8 */
513 PCI_SPEED_UNKNOWN, /* 9 */
514 PCI_SPEED_UNKNOWN, /* A */
515 PCI_SPEED_UNKNOWN, /* B */
516 PCI_SPEED_UNKNOWN, /* C */
517 PCI_SPEED_UNKNOWN, /* D */
518 PCI_SPEED_UNKNOWN, /* E */
519 PCI_SPEED_UNKNOWN /* F */
520};
521
522void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
523{
524 bus->cur_bus_speed = pcie_link_speed[linksta & 0xf];
525}
526EXPORT_SYMBOL_GPL(pcie_update_link_speed);
527
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500528static unsigned char agp_speeds[] = {
529 AGP_UNKNOWN,
530 AGP_1X,
531 AGP_2X,
532 AGP_4X,
533 AGP_8X
534};
535
536static enum pci_bus_speed agp_speed(int agp3, int agpstat)
537{
538 int index = 0;
539
540 if (agpstat & 4)
541 index = 3;
542 else if (agpstat & 2)
543 index = 2;
544 else if (agpstat & 1)
545 index = 1;
546 else
547 goto out;
548
549 if (agp3) {
550 index += 2;
551 if (index == 5)
552 index = 0;
553 }
554
555 out:
556 return agp_speeds[index];
557}
558
559
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500560static void pci_set_bus_speed(struct pci_bus *bus)
561{
562 struct pci_dev *bridge = bus->self;
563 int pos;
564
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500565 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
566 if (!pos)
567 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
568 if (pos) {
569 u32 agpstat, agpcmd;
570
571 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
572 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
573
574 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
575 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
576 }
577
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500578 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
579 if (pos) {
580 u16 status;
581 enum pci_bus_speed max;
582 pci_read_config_word(bridge, pos + 2, &status);
583
584 if (status & 0x8000) {
585 max = PCI_SPEED_133MHz_PCIX_533;
586 } else if (status & 0x4000) {
587 max = PCI_SPEED_133MHz_PCIX_266;
588 } else if (status & 0x0002) {
589 if (((status >> 12) & 0x3) == 2) {
590 max = PCI_SPEED_133MHz_PCIX_ECC;
591 } else {
592 max = PCI_SPEED_133MHz_PCIX;
593 }
594 } else {
595 max = PCI_SPEED_66MHz_PCIX;
596 }
597
598 bus->max_bus_speed = max;
599 bus->cur_bus_speed = pcix_bus_speed[(status >> 6) & 0xf];
600
601 return;
602 }
603
604 pos = pci_find_capability(bridge, PCI_CAP_ID_EXP);
605 if (pos) {
606 u32 linkcap;
607 u16 linksta;
608
609 pci_read_config_dword(bridge, pos + PCI_EXP_LNKCAP, &linkcap);
610 bus->max_bus_speed = pcie_link_speed[linkcap & 0xf];
611
612 pci_read_config_word(bridge, pos + PCI_EXP_LNKSTA, &linksta);
613 pcie_update_link_speed(bus, linksta);
614 }
615}
616
617
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700618static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
619 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620{
621 struct pci_bus *child;
622 int i;
623
624 /*
625 * Allocate a new bus, and inherit stuff from the parent..
626 */
627 child = pci_alloc_bus();
628 if (!child)
629 return NULL;
630
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 child->parent = parent;
632 child->ops = parent->ops;
633 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200634 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400636 /* initialize some portions of the bus device, but don't register it
637 * now as the parent is not properly set up yet. This device will get
638 * registered later in pci_bus_add_devices()
639 */
640 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100641 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642
643 /*
644 * Set up the primary, secondary and subordinate
645 * bus numbers.
646 */
Yinghai Lub918c622012-05-17 18:51:11 -0700647 child->number = child->busn_res.start = busnr;
648 child->primary = parent->busn_res.start;
649 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650
Yu Zhao3789fa82008-11-22 02:41:07 +0800651 if (!bridge)
652 return child;
653
654 child->self = bridge;
655 child->bridge = get_device(&bridge->dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000656 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500657 pci_set_bus_speed(child);
658
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800660 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
662 child->resource[i]->name = child->name;
663 }
664 bridge->subordinate = child;
665
666 return child;
667}
668
Sam Ravnborg451124a2008-02-02 22:33:43 +0100669struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670{
671 struct pci_bus *child;
672
673 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700674 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800675 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800677 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700678 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 return child;
680}
681
Sam Ravnborg96bde062007-03-26 21:53:30 -0800682static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700683{
684 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700685
686 /* Attempts to fix that up are really dangerous unless
687 we're going to re-assign all bus numbers. */
688 if (!pcibios_assign_all_busses())
689 return;
690
Yinghai Lub918c622012-05-17 18:51:11 -0700691 while (parent->parent && parent->busn_res.end < max) {
692 parent->busn_res.end = max;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700693 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
694 parent = parent->parent;
695 }
696}
697
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698/*
699 * If it's a bridge, configure it and scan the bus behind it.
700 * For CardBus bridges, we don't scan behind as the devices will
701 * be handled by the bridge driver itself.
702 *
703 * We need to process bridges in two passes -- first we scan those
704 * already configured by the BIOS and after we are done with all of
705 * them, we proceed to assigning numbers to the remaining buses in
706 * order to avoid overlaps between old and new bus numbers.
707 */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100708int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709{
710 struct pci_bus *child;
711 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100712 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600714 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100715 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716
717 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600718 primary = buses & 0xFF;
719 secondary = (buses >> 8) & 0xFF;
720 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600722 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
723 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100725 if (!primary && (primary != bus->number) && secondary && subordinate) {
726 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
727 primary = bus->number;
728 }
729
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100730 /* Check if setup is sensible at all */
731 if (!pass &&
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600732 (primary != bus->number || secondary <= bus->number)) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100733 dev_dbg(&dev->dev, "bus configuration invalid, reconfiguring\n");
734 broken = 1;
735 }
736
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 /* Disable MasterAbortMode during probing to avoid reporting
738 of bus errors (in some architectures) */
739 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
740 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
741 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
742
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600743 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
744 !is_cardbus && !broken) {
745 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 /*
747 * Bus already configured by firmware, process it in the first
748 * pass and just note the configuration.
749 */
750 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000751 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752
753 /*
754 * If we already got to this bus through a different bridge,
Alex Chiang74710de2009-03-20 14:56:10 -0600755 * don't re-add it. This can happen with the i450NX chipset.
756 *
757 * However, we continue to descend down the hierarchy and
758 * scan remaining child buses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600760 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600761 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600762 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600763 if (!child)
764 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600765 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700766 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600767 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 }
769
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 cmax = pci_scan_child_bus(child);
771 if (cmax > max)
772 max = cmax;
Yinghai Lub918c622012-05-17 18:51:11 -0700773 if (child->busn_res.end > max)
774 max = child->busn_res.end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 } else {
776 /*
777 * We need to assign a number to this bus which we always
778 * do in the second pass.
779 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700780 if (!pass) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100781 if (pcibios_assign_all_busses() || broken)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700782 /* Temporarily disable forwarding of the
783 configuration cycles on all bridges in
784 this bus segment to avoid possible
785 conflicts in the second pass between two
786 bridges programmed with overlapping
787 bus ranges. */
788 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
789 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000790 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700791 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792
793 /* Clear errors */
794 pci_write_config_word(dev, PCI_STATUS, 0xffff);
795
Rajesh Shahcc574502005-04-28 00:25:47 -0700796 /* Prevent assigning a bus number that already exists.
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800797 * This can happen when a bridge is hot-plugged, so in
798 * this case we only re-scan this bus. */
799 child = pci_find_bus(pci_domain_nr(bus), max+1);
800 if (!child) {
801 child = pci_add_new_bus(bus, dev, ++max);
802 if (!child)
803 goto out;
Yinghai Lubc76b732012-05-17 18:51:13 -0700804 pci_bus_insert_busn_res(child, max, 0xff);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800805 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 buses = (buses & 0xff000000)
807 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700808 | ((unsigned int)(child->busn_res.start) << 8)
809 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810
811 /*
812 * yenta.c forces a secondary latency timer of 176.
813 * Copy that behaviour here.
814 */
815 if (is_cardbus) {
816 buses &= ~0xff000000;
817 buses |= CARDBUS_LATENCY_TIMER << 24;
818 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100819
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 /*
821 * We need to blast all three values with a single write.
822 */
823 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
824
825 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700826 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700827 /*
828 * Adjust subordinate busnr in parent buses.
829 * We do this before scanning for children because
830 * some devices may not be detected if the bios
831 * was lazy.
832 */
833 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 /* Now we can scan all subordinate buses... */
835 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800836 /*
837 * now fix it up again since we have found
838 * the real value of max.
839 */
840 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 } else {
842 /*
843 * For CardBus bridges, we leave 4 bus numbers
844 * as cards with a PCI-to-PCI bridge can be
845 * inserted later.
846 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100847 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
848 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700849 if (pci_find_bus(pci_domain_nr(bus),
850 max+i+1))
851 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100852 while (parent->parent) {
853 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700854 (parent->busn_res.end > max) &&
855 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100856 j = 1;
857 }
858 parent = parent->parent;
859 }
860 if (j) {
861 /*
862 * Often, there are two cardbus bridges
863 * -- try to leave one valid bus number
864 * for each one.
865 */
866 i /= 2;
867 break;
868 }
869 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700870 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700871 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872 }
873 /*
874 * Set the subordinate bus number to its real value.
875 */
Yinghai Lubc76b732012-05-17 18:51:13 -0700876 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
878 }
879
Gary Hadecb3576f2008-02-08 14:00:52 -0800880 sprintf(child->name,
881 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
882 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200884 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100885 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700886 if ((child->busn_res.end > bus->busn_res.end) ||
887 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100888 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700889 (child->busn_res.end < bus->number)) {
890 dev_info(&child->dev, "%pR %s "
891 "hidden behind%s bridge %s %pR\n",
892 &child->busn_res,
893 (bus->number > child->busn_res.end &&
894 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800895 "wholly" : "partially",
896 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700897 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700898 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100899 }
900 bus = bus->parent;
901 }
902
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000903out:
904 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
905
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 return max;
907}
908
909/*
910 * Read interrupt line and base address registers.
911 * The architecture-dependent code can tweak these, of course.
912 */
913static void pci_read_irq(struct pci_dev *dev)
914{
915 unsigned char irq;
916
917 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800918 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 if (irq)
920 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
921 dev->irq = irq;
922}
923
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000924void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800925{
926 int pos;
927 u16 reg16;
928
929 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
930 if (!pos)
931 return;
932 pdev->is_pcie = 1;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900933 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800934 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
935 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
Jon Masonb03e7492011-07-20 15:20:54 -0500936 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
937 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yu Zhao480b93b2009-03-20 11:25:14 +0800938}
939
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000940void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700941{
942 int pos;
943 u16 reg16;
944 u32 reg32;
945
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +0900946 pos = pci_pcie_cap(pdev);
Eric W. Biederman28760482009-09-09 14:09:24 -0700947 if (!pos)
948 return;
949 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
950 if (!(reg16 & PCI_EXP_FLAGS_SLOT))
951 return;
952 pci_read_config_dword(pdev, pos + PCI_EXP_SLTCAP, &reg32);
953 if (reg32 & PCI_EXP_SLTCAP_HPC)
954 pdev->is_hotplug_bridge = 1;
955}
956
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200957#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800958
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959/**
960 * pci_setup_device - fill in class and map information of a device
961 * @dev: the device structure to fill
962 *
963 * Initialize the device structure with information about the device's
964 * vendor,class,memory and IO-space addresses,IRQ lines etc.
965 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +0800966 * Returns 0 on success and negative if unknown type of device (not normal,
967 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968 */
Yu Zhao480b93b2009-03-20 11:25:14 +0800969int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970{
971 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +0800972 u8 hdr_type;
973 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -0500974 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700975 struct pci_bus_region region;
976 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +0800977
978 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
979 return -EIO;
980
981 dev->sysdata = dev->bus->sysdata;
982 dev->dev.parent = dev->bus->bridge;
983 dev->dev.bus = &pci_bus_type;
984 dev->hdr_type = hdr_type & 0x7f;
985 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +0800986 dev->error_state = pci_channel_io_normal;
987 set_pcie_port_type(dev);
988
989 list_for_each_entry(slot, &dev->bus->slots, list)
990 if (PCI_SLOT(dev->devfn) == slot->number)
991 dev->slot = slot;
992
993 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
994 set this higher, assuming the system even supports it. */
995 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -0700997 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
998 dev->bus->number, PCI_SLOT(dev->devfn),
999 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000
1001 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001002 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001003 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001005 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1006 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007
Yu Zhao853346e2009-03-21 22:05:11 +08001008 /* need to have dev->class ready */
1009 dev->cfg_size = pci_cfg_space_size(dev);
1010
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001012 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013
1014 /* Early fixups, before probing the BARs */
1015 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001016 /* device class may be changed after fixup */
1017 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018
1019 switch (dev->hdr_type) { /* header type */
1020 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1021 if (class == PCI_CLASS_BRIDGE_PCI)
1022 goto bad;
1023 pci_read_irq(dev);
1024 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1025 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1026 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001027
1028 /*
1029 * Do the ugly legacy mode stuff here rather than broken chip
1030 * quirk code. Legacy mode ATA controllers have fixed
1031 * addresses. These are not always echoed in BAR0-3, and
1032 * BAR0-3 in a few cases contain junk!
1033 */
1034 if (class == PCI_CLASS_STORAGE_IDE) {
1035 u8 progif;
1036 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1037 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001038 region.start = 0x1F0;
1039 region.end = 0x1F7;
1040 res = &dev->resource[0];
1041 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001042 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001043 region.start = 0x3F6;
1044 region.end = 0x3F6;
1045 res = &dev->resource[1];
1046 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001047 pcibios_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001048 }
1049 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001050 region.start = 0x170;
1051 region.end = 0x177;
1052 res = &dev->resource[2];
1053 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001054 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001055 region.start = 0x376;
1056 region.end = 0x376;
1057 res = &dev->resource[3];
1058 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001059 pcibios_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001060 }
1061 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062 break;
1063
1064 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1065 if (class != PCI_CLASS_BRIDGE_PCI)
1066 goto bad;
1067 /* The PCI-to-PCI bridge spec requires that subtractive
1068 decoding (i.e. transparent) bridge must have programming
1069 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001070 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071 dev->transparent = ((dev->class & 0xff) == 1);
1072 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001073 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001074 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1075 if (pos) {
1076 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1077 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1078 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079 break;
1080
1081 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1082 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1083 goto bad;
1084 pci_read_irq(dev);
1085 pci_read_bases(dev, 1, 0);
1086 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1087 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1088 break;
1089
1090 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001091 dev_err(&dev->dev, "unknown header type %02x, "
1092 "ignoring device\n", dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001093 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094
1095 bad:
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001096 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header "
1097 "type %02x)\n", dev->class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098 dev->class = PCI_CLASS_NOT_DEFINED;
1099 }
1100
1101 /* We found a fine healthy device, go go go... */
1102 return 0;
1103}
1104
Zhao, Yu201de562008-10-13 19:49:55 +08001105static void pci_release_capabilities(struct pci_dev *dev)
1106{
1107 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001108 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001109 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001110}
1111
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112/**
1113 * pci_release_dev - free a pci device structure when all users of it are finished.
1114 * @dev: device that's been disconnected
1115 *
1116 * Will be called only by the device core when all users of this pci device are
1117 * done.
1118 */
1119static void pci_release_dev(struct device *dev)
1120{
1121 struct pci_dev *pci_dev;
1122
1123 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001124 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001125 pci_release_of_node(pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126 kfree(pci_dev);
1127}
1128
1129/**
1130 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -07001131 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132 *
1133 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1134 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1135 * access it. Maybe we don't have a way to generate extended config space
1136 * accesses, or the device is behind a reverse Express bridge. So we try
1137 * reading the dword at 0x100 which must either be 0 or a valid extended
1138 * capability header.
1139 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001140int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142 u32 status;
Zhao, Yu557848c2008-10-13 19:18:07 +08001143 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144
Zhao, Yu557848c2008-10-13 19:18:07 +08001145 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146 goto fail;
1147 if (status == 0xffffffff)
1148 goto fail;
1149
1150 return PCI_CFG_SPACE_EXP_SIZE;
1151
1152 fail:
1153 return PCI_CFG_SPACE_SIZE;
1154}
1155
Yinghai Lu57741a72008-02-15 01:32:50 -08001156int pci_cfg_space_size(struct pci_dev *dev)
1157{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001158 int pos;
1159 u32 status;
Yinghai Ludfadd9ed2009-03-08 21:35:37 -07001160 u16 class;
1161
1162 class = dev->class >> 8;
1163 if (class == PCI_CLASS_BRIDGE_HOST)
1164 return pci_cfg_space_size_ext(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001165
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09001166 pos = pci_pcie_cap(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001167 if (!pos) {
1168 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1169 if (!pos)
1170 goto fail;
1171
1172 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1173 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1174 goto fail;
1175 }
1176
1177 return pci_cfg_space_size_ext(dev);
1178
1179 fail:
1180 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -08001181}
1182
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183static void pci_release_bus_bridge_dev(struct device *dev)
1184{
Yinghai Lu7b543662012-04-02 18:31:53 -07001185 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
1186
Yinghai Lu4fa26492012-04-02 18:31:53 -07001187 if (bridge->release_fn)
1188 bridge->release_fn(bridge);
Yinghai Lu7b543662012-04-02 18:31:53 -07001189
1190 pci_free_resource_list(&bridge->windows);
1191
1192 kfree(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193}
1194
Michael Ellerman65891212007-04-05 17:19:08 +10001195struct pci_dev *alloc_pci_dev(void)
1196{
1197 struct pci_dev *dev;
1198
1199 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1200 if (!dev)
1201 return NULL;
1202
Michael Ellerman65891212007-04-05 17:19:08 +10001203 INIT_LIST_HEAD(&dev->bus_list);
1204
1205 return dev;
1206}
1207EXPORT_SYMBOL(alloc_pci_dev);
1208
Yinghai Luefdc87d2012-01-27 10:55:10 -08001209bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
1210 int crs_timeout)
1211{
1212 int delay = 1;
1213
1214 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1215 return false;
1216
1217 /* some broken boards return 0 or ~0 if a slot is empty: */
1218 if (*l == 0xffffffff || *l == 0x00000000 ||
1219 *l == 0x0000ffff || *l == 0xffff0000)
1220 return false;
1221
1222 /* Configuration request Retry Status */
1223 while (*l == 0xffff0001) {
1224 if (!crs_timeout)
1225 return false;
1226
1227 msleep(delay);
1228 delay *= 2;
1229 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1230 return false;
1231 /* Card hasn't responded in 60 seconds? Must be stuck. */
1232 if (delay > crs_timeout) {
1233 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
1234 "responding\n", pci_domain_nr(bus),
1235 bus->number, PCI_SLOT(devfn),
1236 PCI_FUNC(devfn));
1237 return false;
1238 }
1239 }
1240
1241 return true;
1242}
1243EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1244
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245/*
1246 * Read the config data for a PCI device, sanity-check it
1247 * and fill in the dev structure...
1248 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001249static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250{
1251 struct pci_dev *dev;
1252 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253
Yinghai Luefdc87d2012-01-27 10:55:10 -08001254 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255 return NULL;
1256
Michael Ellermanbab41e92007-04-05 17:19:09 +10001257 dev = alloc_pci_dev();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258 if (!dev)
1259 return NULL;
1260
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261 dev->bus = bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 dev->vendor = l & 0xffff;
1264 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001266 pci_set_of_node(dev);
1267
Yu Zhao480b93b2009-03-20 11:25:14 +08001268 if (pci_setup_device(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269 kfree(dev);
1270 return NULL;
1271 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001272
1273 return dev;
1274}
1275
Zhao, Yu201de562008-10-13 19:49:55 +08001276static void pci_init_capabilities(struct pci_dev *dev)
1277{
1278 /* MSI/MSI-X list */
1279 pci_msi_init_pci_dev(dev);
1280
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001281 /* Buffers for saving PCIe and PCI-X capabilities */
1282 pci_allocate_cap_save_buffers(dev);
1283
Zhao, Yu201de562008-10-13 19:49:55 +08001284 /* Power Management */
1285 pci_pm_init(dev);
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001286 platform_pci_wakeup_init(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001287
1288 /* Vital Product Data */
1289 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001290
1291 /* Alternative Routing-ID Forwarding */
1292 pci_enable_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001293
1294 /* Single Root I/O Virtualization */
1295 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001296
1297 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001298 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001299}
1300
Sam Ravnborg96bde062007-03-26 21:53:30 -08001301void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001302{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303 device_initialize(&dev->dev);
1304 dev->dev.release = pci_release_dev;
1305 pci_dev_get(dev);
1306
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001308 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309 dev->dev.coherent_dma_mask = 0xffffffffull;
1310
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001311 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001312 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001313
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314 /* Fix up broken headers */
1315 pci_fixup_device(pci_fixup_header, dev);
1316
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001317 /* moved out from quirk header fixup code */
1318 pci_reassigndev_resource_alignment(dev);
1319
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001320 /* Clear the state_saved flag. */
1321 dev->state_saved = false;
1322
Zhao, Yu201de562008-10-13 19:49:55 +08001323 /* Initialize various capabilities */
1324 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001325
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326 /*
1327 * Add the device to our list of discovered devices
1328 * and the bus list for fixup functions, etc.
1329 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001330 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001332 up_write(&pci_bus_sem);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001333}
1334
Sam Ravnborg451124a2008-02-02 22:33:43 +01001335struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001336{
1337 struct pci_dev *dev;
1338
Trent Piepho90bdb312009-03-20 14:56:00 -06001339 dev = pci_get_slot(bus, devfn);
1340 if (dev) {
1341 pci_dev_put(dev);
1342 return dev;
1343 }
1344
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001345 dev = pci_scan_device(bus, devfn);
1346 if (!dev)
1347 return NULL;
1348
1349 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350
1351 return dev;
1352}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001353EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001355static unsigned next_ari_fn(struct pci_dev *dev, unsigned fn)
1356{
1357 u16 cap;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001358 unsigned pos, next_fn;
1359
1360 if (!dev)
1361 return 0;
1362
1363 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001364 if (!pos)
1365 return 0;
1366 pci_read_config_word(dev, pos + 4, &cap);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001367 next_fn = cap >> 8;
1368 if (next_fn <= fn)
1369 return 0;
1370 return next_fn;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001371}
1372
1373static unsigned next_trad_fn(struct pci_dev *dev, unsigned fn)
1374{
1375 return (fn + 1) % 8;
1376}
1377
1378static unsigned no_next_fn(struct pci_dev *dev, unsigned fn)
1379{
1380 return 0;
1381}
1382
1383static int only_one_child(struct pci_bus *bus)
1384{
1385 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001386
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001387 if (!parent || !pci_is_pcie(parent))
1388 return 0;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001389 if (parent->pcie_type == PCI_EXP_TYPE_ROOT_PORT)
1390 return 1;
1391 if (parent->pcie_type == PCI_EXP_TYPE_DOWNSTREAM &&
1392 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001393 return 1;
1394 return 0;
1395}
1396
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397/**
1398 * pci_scan_slot - scan a PCI slot on a bus for devices.
1399 * @bus: PCI bus to scan
1400 * @devfn: slot number to scan (must have zero function.)
1401 *
1402 * Scan a PCI slot on the specified PCI bus for devices, adding
1403 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001404 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001405 *
1406 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001408int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001410 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001411 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001412 unsigned (*next_fn)(struct pci_dev *, unsigned) = no_next_fn;
1413
1414 if (only_one_child(bus) && (devfn > 0))
1415 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001417 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001418 if (!dev)
1419 return 0;
1420 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001421 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001423 if (pci_ari_enabled(bus))
1424 next_fn = next_ari_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001425 else if (dev->multifunction)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001426 next_fn = next_trad_fn;
1427
1428 for (fn = next_fn(dev, 0); fn > 0; fn = next_fn(dev, fn)) {
1429 dev = pci_scan_single_device(bus, devfn + fn);
1430 if (dev) {
1431 if (!dev->is_added)
1432 nr++;
1433 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434 }
1435 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001436
Shaohua Li149e1632008-07-23 10:32:31 +08001437 /* only one slot has pcie device */
1438 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001439 pcie_aspm_init_link_state(bus->self);
1440
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441 return nr;
1442}
1443
Jon Masonb03e7492011-07-20 15:20:54 -05001444static int pcie_find_smpss(struct pci_dev *dev, void *data)
1445{
1446 u8 *smpss = data;
1447
1448 if (!pci_is_pcie(dev))
1449 return 0;
1450
1451 /* For PCIE hotplug enabled slots not connected directly to a
1452 * PCI-E root port, there can be problems when hotplugging
1453 * devices. This is due to the possibility of hotplugging a
1454 * device into the fabric with a smaller MPS that the devices
1455 * currently running have configured. Modifying the MPS on the
1456 * running devices could cause a fatal bus error due to an
1457 * incoming frame being larger than the newly configured MPS.
1458 * To work around this, the MPS for the entire fabric must be
1459 * set to the minimum size. Any devices hotplugged into this
1460 * fabric will have the minimum MPS set. If the PCI hotplug
1461 * slot is directly connected to the root port and there are not
1462 * other devices on the fabric (which seems to be the most
1463 * common case), then this is not an issue and MPS discovery
1464 * will occur as normal.
1465 */
1466 if (dev->is_hotplug_bridge && (!list_is_singular(&dev->bus->devices) ||
Benjamin Herrenschmidt1a4b1a42011-09-13 15:16:33 -03001467 (dev->bus->self &&
1468 dev->bus->self->pcie_type != PCI_EXP_TYPE_ROOT_PORT)))
Jon Masonb03e7492011-07-20 15:20:54 -05001469 *smpss = 0;
1470
1471 if (*smpss > dev->pcie_mpss)
1472 *smpss = dev->pcie_mpss;
1473
1474 return 0;
1475}
1476
1477static void pcie_write_mps(struct pci_dev *dev, int mps)
1478{
Jon Mason62f392e2011-10-14 14:56:14 -05001479 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001480
1481 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001482 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001483
Jon Mason62f392e2011-10-14 14:56:14 -05001484 if (dev->pcie_type != PCI_EXP_TYPE_ROOT_PORT && dev->bus->self)
1485 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001486 * downstream communication will never be larger than
1487 * the MRRS. So, the MPS only needs to be configured
1488 * for the upstream communication. This being the case,
1489 * walk from the top down and set the MPS of the child
1490 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001491 *
1492 * Configure the device MPS with the smaller of the
1493 * device MPSS or the bridge MPS (which is assumed to be
1494 * properly configured at this point to the largest
1495 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001496 */
Jon Mason62f392e2011-10-14 14:56:14 -05001497 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001498 }
1499
1500 rc = pcie_set_mps(dev, mps);
1501 if (rc)
1502 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1503}
1504
Jon Mason62f392e2011-10-14 14:56:14 -05001505static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001506{
Jon Mason62f392e2011-10-14 14:56:14 -05001507 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001508
Jon Masoned2888e2011-09-08 16:41:18 -05001509 /* In the "safe" case, do not configure the MRRS. There appear to be
1510 * issues with setting MRRS to 0 on a number of devices.
1511 */
Jon Masoned2888e2011-09-08 16:41:18 -05001512 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1513 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001514
Jon Masoned2888e2011-09-08 16:41:18 -05001515 /* For Max performance, the MRRS must be set to the largest supported
1516 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001517 * device or the bus can support. This should already be properly
1518 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001519 */
Jon Mason62f392e2011-10-14 14:56:14 -05001520 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001521
1522 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001523 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001524 * If the MRRS value provided is not acceptable (e.g., too large),
1525 * shrink the value until it is acceptable to the HW.
1526 */
1527 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1528 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001529 if (!rc)
1530 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001531
Jon Mason62f392e2011-10-14 14:56:14 -05001532 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001533 mrrs /= 2;
1534 }
Jon Mason62f392e2011-10-14 14:56:14 -05001535
1536 if (mrrs < 128)
1537 dev_err(&dev->dev, "MRRS was unable to be configured with a "
1538 "safe value. If problems are experienced, try running "
1539 "with pci=pcie_bus_safe.\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001540}
1541
1542static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1543{
Jon Masona513a992011-10-14 14:56:16 -05001544 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001545
1546 if (!pci_is_pcie(dev))
1547 return 0;
1548
Jon Masona513a992011-10-14 14:56:16 -05001549 mps = 128 << *(u8 *)data;
1550 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001551
1552 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001553 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001554
Jon Masona513a992011-10-14 14:56:16 -05001555 dev_info(&dev->dev, "PCI-E Max Payload Size set to %4d/%4d (was %4d), "
1556 "Max Read Rq %4d\n", pcie_get_mps(dev), 128 << dev->pcie_mpss,
1557 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001558
1559 return 0;
1560}
1561
Jon Masona513a992011-10-14 14:56:16 -05001562/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001563 * parents then children fashion. If this changes, then this code will not
1564 * work as designed.
1565 */
1566void pcie_bus_configure_settings(struct pci_bus *bus, u8 mpss)
1567{
Jon Mason5f39e672011-10-03 09:50:20 -05001568 u8 smpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001569
Jon Masonb03e7492011-07-20 15:20:54 -05001570 if (!pci_is_pcie(bus->self))
1571 return;
1572
Jon Mason5f39e672011-10-03 09:50:20 -05001573 if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
1574 return;
1575
1576 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
1577 * to be aware to the MPS of the destination. To work around this,
1578 * simply force the MPS of the entire system to the smallest possible.
1579 */
1580 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1581 smpss = 0;
1582
Jon Masonb03e7492011-07-20 15:20:54 -05001583 if (pcie_bus_config == PCIE_BUS_SAFE) {
Jon Mason5f39e672011-10-03 09:50:20 -05001584 smpss = mpss;
1585
Jon Masonb03e7492011-07-20 15:20:54 -05001586 pcie_find_smpss(bus->self, &smpss);
1587 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1588 }
1589
1590 pcie_bus_configure_set(bus->self, &smpss);
1591 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1592}
Jon Masondebc3b72011-08-02 00:01:18 -05001593EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001594
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001595unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596{
Yinghai Lub918c622012-05-17 18:51:11 -07001597 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598 struct pci_dev *dev;
1599
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001600 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001601
1602 /* Go find them, Rover! */
1603 for (devfn = 0; devfn < 0x100; devfn += 8)
1604 pci_scan_slot(bus, devfn);
1605
Yu Zhaoa28724b2009-03-20 11:25:13 +08001606 /* Reserve buses for SR-IOV capability. */
1607 max += pci_iov_bus_range(bus);
1608
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609 /*
1610 * After performing arch-dependent fixup of the bus, look behind
1611 * all PCI-to-PCI bridges on this bus.
1612 */
Alex Chiang74710de2009-03-20 14:56:10 -06001613 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001614 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001615 pcibios_fixup_bus(bus);
1616 if (pci_is_root_bus(bus))
1617 bus->is_added = 1;
1618 }
1619
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620 for (pass=0; pass < 2; pass++)
1621 list_for_each_entry(dev, &bus->devices, bus_list) {
1622 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1623 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1624 max = pci_scan_bridge(bus, dev, max, pass);
1625 }
1626
1627 /*
1628 * We've scanned the bus and so we know all about what's on
1629 * the other side of any bridges that may be on this bus plus
1630 * any devices.
1631 *
1632 * Return how far we've got finding sub-buses.
1633 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001634 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635 return max;
1636}
1637
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001638struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1639 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001641 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001642 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001643 struct pci_bus *b, *b2;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001644 struct pci_host_bridge_window *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001645 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001646 resource_size_t offset;
1647 char bus_addr[64];
1648 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001651 b = pci_alloc_bus();
1652 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07001653 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654
1655 b->sysdata = sysdata;
1656 b->ops = ops;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001657 b2 = pci_find_bus(pci_domain_nr(b), bus);
1658 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001660 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661 goto err_out;
1662 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001663
Yinghai Lu7b543662012-04-02 18:31:53 -07001664 bridge = pci_alloc_host_bridge(b);
1665 if (!bridge)
1666 goto err_out;
1667
1668 bridge->dev.parent = parent;
1669 bridge->dev.release = pci_release_bus_bridge_dev;
1670 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
1671 error = device_register(&bridge->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672 if (error)
Yinghai Lu7b543662012-04-02 18:31:53 -07001673 goto bridge_dev_reg_err;
1674 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001675 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001676 pci_set_bus_of_node(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677
Yinghai Lu0d358f22008-02-19 03:20:41 -08001678 if (!parent)
1679 set_dev_node(b->bridge, pcibus_to_node(b));
1680
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001681 b->dev.class = &pcibus_class;
1682 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001683 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001684 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685 if (error)
1686 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687
1688 /* Create legacy_io and legacy_mem files for this bus */
1689 pci_create_legacy_files(b);
1690
Yinghai Lub918c622012-05-17 18:51:11 -07001691 b->number = b->busn_res.start = bus;
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001692
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001693 if (parent)
1694 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1695 else
1696 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1697
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001698 /* Add initial resources to the bus */
1699 list_for_each_entry_safe(window, n, resources, list) {
1700 list_move_tail(&window->list, &bridge->windows);
1701 res = window->res;
1702 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07001703 if (res->flags & IORESOURCE_BUS)
1704 pci_bus_insert_busn_res(b, bus, res->end);
1705 else
1706 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001707 if (offset) {
1708 if (resource_type(res) == IORESOURCE_IO)
1709 fmt = " (bus address [%#06llx-%#06llx])";
1710 else
1711 fmt = " (bus address [%#010llx-%#010llx])";
1712 snprintf(bus_addr, sizeof(bus_addr), fmt,
1713 (unsigned long long) (res->start - offset),
1714 (unsigned long long) (res->end - offset));
1715 } else
1716 bus_addr[0] = '\0';
1717 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001718 }
1719
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07001720 down_write(&pci_bus_sem);
1721 list_add_tail(&b->node, &pci_root_buses);
1722 up_write(&pci_bus_sem);
1723
Linus Torvalds1da177e2005-04-16 15:20:36 -07001724 return b;
1725
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07001727 put_device(&bridge->dev);
1728 device_unregister(&bridge->dev);
1729bridge_dev_reg_err:
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001730 kfree(bridge);
Yinghai Lu7b543662012-04-02 18:31:53 -07001731err_out:
1732 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733 return NULL;
1734}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001735
Yinghai Lu98a35832012-05-18 11:35:50 -06001736int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
1737{
1738 struct resource *res = &b->busn_res;
1739 struct resource *parent_res, *conflict;
1740
1741 res->start = bus;
1742 res->end = bus_max;
1743 res->flags = IORESOURCE_BUS;
1744
1745 if (!pci_is_root_bus(b))
1746 parent_res = &b->parent->busn_res;
1747 else {
1748 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
1749 res->flags |= IORESOURCE_PCI_FIXED;
1750 }
1751
1752 conflict = insert_resource_conflict(parent_res, res);
1753
1754 if (conflict)
1755 dev_printk(KERN_DEBUG, &b->dev,
1756 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
1757 res, pci_is_root_bus(b) ? "domain " : "",
1758 parent_res, conflict->name, conflict);
1759 else
1760 dev_printk(KERN_DEBUG, &b->dev,
1761 "busn_res: %pR is inserted under %s%pR\n",
1762 res, pci_is_root_bus(b) ? "domain " : "",
1763 parent_res);
1764
1765 return conflict == NULL;
1766}
1767
1768int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
1769{
1770 struct resource *res = &b->busn_res;
1771 struct resource old_res = *res;
1772 resource_size_t size;
1773 int ret;
1774
1775 if (res->start > bus_max)
1776 return -EINVAL;
1777
1778 size = bus_max - res->start + 1;
1779 ret = adjust_resource(res, res->start, size);
1780 dev_printk(KERN_DEBUG, &b->dev,
1781 "busn_res: %pR end %s updated to %02x\n",
1782 &old_res, ret ? "can not be" : "is", bus_max);
1783
1784 if (!ret && !res->parent)
1785 pci_bus_insert_busn_res(b, res->start, res->end);
1786
1787 return ret;
1788}
1789
1790void pci_bus_release_busn_res(struct pci_bus *b)
1791{
1792 struct resource *res = &b->busn_res;
1793 int ret;
1794
1795 if (!res->flags || !res->parent)
1796 return;
1797
1798 ret = release_resource(res);
1799 dev_printk(KERN_DEBUG, &b->dev,
1800 "busn_res: %pR %s released\n",
1801 res, ret ? "can not be" : "is");
1802}
1803
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001804struct pci_bus * __devinit pci_scan_root_bus(struct device *parent, int bus,
1805 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1806{
Yinghai Lu4d99f522012-05-17 18:51:12 -07001807 struct pci_host_bridge_window *window;
1808 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001809 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07001810 int max;
1811
1812 list_for_each_entry(window, resources, list)
1813 if (window->res->flags & IORESOURCE_BUS) {
1814 found = true;
1815 break;
1816 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001817
1818 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
1819 if (!b)
1820 return NULL;
1821
Yinghai Lu4d99f522012-05-17 18:51:12 -07001822 if (!found) {
1823 dev_info(&b->dev,
1824 "No busn resource found for root bus, will use [bus %02x-ff]\n",
1825 bus);
1826 pci_bus_insert_busn_res(b, bus, 255);
1827 }
1828
1829 max = pci_scan_child_bus(b);
1830
1831 if (!found)
1832 pci_bus_update_busn_res_end(b, max);
1833
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001834 pci_bus_add_devices(b);
1835 return b;
1836}
1837EXPORT_SYMBOL(pci_scan_root_bus);
1838
Bjorn Helgaas7e00fe22011-10-28 16:26:05 -06001839/* Deprecated; use pci_scan_root_bus() instead */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001840struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001841 int bus, struct pci_ops *ops, void *sysdata)
1842{
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001843 LIST_HEAD(resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001844 struct pci_bus *b;
1845
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001846 pci_add_resource(&resources, &ioport_resource);
1847 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001848 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001849 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001850 if (b)
Yinghai Lu857c3b62012-05-17 18:51:12 -07001851 pci_scan_child_bus(b);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001852 else
1853 pci_free_resource_list(&resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001854 return b;
1855}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001856EXPORT_SYMBOL(pci_scan_bus_parented);
1857
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001858struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
1859 void *sysdata)
1860{
1861 LIST_HEAD(resources);
1862 struct pci_bus *b;
1863
1864 pci_add_resource(&resources, &ioport_resource);
1865 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001866 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001867 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
1868 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07001869 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001870 pci_bus_add_devices(b);
1871 } else {
1872 pci_free_resource_list(&resources);
1873 }
1874 return b;
1875}
1876EXPORT_SYMBOL(pci_scan_bus);
1877
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878#ifdef CONFIG_HOTPLUG
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001879/**
Yinghai Lu2f320522012-01-21 02:08:22 -08001880 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
1881 * @bridge: PCI bridge for the bus to scan
1882 *
1883 * Scan a PCI bus and child buses for new devices, add them,
1884 * and enable them, resizing bridge mmio/io resource if necessary
1885 * and possible. The caller must ensure the child devices are already
1886 * removed for resizing to occur.
1887 *
1888 * Returns the max number of subordinate bus discovered.
1889 */
1890unsigned int __ref pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
1891{
1892 unsigned int max;
1893 struct pci_bus *bus = bridge->subordinate;
1894
1895 max = pci_scan_child_bus(bus);
1896
1897 pci_assign_unassigned_bridge_resources(bridge);
1898
1899 pci_bus_add_devices(bus);
1900
1901 return max;
1902}
1903
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905EXPORT_SYMBOL(pci_scan_slot);
1906EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1908#endif
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001909
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001910static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001911{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001912 const struct pci_dev *a = to_pci_dev(d_a);
1913 const struct pci_dev *b = to_pci_dev(d_b);
1914
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001915 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1916 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1917
1918 if (a->bus->number < b->bus->number) return -1;
1919 else if (a->bus->number > b->bus->number) return 1;
1920
1921 if (a->devfn < b->devfn) return -1;
1922 else if (a->devfn > b->devfn) return 1;
1923
1924 return 0;
1925}
1926
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001927void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001928{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001929 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001930}