blob: 51fd79758368631ad8a308d9990167277877ef6f [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070041/**
42 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
43 * @intel_dp: DP struct
44 *
45 * If a CPU or PCH DP output is attached to an eDP panel, this function
46 * will return true, and false otherwise.
47 */
48static bool is_edp(struct intel_dp *intel_dp)
49{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020050 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
51
52 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070053}
54
55/**
56 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
57 * @intel_dp: DP struct
58 *
59 * Returns true if the given DP struct corresponds to a PCH DP port attached
60 * to an eDP panel, false otherwise. Helpful for determining whether we
61 * may need FDI resources for a given DP output or not.
62 */
63static bool is_pch_edp(struct intel_dp *intel_dp)
64{
65 return intel_dp->is_pch_edp;
66}
67
Adam Jackson1c958222011-10-14 17:22:25 -040068/**
69 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
70 * @intel_dp: DP struct
71 *
72 * Returns true if the given DP struct corresponds to a CPU eDP port.
73 */
74static bool is_cpu_edp(struct intel_dp *intel_dp)
75{
76 return is_edp(intel_dp) && !is_pch_edp(intel_dp);
77}
78
Paulo Zanoni30add222012-10-26 19:05:45 -020079static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Chris Wilsonea5b2132010-08-04 13:50:23 +010080{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020081 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
82
83 return intel_dig_port->base.base.dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +010084}
Keith Packarda4fc5ed2009-04-07 16:16:42 -070085
Chris Wilsondf0e9242010-09-09 16:20:55 +010086static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
87{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020088 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010089}
90
Jesse Barnes814948a2010-10-07 16:01:09 -070091/**
92 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
93 * @encoder: DRM encoder
94 *
95 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
96 * by intel_display.c.
97 */
98bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
99{
100 struct intel_dp *intel_dp;
101
102 if (!encoder)
103 return false;
104
105 intel_dp = enc_to_intel_dp(encoder);
106
107 return is_pch_edp(intel_dp);
108}
109
Chris Wilsonea5b2132010-08-04 13:50:23 +0100110static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700111
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800112void
Akshay Joshi0206e352011-08-16 15:34:10 -0400113intel_edp_link_config(struct intel_encoder *intel_encoder,
Chris Wilsonea5b2132010-08-04 13:50:23 +0100114 int *lane_num, int *link_bw)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800115{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200116 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800117
Chris Wilsonea5b2132010-08-04 13:50:23 +0100118 *lane_num = intel_dp->lane_count;
Daniel Vetter3b5c6622012-10-18 10:15:31 +0200119 *link_bw = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800120}
121
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200122int
123intel_edp_target_clock(struct intel_encoder *intel_encoder,
124 struct drm_display_mode *mode)
125{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200126 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Jani Nikuladd06f902012-10-19 14:51:50 +0300127 struct intel_connector *intel_connector = intel_dp->attached_connector;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200128
Jani Nikuladd06f902012-10-19 14:51:50 +0300129 if (intel_connector->panel.fixed_mode)
130 return intel_connector->panel.fixed_mode->clock;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200131 else
132 return mode->clock;
133}
134
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100136intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700137{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700138 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700139
140 switch (max_link_bw) {
141 case DP_LINK_BW_1_62:
142 case DP_LINK_BW_2_7:
143 break;
144 default:
145 max_link_bw = DP_LINK_BW_1_62;
146 break;
147 }
148 return max_link_bw;
149}
150
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400151/*
152 * The units on the numbers in the next two are... bizarre. Examples will
153 * make it clearer; this one parallels an example in the eDP spec.
154 *
155 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
156 *
157 * 270000 * 1 * 8 / 10 == 216000
158 *
159 * The actual data capacity of that configuration is 2.16Gbit/s, so the
160 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
161 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
162 * 119000. At 18bpp that's 2142000 kilobits per second.
163 *
164 * Thus the strange-looking division by 10 in intel_dp_link_required, to
165 * get the result in decakilobits instead of kilobits.
166 */
167
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700168static int
Keith Packardc8982612012-01-25 08:16:25 -0800169intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700170{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400171 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700172}
173
174static int
Dave Airliefe27d532010-06-30 11:46:17 +1000175intel_dp_max_data_rate(int max_link_clock, int max_lanes)
176{
177 return (max_link_clock * max_lanes * 8) / 10;
178}
179
Daniel Vetterc4867932012-04-10 10:42:36 +0200180static bool
181intel_dp_adjust_dithering(struct intel_dp *intel_dp,
182 struct drm_display_mode *mode,
Daniel Vettercb1793c2012-06-04 18:39:21 +0200183 bool adjust_mode)
Daniel Vetterc4867932012-04-10 10:42:36 +0200184{
Paulo Zanoni9fa5f652012-11-29 11:31:29 -0200185 int max_link_clock =
186 drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Daniel Vetter397fe152012-10-22 22:56:43 +0200187 int max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
Daniel Vetterc4867932012-04-10 10:42:36 +0200188 int max_rate, mode_rate;
189
190 mode_rate = intel_dp_link_required(mode->clock, 24);
191 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
192
193 if (mode_rate > max_rate) {
194 mode_rate = intel_dp_link_required(mode->clock, 18);
195 if (mode_rate > max_rate)
196 return false;
197
Daniel Vettercb1793c2012-06-04 18:39:21 +0200198 if (adjust_mode)
199 mode->private_flags
Daniel Vetterc4867932012-04-10 10:42:36 +0200200 |= INTEL_MODE_DP_FORCE_6BPC;
201
202 return true;
203 }
204
205 return true;
206}
207
Dave Airliefe27d532010-06-30 11:46:17 +1000208static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700209intel_dp_mode_valid(struct drm_connector *connector,
210 struct drm_display_mode *mode)
211{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100212 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300213 struct intel_connector *intel_connector = to_intel_connector(connector);
214 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700215
Jani Nikuladd06f902012-10-19 14:51:50 +0300216 if (is_edp(intel_dp) && fixed_mode) {
217 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100218 return MODE_PANEL;
219
Jani Nikuladd06f902012-10-19 14:51:50 +0300220 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100221 return MODE_PANEL;
222 }
223
Daniel Vettercb1793c2012-06-04 18:39:21 +0200224 if (!intel_dp_adjust_dithering(intel_dp, mode, false))
Daniel Vetterc4867932012-04-10 10:42:36 +0200225 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700226
227 if (mode->clock < 10000)
228 return MODE_CLOCK_LOW;
229
Daniel Vetter0af78a22012-05-23 11:30:55 +0200230 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
231 return MODE_H_ILLEGAL;
232
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233 return MODE_OK;
234}
235
236static uint32_t
237pack_aux(uint8_t *src, int src_bytes)
238{
239 int i;
240 uint32_t v = 0;
241
242 if (src_bytes > 4)
243 src_bytes = 4;
244 for (i = 0; i < src_bytes; i++)
245 v |= ((uint32_t) src[i]) << ((3-i) * 8);
246 return v;
247}
248
249static void
250unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
251{
252 int i;
253 if (dst_bytes > 4)
254 dst_bytes = 4;
255 for (i = 0; i < dst_bytes; i++)
256 dst[i] = src >> ((3-i) * 8);
257}
258
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700259/* hrawclock is 1/4 the FSB frequency */
260static int
261intel_hrawclk(struct drm_device *dev)
262{
263 struct drm_i915_private *dev_priv = dev->dev_private;
264 uint32_t clkcfg;
265
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530266 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
267 if (IS_VALLEYVIEW(dev))
268 return 200;
269
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700270 clkcfg = I915_READ(CLKCFG);
271 switch (clkcfg & CLKCFG_FSB_MASK) {
272 case CLKCFG_FSB_400:
273 return 100;
274 case CLKCFG_FSB_533:
275 return 133;
276 case CLKCFG_FSB_667:
277 return 166;
278 case CLKCFG_FSB_800:
279 return 200;
280 case CLKCFG_FSB_1067:
281 return 266;
282 case CLKCFG_FSB_1333:
283 return 333;
284 /* these two are just a guess; one of them might be right */
285 case CLKCFG_FSB_1600:
286 case CLKCFG_FSB_1600_ALT:
287 return 400;
288 default:
289 return 133;
290 }
291}
292
Keith Packardebf33b12011-09-29 15:53:27 -0700293static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
294{
Paulo Zanoni30add222012-10-26 19:05:45 -0200295 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700296 struct drm_i915_private *dev_priv = dev->dev_private;
297
298 return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0;
299}
300
301static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
302{
Paulo Zanoni30add222012-10-26 19:05:45 -0200303 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700304 struct drm_i915_private *dev_priv = dev->dev_private;
305
306 return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0;
307}
308
Keith Packard9b984da2011-09-19 13:54:47 -0700309static void
310intel_dp_check_edp(struct intel_dp *intel_dp)
311{
Paulo Zanoni30add222012-10-26 19:05:45 -0200312 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700313 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700314
Keith Packard9b984da2011-09-19 13:54:47 -0700315 if (!is_edp(intel_dp))
316 return;
Keith Packardebf33b12011-09-29 15:53:27 -0700317 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700318 WARN(1, "eDP powered off while attempting aux channel communication.\n");
319 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Keith Packardebf33b12011-09-29 15:53:27 -0700320 I915_READ(PCH_PP_STATUS),
Keith Packard9b984da2011-09-19 13:54:47 -0700321 I915_READ(PCH_PP_CONTROL));
322 }
323}
324
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100325static uint32_t
326intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
327{
328 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
329 struct drm_device *dev = intel_dig_port->base.base.dev;
330 struct drm_i915_private *dev_priv = dev->dev_private;
331 uint32_t ch_ctl = intel_dp->output_reg + 0x10;
332 uint32_t status;
333 bool done;
334
335 if (IS_HASWELL(dev)) {
336 switch (intel_dig_port->port) {
337 case PORT_A:
338 ch_ctl = DPA_AUX_CH_CTL;
339 break;
340 case PORT_B:
341 ch_ctl = PCH_DPB_AUX_CH_CTL;
342 break;
343 case PORT_C:
344 ch_ctl = PCH_DPC_AUX_CH_CTL;
345 break;
346 case PORT_D:
347 ch_ctl = PCH_DPD_AUX_CH_CTL;
348 break;
349 default:
350 BUG();
351 }
352 }
353
Daniel Vetteref04f002012-12-01 21:03:59 +0100354#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100355 if (has_aux_irq)
356 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C, 10);
357 else
358 done = wait_for_atomic(C, 10) == 0;
359 if (!done)
360 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
361 has_aux_irq);
362#undef C
363
364 return status;
365}
366
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700367static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100368intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700369 uint8_t *send, int send_bytes,
370 uint8_t *recv, int recv_size)
371{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100372 uint32_t output_reg = intel_dp->output_reg;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200373 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
374 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700375 struct drm_i915_private *dev_priv = dev->dev_private;
376 uint32_t ch_ctl = output_reg + 0x10;
377 uint32_t ch_data = ch_ctl + 4;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100378 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700379 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700380 uint32_t aux_clock_divider;
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200381 int try, precharge;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100382 bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);
383
384 /* dp aux is extremely sensitive to irq latency, hence request the
385 * lowest possible wakeup latency and so prevent the cpu from going into
386 * deep sleep states.
387 */
388 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700389
Paulo Zanoni750eb992012-10-18 16:25:08 +0200390 if (IS_HASWELL(dev)) {
Paulo Zanoni174edf12012-10-26 19:05:50 -0200391 switch (intel_dig_port->port) {
Paulo Zanoni750eb992012-10-18 16:25:08 +0200392 case PORT_A:
393 ch_ctl = DPA_AUX_CH_CTL;
394 ch_data = DPA_AUX_CH_DATA1;
395 break;
396 case PORT_B:
397 ch_ctl = PCH_DPB_AUX_CH_CTL;
398 ch_data = PCH_DPB_AUX_CH_DATA1;
399 break;
400 case PORT_C:
401 ch_ctl = PCH_DPC_AUX_CH_CTL;
402 ch_data = PCH_DPC_AUX_CH_DATA1;
403 break;
404 case PORT_D:
405 ch_ctl = PCH_DPD_AUX_CH_CTL;
406 ch_data = PCH_DPD_AUX_CH_DATA1;
407 break;
408 default:
409 BUG();
410 }
411 }
412
Keith Packard9b984da2011-09-19 13:54:47 -0700413 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700414 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700415 * and would like to run at 2MHz. So, take the
416 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700417 *
418 * Note that PCH attached eDP panels should use a 125MHz input
419 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700420 */
Adam Jackson1c958222011-10-14 17:22:25 -0400421 if (is_cpu_edp(intel_dp)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200422 if (HAS_DDI(dev))
Paulo Zanonib8fc2f62012-10-23 18:30:05 -0200423 aux_clock_divider = intel_ddi_get_cdclk_freq(dev_priv) >> 1;
424 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530425 aux_clock_divider = 100;
426 else if (IS_GEN6(dev) || IS_GEN7(dev))
Keith Packard1a2eb462011-11-16 16:26:07 -0800427 aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
Zhenyu Wange3421a12010-04-08 09:43:27 +0800428 else
429 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
430 } else if (HAS_PCH_SPLIT(dev))
Daniel Vetter6b3ec1c2012-10-20 20:57:44 +0200431 aux_clock_divider = DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800432 else
433 aux_clock_divider = intel_hrawclk(dev) / 2;
434
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200435 if (IS_GEN6(dev))
436 precharge = 3;
437 else
438 precharge = 5;
439
Jesse Barnes11bee432011-08-01 15:02:20 -0700440 /* Try to wait for any previous AUX channel activity */
441 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100442 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700443 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
444 break;
445 msleep(1);
446 }
447
448 if (try == 3) {
449 WARN(1, "dp_aux_ch not started status 0x%08x\n",
450 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100451 ret = -EBUSY;
452 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100453 }
454
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700455 /* Must try at least 3 times according to DP spec */
456 for (try = 0; try < 5; try++) {
457 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100458 for (i = 0; i < send_bytes; i += 4)
459 I915_WRITE(ch_data + i,
460 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400461
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700462 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100463 I915_WRITE(ch_ctl,
464 DP_AUX_CH_CTL_SEND_BUSY |
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100465 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100466 DP_AUX_CH_CTL_TIME_OUT_400us |
467 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
468 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
469 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
470 DP_AUX_CH_CTL_DONE |
471 DP_AUX_CH_CTL_TIME_OUT_ERROR |
472 DP_AUX_CH_CTL_RECEIVE_ERROR);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100473
474 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400475
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700476 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100477 I915_WRITE(ch_ctl,
478 status |
479 DP_AUX_CH_CTL_DONE |
480 DP_AUX_CH_CTL_TIME_OUT_ERROR |
481 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400482
483 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
484 DP_AUX_CH_CTL_RECEIVE_ERROR))
485 continue;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100486 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700487 break;
488 }
489
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700490 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700491 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100492 ret = -EBUSY;
493 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700494 }
495
496 /* Check for timeout or receive error.
497 * Timeouts occur when the sink is not connected
498 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700499 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700500 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100501 ret = -EIO;
502 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700503 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700504
505 /* Timeouts occur when the device isn't connected, so they're
506 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700507 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800508 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100509 ret = -ETIMEDOUT;
510 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700511 }
512
513 /* Unload any bytes sent back from the other side */
514 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
515 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700516 if (recv_bytes > recv_size)
517 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400518
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100519 for (i = 0; i < recv_bytes; i += 4)
520 unpack_aux(I915_READ(ch_data + i),
521 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700522
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100523 ret = recv_bytes;
524out:
525 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
526
527 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700528}
529
530/* Write data to the aux channel in native mode */
531static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100532intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700533 uint16_t address, uint8_t *send, int send_bytes)
534{
535 int ret;
536 uint8_t msg[20];
537 int msg_bytes;
538 uint8_t ack;
539
Keith Packard9b984da2011-09-19 13:54:47 -0700540 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700541 if (send_bytes > 16)
542 return -1;
543 msg[0] = AUX_NATIVE_WRITE << 4;
544 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800545 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700546 msg[3] = send_bytes - 1;
547 memcpy(&msg[4], send, send_bytes);
548 msg_bytes = send_bytes + 4;
549 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100550 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700551 if (ret < 0)
552 return ret;
553 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
554 break;
555 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
556 udelay(100);
557 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700558 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700559 }
560 return send_bytes;
561}
562
563/* Write a single byte to the aux channel in native mode */
564static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100565intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700566 uint16_t address, uint8_t byte)
567{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100568 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700569}
570
571/* read bytes from a native aux channel */
572static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100573intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700574 uint16_t address, uint8_t *recv, int recv_bytes)
575{
576 uint8_t msg[4];
577 int msg_bytes;
578 uint8_t reply[20];
579 int reply_bytes;
580 uint8_t ack;
581 int ret;
582
Keith Packard9b984da2011-09-19 13:54:47 -0700583 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700584 msg[0] = AUX_NATIVE_READ << 4;
585 msg[1] = address >> 8;
586 msg[2] = address & 0xff;
587 msg[3] = recv_bytes - 1;
588
589 msg_bytes = 4;
590 reply_bytes = recv_bytes + 1;
591
592 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100593 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700594 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700595 if (ret == 0)
596 return -EPROTO;
597 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700598 return ret;
599 ack = reply[0];
600 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
601 memcpy(recv, reply + 1, ret - 1);
602 return ret - 1;
603 }
604 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
605 udelay(100);
606 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700607 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700608 }
609}
610
611static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000612intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
613 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700614{
Dave Airlieab2c0672009-12-04 10:55:24 +1000615 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100616 struct intel_dp *intel_dp = container_of(adapter,
617 struct intel_dp,
618 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000619 uint16_t address = algo_data->address;
620 uint8_t msg[5];
621 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000622 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000623 int msg_bytes;
624 int reply_bytes;
625 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700626
Keith Packard9b984da2011-09-19 13:54:47 -0700627 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000628 /* Set up the command byte */
629 if (mode & MODE_I2C_READ)
630 msg[0] = AUX_I2C_READ << 4;
631 else
632 msg[0] = AUX_I2C_WRITE << 4;
633
634 if (!(mode & MODE_I2C_STOP))
635 msg[0] |= AUX_I2C_MOT << 4;
636
637 msg[1] = address >> 8;
638 msg[2] = address;
639
640 switch (mode) {
641 case MODE_I2C_WRITE:
642 msg[3] = 0;
643 msg[4] = write_byte;
644 msg_bytes = 5;
645 reply_bytes = 1;
646 break;
647 case MODE_I2C_READ:
648 msg[3] = 0;
649 msg_bytes = 4;
650 reply_bytes = 2;
651 break;
652 default:
653 msg_bytes = 3;
654 reply_bytes = 1;
655 break;
656 }
657
David Flynn8316f332010-12-08 16:10:21 +0000658 for (retry = 0; retry < 5; retry++) {
659 ret = intel_dp_aux_ch(intel_dp,
660 msg, msg_bytes,
661 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000662 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000663 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000664 return ret;
665 }
David Flynn8316f332010-12-08 16:10:21 +0000666
667 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
668 case AUX_NATIVE_REPLY_ACK:
669 /* I2C-over-AUX Reply field is only valid
670 * when paired with AUX ACK.
671 */
672 break;
673 case AUX_NATIVE_REPLY_NACK:
674 DRM_DEBUG_KMS("aux_ch native nack\n");
675 return -EREMOTEIO;
676 case AUX_NATIVE_REPLY_DEFER:
677 udelay(100);
678 continue;
679 default:
680 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
681 reply[0]);
682 return -EREMOTEIO;
683 }
684
Dave Airlieab2c0672009-12-04 10:55:24 +1000685 switch (reply[0] & AUX_I2C_REPLY_MASK) {
686 case AUX_I2C_REPLY_ACK:
687 if (mode == MODE_I2C_READ) {
688 *read_byte = reply[1];
689 }
690 return reply_bytes - 1;
691 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000692 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000693 return -EREMOTEIO;
694 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000695 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000696 udelay(100);
697 break;
698 default:
David Flynn8316f332010-12-08 16:10:21 +0000699 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000700 return -EREMOTEIO;
701 }
702 }
David Flynn8316f332010-12-08 16:10:21 +0000703
704 DRM_ERROR("too many retries, giving up\n");
705 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700706}
707
708static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100709intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800710 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700711{
Keith Packard0b5c5412011-09-28 16:41:05 -0700712 int ret;
713
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800714 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100715 intel_dp->algo.running = false;
716 intel_dp->algo.address = 0;
717 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700718
Akshay Joshi0206e352011-08-16 15:34:10 -0400719 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100720 intel_dp->adapter.owner = THIS_MODULE;
721 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400722 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100723 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
724 intel_dp->adapter.algo_data = &intel_dp->algo;
725 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
726
Keith Packard0b5c5412011-09-28 16:41:05 -0700727 ironlake_edp_panel_vdd_on(intel_dp);
728 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700729 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700730 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700731}
732
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200733bool
Laurent Pincharte811f5a2012-07-17 17:56:50 +0200734intel_dp_mode_fixup(struct drm_encoder *encoder,
735 const struct drm_display_mode *mode,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700736 struct drm_display_mode *adjusted_mode)
737{
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100738 struct drm_device *dev = encoder->dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100739 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Jani Nikuladd06f902012-10-19 14:51:50 +0300740 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700741 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200742 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100743 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200744 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700745 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
746
Jani Nikuladd06f902012-10-19 14:51:50 +0300747 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
748 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
749 adjusted_mode);
Yuly Novikov53b41832012-10-26 12:04:00 +0300750 intel_pch_panel_fitting(dev,
751 intel_connector->panel.fitting_mode,
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100752 mode, adjusted_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100753 }
754
Daniel Vettercb1793c2012-06-04 18:39:21 +0200755 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200756 return false;
757
Daniel Vetter083f9562012-04-20 20:23:49 +0200758 DRM_DEBUG_KMS("DP link computation with max lane count %i "
759 "max bw %02x pixel clock %iKHz\n",
Daniel Vetter71244652012-06-04 18:39:20 +0200760 max_lane_count, bws[max_clock], adjusted_mode->clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200761
Daniel Vettercb1793c2012-06-04 18:39:21 +0200762 if (!intel_dp_adjust_dithering(intel_dp, adjusted_mode, true))
Daniel Vetterc4867932012-04-10 10:42:36 +0200763 return false;
764
765 bpp = adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC ? 18 : 24;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200766
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200767 if (intel_dp->color_range_auto) {
768 /*
769 * See:
770 * CEA-861-E - 5.1 Default Encoding Parameters
771 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
772 */
773 if (bpp != 18 && drm_mode_cea_vic(adjusted_mode) > 1)
774 intel_dp->color_range = DP_COLOR_RANGE_16_235;
775 else
776 intel_dp->color_range = 0;
777 }
778
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200779 if (intel_dp->color_range)
780 adjusted_mode->private_flags |= INTEL_MODE_LIMITED_COLOR_RANGE;
781
Daniel Vetter71244652012-06-04 18:39:20 +0200782 mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200783
Jesse Barnes2514bc52012-06-21 15:13:50 -0700784 for (clock = 0; clock <= max_clock; clock++) {
785 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
Paulo Zanoni9fa5f652012-11-29 11:31:29 -0200786 int link_bw_clock =
787 drm_dp_bw_code_to_link_rate(bws[clock]);
788 int link_avail = intel_dp_max_data_rate(link_bw_clock,
789 lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700790
Daniel Vetter083f9562012-04-20 20:23:49 +0200791 if (mode_rate <= link_avail) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100792 intel_dp->link_bw = bws[clock];
793 intel_dp->lane_count = lane_count;
Paulo Zanoni9fa5f652012-11-29 11:31:29 -0200794 adjusted_mode->clock = link_bw_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +0200795 DRM_DEBUG_KMS("DP link bw %02x lane "
796 "count %d clock %d bpp %d\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100797 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetter083f9562012-04-20 20:23:49 +0200798 adjusted_mode->clock, bpp);
799 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
800 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700801 return true;
802 }
803 }
804 }
Dave Airliefe27d532010-06-30 11:46:17 +1000805
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700806 return false;
807}
808
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700809void
810intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
811 struct drm_display_mode *adjusted_mode)
812{
813 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200814 struct intel_encoder *intel_encoder;
815 struct intel_dp *intel_dp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700816 struct drm_i915_private *dev_priv = dev->dev_private;
817 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes858fa0352011-06-24 12:19:24 -0700818 int lane_count = 4;
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100819 struct intel_link_m_n m_n;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800820 int pipe = intel_crtc->pipe;
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -0200821 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700822
823 /*
Eric Anholt21d40d32010-03-25 11:11:14 -0700824 * Find the lane count in the intel_encoder private
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700825 */
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200826 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
827 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700828
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200829 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
830 intel_encoder->type == INTEL_OUTPUT_EDP)
Keith Packard9a10f402011-11-02 13:03:47 -0700831 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100832 lane_count = intel_dp->lane_count;
Jesse Barnes51190662010-10-07 16:01:08 -0700833 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700834 }
835 }
836
837 /*
838 * Compute the GMCH and Link ratios. The '3' here is
839 * the number of bytes_per_pixel post-LUT, which we always
840 * set up for 8-bits of R/G/B, or 3 bytes total.
841 */
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100842 intel_link_compute_m_n(intel_crtc->bpp, lane_count,
843 mode->clock, adjusted_mode->clock, &m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700844
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -0300845 if (IS_HASWELL(dev)) {
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -0200846 I915_WRITE(PIPE_DATA_M1(cpu_transcoder),
847 TU_SIZE(m_n.tu) | m_n.gmch_m);
848 I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
849 I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
850 I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -0300851 } else if (HAS_PCH_SPLIT(dev)) {
Paulo Zanoni7346bfa2012-10-15 15:51:35 -0300852 I915_WRITE(TRANSDATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800853 I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
854 I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
855 I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530856 } else if (IS_VALLEYVIEW(dev)) {
857 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
858 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
859 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
860 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700861 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800862 I915_WRITE(PIPE_GMCH_DATA_M(pipe),
Paulo Zanoni7346bfa2012-10-15 15:51:35 -0300863 TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800864 I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
865 I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
866 I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700867 }
868}
869
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300870void intel_dp_init_link_config(struct intel_dp *intel_dp)
871{
872 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
873 intel_dp->link_configuration[0] = intel_dp->link_bw;
874 intel_dp->link_configuration[1] = intel_dp->lane_count;
875 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
876 /*
877 * Check for DPCD version > 1.1 and enhanced framing support
878 */
879 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
880 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
881 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
882 }
883}
884
Daniel Vetterea9b6002012-11-29 15:59:31 +0100885static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
886{
887 struct drm_device *dev = crtc->dev;
888 struct drm_i915_private *dev_priv = dev->dev_private;
889 u32 dpa_ctl;
890
891 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
892 dpa_ctl = I915_READ(DP_A);
893 dpa_ctl &= ~DP_PLL_FREQ_MASK;
894
895 if (clock < 200000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100896 /* For a long time we've carried around a ILK-DevA w/a for the
897 * 160MHz clock. If we're really unlucky, it's still required.
898 */
899 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100900 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100901 } else {
902 dpa_ctl |= DP_PLL_FREQ_270MHZ;
903 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100904
Daniel Vetterea9b6002012-11-29 15:59:31 +0100905 I915_WRITE(DP_A, dpa_ctl);
906
907 POSTING_READ(DP_A);
908 udelay(500);
909}
910
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700911static void
912intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
913 struct drm_display_mode *adjusted_mode)
914{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800915 struct drm_device *dev = encoder->dev;
Keith Packard417e8222011-11-01 19:54:11 -0700916 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100917 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200918 struct drm_crtc *crtc = encoder->crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700919 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
920
Keith Packard417e8222011-11-01 19:54:11 -0700921 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800922 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700923 *
924 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800925 * SNB CPU
926 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700927 * CPT PCH
928 *
929 * IBX PCH and CPU are the same for almost everything,
930 * except that the CPU DP PLL is configured in this
931 * register
932 *
933 * CPT PCH is quite different, having many bits moved
934 * to the TRANS_DP_CTL register instead. That
935 * configuration happens (oddly) in ironlake_pch_enable
936 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400937
Keith Packard417e8222011-11-01 19:54:11 -0700938 /* Preserve the BIOS-computed detected bit. This is
939 * supposed to be read-only.
940 */
941 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700942
Keith Packard417e8222011-11-01 19:54:11 -0700943 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700944 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700945
Chris Wilsonea5b2132010-08-04 13:50:23 +0100946 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700947 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100948 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700949 break;
950 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100951 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700952 break;
953 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100954 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700955 break;
956 }
Wu Fengguange0dac652011-09-05 14:25:34 +0800957 if (intel_dp->has_audio) {
958 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
959 pipe_name(intel_crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100960 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Wu Fengguange0dac652011-09-05 14:25:34 +0800961 intel_write_eld(encoder, adjusted_mode);
962 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300963
964 intel_dp_init_link_config(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700965
Keith Packard417e8222011-11-01 19:54:11 -0700966 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800967
Gajanan Bhat19c03922012-09-27 19:13:07 +0530968 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800969 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
970 intel_dp->DP |= DP_SYNC_HS_HIGH;
971 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
972 intel_dp->DP |= DP_SYNC_VS_HIGH;
973 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
974
975 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
976 intel_dp->DP |= DP_ENHANCED_FRAMING;
977
978 intel_dp->DP |= intel_crtc->pipe << 29;
979
980 /* don't miss out required setting for eDP */
Keith Packard1a2eb462011-11-16 16:26:07 -0800981 if (adjusted_mode->clock < 200000)
982 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
983 else
984 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
985 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200986 if (!HAS_PCH_SPLIT(dev))
987 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700988
989 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
990 intel_dp->DP |= DP_SYNC_HS_HIGH;
991 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
992 intel_dp->DP |= DP_SYNC_VS_HIGH;
993 intel_dp->DP |= DP_LINK_TRAIN_OFF;
994
995 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
996 intel_dp->DP |= DP_ENHANCED_FRAMING;
997
998 if (intel_crtc->pipe == 1)
999 intel_dp->DP |= DP_PIPEB_SELECT;
1000
1001 if (is_cpu_edp(intel_dp)) {
1002 /* don't miss out required setting for eDP */
Keith Packard417e8222011-11-01 19:54:11 -07001003 if (adjusted_mode->clock < 200000)
1004 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
1005 else
1006 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
1007 }
1008 } else {
1009 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001010 }
Daniel Vetterea9b6002012-11-29 15:59:31 +01001011
1012 if (is_cpu_edp(intel_dp))
1013 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001014}
1015
Keith Packard99ea7122011-11-01 19:57:50 -07001016#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1017#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
1018
1019#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1020#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
1021
1022#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1023#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
1024
1025static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
1026 u32 mask,
1027 u32 value)
1028{
Paulo Zanoni30add222012-10-26 19:05:45 -02001029 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001030 struct drm_i915_private *dev_priv = dev->dev_private;
1031
1032 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1033 mask, value,
1034 I915_READ(PCH_PP_STATUS),
1035 I915_READ(PCH_PP_CONTROL));
1036
1037 if (_wait_for((I915_READ(PCH_PP_STATUS) & mask) == value, 5000, 10)) {
1038 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1039 I915_READ(PCH_PP_STATUS),
1040 I915_READ(PCH_PP_CONTROL));
1041 }
1042}
1043
1044static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
1045{
1046 DRM_DEBUG_KMS("Wait for panel power on\n");
1047 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1048}
1049
Keith Packardbd943152011-09-18 23:09:52 -07001050static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
1051{
Keith Packardbd943152011-09-18 23:09:52 -07001052 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001053 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001054}
Keith Packardbd943152011-09-18 23:09:52 -07001055
Keith Packard99ea7122011-11-01 19:57:50 -07001056static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
1057{
1058 DRM_DEBUG_KMS("Wait for panel power cycle\n");
1059 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1060}
Keith Packardbd943152011-09-18 23:09:52 -07001061
Keith Packard99ea7122011-11-01 19:57:50 -07001062
Keith Packard832dd3c2011-11-01 19:34:06 -07001063/* Read the current pp_control value, unlocking the register if it
1064 * is locked
1065 */
1066
1067static u32 ironlake_get_pp_control(struct drm_i915_private *dev_priv)
1068{
1069 u32 control = I915_READ(PCH_PP_CONTROL);
1070
1071 control &= ~PANEL_UNLOCK_MASK;
1072 control |= PANEL_UNLOCK_REGS;
1073 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001074}
1075
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001076void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001077{
Paulo Zanoni30add222012-10-26 19:05:45 -02001078 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001079 struct drm_i915_private *dev_priv = dev->dev_private;
1080 u32 pp;
1081
Keith Packard97af61f572011-09-28 16:23:51 -07001082 if (!is_edp(intel_dp))
1083 return;
Keith Packardf01eca22011-09-28 16:48:10 -07001084 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001085
Keith Packardbd943152011-09-18 23:09:52 -07001086 WARN(intel_dp->want_panel_vdd,
1087 "eDP VDD already requested on\n");
1088
1089 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001090
Keith Packardbd943152011-09-18 23:09:52 -07001091 if (ironlake_edp_have_panel_vdd(intel_dp)) {
1092 DRM_DEBUG_KMS("eDP VDD already on\n");
1093 return;
1094 }
1095
Keith Packard99ea7122011-11-01 19:57:50 -07001096 if (!ironlake_edp_have_panel_power(intel_dp))
1097 ironlake_wait_panel_power_cycle(intel_dp);
1098
Keith Packard832dd3c2011-11-01 19:34:06 -07001099 pp = ironlake_get_pp_control(dev_priv);
Jesse Barnes5d613502011-01-24 17:10:54 -08001100 pp |= EDP_FORCE_VDD;
1101 I915_WRITE(PCH_PP_CONTROL, pp);
1102 POSTING_READ(PCH_PP_CONTROL);
Keith Packardf01eca22011-09-28 16:48:10 -07001103 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1104 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packardebf33b12011-09-29 15:53:27 -07001105
1106 /*
1107 * If the panel wasn't on, delay before accessing aux channel
1108 */
1109 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001110 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001111 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001112 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001113}
1114
Keith Packardbd943152011-09-18 23:09:52 -07001115static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001116{
Paulo Zanoni30add222012-10-26 19:05:45 -02001117 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001118 struct drm_i915_private *dev_priv = dev->dev_private;
1119 u32 pp;
1120
Keith Packardbd943152011-09-18 23:09:52 -07001121 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard832dd3c2011-11-01 19:34:06 -07001122 pp = ironlake_get_pp_control(dev_priv);
Keith Packardbd943152011-09-18 23:09:52 -07001123 pp &= ~EDP_FORCE_VDD;
1124 I915_WRITE(PCH_PP_CONTROL, pp);
1125 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes5d613502011-01-24 17:10:54 -08001126
Keith Packardbd943152011-09-18 23:09:52 -07001127 /* Make sure sequencer is idle before allowing subsequent activity */
1128 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1129 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packard99ea7122011-11-01 19:57:50 -07001130
1131 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001132 }
1133}
1134
1135static void ironlake_panel_vdd_work(struct work_struct *__work)
1136{
1137 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1138 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001139 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001140
Keith Packard627f7672011-10-31 11:30:10 -07001141 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001142 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001143 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001144}
1145
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001146void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001147{
Keith Packard97af61f572011-09-28 16:23:51 -07001148 if (!is_edp(intel_dp))
1149 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001150
Keith Packardbd943152011-09-18 23:09:52 -07001151 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1152 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001153
Keith Packardbd943152011-09-18 23:09:52 -07001154 intel_dp->want_panel_vdd = false;
1155
1156 if (sync) {
1157 ironlake_panel_vdd_off_sync(intel_dp);
1158 } else {
1159 /*
1160 * Queue the timer to fire a long
1161 * time from now (relative to the power down delay)
1162 * to keep the panel power up across a sequence of operations
1163 */
1164 schedule_delayed_work(&intel_dp->panel_vdd_work,
1165 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1166 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001167}
1168
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001169void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001170{
Paulo Zanoni30add222012-10-26 19:05:45 -02001171 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001172 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001173 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001174
Keith Packard97af61f572011-09-28 16:23:51 -07001175 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001176 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001177
1178 DRM_DEBUG_KMS("Turn eDP power on\n");
1179
1180 if (ironlake_edp_have_panel_power(intel_dp)) {
1181 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001182 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001183 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001184
Keith Packard99ea7122011-11-01 19:57:50 -07001185 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001186
Keith Packard832dd3c2011-11-01 19:34:06 -07001187 pp = ironlake_get_pp_control(dev_priv);
Keith Packard05ce1a42011-09-29 16:33:01 -07001188 if (IS_GEN5(dev)) {
1189 /* ILK workaround: disable reset around power sequence */
1190 pp &= ~PANEL_POWER_RESET;
1191 I915_WRITE(PCH_PP_CONTROL, pp);
1192 POSTING_READ(PCH_PP_CONTROL);
1193 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001194
Keith Packard1c0ae802011-09-19 13:59:29 -07001195 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001196 if (!IS_GEN5(dev))
1197 pp |= PANEL_POWER_RESET;
1198
Jesse Barnes9934c132010-07-22 13:18:19 -07001199 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001200 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001201
Keith Packard99ea7122011-11-01 19:57:50 -07001202 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001203
Keith Packard05ce1a42011-09-29 16:33:01 -07001204 if (IS_GEN5(dev)) {
1205 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1206 I915_WRITE(PCH_PP_CONTROL, pp);
1207 POSTING_READ(PCH_PP_CONTROL);
1208 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001209}
1210
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001211void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001212{
Paulo Zanoni30add222012-10-26 19:05:45 -02001213 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001214 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001215 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001216
Keith Packard97af61f572011-09-28 16:23:51 -07001217 if (!is_edp(intel_dp))
1218 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001219
Keith Packard99ea7122011-11-01 19:57:50 -07001220 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001221
Daniel Vetter6cb49832012-05-20 17:14:50 +02001222 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001223
Keith Packard832dd3c2011-11-01 19:34:06 -07001224 pp = ironlake_get_pp_control(dev_priv);
Daniel Vetter35a38552012-08-12 22:17:14 +02001225 /* We need to switch off panel power _and_ force vdd, for otherwise some
1226 * panels get very unhappy and cease to work. */
1227 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Keith Packard99ea7122011-11-01 19:57:50 -07001228 I915_WRITE(PCH_PP_CONTROL, pp);
1229 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001230
Daniel Vetter35a38552012-08-12 22:17:14 +02001231 intel_dp->want_panel_vdd = false;
1232
Keith Packard99ea7122011-11-01 19:57:50 -07001233 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001234}
1235
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001236void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001237{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001238 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1239 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001240 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001241 int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001242 u32 pp;
1243
Keith Packardf01eca22011-09-28 16:48:10 -07001244 if (!is_edp(intel_dp))
1245 return;
1246
Zhao Yakui28c97732009-10-09 11:39:41 +08001247 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001248 /*
1249 * If we enable the backlight right away following a panel power
1250 * on, we may see slight flicker as the panel syncs with the eDP
1251 * link. So delay a bit to make sure the image is solid before
1252 * allowing it to appear.
1253 */
Keith Packardf01eca22011-09-28 16:48:10 -07001254 msleep(intel_dp->backlight_on_delay);
Keith Packard832dd3c2011-11-01 19:34:06 -07001255 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001256 pp |= EDP_BLC_ENABLE;
1257 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001258 POSTING_READ(PCH_PP_CONTROL);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001259
1260 intel_panel_enable_backlight(dev, pipe);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001261}
1262
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001263void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001264{
Paulo Zanoni30add222012-10-26 19:05:45 -02001265 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001266 struct drm_i915_private *dev_priv = dev->dev_private;
1267 u32 pp;
1268
Keith Packardf01eca22011-09-28 16:48:10 -07001269 if (!is_edp(intel_dp))
1270 return;
1271
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001272 intel_panel_disable_backlight(dev);
1273
Zhao Yakui28c97732009-10-09 11:39:41 +08001274 DRM_DEBUG_KMS("\n");
Keith Packard832dd3c2011-11-01 19:34:06 -07001275 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001276 pp &= ~EDP_BLC_ENABLE;
1277 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001278 POSTING_READ(PCH_PP_CONTROL);
1279 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001280}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001281
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001282static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001283{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001284 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1285 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1286 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001287 struct drm_i915_private *dev_priv = dev->dev_private;
1288 u32 dpa_ctl;
1289
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001290 assert_pipe_disabled(dev_priv,
1291 to_intel_crtc(crtc)->pipe);
1292
Jesse Barnesd240f202010-08-13 15:43:26 -07001293 DRM_DEBUG_KMS("\n");
1294 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001295 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1296 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1297
1298 /* We don't adjust intel_dp->DP while tearing down the link, to
1299 * facilitate link retraining (e.g. after hotplug). Hence clear all
1300 * enable bits here to ensure that we don't enable too much. */
1301 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1302 intel_dp->DP |= DP_PLL_ENABLE;
1303 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001304 POSTING_READ(DP_A);
1305 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001306}
1307
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001308static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001309{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001310 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1311 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1312 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001313 struct drm_i915_private *dev_priv = dev->dev_private;
1314 u32 dpa_ctl;
1315
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001316 assert_pipe_disabled(dev_priv,
1317 to_intel_crtc(crtc)->pipe);
1318
Jesse Barnesd240f202010-08-13 15:43:26 -07001319 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001320 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1321 "dp pll off, should be on\n");
1322 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1323
1324 /* We can't rely on the value tracked for the DP register in
1325 * intel_dp->DP because link_down must not change that (otherwise link
1326 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001327 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001328 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001329 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001330 udelay(200);
1331}
1332
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001333/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001334void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001335{
1336 int ret, i;
1337
1338 /* Should have a valid DPCD by this point */
1339 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1340 return;
1341
1342 if (mode != DRM_MODE_DPMS_ON) {
1343 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1344 DP_SET_POWER_D3);
1345 if (ret != 1)
1346 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1347 } else {
1348 /*
1349 * When turning on, we need to retry for 1ms to give the sink
1350 * time to wake up.
1351 */
1352 for (i = 0; i < 3; i++) {
1353 ret = intel_dp_aux_native_write_1(intel_dp,
1354 DP_SET_POWER,
1355 DP_SET_POWER_D0);
1356 if (ret == 1)
1357 break;
1358 msleep(1);
1359 }
1360 }
1361}
1362
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001363static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1364 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001365{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001366 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1367 struct drm_device *dev = encoder->base.dev;
1368 struct drm_i915_private *dev_priv = dev->dev_private;
1369 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001370
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001371 if (!(tmp & DP_PORT_EN))
1372 return false;
1373
1374 if (is_cpu_edp(intel_dp) && IS_GEN7(dev)) {
1375 *pipe = PORT_TO_PIPE_CPT(tmp);
1376 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
1377 *pipe = PORT_TO_PIPE(tmp);
1378 } else {
1379 u32 trans_sel;
1380 u32 trans_dp;
1381 int i;
1382
1383 switch (intel_dp->output_reg) {
1384 case PCH_DP_B:
1385 trans_sel = TRANS_DP_PORT_SEL_B;
1386 break;
1387 case PCH_DP_C:
1388 trans_sel = TRANS_DP_PORT_SEL_C;
1389 break;
1390 case PCH_DP_D:
1391 trans_sel = TRANS_DP_PORT_SEL_D;
1392 break;
1393 default:
1394 return true;
1395 }
1396
1397 for_each_pipe(i) {
1398 trans_dp = I915_READ(TRANS_DP_CTL(i));
1399 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1400 *pipe = i;
1401 return true;
1402 }
1403 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001404
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001405 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1406 intel_dp->output_reg);
1407 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001408
1409 return true;
1410}
1411
Daniel Vettere8cb4552012-07-01 13:05:48 +02001412static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001413{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001414 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Daniel Vetter6cb49832012-05-20 17:14:50 +02001415
1416 /* Make sure the panel is off before trying to change the mode. But also
1417 * ensure that we have vdd while we switch off the panel. */
1418 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001419 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001420 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001421 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001422
1423 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1424 if (!is_cpu_edp(intel_dp))
1425 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001426}
1427
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001428static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001429{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001430 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1431
Daniel Vetter37398502012-09-06 22:15:44 +02001432 if (is_cpu_edp(intel_dp)) {
1433 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001434 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001435 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001436}
1437
Daniel Vettere8cb4552012-07-01 13:05:48 +02001438static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001439{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001440 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1441 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001442 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001443 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001444
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001445 if (WARN_ON(dp_reg & DP_PORT_EN))
1446 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001447
1448 ironlake_edp_panel_vdd_on(intel_dp);
1449 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1450 intel_dp_start_link_train(intel_dp);
1451 ironlake_edp_panel_on(intel_dp);
1452 ironlake_edp_panel_vdd_off(intel_dp, true);
1453 intel_dp_complete_link_train(intel_dp);
1454 ironlake_edp_backlight_on(intel_dp);
1455}
1456
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001457static void intel_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001458{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001459 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001460
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001461 if (is_cpu_edp(intel_dp))
1462 ironlake_edp_pll_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001463}
1464
1465/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001466 * Native read with retry for link status and receiver capability reads for
1467 * cases where the sink may still be asleep.
1468 */
1469static bool
1470intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1471 uint8_t *recv, int recv_bytes)
1472{
1473 int ret, i;
1474
1475 /*
1476 * Sinks are *supposed* to come up within 1ms from an off state,
1477 * but we're also supposed to retry 3 times per the spec.
1478 */
1479 for (i = 0; i < 3; i++) {
1480 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1481 recv_bytes);
1482 if (ret == recv_bytes)
1483 return true;
1484 msleep(1);
1485 }
1486
1487 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001488}
1489
1490/*
1491 * Fetch AUX CH registers 0x202 - 0x207 which contain
1492 * link status information
1493 */
1494static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001495intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001496{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001497 return intel_dp_aux_native_read_retry(intel_dp,
1498 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001499 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001500 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001501}
1502
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001503#if 0
1504static char *voltage_names[] = {
1505 "0.4V", "0.6V", "0.8V", "1.2V"
1506};
1507static char *pre_emph_names[] = {
1508 "0dB", "3.5dB", "6dB", "9.5dB"
1509};
1510static char *link_train_names[] = {
1511 "pattern 1", "pattern 2", "idle", "off"
1512};
1513#endif
1514
1515/*
1516 * These are source-specific values; current Intel hardware supports
1517 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1518 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001519
1520static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001521intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001522{
Paulo Zanoni30add222012-10-26 19:05:45 -02001523 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001524
1525 if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
1526 return DP_TRAIN_VOLTAGE_SWING_800;
1527 else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
1528 return DP_TRAIN_VOLTAGE_SWING_1200;
1529 else
1530 return DP_TRAIN_VOLTAGE_SWING_800;
1531}
1532
1533static uint8_t
1534intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1535{
Paulo Zanoni30add222012-10-26 19:05:45 -02001536 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001537
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001538 if (IS_HASWELL(dev)) {
1539 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1540 case DP_TRAIN_VOLTAGE_SWING_400:
1541 return DP_TRAIN_PRE_EMPHASIS_9_5;
1542 case DP_TRAIN_VOLTAGE_SWING_600:
1543 return DP_TRAIN_PRE_EMPHASIS_6;
1544 case DP_TRAIN_VOLTAGE_SWING_800:
1545 return DP_TRAIN_PRE_EMPHASIS_3_5;
1546 case DP_TRAIN_VOLTAGE_SWING_1200:
1547 default:
1548 return DP_TRAIN_PRE_EMPHASIS_0;
1549 }
1550 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001551 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1552 case DP_TRAIN_VOLTAGE_SWING_400:
1553 return DP_TRAIN_PRE_EMPHASIS_6;
1554 case DP_TRAIN_VOLTAGE_SWING_600:
1555 case DP_TRAIN_VOLTAGE_SWING_800:
1556 return DP_TRAIN_PRE_EMPHASIS_3_5;
1557 default:
1558 return DP_TRAIN_PRE_EMPHASIS_0;
1559 }
1560 } else {
1561 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1562 case DP_TRAIN_VOLTAGE_SWING_400:
1563 return DP_TRAIN_PRE_EMPHASIS_6;
1564 case DP_TRAIN_VOLTAGE_SWING_600:
1565 return DP_TRAIN_PRE_EMPHASIS_6;
1566 case DP_TRAIN_VOLTAGE_SWING_800:
1567 return DP_TRAIN_PRE_EMPHASIS_3_5;
1568 case DP_TRAIN_VOLTAGE_SWING_1200:
1569 default:
1570 return DP_TRAIN_PRE_EMPHASIS_0;
1571 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001572 }
1573}
1574
1575static void
Keith Packard93f62da2011-11-01 19:45:03 -07001576intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001577{
1578 uint8_t v = 0;
1579 uint8_t p = 0;
1580 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08001581 uint8_t voltage_max;
1582 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001583
Jesse Barnes33a34e42010-09-08 12:42:02 -07001584 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02001585 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
1586 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001587
1588 if (this_v > v)
1589 v = this_v;
1590 if (this_p > p)
1591 p = this_p;
1592 }
1593
Keith Packard1a2eb462011-11-16 16:26:07 -08001594 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07001595 if (v >= voltage_max)
1596 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001597
Keith Packard1a2eb462011-11-16 16:26:07 -08001598 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
1599 if (p >= preemph_max)
1600 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001601
1602 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001603 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001604}
1605
1606static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001607intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001608{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001609 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001610
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001611 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001612 case DP_TRAIN_VOLTAGE_SWING_400:
1613 default:
1614 signal_levels |= DP_VOLTAGE_0_4;
1615 break;
1616 case DP_TRAIN_VOLTAGE_SWING_600:
1617 signal_levels |= DP_VOLTAGE_0_6;
1618 break;
1619 case DP_TRAIN_VOLTAGE_SWING_800:
1620 signal_levels |= DP_VOLTAGE_0_8;
1621 break;
1622 case DP_TRAIN_VOLTAGE_SWING_1200:
1623 signal_levels |= DP_VOLTAGE_1_2;
1624 break;
1625 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001626 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001627 case DP_TRAIN_PRE_EMPHASIS_0:
1628 default:
1629 signal_levels |= DP_PRE_EMPHASIS_0;
1630 break;
1631 case DP_TRAIN_PRE_EMPHASIS_3_5:
1632 signal_levels |= DP_PRE_EMPHASIS_3_5;
1633 break;
1634 case DP_TRAIN_PRE_EMPHASIS_6:
1635 signal_levels |= DP_PRE_EMPHASIS_6;
1636 break;
1637 case DP_TRAIN_PRE_EMPHASIS_9_5:
1638 signal_levels |= DP_PRE_EMPHASIS_9_5;
1639 break;
1640 }
1641 return signal_levels;
1642}
1643
Zhenyu Wange3421a12010-04-08 09:43:27 +08001644/* Gen6's DP voltage swing and pre-emphasis control */
1645static uint32_t
1646intel_gen6_edp_signal_levels(uint8_t train_set)
1647{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001648 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1649 DP_TRAIN_PRE_EMPHASIS_MASK);
1650 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001651 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001652 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1653 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1654 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1655 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001656 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001657 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1658 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001659 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001660 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1661 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001662 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001663 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1664 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001665 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001666 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1667 "0x%x\n", signal_levels);
1668 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001669 }
1670}
1671
Keith Packard1a2eb462011-11-16 16:26:07 -08001672/* Gen7's DP voltage swing and pre-emphasis control */
1673static uint32_t
1674intel_gen7_edp_signal_levels(uint8_t train_set)
1675{
1676 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1677 DP_TRAIN_PRE_EMPHASIS_MASK);
1678 switch (signal_levels) {
1679 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1680 return EDP_LINK_TRAIN_400MV_0DB_IVB;
1681 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1682 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
1683 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1684 return EDP_LINK_TRAIN_400MV_6DB_IVB;
1685
1686 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1687 return EDP_LINK_TRAIN_600MV_0DB_IVB;
1688 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1689 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
1690
1691 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1692 return EDP_LINK_TRAIN_800MV_0DB_IVB;
1693 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1694 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
1695
1696 default:
1697 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1698 "0x%x\n", signal_levels);
1699 return EDP_LINK_TRAIN_500MV_0DB_IVB;
1700 }
1701}
1702
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001703/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
1704static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001705intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001706{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001707 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1708 DP_TRAIN_PRE_EMPHASIS_MASK);
1709 switch (signal_levels) {
1710 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1711 return DDI_BUF_EMP_400MV_0DB_HSW;
1712 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1713 return DDI_BUF_EMP_400MV_3_5DB_HSW;
1714 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1715 return DDI_BUF_EMP_400MV_6DB_HSW;
1716 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
1717 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001718
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001719 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1720 return DDI_BUF_EMP_600MV_0DB_HSW;
1721 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1722 return DDI_BUF_EMP_600MV_3_5DB_HSW;
1723 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1724 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001725
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001726 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1727 return DDI_BUF_EMP_800MV_0DB_HSW;
1728 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1729 return DDI_BUF_EMP_800MV_3_5DB_HSW;
1730 default:
1731 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1732 "0x%x\n", signal_levels);
1733 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001734 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001735}
1736
Paulo Zanonif0a34242012-12-06 16:51:50 -02001737/* Properly updates "DP" with the correct signal levels. */
1738static void
1739intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
1740{
1741 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1742 struct drm_device *dev = intel_dig_port->base.base.dev;
1743 uint32_t signal_levels, mask;
1744 uint8_t train_set = intel_dp->train_set[0];
1745
1746 if (IS_HASWELL(dev)) {
1747 signal_levels = intel_hsw_signal_levels(train_set);
1748 mask = DDI_BUF_EMP_MASK;
1749 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
1750 signal_levels = intel_gen7_edp_signal_levels(train_set);
1751 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
1752 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
1753 signal_levels = intel_gen6_edp_signal_levels(train_set);
1754 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
1755 } else {
1756 signal_levels = intel_gen4_signal_levels(train_set);
1757 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
1758 }
1759
1760 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
1761
1762 *DP = (*DP & ~mask) | signal_levels;
1763}
1764
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001765static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001766intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001767 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001768 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001769{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001770 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1771 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001772 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001773 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001774 int ret;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001775 uint32_t temp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001776
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001777 if (IS_HASWELL(dev)) {
Paulo Zanoni174edf12012-10-26 19:05:50 -02001778 temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001779
1780 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
1781 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
1782 else
1783 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
1784
1785 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1786 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1787 case DP_TRAINING_PATTERN_DISABLE:
1788 temp |= DP_TP_CTL_LINK_TRAIN_IDLE;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001789 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001790
Paulo Zanoni174edf12012-10-26 19:05:50 -02001791 if (wait_for((I915_READ(DP_TP_STATUS(port)) &
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001792 DP_TP_STATUS_IDLE_DONE), 1))
1793 DRM_ERROR("Timed out waiting for DP idle patterns\n");
1794
1795 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1796 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
1797
1798 break;
1799 case DP_TRAINING_PATTERN_1:
1800 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1801 break;
1802 case DP_TRAINING_PATTERN_2:
1803 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
1804 break;
1805 case DP_TRAINING_PATTERN_3:
1806 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
1807 break;
1808 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02001809 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001810
1811 } else if (HAS_PCH_CPT(dev) &&
1812 (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001813 dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
1814
1815 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1816 case DP_TRAINING_PATTERN_DISABLE:
1817 dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
1818 break;
1819 case DP_TRAINING_PATTERN_1:
1820 dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
1821 break;
1822 case DP_TRAINING_PATTERN_2:
1823 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1824 break;
1825 case DP_TRAINING_PATTERN_3:
1826 DRM_ERROR("DP training pattern 3 not supported\n");
1827 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1828 break;
1829 }
1830
1831 } else {
1832 dp_reg_value &= ~DP_LINK_TRAIN_MASK;
1833
1834 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1835 case DP_TRAINING_PATTERN_DISABLE:
1836 dp_reg_value |= DP_LINK_TRAIN_OFF;
1837 break;
1838 case DP_TRAINING_PATTERN_1:
1839 dp_reg_value |= DP_LINK_TRAIN_PAT_1;
1840 break;
1841 case DP_TRAINING_PATTERN_2:
1842 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1843 break;
1844 case DP_TRAINING_PATTERN_3:
1845 DRM_ERROR("DP training pattern 3 not supported\n");
1846 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1847 break;
1848 }
1849 }
1850
Chris Wilsonea5b2132010-08-04 13:50:23 +01001851 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1852 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001853
Chris Wilsonea5b2132010-08-04 13:50:23 +01001854 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001855 DP_TRAINING_PATTERN_SET,
1856 dp_train_pat);
1857
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001858 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
1859 DP_TRAINING_PATTERN_DISABLE) {
1860 ret = intel_dp_aux_native_write(intel_dp,
1861 DP_TRAINING_LANE0_SET,
1862 intel_dp->train_set,
1863 intel_dp->lane_count);
1864 if (ret != intel_dp->lane_count)
1865 return false;
1866 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001867
1868 return true;
1869}
1870
Jesse Barnes33a34e42010-09-08 12:42:02 -07001871/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001872void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001873intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001874{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001875 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001876 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001877 int i;
1878 uint8_t voltage;
1879 bool clock_recovery = false;
Keith Packardcdb0e952011-11-01 20:00:06 -07001880 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001881 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001882
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001883 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03001884 intel_ddi_prepare_link_retrain(encoder);
1885
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001886 /* Write the link configuration data */
1887 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1888 intel_dp->link_configuration,
1889 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001890
1891 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08001892
Jesse Barnes33a34e42010-09-08 12:42:02 -07001893 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001894 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07001895 voltage_tries = 0;
1896 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001897 clock_recovery = false;
1898 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001899 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07001900 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packard417e8222011-11-01 19:54:11 -07001901
Paulo Zanonif0a34242012-12-06 16:51:50 -02001902 intel_dp_set_signal_levels(intel_dp, &DP);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001903
Daniel Vettera7c96552012-10-18 10:15:30 +02001904 /* Set training pattern 1 */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001905 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001906 DP_TRAINING_PATTERN_1 |
1907 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001908 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001909
Daniel Vettera7c96552012-10-18 10:15:30 +02001910 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001911 if (!intel_dp_get_link_status(intel_dp, link_status)) {
1912 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001913 break;
Keith Packard93f62da2011-11-01 19:45:03 -07001914 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001915
Daniel Vetter01916272012-10-18 10:15:25 +02001916 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07001917 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001918 clock_recovery = true;
1919 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001920 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001921
1922 /* Check to see if we've tried the max voltage */
1923 for (i = 0; i < intel_dp->lane_count; i++)
1924 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1925 break;
Paulo Zanoni0d710682012-06-29 16:03:34 -03001926 if (i == intel_dp->lane_count && voltage_tries == 5) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001927 ++loop_tries;
1928 if (loop_tries == 5) {
Keith Packardcdb0e952011-11-01 20:00:06 -07001929 DRM_DEBUG_KMS("too many full retries, give up\n");
1930 break;
1931 }
1932 memset(intel_dp->train_set, 0, 4);
1933 voltage_tries = 0;
1934 continue;
1935 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001936
1937 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001938 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01001939 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001940 if (voltage_tries == 5) {
1941 DRM_DEBUG_KMS("too many voltage retries, give up\n");
1942 break;
1943 }
1944 } else
1945 voltage_tries = 0;
1946 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001947
1948 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001949 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001950 }
1951
Jesse Barnes33a34e42010-09-08 12:42:02 -07001952 intel_dp->DP = DP;
1953}
1954
Paulo Zanonic19b0662012-10-15 15:51:41 -03001955void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001956intel_dp_complete_link_train(struct intel_dp *intel_dp)
1957{
Jesse Barnes33a34e42010-09-08 12:42:02 -07001958 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08001959 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001960 uint32_t DP = intel_dp->DP;
1961
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001962 /* channel equalization */
1963 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08001964 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001965 channel_eq = false;
1966 for (;;) {
Keith Packard93f62da2011-11-01 19:45:03 -07001967 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001968
Jesse Barnes37f80972011-01-05 14:45:24 -08001969 if (cr_tries > 5) {
1970 DRM_ERROR("failed to train DP, aborting\n");
1971 intel_dp_link_down(intel_dp);
1972 break;
1973 }
1974
Paulo Zanonif0a34242012-12-06 16:51:50 -02001975 intel_dp_set_signal_levels(intel_dp, &DP);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001976
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001977 /* channel eq pattern */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001978 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001979 DP_TRAINING_PATTERN_2 |
1980 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001981 break;
1982
Daniel Vettera7c96552012-10-18 10:15:30 +02001983 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001984 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001985 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07001986
Jesse Barnes37f80972011-01-05 14:45:24 -08001987 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02001988 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08001989 intel_dp_start_link_train(intel_dp);
1990 cr_tries++;
1991 continue;
1992 }
1993
Daniel Vetter1ffdff12012-10-18 10:15:24 +02001994 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001995 channel_eq = true;
1996 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001997 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001998
Jesse Barnes37f80972011-01-05 14:45:24 -08001999 /* Try 5 times, then try clock recovery if that fails */
2000 if (tries > 5) {
2001 intel_dp_link_down(intel_dp);
2002 intel_dp_start_link_train(intel_dp);
2003 tries = 0;
2004 cr_tries++;
2005 continue;
2006 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002007
2008 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07002009 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002010 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002011 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002012
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002013 if (channel_eq)
2014 DRM_DEBUG_KMS("Channel EQ done. DP Training successfull\n");
2015
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002016 intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002017}
2018
2019static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002020intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002021{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002022 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2023 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002024 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002025 struct intel_crtc *intel_crtc =
2026 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002027 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002028
Paulo Zanonic19b0662012-10-15 15:51:41 -03002029 /*
2030 * DDI code has a strict mode set sequence and we should try to respect
2031 * it, otherwise we might hang the machine in many different ways. So we
2032 * really should be disabling the port only on a complete crtc_disable
2033 * sequence. This function is just called under two conditions on DDI
2034 * code:
2035 * - Link train failed while doing crtc_enable, and on this case we
2036 * really should respect the mode set sequence and wait for a
2037 * crtc_disable.
2038 * - Someone turned the monitor off and intel_dp_check_link_status
2039 * called us. We don't need to disable the whole port on this case, so
2040 * when someone turns the monitor on again,
2041 * intel_ddi_prepare_link_retrain will take care of redoing the link
2042 * train.
2043 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002044 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002045 return;
2046
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002047 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002048 return;
2049
Zhao Yakui28c97732009-10-09 11:39:41 +08002050 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002051
Keith Packard1a2eb462011-11-16 16:26:07 -08002052 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002053 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002054 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002055 } else {
2056 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002057 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002058 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002059 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002060
Daniel Vetterab527ef2012-11-29 15:59:33 +01002061 /* We don't really know why we're doing this */
2062 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002063
Daniel Vetter493a7082012-05-30 12:31:56 +02002064 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002065 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002066 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002067
Eric Anholt5bddd172010-11-18 09:32:59 +08002068 /* Hardware workaround: leaving our transcoder select
2069 * set to transcoder B while it's off will prevent the
2070 * corresponding HDMI output on transcoder A.
2071 *
2072 * Combine this with another hardware workaround:
2073 * transcoder select bit can only be cleared while the
2074 * port is enabled.
2075 */
2076 DP &= ~DP_PIPEB_SELECT;
2077 I915_WRITE(intel_dp->output_reg, DP);
2078
2079 /* Changes to enable or select take place the vblank
2080 * after being written.
2081 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002082 if (WARN_ON(crtc == NULL)) {
2083 /* We should never try to disable a port without a crtc
2084 * attached. For paranoia keep the code around for a
2085 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002086 POSTING_READ(intel_dp->output_reg);
2087 msleep(50);
2088 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002089 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002090 }
2091
Wu Fengguang832afda2011-12-09 20:42:21 +08002092 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002093 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2094 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002095 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002096}
2097
Keith Packard26d61aa2011-07-25 20:01:09 -07002098static bool
2099intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002100{
Damien Lespiau577c7a52012-12-13 16:09:02 +00002101 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2102
Keith Packard92fd8fd2011-07-25 19:50:10 -07002103 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002104 sizeof(intel_dp->dpcd)) == 0)
2105 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002106
Damien Lespiau577c7a52012-12-13 16:09:02 +00002107 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2108 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2109 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2110
Adam Jacksonedb39242012-09-18 10:58:49 -04002111 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2112 return false; /* DPCD not present */
2113
2114 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2115 DP_DWN_STRM_PORT_PRESENT))
2116 return true; /* native DP sink */
2117
2118 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2119 return true; /* no per-port downstream info */
2120
2121 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2122 intel_dp->downstream_ports,
2123 DP_MAX_DOWNSTREAM_PORTS) == 0)
2124 return false; /* downstream port status fetch failed */
2125
2126 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002127}
2128
Adam Jackson0d198322012-05-14 16:05:47 -04002129static void
2130intel_dp_probe_oui(struct intel_dp *intel_dp)
2131{
2132 u8 buf[3];
2133
2134 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2135 return;
2136
Daniel Vetter351cfc32012-06-12 13:20:47 +02002137 ironlake_edp_panel_vdd_on(intel_dp);
2138
Adam Jackson0d198322012-05-14 16:05:47 -04002139 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2140 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2141 buf[0], buf[1], buf[2]);
2142
2143 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2144 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2145 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002146
2147 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002148}
2149
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002150static bool
2151intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2152{
2153 int ret;
2154
2155 ret = intel_dp_aux_native_read_retry(intel_dp,
2156 DP_DEVICE_SERVICE_IRQ_VECTOR,
2157 sink_irq_vector, 1);
2158 if (!ret)
2159 return false;
2160
2161 return true;
2162}
2163
2164static void
2165intel_dp_handle_test_request(struct intel_dp *intel_dp)
2166{
2167 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002168 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002169}
2170
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002171/*
2172 * According to DP spec
2173 * 5.1.2:
2174 * 1. Read DPCD
2175 * 2. Configure link according to Receiver Capabilities
2176 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2177 * 4. Check link status on receipt of hot-plug interrupt
2178 */
2179
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002180void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002181intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002182{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002183 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002184 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002185 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002186
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002187 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002188 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002189
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002190 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002191 return;
2192
Keith Packard92fd8fd2011-07-25 19:50:10 -07002193 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002194 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002195 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002196 return;
2197 }
2198
Keith Packard92fd8fd2011-07-25 19:50:10 -07002199 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002200 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002201 intel_dp_link_down(intel_dp);
2202 return;
2203 }
2204
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002205 /* Try to read the source of the interrupt */
2206 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2207 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2208 /* Clear interrupt source */
2209 intel_dp_aux_native_write_1(intel_dp,
2210 DP_DEVICE_SERVICE_IRQ_VECTOR,
2211 sink_irq_vector);
2212
2213 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2214 intel_dp_handle_test_request(intel_dp);
2215 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2216 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2217 }
2218
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002219 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002220 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002221 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002222 intel_dp_start_link_train(intel_dp);
2223 intel_dp_complete_link_train(intel_dp);
2224 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002225}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002226
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002227/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002228static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002229intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002230{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002231 uint8_t *dpcd = intel_dp->dpcd;
2232 bool hpd;
2233 uint8_t type;
2234
2235 if (!intel_dp_get_dpcd(intel_dp))
2236 return connector_status_disconnected;
2237
2238 /* if there's no downstream port, we're done */
2239 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002240 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002241
2242 /* If we're HPD-aware, SINK_COUNT changes dynamically */
2243 hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
2244 if (hpd) {
Adam Jackson23235172012-09-20 16:42:45 -04002245 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002246 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04002247 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002248 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04002249 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2250 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002251 }
2252
2253 /* If no HPD, poke DDC gently */
2254 if (drm_probe_ddc(&intel_dp->adapter))
2255 return connector_status_connected;
2256
2257 /* Well we tried, say unknown for unreliable port types */
2258 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2259 if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
2260 return connector_status_unknown;
2261
2262 /* Anything else is out of spec, warn and ignore */
2263 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002264 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002265}
2266
2267static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002268ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002269{
Paulo Zanoni30add222012-10-26 19:05:45 -02002270 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00002271 struct drm_i915_private *dev_priv = dev->dev_private;
2272 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002273 enum drm_connector_status status;
2274
Chris Wilsonfe16d942011-02-12 10:29:38 +00002275 /* Can't disconnect eDP, but you can close the lid... */
2276 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02002277 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00002278 if (status == connector_status_unknown)
2279 status = connector_status_connected;
2280 return status;
2281 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002282
Damien Lespiau1b469632012-12-13 16:09:01 +00002283 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
2284 return connector_status_disconnected;
2285
Keith Packard26d61aa2011-07-25 20:01:09 -07002286 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002287}
2288
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002289static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002290g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002291{
Paulo Zanoni30add222012-10-26 19:05:45 -02002292 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002293 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002294 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01002295 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002296
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002297 switch (intel_dig_port->port) {
2298 case PORT_B:
Chris Wilson10f76a32012-05-11 18:01:32 +01002299 bit = DPB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002300 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002301 case PORT_C:
Chris Wilson10f76a32012-05-11 18:01:32 +01002302 bit = DPC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002303 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002304 case PORT_D:
Chris Wilson10f76a32012-05-11 18:01:32 +01002305 bit = DPD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002306 break;
2307 default:
2308 return connector_status_unknown;
2309 }
2310
Chris Wilson10f76a32012-05-11 18:01:32 +01002311 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002312 return connector_status_disconnected;
2313
Keith Packard26d61aa2011-07-25 20:01:09 -07002314 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002315}
2316
Keith Packard8c241fe2011-09-28 16:38:44 -07002317static struct edid *
2318intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2319{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002320 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002321
Jani Nikula9cd300e2012-10-19 14:51:52 +03002322 /* use cached edid if we have one */
2323 if (intel_connector->edid) {
2324 struct edid *edid;
2325 int size;
2326
2327 /* invalid edid */
2328 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002329 return NULL;
2330
Jani Nikula9cd300e2012-10-19 14:51:52 +03002331 size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002332 edid = kmalloc(size, GFP_KERNEL);
2333 if (!edid)
2334 return NULL;
2335
Jani Nikula9cd300e2012-10-19 14:51:52 +03002336 memcpy(edid, intel_connector->edid, size);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002337 return edid;
2338 }
2339
Jani Nikula9cd300e2012-10-19 14:51:52 +03002340 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002341}
2342
2343static int
2344intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2345{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002346 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002347
Jani Nikula9cd300e2012-10-19 14:51:52 +03002348 /* use cached edid if we have one */
2349 if (intel_connector->edid) {
2350 /* invalid edid */
2351 if (IS_ERR(intel_connector->edid))
2352 return 0;
2353
2354 return intel_connector_update_modes(connector,
2355 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002356 }
2357
Jani Nikula9cd300e2012-10-19 14:51:52 +03002358 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002359}
2360
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002361static enum drm_connector_status
2362intel_dp_detect(struct drm_connector *connector, bool force)
2363{
2364 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02002365 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2366 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002367 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002368 enum drm_connector_status status;
2369 struct edid *edid = NULL;
2370
2371 intel_dp->has_audio = false;
2372
2373 if (HAS_PCH_SPLIT(dev))
2374 status = ironlake_dp_detect(intel_dp);
2375 else
2376 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002377
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002378 if (status != connector_status_connected)
2379 return status;
2380
Adam Jackson0d198322012-05-14 16:05:47 -04002381 intel_dp_probe_oui(intel_dp);
2382
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002383 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
2384 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01002385 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002386 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002387 if (edid) {
2388 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01002389 kfree(edid);
2390 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002391 }
2392
Paulo Zanonid63885d2012-10-26 19:05:49 -02002393 if (intel_encoder->type != INTEL_OUTPUT_EDP)
2394 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002395 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002396}
2397
2398static int intel_dp_get_modes(struct drm_connector *connector)
2399{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002400 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03002401 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002402 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002403 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002404
2405 /* We should parse the EDID data and find out if it has an audio sink
2406 */
2407
Keith Packard8c241fe2011-09-28 16:38:44 -07002408 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002409 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002410 return ret;
2411
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002412 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03002413 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002414 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03002415 mode = drm_mode_duplicate(dev,
2416 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002417 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002418 drm_mode_probed_add(connector, mode);
2419 return 1;
2420 }
2421 }
2422 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002423}
2424
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002425static bool
2426intel_dp_detect_audio(struct drm_connector *connector)
2427{
2428 struct intel_dp *intel_dp = intel_attached_dp(connector);
2429 struct edid *edid;
2430 bool has_audio = false;
2431
Keith Packard8c241fe2011-09-28 16:38:44 -07002432 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002433 if (edid) {
2434 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002435 kfree(edid);
2436 }
2437
2438 return has_audio;
2439}
2440
Chris Wilsonf6849602010-09-19 09:29:33 +01002441static int
2442intel_dp_set_property(struct drm_connector *connector,
2443 struct drm_property *property,
2444 uint64_t val)
2445{
Chris Wilsone953fd72011-02-21 22:23:52 +00002446 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03002447 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002448 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
2449 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01002450 int ret;
2451
Rob Clark662595d2012-10-11 20:36:04 -05002452 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01002453 if (ret)
2454 return ret;
2455
Chris Wilson3f43c482011-05-12 22:17:24 +01002456 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002457 int i = val;
2458 bool has_audio;
2459
2460 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002461 return 0;
2462
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002463 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01002464
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002465 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002466 has_audio = intel_dp_detect_audio(connector);
2467 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002468 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002469
2470 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002471 return 0;
2472
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002473 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01002474 goto done;
2475 }
2476
Chris Wilsone953fd72011-02-21 22:23:52 +00002477 if (property == dev_priv->broadcast_rgb_property) {
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002478 switch (val) {
2479 case INTEL_BROADCAST_RGB_AUTO:
2480 intel_dp->color_range_auto = true;
2481 break;
2482 case INTEL_BROADCAST_RGB_FULL:
2483 intel_dp->color_range_auto = false;
2484 intel_dp->color_range = 0;
2485 break;
2486 case INTEL_BROADCAST_RGB_LIMITED:
2487 intel_dp->color_range_auto = false;
2488 intel_dp->color_range = DP_COLOR_RANGE_16_235;
2489 break;
2490 default:
2491 return -EINVAL;
2492 }
Chris Wilsone953fd72011-02-21 22:23:52 +00002493 goto done;
2494 }
2495
Yuly Novikov53b41832012-10-26 12:04:00 +03002496 if (is_edp(intel_dp) &&
2497 property == connector->dev->mode_config.scaling_mode_property) {
2498 if (val == DRM_MODE_SCALE_NONE) {
2499 DRM_DEBUG_KMS("no scaling not supported\n");
2500 return -EINVAL;
2501 }
2502
2503 if (intel_connector->panel.fitting_mode == val) {
2504 /* the eDP scaling property is not changed */
2505 return 0;
2506 }
2507 intel_connector->panel.fitting_mode = val;
2508
2509 goto done;
2510 }
2511
Chris Wilsonf6849602010-09-19 09:29:33 +01002512 return -EINVAL;
2513
2514done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00002515 if (intel_encoder->base.crtc)
2516 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01002517
2518 return 0;
2519}
2520
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002521static void
Akshay Joshi0206e352011-08-16 15:34:10 -04002522intel_dp_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002523{
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002524 struct drm_device *dev = connector->dev;
Jani Nikulabe3cd5e2012-10-12 10:33:05 +03002525 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikula1d508702012-10-19 14:51:49 +03002526 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002527
Jani Nikula9cd300e2012-10-19 14:51:52 +03002528 if (!IS_ERR_OR_NULL(intel_connector->edid))
2529 kfree(intel_connector->edid);
2530
Jani Nikula1d508702012-10-19 14:51:49 +03002531 if (is_edp(intel_dp)) {
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002532 intel_panel_destroy_backlight(dev);
Jani Nikula1d508702012-10-19 14:51:49 +03002533 intel_panel_fini(&intel_connector->panel);
2534 }
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002535
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002536 drm_sysfs_connector_remove(connector);
2537 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002538 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002539}
2540
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002541void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02002542{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002543 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
2544 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02002545
2546 i2c_del_adapter(&intel_dp->adapter);
2547 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07002548 if (is_edp(intel_dp)) {
2549 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
2550 ironlake_panel_vdd_off_sync(intel_dp);
2551 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002552 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02002553}
2554
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002555static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002556 .mode_fixup = intel_dp_mode_fixup,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002557 .mode_set = intel_dp_mode_set,
Daniel Vetter1f703852012-07-11 16:51:39 +02002558 .disable = intel_encoder_noop,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002559};
2560
2561static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002562 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002563 .detect = intel_dp_detect,
2564 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01002565 .set_property = intel_dp_set_property,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002566 .destroy = intel_dp_destroy,
2567};
2568
2569static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
2570 .get_modes = intel_dp_get_modes,
2571 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002572 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002573};
2574
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002575static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02002576 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002577};
2578
Chris Wilson995b6762010-08-20 13:23:26 +01002579static void
Eric Anholt21d40d32010-03-25 11:11:14 -07002580intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07002581{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002582 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07002583
Jesse Barnes885a5012011-07-07 11:11:01 -07002584 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07002585}
2586
Zhenyu Wange3421a12010-04-08 09:43:27 +08002587/* Return which DP Port should be selected for Transcoder DP control */
2588int
Akshay Joshi0206e352011-08-16 15:34:10 -04002589intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002590{
2591 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002592 struct intel_encoder *intel_encoder;
2593 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002594
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002595 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
2596 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002597
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002598 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2599 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002600 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002601 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002602
Zhenyu Wange3421a12010-04-08 09:43:27 +08002603 return -1;
2604}
2605
Zhao Yakui36e83a12010-06-12 14:32:21 +08002606/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04002607bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002608{
2609 struct drm_i915_private *dev_priv = dev->dev_private;
2610 struct child_device_config *p_child;
2611 int i;
2612
2613 if (!dev_priv->child_dev_num)
2614 return false;
2615
2616 for (i = 0; i < dev_priv->child_dev_num; i++) {
2617 p_child = dev_priv->child_dev + i;
2618
2619 if (p_child->dvo_port == PORT_IDPD &&
2620 p_child->device_type == DEVICE_TYPE_eDP)
2621 return true;
2622 }
2623 return false;
2624}
2625
Chris Wilsonf6849602010-09-19 09:29:33 +01002626static void
2627intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
2628{
Yuly Novikov53b41832012-10-26 12:04:00 +03002629 struct intel_connector *intel_connector = to_intel_connector(connector);
2630
Chris Wilson3f43c482011-05-12 22:17:24 +01002631 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002632 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002633 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03002634
2635 if (is_edp(intel_dp)) {
2636 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05002637 drm_object_attach_property(
2638 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03002639 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03002640 DRM_MODE_SCALE_ASPECT);
2641 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03002642 }
Chris Wilsonf6849602010-09-19 09:29:33 +01002643}
2644
Daniel Vetter67a54562012-10-20 20:57:45 +02002645static void
2646intel_dp_init_panel_power_sequencer(struct drm_device *dev,
2647 struct intel_dp *intel_dp)
2648{
2649 struct drm_i915_private *dev_priv = dev->dev_private;
2650 struct edp_power_seq cur, vbt, spec, final;
2651 u32 pp_on, pp_off, pp_div, pp;
2652
2653 /* Workaround: Need to write PP_CONTROL with the unlock key as
2654 * the very first thing. */
2655 pp = ironlake_get_pp_control(dev_priv);
2656 I915_WRITE(PCH_PP_CONTROL, pp);
2657
2658 pp_on = I915_READ(PCH_PP_ON_DELAYS);
2659 pp_off = I915_READ(PCH_PP_OFF_DELAYS);
2660 pp_div = I915_READ(PCH_PP_DIVISOR);
2661
2662 /* Pull timing values out of registers */
2663 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
2664 PANEL_POWER_UP_DELAY_SHIFT;
2665
2666 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
2667 PANEL_LIGHT_ON_DELAY_SHIFT;
2668
2669 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
2670 PANEL_LIGHT_OFF_DELAY_SHIFT;
2671
2672 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
2673 PANEL_POWER_DOWN_DELAY_SHIFT;
2674
2675 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
2676 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
2677
2678 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2679 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
2680
2681 vbt = dev_priv->edp.pps;
2682
2683 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
2684 * our hw here, which are all in 100usec. */
2685 spec.t1_t3 = 210 * 10;
2686 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
2687 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
2688 spec.t10 = 500 * 10;
2689 /* This one is special and actually in units of 100ms, but zero
2690 * based in the hw (so we need to add 100 ms). But the sw vbt
2691 * table multiplies it with 1000 to make it in units of 100usec,
2692 * too. */
2693 spec.t11_t12 = (510 + 100) * 10;
2694
2695 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2696 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
2697
2698 /* Use the max of the register settings and vbt. If both are
2699 * unset, fall back to the spec limits. */
2700#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
2701 spec.field : \
2702 max(cur.field, vbt.field))
2703 assign_final(t1_t3);
2704 assign_final(t8);
2705 assign_final(t9);
2706 assign_final(t10);
2707 assign_final(t11_t12);
2708#undef assign_final
2709
2710#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
2711 intel_dp->panel_power_up_delay = get_delay(t1_t3);
2712 intel_dp->backlight_on_delay = get_delay(t8);
2713 intel_dp->backlight_off_delay = get_delay(t9);
2714 intel_dp->panel_power_down_delay = get_delay(t10);
2715 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
2716#undef get_delay
2717
2718 /* And finally store the new values in the power sequencer. */
2719 pp_on = (final.t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
2720 (final.t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
2721 pp_off = (final.t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
2722 (final.t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
2723 /* Compute the divisor for the pp clock, simply match the Bspec
2724 * formula. */
2725 pp_div = ((100 * intel_pch_rawclk(dev))/2 - 1)
2726 << PP_REFERENCE_DIVIDER_SHIFT;
2727 pp_div |= (DIV_ROUND_UP(final.t11_t12, 1000)
2728 << PANEL_POWER_CYCLE_DELAY_SHIFT);
2729
2730 /* Haswell doesn't have any port selection bits for the panel
2731 * power sequencer any more. */
2732 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
2733 if (is_cpu_edp(intel_dp))
2734 pp_on |= PANEL_POWER_PORT_DP_A;
2735 else
2736 pp_on |= PANEL_POWER_PORT_DP_D;
2737 }
2738
2739 I915_WRITE(PCH_PP_ON_DELAYS, pp_on);
2740 I915_WRITE(PCH_PP_OFF_DELAYS, pp_off);
2741 I915_WRITE(PCH_PP_DIVISOR, pp_div);
2742
2743
2744 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
2745 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
2746 intel_dp->panel_power_cycle_delay);
2747
2748 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
2749 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
2750
2751 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
2752 I915_READ(PCH_PP_ON_DELAYS),
2753 I915_READ(PCH_PP_OFF_DELAYS),
2754 I915_READ(PCH_PP_DIVISOR));
Keith Packardc8110e52009-05-06 11:51:10 -07002755}
2756
2757void
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002758intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
2759 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002760{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002761 struct drm_connector *connector = &intel_connector->base;
2762 struct intel_dp *intel_dp = &intel_dig_port->dp;
2763 struct intel_encoder *intel_encoder = &intel_dig_port->base;
2764 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002765 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002766 struct drm_display_mode *fixed_mode = NULL;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002767 enum port port = intel_dig_port->port;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002768 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04002769 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002770
Daniel Vetter07679352012-09-06 22:15:42 +02002771 /* Preserve the current hw state. */
2772 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03002773 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00002774
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002775 if (HAS_PCH_SPLIT(dev) && port == PORT_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04002776 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01002777 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04002778
Gajanan Bhat19c03922012-09-27 19:13:07 +05302779 /*
2780 * FIXME : We need to initialize built-in panels before external panels.
2781 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
2782 */
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002783 if (IS_VALLEYVIEW(dev) && port == PORT_C) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05302784 type = DRM_MODE_CONNECTOR_eDP;
2785 intel_encoder->type = INTEL_OUTPUT_EDP;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002786 } else if (port == PORT_A || is_pch_edp(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04002787 type = DRM_MODE_CONNECTOR_eDP;
2788 intel_encoder->type = INTEL_OUTPUT_EDP;
2789 } else {
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002790 /* The intel_encoder->type value may be INTEL_OUTPUT_UNKNOWN for
2791 * DDI or INTEL_OUTPUT_DISPLAYPORT for the older gens, so don't
2792 * rewrite it.
2793 */
Adam Jacksonb3295302010-07-16 14:46:28 -04002794 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04002795 }
2796
Adam Jacksonb3295302010-07-16 14:46:28 -04002797 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002798 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
2799
Dave Airlieeb1f8e42010-05-07 06:42:51 +00002800 connector->polled = DRM_CONNECTOR_POLL_HPD;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002801 connector->interlace_allowed = true;
2802 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08002803
Daniel Vetter66a92782012-07-12 20:08:18 +02002804 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
2805 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08002806
Chris Wilsondf0e9242010-09-09 16:20:55 +01002807 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002808 drm_sysfs_connector_add(connector);
2809
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002810 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02002811 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
2812 else
2813 intel_connector->get_hw_state = intel_connector_get_hw_state;
2814
Daniel Vettere8cb4552012-07-01 13:05:48 +02002815
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002816 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002817 switch (port) {
2818 case PORT_A:
2819 name = "DPDDC-A";
2820 break;
2821 case PORT_B:
2822 dev_priv->hotplug_supported_mask |= DPB_HOTPLUG_INT_STATUS;
2823 name = "DPDDC-B";
2824 break;
2825 case PORT_C:
2826 dev_priv->hotplug_supported_mask |= DPC_HOTPLUG_INT_STATUS;
2827 name = "DPDDC-C";
2828 break;
2829 case PORT_D:
2830 dev_priv->hotplug_supported_mask |= DPD_HOTPLUG_INT_STATUS;
2831 name = "DPDDC-D";
2832 break;
2833 default:
2834 WARN(1, "Invalid port %c\n", port_name(port));
2835 break;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002836 }
2837
Daniel Vetter67a54562012-10-20 20:57:45 +02002838 if (is_edp(intel_dp))
2839 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Dave Airliec1f05262012-08-30 11:06:18 +10002840
2841 intel_dp_i2c_init(intel_dp, intel_connector, name);
2842
Daniel Vetter67a54562012-10-20 20:57:45 +02002843 /* Cache DPCD and EDID for edp. */
Dave Airliec1f05262012-08-30 11:06:18 +10002844 if (is_edp(intel_dp)) {
2845 bool ret;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002846 struct drm_display_mode *scan;
Dave Airliec1f05262012-08-30 11:06:18 +10002847 struct edid *edid;
Jesse Barnes5d613502011-01-24 17:10:54 -08002848
2849 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard59f3e272011-07-25 20:01:56 -07002850 ret = intel_dp_get_dpcd(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002851 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard99ea7122011-11-01 19:57:50 -07002852
Keith Packard59f3e272011-07-25 20:01:56 -07002853 if (ret) {
Jesse Barnes7183dc22011-07-07 11:10:58 -07002854 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
2855 dev_priv->no_aux_handshake =
2856 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
Jesse Barnes89667382010-10-07 16:01:21 -07002857 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
2858 } else {
Chris Wilson3d3dc142011-02-12 10:33:12 +00002859 /* if this fails, presume the device is a ghost */
Takashi Iwai48898b02011-03-18 09:06:49 +00002860 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002861 intel_dp_encoder_destroy(&intel_encoder->base);
2862 intel_dp_destroy(connector);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002863 return;
Jesse Barnes89667382010-10-07 16:01:21 -07002864 }
Jesse Barnes89667382010-10-07 16:01:21 -07002865
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002866 ironlake_edp_panel_vdd_on(intel_dp);
2867 edid = drm_get_edid(connector, &intel_dp->adapter);
2868 if (edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03002869 if (drm_add_edid_modes(connector, edid)) {
2870 drm_mode_connector_update_edid_property(connector, edid);
2871 drm_edid_to_eld(connector, edid);
2872 } else {
2873 kfree(edid);
2874 edid = ERR_PTR(-EINVAL);
2875 }
2876 } else {
2877 edid = ERR_PTR(-ENOENT);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002878 }
Jani Nikula9cd300e2012-10-19 14:51:52 +03002879 intel_connector->edid = edid;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002880
2881 /* prefer fixed mode from EDID if available */
2882 list_for_each_entry(scan, &connector->probed_modes, head) {
2883 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
2884 fixed_mode = drm_mode_duplicate(dev, scan);
2885 break;
2886 }
2887 }
2888
2889 /* fallback to VBT if available for eDP */
2890 if (!fixed_mode && dev_priv->lfp_lvds_vbt_mode) {
2891 fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
2892 if (fixed_mode)
2893 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
2894 }
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002895
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002896 ironlake_edp_panel_vdd_off(intel_dp, false);
2897 }
Keith Packard552fb0b2011-09-28 16:31:53 -07002898
Jesse Barnes4d926462010-10-07 16:01:07 -07002899 if (is_edp(intel_dp)) {
Jani Nikuladd06f902012-10-19 14:51:50 +03002900 intel_panel_init(&intel_connector->panel, fixed_mode);
Jani Nikula0657b6b2012-10-19 14:51:46 +03002901 intel_panel_setup_backlight(connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002902 }
2903
Chris Wilsonf6849602010-09-19 09:29:33 +01002904 intel_dp_add_properties(intel_dp, connector);
2905
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002906 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2907 * 0xd. Failure to do so will result in spurious interrupts being
2908 * generated on the port when a cable is not attached.
2909 */
2910 if (IS_G4X(dev) && !IS_GM45(dev)) {
2911 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2912 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2913 }
2914}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002915
2916void
2917intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
2918{
2919 struct intel_digital_port *intel_dig_port;
2920 struct intel_encoder *intel_encoder;
2921 struct drm_encoder *encoder;
2922 struct intel_connector *intel_connector;
2923
2924 intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
2925 if (!intel_dig_port)
2926 return;
2927
2928 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
2929 if (!intel_connector) {
2930 kfree(intel_dig_port);
2931 return;
2932 }
2933
2934 intel_encoder = &intel_dig_port->base;
2935 encoder = &intel_encoder->base;
2936
2937 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
2938 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002939 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002940
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002941 intel_encoder->enable = intel_enable_dp;
2942 intel_encoder->pre_enable = intel_pre_enable_dp;
2943 intel_encoder->disable = intel_disable_dp;
2944 intel_encoder->post_disable = intel_post_disable_dp;
2945 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002946
Paulo Zanoni174edf12012-10-26 19:05:50 -02002947 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002948 intel_dig_port->dp.output_reg = output_reg;
2949
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002950 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002951 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2952 intel_encoder->cloneable = false;
2953 intel_encoder->hot_plug = intel_dp_hot_plug;
2954
2955 intel_dp_init_connector(intel_dig_port, intel_connector);
2956}