blob: be9a1c718f9a8992c2d26c738c8e407389454ed8 [file] [log] [blame]
Linus Walleije8689e62010-09-28 15:57:37 +02001/*
2 * Copyright (c) 2006 ARM Ltd.
3 * Copyright (c) 2010 ST-Ericsson SA
4 *
5 * Author: Peter Pearse <peter.pearse@arm.com>
6 * Author: Linus Walleij <linus.walleij@stericsson.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the Free
10 * Software Foundation; either version 2 of the License, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program; if not, write to the Free Software Foundation, Inc., 59
20 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
21 *
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000022 * The full GNU General Public License is in this distribution in the file
23 * called COPYING.
Linus Walleije8689e62010-09-28 15:57:37 +020024 *
25 * Documentation: ARM DDI 0196G == PL080
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000026 * Documentation: ARM DDI 0218E == PL081
Linus Walleije8689e62010-09-28 15:57:37 +020027 *
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000028 * PL080 & PL081 both have 16 sets of DMA signals that can be routed to any
29 * channel.
Linus Walleije8689e62010-09-28 15:57:37 +020030 *
31 * The PL080 has 8 channels available for simultaneous use, and the PL081
32 * has only two channels. So on these DMA controllers the number of channels
33 * and the number of incoming DMA signals are two totally different things.
34 * It is usually not possible to theoretically handle all physical signals,
35 * so a multiplexing scheme with possible denial of use is necessary.
36 *
37 * The PL080 has a dual bus master, PL081 has a single master.
38 *
39 * Memory to peripheral transfer may be visualized as
40 * Get data from memory to DMAC
41 * Until no data left
42 * On burst request from peripheral
43 * Destination burst from DMAC to peripheral
44 * Clear burst request
45 * Raise terminal count interrupt
46 *
47 * For peripherals with a FIFO:
48 * Source burst size == half the depth of the peripheral FIFO
49 * Destination burst size == the depth of the peripheral FIFO
50 *
51 * (Bursts are irrelevant for mem to mem transfers - there are no burst
52 * signals, the DMA controller will simply facilitate its AHB master.)
53 *
54 * ASSUMES default (little) endianness for DMA transfers
55 *
Russell King - ARM Linux9dc2c202011-01-03 22:33:06 +000056 * The PL08x has two flow control settings:
57 * - DMAC flow control: the transfer size defines the number of transfers
58 * which occur for the current LLI entry, and the DMAC raises TC at the
59 * end of every LLI entry. Observed behaviour shows the DMAC listening
60 * to both the BREQ and SREQ signals (contrary to documented),
61 * transferring data if either is active. The LBREQ and LSREQ signals
62 * are ignored.
63 *
64 * - Peripheral flow control: the transfer size is ignored (and should be
65 * zero). The data is transferred from the current LLI entry, until
66 * after the final transfer signalled by LBREQ or LSREQ. The DMAC
67 * will then move to the next LLI entry.
68 *
69 * Only the former works sanely with scatter lists, so we only implement
70 * the DMAC flow control method. However, peripherals which use the LBREQ
71 * and LSREQ signals (eg, MMCI) are unable to use this mode, which through
72 * these hardware restrictions prevents them from using scatter DMA.
Linus Walleije8689e62010-09-28 15:57:37 +020073 *
74 * Global TODO:
75 * - Break out common code from arch/arm/mach-s3c64xx and share
76 */
Russell King - ARM Linux730404a2011-01-03 22:34:07 +000077#include <linux/amba/bus.h>
Linus Walleije8689e62010-09-28 15:57:37 +020078#include <linux/amba/pl08x.h>
79#include <linux/debugfs.h>
Viresh Kumar0c38d702011-08-05 15:32:28 +053080#include <linux/delay.h>
81#include <linux/device.h>
82#include <linux/dmaengine.h>
83#include <linux/dmapool.h>
84#include <linux/init.h>
85#include <linux/interrupt.h>
86#include <linux/module.h>
Viresh Kumarb7b60182011-08-05 15:32:33 +053087#include <linux/pm_runtime.h>
Linus Walleije8689e62010-09-28 15:57:37 +020088#include <linux/seq_file.h>
Viresh Kumar0c38d702011-08-05 15:32:28 +053089#include <linux/slab.h>
Linus Walleije8689e62010-09-28 15:57:37 +020090#include <asm/hardware/pl080.h>
Linus Walleije8689e62010-09-28 15:57:37 +020091
92#define DRIVER_NAME "pl08xdmac"
93
94/**
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000095 * struct vendor_data - vendor-specific config parameters for PL08x derivatives
Linus Walleije8689e62010-09-28 15:57:37 +020096 * @channels: the number of channels available in this variant
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000097 * @dualmaster: whether this version supports dual AHB masters or not.
Linus Walleije8689e62010-09-28 15:57:37 +020098 */
99struct vendor_data {
Linus Walleije8689e62010-09-28 15:57:37 +0200100 u8 channels;
101 bool dualmaster;
102};
103
104/*
105 * PL08X private data structures
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000106 * An LLI struct - see PL08x TRM. Note that next uses bit[0] as a bus bit,
Russell King - ARM Linuxe25761d2011-01-03 22:37:52 +0000107 * start & end do not - their bus bit info is in cctl. Also note that these
108 * are fixed 32-bit quantities.
Linus Walleije8689e62010-09-28 15:57:37 +0200109 */
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000110struct pl08x_lli {
Russell King - ARM Linuxe25761d2011-01-03 22:37:52 +0000111 u32 src;
112 u32 dst;
Russell King - ARM Linuxbfddfb42011-01-03 22:38:12 +0000113 u32 lli;
Linus Walleije8689e62010-09-28 15:57:37 +0200114 u32 cctl;
115};
116
117/**
118 * struct pl08x_driver_data - the local state holder for the PL08x
119 * @slave: slave engine for this instance
120 * @memcpy: memcpy engine for this instance
121 * @base: virtual memory base (remapped) for the PL08x
122 * @adev: the corresponding AMBA (PrimeCell) bus entry
123 * @vd: vendor data for this PL08x variant
124 * @pd: platform data passed in from the platform/machine
125 * @phy_chans: array of data for the physical channels
126 * @pool: a pool for the LLI descriptors
127 * @pool_ctr: counter of LLIs in the pool
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530128 * @lli_buses: bitmask to or in to LLI pointer selecting AHB port for LLI
129 * fetches
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000130 * @mem_buses: set to indicate memory transfers on AHB2.
Linus Walleije8689e62010-09-28 15:57:37 +0200131 * @lock: a spinlock for this struct
132 */
133struct pl08x_driver_data {
134 struct dma_device slave;
135 struct dma_device memcpy;
136 void __iomem *base;
137 struct amba_device *adev;
Russell King - ARM Linuxf96ca9ec2011-01-03 22:35:08 +0000138 const struct vendor_data *vd;
Linus Walleije8689e62010-09-28 15:57:37 +0200139 struct pl08x_platform_data *pd;
140 struct pl08x_phy_chan *phy_chans;
141 struct dma_pool *pool;
142 int pool_ctr;
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000143 u8 lli_buses;
144 u8 mem_buses;
Linus Walleije8689e62010-09-28 15:57:37 +0200145 spinlock_t lock;
146};
147
148/*
149 * PL08X specific defines
150 */
151
Linus Walleije8689e62010-09-28 15:57:37 +0200152/* Size (bytes) of each LLI buffer allocated for one transfer */
153# define PL08X_LLI_TSFR_SIZE 0x2000
154
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000155/* Maximum times we call dma_pool_alloc on this pool without freeing */
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000156#define MAX_NUM_TSFR_LLIS (PL08X_LLI_TSFR_SIZE/sizeof(struct pl08x_lli))
Linus Walleije8689e62010-09-28 15:57:37 +0200157#define PL08X_ALIGN 8
158
159static inline struct pl08x_dma_chan *to_pl08x_chan(struct dma_chan *chan)
160{
161 return container_of(chan, struct pl08x_dma_chan, chan);
162}
163
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000164static inline struct pl08x_txd *to_pl08x_txd(struct dma_async_tx_descriptor *tx)
165{
166 return container_of(tx, struct pl08x_txd, tx);
167}
168
Linus Walleije8689e62010-09-28 15:57:37 +0200169/*
170 * Physical channel handling
171 */
172
173/* Whether a certain channel is busy or not */
174static int pl08x_phy_channel_busy(struct pl08x_phy_chan *ch)
175{
176 unsigned int val;
177
178 val = readl(ch->base + PL080_CH_CONFIG);
179 return val & PL080_CONFIG_ACTIVE;
180}
181
182/*
183 * Set the initial DMA register values i.e. those for the first LLI
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000184 * The next LLI pointer and the configuration interrupt bit have
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000185 * been set when the LLIs were constructed. Poke them into the hardware
186 * and start the transfer.
Linus Walleije8689e62010-09-28 15:57:37 +0200187 */
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000188static void pl08x_start_txd(struct pl08x_dma_chan *plchan,
189 struct pl08x_txd *txd)
Linus Walleije8689e62010-09-28 15:57:37 +0200190{
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000191 struct pl08x_driver_data *pl08x = plchan->host;
Linus Walleije8689e62010-09-28 15:57:37 +0200192 struct pl08x_phy_chan *phychan = plchan->phychan;
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000193 struct pl08x_lli *lli = &txd->llis_va[0];
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000194 u32 val;
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000195
196 plchan->at = txd;
Linus Walleije8689e62010-09-28 15:57:37 +0200197
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000198 /* Wait for channel inactive */
199 while (pl08x_phy_channel_busy(phychan))
Russell King - ARM Linux19386b322011-01-03 22:36:29 +0000200 cpu_relax();
Linus Walleije8689e62010-09-28 15:57:37 +0200201
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000202 dev_vdbg(&pl08x->adev->dev,
203 "WRITE channel %d: csrc=0x%08x, cdst=0x%08x, "
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000204 "clli=0x%08x, cctl=0x%08x, ccfg=0x%08x\n",
205 phychan->id, lli->src, lli->dst, lli->lli, lli->cctl,
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000206 txd->ccfg);
Linus Walleije8689e62010-09-28 15:57:37 +0200207
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000208 writel(lli->src, phychan->base + PL080_CH_SRC_ADDR);
209 writel(lli->dst, phychan->base + PL080_CH_DST_ADDR);
210 writel(lli->lli, phychan->base + PL080_CH_LLI);
211 writel(lli->cctl, phychan->base + PL080_CH_CONTROL);
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000212 writel(txd->ccfg, phychan->base + PL080_CH_CONFIG);
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000213
214 /* Enable the DMA channel */
215 /* Do not access config register until channel shows as disabled */
216 while (readl(pl08x->base + PL080_EN_CHAN) & (1 << phychan->id))
217 cpu_relax();
218
219 /* Do not access config register until channel shows as inactive */
220 val = readl(phychan->base + PL080_CH_CONFIG);
221 while ((val & PL080_CONFIG_ACTIVE) || (val & PL080_CONFIG_ENABLE))
222 val = readl(phychan->base + PL080_CH_CONFIG);
223
224 writel(val | PL080_CONFIG_ENABLE, phychan->base + PL080_CH_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +0200225}
226
227/*
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000228 * Pause the channel by setting the HALT bit.
Linus Walleije8689e62010-09-28 15:57:37 +0200229 *
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000230 * For M->P transfers, pause the DMAC first and then stop the peripheral -
231 * the FIFO can only drain if the peripheral is still requesting data.
232 * (note: this can still timeout if the DMAC FIFO never drains of data.)
Linus Walleije8689e62010-09-28 15:57:37 +0200233 *
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000234 * For P->M transfers, disable the peripheral first to stop it filling
235 * the DMAC FIFO, and then pause the DMAC.
Linus Walleije8689e62010-09-28 15:57:37 +0200236 */
237static void pl08x_pause_phy_chan(struct pl08x_phy_chan *ch)
238{
239 u32 val;
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000240 int timeout;
Linus Walleije8689e62010-09-28 15:57:37 +0200241
242 /* Set the HALT bit and wait for the FIFO to drain */
243 val = readl(ch->base + PL080_CH_CONFIG);
244 val |= PL080_CONFIG_HALT;
245 writel(val, ch->base + PL080_CH_CONFIG);
246
247 /* Wait for channel inactive */
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000248 for (timeout = 1000; timeout; timeout--) {
249 if (!pl08x_phy_channel_busy(ch))
250 break;
251 udelay(1);
252 }
253 if (pl08x_phy_channel_busy(ch))
254 pr_err("pl08x: channel%u timeout waiting for pause\n", ch->id);
Linus Walleije8689e62010-09-28 15:57:37 +0200255}
256
257static void pl08x_resume_phy_chan(struct pl08x_phy_chan *ch)
258{
259 u32 val;
260
261 /* Clear the HALT bit */
262 val = readl(ch->base + PL080_CH_CONFIG);
263 val &= ~PL080_CONFIG_HALT;
264 writel(val, ch->base + PL080_CH_CONFIG);
265}
266
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000267/*
268 * pl08x_terminate_phy_chan() stops the channel, clears the FIFO and
269 * clears any pending interrupt status. This should not be used for
270 * an on-going transfer, but as a method of shutting down a channel
271 * (eg, when it's no longer used) or terminating a transfer.
272 */
273static void pl08x_terminate_phy_chan(struct pl08x_driver_data *pl08x,
274 struct pl08x_phy_chan *ch)
Linus Walleije8689e62010-09-28 15:57:37 +0200275{
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000276 u32 val = readl(ch->base + PL080_CH_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +0200277
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000278 val &= ~(PL080_CONFIG_ENABLE | PL080_CONFIG_ERR_IRQ_MASK |
279 PL080_CONFIG_TC_IRQ_MASK);
Linus Walleije8689e62010-09-28 15:57:37 +0200280
Linus Walleije8689e62010-09-28 15:57:37 +0200281 writel(val, ch->base + PL080_CH_CONFIG);
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000282
283 writel(1 << ch->id, pl08x->base + PL080_ERR_CLEAR);
284 writel(1 << ch->id, pl08x->base + PL080_TC_CLEAR);
Linus Walleije8689e62010-09-28 15:57:37 +0200285}
286
287static inline u32 get_bytes_in_cctl(u32 cctl)
288{
289 /* The source width defines the number of bytes */
290 u32 bytes = cctl & PL080_CONTROL_TRANSFER_SIZE_MASK;
291
292 switch (cctl >> PL080_CONTROL_SWIDTH_SHIFT) {
293 case PL080_WIDTH_8BIT:
294 break;
295 case PL080_WIDTH_16BIT:
296 bytes *= 2;
297 break;
298 case PL080_WIDTH_32BIT:
299 bytes *= 4;
300 break;
301 }
302 return bytes;
303}
304
305/* The channel should be paused when calling this */
306static u32 pl08x_getbytes_chan(struct pl08x_dma_chan *plchan)
307{
308 struct pl08x_phy_chan *ch;
Linus Walleije8689e62010-09-28 15:57:37 +0200309 struct pl08x_txd *txd;
310 unsigned long flags;
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000311 size_t bytes = 0;
Linus Walleije8689e62010-09-28 15:57:37 +0200312
313 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +0200314 ch = plchan->phychan;
315 txd = plchan->at;
316
317 /*
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000318 * Follow the LLIs to get the number of remaining
319 * bytes in the currently active transaction.
Linus Walleije8689e62010-09-28 15:57:37 +0200320 */
321 if (ch && txd) {
Russell King - ARM Linux4c0df6a2011-01-03 22:36:50 +0000322 u32 clli = readl(ch->base + PL080_CH_LLI) & ~PL080_LLI_LM_AHB2;
Linus Walleije8689e62010-09-28 15:57:37 +0200323
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000324 /* First get the remaining bytes in the active transfer */
Linus Walleije8689e62010-09-28 15:57:37 +0200325 bytes = get_bytes_in_cctl(readl(ch->base + PL080_CH_CONTROL));
326
327 if (clli) {
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000328 struct pl08x_lli *llis_va = txd->llis_va;
329 dma_addr_t llis_bus = txd->llis_bus;
330 int index;
Linus Walleije8689e62010-09-28 15:57:37 +0200331
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000332 BUG_ON(clli < llis_bus || clli >= llis_bus +
333 sizeof(struct pl08x_lli) * MAX_NUM_TSFR_LLIS);
Linus Walleije8689e62010-09-28 15:57:37 +0200334
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000335 /*
336 * Locate the next LLI - as this is an array,
337 * it's simple maths to find.
338 */
339 index = (clli - llis_bus) / sizeof(struct pl08x_lli);
340
341 for (; index < MAX_NUM_TSFR_LLIS; index++) {
342 bytes += get_bytes_in_cctl(llis_va[index].cctl);
343
Linus Walleije8689e62010-09-28 15:57:37 +0200344 /*
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000345 * A LLI pointer of 0 terminates the LLI list
Linus Walleije8689e62010-09-28 15:57:37 +0200346 */
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000347 if (!llis_va[index].lli)
348 break;
Linus Walleije8689e62010-09-28 15:57:37 +0200349 }
350 }
351 }
352
353 /* Sum up all queued transactions */
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000354 if (!list_empty(&plchan->pend_list)) {
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000355 struct pl08x_txd *txdi;
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000356 list_for_each_entry(txdi, &plchan->pend_list, node) {
Linus Walleije8689e62010-09-28 15:57:37 +0200357 bytes += txdi->len;
358 }
Linus Walleije8689e62010-09-28 15:57:37 +0200359 }
360
361 spin_unlock_irqrestore(&plchan->lock, flags);
362
363 return bytes;
364}
365
366/*
367 * Allocate a physical channel for a virtual channel
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000368 *
369 * Try to locate a physical channel to be used for this transfer. If all
370 * are taken return NULL and the requester will have to cope by using
371 * some fallback PIO mode or retrying later.
Linus Walleije8689e62010-09-28 15:57:37 +0200372 */
373static struct pl08x_phy_chan *
374pl08x_get_phy_channel(struct pl08x_driver_data *pl08x,
375 struct pl08x_dma_chan *virt_chan)
376{
377 struct pl08x_phy_chan *ch = NULL;
378 unsigned long flags;
379 int i;
380
Linus Walleije8689e62010-09-28 15:57:37 +0200381 for (i = 0; i < pl08x->vd->channels; i++) {
382 ch = &pl08x->phy_chans[i];
383
384 spin_lock_irqsave(&ch->lock, flags);
385
386 if (!ch->serving) {
387 ch->serving = virt_chan;
388 ch->signal = -1;
389 spin_unlock_irqrestore(&ch->lock, flags);
390 break;
391 }
392
393 spin_unlock_irqrestore(&ch->lock, flags);
394 }
395
396 if (i == pl08x->vd->channels) {
397 /* No physical channel available, cope with it */
398 return NULL;
399 }
400
Viresh Kumarb7b60182011-08-05 15:32:33 +0530401 pm_runtime_get_sync(&pl08x->adev->dev);
Linus Walleije8689e62010-09-28 15:57:37 +0200402 return ch;
403}
404
405static inline void pl08x_put_phy_channel(struct pl08x_driver_data *pl08x,
406 struct pl08x_phy_chan *ch)
407{
408 unsigned long flags;
409
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000410 spin_lock_irqsave(&ch->lock, flags);
411
Linus Walleije8689e62010-09-28 15:57:37 +0200412 /* Stop the channel and clear its interrupts */
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000413 pl08x_terminate_phy_chan(pl08x, ch);
Linus Walleije8689e62010-09-28 15:57:37 +0200414
Viresh Kumarb7b60182011-08-05 15:32:33 +0530415 pm_runtime_put(&pl08x->adev->dev);
416
Linus Walleije8689e62010-09-28 15:57:37 +0200417 /* Mark it as free */
Linus Walleije8689e62010-09-28 15:57:37 +0200418 ch->serving = NULL;
419 spin_unlock_irqrestore(&ch->lock, flags);
420}
421
422/*
423 * LLI handling
424 */
425
426static inline unsigned int pl08x_get_bytes_for_cctl(unsigned int coded)
427{
428 switch (coded) {
429 case PL080_WIDTH_8BIT:
430 return 1;
431 case PL080_WIDTH_16BIT:
432 return 2;
433 case PL080_WIDTH_32BIT:
434 return 4;
435 default:
436 break;
437 }
438 BUG();
439 return 0;
440}
441
442static inline u32 pl08x_cctl_bits(u32 cctl, u8 srcwidth, u8 dstwidth,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000443 size_t tsize)
Linus Walleije8689e62010-09-28 15:57:37 +0200444{
445 u32 retbits = cctl;
446
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000447 /* Remove all src, dst and transfer size bits */
Linus Walleije8689e62010-09-28 15:57:37 +0200448 retbits &= ~PL080_CONTROL_DWIDTH_MASK;
449 retbits &= ~PL080_CONTROL_SWIDTH_MASK;
450 retbits &= ~PL080_CONTROL_TRANSFER_SIZE_MASK;
451
452 /* Then set the bits according to the parameters */
453 switch (srcwidth) {
454 case 1:
455 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_SWIDTH_SHIFT;
456 break;
457 case 2:
458 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_SWIDTH_SHIFT;
459 break;
460 case 4:
461 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_SWIDTH_SHIFT;
462 break;
463 default:
464 BUG();
465 break;
466 }
467
468 switch (dstwidth) {
469 case 1:
470 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_DWIDTH_SHIFT;
471 break;
472 case 2:
473 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_DWIDTH_SHIFT;
474 break;
475 case 4:
476 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_DWIDTH_SHIFT;
477 break;
478 default:
479 BUG();
480 break;
481 }
482
483 retbits |= tsize << PL080_CONTROL_TRANSFER_SIZE_SHIFT;
484 return retbits;
485}
486
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000487struct pl08x_lli_build_data {
488 struct pl08x_txd *txd;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000489 struct pl08x_bus_data srcbus;
490 struct pl08x_bus_data dstbus;
491 size_t remainder;
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100492 u32 lli_bus;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000493};
494
Linus Walleije8689e62010-09-28 15:57:37 +0200495/*
Viresh Kumar0532e6f2011-08-05 15:32:31 +0530496 * Autoselect a master bus to use for the transfer. Slave will be the chosen as
497 * victim in case src & dest are not similarly aligned. i.e. If after aligning
498 * masters address with width requirements of transfer (by sending few byte by
499 * byte data), slave is still not aligned, then its width will be reduced to
500 * BYTE.
501 * - prefers the destination bus if both available
502 * - if fixed address on one bus the other will be chosen
Linus Walleije8689e62010-09-28 15:57:37 +0200503 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000504static void pl08x_choose_master_bus(struct pl08x_lli_build_data *bd,
505 struct pl08x_bus_data **mbus, struct pl08x_bus_data **sbus, u32 cctl)
Linus Walleije8689e62010-09-28 15:57:37 +0200506{
507 if (!(cctl & PL080_CONTROL_DST_INCR)) {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000508 *mbus = &bd->srcbus;
509 *sbus = &bd->dstbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200510 } else if (!(cctl & PL080_CONTROL_SRC_INCR)) {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000511 *mbus = &bd->dstbus;
512 *sbus = &bd->srcbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200513 } else {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000514 if (bd->dstbus.buswidth == 4) {
515 *mbus = &bd->dstbus;
516 *sbus = &bd->srcbus;
517 } else if (bd->srcbus.buswidth == 4) {
518 *mbus = &bd->srcbus;
519 *sbus = &bd->dstbus;
520 } else if (bd->dstbus.buswidth == 2) {
521 *mbus = &bd->dstbus;
522 *sbus = &bd->srcbus;
523 } else if (bd->srcbus.buswidth == 2) {
524 *mbus = &bd->srcbus;
525 *sbus = &bd->dstbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200526 } else {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000527 /* bd->srcbus.buswidth == 1 */
528 *mbus = &bd->dstbus;
529 *sbus = &bd->srcbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200530 }
531 }
532}
533
534/*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000535 * Fills in one LLI for a certain transfer descriptor and advance the counter
Linus Walleije8689e62010-09-28 15:57:37 +0200536 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000537static void pl08x_fill_lli_for_desc(struct pl08x_lli_build_data *bd,
538 int num_llis, int len, u32 cctl)
Linus Walleije8689e62010-09-28 15:57:37 +0200539{
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000540 struct pl08x_lli *llis_va = bd->txd->llis_va;
541 dma_addr_t llis_bus = bd->txd->llis_bus;
Linus Walleije8689e62010-09-28 15:57:37 +0200542
543 BUG_ON(num_llis >= MAX_NUM_TSFR_LLIS);
544
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000545 llis_va[num_llis].cctl = cctl;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000546 llis_va[num_llis].src = bd->srcbus.addr;
547 llis_va[num_llis].dst = bd->dstbus.addr;
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530548 llis_va[num_llis].lli = llis_bus + (num_llis + 1) *
549 sizeof(struct pl08x_lli);
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100550 llis_va[num_llis].lli |= bd->lli_bus;
Linus Walleije8689e62010-09-28 15:57:37 +0200551
552 if (cctl & PL080_CONTROL_SRC_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000553 bd->srcbus.addr += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200554 if (cctl & PL080_CONTROL_DST_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000555 bd->dstbus.addr += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200556
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000557 BUG_ON(bd->remainder < len);
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000558
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000559 bd->remainder -= len;
Linus Walleije8689e62010-09-28 15:57:37 +0200560}
561
562/*
Linus Walleije8689e62010-09-28 15:57:37 +0200563 * This fills in the table of LLIs for the transfer descriptor
564 * Note that we assume we never have to change the burst sizes
565 * Return 0 for error
566 */
567static int pl08x_fill_llis_for_desc(struct pl08x_driver_data *pl08x,
568 struct pl08x_txd *txd)
569{
Linus Walleije8689e62010-09-28 15:57:37 +0200570 struct pl08x_bus_data *mbus, *sbus;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000571 struct pl08x_lli_build_data bd;
Linus Walleije8689e62010-09-28 15:57:37 +0200572 int num_llis = 0;
573 u32 cctl;
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530574 size_t max_bytes_per_lli, total_bytes = 0;
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000575 struct pl08x_lli *llis_va;
Linus Walleije8689e62010-09-28 15:57:37 +0200576
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530577 txd->llis_va = dma_pool_alloc(pl08x->pool, GFP_NOWAIT, &txd->llis_bus);
Linus Walleije8689e62010-09-28 15:57:37 +0200578 if (!txd->llis_va) {
579 dev_err(&pl08x->adev->dev, "%s no memory for llis\n", __func__);
580 return 0;
581 }
582
583 pl08x->pool_ctr++;
584
Russell King - ARM Linux70b5ed62011-01-03 22:40:13 +0000585 /* Get the default CCTL */
586 cctl = txd->cctl;
Linus Walleije8689e62010-09-28 15:57:37 +0200587
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000588 bd.txd = txd;
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +0000589 bd.srcbus.addr = txd->src_addr;
590 bd.dstbus.addr = txd->dst_addr;
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100591 bd.lli_bus = (pl08x->lli_buses & PL08X_AHB2) ? PL080_LLI_LM_AHB2 : 0;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000592
Linus Walleije8689e62010-09-28 15:57:37 +0200593 /* Find maximum width of the source bus */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000594 bd.srcbus.maxwidth =
Linus Walleije8689e62010-09-28 15:57:37 +0200595 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_SWIDTH_MASK) >>
596 PL080_CONTROL_SWIDTH_SHIFT);
597
598 /* Find maximum width of the destination bus */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000599 bd.dstbus.maxwidth =
Linus Walleije8689e62010-09-28 15:57:37 +0200600 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_DWIDTH_MASK) >>
601 PL080_CONTROL_DWIDTH_SHIFT);
602
603 /* Set up the bus widths to the maximum */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000604 bd.srcbus.buswidth = bd.srcbus.maxwidth;
605 bd.dstbus.buswidth = bd.dstbus.maxwidth;
Linus Walleije8689e62010-09-28 15:57:37 +0200606
607 /*
608 * Bytes transferred == tsize * MIN(buswidths), not max(buswidths)
609 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000610 max_bytes_per_lli = min(bd.srcbus.buswidth, bd.dstbus.buswidth) *
Linus Walleije8689e62010-09-28 15:57:37 +0200611 PL080_CONTROL_TRANSFER_SIZE_MASK;
Linus Walleije8689e62010-09-28 15:57:37 +0200612
613 /* We need to count this down to zero */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000614 bd.remainder = txd->len;
Linus Walleije8689e62010-09-28 15:57:37 +0200615
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000616 pl08x_choose_master_bus(&bd, &mbus, &sbus, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200617
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +0100618 dev_vdbg(&pl08x->adev->dev, "src=0x%08x%s/%u dst=0x%08x%s/%u len=%zu llimax=%zu\n",
619 bd.srcbus.addr, cctl & PL080_CONTROL_SRC_INCR ? "+" : "",
620 bd.srcbus.buswidth,
621 bd.dstbus.addr, cctl & PL080_CONTROL_DST_INCR ? "+" : "",
622 bd.dstbus.buswidth,
623 bd.remainder, max_bytes_per_lli);
624 dev_vdbg(&pl08x->adev->dev, "mbus=%s sbus=%s\n",
625 mbus == &bd.srcbus ? "src" : "dst",
626 sbus == &bd.srcbus ? "src" : "dst");
627
Linus Walleije8689e62010-09-28 15:57:37 +0200628 if (txd->len < mbus->buswidth) {
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000629 /* Less than a bus width available - send as single bytes */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000630 while (bd.remainder) {
Linus Walleije8689e62010-09-28 15:57:37 +0200631 dev_vdbg(&pl08x->adev->dev,
632 "%s single byte LLIs for a transfer of "
Russell King - ARM Linux9c132992011-01-03 22:33:47 +0000633 "less than a bus width (remain 0x%08x)\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000634 __func__, bd.remainder);
Linus Walleije8689e62010-09-28 15:57:37 +0200635 cctl = pl08x_cctl_bits(cctl, 1, 1, 1);
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000636 pl08x_fill_lli_for_desc(&bd, num_llis++, 1, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200637 total_bytes++;
638 }
639 } else {
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000640 /* Make one byte LLIs until master bus is aligned */
Linus Walleije8689e62010-09-28 15:57:37 +0200641 while ((mbus->addr) % (mbus->buswidth)) {
642 dev_vdbg(&pl08x->adev->dev,
643 "%s adjustment lli for less than bus width "
Russell King - ARM Linux9c132992011-01-03 22:33:47 +0000644 "(remain 0x%08x)\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000645 __func__, bd.remainder);
Linus Walleije8689e62010-09-28 15:57:37 +0200646 cctl = pl08x_cctl_bits(cctl, 1, 1, 1);
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000647 pl08x_fill_lli_for_desc(&bd, num_llis++, 1, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200648 total_bytes++;
649 }
650
651 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000652 * Master now aligned
Linus Walleije8689e62010-09-28 15:57:37 +0200653 * - if slave is not then we must set its width down
654 */
655 if (sbus->addr % sbus->buswidth) {
656 dev_dbg(&pl08x->adev->dev,
657 "%s set down bus width to one byte\n",
658 __func__);
659
660 sbus->buswidth = 1;
661 }
662
663 /*
664 * Make largest possible LLIs until less than one bus
665 * width left
666 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000667 while (bd.remainder > (mbus->buswidth - 1)) {
Viresh Kumar16a2e7d2011-08-05 15:32:37 +0530668 size_t lli_len, tsize;
Linus Walleije8689e62010-09-28 15:57:37 +0200669
670 /*
671 * If enough left try to send max possible,
672 * otherwise try to send the remainder
673 */
Viresh Kumar16a2e7d2011-08-05 15:32:37 +0530674 lli_len = min(bd.remainder, max_bytes_per_lli);
Linus Walleije8689e62010-09-28 15:57:37 +0200675 /*
Viresh Kumar16a2e7d2011-08-05 15:32:37 +0530676 * Check against minimum bus alignment: Calculate actual
677 * transfer size in relation to bus width and get a
678 * maximum remainder of the smallest bus width - 1
Linus Walleije8689e62010-09-28 15:57:37 +0200679 */
Viresh Kumar16a2e7d2011-08-05 15:32:37 +0530680 tsize = lli_len / min(mbus->buswidth, sbus->buswidth);
681 lli_len = tsize * min(mbus->buswidth, sbus->buswidth);
Linus Walleije8689e62010-09-28 15:57:37 +0200682
Viresh Kumar16a2e7d2011-08-05 15:32:37 +0530683 dev_vdbg(&pl08x->adev->dev,
684 "%s fill lli with single lli chunk of "
685 "size 0x%08zx (remainder 0x%08zx)\n",
686 __func__, lli_len, bd.remainder);
Linus Walleije8689e62010-09-28 15:57:37 +0200687
Viresh Kumar16a2e7d2011-08-05 15:32:37 +0530688 cctl = pl08x_cctl_bits(cctl, bd.srcbus.buswidth,
689 bd.dstbus.buswidth, tsize);
690 pl08x_fill_lli_for_desc(&bd, num_llis++, lli_len, cctl);
691 total_bytes += lli_len;
Linus Walleije8689e62010-09-28 15:57:37 +0200692 }
693
694 /*
695 * Send any odd bytes
696 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000697 while (bd.remainder) {
Linus Walleije8689e62010-09-28 15:57:37 +0200698 cctl = pl08x_cctl_bits(cctl, 1, 1, 1);
699 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000700 "%s align with boundary, single odd byte (remain %zu)\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000701 __func__, bd.remainder);
702 pl08x_fill_lli_for_desc(&bd, num_llis++, 1, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200703 total_bytes++;
704 }
705 }
Viresh Kumar16a2e7d2011-08-05 15:32:37 +0530706
Linus Walleije8689e62010-09-28 15:57:37 +0200707 if (total_bytes != txd->len) {
708 dev_err(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000709 "%s size of encoded lli:s don't match total txd, transferred 0x%08zx from size 0x%08zx\n",
Linus Walleije8689e62010-09-28 15:57:37 +0200710 __func__, total_bytes, txd->len);
711 return 0;
712 }
713
714 if (num_llis >= MAX_NUM_TSFR_LLIS) {
715 dev_err(&pl08x->adev->dev,
716 "%s need to increase MAX_NUM_TSFR_LLIS from 0x%08x\n",
717 __func__, (u32) MAX_NUM_TSFR_LLIS);
718 return 0;
719 }
Linus Walleije8689e62010-09-28 15:57:37 +0200720
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +0000721 llis_va = txd->llis_va;
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000722 /* The final LLI terminates the LLI. */
Russell King - ARM Linuxbfddfb42011-01-03 22:38:12 +0000723 llis_va[num_llis - 1].lli = 0;
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000724 /* The final LLI element shall also fire an interrupt. */
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +0000725 llis_va[num_llis - 1].cctl |= PL080_CONTROL_TC_IRQ_EN;
Linus Walleije8689e62010-09-28 15:57:37 +0200726
Linus Walleije8689e62010-09-28 15:57:37 +0200727#ifdef VERBOSE_DEBUG
728 {
729 int i;
730
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +0100731 dev_vdbg(&pl08x->adev->dev,
732 "%-3s %-9s %-10s %-10s %-10s %s\n",
733 "lli", "", "csrc", "cdst", "clli", "cctl");
Linus Walleije8689e62010-09-28 15:57:37 +0200734 for (i = 0; i < num_llis; i++) {
735 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +0100736 "%3d @%p: 0x%08x 0x%08x 0x%08x 0x%08x\n",
737 i, &llis_va[i], llis_va[i].src,
738 llis_va[i].dst, llis_va[i].lli, llis_va[i].cctl
Linus Walleije8689e62010-09-28 15:57:37 +0200739 );
740 }
741 }
742#endif
743
744 return num_llis;
745}
746
747/* You should call this with the struct pl08x lock held */
748static void pl08x_free_txd(struct pl08x_driver_data *pl08x,
749 struct pl08x_txd *txd)
750{
Linus Walleije8689e62010-09-28 15:57:37 +0200751 /* Free the LLI */
Russell King - ARM Linux56b61882011-01-03 22:37:10 +0000752 dma_pool_free(pl08x->pool, txd->llis_va, txd->llis_bus);
Linus Walleije8689e62010-09-28 15:57:37 +0200753
754 pl08x->pool_ctr--;
755
756 kfree(txd);
757}
758
759static void pl08x_free_txd_list(struct pl08x_driver_data *pl08x,
760 struct pl08x_dma_chan *plchan)
761{
762 struct pl08x_txd *txdi = NULL;
763 struct pl08x_txd *next;
764
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000765 if (!list_empty(&plchan->pend_list)) {
Linus Walleije8689e62010-09-28 15:57:37 +0200766 list_for_each_entry_safe(txdi,
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000767 next, &plchan->pend_list, node) {
Linus Walleije8689e62010-09-28 15:57:37 +0200768 list_del(&txdi->node);
769 pl08x_free_txd(pl08x, txdi);
770 }
Linus Walleije8689e62010-09-28 15:57:37 +0200771 }
772}
773
774/*
775 * The DMA ENGINE API
776 */
777static int pl08x_alloc_chan_resources(struct dma_chan *chan)
778{
779 return 0;
780}
781
782static void pl08x_free_chan_resources(struct dma_chan *chan)
783{
784}
785
786/*
787 * This should be called with the channel plchan->lock held
788 */
789static int prep_phy_channel(struct pl08x_dma_chan *plchan,
790 struct pl08x_txd *txd)
791{
792 struct pl08x_driver_data *pl08x = plchan->host;
793 struct pl08x_phy_chan *ch;
794 int ret;
795
796 /* Check if we already have a channel */
797 if (plchan->phychan)
798 return 0;
799
800 ch = pl08x_get_phy_channel(pl08x, plchan);
801 if (!ch) {
802 /* No physical channel available, cope with it */
803 dev_dbg(&pl08x->adev->dev, "no physical channel available for xfer on %s\n", plchan->name);
804 return -EBUSY;
805 }
806
807 /*
808 * OK we have a physical channel: for memcpy() this is all we
809 * need, but for slaves the physical signals may be muxed!
810 * Can the platform allow us to use this channel?
811 */
Viresh Kumar16ca8102011-08-05 15:32:35 +0530812 if (plchan->slave && pl08x->pd->get_signal) {
Linus Walleije8689e62010-09-28 15:57:37 +0200813 ret = pl08x->pd->get_signal(plchan);
814 if (ret < 0) {
815 dev_dbg(&pl08x->adev->dev,
816 "unable to use physical channel %d for transfer on %s due to platform restrictions\n",
817 ch->id, plchan->name);
818 /* Release physical channel & return */
819 pl08x_put_phy_channel(pl08x, ch);
820 return -EBUSY;
821 }
822 ch->signal = ret;
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000823
824 /* Assign the flow control signal to this channel */
825 if (txd->direction == DMA_TO_DEVICE)
826 txd->ccfg |= ch->signal << PL080_CONFIG_DST_SEL_SHIFT;
827 else if (txd->direction == DMA_FROM_DEVICE)
828 txd->ccfg |= ch->signal << PL080_CONFIG_SRC_SEL_SHIFT;
Linus Walleije8689e62010-09-28 15:57:37 +0200829 }
830
831 dev_dbg(&pl08x->adev->dev, "allocated physical channel %d and signal %d for xfer on %s\n",
832 ch->id,
833 ch->signal,
834 plchan->name);
835
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +0000836 plchan->phychan_hold++;
Linus Walleije8689e62010-09-28 15:57:37 +0200837 plchan->phychan = ch;
838
839 return 0;
840}
841
Russell King - ARM Linux8c8cc2b2011-01-03 22:36:09 +0000842static void release_phy_channel(struct pl08x_dma_chan *plchan)
843{
844 struct pl08x_driver_data *pl08x = plchan->host;
845
846 if ((plchan->phychan->signal >= 0) && pl08x->pd->put_signal) {
847 pl08x->pd->put_signal(plchan);
848 plchan->phychan->signal = -1;
849 }
850 pl08x_put_phy_channel(pl08x, plchan->phychan);
851 plchan->phychan = NULL;
852}
853
Linus Walleije8689e62010-09-28 15:57:37 +0200854static dma_cookie_t pl08x_tx_submit(struct dma_async_tx_descriptor *tx)
855{
856 struct pl08x_dma_chan *plchan = to_pl08x_chan(tx->chan);
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000857 struct pl08x_txd *txd = to_pl08x_txd(tx);
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +0000858 unsigned long flags;
859
860 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +0200861
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +0000862 plchan->chan.cookie += 1;
863 if (plchan->chan.cookie < 0)
864 plchan->chan.cookie = 1;
865 tx->cookie = plchan->chan.cookie;
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000866
867 /* Put this onto the pending list */
868 list_add_tail(&txd->node, &plchan->pend_list);
869
870 /*
871 * If there was no physical channel available for this memcpy,
872 * stack the request up and indicate that the channel is waiting
873 * for a free physical channel.
874 */
875 if (!plchan->slave && !plchan->phychan) {
876 /* Do this memcpy whenever there is a channel ready */
877 plchan->state = PL08X_CHAN_WAITING;
878 plchan->waiting = txd;
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +0000879 } else {
880 plchan->phychan_hold--;
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000881 }
882
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +0000883 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +0200884
885 return tx->cookie;
886}
887
888static struct dma_async_tx_descriptor *pl08x_prep_dma_interrupt(
889 struct dma_chan *chan, unsigned long flags)
890{
891 struct dma_async_tx_descriptor *retval = NULL;
892
893 return retval;
894}
895
896/*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000897 * Code accessing dma_async_is_complete() in a tight loop may give problems.
898 * If slaves are relying on interrupts to signal completion this function
899 * must not be called with interrupts disabled.
Linus Walleije8689e62010-09-28 15:57:37 +0200900 */
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530901static enum dma_status pl08x_dma_tx_status(struct dma_chan *chan,
902 dma_cookie_t cookie, struct dma_tx_state *txstate)
Linus Walleije8689e62010-09-28 15:57:37 +0200903{
904 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
905 dma_cookie_t last_used;
906 dma_cookie_t last_complete;
907 enum dma_status ret;
908 u32 bytesleft = 0;
909
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +0000910 last_used = plchan->chan.cookie;
Linus Walleije8689e62010-09-28 15:57:37 +0200911 last_complete = plchan->lc;
912
913 ret = dma_async_is_complete(cookie, last_complete, last_used);
914 if (ret == DMA_SUCCESS) {
915 dma_set_tx_state(txstate, last_complete, last_used, 0);
916 return ret;
917 }
918
919 /*
Linus Walleije8689e62010-09-28 15:57:37 +0200920 * This cookie not complete yet
921 */
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +0000922 last_used = plchan->chan.cookie;
Linus Walleije8689e62010-09-28 15:57:37 +0200923 last_complete = plchan->lc;
924
925 /* Get number of bytes left in the active transactions and queue */
926 bytesleft = pl08x_getbytes_chan(plchan);
927
928 dma_set_tx_state(txstate, last_complete, last_used,
929 bytesleft);
930
931 if (plchan->state == PL08X_CHAN_PAUSED)
932 return DMA_PAUSED;
933
934 /* Whether waiting or running, we're in progress */
935 return DMA_IN_PROGRESS;
936}
937
938/* PrimeCell DMA extension */
939struct burst_table {
Russell King - ARM Linux760596c62011-07-21 17:14:08 +0100940 u32 burstwords;
Linus Walleije8689e62010-09-28 15:57:37 +0200941 u32 reg;
942};
943
944static const struct burst_table burst_sizes[] = {
945 {
946 .burstwords = 256,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +0100947 .reg = PL080_BSIZE_256,
Linus Walleije8689e62010-09-28 15:57:37 +0200948 },
949 {
950 .burstwords = 128,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +0100951 .reg = PL080_BSIZE_128,
Linus Walleije8689e62010-09-28 15:57:37 +0200952 },
953 {
954 .burstwords = 64,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +0100955 .reg = PL080_BSIZE_64,
Linus Walleije8689e62010-09-28 15:57:37 +0200956 },
957 {
958 .burstwords = 32,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +0100959 .reg = PL080_BSIZE_32,
Linus Walleije8689e62010-09-28 15:57:37 +0200960 },
961 {
962 .burstwords = 16,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +0100963 .reg = PL080_BSIZE_16,
Linus Walleije8689e62010-09-28 15:57:37 +0200964 },
965 {
966 .burstwords = 8,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +0100967 .reg = PL080_BSIZE_8,
Linus Walleije8689e62010-09-28 15:57:37 +0200968 },
969 {
970 .burstwords = 4,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +0100971 .reg = PL080_BSIZE_4,
Linus Walleije8689e62010-09-28 15:57:37 +0200972 },
973 {
Russell King - ARM Linux760596c62011-07-21 17:14:08 +0100974 .burstwords = 0,
975 .reg = PL080_BSIZE_1,
Linus Walleije8689e62010-09-28 15:57:37 +0200976 },
977};
978
Russell King - ARM Linux121c8472011-07-21 17:13:48 +0100979/*
980 * Given the source and destination available bus masks, select which
981 * will be routed to each port. We try to have source and destination
982 * on separate ports, but always respect the allowable settings.
983 */
984static u32 pl08x_select_bus(u8 src, u8 dst)
985{
986 u32 cctl = 0;
987
988 if (!(dst & PL08X_AHB1) || ((dst & PL08X_AHB2) && (src & PL08X_AHB1)))
989 cctl |= PL080_CONTROL_DST_AHB2;
990 if (!(src & PL08X_AHB1) || ((src & PL08X_AHB2) && !(dst & PL08X_AHB2)))
991 cctl |= PL080_CONTROL_SRC_AHB2;
992
993 return cctl;
994}
995
Russell King - ARM Linuxf14c4262011-07-21 17:12:47 +0100996static u32 pl08x_cctl(u32 cctl)
997{
998 cctl &= ~(PL080_CONTROL_SRC_AHB2 | PL080_CONTROL_DST_AHB2 |
999 PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR |
1000 PL080_CONTROL_PROT_MASK);
1001
1002 /* Access the cell in privileged mode, non-bufferable, non-cacheable */
1003 return cctl | PL080_CONTROL_PROT_SYS;
1004}
1005
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001006static u32 pl08x_width(enum dma_slave_buswidth width)
1007{
1008 switch (width) {
1009 case DMA_SLAVE_BUSWIDTH_1_BYTE:
1010 return PL080_WIDTH_8BIT;
1011 case DMA_SLAVE_BUSWIDTH_2_BYTES:
1012 return PL080_WIDTH_16BIT;
1013 case DMA_SLAVE_BUSWIDTH_4_BYTES:
1014 return PL080_WIDTH_32BIT;
Vinod Koulf32807f2011-07-25 19:22:01 +05301015 default:
1016 return ~0;
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001017 }
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001018}
1019
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001020static u32 pl08x_burst(u32 maxburst)
1021{
1022 int i;
1023
1024 for (i = 0; i < ARRAY_SIZE(burst_sizes); i++)
1025 if (burst_sizes[i].burstwords <= maxburst)
1026 break;
1027
1028 return burst_sizes[i].reg;
1029}
1030
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001031static int dma_set_runtime_config(struct dma_chan *chan,
1032 struct dma_slave_config *config)
Linus Walleije8689e62010-09-28 15:57:37 +02001033{
1034 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1035 struct pl08x_driver_data *pl08x = plchan->host;
Linus Walleije8689e62010-09-28 15:57:37 +02001036 enum dma_slave_buswidth addr_width;
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001037 u32 width, burst, maxburst;
Linus Walleije8689e62010-09-28 15:57:37 +02001038 u32 cctl = 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001039
Russell King - ARM Linuxb7f75862011-01-03 22:46:17 +00001040 if (!plchan->slave)
1041 return -EINVAL;
1042
Linus Walleije8689e62010-09-28 15:57:37 +02001043 /* Transfer direction */
1044 plchan->runtime_direction = config->direction;
1045 if (config->direction == DMA_TO_DEVICE) {
Linus Walleije8689e62010-09-28 15:57:37 +02001046 addr_width = config->dst_addr_width;
1047 maxburst = config->dst_maxburst;
1048 } else if (config->direction == DMA_FROM_DEVICE) {
Linus Walleije8689e62010-09-28 15:57:37 +02001049 addr_width = config->src_addr_width;
1050 maxburst = config->src_maxburst;
1051 } else {
1052 dev_err(&pl08x->adev->dev,
1053 "bad runtime_config: alien transfer direction\n");
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001054 return -EINVAL;
Linus Walleije8689e62010-09-28 15:57:37 +02001055 }
1056
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001057 width = pl08x_width(addr_width);
1058 if (width == ~0) {
Linus Walleije8689e62010-09-28 15:57:37 +02001059 dev_err(&pl08x->adev->dev,
1060 "bad runtime_config: alien address width\n");
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001061 return -EINVAL;
Linus Walleije8689e62010-09-28 15:57:37 +02001062 }
1063
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001064 cctl |= width << PL080_CONTROL_SWIDTH_SHIFT;
1065 cctl |= width << PL080_CONTROL_DWIDTH_SHIFT;
1066
Linus Walleije8689e62010-09-28 15:57:37 +02001067 /*
Russell King - ARM Linux4440aac2011-01-03 22:30:44 +00001068 * If this channel will only request single transfers, set this
1069 * down to ONE element. Also select one element if no maxburst
1070 * is specified.
Linus Walleije8689e62010-09-28 15:57:37 +02001071 */
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001072 if (plchan->cd->single)
1073 maxburst = 1;
1074
1075 burst = pl08x_burst(maxburst);
1076 cctl |= burst << PL080_CONTROL_SB_SIZE_SHIFT;
1077 cctl |= burst << PL080_CONTROL_DB_SIZE_SHIFT;
Linus Walleije8689e62010-09-28 15:57:37 +02001078
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001079 if (plchan->runtime_direction == DMA_FROM_DEVICE) {
1080 plchan->src_addr = config->src_addr;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001081 plchan->src_cctl = pl08x_cctl(cctl) | PL080_CONTROL_DST_INCR |
1082 pl08x_select_bus(plchan->cd->periph_buses,
1083 pl08x->mem_buses);
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001084 } else {
1085 plchan->dst_addr = config->dst_addr;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001086 plchan->dst_cctl = pl08x_cctl(cctl) | PL080_CONTROL_SRC_INCR |
1087 pl08x_select_bus(pl08x->mem_buses,
1088 plchan->cd->periph_buses);
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001089 }
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001090
Linus Walleije8689e62010-09-28 15:57:37 +02001091 dev_dbg(&pl08x->adev->dev,
1092 "configured channel %s (%s) for %s, data width %d, "
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001093 "maxburst %d words, LE, CCTL=0x%08x\n",
Linus Walleije8689e62010-09-28 15:57:37 +02001094 dma_chan_name(chan), plchan->name,
1095 (config->direction == DMA_FROM_DEVICE) ? "RX" : "TX",
1096 addr_width,
1097 maxburst,
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001098 cctl);
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001099
1100 return 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001101}
1102
1103/*
1104 * Slave transactions callback to the slave device to allow
1105 * synchronization of slave DMA signals with the DMAC enable
1106 */
1107static void pl08x_issue_pending(struct dma_chan *chan)
1108{
1109 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
Linus Walleije8689e62010-09-28 15:57:37 +02001110 unsigned long flags;
1111
1112 spin_lock_irqsave(&plchan->lock, flags);
Russell King - ARM Linux9c0bb432011-01-03 22:32:05 +00001113 /* Something is already active, or we're waiting for a channel... */
1114 if (plchan->at || plchan->state == PL08X_CHAN_WAITING) {
1115 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001116 return;
Russell King - ARM Linux9c0bb432011-01-03 22:32:05 +00001117 }
Linus Walleije8689e62010-09-28 15:57:37 +02001118
1119 /* Take the first element in the queue and execute it */
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001120 if (!list_empty(&plchan->pend_list)) {
Linus Walleije8689e62010-09-28 15:57:37 +02001121 struct pl08x_txd *next;
1122
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001123 next = list_first_entry(&plchan->pend_list,
Linus Walleije8689e62010-09-28 15:57:37 +02001124 struct pl08x_txd,
1125 node);
1126 list_del(&next->node);
Linus Walleije8689e62010-09-28 15:57:37 +02001127 plchan->state = PL08X_CHAN_RUNNING;
1128
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +00001129 pl08x_start_txd(plchan, next);
Linus Walleije8689e62010-09-28 15:57:37 +02001130 }
1131
1132 spin_unlock_irqrestore(&plchan->lock, flags);
1133}
1134
1135static int pl08x_prep_channel_resources(struct pl08x_dma_chan *plchan,
1136 struct pl08x_txd *txd)
1137{
Linus Walleije8689e62010-09-28 15:57:37 +02001138 struct pl08x_driver_data *pl08x = plchan->host;
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001139 unsigned long flags;
1140 int num_llis, ret;
Linus Walleije8689e62010-09-28 15:57:37 +02001141
1142 num_llis = pl08x_fill_llis_for_desc(pl08x, txd);
Russell King - ARM Linuxdafa7312011-01-03 22:31:45 +00001143 if (!num_llis) {
1144 kfree(txd);
Linus Walleije8689e62010-09-28 15:57:37 +02001145 return -EINVAL;
Russell King - ARM Linuxdafa7312011-01-03 22:31:45 +00001146 }
Linus Walleije8689e62010-09-28 15:57:37 +02001147
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001148 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001149
Linus Walleije8689e62010-09-28 15:57:37 +02001150 /*
1151 * See if we already have a physical channel allocated,
1152 * else this is the time to try to get one.
1153 */
1154 ret = prep_phy_channel(plchan, txd);
1155 if (ret) {
1156 /*
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +00001157 * No physical channel was available.
1158 *
1159 * memcpy transfers can be sorted out at submission time.
1160 *
1161 * Slave transfers may have been denied due to platform
1162 * channel muxing restrictions. Since there is no guarantee
1163 * that this will ever be resolved, and the signal must be
1164 * acquired AFTER acquiring the physical channel, we will let
1165 * them be NACK:ed with -EBUSY here. The drivers can retry
1166 * the prep() call if they are eager on doing this using DMA.
Linus Walleije8689e62010-09-28 15:57:37 +02001167 */
1168 if (plchan->slave) {
1169 pl08x_free_txd_list(pl08x, plchan);
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +00001170 pl08x_free_txd(pl08x, txd);
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001171 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001172 return -EBUSY;
1173 }
Linus Walleije8689e62010-09-28 15:57:37 +02001174 } else
1175 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001176 * Else we're all set, paused and ready to roll, status
1177 * will switch to PL08X_CHAN_RUNNING when we call
1178 * issue_pending(). If there is something running on the
1179 * channel already we don't change its state.
Linus Walleije8689e62010-09-28 15:57:37 +02001180 */
1181 if (plchan->state == PL08X_CHAN_IDLE)
1182 plchan->state = PL08X_CHAN_PAUSED;
1183
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001184 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001185
1186 return 0;
1187}
1188
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001189static struct pl08x_txd *pl08x_get_txd(struct pl08x_dma_chan *plchan,
1190 unsigned long flags)
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001191{
Viresh Kumarb201c112011-08-05 15:32:29 +05301192 struct pl08x_txd *txd = kzalloc(sizeof(*txd), GFP_NOWAIT);
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001193
1194 if (txd) {
1195 dma_async_tx_descriptor_init(&txd->tx, &plchan->chan);
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001196 txd->tx.flags = flags;
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001197 txd->tx.tx_submit = pl08x_tx_submit;
1198 INIT_LIST_HEAD(&txd->node);
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001199
1200 /* Always enable error and terminal interrupts */
1201 txd->ccfg = PL080_CONFIG_ERR_IRQ_MASK |
1202 PL080_CONFIG_TC_IRQ_MASK;
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001203 }
1204 return txd;
1205}
1206
Linus Walleije8689e62010-09-28 15:57:37 +02001207/*
1208 * Initialize a descriptor to be used by memcpy submit
1209 */
1210static struct dma_async_tx_descriptor *pl08x_prep_dma_memcpy(
1211 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
1212 size_t len, unsigned long flags)
1213{
1214 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1215 struct pl08x_driver_data *pl08x = plchan->host;
1216 struct pl08x_txd *txd;
1217 int ret;
1218
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001219 txd = pl08x_get_txd(plchan, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001220 if (!txd) {
1221 dev_err(&pl08x->adev->dev,
1222 "%s no memory for descriptor\n", __func__);
1223 return NULL;
1224 }
1225
Linus Walleije8689e62010-09-28 15:57:37 +02001226 txd->direction = DMA_NONE;
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +00001227 txd->src_addr = src;
1228 txd->dst_addr = dest;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001229 txd->len = len;
Linus Walleije8689e62010-09-28 15:57:37 +02001230
1231 /* Set platform data for m2m */
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001232 txd->ccfg |= PL080_FLOW_MEM2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001233 txd->cctl = pl08x->pd->memcpy_channel.cctl &
1234 ~(PL080_CONTROL_DST_AHB2 | PL080_CONTROL_SRC_AHB2);
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001235
Linus Walleije8689e62010-09-28 15:57:37 +02001236 /* Both to be incremented or the code will break */
Russell King - ARM Linux70b5ed62011-01-03 22:40:13 +00001237 txd->cctl |= PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001238
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001239 if (pl08x->vd->dualmaster)
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001240 txd->cctl |= pl08x_select_bus(pl08x->mem_buses,
1241 pl08x->mem_buses);
Linus Walleije8689e62010-09-28 15:57:37 +02001242
Linus Walleije8689e62010-09-28 15:57:37 +02001243 ret = pl08x_prep_channel_resources(plchan, txd);
1244 if (ret)
1245 return NULL;
Linus Walleije8689e62010-09-28 15:57:37 +02001246
1247 return &txd->tx;
1248}
1249
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001250static struct dma_async_tx_descriptor *pl08x_prep_slave_sg(
Linus Walleije8689e62010-09-28 15:57:37 +02001251 struct dma_chan *chan, struct scatterlist *sgl,
1252 unsigned int sg_len, enum dma_data_direction direction,
1253 unsigned long flags)
1254{
1255 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1256 struct pl08x_driver_data *pl08x = plchan->host;
1257 struct pl08x_txd *txd;
1258 int ret;
1259
1260 /*
1261 * Current implementation ASSUMES only one sg
1262 */
1263 if (sg_len != 1) {
1264 dev_err(&pl08x->adev->dev, "%s prepared too long sglist\n",
1265 __func__);
1266 BUG();
1267 }
1268
1269 dev_dbg(&pl08x->adev->dev, "%s prepare transaction of %d bytes from %s\n",
1270 __func__, sgl->length, plchan->name);
1271
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001272 txd = pl08x_get_txd(plchan, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001273 if (!txd) {
1274 dev_err(&pl08x->adev->dev, "%s no txd\n", __func__);
1275 return NULL;
1276 }
1277
Linus Walleije8689e62010-09-28 15:57:37 +02001278 if (direction != plchan->runtime_direction)
1279 dev_err(&pl08x->adev->dev, "%s DMA setup does not match "
1280 "the direction configured for the PrimeCell\n",
1281 __func__);
1282
1283 /*
1284 * Set up addresses, the PrimeCell configured address
1285 * will take precedence since this may configure the
1286 * channel target address dynamically at runtime.
1287 */
1288 txd->direction = direction;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001289 txd->len = sgl->length;
1290
Linus Walleije8689e62010-09-28 15:57:37 +02001291 if (direction == DMA_TO_DEVICE) {
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001292 txd->ccfg |= PL080_FLOW_MEM2PER << PL080_CONFIG_FLOW_CONTROL_SHIFT;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001293 txd->cctl = plchan->dst_cctl;
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +00001294 txd->src_addr = sgl->dma_address;
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001295 txd->dst_addr = plchan->dst_addr;
Linus Walleije8689e62010-09-28 15:57:37 +02001296 } else if (direction == DMA_FROM_DEVICE) {
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001297 txd->ccfg |= PL080_FLOW_PER2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001298 txd->cctl = plchan->src_cctl;
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001299 txd->src_addr = plchan->src_addr;
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +00001300 txd->dst_addr = sgl->dma_address;
Linus Walleije8689e62010-09-28 15:57:37 +02001301 } else {
1302 dev_err(&pl08x->adev->dev,
1303 "%s direction unsupported\n", __func__);
1304 return NULL;
1305 }
Linus Walleije8689e62010-09-28 15:57:37 +02001306
1307 ret = pl08x_prep_channel_resources(plchan, txd);
1308 if (ret)
1309 return NULL;
Linus Walleije8689e62010-09-28 15:57:37 +02001310
1311 return &txd->tx;
1312}
1313
1314static int pl08x_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1315 unsigned long arg)
1316{
1317 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1318 struct pl08x_driver_data *pl08x = plchan->host;
1319 unsigned long flags;
1320 int ret = 0;
1321
1322 /* Controls applicable to inactive channels */
1323 if (cmd == DMA_SLAVE_CONFIG) {
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001324 return dma_set_runtime_config(chan,
1325 (struct dma_slave_config *)arg);
Linus Walleije8689e62010-09-28 15:57:37 +02001326 }
1327
1328 /*
1329 * Anything succeeds on channels with no physical allocation and
1330 * no queued transfers.
1331 */
1332 spin_lock_irqsave(&plchan->lock, flags);
1333 if (!plchan->phychan && !plchan->at) {
1334 spin_unlock_irqrestore(&plchan->lock, flags);
1335 return 0;
1336 }
1337
1338 switch (cmd) {
1339 case DMA_TERMINATE_ALL:
1340 plchan->state = PL08X_CHAN_IDLE;
1341
1342 if (plchan->phychan) {
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +00001343 pl08x_terminate_phy_chan(pl08x, plchan->phychan);
Linus Walleije8689e62010-09-28 15:57:37 +02001344
1345 /*
1346 * Mark physical channel as free and free any slave
1347 * signal
1348 */
Russell King - ARM Linux8c8cc2b2011-01-03 22:36:09 +00001349 release_phy_channel(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001350 }
Linus Walleije8689e62010-09-28 15:57:37 +02001351 /* Dequeue jobs and free LLIs */
1352 if (plchan->at) {
1353 pl08x_free_txd(pl08x, plchan->at);
1354 plchan->at = NULL;
1355 }
1356 /* Dequeue jobs not yet fired as well */
1357 pl08x_free_txd_list(pl08x, plchan);
1358 break;
1359 case DMA_PAUSE:
1360 pl08x_pause_phy_chan(plchan->phychan);
1361 plchan->state = PL08X_CHAN_PAUSED;
1362 break;
1363 case DMA_RESUME:
1364 pl08x_resume_phy_chan(plchan->phychan);
1365 plchan->state = PL08X_CHAN_RUNNING;
1366 break;
1367 default:
1368 /* Unknown command */
1369 ret = -ENXIO;
1370 break;
1371 }
1372
1373 spin_unlock_irqrestore(&plchan->lock, flags);
1374
1375 return ret;
1376}
1377
1378bool pl08x_filter_id(struct dma_chan *chan, void *chan_id)
1379{
1380 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1381 char *name = chan_id;
1382
1383 /* Check that the channel is not taken! */
1384 if (!strcmp(plchan->name, name))
1385 return true;
1386
1387 return false;
1388}
1389
1390/*
1391 * Just check that the device is there and active
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001392 * TODO: turn this bit on/off depending on the number of physical channels
1393 * actually used, if it is zero... well shut it off. That will save some
1394 * power. Cut the clock at the same time.
Linus Walleije8689e62010-09-28 15:57:37 +02001395 */
1396static void pl08x_ensure_on(struct pl08x_driver_data *pl08x)
1397{
Viresh Kumar48a59ef2011-08-05 15:32:34 +05301398 writel(PL080_CONFIG_ENABLE, pl08x->base + PL080_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +02001399}
1400
Russell King - ARM Linux3d992e12011-01-03 22:44:16 +00001401static void pl08x_unmap_buffers(struct pl08x_txd *txd)
1402{
1403 struct device *dev = txd->tx.chan->device->dev;
1404
1405 if (!(txd->tx.flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
1406 if (txd->tx.flags & DMA_COMPL_SRC_UNMAP_SINGLE)
1407 dma_unmap_single(dev, txd->src_addr, txd->len,
1408 DMA_TO_DEVICE);
1409 else
1410 dma_unmap_page(dev, txd->src_addr, txd->len,
1411 DMA_TO_DEVICE);
1412 }
1413 if (!(txd->tx.flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
1414 if (txd->tx.flags & DMA_COMPL_DEST_UNMAP_SINGLE)
1415 dma_unmap_single(dev, txd->dst_addr, txd->len,
1416 DMA_FROM_DEVICE);
1417 else
1418 dma_unmap_page(dev, txd->dst_addr, txd->len,
1419 DMA_FROM_DEVICE);
1420 }
1421}
1422
Linus Walleije8689e62010-09-28 15:57:37 +02001423static void pl08x_tasklet(unsigned long data)
1424{
1425 struct pl08x_dma_chan *plchan = (struct pl08x_dma_chan *) data;
Linus Walleije8689e62010-09-28 15:57:37 +02001426 struct pl08x_driver_data *pl08x = plchan->host;
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001427 struct pl08x_txd *txd;
Russell King - ARM Linuxbf072af2011-01-03 22:31:24 +00001428 unsigned long flags;
Linus Walleije8689e62010-09-28 15:57:37 +02001429
Russell King - ARM Linuxbf072af2011-01-03 22:31:24 +00001430 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001431
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001432 txd = plchan->at;
1433 plchan->at = NULL;
1434
1435 if (txd) {
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001436 /* Update last completed */
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001437 plchan->lc = txd->tx.cookie;
Linus Walleije8689e62010-09-28 15:57:37 +02001438 }
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +00001439
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001440 /* If a new descriptor is queued, set it up plchan->at is NULL here */
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001441 if (!list_empty(&plchan->pend_list)) {
Linus Walleije8689e62010-09-28 15:57:37 +02001442 struct pl08x_txd *next;
1443
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001444 next = list_first_entry(&plchan->pend_list,
Linus Walleije8689e62010-09-28 15:57:37 +02001445 struct pl08x_txd,
1446 node);
1447 list_del(&next->node);
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +00001448
1449 pl08x_start_txd(plchan, next);
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +00001450 } else if (plchan->phychan_hold) {
1451 /*
1452 * This channel is still in use - we have a new txd being
1453 * prepared and will soon be queued. Don't give up the
1454 * physical channel.
1455 */
Linus Walleije8689e62010-09-28 15:57:37 +02001456 } else {
1457 struct pl08x_dma_chan *waiting = NULL;
1458
1459 /*
1460 * No more jobs, so free up the physical channel
1461 * Free any allocated signal on slave transfers too
1462 */
Russell King - ARM Linux8c8cc2b2011-01-03 22:36:09 +00001463 release_phy_channel(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001464 plchan->state = PL08X_CHAN_IDLE;
1465
1466 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001467 * And NOW before anyone else can grab that free:d up
1468 * physical channel, see if there is some memcpy pending
1469 * that seriously needs to start because of being stacked
1470 * up while we were choking the physical channels with data.
Linus Walleije8689e62010-09-28 15:57:37 +02001471 */
1472 list_for_each_entry(waiting, &pl08x->memcpy.channels,
1473 chan.device_node) {
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301474 if (waiting->state == PL08X_CHAN_WAITING &&
1475 waiting->waiting != NULL) {
Linus Walleije8689e62010-09-28 15:57:37 +02001476 int ret;
1477
1478 /* This should REALLY not fail now */
1479 ret = prep_phy_channel(waiting,
1480 waiting->waiting);
1481 BUG_ON(ret);
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +00001482 waiting->phychan_hold--;
Linus Walleije8689e62010-09-28 15:57:37 +02001483 waiting->state = PL08X_CHAN_RUNNING;
1484 waiting->waiting = NULL;
1485 pl08x_issue_pending(&waiting->chan);
1486 break;
1487 }
1488 }
1489 }
1490
Russell King - ARM Linuxbf072af2011-01-03 22:31:24 +00001491 spin_unlock_irqrestore(&plchan->lock, flags);
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001492
Russell King - ARM Linux3d992e12011-01-03 22:44:16 +00001493 if (txd) {
1494 dma_async_tx_callback callback = txd->tx.callback;
1495 void *callback_param = txd->tx.callback_param;
1496
1497 /* Don't try to unmap buffers on slave channels */
1498 if (!plchan->slave)
1499 pl08x_unmap_buffers(txd);
1500
1501 /* Free the descriptor */
1502 spin_lock_irqsave(&plchan->lock, flags);
1503 pl08x_free_txd(pl08x, txd);
1504 spin_unlock_irqrestore(&plchan->lock, flags);
1505
1506 /* Callback to signal completion */
1507 if (callback)
1508 callback(callback_param);
1509 }
Linus Walleije8689e62010-09-28 15:57:37 +02001510}
1511
1512static irqreturn_t pl08x_irq(int irq, void *dev)
1513{
1514 struct pl08x_driver_data *pl08x = dev;
Viresh Kumar28da2832011-08-05 15:32:36 +05301515 u32 mask = 0, err, tc, i;
Linus Walleije8689e62010-09-28 15:57:37 +02001516
Viresh Kumar28da2832011-08-05 15:32:36 +05301517 /* check & clear - ERR & TC interrupts */
1518 err = readl(pl08x->base + PL080_ERR_STATUS);
1519 if (err) {
1520 dev_err(&pl08x->adev->dev, "%s error interrupt, register value 0x%08x\n",
1521 __func__, err);
1522 writel(err, pl08x->base + PL080_ERR_CLEAR);
Linus Walleije8689e62010-09-28 15:57:37 +02001523 }
Viresh Kumar28da2832011-08-05 15:32:36 +05301524 tc = readl(pl08x->base + PL080_INT_STATUS);
1525 if (tc)
1526 writel(tc, pl08x->base + PL080_TC_CLEAR);
1527
1528 if (!err && !tc)
1529 return IRQ_NONE;
1530
Linus Walleije8689e62010-09-28 15:57:37 +02001531 for (i = 0; i < pl08x->vd->channels; i++) {
Viresh Kumar28da2832011-08-05 15:32:36 +05301532 if (((1 << i) & err) || ((1 << i) & tc)) {
Linus Walleije8689e62010-09-28 15:57:37 +02001533 /* Locate physical channel */
1534 struct pl08x_phy_chan *phychan = &pl08x->phy_chans[i];
1535 struct pl08x_dma_chan *plchan = phychan->serving;
1536
Viresh Kumar28da2832011-08-05 15:32:36 +05301537 if (!plchan) {
1538 dev_err(&pl08x->adev->dev,
1539 "%s Error TC interrupt on unused channel: 0x%08x\n",
1540 __func__, i);
1541 continue;
1542 }
1543
Linus Walleije8689e62010-09-28 15:57:37 +02001544 /* Schedule tasklet on this channel */
1545 tasklet_schedule(&plchan->tasklet);
Linus Walleije8689e62010-09-28 15:57:37 +02001546 mask |= (1 << i);
1547 }
1548 }
Linus Walleije8689e62010-09-28 15:57:37 +02001549
1550 return mask ? IRQ_HANDLED : IRQ_NONE;
1551}
1552
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001553static void pl08x_dma_slave_init(struct pl08x_dma_chan *chan)
1554{
1555 u32 cctl = pl08x_cctl(chan->cd->cctl);
1556
1557 chan->slave = true;
1558 chan->name = chan->cd->bus_id;
1559 chan->src_addr = chan->cd->addr;
1560 chan->dst_addr = chan->cd->addr;
1561 chan->src_cctl = cctl | PL080_CONTROL_DST_INCR |
1562 pl08x_select_bus(chan->cd->periph_buses, chan->host->mem_buses);
1563 chan->dst_cctl = cctl | PL080_CONTROL_SRC_INCR |
1564 pl08x_select_bus(chan->host->mem_buses, chan->cd->periph_buses);
1565}
1566
Linus Walleije8689e62010-09-28 15:57:37 +02001567/*
1568 * Initialise the DMAC memcpy/slave channels.
1569 * Make a local wrapper to hold required data
1570 */
1571static int pl08x_dma_init_virtual_channels(struct pl08x_driver_data *pl08x,
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301572 struct dma_device *dmadev, unsigned int channels, bool slave)
Linus Walleije8689e62010-09-28 15:57:37 +02001573{
1574 struct pl08x_dma_chan *chan;
1575 int i;
1576
1577 INIT_LIST_HEAD(&dmadev->channels);
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001578
Linus Walleije8689e62010-09-28 15:57:37 +02001579 /*
1580 * Register as many many memcpy as we have physical channels,
1581 * we won't always be able to use all but the code will have
1582 * to cope with that situation.
1583 */
1584 for (i = 0; i < channels; i++) {
Viresh Kumarb201c112011-08-05 15:32:29 +05301585 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
Linus Walleije8689e62010-09-28 15:57:37 +02001586 if (!chan) {
1587 dev_err(&pl08x->adev->dev,
1588 "%s no memory for channel\n", __func__);
1589 return -ENOMEM;
1590 }
1591
1592 chan->host = pl08x;
1593 chan->state = PL08X_CHAN_IDLE;
1594
1595 if (slave) {
Linus Walleije8689e62010-09-28 15:57:37 +02001596 chan->cd = &pl08x->pd->slave_channels[i];
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001597 pl08x_dma_slave_init(chan);
Linus Walleije8689e62010-09-28 15:57:37 +02001598 } else {
1599 chan->cd = &pl08x->pd->memcpy_channel;
1600 chan->name = kasprintf(GFP_KERNEL, "memcpy%d", i);
1601 if (!chan->name) {
1602 kfree(chan);
1603 return -ENOMEM;
1604 }
1605 }
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +00001606 if (chan->cd->circular_buffer) {
1607 dev_err(&pl08x->adev->dev,
1608 "channel %s: circular buffers not supported\n",
1609 chan->name);
1610 kfree(chan);
1611 continue;
1612 }
Viresh Kumar175a5e62011-08-05 15:32:32 +05301613 dev_dbg(&pl08x->adev->dev,
Linus Walleije8689e62010-09-28 15:57:37 +02001614 "initialize virtual channel \"%s\"\n",
1615 chan->name);
1616
1617 chan->chan.device = dmadev;
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +00001618 chan->chan.cookie = 0;
1619 chan->lc = 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001620
1621 spin_lock_init(&chan->lock);
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001622 INIT_LIST_HEAD(&chan->pend_list);
Linus Walleije8689e62010-09-28 15:57:37 +02001623 tasklet_init(&chan->tasklet, pl08x_tasklet,
1624 (unsigned long) chan);
1625
1626 list_add_tail(&chan->chan.device_node, &dmadev->channels);
1627 }
1628 dev_info(&pl08x->adev->dev, "initialized %d virtual %s channels\n",
1629 i, slave ? "slave" : "memcpy");
1630 return i;
1631}
1632
1633static void pl08x_free_virtual_channels(struct dma_device *dmadev)
1634{
1635 struct pl08x_dma_chan *chan = NULL;
1636 struct pl08x_dma_chan *next;
1637
1638 list_for_each_entry_safe(chan,
1639 next, &dmadev->channels, chan.device_node) {
1640 list_del(&chan->chan.device_node);
1641 kfree(chan);
1642 }
1643}
1644
1645#ifdef CONFIG_DEBUG_FS
1646static const char *pl08x_state_str(enum pl08x_dma_chan_state state)
1647{
1648 switch (state) {
1649 case PL08X_CHAN_IDLE:
1650 return "idle";
1651 case PL08X_CHAN_RUNNING:
1652 return "running";
1653 case PL08X_CHAN_PAUSED:
1654 return "paused";
1655 case PL08X_CHAN_WAITING:
1656 return "waiting";
1657 default:
1658 break;
1659 }
1660 return "UNKNOWN STATE";
1661}
1662
1663static int pl08x_debugfs_show(struct seq_file *s, void *data)
1664{
1665 struct pl08x_driver_data *pl08x = s->private;
1666 struct pl08x_dma_chan *chan;
1667 struct pl08x_phy_chan *ch;
1668 unsigned long flags;
1669 int i;
1670
1671 seq_printf(s, "PL08x physical channels:\n");
1672 seq_printf(s, "CHANNEL:\tUSER:\n");
1673 seq_printf(s, "--------\t-----\n");
1674 for (i = 0; i < pl08x->vd->channels; i++) {
1675 struct pl08x_dma_chan *virt_chan;
1676
1677 ch = &pl08x->phy_chans[i];
1678
1679 spin_lock_irqsave(&ch->lock, flags);
1680 virt_chan = ch->serving;
1681
1682 seq_printf(s, "%d\t\t%s\n",
1683 ch->id, virt_chan ? virt_chan->name : "(none)");
1684
1685 spin_unlock_irqrestore(&ch->lock, flags);
1686 }
1687
1688 seq_printf(s, "\nPL08x virtual memcpy channels:\n");
1689 seq_printf(s, "CHANNEL:\tSTATE:\n");
1690 seq_printf(s, "--------\t------\n");
1691 list_for_each_entry(chan, &pl08x->memcpy.channels, chan.device_node) {
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001692 seq_printf(s, "%s\t\t%s\n", chan->name,
Linus Walleije8689e62010-09-28 15:57:37 +02001693 pl08x_state_str(chan->state));
1694 }
1695
1696 seq_printf(s, "\nPL08x virtual slave channels:\n");
1697 seq_printf(s, "CHANNEL:\tSTATE:\n");
1698 seq_printf(s, "--------\t------\n");
1699 list_for_each_entry(chan, &pl08x->slave.channels, chan.device_node) {
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001700 seq_printf(s, "%s\t\t%s\n", chan->name,
Linus Walleije8689e62010-09-28 15:57:37 +02001701 pl08x_state_str(chan->state));
1702 }
1703
1704 return 0;
1705}
1706
1707static int pl08x_debugfs_open(struct inode *inode, struct file *file)
1708{
1709 return single_open(file, pl08x_debugfs_show, inode->i_private);
1710}
1711
1712static const struct file_operations pl08x_debugfs_operations = {
1713 .open = pl08x_debugfs_open,
1714 .read = seq_read,
1715 .llseek = seq_lseek,
1716 .release = single_release,
1717};
1718
1719static void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1720{
1721 /* Expose a simple debugfs interface to view all clocks */
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301722 (void) debugfs_create_file(dev_name(&pl08x->adev->dev),
1723 S_IFREG | S_IRUGO, NULL, pl08x,
1724 &pl08x_debugfs_operations);
Linus Walleije8689e62010-09-28 15:57:37 +02001725}
1726
1727#else
1728static inline void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1729{
1730}
1731#endif
1732
Russell Kingaa25afa2011-02-19 15:55:00 +00001733static int pl08x_probe(struct amba_device *adev, const struct amba_id *id)
Linus Walleije8689e62010-09-28 15:57:37 +02001734{
1735 struct pl08x_driver_data *pl08x;
Russell King - ARM Linuxf96ca9ec2011-01-03 22:35:08 +00001736 const struct vendor_data *vd = id->data;
Linus Walleije8689e62010-09-28 15:57:37 +02001737 int ret = 0;
1738 int i;
1739
1740 ret = amba_request_regions(adev, NULL);
1741 if (ret)
1742 return ret;
1743
1744 /* Create the driver state holder */
Viresh Kumarb201c112011-08-05 15:32:29 +05301745 pl08x = kzalloc(sizeof(*pl08x), GFP_KERNEL);
Linus Walleije8689e62010-09-28 15:57:37 +02001746 if (!pl08x) {
1747 ret = -ENOMEM;
1748 goto out_no_pl08x;
1749 }
1750
Viresh Kumarb7b60182011-08-05 15:32:33 +05301751 pm_runtime_set_active(&adev->dev);
1752 pm_runtime_enable(&adev->dev);
1753
Linus Walleije8689e62010-09-28 15:57:37 +02001754 /* Initialize memcpy engine */
1755 dma_cap_set(DMA_MEMCPY, pl08x->memcpy.cap_mask);
1756 pl08x->memcpy.dev = &adev->dev;
1757 pl08x->memcpy.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1758 pl08x->memcpy.device_free_chan_resources = pl08x_free_chan_resources;
1759 pl08x->memcpy.device_prep_dma_memcpy = pl08x_prep_dma_memcpy;
1760 pl08x->memcpy.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1761 pl08x->memcpy.device_tx_status = pl08x_dma_tx_status;
1762 pl08x->memcpy.device_issue_pending = pl08x_issue_pending;
1763 pl08x->memcpy.device_control = pl08x_control;
1764
1765 /* Initialize slave engine */
1766 dma_cap_set(DMA_SLAVE, pl08x->slave.cap_mask);
1767 pl08x->slave.dev = &adev->dev;
1768 pl08x->slave.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1769 pl08x->slave.device_free_chan_resources = pl08x_free_chan_resources;
1770 pl08x->slave.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1771 pl08x->slave.device_tx_status = pl08x_dma_tx_status;
1772 pl08x->slave.device_issue_pending = pl08x_issue_pending;
1773 pl08x->slave.device_prep_slave_sg = pl08x_prep_slave_sg;
1774 pl08x->slave.device_control = pl08x_control;
1775
1776 /* Get the platform data */
1777 pl08x->pd = dev_get_platdata(&adev->dev);
1778 if (!pl08x->pd) {
1779 dev_err(&adev->dev, "no platform data supplied\n");
1780 goto out_no_platdata;
1781 }
1782
1783 /* Assign useful pointers to the driver state */
1784 pl08x->adev = adev;
1785 pl08x->vd = vd;
1786
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +00001787 /* By default, AHB1 only. If dualmaster, from platform */
1788 pl08x->lli_buses = PL08X_AHB1;
1789 pl08x->mem_buses = PL08X_AHB1;
1790 if (pl08x->vd->dualmaster) {
1791 pl08x->lli_buses = pl08x->pd->lli_buses;
1792 pl08x->mem_buses = pl08x->pd->mem_buses;
1793 }
1794
Linus Walleije8689e62010-09-28 15:57:37 +02001795 /* A DMA memory pool for LLIs, align on 1-byte boundary */
1796 pl08x->pool = dma_pool_create(DRIVER_NAME, &pl08x->adev->dev,
1797 PL08X_LLI_TSFR_SIZE, PL08X_ALIGN, 0);
1798 if (!pl08x->pool) {
1799 ret = -ENOMEM;
1800 goto out_no_lli_pool;
1801 }
1802
1803 spin_lock_init(&pl08x->lock);
1804
1805 pl08x->base = ioremap(adev->res.start, resource_size(&adev->res));
1806 if (!pl08x->base) {
1807 ret = -ENOMEM;
1808 goto out_no_ioremap;
1809 }
1810
1811 /* Turn on the PL08x */
1812 pl08x_ensure_on(pl08x);
1813
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001814 /* Attach the interrupt handler */
Linus Walleije8689e62010-09-28 15:57:37 +02001815 writel(0x000000FF, pl08x->base + PL080_ERR_CLEAR);
1816 writel(0x000000FF, pl08x->base + PL080_TC_CLEAR);
1817
1818 ret = request_irq(adev->irq[0], pl08x_irq, IRQF_DISABLED,
Russell King - ARM Linuxb05cd8f2011-01-03 22:33:26 +00001819 DRIVER_NAME, pl08x);
Linus Walleije8689e62010-09-28 15:57:37 +02001820 if (ret) {
1821 dev_err(&adev->dev, "%s failed to request interrupt %d\n",
1822 __func__, adev->irq[0]);
1823 goto out_no_irq;
1824 }
1825
1826 /* Initialize physical channels */
Viresh Kumarb201c112011-08-05 15:32:29 +05301827 pl08x->phy_chans = kmalloc((vd->channels * sizeof(*pl08x->phy_chans)),
Linus Walleije8689e62010-09-28 15:57:37 +02001828 GFP_KERNEL);
1829 if (!pl08x->phy_chans) {
1830 dev_err(&adev->dev, "%s failed to allocate "
1831 "physical channel holders\n",
1832 __func__);
1833 goto out_no_phychans;
1834 }
1835
1836 for (i = 0; i < vd->channels; i++) {
1837 struct pl08x_phy_chan *ch = &pl08x->phy_chans[i];
1838
1839 ch->id = i;
1840 ch->base = pl08x->base + PL080_Cx_BASE(i);
1841 spin_lock_init(&ch->lock);
1842 ch->serving = NULL;
1843 ch->signal = -1;
Viresh Kumar175a5e62011-08-05 15:32:32 +05301844 dev_dbg(&adev->dev, "physical channel %d is %s\n",
1845 i, pl08x_phy_channel_busy(ch) ? "BUSY" : "FREE");
Linus Walleije8689e62010-09-28 15:57:37 +02001846 }
1847
1848 /* Register as many memcpy channels as there are physical channels */
1849 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->memcpy,
1850 pl08x->vd->channels, false);
1851 if (ret <= 0) {
1852 dev_warn(&pl08x->adev->dev,
1853 "%s failed to enumerate memcpy channels - %d\n",
1854 __func__, ret);
1855 goto out_no_memcpy;
1856 }
1857 pl08x->memcpy.chancnt = ret;
1858
1859 /* Register slave channels */
1860 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->slave,
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301861 pl08x->pd->num_slave_channels, true);
Linus Walleije8689e62010-09-28 15:57:37 +02001862 if (ret <= 0) {
1863 dev_warn(&pl08x->adev->dev,
1864 "%s failed to enumerate slave channels - %d\n",
1865 __func__, ret);
1866 goto out_no_slave;
1867 }
1868 pl08x->slave.chancnt = ret;
1869
1870 ret = dma_async_device_register(&pl08x->memcpy);
1871 if (ret) {
1872 dev_warn(&pl08x->adev->dev,
1873 "%s failed to register memcpy as an async device - %d\n",
1874 __func__, ret);
1875 goto out_no_memcpy_reg;
1876 }
1877
1878 ret = dma_async_device_register(&pl08x->slave);
1879 if (ret) {
1880 dev_warn(&pl08x->adev->dev,
1881 "%s failed to register slave as an async device - %d\n",
1882 __func__, ret);
1883 goto out_no_slave_reg;
1884 }
1885
1886 amba_set_drvdata(adev, pl08x);
1887 init_pl08x_debugfs(pl08x);
Russell King - ARM Linuxb05cd8f2011-01-03 22:33:26 +00001888 dev_info(&pl08x->adev->dev, "DMA: PL%03x rev%u at 0x%08llx irq %d\n",
1889 amba_part(adev), amba_rev(adev),
1890 (unsigned long long)adev->res.start, adev->irq[0]);
Viresh Kumarb7b60182011-08-05 15:32:33 +05301891
1892 pm_runtime_put(&adev->dev);
Linus Walleije8689e62010-09-28 15:57:37 +02001893 return 0;
1894
1895out_no_slave_reg:
1896 dma_async_device_unregister(&pl08x->memcpy);
1897out_no_memcpy_reg:
1898 pl08x_free_virtual_channels(&pl08x->slave);
1899out_no_slave:
1900 pl08x_free_virtual_channels(&pl08x->memcpy);
1901out_no_memcpy:
1902 kfree(pl08x->phy_chans);
1903out_no_phychans:
1904 free_irq(adev->irq[0], pl08x);
1905out_no_irq:
1906 iounmap(pl08x->base);
1907out_no_ioremap:
1908 dma_pool_destroy(pl08x->pool);
1909out_no_lli_pool:
1910out_no_platdata:
Viresh Kumarb7b60182011-08-05 15:32:33 +05301911 pm_runtime_put(&adev->dev);
1912 pm_runtime_disable(&adev->dev);
1913
Linus Walleije8689e62010-09-28 15:57:37 +02001914 kfree(pl08x);
1915out_no_pl08x:
1916 amba_release_regions(adev);
1917 return ret;
1918}
1919
1920/* PL080 has 8 channels and the PL080 have just 2 */
1921static struct vendor_data vendor_pl080 = {
Linus Walleije8689e62010-09-28 15:57:37 +02001922 .channels = 8,
1923 .dualmaster = true,
1924};
1925
1926static struct vendor_data vendor_pl081 = {
Linus Walleije8689e62010-09-28 15:57:37 +02001927 .channels = 2,
1928 .dualmaster = false,
1929};
1930
1931static struct amba_id pl08x_ids[] = {
1932 /* PL080 */
1933 {
1934 .id = 0x00041080,
1935 .mask = 0x000fffff,
1936 .data = &vendor_pl080,
1937 },
1938 /* PL081 */
1939 {
1940 .id = 0x00041081,
1941 .mask = 0x000fffff,
1942 .data = &vendor_pl081,
1943 },
1944 /* Nomadik 8815 PL080 variant */
1945 {
1946 .id = 0x00280880,
1947 .mask = 0x00ffffff,
1948 .data = &vendor_pl080,
1949 },
1950 { 0, 0 },
1951};
1952
1953static struct amba_driver pl08x_amba_driver = {
1954 .drv.name = DRIVER_NAME,
1955 .id_table = pl08x_ids,
1956 .probe = pl08x_probe,
1957};
1958
1959static int __init pl08x_init(void)
1960{
1961 int retval;
1962 retval = amba_driver_register(&pl08x_amba_driver);
1963 if (retval)
1964 printk(KERN_WARNING DRIVER_NAME
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +00001965 "failed to register as an AMBA device (%d)\n",
Linus Walleije8689e62010-09-28 15:57:37 +02001966 retval);
1967 return retval;
1968}
1969subsys_initcall(pl08x_init);