blob: 418415564791934f6870f651a3863ec737afa4ea [file] [log] [blame]
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001/*
2 * Driver for OHCI 1394 controllers
Kristian Høgsberged568912006-12-19 19:58:35 -05003 *
Kristian Høgsberged568912006-12-19 19:58:35 -05004 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
Stefan Richtere524f6162007-08-20 21:58:30 +020021#include <linux/compiler.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050022#include <linux/delay.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020023#include <linux/device.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080024#include <linux/dma-mapping.h>
Stefan Richter77c9a5d2009-06-05 16:26:18 +020025#include <linux/firewire.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020026#include <linux/firewire-constants.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020027#include <linux/gfp.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020028#include <linux/init.h>
29#include <linux/interrupt.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020030#include <linux/io.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020031#include <linux/kernel.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020032#include <linux/list.h>
Al Virofaa2fb42007-05-15 20:36:10 +010033#include <linux/mm.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020034#include <linux/module.h>
Stefan Richterad3c0fe2008-03-20 22:04:36 +010035#include <linux/moduleparam.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020036#include <linux/pci.h>
Stefan Richterfc383792009-08-28 13:25:15 +020037#include <linux/pci_ids.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020038#include <linux/spinlock.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020039#include <linux/string.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080040
Stefan Richter3dcdc502009-06-04 21:08:43 +020041#include <asm/atomic.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020042#include <asm/byteorder.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020043#include <asm/page.h>
Stefan Richteree71c2f2007-08-25 14:08:19 +020044#include <asm/system.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050045
Stefan Richterea8d0062008-03-01 02:42:56 +010046#ifdef CONFIG_PPC_PMAC
47#include <asm/pmac_feature.h>
48#endif
49
Stefan Richter77c9a5d2009-06-05 16:26:18 +020050#include "core.h"
51#include "ohci.h"
Kristian Høgsberged568912006-12-19 19:58:35 -050052
Kristian Høgsberga77754a2007-05-07 20:33:35 -040053#define DESCRIPTOR_OUTPUT_MORE 0
54#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
55#define DESCRIPTOR_INPUT_MORE (2 << 12)
56#define DESCRIPTOR_INPUT_LAST (3 << 12)
57#define DESCRIPTOR_STATUS (1 << 11)
58#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
59#define DESCRIPTOR_PING (1 << 7)
60#define DESCRIPTOR_YY (1 << 6)
61#define DESCRIPTOR_NO_IRQ (0 << 4)
62#define DESCRIPTOR_IRQ_ERROR (1 << 4)
63#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
64#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
65#define DESCRIPTOR_WAIT (3 << 0)
Kristian Høgsberged568912006-12-19 19:58:35 -050066
67struct descriptor {
68 __le16 req_count;
69 __le16 control;
70 __le32 data_address;
71 __le32 branch_address;
72 __le16 res_count;
73 __le16 transfer_status;
74} __attribute__((aligned(16)));
75
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -050076struct db_descriptor {
77 __le16 first_size;
78 __le16 control;
79 __le16 second_req_count;
80 __le16 first_req_count;
81 __le32 branch_address;
82 __le16 second_res_count;
83 __le16 first_res_count;
84 __le32 reserved0;
85 __le32 first_buffer;
86 __le32 second_buffer;
87 __le32 reserved1;
88} __attribute__((aligned(16)));
89
Kristian Høgsberga77754a2007-05-07 20:33:35 -040090#define CONTROL_SET(regs) (regs)
91#define CONTROL_CLEAR(regs) ((regs) + 4)
92#define COMMAND_PTR(regs) ((regs) + 12)
93#define CONTEXT_MATCH(regs) ((regs) + 16)
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050094
Kristian Høgsberg32b46092007-02-06 14:49:30 -050095struct ar_buffer {
96 struct descriptor descriptor;
97 struct ar_buffer *next;
98 __le32 data[0];
99};
100
Kristian Høgsberged568912006-12-19 19:58:35 -0500101struct ar_context {
102 struct fw_ohci *ohci;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500103 struct ar_buffer *current_buffer;
104 struct ar_buffer *last_buffer;
105 void *pointer;
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500106 u32 regs;
Kristian Høgsberged568912006-12-19 19:58:35 -0500107 struct tasklet_struct tasklet;
108};
109
Kristian Høgsberg30200732007-02-16 17:34:39 -0500110struct context;
111
112typedef int (*descriptor_callback_t)(struct context *ctx,
113 struct descriptor *d,
114 struct descriptor *last);
David Moorefe5ca632008-01-06 17:21:41 -0500115
116/*
117 * A buffer that contains a block of DMA-able coherent memory used for
118 * storing a portion of a DMA descriptor program.
119 */
120struct descriptor_buffer {
121 struct list_head list;
122 dma_addr_t buffer_bus;
123 size_t buffer_size;
124 size_t used;
125 struct descriptor buffer[0];
126};
127
Kristian Høgsberg30200732007-02-16 17:34:39 -0500128struct context {
Stefan Richter373b2ed2007-03-04 14:45:18 +0100129 struct fw_ohci *ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500130 u32 regs;
David Moorefe5ca632008-01-06 17:21:41 -0500131 int total_allocation;
Stefan Richter373b2ed2007-03-04 14:45:18 +0100132
David Moorefe5ca632008-01-06 17:21:41 -0500133 /*
134 * List of page-sized buffers for storing DMA descriptors.
135 * Head of list contains buffers in use and tail of list contains
136 * free buffers.
137 */
138 struct list_head buffer_list;
139
140 /*
141 * Pointer to a buffer inside buffer_list that contains the tail
142 * end of the current DMA program.
143 */
144 struct descriptor_buffer *buffer_tail;
145
146 /*
147 * The descriptor containing the branch address of the first
148 * descriptor that has not yet been filled by the device.
149 */
150 struct descriptor *last;
151
152 /*
153 * The last descriptor in the DMA program. It contains the branch
154 * address that must be updated upon appending a new descriptor.
155 */
156 struct descriptor *prev;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500157
158 descriptor_callback_t callback;
159
Stefan Richter373b2ed2007-03-04 14:45:18 +0100160 struct tasklet_struct tasklet;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500161};
Kristian Høgsberg30200732007-02-16 17:34:39 -0500162
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400163#define IT_HEADER_SY(v) ((v) << 0)
164#define IT_HEADER_TCODE(v) ((v) << 4)
165#define IT_HEADER_CHANNEL(v) ((v) << 8)
166#define IT_HEADER_TAG(v) ((v) << 14)
167#define IT_HEADER_SPEED(v) ((v) << 16)
168#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
Kristian Høgsberged568912006-12-19 19:58:35 -0500169
170struct iso_context {
171 struct fw_iso_context base;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500172 struct context context;
David Moore0642b652007-12-19 03:09:18 -0500173 int excess_bytes;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -0500174 void *header;
175 size_t header_length;
Kristian Høgsberged568912006-12-19 19:58:35 -0500176};
177
178#define CONFIG_ROM_SIZE 1024
179
180struct fw_ohci {
181 struct fw_card card;
182
183 __iomem char *registers;
184 dma_addr_t self_id_bus;
185 __le32 *self_id_cpu;
186 struct tasklet_struct bus_reset_tasklet;
Kristian Høgsberge636fe22007-01-26 00:38:04 -0500187 int node_id;
Kristian Høgsberged568912006-12-19 19:58:35 -0500188 int generation;
Stefan Richtere09770d2008-03-11 02:23:29 +0100189 int request_generation; /* for timestamping incoming requests */
Stefan Richter3dcdc502009-06-04 21:08:43 +0200190 atomic_t bus_seconds;
Stefan Richter95984f62008-07-22 18:41:10 +0200191
192 bool use_dualbuffer;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100193 bool old_uninorth;
Stefan Richterd34316a2008-04-12 22:31:25 +0200194 bool bus_reset_packet_quirk;
Kristian Høgsberged568912006-12-19 19:58:35 -0500195
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400196 /*
197 * Spinlock for accessing fw_ohci data. Never call out of
198 * this driver with this lock held.
199 */
Kristian Høgsberged568912006-12-19 19:58:35 -0500200 spinlock_t lock;
201 u32 self_id_buffer[512];
202
203 /* Config rom buffers */
204 __be32 *config_rom;
205 dma_addr_t config_rom_bus;
206 __be32 *next_config_rom;
207 dma_addr_t next_config_rom_bus;
Stefan Richter8e859732009-10-08 00:41:59 +0200208 __be32 next_header;
Kristian Høgsberged568912006-12-19 19:58:35 -0500209
210 struct ar_context ar_request_ctx;
211 struct ar_context ar_response_ctx;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500212 struct context at_request_ctx;
213 struct context at_response_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -0500214
215 u32 it_context_mask;
216 struct iso_context *it_context_list;
Stefan Richter4817ed22008-12-21 16:39:46 +0100217 u64 ir_context_channels;
Kristian Høgsberged568912006-12-19 19:58:35 -0500218 u32 ir_context_mask;
219 struct iso_context *ir_context_list;
220};
221
Adrian Bunk95688e92007-01-22 19:17:37 +0100222static inline struct fw_ohci *fw_ohci(struct fw_card *card)
Kristian Høgsberged568912006-12-19 19:58:35 -0500223{
224 return container_of(card, struct fw_ohci, card);
225}
226
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500227#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
228#define IR_CONTEXT_BUFFER_FILL 0x80000000
229#define IR_CONTEXT_ISOCH_HEADER 0x40000000
230#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
231#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
232#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
Kristian Høgsberged568912006-12-19 19:58:35 -0500233
234#define CONTEXT_RUN 0x8000
235#define CONTEXT_WAKE 0x1000
236#define CONTEXT_DEAD 0x0800
237#define CONTEXT_ACTIVE 0x0400
238
Stefan Richter8b7b6af2009-01-20 19:10:58 +0100239#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
Kristian Høgsberged568912006-12-19 19:58:35 -0500240#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
241#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
242
Kristian Høgsberged568912006-12-19 19:58:35 -0500243#define OHCI1394_REGISTER_SIZE 0x800
244#define OHCI_LOOP_COUNT 500
245#define OHCI1394_PCI_HCI_Control 0x40
246#define SELF_ID_BUF_SIZE 0x800
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500247#define OHCI_TCODE_PHY_PACKET 0x0e
Kristian Høgsberge364cf42007-02-16 17:34:49 -0500248#define OHCI_VERSION_1_1 0x010010
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500249
Kristian Høgsberged568912006-12-19 19:58:35 -0500250static char ohci_driver_name[] = KBUILD_MODNAME;
251
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100252#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
253
Stefan Richtera007bb82008-04-07 22:33:35 +0200254#define OHCI_PARAM_DEBUG_AT_AR 1
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100255#define OHCI_PARAM_DEBUG_SELFIDS 2
Stefan Richtera007bb82008-04-07 22:33:35 +0200256#define OHCI_PARAM_DEBUG_IRQS 4
257#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100258
259static int param_debug;
260module_param_named(debug, param_debug, int, 0644);
261MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100262 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
Stefan Richtera007bb82008-04-07 22:33:35 +0200263 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
264 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
265 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100266 ", or a combination, or all = -1)");
267
268static void log_irqs(u32 evt)
269{
Stefan Richtera007bb82008-04-07 22:33:35 +0200270 if (likely(!(param_debug &
271 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100272 return;
273
Stefan Richtera007bb82008-04-07 22:33:35 +0200274 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
275 !(evt & OHCI1394_busReset))
276 return;
277
Stefan Richter161b96e2008-06-14 14:23:43 +0200278 fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
279 evt & OHCI1394_selfIDComplete ? " selfID" : "",
280 evt & OHCI1394_RQPkt ? " AR_req" : "",
281 evt & OHCI1394_RSPkt ? " AR_resp" : "",
282 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
283 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
284 evt & OHCI1394_isochRx ? " IR" : "",
285 evt & OHCI1394_isochTx ? " IT" : "",
286 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
287 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
288 evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
289 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
290 evt & OHCI1394_busReset ? " busReset" : "",
291 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
292 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
293 OHCI1394_respTxComplete | OHCI1394_isochRx |
294 OHCI1394_isochTx | OHCI1394_postedWriteErr |
295 OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
296 OHCI1394_regAccessFail | OHCI1394_busReset)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100297 ? " ?" : "");
298}
299
300static const char *speed[] = {
301 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
302};
303static const char *power[] = {
304 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
305 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
306};
307static const char port[] = { '.', '-', 'p', 'c', };
308
309static char _p(u32 *s, int shift)
310{
311 return port[*s >> shift & 3];
312}
313
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200314static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100315{
316 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
317 return;
318
Stefan Richter161b96e2008-06-14 14:23:43 +0200319 fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
320 self_id_count, generation, node_id);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100321
322 for (; self_id_count--; ++s)
323 if ((*s & 1 << 23) == 0)
Stefan Richter161b96e2008-06-14 14:23:43 +0200324 fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
325 "%s gc=%d %s %s%s%s\n",
326 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
327 speed[*s >> 14 & 3], *s >> 16 & 63,
328 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
329 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100330 else
Stefan Richter161b96e2008-06-14 14:23:43 +0200331 fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
332 *s, *s >> 24 & 63,
333 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
334 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100335}
336
337static const char *evts[] = {
338 [0x00] = "evt_no_status", [0x01] = "-reserved-",
339 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
340 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
341 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
342 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
343 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
344 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
345 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
346 [0x10] = "-reserved-", [0x11] = "ack_complete",
347 [0x12] = "ack_pending ", [0x13] = "-reserved-",
348 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
349 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
350 [0x18] = "-reserved-", [0x19] = "-reserved-",
351 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
352 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
353 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
354 [0x20] = "pending/cancelled",
355};
356static const char *tcodes[] = {
357 [0x0] = "QW req", [0x1] = "BW req",
358 [0x2] = "W resp", [0x3] = "-reserved-",
359 [0x4] = "QR req", [0x5] = "BR req",
360 [0x6] = "QR resp", [0x7] = "BR resp",
361 [0x8] = "cycle start", [0x9] = "Lk req",
362 [0xa] = "async stream packet", [0xb] = "Lk resp",
363 [0xc] = "-reserved-", [0xd] = "-reserved-",
364 [0xe] = "link internal", [0xf] = "-reserved-",
365};
366static const char *phys[] = {
367 [0x0] = "phy config packet", [0x1] = "link-on packet",
368 [0x2] = "self-id packet", [0x3] = "-reserved-",
369};
370
371static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
372{
373 int tcode = header[0] >> 4 & 0xf;
374 char specific[12];
375
376 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
377 return;
378
379 if (unlikely(evt >= ARRAY_SIZE(evts)))
380 evt = 0x1f;
381
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200382 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter161b96e2008-06-14 14:23:43 +0200383 fw_notify("A%c evt_bus_reset, generation %d\n",
384 dir, (header[2] >> 16) & 0xff);
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200385 return;
386 }
387
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100388 if (header[0] == ~header[1]) {
Stefan Richter161b96e2008-06-14 14:23:43 +0200389 fw_notify("A%c %s, %s, %08x\n",
390 dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100391 return;
392 }
393
394 switch (tcode) {
395 case 0x0: case 0x6: case 0x8:
396 snprintf(specific, sizeof(specific), " = %08x",
397 be32_to_cpu((__force __be32)header[3]));
398 break;
399 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
400 snprintf(specific, sizeof(specific), " %x,%x",
401 header[3] >> 16, header[3] & 0xffff);
402 break;
403 default:
404 specific[0] = '\0';
405 }
406
407 switch (tcode) {
408 case 0xe: case 0xa:
Stefan Richter161b96e2008-06-14 14:23:43 +0200409 fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100410 break;
411 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
Stefan Richter161b96e2008-06-14 14:23:43 +0200412 fw_notify("A%c spd %x tl %02x, "
413 "%04x -> %04x, %s, "
414 "%s, %04x%08x%s\n",
415 dir, speed, header[0] >> 10 & 0x3f,
416 header[1] >> 16, header[0] >> 16, evts[evt],
417 tcodes[tcode], header[1] & 0xffff, header[2], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100418 break;
419 default:
Stefan Richter161b96e2008-06-14 14:23:43 +0200420 fw_notify("A%c spd %x tl %02x, "
421 "%04x -> %04x, %s, "
422 "%s%s\n",
423 dir, speed, header[0] >> 10 & 0x3f,
424 header[1] >> 16, header[0] >> 16, evts[evt],
425 tcodes[tcode], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100426 }
427}
428
429#else
430
431#define log_irqs(evt)
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200432#define log_selfids(node_id, generation, self_id_count, sid)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100433#define log_ar_at_event(dir, speed, header, evt)
434
435#endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
436
Adrian Bunk95688e92007-01-22 19:17:37 +0100437static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
Kristian Høgsberged568912006-12-19 19:58:35 -0500438{
439 writel(data, ohci->registers + offset);
440}
441
Adrian Bunk95688e92007-01-22 19:17:37 +0100442static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
Kristian Høgsberged568912006-12-19 19:58:35 -0500443{
444 return readl(ohci->registers + offset);
445}
446
Adrian Bunk95688e92007-01-22 19:17:37 +0100447static inline void flush_writes(const struct fw_ohci *ohci)
Kristian Høgsberged568912006-12-19 19:58:35 -0500448{
449 /* Do a dummy read to flush writes. */
450 reg_read(ohci, OHCI1394_Version);
451}
452
Stefan Richter53dca512008-12-14 21:47:04 +0100453static int ohci_update_phy_reg(struct fw_card *card, int addr,
454 int clear_bits, int set_bits)
Kristian Høgsberged568912006-12-19 19:58:35 -0500455{
456 struct fw_ohci *ohci = fw_ohci(card);
457 u32 val, old;
458
459 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
Stefan Richter362e9012007-07-12 22:24:19 +0200460 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -0500461 msleep(2);
462 val = reg_read(ohci, OHCI1394_PhyControl);
463 if ((val & OHCI1394_PhyControl_ReadDone) == 0) {
464 fw_error("failed to set phy reg bits.\n");
465 return -EBUSY;
466 }
467
468 old = OHCI1394_PhyControl_ReadData(val);
469 old = (old & ~clear_bits) | set_bits;
470 reg_write(ohci, OHCI1394_PhyControl,
471 OHCI1394_PhyControl_Write(addr, old));
472
473 return 0;
474}
475
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500476static int ar_context_add_page(struct ar_context *ctx)
Kristian Høgsberged568912006-12-19 19:58:35 -0500477{
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500478 struct device *dev = ctx->ohci->card.device;
479 struct ar_buffer *ab;
Stefan Richterf5101d582008-03-14 00:27:49 +0100480 dma_addr_t uninitialized_var(ab_bus);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500481 size_t offset;
482
Jarod Wilsonbde17092008-03-12 17:43:26 -0400483 ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500484 if (ab == NULL)
485 return -ENOMEM;
486
Jay Fenlasona55709b2008-10-22 15:59:42 -0400487 ab->next = NULL;
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -0400488 memset(&ab->descriptor, 0, sizeof(ab->descriptor));
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400489 ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
490 DESCRIPTOR_STATUS |
491 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500492 offset = offsetof(struct ar_buffer, data);
493 ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
494 ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
495 ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
496 ab->descriptor.branch_address = 0;
497
Kristian Høgsbergec839e42007-05-22 18:55:48 -0400498 ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500499 ctx->last_buffer->next = ab;
500 ctx->last_buffer = ab;
501
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400502 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberged568912006-12-19 19:58:35 -0500503 flush_writes(ctx->ohci);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500504
505 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -0500506}
507
Jay Fenlasona55709b2008-10-22 15:59:42 -0400508static void ar_context_release(struct ar_context *ctx)
509{
510 struct ar_buffer *ab, *ab_next;
511 size_t offset;
512 dma_addr_t ab_bus;
513
514 for (ab = ctx->current_buffer; ab; ab = ab_next) {
515 ab_next = ab->next;
516 offset = offsetof(struct ar_buffer, data);
517 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
518 dma_free_coherent(ctx->ohci->card.device, PAGE_SIZE,
519 ab, ab_bus);
520 }
521}
522
Stefan Richter11bf20a2008-03-01 02:47:15 +0100523#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
524#define cond_le32_to_cpu(v) \
525 (ohci->old_uninorth ? (__force __u32)(v) : le32_to_cpu(v))
526#else
527#define cond_le32_to_cpu(v) le32_to_cpu(v)
528#endif
529
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500530static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
Kristian Høgsberged568912006-12-19 19:58:35 -0500531{
Kristian Høgsberged568912006-12-19 19:58:35 -0500532 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500533 struct fw_packet p;
534 u32 status, length, tcode;
Stefan Richter43286562008-03-11 21:22:26 +0100535 int evt;
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500536
Stefan Richter11bf20a2008-03-01 02:47:15 +0100537 p.header[0] = cond_le32_to_cpu(buffer[0]);
538 p.header[1] = cond_le32_to_cpu(buffer[1]);
539 p.header[2] = cond_le32_to_cpu(buffer[2]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500540
541 tcode = (p.header[0] >> 4) & 0x0f;
542 switch (tcode) {
543 case TCODE_WRITE_QUADLET_REQUEST:
544 case TCODE_READ_QUADLET_RESPONSE:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500545 p.header[3] = (__force __u32) buffer[3];
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500546 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500547 p.payload_length = 0;
548 break;
549
550 case TCODE_READ_BLOCK_REQUEST :
Stefan Richter11bf20a2008-03-01 02:47:15 +0100551 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500552 p.header_length = 16;
553 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500554 break;
555
556 case TCODE_WRITE_BLOCK_REQUEST:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500557 case TCODE_READ_BLOCK_RESPONSE:
558 case TCODE_LOCK_REQUEST:
559 case TCODE_LOCK_RESPONSE:
Stefan Richter11bf20a2008-03-01 02:47:15 +0100560 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500561 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500562 p.payload_length = p.header[3] >> 16;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500563 break;
564
565 case TCODE_WRITE_RESPONSE:
566 case TCODE_READ_QUADLET_REQUEST:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500567 case OHCI_TCODE_PHY_PACKET:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500568 p.header_length = 12;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500569 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500570 break;
Stefan Richterccff9622008-05-31 19:36:06 +0200571
572 default:
573 /* FIXME: Stop context, discard everything, and restart? */
574 p.header_length = 0;
575 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500576 }
577
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500578 p.payload = (void *) buffer + p.header_length;
579
580 /* FIXME: What to do about evt_* errors? */
581 length = (p.header_length + p.payload_length + 3) / 4;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100582 status = cond_le32_to_cpu(buffer[length]);
Stefan Richter43286562008-03-11 21:22:26 +0100583 evt = (status >> 16) & 0x1f;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500584
Stefan Richter43286562008-03-11 21:22:26 +0100585 p.ack = evt - 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500586 p.speed = (status >> 21) & 0x7;
587 p.timestamp = status & 0xffff;
588 p.generation = ohci->request_generation;
Kristian Høgsberged568912006-12-19 19:58:35 -0500589
Stefan Richter43286562008-03-11 21:22:26 +0100590 log_ar_at_event('R', p.speed, p.header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100591
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400592 /*
593 * The OHCI bus reset handler synthesizes a phy packet with
Kristian Høgsberged568912006-12-19 19:58:35 -0500594 * the new generation number when a bus reset happens (see
595 * section 8.4.2.3). This helps us determine when a request
596 * was received and make sure we send the response in the same
597 * generation. We only need this for requests; for responses
598 * we use the unique tlabel for finding the matching
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400599 * request.
Stefan Richterd34316a2008-04-12 22:31:25 +0200600 *
601 * Alas some chips sometimes emit bus reset packets with a
602 * wrong generation. We set the correct generation for these
603 * at a slightly incorrect time (in bus_reset_tasklet).
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400604 */
Stefan Richterd34316a2008-04-12 22:31:25 +0200605 if (evt == OHCI1394_evt_bus_reset) {
606 if (!ohci->bus_reset_packet_quirk)
607 ohci->request_generation = (p.header[2] >> 16) & 0xff;
608 } else if (ctx == &ohci->ar_request_ctx) {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500609 fw_core_handle_request(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200610 } else {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500611 fw_core_handle_response(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200612 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500613
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500614 return buffer + length + 1;
615}
Kristian Høgsberged568912006-12-19 19:58:35 -0500616
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500617static void ar_context_tasklet(unsigned long data)
618{
619 struct ar_context *ctx = (struct ar_context *)data;
620 struct fw_ohci *ohci = ctx->ohci;
621 struct ar_buffer *ab;
622 struct descriptor *d;
623 void *buffer, *end;
Kristian Høgsberged568912006-12-19 19:58:35 -0500624
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500625 ab = ctx->current_buffer;
626 d = &ab->descriptor;
Kristian Høgsberged568912006-12-19 19:58:35 -0500627
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500628 if (d->res_count == 0) {
629 size_t size, rest, offset;
Jarod Wilson6b842362008-03-25 16:47:16 -0400630 dma_addr_t start_bus;
631 void *start;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500632
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400633 /*
634 * This descriptor is finished and we may have a
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500635 * packet split across this and the next buffer. We
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400636 * reuse the page for reassembling the split packet.
637 */
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500638
639 offset = offsetof(struct ar_buffer, data);
Jarod Wilson6b842362008-03-25 16:47:16 -0400640 start = buffer = ab;
641 start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500642
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500643 ab = ab->next;
644 d = &ab->descriptor;
645 size = buffer + PAGE_SIZE - ctx->pointer;
646 rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
647 memmove(buffer, ctx->pointer, size);
648 memcpy(buffer + size, ab->data, rest);
649 ctx->current_buffer = ab;
650 ctx->pointer = (void *) ab->data + rest;
651 end = buffer + size + rest;
652
653 while (buffer < end)
654 buffer = handle_ar_packet(ctx, buffer);
655
Jarod Wilsonbde17092008-03-12 17:43:26 -0400656 dma_free_coherent(ohci->card.device, PAGE_SIZE,
Jarod Wilson6b842362008-03-25 16:47:16 -0400657 start, start_bus);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500658 ar_context_add_page(ctx);
659 } else {
660 buffer = ctx->pointer;
661 ctx->pointer = end =
662 (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
663
664 while (buffer < end)
665 buffer = handle_ar_packet(ctx, buffer);
666 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500667}
668
Stefan Richter53dca512008-12-14 21:47:04 +0100669static int ar_context_init(struct ar_context *ctx,
670 struct fw_ohci *ohci, u32 regs)
Kristian Høgsberged568912006-12-19 19:58:35 -0500671{
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500672 struct ar_buffer ab;
Kristian Høgsberged568912006-12-19 19:58:35 -0500673
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500674 ctx->regs = regs;
675 ctx->ohci = ohci;
676 ctx->last_buffer = &ab;
Kristian Høgsberged568912006-12-19 19:58:35 -0500677 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
678
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500679 ar_context_add_page(ctx);
680 ar_context_add_page(ctx);
681 ctx->current_buffer = ab.next;
682 ctx->pointer = ctx->current_buffer->data;
683
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400684 return 0;
685}
686
687static void ar_context_run(struct ar_context *ctx)
688{
689 struct ar_buffer *ab = ctx->current_buffer;
690 dma_addr_t ab_bus;
691 size_t offset;
692
693 offset = offsetof(struct ar_buffer, data);
Stefan Richter0a9972b2007-06-23 20:28:17 +0200694 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400695
696 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400697 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500698 flush_writes(ctx->ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -0500699}
Stefan Richter373b2ed2007-03-04 14:45:18 +0100700
Stefan Richter53dca512008-12-14 21:47:04 +0100701static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500702{
703 int b, key;
704
705 b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
706 key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
707
708 /* figure out which descriptor the branch address goes in */
709 if (z == 2 && (b == 3 || key == 2))
710 return d;
711 else
712 return d + z - 1;
713}
714
Kristian Høgsberg30200732007-02-16 17:34:39 -0500715static void context_tasklet(unsigned long data)
716{
717 struct context *ctx = (struct context *) data;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500718 struct descriptor *d, *last;
719 u32 address;
720 int z;
David Moorefe5ca632008-01-06 17:21:41 -0500721 struct descriptor_buffer *desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500722
David Moorefe5ca632008-01-06 17:21:41 -0500723 desc = list_entry(ctx->buffer_list.next,
724 struct descriptor_buffer, list);
725 last = ctx->last;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500726 while (last->branch_address != 0) {
David Moorefe5ca632008-01-06 17:21:41 -0500727 struct descriptor_buffer *old_desc = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500728 address = le32_to_cpu(last->branch_address);
729 z = address & 0xf;
David Moorefe5ca632008-01-06 17:21:41 -0500730 address &= ~0xf;
731
732 /* If the branch address points to a buffer outside of the
733 * current buffer, advance to the next buffer. */
734 if (address < desc->buffer_bus ||
735 address >= desc->buffer_bus + desc->used)
736 desc = list_entry(desc->list.next,
737 struct descriptor_buffer, list);
738 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500739 last = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500740
741 if (!ctx->callback(ctx, d, last))
742 break;
743
David Moorefe5ca632008-01-06 17:21:41 -0500744 if (old_desc != desc) {
745 /* If we've advanced to the next buffer, move the
746 * previous buffer to the free list. */
747 unsigned long flags;
748 old_desc->used = 0;
749 spin_lock_irqsave(&ctx->ohci->lock, flags);
750 list_move_tail(&old_desc->list, &ctx->buffer_list);
751 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
752 }
753 ctx->last = last;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500754 }
755}
756
David Moorefe5ca632008-01-06 17:21:41 -0500757/*
758 * Allocate a new buffer and add it to the list of free buffers for this
759 * context. Must be called with ohci->lock held.
760 */
Stefan Richter53dca512008-12-14 21:47:04 +0100761static int context_add_buffer(struct context *ctx)
David Moorefe5ca632008-01-06 17:21:41 -0500762{
763 struct descriptor_buffer *desc;
Stefan Richterf5101d582008-03-14 00:27:49 +0100764 dma_addr_t uninitialized_var(bus_addr);
David Moorefe5ca632008-01-06 17:21:41 -0500765 int offset;
766
767 /*
768 * 16MB of descriptors should be far more than enough for any DMA
769 * program. This will catch run-away userspace or DoS attacks.
770 */
771 if (ctx->total_allocation >= 16*1024*1024)
772 return -ENOMEM;
773
774 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
775 &bus_addr, GFP_ATOMIC);
776 if (!desc)
777 return -ENOMEM;
778
779 offset = (void *)&desc->buffer - (void *)desc;
780 desc->buffer_size = PAGE_SIZE - offset;
781 desc->buffer_bus = bus_addr + offset;
782 desc->used = 0;
783
784 list_add_tail(&desc->list, &ctx->buffer_list);
785 ctx->total_allocation += PAGE_SIZE;
786
787 return 0;
788}
789
Stefan Richter53dca512008-12-14 21:47:04 +0100790static int context_init(struct context *ctx, struct fw_ohci *ohci,
791 u32 regs, descriptor_callback_t callback)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500792{
793 ctx->ohci = ohci;
794 ctx->regs = regs;
David Moorefe5ca632008-01-06 17:21:41 -0500795 ctx->total_allocation = 0;
796
797 INIT_LIST_HEAD(&ctx->buffer_list);
798 if (context_add_buffer(ctx) < 0)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500799 return -ENOMEM;
800
David Moorefe5ca632008-01-06 17:21:41 -0500801 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
802 struct descriptor_buffer, list);
803
Kristian Høgsberg30200732007-02-16 17:34:39 -0500804 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
805 ctx->callback = callback;
806
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400807 /*
808 * We put a dummy descriptor in the buffer that has a NULL
Kristian Høgsberg30200732007-02-16 17:34:39 -0500809 * branch address and looks like it's been sent. That way we
David Moorefe5ca632008-01-06 17:21:41 -0500810 * have a descriptor to append DMA programs to.
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400811 */
David Moorefe5ca632008-01-06 17:21:41 -0500812 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
813 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
814 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
815 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
816 ctx->last = ctx->buffer_tail->buffer;
817 ctx->prev = ctx->buffer_tail->buffer;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500818
819 return 0;
820}
821
Stefan Richter53dca512008-12-14 21:47:04 +0100822static void context_release(struct context *ctx)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500823{
824 struct fw_card *card = &ctx->ohci->card;
David Moorefe5ca632008-01-06 17:21:41 -0500825 struct descriptor_buffer *desc, *tmp;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500826
David Moorefe5ca632008-01-06 17:21:41 -0500827 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
828 dma_free_coherent(card->device, PAGE_SIZE, desc,
829 desc->buffer_bus -
830 ((void *)&desc->buffer - (void *)desc));
Kristian Høgsberg30200732007-02-16 17:34:39 -0500831}
832
David Moorefe5ca632008-01-06 17:21:41 -0500833/* Must be called with ohci->lock held */
Stefan Richter53dca512008-12-14 21:47:04 +0100834static struct descriptor *context_get_descriptors(struct context *ctx,
835 int z, dma_addr_t *d_bus)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500836{
David Moorefe5ca632008-01-06 17:21:41 -0500837 struct descriptor *d = NULL;
838 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500839
David Moorefe5ca632008-01-06 17:21:41 -0500840 if (z * sizeof(*d) > desc->buffer_size)
841 return NULL;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500842
David Moorefe5ca632008-01-06 17:21:41 -0500843 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
844 /* No room for the descriptor in this buffer, so advance to the
845 * next one. */
846
847 if (desc->list.next == &ctx->buffer_list) {
848 /* If there is no free buffer next in the list,
849 * allocate one. */
850 if (context_add_buffer(ctx) < 0)
851 return NULL;
852 }
853 desc = list_entry(desc->list.next,
854 struct descriptor_buffer, list);
855 ctx->buffer_tail = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500856 }
857
David Moorefe5ca632008-01-06 17:21:41 -0500858 d = desc->buffer + desc->used / sizeof(*d);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -0400859 memset(d, 0, z * sizeof(*d));
David Moorefe5ca632008-01-06 17:21:41 -0500860 *d_bus = desc->buffer_bus + desc->used;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500861
862 return d;
863}
864
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500865static void context_run(struct context *ctx, u32 extra)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500866{
867 struct fw_ohci *ohci = ctx->ohci;
868
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400869 reg_write(ohci, COMMAND_PTR(ctx->regs),
David Moorefe5ca632008-01-06 17:21:41 -0500870 le32_to_cpu(ctx->last->branch_address));
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400871 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
872 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500873 flush_writes(ohci);
874}
875
876static void context_append(struct context *ctx,
877 struct descriptor *d, int z, int extra)
878{
879 dma_addr_t d_bus;
David Moorefe5ca632008-01-06 17:21:41 -0500880 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500881
David Moorefe5ca632008-01-06 17:21:41 -0500882 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500883
David Moorefe5ca632008-01-06 17:21:41 -0500884 desc->used += (z + extra) * sizeof(*d);
885 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
886 ctx->prev = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500887
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400888 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500889 flush_writes(ctx->ohci);
890}
891
892static void context_stop(struct context *ctx)
893{
894 u32 reg;
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500895 int i;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500896
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400897 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500898 flush_writes(ctx->ohci);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500899
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500900 for (i = 0; i < 10; i++) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400901 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500902 if ((reg & CONTEXT_ACTIVE) == 0)
Stefan Richterb0068542009-01-05 20:43:23 +0100903 return;
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500904
Stefan Richterb980f5a2007-07-12 22:25:14 +0200905 mdelay(1);
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500906 }
Stefan Richterb0068542009-01-05 20:43:23 +0100907 fw_error("Error: DMA context still active (0x%08x)\n", reg);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500908}
Kristian Høgsberged568912006-12-19 19:58:35 -0500909
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500910struct driver_data {
Kristian Høgsberged568912006-12-19 19:58:35 -0500911 struct fw_packet *packet;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500912};
913
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400914/*
915 * This function apppends a packet to the DMA queue for transmission.
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500916 * Must always be called with the ochi->lock held to ensure proper
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400917 * generation handling and locking around packet queue manipulation.
918 */
Stefan Richter53dca512008-12-14 21:47:04 +0100919static int at_context_queue_packet(struct context *ctx,
920 struct fw_packet *packet)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500921{
Kristian Høgsberged568912006-12-19 19:58:35 -0500922 struct fw_ohci *ohci = ctx->ohci;
Stefan Richter4b6d51e2007-10-21 11:20:07 +0200923 dma_addr_t d_bus, uninitialized_var(payload_bus);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500924 struct driver_data *driver_data;
925 struct descriptor *d, *last;
926 __le32 *header;
Kristian Høgsberged568912006-12-19 19:58:35 -0500927 int z, tcode;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500928 u32 reg;
Kristian Høgsberged568912006-12-19 19:58:35 -0500929
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500930 d = context_get_descriptors(ctx, 4, &d_bus);
931 if (d == NULL) {
932 packet->ack = RCODE_SEND_ERROR;
933 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -0500934 }
935
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400936 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500937 d[0].res_count = cpu_to_le16(packet->timestamp);
938
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400939 /*
940 * The DMA format for asyncronous link packets is different
Kristian Høgsberged568912006-12-19 19:58:35 -0500941 * from the IEEE1394 layout, so shift the fields around
942 * accordingly. If header_length is 8, it's a PHY packet, to
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400943 * which we need to prepend an extra quadlet.
944 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500945
946 header = (__le32 *) &d[1];
Jay Fenlasonf8c22872009-03-05 19:08:40 +0100947 switch (packet->header_length) {
948 case 16:
949 case 12:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500950 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
951 (packet->speed << 16));
952 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
953 (packet->header[0] & 0xffff0000));
954 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsberged568912006-12-19 19:58:35 -0500955
956 tcode = (packet->header[0] >> 4) & 0x0f;
957 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500958 header[3] = cpu_to_le32(packet->header[3]);
Kristian Høgsberged568912006-12-19 19:58:35 -0500959 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500960 header[3] = (__force __le32) packet->header[3];
961
962 d[0].req_count = cpu_to_le16(packet->header_length);
Jay Fenlasonf8c22872009-03-05 19:08:40 +0100963 break;
964
965 case 8:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500966 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
967 (packet->speed << 16));
968 header[1] = cpu_to_le32(packet->header[0]);
969 header[2] = cpu_to_le32(packet->header[1]);
970 d[0].req_count = cpu_to_le16(12);
Jay Fenlasonf8c22872009-03-05 19:08:40 +0100971 break;
972
973 case 4:
974 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
975 (packet->speed << 16));
976 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
977 d[0].req_count = cpu_to_le16(8);
978 break;
979
980 default:
981 /* BUG(); */
982 packet->ack = RCODE_SEND_ERROR;
983 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -0500984 }
985
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500986 driver_data = (struct driver_data *) &d[3];
987 driver_data->packet = packet;
Kristian Høgsberg20d11672007-03-26 19:18:19 -0400988 packet->driver_data = driver_data;
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500989
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500990 if (packet->payload_length > 0) {
991 payload_bus =
992 dma_map_single(ohci->card.device, packet->payload,
993 packet->payload_length, DMA_TO_DEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700994 if (dma_mapping_error(ohci->card.device, payload_bus)) {
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500995 packet->ack = RCODE_SEND_ERROR;
996 return -1;
997 }
Stefan Richter1d1dc5e2008-12-10 00:20:38 +0100998 packet->payload_bus = payload_bus;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500999
1000 d[2].req_count = cpu_to_le16(packet->payload_length);
1001 d[2].data_address = cpu_to_le32(payload_bus);
1002 last = &d[2];
1003 z = 3;
1004 } else {
1005 last = &d[0];
1006 z = 2;
1007 }
1008
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001009 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
1010 DESCRIPTOR_IRQ_ALWAYS |
1011 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001012
Jarod Wilson76f73ca2008-04-07 22:32:33 +02001013 /*
1014 * If the controller and packet generations don't match, we need to
1015 * bail out and try again. If IntEvent.busReset is set, the AT context
1016 * is halted, so appending to the context and trying to run it is
1017 * futile. Most controllers do the right thing and just flush the AT
1018 * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
1019 * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
1020 * up stalling out. So we just bail out in software and try again
1021 * later, and everyone is happy.
1022 * FIXME: Document how the locking works.
1023 */
1024 if (ohci->generation != packet->generation ||
1025 reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
Stefan Richterab88ca42007-08-29 19:40:28 +02001026 if (packet->payload_length > 0)
1027 dma_unmap_single(ohci->card.device, payload_bus,
1028 packet->payload_length, DMA_TO_DEVICE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001029 packet->ack = RCODE_GENERATION;
1030 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001031 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001032
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001033 context_append(ctx, d, z, 4 - z);
Kristian Høgsberged568912006-12-19 19:58:35 -05001034
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001035 /* If the context isn't already running, start it up. */
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001036 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsberg053b3082007-04-10 18:11:17 -04001037 if ((reg & CONTEXT_RUN) == 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001038 context_run(ctx, 0);
Kristian Høgsberged568912006-12-19 19:58:35 -05001039
1040 return 0;
1041}
1042
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001043static int handle_at_packet(struct context *context,
1044 struct descriptor *d,
1045 struct descriptor *last)
1046{
1047 struct driver_data *driver_data;
1048 struct fw_packet *packet;
1049 struct fw_ohci *ohci = context->ohci;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001050 int evt;
1051
1052 if (last->transfer_status == 0)
1053 /* This descriptor isn't done yet, stop iteration. */
1054 return 0;
1055
1056 driver_data = (struct driver_data *) &d[3];
1057 packet = driver_data->packet;
1058 if (packet == NULL)
1059 /* This packet was cancelled, just continue. */
1060 return 1;
1061
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001062 if (packet->payload_bus)
1063 dma_unmap_single(ohci->card.device, packet->payload_bus,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001064 packet->payload_length, DMA_TO_DEVICE);
1065
1066 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1067 packet->timestamp = le16_to_cpu(last->res_count);
1068
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001069 log_ar_at_event('T', packet->speed, packet->header, evt);
1070
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001071 switch (evt) {
1072 case OHCI1394_evt_timeout:
1073 /* Async response transmit timed out. */
1074 packet->ack = RCODE_CANCELLED;
1075 break;
1076
1077 case OHCI1394_evt_flushed:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001078 /*
1079 * The packet was flushed should give same error as
1080 * when we try to use a stale generation count.
1081 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001082 packet->ack = RCODE_GENERATION;
1083 break;
1084
1085 case OHCI1394_evt_missing_ack:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001086 /*
1087 * Using a valid (current) generation count, but the
1088 * node is not on the bus or not sending acks.
1089 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001090 packet->ack = RCODE_NO_ACK;
1091 break;
1092
1093 case ACK_COMPLETE + 0x10:
1094 case ACK_PENDING + 0x10:
1095 case ACK_BUSY_X + 0x10:
1096 case ACK_BUSY_A + 0x10:
1097 case ACK_BUSY_B + 0x10:
1098 case ACK_DATA_ERROR + 0x10:
1099 case ACK_TYPE_ERROR + 0x10:
1100 packet->ack = evt - 0x10;
1101 break;
1102
1103 default:
1104 packet->ack = RCODE_SEND_ERROR;
1105 break;
1106 }
1107
1108 packet->callback(packet, &ohci->card, packet->ack);
1109
1110 return 1;
1111}
1112
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001113#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1114#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1115#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1116#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1117#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001118
Stefan Richter53dca512008-12-14 21:47:04 +01001119static void handle_local_rom(struct fw_ohci *ohci,
1120 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001121{
1122 struct fw_packet response;
1123 int tcode, length, i;
1124
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001125 tcode = HEADER_GET_TCODE(packet->header[0]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001126 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001127 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001128 else
1129 length = 4;
1130
1131 i = csr - CSR_CONFIG_ROM;
1132 if (i + length > CONFIG_ROM_SIZE) {
1133 fw_fill_response(&response, packet->header,
1134 RCODE_ADDRESS_ERROR, NULL, 0);
1135 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1136 fw_fill_response(&response, packet->header,
1137 RCODE_TYPE_ERROR, NULL, 0);
1138 } else {
1139 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1140 (void *) ohci->config_rom + i, length);
1141 }
1142
1143 fw_core_handle_response(&ohci->card, &response);
1144}
1145
Stefan Richter53dca512008-12-14 21:47:04 +01001146static void handle_local_lock(struct fw_ohci *ohci,
1147 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001148{
1149 struct fw_packet response;
1150 int tcode, length, ext_tcode, sel;
1151 __be32 *payload, lock_old;
1152 u32 lock_arg, lock_data;
1153
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001154 tcode = HEADER_GET_TCODE(packet->header[0]);
1155 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001156 payload = packet->payload;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001157 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001158
1159 if (tcode == TCODE_LOCK_REQUEST &&
1160 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1161 lock_arg = be32_to_cpu(payload[0]);
1162 lock_data = be32_to_cpu(payload[1]);
1163 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1164 lock_arg = 0;
1165 lock_data = 0;
1166 } else {
1167 fw_fill_response(&response, packet->header,
1168 RCODE_TYPE_ERROR, NULL, 0);
1169 goto out;
1170 }
1171
1172 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1173 reg_write(ohci, OHCI1394_CSRData, lock_data);
1174 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1175 reg_write(ohci, OHCI1394_CSRControl, sel);
1176
1177 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
1178 lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
1179 else
1180 fw_notify("swap not done yet\n");
1181
1182 fw_fill_response(&response, packet->header,
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001183 RCODE_COMPLETE, &lock_old, sizeof(lock_old));
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001184 out:
1185 fw_core_handle_response(&ohci->card, &response);
1186}
1187
Stefan Richter53dca512008-12-14 21:47:04 +01001188static void handle_local_request(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001189{
1190 u64 offset;
1191 u32 csr;
1192
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001193 if (ctx == &ctx->ohci->at_request_ctx) {
1194 packet->ack = ACK_PENDING;
1195 packet->callback(packet, &ctx->ohci->card, packet->ack);
1196 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001197
1198 offset =
1199 ((unsigned long long)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001200 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001201 packet->header[2];
1202 csr = offset - CSR_REGISTER_BASE;
1203
1204 /* Handle config rom reads. */
1205 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1206 handle_local_rom(ctx->ohci, packet, csr);
1207 else switch (csr) {
1208 case CSR_BUS_MANAGER_ID:
1209 case CSR_BANDWIDTH_AVAILABLE:
1210 case CSR_CHANNELS_AVAILABLE_HI:
1211 case CSR_CHANNELS_AVAILABLE_LO:
1212 handle_local_lock(ctx->ohci, packet, csr);
1213 break;
1214 default:
1215 if (ctx == &ctx->ohci->at_request_ctx)
1216 fw_core_handle_request(&ctx->ohci->card, packet);
1217 else
1218 fw_core_handle_response(&ctx->ohci->card, packet);
1219 break;
1220 }
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001221
1222 if (ctx == &ctx->ohci->at_response_ctx) {
1223 packet->ack = ACK_COMPLETE;
1224 packet->callback(packet, &ctx->ohci->card, packet->ack);
1225 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001226}
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001227
Stefan Richter53dca512008-12-14 21:47:04 +01001228static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberged568912006-12-19 19:58:35 -05001229{
Kristian Høgsberged568912006-12-19 19:58:35 -05001230 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001231 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001232
1233 spin_lock_irqsave(&ctx->ohci->lock, flags);
1234
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001235 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001236 ctx->ohci->generation == packet->generation) {
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001237 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1238 handle_local_request(ctx, packet);
1239 return;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001240 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001241
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001242 ret = at_context_queue_packet(ctx, packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001243 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1244
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001245 if (ret < 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001246 packet->callback(packet, &ctx->ohci->card, packet->ack);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001247
Kristian Høgsberged568912006-12-19 19:58:35 -05001248}
1249
1250static void bus_reset_tasklet(unsigned long data)
1251{
1252 struct fw_ohci *ohci = (struct fw_ohci *)data;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001253 int self_id_count, i, j, reg;
Kristian Høgsberged568912006-12-19 19:58:35 -05001254 int generation, new_generation;
1255 unsigned long flags;
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001256 void *free_rom = NULL;
1257 dma_addr_t free_rom_bus = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001258
1259 reg = reg_read(ohci, OHCI1394_NodeID);
1260 if (!(reg & OHCI1394_NodeID_idValid)) {
Stefan Richter02ff8f82007-08-30 00:11:40 +02001261 fw_notify("node ID not valid, new bus reset in progress\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001262 return;
1263 }
Stefan Richter02ff8f82007-08-30 00:11:40 +02001264 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
1265 fw_notify("malconfigured bus\n");
1266 return;
1267 }
1268 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1269 OHCI1394_NodeID_nodeNumber);
Kristian Høgsberged568912006-12-19 19:58:35 -05001270
Stefan Richterc8a9a492008-03-19 21:40:32 +01001271 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1272 if (reg & OHCI1394_SelfIDCount_selfIDError) {
1273 fw_notify("inconsistent self IDs\n");
1274 return;
1275 }
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001276 /*
1277 * The count in the SelfIDCount register is the number of
Kristian Høgsberged568912006-12-19 19:58:35 -05001278 * bytes in the self ID receive buffer. Since we also receive
1279 * the inverted quadlets and a header quadlet, we shift one
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001280 * bit extra to get the actual number of self IDs.
1281 */
Stefan Richter928ec5f2009-09-06 18:49:17 +02001282 self_id_count = (reg >> 3) & 0xff;
1283 if (self_id_count == 0 || self_id_count > 252) {
Stefan Richter016bf3d2008-03-19 22:05:02 +01001284 fw_notify("inconsistent self IDs\n");
1285 return;
1286 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001287 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
Stefan Richteree71c2f2007-08-25 14:08:19 +02001288 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001289
1290 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
Stefan Richterc8a9a492008-03-19 21:40:32 +01001291 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
1292 fw_notify("inconsistent self IDs\n");
1293 return;
1294 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001295 ohci->self_id_buffer[j] =
1296 cond_le32_to_cpu(ohci->self_id_cpu[i]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001297 }
Stefan Richteree71c2f2007-08-25 14:08:19 +02001298 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001299
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001300 /*
1301 * Check the consistency of the self IDs we just read. The
Kristian Høgsberged568912006-12-19 19:58:35 -05001302 * problem we face is that a new bus reset can start while we
1303 * read out the self IDs from the DMA buffer. If this happens,
1304 * the DMA buffer will be overwritten with new self IDs and we
1305 * will read out inconsistent data. The OHCI specification
1306 * (section 11.2) recommends a technique similar to
1307 * linux/seqlock.h, where we remember the generation of the
1308 * self IDs in the buffer before reading them out and compare
1309 * it to the current generation after reading them out. If
1310 * the two generations match we know we have a consistent set
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001311 * of self IDs.
1312 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001313
1314 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1315 if (new_generation != generation) {
1316 fw_notify("recursive bus reset detected, "
1317 "discarding self ids\n");
1318 return;
1319 }
1320
1321 /* FIXME: Document how the locking works. */
1322 spin_lock_irqsave(&ohci->lock, flags);
1323
1324 ohci->generation = generation;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001325 context_stop(&ohci->at_request_ctx);
1326 context_stop(&ohci->at_response_ctx);
Kristian Høgsberged568912006-12-19 19:58:35 -05001327 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
1328
Stefan Richterd34316a2008-04-12 22:31:25 +02001329 if (ohci->bus_reset_packet_quirk)
1330 ohci->request_generation = generation;
1331
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001332 /*
1333 * This next bit is unrelated to the AT context stuff but we
Kristian Høgsberged568912006-12-19 19:58:35 -05001334 * have to do it under the spinlock also. If a new config rom
1335 * was set up before this reset, the old one is now no longer
1336 * in use and we can free it. Update the config rom pointers
1337 * to point to the current config rom and clear the
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001338 * next_config_rom pointer so a new udpate can take place.
1339 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001340
1341 if (ohci->next_config_rom != NULL) {
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001342 if (ohci->next_config_rom != ohci->config_rom) {
1343 free_rom = ohci->config_rom;
1344 free_rom_bus = ohci->config_rom_bus;
1345 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001346 ohci->config_rom = ohci->next_config_rom;
1347 ohci->config_rom_bus = ohci->next_config_rom_bus;
1348 ohci->next_config_rom = NULL;
1349
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001350 /*
1351 * Restore config_rom image and manually update
Kristian Høgsberged568912006-12-19 19:58:35 -05001352 * config_rom registers. Writing the header quadlet
1353 * will indicate that the config rom is ready, so we
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001354 * do that last.
1355 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001356 reg_write(ohci, OHCI1394_BusOptions,
1357 be32_to_cpu(ohci->config_rom[2]));
Stefan Richter8e859732009-10-08 00:41:59 +02001358 ohci->config_rom[0] = ohci->next_header;
1359 reg_write(ohci, OHCI1394_ConfigROMhdr,
1360 be32_to_cpu(ohci->next_header));
Kristian Høgsberged568912006-12-19 19:58:35 -05001361 }
1362
Stefan Richter080de8c2008-02-28 20:54:43 +01001363#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1364 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
1365 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
1366#endif
1367
Kristian Høgsberged568912006-12-19 19:58:35 -05001368 spin_unlock_irqrestore(&ohci->lock, flags);
1369
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001370 if (free_rom)
1371 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1372 free_rom, free_rom_bus);
1373
Stefan Richter08ddb2f2008-04-11 00:51:15 +02001374 log_selfids(ohci->node_id, generation,
1375 self_id_count, ohci->self_id_buffer);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001376
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001377 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
Kristian Høgsberged568912006-12-19 19:58:35 -05001378 self_id_count, ohci->self_id_buffer);
1379}
1380
1381static irqreturn_t irq_handler(int irq, void *data)
1382{
1383 struct fw_ohci *ohci = data;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001384 u32 event, iso_event, cycle_time;
Kristian Høgsberged568912006-12-19 19:58:35 -05001385 int i;
1386
1387 event = reg_read(ohci, OHCI1394_IntEventClear);
1388
Stefan Richtera5159582007-06-09 19:31:14 +02001389 if (!event || !~event)
Kristian Høgsberged568912006-12-19 19:58:35 -05001390 return IRQ_NONE;
1391
Stefan Richtera007bb82008-04-07 22:33:35 +02001392 /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
1393 reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001394 log_irqs(event);
Kristian Høgsberged568912006-12-19 19:58:35 -05001395
1396 if (event & OHCI1394_selfIDComplete)
1397 tasklet_schedule(&ohci->bus_reset_tasklet);
1398
1399 if (event & OHCI1394_RQPkt)
1400 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
1401
1402 if (event & OHCI1394_RSPkt)
1403 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
1404
1405 if (event & OHCI1394_reqTxComplete)
1406 tasklet_schedule(&ohci->at_request_ctx.tasklet);
1407
1408 if (event & OHCI1394_respTxComplete)
1409 tasklet_schedule(&ohci->at_response_ctx.tasklet);
1410
Kristian Høgsbergc8894752007-02-16 17:34:36 -05001411 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
Kristian Høgsberged568912006-12-19 19:58:35 -05001412 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
1413
1414 while (iso_event) {
1415 i = ffs(iso_event) - 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001416 tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001417 iso_event &= ~(1 << i);
1418 }
1419
Kristian Høgsbergc8894752007-02-16 17:34:36 -05001420 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
Kristian Høgsberged568912006-12-19 19:58:35 -05001421 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
1422
1423 while (iso_event) {
1424 i = ffs(iso_event) - 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001425 tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001426 iso_event &= ~(1 << i);
1427 }
1428
Jarod Wilson75f78322008-04-03 17:18:23 -04001429 if (unlikely(event & OHCI1394_regAccessFail))
1430 fw_error("Register access failure - "
1431 "please notify linux1394-devel@lists.sf.net\n");
1432
Stefan Richtere524f6162007-08-20 21:58:30 +02001433 if (unlikely(event & OHCI1394_postedWriteErr))
1434 fw_error("PCI posted write error\n");
1435
Stefan Richterbb9f2202007-12-22 22:14:52 +01001436 if (unlikely(event & OHCI1394_cycleTooLong)) {
1437 if (printk_ratelimit())
1438 fw_notify("isochronous cycle too long\n");
1439 reg_write(ohci, OHCI1394_LinkControlSet,
1440 OHCI1394_LinkControl_cycleMaster);
1441 }
1442
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001443 if (event & OHCI1394_cycle64Seconds) {
1444 cycle_time = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1445 if ((cycle_time & 0x80000000) == 0)
Stefan Richter3dcdc502009-06-04 21:08:43 +02001446 atomic_inc(&ohci->bus_seconds);
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001447 }
1448
Kristian Høgsberged568912006-12-19 19:58:35 -05001449 return IRQ_HANDLED;
1450}
1451
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001452static int software_reset(struct fw_ohci *ohci)
1453{
1454 int i;
1455
1456 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
1457
1458 for (i = 0; i < OHCI_LOOP_COUNT; i++) {
1459 if ((reg_read(ohci, OHCI1394_HCControlSet) &
1460 OHCI1394_HCControl_softReset) == 0)
1461 return 0;
1462 msleep(1);
1463 }
1464
1465 return -EBUSY;
1466}
1467
Stefan Richter8e859732009-10-08 00:41:59 +02001468static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
1469{
1470 size_t size = length * 4;
1471
1472 memcpy(dest, src, size);
1473 if (size < CONFIG_ROM_SIZE)
1474 memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
1475}
1476
1477static int ohci_enable(struct fw_card *card,
1478 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05001479{
1480 struct fw_ohci *ohci = fw_ohci(card);
1481 struct pci_dev *dev = to_pci_dev(card->device);
Jarod Wilson02214722008-03-28 10:02:50 -04001482 u32 lps;
1483 int i;
Kristian Høgsberged568912006-12-19 19:58:35 -05001484
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001485 if (software_reset(ohci)) {
1486 fw_error("Failed to reset ohci card.\n");
1487 return -EBUSY;
1488 }
1489
1490 /*
1491 * Now enable LPS, which we need in order to start accessing
1492 * most of the registers. In fact, on some cards (ALI M5251),
1493 * accessing registers in the SClk domain without LPS enabled
1494 * will lock up the machine. Wait 50msec to make sure we have
Jarod Wilson02214722008-03-28 10:02:50 -04001495 * full link enabled. However, with some cards (well, at least
1496 * a JMicron PCIe card), we have to try again sometimes.
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001497 */
1498 reg_write(ohci, OHCI1394_HCControlSet,
1499 OHCI1394_HCControl_LPS |
1500 OHCI1394_HCControl_postedWriteEnable);
1501 flush_writes(ohci);
Jarod Wilson02214722008-03-28 10:02:50 -04001502
1503 for (lps = 0, i = 0; !lps && i < 3; i++) {
1504 msleep(50);
1505 lps = reg_read(ohci, OHCI1394_HCControlSet) &
1506 OHCI1394_HCControl_LPS;
1507 }
1508
1509 if (!lps) {
1510 fw_error("Failed to set Link Power Status\n");
1511 return -EIO;
1512 }
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001513
1514 reg_write(ohci, OHCI1394_HCControlClear,
1515 OHCI1394_HCControl_noByteSwapData);
1516
Stefan Richteraffc9c22008-06-05 20:50:53 +02001517 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
Stefan Richtere896ec42008-06-05 20:49:38 +02001518 reg_write(ohci, OHCI1394_LinkControlClear,
1519 OHCI1394_LinkControl_rcvPhyPkt);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001520 reg_write(ohci, OHCI1394_LinkControlSet,
1521 OHCI1394_LinkControl_rcvSelfID |
1522 OHCI1394_LinkControl_cycleTimerEnable |
1523 OHCI1394_LinkControl_cycleMaster);
1524
1525 reg_write(ohci, OHCI1394_ATRetries,
1526 OHCI1394_MAX_AT_REQ_RETRIES |
1527 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
1528 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8));
1529
1530 ar_context_run(&ohci->ar_request_ctx);
1531 ar_context_run(&ohci->ar_response_ctx);
1532
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001533 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
1534 reg_write(ohci, OHCI1394_IntEventClear, ~0);
1535 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
1536 reg_write(ohci, OHCI1394_IntMaskSet,
1537 OHCI1394_selfIDComplete |
1538 OHCI1394_RQPkt | OHCI1394_RSPkt |
1539 OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
1540 OHCI1394_isochRx | OHCI1394_isochTx |
Stefan Richterbb9f2202007-12-22 22:14:52 +01001541 OHCI1394_postedWriteErr | OHCI1394_cycleTooLong |
Jarod Wilson75f78322008-04-03 17:18:23 -04001542 OHCI1394_cycle64Seconds | OHCI1394_regAccessFail |
1543 OHCI1394_masterIntEnable);
Stefan Richtera007bb82008-04-07 22:33:35 +02001544 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
1545 reg_write(ohci, OHCI1394_IntMaskSet, OHCI1394_busReset);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001546
1547 /* Activate link_on bit and contender bit in our self ID packets.*/
1548 if (ohci_update_phy_reg(card, 4, 0,
1549 PHY_LINK_ACTIVE | PHY_CONTENDER) < 0)
1550 return -EIO;
1551
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001552 /*
1553 * When the link is not yet enabled, the atomic config rom
Kristian Høgsberged568912006-12-19 19:58:35 -05001554 * update mechanism described below in ohci_set_config_rom()
1555 * is not active. We have to update ConfigRomHeader and
1556 * BusOptions manually, and the write to ConfigROMmap takes
1557 * effect immediately. We tie this to the enabling of the
1558 * link, so we have a valid config rom before enabling - the
1559 * OHCI requires that ConfigROMhdr and BusOptions have valid
1560 * values before enabling.
1561 *
1562 * However, when the ConfigROMmap is written, some controllers
1563 * always read back quadlets 0 and 2 from the config rom to
1564 * the ConfigRomHeader and BusOptions registers on bus reset.
1565 * They shouldn't do that in this initial case where the link
1566 * isn't enabled. This means we have to use the same
1567 * workaround here, setting the bus header to 0 and then write
1568 * the right values in the bus reset tasklet.
1569 */
1570
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001571 if (config_rom) {
1572 ohci->next_config_rom =
1573 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1574 &ohci->next_config_rom_bus,
1575 GFP_KERNEL);
1576 if (ohci->next_config_rom == NULL)
1577 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05001578
Stefan Richter8e859732009-10-08 00:41:59 +02001579 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001580 } else {
1581 /*
1582 * In the suspend case, config_rom is NULL, which
1583 * means that we just reuse the old config rom.
1584 */
1585 ohci->next_config_rom = ohci->config_rom;
1586 ohci->next_config_rom_bus = ohci->config_rom_bus;
1587 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001588
Stefan Richter8e859732009-10-08 00:41:59 +02001589 ohci->next_header = ohci->next_config_rom[0];
Kristian Høgsberged568912006-12-19 19:58:35 -05001590 ohci->next_config_rom[0] = 0;
1591 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001592 reg_write(ohci, OHCI1394_BusOptions,
1593 be32_to_cpu(ohci->next_config_rom[2]));
Kristian Høgsberged568912006-12-19 19:58:35 -05001594 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
1595
1596 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
1597
1598 if (request_irq(dev->irq, irq_handler,
Thomas Gleixner65efffa2007-03-05 18:19:51 -08001599 IRQF_SHARED, ohci_driver_name, ohci)) {
Kristian Høgsberged568912006-12-19 19:58:35 -05001600 fw_error("Failed to allocate shared interrupt %d.\n",
1601 dev->irq);
1602 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1603 ohci->config_rom, ohci->config_rom_bus);
1604 return -EIO;
1605 }
1606
1607 reg_write(ohci, OHCI1394_HCControlSet,
1608 OHCI1394_HCControl_linkEnable |
1609 OHCI1394_HCControl_BIBimageValid);
1610 flush_writes(ohci);
1611
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001612 /*
1613 * We are ready to go, initiate bus reset to finish the
1614 * initialization.
1615 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001616
1617 fw_core_initiate_bus_reset(&ohci->card, 1);
1618
1619 return 0;
1620}
1621
Stefan Richter53dca512008-12-14 21:47:04 +01001622static int ohci_set_config_rom(struct fw_card *card,
Stefan Richter8e859732009-10-08 00:41:59 +02001623 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05001624{
1625 struct fw_ohci *ohci;
1626 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001627 int ret = -EBUSY;
Kristian Høgsberged568912006-12-19 19:58:35 -05001628 __be32 *next_config_rom;
Stefan Richterf5101d582008-03-14 00:27:49 +01001629 dma_addr_t uninitialized_var(next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05001630
1631 ohci = fw_ohci(card);
1632
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001633 /*
1634 * When the OHCI controller is enabled, the config rom update
Kristian Høgsberged568912006-12-19 19:58:35 -05001635 * mechanism is a bit tricky, but easy enough to use. See
1636 * section 5.5.6 in the OHCI specification.
1637 *
1638 * The OHCI controller caches the new config rom address in a
1639 * shadow register (ConfigROMmapNext) and needs a bus reset
1640 * for the changes to take place. When the bus reset is
1641 * detected, the controller loads the new values for the
1642 * ConfigRomHeader and BusOptions registers from the specified
1643 * config rom and loads ConfigROMmap from the ConfigROMmapNext
1644 * shadow register. All automatically and atomically.
1645 *
1646 * Now, there's a twist to this story. The automatic load of
1647 * ConfigRomHeader and BusOptions doesn't honor the
1648 * noByteSwapData bit, so with a be32 config rom, the
1649 * controller will load be32 values in to these registers
1650 * during the atomic update, even on litte endian
1651 * architectures. The workaround we use is to put a 0 in the
1652 * header quadlet; 0 is endian agnostic and means that the
1653 * config rom isn't ready yet. In the bus reset tasklet we
1654 * then set up the real values for the two registers.
1655 *
1656 * We use ohci->lock to avoid racing with the code that sets
1657 * ohci->next_config_rom to NULL (see bus_reset_tasklet).
1658 */
1659
1660 next_config_rom =
1661 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1662 &next_config_rom_bus, GFP_KERNEL);
1663 if (next_config_rom == NULL)
1664 return -ENOMEM;
1665
1666 spin_lock_irqsave(&ohci->lock, flags);
1667
1668 if (ohci->next_config_rom == NULL) {
1669 ohci->next_config_rom = next_config_rom;
1670 ohci->next_config_rom_bus = next_config_rom_bus;
1671
Stefan Richter8e859732009-10-08 00:41:59 +02001672 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberged568912006-12-19 19:58:35 -05001673
1674 ohci->next_header = config_rom[0];
1675 ohci->next_config_rom[0] = 0;
1676
1677 reg_write(ohci, OHCI1394_ConfigROMmap,
1678 ohci->next_config_rom_bus);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001679 ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001680 }
1681
1682 spin_unlock_irqrestore(&ohci->lock, flags);
1683
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001684 /*
1685 * Now initiate a bus reset to have the changes take
Kristian Høgsberged568912006-12-19 19:58:35 -05001686 * effect. We clean up the old config rom memory and DMA
1687 * mappings in the bus reset tasklet, since the OHCI
1688 * controller could need to access it before the bus reset
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001689 * takes effect.
1690 */
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001691 if (ret == 0)
Kristian Høgsberged568912006-12-19 19:58:35 -05001692 fw_core_initiate_bus_reset(&ohci->card, 1);
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001693 else
1694 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1695 next_config_rom, next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05001696
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001697 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001698}
1699
1700static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
1701{
1702 struct fw_ohci *ohci = fw_ohci(card);
1703
1704 at_context_transmit(&ohci->at_request_ctx, packet);
1705}
1706
1707static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
1708{
1709 struct fw_ohci *ohci = fw_ohci(card);
1710
1711 at_context_transmit(&ohci->at_response_ctx, packet);
1712}
1713
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001714static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
1715{
1716 struct fw_ohci *ohci = fw_ohci(card);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001717 struct context *ctx = &ohci->at_request_ctx;
1718 struct driver_data *driver_data = packet->driver_data;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001719 int ret = -ENOENT;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001720
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001721 tasklet_disable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001722
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001723 if (packet->ack != 0)
1724 goto out;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001725
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001726 if (packet->payload_bus)
1727 dma_unmap_single(ohci->card.device, packet->payload_bus,
1728 packet->payload_length, DMA_TO_DEVICE);
1729
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001730 log_ar_at_event('T', packet->speed, packet->header, 0x20);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001731 driver_data->packet = NULL;
1732 packet->ack = RCODE_CANCELLED;
1733 packet->callback(packet, &ohci->card, packet->ack);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001734 ret = 0;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001735 out:
1736 tasklet_enable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001737
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001738 return ret;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001739}
1740
Stefan Richter53dca512008-12-14 21:47:04 +01001741static int ohci_enable_phys_dma(struct fw_card *card,
1742 int node_id, int generation)
Kristian Høgsberged568912006-12-19 19:58:35 -05001743{
Stefan Richter080de8c2008-02-28 20:54:43 +01001744#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1745 return 0;
1746#else
Kristian Høgsberged568912006-12-19 19:58:35 -05001747 struct fw_ohci *ohci = fw_ohci(card);
1748 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001749 int n, ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001750
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001751 /*
1752 * FIXME: Make sure this bitmask is cleared when we clear the busReset
1753 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
1754 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001755
1756 spin_lock_irqsave(&ohci->lock, flags);
1757
1758 if (ohci->generation != generation) {
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001759 ret = -ESTALE;
Kristian Høgsberged568912006-12-19 19:58:35 -05001760 goto out;
1761 }
1762
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001763 /*
1764 * Note, if the node ID contains a non-local bus ID, physical DMA is
1765 * enabled for _all_ nodes on remote buses.
1766 */
Stefan Richter907293d2007-01-23 21:11:43 +01001767
1768 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
1769 if (n < 32)
1770 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
1771 else
1772 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
1773
Kristian Høgsberged568912006-12-19 19:58:35 -05001774 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05001775 out:
Stefan Richter6cad95f2007-01-21 20:46:45 +01001776 spin_unlock_irqrestore(&ohci->lock, flags);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001777
1778 return ret;
Stefan Richter080de8c2008-02-28 20:54:43 +01001779#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
Kristian Høgsberged568912006-12-19 19:58:35 -05001780}
Stefan Richter373b2ed2007-03-04 14:45:18 +01001781
Stefan Richter53dca512008-12-14 21:47:04 +01001782static u64 ohci_get_bus_time(struct fw_card *card)
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001783{
1784 struct fw_ohci *ohci = fw_ohci(card);
1785 u32 cycle_time;
1786 u64 bus_time;
1787
1788 cycle_time = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
Stefan Richter3dcdc502009-06-04 21:08:43 +02001789 bus_time = ((u64)atomic_read(&ohci->bus_seconds) << 32) | cycle_time;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001790
1791 return bus_time;
1792}
1793
David Moore1aa292b2008-07-22 23:23:40 -07001794static void copy_iso_headers(struct iso_context *ctx, void *p)
1795{
1796 int i = ctx->header_length;
1797
1798 if (i + ctx->base.header_size > PAGE_SIZE)
1799 return;
1800
1801 /*
1802 * The iso header is byteswapped to little endian by
1803 * the controller, but the remaining header quadlets
1804 * are big endian. We want to present all the headers
1805 * as big endian, so we have to swap the first quadlet.
1806 */
1807 if (ctx->base.header_size > 0)
1808 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
1809 if (ctx->base.header_size > 4)
1810 *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
1811 if (ctx->base.header_size > 8)
1812 memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
1813 ctx->header_length += ctx->base.header_size;
1814}
1815
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05001816static int handle_ir_dualbuffer_packet(struct context *context,
1817 struct descriptor *d,
1818 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05001819{
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001820 struct iso_context *ctx =
1821 container_of(context, struct iso_context, context);
1822 struct db_descriptor *db = (struct db_descriptor *) d;
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001823 __le32 *ir_header;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001824 size_t header_length;
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001825 void *p, *end;
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05001826
Stefan Richterefbf3902008-02-23 12:24:57 +01001827 if (db->first_res_count != 0 && db->second_res_count != 0) {
David Moore0642b652007-12-19 03:09:18 -05001828 if (ctx->excess_bytes <= le16_to_cpu(db->second_req_count)) {
1829 /* This descriptor isn't done yet, stop iteration. */
1830 return 0;
1831 }
1832 ctx->excess_bytes -= le16_to_cpu(db->second_req_count);
1833 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001834
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001835 header_length = le16_to_cpu(db->first_req_count) -
1836 le16_to_cpu(db->first_res_count);
1837
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001838 p = db + 1;
1839 end = p + header_length;
David Moore1aa292b2008-07-22 23:23:40 -07001840 while (p < end) {
1841 copy_iso_headers(ctx, p);
David Moore0642b652007-12-19 03:09:18 -05001842 ctx->excess_bytes +=
Stefan Richterefbf3902008-02-23 12:24:57 +01001843 (le32_to_cpu(*(__le32 *)(p + 4)) >> 16) & 0xffff;
David Moore1aa292b2008-07-22 23:23:40 -07001844 p += max(ctx->base.header_size, (size_t)8);
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001845 }
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001846
David Moore0642b652007-12-19 03:09:18 -05001847 ctx->excess_bytes -= le16_to_cpu(db->second_req_count) -
1848 le16_to_cpu(db->second_res_count);
1849
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001850 if (le16_to_cpu(db->control) & DESCRIPTOR_IRQ_ALWAYS) {
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001851 ir_header = (__le32 *) (db + 1);
1852 ctx->base.callback(&ctx->base,
1853 le32_to_cpu(ir_header[0]) & 0xffff,
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001854 ctx->header_length, ctx->header,
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001855 ctx->base.callback_data);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001856 ctx->header_length = 0;
1857 }
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001858
1859 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001860}
1861
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001862static int handle_ir_packet_per_buffer(struct context *context,
1863 struct descriptor *d,
1864 struct descriptor *last)
1865{
1866 struct iso_context *ctx =
1867 container_of(context, struct iso_context, context);
David Moorebcee8932007-12-19 15:26:38 -05001868 struct descriptor *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001869 __le32 *ir_header;
David Moorebcee8932007-12-19 15:26:38 -05001870 void *p;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001871
David Moorebcee8932007-12-19 15:26:38 -05001872 for (pd = d; pd <= last; pd++) {
1873 if (pd->transfer_status)
1874 break;
1875 }
1876 if (pd > last)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001877 /* Descriptor(s) not done yet, stop iteration */
1878 return 0;
1879
David Moore1aa292b2008-07-22 23:23:40 -07001880 p = last + 1;
1881 copy_iso_headers(ctx, p);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001882
David Moorebcee8932007-12-19 15:26:38 -05001883 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
1884 ir_header = (__le32 *) p;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001885 ctx->base.callback(&ctx->base,
1886 le32_to_cpu(ir_header[0]) & 0xffff,
1887 ctx->header_length, ctx->header,
1888 ctx->base.callback_data);
1889 ctx->header_length = 0;
1890 }
1891
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001892 return 1;
1893}
1894
Kristian Høgsberg30200732007-02-16 17:34:39 -05001895static int handle_it_packet(struct context *context,
1896 struct descriptor *d,
1897 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05001898{
Kristian Høgsberg30200732007-02-16 17:34:39 -05001899 struct iso_context *ctx =
1900 container_of(context, struct iso_context, context);
Stefan Richter373b2ed2007-03-04 14:45:18 +01001901
Kristian Høgsberg30200732007-02-16 17:34:39 -05001902 if (last->transfer_status == 0)
1903 /* This descriptor isn't done yet, stop iteration. */
1904 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001905
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001906 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS)
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001907 ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
1908 0, NULL, ctx->base.callback_data);
Kristian Høgsberged568912006-12-19 19:58:35 -05001909
Kristian Høgsberg30200732007-02-16 17:34:39 -05001910 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001911}
1912
Stefan Richter53dca512008-12-14 21:47:04 +01001913static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
Stefan Richter4817ed22008-12-21 16:39:46 +01001914 int type, int channel, size_t header_size)
Kristian Høgsberged568912006-12-19 19:58:35 -05001915{
1916 struct fw_ohci *ohci = fw_ohci(card);
1917 struct iso_context *ctx, *list;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001918 descriptor_callback_t callback;
Stefan Richter4817ed22008-12-21 16:39:46 +01001919 u64 *channels, dont_care = ~0ULL;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001920 u32 *mask, regs;
Kristian Høgsberged568912006-12-19 19:58:35 -05001921 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001922 int index, ret = -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05001923
1924 if (type == FW_ISO_CONTEXT_TRANSMIT) {
Stefan Richter4817ed22008-12-21 16:39:46 +01001925 channels = &dont_care;
Kristian Høgsberged568912006-12-19 19:58:35 -05001926 mask = &ohci->it_context_mask;
1927 list = ohci->it_context_list;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001928 callback = handle_it_packet;
Kristian Høgsberged568912006-12-19 19:58:35 -05001929 } else {
Stefan Richter4817ed22008-12-21 16:39:46 +01001930 channels = &ohci->ir_context_channels;
Stefan Richter373b2ed2007-03-04 14:45:18 +01001931 mask = &ohci->ir_context_mask;
1932 list = ohci->ir_context_list;
Stefan Richter95984f62008-07-22 18:41:10 +02001933 if (ohci->use_dualbuffer)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001934 callback = handle_ir_dualbuffer_packet;
1935 else
1936 callback = handle_ir_packet_per_buffer;
Kristian Høgsberged568912006-12-19 19:58:35 -05001937 }
1938
1939 spin_lock_irqsave(&ohci->lock, flags);
Stefan Richter4817ed22008-12-21 16:39:46 +01001940 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
1941 if (index >= 0) {
1942 *channels &= ~(1ULL << channel);
Kristian Høgsberged568912006-12-19 19:58:35 -05001943 *mask &= ~(1 << index);
Stefan Richter4817ed22008-12-21 16:39:46 +01001944 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001945 spin_unlock_irqrestore(&ohci->lock, flags);
1946
1947 if (index < 0)
1948 return ERR_PTR(-EBUSY);
1949
Stefan Richter373b2ed2007-03-04 14:45:18 +01001950 if (type == FW_ISO_CONTEXT_TRANSMIT)
1951 regs = OHCI1394_IsoXmitContextBase(index);
1952 else
1953 regs = OHCI1394_IsoRcvContextBase(index);
1954
Kristian Høgsberged568912006-12-19 19:58:35 -05001955 ctx = &list[index];
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001956 memset(ctx, 0, sizeof(*ctx));
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001957 ctx->header_length = 0;
1958 ctx->header = (void *) __get_free_page(GFP_KERNEL);
1959 if (ctx->header == NULL)
1960 goto out;
1961
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001962 ret = context_init(&ctx->context, ohci, regs, callback);
1963 if (ret < 0)
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001964 goto out_with_header;
Kristian Høgsberged568912006-12-19 19:58:35 -05001965
1966 return &ctx->base;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001967
1968 out_with_header:
1969 free_page((unsigned long)ctx->header);
1970 out:
1971 spin_lock_irqsave(&ohci->lock, flags);
1972 *mask |= 1 << index;
1973 spin_unlock_irqrestore(&ohci->lock, flags);
1974
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001975 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05001976}
1977
Kristian Høgsbergeb0306e2007-03-14 17:34:54 -04001978static int ohci_start_iso(struct fw_iso_context *base,
1979 s32 cycle, u32 sync, u32 tags)
Kristian Høgsberged568912006-12-19 19:58:35 -05001980{
Stefan Richter373b2ed2007-03-04 14:45:18 +01001981 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001982 struct fw_ohci *ohci = ctx->context.ohci;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001983 u32 control, match;
Kristian Høgsberged568912006-12-19 19:58:35 -05001984 int index;
1985
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001986 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
1987 index = ctx - ohci->it_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001988 match = 0;
1989 if (cycle >= 0)
1990 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001991 (cycle & 0x7fff) << 16;
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05001992
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001993 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
1994 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001995 context_run(&ctx->context, match);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001996 } else {
1997 index = ctx - ohci->ir_context_list;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001998 control = IR_CONTEXT_ISOCH_HEADER;
Stefan Richter95984f62008-07-22 18:41:10 +02001999 if (ohci->use_dualbuffer)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002000 control |= IR_CONTEXT_DUAL_BUFFER_MODE;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002001 match = (tags << 28) | (sync << 8) | ctx->base.channel;
2002 if (cycle >= 0) {
2003 match |= (cycle & 0x07fff) << 12;
2004 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
2005 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002006
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002007 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
2008 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002009 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002010 context_run(&ctx->context, control);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002011 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002012
2013 return 0;
2014}
2015
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002016static int ohci_stop_iso(struct fw_iso_context *base)
2017{
2018 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01002019 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002020 int index;
2021
2022 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2023 index = ctx - ohci->it_context_list;
2024 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
2025 } else {
2026 index = ctx - ohci->ir_context_list;
2027 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
2028 }
2029 flush_writes(ohci);
2030 context_stop(&ctx->context);
2031
2032 return 0;
2033}
2034
Kristian Høgsberged568912006-12-19 19:58:35 -05002035static void ohci_free_iso_context(struct fw_iso_context *base)
2036{
2037 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01002038 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberged568912006-12-19 19:58:35 -05002039 unsigned long flags;
2040 int index;
2041
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002042 ohci_stop_iso(base);
2043 context_release(&ctx->context);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002044 free_page((unsigned long)ctx->header);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002045
Kristian Høgsberged568912006-12-19 19:58:35 -05002046 spin_lock_irqsave(&ohci->lock, flags);
2047
2048 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2049 index = ctx - ohci->it_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002050 ohci->it_context_mask |= 1 << index;
2051 } else {
2052 index = ctx - ohci->ir_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002053 ohci->ir_context_mask |= 1 << index;
Stefan Richter4817ed22008-12-21 16:39:46 +01002054 ohci->ir_context_channels |= 1ULL << base->channel;
Kristian Høgsberged568912006-12-19 19:58:35 -05002055 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002056
2057 spin_unlock_irqrestore(&ohci->lock, flags);
2058}
2059
Stefan Richter53dca512008-12-14 21:47:04 +01002060static int ohci_queue_iso_transmit(struct fw_iso_context *base,
2061 struct fw_iso_packet *packet,
2062 struct fw_iso_buffer *buffer,
2063 unsigned long payload)
Kristian Høgsberged568912006-12-19 19:58:35 -05002064{
Stefan Richter373b2ed2007-03-04 14:45:18 +01002065 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05002066 struct descriptor *d, *last, *pd;
Kristian Høgsberged568912006-12-19 19:58:35 -05002067 struct fw_iso_packet *p;
2068 __le32 *header;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002069 dma_addr_t d_bus, page_bus;
Kristian Høgsberged568912006-12-19 19:58:35 -05002070 u32 z, header_z, payload_z, irq;
2071 u32 payload_index, payload_end_index, next_page_index;
Kristian Høgsberg30200732007-02-16 17:34:39 -05002072 int page, end_page, i, length, offset;
Kristian Høgsberged568912006-12-19 19:58:35 -05002073
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002074 /*
2075 * FIXME: Cycle lost behavior should be configurable: lose
2076 * packet, retransmit or terminate..
2077 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002078
2079 p = packet;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002080 payload_index = payload;
Kristian Høgsberged568912006-12-19 19:58:35 -05002081
2082 if (p->skip)
2083 z = 1;
2084 else
2085 z = 2;
2086 if (p->header_length > 0)
2087 z++;
2088
2089 /* Determine the first page the payload isn't contained in. */
2090 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
2091 if (p->payload_length > 0)
2092 payload_z = end_page - (payload_index >> PAGE_SHIFT);
2093 else
2094 payload_z = 0;
2095
2096 z += payload_z;
2097
2098 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002099 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002100
Kristian Høgsberg30200732007-02-16 17:34:39 -05002101 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
2102 if (d == NULL)
2103 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002104
2105 if (!p->skip) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002106 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsberged568912006-12-19 19:58:35 -05002107 d[0].req_count = cpu_to_le16(8);
2108
2109 header = (__le32 *) &d[1];
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002110 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
2111 IT_HEADER_TAG(p->tag) |
2112 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
2113 IT_HEADER_CHANNEL(ctx->base.channel) |
2114 IT_HEADER_SPEED(ctx->base.speed));
Kristian Høgsberged568912006-12-19 19:58:35 -05002115 header[1] =
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002116 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
Kristian Høgsberged568912006-12-19 19:58:35 -05002117 p->payload_length));
2118 }
2119
2120 if (p->header_length > 0) {
2121 d[2].req_count = cpu_to_le16(p->header_length);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002122 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002123 memcpy(&d[z], p->header, p->header_length);
2124 }
2125
2126 pd = d + z - payload_z;
2127 payload_end_index = payload_index + p->payload_length;
2128 for (i = 0; i < payload_z; i++) {
2129 page = payload_index >> PAGE_SHIFT;
2130 offset = payload_index & ~PAGE_MASK;
2131 next_page_index = (page + 1) << PAGE_SHIFT;
2132 length =
2133 min(next_page_index, payload_end_index) - payload_index;
2134 pd[i].req_count = cpu_to_le16(length);
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002135
2136 page_bus = page_private(buffer->pages[page]);
2137 pd[i].data_address = cpu_to_le32(page_bus + offset);
Kristian Høgsberged568912006-12-19 19:58:35 -05002138
2139 payload_index += length;
2140 }
2141
Kristian Høgsberged568912006-12-19 19:58:35 -05002142 if (p->interrupt)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002143 irq = DESCRIPTOR_IRQ_ALWAYS;
Kristian Høgsberged568912006-12-19 19:58:35 -05002144 else
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002145 irq = DESCRIPTOR_NO_IRQ;
Kristian Høgsberged568912006-12-19 19:58:35 -05002146
Kristian Høgsberg30200732007-02-16 17:34:39 -05002147 last = z == 2 ? d : d + z - 1;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002148 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
2149 DESCRIPTOR_STATUS |
2150 DESCRIPTOR_BRANCH_ALWAYS |
Kristian Høgsbergcbb59da2007-02-16 17:34:35 -05002151 irq);
Kristian Høgsberged568912006-12-19 19:58:35 -05002152
Kristian Høgsberg30200732007-02-16 17:34:39 -05002153 context_append(&ctx->context, d, z, header_z);
Kristian Høgsberged568912006-12-19 19:58:35 -05002154
2155 return 0;
2156}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002157
Stefan Richter53dca512008-12-14 21:47:04 +01002158static int ohci_queue_iso_receive_dualbuffer(struct fw_iso_context *base,
2159 struct fw_iso_packet *packet,
2160 struct fw_iso_buffer *buffer,
2161 unsigned long payload)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002162{
2163 struct iso_context *ctx = container_of(base, struct iso_context, base);
2164 struct db_descriptor *db = NULL;
2165 struct descriptor *d;
2166 struct fw_iso_packet *p;
2167 dma_addr_t d_bus, page_bus;
2168 u32 z, header_z, length, rest;
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04002169 int page, offset, packet_count, header_size;
Stefan Richter373b2ed2007-03-04 14:45:18 +01002170
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002171 /*
2172 * FIXME: Cycle lost behavior should be configurable: lose
2173 * packet, retransmit or terminate..
2174 */
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002175
2176 p = packet;
2177 z = 2;
2178
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002179 /*
David Moore1aa292b2008-07-22 23:23:40 -07002180 * The OHCI controller puts the isochronous header and trailer in the
2181 * buffer, so we need at least 8 bytes.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002182 */
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04002183 packet_count = p->header_length / ctx->base.header_size;
David Moore1aa292b2008-07-22 23:23:40 -07002184 header_size = packet_count * max(ctx->base.header_size, (size_t)8);
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04002185
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002186 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002187 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002188 page = payload >> PAGE_SHIFT;
2189 offset = payload & ~PAGE_MASK;
2190 rest = p->payload_length;
2191
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002192 /* FIXME: make packet-per-buffer/dual-buffer a context option */
2193 while (rest > 0) {
2194 d = context_get_descriptors(&ctx->context,
2195 z + header_z, &d_bus);
2196 if (d == NULL)
2197 return -ENOMEM;
2198
2199 db = (struct db_descriptor *) d;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002200 db->control = cpu_to_le16(DESCRIPTOR_STATUS |
2201 DESCRIPTOR_BRANCH_ALWAYS);
David Moore1aa292b2008-07-22 23:23:40 -07002202 db->first_size =
2203 cpu_to_le16(max(ctx->base.header_size, (size_t)8));
David Moore0642b652007-12-19 03:09:18 -05002204 if (p->skip && rest == p->payload_length) {
2205 db->control |= cpu_to_le16(DESCRIPTOR_WAIT);
2206 db->first_req_count = db->first_size;
2207 } else {
2208 db->first_req_count = cpu_to_le16(header_size);
2209 }
Kristian Høgsberg1e1d1962007-02-16 17:34:45 -05002210 db->first_res_count = db->first_req_count;
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002211 db->first_buffer = cpu_to_le32(d_bus + sizeof(*db));
Stefan Richter373b2ed2007-03-04 14:45:18 +01002212
David Moore0642b652007-12-19 03:09:18 -05002213 if (p->skip && rest == p->payload_length)
2214 length = 4;
2215 else if (offset + rest < PAGE_SIZE)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002216 length = rest;
2217 else
2218 length = PAGE_SIZE - offset;
2219
Kristian Høgsberg1e1d1962007-02-16 17:34:45 -05002220 db->second_req_count = cpu_to_le16(length);
2221 db->second_res_count = db->second_req_count;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002222 page_bus = page_private(buffer->pages[page]);
2223 db->second_buffer = cpu_to_le32(page_bus + offset);
2224
Kristian Høgsbergcb2d2cd2007-02-16 17:34:47 -05002225 if (p->interrupt && length == rest)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002226 db->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
Kristian Høgsbergcb2d2cd2007-02-16 17:34:47 -05002227
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002228 context_append(&ctx->context, d, z, header_z);
2229 offset = (offset + length) & ~PAGE_MASK;
2230 rest -= length;
David Moore0642b652007-12-19 03:09:18 -05002231 if (offset == 0)
2232 page++;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002233 }
2234
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05002235 return 0;
2236}
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05002237
Stefan Richter53dca512008-12-14 21:47:04 +01002238static int ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
2239 struct fw_iso_packet *packet,
2240 struct fw_iso_buffer *buffer,
2241 unsigned long payload)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002242{
2243 struct iso_context *ctx = container_of(base, struct iso_context, base);
2244 struct descriptor *d = NULL, *pd = NULL;
David Moorebcee8932007-12-19 15:26:38 -05002245 struct fw_iso_packet *p = packet;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002246 dma_addr_t d_bus, page_bus;
2247 u32 z, header_z, rest;
David Moorebcee8932007-12-19 15:26:38 -05002248 int i, j, length;
2249 int page, offset, packet_count, header_size, payload_per_buffer;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002250
2251 /*
David Moore1aa292b2008-07-22 23:23:40 -07002252 * The OHCI controller puts the isochronous header and trailer in the
2253 * buffer, so we need at least 8 bytes.
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002254 */
2255 packet_count = p->header_length / ctx->base.header_size;
David Moore1aa292b2008-07-22 23:23:40 -07002256 header_size = max(ctx->base.header_size, (size_t)8);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002257
2258 /* Get header size in number of descriptors. */
2259 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
2260 page = payload >> PAGE_SHIFT;
2261 offset = payload & ~PAGE_MASK;
David Moorebcee8932007-12-19 15:26:38 -05002262 payload_per_buffer = p->payload_length / packet_count;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002263
2264 for (i = 0; i < packet_count; i++) {
2265 /* d points to the header descriptor */
David Moorebcee8932007-12-19 15:26:38 -05002266 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002267 d = context_get_descriptors(&ctx->context,
David Moorebcee8932007-12-19 15:26:38 -05002268 z + header_z, &d_bus);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002269 if (d == NULL)
2270 return -ENOMEM;
2271
David Moorebcee8932007-12-19 15:26:38 -05002272 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
2273 DESCRIPTOR_INPUT_MORE);
2274 if (p->skip && i == 0)
2275 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002276 d->req_count = cpu_to_le16(header_size);
2277 d->res_count = d->req_count;
David Moorebcee8932007-12-19 15:26:38 -05002278 d->transfer_status = 0;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002279 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
2280
David Moorebcee8932007-12-19 15:26:38 -05002281 rest = payload_per_buffer;
2282 for (j = 1; j < z; j++) {
2283 pd = d + j;
2284 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2285 DESCRIPTOR_INPUT_MORE);
2286
2287 if (offset + rest < PAGE_SIZE)
2288 length = rest;
2289 else
2290 length = PAGE_SIZE - offset;
2291 pd->req_count = cpu_to_le16(length);
2292 pd->res_count = pd->req_count;
2293 pd->transfer_status = 0;
2294
2295 page_bus = page_private(buffer->pages[page]);
2296 pd->data_address = cpu_to_le32(page_bus + offset);
2297
2298 offset = (offset + length) & ~PAGE_MASK;
2299 rest -= length;
2300 if (offset == 0)
2301 page++;
2302 }
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002303 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2304 DESCRIPTOR_INPUT_LAST |
2305 DESCRIPTOR_BRANCH_ALWAYS);
David Moorebcee8932007-12-19 15:26:38 -05002306 if (p->interrupt && i == packet_count - 1)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002307 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
2308
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002309 context_append(&ctx->context, d, z, header_z);
2310 }
2311
2312 return 0;
2313}
2314
Stefan Richter53dca512008-12-14 21:47:04 +01002315static int ohci_queue_iso(struct fw_iso_context *base,
2316 struct fw_iso_packet *packet,
2317 struct fw_iso_buffer *buffer,
2318 unsigned long payload)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002319{
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002320 struct iso_context *ctx = container_of(base, struct iso_context, base);
David Moorefe5ca632008-01-06 17:21:41 -05002321 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002322 int ret;
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002323
David Moorefe5ca632008-01-06 17:21:41 -05002324 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002325 if (base->type == FW_ISO_CONTEXT_TRANSMIT)
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002326 ret = ohci_queue_iso_transmit(base, packet, buffer, payload);
Stefan Richter95984f62008-07-22 18:41:10 +02002327 else if (ctx->context.ohci->use_dualbuffer)
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002328 ret = ohci_queue_iso_receive_dualbuffer(base, packet,
2329 buffer, payload);
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002330 else
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002331 ret = ohci_queue_iso_receive_packet_per_buffer(base, packet,
2332 buffer, payload);
David Moorefe5ca632008-01-06 17:21:41 -05002333 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
2334
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002335 return ret;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002336}
2337
Stefan Richter21ebcd12007-01-14 15:29:07 +01002338static const struct fw_card_driver ohci_driver = {
Kristian Høgsberged568912006-12-19 19:58:35 -05002339 .enable = ohci_enable,
2340 .update_phy_reg = ohci_update_phy_reg,
2341 .set_config_rom = ohci_set_config_rom,
2342 .send_request = ohci_send_request,
2343 .send_response = ohci_send_response,
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002344 .cancel_packet = ohci_cancel_packet,
Kristian Høgsberged568912006-12-19 19:58:35 -05002345 .enable_phys_dma = ohci_enable_phys_dma,
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002346 .get_bus_time = ohci_get_bus_time,
Kristian Høgsberged568912006-12-19 19:58:35 -05002347
2348 .allocate_iso_context = ohci_allocate_iso_context,
2349 .free_iso_context = ohci_free_iso_context,
2350 .queue_iso = ohci_queue_iso,
Kristian Høgsberg69cdb722007-02-16 17:34:41 -05002351 .start_iso = ohci_start_iso,
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002352 .stop_iso = ohci_stop_iso,
Kristian Høgsberged568912006-12-19 19:58:35 -05002353};
2354
Stefan Richter2ed0f182008-03-01 12:35:29 +01002355#ifdef CONFIG_PPC_PMAC
2356static void ohci_pmac_on(struct pci_dev *dev)
2357{
2358 if (machine_is(powermac)) {
2359 struct device_node *ofn = pci_device_to_OF_node(dev);
2360
2361 if (ofn) {
2362 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
2363 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
2364 }
2365 }
2366}
2367
2368static void ohci_pmac_off(struct pci_dev *dev)
2369{
2370 if (machine_is(powermac)) {
2371 struct device_node *ofn = pci_device_to_OF_node(dev);
2372
2373 if (ofn) {
2374 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
2375 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
2376 }
2377 }
2378}
2379#else
2380#define ohci_pmac_on(dev)
2381#define ohci_pmac_off(dev)
2382#endif /* CONFIG_PPC_PMAC */
2383
Stefan Richterfc383792009-08-28 13:25:15 +02002384#define PCI_VENDOR_ID_AGERE PCI_VENDOR_ID_ATT
2385#define PCI_DEVICE_ID_AGERE_FW643 0x5901
2386
Stefan Richter53dca512008-12-14 21:47:04 +01002387static int __devinit pci_probe(struct pci_dev *dev,
2388 const struct pci_device_id *ent)
Kristian Høgsberged568912006-12-19 19:58:35 -05002389{
2390 struct fw_ohci *ohci;
Stefan Richter95984f62008-07-22 18:41:10 +02002391 u32 bus_options, max_receive, link_speed, version;
Kristian Høgsberged568912006-12-19 19:58:35 -05002392 u64 guid;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002393 int err;
Kristian Høgsberged568912006-12-19 19:58:35 -05002394 size_t size;
2395
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002396 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
Kristian Høgsberged568912006-12-19 19:58:35 -05002397 if (ohci == NULL) {
Stefan Richter7007a072008-10-26 09:50:31 +01002398 err = -ENOMEM;
2399 goto fail;
Kristian Høgsberged568912006-12-19 19:58:35 -05002400 }
2401
2402 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
2403
Stefan Richter130d5492008-03-24 20:55:28 +01002404 ohci_pmac_on(dev);
2405
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002406 err = pci_enable_device(dev);
2407 if (err) {
Stefan Richter7007a072008-10-26 09:50:31 +01002408 fw_error("Failed to enable OHCI hardware\n");
Stefan Richterbd7dee62008-02-24 18:59:55 +01002409 goto fail_free;
Kristian Høgsberged568912006-12-19 19:58:35 -05002410 }
2411
2412 pci_set_master(dev);
2413 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
2414 pci_set_drvdata(dev, ohci);
2415
2416 spin_lock_init(&ohci->lock);
2417
2418 tasklet_init(&ohci->bus_reset_tasklet,
2419 bus_reset_tasklet, (unsigned long)ohci);
2420
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002421 err = pci_request_region(dev, 0, ohci_driver_name);
2422 if (err) {
Kristian Høgsberged568912006-12-19 19:58:35 -05002423 fw_error("MMIO resource unavailable\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002424 goto fail_disable;
Kristian Høgsberged568912006-12-19 19:58:35 -05002425 }
2426
2427 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
2428 if (ohci->registers == NULL) {
2429 fw_error("Failed to remap registers\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002430 err = -ENXIO;
2431 goto fail_iomem;
Kristian Høgsberged568912006-12-19 19:58:35 -05002432 }
2433
Stefan Richter95984f62008-07-22 18:41:10 +02002434 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
2435 ohci->use_dualbuffer = version >= OHCI_VERSION_1_1;
2436
Stefan Richterfc383792009-08-28 13:25:15 +02002437 /* dual-buffer mode is broken if more than one IR context is active */
2438 if (dev->vendor == PCI_VENDOR_ID_AGERE &&
2439 dev->device == PCI_DEVICE_ID_AGERE_FW643)
2440 ohci->use_dualbuffer = false;
2441
Stefan Richter4fe0bad2009-08-28 13:26:03 +02002442 /* dual-buffer mode is broken */
2443 if (dev->vendor == PCI_VENDOR_ID_RICOH &&
2444 dev->device == PCI_DEVICE_ID_RICOH_R5C832)
2445 ohci->use_dualbuffer = false;
2446
Stefan Richter95984f62008-07-22 18:41:10 +02002447/* x86-32 currently doesn't use highmem for dma_alloc_coherent */
2448#if !defined(CONFIG_X86_32)
2449 /* dual-buffer mode is broken with descriptor addresses above 2G */
2450 if (dev->vendor == PCI_VENDOR_ID_TI &&
2451 dev->device == PCI_DEVICE_ID_TI_TSB43AB22)
2452 ohci->use_dualbuffer = false;
2453#endif
2454
2455#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
2456 ohci->old_uninorth = dev->vendor == PCI_VENDOR_ID_APPLE &&
2457 dev->device == PCI_DEVICE_ID_APPLE_UNI_N_FW;
2458#endif
2459 ohci->bus_reset_packet_quirk = dev->vendor == PCI_VENDOR_ID_TI;
2460
Kristian Høgsberged568912006-12-19 19:58:35 -05002461 ar_context_init(&ohci->ar_request_ctx, ohci,
2462 OHCI1394_AsReqRcvContextControlSet);
2463
2464 ar_context_init(&ohci->ar_response_ctx, ohci,
2465 OHCI1394_AsRspRcvContextControlSet);
2466
David Moorefe5ca632008-01-06 17:21:41 -05002467 context_init(&ohci->at_request_ctx, ohci,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002468 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05002469
David Moorefe5ca632008-01-06 17:21:41 -05002470 context_init(&ohci->at_response_ctx, ohci,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002471 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05002472
Kristian Høgsberged568912006-12-19 19:58:35 -05002473 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
2474 ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
2475 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
2476 size = sizeof(struct iso_context) * hweight32(ohci->it_context_mask);
2477 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
2478
2479 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
Stefan Richter4817ed22008-12-21 16:39:46 +01002480 ohci->ir_context_channels = ~0ULL;
Kristian Høgsberged568912006-12-19 19:58:35 -05002481 ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
2482 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
2483 size = sizeof(struct iso_context) * hweight32(ohci->ir_context_mask);
2484 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
2485
2486 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002487 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01002488 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05002489 }
2490
2491 /* self-id dma buffer allocation */
2492 ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
2493 SELF_ID_BUF_SIZE,
2494 &ohci->self_id_bus,
2495 GFP_KERNEL);
2496 if (ohci->self_id_cpu == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002497 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01002498 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05002499 }
2500
Kristian Høgsberged568912006-12-19 19:58:35 -05002501 bus_options = reg_read(ohci, OHCI1394_BusOptions);
2502 max_receive = (bus_options >> 12) & 0xf;
2503 link_speed = bus_options & 0x7;
2504 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
2505 reg_read(ohci, OHCI1394_GUIDLo);
2506
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002507 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01002508 if (err)
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002509 goto fail_self_id;
Kristian Høgsberged568912006-12-19 19:58:35 -05002510
Kristian Høgsberg500be722007-02-16 17:34:43 -05002511 fw_notify("Added fw-ohci device %s, OHCI version %x.%x\n",
Kay Sieversa1f64812008-10-30 01:41:56 +01002512 dev_name(&dev->dev), version >> 16, version & 0xff);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01002513
Kristian Høgsberged568912006-12-19 19:58:35 -05002514 return 0;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002515
2516 fail_self_id:
2517 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2518 ohci->self_id_cpu, ohci->self_id_bus);
Stefan Richter7007a072008-10-26 09:50:31 +01002519 fail_contexts:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002520 kfree(ohci->ir_context_list);
Stefan Richter7007a072008-10-26 09:50:31 +01002521 kfree(ohci->it_context_list);
2522 context_release(&ohci->at_response_ctx);
2523 context_release(&ohci->at_request_ctx);
2524 ar_context_release(&ohci->ar_response_ctx);
2525 ar_context_release(&ohci->ar_request_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002526 pci_iounmap(dev, ohci->registers);
2527 fail_iomem:
2528 pci_release_region(dev, 0);
2529 fail_disable:
2530 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01002531 fail_free:
2532 kfree(&ohci->card);
Stefan Richter130d5492008-03-24 20:55:28 +01002533 ohci_pmac_off(dev);
Stefan Richter7007a072008-10-26 09:50:31 +01002534 fail:
2535 if (err == -ENOMEM)
2536 fw_error("Out of memory\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002537
2538 return err;
Kristian Høgsberged568912006-12-19 19:58:35 -05002539}
2540
2541static void pci_remove(struct pci_dev *dev)
2542{
2543 struct fw_ohci *ohci;
2544
2545 ohci = pci_get_drvdata(dev);
Kristian Høgsberge254a4b2007-03-07 12:12:38 -05002546 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
2547 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002548 fw_core_remove_card(&ohci->card);
2549
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002550 /*
2551 * FIXME: Fail all pending packets here, now that the upper
2552 * layers can't queue any more.
2553 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002554
2555 software_reset(ohci);
2556 free_irq(dev->irq, ohci);
Jay Fenlasona55709b2008-10-22 15:59:42 -04002557
2558 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
2559 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2560 ohci->next_config_rom, ohci->next_config_rom_bus);
2561 if (ohci->config_rom)
2562 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2563 ohci->config_rom, ohci->config_rom_bus);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002564 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2565 ohci->self_id_cpu, ohci->self_id_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04002566 ar_context_release(&ohci->ar_request_ctx);
2567 ar_context_release(&ohci->ar_response_ctx);
2568 context_release(&ohci->at_request_ctx);
2569 context_release(&ohci->at_response_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002570 kfree(ohci->it_context_list);
2571 kfree(ohci->ir_context_list);
2572 pci_iounmap(dev, ohci->registers);
2573 pci_release_region(dev, 0);
2574 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01002575 kfree(&ohci->card);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002576 ohci_pmac_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01002577
Kristian Høgsberged568912006-12-19 19:58:35 -05002578 fw_notify("Removed fw-ohci device.\n");
2579}
2580
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002581#ifdef CONFIG_PM
Stefan Richter2ed0f182008-03-01 12:35:29 +01002582static int pci_suspend(struct pci_dev *dev, pm_message_t state)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002583{
Stefan Richter2ed0f182008-03-01 12:35:29 +01002584 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002585 int err;
2586
2587 software_reset(ohci);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002588 free_irq(dev->irq, ohci);
2589 err = pci_save_state(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002590 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02002591 fw_error("pci_save_state failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002592 return err;
2593 }
Stefan Richter2ed0f182008-03-01 12:35:29 +01002594 err = pci_set_power_state(dev, pci_choose_state(dev, state));
Stefan Richter55111422007-09-06 09:50:30 +02002595 if (err)
2596 fw_error("pci_set_power_state failed with %d\n", err);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002597 ohci_pmac_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01002598
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002599 return 0;
2600}
2601
Stefan Richter2ed0f182008-03-01 12:35:29 +01002602static int pci_resume(struct pci_dev *dev)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002603{
Stefan Richter2ed0f182008-03-01 12:35:29 +01002604 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002605 int err;
2606
Stefan Richter2ed0f182008-03-01 12:35:29 +01002607 ohci_pmac_on(dev);
2608 pci_set_power_state(dev, PCI_D0);
2609 pci_restore_state(dev);
2610 err = pci_enable_device(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002611 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02002612 fw_error("pci_enable_device failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002613 return err;
2614 }
2615
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002616 return ohci_enable(&ohci->card, NULL, 0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002617}
2618#endif
2619
Kristian Høgsberged568912006-12-19 19:58:35 -05002620static struct pci_device_id pci_table[] = {
2621 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
2622 { }
2623};
2624
2625MODULE_DEVICE_TABLE(pci, pci_table);
2626
2627static struct pci_driver fw_ohci_pci_driver = {
2628 .name = ohci_driver_name,
2629 .id_table = pci_table,
2630 .probe = pci_probe,
2631 .remove = pci_remove,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002632#ifdef CONFIG_PM
2633 .resume = pci_resume,
2634 .suspend = pci_suspend,
2635#endif
Kristian Høgsberged568912006-12-19 19:58:35 -05002636};
2637
2638MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
2639MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
2640MODULE_LICENSE("GPL");
2641
Olaf Hering1e4c7b02007-05-05 23:17:13 +02002642/* Provide a module alias so root-on-sbp2 initrds don't break. */
2643#ifndef CONFIG_IEEE1394_OHCI1394_MODULE
2644MODULE_ALIAS("ohci1394");
2645#endif
2646
Kristian Høgsberged568912006-12-19 19:58:35 -05002647static int __init fw_ohci_init(void)
2648{
2649 return pci_register_driver(&fw_ohci_pci_driver);
2650}
2651
2652static void __exit fw_ohci_cleanup(void)
2653{
2654 pci_unregister_driver(&fw_ohci_pci_driver);
2655}
2656
2657module_init(fw_ohci_init);
2658module_exit(fw_ohci_cleanup);