blob: 1180d0be0bb4c0536cd7917cbd68910518f67450 [file] [log] [blame]
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001/*
2 * Driver for OHCI 1394 controllers
Kristian Høgsberged568912006-12-19 19:58:35 -05003 *
Kristian Høgsberged568912006-12-19 19:58:35 -05004 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
Stefan Richtere524f6162007-08-20 21:58:30 +020021#include <linux/compiler.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050022#include <linux/delay.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080023#include <linux/dma-mapping.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020024#include <linux/gfp.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020025#include <linux/init.h>
26#include <linux/interrupt.h>
27#include <linux/kernel.h>
Al Virofaa2fb42007-05-15 20:36:10 +010028#include <linux/mm.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020029#include <linux/module.h>
Stefan Richterad3c0fe2008-03-20 22:04:36 +010030#include <linux/moduleparam.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020031#include <linux/pci.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020032#include <linux/spinlock.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080033
Stefan Richterc26f0232007-08-20 21:40:30 +020034#include <asm/page.h>
Stefan Richteree71c2f2007-08-25 14:08:19 +020035#include <asm/system.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050036
Stefan Richterea8d0062008-03-01 02:42:56 +010037#ifdef CONFIG_PPC_PMAC
38#include <asm/pmac_feature.h>
39#endif
40
Kristian Høgsberged568912006-12-19 19:58:35 -050041#include "fw-ohci.h"
Stefan Richtera7fb60d2007-08-20 21:41:22 +020042#include "fw-transaction.h"
Kristian Høgsberged568912006-12-19 19:58:35 -050043
Kristian Høgsberga77754a2007-05-07 20:33:35 -040044#define DESCRIPTOR_OUTPUT_MORE 0
45#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
46#define DESCRIPTOR_INPUT_MORE (2 << 12)
47#define DESCRIPTOR_INPUT_LAST (3 << 12)
48#define DESCRIPTOR_STATUS (1 << 11)
49#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
50#define DESCRIPTOR_PING (1 << 7)
51#define DESCRIPTOR_YY (1 << 6)
52#define DESCRIPTOR_NO_IRQ (0 << 4)
53#define DESCRIPTOR_IRQ_ERROR (1 << 4)
54#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
55#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
56#define DESCRIPTOR_WAIT (3 << 0)
Kristian Høgsberged568912006-12-19 19:58:35 -050057
58struct descriptor {
59 __le16 req_count;
60 __le16 control;
61 __le32 data_address;
62 __le32 branch_address;
63 __le16 res_count;
64 __le16 transfer_status;
65} __attribute__((aligned(16)));
66
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -050067struct db_descriptor {
68 __le16 first_size;
69 __le16 control;
70 __le16 second_req_count;
71 __le16 first_req_count;
72 __le32 branch_address;
73 __le16 second_res_count;
74 __le16 first_res_count;
75 __le32 reserved0;
76 __le32 first_buffer;
77 __le32 second_buffer;
78 __le32 reserved1;
79} __attribute__((aligned(16)));
80
Kristian Høgsberga77754a2007-05-07 20:33:35 -040081#define CONTROL_SET(regs) (regs)
82#define CONTROL_CLEAR(regs) ((regs) + 4)
83#define COMMAND_PTR(regs) ((regs) + 12)
84#define CONTEXT_MATCH(regs) ((regs) + 16)
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050085
Kristian Høgsberg32b46092007-02-06 14:49:30 -050086struct ar_buffer {
87 struct descriptor descriptor;
88 struct ar_buffer *next;
89 __le32 data[0];
90};
91
Kristian Høgsberged568912006-12-19 19:58:35 -050092struct ar_context {
93 struct fw_ohci *ohci;
Kristian Høgsberg32b46092007-02-06 14:49:30 -050094 struct ar_buffer *current_buffer;
95 struct ar_buffer *last_buffer;
96 void *pointer;
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050097 u32 regs;
Kristian Høgsberged568912006-12-19 19:58:35 -050098 struct tasklet_struct tasklet;
99};
100
Kristian Høgsberg30200732007-02-16 17:34:39 -0500101struct context;
102
103typedef int (*descriptor_callback_t)(struct context *ctx,
104 struct descriptor *d,
105 struct descriptor *last);
David Moorefe5ca632008-01-06 17:21:41 -0500106
107/*
108 * A buffer that contains a block of DMA-able coherent memory used for
109 * storing a portion of a DMA descriptor program.
110 */
111struct descriptor_buffer {
112 struct list_head list;
113 dma_addr_t buffer_bus;
114 size_t buffer_size;
115 size_t used;
116 struct descriptor buffer[0];
117};
118
Kristian Høgsberg30200732007-02-16 17:34:39 -0500119struct context {
Stefan Richter373b2ed2007-03-04 14:45:18 +0100120 struct fw_ohci *ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500121 u32 regs;
David Moorefe5ca632008-01-06 17:21:41 -0500122 int total_allocation;
Stefan Richter373b2ed2007-03-04 14:45:18 +0100123
David Moorefe5ca632008-01-06 17:21:41 -0500124 /*
125 * List of page-sized buffers for storing DMA descriptors.
126 * Head of list contains buffers in use and tail of list contains
127 * free buffers.
128 */
129 struct list_head buffer_list;
130
131 /*
132 * Pointer to a buffer inside buffer_list that contains the tail
133 * end of the current DMA program.
134 */
135 struct descriptor_buffer *buffer_tail;
136
137 /*
138 * The descriptor containing the branch address of the first
139 * descriptor that has not yet been filled by the device.
140 */
141 struct descriptor *last;
142
143 /*
144 * The last descriptor in the DMA program. It contains the branch
145 * address that must be updated upon appending a new descriptor.
146 */
147 struct descriptor *prev;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500148
149 descriptor_callback_t callback;
150
Stefan Richter373b2ed2007-03-04 14:45:18 +0100151 struct tasklet_struct tasklet;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500152};
Kristian Høgsberg30200732007-02-16 17:34:39 -0500153
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400154#define IT_HEADER_SY(v) ((v) << 0)
155#define IT_HEADER_TCODE(v) ((v) << 4)
156#define IT_HEADER_CHANNEL(v) ((v) << 8)
157#define IT_HEADER_TAG(v) ((v) << 14)
158#define IT_HEADER_SPEED(v) ((v) << 16)
159#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
Kristian Høgsberged568912006-12-19 19:58:35 -0500160
161struct iso_context {
162 struct fw_iso_context base;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500163 struct context context;
David Moore0642b652007-12-19 03:09:18 -0500164 int excess_bytes;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -0500165 void *header;
166 size_t header_length;
Kristian Høgsberged568912006-12-19 19:58:35 -0500167};
168
169#define CONFIG_ROM_SIZE 1024
170
171struct fw_ohci {
172 struct fw_card card;
173
174 __iomem char *registers;
175 dma_addr_t self_id_bus;
176 __le32 *self_id_cpu;
177 struct tasklet_struct bus_reset_tasklet;
Kristian Høgsberge636fe22007-01-26 00:38:04 -0500178 int node_id;
Kristian Høgsberged568912006-12-19 19:58:35 -0500179 int generation;
Stefan Richtere09770d2008-03-11 02:23:29 +0100180 int request_generation; /* for timestamping incoming requests */
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -0500181 u32 bus_seconds;
Stefan Richter95984f62008-07-22 18:41:10 +0200182
183 bool use_dualbuffer;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100184 bool old_uninorth;
Stefan Richterd34316a2008-04-12 22:31:25 +0200185 bool bus_reset_packet_quirk;
Kristian Høgsberged568912006-12-19 19:58:35 -0500186
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400187 /*
188 * Spinlock for accessing fw_ohci data. Never call out of
189 * this driver with this lock held.
190 */
Kristian Høgsberged568912006-12-19 19:58:35 -0500191 spinlock_t lock;
192 u32 self_id_buffer[512];
193
194 /* Config rom buffers */
195 __be32 *config_rom;
196 dma_addr_t config_rom_bus;
197 __be32 *next_config_rom;
198 dma_addr_t next_config_rom_bus;
199 u32 next_header;
200
201 struct ar_context ar_request_ctx;
202 struct ar_context ar_response_ctx;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500203 struct context at_request_ctx;
204 struct context at_response_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -0500205
206 u32 it_context_mask;
207 struct iso_context *it_context_list;
Stefan Richter4817ed22008-12-21 16:39:46 +0100208 u64 ir_context_channels;
Kristian Høgsberged568912006-12-19 19:58:35 -0500209 u32 ir_context_mask;
210 struct iso_context *ir_context_list;
211};
212
Adrian Bunk95688e92007-01-22 19:17:37 +0100213static inline struct fw_ohci *fw_ohci(struct fw_card *card)
Kristian Høgsberged568912006-12-19 19:58:35 -0500214{
215 return container_of(card, struct fw_ohci, card);
216}
217
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500218#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
219#define IR_CONTEXT_BUFFER_FILL 0x80000000
220#define IR_CONTEXT_ISOCH_HEADER 0x40000000
221#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
222#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
223#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
Kristian Høgsberged568912006-12-19 19:58:35 -0500224
225#define CONTEXT_RUN 0x8000
226#define CONTEXT_WAKE 0x1000
227#define CONTEXT_DEAD 0x0800
228#define CONTEXT_ACTIVE 0x0400
229
Stefan Richter8b7b6af2009-01-20 19:10:58 +0100230#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
Kristian Høgsberged568912006-12-19 19:58:35 -0500231#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
232#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
233
234#define FW_OHCI_MAJOR 240
235#define OHCI1394_REGISTER_SIZE 0x800
236#define OHCI_LOOP_COUNT 500
237#define OHCI1394_PCI_HCI_Control 0x40
238#define SELF_ID_BUF_SIZE 0x800
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500239#define OHCI_TCODE_PHY_PACKET 0x0e
Kristian Høgsberge364cf42007-02-16 17:34:49 -0500240#define OHCI_VERSION_1_1 0x010010
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500241
Kristian Høgsberged568912006-12-19 19:58:35 -0500242static char ohci_driver_name[] = KBUILD_MODNAME;
243
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100244#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
245
Stefan Richtera007bb82008-04-07 22:33:35 +0200246#define OHCI_PARAM_DEBUG_AT_AR 1
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100247#define OHCI_PARAM_DEBUG_SELFIDS 2
Stefan Richtera007bb82008-04-07 22:33:35 +0200248#define OHCI_PARAM_DEBUG_IRQS 4
249#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100250
251static int param_debug;
252module_param_named(debug, param_debug, int, 0644);
253MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100254 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
Stefan Richtera007bb82008-04-07 22:33:35 +0200255 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
256 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
257 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100258 ", or a combination, or all = -1)");
259
260static void log_irqs(u32 evt)
261{
Stefan Richtera007bb82008-04-07 22:33:35 +0200262 if (likely(!(param_debug &
263 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100264 return;
265
Stefan Richtera007bb82008-04-07 22:33:35 +0200266 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
267 !(evt & OHCI1394_busReset))
268 return;
269
Stefan Richter161b96e2008-06-14 14:23:43 +0200270 fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
271 evt & OHCI1394_selfIDComplete ? " selfID" : "",
272 evt & OHCI1394_RQPkt ? " AR_req" : "",
273 evt & OHCI1394_RSPkt ? " AR_resp" : "",
274 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
275 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
276 evt & OHCI1394_isochRx ? " IR" : "",
277 evt & OHCI1394_isochTx ? " IT" : "",
278 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
279 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
280 evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
281 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
282 evt & OHCI1394_busReset ? " busReset" : "",
283 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
284 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
285 OHCI1394_respTxComplete | OHCI1394_isochRx |
286 OHCI1394_isochTx | OHCI1394_postedWriteErr |
287 OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
288 OHCI1394_regAccessFail | OHCI1394_busReset)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100289 ? " ?" : "");
290}
291
292static const char *speed[] = {
293 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
294};
295static const char *power[] = {
296 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
297 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
298};
299static const char port[] = { '.', '-', 'p', 'c', };
300
301static char _p(u32 *s, int shift)
302{
303 return port[*s >> shift & 3];
304}
305
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200306static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100307{
308 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
309 return;
310
Stefan Richter161b96e2008-06-14 14:23:43 +0200311 fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
312 self_id_count, generation, node_id);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100313
314 for (; self_id_count--; ++s)
315 if ((*s & 1 << 23) == 0)
Stefan Richter161b96e2008-06-14 14:23:43 +0200316 fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
317 "%s gc=%d %s %s%s%s\n",
318 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
319 speed[*s >> 14 & 3], *s >> 16 & 63,
320 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
321 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100322 else
Stefan Richter161b96e2008-06-14 14:23:43 +0200323 fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
324 *s, *s >> 24 & 63,
325 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
326 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100327}
328
329static const char *evts[] = {
330 [0x00] = "evt_no_status", [0x01] = "-reserved-",
331 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
332 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
333 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
334 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
335 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
336 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
337 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
338 [0x10] = "-reserved-", [0x11] = "ack_complete",
339 [0x12] = "ack_pending ", [0x13] = "-reserved-",
340 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
341 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
342 [0x18] = "-reserved-", [0x19] = "-reserved-",
343 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
344 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
345 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
346 [0x20] = "pending/cancelled",
347};
348static const char *tcodes[] = {
349 [0x0] = "QW req", [0x1] = "BW req",
350 [0x2] = "W resp", [0x3] = "-reserved-",
351 [0x4] = "QR req", [0x5] = "BR req",
352 [0x6] = "QR resp", [0x7] = "BR resp",
353 [0x8] = "cycle start", [0x9] = "Lk req",
354 [0xa] = "async stream packet", [0xb] = "Lk resp",
355 [0xc] = "-reserved-", [0xd] = "-reserved-",
356 [0xe] = "link internal", [0xf] = "-reserved-",
357};
358static const char *phys[] = {
359 [0x0] = "phy config packet", [0x1] = "link-on packet",
360 [0x2] = "self-id packet", [0x3] = "-reserved-",
361};
362
363static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
364{
365 int tcode = header[0] >> 4 & 0xf;
366 char specific[12];
367
368 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
369 return;
370
371 if (unlikely(evt >= ARRAY_SIZE(evts)))
372 evt = 0x1f;
373
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200374 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter161b96e2008-06-14 14:23:43 +0200375 fw_notify("A%c evt_bus_reset, generation %d\n",
376 dir, (header[2] >> 16) & 0xff);
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200377 return;
378 }
379
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100380 if (header[0] == ~header[1]) {
Stefan Richter161b96e2008-06-14 14:23:43 +0200381 fw_notify("A%c %s, %s, %08x\n",
382 dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100383 return;
384 }
385
386 switch (tcode) {
387 case 0x0: case 0x6: case 0x8:
388 snprintf(specific, sizeof(specific), " = %08x",
389 be32_to_cpu((__force __be32)header[3]));
390 break;
391 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
392 snprintf(specific, sizeof(specific), " %x,%x",
393 header[3] >> 16, header[3] & 0xffff);
394 break;
395 default:
396 specific[0] = '\0';
397 }
398
399 switch (tcode) {
400 case 0xe: case 0xa:
Stefan Richter161b96e2008-06-14 14:23:43 +0200401 fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100402 break;
403 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
Stefan Richter161b96e2008-06-14 14:23:43 +0200404 fw_notify("A%c spd %x tl %02x, "
405 "%04x -> %04x, %s, "
406 "%s, %04x%08x%s\n",
407 dir, speed, header[0] >> 10 & 0x3f,
408 header[1] >> 16, header[0] >> 16, evts[evt],
409 tcodes[tcode], header[1] & 0xffff, header[2], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100410 break;
411 default:
Stefan Richter161b96e2008-06-14 14:23:43 +0200412 fw_notify("A%c spd %x tl %02x, "
413 "%04x -> %04x, %s, "
414 "%s%s\n",
415 dir, speed, header[0] >> 10 & 0x3f,
416 header[1] >> 16, header[0] >> 16, evts[evt],
417 tcodes[tcode], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100418 }
419}
420
421#else
422
423#define log_irqs(evt)
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200424#define log_selfids(node_id, generation, self_id_count, sid)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100425#define log_ar_at_event(dir, speed, header, evt)
426
427#endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
428
Adrian Bunk95688e92007-01-22 19:17:37 +0100429static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
Kristian Høgsberged568912006-12-19 19:58:35 -0500430{
431 writel(data, ohci->registers + offset);
432}
433
Adrian Bunk95688e92007-01-22 19:17:37 +0100434static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
Kristian Høgsberged568912006-12-19 19:58:35 -0500435{
436 return readl(ohci->registers + offset);
437}
438
Adrian Bunk95688e92007-01-22 19:17:37 +0100439static inline void flush_writes(const struct fw_ohci *ohci)
Kristian Høgsberged568912006-12-19 19:58:35 -0500440{
441 /* Do a dummy read to flush writes. */
442 reg_read(ohci, OHCI1394_Version);
443}
444
Stefan Richter53dca512008-12-14 21:47:04 +0100445static int ohci_update_phy_reg(struct fw_card *card, int addr,
446 int clear_bits, int set_bits)
Kristian Høgsberged568912006-12-19 19:58:35 -0500447{
448 struct fw_ohci *ohci = fw_ohci(card);
449 u32 val, old;
450
451 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
Stefan Richter362e9012007-07-12 22:24:19 +0200452 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -0500453 msleep(2);
454 val = reg_read(ohci, OHCI1394_PhyControl);
455 if ((val & OHCI1394_PhyControl_ReadDone) == 0) {
456 fw_error("failed to set phy reg bits.\n");
457 return -EBUSY;
458 }
459
460 old = OHCI1394_PhyControl_ReadData(val);
461 old = (old & ~clear_bits) | set_bits;
462 reg_write(ohci, OHCI1394_PhyControl,
463 OHCI1394_PhyControl_Write(addr, old));
464
465 return 0;
466}
467
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500468static int ar_context_add_page(struct ar_context *ctx)
Kristian Høgsberged568912006-12-19 19:58:35 -0500469{
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500470 struct device *dev = ctx->ohci->card.device;
471 struct ar_buffer *ab;
Stefan Richterf5101d582008-03-14 00:27:49 +0100472 dma_addr_t uninitialized_var(ab_bus);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500473 size_t offset;
474
Jarod Wilsonbde17092008-03-12 17:43:26 -0400475 ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500476 if (ab == NULL)
477 return -ENOMEM;
478
Jay Fenlasona55709b2008-10-22 15:59:42 -0400479 ab->next = NULL;
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -0400480 memset(&ab->descriptor, 0, sizeof(ab->descriptor));
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400481 ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
482 DESCRIPTOR_STATUS |
483 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500484 offset = offsetof(struct ar_buffer, data);
485 ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
486 ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
487 ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
488 ab->descriptor.branch_address = 0;
489
Kristian Høgsbergec839e42007-05-22 18:55:48 -0400490 ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500491 ctx->last_buffer->next = ab;
492 ctx->last_buffer = ab;
493
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400494 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberged568912006-12-19 19:58:35 -0500495 flush_writes(ctx->ohci);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500496
497 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -0500498}
499
Jay Fenlasona55709b2008-10-22 15:59:42 -0400500static void ar_context_release(struct ar_context *ctx)
501{
502 struct ar_buffer *ab, *ab_next;
503 size_t offset;
504 dma_addr_t ab_bus;
505
506 for (ab = ctx->current_buffer; ab; ab = ab_next) {
507 ab_next = ab->next;
508 offset = offsetof(struct ar_buffer, data);
509 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
510 dma_free_coherent(ctx->ohci->card.device, PAGE_SIZE,
511 ab, ab_bus);
512 }
513}
514
Stefan Richter11bf20a2008-03-01 02:47:15 +0100515#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
516#define cond_le32_to_cpu(v) \
517 (ohci->old_uninorth ? (__force __u32)(v) : le32_to_cpu(v))
518#else
519#define cond_le32_to_cpu(v) le32_to_cpu(v)
520#endif
521
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500522static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
Kristian Høgsberged568912006-12-19 19:58:35 -0500523{
Kristian Høgsberged568912006-12-19 19:58:35 -0500524 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500525 struct fw_packet p;
526 u32 status, length, tcode;
Stefan Richter43286562008-03-11 21:22:26 +0100527 int evt;
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500528
Stefan Richter11bf20a2008-03-01 02:47:15 +0100529 p.header[0] = cond_le32_to_cpu(buffer[0]);
530 p.header[1] = cond_le32_to_cpu(buffer[1]);
531 p.header[2] = cond_le32_to_cpu(buffer[2]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500532
533 tcode = (p.header[0] >> 4) & 0x0f;
534 switch (tcode) {
535 case TCODE_WRITE_QUADLET_REQUEST:
536 case TCODE_READ_QUADLET_RESPONSE:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500537 p.header[3] = (__force __u32) buffer[3];
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500538 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500539 p.payload_length = 0;
540 break;
541
542 case TCODE_READ_BLOCK_REQUEST :
Stefan Richter11bf20a2008-03-01 02:47:15 +0100543 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500544 p.header_length = 16;
545 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500546 break;
547
548 case TCODE_WRITE_BLOCK_REQUEST:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500549 case TCODE_READ_BLOCK_RESPONSE:
550 case TCODE_LOCK_REQUEST:
551 case TCODE_LOCK_RESPONSE:
Stefan Richter11bf20a2008-03-01 02:47:15 +0100552 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500553 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500554 p.payload_length = p.header[3] >> 16;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500555 break;
556
557 case TCODE_WRITE_RESPONSE:
558 case TCODE_READ_QUADLET_REQUEST:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500559 case OHCI_TCODE_PHY_PACKET:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500560 p.header_length = 12;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500561 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500562 break;
Stefan Richterccff9622008-05-31 19:36:06 +0200563
564 default:
565 /* FIXME: Stop context, discard everything, and restart? */
566 p.header_length = 0;
567 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500568 }
569
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500570 p.payload = (void *) buffer + p.header_length;
571
572 /* FIXME: What to do about evt_* errors? */
573 length = (p.header_length + p.payload_length + 3) / 4;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100574 status = cond_le32_to_cpu(buffer[length]);
Stefan Richter43286562008-03-11 21:22:26 +0100575 evt = (status >> 16) & 0x1f;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500576
Stefan Richter43286562008-03-11 21:22:26 +0100577 p.ack = evt - 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500578 p.speed = (status >> 21) & 0x7;
579 p.timestamp = status & 0xffff;
580 p.generation = ohci->request_generation;
Kristian Høgsberged568912006-12-19 19:58:35 -0500581
Stefan Richter43286562008-03-11 21:22:26 +0100582 log_ar_at_event('R', p.speed, p.header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100583
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400584 /*
585 * The OHCI bus reset handler synthesizes a phy packet with
Kristian Høgsberged568912006-12-19 19:58:35 -0500586 * the new generation number when a bus reset happens (see
587 * section 8.4.2.3). This helps us determine when a request
588 * was received and make sure we send the response in the same
589 * generation. We only need this for requests; for responses
590 * we use the unique tlabel for finding the matching
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400591 * request.
Stefan Richterd34316a2008-04-12 22:31:25 +0200592 *
593 * Alas some chips sometimes emit bus reset packets with a
594 * wrong generation. We set the correct generation for these
595 * at a slightly incorrect time (in bus_reset_tasklet).
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400596 */
Stefan Richterd34316a2008-04-12 22:31:25 +0200597 if (evt == OHCI1394_evt_bus_reset) {
598 if (!ohci->bus_reset_packet_quirk)
599 ohci->request_generation = (p.header[2] >> 16) & 0xff;
600 } else if (ctx == &ohci->ar_request_ctx) {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500601 fw_core_handle_request(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200602 } else {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500603 fw_core_handle_response(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200604 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500605
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500606 return buffer + length + 1;
607}
Kristian Høgsberged568912006-12-19 19:58:35 -0500608
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500609static void ar_context_tasklet(unsigned long data)
610{
611 struct ar_context *ctx = (struct ar_context *)data;
612 struct fw_ohci *ohci = ctx->ohci;
613 struct ar_buffer *ab;
614 struct descriptor *d;
615 void *buffer, *end;
Kristian Høgsberged568912006-12-19 19:58:35 -0500616
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500617 ab = ctx->current_buffer;
618 d = &ab->descriptor;
Kristian Høgsberged568912006-12-19 19:58:35 -0500619
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500620 if (d->res_count == 0) {
621 size_t size, rest, offset;
Jarod Wilson6b842362008-03-25 16:47:16 -0400622 dma_addr_t start_bus;
623 void *start;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500624
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400625 /*
626 * This descriptor is finished and we may have a
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500627 * packet split across this and the next buffer. We
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400628 * reuse the page for reassembling the split packet.
629 */
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500630
631 offset = offsetof(struct ar_buffer, data);
Jarod Wilson6b842362008-03-25 16:47:16 -0400632 start = buffer = ab;
633 start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500634
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500635 ab = ab->next;
636 d = &ab->descriptor;
637 size = buffer + PAGE_SIZE - ctx->pointer;
638 rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
639 memmove(buffer, ctx->pointer, size);
640 memcpy(buffer + size, ab->data, rest);
641 ctx->current_buffer = ab;
642 ctx->pointer = (void *) ab->data + rest;
643 end = buffer + size + rest;
644
645 while (buffer < end)
646 buffer = handle_ar_packet(ctx, buffer);
647
Jarod Wilsonbde17092008-03-12 17:43:26 -0400648 dma_free_coherent(ohci->card.device, PAGE_SIZE,
Jarod Wilson6b842362008-03-25 16:47:16 -0400649 start, start_bus);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500650 ar_context_add_page(ctx);
651 } else {
652 buffer = ctx->pointer;
653 ctx->pointer = end =
654 (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
655
656 while (buffer < end)
657 buffer = handle_ar_packet(ctx, buffer);
658 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500659}
660
Stefan Richter53dca512008-12-14 21:47:04 +0100661static int ar_context_init(struct ar_context *ctx,
662 struct fw_ohci *ohci, u32 regs)
Kristian Høgsberged568912006-12-19 19:58:35 -0500663{
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500664 struct ar_buffer ab;
Kristian Høgsberged568912006-12-19 19:58:35 -0500665
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500666 ctx->regs = regs;
667 ctx->ohci = ohci;
668 ctx->last_buffer = &ab;
Kristian Høgsberged568912006-12-19 19:58:35 -0500669 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
670
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500671 ar_context_add_page(ctx);
672 ar_context_add_page(ctx);
673 ctx->current_buffer = ab.next;
674 ctx->pointer = ctx->current_buffer->data;
675
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400676 return 0;
677}
678
679static void ar_context_run(struct ar_context *ctx)
680{
681 struct ar_buffer *ab = ctx->current_buffer;
682 dma_addr_t ab_bus;
683 size_t offset;
684
685 offset = offsetof(struct ar_buffer, data);
Stefan Richter0a9972b2007-06-23 20:28:17 +0200686 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400687
688 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400689 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500690 flush_writes(ctx->ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -0500691}
Stefan Richter373b2ed2007-03-04 14:45:18 +0100692
Stefan Richter53dca512008-12-14 21:47:04 +0100693static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500694{
695 int b, key;
696
697 b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
698 key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
699
700 /* figure out which descriptor the branch address goes in */
701 if (z == 2 && (b == 3 || key == 2))
702 return d;
703 else
704 return d + z - 1;
705}
706
Kristian Høgsberg30200732007-02-16 17:34:39 -0500707static void context_tasklet(unsigned long data)
708{
709 struct context *ctx = (struct context *) data;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500710 struct descriptor *d, *last;
711 u32 address;
712 int z;
David Moorefe5ca632008-01-06 17:21:41 -0500713 struct descriptor_buffer *desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500714
David Moorefe5ca632008-01-06 17:21:41 -0500715 desc = list_entry(ctx->buffer_list.next,
716 struct descriptor_buffer, list);
717 last = ctx->last;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500718 while (last->branch_address != 0) {
David Moorefe5ca632008-01-06 17:21:41 -0500719 struct descriptor_buffer *old_desc = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500720 address = le32_to_cpu(last->branch_address);
721 z = address & 0xf;
David Moorefe5ca632008-01-06 17:21:41 -0500722 address &= ~0xf;
723
724 /* If the branch address points to a buffer outside of the
725 * current buffer, advance to the next buffer. */
726 if (address < desc->buffer_bus ||
727 address >= desc->buffer_bus + desc->used)
728 desc = list_entry(desc->list.next,
729 struct descriptor_buffer, list);
730 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500731 last = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500732
733 if (!ctx->callback(ctx, d, last))
734 break;
735
David Moorefe5ca632008-01-06 17:21:41 -0500736 if (old_desc != desc) {
737 /* If we've advanced to the next buffer, move the
738 * previous buffer to the free list. */
739 unsigned long flags;
740 old_desc->used = 0;
741 spin_lock_irqsave(&ctx->ohci->lock, flags);
742 list_move_tail(&old_desc->list, &ctx->buffer_list);
743 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
744 }
745 ctx->last = last;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500746 }
747}
748
David Moorefe5ca632008-01-06 17:21:41 -0500749/*
750 * Allocate a new buffer and add it to the list of free buffers for this
751 * context. Must be called with ohci->lock held.
752 */
Stefan Richter53dca512008-12-14 21:47:04 +0100753static int context_add_buffer(struct context *ctx)
David Moorefe5ca632008-01-06 17:21:41 -0500754{
755 struct descriptor_buffer *desc;
Stefan Richterf5101d582008-03-14 00:27:49 +0100756 dma_addr_t uninitialized_var(bus_addr);
David Moorefe5ca632008-01-06 17:21:41 -0500757 int offset;
758
759 /*
760 * 16MB of descriptors should be far more than enough for any DMA
761 * program. This will catch run-away userspace or DoS attacks.
762 */
763 if (ctx->total_allocation >= 16*1024*1024)
764 return -ENOMEM;
765
766 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
767 &bus_addr, GFP_ATOMIC);
768 if (!desc)
769 return -ENOMEM;
770
771 offset = (void *)&desc->buffer - (void *)desc;
772 desc->buffer_size = PAGE_SIZE - offset;
773 desc->buffer_bus = bus_addr + offset;
774 desc->used = 0;
775
776 list_add_tail(&desc->list, &ctx->buffer_list);
777 ctx->total_allocation += PAGE_SIZE;
778
779 return 0;
780}
781
Stefan Richter53dca512008-12-14 21:47:04 +0100782static int context_init(struct context *ctx, struct fw_ohci *ohci,
783 u32 regs, descriptor_callback_t callback)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500784{
785 ctx->ohci = ohci;
786 ctx->regs = regs;
David Moorefe5ca632008-01-06 17:21:41 -0500787 ctx->total_allocation = 0;
788
789 INIT_LIST_HEAD(&ctx->buffer_list);
790 if (context_add_buffer(ctx) < 0)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500791 return -ENOMEM;
792
David Moorefe5ca632008-01-06 17:21:41 -0500793 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
794 struct descriptor_buffer, list);
795
Kristian Høgsberg30200732007-02-16 17:34:39 -0500796 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
797 ctx->callback = callback;
798
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400799 /*
800 * We put a dummy descriptor in the buffer that has a NULL
Kristian Høgsberg30200732007-02-16 17:34:39 -0500801 * branch address and looks like it's been sent. That way we
David Moorefe5ca632008-01-06 17:21:41 -0500802 * have a descriptor to append DMA programs to.
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400803 */
David Moorefe5ca632008-01-06 17:21:41 -0500804 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
805 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
806 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
807 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
808 ctx->last = ctx->buffer_tail->buffer;
809 ctx->prev = ctx->buffer_tail->buffer;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500810
811 return 0;
812}
813
Stefan Richter53dca512008-12-14 21:47:04 +0100814static void context_release(struct context *ctx)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500815{
816 struct fw_card *card = &ctx->ohci->card;
David Moorefe5ca632008-01-06 17:21:41 -0500817 struct descriptor_buffer *desc, *tmp;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500818
David Moorefe5ca632008-01-06 17:21:41 -0500819 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
820 dma_free_coherent(card->device, PAGE_SIZE, desc,
821 desc->buffer_bus -
822 ((void *)&desc->buffer - (void *)desc));
Kristian Høgsberg30200732007-02-16 17:34:39 -0500823}
824
David Moorefe5ca632008-01-06 17:21:41 -0500825/* Must be called with ohci->lock held */
Stefan Richter53dca512008-12-14 21:47:04 +0100826static struct descriptor *context_get_descriptors(struct context *ctx,
827 int z, dma_addr_t *d_bus)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500828{
David Moorefe5ca632008-01-06 17:21:41 -0500829 struct descriptor *d = NULL;
830 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500831
David Moorefe5ca632008-01-06 17:21:41 -0500832 if (z * sizeof(*d) > desc->buffer_size)
833 return NULL;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500834
David Moorefe5ca632008-01-06 17:21:41 -0500835 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
836 /* No room for the descriptor in this buffer, so advance to the
837 * next one. */
838
839 if (desc->list.next == &ctx->buffer_list) {
840 /* If there is no free buffer next in the list,
841 * allocate one. */
842 if (context_add_buffer(ctx) < 0)
843 return NULL;
844 }
845 desc = list_entry(desc->list.next,
846 struct descriptor_buffer, list);
847 ctx->buffer_tail = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500848 }
849
David Moorefe5ca632008-01-06 17:21:41 -0500850 d = desc->buffer + desc->used / sizeof(*d);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -0400851 memset(d, 0, z * sizeof(*d));
David Moorefe5ca632008-01-06 17:21:41 -0500852 *d_bus = desc->buffer_bus + desc->used;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500853
854 return d;
855}
856
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500857static void context_run(struct context *ctx, u32 extra)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500858{
859 struct fw_ohci *ohci = ctx->ohci;
860
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400861 reg_write(ohci, COMMAND_PTR(ctx->regs),
David Moorefe5ca632008-01-06 17:21:41 -0500862 le32_to_cpu(ctx->last->branch_address));
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400863 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
864 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500865 flush_writes(ohci);
866}
867
868static void context_append(struct context *ctx,
869 struct descriptor *d, int z, int extra)
870{
871 dma_addr_t d_bus;
David Moorefe5ca632008-01-06 17:21:41 -0500872 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500873
David Moorefe5ca632008-01-06 17:21:41 -0500874 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500875
David Moorefe5ca632008-01-06 17:21:41 -0500876 desc->used += (z + extra) * sizeof(*d);
877 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
878 ctx->prev = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500879
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400880 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500881 flush_writes(ctx->ohci);
882}
883
884static void context_stop(struct context *ctx)
885{
886 u32 reg;
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500887 int i;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500888
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400889 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500890 flush_writes(ctx->ohci);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500891
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500892 for (i = 0; i < 10; i++) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400893 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500894 if ((reg & CONTEXT_ACTIVE) == 0)
Stefan Richterb0068542009-01-05 20:43:23 +0100895 return;
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500896
Stefan Richterb980f5a2007-07-12 22:25:14 +0200897 mdelay(1);
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500898 }
Stefan Richterb0068542009-01-05 20:43:23 +0100899 fw_error("Error: DMA context still active (0x%08x)\n", reg);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500900}
Kristian Høgsberged568912006-12-19 19:58:35 -0500901
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500902struct driver_data {
Kristian Høgsberged568912006-12-19 19:58:35 -0500903 struct fw_packet *packet;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500904};
905
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400906/*
907 * This function apppends a packet to the DMA queue for transmission.
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500908 * Must always be called with the ochi->lock held to ensure proper
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400909 * generation handling and locking around packet queue manipulation.
910 */
Stefan Richter53dca512008-12-14 21:47:04 +0100911static int at_context_queue_packet(struct context *ctx,
912 struct fw_packet *packet)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500913{
Kristian Høgsberged568912006-12-19 19:58:35 -0500914 struct fw_ohci *ohci = ctx->ohci;
Stefan Richter4b6d51e2007-10-21 11:20:07 +0200915 dma_addr_t d_bus, uninitialized_var(payload_bus);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500916 struct driver_data *driver_data;
917 struct descriptor *d, *last;
918 __le32 *header;
Kristian Høgsberged568912006-12-19 19:58:35 -0500919 int z, tcode;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500920 u32 reg;
Kristian Høgsberged568912006-12-19 19:58:35 -0500921
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500922 d = context_get_descriptors(ctx, 4, &d_bus);
923 if (d == NULL) {
924 packet->ack = RCODE_SEND_ERROR;
925 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -0500926 }
927
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400928 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500929 d[0].res_count = cpu_to_le16(packet->timestamp);
930
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400931 /*
932 * The DMA format for asyncronous link packets is different
Kristian Høgsberged568912006-12-19 19:58:35 -0500933 * from the IEEE1394 layout, so shift the fields around
934 * accordingly. If header_length is 8, it's a PHY packet, to
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400935 * which we need to prepend an extra quadlet.
936 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500937
938 header = (__le32 *) &d[1];
Jay Fenlasonf8c22872009-03-05 19:08:40 +0100939 switch (packet->header_length) {
940 case 16:
941 case 12:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500942 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
943 (packet->speed << 16));
944 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
945 (packet->header[0] & 0xffff0000));
946 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsberged568912006-12-19 19:58:35 -0500947
948 tcode = (packet->header[0] >> 4) & 0x0f;
949 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500950 header[3] = cpu_to_le32(packet->header[3]);
Kristian Høgsberged568912006-12-19 19:58:35 -0500951 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500952 header[3] = (__force __le32) packet->header[3];
953
954 d[0].req_count = cpu_to_le16(packet->header_length);
Jay Fenlasonf8c22872009-03-05 19:08:40 +0100955 break;
956
957 case 8:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500958 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
959 (packet->speed << 16));
960 header[1] = cpu_to_le32(packet->header[0]);
961 header[2] = cpu_to_le32(packet->header[1]);
962 d[0].req_count = cpu_to_le16(12);
Jay Fenlasonf8c22872009-03-05 19:08:40 +0100963 break;
964
965 case 4:
966 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
967 (packet->speed << 16));
968 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
969 d[0].req_count = cpu_to_le16(8);
970 break;
971
972 default:
973 /* BUG(); */
974 packet->ack = RCODE_SEND_ERROR;
975 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -0500976 }
977
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500978 driver_data = (struct driver_data *) &d[3];
979 driver_data->packet = packet;
Kristian Høgsberg20d11672007-03-26 19:18:19 -0400980 packet->driver_data = driver_data;
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500981
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500982 if (packet->payload_length > 0) {
983 payload_bus =
984 dma_map_single(ohci->card.device, packet->payload,
985 packet->payload_length, DMA_TO_DEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700986 if (dma_mapping_error(ohci->card.device, payload_bus)) {
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500987 packet->ack = RCODE_SEND_ERROR;
988 return -1;
989 }
Stefan Richter1d1dc5e2008-12-10 00:20:38 +0100990 packet->payload_bus = payload_bus;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500991
992 d[2].req_count = cpu_to_le16(packet->payload_length);
993 d[2].data_address = cpu_to_le32(payload_bus);
994 last = &d[2];
995 z = 3;
996 } else {
997 last = &d[0];
998 z = 2;
999 }
1000
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001001 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
1002 DESCRIPTOR_IRQ_ALWAYS |
1003 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001004
Jarod Wilson76f73ca2008-04-07 22:32:33 +02001005 /*
1006 * If the controller and packet generations don't match, we need to
1007 * bail out and try again. If IntEvent.busReset is set, the AT context
1008 * is halted, so appending to the context and trying to run it is
1009 * futile. Most controllers do the right thing and just flush the AT
1010 * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
1011 * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
1012 * up stalling out. So we just bail out in software and try again
1013 * later, and everyone is happy.
1014 * FIXME: Document how the locking works.
1015 */
1016 if (ohci->generation != packet->generation ||
1017 reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
Stefan Richterab88ca42007-08-29 19:40:28 +02001018 if (packet->payload_length > 0)
1019 dma_unmap_single(ohci->card.device, payload_bus,
1020 packet->payload_length, DMA_TO_DEVICE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001021 packet->ack = RCODE_GENERATION;
1022 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001023 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001024
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001025 context_append(ctx, d, z, 4 - z);
Kristian Høgsberged568912006-12-19 19:58:35 -05001026
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001027 /* If the context isn't already running, start it up. */
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001028 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsberg053b3082007-04-10 18:11:17 -04001029 if ((reg & CONTEXT_RUN) == 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001030 context_run(ctx, 0);
Kristian Høgsberged568912006-12-19 19:58:35 -05001031
1032 return 0;
1033}
1034
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001035static int handle_at_packet(struct context *context,
1036 struct descriptor *d,
1037 struct descriptor *last)
1038{
1039 struct driver_data *driver_data;
1040 struct fw_packet *packet;
1041 struct fw_ohci *ohci = context->ohci;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001042 int evt;
1043
1044 if (last->transfer_status == 0)
1045 /* This descriptor isn't done yet, stop iteration. */
1046 return 0;
1047
1048 driver_data = (struct driver_data *) &d[3];
1049 packet = driver_data->packet;
1050 if (packet == NULL)
1051 /* This packet was cancelled, just continue. */
1052 return 1;
1053
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001054 if (packet->payload_bus)
1055 dma_unmap_single(ohci->card.device, packet->payload_bus,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001056 packet->payload_length, DMA_TO_DEVICE);
1057
1058 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1059 packet->timestamp = le16_to_cpu(last->res_count);
1060
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001061 log_ar_at_event('T', packet->speed, packet->header, evt);
1062
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001063 switch (evt) {
1064 case OHCI1394_evt_timeout:
1065 /* Async response transmit timed out. */
1066 packet->ack = RCODE_CANCELLED;
1067 break;
1068
1069 case OHCI1394_evt_flushed:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001070 /*
1071 * The packet was flushed should give same error as
1072 * when we try to use a stale generation count.
1073 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001074 packet->ack = RCODE_GENERATION;
1075 break;
1076
1077 case OHCI1394_evt_missing_ack:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001078 /*
1079 * Using a valid (current) generation count, but the
1080 * node is not on the bus or not sending acks.
1081 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001082 packet->ack = RCODE_NO_ACK;
1083 break;
1084
1085 case ACK_COMPLETE + 0x10:
1086 case ACK_PENDING + 0x10:
1087 case ACK_BUSY_X + 0x10:
1088 case ACK_BUSY_A + 0x10:
1089 case ACK_BUSY_B + 0x10:
1090 case ACK_DATA_ERROR + 0x10:
1091 case ACK_TYPE_ERROR + 0x10:
1092 packet->ack = evt - 0x10;
1093 break;
1094
1095 default:
1096 packet->ack = RCODE_SEND_ERROR;
1097 break;
1098 }
1099
1100 packet->callback(packet, &ohci->card, packet->ack);
1101
1102 return 1;
1103}
1104
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001105#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1106#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1107#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1108#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1109#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001110
Stefan Richter53dca512008-12-14 21:47:04 +01001111static void handle_local_rom(struct fw_ohci *ohci,
1112 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001113{
1114 struct fw_packet response;
1115 int tcode, length, i;
1116
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001117 tcode = HEADER_GET_TCODE(packet->header[0]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001118 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001119 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001120 else
1121 length = 4;
1122
1123 i = csr - CSR_CONFIG_ROM;
1124 if (i + length > CONFIG_ROM_SIZE) {
1125 fw_fill_response(&response, packet->header,
1126 RCODE_ADDRESS_ERROR, NULL, 0);
1127 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1128 fw_fill_response(&response, packet->header,
1129 RCODE_TYPE_ERROR, NULL, 0);
1130 } else {
1131 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1132 (void *) ohci->config_rom + i, length);
1133 }
1134
1135 fw_core_handle_response(&ohci->card, &response);
1136}
1137
Stefan Richter53dca512008-12-14 21:47:04 +01001138static void handle_local_lock(struct fw_ohci *ohci,
1139 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001140{
1141 struct fw_packet response;
1142 int tcode, length, ext_tcode, sel;
1143 __be32 *payload, lock_old;
1144 u32 lock_arg, lock_data;
1145
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001146 tcode = HEADER_GET_TCODE(packet->header[0]);
1147 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001148 payload = packet->payload;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001149 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001150
1151 if (tcode == TCODE_LOCK_REQUEST &&
1152 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1153 lock_arg = be32_to_cpu(payload[0]);
1154 lock_data = be32_to_cpu(payload[1]);
1155 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1156 lock_arg = 0;
1157 lock_data = 0;
1158 } else {
1159 fw_fill_response(&response, packet->header,
1160 RCODE_TYPE_ERROR, NULL, 0);
1161 goto out;
1162 }
1163
1164 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1165 reg_write(ohci, OHCI1394_CSRData, lock_data);
1166 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1167 reg_write(ohci, OHCI1394_CSRControl, sel);
1168
1169 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
1170 lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
1171 else
1172 fw_notify("swap not done yet\n");
1173
1174 fw_fill_response(&response, packet->header,
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001175 RCODE_COMPLETE, &lock_old, sizeof(lock_old));
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001176 out:
1177 fw_core_handle_response(&ohci->card, &response);
1178}
1179
Stefan Richter53dca512008-12-14 21:47:04 +01001180static void handle_local_request(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001181{
1182 u64 offset;
1183 u32 csr;
1184
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001185 if (ctx == &ctx->ohci->at_request_ctx) {
1186 packet->ack = ACK_PENDING;
1187 packet->callback(packet, &ctx->ohci->card, packet->ack);
1188 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001189
1190 offset =
1191 ((unsigned long long)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001192 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001193 packet->header[2];
1194 csr = offset - CSR_REGISTER_BASE;
1195
1196 /* Handle config rom reads. */
1197 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1198 handle_local_rom(ctx->ohci, packet, csr);
1199 else switch (csr) {
1200 case CSR_BUS_MANAGER_ID:
1201 case CSR_BANDWIDTH_AVAILABLE:
1202 case CSR_CHANNELS_AVAILABLE_HI:
1203 case CSR_CHANNELS_AVAILABLE_LO:
1204 handle_local_lock(ctx->ohci, packet, csr);
1205 break;
1206 default:
1207 if (ctx == &ctx->ohci->at_request_ctx)
1208 fw_core_handle_request(&ctx->ohci->card, packet);
1209 else
1210 fw_core_handle_response(&ctx->ohci->card, packet);
1211 break;
1212 }
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001213
1214 if (ctx == &ctx->ohci->at_response_ctx) {
1215 packet->ack = ACK_COMPLETE;
1216 packet->callback(packet, &ctx->ohci->card, packet->ack);
1217 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001218}
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001219
Stefan Richter53dca512008-12-14 21:47:04 +01001220static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberged568912006-12-19 19:58:35 -05001221{
Kristian Høgsberged568912006-12-19 19:58:35 -05001222 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001223 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001224
1225 spin_lock_irqsave(&ctx->ohci->lock, flags);
1226
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001227 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001228 ctx->ohci->generation == packet->generation) {
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001229 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1230 handle_local_request(ctx, packet);
1231 return;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001232 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001233
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001234 ret = at_context_queue_packet(ctx, packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001235 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1236
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001237 if (ret < 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001238 packet->callback(packet, &ctx->ohci->card, packet->ack);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001239
Kristian Høgsberged568912006-12-19 19:58:35 -05001240}
1241
1242static void bus_reset_tasklet(unsigned long data)
1243{
1244 struct fw_ohci *ohci = (struct fw_ohci *)data;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001245 int self_id_count, i, j, reg;
Kristian Høgsberged568912006-12-19 19:58:35 -05001246 int generation, new_generation;
1247 unsigned long flags;
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001248 void *free_rom = NULL;
1249 dma_addr_t free_rom_bus = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001250
1251 reg = reg_read(ohci, OHCI1394_NodeID);
1252 if (!(reg & OHCI1394_NodeID_idValid)) {
Stefan Richter02ff8f82007-08-30 00:11:40 +02001253 fw_notify("node ID not valid, new bus reset in progress\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001254 return;
1255 }
Stefan Richter02ff8f82007-08-30 00:11:40 +02001256 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
1257 fw_notify("malconfigured bus\n");
1258 return;
1259 }
1260 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1261 OHCI1394_NodeID_nodeNumber);
Kristian Høgsberged568912006-12-19 19:58:35 -05001262
Stefan Richterc8a9a492008-03-19 21:40:32 +01001263 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1264 if (reg & OHCI1394_SelfIDCount_selfIDError) {
1265 fw_notify("inconsistent self IDs\n");
1266 return;
1267 }
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001268 /*
1269 * The count in the SelfIDCount register is the number of
Kristian Høgsberged568912006-12-19 19:58:35 -05001270 * bytes in the self ID receive buffer. Since we also receive
1271 * the inverted quadlets and a header quadlet, we shift one
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001272 * bit extra to get the actual number of self IDs.
1273 */
Stefan Richterc8a9a492008-03-19 21:40:32 +01001274 self_id_count = (reg >> 3) & 0x3ff;
Stefan Richter016bf3d2008-03-19 22:05:02 +01001275 if (self_id_count == 0) {
1276 fw_notify("inconsistent self IDs\n");
1277 return;
1278 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001279 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
Stefan Richteree71c2f2007-08-25 14:08:19 +02001280 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001281
1282 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
Stefan Richterc8a9a492008-03-19 21:40:32 +01001283 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
1284 fw_notify("inconsistent self IDs\n");
1285 return;
1286 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001287 ohci->self_id_buffer[j] =
1288 cond_le32_to_cpu(ohci->self_id_cpu[i]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001289 }
Stefan Richteree71c2f2007-08-25 14:08:19 +02001290 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001291
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001292 /*
1293 * Check the consistency of the self IDs we just read. The
Kristian Høgsberged568912006-12-19 19:58:35 -05001294 * problem we face is that a new bus reset can start while we
1295 * read out the self IDs from the DMA buffer. If this happens,
1296 * the DMA buffer will be overwritten with new self IDs and we
1297 * will read out inconsistent data. The OHCI specification
1298 * (section 11.2) recommends a technique similar to
1299 * linux/seqlock.h, where we remember the generation of the
1300 * self IDs in the buffer before reading them out and compare
1301 * it to the current generation after reading them out. If
1302 * the two generations match we know we have a consistent set
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001303 * of self IDs.
1304 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001305
1306 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1307 if (new_generation != generation) {
1308 fw_notify("recursive bus reset detected, "
1309 "discarding self ids\n");
1310 return;
1311 }
1312
1313 /* FIXME: Document how the locking works. */
1314 spin_lock_irqsave(&ohci->lock, flags);
1315
1316 ohci->generation = generation;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001317 context_stop(&ohci->at_request_ctx);
1318 context_stop(&ohci->at_response_ctx);
Kristian Høgsberged568912006-12-19 19:58:35 -05001319 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
1320
Stefan Richterd34316a2008-04-12 22:31:25 +02001321 if (ohci->bus_reset_packet_quirk)
1322 ohci->request_generation = generation;
1323
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001324 /*
1325 * This next bit is unrelated to the AT context stuff but we
Kristian Høgsberged568912006-12-19 19:58:35 -05001326 * have to do it under the spinlock also. If a new config rom
1327 * was set up before this reset, the old one is now no longer
1328 * in use and we can free it. Update the config rom pointers
1329 * to point to the current config rom and clear the
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001330 * next_config_rom pointer so a new udpate can take place.
1331 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001332
1333 if (ohci->next_config_rom != NULL) {
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001334 if (ohci->next_config_rom != ohci->config_rom) {
1335 free_rom = ohci->config_rom;
1336 free_rom_bus = ohci->config_rom_bus;
1337 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001338 ohci->config_rom = ohci->next_config_rom;
1339 ohci->config_rom_bus = ohci->next_config_rom_bus;
1340 ohci->next_config_rom = NULL;
1341
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001342 /*
1343 * Restore config_rom image and manually update
Kristian Høgsberged568912006-12-19 19:58:35 -05001344 * config_rom registers. Writing the header quadlet
1345 * will indicate that the config rom is ready, so we
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001346 * do that last.
1347 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001348 reg_write(ohci, OHCI1394_BusOptions,
1349 be32_to_cpu(ohci->config_rom[2]));
1350 ohci->config_rom[0] = cpu_to_be32(ohci->next_header);
1351 reg_write(ohci, OHCI1394_ConfigROMhdr, ohci->next_header);
1352 }
1353
Stefan Richter080de8c2008-02-28 20:54:43 +01001354#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1355 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
1356 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
1357#endif
1358
Kristian Høgsberged568912006-12-19 19:58:35 -05001359 spin_unlock_irqrestore(&ohci->lock, flags);
1360
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001361 if (free_rom)
1362 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1363 free_rom, free_rom_bus);
1364
Stefan Richter08ddb2f2008-04-11 00:51:15 +02001365 log_selfids(ohci->node_id, generation,
1366 self_id_count, ohci->self_id_buffer);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001367
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001368 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
Kristian Høgsberged568912006-12-19 19:58:35 -05001369 self_id_count, ohci->self_id_buffer);
1370}
1371
1372static irqreturn_t irq_handler(int irq, void *data)
1373{
1374 struct fw_ohci *ohci = data;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001375 u32 event, iso_event, cycle_time;
Kristian Høgsberged568912006-12-19 19:58:35 -05001376 int i;
1377
1378 event = reg_read(ohci, OHCI1394_IntEventClear);
1379
Stefan Richtera5159582007-06-09 19:31:14 +02001380 if (!event || !~event)
Kristian Høgsberged568912006-12-19 19:58:35 -05001381 return IRQ_NONE;
1382
Stefan Richtera007bb82008-04-07 22:33:35 +02001383 /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
1384 reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001385 log_irqs(event);
Kristian Høgsberged568912006-12-19 19:58:35 -05001386
1387 if (event & OHCI1394_selfIDComplete)
1388 tasklet_schedule(&ohci->bus_reset_tasklet);
1389
1390 if (event & OHCI1394_RQPkt)
1391 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
1392
1393 if (event & OHCI1394_RSPkt)
1394 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
1395
1396 if (event & OHCI1394_reqTxComplete)
1397 tasklet_schedule(&ohci->at_request_ctx.tasklet);
1398
1399 if (event & OHCI1394_respTxComplete)
1400 tasklet_schedule(&ohci->at_response_ctx.tasklet);
1401
Kristian Høgsbergc8894752007-02-16 17:34:36 -05001402 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
Kristian Høgsberged568912006-12-19 19:58:35 -05001403 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
1404
1405 while (iso_event) {
1406 i = ffs(iso_event) - 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001407 tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001408 iso_event &= ~(1 << i);
1409 }
1410
Kristian Høgsbergc8894752007-02-16 17:34:36 -05001411 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
Kristian Høgsberged568912006-12-19 19:58:35 -05001412 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
1413
1414 while (iso_event) {
1415 i = ffs(iso_event) - 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001416 tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001417 iso_event &= ~(1 << i);
1418 }
1419
Jarod Wilson75f78322008-04-03 17:18:23 -04001420 if (unlikely(event & OHCI1394_regAccessFail))
1421 fw_error("Register access failure - "
1422 "please notify linux1394-devel@lists.sf.net\n");
1423
Stefan Richtere524f6162007-08-20 21:58:30 +02001424 if (unlikely(event & OHCI1394_postedWriteErr))
1425 fw_error("PCI posted write error\n");
1426
Stefan Richterbb9f2202007-12-22 22:14:52 +01001427 if (unlikely(event & OHCI1394_cycleTooLong)) {
1428 if (printk_ratelimit())
1429 fw_notify("isochronous cycle too long\n");
1430 reg_write(ohci, OHCI1394_LinkControlSet,
1431 OHCI1394_LinkControl_cycleMaster);
1432 }
1433
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001434 if (event & OHCI1394_cycle64Seconds) {
1435 cycle_time = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1436 if ((cycle_time & 0x80000000) == 0)
1437 ohci->bus_seconds++;
1438 }
1439
Kristian Høgsberged568912006-12-19 19:58:35 -05001440 return IRQ_HANDLED;
1441}
1442
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001443static int software_reset(struct fw_ohci *ohci)
1444{
1445 int i;
1446
1447 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
1448
1449 for (i = 0; i < OHCI_LOOP_COUNT; i++) {
1450 if ((reg_read(ohci, OHCI1394_HCControlSet) &
1451 OHCI1394_HCControl_softReset) == 0)
1452 return 0;
1453 msleep(1);
1454 }
1455
1456 return -EBUSY;
1457}
1458
Kristian Høgsberged568912006-12-19 19:58:35 -05001459static int ohci_enable(struct fw_card *card, u32 *config_rom, size_t length)
1460{
1461 struct fw_ohci *ohci = fw_ohci(card);
1462 struct pci_dev *dev = to_pci_dev(card->device);
Jarod Wilson02214722008-03-28 10:02:50 -04001463 u32 lps;
1464 int i;
Kristian Høgsberged568912006-12-19 19:58:35 -05001465
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001466 if (software_reset(ohci)) {
1467 fw_error("Failed to reset ohci card.\n");
1468 return -EBUSY;
1469 }
1470
1471 /*
1472 * Now enable LPS, which we need in order to start accessing
1473 * most of the registers. In fact, on some cards (ALI M5251),
1474 * accessing registers in the SClk domain without LPS enabled
1475 * will lock up the machine. Wait 50msec to make sure we have
Jarod Wilson02214722008-03-28 10:02:50 -04001476 * full link enabled. However, with some cards (well, at least
1477 * a JMicron PCIe card), we have to try again sometimes.
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001478 */
1479 reg_write(ohci, OHCI1394_HCControlSet,
1480 OHCI1394_HCControl_LPS |
1481 OHCI1394_HCControl_postedWriteEnable);
1482 flush_writes(ohci);
Jarod Wilson02214722008-03-28 10:02:50 -04001483
1484 for (lps = 0, i = 0; !lps && i < 3; i++) {
1485 msleep(50);
1486 lps = reg_read(ohci, OHCI1394_HCControlSet) &
1487 OHCI1394_HCControl_LPS;
1488 }
1489
1490 if (!lps) {
1491 fw_error("Failed to set Link Power Status\n");
1492 return -EIO;
1493 }
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001494
1495 reg_write(ohci, OHCI1394_HCControlClear,
1496 OHCI1394_HCControl_noByteSwapData);
1497
Stefan Richteraffc9c22008-06-05 20:50:53 +02001498 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
Stefan Richtere896ec42008-06-05 20:49:38 +02001499 reg_write(ohci, OHCI1394_LinkControlClear,
1500 OHCI1394_LinkControl_rcvPhyPkt);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001501 reg_write(ohci, OHCI1394_LinkControlSet,
1502 OHCI1394_LinkControl_rcvSelfID |
1503 OHCI1394_LinkControl_cycleTimerEnable |
1504 OHCI1394_LinkControl_cycleMaster);
1505
1506 reg_write(ohci, OHCI1394_ATRetries,
1507 OHCI1394_MAX_AT_REQ_RETRIES |
1508 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
1509 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8));
1510
1511 ar_context_run(&ohci->ar_request_ctx);
1512 ar_context_run(&ohci->ar_response_ctx);
1513
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001514 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
1515 reg_write(ohci, OHCI1394_IntEventClear, ~0);
1516 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
1517 reg_write(ohci, OHCI1394_IntMaskSet,
1518 OHCI1394_selfIDComplete |
1519 OHCI1394_RQPkt | OHCI1394_RSPkt |
1520 OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
1521 OHCI1394_isochRx | OHCI1394_isochTx |
Stefan Richterbb9f2202007-12-22 22:14:52 +01001522 OHCI1394_postedWriteErr | OHCI1394_cycleTooLong |
Jarod Wilson75f78322008-04-03 17:18:23 -04001523 OHCI1394_cycle64Seconds | OHCI1394_regAccessFail |
1524 OHCI1394_masterIntEnable);
Stefan Richtera007bb82008-04-07 22:33:35 +02001525 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
1526 reg_write(ohci, OHCI1394_IntMaskSet, OHCI1394_busReset);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001527
1528 /* Activate link_on bit and contender bit in our self ID packets.*/
1529 if (ohci_update_phy_reg(card, 4, 0,
1530 PHY_LINK_ACTIVE | PHY_CONTENDER) < 0)
1531 return -EIO;
1532
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001533 /*
1534 * When the link is not yet enabled, the atomic config rom
Kristian Høgsberged568912006-12-19 19:58:35 -05001535 * update mechanism described below in ohci_set_config_rom()
1536 * is not active. We have to update ConfigRomHeader and
1537 * BusOptions manually, and the write to ConfigROMmap takes
1538 * effect immediately. We tie this to the enabling of the
1539 * link, so we have a valid config rom before enabling - the
1540 * OHCI requires that ConfigROMhdr and BusOptions have valid
1541 * values before enabling.
1542 *
1543 * However, when the ConfigROMmap is written, some controllers
1544 * always read back quadlets 0 and 2 from the config rom to
1545 * the ConfigRomHeader and BusOptions registers on bus reset.
1546 * They shouldn't do that in this initial case where the link
1547 * isn't enabled. This means we have to use the same
1548 * workaround here, setting the bus header to 0 and then write
1549 * the right values in the bus reset tasklet.
1550 */
1551
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001552 if (config_rom) {
1553 ohci->next_config_rom =
1554 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1555 &ohci->next_config_rom_bus,
1556 GFP_KERNEL);
1557 if (ohci->next_config_rom == NULL)
1558 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05001559
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001560 memset(ohci->next_config_rom, 0, CONFIG_ROM_SIZE);
1561 fw_memcpy_to_be32(ohci->next_config_rom, config_rom, length * 4);
1562 } else {
1563 /*
1564 * In the suspend case, config_rom is NULL, which
1565 * means that we just reuse the old config rom.
1566 */
1567 ohci->next_config_rom = ohci->config_rom;
1568 ohci->next_config_rom_bus = ohci->config_rom_bus;
1569 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001570
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001571 ohci->next_header = be32_to_cpu(ohci->next_config_rom[0]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001572 ohci->next_config_rom[0] = 0;
1573 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001574 reg_write(ohci, OHCI1394_BusOptions,
1575 be32_to_cpu(ohci->next_config_rom[2]));
Kristian Høgsberged568912006-12-19 19:58:35 -05001576 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
1577
1578 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
1579
1580 if (request_irq(dev->irq, irq_handler,
Thomas Gleixner65efffa2007-03-05 18:19:51 -08001581 IRQF_SHARED, ohci_driver_name, ohci)) {
Kristian Høgsberged568912006-12-19 19:58:35 -05001582 fw_error("Failed to allocate shared interrupt %d.\n",
1583 dev->irq);
1584 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1585 ohci->config_rom, ohci->config_rom_bus);
1586 return -EIO;
1587 }
1588
1589 reg_write(ohci, OHCI1394_HCControlSet,
1590 OHCI1394_HCControl_linkEnable |
1591 OHCI1394_HCControl_BIBimageValid);
1592 flush_writes(ohci);
1593
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001594 /*
1595 * We are ready to go, initiate bus reset to finish the
1596 * initialization.
1597 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001598
1599 fw_core_initiate_bus_reset(&ohci->card, 1);
1600
1601 return 0;
1602}
1603
Stefan Richter53dca512008-12-14 21:47:04 +01001604static int ohci_set_config_rom(struct fw_card *card,
1605 u32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05001606{
1607 struct fw_ohci *ohci;
1608 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001609 int ret = -EBUSY;
Kristian Høgsberged568912006-12-19 19:58:35 -05001610 __be32 *next_config_rom;
Stefan Richterf5101d582008-03-14 00:27:49 +01001611 dma_addr_t uninitialized_var(next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05001612
1613 ohci = fw_ohci(card);
1614
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001615 /*
1616 * When the OHCI controller is enabled, the config rom update
Kristian Høgsberged568912006-12-19 19:58:35 -05001617 * mechanism is a bit tricky, but easy enough to use. See
1618 * section 5.5.6 in the OHCI specification.
1619 *
1620 * The OHCI controller caches the new config rom address in a
1621 * shadow register (ConfigROMmapNext) and needs a bus reset
1622 * for the changes to take place. When the bus reset is
1623 * detected, the controller loads the new values for the
1624 * ConfigRomHeader and BusOptions registers from the specified
1625 * config rom and loads ConfigROMmap from the ConfigROMmapNext
1626 * shadow register. All automatically and atomically.
1627 *
1628 * Now, there's a twist to this story. The automatic load of
1629 * ConfigRomHeader and BusOptions doesn't honor the
1630 * noByteSwapData bit, so with a be32 config rom, the
1631 * controller will load be32 values in to these registers
1632 * during the atomic update, even on litte endian
1633 * architectures. The workaround we use is to put a 0 in the
1634 * header quadlet; 0 is endian agnostic and means that the
1635 * config rom isn't ready yet. In the bus reset tasklet we
1636 * then set up the real values for the two registers.
1637 *
1638 * We use ohci->lock to avoid racing with the code that sets
1639 * ohci->next_config_rom to NULL (see bus_reset_tasklet).
1640 */
1641
1642 next_config_rom =
1643 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1644 &next_config_rom_bus, GFP_KERNEL);
1645 if (next_config_rom == NULL)
1646 return -ENOMEM;
1647
1648 spin_lock_irqsave(&ohci->lock, flags);
1649
1650 if (ohci->next_config_rom == NULL) {
1651 ohci->next_config_rom = next_config_rom;
1652 ohci->next_config_rom_bus = next_config_rom_bus;
1653
1654 memset(ohci->next_config_rom, 0, CONFIG_ROM_SIZE);
1655 fw_memcpy_to_be32(ohci->next_config_rom, config_rom,
1656 length * 4);
1657
1658 ohci->next_header = config_rom[0];
1659 ohci->next_config_rom[0] = 0;
1660
1661 reg_write(ohci, OHCI1394_ConfigROMmap,
1662 ohci->next_config_rom_bus);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001663 ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001664 }
1665
1666 spin_unlock_irqrestore(&ohci->lock, flags);
1667
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001668 /*
1669 * Now initiate a bus reset to have the changes take
Kristian Høgsberged568912006-12-19 19:58:35 -05001670 * effect. We clean up the old config rom memory and DMA
1671 * mappings in the bus reset tasklet, since the OHCI
1672 * controller could need to access it before the bus reset
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001673 * takes effect.
1674 */
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001675 if (ret == 0)
Kristian Høgsberged568912006-12-19 19:58:35 -05001676 fw_core_initiate_bus_reset(&ohci->card, 1);
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001677 else
1678 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1679 next_config_rom, next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05001680
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001681 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001682}
1683
1684static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
1685{
1686 struct fw_ohci *ohci = fw_ohci(card);
1687
1688 at_context_transmit(&ohci->at_request_ctx, packet);
1689}
1690
1691static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
1692{
1693 struct fw_ohci *ohci = fw_ohci(card);
1694
1695 at_context_transmit(&ohci->at_response_ctx, packet);
1696}
1697
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001698static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
1699{
1700 struct fw_ohci *ohci = fw_ohci(card);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001701 struct context *ctx = &ohci->at_request_ctx;
1702 struct driver_data *driver_data = packet->driver_data;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001703 int ret = -ENOENT;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001704
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001705 tasklet_disable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001706
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001707 if (packet->ack != 0)
1708 goto out;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001709
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001710 if (packet->payload_bus)
1711 dma_unmap_single(ohci->card.device, packet->payload_bus,
1712 packet->payload_length, DMA_TO_DEVICE);
1713
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001714 log_ar_at_event('T', packet->speed, packet->header, 0x20);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001715 driver_data->packet = NULL;
1716 packet->ack = RCODE_CANCELLED;
1717 packet->callback(packet, &ohci->card, packet->ack);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001718 ret = 0;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001719 out:
1720 tasklet_enable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001721
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001722 return ret;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001723}
1724
Stefan Richter53dca512008-12-14 21:47:04 +01001725static int ohci_enable_phys_dma(struct fw_card *card,
1726 int node_id, int generation)
Kristian Høgsberged568912006-12-19 19:58:35 -05001727{
Stefan Richter080de8c2008-02-28 20:54:43 +01001728#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1729 return 0;
1730#else
Kristian Høgsberged568912006-12-19 19:58:35 -05001731 struct fw_ohci *ohci = fw_ohci(card);
1732 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001733 int n, ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001734
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001735 /*
1736 * FIXME: Make sure this bitmask is cleared when we clear the busReset
1737 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
1738 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001739
1740 spin_lock_irqsave(&ohci->lock, flags);
1741
1742 if (ohci->generation != generation) {
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001743 ret = -ESTALE;
Kristian Høgsberged568912006-12-19 19:58:35 -05001744 goto out;
1745 }
1746
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001747 /*
1748 * Note, if the node ID contains a non-local bus ID, physical DMA is
1749 * enabled for _all_ nodes on remote buses.
1750 */
Stefan Richter907293d2007-01-23 21:11:43 +01001751
1752 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
1753 if (n < 32)
1754 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
1755 else
1756 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
1757
Kristian Høgsberged568912006-12-19 19:58:35 -05001758 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05001759 out:
Stefan Richter6cad95f2007-01-21 20:46:45 +01001760 spin_unlock_irqrestore(&ohci->lock, flags);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001761
1762 return ret;
Stefan Richter080de8c2008-02-28 20:54:43 +01001763#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
Kristian Høgsberged568912006-12-19 19:58:35 -05001764}
Stefan Richter373b2ed2007-03-04 14:45:18 +01001765
Stefan Richter53dca512008-12-14 21:47:04 +01001766static u64 ohci_get_bus_time(struct fw_card *card)
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001767{
1768 struct fw_ohci *ohci = fw_ohci(card);
1769 u32 cycle_time;
1770 u64 bus_time;
1771
1772 cycle_time = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1773 bus_time = ((u64) ohci->bus_seconds << 32) | cycle_time;
1774
1775 return bus_time;
1776}
1777
David Moore1aa292b2008-07-22 23:23:40 -07001778static void copy_iso_headers(struct iso_context *ctx, void *p)
1779{
1780 int i = ctx->header_length;
1781
1782 if (i + ctx->base.header_size > PAGE_SIZE)
1783 return;
1784
1785 /*
1786 * The iso header is byteswapped to little endian by
1787 * the controller, but the remaining header quadlets
1788 * are big endian. We want to present all the headers
1789 * as big endian, so we have to swap the first quadlet.
1790 */
1791 if (ctx->base.header_size > 0)
1792 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
1793 if (ctx->base.header_size > 4)
1794 *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
1795 if (ctx->base.header_size > 8)
1796 memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
1797 ctx->header_length += ctx->base.header_size;
1798}
1799
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05001800static int handle_ir_dualbuffer_packet(struct context *context,
1801 struct descriptor *d,
1802 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05001803{
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001804 struct iso_context *ctx =
1805 container_of(context, struct iso_context, context);
1806 struct db_descriptor *db = (struct db_descriptor *) d;
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001807 __le32 *ir_header;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001808 size_t header_length;
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001809 void *p, *end;
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05001810
Stefan Richterefbf3902008-02-23 12:24:57 +01001811 if (db->first_res_count != 0 && db->second_res_count != 0) {
David Moore0642b652007-12-19 03:09:18 -05001812 if (ctx->excess_bytes <= le16_to_cpu(db->second_req_count)) {
1813 /* This descriptor isn't done yet, stop iteration. */
1814 return 0;
1815 }
1816 ctx->excess_bytes -= le16_to_cpu(db->second_req_count);
1817 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001818
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001819 header_length = le16_to_cpu(db->first_req_count) -
1820 le16_to_cpu(db->first_res_count);
1821
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001822 p = db + 1;
1823 end = p + header_length;
David Moore1aa292b2008-07-22 23:23:40 -07001824 while (p < end) {
1825 copy_iso_headers(ctx, p);
David Moore0642b652007-12-19 03:09:18 -05001826 ctx->excess_bytes +=
Stefan Richterefbf3902008-02-23 12:24:57 +01001827 (le32_to_cpu(*(__le32 *)(p + 4)) >> 16) & 0xffff;
David Moore1aa292b2008-07-22 23:23:40 -07001828 p += max(ctx->base.header_size, (size_t)8);
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001829 }
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001830
David Moore0642b652007-12-19 03:09:18 -05001831 ctx->excess_bytes -= le16_to_cpu(db->second_req_count) -
1832 le16_to_cpu(db->second_res_count);
1833
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001834 if (le16_to_cpu(db->control) & DESCRIPTOR_IRQ_ALWAYS) {
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001835 ir_header = (__le32 *) (db + 1);
1836 ctx->base.callback(&ctx->base,
1837 le32_to_cpu(ir_header[0]) & 0xffff,
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001838 ctx->header_length, ctx->header,
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001839 ctx->base.callback_data);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001840 ctx->header_length = 0;
1841 }
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001842
1843 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001844}
1845
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001846static int handle_ir_packet_per_buffer(struct context *context,
1847 struct descriptor *d,
1848 struct descriptor *last)
1849{
1850 struct iso_context *ctx =
1851 container_of(context, struct iso_context, context);
David Moorebcee8932007-12-19 15:26:38 -05001852 struct descriptor *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001853 __le32 *ir_header;
David Moorebcee8932007-12-19 15:26:38 -05001854 void *p;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001855
David Moorebcee8932007-12-19 15:26:38 -05001856 for (pd = d; pd <= last; pd++) {
1857 if (pd->transfer_status)
1858 break;
1859 }
1860 if (pd > last)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001861 /* Descriptor(s) not done yet, stop iteration */
1862 return 0;
1863
David Moore1aa292b2008-07-22 23:23:40 -07001864 p = last + 1;
1865 copy_iso_headers(ctx, p);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001866
David Moorebcee8932007-12-19 15:26:38 -05001867 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
1868 ir_header = (__le32 *) p;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001869 ctx->base.callback(&ctx->base,
1870 le32_to_cpu(ir_header[0]) & 0xffff,
1871 ctx->header_length, ctx->header,
1872 ctx->base.callback_data);
1873 ctx->header_length = 0;
1874 }
1875
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001876 return 1;
1877}
1878
Kristian Høgsberg30200732007-02-16 17:34:39 -05001879static int handle_it_packet(struct context *context,
1880 struct descriptor *d,
1881 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05001882{
Kristian Høgsberg30200732007-02-16 17:34:39 -05001883 struct iso_context *ctx =
1884 container_of(context, struct iso_context, context);
Stefan Richter373b2ed2007-03-04 14:45:18 +01001885
Kristian Høgsberg30200732007-02-16 17:34:39 -05001886 if (last->transfer_status == 0)
1887 /* This descriptor isn't done yet, stop iteration. */
1888 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001889
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001890 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS)
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001891 ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
1892 0, NULL, ctx->base.callback_data);
Kristian Høgsberged568912006-12-19 19:58:35 -05001893
Kristian Høgsberg30200732007-02-16 17:34:39 -05001894 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001895}
1896
Stefan Richter53dca512008-12-14 21:47:04 +01001897static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
Stefan Richter4817ed22008-12-21 16:39:46 +01001898 int type, int channel, size_t header_size)
Kristian Høgsberged568912006-12-19 19:58:35 -05001899{
1900 struct fw_ohci *ohci = fw_ohci(card);
1901 struct iso_context *ctx, *list;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001902 descriptor_callback_t callback;
Stefan Richter4817ed22008-12-21 16:39:46 +01001903 u64 *channels, dont_care = ~0ULL;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001904 u32 *mask, regs;
Kristian Høgsberged568912006-12-19 19:58:35 -05001905 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001906 int index, ret = -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05001907
1908 if (type == FW_ISO_CONTEXT_TRANSMIT) {
Stefan Richter4817ed22008-12-21 16:39:46 +01001909 channels = &dont_care;
Kristian Høgsberged568912006-12-19 19:58:35 -05001910 mask = &ohci->it_context_mask;
1911 list = ohci->it_context_list;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001912 callback = handle_it_packet;
Kristian Høgsberged568912006-12-19 19:58:35 -05001913 } else {
Stefan Richter4817ed22008-12-21 16:39:46 +01001914 channels = &ohci->ir_context_channels;
Stefan Richter373b2ed2007-03-04 14:45:18 +01001915 mask = &ohci->ir_context_mask;
1916 list = ohci->ir_context_list;
Stefan Richter95984f62008-07-22 18:41:10 +02001917 if (ohci->use_dualbuffer)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001918 callback = handle_ir_dualbuffer_packet;
1919 else
1920 callback = handle_ir_packet_per_buffer;
Kristian Høgsberged568912006-12-19 19:58:35 -05001921 }
1922
1923 spin_lock_irqsave(&ohci->lock, flags);
Stefan Richter4817ed22008-12-21 16:39:46 +01001924 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
1925 if (index >= 0) {
1926 *channels &= ~(1ULL << channel);
Kristian Høgsberged568912006-12-19 19:58:35 -05001927 *mask &= ~(1 << index);
Stefan Richter4817ed22008-12-21 16:39:46 +01001928 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001929 spin_unlock_irqrestore(&ohci->lock, flags);
1930
1931 if (index < 0)
1932 return ERR_PTR(-EBUSY);
1933
Stefan Richter373b2ed2007-03-04 14:45:18 +01001934 if (type == FW_ISO_CONTEXT_TRANSMIT)
1935 regs = OHCI1394_IsoXmitContextBase(index);
1936 else
1937 regs = OHCI1394_IsoRcvContextBase(index);
1938
Kristian Høgsberged568912006-12-19 19:58:35 -05001939 ctx = &list[index];
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001940 memset(ctx, 0, sizeof(*ctx));
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001941 ctx->header_length = 0;
1942 ctx->header = (void *) __get_free_page(GFP_KERNEL);
1943 if (ctx->header == NULL)
1944 goto out;
1945
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001946 ret = context_init(&ctx->context, ohci, regs, callback);
1947 if (ret < 0)
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001948 goto out_with_header;
Kristian Høgsberged568912006-12-19 19:58:35 -05001949
1950 return &ctx->base;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001951
1952 out_with_header:
1953 free_page((unsigned long)ctx->header);
1954 out:
1955 spin_lock_irqsave(&ohci->lock, flags);
1956 *mask |= 1 << index;
1957 spin_unlock_irqrestore(&ohci->lock, flags);
1958
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001959 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05001960}
1961
Kristian Høgsbergeb0306e2007-03-14 17:34:54 -04001962static int ohci_start_iso(struct fw_iso_context *base,
1963 s32 cycle, u32 sync, u32 tags)
Kristian Høgsberged568912006-12-19 19:58:35 -05001964{
Stefan Richter373b2ed2007-03-04 14:45:18 +01001965 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001966 struct fw_ohci *ohci = ctx->context.ohci;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001967 u32 control, match;
Kristian Høgsberged568912006-12-19 19:58:35 -05001968 int index;
1969
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001970 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
1971 index = ctx - ohci->it_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001972 match = 0;
1973 if (cycle >= 0)
1974 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001975 (cycle & 0x7fff) << 16;
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05001976
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001977 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
1978 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001979 context_run(&ctx->context, match);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001980 } else {
1981 index = ctx - ohci->ir_context_list;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001982 control = IR_CONTEXT_ISOCH_HEADER;
Stefan Richter95984f62008-07-22 18:41:10 +02001983 if (ohci->use_dualbuffer)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001984 control |= IR_CONTEXT_DUAL_BUFFER_MODE;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001985 match = (tags << 28) | (sync << 8) | ctx->base.channel;
1986 if (cycle >= 0) {
1987 match |= (cycle & 0x07fff) << 12;
1988 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
1989 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001990
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001991 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
1992 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001993 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001994 context_run(&ctx->context, control);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001995 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001996
1997 return 0;
1998}
1999
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002000static int ohci_stop_iso(struct fw_iso_context *base)
2001{
2002 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01002003 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002004 int index;
2005
2006 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2007 index = ctx - ohci->it_context_list;
2008 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
2009 } else {
2010 index = ctx - ohci->ir_context_list;
2011 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
2012 }
2013 flush_writes(ohci);
2014 context_stop(&ctx->context);
2015
2016 return 0;
2017}
2018
Kristian Høgsberged568912006-12-19 19:58:35 -05002019static void ohci_free_iso_context(struct fw_iso_context *base)
2020{
2021 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01002022 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberged568912006-12-19 19:58:35 -05002023 unsigned long flags;
2024 int index;
2025
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002026 ohci_stop_iso(base);
2027 context_release(&ctx->context);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002028 free_page((unsigned long)ctx->header);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002029
Kristian Høgsberged568912006-12-19 19:58:35 -05002030 spin_lock_irqsave(&ohci->lock, flags);
2031
2032 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2033 index = ctx - ohci->it_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002034 ohci->it_context_mask |= 1 << index;
2035 } else {
2036 index = ctx - ohci->ir_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002037 ohci->ir_context_mask |= 1 << index;
Stefan Richter4817ed22008-12-21 16:39:46 +01002038 ohci->ir_context_channels |= 1ULL << base->channel;
Kristian Høgsberged568912006-12-19 19:58:35 -05002039 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002040
2041 spin_unlock_irqrestore(&ohci->lock, flags);
2042}
2043
Stefan Richter53dca512008-12-14 21:47:04 +01002044static int ohci_queue_iso_transmit(struct fw_iso_context *base,
2045 struct fw_iso_packet *packet,
2046 struct fw_iso_buffer *buffer,
2047 unsigned long payload)
Kristian Høgsberged568912006-12-19 19:58:35 -05002048{
Stefan Richter373b2ed2007-03-04 14:45:18 +01002049 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05002050 struct descriptor *d, *last, *pd;
Kristian Høgsberged568912006-12-19 19:58:35 -05002051 struct fw_iso_packet *p;
2052 __le32 *header;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002053 dma_addr_t d_bus, page_bus;
Kristian Høgsberged568912006-12-19 19:58:35 -05002054 u32 z, header_z, payload_z, irq;
2055 u32 payload_index, payload_end_index, next_page_index;
Kristian Høgsberg30200732007-02-16 17:34:39 -05002056 int page, end_page, i, length, offset;
Kristian Høgsberged568912006-12-19 19:58:35 -05002057
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002058 /*
2059 * FIXME: Cycle lost behavior should be configurable: lose
2060 * packet, retransmit or terminate..
2061 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002062
2063 p = packet;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002064 payload_index = payload;
Kristian Høgsberged568912006-12-19 19:58:35 -05002065
2066 if (p->skip)
2067 z = 1;
2068 else
2069 z = 2;
2070 if (p->header_length > 0)
2071 z++;
2072
2073 /* Determine the first page the payload isn't contained in. */
2074 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
2075 if (p->payload_length > 0)
2076 payload_z = end_page - (payload_index >> PAGE_SHIFT);
2077 else
2078 payload_z = 0;
2079
2080 z += payload_z;
2081
2082 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002083 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002084
Kristian Høgsberg30200732007-02-16 17:34:39 -05002085 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
2086 if (d == NULL)
2087 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002088
2089 if (!p->skip) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002090 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsberged568912006-12-19 19:58:35 -05002091 d[0].req_count = cpu_to_le16(8);
2092
2093 header = (__le32 *) &d[1];
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002094 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
2095 IT_HEADER_TAG(p->tag) |
2096 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
2097 IT_HEADER_CHANNEL(ctx->base.channel) |
2098 IT_HEADER_SPEED(ctx->base.speed));
Kristian Høgsberged568912006-12-19 19:58:35 -05002099 header[1] =
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002100 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
Kristian Høgsberged568912006-12-19 19:58:35 -05002101 p->payload_length));
2102 }
2103
2104 if (p->header_length > 0) {
2105 d[2].req_count = cpu_to_le16(p->header_length);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002106 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002107 memcpy(&d[z], p->header, p->header_length);
2108 }
2109
2110 pd = d + z - payload_z;
2111 payload_end_index = payload_index + p->payload_length;
2112 for (i = 0; i < payload_z; i++) {
2113 page = payload_index >> PAGE_SHIFT;
2114 offset = payload_index & ~PAGE_MASK;
2115 next_page_index = (page + 1) << PAGE_SHIFT;
2116 length =
2117 min(next_page_index, payload_end_index) - payload_index;
2118 pd[i].req_count = cpu_to_le16(length);
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002119
2120 page_bus = page_private(buffer->pages[page]);
2121 pd[i].data_address = cpu_to_le32(page_bus + offset);
Kristian Høgsberged568912006-12-19 19:58:35 -05002122
2123 payload_index += length;
2124 }
2125
Kristian Høgsberged568912006-12-19 19:58:35 -05002126 if (p->interrupt)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002127 irq = DESCRIPTOR_IRQ_ALWAYS;
Kristian Høgsberged568912006-12-19 19:58:35 -05002128 else
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002129 irq = DESCRIPTOR_NO_IRQ;
Kristian Høgsberged568912006-12-19 19:58:35 -05002130
Kristian Høgsberg30200732007-02-16 17:34:39 -05002131 last = z == 2 ? d : d + z - 1;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002132 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
2133 DESCRIPTOR_STATUS |
2134 DESCRIPTOR_BRANCH_ALWAYS |
Kristian Høgsbergcbb59da2007-02-16 17:34:35 -05002135 irq);
Kristian Høgsberged568912006-12-19 19:58:35 -05002136
Kristian Høgsberg30200732007-02-16 17:34:39 -05002137 context_append(&ctx->context, d, z, header_z);
Kristian Høgsberged568912006-12-19 19:58:35 -05002138
2139 return 0;
2140}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002141
Stefan Richter53dca512008-12-14 21:47:04 +01002142static int ohci_queue_iso_receive_dualbuffer(struct fw_iso_context *base,
2143 struct fw_iso_packet *packet,
2144 struct fw_iso_buffer *buffer,
2145 unsigned long payload)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002146{
2147 struct iso_context *ctx = container_of(base, struct iso_context, base);
2148 struct db_descriptor *db = NULL;
2149 struct descriptor *d;
2150 struct fw_iso_packet *p;
2151 dma_addr_t d_bus, page_bus;
2152 u32 z, header_z, length, rest;
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04002153 int page, offset, packet_count, header_size;
Stefan Richter373b2ed2007-03-04 14:45:18 +01002154
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002155 /*
2156 * FIXME: Cycle lost behavior should be configurable: lose
2157 * packet, retransmit or terminate..
2158 */
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002159
2160 p = packet;
2161 z = 2;
2162
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002163 /*
David Moore1aa292b2008-07-22 23:23:40 -07002164 * The OHCI controller puts the isochronous header and trailer in the
2165 * buffer, so we need at least 8 bytes.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002166 */
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04002167 packet_count = p->header_length / ctx->base.header_size;
David Moore1aa292b2008-07-22 23:23:40 -07002168 header_size = packet_count * max(ctx->base.header_size, (size_t)8);
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04002169
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002170 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002171 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002172 page = payload >> PAGE_SHIFT;
2173 offset = payload & ~PAGE_MASK;
2174 rest = p->payload_length;
2175
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002176 /* FIXME: make packet-per-buffer/dual-buffer a context option */
2177 while (rest > 0) {
2178 d = context_get_descriptors(&ctx->context,
2179 z + header_z, &d_bus);
2180 if (d == NULL)
2181 return -ENOMEM;
2182
2183 db = (struct db_descriptor *) d;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002184 db->control = cpu_to_le16(DESCRIPTOR_STATUS |
2185 DESCRIPTOR_BRANCH_ALWAYS);
David Moore1aa292b2008-07-22 23:23:40 -07002186 db->first_size =
2187 cpu_to_le16(max(ctx->base.header_size, (size_t)8));
David Moore0642b652007-12-19 03:09:18 -05002188 if (p->skip && rest == p->payload_length) {
2189 db->control |= cpu_to_le16(DESCRIPTOR_WAIT);
2190 db->first_req_count = db->first_size;
2191 } else {
2192 db->first_req_count = cpu_to_le16(header_size);
2193 }
Kristian Høgsberg1e1d1962007-02-16 17:34:45 -05002194 db->first_res_count = db->first_req_count;
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002195 db->first_buffer = cpu_to_le32(d_bus + sizeof(*db));
Stefan Richter373b2ed2007-03-04 14:45:18 +01002196
David Moore0642b652007-12-19 03:09:18 -05002197 if (p->skip && rest == p->payload_length)
2198 length = 4;
2199 else if (offset + rest < PAGE_SIZE)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002200 length = rest;
2201 else
2202 length = PAGE_SIZE - offset;
2203
Kristian Høgsberg1e1d1962007-02-16 17:34:45 -05002204 db->second_req_count = cpu_to_le16(length);
2205 db->second_res_count = db->second_req_count;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002206 page_bus = page_private(buffer->pages[page]);
2207 db->second_buffer = cpu_to_le32(page_bus + offset);
2208
Kristian Høgsbergcb2d2cd2007-02-16 17:34:47 -05002209 if (p->interrupt && length == rest)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002210 db->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
Kristian Høgsbergcb2d2cd2007-02-16 17:34:47 -05002211
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002212 context_append(&ctx->context, d, z, header_z);
2213 offset = (offset + length) & ~PAGE_MASK;
2214 rest -= length;
David Moore0642b652007-12-19 03:09:18 -05002215 if (offset == 0)
2216 page++;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002217 }
2218
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05002219 return 0;
2220}
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05002221
Stefan Richter53dca512008-12-14 21:47:04 +01002222static int ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
2223 struct fw_iso_packet *packet,
2224 struct fw_iso_buffer *buffer,
2225 unsigned long payload)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002226{
2227 struct iso_context *ctx = container_of(base, struct iso_context, base);
2228 struct descriptor *d = NULL, *pd = NULL;
David Moorebcee8932007-12-19 15:26:38 -05002229 struct fw_iso_packet *p = packet;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002230 dma_addr_t d_bus, page_bus;
2231 u32 z, header_z, rest;
David Moorebcee8932007-12-19 15:26:38 -05002232 int i, j, length;
2233 int page, offset, packet_count, header_size, payload_per_buffer;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002234
2235 /*
David Moore1aa292b2008-07-22 23:23:40 -07002236 * The OHCI controller puts the isochronous header and trailer in the
2237 * buffer, so we need at least 8 bytes.
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002238 */
2239 packet_count = p->header_length / ctx->base.header_size;
David Moore1aa292b2008-07-22 23:23:40 -07002240 header_size = max(ctx->base.header_size, (size_t)8);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002241
2242 /* Get header size in number of descriptors. */
2243 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
2244 page = payload >> PAGE_SHIFT;
2245 offset = payload & ~PAGE_MASK;
David Moorebcee8932007-12-19 15:26:38 -05002246 payload_per_buffer = p->payload_length / packet_count;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002247
2248 for (i = 0; i < packet_count; i++) {
2249 /* d points to the header descriptor */
David Moorebcee8932007-12-19 15:26:38 -05002250 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002251 d = context_get_descriptors(&ctx->context,
David Moorebcee8932007-12-19 15:26:38 -05002252 z + header_z, &d_bus);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002253 if (d == NULL)
2254 return -ENOMEM;
2255
David Moorebcee8932007-12-19 15:26:38 -05002256 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
2257 DESCRIPTOR_INPUT_MORE);
2258 if (p->skip && i == 0)
2259 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002260 d->req_count = cpu_to_le16(header_size);
2261 d->res_count = d->req_count;
David Moorebcee8932007-12-19 15:26:38 -05002262 d->transfer_status = 0;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002263 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
2264
David Moorebcee8932007-12-19 15:26:38 -05002265 rest = payload_per_buffer;
2266 for (j = 1; j < z; j++) {
2267 pd = d + j;
2268 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2269 DESCRIPTOR_INPUT_MORE);
2270
2271 if (offset + rest < PAGE_SIZE)
2272 length = rest;
2273 else
2274 length = PAGE_SIZE - offset;
2275 pd->req_count = cpu_to_le16(length);
2276 pd->res_count = pd->req_count;
2277 pd->transfer_status = 0;
2278
2279 page_bus = page_private(buffer->pages[page]);
2280 pd->data_address = cpu_to_le32(page_bus + offset);
2281
2282 offset = (offset + length) & ~PAGE_MASK;
2283 rest -= length;
2284 if (offset == 0)
2285 page++;
2286 }
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002287 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2288 DESCRIPTOR_INPUT_LAST |
2289 DESCRIPTOR_BRANCH_ALWAYS);
David Moorebcee8932007-12-19 15:26:38 -05002290 if (p->interrupt && i == packet_count - 1)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002291 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
2292
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002293 context_append(&ctx->context, d, z, header_z);
2294 }
2295
2296 return 0;
2297}
2298
Stefan Richter53dca512008-12-14 21:47:04 +01002299static int ohci_queue_iso(struct fw_iso_context *base,
2300 struct fw_iso_packet *packet,
2301 struct fw_iso_buffer *buffer,
2302 unsigned long payload)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002303{
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002304 struct iso_context *ctx = container_of(base, struct iso_context, base);
David Moorefe5ca632008-01-06 17:21:41 -05002305 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002306 int ret;
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002307
David Moorefe5ca632008-01-06 17:21:41 -05002308 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002309 if (base->type == FW_ISO_CONTEXT_TRANSMIT)
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002310 ret = ohci_queue_iso_transmit(base, packet, buffer, payload);
Stefan Richter95984f62008-07-22 18:41:10 +02002311 else if (ctx->context.ohci->use_dualbuffer)
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002312 ret = ohci_queue_iso_receive_dualbuffer(base, packet,
2313 buffer, payload);
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002314 else
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002315 ret = ohci_queue_iso_receive_packet_per_buffer(base, packet,
2316 buffer, payload);
David Moorefe5ca632008-01-06 17:21:41 -05002317 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
2318
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002319 return ret;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002320}
2321
Stefan Richter21ebcd12007-01-14 15:29:07 +01002322static const struct fw_card_driver ohci_driver = {
Kristian Høgsberged568912006-12-19 19:58:35 -05002323 .enable = ohci_enable,
2324 .update_phy_reg = ohci_update_phy_reg,
2325 .set_config_rom = ohci_set_config_rom,
2326 .send_request = ohci_send_request,
2327 .send_response = ohci_send_response,
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002328 .cancel_packet = ohci_cancel_packet,
Kristian Høgsberged568912006-12-19 19:58:35 -05002329 .enable_phys_dma = ohci_enable_phys_dma,
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002330 .get_bus_time = ohci_get_bus_time,
Kristian Høgsberged568912006-12-19 19:58:35 -05002331
2332 .allocate_iso_context = ohci_allocate_iso_context,
2333 .free_iso_context = ohci_free_iso_context,
2334 .queue_iso = ohci_queue_iso,
Kristian Høgsberg69cdb722007-02-16 17:34:41 -05002335 .start_iso = ohci_start_iso,
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002336 .stop_iso = ohci_stop_iso,
Kristian Høgsberged568912006-12-19 19:58:35 -05002337};
2338
Stefan Richter2ed0f182008-03-01 12:35:29 +01002339#ifdef CONFIG_PPC_PMAC
2340static void ohci_pmac_on(struct pci_dev *dev)
2341{
2342 if (machine_is(powermac)) {
2343 struct device_node *ofn = pci_device_to_OF_node(dev);
2344
2345 if (ofn) {
2346 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
2347 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
2348 }
2349 }
2350}
2351
2352static void ohci_pmac_off(struct pci_dev *dev)
2353{
2354 if (machine_is(powermac)) {
2355 struct device_node *ofn = pci_device_to_OF_node(dev);
2356
2357 if (ofn) {
2358 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
2359 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
2360 }
2361 }
2362}
2363#else
2364#define ohci_pmac_on(dev)
2365#define ohci_pmac_off(dev)
2366#endif /* CONFIG_PPC_PMAC */
2367
Stefan Richter53dca512008-12-14 21:47:04 +01002368static int __devinit pci_probe(struct pci_dev *dev,
2369 const struct pci_device_id *ent)
Kristian Høgsberged568912006-12-19 19:58:35 -05002370{
2371 struct fw_ohci *ohci;
Stefan Richter95984f62008-07-22 18:41:10 +02002372 u32 bus_options, max_receive, link_speed, version;
Kristian Høgsberged568912006-12-19 19:58:35 -05002373 u64 guid;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002374 int err;
Kristian Høgsberged568912006-12-19 19:58:35 -05002375 size_t size;
2376
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002377 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
Kristian Høgsberged568912006-12-19 19:58:35 -05002378 if (ohci == NULL) {
Stefan Richter7007a072008-10-26 09:50:31 +01002379 err = -ENOMEM;
2380 goto fail;
Kristian Høgsberged568912006-12-19 19:58:35 -05002381 }
2382
2383 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
2384
Stefan Richter130d5492008-03-24 20:55:28 +01002385 ohci_pmac_on(dev);
2386
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002387 err = pci_enable_device(dev);
2388 if (err) {
Stefan Richter7007a072008-10-26 09:50:31 +01002389 fw_error("Failed to enable OHCI hardware\n");
Stefan Richterbd7dee62008-02-24 18:59:55 +01002390 goto fail_free;
Kristian Høgsberged568912006-12-19 19:58:35 -05002391 }
2392
2393 pci_set_master(dev);
2394 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
2395 pci_set_drvdata(dev, ohci);
2396
2397 spin_lock_init(&ohci->lock);
2398
2399 tasklet_init(&ohci->bus_reset_tasklet,
2400 bus_reset_tasklet, (unsigned long)ohci);
2401
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002402 err = pci_request_region(dev, 0, ohci_driver_name);
2403 if (err) {
Kristian Høgsberged568912006-12-19 19:58:35 -05002404 fw_error("MMIO resource unavailable\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002405 goto fail_disable;
Kristian Høgsberged568912006-12-19 19:58:35 -05002406 }
2407
2408 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
2409 if (ohci->registers == NULL) {
2410 fw_error("Failed to remap registers\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002411 err = -ENXIO;
2412 goto fail_iomem;
Kristian Høgsberged568912006-12-19 19:58:35 -05002413 }
2414
Stefan Richter95984f62008-07-22 18:41:10 +02002415 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
2416 ohci->use_dualbuffer = version >= OHCI_VERSION_1_1;
2417
2418/* x86-32 currently doesn't use highmem for dma_alloc_coherent */
2419#if !defined(CONFIG_X86_32)
2420 /* dual-buffer mode is broken with descriptor addresses above 2G */
2421 if (dev->vendor == PCI_VENDOR_ID_TI &&
2422 dev->device == PCI_DEVICE_ID_TI_TSB43AB22)
2423 ohci->use_dualbuffer = false;
2424#endif
2425
2426#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
2427 ohci->old_uninorth = dev->vendor == PCI_VENDOR_ID_APPLE &&
2428 dev->device == PCI_DEVICE_ID_APPLE_UNI_N_FW;
2429#endif
2430 ohci->bus_reset_packet_quirk = dev->vendor == PCI_VENDOR_ID_TI;
2431
Kristian Høgsberged568912006-12-19 19:58:35 -05002432 ar_context_init(&ohci->ar_request_ctx, ohci,
2433 OHCI1394_AsReqRcvContextControlSet);
2434
2435 ar_context_init(&ohci->ar_response_ctx, ohci,
2436 OHCI1394_AsRspRcvContextControlSet);
2437
David Moorefe5ca632008-01-06 17:21:41 -05002438 context_init(&ohci->at_request_ctx, ohci,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002439 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05002440
David Moorefe5ca632008-01-06 17:21:41 -05002441 context_init(&ohci->at_response_ctx, ohci,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002442 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05002443
Kristian Høgsberged568912006-12-19 19:58:35 -05002444 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
2445 ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
2446 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
2447 size = sizeof(struct iso_context) * hweight32(ohci->it_context_mask);
2448 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
2449
2450 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
Stefan Richter4817ed22008-12-21 16:39:46 +01002451 ohci->ir_context_channels = ~0ULL;
Kristian Høgsberged568912006-12-19 19:58:35 -05002452 ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
2453 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
2454 size = sizeof(struct iso_context) * hweight32(ohci->ir_context_mask);
2455 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
2456
2457 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002458 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01002459 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05002460 }
2461
2462 /* self-id dma buffer allocation */
2463 ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
2464 SELF_ID_BUF_SIZE,
2465 &ohci->self_id_bus,
2466 GFP_KERNEL);
2467 if (ohci->self_id_cpu == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002468 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01002469 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05002470 }
2471
Kristian Høgsberged568912006-12-19 19:58:35 -05002472 bus_options = reg_read(ohci, OHCI1394_BusOptions);
2473 max_receive = (bus_options >> 12) & 0xf;
2474 link_speed = bus_options & 0x7;
2475 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
2476 reg_read(ohci, OHCI1394_GUIDLo);
2477
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002478 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01002479 if (err)
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002480 goto fail_self_id;
Kristian Høgsberged568912006-12-19 19:58:35 -05002481
Kristian Høgsberg500be722007-02-16 17:34:43 -05002482 fw_notify("Added fw-ohci device %s, OHCI version %x.%x\n",
Kay Sieversa1f64812008-10-30 01:41:56 +01002483 dev_name(&dev->dev), version >> 16, version & 0xff);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01002484
Kristian Høgsberged568912006-12-19 19:58:35 -05002485 return 0;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002486
2487 fail_self_id:
2488 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2489 ohci->self_id_cpu, ohci->self_id_bus);
Stefan Richter7007a072008-10-26 09:50:31 +01002490 fail_contexts:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002491 kfree(ohci->ir_context_list);
Stefan Richter7007a072008-10-26 09:50:31 +01002492 kfree(ohci->it_context_list);
2493 context_release(&ohci->at_response_ctx);
2494 context_release(&ohci->at_request_ctx);
2495 ar_context_release(&ohci->ar_response_ctx);
2496 ar_context_release(&ohci->ar_request_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002497 pci_iounmap(dev, ohci->registers);
2498 fail_iomem:
2499 pci_release_region(dev, 0);
2500 fail_disable:
2501 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01002502 fail_free:
2503 kfree(&ohci->card);
Stefan Richter130d5492008-03-24 20:55:28 +01002504 ohci_pmac_off(dev);
Stefan Richter7007a072008-10-26 09:50:31 +01002505 fail:
2506 if (err == -ENOMEM)
2507 fw_error("Out of memory\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002508
2509 return err;
Kristian Høgsberged568912006-12-19 19:58:35 -05002510}
2511
2512static void pci_remove(struct pci_dev *dev)
2513{
2514 struct fw_ohci *ohci;
2515
2516 ohci = pci_get_drvdata(dev);
Kristian Høgsberge254a4b2007-03-07 12:12:38 -05002517 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
2518 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002519 fw_core_remove_card(&ohci->card);
2520
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002521 /*
2522 * FIXME: Fail all pending packets here, now that the upper
2523 * layers can't queue any more.
2524 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002525
2526 software_reset(ohci);
2527 free_irq(dev->irq, ohci);
Jay Fenlasona55709b2008-10-22 15:59:42 -04002528
2529 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
2530 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2531 ohci->next_config_rom, ohci->next_config_rom_bus);
2532 if (ohci->config_rom)
2533 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2534 ohci->config_rom, ohci->config_rom_bus);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002535 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2536 ohci->self_id_cpu, ohci->self_id_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04002537 ar_context_release(&ohci->ar_request_ctx);
2538 ar_context_release(&ohci->ar_response_ctx);
2539 context_release(&ohci->at_request_ctx);
2540 context_release(&ohci->at_response_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002541 kfree(ohci->it_context_list);
2542 kfree(ohci->ir_context_list);
2543 pci_iounmap(dev, ohci->registers);
2544 pci_release_region(dev, 0);
2545 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01002546 kfree(&ohci->card);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002547 ohci_pmac_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01002548
Kristian Høgsberged568912006-12-19 19:58:35 -05002549 fw_notify("Removed fw-ohci device.\n");
2550}
2551
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002552#ifdef CONFIG_PM
Stefan Richter2ed0f182008-03-01 12:35:29 +01002553static int pci_suspend(struct pci_dev *dev, pm_message_t state)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002554{
Stefan Richter2ed0f182008-03-01 12:35:29 +01002555 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002556 int err;
2557
2558 software_reset(ohci);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002559 free_irq(dev->irq, ohci);
2560 err = pci_save_state(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002561 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02002562 fw_error("pci_save_state failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002563 return err;
2564 }
Stefan Richter2ed0f182008-03-01 12:35:29 +01002565 err = pci_set_power_state(dev, pci_choose_state(dev, state));
Stefan Richter55111422007-09-06 09:50:30 +02002566 if (err)
2567 fw_error("pci_set_power_state failed with %d\n", err);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002568 ohci_pmac_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01002569
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002570 return 0;
2571}
2572
Stefan Richter2ed0f182008-03-01 12:35:29 +01002573static int pci_resume(struct pci_dev *dev)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002574{
Stefan Richter2ed0f182008-03-01 12:35:29 +01002575 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002576 int err;
2577
Stefan Richter2ed0f182008-03-01 12:35:29 +01002578 ohci_pmac_on(dev);
2579 pci_set_power_state(dev, PCI_D0);
2580 pci_restore_state(dev);
2581 err = pci_enable_device(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002582 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02002583 fw_error("pci_enable_device failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002584 return err;
2585 }
2586
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002587 return ohci_enable(&ohci->card, NULL, 0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002588}
2589#endif
2590
Kristian Høgsberged568912006-12-19 19:58:35 -05002591static struct pci_device_id pci_table[] = {
2592 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
2593 { }
2594};
2595
2596MODULE_DEVICE_TABLE(pci, pci_table);
2597
2598static struct pci_driver fw_ohci_pci_driver = {
2599 .name = ohci_driver_name,
2600 .id_table = pci_table,
2601 .probe = pci_probe,
2602 .remove = pci_remove,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002603#ifdef CONFIG_PM
2604 .resume = pci_resume,
2605 .suspend = pci_suspend,
2606#endif
Kristian Høgsberged568912006-12-19 19:58:35 -05002607};
2608
2609MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
2610MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
2611MODULE_LICENSE("GPL");
2612
Olaf Hering1e4c7b02007-05-05 23:17:13 +02002613/* Provide a module alias so root-on-sbp2 initrds don't break. */
2614#ifndef CONFIG_IEEE1394_OHCI1394_MODULE
2615MODULE_ALIAS("ohci1394");
2616#endif
2617
Kristian Høgsberged568912006-12-19 19:58:35 -05002618static int __init fw_ohci_init(void)
2619{
2620 return pci_register_driver(&fw_ohci_pci_driver);
2621}
2622
2623static void __exit fw_ohci_cleanup(void)
2624{
2625 pci_unregister_driver(&fw_ohci_pci_driver);
2626}
2627
2628module_init(fw_ohci_init);
2629module_exit(fw_ohci_cleanup);