blob: d8f6eff2d6b476efae801930a6d9495aa021cdca [file] [log] [blame]
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001/* Copyright 2008-2011 Broadcom Corporation
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002 *
3 * Unless you and Broadcom execute a separate written software license
4 * agreement governing use of this software, this software is licensed to you
5 * under the terms of the GNU General Public License version 2, available
6 * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
7 *
8 * Notwithstanding the above, under no circumstances may you combine this
9 * software in any way with any other Broadcom software provided under a
10 * license other than the GPL, without Broadcom's express prior written
11 * consent.
12 *
13 * Written by Yaniv Rosner
14 *
15 */
16
Joe Perches7995c642010-02-17 15:01:52 +000017#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
18
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070019#include <linux/kernel.h>
20#include <linux/errno.h>
21#include <linux/pci.h>
22#include <linux/netdevice.h>
23#include <linux/delay.h>
24#include <linux/ethtool.h>
25#include <linux/mutex.h>
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070026
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070027#include "bnx2x.h"
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030028#include "bnx2x_cmn.h"
29
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070030
31/********************************************************/
Eilon Greenstein3196a882008-08-13 15:58:49 -070032#define ETH_HLEN 14
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000033/* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
34#define ETH_OVREHEAD (ETH_HLEN + 8 + 8)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070035#define ETH_MIN_PACKET_SIZE 60
36#define ETH_MAX_PACKET_SIZE 1500
37#define ETH_MAX_JUMBO_PACKET_SIZE 9600
38#define MDIO_ACCESS_TIMEOUT 1000
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000039#define BMAC_CONTROL_RX_ENABLE 2
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000040#define WC_LANE_MAX 4
41#define I2C_SWITCH_WIDTH 2
42#define I2C_BSC0 0
43#define I2C_BSC1 1
44#define I2C_WA_RETRY_CNT 3
45#define MCPR_IMC_COMMAND_READ_OP 1
46#define MCPR_IMC_COMMAND_WRITE_OP 2
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070047
48/***********************************************************/
Eilon Greenstein3196a882008-08-13 15:58:49 -070049/* Shortcut definitions */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070050/***********************************************************/
51
Eilon Greenstein2f904462009-08-12 08:22:16 +000052#define NIG_LATCH_BC_ENABLE_MI_INT 0
53
54#define NIG_STATUS_EMAC0_MI_INT \
55 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_EMAC0_MISC_MI_INT
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070056#define NIG_STATUS_XGXS0_LINK10G \
57 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK10G
58#define NIG_STATUS_XGXS0_LINK_STATUS \
59 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS
60#define NIG_STATUS_XGXS0_LINK_STATUS_SIZE \
61 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS_SIZE
62#define NIG_STATUS_SERDES0_LINK_STATUS \
63 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_SERDES0_LINK_STATUS
64#define NIG_MASK_MI_INT \
65 NIG_MASK_INTERRUPT_PORT0_REG_MASK_EMAC0_MISC_MI_INT
66#define NIG_MASK_XGXS0_LINK10G \
67 NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK10G
68#define NIG_MASK_XGXS0_LINK_STATUS \
69 NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK_STATUS
70#define NIG_MASK_SERDES0_LINK_STATUS \
71 NIG_MASK_INTERRUPT_PORT0_REG_MASK_SERDES0_LINK_STATUS
72
73#define MDIO_AN_CL73_OR_37_COMPLETE \
74 (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE | \
75 MDIO_GP_STATUS_TOP_AN_STATUS1_CL37_AUTONEG_COMPLETE)
76
77#define XGXS_RESET_BITS \
78 (MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_RSTB_HW | \
79 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_IDDQ | \
80 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN | \
81 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN_SD | \
82 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_TXD_FIFO_RSTB)
83
84#define SERDES_RESET_BITS \
85 (MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_RSTB_HW | \
86 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_IDDQ | \
87 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN | \
88 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN_SD)
89
90#define AUTONEG_CL37 SHARED_HW_CFG_AN_ENABLE_CL37
91#define AUTONEG_CL73 SHARED_HW_CFG_AN_ENABLE_CL73
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000092#define AUTONEG_BAM SHARED_HW_CFG_AN_ENABLE_BAM
Eilon Greenstein3196a882008-08-13 15:58:49 -070093#define AUTONEG_PARALLEL \
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070094 SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION
Eilon Greenstein3196a882008-08-13 15:58:49 -070095#define AUTONEG_SGMII_FIBER_AUTODET \
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070096 SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT
Eilon Greenstein3196a882008-08-13 15:58:49 -070097#define AUTONEG_REMOTE_PHY SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070098
99#define GP_STATUS_PAUSE_RSOLUTION_TXSIDE \
100 MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_TXSIDE
101#define GP_STATUS_PAUSE_RSOLUTION_RXSIDE \
102 MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_RXSIDE
103#define GP_STATUS_SPEED_MASK \
104 MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_MASK
105#define GP_STATUS_10M MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10M
106#define GP_STATUS_100M MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_100M
107#define GP_STATUS_1G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G
108#define GP_STATUS_2_5G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_2_5G
109#define GP_STATUS_5G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_5G
110#define GP_STATUS_6G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_6G
111#define GP_STATUS_10G_HIG \
112 MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_HIG
113#define GP_STATUS_10G_CX4 \
114 MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_CX4
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700115#define GP_STATUS_1G_KX MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G_KX
116#define GP_STATUS_10G_KX4 \
117 MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KX4
Yaniv Rosner3c9ada22011-06-14 01:34:12 +0000118#define GP_STATUS_10G_KR MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KR
119#define GP_STATUS_10G_XFI MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_XFI
120#define GP_STATUS_20G_DXGXS MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_20G_DXGXS
121#define GP_STATUS_10G_SFI MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_SFI
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000122#define LINK_10THD LINK_STATUS_SPEED_AND_DUPLEX_10THD
123#define LINK_10TFD LINK_STATUS_SPEED_AND_DUPLEX_10TFD
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700124#define LINK_100TXHD LINK_STATUS_SPEED_AND_DUPLEX_100TXHD
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000125#define LINK_100T4 LINK_STATUS_SPEED_AND_DUPLEX_100T4
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700126#define LINK_100TXFD LINK_STATUS_SPEED_AND_DUPLEX_100TXFD
127#define LINK_1000THD LINK_STATUS_SPEED_AND_DUPLEX_1000THD
128#define LINK_1000TFD LINK_STATUS_SPEED_AND_DUPLEX_1000TFD
129#define LINK_1000XFD LINK_STATUS_SPEED_AND_DUPLEX_1000XFD
130#define LINK_2500THD LINK_STATUS_SPEED_AND_DUPLEX_2500THD
131#define LINK_2500TFD LINK_STATUS_SPEED_AND_DUPLEX_2500TFD
132#define LINK_2500XFD LINK_STATUS_SPEED_AND_DUPLEX_2500XFD
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000133#define LINK_10GTFD LINK_STATUS_SPEED_AND_DUPLEX_10GTFD
134#define LINK_10GXFD LINK_STATUS_SPEED_AND_DUPLEX_10GXFD
Yaniv Rosner3c9ada22011-06-14 01:34:12 +0000135#define LINK_20GTFD LINK_STATUS_SPEED_AND_DUPLEX_20GTFD
136#define LINK_20GXFD LINK_STATUS_SPEED_AND_DUPLEX_20GXFD
Yaniv Rosner6583e332011-06-14 01:34:17 +0000137
138
139
Eilon Greenstein589abe32009-02-12 08:36:55 +0000140/* */
141#define SFP_EEPROM_CON_TYPE_ADDR 0x2
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000142 #define SFP_EEPROM_CON_TYPE_VAL_LC 0x7
Eilon Greenstein589abe32009-02-12 08:36:55 +0000143 #define SFP_EEPROM_CON_TYPE_VAL_COPPER 0x21
144
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000145
146#define SFP_EEPROM_COMP_CODE_ADDR 0x3
147 #define SFP_EEPROM_COMP_CODE_SR_MASK (1<<4)
148 #define SFP_EEPROM_COMP_CODE_LR_MASK (1<<5)
149 #define SFP_EEPROM_COMP_CODE_LRM_MASK (1<<6)
150
Eilon Greenstein589abe32009-02-12 08:36:55 +0000151#define SFP_EEPROM_FC_TX_TECH_ADDR 0x8
152 #define SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_PASSIVE 0x4
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000153 #define SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_ACTIVE 0x8
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000154
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000155#define SFP_EEPROM_OPTIONS_ADDR 0x40
Eilon Greenstein589abe32009-02-12 08:36:55 +0000156 #define SFP_EEPROM_OPTIONS_LINEAR_RX_OUT_MASK 0x1
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000157#define SFP_EEPROM_OPTIONS_SIZE 2
Eilon Greenstein589abe32009-02-12 08:36:55 +0000158
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000159#define EDC_MODE_LINEAR 0x0022
160#define EDC_MODE_LIMITING 0x0044
161#define EDC_MODE_PASSIVE_DAC 0x0055
Eilon Greenstein589abe32009-02-12 08:36:55 +0000162
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000163
Yaniv Rosner9380bb92011-06-14 01:34:07 +0000164/* BRB thresholds for E2*/
165#define PFC_E2_BRB_MAC_PAUSE_XOFF_THR_PAUSE 170
166#define PFC_E2_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE 0
167
168#define PFC_E2_BRB_MAC_PAUSE_XON_THR_PAUSE 250
169#define PFC_E2_BRB_MAC_PAUSE_XON_THR_NON_PAUSE 0
170
171#define PFC_E2_BRB_MAC_FULL_XOFF_THR_PAUSE 10
172#define PFC_E2_BRB_MAC_FULL_XOFF_THR_NON_PAUSE 90
173
174#define PFC_E2_BRB_MAC_FULL_XON_THR_PAUSE 50
175#define PFC_E2_BRB_MAC_FULL_XON_THR_NON_PAUSE 250
176
177/* BRB thresholds for E3A0 */
178#define PFC_E3A0_BRB_MAC_PAUSE_XOFF_THR_PAUSE 290
179#define PFC_E3A0_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE 0
180
181#define PFC_E3A0_BRB_MAC_PAUSE_XON_THR_PAUSE 410
182#define PFC_E3A0_BRB_MAC_PAUSE_XON_THR_NON_PAUSE 0
183
184#define PFC_E3A0_BRB_MAC_FULL_XOFF_THR_PAUSE 10
185#define PFC_E3A0_BRB_MAC_FULL_XOFF_THR_NON_PAUSE 170
186
187#define PFC_E3A0_BRB_MAC_FULL_XON_THR_PAUSE 50
188#define PFC_E3A0_BRB_MAC_FULL_XON_THR_NON_PAUSE 410
189
190
191/* BRB thresholds for E3B0 2 port mode*/
192#define PFC_E3B0_2P_BRB_MAC_PAUSE_XOFF_THR_PAUSE 1025
193#define PFC_E3B0_2P_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE 0
194
195#define PFC_E3B0_2P_BRB_MAC_PAUSE_XON_THR_PAUSE 1025
196#define PFC_E3B0_2P_BRB_MAC_PAUSE_XON_THR_NON_PAUSE 0
197
198#define PFC_E3B0_2P_BRB_MAC_FULL_XOFF_THR_PAUSE 10
199#define PFC_E3B0_2P_BRB_MAC_FULL_XOFF_THR_NON_PAUSE 1025
200
201#define PFC_E3B0_2P_BRB_MAC_FULL_XON_THR_PAUSE 50
202#define PFC_E3B0_2P_BRB_MAC_FULL_XON_THR_NON_PAUSE 1025
203
204/* only for E3B0*/
205#define PFC_E3B0_2P_BRB_FULL_LB_XOFF_THR 1025
206#define PFC_E3B0_2P_BRB_FULL_LB_XON_THR 1025
207
208/* Lossy +Lossless GUARANTIED == GUART */
209#define PFC_E3B0_2P_MIX_PAUSE_LB_GUART 284
210/* Lossless +Lossless*/
211#define PFC_E3B0_2P_PAUSE_LB_GUART 236
212/* Lossy +Lossy*/
213#define PFC_E3B0_2P_NON_PAUSE_LB_GUART 342
214
215/* Lossy +Lossless*/
216#define PFC_E3B0_2P_MIX_PAUSE_MAC_0_CLASS_T_GUART 284
217/* Lossless +Lossless*/
218#define PFC_E3B0_2P_PAUSE_MAC_0_CLASS_T_GUART 236
219/* Lossy +Lossy*/
220#define PFC_E3B0_2P_NON_PAUSE_MAC_0_CLASS_T_GUART 336
221#define PFC_E3B0_2P_BRB_MAC_0_CLASS_T_GUART_HYST 80
222
223#define PFC_E3B0_2P_BRB_MAC_1_CLASS_T_GUART 0
224#define PFC_E3B0_2P_BRB_MAC_1_CLASS_T_GUART_HYST 0
225
226/* BRB thresholds for E3B0 4 port mode */
227#define PFC_E3B0_4P_BRB_MAC_PAUSE_XOFF_THR_PAUSE 304
228#define PFC_E3B0_4P_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE 0
229
230#define PFC_E3B0_4P_BRB_MAC_PAUSE_XON_THR_PAUSE 384
231#define PFC_E3B0_4P_BRB_MAC_PAUSE_XON_THR_NON_PAUSE 0
232
233#define PFC_E3B0_4P_BRB_MAC_FULL_XOFF_THR_PAUSE 10
234#define PFC_E3B0_4P_BRB_MAC_FULL_XOFF_THR_NON_PAUSE 304
235
236#define PFC_E3B0_4P_BRB_MAC_FULL_XON_THR_PAUSE 50
237#define PFC_E3B0_4P_BRB_MAC_FULL_XON_THR_NON_PAUSE 384
238
239
240/* only for E3B0*/
241#define PFC_E3B0_4P_BRB_FULL_LB_XOFF_THR 304
242#define PFC_E3B0_4P_BRB_FULL_LB_XON_THR 384
243#define PFC_E3B0_4P_LB_GUART 120
244
245#define PFC_E3B0_4P_BRB_MAC_0_CLASS_T_GUART 120
246#define PFC_E3B0_4P_BRB_MAC_0_CLASS_T_GUART_HYST 80
247
248#define PFC_E3B0_4P_BRB_MAC_1_CLASS_T_GUART 80
249#define PFC_E3B0_4P_BRB_MAC_1_CLASS_T_GUART_HYST 120
250
251#define DCBX_INVALID_COS (0xFF)
252
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000253#define ETS_BW_LIMIT_CREDIT_UPPER_BOUND (0x5000)
254#define ETS_BW_LIMIT_CREDIT_WEIGHT (0x5000)
Yaniv Rosner9380bb92011-06-14 01:34:07 +0000255#define ETS_E3B0_NIG_MIN_W_VAL_UP_TO_10GBPS (1360)
256#define ETS_E3B0_NIG_MIN_W_VAL_20GBPS (2720)
257#define ETS_E3B0_PBF_MIN_W_VAL (10000)
258
259#define MAX_PACKET_SIZE (9700)
Yaniv Rosner3c9ada22011-06-14 01:34:12 +0000260#define WC_UC_TIMEOUT 100
Yaniv Rosner9380bb92011-06-14 01:34:07 +0000261
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700262/**********************************************************/
263/* INTERFACE */
264/**********************************************************/
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000265
Yaniv Rosnercd2be892011-01-31 04:21:45 +0000266#define CL22_WR_OVER_CL45(_bp, _phy, _bank, _addr, _val) \
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000267 bnx2x_cl45_write(_bp, _phy, \
Yaniv Rosner7aa07112010-09-07 11:41:01 +0000268 (_phy)->def_md_devad, \
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700269 (_bank + (_addr & 0xf)), \
270 _val)
271
Yaniv Rosnercd2be892011-01-31 04:21:45 +0000272#define CL22_RD_OVER_CL45(_bp, _phy, _bank, _addr, _val) \
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000273 bnx2x_cl45_read(_bp, _phy, \
Yaniv Rosner7aa07112010-09-07 11:41:01 +0000274 (_phy)->def_md_devad, \
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700275 (_bank + (_addr & 0xf)), \
276 _val)
277
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700278static u32 bnx2x_bits_en(struct bnx2x *bp, u32 reg, u32 bits)
279{
280 u32 val = REG_RD(bp, reg);
281
282 val |= bits;
283 REG_WR(bp, reg, val);
284 return val;
285}
286
287static u32 bnx2x_bits_dis(struct bnx2x *bp, u32 reg, u32 bits)
288{
289 u32 val = REG_RD(bp, reg);
290
291 val &= ~bits;
292 REG_WR(bp, reg, val);
293 return val;
294}
295
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000296/******************************************************************/
Yaniv Rosner3c9ada22011-06-14 01:34:12 +0000297/* EPIO/GPIO section */
298/******************************************************************/
Yaniv Rosner3deb8162011-06-14 01:34:33 +0000299static void bnx2x_get_epio(struct bnx2x *bp, u32 epio_pin, u32 *en)
300{
301 u32 epio_mask, gp_oenable;
302 *en = 0;
303 /* Sanity check */
304 if (epio_pin > 31) {
305 DP(NETIF_MSG_LINK, "Invalid EPIO pin %d to get\n", epio_pin);
306 return;
307 }
308
309 epio_mask = 1 << epio_pin;
310 /* Set this EPIO to output */
311 gp_oenable = REG_RD(bp, MCP_REG_MCPR_GP_OENABLE);
312 REG_WR(bp, MCP_REG_MCPR_GP_OENABLE, gp_oenable & ~epio_mask);
313
314 *en = (REG_RD(bp, MCP_REG_MCPR_GP_INPUTS) & epio_mask) >> epio_pin;
315}
Yaniv Rosner3c9ada22011-06-14 01:34:12 +0000316static void bnx2x_set_epio(struct bnx2x *bp, u32 epio_pin, u32 en)
317{
318 u32 epio_mask, gp_output, gp_oenable;
319
320 /* Sanity check */
321 if (epio_pin > 31) {
322 DP(NETIF_MSG_LINK, "Invalid EPIO pin %d to set\n", epio_pin);
323 return;
324 }
325 DP(NETIF_MSG_LINK, "Setting EPIO pin %d to %d\n", epio_pin, en);
326 epio_mask = 1 << epio_pin;
327 /* Set this EPIO to output */
328 gp_output = REG_RD(bp, MCP_REG_MCPR_GP_OUTPUTS);
329 if (en)
330 gp_output |= epio_mask;
331 else
332 gp_output &= ~epio_mask;
333
334 REG_WR(bp, MCP_REG_MCPR_GP_OUTPUTS, gp_output);
335
336 /* Set the value for this EPIO */
337 gp_oenable = REG_RD(bp, MCP_REG_MCPR_GP_OENABLE);
338 REG_WR(bp, MCP_REG_MCPR_GP_OENABLE, gp_oenable | epio_mask);
339}
340
341static void bnx2x_set_cfg_pin(struct bnx2x *bp, u32 pin_cfg, u32 val)
342{
343 if (pin_cfg == PIN_CFG_NA)
344 return;
345 if (pin_cfg >= PIN_CFG_EPIO0) {
346 bnx2x_set_epio(bp, pin_cfg - PIN_CFG_EPIO0, val);
347 } else {
348 u8 gpio_num = (pin_cfg - PIN_CFG_GPIO0_P0) & 0x3;
349 u8 gpio_port = (pin_cfg - PIN_CFG_GPIO0_P0) >> 2;
350 bnx2x_set_gpio(bp, gpio_num, (u8)val, gpio_port);
351 }
352}
353
Yaniv Rosner3deb8162011-06-14 01:34:33 +0000354static u32 bnx2x_get_cfg_pin(struct bnx2x *bp, u32 pin_cfg, u32 *val)
355{
356 if (pin_cfg == PIN_CFG_NA)
357 return -EINVAL;
358 if (pin_cfg >= PIN_CFG_EPIO0) {
359 bnx2x_get_epio(bp, pin_cfg - PIN_CFG_EPIO0, val);
360 } else {
361 u8 gpio_num = (pin_cfg - PIN_CFG_GPIO0_P0) & 0x3;
362 u8 gpio_port = (pin_cfg - PIN_CFG_GPIO0_P0) >> 2;
363 *val = bnx2x_get_gpio(bp, gpio_num, gpio_port);
364 }
365 return 0;
366
367}
Yaniv Rosner3c9ada22011-06-14 01:34:12 +0000368/******************************************************************/
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000369/* ETS section */
370/******************************************************************/
Yaniv Rosner6c3218c2011-06-14 01:34:23 +0000371static void bnx2x_ets_e2e3a0_disabled(struct link_params *params)
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000372{
373 /* ETS disabled configuration*/
374 struct bnx2x *bp = params->bp;
375
Yaniv Rosner6c3218c2011-06-14 01:34:23 +0000376 DP(NETIF_MSG_LINK, "ETS E2E3 disabled configuration\n");
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000377
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000378 /*
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000379 * mapping between entry priority to client number (0,1,2 -debug and
380 * management clients, 3 - COS0 client, 4 - COS client)(HIGHEST)
381 * 3bits client num.
382 * PRI4 | PRI3 | PRI2 | PRI1 | PRI0
383 * cos1-100 cos0-011 dbg1-010 dbg0-001 MCP-000
384 */
385
386 REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT, 0x4688);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000387 /*
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000388 * Bitmap of 5bits length. Each bit specifies whether the entry behaves
389 * as strict. Bits 0,1,2 - debug and management entries, 3 -
390 * COS0 entry, 4 - COS1 entry.
391 * COS1 | COS0 | DEBUG1 | DEBUG0 | MGMT
392 * bit4 bit3 bit2 bit1 bit0
393 * MCP and debug are strict
394 */
395
396 REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x7);
397 /* defines which entries (clients) are subjected to WFQ arbitration */
398 REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ, 0);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000399 /*
400 * For strict priority entries defines the number of consecutive
401 * slots for the highest priority.
402 */
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000403 REG_WR(bp, NIG_REG_P0_TX_ARB_NUM_STRICT_ARB_SLOTS, 0x100);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000404 /*
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000405 * mapping between the CREDIT_WEIGHT registers and actual client
406 * numbers
407 */
408 REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP, 0);
409 REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0, 0);
410 REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1, 0);
411
412 REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_0, 0);
413 REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_1, 0);
414 REG_WR(bp, PBF_REG_HIGH_PRIORITY_COS_NUM, 0);
415 /* ETS mode disable */
416 REG_WR(bp, PBF_REG_ETS_ENABLED, 0);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000417 /*
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000418 * If ETS mode is enabled (there is no strict priority) defines a WFQ
419 * weight for COS0/COS1.
420 */
421 REG_WR(bp, PBF_REG_COS0_WEIGHT, 0x2710);
422 REG_WR(bp, PBF_REG_COS1_WEIGHT, 0x2710);
423 /* Upper bound that COS0_WEIGHT can reach in the WFQ arbiter */
424 REG_WR(bp, PBF_REG_COS0_UPPER_BOUND, 0x989680);
425 REG_WR(bp, PBF_REG_COS1_UPPER_BOUND, 0x989680);
426 /* Defines the number of consecutive slots for the strict priority */
427 REG_WR(bp, PBF_REG_NUM_STRICT_ARB_SLOTS, 0);
428}
Yaniv Rosner6c3218c2011-06-14 01:34:23 +0000429/******************************************************************************
430* Description:
431* Getting min_w_val will be set according to line speed .
432*.
433******************************************************************************/
434static u32 bnx2x_ets_get_min_w_val_nig(const struct link_vars *vars)
435{
436 u32 min_w_val = 0;
437 /* Calculate min_w_val.*/
438 if (vars->link_up) {
439 if (SPEED_20000 == vars->line_speed)
440 min_w_val = ETS_E3B0_NIG_MIN_W_VAL_20GBPS;
441 else
442 min_w_val = ETS_E3B0_NIG_MIN_W_VAL_UP_TO_10GBPS;
443 } else
444 min_w_val = ETS_E3B0_NIG_MIN_W_VAL_20GBPS;
445 /**
446 * If the link isn't up (static configuration for example ) The
447 * link will be according to 20GBPS.
448 */
449 return min_w_val;
450}
451/******************************************************************************
452* Description:
453* Getting credit upper bound form min_w_val.
454*.
455******************************************************************************/
456static u32 bnx2x_ets_get_credit_upper_bound(const u32 min_w_val)
457{
458 const u32 credit_upper_bound = (u32)MAXVAL((150 * min_w_val),
459 MAX_PACKET_SIZE);
460 return credit_upper_bound;
461}
462/******************************************************************************
463* Description:
464* Set credit upper bound for NIG.
465*.
466******************************************************************************/
467static void bnx2x_ets_e3b0_set_credit_upper_bound_nig(
468 const struct link_params *params,
469 const u32 min_w_val)
470{
471 struct bnx2x *bp = params->bp;
472 const u8 port = params->port;
473 const u32 credit_upper_bound =
474 bnx2x_ets_get_credit_upper_bound(min_w_val);
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000475
Yaniv Rosner6c3218c2011-06-14 01:34:23 +0000476 REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_0 :
477 NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_0, credit_upper_bound);
478 REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_1 :
479 NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_1, credit_upper_bound);
480 REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_2 :
481 NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_2, credit_upper_bound);
482 REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_3 :
483 NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_3, credit_upper_bound);
484 REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_4 :
485 NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_4, credit_upper_bound);
486 REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_5 :
487 NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_5, credit_upper_bound);
488
489 if (0 == port) {
490 REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_6,
491 credit_upper_bound);
492 REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_7,
493 credit_upper_bound);
494 REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_8,
495 credit_upper_bound);
496 }
497}
498/******************************************************************************
499* Description:
500* Will return the NIG ETS registers to init values.Except
501* credit_upper_bound.
502* That isn't used in this configuration (No WFQ is enabled) and will be
503* configured acording to spec
504*.
505******************************************************************************/
506static void bnx2x_ets_e3b0_nig_disabled(const struct link_params *params,
507 const struct link_vars *vars)
508{
509 struct bnx2x *bp = params->bp;
510 const u8 port = params->port;
511 const u32 min_w_val = bnx2x_ets_get_min_w_val_nig(vars);
512 /**
513 * mapping between entry priority to client number (0,1,2 -debug and
514 * management clients, 3 - COS0 client, 4 - COS1, ... 8 -
515 * COS5)(HIGHEST) 4bits client num.TODO_ETS - Should be done by
516 * reset value or init tool
517 */
518 if (port) {
519 REG_WR(bp, NIG_REG_P1_TX_ARB_PRIORITY_CLIENT2_LSB, 0x543210);
520 REG_WR(bp, NIG_REG_P1_TX_ARB_PRIORITY_CLIENT2_MSB, 0x0);
521 } else {
522 REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_LSB, 0x76543210);
523 REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_MSB, 0x8);
524 }
525 /**
526 * For strict priority entries defines the number of consecutive
527 * slots for the highest priority.
528 */
529 /* TODO_ETS - Should be done by reset value or init tool */
530 REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_NUM_STRICT_ARB_SLOTS :
531 NIG_REG_P1_TX_ARB_NUM_STRICT_ARB_SLOTS, 0x100);
532 /**
533 * mapping between the CREDIT_WEIGHT registers and actual client
534 * numbers
535 */
536 /* TODO_ETS - Should be done by reset value or init tool */
537 if (port) {
538 /*Port 1 has 6 COS*/
539 REG_WR(bp, NIG_REG_P1_TX_ARB_CLIENT_CREDIT_MAP2_LSB, 0x210543);
540 REG_WR(bp, NIG_REG_P1_TX_ARB_CLIENT_CREDIT_MAP2_MSB, 0x0);
541 } else {
542 /*Port 0 has 9 COS*/
543 REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP2_LSB,
544 0x43210876);
545 REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP2_MSB, 0x5);
546 }
547
548 /**
549 * Bitmap of 5bits length. Each bit specifies whether the entry behaves
550 * as strict. Bits 0,1,2 - debug and management entries, 3 -
551 * COS0 entry, 4 - COS1 entry.
552 * COS1 | COS0 | DEBUG1 | DEBUG0 | MGMT
553 * bit4 bit3 bit2 bit1 bit0
554 * MCP and debug are strict
555 */
556 if (port)
557 REG_WR(bp, NIG_REG_P1_TX_ARB_CLIENT_IS_STRICT, 0x3f);
558 else
559 REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x1ff);
560 /* defines which entries (clients) are subjected to WFQ arbitration */
561 REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CLIENT_IS_SUBJECT2WFQ :
562 NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ, 0);
563
564 /**
565 * Please notice the register address are note continuous and a
566 * for here is note appropriate.In 2 port mode port0 only COS0-5
567 * can be used. DEBUG1,DEBUG1,MGMT are never used for WFQ* In 4
568 * port mode port1 only COS0-2 can be used. DEBUG1,DEBUG1,MGMT
569 * are never used for WFQ
570 */
571 REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_0 :
572 NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0, 0x0);
573 REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_1 :
574 NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1, 0x0);
575 REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_2 :
576 NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_2, 0x0);
577 REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_3 :
578 NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_3, 0x0);
579 REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_4 :
580 NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_4, 0x0);
581 REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_5 :
582 NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_5, 0x0);
583 if (0 == port) {
584 REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_6, 0x0);
585 REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_7, 0x0);
586 REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_8, 0x0);
587 }
588
589 bnx2x_ets_e3b0_set_credit_upper_bound_nig(params, min_w_val);
590}
591/******************************************************************************
592* Description:
593* Set credit upper bound for PBF.
594*.
595******************************************************************************/
596static void bnx2x_ets_e3b0_set_credit_upper_bound_pbf(
597 const struct link_params *params,
598 const u32 min_w_val)
599{
600 struct bnx2x *bp = params->bp;
601 const u32 credit_upper_bound =
602 bnx2x_ets_get_credit_upper_bound(min_w_val);
603 const u8 port = params->port;
604 u32 base_upper_bound = 0;
605 u8 max_cos = 0;
606 u8 i = 0;
607 /**
608 * In 2 port mode port0 has COS0-5 that can be used for WFQ.In 4
609 * port mode port1 has COS0-2 that can be used for WFQ.
610 */
611 if (0 == port) {
612 base_upper_bound = PBF_REG_COS0_UPPER_BOUND_P0;
613 max_cos = DCBX_E3B0_MAX_NUM_COS_PORT0;
614 } else {
615 base_upper_bound = PBF_REG_COS0_UPPER_BOUND_P1;
616 max_cos = DCBX_E3B0_MAX_NUM_COS_PORT1;
617 }
618
619 for (i = 0; i < max_cos; i++)
620 REG_WR(bp, base_upper_bound + (i << 2), credit_upper_bound);
621}
622
623/******************************************************************************
624* Description:
625* Will return the PBF ETS registers to init values.Except
626* credit_upper_bound.
627* That isn't used in this configuration (No WFQ is enabled) and will be
628* configured acording to spec
629*.
630******************************************************************************/
631static void bnx2x_ets_e3b0_pbf_disabled(const struct link_params *params)
632{
633 struct bnx2x *bp = params->bp;
634 const u8 port = params->port;
635 const u32 min_w_val_pbf = ETS_E3B0_PBF_MIN_W_VAL;
636 u8 i = 0;
637 u32 base_weight = 0;
638 u8 max_cos = 0;
639
640 /**
641 * mapping between entry priority to client number 0 - COS0
642 * client, 2 - COS1, ... 5 - COS5)(HIGHEST) 4bits client num.
643 * TODO_ETS - Should be done by reset value or init tool
644 */
645 if (port)
646 /* 0x688 (|011|0 10|00 1|000) */
647 REG_WR(bp, PBF_REG_ETS_ARB_PRIORITY_CLIENT_P1 , 0x688);
648 else
649 /* (10 1|100 |011|0 10|00 1|000) */
650 REG_WR(bp, PBF_REG_ETS_ARB_PRIORITY_CLIENT_P0 , 0x2C688);
651
652 /* TODO_ETS - Should be done by reset value or init tool */
653 if (port)
654 /* 0x688 (|011|0 10|00 1|000)*/
655 REG_WR(bp, PBF_REG_ETS_ARB_CLIENT_CREDIT_MAP_P1, 0x688);
656 else
657 /* 0x2C688 (10 1|100 |011|0 10|00 1|000) */
658 REG_WR(bp, PBF_REG_ETS_ARB_CLIENT_CREDIT_MAP_P0, 0x2C688);
659
660 REG_WR(bp, (port) ? PBF_REG_ETS_ARB_NUM_STRICT_ARB_SLOTS_P1 :
661 PBF_REG_ETS_ARB_NUM_STRICT_ARB_SLOTS_P0 , 0x100);
662
663
664 REG_WR(bp, (port) ? PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P1 :
665 PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P0 , 0);
666
667 REG_WR(bp, (port) ? PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P1 :
668 PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P0 , 0);
669 /**
670 * In 2 port mode port0 has COS0-5 that can be used for WFQ.
671 * In 4 port mode port1 has COS0-2 that can be used for WFQ.
672 */
673 if (0 == port) {
674 base_weight = PBF_REG_COS0_WEIGHT_P0;
675 max_cos = DCBX_E3B0_MAX_NUM_COS_PORT0;
676 } else {
677 base_weight = PBF_REG_COS0_WEIGHT_P1;
678 max_cos = DCBX_E3B0_MAX_NUM_COS_PORT1;
679 }
680
681 for (i = 0; i < max_cos; i++)
682 REG_WR(bp, base_weight + (0x4 * i), 0);
683
684 bnx2x_ets_e3b0_set_credit_upper_bound_pbf(params, min_w_val_pbf);
685}
686/******************************************************************************
687* Description:
688* E3B0 disable will return basicly the values to init values.
689*.
690******************************************************************************/
691static int bnx2x_ets_e3b0_disabled(const struct link_params *params,
692 const struct link_vars *vars)
693{
694 struct bnx2x *bp = params->bp;
695
696 if (!CHIP_IS_E3B0(bp)) {
697 DP(NETIF_MSG_LINK, "bnx2x_ets_e3b0_disabled the chip isn't E3B0"
698 "\n");
699 return -EINVAL;
700 }
701
702 bnx2x_ets_e3b0_nig_disabled(params, vars);
703
704 bnx2x_ets_e3b0_pbf_disabled(params);
705
706 return 0;
707}
708
709/******************************************************************************
710* Description:
711* Disable will return basicly the values to init values.
712*.
713******************************************************************************/
714int bnx2x_ets_disabled(struct link_params *params,
715 struct link_vars *vars)
716{
717 struct bnx2x *bp = params->bp;
718 int bnx2x_status = 0;
719
720 if ((CHIP_IS_E2(bp)) || (CHIP_IS_E3A0(bp)))
721 bnx2x_ets_e2e3a0_disabled(params);
722 else if (CHIP_IS_E3B0(bp))
723 bnx2x_status = bnx2x_ets_e3b0_disabled(params, vars);
724 else {
725 DP(NETIF_MSG_LINK, "bnx2x_ets_disabled - chip not supported\n");
726 return -EINVAL;
727 }
728
729 return bnx2x_status;
730}
731
732/******************************************************************************
733* Description
734* Set the COS mappimg to SP and BW until this point all the COS are not
735* set as SP or BW.
736******************************************************************************/
737static int bnx2x_ets_e3b0_cli_map(const struct link_params *params,
738 const struct bnx2x_ets_params *ets_params,
739 const u8 cos_sp_bitmap,
740 const u8 cos_bw_bitmap)
741{
742 struct bnx2x *bp = params->bp;
743 const u8 port = params->port;
744 const u8 nig_cli_sp_bitmap = 0x7 | (cos_sp_bitmap << 3);
745 const u8 pbf_cli_sp_bitmap = cos_sp_bitmap;
746 const u8 nig_cli_subject2wfq_bitmap = cos_bw_bitmap << 3;
747 const u8 pbf_cli_subject2wfq_bitmap = cos_bw_bitmap;
748
749 REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CLIENT_IS_STRICT :
750 NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, nig_cli_sp_bitmap);
751
752 REG_WR(bp, (port) ? PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P1 :
753 PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P0 , pbf_cli_sp_bitmap);
754
755 REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CLIENT_IS_SUBJECT2WFQ :
756 NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ,
757 nig_cli_subject2wfq_bitmap);
758
759 REG_WR(bp, (port) ? PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P1 :
760 PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P0,
761 pbf_cli_subject2wfq_bitmap);
762
763 return 0;
764}
765
766/******************************************************************************
767* Description:
768* This function is needed because NIG ARB_CREDIT_WEIGHT_X are
769* not continues and ARB_CREDIT_WEIGHT_0 + offset is suitable.
770******************************************************************************/
771static int bnx2x_ets_e3b0_set_cos_bw(struct bnx2x *bp,
772 const u8 cos_entry,
773 const u32 min_w_val_nig,
774 const u32 min_w_val_pbf,
775 const u16 total_bw,
776 const u8 bw,
777 const u8 port)
778{
779 u32 nig_reg_adress_crd_weight = 0;
780 u32 pbf_reg_adress_crd_weight = 0;
781 /* Calculate and set BW for this COS*/
782 const u32 cos_bw_nig = (bw * min_w_val_nig) / total_bw;
783 const u32 cos_bw_pbf = (bw * min_w_val_pbf) / total_bw;
784
785 switch (cos_entry) {
786 case 0:
787 nig_reg_adress_crd_weight =
788 (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_0 :
789 NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0;
790 pbf_reg_adress_crd_weight = (port) ?
791 PBF_REG_COS0_WEIGHT_P1 : PBF_REG_COS0_WEIGHT_P0;
792 break;
793 case 1:
794 nig_reg_adress_crd_weight = (port) ?
795 NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_1 :
796 NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1;
797 pbf_reg_adress_crd_weight = (port) ?
798 PBF_REG_COS1_WEIGHT_P1 : PBF_REG_COS1_WEIGHT_P0;
799 break;
800 case 2:
801 nig_reg_adress_crd_weight = (port) ?
802 NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_2 :
803 NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_2;
804
805 pbf_reg_adress_crd_weight = (port) ?
806 PBF_REG_COS2_WEIGHT_P1 : PBF_REG_COS2_WEIGHT_P0;
807 break;
808 case 3:
809 if (port)
810 return -EINVAL;
811 nig_reg_adress_crd_weight =
812 NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_3;
813 pbf_reg_adress_crd_weight =
814 PBF_REG_COS3_WEIGHT_P0;
815 break;
816 case 4:
817 if (port)
818 return -EINVAL;
819 nig_reg_adress_crd_weight =
820 NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_4;
821 pbf_reg_adress_crd_weight = PBF_REG_COS4_WEIGHT_P0;
822 break;
823 case 5:
824 if (port)
825 return -EINVAL;
826 nig_reg_adress_crd_weight =
827 NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_5;
828 pbf_reg_adress_crd_weight = PBF_REG_COS5_WEIGHT_P0;
829 break;
830 }
831
832 REG_WR(bp, nig_reg_adress_crd_weight, cos_bw_nig);
833
834 REG_WR(bp, pbf_reg_adress_crd_weight, cos_bw_pbf);
835
836 return 0;
837}
838/******************************************************************************
839* Description:
840* Calculate the total BW.A value of 0 isn't legal.
841*.
842******************************************************************************/
843static int bnx2x_ets_e3b0_get_total_bw(
844 const struct link_params *params,
845 const struct bnx2x_ets_params *ets_params,
846 u16 *total_bw)
847{
848 struct bnx2x *bp = params->bp;
849 u8 cos_idx = 0;
850
851 *total_bw = 0 ;
852 /* Calculate total BW requested */
853 for (cos_idx = 0; cos_idx < ets_params->num_of_cos; cos_idx++) {
854 if (bnx2x_cos_state_bw == ets_params->cos[cos_idx].state) {
855
856 if (0 == ets_params->cos[cos_idx].params.bw_params.bw) {
857 DP(NETIF_MSG_LINK, "bnx2x_ets_E3B0_config BW"
858 "was set to 0\n");
859 return -EINVAL;
860 }
861 *total_bw +=
862 ets_params->cos[cos_idx].params.bw_params.bw;
863 }
864 }
865
866 /*Check taotl BW is valid */
867 if ((100 != *total_bw) || (0 == *total_bw)) {
868 if (0 == *total_bw) {
869 DP(NETIF_MSG_LINK, "bnx2x_ets_E3B0_config toatl BW"
870 "shouldn't be 0\n");
871 return -EINVAL;
872 }
873 DP(NETIF_MSG_LINK, "bnx2x_ets_E3B0_config toatl BW should be"
874 "100\n");
875 /**
876 * We can handle a case whre the BW isn't 100 this can happen
877 * if the TC are joined.
878 */
879 }
880 return 0;
881}
882
883/******************************************************************************
884* Description:
885* Invalidate all the sp_pri_to_cos.
886*.
887******************************************************************************/
888static void bnx2x_ets_e3b0_sp_pri_to_cos_init(u8 *sp_pri_to_cos)
889{
890 u8 pri = 0;
891 for (pri = 0; pri < DCBX_MAX_NUM_COS; pri++)
892 sp_pri_to_cos[pri] = DCBX_INVALID_COS;
893}
894/******************************************************************************
895* Description:
896* Calculate and set the SP (ARB_PRIORITY_CLIENT) NIG and PBF registers
897* according to sp_pri_to_cos.
898*.
899******************************************************************************/
900static int bnx2x_ets_e3b0_sp_pri_to_cos_set(const struct link_params *params,
901 u8 *sp_pri_to_cos, const u8 pri,
902 const u8 cos_entry)
903{
904 struct bnx2x *bp = params->bp;
905 const u8 port = params->port;
906 const u8 max_num_of_cos = (port) ? DCBX_E3B0_MAX_NUM_COS_PORT1 :
907 DCBX_E3B0_MAX_NUM_COS_PORT0;
908
909 if (DCBX_INVALID_COS != sp_pri_to_cos[pri]) {
910 DP(NETIF_MSG_LINK, "bnx2x_ets_e3b0_sp_pri_to_cos_set invalid "
911 "parameter There can't be two COS's with"
912 "the same strict pri\n");
913 return -EINVAL;
914 }
915
916 if (pri > max_num_of_cos) {
917 DP(NETIF_MSG_LINK, "bnx2x_ets_e3b0_sp_pri_to_cos_set invalid"
918 "parameter Illegal strict priority\n");
919 return -EINVAL;
920 }
921
922 sp_pri_to_cos[pri] = cos_entry;
923 return 0;
924
925}
926
927/******************************************************************************
928* Description:
929* Returns the correct value according to COS and priority in
930* the sp_pri_cli register.
931*.
932******************************************************************************/
933static u64 bnx2x_e3b0_sp_get_pri_cli_reg(const u8 cos, const u8 cos_offset,
934 const u8 pri_set,
935 const u8 pri_offset,
936 const u8 entry_size)
937{
938 u64 pri_cli_nig = 0;
939 pri_cli_nig = ((u64)(cos + cos_offset)) << (entry_size *
940 (pri_set + pri_offset));
941
942 return pri_cli_nig;
943}
944/******************************************************************************
945* Description:
946* Returns the correct value according to COS and priority in the
947* sp_pri_cli register for NIG.
948*.
949******************************************************************************/
950static u64 bnx2x_e3b0_sp_get_pri_cli_reg_nig(const u8 cos, const u8 pri_set)
951{
952 /* MCP Dbg0 and dbg1 are always with higher strict pri*/
953 const u8 nig_cos_offset = 3;
954 const u8 nig_pri_offset = 3;
955
956 return bnx2x_e3b0_sp_get_pri_cli_reg(cos, nig_cos_offset, pri_set,
957 nig_pri_offset, 4);
958
959}
960/******************************************************************************
961* Description:
962* Returns the correct value according to COS and priority in the
963* sp_pri_cli register for PBF.
964*.
965******************************************************************************/
966static u64 bnx2x_e3b0_sp_get_pri_cli_reg_pbf(const u8 cos, const u8 pri_set)
967{
968 const u8 pbf_cos_offset = 0;
969 const u8 pbf_pri_offset = 0;
970
971 return bnx2x_e3b0_sp_get_pri_cli_reg(cos, pbf_cos_offset, pri_set,
972 pbf_pri_offset, 3);
973
974}
975
976/******************************************************************************
977* Description:
978* Calculate and set the SP (ARB_PRIORITY_CLIENT) NIG and PBF registers
979* according to sp_pri_to_cos.(which COS has higher priority)
980*.
981******************************************************************************/
982static int bnx2x_ets_e3b0_sp_set_pri_cli_reg(const struct link_params *params,
983 u8 *sp_pri_to_cos)
984{
985 struct bnx2x *bp = params->bp;
986 u8 i = 0;
987 const u8 port = params->port;
988 /* MCP Dbg0 and dbg1 are always with higher strict pri*/
989 u64 pri_cli_nig = 0x210;
990 u32 pri_cli_pbf = 0x0;
991 u8 pri_set = 0;
992 u8 pri_bitmask = 0;
993 const u8 max_num_of_cos = (port) ? DCBX_E3B0_MAX_NUM_COS_PORT1 :
994 DCBX_E3B0_MAX_NUM_COS_PORT0;
995
996 u8 cos_bit_to_set = (1 << max_num_of_cos) - 1;
997
998 /* Set all the strict priority first */
999 for (i = 0; i < max_num_of_cos; i++) {
1000 if (DCBX_INVALID_COS != sp_pri_to_cos[i]) {
1001 if (DCBX_MAX_NUM_COS <= sp_pri_to_cos[i]) {
1002 DP(NETIF_MSG_LINK,
1003 "bnx2x_ets_e3b0_sp_set_pri_cli_reg "
1004 "invalid cos entry\n");
1005 return -EINVAL;
1006 }
1007
1008 pri_cli_nig |= bnx2x_e3b0_sp_get_pri_cli_reg_nig(
1009 sp_pri_to_cos[i], pri_set);
1010
1011 pri_cli_pbf |= bnx2x_e3b0_sp_get_pri_cli_reg_pbf(
1012 sp_pri_to_cos[i], pri_set);
1013 pri_bitmask = 1 << sp_pri_to_cos[i];
1014 /* COS is used remove it from bitmap.*/
1015 if (0 == (pri_bitmask & cos_bit_to_set)) {
1016 DP(NETIF_MSG_LINK,
1017 "bnx2x_ets_e3b0_sp_set_pri_cli_reg "
1018 "invalid There can't be two COS's with"
1019 " the same strict pri\n");
1020 return -EINVAL;
1021 }
1022 cos_bit_to_set &= ~pri_bitmask;
1023 pri_set++;
1024 }
1025 }
1026
1027 /* Set all the Non strict priority i= COS*/
1028 for (i = 0; i < max_num_of_cos; i++) {
1029 pri_bitmask = 1 << i;
1030 /* Check if COS was already used for SP */
1031 if (pri_bitmask & cos_bit_to_set) {
1032 /* COS wasn't used for SP */
1033 pri_cli_nig |= bnx2x_e3b0_sp_get_pri_cli_reg_nig(
1034 i, pri_set);
1035
1036 pri_cli_pbf |= bnx2x_e3b0_sp_get_pri_cli_reg_pbf(
1037 i, pri_set);
1038 /* COS is used remove it from bitmap.*/
1039 cos_bit_to_set &= ~pri_bitmask;
1040 pri_set++;
1041 }
1042 }
1043
1044 if (pri_set != max_num_of_cos) {
1045 DP(NETIF_MSG_LINK, "bnx2x_ets_e3b0_sp_set_pri_cli_reg not all "
1046 "entries were set\n");
1047 return -EINVAL;
1048 }
1049
1050 if (port) {
1051 /* Only 6 usable clients*/
1052 REG_WR(bp, NIG_REG_P1_TX_ARB_PRIORITY_CLIENT2_LSB,
1053 (u32)pri_cli_nig);
1054
1055 REG_WR(bp, PBF_REG_ETS_ARB_PRIORITY_CLIENT_P1 , pri_cli_pbf);
1056 } else {
1057 /* Only 9 usable clients*/
1058 const u32 pri_cli_nig_lsb = (u32) (pri_cli_nig);
1059 const u32 pri_cli_nig_msb = (u32) ((pri_cli_nig >> 32) & 0xF);
1060
1061 REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_LSB,
1062 pri_cli_nig_lsb);
1063 REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_MSB,
1064 pri_cli_nig_msb);
1065
1066 REG_WR(bp, PBF_REG_ETS_ARB_PRIORITY_CLIENT_P0 , pri_cli_pbf);
1067 }
1068 return 0;
1069}
1070
1071/******************************************************************************
1072* Description:
1073* Configure the COS to ETS according to BW and SP settings.
1074******************************************************************************/
1075int bnx2x_ets_e3b0_config(const struct link_params *params,
1076 const struct link_vars *vars,
1077 const struct bnx2x_ets_params *ets_params)
1078{
1079 struct bnx2x *bp = params->bp;
1080 int bnx2x_status = 0;
1081 const u8 port = params->port;
1082 u16 total_bw = 0;
1083 const u32 min_w_val_nig = bnx2x_ets_get_min_w_val_nig(vars);
1084 const u32 min_w_val_pbf = ETS_E3B0_PBF_MIN_W_VAL;
1085 u8 cos_bw_bitmap = 0;
1086 u8 cos_sp_bitmap = 0;
1087 u8 sp_pri_to_cos[DCBX_MAX_NUM_COS] = {0};
1088 const u8 max_num_of_cos = (port) ? DCBX_E3B0_MAX_NUM_COS_PORT1 :
1089 DCBX_E3B0_MAX_NUM_COS_PORT0;
1090 u8 cos_entry = 0;
1091
1092 if (!CHIP_IS_E3B0(bp)) {
1093 DP(NETIF_MSG_LINK, "bnx2x_ets_e3b0_disabled the chip isn't E3B0"
1094 "\n");
1095 return -EINVAL;
1096 }
1097
1098 if ((ets_params->num_of_cos > max_num_of_cos)) {
1099 DP(NETIF_MSG_LINK, "bnx2x_ets_E3B0_config the number of COS "
1100 "isn't supported\n");
1101 return -EINVAL;
1102 }
1103
1104 /* Prepare sp strict priority parameters*/
1105 bnx2x_ets_e3b0_sp_pri_to_cos_init(sp_pri_to_cos);
1106
1107 /* Prepare BW parameters*/
1108 bnx2x_status = bnx2x_ets_e3b0_get_total_bw(params, ets_params,
1109 &total_bw);
1110 if (0 != bnx2x_status) {
1111 DP(NETIF_MSG_LINK, "bnx2x_ets_E3B0_config get_total_bw failed "
1112 "\n");
1113 return -EINVAL;
1114 }
1115
1116 /**
1117 * Upper bound is set according to current link speed (min_w_val
1118 * should be the same for upper bound and COS credit val).
1119 */
1120 bnx2x_ets_e3b0_set_credit_upper_bound_nig(params, min_w_val_nig);
1121 bnx2x_ets_e3b0_set_credit_upper_bound_pbf(params, min_w_val_pbf);
1122
1123
1124 for (cos_entry = 0; cos_entry < ets_params->num_of_cos; cos_entry++) {
1125 if (bnx2x_cos_state_bw == ets_params->cos[cos_entry].state) {
1126 cos_bw_bitmap |= (1 << cos_entry);
1127 /**
1128 * The function also sets the BW in HW(not the mappin
1129 * yet)
1130 */
1131 bnx2x_status = bnx2x_ets_e3b0_set_cos_bw(
1132 bp, cos_entry, min_w_val_nig, min_w_val_pbf,
1133 total_bw,
1134 ets_params->cos[cos_entry].params.bw_params.bw,
1135 port);
1136 } else if (bnx2x_cos_state_strict ==
1137 ets_params->cos[cos_entry].state){
1138 cos_sp_bitmap |= (1 << cos_entry);
1139
1140 bnx2x_status = bnx2x_ets_e3b0_sp_pri_to_cos_set(
1141 params,
1142 sp_pri_to_cos,
1143 ets_params->cos[cos_entry].params.sp_params.pri,
1144 cos_entry);
1145
1146 } else {
1147 DP(NETIF_MSG_LINK, "bnx2x_ets_e3b0_config cos state not"
1148 " valid\n");
1149 return -EINVAL;
1150 }
1151 if (0 != bnx2x_status) {
1152 DP(NETIF_MSG_LINK, "bnx2x_ets_e3b0_config set cos bw "
1153 "failed\n");
1154 return bnx2x_status;
1155 }
1156 }
1157
1158 /* Set SP register (which COS has higher priority) */
1159 bnx2x_status = bnx2x_ets_e3b0_sp_set_pri_cli_reg(params,
1160 sp_pri_to_cos);
1161
1162 if (0 != bnx2x_status) {
1163 DP(NETIF_MSG_LINK, "bnx2x_ets_E3B0_config set_pri_cli_reg "
1164 "failed\n");
1165 return bnx2x_status;
1166 }
1167
1168 /* Set client mapping of BW and strict */
1169 bnx2x_status = bnx2x_ets_e3b0_cli_map(params, ets_params,
1170 cos_sp_bitmap,
1171 cos_bw_bitmap);
1172
1173 if (0 != bnx2x_status) {
1174 DP(NETIF_MSG_LINK, "bnx2x_ets_E3B0_config SP failed\n");
1175 return bnx2x_status;
1176 }
1177 return 0;
1178}
Yaniv Rosner65a001b2011-01-31 04:22:03 +00001179static void bnx2x_ets_bw_limit_common(const struct link_params *params)
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001180{
1181 /* ETS disabled configuration */
1182 struct bnx2x *bp = params->bp;
1183 DP(NETIF_MSG_LINK, "ETS enabled BW limit configuration\n");
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00001184 /*
1185 * defines which entries (clients) are subjected to WFQ arbitration
1186 * COS0 0x8
1187 * COS1 0x10
1188 */
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001189 REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ, 0x18);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00001190 /*
1191 * mapping between the ARB_CREDIT_WEIGHT registers and actual
1192 * client numbers (WEIGHT_0 does not actually have to represent
1193 * client 0)
1194 * PRI4 | PRI3 | PRI2 | PRI1 | PRI0
1195 * cos1-001 cos0-000 dbg1-100 dbg0-011 MCP-010
1196 */
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001197 REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP, 0x111A);
1198
1199 REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_0,
1200 ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
1201 REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_1,
1202 ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
1203
1204 /* ETS mode enabled*/
1205 REG_WR(bp, PBF_REG_ETS_ENABLED, 1);
1206
1207 /* Defines the number of consecutive slots for the strict priority */
1208 REG_WR(bp, PBF_REG_NUM_STRICT_ARB_SLOTS, 0);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00001209 /*
1210 * Bitmap of 5bits length. Each bit specifies whether the entry behaves
1211 * as strict. Bits 0,1,2 - debug and management entries, 3 - COS0
1212 * entry, 4 - COS1 entry.
1213 * COS1 | COS0 | DEBUG21 | DEBUG0 | MGMT
1214 * bit4 bit3 bit2 bit1 bit0
1215 * MCP and debug are strict
1216 */
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001217 REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x7);
1218
1219 /* Upper bound that COS0_WEIGHT can reach in the WFQ arbiter.*/
1220 REG_WR(bp, PBF_REG_COS0_UPPER_BOUND,
1221 ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
1222 REG_WR(bp, PBF_REG_COS1_UPPER_BOUND,
1223 ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
1224}
1225
1226void bnx2x_ets_bw_limit(const struct link_params *params, const u32 cos0_bw,
1227 const u32 cos1_bw)
1228{
1229 /* ETS disabled configuration*/
1230 struct bnx2x *bp = params->bp;
1231 const u32 total_bw = cos0_bw + cos1_bw;
1232 u32 cos0_credit_weight = 0;
1233 u32 cos1_credit_weight = 0;
1234
1235 DP(NETIF_MSG_LINK, "ETS enabled BW limit configuration\n");
1236
1237 if ((0 == total_bw) ||
1238 (0 == cos0_bw) ||
1239 (0 == cos1_bw)) {
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001240 DP(NETIF_MSG_LINK, "Total BW can't be zero\n");
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001241 return;
1242 }
1243
1244 cos0_credit_weight = (cos0_bw * ETS_BW_LIMIT_CREDIT_WEIGHT)/
1245 total_bw;
1246 cos1_credit_weight = (cos1_bw * ETS_BW_LIMIT_CREDIT_WEIGHT)/
1247 total_bw;
1248
1249 bnx2x_ets_bw_limit_common(params);
1250
1251 REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0, cos0_credit_weight);
1252 REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1, cos1_credit_weight);
1253
1254 REG_WR(bp, PBF_REG_COS0_WEIGHT, cos0_credit_weight);
1255 REG_WR(bp, PBF_REG_COS1_WEIGHT, cos1_credit_weight);
1256}
1257
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00001258int bnx2x_ets_strict(const struct link_params *params, const u8 strict_cos)
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001259{
1260 /* ETS disabled configuration*/
1261 struct bnx2x *bp = params->bp;
1262 u32 val = 0;
1263
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001264 DP(NETIF_MSG_LINK, "ETS enabled strict configuration\n");
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00001265 /*
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001266 * Bitmap of 5bits length. Each bit specifies whether the entry behaves
1267 * as strict. Bits 0,1,2 - debug and management entries,
1268 * 3 - COS0 entry, 4 - COS1 entry.
1269 * COS1 | COS0 | DEBUG21 | DEBUG0 | MGMT
1270 * bit4 bit3 bit2 bit1 bit0
1271 * MCP and debug are strict
1272 */
1273 REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x1F);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00001274 /*
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001275 * For strict priority entries defines the number of consecutive slots
1276 * for the highest priority.
1277 */
1278 REG_WR(bp, NIG_REG_P0_TX_ARB_NUM_STRICT_ARB_SLOTS, 0x100);
1279 /* ETS mode disable */
1280 REG_WR(bp, PBF_REG_ETS_ENABLED, 0);
1281 /* Defines the number of consecutive slots for the strict priority */
1282 REG_WR(bp, PBF_REG_NUM_STRICT_ARB_SLOTS, 0x100);
1283
1284 /* Defines the number of consecutive slots for the strict priority */
1285 REG_WR(bp, PBF_REG_HIGH_PRIORITY_COS_NUM, strict_cos);
1286
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00001287 /*
1288 * mapping between entry priority to client number (0,1,2 -debug and
1289 * management clients, 3 - COS0 client, 4 - COS client)(HIGHEST)
1290 * 3bits client num.
1291 * PRI4 | PRI3 | PRI2 | PRI1 | PRI0
1292 * dbg0-010 dbg1-001 cos1-100 cos0-011 MCP-000
1293 * dbg0-010 dbg1-001 cos0-011 cos1-100 MCP-000
1294 */
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001295 val = (0 == strict_cos) ? 0x2318 : 0x22E0;
1296 REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT, val);
1297
1298 return 0;
1299}
1300/******************************************************************/
Dmitry Kravkove8920672011-05-04 23:52:40 +00001301/* PFC section */
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001302/******************************************************************/
1303
Yaniv Rosner9380bb92011-06-14 01:34:07 +00001304static void bnx2x_update_pfc_xmac(struct link_params *params,
1305 struct link_vars *vars,
1306 u8 is_lb)
1307{
1308 struct bnx2x *bp = params->bp;
1309 u32 xmac_base;
1310 u32 pause_val, pfc0_val, pfc1_val;
1311
1312 /* XMAC base adrr */
1313 xmac_base = (params->port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
1314
1315 /* Initialize pause and pfc registers */
1316 pause_val = 0x18000;
1317 pfc0_val = 0xFFFF8000;
1318 pfc1_val = 0x2;
1319
1320 /* No PFC support */
1321 if (!(params->feature_config_flags &
1322 FEATURE_CONFIG_PFC_ENABLED)) {
1323
1324 /*
1325 * RX flow control - Process pause frame in receive direction
1326 */
1327 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
1328 pause_val |= XMAC_PAUSE_CTRL_REG_RX_PAUSE_EN;
1329
1330 /*
1331 * TX flow control - Send pause packet when buffer is full
1332 */
1333 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
1334 pause_val |= XMAC_PAUSE_CTRL_REG_TX_PAUSE_EN;
1335 } else {/* PFC support */
1336 pfc1_val |= XMAC_PFC_CTRL_HI_REG_PFC_REFRESH_EN |
1337 XMAC_PFC_CTRL_HI_REG_PFC_STATS_EN |
1338 XMAC_PFC_CTRL_HI_REG_RX_PFC_EN |
1339 XMAC_PFC_CTRL_HI_REG_TX_PFC_EN;
1340 }
1341
1342 /* Write pause and PFC registers */
1343 REG_WR(bp, xmac_base + XMAC_REG_PAUSE_CTRL, pause_val);
1344 REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL, pfc0_val);
1345 REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL_HI, pfc1_val);
1346
Yaniv Rosnerb8d6d082011-07-05 01:06:27 +00001347
1348 /* Set MAC address for source TX Pause/PFC frames */
1349 REG_WR(bp, xmac_base + XMAC_REG_CTRL_SA_LO,
1350 ((params->mac_addr[2] << 24) |
1351 (params->mac_addr[3] << 16) |
1352 (params->mac_addr[4] << 8) |
1353 (params->mac_addr[5])));
1354 REG_WR(bp, xmac_base + XMAC_REG_CTRL_SA_HI,
1355 ((params->mac_addr[0] << 8) |
1356 (params->mac_addr[1])));
1357
Yaniv Rosner9380bb92011-06-14 01:34:07 +00001358 udelay(30);
1359}
1360
1361
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001362static void bnx2x_emac_get_pfc_stat(struct link_params *params,
1363 u32 pfc_frames_sent[2],
1364 u32 pfc_frames_received[2])
1365{
1366 /* Read pfc statistic */
1367 struct bnx2x *bp = params->bp;
1368 u32 emac_base = params->port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
1369 u32 val_xon = 0;
1370 u32 val_xoff = 0;
1371
1372 DP(NETIF_MSG_LINK, "pfc statistic read from EMAC\n");
1373
1374 /* PFC received frames */
1375 val_xoff = REG_RD(bp, emac_base +
1376 EMAC_REG_RX_PFC_STATS_XOFF_RCVD);
1377 val_xoff &= EMAC_REG_RX_PFC_STATS_XOFF_RCVD_COUNT;
1378 val_xon = REG_RD(bp, emac_base + EMAC_REG_RX_PFC_STATS_XON_RCVD);
1379 val_xon &= EMAC_REG_RX_PFC_STATS_XON_RCVD_COUNT;
1380
1381 pfc_frames_received[0] = val_xon + val_xoff;
1382
1383 /* PFC received sent */
1384 val_xoff = REG_RD(bp, emac_base +
1385 EMAC_REG_RX_PFC_STATS_XOFF_SENT);
1386 val_xoff &= EMAC_REG_RX_PFC_STATS_XOFF_SENT_COUNT;
1387 val_xon = REG_RD(bp, emac_base + EMAC_REG_RX_PFC_STATS_XON_SENT);
1388 val_xon &= EMAC_REG_RX_PFC_STATS_XON_SENT_COUNT;
1389
1390 pfc_frames_sent[0] = val_xon + val_xoff;
1391}
1392
Yaniv Rosnerb8d6d082011-07-05 01:06:27 +00001393/* Read pfc statistic*/
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001394void bnx2x_pfc_statistic(struct link_params *params, struct link_vars *vars,
1395 u32 pfc_frames_sent[2],
1396 u32 pfc_frames_received[2])
1397{
1398 /* Read pfc statistic */
1399 struct bnx2x *bp = params->bp;
Yaniv Rosnerb8d6d082011-07-05 01:06:27 +00001400
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001401 DP(NETIF_MSG_LINK, "pfc statistic\n");
1402
1403 if (!vars->link_up)
1404 return;
1405
Yaniv Rosnerb8d6d082011-07-05 01:06:27 +00001406 if (MAC_TYPE_EMAC == vars->mac_type) {
1407 DP(NETIF_MSG_LINK, "About to read PFC stats from EMAC\n");
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001408 bnx2x_emac_get_pfc_stat(params, pfc_frames_sent,
1409 pfc_frames_received);
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001410 }
1411}
1412/******************************************************************/
1413/* MAC/PBF section */
1414/******************************************************************/
Yaniv Rosnera198c142011-05-31 21:29:42 +00001415static void bnx2x_set_mdio_clk(struct bnx2x *bp, u32 chip_id, u8 port)
1416{
1417 u32 mode, emac_base;
1418 /**
1419 * Set clause 45 mode, slow down the MDIO clock to 2.5MHz
1420 * (a value of 49==0x31) and make sure that the AUTO poll is off
1421 */
1422
1423 if (CHIP_IS_E2(bp))
1424 emac_base = GRCBASE_EMAC0;
1425 else
1426 emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
1427 mode = REG_RD(bp, emac_base + EMAC_REG_EMAC_MDIO_MODE);
1428 mode &= ~(EMAC_MDIO_MODE_AUTO_POLL |
1429 EMAC_MDIO_MODE_CLOCK_CNT);
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00001430 if (USES_WARPCORE(bp))
1431 mode |= (74L << EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT);
1432 else
1433 mode |= (49L << EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT);
Yaniv Rosnera198c142011-05-31 21:29:42 +00001434
1435 mode |= (EMAC_MDIO_MODE_CLAUSE_45);
1436 REG_WR(bp, emac_base + EMAC_REG_EMAC_MDIO_MODE, mode);
1437
1438 udelay(40);
1439}
1440
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001441static void bnx2x_emac_init(struct link_params *params,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001442 struct link_vars *vars)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001443{
1444 /* reset and unreset the emac core */
1445 struct bnx2x *bp = params->bp;
1446 u8 port = params->port;
1447 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
1448 u32 val;
1449 u16 timeout;
1450
1451 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001452 (MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE << port));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001453 udelay(5);
1454 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001455 (MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE << port));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001456
1457 /* init emac - use read-modify-write */
1458 /* self clear reset */
1459 val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
Eilon Greenstein3196a882008-08-13 15:58:49 -07001460 EMAC_WR(bp, EMAC_REG_EMAC_MODE, (val | EMAC_MODE_RESET));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001461
1462 timeout = 200;
Eilon Greenstein3196a882008-08-13 15:58:49 -07001463 do {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001464 val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
1465 DP(NETIF_MSG_LINK, "EMAC reset reg is %u\n", val);
1466 if (!timeout) {
1467 DP(NETIF_MSG_LINK, "EMAC timeout!\n");
1468 return;
1469 }
1470 timeout--;
Eilon Greenstein3196a882008-08-13 15:58:49 -07001471 } while (val & EMAC_MODE_RESET);
Yaniv Rosnera198c142011-05-31 21:29:42 +00001472 bnx2x_set_mdio_clk(bp, params->chip_id, port);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001473 /* Set mac address */
1474 val = ((params->mac_addr[0] << 8) |
1475 params->mac_addr[1]);
Eilon Greenstein3196a882008-08-13 15:58:49 -07001476 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH, val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001477
1478 val = ((params->mac_addr[2] << 24) |
1479 (params->mac_addr[3] << 16) |
1480 (params->mac_addr[4] << 8) |
1481 params->mac_addr[5]);
Eilon Greenstein3196a882008-08-13 15:58:49 -07001482 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + 4, val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001483}
1484
Yaniv Rosner9380bb92011-06-14 01:34:07 +00001485static void bnx2x_set_xumac_nig(struct link_params *params,
1486 u16 tx_pause_en,
1487 u8 enable)
1488{
1489 struct bnx2x *bp = params->bp;
1490
1491 REG_WR(bp, params->port ? NIG_REG_P1_MAC_IN_EN : NIG_REG_P0_MAC_IN_EN,
1492 enable);
1493 REG_WR(bp, params->port ? NIG_REG_P1_MAC_OUT_EN : NIG_REG_P0_MAC_OUT_EN,
1494 enable);
1495 REG_WR(bp, params->port ? NIG_REG_P1_MAC_PAUSE_OUT_EN :
1496 NIG_REG_P0_MAC_PAUSE_OUT_EN, tx_pause_en);
1497}
1498
1499static void bnx2x_umac_enable(struct link_params *params,
1500 struct link_vars *vars, u8 lb)
1501{
1502 u32 val;
1503 u32 umac_base = params->port ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
1504 struct bnx2x *bp = params->bp;
1505 /* Reset UMAC */
1506 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
1507 (MISC_REGISTERS_RESET_REG_2_UMAC0 << params->port));
1508 usleep_range(1000, 1000);
1509
1510 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
1511 (MISC_REGISTERS_RESET_REG_2_UMAC0 << params->port));
1512
1513 DP(NETIF_MSG_LINK, "enabling UMAC\n");
1514
1515 /**
1516 * This register determines on which events the MAC will assert
1517 * error on the i/f to the NIG along w/ EOP.
1518 */
1519
1520 /**
1521 * BD REG_WR(bp, NIG_REG_P0_MAC_RSV_ERR_MASK +
1522 * params->port*0x14, 0xfffff.
1523 */
1524 /* This register opens the gate for the UMAC despite its name */
1525 REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + params->port*4, 1);
1526
1527 val = UMAC_COMMAND_CONFIG_REG_PROMIS_EN |
1528 UMAC_COMMAND_CONFIG_REG_PAD_EN |
1529 UMAC_COMMAND_CONFIG_REG_SW_RESET |
1530 UMAC_COMMAND_CONFIG_REG_NO_LGTH_CHECK;
1531 switch (vars->line_speed) {
1532 case SPEED_10:
1533 val |= (0<<2);
1534 break;
1535 case SPEED_100:
1536 val |= (1<<2);
1537 break;
1538 case SPEED_1000:
1539 val |= (2<<2);
1540 break;
1541 case SPEED_2500:
1542 val |= (3<<2);
1543 break;
1544 default:
1545 DP(NETIF_MSG_LINK, "Invalid speed for UMAC %d\n",
1546 vars->line_speed);
1547 break;
1548 }
Yaniv Rosner9d5b36b2011-08-02 22:59:10 +00001549 if (!(vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
1550 val |= UMAC_COMMAND_CONFIG_REG_IGNORE_TX_PAUSE;
1551
1552 if (!(vars->flow_ctrl & BNX2X_FLOW_CTRL_RX))
1553 val |= UMAC_COMMAND_CONFIG_REG_PAUSE_IGNORE;
1554
Yaniv Rosner9380bb92011-06-14 01:34:07 +00001555 REG_WR(bp, umac_base + UMAC_REG_COMMAND_CONFIG, val);
1556 udelay(50);
1557
Yaniv Rosnerb8d6d082011-07-05 01:06:27 +00001558 /* Set MAC address for source TX Pause/PFC frames (under SW reset) */
1559 REG_WR(bp, umac_base + UMAC_REG_MAC_ADDR0,
1560 ((params->mac_addr[2] << 24) |
1561 (params->mac_addr[3] << 16) |
1562 (params->mac_addr[4] << 8) |
1563 (params->mac_addr[5])));
1564 REG_WR(bp, umac_base + UMAC_REG_MAC_ADDR1,
1565 ((params->mac_addr[0] << 8) |
1566 (params->mac_addr[1])));
1567
Yaniv Rosner9380bb92011-06-14 01:34:07 +00001568 /* Enable RX and TX */
1569 val &= ~UMAC_COMMAND_CONFIG_REG_PAD_EN;
1570 val |= UMAC_COMMAND_CONFIG_REG_TX_ENA |
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00001571 UMAC_COMMAND_CONFIG_REG_RX_ENA;
Yaniv Rosner9380bb92011-06-14 01:34:07 +00001572 REG_WR(bp, umac_base + UMAC_REG_COMMAND_CONFIG, val);
1573 udelay(50);
1574
1575 /* Remove SW Reset */
1576 val &= ~UMAC_COMMAND_CONFIG_REG_SW_RESET;
1577
1578 /* Check loopback mode */
1579 if (lb)
1580 val |= UMAC_COMMAND_CONFIG_REG_LOOP_ENA;
1581 REG_WR(bp, umac_base + UMAC_REG_COMMAND_CONFIG, val);
1582
1583 /*
1584 * Maximum Frame Length (RW). Defines a 14-Bit maximum frame
1585 * length used by the MAC receive logic to check frames.
1586 */
1587 REG_WR(bp, umac_base + UMAC_REG_MAXFR, 0x2710);
1588 bnx2x_set_xumac_nig(params,
1589 ((vars->flow_ctrl & BNX2X_FLOW_CTRL_TX) != 0), 1);
1590 vars->mac_type = MAC_TYPE_UMAC;
1591
1592}
1593
1594static u8 bnx2x_is_4_port_mode(struct bnx2x *bp)
1595{
1596 u32 port4mode_ovwr_val;
1597 /* Check 4-port override enabled */
1598 port4mode_ovwr_val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
1599 if (port4mode_ovwr_val & (1<<0)) {
1600 /* Return 4-port mode override value */
1601 return ((port4mode_ovwr_val & (1<<1)) == (1<<1));
1602 }
1603 /* Return 4-port mode from input pin */
1604 return (u8)REG_RD(bp, MISC_REG_PORT4MODE_EN);
1605}
1606
1607/* Define the XMAC mode */
1608static void bnx2x_xmac_init(struct bnx2x *bp, u32 max_speed)
1609{
1610 u32 is_port4mode = bnx2x_is_4_port_mode(bp);
1611
1612 /**
1613 * In 4-port mode, need to set the mode only once, so if XMAC is
1614 * already out of reset, it means the mode has already been set,
1615 * and it must not* reset the XMAC again, since it controls both
1616 * ports of the path
1617 **/
1618
1619 if (is_port4mode && (REG_RD(bp, MISC_REG_RESET_REG_2) &
1620 MISC_REGISTERS_RESET_REG_2_XMAC)) {
1621 DP(NETIF_MSG_LINK, "XMAC already out of reset"
1622 " in 4-port mode\n");
1623 return;
1624 }
1625
1626 /* Hard reset */
1627 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
1628 MISC_REGISTERS_RESET_REG_2_XMAC);
1629 usleep_range(1000, 1000);
1630
1631 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
1632 MISC_REGISTERS_RESET_REG_2_XMAC);
1633 if (is_port4mode) {
1634 DP(NETIF_MSG_LINK, "Init XMAC to 2 ports x 10G per path\n");
1635
1636 /* Set the number of ports on the system side to up to 2 */
1637 REG_WR(bp, MISC_REG_XMAC_CORE_PORT_MODE, 1);
1638
1639 /* Set the number of ports on the Warp Core to 10G */
1640 REG_WR(bp, MISC_REG_XMAC_PHY_PORT_MODE, 3);
1641 } else {
1642 /* Set the number of ports on the system side to 1 */
1643 REG_WR(bp, MISC_REG_XMAC_CORE_PORT_MODE, 0);
1644 if (max_speed == SPEED_10000) {
1645 DP(NETIF_MSG_LINK, "Init XMAC to 10G x 1"
1646 " port per path\n");
1647 /* Set the number of ports on the Warp Core to 10G */
1648 REG_WR(bp, MISC_REG_XMAC_PHY_PORT_MODE, 3);
1649 } else {
1650 DP(NETIF_MSG_LINK, "Init XMAC to 20G x 2 ports"
1651 " per path\n");
1652 /* Set the number of ports on the Warp Core to 20G */
1653 REG_WR(bp, MISC_REG_XMAC_PHY_PORT_MODE, 1);
1654 }
1655 }
1656 /* Soft reset */
1657 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
1658 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT);
1659 usleep_range(1000, 1000);
1660
1661 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
1662 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT);
1663
1664}
1665
1666static void bnx2x_xmac_disable(struct link_params *params)
1667{
1668 u8 port = params->port;
1669 struct bnx2x *bp = params->bp;
Yaniv Rosnerb5077662011-08-02 22:59:18 +00001670 u32 pfc_ctrl, xmac_base = (port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
Yaniv Rosner9380bb92011-06-14 01:34:07 +00001671
1672 if (REG_RD(bp, MISC_REG_RESET_REG_2) &
1673 MISC_REGISTERS_RESET_REG_2_XMAC) {
Yaniv Rosnerb5077662011-08-02 22:59:18 +00001674 /*
1675 * Send an indication to change the state in the NIG back to XON
1676 * Clearing this bit enables the next set of this bit to get
1677 * rising edge
1678 */
1679 pfc_ctrl = REG_RD(bp, xmac_base + XMAC_REG_PFC_CTRL_HI);
1680 REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL_HI,
1681 (pfc_ctrl & ~(1<<1)));
1682 REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL_HI,
1683 (pfc_ctrl | (1<<1)));
Yaniv Rosner9380bb92011-06-14 01:34:07 +00001684 DP(NETIF_MSG_LINK, "Disable XMAC on port %x\n", port);
1685 REG_WR(bp, xmac_base + XMAC_REG_CTRL, 0);
1686 usleep_range(1000, 1000);
1687 bnx2x_set_xumac_nig(params, 0, 0);
1688 REG_WR(bp, xmac_base + XMAC_REG_CTRL,
1689 XMAC_CTRL_REG_SOFT_RESET);
1690 }
1691}
1692
1693static int bnx2x_xmac_enable(struct link_params *params,
1694 struct link_vars *vars, u8 lb)
1695{
1696 u32 val, xmac_base;
1697 struct bnx2x *bp = params->bp;
1698 DP(NETIF_MSG_LINK, "enabling XMAC\n");
1699
1700 xmac_base = (params->port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
1701
1702 bnx2x_xmac_init(bp, vars->line_speed);
1703
1704 /*
1705 * This register determines on which events the MAC will assert
1706 * error on the i/f to the NIG along w/ EOP.
1707 */
1708
1709 /*
1710 * This register tells the NIG whether to send traffic to UMAC
1711 * or XMAC
1712 */
1713 REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + params->port*4, 0);
1714
1715 /* Set Max packet size */
1716 REG_WR(bp, xmac_base + XMAC_REG_RX_MAX_SIZE, 0x2710);
1717
1718 /* CRC append for Tx packets */
1719 REG_WR(bp, xmac_base + XMAC_REG_TX_CTRL, 0xC800);
1720
1721 /* update PFC */
1722 bnx2x_update_pfc_xmac(params, vars, 0);
1723
1724 /* Enable TX and RX */
1725 val = XMAC_CTRL_REG_TX_EN | XMAC_CTRL_REG_RX_EN;
1726
1727 /* Check loopback mode */
1728 if (lb)
1729 val |= XMAC_CTRL_REG_CORE_LOCAL_LPBK;
1730 REG_WR(bp, xmac_base + XMAC_REG_CTRL, val);
1731 bnx2x_set_xumac_nig(params,
1732 ((vars->flow_ctrl & BNX2X_FLOW_CTRL_TX) != 0), 1);
1733
1734 vars->mac_type = MAC_TYPE_XMAC;
1735
1736 return 0;
1737}
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00001738static int bnx2x_emac_enable(struct link_params *params,
Yaniv Rosner9045f6b42011-05-31 21:28:27 +00001739 struct link_vars *vars, u8 lb)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001740{
1741 struct bnx2x *bp = params->bp;
1742 u8 port = params->port;
1743 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
1744 u32 val;
1745
1746 DP(NETIF_MSG_LINK, "enabling EMAC\n");
1747
Yaniv Rosnerde6f3372011-08-02 22:59:25 +00001748 /* Disable BMAC */
1749 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
1750 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
1751
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001752 /* enable emac and not bmac */
1753 REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + port*4, 1);
1754
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001755 /* ASIC */
1756 if (vars->phy_flags & PHY_XGXS_FLAG) {
1757 u32 ser_lane = ((params->lane_config &
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001758 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
1759 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001760
1761 DP(NETIF_MSG_LINK, "XGXS\n");
1762 /* select the master lanes (out of 0-3) */
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001763 REG_WR(bp, NIG_REG_XGXS_LANE_SEL_P0 + port*4, ser_lane);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001764 /* select XGXS */
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001765 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001766
1767 } else { /* SerDes */
1768 DP(NETIF_MSG_LINK, "SerDes\n");
1769 /* select SerDes */
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001770 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 0);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001771 }
1772
Eilon Greenstein811a2f22009-02-12 08:37:04 +00001773 bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_RX_MODE,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001774 EMAC_RX_MODE_RESET);
Eilon Greenstein811a2f22009-02-12 08:37:04 +00001775 bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001776 EMAC_TX_MODE_RESET);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001777
1778 if (CHIP_REV_IS_SLOW(bp)) {
1779 /* config GMII mode */
1780 val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001781 EMAC_WR(bp, EMAC_REG_EMAC_MODE, (val | EMAC_MODE_PORT_GMII));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001782 } else { /* ASIC */
1783 /* pause enable/disable */
1784 bnx2x_bits_dis(bp, emac_base + EMAC_REG_EMAC_RX_MODE,
1785 EMAC_RX_MODE_FLOW_EN);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001786
1787 bnx2x_bits_dis(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001788 (EMAC_TX_MODE_EXT_PAUSE_EN |
1789 EMAC_TX_MODE_FLOW_EN));
1790 if (!(params->feature_config_flags &
1791 FEATURE_CONFIG_PFC_ENABLED)) {
1792 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
1793 bnx2x_bits_en(bp, emac_base +
1794 EMAC_REG_EMAC_RX_MODE,
1795 EMAC_RX_MODE_FLOW_EN);
1796
1797 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
1798 bnx2x_bits_en(bp, emac_base +
1799 EMAC_REG_EMAC_TX_MODE,
1800 (EMAC_TX_MODE_EXT_PAUSE_EN |
1801 EMAC_TX_MODE_FLOW_EN));
1802 } else
1803 bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
1804 EMAC_TX_MODE_FLOW_EN);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001805 }
1806
1807 /* KEEP_VLAN_TAG, promiscuous */
1808 val = REG_RD(bp, emac_base + EMAC_REG_EMAC_RX_MODE);
1809 val |= EMAC_RX_MODE_KEEP_VLAN_TAG | EMAC_RX_MODE_PROMISCUOUS;
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001810
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00001811 /*
1812 * Setting this bit causes MAC control frames (except for pause
1813 * frames) to be passed on for processing. This setting has no
1814 * affect on the operation of the pause frames. This bit effects
1815 * all packets regardless of RX Parser packet sorting logic.
1816 * Turn the PFC off to make sure we are in Xon state before
1817 * enabling it.
1818 */
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001819 EMAC_WR(bp, EMAC_REG_RX_PFC_MODE, 0);
1820 if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED) {
1821 DP(NETIF_MSG_LINK, "PFC is enabled\n");
1822 /* Enable PFC again */
1823 EMAC_WR(bp, EMAC_REG_RX_PFC_MODE,
1824 EMAC_REG_RX_PFC_MODE_RX_EN |
1825 EMAC_REG_RX_PFC_MODE_TX_EN |
1826 EMAC_REG_RX_PFC_MODE_PRIORITIES);
1827
1828 EMAC_WR(bp, EMAC_REG_RX_PFC_PARAM,
1829 ((0x0101 <<
1830 EMAC_REG_RX_PFC_PARAM_OPCODE_BITSHIFT) |
1831 (0x00ff <<
1832 EMAC_REG_RX_PFC_PARAM_PRIORITY_EN_BITSHIFT)));
1833 val |= EMAC_RX_MODE_KEEP_MAC_CONTROL;
1834 }
Eilon Greenstein3196a882008-08-13 15:58:49 -07001835 EMAC_WR(bp, EMAC_REG_EMAC_RX_MODE, val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001836
1837 /* Set Loopback */
1838 val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
1839 if (lb)
1840 val |= 0x810;
1841 else
1842 val &= ~0x810;
Eilon Greenstein3196a882008-08-13 15:58:49 -07001843 EMAC_WR(bp, EMAC_REG_EMAC_MODE, val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001844
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00001845 /* enable emac */
1846 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 1);
1847
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001848 /* enable emac for jumbo packets */
Eilon Greenstein3196a882008-08-13 15:58:49 -07001849 EMAC_WR(bp, EMAC_REG_EMAC_RX_MTU_SIZE,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001850 (EMAC_RX_MTU_SIZE_JUMBO_ENA |
1851 (ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD)));
1852
1853 /* strip CRC */
1854 REG_WR(bp, NIG_REG_NIG_INGRESS_EMAC0_NO_CRC + port*4, 0x1);
1855
1856 /* disable the NIG in/out to the bmac */
1857 REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0x0);
1858 REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + port*4, 0x0);
1859 REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0x0);
1860
1861 /* enable the NIG in/out to the emac */
1862 REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0x1);
1863 val = 0;
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001864 if ((params->feature_config_flags &
1865 FEATURE_CONFIG_PFC_ENABLED) ||
1866 (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001867 val = 1;
1868
1869 REG_WR(bp, NIG_REG_EMAC0_PAUSE_OUT_EN + port*4, val);
1870 REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0x1);
1871
Yaniv Rosner02a23162011-01-31 04:22:53 +00001872 REG_WR(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4, 0x0);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001873
1874 vars->mac_type = MAC_TYPE_EMAC;
1875 return 0;
1876}
1877
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001878static void bnx2x_update_pfc_bmac1(struct link_params *params,
1879 struct link_vars *vars)
1880{
1881 u32 wb_data[2];
1882 struct bnx2x *bp = params->bp;
1883 u32 bmac_addr = params->port ? NIG_REG_INGRESS_BMAC1_MEM :
1884 NIG_REG_INGRESS_BMAC0_MEM;
1885
1886 u32 val = 0x14;
1887 if ((!(params->feature_config_flags &
1888 FEATURE_CONFIG_PFC_ENABLED)) &&
1889 (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX))
1890 /* Enable BigMAC to react on received Pause packets */
1891 val |= (1<<5);
1892 wb_data[0] = val;
1893 wb_data[1] = 0;
1894 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_CONTROL, wb_data, 2);
1895
1896 /* tx control */
1897 val = 0xc0;
1898 if (!(params->feature_config_flags &
1899 FEATURE_CONFIG_PFC_ENABLED) &&
1900 (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
1901 val |= 0x800000;
1902 wb_data[0] = val;
1903 wb_data[1] = 0;
1904 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_CONTROL, wb_data, 2);
1905}
1906
1907static void bnx2x_update_pfc_bmac2(struct link_params *params,
1908 struct link_vars *vars,
1909 u8 is_lb)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001910{
1911 /*
1912 * Set rx control: Strip CRC and enable BigMAC to relay
1913 * control packets to the system as well
1914 */
1915 u32 wb_data[2];
1916 struct bnx2x *bp = params->bp;
1917 u32 bmac_addr = params->port ? NIG_REG_INGRESS_BMAC1_MEM :
1918 NIG_REG_INGRESS_BMAC0_MEM;
1919 u32 val = 0x14;
1920
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001921 if ((!(params->feature_config_flags &
1922 FEATURE_CONFIG_PFC_ENABLED)) &&
1923 (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001924 /* Enable BigMAC to react on received Pause packets */
1925 val |= (1<<5);
1926 wb_data[0] = val;
1927 wb_data[1] = 0;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001928 REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_RX_CONTROL, wb_data, 2);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001929 udelay(30);
1930
1931 /* Tx control */
1932 val = 0xc0;
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001933 if (!(params->feature_config_flags &
1934 FEATURE_CONFIG_PFC_ENABLED) &&
1935 (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001936 val |= 0x800000;
1937 wb_data[0] = val;
1938 wb_data[1] = 0;
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001939 REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_CONTROL, wb_data, 2);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001940
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001941 if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED) {
1942 DP(NETIF_MSG_LINK, "PFC is enabled\n");
1943 /* Enable PFC RX & TX & STATS and set 8 COS */
1944 wb_data[0] = 0x0;
1945 wb_data[0] |= (1<<0); /* RX */
1946 wb_data[0] |= (1<<1); /* TX */
1947 wb_data[0] |= (1<<2); /* Force initial Xon */
1948 wb_data[0] |= (1<<3); /* 8 cos */
1949 wb_data[0] |= (1<<5); /* STATS */
1950 wb_data[1] = 0;
1951 REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_PFC_CONTROL,
1952 wb_data, 2);
1953 /* Clear the force Xon */
1954 wb_data[0] &= ~(1<<2);
1955 } else {
1956 DP(NETIF_MSG_LINK, "PFC is disabled\n");
1957 /* disable PFC RX & TX & STATS and set 8 COS */
1958 wb_data[0] = 0x8;
1959 wb_data[1] = 0;
1960 }
1961
1962 REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_PFC_CONTROL, wb_data, 2);
1963
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00001964 /*
1965 * Set Time (based unit is 512 bit time) between automatic
1966 * re-sending of PP packets amd enable automatic re-send of
1967 * Per-Priroity Packet as long as pp_gen is asserted and
1968 * pp_disable is low.
1969 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001970 val = 0x8000;
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001971 if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
1972 val |= (1<<16); /* enable automatic re-send */
1973
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001974 wb_data[0] = val;
1975 wb_data[1] = 0;
1976 REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_PAUSE_CONTROL,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001977 wb_data, 2);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001978
1979 /* mac control */
1980 val = 0x3; /* Enable RX and TX */
1981 if (is_lb) {
1982 val |= 0x4; /* Local loopback */
1983 DP(NETIF_MSG_LINK, "enable bmac loopback\n");
1984 }
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001985 /* When PFC enabled, Pass pause frames towards the NIG. */
1986 if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
1987 val |= ((1<<6)|(1<<5));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001988
1989 wb_data[0] = val;
1990 wb_data[1] = 0;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001991 REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_BMAC_CONTROL, wb_data, 2);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001992}
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001993
Yaniv Rosner9380bb92011-06-14 01:34:07 +00001994
1995/* PFC BRB internal port configuration params */
1996struct bnx2x_pfc_brb_threshold_val {
1997 u32 pause_xoff;
1998 u32 pause_xon;
1999 u32 full_xoff;
2000 u32 full_xon;
2001};
2002
2003struct bnx2x_pfc_brb_e3b0_val {
2004 u32 full_lb_xoff_th;
2005 u32 full_lb_xon_threshold;
2006 u32 lb_guarantied;
2007 u32 mac_0_class_t_guarantied;
2008 u32 mac_0_class_t_guarantied_hyst;
2009 u32 mac_1_class_t_guarantied;
2010 u32 mac_1_class_t_guarantied_hyst;
2011};
2012
2013struct bnx2x_pfc_brb_th_val {
2014 struct bnx2x_pfc_brb_threshold_val pauseable_th;
2015 struct bnx2x_pfc_brb_threshold_val non_pauseable_th;
2016};
2017static int bnx2x_pfc_brb_get_config_params(
2018 struct link_params *params,
2019 struct bnx2x_pfc_brb_th_val *config_val)
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002020{
2021 struct bnx2x *bp = params->bp;
Yaniv Rosner9380bb92011-06-14 01:34:07 +00002022 DP(NETIF_MSG_LINK, "Setting PFC BRB configuration\n");
2023 if (CHIP_IS_E2(bp)) {
2024 config_val->pauseable_th.pause_xoff =
2025 PFC_E2_BRB_MAC_PAUSE_XOFF_THR_PAUSE;
2026 config_val->pauseable_th.pause_xon =
2027 PFC_E2_BRB_MAC_PAUSE_XON_THR_PAUSE;
2028 config_val->pauseable_th.full_xoff =
2029 PFC_E2_BRB_MAC_FULL_XOFF_THR_PAUSE;
2030 config_val->pauseable_th.full_xon =
2031 PFC_E2_BRB_MAC_FULL_XON_THR_PAUSE;
2032 /* non pause able*/
2033 config_val->non_pauseable_th.pause_xoff =
2034 PFC_E2_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE;
2035 config_val->non_pauseable_th.pause_xon =
2036 PFC_E2_BRB_MAC_PAUSE_XON_THR_NON_PAUSE;
2037 config_val->non_pauseable_th.full_xoff =
2038 PFC_E2_BRB_MAC_FULL_XOFF_THR_NON_PAUSE;
2039 config_val->non_pauseable_th.full_xon =
2040 PFC_E2_BRB_MAC_FULL_XON_THR_NON_PAUSE;
2041 } else if (CHIP_IS_E3A0(bp)) {
2042 config_val->pauseable_th.pause_xoff =
2043 PFC_E3A0_BRB_MAC_PAUSE_XOFF_THR_PAUSE;
2044 config_val->pauseable_th.pause_xon =
2045 PFC_E3A0_BRB_MAC_PAUSE_XON_THR_PAUSE;
2046 config_val->pauseable_th.full_xoff =
2047 PFC_E3A0_BRB_MAC_FULL_XOFF_THR_PAUSE;
2048 config_val->pauseable_th.full_xon =
2049 PFC_E3A0_BRB_MAC_FULL_XON_THR_PAUSE;
2050 /* non pause able*/
2051 config_val->non_pauseable_th.pause_xoff =
2052 PFC_E3A0_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE;
2053 config_val->non_pauseable_th.pause_xon =
2054 PFC_E3A0_BRB_MAC_PAUSE_XON_THR_NON_PAUSE;
2055 config_val->non_pauseable_th.full_xoff =
2056 PFC_E3A0_BRB_MAC_FULL_XOFF_THR_NON_PAUSE;
2057 config_val->non_pauseable_th.full_xon =
2058 PFC_E3A0_BRB_MAC_FULL_XON_THR_NON_PAUSE;
2059 } else if (CHIP_IS_E3B0(bp)) {
2060 if (params->phy[INT_PHY].flags &
2061 FLAGS_4_PORT_MODE) {
2062 config_val->pauseable_th.pause_xoff =
2063 PFC_E3B0_4P_BRB_MAC_PAUSE_XOFF_THR_PAUSE;
2064 config_val->pauseable_th.pause_xon =
2065 PFC_E3B0_4P_BRB_MAC_PAUSE_XON_THR_PAUSE;
2066 config_val->pauseable_th.full_xoff =
2067 PFC_E3B0_4P_BRB_MAC_FULL_XOFF_THR_PAUSE;
2068 config_val->pauseable_th.full_xon =
2069 PFC_E3B0_4P_BRB_MAC_FULL_XON_THR_PAUSE;
2070 /* non pause able*/
2071 config_val->non_pauseable_th.pause_xoff =
2072 PFC_E3B0_4P_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE;
2073 config_val->non_pauseable_th.pause_xon =
2074 PFC_E3B0_4P_BRB_MAC_PAUSE_XON_THR_NON_PAUSE;
2075 config_val->non_pauseable_th.full_xoff =
2076 PFC_E3B0_4P_BRB_MAC_FULL_XOFF_THR_NON_PAUSE;
2077 config_val->non_pauseable_th.full_xon =
2078 PFC_E3B0_4P_BRB_MAC_FULL_XON_THR_NON_PAUSE;
2079 } else {
2080 config_val->pauseable_th.pause_xoff =
2081 PFC_E3B0_2P_BRB_MAC_PAUSE_XOFF_THR_PAUSE;
2082 config_val->pauseable_th.pause_xon =
2083 PFC_E3B0_2P_BRB_MAC_PAUSE_XON_THR_PAUSE;
2084 config_val->pauseable_th.full_xoff =
2085 PFC_E3B0_2P_BRB_MAC_FULL_XOFF_THR_PAUSE;
2086 config_val->pauseable_th.full_xon =
2087 PFC_E3B0_2P_BRB_MAC_FULL_XON_THR_PAUSE;
2088 /* non pause able*/
2089 config_val->non_pauseable_th.pause_xoff =
2090 PFC_E3B0_2P_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE;
2091 config_val->non_pauseable_th.pause_xon =
2092 PFC_E3B0_2P_BRB_MAC_PAUSE_XON_THR_NON_PAUSE;
2093 config_val->non_pauseable_th.full_xoff =
2094 PFC_E3B0_2P_BRB_MAC_FULL_XOFF_THR_NON_PAUSE;
2095 config_val->non_pauseable_th.full_xon =
2096 PFC_E3B0_2P_BRB_MAC_FULL_XON_THR_NON_PAUSE;
2097 }
2098 } else
2099 return -EINVAL;
2100
2101 return 0;
2102}
2103
2104
2105static void bnx2x_pfc_brb_get_e3b0_config_params(struct link_params *params,
2106 struct bnx2x_pfc_brb_e3b0_val
2107 *e3b0_val,
2108 u32 cos0_pauseable,
2109 u32 cos1_pauseable)
2110{
2111 if (params->phy[INT_PHY].flags & FLAGS_4_PORT_MODE) {
2112 e3b0_val->full_lb_xoff_th =
2113 PFC_E3B0_4P_BRB_FULL_LB_XOFF_THR;
2114 e3b0_val->full_lb_xon_threshold =
2115 PFC_E3B0_4P_BRB_FULL_LB_XON_THR;
2116 e3b0_val->lb_guarantied =
2117 PFC_E3B0_4P_LB_GUART;
2118 e3b0_val->mac_0_class_t_guarantied =
2119 PFC_E3B0_4P_BRB_MAC_0_CLASS_T_GUART;
2120 e3b0_val->mac_0_class_t_guarantied_hyst =
2121 PFC_E3B0_4P_BRB_MAC_0_CLASS_T_GUART_HYST;
2122 e3b0_val->mac_1_class_t_guarantied =
2123 PFC_E3B0_4P_BRB_MAC_1_CLASS_T_GUART;
2124 e3b0_val->mac_1_class_t_guarantied_hyst =
2125 PFC_E3B0_4P_BRB_MAC_1_CLASS_T_GUART_HYST;
2126 } else {
2127 e3b0_val->full_lb_xoff_th =
2128 PFC_E3B0_2P_BRB_FULL_LB_XOFF_THR;
2129 e3b0_val->full_lb_xon_threshold =
2130 PFC_E3B0_2P_BRB_FULL_LB_XON_THR;
2131 e3b0_val->mac_0_class_t_guarantied_hyst =
2132 PFC_E3B0_2P_BRB_MAC_0_CLASS_T_GUART_HYST;
2133 e3b0_val->mac_1_class_t_guarantied =
2134 PFC_E3B0_2P_BRB_MAC_1_CLASS_T_GUART;
2135 e3b0_val->mac_1_class_t_guarantied_hyst =
2136 PFC_E3B0_2P_BRB_MAC_1_CLASS_T_GUART_HYST;
2137
2138 if (cos0_pauseable != cos1_pauseable) {
2139 /* nonpauseable= Lossy + pauseable = Lossless*/
2140 e3b0_val->lb_guarantied =
2141 PFC_E3B0_2P_MIX_PAUSE_LB_GUART;
2142 e3b0_val->mac_0_class_t_guarantied =
2143 PFC_E3B0_2P_MIX_PAUSE_MAC_0_CLASS_T_GUART;
2144 } else if (cos0_pauseable) {
2145 /* Lossless +Lossless*/
2146 e3b0_val->lb_guarantied =
2147 PFC_E3B0_2P_PAUSE_LB_GUART;
2148 e3b0_val->mac_0_class_t_guarantied =
2149 PFC_E3B0_2P_PAUSE_MAC_0_CLASS_T_GUART;
2150 } else {
2151 /* Lossy +Lossy*/
2152 e3b0_val->lb_guarantied =
2153 PFC_E3B0_2P_NON_PAUSE_LB_GUART;
2154 e3b0_val->mac_0_class_t_guarantied =
2155 PFC_E3B0_2P_NON_PAUSE_MAC_0_CLASS_T_GUART;
2156 }
2157 }
2158}
2159static int bnx2x_update_pfc_brb(struct link_params *params,
2160 struct link_vars *vars,
2161 struct bnx2x_nig_brb_pfc_port_params
2162 *pfc_params)
2163{
2164 struct bnx2x *bp = params->bp;
2165 struct bnx2x_pfc_brb_th_val config_val = { {0} };
2166 struct bnx2x_pfc_brb_threshold_val *reg_th_config =
2167 &config_val.pauseable_th;
2168 struct bnx2x_pfc_brb_e3b0_val e3b0_val = {0};
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002169 int set_pfc = params->feature_config_flags &
2170 FEATURE_CONFIG_PFC_ENABLED;
Yaniv Rosner9380bb92011-06-14 01:34:07 +00002171 int bnx2x_status = 0;
2172 u8 port = params->port;
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002173
2174 /* default - pause configuration */
Yaniv Rosner9380bb92011-06-14 01:34:07 +00002175 reg_th_config = &config_val.pauseable_th;
2176 bnx2x_status = bnx2x_pfc_brb_get_config_params(params, &config_val);
2177 if (0 != bnx2x_status)
2178 return bnx2x_status;
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002179
2180 if (set_pfc && pfc_params)
2181 /* First COS */
Yaniv Rosner9380bb92011-06-14 01:34:07 +00002182 if (!pfc_params->cos0_pauseable)
2183 reg_th_config = &config_val.non_pauseable_th;
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00002184 /*
2185 * The number of free blocks below which the pause signal to class 0
2186 * of MAC #n is asserted. n=0,1
2187 */
Yaniv Rosner9380bb92011-06-14 01:34:07 +00002188 REG_WR(bp, (port) ? BRB1_REG_PAUSE_0_XOFF_THRESHOLD_1 :
2189 BRB1_REG_PAUSE_0_XOFF_THRESHOLD_0 ,
2190 reg_th_config->pause_xoff);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00002191 /*
2192 * The number of free blocks above which the pause signal to class 0
2193 * of MAC #n is de-asserted. n=0,1
2194 */
Yaniv Rosner9380bb92011-06-14 01:34:07 +00002195 REG_WR(bp, (port) ? BRB1_REG_PAUSE_0_XON_THRESHOLD_1 :
2196 BRB1_REG_PAUSE_0_XON_THRESHOLD_0 , reg_th_config->pause_xon);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00002197 /*
2198 * The number of free blocks below which the full signal to class 0
2199 * of MAC #n is asserted. n=0,1
2200 */
Yaniv Rosner9380bb92011-06-14 01:34:07 +00002201 REG_WR(bp, (port) ? BRB1_REG_FULL_0_XOFF_THRESHOLD_1 :
2202 BRB1_REG_FULL_0_XOFF_THRESHOLD_0 , reg_th_config->full_xoff);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00002203 /*
2204 * The number of free blocks above which the full signal to class 0
2205 * of MAC #n is de-asserted. n=0,1
2206 */
Yaniv Rosner9380bb92011-06-14 01:34:07 +00002207 REG_WR(bp, (port) ? BRB1_REG_FULL_0_XON_THRESHOLD_1 :
2208 BRB1_REG_FULL_0_XON_THRESHOLD_0 , reg_th_config->full_xon);
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002209
2210 if (set_pfc && pfc_params) {
2211 /* Second COS */
Yaniv Rosner9380bb92011-06-14 01:34:07 +00002212 if (pfc_params->cos1_pauseable)
2213 reg_th_config = &config_val.pauseable_th;
2214 else
2215 reg_th_config = &config_val.non_pauseable_th;
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00002216 /*
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002217 * The number of free blocks below which the pause signal to
2218 * class 1 of MAC #n is asserted. n=0,1
Yaniv Rosner9380bb92011-06-14 01:34:07 +00002219 **/
2220 REG_WR(bp, (port) ? BRB1_REG_PAUSE_1_XOFF_THRESHOLD_1 :
2221 BRB1_REG_PAUSE_1_XOFF_THRESHOLD_0,
2222 reg_th_config->pause_xoff);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00002223 /*
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002224 * The number of free blocks above which the pause signal to
2225 * class 1 of MAC #n is de-asserted. n=0,1
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00002226 */
Yaniv Rosner9380bb92011-06-14 01:34:07 +00002227 REG_WR(bp, (port) ? BRB1_REG_PAUSE_1_XON_THRESHOLD_1 :
2228 BRB1_REG_PAUSE_1_XON_THRESHOLD_0,
2229 reg_th_config->pause_xon);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00002230 /*
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002231 * The number of free blocks below which the full signal to
2232 * class 1 of MAC #n is asserted. n=0,1
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00002233 */
Yaniv Rosner9380bb92011-06-14 01:34:07 +00002234 REG_WR(bp, (port) ? BRB1_REG_FULL_1_XOFF_THRESHOLD_1 :
2235 BRB1_REG_FULL_1_XOFF_THRESHOLD_0,
2236 reg_th_config->full_xoff);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00002237 /*
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002238 * The number of free blocks above which the full signal to
2239 * class 1 of MAC #n is de-asserted. n=0,1
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00002240 */
Yaniv Rosner9380bb92011-06-14 01:34:07 +00002241 REG_WR(bp, (port) ? BRB1_REG_FULL_1_XON_THRESHOLD_1 :
2242 BRB1_REG_FULL_1_XON_THRESHOLD_0,
2243 reg_th_config->full_xon);
2244
2245
2246 if (CHIP_IS_E3B0(bp)) {
2247 /*Should be done by init tool */
2248 /*
2249 * BRB_empty_for_dup = BRB1_REG_BRB_EMPTY_THRESHOLD
2250 * reset value
2251 * 944
2252 */
2253
2254 /**
2255 * The hysteresis on the guarantied buffer space for the Lb port
2256 * before signaling XON.
2257 **/
2258 REG_WR(bp, BRB1_REG_LB_GUARANTIED_HYST, 80);
2259
2260 bnx2x_pfc_brb_get_e3b0_config_params(
2261 params,
2262 &e3b0_val,
2263 pfc_params->cos0_pauseable,
2264 pfc_params->cos1_pauseable);
2265 /**
2266 * The number of free blocks below which the full signal to the
2267 * LB port is asserted.
2268 */
2269 REG_WR(bp, BRB1_REG_FULL_LB_XOFF_THRESHOLD,
2270 e3b0_val.full_lb_xoff_th);
2271 /**
2272 * The number of free blocks above which the full signal to the
2273 * LB port is de-asserted.
2274 */
2275 REG_WR(bp, BRB1_REG_FULL_LB_XON_THRESHOLD,
2276 e3b0_val.full_lb_xon_threshold);
2277 /**
2278 * The number of blocks guarantied for the MAC #n port. n=0,1
2279 */
2280
2281 /*The number of blocks guarantied for the LB port.*/
2282 REG_WR(bp, BRB1_REG_LB_GUARANTIED,
2283 e3b0_val.lb_guarantied);
2284
2285 /**
2286 * The number of blocks guarantied for the MAC #n port.
2287 */
2288 REG_WR(bp, BRB1_REG_MAC_GUARANTIED_0,
2289 2 * e3b0_val.mac_0_class_t_guarantied);
2290 REG_WR(bp, BRB1_REG_MAC_GUARANTIED_1,
2291 2 * e3b0_val.mac_1_class_t_guarantied);
2292 /**
2293 * The number of blocks guarantied for class #t in MAC0. t=0,1
2294 */
2295 REG_WR(bp, BRB1_REG_MAC_0_CLASS_0_GUARANTIED,
2296 e3b0_val.mac_0_class_t_guarantied);
2297 REG_WR(bp, BRB1_REG_MAC_0_CLASS_1_GUARANTIED,
2298 e3b0_val.mac_0_class_t_guarantied);
2299 /**
2300 * The hysteresis on the guarantied buffer space for class in
2301 * MAC0. t=0,1
2302 */
2303 REG_WR(bp, BRB1_REG_MAC_0_CLASS_0_GUARANTIED_HYST,
2304 e3b0_val.mac_0_class_t_guarantied_hyst);
2305 REG_WR(bp, BRB1_REG_MAC_0_CLASS_1_GUARANTIED_HYST,
2306 e3b0_val.mac_0_class_t_guarantied_hyst);
2307
2308 /**
2309 * The number of blocks guarantied for class #t in MAC1.t=0,1
2310 */
2311 REG_WR(bp, BRB1_REG_MAC_1_CLASS_0_GUARANTIED,
2312 e3b0_val.mac_1_class_t_guarantied);
2313 REG_WR(bp, BRB1_REG_MAC_1_CLASS_1_GUARANTIED,
2314 e3b0_val.mac_1_class_t_guarantied);
2315 /**
2316 * The hysteresis on the guarantied buffer space for class #t
2317 * in MAC1. t=0,1
2318 */
2319 REG_WR(bp, BRB1_REG_MAC_1_CLASS_0_GUARANTIED_HYST,
2320 e3b0_val.mac_1_class_t_guarantied_hyst);
2321 REG_WR(bp, BRB1_REG_MAC_1_CLASS_1_GUARANTIED_HYST,
2322 e3b0_val.mac_1_class_t_guarantied_hyst);
2323
2324 }
2325
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002326 }
Yaniv Rosner9380bb92011-06-14 01:34:07 +00002327
2328 return bnx2x_status;
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002329}
2330
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002331/******************************************************************************
2332* Description:
2333* This function is needed because NIG ARB_CREDIT_WEIGHT_X are
2334* not continues and ARB_CREDIT_WEIGHT_0 + offset is suitable.
2335******************************************************************************/
2336int bnx2x_pfc_nig_rx_priority_mask(struct bnx2x *bp,
2337 u8 cos_entry,
2338 u32 priority_mask, u8 port)
2339{
2340 u32 nig_reg_rx_priority_mask_add = 0;
2341
2342 switch (cos_entry) {
2343 case 0:
2344 nig_reg_rx_priority_mask_add = (port) ?
2345 NIG_REG_P1_RX_COS0_PRIORITY_MASK :
2346 NIG_REG_P0_RX_COS0_PRIORITY_MASK;
2347 break;
2348 case 1:
2349 nig_reg_rx_priority_mask_add = (port) ?
2350 NIG_REG_P1_RX_COS1_PRIORITY_MASK :
2351 NIG_REG_P0_RX_COS1_PRIORITY_MASK;
2352 break;
2353 case 2:
2354 nig_reg_rx_priority_mask_add = (port) ?
2355 NIG_REG_P1_RX_COS2_PRIORITY_MASK :
2356 NIG_REG_P0_RX_COS2_PRIORITY_MASK;
2357 break;
2358 case 3:
2359 if (port)
2360 return -EINVAL;
2361 nig_reg_rx_priority_mask_add = NIG_REG_P0_RX_COS3_PRIORITY_MASK;
2362 break;
2363 case 4:
2364 if (port)
2365 return -EINVAL;
2366 nig_reg_rx_priority_mask_add = NIG_REG_P0_RX_COS4_PRIORITY_MASK;
2367 break;
2368 case 5:
2369 if (port)
2370 return -EINVAL;
2371 nig_reg_rx_priority_mask_add = NIG_REG_P0_RX_COS5_PRIORITY_MASK;
2372 break;
2373 }
2374
2375 REG_WR(bp, nig_reg_rx_priority_mask_add, priority_mask);
2376
2377 return 0;
2378}
Yaniv Rosnerb8d6d082011-07-05 01:06:27 +00002379static void bnx2x_update_mng(struct link_params *params, u32 link_status)
2380{
2381 struct bnx2x *bp = params->bp;
2382
2383 REG_WR(bp, params->shmem_base +
2384 offsetof(struct shmem_region,
2385 port_mb[params->port].link_status), link_status);
2386}
2387
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002388static void bnx2x_update_pfc_nig(struct link_params *params,
2389 struct link_vars *vars,
2390 struct bnx2x_nig_brb_pfc_port_params *nig_params)
2391{
2392 u32 xcm_mask = 0, ppp_enable = 0, pause_enable = 0, llfc_out_en = 0;
2393 u32 llfc_enable = 0, xcm0_out_en = 0, p0_hwpfc_enable = 0;
2394 u32 pkt_priority_to_cos = 0;
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002395 struct bnx2x *bp = params->bp;
Yaniv Rosner9380bb92011-06-14 01:34:07 +00002396 u8 port = params->port;
2397
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002398 int set_pfc = params->feature_config_flags &
2399 FEATURE_CONFIG_PFC_ENABLED;
2400 DP(NETIF_MSG_LINK, "updating pfc nig parameters\n");
2401
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00002402 /*
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002403 * When NIG_LLH0_XCM_MASK_REG_LLHX_XCM_MASK_BCN bit is set
2404 * MAC control frames (that are not pause packets)
2405 * will be forwarded to the XCM.
2406 */
2407 xcm_mask = REG_RD(bp,
2408 port ? NIG_REG_LLH1_XCM_MASK :
2409 NIG_REG_LLH0_XCM_MASK);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00002410 /*
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002411 * nig params will override non PFC params, since it's possible to
2412 * do transition from PFC to SAFC
2413 */
2414 if (set_pfc) {
2415 pause_enable = 0;
2416 llfc_out_en = 0;
2417 llfc_enable = 0;
Yaniv Rosner9380bb92011-06-14 01:34:07 +00002418 if (CHIP_IS_E3(bp))
2419 ppp_enable = 0;
2420 else
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002421 ppp_enable = 1;
2422 xcm_mask &= ~(port ? NIG_LLH1_XCM_MASK_REG_LLH1_XCM_MASK_BCN :
2423 NIG_LLH0_XCM_MASK_REG_LLH0_XCM_MASK_BCN);
2424 xcm0_out_en = 0;
2425 p0_hwpfc_enable = 1;
2426 } else {
2427 if (nig_params) {
2428 llfc_out_en = nig_params->llfc_out_en;
2429 llfc_enable = nig_params->llfc_enable;
2430 pause_enable = nig_params->pause_enable;
2431 } else /*defaul non PFC mode - PAUSE */
2432 pause_enable = 1;
2433
2434 xcm_mask |= (port ? NIG_LLH1_XCM_MASK_REG_LLH1_XCM_MASK_BCN :
2435 NIG_LLH0_XCM_MASK_REG_LLH0_XCM_MASK_BCN);
2436 xcm0_out_en = 1;
2437 }
2438
Yaniv Rosner9380bb92011-06-14 01:34:07 +00002439 if (CHIP_IS_E3(bp))
2440 REG_WR(bp, port ? NIG_REG_BRB1_PAUSE_IN_EN :
2441 NIG_REG_BRB0_PAUSE_IN_EN, pause_enable);
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002442 REG_WR(bp, port ? NIG_REG_LLFC_OUT_EN_1 :
2443 NIG_REG_LLFC_OUT_EN_0, llfc_out_en);
2444 REG_WR(bp, port ? NIG_REG_LLFC_ENABLE_1 :
2445 NIG_REG_LLFC_ENABLE_0, llfc_enable);
2446 REG_WR(bp, port ? NIG_REG_PAUSE_ENABLE_1 :
2447 NIG_REG_PAUSE_ENABLE_0, pause_enable);
2448
2449 REG_WR(bp, port ? NIG_REG_PPP_ENABLE_1 :
2450 NIG_REG_PPP_ENABLE_0, ppp_enable);
2451
2452 REG_WR(bp, port ? NIG_REG_LLH1_XCM_MASK :
2453 NIG_REG_LLH0_XCM_MASK, xcm_mask);
2454
2455 REG_WR(bp, NIG_REG_LLFC_EGRESS_SRC_ENABLE_0, 0x7);
2456
2457 /* output enable for RX_XCM # IF */
2458 REG_WR(bp, NIG_REG_XCM0_OUT_EN, xcm0_out_en);
2459
2460 /* HW PFC TX enable */
2461 REG_WR(bp, NIG_REG_P0_HWPFC_ENABLE, p0_hwpfc_enable);
2462
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002463 if (nig_params) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002464 u8 i = 0;
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002465 pkt_priority_to_cos = nig_params->pkt_priority_to_cos;
2466
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002467 for (i = 0; i < nig_params->num_of_rx_cos_priority_mask; i++)
2468 bnx2x_pfc_nig_rx_priority_mask(bp, i,
2469 nig_params->rx_cos_priority_mask[i], port);
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002470
2471 REG_WR(bp, port ? NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_1 :
2472 NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_0,
2473 nig_params->llfc_high_priority_classes);
2474
2475 REG_WR(bp, port ? NIG_REG_LLFC_LOW_PRIORITY_CLASSES_1 :
2476 NIG_REG_LLFC_LOW_PRIORITY_CLASSES_0,
2477 nig_params->llfc_low_priority_classes);
2478 }
2479 REG_WR(bp, port ? NIG_REG_P1_PKT_PRIORITY_TO_COS :
2480 NIG_REG_P0_PKT_PRIORITY_TO_COS,
2481 pkt_priority_to_cos);
2482}
2483
Yaniv Rosner9380bb92011-06-14 01:34:07 +00002484int bnx2x_update_pfc(struct link_params *params,
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002485 struct link_vars *vars,
2486 struct bnx2x_nig_brb_pfc_port_params *pfc_params)
2487{
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00002488 /*
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002489 * The PFC and pause are orthogonal to one another, meaning when
2490 * PFC is enabled, the pause are disabled, and when PFC is
2491 * disabled, pause are set according to the pause result.
2492 */
2493 u32 val;
2494 struct bnx2x *bp = params->bp;
Yaniv Rosner9380bb92011-06-14 01:34:07 +00002495 int bnx2x_status = 0;
2496 u8 bmac_loopback = (params->loopback_mode == LOOPBACK_BMAC);
Yaniv Rosnerb8d6d082011-07-05 01:06:27 +00002497
2498 if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
2499 vars->link_status |= LINK_STATUS_PFC_ENABLED;
2500 else
2501 vars->link_status &= ~LINK_STATUS_PFC_ENABLED;
2502
2503 bnx2x_update_mng(params, vars->link_status);
2504
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002505 /* update NIG params */
2506 bnx2x_update_pfc_nig(params, vars, pfc_params);
2507
2508 /* update BRB params */
Yaniv Rosner9380bb92011-06-14 01:34:07 +00002509 bnx2x_status = bnx2x_update_pfc_brb(params, vars, pfc_params);
2510 if (0 != bnx2x_status)
2511 return bnx2x_status;
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002512
2513 if (!vars->link_up)
Yaniv Rosner9380bb92011-06-14 01:34:07 +00002514 return bnx2x_status;
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002515
2516 DP(NETIF_MSG_LINK, "About to update PFC in BMAC\n");
Yaniv Rosner9380bb92011-06-14 01:34:07 +00002517 if (CHIP_IS_E3(bp))
2518 bnx2x_update_pfc_xmac(params, vars, 0);
2519 else {
2520 val = REG_RD(bp, MISC_REG_RESET_REG_2);
2521 if ((val &
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00002522 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << params->port))
Yaniv Rosner9380bb92011-06-14 01:34:07 +00002523 == 0) {
2524 DP(NETIF_MSG_LINK, "About to update PFC in EMAC\n");
2525 bnx2x_emac_enable(params, vars, 0);
2526 return bnx2x_status;
2527 }
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002528
Yaniv Rosner9380bb92011-06-14 01:34:07 +00002529 if (CHIP_IS_E2(bp))
2530 bnx2x_update_pfc_bmac2(params, vars, bmac_loopback);
2531 else
2532 bnx2x_update_pfc_bmac1(params, vars);
2533
2534 val = 0;
2535 if ((params->feature_config_flags &
2536 FEATURE_CONFIG_PFC_ENABLED) ||
2537 (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
2538 val = 1;
2539 REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + params->port*4, val);
2540 }
2541 return bnx2x_status;
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002542}
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002543
Yaniv Rosner9380bb92011-06-14 01:34:07 +00002544
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00002545static int bnx2x_bmac1_enable(struct link_params *params,
2546 struct link_vars *vars,
2547 u8 is_lb)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002548{
2549 struct bnx2x *bp = params->bp;
2550 u8 port = params->port;
2551 u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
2552 NIG_REG_INGRESS_BMAC0_MEM;
2553 u32 wb_data[2];
2554 u32 val;
2555
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002556 DP(NETIF_MSG_LINK, "Enabling BigMAC1\n");
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002557
2558 /* XGXS control */
2559 wb_data[0] = 0x3c;
2560 wb_data[1] = 0;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002561 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_BMAC_XGXS_CONTROL,
2562 wb_data, 2);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002563
2564 /* tx MAC SA */
2565 wb_data[0] = ((params->mac_addr[2] << 24) |
2566 (params->mac_addr[3] << 16) |
2567 (params->mac_addr[4] << 8) |
2568 params->mac_addr[5]);
2569 wb_data[1] = ((params->mac_addr[0] << 8) |
2570 params->mac_addr[1]);
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002571 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_SOURCE_ADDR, wb_data, 2);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002572
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002573 /* mac control */
2574 val = 0x3;
2575 if (is_lb) {
2576 val |= 0x4;
2577 DP(NETIF_MSG_LINK, "enable bmac loopback\n");
2578 }
2579 wb_data[0] = val;
2580 wb_data[1] = 0;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002581 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_BMAC_CONTROL, wb_data, 2);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002582
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002583 /* set rx mtu */
2584 wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
2585 wb_data[1] = 0;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002586 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_MAX_SIZE, wb_data, 2);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002587
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002588 bnx2x_update_pfc_bmac1(params, vars);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002589
2590 /* set tx mtu */
2591 wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
2592 wb_data[1] = 0;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002593 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_MAX_SIZE, wb_data, 2);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002594
2595 /* set cnt max size */
2596 wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
2597 wb_data[1] = 0;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002598 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_CNT_MAX_SIZE, wb_data, 2);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002599
2600 /* configure safc */
2601 wb_data[0] = 0x1000200;
2602 wb_data[1] = 0;
2603 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_LLFC_MSG_FLDS,
2604 wb_data, 2);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002605
2606 return 0;
2607}
2608
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00002609static int bnx2x_bmac2_enable(struct link_params *params,
2610 struct link_vars *vars,
2611 u8 is_lb)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002612{
2613 struct bnx2x *bp = params->bp;
2614 u8 port = params->port;
2615 u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
2616 NIG_REG_INGRESS_BMAC0_MEM;
2617 u32 wb_data[2];
2618
2619 DP(NETIF_MSG_LINK, "Enabling BigMAC2\n");
2620
2621 wb_data[0] = 0;
2622 wb_data[1] = 0;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002623 REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_BMAC_CONTROL, wb_data, 2);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002624 udelay(30);
2625
2626 /* XGXS control: Reset phy HW, MDIO registers, PHY PLL and BMAC */
2627 wb_data[0] = 0x3c;
2628 wb_data[1] = 0;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002629 REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_BMAC_XGXS_CONTROL,
2630 wb_data, 2);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002631
2632 udelay(30);
2633
2634 /* tx MAC SA */
2635 wb_data[0] = ((params->mac_addr[2] << 24) |
2636 (params->mac_addr[3] << 16) |
2637 (params->mac_addr[4] << 8) |
2638 params->mac_addr[5]);
2639 wb_data[1] = ((params->mac_addr[0] << 8) |
2640 params->mac_addr[1]);
2641 REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_SOURCE_ADDR,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002642 wb_data, 2);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002643
2644 udelay(30);
2645
2646 /* Configure SAFC */
2647 wb_data[0] = 0x1000200;
2648 wb_data[1] = 0;
2649 REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_RX_LLFC_MSG_FLDS,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002650 wb_data, 2);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002651 udelay(30);
2652
2653 /* set rx mtu */
2654 wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
2655 wb_data[1] = 0;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002656 REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_RX_MAX_SIZE, wb_data, 2);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002657 udelay(30);
2658
2659 /* set tx mtu */
2660 wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
2661 wb_data[1] = 0;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002662 REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_MAX_SIZE, wb_data, 2);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002663 udelay(30);
2664 /* set cnt max size */
2665 wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD - 2;
2666 wb_data[1] = 0;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002667 REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_CNT_MAX_SIZE, wb_data, 2);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002668 udelay(30);
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002669 bnx2x_update_pfc_bmac2(params, vars, is_lb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002670
2671 return 0;
2672}
2673
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00002674static int bnx2x_bmac_enable(struct link_params *params,
2675 struct link_vars *vars,
2676 u8 is_lb)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002677{
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00002678 int rc = 0;
2679 u8 port = params->port;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002680 struct bnx2x *bp = params->bp;
2681 u32 val;
2682 /* reset and unreset the BigMac */
2683 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002684 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
Yaniv Rosner1d9c05d2010-11-01 05:32:25 +00002685 msleep(1);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002686
2687 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002688 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002689
2690 /* enable access for bmac registers */
2691 REG_WR(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4, 0x1);
2692
2693 /* Enable BMAC according to BMAC type*/
2694 if (CHIP_IS_E2(bp))
2695 rc = bnx2x_bmac2_enable(params, vars, is_lb);
2696 else
2697 rc = bnx2x_bmac1_enable(params, vars, is_lb);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002698 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 0x1);
2699 REG_WR(bp, NIG_REG_XGXS_LANE_SEL_P0 + port*4, 0x0);
2700 REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + port*4, 0x0);
2701 val = 0;
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002702 if ((params->feature_config_flags &
2703 FEATURE_CONFIG_PFC_ENABLED) ||
2704 (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002705 val = 1;
2706 REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + port*4, val);
2707 REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0x0);
2708 REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0x0);
2709 REG_WR(bp, NIG_REG_EMAC0_PAUSE_OUT_EN + port*4, 0x0);
2710 REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0x1);
2711 REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0x1);
2712
2713 vars->mac_type = MAC_TYPE_BMAC;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002714 return rc;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002715}
2716
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002717static void bnx2x_bmac_rx_disable(struct bnx2x *bp, u8 port)
2718{
2719 u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002720 NIG_REG_INGRESS_BMAC0_MEM;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002721 u32 wb_data[2];
Eilon Greenstein3196a882008-08-13 15:58:49 -07002722 u32 nig_bmac_enable = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002723
2724 /* Only if the bmac is out of reset */
2725 if (REG_RD(bp, MISC_REG_RESET_REG_2) &
2726 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port) &&
2727 nig_bmac_enable) {
2728
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002729 if (CHIP_IS_E2(bp)) {
2730 /* Clear Rx Enable bit in BMAC_CONTROL register */
2731 REG_RD_DMAE(bp, bmac_addr +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002732 BIGMAC2_REGISTER_BMAC_CONTROL,
2733 wb_data, 2);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002734 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
2735 REG_WR_DMAE(bp, bmac_addr +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002736 BIGMAC2_REGISTER_BMAC_CONTROL,
2737 wb_data, 2);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002738 } else {
2739 /* Clear Rx Enable bit in BMAC_CONTROL register */
2740 REG_RD_DMAE(bp, bmac_addr +
2741 BIGMAC_REGISTER_BMAC_CONTROL,
2742 wb_data, 2);
2743 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
2744 REG_WR_DMAE(bp, bmac_addr +
2745 BIGMAC_REGISTER_BMAC_CONTROL,
2746 wb_data, 2);
2747 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002748 msleep(1);
2749 }
2750}
2751
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00002752static int bnx2x_pbf_update(struct link_params *params, u32 flow_ctrl,
2753 u32 line_speed)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002754{
2755 struct bnx2x *bp = params->bp;
2756 u8 port = params->port;
2757 u32 init_crd, crd;
2758 u32 count = 1000;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002759
2760 /* disable port */
2761 REG_WR(bp, PBF_REG_DISABLE_NEW_TASK_PROC_P0 + port*4, 0x1);
2762
2763 /* wait for init credit */
2764 init_crd = REG_RD(bp, PBF_REG_P0_INIT_CRD + port*4);
2765 crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
2766 DP(NETIF_MSG_LINK, "init_crd 0x%x crd 0x%x\n", init_crd, crd);
2767
2768 while ((init_crd != crd) && count) {
2769 msleep(5);
2770
2771 crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
2772 count--;
2773 }
2774 crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
2775 if (init_crd != crd) {
2776 DP(NETIF_MSG_LINK, "BUG! init_crd 0x%x != crd 0x%x\n",
2777 init_crd, crd);
2778 return -EINVAL;
2779 }
2780
David S. Millerc0700f92008-12-16 23:53:20 -08002781 if (flow_ctrl & BNX2X_FLOW_CTRL_RX ||
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002782 line_speed == SPEED_10 ||
2783 line_speed == SPEED_100 ||
2784 line_speed == SPEED_1000 ||
2785 line_speed == SPEED_2500) {
2786 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 1);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002787 /* update threshold */
2788 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, 0);
2789 /* update init credit */
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002790 init_crd = 778; /* (800-18-4) */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002791
2792 } else {
2793 u32 thresh = (ETH_MAX_JUMBO_PACKET_SIZE +
2794 ETH_OVREHEAD)/16;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002795 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002796 /* update threshold */
2797 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, thresh);
2798 /* update init credit */
2799 switch (line_speed) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002800 case SPEED_10000:
2801 init_crd = thresh + 553 - 22;
2802 break;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002803 default:
2804 DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
2805 line_speed);
2806 return -EINVAL;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002807 }
2808 }
2809 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, init_crd);
2810 DP(NETIF_MSG_LINK, "PBF updated to speed %d credit %d\n",
2811 line_speed, init_crd);
2812
2813 /* probe the credit changes */
2814 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0x1);
2815 msleep(5);
2816 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0x0);
2817
2818 /* enable port */
2819 REG_WR(bp, PBF_REG_DISABLE_NEW_TASK_PROC_P0 + port*4, 0x0);
2820 return 0;
2821}
2822
Dmitry Kravkove8920672011-05-04 23:52:40 +00002823/**
2824 * bnx2x_get_emac_base - retrive emac base address
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00002825 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00002826 * @bp: driver handle
2827 * @mdc_mdio_access: access type
2828 * @port: port id
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00002829 *
2830 * This function selects the MDC/MDIO access (through emac0 or
2831 * emac1) depend on the mdc_mdio_access, port, port swapped. Each
2832 * phy has a default access mode, which could also be overridden
2833 * by nvram configuration. This parameter, whether this is the
2834 * default phy configuration, or the nvram overrun
2835 * configuration, is passed here as mdc_mdio_access and selects
2836 * the emac_base for the CL45 read/writes operations
2837 */
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00002838static u32 bnx2x_get_emac_base(struct bnx2x *bp,
2839 u32 mdc_mdio_access, u8 port)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002840{
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00002841 u32 emac_base = 0;
2842 switch (mdc_mdio_access) {
2843 case SHARED_HW_CFG_MDC_MDIO_ACCESS1_PHY_TYPE:
2844 break;
2845 case SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC0:
2846 if (REG_RD(bp, NIG_REG_PORT_SWAP))
2847 emac_base = GRCBASE_EMAC1;
2848 else
2849 emac_base = GRCBASE_EMAC0;
2850 break;
2851 case SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1:
Eilon Greenstein589abe32009-02-12 08:36:55 +00002852 if (REG_RD(bp, NIG_REG_PORT_SWAP))
2853 emac_base = GRCBASE_EMAC0;
2854 else
2855 emac_base = GRCBASE_EMAC1;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002856 break;
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00002857 case SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH:
2858 emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
2859 break;
2860 case SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED:
Eilon Greenstein6378c022008-08-13 15:59:25 -07002861 emac_base = (port) ? GRCBASE_EMAC0 : GRCBASE_EMAC1;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002862 break;
2863 default:
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002864 break;
2865 }
2866 return emac_base;
2867
2868}
2869
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00002870/******************************************************************/
Yaniv Rosner6583e332011-06-14 01:34:17 +00002871/* CL22 access functions */
2872/******************************************************************/
2873static int bnx2x_cl22_write(struct bnx2x *bp,
2874 struct bnx2x_phy *phy,
2875 u16 reg, u16 val)
2876{
2877 u32 tmp, mode;
2878 u8 i;
2879 int rc = 0;
2880 /* Switch to CL22 */
2881 mode = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
2882 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE,
2883 mode & ~EMAC_MDIO_MODE_CLAUSE_45);
2884
2885 /* address */
2886 tmp = ((phy->addr << 21) | (reg << 16) | val |
2887 EMAC_MDIO_COMM_COMMAND_WRITE_22 |
2888 EMAC_MDIO_COMM_START_BUSY);
2889 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
2890
2891 for (i = 0; i < 50; i++) {
2892 udelay(10);
2893
2894 tmp = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
2895 if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
2896 udelay(5);
2897 break;
2898 }
2899 }
2900 if (tmp & EMAC_MDIO_COMM_START_BUSY) {
2901 DP(NETIF_MSG_LINK, "write phy register failed\n");
2902 rc = -EFAULT;
2903 }
2904 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, mode);
2905 return rc;
2906}
2907
2908static int bnx2x_cl22_read(struct bnx2x *bp,
2909 struct bnx2x_phy *phy,
2910 u16 reg, u16 *ret_val)
2911{
2912 u32 val, mode;
2913 u16 i;
2914 int rc = 0;
2915
2916 /* Switch to CL22 */
2917 mode = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
2918 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE,
2919 mode & ~EMAC_MDIO_MODE_CLAUSE_45);
2920
2921 /* address */
2922 val = ((phy->addr << 21) | (reg << 16) |
2923 EMAC_MDIO_COMM_COMMAND_READ_22 |
2924 EMAC_MDIO_COMM_START_BUSY);
2925 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
2926
2927 for (i = 0; i < 50; i++) {
2928 udelay(10);
2929
2930 val = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
2931 if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
2932 *ret_val = (u16)(val & EMAC_MDIO_COMM_DATA);
2933 udelay(5);
2934 break;
2935 }
2936 }
2937 if (val & EMAC_MDIO_COMM_START_BUSY) {
2938 DP(NETIF_MSG_LINK, "read phy register failed\n");
2939
2940 *ret_val = 0;
2941 rc = -EFAULT;
2942 }
2943 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, mode);
2944 return rc;
2945}
2946
2947/******************************************************************/
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00002948/* CL45 access functions */
2949/******************************************************************/
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00002950static int bnx2x_cl45_read(struct bnx2x *bp, struct bnx2x_phy *phy,
2951 u8 devad, u16 reg, u16 *ret_val)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002952{
Yaniv Rosnera198c142011-05-31 21:29:42 +00002953 u32 val;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002954 u16 i;
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00002955 int rc = 0;
Yaniv Rosner157fa282011-08-02 22:59:32 +00002956 if (phy->flags & FLAGS_MDC_MDIO_WA_B0)
2957 bnx2x_bits_en(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_STATUS,
2958 EMAC_MDIO_STATUS_10MB);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002959 /* address */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002960 val = ((phy->addr << 21) | (devad << 16) | reg |
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002961 EMAC_MDIO_COMM_COMMAND_ADDRESS |
2962 EMAC_MDIO_COMM_START_BUSY);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002963 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002964
2965 for (i = 0; i < 50; i++) {
2966 udelay(10);
2967
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002968 val = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002969 if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
2970 udelay(5);
2971 break;
2972 }
2973 }
2974 if (val & EMAC_MDIO_COMM_START_BUSY) {
2975 DP(NETIF_MSG_LINK, "read phy register failed\n");
Yaniv Rosner6d870c32011-01-31 04:22:20 +00002976 netdev_err(bp->dev, "MDC/MDIO access timeout\n");
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002977 *ret_val = 0;
2978 rc = -EFAULT;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002979 } else {
2980 /* data */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002981 val = ((phy->addr << 21) | (devad << 16) |
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002982 EMAC_MDIO_COMM_COMMAND_READ_45 |
2983 EMAC_MDIO_COMM_START_BUSY);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002984 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002985
2986 for (i = 0; i < 50; i++) {
2987 udelay(10);
2988
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002989 val = REG_RD(bp, phy->mdio_ctrl +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002990 EMAC_REG_EMAC_MDIO_COMM);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002991 if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
2992 *ret_val = (u16)(val & EMAC_MDIO_COMM_DATA);
2993 break;
2994 }
2995 }
2996 if (val & EMAC_MDIO_COMM_START_BUSY) {
2997 DP(NETIF_MSG_LINK, "read phy register failed\n");
Yaniv Rosner6d870c32011-01-31 04:22:20 +00002998 netdev_err(bp->dev, "MDC/MDIO access timeout\n");
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002999 *ret_val = 0;
3000 rc = -EFAULT;
3001 }
3002 }
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00003003 /* Work around for E3 A0 */
3004 if (phy->flags & FLAGS_MDC_MDIO_WA) {
3005 phy->flags ^= FLAGS_DUMMY_READ;
3006 if (phy->flags & FLAGS_DUMMY_READ) {
3007 u16 temp_val;
3008 bnx2x_cl45_read(bp, phy, devad, 0xf, &temp_val);
3009 }
3010 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003011
Yaniv Rosner157fa282011-08-02 22:59:32 +00003012 if (phy->flags & FLAGS_MDC_MDIO_WA_B0)
3013 bnx2x_bits_dis(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_STATUS,
3014 EMAC_MDIO_STATUS_10MB);
Yaniv Rosnera198c142011-05-31 21:29:42 +00003015 return rc;
3016}
3017
3018static int bnx2x_cl45_write(struct bnx2x *bp, struct bnx2x_phy *phy,
3019 u8 devad, u16 reg, u16 val)
3020{
3021 u32 tmp;
3022 u8 i;
3023 int rc = 0;
Yaniv Rosner157fa282011-08-02 22:59:32 +00003024 if (phy->flags & FLAGS_MDC_MDIO_WA_B0)
3025 bnx2x_bits_en(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_STATUS,
3026 EMAC_MDIO_STATUS_10MB);
Yaniv Rosnera198c142011-05-31 21:29:42 +00003027
3028 /* address */
3029
3030 tmp = ((phy->addr << 21) | (devad << 16) | reg |
3031 EMAC_MDIO_COMM_COMMAND_ADDRESS |
3032 EMAC_MDIO_COMM_START_BUSY);
3033 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
3034
3035 for (i = 0; i < 50; i++) {
3036 udelay(10);
3037
3038 tmp = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
3039 if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
3040 udelay(5);
3041 break;
3042 }
3043 }
3044 if (tmp & EMAC_MDIO_COMM_START_BUSY) {
3045 DP(NETIF_MSG_LINK, "write phy register failed\n");
3046 netdev_err(bp->dev, "MDC/MDIO access timeout\n");
3047 rc = -EFAULT;
3048
3049 } else {
3050 /* data */
3051 tmp = ((phy->addr << 21) | (devad << 16) | val |
3052 EMAC_MDIO_COMM_COMMAND_WRITE_45 |
3053 EMAC_MDIO_COMM_START_BUSY);
3054 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
3055
3056 for (i = 0; i < 50; i++) {
3057 udelay(10);
3058
3059 tmp = REG_RD(bp, phy->mdio_ctrl +
3060 EMAC_REG_EMAC_MDIO_COMM);
3061 if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
3062 udelay(5);
3063 break;
3064 }
3065 }
3066 if (tmp & EMAC_MDIO_COMM_START_BUSY) {
3067 DP(NETIF_MSG_LINK, "write phy register failed\n");
3068 netdev_err(bp->dev, "MDC/MDIO access timeout\n");
3069 rc = -EFAULT;
3070 }
3071 }
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00003072 /* Work around for E3 A0 */
3073 if (phy->flags & FLAGS_MDC_MDIO_WA) {
3074 phy->flags ^= FLAGS_DUMMY_READ;
3075 if (phy->flags & FLAGS_DUMMY_READ) {
3076 u16 temp_val;
3077 bnx2x_cl45_read(bp, phy, devad, 0xf, &temp_val);
3078 }
3079 }
Yaniv Rosner157fa282011-08-02 22:59:32 +00003080 if (phy->flags & FLAGS_MDC_MDIO_WA_B0)
3081 bnx2x_bits_dis(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_STATUS,
3082 EMAC_MDIO_STATUS_10MB);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003083 return rc;
3084}
3085
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00003086
3087/******************************************************************/
3088/* BSC access functions from E3 */
3089/******************************************************************/
3090static void bnx2x_bsc_module_sel(struct link_params *params)
3091{
3092 int idx;
3093 u32 board_cfg, sfp_ctrl;
3094 u32 i2c_pins[I2C_SWITCH_WIDTH], i2c_val[I2C_SWITCH_WIDTH];
3095 struct bnx2x *bp = params->bp;
3096 u8 port = params->port;
3097 /* Read I2C output PINs */
3098 board_cfg = REG_RD(bp, params->shmem_base +
3099 offsetof(struct shmem_region,
3100 dev_info.shared_hw_config.board));
3101 i2c_pins[I2C_BSC0] = board_cfg & SHARED_HW_CFG_E3_I2C_MUX0_MASK;
3102 i2c_pins[I2C_BSC1] = (board_cfg & SHARED_HW_CFG_E3_I2C_MUX1_MASK) >>
3103 SHARED_HW_CFG_E3_I2C_MUX1_SHIFT;
3104
3105 /* Read I2C output value */
3106 sfp_ctrl = REG_RD(bp, params->shmem_base +
3107 offsetof(struct shmem_region,
3108 dev_info.port_hw_config[port].e3_cmn_pin_cfg));
3109 i2c_val[I2C_BSC0] = (sfp_ctrl & PORT_HW_CFG_E3_I2C_MUX0_MASK) > 0;
3110 i2c_val[I2C_BSC1] = (sfp_ctrl & PORT_HW_CFG_E3_I2C_MUX1_MASK) > 0;
3111 DP(NETIF_MSG_LINK, "Setting BSC switch\n");
3112 for (idx = 0; idx < I2C_SWITCH_WIDTH; idx++)
3113 bnx2x_set_cfg_pin(bp, i2c_pins[idx], i2c_val[idx]);
3114}
3115
3116static int bnx2x_bsc_read(struct link_params *params,
3117 struct bnx2x_phy *phy,
3118 u8 sl_devid,
3119 u16 sl_addr,
3120 u8 lc_addr,
3121 u8 xfer_cnt,
3122 u32 *data_array)
3123{
3124 u32 val, i;
3125 int rc = 0;
3126 struct bnx2x *bp = params->bp;
3127
3128 if ((sl_devid != 0xa0) && (sl_devid != 0xa2)) {
3129 DP(NETIF_MSG_LINK, "invalid sl_devid 0x%x\n", sl_devid);
3130 return -EINVAL;
3131 }
3132
3133 if (xfer_cnt > 16) {
3134 DP(NETIF_MSG_LINK, "invalid xfer_cnt %d. Max is 16 bytes\n",
3135 xfer_cnt);
3136 return -EINVAL;
3137 }
3138 bnx2x_bsc_module_sel(params);
3139
3140 xfer_cnt = 16 - lc_addr;
3141
3142 /* enable the engine */
3143 val = REG_RD(bp, MCP_REG_MCPR_IMC_COMMAND);
3144 val |= MCPR_IMC_COMMAND_ENABLE;
3145 REG_WR(bp, MCP_REG_MCPR_IMC_COMMAND, val);
3146
3147 /* program slave device ID */
3148 val = (sl_devid << 16) | sl_addr;
3149 REG_WR(bp, MCP_REG_MCPR_IMC_SLAVE_CONTROL, val);
3150
3151 /* start xfer with 0 byte to update the address pointer ???*/
3152 val = (MCPR_IMC_COMMAND_ENABLE) |
3153 (MCPR_IMC_COMMAND_WRITE_OP <<
3154 MCPR_IMC_COMMAND_OPERATION_BITSHIFT) |
3155 (lc_addr << MCPR_IMC_COMMAND_TRANSFER_ADDRESS_BITSHIFT) | (0);
3156 REG_WR(bp, MCP_REG_MCPR_IMC_COMMAND, val);
3157
3158 /* poll for completion */
3159 i = 0;
3160 val = REG_RD(bp, MCP_REG_MCPR_IMC_COMMAND);
3161 while (((val >> MCPR_IMC_COMMAND_IMC_STATUS_BITSHIFT) & 0x3) != 1) {
3162 udelay(10);
3163 val = REG_RD(bp, MCP_REG_MCPR_IMC_COMMAND);
3164 if (i++ > 1000) {
3165 DP(NETIF_MSG_LINK, "wr 0 byte timed out after %d try\n",
3166 i);
3167 rc = -EFAULT;
3168 break;
3169 }
3170 }
3171 if (rc == -EFAULT)
3172 return rc;
3173
3174 /* start xfer with read op */
3175 val = (MCPR_IMC_COMMAND_ENABLE) |
3176 (MCPR_IMC_COMMAND_READ_OP <<
3177 MCPR_IMC_COMMAND_OPERATION_BITSHIFT) |
3178 (lc_addr << MCPR_IMC_COMMAND_TRANSFER_ADDRESS_BITSHIFT) |
3179 (xfer_cnt);
3180 REG_WR(bp, MCP_REG_MCPR_IMC_COMMAND, val);
3181
3182 /* poll for completion */
3183 i = 0;
3184 val = REG_RD(bp, MCP_REG_MCPR_IMC_COMMAND);
3185 while (((val >> MCPR_IMC_COMMAND_IMC_STATUS_BITSHIFT) & 0x3) != 1) {
3186 udelay(10);
3187 val = REG_RD(bp, MCP_REG_MCPR_IMC_COMMAND);
3188 if (i++ > 1000) {
3189 DP(NETIF_MSG_LINK, "rd op timed out after %d try\n", i);
3190 rc = -EFAULT;
3191 break;
3192 }
3193 }
3194 if (rc == -EFAULT)
3195 return rc;
3196
3197 for (i = (lc_addr >> 2); i < 4; i++) {
3198 data_array[i] = REG_RD(bp, (MCP_REG_MCPR_IMC_DATAREG0 + i*4));
3199#ifdef __BIG_ENDIAN
3200 data_array[i] = ((data_array[i] & 0x000000ff) << 24) |
3201 ((data_array[i] & 0x0000ff00) << 8) |
3202 ((data_array[i] & 0x00ff0000) >> 8) |
3203 ((data_array[i] & 0xff000000) >> 24);
3204#endif
3205 }
3206 return rc;
3207}
3208
3209static void bnx2x_cl45_read_or_write(struct bnx2x *bp, struct bnx2x_phy *phy,
3210 u8 devad, u16 reg, u16 or_val)
3211{
3212 u16 val;
3213 bnx2x_cl45_read(bp, phy, devad, reg, &val);
3214 bnx2x_cl45_write(bp, phy, devad, reg, val | or_val);
3215}
3216
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00003217int bnx2x_phy_read(struct link_params *params, u8 phy_addr,
3218 u8 devad, u16 reg, u16 *ret_val)
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003219{
3220 u8 phy_index;
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00003221 /*
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003222 * Probe for the phy according to the given phy_addr, and execute
3223 * the read request on it
3224 */
3225 for (phy_index = 0; phy_index < params->num_phys; phy_index++) {
3226 if (params->phy[phy_index].addr == phy_addr) {
3227 return bnx2x_cl45_read(params->bp,
3228 &params->phy[phy_index], devad,
3229 reg, ret_val);
3230 }
3231 }
3232 return -EINVAL;
3233}
3234
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00003235int bnx2x_phy_write(struct link_params *params, u8 phy_addr,
3236 u8 devad, u16 reg, u16 val)
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003237{
3238 u8 phy_index;
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00003239 /*
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003240 * Probe for the phy according to the given phy_addr, and execute
3241 * the write request on it
3242 */
3243 for (phy_index = 0; phy_index < params->num_phys; phy_index++) {
3244 if (params->phy[phy_index].addr == phy_addr) {
3245 return bnx2x_cl45_write(params->bp,
3246 &params->phy[phy_index], devad,
3247 reg, val);
3248 }
3249 }
3250 return -EINVAL;
3251}
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00003252static u8 bnx2x_get_warpcore_lane(struct bnx2x_phy *phy,
3253 struct link_params *params)
3254{
3255 u8 lane = 0;
3256 struct bnx2x *bp = params->bp;
3257 u32 path_swap, path_swap_ovr;
3258 u8 path, port;
3259
3260 path = BP_PATH(bp);
3261 port = params->port;
3262
3263 if (bnx2x_is_4_port_mode(bp)) {
3264 u32 port_swap, port_swap_ovr;
3265
3266 /*figure out path swap value */
3267 path_swap_ovr = REG_RD(bp, MISC_REG_FOUR_PORT_PATH_SWAP_OVWR);
3268 if (path_swap_ovr & 0x1)
3269 path_swap = (path_swap_ovr & 0x2);
3270 else
3271 path_swap = REG_RD(bp, MISC_REG_FOUR_PORT_PATH_SWAP);
3272
3273 if (path_swap)
3274 path = path ^ 1;
3275
3276 /*figure out port swap value */
3277 port_swap_ovr = REG_RD(bp, MISC_REG_FOUR_PORT_PORT_SWAP_OVWR);
3278 if (port_swap_ovr & 0x1)
3279 port_swap = (port_swap_ovr & 0x2);
3280 else
3281 port_swap = REG_RD(bp, MISC_REG_FOUR_PORT_PORT_SWAP);
3282
3283 if (port_swap)
3284 port = port ^ 1;
3285
3286 lane = (port<<1) + path;
3287 } else { /* two port mode - no port swap */
3288
3289 /*figure out path swap value */
3290 path_swap_ovr =
3291 REG_RD(bp, MISC_REG_TWO_PORT_PATH_SWAP_OVWR);
3292 if (path_swap_ovr & 0x1) {
3293 path_swap = (path_swap_ovr & 0x2);
3294 } else {
3295 path_swap =
3296 REG_RD(bp, MISC_REG_TWO_PORT_PATH_SWAP);
3297 }
3298 if (path_swap)
3299 path = path ^ 1;
3300
3301 lane = path << 1 ;
3302 }
3303 return lane;
3304}
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003305
Yaniv Rosnerec146a62011-05-31 21:29:27 +00003306static void bnx2x_set_aer_mmd(struct link_params *params,
3307 struct bnx2x_phy *phy)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003308{
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003309 u32 ser_lane;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003310 u16 offset, aer_val;
3311 struct bnx2x *bp = params->bp;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003312 ser_lane = ((params->lane_config &
3313 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
3314 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
3315
Yaniv Rosnerec146a62011-05-31 21:29:27 +00003316 offset = (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) ?
3317 (phy->addr + ser_lane) : 0;
3318
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00003319 if (USES_WARPCORE(bp)) {
3320 aer_val = bnx2x_get_warpcore_lane(phy, params);
3321 /*
3322 * In Dual-lane mode, two lanes are joined together,
3323 * so in order to configure them, the AER broadcast method is
3324 * used here.
3325 * 0x200 is the broadcast address for lanes 0,1
3326 * 0x201 is the broadcast address for lanes 2,3
3327 */
3328 if (phy->flags & FLAGS_WC_DUAL_MODE)
3329 aer_val = (aer_val >> 1) | 0x200;
3330 } else if (CHIP_IS_E2(bp))
Yaniv Rosner82a0d472011-01-18 04:33:52 +00003331 aer_val = 0x3800 + offset - 1;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003332 else
3333 aer_val = 0x3800 + offset;
Yaniv Rosnerec146a62011-05-31 21:29:27 +00003334 DP(NETIF_MSG_LINK, "Set AER to 0x%x\n", aer_val);
Yaniv Rosnercd2be892011-01-31 04:21:45 +00003335 CL22_WR_OVER_CL45(bp, phy, MDIO_REG_BANK_AER_BLOCK,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003336 MDIO_AER_BLOCK_AER_REG, aer_val);
Yaniv Rosnerec146a62011-05-31 21:29:27 +00003337
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003338}
3339
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003340/******************************************************************/
3341/* Internal phy section */
3342/******************************************************************/
3343
3344static void bnx2x_set_serdes_access(struct bnx2x *bp, u8 port)
3345{
3346 u32 emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
3347
3348 /* Set Clause 22 */
3349 REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_ST + port*0x10, 1);
3350 REG_WR(bp, emac_base + EMAC_REG_EMAC_MDIO_COMM, 0x245f8000);
3351 udelay(500);
3352 REG_WR(bp, emac_base + EMAC_REG_EMAC_MDIO_COMM, 0x245d000f);
3353 udelay(500);
3354 /* Set Clause 45 */
3355 REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_ST + port*0x10, 0);
3356}
3357
3358static void bnx2x_serdes_deassert(struct bnx2x *bp, u8 port)
3359{
3360 u32 val;
3361
3362 DP(NETIF_MSG_LINK, "bnx2x_serdes_deassert\n");
3363
3364 val = SERDES_RESET_BITS << (port*16);
3365
3366 /* reset and unreset the SerDes/XGXS */
3367 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR, val);
3368 udelay(500);
3369 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_SET, val);
3370
3371 bnx2x_set_serdes_access(bp, port);
3372
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003373 REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_DEVAD + port*0x10,
3374 DEFAULT_PHY_DEV_ADDR);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003375}
3376
3377static void bnx2x_xgxs_deassert(struct link_params *params)
3378{
3379 struct bnx2x *bp = params->bp;
3380 u8 port;
3381 u32 val;
3382 DP(NETIF_MSG_LINK, "bnx2x_xgxs_deassert\n");
3383 port = params->port;
3384
3385 val = XGXS_RESET_BITS << (port*16);
3386
3387 /* reset and unreset the SerDes/XGXS */
3388 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR, val);
3389 udelay(500);
3390 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_SET, val);
3391
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003392 REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_ST + port*0x18, 0);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003393 REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003394 params->phy[INT_PHY].def_md_devad);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003395}
3396
Yaniv Rosner9045f6b42011-05-31 21:28:27 +00003397static void bnx2x_calc_ieee_aneg_adv(struct bnx2x_phy *phy,
3398 struct link_params *params, u16 *ieee_fc)
3399{
3400 struct bnx2x *bp = params->bp;
3401 *ieee_fc = MDIO_COMBO_IEEE0_AUTO_NEG_ADV_FULL_DUPLEX;
3402 /**
3403 * resolve pause mode and advertisement Please refer to Table
3404 * 28B-3 of the 802.3ab-1999 spec
3405 */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003406
Yaniv Rosner9045f6b42011-05-31 21:28:27 +00003407 switch (phy->req_flow_ctrl) {
3408 case BNX2X_FLOW_CTRL_AUTO:
3409 if (params->req_fc_auto_adv == BNX2X_FLOW_CTRL_BOTH)
3410 *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
3411 else
3412 *ieee_fc |=
3413 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
3414 break;
3415
3416 case BNX2X_FLOW_CTRL_TX:
3417 *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
3418 break;
3419
3420 case BNX2X_FLOW_CTRL_RX:
3421 case BNX2X_FLOW_CTRL_BOTH:
3422 *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
3423 break;
3424
3425 case BNX2X_FLOW_CTRL_NONE:
3426 default:
3427 *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE;
3428 break;
3429 }
3430 DP(NETIF_MSG_LINK, "ieee_fc = 0x%x\n", *ieee_fc);
3431}
3432
3433static void set_phy_vars(struct link_params *params,
3434 struct link_vars *vars)
3435{
3436 struct bnx2x *bp = params->bp;
3437 u8 actual_phy_idx, phy_index, link_cfg_idx;
3438 u8 phy_config_swapped = params->multi_phy_config &
3439 PORT_HW_CFG_PHY_SWAPPED_ENABLED;
3440 for (phy_index = INT_PHY; phy_index < params->num_phys;
3441 phy_index++) {
3442 link_cfg_idx = LINK_CONFIG_IDX(phy_index);
3443 actual_phy_idx = phy_index;
3444 if (phy_config_swapped) {
3445 if (phy_index == EXT_PHY1)
3446 actual_phy_idx = EXT_PHY2;
3447 else if (phy_index == EXT_PHY2)
3448 actual_phy_idx = EXT_PHY1;
3449 }
3450 params->phy[actual_phy_idx].req_flow_ctrl =
3451 params->req_flow_ctrl[link_cfg_idx];
3452
3453 params->phy[actual_phy_idx].req_line_speed =
3454 params->req_line_speed[link_cfg_idx];
3455
3456 params->phy[actual_phy_idx].speed_cap_mask =
3457 params->speed_cap_mask[link_cfg_idx];
3458
3459 params->phy[actual_phy_idx].req_duplex =
3460 params->req_duplex[link_cfg_idx];
3461
3462 if (params->req_line_speed[link_cfg_idx] ==
3463 SPEED_AUTO_NEG)
3464 vars->link_status |= LINK_STATUS_AUTO_NEGOTIATE_ENABLED;
3465
3466 DP(NETIF_MSG_LINK, "req_flow_ctrl %x, req_line_speed %x,"
3467 " speed_cap_mask %x\n",
3468 params->phy[actual_phy_idx].req_flow_ctrl,
3469 params->phy[actual_phy_idx].req_line_speed,
3470 params->phy[actual_phy_idx].speed_cap_mask);
3471 }
3472}
3473
3474static void bnx2x_ext_phy_set_pause(struct link_params *params,
3475 struct bnx2x_phy *phy,
3476 struct link_vars *vars)
3477{
3478 u16 val;
3479 struct bnx2x *bp = params->bp;
3480 /* read modify write pause advertizing */
3481 bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV_PAUSE, &val);
3482
3483 val &= ~MDIO_AN_REG_ADV_PAUSE_BOTH;
3484
3485 /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
3486 bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
3487 if ((vars->ieee_fc &
3488 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
3489 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) {
3490 val |= MDIO_AN_REG_ADV_PAUSE_ASYMMETRIC;
3491 }
3492 if ((vars->ieee_fc &
3493 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
3494 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) {
3495 val |= MDIO_AN_REG_ADV_PAUSE_PAUSE;
3496 }
3497 DP(NETIF_MSG_LINK, "Ext phy AN advertize 0x%x\n", val);
3498 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV_PAUSE, val);
3499}
3500
3501static void bnx2x_pause_resolve(struct link_vars *vars, u32 pause_result)
3502{ /* LD LP */
3503 switch (pause_result) { /* ASYM P ASYM P */
3504 case 0xb: /* 1 0 1 1 */
3505 vars->flow_ctrl = BNX2X_FLOW_CTRL_TX;
3506 break;
3507
3508 case 0xe: /* 1 1 1 0 */
3509 vars->flow_ctrl = BNX2X_FLOW_CTRL_RX;
3510 break;
3511
3512 case 0x5: /* 0 1 0 1 */
3513 case 0x7: /* 0 1 1 1 */
3514 case 0xd: /* 1 1 0 1 */
3515 case 0xf: /* 1 1 1 1 */
3516 vars->flow_ctrl = BNX2X_FLOW_CTRL_BOTH;
3517 break;
3518
3519 default:
3520 break;
3521 }
3522 if (pause_result & (1<<0))
3523 vars->link_status |= LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE;
3524 if (pause_result & (1<<1))
3525 vars->link_status |= LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE;
3526}
3527
3528static u8 bnx2x_ext_phy_resolve_fc(struct bnx2x_phy *phy,
3529 struct link_params *params,
3530 struct link_vars *vars)
3531{
3532 struct bnx2x *bp = params->bp;
3533 u16 ld_pause; /* local */
3534 u16 lp_pause; /* link partner */
3535 u16 pause_result;
3536 u8 ret = 0;
3537 /* read twice */
3538
3539 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
3540
3541 if (phy->req_flow_ctrl != BNX2X_FLOW_CTRL_AUTO)
3542 vars->flow_ctrl = phy->req_flow_ctrl;
3543 else if (phy->req_line_speed != SPEED_AUTO_NEG)
3544 vars->flow_ctrl = params->req_fc_auto_adv;
3545 else if (vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
3546 ret = 1;
Yaniv Rosner52c4d6c2011-07-05 01:06:34 +00003547 if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE) {
Yaniv Rosner6583e332011-06-14 01:34:17 +00003548 bnx2x_cl22_read(bp, phy,
3549 0x4, &ld_pause);
3550 bnx2x_cl22_read(bp, phy,
3551 0x5, &lp_pause);
3552 } else {
3553 bnx2x_cl45_read(bp, phy,
3554 MDIO_AN_DEVAD,
3555 MDIO_AN_REG_ADV_PAUSE, &ld_pause);
3556 bnx2x_cl45_read(bp, phy,
3557 MDIO_AN_DEVAD,
3558 MDIO_AN_REG_LP_AUTO_NEG, &lp_pause);
3559 }
Yaniv Rosner9045f6b42011-05-31 21:28:27 +00003560 pause_result = (ld_pause &
3561 MDIO_AN_REG_ADV_PAUSE_MASK) >> 8;
3562 pause_result |= (lp_pause &
3563 MDIO_AN_REG_ADV_PAUSE_MASK) >> 10;
3564 DP(NETIF_MSG_LINK, "Ext PHY pause result 0x%x\n",
3565 pause_result);
3566 bnx2x_pause_resolve(vars, pause_result);
3567 }
3568 return ret;
3569}
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00003570/******************************************************************/
3571/* Warpcore section */
3572/******************************************************************/
3573/* The init_internal_warpcore should mirror the xgxs,
3574 * i.e. reset the lane (if needed), set aer for the
3575 * init configuration, and set/clear SGMII flag. Internal
3576 * phy init is done purely in phy_init stage.
3577 */
3578static void bnx2x_warpcore_enable_AN_KR(struct bnx2x_phy *phy,
3579 struct link_params *params,
3580 struct link_vars *vars) {
Yaniv Rosnera34bc962011-07-05 01:06:41 +00003581 u16 val16 = 0, lane, bam37 = 0;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00003582 struct bnx2x *bp = params->bp;
3583 DP(NETIF_MSG_LINK, "Enable Auto Negotiation for KR\n");
3584 /* Check adding advertisement for 1G KX */
3585 if (((vars->line_speed == SPEED_AUTO_NEG) &&
3586 (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
3587 (vars->line_speed == SPEED_1000)) {
3588 u16 sd_digital;
3589 val16 |= (1<<5);
3590
3591 /* Enable CL37 1G Parallel Detect */
3592 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
3593 MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, &sd_digital);
3594 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3595 MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2,
3596 (sd_digital | 0x1));
3597
3598 DP(NETIF_MSG_LINK, "Advertize 1G\n");
3599 }
3600 if (((vars->line_speed == SPEED_AUTO_NEG) &&
3601 (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) ||
3602 (vars->line_speed == SPEED_10000)) {
3603 /* Check adding advertisement for 10G KR */
3604 val16 |= (1<<7);
3605 /* Enable 10G Parallel Detect */
3606 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
3607 MDIO_WC_REG_PAR_DET_10G_CTRL, 1);
3608
3609 DP(NETIF_MSG_LINK, "Advertize 10G\n");
3610 }
3611
3612 /* Set Transmit PMD settings */
3613 lane = bnx2x_get_warpcore_lane(phy, params);
3614 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3615 MDIO_WC_REG_TX0_TX_DRIVER + 0x10*lane,
3616 ((0x02 << MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_OFFSET) |
3617 (0x06 << MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_OFFSET) |
3618 (0x09 << MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_OFFSET)));
3619 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3620 MDIO_WC_REG_CL72_USERB0_CL72_OS_DEF_CTRL,
3621 0x03f0);
3622 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3623 MDIO_WC_REG_CL72_USERB0_CL72_2P5_DEF_CTRL,
3624 0x03f0);
3625 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3626 MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL,
3627 0x383f);
3628
3629 /* Advertised speeds */
3630 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
3631 MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT1, val16);
3632
Yaniv Rosnera34bc962011-07-05 01:06:41 +00003633 /* Enable CL37 BAM */
3634 if (REG_RD(bp, params->shmem_base +
3635 offsetof(struct shmem_region, dev_info.
3636 port_hw_config[params->port].default_cfg)) &
3637 PORT_HW_CFG_ENABLE_BAM_ON_KR_ENABLED) {
3638 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
3639 MDIO_WC_REG_DIGITAL6_MP5_NEXTPAGECTRL, &bam37);
3640 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3641 MDIO_WC_REG_DIGITAL6_MP5_NEXTPAGECTRL, bam37 | 1);
3642 DP(NETIF_MSG_LINK, "Enable CL37 BAM on KR\n");
3643 }
3644
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00003645 /* Advertise pause */
3646 bnx2x_ext_phy_set_pause(params, phy, vars);
3647
3648 /* Enable Autoneg */
3649 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
3650 MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x1000);
3651
3652 /* Over 1G - AN local device user page 1 */
3653 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3654 MDIO_WC_REG_DIGITAL3_UP1, 0x1f);
3655
3656 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
3657 MDIO_WC_REG_DIGITAL5_MISC7, &val16);
3658
3659 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3660 MDIO_WC_REG_DIGITAL5_MISC7, val16 | 0x100);
3661}
3662
3663static void bnx2x_warpcore_set_10G_KR(struct bnx2x_phy *phy,
3664 struct link_params *params,
3665 struct link_vars *vars)
3666{
3667 struct bnx2x *bp = params->bp;
3668 u16 val;
3669
3670 /* Disable Autoneg */
3671 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3672 MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, 0x7);
3673
3674 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
3675 MDIO_WC_REG_PAR_DET_10G_CTRL, 0);
3676
3677 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3678 MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL, 0x3f00);
3679
3680 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
3681 MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT1, 0);
3682
3683 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
3684 MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x0);
3685
3686 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3687 MDIO_WC_REG_DIGITAL3_UP1, 0x1);
3688
3689 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3690 MDIO_WC_REG_DIGITAL5_MISC7, 0xa);
3691
3692 /* Disable CL36 PCS Tx */
3693 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3694 MDIO_WC_REG_XGXSBLK1_LANECTRL0, 0x0);
3695
3696 /* Double Wide Single Data Rate @ pll rate */
3697 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3698 MDIO_WC_REG_XGXSBLK1_LANECTRL1, 0xFFFF);
3699
3700 /* Leave cl72 training enable, needed for KR */
3701 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
3702 MDIO_WC_REG_PMD_IEEE9BLK_TENGBASE_KR_PMD_CONTROL_REGISTER_150,
3703 0x2);
3704
3705 /* Leave CL72 enabled */
3706 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
3707 MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL,
3708 &val);
3709 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3710 MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL,
3711 val | 0x3800);
3712
3713 /* Set speed via PMA/PMD register */
3714 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
3715 MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x2040);
3716
3717 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
3718 MDIO_WC_REG_IEEE0BLK_AUTONEGNP, 0xB);
3719
3720 /*Enable encoded forced speed */
3721 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3722 MDIO_WC_REG_SERDESDIGITAL_MISC2, 0x30);
3723
3724 /* Turn TX scramble payload only the 64/66 scrambler */
3725 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3726 MDIO_WC_REG_TX66_CONTROL, 0x9);
3727
3728 /* Turn RX scramble payload only the 64/66 scrambler */
3729 bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
3730 MDIO_WC_REG_RX66_CONTROL, 0xF9);
3731
3732 /* set and clear loopback to cause a reset to 64/66 decoder */
3733 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3734 MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x4000);
3735 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3736 MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x0);
3737
3738}
3739
3740static void bnx2x_warpcore_set_10G_XFI(struct bnx2x_phy *phy,
3741 struct link_params *params,
3742 u8 is_xfi)
3743{
3744 struct bnx2x *bp = params->bp;
3745 u16 misc1_val, tap_val, tx_driver_val, lane, val;
3746 /* Hold rxSeqStart */
3747 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
3748 MDIO_WC_REG_DSC2B0_DSC_MISC_CTRL0, &val);
3749 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3750 MDIO_WC_REG_DSC2B0_DSC_MISC_CTRL0, (val | 0x8000));
3751
3752 /* Hold tx_fifo_reset */
3753 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
3754 MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3, &val);
3755 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3756 MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3, (val | 0x1));
3757
3758 /* Disable CL73 AN */
3759 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0);
3760
3761 /* Disable 100FX Enable and Auto-Detect */
3762 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
3763 MDIO_WC_REG_FX100_CTRL1, &val);
3764 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3765 MDIO_WC_REG_FX100_CTRL1, (val & 0xFFFA));
3766
3767 /* Disable 100FX Idle detect */
3768 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
3769 MDIO_WC_REG_FX100_CTRL3, &val);
3770 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3771 MDIO_WC_REG_FX100_CTRL3, (val | 0x0080));
3772
3773 /* Set Block address to Remote PHY & Clear forced_speed[5] */
3774 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
3775 MDIO_WC_REG_DIGITAL4_MISC3, &val);
3776 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3777 MDIO_WC_REG_DIGITAL4_MISC3, (val & 0xFF7F));
3778
3779 /* Turn off auto-detect & fiber mode */
3780 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
3781 MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1, &val);
3782 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3783 MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1,
3784 (val & 0xFFEE));
3785
3786 /* Set filter_force_link, disable_false_link and parallel_detect */
3787 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
3788 MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, &val);
3789 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3790 MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2,
3791 ((val | 0x0006) & 0xFFFE));
3792
3793 /* Set XFI / SFI */
3794 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
3795 MDIO_WC_REG_SERDESDIGITAL_MISC1, &misc1_val);
3796
3797 misc1_val &= ~(0x1f);
3798
3799 if (is_xfi) {
3800 misc1_val |= 0x5;
3801 tap_val = ((0x08 << MDIO_WC_REG_TX_FIR_TAP_POST_TAP_OFFSET) |
3802 (0x37 << MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_OFFSET) |
3803 (0x00 << MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_OFFSET));
3804 tx_driver_val =
3805 ((0x00 << MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_OFFSET) |
3806 (0x02 << MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_OFFSET) |
3807 (0x03 << MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_OFFSET));
3808
3809 } else {
3810 misc1_val |= 0x9;
3811 tap_val = ((0x12 << MDIO_WC_REG_TX_FIR_TAP_POST_TAP_OFFSET) |
3812 (0x2d << MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_OFFSET) |
3813 (0x00 << MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_OFFSET));
3814 tx_driver_val =
3815 ((0x02 << MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_OFFSET) |
3816 (0x02 << MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_OFFSET) |
3817 (0x02 << MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_OFFSET));
3818 }
3819 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3820 MDIO_WC_REG_SERDESDIGITAL_MISC1, misc1_val);
3821
3822 /* Set Transmit PMD settings */
3823 lane = bnx2x_get_warpcore_lane(phy, params);
3824 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3825 MDIO_WC_REG_TX_FIR_TAP,
3826 tap_val | MDIO_WC_REG_TX_FIR_TAP_ENABLE);
3827 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3828 MDIO_WC_REG_TX0_TX_DRIVER + 0x10*lane,
3829 tx_driver_val);
3830
3831 /* Enable fiber mode, enable and invert sig_det */
3832 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
3833 MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1, &val);
3834 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3835 MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1, val | 0xd);
3836
3837 /* Set Block address to Remote PHY & Set forced_speed[5], 40bit mode */
3838 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
3839 MDIO_WC_REG_DIGITAL4_MISC3, &val);
3840 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3841 MDIO_WC_REG_DIGITAL4_MISC3, val | 0x8080);
3842
3843 /* 10G XFI Full Duplex */
3844 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3845 MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x100);
3846
3847 /* Release tx_fifo_reset */
3848 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
3849 MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3, &val);
3850 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3851 MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3, val & 0xFFFE);
3852
3853 /* Release rxSeqStart */
3854 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
3855 MDIO_WC_REG_DSC2B0_DSC_MISC_CTRL0, &val);
3856 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3857 MDIO_WC_REG_DSC2B0_DSC_MISC_CTRL0, (val & 0x7FFF));
3858}
3859
3860static void bnx2x_warpcore_set_20G_KR2(struct bnx2x *bp,
3861 struct bnx2x_phy *phy)
3862{
3863 DP(NETIF_MSG_LINK, "KR2 still not supported !!!\n");
3864}
3865
3866static void bnx2x_warpcore_set_20G_DXGXS(struct bnx2x *bp,
3867 struct bnx2x_phy *phy,
3868 u16 lane)
3869{
3870 /* Rx0 anaRxControl1G */
3871 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3872 MDIO_WC_REG_RX0_ANARXCONTROL1G, 0x90);
3873
3874 /* Rx2 anaRxControl1G */
3875 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3876 MDIO_WC_REG_RX2_ANARXCONTROL1G, 0x90);
3877
3878 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3879 MDIO_WC_REG_RX66_SCW0, 0xE070);
3880
3881 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3882 MDIO_WC_REG_RX66_SCW1, 0xC0D0);
3883
3884 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3885 MDIO_WC_REG_RX66_SCW2, 0xA0B0);
3886
3887 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3888 MDIO_WC_REG_RX66_SCW3, 0x8090);
3889
3890 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3891 MDIO_WC_REG_RX66_SCW0_MASK, 0xF0F0);
3892
3893 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3894 MDIO_WC_REG_RX66_SCW1_MASK, 0xF0F0);
3895
3896 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3897 MDIO_WC_REG_RX66_SCW2_MASK, 0xF0F0);
3898
3899 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3900 MDIO_WC_REG_RX66_SCW3_MASK, 0xF0F0);
3901
3902 /* Serdes Digital Misc1 */
3903 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3904 MDIO_WC_REG_SERDESDIGITAL_MISC1, 0x6008);
3905
3906 /* Serdes Digital4 Misc3 */
3907 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3908 MDIO_WC_REG_DIGITAL4_MISC3, 0x8088);
3909
3910 /* Set Transmit PMD settings */
3911 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3912 MDIO_WC_REG_TX_FIR_TAP,
3913 ((0x12 << MDIO_WC_REG_TX_FIR_TAP_POST_TAP_OFFSET) |
3914 (0x2d << MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_OFFSET) |
3915 (0x00 << MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_OFFSET) |
3916 MDIO_WC_REG_TX_FIR_TAP_ENABLE));
3917 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3918 MDIO_WC_REG_TX0_TX_DRIVER + 0x10*lane,
3919 ((0x02 << MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_OFFSET) |
3920 (0x02 << MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_OFFSET) |
3921 (0x02 << MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_OFFSET)));
3922}
3923
3924static void bnx2x_warpcore_set_sgmii_speed(struct bnx2x_phy *phy,
3925 struct link_params *params,
3926 u8 fiber_mode)
3927{
3928 struct bnx2x *bp = params->bp;
3929 u16 val16, digctrl_kx1, digctrl_kx2;
3930 u8 lane;
3931
3932 lane = bnx2x_get_warpcore_lane(phy, params);
3933
3934 /* Clear XFI clock comp in non-10G single lane mode. */
3935 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
3936 MDIO_WC_REG_RX66_CONTROL, &val16);
3937 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3938 MDIO_WC_REG_RX66_CONTROL, val16 & ~(3<<13));
3939
3940 if (phy->req_line_speed == SPEED_AUTO_NEG) {
3941 /* SGMII Autoneg */
3942 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
3943 MDIO_WC_REG_COMBO_IEEE0_MIICTRL, &val16);
3944 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3945 MDIO_WC_REG_COMBO_IEEE0_MIICTRL,
3946 val16 | 0x1000);
3947 DP(NETIF_MSG_LINK, "set SGMII AUTONEG\n");
3948 } else {
3949 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
3950 MDIO_WC_REG_COMBO_IEEE0_MIICTRL, &val16);
3951 val16 &= 0xcfbf;
3952 switch (phy->req_line_speed) {
3953 case SPEED_10:
3954 break;
3955 case SPEED_100:
3956 val16 |= 0x2000;
3957 break;
3958 case SPEED_1000:
3959 val16 |= 0x0040;
3960 break;
3961 default:
3962 DP(NETIF_MSG_LINK, "Speed not supported: 0x%x"
3963 "\n", phy->req_line_speed);
3964 return;
3965 }
3966
3967 if (phy->req_duplex == DUPLEX_FULL)
3968 val16 |= 0x0100;
3969
3970 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3971 MDIO_WC_REG_COMBO_IEEE0_MIICTRL, val16);
3972
3973 DP(NETIF_MSG_LINK, "set SGMII force speed %d\n",
3974 phy->req_line_speed);
3975 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
3976 MDIO_WC_REG_COMBO_IEEE0_MIICTRL, &val16);
3977 DP(NETIF_MSG_LINK, " (readback) %x\n", val16);
3978 }
3979
3980 /* SGMII Slave mode and disable signal detect */
3981 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
3982 MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1, &digctrl_kx1);
3983 if (fiber_mode)
3984 digctrl_kx1 = 1;
3985 else
3986 digctrl_kx1 &= 0xff4a;
3987
3988 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3989 MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1,
3990 digctrl_kx1);
3991
3992 /* Turn off parallel detect */
3993 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
3994 MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, &digctrl_kx2);
3995 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3996 MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2,
3997 (digctrl_kx2 & ~(1<<2)));
3998
3999 /* Re-enable parallel detect */
4000 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4001 MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2,
4002 (digctrl_kx2 | (1<<2)));
4003
4004 /* Enable autodet */
4005 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4006 MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1,
4007 (digctrl_kx1 | 0x10));
4008}
4009
4010static void bnx2x_warpcore_reset_lane(struct bnx2x *bp,
4011 struct bnx2x_phy *phy,
4012 u8 reset)
4013{
4014 u16 val;
4015 /* Take lane out of reset after configuration is finished */
4016 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
4017 MDIO_WC_REG_DIGITAL5_MISC6, &val);
4018 if (reset)
4019 val |= 0xC000;
4020 else
4021 val &= 0x3FFF;
4022 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4023 MDIO_WC_REG_DIGITAL5_MISC6, val);
4024 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
4025 MDIO_WC_REG_DIGITAL5_MISC6, &val);
4026}
4027
4028
4029 /* Clear SFI/XFI link settings registers */
4030static void bnx2x_warpcore_clear_regs(struct bnx2x_phy *phy,
4031 struct link_params *params,
4032 u16 lane)
4033{
4034 struct bnx2x *bp = params->bp;
4035 u16 val16;
4036
4037 /* Set XFI clock comp as default. */
4038 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
4039 MDIO_WC_REG_RX66_CONTROL, &val16);
4040 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4041 MDIO_WC_REG_RX66_CONTROL, val16 | (3<<13));
4042
4043 bnx2x_warpcore_reset_lane(bp, phy, 1);
4044 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0);
4045 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4046 MDIO_WC_REG_FX100_CTRL1, 0x014a);
4047 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4048 MDIO_WC_REG_FX100_CTRL3, 0x0800);
4049 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4050 MDIO_WC_REG_DIGITAL4_MISC3, 0x8008);
4051 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4052 MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1, 0x0195);
4053 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4054 MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, 0x0007);
4055 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4056 MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3, 0x0002);
4057 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4058 MDIO_WC_REG_SERDESDIGITAL_MISC1, 0x6000);
4059 lane = bnx2x_get_warpcore_lane(phy, params);
4060 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4061 MDIO_WC_REG_TX_FIR_TAP, 0x0000);
4062 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4063 MDIO_WC_REG_TX0_TX_DRIVER + 0x10*lane, 0x0990);
4064 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4065 MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x2040);
4066 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4067 MDIO_WC_REG_COMBO_IEEE0_MIICTRL, 0x0140);
4068 bnx2x_warpcore_reset_lane(bp, phy, 0);
4069}
4070
4071static int bnx2x_get_mod_abs_int_cfg(struct bnx2x *bp,
4072 u32 chip_id,
4073 u32 shmem_base, u8 port,
4074 u8 *gpio_num, u8 *gpio_port)
4075{
4076 u32 cfg_pin;
4077 *gpio_num = 0;
4078 *gpio_port = 0;
4079 if (CHIP_IS_E3(bp)) {
4080 cfg_pin = (REG_RD(bp, shmem_base +
4081 offsetof(struct shmem_region,
4082 dev_info.port_hw_config[port].e3_sfp_ctrl)) &
4083 PORT_HW_CFG_E3_MOD_ABS_MASK) >>
4084 PORT_HW_CFG_E3_MOD_ABS_SHIFT;
4085
4086 /*
4087 * Should not happen. This function called upon interrupt
4088 * triggered by GPIO ( since EPIO can only generate interrupts
4089 * to MCP).
4090 * So if this function was called and none of the GPIOs was set,
4091 * it means the shit hit the fan.
4092 */
4093 if ((cfg_pin < PIN_CFG_GPIO0_P0) ||
4094 (cfg_pin > PIN_CFG_GPIO3_P1)) {
4095 DP(NETIF_MSG_LINK, "ERROR: Invalid cfg pin %x for "
4096 "module detect indication\n",
4097 cfg_pin);
4098 return -EINVAL;
4099 }
4100
4101 *gpio_num = (cfg_pin - PIN_CFG_GPIO0_P0) & 0x3;
4102 *gpio_port = (cfg_pin - PIN_CFG_GPIO0_P0) >> 2;
4103 } else {
4104 *gpio_num = MISC_REGISTERS_GPIO_3;
4105 *gpio_port = port;
4106 }
4107 DP(NETIF_MSG_LINK, "MOD_ABS int GPIO%d_P%d\n", *gpio_num, *gpio_port);
4108 return 0;
4109}
4110
4111static int bnx2x_is_sfp_module_plugged(struct bnx2x_phy *phy,
4112 struct link_params *params)
4113{
4114 struct bnx2x *bp = params->bp;
4115 u8 gpio_num, gpio_port;
4116 u32 gpio_val;
4117 if (bnx2x_get_mod_abs_int_cfg(bp, params->chip_id,
4118 params->shmem_base, params->port,
4119 &gpio_num, &gpio_port) != 0)
4120 return 0;
4121 gpio_val = bnx2x_get_gpio(bp, gpio_num, gpio_port);
4122
4123 /* Call the handling function in case module is detected */
4124 if (gpio_val == 0)
4125 return 1;
4126 else
4127 return 0;
4128}
4129
4130static void bnx2x_warpcore_config_init(struct bnx2x_phy *phy,
4131 struct link_params *params,
4132 struct link_vars *vars)
4133{
4134 struct bnx2x *bp = params->bp;
4135 u32 serdes_net_if;
4136 u8 fiber_mode;
4137 u16 lane = bnx2x_get_warpcore_lane(phy, params);
4138 serdes_net_if = (REG_RD(bp, params->shmem_base +
4139 offsetof(struct shmem_region, dev_info.
4140 port_hw_config[params->port].default_cfg)) &
4141 PORT_HW_CFG_NET_SERDES_IF_MASK);
4142 DP(NETIF_MSG_LINK, "Begin Warpcore init, link_speed %d, "
4143 "serdes_net_if = 0x%x\n",
4144 vars->line_speed, serdes_net_if);
4145 bnx2x_set_aer_mmd(params, phy);
4146
4147 vars->phy_flags |= PHY_XGXS_FLAG;
4148 if ((serdes_net_if == PORT_HW_CFG_NET_SERDES_IF_SGMII) ||
4149 (phy->req_line_speed &&
4150 ((phy->req_line_speed == SPEED_100) ||
4151 (phy->req_line_speed == SPEED_10)))) {
4152 vars->phy_flags |= PHY_SGMII_FLAG;
4153 DP(NETIF_MSG_LINK, "Setting SGMII mode\n");
4154 bnx2x_warpcore_clear_regs(phy, params, lane);
4155 bnx2x_warpcore_set_sgmii_speed(phy, params, 0);
4156 } else {
4157 switch (serdes_net_if) {
4158 case PORT_HW_CFG_NET_SERDES_IF_KR:
4159 /* Enable KR Auto Neg */
4160 if (params->loopback_mode == LOOPBACK_NONE)
4161 bnx2x_warpcore_enable_AN_KR(phy, params, vars);
4162 else {
4163 DP(NETIF_MSG_LINK, "Setting KR 10G-Force\n");
4164 bnx2x_warpcore_set_10G_KR(phy, params, vars);
4165 }
4166 break;
4167
4168 case PORT_HW_CFG_NET_SERDES_IF_XFI:
4169 bnx2x_warpcore_clear_regs(phy, params, lane);
4170 if (vars->line_speed == SPEED_10000) {
4171 DP(NETIF_MSG_LINK, "Setting 10G XFI\n");
4172 bnx2x_warpcore_set_10G_XFI(phy, params, 1);
4173 } else {
4174 if (SINGLE_MEDIA_DIRECT(params)) {
4175 DP(NETIF_MSG_LINK, "1G Fiber\n");
4176 fiber_mode = 1;
4177 } else {
4178 DP(NETIF_MSG_LINK, "10/100/1G SGMII\n");
4179 fiber_mode = 0;
4180 }
4181 bnx2x_warpcore_set_sgmii_speed(phy,
4182 params,
4183 fiber_mode);
4184 }
4185
4186 break;
4187
4188 case PORT_HW_CFG_NET_SERDES_IF_SFI:
4189
4190 bnx2x_warpcore_clear_regs(phy, params, lane);
4191 if (vars->line_speed == SPEED_10000) {
4192 DP(NETIF_MSG_LINK, "Setting 10G SFI\n");
4193 bnx2x_warpcore_set_10G_XFI(phy, params, 0);
4194 } else if (vars->line_speed == SPEED_1000) {
4195 DP(NETIF_MSG_LINK, "Setting 1G Fiber\n");
4196 bnx2x_warpcore_set_sgmii_speed(phy, params, 1);
4197 }
4198 /* Issue Module detection */
4199 if (bnx2x_is_sfp_module_plugged(phy, params))
4200 bnx2x_sfp_module_detection(phy, params);
4201 break;
4202
4203 case PORT_HW_CFG_NET_SERDES_IF_DXGXS:
4204 if (vars->line_speed != SPEED_20000) {
4205 DP(NETIF_MSG_LINK, "Speed not supported yet\n");
4206 return;
4207 }
4208 DP(NETIF_MSG_LINK, "Setting 20G DXGXS\n");
4209 bnx2x_warpcore_set_20G_DXGXS(bp, phy, lane);
4210 /* Issue Module detection */
4211
4212 bnx2x_sfp_module_detection(phy, params);
4213 break;
4214
4215 case PORT_HW_CFG_NET_SERDES_IF_KR2:
4216 if (vars->line_speed != SPEED_20000) {
4217 DP(NETIF_MSG_LINK, "Speed not supported yet\n");
4218 return;
4219 }
4220 DP(NETIF_MSG_LINK, "Setting 20G KR2\n");
4221 bnx2x_warpcore_set_20G_KR2(bp, phy);
4222 break;
4223
4224 default:
4225 DP(NETIF_MSG_LINK, "Unsupported Serdes Net Interface "
4226 "0x%x\n", serdes_net_if);
4227 return;
4228 }
4229 }
4230
4231 /* Take lane out of reset after configuration is finished */
4232 bnx2x_warpcore_reset_lane(bp, phy, 0);
4233 DP(NETIF_MSG_LINK, "Exit config init\n");
4234}
4235
4236static void bnx2x_sfp_e3_set_transmitter(struct link_params *params,
4237 struct bnx2x_phy *phy,
4238 u8 tx_en)
4239{
4240 struct bnx2x *bp = params->bp;
4241 u32 cfg_pin;
4242 u8 port = params->port;
4243
4244 cfg_pin = REG_RD(bp, params->shmem_base +
4245 offsetof(struct shmem_region,
4246 dev_info.port_hw_config[port].e3_sfp_ctrl)) &
4247 PORT_HW_CFG_TX_LASER_MASK;
4248 /* Set the !tx_en since this pin is DISABLE_TX_LASER */
4249 DP(NETIF_MSG_LINK, "Setting WC TX to %d\n", tx_en);
4250 /* For 20G, the expected pin to be used is 3 pins after the current */
4251
4252 bnx2x_set_cfg_pin(bp, cfg_pin, tx_en ^ 1);
4253 if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_20G)
4254 bnx2x_set_cfg_pin(bp, cfg_pin + 3, tx_en ^ 1);
4255}
4256
4257static void bnx2x_warpcore_link_reset(struct bnx2x_phy *phy,
4258 struct link_params *params)
4259{
4260 struct bnx2x *bp = params->bp;
4261 u16 val16;
4262 bnx2x_sfp_e3_set_transmitter(params, phy, 0);
4263 bnx2x_set_mdio_clk(bp, params->chip_id, params->port);
4264 bnx2x_set_aer_mmd(params, phy);
4265 /* Global register */
4266 bnx2x_warpcore_reset_lane(bp, phy, 1);
4267
4268 /* Clear loopback settings (if any) */
4269 /* 10G & 20G */
4270 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
4271 MDIO_WC_REG_COMBO_IEEE0_MIICTRL, &val16);
4272 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4273 MDIO_WC_REG_COMBO_IEEE0_MIICTRL, val16 &
4274 0xBFFF);
4275
4276 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
4277 MDIO_WC_REG_IEEE0BLK_MIICNTL, &val16);
4278 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4279 MDIO_WC_REG_IEEE0BLK_MIICNTL, val16 & 0xfffe);
4280
4281 /* Update those 1-copy registers */
4282 CL22_WR_OVER_CL45(bp, phy, MDIO_REG_BANK_AER_BLOCK,
4283 MDIO_AER_BLOCK_AER_REG, 0);
4284 /* Enable 1G MDIO (1-copy) */
4285 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
4286 MDIO_WC_REG_XGXSBLK0_XGXSCONTROL,
4287 &val16);
4288 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4289 MDIO_WC_REG_XGXSBLK0_XGXSCONTROL,
4290 val16 & ~0x10);
4291
4292 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
4293 MDIO_WC_REG_XGXSBLK1_LANECTRL2, &val16);
4294 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4295 MDIO_WC_REG_XGXSBLK1_LANECTRL2,
4296 val16 & 0xff00);
4297
4298}
4299
4300static void bnx2x_set_warpcore_loopback(struct bnx2x_phy *phy,
4301 struct link_params *params)
4302{
4303 struct bnx2x *bp = params->bp;
4304 u16 val16;
4305 u32 lane;
4306 DP(NETIF_MSG_LINK, "Setting Warpcore loopback type %x, speed %d\n",
4307 params->loopback_mode, phy->req_line_speed);
4308
4309 if (phy->req_line_speed < SPEED_10000) {
4310 /* 10/100/1000 */
4311
4312 /* Update those 1-copy registers */
4313 CL22_WR_OVER_CL45(bp, phy, MDIO_REG_BANK_AER_BLOCK,
4314 MDIO_AER_BLOCK_AER_REG, 0);
4315 /* Enable 1G MDIO (1-copy) */
4316 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
4317 MDIO_WC_REG_XGXSBLK0_XGXSCONTROL,
4318 &val16);
4319 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4320 MDIO_WC_REG_XGXSBLK0_XGXSCONTROL,
4321 val16 | 0x10);
4322 /* Set 1G loopback based on lane (1-copy) */
4323 lane = bnx2x_get_warpcore_lane(phy, params);
4324 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
4325 MDIO_WC_REG_XGXSBLK1_LANECTRL2, &val16);
4326 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4327 MDIO_WC_REG_XGXSBLK1_LANECTRL2,
4328 val16 | (1<<lane));
4329
4330 /* Switch back to 4-copy registers */
4331 bnx2x_set_aer_mmd(params, phy);
4332 /* Global loopback, not recommended. */
4333 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
4334 MDIO_WC_REG_COMBO_IEEE0_MIICTRL, &val16);
4335 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4336 MDIO_WC_REG_COMBO_IEEE0_MIICTRL, val16 |
4337 0x4000);
4338 } else {
4339 /* 10G & 20G */
4340 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
4341 MDIO_WC_REG_COMBO_IEEE0_MIICTRL, &val16);
4342 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4343 MDIO_WC_REG_COMBO_IEEE0_MIICTRL, val16 |
4344 0x4000);
4345
4346 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
4347 MDIO_WC_REG_IEEE0BLK_MIICNTL, &val16);
4348 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4349 MDIO_WC_REG_IEEE0BLK_MIICNTL, val16 | 0x1);
4350 }
4351}
4352
4353
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004354void bnx2x_link_status_update(struct link_params *params,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004355 struct link_vars *vars)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004356{
4357 struct bnx2x *bp = params->bp;
Yaniv Rosner9380bb92011-06-14 01:34:07 +00004358 u8 link_10g_plus;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004359 u8 port = params->port;
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00004360 u32 sync_offset, media_types;
Yaniv Rosnerfd36a2e2011-05-31 21:29:05 +00004361 /* Update PHY configuration */
4362 set_phy_vars(params, vars);
4363
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004364 vars->link_status = REG_RD(bp, params->shmem_base +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004365 offsetof(struct shmem_region,
4366 port_mb[port].link_status));
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004367
4368 vars->link_up = (vars->link_status & LINK_STATUS_LINK_UP);
Yaniv Rosnerfd36a2e2011-05-31 21:29:05 +00004369 vars->phy_flags = PHY_XGXS_FLAG;
Yaniv Rosnerde6f3372011-08-02 22:59:25 +00004370 if (vars->link_status & LINK_STATUS_PHYSICAL_LINK_FLAG)
4371 vars->phy_flags |= PHY_PHYSICAL_LINK_FLAG;
4372
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004373 if (vars->link_up) {
4374 DP(NETIF_MSG_LINK, "phy link up\n");
4375
4376 vars->phy_link_up = 1;
4377 vars->duplex = DUPLEX_FULL;
4378 switch (vars->link_status &
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004379 LINK_STATUS_SPEED_AND_DUPLEX_MASK) {
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004380 case LINK_10THD:
4381 vars->duplex = DUPLEX_HALF;
4382 /* fall thru */
4383 case LINK_10TFD:
4384 vars->line_speed = SPEED_10;
4385 break;
4386
4387 case LINK_100TXHD:
4388 vars->duplex = DUPLEX_HALF;
4389 /* fall thru */
4390 case LINK_100T4:
4391 case LINK_100TXFD:
4392 vars->line_speed = SPEED_100;
4393 break;
4394
4395 case LINK_1000THD:
4396 vars->duplex = DUPLEX_HALF;
4397 /* fall thru */
4398 case LINK_1000TFD:
4399 vars->line_speed = SPEED_1000;
4400 break;
4401
4402 case LINK_2500THD:
4403 vars->duplex = DUPLEX_HALF;
4404 /* fall thru */
4405 case LINK_2500TFD:
4406 vars->line_speed = SPEED_2500;
4407 break;
4408
4409 case LINK_10GTFD:
4410 vars->line_speed = SPEED_10000;
4411 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00004412 case LINK_20GTFD:
4413 vars->line_speed = SPEED_20000;
4414 break;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004415 default:
4416 break;
4417 }
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004418 vars->flow_ctrl = 0;
4419 if (vars->link_status & LINK_STATUS_TX_FLOW_CONTROL_ENABLED)
4420 vars->flow_ctrl |= BNX2X_FLOW_CTRL_TX;
4421
4422 if (vars->link_status & LINK_STATUS_RX_FLOW_CONTROL_ENABLED)
4423 vars->flow_ctrl |= BNX2X_FLOW_CTRL_RX;
4424
4425 if (!vars->flow_ctrl)
4426 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
4427
4428 if (vars->line_speed &&
4429 ((vars->line_speed == SPEED_10) ||
4430 (vars->line_speed == SPEED_100))) {
4431 vars->phy_flags |= PHY_SGMII_FLAG;
4432 } else {
4433 vars->phy_flags &= ~PHY_SGMII_FLAG;
4434 }
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00004435 if (vars->line_speed &&
4436 USES_WARPCORE(bp) &&
4437 (vars->line_speed == SPEED_1000))
4438 vars->phy_flags |= PHY_SGMII_FLAG;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004439 /* anything 10 and over uses the bmac */
Yaniv Rosner9380bb92011-06-14 01:34:07 +00004440 link_10g_plus = (vars->line_speed >= SPEED_10000);
4441
4442 if (link_10g_plus) {
4443 if (USES_WARPCORE(bp))
4444 vars->mac_type = MAC_TYPE_XMAC;
4445 else
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00004446 vars->mac_type = MAC_TYPE_BMAC;
Yaniv Rosner9380bb92011-06-14 01:34:07 +00004447 } else {
4448 if (USES_WARPCORE(bp))
4449 vars->mac_type = MAC_TYPE_UMAC;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00004450 else
4451 vars->mac_type = MAC_TYPE_EMAC;
Yaniv Rosner9380bb92011-06-14 01:34:07 +00004452 }
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004453 } else { /* link down */
4454 DP(NETIF_MSG_LINK, "phy link down\n");
4455
4456 vars->phy_link_up = 0;
4457
4458 vars->line_speed = 0;
4459 vars->duplex = DUPLEX_FULL;
4460 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
4461
4462 /* indicate no mac active */
4463 vars->mac_type = MAC_TYPE_NONE;
Yaniv Rosnerde6f3372011-08-02 22:59:25 +00004464 if (vars->link_status & LINK_STATUS_PHYSICAL_LINK_FLAG)
4465 vars->phy_flags |= PHY_HALF_OPEN_CONN_FLAG;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004466 }
4467
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00004468 /* Sync media type */
4469 sync_offset = params->shmem_base +
4470 offsetof(struct shmem_region,
4471 dev_info.port_hw_config[port].media_type);
4472 media_types = REG_RD(bp, sync_offset);
4473
4474 params->phy[INT_PHY].media_type =
4475 (media_types & PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK) >>
4476 PORT_HW_CFG_MEDIA_TYPE_PHY0_SHIFT;
4477 params->phy[EXT_PHY1].media_type =
4478 (media_types & PORT_HW_CFG_MEDIA_TYPE_PHY1_MASK) >>
4479 PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT;
4480 params->phy[EXT_PHY2].media_type =
4481 (media_types & PORT_HW_CFG_MEDIA_TYPE_PHY2_MASK) >>
4482 PORT_HW_CFG_MEDIA_TYPE_PHY2_SHIFT;
4483 DP(NETIF_MSG_LINK, "media_types = 0x%x\n", media_types);
4484
Yaniv Rosner020c7e32011-05-31 21:28:43 +00004485 /* Sync AEU offset */
4486 sync_offset = params->shmem_base +
4487 offsetof(struct shmem_region,
4488 dev_info.port_hw_config[port].aeu_int_mask);
4489
4490 vars->aeu_int_mask = REG_RD(bp, sync_offset);
4491
Yaniv Rosnerb8d6d082011-07-05 01:06:27 +00004492 /* Sync PFC status */
4493 if (vars->link_status & LINK_STATUS_PFC_ENABLED)
4494 params->feature_config_flags |=
4495 FEATURE_CONFIG_PFC_ENABLED;
4496 else
4497 params->feature_config_flags &=
4498 ~FEATURE_CONFIG_PFC_ENABLED;
4499
Yaniv Rosner020c7e32011-05-31 21:28:43 +00004500 DP(NETIF_MSG_LINK, "link_status 0x%x phy_link_up %x int_mask 0x%x\n",
4501 vars->link_status, vars->phy_link_up, vars->aeu_int_mask);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004502 DP(NETIF_MSG_LINK, "line_speed %x duplex %x flow_ctrl 0x%x\n",
4503 vars->line_speed, vars->duplex, vars->flow_ctrl);
4504}
4505
4506
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004507static void bnx2x_set_master_ln(struct link_params *params,
4508 struct bnx2x_phy *phy)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004509{
4510 struct bnx2x *bp = params->bp;
4511 u16 new_master_ln, ser_lane;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004512 ser_lane = ((params->lane_config &
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004513 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004514 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004515
4516 /* set the master_ln for AN */
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004517 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004518 MDIO_REG_BANK_XGXS_BLOCK2,
4519 MDIO_XGXS_BLOCK2_TEST_MODE_LANE,
4520 &new_master_ln);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004521
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004522 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004523 MDIO_REG_BANK_XGXS_BLOCK2 ,
4524 MDIO_XGXS_BLOCK2_TEST_MODE_LANE,
4525 (new_master_ln | ser_lane));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004526}
4527
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00004528static int bnx2x_reset_unicore(struct link_params *params,
4529 struct bnx2x_phy *phy,
4530 u8 set_serdes)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004531{
4532 struct bnx2x *bp = params->bp;
4533 u16 mii_control;
4534 u16 i;
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004535 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004536 MDIO_REG_BANK_COMBO_IEEE0,
4537 MDIO_COMBO_IEEE0_MII_CONTROL, &mii_control);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004538
4539 /* reset the unicore */
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004540 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004541 MDIO_REG_BANK_COMBO_IEEE0,
4542 MDIO_COMBO_IEEE0_MII_CONTROL,
4543 (mii_control |
4544 MDIO_COMBO_IEEO_MII_CONTROL_RESET));
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004545 if (set_serdes)
4546 bnx2x_set_serdes_access(bp, params->port);
Eilon Greensteinc1b73992009-02-12 08:37:07 +00004547
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004548 /* wait for the reset to self clear */
4549 for (i = 0; i < MDIO_ACCESS_TIMEOUT; i++) {
4550 udelay(5);
4551
4552 /* the reset erased the previous bank value */
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004553 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004554 MDIO_REG_BANK_COMBO_IEEE0,
4555 MDIO_COMBO_IEEE0_MII_CONTROL,
4556 &mii_control);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004557
4558 if (!(mii_control & MDIO_COMBO_IEEO_MII_CONTROL_RESET)) {
4559 udelay(5);
4560 return 0;
4561 }
4562 }
4563
Yaniv Rosner6d870c32011-01-31 04:22:20 +00004564 netdev_err(bp->dev, "Warning: PHY was not initialized,"
4565 " Port %d\n",
4566 params->port);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004567 DP(NETIF_MSG_LINK, "BUG! XGXS is still in reset!\n");
4568 return -EINVAL;
4569
4570}
4571
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004572static void bnx2x_set_swap_lanes(struct link_params *params,
4573 struct bnx2x_phy *phy)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004574{
4575 struct bnx2x *bp = params->bp;
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00004576 /*
4577 * Each two bits represents a lane number:
4578 * No swap is 0123 => 0x1b no need to enable the swap
4579 */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004580 u16 ser_lane, rx_lane_swap, tx_lane_swap;
4581
4582 ser_lane = ((params->lane_config &
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004583 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
4584 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004585 rx_lane_swap = ((params->lane_config &
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004586 PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK) >>
4587 PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004588 tx_lane_swap = ((params->lane_config &
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004589 PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK) >>
4590 PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004591
4592 if (rx_lane_swap != 0x1b) {
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004593 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004594 MDIO_REG_BANK_XGXS_BLOCK2,
4595 MDIO_XGXS_BLOCK2_RX_LN_SWAP,
4596 (rx_lane_swap |
4597 MDIO_XGXS_BLOCK2_RX_LN_SWAP_ENABLE |
4598 MDIO_XGXS_BLOCK2_RX_LN_SWAP_FORCE_ENABLE));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004599 } else {
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004600 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004601 MDIO_REG_BANK_XGXS_BLOCK2,
4602 MDIO_XGXS_BLOCK2_RX_LN_SWAP, 0);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004603 }
4604
4605 if (tx_lane_swap != 0x1b) {
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004606 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004607 MDIO_REG_BANK_XGXS_BLOCK2,
4608 MDIO_XGXS_BLOCK2_TX_LN_SWAP,
4609 (tx_lane_swap |
4610 MDIO_XGXS_BLOCK2_TX_LN_SWAP_ENABLE));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004611 } else {
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004612 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004613 MDIO_REG_BANK_XGXS_BLOCK2,
4614 MDIO_XGXS_BLOCK2_TX_LN_SWAP, 0);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004615 }
4616}
4617
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004618static void bnx2x_set_parallel_detection(struct bnx2x_phy *phy,
4619 struct link_params *params)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004620{
4621 struct bnx2x *bp = params->bp;
4622 u16 control2;
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004623 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004624 MDIO_REG_BANK_SERDES_DIGITAL,
4625 MDIO_SERDES_DIGITAL_A_1000X_CONTROL2,
4626 &control2);
Yaniv Rosner7aa07112010-09-07 11:41:01 +00004627 if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
Yaniv Rosner18afb0a2009-11-05 19:18:04 +02004628 control2 |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN;
4629 else
4630 control2 &= ~MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN;
Yaniv Rosner7aa07112010-09-07 11:41:01 +00004631 DP(NETIF_MSG_LINK, "phy->speed_cap_mask = 0x%x, control2 = 0x%x\n",
4632 phy->speed_cap_mask, control2);
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004633 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004634 MDIO_REG_BANK_SERDES_DIGITAL,
4635 MDIO_SERDES_DIGITAL_A_1000X_CONTROL2,
4636 control2);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004637
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004638 if ((phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) &&
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00004639 (phy->speed_cap_mask &
Yaniv Rosner18afb0a2009-11-05 19:18:04 +02004640 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004641 DP(NETIF_MSG_LINK, "XGXS\n");
4642
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004643 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004644 MDIO_REG_BANK_10G_PARALLEL_DETECT,
4645 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK,
4646 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK_CNT);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004647
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004648 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004649 MDIO_REG_BANK_10G_PARALLEL_DETECT,
4650 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL,
4651 &control2);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004652
4653
4654 control2 |=
4655 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL_PARDET10G_EN;
4656
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004657 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004658 MDIO_REG_BANK_10G_PARALLEL_DETECT,
4659 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL,
4660 control2);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004661
4662 /* Disable parallel detection of HiG */
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004663 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004664 MDIO_REG_BANK_XGXS_BLOCK2,
4665 MDIO_XGXS_BLOCK2_UNICORE_MODE_10G,
4666 MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_CX4_XGXS |
4667 MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_HIGIG_XGXS);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004668 }
4669}
4670
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004671static void bnx2x_set_autoneg(struct bnx2x_phy *phy,
4672 struct link_params *params,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004673 struct link_vars *vars,
4674 u8 enable_cl73)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004675{
4676 struct bnx2x *bp = params->bp;
4677 u16 reg_val;
4678
4679 /* CL37 Autoneg */
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004680 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004681 MDIO_REG_BANK_COMBO_IEEE0,
4682 MDIO_COMBO_IEEE0_MII_CONTROL, &reg_val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004683
4684 /* CL37 Autoneg Enabled */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07004685 if (vars->line_speed == SPEED_AUTO_NEG)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004686 reg_val |= MDIO_COMBO_IEEO_MII_CONTROL_AN_EN;
4687 else /* CL37 Autoneg Disabled */
4688 reg_val &= ~(MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
4689 MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN);
4690
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004691 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004692 MDIO_REG_BANK_COMBO_IEEE0,
4693 MDIO_COMBO_IEEE0_MII_CONTROL, reg_val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004694
4695 /* Enable/Disable Autodetection */
4696
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004697 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004698 MDIO_REG_BANK_SERDES_DIGITAL,
4699 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1, &reg_val);
Eilon Greenstein239d6862009-08-12 08:23:04 +00004700 reg_val &= ~(MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_SIGNAL_DETECT_EN |
4701 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT);
4702 reg_val |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07004703 if (vars->line_speed == SPEED_AUTO_NEG)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004704 reg_val |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET;
4705 else
4706 reg_val &= ~MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET;
4707
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004708 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004709 MDIO_REG_BANK_SERDES_DIGITAL,
4710 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1, reg_val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004711
4712 /* Enable TetonII and BAM autoneg */
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004713 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004714 MDIO_REG_BANK_BAM_NEXT_PAGE,
4715 MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004716 &reg_val);
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07004717 if (vars->line_speed == SPEED_AUTO_NEG) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004718 /* Enable BAM aneg Mode and TetonII aneg Mode */
4719 reg_val |= (MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE |
4720 MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN);
4721 } else {
4722 /* TetonII and BAM Autoneg Disabled */
4723 reg_val &= ~(MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE |
4724 MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN);
4725 }
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004726 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004727 MDIO_REG_BANK_BAM_NEXT_PAGE,
4728 MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL,
4729 reg_val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004730
Eilon Greenstein239d6862009-08-12 08:23:04 +00004731 if (enable_cl73) {
4732 /* Enable Cl73 FSM status bits */
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004733 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004734 MDIO_REG_BANK_CL73_USERB0,
4735 MDIO_CL73_USERB0_CL73_UCTRL,
4736 0xe);
Eilon Greenstein239d6862009-08-12 08:23:04 +00004737
4738 /* Enable BAM Station Manager*/
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004739 CL22_WR_OVER_CL45(bp, phy,
Eilon Greenstein239d6862009-08-12 08:23:04 +00004740 MDIO_REG_BANK_CL73_USERB0,
4741 MDIO_CL73_USERB0_CL73_BAM_CTRL1,
4742 MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_EN |
4743 MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_STATION_MNGR_EN |
4744 MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_NP_AFTER_BP_EN);
4745
Yaniv Rosner7846e472009-11-05 19:18:07 +02004746 /* Advertise CL73 link speeds */
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004747 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004748 MDIO_REG_BANK_CL73_IEEEB1,
4749 MDIO_CL73_IEEEB1_AN_ADV2,
4750 &reg_val);
Yaniv Rosner7aa07112010-09-07 11:41:01 +00004751 if (phy->speed_cap_mask &
Yaniv Rosner7846e472009-11-05 19:18:07 +02004752 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
4753 reg_val |= MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4;
Yaniv Rosner7aa07112010-09-07 11:41:01 +00004754 if (phy->speed_cap_mask &
Yaniv Rosner7846e472009-11-05 19:18:07 +02004755 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
4756 reg_val |= MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX;
Eilon Greenstein239d6862009-08-12 08:23:04 +00004757
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004758 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004759 MDIO_REG_BANK_CL73_IEEEB1,
4760 MDIO_CL73_IEEEB1_AN_ADV2,
4761 reg_val);
Eilon Greenstein239d6862009-08-12 08:23:04 +00004762
Eilon Greenstein239d6862009-08-12 08:23:04 +00004763 /* CL73 Autoneg Enabled */
4764 reg_val = MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN;
4765
4766 } else /* CL73 Autoneg Disabled */
4767 reg_val = 0;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004768
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004769 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004770 MDIO_REG_BANK_CL73_IEEEB0,
4771 MDIO_CL73_IEEEB0_CL73_AN_CONTROL, reg_val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004772}
4773
4774/* program SerDes, forced speed */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004775static void bnx2x_program_serdes(struct bnx2x_phy *phy,
4776 struct link_params *params,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004777 struct link_vars *vars)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004778{
4779 struct bnx2x *bp = params->bp;
4780 u16 reg_val;
4781
Eilon Greenstein57937202009-08-12 08:23:53 +00004782 /* program duplex, disable autoneg and sgmii*/
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004783 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004784 MDIO_REG_BANK_COMBO_IEEE0,
4785 MDIO_COMBO_IEEE0_MII_CONTROL, &reg_val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004786 reg_val &= ~(MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX |
Eilon Greenstein57937202009-08-12 08:23:53 +00004787 MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
4788 MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK);
Yaniv Rosner7aa07112010-09-07 11:41:01 +00004789 if (phy->req_duplex == DUPLEX_FULL)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004790 reg_val |= MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX;
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004791 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004792 MDIO_REG_BANK_COMBO_IEEE0,
4793 MDIO_COMBO_IEEE0_MII_CONTROL, reg_val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004794
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00004795 /*
4796 * program speed
4797 * - needed only if the speed is greater than 1G (2.5G or 10G)
4798 */
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004799 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004800 MDIO_REG_BANK_SERDES_DIGITAL,
4801 MDIO_SERDES_DIGITAL_MISC1, &reg_val);
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07004802 /* clearing the speed value before setting the right speed */
4803 DP(NETIF_MSG_LINK, "MDIO_REG_BANK_SERDES_DIGITAL = 0x%x\n", reg_val);
4804
4805 reg_val &= ~(MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_MASK |
4806 MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL);
4807
4808 if (!((vars->line_speed == SPEED_1000) ||
4809 (vars->line_speed == SPEED_100) ||
4810 (vars->line_speed == SPEED_10))) {
4811
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004812 reg_val |= (MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_156_25M |
4813 MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL);
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07004814 if (vars->line_speed == SPEED_10000)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004815 reg_val |=
4816 MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_CX4;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07004817 }
4818
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004819 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004820 MDIO_REG_BANK_SERDES_DIGITAL,
4821 MDIO_SERDES_DIGITAL_MISC1, reg_val);
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07004822
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004823}
4824
Yaniv Rosner9045f6b42011-05-31 21:28:27 +00004825static void bnx2x_set_brcm_cl37_advertisement(struct bnx2x_phy *phy,
4826 struct link_params *params)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004827{
4828 struct bnx2x *bp = params->bp;
4829 u16 val = 0;
4830
4831 /* configure the 48 bits for BAM AN */
4832
4833 /* set extended capabilities */
Yaniv Rosner7aa07112010-09-07 11:41:01 +00004834 if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004835 val |= MDIO_OVER_1G_UP1_2_5G;
Yaniv Rosner7aa07112010-09-07 11:41:01 +00004836 if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004837 val |= MDIO_OVER_1G_UP1_10G;
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004838 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004839 MDIO_REG_BANK_OVER_1G,
4840 MDIO_OVER_1G_UP1, val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004841
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004842 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004843 MDIO_REG_BANK_OVER_1G,
4844 MDIO_OVER_1G_UP3, 0x400);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004845}
4846
Yaniv Rosner9045f6b42011-05-31 21:28:27 +00004847static void bnx2x_set_ieee_aneg_advertisement(struct bnx2x_phy *phy,
4848 struct link_params *params,
4849 u16 ieee_fc)
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07004850{
4851 struct bnx2x *bp = params->bp;
Yaniv Rosner7846e472009-11-05 19:18:07 +02004852 u16 val;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07004853 /* for AN, we are always publishing full duplex */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004854
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004855 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004856 MDIO_REG_BANK_COMBO_IEEE0,
4857 MDIO_COMBO_IEEE0_AUTO_NEG_ADV, ieee_fc);
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004858 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004859 MDIO_REG_BANK_CL73_IEEEB1,
4860 MDIO_CL73_IEEEB1_AN_ADV1, &val);
Yaniv Rosner7846e472009-11-05 19:18:07 +02004861 val &= ~MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_BOTH;
4862 val |= ((ieee_fc<<3) & MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK);
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004863 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004864 MDIO_REG_BANK_CL73_IEEEB1,
4865 MDIO_CL73_IEEEB1_AN_ADV1, val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004866}
4867
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004868static void bnx2x_restart_autoneg(struct bnx2x_phy *phy,
4869 struct link_params *params,
4870 u8 enable_cl73)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004871{
4872 struct bnx2x *bp = params->bp;
Eilon Greenstein3a36f2e2009-02-12 08:37:09 +00004873 u16 mii_control;
Eilon Greenstein239d6862009-08-12 08:23:04 +00004874
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004875 DP(NETIF_MSG_LINK, "bnx2x_restart_autoneg\n");
Eilon Greenstein3a36f2e2009-02-12 08:37:09 +00004876 /* Enable and restart BAM/CL37 aneg */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004877
Eilon Greenstein239d6862009-08-12 08:23:04 +00004878 if (enable_cl73) {
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004879 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004880 MDIO_REG_BANK_CL73_IEEEB0,
4881 MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
4882 &mii_control);
Eilon Greenstein239d6862009-08-12 08:23:04 +00004883
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004884 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004885 MDIO_REG_BANK_CL73_IEEEB0,
4886 MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
4887 (mii_control |
4888 MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN |
4889 MDIO_CL73_IEEEB0_CL73_AN_CONTROL_RESTART_AN));
Eilon Greenstein239d6862009-08-12 08:23:04 +00004890 } else {
4891
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004892 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004893 MDIO_REG_BANK_COMBO_IEEE0,
4894 MDIO_COMBO_IEEE0_MII_CONTROL,
4895 &mii_control);
Eilon Greenstein239d6862009-08-12 08:23:04 +00004896 DP(NETIF_MSG_LINK,
4897 "bnx2x_restart_autoneg mii_control before = 0x%x\n",
4898 mii_control);
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004899 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004900 MDIO_REG_BANK_COMBO_IEEE0,
4901 MDIO_COMBO_IEEE0_MII_CONTROL,
4902 (mii_control |
4903 MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
4904 MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN));
Eilon Greenstein239d6862009-08-12 08:23:04 +00004905 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004906}
4907
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004908static void bnx2x_initialize_sgmii_process(struct bnx2x_phy *phy,
4909 struct link_params *params,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004910 struct link_vars *vars)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004911{
4912 struct bnx2x *bp = params->bp;
4913 u16 control1;
4914
4915 /* in SGMII mode, the unicore is always slave */
4916
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004917 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004918 MDIO_REG_BANK_SERDES_DIGITAL,
4919 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1,
4920 &control1);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004921 control1 |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT;
4922 /* set sgmii mode (and not fiber) */
4923 control1 &= ~(MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE |
4924 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET |
4925 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_MSTR_MODE);
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004926 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004927 MDIO_REG_BANK_SERDES_DIGITAL,
4928 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1,
4929 control1);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004930
4931 /* if forced speed */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07004932 if (!(vars->line_speed == SPEED_AUTO_NEG)) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004933 /* set speed, disable autoneg */
4934 u16 mii_control;
4935
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004936 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004937 MDIO_REG_BANK_COMBO_IEEE0,
4938 MDIO_COMBO_IEEE0_MII_CONTROL,
4939 &mii_control);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004940 mii_control &= ~(MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
4941 MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK|
4942 MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX);
4943
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07004944 switch (vars->line_speed) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004945 case SPEED_100:
4946 mii_control |=
4947 MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_100;
4948 break;
4949 case SPEED_1000:
4950 mii_control |=
4951 MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_1000;
4952 break;
4953 case SPEED_10:
4954 /* there is nothing to set for 10M */
4955 break;
4956 default:
4957 /* invalid speed for SGMII */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07004958 DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
4959 vars->line_speed);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004960 break;
4961 }
4962
4963 /* setting the full duplex */
Yaniv Rosner7aa07112010-09-07 11:41:01 +00004964 if (phy->req_duplex == DUPLEX_FULL)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004965 mii_control |=
4966 MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX;
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004967 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004968 MDIO_REG_BANK_COMBO_IEEE0,
4969 MDIO_COMBO_IEEE0_MII_CONTROL,
4970 mii_control);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004971
4972 } else { /* AN mode */
4973 /* enable and restart AN */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004974 bnx2x_restart_autoneg(phy, params, 0);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004975 }
4976}
4977
4978
4979/*
4980 * link management
4981 */
4982
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00004983static int bnx2x_direct_parallel_detect_used(struct bnx2x_phy *phy,
4984 struct link_params *params)
Yaniv Rosner15ddd2d2009-11-05 19:18:12 +02004985{
4986 struct bnx2x *bp = params->bp;
4987 u16 pd_10g, status2_1000x;
Yaniv Rosner7aa07112010-09-07 11:41:01 +00004988 if (phy->req_line_speed != SPEED_AUTO_NEG)
4989 return 0;
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004990 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004991 MDIO_REG_BANK_SERDES_DIGITAL,
4992 MDIO_SERDES_DIGITAL_A_1000X_STATUS2,
4993 &status2_1000x);
Yaniv Rosnercd2be892011-01-31 04:21:45 +00004994 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004995 MDIO_REG_BANK_SERDES_DIGITAL,
4996 MDIO_SERDES_DIGITAL_A_1000X_STATUS2,
4997 &status2_1000x);
Yaniv Rosner15ddd2d2009-11-05 19:18:12 +02004998 if (status2_1000x & MDIO_SERDES_DIGITAL_A_1000X_STATUS2_AN_DISABLED) {
4999 DP(NETIF_MSG_LINK, "1G parallel detect link on port %d\n",
5000 params->port);
5001 return 1;
5002 }
5003
Yaniv Rosnercd2be892011-01-31 04:21:45 +00005004 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005005 MDIO_REG_BANK_10G_PARALLEL_DETECT,
5006 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS,
5007 &pd_10g);
Yaniv Rosner15ddd2d2009-11-05 19:18:12 +02005008
5009 if (pd_10g & MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS_PD_LINK) {
5010 DP(NETIF_MSG_LINK, "10G parallel detect link on port %d\n",
5011 params->port);
5012 return 1;
5013 }
5014 return 0;
5015}
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005016
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005017static void bnx2x_flow_ctrl_resolve(struct bnx2x_phy *phy,
5018 struct link_params *params,
5019 struct link_vars *vars,
5020 u32 gp_status)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005021{
5022 struct bnx2x *bp = params->bp;
Eilon Greenstein3196a882008-08-13 15:58:49 -07005023 u16 ld_pause; /* local driver */
5024 u16 lp_pause; /* link partner */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005025 u16 pause_result;
5026
David S. Millerc0700f92008-12-16 23:53:20 -08005027 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005028
5029 /* resolve from gp_status in case of AN complete and not sgmii */
Yaniv Rosner7aa07112010-09-07 11:41:01 +00005030 if (phy->req_flow_ctrl != BNX2X_FLOW_CTRL_AUTO)
5031 vars->flow_ctrl = phy->req_flow_ctrl;
5032 else if (phy->req_line_speed != SPEED_AUTO_NEG)
5033 vars->flow_ctrl = params->req_fc_auto_adv;
5034 else if ((gp_status & MDIO_AN_CL73_OR_37_COMPLETE) &&
5035 (!(vars->phy_flags & PHY_SGMII_FLAG))) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005036 if (bnx2x_direct_parallel_detect_used(phy, params)) {
Yaniv Rosner15ddd2d2009-11-05 19:18:12 +02005037 vars->flow_ctrl = params->req_fc_auto_adv;
5038 return;
5039 }
Yaniv Rosner7846e472009-11-05 19:18:07 +02005040 if ((gp_status &
5041 (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE |
5042 MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE)) ==
5043 (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE |
5044 MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE)) {
5045
Yaniv Rosnercd2be892011-01-31 04:21:45 +00005046 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005047 MDIO_REG_BANK_CL73_IEEEB1,
5048 MDIO_CL73_IEEEB1_AN_ADV1,
5049 &ld_pause);
Yaniv Rosnercd2be892011-01-31 04:21:45 +00005050 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005051 MDIO_REG_BANK_CL73_IEEEB1,
5052 MDIO_CL73_IEEEB1_AN_LP_ADV1,
5053 &lp_pause);
Yaniv Rosner7846e472009-11-05 19:18:07 +02005054 pause_result = (ld_pause &
5055 MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK)
5056 >> 8;
5057 pause_result |= (lp_pause &
5058 MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE_MASK)
5059 >> 10;
5060 DP(NETIF_MSG_LINK, "pause_result CL73 0x%x\n",
5061 pause_result);
5062 } else {
Yaniv Rosnercd2be892011-01-31 04:21:45 +00005063 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005064 MDIO_REG_BANK_COMBO_IEEE0,
5065 MDIO_COMBO_IEEE0_AUTO_NEG_ADV,
5066 &ld_pause);
Yaniv Rosnercd2be892011-01-31 04:21:45 +00005067 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005068 MDIO_REG_BANK_COMBO_IEEE0,
5069 MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1,
5070 &lp_pause);
Yaniv Rosner7846e472009-11-05 19:18:07 +02005071 pause_result = (ld_pause &
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005072 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK)>>5;
Yaniv Rosner7846e472009-11-05 19:18:07 +02005073 pause_result |= (lp_pause &
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005074 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK)>>7;
Yaniv Rosner7846e472009-11-05 19:18:07 +02005075 DP(NETIF_MSG_LINK, "pause_result CL37 0x%x\n",
5076 pause_result);
5077 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005078 bnx2x_pause_resolve(vars, pause_result);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005079 }
5080 DP(NETIF_MSG_LINK, "flow_ctrl 0x%x\n", vars->flow_ctrl);
5081}
5082
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005083static void bnx2x_check_fallback_to_cl37(struct bnx2x_phy *phy,
5084 struct link_params *params)
Eilon Greenstein239d6862009-08-12 08:23:04 +00005085{
5086 struct bnx2x *bp = params->bp;
Yaniv Rosner9045f6b42011-05-31 21:28:27 +00005087 u16 rx_status, ustat_val, cl37_fsm_received;
Eilon Greenstein239d6862009-08-12 08:23:04 +00005088 DP(NETIF_MSG_LINK, "bnx2x_check_fallback_to_cl37\n");
5089 /* Step 1: Make sure signal is detected */
Yaniv Rosnercd2be892011-01-31 04:21:45 +00005090 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005091 MDIO_REG_BANK_RX0,
5092 MDIO_RX0_RX_STATUS,
5093 &rx_status);
Eilon Greenstein239d6862009-08-12 08:23:04 +00005094 if ((rx_status & MDIO_RX0_RX_STATUS_SIGDET) !=
5095 (MDIO_RX0_RX_STATUS_SIGDET)) {
5096 DP(NETIF_MSG_LINK, "Signal is not detected. Restoring CL73."
5097 "rx_status(0x80b0) = 0x%x\n", rx_status);
Yaniv Rosnercd2be892011-01-31 04:21:45 +00005098 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005099 MDIO_REG_BANK_CL73_IEEEB0,
5100 MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
5101 MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN);
Eilon Greenstein239d6862009-08-12 08:23:04 +00005102 return;
5103 }
5104 /* Step 2: Check CL73 state machine */
Yaniv Rosnercd2be892011-01-31 04:21:45 +00005105 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005106 MDIO_REG_BANK_CL73_USERB0,
5107 MDIO_CL73_USERB0_CL73_USTAT1,
5108 &ustat_val);
Eilon Greenstein239d6862009-08-12 08:23:04 +00005109 if ((ustat_val &
5110 (MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK |
5111 MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37)) !=
5112 (MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK |
5113 MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37)) {
5114 DP(NETIF_MSG_LINK, "CL73 state-machine is not stable. "
5115 "ustat_val(0x8371) = 0x%x\n", ustat_val);
5116 return;
5117 }
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005118 /*
5119 * Step 3: Check CL37 Message Pages received to indicate LP
5120 * supports only CL37
5121 */
Yaniv Rosnercd2be892011-01-31 04:21:45 +00005122 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005123 MDIO_REG_BANK_REMOTE_PHY,
5124 MDIO_REMOTE_PHY_MISC_RX_STATUS,
Yaniv Rosner9045f6b42011-05-31 21:28:27 +00005125 &cl37_fsm_received);
5126 if ((cl37_fsm_received &
Eilon Greenstein239d6862009-08-12 08:23:04 +00005127 (MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG |
5128 MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG)) !=
5129 (MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG |
5130 MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG)) {
5131 DP(NETIF_MSG_LINK, "No CL37 FSM were received. "
5132 "misc_rx_status(0x8330) = 0x%x\n",
Yaniv Rosner9045f6b42011-05-31 21:28:27 +00005133 cl37_fsm_received);
Eilon Greenstein239d6862009-08-12 08:23:04 +00005134 return;
5135 }
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005136 /*
5137 * The combined cl37/cl73 fsm state information indicating that
5138 * we are connected to a device which does not support cl73, but
5139 * does support cl37 BAM. In this case we disable cl73 and
5140 * restart cl37 auto-neg
5141 */
5142
Eilon Greenstein239d6862009-08-12 08:23:04 +00005143 /* Disable CL73 */
Yaniv Rosnercd2be892011-01-31 04:21:45 +00005144 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005145 MDIO_REG_BANK_CL73_IEEEB0,
5146 MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
5147 0);
Eilon Greenstein239d6862009-08-12 08:23:04 +00005148 /* Restart CL37 autoneg */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005149 bnx2x_restart_autoneg(phy, params, 0);
Eilon Greenstein239d6862009-08-12 08:23:04 +00005150 DP(NETIF_MSG_LINK, "Disabling CL73, and restarting CL37 autoneg\n");
5151}
Yaniv Rosner7aa07112010-09-07 11:41:01 +00005152
5153static void bnx2x_xgxs_an_resolve(struct bnx2x_phy *phy,
5154 struct link_params *params,
5155 struct link_vars *vars,
5156 u32 gp_status)
5157{
5158 if (gp_status & MDIO_AN_CL73_OR_37_COMPLETE)
5159 vars->link_status |=
5160 LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
5161
5162 if (bnx2x_direct_parallel_detect_used(phy, params))
5163 vars->link_status |=
5164 LINK_STATUS_PARALLEL_DETECTION_USED;
5165}
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00005166static int bnx2x_get_link_speed_duplex(struct bnx2x_phy *phy,
5167 struct link_params *params,
5168 struct link_vars *vars,
5169 u16 is_link_up,
5170 u16 speed_mask,
5171 u16 is_duplex)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005172{
5173 struct bnx2x *bp = params->bp;
Yaniv Rosner7aa07112010-09-07 11:41:01 +00005174 if (phy->req_line_speed == SPEED_AUTO_NEG)
5175 vars->link_status |= LINK_STATUS_AUTO_NEGOTIATE_ENABLED;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00005176 if (is_link_up) {
5177 DP(NETIF_MSG_LINK, "phy link up\n");
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005178
5179 vars->phy_link_up = 1;
5180 vars->link_status |= LINK_STATUS_LINK_UP;
5181
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00005182 switch (speed_mask) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005183 case GP_STATUS_10M:
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00005184 vars->line_speed = SPEED_10;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005185 if (vars->duplex == DUPLEX_FULL)
5186 vars->link_status |= LINK_10TFD;
5187 else
5188 vars->link_status |= LINK_10THD;
5189 break;
5190
5191 case GP_STATUS_100M:
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00005192 vars->line_speed = SPEED_100;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005193 if (vars->duplex == DUPLEX_FULL)
5194 vars->link_status |= LINK_100TXFD;
5195 else
5196 vars->link_status |= LINK_100TXHD;
5197 break;
5198
5199 case GP_STATUS_1G:
5200 case GP_STATUS_1G_KX:
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00005201 vars->line_speed = SPEED_1000;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005202 if (vars->duplex == DUPLEX_FULL)
5203 vars->link_status |= LINK_1000TFD;
5204 else
5205 vars->link_status |= LINK_1000THD;
5206 break;
5207
5208 case GP_STATUS_2_5G:
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00005209 vars->line_speed = SPEED_2500;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005210 if (vars->duplex == DUPLEX_FULL)
5211 vars->link_status |= LINK_2500TFD;
5212 else
5213 vars->link_status |= LINK_2500THD;
5214 break;
5215
5216 case GP_STATUS_5G:
5217 case GP_STATUS_6G:
5218 DP(NETIF_MSG_LINK,
5219 "link speed unsupported gp_status 0x%x\n",
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00005220 speed_mask);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005221 return -EINVAL;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00005222
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005223 case GP_STATUS_10G_KX4:
5224 case GP_STATUS_10G_HIG:
5225 case GP_STATUS_10G_CX4:
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00005226 case GP_STATUS_10G_KR:
5227 case GP_STATUS_10G_SFI:
5228 case GP_STATUS_10G_XFI:
5229 vars->line_speed = SPEED_10000;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005230 vars->link_status |= LINK_10GTFD;
5231 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00005232 case GP_STATUS_20G_DXGXS:
5233 vars->line_speed = SPEED_20000;
5234 vars->link_status |= LINK_20GTFD;
5235 break;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005236 default:
5237 DP(NETIF_MSG_LINK,
5238 "link speed unsupported gp_status 0x%x\n",
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00005239 speed_mask);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00005240 return -EINVAL;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005241 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005242 } else { /* link_down */
5243 DP(NETIF_MSG_LINK, "phy link down\n");
5244
5245 vars->phy_link_up = 0;
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005246
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005247 vars->duplex = DUPLEX_FULL;
David S. Millerc0700f92008-12-16 23:53:20 -08005248 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005249 vars->mac_type = MAC_TYPE_NONE;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00005250 }
5251 DP(NETIF_MSG_LINK, " phy_link_up %x line_speed %d\n",
5252 vars->phy_link_up, vars->line_speed);
5253 return 0;
5254}
Eilon Greenstein239d6862009-08-12 08:23:04 +00005255
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00005256static int bnx2x_link_settings_status(struct bnx2x_phy *phy,
5257 struct link_params *params,
5258 struct link_vars *vars)
5259{
5260
5261 struct bnx2x *bp = params->bp;
5262
5263 u16 gp_status, duplex = DUPLEX_HALF, link_up = 0, speed_mask;
5264 int rc = 0;
5265
5266 /* Read gp_status */
5267 CL22_RD_OVER_CL45(bp, phy,
5268 MDIO_REG_BANK_GP_STATUS,
5269 MDIO_GP_STATUS_TOP_AN_STATUS1,
5270 &gp_status);
5271 if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_DUPLEX_STATUS)
5272 duplex = DUPLEX_FULL;
5273 if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS)
5274 link_up = 1;
5275 speed_mask = gp_status & GP_STATUS_SPEED_MASK;
5276 DP(NETIF_MSG_LINK, "gp_status 0x%x, is_link_up %d, speed_mask 0x%x\n",
5277 gp_status, link_up, speed_mask);
5278 rc = bnx2x_get_link_speed_duplex(phy, params, vars, link_up, speed_mask,
5279 duplex);
5280 if (rc == -EINVAL)
5281 return rc;
5282
5283 if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS) {
5284 if (SINGLE_MEDIA_DIRECT(params)) {
5285 bnx2x_flow_ctrl_resolve(phy, params, vars, gp_status);
5286 if (phy->req_line_speed == SPEED_AUTO_NEG)
5287 bnx2x_xgxs_an_resolve(phy, params, vars,
5288 gp_status);
5289 }
5290 } else { /* link_down */
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00005291 if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
5292 SINGLE_MEDIA_DIRECT(params)) {
Eilon Greenstein239d6862009-08-12 08:23:04 +00005293 /* Check signal is detected */
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00005294 bnx2x_check_fallback_to_cl37(phy, params);
Eilon Greenstein239d6862009-08-12 08:23:04 +00005295 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005296 }
5297
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005298 DP(NETIF_MSG_LINK, "duplex %x flow_ctrl 0x%x link_status 0x%x\n",
5299 vars->duplex, vars->flow_ctrl, vars->link_status);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005300 return rc;
5301}
5302
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00005303static int bnx2x_warpcore_read_status(struct bnx2x_phy *phy,
5304 struct link_params *params,
5305 struct link_vars *vars)
5306{
5307
5308 struct bnx2x *bp = params->bp;
5309
5310 u8 lane;
5311 u16 gp_status1, gp_speed, link_up, duplex = DUPLEX_FULL;
5312 int rc = 0;
5313 lane = bnx2x_get_warpcore_lane(phy, params);
5314 /* Read gp_status */
5315 if (phy->req_line_speed > SPEED_10000) {
5316 u16 temp_link_up;
5317 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
5318 1, &temp_link_up);
5319 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
5320 1, &link_up);
5321 DP(NETIF_MSG_LINK, "PCS RX link status = 0x%x-->0x%x\n",
5322 temp_link_up, link_up);
5323 link_up &= (1<<2);
5324 if (link_up)
5325 bnx2x_ext_phy_resolve_fc(phy, params, vars);
5326 } else {
5327 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
5328 MDIO_WC_REG_GP2_STATUS_GP_2_1, &gp_status1);
5329 DP(NETIF_MSG_LINK, "0x81d1 = 0x%x\n", gp_status1);
5330 /* Check for either KR or generic link up. */
5331 gp_status1 = ((gp_status1 >> 8) & 0xf) |
5332 ((gp_status1 >> 12) & 0xf);
5333 link_up = gp_status1 & (1 << lane);
5334 if (link_up && SINGLE_MEDIA_DIRECT(params)) {
5335 u16 pd, gp_status4;
5336 if (phy->req_line_speed == SPEED_AUTO_NEG) {
5337 /* Check Autoneg complete */
5338 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
5339 MDIO_WC_REG_GP2_STATUS_GP_2_4,
5340 &gp_status4);
5341 if (gp_status4 & ((1<<12)<<lane))
5342 vars->link_status |=
5343 LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
5344
5345 /* Check parallel detect used */
5346 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
5347 MDIO_WC_REG_PAR_DET_10G_STATUS,
5348 &pd);
5349 if (pd & (1<<15))
5350 vars->link_status |=
5351 LINK_STATUS_PARALLEL_DETECTION_USED;
5352 }
5353 bnx2x_ext_phy_resolve_fc(phy, params, vars);
5354 }
5355 }
5356
5357 if (lane < 2) {
5358 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
5359 MDIO_WC_REG_GP2_STATUS_GP_2_2, &gp_speed);
5360 } else {
5361 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
5362 MDIO_WC_REG_GP2_STATUS_GP_2_3, &gp_speed);
5363 }
5364 DP(NETIF_MSG_LINK, "lane %d gp_speed 0x%x\n", lane, gp_speed);
5365
5366 if ((lane & 1) == 0)
5367 gp_speed <<= 8;
5368 gp_speed &= 0x3f00;
5369
5370
5371 rc = bnx2x_get_link_speed_duplex(phy, params, vars, link_up, gp_speed,
5372 duplex);
5373
5374 DP(NETIF_MSG_LINK, "duplex %x flow_ctrl 0x%x link_status 0x%x\n",
5375 vars->duplex, vars->flow_ctrl, vars->link_status);
5376 return rc;
5377}
Eilon Greensteined8680a2009-02-12 08:37:12 +00005378static void bnx2x_set_gmii_tx_driver(struct link_params *params)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005379{
5380 struct bnx2x *bp = params->bp;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005381 struct bnx2x_phy *phy = &params->phy[INT_PHY];
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005382 u16 lp_up2;
5383 u16 tx_driver;
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00005384 u16 bank;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005385
5386 /* read precomp */
Yaniv Rosnercd2be892011-01-31 04:21:45 +00005387 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005388 MDIO_REG_BANK_OVER_1G,
5389 MDIO_OVER_1G_LP_UP2, &lp_up2);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005390
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005391 /* bits [10:7] at lp_up2, positioned at [15:12] */
5392 lp_up2 = (((lp_up2 & MDIO_OVER_1G_LP_UP2_PREEMPHASIS_MASK) >>
5393 MDIO_OVER_1G_LP_UP2_PREEMPHASIS_SHIFT) <<
5394 MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT);
5395
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00005396 if (lp_up2 == 0)
5397 return;
5398
5399 for (bank = MDIO_REG_BANK_TX0; bank <= MDIO_REG_BANK_TX3;
5400 bank += (MDIO_REG_BANK_TX1 - MDIO_REG_BANK_TX0)) {
Yaniv Rosnercd2be892011-01-31 04:21:45 +00005401 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005402 bank,
5403 MDIO_TX0_TX_DRIVER, &tx_driver);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00005404
5405 /* replace tx_driver bits [15:12] */
5406 if (lp_up2 !=
5407 (tx_driver & MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK)) {
5408 tx_driver &= ~MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK;
5409 tx_driver |= lp_up2;
Yaniv Rosnercd2be892011-01-31 04:21:45 +00005410 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005411 bank,
5412 MDIO_TX0_TX_DRIVER, tx_driver);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00005413 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005414 }
5415}
5416
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00005417static int bnx2x_emac_program(struct link_params *params,
5418 struct link_vars *vars)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005419{
5420 struct bnx2x *bp = params->bp;
5421 u8 port = params->port;
5422 u16 mode = 0;
5423
5424 DP(NETIF_MSG_LINK, "setting link speed & duplex\n");
5425 bnx2x_bits_dis(bp, GRCBASE_EMAC0 + port*0x400 +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005426 EMAC_REG_EMAC_MODE,
5427 (EMAC_MODE_25G_MODE |
5428 EMAC_MODE_PORT_MII_10M |
5429 EMAC_MODE_HALF_DUPLEX));
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005430 switch (vars->line_speed) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005431 case SPEED_10:
5432 mode |= EMAC_MODE_PORT_MII_10M;
5433 break;
5434
5435 case SPEED_100:
5436 mode |= EMAC_MODE_PORT_MII;
5437 break;
5438
5439 case SPEED_1000:
5440 mode |= EMAC_MODE_PORT_GMII;
5441 break;
5442
5443 case SPEED_2500:
5444 mode |= (EMAC_MODE_25G_MODE | EMAC_MODE_PORT_GMII);
5445 break;
5446
5447 default:
5448 /* 10G not valid for EMAC */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005449 DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
5450 vars->line_speed);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005451 return -EINVAL;
5452 }
5453
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005454 if (vars->duplex == DUPLEX_HALF)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005455 mode |= EMAC_MODE_HALF_DUPLEX;
5456 bnx2x_bits_en(bp,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005457 GRCBASE_EMAC0 + port*0x400 + EMAC_REG_EMAC_MODE,
5458 mode);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005459
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00005460 bnx2x_set_led(params, vars, LED_MODE_OPER, vars->line_speed);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005461 return 0;
5462}
5463
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005464static void bnx2x_set_preemphasis(struct bnx2x_phy *phy,
5465 struct link_params *params)
5466{
5467
5468 u16 bank, i = 0;
5469 struct bnx2x *bp = params->bp;
5470
5471 for (bank = MDIO_REG_BANK_RX0, i = 0; bank <= MDIO_REG_BANK_RX3;
5472 bank += (MDIO_REG_BANK_RX1-MDIO_REG_BANK_RX0), i++) {
Yaniv Rosnercd2be892011-01-31 04:21:45 +00005473 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005474 bank,
5475 MDIO_RX0_RX_EQ_BOOST,
5476 phy->rx_preemphasis[i]);
5477 }
5478
5479 for (bank = MDIO_REG_BANK_TX0, i = 0; bank <= MDIO_REG_BANK_TX3;
5480 bank += (MDIO_REG_BANK_TX1 - MDIO_REG_BANK_TX0), i++) {
Yaniv Rosnercd2be892011-01-31 04:21:45 +00005481 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005482 bank,
5483 MDIO_TX0_TX_DRIVER,
5484 phy->tx_preemphasis[i]);
5485 }
5486}
5487
Yaniv Rosnerec146a62011-05-31 21:29:27 +00005488static void bnx2x_xgxs_config_init(struct bnx2x_phy *phy,
5489 struct link_params *params,
5490 struct link_vars *vars)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005491{
5492 struct bnx2x *bp = params->bp;
5493 u8 enable_cl73 = (SINGLE_MEDIA_DIRECT(params) ||
5494 (params->loopback_mode == LOOPBACK_XGXS));
5495 if (!(vars->phy_flags & PHY_SGMII_FLAG)) {
5496 if (SINGLE_MEDIA_DIRECT(params) &&
5497 (params->feature_config_flags &
5498 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED))
5499 bnx2x_set_preemphasis(phy, params);
5500
5501 /* forced speed requested? */
5502 if (vars->line_speed != SPEED_AUTO_NEG ||
5503 (SINGLE_MEDIA_DIRECT(params) &&
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005504 params->loopback_mode == LOOPBACK_EXT)) {
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005505 DP(NETIF_MSG_LINK, "not SGMII, no AN\n");
5506
5507 /* disable autoneg */
5508 bnx2x_set_autoneg(phy, params, vars, 0);
5509
5510 /* program speed and duplex */
5511 bnx2x_program_serdes(phy, params, vars);
5512
5513 } else { /* AN_mode */
5514 DP(NETIF_MSG_LINK, "not SGMII, AN\n");
5515
5516 /* AN enabled */
Yaniv Rosner9045f6b42011-05-31 21:28:27 +00005517 bnx2x_set_brcm_cl37_advertisement(phy, params);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005518
5519 /* program duplex & pause advertisement (for aneg) */
Yaniv Rosner9045f6b42011-05-31 21:28:27 +00005520 bnx2x_set_ieee_aneg_advertisement(phy, params,
5521 vars->ieee_fc);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005522
5523 /* enable autoneg */
5524 bnx2x_set_autoneg(phy, params, vars, enable_cl73);
5525
5526 /* enable and restart AN */
5527 bnx2x_restart_autoneg(phy, params, enable_cl73);
5528 }
5529
5530 } else { /* SGMII mode */
5531 DP(NETIF_MSG_LINK, "SGMII\n");
5532
5533 bnx2x_initialize_sgmii_process(phy, params, vars);
5534 }
5535}
5536
Yaniv Rosnerec146a62011-05-31 21:29:27 +00005537static int bnx2x_prepare_xgxs(struct bnx2x_phy *phy,
5538 struct link_params *params,
5539 struct link_vars *vars)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005540{
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00005541 int rc;
Yaniv Rosnerec146a62011-05-31 21:29:27 +00005542 vars->phy_flags |= PHY_XGXS_FLAG;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005543 if ((phy->req_line_speed &&
5544 ((phy->req_line_speed == SPEED_100) ||
5545 (phy->req_line_speed == SPEED_10))) ||
5546 (!phy->req_line_speed &&
5547 (phy->speed_cap_mask >=
5548 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL) &&
5549 (phy->speed_cap_mask <
Yaniv Rosnerec146a62011-05-31 21:29:27 +00005550 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
5551 (phy->type == PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT_SD))
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005552 vars->phy_flags |= PHY_SGMII_FLAG;
5553 else
5554 vars->phy_flags &= ~PHY_SGMII_FLAG;
5555
5556 bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
Yaniv Rosnerec146a62011-05-31 21:29:27 +00005557 bnx2x_set_aer_mmd(params, phy);
5558 if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
5559 bnx2x_set_master_ln(params, phy);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005560
5561 rc = bnx2x_reset_unicore(params, phy, 0);
5562 /* reset the SerDes and wait for reset bit return low */
5563 if (rc != 0)
5564 return rc;
5565
Yaniv Rosnerec146a62011-05-31 21:29:27 +00005566 bnx2x_set_aer_mmd(params, phy);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005567 /* setting the masterLn_def again after the reset */
Yaniv Rosnerec146a62011-05-31 21:29:27 +00005568 if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) {
5569 bnx2x_set_master_ln(params, phy);
5570 bnx2x_set_swap_lanes(params, phy);
5571 }
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005572
5573 return rc;
5574}
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00005575
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005576static u16 bnx2x_wait_reset_complete(struct bnx2x *bp,
Yaniv Rosner6d870c32011-01-31 04:22:20 +00005577 struct bnx2x_phy *phy,
5578 struct link_params *params)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005579{
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005580 u16 cnt, ctrl;
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005581 /* Wait for soft reset to get cleared up to 1 sec */
Yaniv Rosner62b29a52010-09-07 11:40:58 +00005582 for (cnt = 0; cnt < 1000; cnt++) {
Yaniv Rosner52c4d6c2011-07-05 01:06:34 +00005583 if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE)
Yaniv Rosner6583e332011-06-14 01:34:17 +00005584 bnx2x_cl22_read(bp, phy,
5585 MDIO_PMA_REG_CTRL, &ctrl);
5586 else
5587 bnx2x_cl45_read(bp, phy,
5588 MDIO_PMA_DEVAD,
5589 MDIO_PMA_REG_CTRL, &ctrl);
Yaniv Rosner62b29a52010-09-07 11:40:58 +00005590 if (!(ctrl & (1<<15)))
5591 break;
5592 msleep(1);
5593 }
Yaniv Rosner6d870c32011-01-31 04:22:20 +00005594
5595 if (cnt == 1000)
5596 netdev_err(bp->dev, "Warning: PHY was not initialized,"
5597 " Port %d\n",
5598 params->port);
Yaniv Rosner62b29a52010-09-07 11:40:58 +00005599 DP(NETIF_MSG_LINK, "control reg 0x%x (after %d ms)\n", ctrl, cnt);
5600 return cnt;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005601}
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005602
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005603static void bnx2x_link_int_enable(struct link_params *params)
5604{
5605 u8 port = params->port;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005606 u32 mask;
5607 struct bnx2x *bp = params->bp;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00005608
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005609 /* Setting the status to report on link up for either XGXS or SerDes */
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00005610 if (CHIP_IS_E3(bp)) {
5611 mask = NIG_MASK_XGXS0_LINK_STATUS;
5612 if (!(SINGLE_MEDIA_DIRECT(params)))
5613 mask |= NIG_MASK_MI_INT;
5614 } else if (params->switch_cfg == SWITCH_CFG_10G) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005615 mask = (NIG_MASK_XGXS0_LINK10G |
5616 NIG_MASK_XGXS0_LINK_STATUS);
5617 DP(NETIF_MSG_LINK, "enabled XGXS interrupt\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005618 if (!(SINGLE_MEDIA_DIRECT(params)) &&
5619 params->phy[INT_PHY].type !=
5620 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005621 mask |= NIG_MASK_MI_INT;
5622 DP(NETIF_MSG_LINK, "enabled external phy int\n");
5623 }
5624
5625 } else { /* SerDes */
5626 mask = NIG_MASK_SERDES0_LINK_STATUS;
5627 DP(NETIF_MSG_LINK, "enabled SerDes interrupt\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005628 if (!(SINGLE_MEDIA_DIRECT(params)) &&
5629 params->phy[INT_PHY].type !=
5630 PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005631 mask |= NIG_MASK_MI_INT;
5632 DP(NETIF_MSG_LINK, "enabled external phy int\n");
5633 }
5634 }
5635 bnx2x_bits_en(bp,
5636 NIG_REG_MASK_INTERRUPT_PORT0 + port*4,
5637 mask);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00005638
5639 DP(NETIF_MSG_LINK, "port %x, is_xgxs %x, int_status 0x%x\n", port,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005640 (params->switch_cfg == SWITCH_CFG_10G),
5641 REG_RD(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005642 DP(NETIF_MSG_LINK, " int_mask 0x%x, MI_INT %x, SERDES_LINK %x\n",
5643 REG_RD(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4),
5644 REG_RD(bp, NIG_REG_EMAC0_STATUS_MISC_MI_INT + port*0x18),
5645 REG_RD(bp, NIG_REG_SERDES0_STATUS_LINK_STATUS+port*0x3c));
5646 DP(NETIF_MSG_LINK, " 10G %x, XGXS_LINK %x\n",
5647 REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK10G + port*0x68),
5648 REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK_STATUS + port*0x68));
5649}
5650
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005651static void bnx2x_rearm_latch_signal(struct bnx2x *bp, u8 port,
5652 u8 exp_mi_int)
Eilon Greenstein2f904462009-08-12 08:22:16 +00005653{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005654 u32 latch_status = 0;
5655
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005656 /*
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005657 * Disable the MI INT ( external phy int ) by writing 1 to the
5658 * status register. Link down indication is high-active-signal,
5659 * so in this case we need to write the status to clear the XOR
Eilon Greenstein2f904462009-08-12 08:22:16 +00005660 */
5661 /* Read Latched signals */
5662 latch_status = REG_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005663 NIG_REG_LATCH_STATUS_0 + port*8);
5664 DP(NETIF_MSG_LINK, "latch_status = 0x%x\n", latch_status);
Eilon Greenstein2f904462009-08-12 08:22:16 +00005665 /* Handle only those with latched-signal=up.*/
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005666 if (exp_mi_int)
5667 bnx2x_bits_en(bp,
5668 NIG_REG_STATUS_INTERRUPT_PORT0
5669 + port*4,
5670 NIG_STATUS_EMAC0_MI_INT);
5671 else
5672 bnx2x_bits_dis(bp,
5673 NIG_REG_STATUS_INTERRUPT_PORT0
5674 + port*4,
5675 NIG_STATUS_EMAC0_MI_INT);
5676
Eilon Greenstein2f904462009-08-12 08:22:16 +00005677 if (latch_status & 1) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005678
Eilon Greenstein2f904462009-08-12 08:22:16 +00005679 /* For all latched-signal=up : Re-Arm Latch signals */
5680 REG_WR(bp, NIG_REG_LATCH_STATUS_0 + port*8,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005681 (latch_status & 0xfffe) | (latch_status & 1));
Eilon Greenstein2f904462009-08-12 08:22:16 +00005682 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005683 /* For all latched-signal=up,Write original_signal to status */
Eilon Greenstein2f904462009-08-12 08:22:16 +00005684}
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005685
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005686static void bnx2x_link_int_ack(struct link_params *params,
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00005687 struct link_vars *vars, u8 is_10g_plus)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005688{
5689 struct bnx2x *bp = params->bp;
5690 u8 port = params->port;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00005691 u32 mask;
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005692 /*
5693 * First reset all status we assume only one line will be
5694 * change at a time
5695 */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005696 bnx2x_bits_dis(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005697 (NIG_STATUS_XGXS0_LINK10G |
5698 NIG_STATUS_XGXS0_LINK_STATUS |
5699 NIG_STATUS_SERDES0_LINK_STATUS));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005700 if (vars->phy_link_up) {
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00005701 if (USES_WARPCORE(bp))
5702 mask = NIG_STATUS_XGXS0_LINK_STATUS;
5703 else {
5704 if (is_10g_plus)
5705 mask = NIG_STATUS_XGXS0_LINK10G;
5706 else if (params->switch_cfg == SWITCH_CFG_10G) {
5707 /*
5708 * Disable the link interrupt by writing 1 to
5709 * the relevant lane in the status register
5710 */
5711 u32 ser_lane =
5712 ((params->lane_config &
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005713 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
5714 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00005715 mask = ((1 << ser_lane) <<
5716 NIG_STATUS_XGXS0_LINK_STATUS_SIZE);
5717 } else
5718 mask = NIG_STATUS_SERDES0_LINK_STATUS;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005719 }
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00005720 DP(NETIF_MSG_LINK, "Ack link up interrupt with mask 0x%x\n",
5721 mask);
5722 bnx2x_bits_en(bp,
5723 NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
5724 mask);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005725 }
5726}
5727
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00005728static int bnx2x_format_ver(u32 num, u8 *str, u16 *len)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005729{
5730 u8 *str_ptr = str;
5731 u32 mask = 0xf0000000;
5732 u8 shift = 8*4;
5733 u8 digit;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005734 u8 remove_leading_zeros = 1;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005735 if (*len < 10) {
Frederik Schwarzer025dfda2008-10-16 19:02:37 +02005736 /* Need more than 10chars for this format */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005737 *str_ptr = '\0';
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005738 (*len)--;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005739 return -EINVAL;
5740 }
5741 while (shift > 0) {
5742
5743 shift -= 4;
5744 digit = ((num & mask) >> shift);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005745 if (digit == 0 && remove_leading_zeros) {
5746 mask = mask >> 4;
5747 continue;
5748 } else if (digit < 0xa)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005749 *str_ptr = digit + '0';
5750 else
5751 *str_ptr = digit - 0xa + 'a';
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005752 remove_leading_zeros = 0;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005753 str_ptr++;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005754 (*len)--;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005755 mask = mask >> 4;
5756 if (shift == 4*4) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005757 *str_ptr = '.';
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005758 str_ptr++;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005759 (*len)--;
5760 remove_leading_zeros = 1;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005761 }
5762 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005763 return 0;
5764}
5765
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005766
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00005767static int bnx2x_null_format_ver(u32 spirom_ver, u8 *str, u16 *len)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005768{
5769 str[0] = '\0';
5770 (*len)--;
5771 return 0;
5772}
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005773
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00005774int bnx2x_get_ext_phy_fw_version(struct link_params *params, u8 driver_loaded,
5775 u8 *version, u16 len)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005776{
Julia Lawall0376d5b2009-07-19 05:26:35 +00005777 struct bnx2x *bp;
Eilon Greensteina35da8d2009-02-12 08:37:02 +00005778 u32 spirom_ver = 0;
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00005779 int status = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005780 u8 *ver_p = version;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005781 u16 remain_len = len;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005782 if (version == NULL || params == NULL)
5783 return -EINVAL;
Julia Lawall0376d5b2009-07-19 05:26:35 +00005784 bp = params->bp;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005785
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005786 /* Extract first external phy*/
5787 version[0] = '\0';
5788 spirom_ver = REG_RD(bp, params->phy[EXT_PHY1].ver_addr);
Eilon Greensteina35da8d2009-02-12 08:37:02 +00005789
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005790 if (params->phy[EXT_PHY1].format_fw_ver) {
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005791 status |= params->phy[EXT_PHY1].format_fw_ver(spirom_ver,
5792 ver_p,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005793 &remain_len);
5794 ver_p += (len - remain_len);
5795 }
5796 if ((params->num_phys == MAX_PHYS) &&
5797 (params->phy[EXT_PHY2].ver_addr != 0)) {
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005798 spirom_ver = REG_RD(bp, params->phy[EXT_PHY2].ver_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005799 if (params->phy[EXT_PHY2].format_fw_ver) {
5800 *ver_p = '/';
5801 ver_p++;
5802 remain_len--;
5803 status |= params->phy[EXT_PHY2].format_fw_ver(
5804 spirom_ver,
5805 ver_p,
5806 &remain_len);
5807 ver_p = version + (len - remain_len);
5808 }
5809 }
5810 *ver_p = '\0';
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005811 return status;
5812}
5813
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005814static void bnx2x_set_xgxs_loopback(struct bnx2x_phy *phy,
Yaniv Rosner62b29a52010-09-07 11:40:58 +00005815 struct link_params *params)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005816{
5817 u8 port = params->port;
5818 struct bnx2x *bp = params->bp;
5819
Yaniv Rosner62b29a52010-09-07 11:40:58 +00005820 if (phy->req_line_speed != SPEED_1000) {
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00005821 u32 md_devad = 0;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005822
5823 DP(NETIF_MSG_LINK, "XGXS 10G loopback enable\n");
5824
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00005825 if (!CHIP_IS_E3(bp)) {
5826 /* change the uni_phy_addr in the nig */
5827 md_devad = REG_RD(bp, (NIG_REG_XGXS0_CTRL_MD_DEVAD +
5828 port*0x18));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005829
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00005830 REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18,
5831 0x5);
5832 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005833
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005834 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005835 5,
5836 (MDIO_REG_BANK_AER_BLOCK +
5837 (MDIO_AER_BLOCK_AER_REG & 0xf)),
5838 0x2800);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005839
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005840 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005841 5,
5842 (MDIO_REG_BANK_CL73_IEEEB0 +
5843 (MDIO_CL73_IEEEB0_CL73_AN_CONTROL & 0xf)),
5844 0x6041);
Eilon Greenstein38582762009-01-14 06:44:16 +00005845 msleep(200);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005846 /* set aer mmd back */
Yaniv Rosnerec146a62011-05-31 21:29:27 +00005847 bnx2x_set_aer_mmd(params, phy);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005848
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00005849 if (!CHIP_IS_E3(bp)) {
5850 /* and md_devad */
5851 REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18,
5852 md_devad);
5853 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005854 } else {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005855 u16 mii_ctrl;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005856 DP(NETIF_MSG_LINK, "XGXS 1G loopback enable\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005857 bnx2x_cl45_read(bp, phy, 5,
5858 (MDIO_REG_BANK_COMBO_IEEE0 +
5859 (MDIO_COMBO_IEEE0_MII_CONTROL & 0xf)),
5860 &mii_ctrl);
5861 bnx2x_cl45_write(bp, phy, 5,
5862 (MDIO_REG_BANK_COMBO_IEEE0 +
5863 (MDIO_COMBO_IEEE0_MII_CONTROL & 0xf)),
5864 mii_ctrl |
5865 MDIO_COMBO_IEEO_MII_CONTROL_LOOPBACK);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005866 }
5867}
5868
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00005869int bnx2x_set_led(struct link_params *params,
5870 struct link_vars *vars, u8 mode, u32 speed)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005871{
Yaniv Rosner7846e472009-11-05 19:18:07 +02005872 u8 port = params->port;
5873 u16 hw_led_mode = params->hw_led_mode;
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00005874 int rc = 0;
5875 u8 phy_idx;
Eilon Greenstein345b5d52008-08-13 15:58:12 -07005876 u32 tmp;
5877 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Yaniv Rosner7846e472009-11-05 19:18:07 +02005878 struct bnx2x *bp = params->bp;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005879 DP(NETIF_MSG_LINK, "bnx2x_set_led: port %x, mode %d\n", port, mode);
5880 DP(NETIF_MSG_LINK, "speed 0x%x, hw_led_mode 0x%x\n",
5881 speed, hw_led_mode);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00005882 /* In case */
5883 for (phy_idx = EXT_PHY1; phy_idx < MAX_PHYS; phy_idx++) {
5884 if (params->phy[phy_idx].set_link_led) {
5885 params->phy[phy_idx].set_link_led(
5886 &params->phy[phy_idx], params, mode);
5887 }
5888 }
5889
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005890 switch (mode) {
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00005891 case LED_MODE_FRONT_PANEL_OFF:
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005892 case LED_MODE_OFF:
5893 REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 0);
5894 REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005895 SHARED_HW_CFG_LED_MAC1);
Eilon Greenstein345b5d52008-08-13 15:58:12 -07005896
5897 tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005898 EMAC_WR(bp, EMAC_REG_EMAC_LED, (tmp | EMAC_LED_OVERRIDE));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005899 break;
5900
5901 case LED_MODE_OPER:
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005902 /*
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00005903 * For all other phys, OPER mode is same as ON, so in case
5904 * link is down, do nothing
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005905 */
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00005906 if (!vars->link_up)
5907 break;
5908 case LED_MODE_ON:
Yaniv Rosnere4d78f12011-05-31 21:25:55 +00005909 if (((params->phy[EXT_PHY1].type ==
5910 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727) ||
5911 (params->phy[EXT_PHY1].type ==
5912 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722)) &&
Yaniv Rosner1f483532011-01-18 04:33:31 +00005913 CHIP_IS_E2(bp) && params->num_phys == 2) {
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005914 /*
5915 * This is a work-around for E2+8727 Configurations
5916 */
Yaniv Rosner1f483532011-01-18 04:33:31 +00005917 if (mode == LED_MODE_ON ||
5918 speed == SPEED_10000){
5919 REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4, 0);
5920 REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 1);
5921
5922 tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
5923 EMAC_WR(bp, EMAC_REG_EMAC_LED,
5924 (tmp | EMAC_LED_OVERRIDE));
Yaniv Rosner793bd452011-08-02 22:59:40 +00005925 /*
5926 * return here without enabling traffic
5927 * LED blink andsetting rate in ON mode.
5928 * In oper mode, enabling LED blink
5929 * and setting rate is needed.
5930 */
5931 if (mode == LED_MODE_ON)
5932 return rc;
Yaniv Rosner1f483532011-01-18 04:33:31 +00005933 }
Yaniv Rosner793bd452011-08-02 22:59:40 +00005934 } else if (SINGLE_MEDIA_DIRECT(params)) {
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005935 /*
5936 * This is a work-around for HW issue found when link
5937 * is up in CL73
5938 */
Yaniv Rosner7846e472009-11-05 19:18:07 +02005939 REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 1);
Yaniv Rosner793bd452011-08-02 22:59:40 +00005940 if (CHIP_IS_E1x(bp) ||
5941 CHIP_IS_E2(bp) ||
5942 (mode == LED_MODE_ON))
5943 REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4, 0);
5944 else
5945 REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4,
5946 hw_led_mode);
5947 } else
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005948 REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4, hw_led_mode);
Yaniv Rosner7846e472009-11-05 19:18:07 +02005949
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005950 REG_WR(bp, NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0 + port*4, 0);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005951 /* Set blinking rate to ~15.9Hz */
5952 REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_RATE_P0 + port*4,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005953 LED_BLINK_RATE_VAL);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005954 REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_RATE_ENA_P0 +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005955 port*4, 1);
Eilon Greenstein345b5d52008-08-13 15:58:12 -07005956 tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005957 EMAC_WR(bp, EMAC_REG_EMAC_LED, (tmp & (~EMAC_LED_OVERRIDE)));
Eilon Greenstein345b5d52008-08-13 15:58:12 -07005958
Yaniv Rosner7846e472009-11-05 19:18:07 +02005959 if (CHIP_IS_E1(bp) &&
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005960 ((speed == SPEED_2500) ||
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005961 (speed == SPEED_1000) ||
5962 (speed == SPEED_100) ||
5963 (speed == SPEED_10))) {
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005964 /*
5965 * On Everest 1 Ax chip versions for speeds less than
5966 * 10G LED scheme is different
5967 */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005968 REG_WR(bp, NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005969 + port*4, 1);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005970 REG_WR(bp, NIG_REG_LED_CONTROL_TRAFFIC_P0 +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005971 port*4, 0);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005972 REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_TRAFFIC_P0 +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005973 port*4, 1);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005974 }
5975 break;
5976
5977 default:
5978 rc = -EINVAL;
5979 DP(NETIF_MSG_LINK, "bnx2x_set_led: Invalid led mode %d\n",
5980 mode);
5981 break;
5982 }
5983 return rc;
5984
5985}
5986
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005987/*
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005988 * This function comes to reflect the actual link state read DIRECTLY from the
5989 * HW
5990 */
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00005991int bnx2x_test_link(struct link_params *params, struct link_vars *vars,
5992 u8 is_serdes)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005993{
5994 struct bnx2x *bp = params->bp;
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00005995 u16 gp_status = 0, phy_index = 0;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005996 u8 ext_phy_link_up = 0, serdes_phy_type;
5997 struct link_vars temp_vars;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00005998 struct bnx2x_phy *int_phy = &params->phy[INT_PHY];
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005999
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00006000 if (CHIP_IS_E3(bp)) {
6001 u16 link_up;
6002 if (params->req_line_speed[LINK_CONFIG_IDX(INT_PHY)]
6003 > SPEED_10000) {
6004 /* Check 20G link */
6005 bnx2x_cl45_read(bp, int_phy, MDIO_WC_DEVAD,
6006 1, &link_up);
6007 bnx2x_cl45_read(bp, int_phy, MDIO_WC_DEVAD,
6008 1, &link_up);
6009 link_up &= (1<<2);
6010 } else {
6011 /* Check 10G link and below*/
6012 u8 lane = bnx2x_get_warpcore_lane(int_phy, params);
6013 bnx2x_cl45_read(bp, int_phy, MDIO_WC_DEVAD,
6014 MDIO_WC_REG_GP2_STATUS_GP_2_1,
6015 &gp_status);
6016 gp_status = ((gp_status >> 8) & 0xf) |
6017 ((gp_status >> 12) & 0xf);
6018 link_up = gp_status & (1 << lane);
6019 }
6020 if (!link_up)
6021 return -ESRCH;
6022 } else {
6023 CL22_RD_OVER_CL45(bp, int_phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006024 MDIO_REG_BANK_GP_STATUS,
6025 MDIO_GP_STATUS_TOP_AN_STATUS1,
6026 &gp_status);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07006027 /* link is up only if both local phy and external phy are up */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006028 if (!(gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS))
6029 return -ESRCH;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00006030 }
6031 /* In XGXS loopback mode, do not check external PHY */
6032 if (params->loopback_mode == LOOPBACK_XGXS)
6033 return 0;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006034
6035 switch (params->num_phys) {
6036 case 1:
6037 /* No external PHY */
6038 return 0;
6039 case 2:
6040 ext_phy_link_up = params->phy[EXT_PHY1].read_status(
6041 &params->phy[EXT_PHY1],
6042 params, &temp_vars);
6043 break;
6044 case 3: /* Dual Media */
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00006045 for (phy_index = EXT_PHY1; phy_index < params->num_phys;
6046 phy_index++) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006047 serdes_phy_type = ((params->phy[phy_index].media_type ==
6048 ETH_PHY_SFP_FIBER) ||
6049 (params->phy[phy_index].media_type ==
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00006050 ETH_PHY_XFP_FIBER) ||
6051 (params->phy[phy_index].media_type ==
6052 ETH_PHY_DA_TWINAX));
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006053
6054 if (is_serdes != serdes_phy_type)
6055 continue;
6056 if (params->phy[phy_index].read_status) {
6057 ext_phy_link_up |=
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00006058 params->phy[phy_index].read_status(
6059 &params->phy[phy_index],
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006060 params, &temp_vars);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006061 }
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00006062 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006063 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006064 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006065 if (ext_phy_link_up)
6066 return 0;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07006067 return -ESRCH;
6068}
6069
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00006070static int bnx2x_link_initialize(struct link_params *params,
6071 struct link_vars *vars)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07006072{
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00006073 int rc = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006074 u8 phy_index, non_ext_phy;
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00006075 struct bnx2x *bp = params->bp;
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006076 /*
6077 * In case of external phy existence, the line speed would be the
6078 * line speed linked up by the external phy. In case it is direct
6079 * only, then the line_speed during initialization will be
6080 * equal to the req_line_speed
6081 */
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00006082 vars->line_speed = params->phy[INT_PHY].req_line_speed;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07006083
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006084 /*
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00006085 * Initialize the internal phy in case this is a direct board
6086 * (no external phys), or this board has external phy which requires
6087 * to first.
6088 */
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00006089 if (!USES_WARPCORE(bp))
6090 bnx2x_prepare_xgxs(&params->phy[INT_PHY], params, vars);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07006091 /* init ext phy and enable link state int */
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00006092 non_ext_phy = (SINGLE_MEDIA_DIRECT(params) ||
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006093 (params->loopback_mode == LOOPBACK_XGXS));
Yaniv Rosner57963ed2008-08-13 15:55:28 -07006094
6095 if (non_ext_phy ||
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00006096 (params->phy[EXT_PHY1].flags & FLAGS_INIT_XGXS_FIRST) ||
Eilon Greenstein8660d8c2009-03-02 08:01:02 +00006097 (params->loopback_mode == LOOPBACK_EXT_PHY)) {
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00006098 struct bnx2x_phy *phy = &params->phy[INT_PHY];
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00006099 if (vars->line_speed == SPEED_AUTO_NEG &&
6100 (CHIP_IS_E1x(bp) ||
6101 CHIP_IS_E2(bp)))
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00006102 bnx2x_set_parallel_detection(phy, params);
Yaniv Rosnerec146a62011-05-31 21:29:27 +00006103 if (params->phy[INT_PHY].config_init)
6104 params->phy[INT_PHY].config_init(phy,
6105 params,
6106 vars);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07006107 }
6108
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00006109 /* Init external phy*/
Yaniv Rosnerfd36a2e2011-05-31 21:29:05 +00006110 if (non_ext_phy) {
6111 if (params->phy[INT_PHY].supported &
6112 SUPPORTED_FIBRE)
6113 vars->link_status |= LINK_STATUS_SERDES_LINK;
6114 } else {
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006115 for (phy_index = EXT_PHY1; phy_index < params->num_phys;
6116 phy_index++) {
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006117 /*
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006118 * No need to initialize second phy in case of first
6119 * phy only selection. In case of second phy, we do
6120 * need to initialize the first phy, since they are
6121 * connected.
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006122 */
Yaniv Rosnerfd36a2e2011-05-31 21:29:05 +00006123 if (params->phy[phy_index].supported &
6124 SUPPORTED_FIBRE)
6125 vars->link_status |= LINK_STATUS_SERDES_LINK;
6126
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006127 if (phy_index == EXT_PHY2 &&
6128 (bnx2x_phy_selection(params) ==
6129 PORT_HW_CFG_PHY_SELECTION_FIRST_PHY)) {
Yaniv Rosner9045f6b42011-05-31 21:28:27 +00006130 DP(NETIF_MSG_LINK, "Not initializing"
6131 " second phy\n");
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006132 continue;
6133 }
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006134 params->phy[phy_index].config_init(
6135 &params->phy[phy_index],
6136 params, vars);
6137 }
Yaniv Rosnerfd36a2e2011-05-31 21:29:05 +00006138 }
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006139 /* Reset the interrupt indication after phy was initialized */
6140 bnx2x_bits_dis(bp, NIG_REG_STATUS_INTERRUPT_PORT0 +
6141 params->port*4,
6142 (NIG_STATUS_XGXS0_LINK10G |
6143 NIG_STATUS_XGXS0_LINK_STATUS |
6144 NIG_STATUS_SERDES0_LINK_STATUS |
6145 NIG_MASK_MI_INT));
Yaniv Rosnerfd36a2e2011-05-31 21:29:05 +00006146 bnx2x_update_mng(params, vars->link_status);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07006147 return rc;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07006148}
6149
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006150static void bnx2x_int_link_reset(struct bnx2x_phy *phy,
6151 struct link_params *params)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006152{
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006153 /* reset the SerDes/XGXS */
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006154 REG_WR(params->bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR,
6155 (0x1ff << (params->port*16)));
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006156}
6157
6158static void bnx2x_common_ext_link_reset(struct bnx2x_phy *phy,
6159 struct link_params *params)
6160{
6161 struct bnx2x *bp = params->bp;
6162 u8 gpio_port;
6163 /* HW reset */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006164 if (CHIP_IS_E2(bp))
6165 gpio_port = BP_PATH(bp);
6166 else
6167 gpio_port = params->port;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006168 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006169 MISC_REGISTERS_GPIO_OUTPUT_LOW,
6170 gpio_port);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006171 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006172 MISC_REGISTERS_GPIO_OUTPUT_LOW,
6173 gpio_port);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006174 DP(NETIF_MSG_LINK, "reset external PHY\n");
6175}
6176
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00006177static int bnx2x_update_link_down(struct link_params *params,
6178 struct link_vars *vars)
Yaniv Rosner57963ed2008-08-13 15:55:28 -07006179{
6180 struct bnx2x *bp = params->bp;
6181 u8 port = params->port;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00006182
Yaniv Rosner57963ed2008-08-13 15:55:28 -07006183 DP(NETIF_MSG_LINK, "Port %x: Link is down\n", port);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00006184 bnx2x_set_led(params, vars, LED_MODE_OFF, 0);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00006185 vars->phy_flags &= ~PHY_PHYSICAL_LINK_FLAG;
Yaniv Rosner57963ed2008-08-13 15:55:28 -07006186 /* indicate no mac active */
6187 vars->mac_type = MAC_TYPE_NONE;
6188
6189 /* update shared memory */
Yaniv Rosnerfd36a2e2011-05-31 21:29:05 +00006190 vars->link_status &= ~(LINK_STATUS_SPEED_AND_DUPLEX_MASK |
6191 LINK_STATUS_LINK_UP |
Yaniv Rosnerde6f3372011-08-02 22:59:25 +00006192 LINK_STATUS_PHYSICAL_LINK_FLAG |
Yaniv Rosnerfd36a2e2011-05-31 21:29:05 +00006193 LINK_STATUS_AUTO_NEGOTIATE_COMPLETE |
6194 LINK_STATUS_RX_FLOW_CONTROL_FLAG_MASK |
6195 LINK_STATUS_TX_FLOW_CONTROL_FLAG_MASK |
6196 LINK_STATUS_PARALLEL_DETECTION_FLAG_MASK);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07006197 vars->line_speed = 0;
6198 bnx2x_update_mng(params, vars->link_status);
6199
6200 /* activate nig drain */
6201 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 1);
6202
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00006203 /* disable emac */
Yaniv Rosner9380bb92011-06-14 01:34:07 +00006204 if (!CHIP_IS_E3(bp))
6205 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00006206
6207 msleep(10);
Yaniv Rosner9380bb92011-06-14 01:34:07 +00006208 /* reset BigMac/Xmac */
6209 if (CHIP_IS_E1x(bp) ||
6210 CHIP_IS_E2(bp)) {
6211 bnx2x_bmac_rx_disable(bp, params->port);
6212 REG_WR(bp, GRCBASE_MISC +
6213 MISC_REGISTERS_RESET_REG_2_CLEAR,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006214 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
Yaniv Rosner9380bb92011-06-14 01:34:07 +00006215 }
6216 if (CHIP_IS_E3(bp))
6217 bnx2x_xmac_disable(params);
6218
Yaniv Rosner57963ed2008-08-13 15:55:28 -07006219 return 0;
6220}
6221
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00006222static int bnx2x_update_link_up(struct link_params *params,
6223 struct link_vars *vars,
6224 u8 link_10g)
Yaniv Rosner57963ed2008-08-13 15:55:28 -07006225{
6226 struct bnx2x *bp = params->bp;
6227 u8 port = params->port;
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00006228 int rc = 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00006229
Yaniv Rosnerde6f3372011-08-02 22:59:25 +00006230 vars->link_status |= (LINK_STATUS_LINK_UP |
6231 LINK_STATUS_PHYSICAL_LINK_FLAG);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00006232 vars->phy_flags |= PHY_PHYSICAL_LINK_FLAG;
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00006233
Yaniv Rosner7aa07112010-09-07 11:41:01 +00006234 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
6235 vars->link_status |=
6236 LINK_STATUS_TX_FLOW_CONTROL_ENABLED;
6237
6238 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
6239 vars->link_status |=
6240 LINK_STATUS_RX_FLOW_CONTROL_ENABLED;
Yaniv Rosner9380bb92011-06-14 01:34:07 +00006241 if (USES_WARPCORE(bp)) {
Yaniv Rosner3deb8162011-06-14 01:34:33 +00006242 if (link_10g) {
6243 if (bnx2x_xmac_enable(params, vars, 0) ==
6244 -ESRCH) {
6245 DP(NETIF_MSG_LINK, "Found errors on XMAC\n");
6246 vars->link_up = 0;
6247 vars->phy_flags |= PHY_HALF_OPEN_CONN_FLAG;
6248 vars->link_status &= ~LINK_STATUS_LINK_UP;
6249 }
6250 } else
Yaniv Rosner9380bb92011-06-14 01:34:07 +00006251 bnx2x_umac_enable(params, vars, 0);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00006252 bnx2x_set_led(params, vars,
Yaniv Rosner9380bb92011-06-14 01:34:07 +00006253 LED_MODE_OPER, vars->line_speed);
6254 }
6255 if ((CHIP_IS_E1x(bp) ||
6256 CHIP_IS_E2(bp))) {
6257 if (link_10g) {
Yaniv Rosner3deb8162011-06-14 01:34:33 +00006258 if (bnx2x_bmac_enable(params, vars, 0) ==
6259 -ESRCH) {
6260 DP(NETIF_MSG_LINK, "Found errors on BMAC\n");
6261 vars->link_up = 0;
6262 vars->phy_flags |= PHY_HALF_OPEN_CONN_FLAG;
6263 vars->link_status &= ~LINK_STATUS_LINK_UP;
6264 }
Yaniv Rosner57963ed2008-08-13 15:55:28 -07006265
Yaniv Rosner9380bb92011-06-14 01:34:07 +00006266 bnx2x_set_led(params, vars,
6267 LED_MODE_OPER, SPEED_10000);
6268 } else {
6269 rc = bnx2x_emac_program(params, vars);
6270 bnx2x_emac_enable(params, vars, 0);
Yaniv Rosner0c786f02009-11-05 19:18:32 +02006271
Yaniv Rosner9380bb92011-06-14 01:34:07 +00006272 /* AN complete? */
6273 if ((vars->link_status &
6274 LINK_STATUS_AUTO_NEGOTIATE_COMPLETE)
6275 && (!(vars->phy_flags & PHY_SGMII_FLAG)) &&
6276 SINGLE_MEDIA_DIRECT(params))
6277 bnx2x_set_gmii_tx_driver(params);
6278 }
Yaniv Rosner57963ed2008-08-13 15:55:28 -07006279 }
6280
6281 /* PBF - link up */
Yaniv Rosner9380bb92011-06-14 01:34:07 +00006282 if (CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006283 rc |= bnx2x_pbf_update(params, vars->flow_ctrl,
6284 vars->line_speed);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07006285
6286 /* disable drain */
6287 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 0);
6288
6289 /* update shared memory */
6290 bnx2x_update_mng(params, vars->link_status);
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00006291 msleep(20);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07006292 return rc;
6293}
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006294/*
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006295 * The bnx2x_link_update function should be called upon link
6296 * interrupt.
6297 * Link is considered up as follows:
6298 * - DIRECT_SINGLE_MEDIA - Only XGXS link (internal link) needs
6299 * to be up
6300 * - SINGLE_MEDIA - The link between the 577xx and the external
6301 * phy (XGXS) need to up as well as the external link of the
6302 * phy (PHY_EXT1)
6303 * - DUAL_MEDIA - The link between the 577xx and the first
6304 * external phy needs to be up, and at least one of the 2
6305 * external phy link must be up.
Yaniv Rosner62b29a52010-09-07 11:40:58 +00006306 */
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00006307int bnx2x_link_update(struct link_params *params, struct link_vars *vars)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07006308{
6309 struct bnx2x *bp = params->bp;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006310 struct link_vars phy_vars[MAX_PHYS];
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07006311 u8 port = params->port;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00006312 u8 link_10g_plus, phy_index;
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00006313 u8 ext_phy_link_up = 0, cur_link_up;
6314 int rc = 0;
Eilon Greenstein2f904462009-08-12 08:22:16 +00006315 u8 is_mi_int = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006316 u16 ext_phy_line_speed = 0, prev_line_speed = vars->line_speed;
6317 u8 active_external_phy = INT_PHY;
Yaniv Rosner3deb8162011-06-14 01:34:33 +00006318 vars->phy_flags &= ~PHY_HALF_OPEN_CONN_FLAG;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006319 for (phy_index = INT_PHY; phy_index < params->num_phys;
6320 phy_index++) {
6321 phy_vars[phy_index].flow_ctrl = 0;
6322 phy_vars[phy_index].link_status = 0;
6323 phy_vars[phy_index].line_speed = 0;
6324 phy_vars[phy_index].duplex = DUPLEX_FULL;
6325 phy_vars[phy_index].phy_link_up = 0;
6326 phy_vars[phy_index].link_up = 0;
Yaniv Rosnerc688fe22011-05-31 21:27:06 +00006327 phy_vars[phy_index].fault_detected = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006328 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07006329
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00006330 if (USES_WARPCORE(bp))
6331 bnx2x_set_aer_mmd(params, &params->phy[INT_PHY]);
6332
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07006333 DP(NETIF_MSG_LINK, "port %x, XGXS?%x, int_status 0x%x\n",
Eilon Greenstein2f904462009-08-12 08:22:16 +00006334 port, (vars->phy_flags & PHY_XGXS_FLAG),
6335 REG_RD(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07006336
Eilon Greenstein2f904462009-08-12 08:22:16 +00006337 is_mi_int = (u8)(REG_RD(bp, NIG_REG_EMAC0_STATUS_MISC_MI_INT +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006338 port*0x18) > 0);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07006339 DP(NETIF_MSG_LINK, "int_mask 0x%x MI_INT %x, SERDES_LINK %x\n",
Eilon Greenstein2f904462009-08-12 08:22:16 +00006340 REG_RD(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4),
6341 is_mi_int,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006342 REG_RD(bp, NIG_REG_SERDES0_STATUS_LINK_STATUS + port*0x3c));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07006343
6344 DP(NETIF_MSG_LINK, " 10G %x, XGXS_LINK %x\n",
6345 REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK10G + port*0x68),
6346 REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK_STATUS + port*0x68));
6347
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00006348 /* disable emac */
Yaniv Rosner9380bb92011-06-14 01:34:07 +00006349 if (!CHIP_IS_E3(bp))
6350 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00006351
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006352 /*
6353 * Step 1:
6354 * Check external link change only for external phys, and apply
6355 * priority selection between them in case the link on both phys
Yaniv Rosner9045f6b42011-05-31 21:28:27 +00006356 * is up. Note that instead of the common vars, a temporary
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006357 * vars argument is used since each phy may have different link/
6358 * speed/duplex result
6359 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006360 for (phy_index = EXT_PHY1; phy_index < params->num_phys;
6361 phy_index++) {
6362 struct bnx2x_phy *phy = &params->phy[phy_index];
6363 if (!phy->read_status)
6364 continue;
6365 /* Read link status and params of this ext phy */
6366 cur_link_up = phy->read_status(phy, params,
6367 &phy_vars[phy_index]);
6368 if (cur_link_up) {
6369 DP(NETIF_MSG_LINK, "phy in index %d link is up\n",
6370 phy_index);
6371 } else {
6372 DP(NETIF_MSG_LINK, "phy in index %d link is down\n",
6373 phy_index);
6374 continue;
6375 }
Yaniv Rosner57963ed2008-08-13 15:55:28 -07006376
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006377 if (!ext_phy_link_up) {
6378 ext_phy_link_up = 1;
6379 active_external_phy = phy_index;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006380 } else {
6381 switch (bnx2x_phy_selection(params)) {
6382 case PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT:
6383 case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006384 /*
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006385 * In this option, the first PHY makes sure to pass the
6386 * traffic through itself only.
6387 * Its not clear how to reset the link on the second phy
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006388 */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006389 active_external_phy = EXT_PHY1;
6390 break;
6391 case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006392 /*
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006393 * In this option, the first PHY makes sure to pass the
6394 * traffic through the second PHY.
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006395 */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006396 active_external_phy = EXT_PHY2;
6397 break;
6398 default:
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006399 /*
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006400 * Link indication on both PHYs with the following cases
6401 * is invalid:
6402 * - FIRST_PHY means that second phy wasn't initialized,
6403 * hence its link is expected to be down
6404 * - SECOND_PHY means that first phy should not be able
6405 * to link up by itself (using configuration)
6406 * - DEFAULT should be overriden during initialiazation
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006407 */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006408 DP(NETIF_MSG_LINK, "Invalid link indication"
6409 "mpc=0x%x. DISABLING LINK !!!\n",
6410 params->multi_phy_config);
6411 ext_phy_link_up = 0;
6412 break;
6413 }
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006414 }
6415 }
6416 prev_line_speed = vars->line_speed;
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006417 /*
6418 * Step 2:
6419 * Read the status of the internal phy. In case of
6420 * DIRECT_SINGLE_MEDIA board, this link is the external link,
6421 * otherwise this is the link between the 577xx and the first
6422 * external phy
6423 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006424 if (params->phy[INT_PHY].read_status)
6425 params->phy[INT_PHY].read_status(
6426 &params->phy[INT_PHY],
6427 params, vars);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006428 /*
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006429 * The INT_PHY flow control reside in the vars. This include the
6430 * case where the speed or flow control are not set to AUTO.
6431 * Otherwise, the active external phy flow control result is set
6432 * to the vars. The ext_phy_line_speed is needed to check if the
6433 * speed is different between the internal phy and external phy.
6434 * This case may be result of intermediate link speed change.
6435 */
6436 if (active_external_phy > INT_PHY) {
6437 vars->flow_ctrl = phy_vars[active_external_phy].flow_ctrl;
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006438 /*
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006439 * Link speed is taken from the XGXS. AN and FC result from
6440 * the external phy.
6441 */
6442 vars->link_status |= phy_vars[active_external_phy].link_status;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006443
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006444 /*
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006445 * if active_external_phy is first PHY and link is up - disable
6446 * disable TX on second external PHY
6447 */
6448 if (active_external_phy == EXT_PHY1) {
6449 if (params->phy[EXT_PHY2].phy_specific_func) {
6450 DP(NETIF_MSG_LINK, "Disabling TX on"
6451 " EXT_PHY2\n");
6452 params->phy[EXT_PHY2].phy_specific_func(
6453 &params->phy[EXT_PHY2],
6454 params, DISABLE_TX);
6455 }
6456 }
6457
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006458 ext_phy_line_speed = phy_vars[active_external_phy].line_speed;
6459 vars->duplex = phy_vars[active_external_phy].duplex;
6460 if (params->phy[active_external_phy].supported &
6461 SUPPORTED_FIBRE)
6462 vars->link_status |= LINK_STATUS_SERDES_LINK;
Yaniv Rosnerfd36a2e2011-05-31 21:29:05 +00006463 else
6464 vars->link_status &= ~LINK_STATUS_SERDES_LINK;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006465 DP(NETIF_MSG_LINK, "Active external phy selected: %x\n",
6466 active_external_phy);
6467 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006468
6469 for (phy_index = EXT_PHY1; phy_index < params->num_phys;
6470 phy_index++) {
6471 if (params->phy[phy_index].flags &
6472 FLAGS_REARM_LATCH_SIGNAL) {
6473 bnx2x_rearm_latch_signal(bp, port,
6474 phy_index ==
6475 active_external_phy);
6476 break;
6477 }
6478 }
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006479 DP(NETIF_MSG_LINK, "vars->flow_ctrl = 0x%x, vars->link_status = 0x%x,"
6480 " ext_phy_line_speed = %d\n", vars->flow_ctrl,
6481 vars->link_status, ext_phy_line_speed);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006482 /*
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006483 * Upon link speed change set the NIG into drain mode. Comes to
6484 * deals with possible FIFO glitch due to clk change when speed
6485 * is decreased without link down indicator
6486 */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07006487
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006488 if (vars->phy_link_up) {
6489 if (!(SINGLE_MEDIA_DIRECT(params)) && ext_phy_link_up &&
6490 (ext_phy_line_speed != vars->line_speed)) {
6491 DP(NETIF_MSG_LINK, "Internal link speed %d is"
6492 " different than the external"
6493 " link speed %d\n", vars->line_speed,
6494 ext_phy_line_speed);
6495 vars->phy_link_up = 0;
6496 } else if (prev_line_speed != vars->line_speed) {
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006497 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4,
6498 0);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006499 msleep(1);
6500 }
6501 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07006502
6503 /* anything 10 and over uses the bmac */
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00006504 link_10g_plus = (vars->line_speed >= SPEED_10000);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07006505
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00006506 bnx2x_link_int_ack(params, vars, link_10g_plus);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07006507
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006508 /*
6509 * In case external phy link is up, and internal link is down
6510 * (not initialized yet probably after link initialization, it
6511 * needs to be initialized.
6512 * Note that after link down-up as result of cable plug, the xgxs
6513 * link would probably become up again without the need
6514 * initialize it
6515 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006516 if (!(SINGLE_MEDIA_DIRECT(params))) {
6517 DP(NETIF_MSG_LINK, "ext_phy_link_up = %d, int_link_up = %d,"
6518 " init_preceding = %d\n", ext_phy_link_up,
6519 vars->phy_link_up,
6520 params->phy[EXT_PHY1].flags &
6521 FLAGS_INIT_XGXS_FIRST);
6522 if (!(params->phy[EXT_PHY1].flags &
6523 FLAGS_INIT_XGXS_FIRST)
6524 && ext_phy_link_up && !vars->phy_link_up) {
6525 vars->line_speed = ext_phy_line_speed;
6526 if (vars->line_speed < SPEED_1000)
6527 vars->phy_flags |= PHY_SGMII_FLAG;
6528 else
6529 vars->phy_flags &= ~PHY_SGMII_FLAG;
Yaniv Rosnerec146a62011-05-31 21:29:27 +00006530
6531 if (params->phy[INT_PHY].config_init)
6532 params->phy[INT_PHY].config_init(
6533 &params->phy[INT_PHY], params,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006534 vars);
6535 }
6536 }
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006537 /*
6538 * Link is up only if both local phy and external phy (in case of
Yaniv Rosner9045f6b42011-05-31 21:28:27 +00006539 * non-direct board) are up and no fault detected on active PHY.
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006540 */
6541 vars->link_up = (vars->phy_link_up &&
6542 (ext_phy_link_up ||
Yaniv Rosnerc688fe22011-05-31 21:27:06 +00006543 SINGLE_MEDIA_DIRECT(params)) &&
6544 (phy_vars[active_external_phy].fault_detected == 0));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07006545
Yaniv Rosner57963ed2008-08-13 15:55:28 -07006546 if (vars->link_up)
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00006547 rc = bnx2x_update_link_up(params, vars, link_10g_plus);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07006548 else
6549 rc = bnx2x_update_link_down(params, vars);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07006550
6551 return rc;
6552}
6553
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006554
6555/*****************************************************************************/
6556/* External Phy section */
6557/*****************************************************************************/
6558void bnx2x_ext_phy_hw_reset(struct bnx2x *bp, u8 port)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006559{
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006560 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006561 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006562 msleep(1);
6563 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006564 MISC_REGISTERS_GPIO_OUTPUT_HIGH, port);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006565}
6566
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006567static void bnx2x_save_spirom_version(struct bnx2x *bp, u8 port,
6568 u32 spirom_ver, u32 ver_addr)
6569{
6570 DP(NETIF_MSG_LINK, "FW version 0x%x:0x%x for port %d\n",
6571 (u16)(spirom_ver>>16), (u16)spirom_ver, port);
6572
6573 if (ver_addr)
6574 REG_WR(bp, ver_addr, spirom_ver);
6575}
6576
6577static void bnx2x_save_bcm_spirom_ver(struct bnx2x *bp,
6578 struct bnx2x_phy *phy,
6579 u8 port)
6580{
6581 u16 fw_ver1, fw_ver2;
6582
6583 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006584 MDIO_PMA_REG_ROM_VER1, &fw_ver1);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006585 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006586 MDIO_PMA_REG_ROM_VER2, &fw_ver2);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006587 bnx2x_save_spirom_version(bp, port, (u32)(fw_ver1<<16 | fw_ver2),
6588 phy->ver_addr);
6589}
6590
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006591static void bnx2x_ext_phy_10G_an_resolve(struct bnx2x *bp,
6592 struct bnx2x_phy *phy,
6593 struct link_vars *vars)
6594{
6595 u16 val;
6596 bnx2x_cl45_read(bp, phy,
6597 MDIO_AN_DEVAD,
6598 MDIO_AN_REG_STATUS, &val);
6599 bnx2x_cl45_read(bp, phy,
6600 MDIO_AN_DEVAD,
6601 MDIO_AN_REG_STATUS, &val);
6602 if (val & (1<<5))
6603 vars->link_status |= LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
6604 if ((val & (1<<0)) == 0)
6605 vars->link_status |= LINK_STATUS_PARALLEL_DETECTION_USED;
6606}
6607
6608/******************************************************************/
6609/* common BCM8073/BCM8727 PHY SECTION */
6610/******************************************************************/
6611static void bnx2x_8073_resolve_fc(struct bnx2x_phy *phy,
6612 struct link_params *params,
6613 struct link_vars *vars)
6614{
6615 struct bnx2x *bp = params->bp;
6616 if (phy->req_line_speed == SPEED_10 ||
6617 phy->req_line_speed == SPEED_100) {
6618 vars->flow_ctrl = phy->req_flow_ctrl;
6619 return;
6620 }
6621
6622 if (bnx2x_ext_phy_resolve_fc(phy, params, vars) &&
6623 (vars->flow_ctrl == BNX2X_FLOW_CTRL_NONE)) {
6624 u16 pause_result;
6625 u16 ld_pause; /* local */
6626 u16 lp_pause; /* link partner */
6627 bnx2x_cl45_read(bp, phy,
6628 MDIO_AN_DEVAD,
6629 MDIO_AN_REG_CL37_FC_LD, &ld_pause);
6630
6631 bnx2x_cl45_read(bp, phy,
6632 MDIO_AN_DEVAD,
6633 MDIO_AN_REG_CL37_FC_LP, &lp_pause);
6634 pause_result = (ld_pause &
6635 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) >> 5;
6636 pause_result |= (lp_pause &
6637 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) >> 7;
6638
6639 bnx2x_pause_resolve(vars, pause_result);
6640 DP(NETIF_MSG_LINK, "Ext PHY CL37 pause result 0x%x\n",
6641 pause_result);
6642 }
6643}
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00006644static int bnx2x_8073_8727_external_rom_boot(struct bnx2x *bp,
6645 struct bnx2x_phy *phy,
6646 u8 port)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006647{
Yaniv Rosner5c99274b2011-01-18 04:33:36 +00006648 u32 count = 0;
6649 u16 fw_ver1, fw_msgout;
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00006650 int rc = 0;
Yaniv Rosner5c99274b2011-01-18 04:33:36 +00006651
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006652 /* Boot port from external ROM */
6653 /* EDC grst */
6654 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006655 MDIO_PMA_DEVAD,
6656 MDIO_PMA_REG_GEN_CTRL,
6657 0x0001);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006658
6659 /* ucode reboot and rst */
6660 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006661 MDIO_PMA_DEVAD,
6662 MDIO_PMA_REG_GEN_CTRL,
6663 0x008c);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006664
6665 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006666 MDIO_PMA_DEVAD,
6667 MDIO_PMA_REG_MISC_CTRL1, 0x0001);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006668
6669 /* Reset internal microprocessor */
6670 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006671 MDIO_PMA_DEVAD,
6672 MDIO_PMA_REG_GEN_CTRL,
6673 MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006674
6675 /* Release srst bit */
6676 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006677 MDIO_PMA_DEVAD,
6678 MDIO_PMA_REG_GEN_CTRL,
6679 MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006680
Yaniv Rosner5c99274b2011-01-18 04:33:36 +00006681 /* Delay 100ms per the PHY specifications */
6682 msleep(100);
6683
6684 /* 8073 sometimes taking longer to download */
6685 do {
6686 count++;
6687 if (count > 300) {
6688 DP(NETIF_MSG_LINK,
6689 "bnx2x_8073_8727_external_rom_boot port %x:"
6690 "Download failed. fw version = 0x%x\n",
6691 port, fw_ver1);
6692 rc = -EINVAL;
6693 break;
6694 }
6695
6696 bnx2x_cl45_read(bp, phy,
6697 MDIO_PMA_DEVAD,
6698 MDIO_PMA_REG_ROM_VER1, &fw_ver1);
6699 bnx2x_cl45_read(bp, phy,
6700 MDIO_PMA_DEVAD,
6701 MDIO_PMA_REG_M8051_MSGOUT_REG, &fw_msgout);
6702
6703 msleep(1);
6704 } while (fw_ver1 == 0 || fw_ver1 == 0x4321 ||
6705 ((fw_msgout & 0xff) != 0x03 && (phy->type ==
6706 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073)));
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006707
6708 /* Clear ser_boot_ctl bit */
6709 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006710 MDIO_PMA_DEVAD,
6711 MDIO_PMA_REG_MISC_CTRL1, 0x0000);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006712 bnx2x_save_bcm_spirom_ver(bp, phy, port);
Yaniv Rosner5c99274b2011-01-18 04:33:36 +00006713
6714 DP(NETIF_MSG_LINK,
6715 "bnx2x_8073_8727_external_rom_boot port %x:"
6716 "Download complete. fw version = 0x%x\n",
6717 port, fw_ver1);
6718
6719 return rc;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006720}
6721
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006722/******************************************************************/
6723/* BCM8073 PHY SECTION */
6724/******************************************************************/
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00006725static int bnx2x_8073_is_snr_needed(struct bnx2x *bp, struct bnx2x_phy *phy)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006726{
6727 /* This is only required for 8073A1, version 102 only */
6728 u16 val;
6729
6730 /* Read 8073 HW revision*/
6731 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006732 MDIO_PMA_DEVAD,
6733 MDIO_PMA_REG_8073_CHIP_REV, &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006734
6735 if (val != 1) {
6736 /* No need to workaround in 8073 A1 */
6737 return 0;
6738 }
6739
6740 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006741 MDIO_PMA_DEVAD,
6742 MDIO_PMA_REG_ROM_VER2, &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006743
6744 /* SNR should be applied only for version 0x102 */
6745 if (val != 0x102)
6746 return 0;
6747
6748 return 1;
6749}
6750
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00006751static int bnx2x_8073_xaui_wa(struct bnx2x *bp, struct bnx2x_phy *phy)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006752{
6753 u16 val, cnt, cnt1 ;
6754
6755 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006756 MDIO_PMA_DEVAD,
6757 MDIO_PMA_REG_8073_CHIP_REV, &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006758
6759 if (val > 0) {
6760 /* No need to workaround in 8073 A1 */
6761 return 0;
6762 }
6763 /* XAUI workaround in 8073 A0: */
6764
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006765 /*
6766 * After loading the boot ROM and restarting Autoneg, poll
6767 * Dev1, Reg $C820:
6768 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006769
6770 for (cnt = 0; cnt < 1000; cnt++) {
6771 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006772 MDIO_PMA_DEVAD,
6773 MDIO_PMA_REG_8073_SPEED_LINK_STATUS,
6774 &val);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006775 /*
6776 * If bit [14] = 0 or bit [13] = 0, continue on with
6777 * system initialization (XAUI work-around not required, as
6778 * these bits indicate 2.5G or 1G link up).
6779 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006780 if (!(val & (1<<14)) || !(val & (1<<13))) {
6781 DP(NETIF_MSG_LINK, "XAUI work-around not required\n");
6782 return 0;
6783 } else if (!(val & (1<<15))) {
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006784 DP(NETIF_MSG_LINK, "bit 15 went off\n");
6785 /*
6786 * If bit 15 is 0, then poll Dev1, Reg $C841 until it's
6787 * MSB (bit15) goes to 1 (indicating that the XAUI
6788 * workaround has completed), then continue on with
6789 * system initialization.
6790 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006791 for (cnt1 = 0; cnt1 < 1000; cnt1++) {
6792 bnx2x_cl45_read(bp, phy,
6793 MDIO_PMA_DEVAD,
6794 MDIO_PMA_REG_8073_XAUI_WA, &val);
6795 if (val & (1<<15)) {
6796 DP(NETIF_MSG_LINK,
6797 "XAUI workaround has completed\n");
6798 return 0;
6799 }
6800 msleep(3);
6801 }
6802 break;
6803 }
6804 msleep(3);
6805 }
6806 DP(NETIF_MSG_LINK, "Warning: XAUI work-around timeout !!!\n");
6807 return -EINVAL;
6808}
6809
6810static void bnx2x_807x_force_10G(struct bnx2x *bp, struct bnx2x_phy *phy)
6811{
6812 /* Force KR or KX */
6813 bnx2x_cl45_write(bp, phy,
6814 MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x2040);
6815 bnx2x_cl45_write(bp, phy,
6816 MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, 0x000b);
6817 bnx2x_cl45_write(bp, phy,
6818 MDIO_PMA_DEVAD, MDIO_PMA_REG_BCM_CTRL, 0x0000);
6819 bnx2x_cl45_write(bp, phy,
6820 MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x0000);
6821}
6822
6823static void bnx2x_8073_set_pause_cl37(struct link_params *params,
6824 struct bnx2x_phy *phy,
6825 struct link_vars *vars)
6826{
6827 u16 cl37_val;
6828 struct bnx2x *bp = params->bp;
6829 bnx2x_cl45_read(bp, phy,
6830 MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, &cl37_val);
6831
6832 cl37_val &= ~MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
6833 /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
6834 bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
6835 if ((vars->ieee_fc &
6836 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC) ==
6837 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC) {
6838 cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC;
6839 }
6840 if ((vars->ieee_fc &
6841 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
6842 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) {
6843 cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
6844 }
6845 if ((vars->ieee_fc &
6846 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
6847 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) {
6848 cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
6849 }
6850 DP(NETIF_MSG_LINK,
6851 "Ext phy AN advertize cl37 0x%x\n", cl37_val);
6852
6853 bnx2x_cl45_write(bp, phy,
6854 MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, cl37_val);
6855 msleep(500);
6856}
6857
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00006858static int bnx2x_8073_config_init(struct bnx2x_phy *phy,
6859 struct link_params *params,
6860 struct link_vars *vars)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006861{
6862 struct bnx2x *bp = params->bp;
6863 u16 val = 0, tmp1;
6864 u8 gpio_port;
6865 DP(NETIF_MSG_LINK, "Init 8073\n");
6866
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006867 if (CHIP_IS_E2(bp))
6868 gpio_port = BP_PATH(bp);
6869 else
6870 gpio_port = params->port;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006871 /* Restore normal power mode*/
6872 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006873 MISC_REGISTERS_GPIO_OUTPUT_HIGH, gpio_port);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006874
6875 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006876 MISC_REGISTERS_GPIO_OUTPUT_HIGH, gpio_port);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006877
6878 /* enable LASI */
6879 bnx2x_cl45_write(bp, phy,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00006880 MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL, (1<<2));
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006881 bnx2x_cl45_write(bp, phy,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00006882 MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0x0004);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006883
6884 bnx2x_8073_set_pause_cl37(params, phy, vars);
6885
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006886 bnx2x_cl45_read(bp, phy,
6887 MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &tmp1);
6888
6889 bnx2x_cl45_read(bp, phy,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00006890 MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT, &tmp1);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006891
6892 DP(NETIF_MSG_LINK, "Before rom RX_ALARM(port1): 0x%x\n", tmp1);
6893
Yaniv Rosner74d7a112011-01-18 04:33:18 +00006894 /* Swap polarity if required - Must be done only in non-1G mode */
6895 if (params->lane_config & PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED) {
6896 /* Configure the 8073 to swap _P and _N of the KR lines */
6897 DP(NETIF_MSG_LINK, "Swapping polarity for the 8073\n");
6898 /* 10G Rx/Tx and 1G Tx signal polarity swap */
6899 bnx2x_cl45_read(bp, phy,
6900 MDIO_PMA_DEVAD,
6901 MDIO_PMA_REG_8073_OPT_DIGITAL_CTRL, &val);
6902 bnx2x_cl45_write(bp, phy,
6903 MDIO_PMA_DEVAD,
6904 MDIO_PMA_REG_8073_OPT_DIGITAL_CTRL,
6905 (val | (3<<9)));
6906 }
6907
6908
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006909 /* Enable CL37 BAM */
Yaniv Rosner121839b2010-11-01 05:32:38 +00006910 if (REG_RD(bp, params->shmem_base +
6911 offsetof(struct shmem_region, dev_info.
6912 port_hw_config[params->port].default_cfg)) &
6913 PORT_HW_CFG_ENABLE_BAM_ON_KR_ENABLED) {
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006914
Yaniv Rosner121839b2010-11-01 05:32:38 +00006915 bnx2x_cl45_read(bp, phy,
6916 MDIO_AN_DEVAD,
6917 MDIO_AN_REG_8073_BAM, &val);
6918 bnx2x_cl45_write(bp, phy,
6919 MDIO_AN_DEVAD,
6920 MDIO_AN_REG_8073_BAM, val | 1);
6921 DP(NETIF_MSG_LINK, "Enable CL37 BAM on KR\n");
6922 }
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006923 if (params->loopback_mode == LOOPBACK_EXT) {
6924 bnx2x_807x_force_10G(bp, phy);
6925 DP(NETIF_MSG_LINK, "Forced speed 10G on 807X\n");
6926 return 0;
6927 } else {
6928 bnx2x_cl45_write(bp, phy,
6929 MDIO_PMA_DEVAD, MDIO_PMA_REG_BCM_CTRL, 0x0002);
6930 }
6931 if (phy->req_line_speed != SPEED_AUTO_NEG) {
6932 if (phy->req_line_speed == SPEED_10000) {
6933 val = (1<<7);
6934 } else if (phy->req_line_speed == SPEED_2500) {
6935 val = (1<<5);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006936 /*
6937 * Note that 2.5G works only when used with 1G
Lucas De Marchi25985ed2011-03-30 22:57:33 -03006938 * advertisement
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006939 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006940 } else
6941 val = (1<<5);
6942 } else {
6943 val = 0;
6944 if (phy->speed_cap_mask &
6945 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
6946 val |= (1<<7);
6947
Lucas De Marchi25985ed2011-03-30 22:57:33 -03006948 /* Note that 2.5G works only when used with 1G advertisement */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006949 if (phy->speed_cap_mask &
6950 (PORT_HW_CFG_SPEED_CAPABILITY_D0_1G |
6951 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
6952 val |= (1<<5);
6953 DP(NETIF_MSG_LINK, "807x autoneg val = 0x%x\n", val);
6954 }
6955
6956 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV, val);
6957 bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_8073_2_5G, &tmp1);
6958
6959 if (((phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G) &&
6960 (phy->req_line_speed == SPEED_AUTO_NEG)) ||
6961 (phy->req_line_speed == SPEED_2500)) {
6962 u16 phy_ver;
6963 /* Allow 2.5G for A1 and above */
6964 bnx2x_cl45_read(bp, phy,
6965 MDIO_PMA_DEVAD, MDIO_PMA_REG_8073_CHIP_REV,
6966 &phy_ver);
6967 DP(NETIF_MSG_LINK, "Add 2.5G\n");
6968 if (phy_ver > 0)
6969 tmp1 |= 1;
6970 else
6971 tmp1 &= 0xfffe;
6972 } else {
6973 DP(NETIF_MSG_LINK, "Disable 2.5G\n");
6974 tmp1 &= 0xfffe;
6975 }
6976
6977 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_8073_2_5G, tmp1);
6978 /* Add support for CL37 (passive mode) II */
6979
6980 bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, &tmp1);
6981 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD,
6982 (tmp1 | ((phy->req_duplex == DUPLEX_FULL) ?
6983 0x20 : 0x40)));
6984
6985 /* Add support for CL37 (passive mode) III */
6986 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1000);
6987
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006988 /*
6989 * The SNR will improve about 2db by changing BW and FEE main
6990 * tap. Rest commands are executed after link is up
6991 * Change FFE main cursor to 5 in EDC register
6992 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006993 if (bnx2x_8073_is_snr_needed(bp, phy))
6994 bnx2x_cl45_write(bp, phy,
6995 MDIO_PMA_DEVAD, MDIO_PMA_REG_EDC_FFE_MAIN,
6996 0xFB0C);
6997
6998 /* Enable FEC (Forware Error Correction) Request in the AN */
6999 bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV2, &tmp1);
7000 tmp1 |= (1<<15);
7001 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV2, tmp1);
7002
7003 bnx2x_ext_phy_set_pause(params, phy, vars);
7004
7005 /* Restart autoneg */
7006 msleep(500);
7007 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x1200);
7008 DP(NETIF_MSG_LINK, "807x Autoneg Restart: Advertise 1G=%x, 10G=%x\n",
7009 ((val & (1<<5)) > 0), ((val & (1<<7)) > 0));
7010 return 0;
7011}
7012
7013static u8 bnx2x_8073_read_status(struct bnx2x_phy *phy,
7014 struct link_params *params,
7015 struct link_vars *vars)
7016{
7017 struct bnx2x *bp = params->bp;
7018 u8 link_up = 0;
7019 u16 val1, val2;
7020 u16 link_status = 0;
7021 u16 an1000_status = 0;
7022
7023 bnx2x_cl45_read(bp, phy,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00007024 MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val1);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007025
7026 DP(NETIF_MSG_LINK, "8703 LASI status 0x%x\n", val1);
7027
7028 /* clear the interrupt LASI status register */
7029 bnx2x_cl45_read(bp, phy,
7030 MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &val2);
7031 bnx2x_cl45_read(bp, phy,
7032 MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &val1);
7033 DP(NETIF_MSG_LINK, "807x PCS status 0x%x->0x%x\n", val2, val1);
7034 /* Clear MSG-OUT */
7035 bnx2x_cl45_read(bp, phy,
7036 MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &val1);
7037
7038 /* Check the LASI */
7039 bnx2x_cl45_read(bp, phy,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00007040 MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT, &val2);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007041
7042 DP(NETIF_MSG_LINK, "KR 0x9003 0x%x\n", val2);
7043
7044 /* Check the link status */
7045 bnx2x_cl45_read(bp, phy,
7046 MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &val2);
7047 DP(NETIF_MSG_LINK, "KR PCS status 0x%x\n", val2);
7048
7049 bnx2x_cl45_read(bp, phy,
7050 MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val2);
7051 bnx2x_cl45_read(bp, phy,
7052 MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val1);
7053 link_up = ((val1 & 4) == 4);
7054 DP(NETIF_MSG_LINK, "PMA_REG_STATUS=0x%x\n", val1);
7055
7056 if (link_up &&
7057 ((phy->req_line_speed != SPEED_10000))) {
7058 if (bnx2x_8073_xaui_wa(bp, phy) != 0)
7059 return 0;
7060 }
7061 bnx2x_cl45_read(bp, phy,
7062 MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &an1000_status);
7063 bnx2x_cl45_read(bp, phy,
7064 MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &an1000_status);
7065
7066 /* Check the link status on 1.1.2 */
7067 bnx2x_cl45_read(bp, phy,
7068 MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val2);
7069 bnx2x_cl45_read(bp, phy,
7070 MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val1);
7071 DP(NETIF_MSG_LINK, "KR PMA status 0x%x->0x%x,"
7072 "an_link_status=0x%x\n", val2, val1, an1000_status);
7073
7074 link_up = (((val1 & 4) == 4) || (an1000_status & (1<<1)));
7075 if (link_up && bnx2x_8073_is_snr_needed(bp, phy)) {
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00007076 /*
7077 * The SNR will improve about 2dbby changing the BW and FEE main
7078 * tap. The 1st write to change FFE main tap is set before
7079 * restart AN. Change PLL Bandwidth in EDC register
7080 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007081 bnx2x_cl45_write(bp, phy,
7082 MDIO_PMA_DEVAD, MDIO_PMA_REG_PLL_BANDWIDTH,
7083 0x26BC);
7084
7085 /* Change CDR Bandwidth in EDC register */
7086 bnx2x_cl45_write(bp, phy,
7087 MDIO_PMA_DEVAD, MDIO_PMA_REG_CDR_BANDWIDTH,
7088 0x0333);
7089 }
7090 bnx2x_cl45_read(bp, phy,
7091 MDIO_PMA_DEVAD, MDIO_PMA_REG_8073_SPEED_LINK_STATUS,
7092 &link_status);
7093
7094 /* Bits 0..2 --> speed detected, bits 13..15--> link is down */
7095 if ((link_status & (1<<2)) && (!(link_status & (1<<15)))) {
7096 link_up = 1;
7097 vars->line_speed = SPEED_10000;
7098 DP(NETIF_MSG_LINK, "port %x: External link up in 10G\n",
7099 params->port);
7100 } else if ((link_status & (1<<1)) && (!(link_status & (1<<14)))) {
7101 link_up = 1;
7102 vars->line_speed = SPEED_2500;
7103 DP(NETIF_MSG_LINK, "port %x: External link up in 2.5G\n",
7104 params->port);
7105 } else if ((link_status & (1<<0)) && (!(link_status & (1<<13)))) {
7106 link_up = 1;
7107 vars->line_speed = SPEED_1000;
7108 DP(NETIF_MSG_LINK, "port %x: External link up in 1G\n",
7109 params->port);
7110 } else {
7111 link_up = 0;
7112 DP(NETIF_MSG_LINK, "port %x: External link is down\n",
7113 params->port);
7114 }
7115
7116 if (link_up) {
Yaniv Rosner74d7a112011-01-18 04:33:18 +00007117 /* Swap polarity if required */
7118 if (params->lane_config &
7119 PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED) {
7120 /* Configure the 8073 to swap P and N of the KR lines */
7121 bnx2x_cl45_read(bp, phy,
7122 MDIO_XS_DEVAD,
7123 MDIO_XS_REG_8073_RX_CTRL_PCIE, &val1);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00007124 /*
7125 * Set bit 3 to invert Rx in 1G mode and clear this bit
7126 * when it`s in 10G mode.
7127 */
Yaniv Rosner74d7a112011-01-18 04:33:18 +00007128 if (vars->line_speed == SPEED_1000) {
7129 DP(NETIF_MSG_LINK, "Swapping 1G polarity for"
7130 "the 8073\n");
7131 val1 |= (1<<3);
7132 } else
7133 val1 &= ~(1<<3);
7134
7135 bnx2x_cl45_write(bp, phy,
7136 MDIO_XS_DEVAD,
7137 MDIO_XS_REG_8073_RX_CTRL_PCIE,
7138 val1);
7139 }
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007140 bnx2x_ext_phy_10G_an_resolve(bp, phy, vars);
7141 bnx2x_8073_resolve_fc(phy, params, vars);
Yaniv Rosner791f18c2011-01-18 04:33:42 +00007142 vars->duplex = DUPLEX_FULL;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007143 }
7144 return link_up;
7145}
7146
7147static void bnx2x_8073_link_reset(struct bnx2x_phy *phy,
7148 struct link_params *params)
7149{
7150 struct bnx2x *bp = params->bp;
7151 u8 gpio_port;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007152 if (CHIP_IS_E2(bp))
7153 gpio_port = BP_PATH(bp);
7154 else
7155 gpio_port = params->port;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007156 DP(NETIF_MSG_LINK, "Setting 8073 port %d into low power mode\n",
7157 gpio_port);
7158 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007159 MISC_REGISTERS_GPIO_OUTPUT_LOW,
7160 gpio_port);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007161}
7162
7163/******************************************************************/
7164/* BCM8705 PHY SECTION */
7165/******************************************************************/
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00007166static int bnx2x_8705_config_init(struct bnx2x_phy *phy,
7167 struct link_params *params,
7168 struct link_vars *vars)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007169{
7170 struct bnx2x *bp = params->bp;
7171 DP(NETIF_MSG_LINK, "init 8705\n");
7172 /* Restore normal power mode*/
7173 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007174 MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007175 /* HW reset */
7176 bnx2x_ext_phy_hw_reset(bp, params->port);
7177 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0xa040);
Yaniv Rosner6d870c32011-01-31 04:22:20 +00007178 bnx2x_wait_reset_complete(bp, phy, params);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007179
7180 bnx2x_cl45_write(bp, phy,
7181 MDIO_PMA_DEVAD, MDIO_PMA_REG_MISC_CTRL, 0x8288);
7182 bnx2x_cl45_write(bp, phy,
7183 MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, 0x7fbf);
7184 bnx2x_cl45_write(bp, phy,
7185 MDIO_PMA_DEVAD, MDIO_PMA_REG_CMU_PLL_BYPASS, 0x0100);
7186 bnx2x_cl45_write(bp, phy,
7187 MDIO_WIS_DEVAD, MDIO_WIS_REG_LASI_CNTL, 0x1);
7188 /* BCM8705 doesn't have microcode, hence the 0 */
7189 bnx2x_save_spirom_version(bp, params->port, params->shmem_base, 0);
7190 return 0;
7191}
7192
7193static u8 bnx2x_8705_read_status(struct bnx2x_phy *phy,
7194 struct link_params *params,
7195 struct link_vars *vars)
7196{
7197 u8 link_up = 0;
7198 u16 val1, rx_sd;
7199 struct bnx2x *bp = params->bp;
7200 DP(NETIF_MSG_LINK, "read status 8705\n");
7201 bnx2x_cl45_read(bp, phy,
7202 MDIO_WIS_DEVAD, MDIO_WIS_REG_LASI_STATUS, &val1);
7203 DP(NETIF_MSG_LINK, "8705 LASI status 0x%x\n", val1);
7204
7205 bnx2x_cl45_read(bp, phy,
7206 MDIO_WIS_DEVAD, MDIO_WIS_REG_LASI_STATUS, &val1);
7207 DP(NETIF_MSG_LINK, "8705 LASI status 0x%x\n", val1);
7208
7209 bnx2x_cl45_read(bp, phy,
7210 MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_SD, &rx_sd);
7211
7212 bnx2x_cl45_read(bp, phy,
7213 MDIO_PMA_DEVAD, 0xc809, &val1);
7214 bnx2x_cl45_read(bp, phy,
7215 MDIO_PMA_DEVAD, 0xc809, &val1);
7216
7217 DP(NETIF_MSG_LINK, "8705 1.c809 val=0x%x\n", val1);
7218 link_up = ((rx_sd & 0x1) && (val1 & (1<<9)) && ((val1 & (1<<8)) == 0));
7219 if (link_up) {
7220 vars->line_speed = SPEED_10000;
7221 bnx2x_ext_phy_resolve_fc(phy, params, vars);
7222 }
7223 return link_up;
7224}
7225
7226/******************************************************************/
7227/* SFP+ module Section */
7228/******************************************************************/
Yaniv Rosner85242ee2011-07-05 01:06:53 +00007229static void bnx2x_set_disable_pmd_transmit(struct link_params *params,
7230 struct bnx2x_phy *phy,
7231 u8 pmd_dis)
7232{
7233 struct bnx2x *bp = params->bp;
7234 /*
7235 * Disable transmitter only for bootcodes which can enable it afterwards
7236 * (for D3 link)
7237 */
7238 if (pmd_dis) {
7239 if (params->feature_config_flags &
7240 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED)
7241 DP(NETIF_MSG_LINK, "Disabling PMD transmitter\n");
7242 else {
7243 DP(NETIF_MSG_LINK, "NOT disabling PMD transmitter\n");
7244 return;
7245 }
7246 } else
7247 DP(NETIF_MSG_LINK, "Enabling PMD transmitter\n");
7248 bnx2x_cl45_write(bp, phy,
7249 MDIO_PMA_DEVAD,
7250 MDIO_PMA_REG_TX_DISABLE, pmd_dis);
7251}
7252
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00007253static u8 bnx2x_get_gpio_port(struct link_params *params)
7254{
7255 u8 gpio_port;
7256 u32 swap_val, swap_override;
7257 struct bnx2x *bp = params->bp;
7258 if (CHIP_IS_E2(bp))
7259 gpio_port = BP_PATH(bp);
7260 else
7261 gpio_port = params->port;
7262 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
7263 swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
7264 return gpio_port ^ (swap_val && swap_override);
7265}
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00007266
7267static void bnx2x_sfp_e1e2_set_transmitter(struct link_params *params,
7268 struct bnx2x_phy *phy,
7269 u8 tx_en)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007270{
7271 u16 val;
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00007272 u8 port = params->port;
7273 struct bnx2x *bp = params->bp;
7274 u32 tx_en_mode;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007275
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007276 /* Disable/Enable transmitter ( TX laser of the SFP+ module.)*/
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00007277 tx_en_mode = REG_RD(bp, params->shmem_base +
7278 offsetof(struct shmem_region,
7279 dev_info.port_hw_config[port].sfp_ctrl)) &
7280 PORT_HW_CFG_TX_LASER_MASK;
7281 DP(NETIF_MSG_LINK, "Setting transmitter tx_en=%x for port %x "
7282 "mode = %x\n", tx_en, port, tx_en_mode);
7283 switch (tx_en_mode) {
7284 case PORT_HW_CFG_TX_LASER_MDIO:
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007285
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00007286 bnx2x_cl45_read(bp, phy,
7287 MDIO_PMA_DEVAD,
7288 MDIO_PMA_REG_PHY_IDENTIFIER,
7289 &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007290
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00007291 if (tx_en)
7292 val &= ~(1<<15);
7293 else
7294 val |= (1<<15);
7295
7296 bnx2x_cl45_write(bp, phy,
7297 MDIO_PMA_DEVAD,
7298 MDIO_PMA_REG_PHY_IDENTIFIER,
7299 val);
7300 break;
7301 case PORT_HW_CFG_TX_LASER_GPIO0:
7302 case PORT_HW_CFG_TX_LASER_GPIO1:
7303 case PORT_HW_CFG_TX_LASER_GPIO2:
7304 case PORT_HW_CFG_TX_LASER_GPIO3:
7305 {
7306 u16 gpio_pin;
7307 u8 gpio_port, gpio_mode;
7308 if (tx_en)
7309 gpio_mode = MISC_REGISTERS_GPIO_OUTPUT_HIGH;
7310 else
7311 gpio_mode = MISC_REGISTERS_GPIO_OUTPUT_LOW;
7312
7313 gpio_pin = tx_en_mode - PORT_HW_CFG_TX_LASER_GPIO0;
7314 gpio_port = bnx2x_get_gpio_port(params);
7315 bnx2x_set_gpio(bp, gpio_pin, gpio_mode, gpio_port);
7316 break;
7317 }
7318 default:
7319 DP(NETIF_MSG_LINK, "Invalid TX_LASER_MDIO 0x%x\n", tx_en_mode);
7320 break;
7321 }
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007322}
7323
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00007324static void bnx2x_sfp_set_transmitter(struct link_params *params,
7325 struct bnx2x_phy *phy,
7326 u8 tx_en)
7327{
7328 struct bnx2x *bp = params->bp;
7329 DP(NETIF_MSG_LINK, "Setting SFP+ transmitter to %d\n", tx_en);
7330 if (CHIP_IS_E3(bp))
7331 bnx2x_sfp_e3_set_transmitter(params, phy, tx_en);
7332 else
7333 bnx2x_sfp_e1e2_set_transmitter(params, phy, tx_en);
7334}
7335
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00007336static int bnx2x_8726_read_sfp_module_eeprom(struct bnx2x_phy *phy,
7337 struct link_params *params,
7338 u16 addr, u8 byte_cnt, u8 *o_buf)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007339{
7340 struct bnx2x *bp = params->bp;
7341 u16 val = 0;
7342 u16 i;
7343 if (byte_cnt > 16) {
7344 DP(NETIF_MSG_LINK, "Reading from eeprom is"
7345 " is limited to 0xf\n");
7346 return -EINVAL;
7347 }
7348 /* Set the read command byte count */
7349 bnx2x_cl45_write(bp, phy,
7350 MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007351 (byte_cnt | 0xa000));
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007352
7353 /* Set the read command address */
7354 bnx2x_cl45_write(bp, phy,
7355 MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007356 addr);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007357
7358 /* Activate read command */
7359 bnx2x_cl45_write(bp, phy,
7360 MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007361 0x2c0f);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007362
7363 /* Wait up to 500us for command complete status */
7364 for (i = 0; i < 100; i++) {
7365 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007366 MDIO_PMA_DEVAD,
7367 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007368 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
7369 MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE)
7370 break;
7371 udelay(5);
7372 }
7373
7374 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) !=
7375 MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE) {
7376 DP(NETIF_MSG_LINK,
7377 "Got bad status 0x%x when reading from SFP+ EEPROM\n",
7378 (val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK));
7379 return -EINVAL;
7380 }
7381
7382 /* Read the buffer */
7383 for (i = 0; i < byte_cnt; i++) {
7384 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007385 MDIO_PMA_DEVAD,
7386 MDIO_PMA_REG_8726_TWO_WIRE_DATA_BUF + i, &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007387 o_buf[i] = (u8)(val & MDIO_PMA_REG_8726_TWO_WIRE_DATA_MASK);
7388 }
7389
7390 for (i = 0; i < 100; i++) {
7391 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007392 MDIO_PMA_DEVAD,
7393 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007394 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
7395 MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE)
Joe Perches6f38ad92010-11-14 17:04:31 +00007396 return 0;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007397 msleep(1);
7398 }
7399 return -EINVAL;
7400}
7401
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00007402static int bnx2x_warpcore_read_sfp_module_eeprom(struct bnx2x_phy *phy,
7403 struct link_params *params,
7404 u16 addr, u8 byte_cnt,
7405 u8 *o_buf)
7406{
7407 int rc = 0;
7408 u8 i, j = 0, cnt = 0;
7409 u32 data_array[4];
7410 u16 addr32;
7411 struct bnx2x *bp = params->bp;
7412 /*DP(NETIF_MSG_LINK, "bnx2x_direct_read_sfp_module_eeprom:"
7413 " addr %d, cnt %d\n",
7414 addr, byte_cnt);*/
7415 if (byte_cnt > 16) {
7416 DP(NETIF_MSG_LINK, "Reading from eeprom is"
7417 " is limited to 16 bytes\n");
7418 return -EINVAL;
7419 }
7420
7421 /* 4 byte aligned address */
7422 addr32 = addr & (~0x3);
7423 do {
7424 rc = bnx2x_bsc_read(params, phy, 0xa0, addr32, 0, byte_cnt,
7425 data_array);
7426 } while ((rc != 0) && (++cnt < I2C_WA_RETRY_CNT));
7427
7428 if (rc == 0) {
7429 for (i = (addr - addr32); i < byte_cnt + (addr - addr32); i++) {
7430 o_buf[j] = *((u8 *)data_array + i);
7431 j++;
7432 }
7433 }
7434
7435 return rc;
7436}
7437
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00007438static int bnx2x_8727_read_sfp_module_eeprom(struct bnx2x_phy *phy,
7439 struct link_params *params,
7440 u16 addr, u8 byte_cnt, u8 *o_buf)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007441{
7442 struct bnx2x *bp = params->bp;
7443 u16 val, i;
7444
7445 if (byte_cnt > 16) {
7446 DP(NETIF_MSG_LINK, "Reading from eeprom is"
7447 " is limited to 0xf\n");
7448 return -EINVAL;
7449 }
7450
7451 /* Need to read from 1.8000 to clear it */
7452 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007453 MDIO_PMA_DEVAD,
7454 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
7455 &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007456
7457 /* Set the read command byte count */
7458 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007459 MDIO_PMA_DEVAD,
7460 MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT,
7461 ((byte_cnt < 2) ? 2 : byte_cnt));
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007462
7463 /* Set the read command address */
7464 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007465 MDIO_PMA_DEVAD,
7466 MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR,
7467 addr);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007468 /* Set the destination address */
7469 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007470 MDIO_PMA_DEVAD,
7471 0x8004,
7472 MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007473
7474 /* Activate read command */
7475 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007476 MDIO_PMA_DEVAD,
7477 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
7478 0x8002);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00007479 /*
7480 * Wait appropriate time for two-wire command to finish before
7481 * polling the status register
7482 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007483 msleep(1);
7484
7485 /* Wait up to 500us for command complete status */
7486 for (i = 0; i < 100; i++) {
7487 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007488 MDIO_PMA_DEVAD,
7489 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007490 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
7491 MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE)
7492 break;
7493 udelay(5);
7494 }
7495
7496 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) !=
7497 MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE) {
7498 DP(NETIF_MSG_LINK,
7499 "Got bad status 0x%x when reading from SFP+ EEPROM\n",
7500 (val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK));
Yaniv Rosner65a001b2011-01-31 04:22:03 +00007501 return -EFAULT;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007502 }
7503
7504 /* Read the buffer */
7505 for (i = 0; i < byte_cnt; i++) {
7506 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007507 MDIO_PMA_DEVAD,
7508 MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF + i, &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007509 o_buf[i] = (u8)(val & MDIO_PMA_REG_8727_TWO_WIRE_DATA_MASK);
7510 }
7511
7512 for (i = 0; i < 100; i++) {
7513 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007514 MDIO_PMA_DEVAD,
7515 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007516 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
7517 MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE)
Joe Perches6f38ad92010-11-14 17:04:31 +00007518 return 0;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007519 msleep(1);
7520 }
7521
7522 return -EINVAL;
7523}
7524
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00007525int bnx2x_read_sfp_module_eeprom(struct bnx2x_phy *phy,
7526 struct link_params *params, u16 addr,
7527 u8 byte_cnt, u8 *o_buf)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007528{
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00007529 int rc = -EINVAL;
Yaniv Rosnere4d78f12011-05-31 21:25:55 +00007530 switch (phy->type) {
7531 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
7532 rc = bnx2x_8726_read_sfp_module_eeprom(phy, params, addr,
7533 byte_cnt, o_buf);
7534 break;
7535 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
7536 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
7537 rc = bnx2x_8727_read_sfp_module_eeprom(phy, params, addr,
7538 byte_cnt, o_buf);
7539 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00007540 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
7541 rc = bnx2x_warpcore_read_sfp_module_eeprom(phy, params, addr,
7542 byte_cnt, o_buf);
7543 break;
Yaniv Rosnere4d78f12011-05-31 21:25:55 +00007544 }
7545 return rc;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007546}
7547
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00007548static int bnx2x_get_edc_mode(struct bnx2x_phy *phy,
7549 struct link_params *params,
7550 u16 *edc_mode)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007551{
7552 struct bnx2x *bp = params->bp;
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00007553 u32 sync_offset = 0, phy_idx, media_types;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007554 u8 val, check_limiting_mode = 0;
7555 *edc_mode = EDC_MODE_LIMITING;
7556
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00007557 phy->media_type = ETH_PHY_UNSPECIFIED;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007558 /* First check for copper cable */
7559 if (bnx2x_read_sfp_module_eeprom(phy,
7560 params,
7561 SFP_EEPROM_CON_TYPE_ADDR,
7562 1,
7563 &val) != 0) {
7564 DP(NETIF_MSG_LINK, "Failed to read from SFP+ module EEPROM\n");
7565 return -EINVAL;
7566 }
7567
7568 switch (val) {
7569 case SFP_EEPROM_CON_TYPE_VAL_COPPER:
7570 {
7571 u8 copper_module_type;
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00007572 phy->media_type = ETH_PHY_DA_TWINAX;
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00007573 /*
7574 * Check if its active cable (includes SFP+ module)
7575 * of passive cable
7576 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007577 if (bnx2x_read_sfp_module_eeprom(phy,
7578 params,
7579 SFP_EEPROM_FC_TX_TECH_ADDR,
7580 1,
Yaniv Rosner9045f6b42011-05-31 21:28:27 +00007581 &copper_module_type) != 0) {
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007582 DP(NETIF_MSG_LINK,
7583 "Failed to read copper-cable-type"
7584 " from SFP+ EEPROM\n");
7585 return -EINVAL;
7586 }
7587
7588 if (copper_module_type &
7589 SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_ACTIVE) {
7590 DP(NETIF_MSG_LINK, "Active Copper cable detected\n");
7591 check_limiting_mode = 1;
7592 } else if (copper_module_type &
7593 SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_PASSIVE) {
7594 DP(NETIF_MSG_LINK, "Passive Copper"
7595 " cable detected\n");
7596 *edc_mode =
7597 EDC_MODE_PASSIVE_DAC;
7598 } else {
7599 DP(NETIF_MSG_LINK, "Unknown copper-cable-"
7600 "type 0x%x !!!\n", copper_module_type);
7601 return -EINVAL;
7602 }
7603 break;
7604 }
7605 case SFP_EEPROM_CON_TYPE_VAL_LC:
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00007606 phy->media_type = ETH_PHY_SFP_FIBER;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007607 DP(NETIF_MSG_LINK, "Optic module detected\n");
7608 check_limiting_mode = 1;
7609 break;
7610 default:
7611 DP(NETIF_MSG_LINK, "Unable to determine module type 0x%x !!!\n",
7612 val);
7613 return -EINVAL;
7614 }
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00007615 sync_offset = params->shmem_base +
7616 offsetof(struct shmem_region,
7617 dev_info.port_hw_config[params->port].media_type);
7618 media_types = REG_RD(bp, sync_offset);
7619 /* Update media type for non-PMF sync */
7620 for (phy_idx = INT_PHY; phy_idx < MAX_PHYS; phy_idx++) {
7621 if (&(params->phy[phy_idx]) == phy) {
7622 media_types &= ~(PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK <<
7623 (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT * phy_idx));
7624 media_types |= ((phy->media_type &
7625 PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK) <<
7626 (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT * phy_idx));
7627 break;
7628 }
7629 }
7630 REG_WR(bp, sync_offset, media_types);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007631 if (check_limiting_mode) {
7632 u8 options[SFP_EEPROM_OPTIONS_SIZE];
7633 if (bnx2x_read_sfp_module_eeprom(phy,
7634 params,
7635 SFP_EEPROM_OPTIONS_ADDR,
7636 SFP_EEPROM_OPTIONS_SIZE,
7637 options) != 0) {
7638 DP(NETIF_MSG_LINK, "Failed to read Option"
7639 " field from module EEPROM\n");
7640 return -EINVAL;
7641 }
7642 if ((options[0] & SFP_EEPROM_OPTIONS_LINEAR_RX_OUT_MASK))
7643 *edc_mode = EDC_MODE_LINEAR;
7644 else
7645 *edc_mode = EDC_MODE_LIMITING;
7646 }
7647 DP(NETIF_MSG_LINK, "EDC mode is set to 0x%x\n", *edc_mode);
7648 return 0;
7649}
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00007650/*
7651 * This function read the relevant field from the module (SFP+), and verify it
7652 * is compliant with this board
7653 */
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00007654static int bnx2x_verify_sfp_module(struct bnx2x_phy *phy,
7655 struct link_params *params)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007656{
7657 struct bnx2x *bp = params->bp;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007658 u32 val, cmd;
7659 u32 fw_resp, fw_cmd_param;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007660 char vendor_name[SFP_EEPROM_VENDOR_NAME_SIZE+1];
7661 char vendor_pn[SFP_EEPROM_PART_NO_SIZE+1];
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007662 phy->flags &= ~FLAGS_SFP_NOT_APPROVED;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007663 val = REG_RD(bp, params->shmem_base +
7664 offsetof(struct shmem_region, dev_info.
7665 port_feature_config[params->port].config));
7666 if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
7667 PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_NO_ENFORCEMENT) {
7668 DP(NETIF_MSG_LINK, "NOT enforcing module verification\n");
7669 return 0;
7670 }
7671
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007672 if (params->feature_config_flags &
7673 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY) {
7674 /* Use specific phy request */
7675 cmd = DRV_MSG_CODE_VRFY_SPECIFIC_PHY_OPT_MDL;
7676 } else if (params->feature_config_flags &
7677 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY) {
7678 /* Use first phy request only in case of non-dual media*/
7679 if (DUAL_MEDIA(params)) {
7680 DP(NETIF_MSG_LINK, "FW does not support OPT MDL "
7681 "verification\n");
7682 return -EINVAL;
7683 }
7684 cmd = DRV_MSG_CODE_VRFY_FIRST_PHY_OPT_MDL;
7685 } else {
7686 /* No support in OPT MDL detection */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007687 DP(NETIF_MSG_LINK, "FW does not support OPT MDL "
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007688 "verification\n");
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007689 return -EINVAL;
7690 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007691
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007692 fw_cmd_param = FW_PARAM_SET(phy->addr, phy->type, phy->mdio_ctrl);
7693 fw_resp = bnx2x_fw_command(bp, cmd, fw_cmd_param);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007694 if (fw_resp == FW_MSG_CODE_VRFY_OPT_MDL_SUCCESS) {
7695 DP(NETIF_MSG_LINK, "Approved module\n");
7696 return 0;
7697 }
7698
7699 /* format the warning message */
7700 if (bnx2x_read_sfp_module_eeprom(phy,
7701 params,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007702 SFP_EEPROM_VENDOR_NAME_ADDR,
7703 SFP_EEPROM_VENDOR_NAME_SIZE,
7704 (u8 *)vendor_name))
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007705 vendor_name[0] = '\0';
7706 else
7707 vendor_name[SFP_EEPROM_VENDOR_NAME_SIZE] = '\0';
7708 if (bnx2x_read_sfp_module_eeprom(phy,
7709 params,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007710 SFP_EEPROM_PART_NO_ADDR,
7711 SFP_EEPROM_PART_NO_SIZE,
7712 (u8 *)vendor_pn))
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007713 vendor_pn[0] = '\0';
7714 else
7715 vendor_pn[SFP_EEPROM_PART_NO_SIZE] = '\0';
7716
Yaniv Rosner6d870c32011-01-31 04:22:20 +00007717 netdev_err(bp->dev, "Warning: Unqualified SFP+ module detected,"
7718 " Port %d from %s part number %s\n",
7719 params->port, vendor_name, vendor_pn);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007720 phy->flags |= FLAGS_SFP_NOT_APPROVED;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007721 return -EINVAL;
7722}
7723
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00007724static int bnx2x_wait_for_sfp_module_initialized(struct bnx2x_phy *phy,
7725 struct link_params *params)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007726
7727{
7728 u8 val;
7729 struct bnx2x *bp = params->bp;
7730 u16 timeout;
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00007731 /*
7732 * Initialization time after hot-plug may take up to 300ms for
7733 * some phys type ( e.g. JDSU )
7734 */
7735
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007736 for (timeout = 0; timeout < 60; timeout++) {
7737 if (bnx2x_read_sfp_module_eeprom(phy, params, 1, 1, &val)
7738 == 0) {
7739 DP(NETIF_MSG_LINK, "SFP+ module initialization "
7740 "took %d ms\n", timeout * 5);
7741 return 0;
7742 }
7743 msleep(5);
7744 }
7745 return -EINVAL;
7746}
7747
7748static void bnx2x_8727_power_module(struct bnx2x *bp,
7749 struct bnx2x_phy *phy,
7750 u8 is_power_up) {
7751 /* Make sure GPIOs are not using for LED mode */
7752 u16 val;
7753 /*
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00007754 * In the GPIO register, bit 4 is use to determine if the GPIOs are
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007755 * operating as INPUT or as OUTPUT. Bit 1 is for input, and 0 for
7756 * output
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00007757 * Bits 0-1 determine the GPIOs value for OUTPUT in case bit 4 val is 0
7758 * Bits 8-9 determine the GPIOs value for INPUT in case bit 4 val is 1
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007759 * where the 1st bit is the over-current(only input), and 2nd bit is
7760 * for power( only output )
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00007761 *
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007762 * In case of NOC feature is disabled and power is up, set GPIO control
7763 * as input to enable listening of over-current indication
7764 */
7765 if (phy->flags & FLAGS_NOC)
7766 return;
Yaniv Rosner27d02432011-05-31 21:27:48 +00007767 if (is_power_up)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007768 val = (1<<4);
7769 else
7770 /*
7771 * Set GPIO control to OUTPUT, and set the power bit
7772 * to according to the is_power_up
7773 */
Yaniv Rosner27d02432011-05-31 21:27:48 +00007774 val = (1<<1);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007775
7776 bnx2x_cl45_write(bp, phy,
7777 MDIO_PMA_DEVAD,
7778 MDIO_PMA_REG_8727_GPIO_CTRL,
7779 val);
7780}
7781
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00007782static int bnx2x_8726_set_limiting_mode(struct bnx2x *bp,
7783 struct bnx2x_phy *phy,
7784 u16 edc_mode)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007785{
7786 u16 cur_limiting_mode;
7787
7788 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007789 MDIO_PMA_DEVAD,
7790 MDIO_PMA_REG_ROM_VER2,
7791 &cur_limiting_mode);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007792 DP(NETIF_MSG_LINK, "Current Limiting mode is 0x%x\n",
7793 cur_limiting_mode);
7794
7795 if (edc_mode == EDC_MODE_LIMITING) {
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007796 DP(NETIF_MSG_LINK, "Setting LIMITING MODE\n");
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007797 bnx2x_cl45_write(bp, phy,
7798 MDIO_PMA_DEVAD,
7799 MDIO_PMA_REG_ROM_VER2,
7800 EDC_MODE_LIMITING);
7801 } else { /* LRM mode ( default )*/
7802
7803 DP(NETIF_MSG_LINK, "Setting LRM MODE\n");
7804
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00007805 /*
7806 * Changing to LRM mode takes quite few seconds. So do it only
7807 * if current mode is limiting (default is LRM)
7808 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007809 if (cur_limiting_mode != EDC_MODE_LIMITING)
7810 return 0;
7811
7812 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007813 MDIO_PMA_DEVAD,
7814 MDIO_PMA_REG_LRM_MODE,
7815 0);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007816 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007817 MDIO_PMA_DEVAD,
7818 MDIO_PMA_REG_ROM_VER2,
7819 0x128);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007820 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007821 MDIO_PMA_DEVAD,
7822 MDIO_PMA_REG_MISC_CTRL0,
7823 0x4008);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007824 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007825 MDIO_PMA_DEVAD,
7826 MDIO_PMA_REG_LRM_MODE,
7827 0xaaaa);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007828 }
7829 return 0;
7830}
7831
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00007832static int bnx2x_8727_set_limiting_mode(struct bnx2x *bp,
7833 struct bnx2x_phy *phy,
7834 u16 edc_mode)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007835{
7836 u16 phy_identifier;
7837 u16 rom_ver2_val;
7838 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007839 MDIO_PMA_DEVAD,
7840 MDIO_PMA_REG_PHY_IDENTIFIER,
7841 &phy_identifier);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007842
7843 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007844 MDIO_PMA_DEVAD,
7845 MDIO_PMA_REG_PHY_IDENTIFIER,
7846 (phy_identifier & ~(1<<9)));
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007847
7848 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007849 MDIO_PMA_DEVAD,
7850 MDIO_PMA_REG_ROM_VER2,
7851 &rom_ver2_val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007852 /* Keep the MSB 8-bits, and set the LSB 8-bits with the edc_mode */
7853 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007854 MDIO_PMA_DEVAD,
7855 MDIO_PMA_REG_ROM_VER2,
7856 (rom_ver2_val & 0xff00) | (edc_mode & 0x00ff));
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007857
7858 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007859 MDIO_PMA_DEVAD,
7860 MDIO_PMA_REG_PHY_IDENTIFIER,
7861 (phy_identifier | (1<<9)));
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007862
7863 return 0;
7864}
7865
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007866static void bnx2x_8727_specific_func(struct bnx2x_phy *phy,
7867 struct link_params *params,
7868 u32 action)
7869{
7870 struct bnx2x *bp = params->bp;
7871
7872 switch (action) {
7873 case DISABLE_TX:
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00007874 bnx2x_sfp_set_transmitter(params, phy, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007875 break;
7876 case ENABLE_TX:
7877 if (!(phy->flags & FLAGS_SFP_NOT_APPROVED))
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00007878 bnx2x_sfp_set_transmitter(params, phy, 1);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007879 break;
7880 default:
7881 DP(NETIF_MSG_LINK, "Function 0x%x not supported by 8727\n",
7882 action);
7883 return;
7884 }
7885}
7886
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00007887static void bnx2x_set_e1e2_module_fault_led(struct link_params *params,
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00007888 u8 gpio_mode)
7889{
7890 struct bnx2x *bp = params->bp;
7891
7892 u32 fault_led_gpio = REG_RD(bp, params->shmem_base +
7893 offsetof(struct shmem_region,
7894 dev_info.port_hw_config[params->port].sfp_ctrl)) &
7895 PORT_HW_CFG_FAULT_MODULE_LED_MASK;
7896 switch (fault_led_gpio) {
7897 case PORT_HW_CFG_FAULT_MODULE_LED_DISABLED:
7898 return;
7899 case PORT_HW_CFG_FAULT_MODULE_LED_GPIO0:
7900 case PORT_HW_CFG_FAULT_MODULE_LED_GPIO1:
7901 case PORT_HW_CFG_FAULT_MODULE_LED_GPIO2:
7902 case PORT_HW_CFG_FAULT_MODULE_LED_GPIO3:
7903 {
7904 u8 gpio_port = bnx2x_get_gpio_port(params);
7905 u16 gpio_pin = fault_led_gpio -
7906 PORT_HW_CFG_FAULT_MODULE_LED_GPIO0;
7907 DP(NETIF_MSG_LINK, "Set fault module-detected led "
7908 "pin %x port %x mode %x\n",
7909 gpio_pin, gpio_port, gpio_mode);
7910 bnx2x_set_gpio(bp, gpio_pin, gpio_mode, gpio_port);
7911 }
7912 break;
7913 default:
7914 DP(NETIF_MSG_LINK, "Error: Invalid fault led mode 0x%x\n",
7915 fault_led_gpio);
7916 }
7917}
7918
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00007919static void bnx2x_set_e3_module_fault_led(struct link_params *params,
7920 u8 gpio_mode)
7921{
7922 u32 pin_cfg;
7923 u8 port = params->port;
7924 struct bnx2x *bp = params->bp;
7925 pin_cfg = (REG_RD(bp, params->shmem_base +
7926 offsetof(struct shmem_region,
7927 dev_info.port_hw_config[port].e3_sfp_ctrl)) &
7928 PORT_HW_CFG_E3_FAULT_MDL_LED_MASK) >>
7929 PORT_HW_CFG_E3_FAULT_MDL_LED_SHIFT;
7930 DP(NETIF_MSG_LINK, "Setting Fault LED to %d using pin cfg %d\n",
7931 gpio_mode, pin_cfg);
7932 bnx2x_set_cfg_pin(bp, pin_cfg, gpio_mode);
7933}
7934
7935static void bnx2x_set_sfp_module_fault_led(struct link_params *params,
7936 u8 gpio_mode)
7937{
7938 struct bnx2x *bp = params->bp;
7939 DP(NETIF_MSG_LINK, "Setting SFP+ module fault LED to %d\n", gpio_mode);
7940 if (CHIP_IS_E3(bp)) {
7941 /*
7942 * Low ==> if SFP+ module is supported otherwise
7943 * High ==> if SFP+ module is not on the approved vendor list
7944 */
7945 bnx2x_set_e3_module_fault_led(params, gpio_mode);
7946 } else
7947 bnx2x_set_e1e2_module_fault_led(params, gpio_mode);
7948}
7949
7950static void bnx2x_warpcore_power_module(struct link_params *params,
7951 struct bnx2x_phy *phy,
7952 u8 power)
7953{
7954 u32 pin_cfg;
7955 struct bnx2x *bp = params->bp;
7956
7957 pin_cfg = (REG_RD(bp, params->shmem_base +
7958 offsetof(struct shmem_region,
7959 dev_info.port_hw_config[params->port].e3_sfp_ctrl)) &
7960 PORT_HW_CFG_E3_PWR_DIS_MASK) >>
7961 PORT_HW_CFG_E3_PWR_DIS_SHIFT;
Yaniv Rosner985848f2011-07-05 01:06:48 +00007962
7963 if (pin_cfg == PIN_CFG_NA)
7964 return;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00007965 DP(NETIF_MSG_LINK, "Setting SFP+ module power to %d using pin cfg %d\n",
7966 power, pin_cfg);
7967 /*
7968 * Low ==> corresponding SFP+ module is powered
7969 * high ==> the SFP+ module is powered down
7970 */
7971 bnx2x_set_cfg_pin(bp, pin_cfg, power ^ 1);
7972}
7973
Yaniv Rosner985848f2011-07-05 01:06:48 +00007974static void bnx2x_warpcore_hw_reset(struct bnx2x_phy *phy,
7975 struct link_params *params)
7976{
7977 bnx2x_warpcore_power_module(params, phy, 0);
7978}
7979
Yaniv Rosnere4d78f12011-05-31 21:25:55 +00007980static void bnx2x_power_sfp_module(struct link_params *params,
7981 struct bnx2x_phy *phy,
7982 u8 power)
7983{
7984 struct bnx2x *bp = params->bp;
7985 DP(NETIF_MSG_LINK, "Setting SFP+ power to %x\n", power);
7986
7987 switch (phy->type) {
7988 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
7989 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
7990 bnx2x_8727_power_module(params->bp, phy, power);
7991 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00007992 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
7993 bnx2x_warpcore_power_module(params, phy, power);
7994 break;
Yaniv Rosnere4d78f12011-05-31 21:25:55 +00007995 default:
7996 break;
7997 }
7998}
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00007999static void bnx2x_warpcore_set_limiting_mode(struct link_params *params,
8000 struct bnx2x_phy *phy,
8001 u16 edc_mode)
8002{
8003 u16 val = 0;
8004 u16 mode = MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_DEFAULT;
8005 struct bnx2x *bp = params->bp;
8006
8007 u8 lane = bnx2x_get_warpcore_lane(phy, params);
8008 /* This is a global register which controls all lanes */
8009 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
8010 MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE, &val);
8011 val &= ~(0xf << (lane << 2));
8012
8013 switch (edc_mode) {
8014 case EDC_MODE_LINEAR:
8015 case EDC_MODE_LIMITING:
8016 mode = MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_DEFAULT;
8017 break;
8018 case EDC_MODE_PASSIVE_DAC:
8019 mode = MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_SFP_DAC;
8020 break;
8021 default:
8022 break;
8023 }
8024
8025 val |= (mode << (lane << 2));
8026 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
8027 MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE, val);
8028 /* A must read */
8029 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
8030 MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE, &val);
8031
8032
8033}
Yaniv Rosnere4d78f12011-05-31 21:25:55 +00008034
8035static void bnx2x_set_limiting_mode(struct link_params *params,
8036 struct bnx2x_phy *phy,
8037 u16 edc_mode)
8038{
8039 switch (phy->type) {
8040 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
8041 bnx2x_8726_set_limiting_mode(params->bp, phy, edc_mode);
8042 break;
8043 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
8044 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
8045 bnx2x_8727_set_limiting_mode(params->bp, phy, edc_mode);
8046 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00008047 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
8048 bnx2x_warpcore_set_limiting_mode(params, phy, edc_mode);
8049 break;
Yaniv Rosnere4d78f12011-05-31 21:25:55 +00008050 }
8051}
8052
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00008053int bnx2x_sfp_module_detection(struct bnx2x_phy *phy,
8054 struct link_params *params)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008055{
8056 struct bnx2x *bp = params->bp;
8057 u16 edc_mode;
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00008058 int rc = 0;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008059
8060 u32 val = REG_RD(bp, params->shmem_base +
8061 offsetof(struct shmem_region, dev_info.
8062 port_feature_config[params->port].config));
8063
8064 DP(NETIF_MSG_LINK, "SFP+ module plugged in/out detected on port %d\n",
8065 params->port);
Yaniv Rosnere4d78f12011-05-31 21:25:55 +00008066 /* Power up module */
8067 bnx2x_power_sfp_module(params, phy, 1);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008068 if (bnx2x_get_edc_mode(phy, params, &edc_mode) != 0) {
8069 DP(NETIF_MSG_LINK, "Failed to get valid module type\n");
8070 return -EINVAL;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00008071 } else if (bnx2x_verify_sfp_module(phy, params) != 0) {
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008072 /* check SFP+ module compatibility */
8073 DP(NETIF_MSG_LINK, "Module verification failed!!\n");
8074 rc = -EINVAL;
8075 /* Turn on fault module-detected led */
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00008076 bnx2x_set_sfp_module_fault_led(params,
8077 MISC_REGISTERS_GPIO_HIGH);
8078
Yaniv Rosnere4d78f12011-05-31 21:25:55 +00008079 /* Check if need to power down the SFP+ module */
8080 if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
8081 PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_POWER_DOWN) {
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008082 DP(NETIF_MSG_LINK, "Shutdown SFP+ module!!\n");
Yaniv Rosnere4d78f12011-05-31 21:25:55 +00008083 bnx2x_power_sfp_module(params, phy, 0);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008084 return rc;
8085 }
8086 } else {
8087 /* Turn off fault module-detected led */
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00008088 bnx2x_set_sfp_module_fault_led(params, MISC_REGISTERS_GPIO_LOW);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008089 }
8090
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00008091 /*
8092 * Check and set limiting mode / LRM mode on 8726. On 8727 it
8093 * is done automatically
8094 */
Yaniv Rosnere4d78f12011-05-31 21:25:55 +00008095 bnx2x_set_limiting_mode(params, phy, edc_mode);
8096
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008097 /*
8098 * Enable transmit for this module if the module is approved, or
8099 * if unapproved modules should also enable the Tx laser
8100 */
8101 if (rc == 0 ||
8102 (val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) !=
8103 PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER)
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00008104 bnx2x_sfp_set_transmitter(params, phy, 1);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008105 else
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00008106 bnx2x_sfp_set_transmitter(params, phy, 0);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008107
8108 return rc;
8109}
8110
8111void bnx2x_handle_module_detect_int(struct link_params *params)
8112{
8113 struct bnx2x *bp = params->bp;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00008114 struct bnx2x_phy *phy;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008115 u32 gpio_val;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00008116 u8 gpio_num, gpio_port;
8117 if (CHIP_IS_E3(bp))
8118 phy = &params->phy[INT_PHY];
8119 else
8120 phy = &params->phy[EXT_PHY1];
8121
8122 if (bnx2x_get_mod_abs_int_cfg(bp, params->chip_id, params->shmem_base,
8123 params->port, &gpio_num, &gpio_port) ==
8124 -EINVAL) {
8125 DP(NETIF_MSG_LINK, "Failed to get MOD_ABS interrupt config\n");
8126 return;
8127 }
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008128
8129 /* Set valid module led off */
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00008130 bnx2x_set_sfp_module_fault_led(params, MISC_REGISTERS_GPIO_HIGH);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008131
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00008132 /* Get current gpio val reflecting module plugged in / out*/
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00008133 gpio_val = bnx2x_get_gpio(bp, gpio_num, gpio_port);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008134
8135 /* Call the handling function in case module is detected */
8136 if (gpio_val == 0) {
Yaniv Rosnere4d78f12011-05-31 21:25:55 +00008137 bnx2x_power_sfp_module(params, phy, 1);
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00008138 bnx2x_set_gpio_int(bp, gpio_num,
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008139 MISC_REGISTERS_GPIO_INT_OUTPUT_CLR,
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00008140 gpio_port);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008141 if (bnx2x_wait_for_sfp_module_initialized(phy, params) == 0)
8142 bnx2x_sfp_module_detection(phy, params);
8143 else
8144 DP(NETIF_MSG_LINK, "SFP+ module is not initialized\n");
8145 } else {
8146 u32 val = REG_RD(bp, params->shmem_base +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00008147 offsetof(struct shmem_region, dev_info.
8148 port_feature_config[params->port].
8149 config));
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00008150 bnx2x_set_gpio_int(bp, gpio_num,
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008151 MISC_REGISTERS_GPIO_INT_OUTPUT_SET,
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00008152 gpio_port);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00008153 /*
8154 * Module was plugged out.
8155 * Disable transmit for this module
8156 */
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00008157 phy->media_type = ETH_PHY_NOT_PRESENT;
Yaniv Rosnerde6f3372011-08-02 22:59:25 +00008158 if (((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
8159 PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER) ||
8160 CHIP_IS_E3(bp))
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00008161 bnx2x_sfp_set_transmitter(params, phy, 0);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008162 }
8163}
8164
8165/******************************************************************/
Yaniv Rosnerc688fe22011-05-31 21:27:06 +00008166/* Used by 8706 and 8727 */
8167/******************************************************************/
8168static void bnx2x_sfp_mask_fault(struct bnx2x *bp,
8169 struct bnx2x_phy *phy,
8170 u16 alarm_status_offset,
8171 u16 alarm_ctrl_offset)
8172{
8173 u16 alarm_status, val;
8174 bnx2x_cl45_read(bp, phy,
8175 MDIO_PMA_DEVAD, alarm_status_offset,
8176 &alarm_status);
8177 bnx2x_cl45_read(bp, phy,
8178 MDIO_PMA_DEVAD, alarm_status_offset,
8179 &alarm_status);
8180 /* Mask or enable the fault event. */
8181 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, alarm_ctrl_offset, &val);
8182 if (alarm_status & (1<<0))
8183 val &= ~(1<<0);
8184 else
8185 val |= (1<<0);
8186 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, alarm_ctrl_offset, val);
8187}
8188/******************************************************************/
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008189/* common BCM8706/BCM8726 PHY SECTION */
8190/******************************************************************/
8191static u8 bnx2x_8706_8726_read_status(struct bnx2x_phy *phy,
8192 struct link_params *params,
8193 struct link_vars *vars)
8194{
8195 u8 link_up = 0;
8196 u16 val1, val2, rx_sd, pcs_status;
8197 struct bnx2x *bp = params->bp;
8198 DP(NETIF_MSG_LINK, "XGXS 8706/8726\n");
8199 /* Clear RX Alarm*/
8200 bnx2x_cl45_read(bp, phy,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00008201 MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT, &val2);
Yaniv Rosnerc688fe22011-05-31 21:27:06 +00008202
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00008203 bnx2x_sfp_mask_fault(bp, phy, MDIO_PMA_LASI_TXSTAT,
8204 MDIO_PMA_LASI_TXCTRL);
Yaniv Rosnerc688fe22011-05-31 21:27:06 +00008205
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008206 /* clear LASI indication*/
8207 bnx2x_cl45_read(bp, phy,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00008208 MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val1);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008209 bnx2x_cl45_read(bp, phy,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00008210 MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val2);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008211 DP(NETIF_MSG_LINK, "8706/8726 LASI status 0x%x--> 0x%x\n", val1, val2);
8212
8213 bnx2x_cl45_read(bp, phy,
8214 MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_SD, &rx_sd);
8215 bnx2x_cl45_read(bp, phy,
8216 MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &pcs_status);
8217 bnx2x_cl45_read(bp, phy,
8218 MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &val2);
8219 bnx2x_cl45_read(bp, phy,
8220 MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &val2);
8221
8222 DP(NETIF_MSG_LINK, "8706/8726 rx_sd 0x%x pcs_status 0x%x 1Gbps"
8223 " link_status 0x%x\n", rx_sd, pcs_status, val2);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00008224 /*
8225 * link is up if both bit 0 of pmd_rx_sd and bit 0 of pcs_status
8226 * are set, or if the autoneg bit 1 is set
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008227 */
8228 link_up = ((rx_sd & pcs_status & 0x1) || (val2 & (1<<1)));
8229 if (link_up) {
8230 if (val2 & (1<<1))
8231 vars->line_speed = SPEED_1000;
8232 else
8233 vars->line_speed = SPEED_10000;
8234 bnx2x_ext_phy_resolve_fc(phy, params, vars);
Yaniv Rosner791f18c2011-01-18 04:33:42 +00008235 vars->duplex = DUPLEX_FULL;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008236 }
Yaniv Rosnerc688fe22011-05-31 21:27:06 +00008237
8238 /* Capture 10G link fault. Read twice to clear stale value. */
8239 if (vars->line_speed == SPEED_10000) {
8240 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00008241 MDIO_PMA_LASI_TXSTAT, &val1);
Yaniv Rosnerc688fe22011-05-31 21:27:06 +00008242 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00008243 MDIO_PMA_LASI_TXSTAT, &val1);
Yaniv Rosnerc688fe22011-05-31 21:27:06 +00008244 if (val1 & (1<<0))
8245 vars->fault_detected = 1;
8246 }
8247
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008248 return link_up;
8249}
8250
8251/******************************************************************/
8252/* BCM8706 PHY SECTION */
8253/******************************************************************/
8254static u8 bnx2x_8706_config_init(struct bnx2x_phy *phy,
8255 struct link_params *params,
8256 struct link_vars *vars)
8257{
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00008258 u32 tx_en_mode;
8259 u16 cnt, val, tmp1;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008260 struct bnx2x *bp = params->bp;
Yaniv Rosner3deb8162011-06-14 01:34:33 +00008261
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008262 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00008263 MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008264 /* HW reset */
8265 bnx2x_ext_phy_hw_reset(bp, params->port);
8266 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0xa040);
Yaniv Rosner6d870c32011-01-31 04:22:20 +00008267 bnx2x_wait_reset_complete(bp, phy, params);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008268
8269 /* Wait until fw is loaded */
8270 for (cnt = 0; cnt < 100; cnt++) {
8271 bnx2x_cl45_read(bp, phy,
8272 MDIO_PMA_DEVAD, MDIO_PMA_REG_ROM_VER1, &val);
8273 if (val)
8274 break;
8275 msleep(10);
8276 }
8277 DP(NETIF_MSG_LINK, "XGXS 8706 is initialized after %d ms\n", cnt);
8278 if ((params->feature_config_flags &
8279 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
8280 u8 i;
8281 u16 reg;
8282 for (i = 0; i < 4; i++) {
8283 reg = MDIO_XS_8706_REG_BANK_RX0 +
8284 i*(MDIO_XS_8706_REG_BANK_RX1 -
8285 MDIO_XS_8706_REG_BANK_RX0);
8286 bnx2x_cl45_read(bp, phy, MDIO_XS_DEVAD, reg, &val);
8287 /* Clear first 3 bits of the control */
8288 val &= ~0x7;
8289 /* Set control bits according to configuration */
8290 val |= (phy->rx_preemphasis[i] & 0x7);
8291 DP(NETIF_MSG_LINK, "Setting RX Equalizer to BCM8706"
8292 " reg 0x%x <-- val 0x%x\n", reg, val);
8293 bnx2x_cl45_write(bp, phy, MDIO_XS_DEVAD, reg, val);
8294 }
8295 }
8296 /* Force speed */
8297 if (phy->req_line_speed == SPEED_10000) {
8298 DP(NETIF_MSG_LINK, "XGXS 8706 force 10Gbps\n");
8299
8300 bnx2x_cl45_write(bp, phy,
8301 MDIO_PMA_DEVAD,
8302 MDIO_PMA_REG_DIGITAL_CTRL, 0x400);
8303 bnx2x_cl45_write(bp, phy,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00008304 MDIO_PMA_DEVAD, MDIO_PMA_LASI_TXCTRL,
Yaniv Rosnerc688fe22011-05-31 21:27:06 +00008305 0);
8306 /* Arm LASI for link and Tx fault. */
8307 bnx2x_cl45_write(bp, phy,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00008308 MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 3);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008309 } else {
Lucas De Marchi25985ed2011-03-30 22:57:33 -03008310 /* Force 1Gbps using autoneg with 1G advertisement */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008311
8312 /* Allow CL37 through CL73 */
8313 DP(NETIF_MSG_LINK, "XGXS 8706 AutoNeg\n");
8314 bnx2x_cl45_write(bp, phy,
8315 MDIO_AN_DEVAD, MDIO_AN_REG_CL37_CL73, 0x040c);
8316
Lucas De Marchi25985ed2011-03-30 22:57:33 -03008317 /* Enable Full-Duplex advertisement on CL37 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008318 bnx2x_cl45_write(bp, phy,
8319 MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LP, 0x0020);
8320 /* Enable CL37 AN */
8321 bnx2x_cl45_write(bp, phy,
8322 MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1000);
8323 /* 1G support */
8324 bnx2x_cl45_write(bp, phy,
8325 MDIO_AN_DEVAD, MDIO_AN_REG_ADV, (1<<5));
8326
8327 /* Enable clause 73 AN */
8328 bnx2x_cl45_write(bp, phy,
8329 MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x1200);
8330 bnx2x_cl45_write(bp, phy,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00008331 MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008332 0x0400);
8333 bnx2x_cl45_write(bp, phy,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00008334 MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL,
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008335 0x0004);
8336 }
8337 bnx2x_save_bcm_spirom_ver(bp, phy, params->port);
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00008338
8339 /*
8340 * If TX Laser is controlled by GPIO_0, do not let PHY go into low
8341 * power mode, if TX Laser is disabled
8342 */
8343
8344 tx_en_mode = REG_RD(bp, params->shmem_base +
8345 offsetof(struct shmem_region,
8346 dev_info.port_hw_config[params->port].sfp_ctrl))
8347 & PORT_HW_CFG_TX_LASER_MASK;
8348
8349 if (tx_en_mode == PORT_HW_CFG_TX_LASER_GPIO0) {
8350 DP(NETIF_MSG_LINK, "Enabling TXONOFF_PWRDN_DIS\n");
8351 bnx2x_cl45_read(bp, phy,
8352 MDIO_PMA_DEVAD, MDIO_PMA_REG_DIGITAL_CTRL, &tmp1);
8353 tmp1 |= 0x1;
8354 bnx2x_cl45_write(bp, phy,
8355 MDIO_PMA_DEVAD, MDIO_PMA_REG_DIGITAL_CTRL, tmp1);
8356 }
8357
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008358 return 0;
8359}
8360
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00008361static int bnx2x_8706_read_status(struct bnx2x_phy *phy,
8362 struct link_params *params,
8363 struct link_vars *vars)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008364{
8365 return bnx2x_8706_8726_read_status(phy, params, vars);
8366}
8367
8368/******************************************************************/
8369/* BCM8726 PHY SECTION */
8370/******************************************************************/
8371static void bnx2x_8726_config_loopback(struct bnx2x_phy *phy,
8372 struct link_params *params)
8373{
8374 struct bnx2x *bp = params->bp;
8375 DP(NETIF_MSG_LINK, "PMA/PMD ext_phy_loopback: 8726\n");
8376 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x0001);
8377}
8378
8379static void bnx2x_8726_external_rom_boot(struct bnx2x_phy *phy,
8380 struct link_params *params)
8381{
8382 struct bnx2x *bp = params->bp;
8383 /* Need to wait 100ms after reset */
8384 msleep(100);
8385
8386 /* Micro controller re-boot */
8387 bnx2x_cl45_write(bp, phy,
8388 MDIO_PMA_DEVAD, MDIO_PMA_REG_GEN_CTRL, 0x018B);
8389
8390 /* Set soft reset */
8391 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00008392 MDIO_PMA_DEVAD,
8393 MDIO_PMA_REG_GEN_CTRL,
8394 MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008395
8396 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00008397 MDIO_PMA_DEVAD,
8398 MDIO_PMA_REG_MISC_CTRL1, 0x0001);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008399
8400 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00008401 MDIO_PMA_DEVAD,
8402 MDIO_PMA_REG_GEN_CTRL,
8403 MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008404
8405 /* wait for 150ms for microcode load */
8406 msleep(150);
8407
8408 /* Disable serial boot control, tristates pins SS_N, SCK, MOSI, MISO */
8409 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00008410 MDIO_PMA_DEVAD,
8411 MDIO_PMA_REG_MISC_CTRL1, 0x0000);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008412
8413 msleep(200);
8414 bnx2x_save_bcm_spirom_ver(bp, phy, params->port);
8415}
8416
8417static u8 bnx2x_8726_read_status(struct bnx2x_phy *phy,
8418 struct link_params *params,
8419 struct link_vars *vars)
8420{
8421 struct bnx2x *bp = params->bp;
8422 u16 val1;
8423 u8 link_up = bnx2x_8706_8726_read_status(phy, params, vars);
8424 if (link_up) {
8425 bnx2x_cl45_read(bp, phy,
8426 MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER,
8427 &val1);
8428 if (val1 & (1<<15)) {
8429 DP(NETIF_MSG_LINK, "Tx is disabled\n");
8430 link_up = 0;
8431 vars->line_speed = 0;
8432 }
8433 }
8434 return link_up;
8435}
8436
8437
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00008438static int bnx2x_8726_config_init(struct bnx2x_phy *phy,
8439 struct link_params *params,
8440 struct link_vars *vars)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008441{
8442 struct bnx2x *bp = params->bp;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008443 DP(NETIF_MSG_LINK, "Initializing BCM8726\n");
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008444
8445 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1<<15);
Yaniv Rosner6d870c32011-01-31 04:22:20 +00008446 bnx2x_wait_reset_complete(bp, phy, params);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008447
8448 bnx2x_8726_external_rom_boot(phy, params);
8449
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00008450 /*
8451 * Need to call module detected on initialization since the module
8452 * detection triggered by actual module insertion might occur before
8453 * driver is loaded, and when driver is loaded, it reset all
8454 * registers, including the transmitter
8455 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008456 bnx2x_sfp_module_detection(phy, params);
8457
8458 if (phy->req_line_speed == SPEED_1000) {
8459 DP(NETIF_MSG_LINK, "Setting 1G force\n");
8460 bnx2x_cl45_write(bp, phy,
8461 MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x40);
8462 bnx2x_cl45_write(bp, phy,
8463 MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, 0xD);
8464 bnx2x_cl45_write(bp, phy,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00008465 MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0x5);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008466 bnx2x_cl45_write(bp, phy,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00008467 MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008468 0x400);
8469 } else if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
8470 (phy->speed_cap_mask &
8471 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G) &&
8472 ((phy->speed_cap_mask &
8473 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G) !=
8474 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
8475 DP(NETIF_MSG_LINK, "Setting 1G clause37\n");
8476 /* Set Flow control */
8477 bnx2x_ext_phy_set_pause(params, phy, vars);
8478 bnx2x_cl45_write(bp, phy,
8479 MDIO_AN_DEVAD, MDIO_AN_REG_ADV, 0x20);
8480 bnx2x_cl45_write(bp, phy,
8481 MDIO_AN_DEVAD, MDIO_AN_REG_CL37_CL73, 0x040c);
8482 bnx2x_cl45_write(bp, phy,
8483 MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, 0x0020);
8484 bnx2x_cl45_write(bp, phy,
8485 MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1000);
8486 bnx2x_cl45_write(bp, phy,
8487 MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x1200);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00008488 /*
8489 * Enable RX-ALARM control to receive interrupt for 1G speed
8490 * change
8491 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008492 bnx2x_cl45_write(bp, phy,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00008493 MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0x4);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008494 bnx2x_cl45_write(bp, phy,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00008495 MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008496 0x400);
8497
8498 } else { /* Default 10G. Set only LASI control */
8499 bnx2x_cl45_write(bp, phy,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00008500 MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 1);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008501 }
8502
8503 /* Set TX PreEmphasis if needed */
8504 if ((params->feature_config_flags &
8505 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
8506 DP(NETIF_MSG_LINK, "Setting TX_CTRL1 0x%x,"
8507 "TX_CTRL2 0x%x\n",
8508 phy->tx_preemphasis[0],
8509 phy->tx_preemphasis[1]);
8510 bnx2x_cl45_write(bp, phy,
8511 MDIO_PMA_DEVAD,
8512 MDIO_PMA_REG_8726_TX_CTRL1,
8513 phy->tx_preemphasis[0]);
8514
8515 bnx2x_cl45_write(bp, phy,
8516 MDIO_PMA_DEVAD,
8517 MDIO_PMA_REG_8726_TX_CTRL2,
8518 phy->tx_preemphasis[1]);
8519 }
8520
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008521 return 0;
8522
8523}
8524
8525static void bnx2x_8726_link_reset(struct bnx2x_phy *phy,
8526 struct link_params *params)
8527{
8528 struct bnx2x *bp = params->bp;
8529 DP(NETIF_MSG_LINK, "bnx2x_8726_link_reset port %d\n", params->port);
8530 /* Set serial boot control for external load */
8531 bnx2x_cl45_write(bp, phy,
8532 MDIO_PMA_DEVAD,
8533 MDIO_PMA_REG_GEN_CTRL, 0x0001);
8534}
8535
8536/******************************************************************/
8537/* BCM8727 PHY SECTION */
8538/******************************************************************/
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00008539
8540static void bnx2x_8727_set_link_led(struct bnx2x_phy *phy,
8541 struct link_params *params, u8 mode)
8542{
8543 struct bnx2x *bp = params->bp;
8544 u16 led_mode_bitmask = 0;
8545 u16 gpio_pins_bitmask = 0;
8546 u16 val;
8547 /* Only NOC flavor requires to set the LED specifically */
8548 if (!(phy->flags & FLAGS_NOC))
8549 return;
8550 switch (mode) {
8551 case LED_MODE_FRONT_PANEL_OFF:
8552 case LED_MODE_OFF:
8553 led_mode_bitmask = 0;
8554 gpio_pins_bitmask = 0x03;
8555 break;
8556 case LED_MODE_ON:
8557 led_mode_bitmask = 0;
8558 gpio_pins_bitmask = 0x02;
8559 break;
8560 case LED_MODE_OPER:
8561 led_mode_bitmask = 0x60;
8562 gpio_pins_bitmask = 0x11;
8563 break;
8564 }
8565 bnx2x_cl45_read(bp, phy,
8566 MDIO_PMA_DEVAD,
8567 MDIO_PMA_REG_8727_PCS_OPT_CTRL,
8568 &val);
8569 val &= 0xff8f;
8570 val |= led_mode_bitmask;
8571 bnx2x_cl45_write(bp, phy,
8572 MDIO_PMA_DEVAD,
8573 MDIO_PMA_REG_8727_PCS_OPT_CTRL,
8574 val);
8575 bnx2x_cl45_read(bp, phy,
8576 MDIO_PMA_DEVAD,
8577 MDIO_PMA_REG_8727_GPIO_CTRL,
8578 &val);
8579 val &= 0xffe0;
8580 val |= gpio_pins_bitmask;
8581 bnx2x_cl45_write(bp, phy,
8582 MDIO_PMA_DEVAD,
8583 MDIO_PMA_REG_8727_GPIO_CTRL,
8584 val);
8585}
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008586static void bnx2x_8727_hw_reset(struct bnx2x_phy *phy,
8587 struct link_params *params) {
8588 u32 swap_val, swap_override;
8589 u8 port;
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00008590 /*
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008591 * The PHY reset is controlled by GPIO 1. Fake the port number
8592 * to cancel the swap done in set_gpio()
8593 */
8594 struct bnx2x *bp = params->bp;
8595 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
8596 swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
8597 port = (swap_val && swap_override) ^ 1;
8598 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00008599 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008600}
8601
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00008602static int bnx2x_8727_config_init(struct bnx2x_phy *phy,
8603 struct link_params *params,
8604 struct link_vars *vars)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008605{
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00008606 u32 tx_en_mode;
8607 u16 tmp1, val, mod_abs, tmp2;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008608 u16 rx_alarm_ctrl_val;
8609 u16 lasi_ctrl_val;
8610 struct bnx2x *bp = params->bp;
8611 /* Enable PMD link, MOD_ABS_FLT, and 1G link alarm */
8612
Yaniv Rosner6d870c32011-01-31 04:22:20 +00008613 bnx2x_wait_reset_complete(bp, phy, params);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008614 rx_alarm_ctrl_val = (1<<2) | (1<<5) ;
Yaniv Rosnerc688fe22011-05-31 21:27:06 +00008615 /* Should be 0x6 to enable XS on Tx side. */
8616 lasi_ctrl_val = 0x0006;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008617
8618 DP(NETIF_MSG_LINK, "Initializing BCM8727\n");
8619 /* enable LASI */
8620 bnx2x_cl45_write(bp, phy,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00008621 MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008622 rx_alarm_ctrl_val);
Yaniv Rosnerc688fe22011-05-31 21:27:06 +00008623 bnx2x_cl45_write(bp, phy,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00008624 MDIO_PMA_DEVAD, MDIO_PMA_LASI_TXCTRL,
Yaniv Rosnerc688fe22011-05-31 21:27:06 +00008625 0);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008626 bnx2x_cl45_write(bp, phy,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00008627 MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, lasi_ctrl_val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008628
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00008629 /*
8630 * Initially configure MOD_ABS to interrupt when module is
8631 * presence( bit 8)
8632 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008633 bnx2x_cl45_read(bp, phy,
8634 MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, &mod_abs);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00008635 /*
8636 * Set EDC off by setting OPTXLOS signal input to low (bit 9).
8637 * When the EDC is off it locks onto a reference clock and avoids
8638 * becoming 'lost'
8639 */
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00008640 mod_abs &= ~(1<<8);
8641 if (!(phy->flags & FLAGS_NOC))
8642 mod_abs &= ~(1<<9);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008643 bnx2x_cl45_write(bp, phy,
8644 MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
8645
8646
Yaniv Rosner85242ee2011-07-05 01:06:53 +00008647 /* Enable/Disable PHY transmitter output */
8648 bnx2x_set_disable_pmd_transmit(params, phy, 0);
8649
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008650 /* Make MOD_ABS give interrupt on change */
8651 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_PCS_OPT_CTRL,
8652 &val);
8653 val |= (1<<12);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00008654 if (phy->flags & FLAGS_NOC)
8655 val |= (3<<5);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008656
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00008657 /*
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00008658 * Set 8727 GPIOs to input to allow reading from the 8727 GPIO0
8659 * status which reflect SFP+ module over-current
8660 */
8661 if (!(phy->flags & FLAGS_NOC))
8662 val &= 0xff8f; /* Reset bits 4-6 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008663 bnx2x_cl45_write(bp, phy,
8664 MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_PCS_OPT_CTRL, val);
8665
8666 bnx2x_8727_power_module(bp, phy, 1);
8667
8668 bnx2x_cl45_read(bp, phy,
8669 MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &tmp1);
8670
8671 bnx2x_cl45_read(bp, phy,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00008672 MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT, &tmp1);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008673
8674 /* Set option 1G speed */
8675 if (phy->req_line_speed == SPEED_1000) {
8676 DP(NETIF_MSG_LINK, "Setting 1G force\n");
8677 bnx2x_cl45_write(bp, phy,
8678 MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x40);
8679 bnx2x_cl45_write(bp, phy,
8680 MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, 0xD);
8681 bnx2x_cl45_read(bp, phy,
8682 MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, &tmp1);
8683 DP(NETIF_MSG_LINK, "1.7 = 0x%x\n", tmp1);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00008684 /*
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008685 * Power down the XAUI until link is up in case of dual-media
8686 * and 1G
8687 */
8688 if (DUAL_MEDIA(params)) {
8689 bnx2x_cl45_read(bp, phy,
8690 MDIO_PMA_DEVAD,
8691 MDIO_PMA_REG_8727_PCS_GP, &val);
8692 val |= (3<<10);
8693 bnx2x_cl45_write(bp, phy,
8694 MDIO_PMA_DEVAD,
8695 MDIO_PMA_REG_8727_PCS_GP, val);
8696 }
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008697 } else if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
8698 ((phy->speed_cap_mask &
8699 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) &&
8700 ((phy->speed_cap_mask &
8701 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G) !=
8702 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
8703
8704 DP(NETIF_MSG_LINK, "Setting 1G clause37\n");
8705 bnx2x_cl45_write(bp, phy,
8706 MDIO_AN_DEVAD, MDIO_AN_REG_8727_MISC_CTRL, 0);
8707 bnx2x_cl45_write(bp, phy,
8708 MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1300);
8709 } else {
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00008710 /*
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008711 * Since the 8727 has only single reset pin, need to set the 10G
8712 * registers although it is default
8713 */
8714 bnx2x_cl45_write(bp, phy,
8715 MDIO_AN_DEVAD, MDIO_AN_REG_8727_MISC_CTRL,
8716 0x0020);
8717 bnx2x_cl45_write(bp, phy,
8718 MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x0100);
8719 bnx2x_cl45_write(bp, phy,
8720 MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x2040);
8721 bnx2x_cl45_write(bp, phy,
8722 MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2,
8723 0x0008);
8724 }
8725
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00008726 /*
8727 * Set 2-wire transfer rate of SFP+ module EEPROM
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008728 * to 100Khz since some DACs(direct attached cables) do
8729 * not work at 400Khz.
8730 */
8731 bnx2x_cl45_write(bp, phy,
8732 MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_TWO_WIRE_SLAVE_ADDR,
8733 0xa001);
8734
8735 /* Set TX PreEmphasis if needed */
8736 if ((params->feature_config_flags &
8737 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
8738 DP(NETIF_MSG_LINK, "Setting TX_CTRL1 0x%x, TX_CTRL2 0x%x\n",
8739 phy->tx_preemphasis[0],
8740 phy->tx_preemphasis[1]);
8741 bnx2x_cl45_write(bp, phy,
8742 MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_TX_CTRL1,
8743 phy->tx_preemphasis[0]);
8744
8745 bnx2x_cl45_write(bp, phy,
8746 MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_TX_CTRL2,
8747 phy->tx_preemphasis[1]);
8748 }
8749
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00008750 /*
8751 * If TX Laser is controlled by GPIO_0, do not let PHY go into low
8752 * power mode, if TX Laser is disabled
8753 */
8754 tx_en_mode = REG_RD(bp, params->shmem_base +
8755 offsetof(struct shmem_region,
8756 dev_info.port_hw_config[params->port].sfp_ctrl))
8757 & PORT_HW_CFG_TX_LASER_MASK;
8758
8759 if (tx_en_mode == PORT_HW_CFG_TX_LASER_GPIO0) {
8760
8761 DP(NETIF_MSG_LINK, "Enabling TXONOFF_PWRDN_DIS\n");
8762 bnx2x_cl45_read(bp, phy,
8763 MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_OPT_CFG_REG, &tmp2);
8764 tmp2 |= 0x1000;
8765 tmp2 &= 0xFFEF;
8766 bnx2x_cl45_write(bp, phy,
8767 MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_OPT_CFG_REG, tmp2);
8768 }
8769
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008770 return 0;
8771}
8772
8773static void bnx2x_8727_handle_mod_abs(struct bnx2x_phy *phy,
8774 struct link_params *params)
8775{
8776 struct bnx2x *bp = params->bp;
8777 u16 mod_abs, rx_alarm_status;
8778 u32 val = REG_RD(bp, params->shmem_base +
8779 offsetof(struct shmem_region, dev_info.
8780 port_feature_config[params->port].
8781 config));
8782 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00008783 MDIO_PMA_DEVAD,
8784 MDIO_PMA_REG_PHY_IDENTIFIER, &mod_abs);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008785 if (mod_abs & (1<<8)) {
8786
8787 /* Module is absent */
8788 DP(NETIF_MSG_LINK, "MOD_ABS indication "
8789 "show module is absent\n");
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00008790 phy->media_type = ETH_PHY_NOT_PRESENT;
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00008791 /*
8792 * 1. Set mod_abs to detect next module
8793 * presence event
8794 * 2. Set EDC off by setting OPTXLOS signal input to low
8795 * (bit 9).
8796 * When the EDC is off it locks onto a reference clock and
8797 * avoids becoming 'lost'.
8798 */
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00008799 mod_abs &= ~(1<<8);
8800 if (!(phy->flags & FLAGS_NOC))
8801 mod_abs &= ~(1<<9);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008802 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00008803 MDIO_PMA_DEVAD,
8804 MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008805
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00008806 /*
8807 * Clear RX alarm since it stays up as long as
8808 * the mod_abs wasn't changed
8809 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008810 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00008811 MDIO_PMA_DEVAD,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00008812 MDIO_PMA_LASI_RXSTAT, &rx_alarm_status);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008813
8814 } else {
8815 /* Module is present */
8816 DP(NETIF_MSG_LINK, "MOD_ABS indication "
8817 "show module is present\n");
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00008818 /*
8819 * First disable transmitter, and if the module is ok, the
8820 * module_detection will enable it
8821 * 1. Set mod_abs to detect next module absent event ( bit 8)
8822 * 2. Restore the default polarity of the OPRXLOS signal and
8823 * this signal will then correctly indicate the presence or
8824 * absence of the Rx signal. (bit 9)
8825 */
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00008826 mod_abs |= (1<<8);
8827 if (!(phy->flags & FLAGS_NOC))
8828 mod_abs |= (1<<9);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008829 bnx2x_cl45_write(bp, phy,
8830 MDIO_PMA_DEVAD,
8831 MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
8832
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00008833 /*
8834 * Clear RX alarm since it stays up as long as the mod_abs
8835 * wasn't changed. This is need to be done before calling the
8836 * module detection, otherwise it will clear* the link update
8837 * alarm
8838 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008839 bnx2x_cl45_read(bp, phy,
8840 MDIO_PMA_DEVAD,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00008841 MDIO_PMA_LASI_RXSTAT, &rx_alarm_status);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008842
8843
8844 if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
8845 PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER)
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00008846 bnx2x_sfp_set_transmitter(params, phy, 0);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008847
8848 if (bnx2x_wait_for_sfp_module_initialized(phy, params) == 0)
8849 bnx2x_sfp_module_detection(phy, params);
8850 else
8851 DP(NETIF_MSG_LINK, "SFP+ module is not initialized\n");
8852 }
8853
8854 DP(NETIF_MSG_LINK, "8727 RX_ALARM_STATUS 0x%x\n",
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00008855 rx_alarm_status);
8856 /* No need to check link status in case of module plugged in/out */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008857}
8858
8859static u8 bnx2x_8727_read_status(struct bnx2x_phy *phy,
8860 struct link_params *params,
8861 struct link_vars *vars)
8862
8863{
8864 struct bnx2x *bp = params->bp;
Yaniv Rosner27d02432011-05-31 21:27:48 +00008865 u8 link_up = 0, oc_port = params->port;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008866 u16 link_status = 0;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008867 u16 rx_alarm_status, lasi_ctrl, val1;
8868
8869 /* If PHY is not initialized, do not check link status */
8870 bnx2x_cl45_read(bp, phy,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00008871 MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008872 &lasi_ctrl);
8873 if (!lasi_ctrl)
8874 return 0;
8875
Yaniv Rosner9045f6b42011-05-31 21:28:27 +00008876 /* Check the LASI on Rx */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008877 bnx2x_cl45_read(bp, phy,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00008878 MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT,
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008879 &rx_alarm_status);
8880 vars->line_speed = 0;
8881 DP(NETIF_MSG_LINK, "8727 RX_ALARM_STATUS 0x%x\n", rx_alarm_status);
8882
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00008883 bnx2x_sfp_mask_fault(bp, phy, MDIO_PMA_LASI_TXSTAT,
8884 MDIO_PMA_LASI_TXCTRL);
Yaniv Rosnerc688fe22011-05-31 21:27:06 +00008885
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008886 bnx2x_cl45_read(bp, phy,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00008887 MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val1);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008888
8889 DP(NETIF_MSG_LINK, "8727 LASI status 0x%x\n", val1);
8890
8891 /* Clear MSG-OUT */
8892 bnx2x_cl45_read(bp, phy,
8893 MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &val1);
8894
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00008895 /*
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008896 * If a module is present and there is need to check
8897 * for over current
8898 */
8899 if (!(phy->flags & FLAGS_NOC) && !(rx_alarm_status & (1<<5))) {
8900 /* Check over-current using 8727 GPIO0 input*/
8901 bnx2x_cl45_read(bp, phy,
8902 MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_GPIO_CTRL,
8903 &val1);
8904
8905 if ((val1 & (1<<8)) == 0) {
Yaniv Rosner27d02432011-05-31 21:27:48 +00008906 if (!CHIP_IS_E1x(bp))
8907 oc_port = BP_PATH(bp) + (params->port << 1);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008908 DP(NETIF_MSG_LINK, "8727 Power fault has been detected"
Yaniv Rosner27d02432011-05-31 21:27:48 +00008909 " on port %d\n", oc_port);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008910 netdev_err(bp->dev, "Error: Power fault on Port %d has"
8911 " been detected and the power to "
8912 "that SFP+ module has been removed"
8913 " to prevent failure of the card."
8914 " Please remove the SFP+ module and"
8915 " restart the system to clear this"
8916 " error.\n",
Yaniv Rosner27d02432011-05-31 21:27:48 +00008917 oc_port);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00008918 /* Disable all RX_ALARMs except for mod_abs */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008919 bnx2x_cl45_write(bp, phy,
8920 MDIO_PMA_DEVAD,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00008921 MDIO_PMA_LASI_RXCTRL, (1<<5));
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008922
8923 bnx2x_cl45_read(bp, phy,
8924 MDIO_PMA_DEVAD,
8925 MDIO_PMA_REG_PHY_IDENTIFIER, &val1);
8926 /* Wait for module_absent_event */
8927 val1 |= (1<<8);
8928 bnx2x_cl45_write(bp, phy,
8929 MDIO_PMA_DEVAD,
8930 MDIO_PMA_REG_PHY_IDENTIFIER, val1);
8931 /* Clear RX alarm */
8932 bnx2x_cl45_read(bp, phy,
8933 MDIO_PMA_DEVAD,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00008934 MDIO_PMA_LASI_RXSTAT, &rx_alarm_status);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008935 return 0;
8936 }
8937 } /* Over current check */
8938
8939 /* When module absent bit is set, check module */
8940 if (rx_alarm_status & (1<<5)) {
8941 bnx2x_8727_handle_mod_abs(phy, params);
8942 /* Enable all mod_abs and link detection bits */
8943 bnx2x_cl45_write(bp, phy,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00008944 MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008945 ((1<<5) | (1<<2)));
8946 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008947 DP(NETIF_MSG_LINK, "Enabling 8727 TX laser if SFP is approved\n");
8948 bnx2x_8727_specific_func(phy, params, ENABLE_TX);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008949 /* If transmitter is disabled, ignore false link up indication */
8950 bnx2x_cl45_read(bp, phy,
8951 MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, &val1);
8952 if (val1 & (1<<15)) {
8953 DP(NETIF_MSG_LINK, "Tx is disabled\n");
8954 return 0;
8955 }
8956
8957 bnx2x_cl45_read(bp, phy,
8958 MDIO_PMA_DEVAD,
8959 MDIO_PMA_REG_8073_SPEED_LINK_STATUS, &link_status);
8960
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00008961 /*
8962 * Bits 0..2 --> speed detected,
8963 * Bits 13..15--> link is down
8964 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008965 if ((link_status & (1<<2)) && (!(link_status & (1<<15)))) {
8966 link_up = 1;
8967 vars->line_speed = SPEED_10000;
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00008968 DP(NETIF_MSG_LINK, "port %x: External link up in 10G\n",
8969 params->port);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008970 } else if ((link_status & (1<<0)) && (!(link_status & (1<<13)))) {
8971 link_up = 1;
8972 vars->line_speed = SPEED_1000;
8973 DP(NETIF_MSG_LINK, "port %x: External link up in 1G\n",
8974 params->port);
8975 } else {
8976 link_up = 0;
8977 DP(NETIF_MSG_LINK, "port %x: External link is down\n",
8978 params->port);
8979 }
Yaniv Rosnerc688fe22011-05-31 21:27:06 +00008980
8981 /* Capture 10G link fault. */
8982 if (vars->line_speed == SPEED_10000) {
8983 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00008984 MDIO_PMA_LASI_TXSTAT, &val1);
Yaniv Rosnerc688fe22011-05-31 21:27:06 +00008985
8986 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00008987 MDIO_PMA_LASI_TXSTAT, &val1);
Yaniv Rosnerc688fe22011-05-31 21:27:06 +00008988
8989 if (val1 & (1<<0)) {
8990 vars->fault_detected = 1;
8991 }
8992 }
8993
Yaniv Rosner791f18c2011-01-18 04:33:42 +00008994 if (link_up) {
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008995 bnx2x_ext_phy_resolve_fc(phy, params, vars);
Yaniv Rosner791f18c2011-01-18 04:33:42 +00008996 vars->duplex = DUPLEX_FULL;
8997 DP(NETIF_MSG_LINK, "duplex = 0x%x\n", vars->duplex);
8998 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008999
9000 if ((DUAL_MEDIA(params)) &&
9001 (phy->req_line_speed == SPEED_1000)) {
9002 bnx2x_cl45_read(bp, phy,
9003 MDIO_PMA_DEVAD,
9004 MDIO_PMA_REG_8727_PCS_GP, &val1);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00009005 /*
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009006 * In case of dual-media board and 1G, power up the XAUI side,
9007 * otherwise power it down. For 10G it is done automatically
9008 */
9009 if (link_up)
9010 val1 &= ~(3<<10);
9011 else
9012 val1 |= (3<<10);
9013 bnx2x_cl45_write(bp, phy,
9014 MDIO_PMA_DEVAD,
9015 MDIO_PMA_REG_8727_PCS_GP, val1);
9016 }
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009017 return link_up;
9018}
9019
9020static void bnx2x_8727_link_reset(struct bnx2x_phy *phy,
9021 struct link_params *params)
9022{
9023 struct bnx2x *bp = params->bp;
Yaniv Rosner85242ee2011-07-05 01:06:53 +00009024
9025 /* Enable/Disable PHY transmitter output */
9026 bnx2x_set_disable_pmd_transmit(params, phy, 1);
9027
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009028 /* Disable Transmitter */
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00009029 bnx2x_sfp_set_transmitter(params, phy, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009030 /* Clear LASI */
Yaniv Rosner60d2fe02011-06-14 01:34:38 +00009031 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009032
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009033}
9034
9035/******************************************************************/
9036/* BCM8481/BCM84823/BCM84833 PHY SECTION */
9037/******************************************************************/
9038static void bnx2x_save_848xx_spirom_version(struct bnx2x_phy *phy,
9039 struct link_params *params)
9040{
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009041 u16 val, fw_ver1, fw_ver2, cnt;
9042 u8 port;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009043 struct bnx2x *bp = params->bp;
9044
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009045 port = params->port;
Yaniv Rosnerc87bca12011-01-31 04:22:41 +00009046
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009047 /* For the 32 bits registers in 848xx, access via MDIO2ARM interface.*/
9048 /* (1) set register 0xc200_0014(SPI_BRIDGE_CTRL_2) to 0x03000000 */
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009049 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA819, 0x0014);
9050 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81A, 0xc200);
9051 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81B, 0x0000);
9052 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81C, 0x0300);
9053 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA817, 0x0009);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009054
9055 for (cnt = 0; cnt < 100; cnt++) {
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009056 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA818, &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009057 if (val & 1)
9058 break;
9059 udelay(5);
9060 }
9061 if (cnt == 100) {
9062 DP(NETIF_MSG_LINK, "Unable to read 848xx phy fw version(1)\n");
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009063 bnx2x_save_spirom_version(bp, port, 0,
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009064 phy->ver_addr);
9065 return;
9066 }
9067
9068
9069 /* 2) read register 0xc200_0000 (SPI_FW_STATUS) */
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009070 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA819, 0x0000);
9071 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81A, 0xc200);
9072 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA817, 0x000A);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009073 for (cnt = 0; cnt < 100; cnt++) {
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009074 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA818, &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009075 if (val & 1)
9076 break;
9077 udelay(5);
9078 }
9079 if (cnt == 100) {
9080 DP(NETIF_MSG_LINK, "Unable to read 848xx phy fw version(2)\n");
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009081 bnx2x_save_spirom_version(bp, port, 0,
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009082 phy->ver_addr);
9083 return;
9084 }
9085
9086 /* lower 16 bits of the register SPI_FW_STATUS */
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009087 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA81B, &fw_ver1);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009088 /* upper 16 bits of register SPI_FW_STATUS */
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009089 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA81C, &fw_ver2);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009090
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009091 bnx2x_save_spirom_version(bp, port, (fw_ver2<<16) | fw_ver1,
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009092 phy->ver_addr);
9093}
9094
9095static void bnx2x_848xx_set_led(struct bnx2x *bp,
9096 struct bnx2x_phy *phy)
9097{
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009098 u16 val;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009099
9100 /* PHYC_CTL_LED_CTL */
9101 bnx2x_cl45_read(bp, phy,
9102 MDIO_PMA_DEVAD,
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009103 MDIO_PMA_REG_8481_LINK_SIGNAL, &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009104 val &= 0xFE00;
9105 val |= 0x0092;
9106
9107 bnx2x_cl45_write(bp, phy,
9108 MDIO_PMA_DEVAD,
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009109 MDIO_PMA_REG_8481_LINK_SIGNAL, val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009110
9111 bnx2x_cl45_write(bp, phy,
9112 MDIO_PMA_DEVAD,
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009113 MDIO_PMA_REG_8481_LED1_MASK,
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009114 0x80);
9115
9116 bnx2x_cl45_write(bp, phy,
9117 MDIO_PMA_DEVAD,
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009118 MDIO_PMA_REG_8481_LED2_MASK,
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009119 0x18);
9120
Yaniv Rosnerf25b3c82011-01-18 04:33:47 +00009121 /* Select activity source by Tx and Rx, as suggested by PHY AE */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009122 bnx2x_cl45_write(bp, phy,
9123 MDIO_PMA_DEVAD,
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009124 MDIO_PMA_REG_8481_LED3_MASK,
Yaniv Rosnerf25b3c82011-01-18 04:33:47 +00009125 0x0006);
9126
9127 /* Select the closest activity blink rate to that in 10/100/1000 */
9128 bnx2x_cl45_write(bp, phy,
9129 MDIO_PMA_DEVAD,
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009130 MDIO_PMA_REG_8481_LED3_BLINK,
Yaniv Rosnerf25b3c82011-01-18 04:33:47 +00009131 0);
9132
9133 bnx2x_cl45_read(bp, phy,
9134 MDIO_PMA_DEVAD,
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009135 MDIO_PMA_REG_84823_CTL_LED_CTL_1, &val);
Yaniv Rosnerf25b3c82011-01-18 04:33:47 +00009136 val |= MDIO_PMA_REG_84823_LED3_STRETCH_EN; /* stretch_en for LED3*/
9137
9138 bnx2x_cl45_write(bp, phy,
9139 MDIO_PMA_DEVAD,
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009140 MDIO_PMA_REG_84823_CTL_LED_CTL_1, val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009141
9142 /* 'Interrupt Mask' */
9143 bnx2x_cl45_write(bp, phy,
9144 MDIO_AN_DEVAD,
9145 0xFFFB, 0xFFFD);
9146}
9147
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00009148static int bnx2x_848xx_cmn_config_init(struct bnx2x_phy *phy,
9149 struct link_params *params,
9150 struct link_vars *vars)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009151{
9152 struct bnx2x *bp = params->bp;
9153 u16 autoneg_val, an_1000_val, an_10_100_val;
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009154 u16 tmp_req_line_speed;
9155
9156 tmp_req_line_speed = phy->req_line_speed;
9157 if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
9158 if (phy->req_line_speed == SPEED_10000)
9159 phy->req_line_speed = SPEED_AUTO_NEG;
9160
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00009161 /*
9162 * This phy uses the NIG latch mechanism since link indication
9163 * arrives through its LED4 and not via its LASI signal, so we
9164 * get steady signal instead of clear on read
9165 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009166 bnx2x_bits_en(bp, NIG_REG_LATCH_BC_0 + params->port*4,
9167 1 << NIG_LATCH_BC_ENABLE_MI_INT);
9168
9169 bnx2x_cl45_write(bp, phy,
9170 MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x0000);
9171
9172 bnx2x_848xx_set_led(bp, phy);
9173
9174 /* set 1000 speed advertisement */
9175 bnx2x_cl45_read(bp, phy,
9176 MDIO_AN_DEVAD, MDIO_AN_REG_8481_1000T_CTRL,
9177 &an_1000_val);
9178
9179 bnx2x_ext_phy_set_pause(params, phy, vars);
9180 bnx2x_cl45_read(bp, phy,
9181 MDIO_AN_DEVAD,
9182 MDIO_AN_REG_8481_LEGACY_AN_ADV,
9183 &an_10_100_val);
9184 bnx2x_cl45_read(bp, phy,
9185 MDIO_AN_DEVAD, MDIO_AN_REG_8481_LEGACY_MII_CTRL,
9186 &autoneg_val);
9187 /* Disable forced speed */
9188 autoneg_val &= ~((1<<6) | (1<<8) | (1<<9) | (1<<12) | (1<<13));
9189 an_10_100_val &= ~((1<<5) | (1<<6) | (1<<7) | (1<<8));
9190
9191 if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
9192 (phy->speed_cap_mask &
9193 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
9194 (phy->req_line_speed == SPEED_1000)) {
9195 an_1000_val |= (1<<8);
9196 autoneg_val |= (1<<9 | 1<<12);
9197 if (phy->req_duplex == DUPLEX_FULL)
9198 an_1000_val |= (1<<9);
9199 DP(NETIF_MSG_LINK, "Advertising 1G\n");
9200 } else
9201 an_1000_val &= ~((1<<8) | (1<<9));
9202
9203 bnx2x_cl45_write(bp, phy,
9204 MDIO_AN_DEVAD, MDIO_AN_REG_8481_1000T_CTRL,
9205 an_1000_val);
9206
Yaniv Rosner0520e632011-07-05 01:06:59 +00009207 /* set 100 speed advertisement */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009208 if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
9209 (phy->speed_cap_mask &
Yaniv Rosner0520e632011-07-05 01:06:59 +00009210 (PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL |
9211 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF)) &&
9212 (phy->supported &
9213 (SUPPORTED_100baseT_Half |
9214 SUPPORTED_100baseT_Full)))) {
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009215 an_10_100_val |= (1<<7);
9216 /* Enable autoneg and restart autoneg for legacy speeds */
9217 autoneg_val |= (1<<9 | 1<<12);
9218
9219 if (phy->req_duplex == DUPLEX_FULL)
9220 an_10_100_val |= (1<<8);
9221 DP(NETIF_MSG_LINK, "Advertising 100M\n");
9222 }
9223 /* set 10 speed advertisement */
9224 if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
Yaniv Rosner0520e632011-07-05 01:06:59 +00009225 (phy->speed_cap_mask &
9226 (PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL |
9227 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF)) &&
9228 (phy->supported &
9229 (SUPPORTED_10baseT_Half |
9230 SUPPORTED_10baseT_Full)))) {
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009231 an_10_100_val |= (1<<5);
9232 autoneg_val |= (1<<9 | 1<<12);
9233 if (phy->req_duplex == DUPLEX_FULL)
9234 an_10_100_val |= (1<<6);
9235 DP(NETIF_MSG_LINK, "Advertising 10M\n");
9236 }
9237
9238 /* Only 10/100 are allowed to work in FORCE mode */
Yaniv Rosner0520e632011-07-05 01:06:59 +00009239 if ((phy->req_line_speed == SPEED_100) &&
9240 (phy->supported &
9241 (SUPPORTED_100baseT_Half |
9242 SUPPORTED_100baseT_Full))) {
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009243 autoneg_val |= (1<<13);
9244 /* Enabled AUTO-MDIX when autoneg is disabled */
9245 bnx2x_cl45_write(bp, phy,
9246 MDIO_AN_DEVAD, MDIO_AN_REG_8481_AUX_CTRL,
9247 (1<<15 | 1<<9 | 7<<0));
9248 DP(NETIF_MSG_LINK, "Setting 100M force\n");
9249 }
Yaniv Rosner0520e632011-07-05 01:06:59 +00009250 if ((phy->req_line_speed == SPEED_10) &&
9251 (phy->supported &
9252 (SUPPORTED_10baseT_Half |
9253 SUPPORTED_10baseT_Full))) {
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009254 /* Enabled AUTO-MDIX when autoneg is disabled */
9255 bnx2x_cl45_write(bp, phy,
9256 MDIO_AN_DEVAD, MDIO_AN_REG_8481_AUX_CTRL,
9257 (1<<15 | 1<<9 | 7<<0));
9258 DP(NETIF_MSG_LINK, "Setting 10M force\n");
9259 }
9260
9261 bnx2x_cl45_write(bp, phy,
9262 MDIO_AN_DEVAD, MDIO_AN_REG_8481_LEGACY_AN_ADV,
9263 an_10_100_val);
9264
9265 if (phy->req_duplex == DUPLEX_FULL)
9266 autoneg_val |= (1<<8);
9267
9268 bnx2x_cl45_write(bp, phy,
9269 MDIO_AN_DEVAD,
9270 MDIO_AN_REG_8481_LEGACY_MII_CTRL, autoneg_val);
9271
9272 if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
9273 (phy->speed_cap_mask &
9274 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) ||
9275 (phy->req_line_speed == SPEED_10000)) {
Yaniv Rosner9045f6b42011-05-31 21:28:27 +00009276 DP(NETIF_MSG_LINK, "Advertising 10G\n");
9277 /* Restart autoneg for 10G*/
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009278
Yaniv Rosner9045f6b42011-05-31 21:28:27 +00009279 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009280 MDIO_AN_DEVAD, MDIO_AN_REG_CTRL,
9281 0x3200);
9282 } else if (phy->req_line_speed != SPEED_10 &&
9283 phy->req_line_speed != SPEED_100) {
9284 bnx2x_cl45_write(bp, phy,
9285 MDIO_AN_DEVAD,
9286 MDIO_AN_REG_8481_10GBASE_T_AN_CTRL,
9287 1);
9288 }
9289 /* Save spirom version */
9290 bnx2x_save_848xx_spirom_version(phy, params);
9291
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009292 phy->req_line_speed = tmp_req_line_speed;
9293
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009294 return 0;
9295}
9296
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00009297static int bnx2x_8481_config_init(struct bnx2x_phy *phy,
9298 struct link_params *params,
9299 struct link_vars *vars)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009300{
9301 struct bnx2x *bp = params->bp;
9302 /* Restore normal power mode*/
9303 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00009304 MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009305
9306 /* HW reset */
9307 bnx2x_ext_phy_hw_reset(bp, params->port);
Yaniv Rosner6d870c32011-01-31 04:22:20 +00009308 bnx2x_wait_reset_complete(bp, phy, params);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009309
9310 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1<<15);
9311 return bnx2x_848xx_cmn_config_init(phy, params, vars);
9312}
9313
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009314
9315#define PHY84833_HDSHK_WAIT 300
9316static int bnx2x_84833_pair_swap_cfg(struct bnx2x_phy *phy,
9317 struct link_params *params,
9318 struct link_vars *vars)
9319{
9320 u32 idx;
Yaniv Rosner0520e632011-07-05 01:06:59 +00009321 u32 pair_swap;
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009322 u16 val;
Yaniv Rosner0520e632011-07-05 01:06:59 +00009323 u16 data;
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009324 struct bnx2x *bp = params->bp;
9325 /* Do pair swap */
9326
Yaniv Rosner0520e632011-07-05 01:06:59 +00009327 /* Check for configuration. */
9328 pair_swap = REG_RD(bp, params->shmem_base +
9329 offsetof(struct shmem_region,
9330 dev_info.port_hw_config[params->port].xgbt_phy_cfg)) &
9331 PORT_HW_CFG_RJ45_PAIR_SWAP_MASK;
9332
9333 if (pair_swap == 0)
9334 return 0;
9335
9336 data = (u16)pair_swap;
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009337
9338 /* Write CMD_OPEN_OVERRIDE to STATUS reg */
9339 bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
9340 MDIO_84833_TOP_CFG_SCRATCH_REG2,
9341 PHY84833_CMD_OPEN_OVERRIDE);
9342 for (idx = 0; idx < PHY84833_HDSHK_WAIT; idx++) {
9343 bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
9344 MDIO_84833_TOP_CFG_SCRATCH_REG2, &val);
9345 if (val == PHY84833_CMD_OPEN_FOR_CMDS)
9346 break;
9347 msleep(1);
9348 }
9349 if (idx >= PHY84833_HDSHK_WAIT) {
9350 DP(NETIF_MSG_LINK, "Pairswap: FW not ready.\n");
9351 return -EINVAL;
9352 }
9353
9354 bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
9355 MDIO_84833_TOP_CFG_SCRATCH_REG4,
9356 data);
9357 /* Issue pair swap command */
9358 bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
9359 MDIO_84833_TOP_CFG_SCRATCH_REG0,
9360 PHY84833_DIAG_CMD_PAIR_SWAP_CHANGE);
9361 for (idx = 0; idx < PHY84833_HDSHK_WAIT; idx++) {
9362 bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
9363 MDIO_84833_TOP_CFG_SCRATCH_REG2, &val);
9364 if ((val == PHY84833_CMD_COMPLETE_PASS) ||
9365 (val == PHY84833_CMD_COMPLETE_ERROR))
9366 break;
9367 msleep(1);
9368 }
9369 if ((idx >= PHY84833_HDSHK_WAIT) ||
9370 (val == PHY84833_CMD_COMPLETE_ERROR)) {
9371 DP(NETIF_MSG_LINK, "Pairswap: override failed.\n");
9372 return -EINVAL;
9373 }
9374 bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
9375 MDIO_84833_TOP_CFG_SCRATCH_REG2,
9376 PHY84833_CMD_CLEAR_COMPLETE);
9377 DP(NETIF_MSG_LINK, "Pairswap OK, val=0x%x\n", data);
9378 return 0;
9379}
9380
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00009381
Yaniv Rosner985848f2011-07-05 01:06:48 +00009382static u8 bnx2x_84833_get_reset_gpios(struct bnx2x *bp,
9383 u32 shmem_base_path[],
9384 u32 chip_id)
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00009385{
9386 u32 reset_pin[2];
9387 u32 idx;
9388 u8 reset_gpios;
9389 if (CHIP_IS_E3(bp)) {
9390 /* Assume that these will be GPIOs, not EPIOs. */
9391 for (idx = 0; idx < 2; idx++) {
9392 /* Map config param to register bit. */
9393 reset_pin[idx] = REG_RD(bp, shmem_base_path[idx] +
9394 offsetof(struct shmem_region,
9395 dev_info.port_hw_config[0].e3_cmn_pin_cfg));
9396 reset_pin[idx] = (reset_pin[idx] &
9397 PORT_HW_CFG_E3_PHY_RESET_MASK) >>
9398 PORT_HW_CFG_E3_PHY_RESET_SHIFT;
9399 reset_pin[idx] -= PIN_CFG_GPIO0_P0;
9400 reset_pin[idx] = (1 << reset_pin[idx]);
9401 }
9402 reset_gpios = (u8)(reset_pin[0] | reset_pin[1]);
9403 } else {
9404 /* E2, look from diff place of shmem. */
9405 for (idx = 0; idx < 2; idx++) {
9406 reset_pin[idx] = REG_RD(bp, shmem_base_path[idx] +
9407 offsetof(struct shmem_region,
9408 dev_info.port_hw_config[0].default_cfg));
9409 reset_pin[idx] &= PORT_HW_CFG_EXT_PHY_GPIO_RST_MASK;
9410 reset_pin[idx] -= PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P0;
9411 reset_pin[idx] >>= PORT_HW_CFG_EXT_PHY_GPIO_RST_SHIFT;
9412 reset_pin[idx] = (1 << reset_pin[idx]);
9413 }
9414 reset_gpios = (u8)(reset_pin[0] | reset_pin[1]);
9415 }
9416
Yaniv Rosner985848f2011-07-05 01:06:48 +00009417 return reset_gpios;
9418}
9419
9420static int bnx2x_84833_hw_reset_phy(struct bnx2x_phy *phy,
9421 struct link_params *params)
9422{
9423 struct bnx2x *bp = params->bp;
9424 u8 reset_gpios;
9425 u32 other_shmem_base_addr = REG_RD(bp, params->shmem2_base +
9426 offsetof(struct shmem2_region,
9427 other_shmem_base_addr));
9428
9429 u32 shmem_base_path[2];
9430 shmem_base_path[0] = params->shmem_base;
9431 shmem_base_path[1] = other_shmem_base_addr;
9432
9433 reset_gpios = bnx2x_84833_get_reset_gpios(bp, shmem_base_path,
9434 params->chip_id);
9435
9436 bnx2x_set_mult_gpio(bp, reset_gpios, MISC_REGISTERS_GPIO_OUTPUT_LOW);
9437 udelay(10);
9438 DP(NETIF_MSG_LINK, "84833 hw reset on pin values 0x%x\n",
9439 reset_gpios);
9440
9441 return 0;
9442}
9443
9444static int bnx2x_84833_common_init_phy(struct bnx2x *bp,
9445 u32 shmem_base_path[],
9446 u32 chip_id)
9447{
9448 u8 reset_gpios;
9449
9450 reset_gpios = bnx2x_84833_get_reset_gpios(bp, shmem_base_path, chip_id);
9451
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00009452 bnx2x_set_mult_gpio(bp, reset_gpios, MISC_REGISTERS_GPIO_OUTPUT_LOW);
9453 udelay(10);
9454 bnx2x_set_mult_gpio(bp, reset_gpios, MISC_REGISTERS_GPIO_OUTPUT_HIGH);
9455 msleep(800);
9456 DP(NETIF_MSG_LINK, "84833 reset pulse on pin values 0x%x\n",
9457 reset_gpios);
9458
9459 return 0;
9460}
9461
Yaniv Rosnera89a1d42011-07-05 01:07:05 +00009462#define PHY84833_CONSTANT_LATENCY 1193
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00009463static int bnx2x_848x3_config_init(struct bnx2x_phy *phy,
9464 struct link_params *params,
9465 struct link_vars *vars)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009466{
9467 struct bnx2x *bp = params->bp;
Yaniv Rosner6a71bbe2010-11-01 05:32:31 +00009468 u8 port, initialize = 1;
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009469 u16 val;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009470 u16 temp;
Yaniv Rosnera89a1d42011-07-05 01:07:05 +00009471 u32 actual_phy_selection, cms_enable, idx;
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00009472 int rc = 0;
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00009473
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009474 msleep(1);
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009475
9476 if (!(CHIP_IS_E1(bp)))
Yaniv Rosner6a71bbe2010-11-01 05:32:31 +00009477 port = BP_PATH(bp);
9478 else
9479 port = params->port;
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009480
9481 if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823) {
9482 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
9483 MISC_REGISTERS_GPIO_OUTPUT_HIGH,
9484 port);
9485 } else {
Yaniv Rosner985848f2011-07-05 01:06:48 +00009486 /* MDIO reset */
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009487 bnx2x_cl45_write(bp, phy,
9488 MDIO_PMA_DEVAD,
9489 MDIO_PMA_REG_CTRL, 0x8000);
Yaniv Rosner985848f2011-07-05 01:06:48 +00009490 /* Bring PHY out of super isolate mode */
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009491 bnx2x_cl45_read(bp, phy,
9492 MDIO_CTL_DEVAD,
9493 MDIO_84833_TOP_CFG_XGPHY_STRAP1, &val);
9494 val &= ~MDIO_84833_SUPER_ISOLATE;
9495 bnx2x_cl45_write(bp, phy,
9496 MDIO_CTL_DEVAD,
9497 MDIO_84833_TOP_CFG_XGPHY_STRAP1, val);
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009498 }
9499
Yaniv Rosner985848f2011-07-05 01:06:48 +00009500 bnx2x_wait_reset_complete(bp, phy, params);
9501
9502 /* Wait for GPHY to come out of reset */
9503 msleep(50);
9504
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009505 if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
9506 bnx2x_84833_pair_swap_cfg(phy, params, vars);
9507
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00009508 /*
9509 * BCM84823 requires that XGXS links up first @ 10G for normal behavior
9510 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009511 temp = vars->line_speed;
9512 vars->line_speed = SPEED_10000;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009513 bnx2x_set_autoneg(&params->phy[INT_PHY], params, vars, 0);
9514 bnx2x_program_serdes(&params->phy[INT_PHY], params, vars);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009515 vars->line_speed = temp;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009516
9517 /* Set dual-media configuration according to configuration */
9518
9519 bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009520 MDIO_CTL_REG_84823_MEDIA, &val);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009521 val &= ~(MDIO_CTL_REG_84823_MEDIA_MAC_MASK |
9522 MDIO_CTL_REG_84823_MEDIA_LINE_MASK |
9523 MDIO_CTL_REG_84823_MEDIA_COPPER_CORE_DOWN |
9524 MDIO_CTL_REG_84823_MEDIA_PRIORITY_MASK |
9525 MDIO_CTL_REG_84823_MEDIA_FIBER_1G);
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00009526
9527 if (CHIP_IS_E3(bp)) {
9528 val &= ~(MDIO_CTL_REG_84823_MEDIA_MAC_MASK |
9529 MDIO_CTL_REG_84823_MEDIA_LINE_MASK);
9530 } else {
9531 val |= (MDIO_CTL_REG_84823_CTRL_MAC_XFI |
9532 MDIO_CTL_REG_84823_MEDIA_LINE_XAUI_L);
9533 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009534
9535 actual_phy_selection = bnx2x_phy_selection(params);
9536
9537 switch (actual_phy_selection) {
9538 case PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT:
Lucas De Marchi25985ed2011-03-30 22:57:33 -03009539 /* Do nothing. Essentially this is like the priority copper */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009540 break;
9541 case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
9542 val |= MDIO_CTL_REG_84823_MEDIA_PRIORITY_COPPER;
9543 break;
9544 case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
9545 val |= MDIO_CTL_REG_84823_MEDIA_PRIORITY_FIBER;
9546 break;
9547 case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY:
9548 /* Do nothing here. The first PHY won't be initialized at all */
9549 break;
9550 case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY:
9551 val |= MDIO_CTL_REG_84823_MEDIA_COPPER_CORE_DOWN;
9552 initialize = 0;
9553 break;
9554 }
9555 if (params->phy[EXT_PHY2].req_line_speed == SPEED_1000)
9556 val |= MDIO_CTL_REG_84823_MEDIA_FIBER_1G;
9557
9558 bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009559 MDIO_CTL_REG_84823_MEDIA, val);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009560 DP(NETIF_MSG_LINK, "Multi_phy config = 0x%x, Media control = 0x%x\n",
9561 params->multi_phy_config, val);
9562
Yaniv Rosnera89a1d42011-07-05 01:07:05 +00009563 /* AutogrEEEn */
9564 if (params->feature_config_flags &
9565 FEATURE_CONFIG_AUTOGREEEN_ENABLED) {
9566 /* Ensure that f/w is ready */
9567 for (idx = 0; idx < PHY84833_HDSHK_WAIT; idx++) {
9568 bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
9569 MDIO_84833_TOP_CFG_SCRATCH_REG2, &val);
9570 if (val == PHY84833_CMD_OPEN_FOR_CMDS)
9571 break;
9572 usleep_range(1000, 1000);
9573 }
9574 if (idx >= PHY84833_HDSHK_WAIT) {
9575 DP(NETIF_MSG_LINK, "AutogrEEEn: FW not ready.\n");
9576 return -EINVAL;
9577 }
9578
9579 /* Select EEE mode */
9580 bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
9581 MDIO_84833_TOP_CFG_SCRATCH_REG3,
9582 0x2);
9583
9584 /* Set Idle and Latency */
9585 bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
9586 MDIO_84833_TOP_CFG_SCRATCH_REG4,
9587 PHY84833_CONSTANT_LATENCY + 1);
9588
9589 bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
9590 MDIO_84833_TOP_CFG_DATA3_REG,
9591 PHY84833_CONSTANT_LATENCY + 1);
9592
9593 bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
9594 MDIO_84833_TOP_CFG_DATA4_REG,
9595 PHY84833_CONSTANT_LATENCY);
9596
9597 /* Send EEE instruction to command register */
9598 bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
9599 MDIO_84833_TOP_CFG_SCRATCH_REG0,
9600 PHY84833_DIAG_CMD_SET_EEE_MODE);
9601
9602 /* Ensure that the command has completed */
9603 for (idx = 0; idx < PHY84833_HDSHK_WAIT; idx++) {
9604 bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
9605 MDIO_84833_TOP_CFG_SCRATCH_REG2, &val);
9606 if ((val == PHY84833_CMD_COMPLETE_PASS) ||
9607 (val == PHY84833_CMD_COMPLETE_ERROR))
9608 break;
9609 usleep_range(1000, 1000);
9610 }
9611 if ((idx >= PHY84833_HDSHK_WAIT) ||
9612 (val == PHY84833_CMD_COMPLETE_ERROR)) {
9613 DP(NETIF_MSG_LINK, "AutogrEEEn: command failed.\n");
9614 return -EINVAL;
9615 }
9616
9617 /* Reset command handler */
9618 bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
9619 MDIO_84833_TOP_CFG_SCRATCH_REG2,
9620 PHY84833_CMD_CLEAR_COMPLETE);
9621 }
9622
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009623 if (initialize)
9624 rc = bnx2x_848xx_cmn_config_init(phy, params, vars);
9625 else
9626 bnx2x_save_848xx_spirom_version(phy, params);
Yaniv Rosnera89a1d42011-07-05 01:07:05 +00009627 /* 84833 PHY has a better feature and doesn't need to support this. */
9628 if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823) {
9629 cms_enable = REG_RD(bp, params->shmem_base +
Yaniv Rosner1bef68e2011-01-31 04:22:46 +00009630 offsetof(struct shmem_region,
9631 dev_info.port_hw_config[params->port].default_cfg)) &
9632 PORT_HW_CFG_ENABLE_CMS_MASK;
9633
Yaniv Rosnera89a1d42011-07-05 01:07:05 +00009634 bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
9635 MDIO_CTL_REG_84823_USER_CTRL_REG, &val);
9636 if (cms_enable)
9637 val |= MDIO_CTL_REG_84823_USER_CTRL_CMS;
9638 else
9639 val &= ~MDIO_CTL_REG_84823_USER_CTRL_CMS;
9640 bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
9641 MDIO_CTL_REG_84823_USER_CTRL_REG, val);
9642 }
Yaniv Rosner1bef68e2011-01-31 04:22:46 +00009643
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009644 return rc;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009645}
9646
9647static u8 bnx2x_848xx_read_status(struct bnx2x_phy *phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00009648 struct link_params *params,
9649 struct link_vars *vars)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009650{
9651 struct bnx2x *bp = params->bp;
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009652 u16 val, val1, val2;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009653 u8 link_up = 0;
9654
Yaniv Rosnerc87bca12011-01-31 04:22:41 +00009655
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009656 /* Check 10G-BaseT link status */
9657 /* Check PMD signal ok */
9658 bnx2x_cl45_read(bp, phy,
9659 MDIO_AN_DEVAD, 0xFFFA, &val1);
9660 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009661 MDIO_PMA_DEVAD, MDIO_PMA_REG_8481_PMD_SIGNAL,
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009662 &val2);
9663 DP(NETIF_MSG_LINK, "BCM848xx: PMD_SIGNAL 1.a811 = 0x%x\n", val2);
9664
9665 /* Check link 10G */
9666 if (val2 & (1<<11)) {
9667 vars->line_speed = SPEED_10000;
Yaniv Rosner791f18c2011-01-18 04:33:42 +00009668 vars->duplex = DUPLEX_FULL;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009669 link_up = 1;
9670 bnx2x_ext_phy_10G_an_resolve(bp, phy, vars);
9671 } else { /* Check Legacy speed link */
9672 u16 legacy_status, legacy_speed;
9673
9674 /* Enable expansion register 0x42 (Operation mode status) */
9675 bnx2x_cl45_write(bp, phy,
9676 MDIO_AN_DEVAD,
9677 MDIO_AN_REG_8481_EXPANSION_REG_ACCESS, 0xf42);
9678
9679 /* Get legacy speed operation status */
9680 bnx2x_cl45_read(bp, phy,
9681 MDIO_AN_DEVAD,
9682 MDIO_AN_REG_8481_EXPANSION_REG_RD_RW,
9683 &legacy_status);
9684
9685 DP(NETIF_MSG_LINK, "Legacy speed status"
9686 " = 0x%x\n", legacy_status);
9687 link_up = ((legacy_status & (1<<11)) == (1<<11));
9688 if (link_up) {
9689 legacy_speed = (legacy_status & (3<<9));
9690 if (legacy_speed == (0<<9))
9691 vars->line_speed = SPEED_10;
9692 else if (legacy_speed == (1<<9))
9693 vars->line_speed = SPEED_100;
9694 else if (legacy_speed == (2<<9))
9695 vars->line_speed = SPEED_1000;
9696 else /* Should not happen */
9697 vars->line_speed = 0;
9698
9699 if (legacy_status & (1<<8))
9700 vars->duplex = DUPLEX_FULL;
9701 else
9702 vars->duplex = DUPLEX_HALF;
9703
9704 DP(NETIF_MSG_LINK, "Link is up in %dMbps,"
9705 " is_duplex_full= %d\n", vars->line_speed,
9706 (vars->duplex == DUPLEX_FULL));
9707 /* Check legacy speed AN resolution */
9708 bnx2x_cl45_read(bp, phy,
9709 MDIO_AN_DEVAD,
9710 MDIO_AN_REG_8481_LEGACY_MII_STATUS,
9711 &val);
9712 if (val & (1<<5))
9713 vars->link_status |=
9714 LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
9715 bnx2x_cl45_read(bp, phy,
9716 MDIO_AN_DEVAD,
9717 MDIO_AN_REG_8481_LEGACY_AN_EXPANSION,
9718 &val);
9719 if ((val & (1<<0)) == 0)
9720 vars->link_status |=
9721 LINK_STATUS_PARALLEL_DETECTION_USED;
9722 }
9723 }
9724 if (link_up) {
9725 DP(NETIF_MSG_LINK, "BCM84823: link speed is %d\n",
9726 vars->line_speed);
9727 bnx2x_ext_phy_resolve_fc(phy, params, vars);
9728 }
9729
9730 return link_up;
9731}
9732
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00009733
9734static int bnx2x_848xx_format_ver(u32 raw_ver, u8 *str, u16 *len)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009735{
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00009736 int status = 0;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009737 u32 spirom_ver;
9738 spirom_ver = ((raw_ver & 0xF80) >> 7) << 16 | (raw_ver & 0x7F);
9739 status = bnx2x_format_ver(spirom_ver, str, len);
9740 return status;
9741}
9742
9743static void bnx2x_8481_hw_reset(struct bnx2x_phy *phy,
9744 struct link_params *params)
9745{
9746 bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_1,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00009747 MISC_REGISTERS_GPIO_OUTPUT_LOW, 0);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009748 bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_1,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00009749 MISC_REGISTERS_GPIO_OUTPUT_LOW, 1);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009750}
9751
9752static void bnx2x_8481_link_reset(struct bnx2x_phy *phy,
9753 struct link_params *params)
9754{
9755 bnx2x_cl45_write(params->bp, phy,
9756 MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x0000);
9757 bnx2x_cl45_write(params->bp, phy,
9758 MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1);
9759}
9760
9761static void bnx2x_848x3_link_reset(struct bnx2x_phy *phy,
9762 struct link_params *params)
9763{
9764 struct bnx2x *bp = params->bp;
Yaniv Rosner6a71bbe2010-11-01 05:32:31 +00009765 u8 port;
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00009766 u16 val16;
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009767
9768 if (!(CHIP_IS_E1(bp)))
Yaniv Rosner6a71bbe2010-11-01 05:32:31 +00009769 port = BP_PATH(bp);
9770 else
9771 port = params->port;
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009772
9773 if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823) {
9774 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
9775 MISC_REGISTERS_GPIO_OUTPUT_LOW,
9776 port);
9777 } else {
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00009778 bnx2x_cl45_read(bp, phy,
9779 MDIO_CTL_DEVAD,
9780 0x400f, &val16);
9781 /* Put to low power mode on newer FW */
9782 if ((val16 & 0x303f) > 0x1009)
9783 bnx2x_cl45_write(bp, phy,
9784 MDIO_PMA_DEVAD,
9785 MDIO_PMA_REG_CTRL, 0x800);
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009786 }
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009787}
9788
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00009789static void bnx2x_848xx_set_link_led(struct bnx2x_phy *phy,
9790 struct link_params *params, u8 mode)
9791{
9792 struct bnx2x *bp = params->bp;
9793 u16 val;
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009794 u8 port;
9795
9796 if (!(CHIP_IS_E1(bp)))
9797 port = BP_PATH(bp);
9798 else
9799 port = params->port;
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00009800
9801 switch (mode) {
9802 case LED_MODE_OFF:
9803
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009804 DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE OFF\n", port);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00009805
9806 if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
9807 SHARED_HW_CFG_LED_EXTPHY1) {
9808
9809 /* Set LED masks */
9810 bnx2x_cl45_write(bp, phy,
9811 MDIO_PMA_DEVAD,
9812 MDIO_PMA_REG_8481_LED1_MASK,
9813 0x0);
9814
9815 bnx2x_cl45_write(bp, phy,
9816 MDIO_PMA_DEVAD,
9817 MDIO_PMA_REG_8481_LED2_MASK,
9818 0x0);
9819
9820 bnx2x_cl45_write(bp, phy,
9821 MDIO_PMA_DEVAD,
9822 MDIO_PMA_REG_8481_LED3_MASK,
9823 0x0);
9824
9825 bnx2x_cl45_write(bp, phy,
9826 MDIO_PMA_DEVAD,
9827 MDIO_PMA_REG_8481_LED5_MASK,
9828 0x0);
9829
9830 } else {
9831 bnx2x_cl45_write(bp, phy,
9832 MDIO_PMA_DEVAD,
9833 MDIO_PMA_REG_8481_LED1_MASK,
9834 0x0);
9835 }
9836 break;
9837 case LED_MODE_FRONT_PANEL_OFF:
9838
9839 DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE FRONT PANEL OFF\n",
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009840 port);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00009841
9842 if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
9843 SHARED_HW_CFG_LED_EXTPHY1) {
9844
9845 /* Set LED masks */
9846 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00009847 MDIO_PMA_DEVAD,
9848 MDIO_PMA_REG_8481_LED1_MASK,
9849 0x0);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00009850
9851 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00009852 MDIO_PMA_DEVAD,
9853 MDIO_PMA_REG_8481_LED2_MASK,
9854 0x0);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00009855
9856 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00009857 MDIO_PMA_DEVAD,
9858 MDIO_PMA_REG_8481_LED3_MASK,
9859 0x0);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00009860
9861 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00009862 MDIO_PMA_DEVAD,
9863 MDIO_PMA_REG_8481_LED5_MASK,
9864 0x20);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00009865
9866 } else {
9867 bnx2x_cl45_write(bp, phy,
9868 MDIO_PMA_DEVAD,
9869 MDIO_PMA_REG_8481_LED1_MASK,
9870 0x0);
9871 }
9872 break;
9873 case LED_MODE_ON:
9874
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009875 DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE ON\n", port);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00009876
9877 if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
9878 SHARED_HW_CFG_LED_EXTPHY1) {
9879 /* Set control reg */
9880 bnx2x_cl45_read(bp, phy,
9881 MDIO_PMA_DEVAD,
9882 MDIO_PMA_REG_8481_LINK_SIGNAL,
9883 &val);
9884 val &= 0x8000;
9885 val |= 0x2492;
9886
9887 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00009888 MDIO_PMA_DEVAD,
9889 MDIO_PMA_REG_8481_LINK_SIGNAL,
9890 val);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00009891
9892 /* Set LED masks */
9893 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00009894 MDIO_PMA_DEVAD,
9895 MDIO_PMA_REG_8481_LED1_MASK,
9896 0x0);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00009897
9898 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00009899 MDIO_PMA_DEVAD,
9900 MDIO_PMA_REG_8481_LED2_MASK,
9901 0x20);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00009902
9903 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00009904 MDIO_PMA_DEVAD,
9905 MDIO_PMA_REG_8481_LED3_MASK,
9906 0x20);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00009907
9908 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00009909 MDIO_PMA_DEVAD,
9910 MDIO_PMA_REG_8481_LED5_MASK,
9911 0x0);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00009912 } else {
9913 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00009914 MDIO_PMA_DEVAD,
9915 MDIO_PMA_REG_8481_LED1_MASK,
9916 0x20);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00009917 }
9918 break;
9919
9920 case LED_MODE_OPER:
9921
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00009922 DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE OPER\n", port);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00009923
9924 if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
9925 SHARED_HW_CFG_LED_EXTPHY1) {
9926
9927 /* Set control reg */
9928 bnx2x_cl45_read(bp, phy,
9929 MDIO_PMA_DEVAD,
9930 MDIO_PMA_REG_8481_LINK_SIGNAL,
9931 &val);
9932
9933 if (!((val &
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00009934 MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_MASK)
9935 >> MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_SHIFT)) {
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00009936 DP(NETIF_MSG_LINK, "Setting LINK_SIGNAL\n");
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00009937 bnx2x_cl45_write(bp, phy,
9938 MDIO_PMA_DEVAD,
9939 MDIO_PMA_REG_8481_LINK_SIGNAL,
9940 0xa492);
9941 }
9942
9943 /* Set LED masks */
9944 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00009945 MDIO_PMA_DEVAD,
9946 MDIO_PMA_REG_8481_LED1_MASK,
9947 0x10);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00009948
9949 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00009950 MDIO_PMA_DEVAD,
9951 MDIO_PMA_REG_8481_LED2_MASK,
9952 0x80);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00009953
9954 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00009955 MDIO_PMA_DEVAD,
9956 MDIO_PMA_REG_8481_LED3_MASK,
9957 0x98);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00009958
9959 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00009960 MDIO_PMA_DEVAD,
9961 MDIO_PMA_REG_8481_LED5_MASK,
9962 0x40);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00009963
9964 } else {
9965 bnx2x_cl45_write(bp, phy,
9966 MDIO_PMA_DEVAD,
9967 MDIO_PMA_REG_8481_LED1_MASK,
9968 0x80);
Yaniv Rosner53eda062011-01-30 04:14:55 +00009969
9970 /* Tell LED3 to blink on source */
9971 bnx2x_cl45_read(bp, phy,
9972 MDIO_PMA_DEVAD,
9973 MDIO_PMA_REG_8481_LINK_SIGNAL,
9974 &val);
9975 val &= ~(7<<6);
9976 val |= (1<<6); /* A83B[8:6]= 1 */
9977 bnx2x_cl45_write(bp, phy,
9978 MDIO_PMA_DEVAD,
9979 MDIO_PMA_REG_8481_LINK_SIGNAL,
9980 val);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00009981 }
9982 break;
9983 }
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00009984
9985 /*
9986 * This is a workaround for E3+84833 until autoneg
9987 * restart is fixed in f/w
9988 */
9989 if (CHIP_IS_E3(bp)) {
9990 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
9991 MDIO_WC_REG_GP2_STATUS_GP_2_1, &val);
9992 }
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00009993}
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00009994
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00009995/******************************************************************/
Yaniv Rosner52c4d6c2011-07-05 01:06:34 +00009996/* 54618SE PHY SECTION */
Yaniv Rosner6583e332011-06-14 01:34:17 +00009997/******************************************************************/
Yaniv Rosner52c4d6c2011-07-05 01:06:34 +00009998static int bnx2x_54618se_config_init(struct bnx2x_phy *phy,
Yaniv Rosner6583e332011-06-14 01:34:17 +00009999 struct link_params *params,
10000 struct link_vars *vars)
10001{
10002 struct bnx2x *bp = params->bp;
10003 u8 port;
10004 u16 autoneg_val, an_1000_val, an_10_100_val, fc_val, temp;
10005 u32 cfg_pin;
10006
Yaniv Rosner52c4d6c2011-07-05 01:06:34 +000010007 DP(NETIF_MSG_LINK, "54618SE cfg init\n");
Yaniv Rosner6583e332011-06-14 01:34:17 +000010008 usleep_range(1000, 1000);
10009
10010 /* This works with E3 only, no need to check the chip
10011 before determining the port. */
10012 port = params->port;
10013
10014 cfg_pin = (REG_RD(bp, params->shmem_base +
10015 offsetof(struct shmem_region,
10016 dev_info.port_hw_config[port].e3_cmn_pin_cfg)) &
10017 PORT_HW_CFG_E3_PHY_RESET_MASK) >>
10018 PORT_HW_CFG_E3_PHY_RESET_SHIFT;
10019
10020 /* Drive pin high to bring the GPHY out of reset. */
10021 bnx2x_set_cfg_pin(bp, cfg_pin, 1);
10022
10023 /* wait for GPHY to reset */
10024 msleep(50);
10025
10026 /* reset phy */
10027 bnx2x_cl22_write(bp, phy,
10028 MDIO_PMA_REG_CTRL, 0x8000);
10029 bnx2x_wait_reset_complete(bp, phy, params);
10030
10031 /*wait for GPHY to reset */
10032 msleep(50);
10033
10034 /* Configure LED4: set to INTR (0x6). */
10035 /* Accessing shadow register 0xe. */
10036 bnx2x_cl22_write(bp, phy,
10037 MDIO_REG_GPHY_SHADOW,
10038 MDIO_REG_GPHY_SHADOW_LED_SEL2);
10039 bnx2x_cl22_read(bp, phy,
10040 MDIO_REG_GPHY_SHADOW,
10041 &temp);
10042 temp &= ~(0xf << 4);
10043 temp |= (0x6 << 4);
10044 bnx2x_cl22_write(bp, phy,
10045 MDIO_REG_GPHY_SHADOW,
10046 MDIO_REG_GPHY_SHADOW_WR_ENA | temp);
10047 /* Configure INTR based on link status change. */
10048 bnx2x_cl22_write(bp, phy,
10049 MDIO_REG_INTR_MASK,
10050 ~MDIO_REG_INTR_MASK_LINK_STATUS);
10051
10052 /* Flip the signal detect polarity (set 0x1c.0x1e[8]). */
10053 bnx2x_cl22_write(bp, phy,
10054 MDIO_REG_GPHY_SHADOW,
10055 MDIO_REG_GPHY_SHADOW_AUTO_DET_MED);
10056 bnx2x_cl22_read(bp, phy,
10057 MDIO_REG_GPHY_SHADOW,
10058 &temp);
10059 temp |= MDIO_REG_GPHY_SHADOW_INVERT_FIB_SD;
10060 bnx2x_cl22_write(bp, phy,
10061 MDIO_REG_GPHY_SHADOW,
10062 MDIO_REG_GPHY_SHADOW_WR_ENA | temp);
10063
10064 /* Set up fc */
10065 /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
10066 bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
10067 fc_val = 0;
10068 if ((vars->ieee_fc & MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
10069 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC)
10070 fc_val |= MDIO_AN_REG_ADV_PAUSE_ASYMMETRIC;
10071
10072 if ((vars->ieee_fc & MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
10073 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH)
10074 fc_val |= MDIO_AN_REG_ADV_PAUSE_PAUSE;
10075
10076 /* read all advertisement */
10077 bnx2x_cl22_read(bp, phy,
10078 0x09,
10079 &an_1000_val);
10080
10081 bnx2x_cl22_read(bp, phy,
10082 0x04,
10083 &an_10_100_val);
10084
10085 bnx2x_cl22_read(bp, phy,
10086 MDIO_PMA_REG_CTRL,
10087 &autoneg_val);
10088
10089 /* Disable forced speed */
10090 autoneg_val &= ~((1<<6) | (1<<8) | (1<<9) | (1<<12) | (1<<13));
10091 an_10_100_val &= ~((1<<5) | (1<<6) | (1<<7) | (1<<8) | (1<<10) |
10092 (1<<11));
10093
10094 if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
10095 (phy->speed_cap_mask &
10096 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
10097 (phy->req_line_speed == SPEED_1000)) {
10098 an_1000_val |= (1<<8);
10099 autoneg_val |= (1<<9 | 1<<12);
10100 if (phy->req_duplex == DUPLEX_FULL)
10101 an_1000_val |= (1<<9);
10102 DP(NETIF_MSG_LINK, "Advertising 1G\n");
10103 } else
10104 an_1000_val &= ~((1<<8) | (1<<9));
10105
10106 bnx2x_cl22_write(bp, phy,
10107 0x09,
10108 an_1000_val);
10109 bnx2x_cl22_read(bp, phy,
10110 0x09,
10111 &an_1000_val);
10112
10113 /* set 100 speed advertisement */
10114 if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
10115 (phy->speed_cap_mask &
10116 (PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL |
10117 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF)))) {
10118 an_10_100_val |= (1<<7);
10119 /* Enable autoneg and restart autoneg for legacy speeds */
10120 autoneg_val |= (1<<9 | 1<<12);
10121
10122 if (phy->req_duplex == DUPLEX_FULL)
10123 an_10_100_val |= (1<<8);
10124 DP(NETIF_MSG_LINK, "Advertising 100M\n");
10125 }
10126
10127 /* set 10 speed advertisement */
10128 if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
10129 (phy->speed_cap_mask &
10130 (PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL |
10131 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF)))) {
10132 an_10_100_val |= (1<<5);
10133 autoneg_val |= (1<<9 | 1<<12);
10134 if (phy->req_duplex == DUPLEX_FULL)
10135 an_10_100_val |= (1<<6);
10136 DP(NETIF_MSG_LINK, "Advertising 10M\n");
10137 }
10138
10139 /* Only 10/100 are allowed to work in FORCE mode */
10140 if (phy->req_line_speed == SPEED_100) {
10141 autoneg_val |= (1<<13);
10142 /* Enabled AUTO-MDIX when autoneg is disabled */
10143 bnx2x_cl22_write(bp, phy,
10144 0x18,
10145 (1<<15 | 1<<9 | 7<<0));
10146 DP(NETIF_MSG_LINK, "Setting 100M force\n");
10147 }
10148 if (phy->req_line_speed == SPEED_10) {
10149 /* Enabled AUTO-MDIX when autoneg is disabled */
10150 bnx2x_cl22_write(bp, phy,
10151 0x18,
10152 (1<<15 | 1<<9 | 7<<0));
10153 DP(NETIF_MSG_LINK, "Setting 10M force\n");
10154 }
10155
Yaniv Rosnera89a1d42011-07-05 01:07:05 +000010156 /* Check if we should turn on Auto-GrEEEn */
10157 bnx2x_cl22_read(bp, phy, MDIO_REG_GPHY_PHYID_LSB, &temp);
10158 if (temp == MDIO_REG_GPHY_ID_54618SE) {
10159 if (params->feature_config_flags &
10160 FEATURE_CONFIG_AUTOGREEEN_ENABLED) {
10161 temp = 6;
10162 DP(NETIF_MSG_LINK, "Enabling Auto-GrEEEn\n");
10163 } else {
10164 temp = 0;
10165 DP(NETIF_MSG_LINK, "Disabling Auto-GrEEEn\n");
10166 }
10167 bnx2x_cl22_write(bp, phy,
10168 MDIO_REG_GPHY_CL45_ADDR_REG, MDIO_AN_DEVAD);
10169 bnx2x_cl22_write(bp, phy,
10170 MDIO_REG_GPHY_CL45_DATA_REG,
10171 MDIO_REG_GPHY_EEE_ADV);
10172 bnx2x_cl22_write(bp, phy,
10173 MDIO_REG_GPHY_CL45_ADDR_REG,
10174 (0x1 << 14) | MDIO_AN_DEVAD);
10175 bnx2x_cl22_write(bp, phy,
10176 MDIO_REG_GPHY_CL45_DATA_REG,
10177 temp);
10178 }
10179
Yaniv Rosner6583e332011-06-14 01:34:17 +000010180 bnx2x_cl22_write(bp, phy,
10181 0x04,
10182 an_10_100_val | fc_val);
10183
10184 if (phy->req_duplex == DUPLEX_FULL)
10185 autoneg_val |= (1<<8);
10186
10187 bnx2x_cl22_write(bp, phy,
10188 MDIO_PMA_REG_CTRL, autoneg_val);
10189
10190 return 0;
10191}
10192
Yaniv Rosner52c4d6c2011-07-05 01:06:34 +000010193static void bnx2x_54618se_set_link_led(struct bnx2x_phy *phy,
10194 struct link_params *params, u8 mode)
Yaniv Rosner6583e332011-06-14 01:34:17 +000010195{
10196 struct bnx2x *bp = params->bp;
Yaniv Rosner52c4d6c2011-07-05 01:06:34 +000010197 DP(NETIF_MSG_LINK, "54618SE set link led (mode=%x)\n", mode);
Yaniv Rosner6583e332011-06-14 01:34:17 +000010198 switch (mode) {
10199 case LED_MODE_FRONT_PANEL_OFF:
10200 case LED_MODE_OFF:
10201 case LED_MODE_OPER:
10202 case LED_MODE_ON:
10203 default:
10204 break;
10205 }
10206 return;
10207}
10208
Yaniv Rosner52c4d6c2011-07-05 01:06:34 +000010209static void bnx2x_54618se_link_reset(struct bnx2x_phy *phy,
10210 struct link_params *params)
Yaniv Rosner6583e332011-06-14 01:34:17 +000010211{
10212 struct bnx2x *bp = params->bp;
10213 u32 cfg_pin;
10214 u8 port;
10215
10216 /* This works with E3 only, no need to check the chip
10217 before determining the port. */
10218 port = params->port;
10219 cfg_pin = (REG_RD(bp, params->shmem_base +
10220 offsetof(struct shmem_region,
10221 dev_info.port_hw_config[port].e3_cmn_pin_cfg)) &
10222 PORT_HW_CFG_E3_PHY_RESET_MASK) >>
10223 PORT_HW_CFG_E3_PHY_RESET_SHIFT;
10224
10225 /* Drive pin low to put GPHY in reset. */
10226 bnx2x_set_cfg_pin(bp, cfg_pin, 0);
10227}
10228
Yaniv Rosner52c4d6c2011-07-05 01:06:34 +000010229static u8 bnx2x_54618se_read_status(struct bnx2x_phy *phy,
10230 struct link_params *params,
10231 struct link_vars *vars)
Yaniv Rosner6583e332011-06-14 01:34:17 +000010232{
10233 struct bnx2x *bp = params->bp;
10234 u16 val;
10235 u8 link_up = 0;
10236 u16 legacy_status, legacy_speed;
10237
10238 /* Get speed operation status */
10239 bnx2x_cl22_read(bp, phy,
10240 0x19,
10241 &legacy_status);
Yaniv Rosner52c4d6c2011-07-05 01:06:34 +000010242 DP(NETIF_MSG_LINK, "54618SE read_status: 0x%x\n", legacy_status);
Yaniv Rosner6583e332011-06-14 01:34:17 +000010243
10244 /* Read status to clear the PHY interrupt. */
10245 bnx2x_cl22_read(bp, phy,
10246 MDIO_REG_INTR_STATUS,
10247 &val);
10248
10249 link_up = ((legacy_status & (1<<2)) == (1<<2));
10250
10251 if (link_up) {
10252 legacy_speed = (legacy_status & (7<<8));
10253 if (legacy_speed == (7<<8)) {
10254 vars->line_speed = SPEED_1000;
10255 vars->duplex = DUPLEX_FULL;
10256 } else if (legacy_speed == (6<<8)) {
10257 vars->line_speed = SPEED_1000;
10258 vars->duplex = DUPLEX_HALF;
10259 } else if (legacy_speed == (5<<8)) {
10260 vars->line_speed = SPEED_100;
10261 vars->duplex = DUPLEX_FULL;
10262 }
10263 /* Omitting 100Base-T4 for now */
10264 else if (legacy_speed == (3<<8)) {
10265 vars->line_speed = SPEED_100;
10266 vars->duplex = DUPLEX_HALF;
10267 } else if (legacy_speed == (2<<8)) {
10268 vars->line_speed = SPEED_10;
10269 vars->duplex = DUPLEX_FULL;
10270 } else if (legacy_speed == (1<<8)) {
10271 vars->line_speed = SPEED_10;
10272 vars->duplex = DUPLEX_HALF;
10273 } else /* Should not happen */
10274 vars->line_speed = 0;
10275
10276 DP(NETIF_MSG_LINK, "Link is up in %dMbps,"
10277 " is_duplex_full= %d\n", vars->line_speed,
10278 (vars->duplex == DUPLEX_FULL));
10279
10280 /* Check legacy speed AN resolution */
10281 bnx2x_cl22_read(bp, phy,
10282 0x01,
10283 &val);
10284 if (val & (1<<5))
10285 vars->link_status |=
10286 LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
10287 bnx2x_cl22_read(bp, phy,
10288 0x06,
10289 &val);
10290 if ((val & (1<<0)) == 0)
10291 vars->link_status |=
10292 LINK_STATUS_PARALLEL_DETECTION_USED;
10293
Yaniv Rosner52c4d6c2011-07-05 01:06:34 +000010294 DP(NETIF_MSG_LINK, "BCM54618SE: link speed is %d\n",
Yaniv Rosner6583e332011-06-14 01:34:17 +000010295 vars->line_speed);
Yaniv Rosner52c4d6c2011-07-05 01:06:34 +000010296
10297 /* Report whether EEE is resolved. */
10298 bnx2x_cl22_read(bp, phy, MDIO_REG_GPHY_PHYID_LSB, &val);
10299 if (val == MDIO_REG_GPHY_ID_54618SE) {
10300 if (vars->link_status &
10301 LINK_STATUS_AUTO_NEGOTIATE_COMPLETE)
10302 val = 0;
10303 else {
10304 bnx2x_cl22_write(bp, phy,
10305 MDIO_REG_GPHY_CL45_ADDR_REG,
10306 MDIO_AN_DEVAD);
10307 bnx2x_cl22_write(bp, phy,
10308 MDIO_REG_GPHY_CL45_DATA_REG,
10309 MDIO_REG_GPHY_EEE_RESOLVED);
10310 bnx2x_cl22_write(bp, phy,
10311 MDIO_REG_GPHY_CL45_ADDR_REG,
10312 (0x1 << 14) | MDIO_AN_DEVAD);
10313 bnx2x_cl22_read(bp, phy,
10314 MDIO_REG_GPHY_CL45_DATA_REG,
10315 &val);
10316 }
10317 DP(NETIF_MSG_LINK, "EEE resolution: 0x%x\n", val);
10318 }
10319
Yaniv Rosner6583e332011-06-14 01:34:17 +000010320 bnx2x_ext_phy_resolve_fc(phy, params, vars);
10321 }
10322 return link_up;
10323}
10324
Yaniv Rosner52c4d6c2011-07-05 01:06:34 +000010325static void bnx2x_54618se_config_loopback(struct bnx2x_phy *phy,
10326 struct link_params *params)
Yaniv Rosner6583e332011-06-14 01:34:17 +000010327{
10328 struct bnx2x *bp = params->bp;
10329 u16 val;
10330 u32 umac_base = params->port ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
10331
Yaniv Rosner52c4d6c2011-07-05 01:06:34 +000010332 DP(NETIF_MSG_LINK, "2PMA/PMD ext_phy_loopback: 54618se\n");
Yaniv Rosner6583e332011-06-14 01:34:17 +000010333
10334 /* Enable master/slave manual mmode and set to master */
10335 /* mii write 9 [bits set 11 12] */
10336 bnx2x_cl22_write(bp, phy, 0x09, 3<<11);
10337
10338 /* forced 1G and disable autoneg */
10339 /* set val [mii read 0] */
10340 /* set val [expr $val & [bits clear 6 12 13]] */
10341 /* set val [expr $val | [bits set 6 8]] */
10342 /* mii write 0 $val */
10343 bnx2x_cl22_read(bp, phy, 0x00, &val);
10344 val &= ~((1<<6) | (1<<12) | (1<<13));
10345 val |= (1<<6) | (1<<8);
10346 bnx2x_cl22_write(bp, phy, 0x00, val);
10347
10348 /* Set external loopback and Tx using 6dB coding */
10349 /* mii write 0x18 7 */
10350 /* set val [mii read 0x18] */
10351 /* mii write 0x18 [expr $val | [bits set 10 15]] */
10352 bnx2x_cl22_write(bp, phy, 0x18, 7);
10353 bnx2x_cl22_read(bp, phy, 0x18, &val);
10354 bnx2x_cl22_write(bp, phy, 0x18, val | (1<<10) | (1<<15));
10355
10356 /* This register opens the gate for the UMAC despite its name */
10357 REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + params->port*4, 1);
10358
10359 /*
10360 * Maximum Frame Length (RW). Defines a 14-Bit maximum frame
10361 * length used by the MAC receive logic to check frames.
10362 */
10363 REG_WR(bp, umac_base + UMAC_REG_MAXFR, 0x2710);
10364}
10365
10366/******************************************************************/
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000010367/* SFX7101 PHY SECTION */
10368/******************************************************************/
10369static void bnx2x_7101_config_loopback(struct bnx2x_phy *phy,
10370 struct link_params *params)
10371{
10372 struct bnx2x *bp = params->bp;
10373 /* SFX7101_XGXS_TEST1 */
10374 bnx2x_cl45_write(bp, phy,
10375 MDIO_XS_DEVAD, MDIO_XS_SFX7101_XGXS_TEST1, 0x100);
10376}
10377
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +000010378static int bnx2x_7101_config_init(struct bnx2x_phy *phy,
10379 struct link_params *params,
10380 struct link_vars *vars)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000010381{
10382 u16 fw_ver1, fw_ver2, val;
10383 struct bnx2x *bp = params->bp;
10384 DP(NETIF_MSG_LINK, "Setting the SFX7101 LASI indication\n");
10385
10386 /* Restore normal power mode*/
10387 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000010388 MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000010389 /* HW reset */
10390 bnx2x_ext_phy_hw_reset(bp, params->port);
Yaniv Rosner6d870c32011-01-31 04:22:20 +000010391 bnx2x_wait_reset_complete(bp, phy, params);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000010392
10393 bnx2x_cl45_write(bp, phy,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +000010394 MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0x1);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000010395 DP(NETIF_MSG_LINK, "Setting the SFX7101 LED to blink on traffic\n");
10396 bnx2x_cl45_write(bp, phy,
10397 MDIO_PMA_DEVAD, MDIO_PMA_REG_7107_LED_CNTL, (1<<3));
10398
10399 bnx2x_ext_phy_set_pause(params, phy, vars);
10400 /* Restart autoneg */
10401 bnx2x_cl45_read(bp, phy,
10402 MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, &val);
10403 val |= 0x200;
10404 bnx2x_cl45_write(bp, phy,
10405 MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, val);
10406
10407 /* Save spirom version */
10408 bnx2x_cl45_read(bp, phy,
10409 MDIO_PMA_DEVAD, MDIO_PMA_REG_7101_VER1, &fw_ver1);
10410
10411 bnx2x_cl45_read(bp, phy,
10412 MDIO_PMA_DEVAD, MDIO_PMA_REG_7101_VER2, &fw_ver2);
10413 bnx2x_save_spirom_version(bp, params->port,
10414 (u32)(fw_ver1<<16 | fw_ver2), phy->ver_addr);
10415 return 0;
10416}
10417
10418static u8 bnx2x_7101_read_status(struct bnx2x_phy *phy,
10419 struct link_params *params,
10420 struct link_vars *vars)
10421{
10422 struct bnx2x *bp = params->bp;
10423 u8 link_up;
10424 u16 val1, val2;
10425 bnx2x_cl45_read(bp, phy,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +000010426 MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val2);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000010427 bnx2x_cl45_read(bp, phy,
Yaniv Rosner60d2fe02011-06-14 01:34:38 +000010428 MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val1);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000010429 DP(NETIF_MSG_LINK, "10G-base-T LASI status 0x%x->0x%x\n",
10430 val2, val1);
10431 bnx2x_cl45_read(bp, phy,
10432 MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val2);
10433 bnx2x_cl45_read(bp, phy,
10434 MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val1);
10435 DP(NETIF_MSG_LINK, "10G-base-T PMA status 0x%x->0x%x\n",
10436 val2, val1);
10437 link_up = ((val1 & 4) == 4);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +000010438 /* if link is up print the AN outcome of the SFX7101 PHY */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000010439 if (link_up) {
10440 bnx2x_cl45_read(bp, phy,
10441 MDIO_AN_DEVAD, MDIO_AN_REG_MASTER_STATUS,
10442 &val2);
10443 vars->line_speed = SPEED_10000;
Yaniv Rosner791f18c2011-01-18 04:33:42 +000010444 vars->duplex = DUPLEX_FULL;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000010445 DP(NETIF_MSG_LINK, "SFX7101 AN status 0x%x->Master=%x\n",
10446 val2, (val2 & (1<<14)));
10447 bnx2x_ext_phy_10G_an_resolve(bp, phy, vars);
10448 bnx2x_ext_phy_resolve_fc(phy, params, vars);
10449 }
10450 return link_up;
10451}
10452
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +000010453static int bnx2x_7101_format_ver(u32 spirom_ver, u8 *str, u16 *len)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000010454{
10455 if (*len < 5)
10456 return -EINVAL;
10457 str[0] = (spirom_ver & 0xFF);
10458 str[1] = (spirom_ver & 0xFF00) >> 8;
10459 str[2] = (spirom_ver & 0xFF0000) >> 16;
10460 str[3] = (spirom_ver & 0xFF000000) >> 24;
10461 str[4] = '\0';
10462 *len -= 5;
10463 return 0;
10464}
10465
10466void bnx2x_sfx7101_sp_sw_reset(struct bnx2x *bp, struct bnx2x_phy *phy)
10467{
10468 u16 val, cnt;
10469
10470 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000010471 MDIO_PMA_DEVAD,
10472 MDIO_PMA_REG_7101_RESET, &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000010473
10474 for (cnt = 0; cnt < 10; cnt++) {
10475 msleep(50);
10476 /* Writes a self-clearing reset */
10477 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000010478 MDIO_PMA_DEVAD,
10479 MDIO_PMA_REG_7101_RESET,
10480 (val | (1<<15)));
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000010481 /* Wait for clear */
10482 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000010483 MDIO_PMA_DEVAD,
10484 MDIO_PMA_REG_7101_RESET, &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000010485
10486 if ((val & (1<<15)) == 0)
10487 break;
10488 }
10489}
10490
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010491static void bnx2x_7101_hw_reset(struct bnx2x_phy *phy,
10492 struct link_params *params) {
10493 /* Low power mode is controlled by GPIO 2 */
10494 bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_2,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000010495 MISC_REGISTERS_GPIO_OUTPUT_LOW, params->port);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010496 /* The PHY reset is controlled by GPIO 1 */
10497 bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_1,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000010498 MISC_REGISTERS_GPIO_OUTPUT_LOW, params->port);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010499}
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000010500
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +000010501static void bnx2x_7101_set_link_led(struct bnx2x_phy *phy,
10502 struct link_params *params, u8 mode)
10503{
10504 u16 val = 0;
10505 struct bnx2x *bp = params->bp;
10506 switch (mode) {
10507 case LED_MODE_FRONT_PANEL_OFF:
10508 case LED_MODE_OFF:
10509 val = 2;
10510 break;
10511 case LED_MODE_ON:
10512 val = 1;
10513 break;
10514 case LED_MODE_OPER:
10515 val = 0;
10516 break;
10517 }
10518 bnx2x_cl45_write(bp, phy,
10519 MDIO_PMA_DEVAD,
10520 MDIO_PMA_REG_7107_LINK_LED_CNTL,
10521 val);
10522}
10523
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010524/******************************************************************/
10525/* STATIC PHY DECLARATION */
10526/******************************************************************/
10527
10528static struct bnx2x_phy phy_null = {
10529 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN,
10530 .addr = 0,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010531 .def_md_devad = 0,
Yaniv Rosner9045f6b42011-05-31 21:28:27 +000010532 .flags = FLAGS_INIT_XGXS_FIRST,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010533 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10534 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10535 .mdio_ctrl = 0,
10536 .supported = 0,
10537 .media_type = ETH_PHY_NOT_PRESENT,
10538 .ver_addr = 0,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000010539 .req_flow_ctrl = 0,
10540 .req_line_speed = 0,
10541 .speed_cap_mask = 0,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010542 .req_duplex = 0,
10543 .rsrv = 0,
10544 .config_init = (config_init_t)NULL,
10545 .read_status = (read_status_t)NULL,
10546 .link_reset = (link_reset_t)NULL,
10547 .config_loopback = (config_loopback_t)NULL,
10548 .format_fw_ver = (format_fw_ver_t)NULL,
10549 .hw_reset = (hw_reset_t)NULL,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010550 .set_link_led = (set_link_led_t)NULL,
10551 .phy_specific_func = (phy_specific_func_t)NULL
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010552};
10553
10554static struct bnx2x_phy phy_serdes = {
10555 .type = PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT,
10556 .addr = 0xff,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010557 .def_md_devad = 0,
Yaniv Rosner9045f6b42011-05-31 21:28:27 +000010558 .flags = 0,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010559 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10560 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10561 .mdio_ctrl = 0,
10562 .supported = (SUPPORTED_10baseT_Half |
10563 SUPPORTED_10baseT_Full |
10564 SUPPORTED_100baseT_Half |
10565 SUPPORTED_100baseT_Full |
10566 SUPPORTED_1000baseT_Full |
10567 SUPPORTED_2500baseX_Full |
10568 SUPPORTED_TP |
10569 SUPPORTED_Autoneg |
10570 SUPPORTED_Pause |
10571 SUPPORTED_Asym_Pause),
Yaniv Rosner1ac9e422011-05-31 21:26:11 +000010572 .media_type = ETH_PHY_BASE_T,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010573 .ver_addr = 0,
10574 .req_flow_ctrl = 0,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000010575 .req_line_speed = 0,
10576 .speed_cap_mask = 0,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010577 .req_duplex = 0,
10578 .rsrv = 0,
Yaniv Rosnerec146a62011-05-31 21:29:27 +000010579 .config_init = (config_init_t)bnx2x_xgxs_config_init,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010580 .read_status = (read_status_t)bnx2x_link_settings_status,
10581 .link_reset = (link_reset_t)bnx2x_int_link_reset,
10582 .config_loopback = (config_loopback_t)NULL,
10583 .format_fw_ver = (format_fw_ver_t)NULL,
10584 .hw_reset = (hw_reset_t)NULL,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010585 .set_link_led = (set_link_led_t)NULL,
10586 .phy_specific_func = (phy_specific_func_t)NULL
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010587};
10588
10589static struct bnx2x_phy phy_xgxs = {
10590 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT,
10591 .addr = 0xff,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010592 .def_md_devad = 0,
Yaniv Rosner9045f6b42011-05-31 21:28:27 +000010593 .flags = 0,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010594 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10595 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10596 .mdio_ctrl = 0,
10597 .supported = (SUPPORTED_10baseT_Half |
10598 SUPPORTED_10baseT_Full |
10599 SUPPORTED_100baseT_Half |
10600 SUPPORTED_100baseT_Full |
10601 SUPPORTED_1000baseT_Full |
10602 SUPPORTED_2500baseX_Full |
10603 SUPPORTED_10000baseT_Full |
10604 SUPPORTED_FIBRE |
10605 SUPPORTED_Autoneg |
10606 SUPPORTED_Pause |
10607 SUPPORTED_Asym_Pause),
Yaniv Rosner1ac9e422011-05-31 21:26:11 +000010608 .media_type = ETH_PHY_CX4,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010609 .ver_addr = 0,
10610 .req_flow_ctrl = 0,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000010611 .req_line_speed = 0,
10612 .speed_cap_mask = 0,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010613 .req_duplex = 0,
10614 .rsrv = 0,
Yaniv Rosnerec146a62011-05-31 21:29:27 +000010615 .config_init = (config_init_t)bnx2x_xgxs_config_init,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010616 .read_status = (read_status_t)bnx2x_link_settings_status,
10617 .link_reset = (link_reset_t)bnx2x_int_link_reset,
10618 .config_loopback = (config_loopback_t)bnx2x_set_xgxs_loopback,
10619 .format_fw_ver = (format_fw_ver_t)NULL,
10620 .hw_reset = (hw_reset_t)NULL,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010621 .set_link_led = (set_link_led_t)NULL,
10622 .phy_specific_func = (phy_specific_func_t)NULL
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010623};
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010624static struct bnx2x_phy phy_warpcore = {
10625 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT,
10626 .addr = 0xff,
10627 .def_md_devad = 0,
Yaniv Rosnerde6f3372011-08-02 22:59:25 +000010628 .flags = (FLAGS_HW_LOCK_REQUIRED |
10629 FLAGS_TX_ERROR_CHECK),
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010630 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10631 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10632 .mdio_ctrl = 0,
10633 .supported = (SUPPORTED_10baseT_Half |
10634 SUPPORTED_10baseT_Full |
10635 SUPPORTED_100baseT_Half |
10636 SUPPORTED_100baseT_Full |
10637 SUPPORTED_1000baseT_Full |
10638 SUPPORTED_10000baseT_Full |
10639 SUPPORTED_20000baseKR2_Full |
10640 SUPPORTED_20000baseMLD2_Full |
10641 SUPPORTED_FIBRE |
10642 SUPPORTED_Autoneg |
10643 SUPPORTED_Pause |
10644 SUPPORTED_Asym_Pause),
10645 .media_type = ETH_PHY_UNSPECIFIED,
10646 .ver_addr = 0,
10647 .req_flow_ctrl = 0,
10648 .req_line_speed = 0,
10649 .speed_cap_mask = 0,
10650 /* req_duplex = */0,
10651 /* rsrv = */0,
10652 .config_init = (config_init_t)bnx2x_warpcore_config_init,
10653 .read_status = (read_status_t)bnx2x_warpcore_read_status,
10654 .link_reset = (link_reset_t)bnx2x_warpcore_link_reset,
10655 .config_loopback = (config_loopback_t)bnx2x_set_warpcore_loopback,
10656 .format_fw_ver = (format_fw_ver_t)NULL,
Yaniv Rosner985848f2011-07-05 01:06:48 +000010657 .hw_reset = (hw_reset_t)bnx2x_warpcore_hw_reset,
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010658 .set_link_led = (set_link_led_t)NULL,
10659 .phy_specific_func = (phy_specific_func_t)NULL
10660};
10661
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010662
10663static struct bnx2x_phy phy_7101 = {
10664 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
10665 .addr = 0xff,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010666 .def_md_devad = 0,
Yaniv Rosner9045f6b42011-05-31 21:28:27 +000010667 .flags = FLAGS_FAN_FAILURE_DET_REQ,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010668 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10669 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10670 .mdio_ctrl = 0,
10671 .supported = (SUPPORTED_10000baseT_Full |
10672 SUPPORTED_TP |
10673 SUPPORTED_Autoneg |
10674 SUPPORTED_Pause |
10675 SUPPORTED_Asym_Pause),
10676 .media_type = ETH_PHY_BASE_T,
10677 .ver_addr = 0,
10678 .req_flow_ctrl = 0,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000010679 .req_line_speed = 0,
10680 .speed_cap_mask = 0,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010681 .req_duplex = 0,
10682 .rsrv = 0,
10683 .config_init = (config_init_t)bnx2x_7101_config_init,
10684 .read_status = (read_status_t)bnx2x_7101_read_status,
10685 .link_reset = (link_reset_t)bnx2x_common_ext_link_reset,
10686 .config_loopback = (config_loopback_t)bnx2x_7101_config_loopback,
10687 .format_fw_ver = (format_fw_ver_t)bnx2x_7101_format_ver,
10688 .hw_reset = (hw_reset_t)bnx2x_7101_hw_reset,
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +000010689 .set_link_led = (set_link_led_t)bnx2x_7101_set_link_led,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010690 .phy_specific_func = (phy_specific_func_t)NULL
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010691};
10692static struct bnx2x_phy phy_8073 = {
10693 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
10694 .addr = 0xff,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010695 .def_md_devad = 0,
Yaniv Rosner9045f6b42011-05-31 21:28:27 +000010696 .flags = FLAGS_HW_LOCK_REQUIRED,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010697 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10698 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10699 .mdio_ctrl = 0,
10700 .supported = (SUPPORTED_10000baseT_Full |
10701 SUPPORTED_2500baseX_Full |
10702 SUPPORTED_1000baseT_Full |
10703 SUPPORTED_FIBRE |
10704 SUPPORTED_Autoneg |
10705 SUPPORTED_Pause |
10706 SUPPORTED_Asym_Pause),
Yaniv Rosner1ac9e422011-05-31 21:26:11 +000010707 .media_type = ETH_PHY_KR,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010708 .ver_addr = 0,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000010709 .req_flow_ctrl = 0,
10710 .req_line_speed = 0,
10711 .speed_cap_mask = 0,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010712 .req_duplex = 0,
10713 .rsrv = 0,
Yaniv Rosner62b29a52010-09-07 11:40:58 +000010714 .config_init = (config_init_t)bnx2x_8073_config_init,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010715 .read_status = (read_status_t)bnx2x_8073_read_status,
10716 .link_reset = (link_reset_t)bnx2x_8073_link_reset,
10717 .config_loopback = (config_loopback_t)NULL,
10718 .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
10719 .hw_reset = (hw_reset_t)NULL,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010720 .set_link_led = (set_link_led_t)NULL,
10721 .phy_specific_func = (phy_specific_func_t)NULL
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010722};
10723static struct bnx2x_phy phy_8705 = {
10724 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705,
10725 .addr = 0xff,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010726 .def_md_devad = 0,
Yaniv Rosner9045f6b42011-05-31 21:28:27 +000010727 .flags = FLAGS_INIT_XGXS_FIRST,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010728 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10729 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10730 .mdio_ctrl = 0,
10731 .supported = (SUPPORTED_10000baseT_Full |
10732 SUPPORTED_FIBRE |
10733 SUPPORTED_Pause |
10734 SUPPORTED_Asym_Pause),
10735 .media_type = ETH_PHY_XFP_FIBER,
10736 .ver_addr = 0,
10737 .req_flow_ctrl = 0,
10738 .req_line_speed = 0,
10739 .speed_cap_mask = 0,
10740 .req_duplex = 0,
10741 .rsrv = 0,
10742 .config_init = (config_init_t)bnx2x_8705_config_init,
10743 .read_status = (read_status_t)bnx2x_8705_read_status,
10744 .link_reset = (link_reset_t)bnx2x_common_ext_link_reset,
10745 .config_loopback = (config_loopback_t)NULL,
10746 .format_fw_ver = (format_fw_ver_t)bnx2x_null_format_ver,
10747 .hw_reset = (hw_reset_t)NULL,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010748 .set_link_led = (set_link_led_t)NULL,
10749 .phy_specific_func = (phy_specific_func_t)NULL
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010750};
10751static struct bnx2x_phy phy_8706 = {
10752 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706,
10753 .addr = 0xff,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010754 .def_md_devad = 0,
Yaniv Rosnerde6f3372011-08-02 22:59:25 +000010755 .flags = (FLAGS_INIT_XGXS_FIRST |
10756 FLAGS_TX_ERROR_CHECK),
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010757 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10758 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10759 .mdio_ctrl = 0,
10760 .supported = (SUPPORTED_10000baseT_Full |
10761 SUPPORTED_1000baseT_Full |
10762 SUPPORTED_FIBRE |
10763 SUPPORTED_Pause |
10764 SUPPORTED_Asym_Pause),
10765 .media_type = ETH_PHY_SFP_FIBER,
10766 .ver_addr = 0,
10767 .req_flow_ctrl = 0,
10768 .req_line_speed = 0,
10769 .speed_cap_mask = 0,
10770 .req_duplex = 0,
10771 .rsrv = 0,
10772 .config_init = (config_init_t)bnx2x_8706_config_init,
10773 .read_status = (read_status_t)bnx2x_8706_read_status,
10774 .link_reset = (link_reset_t)bnx2x_common_ext_link_reset,
10775 .config_loopback = (config_loopback_t)NULL,
10776 .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
10777 .hw_reset = (hw_reset_t)NULL,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010778 .set_link_led = (set_link_led_t)NULL,
10779 .phy_specific_func = (phy_specific_func_t)NULL
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010780};
10781
10782static struct bnx2x_phy phy_8726 = {
10783 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726,
10784 .addr = 0xff,
Yaniv Rosner9045f6b42011-05-31 21:28:27 +000010785 .def_md_devad = 0,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010786 .flags = (FLAGS_HW_LOCK_REQUIRED |
Yaniv Rosnerde6f3372011-08-02 22:59:25 +000010787 FLAGS_INIT_XGXS_FIRST |
10788 FLAGS_TX_ERROR_CHECK),
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010789 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10790 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10791 .mdio_ctrl = 0,
10792 .supported = (SUPPORTED_10000baseT_Full |
10793 SUPPORTED_1000baseT_Full |
10794 SUPPORTED_Autoneg |
10795 SUPPORTED_FIBRE |
10796 SUPPORTED_Pause |
10797 SUPPORTED_Asym_Pause),
Yaniv Rosner1ac9e422011-05-31 21:26:11 +000010798 .media_type = ETH_PHY_NOT_PRESENT,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010799 .ver_addr = 0,
10800 .req_flow_ctrl = 0,
10801 .req_line_speed = 0,
10802 .speed_cap_mask = 0,
10803 .req_duplex = 0,
10804 .rsrv = 0,
10805 .config_init = (config_init_t)bnx2x_8726_config_init,
10806 .read_status = (read_status_t)bnx2x_8726_read_status,
10807 .link_reset = (link_reset_t)bnx2x_8726_link_reset,
10808 .config_loopback = (config_loopback_t)bnx2x_8726_config_loopback,
10809 .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
10810 .hw_reset = (hw_reset_t)NULL,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010811 .set_link_led = (set_link_led_t)NULL,
10812 .phy_specific_func = (phy_specific_func_t)NULL
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010813};
10814
10815static struct bnx2x_phy phy_8727 = {
10816 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727,
10817 .addr = 0xff,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010818 .def_md_devad = 0,
Yaniv Rosnerde6f3372011-08-02 22:59:25 +000010819 .flags = (FLAGS_FAN_FAILURE_DET_REQ |
10820 FLAGS_TX_ERROR_CHECK),
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010821 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10822 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10823 .mdio_ctrl = 0,
10824 .supported = (SUPPORTED_10000baseT_Full |
10825 SUPPORTED_1000baseT_Full |
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010826 SUPPORTED_FIBRE |
10827 SUPPORTED_Pause |
10828 SUPPORTED_Asym_Pause),
Yaniv Rosner1ac9e422011-05-31 21:26:11 +000010829 .media_type = ETH_PHY_NOT_PRESENT,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010830 .ver_addr = 0,
10831 .req_flow_ctrl = 0,
10832 .req_line_speed = 0,
10833 .speed_cap_mask = 0,
10834 .req_duplex = 0,
10835 .rsrv = 0,
10836 .config_init = (config_init_t)bnx2x_8727_config_init,
10837 .read_status = (read_status_t)bnx2x_8727_read_status,
10838 .link_reset = (link_reset_t)bnx2x_8727_link_reset,
10839 .config_loopback = (config_loopback_t)NULL,
10840 .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
10841 .hw_reset = (hw_reset_t)bnx2x_8727_hw_reset,
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +000010842 .set_link_led = (set_link_led_t)bnx2x_8727_set_link_led,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010843 .phy_specific_func = (phy_specific_func_t)bnx2x_8727_specific_func
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010844};
10845static struct bnx2x_phy phy_8481 = {
10846 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481,
10847 .addr = 0xff,
Yaniv Rosner9045f6b42011-05-31 21:28:27 +000010848 .def_md_devad = 0,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010849 .flags = FLAGS_FAN_FAILURE_DET_REQ |
10850 FLAGS_REARM_LATCH_SIGNAL,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010851 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10852 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10853 .mdio_ctrl = 0,
10854 .supported = (SUPPORTED_10baseT_Half |
10855 SUPPORTED_10baseT_Full |
10856 SUPPORTED_100baseT_Half |
10857 SUPPORTED_100baseT_Full |
10858 SUPPORTED_1000baseT_Full |
10859 SUPPORTED_10000baseT_Full |
10860 SUPPORTED_TP |
10861 SUPPORTED_Autoneg |
10862 SUPPORTED_Pause |
10863 SUPPORTED_Asym_Pause),
10864 .media_type = ETH_PHY_BASE_T,
10865 .ver_addr = 0,
10866 .req_flow_ctrl = 0,
10867 .req_line_speed = 0,
10868 .speed_cap_mask = 0,
10869 .req_duplex = 0,
10870 .rsrv = 0,
10871 .config_init = (config_init_t)bnx2x_8481_config_init,
10872 .read_status = (read_status_t)bnx2x_848xx_read_status,
10873 .link_reset = (link_reset_t)bnx2x_8481_link_reset,
10874 .config_loopback = (config_loopback_t)NULL,
10875 .format_fw_ver = (format_fw_ver_t)bnx2x_848xx_format_ver,
10876 .hw_reset = (hw_reset_t)bnx2x_8481_hw_reset,
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +000010877 .set_link_led = (set_link_led_t)bnx2x_848xx_set_link_led,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010878 .phy_specific_func = (phy_specific_func_t)NULL
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010879};
10880
10881static struct bnx2x_phy phy_84823 = {
10882 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823,
10883 .addr = 0xff,
Yaniv Rosner9045f6b42011-05-31 21:28:27 +000010884 .def_md_devad = 0,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010885 .flags = FLAGS_FAN_FAILURE_DET_REQ |
10886 FLAGS_REARM_LATCH_SIGNAL,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010887 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10888 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10889 .mdio_ctrl = 0,
10890 .supported = (SUPPORTED_10baseT_Half |
10891 SUPPORTED_10baseT_Full |
10892 SUPPORTED_100baseT_Half |
10893 SUPPORTED_100baseT_Full |
10894 SUPPORTED_1000baseT_Full |
10895 SUPPORTED_10000baseT_Full |
10896 SUPPORTED_TP |
10897 SUPPORTED_Autoneg |
10898 SUPPORTED_Pause |
10899 SUPPORTED_Asym_Pause),
10900 .media_type = ETH_PHY_BASE_T,
10901 .ver_addr = 0,
10902 .req_flow_ctrl = 0,
10903 .req_line_speed = 0,
10904 .speed_cap_mask = 0,
10905 .req_duplex = 0,
10906 .rsrv = 0,
10907 .config_init = (config_init_t)bnx2x_848x3_config_init,
10908 .read_status = (read_status_t)bnx2x_848xx_read_status,
10909 .link_reset = (link_reset_t)bnx2x_848x3_link_reset,
10910 .config_loopback = (config_loopback_t)NULL,
10911 .format_fw_ver = (format_fw_ver_t)bnx2x_848xx_format_ver,
10912 .hw_reset = (hw_reset_t)NULL,
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +000010913 .set_link_led = (set_link_led_t)bnx2x_848xx_set_link_led,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010914 .phy_specific_func = (phy_specific_func_t)NULL
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010915};
10916
Yaniv Rosnerc87bca12011-01-31 04:22:41 +000010917static struct bnx2x_phy phy_84833 = {
10918 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833,
10919 .addr = 0xff,
Yaniv Rosner9045f6b42011-05-31 21:28:27 +000010920 .def_md_devad = 0,
Yaniv Rosnerc87bca12011-01-31 04:22:41 +000010921 .flags = FLAGS_FAN_FAILURE_DET_REQ |
10922 FLAGS_REARM_LATCH_SIGNAL,
Yaniv Rosnerc87bca12011-01-31 04:22:41 +000010923 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10924 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10925 .mdio_ctrl = 0,
Yaniv Rosner0520e632011-07-05 01:06:59 +000010926 .supported = (SUPPORTED_100baseT_Half |
Yaniv Rosnerc87bca12011-01-31 04:22:41 +000010927 SUPPORTED_100baseT_Full |
10928 SUPPORTED_1000baseT_Full |
10929 SUPPORTED_10000baseT_Full |
10930 SUPPORTED_TP |
10931 SUPPORTED_Autoneg |
10932 SUPPORTED_Pause |
10933 SUPPORTED_Asym_Pause),
10934 .media_type = ETH_PHY_BASE_T,
10935 .ver_addr = 0,
10936 .req_flow_ctrl = 0,
10937 .req_line_speed = 0,
10938 .speed_cap_mask = 0,
10939 .req_duplex = 0,
10940 .rsrv = 0,
10941 .config_init = (config_init_t)bnx2x_848x3_config_init,
10942 .read_status = (read_status_t)bnx2x_848xx_read_status,
10943 .link_reset = (link_reset_t)bnx2x_848x3_link_reset,
10944 .config_loopback = (config_loopback_t)NULL,
10945 .format_fw_ver = (format_fw_ver_t)bnx2x_848xx_format_ver,
Yaniv Rosner985848f2011-07-05 01:06:48 +000010946 .hw_reset = (hw_reset_t)bnx2x_84833_hw_reset_phy,
Yaniv Rosnerc87bca12011-01-31 04:22:41 +000010947 .set_link_led = (set_link_led_t)bnx2x_848xx_set_link_led,
10948 .phy_specific_func = (phy_specific_func_t)NULL
10949};
10950
Yaniv Rosner52c4d6c2011-07-05 01:06:34 +000010951static struct bnx2x_phy phy_54618se = {
10952 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE,
Yaniv Rosner6583e332011-06-14 01:34:17 +000010953 .addr = 0xff,
10954 .def_md_devad = 0,
10955 .flags = FLAGS_INIT_XGXS_FIRST,
10956 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10957 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
10958 .mdio_ctrl = 0,
10959 .supported = (SUPPORTED_10baseT_Half |
10960 SUPPORTED_10baseT_Full |
10961 SUPPORTED_100baseT_Half |
10962 SUPPORTED_100baseT_Full |
10963 SUPPORTED_1000baseT_Full |
10964 SUPPORTED_TP |
10965 SUPPORTED_Autoneg |
10966 SUPPORTED_Pause |
10967 SUPPORTED_Asym_Pause),
10968 .media_type = ETH_PHY_BASE_T,
10969 .ver_addr = 0,
10970 .req_flow_ctrl = 0,
10971 .req_line_speed = 0,
10972 .speed_cap_mask = 0,
10973 /* req_duplex = */0,
10974 /* rsrv = */0,
Yaniv Rosner52c4d6c2011-07-05 01:06:34 +000010975 .config_init = (config_init_t)bnx2x_54618se_config_init,
10976 .read_status = (read_status_t)bnx2x_54618se_read_status,
10977 .link_reset = (link_reset_t)bnx2x_54618se_link_reset,
10978 .config_loopback = (config_loopback_t)bnx2x_54618se_config_loopback,
Yaniv Rosner6583e332011-06-14 01:34:17 +000010979 .format_fw_ver = (format_fw_ver_t)NULL,
10980 .hw_reset = (hw_reset_t)NULL,
Yaniv Rosner52c4d6c2011-07-05 01:06:34 +000010981 .set_link_led = (set_link_led_t)bnx2x_54618se_set_link_led,
Yaniv Rosner6583e332011-06-14 01:34:17 +000010982 .phy_specific_func = (phy_specific_func_t)NULL
10983};
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010984/*****************************************************************/
10985/* */
10986/* Populate the phy according. Main function: bnx2x_populate_phy */
10987/* */
10988/*****************************************************************/
10989
10990static void bnx2x_populate_preemphasis(struct bnx2x *bp, u32 shmem_base,
10991 struct bnx2x_phy *phy, u8 port,
10992 u8 phy_index)
10993{
10994 /* Get the 4 lanes xgxs config rx and tx */
10995 u32 rx = 0, tx = 0, i;
10996 for (i = 0; i < 2; i++) {
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +000010997 /*
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010998 * INT_PHY and EXT_PHY1 share the same value location in the
10999 * shmem. When num_phys is greater than 1, than this value
11000 * applies only to EXT_PHY1
11001 */
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011002 if (phy_index == INT_PHY || phy_index == EXT_PHY1) {
11003 rx = REG_RD(bp, shmem_base +
11004 offsetof(struct shmem_region,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000011005 dev_info.port_hw_config[port].xgxs_config_rx[i<<1]));
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011006
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011007 tx = REG_RD(bp, shmem_base +
11008 offsetof(struct shmem_region,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000011009 dev_info.port_hw_config[port].xgxs_config_tx[i<<1]));
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011010 } else {
11011 rx = REG_RD(bp, shmem_base +
11012 offsetof(struct shmem_region,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000011013 dev_info.port_hw_config[port].xgxs_config2_rx[i<<1]));
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011014
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011015 tx = REG_RD(bp, shmem_base +
11016 offsetof(struct shmem_region,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000011017 dev_info.port_hw_config[port].xgxs_config2_rx[i<<1]));
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011018 }
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011019
11020 phy->rx_preemphasis[i << 1] = ((rx>>16) & 0xffff);
11021 phy->rx_preemphasis[(i << 1) + 1] = (rx & 0xffff);
11022
11023 phy->tx_preemphasis[i << 1] = ((tx>>16) & 0xffff);
11024 phy->tx_preemphasis[(i << 1) + 1] = (tx & 0xffff);
11025 }
11026}
11027
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011028static u32 bnx2x_get_ext_phy_config(struct bnx2x *bp, u32 shmem_base,
11029 u8 phy_index, u8 port)
11030{
11031 u32 ext_phy_config = 0;
11032 switch (phy_index) {
11033 case EXT_PHY1:
11034 ext_phy_config = REG_RD(bp, shmem_base +
11035 offsetof(struct shmem_region,
11036 dev_info.port_hw_config[port].external_phy_config));
11037 break;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011038 case EXT_PHY2:
11039 ext_phy_config = REG_RD(bp, shmem_base +
11040 offsetof(struct shmem_region,
11041 dev_info.port_hw_config[port].external_phy_config2));
11042 break;
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011043 default:
11044 DP(NETIF_MSG_LINK, "Invalid phy_index %d\n", phy_index);
11045 return -EINVAL;
11046 }
11047
11048 return ext_phy_config;
11049}
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +000011050static int bnx2x_populate_int_phy(struct bnx2x *bp, u32 shmem_base, u8 port,
11051 struct bnx2x_phy *phy)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011052{
11053 u32 phy_addr;
11054 u32 chip_id;
11055 u32 switch_cfg = (REG_RD(bp, shmem_base +
11056 offsetof(struct shmem_region,
11057 dev_info.port_feature_config[port].link_config)) &
11058 PORT_FEATURE_CONNECTED_SWITCH_MASK);
11059 chip_id = REG_RD(bp, MISC_REG_CHIP_NUM) << 16;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000011060 DP(NETIF_MSG_LINK, ":chip_id = 0x%x\n", chip_id);
11061 if (USES_WARPCORE(bp)) {
11062 u32 serdes_net_if;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011063 phy_addr = REG_RD(bp,
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000011064 MISC_REG_WC0_CTRL_PHY_ADDR);
11065 *phy = phy_warpcore;
11066 if (REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR) == 0x3)
11067 phy->flags |= FLAGS_4_PORT_MODE;
11068 else
11069 phy->flags &= ~FLAGS_4_PORT_MODE;
11070 /* Check Dual mode */
11071 serdes_net_if = (REG_RD(bp, shmem_base +
11072 offsetof(struct shmem_region, dev_info.
11073 port_hw_config[port].default_cfg)) &
11074 PORT_HW_CFG_NET_SERDES_IF_MASK);
11075 /*
11076 * Set the appropriate supported and flags indications per
11077 * interface type of the chip
11078 */
11079 switch (serdes_net_if) {
11080 case PORT_HW_CFG_NET_SERDES_IF_SGMII:
11081 phy->supported &= (SUPPORTED_10baseT_Half |
11082 SUPPORTED_10baseT_Full |
11083 SUPPORTED_100baseT_Half |
11084 SUPPORTED_100baseT_Full |
11085 SUPPORTED_1000baseT_Full |
11086 SUPPORTED_FIBRE |
11087 SUPPORTED_Autoneg |
11088 SUPPORTED_Pause |
11089 SUPPORTED_Asym_Pause);
11090 phy->media_type = ETH_PHY_BASE_T;
11091 break;
11092 case PORT_HW_CFG_NET_SERDES_IF_XFI:
11093 phy->media_type = ETH_PHY_XFP_FIBER;
11094 break;
11095 case PORT_HW_CFG_NET_SERDES_IF_SFI:
11096 phy->supported &= (SUPPORTED_1000baseT_Full |
11097 SUPPORTED_10000baseT_Full |
11098 SUPPORTED_FIBRE |
11099 SUPPORTED_Pause |
11100 SUPPORTED_Asym_Pause);
11101 phy->media_type = ETH_PHY_SFP_FIBER;
11102 break;
11103 case PORT_HW_CFG_NET_SERDES_IF_KR:
11104 phy->media_type = ETH_PHY_KR;
11105 phy->supported &= (SUPPORTED_1000baseT_Full |
11106 SUPPORTED_10000baseT_Full |
11107 SUPPORTED_FIBRE |
11108 SUPPORTED_Autoneg |
11109 SUPPORTED_Pause |
11110 SUPPORTED_Asym_Pause);
11111 break;
11112 case PORT_HW_CFG_NET_SERDES_IF_DXGXS:
11113 phy->media_type = ETH_PHY_KR;
11114 phy->flags |= FLAGS_WC_DUAL_MODE;
11115 phy->supported &= (SUPPORTED_20000baseMLD2_Full |
11116 SUPPORTED_FIBRE |
11117 SUPPORTED_Pause |
11118 SUPPORTED_Asym_Pause);
11119 break;
11120 case PORT_HW_CFG_NET_SERDES_IF_KR2:
11121 phy->media_type = ETH_PHY_KR;
11122 phy->flags |= FLAGS_WC_DUAL_MODE;
11123 phy->supported &= (SUPPORTED_20000baseKR2_Full |
11124 SUPPORTED_FIBRE |
11125 SUPPORTED_Pause |
11126 SUPPORTED_Asym_Pause);
11127 break;
11128 default:
11129 DP(NETIF_MSG_LINK, "Unknown WC interface type 0x%x\n",
11130 serdes_net_if);
11131 break;
11132 }
11133
11134 /*
11135 * Enable MDC/MDIO work-around for E3 A0 since free running MDC
11136 * was not set as expected. For B0, ECO will be enabled so there
11137 * won't be an issue there
11138 */
11139 if (CHIP_REV(bp) == CHIP_REV_Ax)
11140 phy->flags |= FLAGS_MDC_MDIO_WA;
Yaniv Rosner157fa282011-08-02 22:59:32 +000011141 else
11142 phy->flags |= FLAGS_MDC_MDIO_WA_B0;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000011143 } else {
11144 switch (switch_cfg) {
11145 case SWITCH_CFG_1G:
11146 phy_addr = REG_RD(bp,
11147 NIG_REG_SERDES0_CTRL_PHY_ADDR +
11148 port * 0x10);
11149 *phy = phy_serdes;
11150 break;
11151 case SWITCH_CFG_10G:
11152 phy_addr = REG_RD(bp,
11153 NIG_REG_XGXS0_CTRL_PHY_ADDR +
11154 port * 0x18);
11155 *phy = phy_xgxs;
11156 break;
11157 default:
11158 DP(NETIF_MSG_LINK, "Invalid switch_cfg\n");
11159 return -EINVAL;
11160 }
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011161 }
11162 phy->addr = (u8)phy_addr;
11163 phy->mdio_ctrl = bnx2x_get_emac_base(bp,
Yaniv Rosnerc18aa152010-09-07 11:41:07 +000011164 SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011165 port);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011166 if (CHIP_IS_E2(bp))
11167 phy->def_md_devad = E2_DEFAULT_PHY_DEV_ADDR;
11168 else
11169 phy->def_md_devad = DEFAULT_PHY_DEV_ADDR;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011170
11171 DP(NETIF_MSG_LINK, "Internal phy port=%d, addr=0x%x, mdio_ctl=0x%x\n",
11172 port, phy->addr, phy->mdio_ctrl);
11173
11174 bnx2x_populate_preemphasis(bp, shmem_base, phy, port, INT_PHY);
11175 return 0;
11176}
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011177
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +000011178static int bnx2x_populate_ext_phy(struct bnx2x *bp,
11179 u8 phy_index,
11180 u32 shmem_base,
11181 u32 shmem2_base,
11182 u8 port,
11183 struct bnx2x_phy *phy)
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011184{
Yaniv Rosnerc18aa152010-09-07 11:41:07 +000011185 u32 ext_phy_config, phy_type, config2;
11186 u32 mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH;
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011187 ext_phy_config = bnx2x_get_ext_phy_config(bp, shmem_base,
11188 phy_index, port);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011189 phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
11190 /* Select the phy type */
11191 switch (phy_type) {
11192 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
Yaniv Rosnerc18aa152010-09-07 11:41:07 +000011193 mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011194 *phy = phy_8073;
11195 break;
11196 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
11197 *phy = phy_8705;
11198 break;
11199 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
11200 *phy = phy_8706;
11201 break;
11202 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
Yaniv Rosnerc18aa152010-09-07 11:41:07 +000011203 mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011204 *phy = phy_8726;
11205 break;
11206 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC:
11207 /* BCM8727_NOC => BCM8727 no over current */
Yaniv Rosnerc18aa152010-09-07 11:41:07 +000011208 mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011209 *phy = phy_8727;
11210 phy->flags |= FLAGS_NOC;
11211 break;
Yaniv Rosnere4d78f12011-05-31 21:25:55 +000011212 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011213 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
Yaniv Rosnerc18aa152010-09-07 11:41:07 +000011214 mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011215 *phy = phy_8727;
11216 break;
11217 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
11218 *phy = phy_8481;
11219 break;
11220 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823:
11221 *phy = phy_84823;
11222 break;
Yaniv Rosnerc87bca12011-01-31 04:22:41 +000011223 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833:
11224 *phy = phy_84833;
11225 break;
Yaniv Rosner52c4d6c2011-07-05 01:06:34 +000011226 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE:
11227 *phy = phy_54618se;
Yaniv Rosner6583e332011-06-14 01:34:17 +000011228 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011229 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
11230 *phy = phy_7101;
11231 break;
11232 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
11233 *phy = phy_null;
11234 return -EINVAL;
11235 default:
11236 *phy = phy_null;
11237 return 0;
11238 }
11239
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011240 phy->addr = XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011241 bnx2x_populate_preemphasis(bp, shmem_base, phy, port, phy_index);
Yaniv Rosner62b29a52010-09-07 11:40:58 +000011242
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +000011243 /*
11244 * The shmem address of the phy version is located on different
11245 * structures. In case this structure is too old, do not set
11246 * the address
11247 */
Yaniv Rosnerc18aa152010-09-07 11:41:07 +000011248 config2 = REG_RD(bp, shmem_base + offsetof(struct shmem_region,
11249 dev_info.shared_hw_config.config2));
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011250 if (phy_index == EXT_PHY1) {
11251 phy->ver_addr = shmem_base + offsetof(struct shmem_region,
11252 port_mb[port].ext_phy_fw_version);
Yaniv Rosnerc18aa152010-09-07 11:41:07 +000011253
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000011254 /* Check specific mdc mdio settings */
11255 if (config2 & SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK)
11256 mdc_mdio_access = config2 &
11257 SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011258 } else {
11259 u32 size = REG_RD(bp, shmem2_base);
Yaniv Rosnerc18aa152010-09-07 11:41:07 +000011260
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011261 if (size >
11262 offsetof(struct shmem2_region, ext_phy_fw_version2)) {
11263 phy->ver_addr = shmem2_base +
11264 offsetof(struct shmem2_region,
11265 ext_phy_fw_version2[port]);
11266 }
11267 /* Check specific mdc mdio settings */
11268 if (config2 & SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK)
11269 mdc_mdio_access = (config2 &
11270 SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK) >>
11271 (SHARED_HW_CFG_MDC_MDIO_ACCESS2_SHIFT -
11272 SHARED_HW_CFG_MDC_MDIO_ACCESS1_SHIFT);
11273 }
Yaniv Rosnerc18aa152010-09-07 11:41:07 +000011274 phy->mdio_ctrl = bnx2x_get_emac_base(bp, mdc_mdio_access, port);
11275
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +000011276 /*
Yaniv Rosnerc18aa152010-09-07 11:41:07 +000011277 * In case mdc/mdio_access of the external phy is different than the
11278 * mdc/mdio access of the XGXS, a HW lock must be taken in each access
11279 * to prevent one port interfere with another port's CL45 operations.
11280 */
11281 if (mdc_mdio_access != SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH)
11282 phy->flags |= FLAGS_HW_LOCK_REQUIRED;
11283 DP(NETIF_MSG_LINK, "phy_type 0x%x port %d found in index %d\n",
11284 phy_type, port, phy_index);
11285 DP(NETIF_MSG_LINK, " addr=0x%x, mdio_ctl=0x%x\n",
11286 phy->addr, phy->mdio_ctrl);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011287 return 0;
11288}
11289
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +000011290static int bnx2x_populate_phy(struct bnx2x *bp, u8 phy_index, u32 shmem_base,
11291 u32 shmem2_base, u8 port, struct bnx2x_phy *phy)
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011292{
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +000011293 int status = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011294 phy->type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN;
11295 if (phy_index == INT_PHY)
11296 return bnx2x_populate_int_phy(bp, shmem_base, port, phy);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011297 status = bnx2x_populate_ext_phy(bp, phy_index, shmem_base, shmem2_base,
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011298 port, phy);
11299 return status;
11300}
11301
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011302static void bnx2x_phy_def_cfg(struct link_params *params,
11303 struct bnx2x_phy *phy,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011304 u8 phy_index)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011305{
11306 struct bnx2x *bp = params->bp;
11307 u32 link_config;
11308 /* Populate the default phy configuration for MF mode */
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011309 if (phy_index == EXT_PHY2) {
11310 link_config = REG_RD(bp, params->shmem_base +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000011311 offsetof(struct shmem_region, dev_info.
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011312 port_feature_config[params->port].link_config2));
11313 phy->speed_cap_mask = REG_RD(bp, params->shmem_base +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000011314 offsetof(struct shmem_region,
11315 dev_info.
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011316 port_hw_config[params->port].speed_capability_mask2));
11317 } else {
11318 link_config = REG_RD(bp, params->shmem_base +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000011319 offsetof(struct shmem_region, dev_info.
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011320 port_feature_config[params->port].link_config));
11321 phy->speed_cap_mask = REG_RD(bp, params->shmem_base +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000011322 offsetof(struct shmem_region,
11323 dev_info.
11324 port_hw_config[params->port].speed_capability_mask));
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011325 }
11326 DP(NETIF_MSG_LINK, "Default config phy idx %x cfg 0x%x speed_cap_mask"
11327 " 0x%x\n", phy_index, link_config, phy->speed_cap_mask);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011328
11329 phy->req_duplex = DUPLEX_FULL;
11330 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
11331 case PORT_FEATURE_LINK_SPEED_10M_HALF:
11332 phy->req_duplex = DUPLEX_HALF;
11333 case PORT_FEATURE_LINK_SPEED_10M_FULL:
11334 phy->req_line_speed = SPEED_10;
11335 break;
11336 case PORT_FEATURE_LINK_SPEED_100M_HALF:
11337 phy->req_duplex = DUPLEX_HALF;
11338 case PORT_FEATURE_LINK_SPEED_100M_FULL:
11339 phy->req_line_speed = SPEED_100;
11340 break;
11341 case PORT_FEATURE_LINK_SPEED_1G:
11342 phy->req_line_speed = SPEED_1000;
11343 break;
11344 case PORT_FEATURE_LINK_SPEED_2_5G:
11345 phy->req_line_speed = SPEED_2500;
11346 break;
11347 case PORT_FEATURE_LINK_SPEED_10G_CX4:
11348 phy->req_line_speed = SPEED_10000;
11349 break;
11350 default:
11351 phy->req_line_speed = SPEED_AUTO_NEG;
11352 break;
11353 }
11354
11355 switch (link_config & PORT_FEATURE_FLOW_CONTROL_MASK) {
11356 case PORT_FEATURE_FLOW_CONTROL_AUTO:
11357 phy->req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
11358 break;
11359 case PORT_FEATURE_FLOW_CONTROL_TX:
11360 phy->req_flow_ctrl = BNX2X_FLOW_CTRL_TX;
11361 break;
11362 case PORT_FEATURE_FLOW_CONTROL_RX:
11363 phy->req_flow_ctrl = BNX2X_FLOW_CTRL_RX;
11364 break;
11365 case PORT_FEATURE_FLOW_CONTROL_BOTH:
11366 phy->req_flow_ctrl = BNX2X_FLOW_CTRL_BOTH;
11367 break;
11368 default:
11369 phy->req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
11370 break;
11371 }
11372}
11373
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011374u32 bnx2x_phy_selection(struct link_params *params)
11375{
11376 u32 phy_config_swapped, prio_cfg;
11377 u32 return_cfg = PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT;
11378
11379 phy_config_swapped = params->multi_phy_config &
11380 PORT_HW_CFG_PHY_SWAPPED_ENABLED;
11381
11382 prio_cfg = params->multi_phy_config &
11383 PORT_HW_CFG_PHY_SELECTION_MASK;
11384
11385 if (phy_config_swapped) {
11386 switch (prio_cfg) {
11387 case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
11388 return_cfg = PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY;
11389 break;
11390 case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
11391 return_cfg = PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY;
11392 break;
11393 case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY:
11394 return_cfg = PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
11395 break;
11396 case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY:
11397 return_cfg = PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
11398 break;
11399 }
11400 } else
11401 return_cfg = prio_cfg;
11402
11403 return return_cfg;
11404}
11405
11406
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +000011407int bnx2x_phy_probe(struct link_params *params)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011408{
11409 u8 phy_index, actual_phy_idx, link_cfg_idx;
Yaniv Rosner1ac9e422011-05-31 21:26:11 +000011410 u32 phy_config_swapped, sync_offset, media_types;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011411 struct bnx2x *bp = params->bp;
11412 struct bnx2x_phy *phy;
11413 params->num_phys = 0;
11414 DP(NETIF_MSG_LINK, "Begin phy probe\n");
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011415 phy_config_swapped = params->multi_phy_config &
11416 PORT_HW_CFG_PHY_SWAPPED_ENABLED;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011417
11418 for (phy_index = INT_PHY; phy_index < MAX_PHYS;
11419 phy_index++) {
11420 link_cfg_idx = LINK_CONFIG_IDX(phy_index);
11421 actual_phy_idx = phy_index;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011422 if (phy_config_swapped) {
11423 if (phy_index == EXT_PHY1)
11424 actual_phy_idx = EXT_PHY2;
11425 else if (phy_index == EXT_PHY2)
11426 actual_phy_idx = EXT_PHY1;
11427 }
11428 DP(NETIF_MSG_LINK, "phy_config_swapped %x, phy_index %x,"
11429 " actual_phy_idx %x\n", phy_config_swapped,
11430 phy_index, actual_phy_idx);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011431 phy = &params->phy[actual_phy_idx];
11432 if (bnx2x_populate_phy(bp, phy_index, params->shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011433 params->shmem2_base, params->port,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011434 phy) != 0) {
11435 params->num_phys = 0;
11436 DP(NETIF_MSG_LINK, "phy probe failed in phy index %d\n",
11437 phy_index);
11438 for (phy_index = INT_PHY;
11439 phy_index < MAX_PHYS;
11440 phy_index++)
11441 *phy = phy_null;
11442 return -EINVAL;
11443 }
11444 if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN)
11445 break;
11446
Yaniv Rosner1ac9e422011-05-31 21:26:11 +000011447 sync_offset = params->shmem_base +
11448 offsetof(struct shmem_region,
11449 dev_info.port_hw_config[params->port].media_type);
11450 media_types = REG_RD(bp, sync_offset);
11451
11452 /*
11453 * Update media type for non-PMF sync only for the first time
11454 * In case the media type changes afterwards, it will be updated
11455 * using the update_status function
11456 */
11457 if ((media_types & (PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK <<
11458 (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT *
11459 actual_phy_idx))) == 0) {
11460 media_types |= ((phy->media_type &
11461 PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK) <<
11462 (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT *
11463 actual_phy_idx));
11464 }
11465 REG_WR(bp, sync_offset, media_types);
11466
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011467 bnx2x_phy_def_cfg(params, phy, phy_index);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011468 params->num_phys++;
11469 }
11470
11471 DP(NETIF_MSG_LINK, "End phy probe. #phys found %x\n", params->num_phys);
11472 return 0;
11473}
11474
Yaniv Rosner9045f6b42011-05-31 21:28:27 +000011475void bnx2x_init_bmac_loopback(struct link_params *params,
11476 struct link_vars *vars)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000011477{
11478 struct bnx2x *bp = params->bp;
Yaniv Rosner9045f6b42011-05-31 21:28:27 +000011479 vars->link_up = 1;
11480 vars->line_speed = SPEED_10000;
11481 vars->duplex = DUPLEX_FULL;
11482 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
11483 vars->mac_type = MAC_TYPE_BMAC;
11484
11485 vars->phy_flags = PHY_XGXS_FLAG;
11486
11487 bnx2x_xgxs_deassert(params);
11488
11489 /* set bmac loopback */
11490 bnx2x_bmac_enable(params, vars, 1);
11491
11492 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
11493}
11494
11495void bnx2x_init_emac_loopback(struct link_params *params,
11496 struct link_vars *vars)
11497{
11498 struct bnx2x *bp = params->bp;
11499 vars->link_up = 1;
11500 vars->line_speed = SPEED_1000;
11501 vars->duplex = DUPLEX_FULL;
11502 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
11503 vars->mac_type = MAC_TYPE_EMAC;
11504
11505 vars->phy_flags = PHY_XGXS_FLAG;
11506
11507 bnx2x_xgxs_deassert(params);
11508 /* set bmac loopback */
11509 bnx2x_emac_enable(params, vars, 1);
11510 bnx2x_emac_program(params, vars);
11511 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
11512}
11513
Yaniv Rosner9380bb92011-06-14 01:34:07 +000011514void bnx2x_init_xmac_loopback(struct link_params *params,
11515 struct link_vars *vars)
11516{
11517 struct bnx2x *bp = params->bp;
11518 vars->link_up = 1;
11519 if (!params->req_line_speed[0])
11520 vars->line_speed = SPEED_10000;
11521 else
11522 vars->line_speed = params->req_line_speed[0];
11523 vars->duplex = DUPLEX_FULL;
11524 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
11525 vars->mac_type = MAC_TYPE_XMAC;
11526 vars->phy_flags = PHY_XGXS_FLAG;
11527 /*
11528 * Set WC to loopback mode since link is required to provide clock
11529 * to the XMAC in 20G mode
11530 */
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000011531 if (vars->line_speed == SPEED_20000) {
11532 bnx2x_set_aer_mmd(params, &params->phy[0]);
11533 bnx2x_warpcore_reset_lane(bp, &params->phy[0], 0);
11534 params->phy[INT_PHY].config_loopback(
11535 &params->phy[INT_PHY],
11536 params);
11537 }
Yaniv Rosner9380bb92011-06-14 01:34:07 +000011538 bnx2x_xmac_enable(params, vars, 1);
11539 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
11540}
11541
11542void bnx2x_init_umac_loopback(struct link_params *params,
11543 struct link_vars *vars)
11544{
11545 struct bnx2x *bp = params->bp;
11546 vars->link_up = 1;
11547 vars->line_speed = SPEED_1000;
11548 vars->duplex = DUPLEX_FULL;
11549 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
11550 vars->mac_type = MAC_TYPE_UMAC;
11551 vars->phy_flags = PHY_XGXS_FLAG;
11552 bnx2x_umac_enable(params, vars, 1);
11553
11554 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
11555}
11556
Yaniv Rosner9045f6b42011-05-31 21:28:27 +000011557void bnx2x_init_xgxs_loopback(struct link_params *params,
11558 struct link_vars *vars)
11559{
11560 struct bnx2x *bp = params->bp;
11561 vars->link_up = 1;
11562 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
11563 vars->duplex = DUPLEX_FULL;
11564 if (params->req_line_speed[0] == SPEED_1000)
11565 vars->line_speed = SPEED_1000;
11566 else
11567 vars->line_speed = SPEED_10000;
11568
Yaniv Rosner9380bb92011-06-14 01:34:07 +000011569 if (!USES_WARPCORE(bp))
11570 bnx2x_xgxs_deassert(params);
Yaniv Rosner9045f6b42011-05-31 21:28:27 +000011571 bnx2x_link_initialize(params, vars);
11572
11573 if (params->req_line_speed[0] == SPEED_1000) {
Yaniv Rosner9380bb92011-06-14 01:34:07 +000011574 if (USES_WARPCORE(bp))
11575 bnx2x_umac_enable(params, vars, 0);
11576 else {
11577 bnx2x_emac_program(params, vars);
11578 bnx2x_emac_enable(params, vars, 0);
11579 }
11580 } else {
11581 if (USES_WARPCORE(bp))
11582 bnx2x_xmac_enable(params, vars, 0);
11583 else
11584 bnx2x_bmac_enable(params, vars, 0);
11585 }
Yaniv Rosner9045f6b42011-05-31 21:28:27 +000011586
11587 if (params->loopback_mode == LOOPBACK_XGXS) {
11588 /* set 10G XGXS loopback */
11589 params->phy[INT_PHY].config_loopback(
11590 &params->phy[INT_PHY],
11591 params);
11592
11593 } else {
11594 /* set external phy loopback */
11595 u8 phy_index;
11596 for (phy_index = EXT_PHY1;
11597 phy_index < params->num_phys; phy_index++) {
11598 if (params->phy[phy_index].config_loopback)
11599 params->phy[phy_index].config_loopback(
11600 &params->phy[phy_index],
11601 params);
11602 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011603 }
Yaniv Rosner9045f6b42011-05-31 21:28:27 +000011604 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000011605
Yaniv Rosner9045f6b42011-05-31 21:28:27 +000011606 bnx2x_set_led(params, vars, LED_MODE_OPER, vars->line_speed);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000011607}
11608
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +000011609int bnx2x_phy_init(struct link_params *params, struct link_vars *vars)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000011610{
11611 struct bnx2x *bp = params->bp;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000011612 DP(NETIF_MSG_LINK, "Phy Initialization started\n");
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011613 DP(NETIF_MSG_LINK, "(1) req_speed %d, req_flowctrl %d\n",
11614 params->req_line_speed[0], params->req_flow_ctrl[0]);
11615 DP(NETIF_MSG_LINK, "(2) req_speed %d, req_flowctrl %d\n",
11616 params->req_line_speed[1], params->req_flow_ctrl[1]);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000011617 vars->link_status = 0;
11618 vars->phy_link_up = 0;
11619 vars->link_up = 0;
11620 vars->line_speed = 0;
11621 vars->duplex = DUPLEX_FULL;
11622 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
11623 vars->mac_type = MAC_TYPE_NONE;
11624 vars->phy_flags = 0;
11625
11626 /* disable attentions */
11627 bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + params->port*4,
11628 (NIG_MASK_XGXS0_LINK_STATUS |
11629 NIG_MASK_XGXS0_LINK10G |
11630 NIG_MASK_SERDES0_LINK_STATUS |
11631 NIG_MASK_MI_INT));
11632
11633 bnx2x_emac_init(params, vars);
11634
11635 if (params->num_phys == 0) {
11636 DP(NETIF_MSG_LINK, "No phy found for initialization !!\n");
11637 return -EINVAL;
11638 }
Yaniv Rosner9045f6b42011-05-31 21:28:27 +000011639 set_phy_vars(params, vars);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000011640
11641 DP(NETIF_MSG_LINK, "Num of phys on board: %d\n", params->num_phys);
Yaniv Rosner9045f6b42011-05-31 21:28:27 +000011642 switch (params->loopback_mode) {
11643 case LOOPBACK_BMAC:
11644 bnx2x_init_bmac_loopback(params, vars);
11645 break;
11646 case LOOPBACK_EMAC:
11647 bnx2x_init_emac_loopback(params, vars);
11648 break;
Yaniv Rosner9380bb92011-06-14 01:34:07 +000011649 case LOOPBACK_XMAC:
11650 bnx2x_init_xmac_loopback(params, vars);
11651 break;
11652 case LOOPBACK_UMAC:
11653 bnx2x_init_umac_loopback(params, vars);
11654 break;
Yaniv Rosner9045f6b42011-05-31 21:28:27 +000011655 case LOOPBACK_XGXS:
11656 case LOOPBACK_EXT_PHY:
11657 bnx2x_init_xgxs_loopback(params, vars);
11658 break;
11659 default:
Yaniv Rosner9380bb92011-06-14 01:34:07 +000011660 if (!CHIP_IS_E3(bp)) {
11661 if (params->switch_cfg == SWITCH_CFG_10G)
11662 bnx2x_xgxs_deassert(params);
11663 else
11664 bnx2x_serdes_deassert(bp, params->port);
11665 }
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000011666 bnx2x_link_initialize(params, vars);
11667 msleep(30);
11668 bnx2x_link_int_enable(params);
Yaniv Rosner9045f6b42011-05-31 21:28:27 +000011669 break;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000011670 }
11671 return 0;
11672}
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +000011673
11674int bnx2x_link_reset(struct link_params *params, struct link_vars *vars,
11675 u8 reset_ext_phy)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000011676{
11677 struct bnx2x *bp = params->bp;
Yaniv Rosnercf1d9722010-11-01 05:32:34 +000011678 u8 phy_index, port = params->port, clear_latch_ind = 0;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000011679 DP(NETIF_MSG_LINK, "Resetting the link of port %d\n", port);
11680 /* disable attentions */
11681 vars->link_status = 0;
11682 bnx2x_update_mng(params, vars->link_status);
11683 bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000011684 (NIG_MASK_XGXS0_LINK_STATUS |
11685 NIG_MASK_XGXS0_LINK10G |
11686 NIG_MASK_SERDES0_LINK_STATUS |
11687 NIG_MASK_MI_INT));
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000011688
11689 /* activate nig drain */
11690 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 1);
11691
11692 /* disable nig egress interface */
Yaniv Rosner9380bb92011-06-14 01:34:07 +000011693 if (!CHIP_IS_E3(bp)) {
11694 REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0);
11695 REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0);
11696 }
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000011697
11698 /* Stop BigMac rx */
Yaniv Rosner9380bb92011-06-14 01:34:07 +000011699 if (!CHIP_IS_E3(bp))
11700 bnx2x_bmac_rx_disable(bp, port);
11701 else
11702 bnx2x_xmac_disable(params);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000011703 /* disable emac */
Yaniv Rosner9380bb92011-06-14 01:34:07 +000011704 if (!CHIP_IS_E3(bp))
11705 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000011706
11707 msleep(10);
Lucas De Marchi25985ed2011-03-30 22:57:33 -030011708 /* The PHY reset is controlled by GPIO 1
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000011709 * Hold it as vars low
11710 */
11711 /* clear link led */
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +000011712 bnx2x_set_led(params, vars, LED_MODE_OFF, 0);
11713
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000011714 if (reset_ext_phy) {
11715 for (phy_index = EXT_PHY1; phy_index < params->num_phys;
11716 phy_index++) {
Yaniv Rosner7d099262011-07-05 01:07:16 +000011717 if (params->phy[phy_index].link_reset)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000011718 params->phy[phy_index].link_reset(
11719 &params->phy[phy_index],
11720 params);
Yaniv Rosnercf1d9722010-11-01 05:32:34 +000011721 if (params->phy[phy_index].flags &
11722 FLAGS_REARM_LATCH_SIGNAL)
11723 clear_latch_ind = 1;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000011724 }
11725 }
11726
Yaniv Rosnercf1d9722010-11-01 05:32:34 +000011727 if (clear_latch_ind) {
11728 /* Clear latching indication */
11729 bnx2x_rearm_latch_signal(bp, port, 0);
11730 bnx2x_bits_dis(bp, NIG_REG_LATCH_BC_0 + port*4,
11731 1 << NIG_LATCH_BC_ENABLE_MI_INT);
11732 }
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000011733 if (params->phy[INT_PHY].link_reset)
11734 params->phy[INT_PHY].link_reset(
11735 &params->phy[INT_PHY], params);
11736 /* reset BigMac */
11737 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
11738 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
11739
11740 /* disable nig ingress interface */
Yaniv Rosner9380bb92011-06-14 01:34:07 +000011741 if (!CHIP_IS_E3(bp)) {
11742 REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0);
11743 REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0);
11744 }
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000011745 vars->link_up = 0;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000011746 vars->phy_flags = 0;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000011747 return 0;
11748}
11749
11750/****************************************************************************/
11751/* Common function */
11752/****************************************************************************/
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +000011753static int bnx2x_8073_common_init_phy(struct bnx2x *bp,
11754 u32 shmem_base_path[],
11755 u32 shmem2_base_path[], u8 phy_index,
11756 u32 chip_id)
Yaniv Rosner6bbca912008-08-13 15:57:28 -070011757{
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011758 struct bnx2x_phy phy[PORT_MAX];
11759 struct bnx2x_phy *phy_blk[PORT_MAX];
Yaniv Rosner6bbca912008-08-13 15:57:28 -070011760 u16 val;
Yaniv Rosnerc8e64df2011-01-30 04:15:00 +000011761 s8 port = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011762 s8 port_of_path = 0;
Yaniv Rosnerc8e64df2011-01-30 04:15:00 +000011763 u32 swap_val, swap_override;
11764 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
11765 swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
11766 port ^= (swap_val && swap_override);
11767 bnx2x_ext_phy_hw_reset(bp, port);
Yaniv Rosner6bbca912008-08-13 15:57:28 -070011768 /* PART1 - Reset both phys */
11769 for (port = PORT_MAX - 1; port >= PORT_0; port--) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011770 u32 shmem_base, shmem2_base;
11771 /* In E2, same phy is using for port0 of the two paths */
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000011772 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011773 shmem_base = shmem_base_path[0];
11774 shmem2_base = shmem2_base_path[0];
11775 port_of_path = port;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000011776 } else {
11777 shmem_base = shmem_base_path[port];
11778 shmem2_base = shmem2_base_path[port];
11779 port_of_path = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011780 }
11781
Yaniv Rosner6bbca912008-08-13 15:57:28 -070011782 /* Extract the ext phy address for the port */
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011783 if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011784 port_of_path, &phy[port]) !=
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011785 0) {
11786 DP(NETIF_MSG_LINK, "populate_phy failed\n");
11787 return -EINVAL;
11788 }
Yaniv Rosner6bbca912008-08-13 15:57:28 -070011789 /* disable attentions */
Yaniv Rosner6a71bbe2010-11-01 05:32:31 +000011790 bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 +
11791 port_of_path*4,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000011792 (NIG_MASK_XGXS0_LINK_STATUS |
11793 NIG_MASK_XGXS0_LINK10G |
11794 NIG_MASK_SERDES0_LINK_STATUS |
11795 NIG_MASK_MI_INT));
Yaniv Rosner6bbca912008-08-13 15:57:28 -070011796
Yaniv Rosner6bbca912008-08-13 15:57:28 -070011797 /* Need to take the phy out of low power mode in order
11798 to write to access its registers */
11799 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000011800 MISC_REGISTERS_GPIO_OUTPUT_HIGH,
11801 port);
Yaniv Rosner6bbca912008-08-13 15:57:28 -070011802
11803 /* Reset the phy */
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011804 bnx2x_cl45_write(bp, &phy[port],
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000011805 MDIO_PMA_DEVAD,
11806 MDIO_PMA_REG_CTRL,
11807 1<<15);
Yaniv Rosner6bbca912008-08-13 15:57:28 -070011808 }
11809
11810 /* Add delay of 150ms after reset */
11811 msleep(150);
11812
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011813 if (phy[PORT_0].addr & 0x1) {
11814 phy_blk[PORT_0] = &(phy[PORT_1]);
11815 phy_blk[PORT_1] = &(phy[PORT_0]);
11816 } else {
11817 phy_blk[PORT_0] = &(phy[PORT_0]);
11818 phy_blk[PORT_1] = &(phy[PORT_1]);
11819 }
11820
Yaniv Rosner6bbca912008-08-13 15:57:28 -070011821 /* PART2 - Download firmware to both phys */
11822 for (port = PORT_MAX - 1; port >= PORT_0; port--) {
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000011823 if (CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011824 port_of_path = port;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000011825 else
11826 port_of_path = 0;
Yaniv Rosner6bbca912008-08-13 15:57:28 -070011827
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011828 DP(NETIF_MSG_LINK, "Loading spirom for phy address 0x%x\n",
11829 phy_blk[port]->addr);
Yaniv Rosner5c99274b2011-01-18 04:33:36 +000011830 if (bnx2x_8073_8727_external_rom_boot(bp, phy_blk[port],
11831 port_of_path))
Yaniv Rosner6bbca912008-08-13 15:57:28 -070011832 return -EINVAL;
Yaniv Rosner6bbca912008-08-13 15:57:28 -070011833
11834 /* Only set bit 10 = 1 (Tx power down) */
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011835 bnx2x_cl45_read(bp, phy_blk[port],
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000011836 MDIO_PMA_DEVAD,
11837 MDIO_PMA_REG_TX_POWER_DOWN, &val);
Yaniv Rosner6bbca912008-08-13 15:57:28 -070011838
11839 /* Phase1 of TX_POWER_DOWN reset */
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011840 bnx2x_cl45_write(bp, phy_blk[port],
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000011841 MDIO_PMA_DEVAD,
11842 MDIO_PMA_REG_TX_POWER_DOWN,
11843 (val | 1<<10));
Yaniv Rosner6bbca912008-08-13 15:57:28 -070011844 }
11845
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +000011846 /*
11847 * Toggle Transmitter: Power down and then up with 600ms delay
11848 * between
11849 */
Yaniv Rosner6bbca912008-08-13 15:57:28 -070011850 msleep(600);
11851
11852 /* PART3 - complete TX_POWER_DOWN process, and set GPIO2 back to low */
11853 for (port = PORT_MAX - 1; port >= PORT_0; port--) {
Eilon Greensteinf5372252009-02-12 08:38:30 +000011854 /* Phase2 of POWER_DOWN_RESET */
Yaniv Rosner6bbca912008-08-13 15:57:28 -070011855 /* Release bit 10 (Release Tx power down) */
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011856 bnx2x_cl45_read(bp, phy_blk[port],
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000011857 MDIO_PMA_DEVAD,
11858 MDIO_PMA_REG_TX_POWER_DOWN, &val);
Yaniv Rosner6bbca912008-08-13 15:57:28 -070011859
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011860 bnx2x_cl45_write(bp, phy_blk[port],
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000011861 MDIO_PMA_DEVAD,
11862 MDIO_PMA_REG_TX_POWER_DOWN, (val & (~(1<<10))));
Yaniv Rosner6bbca912008-08-13 15:57:28 -070011863 msleep(15);
11864
11865 /* Read modify write the SPI-ROM version select register */
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011866 bnx2x_cl45_read(bp, phy_blk[port],
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000011867 MDIO_PMA_DEVAD,
11868 MDIO_PMA_REG_EDC_FFE_MAIN, &val);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011869 bnx2x_cl45_write(bp, phy_blk[port],
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000011870 MDIO_PMA_DEVAD,
11871 MDIO_PMA_REG_EDC_FFE_MAIN, (val | (1<<12)));
Yaniv Rosner6bbca912008-08-13 15:57:28 -070011872
11873 /* set GPIO2 back to LOW */
11874 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000011875 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Yaniv Rosner6bbca912008-08-13 15:57:28 -070011876 }
11877 return 0;
Yaniv Rosner6bbca912008-08-13 15:57:28 -070011878}
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +000011879static int bnx2x_8726_common_init_phy(struct bnx2x *bp,
11880 u32 shmem_base_path[],
11881 u32 shmem2_base_path[], u8 phy_index,
11882 u32 chip_id)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000011883{
11884 u32 val;
11885 s8 port;
11886 struct bnx2x_phy phy;
11887 /* Use port1 because of the static port-swap */
11888 /* Enable the module detection interrupt */
11889 val = REG_RD(bp, MISC_REG_GPIO_EVENT_EN);
11890 val |= ((1<<MISC_REGISTERS_GPIO_3)|
11891 (1<<(MISC_REGISTERS_GPIO_3 + MISC_REGISTERS_GPIO_PORT_SHIFT)));
11892 REG_WR(bp, MISC_REG_GPIO_EVENT_EN, val);
11893
Yaniv Rosner650154b2010-11-01 05:32:36 +000011894 bnx2x_ext_phy_hw_reset(bp, 0);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000011895 msleep(5);
11896 for (port = 0; port < PORT_MAX; port++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011897 u32 shmem_base, shmem2_base;
11898
11899 /* In E2, same phy is using for port0 of the two paths */
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000011900 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011901 shmem_base = shmem_base_path[0];
11902 shmem2_base = shmem2_base_path[0];
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000011903 } else {
11904 shmem_base = shmem_base_path[port];
11905 shmem2_base = shmem2_base_path[port];
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011906 }
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000011907 /* Extract the ext phy address for the port */
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011908 if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000011909 port, &phy) !=
11910 0) {
11911 DP(NETIF_MSG_LINK, "populate phy failed\n");
11912 return -EINVAL;
11913 }
11914
11915 /* Reset phy*/
11916 bnx2x_cl45_write(bp, &phy,
11917 MDIO_PMA_DEVAD, MDIO_PMA_REG_GEN_CTRL, 0x0001);
11918
11919
11920 /* Set fault module detected LED on */
11921 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000011922 MISC_REGISTERS_GPIO_HIGH,
11923 port);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +000011924 }
11925
11926 return 0;
11927}
Yaniv Rosnera8db5b42011-01-31 04:22:28 +000011928static void bnx2x_get_ext_phy_reset_gpio(struct bnx2x *bp, u32 shmem_base,
11929 u8 *io_gpio, u8 *io_port)
11930{
11931
11932 u32 phy_gpio_reset = REG_RD(bp, shmem_base +
11933 offsetof(struct shmem_region,
11934 dev_info.port_hw_config[PORT_0].default_cfg));
11935 switch (phy_gpio_reset) {
11936 case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P0:
11937 *io_gpio = 0;
11938 *io_port = 0;
11939 break;
11940 case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P0:
11941 *io_gpio = 1;
11942 *io_port = 0;
11943 break;
11944 case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P0:
11945 *io_gpio = 2;
11946 *io_port = 0;
11947 break;
11948 case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P0:
11949 *io_gpio = 3;
11950 *io_port = 0;
11951 break;
11952 case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P1:
11953 *io_gpio = 0;
11954 *io_port = 1;
11955 break;
11956 case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P1:
11957 *io_gpio = 1;
11958 *io_port = 1;
11959 break;
11960 case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P1:
11961 *io_gpio = 2;
11962 *io_port = 1;
11963 break;
11964 case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P1:
11965 *io_gpio = 3;
11966 *io_port = 1;
11967 break;
11968 default:
11969 /* Don't override the io_gpio and io_port */
11970 break;
11971 }
11972}
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +000011973
11974static int bnx2x_8727_common_init_phy(struct bnx2x *bp,
11975 u32 shmem_base_path[],
11976 u32 shmem2_base_path[], u8 phy_index,
11977 u32 chip_id)
Eilon Greenstein4d295db2009-07-21 05:47:47 +000011978{
Yaniv Rosnera8db5b42011-01-31 04:22:28 +000011979 s8 port, reset_gpio;
Eilon Greenstein4d295db2009-07-21 05:47:47 +000011980 u32 swap_val, swap_override;
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011981 struct bnx2x_phy phy[PORT_MAX];
11982 struct bnx2x_phy *phy_blk[PORT_MAX];
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011983 s8 port_of_path;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000011984 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
11985 swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
Eilon Greenstein4d295db2009-07-21 05:47:47 +000011986
Yaniv Rosnera8db5b42011-01-31 04:22:28 +000011987 reset_gpio = MISC_REGISTERS_GPIO_1;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011988 port = 1;
11989
Yaniv Rosnera8db5b42011-01-31 04:22:28 +000011990 /*
11991 * Retrieve the reset gpio/port which control the reset.
11992 * Default is GPIO1, PORT1
11993 */
11994 bnx2x_get_ext_phy_reset_gpio(bp, shmem_base_path[0],
11995 (u8 *)&reset_gpio, (u8 *)&port);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011996
11997 /* Calculate the port based on port swap */
11998 port ^= (swap_val && swap_override);
11999
Yaniv Rosnera8db5b42011-01-31 04:22:28 +000012000 /* Initiate PHY reset*/
12001 bnx2x_set_gpio(bp, reset_gpio, MISC_REGISTERS_GPIO_OUTPUT_LOW,
12002 port);
12003 msleep(1);
12004 bnx2x_set_gpio(bp, reset_gpio, MISC_REGISTERS_GPIO_OUTPUT_HIGH,
12005 port);
12006
Eilon Greenstein4d295db2009-07-21 05:47:47 +000012007 msleep(5);
12008
12009 /* PART1 - Reset both phys */
Yaniv Rosnera22f0782010-09-07 11:41:20 +000012010 for (port = PORT_MAX - 1; port >= PORT_0; port--) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000012011 u32 shmem_base, shmem2_base;
12012
12013 /* In E2, same phy is using for port0 of the two paths */
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000012014 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000012015 shmem_base = shmem_base_path[0];
12016 shmem2_base = shmem2_base_path[0];
12017 port_of_path = port;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000012018 } else {
12019 shmem_base = shmem_base_path[port];
12020 shmem2_base = shmem2_base_path[port];
12021 port_of_path = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000012022 }
12023
Eilon Greenstein4d295db2009-07-21 05:47:47 +000012024 /* Extract the ext phy address for the port */
Yaniv Rosnera22f0782010-09-07 11:41:20 +000012025 if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000012026 port_of_path, &phy[port]) !=
Yaniv Rosnere10bc842010-09-07 11:40:50 +000012027 0) {
12028 DP(NETIF_MSG_LINK, "populate phy failed\n");
12029 return -EINVAL;
12030 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +000012031 /* disable attentions */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000012032 bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 +
12033 port_of_path*4,
12034 (NIG_MASK_XGXS0_LINK_STATUS |
12035 NIG_MASK_XGXS0_LINK10G |
12036 NIG_MASK_SERDES0_LINK_STATUS |
12037 NIG_MASK_MI_INT));
Eilon Greenstein4d295db2009-07-21 05:47:47 +000012038
Eilon Greenstein4d295db2009-07-21 05:47:47 +000012039
12040 /* Reset the phy */
Yaniv Rosnere10bc842010-09-07 11:40:50 +000012041 bnx2x_cl45_write(bp, &phy[port],
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000012042 MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1<<15);
Eilon Greenstein4d295db2009-07-21 05:47:47 +000012043 }
12044
12045 /* Add delay of 150ms after reset */
12046 msleep(150);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000012047 if (phy[PORT_0].addr & 0x1) {
12048 phy_blk[PORT_0] = &(phy[PORT_1]);
12049 phy_blk[PORT_1] = &(phy[PORT_0]);
12050 } else {
12051 phy_blk[PORT_0] = &(phy[PORT_0]);
12052 phy_blk[PORT_1] = &(phy[PORT_1]);
12053 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +000012054 /* PART2 - Download firmware to both phys */
Yaniv Rosnere10bc842010-09-07 11:40:50 +000012055 for (port = PORT_MAX - 1; port >= PORT_0; port--) {
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000012056 if (CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000012057 port_of_path = port;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000012058 else
12059 port_of_path = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000012060 DP(NETIF_MSG_LINK, "Loading spirom for phy address 0x%x\n",
12061 phy_blk[port]->addr);
Yaniv Rosner5c99274b2011-01-18 04:33:36 +000012062 if (bnx2x_8073_8727_external_rom_boot(bp, phy_blk[port],
12063 port_of_path))
Eilon Greenstein4d295db2009-07-21 05:47:47 +000012064 return -EINVAL;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000012065 /* Disable PHY transmitter output */
12066 bnx2x_cl45_write(bp, phy_blk[port],
12067 MDIO_PMA_DEVAD,
12068 MDIO_PMA_REG_TX_DISABLE, 1);
Eilon Greenstein4d295db2009-07-21 05:47:47 +000012069
Yaniv Rosner5c99274b2011-01-18 04:33:36 +000012070 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +000012071 return 0;
12072}
12073
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +000012074static int bnx2x_ext_phy_common_init(struct bnx2x *bp, u32 shmem_base_path[],
12075 u32 shmem2_base_path[], u8 phy_index,
12076 u32 ext_phy_type, u32 chip_id)
Yaniv Rosner6bbca912008-08-13 15:57:28 -070012077{
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +000012078 int rc = 0;
Yaniv Rosner6bbca912008-08-13 15:57:28 -070012079
12080 switch (ext_phy_type) {
12081 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000012082 rc = bnx2x_8073_common_init_phy(bp, shmem_base_path,
12083 shmem2_base_path,
12084 phy_index, chip_id);
Yaniv Rosner6bbca912008-08-13 15:57:28 -070012085 break;
Yaniv Rosnere4d78f12011-05-31 21:25:55 +000012086 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
Eilon Greenstein4d295db2009-07-21 05:47:47 +000012087 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
12088 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000012089 rc = bnx2x_8727_common_init_phy(bp, shmem_base_path,
12090 shmem2_base_path,
12091 phy_index, chip_id);
Eilon Greenstein4d295db2009-07-21 05:47:47 +000012092 break;
12093
Eilon Greenstein589abe32009-02-12 08:36:55 +000012094 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +000012095 /*
12096 * GPIO1 affects both ports, so there's need to pull
12097 * it for single port alone
12098 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000012099 rc = bnx2x_8726_common_init_phy(bp, shmem_base_path,
12100 shmem2_base_path,
12101 phy_index, chip_id);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000012102 break;
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +000012103 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833:
12104 /*
12105 * GPIO3's are linked, and so both need to be toggled
12106 * to obtain required 2us pulse.
12107 */
12108 rc = bnx2x_84833_common_init_phy(bp, shmem_base_path, chip_id);
12109 break;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000012110 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
12111 rc = -EINVAL;
Yaniv Rosner4f60dab2009-11-05 19:18:23 +020012112 break;
Yaniv Rosner6bbca912008-08-13 15:57:28 -070012113 default:
12114 DP(NETIF_MSG_LINK,
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +000012115 "ext_phy 0x%x common init not required\n",
12116 ext_phy_type);
Yaniv Rosner6bbca912008-08-13 15:57:28 -070012117 break;
12118 }
12119
Yaniv Rosner6d870c32011-01-31 04:22:20 +000012120 if (rc != 0)
12121 netdev_err(bp->dev, "Warning: PHY was not initialized,"
12122 " Port %d\n",
12123 0);
Yaniv Rosner6bbca912008-08-13 15:57:28 -070012124 return rc;
12125}
12126
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +000012127int bnx2x_common_init_phy(struct bnx2x *bp, u32 shmem_base_path[],
12128 u32 shmem2_base_path[], u32 chip_id)
Yaniv Rosnera22f0782010-09-07 11:41:20 +000012129{
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +000012130 int rc = 0;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000012131 u32 phy_ver, val;
12132 u8 phy_index = 0;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000012133 u32 ext_phy_type, ext_phy_config;
Yaniv Rosnera198c142011-05-31 21:29:42 +000012134 bnx2x_set_mdio_clk(bp, chip_id, PORT_0);
12135 bnx2x_set_mdio_clk(bp, chip_id, PORT_1);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000012136 DP(NETIF_MSG_LINK, "Begin common phy init\n");
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000012137 if (CHIP_IS_E3(bp)) {
12138 /* Enable EPIO */
12139 val = REG_RD(bp, MISC_REG_GEN_PURP_HWG);
12140 REG_WR(bp, MISC_REG_GEN_PURP_HWG, val | 1);
12141 }
Yaniv Rosnerb21a3422011-01-18 04:33:24 +000012142 /* Check if common init was already done */
12143 phy_ver = REG_RD(bp, shmem_base_path[0] +
12144 offsetof(struct shmem_region,
12145 port_mb[PORT_0].ext_phy_fw_version));
12146 if (phy_ver) {
12147 DP(NETIF_MSG_LINK, "Not doing common init; phy ver is 0x%x\n",
12148 phy_ver);
12149 return 0;
12150 }
12151
Yaniv Rosnera22f0782010-09-07 11:41:20 +000012152 /* Read the ext_phy_type for arbitrary port(0) */
12153 for (phy_index = EXT_PHY1; phy_index < MAX_PHYS;
12154 phy_index++) {
12155 ext_phy_config = bnx2x_get_ext_phy_config(bp,
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000012156 shmem_base_path[0],
Yaniv Rosnera22f0782010-09-07 11:41:20 +000012157 phy_index, 0);
12158 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000012159 rc |= bnx2x_ext_phy_common_init(bp, shmem_base_path,
12160 shmem2_base_path,
12161 phy_index, ext_phy_type,
12162 chip_id);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000012163 }
12164 return rc;
12165}
12166
Yaniv Rosner3deb8162011-06-14 01:34:33 +000012167static void bnx2x_check_over_curr(struct link_params *params,
12168 struct link_vars *vars)
12169{
12170 struct bnx2x *bp = params->bp;
12171 u32 cfg_pin;
12172 u8 port = params->port;
12173 u32 pin_val;
12174
12175 cfg_pin = (REG_RD(bp, params->shmem_base +
12176 offsetof(struct shmem_region,
12177 dev_info.port_hw_config[port].e3_cmn_pin_cfg1)) &
12178 PORT_HW_CFG_E3_OVER_CURRENT_MASK) >>
12179 PORT_HW_CFG_E3_OVER_CURRENT_SHIFT;
12180
12181 /* Ignore check if no external input PIN available */
12182 if (bnx2x_get_cfg_pin(bp, cfg_pin, &pin_val) != 0)
12183 return;
12184
12185 if (!pin_val) {
12186 if ((vars->phy_flags & PHY_OVER_CURRENT_FLAG) == 0) {
12187 netdev_err(bp->dev, "Error: Power fault on Port %d has"
12188 " been detected and the power to "
12189 "that SFP+ module has been removed"
12190 " to prevent failure of the card."
12191 " Please remove the SFP+ module and"
12192 " restart the system to clear this"
12193 " error.\n",
12194 params->port);
12195 vars->phy_flags |= PHY_OVER_CURRENT_FLAG;
12196 }
12197 } else
12198 vars->phy_flags &= ~PHY_OVER_CURRENT_FLAG;
12199}
12200
12201static void bnx2x_analyze_link_error(struct link_params *params,
12202 struct link_vars *vars, u32 lss_status)
12203{
12204 struct bnx2x *bp = params->bp;
12205 /* Compare new value with previous value */
12206 u8 led_mode;
12207 u32 half_open_conn = (vars->phy_flags & PHY_HALF_OPEN_CONN_FLAG) > 0;
12208
Yaniv Rosner3deb8162011-06-14 01:34:33 +000012209 if ((lss_status ^ half_open_conn) == 0)
12210 return;
12211
12212 /* If values differ */
12213 DP(NETIF_MSG_LINK, "Link changed:%x %x->%x\n", vars->link_up,
12214 half_open_conn, lss_status);
12215
12216 /*
12217 * a. Update shmem->link_status accordingly
12218 * b. Update link_vars->link_up
12219 */
12220 if (lss_status) {
Yaniv Rosnerde6f3372011-08-02 22:59:25 +000012221 DP(NETIF_MSG_LINK, "Remote Fault detected !!!\n");
Yaniv Rosner3deb8162011-06-14 01:34:33 +000012222 vars->link_status &= ~LINK_STATUS_LINK_UP;
12223 vars->link_up = 0;
12224 vars->phy_flags |= PHY_HALF_OPEN_CONN_FLAG;
12225 /*
12226 * Set LED mode to off since the PHY doesn't know about these
12227 * errors
12228 */
12229 led_mode = LED_MODE_OFF;
12230 } else {
Yaniv Rosnerde6f3372011-08-02 22:59:25 +000012231 DP(NETIF_MSG_LINK, "Remote Fault cleared\n");
Yaniv Rosner3deb8162011-06-14 01:34:33 +000012232 vars->link_status |= LINK_STATUS_LINK_UP;
12233 vars->link_up = 1;
12234 vars->phy_flags &= ~PHY_HALF_OPEN_CONN_FLAG;
12235 led_mode = LED_MODE_OPER;
12236 }
12237 /* Update the LED according to the link state */
12238 bnx2x_set_led(params, vars, led_mode, SPEED_10000);
12239
12240 /* Update link status in the shared memory */
12241 bnx2x_update_mng(params, vars->link_status);
12242
12243 /* C. Trigger General Attention */
12244 vars->periodic_flags |= PERIODIC_FLAGS_LINK_EVENT;
12245 bnx2x_notify_link_changed(bp);
12246}
12247
Yaniv Rosnerde6f3372011-08-02 22:59:25 +000012248/******************************************************************************
12249* Description:
12250* This function checks for half opened connection change indication.
12251* When such change occurs, it calls the bnx2x_analyze_link_error
12252* to check if Remote Fault is set or cleared. Reception of remote fault
12253* status message in the MAC indicates that the peer's MAC has detected
12254* a fault, for example, due to break in the TX side of fiber.
12255*
12256******************************************************************************/
Yaniv Rosner3deb8162011-06-14 01:34:33 +000012257static void bnx2x_check_half_open_conn(struct link_params *params,
12258 struct link_vars *vars)
12259{
12260 struct bnx2x *bp = params->bp;
12261 u32 lss_status = 0;
12262 u32 mac_base;
12263 /* In case link status is physically up @ 10G do */
12264 if ((vars->phy_flags & PHY_PHYSICAL_LINK_FLAG) == 0)
12265 return;
12266
Yaniv Rosnerde6f3372011-08-02 22:59:25 +000012267 if (CHIP_IS_E3(bp) &&
Yaniv Rosner3deb8162011-06-14 01:34:33 +000012268 (REG_RD(bp, MISC_REG_RESET_REG_2) &
Yaniv Rosnerde6f3372011-08-02 22:59:25 +000012269 (MISC_REGISTERS_RESET_REG_2_XMAC))) {
12270 /* Check E3 XMAC */
12271 /*
12272 * Note that link speed cannot be queried here, since it may be
12273 * zero while link is down. In case UMAC is active, LSS will
12274 * simply not be set
12275 */
12276 mac_base = (params->port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
12277
12278 /* Clear stick bits (Requires rising edge) */
12279 REG_WR(bp, mac_base + XMAC_REG_CLEAR_RX_LSS_STATUS, 0);
12280 REG_WR(bp, mac_base + XMAC_REG_CLEAR_RX_LSS_STATUS,
12281 XMAC_CLEAR_RX_LSS_STATUS_REG_CLEAR_LOCAL_FAULT_STATUS |
12282 XMAC_CLEAR_RX_LSS_STATUS_REG_CLEAR_REMOTE_FAULT_STATUS);
12283 if (REG_RD(bp, mac_base + XMAC_REG_RX_LSS_STATUS))
12284 lss_status = 1;
12285
12286 bnx2x_analyze_link_error(params, vars, lss_status);
12287 } else if (REG_RD(bp, MISC_REG_RESET_REG_2) &
12288 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << params->port)) {
Yaniv Rosner3deb8162011-06-14 01:34:33 +000012289 /* Check E1X / E2 BMAC */
12290 u32 lss_status_reg;
12291 u32 wb_data[2];
12292 mac_base = params->port ? NIG_REG_INGRESS_BMAC1_MEM :
12293 NIG_REG_INGRESS_BMAC0_MEM;
12294 /* Read BIGMAC_REGISTER_RX_LSS_STATUS */
12295 if (CHIP_IS_E2(bp))
12296 lss_status_reg = BIGMAC2_REGISTER_RX_LSS_STAT;
12297 else
12298 lss_status_reg = BIGMAC_REGISTER_RX_LSS_STATUS;
12299
12300 REG_RD_DMAE(bp, mac_base + lss_status_reg, wb_data, 2);
12301 lss_status = (wb_data[0] > 0);
12302
12303 bnx2x_analyze_link_error(params, vars, lss_status);
12304 }
12305}
12306
12307void bnx2x_period_func(struct link_params *params, struct link_vars *vars)
12308{
12309 struct bnx2x *bp = params->bp;
Yaniv Rosnerde6f3372011-08-02 22:59:25 +000012310 u16 phy_idx;
Yaniv Rosner3deb8162011-06-14 01:34:33 +000012311 if (!params) {
Yaniv Rosnerde6f3372011-08-02 22:59:25 +000012312 DP(NETIF_MSG_LINK, "Uninitialized params !\n");
Yaniv Rosner3deb8162011-06-14 01:34:33 +000012313 return;
12314 }
Yaniv Rosnerde6f3372011-08-02 22:59:25 +000012315
12316 for (phy_idx = INT_PHY; phy_idx < MAX_PHYS; phy_idx++) {
12317 if (params->phy[phy_idx].flags & FLAGS_TX_ERROR_CHECK) {
12318 bnx2x_set_aer_mmd(params, &params->phy[phy_idx]);
12319 bnx2x_check_half_open_conn(params, vars);
12320 break;
12321 }
12322 }
12323
Yaniv Rosner3deb8162011-06-14 01:34:33 +000012324 if (CHIP_IS_E3(bp))
12325 bnx2x_check_over_curr(params, vars);
12326}
12327
Yaniv Rosnera22f0782010-09-07 11:41:20 +000012328u8 bnx2x_hw_lock_required(struct bnx2x *bp, u32 shmem_base, u32 shmem2_base)
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +000012329{
12330 u8 phy_index;
12331 struct bnx2x_phy phy;
12332 for (phy_index = INT_PHY; phy_index < MAX_PHYS;
12333 phy_index++) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +000012334 if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +000012335 0, &phy) != 0) {
12336 DP(NETIF_MSG_LINK, "populate phy failed\n");
12337 return 0;
12338 }
12339
12340 if (phy.flags & FLAGS_HW_LOCK_REQUIRED)
12341 return 1;
12342 }
12343 return 0;
12344}
12345
12346u8 bnx2x_fan_failure_det_req(struct bnx2x *bp,
12347 u32 shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000012348 u32 shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +000012349 u8 port)
12350{
12351 u8 phy_index, fan_failure_det_req = 0;
12352 struct bnx2x_phy phy;
12353 for (phy_index = EXT_PHY1; phy_index < MAX_PHYS;
12354 phy_index++) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +000012355 if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +000012356 port, &phy)
12357 != 0) {
12358 DP(NETIF_MSG_LINK, "populate phy failed\n");
12359 return 0;
12360 }
12361 fan_failure_det_req |= (phy.flags &
12362 FLAGS_FAN_FAILURE_DET_REQ);
12363 }
12364 return fan_failure_det_req;
12365}
12366
12367void bnx2x_hw_reset_phy(struct link_params *params)
12368{
12369 u8 phy_index;
Yaniv Rosner985848f2011-07-05 01:06:48 +000012370 struct bnx2x *bp = params->bp;
12371 bnx2x_update_mng(params, 0);
12372 bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + params->port*4,
12373 (NIG_MASK_XGXS0_LINK_STATUS |
12374 NIG_MASK_XGXS0_LINK10G |
12375 NIG_MASK_SERDES0_LINK_STATUS |
12376 NIG_MASK_MI_INT));
12377
12378 for (phy_index = INT_PHY; phy_index < MAX_PHYS;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +000012379 phy_index++) {
12380 if (params->phy[phy_index].hw_reset) {
12381 params->phy[phy_index].hw_reset(
12382 &params->phy[phy_index],
12383 params);
12384 params->phy[phy_index] = phy_null;
12385 }
12386 }
12387}
Yaniv Rosner020c7e32011-05-31 21:28:43 +000012388
12389void bnx2x_init_mod_abs_int(struct bnx2x *bp, struct link_vars *vars,
12390 u32 chip_id, u32 shmem_base, u32 shmem2_base,
12391 u8 port)
12392{
12393 u8 gpio_num = 0xff, gpio_port = 0xff, phy_index;
12394 u32 val;
12395 u32 offset, aeu_mask, swap_val, swap_override, sync_offset;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000012396 if (CHIP_IS_E3(bp)) {
12397 if (bnx2x_get_mod_abs_int_cfg(bp, chip_id,
12398 shmem_base,
12399 port,
12400 &gpio_num,
12401 &gpio_port) != 0)
12402 return;
12403 } else {
Yaniv Rosner020c7e32011-05-31 21:28:43 +000012404 struct bnx2x_phy phy;
12405 for (phy_index = EXT_PHY1; phy_index < MAX_PHYS;
12406 phy_index++) {
12407 if (bnx2x_populate_phy(bp, phy_index, shmem_base,
12408 shmem2_base, port, &phy)
12409 != 0) {
12410 DP(NETIF_MSG_LINK, "populate phy failed\n");
12411 return;
12412 }
12413 if (phy.type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726) {
12414 gpio_num = MISC_REGISTERS_GPIO_3;
12415 gpio_port = port;
12416 break;
12417 }
12418 }
12419 }
12420
12421 if (gpio_num == 0xff)
12422 return;
12423
12424 /* Set GPIO3 to trigger SFP+ module insertion/removal */
12425 bnx2x_set_gpio(bp, gpio_num, MISC_REGISTERS_GPIO_INPUT_HI_Z, gpio_port);
12426
12427 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
12428 swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
12429 gpio_port ^= (swap_val && swap_override);
12430
12431 vars->aeu_int_mask = AEU_INPUTS_ATTN_BITS_GPIO0_FUNCTION_0 <<
12432 (gpio_num + (gpio_port << 2));
12433
12434 sync_offset = shmem_base +
12435 offsetof(struct shmem_region,
12436 dev_info.port_hw_config[port].aeu_int_mask);
12437 REG_WR(bp, sync_offset, vars->aeu_int_mask);
12438
12439 DP(NETIF_MSG_LINK, "Setting MOD_ABS (GPIO%d_P%d) AEU to 0x%x\n",
12440 gpio_num, gpio_port, vars->aeu_int_mask);
12441
12442 if (port == 0)
12443 offset = MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0;
12444 else
12445 offset = MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0;
12446
12447 /* Open appropriate AEU for interrupts */
12448 aeu_mask = REG_RD(bp, offset);
12449 aeu_mask |= vars->aeu_int_mask;
12450 REG_WR(bp, offset, aeu_mask);
12451
12452 /* Enable the GPIO to trigger interrupt */
12453 val = REG_RD(bp, MISC_REG_GPIO_EVENT_EN);
12454 val |= 1 << (gpio_num + (gpio_port << 2));
12455 REG_WR(bp, MISC_REG_GPIO_EVENT_EN, val);
12456}