blob: c3a9783b7c4611bd7fd7f54a1ff201a76ee13790 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
3 *
4 * Note: This driver is a cleanroom reimplementation based on reverse
5 * engineered documentation written by Carl-Daniel Hailfinger
Ayaz Abdulla87046e52006-12-19 23:33:32 -05006 * and Andrew de Quincey.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
9 * trademarks of NVIDIA Corporation in the United States and other
10 * countries.
11 *
Manfred Spraul18360982005-12-24 14:19:24 +010012 * Copyright (C) 2003,4,5 Manfred Spraul
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * Copyright (C) 2004 Andrew de Quincey (wol support)
14 * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
15 * IRQ rate fixes, bigendian fixes, cleanups, verification)
Ayaz Abdullaf1405d322009-01-09 11:03:54 +000016 * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 *
18 * This program is free software; you can redistribute it and/or modify
19 * it under the terms of the GNU General Public License as published by
20 * the Free Software Foundation; either version 2 of the License, or
21 * (at your option) any later version.
22 *
23 * This program is distributed in the hope that it will be useful,
24 * but WITHOUT ANY WARRANTY; without even the implied warranty of
25 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 * GNU General Public License for more details.
27 *
28 * You should have received a copy of the GNU General Public License
29 * along with this program; if not, write to the Free Software
30 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
31 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 * Known bugs:
33 * We suspect that on some hardware no TX done interrupts are generated.
34 * This means recovery from netif_stop_queue only happens if the hw timer
35 * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
36 * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
37 * If your hardware reliably generates tx done interrupts, then you can remove
38 * DEV_NEED_TIMERIRQ from the driver_data flags.
39 * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
40 * superfluous timer interrupts from the nic.
41 */
Joe Perches294a5542010-11-29 07:41:56 +000042
43#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
44
Ayaz Abdulla3e1a3ce2009-03-05 08:02:38 +000045#define FORCEDETH_VERSION "0.64"
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#define DRV_NAME "forcedeth"
47
48#include <linux/module.h>
49#include <linux/types.h>
50#include <linux/pci.h>
51#include <linux/interrupt.h>
52#include <linux/netdevice.h>
53#include <linux/etherdevice.h>
54#include <linux/delay.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040055#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#include <linux/spinlock.h>
57#include <linux/ethtool.h>
58#include <linux/timer.h>
59#include <linux/skbuff.h>
60#include <linux/mii.h>
61#include <linux/random.h>
62#include <linux/init.h>
Manfred Spraul22c6d142005-04-19 21:17:09 +020063#include <linux/if_vlan.h>
Matthias Gehre910638a2006-03-28 01:56:48 -080064#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090065#include <linux/slab.h>
Szymon Janc5504e132010-11-27 08:39:45 +000066#include <linux/uaccess.h>
67#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
69#include <asm/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#include <asm/system.h>
71
Stephen Hemmingerbea33482007-10-03 16:41:36 -070072#define TX_WORK_PER_LOOP 64
73#define RX_WORK_PER_LOOP 64
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
75/*
76 * Hardware access:
77 */
78
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +000079#define DEV_NEED_TIMERIRQ 0x0000001 /* set the timer irq flag in the irq mask */
80#define DEV_NEED_LINKTIMER 0x0000002 /* poll link settings. Relies on the timer irq */
81#define DEV_HAS_LARGEDESC 0x0000004 /* device supports jumbo frames and needs packet format 2 */
82#define DEV_HAS_HIGH_DMA 0x0000008 /* device supports 64bit dma */
83#define DEV_HAS_CHECKSUM 0x0000010 /* device supports tx and rx checksum offloads */
84#define DEV_HAS_VLAN 0x0000020 /* device supports vlan tagging and striping */
85#define DEV_HAS_MSI 0x0000040 /* device supports MSI */
86#define DEV_HAS_MSI_X 0x0000080 /* device supports MSI-X */
87#define DEV_HAS_POWER_CNTRL 0x0000100 /* device supports power savings */
88#define DEV_HAS_STATISTICS_V1 0x0000200 /* device supports hw statistics version 1 */
Mike Ditto7b5e0782010-07-25 21:54:28 -070089#define DEV_HAS_STATISTICS_V2 0x0000400 /* device supports hw statistics version 2 */
90#define DEV_HAS_STATISTICS_V3 0x0000800 /* device supports hw statistics version 3 */
91#define DEV_HAS_STATISTICS_V12 0x0000600 /* device supports hw statistics version 1 and 2 */
92#define DEV_HAS_STATISTICS_V123 0x0000e00 /* device supports hw statistics version 1, 2, and 3 */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +000093#define DEV_HAS_TEST_EXTENDED 0x0001000 /* device supports extended diagnostic test */
94#define DEV_HAS_MGMT_UNIT 0x0002000 /* device supports management unit */
95#define DEV_HAS_CORRECT_MACADDR 0x0004000 /* device supports correct mac address order */
96#define DEV_HAS_COLLISION_FIX 0x0008000 /* device supports tx collision fix */
97#define DEV_HAS_PAUSEFRAME_TX_V1 0x0010000 /* device supports tx pause frames version 1 */
98#define DEV_HAS_PAUSEFRAME_TX_V2 0x0020000 /* device supports tx pause frames version 2 */
99#define DEV_HAS_PAUSEFRAME_TX_V3 0x0040000 /* device supports tx pause frames version 3 */
100#define DEV_NEED_TX_LIMIT 0x0080000 /* device needs to limit tx */
101#define DEV_NEED_TX_LIMIT2 0x0180000 /* device needs to limit tx, expect for some revs */
102#define DEV_HAS_GEAR_MODE 0x0200000 /* device supports gear mode */
103#define DEV_NEED_PHY_INIT_FIX 0x0400000 /* device needs specific phy workaround */
104#define DEV_NEED_LOW_POWER_FIX 0x0800000 /* device needs special power up workaround */
105#define DEV_NEED_MSI_FIX 0x1000000 /* device needs msi workaround */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106
107enum {
108 NvRegIrqStatus = 0x000,
109#define NVREG_IRQSTAT_MIIEVENT 0x040
Ayaz Abdulladaa91a92009-02-07 00:25:00 -0800110#define NVREG_IRQSTAT_MASK 0x83ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111 NvRegIrqMask = 0x004,
112#define NVREG_IRQ_RX_ERROR 0x0001
113#define NVREG_IRQ_RX 0x0002
114#define NVREG_IRQ_RX_NOBUF 0x0004
115#define NVREG_IRQ_TX_ERR 0x0008
Manfred Spraulc2dba062005-07-31 18:29:47 +0200116#define NVREG_IRQ_TX_OK 0x0010
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117#define NVREG_IRQ_TIMER 0x0020
118#define NVREG_IRQ_LINK 0x0040
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500119#define NVREG_IRQ_RX_FORCED 0x0080
120#define NVREG_IRQ_TX_FORCED 0x0100
Ayaz Abdulladaa91a92009-02-07 00:25:00 -0800121#define NVREG_IRQ_RECOVER_ERROR 0x8200
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500122#define NVREG_IRQMASK_THROUGHPUT 0x00df
Ayaz Abdulla096a4582007-05-21 20:23:11 -0400123#define NVREG_IRQMASK_CPU 0x0060
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500124#define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
125#define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500126#define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200127
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 NvRegUnknownSetupReg6 = 0x008,
129#define NVREG_UNKSETUP6_VAL 3
130
131/*
132 * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
133 * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
134 */
135 NvRegPollingInterval = 0x00c,
Ayaz Abdulla6cef67a2009-03-05 08:02:30 +0000136#define NVREG_POLL_DEFAULT_THROUGHPUT 65535 /* backup tx cleanup if loop max reached */
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500137#define NVREG_POLL_DEFAULT_CPU 13
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500138 NvRegMSIMap0 = 0x020,
139 NvRegMSIMap1 = 0x024,
140 NvRegMSIIrqMask = 0x030,
141#define NVREG_MSI_VECTOR_0_ENABLED 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 NvRegMisc1 = 0x080,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400143#define NVREG_MISC1_PAUSE_TX 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144#define NVREG_MISC1_HD 0x02
145#define NVREG_MISC1_FORCE 0x3b0f3c
146
Ayaz Abdulla0a626772008-01-13 16:02:42 -0500147 NvRegMacReset = 0x34,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400148#define NVREG_MAC_RESET_ASSERT 0x0F3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149 NvRegTransmitterControl = 0x084,
150#define NVREG_XMITCTL_START 0x01
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500151#define NVREG_XMITCTL_MGMT_ST 0x40000000
152#define NVREG_XMITCTL_SYNC_MASK 0x000f0000
153#define NVREG_XMITCTL_SYNC_NOT_READY 0x0
154#define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
155#define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
156#define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
157#define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
158#define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
159#define NVREG_XMITCTL_HOST_LOADED 0x00004000
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500160#define NVREG_XMITCTL_TX_PATH_EN 0x01000000
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800161#define NVREG_XMITCTL_DATA_START 0x00100000
162#define NVREG_XMITCTL_DATA_READY 0x00010000
163#define NVREG_XMITCTL_DATA_ERROR 0x00020000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 NvRegTransmitterStatus = 0x088,
165#define NVREG_XMITSTAT_BUSY 0x01
166
167 NvRegPacketFilterFlags = 0x8c,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400168#define NVREG_PFF_PAUSE_RX 0x08
169#define NVREG_PFF_ALWAYS 0x7F0000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170#define NVREG_PFF_PROMISC 0x80
171#define NVREG_PFF_MYADDR 0x20
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400172#define NVREG_PFF_LOOPBACK 0x10
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
174 NvRegOffloadConfig = 0x90,
175#define NVREG_OFFLOAD_HOMEPHY 0x601
176#define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
177 NvRegReceiverControl = 0x094,
178#define NVREG_RCVCTL_START 0x01
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500179#define NVREG_RCVCTL_RX_PATH_EN 0x01000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 NvRegReceiverStatus = 0x98,
181#define NVREG_RCVSTAT_BUSY 0x01
182
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700183 NvRegSlotTime = 0x9c,
184#define NVREG_SLOTTIME_LEGBF_ENABLED 0x80000000
185#define NVREG_SLOTTIME_10_100_FULL 0x00007f00
Szymon Janc78aea4f2010-11-27 08:39:43 +0000186#define NVREG_SLOTTIME_1000_FULL 0x0003ff00
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700187#define NVREG_SLOTTIME_HALF 0x0000ff00
Szymon Janc78aea4f2010-11-27 08:39:43 +0000188#define NVREG_SLOTTIME_DEFAULT 0x00007f00
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700189#define NVREG_SLOTTIME_MASK 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400191 NvRegTxDeferral = 0xA0,
Ayaz Abdullafd9b5582008-02-05 12:29:49 -0500192#define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
193#define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
194#define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
195#define NVREG_TX_DEFERRAL_RGMII_STRETCH_10 0x16190f
196#define NVREG_TX_DEFERRAL_RGMII_STRETCH_100 0x16300f
197#define NVREG_TX_DEFERRAL_MII_STRETCH 0x152000
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400198 NvRegRxDeferral = 0xA4,
199#define NVREG_RX_DEFERRAL_DEFAULT 0x16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 NvRegMacAddrA = 0xA8,
201 NvRegMacAddrB = 0xAC,
202 NvRegMulticastAddrA = 0xB0,
203#define NVREG_MCASTADDRA_FORCE 0x01
204 NvRegMulticastAddrB = 0xB4,
205 NvRegMulticastMaskA = 0xB8,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500206#define NVREG_MCASTMASKA_NONE 0xffffffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207 NvRegMulticastMaskB = 0xBC,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500208#define NVREG_MCASTMASKB_NONE 0xffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209
210 NvRegPhyInterface = 0xC0,
211#define PHY_RGMII 0x10000000
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700212 NvRegBackOffControl = 0xC4,
213#define NVREG_BKOFFCTRL_DEFAULT 0x70000000
214#define NVREG_BKOFFCTRL_SEED_MASK 0x000003ff
215#define NVREG_BKOFFCTRL_SELECT 24
216#define NVREG_BKOFFCTRL_GEAR 12
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217
218 NvRegTxRingPhysAddr = 0x100,
219 NvRegRxRingPhysAddr = 0x104,
220 NvRegRingSizes = 0x108,
221#define NVREG_RINGSZ_TXSHIFT 0
222#define NVREG_RINGSZ_RXSHIFT 16
Ayaz Abdulla5070d342006-07-31 12:05:01 -0400223 NvRegTransmitPoll = 0x10c,
224#define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 NvRegLinkSpeed = 0x110,
226#define NVREG_LINKSPEED_FORCE 0x10000
227#define NVREG_LINKSPEED_10 1000
228#define NVREG_LINKSPEED_100 100
229#define NVREG_LINKSPEED_1000 50
230#define NVREG_LINKSPEED_MASK (0xFFF)
231 NvRegUnknownSetupReg5 = 0x130,
232#define NVREG_UNKSETUP5_BIT31 (1<<31)
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400233 NvRegTxWatermark = 0x13c,
234#define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
235#define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
236#define NVREG_TX_WM_DESC2_3_1000 0xfe08000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 NvRegTxRxControl = 0x144,
238#define NVREG_TXRXCTL_KICK 0x0001
239#define NVREG_TXRXCTL_BIT1 0x0002
240#define NVREG_TXRXCTL_BIT2 0x0004
241#define NVREG_TXRXCTL_IDLE 0x0008
242#define NVREG_TXRXCTL_RESET 0x0010
243#define NVREG_TXRXCTL_RXCHECK 0x0400
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400244#define NVREG_TXRXCTL_DESC_1 0
Ayaz Abdullad2f78412007-01-09 13:30:02 -0500245#define NVREG_TXRXCTL_DESC_2 0x002100
246#define NVREG_TXRXCTL_DESC_3 0xc02200
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500247#define NVREG_TXRXCTL_VLANSTRIP 0x00040
248#define NVREG_TXRXCTL_VLANINS 0x00080
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500249 NvRegTxRingPhysAddrHigh = 0x148,
250 NvRegRxRingPhysAddrHigh = 0x14C,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400251 NvRegTxPauseFrame = 0x170,
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -0500252#define NVREG_TX_PAUSEFRAME_DISABLE 0x0fff0080
253#define NVREG_TX_PAUSEFRAME_ENABLE_V1 0x01800010
254#define NVREG_TX_PAUSEFRAME_ENABLE_V2 0x056003f0
255#define NVREG_TX_PAUSEFRAME_ENABLE_V3 0x09f00880
Ayaz Abdulla9a33e882008-08-06 12:12:34 -0400256 NvRegTxPauseFrameLimit = 0x174,
257#define NVREG_TX_PAUSEFRAMELIMIT_ENABLE 0x00010000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 NvRegMIIStatus = 0x180,
259#define NVREG_MIISTAT_ERROR 0x0001
260#define NVREG_MIISTAT_LINKCHANGE 0x0008
Ayaz Abdullaeb798422008-02-04 15:14:04 -0500261#define NVREG_MIISTAT_MASK_RW 0x0007
262#define NVREG_MIISTAT_MASK_ALL 0x000f
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500263 NvRegMIIMask = 0x184,
264#define NVREG_MII_LINKCHANGE 0x0008
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265
266 NvRegAdapterControl = 0x188,
267#define NVREG_ADAPTCTL_START 0x02
268#define NVREG_ADAPTCTL_LINKUP 0x04
269#define NVREG_ADAPTCTL_PHYVALID 0x40000
270#define NVREG_ADAPTCTL_RUNNING 0x100000
271#define NVREG_ADAPTCTL_PHYSHIFT 24
272 NvRegMIISpeed = 0x18c,
273#define NVREG_MIISPEED_BIT8 (1<<8)
274#define NVREG_MIIDELAY 5
275 NvRegMIIControl = 0x190,
276#define NVREG_MIICTL_INUSE 0x08000
277#define NVREG_MIICTL_WRITE 0x00400
278#define NVREG_MIICTL_ADDRSHIFT 5
279 NvRegMIIData = 0x194,
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400280 NvRegTxUnicast = 0x1a0,
281 NvRegTxMulticast = 0x1a4,
282 NvRegTxBroadcast = 0x1a8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 NvRegWakeUpFlags = 0x200,
284#define NVREG_WAKEUPFLAGS_VAL 0x7770
285#define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
286#define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
287#define NVREG_WAKEUPFLAGS_D3SHIFT 12
288#define NVREG_WAKEUPFLAGS_D2SHIFT 8
289#define NVREG_WAKEUPFLAGS_D1SHIFT 4
290#define NVREG_WAKEUPFLAGS_D0SHIFT 0
291#define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
292#define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
293#define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
294#define NVREG_WAKEUPFLAGS_ENABLE 0x1111
295
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800296 NvRegMgmtUnitGetVersion = 0x204,
Szymon Janc78aea4f2010-11-27 08:39:43 +0000297#define NVREG_MGMTUNITGETVERSION 0x01
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800298 NvRegMgmtUnitVersion = 0x208,
299#define NVREG_MGMTUNITVERSION 0x08
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 NvRegPowerCap = 0x268,
301#define NVREG_POWERCAP_D3SUPP (1<<30)
302#define NVREG_POWERCAP_D2SUPP (1<<26)
303#define NVREG_POWERCAP_D1SUPP (1<<25)
304 NvRegPowerState = 0x26c,
305#define NVREG_POWERSTATE_POWEREDUP 0x8000
306#define NVREG_POWERSTATE_VALID 0x0100
307#define NVREG_POWERSTATE_MASK 0x0003
308#define NVREG_POWERSTATE_D0 0x0000
309#define NVREG_POWERSTATE_D1 0x0001
310#define NVREG_POWERSTATE_D2 0x0002
311#define NVREG_POWERSTATE_D3 0x0003
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800312 NvRegMgmtUnitControl = 0x278,
313#define NVREG_MGMTUNITCONTROL_INUSE 0x20000
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400314 NvRegTxCnt = 0x280,
315 NvRegTxZeroReXmt = 0x284,
316 NvRegTxOneReXmt = 0x288,
317 NvRegTxManyReXmt = 0x28c,
318 NvRegTxLateCol = 0x290,
319 NvRegTxUnderflow = 0x294,
320 NvRegTxLossCarrier = 0x298,
321 NvRegTxExcessDef = 0x29c,
322 NvRegTxRetryErr = 0x2a0,
323 NvRegRxFrameErr = 0x2a4,
324 NvRegRxExtraByte = 0x2a8,
325 NvRegRxLateCol = 0x2ac,
326 NvRegRxRunt = 0x2b0,
327 NvRegRxFrameTooLong = 0x2b4,
328 NvRegRxOverflow = 0x2b8,
329 NvRegRxFCSErr = 0x2bc,
330 NvRegRxFrameAlignErr = 0x2c0,
331 NvRegRxLenErr = 0x2c4,
332 NvRegRxUnicast = 0x2c8,
333 NvRegRxMulticast = 0x2cc,
334 NvRegRxBroadcast = 0x2d0,
335 NvRegTxDef = 0x2d4,
336 NvRegTxFrame = 0x2d8,
337 NvRegRxCnt = 0x2dc,
338 NvRegTxPause = 0x2e0,
339 NvRegRxPause = 0x2e4,
340 NvRegRxDropFrame = 0x2e8,
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500341 NvRegVlanControl = 0x300,
342#define NVREG_VLANCONTROL_ENABLE 0x2000
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500343 NvRegMSIXMap0 = 0x3e0,
344 NvRegMSIXMap1 = 0x3e4,
345 NvRegMSIXIrqStatus = 0x3f0,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400346
347 NvRegPowerState2 = 0x600,
Ayaz Abdulla1545e202008-09-22 09:55:35 -0400348#define NVREG_POWERSTATE2_POWERUP_MASK 0x0F15
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400349#define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400350#define NVREG_POWERSTATE2_PHY_RESET 0x0004
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +0000351#define NVREG_POWERSTATE2_GATE_CLOCKS 0x0F00
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352};
353
354/* Big endian: should work, but is untested */
355struct ring_desc {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700356 __le32 buf;
357 __le32 flaglen;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358};
359
Manfred Spraulee733622005-07-31 18:32:26 +0200360struct ring_desc_ex {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700361 __le32 bufhigh;
362 __le32 buflow;
363 __le32 txvlan;
364 __le32 flaglen;
Manfred Spraulee733622005-07-31 18:32:26 +0200365};
366
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700367union ring_type {
Szymon Janc78aea4f2010-11-27 08:39:43 +0000368 struct ring_desc *orig;
369 struct ring_desc_ex *ex;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700370};
Manfred Spraulee733622005-07-31 18:32:26 +0200371
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372#define FLAG_MASK_V1 0xffff0000
373#define FLAG_MASK_V2 0xffffc000
374#define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
375#define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
376
377#define NV_TX_LASTPACKET (1<<16)
378#define NV_TX_RETRYERROR (1<<19)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700379#define NV_TX_RETRYCOUNT_MASK (0xF<<20)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200380#define NV_TX_FORCED_INTERRUPT (1<<24)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381#define NV_TX_DEFERRED (1<<26)
382#define NV_TX_CARRIERLOST (1<<27)
383#define NV_TX_LATECOLLISION (1<<28)
384#define NV_TX_UNDERFLOW (1<<29)
385#define NV_TX_ERROR (1<<30)
386#define NV_TX_VALID (1<<31)
387
388#define NV_TX2_LASTPACKET (1<<29)
389#define NV_TX2_RETRYERROR (1<<18)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700390#define NV_TX2_RETRYCOUNT_MASK (0xF<<19)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200391#define NV_TX2_FORCED_INTERRUPT (1<<30)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392#define NV_TX2_DEFERRED (1<<25)
393#define NV_TX2_CARRIERLOST (1<<26)
394#define NV_TX2_LATECOLLISION (1<<27)
395#define NV_TX2_UNDERFLOW (1<<28)
396/* error and valid are the same for both */
397#define NV_TX2_ERROR (1<<30)
398#define NV_TX2_VALID (1<<31)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400399#define NV_TX2_TSO (1<<28)
400#define NV_TX2_TSO_SHIFT 14
Ayaz Abdullafa454592006-01-05 22:45:45 -0800401#define NV_TX2_TSO_MAX_SHIFT 14
402#define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400403#define NV_TX2_CHECKSUM_L3 (1<<27)
404#define NV_TX2_CHECKSUM_L4 (1<<26)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500406#define NV_TX3_VLAN_TAG_PRESENT (1<<18)
407
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408#define NV_RX_DESCRIPTORVALID (1<<16)
409#define NV_RX_MISSEDFRAME (1<<17)
410#define NV_RX_SUBSTRACT1 (1<<18)
411#define NV_RX_ERROR1 (1<<23)
412#define NV_RX_ERROR2 (1<<24)
413#define NV_RX_ERROR3 (1<<25)
414#define NV_RX_ERROR4 (1<<26)
415#define NV_RX_CRCERR (1<<27)
416#define NV_RX_OVERFLOW (1<<28)
417#define NV_RX_FRAMINGERR (1<<29)
418#define NV_RX_ERROR (1<<30)
419#define NV_RX_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400420#define NV_RX_ERROR_MASK (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421
422#define NV_RX2_CHECKSUMMASK (0x1C000000)
Ayaz Abdullabfaffe82008-01-13 16:02:55 -0500423#define NV_RX2_CHECKSUM_IP (0x10000000)
424#define NV_RX2_CHECKSUM_IP_TCP (0x14000000)
425#define NV_RX2_CHECKSUM_IP_UDP (0x18000000)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426#define NV_RX2_DESCRIPTORVALID (1<<29)
427#define NV_RX2_SUBSTRACT1 (1<<25)
428#define NV_RX2_ERROR1 (1<<18)
429#define NV_RX2_ERROR2 (1<<19)
430#define NV_RX2_ERROR3 (1<<20)
431#define NV_RX2_ERROR4 (1<<21)
432#define NV_RX2_CRCERR (1<<22)
433#define NV_RX2_OVERFLOW (1<<23)
434#define NV_RX2_FRAMINGERR (1<<24)
435/* error and avail are the same for both */
436#define NV_RX2_ERROR (1<<30)
437#define NV_RX2_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400438#define NV_RX2_ERROR_MASK (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500440#define NV_RX3_VLAN_TAG_PRESENT (1<<16)
441#define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
442
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443/* Miscelaneous hardware related defines: */
Szymon Janc78aea4f2010-11-27 08:39:43 +0000444#define NV_PCI_REGSZ_VER1 0x270
445#define NV_PCI_REGSZ_VER2 0x2d4
446#define NV_PCI_REGSZ_VER3 0x604
447#define NV_PCI_REGSZ_MAX 0x604
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448
449/* various timeout delays: all in usec */
450#define NV_TXRX_RESET_DELAY 4
451#define NV_TXSTOP_DELAY1 10
452#define NV_TXSTOP_DELAY1MAX 500000
453#define NV_TXSTOP_DELAY2 100
454#define NV_RXSTOP_DELAY1 10
455#define NV_RXSTOP_DELAY1MAX 500000
456#define NV_RXSTOP_DELAY2 100
457#define NV_SETUP5_DELAY 5
458#define NV_SETUP5_DELAYMAX 50000
459#define NV_POWERUP_DELAY 5
460#define NV_POWERUP_DELAYMAX 5000
461#define NV_MIIBUSY_DELAY 50
462#define NV_MIIPHY_DELAY 10
463#define NV_MIIPHY_DELAYMAX 10000
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400464#define NV_MAC_RESET_DELAY 64
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465
466#define NV_WAKEUPPATTERNS 5
467#define NV_WAKEUPMASKENTRIES 4
468
469/* General driver defaults */
470#define NV_WATCHDOG_TIMEO (5*HZ)
471
Ayaz Abdulla6cef67a2009-03-05 08:02:30 +0000472#define RX_RING_DEFAULT 512
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400473#define TX_RING_DEFAULT 256
474#define RX_RING_MIN 128
475#define TX_RING_MIN 64
476#define RING_MAX_DESC_VER_1 1024
477#define RING_MAX_DESC_VER_2_3 16384
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478
479/* rx/tx mac addr + type + vlan + align + slack*/
Manfred Sprauld81c0982005-07-31 18:20:30 +0200480#define NV_RX_HEADERS (64)
481/* even more slack. */
482#define NV_RX_ALLOC_PAD (64)
483
484/* maximum mtu size */
485#define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
486#define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487
488#define OOM_REFILL (1+HZ/20)
489#define POLL_WAIT (1+HZ/100)
490#define LINK_TIMEOUT (3*HZ)
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400491#define STATS_INTERVAL (10*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400493/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494 * desc_ver values:
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400495 * The nic supports three different descriptor types:
496 * - DESC_VER_1: Original
497 * - DESC_VER_2: support for jumbo frames.
498 * - DESC_VER_3: 64-bit format.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 */
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400500#define DESC_VER_1 1
501#define DESC_VER_2 2
502#define DESC_VER_3 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503
504/* PHY defines */
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400505#define PHY_OUI_MARVELL 0x5043
506#define PHY_OUI_CICADA 0x03f1
507#define PHY_OUI_VITESSE 0x01c1
508#define PHY_OUI_REALTEK 0x0732
509#define PHY_OUI_REALTEK2 0x0020
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510#define PHYID1_OUI_MASK 0x03ff
511#define PHYID1_OUI_SHFT 6
512#define PHYID2_OUI_MASK 0xfc00
513#define PHYID2_OUI_SHFT 10
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400514#define PHYID2_MODEL_MASK 0x03f0
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400515#define PHY_MODEL_REALTEK_8211 0x0110
516#define PHY_REV_MASK 0x0001
517#define PHY_REV_REALTEK_8211B 0x0000
518#define PHY_REV_REALTEK_8211C 0x0001
519#define PHY_MODEL_REALTEK_8201 0x0200
520#define PHY_MODEL_MARVELL_E3016 0x0220
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400521#define PHY_MARVELL_E3016_INITMASK 0x0300
Ayaz Abdulla14a67f32007-07-15 06:50:28 -0400522#define PHY_CICADA_INIT1 0x0f000
523#define PHY_CICADA_INIT2 0x0e00
524#define PHY_CICADA_INIT3 0x01000
525#define PHY_CICADA_INIT4 0x0200
526#define PHY_CICADA_INIT5 0x0004
527#define PHY_CICADA_INIT6 0x02000
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400528#define PHY_VITESSE_INIT_REG1 0x1f
529#define PHY_VITESSE_INIT_REG2 0x10
530#define PHY_VITESSE_INIT_REG3 0x11
531#define PHY_VITESSE_INIT_REG4 0x12
532#define PHY_VITESSE_INIT_MSK1 0xc
533#define PHY_VITESSE_INIT_MSK2 0x0180
534#define PHY_VITESSE_INIT1 0x52b5
535#define PHY_VITESSE_INIT2 0xaf8a
536#define PHY_VITESSE_INIT3 0x8
537#define PHY_VITESSE_INIT4 0x8f8a
538#define PHY_VITESSE_INIT5 0xaf86
539#define PHY_VITESSE_INIT6 0x8f86
540#define PHY_VITESSE_INIT7 0xaf82
541#define PHY_VITESSE_INIT8 0x0100
542#define PHY_VITESSE_INIT9 0x8f82
543#define PHY_VITESSE_INIT10 0x0
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400544#define PHY_REALTEK_INIT_REG1 0x1f
545#define PHY_REALTEK_INIT_REG2 0x19
546#define PHY_REALTEK_INIT_REG3 0x13
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400547#define PHY_REALTEK_INIT_REG4 0x14
548#define PHY_REALTEK_INIT_REG5 0x18
549#define PHY_REALTEK_INIT_REG6 0x11
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400550#define PHY_REALTEK_INIT_REG7 0x01
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400551#define PHY_REALTEK_INIT1 0x0000
552#define PHY_REALTEK_INIT2 0x8e00
553#define PHY_REALTEK_INIT3 0x0001
554#define PHY_REALTEK_INIT4 0xad17
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400555#define PHY_REALTEK_INIT5 0xfb54
556#define PHY_REALTEK_INIT6 0xf5c7
557#define PHY_REALTEK_INIT7 0x1000
558#define PHY_REALTEK_INIT8 0x0003
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400559#define PHY_REALTEK_INIT9 0x0008
560#define PHY_REALTEK_INIT10 0x0005
561#define PHY_REALTEK_INIT11 0x0200
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400562#define PHY_REALTEK_INIT_MSK1 0x0003
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400563
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564#define PHY_GIGABIT 0x0100
565
566#define PHY_TIMEOUT 0x1
567#define PHY_ERROR 0x2
568
569#define PHY_100 0x1
570#define PHY_1000 0x2
571#define PHY_HALF 0x100
572
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400573#define NV_PAUSEFRAME_RX_CAPABLE 0x0001
574#define NV_PAUSEFRAME_TX_CAPABLE 0x0002
575#define NV_PAUSEFRAME_RX_ENABLE 0x0004
576#define NV_PAUSEFRAME_TX_ENABLE 0x0008
Ayaz Abdullab6d07732006-06-10 22:47:42 -0400577#define NV_PAUSEFRAME_RX_REQ 0x0010
578#define NV_PAUSEFRAME_TX_REQ 0x0020
579#define NV_PAUSEFRAME_AUTONEG 0x0040
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500581/* MSI/MSI-X defines */
582#define NV_MSI_X_MAX_VECTORS 8
583#define NV_MSI_X_VECTORS_MASK 0x000f
584#define NV_MSI_CAPABLE 0x0010
585#define NV_MSI_X_CAPABLE 0x0020
586#define NV_MSI_ENABLED 0x0040
587#define NV_MSI_X_ENABLED 0x0080
588
589#define NV_MSI_X_VECTOR_ALL 0x0
590#define NV_MSI_X_VECTOR_RX 0x0
591#define NV_MSI_X_VECTOR_TX 0x1
592#define NV_MSI_X_VECTOR_OTHER 0x2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593
Ayaz Abdullab6e44052009-02-07 00:24:15 -0800594#define NV_MSI_PRIV_OFFSET 0x68
595#define NV_MSI_PRIV_VALUE 0xffffffff
596
Ayaz Abdullab2976d22008-02-04 15:13:59 -0500597#define NV_RESTART_TX 0x1
598#define NV_RESTART_RX 0x2
599
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500600#define NV_TX_LIMIT_COUNT 16
601
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000602#define NV_DYNAMIC_THRESHOLD 4
603#define NV_DYNAMIC_MAX_QUIET_COUNT 2048
604
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400605/* statistics */
606struct nv_ethtool_str {
607 char name[ETH_GSTRING_LEN];
608};
609
610static const struct nv_ethtool_str nv_estats_str[] = {
611 { "tx_bytes" },
612 { "tx_zero_rexmt" },
613 { "tx_one_rexmt" },
614 { "tx_many_rexmt" },
615 { "tx_late_collision" },
616 { "tx_fifo_errors" },
617 { "tx_carrier_errors" },
618 { "tx_excess_deferral" },
619 { "tx_retry_error" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400620 { "rx_frame_error" },
621 { "rx_extra_byte" },
622 { "rx_late_collision" },
623 { "rx_runt" },
624 { "rx_frame_too_long" },
625 { "rx_over_errors" },
626 { "rx_crc_errors" },
627 { "rx_frame_align_error" },
628 { "rx_length_error" },
629 { "rx_unicast" },
630 { "rx_multicast" },
631 { "rx_broadcast" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400632 { "rx_packets" },
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500633 { "rx_errors_total" },
634 { "tx_errors_total" },
635
636 /* version 2 stats */
637 { "tx_deferral" },
638 { "tx_packets" },
639 { "rx_bytes" },
640 { "tx_pause" },
641 { "rx_pause" },
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400642 { "rx_drop_frame" },
643
644 /* version 3 stats */
645 { "tx_unicast" },
646 { "tx_multicast" },
647 { "tx_broadcast" }
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400648};
649
650struct nv_ethtool_stats {
651 u64 tx_bytes;
652 u64 tx_zero_rexmt;
653 u64 tx_one_rexmt;
654 u64 tx_many_rexmt;
655 u64 tx_late_collision;
656 u64 tx_fifo_errors;
657 u64 tx_carrier_errors;
658 u64 tx_excess_deferral;
659 u64 tx_retry_error;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400660 u64 rx_frame_error;
661 u64 rx_extra_byte;
662 u64 rx_late_collision;
663 u64 rx_runt;
664 u64 rx_frame_too_long;
665 u64 rx_over_errors;
666 u64 rx_crc_errors;
667 u64 rx_frame_align_error;
668 u64 rx_length_error;
669 u64 rx_unicast;
670 u64 rx_multicast;
671 u64 rx_broadcast;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400672 u64 rx_packets;
673 u64 rx_errors_total;
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500674 u64 tx_errors_total;
675
676 /* version 2 stats */
677 u64 tx_deferral;
678 u64 tx_packets;
679 u64 rx_bytes;
680 u64 tx_pause;
681 u64 rx_pause;
682 u64 rx_drop_frame;
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400683
684 /* version 3 stats */
685 u64 tx_unicast;
686 u64 tx_multicast;
687 u64 tx_broadcast;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400688};
689
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400690#define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
691#define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500692#define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
693
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400694/* diagnostics */
695#define NV_TEST_COUNT_BASE 3
696#define NV_TEST_COUNT_EXTENDED 4
697
698static const struct nv_ethtool_str nv_etests_str[] = {
699 { "link (online/offline)" },
700 { "register (offline) " },
701 { "interrupt (offline) " },
702 { "loopback (offline) " }
703};
704
705struct register_test {
Al Viro5bb7ea22007-12-09 16:06:41 +0000706 __u32 reg;
707 __u32 mask;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400708};
709
710static const struct register_test nv_registers_test[] = {
711 { NvRegUnknownSetupReg6, 0x01 },
712 { NvRegMisc1, 0x03c },
713 { NvRegOffloadConfig, 0x03ff },
714 { NvRegMulticastAddrA, 0xffffffff },
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400715 { NvRegTxWatermark, 0x0ff },
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400716 { NvRegWakeUpFlags, 0x07777 },
Szymon Janc78aea4f2010-11-27 08:39:43 +0000717 { 0, 0 }
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400718};
719
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500720struct nv_skb_map {
721 struct sk_buff *skb;
722 dma_addr_t dma;
Eric Dumazet73a37072009-06-17 21:17:59 +0000723 unsigned int dma_len:31;
724 unsigned int dma_single:1;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500725 struct ring_desc_ex *first_tx_desc;
726 struct nv_skb_map *next_tx_ctx;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500727};
728
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729/*
730 * SMP locking:
Wang Chenb74ca3a2008-12-08 01:14:16 -0800731 * All hardware access under netdev_priv(dev)->lock, except the performance
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 * critical parts:
733 * - rx is (pseudo-) lockless: it relies on the single-threading provided
734 * by the arch code for interrupts.
Herbert Xu932ff272006-06-09 12:20:56 -0700735 * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
Wang Chenb74ca3a2008-12-08 01:14:16 -0800736 * needs netdev_priv(dev)->lock :-(
Herbert Xu932ff272006-06-09 12:20:56 -0700737 * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 */
739
740/* in dev: base, irq */
741struct fe_priv {
742 spinlock_t lock;
743
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700744 struct net_device *dev;
745 struct napi_struct napi;
746
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 /* General data:
748 * Locking: spin_lock(&np->lock); */
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400749 struct nv_ethtool_stats estats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 int in_shutdown;
751 u32 linkspeed;
752 int duplex;
753 int autoneg;
754 int fixed_mode;
755 int phyaddr;
756 int wolenabled;
757 unsigned int phy_oui;
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400758 unsigned int phy_model;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400759 unsigned int phy_rev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 u16 gigabit;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400761 int intr_test;
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500762 int recover_error;
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000763 int quiet_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764
765 /* General data: RO fields */
766 dma_addr_t ring_addr;
767 struct pci_dev *pci_dev;
768 u32 orig_mac[2];
Ayaz Abdulla582806b2009-03-05 08:02:03 +0000769 u32 events;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 u32 irqmask;
771 u32 desc_ver;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400772 u32 txrxctl_bits;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500773 u32 vlanctl_bits;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400774 u32 driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400775 u32 device_id;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400776 u32 register_size;
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -0400777 int rx_csum;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500778 u32 mac_in_use;
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800779 int mgmt_version;
780 int mgmt_sema;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781
782 void __iomem *base;
783
784 /* rx specific fields.
785 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
786 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500787 union ring_type get_rx, put_rx, first_rx, last_rx;
788 struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
789 struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
790 struct nv_skb_map *rx_skb;
791
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700792 union ring_type rx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 unsigned int rx_buf_sz;
Manfred Sprauld81c0982005-07-31 18:20:30 +0200794 unsigned int pkt_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 struct timer_list oom_kick;
796 struct timer_list nic_poll;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400797 struct timer_list stats_poll;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500798 u32 nic_poll_irq;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400799 int rx_ring_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800
801 /* media detection workaround.
802 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
803 */
804 int need_linktimer;
805 unsigned long link_timeout;
806 /*
807 * tx specific fields.
808 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500809 union ring_type get_tx, put_tx, first_tx, last_tx;
810 struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
811 struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
812 struct nv_skb_map *tx_skb;
813
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700814 union ring_type tx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 u32 tx_flags;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400816 int tx_ring_size;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500817 int tx_limit;
818 u32 tx_pkts_in_progress;
819 struct nv_skb_map *tx_change_owner;
820 struct nv_skb_map *tx_end_flip;
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -0500821 int tx_stop;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500822
823 /* vlan fields */
824 struct vlan_group *vlangrp;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500825
826 /* msi/msi-x fields */
827 u32 msi_flags;
828 struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400829
830 /* flow control */
831 u32 pause_flags;
Tobias Diedrich1a1ca862008-05-18 15:03:44 +0200832
833 /* power saved state */
834 u32 saved_config_space[NV_PCI_REGSZ_MAX/4];
Yinghai Luddb213f2009-02-06 01:29:23 -0800835
836 /* for different msi-x irq type */
837 char name_rx[IFNAMSIZ + 3]; /* -rx */
838 char name_tx[IFNAMSIZ + 3]; /* -tx */
839 char name_other[IFNAMSIZ + 6]; /* -other */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840};
841
842/*
843 * Maximum number of loops until we assume that a bit in the irq mask
844 * is stuck. Overridable with module param.
845 */
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000846static int max_interrupt_work = 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500848/*
849 * Optimization can be either throuput mode or cpu mode
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400850 *
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500851 * Throughput Mode: Every tx and rx packet will generate an interrupt.
852 * CPU Mode: Interrupts are controlled by a timer.
853 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400854enum {
855 NV_OPTIMIZATION_MODE_THROUGHPUT,
Ayaz Abdulla9e184762009-03-05 08:02:18 +0000856 NV_OPTIMIZATION_MODE_CPU,
857 NV_OPTIMIZATION_MODE_DYNAMIC
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400858};
Ayaz Abdulla9e184762009-03-05 08:02:18 +0000859static int optimization_mode = NV_OPTIMIZATION_MODE_DYNAMIC;
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500860
861/*
862 * Poll interval for timer irq
863 *
864 * This interval determines how frequent an interrupt is generated.
865 * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
866 * Min = 0, and Max = 65535
867 */
868static int poll_interval = -1;
869
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500870/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400871 * MSI interrupts
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500872 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400873enum {
874 NV_MSI_INT_DISABLED,
875 NV_MSI_INT_ENABLED
876};
877static int msi = NV_MSI_INT_ENABLED;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500878
879/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400880 * MSIX interrupts
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500881 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400882enum {
883 NV_MSIX_INT_DISABLED,
884 NV_MSIX_INT_ENABLED
885};
Yinghai Lu39482792009-02-06 01:31:12 -0800886static int msix = NV_MSIX_INT_ENABLED;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400887
888/*
889 * DMA 64bit
890 */
891enum {
892 NV_DMA_64BIT_DISABLED,
893 NV_DMA_64BIT_ENABLED
894};
895static int dma_64bit = NV_DMA_64BIT_ENABLED;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500896
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400897/*
898 * Crossover Detection
899 * Realtek 8201 phy + some OEM boards do not work properly.
900 */
901enum {
902 NV_CROSSOVER_DETECTION_DISABLED,
903 NV_CROSSOVER_DETECTION_ENABLED
904};
905static int phy_cross = NV_CROSSOVER_DETECTION_DISABLED;
906
Ed Swierk5a9a8e32009-06-02 00:19:52 -0700907/*
908 * Power down phy when interface is down (persists through reboot;
909 * older Linux and other OSes may not power it up again)
910 */
Szymon Janc78aea4f2010-11-27 08:39:43 +0000911static int phy_power_down;
Ed Swierk5a9a8e32009-06-02 00:19:52 -0700912
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913static inline struct fe_priv *get_nvpriv(struct net_device *dev)
914{
915 return netdev_priv(dev);
916}
917
918static inline u8 __iomem *get_hwbase(struct net_device *dev)
919{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400920 return ((struct fe_priv *)netdev_priv(dev))->base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921}
922
923static inline void pci_push(u8 __iomem *base)
924{
925 /* force out pending posted writes */
926 readl(base);
927}
928
929static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
930{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700931 return le32_to_cpu(prd->flaglen)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
933}
934
Manfred Spraulee733622005-07-31 18:32:26 +0200935static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
936{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700937 return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
Manfred Spraulee733622005-07-31 18:32:26 +0200938}
939
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400940static bool nv_optimized(struct fe_priv *np)
941{
942 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
943 return false;
944 return true;
945}
946
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
Joe Perches344d0dc2010-11-29 07:41:52 +0000948 int delay, int delaymax)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949{
950 u8 __iomem *base = get_hwbase(dev);
951
952 pci_push(base);
953 do {
954 udelay(delay);
955 delaymax -= delay;
Joe Perches344d0dc2010-11-29 07:41:52 +0000956 if (delaymax < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958 } while ((readl(base + offset) & mask) != target);
959 return 0;
960}
961
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500962#define NV_SETUP_RX_RING 0x01
963#define NV_SETUP_TX_RING 0x02
964
Al Viro5bb7ea22007-12-09 16:06:41 +0000965static inline u32 dma_low(dma_addr_t addr)
966{
967 return addr;
968}
969
970static inline u32 dma_high(dma_addr_t addr)
971{
972 return addr>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
973}
974
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500975static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
976{
977 struct fe_priv *np = get_nvpriv(dev);
978 u8 __iomem *base = get_hwbase(dev);
979
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400980 if (!nv_optimized(np)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +0000981 if (rxtx_flags & NV_SETUP_RX_RING)
Al Viro5bb7ea22007-12-09 16:06:41 +0000982 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
Szymon Janc78aea4f2010-11-27 08:39:43 +0000983 if (rxtx_flags & NV_SETUP_TX_RING)
Al Viro5bb7ea22007-12-09 16:06:41 +0000984 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500985 } else {
986 if (rxtx_flags & NV_SETUP_RX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000987 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
988 writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500989 }
990 if (rxtx_flags & NV_SETUP_TX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000991 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
992 writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500993 }
994 }
995}
996
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400997static void free_rings(struct net_device *dev)
998{
999 struct fe_priv *np = get_nvpriv(dev);
1000
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001001 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001002 if (np->rx_ring.orig)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001003 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
1004 np->rx_ring.orig, np->ring_addr);
1005 } else {
1006 if (np->rx_ring.ex)
1007 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
1008 np->rx_ring.ex, np->ring_addr);
1009 }
Szymon Janc9b03b062010-11-27 08:39:44 +00001010 kfree(np->rx_skb);
1011 kfree(np->tx_skb);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001012}
1013
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001014static int using_multi_irqs(struct net_device *dev)
1015{
1016 struct fe_priv *np = get_nvpriv(dev);
1017
1018 if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
1019 ((np->msi_flags & NV_MSI_X_ENABLED) &&
1020 ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
1021 return 0;
1022 else
1023 return 1;
1024}
1025
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00001026static void nv_txrx_gate(struct net_device *dev, bool gate)
1027{
1028 struct fe_priv *np = get_nvpriv(dev);
1029 u8 __iomem *base = get_hwbase(dev);
1030 u32 powerstate;
1031
1032 if (!np->mac_in_use &&
1033 (np->driver_data & DEV_HAS_POWER_CNTRL)) {
1034 powerstate = readl(base + NvRegPowerState2);
1035 if (gate)
1036 powerstate |= NVREG_POWERSTATE2_GATE_CLOCKS;
1037 else
1038 powerstate &= ~NVREG_POWERSTATE2_GATE_CLOCKS;
1039 writel(powerstate, base + NvRegPowerState2);
1040 }
1041}
1042
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001043static void nv_enable_irq(struct net_device *dev)
1044{
1045 struct fe_priv *np = get_nvpriv(dev);
1046
1047 if (!using_multi_irqs(dev)) {
1048 if (np->msi_flags & NV_MSI_X_ENABLED)
1049 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1050 else
Manfred Spraula7475902007-10-17 21:52:33 +02001051 enable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001052 } else {
1053 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1054 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1055 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1056 }
1057}
1058
1059static void nv_disable_irq(struct net_device *dev)
1060{
1061 struct fe_priv *np = get_nvpriv(dev);
1062
1063 if (!using_multi_irqs(dev)) {
1064 if (np->msi_flags & NV_MSI_X_ENABLED)
1065 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1066 else
Manfred Spraula7475902007-10-17 21:52:33 +02001067 disable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001068 } else {
1069 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1070 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1071 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1072 }
1073}
1074
1075/* In MSIX mode, a write to irqmask behaves as XOR */
1076static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
1077{
1078 u8 __iomem *base = get_hwbase(dev);
1079
1080 writel(mask, base + NvRegIrqMask);
1081}
1082
1083static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
1084{
1085 struct fe_priv *np = get_nvpriv(dev);
1086 u8 __iomem *base = get_hwbase(dev);
1087
1088 if (np->msi_flags & NV_MSI_X_ENABLED) {
1089 writel(mask, base + NvRegIrqMask);
1090 } else {
1091 if (np->msi_flags & NV_MSI_ENABLED)
1092 writel(0, base + NvRegMSIIrqMask);
1093 writel(0, base + NvRegIrqMask);
1094 }
1095}
1096
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001097static void nv_napi_enable(struct net_device *dev)
1098{
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001099 struct fe_priv *np = get_nvpriv(dev);
1100
1101 napi_enable(&np->napi);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001102}
1103
1104static void nv_napi_disable(struct net_device *dev)
1105{
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001106 struct fe_priv *np = get_nvpriv(dev);
1107
1108 napi_disable(&np->napi);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001109}
1110
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111#define MII_READ (-1)
1112/* mii_rw: read/write a register on the PHY.
1113 *
1114 * Caller must guarantee serialization
1115 */
1116static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
1117{
1118 u8 __iomem *base = get_hwbase(dev);
1119 u32 reg;
1120 int retval;
1121
Ayaz Abdullaeb798422008-02-04 15:14:04 -05001122 writel(NVREG_MIISTAT_MASK_RW, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123
1124 reg = readl(base + NvRegMIIControl);
1125 if (reg & NVREG_MIICTL_INUSE) {
1126 writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
1127 udelay(NV_MIIBUSY_DELAY);
1128 }
1129
1130 reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
1131 if (value != MII_READ) {
1132 writel(value, base + NvRegMIIData);
1133 reg |= NVREG_MIICTL_WRITE;
1134 }
1135 writel(reg, base + NvRegMIIControl);
1136
1137 if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
Joe Perches344d0dc2010-11-29 07:41:52 +00001138 NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX)) {
Joe Perches6b808582010-11-29 07:41:53 +00001139 netdev_dbg(dev, "mii_rw of reg %d at PHY %d timed out\n",
1140 miireg, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141 retval = -1;
1142 } else if (value != MII_READ) {
1143 /* it was a write operation - fewer failures are detectable */
Joe Perches6b808582010-11-29 07:41:53 +00001144 netdev_dbg(dev, "mii_rw wrote 0x%x to reg %d at PHY %d\n",
1145 value, miireg, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146 retval = 0;
1147 } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
Joe Perches6b808582010-11-29 07:41:53 +00001148 netdev_dbg(dev, "mii_rw of reg %d at PHY %d failed\n",
1149 miireg, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 retval = -1;
1151 } else {
1152 retval = readl(base + NvRegMIIData);
Joe Perches6b808582010-11-29 07:41:53 +00001153 netdev_dbg(dev, "mii_rw read from reg %d at PHY %d: 0x%x\n",
1154 miireg, addr, retval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 }
1156
1157 return retval;
1158}
1159
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001160static int phy_reset(struct net_device *dev, u32 bmcr_setup)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001162 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163 u32 miicontrol;
1164 unsigned int tries = 0;
1165
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001166 miicontrol = BMCR_RESET | bmcr_setup;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001167 if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169
1170 /* wait for 500ms */
1171 msleep(500);
1172
1173 /* must wait till reset is deasserted */
1174 while (miicontrol & BMCR_RESET) {
Szymon Jancde855b92010-11-27 08:39:48 +00001175 usleep_range(10000, 20000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176 miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1177 /* FIXME: 100 tries seem excessive */
1178 if (tries++ > 100)
1179 return -1;
1180 }
1181 return 0;
1182}
1183
1184static int phy_init(struct net_device *dev)
1185{
1186 struct fe_priv *np = get_nvpriv(dev);
1187 u8 __iomem *base = get_hwbase(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001188 u32 phyinterface, phy_reserved, mii_status, mii_control, mii_control_1000, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001190 /* phy errata for E3016 phy */
1191 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
1192 reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1193 reg &= ~PHY_MARVELL_E3016_INITMASK;
1194 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001195 netdev_info(dev, "%s: phy write to errata reg failed\n",
1196 pci_name(np->pci_dev));
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001197 return PHY_ERROR;
1198 }
1199 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001200 if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001201 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1202 np->phy_rev == PHY_REV_REALTEK_8211B) {
1203 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001204 netdev_info(dev, "%s: phy init failed\n",
1205 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001206 return PHY_ERROR;
1207 }
1208 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001209 netdev_info(dev, "%s: phy init failed\n",
1210 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001211 return PHY_ERROR;
1212 }
1213 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001214 netdev_info(dev, "%s: phy init failed\n",
1215 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001216 return PHY_ERROR;
1217 }
1218 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001219 netdev_info(dev, "%s: phy init failed\n",
1220 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001221 return PHY_ERROR;
1222 }
1223 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001224 netdev_info(dev, "%s: phy init failed\n",
1225 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001226 return PHY_ERROR;
1227 }
1228 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001229 netdev_info(dev, "%s: phy init failed\n",
1230 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001231 return PHY_ERROR;
1232 }
1233 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001234 netdev_info(dev, "%s: phy init failed\n",
1235 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001236 return PHY_ERROR;
1237 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001238 }
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001239 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1240 np->phy_rev == PHY_REV_REALTEK_8211C) {
1241 u32 powerstate = readl(base + NvRegPowerState2);
1242
1243 /* need to perform hw phy reset */
1244 powerstate |= NVREG_POWERSTATE2_PHY_RESET;
1245 writel(powerstate, base + NvRegPowerState2);
1246 msleep(25);
1247
1248 powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
1249 writel(powerstate, base + NvRegPowerState2);
1250 msleep(25);
1251
1252 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1253 reg |= PHY_REALTEK_INIT9;
1254 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, reg)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001255 netdev_info(dev, "%s: phy init failed\n",
1256 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001257 return PHY_ERROR;
1258 }
1259 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001260 netdev_info(dev, "%s: phy init failed\n",
1261 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001262 return PHY_ERROR;
1263 }
1264 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, MII_READ);
1265 if (!(reg & PHY_REALTEK_INIT11)) {
1266 reg |= PHY_REALTEK_INIT11;
1267 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, reg)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001268 netdev_info(dev, "%s: phy init failed\n",
1269 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001270 return PHY_ERROR;
1271 }
1272 }
1273 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001274 netdev_info(dev, "%s: phy init failed\n",
1275 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001276 return PHY_ERROR;
1277 }
1278 }
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001279 if (np->phy_model == PHY_MODEL_REALTEK_8201) {
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00001280 if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001281 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1282 phy_reserved |= PHY_REALTEK_INIT7;
1283 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, phy_reserved)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001284 netdev_info(dev, "%s: phy init failed\n",
1285 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001286 return PHY_ERROR;
1287 }
1288 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001289 }
1290 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001291
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292 /* set advertise register */
1293 reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001294 reg |= (ADVERTISE_10HALF|ADVERTISE_10FULL|ADVERTISE_100HALF|ADVERTISE_100FULL|ADVERTISE_PAUSE_ASYM|ADVERTISE_PAUSE_CAP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295 if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001296 netdev_info(dev, "%s: phy write to advertise failed\n",
1297 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298 return PHY_ERROR;
1299 }
1300
1301 /* get phy interface type */
1302 phyinterface = readl(base + NvRegPhyInterface);
1303
1304 /* see if gigabit phy */
1305 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
1306 if (mii_status & PHY_GIGABIT) {
1307 np->gigabit = PHY_GIGABIT;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001308 mii_control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309 mii_control_1000 &= ~ADVERTISE_1000HALF;
1310 if (phyinterface & PHY_RGMII)
1311 mii_control_1000 |= ADVERTISE_1000FULL;
1312 else
1313 mii_control_1000 &= ~ADVERTISE_1000FULL;
1314
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001315 if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001316 netdev_info(dev, "%s: phy init failed\n",
1317 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318 return PHY_ERROR;
1319 }
Szymon Janc78aea4f2010-11-27 08:39:43 +00001320 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321 np->gigabit = 0;
1322
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001323 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1324 mii_control |= BMCR_ANENABLE;
1325
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001326 if (np->phy_oui == PHY_OUI_REALTEK &&
1327 np->phy_model == PHY_MODEL_REALTEK_8211 &&
1328 np->phy_rev == PHY_REV_REALTEK_8211C) {
1329 /* start autoneg since we already performed hw reset above */
1330 mii_control |= BMCR_ANRESTART;
1331 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001332 netdev_info(dev, "%s: phy init failed\n",
1333 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001334 return PHY_ERROR;
1335 }
1336 } else {
1337 /* reset the phy
1338 * (certain phys need bmcr to be setup with reset)
1339 */
1340 if (phy_reset(dev, mii_control)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001341 netdev_info(dev, "%s: phy reset failed\n",
1342 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001343 return PHY_ERROR;
1344 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345 }
1346
1347 /* phy vendor specific configuration */
Szymon Janc78aea4f2010-11-27 08:39:43 +00001348 if ((np->phy_oui == PHY_OUI_CICADA) && (phyinterface & PHY_RGMII)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349 phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
Ayaz Abdulla14a67f32007-07-15 06:50:28 -04001350 phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
1351 phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352 if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001353 netdev_info(dev, "%s: phy init failed\n",
1354 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355 return PHY_ERROR;
1356 }
1357 phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
Ayaz Abdulla14a67f32007-07-15 06:50:28 -04001358 phy_reserved |= PHY_CICADA_INIT5;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001360 netdev_info(dev, "%s: phy init failed\n",
1361 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362 return PHY_ERROR;
1363 }
1364 }
1365 if (np->phy_oui == PHY_OUI_CICADA) {
1366 phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
Ayaz Abdulla14a67f32007-07-15 06:50:28 -04001367 phy_reserved |= PHY_CICADA_INIT6;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001368 if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001369 netdev_info(dev, "%s: phy init failed\n",
1370 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371 return PHY_ERROR;
1372 }
1373 }
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001374 if (np->phy_oui == PHY_OUI_VITESSE) {
1375 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001376 netdev_info(dev, "%s: phy init failed\n",
1377 pci_name(np->pci_dev));
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001378 return PHY_ERROR;
1379 }
1380 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001381 netdev_info(dev, "%s: phy init failed\n",
1382 pci_name(np->pci_dev));
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001383 return PHY_ERROR;
1384 }
1385 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
1386 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001387 netdev_info(dev, "%s: phy init failed\n",
1388 pci_name(np->pci_dev));
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001389 return PHY_ERROR;
1390 }
1391 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
1392 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1393 phy_reserved |= PHY_VITESSE_INIT3;
1394 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001395 netdev_info(dev, "%s: phy init failed\n",
1396 pci_name(np->pci_dev));
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001397 return PHY_ERROR;
1398 }
1399 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001400 netdev_info(dev, "%s: phy init failed\n",
1401 pci_name(np->pci_dev));
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001402 return PHY_ERROR;
1403 }
1404 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001405 netdev_info(dev, "%s: phy init failed\n",
1406 pci_name(np->pci_dev));
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001407 return PHY_ERROR;
1408 }
1409 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
1410 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1411 phy_reserved |= PHY_VITESSE_INIT3;
1412 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001413 netdev_info(dev, "%s: phy init failed\n",
1414 pci_name(np->pci_dev));
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001415 return PHY_ERROR;
1416 }
1417 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
1418 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001419 netdev_info(dev, "%s: phy init failed\n",
1420 pci_name(np->pci_dev));
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001421 return PHY_ERROR;
1422 }
1423 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001424 netdev_info(dev, "%s: phy init failed\n",
1425 pci_name(np->pci_dev));
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001426 return PHY_ERROR;
1427 }
1428 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001429 netdev_info(dev, "%s: phy init failed\n",
1430 pci_name(np->pci_dev));
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001431 return PHY_ERROR;
1432 }
1433 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
1434 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001435 netdev_info(dev, "%s: phy init failed\n",
1436 pci_name(np->pci_dev));
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001437 return PHY_ERROR;
1438 }
1439 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
1440 phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
1441 phy_reserved |= PHY_VITESSE_INIT8;
1442 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001443 netdev_info(dev, "%s: phy init failed\n",
1444 pci_name(np->pci_dev));
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001445 return PHY_ERROR;
1446 }
1447 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001448 netdev_info(dev, "%s: phy init failed\n",
1449 pci_name(np->pci_dev));
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001450 return PHY_ERROR;
1451 }
1452 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001453 netdev_info(dev, "%s: phy init failed\n",
1454 pci_name(np->pci_dev));
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001455 return PHY_ERROR;
1456 }
1457 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001458 if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001459 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1460 np->phy_rev == PHY_REV_REALTEK_8211B) {
1461 /* reset could have cleared these out, set them back */
1462 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001463 netdev_info(dev, "%s: phy init failed\n",
1464 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001465 return PHY_ERROR;
1466 }
1467 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001468 netdev_info(dev, "%s: phy init failed\n",
1469 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001470 return PHY_ERROR;
1471 }
1472 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001473 netdev_info(dev, "%s: phy init failed\n",
1474 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001475 return PHY_ERROR;
1476 }
1477 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001478 netdev_info(dev, "%s: phy init failed\n",
1479 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001480 return PHY_ERROR;
1481 }
1482 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001483 netdev_info(dev, "%s: phy init failed\n",
1484 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001485 return PHY_ERROR;
1486 }
1487 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001488 netdev_info(dev, "%s: phy init failed\n",
1489 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001490 return PHY_ERROR;
1491 }
1492 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001493 netdev_info(dev, "%s: phy init failed\n",
1494 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001495 return PHY_ERROR;
1496 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001497 }
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001498 if (np->phy_model == PHY_MODEL_REALTEK_8201) {
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00001499 if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001500 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1501 phy_reserved |= PHY_REALTEK_INIT7;
1502 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, phy_reserved)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001503 netdev_info(dev, "%s: phy init failed\n",
1504 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001505 return PHY_ERROR;
1506 }
1507 }
1508 if (phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
1509 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001510 netdev_info(dev, "%s: phy init failed\n",
1511 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001512 return PHY_ERROR;
1513 }
1514 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
1515 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
1516 phy_reserved |= PHY_REALTEK_INIT3;
1517 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001518 netdev_info(dev, "%s: phy init failed\n",
1519 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001520 return PHY_ERROR;
1521 }
1522 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001523 netdev_info(dev, "%s: phy init failed\n",
1524 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001525 return PHY_ERROR;
1526 }
1527 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001528 }
1529 }
1530
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001531 /* some phys clear out pause advertisment on reset, set it back */
1532 mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533
Ed Swierkcb52deb2008-12-01 12:24:43 +00001534 /* restart auto negotiation, power down phy */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ed Swierk5a9a8e32009-06-02 00:19:52 -07001536 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001537 if (phy_power_down)
Ed Swierk5a9a8e32009-06-02 00:19:52 -07001538 mii_control |= BMCR_PDOWN;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001539 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540 return PHY_ERROR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541
1542 return 0;
1543}
1544
1545static void nv_start_rx(struct net_device *dev)
1546{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001547 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001549 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550
Joe Perches6b808582010-11-29 07:41:53 +00001551 netdev_dbg(dev, "%s\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552 /* Already running? Stop it. */
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001553 if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
1554 rx_ctrl &= ~NVREG_RCVCTL_START;
1555 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001556 pci_push(base);
1557 }
1558 writel(np->linkspeed, base + NvRegLinkSpeed);
1559 pci_push(base);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001560 rx_ctrl |= NVREG_RCVCTL_START;
1561 if (np->mac_in_use)
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001562 rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
1563 writel(rx_ctrl, base + NvRegReceiverControl);
Joe Perches6b808582010-11-29 07:41:53 +00001564 netdev_dbg(dev, "%s: duplex %d, speed 0x%08x\n",
1565 __func__, np->duplex, np->linkspeed);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566 pci_push(base);
1567}
1568
1569static void nv_stop_rx(struct net_device *dev)
1570{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001571 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001573 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574
Joe Perches6b808582010-11-29 07:41:53 +00001575 netdev_dbg(dev, "%s\n", __func__);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001576 if (!np->mac_in_use)
1577 rx_ctrl &= ~NVREG_RCVCTL_START;
1578 else
1579 rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
1580 writel(rx_ctrl, base + NvRegReceiverControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00001581 if (reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
1582 NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX))
Joe Perches1d397f32010-11-29 07:41:57 +00001583 netdev_info(dev, "%s: ReceiverStatus remained busy\n",
1584 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585
1586 udelay(NV_RXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001587 if (!np->mac_in_use)
1588 writel(0, base + NvRegLinkSpeed);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589}
1590
1591static void nv_start_tx(struct net_device *dev)
1592{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001593 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001595 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596
Joe Perches6b808582010-11-29 07:41:53 +00001597 netdev_dbg(dev, "%s\n", __func__);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001598 tx_ctrl |= NVREG_XMITCTL_START;
1599 if (np->mac_in_use)
1600 tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
1601 writel(tx_ctrl, base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602 pci_push(base);
1603}
1604
1605static void nv_stop_tx(struct net_device *dev)
1606{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001607 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001609 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610
Joe Perches6b808582010-11-29 07:41:53 +00001611 netdev_dbg(dev, "%s\n", __func__);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001612 if (!np->mac_in_use)
1613 tx_ctrl &= ~NVREG_XMITCTL_START;
1614 else
1615 tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
1616 writel(tx_ctrl, base + NvRegTransmitterControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00001617 if (reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
1618 NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX))
Joe Perches1d397f32010-11-29 07:41:57 +00001619 netdev_info(dev, "%s: TransmitterStatus remained busy\n",
1620 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621
1622 udelay(NV_TXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001623 if (!np->mac_in_use)
1624 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
1625 base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626}
1627
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001628static void nv_start_rxtx(struct net_device *dev)
1629{
1630 nv_start_rx(dev);
1631 nv_start_tx(dev);
1632}
1633
1634static void nv_stop_rxtx(struct net_device *dev)
1635{
1636 nv_stop_rx(dev);
1637 nv_stop_tx(dev);
1638}
1639
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640static void nv_txrx_reset(struct net_device *dev)
1641{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001642 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643 u8 __iomem *base = get_hwbase(dev);
1644
Joe Perches6b808582010-11-29 07:41:53 +00001645 netdev_dbg(dev, "%s\n", __func__);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001646 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647 pci_push(base);
1648 udelay(NV_TXRX_RESET_DELAY);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001649 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650 pci_push(base);
1651}
1652
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001653static void nv_mac_reset(struct net_device *dev)
1654{
1655 struct fe_priv *np = netdev_priv(dev);
1656 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001657 u32 temp1, temp2, temp3;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001658
Joe Perches6b808582010-11-29 07:41:53 +00001659 netdev_dbg(dev, "%s\n", __func__);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001660
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001661 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
1662 pci_push(base);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001663
1664 /* save registers since they will be cleared on reset */
1665 temp1 = readl(base + NvRegMacAddrA);
1666 temp2 = readl(base + NvRegMacAddrB);
1667 temp3 = readl(base + NvRegTransmitPoll);
1668
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001669 writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
1670 pci_push(base);
1671 udelay(NV_MAC_RESET_DELAY);
1672 writel(0, base + NvRegMacReset);
1673 pci_push(base);
1674 udelay(NV_MAC_RESET_DELAY);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001675
1676 /* restore saved registers */
1677 writel(temp1, base + NvRegMacAddrA);
1678 writel(temp2, base + NvRegMacAddrB);
1679 writel(temp3, base + NvRegTransmitPoll);
1680
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001681 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
1682 pci_push(base);
1683}
1684
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001685static void nv_get_hw_stats(struct net_device *dev)
1686{
1687 struct fe_priv *np = netdev_priv(dev);
1688 u8 __iomem *base = get_hwbase(dev);
1689
1690 np->estats.tx_bytes += readl(base + NvRegTxCnt);
1691 np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
1692 np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
1693 np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
1694 np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
1695 np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
1696 np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
1697 np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
1698 np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
1699 np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
1700 np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
1701 np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
1702 np->estats.rx_runt += readl(base + NvRegRxRunt);
1703 np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
1704 np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
1705 np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
1706 np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
1707 np->estats.rx_length_error += readl(base + NvRegRxLenErr);
1708 np->estats.rx_unicast += readl(base + NvRegRxUnicast);
1709 np->estats.rx_multicast += readl(base + NvRegRxMulticast);
1710 np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
1711 np->estats.rx_packets =
1712 np->estats.rx_unicast +
1713 np->estats.rx_multicast +
1714 np->estats.rx_broadcast;
1715 np->estats.rx_errors_total =
1716 np->estats.rx_crc_errors +
1717 np->estats.rx_over_errors +
1718 np->estats.rx_frame_error +
1719 (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
1720 np->estats.rx_late_collision +
1721 np->estats.rx_runt +
1722 np->estats.rx_frame_too_long;
1723 np->estats.tx_errors_total =
1724 np->estats.tx_late_collision +
1725 np->estats.tx_fifo_errors +
1726 np->estats.tx_carrier_errors +
1727 np->estats.tx_excess_deferral +
1728 np->estats.tx_retry_error;
1729
1730 if (np->driver_data & DEV_HAS_STATISTICS_V2) {
1731 np->estats.tx_deferral += readl(base + NvRegTxDef);
1732 np->estats.tx_packets += readl(base + NvRegTxFrame);
1733 np->estats.rx_bytes += readl(base + NvRegRxCnt);
1734 np->estats.tx_pause += readl(base + NvRegTxPause);
1735 np->estats.rx_pause += readl(base + NvRegRxPause);
1736 np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
1737 }
Ayaz Abdulla9c662432008-08-06 12:11:42 -04001738
1739 if (np->driver_data & DEV_HAS_STATISTICS_V3) {
1740 np->estats.tx_unicast += readl(base + NvRegTxUnicast);
1741 np->estats.tx_multicast += readl(base + NvRegTxMulticast);
1742 np->estats.tx_broadcast += readl(base + NvRegTxBroadcast);
1743 }
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001744}
1745
Linus Torvalds1da177e2005-04-16 15:20:36 -07001746/*
1747 * nv_get_stats: dev->get_stats function
1748 * Get latest stats value from the nic.
1749 * Called with read_lock(&dev_base_lock) held for read -
1750 * only synchronized against unregister_netdevice.
1751 */
1752static struct net_device_stats *nv_get_stats(struct net_device *dev)
1753{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001754 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755
Ayaz Abdulla21828162007-01-23 12:27:21 -05001756 /* If the nic supports hw counters then retrieve latest values */
Ayaz Abdulla9c662432008-08-06 12:11:42 -04001757 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3)) {
Ayaz Abdulla21828162007-01-23 12:27:21 -05001758 nv_get_hw_stats(dev);
1759
1760 /* copy to net_device stats */
Jeff Garzik8148ff42007-10-16 20:56:09 -04001761 dev->stats.tx_bytes = np->estats.tx_bytes;
1762 dev->stats.tx_fifo_errors = np->estats.tx_fifo_errors;
1763 dev->stats.tx_carrier_errors = np->estats.tx_carrier_errors;
1764 dev->stats.rx_crc_errors = np->estats.rx_crc_errors;
1765 dev->stats.rx_over_errors = np->estats.rx_over_errors;
1766 dev->stats.rx_errors = np->estats.rx_errors_total;
1767 dev->stats.tx_errors = np->estats.tx_errors_total;
Ayaz Abdulla21828162007-01-23 12:27:21 -05001768 }
Jeff Garzik8148ff42007-10-16 20:56:09 -04001769
1770 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771}
1772
1773/*
1774 * nv_alloc_rx: fill rx ring entries.
1775 * Return 1 if the allocations for the skbs failed and the
1776 * rx engine is without Available descriptors
1777 */
1778static int nv_alloc_rx(struct net_device *dev)
1779{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001780 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001781 struct ring_desc *less_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001783 less_rx = np->get_rx.orig;
1784 if (less_rx-- == np->first_rx.orig)
1785 less_rx = np->last_rx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001786
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001787 while (np->put_rx.orig != less_rx) {
1788 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001789 if (skb) {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001790 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001791 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1792 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001793 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001794 PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001795 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001796 np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
1797 wmb();
1798 np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001799 if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001800 np->put_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001801 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001802 np->put_rx_ctx = np->first_rx_ctx;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001803 } else
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001804 return 1;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001805 }
1806 return 0;
1807}
1808
1809static int nv_alloc_rx_optimized(struct net_device *dev)
1810{
1811 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001812 struct ring_desc_ex *less_rx;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001813
1814 less_rx = np->get_rx.ex;
1815 if (less_rx-- == np->first_rx.ex)
1816 less_rx = np->last_rx.ex;
1817
1818 while (np->put_rx.ex != less_rx) {
1819 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
1820 if (skb) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001821 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001822 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1823 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001824 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001825 PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001826 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Al Viro5bb7ea22007-12-09 16:06:41 +00001827 np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
1828 np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001829 wmb();
1830 np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001831 if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001832 np->put_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001833 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001834 np->put_rx_ctx = np->first_rx_ctx;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001835 } else
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001836 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838 return 0;
1839}
1840
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001841/* If rx bufs are exhausted called after 50ms to attempt to refresh */
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001842static void nv_do_rx_refill(unsigned long data)
1843{
1844 struct net_device *dev = (struct net_device *) data;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001845 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001846
1847 /* Just reschedule NAPI rx processing */
Ben Hutchings288379f2009-01-19 16:43:59 -08001848 napi_schedule(&np->napi);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001849}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001851static void nv_init_rx(struct net_device *dev)
Manfred Sprauld81c0982005-07-31 18:20:30 +02001852{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001853 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02001854 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001855
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001856 np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001857
1858 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001859 np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
1860 else
1861 np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
1862 np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
1863 np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
Manfred Sprauld81c0982005-07-31 18:20:30 +02001864
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001865 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001866 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001867 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001868 np->rx_ring.orig[i].buf = 0;
1869 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001870 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001871 np->rx_ring.ex[i].txvlan = 0;
1872 np->rx_ring.ex[i].bufhigh = 0;
1873 np->rx_ring.ex[i].buflow = 0;
1874 }
1875 np->rx_skb[i].skb = NULL;
1876 np->rx_skb[i].dma = 0;
1877 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001878}
1879
1880static void nv_init_tx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001881{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001882 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001884
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001885 np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001886
1887 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001888 np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
1889 else
1890 np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
1891 np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
1892 np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001893 np->tx_pkts_in_progress = 0;
1894 np->tx_change_owner = NULL;
1895 np->tx_end_flip = NULL;
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00001896 np->tx_stop = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001898 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001899 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001900 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001901 np->tx_ring.orig[i].buf = 0;
1902 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001903 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001904 np->tx_ring.ex[i].txvlan = 0;
1905 np->tx_ring.ex[i].bufhigh = 0;
1906 np->tx_ring.ex[i].buflow = 0;
1907 }
1908 np->tx_skb[i].skb = NULL;
1909 np->tx_skb[i].dma = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001910 np->tx_skb[i].dma_len = 0;
Eric Dumazet73a37072009-06-17 21:17:59 +00001911 np->tx_skb[i].dma_single = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001912 np->tx_skb[i].first_tx_desc = NULL;
1913 np->tx_skb[i].next_tx_ctx = NULL;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001914 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001915}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001916
Manfred Sprauld81c0982005-07-31 18:20:30 +02001917static int nv_init_ring(struct net_device *dev)
1918{
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001919 struct fe_priv *np = netdev_priv(dev);
1920
Manfred Sprauld81c0982005-07-31 18:20:30 +02001921 nv_init_tx(dev);
1922 nv_init_rx(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001923
1924 if (!nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001925 return nv_alloc_rx(dev);
1926 else
1927 return nv_alloc_rx_optimized(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001928}
1929
Eric Dumazet73a37072009-06-17 21:17:59 +00001930static void nv_unmap_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001931{
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001932 if (tx_skb->dma) {
Eric Dumazet73a37072009-06-17 21:17:59 +00001933 if (tx_skb->dma_single)
1934 pci_unmap_single(np->pci_dev, tx_skb->dma,
1935 tx_skb->dma_len,
1936 PCI_DMA_TODEVICE);
1937 else
1938 pci_unmap_page(np->pci_dev, tx_skb->dma,
1939 tx_skb->dma_len,
1940 PCI_DMA_TODEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001941 tx_skb->dma = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001942 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001943}
1944
1945static int nv_release_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
1946{
1947 nv_unmap_txskb(np, tx_skb);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001948 if (tx_skb->skb) {
1949 dev_kfree_skb_any(tx_skb->skb);
1950 tx_skb->skb = NULL;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001951 return 1;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001952 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001953 return 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001954}
1955
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956static void nv_drain_tx(struct net_device *dev)
1957{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001958 struct fe_priv *np = netdev_priv(dev);
1959 unsigned int i;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001960
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001961 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001962 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001963 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001964 np->tx_ring.orig[i].buf = 0;
1965 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001966 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001967 np->tx_ring.ex[i].txvlan = 0;
1968 np->tx_ring.ex[i].bufhigh = 0;
1969 np->tx_ring.ex[i].buflow = 0;
1970 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001971 if (nv_release_txskb(np, &np->tx_skb[i]))
Jeff Garzik8148ff42007-10-16 20:56:09 -04001972 dev->stats.tx_dropped++;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001973 np->tx_skb[i].dma = 0;
1974 np->tx_skb[i].dma_len = 0;
Eric Dumazet73a37072009-06-17 21:17:59 +00001975 np->tx_skb[i].dma_single = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001976 np->tx_skb[i].first_tx_desc = NULL;
1977 np->tx_skb[i].next_tx_ctx = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978 }
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001979 np->tx_pkts_in_progress = 0;
1980 np->tx_change_owner = NULL;
1981 np->tx_end_flip = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982}
1983
1984static void nv_drain_rx(struct net_device *dev)
1985{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001986 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987 int i;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001988
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001989 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001990 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001991 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001992 np->rx_ring.orig[i].buf = 0;
1993 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001994 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001995 np->rx_ring.ex[i].txvlan = 0;
1996 np->rx_ring.ex[i].bufhigh = 0;
1997 np->rx_ring.ex[i].buflow = 0;
1998 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001999 wmb();
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002000 if (np->rx_skb[i].skb) {
2001 pci_unmap_single(np->pci_dev, np->rx_skb[i].dma,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07002002 (skb_end_pointer(np->rx_skb[i].skb) -
2003 np->rx_skb[i].skb->data),
2004 PCI_DMA_FROMDEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002005 dev_kfree_skb(np->rx_skb[i].skb);
2006 np->rx_skb[i].skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002007 }
2008 }
2009}
2010
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002011static void nv_drain_rxtx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002012{
2013 nv_drain_tx(dev);
2014 nv_drain_rx(dev);
2015}
2016
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002017static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
2018{
2019 return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
2020}
2021
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002022static void nv_legacybackoff_reseed(struct net_device *dev)
2023{
2024 u8 __iomem *base = get_hwbase(dev);
2025 u32 reg;
2026 u32 low;
2027 int tx_status = 0;
2028
2029 reg = readl(base + NvRegSlotTime) & ~NVREG_SLOTTIME_MASK;
2030 get_random_bytes(&low, sizeof(low));
2031 reg |= low & NVREG_SLOTTIME_MASK;
2032
2033 /* Need to stop tx before change takes effect.
2034 * Caller has already gained np->lock.
2035 */
2036 tx_status = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START;
2037 if (tx_status)
2038 nv_stop_tx(dev);
2039 nv_stop_rx(dev);
2040 writel(reg, base + NvRegSlotTime);
2041 if (tx_status)
2042 nv_start_tx(dev);
2043 nv_start_rx(dev);
2044}
2045
2046/* Gear Backoff Seeds */
2047#define BACKOFF_SEEDSET_ROWS 8
2048#define BACKOFF_SEEDSET_LFSRS 15
2049
2050/* Known Good seed sets */
2051static const u32 main_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002052 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2053 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
2054 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2055 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
2056 {266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
2057 {266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
2058 {366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800, 84},
2059 {466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184} };
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002060
2061static const u32 gear_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002062 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2063 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2064 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
2065 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2066 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2067 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2068 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2069 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395} };
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002070
2071static void nv_gear_backoff_reseed(struct net_device *dev)
2072{
2073 u8 __iomem *base = get_hwbase(dev);
2074 u32 miniseed1, miniseed2, miniseed2_reversed, miniseed3, miniseed3_reversed;
2075 u32 temp, seedset, combinedSeed;
2076 int i;
2077
2078 /* Setup seed for free running LFSR */
2079 /* We are going to read the time stamp counter 3 times
2080 and swizzle bits around to increase randomness */
2081 get_random_bytes(&miniseed1, sizeof(miniseed1));
2082 miniseed1 &= 0x0fff;
2083 if (miniseed1 == 0)
2084 miniseed1 = 0xabc;
2085
2086 get_random_bytes(&miniseed2, sizeof(miniseed2));
2087 miniseed2 &= 0x0fff;
2088 if (miniseed2 == 0)
2089 miniseed2 = 0xabc;
2090 miniseed2_reversed =
2091 ((miniseed2 & 0xF00) >> 8) |
2092 (miniseed2 & 0x0F0) |
2093 ((miniseed2 & 0x00F) << 8);
2094
2095 get_random_bytes(&miniseed3, sizeof(miniseed3));
2096 miniseed3 &= 0x0fff;
2097 if (miniseed3 == 0)
2098 miniseed3 = 0xabc;
2099 miniseed3_reversed =
2100 ((miniseed3 & 0xF00) >> 8) |
2101 (miniseed3 & 0x0F0) |
2102 ((miniseed3 & 0x00F) << 8);
2103
2104 combinedSeed = ((miniseed1 ^ miniseed2_reversed) << 12) |
2105 (miniseed2 ^ miniseed3_reversed);
2106
2107 /* Seeds can not be zero */
2108 if ((combinedSeed & NVREG_BKOFFCTRL_SEED_MASK) == 0)
2109 combinedSeed |= 0x08;
2110 if ((combinedSeed & (NVREG_BKOFFCTRL_SEED_MASK << NVREG_BKOFFCTRL_GEAR)) == 0)
2111 combinedSeed |= 0x8000;
2112
2113 /* No need to disable tx here */
2114 temp = NVREG_BKOFFCTRL_DEFAULT | (0 << NVREG_BKOFFCTRL_SELECT);
2115 temp |= combinedSeed & NVREG_BKOFFCTRL_SEED_MASK;
2116 temp |= combinedSeed >> NVREG_BKOFFCTRL_GEAR;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002117 writel(temp, base + NvRegBackOffControl);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002118
Szymon Janc78aea4f2010-11-27 08:39:43 +00002119 /* Setup seeds for all gear LFSRs. */
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002120 get_random_bytes(&seedset, sizeof(seedset));
2121 seedset = seedset % BACKOFF_SEEDSET_ROWS;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002122 for (i = 1; i <= BACKOFF_SEEDSET_LFSRS; i++) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002123 temp = NVREG_BKOFFCTRL_DEFAULT | (i << NVREG_BKOFFCTRL_SELECT);
2124 temp |= main_seedset[seedset][i-1] & 0x3ff;
2125 temp |= ((gear_seedset[seedset][i-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR);
2126 writel(temp, base + NvRegBackOffControl);
2127 }
2128}
2129
Linus Torvalds1da177e2005-04-16 15:20:36 -07002130/*
2131 * nv_start_xmit: dev->hard_start_xmit function
Herbert Xu932ff272006-06-09 12:20:56 -07002132 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133 */
Stephen Hemminger613573252009-08-31 19:50:58 +00002134static netdev_tx_t nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002136 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002137 u32 tx_flags = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002138 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
2139 unsigned int fragments = skb_shinfo(skb)->nr_frags;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002140 unsigned int i;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002141 u32 offset = 0;
2142 u32 bcnt;
Eric Dumazete743d312010-04-14 15:59:40 -07002143 u32 size = skb_headlen(skb);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002144 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002145 u32 empty_slots;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002146 struct ring_desc *put_tx;
2147 struct ring_desc *start_tx;
2148 struct ring_desc *prev_tx;
2149 struct nv_skb_map *prev_tx_ctx;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002150 unsigned long flags;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002151
2152 /* add fragments to entries count */
2153 for (i = 0; i < fragments; i++) {
2154 entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
2155 ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2156 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002157
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002158 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002159 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002160 if (unlikely(empty_slots <= entries)) {
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002161 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002162 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002163 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002164 return NETDEV_TX_BUSY;
2165 }
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002166 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002167
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002168 start_tx = put_tx = np->put_tx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002169
Ayaz Abdullafa454592006-01-05 22:45:45 -08002170 /* setup the header buffer */
2171 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002172 prev_tx = put_tx;
2173 prev_tx_ctx = np->put_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002174 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002175 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
Ayaz Abdullafa454592006-01-05 22:45:45 -08002176 PCI_DMA_TODEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002177 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002178 np->put_tx_ctx->dma_single = 1;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002179 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2180 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002181
Ayaz Abdullafa454592006-01-05 22:45:45 -08002182 tx_flags = np->tx_flags;
2183 offset += bcnt;
2184 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002185 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002186 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002187 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002188 np->put_tx_ctx = np->first_tx_ctx;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002189 } while (size);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002190
2191 /* setup the fragments */
2192 for (i = 0; i < fragments; i++) {
2193 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2194 u32 size = frag->size;
2195 offset = 0;
2196
2197 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002198 prev_tx = put_tx;
2199 prev_tx_ctx = np->put_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002200 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002201 np->put_tx_ctx->dma = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
2202 PCI_DMA_TODEVICE);
2203 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002204 np->put_tx_ctx->dma_single = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002205 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2206 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002207
Ayaz Abdullafa454592006-01-05 22:45:45 -08002208 offset += bcnt;
2209 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002210 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002211 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002212 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002213 np->put_tx_ctx = np->first_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002214 } while (size);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002215 }
2216
Ayaz Abdullafa454592006-01-05 22:45:45 -08002217 /* set last fragment flag */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002218 prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002219
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002220 /* save skb in this slot's context area */
2221 prev_tx_ctx->skb = skb;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002222
Herbert Xu89114af2006-07-08 13:34:32 -07002223 if (skb_is_gso(skb))
Herbert Xu79671682006-06-22 02:40:14 -07002224 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
Manfred Spraulee733622005-07-31 18:32:26 +02002225 else
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002226 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
Patrick McHardy84fa7932006-08-29 16:44:56 -07002227 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002228
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002229 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla164a86e2007-01-09 13:30:10 -05002230
Ayaz Abdullafa454592006-01-05 22:45:45 -08002231 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002232 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2233 np->put_tx.orig = put_tx;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002234
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002235 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002236
Joe Perches6b808582010-11-29 07:41:53 +00002237 netdev_dbg(dev, "%s: entries %d queued for transmission. tx_flags_extra: %x\n",
2238 __func__, entries, tx_flags_extra);
Joe Perchese6499852010-11-29 07:41:54 +00002239#ifdef DEBUG
2240 print_hex_dump(KERN_DEBUG, "", DUMP_PREFIX_OFFSET, 16, 1,
2241 skb->data, 64, true);
2242#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002243
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04002244 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002245 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002246}
2247
Stephen Hemminger613573252009-08-31 19:50:58 +00002248static netdev_tx_t nv_start_xmit_optimized(struct sk_buff *skb,
2249 struct net_device *dev)
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002250{
2251 struct fe_priv *np = netdev_priv(dev);
2252 u32 tx_flags = 0;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002253 u32 tx_flags_extra;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002254 unsigned int fragments = skb_shinfo(skb)->nr_frags;
2255 unsigned int i;
2256 u32 offset = 0;
2257 u32 bcnt;
Eric Dumazete743d312010-04-14 15:59:40 -07002258 u32 size = skb_headlen(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002259 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2260 u32 empty_slots;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002261 struct ring_desc_ex *put_tx;
2262 struct ring_desc_ex *start_tx;
2263 struct ring_desc_ex *prev_tx;
2264 struct nv_skb_map *prev_tx_ctx;
2265 struct nv_skb_map *start_tx_ctx;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002266 unsigned long flags;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002267
2268 /* add fragments to entries count */
2269 for (i = 0; i < fragments; i++) {
2270 entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
2271 ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2272 }
2273
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002274 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002275 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002276 if (unlikely(empty_slots <= entries)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002277 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002278 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002279 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002280 return NETDEV_TX_BUSY;
2281 }
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002282 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002283
2284 start_tx = put_tx = np->put_tx.ex;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002285 start_tx_ctx = np->put_tx_ctx;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002286
2287 /* setup the header buffer */
2288 do {
2289 prev_tx = put_tx;
2290 prev_tx_ctx = np->put_tx_ctx;
2291 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2292 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
2293 PCI_DMA_TODEVICE);
2294 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002295 np->put_tx_ctx->dma_single = 1;
Al Viro5bb7ea22007-12-09 16:06:41 +00002296 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2297 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002298 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002299
2300 tx_flags = NV_TX2_VALID;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002301 offset += bcnt;
2302 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002303 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002304 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002305 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002306 np->put_tx_ctx = np->first_tx_ctx;
2307 } while (size);
2308
2309 /* setup the fragments */
2310 for (i = 0; i < fragments; i++) {
2311 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2312 u32 size = frag->size;
2313 offset = 0;
2314
2315 do {
2316 prev_tx = put_tx;
2317 prev_tx_ctx = np->put_tx_ctx;
2318 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2319 np->put_tx_ctx->dma = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
2320 PCI_DMA_TODEVICE);
2321 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002322 np->put_tx_ctx->dma_single = 0;
Al Viro5bb7ea22007-12-09 16:06:41 +00002323 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2324 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002325 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002326
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002327 offset += bcnt;
2328 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002329 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002330 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002331 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002332 np->put_tx_ctx = np->first_tx_ctx;
2333 } while (size);
2334 }
2335
2336 /* set last fragment flag */
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002337 prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002338
2339 /* save skb in this slot's context area */
2340 prev_tx_ctx->skb = skb;
2341
2342 if (skb_is_gso(skb))
2343 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
2344 else
2345 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
2346 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
2347
2348 /* vlan tag */
Jesse Grosseab6d182010-10-20 13:56:03 +00002349 if (vlan_tx_tag_present(skb))
2350 start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT |
2351 vlan_tx_tag_get(skb));
2352 else
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002353 start_tx->txvlan = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002354
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002355 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002356
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002357 if (np->tx_limit) {
2358 /* Limit the number of outstanding tx. Setup all fragments, but
2359 * do not set the VALID bit on the first descriptor. Save a pointer
2360 * to that descriptor and also for next skb_map element.
2361 */
2362
2363 if (np->tx_pkts_in_progress == NV_TX_LIMIT_COUNT) {
2364 if (!np->tx_change_owner)
2365 np->tx_change_owner = start_tx_ctx;
2366
2367 /* remove VALID bit */
2368 tx_flags &= ~NV_TX2_VALID;
2369 start_tx_ctx->first_tx_desc = start_tx;
2370 start_tx_ctx->next_tx_ctx = np->put_tx_ctx;
2371 np->tx_end_flip = np->put_tx_ctx;
2372 } else {
2373 np->tx_pkts_in_progress++;
2374 }
2375 }
2376
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002377 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002378 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2379 np->put_tx.ex = put_tx;
2380
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002381 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002382
Joe Perches6b808582010-11-29 07:41:53 +00002383 netdev_dbg(dev, "%s: entries %d queued for transmission. tx_flags_extra: %x\n",
2384 __func__, entries, tx_flags_extra);
Joe Perchese6499852010-11-29 07:41:54 +00002385#ifdef DEBUG
2386 print_hex_dump(KERN_DEBUG, "", DUMP_PREFIX_OFFSET, 16, 1,
2387 skb->data, 64, true);
2388#endif
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002389
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002390 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002391 return NETDEV_TX_OK;
2392}
2393
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002394static inline void nv_tx_flip_ownership(struct net_device *dev)
2395{
2396 struct fe_priv *np = netdev_priv(dev);
2397
2398 np->tx_pkts_in_progress--;
2399 if (np->tx_change_owner) {
Al Viro30ecce92008-03-26 05:57:12 +00002400 np->tx_change_owner->first_tx_desc->flaglen |=
2401 cpu_to_le32(NV_TX2_VALID);
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002402 np->tx_pkts_in_progress++;
2403
2404 np->tx_change_owner = np->tx_change_owner->next_tx_ctx;
2405 if (np->tx_change_owner == np->tx_end_flip)
2406 np->tx_change_owner = NULL;
2407
2408 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
2409 }
2410}
2411
Linus Torvalds1da177e2005-04-16 15:20:36 -07002412/*
2413 * nv_tx_done: check for completed packets, release the skbs.
2414 *
2415 * Caller must own np->lock.
2416 */
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002417static int nv_tx_done(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002418{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002419 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002420 u32 flags;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002421 int tx_work = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002422 struct ring_desc *orig_get_tx = np->get_tx.orig;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002423
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002424 while ((np->get_tx.orig != np->put_tx.orig) &&
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002425 !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID) &&
2426 (tx_work < limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002427
Joe Perches6b808582010-11-29 07:41:53 +00002428 netdev_dbg(dev, "%s: flags 0x%x\n", __func__, flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002429
Eric Dumazet73a37072009-06-17 21:17:59 +00002430 nv_unmap_txskb(np, np->get_tx_ctx);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002431
Linus Torvalds1da177e2005-04-16 15:20:36 -07002432 if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002433 if (flags & NV_TX_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002434 if (flags & NV_TX_ERROR) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002435 if (flags & NV_TX_UNDERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002436 dev->stats.tx_fifo_errors++;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002437 if (flags & NV_TX_CARRIERLOST)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002438 dev->stats.tx_carrier_errors++;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002439 if ((flags & NV_TX_RETRYERROR) && !(flags & NV_TX_RETRYCOUNT_MASK))
2440 nv_legacybackoff_reseed(dev);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002441 dev->stats.tx_errors++;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002442 } else {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002443 dev->stats.tx_packets++;
2444 dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002445 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002446 dev_kfree_skb_any(np->get_tx_ctx->skb);
2447 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002448 tx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002449 }
2450 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002451 if (flags & NV_TX2_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002452 if (flags & NV_TX2_ERROR) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002453 if (flags & NV_TX2_UNDERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002454 dev->stats.tx_fifo_errors++;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002455 if (flags & NV_TX2_CARRIERLOST)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002456 dev->stats.tx_carrier_errors++;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002457 if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK))
2458 nv_legacybackoff_reseed(dev);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002459 dev->stats.tx_errors++;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002460 } else {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002461 dev->stats.tx_packets++;
2462 dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002463 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002464 dev_kfree_skb_any(np->get_tx_ctx->skb);
2465 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002466 tx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002467 }
2468 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002469 if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002470 np->get_tx.orig = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002471 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002472 np->get_tx_ctx = np->first_tx_ctx;
2473 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002474 if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002475 np->tx_stop = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002476 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002477 }
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002478 return tx_work;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002479}
2480
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002481static int nv_tx_done_optimized(struct net_device *dev, int limit)
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002482{
2483 struct fe_priv *np = netdev_priv(dev);
2484 u32 flags;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002485 int tx_work = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002486 struct ring_desc_ex *orig_get_tx = np->get_tx.ex;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002487
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002488 while ((np->get_tx.ex != np->put_tx.ex) &&
Julia Lawall217d32d2010-07-05 22:15:47 -07002489 !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX2_VALID) &&
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002490 (tx_work < limit)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002491
Joe Perches6b808582010-11-29 07:41:53 +00002492 netdev_dbg(dev, "%s: flags 0x%x\n", __func__, flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002493
Eric Dumazet73a37072009-06-17 21:17:59 +00002494 nv_unmap_txskb(np, np->get_tx_ctx);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002495
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002496 if (flags & NV_TX2_LASTPACKET) {
Ayaz Abdulla21828162007-01-23 12:27:21 -05002497 if (!(flags & NV_TX2_ERROR))
Jeff Garzik8148ff42007-10-16 20:56:09 -04002498 dev->stats.tx_packets++;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002499 else {
2500 if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK)) {
2501 if (np->driver_data & DEV_HAS_GEAR_MODE)
2502 nv_gear_backoff_reseed(dev);
2503 else
2504 nv_legacybackoff_reseed(dev);
2505 }
2506 }
2507
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002508 dev_kfree_skb_any(np->get_tx_ctx->skb);
2509 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002510 tx_work++;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002511
Szymon Janc78aea4f2010-11-27 08:39:43 +00002512 if (np->tx_limit)
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002513 nv_tx_flip_ownership(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002514 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002515 if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002516 np->get_tx.ex = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002517 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002518 np->get_tx_ctx = np->first_tx_ctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002519 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002520 if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002521 np->tx_stop = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002522 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002523 }
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002524 return tx_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002525}
2526
2527/*
2528 * nv_tx_timeout: dev->tx_timeout function
Herbert Xu932ff272006-06-09 12:20:56 -07002529 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002530 */
2531static void nv_tx_timeout(struct net_device *dev)
2532{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002533 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002534 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002535 u32 status;
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002536 union ring_type put_tx;
2537 int saved_tx_limit;
Joe Perches294a5542010-11-29 07:41:56 +00002538 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002539
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002540 if (np->msi_flags & NV_MSI_X_ENABLED)
2541 status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
2542 else
2543 status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
2544
Joe Perches1d397f32010-11-29 07:41:57 +00002545 netdev_info(dev, "Got tx_timeout. irq: %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002546
Joe Perches1d397f32010-11-29 07:41:57 +00002547 netdev_info(dev, "Ring at %lx\n", (unsigned long)np->ring_addr);
2548 netdev_info(dev, "Dumping tx registers\n");
Joe Perches294a5542010-11-29 07:41:56 +00002549 for (i = 0; i <= np->register_size; i += 32) {
Joe Perches1d397f32010-11-29 07:41:57 +00002550 netdev_info(dev,
2551 "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
2552 i,
2553 readl(base + i + 0), readl(base + i + 4),
2554 readl(base + i + 8), readl(base + i + 12),
2555 readl(base + i + 16), readl(base + i + 20),
2556 readl(base + i + 24), readl(base + i + 28));
Joe Perches294a5542010-11-29 07:41:56 +00002557 }
Joe Perches1d397f32010-11-29 07:41:57 +00002558 netdev_info(dev, "Dumping tx ring\n");
Joe Perches294a5542010-11-29 07:41:56 +00002559 for (i = 0; i < np->tx_ring_size; i += 4) {
2560 if (!nv_optimized(np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00002561 netdev_info(dev,
2562 "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
2563 i,
2564 le32_to_cpu(np->tx_ring.orig[i].buf),
2565 le32_to_cpu(np->tx_ring.orig[i].flaglen),
2566 le32_to_cpu(np->tx_ring.orig[i+1].buf),
2567 le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
2568 le32_to_cpu(np->tx_ring.orig[i+2].buf),
2569 le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
2570 le32_to_cpu(np->tx_ring.orig[i+3].buf),
2571 le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
Joe Perches294a5542010-11-29 07:41:56 +00002572 } else {
Joe Perches1d397f32010-11-29 07:41:57 +00002573 netdev_info(dev,
2574 "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
2575 i,
2576 le32_to_cpu(np->tx_ring.ex[i].bufhigh),
2577 le32_to_cpu(np->tx_ring.ex[i].buflow),
2578 le32_to_cpu(np->tx_ring.ex[i].flaglen),
2579 le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
2580 le32_to_cpu(np->tx_ring.ex[i+1].buflow),
2581 le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
2582 le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
2583 le32_to_cpu(np->tx_ring.ex[i+2].buflow),
2584 le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
2585 le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
2586 le32_to_cpu(np->tx_ring.ex[i+3].buflow),
2587 le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
Manfred Spraulc2dba062005-07-31 18:29:47 +02002588 }
2589 }
2590
Linus Torvalds1da177e2005-04-16 15:20:36 -07002591 spin_lock_irq(&np->lock);
2592
2593 /* 1) stop tx engine */
2594 nv_stop_tx(dev);
2595
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002596 /* 2) complete any outstanding tx and do not give HW any limited tx pkts */
2597 saved_tx_limit = np->tx_limit;
2598 np->tx_limit = 0; /* prevent giving HW any limited pkts */
2599 np->tx_stop = 0; /* prevent waking tx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002600 if (!nv_optimized(np))
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002601 nv_tx_done(dev, np->tx_ring_size);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002602 else
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05002603 nv_tx_done_optimized(dev, np->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002604
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002605 /* save current HW postion */
2606 if (np->tx_change_owner)
2607 put_tx.ex = np->tx_change_owner->first_tx_desc;
2608 else
2609 put_tx = np->put_tx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002610
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002611 /* 3) clear all tx state */
2612 nv_drain_tx(dev);
2613 nv_init_tx(dev);
Ayaz Abdulla3ba4d092007-03-23 05:50:02 -05002614
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002615 /* 4) restore state to current HW position */
2616 np->get_tx = np->put_tx = put_tx;
2617 np->tx_limit = saved_tx_limit;
2618
2619 /* 5) restart tx engine */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002620 nv_start_tx(dev);
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002621 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002622 spin_unlock_irq(&np->lock);
2623}
2624
Manfred Spraul22c6d142005-04-19 21:17:09 +02002625/*
2626 * Called when the nic notices a mismatch between the actual data len on the
2627 * wire and the len indicated in the 802 header
2628 */
2629static int nv_getlen(struct net_device *dev, void *packet, int datalen)
2630{
2631 int hdrlen; /* length of the 802 header */
2632 int protolen; /* length as stored in the proto field */
2633
2634 /* 1) calculate len according to header */
Szymon Janc78aea4f2010-11-27 08:39:43 +00002635 if (((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
2636 protolen = ntohs(((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002637 hdrlen = VLAN_HLEN;
2638 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002639 protolen = ntohs(((struct ethhdr *)packet)->h_proto);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002640 hdrlen = ETH_HLEN;
2641 }
Joe Perches6b808582010-11-29 07:41:53 +00002642 netdev_dbg(dev, "%s: datalen %d, protolen %d, hdrlen %d\n",
2643 __func__, datalen, protolen, hdrlen);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002644 if (protolen > ETH_DATA_LEN)
2645 return datalen; /* Value in proto field not a len, no checks possible */
2646
2647 protolen += hdrlen;
2648 /* consistency checks: */
2649 if (datalen > ETH_ZLEN) {
2650 if (datalen >= protolen) {
2651 /* more data on wire than in 802 header, trim of
2652 * additional data.
2653 */
Joe Perches6b808582010-11-29 07:41:53 +00002654 netdev_dbg(dev, "%s: accepting %d bytes\n",
2655 __func__, protolen);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002656 return protolen;
2657 } else {
2658 /* less data on wire than mentioned in header.
2659 * Discard the packet.
2660 */
Joe Perches6b808582010-11-29 07:41:53 +00002661 netdev_dbg(dev, "%s: discarding long packet\n",
2662 __func__);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002663 return -1;
2664 }
2665 } else {
2666 /* short packet. Accept only if 802 values are also short */
2667 if (protolen > ETH_ZLEN) {
Joe Perches6b808582010-11-29 07:41:53 +00002668 netdev_dbg(dev, "%s: discarding short packet\n",
2669 __func__);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002670 return -1;
2671 }
Joe Perches6b808582010-11-29 07:41:53 +00002672 netdev_dbg(dev, "%s: accepting %d bytes\n", __func__, datalen);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002673 return datalen;
2674 }
2675}
2676
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002677static int nv_rx_process(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002678{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002679 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002680 u32 flags;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002681 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002682 struct sk_buff *skb;
2683 int len;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05002684
Szymon Janc78aea4f2010-11-27 08:39:43 +00002685 while ((np->get_rx.orig != np->put_rx.orig) &&
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002686 !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002687 (rx_work < limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002688
Joe Perches6b808582010-11-29 07:41:53 +00002689 netdev_dbg(dev, "%s: flags 0x%x\n", __func__, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002690
Linus Torvalds1da177e2005-04-16 15:20:36 -07002691 /*
2692 * the packet is for us - immediately tear down the pci mapping.
2693 * TODO: check if a prefetch of the first cacheline improves
2694 * the performance.
2695 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002696 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2697 np->get_rx_ctx->dma_len,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002698 PCI_DMA_FROMDEVICE);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002699 skb = np->get_rx_ctx->skb;
2700 np->get_rx_ctx->skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002701
Joe Perches6b808582010-11-29 07:41:53 +00002702 netdev_dbg(dev, "Dumping packet (flags 0x%x)\n", flags);
Joe Perchese6499852010-11-29 07:41:54 +00002703#ifdef DEBUG
2704 print_hex_dump(KERN_DEBUG, "", DUMP_PREFIX_OFFSET,
2705 16, 1, skb->data, 64, true);
2706#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002707 /* look at what we actually got: */
2708 if (np->desc_ver == DESC_VER_1) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002709 if (likely(flags & NV_RX_DESCRIPTORVALID)) {
2710 len = flags & LEN_MASK_V1;
2711 if (unlikely(flags & NV_RX_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002712 if ((flags & NV_RX_ERROR_MASK) == NV_RX_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002713 len = nv_getlen(dev, skb->data, len);
2714 if (len < 0) {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002715 dev->stats.rx_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002716 dev_kfree_skb(skb);
2717 goto next_pkt;
2718 }
2719 }
2720 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002721 else if ((flags & NV_RX_ERROR_MASK) == NV_RX_FRAMINGERR) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002722 if (flags & NV_RX_SUBSTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002723 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002724 }
2725 /* the rest are hard errors */
2726 else {
2727 if (flags & NV_RX_MISSEDFRAME)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002728 dev->stats.rx_missed_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002729 if (flags & NV_RX_CRCERR)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002730 dev->stats.rx_crc_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002731 if (flags & NV_RX_OVERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002732 dev->stats.rx_over_errors++;
2733 dev->stats.rx_errors++;
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002734 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002735 goto next_pkt;
2736 }
2737 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002738 } else {
2739 dev_kfree_skb(skb);
2740 goto next_pkt;
Manfred Spraul22c6d142005-04-19 21:17:09 +02002741 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002742 } else {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002743 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2744 len = flags & LEN_MASK_V2;
2745 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002746 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002747 len = nv_getlen(dev, skb->data, len);
2748 if (len < 0) {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002749 dev->stats.rx_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002750 dev_kfree_skb(skb);
2751 goto next_pkt;
2752 }
2753 }
2754 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002755 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002756 if (flags & NV_RX2_SUBSTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002757 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002758 }
2759 /* the rest are hard errors */
2760 else {
2761 if (flags & NV_RX2_CRCERR)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002762 dev->stats.rx_crc_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002763 if (flags & NV_RX2_OVERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002764 dev->stats.rx_over_errors++;
2765 dev->stats.rx_errors++;
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002766 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002767 goto next_pkt;
2768 }
2769 }
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002770 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2771 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002772 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002773 } else {
2774 dev_kfree_skb(skb);
2775 goto next_pkt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002776 }
2777 }
2778 /* got a valid packet - forward it to the network core */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002779 skb_put(skb, len);
2780 skb->protocol = eth_type_trans(skb, dev);
Joe Perches6b808582010-11-29 07:41:53 +00002781 netdev_dbg(dev, "%s: %d bytes, proto %d accepted\n",
2782 __func__, len, skb->protocol);
Tom Herbert53f224c2010-05-03 19:08:45 +00002783 napi_gro_receive(&np->napi, skb);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002784 dev->stats.rx_packets++;
2785 dev->stats.rx_bytes += len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002786next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002787 if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002788 np->get_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002789 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002790 np->get_rx_ctx = np->first_rx_ctx;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002791
2792 rx_work++;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002793 }
2794
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002795 return rx_work;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002796}
2797
2798static int nv_rx_process_optimized(struct net_device *dev, int limit)
2799{
2800 struct fe_priv *np = netdev_priv(dev);
2801 u32 flags;
2802 u32 vlanflags = 0;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002803 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002804 struct sk_buff *skb;
2805 int len;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002806
Szymon Janc78aea4f2010-11-27 08:39:43 +00002807 while ((np->get_rx.ex != np->put_rx.ex) &&
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002808 !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
Ingo Molnarc1b71512007-10-17 12:18:23 +02002809 (rx_work < limit)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002810
Joe Perches6b808582010-11-29 07:41:53 +00002811 netdev_dbg(dev, "%s: flags 0x%x\n", __func__, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002812
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002813 /*
2814 * the packet is for us - immediately tear down the pci mapping.
2815 * TODO: check if a prefetch of the first cacheline improves
2816 * the performance.
2817 */
2818 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2819 np->get_rx_ctx->dma_len,
2820 PCI_DMA_FROMDEVICE);
2821 skb = np->get_rx_ctx->skb;
2822 np->get_rx_ctx->skb = NULL;
2823
Joe Perchese6499852010-11-29 07:41:54 +00002824 netdev_dbg(dev, "Dumping packet (flags 0x%x)\n", flags);
2825#ifdef DEBUG
2826 print_hex_dump(KERN_DEBUG, "", DUMP_PREFIX_OFFSET, 16, 1,
2827 skb->data, 64, true);
2828#endif
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002829 /* look at what we actually got: */
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002830 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2831 len = flags & LEN_MASK_V2;
2832 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002833 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002834 len = nv_getlen(dev, skb->data, len);
2835 if (len < 0) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002836 dev_kfree_skb(skb);
2837 goto next_pkt;
2838 }
2839 }
2840 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002841 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002842 if (flags & NV_RX2_SUBSTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002843 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002844 }
2845 /* the rest are hard errors */
2846 else {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002847 dev_kfree_skb(skb);
2848 goto next_pkt;
2849 }
2850 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002851
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002852 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2853 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002854 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002855
2856 /* got a valid packet - forward it to the network core */
2857 skb_put(skb, len);
2858 skb->protocol = eth_type_trans(skb, dev);
2859 prefetch(skb->data);
2860
Joe Perches6b808582010-11-29 07:41:53 +00002861 netdev_dbg(dev, "%s: %d bytes, proto %d accepted\n",
2862 __func__, len, skb->protocol);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002863
2864 if (likely(!np->vlangrp)) {
Tom Herbert53f224c2010-05-03 19:08:45 +00002865 napi_gro_receive(&np->napi, skb);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002866 } else {
2867 vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
2868 if (vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
Tom Herbert53f224c2010-05-03 19:08:45 +00002869 vlan_gro_receive(&np->napi, np->vlangrp,
2870 vlanflags & NV_RX3_VLAN_TAG_MASK, skb);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002871 } else {
Tom Herbert53f224c2010-05-03 19:08:45 +00002872 napi_gro_receive(&np->napi, skb);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002873 }
2874 }
2875
Jeff Garzik8148ff42007-10-16 20:56:09 -04002876 dev->stats.rx_packets++;
2877 dev->stats.rx_bytes += len;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002878 } else {
2879 dev_kfree_skb(skb);
2880 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002881next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002882 if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002883 np->get_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002884 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002885 np->get_rx_ctx = np->first_rx_ctx;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002886
2887 rx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002888 }
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002889
Ingo Molnarc1b71512007-10-17 12:18:23 +02002890 return rx_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002891}
2892
Manfred Sprauld81c0982005-07-31 18:20:30 +02002893static void set_bufsize(struct net_device *dev)
2894{
2895 struct fe_priv *np = netdev_priv(dev);
2896
2897 if (dev->mtu <= ETH_DATA_LEN)
2898 np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
2899 else
2900 np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
2901}
2902
Linus Torvalds1da177e2005-04-16 15:20:36 -07002903/*
2904 * nv_change_mtu: dev->change_mtu function
2905 * Called with dev_base_lock held for read.
2906 */
2907static int nv_change_mtu(struct net_device *dev, int new_mtu)
2908{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002909 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002910 int old_mtu;
2911
2912 if (new_mtu < 64 || new_mtu > np->pkt_limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002913 return -EINVAL;
Manfred Sprauld81c0982005-07-31 18:20:30 +02002914
2915 old_mtu = dev->mtu;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002916 dev->mtu = new_mtu;
Manfred Sprauld81c0982005-07-31 18:20:30 +02002917
2918 /* return early if the buffer sizes will not change */
2919 if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
2920 return 0;
2921 if (old_mtu == new_mtu)
2922 return 0;
2923
2924 /* synchronized against open : rtnl_lock() held by caller */
2925 if (netif_running(dev)) {
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01002926 u8 __iomem *base = get_hwbase(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002927 /*
2928 * It seems that the nic preloads valid ring entries into an
2929 * internal buffer. The procedure for flushing everything is
2930 * guessed, there is probably a simpler approach.
2931 * Changing the MTU is a rare event, it shouldn't matter.
2932 */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07002933 nv_disable_irq(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00002934 nv_napi_disable(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002935 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07002936 netif_addr_lock(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002937 spin_lock(&np->lock);
2938 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002939 nv_stop_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002940 nv_txrx_reset(dev);
2941 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002942 nv_drain_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002943 /* reinit driver view of the rx queue */
Manfred Sprauld81c0982005-07-31 18:20:30 +02002944 set_bufsize(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04002945 if (nv_init_ring(dev)) {
Manfred Sprauld81c0982005-07-31 18:20:30 +02002946 if (!np->in_shutdown)
2947 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
2948 }
2949 /* reinit nic view of the rx queue */
2950 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Ayaz Abdulla0832b252006-02-04 13:13:26 -05002951 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00002952 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Manfred Sprauld81c0982005-07-31 18:20:30 +02002953 base + NvRegRingSizes);
2954 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04002955 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002956 pci_push(base);
2957
2958 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002959 nv_start_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002960 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07002961 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002962 netif_tx_unlock_bh(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00002963 nv_napi_enable(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07002964 nv_enable_irq(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002965 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002966 return 0;
2967}
2968
Manfred Spraul72b31782005-07-31 18:33:34 +02002969static void nv_copy_mac_to_hw(struct net_device *dev)
2970{
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01002971 u8 __iomem *base = get_hwbase(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002972 u32 mac[2];
2973
2974 mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
2975 (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
2976 mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
2977
2978 writel(mac[0], base + NvRegMacAddrA);
2979 writel(mac[1], base + NvRegMacAddrB);
2980}
2981
2982/*
2983 * nv_set_mac_address: dev->set_mac_address function
2984 * Called with rtnl_lock() held.
2985 */
2986static int nv_set_mac_address(struct net_device *dev, void *addr)
2987{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002988 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00002989 struct sockaddr *macaddr = (struct sockaddr *)addr;
Manfred Spraul72b31782005-07-31 18:33:34 +02002990
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002991 if (!is_valid_ether_addr(macaddr->sa_data))
Manfred Spraul72b31782005-07-31 18:33:34 +02002992 return -EADDRNOTAVAIL;
2993
2994 /* synchronized against open : rtnl_lock() held by caller */
2995 memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
2996
2997 if (netif_running(dev)) {
Herbert Xu932ff272006-06-09 12:20:56 -07002998 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07002999 netif_addr_lock(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02003000 spin_lock_irq(&np->lock);
3001
3002 /* stop rx engine */
3003 nv_stop_rx(dev);
3004
3005 /* set mac address */
3006 nv_copy_mac_to_hw(dev);
3007
3008 /* restart rx engine */
3009 nv_start_rx(dev);
3010 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07003011 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07003012 netif_tx_unlock_bh(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02003013 } else {
3014 nv_copy_mac_to_hw(dev);
3015 }
3016 return 0;
3017}
3018
Linus Torvalds1da177e2005-04-16 15:20:36 -07003019/*
3020 * nv_set_multicast: dev->set_multicast function
Herbert Xu932ff272006-06-09 12:20:56 -07003021 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003022 */
3023static void nv_set_multicast(struct net_device *dev)
3024{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003025 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003026 u8 __iomem *base = get_hwbase(dev);
3027 u32 addr[2];
3028 u32 mask[2];
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003029 u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003030
3031 memset(addr, 0, sizeof(addr));
3032 memset(mask, 0, sizeof(mask));
3033
3034 if (dev->flags & IFF_PROMISC) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003035 pff |= NVREG_PFF_PROMISC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003036 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003037 pff |= NVREG_PFF_MYADDR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003038
Jiri Pirko48e2f182010-02-22 09:22:26 +00003039 if (dev->flags & IFF_ALLMULTI || !netdev_mc_empty(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003040 u32 alwaysOff[2];
3041 u32 alwaysOn[2];
3042
3043 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
3044 if (dev->flags & IFF_ALLMULTI) {
3045 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
3046 } else {
Jiri Pirko22bedad32010-04-01 21:22:57 +00003047 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003048
Jiri Pirko22bedad32010-04-01 21:22:57 +00003049 netdev_for_each_mc_addr(ha, dev) {
3050 unsigned char *addr = ha->addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003051 u32 a, b;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003052
3053 a = le32_to_cpu(*(__le32 *) addr);
3054 b = le16_to_cpu(*(__le16 *) (&addr[4]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003055 alwaysOn[0] &= a;
3056 alwaysOff[0] &= ~a;
3057 alwaysOn[1] &= b;
3058 alwaysOff[1] &= ~b;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003059 }
3060 }
3061 addr[0] = alwaysOn[0];
3062 addr[1] = alwaysOn[1];
3063 mask[0] = alwaysOn[0] | alwaysOff[0];
3064 mask[1] = alwaysOn[1] | alwaysOff[1];
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05003065 } else {
3066 mask[0] = NVREG_MCASTMASKA_NONE;
3067 mask[1] = NVREG_MCASTMASKB_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003068 }
3069 }
3070 addr[0] |= NVREG_MCASTADDRA_FORCE;
3071 pff |= NVREG_PFF_ALWAYS;
3072 spin_lock_irq(&np->lock);
3073 nv_stop_rx(dev);
3074 writel(addr[0], base + NvRegMulticastAddrA);
3075 writel(addr[1], base + NvRegMulticastAddrB);
3076 writel(mask[0], base + NvRegMulticastMaskA);
3077 writel(mask[1], base + NvRegMulticastMaskB);
3078 writel(pff, base + NvRegPacketFilterFlags);
Joe Perchesf52dafc2010-11-29 07:41:55 +00003079 netdev_dbg(dev, "reconfiguration for multicast lists\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003080 nv_start_rx(dev);
3081 spin_unlock_irq(&np->lock);
3082}
3083
Adrian Bunkc7985052006-06-22 12:03:29 +02003084static void nv_update_pause(struct net_device *dev, u32 pause_flags)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003085{
3086 struct fe_priv *np = netdev_priv(dev);
3087 u8 __iomem *base = get_hwbase(dev);
3088
3089 np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
3090
3091 if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
3092 u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
3093 if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
3094 writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
3095 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3096 } else {
3097 writel(pff, base + NvRegPacketFilterFlags);
3098 }
3099 }
3100 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
3101 u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
3102 if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003103 u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
3104 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V2)
3105 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
Ayaz Abdulla9a33e882008-08-06 12:12:34 -04003106 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V3) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003107 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
Ayaz Abdulla9a33e882008-08-06 12:12:34 -04003108 /* limit the number of tx pause frames to a default of 8 */
3109 writel(readl(base + NvRegTxPauseFrameLimit)|NVREG_TX_PAUSEFRAMELIMIT_ENABLE, base + NvRegTxPauseFrameLimit);
3110 }
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003111 writel(pause_enable, base + NvRegTxPauseFrame);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003112 writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
3113 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3114 } else {
3115 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
3116 writel(regmisc, base + NvRegMisc1);
3117 }
3118 }
3119}
3120
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003121/**
3122 * nv_update_linkspeed: Setup the MAC according to the link partner
3123 * @dev: Network device to be configured
3124 *
3125 * The function queries the PHY and checks if there is a link partner.
3126 * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
3127 * set to 10 MBit HD.
3128 *
3129 * The function returns 0 if there is no link partner and 1 if there is
3130 * a good link partner.
3131 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003132static int nv_update_linkspeed(struct net_device *dev)
3133{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003134 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003135 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003136 int adv = 0;
3137 int lpa = 0;
3138 int adv_lpa, adv_pause, lpa_pause;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003139 int newls = np->linkspeed;
3140 int newdup = np->duplex;
3141 int mii_status;
3142 int retval = 0;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003143 u32 control_1000, status_1000, phyreg, pause_flags, txreg;
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003144 u32 txrxFlags = 0;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003145 u32 phy_exp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003146
3147 /* BMSR_LSTATUS is latched, read it twice:
3148 * we want the current value.
3149 */
3150 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3151 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3152
3153 if (!(mii_status & BMSR_LSTATUS)) {
Joe Perches6b808582010-11-29 07:41:53 +00003154 netdev_dbg(dev,
3155 "no link detected by phy - falling back to 10HD\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003156 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3157 newdup = 0;
3158 retval = 0;
3159 goto set_speed;
3160 }
3161
3162 if (np->autoneg == 0) {
Joe Perches6b808582010-11-29 07:41:53 +00003163 netdev_dbg(dev, "%s: autoneg off, PHY set to 0x%04x\n",
3164 __func__, np->fixed_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003165 if (np->fixed_mode & LPA_100FULL) {
3166 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3167 newdup = 1;
3168 } else if (np->fixed_mode & LPA_100HALF) {
3169 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3170 newdup = 0;
3171 } else if (np->fixed_mode & LPA_10FULL) {
3172 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3173 newdup = 1;
3174 } else {
3175 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3176 newdup = 0;
3177 }
3178 retval = 1;
3179 goto set_speed;
3180 }
3181 /* check auto negotiation is complete */
3182 if (!(mii_status & BMSR_ANEGCOMPLETE)) {
3183 /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
3184 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3185 newdup = 0;
3186 retval = 0;
Joe Perches6b808582010-11-29 07:41:53 +00003187 netdev_dbg(dev,
3188 "autoneg not completed - falling back to 10HD\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003189 goto set_speed;
3190 }
3191
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003192 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
3193 lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
Joe Perches6b808582010-11-29 07:41:53 +00003194 netdev_dbg(dev, "%s: PHY advertises 0x%04x, lpa 0x%04x\n",
3195 __func__, adv, lpa);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003196
Linus Torvalds1da177e2005-04-16 15:20:36 -07003197 retval = 1;
3198 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003199 control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
3200 status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003201
3202 if ((control_1000 & ADVERTISE_1000FULL) &&
3203 (status_1000 & LPA_1000FULL)) {
Joe Perches6b808582010-11-29 07:41:53 +00003204 netdev_dbg(dev, "%s: GBit ethernet detected\n",
3205 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003206 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
3207 newdup = 1;
3208 goto set_speed;
3209 }
3210 }
3211
Linus Torvalds1da177e2005-04-16 15:20:36 -07003212 /* FIXME: handle parallel detection properly */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003213 adv_lpa = lpa & adv;
3214 if (adv_lpa & LPA_100FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003215 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3216 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003217 } else if (adv_lpa & LPA_100HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003218 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3219 newdup = 0;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003220 } else if (adv_lpa & LPA_10FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003221 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3222 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003223 } else if (adv_lpa & LPA_10HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003224 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3225 newdup = 0;
3226 } else {
Joe Perches6b808582010-11-29 07:41:53 +00003227 netdev_dbg(dev, "bad ability %04x - falling back to 10HD\n",
3228 adv_lpa);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003229 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3230 newdup = 0;
3231 }
3232
3233set_speed:
3234 if (np->duplex == newdup && np->linkspeed == newls)
3235 return retval;
3236
Joe Perchesf52dafc2010-11-29 07:41:55 +00003237 netdev_dbg(dev, "changing link setting from %d/%d to %d/%d\n",
3238 np->linkspeed, np->duplex, newls, newdup);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003239
3240 np->duplex = newdup;
3241 np->linkspeed = newls;
3242
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003243 /* The transmitter and receiver must be restarted for safe update */
3244 if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START) {
3245 txrxFlags |= NV_RESTART_TX;
3246 nv_stop_tx(dev);
3247 }
3248 if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
3249 txrxFlags |= NV_RESTART_RX;
3250 nv_stop_rx(dev);
3251 }
3252
Linus Torvalds1da177e2005-04-16 15:20:36 -07003253 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003254 phyreg = readl(base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003255 phyreg &= ~(0x3FF00);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003256 if (((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) ||
3257 ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100))
3258 phyreg |= NVREG_SLOTTIME_10_100_FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003259 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003260 phyreg |= NVREG_SLOTTIME_1000_FULL;
3261 writel(phyreg, base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003262 }
3263
3264 phyreg = readl(base + NvRegPhyInterface);
3265 phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
3266 if (np->duplex == 0)
3267 phyreg |= PHY_HALF;
3268 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
3269 phyreg |= PHY_100;
3270 else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3271 phyreg |= PHY_1000;
3272 writel(phyreg, base + NvRegPhyInterface);
3273
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003274 phy_exp = mii_rw(dev, np->phyaddr, MII_EXPANSION, MII_READ) & EXPANSION_NWAY; /* autoneg capable */
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003275 if (phyreg & PHY_RGMII) {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003276 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) {
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003277 txreg = NVREG_TX_DEFERRAL_RGMII_1000;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003278 } else {
3279 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX)) {
3280 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_10)
3281 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
3282 else
3283 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
3284 } else {
3285 txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
3286 }
3287 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003288 } else {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003289 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX))
3290 txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
3291 else
3292 txreg = NVREG_TX_DEFERRAL_DEFAULT;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003293 }
3294 writel(txreg, base + NvRegTxDeferral);
3295
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04003296 if (np->desc_ver == DESC_VER_1) {
3297 txreg = NVREG_TX_WM_DESC1_DEFAULT;
3298 } else {
3299 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3300 txreg = NVREG_TX_WM_DESC2_3_1000;
3301 else
3302 txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
3303 }
3304 writel(txreg, base + NvRegTxWatermark);
3305
Szymon Janc78aea4f2010-11-27 08:39:43 +00003306 writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
Linus Torvalds1da177e2005-04-16 15:20:36 -07003307 base + NvRegMisc1);
3308 pci_push(base);
3309 writel(np->linkspeed, base + NvRegLinkSpeed);
3310 pci_push(base);
3311
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003312 pause_flags = 0;
3313 /* setup pause frame */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003314 if (np->duplex != 0) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003315 if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003316 adv_pause = adv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3317 lpa_pause = lpa & (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003318
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003319 switch (adv_pause) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003320 case ADVERTISE_PAUSE_CAP:
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003321 if (lpa_pause & LPA_PAUSE_CAP) {
3322 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3323 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3324 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3325 }
3326 break;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003327 case ADVERTISE_PAUSE_ASYM:
Szymon Janc78aea4f2010-11-27 08:39:43 +00003328 if (lpa_pause == (LPA_PAUSE_CAP | LPA_PAUSE_ASYM))
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003329 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003330 break;
Szymon Janc78aea4f2010-11-27 08:39:43 +00003331 case ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM:
3332 if (lpa_pause & LPA_PAUSE_CAP) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003333 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3334 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3335 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3336 }
3337 if (lpa_pause == LPA_PAUSE_ASYM)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003338 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003339 break;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003340 }
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003341 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003342 pause_flags = np->pause_flags;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003343 }
3344 }
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003345 nv_update_pause(dev, pause_flags);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003346
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003347 if (txrxFlags & NV_RESTART_TX)
3348 nv_start_tx(dev);
3349 if (txrxFlags & NV_RESTART_RX)
3350 nv_start_rx(dev);
3351
Linus Torvalds1da177e2005-04-16 15:20:36 -07003352 return retval;
3353}
3354
3355static void nv_linkchange(struct net_device *dev)
3356{
3357 if (nv_update_linkspeed(dev)) {
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003358 if (!netif_carrier_ok(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003359 netif_carrier_on(dev);
Joe Perches1d397f32010-11-29 07:41:57 +00003360 netdev_info(dev, "link up\n");
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00003361 nv_txrx_gate(dev, false);
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003362 nv_start_rx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003363 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003364 } else {
3365 if (netif_carrier_ok(dev)) {
3366 netif_carrier_off(dev);
Joe Perches1d397f32010-11-29 07:41:57 +00003367 netdev_info(dev, "link down\n");
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00003368 nv_txrx_gate(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003369 nv_stop_rx(dev);
3370 }
3371 }
3372}
3373
3374static void nv_link_irq(struct net_device *dev)
3375{
3376 u8 __iomem *base = get_hwbase(dev);
3377 u32 miistat;
3378
3379 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05003380 writel(NVREG_MIISTAT_LINKCHANGE, base + NvRegMIIStatus);
Joe Perchesf52dafc2010-11-29 07:41:55 +00003381 netdev_dbg(dev, "link change irq, status 0x%x\n", miistat);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003382
3383 if (miistat & (NVREG_MIISTAT_LINKCHANGE))
3384 nv_linkchange(dev);
Joe Perches6b808582010-11-29 07:41:53 +00003385 netdev_dbg(dev, "link change notification done\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003386}
3387
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003388static void nv_msi_workaround(struct fe_priv *np)
3389{
3390
3391 /* Need to toggle the msi irq mask within the ethernet device,
3392 * otherwise, future interrupts will not be detected.
3393 */
3394 if (np->msi_flags & NV_MSI_ENABLED) {
3395 u8 __iomem *base = np->base;
3396
3397 writel(0, base + NvRegMSIIrqMask);
3398 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3399 }
3400}
3401
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003402static inline int nv_change_interrupt_mode(struct net_device *dev, int total_work)
3403{
3404 struct fe_priv *np = netdev_priv(dev);
3405
3406 if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC) {
3407 if (total_work > NV_DYNAMIC_THRESHOLD) {
3408 /* transition to poll based interrupts */
3409 np->quiet_count = 0;
3410 if (np->irqmask != NVREG_IRQMASK_CPU) {
3411 np->irqmask = NVREG_IRQMASK_CPU;
3412 return 1;
3413 }
3414 } else {
3415 if (np->quiet_count < NV_DYNAMIC_MAX_QUIET_COUNT) {
3416 np->quiet_count++;
3417 } else {
3418 /* reached a period of low activity, switch
3419 to per tx/rx packet interrupts */
3420 if (np->irqmask != NVREG_IRQMASK_THROUGHPUT) {
3421 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
3422 return 1;
3423 }
3424 }
3425 }
3426 }
3427 return 0;
3428}
3429
David Howells7d12e782006-10-05 14:55:46 +01003430static irqreturn_t nv_nic_irq(int foo, void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003431{
3432 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003433 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003434 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003435
Joe Perches6b808582010-11-29 07:41:53 +00003436 netdev_dbg(dev, "%s\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003437
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003438 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3439 np->events = readl(base + NvRegIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003440 writel(np->events, base + NvRegIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003441 } else {
3442 np->events = readl(base + NvRegMSIXIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003443 writel(np->events, base + NvRegMSIXIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003444 }
Joe Perches6b808582010-11-29 07:41:53 +00003445 netdev_dbg(dev, "irq: %08x\n", np->events);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003446 if (!(np->events & np->irqmask))
3447 return IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003448
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003449 nv_msi_workaround(np);
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003450
Eric Dumazet78c29bd2009-07-02 04:04:45 +00003451 if (napi_schedule_prep(&np->napi)) {
3452 /*
3453 * Disable further irq's (msix not enabled with napi)
3454 */
3455 writel(0, base + NvRegIrqMask);
3456 __napi_schedule(&np->napi);
3457 }
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003458
Joe Perches6b808582010-11-29 07:41:53 +00003459 netdev_dbg(dev, "%s: completed\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003460
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003461 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003462}
3463
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003464/**
3465 * All _optimized functions are used to help increase performance
3466 * (reduce CPU and increase throughput). They use descripter version 3,
3467 * compiler directives, and reduce memory accesses.
3468 */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003469static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
3470{
3471 struct net_device *dev = (struct net_device *) data;
3472 struct fe_priv *np = netdev_priv(dev);
3473 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003474
Joe Perches6b808582010-11-29 07:41:53 +00003475 netdev_dbg(dev, "%s\n", __func__);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003476
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003477 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3478 np->events = readl(base + NvRegIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003479 writel(np->events, base + NvRegIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003480 } else {
3481 np->events = readl(base + NvRegMSIXIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003482 writel(np->events, base + NvRegMSIXIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003483 }
Joe Perches6b808582010-11-29 07:41:53 +00003484 netdev_dbg(dev, "irq: %08x\n", np->events);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003485 if (!(np->events & np->irqmask))
3486 return IRQ_NONE;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003487
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003488 nv_msi_workaround(np);
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003489
Eric Dumazet78c29bd2009-07-02 04:04:45 +00003490 if (napi_schedule_prep(&np->napi)) {
3491 /*
3492 * Disable further irq's (msix not enabled with napi)
3493 */
3494 writel(0, base + NvRegIrqMask);
3495 __napi_schedule(&np->napi);
3496 }
Joe Perches6b808582010-11-29 07:41:53 +00003497 netdev_dbg(dev, "%s: completed\n", __func__);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003498
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003499 return IRQ_HANDLED;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003500}
3501
David Howells7d12e782006-10-05 14:55:46 +01003502static irqreturn_t nv_nic_irq_tx(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003503{
3504 struct net_device *dev = (struct net_device *) data;
3505 struct fe_priv *np = netdev_priv(dev);
3506 u8 __iomem *base = get_hwbase(dev);
3507 u32 events;
3508 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003509 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003510
Joe Perches6b808582010-11-29 07:41:53 +00003511 netdev_dbg(dev, "%s\n", __func__);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003512
Szymon Janc78aea4f2010-11-27 08:39:43 +00003513 for (i = 0;; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003514 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
3515 writel(NVREG_IRQ_TX_ALL, base + NvRegMSIXIrqStatus);
Joe Perches6b808582010-11-29 07:41:53 +00003516 netdev_dbg(dev, "tx irq: %08x\n", events);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003517 if (!(events & np->irqmask))
3518 break;
3519
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003520 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003521 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003522 spin_unlock_irqrestore(&np->lock, flags);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003523
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003524 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003525 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003526 /* disable interrupts on the nic */
3527 writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
3528 pci_push(base);
3529
3530 if (!np->in_shutdown) {
3531 np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
3532 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3533 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003534 spin_unlock_irqrestore(&np->lock, flags);
Timo Jantunen1a2b7332007-08-14 21:56:57 +03003535 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_tx.\n", dev->name, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003536 break;
3537 }
3538
3539 }
Joe Perches6b808582010-11-29 07:41:53 +00003540 netdev_dbg(dev, "%s: completed\n", __func__);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003541
3542 return IRQ_RETVAL(i);
3543}
3544
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003545static int nv_napi_poll(struct napi_struct *napi, int budget)
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003546{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003547 struct fe_priv *np = container_of(napi, struct fe_priv, napi);
3548 struct net_device *dev = np->dev;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003549 u8 __iomem *base = get_hwbase(dev);
Francois Romieud15e9c42006-12-17 23:03:15 +01003550 unsigned long flags;
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003551 int retcode;
Szymon Janc78aea4f2010-11-27 08:39:43 +00003552 int rx_count, tx_work = 0, rx_work = 0;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003553
stephen hemminger81a2e362010-04-28 08:25:28 +00003554 do {
3555 if (!nv_optimized(np)) {
3556 spin_lock_irqsave(&np->lock, flags);
3557 tx_work += nv_tx_done(dev, np->tx_ring_size);
3558 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003559
Tom Herbertd951f722010-05-05 18:15:21 +00003560 rx_count = nv_rx_process(dev, budget - rx_work);
stephen hemminger81a2e362010-04-28 08:25:28 +00003561 retcode = nv_alloc_rx(dev);
3562 } else {
3563 spin_lock_irqsave(&np->lock, flags);
3564 tx_work += nv_tx_done_optimized(dev, np->tx_ring_size);
3565 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003566
Tom Herbertd951f722010-05-05 18:15:21 +00003567 rx_count = nv_rx_process_optimized(dev,
3568 budget - rx_work);
stephen hemminger81a2e362010-04-28 08:25:28 +00003569 retcode = nv_alloc_rx_optimized(dev);
3570 }
3571 } while (retcode == 0 &&
3572 rx_count > 0 && (rx_work += rx_count) < budget);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003573
Ayaz Abdullae0379a12007-02-20 03:34:30 -05003574 if (retcode) {
Francois Romieud15e9c42006-12-17 23:03:15 +01003575 spin_lock_irqsave(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003576 if (!np->in_shutdown)
3577 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Francois Romieud15e9c42006-12-17 23:03:15 +01003578 spin_unlock_irqrestore(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003579 }
3580
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003581 nv_change_interrupt_mode(dev, tx_work + rx_work);
3582
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003583 if (unlikely(np->events & NVREG_IRQ_LINK)) {
3584 spin_lock_irqsave(&np->lock, flags);
3585 nv_link_irq(dev);
3586 spin_unlock_irqrestore(&np->lock, flags);
3587 }
3588 if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
3589 spin_lock_irqsave(&np->lock, flags);
3590 nv_linkchange(dev);
3591 spin_unlock_irqrestore(&np->lock, flags);
3592 np->link_timeout = jiffies + LINK_TIMEOUT;
3593 }
3594 if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
3595 spin_lock_irqsave(&np->lock, flags);
3596 if (!np->in_shutdown) {
3597 np->nic_poll_irq = np->irqmask;
3598 np->recover_error = 1;
3599 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3600 }
3601 spin_unlock_irqrestore(&np->lock, flags);
David S. Miller6c2da9c2009-04-09 01:09:33 -07003602 napi_complete(napi);
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003603 return rx_work;
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003604 }
3605
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003606 if (rx_work < budget) {
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003607 /* re-enable interrupts
3608 (msix not enabled in napi) */
David S. Miller6c2da9c2009-04-09 01:09:33 -07003609 napi_complete(napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003610
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003611 writel(np->irqmask, base + NvRegIrqMask);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003612 }
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003613 return rx_work;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003614}
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003615
David Howells7d12e782006-10-05 14:55:46 +01003616static irqreturn_t nv_nic_irq_rx(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003617{
3618 struct net_device *dev = (struct net_device *) data;
3619 struct fe_priv *np = netdev_priv(dev);
3620 u8 __iomem *base = get_hwbase(dev);
3621 u32 events;
3622 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003623 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003624
Joe Perches6b808582010-11-29 07:41:53 +00003625 netdev_dbg(dev, "%s\n", __func__);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003626
Szymon Janc78aea4f2010-11-27 08:39:43 +00003627 for (i = 0;; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003628 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
3629 writel(NVREG_IRQ_RX_ALL, base + NvRegMSIXIrqStatus);
Joe Perches6b808582010-11-29 07:41:53 +00003630 netdev_dbg(dev, "rx irq: %08x\n", events);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003631 if (!(events & np->irqmask))
3632 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003633
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003634 if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003635 if (unlikely(nv_alloc_rx_optimized(dev))) {
3636 spin_lock_irqsave(&np->lock, flags);
3637 if (!np->in_shutdown)
3638 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3639 spin_unlock_irqrestore(&np->lock, flags);
3640 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003641 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003642
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003643 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003644 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003645 /* disable interrupts on the nic */
3646 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3647 pci_push(base);
3648
3649 if (!np->in_shutdown) {
3650 np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
3651 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3652 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003653 spin_unlock_irqrestore(&np->lock, flags);
Timo Jantunen1a2b7332007-08-14 21:56:57 +03003654 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_rx.\n", dev->name, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003655 break;
3656 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003657 }
Joe Perches6b808582010-11-29 07:41:53 +00003658 netdev_dbg(dev, "%s: completed\n", __func__);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003659
3660 return IRQ_RETVAL(i);
3661}
3662
David Howells7d12e782006-10-05 14:55:46 +01003663static irqreturn_t nv_nic_irq_other(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003664{
3665 struct net_device *dev = (struct net_device *) data;
3666 struct fe_priv *np = netdev_priv(dev);
3667 u8 __iomem *base = get_hwbase(dev);
3668 u32 events;
3669 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003670 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003671
Joe Perches6b808582010-11-29 07:41:53 +00003672 netdev_dbg(dev, "%s\n", __func__);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003673
Szymon Janc78aea4f2010-11-27 08:39:43 +00003674 for (i = 0;; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003675 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
3676 writel(NVREG_IRQ_OTHER, base + NvRegMSIXIrqStatus);
Joe Perches6b808582010-11-29 07:41:53 +00003677 netdev_dbg(dev, "irq: %08x\n", events);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003678 if (!(events & np->irqmask))
3679 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003680
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003681 /* check tx in case we reached max loop limit in tx isr */
3682 spin_lock_irqsave(&np->lock, flags);
3683 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
3684 spin_unlock_irqrestore(&np->lock, flags);
3685
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003686 if (events & NVREG_IRQ_LINK) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003687 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003688 nv_link_irq(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003689 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003690 }
3691 if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003692 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003693 nv_linkchange(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003694 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003695 np->link_timeout = jiffies + LINK_TIMEOUT;
3696 }
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003697 if (events & NVREG_IRQ_RECOVER_ERROR) {
3698 spin_lock_irq(&np->lock);
3699 /* disable interrupts on the nic */
3700 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3701 pci_push(base);
3702
3703 if (!np->in_shutdown) {
3704 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3705 np->recover_error = 1;
3706 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3707 }
3708 spin_unlock_irq(&np->lock);
3709 break;
3710 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003711 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003712 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003713 /* disable interrupts on the nic */
3714 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3715 pci_push(base);
3716
3717 if (!np->in_shutdown) {
3718 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3719 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3720 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003721 spin_unlock_irqrestore(&np->lock, flags);
Timo Jantunen1a2b7332007-08-14 21:56:57 +03003722 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_other.\n", dev->name, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003723 break;
3724 }
3725
3726 }
Joe Perches6b808582010-11-29 07:41:53 +00003727 netdev_dbg(dev, "%s: completed\n", __func__);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003728
3729 return IRQ_RETVAL(i);
3730}
3731
David Howells7d12e782006-10-05 14:55:46 +01003732static irqreturn_t nv_nic_irq_test(int foo, void *data)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003733{
3734 struct net_device *dev = (struct net_device *) data;
3735 struct fe_priv *np = netdev_priv(dev);
3736 u8 __iomem *base = get_hwbase(dev);
3737 u32 events;
3738
Joe Perches6b808582010-11-29 07:41:53 +00003739 netdev_dbg(dev, "%s\n", __func__);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003740
3741 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3742 events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
3743 writel(NVREG_IRQ_TIMER, base + NvRegIrqStatus);
3744 } else {
3745 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
3746 writel(NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
3747 }
3748 pci_push(base);
Joe Perches6b808582010-11-29 07:41:53 +00003749 netdev_dbg(dev, "irq: %08x\n", events);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003750 if (!(events & NVREG_IRQ_TIMER))
3751 return IRQ_RETVAL(0);
3752
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003753 nv_msi_workaround(np);
3754
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003755 spin_lock(&np->lock);
3756 np->intr_test = 1;
3757 spin_unlock(&np->lock);
3758
Joe Perches6b808582010-11-29 07:41:53 +00003759 netdev_dbg(dev, "%s: completed\n", __func__);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003760
3761 return IRQ_RETVAL(1);
3762}
3763
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003764static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
3765{
3766 u8 __iomem *base = get_hwbase(dev);
3767 int i;
3768 u32 msixmap = 0;
3769
3770 /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
3771 * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
3772 * the remaining 8 interrupts.
3773 */
3774 for (i = 0; i < 8; i++) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003775 if ((irqmask >> i) & 0x1)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003776 msixmap |= vector << (i << 2);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003777 }
3778 writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
3779
3780 msixmap = 0;
3781 for (i = 0; i < 8; i++) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003782 if ((irqmask >> (i + 8)) & 0x1)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003783 msixmap |= vector << (i << 2);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003784 }
3785 writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
3786}
3787
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003788static int nv_request_irq(struct net_device *dev, int intr_test)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003789{
3790 struct fe_priv *np = get_nvpriv(dev);
3791 u8 __iomem *base = get_hwbase(dev);
3792 int ret = 1;
3793 int i;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003794 irqreturn_t (*handler)(int foo, void *data);
3795
3796 if (intr_test) {
3797 handler = nv_nic_irq_test;
3798 } else {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003799 if (nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003800 handler = nv_nic_irq_optimized;
3801 else
3802 handler = nv_nic_irq;
3803 }
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003804
3805 if (np->msi_flags & NV_MSI_X_CAPABLE) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003806 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003807 np->msi_x_entry[i].entry = i;
Szymon Janc34cf97e2010-11-27 08:39:46 +00003808 ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK));
3809 if (ret == 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003810 np->msi_flags |= NV_MSI_X_ENABLED;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003811 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003812 /* Request irq for rx handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003813 sprintf(np->name_rx, "%s-rx", dev->name);
3814 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08003815 nv_nic_irq_rx, IRQF_SHARED, np->name_rx, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003816 netdev_info(dev,
3817 "request_irq failed for rx %d\n",
3818 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003819 pci_disable_msix(np->pci_dev);
3820 np->msi_flags &= ~NV_MSI_X_ENABLED;
3821 goto out_err;
3822 }
3823 /* Request irq for tx handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003824 sprintf(np->name_tx, "%s-tx", dev->name);
3825 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08003826 nv_nic_irq_tx, IRQF_SHARED, np->name_tx, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003827 netdev_info(dev,
3828 "request_irq failed for tx %d\n",
3829 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003830 pci_disable_msix(np->pci_dev);
3831 np->msi_flags &= ~NV_MSI_X_ENABLED;
3832 goto out_free_rx;
3833 }
3834 /* Request irq for link and timer handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003835 sprintf(np->name_other, "%s-other", dev->name);
3836 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08003837 nv_nic_irq_other, IRQF_SHARED, np->name_other, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003838 netdev_info(dev,
3839 "request_irq failed for link %d\n",
3840 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003841 pci_disable_msix(np->pci_dev);
3842 np->msi_flags &= ~NV_MSI_X_ENABLED;
3843 goto out_free_tx;
3844 }
3845 /* map interrupts to their respective vector */
3846 writel(0, base + NvRegMSIXMap0);
3847 writel(0, base + NvRegMSIXMap1);
3848 set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
3849 set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
3850 set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
3851 } else {
3852 /* Request irq for all interrupts */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003853 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, handler, IRQF_SHARED, dev->name, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003854 netdev_info(dev,
3855 "request_irq failed %d\n",
3856 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003857 pci_disable_msix(np->pci_dev);
3858 np->msi_flags &= ~NV_MSI_X_ENABLED;
3859 goto out_err;
3860 }
3861
3862 /* map interrupts to vector 0 */
3863 writel(0, base + NvRegMSIXMap0);
3864 writel(0, base + NvRegMSIXMap1);
3865 }
3866 }
3867 }
3868 if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) {
Szymon Janc34cf97e2010-11-27 08:39:46 +00003869 ret = pci_enable_msi(np->pci_dev);
3870 if (ret == 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003871 np->msi_flags |= NV_MSI_ENABLED;
Manfred Spraula7475902007-10-17 21:52:33 +02003872 dev->irq = np->pci_dev->irq;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003873 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003874 netdev_info(dev, "request_irq failed %d\n",
3875 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003876 pci_disable_msi(np->pci_dev);
3877 np->msi_flags &= ~NV_MSI_ENABLED;
Manfred Spraula7475902007-10-17 21:52:33 +02003878 dev->irq = np->pci_dev->irq;
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003879 goto out_err;
3880 }
3881
3882 /* map interrupts to vector 0 */
3883 writel(0, base + NvRegMSIMap0);
3884 writel(0, base + NvRegMSIMap1);
3885 /* enable msi vector 0 */
3886 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3887 }
3888 }
3889 if (ret != 0) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003890 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003891 goto out_err;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003892
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003893 }
3894
3895 return 0;
3896out_free_tx:
3897 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
3898out_free_rx:
3899 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
3900out_err:
3901 return 1;
3902}
3903
3904static void nv_free_irq(struct net_device *dev)
3905{
3906 struct fe_priv *np = get_nvpriv(dev);
3907 int i;
3908
3909 if (np->msi_flags & NV_MSI_X_ENABLED) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003910 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003911 free_irq(np->msi_x_entry[i].vector, dev);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003912 pci_disable_msix(np->pci_dev);
3913 np->msi_flags &= ~NV_MSI_X_ENABLED;
3914 } else {
3915 free_irq(np->pci_dev->irq, dev);
3916 if (np->msi_flags & NV_MSI_ENABLED) {
3917 pci_disable_msi(np->pci_dev);
3918 np->msi_flags &= ~NV_MSI_ENABLED;
3919 }
3920 }
3921}
3922
Linus Torvalds1da177e2005-04-16 15:20:36 -07003923static void nv_do_nic_poll(unsigned long data)
3924{
3925 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003926 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003927 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003928 u32 mask = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003929
Linus Torvalds1da177e2005-04-16 15:20:36 -07003930 /*
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003931 * First disable irq(s) and then
Linus Torvalds1da177e2005-04-16 15:20:36 -07003932 * reenable interrupts on the nic, we have to do this before calling
3933 * nv_nic_irq because that may decide to do otherwise
3934 */
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003935
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003936 if (!using_multi_irqs(dev)) {
3937 if (np->msi_flags & NV_MSI_X_ENABLED)
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003938 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003939 else
Manfred Spraula7475902007-10-17 21:52:33 +02003940 disable_irq_lockdep(np->pci_dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003941 mask = np->irqmask;
3942 } else {
3943 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003944 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003945 mask |= NVREG_IRQ_RX_ALL;
3946 }
3947 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003948 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003949 mask |= NVREG_IRQ_TX_ALL;
3950 }
3951 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003952 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003953 mask |= NVREG_IRQ_OTHER;
3954 }
3955 }
Manfred Spraula7475902007-10-17 21:52:33 +02003956 /* disable_irq() contains synchronize_irq, thus no irq handler can run now */
3957
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003958 if (np->recover_error) {
3959 np->recover_error = 0;
Joe Perches1d397f32010-11-29 07:41:57 +00003960 netdev_info(dev, "MAC in recoverable error state\n");
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003961 if (netif_running(dev)) {
3962 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07003963 netif_addr_lock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003964 spin_lock(&np->lock);
3965 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003966 nv_stop_rxtx(dev);
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08003967 if (np->driver_data & DEV_HAS_POWER_CNTRL)
3968 nv_mac_reset(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003969 nv_txrx_reset(dev);
3970 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003971 nv_drain_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003972 /* reinit driver view of the rx queue */
3973 set_bufsize(dev);
3974 if (nv_init_ring(dev)) {
3975 if (!np->in_shutdown)
3976 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3977 }
3978 /* reinit nic view of the rx queue */
3979 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
3980 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00003981 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003982 base + NvRegRingSizes);
3983 pci_push(base);
3984 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
3985 pci_push(base);
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08003986 /* clear interrupts */
3987 if (!(np->msi_flags & NV_MSI_X_ENABLED))
3988 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
3989 else
3990 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003991
3992 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003993 nv_start_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003994 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07003995 netif_addr_unlock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003996 netif_tx_unlock_bh(dev);
3997 }
3998 }
3999
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004000 writel(mask, base + NvRegIrqMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004001 pci_push(base);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004002
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004003 if (!using_multi_irqs(dev)) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08004004 np->nic_poll_irq = 0;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004005 if (nv_optimized(np))
Ayaz Abdullafcc5f262007-03-23 05:49:37 -05004006 nv_nic_irq_optimized(0, dev);
4007 else
4008 nv_nic_irq(0, dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004009 if (np->msi_flags & NV_MSI_X_ENABLED)
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004010 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004011 else
Manfred Spraula7475902007-10-17 21:52:33 +02004012 enable_irq_lockdep(np->pci_dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004013 } else {
4014 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08004015 np->nic_poll_irq &= ~NVREG_IRQ_RX_ALL;
David Howells7d12e782006-10-05 14:55:46 +01004016 nv_nic_irq_rx(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004017 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004018 }
4019 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08004020 np->nic_poll_irq &= ~NVREG_IRQ_TX_ALL;
David Howells7d12e782006-10-05 14:55:46 +01004021 nv_nic_irq_tx(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004022 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004023 }
4024 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08004025 np->nic_poll_irq &= ~NVREG_IRQ_OTHER;
David Howells7d12e782006-10-05 14:55:46 +01004026 nv_nic_irq_other(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004027 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004028 }
4029 }
Yinghai Lu79d30a52009-02-06 01:30:01 -08004030
Linus Torvalds1da177e2005-04-16 15:20:36 -07004031}
4032
Michal Schmidt2918c352005-05-12 19:42:06 -04004033#ifdef CONFIG_NET_POLL_CONTROLLER
4034static void nv_poll_controller(struct net_device *dev)
4035{
4036 nv_do_nic_poll((unsigned long) dev);
4037}
4038#endif
4039
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004040static void nv_do_stats_poll(unsigned long data)
4041{
4042 struct net_device *dev = (struct net_device *) data;
4043 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004044
Ayaz Abdulla57fff692007-01-23 12:27:00 -05004045 nv_get_hw_stats(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004046
4047 if (!np->in_shutdown)
Daniel Drakebfebbb82008-03-18 11:07:18 +00004048 mod_timer(&np->stats_poll,
4049 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004050}
4051
Linus Torvalds1da177e2005-04-16 15:20:36 -07004052static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
4053{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004054 struct fe_priv *np = netdev_priv(dev);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04004055 strcpy(info->driver, DRV_NAME);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004056 strcpy(info->version, FORCEDETH_VERSION);
4057 strcpy(info->bus_info, pci_name(np->pci_dev));
4058}
4059
4060static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
4061{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004062 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004063 wolinfo->supported = WAKE_MAGIC;
4064
4065 spin_lock_irq(&np->lock);
4066 if (np->wolenabled)
4067 wolinfo->wolopts = WAKE_MAGIC;
4068 spin_unlock_irq(&np->lock);
4069}
4070
4071static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
4072{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004073 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004074 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004075 u32 flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004076
Linus Torvalds1da177e2005-04-16 15:20:36 -07004077 if (wolinfo->wolopts == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004078 np->wolenabled = 0;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004079 } else if (wolinfo->wolopts & WAKE_MAGIC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004080 np->wolenabled = 1;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004081 flags = NVREG_WAKEUPFLAGS_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004082 }
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004083 if (netif_running(dev)) {
4084 spin_lock_irq(&np->lock);
4085 writel(flags, base + NvRegWakeUpFlags);
4086 spin_unlock_irq(&np->lock);
4087 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004088 return 0;
4089}
4090
4091static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
4092{
4093 struct fe_priv *np = netdev_priv(dev);
4094 int adv;
4095
4096 spin_lock_irq(&np->lock);
4097 ecmd->port = PORT_MII;
4098 if (!netif_running(dev)) {
4099 /* We do not track link speed / duplex setting if the
4100 * interface is disabled. Force a link check */
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004101 if (nv_update_linkspeed(dev)) {
4102 if (!netif_carrier_ok(dev))
4103 netif_carrier_on(dev);
4104 } else {
4105 if (netif_carrier_ok(dev))
4106 netif_carrier_off(dev);
4107 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004108 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004109
4110 if (netif_carrier_ok(dev)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004111 switch (np->linkspeed & (NVREG_LINKSPEED_MASK)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004112 case NVREG_LINKSPEED_10:
4113 ecmd->speed = SPEED_10;
4114 break;
4115 case NVREG_LINKSPEED_100:
4116 ecmd->speed = SPEED_100;
4117 break;
4118 case NVREG_LINKSPEED_1000:
4119 ecmd->speed = SPEED_1000;
4120 break;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004121 }
4122 ecmd->duplex = DUPLEX_HALF;
4123 if (np->duplex)
4124 ecmd->duplex = DUPLEX_FULL;
4125 } else {
4126 ecmd->speed = -1;
4127 ecmd->duplex = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004128 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004129
4130 ecmd->autoneg = np->autoneg;
4131
4132 ecmd->advertising = ADVERTISED_MII;
4133 if (np->autoneg) {
4134 ecmd->advertising |= ADVERTISED_Autoneg;
4135 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004136 if (adv & ADVERTISE_10HALF)
4137 ecmd->advertising |= ADVERTISED_10baseT_Half;
4138 if (adv & ADVERTISE_10FULL)
4139 ecmd->advertising |= ADVERTISED_10baseT_Full;
4140 if (adv & ADVERTISE_100HALF)
4141 ecmd->advertising |= ADVERTISED_100baseT_Half;
4142 if (adv & ADVERTISE_100FULL)
4143 ecmd->advertising |= ADVERTISED_100baseT_Full;
4144 if (np->gigabit == PHY_GIGABIT) {
4145 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
4146 if (adv & ADVERTISE_1000FULL)
4147 ecmd->advertising |= ADVERTISED_1000baseT_Full;
4148 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004149 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004150 ecmd->supported = (SUPPORTED_Autoneg |
4151 SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
4152 SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
4153 SUPPORTED_MII);
4154 if (np->gigabit == PHY_GIGABIT)
4155 ecmd->supported |= SUPPORTED_1000baseT_Full;
4156
4157 ecmd->phy_address = np->phyaddr;
4158 ecmd->transceiver = XCVR_EXTERNAL;
4159
4160 /* ignore maxtxpkt, maxrxpkt for now */
4161 spin_unlock_irq(&np->lock);
4162 return 0;
4163}
4164
4165static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
4166{
4167 struct fe_priv *np = netdev_priv(dev);
4168
4169 if (ecmd->port != PORT_MII)
4170 return -EINVAL;
4171 if (ecmd->transceiver != XCVR_EXTERNAL)
4172 return -EINVAL;
4173 if (ecmd->phy_address != np->phyaddr) {
4174 /* TODO: support switching between multiple phys. Should be
4175 * trivial, but not enabled due to lack of test hardware. */
4176 return -EINVAL;
4177 }
4178 if (ecmd->autoneg == AUTONEG_ENABLE) {
4179 u32 mask;
4180
4181 mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4182 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
4183 if (np->gigabit == PHY_GIGABIT)
4184 mask |= ADVERTISED_1000baseT_Full;
4185
4186 if ((ecmd->advertising & mask) == 0)
4187 return -EINVAL;
4188
4189 } else if (ecmd->autoneg == AUTONEG_DISABLE) {
4190 /* Note: autonegotiation disable, speed 1000 intentionally
4191 * forbidden - noone should need that. */
4192
4193 if (ecmd->speed != SPEED_10 && ecmd->speed != SPEED_100)
4194 return -EINVAL;
4195 if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
4196 return -EINVAL;
4197 } else {
4198 return -EINVAL;
4199 }
4200
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004201 netif_carrier_off(dev);
4202 if (netif_running(dev)) {
Tobias Diedrich97bff092008-07-03 23:54:56 -07004203 unsigned long flags;
4204
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004205 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004206 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004207 netif_addr_lock(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004208 /* with plain spinlock lockdep complains */
4209 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004210 /* stop engines */
Tobias Diedrich97bff092008-07-03 23:54:56 -07004211 /* FIXME:
4212 * this can take some time, and interrupts are disabled
4213 * due to spin_lock_irqsave, but let's hope no daemon
4214 * is going to change the settings very often...
4215 * Worst case:
4216 * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
4217 * + some minor delays, which is up to a second approximately
4218 */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004219 nv_stop_rxtx(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004220 spin_unlock_irqrestore(&np->lock, flags);
David S. Millere308a5d2008-07-15 00:13:44 -07004221 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004222 netif_tx_unlock_bh(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004223 }
4224
Linus Torvalds1da177e2005-04-16 15:20:36 -07004225 if (ecmd->autoneg == AUTONEG_ENABLE) {
4226 int adv, bmcr;
4227
4228 np->autoneg = 1;
4229
4230 /* advertise only what has been requested */
4231 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004232 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004233 if (ecmd->advertising & ADVERTISED_10baseT_Half)
4234 adv |= ADVERTISE_10HALF;
4235 if (ecmd->advertising & ADVERTISED_10baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004236 adv |= ADVERTISE_10FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004237 if (ecmd->advertising & ADVERTISED_100baseT_Half)
4238 adv |= ADVERTISE_100HALF;
4239 if (ecmd->advertising & ADVERTISED_100baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004240 adv |= ADVERTISE_100FULL;
4241 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisments but disable tx pause */
4242 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4243 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4244 adv |= ADVERTISE_PAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004245 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4246
4247 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004248 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004249 adv &= ~ADVERTISE_1000FULL;
4250 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
4251 adv |= ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004252 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004253 }
4254
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004255 if (netif_running(dev))
Joe Perches1d397f32010-11-29 07:41:57 +00004256 netdev_info(dev, "link down\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004257 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004258 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4259 bmcr |= BMCR_ANENABLE;
4260 /* reset the phy in order for settings to stick,
4261 * and cause autoneg to start */
4262 if (phy_reset(dev, bmcr)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004263 netdev_info(dev, "phy reset failed\n");
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004264 return -EINVAL;
4265 }
4266 } else {
4267 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4268 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4269 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004270 } else {
4271 int adv, bmcr;
4272
4273 np->autoneg = 0;
4274
4275 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004276 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004277 if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
4278 adv |= ADVERTISE_10HALF;
4279 if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004280 adv |= ADVERTISE_10FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004281 if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
4282 adv |= ADVERTISE_100HALF;
4283 if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004284 adv |= ADVERTISE_100FULL;
4285 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
4286 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisments but disable tx pause */
4287 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4288 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4289 }
4290 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
4291 adv |= ADVERTISE_PAUSE_ASYM;
4292 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4293 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004294 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4295 np->fixed_mode = adv;
4296
4297 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004298 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004299 adv &= ~ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004300 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004301 }
4302
4303 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004304 bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
4305 if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004306 bmcr |= BMCR_FULLDPLX;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004307 if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004308 bmcr |= BMCR_SPEED100;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004309 if (np->phy_oui == PHY_OUI_MARVELL) {
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004310 /* reset the phy in order for forced mode settings to stick */
4311 if (phy_reset(dev, bmcr)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004312 netdev_info(dev, "phy reset failed\n");
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004313 return -EINVAL;
4314 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004315 } else {
4316 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4317 if (netif_running(dev)) {
4318 /* Wait a bit and then reconfigure the nic. */
4319 udelay(10);
4320 nv_linkchange(dev);
4321 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004322 }
4323 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004324
4325 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004326 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004327 nv_enable_irq(dev);
4328 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004329
4330 return 0;
4331}
4332
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004333#define FORCEDETH_REGS_VER 1
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004334
4335static int nv_get_regs_len(struct net_device *dev)
4336{
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04004337 struct fe_priv *np = netdev_priv(dev);
4338 return np->register_size;
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004339}
4340
4341static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
4342{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004343 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004344 u8 __iomem *base = get_hwbase(dev);
4345 u32 *rbuf = buf;
4346 int i;
4347
4348 regs->version = FORCEDETH_REGS_VER;
4349 spin_lock_irq(&np->lock);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004350 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004351 rbuf[i] = readl(base + i*sizeof(u32));
4352 spin_unlock_irq(&np->lock);
4353}
4354
4355static int nv_nway_reset(struct net_device *dev)
4356{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004357 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004358 int ret;
4359
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004360 if (np->autoneg) {
4361 int bmcr;
4362
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004363 netif_carrier_off(dev);
4364 if (netif_running(dev)) {
4365 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004366 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004367 netif_addr_lock(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004368 spin_lock(&np->lock);
4369 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004370 nv_stop_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004371 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004372 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004373 netif_tx_unlock_bh(dev);
Joe Perches1d397f32010-11-29 07:41:57 +00004374 netdev_info(dev, "link down\n");
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004375 }
4376
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004377 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004378 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4379 bmcr |= BMCR_ANENABLE;
4380 /* reset the phy in order for settings to stick*/
4381 if (phy_reset(dev, bmcr)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004382 netdev_info(dev, "phy reset failed\n");
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004383 return -EINVAL;
4384 }
4385 } else {
4386 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4387 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4388 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004389
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004390 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004391 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004392 nv_enable_irq(dev);
4393 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004394 ret = 0;
4395 } else {
4396 ret = -EINVAL;
4397 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004398
4399 return ret;
4400}
4401
Zachary Amsden0674d592006-06-04 02:51:38 -07004402static int nv_set_tso(struct net_device *dev, u32 value)
4403{
4404 struct fe_priv *np = netdev_priv(dev);
4405
4406 if ((np->driver_data & DEV_HAS_CHECKSUM))
4407 return ethtool_op_set_tso(dev, value);
4408 else
Ayaz Abdulla6a788142006-06-10 22:47:26 -04004409 return -EOPNOTSUPP;
Zachary Amsden0674d592006-06-04 02:51:38 -07004410}
Zachary Amsden0674d592006-06-04 02:51:38 -07004411
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004412static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4413{
4414 struct fe_priv *np = netdev_priv(dev);
4415
4416 ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4417 ring->rx_mini_max_pending = 0;
4418 ring->rx_jumbo_max_pending = 0;
4419 ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4420
4421 ring->rx_pending = np->rx_ring_size;
4422 ring->rx_mini_pending = 0;
4423 ring->rx_jumbo_pending = 0;
4424 ring->tx_pending = np->tx_ring_size;
4425}
4426
4427static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4428{
4429 struct fe_priv *np = netdev_priv(dev);
4430 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004431 u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004432 dma_addr_t ring_addr;
4433
4434 if (ring->rx_pending < RX_RING_MIN ||
4435 ring->tx_pending < TX_RING_MIN ||
4436 ring->rx_mini_pending != 0 ||
4437 ring->rx_jumbo_pending != 0 ||
4438 (np->desc_ver == DESC_VER_1 &&
4439 (ring->rx_pending > RING_MAX_DESC_VER_1 ||
4440 ring->tx_pending > RING_MAX_DESC_VER_1)) ||
4441 (np->desc_ver != DESC_VER_1 &&
4442 (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
4443 ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
4444 return -EINVAL;
4445 }
4446
4447 /* allocate new rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004448 if (!nv_optimized(np)) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004449 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4450 sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4451 &ring_addr);
4452 } else {
4453 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4454 sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4455 &ring_addr);
4456 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004457 rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
4458 tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
4459 if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004460 /* fall back to old rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004461 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004462 if (rxtx_ring)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004463 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4464 rxtx_ring, ring_addr);
4465 } else {
4466 if (rxtx_ring)
4467 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4468 rxtx_ring, ring_addr);
4469 }
Szymon Janc9b03b062010-11-27 08:39:44 +00004470
4471 kfree(rx_skbuff);
4472 kfree(tx_skbuff);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004473 goto exit;
4474 }
4475
4476 if (netif_running(dev)) {
4477 nv_disable_irq(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004478 nv_napi_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004479 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004480 netif_addr_lock(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004481 spin_lock(&np->lock);
4482 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004483 nv_stop_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004484 nv_txrx_reset(dev);
4485 /* drain queues */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004486 nv_drain_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004487 /* delete queues */
4488 free_rings(dev);
4489 }
4490
4491 /* set new values */
4492 np->rx_ring_size = ring->rx_pending;
4493 np->tx_ring_size = ring->tx_pending;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004494
4495 if (!nv_optimized(np)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004496 np->rx_ring.orig = (struct ring_desc *)rxtx_ring;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004497 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
4498 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004499 np->rx_ring.ex = (struct ring_desc_ex *)rxtx_ring;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004500 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
4501 }
Szymon Janc78aea4f2010-11-27 08:39:43 +00004502 np->rx_skb = (struct nv_skb_map *)rx_skbuff;
4503 np->tx_skb = (struct nv_skb_map *)tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004504 np->ring_addr = ring_addr;
4505
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004506 memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
4507 memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004508
4509 if (netif_running(dev)) {
4510 /* reinit driver view of the queues */
4511 set_bufsize(dev);
4512 if (nv_init_ring(dev)) {
4513 if (!np->in_shutdown)
4514 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4515 }
4516
4517 /* reinit nic view of the queues */
4518 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4519 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004520 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004521 base + NvRegRingSizes);
4522 pci_push(base);
4523 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4524 pci_push(base);
4525
4526 /* restart engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004527 nv_start_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004528 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004529 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004530 netif_tx_unlock_bh(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004531 nv_napi_enable(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004532 nv_enable_irq(dev);
4533 }
4534 return 0;
4535exit:
4536 return -ENOMEM;
4537}
4538
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004539static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4540{
4541 struct fe_priv *np = netdev_priv(dev);
4542
4543 pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
4544 pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
4545 pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
4546}
4547
4548static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4549{
4550 struct fe_priv *np = netdev_priv(dev);
4551 int adv, bmcr;
4552
4553 if ((!np->autoneg && np->duplex == 0) ||
4554 (np->autoneg && !pause->autoneg && np->duplex == 0)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004555 netdev_info(dev, "can not set pause settings when forced link is in half duplex\n");
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004556 return -EINVAL;
4557 }
4558 if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004559 netdev_info(dev, "hardware does not support tx pause frames\n");
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004560 return -EINVAL;
4561 }
4562
4563 netif_carrier_off(dev);
4564 if (netif_running(dev)) {
4565 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004566 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004567 netif_addr_lock(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004568 spin_lock(&np->lock);
4569 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004570 nv_stop_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004571 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004572 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004573 netif_tx_unlock_bh(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004574 }
4575
4576 np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
4577 if (pause->rx_pause)
4578 np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
4579 if (pause->tx_pause)
4580 np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
4581
4582 if (np->autoneg && pause->autoneg) {
4583 np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
4584
4585 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
4586 adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
4587 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisments but disable tx pause */
4588 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4589 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4590 adv |= ADVERTISE_PAUSE_ASYM;
4591 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4592
4593 if (netif_running(dev))
Joe Perches1d397f32010-11-29 07:41:57 +00004594 netdev_info(dev, "link down\n");
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004595 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4596 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4597 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4598 } else {
4599 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
4600 if (pause->rx_pause)
4601 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4602 if (pause->tx_pause)
4603 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4604
4605 if (!netif_running(dev))
4606 nv_update_linkspeed(dev);
4607 else
4608 nv_update_pause(dev, np->pause_flags);
4609 }
4610
4611 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004612 nv_start_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004613 nv_enable_irq(dev);
4614 }
4615 return 0;
4616}
4617
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004618static u32 nv_get_rx_csum(struct net_device *dev)
4619{
4620 struct fe_priv *np = netdev_priv(dev);
Eric Dumazet807540b2010-09-23 05:40:09 +00004621 return np->rx_csum != 0;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004622}
4623
4624static int nv_set_rx_csum(struct net_device *dev, u32 data)
4625{
4626 struct fe_priv *np = netdev_priv(dev);
4627 u8 __iomem *base = get_hwbase(dev);
4628 int retcode = 0;
4629
4630 if (np->driver_data & DEV_HAS_CHECKSUM) {
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004631 if (data) {
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04004632 np->rx_csum = 1;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004633 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004634 } else {
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04004635 np->rx_csum = 0;
4636 /* vlan is dependent on rx checksum offload */
4637 if (!(np->vlanctl_bits & NVREG_VLANCONTROL_ENABLE))
4638 np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004639 }
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004640 if (netif_running(dev)) {
4641 spin_lock_irq(&np->lock);
4642 writel(np->txrxctl_bits, base + NvRegTxRxControl);
4643 spin_unlock_irq(&np->lock);
4644 }
4645 } else {
4646 return -EINVAL;
4647 }
4648
4649 return retcode;
4650}
4651
4652static int nv_set_tx_csum(struct net_device *dev, u32 data)
4653{
4654 struct fe_priv *np = netdev_priv(dev);
4655
4656 if (np->driver_data & DEV_HAS_CHECKSUM)
Ayaz Abdullac1086cd2009-02-07 00:24:39 -08004657 return ethtool_op_set_tx_csum(dev, data);
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004658 else
4659 return -EOPNOTSUPP;
4660}
4661
4662static int nv_set_sg(struct net_device *dev, u32 data)
4663{
4664 struct fe_priv *np = netdev_priv(dev);
4665
4666 if (np->driver_data & DEV_HAS_CHECKSUM)
4667 return ethtool_op_set_sg(dev, data);
4668 else
4669 return -EOPNOTSUPP;
4670}
4671
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004672static int nv_get_sset_count(struct net_device *dev, int sset)
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004673{
4674 struct fe_priv *np = netdev_priv(dev);
4675
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004676 switch (sset) {
4677 case ETH_SS_TEST:
4678 if (np->driver_data & DEV_HAS_TEST_EXTENDED)
4679 return NV_TEST_COUNT_EXTENDED;
4680 else
4681 return NV_TEST_COUNT_BASE;
4682 case ETH_SS_STATS:
Ayaz Abdulla8ed14542009-03-05 08:01:49 +00004683 if (np->driver_data & DEV_HAS_STATISTICS_V3)
4684 return NV_DEV_STATISTICS_V3_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004685 else if (np->driver_data & DEV_HAS_STATISTICS_V2)
4686 return NV_DEV_STATISTICS_V2_COUNT;
Ayaz Abdulla8ed14542009-03-05 08:01:49 +00004687 else if (np->driver_data & DEV_HAS_STATISTICS_V1)
4688 return NV_DEV_STATISTICS_V1_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004689 else
4690 return 0;
4691 default:
4692 return -EOPNOTSUPP;
4693 }
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004694}
4695
4696static void nv_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *estats, u64 *buffer)
4697{
4698 struct fe_priv *np = netdev_priv(dev);
4699
4700 /* update stats */
4701 nv_do_stats_poll((unsigned long)dev);
4702
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004703 memcpy(buffer, &np->estats, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004704}
4705
4706static int nv_link_test(struct net_device *dev)
4707{
4708 struct fe_priv *np = netdev_priv(dev);
4709 int mii_status;
4710
4711 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4712 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4713
4714 /* check phy link status */
4715 if (!(mii_status & BMSR_LSTATUS))
4716 return 0;
4717 else
4718 return 1;
4719}
4720
4721static int nv_register_test(struct net_device *dev)
4722{
4723 u8 __iomem *base = get_hwbase(dev);
4724 int i = 0;
4725 u32 orig_read, new_read;
4726
4727 do {
4728 orig_read = readl(base + nv_registers_test[i].reg);
4729
4730 /* xor with mask to toggle bits */
4731 orig_read ^= nv_registers_test[i].mask;
4732
4733 writel(orig_read, base + nv_registers_test[i].reg);
4734
4735 new_read = readl(base + nv_registers_test[i].reg);
4736
4737 if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
4738 return 0;
4739
4740 /* restore original value */
4741 orig_read ^= nv_registers_test[i].mask;
4742 writel(orig_read, base + nv_registers_test[i].reg);
4743
4744 } while (nv_registers_test[++i].reg != 0);
4745
4746 return 1;
4747}
4748
4749static int nv_interrupt_test(struct net_device *dev)
4750{
4751 struct fe_priv *np = netdev_priv(dev);
4752 u8 __iomem *base = get_hwbase(dev);
4753 int ret = 1;
4754 int testcnt;
4755 u32 save_msi_flags, save_poll_interval = 0;
4756
4757 if (netif_running(dev)) {
4758 /* free current irq */
4759 nv_free_irq(dev);
4760 save_poll_interval = readl(base+NvRegPollingInterval);
4761 }
4762
4763 /* flag to test interrupt handler */
4764 np->intr_test = 0;
4765
4766 /* setup test irq */
4767 save_msi_flags = np->msi_flags;
4768 np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
4769 np->msi_flags |= 0x001; /* setup 1 vector */
4770 if (nv_request_irq(dev, 1))
4771 return 0;
4772
4773 /* setup timer interrupt */
4774 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
4775 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4776
4777 nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4778
4779 /* wait for at least one interrupt */
4780 msleep(100);
4781
4782 spin_lock_irq(&np->lock);
4783
4784 /* flag should be set within ISR */
4785 testcnt = np->intr_test;
4786 if (!testcnt)
4787 ret = 2;
4788
4789 nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4790 if (!(np->msi_flags & NV_MSI_X_ENABLED))
4791 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4792 else
4793 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
4794
4795 spin_unlock_irq(&np->lock);
4796
4797 nv_free_irq(dev);
4798
4799 np->msi_flags = save_msi_flags;
4800
4801 if (netif_running(dev)) {
4802 writel(save_poll_interval, base + NvRegPollingInterval);
4803 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4804 /* restore original irq */
4805 if (nv_request_irq(dev, 0))
4806 return 0;
4807 }
4808
4809 return ret;
4810}
4811
4812static int nv_loopback_test(struct net_device *dev)
4813{
4814 struct fe_priv *np = netdev_priv(dev);
4815 u8 __iomem *base = get_hwbase(dev);
4816 struct sk_buff *tx_skb, *rx_skb;
4817 dma_addr_t test_dma_addr;
4818 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004819 u32 flags;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004820 int len, i, pkt_len;
4821 u8 *pkt_data;
4822 u32 filter_flags = 0;
4823 u32 misc1_flags = 0;
4824 int ret = 1;
4825
4826 if (netif_running(dev)) {
4827 nv_disable_irq(dev);
4828 filter_flags = readl(base + NvRegPacketFilterFlags);
4829 misc1_flags = readl(base + NvRegMisc1);
4830 } else {
4831 nv_txrx_reset(dev);
4832 }
4833
4834 /* reinit driver view of the rx queue */
4835 set_bufsize(dev);
4836 nv_init_ring(dev);
4837
4838 /* setup hardware for loopback */
4839 writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
4840 writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
4841
4842 /* reinit nic view of the rx queue */
4843 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4844 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004845 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004846 base + NvRegRingSizes);
4847 pci_push(base);
4848
4849 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004850 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004851
4852 /* setup packet for tx */
4853 pkt_len = ETH_DATA_LEN;
4854 tx_skb = dev_alloc_skb(pkt_len);
Jesper Juhl46798c82006-09-25 16:39:24 -07004855 if (!tx_skb) {
Joe Perches1d397f32010-11-29 07:41:57 +00004856 netdev_err(dev, "dev_alloc_skb() failed during loopback test\n");
Jesper Juhl46798c82006-09-25 16:39:24 -07004857 ret = 0;
4858 goto out;
4859 }
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03004860 test_dma_addr = pci_map_single(np->pci_dev, tx_skb->data,
4861 skb_tailroom(tx_skb),
4862 PCI_DMA_FROMDEVICE);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004863 pkt_data = skb_put(tx_skb, pkt_len);
4864 for (i = 0; i < pkt_len; i++)
4865 pkt_data[i] = (u8)(i & 0xff);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004866
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004867 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004868 np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
4869 np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004870 } else {
Al Viro5bb7ea22007-12-09 16:06:41 +00004871 np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
4872 np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004873 np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004874 }
4875 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4876 pci_push(get_hwbase(dev));
4877
4878 msleep(500);
4879
4880 /* check for rx of the packet */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004881 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004882 flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004883 len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
4884
4885 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004886 flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004887 len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
4888 }
4889
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004890 if (flags & NV_RX_AVAIL) {
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004891 ret = 0;
4892 } else if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004893 if (flags & NV_RX_ERROR)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004894 ret = 0;
4895 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004896 if (flags & NV_RX2_ERROR)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004897 ret = 0;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004898 }
4899
4900 if (ret) {
4901 if (len != pkt_len) {
4902 ret = 0;
Joe Perches6b808582010-11-29 07:41:53 +00004903 netdev_dbg(dev, "loopback len mismatch %d vs %d\n",
4904 len, pkt_len);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004905 } else {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004906 rx_skb = np->rx_skb[0].skb;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004907 for (i = 0; i < pkt_len; i++) {
4908 if (rx_skb->data[i] != (u8)(i & 0xff)) {
4909 ret = 0;
Joe Perches6b808582010-11-29 07:41:53 +00004910 netdev_dbg(dev, "loopback pattern check failed on byte %d\n",
4911 i);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004912 break;
4913 }
4914 }
4915 }
4916 } else {
Joe Perches6b808582010-11-29 07:41:53 +00004917 netdev_dbg(dev, "loopback - did not receive test packet\n");
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004918 }
4919
Eric Dumazet73a37072009-06-17 21:17:59 +00004920 pci_unmap_single(np->pci_dev, test_dma_addr,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07004921 (skb_end_pointer(tx_skb) - tx_skb->data),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004922 PCI_DMA_TODEVICE);
4923 dev_kfree_skb_any(tx_skb);
Jesper Juhl46798c82006-09-25 16:39:24 -07004924 out:
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004925 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004926 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004927 nv_txrx_reset(dev);
4928 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004929 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004930
4931 if (netif_running(dev)) {
4932 writel(misc1_flags, base + NvRegMisc1);
4933 writel(filter_flags, base + NvRegPacketFilterFlags);
4934 nv_enable_irq(dev);
4935 }
4936
4937 return ret;
4938}
4939
4940static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
4941{
4942 struct fe_priv *np = netdev_priv(dev);
4943 u8 __iomem *base = get_hwbase(dev);
4944 int result;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004945 memset(buffer, 0, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(u64));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004946
4947 if (!nv_link_test(dev)) {
4948 test->flags |= ETH_TEST_FL_FAILED;
4949 buffer[0] = 1;
4950 }
4951
4952 if (test->flags & ETH_TEST_FL_OFFLINE) {
4953 if (netif_running(dev)) {
4954 netif_stop_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004955 nv_napi_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004956 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004957 netif_addr_lock(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004958 spin_lock_irq(&np->lock);
4959 nv_disable_hw_interrupts(dev, np->irqmask);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004960 if (!(np->msi_flags & NV_MSI_X_ENABLED))
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004961 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004962 else
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004963 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004964 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004965 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004966 nv_txrx_reset(dev);
4967 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004968 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004969 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004970 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004971 netif_tx_unlock_bh(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004972 }
4973
4974 if (!nv_register_test(dev)) {
4975 test->flags |= ETH_TEST_FL_FAILED;
4976 buffer[1] = 1;
4977 }
4978
4979 result = nv_interrupt_test(dev);
4980 if (result != 1) {
4981 test->flags |= ETH_TEST_FL_FAILED;
4982 buffer[2] = 1;
4983 }
4984 if (result == 0) {
4985 /* bail out */
4986 return;
4987 }
4988
4989 if (!nv_loopback_test(dev)) {
4990 test->flags |= ETH_TEST_FL_FAILED;
4991 buffer[3] = 1;
4992 }
4993
4994 if (netif_running(dev)) {
4995 /* reinit driver view of the rx queue */
4996 set_bufsize(dev);
4997 if (nv_init_ring(dev)) {
4998 if (!np->in_shutdown)
4999 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
5000 }
5001 /* reinit nic view of the rx queue */
5002 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
5003 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005004 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005005 base + NvRegRingSizes);
5006 pci_push(base);
5007 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
5008 pci_push(base);
5009 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005010 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005011 netif_start_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005012 nv_napi_enable(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005013 nv_enable_hw_interrupts(dev, np->irqmask);
5014 }
5015 }
5016}
5017
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005018static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
5019{
5020 switch (stringset) {
5021 case ETH_SS_STATS:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005022 memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005023 break;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005024 case ETH_SS_TEST:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005025 memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005026 break;
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005027 }
5028}
5029
Jeff Garzik7282d492006-09-13 14:30:00 -04005030static const struct ethtool_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005031 .get_drvinfo = nv_get_drvinfo,
5032 .get_link = ethtool_op_get_link,
5033 .get_wol = nv_get_wol,
5034 .set_wol = nv_set_wol,
5035 .get_settings = nv_get_settings,
5036 .set_settings = nv_set_settings,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005037 .get_regs_len = nv_get_regs_len,
5038 .get_regs = nv_get_regs,
5039 .nway_reset = nv_nway_reset,
Ayaz Abdulla6a788142006-06-10 22:47:26 -04005040 .set_tso = nv_set_tso,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005041 .get_ringparam = nv_get_ringparam,
5042 .set_ringparam = nv_set_ringparam,
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005043 .get_pauseparam = nv_get_pauseparam,
5044 .set_pauseparam = nv_set_pauseparam,
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04005045 .get_rx_csum = nv_get_rx_csum,
5046 .set_rx_csum = nv_set_rx_csum,
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04005047 .set_tx_csum = nv_set_tx_csum,
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04005048 .set_sg = nv_set_sg,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005049 .get_strings = nv_get_strings,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005050 .get_ethtool_stats = nv_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005051 .get_sset_count = nv_get_sset_count,
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005052 .self_test = nv_self_test,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005053};
5054
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005055static void nv_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
5056{
5057 struct fe_priv *np = get_nvpriv(dev);
5058
5059 spin_lock_irq(&np->lock);
5060
5061 /* save vlan group */
5062 np->vlangrp = grp;
5063
5064 if (grp) {
5065 /* enable vlan on MAC */
5066 np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP | NVREG_TXRXCTL_VLANINS;
5067 } else {
5068 /* disable vlan on MAC */
5069 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
5070 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
5071 }
5072
5073 writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
5074
5075 spin_unlock_irq(&np->lock);
Stephen Hemminger25805dc2007-06-01 09:44:01 -07005076}
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005077
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005078/* The mgmt unit and driver use a semaphore to access the phy during init */
5079static int nv_mgmt_acquire_sema(struct net_device *dev)
5080{
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005081 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005082 u8 __iomem *base = get_hwbase(dev);
5083 int i;
5084 u32 tx_ctrl, mgmt_sema;
5085
5086 for (i = 0; i < 10; i++) {
5087 mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
5088 if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
5089 break;
5090 msleep(500);
5091 }
5092
5093 if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
5094 return 0;
5095
5096 for (i = 0; i < 2; i++) {
5097 tx_ctrl = readl(base + NvRegTransmitterControl);
5098 tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
5099 writel(tx_ctrl, base + NvRegTransmitterControl);
5100
5101 /* verify that semaphore was acquired */
5102 tx_ctrl = readl(base + NvRegTransmitterControl);
5103 if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005104 ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE)) {
5105 np->mgmt_sema = 1;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005106 return 1;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005107 } else
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005108 udelay(50);
5109 }
5110
5111 return 0;
5112}
5113
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005114static void nv_mgmt_release_sema(struct net_device *dev)
5115{
5116 struct fe_priv *np = netdev_priv(dev);
5117 u8 __iomem *base = get_hwbase(dev);
5118 u32 tx_ctrl;
5119
5120 if (np->driver_data & DEV_HAS_MGMT_UNIT) {
5121 if (np->mgmt_sema) {
5122 tx_ctrl = readl(base + NvRegTransmitterControl);
5123 tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
5124 writel(tx_ctrl, base + NvRegTransmitterControl);
5125 }
5126 }
5127}
5128
5129
5130static int nv_mgmt_get_version(struct net_device *dev)
5131{
5132 struct fe_priv *np = netdev_priv(dev);
5133 u8 __iomem *base = get_hwbase(dev);
5134 u32 data_ready = readl(base + NvRegTransmitterControl);
5135 u32 data_ready2 = 0;
5136 unsigned long start;
5137 int ready = 0;
5138
5139 writel(NVREG_MGMTUNITGETVERSION, base + NvRegMgmtUnitGetVersion);
5140 writel(data_ready ^ NVREG_XMITCTL_DATA_START, base + NvRegTransmitterControl);
5141 start = jiffies;
5142 while (time_before(jiffies, start + 5*HZ)) {
5143 data_ready2 = readl(base + NvRegTransmitterControl);
5144 if ((data_ready & NVREG_XMITCTL_DATA_READY) != (data_ready2 & NVREG_XMITCTL_DATA_READY)) {
5145 ready = 1;
5146 break;
5147 }
5148 schedule_timeout_uninterruptible(1);
5149 }
5150
5151 if (!ready || (data_ready2 & NVREG_XMITCTL_DATA_ERROR))
5152 return 0;
5153
5154 np->mgmt_version = readl(base + NvRegMgmtUnitVersion) & NVREG_MGMTUNITVERSION;
5155
5156 return 1;
5157}
5158
Linus Torvalds1da177e2005-04-16 15:20:36 -07005159static int nv_open(struct net_device *dev)
5160{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005161 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005162 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005163 int ret = 1;
5164 int oom, i;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07005165 u32 low;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005166
Joe Perches6b808582010-11-29 07:41:53 +00005167 netdev_dbg(dev, "%s\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005168
Ed Swierkcb52deb2008-12-01 12:24:43 +00005169 /* power up phy */
5170 mii_rw(dev, np->phyaddr, MII_BMCR,
5171 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ) & ~BMCR_PDOWN);
5172
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005173 nv_txrx_gate(dev, false);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005174 /* erase previous misconfiguration */
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005175 if (np->driver_data & DEV_HAS_POWER_CNTRL)
5176 nv_mac_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005177 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5178 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005179 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5180 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005181 writel(0, base + NvRegPacketFilterFlags);
5182
5183 writel(0, base + NvRegTransmitterControl);
5184 writel(0, base + NvRegReceiverControl);
5185
5186 writel(0, base + NvRegAdapterControl);
5187
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005188 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
5189 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
5190
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005191 /* initialize descriptor rings */
Manfred Sprauld81c0982005-07-31 18:20:30 +02005192 set_bufsize(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005193 oom = nv_init_ring(dev);
5194
5195 writel(0, base + NvRegLinkSpeed);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005196 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005197 nv_txrx_reset(dev);
5198 writel(0, base + NvRegUnknownSetupReg6);
5199
5200 np->in_shutdown = 0;
5201
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005202 /* give hw rings */
Ayaz Abdulla0832b252006-02-04 13:13:26 -05005203 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005204 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Linus Torvalds1da177e2005-04-16 15:20:36 -07005205 base + NvRegRingSizes);
5206
Linus Torvalds1da177e2005-04-16 15:20:36 -07005207 writel(np->linkspeed, base + NvRegLinkSpeed);
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04005208 if (np->desc_ver == DESC_VER_1)
5209 writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
5210 else
5211 writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005212 writel(np->txrxctl_bits, base + NvRegTxRxControl);
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005213 writel(np->vlanctl_bits, base + NvRegVlanControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005214 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005215 writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00005216 if (reg_delay(dev, NvRegUnknownSetupReg5,
5217 NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
5218 NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX))
Joe Perches1d397f32010-11-29 07:41:57 +00005219 netdev_info(dev,
5220 "%s: SetupReg5, Bit 31 remained off\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005221
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005222 writel(0, base + NvRegMIIMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005223 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005224 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005225
Linus Torvalds1da177e2005-04-16 15:20:36 -07005226 writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
5227 writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
5228 writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
Manfred Sprauld81c0982005-07-31 18:20:30 +02005229 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005230
5231 writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07005232
5233 get_random_bytes(&low, sizeof(low));
5234 low &= NVREG_SLOTTIME_MASK;
5235 if (np->desc_ver == DESC_VER_1) {
5236 writel(low|NVREG_SLOTTIME_DEFAULT, base + NvRegSlotTime);
5237 } else {
5238 if (!(np->driver_data & DEV_HAS_GEAR_MODE)) {
5239 /* setup legacy backoff */
5240 writel(NVREG_SLOTTIME_LEGBF_ENABLED|NVREG_SLOTTIME_10_100_FULL|low, base + NvRegSlotTime);
5241 } else {
5242 writel(NVREG_SLOTTIME_10_100_FULL, base + NvRegSlotTime);
5243 nv_gear_backoff_reseed(dev);
5244 }
5245 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04005246 writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
5247 writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005248 if (poll_interval == -1) {
5249 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
5250 writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
5251 else
5252 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005253 } else
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005254 writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005255 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
5256 writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
5257 base + NvRegAdapterControl);
5258 writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005259 writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04005260 if (np->wolenabled)
5261 writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005262
5263 i = readl(base + NvRegPowerState);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005264 if ((i & NVREG_POWERSTATE_POWEREDUP) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005265 writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
5266
5267 pci_push(base);
5268 udelay(10);
5269 writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
5270
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005271 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005272 pci_push(base);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005273 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005274 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
5275 pci_push(base);
5276
Szymon Janc78aea4f2010-11-27 08:39:43 +00005277 if (nv_request_irq(dev, 0))
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005278 goto out_drain;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005279
5280 /* ask for interrupts */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005281 nv_enable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005282
5283 spin_lock_irq(&np->lock);
5284 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5285 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005286 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5287 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005288 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
5289 /* One manual link speed update: Interrupts are enabled, future link
5290 * speed changes cause interrupts and are handled by nv_link_irq().
5291 */
5292 {
5293 u32 miistat;
5294 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005295 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Joe Perchesf52dafc2010-11-29 07:41:55 +00005296 netdev_dbg(dev, "startup: got 0x%08x\n", miistat);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005297 }
Manfred Spraul1b1b3c92005-08-06 23:47:55 +02005298 /* set linkspeed to invalid value, thus force nv_update_linkspeed
5299 * to init hw */
5300 np->linkspeed = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005301 ret = nv_update_linkspeed(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005302 nv_start_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005303 netif_start_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005304 nv_napi_enable(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07005305
Linus Torvalds1da177e2005-04-16 15:20:36 -07005306 if (ret) {
5307 netif_carrier_on(dev);
5308 } else {
Joe Perches1d397f32010-11-29 07:41:57 +00005309 netdev_info(dev, "no link during initialization\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005310 netif_carrier_off(dev);
5311 }
5312 if (oom)
5313 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005314
5315 /* start statistics timer */
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005316 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Daniel Drakebfebbb82008-03-18 11:07:18 +00005317 mod_timer(&np->stats_poll,
5318 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005319
Linus Torvalds1da177e2005-04-16 15:20:36 -07005320 spin_unlock_irq(&np->lock);
5321
5322 return 0;
5323out_drain:
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005324 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005325 return ret;
5326}
5327
5328static int nv_close(struct net_device *dev)
5329{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005330 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005331 u8 __iomem *base;
5332
5333 spin_lock_irq(&np->lock);
5334 np->in_shutdown = 1;
5335 spin_unlock_irq(&np->lock);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005336 nv_napi_disable(dev);
Manfred Spraula7475902007-10-17 21:52:33 +02005337 synchronize_irq(np->pci_dev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005338
5339 del_timer_sync(&np->oom_kick);
5340 del_timer_sync(&np->nic_poll);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005341 del_timer_sync(&np->stats_poll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005342
5343 netif_stop_queue(dev);
5344 spin_lock_irq(&np->lock);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005345 nv_stop_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005346 nv_txrx_reset(dev);
5347
5348 /* disable interrupts on the nic or we will lock up */
5349 base = get_hwbase(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005350 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005351 pci_push(base);
Joe Perchesf52dafc2010-11-29 07:41:55 +00005352 netdev_dbg(dev, "Irqmask is zero again\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005353
5354 spin_unlock_irq(&np->lock);
5355
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005356 nv_free_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005357
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005358 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005359
Ed Swierk5a9a8e32009-06-02 00:19:52 -07005360 if (np->wolenabled || !phy_power_down) {
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005361 nv_txrx_gate(dev, false);
Tim Mann2cc49a52007-06-14 13:16:38 -07005362 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005363 nv_start_rx(dev);
Ed Swierkcb52deb2008-12-01 12:24:43 +00005364 } else {
5365 /* power down phy */
5366 mii_rw(dev, np->phyaddr, MII_BMCR,
5367 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ)|BMCR_PDOWN);
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005368 nv_txrx_gate(dev, true);
Tim Mann2cc49a52007-06-14 13:16:38 -07005369 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005370
5371 /* FIXME: power down nic */
5372
5373 return 0;
5374}
5375
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005376static const struct net_device_ops nv_netdev_ops = {
5377 .ndo_open = nv_open,
5378 .ndo_stop = nv_close,
5379 .ndo_get_stats = nv_get_stats,
Stephen Hemminger00829822008-11-20 20:14:53 -08005380 .ndo_start_xmit = nv_start_xmit,
5381 .ndo_tx_timeout = nv_tx_timeout,
5382 .ndo_change_mtu = nv_change_mtu,
5383 .ndo_validate_addr = eth_validate_addr,
5384 .ndo_set_mac_address = nv_set_mac_address,
5385 .ndo_set_multicast_list = nv_set_multicast,
5386 .ndo_vlan_rx_register = nv_vlan_rx_register,
5387#ifdef CONFIG_NET_POLL_CONTROLLER
5388 .ndo_poll_controller = nv_poll_controller,
5389#endif
5390};
5391
5392static const struct net_device_ops nv_netdev_ops_optimized = {
5393 .ndo_open = nv_open,
5394 .ndo_stop = nv_close,
5395 .ndo_get_stats = nv_get_stats,
5396 .ndo_start_xmit = nv_start_xmit_optimized,
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005397 .ndo_tx_timeout = nv_tx_timeout,
5398 .ndo_change_mtu = nv_change_mtu,
5399 .ndo_validate_addr = eth_validate_addr,
5400 .ndo_set_mac_address = nv_set_mac_address,
5401 .ndo_set_multicast_list = nv_set_multicast,
5402 .ndo_vlan_rx_register = nv_vlan_rx_register,
5403#ifdef CONFIG_NET_POLL_CONTROLLER
5404 .ndo_poll_controller = nv_poll_controller,
5405#endif
5406};
5407
Linus Torvalds1da177e2005-04-16 15:20:36 -07005408static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
5409{
5410 struct net_device *dev;
5411 struct fe_priv *np;
5412 unsigned long addr;
5413 u8 __iomem *base;
5414 int err, i;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005415 u32 powerstate, txreg;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005416 u32 phystate_orig = 0, phystate;
5417 int phyinitialized = 0;
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005418 static int printed_version;
5419
5420 if (!printed_version++)
Joe Perches294a5542010-11-29 07:41:56 +00005421 pr_info("Reverse Engineered nForce ethernet driver. Version %s.\n",
5422 FORCEDETH_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005423
5424 dev = alloc_etherdev(sizeof(struct fe_priv));
5425 err = -ENOMEM;
5426 if (!dev)
5427 goto out;
5428
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005429 np = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005430 np->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005431 np->pci_dev = pci_dev;
5432 spin_lock_init(&np->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005433 SET_NETDEV_DEV(dev, &pci_dev->dev);
5434
5435 init_timer(&np->oom_kick);
5436 np->oom_kick.data = (unsigned long) dev;
Joe Perchesc061b182010-08-23 18:20:03 +00005437 np->oom_kick.function = nv_do_rx_refill; /* timer handler */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005438 init_timer(&np->nic_poll);
5439 np->nic_poll.data = (unsigned long) dev;
Joe Perchesc061b182010-08-23 18:20:03 +00005440 np->nic_poll.function = nv_do_nic_poll; /* timer handler */
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005441 init_timer(&np->stats_poll);
5442 np->stats_poll.data = (unsigned long) dev;
Joe Perchesc061b182010-08-23 18:20:03 +00005443 np->stats_poll.function = nv_do_stats_poll; /* timer handler */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005444
5445 err = pci_enable_device(pci_dev);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005446 if (err)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005447 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005448
5449 pci_set_master(pci_dev);
5450
5451 err = pci_request_regions(pci_dev, DRV_NAME);
5452 if (err < 0)
5453 goto out_disable;
5454
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005455 if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005456 np->register_size = NV_PCI_REGSZ_VER3;
5457 else if (id->driver_data & DEV_HAS_STATISTICS_V1)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005458 np->register_size = NV_PCI_REGSZ_VER2;
5459 else
5460 np->register_size = NV_PCI_REGSZ_VER1;
5461
Linus Torvalds1da177e2005-04-16 15:20:36 -07005462 err = -EINVAL;
5463 addr = 0;
5464 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
Joe Perches6b808582010-11-29 07:41:53 +00005465 netdev_dbg(dev, "%s: resource %d start %p len %lld flags 0x%08lx\n",
5466 pci_name(pci_dev), i,
5467 (void *)(unsigned long)pci_resource_start(pci_dev, i),
5468 (long long)pci_resource_len(pci_dev, i),
5469 pci_resource_flags(pci_dev, i));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005470 if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005471 pci_resource_len(pci_dev, i) >= np->register_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005472 addr = pci_resource_start(pci_dev, i);
5473 break;
5474 }
5475 }
5476 if (i == DEVICE_COUNT_RESOURCE) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005477 dev_printk(KERN_INFO, &pci_dev->dev,
5478 "Couldn't find register window\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005479 goto out_relreg;
5480 }
5481
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005482 /* copy of driver data */
5483 np->driver_data = id->driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005484 /* copy of device id */
5485 np->device_id = id->device;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005486
Linus Torvalds1da177e2005-04-16 15:20:36 -07005487 /* handle different descriptor versions */
Manfred Spraulee733622005-07-31 18:32:26 +02005488 if (id->driver_data & DEV_HAS_HIGH_DMA) {
5489 /* packet format 3: supports 40-bit addressing */
5490 np->desc_ver = DESC_VER_3;
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005491 np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005492 if (dma_64bit) {
Yang Hongyang6afd1422009-04-06 19:01:15 -07005493 if (pci_set_dma_mask(pci_dev, DMA_BIT_MASK(39)))
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005494 dev_printk(KERN_INFO, &pci_dev->dev,
5495 "64-bit DMA failed, using 32-bit addressing\n");
5496 else
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005497 dev->features |= NETIF_F_HIGHDMA;
Yang Hongyang6afd1422009-04-06 19:01:15 -07005498 if (pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(39))) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005499 dev_printk(KERN_INFO, &pci_dev->dev,
5500 "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005501 }
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005502 }
Manfred Spraulee733622005-07-31 18:32:26 +02005503 } else if (id->driver_data & DEV_HAS_LARGEDESC) {
5504 /* packet format 2: supports jumbo frames */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005505 np->desc_ver = DESC_VER_2;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005506 np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
Manfred Spraulee733622005-07-31 18:32:26 +02005507 } else {
5508 /* original packet format */
5509 np->desc_ver = DESC_VER_1;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005510 np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
Manfred Sprauld81c0982005-07-31 18:20:30 +02005511 }
Manfred Spraulee733622005-07-31 18:32:26 +02005512
5513 np->pkt_limit = NV_PKTLIMIT_1;
5514 if (id->driver_data & DEV_HAS_LARGEDESC)
5515 np->pkt_limit = NV_PKTLIMIT_2;
5516
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005517 if (id->driver_data & DEV_HAS_CHECKSUM) {
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04005518 np->rx_csum = 1;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005519 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Ayaz Abdullaedcfe5f2008-08-20 16:34:37 -07005520 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Ayaz Abdullafa454592006-01-05 22:45:45 -08005521 dev->features |= NETIF_F_TSO;
Tom Herbert53f224c2010-05-03 19:08:45 +00005522 dev->features |= NETIF_F_GRO;
Ayaz Abdulla21828162007-01-23 12:27:21 -05005523 }
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005524
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005525 np->vlanctl_bits = 0;
5526 if (id->driver_data & DEV_HAS_VLAN) {
5527 np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
5528 dev->features |= NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005529 }
5530
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005531 np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05005532 if ((id->driver_data & DEV_HAS_PAUSEFRAME_TX_V1) ||
5533 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V2) ||
5534 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005535 np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005536 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005537
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005538
Linus Torvalds1da177e2005-04-16 15:20:36 -07005539 err = -ENOMEM;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005540 np->base = ioremap(addr, np->register_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005541 if (!np->base)
5542 goto out_relreg;
5543 dev->base_addr = (unsigned long)np->base;
Manfred Spraulee733622005-07-31 18:32:26 +02005544
Linus Torvalds1da177e2005-04-16 15:20:36 -07005545 dev->irq = pci_dev->irq;
Manfred Spraulee733622005-07-31 18:32:26 +02005546
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005547 np->rx_ring_size = RX_RING_DEFAULT;
5548 np->tx_ring_size = TX_RING_DEFAULT;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005549
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005550 if (!nv_optimized(np)) {
Manfred Spraulee733622005-07-31 18:32:26 +02005551 np->rx_ring.orig = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005552 sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005553 &np->ring_addr);
5554 if (!np->rx_ring.orig)
5555 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005556 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005557 } else {
5558 np->rx_ring.ex = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005559 sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005560 &np->ring_addr);
5561 if (!np->rx_ring.ex)
5562 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005563 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005564 }
Yoann Padioleaudd00cc42007-07-19 01:49:03 -07005565 np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
5566 np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05005567 if (!np->rx_skb || !np->tx_skb)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005568 goto out_freering;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005569
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005570 if (!nv_optimized(np))
Stephen Hemminger00829822008-11-20 20:14:53 -08005571 dev->netdev_ops = &nv_netdev_ops;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05005572 else
Stephen Hemminger00829822008-11-20 20:14:53 -08005573 dev->netdev_ops = &nv_netdev_ops_optimized;
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005574
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005575 netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005576 SET_ETHTOOL_OPS(dev, &ops);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005577 dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
5578
5579 pci_set_drvdata(pci_dev, dev);
5580
5581 /* read the mac address */
5582 base = get_hwbase(dev);
5583 np->orig_mac[0] = readl(base + NvRegMacAddrA);
5584 np->orig_mac[1] = readl(base + NvRegMacAddrB);
5585
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005586 /* check the workaround bit for correct mac address order */
5587 txreg = readl(base + NvRegTransmitPoll);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005588 if (id->driver_data & DEV_HAS_CORRECT_MACADDR) {
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005589 /* mac address is already in correct order */
5590 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5591 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5592 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5593 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5594 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5595 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005596 } else if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
5597 /* mac address is already in correct order */
5598 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5599 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5600 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5601 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5602 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5603 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
5604 /*
5605 * Set orig mac address back to the reversed version.
5606 * This flag will be cleared during low power transition.
5607 * Therefore, we should always put back the reversed address.
5608 */
5609 np->orig_mac[0] = (dev->dev_addr[5] << 0) + (dev->dev_addr[4] << 8) +
5610 (dev->dev_addr[3] << 16) + (dev->dev_addr[2] << 24);
5611 np->orig_mac[1] = (dev->dev_addr[1] << 0) + (dev->dev_addr[0] << 8);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005612 } else {
5613 /* need to reverse mac address to correct order */
5614 dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
5615 dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
5616 dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
5617 dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
5618 dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
5619 dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005620 writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Yinghai Luf55c21f2008-09-13 13:10:31 -07005621 printk(KERN_DEBUG "nv_probe: set workaround bit for reversed mac addr\n");
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005622 }
John W. Linvillec704b852005-09-12 10:48:56 -04005623 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005624
John W. Linvillec704b852005-09-12 10:48:56 -04005625 if (!is_valid_ether_addr(dev->perm_addr)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005626 /*
5627 * Bad mac address. At least one bios sets the mac address
5628 * to 01:23:45:67:89:ab
5629 */
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005630 dev_printk(KERN_ERR, &pci_dev->dev,
Johannes Berge1749612008-10-27 15:59:26 -07005631 "Invalid Mac address detected: %pM\n",
Szymon Janc78aea4f2010-11-27 08:39:43 +00005632 dev->dev_addr);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005633 dev_printk(KERN_ERR, &pci_dev->dev,
5634 "Please complain to your hardware vendor. Switching to a random MAC.\n");
Stanislav O. Bezzubtsev655a6592009-11-15 21:17:02 -08005635 random_ether_addr(dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005636 }
5637
Joe Perches6b808582010-11-29 07:41:53 +00005638 netdev_dbg(dev, "%s: MAC Address %pM\n",
5639 pci_name(pci_dev), dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005640
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005641 /* set mac address */
5642 nv_copy_mac_to_hw(dev);
5643
Tobias Diedrich9a60a822008-06-01 00:54:42 +02005644 /* Workaround current PCI init glitch: wakeup bits aren't
5645 * being set from PCI PM capability.
5646 */
5647 device_init_wakeup(&pci_dev->dev, 1);
5648
Linus Torvalds1da177e2005-04-16 15:20:36 -07005649 /* disable WOL */
5650 writel(0, base + NvRegWakeUpFlags);
5651 np->wolenabled = 0;
5652
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005653 if (id->driver_data & DEV_HAS_POWER_CNTRL) {
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005654
5655 /* take phy and nic out of low power mode */
5656 powerstate = readl(base + NvRegPowerState2);
5657 powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005658 if ((id->driver_data & DEV_NEED_LOW_POWER_FIX) &&
Auke Kok44c10132007-06-08 15:46:36 -07005659 pci_dev->revision >= 0xA3)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005660 powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
5661 writel(powerstate, base + NvRegPowerState2);
5662 }
5663
Szymon Janc78aea4f2010-11-27 08:39:43 +00005664 if (np->desc_ver == DESC_VER_1)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005665 np->tx_flags = NV_TX_VALID;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005666 else
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005667 np->tx_flags = NV_TX2_VALID;
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005668
5669 np->msi_flags = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005670 if ((id->driver_data & DEV_HAS_MSI) && msi)
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005671 np->msi_flags |= NV_MSI_CAPABLE;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005672
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005673 if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
5674 /* msix has had reported issues when modifying irqmask
5675 as in the case of napi, therefore, disable for now
5676 */
David S. Miller0a127612010-05-03 23:33:05 -07005677#if 0
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005678 np->msi_flags |= NV_MSI_X_CAPABLE;
5679#endif
5680 }
5681
5682 if (optimization_mode == NV_OPTIMIZATION_MODE_CPU) {
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005683 np->irqmask = NVREG_IRQMASK_CPU;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005684 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5685 np->msi_flags |= 0x0001;
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005686 } else if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC &&
5687 !(id->driver_data & DEV_NEED_TIMERIRQ)) {
5688 /* start off in throughput mode */
5689 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5690 /* remove support for msix mode */
5691 np->msi_flags &= ~NV_MSI_X_CAPABLE;
5692 } else {
5693 optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
5694 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5695 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5696 np->msi_flags |= 0x0003;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005697 }
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005698
Linus Torvalds1da177e2005-04-16 15:20:36 -07005699 if (id->driver_data & DEV_NEED_TIMERIRQ)
5700 np->irqmask |= NVREG_IRQ_TIMER;
5701 if (id->driver_data & DEV_NEED_LINKTIMER) {
Joe Perchesf52dafc2010-11-29 07:41:55 +00005702 netdev_dbg(dev, "%s: link timer on\n", pci_name(pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005703 np->need_linktimer = 1;
5704 np->link_timeout = jiffies + LINK_TIMEOUT;
5705 } else {
Joe Perchesf52dafc2010-11-29 07:41:55 +00005706 netdev_dbg(dev, "%s: link timer off\n", pci_name(pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005707 np->need_linktimer = 0;
5708 }
5709
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05005710 /* Limit the number of tx's outstanding for hw bug */
5711 if (id->driver_data & DEV_NEED_TX_LIMIT) {
5712 np->tx_limit = 1;
Ayaz Abdulla5c659322010-04-13 18:49:51 -07005713 if (((id->driver_data & DEV_NEED_TX_LIMIT2) == DEV_NEED_TX_LIMIT2) &&
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05005714 pci_dev->revision >= 0xA2)
5715 np->tx_limit = 0;
5716 }
5717
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005718 /* clear phy state and temporarily halt phy interrupts */
5719 writel(0, base + NvRegMIIMask);
5720 phystate = readl(base + NvRegAdapterControl);
5721 if (phystate & NVREG_ADAPTCTL_RUNNING) {
5722 phystate_orig = 1;
5723 phystate &= ~NVREG_ADAPTCTL_RUNNING;
5724 writel(phystate, base + NvRegAdapterControl);
5725 }
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005726 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005727
5728 if (id->driver_data & DEV_HAS_MGMT_UNIT) {
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005729 /* management unit running on the mac? */
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005730 if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST) &&
5731 (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) &&
5732 nv_mgmt_acquire_sema(dev) &&
5733 nv_mgmt_get_version(dev)) {
5734 np->mac_in_use = 1;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005735 if (np->mgmt_version > 0)
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005736 np->mac_in_use = readl(base + NvRegMgmtUnitControl) & NVREG_MGMTUNITCONTROL_INUSE;
Joe Perchesf52dafc2010-11-29 07:41:55 +00005737 netdev_dbg(dev, "%s: mgmt unit is running. mac in use %x\n",
5738 pci_name(pci_dev), np->mac_in_use);
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005739 /* management unit setup the phy already? */
5740 if (np->mac_in_use &&
5741 ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
5742 NVREG_XMITCTL_SYNC_PHY_INIT)) {
5743 /* phy is inited by mgmt unit */
5744 phyinitialized = 1;
Joe Perchesf52dafc2010-11-29 07:41:55 +00005745 netdev_dbg(dev, "%s: Phy already initialized by mgmt unit\n",
5746 pci_name(pci_dev));
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005747 } else {
5748 /* we need to init the phy */
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005749 }
5750 }
5751 }
5752
Linus Torvalds1da177e2005-04-16 15:20:36 -07005753 /* find a suitable phy */
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005754 for (i = 1; i <= 32; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005755 int id1, id2;
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005756 int phyaddr = i & 0x1F;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005757
5758 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005759 id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005760 spin_unlock_irq(&np->lock);
5761 if (id1 < 0 || id1 == 0xffff)
5762 continue;
5763 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005764 id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005765 spin_unlock_irq(&np->lock);
5766 if (id2 < 0 || id2 == 0xffff)
5767 continue;
5768
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04005769 np->phy_model = id2 & PHYID2_MODEL_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005770 id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
5771 id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
Joe Perches6b808582010-11-29 07:41:53 +00005772 netdev_dbg(dev, "%s: %s: Found PHY %04x:%04x at address %d\n",
5773 pci_name(pci_dev), __func__, id1, id2, phyaddr);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005774 np->phyaddr = phyaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005775 np->phy_oui = id1 | id2;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005776
5777 /* Realtek hardcoded phy id1 to all zero's on certain phys */
5778 if (np->phy_oui == PHY_OUI_REALTEK2)
5779 np->phy_oui = PHY_OUI_REALTEK;
5780 /* Setup phy revision for Realtek */
5781 if (np->phy_oui == PHY_OUI_REALTEK && np->phy_model == PHY_MODEL_REALTEK_8211)
5782 np->phy_rev = mii_rw(dev, phyaddr, MII_RESV1, MII_READ) & PHY_REV_MASK;
5783
Linus Torvalds1da177e2005-04-16 15:20:36 -07005784 break;
5785 }
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005786 if (i == 33) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005787 dev_printk(KERN_INFO, &pci_dev->dev,
5788 "open: Could not find a valid PHY.\n");
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005789 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005790 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005791
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005792 if (!phyinitialized) {
5793 /* reset it */
5794 phy_init(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005795 } else {
5796 /* see if it is a gigabit phy */
5797 u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005798 if (mii_status & PHY_GIGABIT)
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005799 np->gigabit = PHY_GIGABIT;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005800 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005801
5802 /* set default link speed settings */
5803 np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
5804 np->duplex = 0;
5805 np->autoneg = 1;
5806
5807 err = register_netdev(dev);
5808 if (err) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005809 dev_printk(KERN_INFO, &pci_dev->dev,
5810 "unable to register netdev: %d\n", err);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005811 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005812 }
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005813
5814 dev_printk(KERN_INFO, &pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, "
5815 "addr %2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x\n",
5816 dev->name,
5817 np->phy_oui,
5818 np->phyaddr,
5819 dev->dev_addr[0],
5820 dev->dev_addr[1],
5821 dev->dev_addr[2],
5822 dev->dev_addr[3],
5823 dev->dev_addr[4],
5824 dev->dev_addr[5]);
5825
5826 dev_printk(KERN_INFO, &pci_dev->dev, "%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
Szymon Janc78aea4f2010-11-27 08:39:43 +00005827 dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
5828 dev->features & (NETIF_F_IP_CSUM | NETIF_F_SG) ?
5829 "csum " : "",
5830 dev->features & (NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX) ?
5831 "vlan " : "",
5832 id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
5833 id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
5834 id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
5835 np->gigabit == PHY_GIGABIT ? "gbit " : "",
5836 np->need_linktimer ? "lnktim " : "",
5837 np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
5838 np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
5839 np->desc_ver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005840
5841 return 0;
5842
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005843out_error:
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005844 if (phystate_orig)
5845 writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005846 pci_set_drvdata(pci_dev, NULL);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005847out_freering:
5848 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005849out_unmap:
5850 iounmap(get_hwbase(dev));
5851out_relreg:
5852 pci_release_regions(pci_dev);
5853out_disable:
5854 pci_disable_device(pci_dev);
5855out_free:
5856 free_netdev(dev);
5857out:
5858 return err;
5859}
5860
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005861static void nv_restore_phy(struct net_device *dev)
5862{
5863 struct fe_priv *np = netdev_priv(dev);
5864 u16 phy_reserved, mii_control;
5865
5866 if (np->phy_oui == PHY_OUI_REALTEK &&
5867 np->phy_model == PHY_MODEL_REALTEK_8201 &&
5868 phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
5869 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3);
5870 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
5871 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
5872 phy_reserved |= PHY_REALTEK_INIT8;
5873 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved);
5874 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1);
5875
5876 /* restart auto negotiation */
5877 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
5878 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
5879 mii_rw(dev, np->phyaddr, MII_BMCR, mii_control);
5880 }
5881}
5882
Yinghai Luf55c21f2008-09-13 13:10:31 -07005883static void nv_restore_mac_addr(struct pci_dev *pci_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005884{
5885 struct net_device *dev = pci_get_drvdata(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005886 struct fe_priv *np = netdev_priv(dev);
5887 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005888
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005889 /* special op: write back the misordered MAC address - otherwise
5890 * the next nv_probe would see a wrong address.
5891 */
5892 writel(np->orig_mac[0], base + NvRegMacAddrA);
5893 writel(np->orig_mac[1], base + NvRegMacAddrB);
Björn Steinbrink2e3884b2008-01-07 23:22:53 -08005894 writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
5895 base + NvRegTransmitPoll);
Yinghai Luf55c21f2008-09-13 13:10:31 -07005896}
5897
5898static void __devexit nv_remove(struct pci_dev *pci_dev)
5899{
5900 struct net_device *dev = pci_get_drvdata(pci_dev);
5901
5902 unregister_netdev(dev);
5903
5904 nv_restore_mac_addr(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005905
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005906 /* restore any phy related changes */
5907 nv_restore_phy(dev);
5908
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005909 nv_mgmt_release_sema(dev);
5910
Linus Torvalds1da177e2005-04-16 15:20:36 -07005911 /* free all structures */
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005912 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005913 iounmap(get_hwbase(dev));
5914 pci_release_regions(pci_dev);
5915 pci_disable_device(pci_dev);
5916 free_netdev(dev);
5917 pci_set_drvdata(pci_dev, NULL);
5918}
5919
Francois Romieua1893172006-10-10 14:33:27 -07005920#ifdef CONFIG_PM
5921static int nv_suspend(struct pci_dev *pdev, pm_message_t state)
5922{
5923 struct net_device *dev = pci_get_drvdata(pdev);
5924 struct fe_priv *np = netdev_priv(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005925 u8 __iomem *base = get_hwbase(dev);
5926 int i;
Francois Romieua1893172006-10-10 14:33:27 -07005927
Tobias Diedrich25d90812008-05-18 15:04:29 +02005928 if (netif_running(dev)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00005929 /* Gross. */
Tobias Diedrich25d90812008-05-18 15:04:29 +02005930 nv_close(dev);
5931 }
Francois Romieua1893172006-10-10 14:33:27 -07005932 netif_device_detach(dev);
5933
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005934 /* save non-pci configuration space */
Szymon Janc78aea4f2010-11-27 08:39:43 +00005935 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005936 np->saved_config_space[i] = readl(base + i*sizeof(u32));
5937
Francois Romieua1893172006-10-10 14:33:27 -07005938 pci_save_state(pdev);
5939 pci_enable_wake(pdev, pci_choose_state(pdev, state), np->wolenabled);
Tobias Diedrich25d90812008-05-18 15:04:29 +02005940 pci_disable_device(pdev);
Francois Romieua1893172006-10-10 14:33:27 -07005941 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Francois Romieua1893172006-10-10 14:33:27 -07005942 return 0;
5943}
5944
5945static int nv_resume(struct pci_dev *pdev)
5946{
5947 struct net_device *dev = pci_get_drvdata(pdev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005948 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005949 u8 __iomem *base = get_hwbase(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005950 int i, rc = 0;
Francois Romieua1893172006-10-10 14:33:27 -07005951
Francois Romieua1893172006-10-10 14:33:27 -07005952 pci_set_power_state(pdev, PCI_D0);
5953 pci_restore_state(pdev);
Tobias Diedrich25d90812008-05-18 15:04:29 +02005954 /* ack any pending wake events, disable PME */
Francois Romieua1893172006-10-10 14:33:27 -07005955 pci_enable_wake(pdev, PCI_D0, 0);
5956
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005957 /* restore non-pci configuration space */
Szymon Janc78aea4f2010-11-27 08:39:43 +00005958 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005959 writel(np->saved_config_space[i], base+i*sizeof(u32));
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005960
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005961 if (np->driver_data & DEV_NEED_MSI_FIX)
5962 pci_write_config_dword(pdev, NV_MSI_PRIV_OFFSET, NV_MSI_PRIV_VALUE);
Ayaz Abdullab6e44052009-02-07 00:24:15 -08005963
Ed Swierk35a74332009-04-06 17:49:12 -07005964 /* restore phy state, including autoneg */
5965 phy_init(dev);
5966
Tobias Diedrich25d90812008-05-18 15:04:29 +02005967 netif_device_attach(dev);
5968 if (netif_running(dev)) {
5969 rc = nv_open(dev);
5970 nv_set_multicast(dev);
5971 }
Francois Romieua1893172006-10-10 14:33:27 -07005972 return rc;
5973}
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005974
5975static void nv_shutdown(struct pci_dev *pdev)
5976{
5977 struct net_device *dev = pci_get_drvdata(pdev);
5978 struct fe_priv *np = netdev_priv(dev);
5979
5980 if (netif_running(dev))
5981 nv_close(dev);
5982
Tobias Diedrich34edaa82009-02-16 00:13:20 -08005983 /*
5984 * Restore the MAC so a kernel started by kexec won't get confused.
5985 * If we really go for poweroff, we must not restore the MAC,
5986 * otherwise the MAC for WOL will be reversed at least on some boards.
5987 */
Szymon Janc78aea4f2010-11-27 08:39:43 +00005988 if (system_state != SYSTEM_POWER_OFF)
Tobias Diedrich34edaa82009-02-16 00:13:20 -08005989 nv_restore_mac_addr(pdev);
Yinghai Luf55c21f2008-09-13 13:10:31 -07005990
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005991 pci_disable_device(pdev);
Tobias Diedrich34edaa82009-02-16 00:13:20 -08005992 /*
5993 * Apparently it is not possible to reinitialise from D3 hot,
5994 * only put the device into D3 if we really go for poweroff.
5995 */
Rafael J. Wysocki3cb55992008-09-05 14:00:19 -07005996 if (system_state == SYSTEM_POWER_OFF) {
5997 if (pci_enable_wake(pdev, PCI_D3cold, np->wolenabled))
5998 pci_enable_wake(pdev, PCI_D3hot, np->wolenabled);
5999 pci_set_power_state(pdev, PCI_D3hot);
6000 }
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006001}
Francois Romieua1893172006-10-10 14:33:27 -07006002#else
6003#define nv_suspend NULL
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006004#define nv_shutdown NULL
Francois Romieua1893172006-10-10 14:33:27 -07006005#define nv_resume NULL
6006#endif /* CONFIG_PM */
6007
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00006008static DEFINE_PCI_DEVICE_TABLE(pci_tbl) = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006009 { /* nForce Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006010 PCI_DEVICE(0x10DE, 0x01C3),
Manfred Spraulc2dba062005-07-31 18:29:47 +02006011 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006012 },
6013 { /* nForce2 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006014 PCI_DEVICE(0x10DE, 0x0066),
Manfred Spraulc2dba062005-07-31 18:29:47 +02006015 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006016 },
6017 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006018 PCI_DEVICE(0x10DE, 0x00D6),
Manfred Spraulc2dba062005-07-31 18:29:47 +02006019 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006020 },
6021 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006022 PCI_DEVICE(0x10DE, 0x0086),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006023 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006024 },
6025 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006026 PCI_DEVICE(0x10DE, 0x008C),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006027 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006028 },
6029 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006030 PCI_DEVICE(0x10DE, 0x00E6),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006031 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006032 },
6033 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006034 PCI_DEVICE(0x10DE, 0x00DF),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006035 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006036 },
6037 { /* CK804 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006038 PCI_DEVICE(0x10DE, 0x0056),
Yinghai Lu033e97b2009-02-06 01:30:56 -08006039 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006040 },
6041 { /* CK804 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006042 PCI_DEVICE(0x10DE, 0x0057),
Yinghai Lu033e97b2009-02-06 01:30:56 -08006043 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006044 },
6045 { /* MCP04 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006046 PCI_DEVICE(0x10DE, 0x0037),
Ayaz Abdulla9e184762009-03-05 08:02:18 +00006047 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006048 },
6049 { /* MCP04 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006050 PCI_DEVICE(0x10DE, 0x0038),
Ayaz Abdulla9e184762009-03-05 08:02:18 +00006051 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006052 },
6053 { /* MCP51 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006054 PCI_DEVICE(0x10DE, 0x0268),
6055 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006056 },
Manfred Spraul9992d4a2005-06-05 17:36:11 +02006057 { /* MCP51 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006058 PCI_DEVICE(0x10DE, 0x0269),
6059 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
Manfred Spraul9992d4a2005-06-05 17:36:11 +02006060 },
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006061 { /* MCP55 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006062 PCI_DEVICE(0x10DE, 0x0372),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006063 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006064 },
6065 { /* MCP55 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006066 PCI_DEVICE(0x10DE, 0x0373),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006067 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006068 },
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006069 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006070 PCI_DEVICE(0x10DE, 0x03E5),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006071 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006072 },
6073 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006074 PCI_DEVICE(0x10DE, 0x03E6),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006075 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006076 },
6077 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006078 PCI_DEVICE(0x10DE, 0x03EE),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006079 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006080 },
6081 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006082 PCI_DEVICE(0x10DE, 0x03EF),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006083 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006084 },
6085 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006086 PCI_DEVICE(0x10DE, 0x0450),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006087 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006088 },
6089 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006090 PCI_DEVICE(0x10DE, 0x0451),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006091 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006092 },
6093 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006094 PCI_DEVICE(0x10DE, 0x0452),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006095 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006096 },
6097 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006098 PCI_DEVICE(0x10DE, 0x0453),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006099 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006100 },
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006101 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006102 PCI_DEVICE(0x10DE, 0x054C),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006103 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006104 },
6105 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006106 PCI_DEVICE(0x10DE, 0x054D),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006107 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006108 },
6109 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006110 PCI_DEVICE(0x10DE, 0x054E),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006111 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006112 },
6113 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006114 PCI_DEVICE(0x10DE, 0x054F),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006115 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006116 },
Ayaz Abdulla13986612007-07-22 20:43:26 -04006117 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006118 PCI_DEVICE(0x10DE, 0x07DC),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006119 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006120 },
6121 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006122 PCI_DEVICE(0x10DE, 0x07DD),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006123 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006124 },
6125 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006126 PCI_DEVICE(0x10DE, 0x07DE),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006127 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006128 },
6129 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006130 PCI_DEVICE(0x10DE, 0x07DF),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006131 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006132 },
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006133 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006134 PCI_DEVICE(0x10DE, 0x0760),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006135 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006136 },
6137 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006138 PCI_DEVICE(0x10DE, 0x0761),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006139 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006140 },
6141 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006142 PCI_DEVICE(0x10DE, 0x0762),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006143 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006144 },
6145 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006146 PCI_DEVICE(0x10DE, 0x0763),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006147 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006148 },
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006149 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006150 PCI_DEVICE(0x10DE, 0x0AB0),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006151 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006152 },
6153 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006154 PCI_DEVICE(0x10DE, 0x0AB1),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006155 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006156 },
6157 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006158 PCI_DEVICE(0x10DE, 0x0AB2),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006159 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006160 },
6161 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006162 PCI_DEVICE(0x10DE, 0x0AB3),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006163 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006164 },
Ayaz Abdulla3df81c42009-06-03 15:05:35 +00006165 { /* MCP89 Ethernet Controller */
6166 PCI_DEVICE(0x10DE, 0x0D7D),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006167 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX,
Ayaz Abdulla3df81c42009-06-03 15:05:35 +00006168 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07006169 {0,},
6170};
6171
6172static struct pci_driver driver = {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04006173 .name = DRV_NAME,
6174 .id_table = pci_tbl,
6175 .probe = nv_probe,
6176 .remove = __devexit_p(nv_remove),
6177 .suspend = nv_suspend,
6178 .resume = nv_resume,
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006179 .shutdown = nv_shutdown,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006180};
6181
Linus Torvalds1da177e2005-04-16 15:20:36 -07006182static int __init init_nic(void)
6183{
Jeff Garzik29917622006-08-19 17:48:59 -04006184 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006185}
6186
6187static void __exit exit_nic(void)
6188{
6189 pci_unregister_driver(&driver);
6190}
6191
6192module_param(max_interrupt_work, int, 0);
6193MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
Ayaz Abdullaa971c322005-11-11 08:30:38 -05006194module_param(optimization_mode, int, 0);
Ayaz Abdulla9e184762009-03-05 08:02:18 +00006195MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer. In dynamic mode (2), the mode toggles between throughput and CPU mode based on network load.");
Ayaz Abdullaa971c322005-11-11 08:30:38 -05006196module_param(poll_interval, int, 0);
6197MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04006198module_param(msi, int, 0);
6199MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
6200module_param(msix, int, 0);
6201MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
6202module_param(dma_64bit, int, 0);
6203MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04006204module_param(phy_cross, int, 0);
6205MODULE_PARM_DESC(phy_cross, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
Ed Swierk5a9a8e32009-06-02 00:19:52 -07006206module_param(phy_power_down, int, 0);
6207MODULE_PARM_DESC(phy_power_down, "Power down phy and disable link when interface is down (1), or leave phy powered up (0).");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006208
6209MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
6210MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
6211MODULE_LICENSE("GPL");
6212
6213MODULE_DEVICE_TABLE(pci, pci_tbl);
6214
6215module_init(init_nic);
6216module_exit(exit_nic);