blob: 5f7bbaa6a60812ed5aee7b0f114384462c48b82a [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
30#include "drmP.h"
31#include "drm.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080033#include "i915_drm.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Chris Wilsonc7dca472011-01-20 17:00:10 +000037static inline int ring_space(struct intel_ring_buffer *ring)
38{
39 int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
40 if (space < 0)
41 space += ring->size;
42 return space;
43}
44
Chris Wilson6f392d5482010-08-07 11:01:22 +010045static u32 i915_gem_get_seqno(struct drm_device *dev)
46{
47 drm_i915_private_t *dev_priv = dev->dev_private;
48 u32 seqno;
49
50 seqno = dev_priv->next_seqno;
51
52 /* reserve 0 for non-seqno */
53 if (++dev_priv->next_seqno == 0)
54 dev_priv->next_seqno = 1;
55
56 return seqno;
57}
58
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000059static int
Chris Wilson78501ea2010-10-27 12:18:21 +010060render_ring_flush(struct intel_ring_buffer *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +010061 u32 invalidate_domains,
62 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070063{
Chris Wilson78501ea2010-10-27 12:18:21 +010064 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +010065 drm_i915_private_t *dev_priv = dev->dev_private;
66 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000067 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +010068
Eric Anholt62fdfea2010-05-21 13:26:39 -070069#if WATCH_EXEC
70 DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
71 invalidate_domains, flush_domains);
72#endif
Chris Wilson6f392d5482010-08-07 11:01:22 +010073
74 trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
Eric Anholt62fdfea2010-05-21 13:26:39 -070075 invalidate_domains, flush_domains);
76
Eric Anholt62fdfea2010-05-21 13:26:39 -070077 if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
78 /*
79 * read/write caches:
80 *
81 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
82 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
83 * also flushed at 2d versus 3d pipeline switches.
84 *
85 * read-only caches:
86 *
87 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
88 * MI_READ_FLUSH is set, and is always flushed on 965.
89 *
90 * I915_GEM_DOMAIN_COMMAND may not exist?
91 *
92 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
93 * invalidated when MI_EXE_FLUSH is set.
94 *
95 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
96 * invalidated with every MI_FLUSH.
97 *
98 * TLBs:
99 *
100 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
101 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
102 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
103 * are flushed at any MI_FLUSH.
104 */
105
106 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
107 if ((invalidate_domains|flush_domains) &
108 I915_GEM_DOMAIN_RENDER)
109 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100110 if (INTEL_INFO(dev)->gen < 4) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700111 /*
112 * On the 965, the sampler cache always gets flushed
113 * and this bit is reserved.
114 */
115 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
116 cmd |= MI_READ_FLUSH;
117 }
118 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
119 cmd |= MI_EXE_FLUSH;
120
Chris Wilson70eac332010-11-30 14:07:47 +0000121 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
122 (IS_G4X(dev) || IS_GEN5(dev)))
123 cmd |= MI_INVALIDATE_ISP;
124
Eric Anholt62fdfea2010-05-21 13:26:39 -0700125#if WATCH_EXEC
126 DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
127#endif
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000128 ret = intel_ring_begin(ring, 2);
129 if (ret)
130 return ret;
131
132 intel_ring_emit(ring, cmd);
133 intel_ring_emit(ring, MI_NOOP);
134 intel_ring_advance(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800135 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000136
137 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800138}
139
Chris Wilson78501ea2010-10-27 12:18:21 +0100140static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100141 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800142{
Chris Wilson78501ea2010-10-27 12:18:21 +0100143 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100144 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800145}
146
Chris Wilson78501ea2010-10-27 12:18:21 +0100147u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800148{
Chris Wilson78501ea2010-10-27 12:18:21 +0100149 drm_i915_private_t *dev_priv = ring->dev->dev_private;
150 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
Daniel Vetter3d281d82010-09-24 21:14:22 +0200151 RING_ACTHD(ring->mmio_base) : ACTHD;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800152
153 return I915_READ(acthd_reg);
154}
155
Chris Wilson78501ea2010-10-27 12:18:21 +0100156static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800157{
Chris Wilson78501ea2010-10-27 12:18:21 +0100158 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000159 struct drm_i915_gem_object *obj = ring->obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800160 u32 head;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800161
162 /* Stop the ring if it's running. */
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200163 I915_WRITE_CTL(ring, 0);
Daniel Vetter570ef602010-08-02 17:06:23 +0200164 I915_WRITE_HEAD(ring, 0);
Chris Wilson78501ea2010-10-27 12:18:21 +0100165 ring->write_tail(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800166
167 /* Initialize the ring. */
Chris Wilson05394f32010-11-08 19:18:58 +0000168 I915_WRITE_START(ring, obj->gtt_offset);
Daniel Vetter570ef602010-08-02 17:06:23 +0200169 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800170
171 /* G45 ring initialization fails to reset head to zero */
172 if (head != 0) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000173 DRM_DEBUG_KMS("%s head not reset to zero "
174 "ctl %08x head %08x tail %08x start %08x\n",
175 ring->name,
176 I915_READ_CTL(ring),
177 I915_READ_HEAD(ring),
178 I915_READ_TAIL(ring),
179 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800180
Daniel Vetter570ef602010-08-02 17:06:23 +0200181 I915_WRITE_HEAD(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800182
Chris Wilson6fd0d562010-12-05 20:42:33 +0000183 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
184 DRM_ERROR("failed to set %s head to zero "
185 "ctl %08x head %08x tail %08x start %08x\n",
186 ring->name,
187 I915_READ_CTL(ring),
188 I915_READ_HEAD(ring),
189 I915_READ_TAIL(ring),
190 I915_READ_START(ring));
191 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700192 }
193
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200194 I915_WRITE_CTL(ring,
Chris Wilsonae69b422010-11-07 11:45:52 +0000195 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson6aa56062010-10-29 21:44:37 +0100196 | RING_REPORT_64K | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800197
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800198 /* If the head is still not zero, the ring is dead */
Chris Wilson176f28e2010-10-28 11:18:07 +0100199 if ((I915_READ_CTL(ring) & RING_VALID) == 0 ||
Chris Wilson05394f32010-11-08 19:18:58 +0000200 I915_READ_START(ring) != obj->gtt_offset ||
Chris Wilson176f28e2010-10-28 11:18:07 +0100201 (I915_READ_HEAD(ring) & HEAD_ADDR) != 0) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000202 DRM_ERROR("%s initialization failed "
203 "ctl %08x head %08x tail %08x start %08x\n",
204 ring->name,
205 I915_READ_CTL(ring),
206 I915_READ_HEAD(ring),
207 I915_READ_TAIL(ring),
208 I915_READ_START(ring));
209 return -EIO;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800210 }
211
Chris Wilson78501ea2010-10-27 12:18:21 +0100212 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
213 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800214 else {
Chris Wilsonc7dca472011-01-20 17:00:10 +0000215 ring->head = I915_READ_HEAD(ring);
Daniel Vetter870e86d2010-08-02 16:29:44 +0200216 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Chris Wilsonc7dca472011-01-20 17:00:10 +0000217 ring->space = ring_space(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800218 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000219
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800220 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700221}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800222
Chris Wilsonc6df5412010-12-15 09:56:50 +0000223/*
224 * 965+ support PIPE_CONTROL commands, which provide finer grained control
225 * over cache flushing.
226 */
227struct pipe_control {
228 struct drm_i915_gem_object *obj;
229 volatile u32 *cpu_page;
230 u32 gtt_offset;
231};
232
233static int
234init_pipe_control(struct intel_ring_buffer *ring)
235{
236 struct pipe_control *pc;
237 struct drm_i915_gem_object *obj;
238 int ret;
239
240 if (ring->private)
241 return 0;
242
243 pc = kmalloc(sizeof(*pc), GFP_KERNEL);
244 if (!pc)
245 return -ENOMEM;
246
247 obj = i915_gem_alloc_object(ring->dev, 4096);
248 if (obj == NULL) {
249 DRM_ERROR("Failed to allocate seqno page\n");
250 ret = -ENOMEM;
251 goto err;
252 }
253 obj->agp_type = AGP_USER_CACHED_MEMORY;
254
255 ret = i915_gem_object_pin(obj, 4096, true);
256 if (ret)
257 goto err_unref;
258
259 pc->gtt_offset = obj->gtt_offset;
260 pc->cpu_page = kmap(obj->pages[0]);
261 if (pc->cpu_page == NULL)
262 goto err_unpin;
263
264 pc->obj = obj;
265 ring->private = pc;
266 return 0;
267
268err_unpin:
269 i915_gem_object_unpin(obj);
270err_unref:
271 drm_gem_object_unreference(&obj->base);
272err:
273 kfree(pc);
274 return ret;
275}
276
277static void
278cleanup_pipe_control(struct intel_ring_buffer *ring)
279{
280 struct pipe_control *pc = ring->private;
281 struct drm_i915_gem_object *obj;
282
283 if (!ring->private)
284 return;
285
286 obj = pc->obj;
287 kunmap(obj->pages[0]);
288 i915_gem_object_unpin(obj);
289 drm_gem_object_unreference(&obj->base);
290
291 kfree(pc);
292 ring->private = NULL;
293}
294
Chris Wilson78501ea2010-10-27 12:18:21 +0100295static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800296{
Chris Wilson78501ea2010-10-27 12:18:21 +0100297 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000298 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100299 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800300
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100301 if (INTEL_INFO(dev)->gen > 3) {
Chris Wilson78501ea2010-10-27 12:18:21 +0100302 int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800303 if (IS_GEN6(dev))
304 mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
305 I915_WRITE(MI_MODE, mode);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800306 }
Chris Wilson78501ea2010-10-27 12:18:21 +0100307
Chris Wilsonc6df5412010-12-15 09:56:50 +0000308 if (INTEL_INFO(dev)->gen >= 6) {
309 } else if (IS_GEN5(dev)) {
310 ret = init_pipe_control(ring);
311 if (ret)
312 return ret;
313 }
314
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800315 return ret;
316}
317
Chris Wilsonc6df5412010-12-15 09:56:50 +0000318static void render_ring_cleanup(struct intel_ring_buffer *ring)
319{
320 if (!ring->private)
321 return;
322
323 cleanup_pipe_control(ring);
324}
325
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000326static void
327update_semaphore(struct intel_ring_buffer *ring, int i, u32 seqno)
328{
329 struct drm_device *dev = ring->dev;
330 struct drm_i915_private *dev_priv = dev->dev_private;
331 int id;
332
333 /*
334 * cs -> 1 = vcs, 0 = bcs
335 * vcs -> 1 = bcs, 0 = cs,
336 * bcs -> 1 = cs, 0 = vcs.
337 */
338 id = ring - dev_priv->ring;
339 id += 2 - i;
340 id %= 3;
341
342 intel_ring_emit(ring,
343 MI_SEMAPHORE_MBOX |
344 MI_SEMAPHORE_REGISTER |
345 MI_SEMAPHORE_UPDATE);
346 intel_ring_emit(ring, seqno);
347 intel_ring_emit(ring,
348 RING_SYNC_0(dev_priv->ring[id].mmio_base) + 4*i);
349}
350
351static int
352gen6_add_request(struct intel_ring_buffer *ring,
353 u32 *result)
354{
355 u32 seqno;
356 int ret;
357
358 ret = intel_ring_begin(ring, 10);
359 if (ret)
360 return ret;
361
362 seqno = i915_gem_get_seqno(ring->dev);
363 update_semaphore(ring, 0, seqno);
364 update_semaphore(ring, 1, seqno);
365
366 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
367 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
368 intel_ring_emit(ring, seqno);
369 intel_ring_emit(ring, MI_USER_INTERRUPT);
370 intel_ring_advance(ring);
371
372 *result = seqno;
373 return 0;
374}
375
376int
377intel_ring_sync(struct intel_ring_buffer *ring,
378 struct intel_ring_buffer *to,
379 u32 seqno)
380{
381 int ret;
382
383 ret = intel_ring_begin(ring, 4);
384 if (ret)
385 return ret;
386
387 intel_ring_emit(ring,
388 MI_SEMAPHORE_MBOX |
389 MI_SEMAPHORE_REGISTER |
390 intel_ring_sync_index(ring, to) << 17 |
391 MI_SEMAPHORE_COMPARE);
392 intel_ring_emit(ring, seqno);
393 intel_ring_emit(ring, 0);
394 intel_ring_emit(ring, MI_NOOP);
395 intel_ring_advance(ring);
396
397 return 0;
398}
399
Chris Wilsonc6df5412010-12-15 09:56:50 +0000400#define PIPE_CONTROL_FLUSH(ring__, addr__) \
401do { \
402 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
403 PIPE_CONTROL_DEPTH_STALL | 2); \
404 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
405 intel_ring_emit(ring__, 0); \
406 intel_ring_emit(ring__, 0); \
407} while (0)
408
409static int
410pc_render_add_request(struct intel_ring_buffer *ring,
411 u32 *result)
412{
413 struct drm_device *dev = ring->dev;
414 u32 seqno = i915_gem_get_seqno(dev);
415 struct pipe_control *pc = ring->private;
416 u32 scratch_addr = pc->gtt_offset + 128;
417 int ret;
418
419 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
420 * incoherent with writes to memory, i.e. completely fubar,
421 * so we need to use PIPE_NOTIFY instead.
422 *
423 * However, we also need to workaround the qword write
424 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
425 * memory before requesting an interrupt.
426 */
427 ret = intel_ring_begin(ring, 32);
428 if (ret)
429 return ret;
430
431 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
432 PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
433 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
434 intel_ring_emit(ring, seqno);
435 intel_ring_emit(ring, 0);
436 PIPE_CONTROL_FLUSH(ring, scratch_addr);
437 scratch_addr += 128; /* write to separate cachelines */
438 PIPE_CONTROL_FLUSH(ring, scratch_addr);
439 scratch_addr += 128;
440 PIPE_CONTROL_FLUSH(ring, scratch_addr);
441 scratch_addr += 128;
442 PIPE_CONTROL_FLUSH(ring, scratch_addr);
443 scratch_addr += 128;
444 PIPE_CONTROL_FLUSH(ring, scratch_addr);
445 scratch_addr += 128;
446 PIPE_CONTROL_FLUSH(ring, scratch_addr);
447 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
448 PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
449 PIPE_CONTROL_NOTIFY);
450 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
451 intel_ring_emit(ring, seqno);
452 intel_ring_emit(ring, 0);
453 intel_ring_advance(ring);
454
455 *result = seqno;
456 return 0;
457}
458
Chris Wilson3cce4692010-10-27 16:11:02 +0100459static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100460render_ring_add_request(struct intel_ring_buffer *ring,
Chris Wilson3cce4692010-10-27 16:11:02 +0100461 u32 *result)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700462{
Chris Wilson78501ea2010-10-27 12:18:21 +0100463 struct drm_device *dev = ring->dev;
Chris Wilson3cce4692010-10-27 16:11:02 +0100464 u32 seqno = i915_gem_get_seqno(dev);
465 int ret;
Zhenyu Wangca764822010-05-27 10:26:42 +0800466
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000467 ret = intel_ring_begin(ring, 4);
468 if (ret)
469 return ret;
Chris Wilson3cce4692010-10-27 16:11:02 +0100470
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000471 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
472 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
473 intel_ring_emit(ring, seqno);
474 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson3cce4692010-10-27 16:11:02 +0100475 intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000476
Chris Wilson3cce4692010-10-27 16:11:02 +0100477 *result = seqno;
478 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700479}
480
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800481static u32
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000482ring_get_seqno(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800483{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000484 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
485}
486
Chris Wilsonc6df5412010-12-15 09:56:50 +0000487static u32
488pc_render_get_seqno(struct intel_ring_buffer *ring)
489{
490 struct pipe_control *pc = ring->private;
491 return pc->cpu_page[0];
492}
493
Chris Wilson0f468322011-01-04 17:35:21 +0000494static void
495ironlake_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
496{
497 dev_priv->gt_irq_mask &= ~mask;
498 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
499 POSTING_READ(GTIMR);
500}
501
502static void
503ironlake_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
504{
505 dev_priv->gt_irq_mask |= mask;
506 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
507 POSTING_READ(GTIMR);
508}
509
510static void
511i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
512{
513 dev_priv->irq_mask &= ~mask;
514 I915_WRITE(IMR, dev_priv->irq_mask);
515 POSTING_READ(IMR);
516}
517
518static void
519i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
520{
521 dev_priv->irq_mask |= mask;
522 I915_WRITE(IMR, dev_priv->irq_mask);
523 POSTING_READ(IMR);
524}
525
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000526static bool
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000527render_ring_get_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700528{
Chris Wilson78501ea2010-10-27 12:18:21 +0100529 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000530 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700531
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000532 if (!dev->irq_enabled)
533 return false;
534
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000535 spin_lock(&ring->irq_lock);
Chris Wilson01a03332011-01-04 22:22:56 +0000536 if (ring->irq_refcount++ == 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700537 if (HAS_PCH_SPLIT(dev))
Chris Wilson0f468322011-01-04 17:35:21 +0000538 ironlake_enable_irq(dev_priv,
539 GT_PIPE_NOTIFY | GT_USER_INTERRUPT);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700540 else
541 i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
542 }
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000543 spin_unlock(&ring->irq_lock);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000544
545 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700546}
547
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800548static void
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000549render_ring_put_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700550{
Chris Wilson78501ea2010-10-27 12:18:21 +0100551 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000552 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700553
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000554 spin_lock(&ring->irq_lock);
Chris Wilson01a03332011-01-04 22:22:56 +0000555 if (--ring->irq_refcount == 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700556 if (HAS_PCH_SPLIT(dev))
Chris Wilson0f468322011-01-04 17:35:21 +0000557 ironlake_disable_irq(dev_priv,
558 GT_USER_INTERRUPT |
559 GT_PIPE_NOTIFY);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700560 else
561 i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
562 }
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000563 spin_unlock(&ring->irq_lock);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700564}
565
Chris Wilson78501ea2010-10-27 12:18:21 +0100566void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800567{
Chris Wilson78501ea2010-10-27 12:18:21 +0100568 drm_i915_private_t *dev_priv = ring->dev->dev_private;
569 u32 mmio = IS_GEN6(ring->dev) ?
570 RING_HWS_PGA_GEN6(ring->mmio_base) :
571 RING_HWS_PGA(ring->mmio_base);
572 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
573 POSTING_READ(mmio);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800574}
575
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000576static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100577bsd_ring_flush(struct intel_ring_buffer *ring,
578 u32 invalidate_domains,
579 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800580{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000581 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000582
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000583 if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
584 return 0;
585
586 ret = intel_ring_begin(ring, 2);
587 if (ret)
588 return ret;
589
590 intel_ring_emit(ring, MI_FLUSH);
591 intel_ring_emit(ring, MI_NOOP);
592 intel_ring_advance(ring);
593 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800594}
595
Chris Wilson3cce4692010-10-27 16:11:02 +0100596static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100597ring_add_request(struct intel_ring_buffer *ring,
Chris Wilson3cce4692010-10-27 16:11:02 +0100598 u32 *result)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800599{
600 u32 seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +0100601 int ret;
602
603 ret = intel_ring_begin(ring, 4);
604 if (ret)
605 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100606
Chris Wilson78501ea2010-10-27 12:18:21 +0100607 seqno = i915_gem_get_seqno(ring->dev);
Chris Wilson6f392d5482010-08-07 11:01:22 +0100608
Chris Wilson3cce4692010-10-27 16:11:02 +0100609 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
610 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
611 intel_ring_emit(ring, seqno);
612 intel_ring_emit(ring, MI_USER_INTERRUPT);
613 intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800614
Chris Wilson3cce4692010-10-27 16:11:02 +0100615 *result = seqno;
616 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800617}
618
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000619static bool
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000620ring_get_irq(struct intel_ring_buffer *ring, u32 flag)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800621{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000622 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000623 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000624
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000625 if (!dev->irq_enabled)
626 return false;
627
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000628 spin_lock(&ring->irq_lock);
Chris Wilson01a03332011-01-04 22:22:56 +0000629 if (ring->irq_refcount++ == 0)
Chris Wilson0f468322011-01-04 17:35:21 +0000630 ironlake_enable_irq(dev_priv, flag);
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000631 spin_unlock(&ring->irq_lock);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000632
633 return true;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800634}
635
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000636static void
637ring_put_irq(struct intel_ring_buffer *ring, u32 flag)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800638{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000639 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000640 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000641
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000642 spin_lock(&ring->irq_lock);
Chris Wilson01a03332011-01-04 22:22:56 +0000643 if (--ring->irq_refcount == 0)
Chris Wilson0f468322011-01-04 17:35:21 +0000644 ironlake_disable_irq(dev_priv, flag);
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000645 spin_unlock(&ring->irq_lock);
Chris Wilson0f468322011-01-04 17:35:21 +0000646}
647
648static bool
649gen6_ring_get_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
650{
651 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000652 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson0f468322011-01-04 17:35:21 +0000653
654 if (!dev->irq_enabled)
655 return false;
656
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000657 spin_lock(&ring->irq_lock);
Chris Wilson01a03332011-01-04 22:22:56 +0000658 if (ring->irq_refcount++ == 0) {
Chris Wilson0f468322011-01-04 17:35:21 +0000659 ring->irq_mask &= ~rflag;
660 I915_WRITE_IMR(ring, ring->irq_mask);
661 ironlake_enable_irq(dev_priv, gflag);
Chris Wilson0f468322011-01-04 17:35:21 +0000662 }
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000663 spin_unlock(&ring->irq_lock);
Chris Wilson0f468322011-01-04 17:35:21 +0000664
665 return true;
666}
667
668static void
669gen6_ring_put_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
670{
671 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000672 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson0f468322011-01-04 17:35:21 +0000673
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000674 spin_lock(&ring->irq_lock);
Chris Wilson01a03332011-01-04 22:22:56 +0000675 if (--ring->irq_refcount == 0) {
Chris Wilson0f468322011-01-04 17:35:21 +0000676 ring->irq_mask |= rflag;
677 I915_WRITE_IMR(ring, ring->irq_mask);
678 ironlake_disable_irq(dev_priv, gflag);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000679 }
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000680 spin_unlock(&ring->irq_lock);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000681}
682
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000683static bool
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000684bsd_ring_get_irq(struct intel_ring_buffer *ring)
685{
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000686 return ring_get_irq(ring, GT_BSD_USER_INTERRUPT);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000687}
688static void
689bsd_ring_put_irq(struct intel_ring_buffer *ring)
690{
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000691 ring_put_irq(ring, GT_BSD_USER_INTERRUPT);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800692}
693
694static int
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000695ring_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800696{
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100697 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +0100698
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100699 ret = intel_ring_begin(ring, 2);
700 if (ret)
701 return ret;
702
Chris Wilson78501ea2010-10-27 12:18:21 +0100703 intel_ring_emit(ring,
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000704 MI_BATCH_BUFFER_START | (2 << 6) |
Chris Wilson78501ea2010-10-27 12:18:21 +0100705 MI_BATCH_NON_SECURE_I965);
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000706 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +0100707 intel_ring_advance(ring);
708
Zou Nan haid1b851f2010-05-21 09:08:57 +0800709 return 0;
710}
711
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800712static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100713render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000714 u32 offset, u32 len)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700715{
Chris Wilson78501ea2010-10-27 12:18:21 +0100716 struct drm_device *dev = ring->dev;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700717 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000718 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700719
Chris Wilson6f392d5482010-08-07 11:01:22 +0100720 trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700721
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000722 if (IS_I830(dev) || IS_845G(dev)) {
723 ret = intel_ring_begin(ring, 4);
724 if (ret)
725 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700726
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000727 intel_ring_emit(ring, MI_BATCH_BUFFER);
728 intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
729 intel_ring_emit(ring, offset + len - 8);
730 intel_ring_emit(ring, 0);
731 } else {
732 ret = intel_ring_begin(ring, 2);
733 if (ret)
734 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100735
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000736 if (INTEL_INFO(dev)->gen >= 4) {
737 intel_ring_emit(ring,
738 MI_BATCH_BUFFER_START | (2 << 6) |
739 MI_BATCH_NON_SECURE_I965);
740 intel_ring_emit(ring, offset);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700741 } else {
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000742 intel_ring_emit(ring,
743 MI_BATCH_BUFFER_START | (2 << 6));
744 intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700745 }
746 }
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000747 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700748
Eric Anholt62fdfea2010-05-21 13:26:39 -0700749 return 0;
750}
751
Chris Wilson78501ea2010-10-27 12:18:21 +0100752static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700753{
Chris Wilson78501ea2010-10-27 12:18:21 +0100754 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000755 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700756
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800757 obj = ring->status_page.obj;
758 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700759 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700760
Chris Wilson05394f32010-11-08 19:18:58 +0000761 kunmap(obj->pages[0]);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700762 i915_gem_object_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +0000763 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800764 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700765
766 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
Eric Anholt62fdfea2010-05-21 13:26:39 -0700767}
768
Chris Wilson78501ea2010-10-27 12:18:21 +0100769static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700770{
Chris Wilson78501ea2010-10-27 12:18:21 +0100771 struct drm_device *dev = ring->dev;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700772 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000773 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700774 int ret;
775
Eric Anholt62fdfea2010-05-21 13:26:39 -0700776 obj = i915_gem_alloc_object(dev, 4096);
777 if (obj == NULL) {
778 DRM_ERROR("Failed to allocate status page\n");
779 ret = -ENOMEM;
780 goto err;
781 }
Chris Wilson05394f32010-11-08 19:18:58 +0000782 obj->agp_type = AGP_USER_CACHED_MEMORY;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700783
Daniel Vetter75e9e912010-11-04 17:11:09 +0100784 ret = i915_gem_object_pin(obj, 4096, true);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700785 if (ret != 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700786 goto err_unref;
787 }
788
Chris Wilson05394f32010-11-08 19:18:58 +0000789 ring->status_page.gfx_addr = obj->gtt_offset;
790 ring->status_page.page_addr = kmap(obj->pages[0]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800791 if (ring->status_page.page_addr == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700792 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
Eric Anholt62fdfea2010-05-21 13:26:39 -0700793 goto err_unpin;
794 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800795 ring->status_page.obj = obj;
796 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700797
Chris Wilson78501ea2010-10-27 12:18:21 +0100798 intel_ring_setup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800799 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
800 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700801
802 return 0;
803
804err_unpin:
805 i915_gem_object_unpin(obj);
806err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +0000807 drm_gem_object_unreference(&obj->base);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700808err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800809 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700810}
811
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800812int intel_init_ring_buffer(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100813 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700814{
Chris Wilson05394f32010-11-08 19:18:58 +0000815 struct drm_i915_gem_object *obj;
Chris Wilsondd785e32010-08-07 11:01:34 +0100816 int ret;
817
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800818 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +0100819 INIT_LIST_HEAD(&ring->active_list);
820 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +0100821 INIT_LIST_HEAD(&ring->gpu_write_list);
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000822
823 spin_lock_init(&ring->irq_lock);
Chris Wilson0f468322011-01-04 17:35:21 +0000824 ring->irq_mask = ~0;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700825
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800826 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +0100827 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800828 if (ret)
829 return ret;
830 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700831
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800832 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700833 if (obj == NULL) {
834 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800835 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +0100836 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700837 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700838
Chris Wilson05394f32010-11-08 19:18:58 +0000839 ring->obj = obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800840
Daniel Vetter75e9e912010-11-04 17:11:09 +0100841 ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
Chris Wilsondd785e32010-08-07 11:01:34 +0100842 if (ret)
843 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700844
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800845 ring->map.size = ring->size;
Chris Wilson05394f32010-11-08 19:18:58 +0000846 ring->map.offset = dev->agp->base + obj->gtt_offset;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700847 ring->map.type = 0;
848 ring->map.flags = 0;
849 ring->map.mtrr = 0;
850
851 drm_core_ioremap_wc(&ring->map, dev);
852 if (ring->map.handle == NULL) {
853 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800854 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +0100855 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700856 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800857
Eric Anholt62fdfea2010-05-21 13:26:39 -0700858 ring->virtual_start = ring->map.handle;
Chris Wilson78501ea2010-10-27 12:18:21 +0100859 ret = ring->init(ring);
Chris Wilsondd785e32010-08-07 11:01:34 +0100860 if (ret)
861 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700862
Chris Wilson55249ba2010-12-22 14:04:47 +0000863 /* Workaround an erratum on the i830 which causes a hang if
864 * the TAIL pointer points to within the last 2 cachelines
865 * of the buffer.
866 */
867 ring->effective_size = ring->size;
868 if (IS_I830(ring->dev))
869 ring->effective_size -= 128;
870
Chris Wilsonc584fe42010-10-29 18:15:52 +0100871 return 0;
Chris Wilsondd785e32010-08-07 11:01:34 +0100872
873err_unmap:
874 drm_core_ioremapfree(&ring->map, dev);
875err_unpin:
876 i915_gem_object_unpin(obj);
877err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +0000878 drm_gem_object_unreference(&obj->base);
879 ring->obj = NULL;
Chris Wilsondd785e32010-08-07 11:01:34 +0100880err_hws:
Chris Wilson78501ea2010-10-27 12:18:21 +0100881 cleanup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800882 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700883}
884
Chris Wilson78501ea2010-10-27 12:18:21 +0100885void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700886{
Chris Wilson33626e62010-10-29 16:18:36 +0100887 struct drm_i915_private *dev_priv;
888 int ret;
889
Chris Wilson05394f32010-11-08 19:18:58 +0000890 if (ring->obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700891 return;
892
Chris Wilson33626e62010-10-29 16:18:36 +0100893 /* Disable the ring buffer. The ring must be idle at this point */
894 dev_priv = ring->dev->dev_private;
895 ret = intel_wait_ring_buffer(ring, ring->size - 8);
Chris Wilson29ee3992011-01-24 16:35:42 +0000896 if (ret)
897 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
898 ring->name, ret);
899
Chris Wilson33626e62010-10-29 16:18:36 +0100900 I915_WRITE_CTL(ring, 0);
901
Chris Wilson78501ea2010-10-27 12:18:21 +0100902 drm_core_ioremapfree(&ring->map, ring->dev);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700903
Chris Wilson05394f32010-11-08 19:18:58 +0000904 i915_gem_object_unpin(ring->obj);
905 drm_gem_object_unreference(&ring->obj->base);
906 ring->obj = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +0100907
Zou Nan hai8d192152010-11-02 16:31:01 +0800908 if (ring->cleanup)
909 ring->cleanup(ring);
910
Chris Wilson78501ea2010-10-27 12:18:21 +0100911 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700912}
913
Chris Wilson78501ea2010-10-27 12:18:21 +0100914static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700915{
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800916 unsigned int *virt;
Chris Wilson55249ba2010-12-22 14:04:47 +0000917 int rem = ring->size - ring->tail;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700918
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800919 if (ring->space < rem) {
Chris Wilson78501ea2010-10-27 12:18:21 +0100920 int ret = intel_wait_ring_buffer(ring, rem);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700921 if (ret)
922 return ret;
923 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700924
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800925 virt = (unsigned int *)(ring->virtual_start + ring->tail);
Chris Wilson1741dd42010-08-04 15:18:12 +0100926 rem /= 8;
927 while (rem--) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700928 *virt++ = MI_NOOP;
Chris Wilson1741dd42010-08-04 15:18:12 +0100929 *virt++ = MI_NOOP;
930 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700931
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800932 ring->tail = 0;
Chris Wilsonc7dca472011-01-20 17:00:10 +0000933 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700934
935 return 0;
936}
937
Chris Wilson78501ea2010-10-27 12:18:21 +0100938int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700939{
Chris Wilson78501ea2010-10-27 12:18:21 +0100940 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +0800941 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100942 unsigned long end;
Chris Wilson6aa56062010-10-29 21:44:37 +0100943 u32 head;
944
Chris Wilsonc7dca472011-01-20 17:00:10 +0000945 /* If the reported head position has wrapped or hasn't advanced,
946 * fallback to the slow and accurate path.
947 */
948 head = intel_read_status_page(ring, 4);
949 if (head > ring->head) {
950 ring->head = head;
951 ring->space = ring_space(ring);
952 if (ring->space >= n)
953 return 0;
954 }
955
Eric Anholt62fdfea2010-05-21 13:26:39 -0700956 trace_i915_ring_wait_begin (dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800957 end = jiffies + 3 * HZ;
958 do {
Chris Wilsonc7dca472011-01-20 17:00:10 +0000959 ring->head = I915_READ_HEAD(ring);
960 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700961 if (ring->space >= n) {
Chris Wilson78501ea2010-10-27 12:18:21 +0100962 trace_i915_ring_wait_end(dev);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700963 return 0;
964 }
965
966 if (dev->primary->master) {
967 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
968 if (master_priv->sarea_priv)
969 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
970 }
Zou Nan haid1b851f2010-05-21 09:08:57 +0800971
Chris Wilsone60a0b12010-10-13 10:09:14 +0100972 msleep(1);
Chris Wilsonf4e0b292010-10-29 21:06:16 +0100973 if (atomic_read(&dev_priv->mm.wedged))
974 return -EAGAIN;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800975 } while (!time_after(jiffies, end));
Eric Anholt62fdfea2010-05-21 13:26:39 -0700976 trace_i915_ring_wait_end (dev);
977 return -EBUSY;
978}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800979
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100980int intel_ring_begin(struct intel_ring_buffer *ring,
981 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800982{
Zou Nan haibe26a102010-06-12 17:40:24 +0800983 int n = 4*num_dwords;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100984 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +0100985
Chris Wilson55249ba2010-12-22 14:04:47 +0000986 if (unlikely(ring->tail + n > ring->effective_size)) {
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100987 ret = intel_wrap_ring_buffer(ring);
988 if (unlikely(ret))
989 return ret;
990 }
Chris Wilson78501ea2010-10-27 12:18:21 +0100991
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100992 if (unlikely(ring->space < n)) {
993 ret = intel_wait_ring_buffer(ring, n);
994 if (unlikely(ret))
995 return ret;
996 }
Chris Wilsond97ed332010-08-04 15:18:13 +0100997
998 ring->space -= n;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100999 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001000}
1001
Chris Wilson78501ea2010-10-27 12:18:21 +01001002void intel_ring_advance(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001003{
Chris Wilsond97ed332010-08-04 15:18:13 +01001004 ring->tail &= ring->size - 1;
Chris Wilson78501ea2010-10-27 12:18:21 +01001005 ring->write_tail(ring, ring->tail);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001006}
1007
Chris Wilsone0708682010-09-19 14:46:27 +01001008static const struct intel_ring_buffer render_ring = {
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001009 .name = "render ring",
Chris Wilson92204342010-09-18 11:02:01 +01001010 .id = RING_RENDER,
Daniel Vetter333e9fe2010-08-02 16:24:01 +02001011 .mmio_base = RENDER_RING_BASE,
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001012 .size = 32 * PAGE_SIZE,
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001013 .init = init_render_ring,
Chris Wilson297b0c52010-10-22 17:02:41 +01001014 .write_tail = ring_write_tail,
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001015 .flush = render_ring_flush,
1016 .add_request = render_ring_add_request,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001017 .get_seqno = ring_get_seqno,
1018 .irq_get = render_ring_get_irq,
1019 .irq_put = render_ring_put_irq,
Chris Wilson78501ea2010-10-27 12:18:21 +01001020 .dispatch_execbuffer = render_ring_dispatch_execbuffer,
Chris Wilsonc6df5412010-12-15 09:56:50 +00001021 .cleanup = render_ring_cleanup,
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001022};
Zou Nan haid1b851f2010-05-21 09:08:57 +08001023
1024/* ring buffer for bit-stream decoder */
1025
Chris Wilsone0708682010-09-19 14:46:27 +01001026static const struct intel_ring_buffer bsd_ring = {
Zou Nan haid1b851f2010-05-21 09:08:57 +08001027 .name = "bsd ring",
Chris Wilson92204342010-09-18 11:02:01 +01001028 .id = RING_BSD,
Daniel Vetter333e9fe2010-08-02 16:24:01 +02001029 .mmio_base = BSD_RING_BASE,
Zou Nan haid1b851f2010-05-21 09:08:57 +08001030 .size = 32 * PAGE_SIZE,
Chris Wilson78501ea2010-10-27 12:18:21 +01001031 .init = init_ring_common,
Chris Wilson297b0c52010-10-22 17:02:41 +01001032 .write_tail = ring_write_tail,
Zou Nan haid1b851f2010-05-21 09:08:57 +08001033 .flush = bsd_ring_flush,
Chris Wilson549f7362010-10-19 11:19:32 +01001034 .add_request = ring_add_request,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001035 .get_seqno = ring_get_seqno,
1036 .irq_get = bsd_ring_get_irq,
1037 .irq_put = bsd_ring_put_irq,
Chris Wilson78501ea2010-10-27 12:18:21 +01001038 .dispatch_execbuffer = ring_dispatch_execbuffer,
Zou Nan haid1b851f2010-05-21 09:08:57 +08001039};
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001040
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001041
Chris Wilson78501ea2010-10-27 12:18:21 +01001042static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +01001043 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001044{
Chris Wilson78501ea2010-10-27 12:18:21 +01001045 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001046
1047 /* Every tail move must follow the sequence below */
1048 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1049 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
1050 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
1051 I915_WRITE(GEN6_BSD_RNCID, 0x0);
1052
1053 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1054 GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
1055 50))
1056 DRM_ERROR("timed out waiting for IDLE Indicator\n");
1057
Daniel Vetter870e86d2010-08-02 16:29:44 +02001058 I915_WRITE_TAIL(ring, value);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001059 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1060 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
1061 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
1062}
1063
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001064static int gen6_ring_flush(struct intel_ring_buffer *ring,
1065 u32 invalidate_domains,
1066 u32 flush_domains)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001067{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001068 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001069
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001070 if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
1071 return 0;
1072
1073 ret = intel_ring_begin(ring, 4);
1074 if (ret)
1075 return ret;
1076
1077 intel_ring_emit(ring, MI_FLUSH_DW);
1078 intel_ring_emit(ring, 0);
1079 intel_ring_emit(ring, 0);
1080 intel_ring_emit(ring, 0);
1081 intel_ring_advance(ring);
1082 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001083}
1084
1085static int
Chris Wilson78501ea2010-10-27 12:18:21 +01001086gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001087 u32 offset, u32 len)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001088{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001089 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001090
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001091 ret = intel_ring_begin(ring, 2);
1092 if (ret)
1093 return ret;
1094
Chris Wilson78501ea2010-10-27 12:18:21 +01001095 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001096 /* bit0-7 is the length on GEN6+ */
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001097 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001098 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001099
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001100 return 0;
1101}
1102
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001103static bool
Chris Wilson0f468322011-01-04 17:35:21 +00001104gen6_render_ring_get_irq(struct intel_ring_buffer *ring)
1105{
1106 return gen6_ring_get_irq(ring,
1107 GT_USER_INTERRUPT,
1108 GEN6_RENDER_USER_INTERRUPT);
1109}
1110
1111static void
1112gen6_render_ring_put_irq(struct intel_ring_buffer *ring)
1113{
1114 return gen6_ring_put_irq(ring,
1115 GT_USER_INTERRUPT,
1116 GEN6_RENDER_USER_INTERRUPT);
1117}
1118
1119static bool
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001120gen6_bsd_ring_get_irq(struct intel_ring_buffer *ring)
1121{
Chris Wilson0f468322011-01-04 17:35:21 +00001122 return gen6_ring_get_irq(ring,
1123 GT_GEN6_BSD_USER_INTERRUPT,
1124 GEN6_BSD_USER_INTERRUPT);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001125}
1126
1127static void
1128gen6_bsd_ring_put_irq(struct intel_ring_buffer *ring)
1129{
Chris Wilson0f468322011-01-04 17:35:21 +00001130 return gen6_ring_put_irq(ring,
1131 GT_GEN6_BSD_USER_INTERRUPT,
1132 GEN6_BSD_USER_INTERRUPT);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001133}
1134
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001135/* ring buffer for Video Codec for Gen6+ */
Chris Wilsone0708682010-09-19 14:46:27 +01001136static const struct intel_ring_buffer gen6_bsd_ring = {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001137 .name = "gen6 bsd ring",
1138 .id = RING_BSD,
1139 .mmio_base = GEN6_BSD_RING_BASE,
1140 .size = 32 * PAGE_SIZE,
1141 .init = init_ring_common,
1142 .write_tail = gen6_bsd_ring_write_tail,
1143 .flush = gen6_ring_flush,
1144 .add_request = gen6_add_request,
1145 .get_seqno = ring_get_seqno,
1146 .irq_get = gen6_bsd_ring_get_irq,
1147 .irq_put = gen6_bsd_ring_put_irq,
1148 .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
Chris Wilson549f7362010-10-19 11:19:32 +01001149};
1150
1151/* Blitter support (SandyBridge+) */
1152
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001153static bool
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001154blt_ring_get_irq(struct intel_ring_buffer *ring)
Chris Wilson549f7362010-10-19 11:19:32 +01001155{
Chris Wilson0f468322011-01-04 17:35:21 +00001156 return gen6_ring_get_irq(ring,
1157 GT_BLT_USER_INTERRUPT,
1158 GEN6_BLITTER_USER_INTERRUPT);
Chris Wilson549f7362010-10-19 11:19:32 +01001159}
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001160
Chris Wilson549f7362010-10-19 11:19:32 +01001161static void
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001162blt_ring_put_irq(struct intel_ring_buffer *ring)
Chris Wilson549f7362010-10-19 11:19:32 +01001163{
Chris Wilson0f468322011-01-04 17:35:21 +00001164 gen6_ring_put_irq(ring,
1165 GT_BLT_USER_INTERRUPT,
1166 GEN6_BLITTER_USER_INTERRUPT);
Chris Wilson549f7362010-10-19 11:19:32 +01001167}
1168
Zou Nan hai8d192152010-11-02 16:31:01 +08001169
1170/* Workaround for some stepping of SNB,
1171 * each time when BLT engine ring tail moved,
1172 * the first command in the ring to be parsed
1173 * should be MI_BATCH_BUFFER_START
1174 */
1175#define NEED_BLT_WORKAROUND(dev) \
1176 (IS_GEN6(dev) && (dev->pdev->revision < 8))
1177
1178static inline struct drm_i915_gem_object *
1179to_blt_workaround(struct intel_ring_buffer *ring)
1180{
1181 return ring->private;
1182}
1183
1184static int blt_ring_init(struct intel_ring_buffer *ring)
1185{
1186 if (NEED_BLT_WORKAROUND(ring->dev)) {
1187 struct drm_i915_gem_object *obj;
Chris Wilson27153f72010-11-02 11:17:23 +00001188 u32 *ptr;
Zou Nan hai8d192152010-11-02 16:31:01 +08001189 int ret;
1190
Chris Wilson05394f32010-11-08 19:18:58 +00001191 obj = i915_gem_alloc_object(ring->dev, 4096);
Zou Nan hai8d192152010-11-02 16:31:01 +08001192 if (obj == NULL)
1193 return -ENOMEM;
1194
Chris Wilson05394f32010-11-08 19:18:58 +00001195 ret = i915_gem_object_pin(obj, 4096, true);
Zou Nan hai8d192152010-11-02 16:31:01 +08001196 if (ret) {
1197 drm_gem_object_unreference(&obj->base);
1198 return ret;
1199 }
1200
1201 ptr = kmap(obj->pages[0]);
Chris Wilson27153f72010-11-02 11:17:23 +00001202 *ptr++ = MI_BATCH_BUFFER_END;
1203 *ptr++ = MI_NOOP;
Zou Nan hai8d192152010-11-02 16:31:01 +08001204 kunmap(obj->pages[0]);
1205
Chris Wilson05394f32010-11-08 19:18:58 +00001206 ret = i915_gem_object_set_to_gtt_domain(obj, false);
Zou Nan hai8d192152010-11-02 16:31:01 +08001207 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00001208 i915_gem_object_unpin(obj);
Zou Nan hai8d192152010-11-02 16:31:01 +08001209 drm_gem_object_unreference(&obj->base);
1210 return ret;
1211 }
1212
1213 ring->private = obj;
1214 }
1215
1216 return init_ring_common(ring);
1217}
1218
1219static int blt_ring_begin(struct intel_ring_buffer *ring,
1220 int num_dwords)
1221{
1222 if (ring->private) {
1223 int ret = intel_ring_begin(ring, num_dwords+2);
1224 if (ret)
1225 return ret;
1226
1227 intel_ring_emit(ring, MI_BATCH_BUFFER_START);
1228 intel_ring_emit(ring, to_blt_workaround(ring)->gtt_offset);
1229
1230 return 0;
1231 } else
1232 return intel_ring_begin(ring, 4);
1233}
1234
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001235static int blt_ring_flush(struct intel_ring_buffer *ring,
Zou Nan hai8d192152010-11-02 16:31:01 +08001236 u32 invalidate_domains,
1237 u32 flush_domains)
1238{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001239 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001240
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001241 if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
1242 return 0;
1243
1244 ret = blt_ring_begin(ring, 4);
1245 if (ret)
1246 return ret;
1247
1248 intel_ring_emit(ring, MI_FLUSH_DW);
1249 intel_ring_emit(ring, 0);
1250 intel_ring_emit(ring, 0);
1251 intel_ring_emit(ring, 0);
1252 intel_ring_advance(ring);
1253 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001254}
1255
Zou Nan hai8d192152010-11-02 16:31:01 +08001256static void blt_ring_cleanup(struct intel_ring_buffer *ring)
1257{
1258 if (!ring->private)
1259 return;
1260
1261 i915_gem_object_unpin(ring->private);
1262 drm_gem_object_unreference(ring->private);
1263 ring->private = NULL;
1264}
1265
Chris Wilson549f7362010-10-19 11:19:32 +01001266static const struct intel_ring_buffer gen6_blt_ring = {
1267 .name = "blt ring",
1268 .id = RING_BLT,
1269 .mmio_base = BLT_RING_BASE,
1270 .size = 32 * PAGE_SIZE,
Zou Nan hai8d192152010-11-02 16:31:01 +08001271 .init = blt_ring_init,
Chris Wilson297b0c52010-10-22 17:02:41 +01001272 .write_tail = ring_write_tail,
Zou Nan hai8d192152010-11-02 16:31:01 +08001273 .flush = blt_ring_flush,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001274 .add_request = gen6_add_request,
1275 .get_seqno = ring_get_seqno,
1276 .irq_get = blt_ring_get_irq,
1277 .irq_put = blt_ring_put_irq,
Chris Wilson78501ea2010-10-27 12:18:21 +01001278 .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
Zou Nan hai8d192152010-11-02 16:31:01 +08001279 .cleanup = blt_ring_cleanup,
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001280};
1281
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001282int intel_init_render_ring_buffer(struct drm_device *dev)
1283{
1284 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001285 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001286
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001287 *ring = render_ring;
1288 if (INTEL_INFO(dev)->gen >= 6) {
1289 ring->add_request = gen6_add_request;
Chris Wilson0f468322011-01-04 17:35:21 +00001290 ring->irq_get = gen6_render_ring_get_irq;
1291 ring->irq_put = gen6_render_ring_put_irq;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001292 } else if (IS_GEN5(dev)) {
1293 ring->add_request = pc_render_add_request;
1294 ring->get_seqno = pc_render_get_seqno;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001295 }
1296
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001297 if (!I915_NEED_GFX_HWS(dev)) {
1298 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1299 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1300 }
1301
1302 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001303}
1304
Chris Wilsone8616b62011-01-20 09:57:11 +00001305int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1306{
1307 drm_i915_private_t *dev_priv = dev->dev_private;
1308 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1309
1310 *ring = render_ring;
1311 if (INTEL_INFO(dev)->gen >= 6) {
1312 ring->add_request = gen6_add_request;
1313 ring->irq_get = gen6_render_ring_get_irq;
1314 ring->irq_put = gen6_render_ring_put_irq;
1315 } else if (IS_GEN5(dev)) {
1316 ring->add_request = pc_render_add_request;
1317 ring->get_seqno = pc_render_get_seqno;
1318 }
1319
1320 ring->dev = dev;
1321 INIT_LIST_HEAD(&ring->active_list);
1322 INIT_LIST_HEAD(&ring->request_list);
1323 INIT_LIST_HEAD(&ring->gpu_write_list);
1324
1325 ring->size = size;
1326 ring->effective_size = ring->size;
1327 if (IS_I830(ring->dev))
1328 ring->effective_size -= 128;
1329
1330 ring->map.offset = start;
1331 ring->map.size = size;
1332 ring->map.type = 0;
1333 ring->map.flags = 0;
1334 ring->map.mtrr = 0;
1335
1336 drm_core_ioremap_wc(&ring->map, dev);
1337 if (ring->map.handle == NULL) {
1338 DRM_ERROR("can not ioremap virtual address for"
1339 " ring buffer\n");
1340 return -ENOMEM;
1341 }
1342
1343 ring->virtual_start = (void __force __iomem *)ring->map.handle;
1344 return 0;
1345}
1346
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001347int intel_init_bsd_ring_buffer(struct drm_device *dev)
1348{
1349 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001350 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001351
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001352 if (IS_GEN6(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001353 *ring = gen6_bsd_ring;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001354 else
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001355 *ring = bsd_ring;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001356
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001357 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001358}
Chris Wilson549f7362010-10-19 11:19:32 +01001359
1360int intel_init_blt_ring_buffer(struct drm_device *dev)
1361{
1362 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001363 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01001364
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001365 *ring = gen6_blt_ring;
Chris Wilson549f7362010-10-19 11:19:32 +01001366
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001367 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01001368}