blob: 5947a95ac8530bc36cd1d5e0e4187824914cd02e [file] [log] [blame]
Alex Deucher97b2e202015-04-20 16:51:00 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
35#include <linux/interval_tree.h>
36#include <linux/hashtable.h>
37#include <linux/fence.h>
38
39#include <ttm/ttm_bo_api.h>
40#include <ttm/ttm_bo_driver.h>
41#include <ttm/ttm_placement.h>
42#include <ttm/ttm_module.h>
43#include <ttm/ttm_execbuf_util.h>
44
Chunming Zhoud03846a2015-07-28 14:20:03 -040045#include <drm/drmP.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040046#include <drm/drm_gem.h>
Chunming Zhou7e5a5472015-04-24 17:37:30 +080047#include <drm/amdgpu_drm.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040048
yanyang15fc3aee2015-05-22 14:39:35 -040049#include "amd_shared.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040050#include "amdgpu_mode.h"
51#include "amdgpu_ih.h"
52#include "amdgpu_irq.h"
53#include "amdgpu_ucode.h"
54#include "amdgpu_gds.h"
Alex Deucher1f7371b2015-12-02 17:46:21 -050055#include "amd_powerplay.h"
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -040056#include "amdgpu_acp.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040057
Alex Deucherb80d8472015-08-16 22:55:02 -040058#include "gpu_scheduler.h"
59
Alex Deucher97b2e202015-04-20 16:51:00 -040060/*
61 * Modules parameters.
62 */
63extern int amdgpu_modeset;
64extern int amdgpu_vram_limit;
65extern int amdgpu_gart_size;
66extern int amdgpu_benchmarking;
67extern int amdgpu_testing;
68extern int amdgpu_audio;
69extern int amdgpu_disp_priority;
70extern int amdgpu_hw_i2c;
71extern int amdgpu_pcie_gen2;
72extern int amdgpu_msi;
73extern int amdgpu_lockup_timeout;
74extern int amdgpu_dpm;
75extern int amdgpu_smc_load_fw;
76extern int amdgpu_aspm;
77extern int amdgpu_runtime_pm;
Alex Deucher97b2e202015-04-20 16:51:00 -040078extern unsigned amdgpu_ip_block_mask;
79extern int amdgpu_bapm;
80extern int amdgpu_deep_color;
81extern int amdgpu_vm_size;
82extern int amdgpu_vm_block_size;
Christian Königd9c13152015-09-28 12:31:26 +020083extern int amdgpu_vm_fault_stop;
Christian Königb495bd32015-09-10 14:00:35 +020084extern int amdgpu_vm_debug;
Jammy Zhou1333f722015-07-30 16:36:58 +080085extern int amdgpu_sched_jobs;
Jammy Zhou4afcb302015-07-30 16:44:05 +080086extern int amdgpu_sched_hw_submission;
Alex Deucher1f7371b2015-12-02 17:46:21 -050087extern int amdgpu_powerplay;
Alex Deucher97b2e202015-04-20 16:51:00 -040088
Chunming Zhou4b559c92015-07-21 15:53:04 +080089#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
Alex Deucher97b2e202015-04-20 16:51:00 -040090#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
91#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
92/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
93#define AMDGPU_IB_POOL_SIZE 16
94#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
95#define AMDGPUFB_CONN_LIMIT 4
96#define AMDGPU_BIOS_NUM_SCRATCH 8
97
Alex Deucher97b2e202015-04-20 16:51:00 -040098/* max number of rings */
99#define AMDGPU_MAX_RINGS 16
100#define AMDGPU_MAX_GFX_RINGS 1
101#define AMDGPU_MAX_COMPUTE_RINGS 8
102#define AMDGPU_MAX_VCE_RINGS 2
103
Jammy Zhou36f523a2015-09-01 12:54:27 +0800104/* max number of IP instances */
105#define AMDGPU_MAX_SDMA_INSTANCES 2
106
Alex Deucher97b2e202015-04-20 16:51:00 -0400107/* hardcode that limit for now */
108#define AMDGPU_VA_RESERVED_SIZE (8 << 20)
109
110/* hard reset data */
111#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
112
113/* reset flags */
114#define AMDGPU_RESET_GFX (1 << 0)
115#define AMDGPU_RESET_COMPUTE (1 << 1)
116#define AMDGPU_RESET_DMA (1 << 2)
117#define AMDGPU_RESET_CP (1 << 3)
118#define AMDGPU_RESET_GRBM (1 << 4)
119#define AMDGPU_RESET_DMA1 (1 << 5)
120#define AMDGPU_RESET_RLC (1 << 6)
121#define AMDGPU_RESET_SEM (1 << 7)
122#define AMDGPU_RESET_IH (1 << 8)
123#define AMDGPU_RESET_VMC (1 << 9)
124#define AMDGPU_RESET_MC (1 << 10)
125#define AMDGPU_RESET_DISPLAY (1 << 11)
126#define AMDGPU_RESET_UVD (1 << 12)
127#define AMDGPU_RESET_VCE (1 << 13)
128#define AMDGPU_RESET_VCE1 (1 << 14)
129
130/* CG block flags */
131#define AMDGPU_CG_BLOCK_GFX (1 << 0)
132#define AMDGPU_CG_BLOCK_MC (1 << 1)
133#define AMDGPU_CG_BLOCK_SDMA (1 << 2)
134#define AMDGPU_CG_BLOCK_UVD (1 << 3)
135#define AMDGPU_CG_BLOCK_VCE (1 << 4)
136#define AMDGPU_CG_BLOCK_HDP (1 << 5)
137#define AMDGPU_CG_BLOCK_BIF (1 << 6)
138
139/* CG flags */
140#define AMDGPU_CG_SUPPORT_GFX_MGCG (1 << 0)
141#define AMDGPU_CG_SUPPORT_GFX_MGLS (1 << 1)
142#define AMDGPU_CG_SUPPORT_GFX_CGCG (1 << 2)
143#define AMDGPU_CG_SUPPORT_GFX_CGLS (1 << 3)
144#define AMDGPU_CG_SUPPORT_GFX_CGTS (1 << 4)
145#define AMDGPU_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
146#define AMDGPU_CG_SUPPORT_GFX_CP_LS (1 << 6)
147#define AMDGPU_CG_SUPPORT_GFX_RLC_LS (1 << 7)
148#define AMDGPU_CG_SUPPORT_MC_LS (1 << 8)
149#define AMDGPU_CG_SUPPORT_MC_MGCG (1 << 9)
150#define AMDGPU_CG_SUPPORT_SDMA_LS (1 << 10)
151#define AMDGPU_CG_SUPPORT_SDMA_MGCG (1 << 11)
152#define AMDGPU_CG_SUPPORT_BIF_LS (1 << 12)
153#define AMDGPU_CG_SUPPORT_UVD_MGCG (1 << 13)
154#define AMDGPU_CG_SUPPORT_VCE_MGCG (1 << 14)
155#define AMDGPU_CG_SUPPORT_HDP_LS (1 << 15)
156#define AMDGPU_CG_SUPPORT_HDP_MGCG (1 << 16)
157
158/* PG flags */
159#define AMDGPU_PG_SUPPORT_GFX_PG (1 << 0)
160#define AMDGPU_PG_SUPPORT_GFX_SMG (1 << 1)
161#define AMDGPU_PG_SUPPORT_GFX_DMG (1 << 2)
162#define AMDGPU_PG_SUPPORT_UVD (1 << 3)
163#define AMDGPU_PG_SUPPORT_VCE (1 << 4)
164#define AMDGPU_PG_SUPPORT_CP (1 << 5)
165#define AMDGPU_PG_SUPPORT_GDS (1 << 6)
166#define AMDGPU_PG_SUPPORT_RLC_SMU_HS (1 << 7)
167#define AMDGPU_PG_SUPPORT_SDMA (1 << 8)
168#define AMDGPU_PG_SUPPORT_ACP (1 << 9)
169#define AMDGPU_PG_SUPPORT_SAMU (1 << 10)
170
171/* GFX current status */
172#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
173#define AMDGPU_GFX_SAFE_MODE 0x00000001L
174#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
175#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
176#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
177
178/* max cursor sizes (in pixels) */
179#define CIK_CURSOR_WIDTH 128
180#define CIK_CURSOR_HEIGHT 128
181
182struct amdgpu_device;
183struct amdgpu_fence;
184struct amdgpu_ib;
185struct amdgpu_vm;
186struct amdgpu_ring;
Alex Deucher97b2e202015-04-20 16:51:00 -0400187struct amdgpu_cs_parser;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800188struct amdgpu_job;
Alex Deucher97b2e202015-04-20 16:51:00 -0400189struct amdgpu_irq_src;
Alex Deucher0b492a42015-08-16 22:48:26 -0400190struct amdgpu_fpriv;
Alex Deucher97b2e202015-04-20 16:51:00 -0400191
192enum amdgpu_cp_irq {
193 AMDGPU_CP_IRQ_GFX_EOP = 0,
194 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
195 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
196 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
197 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
198 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
199 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
200 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
201 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
202
203 AMDGPU_CP_IRQ_LAST
204};
205
206enum amdgpu_sdma_irq {
207 AMDGPU_SDMA_IRQ_TRAP0 = 0,
208 AMDGPU_SDMA_IRQ_TRAP1,
209
210 AMDGPU_SDMA_IRQ_LAST
211};
212
213enum amdgpu_thermal_irq {
214 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
215 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
216
217 AMDGPU_THERMAL_IRQ_LAST
218};
219
Alex Deucher97b2e202015-04-20 16:51:00 -0400220int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400221 enum amd_ip_block_type block_type,
222 enum amd_clockgating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400223int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400224 enum amd_ip_block_type block_type,
225 enum amd_powergating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400226
227struct amdgpu_ip_block_version {
yanyang15fc3aee2015-05-22 14:39:35 -0400228 enum amd_ip_block_type type;
Alex Deucher97b2e202015-04-20 16:51:00 -0400229 u32 major;
230 u32 minor;
231 u32 rev;
yanyang15fc3aee2015-05-22 14:39:35 -0400232 const struct amd_ip_funcs *funcs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400233};
234
235int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400236 enum amd_ip_block_type type,
Alex Deucher97b2e202015-04-20 16:51:00 -0400237 u32 major, u32 minor);
238
239const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
240 struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400241 enum amd_ip_block_type type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400242
243/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
244struct amdgpu_buffer_funcs {
245 /* maximum bytes in a single operation */
246 uint32_t copy_max_bytes;
247
248 /* number of dw to reserve per operation */
249 unsigned copy_num_dw;
250
251 /* used for buffer migration */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800252 void (*emit_copy_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400253 /* src addr in bytes */
254 uint64_t src_offset,
255 /* dst addr in bytes */
256 uint64_t dst_offset,
257 /* number of byte to transfer */
258 uint32_t byte_count);
259
260 /* maximum bytes in a single operation */
261 uint32_t fill_max_bytes;
262
263 /* number of dw to reserve per operation */
264 unsigned fill_num_dw;
265
266 /* used for buffer clearing */
Chunming Zhou6e7a3842015-08-27 13:46:09 +0800267 void (*emit_fill_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400268 /* value to write to memory */
269 uint32_t src_data,
270 /* dst addr in bytes */
271 uint64_t dst_offset,
272 /* number of byte to fill */
273 uint32_t byte_count);
274};
275
276/* provided by hw blocks that can write ptes, e.g., sdma */
277struct amdgpu_vm_pte_funcs {
278 /* copy pte entries from GART */
279 void (*copy_pte)(struct amdgpu_ib *ib,
280 uint64_t pe, uint64_t src,
281 unsigned count);
282 /* write pte one entry at a time with addr mapping */
283 void (*write_pte)(struct amdgpu_ib *ib,
Christian Königb07c9d22015-11-30 13:26:07 +0100284 const dma_addr_t *pages_addr, uint64_t pe,
Alex Deucher97b2e202015-04-20 16:51:00 -0400285 uint64_t addr, unsigned count,
286 uint32_t incr, uint32_t flags);
287 /* for linear pte/pde updates without addr mapping */
288 void (*set_pte_pde)(struct amdgpu_ib *ib,
289 uint64_t pe,
290 uint64_t addr, unsigned count,
291 uint32_t incr, uint32_t flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400292};
293
294/* provided by the gmc block */
295struct amdgpu_gart_funcs {
296 /* flush the vm tlb via mmio */
297 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
298 uint32_t vmid);
299 /* write pte/pde updates using the cpu */
300 int (*set_pte_pde)(struct amdgpu_device *adev,
301 void *cpu_pt_addr, /* cpu addr of page table */
302 uint32_t gpu_page_idx, /* pte/pde to update */
303 uint64_t addr, /* addr to write into pte/pde */
304 uint32_t flags); /* access flags */
305};
306
307/* provided by the ih block */
308struct amdgpu_ih_funcs {
309 /* ring read/write ptr handling, called from interrupt context */
310 u32 (*get_wptr)(struct amdgpu_device *adev);
311 void (*decode_iv)(struct amdgpu_device *adev,
312 struct amdgpu_iv_entry *entry);
313 void (*set_rptr)(struct amdgpu_device *adev);
314};
315
316/* provided by hw blocks that expose a ring buffer for commands */
317struct amdgpu_ring_funcs {
318 /* ring read/write ptr handling */
319 u32 (*get_rptr)(struct amdgpu_ring *ring);
320 u32 (*get_wptr)(struct amdgpu_ring *ring);
321 void (*set_wptr)(struct amdgpu_ring *ring);
322 /* validating and patching of IBs */
323 int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
324 /* command emit functions */
325 void (*emit_ib)(struct amdgpu_ring *ring,
326 struct amdgpu_ib *ib);
327 void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
Chunming Zhou890ee232015-06-01 14:35:03 +0800328 uint64_t seq, unsigned flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400329 void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
330 uint64_t pd_addr);
Christian Königd2edb072015-05-11 14:10:34 +0200331 void (*emit_hdp_flush)(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400332 void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
333 uint32_t gds_base, uint32_t gds_size,
334 uint32_t gws_base, uint32_t gws_size,
335 uint32_t oa_base, uint32_t oa_size);
336 /* testing functions */
337 int (*test_ring)(struct amdgpu_ring *ring);
338 int (*test_ib)(struct amdgpu_ring *ring);
Jammy Zhouedff0e22015-09-01 13:04:08 +0800339 /* insert NOP packets */
340 void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
Christian König9e5d53092016-01-31 12:20:55 +0100341 /* pad the indirect buffer to the necessary number of dw */
342 void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
Alex Deucher97b2e202015-04-20 16:51:00 -0400343};
344
345/*
346 * BIOS.
347 */
348bool amdgpu_get_bios(struct amdgpu_device *adev);
349bool amdgpu_read_bios(struct amdgpu_device *adev);
350
351/*
352 * Dummy page
353 */
354struct amdgpu_dummy_page {
355 struct page *page;
356 dma_addr_t addr;
357};
358int amdgpu_dummy_page_init(struct amdgpu_device *adev);
359void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
360
361
362/*
363 * Clocks
364 */
365
366#define AMDGPU_MAX_PPLL 3
367
368struct amdgpu_clock {
369 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
370 struct amdgpu_pll spll;
371 struct amdgpu_pll mpll;
372 /* 10 Khz units */
373 uint32_t default_mclk;
374 uint32_t default_sclk;
375 uint32_t default_dispclk;
376 uint32_t current_dispclk;
377 uint32_t dp_extclk;
378 uint32_t max_pixel_clock;
379};
380
381/*
382 * Fences.
383 */
384struct amdgpu_fence_driver {
Alex Deucher97b2e202015-04-20 16:51:00 -0400385 uint64_t gpu_addr;
386 volatile uint32_t *cpu_addr;
387 /* sync_seq is protected by ring emission lock */
Christian König5907a0d2016-01-18 15:16:53 +0100388 uint64_t sync_seq;
Alex Deucher97b2e202015-04-20 16:51:00 -0400389 atomic64_t last_seq;
390 bool initialized;
Alex Deucher97b2e202015-04-20 16:51:00 -0400391 struct amdgpu_irq_src *irq_src;
392 unsigned irq_type;
Christian Königc2776af2015-11-03 13:27:39 +0100393 struct timer_list fallback_timer;
monk.liu7f06c232015-07-30 18:28:12 +0800394 wait_queue_head_t fence_queue;
Alex Deucher97b2e202015-04-20 16:51:00 -0400395};
396
397/* some special values for the owner field */
398#define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
399#define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
Alex Deucher97b2e202015-04-20 16:51:00 -0400400
Chunming Zhou890ee232015-06-01 14:35:03 +0800401#define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
402#define AMDGPU_FENCE_FLAG_INT (1 << 1)
403
Alex Deucher97b2e202015-04-20 16:51:00 -0400404struct amdgpu_fence {
405 struct fence base;
Chunming Zhou4cef9262015-08-05 19:52:14 +0800406
Alex Deucher97b2e202015-04-20 16:51:00 -0400407 /* RB, DMA, etc. */
408 struct amdgpu_ring *ring;
409 uint64_t seq;
410
411 /* filp or special value for fence creator */
412 void *owner;
413
414 wait_queue_t fence_wake;
415};
416
417struct amdgpu_user_fence {
418 /* write-back bo */
419 struct amdgpu_bo *bo;
420 /* write-back address offset to bo start */
421 uint32_t offset;
422};
423
424int amdgpu_fence_driver_init(struct amdgpu_device *adev);
425void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
426void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
427
Christian König4f839a22015-09-08 20:22:31 +0200428int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400429int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
430 struct amdgpu_irq_src *irq_src,
431 unsigned irq_type);
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400432void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
433void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400434int amdgpu_fence_emit(struct amdgpu_ring *ring, void *owner,
435 struct amdgpu_fence **fence);
436void amdgpu_fence_process(struct amdgpu_ring *ring);
437int amdgpu_fence_wait_next(struct amdgpu_ring *ring);
438int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
439unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
440
Alex Deucher97b2e202015-04-20 16:51:00 -0400441/*
442 * TTM.
443 */
444struct amdgpu_mman {
445 struct ttm_bo_global_ref bo_global_ref;
446 struct drm_global_reference mem_global_ref;
447 struct ttm_bo_device bdev;
448 bool mem_global_referenced;
449 bool initialized;
450
451#if defined(CONFIG_DEBUG_FS)
452 struct dentry *vram;
453 struct dentry *gtt;
454#endif
455
456 /* buffer handling */
457 const struct amdgpu_buffer_funcs *buffer_funcs;
458 struct amdgpu_ring *buffer_funcs_ring;
459};
460
461int amdgpu_copy_buffer(struct amdgpu_ring *ring,
462 uint64_t src_offset,
463 uint64_t dst_offset,
464 uint32_t byte_count,
465 struct reservation_object *resv,
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800466 struct fence **fence);
Alex Deucher97b2e202015-04-20 16:51:00 -0400467int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
468
469struct amdgpu_bo_list_entry {
470 struct amdgpu_bo *robj;
471 struct ttm_validate_buffer tv;
472 struct amdgpu_bo_va *bo_va;
Alex Deucher97b2e202015-04-20 16:51:00 -0400473 uint32_t priority;
474};
475
476struct amdgpu_bo_va_mapping {
477 struct list_head list;
478 struct interval_tree_node it;
479 uint64_t offset;
480 uint32_t flags;
481};
482
483/* bo virtual addresses in a specific vm */
484struct amdgpu_bo_va {
Chunming Zhou69b576a2015-11-18 11:17:39 +0800485 struct mutex mutex;
Alex Deucher97b2e202015-04-20 16:51:00 -0400486 /* protected by bo being reserved */
487 struct list_head bo_list;
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800488 struct fence *last_pt_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400489 unsigned ref_count;
490
Christian König7fc11952015-07-30 11:53:42 +0200491 /* protected by vm mutex and spinlock */
Alex Deucher97b2e202015-04-20 16:51:00 -0400492 struct list_head vm_status;
493
Christian König7fc11952015-07-30 11:53:42 +0200494 /* mappings for this bo_va */
495 struct list_head invalids;
496 struct list_head valids;
497
Alex Deucher97b2e202015-04-20 16:51:00 -0400498 /* constant after initialization */
499 struct amdgpu_vm *vm;
500 struct amdgpu_bo *bo;
501};
502
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800503#define AMDGPU_GEM_DOMAIN_MAX 0x3
504
Alex Deucher97b2e202015-04-20 16:51:00 -0400505struct amdgpu_bo {
506 /* Protected by gem.mutex */
507 struct list_head list;
508 /* Protected by tbo.reserved */
Christian König1ea863f2015-12-18 22:13:12 +0100509 u32 prefered_domains;
510 u32 allowed_domains;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800511 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
Alex Deucher97b2e202015-04-20 16:51:00 -0400512 struct ttm_placement placement;
513 struct ttm_buffer_object tbo;
514 struct ttm_bo_kmap_obj kmap;
515 u64 flags;
516 unsigned pin_count;
517 void *kptr;
518 u64 tiling_flags;
519 u64 metadata_flags;
520 void *metadata;
521 u32 metadata_size;
522 /* list of all virtual address to which this bo
523 * is associated to
524 */
525 struct list_head va;
526 /* Constant after initialization */
527 struct amdgpu_device *adev;
528 struct drm_gem_object gem_base;
Christian König82b9c552015-11-27 16:49:00 +0100529 struct amdgpu_bo *parent;
Alex Deucher97b2e202015-04-20 16:51:00 -0400530
531 struct ttm_bo_kmap_obj dma_buf_vmap;
532 pid_t pid;
533 struct amdgpu_mn *mn;
534 struct list_head mn_list;
535};
536#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
537
538void amdgpu_gem_object_free(struct drm_gem_object *obj);
539int amdgpu_gem_object_open(struct drm_gem_object *obj,
540 struct drm_file *file_priv);
541void amdgpu_gem_object_close(struct drm_gem_object *obj,
542 struct drm_file *file_priv);
543unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
544struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
545struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
546 struct dma_buf_attachment *attach,
547 struct sg_table *sg);
548struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
549 struct drm_gem_object *gobj,
550 int flags);
551int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
552void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
553struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
554void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
555void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
556int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
557
558/* sub-allocation manager, it has to be protected by another lock.
559 * By conception this is an helper for other part of the driver
560 * like the indirect buffer or semaphore, which both have their
561 * locking.
562 *
563 * Principe is simple, we keep a list of sub allocation in offset
564 * order (first entry has offset == 0, last entry has the highest
565 * offset).
566 *
567 * When allocating new object we first check if there is room at
568 * the end total_size - (last_object_offset + last_object_size) >=
569 * alloc_size. If so we allocate new object there.
570 *
571 * When there is not enough room at the end, we start waiting for
572 * each sub object until we reach object_offset+object_size >=
573 * alloc_size, this object then become the sub object we return.
574 *
575 * Alignment can't be bigger than page size.
576 *
577 * Hole are not considered for allocation to keep things simple.
578 * Assumption is that there won't be hole (all object on same
579 * alignment).
580 */
581struct amdgpu_sa_manager {
582 wait_queue_head_t wq;
583 struct amdgpu_bo *bo;
584 struct list_head *hole;
585 struct list_head flist[AMDGPU_MAX_RINGS];
586 struct list_head olist;
587 unsigned size;
588 uint64_t gpu_addr;
589 void *cpu_ptr;
590 uint32_t domain;
591 uint32_t align;
592};
593
594struct amdgpu_sa_bo;
595
596/* sub-allocation buffer */
597struct amdgpu_sa_bo {
598 struct list_head olist;
599 struct list_head flist;
600 struct amdgpu_sa_manager *manager;
601 unsigned soffset;
602 unsigned eoffset;
Chunming Zhou4ce98912015-08-19 16:41:19 +0800603 struct fence *fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400604};
605
606/*
607 * GEM objects.
608 */
609struct amdgpu_gem {
610 struct mutex mutex;
611 struct list_head objects;
612};
613
614int amdgpu_gem_init(struct amdgpu_device *adev);
615void amdgpu_gem_fini(struct amdgpu_device *adev);
616int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
617 int alignment, u32 initial_domain,
618 u64 flags, bool kernel,
619 struct drm_gem_object **obj);
620
621int amdgpu_mode_dumb_create(struct drm_file *file_priv,
622 struct drm_device *dev,
623 struct drm_mode_create_dumb *args);
624int amdgpu_mode_dumb_mmap(struct drm_file *filp,
625 struct drm_device *dev,
626 uint32_t handle, uint64_t *offset_p);
Alex Deucher97b2e202015-04-20 16:51:00 -0400627/*
628 * Synchronization
629 */
630struct amdgpu_sync {
Christian Königf91b3a62015-08-20 14:47:40 +0800631 DECLARE_HASHTABLE(fences, 4);
Chunming Zhou3c623382015-08-20 18:33:59 +0800632 struct fence *last_vm_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400633};
634
635void amdgpu_sync_create(struct amdgpu_sync *sync);
Christian König91e1a522015-07-06 22:06:40 +0200636int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
637 struct fence *f);
Alex Deucher97b2e202015-04-20 16:51:00 -0400638int amdgpu_sync_resv(struct amdgpu_device *adev,
639 struct amdgpu_sync *sync,
640 struct reservation_object *resv,
641 void *owner);
Christian Könige61235d2015-08-25 11:05:36 +0200642struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
Christian Königf91b3a62015-08-20 14:47:40 +0800643int amdgpu_sync_wait(struct amdgpu_sync *sync);
Christian König8a8f0b42016-02-03 15:11:39 +0100644void amdgpu_sync_free(struct amdgpu_sync *sync);
Alex Deucher97b2e202015-04-20 16:51:00 -0400645
646/*
647 * GART structures, functions & helpers
648 */
649struct amdgpu_mc;
650
651#define AMDGPU_GPU_PAGE_SIZE 4096
652#define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
653#define AMDGPU_GPU_PAGE_SHIFT 12
654#define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
655
656struct amdgpu_gart {
657 dma_addr_t table_addr;
658 struct amdgpu_bo *robj;
659 void *ptr;
660 unsigned num_gpu_pages;
661 unsigned num_cpu_pages;
662 unsigned table_size;
663 struct page **pages;
664 dma_addr_t *pages_addr;
665 bool ready;
666 const struct amdgpu_gart_funcs *gart_funcs;
667};
668
669int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
670void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
671int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
672void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
673int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
674void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
675int amdgpu_gart_init(struct amdgpu_device *adev);
676void amdgpu_gart_fini(struct amdgpu_device *adev);
677void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
678 int pages);
679int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
680 int pages, struct page **pagelist,
681 dma_addr_t *dma_addr, uint32_t flags);
682
683/*
684 * GPU MC structures, functions & helpers
685 */
686struct amdgpu_mc {
687 resource_size_t aper_size;
688 resource_size_t aper_base;
689 resource_size_t agp_base;
690 /* for some chips with <= 32MB we need to lie
691 * about vram size near mc fb location */
692 u64 mc_vram_size;
693 u64 visible_vram_size;
694 u64 gtt_size;
695 u64 gtt_start;
696 u64 gtt_end;
697 u64 vram_start;
698 u64 vram_end;
699 unsigned vram_width;
700 u64 real_vram_size;
701 int vram_mtrr;
702 u64 gtt_base_align;
703 u64 mc_mask;
704 const struct firmware *fw; /* MC firmware */
705 uint32_t fw_version;
706 struct amdgpu_irq_src vm_fault;
Ken Wang81c59f52015-06-03 21:02:01 +0800707 uint32_t vram_type;
Alex Deucher97b2e202015-04-20 16:51:00 -0400708};
709
710/*
711 * GPU doorbell structures, functions & helpers
712 */
713typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
714{
715 AMDGPU_DOORBELL_KIQ = 0x000,
716 AMDGPU_DOORBELL_HIQ = 0x001,
717 AMDGPU_DOORBELL_DIQ = 0x002,
718 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
719 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
720 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
721 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
722 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
723 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
724 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
725 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
726 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
727 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
728 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
729 AMDGPU_DOORBELL_IH = 0x1E8,
730 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
731 AMDGPU_DOORBELL_INVALID = 0xFFFF
732} AMDGPU_DOORBELL_ASSIGNMENT;
733
734struct amdgpu_doorbell {
735 /* doorbell mmio */
736 resource_size_t base;
737 resource_size_t size;
738 u32 __iomem *ptr;
739 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
740};
741
742void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
743 phys_addr_t *aperture_base,
744 size_t *aperture_size,
745 size_t *start_offset);
746
747/*
748 * IRQS.
749 */
750
751struct amdgpu_flip_work {
752 struct work_struct flip_work;
753 struct work_struct unpin_work;
754 struct amdgpu_device *adev;
755 int crtc_id;
756 uint64_t base;
757 struct drm_pending_vblank_event *event;
758 struct amdgpu_bo *old_rbo;
Christian König1ffd2652015-08-11 17:29:52 +0200759 struct fence *excl;
760 unsigned shared_count;
761 struct fence **shared;
Alex Deucher97b2e202015-04-20 16:51:00 -0400762};
763
764
765/*
766 * CP & rings.
767 */
768
769struct amdgpu_ib {
770 struct amdgpu_sa_bo *sa_bo;
771 uint32_t length_dw;
772 uint64_t gpu_addr;
773 uint32_t *ptr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400774 struct amdgpu_fence *fence;
775 struct amdgpu_user_fence *user;
Christian König8d0a7ce2015-11-03 20:58:50 +0100776 bool grabbed_vmid;
Alex Deucher97b2e202015-04-20 16:51:00 -0400777 struct amdgpu_vm *vm;
Christian König3cb485f2015-05-11 15:34:59 +0200778 struct amdgpu_ctx *ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400779 uint32_t gds_base, gds_size;
780 uint32_t gws_base, gws_size;
781 uint32_t oa_base, oa_size;
Jammy Zhoude807f82015-05-11 23:41:41 +0800782 uint32_t flags;
Christian König5430a3f2015-07-21 18:02:21 +0200783 /* resulting sequence number */
784 uint64_t sequence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400785};
786
787enum amdgpu_ring_type {
788 AMDGPU_RING_TYPE_GFX,
789 AMDGPU_RING_TYPE_COMPUTE,
790 AMDGPU_RING_TYPE_SDMA,
791 AMDGPU_RING_TYPE_UVD,
792 AMDGPU_RING_TYPE_VCE
793};
794
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800795extern struct amd_sched_backend_ops amdgpu_sched_ops;
796
Christian König50838c82016-02-03 13:44:52 +0100797int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
798 struct amdgpu_job **job);
Christian Königd71518b2016-02-01 12:20:25 +0100799int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
800 struct amdgpu_job **job);
Christian König50838c82016-02-03 13:44:52 +0100801void amdgpu_job_free(struct amdgpu_job *job);
Christian Königd71518b2016-02-01 12:20:25 +0100802int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
Christian König2bd9ccf2016-02-01 12:53:58 +0100803 struct amd_sched_entity *entity, void *owner,
804 struct fence **f);
Chunming Zhou3c704e92015-07-29 10:33:14 +0800805
Alex Deucher97b2e202015-04-20 16:51:00 -0400806struct amdgpu_ring {
807 struct amdgpu_device *adev;
808 const struct amdgpu_ring_funcs *funcs;
809 struct amdgpu_fence_driver fence_drv;
Christian König4f839a22015-09-08 20:22:31 +0200810 struct amd_gpu_scheduler sched;
Alex Deucher97b2e202015-04-20 16:51:00 -0400811
Chunming Zhou176e1ab2015-07-24 10:49:47 +0800812 spinlock_t fence_lock;
Alex Deucher97b2e202015-04-20 16:51:00 -0400813 struct amdgpu_bo *ring_obj;
814 volatile uint32_t *ring;
815 unsigned rptr_offs;
816 u64 next_rptr_gpu_addr;
817 volatile u32 *next_rptr_cpu_addr;
818 unsigned wptr;
819 unsigned wptr_old;
820 unsigned ring_size;
Christian Königc7e6be22016-01-21 13:06:05 +0100821 unsigned max_dw;
Alex Deucher97b2e202015-04-20 16:51:00 -0400822 int count_dw;
Alex Deucher97b2e202015-04-20 16:51:00 -0400823 uint64_t gpu_addr;
824 uint32_t align_mask;
825 uint32_t ptr_mask;
826 bool ready;
827 u32 nop;
828 u32 idx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400829 u32 me;
830 u32 pipe;
831 u32 queue;
832 struct amdgpu_bo *mqd_obj;
833 u32 doorbell_index;
834 bool use_doorbell;
835 unsigned wptr_offs;
836 unsigned next_rptr_offs;
837 unsigned fence_offs;
Christian König3cb485f2015-05-11 15:34:59 +0200838 struct amdgpu_ctx *current_ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400839 enum amdgpu_ring_type type;
840 char name[16];
Chunming Zhou4274f5d2015-07-21 16:04:39 +0800841 bool is_pte_ring;
Alex Deucher97b2e202015-04-20 16:51:00 -0400842};
843
844/*
845 * VM
846 */
847
848/* maximum number of VMIDs */
849#define AMDGPU_NUM_VM 16
850
851/* number of entries in page table */
852#define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
853
854/* PTBs (Page Table Blocks) need to be aligned to 32K */
855#define AMDGPU_VM_PTB_ALIGN_SIZE 32768
856#define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
857#define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
858
859#define AMDGPU_PTE_VALID (1 << 0)
860#define AMDGPU_PTE_SYSTEM (1 << 1)
861#define AMDGPU_PTE_SNOOPED (1 << 2)
862
863/* VI only */
864#define AMDGPU_PTE_EXECUTABLE (1 << 4)
865
866#define AMDGPU_PTE_READABLE (1 << 5)
867#define AMDGPU_PTE_WRITEABLE (1 << 6)
868
869/* PTE (Page Table Entry) fragment field for different page sizes */
870#define AMDGPU_PTE_FRAG_4KB (0 << 7)
871#define AMDGPU_PTE_FRAG_64KB (4 << 7)
872#define AMDGPU_LOG2_PAGES_PER_FRAG 4
873
Christian Königd9c13152015-09-28 12:31:26 +0200874/* How to programm VM fault handling */
875#define AMDGPU_VM_FAULT_STOP_NEVER 0
876#define AMDGPU_VM_FAULT_STOP_FIRST 1
877#define AMDGPU_VM_FAULT_STOP_ALWAYS 2
878
Alex Deucher97b2e202015-04-20 16:51:00 -0400879struct amdgpu_vm_pt {
Christian Königee1782c2015-12-11 21:01:23 +0100880 struct amdgpu_bo_list_entry entry;
881 uint64_t addr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400882};
883
884struct amdgpu_vm_id {
885 unsigned id;
886 uint64_t pd_gpu_addr;
887 /* last flushed PD/PT update */
Chunming Zhou3c623382015-08-20 18:33:59 +0800888 struct fence *flushed_updates;
Alex Deucher97b2e202015-04-20 16:51:00 -0400889};
890
891struct amdgpu_vm {
Christian König25cfc3c2015-12-19 19:42:05 +0100892 /* tree of virtual addresses mapped */
893 spinlock_t it_lock;
Alex Deucher97b2e202015-04-20 16:51:00 -0400894 struct rb_root va;
895
Christian König7fc11952015-07-30 11:53:42 +0200896 /* protecting invalidated */
Alex Deucher97b2e202015-04-20 16:51:00 -0400897 spinlock_t status_lock;
898
899 /* BOs moved, but not yet updated in the PT */
900 struct list_head invalidated;
901
Christian König7fc11952015-07-30 11:53:42 +0200902 /* BOs cleared in the PT because of a move */
903 struct list_head cleared;
904
905 /* BO mappings freed, but not yet updated in the PT */
Alex Deucher97b2e202015-04-20 16:51:00 -0400906 struct list_head freed;
907
908 /* contains the page directory */
909 struct amdgpu_bo *page_directory;
910 unsigned max_pde_used;
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +0200911 struct fence *page_directory_fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400912
913 /* array of page tables, one for each page directory entry */
914 struct amdgpu_vm_pt *page_tables;
915
916 /* for id and flush management per ring */
917 struct amdgpu_vm_id ids[AMDGPU_MAX_RINGS];
Christian König25cfc3c2015-12-19 19:42:05 +0100918
jimqu81d75a32015-12-04 17:17:00 +0800919 /* protecting freed */
920 spinlock_t freed_lock;
Christian König2bd9ccf2016-02-01 12:53:58 +0100921
922 /* Scheduler entity for page table updates */
923 struct amd_sched_entity entity;
Alex Deucher97b2e202015-04-20 16:51:00 -0400924};
925
Christian Königa9a78b32016-01-21 10:19:11 +0100926struct amdgpu_vm_manager_id {
927 struct list_head list;
928 struct fence *active;
929 atomic_long_t owner;
930};
Christian König8d0a7ce2015-11-03 20:58:50 +0100931
Christian Königa9a78b32016-01-21 10:19:11 +0100932struct amdgpu_vm_manager {
933 /* Handling of VMIDs */
934 struct mutex lock;
935 unsigned num_ids;
936 struct list_head ids_lru;
937 struct amdgpu_vm_manager_id ids[AMDGPU_NUM_VM];
Christian König1c16c0a2015-11-14 21:31:40 +0100938
Christian König8b4fb002015-11-15 16:04:16 +0100939 uint32_t max_pfn;
Alex Deucher97b2e202015-04-20 16:51:00 -0400940 /* vram base address for page table entry */
Christian König8b4fb002015-11-15 16:04:16 +0100941 u64 vram_base_offset;
Alex Deucher97b2e202015-04-20 16:51:00 -0400942 /* is vm enabled? */
Christian König8b4fb002015-11-15 16:04:16 +0100943 bool enabled;
Alex Deucher97b2e202015-04-20 16:51:00 -0400944 /* vm pte handling */
945 const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
946 struct amdgpu_ring *vm_pte_funcs_ring;
947};
948
Christian Königa9a78b32016-01-21 10:19:11 +0100949void amdgpu_vm_manager_init(struct amdgpu_device *adev);
Christian Königea89f8c2015-11-15 20:52:06 +0100950void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
Christian König8b4fb002015-11-15 16:04:16 +0100951int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
952void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
Christian König56467eb2015-12-11 15:16:32 +0100953void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
954 struct list_head *validated,
955 struct amdgpu_bo_list_entry *entry);
Christian Königee1782c2015-12-11 21:01:23 +0100956void amdgpu_vm_get_pt_bos(struct amdgpu_vm *vm, struct list_head *duplicates);
Christian Königeceb8a12016-01-11 15:35:21 +0100957void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
958 struct amdgpu_vm *vm);
Christian König8b4fb002015-11-15 16:04:16 +0100959int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
Christian König94dd0a42016-01-18 17:01:42 +0100960 struct amdgpu_sync *sync, struct fence *fence);
Christian König8b4fb002015-11-15 16:04:16 +0100961void amdgpu_vm_flush(struct amdgpu_ring *ring,
962 struct amdgpu_vm *vm,
963 struct fence *updates);
Christian Königb07c9d22015-11-30 13:26:07 +0100964uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr);
Christian König8b4fb002015-11-15 16:04:16 +0100965int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
966 struct amdgpu_vm *vm);
967int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
968 struct amdgpu_vm *vm);
969int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
970 struct amdgpu_sync *sync);
971int amdgpu_vm_bo_update(struct amdgpu_device *adev,
972 struct amdgpu_bo_va *bo_va,
973 struct ttm_mem_reg *mem);
974void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
975 struct amdgpu_bo *bo);
976struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
977 struct amdgpu_bo *bo);
978struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
979 struct amdgpu_vm *vm,
980 struct amdgpu_bo *bo);
981int amdgpu_vm_bo_map(struct amdgpu_device *adev,
982 struct amdgpu_bo_va *bo_va,
983 uint64_t addr, uint64_t offset,
984 uint64_t size, uint32_t flags);
985int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
986 struct amdgpu_bo_va *bo_va,
987 uint64_t addr);
988void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
989 struct amdgpu_bo_va *bo_va);
Christian König8b4fb002015-11-15 16:04:16 +0100990
Alex Deucher97b2e202015-04-20 16:51:00 -0400991/*
992 * context related structures
993 */
994
Christian König21c16bf2015-07-07 17:24:49 +0200995struct amdgpu_ctx_ring {
Christian König91404fb2015-08-05 18:33:21 +0200996 uint64_t sequence;
Chunming Zhou37cd0ca2015-12-10 15:45:11 +0800997 struct fence **fences;
Christian König91404fb2015-08-05 18:33:21 +0200998 struct amd_sched_entity entity;
Christian König21c16bf2015-07-07 17:24:49 +0200999};
1000
Alex Deucher97b2e202015-04-20 16:51:00 -04001001struct amdgpu_ctx {
Alex Deucher0b492a42015-08-16 22:48:26 -04001002 struct kref refcount;
Chunming Zhou9cb7e5a2015-07-21 13:17:19 +08001003 struct amdgpu_device *adev;
Alex Deucher0b492a42015-08-16 22:48:26 -04001004 unsigned reset_counter;
Christian König21c16bf2015-07-07 17:24:49 +02001005 spinlock_t ring_lock;
Chunming Zhou37cd0ca2015-12-10 15:45:11 +08001006 struct fence **fences;
Christian König21c16bf2015-07-07 17:24:49 +02001007 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001008};
1009
1010struct amdgpu_ctx_mgr {
Alex Deucher0b492a42015-08-16 22:48:26 -04001011 struct amdgpu_device *adev;
1012 struct mutex lock;
1013 /* protected by lock */
1014 struct idr ctx_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -04001015};
1016
Chunming Zhoud033a6d2015-11-05 15:23:09 +08001017int amdgpu_ctx_init(struct amdgpu_device *adev, enum amd_sched_priority pri,
Christian König47f38502015-08-04 17:51:05 +02001018 struct amdgpu_ctx *ctx);
1019void amdgpu_ctx_fini(struct amdgpu_ctx *ctx);
Alex Deucher0b492a42015-08-16 22:48:26 -04001020
Alex Deucher0b492a42015-08-16 22:48:26 -04001021struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
1022int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
1023
Christian König21c16bf2015-07-07 17:24:49 +02001024uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
Christian Königce882e62015-08-19 15:00:55 +02001025 struct fence *fence);
Christian König21c16bf2015-07-07 17:24:49 +02001026struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
1027 struct amdgpu_ring *ring, uint64_t seq);
1028
Alex Deucher0b492a42015-08-16 22:48:26 -04001029int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
1030 struct drm_file *filp);
1031
Christian Königefd4ccb2015-08-04 16:20:31 +02001032void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
1033void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
Alex Deucher0b492a42015-08-16 22:48:26 -04001034
Alex Deucher97b2e202015-04-20 16:51:00 -04001035/*
1036 * file private structure
1037 */
1038
1039struct amdgpu_fpriv {
1040 struct amdgpu_vm vm;
1041 struct mutex bo_list_lock;
1042 struct idr bo_list_handles;
Alex Deucher0b492a42015-08-16 22:48:26 -04001043 struct amdgpu_ctx_mgr ctx_mgr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001044};
1045
1046/*
1047 * residency list
1048 */
1049
1050struct amdgpu_bo_list {
1051 struct mutex lock;
1052 struct amdgpu_bo *gds_obj;
1053 struct amdgpu_bo *gws_obj;
1054 struct amdgpu_bo *oa_obj;
1055 bool has_userptr;
1056 unsigned num_entries;
1057 struct amdgpu_bo_list_entry *array;
1058};
1059
1060struct amdgpu_bo_list *
1061amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
Christian König636ce252015-12-18 21:26:47 +01001062void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
1063 struct list_head *validated);
Alex Deucher97b2e202015-04-20 16:51:00 -04001064void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
1065void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
1066
1067/*
1068 * GFX stuff
1069 */
1070#include "clearstate_defs.h"
1071
1072struct amdgpu_rlc {
1073 /* for power gating */
1074 struct amdgpu_bo *save_restore_obj;
1075 uint64_t save_restore_gpu_addr;
1076 volatile uint32_t *sr_ptr;
1077 const u32 *reg_list;
1078 u32 reg_list_size;
1079 /* for clear state */
1080 struct amdgpu_bo *clear_state_obj;
1081 uint64_t clear_state_gpu_addr;
1082 volatile uint32_t *cs_ptr;
1083 const struct cs_section_def *cs_data;
1084 u32 clear_state_size;
1085 /* for cp tables */
1086 struct amdgpu_bo *cp_table_obj;
1087 uint64_t cp_table_gpu_addr;
1088 volatile uint32_t *cp_table_ptr;
1089 u32 cp_table_size;
1090};
1091
1092struct amdgpu_mec {
1093 struct amdgpu_bo *hpd_eop_obj;
1094 u64 hpd_eop_gpu_addr;
1095 u32 num_pipe;
1096 u32 num_mec;
1097 u32 num_queue;
1098};
1099
1100/*
1101 * GPU scratch registers structures, functions & helpers
1102 */
1103struct amdgpu_scratch {
1104 unsigned num_reg;
1105 uint32_t reg_base;
1106 bool free[32];
1107 uint32_t reg[32];
1108};
1109
1110/*
1111 * GFX configurations
1112 */
1113struct amdgpu_gca_config {
1114 unsigned max_shader_engines;
1115 unsigned max_tile_pipes;
1116 unsigned max_cu_per_sh;
1117 unsigned max_sh_per_se;
1118 unsigned max_backends_per_se;
1119 unsigned max_texture_channel_caches;
1120 unsigned max_gprs;
1121 unsigned max_gs_threads;
1122 unsigned max_hw_contexts;
1123 unsigned sc_prim_fifo_size_frontend;
1124 unsigned sc_prim_fifo_size_backend;
1125 unsigned sc_hiz_tile_fifo_size;
1126 unsigned sc_earlyz_tile_fifo_size;
1127
1128 unsigned num_tile_pipes;
1129 unsigned backend_enable_mask;
1130 unsigned mem_max_burst_length_bytes;
1131 unsigned mem_row_size_in_kb;
1132 unsigned shader_engine_tile_size;
1133 unsigned num_gpus;
1134 unsigned multi_gpu_tile_size;
1135 unsigned mc_arb_ramcfg;
1136 unsigned gb_addr_config;
1137
1138 uint32_t tile_mode_array[32];
1139 uint32_t macrotile_mode_array[16];
1140};
1141
1142struct amdgpu_gfx {
1143 struct mutex gpu_clock_mutex;
1144 struct amdgpu_gca_config config;
1145 struct amdgpu_rlc rlc;
1146 struct amdgpu_mec mec;
1147 struct amdgpu_scratch scratch;
1148 const struct firmware *me_fw; /* ME firmware */
1149 uint32_t me_fw_version;
1150 const struct firmware *pfp_fw; /* PFP firmware */
1151 uint32_t pfp_fw_version;
1152 const struct firmware *ce_fw; /* CE firmware */
1153 uint32_t ce_fw_version;
1154 const struct firmware *rlc_fw; /* RLC firmware */
1155 uint32_t rlc_fw_version;
1156 const struct firmware *mec_fw; /* MEC firmware */
1157 uint32_t mec_fw_version;
1158 const struct firmware *mec2_fw; /* MEC2 firmware */
1159 uint32_t mec2_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +08001160 uint32_t me_feature_version;
1161 uint32_t ce_feature_version;
1162 uint32_t pfp_feature_version;
Jammy Zhou351643d2015-08-04 10:43:50 +08001163 uint32_t rlc_feature_version;
1164 uint32_t mec_feature_version;
1165 uint32_t mec2_feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001166 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1167 unsigned num_gfx_rings;
1168 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1169 unsigned num_compute_rings;
1170 struct amdgpu_irq_src eop_irq;
1171 struct amdgpu_irq_src priv_reg_irq;
1172 struct amdgpu_irq_src priv_inst_irq;
1173 /* gfx status */
1174 uint32_t gfx_current_status;
Ken Wanga101a892015-06-03 17:47:54 +08001175 /* ce ram size*/
1176 unsigned ce_ram_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04001177};
1178
Christian Königb07c60c2016-01-31 12:29:04 +01001179int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Alex Deucher97b2e202015-04-20 16:51:00 -04001180 unsigned size, struct amdgpu_ib *ib);
1181void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib);
Christian Königb07c60c2016-01-31 12:29:04 +01001182int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
Christian Königec72b802016-02-01 11:56:35 +01001183 struct amdgpu_ib *ib, void *owner,
Christian Könige86f9ce2016-02-08 12:13:05 +01001184 struct fence *last_vm_update,
Christian Königec72b802016-02-01 11:56:35 +01001185 struct fence **f);
Alex Deucher97b2e202015-04-20 16:51:00 -04001186int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1187void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1188int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001189int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
Jammy Zhouedff0e22015-09-01 13:04:08 +08001190void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
Christian König9e5d53092016-01-31 12:20:55 +01001191void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
Alex Deucher97b2e202015-04-20 16:51:00 -04001192void amdgpu_ring_commit(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -04001193void amdgpu_ring_undo(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -04001194unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
1195 uint32_t **data);
1196int amdgpu_ring_restore(struct amdgpu_ring *ring,
1197 unsigned size, uint32_t *data);
1198int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
1199 unsigned ring_size, u32 nop, u32 align_mask,
1200 struct amdgpu_irq_src *irq_src, unsigned irq_type,
1201 enum amdgpu_ring_type ring_type);
1202void amdgpu_ring_fini(struct amdgpu_ring *ring);
Christian König8120b612015-10-22 11:29:33 +02001203struct amdgpu_ring *amdgpu_ring_from_fence(struct fence *f);
Alex Deucher97b2e202015-04-20 16:51:00 -04001204
1205/*
1206 * CS.
1207 */
1208struct amdgpu_cs_chunk {
1209 uint32_t chunk_id;
1210 uint32_t length_dw;
1211 uint32_t *kdata;
Alex Deucher97b2e202015-04-20 16:51:00 -04001212};
1213
1214struct amdgpu_cs_parser {
1215 struct amdgpu_device *adev;
1216 struct drm_file *filp;
Christian König3cb485f2015-05-11 15:34:59 +02001217 struct amdgpu_ctx *ctx;
Christian Königc3cca412015-12-15 14:41:33 +01001218
Alex Deucher97b2e202015-04-20 16:51:00 -04001219 /* chunks */
1220 unsigned nchunks;
1221 struct amdgpu_cs_chunk *chunks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001222
Christian König50838c82016-02-03 13:44:52 +01001223 /* scheduler job object */
1224 struct amdgpu_job *job;
Alex Deucher97b2e202015-04-20 16:51:00 -04001225
Christian Königc3cca412015-12-15 14:41:33 +01001226 /* buffer objects */
1227 struct ww_acquire_ctx ticket;
1228 struct amdgpu_bo_list *bo_list;
1229 struct amdgpu_bo_list_entry vm_pd;
1230 struct list_head validated;
1231 struct fence *fence;
1232 uint64_t bytes_moved_threshold;
1233 uint64_t bytes_moved;
Alex Deucher97b2e202015-04-20 16:51:00 -04001234
1235 /* user fence */
Christian König91acbeb2015-12-14 16:42:31 +01001236 struct amdgpu_bo_list_entry uf_entry;
Alex Deucher97b2e202015-04-20 16:51:00 -04001237};
1238
Chunming Zhoubb977d32015-08-18 15:16:40 +08001239struct amdgpu_job {
1240 struct amd_sched_job base;
1241 struct amdgpu_device *adev;
Christian Königb07c60c2016-01-31 12:29:04 +01001242 struct amdgpu_ring *ring;
Christian Könige86f9ce2016-02-08 12:13:05 +01001243 struct amdgpu_sync sync;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001244 struct amdgpu_ib *ibs;
1245 uint32_t num_ibs;
Christian Könige2840222015-11-05 19:49:48 +01001246 void *owner;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001247 struct amdgpu_user_fence uf;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001248};
Junwei Zhanga6db8a32015-09-09 09:21:19 +08001249#define to_amdgpu_job(sched_job) \
1250 container_of((sched_job), struct amdgpu_job, base)
Chunming Zhoubb977d32015-08-18 15:16:40 +08001251
Christian König7270f832016-01-31 11:00:41 +01001252static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
1253 uint32_t ib_idx, int idx)
Alex Deucher97b2e202015-04-20 16:51:00 -04001254{
Christian König50838c82016-02-03 13:44:52 +01001255 return p->job->ibs[ib_idx].ptr[idx];
Alex Deucher97b2e202015-04-20 16:51:00 -04001256}
1257
Christian König7270f832016-01-31 11:00:41 +01001258static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
1259 uint32_t ib_idx, int idx,
1260 uint32_t value)
1261{
Christian König50838c82016-02-03 13:44:52 +01001262 p->job->ibs[ib_idx].ptr[idx] = value;
Christian König7270f832016-01-31 11:00:41 +01001263}
1264
Alex Deucher97b2e202015-04-20 16:51:00 -04001265/*
1266 * Writeback
1267 */
1268#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1269
1270struct amdgpu_wb {
1271 struct amdgpu_bo *wb_obj;
1272 volatile uint32_t *wb;
1273 uint64_t gpu_addr;
1274 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1275 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1276};
1277
1278int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1279void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
1280
Alex Deucher97b2e202015-04-20 16:51:00 -04001281
Alex Deucher97b2e202015-04-20 16:51:00 -04001282
1283enum amdgpu_int_thermal_type {
1284 THERMAL_TYPE_NONE,
1285 THERMAL_TYPE_EXTERNAL,
1286 THERMAL_TYPE_EXTERNAL_GPIO,
1287 THERMAL_TYPE_RV6XX,
1288 THERMAL_TYPE_RV770,
1289 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
1290 THERMAL_TYPE_EVERGREEN,
1291 THERMAL_TYPE_SUMO,
1292 THERMAL_TYPE_NI,
1293 THERMAL_TYPE_SI,
1294 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
1295 THERMAL_TYPE_CI,
1296 THERMAL_TYPE_KV,
1297};
1298
1299enum amdgpu_dpm_auto_throttle_src {
1300 AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
1301 AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1302};
1303
1304enum amdgpu_dpm_event_src {
1305 AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
1306 AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
1307 AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
1308 AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1309 AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1310};
1311
1312#define AMDGPU_MAX_VCE_LEVELS 6
1313
1314enum amdgpu_vce_level {
1315 AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1316 AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1317 AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1318 AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1319 AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1320 AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1321};
1322
1323struct amdgpu_ps {
1324 u32 caps; /* vbios flags */
1325 u32 class; /* vbios flags */
1326 u32 class2; /* vbios flags */
1327 /* UVD clocks */
1328 u32 vclk;
1329 u32 dclk;
1330 /* VCE clocks */
1331 u32 evclk;
1332 u32 ecclk;
1333 bool vce_active;
1334 enum amdgpu_vce_level vce_level;
1335 /* asic priv */
1336 void *ps_priv;
1337};
1338
1339struct amdgpu_dpm_thermal {
1340 /* thermal interrupt work */
1341 struct work_struct work;
1342 /* low temperature threshold */
1343 int min_temp;
1344 /* high temperature threshold */
1345 int max_temp;
1346 /* was last interrupt low to high or high to low */
1347 bool high_to_low;
1348 /* interrupt source */
1349 struct amdgpu_irq_src irq;
1350};
1351
1352enum amdgpu_clk_action
1353{
1354 AMDGPU_SCLK_UP = 1,
1355 AMDGPU_SCLK_DOWN
1356};
1357
1358struct amdgpu_blacklist_clocks
1359{
1360 u32 sclk;
1361 u32 mclk;
1362 enum amdgpu_clk_action action;
1363};
1364
1365struct amdgpu_clock_and_voltage_limits {
1366 u32 sclk;
1367 u32 mclk;
1368 u16 vddc;
1369 u16 vddci;
1370};
1371
1372struct amdgpu_clock_array {
1373 u32 count;
1374 u32 *values;
1375};
1376
1377struct amdgpu_clock_voltage_dependency_entry {
1378 u32 clk;
1379 u16 v;
1380};
1381
1382struct amdgpu_clock_voltage_dependency_table {
1383 u32 count;
1384 struct amdgpu_clock_voltage_dependency_entry *entries;
1385};
1386
1387union amdgpu_cac_leakage_entry {
1388 struct {
1389 u16 vddc;
1390 u32 leakage;
1391 };
1392 struct {
1393 u16 vddc1;
1394 u16 vddc2;
1395 u16 vddc3;
1396 };
1397};
1398
1399struct amdgpu_cac_leakage_table {
1400 u32 count;
1401 union amdgpu_cac_leakage_entry *entries;
1402};
1403
1404struct amdgpu_phase_shedding_limits_entry {
1405 u16 voltage;
1406 u32 sclk;
1407 u32 mclk;
1408};
1409
1410struct amdgpu_phase_shedding_limits_table {
1411 u32 count;
1412 struct amdgpu_phase_shedding_limits_entry *entries;
1413};
1414
1415struct amdgpu_uvd_clock_voltage_dependency_entry {
1416 u32 vclk;
1417 u32 dclk;
1418 u16 v;
1419};
1420
1421struct amdgpu_uvd_clock_voltage_dependency_table {
1422 u8 count;
1423 struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
1424};
1425
1426struct amdgpu_vce_clock_voltage_dependency_entry {
1427 u32 ecclk;
1428 u32 evclk;
1429 u16 v;
1430};
1431
1432struct amdgpu_vce_clock_voltage_dependency_table {
1433 u8 count;
1434 struct amdgpu_vce_clock_voltage_dependency_entry *entries;
1435};
1436
1437struct amdgpu_ppm_table {
1438 u8 ppm_design;
1439 u16 cpu_core_number;
1440 u32 platform_tdp;
1441 u32 small_ac_platform_tdp;
1442 u32 platform_tdc;
1443 u32 small_ac_platform_tdc;
1444 u32 apu_tdp;
1445 u32 dgpu_tdp;
1446 u32 dgpu_ulv_power;
1447 u32 tj_max;
1448};
1449
1450struct amdgpu_cac_tdp_table {
1451 u16 tdp;
1452 u16 configurable_tdp;
1453 u16 tdc;
1454 u16 battery_power_limit;
1455 u16 small_power_limit;
1456 u16 low_cac_leakage;
1457 u16 high_cac_leakage;
1458 u16 maximum_power_delivery_limit;
1459};
1460
1461struct amdgpu_dpm_dynamic_state {
1462 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
1463 struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
1464 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
1465 struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
1466 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
1467 struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
1468 struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
1469 struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1470 struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
1471 struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
1472 struct amdgpu_clock_array valid_sclk_values;
1473 struct amdgpu_clock_array valid_mclk_values;
1474 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
1475 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
1476 u32 mclk_sclk_ratio;
1477 u32 sclk_mclk_delta;
1478 u16 vddc_vddci_delta;
1479 u16 min_vddc_for_pcie_gen2;
1480 struct amdgpu_cac_leakage_table cac_leakage_table;
1481 struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
1482 struct amdgpu_ppm_table *ppm_table;
1483 struct amdgpu_cac_tdp_table *cac_tdp_table;
1484};
1485
1486struct amdgpu_dpm_fan {
1487 u16 t_min;
1488 u16 t_med;
1489 u16 t_high;
1490 u16 pwm_min;
1491 u16 pwm_med;
1492 u16 pwm_high;
1493 u8 t_hyst;
1494 u32 cycle_delay;
1495 u16 t_max;
1496 u8 control_mode;
1497 u16 default_max_fan_pwm;
1498 u16 default_fan_output_sensitivity;
1499 u16 fan_output_sensitivity;
1500 bool ucode_fan_control;
1501};
1502
1503enum amdgpu_pcie_gen {
1504 AMDGPU_PCIE_GEN1 = 0,
1505 AMDGPU_PCIE_GEN2 = 1,
1506 AMDGPU_PCIE_GEN3 = 2,
1507 AMDGPU_PCIE_GEN_INVALID = 0xffff
1508};
1509
1510enum amdgpu_dpm_forced_level {
1511 AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
1512 AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
1513 AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
Eric Huangf3898ea2015-12-11 16:24:34 -05001514 AMDGPU_DPM_FORCED_LEVEL_MANUAL = 3,
Alex Deucher97b2e202015-04-20 16:51:00 -04001515};
1516
1517struct amdgpu_vce_state {
1518 /* vce clocks */
1519 u32 evclk;
1520 u32 ecclk;
1521 /* gpu clocks */
1522 u32 sclk;
1523 u32 mclk;
1524 u8 clk_idx;
1525 u8 pstate;
1526};
1527
1528struct amdgpu_dpm_funcs {
1529 int (*get_temperature)(struct amdgpu_device *adev);
1530 int (*pre_set_power_state)(struct amdgpu_device *adev);
1531 int (*set_power_state)(struct amdgpu_device *adev);
1532 void (*post_set_power_state)(struct amdgpu_device *adev);
1533 void (*display_configuration_changed)(struct amdgpu_device *adev);
1534 u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
1535 u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
1536 void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
1537 void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
1538 int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
1539 bool (*vblank_too_short)(struct amdgpu_device *adev);
1540 void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
Sonny Jiangb7a07762015-05-28 15:47:53 -04001541 void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
Alex Deucher97b2e202015-04-20 16:51:00 -04001542 void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
1543 void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
1544 u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
1545 int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
1546 int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
1547};
1548
1549struct amdgpu_dpm {
1550 struct amdgpu_ps *ps;
1551 /* number of valid power states */
1552 int num_ps;
1553 /* current power state that is active */
1554 struct amdgpu_ps *current_ps;
1555 /* requested power state */
1556 struct amdgpu_ps *requested_ps;
1557 /* boot up power state */
1558 struct amdgpu_ps *boot_ps;
1559 /* default uvd power state */
1560 struct amdgpu_ps *uvd_ps;
1561 /* vce requirements */
1562 struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
1563 enum amdgpu_vce_level vce_level;
Rex Zhu3a2c7882015-08-25 15:57:43 +08001564 enum amd_pm_state_type state;
1565 enum amd_pm_state_type user_state;
Alex Deucher97b2e202015-04-20 16:51:00 -04001566 u32 platform_caps;
1567 u32 voltage_response_time;
1568 u32 backbias_response_time;
1569 void *priv;
1570 u32 new_active_crtcs;
1571 int new_active_crtc_count;
1572 u32 current_active_crtcs;
1573 int current_active_crtc_count;
1574 struct amdgpu_dpm_dynamic_state dyn_state;
1575 struct amdgpu_dpm_fan fan;
1576 u32 tdp_limit;
1577 u32 near_tdp_limit;
1578 u32 near_tdp_limit_adjusted;
1579 u32 sq_ramping_threshold;
1580 u32 cac_leakage;
1581 u16 tdp_od_limit;
1582 u32 tdp_adjustment;
1583 u16 load_line_slope;
1584 bool power_control;
1585 bool ac_power;
1586 /* special states active */
1587 bool thermal_active;
1588 bool uvd_active;
1589 bool vce_active;
1590 /* thermal handling */
1591 struct amdgpu_dpm_thermal thermal;
1592 /* forced levels */
1593 enum amdgpu_dpm_forced_level forced_level;
1594};
1595
1596struct amdgpu_pm {
1597 struct mutex mutex;
Alex Deucher97b2e202015-04-20 16:51:00 -04001598 u32 current_sclk;
1599 u32 current_mclk;
1600 u32 default_sclk;
1601 u32 default_mclk;
1602 struct amdgpu_i2c_chan *i2c_bus;
1603 /* internal thermal controller on rv6xx+ */
1604 enum amdgpu_int_thermal_type int_thermal_type;
1605 struct device *int_hwmon_dev;
1606 /* fan control parameters */
1607 bool no_fan;
1608 u8 fan_pulses_per_revolution;
1609 u8 fan_min_rpm;
1610 u8 fan_max_rpm;
1611 /* dpm */
1612 bool dpm_enabled;
Alex Deucherc86f5ebf2015-10-23 10:45:14 -04001613 bool sysfs_initialized;
Alex Deucher97b2e202015-04-20 16:51:00 -04001614 struct amdgpu_dpm dpm;
1615 const struct firmware *fw; /* SMC firmware */
1616 uint32_t fw_version;
1617 const struct amdgpu_dpm_funcs *funcs;
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001618 uint32_t pcie_gen_mask;
1619 uint32_t pcie_mlw_mask;
Rex Zhu7fb72a12015-11-19 13:35:30 +08001620 struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
Alex Deucher97b2e202015-04-20 16:51:00 -04001621};
1622
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001623void amdgpu_get_pcie_info(struct amdgpu_device *adev);
1624
Alex Deucher97b2e202015-04-20 16:51:00 -04001625/*
1626 * UVD
1627 */
1628#define AMDGPU_MAX_UVD_HANDLES 10
1629#define AMDGPU_UVD_STACK_SIZE (1024*1024)
1630#define AMDGPU_UVD_HEAP_SIZE (1024*1024)
1631#define AMDGPU_UVD_FIRMWARE_OFFSET 256
1632
1633struct amdgpu_uvd {
1634 struct amdgpu_bo *vcpu_bo;
1635 void *cpu_addr;
1636 uint64_t gpu_addr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001637 atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
1638 struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
1639 struct delayed_work idle_work;
1640 const struct firmware *fw; /* UVD firmware */
1641 struct amdgpu_ring ring;
1642 struct amdgpu_irq_src irq;
1643 bool address_64_bit;
1644};
1645
1646/*
1647 * VCE
1648 */
1649#define AMDGPU_MAX_VCE_HANDLES 16
Alex Deucher97b2e202015-04-20 16:51:00 -04001650#define AMDGPU_VCE_FIRMWARE_OFFSET 256
1651
Alex Deucher6a585772015-07-10 14:16:24 -04001652#define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
1653#define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
1654
Alex Deucher97b2e202015-04-20 16:51:00 -04001655struct amdgpu_vce {
1656 struct amdgpu_bo *vcpu_bo;
1657 uint64_t gpu_addr;
1658 unsigned fw_version;
1659 unsigned fb_version;
1660 atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
1661 struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
Christian Königf1689ec2015-06-11 20:56:18 +02001662 uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
Alex Deucher97b2e202015-04-20 16:51:00 -04001663 struct delayed_work idle_work;
1664 const struct firmware *fw; /* VCE firmware */
1665 struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
1666 struct amdgpu_irq_src irq;
Alex Deucher6a585772015-07-10 14:16:24 -04001667 unsigned harvest_config;
Alex Deucher97b2e202015-04-20 16:51:00 -04001668};
1669
1670/*
1671 * SDMA
1672 */
Alex Deucherc113ea12015-10-08 16:30:37 -04001673struct amdgpu_sdma_instance {
Alex Deucher97b2e202015-04-20 16:51:00 -04001674 /* SDMA firmware */
1675 const struct firmware *fw;
1676 uint32_t fw_version;
Jammy Zhoucfa21042015-08-04 10:50:47 +08001677 uint32_t feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001678
1679 struct amdgpu_ring ring;
Jammy Zhou18111de2015-08-31 14:06:39 +08001680 bool burst_nop;
Alex Deucher97b2e202015-04-20 16:51:00 -04001681};
1682
Alex Deucherc113ea12015-10-08 16:30:37 -04001683struct amdgpu_sdma {
1684 struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
1685 struct amdgpu_irq_src trap_irq;
1686 struct amdgpu_irq_src illegal_inst_irq;
1687 int num_instances;
1688};
1689
Alex Deucher97b2e202015-04-20 16:51:00 -04001690/*
1691 * Firmware
1692 */
1693struct amdgpu_firmware {
1694 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
1695 bool smu_load;
1696 struct amdgpu_bo *fw_buf;
1697 unsigned int fw_size;
1698};
1699
1700/*
1701 * Benchmarking
1702 */
1703void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1704
1705
1706/*
1707 * Testing
1708 */
1709void amdgpu_test_moves(struct amdgpu_device *adev);
1710void amdgpu_test_ring_sync(struct amdgpu_device *adev,
1711 struct amdgpu_ring *cpA,
1712 struct amdgpu_ring *cpB);
1713void amdgpu_test_syncing(struct amdgpu_device *adev);
1714
1715/*
1716 * MMU Notifier
1717 */
1718#if defined(CONFIG_MMU_NOTIFIER)
1719int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
1720void amdgpu_mn_unregister(struct amdgpu_bo *bo);
1721#else
Harry Wentland1d1106b2015-07-15 07:10:41 -04001722static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
Alex Deucher97b2e202015-04-20 16:51:00 -04001723{
1724 return -ENODEV;
1725}
Harry Wentland1d1106b2015-07-15 07:10:41 -04001726static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
Alex Deucher97b2e202015-04-20 16:51:00 -04001727#endif
1728
1729/*
1730 * Debugfs
1731 */
1732struct amdgpu_debugfs {
1733 struct drm_info_list *files;
1734 unsigned num_files;
1735};
1736
1737int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
1738 struct drm_info_list *files,
1739 unsigned nfiles);
1740int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1741
1742#if defined(CONFIG_DEBUG_FS)
1743int amdgpu_debugfs_init(struct drm_minor *minor);
1744void amdgpu_debugfs_cleanup(struct drm_minor *minor);
1745#endif
1746
1747/*
1748 * amdgpu smumgr functions
1749 */
1750struct amdgpu_smumgr_funcs {
1751 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1752 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1753 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1754};
1755
1756/*
1757 * amdgpu smumgr
1758 */
1759struct amdgpu_smumgr {
1760 struct amdgpu_bo *toc_buf;
1761 struct amdgpu_bo *smu_buf;
1762 /* asic priv smu data */
1763 void *priv;
1764 spinlock_t smu_lock;
1765 /* smumgr functions */
1766 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1767 /* ucode loading complete flag */
1768 uint32_t fw_flags;
1769};
1770
1771/*
1772 * ASIC specific register table accessible by UMD
1773 */
1774struct amdgpu_allowed_register_entry {
1775 uint32_t reg_offset;
1776 bool untouched;
1777 bool grbm_indexed;
1778};
1779
1780struct amdgpu_cu_info {
1781 uint32_t number; /* total active CU number */
1782 uint32_t ao_cu_mask;
1783 uint32_t bitmap[4][4];
1784};
1785
1786
1787/*
1788 * ASIC specific functions.
1789 */
1790struct amdgpu_asic_funcs {
1791 bool (*read_disabled_bios)(struct amdgpu_device *adev);
Alex Deucher7946b872015-11-24 10:14:28 -05001792 bool (*read_bios_from_rom)(struct amdgpu_device *adev,
1793 u8 *bios, u32 length_bytes);
Alex Deucher97b2e202015-04-20 16:51:00 -04001794 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1795 u32 sh_num, u32 reg_offset, u32 *value);
1796 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1797 int (*reset)(struct amdgpu_device *adev);
1798 /* wait for mc_idle */
1799 int (*wait_for_mc_idle)(struct amdgpu_device *adev);
1800 /* get the reference clock */
1801 u32 (*get_xclk)(struct amdgpu_device *adev);
1802 /* get the gpu clock counter */
1803 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
1804 int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info);
1805 /* MM block clocks */
1806 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1807 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
1808};
1809
1810/*
1811 * IOCTL.
1812 */
1813int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1814 struct drm_file *filp);
1815int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1816 struct drm_file *filp);
1817
1818int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1819 struct drm_file *filp);
1820int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1821 struct drm_file *filp);
1822int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1823 struct drm_file *filp);
1824int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1825 struct drm_file *filp);
1826int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1827 struct drm_file *filp);
1828int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1829 struct drm_file *filp);
1830int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1831int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1832
1833int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1834 struct drm_file *filp);
1835
1836/* VRAM scratch page for HDP bug, default vram page */
1837struct amdgpu_vram_scratch {
1838 struct amdgpu_bo *robj;
1839 volatile uint32_t *ptr;
1840 u64 gpu_addr;
1841};
1842
1843/*
1844 * ACPI
1845 */
1846struct amdgpu_atif_notification_cfg {
1847 bool enabled;
1848 int command_code;
1849};
1850
1851struct amdgpu_atif_notifications {
1852 bool display_switch;
1853 bool expansion_mode_change;
1854 bool thermal_state;
1855 bool forced_power_state;
1856 bool system_power_state;
1857 bool display_conf_change;
1858 bool px_gfx_switch;
1859 bool brightness_change;
1860 bool dgpu_display_event;
1861};
1862
1863struct amdgpu_atif_functions {
1864 bool system_params;
1865 bool sbios_requests;
1866 bool select_active_disp;
1867 bool lid_state;
1868 bool get_tv_standard;
1869 bool set_tv_standard;
1870 bool get_panel_expansion_mode;
1871 bool set_panel_expansion_mode;
1872 bool temperature_change;
1873 bool graphics_device_types;
1874};
1875
1876struct amdgpu_atif {
1877 struct amdgpu_atif_notifications notifications;
1878 struct amdgpu_atif_functions functions;
1879 struct amdgpu_atif_notification_cfg notification_cfg;
1880 struct amdgpu_encoder *encoder_for_bl;
1881};
1882
1883struct amdgpu_atcs_functions {
1884 bool get_ext_state;
1885 bool pcie_perf_req;
1886 bool pcie_dev_rdy;
1887 bool pcie_bus_width;
1888};
1889
1890struct amdgpu_atcs {
1891 struct amdgpu_atcs_functions functions;
1892};
1893
Alex Deucher97b2e202015-04-20 16:51:00 -04001894/*
Chunming Zhoud03846a2015-07-28 14:20:03 -04001895 * CGS
1896 */
1897void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1898void amdgpu_cgs_destroy_device(void *cgs_device);
1899
1900
1901/*
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001902 * CGS
1903 */
1904void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1905void amdgpu_cgs_destroy_device(void *cgs_device);
1906
1907
Alex Deucher7e471e62016-02-01 11:13:04 -05001908/* GPU virtualization */
1909struct amdgpu_virtualization {
1910 bool supports_sr_iov;
1911};
1912
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001913/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001914 * Core structure, functions and helpers.
1915 */
1916typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1917typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1918
1919typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1920typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1921
Alex Deucher8faf0e02015-07-28 11:50:31 -04001922struct amdgpu_ip_block_status {
1923 bool valid;
1924 bool sw;
1925 bool hw;
1926};
1927
Alex Deucher97b2e202015-04-20 16:51:00 -04001928struct amdgpu_device {
1929 struct device *dev;
1930 struct drm_device *ddev;
1931 struct pci_dev *pdev;
Alex Deucher97b2e202015-04-20 16:51:00 -04001932
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001933#ifdef CONFIG_DRM_AMD_ACP
1934 struct amdgpu_acp acp;
1935#endif
1936
Alex Deucher97b2e202015-04-20 16:51:00 -04001937 /* ASIC */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001938 enum amd_asic_type asic_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001939 uint32_t family;
1940 uint32_t rev_id;
1941 uint32_t external_rev_id;
1942 unsigned long flags;
1943 int usec_timeout;
1944 const struct amdgpu_asic_funcs *asic_funcs;
1945 bool shutdown;
1946 bool suspend;
1947 bool need_dma32;
1948 bool accel_working;
Alex Deucher97b2e202015-04-20 16:51:00 -04001949 struct work_struct reset_work;
1950 struct notifier_block acpi_nb;
1951 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1952 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
1953 unsigned debugfs_count;
1954#if defined(CONFIG_DEBUG_FS)
1955 struct dentry *debugfs_regs;
1956#endif
1957 struct amdgpu_atif atif;
1958 struct amdgpu_atcs atcs;
1959 struct mutex srbm_mutex;
1960 /* GRBM index mutex. Protects concurrent access to GRBM index */
1961 struct mutex grbm_idx_mutex;
1962 struct dev_pm_domain vga_pm_domain;
1963 bool have_disp_power_ref;
1964
1965 /* BIOS */
1966 uint8_t *bios;
1967 bool is_atom_bios;
1968 uint16_t bios_header_start;
1969 struct amdgpu_bo *stollen_vga_memory;
1970 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1971
1972 /* Register/doorbell mmio */
1973 resource_size_t rmmio_base;
1974 resource_size_t rmmio_size;
1975 void __iomem *rmmio;
1976 /* protects concurrent MM_INDEX/DATA based register access */
1977 spinlock_t mmio_idx_lock;
1978 /* protects concurrent SMC based register access */
1979 spinlock_t smc_idx_lock;
1980 amdgpu_rreg_t smc_rreg;
1981 amdgpu_wreg_t smc_wreg;
1982 /* protects concurrent PCIE register access */
1983 spinlock_t pcie_idx_lock;
1984 amdgpu_rreg_t pcie_rreg;
1985 amdgpu_wreg_t pcie_wreg;
1986 /* protects concurrent UVD register access */
1987 spinlock_t uvd_ctx_idx_lock;
1988 amdgpu_rreg_t uvd_ctx_rreg;
1989 amdgpu_wreg_t uvd_ctx_wreg;
1990 /* protects concurrent DIDT register access */
1991 spinlock_t didt_idx_lock;
1992 amdgpu_rreg_t didt_rreg;
1993 amdgpu_wreg_t didt_wreg;
1994 /* protects concurrent ENDPOINT (audio) register access */
1995 spinlock_t audio_endpt_idx_lock;
1996 amdgpu_block_rreg_t audio_endpt_rreg;
1997 amdgpu_block_wreg_t audio_endpt_wreg;
1998 void __iomem *rio_mem;
1999 resource_size_t rio_mem_size;
2000 struct amdgpu_doorbell doorbell;
2001
2002 /* clock/pll info */
2003 struct amdgpu_clock clock;
2004
2005 /* MC */
2006 struct amdgpu_mc mc;
2007 struct amdgpu_gart gart;
2008 struct amdgpu_dummy_page dummy_page;
2009 struct amdgpu_vm_manager vm_manager;
2010
2011 /* memory management */
2012 struct amdgpu_mman mman;
2013 struct amdgpu_gem gem;
2014 struct amdgpu_vram_scratch vram_scratch;
2015 struct amdgpu_wb wb;
2016 atomic64_t vram_usage;
2017 atomic64_t vram_vis_usage;
2018 atomic64_t gtt_usage;
2019 atomic64_t num_bytes_moved;
Marek Olšákd94aed52015-05-05 21:13:49 +02002020 atomic_t gpu_reset_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04002021
2022 /* display */
2023 struct amdgpu_mode_info mode_info;
2024 struct work_struct hotplug_work;
2025 struct amdgpu_irq_src crtc_irq;
2026 struct amdgpu_irq_src pageflip_irq;
2027 struct amdgpu_irq_src hpd_irq;
2028
2029 /* rings */
Alex Deucher97b2e202015-04-20 16:51:00 -04002030 unsigned fence_context;
Alex Deucher97b2e202015-04-20 16:51:00 -04002031 unsigned num_rings;
2032 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
2033 bool ib_pool_ready;
2034 struct amdgpu_sa_manager ring_tmp_bo;
2035
2036 /* interrupts */
2037 struct amdgpu_irq irq;
2038
Alex Deucher1f7371b2015-12-02 17:46:21 -05002039 /* powerplay */
2040 struct amd_powerplay powerplay;
Jammy Zhoue61710c2015-11-10 18:31:08 -05002041 bool pp_enabled;
Eric Huangf3898ea2015-12-11 16:24:34 -05002042 bool pp_force_state_enabled;
Alex Deucher1f7371b2015-12-02 17:46:21 -05002043
Alex Deucher97b2e202015-04-20 16:51:00 -04002044 /* dpm */
2045 struct amdgpu_pm pm;
2046 u32 cg_flags;
2047 u32 pg_flags;
2048
2049 /* amdgpu smumgr */
2050 struct amdgpu_smumgr smu;
2051
2052 /* gfx */
2053 struct amdgpu_gfx gfx;
2054
2055 /* sdma */
Alex Deucherc113ea12015-10-08 16:30:37 -04002056 struct amdgpu_sdma sdma;
Alex Deucher97b2e202015-04-20 16:51:00 -04002057
2058 /* uvd */
2059 bool has_uvd;
2060 struct amdgpu_uvd uvd;
2061
2062 /* vce */
2063 struct amdgpu_vce vce;
2064
2065 /* firmwares */
2066 struct amdgpu_firmware firmware;
2067
2068 /* GDS */
2069 struct amdgpu_gds gds;
2070
2071 const struct amdgpu_ip_block_version *ip_blocks;
2072 int num_ip_blocks;
Alex Deucher8faf0e02015-07-28 11:50:31 -04002073 struct amdgpu_ip_block_status *ip_block_status;
Alex Deucher97b2e202015-04-20 16:51:00 -04002074 struct mutex mn_lock;
2075 DECLARE_HASHTABLE(mn_hash, 7);
2076
2077 /* tracking pinned memory */
2078 u64 vram_pin_size;
2079 u64 gart_pin_size;
Oded Gabbay130e0372015-06-12 21:35:14 +03002080
2081 /* amdkfd interface */
2082 struct kfd_dev *kfd;
Chunming Zhou23ca0e42015-07-06 13:42:58 +08002083
2084 /* kernel conext for IB submission */
Christian König47f38502015-08-04 17:51:05 +02002085 struct amdgpu_ctx kernel_ctx;
Alex Deucher7e471e62016-02-01 11:13:04 -05002086
2087 struct amdgpu_virtualization virtualization;
Alex Deucher97b2e202015-04-20 16:51:00 -04002088};
2089
2090bool amdgpu_device_is_px(struct drm_device *dev);
2091int amdgpu_device_init(struct amdgpu_device *adev,
2092 struct drm_device *ddev,
2093 struct pci_dev *pdev,
2094 uint32_t flags);
2095void amdgpu_device_fini(struct amdgpu_device *adev);
2096int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
2097
2098uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
2099 bool always_indirect);
2100void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
2101 bool always_indirect);
2102u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
2103void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
2104
2105u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
2106void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
2107
2108/*
2109 * Cast helper
2110 */
2111extern const struct fence_ops amdgpu_fence_ops;
2112static inline struct amdgpu_fence *to_amdgpu_fence(struct fence *f)
2113{
2114 struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
2115
2116 if (__f->base.ops == &amdgpu_fence_ops)
2117 return __f;
2118
2119 return NULL;
2120}
2121
2122/*
2123 * Registers read & write functions.
2124 */
2125#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
2126#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
2127#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
2128#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
2129#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
2130#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2131#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2132#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
2133#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
2134#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
2135#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
2136#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
2137#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
2138#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
2139#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
2140#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
2141#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
2142#define WREG32_P(reg, val, mask) \
2143 do { \
2144 uint32_t tmp_ = RREG32(reg); \
2145 tmp_ &= (mask); \
2146 tmp_ |= ((val) & ~(mask)); \
2147 WREG32(reg, tmp_); \
2148 } while (0)
2149#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2150#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
2151#define WREG32_PLL_P(reg, val, mask) \
2152 do { \
2153 uint32_t tmp_ = RREG32_PLL(reg); \
2154 tmp_ &= (mask); \
2155 tmp_ |= ((val) & ~(mask)); \
2156 WREG32_PLL(reg, tmp_); \
2157 } while (0)
2158#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
2159#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
2160#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
2161
2162#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
2163#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
2164
2165#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
2166#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
2167
2168#define REG_SET_FIELD(orig_val, reg, field, field_val) \
2169 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
2170 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
2171
2172#define REG_GET_FIELD(value, reg, field) \
2173 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
2174
2175/*
2176 * BIOS helpers.
2177 */
2178#define RBIOS8(i) (adev->bios[i])
2179#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2180#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2181
2182/*
2183 * RING helpers.
2184 */
2185static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
2186{
2187 if (ring->count_dw <= 0)
Jammy Zhou86c2b792015-05-13 22:52:42 +08002188 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
Alex Deucher97b2e202015-04-20 16:51:00 -04002189 ring->ring[ring->wptr++] = v;
2190 ring->wptr &= ring->ptr_mask;
2191 ring->count_dw--;
Alex Deucher97b2e202015-04-20 16:51:00 -04002192}
2193
Alex Deucherc113ea12015-10-08 16:30:37 -04002194static inline struct amdgpu_sdma_instance *
2195amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002196{
2197 struct amdgpu_device *adev = ring->adev;
2198 int i;
2199
Alex Deucherc113ea12015-10-08 16:30:37 -04002200 for (i = 0; i < adev->sdma.num_instances; i++)
2201 if (&adev->sdma.instance[i].ring == ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002202 break;
2203
2204 if (i < AMDGPU_MAX_SDMA_INSTANCES)
Alex Deucherc113ea12015-10-08 16:30:37 -04002205 return &adev->sdma.instance[i];
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002206 else
2207 return NULL;
2208}
2209
Alex Deucher97b2e202015-04-20 16:51:00 -04002210/*
2211 * ASICs macro.
2212 */
2213#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
2214#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
2215#define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
2216#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
2217#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
2218#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
2219#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
2220#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
Alex Deucher7946b872015-11-24 10:14:28 -05002221#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
Alex Deucher97b2e202015-04-20 16:51:00 -04002222#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
2223#define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
2224#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
2225#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
2226#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
Christian Königb07c9d22015-11-30 13:26:07 +01002227#define amdgpu_vm_write_pte(adev, ib, pa, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pa), (pe), (addr), (count), (incr), (flags)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002228#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002229#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
2230#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
2231#define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04002232#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
2233#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
2234#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
2235#define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
2236#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
Chunming Zhou890ee232015-06-01 14:35:03 +08002237#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04002238#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
Christian Königd2edb072015-05-11 14:10:34 +02002239#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
Christian König9e5d53092016-01-31 12:20:55 +01002240#define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002241#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
2242#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
2243#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
2244#define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
2245#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
2246#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
2247#define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
2248#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
2249#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
2250#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
2251#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
2252#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
2253#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
2254#define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
2255#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
2256#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
2257#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
2258#define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
2259#define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08002260#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
Chunming Zhou6e7a3842015-08-27 13:46:09 +08002261#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
Alex Deucher97b2e202015-04-20 16:51:00 -04002262#define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
2263#define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
2264#define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
2265#define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04002266#define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
Alex Deucher97b2e202015-04-20 16:51:00 -04002267#define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04002268#define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
Rex Zhu3af76f22015-10-15 17:23:43 +08002269
2270#define amdgpu_dpm_get_temperature(adev) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002271 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002272 (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002273 (adev)->pm.funcs->get_temperature((adev)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002274
2275#define amdgpu_dpm_set_fan_control_mode(adev, m) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002276 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002277 (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002278 (adev)->pm.funcs->set_fan_control_mode((adev), (m)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002279
2280#define amdgpu_dpm_get_fan_control_mode(adev) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002281 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002282 (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002283 (adev)->pm.funcs->get_fan_control_mode((adev)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002284
2285#define amdgpu_dpm_set_fan_speed_percent(adev, s) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002286 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002287 (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002288 (adev)->pm.funcs->set_fan_speed_percent((adev), (s)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002289
2290#define amdgpu_dpm_get_fan_speed_percent(adev, s) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002291 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002292 (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002293 (adev)->pm.funcs->get_fan_speed_percent((adev), (s)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002294
Rex Zhu1b5708f2015-11-10 18:25:24 -05002295#define amdgpu_dpm_get_sclk(adev, l) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002296 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002297 (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002298 (adev)->pm.funcs->get_sclk((adev), (l)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002299
2300#define amdgpu_dpm_get_mclk(adev, l) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002301 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002302 (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002303 (adev)->pm.funcs->get_mclk((adev), (l)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002304
2305
2306#define amdgpu_dpm_force_performance_level(adev, l) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002307 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002308 (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002309 (adev)->pm.funcs->force_performance_level((adev), (l)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002310
2311#define amdgpu_dpm_powergate_uvd(adev, g) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002312 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002313 (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002314 (adev)->pm.funcs->powergate_uvd((adev), (g)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002315
2316#define amdgpu_dpm_powergate_vce(adev, g) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002317 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002318 (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002319 (adev)->pm.funcs->powergate_vce((adev), (g)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002320
2321#define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002322 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002323 (adev)->powerplay.pp_funcs->print_current_performance_level((adev)->powerplay.pp_handle, (m)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002324 (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002325
2326#define amdgpu_dpm_get_current_power_state(adev) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002327 (adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
Rex Zhu1b5708f2015-11-10 18:25:24 -05002328
2329#define amdgpu_dpm_get_performance_level(adev) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002330 (adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
Rex Zhu1b5708f2015-11-10 18:25:24 -05002331
Eric Huangf3898ea2015-12-11 16:24:34 -05002332#define amdgpu_dpm_get_pp_num_states(adev, data) \
2333 (adev)->powerplay.pp_funcs->get_pp_num_states((adev)->powerplay.pp_handle, data)
2334
2335#define amdgpu_dpm_get_pp_table(adev, table) \
2336 (adev)->powerplay.pp_funcs->get_pp_table((adev)->powerplay.pp_handle, table)
2337
2338#define amdgpu_dpm_set_pp_table(adev, buf, size) \
2339 (adev)->powerplay.pp_funcs->set_pp_table((adev)->powerplay.pp_handle, buf, size)
2340
2341#define amdgpu_dpm_print_clock_levels(adev, type, buf) \
2342 (adev)->powerplay.pp_funcs->print_clock_levels((adev)->powerplay.pp_handle, type, buf)
2343
2344#define amdgpu_dpm_force_clock_level(adev, type, level) \
2345 (adev)->powerplay.pp_funcs->force_clock_level((adev)->powerplay.pp_handle, type, level)
2346
Jammy Zhoue61710c2015-11-10 18:31:08 -05002347#define amdgpu_dpm_dispatch_task(adev, event_id, input, output) \
Rex Zhu1b5708f2015-11-10 18:25:24 -05002348 (adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
Alex Deucher97b2e202015-04-20 16:51:00 -04002349
2350#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
2351
2352/* Common functions */
2353int amdgpu_gpu_reset(struct amdgpu_device *adev);
2354void amdgpu_pci_config_reset(struct amdgpu_device *adev);
2355bool amdgpu_card_posted(struct amdgpu_device *adev);
2356void amdgpu_update_display_priority(struct amdgpu_device *adev);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08002357
Alex Deucher97b2e202015-04-20 16:51:00 -04002358int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
2359int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
2360 u32 ip_instance, u32 ring,
2361 struct amdgpu_ring **out_ring);
2362void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
2363bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
2364int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
2365 uint32_t flags);
Christian Königcc325d12016-02-08 11:08:35 +01002366struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
Christian Königd7006962016-02-08 10:57:22 +01002367bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
2368 unsigned long end);
Alex Deucher97b2e202015-04-20 16:51:00 -04002369bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
2370uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
2371 struct ttm_mem_reg *mem);
2372void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
2373void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
2374void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
2375void amdgpu_program_register_sequence(struct amdgpu_device *adev,
2376 const u32 *registers,
2377 const u32 array_size);
2378
2379bool amdgpu_device_is_px(struct drm_device *dev);
2380/* atpx handler */
2381#if defined(CONFIG_VGA_SWITCHEROO)
2382void amdgpu_register_atpx_handler(void);
2383void amdgpu_unregister_atpx_handler(void);
2384#else
2385static inline void amdgpu_register_atpx_handler(void) {}
2386static inline void amdgpu_unregister_atpx_handler(void) {}
2387#endif
2388
2389/*
2390 * KMS
2391 */
2392extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
2393extern int amdgpu_max_kms_ioctl;
2394
2395int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
2396int amdgpu_driver_unload_kms(struct drm_device *dev);
2397void amdgpu_driver_lastclose_kms(struct drm_device *dev);
2398int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
2399void amdgpu_driver_postclose_kms(struct drm_device *dev,
2400 struct drm_file *file_priv);
2401void amdgpu_driver_preclose_kms(struct drm_device *dev,
2402 struct drm_file *file_priv);
2403int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
2404int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
Thierry Reding88e72712015-09-24 18:35:31 +02002405u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
2406int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
2407void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
2408int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
Alex Deucher97b2e202015-04-20 16:51:00 -04002409 int *max_error,
2410 struct timeval *vblank_time,
2411 unsigned flags);
2412long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
2413 unsigned long arg);
2414
2415/*
Alex Deucher97b2e202015-04-20 16:51:00 -04002416 * functions used by amdgpu_encoder.c
2417 */
2418struct amdgpu_afmt_acr {
2419 u32 clock;
2420
2421 int n_32khz;
2422 int cts_32khz;
2423
2424 int n_44_1khz;
2425 int cts_44_1khz;
2426
2427 int n_48khz;
2428 int cts_48khz;
2429
2430};
2431
2432struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
2433
2434/* amdgpu_acpi.c */
2435#if defined(CONFIG_ACPI)
2436int amdgpu_acpi_init(struct amdgpu_device *adev);
2437void amdgpu_acpi_fini(struct amdgpu_device *adev);
2438bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
2439int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
2440 u8 perf_req, bool advertise);
2441int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
2442#else
2443static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
2444static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
2445#endif
2446
2447struct amdgpu_bo_va_mapping *
2448amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
2449 uint64_t addr, struct amdgpu_bo **bo);
2450
2451#include "amdgpu_object.h"
2452
2453#endif