blob: 70543942e8d4b630d2722e60091d16ca30b9a603 [file] [log] [blame]
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001/*
2 * RTL8XXXU mac80211 USB driver
3 *
4 * Copyright (c) 2014 - 2015 Jes Sorensen <Jes.Sorensen@redhat.com>
5 *
6 * Portions, notably calibration code:
7 * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
8 *
9 * This driver was written as a replacement for the vendor provided
10 * rtl8723au driver. As the Realtek 8xxx chips are very similar in
11 * their programming interface, I have started adding support for
12 * additional 8xxx chips like the 8192cu, 8188cus, etc.
13 *
14 * This program is free software; you can redistribute it and/or modify it
15 * under the terms of version 2 of the GNU General Public License as
16 * published by the Free Software Foundation.
17 *
18 * This program is distributed in the hope that it will be useful, but WITHOUT
19 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
20 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
21 * more details.
22 */
23
24#include <linux/init.h>
25#include <linux/kernel.h>
26#include <linux/sched.h>
27#include <linux/errno.h>
28#include <linux/slab.h>
29#include <linux/module.h>
30#include <linux/spinlock.h>
31#include <linux/list.h>
32#include <linux/usb.h>
33#include <linux/netdevice.h>
34#include <linux/etherdevice.h>
35#include <linux/ethtool.h>
36#include <linux/wireless.h>
37#include <linux/firmware.h>
38#include <linux/moduleparam.h>
39#include <net/mac80211.h>
40#include "rtl8xxxu.h"
41#include "rtl8xxxu_regs.h"
42
43#define DRIVER_NAME "rtl8xxxu"
44
Jes Sorensen3307d842016-02-29 17:03:59 -050045static int rtl8xxxu_debug = RTL8XXXU_DEBUG_EFUSE;
Jes Sorensen26f1fad2015-10-14 20:44:51 -040046static bool rtl8xxxu_ht40_2g;
47
48MODULE_AUTHOR("Jes Sorensen <Jes.Sorensen@redhat.com>");
49MODULE_DESCRIPTION("RTL8XXXu USB mac80211 Wireless LAN Driver");
50MODULE_LICENSE("GPL");
51MODULE_FIRMWARE("rtlwifi/rtl8723aufw_A.bin");
52MODULE_FIRMWARE("rtlwifi/rtl8723aufw_B.bin");
53MODULE_FIRMWARE("rtlwifi/rtl8723aufw_B_NoBT.bin");
54MODULE_FIRMWARE("rtlwifi/rtl8192cufw_A.bin");
55MODULE_FIRMWARE("rtlwifi/rtl8192cufw_B.bin");
56MODULE_FIRMWARE("rtlwifi/rtl8192cufw_TMSC.bin");
Jes Sorensenb001e082016-02-29 17:04:02 -050057MODULE_FIRMWARE("rtlwifi/rtl8192eu_nic.bin");
Jes Sorensen35a741f2016-02-29 17:04:10 -050058MODULE_FIRMWARE("rtlwifi/rtl8723bu_nic.bin");
59MODULE_FIRMWARE("rtlwifi/rtl8723bu_bt.bin");
Jes Sorensen26f1fad2015-10-14 20:44:51 -040060
61module_param_named(debug, rtl8xxxu_debug, int, 0600);
62MODULE_PARM_DESC(debug, "Set debug mask");
63module_param_named(ht40_2g, rtl8xxxu_ht40_2g, bool, 0600);
64MODULE_PARM_DESC(ht40_2g, "Enable HT40 support on the 2.4GHz band");
65
66#define USB_VENDOR_ID_REALTEK 0x0bda
67/* Minimum IEEE80211_MAX_FRAME_LEN */
68#define RTL_RX_BUFFER_SIZE IEEE80211_MAX_FRAME_LEN
69#define RTL8XXXU_RX_URBS 32
70#define RTL8XXXU_RX_URB_PENDING_WATER 8
71#define RTL8XXXU_TX_URBS 64
72#define RTL8XXXU_TX_URB_LOW_WATER 25
73#define RTL8XXXU_TX_URB_HIGH_WATER 32
74
75static int rtl8xxxu_submit_rx_urb(struct rtl8xxxu_priv *priv,
76 struct rtl8xxxu_rx_urb *rx_urb);
77
78static struct ieee80211_rate rtl8xxxu_rates[] = {
79 { .bitrate = 10, .hw_value = DESC_RATE_1M, .flags = 0 },
80 { .bitrate = 20, .hw_value = DESC_RATE_2M, .flags = 0 },
81 { .bitrate = 55, .hw_value = DESC_RATE_5_5M, .flags = 0 },
82 { .bitrate = 110, .hw_value = DESC_RATE_11M, .flags = 0 },
83 { .bitrate = 60, .hw_value = DESC_RATE_6M, .flags = 0 },
84 { .bitrate = 90, .hw_value = DESC_RATE_9M, .flags = 0 },
85 { .bitrate = 120, .hw_value = DESC_RATE_12M, .flags = 0 },
86 { .bitrate = 180, .hw_value = DESC_RATE_18M, .flags = 0 },
87 { .bitrate = 240, .hw_value = DESC_RATE_24M, .flags = 0 },
88 { .bitrate = 360, .hw_value = DESC_RATE_36M, .flags = 0 },
89 { .bitrate = 480, .hw_value = DESC_RATE_48M, .flags = 0 },
90 { .bitrate = 540, .hw_value = DESC_RATE_54M, .flags = 0 },
91};
92
93static struct ieee80211_channel rtl8xxxu_channels_2g[] = {
94 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2412,
95 .hw_value = 1, .max_power = 30 },
96 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2417,
97 .hw_value = 2, .max_power = 30 },
98 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2422,
99 .hw_value = 3, .max_power = 30 },
100 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2427,
101 .hw_value = 4, .max_power = 30 },
102 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2432,
103 .hw_value = 5, .max_power = 30 },
104 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2437,
105 .hw_value = 6, .max_power = 30 },
106 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2442,
107 .hw_value = 7, .max_power = 30 },
108 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2447,
109 .hw_value = 8, .max_power = 30 },
110 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2452,
111 .hw_value = 9, .max_power = 30 },
112 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2457,
113 .hw_value = 10, .max_power = 30 },
114 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2462,
115 .hw_value = 11, .max_power = 30 },
116 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2467,
117 .hw_value = 12, .max_power = 30 },
118 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2472,
119 .hw_value = 13, .max_power = 30 },
120 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2484,
121 .hw_value = 14, .max_power = 30 }
122};
123
124static struct ieee80211_supported_band rtl8xxxu_supported_band = {
125 .channels = rtl8xxxu_channels_2g,
126 .n_channels = ARRAY_SIZE(rtl8xxxu_channels_2g),
127 .bitrates = rtl8xxxu_rates,
128 .n_bitrates = ARRAY_SIZE(rtl8xxxu_rates),
129};
130
131static struct rtl8xxxu_reg8val rtl8723a_mac_init_table[] = {
132 {0x420, 0x80}, {0x423, 0x00}, {0x430, 0x00}, {0x431, 0x00},
133 {0x432, 0x00}, {0x433, 0x01}, {0x434, 0x04}, {0x435, 0x05},
134 {0x436, 0x06}, {0x437, 0x07}, {0x438, 0x00}, {0x439, 0x00},
135 {0x43a, 0x00}, {0x43b, 0x01}, {0x43c, 0x04}, {0x43d, 0x05},
136 {0x43e, 0x06}, {0x43f, 0x07}, {0x440, 0x5d}, {0x441, 0x01},
137 {0x442, 0x00}, {0x444, 0x15}, {0x445, 0xf0}, {0x446, 0x0f},
138 {0x447, 0x00}, {0x458, 0x41}, {0x459, 0xa8}, {0x45a, 0x72},
139 {0x45b, 0xb9}, {0x460, 0x66}, {0x461, 0x66}, {0x462, 0x08},
140 {0x463, 0x03}, {0x4c8, 0xff}, {0x4c9, 0x08}, {0x4cc, 0xff},
141 {0x4cd, 0xff}, {0x4ce, 0x01}, {0x500, 0x26}, {0x501, 0xa2},
142 {0x502, 0x2f}, {0x503, 0x00}, {0x504, 0x28}, {0x505, 0xa3},
143 {0x506, 0x5e}, {0x507, 0x00}, {0x508, 0x2b}, {0x509, 0xa4},
144 {0x50a, 0x5e}, {0x50b, 0x00}, {0x50c, 0x4f}, {0x50d, 0xa4},
145 {0x50e, 0x00}, {0x50f, 0x00}, {0x512, 0x1c}, {0x514, 0x0a},
146 {0x515, 0x10}, {0x516, 0x0a}, {0x517, 0x10}, {0x51a, 0x16},
147 {0x524, 0x0f}, {0x525, 0x4f}, {0x546, 0x40}, {0x547, 0x00},
148 {0x550, 0x10}, {0x551, 0x10}, {0x559, 0x02}, {0x55a, 0x02},
149 {0x55d, 0xff}, {0x605, 0x30}, {0x608, 0x0e}, {0x609, 0x2a},
150 {0x652, 0x20}, {0x63c, 0x0a}, {0x63d, 0x0a}, {0x63e, 0x0e},
151 {0x63f, 0x0e}, {0x66e, 0x05}, {0x700, 0x21}, {0x701, 0x43},
152 {0x702, 0x65}, {0x703, 0x87}, {0x708, 0x21}, {0x709, 0x43},
153 {0x70a, 0x65}, {0x70b, 0x87}, {0xffff, 0xff},
154};
155
Jes Sorensenb7dd8ff2016-02-29 17:04:17 -0500156static struct rtl8xxxu_reg8val rtl8723b_mac_init_table[] = {
157 {0x02f, 0x30}, {0x035, 0x00}, {0x039, 0x08}, {0x04e, 0xe0},
158 {0x064, 0x00}, {0x067, 0x20}, {0x428, 0x0a}, {0x429, 0x10},
159 {0x430, 0x00}, {0x431, 0x00},
160 {0x432, 0x00}, {0x433, 0x01}, {0x434, 0x04}, {0x435, 0x05},
161 {0x436, 0x07}, {0x437, 0x08}, {0x43c, 0x04}, {0x43d, 0x05},
162 {0x43e, 0x07}, {0x43f, 0x08}, {0x440, 0x5d}, {0x441, 0x01},
163 {0x442, 0x00}, {0x444, 0x10}, {0x445, 0x00}, {0x446, 0x00},
164 {0x447, 0x00}, {0x448, 0x00}, {0x449, 0xf0}, {0x44a, 0x0f},
165 {0x44b, 0x3e}, {0x44c, 0x10}, {0x44d, 0x00}, {0x44e, 0x00},
166 {0x44f, 0x00}, {0x450, 0x00}, {0x451, 0xf0}, {0x452, 0x0f},
167 {0x453, 0x00}, {0x456, 0x5e}, {0x460, 0x66}, {0x461, 0x66},
168 {0x4c8, 0xff}, {0x4c9, 0x08}, {0x4cc, 0xff},
169 {0x4cd, 0xff}, {0x4ce, 0x01}, {0x500, 0x26}, {0x501, 0xa2},
170 {0x502, 0x2f}, {0x503, 0x00}, {0x504, 0x28}, {0x505, 0xa3},
171 {0x506, 0x5e}, {0x507, 0x00}, {0x508, 0x2b}, {0x509, 0xa4},
172 {0x50a, 0x5e}, {0x50b, 0x00}, {0x50c, 0x4f}, {0x50d, 0xa4},
173 {0x50e, 0x00}, {0x50f, 0x00}, {0x512, 0x1c}, {0x514, 0x0a},
174 {0x516, 0x0a}, {0x525, 0x4f},
175 {0x550, 0x10}, {0x551, 0x10}, {0x559, 0x02}, {0x55c, 0x50},
176 {0x55d, 0xff}, {0x605, 0x30}, {0x608, 0x0e}, {0x609, 0x2a},
177 {0x620, 0xff}, {0x621, 0xff}, {0x622, 0xff}, {0x623, 0xff},
178 {0x624, 0xff}, {0x625, 0xff}, {0x626, 0xff}, {0x627, 0xff},
179 {0x638, 0x50}, {0x63c, 0x0a}, {0x63d, 0x0a}, {0x63e, 0x0e},
180 {0x63f, 0x0e}, {0x640, 0x40}, {0x642, 0x40}, {0x643, 0x00},
181 {0x652, 0xc8}, {0x66e, 0x05}, {0x700, 0x21}, {0x701, 0x43},
182 {0x702, 0x65}, {0x703, 0x87}, {0x708, 0x21}, {0x709, 0x43},
183 {0x70a, 0x65}, {0x70b, 0x87}, {0x765, 0x18}, {0x76e, 0x04},
184 {0xffff, 0xff},
185};
186
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400187static struct rtl8xxxu_reg32val rtl8723a_phy_1t_init_table[] = {
188 {0x800, 0x80040000}, {0x804, 0x00000003},
189 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
190 {0x810, 0x10001331}, {0x814, 0x020c3d10},
191 {0x818, 0x02200385}, {0x81c, 0x00000000},
192 {0x820, 0x01000100}, {0x824, 0x00390004},
193 {0x828, 0x00000000}, {0x82c, 0x00000000},
194 {0x830, 0x00000000}, {0x834, 0x00000000},
195 {0x838, 0x00000000}, {0x83c, 0x00000000},
196 {0x840, 0x00010000}, {0x844, 0x00000000},
197 {0x848, 0x00000000}, {0x84c, 0x00000000},
198 {0x850, 0x00000000}, {0x854, 0x00000000},
199 {0x858, 0x569a569a}, {0x85c, 0x001b25a4},
200 {0x860, 0x66f60110}, {0x864, 0x061f0130},
201 {0x868, 0x00000000}, {0x86c, 0x32323200},
202 {0x870, 0x07000760}, {0x874, 0x22004000},
203 {0x878, 0x00000808}, {0x87c, 0x00000000},
204 {0x880, 0xc0083070}, {0x884, 0x000004d5},
205 {0x888, 0x00000000}, {0x88c, 0xccc000c0},
206 {0x890, 0x00000800}, {0x894, 0xfffffffe},
207 {0x898, 0x40302010}, {0x89c, 0x00706050},
208 {0x900, 0x00000000}, {0x904, 0x00000023},
209 {0x908, 0x00000000}, {0x90c, 0x81121111},
210 {0xa00, 0x00d047c8}, {0xa04, 0x80ff000c},
211 {0xa08, 0x8c838300}, {0xa0c, 0x2e68120f},
212 {0xa10, 0x9500bb78}, {0xa14, 0x11144028},
213 {0xa18, 0x00881117}, {0xa1c, 0x89140f00},
214 {0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
215 {0xa28, 0x00000204}, {0xa2c, 0x00d30000},
216 {0xa70, 0x101fbf00}, {0xa74, 0x00000007},
217 {0xa78, 0x00000900},
218 {0xc00, 0x48071d40}, {0xc04, 0x03a05611},
219 {0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
220 {0xc10, 0x08800000}, {0xc14, 0x40000100},
221 {0xc18, 0x08800000}, {0xc1c, 0x40000100},
222 {0xc20, 0x00000000}, {0xc24, 0x00000000},
223 {0xc28, 0x00000000}, {0xc2c, 0x00000000},
224 {0xc30, 0x69e9ac44}, {0xc34, 0x469652af},
225 {0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
226 {0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
227 {0xc48, 0xec020107}, {0xc4c, 0x007f037f},
228 {0xc50, 0x69543420}, {0xc54, 0x43bc0094},
229 {0xc58, 0x69543420}, {0xc5c, 0x433c0094},
230 {0xc60, 0x00000000}, {0xc64, 0x7112848b},
231 {0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
232 {0xc70, 0x2c7f000d}, {0xc74, 0x018610db},
233 {0xc78, 0x0000001f}, {0xc7c, 0x00b91612},
234 {0xc80, 0x40000100}, {0xc84, 0x20f60000},
235 {0xc88, 0x40000100}, {0xc8c, 0x20200000},
236 {0xc90, 0x00121820}, {0xc94, 0x00000000},
237 {0xc98, 0x00121820}, {0xc9c, 0x00007f7f},
238 {0xca0, 0x00000000}, {0xca4, 0x00000080},
239 {0xca8, 0x00000000}, {0xcac, 0x00000000},
240 {0xcb0, 0x00000000}, {0xcb4, 0x00000000},
241 {0xcb8, 0x00000000}, {0xcbc, 0x28000000},
242 {0xcc0, 0x00000000}, {0xcc4, 0x00000000},
243 {0xcc8, 0x00000000}, {0xccc, 0x00000000},
244 {0xcd0, 0x00000000}, {0xcd4, 0x00000000},
245 {0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
246 {0xce0, 0x00222222}, {0xce4, 0x00000000},
247 {0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
248 {0xd00, 0x00080740}, {0xd04, 0x00020401},
249 {0xd08, 0x0000907f}, {0xd0c, 0x20010201},
250 {0xd10, 0xa0633333}, {0xd14, 0x3333bc43},
251 {0xd18, 0x7a8f5b6b}, {0xd2c, 0xcc979975},
252 {0xd30, 0x00000000}, {0xd34, 0x80608000},
253 {0xd38, 0x00000000}, {0xd3c, 0x00027293},
254 {0xd40, 0x00000000}, {0xd44, 0x00000000},
255 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
256 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
257 {0xd58, 0x00000000}, {0xd5c, 0x30032064},
258 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
259 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
260 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
261 {0xd78, 0x000e3c24}, {0xe00, 0x2a2a2a2a},
262 {0xe04, 0x2a2a2a2a}, {0xe08, 0x03902a2a},
263 {0xe10, 0x2a2a2a2a}, {0xe14, 0x2a2a2a2a},
264 {0xe18, 0x2a2a2a2a}, {0xe1c, 0x2a2a2a2a},
265 {0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
266 {0xe34, 0x10008c1f}, {0xe38, 0x02140102},
267 {0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
268 {0xe44, 0x01004800}, {0xe48, 0xfb000000},
269 {0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
270 {0xe54, 0x10008c1f}, {0xe58, 0x02140102},
271 {0xe5c, 0x28160d05}, {0xe60, 0x00000008},
272 {0xe68, 0x001b25a4}, {0xe6c, 0x631b25a0},
273 {0xe70, 0x631b25a0}, {0xe74, 0x081b25a0},
274 {0xe78, 0x081b25a0}, {0xe7c, 0x081b25a0},
275 {0xe80, 0x081b25a0}, {0xe84, 0x631b25a0},
276 {0xe88, 0x081b25a0}, {0xe8c, 0x631b25a0},
277 {0xed0, 0x631b25a0}, {0xed4, 0x631b25a0},
278 {0xed8, 0x631b25a0}, {0xedc, 0x001b25a0},
279 {0xee0, 0x001b25a0}, {0xeec, 0x6b1b25a0},
280 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
281 {0xf00, 0x00000300},
282 {0xffff, 0xffffffff},
283};
284
Jes Sorensen36c32582016-02-29 17:04:14 -0500285static struct rtl8xxxu_reg32val rtl8723b_phy_1t_init_table[] = {
286 {0x800, 0x80040000}, {0x804, 0x00000003},
287 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
288 {0x810, 0x10001331}, {0x814, 0x020c3d10},
289 {0x818, 0x02200385}, {0x81c, 0x00000000},
290 {0x820, 0x01000100}, {0x824, 0x00190204},
291 {0x828, 0x00000000}, {0x82c, 0x00000000},
292 {0x830, 0x00000000}, {0x834, 0x00000000},
293 {0x838, 0x00000000}, {0x83c, 0x00000000},
294 {0x840, 0x00010000}, {0x844, 0x00000000},
295 {0x848, 0x00000000}, {0x84c, 0x00000000},
296 {0x850, 0x00000000}, {0x854, 0x00000000},
297 {0x858, 0x569a11a9}, {0x85c, 0x01000014},
298 {0x860, 0x66f60110}, {0x864, 0x061f0649},
299 {0x868, 0x00000000}, {0x86c, 0x27272700},
300 {0x870, 0x07000760}, {0x874, 0x25004000},
301 {0x878, 0x00000808}, {0x87c, 0x00000000},
302 {0x880, 0xb0000c1c}, {0x884, 0x00000001},
303 {0x888, 0x00000000}, {0x88c, 0xccc000c0},
304 {0x890, 0x00000800}, {0x894, 0xfffffffe},
305 {0x898, 0x40302010}, {0x89c, 0x00706050},
306 {0x900, 0x00000000}, {0x904, 0x00000023},
307 {0x908, 0x00000000}, {0x90c, 0x81121111},
308 {0x910, 0x00000002}, {0x914, 0x00000201},
309 {0xa00, 0x00d047c8}, {0xa04, 0x80ff800c},
310 {0xa08, 0x8c838300}, {0xa0c, 0x2e7f120f},
311 {0xa10, 0x9500bb78}, {0xa14, 0x1114d028},
312 {0xa18, 0x00881117}, {0xa1c, 0x89140f00},
313 {0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
314 {0xa28, 0x00000204}, {0xa2c, 0x00d30000},
315 {0xa70, 0x101fbf00}, {0xa74, 0x00000007},
316 {0xa78, 0x00000900}, {0xa7c, 0x225b0606},
317 {0xa80, 0x21806490}, {0xb2c, 0x00000000},
318 {0xc00, 0x48071d40}, {0xc04, 0x03a05611},
319 {0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
320 {0xc10, 0x08800000}, {0xc14, 0x40000100},
321 {0xc18, 0x08800000}, {0xc1c, 0x40000100},
322 {0xc20, 0x00000000}, {0xc24, 0x00000000},
323 {0xc28, 0x00000000}, {0xc2c, 0x00000000},
324 {0xc30, 0x69e9ac44}, {0xc34, 0x469652af},
325 {0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
326 {0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
327 {0xc48, 0xec020107}, {0xc4c, 0x007f037f},
328 {0xc50, 0x69553420}, {0xc54, 0x43bc0094},
329 {0xc58, 0x00013149}, {0xc5c, 0x00250492},
330 {0xc60, 0x00000000}, {0xc64, 0x7112848b},
331 {0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
332 {0xc70, 0x2c7f000d}, {0xc74, 0x020610db},
333 {0xc78, 0x0000001f}, {0xc7c, 0x00b91612},
334 {0xc80, 0x390000e4}, {0xc84, 0x20f60000},
335 {0xc88, 0x40000100}, {0xc8c, 0x20200000},
336 {0xc90, 0x00020e1a}, {0xc94, 0x00000000},
337 {0xc98, 0x00020e1a}, {0xc9c, 0x00007f7f},
338 {0xca0, 0x00000000}, {0xca4, 0x000300a0},
339 {0xca8, 0x00000000}, {0xcac, 0x00000000},
340 {0xcb0, 0x00000000}, {0xcb4, 0x00000000},
341 {0xcb8, 0x00000000}, {0xcbc, 0x28000000},
342 {0xcc0, 0x00000000}, {0xcc4, 0x00000000},
343 {0xcc8, 0x00000000}, {0xccc, 0x00000000},
344 {0xcd0, 0x00000000}, {0xcd4, 0x00000000},
345 {0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
346 {0xce0, 0x00222222}, {0xce4, 0x00000000},
347 {0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
348 {0xd00, 0x00000740}, {0xd04, 0x40020401},
349 {0xd08, 0x0000907f}, {0xd0c, 0x20010201},
350 {0xd10, 0xa0633333}, {0xd14, 0x3333bc53},
351 {0xd18, 0x7a8f5b6f}, {0xd2c, 0xcc979975},
352 {0xd30, 0x00000000}, {0xd34, 0x80608000},
353 {0xd38, 0x00000000}, {0xd3c, 0x00127353},
354 {0xd40, 0x00000000}, {0xd44, 0x00000000},
355 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
356 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
357 {0xd58, 0x00000282}, {0xd5c, 0x30032064},
358 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
359 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
360 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
361 {0xd78, 0x000e3c24}, {0xe00, 0x2d2d2d2d},
362 {0xe04, 0x2d2d2d2d}, {0xe08, 0x0390272d},
363 {0xe10, 0x2d2d2d2d}, {0xe14, 0x2d2d2d2d},
364 {0xe18, 0x2d2d2d2d}, {0xe1c, 0x2d2d2d2d},
365 {0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
366 {0xe34, 0x10008c1f}, {0xe38, 0x02140102},
367 {0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
368 {0xe44, 0x01004800}, {0xe48, 0xfb000000},
369 {0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
370 {0xe54, 0x10008c1f}, {0xe58, 0x02140102},
371 {0xe5c, 0x28160d05}, {0xe60, 0x00000008},
372 {0xe68, 0x001b2556}, {0xe6c, 0x00c00096},
373 {0xe70, 0x00c00096}, {0xe74, 0x01000056},
374 {0xe78, 0x01000014}, {0xe7c, 0x01000056},
375 {0xe80, 0x01000014}, {0xe84, 0x00c00096},
376 {0xe88, 0x01000056}, {0xe8c, 0x00c00096},
377 {0xed0, 0x00c00096}, {0xed4, 0x00c00096},
378 {0xed8, 0x00c00096}, {0xedc, 0x000000d6},
379 {0xee0, 0x000000d6}, {0xeec, 0x01c00016},
380 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
381 {0xf00, 0x00000300},
382 {0x820, 0x01000100}, {0x800, 0x83040000},
383 {0xffff, 0xffffffff},
384};
385
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400386static struct rtl8xxxu_reg32val rtl8192cu_phy_2t_init_table[] = {
387 {0x024, 0x0011800f}, {0x028, 0x00ffdb83},
388 {0x800, 0x80040002}, {0x804, 0x00000003},
389 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
390 {0x810, 0x10000330}, {0x814, 0x020c3d10},
391 {0x818, 0x02200385}, {0x81c, 0x00000000},
392 {0x820, 0x01000100}, {0x824, 0x00390004},
393 {0x828, 0x01000100}, {0x82c, 0x00390004},
394 {0x830, 0x27272727}, {0x834, 0x27272727},
395 {0x838, 0x27272727}, {0x83c, 0x27272727},
396 {0x840, 0x00010000}, {0x844, 0x00010000},
397 {0x848, 0x27272727}, {0x84c, 0x27272727},
398 {0x850, 0x00000000}, {0x854, 0x00000000},
399 {0x858, 0x569a569a}, {0x85c, 0x0c1b25a4},
400 {0x860, 0x66e60230}, {0x864, 0x061f0130},
401 {0x868, 0x27272727}, {0x86c, 0x2b2b2b27},
402 {0x870, 0x07000700}, {0x874, 0x22184000},
403 {0x878, 0x08080808}, {0x87c, 0x00000000},
404 {0x880, 0xc0083070}, {0x884, 0x000004d5},
405 {0x888, 0x00000000}, {0x88c, 0xcc0000c0},
406 {0x890, 0x00000800}, {0x894, 0xfffffffe},
407 {0x898, 0x40302010}, {0x89c, 0x00706050},
408 {0x900, 0x00000000}, {0x904, 0x00000023},
409 {0x908, 0x00000000}, {0x90c, 0x81121313},
410 {0xa00, 0x00d047c8}, {0xa04, 0x80ff000c},
411 {0xa08, 0x8c838300}, {0xa0c, 0x2e68120f},
412 {0xa10, 0x9500bb78}, {0xa14, 0x11144028},
413 {0xa18, 0x00881117}, {0xa1c, 0x89140f00},
414 {0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
415 {0xa28, 0x00000204}, {0xa2c, 0x00d30000},
416 {0xa70, 0x101fbf00}, {0xa74, 0x00000007},
417 {0xc00, 0x48071d40}, {0xc04, 0x03a05633},
418 {0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
419 {0xc10, 0x08800000}, {0xc14, 0x40000100},
420 {0xc18, 0x08800000}, {0xc1c, 0x40000100},
421 {0xc20, 0x00000000}, {0xc24, 0x00000000},
422 {0xc28, 0x00000000}, {0xc2c, 0x00000000},
423 {0xc30, 0x69e9ac44}, {0xc34, 0x469652cf},
424 {0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
425 {0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
426 {0xc48, 0xec020107}, {0xc4c, 0x007f037f},
427 {0xc50, 0x69543420}, {0xc54, 0x43bc0094},
428 {0xc58, 0x69543420}, {0xc5c, 0x433c0094},
429 {0xc60, 0x00000000}, {0xc64, 0x5116848b},
430 {0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
431 {0xc70, 0x2c7f000d}, {0xc74, 0x2186115b},
432 {0xc78, 0x0000001f}, {0xc7c, 0x00b99612},
433 {0xc80, 0x40000100}, {0xc84, 0x20f60000},
434 {0xc88, 0x40000100}, {0xc8c, 0xa0e40000},
435 {0xc90, 0x00121820}, {0xc94, 0x00000000},
436 {0xc98, 0x00121820}, {0xc9c, 0x00007f7f},
437 {0xca0, 0x00000000}, {0xca4, 0x00000080},
438 {0xca8, 0x00000000}, {0xcac, 0x00000000},
439 {0xcb0, 0x00000000}, {0xcb4, 0x00000000},
440 {0xcb8, 0x00000000}, {0xcbc, 0x28000000},
441 {0xcc0, 0x00000000}, {0xcc4, 0x00000000},
442 {0xcc8, 0x00000000}, {0xccc, 0x00000000},
443 {0xcd0, 0x00000000}, {0xcd4, 0x00000000},
444 {0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
445 {0xce0, 0x00222222}, {0xce4, 0x00000000},
446 {0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
447 {0xd00, 0x00080740}, {0xd04, 0x00020403},
448 {0xd08, 0x0000907f}, {0xd0c, 0x20010201},
449 {0xd10, 0xa0633333}, {0xd14, 0x3333bc43},
450 {0xd18, 0x7a8f5b6b}, {0xd2c, 0xcc979975},
451 {0xd30, 0x00000000}, {0xd34, 0x80608000},
452 {0xd38, 0x00000000}, {0xd3c, 0x00027293},
453 {0xd40, 0x00000000}, {0xd44, 0x00000000},
454 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
455 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
456 {0xd58, 0x00000000}, {0xd5c, 0x30032064},
457 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
458 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
459 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
460 {0xd78, 0x000e3c24}, {0xe00, 0x2a2a2a2a},
461 {0xe04, 0x2a2a2a2a}, {0xe08, 0x03902a2a},
462 {0xe10, 0x2a2a2a2a}, {0xe14, 0x2a2a2a2a},
463 {0xe18, 0x2a2a2a2a}, {0xe1c, 0x2a2a2a2a},
464 {0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
465 {0xe34, 0x10008c1f}, {0xe38, 0x02140102},
466 {0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
467 {0xe44, 0x01004800}, {0xe48, 0xfb000000},
468 {0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
469 {0xe54, 0x10008c1f}, {0xe58, 0x02140102},
470 {0xe5c, 0x28160d05}, {0xe60, 0x00000010},
471 {0xe68, 0x001b25a4}, {0xe6c, 0x63db25a4},
472 {0xe70, 0x63db25a4}, {0xe74, 0x0c1b25a4},
473 {0xe78, 0x0c1b25a4}, {0xe7c, 0x0c1b25a4},
474 {0xe80, 0x0c1b25a4}, {0xe84, 0x63db25a4},
475 {0xe88, 0x0c1b25a4}, {0xe8c, 0x63db25a4},
476 {0xed0, 0x63db25a4}, {0xed4, 0x63db25a4},
477 {0xed8, 0x63db25a4}, {0xedc, 0x001b25a4},
478 {0xee0, 0x001b25a4}, {0xeec, 0x6fdb25a4},
479 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
480 {0xf00, 0x00000300},
481 {0xffff, 0xffffffff},
482};
483
484static struct rtl8xxxu_reg32val rtl8188ru_phy_1t_highpa_table[] = {
485 {0x024, 0x0011800f}, {0x028, 0x00ffdb83},
486 {0x040, 0x000c0004}, {0x800, 0x80040000},
487 {0x804, 0x00000001}, {0x808, 0x0000fc00},
488 {0x80c, 0x0000000a}, {0x810, 0x10005388},
489 {0x814, 0x020c3d10}, {0x818, 0x02200385},
490 {0x81c, 0x00000000}, {0x820, 0x01000100},
491 {0x824, 0x00390204}, {0x828, 0x00000000},
492 {0x82c, 0x00000000}, {0x830, 0x00000000},
493 {0x834, 0x00000000}, {0x838, 0x00000000},
494 {0x83c, 0x00000000}, {0x840, 0x00010000},
495 {0x844, 0x00000000}, {0x848, 0x00000000},
496 {0x84c, 0x00000000}, {0x850, 0x00000000},
497 {0x854, 0x00000000}, {0x858, 0x569a569a},
498 {0x85c, 0x001b25a4}, {0x860, 0x66e60230},
499 {0x864, 0x061f0130}, {0x868, 0x00000000},
500 {0x86c, 0x20202000}, {0x870, 0x03000300},
501 {0x874, 0x22004000}, {0x878, 0x00000808},
502 {0x87c, 0x00ffc3f1}, {0x880, 0xc0083070},
503 {0x884, 0x000004d5}, {0x888, 0x00000000},
504 {0x88c, 0xccc000c0}, {0x890, 0x00000800},
505 {0x894, 0xfffffffe}, {0x898, 0x40302010},
506 {0x89c, 0x00706050}, {0x900, 0x00000000},
507 {0x904, 0x00000023}, {0x908, 0x00000000},
508 {0x90c, 0x81121111}, {0xa00, 0x00d047c8},
509 {0xa04, 0x80ff000c}, {0xa08, 0x8c838300},
510 {0xa0c, 0x2e68120f}, {0xa10, 0x9500bb78},
511 {0xa14, 0x11144028}, {0xa18, 0x00881117},
512 {0xa1c, 0x89140f00}, {0xa20, 0x15160000},
513 {0xa24, 0x070b0f12}, {0xa28, 0x00000104},
514 {0xa2c, 0x00d30000}, {0xa70, 0x101fbf00},
515 {0xa74, 0x00000007}, {0xc00, 0x48071d40},
516 {0xc04, 0x03a05611}, {0xc08, 0x000000e4},
517 {0xc0c, 0x6c6c6c6c}, {0xc10, 0x08800000},
518 {0xc14, 0x40000100}, {0xc18, 0x08800000},
519 {0xc1c, 0x40000100}, {0xc20, 0x00000000},
520 {0xc24, 0x00000000}, {0xc28, 0x00000000},
521 {0xc2c, 0x00000000}, {0xc30, 0x69e9ac44},
522 {0xc34, 0x469652cf}, {0xc38, 0x49795994},
523 {0xc3c, 0x0a97971c}, {0xc40, 0x1f7c403f},
524 {0xc44, 0x000100b7}, {0xc48, 0xec020107},
525 {0xc4c, 0x007f037f}, {0xc50, 0x6954342e},
526 {0xc54, 0x43bc0094}, {0xc58, 0x6954342f},
527 {0xc5c, 0x433c0094}, {0xc60, 0x00000000},
528 {0xc64, 0x5116848b}, {0xc68, 0x47c00bff},
529 {0xc6c, 0x00000036}, {0xc70, 0x2c46000d},
530 {0xc74, 0x018610db}, {0xc78, 0x0000001f},
531 {0xc7c, 0x00b91612}, {0xc80, 0x24000090},
532 {0xc84, 0x20f60000}, {0xc88, 0x24000090},
533 {0xc8c, 0x20200000}, {0xc90, 0x00121820},
534 {0xc94, 0x00000000}, {0xc98, 0x00121820},
535 {0xc9c, 0x00007f7f}, {0xca0, 0x00000000},
536 {0xca4, 0x00000080}, {0xca8, 0x00000000},
537 {0xcac, 0x00000000}, {0xcb0, 0x00000000},
538 {0xcb4, 0x00000000}, {0xcb8, 0x00000000},
539 {0xcbc, 0x28000000}, {0xcc0, 0x00000000},
540 {0xcc4, 0x00000000}, {0xcc8, 0x00000000},
541 {0xccc, 0x00000000}, {0xcd0, 0x00000000},
542 {0xcd4, 0x00000000}, {0xcd8, 0x64b22427},
543 {0xcdc, 0x00766932}, {0xce0, 0x00222222},
544 {0xce4, 0x00000000}, {0xce8, 0x37644302},
545 {0xcec, 0x2f97d40c}, {0xd00, 0x00080740},
546 {0xd04, 0x00020401}, {0xd08, 0x0000907f},
547 {0xd0c, 0x20010201}, {0xd10, 0xa0633333},
548 {0xd14, 0x3333bc43}, {0xd18, 0x7a8f5b6b},
549 {0xd2c, 0xcc979975}, {0xd30, 0x00000000},
550 {0xd34, 0x80608000}, {0xd38, 0x00000000},
551 {0xd3c, 0x00027293}, {0xd40, 0x00000000},
552 {0xd44, 0x00000000}, {0xd48, 0x00000000},
553 {0xd4c, 0x00000000}, {0xd50, 0x6437140a},
554 {0xd54, 0x00000000}, {0xd58, 0x00000000},
555 {0xd5c, 0x30032064}, {0xd60, 0x4653de68},
556 {0xd64, 0x04518a3c}, {0xd68, 0x00002101},
557 {0xd6c, 0x2a201c16}, {0xd70, 0x1812362e},
558 {0xd74, 0x322c2220}, {0xd78, 0x000e3c24},
559 {0xe00, 0x24242424}, {0xe04, 0x24242424},
560 {0xe08, 0x03902024}, {0xe10, 0x24242424},
561 {0xe14, 0x24242424}, {0xe18, 0x24242424},
562 {0xe1c, 0x24242424}, {0xe28, 0x00000000},
563 {0xe30, 0x1000dc1f}, {0xe34, 0x10008c1f},
564 {0xe38, 0x02140102}, {0xe3c, 0x681604c2},
565 {0xe40, 0x01007c00}, {0xe44, 0x01004800},
566 {0xe48, 0xfb000000}, {0xe4c, 0x000028d1},
567 {0xe50, 0x1000dc1f}, {0xe54, 0x10008c1f},
568 {0xe58, 0x02140102}, {0xe5c, 0x28160d05},
569 {0xe60, 0x00000008}, {0xe68, 0x001b25a4},
570 {0xe6c, 0x631b25a0}, {0xe70, 0x631b25a0},
571 {0xe74, 0x081b25a0}, {0xe78, 0x081b25a0},
572 {0xe7c, 0x081b25a0}, {0xe80, 0x081b25a0},
573 {0xe84, 0x631b25a0}, {0xe88, 0x081b25a0},
574 {0xe8c, 0x631b25a0}, {0xed0, 0x631b25a0},
575 {0xed4, 0x631b25a0}, {0xed8, 0x631b25a0},
576 {0xedc, 0x001b25a0}, {0xee0, 0x001b25a0},
577 {0xeec, 0x6b1b25a0}, {0xee8, 0x31555448},
578 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
579 {0xf00, 0x00000300},
580 {0xffff, 0xffffffff},
581};
582
583static struct rtl8xxxu_reg32val rtl8xxx_agc_standard_table[] = {
584 {0xc78, 0x7b000001}, {0xc78, 0x7b010001},
585 {0xc78, 0x7b020001}, {0xc78, 0x7b030001},
586 {0xc78, 0x7b040001}, {0xc78, 0x7b050001},
587 {0xc78, 0x7a060001}, {0xc78, 0x79070001},
588 {0xc78, 0x78080001}, {0xc78, 0x77090001},
589 {0xc78, 0x760a0001}, {0xc78, 0x750b0001},
590 {0xc78, 0x740c0001}, {0xc78, 0x730d0001},
591 {0xc78, 0x720e0001}, {0xc78, 0x710f0001},
592 {0xc78, 0x70100001}, {0xc78, 0x6f110001},
593 {0xc78, 0x6e120001}, {0xc78, 0x6d130001},
594 {0xc78, 0x6c140001}, {0xc78, 0x6b150001},
595 {0xc78, 0x6a160001}, {0xc78, 0x69170001},
596 {0xc78, 0x68180001}, {0xc78, 0x67190001},
597 {0xc78, 0x661a0001}, {0xc78, 0x651b0001},
598 {0xc78, 0x641c0001}, {0xc78, 0x631d0001},
599 {0xc78, 0x621e0001}, {0xc78, 0x611f0001},
600 {0xc78, 0x60200001}, {0xc78, 0x49210001},
601 {0xc78, 0x48220001}, {0xc78, 0x47230001},
602 {0xc78, 0x46240001}, {0xc78, 0x45250001},
603 {0xc78, 0x44260001}, {0xc78, 0x43270001},
604 {0xc78, 0x42280001}, {0xc78, 0x41290001},
605 {0xc78, 0x402a0001}, {0xc78, 0x262b0001},
606 {0xc78, 0x252c0001}, {0xc78, 0x242d0001},
607 {0xc78, 0x232e0001}, {0xc78, 0x222f0001},
608 {0xc78, 0x21300001}, {0xc78, 0x20310001},
609 {0xc78, 0x06320001}, {0xc78, 0x05330001},
610 {0xc78, 0x04340001}, {0xc78, 0x03350001},
611 {0xc78, 0x02360001}, {0xc78, 0x01370001},
612 {0xc78, 0x00380001}, {0xc78, 0x00390001},
613 {0xc78, 0x003a0001}, {0xc78, 0x003b0001},
614 {0xc78, 0x003c0001}, {0xc78, 0x003d0001},
615 {0xc78, 0x003e0001}, {0xc78, 0x003f0001},
616 {0xc78, 0x7b400001}, {0xc78, 0x7b410001},
617 {0xc78, 0x7b420001}, {0xc78, 0x7b430001},
618 {0xc78, 0x7b440001}, {0xc78, 0x7b450001},
619 {0xc78, 0x7a460001}, {0xc78, 0x79470001},
620 {0xc78, 0x78480001}, {0xc78, 0x77490001},
621 {0xc78, 0x764a0001}, {0xc78, 0x754b0001},
622 {0xc78, 0x744c0001}, {0xc78, 0x734d0001},
623 {0xc78, 0x724e0001}, {0xc78, 0x714f0001},
624 {0xc78, 0x70500001}, {0xc78, 0x6f510001},
625 {0xc78, 0x6e520001}, {0xc78, 0x6d530001},
626 {0xc78, 0x6c540001}, {0xc78, 0x6b550001},
627 {0xc78, 0x6a560001}, {0xc78, 0x69570001},
628 {0xc78, 0x68580001}, {0xc78, 0x67590001},
629 {0xc78, 0x665a0001}, {0xc78, 0x655b0001},
630 {0xc78, 0x645c0001}, {0xc78, 0x635d0001},
631 {0xc78, 0x625e0001}, {0xc78, 0x615f0001},
632 {0xc78, 0x60600001}, {0xc78, 0x49610001},
633 {0xc78, 0x48620001}, {0xc78, 0x47630001},
634 {0xc78, 0x46640001}, {0xc78, 0x45650001},
635 {0xc78, 0x44660001}, {0xc78, 0x43670001},
636 {0xc78, 0x42680001}, {0xc78, 0x41690001},
637 {0xc78, 0x406a0001}, {0xc78, 0x266b0001},
638 {0xc78, 0x256c0001}, {0xc78, 0x246d0001},
639 {0xc78, 0x236e0001}, {0xc78, 0x226f0001},
640 {0xc78, 0x21700001}, {0xc78, 0x20710001},
641 {0xc78, 0x06720001}, {0xc78, 0x05730001},
642 {0xc78, 0x04740001}, {0xc78, 0x03750001},
643 {0xc78, 0x02760001}, {0xc78, 0x01770001},
644 {0xc78, 0x00780001}, {0xc78, 0x00790001},
645 {0xc78, 0x007a0001}, {0xc78, 0x007b0001},
646 {0xc78, 0x007c0001}, {0xc78, 0x007d0001},
647 {0xc78, 0x007e0001}, {0xc78, 0x007f0001},
648 {0xc78, 0x3800001e}, {0xc78, 0x3801001e},
649 {0xc78, 0x3802001e}, {0xc78, 0x3803001e},
650 {0xc78, 0x3804001e}, {0xc78, 0x3805001e},
651 {0xc78, 0x3806001e}, {0xc78, 0x3807001e},
652 {0xc78, 0x3808001e}, {0xc78, 0x3c09001e},
653 {0xc78, 0x3e0a001e}, {0xc78, 0x400b001e},
654 {0xc78, 0x440c001e}, {0xc78, 0x480d001e},
655 {0xc78, 0x4c0e001e}, {0xc78, 0x500f001e},
656 {0xc78, 0x5210001e}, {0xc78, 0x5611001e},
657 {0xc78, 0x5a12001e}, {0xc78, 0x5e13001e},
658 {0xc78, 0x6014001e}, {0xc78, 0x6015001e},
659 {0xc78, 0x6016001e}, {0xc78, 0x6217001e},
660 {0xc78, 0x6218001e}, {0xc78, 0x6219001e},
661 {0xc78, 0x621a001e}, {0xc78, 0x621b001e},
662 {0xc78, 0x621c001e}, {0xc78, 0x621d001e},
663 {0xc78, 0x621e001e}, {0xc78, 0x621f001e},
664 {0xffff, 0xffffffff}
665};
666
667static struct rtl8xxxu_reg32val rtl8xxx_agc_highpa_table[] = {
668 {0xc78, 0x7b000001}, {0xc78, 0x7b010001},
669 {0xc78, 0x7b020001}, {0xc78, 0x7b030001},
670 {0xc78, 0x7b040001}, {0xc78, 0x7b050001},
671 {0xc78, 0x7b060001}, {0xc78, 0x7b070001},
672 {0xc78, 0x7b080001}, {0xc78, 0x7a090001},
673 {0xc78, 0x790a0001}, {0xc78, 0x780b0001},
674 {0xc78, 0x770c0001}, {0xc78, 0x760d0001},
675 {0xc78, 0x750e0001}, {0xc78, 0x740f0001},
676 {0xc78, 0x73100001}, {0xc78, 0x72110001},
677 {0xc78, 0x71120001}, {0xc78, 0x70130001},
678 {0xc78, 0x6f140001}, {0xc78, 0x6e150001},
679 {0xc78, 0x6d160001}, {0xc78, 0x6c170001},
680 {0xc78, 0x6b180001}, {0xc78, 0x6a190001},
681 {0xc78, 0x691a0001}, {0xc78, 0x681b0001},
682 {0xc78, 0x671c0001}, {0xc78, 0x661d0001},
683 {0xc78, 0x651e0001}, {0xc78, 0x641f0001},
684 {0xc78, 0x63200001}, {0xc78, 0x62210001},
685 {0xc78, 0x61220001}, {0xc78, 0x60230001},
686 {0xc78, 0x46240001}, {0xc78, 0x45250001},
687 {0xc78, 0x44260001}, {0xc78, 0x43270001},
688 {0xc78, 0x42280001}, {0xc78, 0x41290001},
689 {0xc78, 0x402a0001}, {0xc78, 0x262b0001},
690 {0xc78, 0x252c0001}, {0xc78, 0x242d0001},
691 {0xc78, 0x232e0001}, {0xc78, 0x222f0001},
692 {0xc78, 0x21300001}, {0xc78, 0x20310001},
693 {0xc78, 0x06320001}, {0xc78, 0x05330001},
694 {0xc78, 0x04340001}, {0xc78, 0x03350001},
695 {0xc78, 0x02360001}, {0xc78, 0x01370001},
696 {0xc78, 0x00380001}, {0xc78, 0x00390001},
697 {0xc78, 0x003a0001}, {0xc78, 0x003b0001},
698 {0xc78, 0x003c0001}, {0xc78, 0x003d0001},
699 {0xc78, 0x003e0001}, {0xc78, 0x003f0001},
700 {0xc78, 0x7b400001}, {0xc78, 0x7b410001},
701 {0xc78, 0x7b420001}, {0xc78, 0x7b430001},
702 {0xc78, 0x7b440001}, {0xc78, 0x7b450001},
703 {0xc78, 0x7b460001}, {0xc78, 0x7b470001},
704 {0xc78, 0x7b480001}, {0xc78, 0x7a490001},
705 {0xc78, 0x794a0001}, {0xc78, 0x784b0001},
706 {0xc78, 0x774c0001}, {0xc78, 0x764d0001},
707 {0xc78, 0x754e0001}, {0xc78, 0x744f0001},
708 {0xc78, 0x73500001}, {0xc78, 0x72510001},
709 {0xc78, 0x71520001}, {0xc78, 0x70530001},
710 {0xc78, 0x6f540001}, {0xc78, 0x6e550001},
711 {0xc78, 0x6d560001}, {0xc78, 0x6c570001},
712 {0xc78, 0x6b580001}, {0xc78, 0x6a590001},
713 {0xc78, 0x695a0001}, {0xc78, 0x685b0001},
714 {0xc78, 0x675c0001}, {0xc78, 0x665d0001},
715 {0xc78, 0x655e0001}, {0xc78, 0x645f0001},
716 {0xc78, 0x63600001}, {0xc78, 0x62610001},
717 {0xc78, 0x61620001}, {0xc78, 0x60630001},
718 {0xc78, 0x46640001}, {0xc78, 0x45650001},
719 {0xc78, 0x44660001}, {0xc78, 0x43670001},
720 {0xc78, 0x42680001}, {0xc78, 0x41690001},
721 {0xc78, 0x406a0001}, {0xc78, 0x266b0001},
722 {0xc78, 0x256c0001}, {0xc78, 0x246d0001},
723 {0xc78, 0x236e0001}, {0xc78, 0x226f0001},
724 {0xc78, 0x21700001}, {0xc78, 0x20710001},
725 {0xc78, 0x06720001}, {0xc78, 0x05730001},
726 {0xc78, 0x04740001}, {0xc78, 0x03750001},
727 {0xc78, 0x02760001}, {0xc78, 0x01770001},
728 {0xc78, 0x00780001}, {0xc78, 0x00790001},
729 {0xc78, 0x007a0001}, {0xc78, 0x007b0001},
730 {0xc78, 0x007c0001}, {0xc78, 0x007d0001},
731 {0xc78, 0x007e0001}, {0xc78, 0x007f0001},
732 {0xc78, 0x3800001e}, {0xc78, 0x3801001e},
733 {0xc78, 0x3802001e}, {0xc78, 0x3803001e},
734 {0xc78, 0x3804001e}, {0xc78, 0x3805001e},
735 {0xc78, 0x3806001e}, {0xc78, 0x3807001e},
736 {0xc78, 0x3808001e}, {0xc78, 0x3c09001e},
737 {0xc78, 0x3e0a001e}, {0xc78, 0x400b001e},
738 {0xc78, 0x440c001e}, {0xc78, 0x480d001e},
739 {0xc78, 0x4c0e001e}, {0xc78, 0x500f001e},
740 {0xc78, 0x5210001e}, {0xc78, 0x5611001e},
741 {0xc78, 0x5a12001e}, {0xc78, 0x5e13001e},
742 {0xc78, 0x6014001e}, {0xc78, 0x6015001e},
743 {0xc78, 0x6016001e}, {0xc78, 0x6217001e},
744 {0xc78, 0x6218001e}, {0xc78, 0x6219001e},
745 {0xc78, 0x621a001e}, {0xc78, 0x621b001e},
746 {0xc78, 0x621c001e}, {0xc78, 0x621d001e},
747 {0xc78, 0x621e001e}, {0xc78, 0x621f001e},
748 {0xffff, 0xffffffff}
749};
750
Jes Sorensenb9f498e2016-02-29 17:04:18 -0500751static struct rtl8xxxu_reg32val rtl8xxx_agc_8723bu_table[] = {
752 {0xc78, 0xfd000001}, {0xc78, 0xfc010001},
753 {0xc78, 0xfb020001}, {0xc78, 0xfa030001},
754 {0xc78, 0xf9040001}, {0xc78, 0xf8050001},
755 {0xc78, 0xf7060001}, {0xc78, 0xf6070001},
756 {0xc78, 0xf5080001}, {0xc78, 0xf4090001},
757 {0xc78, 0xf30a0001}, {0xc78, 0xf20b0001},
758 {0xc78, 0xf10c0001}, {0xc78, 0xf00d0001},
759 {0xc78, 0xef0e0001}, {0xc78, 0xee0f0001},
760 {0xc78, 0xed100001}, {0xc78, 0xec110001},
761 {0xc78, 0xeb120001}, {0xc78, 0xea130001},
762 {0xc78, 0xe9140001}, {0xc78, 0xe8150001},
763 {0xc78, 0xe7160001}, {0xc78, 0xe6170001},
764 {0xc78, 0xe5180001}, {0xc78, 0xe4190001},
765 {0xc78, 0xe31a0001}, {0xc78, 0xa51b0001},
766 {0xc78, 0xa41c0001}, {0xc78, 0xa31d0001},
767 {0xc78, 0x671e0001}, {0xc78, 0x661f0001},
768 {0xc78, 0x65200001}, {0xc78, 0x64210001},
769 {0xc78, 0x63220001}, {0xc78, 0x4a230001},
770 {0xc78, 0x49240001}, {0xc78, 0x48250001},
771 {0xc78, 0x47260001}, {0xc78, 0x46270001},
772 {0xc78, 0x45280001}, {0xc78, 0x44290001},
773 {0xc78, 0x432a0001}, {0xc78, 0x422b0001},
774 {0xc78, 0x292c0001}, {0xc78, 0x282d0001},
775 {0xc78, 0x272e0001}, {0xc78, 0x262f0001},
776 {0xc78, 0x0a300001}, {0xc78, 0x09310001},
777 {0xc78, 0x08320001}, {0xc78, 0x07330001},
778 {0xc78, 0x06340001}, {0xc78, 0x05350001},
779 {0xc78, 0x04360001}, {0xc78, 0x03370001},
780 {0xc78, 0x02380001}, {0xc78, 0x01390001},
781 {0xc78, 0x013a0001}, {0xc78, 0x013b0001},
782 {0xc78, 0x013c0001}, {0xc78, 0x013d0001},
783 {0xc78, 0x013e0001}, {0xc78, 0x013f0001},
784 {0xc78, 0xfc400001}, {0xc78, 0xfb410001},
785 {0xc78, 0xfa420001}, {0xc78, 0xf9430001},
786 {0xc78, 0xf8440001}, {0xc78, 0xf7450001},
787 {0xc78, 0xf6460001}, {0xc78, 0xf5470001},
788 {0xc78, 0xf4480001}, {0xc78, 0xf3490001},
789 {0xc78, 0xf24a0001}, {0xc78, 0xf14b0001},
790 {0xc78, 0xf04c0001}, {0xc78, 0xef4d0001},
791 {0xc78, 0xee4e0001}, {0xc78, 0xed4f0001},
792 {0xc78, 0xec500001}, {0xc78, 0xeb510001},
793 {0xc78, 0xea520001}, {0xc78, 0xe9530001},
794 {0xc78, 0xe8540001}, {0xc78, 0xe7550001},
795 {0xc78, 0xe6560001}, {0xc78, 0xe5570001},
796 {0xc78, 0xe4580001}, {0xc78, 0xe3590001},
797 {0xc78, 0xa65a0001}, {0xc78, 0xa55b0001},
798 {0xc78, 0xa45c0001}, {0xc78, 0xa35d0001},
799 {0xc78, 0x675e0001}, {0xc78, 0x665f0001},
800 {0xc78, 0x65600001}, {0xc78, 0x64610001},
801 {0xc78, 0x63620001}, {0xc78, 0x62630001},
802 {0xc78, 0x61640001}, {0xc78, 0x48650001},
803 {0xc78, 0x47660001}, {0xc78, 0x46670001},
804 {0xc78, 0x45680001}, {0xc78, 0x44690001},
805 {0xc78, 0x436a0001}, {0xc78, 0x426b0001},
806 {0xc78, 0x286c0001}, {0xc78, 0x276d0001},
807 {0xc78, 0x266e0001}, {0xc78, 0x256f0001},
808 {0xc78, 0x24700001}, {0xc78, 0x09710001},
809 {0xc78, 0x08720001}, {0xc78, 0x07730001},
810 {0xc78, 0x06740001}, {0xc78, 0x05750001},
811 {0xc78, 0x04760001}, {0xc78, 0x03770001},
812 {0xc78, 0x02780001}, {0xc78, 0x01790001},
813 {0xc78, 0x017a0001}, {0xc78, 0x017b0001},
814 {0xc78, 0x017c0001}, {0xc78, 0x017d0001},
815 {0xc78, 0x017e0001}, {0xc78, 0x017f0001},
816 {0xc50, 0x69553422},
817 {0xc50, 0x69553420},
818 {0x824, 0x00390204},
819 {0xffff, 0xffffffff}
820};
821
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400822static struct rtl8xxxu_rfregval rtl8723au_radioa_1t_init_table[] = {
823 {0x00, 0x00030159}, {0x01, 0x00031284},
824 {0x02, 0x00098000}, {0x03, 0x00039c63},
825 {0x04, 0x000210e7}, {0x09, 0x0002044f},
826 {0x0a, 0x0001a3f1}, {0x0b, 0x00014787},
827 {0x0c, 0x000896fe}, {0x0d, 0x0000e02c},
828 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
829 {0x19, 0x00000000}, {0x1a, 0x00030355},
830 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
831 {0x1d, 0x000a1250}, {0x1e, 0x0000024f},
832 {0x1f, 0x00000000}, {0x20, 0x0000b614},
833 {0x21, 0x0006c000}, {0x22, 0x00000000},
834 {0x23, 0x00001558}, {0x24, 0x00000060},
835 {0x25, 0x00000483}, {0x26, 0x0004f000},
836 {0x27, 0x000ec7d9}, {0x28, 0x00057730},
837 {0x29, 0x00004783}, {0x2a, 0x00000001},
838 {0x2b, 0x00021334}, {0x2a, 0x00000000},
839 {0x2b, 0x00000054}, {0x2a, 0x00000001},
840 {0x2b, 0x00000808}, {0x2b, 0x00053333},
841 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
842 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
843 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
844 {0x2b, 0x00000808}, {0x2b, 0x00063333},
845 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
846 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
847 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
848 {0x2b, 0x00000808}, {0x2b, 0x00073333},
849 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
850 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
851 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
852 {0x2b, 0x00000709}, {0x2b, 0x00063333},
853 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
854 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
855 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
856 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
857 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
858 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
859 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
860 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
861 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
862 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
863 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
864 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
865 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
866 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
867 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
868 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
869 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
870 {0x10, 0x0002000f}, {0x11, 0x000203f9},
871 {0x10, 0x0003000f}, {0x11, 0x000ff500},
872 {0x10, 0x00000000}, {0x11, 0x00000000},
873 {0x10, 0x0008000f}, {0x11, 0x0003f100},
874 {0x10, 0x0009000f}, {0x11, 0x00023100},
875 {0x12, 0x00032000}, {0x12, 0x00071000},
876 {0x12, 0x000b0000}, {0x12, 0x000fc000},
877 {0x13, 0x000287b3}, {0x13, 0x000244b7},
878 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
879 {0x13, 0x00018493}, {0x13, 0x0001429b},
880 {0x13, 0x00010299}, {0x13, 0x0000c29c},
881 {0x13, 0x000081a0}, {0x13, 0x000040ac},
882 {0x13, 0x00000020}, {0x14, 0x0001944c},
883 {0x14, 0x00059444}, {0x14, 0x0009944c},
884 {0x14, 0x000d9444}, {0x15, 0x0000f474},
885 {0x15, 0x0004f477}, {0x15, 0x0008f455},
886 {0x15, 0x000cf455}, {0x16, 0x00000339},
887 {0x16, 0x00040339}, {0x16, 0x00080339},
888 {0x16, 0x000c0366}, {0x00, 0x00010159},
889 {0x18, 0x0000f401}, {0xfe, 0x00000000},
890 {0xfe, 0x00000000}, {0x1f, 0x00000003},
891 {0xfe, 0x00000000}, {0xfe, 0x00000000},
892 {0x1e, 0x00000247}, {0x1f, 0x00000000},
893 {0x00, 0x00030159},
894 {0xff, 0xffffffff}
895};
896
Jes Sorensen22a31d42016-02-29 17:04:15 -0500897static struct rtl8xxxu_rfregval rtl8723bu_radioa_1t_init_table[] = {
898 {0x00, 0x00010000}, {0xb0, 0x000dffe0},
899 {0xfe, 0x00000000}, {0xfe, 0x00000000},
900 {0xfe, 0x00000000}, {0xb1, 0x00000018},
901 {0xfe, 0x00000000}, {0xfe, 0x00000000},
902 {0xfe, 0x00000000}, {0xb2, 0x00084c00},
903 {0xb5, 0x0000d2cc}, {0xb6, 0x000925aa},
904 {0xb7, 0x00000010}, {0xb8, 0x0000907f},
905 {0x5c, 0x00000002}, {0x7c, 0x00000002},
906 {0x7e, 0x00000005}, {0x8b, 0x0006fc00},
907 {0xb0, 0x000ff9f0}, {0x1c, 0x000739d2},
908 {0x1e, 0x00000000}, {0xdf, 0x00000780},
909 {0x50, 0x00067435},
910 /*
911 * The 8723bu vendor driver indicates that bit 8 should be set in
912 * 0x51 for package types TFBGA90, TFBGA80, and TFBGA79. However
913 * they never actually check the package type - and just default
914 * to not setting it.
915 */
916 {0x51, 0x0006b04e},
917 {0x52, 0x000007d2}, {0x53, 0x00000000},
918 {0x54, 0x00050400}, {0x55, 0x0004026e},
919 {0xdd, 0x0000004c}, {0x70, 0x00067435},
920 /*
921 * 0x71 has same package type condition as for register 0x51
922 */
923 {0x71, 0x0006b04e},
924 {0x72, 0x000007d2}, {0x73, 0x00000000},
925 {0x74, 0x00050400}, {0x75, 0x0004026e},
926 {0xef, 0x00000100}, {0x34, 0x0000add7},
927 {0x35, 0x00005c00}, {0x34, 0x00009dd4},
928 {0x35, 0x00005000}, {0x34, 0x00008dd1},
929 {0x35, 0x00004400}, {0x34, 0x00007dce},
930 {0x35, 0x00003800}, {0x34, 0x00006cd1},
931 {0x35, 0x00004400}, {0x34, 0x00005cce},
932 {0x35, 0x00003800}, {0x34, 0x000048ce},
933 {0x35, 0x00004400}, {0x34, 0x000034ce},
934 {0x35, 0x00003800}, {0x34, 0x00002451},
935 {0x35, 0x00004400}, {0x34, 0x0000144e},
936 {0x35, 0x00003800}, {0x34, 0x00000051},
937 {0x35, 0x00004400}, {0xef, 0x00000000},
938 {0xef, 0x00000100}, {0xed, 0x00000010},
939 {0x44, 0x0000add7}, {0x44, 0x00009dd4},
940 {0x44, 0x00008dd1}, {0x44, 0x00007dce},
941 {0x44, 0x00006cc1}, {0x44, 0x00005cce},
942 {0x44, 0x000044d1}, {0x44, 0x000034ce},
943 {0x44, 0x00002451}, {0x44, 0x0000144e},
944 {0x44, 0x00000051}, {0xef, 0x00000000},
945 {0xed, 0x00000000}, {0x7f, 0x00020080},
946 {0xef, 0x00002000}, {0x3b, 0x000380ef},
947 {0x3b, 0x000302fe}, {0x3b, 0x00028ce6},
948 {0x3b, 0x000200bc}, {0x3b, 0x000188a5},
949 {0x3b, 0x00010fbc}, {0x3b, 0x00008f71},
950 {0x3b, 0x00000900}, {0xef, 0x00000000},
951 {0xed, 0x00000001}, {0x40, 0x000380ef},
952 {0x40, 0x000302fe}, {0x40, 0x00028ce6},
953 {0x40, 0x000200bc}, {0x40, 0x000188a5},
954 {0x40, 0x00010fbc}, {0x40, 0x00008f71},
955 {0x40, 0x00000900}, {0xed, 0x00000000},
956 {0x82, 0x00080000}, {0x83, 0x00008000},
957 {0x84, 0x00048d80}, {0x85, 0x00068000},
958 {0xa2, 0x00080000}, {0xa3, 0x00008000},
959 {0xa4, 0x00048d80}, {0xa5, 0x00068000},
960 {0xed, 0x00000002}, {0xef, 0x00000002},
961 {0x56, 0x00000032}, {0x76, 0x00000032},
962 {0x01, 0x00000780},
963 {0xff, 0xffffffff}
964};
965
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400966static struct rtl8xxxu_rfregval rtl8192cu_radioa_2t_init_table[] = {
967 {0x00, 0x00030159}, {0x01, 0x00031284},
968 {0x02, 0x00098000}, {0x03, 0x00018c63},
969 {0x04, 0x000210e7}, {0x09, 0x0002044f},
970 {0x0a, 0x0001adb1}, {0x0b, 0x00054867},
971 {0x0c, 0x0008992e}, {0x0d, 0x0000e52c},
972 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
973 {0x19, 0x00000000}, {0x1a, 0x00010255},
974 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
975 {0x1d, 0x000a1250}, {0x1e, 0x0004445f},
976 {0x1f, 0x00080001}, {0x20, 0x0000b614},
977 {0x21, 0x0006c000}, {0x22, 0x00000000},
978 {0x23, 0x00001558}, {0x24, 0x00000060},
979 {0x25, 0x00000483}, {0x26, 0x0004f000},
980 {0x27, 0x000ec7d9}, {0x28, 0x000577c0},
981 {0x29, 0x00004783}, {0x2a, 0x00000001},
982 {0x2b, 0x00021334}, {0x2a, 0x00000000},
983 {0x2b, 0x00000054}, {0x2a, 0x00000001},
984 {0x2b, 0x00000808}, {0x2b, 0x00053333},
985 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
986 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
987 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
988 {0x2b, 0x00000808}, {0x2b, 0x00063333},
989 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
990 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
991 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
992 {0x2b, 0x00000808}, {0x2b, 0x00073333},
993 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
994 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
995 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
996 {0x2b, 0x00000709}, {0x2b, 0x00063333},
997 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
998 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
999 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1000 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1001 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1002 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1003 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1004 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1005 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1006 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1007 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1008 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1009 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1010 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1011 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1012 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1013 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1014 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1015 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1016 {0x10, 0x00000000}, {0x11, 0x00000000},
1017 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1018 {0x10, 0x0009000f}, {0x11, 0x00023100},
1019 {0x12, 0x00032000}, {0x12, 0x00071000},
1020 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1021 {0x13, 0x000287b3}, {0x13, 0x000244b7},
1022 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1023 {0x13, 0x00018493}, {0x13, 0x0001429b},
1024 {0x13, 0x00010299}, {0x13, 0x0000c29c},
1025 {0x13, 0x000081a0}, {0x13, 0x000040ac},
1026 {0x13, 0x00000020}, {0x14, 0x0001944c},
1027 {0x14, 0x00059444}, {0x14, 0x0009944c},
1028 {0x14, 0x000d9444}, {0x15, 0x0000f424},
1029 {0x15, 0x0004f424}, {0x15, 0x0008f424},
1030 {0x15, 0x000cf424}, {0x16, 0x000e0330},
1031 {0x16, 0x000a0330}, {0x16, 0x00060330},
1032 {0x16, 0x00020330}, {0x00, 0x00010159},
1033 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1034 {0xfe, 0x00000000}, {0x1f, 0x00080003},
1035 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1036 {0x1e, 0x00044457}, {0x1f, 0x00080000},
1037 {0x00, 0x00030159},
1038 {0xff, 0xffffffff}
1039};
1040
1041static struct rtl8xxxu_rfregval rtl8192cu_radiob_2t_init_table[] = {
1042 {0x00, 0x00030159}, {0x01, 0x00031284},
1043 {0x02, 0x00098000}, {0x03, 0x00018c63},
1044 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1045 {0x0a, 0x0001adb1}, {0x0b, 0x00054867},
1046 {0x0c, 0x0008992e}, {0x0d, 0x0000e52c},
1047 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1048 {0x12, 0x00032000}, {0x12, 0x00071000},
1049 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1050 {0x13, 0x000287af}, {0x13, 0x000244b7},
1051 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1052 {0x13, 0x00018493}, {0x13, 0x00014297},
1053 {0x13, 0x00010295}, {0x13, 0x0000c298},
1054 {0x13, 0x0000819c}, {0x13, 0x000040a8},
1055 {0x13, 0x0000001c}, {0x14, 0x0001944c},
1056 {0x14, 0x00059444}, {0x14, 0x0009944c},
1057 {0x14, 0x000d9444}, {0x15, 0x0000f424},
1058 {0x15, 0x0004f424}, {0x15, 0x0008f424},
1059 {0x15, 0x000cf424}, {0x16, 0x000e0330},
1060 {0x16, 0x000a0330}, {0x16, 0x00060330},
1061 {0x16, 0x00020330},
1062 {0xff, 0xffffffff}
1063};
1064
1065static struct rtl8xxxu_rfregval rtl8192cu_radioa_1t_init_table[] = {
1066 {0x00, 0x00030159}, {0x01, 0x00031284},
1067 {0x02, 0x00098000}, {0x03, 0x00018c63},
1068 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1069 {0x0a, 0x0001adb1}, {0x0b, 0x00054867},
1070 {0x0c, 0x0008992e}, {0x0d, 0x0000e52c},
1071 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1072 {0x19, 0x00000000}, {0x1a, 0x00010255},
1073 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
1074 {0x1d, 0x000a1250}, {0x1e, 0x0004445f},
1075 {0x1f, 0x00080001}, {0x20, 0x0000b614},
1076 {0x21, 0x0006c000}, {0x22, 0x00000000},
1077 {0x23, 0x00001558}, {0x24, 0x00000060},
1078 {0x25, 0x00000483}, {0x26, 0x0004f000},
1079 {0x27, 0x000ec7d9}, {0x28, 0x000577c0},
1080 {0x29, 0x00004783}, {0x2a, 0x00000001},
1081 {0x2b, 0x00021334}, {0x2a, 0x00000000},
1082 {0x2b, 0x00000054}, {0x2a, 0x00000001},
1083 {0x2b, 0x00000808}, {0x2b, 0x00053333},
1084 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
1085 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
1086 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
1087 {0x2b, 0x00000808}, {0x2b, 0x00063333},
1088 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
1089 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
1090 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
1091 {0x2b, 0x00000808}, {0x2b, 0x00073333},
1092 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
1093 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
1094 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
1095 {0x2b, 0x00000709}, {0x2b, 0x00063333},
1096 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
1097 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
1098 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1099 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1100 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1101 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1102 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1103 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1104 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1105 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1106 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1107 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1108 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1109 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1110 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1111 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1112 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1113 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1114 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1115 {0x10, 0x00000000}, {0x11, 0x00000000},
1116 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1117 {0x10, 0x0009000f}, {0x11, 0x00023100},
1118 {0x12, 0x00032000}, {0x12, 0x00071000},
1119 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1120 {0x13, 0x000287b3}, {0x13, 0x000244b7},
1121 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1122 {0x13, 0x00018493}, {0x13, 0x0001429b},
1123 {0x13, 0x00010299}, {0x13, 0x0000c29c},
1124 {0x13, 0x000081a0}, {0x13, 0x000040ac},
1125 {0x13, 0x00000020}, {0x14, 0x0001944c},
1126 {0x14, 0x00059444}, {0x14, 0x0009944c},
1127 {0x14, 0x000d9444}, {0x15, 0x0000f405},
1128 {0x15, 0x0004f405}, {0x15, 0x0008f405},
1129 {0x15, 0x000cf405}, {0x16, 0x000e0330},
1130 {0x16, 0x000a0330}, {0x16, 0x00060330},
1131 {0x16, 0x00020330}, {0x00, 0x00010159},
1132 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1133 {0xfe, 0x00000000}, {0x1f, 0x00080003},
1134 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1135 {0x1e, 0x00044457}, {0x1f, 0x00080000},
1136 {0x00, 0x00030159},
1137 {0xff, 0xffffffff}
1138};
1139
1140static struct rtl8xxxu_rfregval rtl8188ru_radioa_1t_highpa_table[] = {
1141 {0x00, 0x00030159}, {0x01, 0x00031284},
1142 {0x02, 0x00098000}, {0x03, 0x00018c63},
1143 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1144 {0x0a, 0x0001adb0}, {0x0b, 0x00054867},
1145 {0x0c, 0x0008992e}, {0x0d, 0x0000e529},
1146 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1147 {0x19, 0x00000000}, {0x1a, 0x00000255},
1148 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
1149 {0x1d, 0x000a1250}, {0x1e, 0x0004445f},
1150 {0x1f, 0x00080001}, {0x20, 0x0000b614},
1151 {0x21, 0x0006c000}, {0x22, 0x0000083c},
1152 {0x23, 0x00001558}, {0x24, 0x00000060},
1153 {0x25, 0x00000483}, {0x26, 0x0004f000},
1154 {0x27, 0x000ec7d9}, {0x28, 0x000977c0},
1155 {0x29, 0x00004783}, {0x2a, 0x00000001},
1156 {0x2b, 0x00021334}, {0x2a, 0x00000000},
1157 {0x2b, 0x00000054}, {0x2a, 0x00000001},
1158 {0x2b, 0x00000808}, {0x2b, 0x00053333},
1159 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
1160 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
1161 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
1162 {0x2b, 0x00000808}, {0x2b, 0x00063333},
1163 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
1164 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
1165 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
1166 {0x2b, 0x00000808}, {0x2b, 0x00073333},
1167 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
1168 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
1169 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
1170 {0x2b, 0x00000709}, {0x2b, 0x00063333},
1171 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
1172 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
1173 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1174 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1175 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1176 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1177 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1178 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1179 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1180 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1181 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1182 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1183 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1184 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1185 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1186 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1187 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1188 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1189 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1190 {0x10, 0x00000000}, {0x11, 0x00000000},
1191 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1192 {0x10, 0x0009000f}, {0x11, 0x00023100},
1193 {0x12, 0x000d8000}, {0x12, 0x00090000},
1194 {0x12, 0x00051000}, {0x12, 0x00012000},
1195 {0x13, 0x00028fb4}, {0x13, 0x00024fa8},
1196 {0x13, 0x000207a4}, {0x13, 0x0001c3b0},
1197 {0x13, 0x000183a4}, {0x13, 0x00014398},
1198 {0x13, 0x000101a4}, {0x13, 0x0000c198},
1199 {0x13, 0x000080a4}, {0x13, 0x00004098},
1200 {0x13, 0x00000000}, {0x14, 0x0001944c},
1201 {0x14, 0x00059444}, {0x14, 0x0009944c},
1202 {0x14, 0x000d9444}, {0x15, 0x0000f405},
1203 {0x15, 0x0004f405}, {0x15, 0x0008f405},
1204 {0x15, 0x000cf405}, {0x16, 0x000e0330},
1205 {0x16, 0x000a0330}, {0x16, 0x00060330},
1206 {0x16, 0x00020330}, {0x00, 0x00010159},
1207 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1208 {0xfe, 0x00000000}, {0x1f, 0x00080003},
1209 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1210 {0x1e, 0x00044457}, {0x1f, 0x00080000},
1211 {0x00, 0x00030159},
1212 {0xff, 0xffffffff}
1213};
1214
1215static struct rtl8xxxu_rfregs rtl8xxxu_rfregs[] = {
1216 { /* RF_A */
1217 .hssiparm1 = REG_FPGA0_XA_HSSI_PARM1,
1218 .hssiparm2 = REG_FPGA0_XA_HSSI_PARM2,
1219 .lssiparm = REG_FPGA0_XA_LSSI_PARM,
1220 .hspiread = REG_HSPI_XA_READBACK,
1221 .lssiread = REG_FPGA0_XA_LSSI_READBACK,
1222 .rf_sw_ctrl = REG_FPGA0_XA_RF_SW_CTRL,
1223 },
1224 { /* RF_B */
1225 .hssiparm1 = REG_FPGA0_XB_HSSI_PARM1,
1226 .hssiparm2 = REG_FPGA0_XB_HSSI_PARM2,
1227 .lssiparm = REG_FPGA0_XB_LSSI_PARM,
1228 .hspiread = REG_HSPI_XB_READBACK,
1229 .lssiread = REG_FPGA0_XB_LSSI_READBACK,
1230 .rf_sw_ctrl = REG_FPGA0_XB_RF_SW_CTRL,
1231 },
1232};
1233
1234static const u32 rtl8723au_iqk_phy_iq_bb_reg[RTL8XXXU_BB_REGS] = {
1235 REG_OFDM0_XA_RX_IQ_IMBALANCE,
1236 REG_OFDM0_XB_RX_IQ_IMBALANCE,
1237 REG_OFDM0_ENERGY_CCA_THRES,
1238 REG_OFDM0_AGCR_SSI_TABLE,
1239 REG_OFDM0_XA_TX_IQ_IMBALANCE,
1240 REG_OFDM0_XB_TX_IQ_IMBALANCE,
1241 REG_OFDM0_XC_TX_AFE,
1242 REG_OFDM0_XD_TX_AFE,
1243 REG_OFDM0_RX_IQ_EXT_ANTA
1244};
1245
1246static u8 rtl8xxxu_read8(struct rtl8xxxu_priv *priv, u16 addr)
1247{
1248 struct usb_device *udev = priv->udev;
1249 int len;
1250 u8 data;
1251
1252 mutex_lock(&priv->usb_buf_mutex);
1253 len = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
1254 REALTEK_USB_CMD_REQ, REALTEK_USB_READ,
1255 addr, 0, &priv->usb_buf.val8, sizeof(u8),
1256 RTW_USB_CONTROL_MSG_TIMEOUT);
1257 data = priv->usb_buf.val8;
1258 mutex_unlock(&priv->usb_buf_mutex);
1259
1260 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_READ)
1261 dev_info(&udev->dev, "%s(%04x) = 0x%02x, len %i\n",
1262 __func__, addr, data, len);
1263 return data;
1264}
1265
1266static u16 rtl8xxxu_read16(struct rtl8xxxu_priv *priv, u16 addr)
1267{
1268 struct usb_device *udev = priv->udev;
1269 int len;
1270 u16 data;
1271
1272 mutex_lock(&priv->usb_buf_mutex);
1273 len = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
1274 REALTEK_USB_CMD_REQ, REALTEK_USB_READ,
1275 addr, 0, &priv->usb_buf.val16, sizeof(u16),
1276 RTW_USB_CONTROL_MSG_TIMEOUT);
1277 data = le16_to_cpu(priv->usb_buf.val16);
1278 mutex_unlock(&priv->usb_buf_mutex);
1279
1280 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_READ)
1281 dev_info(&udev->dev, "%s(%04x) = 0x%04x, len %i\n",
1282 __func__, addr, data, len);
1283 return data;
1284}
1285
1286static u32 rtl8xxxu_read32(struct rtl8xxxu_priv *priv, u16 addr)
1287{
1288 struct usb_device *udev = priv->udev;
1289 int len;
1290 u32 data;
1291
1292 mutex_lock(&priv->usb_buf_mutex);
1293 len = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
1294 REALTEK_USB_CMD_REQ, REALTEK_USB_READ,
1295 addr, 0, &priv->usb_buf.val32, sizeof(u32),
1296 RTW_USB_CONTROL_MSG_TIMEOUT);
1297 data = le32_to_cpu(priv->usb_buf.val32);
1298 mutex_unlock(&priv->usb_buf_mutex);
1299
1300 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_READ)
1301 dev_info(&udev->dev, "%s(%04x) = 0x%08x, len %i\n",
1302 __func__, addr, data, len);
1303 return data;
1304}
1305
1306static int rtl8xxxu_write8(struct rtl8xxxu_priv *priv, u16 addr, u8 val)
1307{
1308 struct usb_device *udev = priv->udev;
1309 int ret;
1310
1311 mutex_lock(&priv->usb_buf_mutex);
1312 priv->usb_buf.val8 = val;
1313 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1314 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1315 addr, 0, &priv->usb_buf.val8, sizeof(u8),
1316 RTW_USB_CONTROL_MSG_TIMEOUT);
1317
1318 mutex_unlock(&priv->usb_buf_mutex);
1319
1320 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_WRITE)
1321 dev_info(&udev->dev, "%s(%04x) = 0x%02x\n",
1322 __func__, addr, val);
1323 return ret;
1324}
1325
1326static int rtl8xxxu_write16(struct rtl8xxxu_priv *priv, u16 addr, u16 val)
1327{
1328 struct usb_device *udev = priv->udev;
1329 int ret;
1330
1331 mutex_lock(&priv->usb_buf_mutex);
1332 priv->usb_buf.val16 = cpu_to_le16(val);
1333 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1334 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1335 addr, 0, &priv->usb_buf.val16, sizeof(u16),
1336 RTW_USB_CONTROL_MSG_TIMEOUT);
1337 mutex_unlock(&priv->usb_buf_mutex);
1338
1339 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_WRITE)
1340 dev_info(&udev->dev, "%s(%04x) = 0x%04x\n",
1341 __func__, addr, val);
1342 return ret;
1343}
1344
1345static int rtl8xxxu_write32(struct rtl8xxxu_priv *priv, u16 addr, u32 val)
1346{
1347 struct usb_device *udev = priv->udev;
1348 int ret;
1349
1350 mutex_lock(&priv->usb_buf_mutex);
1351 priv->usb_buf.val32 = cpu_to_le32(val);
1352 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1353 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1354 addr, 0, &priv->usb_buf.val32, sizeof(u32),
1355 RTW_USB_CONTROL_MSG_TIMEOUT);
1356 mutex_unlock(&priv->usb_buf_mutex);
1357
1358 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_WRITE)
1359 dev_info(&udev->dev, "%s(%04x) = 0x%08x\n",
1360 __func__, addr, val);
1361 return ret;
1362}
1363
1364static int
1365rtl8xxxu_writeN(struct rtl8xxxu_priv *priv, u16 addr, u8 *buf, u16 len)
1366{
1367 struct usb_device *udev = priv->udev;
1368 int blocksize = priv->fops->writeN_block_size;
1369 int ret, i, count, remainder;
1370
1371 count = len / blocksize;
1372 remainder = len % blocksize;
1373
1374 for (i = 0; i < count; i++) {
1375 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1376 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1377 addr, 0, buf, blocksize,
1378 RTW_USB_CONTROL_MSG_TIMEOUT);
1379 if (ret != blocksize)
1380 goto write_error;
1381
1382 addr += blocksize;
1383 buf += blocksize;
1384 }
1385
1386 if (remainder) {
1387 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1388 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1389 addr, 0, buf, remainder,
1390 RTW_USB_CONTROL_MSG_TIMEOUT);
1391 if (ret != remainder)
1392 goto write_error;
1393 }
1394
1395 return len;
1396
1397write_error:
1398 dev_info(&udev->dev,
1399 "%s: Failed to write block at addr: %04x size: %04x\n",
1400 __func__, addr, blocksize);
1401 return -EAGAIN;
1402}
1403
1404static u32 rtl8xxxu_read_rfreg(struct rtl8xxxu_priv *priv,
1405 enum rtl8xxxu_rfpath path, u8 reg)
1406{
1407 u32 hssia, val32, retval;
1408
1409 hssia = rtl8xxxu_read32(priv, REG_FPGA0_XA_HSSI_PARM2);
1410 if (path != RF_A)
1411 val32 = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].hssiparm2);
1412 else
1413 val32 = hssia;
1414
1415 val32 &= ~FPGA0_HSSI_PARM2_ADDR_MASK;
1416 val32 |= (reg << FPGA0_HSSI_PARM2_ADDR_SHIFT);
1417 val32 |= FPGA0_HSSI_PARM2_EDGE_READ;
1418 hssia &= ~FPGA0_HSSI_PARM2_EDGE_READ;
1419 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM2, hssia);
1420
1421 udelay(10);
1422
1423 rtl8xxxu_write32(priv, rtl8xxxu_rfregs[path].hssiparm2, val32);
1424 udelay(100);
1425
1426 hssia |= FPGA0_HSSI_PARM2_EDGE_READ;
1427 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM2, hssia);
1428 udelay(10);
1429
1430 val32 = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].hssiparm1);
1431 if (val32 & FPGA0_HSSI_PARM1_PI)
1432 retval = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].hspiread);
1433 else
1434 retval = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].lssiread);
1435
1436 retval &= 0xfffff;
1437
1438 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_RFREG_READ)
1439 dev_info(&priv->udev->dev, "%s(%02x) = 0x%06x\n",
1440 __func__, reg, retval);
1441 return retval;
1442}
1443
Jes Sorensen22a31d42016-02-29 17:04:15 -05001444/*
1445 * The RTL8723BU driver indicates that registers 0xb2 and 0xb6 can
1446 * have write issues in high temperature conditions. We may have to
1447 * retry writing them.
1448 */
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001449static int rtl8xxxu_write_rfreg(struct rtl8xxxu_priv *priv,
1450 enum rtl8xxxu_rfpath path, u8 reg, u32 data)
1451{
1452 int ret, retval;
1453 u32 dataaddr;
1454
1455 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_RFREG_WRITE)
1456 dev_info(&priv->udev->dev, "%s(%02x) = 0x%06x\n",
1457 __func__, reg, data);
1458
1459 data &= FPGA0_LSSI_PARM_DATA_MASK;
1460 dataaddr = (reg << FPGA0_LSSI_PARM_ADDR_SHIFT) | data;
1461
1462 /* Use XB for path B */
1463 ret = rtl8xxxu_write32(priv, rtl8xxxu_rfregs[path].lssiparm, dataaddr);
1464 if (ret != sizeof(dataaddr))
1465 retval = -EIO;
1466 else
1467 retval = 0;
1468
1469 udelay(1);
1470
1471 return retval;
1472}
1473
Jes Sorensen8da91572016-02-29 17:04:29 -05001474static int rtl8723a_h2c_cmd(struct rtl8xxxu_priv *priv,
1475 struct h2c_cmd *h2c, int len)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001476{
1477 struct device *dev = &priv->udev->dev;
1478 int mbox_nr, retry, retval = 0;
1479 int mbox_reg, mbox_ext_reg;
1480 u8 val8;
1481
1482 mutex_lock(&priv->h2c_mutex);
1483
1484 mbox_nr = priv->next_mbox;
1485 mbox_reg = REG_HMBOX_0 + (mbox_nr * 4);
Jes Sorensened35d092016-02-29 17:04:19 -05001486 mbox_ext_reg = priv->fops->mbox_ext_reg +
1487 (mbox_nr * priv->fops->mbox_ext_width);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001488
1489 /*
1490 * MBOX ready?
1491 */
1492 retry = 100;
1493 do {
1494 val8 = rtl8xxxu_read8(priv, REG_HMTFR);
1495 if (!(val8 & BIT(mbox_nr)))
1496 break;
1497 } while (retry--);
1498
1499 if (!retry) {
Jes Sorensenc7a5a192016-02-29 17:04:30 -05001500 dev_info(dev, "%s: Mailbox busy\n", __func__);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001501 retval = -EBUSY;
1502 goto error;
1503 }
1504
1505 /*
1506 * Need to swap as it's being swapped again by rtl8xxxu_write16/32()
1507 */
Jes Sorensen8da91572016-02-29 17:04:29 -05001508 if (len > sizeof(u32)) {
Jes Sorensened35d092016-02-29 17:04:19 -05001509 if (priv->fops->mbox_ext_width == 4) {
1510 rtl8xxxu_write32(priv, mbox_ext_reg,
1511 le32_to_cpu(h2c->raw_wide.ext));
1512 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_H2C)
1513 dev_info(dev, "H2C_EXT %08x\n",
1514 le32_to_cpu(h2c->raw_wide.ext));
1515 } else {
1516 rtl8xxxu_write16(priv, mbox_ext_reg,
1517 le16_to_cpu(h2c->raw.ext));
1518 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_H2C)
1519 dev_info(dev, "H2C_EXT %04x\n",
1520 le16_to_cpu(h2c->raw.ext));
1521 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001522 }
1523 rtl8xxxu_write32(priv, mbox_reg, le32_to_cpu(h2c->raw.data));
1524 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_H2C)
1525 dev_info(dev, "H2C %08x\n", le32_to_cpu(h2c->raw.data));
1526
1527 priv->next_mbox = (mbox_nr + 1) % H2C_MAX_MBOX;
1528
1529error:
1530 mutex_unlock(&priv->h2c_mutex);
1531 return retval;
1532}
1533
1534static void rtl8723a_enable_rf(struct rtl8xxxu_priv *priv)
1535{
1536 u8 val8;
1537 u32 val32;
1538
1539 val8 = rtl8xxxu_read8(priv, REG_SPS0_CTRL);
1540 val8 |= BIT(0) | BIT(3);
1541 rtl8xxxu_write8(priv, REG_SPS0_CTRL, val8);
1542
1543 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_PARM);
1544 val32 &= ~(BIT(4) | BIT(5));
1545 val32 |= BIT(3);
1546 if (priv->rf_paths == 2) {
1547 val32 &= ~(BIT(20) | BIT(21));
1548 val32 |= BIT(19);
1549 }
1550 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_PARM, val32);
1551
1552 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
1553 val32 &= ~OFDM_RF_PATH_TX_MASK;
1554 if (priv->tx_paths == 2)
1555 val32 |= OFDM_RF_PATH_TX_A | OFDM_RF_PATH_TX_B;
1556 else if (priv->rtlchip == 0x8192c || priv->rtlchip == 0x8191c)
1557 val32 |= OFDM_RF_PATH_TX_B;
1558 else
1559 val32 |= OFDM_RF_PATH_TX_A;
1560 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, val32);
1561
1562 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
1563 val32 &= ~FPGA_RF_MODE_JAPAN;
1564 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
1565
1566 if (priv->rf_paths == 2)
1567 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x63db25a0);
1568 else
1569 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x631b25a0);
1570
1571 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0x32d95);
1572 if (priv->rf_paths == 2)
1573 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC, 0x32d95);
1574
1575 rtl8xxxu_write8(priv, REG_TXPAUSE, 0x00);
1576}
1577
1578static void rtl8723a_disable_rf(struct rtl8xxxu_priv *priv)
1579{
1580 u8 sps0;
1581 u32 val32;
1582
1583 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
1584
1585 sps0 = rtl8xxxu_read8(priv, REG_SPS0_CTRL);
1586
1587 /* RF RX code for preamble power saving */
1588 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_PARM);
1589 val32 &= ~(BIT(3) | BIT(4) | BIT(5));
1590 if (priv->rf_paths == 2)
1591 val32 &= ~(BIT(19) | BIT(20) | BIT(21));
1592 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_PARM, val32);
1593
1594 /* Disable TX for four paths */
1595 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
1596 val32 &= ~OFDM_RF_PATH_TX_MASK;
1597 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, val32);
1598
1599 /* Enable power saving */
1600 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
1601 val32 |= FPGA_RF_MODE_JAPAN;
1602 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
1603
1604 /* AFE control register to power down bits [30:22] */
1605 if (priv->rf_paths == 2)
1606 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x00db25a0);
1607 else
1608 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x001b25a0);
1609
1610 /* Power down RF module */
1611 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0);
1612 if (priv->rf_paths == 2)
1613 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC, 0);
1614
1615 sps0 &= ~(BIT(0) | BIT(3));
1616 rtl8xxxu_write8(priv, REG_SPS0_CTRL, sps0);
1617}
1618
1619
1620static void rtl8723a_stop_tx_beacon(struct rtl8xxxu_priv *priv)
1621{
1622 u8 val8;
1623
1624 val8 = rtl8xxxu_read8(priv, REG_FWHW_TXQ_CTRL + 2);
1625 val8 &= ~BIT(6);
1626 rtl8xxxu_write8(priv, REG_FWHW_TXQ_CTRL + 2, val8);
1627
1628 rtl8xxxu_write8(priv, REG_TBTT_PROHIBIT + 1, 0x64);
1629 val8 = rtl8xxxu_read8(priv, REG_TBTT_PROHIBIT + 2);
1630 val8 &= ~BIT(0);
1631 rtl8xxxu_write8(priv, REG_TBTT_PROHIBIT + 2, val8);
1632}
1633
1634
1635/*
1636 * The rtl8723a has 3 channel groups for it's efuse settings. It only
1637 * supports the 2.4GHz band, so channels 1 - 14:
1638 * group 0: channels 1 - 3
1639 * group 1: channels 4 - 9
1640 * group 2: channels 10 - 14
1641 *
1642 * Note: We index from 0 in the code
1643 */
1644static int rtl8723a_channel_to_group(int channel)
1645{
1646 int group;
1647
1648 if (channel < 4)
1649 group = 0;
1650 else if (channel < 10)
1651 group = 1;
1652 else
1653 group = 2;
1654
1655 return group;
1656}
1657
1658static void rtl8723au_config_channel(struct ieee80211_hw *hw)
1659{
1660 struct rtl8xxxu_priv *priv = hw->priv;
1661 u32 val32, rsr;
1662 u8 val8, opmode;
1663 bool ht = true;
1664 int sec_ch_above, channel;
1665 int i;
1666
1667 opmode = rtl8xxxu_read8(priv, REG_BW_OPMODE);
1668 rsr = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
1669 channel = hw->conf.chandef.chan->hw_value;
1670
1671 switch (hw->conf.chandef.width) {
1672 case NL80211_CHAN_WIDTH_20_NOHT:
1673 ht = false;
1674 case NL80211_CHAN_WIDTH_20:
1675 opmode |= BW_OPMODE_20MHZ;
1676 rtl8xxxu_write8(priv, REG_BW_OPMODE, opmode);
1677
1678 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
1679 val32 &= ~FPGA_RF_MODE;
1680 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
1681
1682 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
1683 val32 &= ~FPGA_RF_MODE;
1684 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
1685
1686 val32 = rtl8xxxu_read32(priv, REG_FPGA0_ANALOG2);
1687 val32 |= FPGA0_ANALOG2_20MHZ;
1688 rtl8xxxu_write32(priv, REG_FPGA0_ANALOG2, val32);
1689 break;
1690 case NL80211_CHAN_WIDTH_40:
1691 if (hw->conf.chandef.center_freq1 >
1692 hw->conf.chandef.chan->center_freq) {
1693 sec_ch_above = 1;
1694 channel += 2;
1695 } else {
1696 sec_ch_above = 0;
1697 channel -= 2;
1698 }
1699
1700 opmode &= ~BW_OPMODE_20MHZ;
1701 rtl8xxxu_write8(priv, REG_BW_OPMODE, opmode);
1702 rsr &= ~RSR_RSC_BANDWIDTH_40M;
1703 if (sec_ch_above)
1704 rsr |= RSR_RSC_UPPER_SUB_CHANNEL;
1705 else
1706 rsr |= RSR_RSC_LOWER_SUB_CHANNEL;
1707 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, rsr);
1708
1709 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
1710 val32 |= FPGA_RF_MODE;
1711 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
1712
1713 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
1714 val32 |= FPGA_RF_MODE;
1715 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
1716
1717 /*
1718 * Set Control channel to upper or lower. These settings
1719 * are required only for 40MHz
1720 */
1721 val32 = rtl8xxxu_read32(priv, REG_CCK0_SYSTEM);
1722 val32 &= ~CCK0_SIDEBAND;
1723 if (!sec_ch_above)
1724 val32 |= CCK0_SIDEBAND;
1725 rtl8xxxu_write32(priv, REG_CCK0_SYSTEM, val32);
1726
1727 val32 = rtl8xxxu_read32(priv, REG_OFDM1_LSTF);
1728 val32 &= ~OFDM_LSTF_PRIME_CH_MASK; /* 0xc00 */
1729 if (sec_ch_above)
1730 val32 |= OFDM_LSTF_PRIME_CH_LOW;
1731 else
1732 val32 |= OFDM_LSTF_PRIME_CH_HIGH;
1733 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, val32);
1734
1735 val32 = rtl8xxxu_read32(priv, REG_FPGA0_ANALOG2);
1736 val32 &= ~FPGA0_ANALOG2_20MHZ;
1737 rtl8xxxu_write32(priv, REG_FPGA0_ANALOG2, val32);
1738
1739 val32 = rtl8xxxu_read32(priv, REG_FPGA0_POWER_SAVE);
1740 val32 &= ~(FPGA0_PS_LOWER_CHANNEL | FPGA0_PS_UPPER_CHANNEL);
1741 if (sec_ch_above)
1742 val32 |= FPGA0_PS_UPPER_CHANNEL;
1743 else
1744 val32 |= FPGA0_PS_LOWER_CHANNEL;
1745 rtl8xxxu_write32(priv, REG_FPGA0_POWER_SAVE, val32);
1746 break;
1747
1748 default:
1749 break;
1750 }
1751
1752 for (i = RF_A; i < priv->rf_paths; i++) {
1753 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
1754 val32 &= ~MODE_AG_CHANNEL_MASK;
1755 val32 |= channel;
1756 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
1757 }
1758
1759 if (ht)
1760 val8 = 0x0e;
1761 else
1762 val8 = 0x0a;
1763
1764 rtl8xxxu_write8(priv, REG_SIFS_CCK + 1, val8);
1765 rtl8xxxu_write8(priv, REG_SIFS_OFDM + 1, val8);
1766
1767 rtl8xxxu_write16(priv, REG_R2T_SIFS, 0x0808);
1768 rtl8xxxu_write16(priv, REG_T2T_SIFS, 0x0a0a);
1769
1770 for (i = RF_A; i < priv->rf_paths; i++) {
1771 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
1772 if (hw->conf.chandef.width == NL80211_CHAN_WIDTH_40)
1773 val32 &= ~MODE_AG_CHANNEL_20MHZ;
1774 else
1775 val32 |= MODE_AG_CHANNEL_20MHZ;
1776 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
1777 }
1778}
1779
Jes Sorensenc3f95062016-02-29 17:04:40 -05001780static void rtl8723bu_config_channel(struct ieee80211_hw *hw)
1781{
1782 struct rtl8xxxu_priv *priv = hw->priv;
1783 u32 val32, rsr;
Jes Sorensen368633c2016-02-29 17:04:42 -05001784 u8 val8, subchannel;
Jes Sorensenc3f95062016-02-29 17:04:40 -05001785 u16 rf_mode_bw;
1786 bool ht = true;
1787 int sec_ch_above, channel;
1788 int i;
1789
1790 rf_mode_bw = rtl8xxxu_read16(priv, REG_WMAC_TRXPTCL_CTL);
1791 rf_mode_bw &= ~WMAC_TRXPTCL_CTL_BW_MASK;
1792 rsr = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
1793 channel = hw->conf.chandef.chan->hw_value;
1794
1795/* Hack */
1796 subchannel = 0;
1797
1798 switch (hw->conf.chandef.width) {
1799 case NL80211_CHAN_WIDTH_20_NOHT:
1800 ht = false;
1801 case NL80211_CHAN_WIDTH_20:
1802 rf_mode_bw |= WMAC_TRXPTCL_CTL_BW_20;
1803 subchannel = 0;
1804
1805 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
1806 val32 &= ~FPGA_RF_MODE;
1807 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
1808
1809 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
1810 val32 &= ~FPGA_RF_MODE;
1811 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
1812
1813 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TX_PSDO_NOISE_WEIGHT);
1814 val32 &= ~(BIT(30) | BIT(31));
1815 rtl8xxxu_write32(priv, REG_OFDM0_TX_PSDO_NOISE_WEIGHT, val32);
1816
1817 break;
1818 case NL80211_CHAN_WIDTH_40:
1819 rf_mode_bw |= WMAC_TRXPTCL_CTL_BW_40;
1820
1821 if (hw->conf.chandef.center_freq1 >
1822 hw->conf.chandef.chan->center_freq) {
1823 sec_ch_above = 1;
1824 channel += 2;
1825 } else {
1826 sec_ch_above = 0;
1827 channel -= 2;
1828 }
1829
1830 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
1831 val32 |= FPGA_RF_MODE;
1832 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
1833
1834 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
1835 val32 |= FPGA_RF_MODE;
1836 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
1837
1838 /*
1839 * Set Control channel to upper or lower. These settings
1840 * are required only for 40MHz
1841 */
1842 val32 = rtl8xxxu_read32(priv, REG_CCK0_SYSTEM);
1843 val32 &= ~CCK0_SIDEBAND;
1844 if (!sec_ch_above)
1845 val32 |= CCK0_SIDEBAND;
1846 rtl8xxxu_write32(priv, REG_CCK0_SYSTEM, val32);
1847
1848 val32 = rtl8xxxu_read32(priv, REG_OFDM1_LSTF);
1849 val32 &= ~OFDM_LSTF_PRIME_CH_MASK; /* 0xc00 */
1850 if (sec_ch_above)
1851 val32 |= OFDM_LSTF_PRIME_CH_LOW;
1852 else
1853 val32 |= OFDM_LSTF_PRIME_CH_HIGH;
1854 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, val32);
1855
1856 val32 = rtl8xxxu_read32(priv, REG_FPGA0_POWER_SAVE);
1857 val32 &= ~(FPGA0_PS_LOWER_CHANNEL | FPGA0_PS_UPPER_CHANNEL);
1858 if (sec_ch_above)
1859 val32 |= FPGA0_PS_UPPER_CHANNEL;
1860 else
1861 val32 |= FPGA0_PS_LOWER_CHANNEL;
1862 rtl8xxxu_write32(priv, REG_FPGA0_POWER_SAVE, val32);
1863 break;
1864 case NL80211_CHAN_WIDTH_80:
1865 rf_mode_bw |= WMAC_TRXPTCL_CTL_BW_80;
1866 break;
1867 default:
1868 break;
1869 }
1870
1871 for (i = RF_A; i < priv->rf_paths; i++) {
1872 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
1873 val32 &= ~MODE_AG_CHANNEL_MASK;
1874 val32 |= channel;
1875 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
1876 }
1877
1878 rtl8xxxu_write16(priv, REG_WMAC_TRXPTCL_CTL, rf_mode_bw);
1879 rtl8xxxu_write8(priv, REG_DATA_SUBCHANNEL, subchannel);
1880
1881 if (ht)
1882 val8 = 0x0e;
1883 else
1884 val8 = 0x0a;
1885
1886 rtl8xxxu_write8(priv, REG_SIFS_CCK + 1, val8);
1887 rtl8xxxu_write8(priv, REG_SIFS_OFDM + 1, val8);
1888
1889 rtl8xxxu_write16(priv, REG_R2T_SIFS, 0x0808);
1890 rtl8xxxu_write16(priv, REG_T2T_SIFS, 0x0a0a);
1891
1892 for (i = RF_A; i < priv->rf_paths; i++) {
1893 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
1894 val32 &= ~MODE_AG_BW_MASK;
1895 switch(hw->conf.chandef.width) {
1896 case NL80211_CHAN_WIDTH_80:
1897 val32 |= MODE_AG_BW_80MHZ_8723B;
1898 break;
1899 case NL80211_CHAN_WIDTH_40:
1900 val32 |= MODE_AG_BW_40MHZ_8723B;
1901 break;
1902 default:
1903 val32 |= MODE_AG_BW_20MHZ_8723B;
1904 break;
1905 }
1906 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
1907 }
1908}
1909
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001910static void
1911rtl8723a_set_tx_power(struct rtl8xxxu_priv *priv, int channel, bool ht40)
1912{
1913 u8 cck[RTL8723A_MAX_RF_PATHS], ofdm[RTL8723A_MAX_RF_PATHS];
1914 u8 ofdmbase[RTL8723A_MAX_RF_PATHS], mcsbase[RTL8723A_MAX_RF_PATHS];
1915 u32 val32, ofdm_a, ofdm_b, mcs_a, mcs_b;
1916 u8 val8;
1917 int group, i;
1918
1919 group = rtl8723a_channel_to_group(channel);
1920
1921 cck[0] = priv->cck_tx_power_index_A[group];
1922 cck[1] = priv->cck_tx_power_index_B[group];
1923
1924 ofdm[0] = priv->ht40_1s_tx_power_index_A[group];
1925 ofdm[1] = priv->ht40_1s_tx_power_index_B[group];
1926
1927 ofdmbase[0] = ofdm[0] + priv->ofdm_tx_power_index_diff[group].a;
1928 ofdmbase[1] = ofdm[1] + priv->ofdm_tx_power_index_diff[group].b;
1929
1930 mcsbase[0] = ofdm[0];
1931 mcsbase[1] = ofdm[1];
1932 if (!ht40) {
1933 mcsbase[0] += priv->ht20_tx_power_index_diff[group].a;
1934 mcsbase[1] += priv->ht20_tx_power_index_diff[group].b;
1935 }
1936
1937 if (priv->tx_paths > 1) {
1938 if (ofdm[0] > priv->ht40_2s_tx_power_index_diff[group].a)
1939 ofdm[0] -= priv->ht40_2s_tx_power_index_diff[group].a;
1940 if (ofdm[1] > priv->ht40_2s_tx_power_index_diff[group].b)
1941 ofdm[1] -= priv->ht40_2s_tx_power_index_diff[group].b;
1942 }
1943
1944 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_CHANNEL)
1945 dev_info(&priv->udev->dev,
1946 "%s: Setting TX power CCK A: %02x, "
1947 "CCK B: %02x, OFDM A: %02x, OFDM B: %02x\n",
1948 __func__, cck[0], cck[1], ofdm[0], ofdm[1]);
1949
1950 for (i = 0; i < RTL8723A_MAX_RF_PATHS; i++) {
1951 if (cck[i] > RF6052_MAX_TX_PWR)
1952 cck[i] = RF6052_MAX_TX_PWR;
1953 if (ofdm[i] > RF6052_MAX_TX_PWR)
1954 ofdm[i] = RF6052_MAX_TX_PWR;
1955 }
1956
1957 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_A_CCK1_MCS32);
1958 val32 &= 0xffff00ff;
1959 val32 |= (cck[0] << 8);
1960 rtl8xxxu_write32(priv, REG_TX_AGC_A_CCK1_MCS32, val32);
1961
1962 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
1963 val32 &= 0xff;
1964 val32 |= ((cck[0] << 8) | (cck[0] << 16) | (cck[0] << 24));
1965 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
1966
1967 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
1968 val32 &= 0xffffff00;
1969 val32 |= cck[1];
1970 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
1971
1972 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK1_55_MCS32);
1973 val32 &= 0xff;
1974 val32 |= ((cck[1] << 8) | (cck[1] << 16) | (cck[1] << 24));
1975 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK1_55_MCS32, val32);
1976
1977 ofdm_a = ofdmbase[0] | ofdmbase[0] << 8 |
1978 ofdmbase[0] << 16 | ofdmbase[0] << 24;
1979 ofdm_b = ofdmbase[1] | ofdmbase[1] << 8 |
1980 ofdmbase[1] << 16 | ofdmbase[1] << 24;
1981 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE18_06, ofdm_a);
1982 rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE18_06, ofdm_b);
1983
1984 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE54_24, ofdm_a);
1985 rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE54_24, ofdm_b);
1986
1987 mcs_a = mcsbase[0] | mcsbase[0] << 8 |
1988 mcsbase[0] << 16 | mcsbase[0] << 24;
1989 mcs_b = mcsbase[1] | mcsbase[1] << 8 |
1990 mcsbase[1] << 16 | mcsbase[1] << 24;
1991
1992 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS03_MCS00, mcs_a);
1993 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS03_MCS00, mcs_b);
1994
1995 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS07_MCS04, mcs_a);
1996 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS07_MCS04, mcs_b);
1997
1998 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS11_MCS08, mcs_a);
1999 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS11_MCS08, mcs_b);
2000
2001 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS15_MCS12, mcs_a);
2002 for (i = 0; i < 3; i++) {
2003 if (i != 2)
2004 val8 = (mcsbase[0] > 8) ? (mcsbase[0] - 8) : 0;
2005 else
2006 val8 = (mcsbase[0] > 6) ? (mcsbase[0] - 6) : 0;
2007 rtl8xxxu_write8(priv, REG_OFDM0_XC_TX_IQ_IMBALANCE + i, val8);
2008 }
2009 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS15_MCS12, mcs_b);
2010 for (i = 0; i < 3; i++) {
2011 if (i != 2)
2012 val8 = (mcsbase[1] > 8) ? (mcsbase[1] - 8) : 0;
2013 else
2014 val8 = (mcsbase[1] > 6) ? (mcsbase[1] - 6) : 0;
2015 rtl8xxxu_write8(priv, REG_OFDM0_XD_TX_IQ_IMBALANCE + i, val8);
2016 }
2017}
2018
2019static void rtl8xxxu_set_linktype(struct rtl8xxxu_priv *priv,
2020 enum nl80211_iftype linktype)
2021{
Jes Sorensena26703f2016-02-03 13:39:56 -05002022 u8 val8;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002023
Jes Sorensena26703f2016-02-03 13:39:56 -05002024 val8 = rtl8xxxu_read8(priv, REG_MSR);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002025 val8 &= ~MSR_LINKTYPE_MASK;
2026
2027 switch (linktype) {
2028 case NL80211_IFTYPE_UNSPECIFIED:
2029 val8 |= MSR_LINKTYPE_NONE;
2030 break;
2031 case NL80211_IFTYPE_ADHOC:
2032 val8 |= MSR_LINKTYPE_ADHOC;
2033 break;
2034 case NL80211_IFTYPE_STATION:
2035 val8 |= MSR_LINKTYPE_STATION;
2036 break;
2037 case NL80211_IFTYPE_AP:
2038 val8 |= MSR_LINKTYPE_AP;
2039 break;
2040 default:
2041 goto out;
2042 }
2043
2044 rtl8xxxu_write8(priv, REG_MSR, val8);
2045out:
2046 return;
2047}
2048
2049static void
2050rtl8xxxu_set_retry(struct rtl8xxxu_priv *priv, u16 short_retry, u16 long_retry)
2051{
2052 u16 val16;
2053
2054 val16 = ((short_retry << RETRY_LIMIT_SHORT_SHIFT) &
2055 RETRY_LIMIT_SHORT_MASK) |
2056 ((long_retry << RETRY_LIMIT_LONG_SHIFT) &
2057 RETRY_LIMIT_LONG_MASK);
2058
2059 rtl8xxxu_write16(priv, REG_RETRY_LIMIT, val16);
2060}
2061
2062static void
2063rtl8xxxu_set_spec_sifs(struct rtl8xxxu_priv *priv, u16 cck, u16 ofdm)
2064{
2065 u16 val16;
2066
2067 val16 = ((cck << SPEC_SIFS_CCK_SHIFT) & SPEC_SIFS_CCK_MASK) |
2068 ((ofdm << SPEC_SIFS_OFDM_SHIFT) & SPEC_SIFS_OFDM_MASK);
2069
2070 rtl8xxxu_write16(priv, REG_SPEC_SIFS, val16);
2071}
2072
2073static void rtl8xxxu_print_chipinfo(struct rtl8xxxu_priv *priv)
2074{
2075 struct device *dev = &priv->udev->dev;
2076 char *cut;
2077
2078 switch (priv->chip_cut) {
2079 case 0:
2080 cut = "A";
2081 break;
2082 case 1:
2083 cut = "B";
2084 break;
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002085 case 2:
2086 cut = "C";
2087 break;
2088 case 3:
2089 cut = "D";
2090 break;
2091 case 4:
2092 cut = "E";
2093 break;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002094 default:
2095 cut = "unknown";
2096 }
2097
2098 dev_info(dev,
2099 "RTL%s rev %s (%s) %iT%iR, TX queues %i, WiFi=%i, BT=%i, GPS=%i, HI PA=%i\n",
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002100 priv->chip_name, cut, priv->chip_vendor, priv->tx_paths,
2101 priv->rx_paths, priv->ep_tx_count, priv->has_wifi,
2102 priv->has_bluetooth, priv->has_gps, priv->hi_pa);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002103
2104 dev_info(dev, "RTL%s MAC: %pM\n", priv->chip_name, priv->mac_addr);
2105}
2106
2107static int rtl8xxxu_identify_chip(struct rtl8xxxu_priv *priv)
2108{
2109 struct device *dev = &priv->udev->dev;
2110 u32 val32, bonding;
2111 u16 val16;
2112
2113 val32 = rtl8xxxu_read32(priv, REG_SYS_CFG);
2114 priv->chip_cut = (val32 & SYS_CFG_CHIP_VERSION_MASK) >>
2115 SYS_CFG_CHIP_VERSION_SHIFT;
2116 if (val32 & SYS_CFG_TRP_VAUX_EN) {
2117 dev_info(dev, "Unsupported test chip\n");
2118 return -ENOTSUPP;
2119 }
2120
2121 if (val32 & SYS_CFG_BT_FUNC) {
Jes Sorensen35a741f2016-02-29 17:04:10 -05002122 if (priv->chip_cut >= 3) {
2123 sprintf(priv->chip_name, "8723BU");
2124 priv->rtlchip = 0x8723b;
2125 } else {
2126 sprintf(priv->chip_name, "8723AU");
Jes Sorensen0e28b972016-02-29 17:04:13 -05002127 priv->usb_interrupts = 1;
Jes Sorensen35a741f2016-02-29 17:04:10 -05002128 priv->rtlchip = 0x8723a;
2129 }
2130
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002131 priv->rf_paths = 1;
2132 priv->rx_paths = 1;
2133 priv->tx_paths = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002134
2135 val32 = rtl8xxxu_read32(priv, REG_MULTI_FUNC_CTRL);
2136 if (val32 & MULTI_WIFI_FUNC_EN)
2137 priv->has_wifi = 1;
2138 if (val32 & MULTI_BT_FUNC_EN)
2139 priv->has_bluetooth = 1;
2140 if (val32 & MULTI_GPS_FUNC_EN)
2141 priv->has_gps = 1;
Jakub Sitnicki38451992016-02-03 13:39:49 -05002142 priv->is_multi_func = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002143 } else if (val32 & SYS_CFG_TYPE_ID) {
2144 bonding = rtl8xxxu_read32(priv, REG_HPON_FSM);
2145 bonding &= HPON_FSM_BONDING_MASK;
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002146 if (priv->chip_cut >= 3) {
2147 if (bonding == HPON_FSM_BONDING_1T2R) {
2148 sprintf(priv->chip_name, "8191EU");
2149 priv->rf_paths = 2;
2150 priv->rx_paths = 2;
2151 priv->tx_paths = 1;
2152 priv->rtlchip = 0x8191e;
2153 } else {
2154 sprintf(priv->chip_name, "8192EU");
2155 priv->rf_paths = 2;
2156 priv->rx_paths = 2;
2157 priv->tx_paths = 2;
2158 priv->rtlchip = 0x8192e;
2159 }
2160 } else if (bonding == HPON_FSM_BONDING_1T2R) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002161 sprintf(priv->chip_name, "8191CU");
2162 priv->rf_paths = 2;
2163 priv->rx_paths = 2;
2164 priv->tx_paths = 1;
Jes Sorensen0e28b972016-02-29 17:04:13 -05002165 priv->usb_interrupts = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002166 priv->rtlchip = 0x8191c;
2167 } else {
2168 sprintf(priv->chip_name, "8192CU");
2169 priv->rf_paths = 2;
2170 priv->rx_paths = 2;
2171 priv->tx_paths = 2;
Jes Sorensen0e28b972016-02-29 17:04:13 -05002172 priv->usb_interrupts = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002173 priv->rtlchip = 0x8192c;
2174 }
2175 priv->has_wifi = 1;
2176 } else {
2177 sprintf(priv->chip_name, "8188CU");
2178 priv->rf_paths = 1;
2179 priv->rx_paths = 1;
2180 priv->tx_paths = 1;
2181 priv->rtlchip = 0x8188c;
Jes Sorensen0e28b972016-02-29 17:04:13 -05002182 priv->usb_interrupts = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002183 priv->has_wifi = 1;
2184 }
2185
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002186 switch (priv->rtlchip) {
2187 case 0x8188e:
2188 case 0x8192e:
2189 case 0x8723b:
2190 switch (val32 & SYS_CFG_VENDOR_EXT_MASK) {
2191 case SYS_CFG_VENDOR_ID_TSMC:
2192 sprintf(priv->chip_vendor, "TSMC");
2193 break;
2194 case SYS_CFG_VENDOR_ID_SMIC:
2195 sprintf(priv->chip_vendor, "SMIC");
2196 priv->vendor_smic = 1;
2197 break;
2198 case SYS_CFG_VENDOR_ID_UMC:
2199 sprintf(priv->chip_vendor, "UMC");
2200 priv->vendor_umc = 1;
2201 break;
2202 default:
2203 sprintf(priv->chip_vendor, "unknown");
2204 }
2205 break;
2206 default:
2207 if (val32 & SYS_CFG_VENDOR_ID) {
2208 sprintf(priv->chip_vendor, "UMC");
2209 priv->vendor_umc = 1;
2210 } else {
2211 sprintf(priv->chip_vendor, "TSMC");
2212 }
2213 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002214
2215 val32 = rtl8xxxu_read32(priv, REG_GPIO_OUTSTS);
2216 priv->rom_rev = (val32 & GPIO_RF_RL_ID) >> 28;
2217
2218 val16 = rtl8xxxu_read16(priv, REG_NORMAL_SIE_EP_TX);
2219 if (val16 & NORMAL_SIE_EP_TX_HIGH_MASK) {
2220 priv->ep_tx_high_queue = 1;
2221 priv->ep_tx_count++;
2222 }
2223
2224 if (val16 & NORMAL_SIE_EP_TX_NORMAL_MASK) {
2225 priv->ep_tx_normal_queue = 1;
2226 priv->ep_tx_count++;
2227 }
2228
2229 if (val16 & NORMAL_SIE_EP_TX_LOW_MASK) {
2230 priv->ep_tx_low_queue = 1;
2231 priv->ep_tx_count++;
2232 }
2233
2234 /*
2235 * Fallback for devices that do not provide REG_NORMAL_SIE_EP_TX
2236 */
2237 if (!priv->ep_tx_count) {
2238 switch (priv->nr_out_eps) {
Jes Sorensen35a741f2016-02-29 17:04:10 -05002239 case 4:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002240 case 3:
2241 priv->ep_tx_low_queue = 1;
2242 priv->ep_tx_count++;
2243 case 2:
2244 priv->ep_tx_normal_queue = 1;
2245 priv->ep_tx_count++;
2246 case 1:
2247 priv->ep_tx_high_queue = 1;
2248 priv->ep_tx_count++;
2249 break;
2250 default:
2251 dev_info(dev, "Unsupported USB TX end-points\n");
2252 return -ENOTSUPP;
2253 }
2254 }
2255
2256 return 0;
2257}
2258
2259static int rtl8723au_parse_efuse(struct rtl8xxxu_priv *priv)
2260{
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002261 struct rtl8723au_efuse *efuse = &priv->efuse_wifi.efuse8723;
2262
2263 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002264 return -EINVAL;
2265
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002266 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002267
2268 memcpy(priv->cck_tx_power_index_A,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002269 efuse->cck_tx_power_index_A,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002270 sizeof(priv->cck_tx_power_index_A));
2271 memcpy(priv->cck_tx_power_index_B,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002272 efuse->cck_tx_power_index_B,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002273 sizeof(priv->cck_tx_power_index_B));
2274
2275 memcpy(priv->ht40_1s_tx_power_index_A,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002276 efuse->ht40_1s_tx_power_index_A,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002277 sizeof(priv->ht40_1s_tx_power_index_A));
2278 memcpy(priv->ht40_1s_tx_power_index_B,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002279 efuse->ht40_1s_tx_power_index_B,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002280 sizeof(priv->ht40_1s_tx_power_index_B));
2281
2282 memcpy(priv->ht20_tx_power_index_diff,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002283 efuse->ht20_tx_power_index_diff,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002284 sizeof(priv->ht20_tx_power_index_diff));
2285 memcpy(priv->ofdm_tx_power_index_diff,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002286 efuse->ofdm_tx_power_index_diff,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002287 sizeof(priv->ofdm_tx_power_index_diff));
2288
2289 memcpy(priv->ht40_max_power_offset,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002290 efuse->ht40_max_power_offset,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002291 sizeof(priv->ht40_max_power_offset));
2292 memcpy(priv->ht20_max_power_offset,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002293 efuse->ht20_max_power_offset,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002294 sizeof(priv->ht20_max_power_offset));
2295
2296 dev_info(&priv->udev->dev, "Vendor: %.7s\n",
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002297 efuse->vendor_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002298 dev_info(&priv->udev->dev, "Product: %.41s\n",
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002299 efuse->device_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002300 return 0;
2301}
2302
Jes Sorensen3c836d62016-02-29 17:04:11 -05002303static int rtl8723bu_parse_efuse(struct rtl8xxxu_priv *priv)
2304{
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002305 struct rtl8723bu_efuse *efuse = &priv->efuse_wifi.efuse8723bu;
2306
2307 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen3c836d62016-02-29 17:04:11 -05002308 return -EINVAL;
2309
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002310 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen3c836d62016-02-29 17:04:11 -05002311
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002312 memcpy(priv->cck_tx_power_index_A, efuse->cck_tx_power_index_A,
Jes Sorensen3c836d62016-02-29 17:04:11 -05002313 sizeof(priv->cck_tx_power_index_A));
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002314 memcpy(priv->cck_tx_power_index_B, efuse->cck_tx_power_index_B,
Jes Sorensen3c836d62016-02-29 17:04:11 -05002315 sizeof(priv->cck_tx_power_index_B));
2316
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002317 memcpy(priv->ht40_1s_tx_power_index_A, efuse->ht40_1s_tx_power_index_A,
Jes Sorensen3c836d62016-02-29 17:04:11 -05002318 sizeof(priv->ht40_1s_tx_power_index_A));
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002319 memcpy(priv->ht40_1s_tx_power_index_B, efuse->ht40_1s_tx_power_index_B,
Jes Sorensen3c836d62016-02-29 17:04:11 -05002320 sizeof(priv->ht40_1s_tx_power_index_B));
2321
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002322 dev_info(&priv->udev->dev, "Vendor: %.7s\n", efuse->vendor_name);
2323 dev_info(&priv->udev->dev, "Product: %.41s\n", efuse->device_name);
Jes Sorensen3c836d62016-02-29 17:04:11 -05002324
2325 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
2326 int i;
2327 unsigned char *raw = priv->efuse_wifi.raw;
2328
2329 dev_info(&priv->udev->dev,
2330 "%s: dumping efuse (0x%02zx bytes):\n",
2331 __func__, sizeof(struct rtl8723bu_efuse));
2332 for (i = 0; i < sizeof(struct rtl8723bu_efuse); i += 8) {
2333 dev_info(&priv->udev->dev, "%02x: "
2334 "%02x %02x %02x %02x %02x %02x %02x %02x\n", i,
2335 raw[i], raw[i + 1], raw[i + 2],
2336 raw[i + 3], raw[i + 4], raw[i + 5],
2337 raw[i + 6], raw[i + 7]);
2338 }
2339 }
2340
2341 return 0;
2342}
2343
Kalle Valoc0963772015-10-25 18:24:38 +02002344#ifdef CONFIG_RTL8XXXU_UNTESTED
2345
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002346static int rtl8192cu_parse_efuse(struct rtl8xxxu_priv *priv)
2347{
Jakub Sitnicki49594442016-02-29 17:04:26 -05002348 struct rtl8192cu_efuse *efuse = &priv->efuse_wifi.efuse8192;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002349 int i;
2350
Jakub Sitnicki49594442016-02-29 17:04:26 -05002351 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002352 return -EINVAL;
2353
Jakub Sitnicki49594442016-02-29 17:04:26 -05002354 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002355
2356 memcpy(priv->cck_tx_power_index_A,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002357 efuse->cck_tx_power_index_A,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002358 sizeof(priv->cck_tx_power_index_A));
2359 memcpy(priv->cck_tx_power_index_B,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002360 efuse->cck_tx_power_index_B,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002361 sizeof(priv->cck_tx_power_index_B));
2362
2363 memcpy(priv->ht40_1s_tx_power_index_A,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002364 efuse->ht40_1s_tx_power_index_A,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002365 sizeof(priv->ht40_1s_tx_power_index_A));
2366 memcpy(priv->ht40_1s_tx_power_index_B,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002367 efuse->ht40_1s_tx_power_index_B,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002368 sizeof(priv->ht40_1s_tx_power_index_B));
2369 memcpy(priv->ht40_2s_tx_power_index_diff,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002370 efuse->ht40_2s_tx_power_index_diff,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002371 sizeof(priv->ht40_2s_tx_power_index_diff));
2372
2373 memcpy(priv->ht20_tx_power_index_diff,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002374 efuse->ht20_tx_power_index_diff,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002375 sizeof(priv->ht20_tx_power_index_diff));
2376 memcpy(priv->ofdm_tx_power_index_diff,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002377 efuse->ofdm_tx_power_index_diff,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002378 sizeof(priv->ofdm_tx_power_index_diff));
2379
2380 memcpy(priv->ht40_max_power_offset,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002381 efuse->ht40_max_power_offset,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002382 sizeof(priv->ht40_max_power_offset));
2383 memcpy(priv->ht20_max_power_offset,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002384 efuse->ht20_max_power_offset,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002385 sizeof(priv->ht20_max_power_offset));
2386
2387 dev_info(&priv->udev->dev, "Vendor: %.7s\n",
Jakub Sitnicki49594442016-02-29 17:04:26 -05002388 efuse->vendor_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002389 dev_info(&priv->udev->dev, "Product: %.20s\n",
Jakub Sitnicki49594442016-02-29 17:04:26 -05002390 efuse->device_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002391
Jakub Sitnicki49594442016-02-29 17:04:26 -05002392 if (efuse->rf_regulatory & 0x20) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002393 sprintf(priv->chip_name, "8188RU");
2394 priv->hi_pa = 1;
2395 }
2396
2397 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
2398 unsigned char *raw = priv->efuse_wifi.raw;
2399
2400 dev_info(&priv->udev->dev,
2401 "%s: dumping efuse (0x%02zx bytes):\n",
2402 __func__, sizeof(struct rtl8192cu_efuse));
2403 for (i = 0; i < sizeof(struct rtl8192cu_efuse); i += 8) {
2404 dev_info(&priv->udev->dev, "%02x: "
2405 "%02x %02x %02x %02x %02x %02x %02x %02x\n", i,
2406 raw[i], raw[i + 1], raw[i + 2],
2407 raw[i + 3], raw[i + 4], raw[i + 5],
2408 raw[i + 6], raw[i + 7]);
2409 }
2410 }
2411 return 0;
2412}
2413
Kalle Valoc0963772015-10-25 18:24:38 +02002414#endif
2415
Jes Sorensen3307d842016-02-29 17:03:59 -05002416static int rtl8192eu_parse_efuse(struct rtl8xxxu_priv *priv)
2417{
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05002418 struct rtl8192eu_efuse *efuse = &priv->efuse_wifi.efuse8192eu;
Jes Sorensen3307d842016-02-29 17:03:59 -05002419 int i;
2420
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05002421 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen3307d842016-02-29 17:03:59 -05002422 return -EINVAL;
2423
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05002424 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen3307d842016-02-29 17:03:59 -05002425
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05002426 dev_info(&priv->udev->dev, "Vendor: %.7s\n", efuse->vendor_name);
2427 dev_info(&priv->udev->dev, "Product: %.11s\n", efuse->device_name);
2428 dev_info(&priv->udev->dev, "Serial: %.11s\n", efuse->serial);
Jes Sorensen3307d842016-02-29 17:03:59 -05002429
2430 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
2431 unsigned char *raw = priv->efuse_wifi.raw;
2432
2433 dev_info(&priv->udev->dev,
2434 "%s: dumping efuse (0x%02zx bytes):\n",
2435 __func__, sizeof(struct rtl8192eu_efuse));
2436 for (i = 0; i < sizeof(struct rtl8192eu_efuse); i += 8) {
2437 dev_info(&priv->udev->dev, "%02x: "
2438 "%02x %02x %02x %02x %02x %02x %02x %02x\n", i,
2439 raw[i], raw[i + 1], raw[i + 2],
2440 raw[i + 3], raw[i + 4], raw[i + 5],
2441 raw[i + 6], raw[i + 7]);
2442 }
2443 }
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002444 return 0;
Jes Sorensen3307d842016-02-29 17:03:59 -05002445}
2446
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002447static int
2448rtl8xxxu_read_efuse8(struct rtl8xxxu_priv *priv, u16 offset, u8 *data)
2449{
2450 int i;
2451 u8 val8;
2452 u32 val32;
2453
2454 /* Write Address */
2455 rtl8xxxu_write8(priv, REG_EFUSE_CTRL + 1, offset & 0xff);
2456 val8 = rtl8xxxu_read8(priv, REG_EFUSE_CTRL + 2);
2457 val8 &= 0xfc;
2458 val8 |= (offset >> 8) & 0x03;
2459 rtl8xxxu_write8(priv, REG_EFUSE_CTRL + 2, val8);
2460
2461 val8 = rtl8xxxu_read8(priv, REG_EFUSE_CTRL + 3);
2462 rtl8xxxu_write8(priv, REG_EFUSE_CTRL + 3, val8 & 0x7f);
2463
2464 /* Poll for data read */
2465 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
2466 for (i = 0; i < RTL8XXXU_MAX_REG_POLL; i++) {
2467 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
2468 if (val32 & BIT(31))
2469 break;
2470 }
2471
2472 if (i == RTL8XXXU_MAX_REG_POLL)
2473 return -EIO;
2474
2475 udelay(50);
2476 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
2477
2478 *data = val32 & 0xff;
2479 return 0;
2480}
2481
2482static int rtl8xxxu_read_efuse(struct rtl8xxxu_priv *priv)
2483{
2484 struct device *dev = &priv->udev->dev;
2485 int i, ret = 0;
2486 u8 val8, word_mask, header, extheader;
2487 u16 val16, efuse_addr, offset;
2488 u32 val32;
2489
2490 val16 = rtl8xxxu_read16(priv, REG_9346CR);
2491 if (val16 & EEPROM_ENABLE)
2492 priv->has_eeprom = 1;
2493 if (val16 & EEPROM_BOOT)
2494 priv->boot_eeprom = 1;
2495
Jakub Sitnicki38451992016-02-03 13:39:49 -05002496 if (priv->is_multi_func) {
2497 val32 = rtl8xxxu_read32(priv, REG_EFUSE_TEST);
2498 val32 = (val32 & ~EFUSE_SELECT_MASK) | EFUSE_WIFI_SELECT;
2499 rtl8xxxu_write32(priv, REG_EFUSE_TEST, val32);
2500 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002501
2502 dev_dbg(dev, "Booting from %s\n",
2503 priv->boot_eeprom ? "EEPROM" : "EFUSE");
2504
2505 rtl8xxxu_write8(priv, REG_EFUSE_ACCESS, EFUSE_ACCESS_ENABLE);
2506
2507 /* 1.2V Power: From VDDON with Power Cut(0x0000[15]), default valid */
2508 val16 = rtl8xxxu_read16(priv, REG_SYS_ISO_CTRL);
2509 if (!(val16 & SYS_ISO_PWC_EV12V)) {
2510 val16 |= SYS_ISO_PWC_EV12V;
2511 rtl8xxxu_write16(priv, REG_SYS_ISO_CTRL, val16);
2512 }
2513 /* Reset: 0x0000[28], default valid */
2514 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
2515 if (!(val16 & SYS_FUNC_ELDR)) {
2516 val16 |= SYS_FUNC_ELDR;
2517 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
2518 }
2519
2520 /*
2521 * Clock: Gated(0x0008[5]) 8M(0x0008[1]) clock from ANA, default valid
2522 */
2523 val16 = rtl8xxxu_read16(priv, REG_SYS_CLKR);
2524 if (!(val16 & SYS_CLK_LOADER_ENABLE) || !(val16 & SYS_CLK_ANA8M)) {
2525 val16 |= (SYS_CLK_LOADER_ENABLE | SYS_CLK_ANA8M);
2526 rtl8xxxu_write16(priv, REG_SYS_CLKR, val16);
2527 }
2528
2529 /* Default value is 0xff */
Jes Sorensen3307d842016-02-29 17:03:59 -05002530 memset(priv->efuse_wifi.raw, 0xff, EFUSE_MAP_LEN);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002531
2532 efuse_addr = 0;
2533 while (efuse_addr < EFUSE_REAL_CONTENT_LEN_8723A) {
Jakub Sitnickif6c47702016-02-29 17:04:23 -05002534 u16 map_addr;
2535
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002536 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++, &header);
2537 if (ret || header == 0xff)
2538 goto exit;
2539
2540 if ((header & 0x1f) == 0x0f) { /* extended header */
2541 offset = (header & 0xe0) >> 5;
2542
2543 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++,
2544 &extheader);
2545 if (ret)
2546 goto exit;
2547 /* All words disabled */
2548 if ((extheader & 0x0f) == 0x0f)
2549 continue;
2550
2551 offset |= ((extheader & 0xf0) >> 1);
2552 word_mask = extheader & 0x0f;
2553 } else {
2554 offset = (header >> 4) & 0x0f;
2555 word_mask = header & 0x0f;
2556 }
2557
Jakub Sitnickif6c47702016-02-29 17:04:23 -05002558 /* Get word enable value from PG header */
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002559
Jakub Sitnickif6c47702016-02-29 17:04:23 -05002560 /* We have 8 bits to indicate validity */
2561 map_addr = offset * 8;
2562 if (map_addr >= EFUSE_MAP_LEN) {
2563 dev_warn(dev, "%s: Illegal map_addr (%04x), "
2564 "efuse corrupt!\n",
2565 __func__, map_addr);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002566 ret = -EINVAL;
2567 goto exit;
2568 }
Jakub Sitnickif6c47702016-02-29 17:04:23 -05002569 for (i = 0; i < EFUSE_MAX_WORD_UNIT; i++) {
2570 /* Check word enable condition in the section */
Jakub Sitnicki32a39dd2016-02-29 17:04:24 -05002571 if (word_mask & BIT(i)) {
Jakub Sitnickif6c47702016-02-29 17:04:23 -05002572 map_addr += 2;
Jakub Sitnicki32a39dd2016-02-29 17:04:24 -05002573 continue;
2574 }
2575
2576 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++, &val8);
2577 if (ret)
2578 goto exit;
2579 priv->efuse_wifi.raw[map_addr++] = val8;
2580
2581 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++, &val8);
2582 if (ret)
2583 goto exit;
2584 priv->efuse_wifi.raw[map_addr++] = val8;
Jakub Sitnickif6c47702016-02-29 17:04:23 -05002585 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002586 }
2587
2588exit:
2589 rtl8xxxu_write8(priv, REG_EFUSE_ACCESS, EFUSE_ACCESS_DISABLE);
2590
2591 return ret;
2592}
2593
Jes Sorensend48fe602016-02-03 13:39:44 -05002594static void rtl8xxxu_reset_8051(struct rtl8xxxu_priv *priv)
2595{
2596 u8 val8;
2597 u16 sys_func;
2598
2599 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
Jes Sorensen53b381c2016-02-03 13:39:57 -05002600 val8 &= ~BIT(0);
Jes Sorensend48fe602016-02-03 13:39:44 -05002601 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
2602 sys_func = rtl8xxxu_read16(priv, REG_SYS_FUNC);
2603 sys_func &= ~SYS_FUNC_CPU_ENABLE;
2604 rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
2605 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
Jes Sorensen53b381c2016-02-03 13:39:57 -05002606 val8 |= BIT(0);
Jes Sorensend48fe602016-02-03 13:39:44 -05002607 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
2608 sys_func |= SYS_FUNC_CPU_ENABLE;
2609 rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
2610}
2611
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002612static int rtl8xxxu_start_firmware(struct rtl8xxxu_priv *priv)
2613{
2614 struct device *dev = &priv->udev->dev;
2615 int ret = 0, i;
2616 u32 val32;
2617
2618 /* Poll checksum report */
2619 for (i = 0; i < RTL8XXXU_FIRMWARE_POLL_MAX; i++) {
2620 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
2621 if (val32 & MCU_FW_DL_CSUM_REPORT)
2622 break;
2623 }
2624
2625 if (i == RTL8XXXU_FIRMWARE_POLL_MAX) {
2626 dev_warn(dev, "Firmware checksum poll timed out\n");
2627 ret = -EAGAIN;
2628 goto exit;
2629 }
2630
2631 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
2632 val32 |= MCU_FW_DL_READY;
2633 val32 &= ~MCU_WINT_INIT_READY;
2634 rtl8xxxu_write32(priv, REG_MCU_FW_DL, val32);
2635
Jes Sorensend48fe602016-02-03 13:39:44 -05002636 /*
2637 * Reset the 8051 in order for the firmware to start running,
2638 * otherwise it won't come up on the 8192eu
2639 */
2640 rtl8xxxu_reset_8051(priv);
2641
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002642 /* Wait for firmware to become ready */
2643 for (i = 0; i < RTL8XXXU_FIRMWARE_POLL_MAX; i++) {
2644 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
2645 if (val32 & MCU_WINT_INIT_READY)
2646 break;
2647
2648 udelay(100);
2649 }
2650
2651 if (i == RTL8XXXU_FIRMWARE_POLL_MAX) {
2652 dev_warn(dev, "Firmware failed to start\n");
2653 ret = -EAGAIN;
2654 goto exit;
2655 }
2656
2657exit:
2658 return ret;
2659}
2660
2661static int rtl8xxxu_download_firmware(struct rtl8xxxu_priv *priv)
2662{
2663 int pages, remainder, i, ret;
Jes Sorensend48fe602016-02-03 13:39:44 -05002664 u8 val8;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002665 u16 val16;
2666 u32 val32;
2667 u8 *fwptr;
2668
2669 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC + 1);
2670 val8 |= 4;
2671 rtl8xxxu_write8(priv, REG_SYS_FUNC + 1, val8);
2672
2673 /* 8051 enable */
2674 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
Jes Sorensen43154f62016-02-03 13:39:35 -05002675 val16 |= SYS_FUNC_CPU_ENABLE;
2676 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002677
Jes Sorensen216202a2016-02-03 13:39:37 -05002678 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL);
2679 if (val8 & MCU_FW_RAM_SEL) {
2680 pr_info("do the RAM reset\n");
2681 rtl8xxxu_write8(priv, REG_MCU_FW_DL, 0x00);
Jes Sorensend48fe602016-02-03 13:39:44 -05002682 rtl8xxxu_reset_8051(priv);
Jes Sorensen216202a2016-02-03 13:39:37 -05002683 }
2684
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002685 /* MCU firmware download enable */
2686 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05002687 val8 |= MCU_FW_DL_ENABLE;
2688 rtl8xxxu_write8(priv, REG_MCU_FW_DL, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002689
2690 /* 8051 reset */
2691 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05002692 val32 &= ~BIT(19);
2693 rtl8xxxu_write32(priv, REG_MCU_FW_DL, val32);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002694
2695 /* Reset firmware download checksum */
2696 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05002697 val8 |= MCU_FW_DL_CSUM_REPORT;
2698 rtl8xxxu_write8(priv, REG_MCU_FW_DL, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002699
2700 pages = priv->fw_size / RTL_FW_PAGE_SIZE;
2701 remainder = priv->fw_size % RTL_FW_PAGE_SIZE;
2702
2703 fwptr = priv->fw_data->data;
2704
2705 for (i = 0; i < pages; i++) {
2706 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL + 2) & 0xF8;
Jes Sorensenef1c0492016-02-03 13:39:36 -05002707 val8 |= i;
2708 rtl8xxxu_write8(priv, REG_MCU_FW_DL + 2, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002709
2710 ret = rtl8xxxu_writeN(priv, REG_FW_START_ADDRESS,
2711 fwptr, RTL_FW_PAGE_SIZE);
2712 if (ret != RTL_FW_PAGE_SIZE) {
2713 ret = -EAGAIN;
2714 goto fw_abort;
2715 }
2716
2717 fwptr += RTL_FW_PAGE_SIZE;
2718 }
2719
2720 if (remainder) {
2721 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL + 2) & 0xF8;
Jes Sorensenef1c0492016-02-03 13:39:36 -05002722 val8 |= i;
2723 rtl8xxxu_write8(priv, REG_MCU_FW_DL + 2, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002724 ret = rtl8xxxu_writeN(priv, REG_FW_START_ADDRESS,
2725 fwptr, remainder);
2726 if (ret != remainder) {
2727 ret = -EAGAIN;
2728 goto fw_abort;
2729 }
2730 }
2731
2732 ret = 0;
2733fw_abort:
2734 /* MCU firmware download disable */
2735 val16 = rtl8xxxu_read16(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05002736 val16 &= ~MCU_FW_DL_ENABLE;
2737 rtl8xxxu_write16(priv, REG_MCU_FW_DL, val16);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002738
2739 return ret;
2740}
2741
2742static int rtl8xxxu_load_firmware(struct rtl8xxxu_priv *priv, char *fw_name)
2743{
2744 struct device *dev = &priv->udev->dev;
2745 const struct firmware *fw;
2746 int ret = 0;
2747 u16 signature;
2748
2749 dev_info(dev, "%s: Loading firmware %s\n", DRIVER_NAME, fw_name);
2750 if (request_firmware(&fw, fw_name, &priv->udev->dev)) {
2751 dev_warn(dev, "request_firmware(%s) failed\n", fw_name);
2752 ret = -EAGAIN;
2753 goto exit;
2754 }
2755 if (!fw) {
2756 dev_warn(dev, "Firmware data not available\n");
2757 ret = -EINVAL;
2758 goto exit;
2759 }
2760
2761 priv->fw_data = kmemdup(fw->data, fw->size, GFP_KERNEL);
Tobias Klauser98e27cb2016-02-03 13:39:43 -05002762 if (!priv->fw_data) {
2763 ret = -ENOMEM;
2764 goto exit;
2765 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002766 priv->fw_size = fw->size - sizeof(struct rtl8xxxu_firmware_header);
2767
2768 signature = le16_to_cpu(priv->fw_data->signature);
2769 switch (signature & 0xfff0) {
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002770 case 0x92e0:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002771 case 0x92c0:
2772 case 0x88c0:
Jes Sorensen35a741f2016-02-29 17:04:10 -05002773 case 0x5300:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002774 case 0x2300:
2775 break;
2776 default:
2777 ret = -EINVAL;
2778 dev_warn(dev, "%s: Invalid firmware signature: 0x%04x\n",
2779 __func__, signature);
2780 }
2781
2782 dev_info(dev, "Firmware revision %i.%i (signature 0x%04x)\n",
2783 le16_to_cpu(priv->fw_data->major_version),
2784 priv->fw_data->minor_version, signature);
2785
2786exit:
2787 release_firmware(fw);
2788 return ret;
2789}
2790
2791static int rtl8723au_load_firmware(struct rtl8xxxu_priv *priv)
2792{
2793 char *fw_name;
2794 int ret;
2795
2796 switch (priv->chip_cut) {
2797 case 0:
2798 fw_name = "rtlwifi/rtl8723aufw_A.bin";
2799 break;
2800 case 1:
2801 if (priv->enable_bluetooth)
2802 fw_name = "rtlwifi/rtl8723aufw_B.bin";
2803 else
2804 fw_name = "rtlwifi/rtl8723aufw_B_NoBT.bin";
2805
2806 break;
2807 default:
2808 return -EINVAL;
2809 }
2810
2811 ret = rtl8xxxu_load_firmware(priv, fw_name);
2812 return ret;
2813}
2814
Jes Sorensen35a741f2016-02-29 17:04:10 -05002815static int rtl8723bu_load_firmware(struct rtl8xxxu_priv *priv)
2816{
2817 char *fw_name;
2818 int ret;
2819
2820 if (priv->enable_bluetooth)
2821 fw_name = "rtlwifi/rtl8723bu_bt.bin";
2822 else
2823 fw_name = "rtlwifi/rtl8723bu_nic.bin";
2824
2825 ret = rtl8xxxu_load_firmware(priv, fw_name);
2826 return ret;
2827}
2828
Kalle Valoc0963772015-10-25 18:24:38 +02002829#ifdef CONFIG_RTL8XXXU_UNTESTED
2830
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002831static int rtl8192cu_load_firmware(struct rtl8xxxu_priv *priv)
2832{
2833 char *fw_name;
2834 int ret;
2835
2836 if (!priv->vendor_umc)
2837 fw_name = "rtlwifi/rtl8192cufw_TMSC.bin";
2838 else if (priv->chip_cut || priv->rtlchip == 0x8192c)
2839 fw_name = "rtlwifi/rtl8192cufw_B.bin";
2840 else
2841 fw_name = "rtlwifi/rtl8192cufw_A.bin";
2842
2843 ret = rtl8xxxu_load_firmware(priv, fw_name);
2844
2845 return ret;
2846}
2847
Kalle Valoc0963772015-10-25 18:24:38 +02002848#endif
2849
Jes Sorensen3307d842016-02-29 17:03:59 -05002850static int rtl8192eu_load_firmware(struct rtl8xxxu_priv *priv)
2851{
2852 char *fw_name;
2853 int ret;
2854
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002855 fw_name = "rtlwifi/rtl8192eu_nic.bin";
Jes Sorensen3307d842016-02-29 17:03:59 -05002856
2857 ret = rtl8xxxu_load_firmware(priv, fw_name);
2858
2859 return ret;
2860}
2861
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002862static void rtl8xxxu_firmware_self_reset(struct rtl8xxxu_priv *priv)
2863{
2864 u16 val16;
2865 int i = 100;
2866
2867 /* Inform 8051 to perform reset */
2868 rtl8xxxu_write8(priv, REG_HMTFR + 3, 0x20);
2869
2870 for (i = 100; i > 0; i--) {
2871 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
2872
2873 if (!(val16 & SYS_FUNC_CPU_ENABLE)) {
2874 dev_dbg(&priv->udev->dev,
2875 "%s: Firmware self reset success!\n", __func__);
2876 break;
2877 }
2878 udelay(50);
2879 }
2880
2881 if (!i) {
2882 /* Force firmware reset */
2883 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
2884 val16 &= ~SYS_FUNC_CPU_ENABLE;
2885 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
2886 }
2887}
2888
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05002889static void rtl8723bu_phy_init_antenna_selection(struct rtl8xxxu_priv *priv)
2890{
2891 u32 val32;
2892
2893 val32 = rtl8xxxu_read32(priv, 0x64);
2894 val32 &= ~(BIT(20) | BIT(24));
2895 rtl8xxxu_write32(priv, 0x64, val32);
2896
2897 val32 = rtl8xxxu_read32(priv, REG_GPIO_MUXCFG);
2898 val32 &= ~BIT(4);
2899 val32 |= BIT(3);
2900 rtl8xxxu_write32(priv, REG_GPIO_MUXCFG, val32);
2901
2902 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
2903 val32 &= ~BIT(23);
2904 val32 |= BIT(24);
2905 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
2906
2907 val32 = rtl8xxxu_read32(priv, 0x0944);
2908 val32 |= (BIT(0) | BIT(1));
2909 rtl8xxxu_write32(priv, 0x0944, val32);
2910
2911 val32 = rtl8xxxu_read32(priv, 0x0930);
2912 val32 &= 0xffffff00;
2913 val32 |= 0x77;
2914 rtl8xxxu_write32(priv, 0x0930, val32);
2915
2916 val32 = rtl8xxxu_read32(priv, REG_PWR_DATA);
2917 val32 |= BIT(11);
2918 rtl8xxxu_write32(priv, REG_PWR_DATA, val32);
2919}
2920
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002921static int
2922rtl8xxxu_init_mac(struct rtl8xxxu_priv *priv, struct rtl8xxxu_reg8val *array)
2923{
2924 int i, ret;
2925 u16 reg;
2926 u8 val;
2927
2928 for (i = 0; ; i++) {
2929 reg = array[i].reg;
2930 val = array[i].val;
2931
2932 if (reg == 0xffff && val == 0xff)
2933 break;
2934
2935 ret = rtl8xxxu_write8(priv, reg, val);
2936 if (ret != 1) {
2937 dev_warn(&priv->udev->dev,
2938 "Failed to initialize MAC\n");
2939 return -EAGAIN;
2940 }
2941 }
2942
2943 rtl8xxxu_write8(priv, REG_MAX_AGGR_NUM, 0x0a);
2944
2945 return 0;
2946}
2947
2948static int rtl8xxxu_init_phy_regs(struct rtl8xxxu_priv *priv,
2949 struct rtl8xxxu_reg32val *array)
2950{
2951 int i, ret;
2952 u16 reg;
2953 u32 val;
2954
2955 for (i = 0; ; i++) {
2956 reg = array[i].reg;
2957 val = array[i].val;
2958
2959 if (reg == 0xffff && val == 0xffffffff)
2960 break;
2961
2962 ret = rtl8xxxu_write32(priv, reg, val);
2963 if (ret != sizeof(val)) {
2964 dev_warn(&priv->udev->dev,
2965 "Failed to initialize PHY\n");
2966 return -EAGAIN;
2967 }
2968 udelay(1);
2969 }
2970
2971 return 0;
2972}
2973
2974/*
2975 * Most of this is black magic retrieved from the old rtl8723au driver
2976 */
2977static int rtl8xxxu_init_phy_bb(struct rtl8xxxu_priv *priv)
2978{
2979 u8 val8, ldoa15, ldov12d, lpldo, ldohci12;
2980 u32 val32;
2981
2982 /*
2983 * Todo: The vendor driver maintains a table of PHY register
2984 * addresses, which is initialized here. Do we need this?
2985 */
2986
2987 val8 = rtl8xxxu_read8(priv, REG_AFE_PLL_CTRL);
2988 udelay(2);
2989 val8 |= AFE_PLL_320_ENABLE;
2990 rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL, val8);
2991 udelay(2);
2992
2993 rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL + 1, 0xff);
2994 udelay(2);
2995
2996 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC);
2997 val8 |= SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB;
2998 rtl8xxxu_write8(priv, REG_SYS_FUNC, val8);
2999
3000 /* AFE_XTAL_RF_GATE (bit 14) if addressing as 32 bit register */
3001 val32 = rtl8xxxu_read32(priv, REG_AFE_XTAL_CTRL);
3002 val32 &= ~AFE_XTAL_RF_GATE;
3003 if (priv->has_bluetooth)
3004 val32 &= ~AFE_XTAL_BT_GATE;
3005 rtl8xxxu_write32(priv, REG_AFE_XTAL_CTRL, val32);
3006
3007 /* 6. 0x1f[7:0] = 0x07 */
3008 val8 = RF_ENABLE | RF_RSTB | RF_SDMRSTB;
3009 rtl8xxxu_write8(priv, REG_RF_CTRL, val8);
3010
3011 if (priv->hi_pa)
3012 rtl8xxxu_init_phy_regs(priv, rtl8188ru_phy_1t_highpa_table);
3013 else if (priv->tx_paths == 2)
3014 rtl8xxxu_init_phy_regs(priv, rtl8192cu_phy_2t_init_table);
Jes Sorensen36c32582016-02-29 17:04:14 -05003015 else if (priv->rtlchip == 0x8723b)
3016 rtl8xxxu_init_phy_regs(priv, rtl8723b_phy_1t_init_table);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003017 else
3018 rtl8xxxu_init_phy_regs(priv, rtl8723a_phy_1t_init_table);
3019
3020
3021 if (priv->rtlchip == 0x8188c && priv->hi_pa &&
3022 priv->vendor_umc && priv->chip_cut == 1)
3023 rtl8xxxu_write8(priv, REG_OFDM0_AGC_PARM1 + 2, 0x50);
3024
3025 if (priv->tx_paths == 1 && priv->rx_paths == 2) {
3026 /*
3027 * For 1T2R boards, patch the registers.
3028 *
3029 * It looks like 8191/2 1T2R boards use path B for TX
3030 */
3031 val32 = rtl8xxxu_read32(priv, REG_FPGA0_TX_INFO);
3032 val32 &= ~(BIT(0) | BIT(1));
3033 val32 |= BIT(1);
3034 rtl8xxxu_write32(priv, REG_FPGA0_TX_INFO, val32);
3035
3036 val32 = rtl8xxxu_read32(priv, REG_FPGA1_TX_INFO);
3037 val32 &= ~0x300033;
3038 val32 |= 0x200022;
3039 rtl8xxxu_write32(priv, REG_FPGA1_TX_INFO, val32);
3040
3041 val32 = rtl8xxxu_read32(priv, REG_CCK0_AFE_SETTING);
3042 val32 &= 0xff000000;
3043 val32 |= 0x45000000;
3044 rtl8xxxu_write32(priv, REG_CCK0_AFE_SETTING, val32);
3045
3046 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
3047 val32 &= ~(OFDM_RF_PATH_RX_MASK | OFDM_RF_PATH_TX_MASK);
3048 val32 |= (OFDM_RF_PATH_RX_A | OFDM_RF_PATH_RX_B |
3049 OFDM_RF_PATH_TX_B);
3050 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, val32);
3051
3052 val32 = rtl8xxxu_read32(priv, REG_OFDM0_AGC_PARM1);
3053 val32 &= ~(BIT(4) | BIT(5));
3054 val32 |= BIT(4);
3055 rtl8xxxu_write32(priv, REG_OFDM0_AGC_PARM1, val32);
3056
3057 val32 = rtl8xxxu_read32(priv, REG_TX_CCK_RFON);
3058 val32 &= ~(BIT(27) | BIT(26));
3059 val32 |= BIT(27);
3060 rtl8xxxu_write32(priv, REG_TX_CCK_RFON, val32);
3061
3062 val32 = rtl8xxxu_read32(priv, REG_TX_CCK_BBON);
3063 val32 &= ~(BIT(27) | BIT(26));
3064 val32 |= BIT(27);
3065 rtl8xxxu_write32(priv, REG_TX_CCK_BBON, val32);
3066
3067 val32 = rtl8xxxu_read32(priv, REG_TX_OFDM_RFON);
3068 val32 &= ~(BIT(27) | BIT(26));
3069 val32 |= BIT(27);
3070 rtl8xxxu_write32(priv, REG_TX_OFDM_RFON, val32);
3071
3072 val32 = rtl8xxxu_read32(priv, REG_TX_OFDM_BBON);
3073 val32 &= ~(BIT(27) | BIT(26));
3074 val32 |= BIT(27);
3075 rtl8xxxu_write32(priv, REG_TX_OFDM_BBON, val32);
3076
3077 val32 = rtl8xxxu_read32(priv, REG_TX_TO_TX);
3078 val32 &= ~(BIT(27) | BIT(26));
3079 val32 |= BIT(27);
3080 rtl8xxxu_write32(priv, REG_TX_TO_TX, val32);
3081 }
3082
Jes Sorensenb9f498e2016-02-29 17:04:18 -05003083 if (priv->rtlchip == 0x8723b)
3084 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_8723bu_table);
3085 else if (priv->hi_pa)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003086 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_highpa_table);
3087 else
3088 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_standard_table);
3089
Jes Sorensen35a741f2016-02-29 17:04:10 -05003090 if ((priv->rtlchip == 0x8723a || priv->rtlchip == 0x8723b) &&
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003091 priv->efuse_wifi.efuse8723.version >= 0x01) {
3092 val32 = rtl8xxxu_read32(priv, REG_MAC_PHY_CTRL);
3093
3094 val8 = priv->efuse_wifi.efuse8723.xtal_k & 0x3f;
3095 val32 &= 0xff000fff;
3096 val32 |= ((val8 | (val8 << 6)) << 12);
3097
3098 rtl8xxxu_write32(priv, REG_MAC_PHY_CTRL, val32);
3099 }
3100
3101 ldoa15 = LDOA15_ENABLE | LDOA15_OBUF;
3102 ldov12d = LDOV12D_ENABLE | BIT(2) | (2 << LDOV12D_VADJ_SHIFT);
3103 ldohci12 = 0x57;
3104 lpldo = 1;
3105 val32 = (lpldo << 24) | (ldohci12 << 16) | (ldov12d << 8) | ldoa15;
3106
3107 rtl8xxxu_write32(priv, REG_LDOA15_CTRL, val32);
3108
3109 return 0;
3110}
3111
3112static int rtl8xxxu_init_rf_regs(struct rtl8xxxu_priv *priv,
3113 struct rtl8xxxu_rfregval *array,
3114 enum rtl8xxxu_rfpath path)
3115{
3116 int i, ret;
3117 u8 reg;
3118 u32 val;
3119
3120 for (i = 0; ; i++) {
3121 reg = array[i].reg;
3122 val = array[i].val;
3123
3124 if (reg == 0xff && val == 0xffffffff)
3125 break;
3126
3127 switch (reg) {
3128 case 0xfe:
3129 msleep(50);
3130 continue;
3131 case 0xfd:
3132 mdelay(5);
3133 continue;
3134 case 0xfc:
3135 mdelay(1);
3136 continue;
3137 case 0xfb:
3138 udelay(50);
3139 continue;
3140 case 0xfa:
3141 udelay(5);
3142 continue;
3143 case 0xf9:
3144 udelay(1);
3145 continue;
3146 }
3147
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003148 ret = rtl8xxxu_write_rfreg(priv, path, reg, val);
3149 if (ret) {
3150 dev_warn(&priv->udev->dev,
3151 "Failed to initialize RF\n");
3152 return -EAGAIN;
3153 }
3154 udelay(1);
3155 }
3156
3157 return 0;
3158}
3159
3160static int rtl8xxxu_init_phy_rf(struct rtl8xxxu_priv *priv,
3161 struct rtl8xxxu_rfregval *table,
3162 enum rtl8xxxu_rfpath path)
3163{
3164 u32 val32;
3165 u16 val16, rfsi_rfenv;
3166 u16 reg_sw_ctrl, reg_int_oe, reg_hssi_parm2;
3167
3168 switch (path) {
3169 case RF_A:
3170 reg_sw_ctrl = REG_FPGA0_XA_RF_SW_CTRL;
3171 reg_int_oe = REG_FPGA0_XA_RF_INT_OE;
3172 reg_hssi_parm2 = REG_FPGA0_XA_HSSI_PARM2;
3173 break;
3174 case RF_B:
3175 reg_sw_ctrl = REG_FPGA0_XB_RF_SW_CTRL;
3176 reg_int_oe = REG_FPGA0_XB_RF_INT_OE;
3177 reg_hssi_parm2 = REG_FPGA0_XB_HSSI_PARM2;
3178 break;
3179 default:
3180 dev_err(&priv->udev->dev, "%s:Unsupported RF path %c\n",
3181 __func__, path + 'A');
3182 return -EINVAL;
3183 }
3184 /* For path B, use XB */
3185 rfsi_rfenv = rtl8xxxu_read16(priv, reg_sw_ctrl);
3186 rfsi_rfenv &= FPGA0_RF_RFENV;
3187
3188 /*
3189 * These two we might be able to optimize into one
3190 */
3191 val32 = rtl8xxxu_read32(priv, reg_int_oe);
3192 val32 |= BIT(20); /* 0x10 << 16 */
3193 rtl8xxxu_write32(priv, reg_int_oe, val32);
3194 udelay(1);
3195
3196 val32 = rtl8xxxu_read32(priv, reg_int_oe);
3197 val32 |= BIT(4);
3198 rtl8xxxu_write32(priv, reg_int_oe, val32);
3199 udelay(1);
3200
3201 /*
3202 * These two we might be able to optimize into one
3203 */
3204 val32 = rtl8xxxu_read32(priv, reg_hssi_parm2);
3205 val32 &= ~FPGA0_HSSI_3WIRE_ADDR_LEN;
3206 rtl8xxxu_write32(priv, reg_hssi_parm2, val32);
3207 udelay(1);
3208
3209 val32 = rtl8xxxu_read32(priv, reg_hssi_parm2);
3210 val32 &= ~FPGA0_HSSI_3WIRE_DATA_LEN;
3211 rtl8xxxu_write32(priv, reg_hssi_parm2, val32);
3212 udelay(1);
3213
3214 rtl8xxxu_init_rf_regs(priv, table, path);
3215
3216 /* For path B, use XB */
3217 val16 = rtl8xxxu_read16(priv, reg_sw_ctrl);
3218 val16 &= ~FPGA0_RF_RFENV;
3219 val16 |= rfsi_rfenv;
3220 rtl8xxxu_write16(priv, reg_sw_ctrl, val16);
3221
3222 return 0;
3223}
3224
3225static int rtl8xxxu_llt_write(struct rtl8xxxu_priv *priv, u8 address, u8 data)
3226{
3227 int ret = -EBUSY;
3228 int count = 0;
3229 u32 value;
3230
3231 value = LLT_OP_WRITE | address << 8 | data;
3232
3233 rtl8xxxu_write32(priv, REG_LLT_INIT, value);
3234
3235 do {
3236 value = rtl8xxxu_read32(priv, REG_LLT_INIT);
3237 if ((value & LLT_OP_MASK) == LLT_OP_INACTIVE) {
3238 ret = 0;
3239 break;
3240 }
3241 } while (count++ < 20);
3242
3243 return ret;
3244}
3245
3246static int rtl8xxxu_init_llt_table(struct rtl8xxxu_priv *priv, u8 last_tx_page)
3247{
3248 int ret;
3249 int i;
3250
3251 for (i = 0; i < last_tx_page; i++) {
3252 ret = rtl8xxxu_llt_write(priv, i, i + 1);
3253 if (ret)
3254 goto exit;
3255 }
3256
3257 ret = rtl8xxxu_llt_write(priv, last_tx_page, 0xff);
3258 if (ret)
3259 goto exit;
3260
3261 /* Mark remaining pages as a ring buffer */
3262 for (i = last_tx_page + 1; i < 0xff; i++) {
3263 ret = rtl8xxxu_llt_write(priv, i, (i + 1));
3264 if (ret)
3265 goto exit;
3266 }
3267
3268 /* Let last entry point to the start entry of ring buffer */
3269 ret = rtl8xxxu_llt_write(priv, 0xff, last_tx_page + 1);
3270 if (ret)
3271 goto exit;
3272
3273exit:
3274 return ret;
3275}
3276
Jes Sorensen74b99be2016-02-29 17:04:04 -05003277static int rtl8xxxu_auto_llt_table(struct rtl8xxxu_priv *priv, u8 last_tx_page)
3278{
3279 u32 val32;
3280 int ret = 0;
3281 int i;
3282
3283 val32 = rtl8xxxu_read32(priv, REG_AUTO_LLT);
Jes Sorensen74b99be2016-02-29 17:04:04 -05003284 val32 |= AUTO_LLT_INIT_LLT;
3285 rtl8xxxu_write32(priv, REG_AUTO_LLT, val32);
3286
3287 for (i = 500; i; i--) {
3288 val32 = rtl8xxxu_read32(priv, REG_AUTO_LLT);
3289 if (!(val32 & AUTO_LLT_INIT_LLT))
3290 break;
3291 usleep_range(2, 4);
3292 }
3293
Jes Sorensen4de24812016-02-29 17:04:07 -05003294 if (!i) {
Jes Sorensen74b99be2016-02-29 17:04:04 -05003295 ret = -EBUSY;
3296 dev_warn(&priv->udev->dev, "LLT table init failed\n");
3297 }
Jes Sorensen74b99be2016-02-29 17:04:04 -05003298
3299 return ret;
3300}
3301
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003302static int rtl8xxxu_init_queue_priority(struct rtl8xxxu_priv *priv)
3303{
3304 u16 val16, hi, lo;
3305 u16 hiq, mgq, bkq, beq, viq, voq;
3306 int hip, mgp, bkp, bep, vip, vop;
3307 int ret = 0;
3308
3309 switch (priv->ep_tx_count) {
3310 case 1:
3311 if (priv->ep_tx_high_queue) {
3312 hi = TRXDMA_QUEUE_HIGH;
3313 } else if (priv->ep_tx_low_queue) {
3314 hi = TRXDMA_QUEUE_LOW;
3315 } else if (priv->ep_tx_normal_queue) {
3316 hi = TRXDMA_QUEUE_NORMAL;
3317 } else {
3318 hi = 0;
3319 ret = -EINVAL;
3320 }
3321
3322 hiq = hi;
3323 mgq = hi;
3324 bkq = hi;
3325 beq = hi;
3326 viq = hi;
3327 voq = hi;
3328
3329 hip = 0;
3330 mgp = 0;
3331 bkp = 0;
3332 bep = 0;
3333 vip = 0;
3334 vop = 0;
3335 break;
3336 case 2:
3337 if (priv->ep_tx_high_queue && priv->ep_tx_low_queue) {
3338 hi = TRXDMA_QUEUE_HIGH;
3339 lo = TRXDMA_QUEUE_LOW;
3340 } else if (priv->ep_tx_normal_queue && priv->ep_tx_low_queue) {
3341 hi = TRXDMA_QUEUE_NORMAL;
3342 lo = TRXDMA_QUEUE_LOW;
3343 } else if (priv->ep_tx_high_queue && priv->ep_tx_normal_queue) {
3344 hi = TRXDMA_QUEUE_HIGH;
3345 lo = TRXDMA_QUEUE_NORMAL;
3346 } else {
3347 ret = -EINVAL;
3348 hi = 0;
3349 lo = 0;
3350 }
3351
3352 hiq = hi;
3353 mgq = hi;
3354 bkq = lo;
3355 beq = lo;
3356 viq = hi;
3357 voq = hi;
3358
3359 hip = 0;
3360 mgp = 0;
3361 bkp = 1;
3362 bep = 1;
3363 vip = 0;
3364 vop = 0;
3365 break;
3366 case 3:
3367 beq = TRXDMA_QUEUE_LOW;
3368 bkq = TRXDMA_QUEUE_LOW;
3369 viq = TRXDMA_QUEUE_NORMAL;
3370 voq = TRXDMA_QUEUE_HIGH;
3371 mgq = TRXDMA_QUEUE_HIGH;
3372 hiq = TRXDMA_QUEUE_HIGH;
3373
3374 hip = hiq ^ 3;
3375 mgp = mgq ^ 3;
3376 bkp = bkq ^ 3;
3377 bep = beq ^ 3;
3378 vip = viq ^ 3;
3379 vop = viq ^ 3;
3380 break;
3381 default:
3382 ret = -EINVAL;
3383 }
3384
3385 /*
3386 * None of the vendor drivers are configuring the beacon
3387 * queue here .... why?
3388 */
3389 if (!ret) {
3390 val16 = rtl8xxxu_read16(priv, REG_TRXDMA_CTRL);
3391 val16 &= 0x7;
3392 val16 |= (voq << TRXDMA_CTRL_VOQ_SHIFT) |
3393 (viq << TRXDMA_CTRL_VIQ_SHIFT) |
3394 (beq << TRXDMA_CTRL_BEQ_SHIFT) |
3395 (bkq << TRXDMA_CTRL_BKQ_SHIFT) |
3396 (mgq << TRXDMA_CTRL_MGQ_SHIFT) |
3397 (hiq << TRXDMA_CTRL_HIQ_SHIFT);
3398 rtl8xxxu_write16(priv, REG_TRXDMA_CTRL, val16);
3399
3400 priv->pipe_out[TXDESC_QUEUE_VO] =
3401 usb_sndbulkpipe(priv->udev, priv->out_ep[vop]);
3402 priv->pipe_out[TXDESC_QUEUE_VI] =
3403 usb_sndbulkpipe(priv->udev, priv->out_ep[vip]);
3404 priv->pipe_out[TXDESC_QUEUE_BE] =
3405 usb_sndbulkpipe(priv->udev, priv->out_ep[bep]);
3406 priv->pipe_out[TXDESC_QUEUE_BK] =
3407 usb_sndbulkpipe(priv->udev, priv->out_ep[bkp]);
3408 priv->pipe_out[TXDESC_QUEUE_BEACON] =
3409 usb_sndbulkpipe(priv->udev, priv->out_ep[0]);
3410 priv->pipe_out[TXDESC_QUEUE_MGNT] =
3411 usb_sndbulkpipe(priv->udev, priv->out_ep[mgp]);
3412 priv->pipe_out[TXDESC_QUEUE_HIGH] =
3413 usb_sndbulkpipe(priv->udev, priv->out_ep[hip]);
3414 priv->pipe_out[TXDESC_QUEUE_CMD] =
3415 usb_sndbulkpipe(priv->udev, priv->out_ep[0]);
3416 }
3417
3418 return ret;
3419}
3420
3421static void rtl8xxxu_fill_iqk_matrix_a(struct rtl8xxxu_priv *priv,
3422 bool iqk_ok, int result[][8],
3423 int candidate, bool tx_only)
3424{
3425 u32 oldval, x, tx0_a, reg;
3426 int y, tx0_c;
3427 u32 val32;
3428
3429 if (!iqk_ok)
3430 return;
3431
3432 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE);
3433 oldval = val32 >> 22;
3434
3435 x = result[candidate][0];
3436 if ((x & 0x00000200) != 0)
3437 x = x | 0xfffffc00;
3438 tx0_a = (x * oldval) >> 8;
3439
3440 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE);
3441 val32 &= ~0x3ff;
3442 val32 |= tx0_a;
3443 rtl8xxxu_write32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE, val32);
3444
3445 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
3446 val32 &= ~BIT(31);
3447 if ((x * oldval >> 7) & 0x1)
3448 val32 |= BIT(31);
3449 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
3450
3451 y = result[candidate][1];
3452 if ((y & 0x00000200) != 0)
3453 y = y | 0xfffffc00;
3454 tx0_c = (y * oldval) >> 8;
3455
3456 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XC_TX_AFE);
3457 val32 &= ~0xf0000000;
3458 val32 |= (((tx0_c & 0x3c0) >> 6) << 28);
3459 rtl8xxxu_write32(priv, REG_OFDM0_XC_TX_AFE, val32);
3460
3461 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE);
3462 val32 &= ~0x003f0000;
3463 val32 |= ((tx0_c & 0x3f) << 16);
3464 rtl8xxxu_write32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE, val32);
3465
3466 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
3467 val32 &= ~BIT(29);
3468 if ((y * oldval >> 7) & 0x1)
3469 val32 |= BIT(29);
3470 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
3471
3472 if (tx_only) {
3473 dev_dbg(&priv->udev->dev, "%s: only TX\n", __func__);
3474 return;
3475 }
3476
3477 reg = result[candidate][2];
3478
3479 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE);
3480 val32 &= ~0x3ff;
3481 val32 |= (reg & 0x3ff);
3482 rtl8xxxu_write32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE, val32);
3483
3484 reg = result[candidate][3] & 0x3F;
3485
3486 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE);
3487 val32 &= ~0xfc00;
3488 val32 |= ((reg << 10) & 0xfc00);
3489 rtl8xxxu_write32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE, val32);
3490
3491 reg = (result[candidate][3] >> 6) & 0xF;
3492
3493 val32 = rtl8xxxu_read32(priv, REG_OFDM0_RX_IQ_EXT_ANTA);
3494 val32 &= ~0xf0000000;
3495 val32 |= (reg << 28);
3496 rtl8xxxu_write32(priv, REG_OFDM0_RX_IQ_EXT_ANTA, val32);
3497}
3498
3499static void rtl8xxxu_fill_iqk_matrix_b(struct rtl8xxxu_priv *priv,
3500 bool iqk_ok, int result[][8],
3501 int candidate, bool tx_only)
3502{
3503 u32 oldval, x, tx1_a, reg;
3504 int y, tx1_c;
3505 u32 val32;
3506
3507 if (!iqk_ok)
3508 return;
3509
3510 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE);
3511 oldval = val32 >> 22;
3512
3513 x = result[candidate][4];
3514 if ((x & 0x00000200) != 0)
3515 x = x | 0xfffffc00;
3516 tx1_a = (x * oldval) >> 8;
3517
3518 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE);
3519 val32 &= ~0x3ff;
3520 val32 |= tx1_a;
3521 rtl8xxxu_write32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE, val32);
3522
3523 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
3524 val32 &= ~BIT(27);
3525 if ((x * oldval >> 7) & 0x1)
3526 val32 |= BIT(27);
3527 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
3528
3529 y = result[candidate][5];
3530 if ((y & 0x00000200) != 0)
3531 y = y | 0xfffffc00;
3532 tx1_c = (y * oldval) >> 8;
3533
3534 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XD_TX_AFE);
3535 val32 &= ~0xf0000000;
3536 val32 |= (((tx1_c & 0x3c0) >> 6) << 28);
3537 rtl8xxxu_write32(priv, REG_OFDM0_XD_TX_AFE, val32);
3538
3539 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE);
3540 val32 &= ~0x003f0000;
3541 val32 |= ((tx1_c & 0x3f) << 16);
3542 rtl8xxxu_write32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE, val32);
3543
3544 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
3545 val32 &= ~BIT(25);
3546 if ((y * oldval >> 7) & 0x1)
3547 val32 |= BIT(25);
3548 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
3549
3550 if (tx_only) {
3551 dev_dbg(&priv->udev->dev, "%s: only TX\n", __func__);
3552 return;
3553 }
3554
3555 reg = result[candidate][6];
3556
3557 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE);
3558 val32 &= ~0x3ff;
3559 val32 |= (reg & 0x3ff);
3560 rtl8xxxu_write32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE, val32);
3561
3562 reg = result[candidate][7] & 0x3f;
3563
3564 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE);
3565 val32 &= ~0xfc00;
3566 val32 |= ((reg << 10) & 0xfc00);
3567 rtl8xxxu_write32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE, val32);
3568
3569 reg = (result[candidate][7] >> 6) & 0xf;
3570
3571 val32 = rtl8xxxu_read32(priv, REG_OFDM0_AGCR_SSI_TABLE);
3572 val32 &= ~0x0000f000;
3573 val32 |= (reg << 12);
3574 rtl8xxxu_write32(priv, REG_OFDM0_AGCR_SSI_TABLE, val32);
3575}
3576
3577#define MAX_TOLERANCE 5
3578
3579static bool rtl8xxxu_simularity_compare(struct rtl8xxxu_priv *priv,
3580 int result[][8], int c1, int c2)
3581{
3582 u32 i, j, diff, simubitmap, bound = 0;
3583 int candidate[2] = {-1, -1}; /* for path A and path B */
3584 bool retval = true;
3585
3586 if (priv->tx_paths > 1)
3587 bound = 8;
3588 else
3589 bound = 4;
3590
3591 simubitmap = 0;
3592
3593 for (i = 0; i < bound; i++) {
3594 diff = (result[c1][i] > result[c2][i]) ?
3595 (result[c1][i] - result[c2][i]) :
3596 (result[c2][i] - result[c1][i]);
3597 if (diff > MAX_TOLERANCE) {
3598 if ((i == 2 || i == 6) && !simubitmap) {
3599 if (result[c1][i] + result[c1][i + 1] == 0)
3600 candidate[(i / 4)] = c2;
3601 else if (result[c2][i] + result[c2][i + 1] == 0)
3602 candidate[(i / 4)] = c1;
3603 else
3604 simubitmap = simubitmap | (1 << i);
3605 } else {
3606 simubitmap = simubitmap | (1 << i);
3607 }
3608 }
3609 }
3610
3611 if (simubitmap == 0) {
3612 for (i = 0; i < (bound / 4); i++) {
3613 if (candidate[i] >= 0) {
3614 for (j = i * 4; j < (i + 1) * 4 - 2; j++)
3615 result[3][j] = result[candidate[i]][j];
3616 retval = false;
3617 }
3618 }
3619 return retval;
3620 } else if (!(simubitmap & 0x0f)) {
3621 /* path A OK */
3622 for (i = 0; i < 4; i++)
3623 result[3][i] = result[c1][i];
3624 } else if (!(simubitmap & 0xf0) && priv->tx_paths > 1) {
3625 /* path B OK */
3626 for (i = 4; i < 8; i++)
3627 result[3][i] = result[c1][i];
3628 }
3629
3630 return false;
3631}
3632
Jes Sorensene1547c52016-02-29 17:04:35 -05003633static bool rtl8723bu_simularity_compare(struct rtl8xxxu_priv *priv,
3634 int result[][8], int c1, int c2)
3635{
3636 u32 i, j, diff, simubitmap, bound = 0;
3637 int candidate[2] = {-1, -1}; /* for path A and path B */
3638 int tmp1, tmp2;
3639 bool retval = true;
3640
3641 if (priv->tx_paths > 1)
3642 bound = 8;
3643 else
3644 bound = 4;
3645
3646 simubitmap = 0;
3647
3648 for (i = 0; i < bound; i++) {
3649 if (i & 1) {
3650 if ((result[c1][i] & 0x00000200))
3651 tmp1 = result[c1][i] | 0xfffffc00;
3652 else
3653 tmp1 = result[c1][i];
3654
3655 if ((result[c2][i]& 0x00000200))
3656 tmp2 = result[c2][i] | 0xfffffc00;
3657 else
3658 tmp2 = result[c2][i];
3659 } else {
3660 tmp1 = result[c1][i];
3661 tmp2 = result[c2][i];
3662 }
3663
3664 diff = (tmp1 > tmp2) ? (tmp1 - tmp2) : (tmp2 - tmp1);
3665
3666 if (diff > MAX_TOLERANCE) {
3667 if ((i == 2 || i == 6) && !simubitmap) {
3668 if (result[c1][i] + result[c1][i + 1] == 0)
3669 candidate[(i / 4)] = c2;
3670 else if (result[c2][i] + result[c2][i + 1] == 0)
3671 candidate[(i / 4)] = c1;
3672 else
3673 simubitmap = simubitmap | (1 << i);
3674 } else {
3675 simubitmap = simubitmap | (1 << i);
3676 }
3677 }
3678 }
3679
3680 if (simubitmap == 0) {
3681 for (i = 0; i < (bound / 4); i++) {
3682 if (candidate[i] >= 0) {
3683 for (j = i * 4; j < (i + 1) * 4 - 2; j++)
3684 result[3][j] = result[candidate[i]][j];
3685 retval = false;
3686 }
3687 }
3688 return retval;
3689 } else {
3690 if (!(simubitmap & 0x03)) {
3691 /* path A TX OK */
3692 for (i = 0; i < 2; i++)
3693 result[3][i] = result[c1][i];
3694 }
3695
3696 if (!(simubitmap & 0x0c)) {
3697 /* path A RX OK */
3698 for (i = 2; i < 4; i++)
3699 result[3][i] = result[c1][i];
3700 }
3701
3702 if (!(simubitmap & 0x30) && priv->tx_paths > 1) {
3703 /* path B RX OK */
3704 for (i = 4; i < 6; i++)
3705 result[3][i] = result[c1][i];
3706 }
3707
3708 if (!(simubitmap & 0x30) && priv->tx_paths > 1) {
3709 /* path B RX OK */
3710 for (i = 6; i < 8; i++)
3711 result[3][i] = result[c1][i];
3712 }
3713 }
3714
3715 return false;
3716}
3717
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003718static void
3719rtl8xxxu_save_mac_regs(struct rtl8xxxu_priv *priv, const u32 *reg, u32 *backup)
3720{
3721 int i;
3722
3723 for (i = 0; i < (RTL8XXXU_MAC_REGS - 1); i++)
3724 backup[i] = rtl8xxxu_read8(priv, reg[i]);
3725
3726 backup[i] = rtl8xxxu_read32(priv, reg[i]);
3727}
3728
3729static void rtl8xxxu_restore_mac_regs(struct rtl8xxxu_priv *priv,
3730 const u32 *reg, u32 *backup)
3731{
3732 int i;
3733
3734 for (i = 0; i < (RTL8XXXU_MAC_REGS - 1); i++)
3735 rtl8xxxu_write8(priv, reg[i], backup[i]);
3736
3737 rtl8xxxu_write32(priv, reg[i], backup[i]);
3738}
3739
3740static void rtl8xxxu_save_regs(struct rtl8xxxu_priv *priv, const u32 *regs,
3741 u32 *backup, int count)
3742{
3743 int i;
3744
3745 for (i = 0; i < count; i++)
3746 backup[i] = rtl8xxxu_read32(priv, regs[i]);
3747}
3748
3749static void rtl8xxxu_restore_regs(struct rtl8xxxu_priv *priv, const u32 *regs,
3750 u32 *backup, int count)
3751{
3752 int i;
3753
3754 for (i = 0; i < count; i++)
3755 rtl8xxxu_write32(priv, regs[i], backup[i]);
3756}
3757
3758
3759static void rtl8xxxu_path_adda_on(struct rtl8xxxu_priv *priv, const u32 *regs,
3760 bool path_a_on)
3761{
3762 u32 path_on;
3763 int i;
3764
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003765 if (priv->tx_paths == 1) {
Jes Sorensen8634af52016-02-29 17:04:33 -05003766 path_on = priv->fops->adda_1t_path_on;
3767 rtl8xxxu_write32(priv, regs[0], priv->fops->adda_1t_init);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003768 } else {
Jes Sorensen8634af52016-02-29 17:04:33 -05003769 path_on = path_a_on ? priv->fops->adda_2t_path_on_a :
3770 priv->fops->adda_2t_path_on_b;
3771
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003772 rtl8xxxu_write32(priv, regs[0], path_on);
3773 }
3774
3775 for (i = 1 ; i < RTL8XXXU_ADDA_REGS ; i++)
3776 rtl8xxxu_write32(priv, regs[i], path_on);
3777}
3778
3779static void rtl8xxxu_mac_calibration(struct rtl8xxxu_priv *priv,
3780 const u32 *regs, u32 *backup)
3781{
3782 int i = 0;
3783
3784 rtl8xxxu_write8(priv, regs[i], 0x3f);
3785
3786 for (i = 1 ; i < (RTL8XXXU_MAC_REGS - 1); i++)
3787 rtl8xxxu_write8(priv, regs[i], (u8)(backup[i] & ~BIT(3)));
3788
3789 rtl8xxxu_write8(priv, regs[i], (u8)(backup[i] & ~BIT(5)));
3790}
3791
3792static int rtl8xxxu_iqk_path_a(struct rtl8xxxu_priv *priv)
3793{
3794 u32 reg_eac, reg_e94, reg_e9c, reg_ea4, val32;
3795 int result = 0;
3796
3797 /* path-A IQK setting */
3798 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x10008c1f);
3799 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x10008c1f);
3800 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82140102);
3801
3802 val32 = (priv->rf_paths > 1) ? 0x28160202 :
3803 /*IS_81xxC_VENDOR_UMC_B_CUT(pHalData->VersionID)?0x28160202: */
3804 0x28160502;
3805 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, val32);
3806
3807 /* path-B IQK setting */
3808 if (priv->rf_paths > 1) {
3809 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x10008c22);
3810 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x10008c22);
3811 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82140102);
3812 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28160202);
3813 }
3814
3815 /* LO calibration setting */
3816 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x001028d1);
3817
3818 /* One shot, path A LOK & IQK */
3819 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
3820 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
3821
3822 mdelay(1);
3823
3824 /* Check failed */
3825 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
3826 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
3827 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
3828 reg_ea4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_A_2);
3829
3830 if (!(reg_eac & BIT(28)) &&
3831 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
3832 ((reg_e9c & 0x03ff0000) != 0x00420000))
3833 result |= 0x01;
3834 else /* If TX not OK, ignore RX */
3835 goto out;
3836
3837 /* If TX is OK, check whether RX is OK */
3838 if (!(reg_eac & BIT(27)) &&
3839 ((reg_ea4 & 0x03ff0000) != 0x01320000) &&
3840 ((reg_eac & 0x03ff0000) != 0x00360000))
3841 result |= 0x02;
3842 else
3843 dev_warn(&priv->udev->dev, "%s: Path A RX IQK failed!\n",
3844 __func__);
3845out:
3846 return result;
3847}
3848
3849static int rtl8xxxu_iqk_path_b(struct rtl8xxxu_priv *priv)
3850{
3851 u32 reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc;
3852 int result = 0;
3853
3854 /* One shot, path B LOK & IQK */
3855 rtl8xxxu_write32(priv, REG_IQK_AGC_CONT, 0x00000002);
3856 rtl8xxxu_write32(priv, REG_IQK_AGC_CONT, 0x00000000);
3857
3858 mdelay(1);
3859
3860 /* Check failed */
3861 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
3862 reg_eb4 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
3863 reg_ebc = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
3864 reg_ec4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_B_2);
3865 reg_ecc = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_B_2);
3866
3867 if (!(reg_eac & BIT(31)) &&
3868 ((reg_eb4 & 0x03ff0000) != 0x01420000) &&
3869 ((reg_ebc & 0x03ff0000) != 0x00420000))
3870 result |= 0x01;
3871 else
3872 goto out;
3873
3874 if (!(reg_eac & BIT(30)) &&
3875 (((reg_ec4 & 0x03ff0000) >> 16) != 0x132) &&
3876 (((reg_ecc & 0x03ff0000) >> 16) != 0x36))
3877 result |= 0x02;
3878 else
3879 dev_warn(&priv->udev->dev, "%s: Path B RX IQK failed!\n",
3880 __func__);
3881out:
3882 return result;
3883}
3884
Jes Sorensene1547c52016-02-29 17:04:35 -05003885static int rtl8723bu_iqk_path_a(struct rtl8xxxu_priv *priv)
3886{
3887 u32 reg_eac, reg_e94, reg_e9c, path_sel, val32;
3888 int result = 0;
3889
3890 path_sel = rtl8xxxu_read32(priv, REG_S0S1_PATH_SWITCH);
3891
3892 /*
3893 * Leave IQK mode
3894 */
3895 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
3896 val32 &= 0x000000ff;
3897 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
3898
3899 /*
3900 * Enable path A PA in TX IQK mode
3901 */
3902 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
3903 val32 |= 0x80000;
3904 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
3905 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x20000);
3906 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0003f);
3907 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xc7f87);
3908
3909 /*
3910 * Tx IQK setting
3911 */
3912 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
3913 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
3914
3915 /* path-A IQK setting */
3916 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
3917 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
3918 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
3919 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
3920
3921 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x821403ea);
3922 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28110000);
3923 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82110000);
3924 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28110000);
3925
3926 /* LO calibration setting */
3927 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x00462911);
3928
3929 /*
3930 * Enter IQK mode
3931 */
3932 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
3933 val32 &= 0x000000ff;
3934 val32 |= 0x80800000;
3935 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
3936
3937 /*
3938 * The vendor driver indicates the USB module is always using
3939 * S0S1 path 1 for the 8723bu. This may be different for 8192eu
3940 */
3941 if (priv->rf_paths > 1)
3942 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000000);
3943 else
3944 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000280);
3945
3946 /*
3947 * Bit 12 seems to be BT_GRANT, and is only found in the 8723bu.
3948 * No trace of this in the 8192eu or 8188eu vendor drivers.
3949 */
3950 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00000800);
3951
3952 /* One shot, path A LOK & IQK */
3953 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
3954 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
3955
3956 mdelay(1);
3957
3958 /* Restore Ant Path */
3959 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, path_sel);
3960#ifdef RTL8723BU_BT
3961 /* GNT_BT = 1 */
3962 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00001800);
3963#endif
3964
3965 /*
3966 * Leave IQK mode
3967 */
3968 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
3969 val32 &= 0x000000ff;
3970 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
3971
3972 /* Check failed */
3973 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
3974 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
3975 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
3976
3977 val32 = (reg_e9c >> 16) & 0x3ff;
3978 if (val32 & 0x200)
3979 val32 = 0x400 - val32;
3980
3981 if (!(reg_eac & BIT(28)) &&
3982 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
3983 ((reg_e9c & 0x03ff0000) != 0x00420000) &&
3984 ((reg_e94 & 0x03ff0000) < 0x01100000) &&
3985 ((reg_e94 & 0x03ff0000) > 0x00f00000) &&
3986 val32 < 0xf)
3987 result |= 0x01;
3988 else /* If TX not OK, ignore RX */
3989 goto out;
3990
3991out:
3992 return result;
3993}
3994
3995static int rtl8723bu_rx_iqk_path_a(struct rtl8xxxu_priv *priv)
3996{
3997 u32 reg_ea4, reg_eac, reg_e94, reg_e9c, path_sel, val32;
3998 int result = 0;
3999
4000 path_sel = rtl8xxxu_read32(priv, REG_S0S1_PATH_SWITCH);
4001
4002 /*
4003 * Leave IQK mode
4004 */
4005 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4006 val32 &= 0x000000ff;
4007 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4008
4009 /*
4010 * Enable path A PA in TX IQK mode
4011 */
4012 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
4013 val32 |= 0x80000;
4014 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
4015 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
4016 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
4017 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7fb7);
4018
4019 /*
4020 * Tx IQK setting
4021 */
4022 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
4023 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
4024
4025 /* path-A IQK setting */
4026 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
4027 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
4028 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
4029 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
4030
4031 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82160ff0);
4032 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28110000);
4033 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82110000);
4034 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28110000);
4035
4036 /* LO calibration setting */
4037 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a911);
4038
4039 /*
4040 * Enter IQK mode
4041 */
4042 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4043 val32 &= 0x000000ff;
4044 val32 |= 0x80800000;
4045 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4046
4047 /*
4048 * The vendor driver indicates the USB module is always using
4049 * S0S1 path 1 for the 8723bu. This may be different for 8192eu
4050 */
4051 if (priv->rf_paths > 1)
4052 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000000);
4053 else
4054 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000280);
4055
4056 /*
4057 * Bit 12 seems to be BT_GRANT, and is only found in the 8723bu.
4058 * No trace of this in the 8192eu or 8188eu vendor drivers.
4059 */
4060 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00000800);
4061
4062 /* One shot, path A LOK & IQK */
4063 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
4064 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
4065
4066 mdelay(1);
4067
4068 /* Restore Ant Path */
4069 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, path_sel);
4070#ifdef RTL8723BU_BT
4071 /* GNT_BT = 1 */
4072 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00001800);
4073#endif
4074
4075 /*
4076 * Leave IQK mode
4077 */
4078 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4079 val32 &= 0x000000ff;
4080 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4081
4082 /* Check failed */
4083 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4084 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
4085 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
4086
4087 val32 = (reg_e9c >> 16) & 0x3ff;
4088 if (val32 & 0x200)
4089 val32 = 0x400 - val32;
4090
4091 if (!(reg_eac & BIT(28)) &&
4092 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
4093 ((reg_e9c & 0x03ff0000) != 0x00420000) &&
4094 ((reg_e94 & 0x03ff0000) < 0x01100000) &&
4095 ((reg_e94 & 0x03ff0000) > 0x00f00000) &&
4096 val32 < 0xf)
4097 result |= 0x01;
4098 else /* If TX not OK, ignore RX */
4099 goto out;
4100
4101 val32 = 0x80007c00 | (reg_e94 &0x3ff0000) |
4102 ((reg_e9c & 0x3ff0000) >> 16);
4103 rtl8xxxu_write32(priv, REG_TX_IQK, val32);
4104
4105 /*
4106 * Modify RX IQK mode
4107 */
4108 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4109 val32 &= 0x000000ff;
4110 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4111 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
4112 val32 |= 0x80000;
4113 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
4114 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
4115 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
4116 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7d77);
4117
4118 /*
4119 * PA, PAD setting
4120 */
4121 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0xf80);
4122 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_55, 0x4021f);
4123
4124 /*
4125 * RX IQK setting
4126 */
4127 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
4128
4129 /* path-A IQK setting */
4130 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
4131 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x18008c1c);
4132 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
4133 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
4134
4135 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82110000);
4136 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x2816001f);
4137 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82110000);
4138 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28110000);
4139
4140 /* LO calibration setting */
4141 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a8d1);
4142
4143 /*
4144 * Enter IQK mode
4145 */
4146 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4147 val32 &= 0x000000ff;
4148 val32 |= 0x80800000;
4149 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4150
4151 if (priv->rf_paths > 1)
4152 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000000);
4153 else
4154 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000280);
4155
4156 /*
4157 * Disable BT
4158 */
4159 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00000800);
4160
4161 /* One shot, path A LOK & IQK */
4162 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
4163 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
4164
4165 mdelay(1);
4166
4167 /* Restore Ant Path */
4168 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, path_sel);
4169#ifdef RTL8723BU_BT
4170 /* GNT_BT = 1 */
4171 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00001800);
4172#endif
4173
4174 /*
4175 * Leave IQK mode
4176 */
4177 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4178 val32 &= 0x000000ff;
4179 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4180
4181 /* Check failed */
4182 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4183 reg_ea4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_A_2);
4184
4185 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x780);
4186
4187 val32 = (reg_eac >> 16) & 0x3ff;
4188 if (val32 & 0x200)
4189 val32 = 0x400 - val32;
4190
4191 if (!(reg_eac & BIT(27)) &&
4192 ((reg_ea4 & 0x03ff0000) != 0x01320000) &&
4193 ((reg_eac & 0x03ff0000) != 0x00360000) &&
4194 ((reg_ea4 & 0x03ff0000) < 0x01100000) &&
4195 ((reg_ea4 & 0x03ff0000) > 0x00f00000) &&
4196 val32 < 0xf)
4197 result |= 0x02;
4198 else /* If TX not OK, ignore RX */
4199 goto out;
4200out:
4201 return result;
4202}
4203
4204#ifdef RTL8723BU_PATH_B
4205static int rtl8723bu_iqk_path_b(struct rtl8xxxu_priv *priv)
4206{
4207 u32 reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc, path_sel;
4208 int result = 0;
4209
4210 path_sel = rtl8xxxu_read32(priv, REG_S0S1_PATH_SWITCH);
4211
4212 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4213 val32 &= 0x000000ff;
4214 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4215
4216 /* One shot, path B LOK & IQK */
4217 rtl8xxxu_write32(priv, REG_IQK_AGC_CONT, 0x00000002);
4218 rtl8xxxu_write32(priv, REG_IQK_AGC_CONT, 0x00000000);
4219
4220 mdelay(1);
4221
4222 /* Check failed */
4223 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4224 reg_eb4 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
4225 reg_ebc = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
4226 reg_ec4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_B_2);
4227 reg_ecc = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_B_2);
4228
4229 if (!(reg_eac & BIT(31)) &&
4230 ((reg_eb4 & 0x03ff0000) != 0x01420000) &&
4231 ((reg_ebc & 0x03ff0000) != 0x00420000))
4232 result |= 0x01;
4233 else
4234 goto out;
4235
4236 if (!(reg_eac & BIT(30)) &&
4237 (((reg_ec4 & 0x03ff0000) >> 16) != 0x132) &&
4238 (((reg_ecc & 0x03ff0000) >> 16) != 0x36))
4239 result |= 0x02;
4240 else
4241 dev_warn(&priv->udev->dev, "%s: Path B RX IQK failed!\n",
4242 __func__);
4243out:
4244 return result;
4245}
4246#endif
4247
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004248static void rtl8xxxu_phy_iqcalibrate(struct rtl8xxxu_priv *priv,
4249 int result[][8], int t)
4250{
4251 struct device *dev = &priv->udev->dev;
4252 u32 i, val32;
4253 int path_a_ok, path_b_ok;
4254 int retry = 2;
4255 const u32 adda_regs[RTL8XXXU_ADDA_REGS] = {
4256 REG_FPGA0_XCD_SWITCH_CTRL, REG_BLUETOOTH,
4257 REG_RX_WAIT_CCA, REG_TX_CCK_RFON,
4258 REG_TX_CCK_BBON, REG_TX_OFDM_RFON,
4259 REG_TX_OFDM_BBON, REG_TX_TO_RX,
4260 REG_TX_TO_TX, REG_RX_CCK,
4261 REG_RX_OFDM, REG_RX_WAIT_RIFS,
4262 REG_RX_TO_RX, REG_STANDBY,
4263 REG_SLEEP, REG_PMPD_ANAEN
4264 };
4265 const u32 iqk_mac_regs[RTL8XXXU_MAC_REGS] = {
4266 REG_TXPAUSE, REG_BEACON_CTRL,
4267 REG_BEACON_CTRL_1, REG_GPIO_MUXCFG
4268 };
4269 const u32 iqk_bb_regs[RTL8XXXU_BB_REGS] = {
4270 REG_OFDM0_TRX_PATH_ENABLE, REG_OFDM0_TR_MUX_PAR,
4271 REG_FPGA0_XCD_RF_SW_CTRL, REG_CONFIG_ANT_A, REG_CONFIG_ANT_B,
4272 REG_FPGA0_XAB_RF_SW_CTRL, REG_FPGA0_XA_RF_INT_OE,
4273 REG_FPGA0_XB_RF_INT_OE, REG_FPGA0_RF_MODE
4274 };
4275
4276 /*
4277 * Note: IQ calibration must be performed after loading
4278 * PHY_REG.txt , and radio_a, radio_b.txt
4279 */
4280
4281 if (t == 0) {
4282 /* Save ADDA parameters, turn Path A ADDA on */
4283 rtl8xxxu_save_regs(priv, adda_regs, priv->adda_backup,
4284 RTL8XXXU_ADDA_REGS);
4285 rtl8xxxu_save_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
4286 rtl8xxxu_save_regs(priv, iqk_bb_regs,
4287 priv->bb_backup, RTL8XXXU_BB_REGS);
4288 }
4289
4290 rtl8xxxu_path_adda_on(priv, adda_regs, true);
4291
4292 if (t == 0) {
4293 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XA_HSSI_PARM1);
4294 if (val32 & FPGA0_HSSI_PARM1_PI)
4295 priv->pi_enabled = 1;
4296 }
4297
4298 if (!priv->pi_enabled) {
4299 /* Switch BB to PI mode to do IQ Calibration. */
4300 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM1, 0x01000100);
4301 rtl8xxxu_write32(priv, REG_FPGA0_XB_HSSI_PARM1, 0x01000100);
4302 }
4303
4304 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
4305 val32 &= ~FPGA_RF_MODE_CCK;
4306 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
4307
4308 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, 0x03a05600);
4309 rtl8xxxu_write32(priv, REG_OFDM0_TR_MUX_PAR, 0x000800e4);
4310 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_SW_CTRL, 0x22204000);
4311
4312 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_SW_CTRL);
4313 val32 |= (FPGA0_RF_PAPE | (FPGA0_RF_PAPE << FPGA0_RF_BD_CTRL_SHIFT));
4314 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_SW_CTRL, val32);
4315
4316 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XA_RF_INT_OE);
4317 val32 &= ~BIT(10);
4318 rtl8xxxu_write32(priv, REG_FPGA0_XA_RF_INT_OE, val32);
4319 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XB_RF_INT_OE);
4320 val32 &= ~BIT(10);
4321 rtl8xxxu_write32(priv, REG_FPGA0_XB_RF_INT_OE, val32);
4322
4323 if (priv->tx_paths > 1) {
4324 rtl8xxxu_write32(priv, REG_FPGA0_XA_LSSI_PARM, 0x00010000);
4325 rtl8xxxu_write32(priv, REG_FPGA0_XB_LSSI_PARM, 0x00010000);
4326 }
4327
4328 /* MAC settings */
4329 rtl8xxxu_mac_calibration(priv, iqk_mac_regs, priv->mac_backup);
4330
4331 /* Page B init */
4332 rtl8xxxu_write32(priv, REG_CONFIG_ANT_A, 0x00080000);
4333
4334 if (priv->tx_paths > 1)
4335 rtl8xxxu_write32(priv, REG_CONFIG_ANT_B, 0x00080000);
4336
4337 /* IQ calibration setting */
4338 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
4339 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
4340 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
4341
4342 for (i = 0; i < retry; i++) {
4343 path_a_ok = rtl8xxxu_iqk_path_a(priv);
4344 if (path_a_ok == 0x03) {
4345 val32 = rtl8xxxu_read32(priv,
4346 REG_TX_POWER_BEFORE_IQK_A);
4347 result[t][0] = (val32 >> 16) & 0x3ff;
4348 val32 = rtl8xxxu_read32(priv,
4349 REG_TX_POWER_AFTER_IQK_A);
4350 result[t][1] = (val32 >> 16) & 0x3ff;
4351 val32 = rtl8xxxu_read32(priv,
4352 REG_RX_POWER_BEFORE_IQK_A_2);
4353 result[t][2] = (val32 >> 16) & 0x3ff;
4354 val32 = rtl8xxxu_read32(priv,
4355 REG_RX_POWER_AFTER_IQK_A_2);
4356 result[t][3] = (val32 >> 16) & 0x3ff;
4357 break;
4358 } else if (i == (retry - 1) && path_a_ok == 0x01) {
4359 /* TX IQK OK */
4360 dev_dbg(dev, "%s: Path A IQK Only Tx Success!!\n",
4361 __func__);
4362
4363 val32 = rtl8xxxu_read32(priv,
4364 REG_TX_POWER_BEFORE_IQK_A);
4365 result[t][0] = (val32 >> 16) & 0x3ff;
4366 val32 = rtl8xxxu_read32(priv,
4367 REG_TX_POWER_AFTER_IQK_A);
4368 result[t][1] = (val32 >> 16) & 0x3ff;
4369 }
4370 }
4371
4372 if (!path_a_ok)
4373 dev_dbg(dev, "%s: Path A IQK failed!\n", __func__);
4374
4375 if (priv->tx_paths > 1) {
4376 /*
4377 * Path A into standby
4378 */
4379 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x0);
4380 rtl8xxxu_write32(priv, REG_FPGA0_XA_LSSI_PARM, 0x00010000);
4381 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
4382
4383 /* Turn Path B ADDA on */
4384 rtl8xxxu_path_adda_on(priv, adda_regs, false);
4385
4386 for (i = 0; i < retry; i++) {
4387 path_b_ok = rtl8xxxu_iqk_path_b(priv);
4388 if (path_b_ok == 0x03) {
4389 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
4390 result[t][4] = (val32 >> 16) & 0x3ff;
4391 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
4392 result[t][5] = (val32 >> 16) & 0x3ff;
4393 val32 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_B_2);
4394 result[t][6] = (val32 >> 16) & 0x3ff;
4395 val32 = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_B_2);
4396 result[t][7] = (val32 >> 16) & 0x3ff;
4397 break;
4398 } else if (i == (retry - 1) && path_b_ok == 0x01) {
4399 /* TX IQK OK */
4400 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
4401 result[t][4] = (val32 >> 16) & 0x3ff;
4402 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
4403 result[t][5] = (val32 >> 16) & 0x3ff;
4404 }
4405 }
4406
4407 if (!path_b_ok)
4408 dev_dbg(dev, "%s: Path B IQK failed!\n", __func__);
4409 }
4410
4411 /* Back to BB mode, load original value */
4412 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0);
4413
4414 if (t) {
4415 if (!priv->pi_enabled) {
4416 /*
4417 * Switch back BB to SI mode after finishing
4418 * IQ Calibration
4419 */
4420 val32 = 0x01000000;
4421 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM1, val32);
4422 rtl8xxxu_write32(priv, REG_FPGA0_XB_HSSI_PARM1, val32);
4423 }
4424
4425 /* Reload ADDA power saving parameters */
4426 rtl8xxxu_restore_regs(priv, adda_regs, priv->adda_backup,
4427 RTL8XXXU_ADDA_REGS);
4428
4429 /* Reload MAC parameters */
4430 rtl8xxxu_restore_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
4431
4432 /* Reload BB parameters */
4433 rtl8xxxu_restore_regs(priv, iqk_bb_regs,
4434 priv->bb_backup, RTL8XXXU_BB_REGS);
4435
4436 /* Restore RX initial gain */
4437 rtl8xxxu_write32(priv, REG_FPGA0_XA_LSSI_PARM, 0x00032ed3);
4438
4439 if (priv->tx_paths > 1) {
4440 rtl8xxxu_write32(priv, REG_FPGA0_XB_LSSI_PARM,
4441 0x00032ed3);
4442 }
4443
4444 /* Load 0xe30 IQC default value */
4445 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x01008c00);
4446 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x01008c00);
4447 }
4448}
4449
Jes Sorensene1547c52016-02-29 17:04:35 -05004450static void rtl8723bu_phy_iqcalibrate(struct rtl8xxxu_priv *priv,
4451 int result[][8], int t)
4452{
4453 struct device *dev = &priv->udev->dev;
4454 u32 i, val32;
4455 int path_a_ok /*, path_b_ok */;
4456 int retry = 2;
4457 const u32 adda_regs[RTL8XXXU_ADDA_REGS] = {
4458 REG_FPGA0_XCD_SWITCH_CTRL, REG_BLUETOOTH,
4459 REG_RX_WAIT_CCA, REG_TX_CCK_RFON,
4460 REG_TX_CCK_BBON, REG_TX_OFDM_RFON,
4461 REG_TX_OFDM_BBON, REG_TX_TO_RX,
4462 REG_TX_TO_TX, REG_RX_CCK,
4463 REG_RX_OFDM, REG_RX_WAIT_RIFS,
4464 REG_RX_TO_RX, REG_STANDBY,
4465 REG_SLEEP, REG_PMPD_ANAEN
4466 };
4467 const u32 iqk_mac_regs[RTL8XXXU_MAC_REGS] = {
4468 REG_TXPAUSE, REG_BEACON_CTRL,
4469 REG_BEACON_CTRL_1, REG_GPIO_MUXCFG
4470 };
4471 const u32 iqk_bb_regs[RTL8XXXU_BB_REGS] = {
4472 REG_OFDM0_TRX_PATH_ENABLE, REG_OFDM0_TR_MUX_PAR,
4473 REG_FPGA0_XCD_RF_SW_CTRL, REG_CONFIG_ANT_A, REG_CONFIG_ANT_B,
4474 REG_FPGA0_XAB_RF_SW_CTRL, REG_FPGA0_XA_RF_INT_OE,
4475 REG_FPGA0_XB_RF_INT_OE, REG_FPGA0_RF_MODE
4476 };
4477 u8 xa_agc = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1) & 0xff;
4478 u8 xb_agc = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1) & 0xff;
4479
4480 /*
4481 * Note: IQ calibration must be performed after loading
4482 * PHY_REG.txt , and radio_a, radio_b.txt
4483 */
4484
4485 if (t == 0) {
4486 /* Save ADDA parameters, turn Path A ADDA on */
4487 rtl8xxxu_save_regs(priv, adda_regs, priv->adda_backup,
4488 RTL8XXXU_ADDA_REGS);
4489 rtl8xxxu_save_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
4490 rtl8xxxu_save_regs(priv, iqk_bb_regs,
4491 priv->bb_backup, RTL8XXXU_BB_REGS);
4492 }
4493
4494 rtl8xxxu_path_adda_on(priv, adda_regs, true);
4495
4496 /* MAC settings */
4497 rtl8xxxu_mac_calibration(priv, iqk_mac_regs, priv->mac_backup);
4498
4499 val32 = rtl8xxxu_read32(priv, REG_CCK0_AFE_SETTING);
4500 val32 |= 0x0f000000;
4501 rtl8xxxu_write32(priv, REG_CCK0_AFE_SETTING, val32);
4502
4503 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, 0x03a05600);
4504 rtl8xxxu_write32(priv, REG_OFDM0_TR_MUX_PAR, 0x000800e4);
4505 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_SW_CTRL, 0x22204000);
4506
4507#ifdef RTL8723BU_PATH_B
4508 /* Set RF mode to standby Path B */
4509 if (priv->tx_paths > 1)
4510 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC, 0x10000);
4511#endif
4512
4513#if 0
4514 /* Page B init */
4515 rtl8xxxu_write32(priv, REG_CONFIG_ANT_A, 0x0f600000);
4516
4517 if (priv->tx_paths > 1)
4518 rtl8xxxu_write32(priv, REG_CONFIG_ANT_B, 0x0f600000);
4519#endif
4520
4521 /*
4522 * RX IQ calibration setting for 8723B D cut large current issue
4523 * when leaving IPS
4524 */
4525 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4526 val32 &= 0x000000ff;
4527 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4528
4529 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
4530 val32 |= 0x80000;
4531 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
4532
4533 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
4534 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
4535 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7fb7);
4536
4537 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED);
4538 val32 |= 0x20;
4539 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED, val32);
4540
4541 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_43, 0x60fbd);
4542
4543 for (i = 0; i < retry; i++) {
4544 path_a_ok = rtl8723bu_iqk_path_a(priv);
4545 if (path_a_ok == 0x01) {
4546 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4547 val32 &= 0x000000ff;
4548 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4549
4550#if 0 /* Only needed in restore case, we may need this when going to suspend */
4551 priv->RFCalibrateInfo.TxLOK[RF_A] =
4552 rtl8xxxu_read_rfreg(priv, RF_A,
4553 RF6052_REG_TXM_IDAC);
4554#endif
4555
4556 val32 = rtl8xxxu_read32(priv,
4557 REG_TX_POWER_BEFORE_IQK_A);
4558 result[t][0] = (val32 >> 16) & 0x3ff;
4559 val32 = rtl8xxxu_read32(priv,
4560 REG_TX_POWER_AFTER_IQK_A);
4561 result[t][1] = (val32 >> 16) & 0x3ff;
4562
4563 break;
4564 }
4565 }
4566
4567 if (!path_a_ok)
4568 dev_dbg(dev, "%s: Path A TX IQK failed!\n", __func__);
4569
4570 for (i = 0; i < retry; i++) {
4571 path_a_ok = rtl8723bu_rx_iqk_path_a(priv);
4572 if (path_a_ok == 0x03) {
4573 val32 = rtl8xxxu_read32(priv,
4574 REG_RX_POWER_BEFORE_IQK_A_2);
4575 result[t][2] = (val32 >> 16) & 0x3ff;
4576 val32 = rtl8xxxu_read32(priv,
4577 REG_RX_POWER_AFTER_IQK_A_2);
4578 result[t][3] = (val32 >> 16) & 0x3ff;
4579
4580 break;
4581 }
4582 }
4583
4584 if (!path_a_ok)
4585 dev_dbg(dev, "%s: Path A RX IQK failed!\n", __func__);
4586
4587 if (priv->tx_paths > 1) {
4588#if 1
4589 dev_warn(dev, "%s: Path B not supported\n", __func__);
4590#else
4591
4592 /*
4593 * Path A into standby
4594 */
4595 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4596 val32 &= 0x000000ff;
4597 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4598 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0x10000);
4599
4600 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4601 val32 &= 0x000000ff;
4602 val32 |= 0x80800000;
4603 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4604
4605 /* Turn Path B ADDA on */
4606 rtl8xxxu_path_adda_on(priv, adda_regs, false);
4607
4608 for (i = 0; i < retry; i++) {
4609 path_b_ok = rtl8xxxu_iqk_path_b(priv);
4610 if (path_b_ok == 0x03) {
4611 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
4612 result[t][4] = (val32 >> 16) & 0x3ff;
4613 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
4614 result[t][5] = (val32 >> 16) & 0x3ff;
4615 break;
4616 }
4617 }
4618
4619 if (!path_b_ok)
4620 dev_dbg(dev, "%s: Path B IQK failed!\n", __func__);
4621
4622 for (i = 0; i < retry; i++) {
4623 path_b_ok = rtl8723bu_rx_iqk_path_b(priv);
4624 if (path_a_ok == 0x03) {
4625 val32 = rtl8xxxu_read32(priv,
4626 REG_RX_POWER_BEFORE_IQK_B_2);
4627 result[t][6] = (val32 >> 16) & 0x3ff;
4628 val32 = rtl8xxxu_read32(priv,
4629 REG_RX_POWER_AFTER_IQK_B_2);
4630 result[t][7] = (val32 >> 16) & 0x3ff;
4631 break;
4632 }
4633 }
4634
4635 if (!path_b_ok)
4636 dev_dbg(dev, "%s: Path B RX IQK failed!\n", __func__);
4637#endif
4638 }
4639
4640 /* Back to BB mode, load original value */
4641 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4642 val32 &= 0x000000ff;
4643 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4644
4645 if (t) {
4646 /* Reload ADDA power saving parameters */
4647 rtl8xxxu_restore_regs(priv, adda_regs, priv->adda_backup,
4648 RTL8XXXU_ADDA_REGS);
4649
4650 /* Reload MAC parameters */
4651 rtl8xxxu_restore_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
4652
4653 /* Reload BB parameters */
4654 rtl8xxxu_restore_regs(priv, iqk_bb_regs,
4655 priv->bb_backup, RTL8XXXU_BB_REGS);
4656
4657 /* Restore RX initial gain */
4658 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1);
4659 val32 &= 0xffffff00;
4660 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | 0x50);
4661 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | xa_agc);
4662
4663 if (priv->tx_paths > 1) {
4664 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1);
4665 val32 &= 0xffffff00;
4666 rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
4667 val32 | 0x50);
4668 rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
4669 val32 | xb_agc);
4670 }
4671
4672 /* Load 0xe30 IQC default value */
4673 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x01008c00);
4674 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x01008c00);
4675 }
4676}
4677
Jes Sorensenc7a5a192016-02-29 17:04:30 -05004678static void rtl8xxxu_prepare_calibrate(struct rtl8xxxu_priv *priv, u8 start)
4679{
4680 struct h2c_cmd h2c;
4681
4682 if (priv->fops->mbox_ext_width < 4)
4683 return;
4684
4685 memset(&h2c, 0, sizeof(struct h2c_cmd));
4686 h2c.bt_wlan_calibration.cmd = H2C_8723B_BT_WLAN_CALIBRATION;
4687 h2c.bt_wlan_calibration.data = start;
4688
4689 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_wlan_calibration));
4690}
4691
Jes Sorensene1547c52016-02-29 17:04:35 -05004692static void rtl8723au_phy_iq_calibrate(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004693{
4694 struct device *dev = &priv->udev->dev;
4695 int result[4][8]; /* last is final result */
4696 int i, candidate;
4697 bool path_a_ok, path_b_ok;
4698 u32 reg_e94, reg_e9c, reg_ea4, reg_eac;
4699 u32 reg_eb4, reg_ebc, reg_ec4, reg_ecc;
4700 s32 reg_tmp = 0;
4701 bool simu;
4702
Jes Sorensenc7a5a192016-02-29 17:04:30 -05004703 rtl8xxxu_prepare_calibrate(priv, 1);
4704
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004705 memset(result, 0, sizeof(result));
4706 candidate = -1;
4707
4708 path_a_ok = false;
4709 path_b_ok = false;
4710
4711 rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
4712
4713 for (i = 0; i < 3; i++) {
4714 rtl8xxxu_phy_iqcalibrate(priv, result, i);
4715
4716 if (i == 1) {
4717 simu = rtl8xxxu_simularity_compare(priv, result, 0, 1);
4718 if (simu) {
4719 candidate = 0;
4720 break;
4721 }
4722 }
4723
4724 if (i == 2) {
4725 simu = rtl8xxxu_simularity_compare(priv, result, 0, 2);
4726 if (simu) {
4727 candidate = 0;
4728 break;
4729 }
4730
4731 simu = rtl8xxxu_simularity_compare(priv, result, 1, 2);
4732 if (simu) {
4733 candidate = 1;
4734 } else {
4735 for (i = 0; i < 8; i++)
4736 reg_tmp += result[3][i];
4737
4738 if (reg_tmp)
4739 candidate = 3;
4740 else
4741 candidate = -1;
4742 }
4743 }
4744 }
4745
4746 for (i = 0; i < 4; i++) {
4747 reg_e94 = result[i][0];
4748 reg_e9c = result[i][1];
4749 reg_ea4 = result[i][2];
4750 reg_eac = result[i][3];
4751 reg_eb4 = result[i][4];
4752 reg_ebc = result[i][5];
4753 reg_ec4 = result[i][6];
4754 reg_ecc = result[i][7];
4755 }
4756
4757 if (candidate >= 0) {
4758 reg_e94 = result[candidate][0];
4759 priv->rege94 = reg_e94;
4760 reg_e9c = result[candidate][1];
4761 priv->rege9c = reg_e9c;
4762 reg_ea4 = result[candidate][2];
4763 reg_eac = result[candidate][3];
4764 reg_eb4 = result[candidate][4];
4765 priv->regeb4 = reg_eb4;
4766 reg_ebc = result[candidate][5];
4767 priv->regebc = reg_ebc;
4768 reg_ec4 = result[candidate][6];
4769 reg_ecc = result[candidate][7];
4770 dev_dbg(dev, "%s: candidate is %x\n", __func__, candidate);
4771 dev_dbg(dev,
4772 "%s: e94 =%x e9c=%x ea4=%x eac=%x eb4=%x ebc=%x ec4=%x "
4773 "ecc=%x\n ", __func__, reg_e94, reg_e9c,
4774 reg_ea4, reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc);
4775 path_a_ok = true;
4776 path_b_ok = true;
4777 } else {
4778 reg_e94 = reg_eb4 = priv->rege94 = priv->regeb4 = 0x100;
4779 reg_e9c = reg_ebc = priv->rege9c = priv->regebc = 0x0;
4780 }
4781
4782 if (reg_e94 && candidate >= 0)
4783 rtl8xxxu_fill_iqk_matrix_a(priv, path_a_ok, result,
4784 candidate, (reg_ea4 == 0));
4785
4786 if (priv->tx_paths > 1 && reg_eb4)
4787 rtl8xxxu_fill_iqk_matrix_b(priv, path_b_ok, result,
4788 candidate, (reg_ec4 == 0));
4789
4790 rtl8xxxu_save_regs(priv, rtl8723au_iqk_phy_iq_bb_reg,
4791 priv->bb_recovery_backup, RTL8XXXU_BB_REGS);
Jes Sorensenc7a5a192016-02-29 17:04:30 -05004792
4793 rtl8xxxu_prepare_calibrate(priv, 0);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004794}
4795
Jes Sorensene1547c52016-02-29 17:04:35 -05004796static void rtl8723bu_phy_iq_calibrate(struct rtl8xxxu_priv *priv)
4797{
4798 struct device *dev = &priv->udev->dev;
4799 int result[4][8]; /* last is final result */
4800 int i, candidate;
4801 bool path_a_ok, path_b_ok;
4802 u32 reg_e94, reg_e9c, reg_ea4, reg_eac;
4803 u32 reg_eb4, reg_ebc, reg_ec4, reg_ecc;
4804 u32 val32, bt_control;
4805 s32 reg_tmp = 0;
4806 bool simu;
4807
4808 rtl8xxxu_prepare_calibrate(priv, 1);
4809
4810 memset(result, 0, sizeof(result));
4811 candidate = -1;
4812
4813 path_a_ok = false;
4814 path_b_ok = false;
4815
4816 bt_control = rtl8xxxu_read32(priv, REG_BT_CONTROL_8723BU);
4817
4818 for (i = 0; i < 3; i++) {
4819 rtl8723bu_phy_iqcalibrate(priv, result, i);
4820
4821 if (i == 1) {
4822 simu = rtl8723bu_simularity_compare(priv, result, 0, 1);
4823 if (simu) {
4824 candidate = 0;
4825 break;
4826 }
4827 }
4828
4829 if (i == 2) {
4830 simu = rtl8723bu_simularity_compare(priv, result, 0, 2);
4831 if (simu) {
4832 candidate = 0;
4833 break;
4834 }
4835
4836 simu = rtl8723bu_simularity_compare(priv, result, 1, 2);
4837 if (simu) {
4838 candidate = 1;
4839 } else {
4840 for (i = 0; i < 8; i++)
4841 reg_tmp += result[3][i];
4842
4843 if (reg_tmp)
4844 candidate = 3;
4845 else
4846 candidate = -1;
4847 }
4848 }
4849 }
4850
4851 for (i = 0; i < 4; i++) {
4852 reg_e94 = result[i][0];
4853 reg_e9c = result[i][1];
4854 reg_ea4 = result[i][2];
4855 reg_eac = result[i][3];
4856 reg_eb4 = result[i][4];
4857 reg_ebc = result[i][5];
4858 reg_ec4 = result[i][6];
4859 reg_ecc = result[i][7];
4860 }
4861
4862 if (candidate >= 0) {
4863 reg_e94 = result[candidate][0];
4864 priv->rege94 = reg_e94;
4865 reg_e9c = result[candidate][1];
4866 priv->rege9c = reg_e9c;
4867 reg_ea4 = result[candidate][2];
4868 reg_eac = result[candidate][3];
4869 reg_eb4 = result[candidate][4];
4870 priv->regeb4 = reg_eb4;
4871 reg_ebc = result[candidate][5];
4872 priv->regebc = reg_ebc;
4873 reg_ec4 = result[candidate][6];
4874 reg_ecc = result[candidate][7];
4875 dev_dbg(dev, "%s: candidate is %x\n", __func__, candidate);
4876 dev_dbg(dev,
4877 "%s: e94 =%x e9c=%x ea4=%x eac=%x eb4=%x ebc=%x ec4=%x "
4878 "ecc=%x\n ", __func__, reg_e94, reg_e9c,
4879 reg_ea4, reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc);
4880 path_a_ok = true;
4881 path_b_ok = true;
4882 } else {
4883 reg_e94 = reg_eb4 = priv->rege94 = priv->regeb4 = 0x100;
4884 reg_e9c = reg_ebc = priv->rege9c = priv->regebc = 0x0;
4885 }
4886
4887 if (reg_e94 && candidate >= 0)
4888 rtl8xxxu_fill_iqk_matrix_a(priv, path_a_ok, result,
4889 candidate, (reg_ea4 == 0));
4890
4891 if (priv->tx_paths > 1 && reg_eb4)
4892 rtl8xxxu_fill_iqk_matrix_b(priv, path_b_ok, result,
4893 candidate, (reg_ec4 == 0));
4894
4895 rtl8xxxu_save_regs(priv, rtl8723au_iqk_phy_iq_bb_reg,
4896 priv->bb_recovery_backup, RTL8XXXU_BB_REGS);
4897
4898 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, bt_control);
4899
4900 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
4901 val32 |= 0x80000;
4902 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
4903 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x18000);
4904 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
4905 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xe6177);
4906 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED);
4907 val32 |= 0x20;
4908 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED, val32);
4909 rtl8xxxu_write_rfreg(priv, RF_A, 0x43, 0x300bd);
4910
4911 if (priv->rf_paths > 1) {
4912 dev_dbg(dev, "%s: beware 2T not yet supported\n", __func__);
4913#ifdef RTL8723BU_PATH_B
4914 if (RF_Path == 0x0) //S1
4915 ODM_SetIQCbyRFpath(pDM_Odm, 0);
4916 else //S0
4917 ODM_SetIQCbyRFpath(pDM_Odm, 1);
4918#endif
4919 }
4920 rtl8xxxu_prepare_calibrate(priv, 0);
4921}
4922
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004923static void rtl8723a_phy_lc_calibrate(struct rtl8xxxu_priv *priv)
4924{
4925 u32 val32;
4926 u32 rf_amode, rf_bmode = 0, lstf;
4927
4928 /* Check continuous TX and Packet TX */
4929 lstf = rtl8xxxu_read32(priv, REG_OFDM1_LSTF);
4930
4931 if (lstf & OFDM_LSTF_MASK) {
4932 /* Disable all continuous TX */
4933 val32 = lstf & ~OFDM_LSTF_MASK;
4934 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, val32);
4935
4936 /* Read original RF mode Path A */
4937 rf_amode = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_AC);
4938
4939 /* Set RF mode to standby Path A */
4940 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC,
4941 (rf_amode & 0x8ffff) | 0x10000);
4942
4943 /* Path-B */
4944 if (priv->tx_paths > 1) {
4945 rf_bmode = rtl8xxxu_read_rfreg(priv, RF_B,
4946 RF6052_REG_AC);
4947
4948 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC,
4949 (rf_bmode & 0x8ffff) | 0x10000);
4950 }
4951 } else {
4952 /* Deal with Packet TX case */
4953 /* block all queues */
4954 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
4955 }
4956
4957 /* Start LC calibration */
Jes Sorensen0d698de2016-02-29 17:04:36 -05004958 if (priv->fops->has_s0s1)
4959 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_S0S1, 0xdfbe0);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004960 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_MODE_AG);
4961 val32 |= 0x08000;
4962 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_MODE_AG, val32);
4963
4964 msleep(100);
4965
Jes Sorensen0d698de2016-02-29 17:04:36 -05004966 if (priv->fops->has_s0s1)
4967 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_S0S1, 0xdffe0);
4968
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004969 /* Restore original parameters */
4970 if (lstf & OFDM_LSTF_MASK) {
4971 /* Path-A */
4972 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, lstf);
4973 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, rf_amode);
4974
4975 /* Path-B */
4976 if (priv->tx_paths > 1)
4977 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC,
4978 rf_bmode);
4979 } else /* Deal with Packet TX case */
4980 rtl8xxxu_write8(priv, REG_TXPAUSE, 0x00);
4981}
4982
4983static int rtl8xxxu_set_mac(struct rtl8xxxu_priv *priv)
4984{
4985 int i;
4986 u16 reg;
4987
4988 reg = REG_MACID;
4989
4990 for (i = 0; i < ETH_ALEN; i++)
4991 rtl8xxxu_write8(priv, reg + i, priv->mac_addr[i]);
4992
4993 return 0;
4994}
4995
4996static int rtl8xxxu_set_bssid(struct rtl8xxxu_priv *priv, const u8 *bssid)
4997{
4998 int i;
4999 u16 reg;
5000
5001 dev_dbg(&priv->udev->dev, "%s: (%pM)\n", __func__, bssid);
5002
5003 reg = REG_BSSID;
5004
5005 for (i = 0; i < ETH_ALEN; i++)
5006 rtl8xxxu_write8(priv, reg + i, bssid[i]);
5007
5008 return 0;
5009}
5010
5011static void
5012rtl8xxxu_set_ampdu_factor(struct rtl8xxxu_priv *priv, u8 ampdu_factor)
5013{
5014 u8 vals[4] = { 0x41, 0xa8, 0x72, 0xb9 };
5015 u8 max_agg = 0xf;
5016 int i;
5017
5018 ampdu_factor = 1 << (ampdu_factor + 2);
5019 if (ampdu_factor > max_agg)
5020 ampdu_factor = max_agg;
5021
5022 for (i = 0; i < 4; i++) {
5023 if ((vals[i] & 0xf0) > (ampdu_factor << 4))
5024 vals[i] = (vals[i] & 0x0f) | (ampdu_factor << 4);
5025
5026 if ((vals[i] & 0x0f) > ampdu_factor)
5027 vals[i] = (vals[i] & 0xf0) | ampdu_factor;
5028
5029 rtl8xxxu_write8(priv, REG_AGGLEN_LMT + i, vals[i]);
5030 }
5031}
5032
5033static void rtl8xxxu_set_ampdu_min_space(struct rtl8xxxu_priv *priv, u8 density)
5034{
5035 u8 val8;
5036
5037 val8 = rtl8xxxu_read8(priv, REG_AMPDU_MIN_SPACE);
5038 val8 &= 0xf8;
5039 val8 |= density;
5040 rtl8xxxu_write8(priv, REG_AMPDU_MIN_SPACE, val8);
5041}
5042
5043static int rtl8xxxu_active_to_emu(struct rtl8xxxu_priv *priv)
5044{
5045 u8 val8;
5046 int count, ret;
5047
5048 /* Start of rtl8723AU_card_enable_flow */
5049 /* Act to Cardemu sequence*/
5050 /* Turn off RF */
5051 rtl8xxxu_write8(priv, REG_RF_CTRL, 0);
5052
5053 /* 0x004E[7] = 0, switch DPDT_SEL_P output from register 0x0065[2] */
5054 val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
5055 val8 &= ~LEDCFG2_DPDT_SELECT;
5056 rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
5057
5058 /* 0x0005[1] = 1 turn off MAC by HW state machine*/
5059 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5060 val8 |= BIT(1);
5061 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5062
5063 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
5064 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5065 if ((val8 & BIT(1)) == 0)
5066 break;
5067 udelay(10);
5068 }
5069
5070 if (!count) {
5071 dev_warn(&priv->udev->dev, "%s: Disabling MAC timed out\n",
5072 __func__);
5073 ret = -EBUSY;
5074 goto exit;
5075 }
5076
5077 /* 0x0000[5] = 1 analog Ips to digital, 1:isolation */
5078 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
5079 val8 |= SYS_ISO_ANALOG_IPS;
5080 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
5081
5082 /* 0x0020[0] = 0 disable LDOA12 MACRO block*/
5083 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
5084 val8 &= ~LDOA15_ENABLE;
5085 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
5086
5087exit:
5088 return ret;
5089}
5090
5091static int rtl8xxxu_active_to_lps(struct rtl8xxxu_priv *priv)
5092{
5093 u8 val8;
5094 u8 val32;
5095 int count, ret;
5096
5097 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
5098
5099 /*
5100 * Poll - wait for RX packet to complete
5101 */
5102 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
5103 val32 = rtl8xxxu_read32(priv, 0x5f8);
5104 if (!val32)
5105 break;
5106 udelay(10);
5107 }
5108
5109 if (!count) {
5110 dev_warn(&priv->udev->dev,
5111 "%s: RX poll timed out (0x05f8)\n", __func__);
5112 ret = -EBUSY;
5113 goto exit;
5114 }
5115
5116 /* Disable CCK and OFDM, clock gated */
5117 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC);
5118 val8 &= ~SYS_FUNC_BBRSTB;
5119 rtl8xxxu_write8(priv, REG_SYS_FUNC, val8);
5120
5121 udelay(2);
5122
5123 /* Reset baseband */
5124 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC);
5125 val8 &= ~SYS_FUNC_BB_GLB_RSTN;
5126 rtl8xxxu_write8(priv, REG_SYS_FUNC, val8);
5127
5128 /* Reset MAC TRX */
5129 val8 = rtl8xxxu_read8(priv, REG_CR);
5130 val8 = CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE;
5131 rtl8xxxu_write8(priv, REG_CR, val8);
5132
5133 /* Reset MAC TRX */
5134 val8 = rtl8xxxu_read8(priv, REG_CR + 1);
5135 val8 &= ~BIT(1); /* CR_SECURITY_ENABLE */
5136 rtl8xxxu_write8(priv, REG_CR + 1, val8);
5137
5138 /* Respond TX OK to scheduler */
5139 val8 = rtl8xxxu_read8(priv, REG_DUAL_TSF_RST);
5140 val8 |= DUAL_TSF_TX_OK;
5141 rtl8xxxu_write8(priv, REG_DUAL_TSF_RST, val8);
5142
5143exit:
5144 return ret;
5145}
5146
Jes Sorensenc05a9db2016-02-29 17:04:03 -05005147static void rtl8723a_disabled_to_emu(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005148{
5149 u8 val8;
5150
5151 /* Clear suspend enable and power down enable*/
5152 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5153 val8 &= ~(BIT(3) | BIT(7));
5154 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5155
5156 /* 0x48[16] = 0 to disable GPIO9 as EXT WAKEUP*/
5157 val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 2);
5158 val8 &= ~BIT(0);
5159 rtl8xxxu_write8(priv, REG_GPIO_INTM + 2, val8);
5160
5161 /* 0x04[12:11] = 11 enable WL suspend*/
5162 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5163 val8 &= ~(BIT(3) | BIT(4));
5164 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5165}
5166
Jes Sorensenc05a9db2016-02-29 17:04:03 -05005167static void rtl8192e_disabled_to_emu(struct rtl8xxxu_priv *priv)
5168{
5169 u8 val8;
5170
5171 /* Clear suspend enable and power down enable*/
5172 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5173 val8 &= ~(BIT(3) | BIT(4));
5174 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5175}
5176
5177static int rtl8192e_emu_to_active(struct rtl8xxxu_priv *priv)
5178{
5179 u8 val8;
5180 u32 val32;
5181 int count, ret = 0;
5182
5183 /* disable HWPDN 0x04[15]=0*/
5184 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5185 val8 &= ~BIT(7);
5186 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5187
5188 /* disable SW LPS 0x04[10]= 0 */
5189 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5190 val8 &= ~BIT(2);
5191 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5192
5193 /* disable WL suspend*/
5194 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5195 val8 &= ~(BIT(3) | BIT(4));
5196 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5197
5198 /* wait till 0x04[17] = 1 power ready*/
5199 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
5200 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
5201 if (val32 & BIT(17))
5202 break;
5203
5204 udelay(10);
5205 }
5206
5207 if (!count) {
5208 ret = -EBUSY;
5209 goto exit;
5210 }
5211
5212 /* We should be able to optimize the following three entries into one */
5213
5214 /* release WLON reset 0x04[16]= 1*/
5215 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
5216 val8 |= BIT(0);
5217 rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
5218
5219 /* set, then poll until 0 */
5220 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
5221 val32 |= APS_FSMCO_MAC_ENABLE;
5222 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
5223
5224 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
5225 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
5226 if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
5227 ret = 0;
5228 break;
5229 }
5230 udelay(10);
5231 }
5232
5233 if (!count) {
5234 ret = -EBUSY;
5235 goto exit;
5236 }
5237
5238exit:
5239 return ret;
5240}
5241
5242static int rtl8723a_emu_to_active(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005243{
5244 u8 val8;
5245 u32 val32;
5246 int count, ret = 0;
5247
5248 /* 0x20[0] = 1 enable LDOA12 MACRO block for all interface*/
5249 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
5250 val8 |= LDOA15_ENABLE;
5251 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
5252
5253 /* 0x67[0] = 0 to disable BT_GPS_SEL pins*/
5254 val8 = rtl8xxxu_read8(priv, 0x0067);
5255 val8 &= ~BIT(4);
5256 rtl8xxxu_write8(priv, 0x0067, val8);
5257
5258 mdelay(1);
5259
5260 /* 0x00[5] = 0 release analog Ips to digital, 1:isolation */
5261 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
5262 val8 &= ~SYS_ISO_ANALOG_IPS;
5263 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
5264
5265 /* disable SW LPS 0x04[10]= 0 */
5266 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5267 val8 &= ~BIT(2);
5268 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5269
5270 /* wait till 0x04[17] = 1 power ready*/
5271 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
5272 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
5273 if (val32 & BIT(17))
5274 break;
5275
5276 udelay(10);
5277 }
5278
5279 if (!count) {
5280 ret = -EBUSY;
5281 goto exit;
5282 }
5283
5284 /* We should be able to optimize the following three entries into one */
5285
5286 /* release WLON reset 0x04[16]= 1*/
5287 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
5288 val8 |= BIT(0);
5289 rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
5290
5291 /* disable HWPDN 0x04[15]= 0*/
5292 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5293 val8 &= ~BIT(7);
5294 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5295
5296 /* disable WL suspend*/
5297 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5298 val8 &= ~(BIT(3) | BIT(4));
5299 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5300
5301 /* set, then poll until 0 */
5302 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
5303 val32 |= APS_FSMCO_MAC_ENABLE;
5304 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
5305
5306 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
5307 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
5308 if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
5309 ret = 0;
5310 break;
5311 }
5312 udelay(10);
5313 }
5314
5315 if (!count) {
5316 ret = -EBUSY;
5317 goto exit;
5318 }
5319
5320 /* 0x4C[23] = 0x4E[7] = 1, switch DPDT_SEL_P output from WL BB */
5321 /*
5322 * Note: Vendor driver actually clears this bit, despite the
5323 * documentation claims it's being set!
5324 */
5325 val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
5326 val8 |= LEDCFG2_DPDT_SELECT;
5327 val8 &= ~LEDCFG2_DPDT_SELECT;
5328 rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
5329
5330exit:
5331 return ret;
5332}
5333
5334static int rtl8xxxu_emu_to_disabled(struct rtl8xxxu_priv *priv)
5335{
5336 u8 val8;
5337
5338 /* 0x0007[7:0] = 0x20 SOP option to disable BG/MB */
5339 rtl8xxxu_write8(priv, REG_APS_FSMCO + 3, 0x20);
5340
5341 /* 0x04[12:11] = 01 enable WL suspend */
5342 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5343 val8 &= ~BIT(4);
5344 val8 |= BIT(3);
5345 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5346
5347 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5348 val8 |= BIT(7);
5349 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5350
5351 /* 0x48[16] = 1 to enable GPIO9 as EXT wakeup */
5352 val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 2);
5353 val8 |= BIT(0);
5354 rtl8xxxu_write8(priv, REG_GPIO_INTM + 2, val8);
5355
5356 return 0;
5357}
5358
5359static int rtl8723au_power_on(struct rtl8xxxu_priv *priv)
5360{
5361 u8 val8;
5362 u16 val16;
5363 u32 val32;
5364 int ret;
5365
5366 /*
5367 * RSV_CTRL 0x001C[7:0] = 0x00, unlock ISO/CLK/Power control register
5368 */
5369 rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0);
5370
Jes Sorensenc05a9db2016-02-29 17:04:03 -05005371 rtl8723a_disabled_to_emu(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005372
Jes Sorensenc05a9db2016-02-29 17:04:03 -05005373 ret = rtl8723a_emu_to_active(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005374 if (ret)
5375 goto exit;
5376
5377 /*
5378 * 0x0004[19] = 1, reset 8051
5379 */
5380 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
5381 val8 |= BIT(3);
5382 rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
5383
5384 /*
5385 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
5386 * Set CR bit10 to enable 32k calibration.
5387 */
5388 val16 = rtl8xxxu_read16(priv, REG_CR);
5389 val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
5390 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
5391 CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
5392 CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
5393 CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
5394 rtl8xxxu_write16(priv, REG_CR, val16);
5395
5396 /* For EFuse PG */
5397 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
5398 val32 &= ~(BIT(28) | BIT(29) | BIT(30));
5399 val32 |= (0x06 << 28);
5400 rtl8xxxu_write32(priv, REG_EFUSE_CTRL, val32);
5401exit:
5402 return ret;
5403}
5404
Kalle Valoc0963772015-10-25 18:24:38 +02005405#ifdef CONFIG_RTL8XXXU_UNTESTED
5406
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005407static int rtl8192cu_power_on(struct rtl8xxxu_priv *priv)
5408{
5409 u8 val8;
5410 u16 val16;
5411 u32 val32;
5412 int i;
5413
5414 for (i = 100; i; i--) {
5415 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO);
5416 if (val8 & APS_FSMCO_PFM_ALDN)
5417 break;
5418 }
5419
5420 if (!i) {
5421 pr_info("%s: Poll failed\n", __func__);
5422 return -ENODEV;
5423 }
5424
5425 /*
5426 * RSV_CTRL 0x001C[7:0] = 0x00, unlock ISO/CLK/Power control register
5427 */
5428 rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0);
5429 rtl8xxxu_write8(priv, REG_SPS0_CTRL, 0x2b);
5430 udelay(100);
5431
5432 val8 = rtl8xxxu_read8(priv, REG_LDOV12D_CTRL);
5433 if (!(val8 & LDOV12D_ENABLE)) {
5434 pr_info("%s: Enabling LDOV12D (%02x)\n", __func__, val8);
5435 val8 |= LDOV12D_ENABLE;
5436 rtl8xxxu_write8(priv, REG_LDOV12D_CTRL, val8);
5437
5438 udelay(100);
5439
5440 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
5441 val8 &= ~SYS_ISO_MD2PP;
5442 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
5443 }
5444
5445 /*
5446 * Auto enable WLAN
5447 */
5448 val16 = rtl8xxxu_read16(priv, REG_APS_FSMCO);
5449 val16 |= APS_FSMCO_MAC_ENABLE;
5450 rtl8xxxu_write16(priv, REG_APS_FSMCO, val16);
5451
5452 for (i = 1000; i; i--) {
5453 val16 = rtl8xxxu_read16(priv, REG_APS_FSMCO);
5454 if (!(val16 & APS_FSMCO_MAC_ENABLE))
5455 break;
5456 }
5457 if (!i) {
5458 pr_info("%s: FSMCO_MAC_ENABLE poll failed\n", __func__);
5459 return -EBUSY;
5460 }
5461
5462 /*
5463 * Enable radio, GPIO, LED
5464 */
5465 val16 = APS_FSMCO_HW_SUSPEND | APS_FSMCO_ENABLE_POWERDOWN |
5466 APS_FSMCO_PFM_ALDN;
5467 rtl8xxxu_write16(priv, REG_APS_FSMCO, val16);
5468
5469 /*
5470 * Release RF digital isolation
5471 */
5472 val16 = rtl8xxxu_read16(priv, REG_SYS_ISO_CTRL);
5473 val16 &= ~SYS_ISO_DIOR;
5474 rtl8xxxu_write16(priv, REG_SYS_ISO_CTRL, val16);
5475
5476 val8 = rtl8xxxu_read8(priv, REG_APSD_CTRL);
5477 val8 &= ~APSD_CTRL_OFF;
5478 rtl8xxxu_write8(priv, REG_APSD_CTRL, val8);
5479 for (i = 200; i; i--) {
5480 val8 = rtl8xxxu_read8(priv, REG_APSD_CTRL);
5481 if (!(val8 & APSD_CTRL_OFF_STATUS))
5482 break;
5483 }
5484
5485 if (!i) {
5486 pr_info("%s: APSD_CTRL poll failed\n", __func__);
5487 return -EBUSY;
5488 }
5489
5490 /*
5491 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
5492 */
5493 val16 = rtl8xxxu_read16(priv, REG_CR);
5494 val16 |= CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
5495 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE | CR_PROTOCOL_ENABLE |
5496 CR_SCHEDULE_ENABLE | CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE;
5497 rtl8xxxu_write16(priv, REG_CR, val16);
5498
5499 /*
5500 * Workaround for 8188RU LNA power leakage problem.
5501 */
5502 if (priv->rtlchip == 0x8188c && priv->hi_pa) {
5503 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XCD_RF_PARM);
5504 val32 &= ~BIT(1);
5505 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_PARM, val32);
5506 }
5507 return 0;
5508}
5509
Kalle Valoc0963772015-10-25 18:24:38 +02005510#endif
5511
Jes Sorensenc05a9db2016-02-29 17:04:03 -05005512static int rtl8192eu_power_on(struct rtl8xxxu_priv *priv)
5513{
5514 u16 val16;
5515 u32 val32;
5516 int ret;
5517
5518 ret = 0;
5519
5520 val32 = rtl8xxxu_read32(priv, REG_SYS_CFG);
5521 if (val32 & SYS_CFG_SPS_LDO_SEL) {
5522 rtl8xxxu_write8(priv, REG_LDO_SW_CTRL, 0xc3);
5523 } else {
5524 /*
5525 * Raise 1.2V voltage
5526 */
5527 val32 = rtl8xxxu_read32(priv, REG_8192E_LDOV12_CTRL);
5528 val32 &= 0xff0fffff;
5529 val32 |= 0x00500000;
5530 rtl8xxxu_write32(priv, REG_8192E_LDOV12_CTRL, val32);
5531 rtl8xxxu_write8(priv, REG_LDO_SW_CTRL, 0x83);
5532 }
5533
5534 rtl8192e_disabled_to_emu(priv);
5535
5536 ret = rtl8192e_emu_to_active(priv);
5537 if (ret)
5538 goto exit;
5539
5540 rtl8xxxu_write16(priv, REG_CR, 0x0000);
5541
5542 /*
5543 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
5544 * Set CR bit10 to enable 32k calibration.
5545 */
5546 val16 = rtl8xxxu_read16(priv, REG_CR);
5547 val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
5548 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
5549 CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
5550 CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
5551 CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
5552 rtl8xxxu_write16(priv, REG_CR, val16);
5553
5554exit:
5555 return ret;
5556}
5557
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005558static void rtl8xxxu_power_off(struct rtl8xxxu_priv *priv)
5559{
5560 u8 val8;
5561 u16 val16;
5562 u32 val32;
5563
5564 /*
5565 * Workaround for 8188RU LNA power leakage problem.
5566 */
5567 if (priv->rtlchip == 0x8188c && priv->hi_pa) {
5568 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XCD_RF_PARM);
5569 val32 |= BIT(1);
5570 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_PARM, val32);
5571 }
5572
5573 rtl8xxxu_active_to_lps(priv);
5574
5575 /* Turn off RF */
5576 rtl8xxxu_write8(priv, REG_RF_CTRL, 0x00);
5577
5578 /* Reset Firmware if running in RAM */
5579 if (rtl8xxxu_read8(priv, REG_MCU_FW_DL) & MCU_FW_RAM_SEL)
5580 rtl8xxxu_firmware_self_reset(priv);
5581
5582 /* Reset MCU */
5583 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
5584 val16 &= ~SYS_FUNC_CPU_ENABLE;
5585 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
5586
5587 /* Reset MCU ready status */
5588 rtl8xxxu_write8(priv, REG_MCU_FW_DL, 0x00);
5589
5590 rtl8xxxu_active_to_emu(priv);
5591 rtl8xxxu_emu_to_disabled(priv);
5592
5593 /* Reset MCU IO Wrapper */
5594 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
5595 val8 &= ~BIT(0);
5596 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
5597
5598 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
5599 val8 |= BIT(0);
5600 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
5601
5602 /* RSV_CTRL 0x1C[7:0] = 0x0e lock ISO/CLK/Power control register */
5603 rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0e);
5604}
5605
Jes Sorensenf37e9222016-02-29 17:04:41 -05005606static void rtl8723bu_init_bt(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005607{
Jes Sorensenf37e9222016-02-29 17:04:41 -05005608 struct h2c_cmd h2c;
5609 u32 val32;
5610 u8 val8;
5611
5612 /*
5613 * No indication anywhere as to what 0x0790 does. The 2 antenna
5614 * vendor code preserves bits 6-7 here.
5615 */
5616 rtl8xxxu_write8(priv, 0x0790, 0x05);
5617 /*
5618 * 0x0778 seems to be related to enabling the number of antennas
5619 * In the vendor driver halbtc8723b2ant_InitHwConfig() sets it
5620 * to 0x03, while halbtc8723b1ant_InitHwConfig() sets it to 0x01
5621 */
5622 rtl8xxxu_write8(priv, 0x0778, 0x01);
5623
5624 val8 = rtl8xxxu_read8(priv, REG_GPIO_MUXCFG);
5625 val8 |= BIT(5);
5626 rtl8xxxu_write8(priv, REG_GPIO_MUXCFG, val8);
5627
5628 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_IQADJ_G1, 0x780);
5629
5630 /*
5631 * Set BT grant to low
5632 */
5633 memset(&h2c, 0, sizeof(struct h2c_cmd));
5634 h2c.bt_grant.cmd = H2C_8723B_BT_GRANT;
5635 h2c.bt_grant.data = 0;
5636 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_grant));
5637
5638 /*
5639 * WLAN action by PTA
5640 */
5641 rtl8xxxu_write8(priv, REG_WLAN_ACT_CONTROL_8723B, 0x0c);
5642
5643 /*
5644 * BT select S0/S1 controlled by WiFi
5645 */
5646 val8 = rtl8xxxu_read8(priv, 0x0067);
5647 val8 |= BIT(5);
5648 rtl8xxxu_write8(priv, 0x0067, val8);
5649
5650 val32 = rtl8xxxu_read32(priv, REG_PWR_DATA);
5651 val32 |= BIT(11);
5652 rtl8xxxu_write32(priv, REG_PWR_DATA, val32);
5653
5654 /*
5655 * Bits 6/7 are marked in/out ... but for what?
5656 */
5657 rtl8xxxu_write8(priv, 0x0974, 0xff);
5658
5659 val32 = rtl8xxxu_read32(priv, 0x0944);
5660 val32 |= (BIT(0) | BIT(1));
5661 rtl8xxxu_write32(priv, 0x0944, val32);
5662
5663 rtl8xxxu_write8(priv, REG_RFE_CTRL_ANTA_SRC, 0x77);
5664
5665 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
5666 val32 &= ~BIT(24);
5667 val32 |= BIT(23);
5668 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
5669
5670 /*
5671 * Fix external switch Main->S1, Aux->S0
5672 */
5673 val8 = rtl8xxxu_read8(priv, REG_PAD_CTRL1);
5674 val8 &= ~BIT(0);
5675 rtl8xxxu_write8(priv, REG_PAD_CTRL1, val8);
5676
5677 memset(&h2c, 0, sizeof(struct h2c_cmd));
5678 h2c.ant_sel_rsv.cmd = H2C_8723B_ANT_SEL_RSV;
5679 h2c.ant_sel_rsv.ant_inverse = 1;
5680 h2c.ant_sel_rsv.int_switch_type = 0;
5681 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.ant_sel_rsv));
5682
5683 /*
5684 * 0x280, 0x00, 0x200, 0x80 - not clear
5685 */
5686 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x280);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005687}
5688
5689static int rtl8xxxu_init_device(struct ieee80211_hw *hw)
5690{
5691 struct rtl8xxxu_priv *priv = hw->priv;
5692 struct device *dev = &priv->udev->dev;
5693 struct rtl8xxxu_rfregval *rftable;
5694 bool macpower;
5695 int ret;
5696 u8 val8;
5697 u16 val16;
5698 u32 val32;
5699
5700 /* Check if MAC is already powered on */
5701 val8 = rtl8xxxu_read8(priv, REG_CR);
5702
5703 /*
5704 * Fix 92DU-VC S3 hang with the reason is that secondary mac is not
5705 * initialized. First MAC returns 0xea, second MAC returns 0x00
5706 */
5707 if (val8 == 0xea)
5708 macpower = false;
5709 else
5710 macpower = true;
5711
5712 ret = priv->fops->power_on(priv);
5713 if (ret < 0) {
5714 dev_warn(dev, "%s: Failed power on\n", __func__);
5715 goto exit;
5716 }
5717
5718 dev_dbg(dev, "%s: macpower %i\n", __func__, macpower);
5719 if (!macpower) {
Jes Sorensen07bb46b2016-02-29 17:04:05 -05005720 if (priv->ep_tx_normal_queue)
5721 val8 = TX_PAGE_NUM_NORM_PQ;
5722 else
5723 val8 = 0;
5724
5725 rtl8xxxu_write8(priv, REG_RQPN_NPQ, val8);
5726
5727 val32 = (TX_PAGE_NUM_PUBQ << RQPN_NORM_PQ_SHIFT) | RQPN_LOAD;
5728
5729 if (priv->ep_tx_high_queue)
5730 val32 |= (TX_PAGE_NUM_HI_PQ << RQPN_HI_PQ_SHIFT);
5731 if (priv->ep_tx_low_queue)
5732 val32 |= (TX_PAGE_NUM_LO_PQ << RQPN_LO_PQ_SHIFT);
5733
5734 rtl8xxxu_write32(priv, REG_RQPN, val32);
5735
5736 /*
5737 * Set TX buffer boundary
5738 */
5739 val8 = TX_TOTAL_PAGE_NUM + 1;
5740 rtl8xxxu_write8(priv, REG_TXPKTBUF_BCNQ_BDNY, val8);
5741 rtl8xxxu_write8(priv, REG_TXPKTBUF_MGQ_BDNY, val8);
5742 rtl8xxxu_write8(priv, REG_TXPKTBUF_WMAC_LBK_BF_HD, val8);
5743 rtl8xxxu_write8(priv, REG_TRXFF_BNDY, val8);
5744 rtl8xxxu_write8(priv, REG_TDECTRL + 1, val8);
5745 }
5746
Jes Sorensena47b9d42016-02-29 17:04:06 -05005747 ret = rtl8xxxu_download_firmware(priv);
5748 dev_dbg(dev, "%s: download_fiwmare %i\n", __func__, ret);
5749 if (ret)
5750 goto exit;
5751 ret = rtl8xxxu_start_firmware(priv);
5752 dev_dbg(dev, "%s: start_fiwmare %i\n", __func__, ret);
5753 if (ret)
5754 goto exit;
5755
Jes Sorensen07bb46b2016-02-29 17:04:05 -05005756 ret = rtl8xxxu_init_queue_priority(priv);
5757 dev_dbg(dev, "%s: init_queue_priority %i\n", __func__, ret);
5758 if (ret)
5759 goto exit;
5760
5761 dev_dbg(dev, "%s: macpower %i\n", __func__, macpower);
5762 if (!macpower) {
Jes Sorensen74b99be2016-02-29 17:04:04 -05005763 ret = priv->fops->llt_init(priv, TX_TOTAL_PAGE_NUM);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005764 if (ret) {
5765 dev_warn(dev, "%s: LLT table init failed\n", __func__);
5766 goto exit;
5767 }
5768 }
5769
Jes Sorensen6431ea02016-02-29 17:04:21 -05005770 /* Fix USB interface interference issue */
5771 if (priv->rtlchip == 0x8723a) {
5772 rtl8xxxu_write8(priv, 0xfe40, 0xe0);
5773 rtl8xxxu_write8(priv, 0xfe41, 0x8d);
5774 rtl8xxxu_write8(priv, 0xfe42, 0x80);
5775 rtl8xxxu_write32(priv, REG_TXDMA_OFFSET_CHK, 0xfd0320);
5776 } else {
Jes Sorensenb63d0aa2016-02-29 17:04:08 -05005777 val32 = rtl8xxxu_read32(priv, REG_TXDMA_OFFSET_CHK);
5778 val32 |= TXDMA_OFFSET_DROP_DATA_EN;
5779 rtl8xxxu_write32(priv, REG_TXDMA_OFFSET_CHK, val32);
Jes Sorensen6431ea02016-02-29 17:04:21 -05005780 }
Jes Sorensen99ad16c2016-02-29 17:04:09 -05005781
Jes Sorensen6431ea02016-02-29 17:04:21 -05005782 /* Solve too many protocol error on USB bus */
5783 /* Can't do this for 8188/8192 UMC A cut parts */
5784 if (priv->rtlchip == 0x8723a ||
5785 ((priv->rtlchip == 0x8192c || priv->rtlchip == 0x8191c ||
5786 priv->rtlchip == 0x8188c) &&
5787 (priv->chip_cut || !priv->vendor_umc))) {
5788 rtl8xxxu_write8(priv, 0xfe40, 0xe6);
5789 rtl8xxxu_write8(priv, 0xfe41, 0x94);
5790 rtl8xxxu_write8(priv, 0xfe42, 0x80);
5791
5792 rtl8xxxu_write8(priv, 0xfe40, 0xe0);
5793 rtl8xxxu_write8(priv, 0xfe41, 0x19);
5794 rtl8xxxu_write8(priv, 0xfe42, 0x80);
5795
5796 rtl8xxxu_write8(priv, 0xfe40, 0xe5);
5797 rtl8xxxu_write8(priv, 0xfe41, 0x91);
5798 rtl8xxxu_write8(priv, 0xfe42, 0x80);
5799
5800 rtl8xxxu_write8(priv, 0xfe40, 0xe2);
5801 rtl8xxxu_write8(priv, 0xfe41, 0x81);
5802 rtl8xxxu_write8(priv, 0xfe42, 0x80);
5803 }
5804
5805 if (priv->rtlchip == 0x8192e || priv->rtlchip == 0x8723b) {
Jes Sorensen99ad16c2016-02-29 17:04:09 -05005806 rtl8xxxu_write32(priv, REG_HIMR0, 0x00);
5807 rtl8xxxu_write32(priv, REG_HIMR1, 0x00);
Jes Sorensenb63d0aa2016-02-29 17:04:08 -05005808 }
5809
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05005810 if (priv->fops->phy_init_antenna_selection)
5811 priv->fops->phy_init_antenna_selection(priv);
5812
Jes Sorensenb7dd8ff2016-02-29 17:04:17 -05005813 if (priv->rtlchip == 0x8723b)
5814 ret = rtl8xxxu_init_mac(priv, rtl8723b_mac_init_table);
5815 else
5816 ret = rtl8xxxu_init_mac(priv, rtl8723a_mac_init_table);
5817
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005818 dev_dbg(dev, "%s: init_mac %i\n", __func__, ret);
5819 if (ret)
5820 goto exit;
5821
5822 ret = rtl8xxxu_init_phy_bb(priv);
5823 dev_dbg(dev, "%s: init_phy_bb %i\n", __func__, ret);
5824 if (ret)
5825 goto exit;
5826
5827 switch(priv->rtlchip) {
5828 case 0x8723a:
5829 rftable = rtl8723au_radioa_1t_init_table;
5830 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
5831 break;
Jes Sorensen22a31d42016-02-29 17:04:15 -05005832 case 0x8723b:
5833 rftable = rtl8723bu_radioa_1t_init_table;
5834 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
5835 break;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005836 case 0x8188c:
5837 if (priv->hi_pa)
5838 rftable = rtl8188ru_radioa_1t_highpa_table;
5839 else
5840 rftable = rtl8192cu_radioa_1t_init_table;
5841 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
5842 break;
5843 case 0x8191c:
5844 rftable = rtl8192cu_radioa_1t_init_table;
5845 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
5846 break;
5847 case 0x8192c:
5848 rftable = rtl8192cu_radioa_2t_init_table;
5849 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
5850 if (ret)
5851 break;
5852 rftable = rtl8192cu_radiob_2t_init_table;
5853 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_B);
5854 break;
5855 default:
5856 ret = -EINVAL;
5857 }
5858
5859 if (ret)
5860 goto exit;
5861
5862 /* Reduce 80M spur */
5863 rtl8xxxu_write32(priv, REG_AFE_XTAL_CTRL, 0x0381808d);
5864 rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff83);
5865 rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff82);
5866 rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff83);
5867
5868 /* RFSW Control - clear bit 14 ?? */
5869 rtl8xxxu_write32(priv, REG_FPGA0_TX_INFO, 0x00000003);
5870 /* 0x07000760 */
5871 val32 = FPGA0_RF_TRSW | FPGA0_RF_TRSWB | FPGA0_RF_ANTSW |
5872 FPGA0_RF_ANTSWB | FPGA0_RF_PAPE |
5873 ((FPGA0_RF_ANTSW | FPGA0_RF_ANTSWB | FPGA0_RF_PAPE) <<
5874 FPGA0_RF_BD_CTRL_SHIFT);
5875 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_SW_CTRL, val32);
5876 /* 0x860[6:5]= 00 - why? - this sets antenna B */
5877 rtl8xxxu_write32(priv, REG_FPGA0_XA_RF_INT_OE, 0x66F60210);
5878
5879 priv->rf_mode_ag[0] = rtl8xxxu_read_rfreg(priv, RF_A,
5880 RF6052_REG_MODE_AG);
5881
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005882 /*
5883 * Set RX page boundary
5884 */
5885 rtl8xxxu_write16(priv, REG_TRXFF_BNDY + 2, 0x27ff);
5886 /*
5887 * Transfer page size is always 128
5888 */
5889 val8 = (PBP_PAGE_SIZE_128 << PBP_PAGE_SIZE_RX_SHIFT) |
5890 (PBP_PAGE_SIZE_128 << PBP_PAGE_SIZE_TX_SHIFT);
5891 rtl8xxxu_write8(priv, REG_PBP, val8);
5892
5893 /*
5894 * Unit in 8 bytes, not obvious what it is used for
5895 */
5896 rtl8xxxu_write8(priv, REG_RX_DRVINFO_SZ, 4);
5897
5898 /*
5899 * Enable all interrupts - not obvious USB needs to do this
5900 */
5901 rtl8xxxu_write32(priv, REG_HISR, 0xffffffff);
5902 rtl8xxxu_write32(priv, REG_HIMR, 0xffffffff);
5903
5904 rtl8xxxu_set_mac(priv);
5905 rtl8xxxu_set_linktype(priv, NL80211_IFTYPE_STATION);
5906
5907 /*
5908 * Configure initial WMAC settings
5909 */
5910 val32 = RCR_ACCEPT_PHYS_MATCH | RCR_ACCEPT_MCAST | RCR_ACCEPT_BCAST |
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005911 RCR_ACCEPT_MGMT_FRAME | RCR_HTC_LOC_CTRL |
5912 RCR_APPEND_PHYSTAT | RCR_APPEND_ICV | RCR_APPEND_MIC;
5913 rtl8xxxu_write32(priv, REG_RCR, val32);
5914
5915 /*
5916 * Accept all multicast
5917 */
5918 rtl8xxxu_write32(priv, REG_MAR, 0xffffffff);
5919 rtl8xxxu_write32(priv, REG_MAR + 4, 0xffffffff);
5920
5921 /*
5922 * Init adaptive controls
5923 */
5924 val32 = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
5925 val32 &= ~RESPONSE_RATE_BITMAP_ALL;
5926 val32 |= RESPONSE_RATE_RRSR_CCK_ONLY_1M;
5927 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, val32);
5928
5929 /* CCK = 0x0a, OFDM = 0x10 */
5930 rtl8xxxu_set_spec_sifs(priv, 0x10, 0x10);
5931 rtl8xxxu_set_retry(priv, 0x30, 0x30);
5932 rtl8xxxu_set_spec_sifs(priv, 0x0a, 0x10);
5933
5934 /*
5935 * Init EDCA
5936 */
5937 rtl8xxxu_write16(priv, REG_MAC_SPEC_SIFS, 0x100a);
5938
5939 /* Set CCK SIFS */
5940 rtl8xxxu_write16(priv, REG_SIFS_CCK, 0x100a);
5941
5942 /* Set OFDM SIFS */
5943 rtl8xxxu_write16(priv, REG_SIFS_OFDM, 0x100a);
5944
5945 /* TXOP */
5946 rtl8xxxu_write32(priv, REG_EDCA_BE_PARAM, 0x005ea42b);
5947 rtl8xxxu_write32(priv, REG_EDCA_BK_PARAM, 0x0000a44f);
5948 rtl8xxxu_write32(priv, REG_EDCA_VI_PARAM, 0x005ea324);
5949 rtl8xxxu_write32(priv, REG_EDCA_VO_PARAM, 0x002fa226);
5950
5951 /* Set data auto rate fallback retry count */
5952 rtl8xxxu_write32(priv, REG_DARFRC, 0x00000000);
5953 rtl8xxxu_write32(priv, REG_DARFRC + 4, 0x10080404);
5954 rtl8xxxu_write32(priv, REG_RARFRC, 0x04030201);
5955 rtl8xxxu_write32(priv, REG_RARFRC + 4, 0x08070605);
5956
5957 val8 = rtl8xxxu_read8(priv, REG_FWHW_TXQ_CTRL);
5958 val8 |= FWHW_TXQ_CTRL_AMPDU_RETRY;
5959 rtl8xxxu_write8(priv, REG_FWHW_TXQ_CTRL, val8);
5960
5961 /* Set ACK timeout */
5962 rtl8xxxu_write8(priv, REG_ACKTO, 0x40);
5963
5964 /*
5965 * Initialize beacon parameters
5966 */
5967 val16 = BEACON_DISABLE_TSF_UPDATE | (BEACON_DISABLE_TSF_UPDATE << 8);
5968 rtl8xxxu_write16(priv, REG_BEACON_CTRL, val16);
5969 rtl8xxxu_write16(priv, REG_TBTT_PROHIBIT, 0x6404);
5970 rtl8xxxu_write8(priv, REG_DRIVER_EARLY_INT, DRIVER_EARLY_INT_TIME);
5971 rtl8xxxu_write8(priv, REG_BEACON_DMA_TIME, BEACON_DMA_ATIME_INT_TIME);
5972 rtl8xxxu_write16(priv, REG_BEACON_TCFG, 0x660F);
5973
5974 /*
5975 * Enable CCK and OFDM block
5976 */
5977 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
5978 val32 |= (FPGA_RF_MODE_CCK | FPGA_RF_MODE_OFDM);
5979 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
5980
5981 /*
5982 * Invalidate all CAM entries - bit 30 is undocumented
5983 */
5984 rtl8xxxu_write32(priv, REG_CAM_CMD, CAM_CMD_POLLING | BIT(30));
5985
5986 /*
5987 * Start out with default power levels for channel 6, 20MHz
5988 */
5989 rtl8723a_set_tx_power(priv, 1, false);
5990
5991 /* Let the 8051 take control of antenna setting */
5992 val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
5993 val8 |= LEDCFG2_DPDT_SELECT;
5994 rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
5995
5996 rtl8xxxu_write8(priv, REG_HWSEQ_CTRL, 0xff);
5997
5998 /* Disable BAR - not sure if this has any effect on USB */
5999 rtl8xxxu_write32(priv, REG_BAR_MODE_CTRL, 0x0201ffff);
6000
6001 rtl8xxxu_write16(priv, REG_FAST_EDCA_CTRL, 0);
6002
Jes Sorensenfa0f2d42016-02-29 17:04:37 -05006003 rtl8723a_phy_lc_calibrate(priv);
6004
Jes Sorensene1547c52016-02-29 17:04:35 -05006005 priv->fops->phy_iq_calibrate(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006006
6007 /*
6008 * This should enable thermal meter
6009 */
6010 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_T_METER, 0x60);
6011
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006012 /* Init BT hw config. */
Jes Sorensenf37e9222016-02-29 17:04:41 -05006013 if (priv->fops->init_bt)
6014 priv->fops->init_bt(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006015
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006016 /* Set NAV_UPPER to 30000us */
6017 val8 = ((30000 + NAV_UPPER_UNIT - 1) / NAV_UPPER_UNIT);
6018 rtl8xxxu_write8(priv, REG_NAV_UPPER, val8);
6019
Jes Sorensen4042e612016-02-03 13:40:01 -05006020 if (priv->rtlchip == 0x8723a) {
6021 /*
6022 * 2011/03/09 MH debug only, UMC-B cut pass 2500 S5 test,
6023 * but we need to find root cause.
6024 * This is 8723au only.
6025 */
6026 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
6027 if ((val32 & 0xff000000) != 0x83000000) {
6028 val32 |= FPGA_RF_MODE_CCK;
6029 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
6030 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006031 }
6032
6033 val32 = rtl8xxxu_read32(priv, REG_FWHW_TXQ_CTRL);
6034 val32 |= FWHW_TXQ_CTRL_XMIT_MGMT_ACK;
6035 /* ack for xmit mgmt frames. */
6036 rtl8xxxu_write32(priv, REG_FWHW_TXQ_CTRL, val32);
6037
6038exit:
6039 return ret;
6040}
6041
6042static void rtl8xxxu_disable_device(struct ieee80211_hw *hw)
6043{
6044 struct rtl8xxxu_priv *priv = hw->priv;
6045
6046 rtl8xxxu_power_off(priv);
6047}
6048
6049static void rtl8xxxu_cam_write(struct rtl8xxxu_priv *priv,
6050 struct ieee80211_key_conf *key, const u8 *mac)
6051{
6052 u32 cmd, val32, addr, ctrl;
6053 int j, i, tmp_debug;
6054
6055 tmp_debug = rtl8xxxu_debug;
6056 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_KEY)
6057 rtl8xxxu_debug |= RTL8XXXU_DEBUG_REG_WRITE;
6058
6059 /*
6060 * This is a bit of a hack - the lower bits of the cipher
6061 * suite selector happens to match the cipher index in the CAM
6062 */
6063 addr = key->keyidx << CAM_CMD_KEY_SHIFT;
6064 ctrl = (key->cipher & 0x0f) << 2 | key->keyidx | CAM_WRITE_VALID;
6065
6066 for (j = 5; j >= 0; j--) {
6067 switch (j) {
6068 case 0:
6069 val32 = ctrl | (mac[0] << 16) | (mac[1] << 24);
6070 break;
6071 case 1:
6072 val32 = mac[2] | (mac[3] << 8) |
6073 (mac[4] << 16) | (mac[5] << 24);
6074 break;
6075 default:
6076 i = (j - 2) << 2;
6077 val32 = key->key[i] | (key->key[i + 1] << 8) |
6078 key->key[i + 2] << 16 | key->key[i + 3] << 24;
6079 break;
6080 }
6081
6082 rtl8xxxu_write32(priv, REG_CAM_WRITE, val32);
6083 cmd = CAM_CMD_POLLING | CAM_CMD_WRITE | (addr + j);
6084 rtl8xxxu_write32(priv, REG_CAM_CMD, cmd);
6085 udelay(100);
6086 }
6087
6088 rtl8xxxu_debug = tmp_debug;
6089}
6090
6091static void rtl8xxxu_sw_scan_start(struct ieee80211_hw *hw,
Jes Sorensen56e43742016-02-03 13:39:50 -05006092 struct ieee80211_vif *vif, const u8 *mac)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006093{
6094 struct rtl8xxxu_priv *priv = hw->priv;
6095 u8 val8;
6096
6097 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
6098 val8 |= BEACON_DISABLE_TSF_UPDATE;
6099 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
6100}
6101
6102static void rtl8xxxu_sw_scan_complete(struct ieee80211_hw *hw,
6103 struct ieee80211_vif *vif)
6104{
6105 struct rtl8xxxu_priv *priv = hw->priv;
6106 u8 val8;
6107
6108 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
6109 val8 &= ~BEACON_DISABLE_TSF_UPDATE;
6110 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
6111}
6112
6113static void rtl8xxxu_update_rate_mask(struct rtl8xxxu_priv *priv,
6114 u32 ramask, int sgi)
6115{
6116 struct h2c_cmd h2c;
6117
6118 h2c.ramask.cmd = H2C_SET_RATE_MASK;
6119 h2c.ramask.mask_lo = cpu_to_le16(ramask & 0xffff);
6120 h2c.ramask.mask_hi = cpu_to_le16(ramask >> 16);
6121
6122 h2c.ramask.arg = 0x80;
6123 if (sgi)
6124 h2c.ramask.arg |= 0x20;
6125
Jes Sorensen7ff8c1a2016-02-29 17:04:32 -05006126 dev_dbg(&priv->udev->dev, "%s: rate mask %08x, arg %02x, size %zi\n",
Jes Sorensen8da91572016-02-29 17:04:29 -05006127 __func__, ramask, h2c.ramask.arg, sizeof(h2c.ramask));
6128 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.ramask));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006129}
6130
6131static void rtl8xxxu_set_basic_rates(struct rtl8xxxu_priv *priv, u32 rate_cfg)
6132{
6133 u32 val32;
6134 u8 rate_idx = 0;
6135
6136 rate_cfg &= RESPONSE_RATE_BITMAP_ALL;
6137
6138 val32 = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
6139 val32 &= ~RESPONSE_RATE_BITMAP_ALL;
6140 val32 |= rate_cfg;
6141 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, val32);
6142
6143 dev_dbg(&priv->udev->dev, "%s: rates %08x\n", __func__, rate_cfg);
6144
6145 while (rate_cfg) {
6146 rate_cfg = (rate_cfg >> 1);
6147 rate_idx++;
6148 }
6149 rtl8xxxu_write8(priv, REG_INIRTS_RATE_SEL, rate_idx);
6150}
6151
6152static void
6153rtl8xxxu_bss_info_changed(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
6154 struct ieee80211_bss_conf *bss_conf, u32 changed)
6155{
6156 struct rtl8xxxu_priv *priv = hw->priv;
6157 struct device *dev = &priv->udev->dev;
6158 struct ieee80211_sta *sta;
6159 u32 val32;
6160 u8 val8;
6161
6162 if (changed & BSS_CHANGED_ASSOC) {
6163 struct h2c_cmd h2c;
6164
6165 dev_dbg(dev, "Changed ASSOC: %i!\n", bss_conf->assoc);
6166
6167 memset(&h2c, 0, sizeof(struct h2c_cmd));
6168 rtl8xxxu_set_linktype(priv, vif->type);
6169
6170 if (bss_conf->assoc) {
6171 u32 ramask;
6172 int sgi = 0;
6173
6174 rcu_read_lock();
6175 sta = ieee80211_find_sta(vif, bss_conf->bssid);
6176 if (!sta) {
6177 dev_info(dev, "%s: ASSOC no sta found\n",
6178 __func__);
6179 rcu_read_unlock();
6180 goto error;
6181 }
6182
6183 if (sta->ht_cap.ht_supported)
6184 dev_info(dev, "%s: HT supported\n", __func__);
6185 if (sta->vht_cap.vht_supported)
6186 dev_info(dev, "%s: VHT supported\n", __func__);
6187
6188 /* TODO: Set bits 28-31 for rate adaptive id */
6189 ramask = (sta->supp_rates[0] & 0xfff) |
6190 sta->ht_cap.mcs.rx_mask[0] << 12 |
6191 sta->ht_cap.mcs.rx_mask[1] << 20;
6192 if (sta->ht_cap.cap &
6193 (IEEE80211_HT_CAP_SGI_40 | IEEE80211_HT_CAP_SGI_20))
6194 sgi = 1;
6195 rcu_read_unlock();
6196
6197 rtl8xxxu_update_rate_mask(priv, ramask, sgi);
6198
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006199 rtl8xxxu_write8(priv, REG_BCN_MAX_ERR, 0xff);
6200
6201 rtl8723a_stop_tx_beacon(priv);
6202
6203 /* joinbss sequence */
6204 rtl8xxxu_write16(priv, REG_BCN_PSR_RPT,
6205 0xc000 | bss_conf->aid);
6206
6207 h2c.joinbss.data = H2C_JOIN_BSS_CONNECT;
6208 } else {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006209 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
6210 val8 |= BEACON_DISABLE_TSF_UPDATE;
6211 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
6212
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006213 h2c.joinbss.data = H2C_JOIN_BSS_DISCONNECT;
6214 }
6215 h2c.joinbss.cmd = H2C_JOIN_BSS_REPORT;
Jes Sorensen8da91572016-02-29 17:04:29 -05006216 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.joinbss));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006217 }
6218
6219 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
6220 dev_dbg(dev, "Changed ERP_PREAMBLE: Use short preamble %i\n",
6221 bss_conf->use_short_preamble);
6222 val32 = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
6223 if (bss_conf->use_short_preamble)
6224 val32 |= RSR_ACK_SHORT_PREAMBLE;
6225 else
6226 val32 &= ~RSR_ACK_SHORT_PREAMBLE;
6227 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, val32);
6228 }
6229
6230 if (changed & BSS_CHANGED_ERP_SLOT) {
6231 dev_dbg(dev, "Changed ERP_SLOT: short_slot_time %i\n",
6232 bss_conf->use_short_slot);
6233
6234 if (bss_conf->use_short_slot)
6235 val8 = 9;
6236 else
6237 val8 = 20;
6238 rtl8xxxu_write8(priv, REG_SLOT, val8);
6239 }
6240
6241 if (changed & BSS_CHANGED_BSSID) {
6242 dev_dbg(dev, "Changed BSSID!\n");
6243 rtl8xxxu_set_bssid(priv, bss_conf->bssid);
6244 }
6245
6246 if (changed & BSS_CHANGED_BASIC_RATES) {
6247 dev_dbg(dev, "Changed BASIC_RATES!\n");
6248 rtl8xxxu_set_basic_rates(priv, bss_conf->basic_rates);
6249 }
6250error:
6251 return;
6252}
6253
6254static u32 rtl8xxxu_80211_to_rtl_queue(u32 queue)
6255{
6256 u32 rtlqueue;
6257
6258 switch (queue) {
6259 case IEEE80211_AC_VO:
6260 rtlqueue = TXDESC_QUEUE_VO;
6261 break;
6262 case IEEE80211_AC_VI:
6263 rtlqueue = TXDESC_QUEUE_VI;
6264 break;
6265 case IEEE80211_AC_BE:
6266 rtlqueue = TXDESC_QUEUE_BE;
6267 break;
6268 case IEEE80211_AC_BK:
6269 rtlqueue = TXDESC_QUEUE_BK;
6270 break;
6271 default:
6272 rtlqueue = TXDESC_QUEUE_BE;
6273 }
6274
6275 return rtlqueue;
6276}
6277
6278static u32 rtl8xxxu_queue_select(struct ieee80211_hw *hw, struct sk_buff *skb)
6279{
6280 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
6281 u32 queue;
6282
6283 if (ieee80211_is_mgmt(hdr->frame_control))
6284 queue = TXDESC_QUEUE_MGNT;
6285 else
6286 queue = rtl8xxxu_80211_to_rtl_queue(skb_get_queue_mapping(skb));
6287
6288 return queue;
6289}
6290
6291static void rtl8xxxu_calc_tx_desc_csum(struct rtl8xxxu_tx_desc *tx_desc)
6292{
6293 __le16 *ptr = (__le16 *)tx_desc;
6294 u16 csum = 0;
6295 int i;
6296
6297 /*
6298 * Clear csum field before calculation, as the csum field is
6299 * in the middle of the struct.
6300 */
6301 tx_desc->csum = cpu_to_le16(0);
6302
6303 for (i = 0; i < (sizeof(struct rtl8xxxu_tx_desc) / sizeof(u16)); i++)
6304 csum = csum ^ le16_to_cpu(ptr[i]);
6305
6306 tx_desc->csum |= cpu_to_le16(csum);
6307}
6308
6309static void rtl8xxxu_free_tx_resources(struct rtl8xxxu_priv *priv)
6310{
6311 struct rtl8xxxu_tx_urb *tx_urb, *tmp;
6312 unsigned long flags;
6313
6314 spin_lock_irqsave(&priv->tx_urb_lock, flags);
6315 list_for_each_entry_safe(tx_urb, tmp, &priv->tx_urb_free_list, list) {
6316 list_del(&tx_urb->list);
6317 priv->tx_urb_free_count--;
6318 usb_free_urb(&tx_urb->urb);
6319 }
6320 spin_unlock_irqrestore(&priv->tx_urb_lock, flags);
6321}
6322
6323static struct rtl8xxxu_tx_urb *
6324rtl8xxxu_alloc_tx_urb(struct rtl8xxxu_priv *priv)
6325{
6326 struct rtl8xxxu_tx_urb *tx_urb;
6327 unsigned long flags;
6328
6329 spin_lock_irqsave(&priv->tx_urb_lock, flags);
6330 tx_urb = list_first_entry_or_null(&priv->tx_urb_free_list,
6331 struct rtl8xxxu_tx_urb, list);
6332 if (tx_urb) {
6333 list_del(&tx_urb->list);
6334 priv->tx_urb_free_count--;
6335 if (priv->tx_urb_free_count < RTL8XXXU_TX_URB_LOW_WATER &&
6336 !priv->tx_stopped) {
6337 priv->tx_stopped = true;
6338 ieee80211_stop_queues(priv->hw);
6339 }
6340 }
6341
6342 spin_unlock_irqrestore(&priv->tx_urb_lock, flags);
6343
6344 return tx_urb;
6345}
6346
6347static void rtl8xxxu_free_tx_urb(struct rtl8xxxu_priv *priv,
6348 struct rtl8xxxu_tx_urb *tx_urb)
6349{
6350 unsigned long flags;
6351
6352 INIT_LIST_HEAD(&tx_urb->list);
6353
6354 spin_lock_irqsave(&priv->tx_urb_lock, flags);
6355
6356 list_add(&tx_urb->list, &priv->tx_urb_free_list);
6357 priv->tx_urb_free_count++;
6358 if (priv->tx_urb_free_count > RTL8XXXU_TX_URB_HIGH_WATER &&
6359 priv->tx_stopped) {
6360 priv->tx_stopped = false;
6361 ieee80211_wake_queues(priv->hw);
6362 }
6363
6364 spin_unlock_irqrestore(&priv->tx_urb_lock, flags);
6365}
6366
6367static void rtl8xxxu_tx_complete(struct urb *urb)
6368{
6369 struct sk_buff *skb = (struct sk_buff *)urb->context;
6370 struct ieee80211_tx_info *tx_info;
6371 struct ieee80211_hw *hw;
6372 struct rtl8xxxu_tx_urb *tx_urb =
6373 container_of(urb, struct rtl8xxxu_tx_urb, urb);
6374
6375 tx_info = IEEE80211_SKB_CB(skb);
6376 hw = tx_info->rate_driver_data[0];
6377
6378 skb_pull(skb, sizeof(struct rtl8xxxu_tx_desc));
6379
6380 ieee80211_tx_info_clear_status(tx_info);
6381 tx_info->status.rates[0].idx = -1;
6382 tx_info->status.rates[0].count = 0;
6383
6384 if (!urb->status)
6385 tx_info->flags |= IEEE80211_TX_STAT_ACK;
6386
6387 ieee80211_tx_status_irqsafe(hw, skb);
6388
6389 rtl8xxxu_free_tx_urb(hw->priv, tx_urb);
6390}
6391
6392static void rtl8xxxu_dump_action(struct device *dev,
6393 struct ieee80211_hdr *hdr)
6394{
6395 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)hdr;
6396 u16 cap, timeout;
6397
6398 if (!(rtl8xxxu_debug & RTL8XXXU_DEBUG_ACTION))
6399 return;
6400
6401 switch (mgmt->u.action.u.addba_resp.action_code) {
6402 case WLAN_ACTION_ADDBA_RESP:
6403 cap = le16_to_cpu(mgmt->u.action.u.addba_resp.capab);
6404 timeout = le16_to_cpu(mgmt->u.action.u.addba_resp.timeout);
6405 dev_info(dev, "WLAN_ACTION_ADDBA_RESP: "
6406 "timeout %i, tid %02x, buf_size %02x, policy %02x, "
6407 "status %02x\n",
6408 timeout,
6409 (cap & IEEE80211_ADDBA_PARAM_TID_MASK) >> 2,
6410 (cap & IEEE80211_ADDBA_PARAM_BUF_SIZE_MASK) >> 6,
6411 (cap >> 1) & 0x1,
6412 le16_to_cpu(mgmt->u.action.u.addba_resp.status));
6413 break;
6414 case WLAN_ACTION_ADDBA_REQ:
6415 cap = le16_to_cpu(mgmt->u.action.u.addba_req.capab);
6416 timeout = le16_to_cpu(mgmt->u.action.u.addba_req.timeout);
6417 dev_info(dev, "WLAN_ACTION_ADDBA_REQ: "
6418 "timeout %i, tid %02x, buf_size %02x, policy %02x\n",
6419 timeout,
6420 (cap & IEEE80211_ADDBA_PARAM_TID_MASK) >> 2,
6421 (cap & IEEE80211_ADDBA_PARAM_BUF_SIZE_MASK) >> 6,
6422 (cap >> 1) & 0x1);
6423 break;
6424 default:
6425 dev_info(dev, "action frame %02x\n",
6426 mgmt->u.action.u.addba_resp.action_code);
6427 break;
6428 }
6429}
6430
6431static void rtl8xxxu_tx(struct ieee80211_hw *hw,
6432 struct ieee80211_tx_control *control,
6433 struct sk_buff *skb)
6434{
6435 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
6436 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
6437 struct ieee80211_rate *tx_rate = ieee80211_get_tx_rate(hw, tx_info);
6438 struct rtl8xxxu_priv *priv = hw->priv;
6439 struct rtl8xxxu_tx_desc *tx_desc;
6440 struct rtl8xxxu_tx_urb *tx_urb;
6441 struct ieee80211_sta *sta = NULL;
6442 struct ieee80211_vif *vif = tx_info->control.vif;
6443 struct device *dev = &priv->udev->dev;
6444 u32 queue, rate;
6445 u16 pktlen = skb->len;
6446 u16 seq_number;
6447 u16 rate_flag = tx_info->control.rates[0].flags;
6448 int ret;
6449
6450 if (skb_headroom(skb) < sizeof(struct rtl8xxxu_tx_desc)) {
6451 dev_warn(dev,
6452 "%s: Not enough headroom (%i) for tx descriptor\n",
6453 __func__, skb_headroom(skb));
6454 goto error;
6455 }
6456
6457 if (unlikely(skb->len > (65535 - sizeof(struct rtl8xxxu_tx_desc)))) {
6458 dev_warn(dev, "%s: Trying to send over-sized skb (%i)\n",
6459 __func__, skb->len);
6460 goto error;
6461 }
6462
6463 tx_urb = rtl8xxxu_alloc_tx_urb(priv);
6464 if (!tx_urb) {
6465 dev_warn(dev, "%s: Unable to allocate tx urb\n", __func__);
6466 goto error;
6467 }
6468
6469 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_TX)
6470 dev_info(dev, "%s: TX rate: %d (%d), pkt size %d\n",
6471 __func__, tx_rate->bitrate, tx_rate->hw_value, pktlen);
6472
6473 if (ieee80211_is_action(hdr->frame_control))
6474 rtl8xxxu_dump_action(dev, hdr);
6475
6476 tx_info->rate_driver_data[0] = hw;
6477
6478 if (control && control->sta)
6479 sta = control->sta;
6480
6481 tx_desc = (struct rtl8xxxu_tx_desc *)
6482 skb_push(skb, sizeof(struct rtl8xxxu_tx_desc));
6483
6484 memset(tx_desc, 0, sizeof(struct rtl8xxxu_tx_desc));
6485 tx_desc->pkt_size = cpu_to_le16(pktlen);
6486 tx_desc->pkt_offset = sizeof(struct rtl8xxxu_tx_desc);
6487
6488 tx_desc->txdw0 =
6489 TXDESC_OWN | TXDESC_FIRST_SEGMENT | TXDESC_LAST_SEGMENT;
6490 if (is_multicast_ether_addr(ieee80211_get_DA(hdr)) ||
6491 is_broadcast_ether_addr(ieee80211_get_DA(hdr)))
6492 tx_desc->txdw0 |= TXDESC_BROADMULTICAST;
6493
6494 queue = rtl8xxxu_queue_select(hw, skb);
6495 tx_desc->txdw1 = cpu_to_le32(queue << TXDESC_QUEUE_SHIFT);
6496
6497 if (tx_info->control.hw_key) {
6498 switch (tx_info->control.hw_key->cipher) {
6499 case WLAN_CIPHER_SUITE_WEP40:
6500 case WLAN_CIPHER_SUITE_WEP104:
6501 case WLAN_CIPHER_SUITE_TKIP:
6502 tx_desc->txdw1 |= cpu_to_le32(TXDESC_SEC_RC4);
6503 break;
6504 case WLAN_CIPHER_SUITE_CCMP:
6505 tx_desc->txdw1 |= cpu_to_le32(TXDESC_SEC_AES);
6506 break;
6507 default:
6508 break;
6509 }
6510 }
6511
6512 seq_number = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
6513 tx_desc->txdw3 = cpu_to_le32((u32)seq_number << TXDESC_SEQ_SHIFT);
6514
6515 if (rate_flag & IEEE80211_TX_RC_MCS)
6516 rate = tx_info->control.rates[0].idx + DESC_RATE_MCS0;
6517 else
6518 rate = tx_rate->hw_value;
6519 tx_desc->txdw5 = cpu_to_le32(rate);
6520
6521 if (ieee80211_is_data(hdr->frame_control))
6522 tx_desc->txdw5 |= cpu_to_le32(0x0001ff00);
6523
6524 /* (tx_info->flags & IEEE80211_TX_CTL_AMPDU) && */
6525 if (ieee80211_is_data_qos(hdr->frame_control) && sta) {
6526 if (sta->ht_cap.ht_supported) {
6527 u32 ampdu, val32;
6528
6529 ampdu = (u32)sta->ht_cap.ampdu_density;
6530 val32 = ampdu << TXDESC_AMPDU_DENSITY_SHIFT;
6531 tx_desc->txdw2 |= cpu_to_le32(val32);
6532 tx_desc->txdw1 |= cpu_to_le32(TXDESC_AGG_ENABLE);
6533 } else
6534 tx_desc->txdw1 |= cpu_to_le32(TXDESC_BK);
6535 } else
6536 tx_desc->txdw1 |= cpu_to_le32(TXDESC_BK);
6537
6538 if (ieee80211_is_data_qos(hdr->frame_control))
6539 tx_desc->txdw4 |= cpu_to_le32(TXDESC_QOS);
6540 if (rate_flag & IEEE80211_TX_RC_USE_SHORT_PREAMBLE ||
6541 (sta && vif && vif->bss_conf.use_short_preamble))
6542 tx_desc->txdw4 |= cpu_to_le32(TXDESC_SHORT_PREAMBLE);
6543 if (rate_flag & IEEE80211_TX_RC_SHORT_GI ||
6544 (ieee80211_is_data_qos(hdr->frame_control) &&
6545 sta && sta->ht_cap.cap &
6546 (IEEE80211_HT_CAP_SGI_40 | IEEE80211_HT_CAP_SGI_20))) {
6547 tx_desc->txdw5 |= cpu_to_le32(TXDESC_SHORT_GI);
6548 }
6549 if (ieee80211_is_mgmt(hdr->frame_control)) {
6550 tx_desc->txdw5 = cpu_to_le32(tx_rate->hw_value);
6551 tx_desc->txdw4 |= cpu_to_le32(TXDESC_USE_DRIVER_RATE);
6552 tx_desc->txdw5 |= cpu_to_le32(6 << TXDESC_RETRY_LIMIT_SHIFT);
6553 tx_desc->txdw5 |= cpu_to_le32(TXDESC_RETRY_LIMIT_ENABLE);
6554 }
6555
6556 if (rate_flag & IEEE80211_TX_RC_USE_RTS_CTS) {
6557 /* Use RTS rate 24M - does the mac80211 tell us which to use? */
6558 tx_desc->txdw4 |= cpu_to_le32(DESC_RATE_24M);
6559 tx_desc->txdw4 |= cpu_to_le32(TXDESC_RTS_CTS_ENABLE);
6560 tx_desc->txdw4 |= cpu_to_le32(TXDESC_HW_RTS_ENABLE);
6561 }
6562
6563 rtl8xxxu_calc_tx_desc_csum(tx_desc);
6564
6565 usb_fill_bulk_urb(&tx_urb->urb, priv->udev, priv->pipe_out[queue],
6566 skb->data, skb->len, rtl8xxxu_tx_complete, skb);
6567
6568 usb_anchor_urb(&tx_urb->urb, &priv->tx_anchor);
6569 ret = usb_submit_urb(&tx_urb->urb, GFP_ATOMIC);
6570 if (ret) {
6571 usb_unanchor_urb(&tx_urb->urb);
6572 rtl8xxxu_free_tx_urb(priv, tx_urb);
6573 goto error;
6574 }
6575 return;
6576error:
6577 dev_kfree_skb(skb);
6578}
6579
6580static void rtl8xxxu_rx_parse_phystats(struct rtl8xxxu_priv *priv,
6581 struct ieee80211_rx_status *rx_status,
6582 struct rtl8xxxu_rx_desc *rx_desc,
6583 struct rtl8723au_phy_stats *phy_stats)
6584{
6585 if (phy_stats->sgi_en)
6586 rx_status->flag |= RX_FLAG_SHORT_GI;
6587
6588 if (rx_desc->rxmcs < DESC_RATE_6M) {
6589 /*
6590 * Handle PHY stats for CCK rates
6591 */
6592 u8 cck_agc_rpt = phy_stats->cck_agc_rpt_ofdm_cfosho_a;
6593
6594 switch (cck_agc_rpt & 0xc0) {
6595 case 0xc0:
6596 rx_status->signal = -46 - (cck_agc_rpt & 0x3e);
6597 break;
6598 case 0x80:
6599 rx_status->signal = -26 - (cck_agc_rpt & 0x3e);
6600 break;
6601 case 0x40:
6602 rx_status->signal = -12 - (cck_agc_rpt & 0x3e);
6603 break;
6604 case 0x00:
6605 rx_status->signal = 16 - (cck_agc_rpt & 0x3e);
6606 break;
6607 }
6608 } else {
6609 rx_status->signal =
6610 (phy_stats->cck_sig_qual_ofdm_pwdb_all >> 1) - 110;
6611 }
6612}
6613
6614static void rtl8xxxu_free_rx_resources(struct rtl8xxxu_priv *priv)
6615{
6616 struct rtl8xxxu_rx_urb *rx_urb, *tmp;
6617 unsigned long flags;
6618
6619 spin_lock_irqsave(&priv->rx_urb_lock, flags);
6620
6621 list_for_each_entry_safe(rx_urb, tmp,
6622 &priv->rx_urb_pending_list, list) {
6623 list_del(&rx_urb->list);
6624 priv->rx_urb_pending_count--;
6625 usb_free_urb(&rx_urb->urb);
6626 }
6627
6628 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
6629}
6630
6631static void rtl8xxxu_queue_rx_urb(struct rtl8xxxu_priv *priv,
6632 struct rtl8xxxu_rx_urb *rx_urb)
6633{
6634 struct sk_buff *skb;
6635 unsigned long flags;
6636 int pending = 0;
6637
6638 spin_lock_irqsave(&priv->rx_urb_lock, flags);
6639
6640 if (!priv->shutdown) {
6641 list_add_tail(&rx_urb->list, &priv->rx_urb_pending_list);
6642 priv->rx_urb_pending_count++;
6643 pending = priv->rx_urb_pending_count;
6644 } else {
6645 skb = (struct sk_buff *)rx_urb->urb.context;
6646 dev_kfree_skb(skb);
6647 usb_free_urb(&rx_urb->urb);
6648 }
6649
6650 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
6651
6652 if (pending > RTL8XXXU_RX_URB_PENDING_WATER)
6653 schedule_work(&priv->rx_urb_wq);
6654}
6655
6656static void rtl8xxxu_rx_urb_work(struct work_struct *work)
6657{
6658 struct rtl8xxxu_priv *priv;
6659 struct rtl8xxxu_rx_urb *rx_urb, *tmp;
6660 struct list_head local;
6661 struct sk_buff *skb;
6662 unsigned long flags;
6663 int ret;
6664
6665 priv = container_of(work, struct rtl8xxxu_priv, rx_urb_wq);
6666 INIT_LIST_HEAD(&local);
6667
6668 spin_lock_irqsave(&priv->rx_urb_lock, flags);
6669
6670 list_splice_init(&priv->rx_urb_pending_list, &local);
6671 priv->rx_urb_pending_count = 0;
6672
6673 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
6674
6675 list_for_each_entry_safe(rx_urb, tmp, &local, list) {
6676 list_del_init(&rx_urb->list);
6677 ret = rtl8xxxu_submit_rx_urb(priv, rx_urb);
6678 /*
6679 * If out of memory or temporary error, put it back on the
6680 * queue and try again. Otherwise the device is dead/gone
6681 * and we should drop it.
6682 */
6683 switch (ret) {
6684 case 0:
6685 break;
6686 case -ENOMEM:
6687 case -EAGAIN:
6688 rtl8xxxu_queue_rx_urb(priv, rx_urb);
6689 break;
6690 default:
6691 pr_info("failed to requeue urb %i\n", ret);
6692 skb = (struct sk_buff *)rx_urb->urb.context;
6693 dev_kfree_skb(skb);
6694 usb_free_urb(&rx_urb->urb);
6695 }
6696 }
6697}
6698
6699static void rtl8xxxu_rx_complete(struct urb *urb)
6700{
6701 struct rtl8xxxu_rx_urb *rx_urb =
6702 container_of(urb, struct rtl8xxxu_rx_urb, urb);
6703 struct ieee80211_hw *hw = rx_urb->hw;
6704 struct rtl8xxxu_priv *priv = hw->priv;
6705 struct sk_buff *skb = (struct sk_buff *)urb->context;
6706 struct rtl8xxxu_rx_desc *rx_desc = (struct rtl8xxxu_rx_desc *)skb->data;
6707 struct rtl8723au_phy_stats *phy_stats;
6708 struct ieee80211_rx_status *rx_status = IEEE80211_SKB_RXCB(skb);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006709 struct device *dev = &priv->udev->dev;
6710 __le32 *_rx_desc_le = (__le32 *)skb->data;
6711 u32 *_rx_desc = (u32 *)skb->data;
Jes Sorensena9ffa612016-02-03 13:39:59 -05006712 int drvinfo_sz, desc_shift, i;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006713
6714 for (i = 0; i < (sizeof(struct rtl8xxxu_rx_desc) / sizeof(u32)); i++)
6715 _rx_desc[i] = le32_to_cpu(_rx_desc_le[i]);
6716
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006717 drvinfo_sz = rx_desc->drvinfo_sz * 8;
6718 desc_shift = rx_desc->shift;
6719 skb_put(skb, urb->actual_length);
6720
6721 if (urb->status == 0) {
6722 skb_pull(skb, sizeof(struct rtl8xxxu_rx_desc));
6723 phy_stats = (struct rtl8723au_phy_stats *)skb->data;
6724
6725 skb_pull(skb, drvinfo_sz + desc_shift);
6726
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006727 memset(rx_status, 0, sizeof(struct ieee80211_rx_status));
6728
6729 if (rx_desc->phy_stats)
6730 rtl8xxxu_rx_parse_phystats(priv, rx_status,
6731 rx_desc, phy_stats);
6732
6733 rx_status->freq = hw->conf.chandef.chan->center_freq;
6734 rx_status->band = hw->conf.chandef.chan->band;
6735
6736 rx_status->mactime = le32_to_cpu(rx_desc->tsfl);
6737 rx_status->flag |= RX_FLAG_MACTIME_START;
6738
6739 if (!rx_desc->swdec)
6740 rx_status->flag |= RX_FLAG_DECRYPTED;
6741 if (rx_desc->crc32)
6742 rx_status->flag |= RX_FLAG_FAILED_FCS_CRC;
6743 if (rx_desc->bw)
6744 rx_status->flag |= RX_FLAG_40MHZ;
6745
6746 if (rx_desc->rxht) {
6747 rx_status->flag |= RX_FLAG_HT;
6748 rx_status->rate_idx = rx_desc->rxmcs - DESC_RATE_MCS0;
6749 } else {
6750 rx_status->rate_idx = rx_desc->rxmcs;
6751 }
6752
6753 ieee80211_rx_irqsafe(hw, skb);
6754 skb = NULL;
6755 rx_urb->urb.context = NULL;
6756 rtl8xxxu_queue_rx_urb(priv, rx_urb);
6757 } else {
6758 dev_dbg(dev, "%s: status %i\n", __func__, urb->status);
6759 goto cleanup;
6760 }
6761 return;
6762
6763cleanup:
6764 usb_free_urb(urb);
6765 dev_kfree_skb(skb);
6766 return;
6767}
6768
6769static int rtl8xxxu_submit_rx_urb(struct rtl8xxxu_priv *priv,
6770 struct rtl8xxxu_rx_urb *rx_urb)
6771{
6772 struct sk_buff *skb;
6773 int skb_size;
6774 int ret;
6775
6776 skb_size = sizeof(struct rtl8xxxu_rx_desc) + RTL_RX_BUFFER_SIZE;
6777 skb = __netdev_alloc_skb(NULL, skb_size, GFP_KERNEL);
6778 if (!skb)
6779 return -ENOMEM;
6780
6781 memset(skb->data, 0, sizeof(struct rtl8xxxu_rx_desc));
6782 usb_fill_bulk_urb(&rx_urb->urb, priv->udev, priv->pipe_in, skb->data,
6783 skb_size, rtl8xxxu_rx_complete, skb);
6784 usb_anchor_urb(&rx_urb->urb, &priv->rx_anchor);
6785 ret = usb_submit_urb(&rx_urb->urb, GFP_ATOMIC);
6786 if (ret)
6787 usb_unanchor_urb(&rx_urb->urb);
6788 return ret;
6789}
6790
6791static void rtl8xxxu_int_complete(struct urb *urb)
6792{
6793 struct rtl8xxxu_priv *priv = (struct rtl8xxxu_priv *)urb->context;
6794 struct device *dev = &priv->udev->dev;
6795 int ret;
6796
6797 dev_dbg(dev, "%s: status %i\n", __func__, urb->status);
6798 if (urb->status == 0) {
6799 usb_anchor_urb(urb, &priv->int_anchor);
6800 ret = usb_submit_urb(urb, GFP_ATOMIC);
6801 if (ret)
6802 usb_unanchor_urb(urb);
6803 } else {
6804 dev_info(dev, "%s: Error %i\n", __func__, urb->status);
6805 }
6806}
6807
6808
6809static int rtl8xxxu_submit_int_urb(struct ieee80211_hw *hw)
6810{
6811 struct rtl8xxxu_priv *priv = hw->priv;
6812 struct urb *urb;
6813 u32 val32;
6814 int ret;
6815
6816 urb = usb_alloc_urb(0, GFP_KERNEL);
6817 if (!urb)
6818 return -ENOMEM;
6819
6820 usb_fill_int_urb(urb, priv->udev, priv->pipe_interrupt,
6821 priv->int_buf, USB_INTR_CONTENT_LENGTH,
6822 rtl8xxxu_int_complete, priv, 1);
6823 usb_anchor_urb(urb, &priv->int_anchor);
6824 ret = usb_submit_urb(urb, GFP_KERNEL);
6825 if (ret) {
6826 usb_unanchor_urb(urb);
6827 goto error;
6828 }
6829
6830 val32 = rtl8xxxu_read32(priv, REG_USB_HIMR);
6831 val32 |= USB_HIMR_CPWM;
6832 rtl8xxxu_write32(priv, REG_USB_HIMR, val32);
6833
6834error:
6835 return ret;
6836}
6837
6838static int rtl8xxxu_add_interface(struct ieee80211_hw *hw,
6839 struct ieee80211_vif *vif)
6840{
6841 struct rtl8xxxu_priv *priv = hw->priv;
6842 int ret;
6843 u8 val8;
6844
6845 switch (vif->type) {
6846 case NL80211_IFTYPE_STATION:
6847 rtl8723a_stop_tx_beacon(priv);
6848
6849 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
6850 val8 |= BEACON_ATIM | BEACON_FUNCTION_ENABLE |
6851 BEACON_DISABLE_TSF_UPDATE;
6852 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
6853 ret = 0;
6854 break;
6855 default:
6856 ret = -EOPNOTSUPP;
6857 }
6858
6859 rtl8xxxu_set_linktype(priv, vif->type);
6860
6861 return ret;
6862}
6863
6864static void rtl8xxxu_remove_interface(struct ieee80211_hw *hw,
6865 struct ieee80211_vif *vif)
6866{
6867 struct rtl8xxxu_priv *priv = hw->priv;
6868
6869 dev_dbg(&priv->udev->dev, "%s\n", __func__);
6870}
6871
6872static int rtl8xxxu_config(struct ieee80211_hw *hw, u32 changed)
6873{
6874 struct rtl8xxxu_priv *priv = hw->priv;
6875 struct device *dev = &priv->udev->dev;
6876 u16 val16;
6877 int ret = 0, channel;
6878 bool ht40;
6879
6880 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_CHANNEL)
6881 dev_info(dev,
6882 "%s: channel: %i (changed %08x chandef.width %02x)\n",
6883 __func__, hw->conf.chandef.chan->hw_value,
6884 changed, hw->conf.chandef.width);
6885
6886 if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS) {
6887 val16 = ((hw->conf.long_frame_max_tx_count <<
6888 RETRY_LIMIT_LONG_SHIFT) & RETRY_LIMIT_LONG_MASK) |
6889 ((hw->conf.short_frame_max_tx_count <<
6890 RETRY_LIMIT_SHORT_SHIFT) & RETRY_LIMIT_SHORT_MASK);
6891 rtl8xxxu_write16(priv, REG_RETRY_LIMIT, val16);
6892 }
6893
6894 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
6895 switch (hw->conf.chandef.width) {
6896 case NL80211_CHAN_WIDTH_20_NOHT:
6897 case NL80211_CHAN_WIDTH_20:
6898 ht40 = false;
6899 break;
6900 case NL80211_CHAN_WIDTH_40:
6901 ht40 = true;
6902 break;
6903 default:
6904 ret = -ENOTSUPP;
6905 goto exit;
6906 }
6907
6908 channel = hw->conf.chandef.chan->hw_value;
6909
6910 rtl8723a_set_tx_power(priv, channel, ht40);
6911
6912 rtl8723au_config_channel(hw);
6913 }
6914
6915exit:
6916 return ret;
6917}
6918
6919static int rtl8xxxu_conf_tx(struct ieee80211_hw *hw,
6920 struct ieee80211_vif *vif, u16 queue,
6921 const struct ieee80211_tx_queue_params *param)
6922{
6923 struct rtl8xxxu_priv *priv = hw->priv;
6924 struct device *dev = &priv->udev->dev;
6925 u32 val32;
6926 u8 aifs, acm_ctrl, acm_bit;
6927
6928 aifs = param->aifs;
6929
6930 val32 = aifs |
6931 fls(param->cw_min) << EDCA_PARAM_ECW_MIN_SHIFT |
6932 fls(param->cw_max) << EDCA_PARAM_ECW_MAX_SHIFT |
6933 (u32)param->txop << EDCA_PARAM_TXOP_SHIFT;
6934
6935 acm_ctrl = rtl8xxxu_read8(priv, REG_ACM_HW_CTRL);
6936 dev_dbg(dev,
6937 "%s: IEEE80211 queue %02x val %08x, acm %i, acm_ctrl %02x\n",
6938 __func__, queue, val32, param->acm, acm_ctrl);
6939
6940 switch (queue) {
6941 case IEEE80211_AC_VO:
6942 acm_bit = ACM_HW_CTRL_VO;
6943 rtl8xxxu_write32(priv, REG_EDCA_VO_PARAM, val32);
6944 break;
6945 case IEEE80211_AC_VI:
6946 acm_bit = ACM_HW_CTRL_VI;
6947 rtl8xxxu_write32(priv, REG_EDCA_VI_PARAM, val32);
6948 break;
6949 case IEEE80211_AC_BE:
6950 acm_bit = ACM_HW_CTRL_BE;
6951 rtl8xxxu_write32(priv, REG_EDCA_BE_PARAM, val32);
6952 break;
6953 case IEEE80211_AC_BK:
6954 acm_bit = ACM_HW_CTRL_BK;
6955 rtl8xxxu_write32(priv, REG_EDCA_BK_PARAM, val32);
6956 break;
6957 default:
6958 acm_bit = 0;
6959 break;
6960 }
6961
6962 if (param->acm)
6963 acm_ctrl |= acm_bit;
6964 else
6965 acm_ctrl &= ~acm_bit;
6966 rtl8xxxu_write8(priv, REG_ACM_HW_CTRL, acm_ctrl);
6967
6968 return 0;
6969}
6970
6971static void rtl8xxxu_configure_filter(struct ieee80211_hw *hw,
6972 unsigned int changed_flags,
6973 unsigned int *total_flags, u64 multicast)
6974{
6975 struct rtl8xxxu_priv *priv = hw->priv;
Bruno Randolf3bed4bf2016-02-03 13:39:51 -05006976 u32 rcr = rtl8xxxu_read32(priv, REG_RCR);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006977
6978 dev_dbg(&priv->udev->dev, "%s: changed_flags %08x, total_flags %08x\n",
6979 __func__, changed_flags, *total_flags);
6980
Bruno Randolf3bed4bf2016-02-03 13:39:51 -05006981 /*
6982 * FIF_ALLMULTI ignored as all multicast frames are accepted (REG_MAR)
6983 */
6984
6985 if (*total_flags & FIF_FCSFAIL)
6986 rcr |= RCR_ACCEPT_CRC32;
6987 else
6988 rcr &= ~RCR_ACCEPT_CRC32;
6989
6990 /*
6991 * FIF_PLCPFAIL not supported?
6992 */
6993
6994 if (*total_flags & FIF_BCN_PRBRESP_PROMISC)
6995 rcr &= ~RCR_CHECK_BSSID_BEACON;
6996 else
6997 rcr |= RCR_CHECK_BSSID_BEACON;
6998
6999 if (*total_flags & FIF_CONTROL)
7000 rcr |= RCR_ACCEPT_CTRL_FRAME;
7001 else
7002 rcr &= ~RCR_ACCEPT_CTRL_FRAME;
7003
7004 if (*total_flags & FIF_OTHER_BSS) {
7005 rcr |= RCR_ACCEPT_AP;
7006 rcr &= ~RCR_CHECK_BSSID_MATCH;
7007 } else {
7008 rcr &= ~RCR_ACCEPT_AP;
7009 rcr |= RCR_CHECK_BSSID_MATCH;
7010 }
7011
7012 if (*total_flags & FIF_PSPOLL)
7013 rcr |= RCR_ACCEPT_PM;
7014 else
7015 rcr &= ~RCR_ACCEPT_PM;
7016
7017 /*
7018 * FIF_PROBE_REQ ignored as probe requests always seem to be accepted
7019 */
7020
7021 rtl8xxxu_write32(priv, REG_RCR, rcr);
7022
Jes Sorensen755bda12016-02-03 13:39:54 -05007023 *total_flags &= (FIF_ALLMULTI | FIF_FCSFAIL | FIF_BCN_PRBRESP_PROMISC |
7024 FIF_CONTROL | FIF_OTHER_BSS | FIF_PSPOLL |
7025 FIF_PROBE_REQ);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007026}
7027
7028static int rtl8xxxu_set_rts_threshold(struct ieee80211_hw *hw, u32 rts)
7029{
7030 if (rts > 2347)
7031 return -EINVAL;
7032
7033 return 0;
7034}
7035
7036static int rtl8xxxu_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
7037 struct ieee80211_vif *vif,
7038 struct ieee80211_sta *sta,
7039 struct ieee80211_key_conf *key)
7040{
7041 struct rtl8xxxu_priv *priv = hw->priv;
7042 struct device *dev = &priv->udev->dev;
7043 u8 mac_addr[ETH_ALEN];
7044 u8 val8;
7045 u16 val16;
7046 u32 val32;
7047 int retval = -EOPNOTSUPP;
7048
7049 dev_dbg(dev, "%s: cmd %02x, cipher %08x, index %i\n",
7050 __func__, cmd, key->cipher, key->keyidx);
7051
7052 if (vif->type != NL80211_IFTYPE_STATION)
7053 return -EOPNOTSUPP;
7054
7055 if (key->keyidx > 3)
7056 return -EOPNOTSUPP;
7057
7058 switch (key->cipher) {
7059 case WLAN_CIPHER_SUITE_WEP40:
7060 case WLAN_CIPHER_SUITE_WEP104:
7061
7062 break;
7063 case WLAN_CIPHER_SUITE_CCMP:
7064 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT_TX;
7065 break;
7066 case WLAN_CIPHER_SUITE_TKIP:
7067 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
7068 default:
7069 return -EOPNOTSUPP;
7070 }
7071
7072 if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
7073 dev_dbg(dev, "%s: pairwise key\n", __func__);
7074 ether_addr_copy(mac_addr, sta->addr);
7075 } else {
7076 dev_dbg(dev, "%s: group key\n", __func__);
7077 eth_broadcast_addr(mac_addr);
7078 }
7079
7080 val16 = rtl8xxxu_read16(priv, REG_CR);
7081 val16 |= CR_SECURITY_ENABLE;
7082 rtl8xxxu_write16(priv, REG_CR, val16);
7083
7084 val8 = SEC_CFG_TX_SEC_ENABLE | SEC_CFG_TXBC_USE_DEFKEY |
7085 SEC_CFG_RX_SEC_ENABLE | SEC_CFG_RXBC_USE_DEFKEY;
7086 val8 |= SEC_CFG_TX_USE_DEFKEY | SEC_CFG_RX_USE_DEFKEY;
7087 rtl8xxxu_write8(priv, REG_SECURITY_CFG, val8);
7088
7089 switch (cmd) {
7090 case SET_KEY:
7091 key->hw_key_idx = key->keyidx;
7092 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
7093 rtl8xxxu_cam_write(priv, key, mac_addr);
7094 retval = 0;
7095 break;
7096 case DISABLE_KEY:
7097 rtl8xxxu_write32(priv, REG_CAM_WRITE, 0x00000000);
7098 val32 = CAM_CMD_POLLING | CAM_CMD_WRITE |
7099 key->keyidx << CAM_CMD_KEY_SHIFT;
7100 rtl8xxxu_write32(priv, REG_CAM_CMD, val32);
7101 retval = 0;
7102 break;
7103 default:
7104 dev_warn(dev, "%s: Unsupported command %02x\n", __func__, cmd);
7105 }
7106
7107 return retval;
7108}
7109
7110static int
7111rtl8xxxu_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
Sara Sharon50ea05e2015-12-30 16:06:04 +02007112 struct ieee80211_ampdu_params *params)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007113{
7114 struct rtl8xxxu_priv *priv = hw->priv;
7115 struct device *dev = &priv->udev->dev;
7116 u8 ampdu_factor, ampdu_density;
Sara Sharon50ea05e2015-12-30 16:06:04 +02007117 struct ieee80211_sta *sta = params->sta;
7118 enum ieee80211_ampdu_mlme_action action = params->action;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007119
7120 switch (action) {
7121 case IEEE80211_AMPDU_TX_START:
7122 dev_info(dev, "%s: IEEE80211_AMPDU_TX_START\n", __func__);
7123 ampdu_factor = sta->ht_cap.ampdu_factor;
7124 ampdu_density = sta->ht_cap.ampdu_density;
7125 rtl8xxxu_set_ampdu_factor(priv, ampdu_factor);
7126 rtl8xxxu_set_ampdu_min_space(priv, ampdu_density);
7127 dev_dbg(dev,
7128 "Changed HT: ampdu_factor %02x, ampdu_density %02x\n",
7129 ampdu_factor, ampdu_density);
7130 break;
7131 case IEEE80211_AMPDU_TX_STOP_FLUSH:
7132 dev_info(dev, "%s: IEEE80211_AMPDU_TX_STOP_FLUSH\n", __func__);
7133 rtl8xxxu_set_ampdu_factor(priv, 0);
7134 rtl8xxxu_set_ampdu_min_space(priv, 0);
7135 break;
7136 case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
7137 dev_info(dev, "%s: IEEE80211_AMPDU_TX_STOP_FLUSH_CONT\n",
7138 __func__);
7139 rtl8xxxu_set_ampdu_factor(priv, 0);
7140 rtl8xxxu_set_ampdu_min_space(priv, 0);
7141 break;
7142 case IEEE80211_AMPDU_RX_START:
7143 dev_info(dev, "%s: IEEE80211_AMPDU_RX_START\n", __func__);
7144 break;
7145 case IEEE80211_AMPDU_RX_STOP:
7146 dev_info(dev, "%s: IEEE80211_AMPDU_RX_STOP\n", __func__);
7147 break;
7148 default:
7149 break;
7150 }
7151 return 0;
7152}
7153
7154static int rtl8xxxu_start(struct ieee80211_hw *hw)
7155{
7156 struct rtl8xxxu_priv *priv = hw->priv;
7157 struct rtl8xxxu_rx_urb *rx_urb;
7158 struct rtl8xxxu_tx_urb *tx_urb;
7159 unsigned long flags;
7160 int ret, i;
7161
7162 ret = 0;
7163
7164 init_usb_anchor(&priv->rx_anchor);
7165 init_usb_anchor(&priv->tx_anchor);
7166 init_usb_anchor(&priv->int_anchor);
7167
7168 rtl8723a_enable_rf(priv);
Jes Sorensen0e28b972016-02-29 17:04:13 -05007169 if (priv->usb_interrupts) {
7170 ret = rtl8xxxu_submit_int_urb(hw);
7171 if (ret)
7172 goto exit;
7173 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007174
7175 for (i = 0; i < RTL8XXXU_TX_URBS; i++) {
7176 tx_urb = kmalloc(sizeof(struct rtl8xxxu_tx_urb), GFP_KERNEL);
7177 if (!tx_urb) {
7178 if (!i)
7179 ret = -ENOMEM;
7180
7181 goto error_out;
7182 }
7183 usb_init_urb(&tx_urb->urb);
7184 INIT_LIST_HEAD(&tx_urb->list);
7185 tx_urb->hw = hw;
7186 list_add(&tx_urb->list, &priv->tx_urb_free_list);
7187 priv->tx_urb_free_count++;
7188 }
7189
7190 priv->tx_stopped = false;
7191
7192 spin_lock_irqsave(&priv->rx_urb_lock, flags);
7193 priv->shutdown = false;
7194 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
7195
7196 for (i = 0; i < RTL8XXXU_RX_URBS; i++) {
7197 rx_urb = kmalloc(sizeof(struct rtl8xxxu_rx_urb), GFP_KERNEL);
7198 if (!rx_urb) {
7199 if (!i)
7200 ret = -ENOMEM;
7201
7202 goto error_out;
7203 }
7204 usb_init_urb(&rx_urb->urb);
7205 INIT_LIST_HEAD(&rx_urb->list);
7206 rx_urb->hw = hw;
7207
7208 ret = rtl8xxxu_submit_rx_urb(priv, rx_urb);
7209 }
7210exit:
7211 /*
Bruno Randolfc85ea112016-02-03 13:39:55 -05007212 * Accept all data and mgmt frames
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007213 */
Bruno Randolfc85ea112016-02-03 13:39:55 -05007214 rtl8xxxu_write16(priv, REG_RXFLTMAP2, 0xffff);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007215 rtl8xxxu_write16(priv, REG_RXFLTMAP0, 0xffff);
7216
7217 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, 0x6954341e);
7218
7219 return ret;
7220
7221error_out:
7222 rtl8xxxu_free_tx_resources(priv);
7223 /*
7224 * Disable all data and mgmt frames
7225 */
7226 rtl8xxxu_write16(priv, REG_RXFLTMAP2, 0x0000);
7227 rtl8xxxu_write16(priv, REG_RXFLTMAP0, 0x0000);
7228
7229 return ret;
7230}
7231
7232static void rtl8xxxu_stop(struct ieee80211_hw *hw)
7233{
7234 struct rtl8xxxu_priv *priv = hw->priv;
7235 unsigned long flags;
7236
7237 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
7238
7239 rtl8xxxu_write16(priv, REG_RXFLTMAP0, 0x0000);
7240 rtl8xxxu_write16(priv, REG_RXFLTMAP2, 0x0000);
7241
7242 spin_lock_irqsave(&priv->rx_urb_lock, flags);
7243 priv->shutdown = true;
7244 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
7245
7246 usb_kill_anchored_urbs(&priv->rx_anchor);
7247 usb_kill_anchored_urbs(&priv->tx_anchor);
Jes Sorensen0e28b972016-02-29 17:04:13 -05007248 if (priv->usb_interrupts)
7249 usb_kill_anchored_urbs(&priv->int_anchor);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007250
7251 rtl8723a_disable_rf(priv);
7252
7253 /*
7254 * Disable interrupts
7255 */
Jes Sorensen0e28b972016-02-29 17:04:13 -05007256 if (priv->usb_interrupts)
7257 rtl8xxxu_write32(priv, REG_USB_HIMR, 0);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007258
7259 rtl8xxxu_free_rx_resources(priv);
7260 rtl8xxxu_free_tx_resources(priv);
7261}
7262
7263static const struct ieee80211_ops rtl8xxxu_ops = {
7264 .tx = rtl8xxxu_tx,
7265 .add_interface = rtl8xxxu_add_interface,
7266 .remove_interface = rtl8xxxu_remove_interface,
7267 .config = rtl8xxxu_config,
7268 .conf_tx = rtl8xxxu_conf_tx,
7269 .bss_info_changed = rtl8xxxu_bss_info_changed,
7270 .configure_filter = rtl8xxxu_configure_filter,
7271 .set_rts_threshold = rtl8xxxu_set_rts_threshold,
7272 .start = rtl8xxxu_start,
7273 .stop = rtl8xxxu_stop,
7274 .sw_scan_start = rtl8xxxu_sw_scan_start,
7275 .sw_scan_complete = rtl8xxxu_sw_scan_complete,
7276 .set_key = rtl8xxxu_set_key,
7277 .ampdu_action = rtl8xxxu_ampdu_action,
7278};
7279
7280static int rtl8xxxu_parse_usb(struct rtl8xxxu_priv *priv,
7281 struct usb_interface *interface)
7282{
7283 struct usb_interface_descriptor *interface_desc;
7284 struct usb_host_interface *host_interface;
7285 struct usb_endpoint_descriptor *endpoint;
7286 struct device *dev = &priv->udev->dev;
7287 int i, j = 0, endpoints;
7288 u8 dir, xtype, num;
7289 int ret = 0;
7290
7291 host_interface = &interface->altsetting[0];
7292 interface_desc = &host_interface->desc;
7293 endpoints = interface_desc->bNumEndpoints;
7294
7295 for (i = 0; i < endpoints; i++) {
7296 endpoint = &host_interface->endpoint[i].desc;
7297
7298 dir = endpoint->bEndpointAddress & USB_ENDPOINT_DIR_MASK;
7299 num = usb_endpoint_num(endpoint);
7300 xtype = usb_endpoint_type(endpoint);
7301 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
7302 dev_dbg(dev,
7303 "%s: endpoint: dir %02x, # %02x, type %02x\n",
7304 __func__, dir, num, xtype);
7305 if (usb_endpoint_dir_in(endpoint) &&
7306 usb_endpoint_xfer_bulk(endpoint)) {
7307 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
7308 dev_dbg(dev, "%s: in endpoint num %i\n",
7309 __func__, num);
7310
7311 if (priv->pipe_in) {
7312 dev_warn(dev,
7313 "%s: Too many IN pipes\n", __func__);
7314 ret = -EINVAL;
7315 goto exit;
7316 }
7317
7318 priv->pipe_in = usb_rcvbulkpipe(priv->udev, num);
7319 }
7320
7321 if (usb_endpoint_dir_in(endpoint) &&
7322 usb_endpoint_xfer_int(endpoint)) {
7323 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
7324 dev_dbg(dev, "%s: interrupt endpoint num %i\n",
7325 __func__, num);
7326
7327 if (priv->pipe_interrupt) {
7328 dev_warn(dev, "%s: Too many INTERRUPT pipes\n",
7329 __func__);
7330 ret = -EINVAL;
7331 goto exit;
7332 }
7333
7334 priv->pipe_interrupt = usb_rcvintpipe(priv->udev, num);
7335 }
7336
7337 if (usb_endpoint_dir_out(endpoint) &&
7338 usb_endpoint_xfer_bulk(endpoint)) {
7339 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
7340 dev_dbg(dev, "%s: out endpoint num %i\n",
7341 __func__, num);
7342 if (j >= RTL8XXXU_OUT_ENDPOINTS) {
7343 dev_warn(dev,
7344 "%s: Too many OUT pipes\n", __func__);
7345 ret = -EINVAL;
7346 goto exit;
7347 }
7348 priv->out_ep[j++] = num;
7349 }
7350 }
7351exit:
7352 priv->nr_out_eps = j;
7353 return ret;
7354}
7355
7356static int rtl8xxxu_probe(struct usb_interface *interface,
7357 const struct usb_device_id *id)
7358{
7359 struct rtl8xxxu_priv *priv;
7360 struct ieee80211_hw *hw;
7361 struct usb_device *udev;
7362 struct ieee80211_supported_band *sband;
7363 int ret = 0;
7364 int untested = 1;
7365
7366 udev = usb_get_dev(interface_to_usbdev(interface));
7367
7368 switch (id->idVendor) {
7369 case USB_VENDOR_ID_REALTEK:
7370 switch(id->idProduct) {
7371 case 0x1724:
7372 case 0x8176:
7373 case 0x8178:
7374 case 0x817f:
7375 untested = 0;
7376 break;
7377 }
7378 break;
7379 case 0x7392:
7380 if (id->idProduct == 0x7811)
7381 untested = 0;
7382 break;
7383 default:
7384 break;
7385 }
7386
7387 if (untested) {
Jes Sorenseneaa4d142016-02-29 17:04:31 -05007388 rtl8xxxu_debug |= RTL8XXXU_DEBUG_EFUSE;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007389 dev_info(&udev->dev,
7390 "This Realtek USB WiFi dongle (0x%04x:0x%04x) is untested!\n",
7391 id->idVendor, id->idProduct);
7392 dev_info(&udev->dev,
7393 "Please report results to Jes.Sorensen@gmail.com\n");
7394 }
7395
7396 hw = ieee80211_alloc_hw(sizeof(struct rtl8xxxu_priv), &rtl8xxxu_ops);
7397 if (!hw) {
7398 ret = -ENOMEM;
7399 goto exit;
7400 }
7401
7402 priv = hw->priv;
7403 priv->hw = hw;
7404 priv->udev = udev;
7405 priv->fops = (struct rtl8xxxu_fileops *)id->driver_info;
7406 mutex_init(&priv->usb_buf_mutex);
7407 mutex_init(&priv->h2c_mutex);
7408 INIT_LIST_HEAD(&priv->tx_urb_free_list);
7409 spin_lock_init(&priv->tx_urb_lock);
7410 INIT_LIST_HEAD(&priv->rx_urb_pending_list);
7411 spin_lock_init(&priv->rx_urb_lock);
7412 INIT_WORK(&priv->rx_urb_wq, rtl8xxxu_rx_urb_work);
7413
7414 usb_set_intfdata(interface, hw);
7415
7416 ret = rtl8xxxu_parse_usb(priv, interface);
7417 if (ret)
7418 goto exit;
7419
7420 ret = rtl8xxxu_identify_chip(priv);
7421 if (ret) {
7422 dev_err(&udev->dev, "Fatal - failed to identify chip\n");
7423 goto exit;
7424 }
7425
7426 ret = rtl8xxxu_read_efuse(priv);
7427 if (ret) {
7428 dev_err(&udev->dev, "Fatal - failed to read EFuse\n");
7429 goto exit;
7430 }
7431
7432 ret = priv->fops->parse_efuse(priv);
7433 if (ret) {
7434 dev_err(&udev->dev, "Fatal - failed to parse EFuse\n");
7435 goto exit;
7436 }
7437
7438 rtl8xxxu_print_chipinfo(priv);
7439
7440 ret = priv->fops->load_firmware(priv);
7441 if (ret) {
7442 dev_err(&udev->dev, "Fatal - failed to load firmware\n");
7443 goto exit;
7444 }
7445
7446 ret = rtl8xxxu_init_device(hw);
7447
7448 hw->wiphy->max_scan_ssids = 1;
7449 hw->wiphy->max_scan_ie_len = IEEE80211_MAX_DATA_LEN;
7450 hw->wiphy->interface_modes = BIT(NL80211_IFTYPE_STATION);
7451 hw->queues = 4;
7452
7453 sband = &rtl8xxxu_supported_band;
7454 sband->ht_cap.ht_supported = true;
7455 sband->ht_cap.ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
7456 sband->ht_cap.ampdu_density = IEEE80211_HT_MPDU_DENSITY_16;
7457 sband->ht_cap.cap = IEEE80211_HT_CAP_SGI_20 | IEEE80211_HT_CAP_SGI_40;
7458 memset(&sband->ht_cap.mcs, 0, sizeof(sband->ht_cap.mcs));
7459 sband->ht_cap.mcs.rx_mask[0] = 0xff;
7460 sband->ht_cap.mcs.rx_mask[4] = 0x01;
7461 if (priv->rf_paths > 1) {
7462 sband->ht_cap.mcs.rx_mask[1] = 0xff;
7463 sband->ht_cap.cap |= IEEE80211_HT_CAP_SGI_40;
7464 }
7465 sband->ht_cap.mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
7466 /*
7467 * Some APs will negotiate HT20_40 in a noisy environment leading
7468 * to miserable performance. Rather than defaulting to this, only
7469 * enable it if explicitly requested at module load time.
7470 */
7471 if (rtl8xxxu_ht40_2g) {
7472 dev_info(&udev->dev, "Enabling HT_20_40 on the 2.4GHz band\n");
7473 sband->ht_cap.cap |= IEEE80211_HT_CAP_SUP_WIDTH_20_40;
7474 }
7475 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
7476
7477 hw->wiphy->rts_threshold = 2347;
7478
7479 SET_IEEE80211_DEV(priv->hw, &interface->dev);
7480 SET_IEEE80211_PERM_ADDR(hw, priv->mac_addr);
7481
7482 hw->extra_tx_headroom = sizeof(struct rtl8xxxu_tx_desc);
7483 ieee80211_hw_set(hw, SIGNAL_DBM);
7484 /*
7485 * The firmware handles rate control
7486 */
7487 ieee80211_hw_set(hw, HAS_RATE_CONTROL);
7488 ieee80211_hw_set(hw, AMPDU_AGGREGATION);
7489
7490 ret = ieee80211_register_hw(priv->hw);
7491 if (ret) {
7492 dev_err(&udev->dev, "%s: Failed to register: %i\n",
7493 __func__, ret);
7494 goto exit;
7495 }
7496
7497exit:
7498 if (ret < 0)
7499 usb_put_dev(udev);
7500 return ret;
7501}
7502
7503static void rtl8xxxu_disconnect(struct usb_interface *interface)
7504{
7505 struct rtl8xxxu_priv *priv;
7506 struct ieee80211_hw *hw;
7507
7508 hw = usb_get_intfdata(interface);
7509 priv = hw->priv;
7510
7511 rtl8xxxu_disable_device(hw);
7512 usb_set_intfdata(interface, NULL);
7513
7514 dev_info(&priv->udev->dev, "disconnecting\n");
7515
7516 ieee80211_unregister_hw(hw);
7517
7518 kfree(priv->fw_data);
7519 mutex_destroy(&priv->usb_buf_mutex);
7520 mutex_destroy(&priv->h2c_mutex);
7521
7522 usb_put_dev(priv->udev);
7523 ieee80211_free_hw(hw);
7524}
7525
7526static struct rtl8xxxu_fileops rtl8723au_fops = {
7527 .parse_efuse = rtl8723au_parse_efuse,
7528 .load_firmware = rtl8723au_load_firmware,
7529 .power_on = rtl8723au_power_on,
Jes Sorensen74b99be2016-02-29 17:04:04 -05007530 .llt_init = rtl8xxxu_init_llt_table,
Jes Sorensene1547c52016-02-29 17:04:35 -05007531 .phy_iq_calibrate = rtl8723au_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05007532 .config_channel = rtl8723au_config_channel,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007533 .writeN_block_size = 1024,
Jes Sorensened35d092016-02-29 17:04:19 -05007534 .mbox_ext_reg = REG_HMBOX_EXT_0,
7535 .mbox_ext_width = 2,
Jes Sorensen8634af52016-02-29 17:04:33 -05007536 .adda_1t_init = 0x0b1b25a0,
7537 .adda_1t_path_on = 0x0bdb25a0,
7538 .adda_2t_path_on_a = 0x04db25a4,
7539 .adda_2t_path_on_b = 0x0b1b25a4,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007540};
7541
Jes Sorensen35a741f2016-02-29 17:04:10 -05007542static struct rtl8xxxu_fileops rtl8723bu_fops = {
Jes Sorensen3c836d62016-02-29 17:04:11 -05007543 .parse_efuse = rtl8723bu_parse_efuse,
Jes Sorensen35a741f2016-02-29 17:04:10 -05007544 .load_firmware = rtl8723bu_load_firmware,
7545 .power_on = rtl8723au_power_on,
7546 .llt_init = rtl8xxxu_auto_llt_table,
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05007547 .phy_init_antenna_selection = rtl8723bu_phy_init_antenna_selection,
Jes Sorensene1547c52016-02-29 17:04:35 -05007548 .phy_iq_calibrate = rtl8723bu_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05007549 .config_channel = rtl8723bu_config_channel,
Jes Sorensenf37e9222016-02-29 17:04:41 -05007550 .init_bt = rtl8723bu_init_bt,
Jes Sorensenadfc0122016-02-29 17:04:12 -05007551 .writeN_block_size = 1024,
Jes Sorensened35d092016-02-29 17:04:19 -05007552 .mbox_ext_reg = REG_HMBOX_EXT0_8723B,
7553 .mbox_ext_width = 4,
Jes Sorensen0d698de2016-02-29 17:04:36 -05007554 .has_s0s1 = 1,
Jes Sorensen8634af52016-02-29 17:04:33 -05007555 .adda_1t_init = 0x01c00014,
7556 .adda_1t_path_on = 0x01c00014,
7557 .adda_2t_path_on_a = 0x01c00014,
7558 .adda_2t_path_on_b = 0x01c00014,
Jes Sorensen35a741f2016-02-29 17:04:10 -05007559};
7560
Kalle Valoc0963772015-10-25 18:24:38 +02007561#ifdef CONFIG_RTL8XXXU_UNTESTED
7562
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007563static struct rtl8xxxu_fileops rtl8192cu_fops = {
7564 .parse_efuse = rtl8192cu_parse_efuse,
7565 .load_firmware = rtl8192cu_load_firmware,
7566 .power_on = rtl8192cu_power_on,
Jes Sorensen74b99be2016-02-29 17:04:04 -05007567 .llt_init = rtl8xxxu_init_llt_table,
Jes Sorensene1547c52016-02-29 17:04:35 -05007568 .phy_iq_calibrate = rtl8723au_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05007569 .config_channel = rtl8723au_config_channel,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007570 .writeN_block_size = 128,
Jes Sorensened35d092016-02-29 17:04:19 -05007571 .mbox_ext_reg = REG_HMBOX_EXT_0,
7572 .mbox_ext_width = 2,
Jes Sorensen8634af52016-02-29 17:04:33 -05007573 .adda_1t_init = 0x0b1b25a0,
7574 .adda_1t_path_on = 0x0bdb25a0,
7575 .adda_2t_path_on_a = 0x04db25a4,
7576 .adda_2t_path_on_b = 0x0b1b25a4,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007577};
7578
Kalle Valoc0963772015-10-25 18:24:38 +02007579#endif
7580
Jes Sorensen3307d842016-02-29 17:03:59 -05007581static struct rtl8xxxu_fileops rtl8192eu_fops = {
7582 .parse_efuse = rtl8192eu_parse_efuse,
7583 .load_firmware = rtl8192eu_load_firmware,
Jes Sorensenc05a9db2016-02-29 17:04:03 -05007584 .power_on = rtl8192eu_power_on,
Jes Sorensen74b99be2016-02-29 17:04:04 -05007585 .llt_init = rtl8xxxu_auto_llt_table,
Jes Sorensene1547c52016-02-29 17:04:35 -05007586 .phy_iq_calibrate = rtl8723bu_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05007587 .config_channel = rtl8723bu_config_channel,
Jes Sorensenc05a9db2016-02-29 17:04:03 -05007588 .writeN_block_size = 128,
Jes Sorensened35d092016-02-29 17:04:19 -05007589 .mbox_ext_reg = REG_HMBOX_EXT0_8723B,
7590 .mbox_ext_width = 4,
Jes Sorensen0d698de2016-02-29 17:04:36 -05007591 .has_s0s1 = 1,
Jes Sorensen8634af52016-02-29 17:04:33 -05007592 .adda_1t_init = 0x0fc01616,
7593 .adda_1t_path_on = 0x0fc01616,
7594 .adda_2t_path_on_a = 0x0fc01616,
7595 .adda_2t_path_on_b = 0x0fc01616,
Jes Sorensen3307d842016-02-29 17:03:59 -05007596};
7597
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007598static struct usb_device_id dev_table[] = {
7599{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8724, 0xff, 0xff, 0xff),
7600 .driver_info = (unsigned long)&rtl8723au_fops},
7601{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x1724, 0xff, 0xff, 0xff),
7602 .driver_info = (unsigned long)&rtl8723au_fops},
7603{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x0724, 0xff, 0xff, 0xff),
7604 .driver_info = (unsigned long)&rtl8723au_fops},
Jes Sorensen3307d842016-02-29 17:03:59 -05007605{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x818b, 0xff, 0xff, 0xff),
7606 .driver_info = (unsigned long)&rtl8192eu_fops},
Jes Sorensen35a741f2016-02-29 17:04:10 -05007607{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0xb720, 0xff, 0xff, 0xff),
7608 .driver_info = (unsigned long)&rtl8723bu_fops},
Kalle Valo033695b2015-10-23 20:27:58 +03007609#ifdef CONFIG_RTL8XXXU_UNTESTED
7610/* Still supported by rtlwifi */
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007611{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8176, 0xff, 0xff, 0xff),
7612 .driver_info = (unsigned long)&rtl8192cu_fops},
7613{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8178, 0xff, 0xff, 0xff),
7614 .driver_info = (unsigned long)&rtl8192cu_fops},
7615{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817f, 0xff, 0xff, 0xff),
7616 .driver_info = (unsigned long)&rtl8192cu_fops},
7617/* Tested by Larry Finger */
7618{USB_DEVICE_AND_INTERFACE_INFO(0x7392, 0x7811, 0xff, 0xff, 0xff),
7619 .driver_info = (unsigned long)&rtl8192cu_fops},
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007620/* Currently untested 8188 series devices */
7621{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8191, 0xff, 0xff, 0xff),
7622 .driver_info = (unsigned long)&rtl8192cu_fops},
7623{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8170, 0xff, 0xff, 0xff),
7624 .driver_info = (unsigned long)&rtl8192cu_fops},
7625{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8177, 0xff, 0xff, 0xff),
7626 .driver_info = (unsigned long)&rtl8192cu_fops},
7627{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817a, 0xff, 0xff, 0xff),
7628 .driver_info = (unsigned long)&rtl8192cu_fops},
7629{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817b, 0xff, 0xff, 0xff),
7630 .driver_info = (unsigned long)&rtl8192cu_fops},
7631{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817d, 0xff, 0xff, 0xff),
7632 .driver_info = (unsigned long)&rtl8192cu_fops},
7633{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817e, 0xff, 0xff, 0xff),
7634 .driver_info = (unsigned long)&rtl8192cu_fops},
7635{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x818a, 0xff, 0xff, 0xff),
7636 .driver_info = (unsigned long)&rtl8192cu_fops},
7637{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x317f, 0xff, 0xff, 0xff),
7638 .driver_info = (unsigned long)&rtl8192cu_fops},
7639{USB_DEVICE_AND_INTERFACE_INFO(0x1058, 0x0631, 0xff, 0xff, 0xff),
7640 .driver_info = (unsigned long)&rtl8192cu_fops},
7641{USB_DEVICE_AND_INTERFACE_INFO(0x04bb, 0x094c, 0xff, 0xff, 0xff),
7642 .driver_info = (unsigned long)&rtl8192cu_fops},
7643{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x1102, 0xff, 0xff, 0xff),
7644 .driver_info = (unsigned long)&rtl8192cu_fops},
7645{USB_DEVICE_AND_INTERFACE_INFO(0x06f8, 0xe033, 0xff, 0xff, 0xff),
7646 .driver_info = (unsigned long)&rtl8192cu_fops},
7647{USB_DEVICE_AND_INTERFACE_INFO(0x07b8, 0x8189, 0xff, 0xff, 0xff),
7648 .driver_info = (unsigned long)&rtl8192cu_fops},
7649{USB_DEVICE_AND_INTERFACE_INFO(0x0846, 0x9041, 0xff, 0xff, 0xff),
7650 .driver_info = (unsigned long)&rtl8192cu_fops},
7651{USB_DEVICE_AND_INTERFACE_INFO(0x0b05, 0x17ba, 0xff, 0xff, 0xff),
7652 .driver_info = (unsigned long)&rtl8192cu_fops},
7653{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x1e1e, 0xff, 0xff, 0xff),
7654 .driver_info = (unsigned long)&rtl8192cu_fops},
7655{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x5088, 0xff, 0xff, 0xff),
7656 .driver_info = (unsigned long)&rtl8192cu_fops},
7657{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x0052, 0xff, 0xff, 0xff),
7658 .driver_info = (unsigned long)&rtl8192cu_fops},
7659{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x005c, 0xff, 0xff, 0xff),
7660 .driver_info = (unsigned long)&rtl8192cu_fops},
7661{USB_DEVICE_AND_INTERFACE_INFO(0x0eb0, 0x9071, 0xff, 0xff, 0xff),
7662 .driver_info = (unsigned long)&rtl8192cu_fops},
7663{USB_DEVICE_AND_INTERFACE_INFO(0x103c, 0x1629, 0xff, 0xff, 0xff),
7664 .driver_info = (unsigned long)&rtl8192cu_fops},
7665{USB_DEVICE_AND_INTERFACE_INFO(0x13d3, 0x3357, 0xff, 0xff, 0xff),
7666 .driver_info = (unsigned long)&rtl8192cu_fops},
7667{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x3308, 0xff, 0xff, 0xff),
7668 .driver_info = (unsigned long)&rtl8192cu_fops},
7669{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x330b, 0xff, 0xff, 0xff),
7670 .driver_info = (unsigned long)&rtl8192cu_fops},
7671{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0x4902, 0xff, 0xff, 0xff),
7672 .driver_info = (unsigned long)&rtl8192cu_fops},
7673{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xab2a, 0xff, 0xff, 0xff),
7674 .driver_info = (unsigned long)&rtl8192cu_fops},
7675{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xab2e, 0xff, 0xff, 0xff),
7676 .driver_info = (unsigned long)&rtl8192cu_fops},
7677{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xed17, 0xff, 0xff, 0xff),
7678 .driver_info = (unsigned long)&rtl8192cu_fops},
7679{USB_DEVICE_AND_INTERFACE_INFO(0x20f4, 0x648b, 0xff, 0xff, 0xff),
7680 .driver_info = (unsigned long)&rtl8192cu_fops},
7681{USB_DEVICE_AND_INTERFACE_INFO(0x4855, 0x0090, 0xff, 0xff, 0xff),
7682 .driver_info = (unsigned long)&rtl8192cu_fops},
7683{USB_DEVICE_AND_INTERFACE_INFO(0x4856, 0x0091, 0xff, 0xff, 0xff),
7684 .driver_info = (unsigned long)&rtl8192cu_fops},
7685{USB_DEVICE_AND_INTERFACE_INFO(0xcdab, 0x8010, 0xff, 0xff, 0xff),
7686 .driver_info = (unsigned long)&rtl8192cu_fops},
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007687{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaff7, 0xff, 0xff, 0xff),
7688 .driver_info = (unsigned long)&rtl8192cu_fops},
7689{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaff9, 0xff, 0xff, 0xff),
7690 .driver_info = (unsigned long)&rtl8192cu_fops},
7691{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaffa, 0xff, 0xff, 0xff),
7692 .driver_info = (unsigned long)&rtl8192cu_fops},
7693{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaff8, 0xff, 0xff, 0xff),
7694 .driver_info = (unsigned long)&rtl8192cu_fops},
7695{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaffb, 0xff, 0xff, 0xff),
7696 .driver_info = (unsigned long)&rtl8192cu_fops},
7697{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaffc, 0xff, 0xff, 0xff),
7698 .driver_info = (unsigned long)&rtl8192cu_fops},
7699{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0x1201, 0xff, 0xff, 0xff),
7700 .driver_info = (unsigned long)&rtl8192cu_fops},
7701/* Currently untested 8192 series devices */
7702{USB_DEVICE_AND_INTERFACE_INFO(0x04bb, 0x0950, 0xff, 0xff, 0xff),
7703 .driver_info = (unsigned long)&rtl8192cu_fops},
7704{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x1004, 0xff, 0xff, 0xff),
7705 .driver_info = (unsigned long)&rtl8192cu_fops},
7706{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x2102, 0xff, 0xff, 0xff),
7707 .driver_info = (unsigned long)&rtl8192cu_fops},
7708{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x2103, 0xff, 0xff, 0xff),
7709 .driver_info = (unsigned long)&rtl8192cu_fops},
7710{USB_DEVICE_AND_INTERFACE_INFO(0x0586, 0x341f, 0xff, 0xff, 0xff),
7711 .driver_info = (unsigned long)&rtl8192cu_fops},
7712{USB_DEVICE_AND_INTERFACE_INFO(0x06f8, 0xe035, 0xff, 0xff, 0xff),
7713 .driver_info = (unsigned long)&rtl8192cu_fops},
7714{USB_DEVICE_AND_INTERFACE_INFO(0x0b05, 0x17ab, 0xff, 0xff, 0xff),
7715 .driver_info = (unsigned long)&rtl8192cu_fops},
7716{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x0061, 0xff, 0xff, 0xff),
7717 .driver_info = (unsigned long)&rtl8192cu_fops},
7718{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x0070, 0xff, 0xff, 0xff),
7719 .driver_info = (unsigned long)&rtl8192cu_fops},
7720{USB_DEVICE_AND_INTERFACE_INFO(0x0789, 0x016d, 0xff, 0xff, 0xff),
7721 .driver_info = (unsigned long)&rtl8192cu_fops},
7722{USB_DEVICE_AND_INTERFACE_INFO(0x07aa, 0x0056, 0xff, 0xff, 0xff),
7723 .driver_info = (unsigned long)&rtl8192cu_fops},
7724{USB_DEVICE_AND_INTERFACE_INFO(0x07b8, 0x8178, 0xff, 0xff, 0xff),
7725 .driver_info = (unsigned long)&rtl8192cu_fops},
7726{USB_DEVICE_AND_INTERFACE_INFO(0x0846, 0x9021, 0xff, 0xff, 0xff),
7727 .driver_info = (unsigned long)&rtl8192cu_fops},
7728{USB_DEVICE_AND_INTERFACE_INFO(0x0846, 0xf001, 0xff, 0xff, 0xff),
7729 .driver_info = (unsigned long)&rtl8192cu_fops},
7730{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x2e2e, 0xff, 0xff, 0xff),
7731 .driver_info = (unsigned long)&rtl8192cu_fops},
7732{USB_DEVICE_AND_INTERFACE_INFO(0x0e66, 0x0019, 0xff, 0xff, 0xff),
7733 .driver_info = (unsigned long)&rtl8192cu_fops},
7734{USB_DEVICE_AND_INTERFACE_INFO(0x0e66, 0x0020, 0xff, 0xff, 0xff),
7735 .driver_info = (unsigned long)&rtl8192cu_fops},
7736{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x3307, 0xff, 0xff, 0xff),
7737 .driver_info = (unsigned long)&rtl8192cu_fops},
7738{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x3309, 0xff, 0xff, 0xff),
7739 .driver_info = (unsigned long)&rtl8192cu_fops},
7740{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x330a, 0xff, 0xff, 0xff),
7741 .driver_info = (unsigned long)&rtl8192cu_fops},
7742{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xab2b, 0xff, 0xff, 0xff),
7743 .driver_info = (unsigned long)&rtl8192cu_fops},
7744{USB_DEVICE_AND_INTERFACE_INFO(0x20f4, 0x624d, 0xff, 0xff, 0xff),
7745 .driver_info = (unsigned long)&rtl8192cu_fops},
7746{USB_DEVICE_AND_INTERFACE_INFO(0x2357, 0x0100, 0xff, 0xff, 0xff),
7747 .driver_info = (unsigned long)&rtl8192cu_fops},
7748{USB_DEVICE_AND_INTERFACE_INFO(0x4855, 0x0091, 0xff, 0xff, 0xff),
7749 .driver_info = (unsigned long)&rtl8192cu_fops},
7750{USB_DEVICE_AND_INTERFACE_INFO(0x7392, 0x7822, 0xff, 0xff, 0xff),
7751 .driver_info = (unsigned long)&rtl8192cu_fops},
7752#endif
7753{ }
7754};
7755
7756static struct usb_driver rtl8xxxu_driver = {
7757 .name = DRIVER_NAME,
7758 .probe = rtl8xxxu_probe,
7759 .disconnect = rtl8xxxu_disconnect,
7760 .id_table = dev_table,
7761 .disable_hub_initiated_lpm = 1,
7762};
7763
7764static int __init rtl8xxxu_module_init(void)
7765{
7766 int res;
7767
7768 res = usb_register(&rtl8xxxu_driver);
7769 if (res < 0)
7770 pr_err(DRIVER_NAME ": usb_register() failed (%i)\n", res);
7771
7772 return res;
7773}
7774
7775static void __exit rtl8xxxu_module_exit(void)
7776{
7777 usb_deregister(&rtl8xxxu_driver);
7778}
7779
7780
7781MODULE_DEVICE_TABLE(usb, dev_table);
7782
7783module_init(rtl8xxxu_module_init);
7784module_exit(rtl8xxxu_module_exit);