blob: 4201e1fffaa75c49c251ef1ce557fdb15240c8a4 [file] [log] [blame]
Mark Brown2159ad92012-10-11 11:54:02 +09001/*
2 * wm_adsp.c -- Wolfson ADSP support
3 *
4 * Copyright 2012 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/init.h>
16#include <linux/delay.h>
17#include <linux/firmware.h>
Mark Browncf17c832013-01-30 14:37:23 +080018#include <linux/list.h>
Mark Brown2159ad92012-10-11 11:54:02 +090019#include <linux/pm.h>
20#include <linux/pm_runtime.h>
21#include <linux/regmap.h>
Mark Brown973838a2012-11-28 17:20:32 +000022#include <linux/regulator/consumer.h>
Mark Brown2159ad92012-10-11 11:54:02 +090023#include <linux/slab.h>
Charles Keepaxcdcd7f72014-11-14 15:40:45 +000024#include <linux/vmalloc.h>
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +010025#include <linux/workqueue.h>
Mark Brown2159ad92012-10-11 11:54:02 +090026#include <sound/core.h>
27#include <sound/pcm.h>
28#include <sound/pcm_params.h>
29#include <sound/soc.h>
30#include <sound/jack.h>
31#include <sound/initval.h>
32#include <sound/tlv.h>
33
34#include <linux/mfd/arizona/registers.h>
35
Mark Browndc914282013-02-18 19:09:23 +000036#include "arizona.h"
Mark Brown2159ad92012-10-11 11:54:02 +090037#include "wm_adsp.h"
38
39#define adsp_crit(_dsp, fmt, ...) \
40 dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
41#define adsp_err(_dsp, fmt, ...) \
42 dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
43#define adsp_warn(_dsp, fmt, ...) \
44 dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
45#define adsp_info(_dsp, fmt, ...) \
46 dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
47#define adsp_dbg(_dsp, fmt, ...) \
48 dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
49
50#define ADSP1_CONTROL_1 0x00
51#define ADSP1_CONTROL_2 0x02
52#define ADSP1_CONTROL_3 0x03
53#define ADSP1_CONTROL_4 0x04
54#define ADSP1_CONTROL_5 0x06
55#define ADSP1_CONTROL_6 0x07
56#define ADSP1_CONTROL_7 0x08
57#define ADSP1_CONTROL_8 0x09
58#define ADSP1_CONTROL_9 0x0A
59#define ADSP1_CONTROL_10 0x0B
60#define ADSP1_CONTROL_11 0x0C
61#define ADSP1_CONTROL_12 0x0D
62#define ADSP1_CONTROL_13 0x0F
63#define ADSP1_CONTROL_14 0x10
64#define ADSP1_CONTROL_15 0x11
65#define ADSP1_CONTROL_16 0x12
66#define ADSP1_CONTROL_17 0x13
67#define ADSP1_CONTROL_18 0x14
68#define ADSP1_CONTROL_19 0x16
69#define ADSP1_CONTROL_20 0x17
70#define ADSP1_CONTROL_21 0x18
71#define ADSP1_CONTROL_22 0x1A
72#define ADSP1_CONTROL_23 0x1B
73#define ADSP1_CONTROL_24 0x1C
74#define ADSP1_CONTROL_25 0x1E
75#define ADSP1_CONTROL_26 0x20
76#define ADSP1_CONTROL_27 0x21
77#define ADSP1_CONTROL_28 0x22
78#define ADSP1_CONTROL_29 0x23
79#define ADSP1_CONTROL_30 0x24
80#define ADSP1_CONTROL_31 0x26
81
82/*
83 * ADSP1 Control 19
84 */
85#define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
86#define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
87#define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
88
89
90/*
91 * ADSP1 Control 30
92 */
93#define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
94#define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
95#define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
96#define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
97#define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
98#define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
99#define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
100#define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
101#define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
102#define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
103#define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
104#define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
105#define ADSP1_START 0x0001 /* DSP1_START */
106#define ADSP1_START_MASK 0x0001 /* DSP1_START */
107#define ADSP1_START_SHIFT 0 /* DSP1_START */
108#define ADSP1_START_WIDTH 1 /* DSP1_START */
109
Chris Rattray94e205b2013-01-18 08:43:09 +0000110/*
111 * ADSP1 Control 31
112 */
113#define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
114#define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
115#define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
116
Mark Brown2d30b572013-01-28 20:18:17 +0800117#define ADSP2_CONTROL 0x0
118#define ADSP2_CLOCKING 0x1
119#define ADSP2_STATUS1 0x4
120#define ADSP2_WDMA_CONFIG_1 0x30
121#define ADSP2_WDMA_CONFIG_2 0x31
122#define ADSP2_RDMA_CONFIG_1 0x34
Mark Brown2159ad92012-10-11 11:54:02 +0900123
124/*
125 * ADSP2 Control
126 */
127
128#define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
129#define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
130#define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
131#define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
132#define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
133#define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
134#define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
135#define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
136#define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
137#define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
138#define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
139#define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
140#define ADSP2_START 0x0001 /* DSP1_START */
141#define ADSP2_START_MASK 0x0001 /* DSP1_START */
142#define ADSP2_START_SHIFT 0 /* DSP1_START */
143#define ADSP2_START_WIDTH 1 /* DSP1_START */
144
145/*
Mark Brown973838a2012-11-28 17:20:32 +0000146 * ADSP2 clocking
147 */
148#define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
149#define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
150#define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
151
152/*
Mark Brown2159ad92012-10-11 11:54:02 +0900153 * ADSP2 Status 1
154 */
155#define ADSP2_RAM_RDY 0x0001
156#define ADSP2_RAM_RDY_MASK 0x0001
157#define ADSP2_RAM_RDY_SHIFT 0
158#define ADSP2_RAM_RDY_WIDTH 1
159
Mark Browncf17c832013-01-30 14:37:23 +0800160struct wm_adsp_buf {
161 struct list_head list;
162 void *buf;
163};
164
165static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
166 struct list_head *list)
167{
168 struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
169
170 if (buf == NULL)
171 return NULL;
172
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000173 buf->buf = vmalloc(len);
Mark Browncf17c832013-01-30 14:37:23 +0800174 if (!buf->buf) {
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000175 vfree(buf);
Mark Browncf17c832013-01-30 14:37:23 +0800176 return NULL;
177 }
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000178 memcpy(buf->buf, src, len);
Mark Browncf17c832013-01-30 14:37:23 +0800179
180 if (list)
181 list_add_tail(&buf->list, list);
182
183 return buf;
184}
185
186static void wm_adsp_buf_free(struct list_head *list)
187{
188 while (!list_empty(list)) {
189 struct wm_adsp_buf *buf = list_first_entry(list,
190 struct wm_adsp_buf,
191 list);
192 list_del(&buf->list);
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000193 vfree(buf->buf);
Mark Browncf17c832013-01-30 14:37:23 +0800194 kfree(buf);
195 }
196}
197
Mark Brown36e8fe92013-01-25 17:47:48 +0800198#define WM_ADSP_NUM_FW 4
Mark Brown1023dbd2013-01-11 22:58:28 +0000199
Mark Browndd84f922013-03-08 15:25:58 +0800200#define WM_ADSP_FW_MBC_VSS 0
201#define WM_ADSP_FW_TX 1
202#define WM_ADSP_FW_TX_SPK 2
203#define WM_ADSP_FW_RX_ANC 3
204
Mark Brown1023dbd2013-01-11 22:58:28 +0000205static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
Mark Browndd84f922013-03-08 15:25:58 +0800206 [WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
207 [WM_ADSP_FW_TX] = "Tx",
208 [WM_ADSP_FW_TX_SPK] = "Tx Speaker",
209 [WM_ADSP_FW_RX_ANC] = "Rx ANC",
Mark Brown1023dbd2013-01-11 22:58:28 +0000210};
211
212static struct {
213 const char *file;
214} wm_adsp_fw[WM_ADSP_NUM_FW] = {
Mark Browndd84f922013-03-08 15:25:58 +0800215 [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
216 [WM_ADSP_FW_TX] = { .file = "tx" },
217 [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" },
218 [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" },
Mark Brown1023dbd2013-01-11 22:58:28 +0000219};
220
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100221struct wm_coeff_ctl_ops {
222 int (*xget)(struct snd_kcontrol *kcontrol,
223 struct snd_ctl_elem_value *ucontrol);
224 int (*xput)(struct snd_kcontrol *kcontrol,
225 struct snd_ctl_elem_value *ucontrol);
226 int (*xinfo)(struct snd_kcontrol *kcontrol,
227 struct snd_ctl_elem_info *uinfo);
228};
229
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100230struct wm_coeff_ctl {
231 const char *name;
Charles Keepax3809f002015-04-13 13:27:54 +0100232 struct wm_adsp_alg_region alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100233 struct wm_coeff_ctl_ops ops;
Charles Keepax3809f002015-04-13 13:27:54 +0100234 struct wm_adsp *dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100235 void *private;
236 unsigned int enabled:1;
237 struct list_head list;
238 void *cache;
239 size_t len;
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100240 unsigned int set:1;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100241 struct snd_kcontrol *kcontrol;
242};
243
Mark Brown1023dbd2013-01-11 22:58:28 +0000244static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
245 struct snd_ctl_elem_value *ucontrol)
246{
Lars-Peter Clausenea53bf72014-03-18 09:02:04 +0100247 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
Mark Brown1023dbd2013-01-11 22:58:28 +0000248 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
Charles Keepax3809f002015-04-13 13:27:54 +0100249 struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
Mark Brown1023dbd2013-01-11 22:58:28 +0000250
Charles Keepax3809f002015-04-13 13:27:54 +0100251 ucontrol->value.integer.value[0] = dsp[e->shift_l].fw;
Mark Brown1023dbd2013-01-11 22:58:28 +0000252
253 return 0;
254}
255
256static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
257 struct snd_ctl_elem_value *ucontrol)
258{
Lars-Peter Clausenea53bf72014-03-18 09:02:04 +0100259 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
Mark Brown1023dbd2013-01-11 22:58:28 +0000260 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
Charles Keepax3809f002015-04-13 13:27:54 +0100261 struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
Mark Brown1023dbd2013-01-11 22:58:28 +0000262
Charles Keepax3809f002015-04-13 13:27:54 +0100263 if (ucontrol->value.integer.value[0] == dsp[e->shift_l].fw)
Mark Brown1023dbd2013-01-11 22:58:28 +0000264 return 0;
265
266 if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW)
267 return -EINVAL;
268
Charles Keepax3809f002015-04-13 13:27:54 +0100269 if (dsp[e->shift_l].running)
Mark Brown1023dbd2013-01-11 22:58:28 +0000270 return -EBUSY;
271
Charles Keepax3809f002015-04-13 13:27:54 +0100272 dsp[e->shift_l].fw = ucontrol->value.integer.value[0];
Mark Brown1023dbd2013-01-11 22:58:28 +0000273
274 return 0;
275}
276
277static const struct soc_enum wm_adsp_fw_enum[] = {
278 SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
279 SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
280 SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
281 SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
282};
283
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000284const struct snd_kcontrol_new wm_adsp1_fw_controls[] = {
Mark Brown1023dbd2013-01-11 22:58:28 +0000285 SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
286 wm_adsp_fw_get, wm_adsp_fw_put),
287 SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
288 wm_adsp_fw_get, wm_adsp_fw_put),
289 SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
290 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000291};
292EXPORT_SYMBOL_GPL(wm_adsp1_fw_controls);
293
294#if IS_ENABLED(CONFIG_SND_SOC_ARIZONA)
295static const struct soc_enum wm_adsp2_rate_enum[] = {
Mark Browndc914282013-02-18 19:09:23 +0000296 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP1_CONTROL_1,
297 ARIZONA_DSP1_RATE_SHIFT, 0xf,
298 ARIZONA_RATE_ENUM_SIZE,
299 arizona_rate_text, arizona_rate_val),
300 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP2_CONTROL_1,
301 ARIZONA_DSP1_RATE_SHIFT, 0xf,
302 ARIZONA_RATE_ENUM_SIZE,
303 arizona_rate_text, arizona_rate_val),
304 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP3_CONTROL_1,
305 ARIZONA_DSP1_RATE_SHIFT, 0xf,
306 ARIZONA_RATE_ENUM_SIZE,
307 arizona_rate_text, arizona_rate_val),
Charles Keepax5be9c5b2013-06-14 14:19:36 +0100308 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP4_CONTROL_1,
Mark Browndc914282013-02-18 19:09:23 +0000309 ARIZONA_DSP1_RATE_SHIFT, 0xf,
310 ARIZONA_RATE_ENUM_SIZE,
311 arizona_rate_text, arizona_rate_val),
312};
313
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000314const struct snd_kcontrol_new wm_adsp2_fw_controls[] = {
Mark Brown1023dbd2013-01-11 22:58:28 +0000315 SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
316 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000317 SOC_ENUM("DSP1 Rate", wm_adsp2_rate_enum[0]),
Mark Brown1023dbd2013-01-11 22:58:28 +0000318 SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
319 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000320 SOC_ENUM("DSP2 Rate", wm_adsp2_rate_enum[1]),
Mark Brown1023dbd2013-01-11 22:58:28 +0000321 SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
322 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000323 SOC_ENUM("DSP3 Rate", wm_adsp2_rate_enum[2]),
Mark Brown1023dbd2013-01-11 22:58:28 +0000324 SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
325 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000326 SOC_ENUM("DSP4 Rate", wm_adsp2_rate_enum[3]),
Mark Brown1023dbd2013-01-11 22:58:28 +0000327};
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000328EXPORT_SYMBOL_GPL(wm_adsp2_fw_controls);
329#endif
Mark Brown2159ad92012-10-11 11:54:02 +0900330
331static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
332 int type)
333{
334 int i;
335
336 for (i = 0; i < dsp->num_mems; i++)
337 if (dsp->mem[i].type == type)
338 return &dsp->mem[i];
339
340 return NULL;
341}
342
Charles Keepax3809f002015-04-13 13:27:54 +0100343static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *mem,
Mark Brown45b9ee72013-01-08 16:02:06 +0000344 unsigned int offset)
345{
Charles Keepax3809f002015-04-13 13:27:54 +0100346 if (WARN_ON(!mem))
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100347 return offset;
Charles Keepax3809f002015-04-13 13:27:54 +0100348 switch (mem->type) {
Mark Brown45b9ee72013-01-08 16:02:06 +0000349 case WMFW_ADSP1_PM:
Charles Keepax3809f002015-04-13 13:27:54 +0100350 return mem->base + (offset * 3);
Mark Brown45b9ee72013-01-08 16:02:06 +0000351 case WMFW_ADSP1_DM:
Charles Keepax3809f002015-04-13 13:27:54 +0100352 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000353 case WMFW_ADSP2_XM:
Charles Keepax3809f002015-04-13 13:27:54 +0100354 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000355 case WMFW_ADSP2_YM:
Charles Keepax3809f002015-04-13 13:27:54 +0100356 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000357 case WMFW_ADSP1_ZM:
Charles Keepax3809f002015-04-13 13:27:54 +0100358 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000359 default:
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100360 WARN(1, "Unknown memory region type");
Mark Brown45b9ee72013-01-08 16:02:06 +0000361 return offset;
362 }
363}
364
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100365static int wm_coeff_info(struct snd_kcontrol *kcontrol,
366 struct snd_ctl_elem_info *uinfo)
367{
368 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
369
370 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
371 uinfo->count = ctl->len;
372 return 0;
373}
374
375static int wm_coeff_write_control(struct snd_kcontrol *kcontrol,
376 const void *buf, size_t len)
377{
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100378 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
Charles Keepax3809f002015-04-13 13:27:54 +0100379 struct wm_adsp_alg_region *alg_region = &ctl->alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100380 const struct wm_adsp_region *mem;
Charles Keepax3809f002015-04-13 13:27:54 +0100381 struct wm_adsp *dsp = ctl->dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100382 void *scratch;
383 int ret;
384 unsigned int reg;
385
Charles Keepax3809f002015-04-13 13:27:54 +0100386 mem = wm_adsp_find_region(dsp, alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100387 if (!mem) {
Charles Keepax3809f002015-04-13 13:27:54 +0100388 adsp_err(dsp, "No base for region %x\n",
389 alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100390 return -EINVAL;
391 }
392
Charles Keepax3809f002015-04-13 13:27:54 +0100393 reg = ctl->alg_region.base;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100394 reg = wm_adsp_region_to_reg(mem, reg);
395
396 scratch = kmemdup(buf, ctl->len, GFP_KERNEL | GFP_DMA);
397 if (!scratch)
398 return -ENOMEM;
399
Charles Keepax3809f002015-04-13 13:27:54 +0100400 ret = regmap_raw_write(dsp->regmap, reg, scratch,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100401 ctl->len);
402 if (ret) {
Charles Keepax3809f002015-04-13 13:27:54 +0100403 adsp_err(dsp, "Failed to write %zu bytes to %x: %d\n",
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +0000404 ctl->len, reg, ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100405 kfree(scratch);
406 return ret;
407 }
Charles Keepax3809f002015-04-13 13:27:54 +0100408 adsp_dbg(dsp, "Wrote %zu bytes to %x\n", ctl->len, reg);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100409
410 kfree(scratch);
411
412 return 0;
413}
414
415static int wm_coeff_put(struct snd_kcontrol *kcontrol,
416 struct snd_ctl_elem_value *ucontrol)
417{
418 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
419 char *p = ucontrol->value.bytes.data;
420
421 memcpy(ctl->cache, p, ctl->len);
422
Nikesh Oswal65d17a92015-02-16 15:25:48 +0000423 ctl->set = 1;
424 if (!ctl->enabled)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100425 return 0;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100426
427 return wm_coeff_write_control(kcontrol, p, ctl->len);
428}
429
430static int wm_coeff_read_control(struct snd_kcontrol *kcontrol,
431 void *buf, size_t len)
432{
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100433 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
Charles Keepax3809f002015-04-13 13:27:54 +0100434 struct wm_adsp_alg_region *alg_region = &ctl->alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100435 const struct wm_adsp_region *mem;
Charles Keepax3809f002015-04-13 13:27:54 +0100436 struct wm_adsp *dsp = ctl->dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100437 void *scratch;
438 int ret;
439 unsigned int reg;
440
Charles Keepax3809f002015-04-13 13:27:54 +0100441 mem = wm_adsp_find_region(dsp, alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100442 if (!mem) {
Charles Keepax3809f002015-04-13 13:27:54 +0100443 adsp_err(dsp, "No base for region %x\n",
444 alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100445 return -EINVAL;
446 }
447
Charles Keepax3809f002015-04-13 13:27:54 +0100448 reg = ctl->alg_region.base;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100449 reg = wm_adsp_region_to_reg(mem, reg);
450
451 scratch = kmalloc(ctl->len, GFP_KERNEL | GFP_DMA);
452 if (!scratch)
453 return -ENOMEM;
454
Charles Keepax3809f002015-04-13 13:27:54 +0100455 ret = regmap_raw_read(dsp->regmap, reg, scratch, ctl->len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100456 if (ret) {
Charles Keepax3809f002015-04-13 13:27:54 +0100457 adsp_err(dsp, "Failed to read %zu bytes from %x: %d\n",
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +0000458 ctl->len, reg, ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100459 kfree(scratch);
460 return ret;
461 }
Charles Keepax3809f002015-04-13 13:27:54 +0100462 adsp_dbg(dsp, "Read %zu bytes from %x\n", ctl->len, reg);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100463
464 memcpy(buf, scratch, ctl->len);
465 kfree(scratch);
466
467 return 0;
468}
469
470static int wm_coeff_get(struct snd_kcontrol *kcontrol,
471 struct snd_ctl_elem_value *ucontrol)
472{
473 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
474 char *p = ucontrol->value.bytes.data;
475
476 memcpy(p, ctl->cache, ctl->len);
477 return 0;
478}
479
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100480struct wmfw_ctl_work {
Charles Keepax3809f002015-04-13 13:27:54 +0100481 struct wm_adsp *dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100482 struct wm_coeff_ctl *ctl;
483 struct work_struct work;
484};
485
Charles Keepax3809f002015-04-13 13:27:54 +0100486static int wmfw_add_ctl(struct wm_adsp *dsp, struct wm_coeff_ctl *ctl)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100487{
488 struct snd_kcontrol_new *kcontrol;
489 int ret;
490
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +0100491 if (!ctl || !ctl->name)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100492 return -EINVAL;
493
494 kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL);
495 if (!kcontrol)
496 return -ENOMEM;
497 kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
498
499 kcontrol->name = ctl->name;
500 kcontrol->info = wm_coeff_info;
501 kcontrol->get = wm_coeff_get;
502 kcontrol->put = wm_coeff_put;
503 kcontrol->private_value = (unsigned long)ctl;
504
Charles Keepax3809f002015-04-13 13:27:54 +0100505 ret = snd_soc_add_card_controls(dsp->card,
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100506 kcontrol, 1);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100507 if (ret < 0)
508 goto err_kcontrol;
509
510 kfree(kcontrol);
511
Charles Keepax3809f002015-04-13 13:27:54 +0100512 ctl->kcontrol = snd_soc_card_get_kcontrol(dsp->card,
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100513 ctl->name);
514
Charles Keepax3809f002015-04-13 13:27:54 +0100515 list_add(&ctl->list, &dsp->ctl_list);
516
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100517 return 0;
518
519err_kcontrol:
520 kfree(kcontrol);
521 return ret;
522}
523
Mark Brown2159ad92012-10-11 11:54:02 +0900524static int wm_adsp_load(struct wm_adsp *dsp)
525{
Mark Browncf17c832013-01-30 14:37:23 +0800526 LIST_HEAD(buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +0900527 const struct firmware *firmware;
528 struct regmap *regmap = dsp->regmap;
529 unsigned int pos = 0;
530 const struct wmfw_header *header;
531 const struct wmfw_adsp1_sizes *adsp1_sizes;
532 const struct wmfw_adsp2_sizes *adsp2_sizes;
533 const struct wmfw_footer *footer;
534 const struct wmfw_region *region;
535 const struct wm_adsp_region *mem;
536 const char *region_name;
537 char *file, *text;
Mark Browncf17c832013-01-30 14:37:23 +0800538 struct wm_adsp_buf *buf;
Mark Brown2159ad92012-10-11 11:54:02 +0900539 unsigned int reg;
540 int regions = 0;
541 int ret, offset, type, sizes;
542
543 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
544 if (file == NULL)
545 return -ENOMEM;
546
Mark Brown1023dbd2013-01-11 22:58:28 +0000547 snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
548 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad92012-10-11 11:54:02 +0900549 file[PAGE_SIZE - 1] = '\0';
550
551 ret = request_firmware(&firmware, file, dsp->dev);
552 if (ret != 0) {
553 adsp_err(dsp, "Failed to request '%s'\n", file);
554 goto out;
555 }
556 ret = -EINVAL;
557
558 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
559 if (pos >= firmware->size) {
560 adsp_err(dsp, "%s: file too short, %zu bytes\n",
561 file, firmware->size);
562 goto out_fw;
563 }
564
565 header = (void*)&firmware->data[0];
566
567 if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
568 adsp_err(dsp, "%s: invalid magic\n", file);
569 goto out_fw;
570 }
571
572 if (header->ver != 0) {
573 adsp_err(dsp, "%s: unknown file format %d\n",
574 file, header->ver);
575 goto out_fw;
576 }
Dimitris Papastamos36269922013-11-01 15:56:57 +0000577 adsp_info(dsp, "Firmware version: %d\n", header->ver);
Mark Brown2159ad92012-10-11 11:54:02 +0900578
579 if (header->core != dsp->type) {
580 adsp_err(dsp, "%s: invalid core %d != %d\n",
581 file, header->core, dsp->type);
582 goto out_fw;
583 }
584
585 switch (dsp->type) {
586 case WMFW_ADSP1:
587 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
588 adsp1_sizes = (void *)&(header[1]);
589 footer = (void *)&(adsp1_sizes[1]);
590 sizes = sizeof(*adsp1_sizes);
591
592 adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
593 file, le32_to_cpu(adsp1_sizes->dm),
594 le32_to_cpu(adsp1_sizes->pm),
595 le32_to_cpu(adsp1_sizes->zm));
596 break;
597
598 case WMFW_ADSP2:
599 pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
600 adsp2_sizes = (void *)&(header[1]);
601 footer = (void *)&(adsp2_sizes[1]);
602 sizes = sizeof(*adsp2_sizes);
603
604 adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
605 file, le32_to_cpu(adsp2_sizes->xm),
606 le32_to_cpu(adsp2_sizes->ym),
607 le32_to_cpu(adsp2_sizes->pm),
608 le32_to_cpu(adsp2_sizes->zm));
609 break;
610
611 default:
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100612 WARN(1, "Unknown DSP type");
Mark Brown2159ad92012-10-11 11:54:02 +0900613 goto out_fw;
614 }
615
616 if (le32_to_cpu(header->len) != sizeof(*header) +
617 sizes + sizeof(*footer)) {
618 adsp_err(dsp, "%s: unexpected header length %d\n",
619 file, le32_to_cpu(header->len));
620 goto out_fw;
621 }
622
623 adsp_dbg(dsp, "%s: timestamp %llu\n", file,
624 le64_to_cpu(footer->timestamp));
625
626 while (pos < firmware->size &&
627 pos - firmware->size > sizeof(*region)) {
628 region = (void *)&(firmware->data[pos]);
629 region_name = "Unknown";
630 reg = 0;
631 text = NULL;
632 offset = le32_to_cpu(region->offset) & 0xffffff;
633 type = be32_to_cpu(region->type) & 0xff;
634 mem = wm_adsp_find_region(dsp, type);
635
636 switch (type) {
637 case WMFW_NAME_TEXT:
638 region_name = "Firmware name";
639 text = kzalloc(le32_to_cpu(region->len) + 1,
640 GFP_KERNEL);
641 break;
642 case WMFW_INFO_TEXT:
643 region_name = "Information";
644 text = kzalloc(le32_to_cpu(region->len) + 1,
645 GFP_KERNEL);
646 break;
647 case WMFW_ABSOLUTE:
648 region_name = "Absolute";
649 reg = offset;
650 break;
651 case WMFW_ADSP1_PM:
Mark Brown2159ad92012-10-11 11:54:02 +0900652 region_name = "PM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000653 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +0900654 break;
655 case WMFW_ADSP1_DM:
Mark Brown2159ad92012-10-11 11:54:02 +0900656 region_name = "DM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000657 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +0900658 break;
659 case WMFW_ADSP2_XM:
Mark Brown2159ad92012-10-11 11:54:02 +0900660 region_name = "XM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000661 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +0900662 break;
663 case WMFW_ADSP2_YM:
Mark Brown2159ad92012-10-11 11:54:02 +0900664 region_name = "YM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000665 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +0900666 break;
667 case WMFW_ADSP1_ZM:
Mark Brown2159ad92012-10-11 11:54:02 +0900668 region_name = "ZM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000669 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +0900670 break;
671 default:
672 adsp_warn(dsp,
673 "%s.%d: Unknown region type %x at %d(%x)\n",
674 file, regions, type, pos, pos);
675 break;
676 }
677
678 adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
679 regions, le32_to_cpu(region->len), offset,
680 region_name);
681
682 if (text) {
683 memcpy(text, region->data, le32_to_cpu(region->len));
684 adsp_info(dsp, "%s: %s\n", file, text);
685 kfree(text);
686 }
687
688 if (reg) {
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000689 buf = wm_adsp_buf_alloc(region->data,
690 le32_to_cpu(region->len),
691 &buf_list);
692 if (!buf) {
693 adsp_err(dsp, "Out of memory\n");
694 ret = -ENOMEM;
695 goto out_fw;
696 }
Mark Browna76fefa2013-01-07 19:03:17 +0000697
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000698 ret = regmap_raw_write_async(regmap, reg, buf->buf,
699 le32_to_cpu(region->len));
700 if (ret != 0) {
701 adsp_err(dsp,
702 "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
703 file, regions,
704 le32_to_cpu(region->len), offset,
705 region_name, ret);
706 goto out_fw;
Mark Brown2159ad92012-10-11 11:54:02 +0900707 }
708 }
709
710 pos += le32_to_cpu(region->len) + sizeof(*region);
711 regions++;
712 }
Mark Browncf17c832013-01-30 14:37:23 +0800713
714 ret = regmap_async_complete(regmap);
715 if (ret != 0) {
716 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
717 goto out_fw;
718 }
719
Mark Brown2159ad92012-10-11 11:54:02 +0900720 if (pos > firmware->size)
721 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
722 file, regions, pos - firmware->size);
723
724out_fw:
Mark Browncf17c832013-01-30 14:37:23 +0800725 regmap_async_complete(regmap);
726 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +0900727 release_firmware(firmware);
728out:
729 kfree(file);
730
731 return ret;
732}
733
Charles Keepax3809f002015-04-13 13:27:54 +0100734static int wm_coeff_init_control_caches(struct wm_adsp *dsp)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100735{
736 struct wm_coeff_ctl *ctl;
737 int ret;
738
Charles Keepax3809f002015-04-13 13:27:54 +0100739 list_for_each_entry(ctl, &dsp->ctl_list, list) {
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100740 if (!ctl->enabled || ctl->set)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100741 continue;
742 ret = wm_coeff_read_control(ctl->kcontrol,
743 ctl->cache,
744 ctl->len);
745 if (ret < 0)
746 return ret;
747 }
748
749 return 0;
750}
751
Charles Keepax3809f002015-04-13 13:27:54 +0100752static int wm_coeff_sync_controls(struct wm_adsp *dsp)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100753{
754 struct wm_coeff_ctl *ctl;
755 int ret;
756
Charles Keepax3809f002015-04-13 13:27:54 +0100757 list_for_each_entry(ctl, &dsp->ctl_list, list) {
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100758 if (!ctl->enabled)
759 continue;
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100760 if (ctl->set) {
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100761 ret = wm_coeff_write_control(ctl->kcontrol,
762 ctl->cache,
763 ctl->len);
764 if (ret < 0)
765 return ret;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100766 }
767 }
768
769 return 0;
770}
771
772static void wm_adsp_ctl_work(struct work_struct *work)
773{
774 struct wmfw_ctl_work *ctl_work = container_of(work,
775 struct wmfw_ctl_work,
776 work);
777
Charles Keepax3809f002015-04-13 13:27:54 +0100778 wmfw_add_ctl(ctl_work->dsp, ctl_work->ctl);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100779 kfree(ctl_work);
780}
781
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +0100782static int wm_adsp_create_control(struct wm_adsp *dsp,
Charles Keepax3809f002015-04-13 13:27:54 +0100783 const struct wm_adsp_alg_region *alg_region)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100784{
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100785 struct wm_coeff_ctl *ctl;
786 struct wmfw_ctl_work *ctl_work;
787 char *name;
788 char *region_name;
789 int ret;
790
791 name = kmalloc(PAGE_SIZE, GFP_KERNEL);
792 if (!name)
793 return -ENOMEM;
794
Charles Keepax3809f002015-04-13 13:27:54 +0100795 switch (alg_region->type) {
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100796 case WMFW_ADSP1_PM:
797 region_name = "PM";
798 break;
799 case WMFW_ADSP1_DM:
800 region_name = "DM";
801 break;
802 case WMFW_ADSP2_XM:
803 region_name = "XM";
804 break;
805 case WMFW_ADSP2_YM:
806 region_name = "YM";
807 break;
808 case WMFW_ADSP1_ZM:
809 region_name = "ZM";
810 break;
811 default:
Dan Carpenter9dbce042013-05-14 15:02:44 +0300812 ret = -EINVAL;
813 goto err_name;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100814 }
815
816 snprintf(name, PAGE_SIZE, "DSP%d %s %x",
Charles Keepax3809f002015-04-13 13:27:54 +0100817 dsp->num, region_name, alg_region->alg);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100818
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100819 list_for_each_entry(ctl, &dsp->ctl_list,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100820 list) {
821 if (!strcmp(ctl->name, name)) {
822 if (!ctl->enabled)
823 ctl->enabled = 1;
Dan Carpenter9dbce042013-05-14 15:02:44 +0300824 goto found;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100825 }
826 }
827
828 ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
829 if (!ctl) {
830 ret = -ENOMEM;
831 goto err_name;
832 }
Charles Keepax3809f002015-04-13 13:27:54 +0100833 ctl->alg_region = *alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100834 ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL);
835 if (!ctl->name) {
836 ret = -ENOMEM;
837 goto err_ctl;
838 }
839 ctl->enabled = 1;
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100840 ctl->set = 0;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100841 ctl->ops.xget = wm_coeff_get;
842 ctl->ops.xput = wm_coeff_put;
Charles Keepax3809f002015-04-13 13:27:54 +0100843 ctl->dsp = dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100844
Charles Keepax3809f002015-04-13 13:27:54 +0100845 ctl->len = alg_region->len;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100846 ctl->cache = kzalloc(ctl->len, GFP_KERNEL);
847 if (!ctl->cache) {
848 ret = -ENOMEM;
849 goto err_ctl_name;
850 }
851
852 ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL);
853 if (!ctl_work) {
854 ret = -ENOMEM;
855 goto err_ctl_cache;
856 }
857
Charles Keepax3809f002015-04-13 13:27:54 +0100858 ctl_work->dsp = dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100859 ctl_work->ctl = ctl;
860 INIT_WORK(&ctl_work->work, wm_adsp_ctl_work);
861 schedule_work(&ctl_work->work);
862
Dan Carpenter9dbce042013-05-14 15:02:44 +0300863found:
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100864 kfree(name);
865
866 return 0;
867
868err_ctl_cache:
869 kfree(ctl->cache);
870err_ctl_name:
871 kfree(ctl->name);
872err_ctl:
873 kfree(ctl);
874err_name:
875 kfree(name);
876 return ret;
877}
878
Charles Keepax3809f002015-04-13 13:27:54 +0100879static void *wm_adsp_read_algs(struct wm_adsp *dsp, size_t n_algs,
Charles Keepaxb618a1852015-04-13 13:27:53 +0100880 unsigned int pos, unsigned int len)
Mark Browndb405172012-10-26 19:30:40 +0100881{
Charles Keepaxb618a1852015-04-13 13:27:53 +0100882 void *alg;
883 int ret;
Mark Browndb405172012-10-26 19:30:40 +0100884 __be32 val;
Mark Browndb405172012-10-26 19:30:40 +0100885
Charles Keepax3809f002015-04-13 13:27:54 +0100886 if (n_algs == 0) {
Mark Browndb405172012-10-26 19:30:40 +0100887 adsp_err(dsp, "No algorithms\n");
Charles Keepaxb618a1852015-04-13 13:27:53 +0100888 return ERR_PTR(-EINVAL);
Mark Browndb405172012-10-26 19:30:40 +0100889 }
890
Charles Keepax3809f002015-04-13 13:27:54 +0100891 if (n_algs > 1024) {
892 adsp_err(dsp, "Algorithm count %zx excessive\n", n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +0100893 return ERR_PTR(-EINVAL);
Mark Brownd62f4bc2012-12-19 14:00:30 +0000894 }
895
Mark Browndb405172012-10-26 19:30:40 +0100896 /* Read the terminator first to validate the length */
Charles Keepaxb618a1852015-04-13 13:27:53 +0100897 ret = regmap_raw_read(dsp->regmap, pos + len, &val, sizeof(val));
Mark Browndb405172012-10-26 19:30:40 +0100898 if (ret != 0) {
899 adsp_err(dsp, "Failed to read algorithm list end: %d\n",
900 ret);
Charles Keepaxb618a1852015-04-13 13:27:53 +0100901 return ERR_PTR(ret);
Mark Browndb405172012-10-26 19:30:40 +0100902 }
903
904 if (be32_to_cpu(val) != 0xbedead)
905 adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
Charles Keepaxb618a1852015-04-13 13:27:53 +0100906 pos + len, be32_to_cpu(val));
Mark Browndb405172012-10-26 19:30:40 +0100907
Charles Keepaxb618a1852015-04-13 13:27:53 +0100908 alg = kzalloc(len * 2, GFP_KERNEL | GFP_DMA);
Mark Browndb405172012-10-26 19:30:40 +0100909 if (!alg)
Charles Keepaxb618a1852015-04-13 13:27:53 +0100910 return ERR_PTR(-ENOMEM);
Mark Browndb405172012-10-26 19:30:40 +0100911
Charles Keepaxb618a1852015-04-13 13:27:53 +0100912 ret = regmap_raw_read(dsp->regmap, pos, alg, len * 2);
Mark Browndb405172012-10-26 19:30:40 +0100913 if (ret != 0) {
914 adsp_err(dsp, "Failed to read algorithm list: %d\n",
915 ret);
Charles Keepaxb618a1852015-04-13 13:27:53 +0100916 kfree(alg);
917 return ERR_PTR(ret);
Mark Browndb405172012-10-26 19:30:40 +0100918 }
919
Charles Keepaxb618a1852015-04-13 13:27:53 +0100920 return alg;
921}
922
923static int wm_adsp1_setup_algs(struct wm_adsp *dsp)
924{
925 struct wmfw_adsp1_id_hdr adsp1_id;
926 struct wmfw_adsp1_alg_hdr *adsp1_alg;
Charles Keepax3809f002015-04-13 13:27:54 +0100927 struct wm_adsp_alg_region *alg_region;
Charles Keepaxb618a1852015-04-13 13:27:53 +0100928 const struct wm_adsp_region *mem;
929 unsigned int pos, len;
Charles Keepax3809f002015-04-13 13:27:54 +0100930 size_t n_algs;
Charles Keepaxb618a1852015-04-13 13:27:53 +0100931 int i, ret;
932
933 mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
934 if (WARN_ON(!mem))
935 return -EINVAL;
936
937 ret = regmap_raw_read(dsp->regmap, mem->base, &adsp1_id,
938 sizeof(adsp1_id));
939 if (ret != 0) {
940 adsp_err(dsp, "Failed to read algorithm info: %d\n",
941 ret);
942 return ret;
943 }
944
Charles Keepax3809f002015-04-13 13:27:54 +0100945 n_algs = be32_to_cpu(adsp1_id.n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +0100946 dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
947 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
948 dsp->fw_id,
949 (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
950 (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
951 be32_to_cpu(adsp1_id.fw.ver) & 0xff,
Charles Keepax3809f002015-04-13 13:27:54 +0100952 n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +0100953
Charles Keepax3809f002015-04-13 13:27:54 +0100954 alg_region = kzalloc(sizeof(*alg_region), GFP_KERNEL);
955 if (!alg_region)
Charles Keepaxb618a1852015-04-13 13:27:53 +0100956 return -ENOMEM;
Charles Keepax3809f002015-04-13 13:27:54 +0100957 alg_region->type = WMFW_ADSP1_ZM;
958 alg_region->alg = be32_to_cpu(adsp1_id.fw.id);
959 alg_region->base = be32_to_cpu(adsp1_id.zm);
960 list_add_tail(&alg_region->list, &dsp->alg_regions);
Charles Keepaxb618a1852015-04-13 13:27:53 +0100961
Charles Keepax3809f002015-04-13 13:27:54 +0100962 alg_region = kzalloc(sizeof(*alg_region), GFP_KERNEL);
963 if (!alg_region)
Charles Keepaxb618a1852015-04-13 13:27:53 +0100964 return -ENOMEM;
Charles Keepax3809f002015-04-13 13:27:54 +0100965 alg_region->type = WMFW_ADSP1_DM;
966 alg_region->alg = be32_to_cpu(adsp1_id.fw.id);
967 alg_region->base = be32_to_cpu(adsp1_id.dm);
968 list_add_tail(&alg_region->list, &dsp->alg_regions);
Charles Keepaxb618a1852015-04-13 13:27:53 +0100969
970 pos = sizeof(adsp1_id) / 2;
Charles Keepax3809f002015-04-13 13:27:54 +0100971 len = (sizeof(*adsp1_alg) * n_algs) / 2;
Charles Keepaxb618a1852015-04-13 13:27:53 +0100972
Charles Keepax3809f002015-04-13 13:27:54 +0100973 adsp1_alg = wm_adsp_read_algs(dsp, n_algs, mem->base + pos, len);
Charles Keepaxb618a1852015-04-13 13:27:53 +0100974 if (IS_ERR(adsp1_alg))
975 return PTR_ERR(adsp1_alg);
Mark Browndb405172012-10-26 19:30:40 +0100976
Charles Keepax3809f002015-04-13 13:27:54 +0100977 for (i = 0; i < n_algs; i++) {
Charles Keepaxb618a1852015-04-13 13:27:53 +0100978 adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
979 i, be32_to_cpu(adsp1_alg[i].alg.id),
980 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
981 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
982 be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
983 be32_to_cpu(adsp1_alg[i].dm),
984 be32_to_cpu(adsp1_alg[i].zm));
Mark Brown471f4882013-01-08 16:09:31 +0000985
Charles Keepax3809f002015-04-13 13:27:54 +0100986 alg_region = kzalloc(sizeof(*alg_region), GFP_KERNEL);
987 if (!alg_region) {
Charles Keepaxb618a1852015-04-13 13:27:53 +0100988 ret = -ENOMEM;
989 goto out;
990 }
Charles Keepax3809f002015-04-13 13:27:54 +0100991 alg_region->type = WMFW_ADSP1_DM;
992 alg_region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
993 alg_region->base = be32_to_cpu(adsp1_alg[i].dm);
994 alg_region->len = 0;
995 list_add_tail(&alg_region->list, &dsp->alg_regions);
996 if (i + 1 < n_algs) {
997 alg_region->len = be32_to_cpu(adsp1_alg[i + 1].dm);
998 alg_region->len -= be32_to_cpu(adsp1_alg[i].dm);
999 alg_region->len *= 4;
1000 wm_adsp_create_control(dsp, alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001001 } else {
1002 adsp_warn(dsp, "Missing length info for region DM with ID %x\n",
1003 be32_to_cpu(adsp1_alg[i].alg.id));
1004 }
Mark Brown471f4882013-01-08 16:09:31 +00001005
Charles Keepax3809f002015-04-13 13:27:54 +01001006 alg_region = kzalloc(sizeof(*alg_region), GFP_KERNEL);
1007 if (!alg_region) {
Charles Keepaxb618a1852015-04-13 13:27:53 +01001008 ret = -ENOMEM;
1009 goto out;
1010 }
Charles Keepax3809f002015-04-13 13:27:54 +01001011 alg_region->type = WMFW_ADSP1_ZM;
1012 alg_region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
1013 alg_region->base = be32_to_cpu(adsp1_alg[i].zm);
1014 alg_region->len = 0;
1015 list_add_tail(&alg_region->list, &dsp->alg_regions);
1016 if (i + 1 < n_algs) {
1017 alg_region->len = be32_to_cpu(adsp1_alg[i + 1].zm);
1018 alg_region->len -= be32_to_cpu(adsp1_alg[i].zm);
1019 alg_region->len *= 4;
1020 wm_adsp_create_control(dsp, alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001021 } else {
1022 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
1023 be32_to_cpu(adsp1_alg[i].alg.id));
Mark Browndb405172012-10-26 19:30:40 +01001024 }
1025 }
1026
1027out:
Charles Keepaxb618a1852015-04-13 13:27:53 +01001028 kfree(adsp1_alg);
1029 return ret;
1030}
1031
1032static int wm_adsp2_setup_algs(struct wm_adsp *dsp)
1033{
1034 struct wmfw_adsp2_id_hdr adsp2_id;
1035 struct wmfw_adsp2_alg_hdr *adsp2_alg;
Charles Keepax3809f002015-04-13 13:27:54 +01001036 struct wm_adsp_alg_region *alg_region;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001037 const struct wm_adsp_region *mem;
1038 unsigned int pos, len;
Charles Keepax3809f002015-04-13 13:27:54 +01001039 size_t n_algs;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001040 int i, ret;
1041
1042 mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
1043 if (WARN_ON(!mem))
1044 return -EINVAL;
1045
1046 ret = regmap_raw_read(dsp->regmap, mem->base, &adsp2_id,
1047 sizeof(adsp2_id));
1048 if (ret != 0) {
1049 adsp_err(dsp, "Failed to read algorithm info: %d\n",
1050 ret);
1051 return ret;
1052 }
1053
Charles Keepax3809f002015-04-13 13:27:54 +01001054 n_algs = be32_to_cpu(adsp2_id.n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001055 dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
1056 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
1057 dsp->fw_id,
1058 (be32_to_cpu(adsp2_id.fw.ver) & 0xff0000) >> 16,
1059 (be32_to_cpu(adsp2_id.fw.ver) & 0xff00) >> 8,
1060 be32_to_cpu(adsp2_id.fw.ver) & 0xff,
Charles Keepax3809f002015-04-13 13:27:54 +01001061 n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001062
Charles Keepax3809f002015-04-13 13:27:54 +01001063 alg_region = kzalloc(sizeof(*alg_region), GFP_KERNEL);
1064 if (!alg_region)
Charles Keepaxb618a1852015-04-13 13:27:53 +01001065 return -ENOMEM;
Charles Keepax3809f002015-04-13 13:27:54 +01001066 alg_region->type = WMFW_ADSP2_XM;
1067 alg_region->alg = be32_to_cpu(adsp2_id.fw.id);
1068 alg_region->base = be32_to_cpu(adsp2_id.xm);
1069 list_add_tail(&alg_region->list, &dsp->alg_regions);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001070
Charles Keepax3809f002015-04-13 13:27:54 +01001071 alg_region = kzalloc(sizeof(*alg_region), GFP_KERNEL);
1072 if (!alg_region)
Charles Keepaxb618a1852015-04-13 13:27:53 +01001073 return -ENOMEM;
Charles Keepax3809f002015-04-13 13:27:54 +01001074 alg_region->type = WMFW_ADSP2_YM;
1075 alg_region->alg = be32_to_cpu(adsp2_id.fw.id);
1076 alg_region->base = be32_to_cpu(adsp2_id.ym);
1077 list_add_tail(&alg_region->list, &dsp->alg_regions);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001078
Charles Keepax3809f002015-04-13 13:27:54 +01001079 alg_region = kzalloc(sizeof(*alg_region), GFP_KERNEL);
1080 if (!alg_region)
Charles Keepaxb618a1852015-04-13 13:27:53 +01001081 return -ENOMEM;
Charles Keepax3809f002015-04-13 13:27:54 +01001082 alg_region->type = WMFW_ADSP2_ZM;
1083 alg_region->alg = be32_to_cpu(adsp2_id.fw.id);
1084 alg_region->base = be32_to_cpu(adsp2_id.zm);
1085 list_add_tail(&alg_region->list, &dsp->alg_regions);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001086
1087 pos = sizeof(adsp2_id) / 2;
Charles Keepax3809f002015-04-13 13:27:54 +01001088 len = (sizeof(*adsp2_alg) * n_algs) / 2;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001089
Charles Keepax3809f002015-04-13 13:27:54 +01001090 adsp2_alg = wm_adsp_read_algs(dsp, n_algs, mem->base + pos, len);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001091 if (IS_ERR(adsp2_alg))
1092 return PTR_ERR(adsp2_alg);
1093
Charles Keepax3809f002015-04-13 13:27:54 +01001094 for (i = 0; i < n_algs; i++) {
Charles Keepaxb618a1852015-04-13 13:27:53 +01001095 adsp_info(dsp,
1096 "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
1097 i, be32_to_cpu(adsp2_alg[i].alg.id),
1098 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
1099 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
1100 be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
1101 be32_to_cpu(adsp2_alg[i].xm),
1102 be32_to_cpu(adsp2_alg[i].ym),
1103 be32_to_cpu(adsp2_alg[i].zm));
1104
Charles Keepax3809f002015-04-13 13:27:54 +01001105 alg_region = kzalloc(sizeof(*alg_region), GFP_KERNEL);
1106 if (!alg_region) {
Charles Keepaxb618a1852015-04-13 13:27:53 +01001107 ret = -ENOMEM;
1108 goto out;
1109 }
Charles Keepax3809f002015-04-13 13:27:54 +01001110 alg_region->type = WMFW_ADSP2_XM;
1111 alg_region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
1112 alg_region->base = be32_to_cpu(adsp2_alg[i].xm);
1113 alg_region->len = 0;
1114 list_add_tail(&alg_region->list, &dsp->alg_regions);
1115 if (i + 1 < n_algs) {
1116 alg_region->len = be32_to_cpu(adsp2_alg[i + 1].xm);
1117 alg_region->len -= be32_to_cpu(adsp2_alg[i].xm);
1118 alg_region->len *= 4;
1119 wm_adsp_create_control(dsp, alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001120 } else {
1121 adsp_warn(dsp, "Missing length info for region XM with ID %x\n",
1122 be32_to_cpu(adsp2_alg[i].alg.id));
1123 }
1124
Charles Keepax3809f002015-04-13 13:27:54 +01001125 alg_region = kzalloc(sizeof(*alg_region), GFP_KERNEL);
1126 if (!alg_region) {
Charles Keepaxb618a1852015-04-13 13:27:53 +01001127 ret = -ENOMEM;
1128 goto out;
1129 }
Charles Keepax3809f002015-04-13 13:27:54 +01001130 alg_region->type = WMFW_ADSP2_YM;
1131 alg_region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
1132 alg_region->base = be32_to_cpu(adsp2_alg[i].ym);
1133 alg_region->len = 0;
1134 list_add_tail(&alg_region->list, &dsp->alg_regions);
1135 if (i + 1 < n_algs) {
1136 alg_region->len = be32_to_cpu(adsp2_alg[i + 1].ym);
1137 alg_region->len -= be32_to_cpu(adsp2_alg[i].ym);
1138 alg_region->len *= 4;
1139 wm_adsp_create_control(dsp, alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001140 } else {
1141 adsp_warn(dsp, "Missing length info for region YM with ID %x\n",
1142 be32_to_cpu(adsp2_alg[i].alg.id));
1143 }
1144
Charles Keepax3809f002015-04-13 13:27:54 +01001145 alg_region = kzalloc(sizeof(*alg_region), GFP_KERNEL);
1146 if (!alg_region) {
Charles Keepaxb618a1852015-04-13 13:27:53 +01001147 ret = -ENOMEM;
1148 goto out;
1149 }
Charles Keepax3809f002015-04-13 13:27:54 +01001150 alg_region->type = WMFW_ADSP2_ZM;
1151 alg_region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
1152 alg_region->base = be32_to_cpu(adsp2_alg[i].zm);
1153 alg_region->len = 0;
1154 list_add_tail(&alg_region->list, &dsp->alg_regions);
1155 if (i + 1 < n_algs) {
1156 alg_region->len = be32_to_cpu(adsp2_alg[i + 1].zm);
1157 alg_region->len -= be32_to_cpu(adsp2_alg[i].zm);
1158 alg_region->len *= 4;
1159 wm_adsp_create_control(dsp, alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001160 } else {
1161 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
1162 be32_to_cpu(adsp2_alg[i].alg.id));
1163 }
1164 }
1165
1166out:
1167 kfree(adsp2_alg);
Mark Browndb405172012-10-26 19:30:40 +01001168 return ret;
1169}
1170
Mark Brown2159ad92012-10-11 11:54:02 +09001171static int wm_adsp_load_coeff(struct wm_adsp *dsp)
1172{
Mark Browncf17c832013-01-30 14:37:23 +08001173 LIST_HEAD(buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +09001174 struct regmap *regmap = dsp->regmap;
1175 struct wmfw_coeff_hdr *hdr;
1176 struct wmfw_coeff_item *blk;
1177 const struct firmware *firmware;
Mark Brown471f4882013-01-08 16:09:31 +00001178 const struct wm_adsp_region *mem;
1179 struct wm_adsp_alg_region *alg_region;
Mark Brown2159ad92012-10-11 11:54:02 +09001180 const char *region_name;
1181 int ret, pos, blocks, type, offset, reg;
1182 char *file;
Mark Browncf17c832013-01-30 14:37:23 +08001183 struct wm_adsp_buf *buf;
Mark Brown2159ad92012-10-11 11:54:02 +09001184
1185 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
1186 if (file == NULL)
1187 return -ENOMEM;
1188
Mark Brown1023dbd2013-01-11 22:58:28 +00001189 snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
1190 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad92012-10-11 11:54:02 +09001191 file[PAGE_SIZE - 1] = '\0';
1192
1193 ret = request_firmware(&firmware, file, dsp->dev);
1194 if (ret != 0) {
1195 adsp_warn(dsp, "Failed to request '%s'\n", file);
1196 ret = 0;
1197 goto out;
1198 }
1199 ret = -EINVAL;
1200
1201 if (sizeof(*hdr) >= firmware->size) {
1202 adsp_err(dsp, "%s: file too short, %zu bytes\n",
1203 file, firmware->size);
1204 goto out_fw;
1205 }
1206
1207 hdr = (void*)&firmware->data[0];
1208 if (memcmp(hdr->magic, "WMDR", 4) != 0) {
1209 adsp_err(dsp, "%s: invalid magic\n", file);
Charles Keepaxa4cdbec2013-01-21 09:02:31 +00001210 goto out_fw;
Mark Brown2159ad92012-10-11 11:54:02 +09001211 }
1212
Mark Brownc7123262013-01-16 16:59:04 +09001213 switch (be32_to_cpu(hdr->rev) & 0xff) {
1214 case 1:
1215 break;
1216 default:
1217 adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
1218 file, be32_to_cpu(hdr->rev) & 0xff);
1219 ret = -EINVAL;
1220 goto out_fw;
1221 }
1222
Mark Brown2159ad92012-10-11 11:54:02 +09001223 adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
1224 (le32_to_cpu(hdr->ver) >> 16) & 0xff,
1225 (le32_to_cpu(hdr->ver) >> 8) & 0xff,
1226 le32_to_cpu(hdr->ver) & 0xff);
1227
1228 pos = le32_to_cpu(hdr->len);
1229
1230 blocks = 0;
1231 while (pos < firmware->size &&
1232 pos - firmware->size > sizeof(*blk)) {
1233 blk = (void*)(&firmware->data[pos]);
1234
Mark Brownc7123262013-01-16 16:59:04 +09001235 type = le16_to_cpu(blk->type);
1236 offset = le16_to_cpu(blk->offset);
Mark Brown2159ad92012-10-11 11:54:02 +09001237
1238 adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
1239 file, blocks, le32_to_cpu(blk->id),
1240 (le32_to_cpu(blk->ver) >> 16) & 0xff,
1241 (le32_to_cpu(blk->ver) >> 8) & 0xff,
1242 le32_to_cpu(blk->ver) & 0xff);
1243 adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
1244 file, blocks, le32_to_cpu(blk->len), offset, type);
1245
1246 reg = 0;
1247 region_name = "Unknown";
1248 switch (type) {
Mark Brownc7123262013-01-16 16:59:04 +09001249 case (WMFW_NAME_TEXT << 8):
1250 case (WMFW_INFO_TEXT << 8):
Mark Brown2159ad92012-10-11 11:54:02 +09001251 break;
Mark Brownc7123262013-01-16 16:59:04 +09001252 case (WMFW_ABSOLUTE << 8):
Mark Brownf395a212013-03-05 22:39:54 +08001253 /*
1254 * Old files may use this for global
1255 * coefficients.
1256 */
1257 if (le32_to_cpu(blk->id) == dsp->fw_id &&
1258 offset == 0) {
1259 region_name = "global coefficients";
1260 mem = wm_adsp_find_region(dsp, type);
1261 if (!mem) {
1262 adsp_err(dsp, "No ZM\n");
1263 break;
1264 }
1265 reg = wm_adsp_region_to_reg(mem, 0);
1266
1267 } else {
1268 region_name = "register";
1269 reg = offset;
1270 }
Mark Brown2159ad92012-10-11 11:54:02 +09001271 break;
Mark Brown471f4882013-01-08 16:09:31 +00001272
1273 case WMFW_ADSP1_DM:
1274 case WMFW_ADSP1_ZM:
1275 case WMFW_ADSP2_XM:
1276 case WMFW_ADSP2_YM:
1277 adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
1278 file, blocks, le32_to_cpu(blk->len),
1279 type, le32_to_cpu(blk->id));
1280
1281 mem = wm_adsp_find_region(dsp, type);
1282 if (!mem) {
1283 adsp_err(dsp, "No base for region %x\n", type);
1284 break;
1285 }
1286
1287 reg = 0;
1288 list_for_each_entry(alg_region,
1289 &dsp->alg_regions, list) {
1290 if (le32_to_cpu(blk->id) == alg_region->alg &&
1291 type == alg_region->type) {
Mark Brown338c5182013-01-24 00:35:48 +08001292 reg = alg_region->base;
Mark Brown471f4882013-01-08 16:09:31 +00001293 reg = wm_adsp_region_to_reg(mem,
1294 reg);
Mark Brown338c5182013-01-24 00:35:48 +08001295 reg += offset;
Charles Keepaxd733dc02013-11-28 16:37:51 +00001296 break;
Mark Brown471f4882013-01-08 16:09:31 +00001297 }
1298 }
1299
1300 if (reg == 0)
1301 adsp_err(dsp, "No %x for algorithm %x\n",
1302 type, le32_to_cpu(blk->id));
1303 break;
1304
Mark Brown2159ad92012-10-11 11:54:02 +09001305 default:
Mark Brown25c62f7e2013-01-20 19:02:19 +09001306 adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
1307 file, blocks, type, pos);
Mark Brown2159ad92012-10-11 11:54:02 +09001308 break;
1309 }
1310
1311 if (reg) {
Mark Browncf17c832013-01-30 14:37:23 +08001312 buf = wm_adsp_buf_alloc(blk->data,
1313 le32_to_cpu(blk->len),
1314 &buf_list);
Mark Browna76fefa2013-01-07 19:03:17 +00001315 if (!buf) {
1316 adsp_err(dsp, "Out of memory\n");
Wei Yongjunf4b82812013-03-12 00:23:15 +08001317 ret = -ENOMEM;
1318 goto out_fw;
Mark Browna76fefa2013-01-07 19:03:17 +00001319 }
1320
Mark Brown20da6d52013-01-12 19:58:17 +00001321 adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
1322 file, blocks, le32_to_cpu(blk->len),
1323 reg);
Mark Browncf17c832013-01-30 14:37:23 +08001324 ret = regmap_raw_write_async(regmap, reg, buf->buf,
1325 le32_to_cpu(blk->len));
Mark Brown2159ad92012-10-11 11:54:02 +09001326 if (ret != 0) {
1327 adsp_err(dsp,
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +00001328 "%s.%d: Failed to write to %x in %s: %d\n",
1329 file, blocks, reg, region_name, ret);
Mark Brown2159ad92012-10-11 11:54:02 +09001330 }
1331 }
1332
Charles Keepaxbe951012015-02-16 15:25:49 +00001333 pos += (le32_to_cpu(blk->len) + sizeof(*blk) + 3) & ~0x03;
Mark Brown2159ad92012-10-11 11:54:02 +09001334 blocks++;
1335 }
1336
Mark Browncf17c832013-01-30 14:37:23 +08001337 ret = regmap_async_complete(regmap);
1338 if (ret != 0)
1339 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
1340
Mark Brown2159ad92012-10-11 11:54:02 +09001341 if (pos > firmware->size)
1342 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
1343 file, blocks, pos - firmware->size);
1344
1345out_fw:
Charles Keepax9da7a5a2014-11-17 10:48:21 +00001346 regmap_async_complete(regmap);
Mark Brown2159ad92012-10-11 11:54:02 +09001347 release_firmware(firmware);
Mark Browncf17c832013-01-30 14:37:23 +08001348 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +09001349out:
1350 kfree(file);
Wei Yongjunf4b82812013-03-12 00:23:15 +08001351 return ret;
Mark Brown2159ad92012-10-11 11:54:02 +09001352}
1353
Charles Keepax3809f002015-04-13 13:27:54 +01001354int wm_adsp1_init(struct wm_adsp *dsp)
Mark Brown5e7a7a22013-01-16 10:03:56 +09001355{
Charles Keepax3809f002015-04-13 13:27:54 +01001356 INIT_LIST_HEAD(&dsp->alg_regions);
Mark Brown5e7a7a22013-01-16 10:03:56 +09001357
1358 return 0;
1359}
1360EXPORT_SYMBOL_GPL(wm_adsp1_init);
1361
Mark Brown2159ad92012-10-11 11:54:02 +09001362int wm_adsp1_event(struct snd_soc_dapm_widget *w,
1363 struct snd_kcontrol *kcontrol,
1364 int event)
1365{
Lars-Peter Clausen72718512015-01-13 10:27:34 +01001366 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Mark Brown2159ad92012-10-11 11:54:02 +09001367 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
1368 struct wm_adsp *dsp = &dsps[w->shift];
Dimitris Papastamosb0101b42013-11-01 15:56:56 +00001369 struct wm_adsp_alg_region *alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001370 struct wm_coeff_ctl *ctl;
Mark Brown2159ad92012-10-11 11:54:02 +09001371 int ret;
Chris Rattray94e205b2013-01-18 08:43:09 +00001372 int val;
Mark Brown2159ad92012-10-11 11:54:02 +09001373
Lars-Peter Clausen00200102014-07-17 22:01:07 +02001374 dsp->card = codec->component.card;
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001375
Mark Brown2159ad92012-10-11 11:54:02 +09001376 switch (event) {
1377 case SND_SOC_DAPM_POST_PMU:
1378 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1379 ADSP1_SYS_ENA, ADSP1_SYS_ENA);
1380
Chris Rattray94e205b2013-01-18 08:43:09 +00001381 /*
1382 * For simplicity set the DSP clock rate to be the
1383 * SYSCLK rate rather than making it configurable.
1384 */
1385 if(dsp->sysclk_reg) {
1386 ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
1387 if (ret != 0) {
1388 adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
1389 ret);
1390 return ret;
1391 }
1392
1393 val = (val & dsp->sysclk_mask)
1394 >> dsp->sysclk_shift;
1395
1396 ret = regmap_update_bits(dsp->regmap,
1397 dsp->base + ADSP1_CONTROL_31,
1398 ADSP1_CLK_SEL_MASK, val);
1399 if (ret != 0) {
1400 adsp_err(dsp, "Failed to set clock rate: %d\n",
1401 ret);
1402 return ret;
1403 }
1404 }
1405
Mark Brown2159ad92012-10-11 11:54:02 +09001406 ret = wm_adsp_load(dsp);
1407 if (ret != 0)
1408 goto err;
1409
Charles Keepaxb618a1852015-04-13 13:27:53 +01001410 ret = wm_adsp1_setup_algs(dsp);
Mark Browndb405172012-10-26 19:30:40 +01001411 if (ret != 0)
1412 goto err;
1413
Mark Brown2159ad92012-10-11 11:54:02 +09001414 ret = wm_adsp_load_coeff(dsp);
1415 if (ret != 0)
1416 goto err;
1417
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01001418 /* Initialize caches for enabled and unset controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001419 ret = wm_coeff_init_control_caches(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001420 if (ret != 0)
1421 goto err;
1422
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01001423 /* Sync set controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001424 ret = wm_coeff_sync_controls(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001425 if (ret != 0)
1426 goto err;
1427
Mark Brown2159ad92012-10-11 11:54:02 +09001428 /* Start the core running */
1429 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1430 ADSP1_CORE_ENA | ADSP1_START,
1431 ADSP1_CORE_ENA | ADSP1_START);
1432 break;
1433
1434 case SND_SOC_DAPM_PRE_PMD:
1435 /* Halt the core */
1436 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1437 ADSP1_CORE_ENA | ADSP1_START, 0);
1438
1439 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
1440 ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
1441
1442 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1443 ADSP1_SYS_ENA, 0);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001444
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001445 list_for_each_entry(ctl, &dsp->ctl_list, list)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001446 ctl->enabled = 0;
Dimitris Papastamosb0101b42013-11-01 15:56:56 +00001447
1448 while (!list_empty(&dsp->alg_regions)) {
1449 alg_region = list_first_entry(&dsp->alg_regions,
1450 struct wm_adsp_alg_region,
1451 list);
1452 list_del(&alg_region->list);
1453 kfree(alg_region);
1454 }
Mark Brown2159ad92012-10-11 11:54:02 +09001455 break;
1456
1457 default:
1458 break;
1459 }
1460
1461 return 0;
1462
1463err:
1464 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1465 ADSP1_SYS_ENA, 0);
1466 return ret;
1467}
1468EXPORT_SYMBOL_GPL(wm_adsp1_event);
1469
1470static int wm_adsp2_ena(struct wm_adsp *dsp)
1471{
1472 unsigned int val;
1473 int ret, count;
1474
Mark Brown1552c322013-11-28 18:11:38 +00001475 ret = regmap_update_bits_async(dsp->regmap, dsp->base + ADSP2_CONTROL,
1476 ADSP2_SYS_ENA, ADSP2_SYS_ENA);
Mark Brown2159ad92012-10-11 11:54:02 +09001477 if (ret != 0)
1478 return ret;
1479
1480 /* Wait for the RAM to start, should be near instantaneous */
Charles Keepax939fd1e2013-12-18 09:25:49 +00001481 for (count = 0; count < 10; ++count) {
Mark Brown2159ad92012-10-11 11:54:02 +09001482 ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
1483 &val);
1484 if (ret != 0)
1485 return ret;
Charles Keepax939fd1e2013-12-18 09:25:49 +00001486
1487 if (val & ADSP2_RAM_RDY)
1488 break;
1489
1490 msleep(1);
1491 }
Mark Brown2159ad92012-10-11 11:54:02 +09001492
1493 if (!(val & ADSP2_RAM_RDY)) {
1494 adsp_err(dsp, "Failed to start DSP RAM\n");
1495 return -EBUSY;
1496 }
1497
1498 adsp_dbg(dsp, "RAM ready after %d polls\n", count);
Mark Brown2159ad92012-10-11 11:54:02 +09001499
1500 return 0;
1501}
1502
Charles Keepax18b1a902014-01-09 09:06:54 +00001503static void wm_adsp2_boot_work(struct work_struct *work)
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001504{
1505 struct wm_adsp *dsp = container_of(work,
1506 struct wm_adsp,
1507 boot_work);
1508 int ret;
1509 unsigned int val;
1510
1511 /*
1512 * For simplicity set the DSP clock rate to be the
1513 * SYSCLK rate rather than making it configurable.
1514 */
1515 ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
1516 if (ret != 0) {
1517 adsp_err(dsp, "Failed to read SYSCLK state: %d\n", ret);
1518 return;
1519 }
1520 val = (val & ARIZONA_SYSCLK_FREQ_MASK)
1521 >> ARIZONA_SYSCLK_FREQ_SHIFT;
1522
1523 ret = regmap_update_bits_async(dsp->regmap,
1524 dsp->base + ADSP2_CLOCKING,
1525 ADSP2_CLK_SEL_MASK, val);
1526 if (ret != 0) {
1527 adsp_err(dsp, "Failed to set clock rate: %d\n", ret);
1528 return;
1529 }
1530
1531 if (dsp->dvfs) {
1532 ret = regmap_read(dsp->regmap,
1533 dsp->base + ADSP2_CLOCKING, &val);
1534 if (ret != 0) {
Charles Keepax62c35b32014-05-27 13:08:43 +01001535 adsp_err(dsp, "Failed to read clocking: %d\n", ret);
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001536 return;
1537 }
1538
1539 if ((val & ADSP2_CLK_SEL_MASK) >= 3) {
1540 ret = regulator_enable(dsp->dvfs);
1541 if (ret != 0) {
Charles Keepax62c35b32014-05-27 13:08:43 +01001542 adsp_err(dsp,
1543 "Failed to enable supply: %d\n",
1544 ret);
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001545 return;
1546 }
1547
1548 ret = regulator_set_voltage(dsp->dvfs,
1549 1800000,
1550 1800000);
1551 if (ret != 0) {
Charles Keepax62c35b32014-05-27 13:08:43 +01001552 adsp_err(dsp,
1553 "Failed to raise supply: %d\n",
1554 ret);
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001555 return;
1556 }
1557 }
1558 }
1559
1560 ret = wm_adsp2_ena(dsp);
1561 if (ret != 0)
1562 return;
1563
1564 ret = wm_adsp_load(dsp);
1565 if (ret != 0)
1566 goto err;
1567
Charles Keepaxb618a1852015-04-13 13:27:53 +01001568 ret = wm_adsp2_setup_algs(dsp);
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001569 if (ret != 0)
1570 goto err;
1571
1572 ret = wm_adsp_load_coeff(dsp);
1573 if (ret != 0)
1574 goto err;
1575
1576 /* Initialize caches for enabled and unset controls */
1577 ret = wm_coeff_init_control_caches(dsp);
1578 if (ret != 0)
1579 goto err;
1580
1581 /* Sync set controls */
1582 ret = wm_coeff_sync_controls(dsp);
1583 if (ret != 0)
1584 goto err;
1585
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001586 dsp->running = true;
1587
1588 return;
1589
1590err:
1591 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
1592 ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
1593}
1594
Charles Keepax12db5ed2014-01-08 17:42:19 +00001595int wm_adsp2_early_event(struct snd_soc_dapm_widget *w,
1596 struct snd_kcontrol *kcontrol, int event)
1597{
Lars-Peter Clausen72718512015-01-13 10:27:34 +01001598 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Charles Keepax12db5ed2014-01-08 17:42:19 +00001599 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
1600 struct wm_adsp *dsp = &dsps[w->shift];
1601
Lars-Peter Clausen00200102014-07-17 22:01:07 +02001602 dsp->card = codec->component.card;
Charles Keepax12db5ed2014-01-08 17:42:19 +00001603
1604 switch (event) {
1605 case SND_SOC_DAPM_PRE_PMU:
1606 queue_work(system_unbound_wq, &dsp->boot_work);
1607 break;
1608 default:
1609 break;
Charles Keepaxcab27252014-04-17 13:42:54 +01001610 }
Charles Keepax12db5ed2014-01-08 17:42:19 +00001611
1612 return 0;
1613}
1614EXPORT_SYMBOL_GPL(wm_adsp2_early_event);
1615
Mark Brown2159ad92012-10-11 11:54:02 +09001616int wm_adsp2_event(struct snd_soc_dapm_widget *w,
1617 struct snd_kcontrol *kcontrol, int event)
1618{
Lars-Peter Clausen72718512015-01-13 10:27:34 +01001619 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Mark Brown2159ad92012-10-11 11:54:02 +09001620 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
1621 struct wm_adsp *dsp = &dsps[w->shift];
Mark Brown471f4882013-01-08 16:09:31 +00001622 struct wm_adsp_alg_region *alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001623 struct wm_coeff_ctl *ctl;
Mark Brown2159ad92012-10-11 11:54:02 +09001624 int ret;
1625
1626 switch (event) {
1627 case SND_SOC_DAPM_POST_PMU:
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001628 flush_work(&dsp->boot_work);
Mark Browndd49e2c2012-12-02 21:50:46 +09001629
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001630 if (!dsp->running)
1631 return -EIO;
Mark Browndd49e2c2012-12-02 21:50:46 +09001632
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001633 ret = regmap_update_bits(dsp->regmap,
1634 dsp->base + ADSP2_CONTROL,
Charles Keepax00e4c3b2014-11-18 16:25:27 +00001635 ADSP2_CORE_ENA | ADSP2_START,
1636 ADSP2_CORE_ENA | ADSP2_START);
Mark Brown2159ad92012-10-11 11:54:02 +09001637 if (ret != 0)
1638 goto err;
Mark Brown2159ad92012-10-11 11:54:02 +09001639 break;
1640
1641 case SND_SOC_DAPM_PRE_PMD:
Mark Brown1023dbd2013-01-11 22:58:28 +00001642 dsp->running = false;
1643
Mark Brown2159ad92012-10-11 11:54:02 +09001644 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00001645 ADSP2_SYS_ENA | ADSP2_CORE_ENA |
1646 ADSP2_START, 0);
Mark Brown973838a2012-11-28 17:20:32 +00001647
Mark Brown2d30b572013-01-28 20:18:17 +08001648 /* Make sure DMAs are quiesced */
1649 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
1650 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
1651 regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
1652
Mark Brown973838a2012-11-28 17:20:32 +00001653 if (dsp->dvfs) {
1654 ret = regulator_set_voltage(dsp->dvfs, 1200000,
1655 1800000);
1656 if (ret != 0)
Charles Keepax62c35b32014-05-27 13:08:43 +01001657 adsp_warn(dsp,
1658 "Failed to lower supply: %d\n",
1659 ret);
Mark Brown973838a2012-11-28 17:20:32 +00001660
1661 ret = regulator_disable(dsp->dvfs);
1662 if (ret != 0)
Charles Keepax62c35b32014-05-27 13:08:43 +01001663 adsp_err(dsp,
1664 "Failed to enable supply: %d\n",
1665 ret);
Mark Brown973838a2012-11-28 17:20:32 +00001666 }
Mark Brown471f4882013-01-08 16:09:31 +00001667
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001668 list_for_each_entry(ctl, &dsp->ctl_list, list)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001669 ctl->enabled = 0;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001670
Mark Brown471f4882013-01-08 16:09:31 +00001671 while (!list_empty(&dsp->alg_regions)) {
1672 alg_region = list_first_entry(&dsp->alg_regions,
1673 struct wm_adsp_alg_region,
1674 list);
1675 list_del(&alg_region->list);
1676 kfree(alg_region);
1677 }
Charles Keepaxddbc5ef2014-01-22 10:09:11 +00001678
1679 adsp_dbg(dsp, "Shutdown complete\n");
Mark Brown2159ad92012-10-11 11:54:02 +09001680 break;
1681
1682 default:
1683 break;
1684 }
1685
1686 return 0;
1687err:
1688 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00001689 ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
Mark Brown2159ad92012-10-11 11:54:02 +09001690 return ret;
1691}
1692EXPORT_SYMBOL_GPL(wm_adsp2_event);
Mark Brown973838a2012-11-28 17:20:32 +00001693
Charles Keepax3809f002015-04-13 13:27:54 +01001694int wm_adsp2_init(struct wm_adsp *dsp, bool dvfs)
Mark Brown973838a2012-11-28 17:20:32 +00001695{
1696 int ret;
1697
Mark Brown10a2b662012-12-02 21:37:00 +09001698 /*
1699 * Disable the DSP memory by default when in reset for a small
1700 * power saving.
1701 */
Charles Keepax3809f002015-04-13 13:27:54 +01001702 ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Brown10a2b662012-12-02 21:37:00 +09001703 ADSP2_MEM_ENA, 0);
1704 if (ret != 0) {
Charles Keepax3809f002015-04-13 13:27:54 +01001705 adsp_err(dsp, "Failed to clear memory retention: %d\n", ret);
Mark Brown10a2b662012-12-02 21:37:00 +09001706 return ret;
1707 }
1708
Charles Keepax3809f002015-04-13 13:27:54 +01001709 INIT_LIST_HEAD(&dsp->alg_regions);
1710 INIT_LIST_HEAD(&dsp->ctl_list);
1711 INIT_WORK(&dsp->boot_work, wm_adsp2_boot_work);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001712
Mark Brown973838a2012-11-28 17:20:32 +00001713 if (dvfs) {
Charles Keepax3809f002015-04-13 13:27:54 +01001714 dsp->dvfs = devm_regulator_get(dsp->dev, "DCVDD");
1715 if (IS_ERR(dsp->dvfs)) {
1716 ret = PTR_ERR(dsp->dvfs);
1717 adsp_err(dsp, "Failed to get DCVDD: %d\n", ret);
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001718 return ret;
Mark Brown973838a2012-11-28 17:20:32 +00001719 }
1720
Charles Keepax3809f002015-04-13 13:27:54 +01001721 ret = regulator_enable(dsp->dvfs);
Mark Brown973838a2012-11-28 17:20:32 +00001722 if (ret != 0) {
Charles Keepax3809f002015-04-13 13:27:54 +01001723 adsp_err(dsp, "Failed to enable DCVDD: %d\n", ret);
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001724 return ret;
Mark Brown973838a2012-11-28 17:20:32 +00001725 }
1726
Charles Keepax3809f002015-04-13 13:27:54 +01001727 ret = regulator_set_voltage(dsp->dvfs, 1200000, 1800000);
Mark Brown973838a2012-11-28 17:20:32 +00001728 if (ret != 0) {
Charles Keepax3809f002015-04-13 13:27:54 +01001729 adsp_err(dsp, "Failed to initialise DVFS: %d\n", ret);
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001730 return ret;
Mark Brown973838a2012-11-28 17:20:32 +00001731 }
1732
Charles Keepax3809f002015-04-13 13:27:54 +01001733 ret = regulator_disable(dsp->dvfs);
Mark Brown973838a2012-11-28 17:20:32 +00001734 if (ret != 0) {
Charles Keepax3809f002015-04-13 13:27:54 +01001735 adsp_err(dsp, "Failed to disable DCVDD: %d\n", ret);
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001736 return ret;
Mark Brown973838a2012-11-28 17:20:32 +00001737 }
1738 }
1739
1740 return 0;
1741}
1742EXPORT_SYMBOL_GPL(wm_adsp2_init);
Praveen Diwakar0a37c6e2014-07-04 11:17:41 +05301743
1744MODULE_LICENSE("GPL v2");