blob: 815674415267d831a2618b1e1f977c080d34ac92 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070014#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/module.h>
17#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080018#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053019#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080020#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020021#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080022#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090023#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010024#include <linux/pm_runtime.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090025#include <asm/setup.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090026#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Alan Stern00240c32009-04-27 13:33:16 -040028const char *pci_power_names[] = {
29 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
30};
31EXPORT_SYMBOL_GPL(pci_power_names);
32
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010033int isa_dma_bridge_buggy;
34EXPORT_SYMBOL(isa_dma_bridge_buggy);
35
36int pci_pci_problems;
37EXPORT_SYMBOL(pci_pci_problems);
38
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010039unsigned int pci_pm_d3_delay;
40
Matthew Garrettdf17e622010-10-04 14:22:29 -040041static void pci_pme_list_scan(struct work_struct *work);
42
43static LIST_HEAD(pci_pme_list);
44static DEFINE_MUTEX(pci_pme_list_mutex);
45static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
46
47struct pci_pme_device {
48 struct list_head list;
49 struct pci_dev *dev;
50};
51
52#define PME_TIMEOUT 1000 /* How long between PME checks */
53
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010054static void pci_dev_d3_sleep(struct pci_dev *dev)
55{
56 unsigned int delay = dev->d3_delay;
57
58 if (delay < pci_pm_d3_delay)
59 delay = pci_pm_d3_delay;
60
61 msleep(delay);
62}
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
Jeff Garzik32a2eea2007-10-11 16:57:27 -040064#ifdef CONFIG_PCI_DOMAINS
65int pci_domains_supported = 1;
66#endif
67
Atsushi Nemoto4516a612007-02-05 16:36:06 -080068#define DEFAULT_CARDBUS_IO_SIZE (256)
69#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
70/* pci=cbmemsize=nnM,cbiosize=nn can override this */
71unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
72unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
73
Eric W. Biederman28760482009-09-09 14:09:24 -070074#define DEFAULT_HOTPLUG_IO_SIZE (256)
75#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
76/* pci=hpmemsize=nnM,hpiosize=nn can override this */
77unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
78unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
79
Jon Mason5f39e672011-10-03 09:50:20 -050080enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -050081
Jesse Barnesac1aa472009-10-26 13:20:44 -070082/*
83 * The default CLS is used if arch didn't set CLS explicitly and not
84 * all pci devices agree on the same value. Arch can override either
85 * the dfl or actual value as it sees fit. Don't forget this is
86 * measured in 32-bit words, not bytes.
87 */
Tejun Heo98e724c2009-10-08 18:59:53 +090088u8 pci_dfl_cache_line_size __devinitdata = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -070089u8 pci_cache_line_size;
90
Myron Stowe96c55902011-10-28 15:48:38 -060091/*
92 * If we set up a device for bus mastering, we need to check the latency
93 * timer as certain BIOSes forget to set it properly.
94 */
95unsigned int pcibios_max_latency = 255;
96
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +010097/* If set, the PCIe ARI capability will not be used. */
98static bool pcie_ari_disabled;
99
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100/**
101 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
102 * @bus: pointer to PCI bus structure to search
103 *
104 * Given a PCI bus, returns the highest PCI bus number present in the set
105 * including the given PCI bus and its list of child PCI buses.
106 */
Sam Ravnborg96bde062007-03-26 21:53:30 -0800107unsigned char pci_bus_max_busnr(struct pci_bus* bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108{
109 struct list_head *tmp;
110 unsigned char max, n;
111
Kristen Accardib82db5c2006-01-17 16:56:56 -0800112 max = bus->subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 list_for_each(tmp, &bus->children) {
114 n = pci_bus_max_busnr(pci_bus_b(tmp));
115 if(n > max)
116 max = n;
117 }
118 return max;
119}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800120EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121
Andrew Morton1684f5d2008-12-01 14:30:30 -0800122#ifdef CONFIG_HAS_IOMEM
123void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
124{
125 /*
126 * Make sure the BAR is actually a memory resource, not an IO resource
127 */
128 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
129 WARN_ON(1);
130 return NULL;
131 }
132 return ioremap_nocache(pci_resource_start(pdev, bar),
133 pci_resource_len(pdev, bar));
134}
135EXPORT_SYMBOL_GPL(pci_ioremap_bar);
136#endif
137
Kristen Accardib82db5c2006-01-17 16:56:56 -0800138#if 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139/**
140 * pci_max_busnr - returns maximum PCI bus number
141 *
142 * Returns the highest PCI bus number present in the system global list of
143 * PCI buses.
144 */
145unsigned char __devinit
146pci_max_busnr(void)
147{
148 struct pci_bus *bus = NULL;
149 unsigned char max, n;
150
151 max = 0;
152 while ((bus = pci_find_next_bus(bus)) != NULL) {
153 n = pci_bus_max_busnr(bus);
154 if(n > max)
155 max = n;
156 }
157 return max;
158}
159
Adrian Bunk54c762f2005-12-22 01:08:52 +0100160#endif /* 0 */
161
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100162#define PCI_FIND_CAP_TTL 48
163
164static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
165 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700166{
167 u8 id;
Roland Dreier24a4e372005-10-28 17:35:34 -0700168
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100169 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700170 pci_bus_read_config_byte(bus, devfn, pos, &pos);
171 if (pos < 0x40)
172 break;
173 pos &= ~3;
174 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
175 &id);
176 if (id == 0xff)
177 break;
178 if (id == cap)
179 return pos;
180 pos += PCI_CAP_LIST_NEXT;
181 }
182 return 0;
183}
184
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100185static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
186 u8 pos, int cap)
187{
188 int ttl = PCI_FIND_CAP_TTL;
189
190 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
191}
192
Roland Dreier24a4e372005-10-28 17:35:34 -0700193int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
194{
195 return __pci_find_next_cap(dev->bus, dev->devfn,
196 pos + PCI_CAP_LIST_NEXT, cap);
197}
198EXPORT_SYMBOL_GPL(pci_find_next_capability);
199
Michael Ellermand3bac112006-11-22 18:26:16 +1100200static int __pci_bus_find_cap_start(struct pci_bus *bus,
201 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202{
203 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204
205 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
206 if (!(status & PCI_STATUS_CAP_LIST))
207 return 0;
208
209 switch (hdr_type) {
210 case PCI_HEADER_TYPE_NORMAL:
211 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100212 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100214 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 default:
216 return 0;
217 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100218
219 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220}
221
222/**
223 * pci_find_capability - query for devices' capabilities
224 * @dev: PCI device to query
225 * @cap: capability code
226 *
227 * Tell if a device supports a given PCI capability.
228 * Returns the address of the requested capability structure within the
229 * device's PCI configuration space or 0 in case the device does not
230 * support it. Possible values for @cap:
231 *
232 * %PCI_CAP_ID_PM Power Management
233 * %PCI_CAP_ID_AGP Accelerated Graphics Port
234 * %PCI_CAP_ID_VPD Vital Product Data
235 * %PCI_CAP_ID_SLOTID Slot Identification
236 * %PCI_CAP_ID_MSI Message Signalled Interrupts
237 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
238 * %PCI_CAP_ID_PCIX PCI-X
239 * %PCI_CAP_ID_EXP PCI Express
240 */
241int pci_find_capability(struct pci_dev *dev, int cap)
242{
Michael Ellermand3bac112006-11-22 18:26:16 +1100243 int pos;
244
245 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
246 if (pos)
247 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
248
249 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250}
251
252/**
253 * pci_bus_find_capability - query for devices' capabilities
254 * @bus: the PCI bus to query
255 * @devfn: PCI device to query
256 * @cap: capability code
257 *
258 * Like pci_find_capability() but works for pci devices that do not have a
259 * pci_dev structure set up yet.
260 *
261 * Returns the address of the requested capability structure within the
262 * device's PCI configuration space or 0 in case the device does not
263 * support it.
264 */
265int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
266{
Michael Ellermand3bac112006-11-22 18:26:16 +1100267 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 u8 hdr_type;
269
270 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
271
Michael Ellermand3bac112006-11-22 18:26:16 +1100272 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
273 if (pos)
274 pos = __pci_find_next_cap(bus, devfn, pos, cap);
275
276 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277}
278
279/**
280 * pci_find_ext_capability - Find an extended capability
281 * @dev: PCI device to query
282 * @cap: capability code
283 *
284 * Returns the address of the requested extended capability structure
285 * within the device's PCI configuration space or 0 if the device does
286 * not support it. Possible values for @cap:
287 *
288 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
289 * %PCI_EXT_CAP_ID_VC Virtual Channel
290 * %PCI_EXT_CAP_ID_DSN Device Serial Number
291 * %PCI_EXT_CAP_ID_PWR Power Budgeting
292 */
293int pci_find_ext_capability(struct pci_dev *dev, int cap)
294{
295 u32 header;
Zhao, Yu557848c2008-10-13 19:18:07 +0800296 int ttl;
297 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298
Zhao, Yu557848c2008-10-13 19:18:07 +0800299 /* minimum 8 bytes per capability */
300 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
301
302 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303 return 0;
304
305 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
306 return 0;
307
308 /*
309 * If we have no capabilities, this is indicated by cap ID,
310 * cap version and next pointer all being 0.
311 */
312 if (header == 0)
313 return 0;
314
315 while (ttl-- > 0) {
316 if (PCI_EXT_CAP_ID(header) == cap)
317 return pos;
318
319 pos = PCI_EXT_CAP_NEXT(header);
Zhao, Yu557848c2008-10-13 19:18:07 +0800320 if (pos < PCI_CFG_SPACE_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 break;
322
323 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
324 break;
325 }
326
327 return 0;
328}
Brice Goglin3a720d72006-05-23 06:10:01 -0400329EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330
Jesse Barnescf4c43d2009-07-15 13:13:00 -0700331/**
332 * pci_bus_find_ext_capability - find an extended capability
333 * @bus: the PCI bus to query
334 * @devfn: PCI device to query
335 * @cap: capability code
336 *
337 * Like pci_find_ext_capability() but works for pci devices that do not have a
338 * pci_dev structure set up yet.
339 *
340 * Returns the address of the requested capability structure within the
341 * device's PCI configuration space or 0 in case the device does not
342 * support it.
343 */
344int pci_bus_find_ext_capability(struct pci_bus *bus, unsigned int devfn,
345 int cap)
346{
347 u32 header;
348 int ttl;
349 int pos = PCI_CFG_SPACE_SIZE;
350
351 /* minimum 8 bytes per capability */
352 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
353
354 if (!pci_bus_read_config_dword(bus, devfn, pos, &header))
355 return 0;
356 if (header == 0xffffffff || header == 0)
357 return 0;
358
359 while (ttl-- > 0) {
360 if (PCI_EXT_CAP_ID(header) == cap)
361 return pos;
362
363 pos = PCI_EXT_CAP_NEXT(header);
364 if (pos < PCI_CFG_SPACE_SIZE)
365 break;
366
367 if (!pci_bus_read_config_dword(bus, devfn, pos, &header))
368 break;
369 }
370
371 return 0;
372}
373
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100374static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
375{
376 int rc, ttl = PCI_FIND_CAP_TTL;
377 u8 cap, mask;
378
379 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
380 mask = HT_3BIT_CAP_MASK;
381 else
382 mask = HT_5BIT_CAP_MASK;
383
384 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
385 PCI_CAP_ID_HT, &ttl);
386 while (pos) {
387 rc = pci_read_config_byte(dev, pos + 3, &cap);
388 if (rc != PCIBIOS_SUCCESSFUL)
389 return 0;
390
391 if ((cap & mask) == ht_cap)
392 return pos;
393
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800394 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
395 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100396 PCI_CAP_ID_HT, &ttl);
397 }
398
399 return 0;
400}
401/**
402 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
403 * @dev: PCI device to query
404 * @pos: Position from which to continue searching
405 * @ht_cap: Hypertransport capability code
406 *
407 * To be used in conjunction with pci_find_ht_capability() to search for
408 * all capabilities matching @ht_cap. @pos should always be a value returned
409 * from pci_find_ht_capability().
410 *
411 * NB. To be 100% safe against broken PCI devices, the caller should take
412 * steps to avoid an infinite loop.
413 */
414int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
415{
416 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
417}
418EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
419
420/**
421 * pci_find_ht_capability - query a device's Hypertransport capabilities
422 * @dev: PCI device to query
423 * @ht_cap: Hypertransport capability code
424 *
425 * Tell if a device supports a given Hypertransport capability.
426 * Returns an address within the device's PCI configuration space
427 * or 0 in case the device does not support the request capability.
428 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
429 * which has a Hypertransport capability matching @ht_cap.
430 */
431int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
432{
433 int pos;
434
435 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
436 if (pos)
437 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
438
439 return pos;
440}
441EXPORT_SYMBOL_GPL(pci_find_ht_capability);
442
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443/**
444 * pci_find_parent_resource - return resource region of parent bus of given region
445 * @dev: PCI device structure contains resources to be searched
446 * @res: child resource record for which parent is sought
447 *
448 * For given resource region of given device, return the resource
449 * region of parent bus the given region is contained in or where
450 * it should be allocated from.
451 */
452struct resource *
453pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
454{
455 const struct pci_bus *bus = dev->bus;
456 int i;
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700457 struct resource *best = NULL, *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700459 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 if (!r)
461 continue;
462 if (res->start && !(res->start >= r->start && res->end <= r->end))
463 continue; /* Not contained */
464 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
465 continue; /* Wrong type */
466 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
467 return r; /* Exact match */
Linus Torvalds8c8def22009-11-09 12:04:32 -0800468 /* We can't insert a non-prefetch resource inside a prefetchable parent .. */
469 if (r->flags & IORESOURCE_PREFETCH)
470 continue;
471 /* .. but we can put a prefetchable resource inside a non-prefetchable one */
472 if (!best)
473 best = r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 }
475 return best;
476}
477
478/**
John W. Linville064b53db2005-07-27 10:19:44 -0400479 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
480 * @dev: PCI device to have its BARs restored
481 *
482 * Restore the BAR values for a given device, so as to make it
483 * accessible by its driver.
484 */
Adrian Bunkad6685992007-10-27 03:06:22 +0200485static void
John W. Linville064b53db2005-07-27 10:19:44 -0400486pci_restore_bars(struct pci_dev *dev)
487{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800488 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400489
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800490 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800491 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400492}
493
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200494static struct pci_platform_pm_ops *pci_platform_pm;
495
496int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
497{
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200498 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
499 || !ops->sleep_wake || !ops->can_wakeup)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200500 return -EINVAL;
501 pci_platform_pm = ops;
502 return 0;
503}
504
505static inline bool platform_pci_power_manageable(struct pci_dev *dev)
506{
507 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
508}
509
510static inline int platform_pci_set_power_state(struct pci_dev *dev,
511 pci_power_t t)
512{
513 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
514}
515
516static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
517{
518 return pci_platform_pm ?
519 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
520}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700521
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200522static inline bool platform_pci_can_wakeup(struct pci_dev *dev)
523{
524 return pci_platform_pm ? pci_platform_pm->can_wakeup(dev) : false;
525}
526
527static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
528{
529 return pci_platform_pm ?
530 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
531}
532
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100533static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
534{
535 return pci_platform_pm ?
536 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
537}
538
John W. Linville064b53db2005-07-27 10:19:44 -0400539/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200540 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
541 * given PCI device
542 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200543 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200545 * RETURN VALUE:
546 * -EINVAL if the requested state is invalid.
547 * -EIO if device does not support PCI PM or its PM capabilities register has a
548 * wrong version, or device doesn't support the requested state.
549 * 0 if device already is in the requested state.
550 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100552static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200554 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200555 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100557 /* Check if we're already there */
558 if (dev->current_state == state)
559 return 0;
560
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200561 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700562 return -EIO;
563
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200564 if (state < PCI_D0 || state > PCI_D3hot)
565 return -EINVAL;
566
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 /* Validate current state:
568 * Can enter D0 from any state, but if we can only go deeper
569 * to sleep if we're already in a low power state
570 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100571 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200572 && dev->current_state > state) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600573 dev_err(&dev->dev, "invalid power transition "
574 "(from state %d to %d)\n", dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200576 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200579 if ((state == PCI_D1 && !dev->d1_support)
580 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700581 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200583 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53db2005-07-27 10:19:44 -0400584
John W. Linville32a36582005-09-14 09:52:42 -0400585 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 * This doesn't affect PME_Status, disables PME_En, and
587 * sets PowerState to 0.
588 */
John W. Linville32a36582005-09-14 09:52:42 -0400589 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400590 case PCI_D0:
591 case PCI_D1:
592 case PCI_D2:
593 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
594 pmcsr |= state;
595 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200596 case PCI_D3hot:
597 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400598 case PCI_UNKNOWN: /* Boot-up */
599 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100600 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200601 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400602 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400603 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400604 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400605 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606 }
607
608 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200609 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610
611 /* Mandatory power management transition delays */
612 /* see PCI PM 1.1 5.6.1 table 18 */
613 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100614 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100616 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200618 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
619 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
620 if (dev->current_state != state && printk_ratelimit())
621 dev_info(&dev->dev, "Refused to change power state, "
622 "currently in D%d\n", dev->current_state);
John W. Linville064b53db2005-07-27 10:19:44 -0400623
624 /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
625 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
626 * from D3hot to D0 _may_ perform an internal reset, thereby
627 * going to "D0 Uninitialized" rather than "D0 Initialized".
628 * For example, at least some versions of the 3c905B and the
629 * 3c556B exhibit this behaviour.
630 *
631 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
632 * devices in a D3hot state at boot. Consequently, we need to
633 * restore at least the BARs so that the device will be
634 * accessible to its driver.
635 */
636 if (need_restore)
637 pci_restore_bars(dev);
638
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100639 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800640 pcie_aspm_pm_state_change(dev->bus->self);
641
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 return 0;
643}
644
645/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200646 * pci_update_current_state - Read PCI power state of given device from its
647 * PCI PM registers and cache it
648 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100649 * @state: State to cache in case the device doesn't have the PM capability
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200650 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +0100651void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200652{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200653 if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200654 u16 pmcsr;
655
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200656 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200657 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100658 } else {
659 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200660 }
661}
662
663/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100664 * pci_platform_power_transition - Use platform to change device power state
665 * @dev: PCI device to handle.
666 * @state: State to put the device into.
667 */
668static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
669{
670 int error;
671
672 if (platform_pci_power_manageable(dev)) {
673 error = platform_pci_set_power_state(dev, state);
674 if (!error)
675 pci_update_current_state(dev, state);
Ajaykumar Hotchandanib51306c2011-12-12 13:57:36 +0530676 /* Fall back to PCI_D0 if native PM is not supported */
677 if (!dev->pm_cap)
678 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100679 } else {
680 error = -ENODEV;
681 /* Fall back to PCI_D0 if native PM is not supported */
Rafael J. Wysockib3bad722009-05-17 20:17:06 +0200682 if (!dev->pm_cap)
683 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100684 }
685
686 return error;
687}
688
689/**
690 * __pci_start_power_transition - Start power transition of a PCI device
691 * @dev: PCI device to handle.
692 * @state: State to put the device into.
693 */
694static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
695{
696 if (state == PCI_D0)
697 pci_platform_power_transition(dev, PCI_D0);
698}
699
700/**
701 * __pci_complete_power_transition - Complete power transition of a PCI device
702 * @dev: PCI device to handle.
703 * @state: State to put the device into.
704 *
705 * This function should not be called directly by device drivers.
706 */
707int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
708{
Matthew Garrettcc2893b2010-04-22 09:30:51 -0400709 return state >= PCI_D0 ?
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100710 pci_platform_power_transition(dev, state) : -EINVAL;
711}
712EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
713
714/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200715 * pci_set_power_state - Set the power state of a PCI device
716 * @dev: PCI device to handle.
717 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
718 *
Nick Andrew877d0312009-01-26 11:06:57 +0100719 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200720 * the device's PCI PM registers.
721 *
722 * RETURN VALUE:
723 * -EINVAL if the requested state is invalid.
724 * -EIO if device does not support PCI PM or its PM capabilities register has a
725 * wrong version, or device doesn't support the requested state.
726 * 0 if device already is in the requested state.
727 * 0 if device's power state has been successfully changed.
728 */
729int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
730{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200731 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200732
733 /* bound the state we're entering */
734 if (state > PCI_D3hot)
735 state = PCI_D3hot;
736 else if (state < PCI_D0)
737 state = PCI_D0;
738 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
739 /*
740 * If the device or the parent bridge do not support PCI PM,
741 * ignore the request if we're doing anything other than putting
742 * it into D0 (which would only happen on boot).
743 */
744 return 0;
745
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100746 __pci_start_power_transition(dev, state);
747
Alan Cox979b1792008-07-24 17:18:38 +0100748 /* This device is quirked not to be put into D3, so
749 don't put it in D3 */
750 if (state == PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
751 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200752
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100753 error = pci_raw_set_power_state(dev, state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200754
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100755 if (!__pci_complete_power_transition(dev, state))
756 error = 0;
Naga Chumbalkar1a680b72011-03-21 03:29:08 +0000757 /*
758 * When aspm_policy is "powersave" this call ensures
759 * that ASPM is configured.
760 */
761 if (!error && dev->bus->self)
762 pcie_aspm_powersave_config_link(dev->bus->self);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200763
764 return error;
765}
766
767/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 * pci_choose_state - Choose the power state of a PCI device
769 * @dev: PCI device to be suspended
770 * @state: target sleep state for the whole system. This is the value
771 * that is passed to suspend() function.
772 *
773 * Returns PCI power state suitable for given device and given system
774 * message.
775 */
776
777pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
778{
Shaohua Liab826ca2007-07-20 10:03:22 +0800779 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500780
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 if (!pci_find_capability(dev, PCI_CAP_ID_PM))
782 return PCI_D0;
783
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200784 ret = platform_pci_choose_state(dev);
785 if (ret != PCI_POWER_ERROR)
786 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700787
788 switch (state.event) {
789 case PM_EVENT_ON:
790 return PCI_D0;
791 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700792 case PM_EVENT_PRETHAW:
793 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700794 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100795 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700796 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600798 dev_info(&dev->dev, "unrecognized suspend event %d\n",
799 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 BUG();
801 }
802 return PCI_D0;
803}
804
805EXPORT_SYMBOL(pci_choose_state);
806
Yu Zhao89858512009-02-16 02:55:47 +0800807#define PCI_EXP_SAVE_REGS 7
808
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800809#define pcie_cap_has_devctl(type, flags) 1
810#define pcie_cap_has_lnkctl(type, flags) \
811 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
812 (type == PCI_EXP_TYPE_ROOT_PORT || \
813 type == PCI_EXP_TYPE_ENDPOINT || \
814 type == PCI_EXP_TYPE_LEG_END))
815#define pcie_cap_has_sltctl(type, flags) \
816 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
817 ((type == PCI_EXP_TYPE_ROOT_PORT) || \
818 (type == PCI_EXP_TYPE_DOWNSTREAM && \
819 (flags & PCI_EXP_FLAGS_SLOT))))
820#define pcie_cap_has_rtctl(type, flags) \
821 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
822 (type == PCI_EXP_TYPE_ROOT_PORT || \
823 type == PCI_EXP_TYPE_RC_EC))
824#define pcie_cap_has_devctl2(type, flags) \
825 ((flags & PCI_EXP_FLAGS_VERS) > 1)
826#define pcie_cap_has_lnkctl2(type, flags) \
827 ((flags & PCI_EXP_FLAGS_VERS) > 1)
828#define pcie_cap_has_sltctl2(type, flags) \
829 ((flags & PCI_EXP_FLAGS_VERS) > 1)
830
Yinghai Lu34a48762012-02-11 00:18:41 -0800831static struct pci_cap_saved_state *pci_find_saved_cap(
832 struct pci_dev *pci_dev, char cap)
833{
834 struct pci_cap_saved_state *tmp;
835 struct hlist_node *pos;
836
837 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
838 if (tmp->cap.cap_nr == cap)
839 return tmp;
840 }
841 return NULL;
842}
843
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300844static int pci_save_pcie_state(struct pci_dev *dev)
845{
846 int pos, i = 0;
847 struct pci_cap_saved_state *save_state;
848 u16 *cap;
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800849 u16 flags;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300850
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +0900851 pos = pci_pcie_cap(dev);
852 if (!pos)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300853 return 0;
854
Eric W. Biederman9f355752007-03-08 13:06:13 -0700855 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300856 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800857 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300858 return -ENOMEM;
859 }
Alex Williamson24a4742f2011-05-10 10:02:11 -0600860 cap = (u16 *)&save_state->cap.data[0];
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300861
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800862 pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
863
864 if (pcie_cap_has_devctl(dev->pcie_type, flags))
865 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &cap[i++]);
866 if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
867 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL, &cap[i++]);
868 if (pcie_cap_has_sltctl(dev->pcie_type, flags))
869 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL, &cap[i++]);
870 if (pcie_cap_has_rtctl(dev->pcie_type, flags))
871 pci_read_config_word(dev, pos + PCI_EXP_RTCTL, &cap[i++]);
872 if (pcie_cap_has_devctl2(dev->pcie_type, flags))
873 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &cap[i++]);
874 if (pcie_cap_has_lnkctl2(dev->pcie_type, flags))
875 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL2, &cap[i++]);
876 if (pcie_cap_has_sltctl2(dev->pcie_type, flags))
877 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL2, &cap[i++]);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100878
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300879 return 0;
880}
881
882static void pci_restore_pcie_state(struct pci_dev *dev)
883{
884 int i = 0, pos;
885 struct pci_cap_saved_state *save_state;
886 u16 *cap;
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800887 u16 flags;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300888
889 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
890 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
891 if (!save_state || pos <= 0)
892 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -0600893 cap = (u16 *)&save_state->cap.data[0];
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300894
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800895 pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
896
897 if (pcie_cap_has_devctl(dev->pcie_type, flags))
898 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, cap[i++]);
899 if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
900 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL, cap[i++]);
901 if (pcie_cap_has_sltctl(dev->pcie_type, flags))
902 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL, cap[i++]);
903 if (pcie_cap_has_rtctl(dev->pcie_type, flags))
904 pci_write_config_word(dev, pos + PCI_EXP_RTCTL, cap[i++]);
905 if (pcie_cap_has_devctl2(dev->pcie_type, flags))
906 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, cap[i++]);
907 if (pcie_cap_has_lnkctl2(dev->pcie_type, flags))
908 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL2, cap[i++]);
909 if (pcie_cap_has_sltctl2(dev->pcie_type, flags))
910 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300911}
912
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800913
914static int pci_save_pcix_state(struct pci_dev *dev)
915{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100916 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800917 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800918
919 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
920 if (pos <= 0)
921 return 0;
922
Shaohua Lif34303d2007-12-18 09:56:47 +0800923 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800924 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800925 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800926 return -ENOMEM;
927 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800928
Alex Williamson24a4742f2011-05-10 10:02:11 -0600929 pci_read_config_word(dev, pos + PCI_X_CMD,
930 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100931
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800932 return 0;
933}
934
935static void pci_restore_pcix_state(struct pci_dev *dev)
936{
937 int i = 0, pos;
938 struct pci_cap_saved_state *save_state;
939 u16 *cap;
940
941 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
942 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
943 if (!save_state || pos <= 0)
944 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -0600945 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800946
947 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800948}
949
950
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951/**
952 * pci_save_state - save the PCI configuration space of a device before suspending
953 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 */
955int
956pci_save_state(struct pci_dev *dev)
957{
958 int i;
959 /* XXX: 100% dword access ok here? */
960 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -0200961 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100962 dev->state_saved = true;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300963 if ((i = pci_save_pcie_state(dev)) != 0)
964 return i;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800965 if ((i = pci_save_pcix_state(dev)) != 0)
966 return i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967 return 0;
968}
969
970/**
971 * pci_restore_state - Restore the saved state of a PCI device
972 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973 */
Jon Mason1d3c16a2010-11-30 17:43:26 -0600974void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975{
976 int i;
Al Virob4482a42007-10-14 19:35:40 +0100977 u32 val;
Kay, Allen M26f41062012-01-26 10:25:53 -0800978 int tries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979
Alek Duc82f63e2009-08-08 08:46:19 +0800980 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -0600981 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +0200982
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300983 /* PCI Express register must be restored first */
984 pci_restore_pcie_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +0800985 pci_restore_ats_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300986
Yu, Luming8b8c8d22006-04-25 00:00:34 -0700987 /*
988 * The Base Address register should be programmed before the command
989 * register(s)
990 */
991 for (i = 15; i >= 0; i--) {
Dave Jones04d9c1a2006-04-18 21:06:51 -0700992 pci_read_config_dword(dev, i * 4, &val);
Kay, Allen M26f41062012-01-26 10:25:53 -0800993 tries = 10;
994 while (tries && val != dev->saved_config_space[i]) {
Vincent Palatin85b85822011-12-05 11:51:18 -0800995 dev_dbg(&dev->dev, "restoring config "
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600996 "space at offset %#x (was %#x, writing %#x)\n",
997 i, val, (int)dev->saved_config_space[i]);
Dave Jones04d9c1a2006-04-18 21:06:51 -0700998 pci_write_config_dword(dev,i * 4,
999 dev->saved_config_space[i]);
Kay, Allen M26f41062012-01-26 10:25:53 -08001000 pci_read_config_dword(dev, i * 4, &val);
1001 mdelay(10);
1002 tries--;
Dave Jones04d9c1a2006-04-18 21:06:51 -07001003 }
1004 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001005 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001006 pci_restore_msi_state(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001007 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001008
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001009 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010}
1011
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001012struct pci_saved_state {
1013 u32 config_space[16];
1014 struct pci_cap_saved_data cap[0];
1015};
1016
1017/**
1018 * pci_store_saved_state - Allocate and return an opaque struct containing
1019 * the device saved state.
1020 * @dev: PCI device that we're dealing with
1021 *
1022 * Rerturn NULL if no state or error.
1023 */
1024struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1025{
1026 struct pci_saved_state *state;
1027 struct pci_cap_saved_state *tmp;
1028 struct pci_cap_saved_data *cap;
1029 struct hlist_node *pos;
1030 size_t size;
1031
1032 if (!dev->state_saved)
1033 return NULL;
1034
1035 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1036
1037 hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next)
1038 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1039
1040 state = kzalloc(size, GFP_KERNEL);
1041 if (!state)
1042 return NULL;
1043
1044 memcpy(state->config_space, dev->saved_config_space,
1045 sizeof(state->config_space));
1046
1047 cap = state->cap;
1048 hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next) {
1049 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1050 memcpy(cap, &tmp->cap, len);
1051 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1052 }
1053 /* Empty cap_save terminates list */
1054
1055 return state;
1056}
1057EXPORT_SYMBOL_GPL(pci_store_saved_state);
1058
1059/**
1060 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1061 * @dev: PCI device that we're dealing with
1062 * @state: Saved state returned from pci_store_saved_state()
1063 */
1064int pci_load_saved_state(struct pci_dev *dev, struct pci_saved_state *state)
1065{
1066 struct pci_cap_saved_data *cap;
1067
1068 dev->state_saved = false;
1069
1070 if (!state)
1071 return 0;
1072
1073 memcpy(dev->saved_config_space, state->config_space,
1074 sizeof(state->config_space));
1075
1076 cap = state->cap;
1077 while (cap->size) {
1078 struct pci_cap_saved_state *tmp;
1079
1080 tmp = pci_find_saved_cap(dev, cap->cap_nr);
1081 if (!tmp || tmp->cap.size != cap->size)
1082 return -EINVAL;
1083
1084 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1085 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1086 sizeof(struct pci_cap_saved_data) + cap->size);
1087 }
1088
1089 dev->state_saved = true;
1090 return 0;
1091}
1092EXPORT_SYMBOL_GPL(pci_load_saved_state);
1093
1094/**
1095 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1096 * and free the memory allocated for it.
1097 * @dev: PCI device that we're dealing with
1098 * @state: Pointer to saved state returned from pci_store_saved_state()
1099 */
1100int pci_load_and_free_saved_state(struct pci_dev *dev,
1101 struct pci_saved_state **state)
1102{
1103 int ret = pci_load_saved_state(dev, *state);
1104 kfree(*state);
1105 *state = NULL;
1106 return ret;
1107}
1108EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1109
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001110static int do_pci_enable_device(struct pci_dev *dev, int bars)
1111{
1112 int err;
1113
1114 err = pci_set_power_state(dev, PCI_D0);
1115 if (err < 0 && err != -EIO)
1116 return err;
1117 err = pcibios_enable_device(dev, bars);
1118 if (err < 0)
1119 return err;
1120 pci_fixup_device(pci_fixup_enable, dev);
1121
1122 return 0;
1123}
1124
1125/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001126 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001127 * @dev: PCI device to be resumed
1128 *
1129 * Note this function is a backend of pci_default_resume and is not supposed
1130 * to be called by normal code, write proper resume handler and use it instead.
1131 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001132int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001133{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001134 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001135 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1136 return 0;
1137}
1138
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001139static int __pci_enable_device_flags(struct pci_dev *dev,
1140 resource_size_t flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141{
1142 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001143 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144
Jesse Barnes97c145f2010-11-05 15:16:36 -04001145 /*
1146 * Power state could be unknown at this point, either due to a fresh
1147 * boot or a device removal call. So get the current power state
1148 * so that things like MSI message writing will behave as expected
1149 * (e.g. if the device really is in D0 at enable time).
1150 */
1151 if (dev->pm_cap) {
1152 u16 pmcsr;
1153 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1154 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1155 }
1156
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001157 if (atomic_add_return(1, &dev->enable_cnt) > 1)
1158 return 0; /* already enabled */
1159
Yinghai Lu497f16f2011-12-17 18:33:37 -08001160 /* only skip sriov related */
1161 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1162 if (dev->resource[i].flags & flags)
1163 bars |= (1 << i);
1164 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001165 if (dev->resource[i].flags & flags)
1166 bars |= (1 << i);
1167
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001168 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001169 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001170 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001171 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172}
1173
1174/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001175 * pci_enable_device_io - Initialize a device for use with IO space
1176 * @dev: PCI device to be initialized
1177 *
1178 * Initialize device before it's used by a driver. Ask low-level code
1179 * to enable I/O resources. Wake up the device if it was suspended.
1180 * Beware, this function can fail.
1181 */
1182int pci_enable_device_io(struct pci_dev *dev)
1183{
1184 return __pci_enable_device_flags(dev, IORESOURCE_IO);
1185}
1186
1187/**
1188 * pci_enable_device_mem - Initialize a device for use with Memory space
1189 * @dev: PCI device to be initialized
1190 *
1191 * Initialize device before it's used by a driver. Ask low-level code
1192 * to enable Memory resources. Wake up the device if it was suspended.
1193 * Beware, this function can fail.
1194 */
1195int pci_enable_device_mem(struct pci_dev *dev)
1196{
1197 return __pci_enable_device_flags(dev, IORESOURCE_MEM);
1198}
1199
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200/**
1201 * pci_enable_device - Initialize device before it's used by a driver.
1202 * @dev: PCI device to be initialized
1203 *
1204 * Initialize device before it's used by a driver. Ask low-level code
1205 * to enable I/O and memory. Wake up the device if it was suspended.
1206 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001207 *
1208 * Note we don't actually enable the device many times if we call
1209 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001211int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212{
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001213 return __pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214}
1215
Tejun Heo9ac78492007-01-20 16:00:26 +09001216/*
1217 * Managed PCI resources. This manages device on/off, intx/msi/msix
1218 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1219 * there's no need to track it separately. pci_devres is initialized
1220 * when a device is enabled using managed PCI device enable interface.
1221 */
1222struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001223 unsigned int enabled:1;
1224 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001225 unsigned int orig_intx:1;
1226 unsigned int restore_intx:1;
1227 u32 region_mask;
1228};
1229
1230static void pcim_release(struct device *gendev, void *res)
1231{
1232 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
1233 struct pci_devres *this = res;
1234 int i;
1235
1236 if (dev->msi_enabled)
1237 pci_disable_msi(dev);
1238 if (dev->msix_enabled)
1239 pci_disable_msix(dev);
1240
1241 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1242 if (this->region_mask & (1 << i))
1243 pci_release_region(dev, i);
1244
1245 if (this->restore_intx)
1246 pci_intx(dev, this->orig_intx);
1247
Tejun Heo7f375f32007-02-25 04:36:01 -08001248 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001249 pci_disable_device(dev);
1250}
1251
1252static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
1253{
1254 struct pci_devres *dr, *new_dr;
1255
1256 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1257 if (dr)
1258 return dr;
1259
1260 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1261 if (!new_dr)
1262 return NULL;
1263 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1264}
1265
1266static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
1267{
1268 if (pci_is_managed(pdev))
1269 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1270 return NULL;
1271}
1272
1273/**
1274 * pcim_enable_device - Managed pci_enable_device()
1275 * @pdev: PCI device to be initialized
1276 *
1277 * Managed pci_enable_device().
1278 */
1279int pcim_enable_device(struct pci_dev *pdev)
1280{
1281 struct pci_devres *dr;
1282 int rc;
1283
1284 dr = get_pci_dr(pdev);
1285 if (unlikely(!dr))
1286 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001287 if (dr->enabled)
1288 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001289
1290 rc = pci_enable_device(pdev);
1291 if (!rc) {
1292 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001293 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001294 }
1295 return rc;
1296}
1297
1298/**
1299 * pcim_pin_device - Pin managed PCI device
1300 * @pdev: PCI device to pin
1301 *
1302 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1303 * driver detach. @pdev must have been enabled with
1304 * pcim_enable_device().
1305 */
1306void pcim_pin_device(struct pci_dev *pdev)
1307{
1308 struct pci_devres *dr;
1309
1310 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001311 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001312 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001313 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001314}
1315
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316/**
1317 * pcibios_disable_device - disable arch specific PCI resources for device dev
1318 * @dev: the PCI device to disable
1319 *
1320 * Disables architecture specific PCI resources for the device. This
1321 * is the default implementation. Architecture implementations can
1322 * override this.
1323 */
1324void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
1325
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001326static void do_pci_disable_device(struct pci_dev *dev)
1327{
1328 u16 pci_command;
1329
1330 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1331 if (pci_command & PCI_COMMAND_MASTER) {
1332 pci_command &= ~PCI_COMMAND_MASTER;
1333 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1334 }
1335
1336 pcibios_disable_device(dev);
1337}
1338
1339/**
1340 * pci_disable_enabled_device - Disable device without updating enable_cnt
1341 * @dev: PCI device to disable
1342 *
1343 * NOTE: This function is a backend of PCI power management routines and is
1344 * not supposed to be called drivers.
1345 */
1346void pci_disable_enabled_device(struct pci_dev *dev)
1347{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001348 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001349 do_pci_disable_device(dev);
1350}
1351
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352/**
1353 * pci_disable_device - Disable PCI device after use
1354 * @dev: PCI device to be disabled
1355 *
1356 * Signal to the system that the PCI device is not in use by the system
1357 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001358 *
1359 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02001360 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361 */
1362void
1363pci_disable_device(struct pci_dev *dev)
1364{
Tejun Heo9ac78492007-01-20 16:00:26 +09001365 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001366
Tejun Heo9ac78492007-01-20 16:00:26 +09001367 dr = find_pci_dr(dev);
1368 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001369 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001370
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001371 if (atomic_sub_return(1, &dev->enable_cnt) != 0)
1372 return;
1373
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001374 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001376 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377}
1378
1379/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001380 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001381 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001382 * @state: Reset state to enter into
1383 *
1384 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001385 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001386 * implementation. Architecture implementations can override this.
1387 */
1388int __attribute__ ((weak)) pcibios_set_pcie_reset_state(struct pci_dev *dev,
1389 enum pcie_reset_state state)
1390{
1391 return -EINVAL;
1392}
1393
1394/**
1395 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001396 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001397 * @state: Reset state to enter into
1398 *
1399 *
1400 * Sets the PCI reset state for the device.
1401 */
1402int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1403{
1404 return pcibios_set_pcie_reset_state(dev, state);
1405}
1406
1407/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001408 * pci_check_pme_status - Check if given device has generated PME.
1409 * @dev: Device to check.
1410 *
1411 * Check the PME status of the device and if set, clear it and clear PME enable
1412 * (if set). Return 'true' if PME status and PME enable were both set or
1413 * 'false' otherwise.
1414 */
1415bool pci_check_pme_status(struct pci_dev *dev)
1416{
1417 int pmcsr_pos;
1418 u16 pmcsr;
1419 bool ret = false;
1420
1421 if (!dev->pm_cap)
1422 return false;
1423
1424 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1425 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1426 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1427 return false;
1428
1429 /* Clear PME status. */
1430 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1431 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1432 /* Disable PME to avoid interrupt flood. */
1433 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1434 ret = true;
1435 }
1436
1437 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1438
1439 return ret;
1440}
1441
1442/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001443 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1444 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001445 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001446 *
1447 * Check if @dev has generated PME and queue a resume request for it in that
1448 * case.
1449 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001450static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001451{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001452 if (pme_poll_reset && dev->pme_poll)
1453 dev->pme_poll = false;
1454
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001455 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001456 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01001457 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001458 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001459 return 0;
1460}
1461
1462/**
1463 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1464 * @bus: Top bus of the subtree to walk.
1465 */
1466void pci_pme_wakeup_bus(struct pci_bus *bus)
1467{
1468 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001469 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001470}
1471
1472/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001473 * pci_pme_capable - check the capability of PCI device to generate PME#
1474 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001475 * @state: PCI state from which device will issue PME#.
1476 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001477bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001478{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001479 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001480 return false;
1481
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001482 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001483}
1484
Matthew Garrettdf17e622010-10-04 14:22:29 -04001485static void pci_pme_list_scan(struct work_struct *work)
1486{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001487 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04001488
1489 mutex_lock(&pci_pme_list_mutex);
1490 if (!list_empty(&pci_pme_list)) {
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001491 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1492 if (pme_dev->dev->pme_poll) {
1493 pci_pme_wakeup(pme_dev->dev, NULL);
1494 } else {
1495 list_del(&pme_dev->list);
1496 kfree(pme_dev);
1497 }
1498 }
1499 if (!list_empty(&pci_pme_list))
1500 schedule_delayed_work(&pci_pme_work,
1501 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001502 }
1503 mutex_unlock(&pci_pme_list_mutex);
1504}
1505
1506/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001507 * pci_pme_active - enable or disable PCI device's PME# function
1508 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001509 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1510 *
1511 * The caller must verify that the device is capable of generating PME# before
1512 * calling this function with @enable equal to 'true'.
1513 */
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02001514void pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001515{
1516 u16 pmcsr;
1517
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001518 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001519 return;
1520
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001521 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001522 /* Clear PME_Status by writing 1 to it and enable PME# */
1523 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1524 if (!enable)
1525 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1526
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001527 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001528
Matthew Garrettdf17e622010-10-04 14:22:29 -04001529 /* PCI (as opposed to PCIe) PME requires that the device have
1530 its PME# line hooked up correctly. Not all hardware vendors
1531 do this, so the PME never gets delivered and the device
1532 remains asleep. The easiest way around this is to
1533 periodically walk the list of suspended devices and check
1534 whether any have their PME flag set. The assumption is that
1535 we'll wake up often enough anyway that this won't be a huge
1536 hit, and the power savings from the devices will still be a
1537 win. */
1538
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001539 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04001540 struct pci_pme_device *pme_dev;
1541 if (enable) {
1542 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1543 GFP_KERNEL);
1544 if (!pme_dev)
1545 goto out;
1546 pme_dev->dev = dev;
1547 mutex_lock(&pci_pme_list_mutex);
1548 list_add(&pme_dev->list, &pci_pme_list);
1549 if (list_is_singular(&pci_pme_list))
1550 schedule_delayed_work(&pci_pme_work,
1551 msecs_to_jiffies(PME_TIMEOUT));
1552 mutex_unlock(&pci_pme_list_mutex);
1553 } else {
1554 mutex_lock(&pci_pme_list_mutex);
1555 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1556 if (pme_dev->dev == dev) {
1557 list_del(&pme_dev->list);
1558 kfree(pme_dev);
1559 break;
1560 }
1561 }
1562 mutex_unlock(&pci_pme_list_mutex);
1563 }
1564 }
1565
1566out:
Vincent Palatin85b85822011-12-05 11:51:18 -08001567 dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001568}
1569
1570/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001571 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07001572 * @dev: PCI device affected
1573 * @state: PCI state from which device will issue wakeup events
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001574 * @runtime: True if the events are to be generated at run time
David Brownell075c1772007-04-26 00:12:06 -07001575 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576 *
David Brownell075c1772007-04-26 00:12:06 -07001577 * This enables the device as a wakeup event source, or disables it.
1578 * When such events involves platform-specific hooks, those hooks are
1579 * called automatically by this routine.
1580 *
1581 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001582 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001583 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001584 * RETURN VALUE:
1585 * 0 is returned on success
1586 * -EINVAL is returned if device is not supposed to wake up the system
1587 * Error code depending on the platform is returned if both the platform and
1588 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589 */
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001590int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1591 bool runtime, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001593 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001595 if (enable && !runtime && !device_may_wakeup(&dev->dev))
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001596 return -EINVAL;
1597
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001598 /* Don't do the same thing twice in a row for one device. */
1599 if (!!enable == !!dev->wakeup_prepared)
1600 return 0;
1601
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001602 /*
1603 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1604 * Anderson we should be doing PME# wake enable followed by ACPI wake
1605 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001606 */
1607
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001608 if (enable) {
1609 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001610
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001611 if (pci_pme_capable(dev, state))
1612 pci_pme_active(dev, true);
1613 else
1614 ret = 1;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001615 error = runtime ? platform_pci_run_wake(dev, true) :
1616 platform_pci_sleep_wake(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001617 if (ret)
1618 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001619 if (!ret)
1620 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001621 } else {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001622 if (runtime)
1623 platform_pci_run_wake(dev, false);
1624 else
1625 platform_pci_sleep_wake(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001626 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001627 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001628 }
1629
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001630 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001631}
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001632EXPORT_SYMBOL(__pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001633
1634/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001635 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1636 * @dev: PCI device to prepare
1637 * @enable: True to enable wake-up event generation; false to disable
1638 *
1639 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1640 * and this function allows them to set that up cleanly - pci_enable_wake()
1641 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1642 * ordering constraints.
1643 *
1644 * This function only returns error code if the device is not capable of
1645 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1646 * enable wake-up power for it.
1647 */
1648int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1649{
1650 return pci_pme_capable(dev, PCI_D3cold) ?
1651 pci_enable_wake(dev, PCI_D3cold, enable) :
1652 pci_enable_wake(dev, PCI_D3hot, enable);
1653}
1654
1655/**
Jesse Barnes37139072008-07-28 11:49:26 -07001656 * pci_target_state - find an appropriate low power state for a given PCI dev
1657 * @dev: PCI device
1658 *
1659 * Use underlying platform code to find a supported low power state for @dev.
1660 * If the platform can't manage @dev, return the deepest state from which it
1661 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001662 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001663pci_power_t pci_target_state(struct pci_dev *dev)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001664{
1665 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001666
1667 if (platform_pci_power_manageable(dev)) {
1668 /*
1669 * Call the platform to choose the target state of the device
1670 * and enable wake-up from this state if supported.
1671 */
1672 pci_power_t state = platform_pci_choose_state(dev);
1673
1674 switch (state) {
1675 case PCI_POWER_ERROR:
1676 case PCI_UNKNOWN:
1677 break;
1678 case PCI_D1:
1679 case PCI_D2:
1680 if (pci_no_d1d2(dev))
1681 break;
1682 default:
1683 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001684 }
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02001685 } else if (!dev->pm_cap) {
1686 target_state = PCI_D0;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001687 } else if (device_may_wakeup(&dev->dev)) {
1688 /*
1689 * Find the deepest state from which the device can generate
1690 * wake-up events, make it the target state and enable device
1691 * to generate PME#.
1692 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001693 if (dev->pme_support) {
1694 while (target_state
1695 && !(dev->pme_support & (1 << target_state)))
1696 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001697 }
1698 }
1699
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001700 return target_state;
1701}
1702
1703/**
1704 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1705 * @dev: Device to handle.
1706 *
1707 * Choose the power state appropriate for the device depending on whether
1708 * it can wake up the system and/or is power manageable by the platform
1709 * (PCI_D3hot is the default) and put the device into that state.
1710 */
1711int pci_prepare_to_sleep(struct pci_dev *dev)
1712{
1713 pci_power_t target_state = pci_target_state(dev);
1714 int error;
1715
1716 if (target_state == PCI_POWER_ERROR)
1717 return -EIO;
1718
Rafael J. Wysocki8efb8c72009-03-30 21:46:27 +02001719 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02001720
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001721 error = pci_set_power_state(dev, target_state);
1722
1723 if (error)
1724 pci_enable_wake(dev, target_state, false);
1725
1726 return error;
1727}
1728
1729/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07001730 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001731 * @dev: Device to handle.
1732 *
Thomas Weber88393162010-03-16 11:47:56 +01001733 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001734 */
1735int pci_back_from_sleep(struct pci_dev *dev)
1736{
1737 pci_enable_wake(dev, PCI_D0, false);
1738 return pci_set_power_state(dev, PCI_D0);
1739}
1740
1741/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001742 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
1743 * @dev: PCI device being suspended.
1744 *
1745 * Prepare @dev to generate wake-up events at run time and put it into a low
1746 * power state.
1747 */
1748int pci_finish_runtime_suspend(struct pci_dev *dev)
1749{
1750 pci_power_t target_state = pci_target_state(dev);
1751 int error;
1752
1753 if (target_state == PCI_POWER_ERROR)
1754 return -EIO;
1755
1756 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
1757
1758 error = pci_set_power_state(dev, target_state);
1759
1760 if (error)
1761 __pci_enable_wake(dev, target_state, true, false);
1762
1763 return error;
1764}
1765
1766/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001767 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
1768 * @dev: Device to check.
1769 *
1770 * Return true if the device itself is cabable of generating wake-up events
1771 * (through the platform or using the native PCIe PME) or if the device supports
1772 * PME and one of its upstream bridges can generate wake-up events.
1773 */
1774bool pci_dev_run_wake(struct pci_dev *dev)
1775{
1776 struct pci_bus *bus = dev->bus;
1777
1778 if (device_run_wake(&dev->dev))
1779 return true;
1780
1781 if (!dev->pme_support)
1782 return false;
1783
1784 while (bus->parent) {
1785 struct pci_dev *bridge = bus->self;
1786
1787 if (device_run_wake(&bridge->dev))
1788 return true;
1789
1790 bus = bus->parent;
1791 }
1792
1793 /* We have reached the root bus. */
1794 if (bus->bridge)
1795 return device_run_wake(bus->bridge);
1796
1797 return false;
1798}
1799EXPORT_SYMBOL_GPL(pci_dev_run_wake);
1800
1801/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001802 * pci_pm_init - Initialize PM functions of given PCI device
1803 * @dev: PCI device to handle.
1804 */
1805void pci_pm_init(struct pci_dev *dev)
1806{
1807 int pm;
1808 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07001809
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01001810 pm_runtime_forbid(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001811 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001812 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01001813
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001814 dev->pm_cap = 0;
1815
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816 /* find PCI PM capability in list */
1817 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07001818 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08001819 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001821 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001823 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
1824 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
1825 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08001826 return;
David Brownell075c1772007-04-26 00:12:06 -07001827 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001829 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01001830 dev->d3_delay = PCI_PM_D3_WAIT;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001831
1832 dev->d1_support = false;
1833 dev->d2_support = false;
1834 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001835 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001836 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001837 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001838 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001839
1840 if (dev->d1_support || dev->d2_support)
1841 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07001842 dev->d1_support ? " D1" : "",
1843 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001844 }
1845
1846 pmc &= PCI_PM_CAP_PME_MASK;
1847 if (pmc) {
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07001848 dev_printk(KERN_DEBUG, &dev->dev,
1849 "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001850 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
1851 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
1852 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
1853 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
1854 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001855 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001856 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001857 /*
1858 * Make device's PM flags reflect the wake-up capability, but
1859 * let the user space enable it to wake up the system as needed.
1860 */
1861 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001862 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001863 pci_pme_active(dev, false);
1864 } else {
1865 dev->pme_support = 0;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001866 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867}
1868
Yu Zhao58c3a722008-10-14 14:02:53 +08001869/**
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001870 * platform_pci_wakeup_init - init platform wakeup if present
1871 * @dev: PCI device
1872 *
1873 * Some devices don't have PCI PM caps but can still generate wakeup
1874 * events through platform methods (like ACPI events). If @dev supports
1875 * platform wakeup events, set the device flag to indicate as much. This
1876 * may be redundant if the device also supports PCI PM caps, but double
1877 * initialization should be safe in that case.
1878 */
1879void platform_pci_wakeup_init(struct pci_dev *dev)
1880{
1881 if (!platform_pci_can_wakeup(dev))
1882 return;
1883
1884 device_set_wakeup_capable(&dev->dev, true);
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001885 platform_pci_sleep_wake(dev, false);
1886}
1887
Yinghai Lu34a48762012-02-11 00:18:41 -08001888static void pci_add_saved_cap(struct pci_dev *pci_dev,
1889 struct pci_cap_saved_state *new_cap)
1890{
1891 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
1892}
1893
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001894/**
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001895 * pci_add_save_buffer - allocate buffer for saving given capability registers
1896 * @dev: the PCI device
1897 * @cap: the capability to allocate the buffer for
1898 * @size: requested size of the buffer
1899 */
1900static int pci_add_cap_save_buffer(
1901 struct pci_dev *dev, char cap, unsigned int size)
1902{
1903 int pos;
1904 struct pci_cap_saved_state *save_state;
1905
1906 pos = pci_find_capability(dev, cap);
1907 if (pos <= 0)
1908 return 0;
1909
1910 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
1911 if (!save_state)
1912 return -ENOMEM;
1913
Alex Williamson24a4742f2011-05-10 10:02:11 -06001914 save_state->cap.cap_nr = cap;
1915 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001916 pci_add_saved_cap(dev, save_state);
1917
1918 return 0;
1919}
1920
1921/**
1922 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
1923 * @dev: the PCI device
1924 */
1925void pci_allocate_cap_save_buffers(struct pci_dev *dev)
1926{
1927 int error;
1928
Yu Zhao89858512009-02-16 02:55:47 +08001929 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
1930 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001931 if (error)
1932 dev_err(&dev->dev,
1933 "unable to preallocate PCI Express save buffer\n");
1934
1935 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
1936 if (error)
1937 dev_err(&dev->dev,
1938 "unable to preallocate PCI-X save buffer\n");
1939}
1940
Yinghai Luf7968412012-02-11 00:18:30 -08001941void pci_free_cap_save_buffers(struct pci_dev *dev)
1942{
1943 struct pci_cap_saved_state *tmp;
1944 struct hlist_node *pos, *n;
1945
1946 hlist_for_each_entry_safe(tmp, pos, n, &dev->saved_cap_space, next)
1947 kfree(tmp);
1948}
1949
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001950/**
Yu Zhao58c3a722008-10-14 14:02:53 +08001951 * pci_enable_ari - enable ARI forwarding if hardware support it
1952 * @dev: the PCI device
1953 */
1954void pci_enable_ari(struct pci_dev *dev)
1955{
1956 int pos;
1957 u32 cap;
Chris Wright864d2962011-07-13 10:14:33 -07001958 u16 flags, ctrl;
Zhao, Yu81135872008-10-23 13:15:39 +08001959 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08001960
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01001961 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08001962 return;
1963
Zhao, Yu81135872008-10-23 13:15:39 +08001964 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
Yu Zhao58c3a722008-10-14 14:02:53 +08001965 if (!pos)
1966 return;
1967
Zhao, Yu81135872008-10-23 13:15:39 +08001968 bridge = dev->bus->self;
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001969 if (!bridge || !pci_is_pcie(bridge))
Zhao, Yu81135872008-10-23 13:15:39 +08001970 return;
1971
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09001972 pos = pci_pcie_cap(bridge);
Zhao, Yu81135872008-10-23 13:15:39 +08001973 if (!pos)
1974 return;
1975
Chris Wright864d2962011-07-13 10:14:33 -07001976 /* ARI is a PCIe v2 feature */
1977 pci_read_config_word(bridge, pos + PCI_EXP_FLAGS, &flags);
1978 if ((flags & PCI_EXP_FLAGS_VERS) < 2)
1979 return;
1980
Zhao, Yu81135872008-10-23 13:15:39 +08001981 pci_read_config_dword(bridge, pos + PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08001982 if (!(cap & PCI_EXP_DEVCAP2_ARI))
1983 return;
1984
Zhao, Yu81135872008-10-23 13:15:39 +08001985 pci_read_config_word(bridge, pos + PCI_EXP_DEVCTL2, &ctrl);
Yu Zhao58c3a722008-10-14 14:02:53 +08001986 ctrl |= PCI_EXP_DEVCTL2_ARI;
Zhao, Yu81135872008-10-23 13:15:39 +08001987 pci_write_config_word(bridge, pos + PCI_EXP_DEVCTL2, ctrl);
Yu Zhao58c3a722008-10-14 14:02:53 +08001988
Zhao, Yu81135872008-10-23 13:15:39 +08001989 bridge->ari_enabled = 1;
Yu Zhao58c3a722008-10-14 14:02:53 +08001990}
1991
Jesse Barnesb48d4422010-10-19 13:07:57 -07001992/**
1993 * pci_enable_ido - enable ID-based ordering on a device
1994 * @dev: the PCI device
1995 * @type: which types of IDO to enable
1996 *
1997 * Enable ID-based ordering on @dev. @type can contain the bits
1998 * %PCI_EXP_IDO_REQUEST and/or %PCI_EXP_IDO_COMPLETION to indicate
1999 * which types of transactions are allowed to be re-ordered.
2000 */
2001void pci_enable_ido(struct pci_dev *dev, unsigned long type)
2002{
2003 int pos;
2004 u16 ctrl;
2005
2006 pos = pci_pcie_cap(dev);
2007 if (!pos)
2008 return;
2009
2010 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2011 if (type & PCI_EXP_IDO_REQUEST)
2012 ctrl |= PCI_EXP_IDO_REQ_EN;
2013 if (type & PCI_EXP_IDO_COMPLETION)
2014 ctrl |= PCI_EXP_IDO_CMP_EN;
2015 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2016}
2017EXPORT_SYMBOL(pci_enable_ido);
2018
2019/**
2020 * pci_disable_ido - disable ID-based ordering on a device
2021 * @dev: the PCI device
2022 * @type: which types of IDO to disable
2023 */
2024void pci_disable_ido(struct pci_dev *dev, unsigned long type)
2025{
2026 int pos;
2027 u16 ctrl;
2028
2029 if (!pci_is_pcie(dev))
2030 return;
2031
2032 pos = pci_pcie_cap(dev);
2033 if (!pos)
2034 return;
2035
2036 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2037 if (type & PCI_EXP_IDO_REQUEST)
2038 ctrl &= ~PCI_EXP_IDO_REQ_EN;
2039 if (type & PCI_EXP_IDO_COMPLETION)
2040 ctrl &= ~PCI_EXP_IDO_CMP_EN;
2041 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2042}
2043EXPORT_SYMBOL(pci_disable_ido);
2044
Jesse Barnes48a92a82011-01-10 12:46:36 -08002045/**
2046 * pci_enable_obff - enable optimized buffer flush/fill
2047 * @dev: PCI device
2048 * @type: type of signaling to use
2049 *
2050 * Try to enable @type OBFF signaling on @dev. It will try using WAKE#
2051 * signaling if possible, falling back to message signaling only if
2052 * WAKE# isn't supported. @type should indicate whether the PCIe link
2053 * be brought out of L0s or L1 to send the message. It should be either
2054 * %PCI_EXP_OBFF_SIGNAL_ALWAYS or %PCI_OBFF_SIGNAL_L0.
2055 *
2056 * If your device can benefit from receiving all messages, even at the
2057 * power cost of bringing the link back up from a low power state, use
2058 * %PCI_EXP_OBFF_SIGNAL_ALWAYS. Otherwise, use %PCI_OBFF_SIGNAL_L0 (the
2059 * preferred type).
2060 *
2061 * RETURNS:
2062 * Zero on success, appropriate error number on failure.
2063 */
2064int pci_enable_obff(struct pci_dev *dev, enum pci_obff_signal_type type)
2065{
2066 int pos;
2067 u32 cap;
2068 u16 ctrl;
2069 int ret;
2070
2071 if (!pci_is_pcie(dev))
2072 return -ENOTSUPP;
2073
2074 pos = pci_pcie_cap(dev);
2075 if (!pos)
2076 return -ENOTSUPP;
2077
2078 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP2, &cap);
2079 if (!(cap & PCI_EXP_OBFF_MASK))
2080 return -ENOTSUPP; /* no OBFF support at all */
2081
2082 /* Make sure the topology supports OBFF as well */
2083 if (dev->bus) {
2084 ret = pci_enable_obff(dev->bus->self, type);
2085 if (ret)
2086 return ret;
2087 }
2088
2089 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2090 if (cap & PCI_EXP_OBFF_WAKE)
2091 ctrl |= PCI_EXP_OBFF_WAKE_EN;
2092 else {
2093 switch (type) {
2094 case PCI_EXP_OBFF_SIGNAL_L0:
2095 if (!(ctrl & PCI_EXP_OBFF_WAKE_EN))
2096 ctrl |= PCI_EXP_OBFF_MSGA_EN;
2097 break;
2098 case PCI_EXP_OBFF_SIGNAL_ALWAYS:
2099 ctrl &= ~PCI_EXP_OBFF_WAKE_EN;
2100 ctrl |= PCI_EXP_OBFF_MSGB_EN;
2101 break;
2102 default:
2103 WARN(1, "bad OBFF signal type\n");
2104 return -ENOTSUPP;
2105 }
2106 }
2107 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2108
2109 return 0;
2110}
2111EXPORT_SYMBOL(pci_enable_obff);
2112
2113/**
2114 * pci_disable_obff - disable optimized buffer flush/fill
2115 * @dev: PCI device
2116 *
2117 * Disable OBFF on @dev.
2118 */
2119void pci_disable_obff(struct pci_dev *dev)
2120{
2121 int pos;
2122 u16 ctrl;
2123
2124 if (!pci_is_pcie(dev))
2125 return;
2126
2127 pos = pci_pcie_cap(dev);
2128 if (!pos)
2129 return;
2130
2131 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2132 ctrl &= ~PCI_EXP_OBFF_WAKE_EN;
2133 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2134}
2135EXPORT_SYMBOL(pci_disable_obff);
2136
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002137/**
2138 * pci_ltr_supported - check whether a device supports LTR
2139 * @dev: PCI device
2140 *
2141 * RETURNS:
2142 * True if @dev supports latency tolerance reporting, false otherwise.
2143 */
2144bool pci_ltr_supported(struct pci_dev *dev)
2145{
2146 int pos;
2147 u32 cap;
2148
2149 if (!pci_is_pcie(dev))
2150 return false;
2151
2152 pos = pci_pcie_cap(dev);
2153 if (!pos)
2154 return false;
2155
2156 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP2, &cap);
2157
2158 return cap & PCI_EXP_DEVCAP2_LTR;
2159}
2160EXPORT_SYMBOL(pci_ltr_supported);
2161
2162/**
2163 * pci_enable_ltr - enable latency tolerance reporting
2164 * @dev: PCI device
2165 *
2166 * Enable LTR on @dev if possible, which means enabling it first on
2167 * upstream ports.
2168 *
2169 * RETURNS:
2170 * Zero on success, errno on failure.
2171 */
2172int pci_enable_ltr(struct pci_dev *dev)
2173{
2174 int pos;
2175 u16 ctrl;
2176 int ret;
2177
2178 if (!pci_ltr_supported(dev))
2179 return -ENOTSUPP;
2180
2181 pos = pci_pcie_cap(dev);
2182 if (!pos)
2183 return -ENOTSUPP;
2184
2185 /* Only primary function can enable/disable LTR */
2186 if (PCI_FUNC(dev->devfn) != 0)
2187 return -EINVAL;
2188
2189 /* Enable upstream ports first */
2190 if (dev->bus) {
2191 ret = pci_enable_ltr(dev->bus->self);
2192 if (ret)
2193 return ret;
2194 }
2195
2196 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2197 ctrl |= PCI_EXP_LTR_EN;
2198 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2199
2200 return 0;
2201}
2202EXPORT_SYMBOL(pci_enable_ltr);
2203
2204/**
2205 * pci_disable_ltr - disable latency tolerance reporting
2206 * @dev: PCI device
2207 */
2208void pci_disable_ltr(struct pci_dev *dev)
2209{
2210 int pos;
2211 u16 ctrl;
2212
2213 if (!pci_ltr_supported(dev))
2214 return;
2215
2216 pos = pci_pcie_cap(dev);
2217 if (!pos)
2218 return;
2219
2220 /* Only primary function can enable/disable LTR */
2221 if (PCI_FUNC(dev->devfn) != 0)
2222 return;
2223
2224 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2225 ctrl &= ~PCI_EXP_LTR_EN;
2226 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2227}
2228EXPORT_SYMBOL(pci_disable_ltr);
2229
2230static int __pci_ltr_scale(int *val)
2231{
2232 int scale = 0;
2233
2234 while (*val > 1023) {
2235 *val = (*val + 31) / 32;
2236 scale++;
2237 }
2238 return scale;
2239}
2240
2241/**
2242 * pci_set_ltr - set LTR latency values
2243 * @dev: PCI device
2244 * @snoop_lat_ns: snoop latency in nanoseconds
2245 * @nosnoop_lat_ns: nosnoop latency in nanoseconds
2246 *
2247 * Figure out the scale and set the LTR values accordingly.
2248 */
2249int pci_set_ltr(struct pci_dev *dev, int snoop_lat_ns, int nosnoop_lat_ns)
2250{
2251 int pos, ret, snoop_scale, nosnoop_scale;
2252 u16 val;
2253
2254 if (!pci_ltr_supported(dev))
2255 return -ENOTSUPP;
2256
2257 snoop_scale = __pci_ltr_scale(&snoop_lat_ns);
2258 nosnoop_scale = __pci_ltr_scale(&nosnoop_lat_ns);
2259
2260 if (snoop_lat_ns > PCI_LTR_VALUE_MASK ||
2261 nosnoop_lat_ns > PCI_LTR_VALUE_MASK)
2262 return -EINVAL;
2263
2264 if ((snoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)) ||
2265 (nosnoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)))
2266 return -EINVAL;
2267
2268 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
2269 if (!pos)
2270 return -ENOTSUPP;
2271
2272 val = (snoop_scale << PCI_LTR_SCALE_SHIFT) | snoop_lat_ns;
2273 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_SNOOP_LAT, val);
2274 if (ret != 4)
2275 return -EIO;
2276
2277 val = (nosnoop_scale << PCI_LTR_SCALE_SHIFT) | nosnoop_lat_ns;
2278 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_NOSNOOP_LAT, val);
2279 if (ret != 4)
2280 return -EIO;
2281
2282 return 0;
2283}
2284EXPORT_SYMBOL(pci_set_ltr);
2285
Chris Wright5d990b62009-12-04 12:15:21 -08002286static int pci_acs_enable;
2287
2288/**
2289 * pci_request_acs - ask for ACS to be enabled if supported
2290 */
2291void pci_request_acs(void)
2292{
2293 pci_acs_enable = 1;
2294}
2295
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002296/**
Allen Kayae21ee62009-10-07 10:27:17 -07002297 * pci_enable_acs - enable ACS if hardware support it
2298 * @dev: the PCI device
2299 */
2300void pci_enable_acs(struct pci_dev *dev)
2301{
2302 int pos;
2303 u16 cap;
2304 u16 ctrl;
2305
Chris Wright5d990b62009-12-04 12:15:21 -08002306 if (!pci_acs_enable)
2307 return;
2308
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09002309 if (!pci_is_pcie(dev))
Allen Kayae21ee62009-10-07 10:27:17 -07002310 return;
2311
2312 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2313 if (!pos)
2314 return;
2315
2316 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2317 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2318
2319 /* Source Validation */
2320 ctrl |= (cap & PCI_ACS_SV);
2321
2322 /* P2P Request Redirect */
2323 ctrl |= (cap & PCI_ACS_RR);
2324
2325 /* P2P Completion Redirect */
2326 ctrl |= (cap & PCI_ACS_CR);
2327
2328 /* Upstream Forwarding */
2329 ctrl |= (cap & PCI_ACS_UF);
2330
2331 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
2332}
2333
2334/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002335 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
2336 * @dev: the PCI device
2337 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2338 *
2339 * Perform INTx swizzling for a device behind one level of bridge. This is
2340 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002341 * behind bridges on add-in cards. For devices with ARI enabled, the slot
2342 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
2343 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002344 */
2345u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin)
2346{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002347 int slot;
2348
2349 if (pci_ari_enabled(dev->bus))
2350 slot = 0;
2351 else
2352 slot = PCI_SLOT(dev->devfn);
2353
2354 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002355}
2356
Linus Torvalds1da177e2005-04-16 15:20:36 -07002357int
2358pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
2359{
2360 u8 pin;
2361
Kristen Accardi514d2072005-11-02 16:24:39 -08002362 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002363 if (!pin)
2364 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07002365
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09002366 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002367 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002368 dev = dev->bus->self;
2369 }
2370 *bridge = dev;
2371 return pin;
2372}
2373
2374/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002375 * pci_common_swizzle - swizzle INTx all the way to root bridge
2376 * @dev: the PCI device
2377 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2378 *
2379 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
2380 * bridges all the way up to a PCI root bus.
2381 */
2382u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
2383{
2384 u8 pin = *pinp;
2385
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09002386 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002387 pin = pci_swizzle_interrupt_pin(dev, pin);
2388 dev = dev->bus->self;
2389 }
2390 *pinp = pin;
2391 return PCI_SLOT(dev->devfn);
2392}
2393
2394/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002395 * pci_release_region - Release a PCI bar
2396 * @pdev: PCI device whose resources were previously reserved by pci_request_region
2397 * @bar: BAR to release
2398 *
2399 * Releases the PCI I/O and memory resources previously reserved by a
2400 * successful call to pci_request_region. Call this function only
2401 * after all use of the PCI regions has ceased.
2402 */
2403void pci_release_region(struct pci_dev *pdev, int bar)
2404{
Tejun Heo9ac78492007-01-20 16:00:26 +09002405 struct pci_devres *dr;
2406
Linus Torvalds1da177e2005-04-16 15:20:36 -07002407 if (pci_resource_len(pdev, bar) == 0)
2408 return;
2409 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
2410 release_region(pci_resource_start(pdev, bar),
2411 pci_resource_len(pdev, bar));
2412 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
2413 release_mem_region(pci_resource_start(pdev, bar),
2414 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09002415
2416 dr = find_pci_dr(pdev);
2417 if (dr)
2418 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002419}
2420
2421/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002422 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07002423 * @pdev: PCI device whose resources are to be reserved
2424 * @bar: BAR to be reserved
2425 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002426 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07002427 *
2428 * Mark the PCI region associated with PCI device @pdev BR @bar as
2429 * being reserved by owner @res_name. Do not access any
2430 * address inside the PCI regions unless this call returns
2431 * successfully.
2432 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002433 * If @exclusive is set, then the region is marked so that userspace
2434 * is explicitly not allowed to map the resource via /dev/mem or
2435 * sysfs MMIO access.
2436 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07002437 * Returns 0 on success, or %EBUSY on error. A warning
2438 * message is also printed on failure.
2439 */
Arjan van de Vene8de1482008-10-22 19:55:31 -07002440static int __pci_request_region(struct pci_dev *pdev, int bar, const char *res_name,
2441 int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002442{
Tejun Heo9ac78492007-01-20 16:00:26 +09002443 struct pci_devres *dr;
2444
Linus Torvalds1da177e2005-04-16 15:20:36 -07002445 if (pci_resource_len(pdev, bar) == 0)
2446 return 0;
2447
2448 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
2449 if (!request_region(pci_resource_start(pdev, bar),
2450 pci_resource_len(pdev, bar), res_name))
2451 goto err_out;
2452 }
2453 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07002454 if (!__request_mem_region(pci_resource_start(pdev, bar),
2455 pci_resource_len(pdev, bar), res_name,
2456 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002457 goto err_out;
2458 }
Tejun Heo9ac78492007-01-20 16:00:26 +09002459
2460 dr = find_pci_dr(pdev);
2461 if (dr)
2462 dr->region_mask |= 1 << bar;
2463
Linus Torvalds1da177e2005-04-16 15:20:36 -07002464 return 0;
2465
2466err_out:
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06002467 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11002468 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002469 return -EBUSY;
2470}
2471
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002472/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002473 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002474 * @pdev: PCI device whose resources are to be reserved
2475 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002476 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002477 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002478 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07002479 * being reserved by owner @res_name. Do not access any
2480 * address inside the PCI regions unless this call returns
2481 * successfully.
2482 *
2483 * Returns 0 on success, or %EBUSY on error. A warning
2484 * message is also printed on failure.
2485 */
2486int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
2487{
2488 return __pci_request_region(pdev, bar, res_name, 0);
2489}
2490
2491/**
2492 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
2493 * @pdev: PCI device whose resources are to be reserved
2494 * @bar: BAR to be reserved
2495 * @res_name: Name to be associated with resource.
2496 *
2497 * Mark the PCI region associated with PCI device @pdev BR @bar as
2498 * being reserved by owner @res_name. Do not access any
2499 * address inside the PCI regions unless this call returns
2500 * successfully.
2501 *
2502 * Returns 0 on success, or %EBUSY on error. A warning
2503 * message is also printed on failure.
2504 *
2505 * The key difference that _exclusive makes it that userspace is
2506 * explicitly not allowed to map the resource via /dev/mem or
2507 * sysfs.
2508 */
2509int pci_request_region_exclusive(struct pci_dev *pdev, int bar, const char *res_name)
2510{
2511 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
2512}
2513/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002514 * pci_release_selected_regions - Release selected PCI I/O and memory resources
2515 * @pdev: PCI device whose resources were previously reserved
2516 * @bars: Bitmask of BARs to be released
2517 *
2518 * Release selected PCI I/O and memory resources previously reserved.
2519 * Call this function only after all use of the PCI regions has ceased.
2520 */
2521void pci_release_selected_regions(struct pci_dev *pdev, int bars)
2522{
2523 int i;
2524
2525 for (i = 0; i < 6; i++)
2526 if (bars & (1 << i))
2527 pci_release_region(pdev, i);
2528}
2529
Arjan van de Vene8de1482008-10-22 19:55:31 -07002530int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
2531 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002532{
2533 int i;
2534
2535 for (i = 0; i < 6; i++)
2536 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07002537 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002538 goto err_out;
2539 return 0;
2540
2541err_out:
2542 while(--i >= 0)
2543 if (bars & (1 << i))
2544 pci_release_region(pdev, i);
2545
2546 return -EBUSY;
2547}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002548
Arjan van de Vene8de1482008-10-22 19:55:31 -07002549
2550/**
2551 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
2552 * @pdev: PCI device whose resources are to be reserved
2553 * @bars: Bitmask of BARs to be requested
2554 * @res_name: Name to be associated with resource
2555 */
2556int pci_request_selected_regions(struct pci_dev *pdev, int bars,
2557 const char *res_name)
2558{
2559 return __pci_request_selected_regions(pdev, bars, res_name, 0);
2560}
2561
2562int pci_request_selected_regions_exclusive(struct pci_dev *pdev,
2563 int bars, const char *res_name)
2564{
2565 return __pci_request_selected_regions(pdev, bars, res_name,
2566 IORESOURCE_EXCLUSIVE);
2567}
2568
Linus Torvalds1da177e2005-04-16 15:20:36 -07002569/**
2570 * pci_release_regions - Release reserved PCI I/O and memory resources
2571 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
2572 *
2573 * Releases all PCI I/O and memory resources previously reserved by a
2574 * successful call to pci_request_regions. Call this function only
2575 * after all use of the PCI regions has ceased.
2576 */
2577
2578void pci_release_regions(struct pci_dev *pdev)
2579{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002580 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002581}
2582
2583/**
2584 * pci_request_regions - Reserved PCI I/O and memory resources
2585 * @pdev: PCI device whose resources are to be reserved
2586 * @res_name: Name to be associated with resource.
2587 *
2588 * Mark all PCI regions associated with PCI device @pdev as
2589 * being reserved by owner @res_name. Do not access any
2590 * address inside the PCI regions unless this call returns
2591 * successfully.
2592 *
2593 * Returns 0 on success, or %EBUSY on error. A warning
2594 * message is also printed on failure.
2595 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05002596int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002597{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002598 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002599}
2600
2601/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07002602 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
2603 * @pdev: PCI device whose resources are to be reserved
2604 * @res_name: Name to be associated with resource.
2605 *
2606 * Mark all PCI regions associated with PCI device @pdev as
2607 * being reserved by owner @res_name. Do not access any
2608 * address inside the PCI regions unless this call returns
2609 * successfully.
2610 *
2611 * pci_request_regions_exclusive() will mark the region so that
2612 * /dev/mem and the sysfs MMIO access will not be allowed.
2613 *
2614 * Returns 0 on success, or %EBUSY on error. A warning
2615 * message is also printed on failure.
2616 */
2617int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
2618{
2619 return pci_request_selected_regions_exclusive(pdev,
2620 ((1 << 6) - 1), res_name);
2621}
2622
Ben Hutchings6a479072008-12-23 03:08:29 +00002623static void __pci_set_master(struct pci_dev *dev, bool enable)
2624{
2625 u16 old_cmd, cmd;
2626
2627 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
2628 if (enable)
2629 cmd = old_cmd | PCI_COMMAND_MASTER;
2630 else
2631 cmd = old_cmd & ~PCI_COMMAND_MASTER;
2632 if (cmd != old_cmd) {
2633 dev_dbg(&dev->dev, "%s bus mastering\n",
2634 enable ? "enabling" : "disabling");
2635 pci_write_config_word(dev, PCI_COMMAND, cmd);
2636 }
2637 dev->is_busmaster = enable;
2638}
Arjan van de Vene8de1482008-10-22 19:55:31 -07002639
2640/**
Myron Stowe96c55902011-10-28 15:48:38 -06002641 * pcibios_set_master - enable PCI bus-mastering for device dev
2642 * @dev: the PCI device to enable
2643 *
2644 * Enables PCI bus-mastering for the device. This is the default
2645 * implementation. Architecture specific implementations can override
2646 * this if necessary.
2647 */
2648void __weak pcibios_set_master(struct pci_dev *dev)
2649{
2650 u8 lat;
2651
Myron Stowef6766782011-10-28 15:49:20 -06002652 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
2653 if (pci_is_pcie(dev))
2654 return;
2655
Myron Stowe96c55902011-10-28 15:48:38 -06002656 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
2657 if (lat < 16)
2658 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
2659 else if (lat > pcibios_max_latency)
2660 lat = pcibios_max_latency;
2661 else
2662 return;
2663 dev_printk(KERN_DEBUG, &dev->dev, "setting latency timer to %d\n", lat);
2664 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
2665}
2666
2667/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002668 * pci_set_master - enables bus-mastering for device dev
2669 * @dev: the PCI device to enable
2670 *
2671 * Enables bus-mastering on the device and calls pcibios_set_master()
2672 * to do the needed arch specific settings.
2673 */
Ben Hutchings6a479072008-12-23 03:08:29 +00002674void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002675{
Ben Hutchings6a479072008-12-23 03:08:29 +00002676 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002677 pcibios_set_master(dev);
2678}
2679
Ben Hutchings6a479072008-12-23 03:08:29 +00002680/**
2681 * pci_clear_master - disables bus-mastering for device dev
2682 * @dev: the PCI device to disable
2683 */
2684void pci_clear_master(struct pci_dev *dev)
2685{
2686 __pci_set_master(dev, false);
2687}
2688
Linus Torvalds1da177e2005-04-16 15:20:36 -07002689/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002690 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
2691 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07002692 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002693 * Helper function for pci_set_mwi.
2694 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002695 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
2696 *
2697 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2698 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09002699int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002700{
2701 u8 cacheline_size;
2702
2703 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09002704 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002705
2706 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
2707 equal to or multiple of the right value. */
2708 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2709 if (cacheline_size >= pci_cache_line_size &&
2710 (cacheline_size % pci_cache_line_size) == 0)
2711 return 0;
2712
2713 /* Write the correct value. */
2714 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
2715 /* Read it back. */
2716 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2717 if (cacheline_size == pci_cache_line_size)
2718 return 0;
2719
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002720 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not "
2721 "supported\n", pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002722
2723 return -EINVAL;
2724}
Tejun Heo15ea76d2009-09-22 17:34:48 +09002725EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
2726
2727#ifdef PCI_DISABLE_MWI
2728int pci_set_mwi(struct pci_dev *dev)
2729{
2730 return 0;
2731}
2732
2733int pci_try_set_mwi(struct pci_dev *dev)
2734{
2735 return 0;
2736}
2737
2738void pci_clear_mwi(struct pci_dev *dev)
2739{
2740}
2741
2742#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07002743
2744/**
2745 * pci_set_mwi - enables memory-write-invalidate PCI transaction
2746 * @dev: the PCI device for which MWI is enabled
2747 *
Randy Dunlap694625c2007-07-09 11:55:54 -07002748 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002749 *
2750 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2751 */
2752int
2753pci_set_mwi(struct pci_dev *dev)
2754{
2755 int rc;
2756 u16 cmd;
2757
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002758 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002759 if (rc)
2760 return rc;
2761
2762 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2763 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002764 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002765 cmd |= PCI_COMMAND_INVALIDATE;
2766 pci_write_config_word(dev, PCI_COMMAND, cmd);
2767 }
2768
2769 return 0;
2770}
2771
2772/**
Randy Dunlap694625c2007-07-09 11:55:54 -07002773 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
2774 * @dev: the PCI device for which MWI is enabled
2775 *
2776 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
2777 * Callers are not required to check the return value.
2778 *
2779 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2780 */
2781int pci_try_set_mwi(struct pci_dev *dev)
2782{
2783 int rc = pci_set_mwi(dev);
2784 return rc;
2785}
2786
2787/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002788 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
2789 * @dev: the PCI device to disable
2790 *
2791 * Disables PCI Memory-Write-Invalidate transaction on the device
2792 */
2793void
2794pci_clear_mwi(struct pci_dev *dev)
2795{
2796 u16 cmd;
2797
2798 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2799 if (cmd & PCI_COMMAND_INVALIDATE) {
2800 cmd &= ~PCI_COMMAND_INVALIDATE;
2801 pci_write_config_word(dev, PCI_COMMAND, cmd);
2802 }
2803}
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002804#endif /* ! PCI_DISABLE_MWI */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002805
Brett M Russa04ce0f2005-08-15 15:23:41 -04002806/**
2807 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07002808 * @pdev: the PCI device to operate on
2809 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04002810 *
2811 * Enables/disables PCI INTx for device dev
2812 */
2813void
2814pci_intx(struct pci_dev *pdev, int enable)
2815{
2816 u16 pci_command, new;
2817
2818 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
2819
2820 if (enable) {
2821 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
2822 } else {
2823 new = pci_command | PCI_COMMAND_INTX_DISABLE;
2824 }
2825
2826 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09002827 struct pci_devres *dr;
2828
Brett M Russ2fd9d742005-09-09 10:02:22 -07002829 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09002830
2831 dr = find_pci_dr(pdev);
2832 if (dr && !dr->restore_intx) {
2833 dr->restore_intx = 1;
2834 dr->orig_intx = !enable;
2835 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04002836 }
2837}
2838
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002839/**
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002840 * pci_intx_mask_supported - probe for INTx masking support
Randy Dunlap6e9292c2012-01-21 11:02:35 -08002841 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002842 *
2843 * Check if the device dev support INTx masking via the config space
2844 * command word.
2845 */
2846bool pci_intx_mask_supported(struct pci_dev *dev)
2847{
2848 bool mask_supported = false;
2849 u16 orig, new;
2850
2851 pci_cfg_access_lock(dev);
2852
2853 pci_read_config_word(dev, PCI_COMMAND, &orig);
2854 pci_write_config_word(dev, PCI_COMMAND,
2855 orig ^ PCI_COMMAND_INTX_DISABLE);
2856 pci_read_config_word(dev, PCI_COMMAND, &new);
2857
2858 /*
2859 * There's no way to protect against hardware bugs or detect them
2860 * reliably, but as long as we know what the value should be, let's
2861 * go ahead and check it.
2862 */
2863 if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
2864 dev_err(&dev->dev, "Command register changed from "
2865 "0x%x to 0x%x: driver or hardware bug?\n", orig, new);
2866 } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
2867 mask_supported = true;
2868 pci_write_config_word(dev, PCI_COMMAND, orig);
2869 }
2870
2871 pci_cfg_access_unlock(dev);
2872 return mask_supported;
2873}
2874EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
2875
2876static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
2877{
2878 struct pci_bus *bus = dev->bus;
2879 bool mask_updated = true;
2880 u32 cmd_status_dword;
2881 u16 origcmd, newcmd;
2882 unsigned long flags;
2883 bool irq_pending;
2884
2885 /*
2886 * We do a single dword read to retrieve both command and status.
2887 * Document assumptions that make this possible.
2888 */
2889 BUILD_BUG_ON(PCI_COMMAND % 4);
2890 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
2891
2892 raw_spin_lock_irqsave(&pci_lock, flags);
2893
2894 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
2895
2896 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
2897
2898 /*
2899 * Check interrupt status register to see whether our device
2900 * triggered the interrupt (when masking) or the next IRQ is
2901 * already pending (when unmasking).
2902 */
2903 if (mask != irq_pending) {
2904 mask_updated = false;
2905 goto done;
2906 }
2907
2908 origcmd = cmd_status_dword;
2909 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
2910 if (mask)
2911 newcmd |= PCI_COMMAND_INTX_DISABLE;
2912 if (newcmd != origcmd)
2913 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
2914
2915done:
2916 raw_spin_unlock_irqrestore(&pci_lock, flags);
2917
2918 return mask_updated;
2919}
2920
2921/**
2922 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08002923 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002924 *
2925 * Check if the device dev has its INTx line asserted, mask it and
2926 * return true in that case. False is returned if not interrupt was
2927 * pending.
2928 */
2929bool pci_check_and_mask_intx(struct pci_dev *dev)
2930{
2931 return pci_check_and_set_intx_mask(dev, true);
2932}
2933EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
2934
2935/**
2936 * pci_check_and_mask_intx - unmask INTx of no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08002937 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002938 *
2939 * Check if the device dev has its INTx line asserted, unmask it if not
2940 * and return true. False is returned and the mask remains active if
2941 * there was still an interrupt pending.
2942 */
2943bool pci_check_and_unmask_intx(struct pci_dev *dev)
2944{
2945 return pci_check_and_set_intx_mask(dev, false);
2946}
2947EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
2948
2949/**
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002950 * pci_msi_off - disables any msi or msix capabilities
Randy Dunlap8d7d86e2007-03-16 19:55:52 -07002951 * @dev: the PCI device to operate on
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002952 *
2953 * If you want to use msi see pci_enable_msi and friends.
2954 * This is a lower level primitive that allows us to disable
2955 * msi operation at the device level.
2956 */
2957void pci_msi_off(struct pci_dev *dev)
2958{
2959 int pos;
2960 u16 control;
2961
2962 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
2963 if (pos) {
2964 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
2965 control &= ~PCI_MSI_FLAGS_ENABLE;
2966 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
2967 }
2968 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
2969 if (pos) {
2970 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
2971 control &= ~PCI_MSIX_FLAGS_ENABLE;
2972 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
2973 }
2974}
Michael S. Tsirkinb03214d2010-06-23 22:49:06 -06002975EXPORT_SYMBOL_GPL(pci_msi_off);
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002976
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002977int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
2978{
2979 return dma_set_max_seg_size(&dev->dev, size);
2980}
2981EXPORT_SYMBOL(pci_set_dma_max_seg_size);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002982
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08002983int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
2984{
2985 return dma_set_seg_boundary(&dev->dev, mask);
2986}
2987EXPORT_SYMBOL(pci_set_dma_seg_boundary);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08002988
Yu Zhao8c1c6992009-06-13 15:52:13 +08002989static int pcie_flr(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08002990{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002991 int i;
2992 int pos;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002993 u32 cap;
Shmulik Ravid04b55c42009-12-03 22:27:51 +02002994 u16 status, control;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002995
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09002996 pos = pci_pcie_cap(dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08002997 if (!pos)
Sheng Yang8dd7f802008-10-21 17:38:25 +08002998 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08002999
3000 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP, &cap);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003001 if (!(cap & PCI_EXP_DEVCAP_FLR))
3002 return -ENOTTY;
3003
Sheng Yangd91cdc72008-11-11 17:17:47 +08003004 if (probe)
3005 return 0;
3006
Sheng Yang8dd7f802008-10-21 17:38:25 +08003007 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003008 for (i = 0; i < 4; i++) {
3009 if (i)
3010 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003011
Yu Zhao8c1c6992009-06-13 15:52:13 +08003012 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
3013 if (!(status & PCI_EXP_DEVSTA_TRPND))
3014 goto clear;
3015 }
Sheng Yang8dd7f802008-10-21 17:38:25 +08003016
Yu Zhao8c1c6992009-06-13 15:52:13 +08003017 dev_err(&dev->dev, "transaction is not cleared; "
3018 "proceeding with reset anyway\n");
Sheng Yang5fe5db02009-02-09 14:53:47 +08003019
Yu Zhao8c1c6992009-06-13 15:52:13 +08003020clear:
Shmulik Ravid04b55c42009-12-03 22:27:51 +02003021 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &control);
3022 control |= PCI_EXP_DEVCTL_BCR_FLR;
3023 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, control);
3024
Yu Zhao8c1c6992009-06-13 15:52:13 +08003025 msleep(100);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003026
Sheng Yang8dd7f802008-10-21 17:38:25 +08003027 return 0;
3028}
Sheng Yangd91cdc72008-11-11 17:17:47 +08003029
Yu Zhao8c1c6992009-06-13 15:52:13 +08003030static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08003031{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003032 int i;
3033 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08003034 u8 cap;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003035 u8 status;
Sheng Yang1ca88792008-11-11 17:17:48 +08003036
Yu Zhao8c1c6992009-06-13 15:52:13 +08003037 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
3038 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08003039 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003040
3041 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08003042 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
3043 return -ENOTTY;
3044
3045 if (probe)
3046 return 0;
3047
Sheng Yang1ca88792008-11-11 17:17:48 +08003048 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003049 for (i = 0; i < 4; i++) {
3050 if (i)
3051 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003052
Yu Zhao8c1c6992009-06-13 15:52:13 +08003053 pci_read_config_byte(dev, pos + PCI_AF_STATUS, &status);
3054 if (!(status & PCI_AF_STATUS_TP))
3055 goto clear;
3056 }
3057
3058 dev_err(&dev->dev, "transaction is not cleared; "
3059 "proceeding with reset anyway\n");
3060
3061clear:
3062 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sheng Yang1ca88792008-11-11 17:17:48 +08003063 msleep(100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003064
Sheng Yang1ca88792008-11-11 17:17:48 +08003065 return 0;
3066}
3067
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003068/**
3069 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
3070 * @dev: Device to reset.
3071 * @probe: If set, only check if the device can be reset this way.
3072 *
3073 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
3074 * unset, it will be reinitialized internally when going from PCI_D3hot to
3075 * PCI_D0. If that's the case and the device is not in a low-power state
3076 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
3077 *
3078 * NOTE: This causes the caller to sleep for twice the device power transition
3079 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
3080 * by devault (i.e. unless the @dev's d3_delay field has a different value).
3081 * Moreover, only devices in D0 can be reset by this function.
3082 */
Yu Zhaof85876b2009-06-13 15:52:14 +08003083static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08003084{
Yu Zhaof85876b2009-06-13 15:52:14 +08003085 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003086
Yu Zhaof85876b2009-06-13 15:52:14 +08003087 if (!dev->pm_cap)
3088 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003089
Yu Zhaof85876b2009-06-13 15:52:14 +08003090 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
3091 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
3092 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08003093
Yu Zhaof85876b2009-06-13 15:52:14 +08003094 if (probe)
3095 return 0;
3096
3097 if (dev->current_state != PCI_D0)
3098 return -EINVAL;
3099
3100 csr &= ~PCI_PM_CTRL_STATE_MASK;
3101 csr |= PCI_D3hot;
3102 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003103 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003104
3105 csr &= ~PCI_PM_CTRL_STATE_MASK;
3106 csr |= PCI_D0;
3107 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003108 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003109
3110 return 0;
3111}
3112
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003113static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
3114{
3115 u16 ctrl;
3116 struct pci_dev *pdev;
3117
Yu Zhao654b75e2009-06-26 14:04:46 +08003118 if (pci_is_root_bus(dev->bus) || dev->subordinate || !dev->bus->self)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003119 return -ENOTTY;
3120
3121 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3122 if (pdev != dev)
3123 return -ENOTTY;
3124
3125 if (probe)
3126 return 0;
3127
3128 pci_read_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, &ctrl);
3129 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
3130 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
3131 msleep(100);
3132
3133 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
3134 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
3135 msleep(100);
3136
3137 return 0;
3138}
3139
Yu Zhao8c1c6992009-06-13 15:52:13 +08003140static int pci_dev_reset(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003141{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003142 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003143
Yu Zhao8c1c6992009-06-13 15:52:13 +08003144 might_sleep();
Sheng Yang8dd7f802008-10-21 17:38:25 +08003145
Yu Zhao8c1c6992009-06-13 15:52:13 +08003146 if (!probe) {
Jan Kiszkafb51ccb2011-11-04 09:45:59 +01003147 pci_cfg_access_lock(dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003148 /* block PM suspend, driver probe, etc. */
Greg Kroah-Hartman8e9394c2010-02-17 10:57:05 -08003149 device_lock(&dev->dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003150 }
Sheng Yang8dd7f802008-10-21 17:38:25 +08003151
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003152 rc = pci_dev_specific_reset(dev, probe);
3153 if (rc != -ENOTTY)
3154 goto done;
3155
Yu Zhao8c1c6992009-06-13 15:52:13 +08003156 rc = pcie_flr(dev, probe);
3157 if (rc != -ENOTTY)
3158 goto done;
3159
3160 rc = pci_af_flr(dev, probe);
Yu Zhaof85876b2009-06-13 15:52:14 +08003161 if (rc != -ENOTTY)
3162 goto done;
3163
3164 rc = pci_pm_reset(dev, probe);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003165 if (rc != -ENOTTY)
3166 goto done;
3167
3168 rc = pci_parent_bus_reset(dev, probe);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003169done:
3170 if (!probe) {
Greg Kroah-Hartman8e9394c2010-02-17 10:57:05 -08003171 device_unlock(&dev->dev);
Jan Kiszkafb51ccb2011-11-04 09:45:59 +01003172 pci_cfg_access_unlock(dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003173 }
3174
3175 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003176}
3177
3178/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003179 * __pci_reset_function - reset a PCI device function
3180 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003181 *
3182 * Some devices allow an individual function to be reset without affecting
3183 * other functions in the same device. The PCI device must be responsive
3184 * to PCI config space in order to use this function.
3185 *
3186 * The device function is presumed to be unused when this function is called.
3187 * Resetting the device will make the contents of PCI configuration space
3188 * random, so any caller of this must be prepared to reinitialise the
3189 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3190 * etc.
3191 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003192 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003193 * device doesn't support resetting a single function.
3194 */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003195int __pci_reset_function(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003196{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003197 return pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003198}
Yu Zhao8c1c6992009-06-13 15:52:13 +08003199EXPORT_SYMBOL_GPL(__pci_reset_function);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003200
3201/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05003202 * __pci_reset_function_locked - reset a PCI device function while holding
3203 * the @dev mutex lock.
3204 * @dev: PCI device to reset
3205 *
3206 * Some devices allow an individual function to be reset without affecting
3207 * other functions in the same device. The PCI device must be responsive
3208 * to PCI config space in order to use this function.
3209 *
3210 * The device function is presumed to be unused and the caller is holding
3211 * the device mutex lock when this function is called.
3212 * Resetting the device will make the contents of PCI configuration space
3213 * random, so any caller of this must be prepared to reinitialise the
3214 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3215 * etc.
3216 *
3217 * Returns 0 if the device function was successfully reset or negative if the
3218 * device doesn't support resetting a single function.
3219 */
3220int __pci_reset_function_locked(struct pci_dev *dev)
3221{
3222 return pci_dev_reset(dev, 1);
3223}
3224EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
3225
3226/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03003227 * pci_probe_reset_function - check whether the device can be safely reset
3228 * @dev: PCI device to reset
3229 *
3230 * Some devices allow an individual function to be reset without affecting
3231 * other functions in the same device. The PCI device must be responsive
3232 * to PCI config space in order to use this function.
3233 *
3234 * Returns 0 if the device function can be reset or negative if the
3235 * device doesn't support resetting a single function.
3236 */
3237int pci_probe_reset_function(struct pci_dev *dev)
3238{
3239 return pci_dev_reset(dev, 1);
3240}
3241
3242/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003243 * pci_reset_function - quiesce and reset a PCI device function
3244 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003245 *
3246 * Some devices allow an individual function to be reset without affecting
3247 * other functions in the same device. The PCI device must be responsive
3248 * to PCI config space in order to use this function.
3249 *
3250 * This function does not just reset the PCI portion of a device, but
3251 * clears all the state associated with the device. This function differs
Yu Zhao8c1c6992009-06-13 15:52:13 +08003252 * from __pci_reset_function in that it saves and restores device state
Sheng Yang8dd7f802008-10-21 17:38:25 +08003253 * over the reset.
3254 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003255 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003256 * device doesn't support resetting a single function.
3257 */
3258int pci_reset_function(struct pci_dev *dev)
3259{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003260 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003261
Yu Zhao8c1c6992009-06-13 15:52:13 +08003262 rc = pci_dev_reset(dev, 1);
3263 if (rc)
3264 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003265
Sheng Yang8dd7f802008-10-21 17:38:25 +08003266 pci_save_state(dev);
3267
Yu Zhao8c1c6992009-06-13 15:52:13 +08003268 /*
3269 * both INTx and MSI are disabled after the Interrupt Disable bit
3270 * is set and the Bus Master bit is cleared.
3271 */
Sheng Yang8dd7f802008-10-21 17:38:25 +08003272 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
3273
Yu Zhao8c1c6992009-06-13 15:52:13 +08003274 rc = pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003275
3276 pci_restore_state(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003277
Yu Zhao8c1c6992009-06-13 15:52:13 +08003278 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003279}
3280EXPORT_SYMBOL_GPL(pci_reset_function);
3281
3282/**
Peter Orubad556ad42007-05-15 13:59:13 +02003283 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
3284 * @dev: PCI device to query
3285 *
3286 * Returns mmrbc: maximum designed memory read count in bytes
3287 * or appropriate error value.
3288 */
3289int pcix_get_max_mmrbc(struct pci_dev *dev)
3290{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003291 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02003292 u32 stat;
3293
3294 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3295 if (!cap)
3296 return -EINVAL;
3297
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003298 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02003299 return -EINVAL;
3300
Dean Nelson25daeb52010-03-09 22:26:40 -05003301 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02003302}
3303EXPORT_SYMBOL(pcix_get_max_mmrbc);
3304
3305/**
3306 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
3307 * @dev: PCI device to query
3308 *
3309 * Returns mmrbc: maximum memory read count in bytes
3310 * or appropriate error value.
3311 */
3312int pcix_get_mmrbc(struct pci_dev *dev)
3313{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003314 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003315 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003316
3317 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3318 if (!cap)
3319 return -EINVAL;
3320
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003321 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3322 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003323
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003324 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02003325}
3326EXPORT_SYMBOL(pcix_get_mmrbc);
3327
3328/**
3329 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
3330 * @dev: PCI device to query
3331 * @mmrbc: maximum memory read count in bytes
3332 * valid values are 512, 1024, 2048, 4096
3333 *
3334 * If possible sets maximum memory read byte count, some bridges have erratas
3335 * that prevent this.
3336 */
3337int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
3338{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003339 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003340 u32 stat, v, o;
3341 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003342
vignesh babu229f5af2007-08-13 18:23:14 +05303343 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003344 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003345
3346 v = ffs(mmrbc) - 10;
3347
3348 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3349 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003350 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003351
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003352 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
3353 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003354
3355 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
3356 return -E2BIG;
3357
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003358 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3359 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003360
3361 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
3362 if (o != v) {
3363 if (v > o && dev->bus &&
3364 (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
3365 return -EIO;
3366
3367 cmd &= ~PCI_X_CMD_MAX_READ;
3368 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003369 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
3370 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02003371 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003372 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02003373}
3374EXPORT_SYMBOL(pcix_set_mmrbc);
3375
3376/**
3377 * pcie_get_readrq - get PCI Express read request size
3378 * @dev: PCI device to query
3379 *
3380 * Returns maximum memory read request in bytes
3381 * or appropriate error value.
3382 */
3383int pcie_get_readrq(struct pci_dev *dev)
3384{
3385 int ret, cap;
3386 u16 ctl;
3387
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09003388 cap = pci_pcie_cap(dev);
Peter Orubad556ad42007-05-15 13:59:13 +02003389 if (!cap)
3390 return -EINVAL;
3391
3392 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3393 if (!ret)
Julia Lawall93e75fa2010-08-05 22:23:16 +02003394 ret = 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02003395
3396 return ret;
3397}
3398EXPORT_SYMBOL(pcie_get_readrq);
3399
3400/**
3401 * pcie_set_readrq - set PCI Express maximum memory read request
3402 * @dev: PCI device to query
Randy Dunlap42e61f42007-07-23 21:42:11 -07003403 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02003404 * valid values are 128, 256, 512, 1024, 2048, 4096
3405 *
Jon Masonc9b378c2011-06-28 18:26:25 -05003406 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02003407 */
3408int pcie_set_readrq(struct pci_dev *dev, int rq)
3409{
3410 int cap, err = -EINVAL;
3411 u16 ctl, v;
3412
vignesh babu229f5af2007-08-13 18:23:14 +05303413 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Peter Orubad556ad42007-05-15 13:59:13 +02003414 goto out;
3415
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09003416 cap = pci_pcie_cap(dev);
Peter Orubad556ad42007-05-15 13:59:13 +02003417 if (!cap)
3418 goto out;
3419
3420 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3421 if (err)
3422 goto out;
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05003423 /*
3424 * If using the "performance" PCIe config, we clamp the
3425 * read rq size to the max packet size to prevent the
3426 * host bridge generating requests larger than we can
3427 * cope with
3428 */
3429 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
3430 int mps = pcie_get_mps(dev);
3431
3432 if (mps < 0)
3433 return mps;
3434 if (mps < rq)
3435 rq = mps;
3436 }
3437
3438 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02003439
3440 if ((ctl & PCI_EXP_DEVCTL_READRQ) != v) {
3441 ctl &= ~PCI_EXP_DEVCTL_READRQ;
3442 ctl |= v;
Jon Masonc9b378c2011-06-28 18:26:25 -05003443 err = pci_write_config_word(dev, cap + PCI_EXP_DEVCTL, ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02003444 }
3445
3446out:
3447 return err;
3448}
3449EXPORT_SYMBOL(pcie_set_readrq);
3450
3451/**
Jon Masonb03e7492011-07-20 15:20:54 -05003452 * pcie_get_mps - get PCI Express maximum payload size
3453 * @dev: PCI device to query
3454 *
3455 * Returns maximum payload size in bytes
3456 * or appropriate error value.
3457 */
3458int pcie_get_mps(struct pci_dev *dev)
3459{
3460 int ret, cap;
3461 u16 ctl;
3462
3463 cap = pci_pcie_cap(dev);
3464 if (!cap)
3465 return -EINVAL;
3466
3467 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3468 if (!ret)
3469 ret = 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
3470
3471 return ret;
3472}
3473
3474/**
3475 * pcie_set_mps - set PCI Express maximum payload size
3476 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07003477 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05003478 * valid values are 128, 256, 512, 1024, 2048, 4096
3479 *
3480 * If possible sets maximum payload size
3481 */
3482int pcie_set_mps(struct pci_dev *dev, int mps)
3483{
3484 int cap, err = -EINVAL;
3485 u16 ctl, v;
3486
3487 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
3488 goto out;
3489
3490 v = ffs(mps) - 8;
3491 if (v > dev->pcie_mpss)
3492 goto out;
3493 v <<= 5;
3494
3495 cap = pci_pcie_cap(dev);
3496 if (!cap)
3497 goto out;
3498
3499 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3500 if (err)
3501 goto out;
3502
3503 if ((ctl & PCI_EXP_DEVCTL_PAYLOAD) != v) {
3504 ctl &= ~PCI_EXP_DEVCTL_PAYLOAD;
3505 ctl |= v;
3506 err = pci_write_config_word(dev, cap + PCI_EXP_DEVCTL, ctl);
3507 }
3508out:
3509 return err;
3510}
3511
3512/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003513 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08003514 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003515 * @flags: resource type mask to be selected
3516 *
3517 * This helper routine makes bar mask from the type of resource.
3518 */
3519int pci_select_bars(struct pci_dev *dev, unsigned long flags)
3520{
3521 int i, bars = 0;
3522 for (i = 0; i < PCI_NUM_RESOURCES; i++)
3523 if (pci_resource_flags(dev, i) & flags)
3524 bars |= (1 << i);
3525 return bars;
3526}
3527
Yu Zhao613e7ed2008-11-22 02:41:27 +08003528/**
3529 * pci_resource_bar - get position of the BAR associated with a resource
3530 * @dev: the PCI device
3531 * @resno: the resource number
3532 * @type: the BAR type to be filled in
3533 *
3534 * Returns BAR position in config space, or 0 if the BAR is invalid.
3535 */
3536int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
3537{
Yu Zhaod1b054d2009-03-20 11:25:11 +08003538 int reg;
3539
Yu Zhao613e7ed2008-11-22 02:41:27 +08003540 if (resno < PCI_ROM_RESOURCE) {
3541 *type = pci_bar_unknown;
3542 return PCI_BASE_ADDRESS_0 + 4 * resno;
3543 } else if (resno == PCI_ROM_RESOURCE) {
3544 *type = pci_bar_mem32;
3545 return dev->rom_base_reg;
Yu Zhaod1b054d2009-03-20 11:25:11 +08003546 } else if (resno < PCI_BRIDGE_RESOURCES) {
3547 /* device specific resource */
3548 reg = pci_iov_resource_bar(dev, resno, type);
3549 if (reg)
3550 return reg;
Yu Zhao613e7ed2008-11-22 02:41:27 +08003551 }
3552
Bjorn Helgaas865df572009-11-04 10:32:57 -07003553 dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
Yu Zhao613e7ed2008-11-22 02:41:27 +08003554 return 0;
3555}
3556
Mike Travis95a8b6e2010-02-02 14:38:13 -08003557/* Some architectures require additional programming to enable VGA */
3558static arch_set_vga_state_t arch_set_vga_state;
3559
3560void __init pci_register_set_vga_state(arch_set_vga_state_t func)
3561{
3562 arch_set_vga_state = func; /* NULL disables */
3563}
3564
3565static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10003566 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08003567{
3568 if (arch_set_vga_state)
3569 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10003570 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08003571 return 0;
3572}
3573
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003574/**
3575 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07003576 * @dev: the PCI device
3577 * @decode: true = enable decoding, false = disable decoding
3578 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07003579 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10003580 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003581 */
3582int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10003583 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003584{
3585 struct pci_bus *bus;
3586 struct pci_dev *bridge;
3587 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08003588 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003589
Dave Airlie3448a192010-06-01 15:32:24 +10003590 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) & (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003591
Mike Travis95a8b6e2010-02-02 14:38:13 -08003592 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10003593 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08003594 if (rc)
3595 return rc;
3596
Dave Airlie3448a192010-06-01 15:32:24 +10003597 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
3598 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3599 if (decode == true)
3600 cmd |= command_bits;
3601 else
3602 cmd &= ~command_bits;
3603 pci_write_config_word(dev, PCI_COMMAND, cmd);
3604 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003605
Dave Airlie3448a192010-06-01 15:32:24 +10003606 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003607 return 0;
3608
3609 bus = dev->bus;
3610 while (bus) {
3611 bridge = bus->self;
3612 if (bridge) {
3613 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
3614 &cmd);
3615 if (decode == true)
3616 cmd |= PCI_BRIDGE_CTL_VGA;
3617 else
3618 cmd &= ~PCI_BRIDGE_CTL_VGA;
3619 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
3620 cmd);
3621 }
3622 bus = bus->parent;
3623 }
3624 return 0;
3625}
3626
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003627#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
3628static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00003629static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003630
3631/**
3632 * pci_specified_resource_alignment - get resource alignment specified by user.
3633 * @dev: the PCI device to get
3634 *
3635 * RETURNS: Resource alignment if it is specified.
3636 * Zero if it is not specified.
3637 */
3638resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
3639{
3640 int seg, bus, slot, func, align_order, count;
3641 resource_size_t align = 0;
3642 char *p;
3643
3644 spin_lock(&resource_alignment_lock);
3645 p = resource_alignment_param;
3646 while (*p) {
3647 count = 0;
3648 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
3649 p[count] == '@') {
3650 p += count + 1;
3651 } else {
3652 align_order = -1;
3653 }
3654 if (sscanf(p, "%x:%x:%x.%x%n",
3655 &seg, &bus, &slot, &func, &count) != 4) {
3656 seg = 0;
3657 if (sscanf(p, "%x:%x.%x%n",
3658 &bus, &slot, &func, &count) != 3) {
3659 /* Invalid format */
3660 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
3661 p);
3662 break;
3663 }
3664 }
3665 p += count;
3666 if (seg == pci_domain_nr(dev->bus) &&
3667 bus == dev->bus->number &&
3668 slot == PCI_SLOT(dev->devfn) &&
3669 func == PCI_FUNC(dev->devfn)) {
3670 if (align_order == -1) {
3671 align = PAGE_SIZE;
3672 } else {
3673 align = 1 << align_order;
3674 }
3675 /* Found */
3676 break;
3677 }
3678 if (*p != ';' && *p != ',') {
3679 /* End of param or invalid format */
3680 break;
3681 }
3682 p++;
3683 }
3684 spin_unlock(&resource_alignment_lock);
3685 return align;
3686}
3687
3688/**
3689 * pci_is_reassigndev - check if specified PCI is target device to reassign
3690 * @dev: the PCI device to check
3691 *
3692 * RETURNS: non-zero for PCI device is a target device to reassign,
3693 * or zero is not.
3694 */
3695int pci_is_reassigndev(struct pci_dev *dev)
3696{
3697 return (pci_specified_resource_alignment(dev) != 0);
3698}
3699
Yinghai Lu2069ecf2012-02-15 21:40:31 -08003700/*
3701 * This function disables memory decoding and releases memory resources
3702 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
3703 * It also rounds up size to specified alignment.
3704 * Later on, the kernel will assign page-aligned memory resource back
3705 * to the device.
3706 */
3707void pci_reassigndev_resource_alignment(struct pci_dev *dev)
3708{
3709 int i;
3710 struct resource *r;
3711 resource_size_t align, size;
3712 u16 command;
3713
3714 if (!pci_is_reassigndev(dev))
3715 return;
3716
3717 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
3718 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
3719 dev_warn(&dev->dev,
3720 "Can't reassign resources to host bridge.\n");
3721 return;
3722 }
3723
3724 dev_info(&dev->dev,
3725 "Disabling memory decoding and releasing memory resources.\n");
3726 pci_read_config_word(dev, PCI_COMMAND, &command);
3727 command &= ~PCI_COMMAND_MEMORY;
3728 pci_write_config_word(dev, PCI_COMMAND, command);
3729
3730 align = pci_specified_resource_alignment(dev);
3731 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
3732 r = &dev->resource[i];
3733 if (!(r->flags & IORESOURCE_MEM))
3734 continue;
3735 size = resource_size(r);
3736 if (size < align) {
3737 size = align;
3738 dev_info(&dev->dev,
3739 "Rounding up size of resource #%d to %#llx.\n",
3740 i, (unsigned long long)size);
3741 }
3742 r->end = size - 1;
3743 r->start = 0;
3744 }
3745 /* Need to disable bridge's resource window,
3746 * to enable the kernel to reassign new resource
3747 * window later on.
3748 */
3749 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
3750 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
3751 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
3752 r = &dev->resource[i];
3753 if (!(r->flags & IORESOURCE_MEM))
3754 continue;
3755 r->end = resource_size(r) - 1;
3756 r->start = 0;
3757 }
3758 pci_disable_bridge_window(dev);
3759 }
3760}
3761
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003762ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
3763{
3764 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
3765 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
3766 spin_lock(&resource_alignment_lock);
3767 strncpy(resource_alignment_param, buf, count);
3768 resource_alignment_param[count] = '\0';
3769 spin_unlock(&resource_alignment_lock);
3770 return count;
3771}
3772
3773ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
3774{
3775 size_t count;
3776 spin_lock(&resource_alignment_lock);
3777 count = snprintf(buf, size, "%s", resource_alignment_param);
3778 spin_unlock(&resource_alignment_lock);
3779 return count;
3780}
3781
3782static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
3783{
3784 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
3785}
3786
3787static ssize_t pci_resource_alignment_store(struct bus_type *bus,
3788 const char *buf, size_t count)
3789{
3790 return pci_set_resource_alignment_param(buf, count);
3791}
3792
3793BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
3794 pci_resource_alignment_store);
3795
3796static int __init pci_resource_alignment_sysfs_init(void)
3797{
3798 return bus_create_file(&pci_bus_type,
3799 &bus_attr_resource_alignment);
3800}
3801
3802late_initcall(pci_resource_alignment_sysfs_init);
3803
Jeff Garzik32a2eea2007-10-11 16:57:27 -04003804static void __devinit pci_no_domains(void)
3805{
3806#ifdef CONFIG_PCI_DOMAINS
3807 pci_domains_supported = 0;
3808#endif
3809}
3810
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07003811/**
3812 * pci_ext_cfg_enabled - can we access extended PCI config space?
3813 * @dev: The PCI device of the root bridge.
3814 *
3815 * Returns 1 if we can access PCI extended config space (offsets
3816 * greater than 0xff). This is the default implementation. Architecture
3817 * implementations can override this.
3818 */
3819int __attribute__ ((weak)) pci_ext_cfg_avail(struct pci_dev *dev)
3820{
3821 return 1;
3822}
3823
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11003824void __weak pci_fixup_cardbus(struct pci_bus *bus)
3825{
3826}
3827EXPORT_SYMBOL(pci_fixup_cardbus);
3828
Al Viroad04d312008-11-22 17:37:14 +00003829static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003830{
3831 while (str) {
3832 char *k = strchr(str, ',');
3833 if (k)
3834 *k++ = 0;
3835 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07003836 if (!strcmp(str, "nomsi")) {
3837 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07003838 } else if (!strcmp(str, "noaer")) {
3839 pci_no_aer();
Yinghai Lub55438f2012-02-23 19:23:30 -08003840 } else if (!strncmp(str, "realloc=", 8)) {
3841 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07003842 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08003843 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04003844 } else if (!strcmp(str, "nodomains")) {
3845 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01003846 } else if (!strncmp(str, "noari", 5)) {
3847 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08003848 } else if (!strncmp(str, "cbiosize=", 9)) {
3849 pci_cardbus_io_size = memparse(str + 9, &str);
3850 } else if (!strncmp(str, "cbmemsize=", 10)) {
3851 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003852 } else if (!strncmp(str, "resource_alignment=", 19)) {
3853 pci_set_resource_alignment_param(str + 19,
3854 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06003855 } else if (!strncmp(str, "ecrc=", 5)) {
3856 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07003857 } else if (!strncmp(str, "hpiosize=", 9)) {
3858 pci_hotplug_io_size = memparse(str + 9, &str);
3859 } else if (!strncmp(str, "hpmemsize=", 10)) {
3860 pci_hotplug_mem_size = memparse(str + 10, &str);
Jon Mason5f39e672011-10-03 09:50:20 -05003861 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
3862 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05003863 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
3864 pcie_bus_config = PCIE_BUS_SAFE;
3865 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
3866 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05003867 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
3868 pcie_bus_config = PCIE_BUS_PEER2PEER;
Matthew Wilcox309e57d2006-03-05 22:33:34 -07003869 } else {
3870 printk(KERN_ERR "PCI: Unknown option `%s'\n",
3871 str);
3872 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003873 }
3874 str = k;
3875 }
Andi Kleen0637a702006-09-26 10:52:41 +02003876 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003877}
Andi Kleen0637a702006-09-26 10:52:41 +02003878early_param("pci", pci_setup);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003879
Tejun Heo0b62e132007-07-27 14:43:35 +09003880EXPORT_SYMBOL(pci_reenable_device);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11003881EXPORT_SYMBOL(pci_enable_device_io);
3882EXPORT_SYMBOL(pci_enable_device_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003883EXPORT_SYMBOL(pci_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09003884EXPORT_SYMBOL(pcim_enable_device);
3885EXPORT_SYMBOL(pcim_pin_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003886EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003887EXPORT_SYMBOL(pci_find_capability);
3888EXPORT_SYMBOL(pci_bus_find_capability);
3889EXPORT_SYMBOL(pci_release_regions);
3890EXPORT_SYMBOL(pci_request_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003891EXPORT_SYMBOL(pci_request_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003892EXPORT_SYMBOL(pci_release_region);
3893EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003894EXPORT_SYMBOL(pci_request_region_exclusive);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003895EXPORT_SYMBOL(pci_release_selected_regions);
3896EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003897EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003898EXPORT_SYMBOL(pci_set_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00003899EXPORT_SYMBOL(pci_clear_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003900EXPORT_SYMBOL(pci_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07003901EXPORT_SYMBOL(pci_try_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003902EXPORT_SYMBOL(pci_clear_mwi);
Brett M Russa04ce0f2005-08-15 15:23:41 -04003903EXPORT_SYMBOL_GPL(pci_intx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003904EXPORT_SYMBOL(pci_assign_resource);
3905EXPORT_SYMBOL(pci_find_parent_resource);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003906EXPORT_SYMBOL(pci_select_bars);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003907
3908EXPORT_SYMBOL(pci_set_power_state);
3909EXPORT_SYMBOL(pci_save_state);
3910EXPORT_SYMBOL(pci_restore_state);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02003911EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02003912EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02003913EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02003914EXPORT_SYMBOL(pci_target_state);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02003915EXPORT_SYMBOL(pci_prepare_to_sleep);
3916EXPORT_SYMBOL(pci_back_from_sleep);
Brian Kingf7bdd122007-04-06 16:39:36 -05003917EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);